]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/net/tg3.c
tg3: Update version to 3.114
[net-next-2.6.git] / drivers / net / tg3.c
CommitLineData
1da177e4
LT
1/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
ba5b0bfa 7 * Copyright (C) 2005-2010 Broadcom Corporation.
1da177e4
LT
8 *
9 * Firmware is:
49cabf49
MC
10 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
1da177e4
LT
16 */
17
1da177e4
LT
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
6867c843 21#include <linux/stringify.h>
1da177e4
LT
22#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
14c85021 27#include <linux/in.h>
1da177e4
LT
28#include <linux/init.h>
29#include <linux/ioport.h>
30#include <linux/pci.h>
31#include <linux/netdevice.h>
32#include <linux/etherdevice.h>
33#include <linux/skbuff.h>
34#include <linux/ethtool.h>
35#include <linux/mii.h>
158d7abd 36#include <linux/phy.h>
a9daf367 37#include <linux/brcmphy.h>
1da177e4
LT
38#include <linux/if_vlan.h>
39#include <linux/ip.h>
40#include <linux/tcp.h>
41#include <linux/workqueue.h>
61487480 42#include <linux/prefetch.h>
f9a5f7d3 43#include <linux/dma-mapping.h>
077f849d 44#include <linux/firmware.h>
1da177e4
LT
45
46#include <net/checksum.h>
c9bdd4b5 47#include <net/ip.h>
1da177e4
LT
48
49#include <asm/system.h>
50#include <asm/io.h>
51#include <asm/byteorder.h>
52#include <asm/uaccess.h>
53
49b6e95f 54#ifdef CONFIG_SPARC
1da177e4 55#include <asm/idprom.h>
49b6e95f 56#include <asm/prom.h>
1da177e4
LT
57#endif
58
63532394
MC
59#define BAR_0 0
60#define BAR_2 2
61
1da177e4
LT
62#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
63#define TG3_VLAN_TAG_USED 1
64#else
65#define TG3_VLAN_TAG_USED 0
66#endif
67
1da177e4
LT
68#include "tg3.h"
69
70#define DRV_MODULE_NAME "tg3"
6867c843 71#define TG3_MAJ_NUM 3
c7ebfdac 72#define TG3_MIN_NUM 114
6867c843
MC
73#define DRV_MODULE_VERSION \
74 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
c7ebfdac 75#define DRV_MODULE_RELDATE "September 30, 2010"
1da177e4
LT
76
77#define TG3_DEF_MAC_MODE 0
78#define TG3_DEF_RX_MODE 0
79#define TG3_DEF_TX_MODE 0
80#define TG3_DEF_MSG_ENABLE \
81 (NETIF_MSG_DRV | \
82 NETIF_MSG_PROBE | \
83 NETIF_MSG_LINK | \
84 NETIF_MSG_TIMER | \
85 NETIF_MSG_IFDOWN | \
86 NETIF_MSG_IFUP | \
87 NETIF_MSG_RX_ERR | \
88 NETIF_MSG_TX_ERR)
89
90/* length of time before we decide the hardware is borked,
91 * and dev->tx_timeout() should be called to fix the problem
92 */
93#define TG3_TX_TIMEOUT (5 * HZ)
94
95/* hardware minimum and maximum for a single frame's data payload */
96#define TG3_MIN_MTU 60
97#define TG3_MAX_MTU(tp) \
8f666b07 98 ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
1da177e4
LT
99
100/* These numbers seem to be hard coded in the NIC firmware somehow.
101 * You can't change the ring sizes, but you can change where you place
102 * them in the NIC onboard memory.
103 */
7cb32cf2
MC
104#define TG3_RX_STD_RING_SIZE(tp) \
105 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 || \
106 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) ? \
107 RX_STD_MAX_SIZE_5717 : 512)
1da177e4 108#define TG3_DEF_RX_RING_PENDING 200
7cb32cf2
MC
109#define TG3_RX_JMB_RING_SIZE(tp) \
110 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 || \
111 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) ? \
112 1024 : 256)
1da177e4 113#define TG3_DEF_RX_JUMBO_RING_PENDING 100
c6cdf436 114#define TG3_RSS_INDIR_TBL_SIZE 128
1da177e4
LT
115
116/* Do not place this n-ring entries value into the tp struct itself,
117 * we really want to expose these constants to GCC so that modulo et
118 * al. operations are done with shifts and masks instead of with
119 * hw multiply/modulo instructions. Another solution would be to
120 * replace things like '% foo' with '& (foo - 1)'.
121 */
1da177e4
LT
122
123#define TG3_TX_RING_SIZE 512
124#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
125
2c49a44d
MC
126#define TG3_RX_STD_RING_BYTES(tp) \
127 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
128#define TG3_RX_JMB_RING_BYTES(tp) \
129 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
130#define TG3_RX_RCB_RING_BYTES(tp) \
7cb32cf2 131 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
1da177e4
LT
132#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
133 TG3_TX_RING_SIZE)
1da177e4
LT
134#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
135
9dc7a113
MC
136#define TG3_RX_DMA_ALIGN 16
137#define TG3_RX_HEADROOM ALIGN(VLAN_HLEN, TG3_RX_DMA_ALIGN)
138
287be12e
MC
139#define TG3_DMA_BYTE_ENAB 64
140
141#define TG3_RX_STD_DMA_SZ 1536
142#define TG3_RX_JMB_DMA_SZ 9046
143
144#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
145
146#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
147#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
1da177e4 148
2c49a44d
MC
149#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
150 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
2b2cdb65 151
2c49a44d
MC
152#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
153 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
2b2cdb65 154
d2757fc4
MC
155/* Due to a hardware bug, the 5701 can only DMA to memory addresses
156 * that are at least dword aligned when used in PCIX mode. The driver
157 * works around this bug by double copying the packet. This workaround
158 * is built into the normal double copy length check for efficiency.
159 *
160 * However, the double copy is only necessary on those architectures
161 * where unaligned memory accesses are inefficient. For those architectures
162 * where unaligned memory accesses incur little penalty, we can reintegrate
163 * the 5701 in the normal rx path. Doing so saves a device structure
164 * dereference by hardcoding the double copy threshold in place.
165 */
166#define TG3_RX_COPY_THRESHOLD 256
167#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
168 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
169#else
170 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
171#endif
172
1da177e4 173/* minimum number of free TX descriptors required to wake up TX process */
f3f3f27e 174#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
1da177e4 175
ad829268
MC
176#define TG3_RAW_IP_ALIGN 2
177
1da177e4
LT
178/* number of ETHTOOL_GSTATS u64's */
179#define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
180
4cafd3f5
MC
181#define TG3_NUM_TEST 6
182
c6cdf436
MC
183#define TG3_FW_UPDATE_TIMEOUT_SEC 5
184
077f849d
JSR
185#define FIRMWARE_TG3 "tigon/tg3.bin"
186#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
187#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
188
1da177e4 189static char version[] __devinitdata =
05dbe005 190 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
1da177e4
LT
191
192MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
193MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
194MODULE_LICENSE("GPL");
195MODULE_VERSION(DRV_MODULE_VERSION);
077f849d
JSR
196MODULE_FIRMWARE(FIRMWARE_TG3);
197MODULE_FIRMWARE(FIRMWARE_TG3TSO);
198MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
199
1da177e4
LT
200static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
201module_param(tg3_debug, int, 0);
202MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
203
a3aa1884 204static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
13185217
HK
205 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
206 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
207 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
208 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
209 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
210 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
211 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
212 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
213 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
214 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
215 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
216 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
217 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
218 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
219 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
220 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
221 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
222 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
223 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
224 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
225 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
226 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
13185217 227 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
126a3368 228 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
13185217 229 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
13185217
HK
230 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
231 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
232 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
233 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
234 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
235 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
236 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
126a3368 241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
13185217
HK
242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
676917d4 245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
13185217
HK
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
b5d3772c
MC
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
d30cdd28
MC
255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
6c7af27c 257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
9936bcf6
MC
258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
c88e668b
MC
260 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
261 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
2befdcea
MC
262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
321d32a0
MC
264 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
265 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
5e7ccf20 267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
5001e2f6
MC
268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
b0f75221
MC
270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
271 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
272 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
275 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
302b500b 276 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
13185217
HK
277 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
278 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
279 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
280 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
281 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
282 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
283 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
284 {}
1da177e4
LT
285};
286
287MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
288
50da859d 289static const struct {
1da177e4
LT
290 const char string[ETH_GSTRING_LEN];
291} ethtool_stats_keys[TG3_NUM_STATS] = {
292 { "rx_octets" },
293 { "rx_fragments" },
294 { "rx_ucast_packets" },
295 { "rx_mcast_packets" },
296 { "rx_bcast_packets" },
297 { "rx_fcs_errors" },
298 { "rx_align_errors" },
299 { "rx_xon_pause_rcvd" },
300 { "rx_xoff_pause_rcvd" },
301 { "rx_mac_ctrl_rcvd" },
302 { "rx_xoff_entered" },
303 { "rx_frame_too_long_errors" },
304 { "rx_jabbers" },
305 { "rx_undersize_packets" },
306 { "rx_in_length_errors" },
307 { "rx_out_length_errors" },
308 { "rx_64_or_less_octet_packets" },
309 { "rx_65_to_127_octet_packets" },
310 { "rx_128_to_255_octet_packets" },
311 { "rx_256_to_511_octet_packets" },
312 { "rx_512_to_1023_octet_packets" },
313 { "rx_1024_to_1522_octet_packets" },
314 { "rx_1523_to_2047_octet_packets" },
315 { "rx_2048_to_4095_octet_packets" },
316 { "rx_4096_to_8191_octet_packets" },
317 { "rx_8192_to_9022_octet_packets" },
318
319 { "tx_octets" },
320 { "tx_collisions" },
321
322 { "tx_xon_sent" },
323 { "tx_xoff_sent" },
324 { "tx_flow_control" },
325 { "tx_mac_errors" },
326 { "tx_single_collisions" },
327 { "tx_mult_collisions" },
328 { "tx_deferred" },
329 { "tx_excessive_collisions" },
330 { "tx_late_collisions" },
331 { "tx_collide_2times" },
332 { "tx_collide_3times" },
333 { "tx_collide_4times" },
334 { "tx_collide_5times" },
335 { "tx_collide_6times" },
336 { "tx_collide_7times" },
337 { "tx_collide_8times" },
338 { "tx_collide_9times" },
339 { "tx_collide_10times" },
340 { "tx_collide_11times" },
341 { "tx_collide_12times" },
342 { "tx_collide_13times" },
343 { "tx_collide_14times" },
344 { "tx_collide_15times" },
345 { "tx_ucast_packets" },
346 { "tx_mcast_packets" },
347 { "tx_bcast_packets" },
348 { "tx_carrier_sense_errors" },
349 { "tx_discards" },
350 { "tx_errors" },
351
352 { "dma_writeq_full" },
353 { "dma_write_prioq_full" },
354 { "rxbds_empty" },
355 { "rx_discards" },
356 { "rx_errors" },
357 { "rx_threshold_hit" },
358
359 { "dma_readq_full" },
360 { "dma_read_prioq_full" },
361 { "tx_comp_queue_full" },
362
363 { "ring_set_send_prod_index" },
364 { "ring_status_update" },
365 { "nic_irqs" },
366 { "nic_avoided_irqs" },
367 { "nic_tx_threshold_hit" }
368};
369
50da859d 370static const struct {
4cafd3f5
MC
371 const char string[ETH_GSTRING_LEN];
372} ethtool_test_keys[TG3_NUM_TEST] = {
373 { "nvram test (online) " },
374 { "link test (online) " },
375 { "register test (offline)" },
376 { "memory test (offline)" },
377 { "loopback test (offline)" },
378 { "interrupt test (offline)" },
379};
380
b401e9e2
MC
381static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
382{
383 writel(val, tp->regs + off);
384}
385
386static u32 tg3_read32(struct tg3 *tp, u32 off)
387{
de6f31eb 388 return readl(tp->regs + off);
b401e9e2
MC
389}
390
0d3031d9
MC
391static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
392{
393 writel(val, tp->aperegs + off);
394}
395
396static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
397{
de6f31eb 398 return readl(tp->aperegs + off);
0d3031d9
MC
399}
400
1da177e4
LT
401static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
402{
6892914f
MC
403 unsigned long flags;
404
405 spin_lock_irqsave(&tp->indirect_lock, flags);
1ee582d8
MC
406 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
407 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
6892914f 408 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1ee582d8
MC
409}
410
411static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
412{
413 writel(val, tp->regs + off);
414 readl(tp->regs + off);
1da177e4
LT
415}
416
6892914f 417static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
1da177e4 418{
6892914f
MC
419 unsigned long flags;
420 u32 val;
421
422 spin_lock_irqsave(&tp->indirect_lock, flags);
423 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
424 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
425 spin_unlock_irqrestore(&tp->indirect_lock, flags);
426 return val;
427}
428
429static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
430{
431 unsigned long flags;
432
433 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
434 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
435 TG3_64BIT_REG_LOW, val);
436 return;
437 }
66711e66 438 if (off == TG3_RX_STD_PROD_IDX_REG) {
6892914f
MC
439 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
440 TG3_64BIT_REG_LOW, val);
441 return;
1da177e4 442 }
6892914f
MC
443
444 spin_lock_irqsave(&tp->indirect_lock, flags);
445 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
446 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
447 spin_unlock_irqrestore(&tp->indirect_lock, flags);
448
449 /* In indirect mode when disabling interrupts, we also need
450 * to clear the interrupt bit in the GRC local ctrl register.
451 */
452 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
453 (val == 0x1)) {
454 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
455 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
456 }
457}
458
459static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
460{
461 unsigned long flags;
462 u32 val;
463
464 spin_lock_irqsave(&tp->indirect_lock, flags);
465 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
466 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
467 spin_unlock_irqrestore(&tp->indirect_lock, flags);
468 return val;
469}
470
b401e9e2
MC
471/* usec_wait specifies the wait time in usec when writing to certain registers
472 * where it is unsafe to read back the register without some delay.
473 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
474 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
475 */
476static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
6892914f 477{
b401e9e2
MC
478 if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
479 (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
480 /* Non-posted methods */
481 tp->write32(tp, off, val);
482 else {
483 /* Posted method */
484 tg3_write32(tp, off, val);
485 if (usec_wait)
486 udelay(usec_wait);
487 tp->read32(tp, off);
488 }
489 /* Wait again after the read for the posted method to guarantee that
490 * the wait time is met.
491 */
492 if (usec_wait)
493 udelay(usec_wait);
1da177e4
LT
494}
495
09ee929c
MC
496static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
497{
498 tp->write32_mbox(tp, off, val);
6892914f
MC
499 if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
500 !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
501 tp->read32_mbox(tp, off);
09ee929c
MC
502}
503
20094930 504static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
1da177e4
LT
505{
506 void __iomem *mbox = tp->regs + off;
507 writel(val, mbox);
508 if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
509 writel(val, mbox);
510 if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
511 readl(mbox);
512}
513
b5d3772c
MC
514static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
515{
de6f31eb 516 return readl(tp->regs + off + GRCMBOX_BASE);
b5d3772c
MC
517}
518
519static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
520{
521 writel(val, tp->regs + off + GRCMBOX_BASE);
522}
523
c6cdf436 524#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
09ee929c 525#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
c6cdf436
MC
526#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
527#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
528#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
20094930 529
c6cdf436
MC
530#define tw32(reg, val) tp->write32(tp, reg, val)
531#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
532#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
533#define tr32(reg) tp->read32(tp, reg)
1da177e4
LT
534
535static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
536{
6892914f
MC
537 unsigned long flags;
538
b5d3772c
MC
539 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
540 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
541 return;
542
6892914f 543 spin_lock_irqsave(&tp->indirect_lock, flags);
bbadf503
MC
544 if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
545 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
546 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 547
bbadf503
MC
548 /* Always leave this as zero. */
549 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
550 } else {
551 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
552 tw32_f(TG3PCI_MEM_WIN_DATA, val);
28fbef78 553
bbadf503
MC
554 /* Always leave this as zero. */
555 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
556 }
557 spin_unlock_irqrestore(&tp->indirect_lock, flags);
758a6139
DM
558}
559
1da177e4
LT
560static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
561{
6892914f
MC
562 unsigned long flags;
563
b5d3772c
MC
564 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
565 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
566 *val = 0;
567 return;
568 }
569
6892914f 570 spin_lock_irqsave(&tp->indirect_lock, flags);
bbadf503
MC
571 if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
572 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
573 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 574
bbadf503
MC
575 /* Always leave this as zero. */
576 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
577 } else {
578 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
579 *val = tr32(TG3PCI_MEM_WIN_DATA);
580
581 /* Always leave this as zero. */
582 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
583 }
6892914f 584 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1da177e4
LT
585}
586
0d3031d9
MC
587static void tg3_ape_lock_init(struct tg3 *tp)
588{
589 int i;
f92d9dc1
MC
590 u32 regbase;
591
592 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
593 regbase = TG3_APE_LOCK_GRANT;
594 else
595 regbase = TG3_APE_PER_LOCK_GRANT;
0d3031d9
MC
596
597 /* Make sure the driver hasn't any stale locks. */
598 for (i = 0; i < 8; i++)
f92d9dc1 599 tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
0d3031d9
MC
600}
601
602static int tg3_ape_lock(struct tg3 *tp, int locknum)
603{
604 int i, off;
605 int ret = 0;
f92d9dc1 606 u32 status, req, gnt;
0d3031d9
MC
607
608 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
609 return 0;
610
611 switch (locknum) {
33f401ae
MC
612 case TG3_APE_LOCK_GRC:
613 case TG3_APE_LOCK_MEM:
614 break;
615 default:
616 return -EINVAL;
0d3031d9
MC
617 }
618
f92d9dc1
MC
619 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
620 req = TG3_APE_LOCK_REQ;
621 gnt = TG3_APE_LOCK_GRANT;
622 } else {
623 req = TG3_APE_PER_LOCK_REQ;
624 gnt = TG3_APE_PER_LOCK_GRANT;
625 }
626
0d3031d9
MC
627 off = 4 * locknum;
628
f92d9dc1 629 tg3_ape_write32(tp, req + off, APE_LOCK_REQ_DRIVER);
0d3031d9
MC
630
631 /* Wait for up to 1 millisecond to acquire lock. */
632 for (i = 0; i < 100; i++) {
f92d9dc1 633 status = tg3_ape_read32(tp, gnt + off);
0d3031d9
MC
634 if (status == APE_LOCK_GRANT_DRIVER)
635 break;
636 udelay(10);
637 }
638
639 if (status != APE_LOCK_GRANT_DRIVER) {
640 /* Revoke the lock request. */
f92d9dc1 641 tg3_ape_write32(tp, gnt + off,
0d3031d9
MC
642 APE_LOCK_GRANT_DRIVER);
643
644 ret = -EBUSY;
645 }
646
647 return ret;
648}
649
650static void tg3_ape_unlock(struct tg3 *tp, int locknum)
651{
f92d9dc1 652 u32 gnt;
0d3031d9
MC
653
654 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
655 return;
656
657 switch (locknum) {
33f401ae
MC
658 case TG3_APE_LOCK_GRC:
659 case TG3_APE_LOCK_MEM:
660 break;
661 default:
662 return;
0d3031d9
MC
663 }
664
f92d9dc1
MC
665 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
666 gnt = TG3_APE_LOCK_GRANT;
667 else
668 gnt = TG3_APE_PER_LOCK_GRANT;
669
670 tg3_ape_write32(tp, gnt + 4 * locknum, APE_LOCK_GRANT_DRIVER);
0d3031d9
MC
671}
672
1da177e4
LT
673static void tg3_disable_ints(struct tg3 *tp)
674{
89aeb3bc
MC
675 int i;
676
1da177e4
LT
677 tw32(TG3PCI_MISC_HOST_CTRL,
678 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc
MC
679 for (i = 0; i < tp->irq_max; i++)
680 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
1da177e4
LT
681}
682
1da177e4
LT
683static void tg3_enable_ints(struct tg3 *tp)
684{
89aeb3bc 685 int i;
89aeb3bc 686
bbe832c0
MC
687 tp->irq_sync = 0;
688 wmb();
689
1da177e4
LT
690 tw32(TG3PCI_MISC_HOST_CTRL,
691 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc 692
f89f38b8 693 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
89aeb3bc
MC
694 for (i = 0; i < tp->irq_cnt; i++) {
695 struct tg3_napi *tnapi = &tp->napi[i];
c6cdf436 696
898a56f8 697 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
89aeb3bc
MC
698 if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
699 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
f19af9c2 700
f89f38b8 701 tp->coal_now |= tnapi->coal_now;
89aeb3bc 702 }
f19af9c2
MC
703
704 /* Force an initial interrupt */
705 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
706 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
707 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
708 else
f89f38b8
MC
709 tw32(HOSTCC_MODE, tp->coal_now);
710
711 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
1da177e4
LT
712}
713
17375d25 714static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
04237ddd 715{
17375d25 716 struct tg3 *tp = tnapi->tp;
898a56f8 717 struct tg3_hw_status *sblk = tnapi->hw_status;
04237ddd
MC
718 unsigned int work_exists = 0;
719
720 /* check for phy events */
721 if (!(tp->tg3_flags &
722 (TG3_FLAG_USE_LINKCHG_REG |
723 TG3_FLAG_POLL_SERDES))) {
724 if (sblk->status & SD_STATUS_LINK_CHG)
725 work_exists = 1;
726 }
727 /* check for RX/TX work to do */
f3f3f27e 728 if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
8d9d7cfc 729 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
04237ddd
MC
730 work_exists = 1;
731
732 return work_exists;
733}
734
17375d25 735/* tg3_int_reenable
04237ddd
MC
736 * similar to tg3_enable_ints, but it accurately determines whether there
737 * is new work pending and can return without flushing the PIO write
6aa20a22 738 * which reenables interrupts
1da177e4 739 */
17375d25 740static void tg3_int_reenable(struct tg3_napi *tnapi)
1da177e4 741{
17375d25
MC
742 struct tg3 *tp = tnapi->tp;
743
898a56f8 744 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
1da177e4
LT
745 mmiowb();
746
fac9b83e
DM
747 /* When doing tagged status, this work check is unnecessary.
748 * The last_tag we write above tells the chip which piece of
749 * work we've completed.
750 */
751 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
17375d25 752 tg3_has_work(tnapi))
04237ddd 753 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 754 HOSTCC_MODE_ENABLE | tnapi->coal_now);
1da177e4
LT
755}
756
1da177e4
LT
757static void tg3_switch_clocks(struct tg3 *tp)
758{
f6eb9b1f 759 u32 clock_ctrl;
1da177e4
LT
760 u32 orig_clock_ctrl;
761
795d01c5
MC
762 if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
763 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
4cf78e4f
MC
764 return;
765
f6eb9b1f
MC
766 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
767
1da177e4
LT
768 orig_clock_ctrl = clock_ctrl;
769 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
770 CLOCK_CTRL_CLKRUN_OENABLE |
771 0x1f);
772 tp->pci_clock_ctrl = clock_ctrl;
773
774 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
775 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
b401e9e2
MC
776 tw32_wait_f(TG3PCI_CLOCK_CTRL,
777 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
1da177e4
LT
778 }
779 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
b401e9e2
MC
780 tw32_wait_f(TG3PCI_CLOCK_CTRL,
781 clock_ctrl |
782 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
783 40);
784 tw32_wait_f(TG3PCI_CLOCK_CTRL,
785 clock_ctrl | (CLOCK_CTRL_ALTCLK),
786 40);
1da177e4 787 }
b401e9e2 788 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
1da177e4
LT
789}
790
791#define PHY_BUSY_LOOPS 5000
792
793static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
794{
795 u32 frame_val;
796 unsigned int loops;
797 int ret;
798
799 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
800 tw32_f(MAC_MI_MODE,
801 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
802 udelay(80);
803 }
804
805 *val = 0x0;
806
882e9793 807 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
808 MI_COM_PHY_ADDR_MASK);
809 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
810 MI_COM_REG_ADDR_MASK);
811 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
6aa20a22 812
1da177e4
LT
813 tw32_f(MAC_MI_COM, frame_val);
814
815 loops = PHY_BUSY_LOOPS;
816 while (loops != 0) {
817 udelay(10);
818 frame_val = tr32(MAC_MI_COM);
819
820 if ((frame_val & MI_COM_BUSY) == 0) {
821 udelay(5);
822 frame_val = tr32(MAC_MI_COM);
823 break;
824 }
825 loops -= 1;
826 }
827
828 ret = -EBUSY;
829 if (loops != 0) {
830 *val = frame_val & MI_COM_DATA_MASK;
831 ret = 0;
832 }
833
834 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
835 tw32_f(MAC_MI_MODE, tp->mi_mode);
836 udelay(80);
837 }
838
839 return ret;
840}
841
842static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
843{
844 u32 frame_val;
845 unsigned int loops;
846 int ret;
847
f07e9af3 848 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
b5d3772c
MC
849 (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
850 return 0;
851
1da177e4
LT
852 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
853 tw32_f(MAC_MI_MODE,
854 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
855 udelay(80);
856 }
857
882e9793 858 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
859 MI_COM_PHY_ADDR_MASK);
860 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
861 MI_COM_REG_ADDR_MASK);
862 frame_val |= (val & MI_COM_DATA_MASK);
863 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
6aa20a22 864
1da177e4
LT
865 tw32_f(MAC_MI_COM, frame_val);
866
867 loops = PHY_BUSY_LOOPS;
868 while (loops != 0) {
869 udelay(10);
870 frame_val = tr32(MAC_MI_COM);
871 if ((frame_val & MI_COM_BUSY) == 0) {
872 udelay(5);
873 frame_val = tr32(MAC_MI_COM);
874 break;
875 }
876 loops -= 1;
877 }
878
879 ret = -EBUSY;
880 if (loops != 0)
881 ret = 0;
882
883 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
884 tw32_f(MAC_MI_MODE, tp->mi_mode);
885 udelay(80);
886 }
887
888 return ret;
889}
890
95e2869a
MC
891static int tg3_bmcr_reset(struct tg3 *tp)
892{
893 u32 phy_control;
894 int limit, err;
895
896 /* OK, reset it, and poll the BMCR_RESET bit until it
897 * clears or we time out.
898 */
899 phy_control = BMCR_RESET;
900 err = tg3_writephy(tp, MII_BMCR, phy_control);
901 if (err != 0)
902 return -EBUSY;
903
904 limit = 5000;
905 while (limit--) {
906 err = tg3_readphy(tp, MII_BMCR, &phy_control);
907 if (err != 0)
908 return -EBUSY;
909
910 if ((phy_control & BMCR_RESET) == 0) {
911 udelay(40);
912 break;
913 }
914 udelay(10);
915 }
d4675b52 916 if (limit < 0)
95e2869a
MC
917 return -EBUSY;
918
919 return 0;
920}
921
158d7abd
MC
922static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
923{
3d16543d 924 struct tg3 *tp = bp->priv;
158d7abd
MC
925 u32 val;
926
24bb4fb6 927 spin_lock_bh(&tp->lock);
158d7abd
MC
928
929 if (tg3_readphy(tp, reg, &val))
24bb4fb6
MC
930 val = -EIO;
931
932 spin_unlock_bh(&tp->lock);
158d7abd
MC
933
934 return val;
935}
936
937static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
938{
3d16543d 939 struct tg3 *tp = bp->priv;
24bb4fb6 940 u32 ret = 0;
158d7abd 941
24bb4fb6 942 spin_lock_bh(&tp->lock);
158d7abd
MC
943
944 if (tg3_writephy(tp, reg, val))
24bb4fb6 945 ret = -EIO;
158d7abd 946
24bb4fb6
MC
947 spin_unlock_bh(&tp->lock);
948
949 return ret;
158d7abd
MC
950}
951
952static int tg3_mdio_reset(struct mii_bus *bp)
953{
954 return 0;
955}
956
9c61d6bc 957static void tg3_mdio_config_5785(struct tg3 *tp)
a9daf367
MC
958{
959 u32 val;
fcb389df 960 struct phy_device *phydev;
a9daf367 961
3f0e3ad7 962 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
fcb389df 963 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f
MC
964 case PHY_ID_BCM50610:
965 case PHY_ID_BCM50610M:
fcb389df
MC
966 val = MAC_PHYCFG2_50610_LED_MODES;
967 break;
6a443a0f 968 case PHY_ID_BCMAC131:
fcb389df
MC
969 val = MAC_PHYCFG2_AC131_LED_MODES;
970 break;
6a443a0f 971 case PHY_ID_RTL8211C:
fcb389df
MC
972 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
973 break;
6a443a0f 974 case PHY_ID_RTL8201E:
fcb389df
MC
975 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
976 break;
977 default:
a9daf367 978 return;
fcb389df
MC
979 }
980
981 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
982 tw32(MAC_PHYCFG2, val);
983
984 val = tr32(MAC_PHYCFG1);
bb85fbb6
MC
985 val &= ~(MAC_PHYCFG1_RGMII_INT |
986 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
987 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
fcb389df
MC
988 tw32(MAC_PHYCFG1, val);
989
990 return;
991 }
992
14417063 993 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE))
fcb389df
MC
994 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
995 MAC_PHYCFG2_FMODE_MASK_MASK |
996 MAC_PHYCFG2_GMODE_MASK_MASK |
997 MAC_PHYCFG2_ACT_MASK_MASK |
998 MAC_PHYCFG2_QUAL_MASK_MASK |
999 MAC_PHYCFG2_INBAND_ENABLE;
1000
1001 tw32(MAC_PHYCFG2, val);
a9daf367 1002
bb85fbb6
MC
1003 val = tr32(MAC_PHYCFG1);
1004 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1005 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
14417063 1006 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
a9daf367
MC
1007 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1008 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
1009 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1010 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1011 }
bb85fbb6
MC
1012 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1013 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1014 tw32(MAC_PHYCFG1, val);
a9daf367 1015
a9daf367
MC
1016 val = tr32(MAC_EXT_RGMII_MODE);
1017 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1018 MAC_RGMII_MODE_RX_QUALITY |
1019 MAC_RGMII_MODE_RX_ACTIVITY |
1020 MAC_RGMII_MODE_RX_ENG_DET |
1021 MAC_RGMII_MODE_TX_ENABLE |
1022 MAC_RGMII_MODE_TX_LOWPWR |
1023 MAC_RGMII_MODE_TX_RESET);
14417063 1024 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
a9daf367
MC
1025 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1026 val |= MAC_RGMII_MODE_RX_INT_B |
1027 MAC_RGMII_MODE_RX_QUALITY |
1028 MAC_RGMII_MODE_RX_ACTIVITY |
1029 MAC_RGMII_MODE_RX_ENG_DET;
1030 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1031 val |= MAC_RGMII_MODE_TX_ENABLE |
1032 MAC_RGMII_MODE_TX_LOWPWR |
1033 MAC_RGMII_MODE_TX_RESET;
1034 }
1035 tw32(MAC_EXT_RGMII_MODE, val);
1036}
1037
158d7abd
MC
1038static void tg3_mdio_start(struct tg3 *tp)
1039{
158d7abd
MC
1040 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1041 tw32_f(MAC_MI_MODE, tp->mi_mode);
1042 udelay(80);
a9daf367 1043
9ea4818d
MC
1044 if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
1045 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1046 tg3_mdio_config_5785(tp);
1047}
1048
1049static int tg3_mdio_init(struct tg3 *tp)
1050{
1051 int i;
1052 u32 reg;
1053 struct phy_device *phydev;
1054
a50d0796
MC
1055 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
1056 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
9c7df915 1057 u32 is_serdes;
882e9793 1058
9c7df915 1059 tp->phy_addr = PCI_FUNC(tp->pdev->devfn) + 1;
882e9793 1060
d1ec96af
MC
1061 if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
1062 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1063 else
1064 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1065 TG3_CPMU_PHY_STRAP_IS_SERDES;
882e9793
MC
1066 if (is_serdes)
1067 tp->phy_addr += 7;
1068 } else
3f0e3ad7 1069 tp->phy_addr = TG3_PHY_MII_ADDR;
882e9793 1070
158d7abd
MC
1071 tg3_mdio_start(tp);
1072
1073 if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
1074 (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
1075 return 0;
1076
298cf9be
LB
1077 tp->mdio_bus = mdiobus_alloc();
1078 if (tp->mdio_bus == NULL)
1079 return -ENOMEM;
158d7abd 1080
298cf9be
LB
1081 tp->mdio_bus->name = "tg3 mdio bus";
1082 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
158d7abd 1083 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
298cf9be
LB
1084 tp->mdio_bus->priv = tp;
1085 tp->mdio_bus->parent = &tp->pdev->dev;
1086 tp->mdio_bus->read = &tg3_mdio_read;
1087 tp->mdio_bus->write = &tg3_mdio_write;
1088 tp->mdio_bus->reset = &tg3_mdio_reset;
3f0e3ad7 1089 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
298cf9be 1090 tp->mdio_bus->irq = &tp->mdio_irq[0];
158d7abd
MC
1091
1092 for (i = 0; i < PHY_MAX_ADDR; i++)
298cf9be 1093 tp->mdio_bus->irq[i] = PHY_POLL;
158d7abd
MC
1094
1095 /* The bus registration will look for all the PHYs on the mdio bus.
1096 * Unfortunately, it does not ensure the PHY is powered up before
1097 * accessing the PHY ID registers. A chip reset is the
1098 * quickest way to bring the device back to an operational state..
1099 */
1100 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1101 tg3_bmcr_reset(tp);
1102
298cf9be 1103 i = mdiobus_register(tp->mdio_bus);
a9daf367 1104 if (i) {
ab96b241 1105 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
9c61d6bc 1106 mdiobus_free(tp->mdio_bus);
a9daf367
MC
1107 return i;
1108 }
158d7abd 1109
3f0e3ad7 1110 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
a9daf367 1111
9c61d6bc 1112 if (!phydev || !phydev->drv) {
ab96b241 1113 dev_warn(&tp->pdev->dev, "No PHY devices\n");
9c61d6bc
MC
1114 mdiobus_unregister(tp->mdio_bus);
1115 mdiobus_free(tp->mdio_bus);
1116 return -ENODEV;
1117 }
1118
1119 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f 1120 case PHY_ID_BCM57780:
321d32a0 1121 phydev->interface = PHY_INTERFACE_MODE_GMII;
c704dc23 1122 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
321d32a0 1123 break;
6a443a0f
MC
1124 case PHY_ID_BCM50610:
1125 case PHY_ID_BCM50610M:
32e5a8d6 1126 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
c704dc23 1127 PHY_BRCM_RX_REFCLK_UNUSED |
52fae083 1128 PHY_BRCM_DIS_TXCRXC_NOENRGY |
c704dc23 1129 PHY_BRCM_AUTO_PWRDWN_ENABLE;
14417063 1130 if (tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)
a9daf367
MC
1131 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
1132 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1133 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
1134 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1135 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
fcb389df 1136 /* fallthru */
6a443a0f 1137 case PHY_ID_RTL8211C:
fcb389df 1138 phydev->interface = PHY_INTERFACE_MODE_RGMII;
a9daf367 1139 break;
6a443a0f
MC
1140 case PHY_ID_RTL8201E:
1141 case PHY_ID_BCMAC131:
a9daf367 1142 phydev->interface = PHY_INTERFACE_MODE_MII;
cdd4e09d 1143 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
f07e9af3 1144 tp->phy_flags |= TG3_PHYFLG_IS_FET;
a9daf367
MC
1145 break;
1146 }
1147
9c61d6bc
MC
1148 tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
1149
1150 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1151 tg3_mdio_config_5785(tp);
a9daf367
MC
1152
1153 return 0;
158d7abd
MC
1154}
1155
1156static void tg3_mdio_fini(struct tg3 *tp)
1157{
1158 if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
1159 tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
298cf9be
LB
1160 mdiobus_unregister(tp->mdio_bus);
1161 mdiobus_free(tp->mdio_bus);
158d7abd
MC
1162 }
1163}
1164
4ba526ce
MC
1165/* tp->lock is held. */
1166static inline void tg3_generate_fw_event(struct tg3 *tp)
1167{
1168 u32 val;
1169
1170 val = tr32(GRC_RX_CPU_EVENT);
1171 val |= GRC_RX_CPU_DRIVER_EVENT;
1172 tw32_f(GRC_RX_CPU_EVENT, val);
1173
1174 tp->last_event_jiffies = jiffies;
1175}
1176
1177#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1178
95e2869a
MC
1179/* tp->lock is held. */
1180static void tg3_wait_for_event_ack(struct tg3 *tp)
1181{
1182 int i;
4ba526ce
MC
1183 unsigned int delay_cnt;
1184 long time_remain;
1185
1186 /* If enough time has passed, no wait is necessary. */
1187 time_remain = (long)(tp->last_event_jiffies + 1 +
1188 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1189 (long)jiffies;
1190 if (time_remain < 0)
1191 return;
1192
1193 /* Check if we can shorten the wait time. */
1194 delay_cnt = jiffies_to_usecs(time_remain);
1195 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1196 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1197 delay_cnt = (delay_cnt >> 3) + 1;
95e2869a 1198
4ba526ce 1199 for (i = 0; i < delay_cnt; i++) {
95e2869a
MC
1200 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1201 break;
4ba526ce 1202 udelay(8);
95e2869a
MC
1203 }
1204}
1205
1206/* tp->lock is held. */
1207static void tg3_ump_link_report(struct tg3 *tp)
1208{
1209 u32 reg;
1210 u32 val;
1211
1212 if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
1213 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
1214 return;
1215
1216 tg3_wait_for_event_ack(tp);
1217
1218 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1219
1220 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1221
1222 val = 0;
1223 if (!tg3_readphy(tp, MII_BMCR, &reg))
1224 val = reg << 16;
1225 if (!tg3_readphy(tp, MII_BMSR, &reg))
1226 val |= (reg & 0xffff);
1227 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
1228
1229 val = 0;
1230 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1231 val = reg << 16;
1232 if (!tg3_readphy(tp, MII_LPA, &reg))
1233 val |= (reg & 0xffff);
1234 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
1235
1236 val = 0;
f07e9af3 1237 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
95e2869a
MC
1238 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1239 val = reg << 16;
1240 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1241 val |= (reg & 0xffff);
1242 }
1243 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
1244
1245 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1246 val = reg << 16;
1247 else
1248 val = 0;
1249 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
1250
4ba526ce 1251 tg3_generate_fw_event(tp);
95e2869a
MC
1252}
1253
1254static void tg3_link_report(struct tg3 *tp)
1255{
1256 if (!netif_carrier_ok(tp->dev)) {
05dbe005 1257 netif_info(tp, link, tp->dev, "Link is down\n");
95e2869a
MC
1258 tg3_ump_link_report(tp);
1259 } else if (netif_msg_link(tp)) {
05dbe005
JP
1260 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1261 (tp->link_config.active_speed == SPEED_1000 ?
1262 1000 :
1263 (tp->link_config.active_speed == SPEED_100 ?
1264 100 : 10)),
1265 (tp->link_config.active_duplex == DUPLEX_FULL ?
1266 "full" : "half"));
1267
1268 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1269 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1270 "on" : "off",
1271 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1272 "on" : "off");
95e2869a
MC
1273 tg3_ump_link_report(tp);
1274 }
1275}
1276
1277static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
1278{
1279 u16 miireg;
1280
e18ce346 1281 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1282 miireg = ADVERTISE_PAUSE_CAP;
e18ce346 1283 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1284 miireg = ADVERTISE_PAUSE_ASYM;
e18ce346 1285 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1286 miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1287 else
1288 miireg = 0;
1289
1290 return miireg;
1291}
1292
1293static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1294{
1295 u16 miireg;
1296
e18ce346 1297 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1298 miireg = ADVERTISE_1000XPAUSE;
e18ce346 1299 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1300 miireg = ADVERTISE_1000XPSE_ASYM;
e18ce346 1301 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1302 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1303 else
1304 miireg = 0;
1305
1306 return miireg;
1307}
1308
95e2869a
MC
1309static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1310{
1311 u8 cap = 0;
1312
1313 if (lcladv & ADVERTISE_1000XPAUSE) {
1314 if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1315 if (rmtadv & LPA_1000XPAUSE)
e18ce346 1316 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
95e2869a 1317 else if (rmtadv & LPA_1000XPAUSE_ASYM)
e18ce346 1318 cap = FLOW_CTRL_RX;
95e2869a
MC
1319 } else {
1320 if (rmtadv & LPA_1000XPAUSE)
e18ce346 1321 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
95e2869a
MC
1322 }
1323 } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1324 if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
e18ce346 1325 cap = FLOW_CTRL_TX;
95e2869a
MC
1326 }
1327
1328 return cap;
1329}
1330
f51f3562 1331static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
95e2869a 1332{
b02fd9e3 1333 u8 autoneg;
f51f3562 1334 u8 flowctrl = 0;
95e2869a
MC
1335 u32 old_rx_mode = tp->rx_mode;
1336 u32 old_tx_mode = tp->tx_mode;
1337
b02fd9e3 1338 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
3f0e3ad7 1339 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
b02fd9e3
MC
1340 else
1341 autoneg = tp->link_config.autoneg;
1342
1343 if (autoneg == AUTONEG_ENABLE &&
95e2869a 1344 (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
f07e9af3 1345 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
f51f3562 1346 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
95e2869a 1347 else
bc02ff95 1348 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
f51f3562
MC
1349 } else
1350 flowctrl = tp->link_config.flowctrl;
95e2869a 1351
f51f3562 1352 tp->link_config.active_flowctrl = flowctrl;
95e2869a 1353
e18ce346 1354 if (flowctrl & FLOW_CTRL_RX)
95e2869a
MC
1355 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1356 else
1357 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1358
f51f3562 1359 if (old_rx_mode != tp->rx_mode)
95e2869a 1360 tw32_f(MAC_RX_MODE, tp->rx_mode);
95e2869a 1361
e18ce346 1362 if (flowctrl & FLOW_CTRL_TX)
95e2869a
MC
1363 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1364 else
1365 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1366
f51f3562 1367 if (old_tx_mode != tp->tx_mode)
95e2869a 1368 tw32_f(MAC_TX_MODE, tp->tx_mode);
95e2869a
MC
1369}
1370
b02fd9e3
MC
1371static void tg3_adjust_link(struct net_device *dev)
1372{
1373 u8 oldflowctrl, linkmesg = 0;
1374 u32 mac_mode, lcl_adv, rmt_adv;
1375 struct tg3 *tp = netdev_priv(dev);
3f0e3ad7 1376 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1377
24bb4fb6 1378 spin_lock_bh(&tp->lock);
b02fd9e3
MC
1379
1380 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1381 MAC_MODE_HALF_DUPLEX);
1382
1383 oldflowctrl = tp->link_config.active_flowctrl;
1384
1385 if (phydev->link) {
1386 lcl_adv = 0;
1387 rmt_adv = 0;
1388
1389 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1390 mac_mode |= MAC_MODE_PORT_MODE_MII;
c3df0748
MC
1391 else if (phydev->speed == SPEED_1000 ||
1392 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
b02fd9e3 1393 mac_mode |= MAC_MODE_PORT_MODE_GMII;
c3df0748
MC
1394 else
1395 mac_mode |= MAC_MODE_PORT_MODE_MII;
b02fd9e3
MC
1396
1397 if (phydev->duplex == DUPLEX_HALF)
1398 mac_mode |= MAC_MODE_HALF_DUPLEX;
1399 else {
1400 lcl_adv = tg3_advert_flowctrl_1000T(
1401 tp->link_config.flowctrl);
1402
1403 if (phydev->pause)
1404 rmt_adv = LPA_PAUSE_CAP;
1405 if (phydev->asym_pause)
1406 rmt_adv |= LPA_PAUSE_ASYM;
1407 }
1408
1409 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1410 } else
1411 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1412
1413 if (mac_mode != tp->mac_mode) {
1414 tp->mac_mode = mac_mode;
1415 tw32_f(MAC_MODE, tp->mac_mode);
1416 udelay(40);
1417 }
1418
fcb389df
MC
1419 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
1420 if (phydev->speed == SPEED_10)
1421 tw32(MAC_MI_STAT,
1422 MAC_MI_STAT_10MBPS_MODE |
1423 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1424 else
1425 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1426 }
1427
b02fd9e3
MC
1428 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
1429 tw32(MAC_TX_LENGTHS,
1430 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1431 (6 << TX_LENGTHS_IPG_SHIFT) |
1432 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
1433 else
1434 tw32(MAC_TX_LENGTHS,
1435 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1436 (6 << TX_LENGTHS_IPG_SHIFT) |
1437 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
1438
1439 if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
1440 (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
1441 phydev->speed != tp->link_config.active_speed ||
1442 phydev->duplex != tp->link_config.active_duplex ||
1443 oldflowctrl != tp->link_config.active_flowctrl)
c6cdf436 1444 linkmesg = 1;
b02fd9e3
MC
1445
1446 tp->link_config.active_speed = phydev->speed;
1447 tp->link_config.active_duplex = phydev->duplex;
1448
24bb4fb6 1449 spin_unlock_bh(&tp->lock);
b02fd9e3
MC
1450
1451 if (linkmesg)
1452 tg3_link_report(tp);
1453}
1454
1455static int tg3_phy_init(struct tg3 *tp)
1456{
1457 struct phy_device *phydev;
1458
f07e9af3 1459 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
b02fd9e3
MC
1460 return 0;
1461
1462 /* Bring the PHY back to a known state. */
1463 tg3_bmcr_reset(tp);
1464
3f0e3ad7 1465 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
1466
1467 /* Attach the MAC to the PHY. */
fb28ad35 1468 phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
a9daf367 1469 phydev->dev_flags, phydev->interface);
b02fd9e3 1470 if (IS_ERR(phydev)) {
ab96b241 1471 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
b02fd9e3
MC
1472 return PTR_ERR(phydev);
1473 }
1474
b02fd9e3 1475 /* Mask with MAC supported features. */
9c61d6bc
MC
1476 switch (phydev->interface) {
1477 case PHY_INTERFACE_MODE_GMII:
1478 case PHY_INTERFACE_MODE_RGMII:
f07e9af3 1479 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
321d32a0
MC
1480 phydev->supported &= (PHY_GBIT_FEATURES |
1481 SUPPORTED_Pause |
1482 SUPPORTED_Asym_Pause);
1483 break;
1484 }
1485 /* fallthru */
9c61d6bc
MC
1486 case PHY_INTERFACE_MODE_MII:
1487 phydev->supported &= (PHY_BASIC_FEATURES |
1488 SUPPORTED_Pause |
1489 SUPPORTED_Asym_Pause);
1490 break;
1491 default:
3f0e3ad7 1492 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
9c61d6bc
MC
1493 return -EINVAL;
1494 }
1495
f07e9af3 1496 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1497
1498 phydev->advertising = phydev->supported;
1499
b02fd9e3
MC
1500 return 0;
1501}
1502
1503static void tg3_phy_start(struct tg3 *tp)
1504{
1505 struct phy_device *phydev;
1506
f07e9af3 1507 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1508 return;
1509
3f0e3ad7 1510 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1511
80096068
MC
1512 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
1513 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
1514 phydev->speed = tp->link_config.orig_speed;
1515 phydev->duplex = tp->link_config.orig_duplex;
1516 phydev->autoneg = tp->link_config.orig_autoneg;
1517 phydev->advertising = tp->link_config.orig_advertising;
1518 }
1519
1520 phy_start(phydev);
1521
1522 phy_start_aneg(phydev);
1523}
1524
1525static void tg3_phy_stop(struct tg3 *tp)
1526{
f07e9af3 1527 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1528 return;
1529
3f0e3ad7 1530 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
1531}
1532
1533static void tg3_phy_fini(struct tg3 *tp)
1534{
f07e9af3 1535 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7 1536 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
f07e9af3 1537 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1538 }
1539}
1540
6ee7c0a0 1541static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
b2a5c19c 1542{
6ee7c0a0
MC
1543 int err;
1544
1545 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1546 if (!err)
1547 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1548
1549 return err;
b2a5c19c
MC
1550}
1551
7f97a4bd
MC
1552static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
1553{
1554 u32 phytest;
1555
1556 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
1557 u32 phy;
1558
1559 tg3_writephy(tp, MII_TG3_FET_TEST,
1560 phytest | MII_TG3_FET_SHADOW_EN);
1561 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
1562 if (enable)
1563 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
1564 else
1565 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
1566 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
1567 }
1568 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
1569 }
1570}
1571
6833c043
MC
1572static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
1573{
1574 u32 reg;
1575
ecf1410b 1576 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
a50d0796
MC
1577 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
1578 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) &&
f07e9af3 1579 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
6833c043
MC
1580 return;
1581
f07e9af3 1582 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd
MC
1583 tg3_phy_fet_toggle_apd(tp, enable);
1584 return;
1585 }
1586
6833c043
MC
1587 reg = MII_TG3_MISC_SHDW_WREN |
1588 MII_TG3_MISC_SHDW_SCR5_SEL |
1589 MII_TG3_MISC_SHDW_SCR5_LPED |
1590 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
1591 MII_TG3_MISC_SHDW_SCR5_SDTL |
1592 MII_TG3_MISC_SHDW_SCR5_C125OE;
1593 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
1594 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
1595
1596 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1597
1598
1599 reg = MII_TG3_MISC_SHDW_WREN |
1600 MII_TG3_MISC_SHDW_APD_SEL |
1601 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
1602 if (enable)
1603 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
1604
1605 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1606}
1607
9ef8ca99
MC
1608static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
1609{
1610 u32 phy;
1611
1612 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
f07e9af3 1613 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
9ef8ca99
MC
1614 return;
1615
f07e9af3 1616 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
9ef8ca99
MC
1617 u32 ephy;
1618
535ef6e1
MC
1619 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
1620 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
1621
1622 tg3_writephy(tp, MII_TG3_FET_TEST,
1623 ephy | MII_TG3_FET_SHADOW_EN);
1624 if (!tg3_readphy(tp, reg, &phy)) {
9ef8ca99 1625 if (enable)
535ef6e1 1626 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
9ef8ca99 1627 else
535ef6e1
MC
1628 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
1629 tg3_writephy(tp, reg, phy);
9ef8ca99 1630 }
535ef6e1 1631 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
9ef8ca99
MC
1632 }
1633 } else {
1634 phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
1635 MII_TG3_AUXCTL_SHDWSEL_MISC;
1636 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
1637 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
1638 if (enable)
1639 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
1640 else
1641 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
1642 phy |= MII_TG3_AUXCTL_MISC_WREN;
1643 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1644 }
1645 }
1646}
1647
1da177e4
LT
1648static void tg3_phy_set_wirespeed(struct tg3 *tp)
1649{
1650 u32 val;
1651
f07e9af3 1652 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
1da177e4
LT
1653 return;
1654
1655 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
1656 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
1657 tg3_writephy(tp, MII_TG3_AUX_CTRL,
1658 (val | (1 << 15) | (1 << 4)));
1659}
1660
b2a5c19c
MC
1661static void tg3_phy_apply_otp(struct tg3 *tp)
1662{
1663 u32 otp, phy;
1664
1665 if (!tp->phy_otp)
1666 return;
1667
1668 otp = tp->phy_otp;
1669
1670 /* Enable SM_DSP clock and tx 6dB coding. */
1671 phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
1672 MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
1673 MII_TG3_AUXCTL_ACTL_TX_6DB;
1674 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1675
1676 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
1677 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
1678 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
1679
1680 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
1681 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
1682 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
1683
1684 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
1685 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
1686 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
1687
1688 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
1689 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
1690
1691 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
1692 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
1693
1694 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
1695 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
1696 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
1697
1698 /* Turn off SM_DSP clock. */
1699 phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
1700 MII_TG3_AUXCTL_ACTL_TX_6DB;
1701 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1702}
1703
1da177e4
LT
1704static int tg3_wait_macro_done(struct tg3 *tp)
1705{
1706 int limit = 100;
1707
1708 while (limit--) {
1709 u32 tmp32;
1710
f08aa1a8 1711 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
1da177e4
LT
1712 if ((tmp32 & 0x1000) == 0)
1713 break;
1714 }
1715 }
d4675b52 1716 if (limit < 0)
1da177e4
LT
1717 return -EBUSY;
1718
1719 return 0;
1720}
1721
1722static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
1723{
1724 static const u32 test_pat[4][6] = {
1725 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
1726 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
1727 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
1728 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
1729 };
1730 int chan;
1731
1732 for (chan = 0; chan < 4; chan++) {
1733 int i;
1734
1735 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1736 (chan * 0x2000) | 0x0200);
f08aa1a8 1737 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
1738
1739 for (i = 0; i < 6; i++)
1740 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
1741 test_pat[chan][i]);
1742
f08aa1a8 1743 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
1744 if (tg3_wait_macro_done(tp)) {
1745 *resetp = 1;
1746 return -EBUSY;
1747 }
1748
1749 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1750 (chan * 0x2000) | 0x0200);
f08aa1a8 1751 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
1da177e4
LT
1752 if (tg3_wait_macro_done(tp)) {
1753 *resetp = 1;
1754 return -EBUSY;
1755 }
1756
f08aa1a8 1757 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
1da177e4
LT
1758 if (tg3_wait_macro_done(tp)) {
1759 *resetp = 1;
1760 return -EBUSY;
1761 }
1762
1763 for (i = 0; i < 6; i += 2) {
1764 u32 low, high;
1765
1766 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
1767 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
1768 tg3_wait_macro_done(tp)) {
1769 *resetp = 1;
1770 return -EBUSY;
1771 }
1772 low &= 0x7fff;
1773 high &= 0x000f;
1774 if (low != test_pat[chan][i] ||
1775 high != test_pat[chan][i+1]) {
1776 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
1777 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
1778 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
1779
1780 return -EBUSY;
1781 }
1782 }
1783 }
1784
1785 return 0;
1786}
1787
1788static int tg3_phy_reset_chanpat(struct tg3 *tp)
1789{
1790 int chan;
1791
1792 for (chan = 0; chan < 4; chan++) {
1793 int i;
1794
1795 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1796 (chan * 0x2000) | 0x0200);
f08aa1a8 1797 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
1798 for (i = 0; i < 6; i++)
1799 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
f08aa1a8 1800 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
1801 if (tg3_wait_macro_done(tp))
1802 return -EBUSY;
1803 }
1804
1805 return 0;
1806}
1807
1808static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
1809{
1810 u32 reg32, phy9_orig;
1811 int retries, do_phy_reset, err;
1812
1813 retries = 10;
1814 do_phy_reset = 1;
1815 do {
1816 if (do_phy_reset) {
1817 err = tg3_bmcr_reset(tp);
1818 if (err)
1819 return err;
1820 do_phy_reset = 0;
1821 }
1822
1823 /* Disable transmitter and interrupt. */
1824 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
1825 continue;
1826
1827 reg32 |= 0x3000;
1828 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
1829
1830 /* Set full-duplex, 1000 mbps. */
1831 tg3_writephy(tp, MII_BMCR,
1832 BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
1833
1834 /* Set to master mode. */
1835 if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
1836 continue;
1837
1838 tg3_writephy(tp, MII_TG3_CTRL,
1839 (MII_TG3_CTRL_AS_MASTER |
1840 MII_TG3_CTRL_ENABLE_AS_MASTER));
1841
1842 /* Enable SM_DSP_CLOCK and 6dB. */
1843 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
1844
1845 /* Block the PHY control access. */
6ee7c0a0 1846 tg3_phydsp_write(tp, 0x8005, 0x0800);
1da177e4
LT
1847
1848 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
1849 if (!err)
1850 break;
1851 } while (--retries);
1852
1853 err = tg3_phy_reset_chanpat(tp);
1854 if (err)
1855 return err;
1856
6ee7c0a0 1857 tg3_phydsp_write(tp, 0x8005, 0x0000);
1da177e4
LT
1858
1859 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
f08aa1a8 1860 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
1da177e4
LT
1861
1862 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
1863 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
1864 /* Set Extended packet length bit for jumbo frames */
1865 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
859a5887 1866 } else {
1da177e4
LT
1867 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
1868 }
1869
1870 tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
1871
1872 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
1873 reg32 &= ~0x3000;
1874 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
1875 } else if (!err)
1876 err = -EBUSY;
1877
1878 return err;
1879}
1880
1881/* This will reset the tigon3 PHY if there is no valid
1882 * link unless the FORCE argument is non-zero.
1883 */
1884static int tg3_phy_reset(struct tg3 *tp)
1885{
f833c4c1 1886 u32 val, cpmuctrl;
1da177e4
LT
1887 int err;
1888
60189ddf 1889 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
1890 val = tr32(GRC_MISC_CFG);
1891 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
1892 udelay(40);
1893 }
f833c4c1
MC
1894 err = tg3_readphy(tp, MII_BMSR, &val);
1895 err |= tg3_readphy(tp, MII_BMSR, &val);
1da177e4
LT
1896 if (err != 0)
1897 return -EBUSY;
1898
c8e1e82b
MC
1899 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
1900 netif_carrier_off(tp->dev);
1901 tg3_link_report(tp);
1902 }
1903
1da177e4
LT
1904 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
1905 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
1906 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1907 err = tg3_phy_reset_5703_4_5(tp);
1908 if (err)
1909 return err;
1910 goto out;
1911 }
1912
b2a5c19c
MC
1913 cpmuctrl = 0;
1914 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
1915 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
1916 cpmuctrl = tr32(TG3_CPMU_CTRL);
1917 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
1918 tw32(TG3_CPMU_CTRL,
1919 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
1920 }
1921
1da177e4
LT
1922 err = tg3_bmcr_reset(tp);
1923 if (err)
1924 return err;
1925
b2a5c19c 1926 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
f833c4c1
MC
1927 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
1928 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
b2a5c19c
MC
1929
1930 tw32(TG3_CPMU_CTRL, cpmuctrl);
1931 }
1932
bcb37f6c
MC
1933 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
1934 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
1935 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
1936 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
1937 CPMU_LSPD_1000MB_MACCLK_12_5) {
1938 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
1939 udelay(40);
1940 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
1941 }
1942 }
1943
a50d0796
MC
1944 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
1945 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) &&
f07e9af3 1946 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
ecf1410b
MC
1947 return 0;
1948
b2a5c19c
MC
1949 tg3_phy_apply_otp(tp);
1950
f07e9af3 1951 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
1952 tg3_phy_toggle_apd(tp, true);
1953 else
1954 tg3_phy_toggle_apd(tp, false);
1955
1da177e4 1956out:
f07e9af3 1957 if (tp->phy_flags & TG3_PHYFLG_ADC_BUG) {
1da177e4 1958 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
6ee7c0a0
MC
1959 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
1960 tg3_phydsp_write(tp, 0x000a, 0x0323);
1da177e4
LT
1961 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
1962 }
f07e9af3 1963 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
f08aa1a8
MC
1964 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
1965 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
1da177e4 1966 }
f07e9af3 1967 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
1da177e4 1968 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
6ee7c0a0
MC
1969 tg3_phydsp_write(tp, 0x000a, 0x310b);
1970 tg3_phydsp_write(tp, 0x201f, 0x9506);
1971 tg3_phydsp_write(tp, 0x401f, 0x14e2);
1da177e4 1972 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
f07e9af3 1973 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
c424cb24
MC
1974 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
1975 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
f07e9af3 1976 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
c1d2a196
MC
1977 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
1978 tg3_writephy(tp, MII_TG3_TEST1,
1979 MII_TG3_TEST1_TRIM_EN | 0x4);
1980 } else
1981 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
c424cb24
MC
1982 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
1983 }
1da177e4
LT
1984 /* Set Extended packet length bit (bit 14) on all chips that */
1985 /* support jumbo frames */
79eb6904 1986 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
1987 /* Cannot do read-modify-write on 5401 */
1988 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
8f666b07 1989 } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
1da177e4
LT
1990 /* Set bit 14 with read-modify-write to preserve other bits */
1991 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
f833c4c1
MC
1992 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
1993 tg3_writephy(tp, MII_TG3_AUX_CTRL, val | 0x4000);
1da177e4
LT
1994 }
1995
1996 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
1997 * jumbo frames transmission.
1998 */
8f666b07 1999 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
f833c4c1 2000 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
c6cdf436 2001 tg3_writephy(tp, MII_TG3_EXT_CTRL,
f833c4c1 2002 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
1da177e4
LT
2003 }
2004
715116a1 2005 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
715116a1 2006 /* adjust output voltage */
535ef6e1 2007 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
715116a1
MC
2008 }
2009
9ef8ca99 2010 tg3_phy_toggle_automdix(tp, 1);
1da177e4
LT
2011 tg3_phy_set_wirespeed(tp);
2012 return 0;
2013}
2014
2015static void tg3_frob_aux_power(struct tg3 *tp)
2016{
2017 struct tg3 *tp_peer = tp;
2018
334355aa
MC
2019 /* The GPIOs do something completely different on 57765. */
2020 if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0 ||
a50d0796 2021 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
334355aa 2022 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
1da177e4
LT
2023 return;
2024
f6eb9b1f
MC
2025 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2026 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
2027 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
8c2dc7e1
MC
2028 struct net_device *dev_peer;
2029
2030 dev_peer = pci_get_drvdata(tp->pdev_peer);
bc1c7567 2031 /* remove_one() may have been run on the peer. */
8c2dc7e1 2032 if (!dev_peer)
bc1c7567
MC
2033 tp_peer = tp;
2034 else
2035 tp_peer = netdev_priv(dev_peer);
1da177e4
LT
2036 }
2037
1da177e4 2038 if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
6921d201
MC
2039 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
2040 (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
2041 (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
1da177e4
LT
2042 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2043 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
b401e9e2
MC
2044 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2045 (GRC_LCLCTRL_GPIO_OE0 |
2046 GRC_LCLCTRL_GPIO_OE1 |
2047 GRC_LCLCTRL_GPIO_OE2 |
2048 GRC_LCLCTRL_GPIO_OUTPUT0 |
2049 GRC_LCLCTRL_GPIO_OUTPUT1),
2050 100);
8d519ab2
MC
2051 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2052 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
2053 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2054 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2055 GRC_LCLCTRL_GPIO_OE1 |
2056 GRC_LCLCTRL_GPIO_OE2 |
2057 GRC_LCLCTRL_GPIO_OUTPUT0 |
2058 GRC_LCLCTRL_GPIO_OUTPUT1 |
2059 tp->grc_local_ctrl;
2060 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
2061
2062 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2063 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
2064
2065 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2066 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
1da177e4
LT
2067 } else {
2068 u32 no_gpio2;
dc56b7d4 2069 u32 grc_local_ctrl = 0;
1da177e4
LT
2070
2071 if (tp_peer != tp &&
2072 (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
2073 return;
2074
dc56b7d4
MC
2075 /* Workaround to prevent overdrawing Amps. */
2076 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2077 ASIC_REV_5714) {
2078 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
b401e9e2
MC
2079 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2080 grc_local_ctrl, 100);
dc56b7d4
MC
2081 }
2082
1da177e4
LT
2083 /* On 5753 and variants, GPIO2 cannot be used. */
2084 no_gpio2 = tp->nic_sram_data_cfg &
2085 NIC_SRAM_DATA_CFG_NO_GPIO2;
2086
dc56b7d4 2087 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
1da177e4
LT
2088 GRC_LCLCTRL_GPIO_OE1 |
2089 GRC_LCLCTRL_GPIO_OE2 |
2090 GRC_LCLCTRL_GPIO_OUTPUT1 |
2091 GRC_LCLCTRL_GPIO_OUTPUT2;
2092 if (no_gpio2) {
2093 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2094 GRC_LCLCTRL_GPIO_OUTPUT2);
2095 }
b401e9e2
MC
2096 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2097 grc_local_ctrl, 100);
1da177e4
LT
2098
2099 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2100
b401e9e2
MC
2101 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2102 grc_local_ctrl, 100);
1da177e4
LT
2103
2104 if (!no_gpio2) {
2105 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
b401e9e2
MC
2106 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2107 grc_local_ctrl, 100);
1da177e4
LT
2108 }
2109 }
2110 } else {
2111 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
2112 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
2113 if (tp_peer != tp &&
2114 (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
2115 return;
2116
b401e9e2
MC
2117 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2118 (GRC_LCLCTRL_GPIO_OE1 |
2119 GRC_LCLCTRL_GPIO_OUTPUT1), 100);
1da177e4 2120
b401e9e2
MC
2121 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2122 GRC_LCLCTRL_GPIO_OE1, 100);
1da177e4 2123
b401e9e2
MC
2124 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2125 (GRC_LCLCTRL_GPIO_OE1 |
2126 GRC_LCLCTRL_GPIO_OUTPUT1), 100);
1da177e4
LT
2127 }
2128 }
2129}
2130
e8f3f6ca
MC
2131static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2132{
2133 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2134 return 1;
79eb6904 2135 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
e8f3f6ca
MC
2136 if (speed != SPEED_10)
2137 return 1;
2138 } else if (speed == SPEED_10)
2139 return 1;
2140
2141 return 0;
2142}
2143
1da177e4
LT
2144static int tg3_setup_phy(struct tg3 *, int);
2145
2146#define RESET_KIND_SHUTDOWN 0
2147#define RESET_KIND_INIT 1
2148#define RESET_KIND_SUSPEND 2
2149
2150static void tg3_write_sig_post_reset(struct tg3 *, int);
2151static int tg3_halt_cpu(struct tg3 *, u32);
2152
0a459aac 2153static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
15c3b696 2154{
ce057f01
MC
2155 u32 val;
2156
f07e9af3 2157 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
5129724a
MC
2158 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2159 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2160 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2161
2162 sg_dig_ctrl |=
2163 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2164 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2165 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2166 }
3f7045c1 2167 return;
5129724a 2168 }
3f7045c1 2169
60189ddf 2170 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2171 tg3_bmcr_reset(tp);
2172 val = tr32(GRC_MISC_CFG);
2173 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2174 udelay(40);
2175 return;
f07e9af3 2176 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
0e5f784c
MC
2177 u32 phytest;
2178 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2179 u32 phy;
2180
2181 tg3_writephy(tp, MII_ADVERTISE, 0);
2182 tg3_writephy(tp, MII_BMCR,
2183 BMCR_ANENABLE | BMCR_ANRESTART);
2184
2185 tg3_writephy(tp, MII_TG3_FET_TEST,
2186 phytest | MII_TG3_FET_SHADOW_EN);
2187 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2188 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2189 tg3_writephy(tp,
2190 MII_TG3_FET_SHDW_AUXMODE4,
2191 phy);
2192 }
2193 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2194 }
2195 return;
0a459aac 2196 } else if (do_low_power) {
715116a1
MC
2197 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2198 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
0a459aac
MC
2199
2200 tg3_writephy(tp, MII_TG3_AUX_CTRL,
2201 MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
2202 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2203 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2204 MII_TG3_AUXCTL_PCTL_VREG_11V);
715116a1 2205 }
3f7045c1 2206
15c3b696
MC
2207 /* The PHY should not be powered down on some chips because
2208 * of bugs.
2209 */
2210 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2211 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2212 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
f07e9af3 2213 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
15c3b696 2214 return;
ce057f01 2215
bcb37f6c
MC
2216 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2217 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2218 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2219 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2220 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2221 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2222 }
2223
15c3b696
MC
2224 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2225}
2226
ffbcfed4
MC
2227/* tp->lock is held. */
2228static int tg3_nvram_lock(struct tg3 *tp)
2229{
2230 if (tp->tg3_flags & TG3_FLAG_NVRAM) {
2231 int i;
2232
2233 if (tp->nvram_lock_cnt == 0) {
2234 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
2235 for (i = 0; i < 8000; i++) {
2236 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
2237 break;
2238 udelay(20);
2239 }
2240 if (i == 8000) {
2241 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
2242 return -ENODEV;
2243 }
2244 }
2245 tp->nvram_lock_cnt++;
2246 }
2247 return 0;
2248}
2249
2250/* tp->lock is held. */
2251static void tg3_nvram_unlock(struct tg3 *tp)
2252{
2253 if (tp->tg3_flags & TG3_FLAG_NVRAM) {
2254 if (tp->nvram_lock_cnt > 0)
2255 tp->nvram_lock_cnt--;
2256 if (tp->nvram_lock_cnt == 0)
2257 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
2258 }
2259}
2260
2261/* tp->lock is held. */
2262static void tg3_enable_nvram_access(struct tg3 *tp)
2263{
2264 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
f66a29b0 2265 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
ffbcfed4
MC
2266 u32 nvaccess = tr32(NVRAM_ACCESS);
2267
2268 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
2269 }
2270}
2271
2272/* tp->lock is held. */
2273static void tg3_disable_nvram_access(struct tg3 *tp)
2274{
2275 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
f66a29b0 2276 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
ffbcfed4
MC
2277 u32 nvaccess = tr32(NVRAM_ACCESS);
2278
2279 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
2280 }
2281}
2282
2283static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
2284 u32 offset, u32 *val)
2285{
2286 u32 tmp;
2287 int i;
2288
2289 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
2290 return -EINVAL;
2291
2292 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
2293 EEPROM_ADDR_DEVID_MASK |
2294 EEPROM_ADDR_READ);
2295 tw32(GRC_EEPROM_ADDR,
2296 tmp |
2297 (0 << EEPROM_ADDR_DEVID_SHIFT) |
2298 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
2299 EEPROM_ADDR_ADDR_MASK) |
2300 EEPROM_ADDR_READ | EEPROM_ADDR_START);
2301
2302 for (i = 0; i < 1000; i++) {
2303 tmp = tr32(GRC_EEPROM_ADDR);
2304
2305 if (tmp & EEPROM_ADDR_COMPLETE)
2306 break;
2307 msleep(1);
2308 }
2309 if (!(tmp & EEPROM_ADDR_COMPLETE))
2310 return -EBUSY;
2311
62cedd11
MC
2312 tmp = tr32(GRC_EEPROM_DATA);
2313
2314 /*
2315 * The data will always be opposite the native endian
2316 * format. Perform a blind byteswap to compensate.
2317 */
2318 *val = swab32(tmp);
2319
ffbcfed4
MC
2320 return 0;
2321}
2322
2323#define NVRAM_CMD_TIMEOUT 10000
2324
2325static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
2326{
2327 int i;
2328
2329 tw32(NVRAM_CMD, nvram_cmd);
2330 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
2331 udelay(10);
2332 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
2333 udelay(10);
2334 break;
2335 }
2336 }
2337
2338 if (i == NVRAM_CMD_TIMEOUT)
2339 return -EBUSY;
2340
2341 return 0;
2342}
2343
2344static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
2345{
2346 if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
2347 (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
2348 (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
2349 !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
2350 (tp->nvram_jedecnum == JEDEC_ATMEL))
2351
2352 addr = ((addr / tp->nvram_pagesize) <<
2353 ATMEL_AT45DB0X1B_PAGE_POS) +
2354 (addr % tp->nvram_pagesize);
2355
2356 return addr;
2357}
2358
2359static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
2360{
2361 if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
2362 (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
2363 (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
2364 !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
2365 (tp->nvram_jedecnum == JEDEC_ATMEL))
2366
2367 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
2368 tp->nvram_pagesize) +
2369 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
2370
2371 return addr;
2372}
2373
e4f34110
MC
2374/* NOTE: Data read in from NVRAM is byteswapped according to
2375 * the byteswapping settings for all other register accesses.
2376 * tg3 devices are BE devices, so on a BE machine, the data
2377 * returned will be exactly as it is seen in NVRAM. On a LE
2378 * machine, the 32-bit value will be byteswapped.
2379 */
ffbcfed4
MC
2380static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
2381{
2382 int ret;
2383
2384 if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
2385 return tg3_nvram_read_using_eeprom(tp, offset, val);
2386
2387 offset = tg3_nvram_phys_addr(tp, offset);
2388
2389 if (offset > NVRAM_ADDR_MSK)
2390 return -EINVAL;
2391
2392 ret = tg3_nvram_lock(tp);
2393 if (ret)
2394 return ret;
2395
2396 tg3_enable_nvram_access(tp);
2397
2398 tw32(NVRAM_ADDR, offset);
2399 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
2400 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
2401
2402 if (ret == 0)
e4f34110 2403 *val = tr32(NVRAM_RDDATA);
ffbcfed4
MC
2404
2405 tg3_disable_nvram_access(tp);
2406
2407 tg3_nvram_unlock(tp);
2408
2409 return ret;
2410}
2411
a9dc529d
MC
2412/* Ensures NVRAM data is in bytestream format. */
2413static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
ffbcfed4
MC
2414{
2415 u32 v;
a9dc529d 2416 int res = tg3_nvram_read(tp, offset, &v);
ffbcfed4 2417 if (!res)
a9dc529d 2418 *val = cpu_to_be32(v);
ffbcfed4
MC
2419 return res;
2420}
2421
3f007891
MC
2422/* tp->lock is held. */
2423static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
2424{
2425 u32 addr_high, addr_low;
2426 int i;
2427
2428 addr_high = ((tp->dev->dev_addr[0] << 8) |
2429 tp->dev->dev_addr[1]);
2430 addr_low = ((tp->dev->dev_addr[2] << 24) |
2431 (tp->dev->dev_addr[3] << 16) |
2432 (tp->dev->dev_addr[4] << 8) |
2433 (tp->dev->dev_addr[5] << 0));
2434 for (i = 0; i < 4; i++) {
2435 if (i == 1 && skip_mac_1)
2436 continue;
2437 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
2438 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
2439 }
2440
2441 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2442 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2443 for (i = 0; i < 12; i++) {
2444 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
2445 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
2446 }
2447 }
2448
2449 addr_high = (tp->dev->dev_addr[0] +
2450 tp->dev->dev_addr[1] +
2451 tp->dev->dev_addr[2] +
2452 tp->dev->dev_addr[3] +
2453 tp->dev->dev_addr[4] +
2454 tp->dev->dev_addr[5]) &
2455 TX_BACKOFF_SEED_MASK;
2456 tw32(MAC_TX_BACKOFF_SEED, addr_high);
2457}
2458
bc1c7567 2459static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
1da177e4
LT
2460{
2461 u32 misc_host_ctrl;
0a459aac 2462 bool device_should_wake, do_low_power;
1da177e4
LT
2463
2464 /* Make sure register accesses (indirect or otherwise)
2465 * will function correctly.
2466 */
2467 pci_write_config_dword(tp->pdev,
2468 TG3PCI_MISC_HOST_CTRL,
2469 tp->misc_host_ctrl);
2470
1da177e4 2471 switch (state) {
bc1c7567 2472 case PCI_D0:
12dac075
RW
2473 pci_enable_wake(tp->pdev, state, false);
2474 pci_set_power_state(tp->pdev, PCI_D0);
8c6bda1a 2475
9d26e213
MC
2476 /* Switch out of Vaux if it is a NIC */
2477 if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
b401e9e2 2478 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
1da177e4
LT
2479
2480 return 0;
2481
bc1c7567 2482 case PCI_D1:
bc1c7567 2483 case PCI_D2:
bc1c7567 2484 case PCI_D3hot:
1da177e4
LT
2485 break;
2486
2487 default:
05dbe005
JP
2488 netdev_err(tp->dev, "Invalid power state (D%d) requested\n",
2489 state);
1da177e4 2490 return -EINVAL;
855e1111 2491 }
5e7dfd0f
MC
2492
2493 /* Restore the CLKREQ setting. */
2494 if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
2495 u16 lnkctl;
2496
2497 pci_read_config_word(tp->pdev,
2498 tp->pcie_cap + PCI_EXP_LNKCTL,
2499 &lnkctl);
2500 lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
2501 pci_write_config_word(tp->pdev,
2502 tp->pcie_cap + PCI_EXP_LNKCTL,
2503 lnkctl);
2504 }
2505
1da177e4
LT
2506 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
2507 tw32(TG3PCI_MISC_HOST_CTRL,
2508 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
2509
05ac4cb7
MC
2510 device_should_wake = pci_pme_capable(tp->pdev, state) &&
2511 device_may_wakeup(&tp->pdev->dev) &&
2512 (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
2513
dd477003 2514 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
0a459aac 2515 do_low_power = false;
f07e9af3 2516 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
80096068 2517 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
b02fd9e3 2518 struct phy_device *phydev;
0a459aac 2519 u32 phyid, advertising;
b02fd9e3 2520
3f0e3ad7 2521 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 2522
80096068 2523 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
2524
2525 tp->link_config.orig_speed = phydev->speed;
2526 tp->link_config.orig_duplex = phydev->duplex;
2527 tp->link_config.orig_autoneg = phydev->autoneg;
2528 tp->link_config.orig_advertising = phydev->advertising;
2529
2530 advertising = ADVERTISED_TP |
2531 ADVERTISED_Pause |
2532 ADVERTISED_Autoneg |
2533 ADVERTISED_10baseT_Half;
2534
2535 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
05ac4cb7 2536 device_should_wake) {
b02fd9e3
MC
2537 if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
2538 advertising |=
2539 ADVERTISED_100baseT_Half |
2540 ADVERTISED_100baseT_Full |
2541 ADVERTISED_10baseT_Full;
2542 else
2543 advertising |= ADVERTISED_10baseT_Full;
2544 }
2545
2546 phydev->advertising = advertising;
2547
2548 phy_start_aneg(phydev);
0a459aac
MC
2549
2550 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
6a443a0f
MC
2551 if (phyid != PHY_ID_BCMAC131) {
2552 phyid &= PHY_BCM_OUI_MASK;
2553 if (phyid == PHY_BCM_OUI_1 ||
2554 phyid == PHY_BCM_OUI_2 ||
2555 phyid == PHY_BCM_OUI_3)
0a459aac
MC
2556 do_low_power = true;
2557 }
b02fd9e3 2558 }
dd477003 2559 } else {
2023276e 2560 do_low_power = true;
0a459aac 2561
80096068
MC
2562 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
2563 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
2564 tp->link_config.orig_speed = tp->link_config.speed;
2565 tp->link_config.orig_duplex = tp->link_config.duplex;
2566 tp->link_config.orig_autoneg = tp->link_config.autoneg;
2567 }
1da177e4 2568
f07e9af3 2569 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
dd477003
MC
2570 tp->link_config.speed = SPEED_10;
2571 tp->link_config.duplex = DUPLEX_HALF;
2572 tp->link_config.autoneg = AUTONEG_ENABLE;
2573 tg3_setup_phy(tp, 0);
2574 }
1da177e4
LT
2575 }
2576
b5d3772c
MC
2577 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
2578 u32 val;
2579
2580 val = tr32(GRC_VCPU_EXT_CTRL);
2581 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
2582 } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
6921d201
MC
2583 int i;
2584 u32 val;
2585
2586 for (i = 0; i < 200; i++) {
2587 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
2588 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
2589 break;
2590 msleep(1);
2591 }
2592 }
a85feb8c
GZ
2593 if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
2594 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
2595 WOL_DRV_STATE_SHUTDOWN |
2596 WOL_DRV_WOL |
2597 WOL_SET_MAGIC_PKT);
6921d201 2598
05ac4cb7 2599 if (device_should_wake) {
1da177e4
LT
2600 u32 mac_mode;
2601
f07e9af3 2602 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
0a459aac 2603 if (do_low_power) {
dd477003
MC
2604 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
2605 udelay(40);
2606 }
1da177e4 2607
f07e9af3 2608 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
3f7045c1
MC
2609 mac_mode = MAC_MODE_PORT_MODE_GMII;
2610 else
2611 mac_mode = MAC_MODE_PORT_MODE_MII;
1da177e4 2612
e8f3f6ca
MC
2613 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
2614 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2615 ASIC_REV_5700) {
2616 u32 speed = (tp->tg3_flags &
2617 TG3_FLAG_WOL_SPEED_100MB) ?
2618 SPEED_100 : SPEED_10;
2619 if (tg3_5700_link_polarity(tp, speed))
2620 mac_mode |= MAC_MODE_LINK_POLARITY;
2621 else
2622 mac_mode &= ~MAC_MODE_LINK_POLARITY;
2623 }
1da177e4
LT
2624 } else {
2625 mac_mode = MAC_MODE_PORT_MODE_TBI;
2626 }
2627
cbf46853 2628 if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
1da177e4
LT
2629 tw32(MAC_LED_CTRL, tp->led_ctrl);
2630
05ac4cb7
MC
2631 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
2632 if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
2633 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
2634 ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
2635 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
2636 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
1da177e4 2637
3bda1258
MC
2638 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
2639 mac_mode |= tp->mac_mode &
2640 (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
2641 if (mac_mode & MAC_MODE_APE_TX_EN)
2642 mac_mode |= MAC_MODE_TDE_ENABLE;
2643 }
2644
1da177e4
LT
2645 tw32_f(MAC_MODE, mac_mode);
2646 udelay(100);
2647
2648 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
2649 udelay(10);
2650 }
2651
2652 if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
2653 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2654 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
2655 u32 base_val;
2656
2657 base_val = tp->pci_clock_ctrl;
2658 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
2659 CLOCK_CTRL_TXCLK_DISABLE);
2660
b401e9e2
MC
2661 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
2662 CLOCK_CTRL_PWRDOWN_PLL133, 40);
d7b0a857 2663 } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
795d01c5 2664 (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
d7b0a857 2665 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
4cf78e4f 2666 /* do nothing */
85e94ced 2667 } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
1da177e4
LT
2668 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
2669 u32 newbits1, newbits2;
2670
2671 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2672 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2673 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
2674 CLOCK_CTRL_TXCLK_DISABLE |
2675 CLOCK_CTRL_ALTCLK);
2676 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
2677 } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
2678 newbits1 = CLOCK_CTRL_625_CORE;
2679 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
2680 } else {
2681 newbits1 = CLOCK_CTRL_ALTCLK;
2682 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
2683 }
2684
b401e9e2
MC
2685 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
2686 40);
1da177e4 2687
b401e9e2
MC
2688 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
2689 40);
1da177e4
LT
2690
2691 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
2692 u32 newbits3;
2693
2694 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2695 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2696 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
2697 CLOCK_CTRL_TXCLK_DISABLE |
2698 CLOCK_CTRL_44MHZ_CORE);
2699 } else {
2700 newbits3 = CLOCK_CTRL_44MHZ_CORE;
2701 }
2702
b401e9e2
MC
2703 tw32_wait_f(TG3PCI_CLOCK_CTRL,
2704 tp->pci_clock_ctrl | newbits3, 40);
1da177e4
LT
2705 }
2706 }
2707
05ac4cb7 2708 if (!(device_should_wake) &&
22435849 2709 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
0a459aac 2710 tg3_power_down_phy(tp, do_low_power);
6921d201 2711
1da177e4
LT
2712 tg3_frob_aux_power(tp);
2713
2714 /* Workaround for unstable PLL clock */
2715 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
2716 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
2717 u32 val = tr32(0x7d00);
2718
2719 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
2720 tw32(0x7d00, val);
6921d201 2721 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
ec41c7df
MC
2722 int err;
2723
2724 err = tg3_nvram_lock(tp);
1da177e4 2725 tg3_halt_cpu(tp, RX_CPU_BASE);
ec41c7df
MC
2726 if (!err)
2727 tg3_nvram_unlock(tp);
6921d201 2728 }
1da177e4
LT
2729 }
2730
bbadf503
MC
2731 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
2732
05ac4cb7 2733 if (device_should_wake)
12dac075
RW
2734 pci_enable_wake(tp->pdev, state, true);
2735
1da177e4 2736 /* Finally, set the new power state. */
12dac075 2737 pci_set_power_state(tp->pdev, state);
1da177e4 2738
1da177e4
LT
2739 return 0;
2740}
2741
1da177e4
LT
2742static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
2743{
2744 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
2745 case MII_TG3_AUX_STAT_10HALF:
2746 *speed = SPEED_10;
2747 *duplex = DUPLEX_HALF;
2748 break;
2749
2750 case MII_TG3_AUX_STAT_10FULL:
2751 *speed = SPEED_10;
2752 *duplex = DUPLEX_FULL;
2753 break;
2754
2755 case MII_TG3_AUX_STAT_100HALF:
2756 *speed = SPEED_100;
2757 *duplex = DUPLEX_HALF;
2758 break;
2759
2760 case MII_TG3_AUX_STAT_100FULL:
2761 *speed = SPEED_100;
2762 *duplex = DUPLEX_FULL;
2763 break;
2764
2765 case MII_TG3_AUX_STAT_1000HALF:
2766 *speed = SPEED_1000;
2767 *duplex = DUPLEX_HALF;
2768 break;
2769
2770 case MII_TG3_AUX_STAT_1000FULL:
2771 *speed = SPEED_1000;
2772 *duplex = DUPLEX_FULL;
2773 break;
2774
2775 default:
f07e9af3 2776 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
715116a1
MC
2777 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
2778 SPEED_10;
2779 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
2780 DUPLEX_HALF;
2781 break;
2782 }
1da177e4
LT
2783 *speed = SPEED_INVALID;
2784 *duplex = DUPLEX_INVALID;
2785 break;
855e1111 2786 }
1da177e4
LT
2787}
2788
2789static void tg3_phy_copper_begin(struct tg3 *tp)
2790{
2791 u32 new_adv;
2792 int i;
2793
80096068 2794 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
1da177e4
LT
2795 /* Entering low power mode. Disable gigabit and
2796 * 100baseT advertisements.
2797 */
2798 tg3_writephy(tp, MII_TG3_CTRL, 0);
2799
2800 new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
2801 ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
2802 if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
2803 new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
2804
2805 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2806 } else if (tp->link_config.speed == SPEED_INVALID) {
f07e9af3 2807 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
1da177e4
LT
2808 tp->link_config.advertising &=
2809 ~(ADVERTISED_1000baseT_Half |
2810 ADVERTISED_1000baseT_Full);
2811
ba4d07a8 2812 new_adv = ADVERTISE_CSMA;
1da177e4
LT
2813 if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
2814 new_adv |= ADVERTISE_10HALF;
2815 if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
2816 new_adv |= ADVERTISE_10FULL;
2817 if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
2818 new_adv |= ADVERTISE_100HALF;
2819 if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
2820 new_adv |= ADVERTISE_100FULL;
ba4d07a8
MC
2821
2822 new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
2823
1da177e4
LT
2824 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2825
2826 if (tp->link_config.advertising &
2827 (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
2828 new_adv = 0;
2829 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
2830 new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
2831 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
2832 new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
f07e9af3 2833 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY) &&
1da177e4
LT
2834 (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
2835 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
2836 new_adv |= (MII_TG3_CTRL_AS_MASTER |
2837 MII_TG3_CTRL_ENABLE_AS_MASTER);
2838 tg3_writephy(tp, MII_TG3_CTRL, new_adv);
2839 } else {
2840 tg3_writephy(tp, MII_TG3_CTRL, 0);
2841 }
2842 } else {
ba4d07a8
MC
2843 new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
2844 new_adv |= ADVERTISE_CSMA;
2845
1da177e4
LT
2846 /* Asking for a specific link mode. */
2847 if (tp->link_config.speed == SPEED_1000) {
1da177e4
LT
2848 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2849
2850 if (tp->link_config.duplex == DUPLEX_FULL)
2851 new_adv = MII_TG3_CTRL_ADV_1000_FULL;
2852 else
2853 new_adv = MII_TG3_CTRL_ADV_1000_HALF;
2854 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
2855 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
2856 new_adv |= (MII_TG3_CTRL_AS_MASTER |
2857 MII_TG3_CTRL_ENABLE_AS_MASTER);
1da177e4 2858 } else {
1da177e4
LT
2859 if (tp->link_config.speed == SPEED_100) {
2860 if (tp->link_config.duplex == DUPLEX_FULL)
2861 new_adv |= ADVERTISE_100FULL;
2862 else
2863 new_adv |= ADVERTISE_100HALF;
2864 } else {
2865 if (tp->link_config.duplex == DUPLEX_FULL)
2866 new_adv |= ADVERTISE_10FULL;
2867 else
2868 new_adv |= ADVERTISE_10HALF;
2869 }
2870 tg3_writephy(tp, MII_ADVERTISE, new_adv);
ba4d07a8
MC
2871
2872 new_adv = 0;
1da177e4 2873 }
ba4d07a8
MC
2874
2875 tg3_writephy(tp, MII_TG3_CTRL, new_adv);
1da177e4
LT
2876 }
2877
2878 if (tp->link_config.autoneg == AUTONEG_DISABLE &&
2879 tp->link_config.speed != SPEED_INVALID) {
2880 u32 bmcr, orig_bmcr;
2881
2882 tp->link_config.active_speed = tp->link_config.speed;
2883 tp->link_config.active_duplex = tp->link_config.duplex;
2884
2885 bmcr = 0;
2886 switch (tp->link_config.speed) {
2887 default:
2888 case SPEED_10:
2889 break;
2890
2891 case SPEED_100:
2892 bmcr |= BMCR_SPEED100;
2893 break;
2894
2895 case SPEED_1000:
2896 bmcr |= TG3_BMCR_SPEED1000;
2897 break;
855e1111 2898 }
1da177e4
LT
2899
2900 if (tp->link_config.duplex == DUPLEX_FULL)
2901 bmcr |= BMCR_FULLDPLX;
2902
2903 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
2904 (bmcr != orig_bmcr)) {
2905 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
2906 for (i = 0; i < 1500; i++) {
2907 u32 tmp;
2908
2909 udelay(10);
2910 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
2911 tg3_readphy(tp, MII_BMSR, &tmp))
2912 continue;
2913 if (!(tmp & BMSR_LSTATUS)) {
2914 udelay(40);
2915 break;
2916 }
2917 }
2918 tg3_writephy(tp, MII_BMCR, bmcr);
2919 udelay(40);
2920 }
2921 } else {
2922 tg3_writephy(tp, MII_BMCR,
2923 BMCR_ANENABLE | BMCR_ANRESTART);
2924 }
2925}
2926
2927static int tg3_init_5401phy_dsp(struct tg3 *tp)
2928{
2929 int err;
2930
2931 /* Turn off tap power management. */
2932 /* Set Extended packet length bit */
2933 err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
2934
6ee7c0a0
MC
2935 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
2936 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
2937 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
2938 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
2939 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
1da177e4
LT
2940
2941 udelay(40);
2942
2943 return err;
2944}
2945
3600d918 2946static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
1da177e4 2947{
3600d918
MC
2948 u32 adv_reg, all_mask = 0;
2949
2950 if (mask & ADVERTISED_10baseT_Half)
2951 all_mask |= ADVERTISE_10HALF;
2952 if (mask & ADVERTISED_10baseT_Full)
2953 all_mask |= ADVERTISE_10FULL;
2954 if (mask & ADVERTISED_100baseT_Half)
2955 all_mask |= ADVERTISE_100HALF;
2956 if (mask & ADVERTISED_100baseT_Full)
2957 all_mask |= ADVERTISE_100FULL;
1da177e4
LT
2958
2959 if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
2960 return 0;
2961
1da177e4
LT
2962 if ((adv_reg & all_mask) != all_mask)
2963 return 0;
f07e9af3 2964 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
1da177e4
LT
2965 u32 tg3_ctrl;
2966
3600d918
MC
2967 all_mask = 0;
2968 if (mask & ADVERTISED_1000baseT_Half)
2969 all_mask |= ADVERTISE_1000HALF;
2970 if (mask & ADVERTISED_1000baseT_Full)
2971 all_mask |= ADVERTISE_1000FULL;
2972
1da177e4
LT
2973 if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
2974 return 0;
2975
1da177e4
LT
2976 if ((tg3_ctrl & all_mask) != all_mask)
2977 return 0;
2978 }
2979 return 1;
2980}
2981
ef167e27
MC
2982static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
2983{
2984 u32 curadv, reqadv;
2985
2986 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
2987 return 1;
2988
2989 curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
2990 reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
2991
2992 if (tp->link_config.active_duplex == DUPLEX_FULL) {
2993 if (curadv != reqadv)
2994 return 0;
2995
2996 if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
2997 tg3_readphy(tp, MII_LPA, rmtadv);
2998 } else {
2999 /* Reprogram the advertisement register, even if it
3000 * does not affect the current link. If the link
3001 * gets renegotiated in the future, we can save an
3002 * additional renegotiation cycle by advertising
3003 * it correctly in the first place.
3004 */
3005 if (curadv != reqadv) {
3006 *lcladv &= ~(ADVERTISE_PAUSE_CAP |
3007 ADVERTISE_PAUSE_ASYM);
3008 tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
3009 }
3010 }
3011
3012 return 1;
3013}
3014
1da177e4
LT
3015static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
3016{
3017 int current_link_up;
f833c4c1 3018 u32 bmsr, val;
ef167e27 3019 u32 lcl_adv, rmt_adv;
1da177e4
LT
3020 u16 current_speed;
3021 u8 current_duplex;
3022 int i, err;
3023
3024 tw32(MAC_EVENT, 0);
3025
3026 tw32_f(MAC_STATUS,
3027 (MAC_STATUS_SYNC_CHANGED |
3028 MAC_STATUS_CFG_CHANGED |
3029 MAC_STATUS_MI_COMPLETION |
3030 MAC_STATUS_LNKSTATE_CHANGED));
3031 udelay(40);
3032
8ef21428
MC
3033 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
3034 tw32_f(MAC_MI_MODE,
3035 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
3036 udelay(80);
3037 }
1da177e4
LT
3038
3039 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
3040
3041 /* Some third-party PHYs need to be reset on link going
3042 * down.
3043 */
3044 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3045 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3046 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
3047 netif_carrier_ok(tp->dev)) {
3048 tg3_readphy(tp, MII_BMSR, &bmsr);
3049 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3050 !(bmsr & BMSR_LSTATUS))
3051 force_reset = 1;
3052 }
3053 if (force_reset)
3054 tg3_phy_reset(tp);
3055
79eb6904 3056 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
3057 tg3_readphy(tp, MII_BMSR, &bmsr);
3058 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
3059 !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
3060 bmsr = 0;
3061
3062 if (!(bmsr & BMSR_LSTATUS)) {
3063 err = tg3_init_5401phy_dsp(tp);
3064 if (err)
3065 return err;
3066
3067 tg3_readphy(tp, MII_BMSR, &bmsr);
3068 for (i = 0; i < 1000; i++) {
3069 udelay(10);
3070 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3071 (bmsr & BMSR_LSTATUS)) {
3072 udelay(40);
3073 break;
3074 }
3075 }
3076
79eb6904
MC
3077 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
3078 TG3_PHY_REV_BCM5401_B0 &&
1da177e4
LT
3079 !(bmsr & BMSR_LSTATUS) &&
3080 tp->link_config.active_speed == SPEED_1000) {
3081 err = tg3_phy_reset(tp);
3082 if (!err)
3083 err = tg3_init_5401phy_dsp(tp);
3084 if (err)
3085 return err;
3086 }
3087 }
3088 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3089 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
3090 /* 5701 {A0,B0} CRC bug workaround */
3091 tg3_writephy(tp, 0x15, 0x0a75);
f08aa1a8
MC
3092 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
3093 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
3094 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
1da177e4
LT
3095 }
3096
3097 /* Clear pending interrupts... */
f833c4c1
MC
3098 tg3_readphy(tp, MII_TG3_ISTAT, &val);
3099 tg3_readphy(tp, MII_TG3_ISTAT, &val);
1da177e4 3100
f07e9af3 3101 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
1da177e4 3102 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
f07e9af3 3103 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
1da177e4
LT
3104 tg3_writephy(tp, MII_TG3_IMASK, ~0);
3105
3106 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3107 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3108 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
3109 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3110 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
3111 else
3112 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
3113 }
3114
3115 current_link_up = 0;
3116 current_speed = SPEED_INVALID;
3117 current_duplex = DUPLEX_INVALID;
3118
f07e9af3 3119 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
1da177e4
LT
3120 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
3121 tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
3122 if (!(val & (1 << 10))) {
3123 val |= (1 << 10);
3124 tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
3125 goto relink;
3126 }
3127 }
3128
3129 bmsr = 0;
3130 for (i = 0; i < 100; i++) {
3131 tg3_readphy(tp, MII_BMSR, &bmsr);
3132 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3133 (bmsr & BMSR_LSTATUS))
3134 break;
3135 udelay(40);
3136 }
3137
3138 if (bmsr & BMSR_LSTATUS) {
3139 u32 aux_stat, bmcr;
3140
3141 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
3142 for (i = 0; i < 2000; i++) {
3143 udelay(10);
3144 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
3145 aux_stat)
3146 break;
3147 }
3148
3149 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
3150 &current_speed,
3151 &current_duplex);
3152
3153 bmcr = 0;
3154 for (i = 0; i < 200; i++) {
3155 tg3_readphy(tp, MII_BMCR, &bmcr);
3156 if (tg3_readphy(tp, MII_BMCR, &bmcr))
3157 continue;
3158 if (bmcr && bmcr != 0x7fff)
3159 break;
3160 udelay(10);
3161 }
3162
ef167e27
MC
3163 lcl_adv = 0;
3164 rmt_adv = 0;
1da177e4 3165
ef167e27
MC
3166 tp->link_config.active_speed = current_speed;
3167 tp->link_config.active_duplex = current_duplex;
3168
3169 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
3170 if ((bmcr & BMCR_ANENABLE) &&
3171 tg3_copper_is_advertising_all(tp,
3172 tp->link_config.advertising)) {
3173 if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
3174 &rmt_adv))
3175 current_link_up = 1;
1da177e4
LT
3176 }
3177 } else {
3178 if (!(bmcr & BMCR_ANENABLE) &&
3179 tp->link_config.speed == current_speed &&
ef167e27
MC
3180 tp->link_config.duplex == current_duplex &&
3181 tp->link_config.flowctrl ==
3182 tp->link_config.active_flowctrl) {
1da177e4 3183 current_link_up = 1;
1da177e4
LT
3184 }
3185 }
3186
ef167e27
MC
3187 if (current_link_up == 1 &&
3188 tp->link_config.active_duplex == DUPLEX_FULL)
3189 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1da177e4
LT
3190 }
3191
1da177e4 3192relink:
80096068 3193 if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
1da177e4
LT
3194 tg3_phy_copper_begin(tp);
3195
f833c4c1
MC
3196 tg3_readphy(tp, MII_BMSR, &bmsr);
3197 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3198 (bmsr & BMSR_LSTATUS))
1da177e4
LT
3199 current_link_up = 1;
3200 }
3201
3202 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
3203 if (current_link_up == 1) {
3204 if (tp->link_config.active_speed == SPEED_100 ||
3205 tp->link_config.active_speed == SPEED_10)
3206 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3207 else
3208 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
f07e9af3 3209 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7f97a4bd
MC
3210 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3211 else
1da177e4
LT
3212 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
3213
3214 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
3215 if (tp->link_config.active_duplex == DUPLEX_HALF)
3216 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
3217
1da177e4 3218 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
e8f3f6ca
MC
3219 if (current_link_up == 1 &&
3220 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
1da177e4 3221 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
e8f3f6ca
MC
3222 else
3223 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
1da177e4
LT
3224 }
3225
3226 /* ??? Without this setting Netgear GA302T PHY does not
3227 * ??? send/receive packets...
3228 */
79eb6904 3229 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
1da177e4
LT
3230 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
3231 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
3232 tw32_f(MAC_MI_MODE, tp->mi_mode);
3233 udelay(80);
3234 }
3235
3236 tw32_f(MAC_MODE, tp->mac_mode);
3237 udelay(40);
3238
3239 if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
3240 /* Polled via timer. */
3241 tw32_f(MAC_EVENT, 0);
3242 } else {
3243 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3244 }
3245 udelay(40);
3246
3247 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
3248 current_link_up == 1 &&
3249 tp->link_config.active_speed == SPEED_1000 &&
3250 ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
3251 (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
3252 udelay(120);
3253 tw32_f(MAC_STATUS,
3254 (MAC_STATUS_SYNC_CHANGED |
3255 MAC_STATUS_CFG_CHANGED));
3256 udelay(40);
3257 tg3_write_mem(tp,
3258 NIC_SRAM_FIRMWARE_MBOX,
3259 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
3260 }
3261
5e7dfd0f
MC
3262 /* Prevent send BD corruption. */
3263 if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
3264 u16 oldlnkctl, newlnkctl;
3265
3266 pci_read_config_word(tp->pdev,
3267 tp->pcie_cap + PCI_EXP_LNKCTL,
3268 &oldlnkctl);
3269 if (tp->link_config.active_speed == SPEED_100 ||
3270 tp->link_config.active_speed == SPEED_10)
3271 newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
3272 else
3273 newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
3274 if (newlnkctl != oldlnkctl)
3275 pci_write_config_word(tp->pdev,
3276 tp->pcie_cap + PCI_EXP_LNKCTL,
3277 newlnkctl);
3278 }
3279
1da177e4
LT
3280 if (current_link_up != netif_carrier_ok(tp->dev)) {
3281 if (current_link_up)
3282 netif_carrier_on(tp->dev);
3283 else
3284 netif_carrier_off(tp->dev);
3285 tg3_link_report(tp);
3286 }
3287
3288 return 0;
3289}
3290
3291struct tg3_fiber_aneginfo {
3292 int state;
3293#define ANEG_STATE_UNKNOWN 0
3294#define ANEG_STATE_AN_ENABLE 1
3295#define ANEG_STATE_RESTART_INIT 2
3296#define ANEG_STATE_RESTART 3
3297#define ANEG_STATE_DISABLE_LINK_OK 4
3298#define ANEG_STATE_ABILITY_DETECT_INIT 5
3299#define ANEG_STATE_ABILITY_DETECT 6
3300#define ANEG_STATE_ACK_DETECT_INIT 7
3301#define ANEG_STATE_ACK_DETECT 8
3302#define ANEG_STATE_COMPLETE_ACK_INIT 9
3303#define ANEG_STATE_COMPLETE_ACK 10
3304#define ANEG_STATE_IDLE_DETECT_INIT 11
3305#define ANEG_STATE_IDLE_DETECT 12
3306#define ANEG_STATE_LINK_OK 13
3307#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
3308#define ANEG_STATE_NEXT_PAGE_WAIT 15
3309
3310 u32 flags;
3311#define MR_AN_ENABLE 0x00000001
3312#define MR_RESTART_AN 0x00000002
3313#define MR_AN_COMPLETE 0x00000004
3314#define MR_PAGE_RX 0x00000008
3315#define MR_NP_LOADED 0x00000010
3316#define MR_TOGGLE_TX 0x00000020
3317#define MR_LP_ADV_FULL_DUPLEX 0x00000040
3318#define MR_LP_ADV_HALF_DUPLEX 0x00000080
3319#define MR_LP_ADV_SYM_PAUSE 0x00000100
3320#define MR_LP_ADV_ASYM_PAUSE 0x00000200
3321#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
3322#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
3323#define MR_LP_ADV_NEXT_PAGE 0x00001000
3324#define MR_TOGGLE_RX 0x00002000
3325#define MR_NP_RX 0x00004000
3326
3327#define MR_LINK_OK 0x80000000
3328
3329 unsigned long link_time, cur_time;
3330
3331 u32 ability_match_cfg;
3332 int ability_match_count;
3333
3334 char ability_match, idle_match, ack_match;
3335
3336 u32 txconfig, rxconfig;
3337#define ANEG_CFG_NP 0x00000080
3338#define ANEG_CFG_ACK 0x00000040
3339#define ANEG_CFG_RF2 0x00000020
3340#define ANEG_CFG_RF1 0x00000010
3341#define ANEG_CFG_PS2 0x00000001
3342#define ANEG_CFG_PS1 0x00008000
3343#define ANEG_CFG_HD 0x00004000
3344#define ANEG_CFG_FD 0x00002000
3345#define ANEG_CFG_INVAL 0x00001f06
3346
3347};
3348#define ANEG_OK 0
3349#define ANEG_DONE 1
3350#define ANEG_TIMER_ENAB 2
3351#define ANEG_FAILED -1
3352
3353#define ANEG_STATE_SETTLE_TIME 10000
3354
3355static int tg3_fiber_aneg_smachine(struct tg3 *tp,
3356 struct tg3_fiber_aneginfo *ap)
3357{
5be73b47 3358 u16 flowctrl;
1da177e4
LT
3359 unsigned long delta;
3360 u32 rx_cfg_reg;
3361 int ret;
3362
3363 if (ap->state == ANEG_STATE_UNKNOWN) {
3364 ap->rxconfig = 0;
3365 ap->link_time = 0;
3366 ap->cur_time = 0;
3367 ap->ability_match_cfg = 0;
3368 ap->ability_match_count = 0;
3369 ap->ability_match = 0;
3370 ap->idle_match = 0;
3371 ap->ack_match = 0;
3372 }
3373 ap->cur_time++;
3374
3375 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
3376 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
3377
3378 if (rx_cfg_reg != ap->ability_match_cfg) {
3379 ap->ability_match_cfg = rx_cfg_reg;
3380 ap->ability_match = 0;
3381 ap->ability_match_count = 0;
3382 } else {
3383 if (++ap->ability_match_count > 1) {
3384 ap->ability_match = 1;
3385 ap->ability_match_cfg = rx_cfg_reg;
3386 }
3387 }
3388 if (rx_cfg_reg & ANEG_CFG_ACK)
3389 ap->ack_match = 1;
3390 else
3391 ap->ack_match = 0;
3392
3393 ap->idle_match = 0;
3394 } else {
3395 ap->idle_match = 1;
3396 ap->ability_match_cfg = 0;
3397 ap->ability_match_count = 0;
3398 ap->ability_match = 0;
3399 ap->ack_match = 0;
3400
3401 rx_cfg_reg = 0;
3402 }
3403
3404 ap->rxconfig = rx_cfg_reg;
3405 ret = ANEG_OK;
3406
33f401ae 3407 switch (ap->state) {
1da177e4
LT
3408 case ANEG_STATE_UNKNOWN:
3409 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
3410 ap->state = ANEG_STATE_AN_ENABLE;
3411
3412 /* fallthru */
3413 case ANEG_STATE_AN_ENABLE:
3414 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
3415 if (ap->flags & MR_AN_ENABLE) {
3416 ap->link_time = 0;
3417 ap->cur_time = 0;
3418 ap->ability_match_cfg = 0;
3419 ap->ability_match_count = 0;
3420 ap->ability_match = 0;
3421 ap->idle_match = 0;
3422 ap->ack_match = 0;
3423
3424 ap->state = ANEG_STATE_RESTART_INIT;
3425 } else {
3426 ap->state = ANEG_STATE_DISABLE_LINK_OK;
3427 }
3428 break;
3429
3430 case ANEG_STATE_RESTART_INIT:
3431 ap->link_time = ap->cur_time;
3432 ap->flags &= ~(MR_NP_LOADED);
3433 ap->txconfig = 0;
3434 tw32(MAC_TX_AUTO_NEG, 0);
3435 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3436 tw32_f(MAC_MODE, tp->mac_mode);
3437 udelay(40);
3438
3439 ret = ANEG_TIMER_ENAB;
3440 ap->state = ANEG_STATE_RESTART;
3441
3442 /* fallthru */
3443 case ANEG_STATE_RESTART:
3444 delta = ap->cur_time - ap->link_time;
859a5887 3445 if (delta > ANEG_STATE_SETTLE_TIME)
1da177e4 3446 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
859a5887 3447 else
1da177e4 3448 ret = ANEG_TIMER_ENAB;
1da177e4
LT
3449 break;
3450
3451 case ANEG_STATE_DISABLE_LINK_OK:
3452 ret = ANEG_DONE;
3453 break;
3454
3455 case ANEG_STATE_ABILITY_DETECT_INIT:
3456 ap->flags &= ~(MR_TOGGLE_TX);
5be73b47
MC
3457 ap->txconfig = ANEG_CFG_FD;
3458 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3459 if (flowctrl & ADVERTISE_1000XPAUSE)
3460 ap->txconfig |= ANEG_CFG_PS1;
3461 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3462 ap->txconfig |= ANEG_CFG_PS2;
1da177e4
LT
3463 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3464 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3465 tw32_f(MAC_MODE, tp->mac_mode);
3466 udelay(40);
3467
3468 ap->state = ANEG_STATE_ABILITY_DETECT;
3469 break;
3470
3471 case ANEG_STATE_ABILITY_DETECT:
859a5887 3472 if (ap->ability_match != 0 && ap->rxconfig != 0)
1da177e4 3473 ap->state = ANEG_STATE_ACK_DETECT_INIT;
1da177e4
LT
3474 break;
3475
3476 case ANEG_STATE_ACK_DETECT_INIT:
3477 ap->txconfig |= ANEG_CFG_ACK;
3478 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3479 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3480 tw32_f(MAC_MODE, tp->mac_mode);
3481 udelay(40);
3482
3483 ap->state = ANEG_STATE_ACK_DETECT;
3484
3485 /* fallthru */
3486 case ANEG_STATE_ACK_DETECT:
3487 if (ap->ack_match != 0) {
3488 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
3489 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
3490 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
3491 } else {
3492 ap->state = ANEG_STATE_AN_ENABLE;
3493 }
3494 } else if (ap->ability_match != 0 &&
3495 ap->rxconfig == 0) {
3496 ap->state = ANEG_STATE_AN_ENABLE;
3497 }
3498 break;
3499
3500 case ANEG_STATE_COMPLETE_ACK_INIT:
3501 if (ap->rxconfig & ANEG_CFG_INVAL) {
3502 ret = ANEG_FAILED;
3503 break;
3504 }
3505 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
3506 MR_LP_ADV_HALF_DUPLEX |
3507 MR_LP_ADV_SYM_PAUSE |
3508 MR_LP_ADV_ASYM_PAUSE |
3509 MR_LP_ADV_REMOTE_FAULT1 |
3510 MR_LP_ADV_REMOTE_FAULT2 |
3511 MR_LP_ADV_NEXT_PAGE |
3512 MR_TOGGLE_RX |
3513 MR_NP_RX);
3514 if (ap->rxconfig & ANEG_CFG_FD)
3515 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
3516 if (ap->rxconfig & ANEG_CFG_HD)
3517 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
3518 if (ap->rxconfig & ANEG_CFG_PS1)
3519 ap->flags |= MR_LP_ADV_SYM_PAUSE;
3520 if (ap->rxconfig & ANEG_CFG_PS2)
3521 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
3522 if (ap->rxconfig & ANEG_CFG_RF1)
3523 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
3524 if (ap->rxconfig & ANEG_CFG_RF2)
3525 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
3526 if (ap->rxconfig & ANEG_CFG_NP)
3527 ap->flags |= MR_LP_ADV_NEXT_PAGE;
3528
3529 ap->link_time = ap->cur_time;
3530
3531 ap->flags ^= (MR_TOGGLE_TX);
3532 if (ap->rxconfig & 0x0008)
3533 ap->flags |= MR_TOGGLE_RX;
3534 if (ap->rxconfig & ANEG_CFG_NP)
3535 ap->flags |= MR_NP_RX;
3536 ap->flags |= MR_PAGE_RX;
3537
3538 ap->state = ANEG_STATE_COMPLETE_ACK;
3539 ret = ANEG_TIMER_ENAB;
3540 break;
3541
3542 case ANEG_STATE_COMPLETE_ACK:
3543 if (ap->ability_match != 0 &&
3544 ap->rxconfig == 0) {
3545 ap->state = ANEG_STATE_AN_ENABLE;
3546 break;
3547 }
3548 delta = ap->cur_time - ap->link_time;
3549 if (delta > ANEG_STATE_SETTLE_TIME) {
3550 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
3551 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3552 } else {
3553 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
3554 !(ap->flags & MR_NP_RX)) {
3555 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3556 } else {
3557 ret = ANEG_FAILED;
3558 }
3559 }
3560 }
3561 break;
3562
3563 case ANEG_STATE_IDLE_DETECT_INIT:
3564 ap->link_time = ap->cur_time;
3565 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3566 tw32_f(MAC_MODE, tp->mac_mode);
3567 udelay(40);
3568
3569 ap->state = ANEG_STATE_IDLE_DETECT;
3570 ret = ANEG_TIMER_ENAB;
3571 break;
3572
3573 case ANEG_STATE_IDLE_DETECT:
3574 if (ap->ability_match != 0 &&
3575 ap->rxconfig == 0) {
3576 ap->state = ANEG_STATE_AN_ENABLE;
3577 break;
3578 }
3579 delta = ap->cur_time - ap->link_time;
3580 if (delta > ANEG_STATE_SETTLE_TIME) {
3581 /* XXX another gem from the Broadcom driver :( */
3582 ap->state = ANEG_STATE_LINK_OK;
3583 }
3584 break;
3585
3586 case ANEG_STATE_LINK_OK:
3587 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
3588 ret = ANEG_DONE;
3589 break;
3590
3591 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
3592 /* ??? unimplemented */
3593 break;
3594
3595 case ANEG_STATE_NEXT_PAGE_WAIT:
3596 /* ??? unimplemented */
3597 break;
3598
3599 default:
3600 ret = ANEG_FAILED;
3601 break;
855e1111 3602 }
1da177e4
LT
3603
3604 return ret;
3605}
3606
5be73b47 3607static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
1da177e4
LT
3608{
3609 int res = 0;
3610 struct tg3_fiber_aneginfo aninfo;
3611 int status = ANEG_FAILED;
3612 unsigned int tick;
3613 u32 tmp;
3614
3615 tw32_f(MAC_TX_AUTO_NEG, 0);
3616
3617 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
3618 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
3619 udelay(40);
3620
3621 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
3622 udelay(40);
3623
3624 memset(&aninfo, 0, sizeof(aninfo));
3625 aninfo.flags |= MR_AN_ENABLE;
3626 aninfo.state = ANEG_STATE_UNKNOWN;
3627 aninfo.cur_time = 0;
3628 tick = 0;
3629 while (++tick < 195000) {
3630 status = tg3_fiber_aneg_smachine(tp, &aninfo);
3631 if (status == ANEG_DONE || status == ANEG_FAILED)
3632 break;
3633
3634 udelay(1);
3635 }
3636
3637 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3638 tw32_f(MAC_MODE, tp->mac_mode);
3639 udelay(40);
3640
5be73b47
MC
3641 *txflags = aninfo.txconfig;
3642 *rxflags = aninfo.flags;
1da177e4
LT
3643
3644 if (status == ANEG_DONE &&
3645 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
3646 MR_LP_ADV_FULL_DUPLEX)))
3647 res = 1;
3648
3649 return res;
3650}
3651
3652static void tg3_init_bcm8002(struct tg3 *tp)
3653{
3654 u32 mac_status = tr32(MAC_STATUS);
3655 int i;
3656
3657 /* Reset when initting first time or we have a link. */
3658 if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
3659 !(mac_status & MAC_STATUS_PCS_SYNCED))
3660 return;
3661
3662 /* Set PLL lock range. */
3663 tg3_writephy(tp, 0x16, 0x8007);
3664
3665 /* SW reset */
3666 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
3667
3668 /* Wait for reset to complete. */
3669 /* XXX schedule_timeout() ... */
3670 for (i = 0; i < 500; i++)
3671 udelay(10);
3672
3673 /* Config mode; select PMA/Ch 1 regs. */
3674 tg3_writephy(tp, 0x10, 0x8411);
3675
3676 /* Enable auto-lock and comdet, select txclk for tx. */
3677 tg3_writephy(tp, 0x11, 0x0a10);
3678
3679 tg3_writephy(tp, 0x18, 0x00a0);
3680 tg3_writephy(tp, 0x16, 0x41ff);
3681
3682 /* Assert and deassert POR. */
3683 tg3_writephy(tp, 0x13, 0x0400);
3684 udelay(40);
3685 tg3_writephy(tp, 0x13, 0x0000);
3686
3687 tg3_writephy(tp, 0x11, 0x0a50);
3688 udelay(40);
3689 tg3_writephy(tp, 0x11, 0x0a10);
3690
3691 /* Wait for signal to stabilize */
3692 /* XXX schedule_timeout() ... */
3693 for (i = 0; i < 15000; i++)
3694 udelay(10);
3695
3696 /* Deselect the channel register so we can read the PHYID
3697 * later.
3698 */
3699 tg3_writephy(tp, 0x10, 0x8011);
3700}
3701
3702static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
3703{
82cd3d11 3704 u16 flowctrl;
1da177e4
LT
3705 u32 sg_dig_ctrl, sg_dig_status;
3706 u32 serdes_cfg, expected_sg_dig_ctrl;
3707 int workaround, port_a;
3708 int current_link_up;
3709
3710 serdes_cfg = 0;
3711 expected_sg_dig_ctrl = 0;
3712 workaround = 0;
3713 port_a = 1;
3714 current_link_up = 0;
3715
3716 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
3717 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
3718 workaround = 1;
3719 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
3720 port_a = 0;
3721
3722 /* preserve bits 0-11,13,14 for signal pre-emphasis */
3723 /* preserve bits 20-23 for voltage regulator */
3724 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
3725 }
3726
3727 sg_dig_ctrl = tr32(SG_DIG_CTRL);
3728
3729 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
c98f6e3b 3730 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
1da177e4
LT
3731 if (workaround) {
3732 u32 val = serdes_cfg;
3733
3734 if (port_a)
3735 val |= 0xc010000;
3736 else
3737 val |= 0x4010000;
3738 tw32_f(MAC_SERDES_CFG, val);
3739 }
c98f6e3b
MC
3740
3741 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
3742 }
3743 if (mac_status & MAC_STATUS_PCS_SYNCED) {
3744 tg3_setup_flow_control(tp, 0, 0);
3745 current_link_up = 1;
3746 }
3747 goto out;
3748 }
3749
3750 /* Want auto-negotiation. */
c98f6e3b 3751 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
1da177e4 3752
82cd3d11
MC
3753 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3754 if (flowctrl & ADVERTISE_1000XPAUSE)
3755 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
3756 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3757 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
1da177e4
LT
3758
3759 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
f07e9af3 3760 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
3d3ebe74
MC
3761 tp->serdes_counter &&
3762 ((mac_status & (MAC_STATUS_PCS_SYNCED |
3763 MAC_STATUS_RCVD_CFG)) ==
3764 MAC_STATUS_PCS_SYNCED)) {
3765 tp->serdes_counter--;
3766 current_link_up = 1;
3767 goto out;
3768 }
3769restart_autoneg:
1da177e4
LT
3770 if (workaround)
3771 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
c98f6e3b 3772 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
1da177e4
LT
3773 udelay(5);
3774 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
3775
3d3ebe74 3776 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 3777 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
3778 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
3779 MAC_STATUS_SIGNAL_DET)) {
3d3ebe74 3780 sg_dig_status = tr32(SG_DIG_STATUS);
1da177e4
LT
3781 mac_status = tr32(MAC_STATUS);
3782
c98f6e3b 3783 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
1da177e4 3784 (mac_status & MAC_STATUS_PCS_SYNCED)) {
82cd3d11
MC
3785 u32 local_adv = 0, remote_adv = 0;
3786
3787 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
3788 local_adv |= ADVERTISE_1000XPAUSE;
3789 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
3790 local_adv |= ADVERTISE_1000XPSE_ASYM;
1da177e4 3791
c98f6e3b 3792 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
82cd3d11 3793 remote_adv |= LPA_1000XPAUSE;
c98f6e3b 3794 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
82cd3d11 3795 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
3796
3797 tg3_setup_flow_control(tp, local_adv, remote_adv);
3798 current_link_up = 1;
3d3ebe74 3799 tp->serdes_counter = 0;
f07e9af3 3800 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c98f6e3b 3801 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
3d3ebe74
MC
3802 if (tp->serdes_counter)
3803 tp->serdes_counter--;
1da177e4
LT
3804 else {
3805 if (workaround) {
3806 u32 val = serdes_cfg;
3807
3808 if (port_a)
3809 val |= 0xc010000;
3810 else
3811 val |= 0x4010000;
3812
3813 tw32_f(MAC_SERDES_CFG, val);
3814 }
3815
c98f6e3b 3816 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
3817 udelay(40);
3818
3819 /* Link parallel detection - link is up */
3820 /* only if we have PCS_SYNC and not */
3821 /* receiving config code words */
3822 mac_status = tr32(MAC_STATUS);
3823 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
3824 !(mac_status & MAC_STATUS_RCVD_CFG)) {
3825 tg3_setup_flow_control(tp, 0, 0);
3826 current_link_up = 1;
f07e9af3
MC
3827 tp->phy_flags |=
3828 TG3_PHYFLG_PARALLEL_DETECT;
3d3ebe74
MC
3829 tp->serdes_counter =
3830 SERDES_PARALLEL_DET_TIMEOUT;
3831 } else
3832 goto restart_autoneg;
1da177e4
LT
3833 }
3834 }
3d3ebe74
MC
3835 } else {
3836 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 3837 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
3838 }
3839
3840out:
3841 return current_link_up;
3842}
3843
3844static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
3845{
3846 int current_link_up = 0;
3847
5cf64b8a 3848 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
1da177e4 3849 goto out;
1da177e4
LT
3850
3851 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5be73b47 3852 u32 txflags, rxflags;
1da177e4 3853 int i;
6aa20a22 3854
5be73b47
MC
3855 if (fiber_autoneg(tp, &txflags, &rxflags)) {
3856 u32 local_adv = 0, remote_adv = 0;
1da177e4 3857
5be73b47
MC
3858 if (txflags & ANEG_CFG_PS1)
3859 local_adv |= ADVERTISE_1000XPAUSE;
3860 if (txflags & ANEG_CFG_PS2)
3861 local_adv |= ADVERTISE_1000XPSE_ASYM;
3862
3863 if (rxflags & MR_LP_ADV_SYM_PAUSE)
3864 remote_adv |= LPA_1000XPAUSE;
3865 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
3866 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
3867
3868 tg3_setup_flow_control(tp, local_adv, remote_adv);
3869
1da177e4
LT
3870 current_link_up = 1;
3871 }
3872 for (i = 0; i < 30; i++) {
3873 udelay(20);
3874 tw32_f(MAC_STATUS,
3875 (MAC_STATUS_SYNC_CHANGED |
3876 MAC_STATUS_CFG_CHANGED));
3877 udelay(40);
3878 if ((tr32(MAC_STATUS) &
3879 (MAC_STATUS_SYNC_CHANGED |
3880 MAC_STATUS_CFG_CHANGED)) == 0)
3881 break;
3882 }
3883
3884 mac_status = tr32(MAC_STATUS);
3885 if (current_link_up == 0 &&
3886 (mac_status & MAC_STATUS_PCS_SYNCED) &&
3887 !(mac_status & MAC_STATUS_RCVD_CFG))
3888 current_link_up = 1;
3889 } else {
5be73b47
MC
3890 tg3_setup_flow_control(tp, 0, 0);
3891
1da177e4
LT
3892 /* Forcing 1000FD link up. */
3893 current_link_up = 1;
1da177e4
LT
3894
3895 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
3896 udelay(40);
e8f3f6ca
MC
3897
3898 tw32_f(MAC_MODE, tp->mac_mode);
3899 udelay(40);
1da177e4
LT
3900 }
3901
3902out:
3903 return current_link_up;
3904}
3905
3906static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
3907{
3908 u32 orig_pause_cfg;
3909 u16 orig_active_speed;
3910 u8 orig_active_duplex;
3911 u32 mac_status;
3912 int current_link_up;
3913 int i;
3914
8d018621 3915 orig_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
3916 orig_active_speed = tp->link_config.active_speed;
3917 orig_active_duplex = tp->link_config.active_duplex;
3918
3919 if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
3920 netif_carrier_ok(tp->dev) &&
3921 (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
3922 mac_status = tr32(MAC_STATUS);
3923 mac_status &= (MAC_STATUS_PCS_SYNCED |
3924 MAC_STATUS_SIGNAL_DET |
3925 MAC_STATUS_CFG_CHANGED |
3926 MAC_STATUS_RCVD_CFG);
3927 if (mac_status == (MAC_STATUS_PCS_SYNCED |
3928 MAC_STATUS_SIGNAL_DET)) {
3929 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
3930 MAC_STATUS_CFG_CHANGED));
3931 return 0;
3932 }
3933 }
3934
3935 tw32_f(MAC_TX_AUTO_NEG, 0);
3936
3937 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
3938 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
3939 tw32_f(MAC_MODE, tp->mac_mode);
3940 udelay(40);
3941
79eb6904 3942 if (tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
3943 tg3_init_bcm8002(tp);
3944
3945 /* Enable link change event even when serdes polling. */
3946 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3947 udelay(40);
3948
3949 current_link_up = 0;
3950 mac_status = tr32(MAC_STATUS);
3951
3952 if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
3953 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
3954 else
3955 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
3956
898a56f8 3957 tp->napi[0].hw_status->status =
1da177e4 3958 (SD_STATUS_UPDATED |
898a56f8 3959 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
1da177e4
LT
3960
3961 for (i = 0; i < 100; i++) {
3962 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
3963 MAC_STATUS_CFG_CHANGED));
3964 udelay(5);
3965 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
3d3ebe74
MC
3966 MAC_STATUS_CFG_CHANGED |
3967 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
1da177e4
LT
3968 break;
3969 }
3970
3971 mac_status = tr32(MAC_STATUS);
3972 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
3973 current_link_up = 0;
3d3ebe74
MC
3974 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
3975 tp->serdes_counter == 0) {
1da177e4
LT
3976 tw32_f(MAC_MODE, (tp->mac_mode |
3977 MAC_MODE_SEND_CONFIGS));
3978 udelay(1);
3979 tw32_f(MAC_MODE, tp->mac_mode);
3980 }
3981 }
3982
3983 if (current_link_up == 1) {
3984 tp->link_config.active_speed = SPEED_1000;
3985 tp->link_config.active_duplex = DUPLEX_FULL;
3986 tw32(MAC_LED_CTRL, (tp->led_ctrl |
3987 LED_CTRL_LNKLED_OVERRIDE |
3988 LED_CTRL_1000MBPS_ON));
3989 } else {
3990 tp->link_config.active_speed = SPEED_INVALID;
3991 tp->link_config.active_duplex = DUPLEX_INVALID;
3992 tw32(MAC_LED_CTRL, (tp->led_ctrl |
3993 LED_CTRL_LNKLED_OVERRIDE |
3994 LED_CTRL_TRAFFIC_OVERRIDE));
3995 }
3996
3997 if (current_link_up != netif_carrier_ok(tp->dev)) {
3998 if (current_link_up)
3999 netif_carrier_on(tp->dev);
4000 else
4001 netif_carrier_off(tp->dev);
4002 tg3_link_report(tp);
4003 } else {
8d018621 4004 u32 now_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4005 if (orig_pause_cfg != now_pause_cfg ||
4006 orig_active_speed != tp->link_config.active_speed ||
4007 orig_active_duplex != tp->link_config.active_duplex)
4008 tg3_link_report(tp);
4009 }
4010
4011 return 0;
4012}
4013
747e8f8b
MC
4014static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
4015{
4016 int current_link_up, err = 0;
4017 u32 bmsr, bmcr;
4018 u16 current_speed;
4019 u8 current_duplex;
ef167e27 4020 u32 local_adv, remote_adv;
747e8f8b
MC
4021
4022 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4023 tw32_f(MAC_MODE, tp->mac_mode);
4024 udelay(40);
4025
4026 tw32(MAC_EVENT, 0);
4027
4028 tw32_f(MAC_STATUS,
4029 (MAC_STATUS_SYNC_CHANGED |
4030 MAC_STATUS_CFG_CHANGED |
4031 MAC_STATUS_MI_COMPLETION |
4032 MAC_STATUS_LNKSTATE_CHANGED));
4033 udelay(40);
4034
4035 if (force_reset)
4036 tg3_phy_reset(tp);
4037
4038 current_link_up = 0;
4039 current_speed = SPEED_INVALID;
4040 current_duplex = DUPLEX_INVALID;
4041
4042 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4043 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4044 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
4045 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4046 bmsr |= BMSR_LSTATUS;
4047 else
4048 bmsr &= ~BMSR_LSTATUS;
4049 }
747e8f8b
MC
4050
4051 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
4052
4053 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
f07e9af3 4054 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
4055 /* do nothing, just check for link up at the end */
4056 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
4057 u32 adv, new_adv;
4058
4059 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4060 new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
4061 ADVERTISE_1000XPAUSE |
4062 ADVERTISE_1000XPSE_ASYM |
4063 ADVERTISE_SLCT);
4064
ba4d07a8 4065 new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
747e8f8b
MC
4066
4067 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
4068 new_adv |= ADVERTISE_1000XHALF;
4069 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
4070 new_adv |= ADVERTISE_1000XFULL;
4071
4072 if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
4073 tg3_writephy(tp, MII_ADVERTISE, new_adv);
4074 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
4075 tg3_writephy(tp, MII_BMCR, bmcr);
4076
4077 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3d3ebe74 4078 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
f07e9af3 4079 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4080
4081 return err;
4082 }
4083 } else {
4084 u32 new_bmcr;
4085
4086 bmcr &= ~BMCR_SPEED1000;
4087 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
4088
4089 if (tp->link_config.duplex == DUPLEX_FULL)
4090 new_bmcr |= BMCR_FULLDPLX;
4091
4092 if (new_bmcr != bmcr) {
4093 /* BMCR_SPEED1000 is a reserved bit that needs
4094 * to be set on write.
4095 */
4096 new_bmcr |= BMCR_SPEED1000;
4097
4098 /* Force a linkdown */
4099 if (netif_carrier_ok(tp->dev)) {
4100 u32 adv;
4101
4102 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4103 adv &= ~(ADVERTISE_1000XFULL |
4104 ADVERTISE_1000XHALF |
4105 ADVERTISE_SLCT);
4106 tg3_writephy(tp, MII_ADVERTISE, adv);
4107 tg3_writephy(tp, MII_BMCR, bmcr |
4108 BMCR_ANRESTART |
4109 BMCR_ANENABLE);
4110 udelay(10);
4111 netif_carrier_off(tp->dev);
4112 }
4113 tg3_writephy(tp, MII_BMCR, new_bmcr);
4114 bmcr = new_bmcr;
4115 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4116 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4117 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
4118 ASIC_REV_5714) {
4119 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4120 bmsr |= BMSR_LSTATUS;
4121 else
4122 bmsr &= ~BMSR_LSTATUS;
4123 }
f07e9af3 4124 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4125 }
4126 }
4127
4128 if (bmsr & BMSR_LSTATUS) {
4129 current_speed = SPEED_1000;
4130 current_link_up = 1;
4131 if (bmcr & BMCR_FULLDPLX)
4132 current_duplex = DUPLEX_FULL;
4133 else
4134 current_duplex = DUPLEX_HALF;
4135
ef167e27
MC
4136 local_adv = 0;
4137 remote_adv = 0;
4138
747e8f8b 4139 if (bmcr & BMCR_ANENABLE) {
ef167e27 4140 u32 common;
747e8f8b
MC
4141
4142 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
4143 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
4144 common = local_adv & remote_adv;
4145 if (common & (ADVERTISE_1000XHALF |
4146 ADVERTISE_1000XFULL)) {
4147 if (common & ADVERTISE_1000XFULL)
4148 current_duplex = DUPLEX_FULL;
4149 else
4150 current_duplex = DUPLEX_HALF;
57d8b880
MC
4151 } else if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
4152 /* Link is up via parallel detect */
859a5887 4153 } else {
747e8f8b 4154 current_link_up = 0;
859a5887 4155 }
747e8f8b
MC
4156 }
4157 }
4158
ef167e27
MC
4159 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
4160 tg3_setup_flow_control(tp, local_adv, remote_adv);
4161
747e8f8b
MC
4162 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4163 if (tp->link_config.active_duplex == DUPLEX_HALF)
4164 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4165
4166 tw32_f(MAC_MODE, tp->mac_mode);
4167 udelay(40);
4168
4169 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4170
4171 tp->link_config.active_speed = current_speed;
4172 tp->link_config.active_duplex = current_duplex;
4173
4174 if (current_link_up != netif_carrier_ok(tp->dev)) {
4175 if (current_link_up)
4176 netif_carrier_on(tp->dev);
4177 else {
4178 netif_carrier_off(tp->dev);
f07e9af3 4179 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4180 }
4181 tg3_link_report(tp);
4182 }
4183 return err;
4184}
4185
4186static void tg3_serdes_parallel_detect(struct tg3 *tp)
4187{
3d3ebe74 4188 if (tp->serdes_counter) {
747e8f8b 4189 /* Give autoneg time to complete. */
3d3ebe74 4190 tp->serdes_counter--;
747e8f8b
MC
4191 return;
4192 }
c6cdf436 4193
747e8f8b
MC
4194 if (!netif_carrier_ok(tp->dev) &&
4195 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
4196 u32 bmcr;
4197
4198 tg3_readphy(tp, MII_BMCR, &bmcr);
4199 if (bmcr & BMCR_ANENABLE) {
4200 u32 phy1, phy2;
4201
4202 /* Select shadow register 0x1f */
f08aa1a8
MC
4203 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
4204 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
747e8f8b
MC
4205
4206 /* Select expansion interrupt status register */
f08aa1a8
MC
4207 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
4208 MII_TG3_DSP_EXP1_INT_STAT);
4209 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
4210 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
4211
4212 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
4213 /* We have signal detect and not receiving
4214 * config code words, link is up by parallel
4215 * detection.
4216 */
4217
4218 bmcr &= ~BMCR_ANENABLE;
4219 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
4220 tg3_writephy(tp, MII_BMCR, bmcr);
f07e9af3 4221 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4222 }
4223 }
859a5887
MC
4224 } else if (netif_carrier_ok(tp->dev) &&
4225 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
f07e9af3 4226 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
4227 u32 phy2;
4228
4229 /* Select expansion interrupt status register */
f08aa1a8
MC
4230 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
4231 MII_TG3_DSP_EXP1_INT_STAT);
4232 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
4233 if (phy2 & 0x20) {
4234 u32 bmcr;
4235
4236 /* Config code words received, turn on autoneg. */
4237 tg3_readphy(tp, MII_BMCR, &bmcr);
4238 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
4239
f07e9af3 4240 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4241
4242 }
4243 }
4244}
4245
1da177e4
LT
4246static int tg3_setup_phy(struct tg3 *tp, int force_reset)
4247{
4248 int err;
4249
f07e9af3 4250 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4 4251 err = tg3_setup_fiber_phy(tp, force_reset);
f07e9af3 4252 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
747e8f8b 4253 err = tg3_setup_fiber_mii_phy(tp, force_reset);
859a5887 4254 else
1da177e4 4255 err = tg3_setup_copper_phy(tp, force_reset);
1da177e4 4256
bcb37f6c 4257 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
aa6c91fe
MC
4258 u32 val, scale;
4259
4260 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
4261 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
4262 scale = 65;
4263 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
4264 scale = 6;
4265 else
4266 scale = 12;
4267
4268 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
4269 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
4270 tw32(GRC_MISC_CFG, val);
4271 }
4272
1da177e4
LT
4273 if (tp->link_config.active_speed == SPEED_1000 &&
4274 tp->link_config.active_duplex == DUPLEX_HALF)
4275 tw32(MAC_TX_LENGTHS,
4276 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
4277 (6 << TX_LENGTHS_IPG_SHIFT) |
4278 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
4279 else
4280 tw32(MAC_TX_LENGTHS,
4281 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
4282 (6 << TX_LENGTHS_IPG_SHIFT) |
4283 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
4284
4285 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
4286 if (netif_carrier_ok(tp->dev)) {
4287 tw32(HOSTCC_STAT_COAL_TICKS,
15f9850d 4288 tp->coal.stats_block_coalesce_usecs);
1da177e4
LT
4289 } else {
4290 tw32(HOSTCC_STAT_COAL_TICKS, 0);
4291 }
4292 }
4293
8ed5d97e
MC
4294 if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
4295 u32 val = tr32(PCIE_PWR_MGMT_THRESH);
4296 if (!netif_carrier_ok(tp->dev))
4297 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
4298 tp->pwrmgmt_thresh;
4299 else
4300 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
4301 tw32(PCIE_PWR_MGMT_THRESH, val);
4302 }
4303
1da177e4
LT
4304 return err;
4305}
4306
66cfd1bd
MC
4307static inline int tg3_irq_sync(struct tg3 *tp)
4308{
4309 return tp->irq_sync;
4310}
4311
df3e6548
MC
4312/* This is called whenever we suspect that the system chipset is re-
4313 * ordering the sequence of MMIO to the tx send mailbox. The symptom
4314 * is bogus tx completions. We try to recover by setting the
4315 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
4316 * in the workqueue.
4317 */
4318static void tg3_tx_recover(struct tg3 *tp)
4319{
4320 BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
4321 tp->write32_tx_mbox == tg3_write_indirect_mbox);
4322
5129c3a3
MC
4323 netdev_warn(tp->dev,
4324 "The system may be re-ordering memory-mapped I/O "
4325 "cycles to the network device, attempting to recover. "
4326 "Please report the problem to the driver maintainer "
4327 "and include system chipset information.\n");
df3e6548
MC
4328
4329 spin_lock(&tp->lock);
df3e6548 4330 tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
df3e6548
MC
4331 spin_unlock(&tp->lock);
4332}
4333
f3f3f27e 4334static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
1b2a7205 4335{
f65aac16
MC
4336 /* Tell compiler to fetch tx indices from memory. */
4337 barrier();
f3f3f27e
MC
4338 return tnapi->tx_pending -
4339 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
1b2a7205
MC
4340}
4341
1da177e4
LT
4342/* Tigon3 never reports partial packet sends. So we do not
4343 * need special logic to handle SKBs that have not had all
4344 * of their frags sent yet, like SunGEM does.
4345 */
17375d25 4346static void tg3_tx(struct tg3_napi *tnapi)
1da177e4 4347{
17375d25 4348 struct tg3 *tp = tnapi->tp;
898a56f8 4349 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
f3f3f27e 4350 u32 sw_idx = tnapi->tx_cons;
fe5f5787
MC
4351 struct netdev_queue *txq;
4352 int index = tnapi - tp->napi;
4353
19cfaecc 4354 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
fe5f5787
MC
4355 index--;
4356
4357 txq = netdev_get_tx_queue(tp->dev, index);
1da177e4
LT
4358
4359 while (sw_idx != hw_idx) {
f4188d8a 4360 struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
1da177e4 4361 struct sk_buff *skb = ri->skb;
df3e6548
MC
4362 int i, tx_bug = 0;
4363
4364 if (unlikely(skb == NULL)) {
4365 tg3_tx_recover(tp);
4366 return;
4367 }
1da177e4 4368
f4188d8a 4369 pci_unmap_single(tp->pdev,
4e5e4f0d 4370 dma_unmap_addr(ri, mapping),
f4188d8a
AD
4371 skb_headlen(skb),
4372 PCI_DMA_TODEVICE);
1da177e4
LT
4373
4374 ri->skb = NULL;
4375
4376 sw_idx = NEXT_TX(sw_idx);
4377
4378 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
f3f3f27e 4379 ri = &tnapi->tx_buffers[sw_idx];
df3e6548
MC
4380 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
4381 tx_bug = 1;
f4188d8a
AD
4382
4383 pci_unmap_page(tp->pdev,
4e5e4f0d 4384 dma_unmap_addr(ri, mapping),
f4188d8a
AD
4385 skb_shinfo(skb)->frags[i].size,
4386 PCI_DMA_TODEVICE);
1da177e4
LT
4387 sw_idx = NEXT_TX(sw_idx);
4388 }
4389
f47c11ee 4390 dev_kfree_skb(skb);
df3e6548
MC
4391
4392 if (unlikely(tx_bug)) {
4393 tg3_tx_recover(tp);
4394 return;
4395 }
1da177e4
LT
4396 }
4397
f3f3f27e 4398 tnapi->tx_cons = sw_idx;
1da177e4 4399
1b2a7205
MC
4400 /* Need to make the tx_cons update visible to tg3_start_xmit()
4401 * before checking for netif_queue_stopped(). Without the
4402 * memory barrier, there is a small possibility that tg3_start_xmit()
4403 * will miss it and cause the queue to be stopped forever.
4404 */
4405 smp_mb();
4406
fe5f5787 4407 if (unlikely(netif_tx_queue_stopped(txq) &&
f3f3f27e 4408 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
fe5f5787
MC
4409 __netif_tx_lock(txq, smp_processor_id());
4410 if (netif_tx_queue_stopped(txq) &&
f3f3f27e 4411 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
fe5f5787
MC
4412 netif_tx_wake_queue(txq);
4413 __netif_tx_unlock(txq);
51b91468 4414 }
1da177e4
LT
4415}
4416
2b2cdb65
MC
4417static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
4418{
4419 if (!ri->skb)
4420 return;
4421
4e5e4f0d 4422 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
2b2cdb65
MC
4423 map_sz, PCI_DMA_FROMDEVICE);
4424 dev_kfree_skb_any(ri->skb);
4425 ri->skb = NULL;
4426}
4427
1da177e4
LT
4428/* Returns size of skb allocated or < 0 on error.
4429 *
4430 * We only need to fill in the address because the other members
4431 * of the RX descriptor are invariant, see tg3_init_rings.
4432 *
4433 * Note the purposeful assymetry of cpu vs. chip accesses. For
4434 * posting buffers we only dirty the first cache line of the RX
4435 * descriptor (containing the address). Whereas for the RX status
4436 * buffers the cpu only reads the last cacheline of the RX descriptor
4437 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
4438 */
86b21e59 4439static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
a3896167 4440 u32 opaque_key, u32 dest_idx_unmasked)
1da177e4
LT
4441{
4442 struct tg3_rx_buffer_desc *desc;
4443 struct ring_info *map, *src_map;
4444 struct sk_buff *skb;
4445 dma_addr_t mapping;
4446 int skb_size, dest_idx;
4447
4448 src_map = NULL;
4449 switch (opaque_key) {
4450 case RXD_OPAQUE_RING_STD:
2c49a44d 4451 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
21f581a5
MC
4452 desc = &tpr->rx_std[dest_idx];
4453 map = &tpr->rx_std_buffers[dest_idx];
287be12e 4454 skb_size = tp->rx_pkt_map_sz;
1da177e4
LT
4455 break;
4456
4457 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 4458 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
79ed5ac7 4459 desc = &tpr->rx_jmb[dest_idx].std;
21f581a5 4460 map = &tpr->rx_jmb_buffers[dest_idx];
287be12e 4461 skb_size = TG3_RX_JMB_MAP_SZ;
1da177e4
LT
4462 break;
4463
4464 default:
4465 return -EINVAL;
855e1111 4466 }
1da177e4
LT
4467
4468 /* Do not overwrite any of the map or rp information
4469 * until we are sure we can commit to a new buffer.
4470 *
4471 * Callers depend upon this behavior and assume that
4472 * we leave everything unchanged if we fail.
4473 */
287be12e 4474 skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
1da177e4
LT
4475 if (skb == NULL)
4476 return -ENOMEM;
4477
1da177e4
LT
4478 skb_reserve(skb, tp->rx_offset);
4479
287be12e 4480 mapping = pci_map_single(tp->pdev, skb->data, skb_size,
1da177e4 4481 PCI_DMA_FROMDEVICE);
a21771dd
MC
4482 if (pci_dma_mapping_error(tp->pdev, mapping)) {
4483 dev_kfree_skb(skb);
4484 return -EIO;
4485 }
1da177e4
LT
4486
4487 map->skb = skb;
4e5e4f0d 4488 dma_unmap_addr_set(map, mapping, mapping);
1da177e4 4489
1da177e4
LT
4490 desc->addr_hi = ((u64)mapping >> 32);
4491 desc->addr_lo = ((u64)mapping & 0xffffffff);
4492
4493 return skb_size;
4494}
4495
4496/* We only need to move over in the address because the other
4497 * members of the RX descriptor are invariant. See notes above
4498 * tg3_alloc_rx_skb for full details.
4499 */
a3896167
MC
4500static void tg3_recycle_rx(struct tg3_napi *tnapi,
4501 struct tg3_rx_prodring_set *dpr,
4502 u32 opaque_key, int src_idx,
4503 u32 dest_idx_unmasked)
1da177e4 4504{
17375d25 4505 struct tg3 *tp = tnapi->tp;
1da177e4
LT
4506 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
4507 struct ring_info *src_map, *dest_map;
8fea32b9 4508 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
c6cdf436 4509 int dest_idx;
1da177e4
LT
4510
4511 switch (opaque_key) {
4512 case RXD_OPAQUE_RING_STD:
2c49a44d 4513 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
a3896167
MC
4514 dest_desc = &dpr->rx_std[dest_idx];
4515 dest_map = &dpr->rx_std_buffers[dest_idx];
4516 src_desc = &spr->rx_std[src_idx];
4517 src_map = &spr->rx_std_buffers[src_idx];
1da177e4
LT
4518 break;
4519
4520 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 4521 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
a3896167
MC
4522 dest_desc = &dpr->rx_jmb[dest_idx].std;
4523 dest_map = &dpr->rx_jmb_buffers[dest_idx];
4524 src_desc = &spr->rx_jmb[src_idx].std;
4525 src_map = &spr->rx_jmb_buffers[src_idx];
1da177e4
LT
4526 break;
4527
4528 default:
4529 return;
855e1111 4530 }
1da177e4
LT
4531
4532 dest_map->skb = src_map->skb;
4e5e4f0d
FT
4533 dma_unmap_addr_set(dest_map, mapping,
4534 dma_unmap_addr(src_map, mapping));
1da177e4
LT
4535 dest_desc->addr_hi = src_desc->addr_hi;
4536 dest_desc->addr_lo = src_desc->addr_lo;
e92967bf
MC
4537
4538 /* Ensure that the update to the skb happens after the physical
4539 * addresses have been transferred to the new BD location.
4540 */
4541 smp_wmb();
4542
1da177e4
LT
4543 src_map->skb = NULL;
4544}
4545
1da177e4
LT
4546/* The RX ring scheme is composed of multiple rings which post fresh
4547 * buffers to the chip, and one special ring the chip uses to report
4548 * status back to the host.
4549 *
4550 * The special ring reports the status of received packets to the
4551 * host. The chip does not write into the original descriptor the
4552 * RX buffer was obtained from. The chip simply takes the original
4553 * descriptor as provided by the host, updates the status and length
4554 * field, then writes this into the next status ring entry.
4555 *
4556 * Each ring the host uses to post buffers to the chip is described
4557 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
4558 * it is first placed into the on-chip ram. When the packet's length
4559 * is known, it walks down the TG3_BDINFO entries to select the ring.
4560 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
4561 * which is within the range of the new packet's length is chosen.
4562 *
4563 * The "separate ring for rx status" scheme may sound queer, but it makes
4564 * sense from a cache coherency perspective. If only the host writes
4565 * to the buffer post rings, and only the chip writes to the rx status
4566 * rings, then cache lines never move beyond shared-modified state.
4567 * If both the host and chip were to write into the same ring, cache line
4568 * eviction could occur since both entities want it in an exclusive state.
4569 */
17375d25 4570static int tg3_rx(struct tg3_napi *tnapi, int budget)
1da177e4 4571{
17375d25 4572 struct tg3 *tp = tnapi->tp;
f92905de 4573 u32 work_mask, rx_std_posted = 0;
4361935a 4574 u32 std_prod_idx, jmb_prod_idx;
72334482 4575 u32 sw_idx = tnapi->rx_rcb_ptr;
483ba50b 4576 u16 hw_idx;
1da177e4 4577 int received;
8fea32b9 4578 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
1da177e4 4579
8d9d7cfc 4580 hw_idx = *(tnapi->rx_rcb_prod_idx);
1da177e4
LT
4581 /*
4582 * We need to order the read of hw_idx and the read of
4583 * the opaque cookie.
4584 */
4585 rmb();
1da177e4
LT
4586 work_mask = 0;
4587 received = 0;
4361935a
MC
4588 std_prod_idx = tpr->rx_std_prod_idx;
4589 jmb_prod_idx = tpr->rx_jmb_prod_idx;
1da177e4 4590 while (sw_idx != hw_idx && budget > 0) {
afc081f8 4591 struct ring_info *ri;
72334482 4592 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
1da177e4
LT
4593 unsigned int len;
4594 struct sk_buff *skb;
4595 dma_addr_t dma_addr;
4596 u32 opaque_key, desc_idx, *post_ptr;
9dc7a113
MC
4597 bool hw_vlan __maybe_unused = false;
4598 u16 vtag __maybe_unused = 0;
1da177e4
LT
4599
4600 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
4601 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
4602 if (opaque_key == RXD_OPAQUE_RING_STD) {
8fea32b9 4603 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
4e5e4f0d 4604 dma_addr = dma_unmap_addr(ri, mapping);
21f581a5 4605 skb = ri->skb;
4361935a 4606 post_ptr = &std_prod_idx;
f92905de 4607 rx_std_posted++;
1da177e4 4608 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
8fea32b9 4609 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
4e5e4f0d 4610 dma_addr = dma_unmap_addr(ri, mapping);
21f581a5 4611 skb = ri->skb;
4361935a 4612 post_ptr = &jmb_prod_idx;
21f581a5 4613 } else
1da177e4 4614 goto next_pkt_nopost;
1da177e4
LT
4615
4616 work_mask |= opaque_key;
4617
4618 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
4619 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
4620 drop_it:
a3896167 4621 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
4622 desc_idx, *post_ptr);
4623 drop_it_no_recycle:
4624 /* Other statistics kept track of by card. */
4625 tp->net_stats.rx_dropped++;
4626 goto next_pkt;
4627 }
4628
ad829268
MC
4629 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
4630 ETH_FCS_LEN;
1da177e4 4631
d2757fc4 4632 if (len > TG3_RX_COPY_THRESH(tp)) {
1da177e4
LT
4633 int skb_size;
4634
86b21e59 4635 skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
afc081f8 4636 *post_ptr);
1da177e4
LT
4637 if (skb_size < 0)
4638 goto drop_it;
4639
287be12e 4640 pci_unmap_single(tp->pdev, dma_addr, skb_size,
1da177e4
LT
4641 PCI_DMA_FROMDEVICE);
4642
61e800cf
MC
4643 /* Ensure that the update to the skb happens
4644 * after the usage of the old DMA mapping.
4645 */
4646 smp_wmb();
4647
4648 ri->skb = NULL;
4649
1da177e4
LT
4650 skb_put(skb, len);
4651 } else {
4652 struct sk_buff *copy_skb;
4653
a3896167 4654 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
4655 desc_idx, *post_ptr);
4656
9dc7a113
MC
4657 copy_skb = netdev_alloc_skb(tp->dev, len + VLAN_HLEN +
4658 TG3_RAW_IP_ALIGN);
1da177e4
LT
4659 if (copy_skb == NULL)
4660 goto drop_it_no_recycle;
4661
9dc7a113 4662 skb_reserve(copy_skb, TG3_RAW_IP_ALIGN + VLAN_HLEN);
1da177e4
LT
4663 skb_put(copy_skb, len);
4664 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
d626f62b 4665 skb_copy_from_linear_data(skb, copy_skb->data, len);
1da177e4
LT
4666 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
4667
4668 /* We'll reuse the original ring buffer. */
4669 skb = copy_skb;
4670 }
4671
4672 if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
4673 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
4674 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
4675 >> RXD_TCPCSUM_SHIFT) == 0xffff))
4676 skb->ip_summed = CHECKSUM_UNNECESSARY;
4677 else
bc8acf2c 4678 skb_checksum_none_assert(skb);
1da177e4
LT
4679
4680 skb->protocol = eth_type_trans(skb, tp->dev);
f7b493e0
MC
4681
4682 if (len > (tp->dev->mtu + ETH_HLEN) &&
4683 skb->protocol != htons(ETH_P_8021Q)) {
4684 dev_kfree_skb(skb);
4685 goto next_pkt;
4686 }
4687
9dc7a113
MC
4688 if (desc->type_flags & RXD_FLAG_VLAN &&
4689 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG)) {
4690 vtag = desc->err_vlan & RXD_VLAN_MASK;
1da177e4 4691#if TG3_VLAN_TAG_USED
9dc7a113
MC
4692 if (tp->vlgrp)
4693 hw_vlan = true;
4694 else
4695#endif
4696 {
4697 struct vlan_ethhdr *ve = (struct vlan_ethhdr *)
4698 __skb_push(skb, VLAN_HLEN);
4699
4700 memmove(ve, skb->data + VLAN_HLEN,
4701 ETH_ALEN * 2);
4702 ve->h_vlan_proto = htons(ETH_P_8021Q);
4703 ve->h_vlan_TCI = htons(vtag);
4704 }
4705 }
4706
4707#if TG3_VLAN_TAG_USED
4708 if (hw_vlan)
4709 vlan_gro_receive(&tnapi->napi, tp->vlgrp, vtag, skb);
4710 else
1da177e4 4711#endif
17375d25 4712 napi_gro_receive(&tnapi->napi, skb);
1da177e4 4713
1da177e4
LT
4714 received++;
4715 budget--;
4716
4717next_pkt:
4718 (*post_ptr)++;
f92905de
MC
4719
4720 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
2c49a44d
MC
4721 tpr->rx_std_prod_idx = std_prod_idx &
4722 tp->rx_std_ring_mask;
86cfe4ff
MC
4723 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
4724 tpr->rx_std_prod_idx);
f92905de
MC
4725 work_mask &= ~RXD_OPAQUE_RING_STD;
4726 rx_std_posted = 0;
4727 }
1da177e4 4728next_pkt_nopost:
483ba50b 4729 sw_idx++;
7cb32cf2 4730 sw_idx &= tp->rx_ret_ring_mask;
52f6d697
MC
4731
4732 /* Refresh hw_idx to see if there is new work */
4733 if (sw_idx == hw_idx) {
8d9d7cfc 4734 hw_idx = *(tnapi->rx_rcb_prod_idx);
52f6d697
MC
4735 rmb();
4736 }
1da177e4
LT
4737 }
4738
4739 /* ACK the status ring. */
72334482
MC
4740 tnapi->rx_rcb_ptr = sw_idx;
4741 tw32_rx_mbox(tnapi->consmbox, sw_idx);
1da177e4
LT
4742
4743 /* Refill RX ring(s). */
e4af1af9 4744 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
b196c7e4 4745 if (work_mask & RXD_OPAQUE_RING_STD) {
2c49a44d
MC
4746 tpr->rx_std_prod_idx = std_prod_idx &
4747 tp->rx_std_ring_mask;
b196c7e4
MC
4748 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
4749 tpr->rx_std_prod_idx);
4750 }
4751 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
2c49a44d
MC
4752 tpr->rx_jmb_prod_idx = jmb_prod_idx &
4753 tp->rx_jmb_ring_mask;
b196c7e4
MC
4754 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
4755 tpr->rx_jmb_prod_idx);
4756 }
4757 mmiowb();
4758 } else if (work_mask) {
4759 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
4760 * updated before the producer indices can be updated.
4761 */
4762 smp_wmb();
4763
2c49a44d
MC
4764 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
4765 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
b196c7e4 4766
e4af1af9
MC
4767 if (tnapi != &tp->napi[1])
4768 napi_schedule(&tp->napi[1].napi);
1da177e4 4769 }
1da177e4
LT
4770
4771 return received;
4772}
4773
35f2d7d0 4774static void tg3_poll_link(struct tg3 *tp)
1da177e4 4775{
1da177e4
LT
4776 /* handle link change and other phy events */
4777 if (!(tp->tg3_flags &
4778 (TG3_FLAG_USE_LINKCHG_REG |
4779 TG3_FLAG_POLL_SERDES))) {
35f2d7d0
MC
4780 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
4781
1da177e4
LT
4782 if (sblk->status & SD_STATUS_LINK_CHG) {
4783 sblk->status = SD_STATUS_UPDATED |
35f2d7d0 4784 (sblk->status & ~SD_STATUS_LINK_CHG);
f47c11ee 4785 spin_lock(&tp->lock);
dd477003
MC
4786 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
4787 tw32_f(MAC_STATUS,
4788 (MAC_STATUS_SYNC_CHANGED |
4789 MAC_STATUS_CFG_CHANGED |
4790 MAC_STATUS_MI_COMPLETION |
4791 MAC_STATUS_LNKSTATE_CHANGED));
4792 udelay(40);
4793 } else
4794 tg3_setup_phy(tp, 0);
f47c11ee 4795 spin_unlock(&tp->lock);
1da177e4
LT
4796 }
4797 }
35f2d7d0
MC
4798}
4799
f89f38b8
MC
4800static int tg3_rx_prodring_xfer(struct tg3 *tp,
4801 struct tg3_rx_prodring_set *dpr,
4802 struct tg3_rx_prodring_set *spr)
b196c7e4
MC
4803{
4804 u32 si, di, cpycnt, src_prod_idx;
f89f38b8 4805 int i, err = 0;
b196c7e4
MC
4806
4807 while (1) {
4808 src_prod_idx = spr->rx_std_prod_idx;
4809
4810 /* Make sure updates to the rx_std_buffers[] entries and the
4811 * standard producer index are seen in the correct order.
4812 */
4813 smp_rmb();
4814
4815 if (spr->rx_std_cons_idx == src_prod_idx)
4816 break;
4817
4818 if (spr->rx_std_cons_idx < src_prod_idx)
4819 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
4820 else
2c49a44d
MC
4821 cpycnt = tp->rx_std_ring_mask + 1 -
4822 spr->rx_std_cons_idx;
b196c7e4 4823
2c49a44d
MC
4824 cpycnt = min(cpycnt,
4825 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
b196c7e4
MC
4826
4827 si = spr->rx_std_cons_idx;
4828 di = dpr->rx_std_prod_idx;
4829
e92967bf
MC
4830 for (i = di; i < di + cpycnt; i++) {
4831 if (dpr->rx_std_buffers[i].skb) {
4832 cpycnt = i - di;
f89f38b8 4833 err = -ENOSPC;
e92967bf
MC
4834 break;
4835 }
4836 }
4837
4838 if (!cpycnt)
4839 break;
4840
4841 /* Ensure that updates to the rx_std_buffers ring and the
4842 * shadowed hardware producer ring from tg3_recycle_skb() are
4843 * ordered correctly WRT the skb check above.
4844 */
4845 smp_rmb();
4846
b196c7e4
MC
4847 memcpy(&dpr->rx_std_buffers[di],
4848 &spr->rx_std_buffers[si],
4849 cpycnt * sizeof(struct ring_info));
4850
4851 for (i = 0; i < cpycnt; i++, di++, si++) {
4852 struct tg3_rx_buffer_desc *sbd, *dbd;
4853 sbd = &spr->rx_std[si];
4854 dbd = &dpr->rx_std[di];
4855 dbd->addr_hi = sbd->addr_hi;
4856 dbd->addr_lo = sbd->addr_lo;
4857 }
4858
2c49a44d
MC
4859 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
4860 tp->rx_std_ring_mask;
4861 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
4862 tp->rx_std_ring_mask;
b196c7e4
MC
4863 }
4864
4865 while (1) {
4866 src_prod_idx = spr->rx_jmb_prod_idx;
4867
4868 /* Make sure updates to the rx_jmb_buffers[] entries and
4869 * the jumbo producer index are seen in the correct order.
4870 */
4871 smp_rmb();
4872
4873 if (spr->rx_jmb_cons_idx == src_prod_idx)
4874 break;
4875
4876 if (spr->rx_jmb_cons_idx < src_prod_idx)
4877 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
4878 else
2c49a44d
MC
4879 cpycnt = tp->rx_jmb_ring_mask + 1 -
4880 spr->rx_jmb_cons_idx;
b196c7e4
MC
4881
4882 cpycnt = min(cpycnt,
2c49a44d 4883 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
b196c7e4
MC
4884
4885 si = spr->rx_jmb_cons_idx;
4886 di = dpr->rx_jmb_prod_idx;
4887
e92967bf
MC
4888 for (i = di; i < di + cpycnt; i++) {
4889 if (dpr->rx_jmb_buffers[i].skb) {
4890 cpycnt = i - di;
f89f38b8 4891 err = -ENOSPC;
e92967bf
MC
4892 break;
4893 }
4894 }
4895
4896 if (!cpycnt)
4897 break;
4898
4899 /* Ensure that updates to the rx_jmb_buffers ring and the
4900 * shadowed hardware producer ring from tg3_recycle_skb() are
4901 * ordered correctly WRT the skb check above.
4902 */
4903 smp_rmb();
4904
b196c7e4
MC
4905 memcpy(&dpr->rx_jmb_buffers[di],
4906 &spr->rx_jmb_buffers[si],
4907 cpycnt * sizeof(struct ring_info));
4908
4909 for (i = 0; i < cpycnt; i++, di++, si++) {
4910 struct tg3_rx_buffer_desc *sbd, *dbd;
4911 sbd = &spr->rx_jmb[si].std;
4912 dbd = &dpr->rx_jmb[di].std;
4913 dbd->addr_hi = sbd->addr_hi;
4914 dbd->addr_lo = sbd->addr_lo;
4915 }
4916
2c49a44d
MC
4917 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
4918 tp->rx_jmb_ring_mask;
4919 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
4920 tp->rx_jmb_ring_mask;
b196c7e4 4921 }
f89f38b8
MC
4922
4923 return err;
b196c7e4
MC
4924}
4925
35f2d7d0
MC
4926static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
4927{
4928 struct tg3 *tp = tnapi->tp;
1da177e4
LT
4929
4930 /* run TX completion thread */
f3f3f27e 4931 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
17375d25 4932 tg3_tx(tnapi);
6f535763 4933 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
4fd7ab59 4934 return work_done;
1da177e4
LT
4935 }
4936
1da177e4
LT
4937 /* run RX thread, within the bounds set by NAPI.
4938 * All RX "locking" is done by ensuring outside
bea3348e 4939 * code synchronizes with tg3->napi.poll()
1da177e4 4940 */
8d9d7cfc 4941 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
17375d25 4942 work_done += tg3_rx(tnapi, budget - work_done);
1da177e4 4943
b196c7e4 4944 if ((tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) && tnapi == &tp->napi[1]) {
8fea32b9 4945 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
f89f38b8 4946 int i, err = 0;
e4af1af9
MC
4947 u32 std_prod_idx = dpr->rx_std_prod_idx;
4948 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
b196c7e4 4949
e4af1af9 4950 for (i = 1; i < tp->irq_cnt; i++)
f89f38b8 4951 err |= tg3_rx_prodring_xfer(tp, dpr,
8fea32b9 4952 &tp->napi[i].prodring);
b196c7e4
MC
4953
4954 wmb();
4955
e4af1af9
MC
4956 if (std_prod_idx != dpr->rx_std_prod_idx)
4957 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
4958 dpr->rx_std_prod_idx);
b196c7e4 4959
e4af1af9
MC
4960 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
4961 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
4962 dpr->rx_jmb_prod_idx);
b196c7e4
MC
4963
4964 mmiowb();
f89f38b8
MC
4965
4966 if (err)
4967 tw32_f(HOSTCC_MODE, tp->coal_now);
b196c7e4
MC
4968 }
4969
6f535763
DM
4970 return work_done;
4971}
4972
35f2d7d0
MC
4973static int tg3_poll_msix(struct napi_struct *napi, int budget)
4974{
4975 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
4976 struct tg3 *tp = tnapi->tp;
4977 int work_done = 0;
4978 struct tg3_hw_status *sblk = tnapi->hw_status;
4979
4980 while (1) {
4981 work_done = tg3_poll_work(tnapi, work_done, budget);
4982
4983 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
4984 goto tx_recovery;
4985
4986 if (unlikely(work_done >= budget))
4987 break;
4988
c6cdf436 4989 /* tp->last_tag is used in tg3_int_reenable() below
35f2d7d0
MC
4990 * to tell the hw how much work has been processed,
4991 * so we must read it before checking for more work.
4992 */
4993 tnapi->last_tag = sblk->status_tag;
4994 tnapi->last_irq_tag = tnapi->last_tag;
4995 rmb();
4996
4997 /* check for RX/TX work to do */
6d40db7b
MC
4998 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
4999 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
35f2d7d0
MC
5000 napi_complete(napi);
5001 /* Reenable interrupts. */
5002 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
5003 mmiowb();
5004 break;
5005 }
5006 }
5007
5008 return work_done;
5009
5010tx_recovery:
5011 /* work_done is guaranteed to be less than budget. */
5012 napi_complete(napi);
5013 schedule_work(&tp->reset_task);
5014 return work_done;
5015}
5016
6f535763
DM
5017static int tg3_poll(struct napi_struct *napi, int budget)
5018{
8ef0442f
MC
5019 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5020 struct tg3 *tp = tnapi->tp;
6f535763 5021 int work_done = 0;
898a56f8 5022 struct tg3_hw_status *sblk = tnapi->hw_status;
6f535763
DM
5023
5024 while (1) {
35f2d7d0
MC
5025 tg3_poll_link(tp);
5026
17375d25 5027 work_done = tg3_poll_work(tnapi, work_done, budget);
6f535763
DM
5028
5029 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
5030 goto tx_recovery;
5031
5032 if (unlikely(work_done >= budget))
5033 break;
5034
4fd7ab59 5035 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
17375d25 5036 /* tp->last_tag is used in tg3_int_reenable() below
4fd7ab59
MC
5037 * to tell the hw how much work has been processed,
5038 * so we must read it before checking for more work.
5039 */
898a56f8
MC
5040 tnapi->last_tag = sblk->status_tag;
5041 tnapi->last_irq_tag = tnapi->last_tag;
4fd7ab59
MC
5042 rmb();
5043 } else
5044 sblk->status &= ~SD_STATUS_UPDATED;
6f535763 5045
17375d25 5046 if (likely(!tg3_has_work(tnapi))) {
288379f0 5047 napi_complete(napi);
17375d25 5048 tg3_int_reenable(tnapi);
6f535763
DM
5049 break;
5050 }
1da177e4
LT
5051 }
5052
bea3348e 5053 return work_done;
6f535763
DM
5054
5055tx_recovery:
4fd7ab59 5056 /* work_done is guaranteed to be less than budget. */
288379f0 5057 napi_complete(napi);
6f535763 5058 schedule_work(&tp->reset_task);
4fd7ab59 5059 return work_done;
1da177e4
LT
5060}
5061
66cfd1bd
MC
5062static void tg3_napi_disable(struct tg3 *tp)
5063{
5064 int i;
5065
5066 for (i = tp->irq_cnt - 1; i >= 0; i--)
5067 napi_disable(&tp->napi[i].napi);
5068}
5069
5070static void tg3_napi_enable(struct tg3 *tp)
5071{
5072 int i;
5073
5074 for (i = 0; i < tp->irq_cnt; i++)
5075 napi_enable(&tp->napi[i].napi);
5076}
5077
5078static void tg3_napi_init(struct tg3 *tp)
5079{
5080 int i;
5081
5082 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
5083 for (i = 1; i < tp->irq_cnt; i++)
5084 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
5085}
5086
5087static void tg3_napi_fini(struct tg3 *tp)
5088{
5089 int i;
5090
5091 for (i = 0; i < tp->irq_cnt; i++)
5092 netif_napi_del(&tp->napi[i].napi);
5093}
5094
5095static inline void tg3_netif_stop(struct tg3 *tp)
5096{
5097 tp->dev->trans_start = jiffies; /* prevent tx timeout */
5098 tg3_napi_disable(tp);
5099 netif_tx_disable(tp->dev);
5100}
5101
5102static inline void tg3_netif_start(struct tg3 *tp)
5103{
5104 /* NOTE: unconditional netif_tx_wake_all_queues is only
5105 * appropriate so long as all callers are assured to
5106 * have free tx slots (such as after tg3_init_hw)
5107 */
5108 netif_tx_wake_all_queues(tp->dev);
5109
5110 tg3_napi_enable(tp);
5111 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
5112 tg3_enable_ints(tp);
5113}
5114
f47c11ee
DM
5115static void tg3_irq_quiesce(struct tg3 *tp)
5116{
4f125f42
MC
5117 int i;
5118
f47c11ee
DM
5119 BUG_ON(tp->irq_sync);
5120
5121 tp->irq_sync = 1;
5122 smp_mb();
5123
4f125f42
MC
5124 for (i = 0; i < tp->irq_cnt; i++)
5125 synchronize_irq(tp->napi[i].irq_vec);
f47c11ee
DM
5126}
5127
f47c11ee
DM
5128/* Fully shutdown all tg3 driver activity elsewhere in the system.
5129 * If irq_sync is non-zero, then the IRQ handler must be synchronized
5130 * with as well. Most of the time, this is not necessary except when
5131 * shutting down the device.
5132 */
5133static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
5134{
46966545 5135 spin_lock_bh(&tp->lock);
f47c11ee
DM
5136 if (irq_sync)
5137 tg3_irq_quiesce(tp);
f47c11ee
DM
5138}
5139
5140static inline void tg3_full_unlock(struct tg3 *tp)
5141{
f47c11ee
DM
5142 spin_unlock_bh(&tp->lock);
5143}
5144
fcfa0a32
MC
5145/* One-shot MSI handler - Chip automatically disables interrupt
5146 * after sending MSI so driver doesn't have to do it.
5147 */
7d12e780 5148static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
fcfa0a32 5149{
09943a18
MC
5150 struct tg3_napi *tnapi = dev_id;
5151 struct tg3 *tp = tnapi->tp;
fcfa0a32 5152
898a56f8 5153 prefetch(tnapi->hw_status);
0c1d0e2b
MC
5154 if (tnapi->rx_rcb)
5155 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
fcfa0a32
MC
5156
5157 if (likely(!tg3_irq_sync(tp)))
09943a18 5158 napi_schedule(&tnapi->napi);
fcfa0a32
MC
5159
5160 return IRQ_HANDLED;
5161}
5162
88b06bc2
MC
5163/* MSI ISR - No need to check for interrupt sharing and no need to
5164 * flush status block and interrupt mailbox. PCI ordering rules
5165 * guarantee that MSI will arrive after the status block.
5166 */
7d12e780 5167static irqreturn_t tg3_msi(int irq, void *dev_id)
88b06bc2 5168{
09943a18
MC
5169 struct tg3_napi *tnapi = dev_id;
5170 struct tg3 *tp = tnapi->tp;
88b06bc2 5171
898a56f8 5172 prefetch(tnapi->hw_status);
0c1d0e2b
MC
5173 if (tnapi->rx_rcb)
5174 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
88b06bc2 5175 /*
fac9b83e 5176 * Writing any value to intr-mbox-0 clears PCI INTA# and
88b06bc2 5177 * chip-internal interrupt pending events.
fac9b83e 5178 * Writing non-zero to intr-mbox-0 additional tells the
88b06bc2
MC
5179 * NIC to stop sending us irqs, engaging "in-intr-handler"
5180 * event coalescing.
5181 */
5182 tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
61487480 5183 if (likely(!tg3_irq_sync(tp)))
09943a18 5184 napi_schedule(&tnapi->napi);
61487480 5185
88b06bc2
MC
5186 return IRQ_RETVAL(1);
5187}
5188
7d12e780 5189static irqreturn_t tg3_interrupt(int irq, void *dev_id)
1da177e4 5190{
09943a18
MC
5191 struct tg3_napi *tnapi = dev_id;
5192 struct tg3 *tp = tnapi->tp;
898a56f8 5193 struct tg3_hw_status *sblk = tnapi->hw_status;
1da177e4
LT
5194 unsigned int handled = 1;
5195
1da177e4
LT
5196 /* In INTx mode, it is possible for the interrupt to arrive at
5197 * the CPU before the status block posted prior to the interrupt.
5198 * Reading the PCI State register will confirm whether the
5199 * interrupt is ours and will flush the status block.
5200 */
d18edcb2
MC
5201 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
5202 if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
5203 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5204 handled = 0;
f47c11ee 5205 goto out;
fac9b83e 5206 }
d18edcb2
MC
5207 }
5208
5209 /*
5210 * Writing any value to intr-mbox-0 clears PCI INTA# and
5211 * chip-internal interrupt pending events.
5212 * Writing non-zero to intr-mbox-0 additional tells the
5213 * NIC to stop sending us irqs, engaging "in-intr-handler"
5214 * event coalescing.
c04cb347
MC
5215 *
5216 * Flush the mailbox to de-assert the IRQ immediately to prevent
5217 * spurious interrupts. The flush impacts performance but
5218 * excessive spurious interrupts can be worse in some cases.
d18edcb2 5219 */
c04cb347 5220 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
d18edcb2
MC
5221 if (tg3_irq_sync(tp))
5222 goto out;
5223 sblk->status &= ~SD_STATUS_UPDATED;
17375d25 5224 if (likely(tg3_has_work(tnapi))) {
72334482 5225 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
09943a18 5226 napi_schedule(&tnapi->napi);
d18edcb2
MC
5227 } else {
5228 /* No work, shared interrupt perhaps? re-enable
5229 * interrupts, and flush that PCI write
5230 */
5231 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
5232 0x00000000);
fac9b83e 5233 }
f47c11ee 5234out:
fac9b83e
DM
5235 return IRQ_RETVAL(handled);
5236}
5237
7d12e780 5238static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
fac9b83e 5239{
09943a18
MC
5240 struct tg3_napi *tnapi = dev_id;
5241 struct tg3 *tp = tnapi->tp;
898a56f8 5242 struct tg3_hw_status *sblk = tnapi->hw_status;
fac9b83e
DM
5243 unsigned int handled = 1;
5244
fac9b83e
DM
5245 /* In INTx mode, it is possible for the interrupt to arrive at
5246 * the CPU before the status block posted prior to the interrupt.
5247 * Reading the PCI State register will confirm whether the
5248 * interrupt is ours and will flush the status block.
5249 */
898a56f8 5250 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
d18edcb2
MC
5251 if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
5252 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5253 handled = 0;
f47c11ee 5254 goto out;
1da177e4 5255 }
d18edcb2
MC
5256 }
5257
5258 /*
5259 * writing any value to intr-mbox-0 clears PCI INTA# and
5260 * chip-internal interrupt pending events.
5261 * writing non-zero to intr-mbox-0 additional tells the
5262 * NIC to stop sending us irqs, engaging "in-intr-handler"
5263 * event coalescing.
c04cb347
MC
5264 *
5265 * Flush the mailbox to de-assert the IRQ immediately to prevent
5266 * spurious interrupts. The flush impacts performance but
5267 * excessive spurious interrupts can be worse in some cases.
d18edcb2 5268 */
c04cb347 5269 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
624f8e50
MC
5270
5271 /*
5272 * In a shared interrupt configuration, sometimes other devices'
5273 * interrupts will scream. We record the current status tag here
5274 * so that the above check can report that the screaming interrupts
5275 * are unhandled. Eventually they will be silenced.
5276 */
898a56f8 5277 tnapi->last_irq_tag = sblk->status_tag;
624f8e50 5278
d18edcb2
MC
5279 if (tg3_irq_sync(tp))
5280 goto out;
624f8e50 5281
72334482 5282 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
624f8e50 5283
09943a18 5284 napi_schedule(&tnapi->napi);
624f8e50 5285
f47c11ee 5286out:
1da177e4
LT
5287 return IRQ_RETVAL(handled);
5288}
5289
7938109f 5290/* ISR for interrupt test */
7d12e780 5291static irqreturn_t tg3_test_isr(int irq, void *dev_id)
7938109f 5292{
09943a18
MC
5293 struct tg3_napi *tnapi = dev_id;
5294 struct tg3 *tp = tnapi->tp;
898a56f8 5295 struct tg3_hw_status *sblk = tnapi->hw_status;
7938109f 5296
f9804ddb
MC
5297 if ((sblk->status & SD_STATUS_UPDATED) ||
5298 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
b16250e3 5299 tg3_disable_ints(tp);
7938109f
MC
5300 return IRQ_RETVAL(1);
5301 }
5302 return IRQ_RETVAL(0);
5303}
5304
8e7a22e3 5305static int tg3_init_hw(struct tg3 *, int);
944d980e 5306static int tg3_halt(struct tg3 *, int, int);
1da177e4 5307
b9ec6c1b
MC
5308/* Restart hardware after configuration changes, self-test, etc.
5309 * Invoked with tp->lock held.
5310 */
5311static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
78c6146f
ED
5312 __releases(tp->lock)
5313 __acquires(tp->lock)
b9ec6c1b
MC
5314{
5315 int err;
5316
5317 err = tg3_init_hw(tp, reset_phy);
5318 if (err) {
5129c3a3
MC
5319 netdev_err(tp->dev,
5320 "Failed to re-initialize device, aborting\n");
b9ec6c1b
MC
5321 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
5322 tg3_full_unlock(tp);
5323 del_timer_sync(&tp->timer);
5324 tp->irq_sync = 0;
fed97810 5325 tg3_napi_enable(tp);
b9ec6c1b
MC
5326 dev_close(tp->dev);
5327 tg3_full_lock(tp, 0);
5328 }
5329 return err;
5330}
5331
1da177e4
LT
5332#ifdef CONFIG_NET_POLL_CONTROLLER
5333static void tg3_poll_controller(struct net_device *dev)
5334{
4f125f42 5335 int i;
88b06bc2
MC
5336 struct tg3 *tp = netdev_priv(dev);
5337
4f125f42 5338 for (i = 0; i < tp->irq_cnt; i++)
fe234f0e 5339 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
1da177e4
LT
5340}
5341#endif
5342
c4028958 5343static void tg3_reset_task(struct work_struct *work)
1da177e4 5344{
c4028958 5345 struct tg3 *tp = container_of(work, struct tg3, reset_task);
b02fd9e3 5346 int err;
1da177e4
LT
5347 unsigned int restart_timer;
5348
7faa006f 5349 tg3_full_lock(tp, 0);
7faa006f
MC
5350
5351 if (!netif_running(tp->dev)) {
7faa006f
MC
5352 tg3_full_unlock(tp);
5353 return;
5354 }
5355
5356 tg3_full_unlock(tp);
5357
b02fd9e3
MC
5358 tg3_phy_stop(tp);
5359
1da177e4
LT
5360 tg3_netif_stop(tp);
5361
f47c11ee 5362 tg3_full_lock(tp, 1);
1da177e4
LT
5363
5364 restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
5365 tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
5366
df3e6548
MC
5367 if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
5368 tp->write32_tx_mbox = tg3_write32_tx_mbox;
5369 tp->write32_rx_mbox = tg3_write_flush_reg32;
5370 tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
5371 tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
5372 }
5373
944d980e 5374 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
b02fd9e3
MC
5375 err = tg3_init_hw(tp, 1);
5376 if (err)
b9ec6c1b 5377 goto out;
1da177e4
LT
5378
5379 tg3_netif_start(tp);
5380
1da177e4
LT
5381 if (restart_timer)
5382 mod_timer(&tp->timer, jiffies + 1);
7faa006f 5383
b9ec6c1b 5384out:
7faa006f 5385 tg3_full_unlock(tp);
b02fd9e3
MC
5386
5387 if (!err)
5388 tg3_phy_start(tp);
1da177e4
LT
5389}
5390
b0408751
MC
5391static void tg3_dump_short_state(struct tg3 *tp)
5392{
05dbe005
JP
5393 netdev_err(tp->dev, "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
5394 tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
5395 netdev_err(tp->dev, "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
5396 tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
b0408751
MC
5397}
5398
1da177e4
LT
5399static void tg3_tx_timeout(struct net_device *dev)
5400{
5401 struct tg3 *tp = netdev_priv(dev);
5402
b0408751 5403 if (netif_msg_tx_err(tp)) {
05dbe005 5404 netdev_err(dev, "transmit timed out, resetting\n");
b0408751
MC
5405 tg3_dump_short_state(tp);
5406 }
1da177e4
LT
5407
5408 schedule_work(&tp->reset_task);
5409}
5410
c58ec932
MC
5411/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
5412static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
5413{
5414 u32 base = (u32) mapping & 0xffffffff;
5415
807540ba 5416 return (base > 0xffffdcc0) && (base + len + 8 < base);
c58ec932
MC
5417}
5418
72f2afb8
MC
5419/* Test for DMA addresses > 40-bit */
5420static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
5421 int len)
5422{
5423#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
6728a8e2 5424 if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
807540ba 5425 return ((u64) mapping + len) > DMA_BIT_MASK(40);
72f2afb8
MC
5426 return 0;
5427#else
5428 return 0;
5429#endif
5430}
5431
f3f3f27e 5432static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
1da177e4 5433
72f2afb8 5434/* Workaround 4GB and 40-bit hardware DMA bugs. */
24f4efd4
MC
5435static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
5436 struct sk_buff *skb, u32 last_plus_one,
5437 u32 *start, u32 base_flags, u32 mss)
1da177e4 5438{
24f4efd4 5439 struct tg3 *tp = tnapi->tp;
41588ba1 5440 struct sk_buff *new_skb;
c58ec932 5441 dma_addr_t new_addr = 0;
1da177e4 5442 u32 entry = *start;
c58ec932 5443 int i, ret = 0;
1da177e4 5444
41588ba1
MC
5445 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
5446 new_skb = skb_copy(skb, GFP_ATOMIC);
5447 else {
5448 int more_headroom = 4 - ((unsigned long)skb->data & 3);
5449
5450 new_skb = skb_copy_expand(skb,
5451 skb_headroom(skb) + more_headroom,
5452 skb_tailroom(skb), GFP_ATOMIC);
5453 }
5454
1da177e4 5455 if (!new_skb) {
c58ec932
MC
5456 ret = -1;
5457 } else {
5458 /* New SKB is guaranteed to be linear. */
5459 entry = *start;
f4188d8a
AD
5460 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
5461 PCI_DMA_TODEVICE);
5462 /* Make sure the mapping succeeded */
5463 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
5464 ret = -1;
5465 dev_kfree_skb(new_skb);
5466 new_skb = NULL;
90079ce8 5467
c58ec932
MC
5468 /* Make sure new skb does not cross any 4G boundaries.
5469 * Drop the packet if it does.
5470 */
f4188d8a
AD
5471 } else if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
5472 tg3_4g_overflow_test(new_addr, new_skb->len)) {
5473 pci_unmap_single(tp->pdev, new_addr, new_skb->len,
5474 PCI_DMA_TODEVICE);
c58ec932
MC
5475 ret = -1;
5476 dev_kfree_skb(new_skb);
5477 new_skb = NULL;
5478 } else {
f3f3f27e 5479 tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
c58ec932
MC
5480 base_flags, 1 | (mss << 1));
5481 *start = NEXT_TX(entry);
5482 }
1da177e4
LT
5483 }
5484
1da177e4
LT
5485 /* Now clean up the sw ring entries. */
5486 i = 0;
5487 while (entry != last_plus_one) {
f4188d8a
AD
5488 int len;
5489
f3f3f27e 5490 if (i == 0)
f4188d8a 5491 len = skb_headlen(skb);
f3f3f27e 5492 else
f4188d8a
AD
5493 len = skb_shinfo(skb)->frags[i-1].size;
5494
5495 pci_unmap_single(tp->pdev,
4e5e4f0d 5496 dma_unmap_addr(&tnapi->tx_buffers[entry],
f4188d8a
AD
5497 mapping),
5498 len, PCI_DMA_TODEVICE);
5499 if (i == 0) {
5500 tnapi->tx_buffers[entry].skb = new_skb;
4e5e4f0d 5501 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a
AD
5502 new_addr);
5503 } else {
f3f3f27e 5504 tnapi->tx_buffers[entry].skb = NULL;
f4188d8a 5505 }
1da177e4
LT
5506 entry = NEXT_TX(entry);
5507 i++;
5508 }
5509
5510 dev_kfree_skb(skb);
5511
c58ec932 5512 return ret;
1da177e4
LT
5513}
5514
f3f3f27e 5515static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
1da177e4
LT
5516 dma_addr_t mapping, int len, u32 flags,
5517 u32 mss_and_is_end)
5518{
f3f3f27e 5519 struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
1da177e4
LT
5520 int is_end = (mss_and_is_end & 0x1);
5521 u32 mss = (mss_and_is_end >> 1);
5522 u32 vlan_tag = 0;
5523
5524 if (is_end)
5525 flags |= TXD_FLAG_END;
5526 if (flags & TXD_FLAG_VLAN) {
5527 vlan_tag = flags >> 16;
5528 flags &= 0xffff;
5529 }
5530 vlan_tag |= (mss << TXD_MSS_SHIFT);
5531
5532 txd->addr_hi = ((u64) mapping >> 32);
5533 txd->addr_lo = ((u64) mapping & 0xffffffff);
5534 txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
5535 txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
5536}
5537
5a6f3074 5538/* hard_start_xmit for devices that don't have any bugs and
e849cdc3 5539 * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
5a6f3074 5540 */
61357325
SH
5541static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
5542 struct net_device *dev)
5a6f3074
MC
5543{
5544 struct tg3 *tp = netdev_priv(dev);
5a6f3074 5545 u32 len, entry, base_flags, mss;
90079ce8 5546 dma_addr_t mapping;
fe5f5787
MC
5547 struct tg3_napi *tnapi;
5548 struct netdev_queue *txq;
f4188d8a
AD
5549 unsigned int i, last;
5550
fe5f5787
MC
5551 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
5552 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
19cfaecc 5553 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
fe5f5787 5554 tnapi++;
5a6f3074 5555
00b70504 5556 /* We are running in BH disabled context with netif_tx_lock
bea3348e 5557 * and TX reclaim runs via tp->napi.poll inside of a software
5a6f3074
MC
5558 * interrupt. Furthermore, IRQ processing runs lockless so we have
5559 * no IRQ context deadlocks to worry about either. Rejoice!
5560 */
f3f3f27e 5561 if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
fe5f5787
MC
5562 if (!netif_tx_queue_stopped(txq)) {
5563 netif_tx_stop_queue(txq);
5a6f3074
MC
5564
5565 /* This is a hard error, log it. */
5129c3a3
MC
5566 netdev_err(dev,
5567 "BUG! Tx Ring full when queue awake!\n");
5a6f3074 5568 }
5a6f3074
MC
5569 return NETDEV_TX_BUSY;
5570 }
5571
f3f3f27e 5572 entry = tnapi->tx_prod;
5a6f3074 5573 base_flags = 0;
be98da6a
MC
5574 mss = skb_shinfo(skb)->gso_size;
5575 if (mss) {
5a6f3074 5576 int tcp_opt_len, ip_tcp_len;
f6eb9b1f 5577 u32 hdrlen;
5a6f3074
MC
5578
5579 if (skb_header_cloned(skb) &&
5580 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
5581 dev_kfree_skb(skb);
5582 goto out_unlock;
5583 }
5584
02e96080 5585 if (skb_is_gso_v6(skb)) {
f6eb9b1f 5586 hdrlen = skb_headlen(skb) - ETH_HLEN;
02e96080 5587 } else {
eddc9ec5
ACM
5588 struct iphdr *iph = ip_hdr(skb);
5589
ab6a5bb6 5590 tcp_opt_len = tcp_optlen(skb);
c9bdd4b5 5591 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
b0026624 5592
eddc9ec5
ACM
5593 iph->check = 0;
5594 iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
f6eb9b1f 5595 hdrlen = ip_tcp_len + tcp_opt_len;
b0026624 5596 }
5a6f3074 5597
e849cdc3 5598 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
f6eb9b1f
MC
5599 mss |= (hdrlen & 0xc) << 12;
5600 if (hdrlen & 0x10)
5601 base_flags |= 0x00000010;
5602 base_flags |= (hdrlen & 0x3e0) << 5;
5603 } else
5604 mss |= hdrlen << 9;
5605
5a6f3074
MC
5606 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
5607 TXD_FLAG_CPU_POST_DMA);
5608
aa8223c7 5609 tcp_hdr(skb)->check = 0;
5a6f3074 5610
859a5887 5611 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
5a6f3074 5612 base_flags |= TXD_FLAG_TCPUDP_CSUM;
859a5887
MC
5613 }
5614
5a6f3074
MC
5615#if TG3_VLAN_TAG_USED
5616 if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
5617 base_flags |= (TXD_FLAG_VLAN |
5618 (vlan_tx_tag_get(skb) << 16));
5619#endif
5620
f4188d8a
AD
5621 len = skb_headlen(skb);
5622
5623 /* Queue skb data, a.k.a. the main skb fragment. */
5624 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
5625 if (pci_dma_mapping_error(tp->pdev, mapping)) {
90079ce8
DM
5626 dev_kfree_skb(skb);
5627 goto out_unlock;
5628 }
5629
f3f3f27e 5630 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 5631 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
fe5f5787 5632
b703df6f 5633 if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
f6eb9b1f
MC
5634 !mss && skb->len > ETH_DATA_LEN)
5635 base_flags |= TXD_FLAG_JMB_PKT;
5636
f3f3f27e 5637 tg3_set_txd(tnapi, entry, mapping, len, base_flags,
5a6f3074
MC
5638 (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
5639
5640 entry = NEXT_TX(entry);
5641
5642 /* Now loop through additional data fragments, and queue them. */
5643 if (skb_shinfo(skb)->nr_frags > 0) {
5a6f3074
MC
5644 last = skb_shinfo(skb)->nr_frags - 1;
5645 for (i = 0; i <= last; i++) {
5646 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5647
5648 len = frag->size;
f4188d8a
AD
5649 mapping = pci_map_page(tp->pdev,
5650 frag->page,
5651 frag->page_offset,
5652 len, PCI_DMA_TODEVICE);
5653 if (pci_dma_mapping_error(tp->pdev, mapping))
5654 goto dma_error;
5655
f3f3f27e 5656 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 5657 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a 5658 mapping);
5a6f3074 5659
f3f3f27e 5660 tg3_set_txd(tnapi, entry, mapping, len,
5a6f3074
MC
5661 base_flags, (i == last) | (mss << 1));
5662
5663 entry = NEXT_TX(entry);
5664 }
5665 }
5666
5667 /* Packets are ready, update Tx producer idx local and on card. */
f3f3f27e 5668 tw32_tx_mbox(tnapi->prodmbox, entry);
5a6f3074 5669
f3f3f27e
MC
5670 tnapi->tx_prod = entry;
5671 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
fe5f5787 5672 netif_tx_stop_queue(txq);
f65aac16
MC
5673
5674 /* netif_tx_stop_queue() must be done before checking
5675 * checking tx index in tg3_tx_avail() below, because in
5676 * tg3_tx(), we update tx index before checking for
5677 * netif_tx_queue_stopped().
5678 */
5679 smp_mb();
f3f3f27e 5680 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
fe5f5787 5681 netif_tx_wake_queue(txq);
5a6f3074
MC
5682 }
5683
5684out_unlock:
cdd0db05 5685 mmiowb();
5a6f3074
MC
5686
5687 return NETDEV_TX_OK;
f4188d8a
AD
5688
5689dma_error:
5690 last = i;
5691 entry = tnapi->tx_prod;
5692 tnapi->tx_buffers[entry].skb = NULL;
5693 pci_unmap_single(tp->pdev,
4e5e4f0d 5694 dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
f4188d8a
AD
5695 skb_headlen(skb),
5696 PCI_DMA_TODEVICE);
5697 for (i = 0; i <= last; i++) {
5698 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5699 entry = NEXT_TX(entry);
5700
5701 pci_unmap_page(tp->pdev,
4e5e4f0d 5702 dma_unmap_addr(&tnapi->tx_buffers[entry],
f4188d8a
AD
5703 mapping),
5704 frag->size, PCI_DMA_TODEVICE);
5705 }
5706
5707 dev_kfree_skb(skb);
5708 return NETDEV_TX_OK;
5a6f3074
MC
5709}
5710
61357325
SH
5711static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
5712 struct net_device *);
52c0fd83
MC
5713
5714/* Use GSO to workaround a rare TSO bug that may be triggered when the
5715 * TSO header is greater than 80 bytes.
5716 */
5717static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
5718{
5719 struct sk_buff *segs, *nskb;
f3f3f27e 5720 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
52c0fd83
MC
5721
5722 /* Estimate the number of fragments in the worst case */
f3f3f27e 5723 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
52c0fd83 5724 netif_stop_queue(tp->dev);
f65aac16
MC
5725
5726 /* netif_tx_stop_queue() must be done before checking
5727 * checking tx index in tg3_tx_avail() below, because in
5728 * tg3_tx(), we update tx index before checking for
5729 * netif_tx_queue_stopped().
5730 */
5731 smp_mb();
f3f3f27e 5732 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
7f62ad5d
MC
5733 return NETDEV_TX_BUSY;
5734
5735 netif_wake_queue(tp->dev);
52c0fd83
MC
5736 }
5737
5738 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
801678c5 5739 if (IS_ERR(segs))
52c0fd83
MC
5740 goto tg3_tso_bug_end;
5741
5742 do {
5743 nskb = segs;
5744 segs = segs->next;
5745 nskb->next = NULL;
5746 tg3_start_xmit_dma_bug(nskb, tp->dev);
5747 } while (segs);
5748
5749tg3_tso_bug_end:
5750 dev_kfree_skb(skb);
5751
5752 return NETDEV_TX_OK;
5753}
52c0fd83 5754
5a6f3074
MC
5755/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
5756 * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
5757 */
61357325
SH
5758static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
5759 struct net_device *dev)
1da177e4
LT
5760{
5761 struct tg3 *tp = netdev_priv(dev);
1da177e4
LT
5762 u32 len, entry, base_flags, mss;
5763 int would_hit_hwbug;
90079ce8 5764 dma_addr_t mapping;
24f4efd4
MC
5765 struct tg3_napi *tnapi;
5766 struct netdev_queue *txq;
f4188d8a
AD
5767 unsigned int i, last;
5768
24f4efd4
MC
5769 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
5770 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
19cfaecc 5771 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
24f4efd4 5772 tnapi++;
1da177e4 5773
00b70504 5774 /* We are running in BH disabled context with netif_tx_lock
bea3348e 5775 * and TX reclaim runs via tp->napi.poll inside of a software
f47c11ee
DM
5776 * interrupt. Furthermore, IRQ processing runs lockless so we have
5777 * no IRQ context deadlocks to worry about either. Rejoice!
1da177e4 5778 */
f3f3f27e 5779 if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
24f4efd4
MC
5780 if (!netif_tx_queue_stopped(txq)) {
5781 netif_tx_stop_queue(txq);
1f064a87
SH
5782
5783 /* This is a hard error, log it. */
5129c3a3
MC
5784 netdev_err(dev,
5785 "BUG! Tx Ring full when queue awake!\n");
1f064a87 5786 }
1da177e4
LT
5787 return NETDEV_TX_BUSY;
5788 }
5789
f3f3f27e 5790 entry = tnapi->tx_prod;
1da177e4 5791 base_flags = 0;
84fa7933 5792 if (skb->ip_summed == CHECKSUM_PARTIAL)
1da177e4 5793 base_flags |= TXD_FLAG_TCPUDP_CSUM;
24f4efd4 5794
be98da6a
MC
5795 mss = skb_shinfo(skb)->gso_size;
5796 if (mss) {
eddc9ec5 5797 struct iphdr *iph;
34195c3d 5798 u32 tcp_opt_len, hdr_len;
1da177e4
LT
5799
5800 if (skb_header_cloned(skb) &&
5801 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
5802 dev_kfree_skb(skb);
5803 goto out_unlock;
5804 }
5805
34195c3d 5806 iph = ip_hdr(skb);
ab6a5bb6 5807 tcp_opt_len = tcp_optlen(skb);
1da177e4 5808
02e96080 5809 if (skb_is_gso_v6(skb)) {
34195c3d
MC
5810 hdr_len = skb_headlen(skb) - ETH_HLEN;
5811 } else {
5812 u32 ip_tcp_len;
5813
5814 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
5815 hdr_len = ip_tcp_len + tcp_opt_len;
5816
5817 iph->check = 0;
5818 iph->tot_len = htons(mss + hdr_len);
5819 }
5820
52c0fd83 5821 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
7f62ad5d 5822 (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
de6f31eb 5823 return tg3_tso_bug(tp, skb);
52c0fd83 5824
1da177e4
LT
5825 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
5826 TXD_FLAG_CPU_POST_DMA);
5827
1da177e4 5828 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
aa8223c7 5829 tcp_hdr(skb)->check = 0;
1da177e4 5830 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
aa8223c7
ACM
5831 } else
5832 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
5833 iph->daddr, 0,
5834 IPPROTO_TCP,
5835 0);
1da177e4 5836
615774fe
MC
5837 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
5838 mss |= (hdr_len & 0xc) << 12;
5839 if (hdr_len & 0x10)
5840 base_flags |= 0x00000010;
5841 base_flags |= (hdr_len & 0x3e0) << 5;
5842 } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
92c6b8d1
MC
5843 mss |= hdr_len << 9;
5844 else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
5845 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
eddc9ec5 5846 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
5847 int tsflags;
5848
eddc9ec5 5849 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
5850 mss |= (tsflags << 11);
5851 }
5852 } else {
eddc9ec5 5853 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
5854 int tsflags;
5855
eddc9ec5 5856 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
5857 base_flags |= tsflags << 12;
5858 }
5859 }
5860 }
1da177e4
LT
5861#if TG3_VLAN_TAG_USED
5862 if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
5863 base_flags |= (TXD_FLAG_VLAN |
5864 (vlan_tx_tag_get(skb) << 16));
5865#endif
5866
b703df6f 5867 if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
615774fe
MC
5868 !mss && skb->len > ETH_DATA_LEN)
5869 base_flags |= TXD_FLAG_JMB_PKT;
5870
f4188d8a
AD
5871 len = skb_headlen(skb);
5872
5873 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
5874 if (pci_dma_mapping_error(tp->pdev, mapping)) {
90079ce8
DM
5875 dev_kfree_skb(skb);
5876 goto out_unlock;
5877 }
5878
f3f3f27e 5879 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 5880 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
1da177e4
LT
5881
5882 would_hit_hwbug = 0;
5883
92c6b8d1
MC
5884 if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
5885 would_hit_hwbug = 1;
5886
0e1406dd
MC
5887 if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
5888 tg3_4g_overflow_test(mapping, len))
5889 would_hit_hwbug = 1;
5890
5891 if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
5892 tg3_40bit_overflow_test(tp, mapping, len))
41588ba1 5893 would_hit_hwbug = 1;
0e1406dd
MC
5894
5895 if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
c58ec932 5896 would_hit_hwbug = 1;
1da177e4 5897
f3f3f27e 5898 tg3_set_txd(tnapi, entry, mapping, len, base_flags,
1da177e4
LT
5899 (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
5900
5901 entry = NEXT_TX(entry);
5902
5903 /* Now loop through additional data fragments, and queue them. */
5904 if (skb_shinfo(skb)->nr_frags > 0) {
1da177e4
LT
5905 last = skb_shinfo(skb)->nr_frags - 1;
5906 for (i = 0; i <= last; i++) {
5907 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5908
5909 len = frag->size;
f4188d8a
AD
5910 mapping = pci_map_page(tp->pdev,
5911 frag->page,
5912 frag->page_offset,
5913 len, PCI_DMA_TODEVICE);
1da177e4 5914
f3f3f27e 5915 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 5916 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a
AD
5917 mapping);
5918 if (pci_dma_mapping_error(tp->pdev, mapping))
5919 goto dma_error;
1da177e4 5920
92c6b8d1
MC
5921 if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
5922 len <= 8)
5923 would_hit_hwbug = 1;
5924
0e1406dd
MC
5925 if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
5926 tg3_4g_overflow_test(mapping, len))
c58ec932 5927 would_hit_hwbug = 1;
1da177e4 5928
0e1406dd
MC
5929 if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
5930 tg3_40bit_overflow_test(tp, mapping, len))
72f2afb8
MC
5931 would_hit_hwbug = 1;
5932
1da177e4 5933 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
f3f3f27e 5934 tg3_set_txd(tnapi, entry, mapping, len,
1da177e4
LT
5935 base_flags, (i == last)|(mss << 1));
5936 else
f3f3f27e 5937 tg3_set_txd(tnapi, entry, mapping, len,
1da177e4
LT
5938 base_flags, (i == last));
5939
5940 entry = NEXT_TX(entry);
5941 }
5942 }
5943
5944 if (would_hit_hwbug) {
5945 u32 last_plus_one = entry;
5946 u32 start;
1da177e4 5947
c58ec932
MC
5948 start = entry - 1 - skb_shinfo(skb)->nr_frags;
5949 start &= (TG3_TX_RING_SIZE - 1);
1da177e4
LT
5950
5951 /* If the workaround fails due to memory/mapping
5952 * failure, silently drop this packet.
5953 */
24f4efd4 5954 if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
c58ec932 5955 &start, base_flags, mss))
1da177e4
LT
5956 goto out_unlock;
5957
5958 entry = start;
5959 }
5960
5961 /* Packets are ready, update Tx producer idx local and on card. */
24f4efd4 5962 tw32_tx_mbox(tnapi->prodmbox, entry);
1da177e4 5963
f3f3f27e
MC
5964 tnapi->tx_prod = entry;
5965 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
24f4efd4 5966 netif_tx_stop_queue(txq);
f65aac16
MC
5967
5968 /* netif_tx_stop_queue() must be done before checking
5969 * checking tx index in tg3_tx_avail() below, because in
5970 * tg3_tx(), we update tx index before checking for
5971 * netif_tx_queue_stopped().
5972 */
5973 smp_mb();
f3f3f27e 5974 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
24f4efd4 5975 netif_tx_wake_queue(txq);
51b91468 5976 }
1da177e4
LT
5977
5978out_unlock:
cdd0db05 5979 mmiowb();
1da177e4
LT
5980
5981 return NETDEV_TX_OK;
f4188d8a
AD
5982
5983dma_error:
5984 last = i;
5985 entry = tnapi->tx_prod;
5986 tnapi->tx_buffers[entry].skb = NULL;
5987 pci_unmap_single(tp->pdev,
4e5e4f0d 5988 dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
f4188d8a
AD
5989 skb_headlen(skb),
5990 PCI_DMA_TODEVICE);
5991 for (i = 0; i <= last; i++) {
5992 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5993 entry = NEXT_TX(entry);
5994
5995 pci_unmap_page(tp->pdev,
4e5e4f0d 5996 dma_unmap_addr(&tnapi->tx_buffers[entry],
f4188d8a
AD
5997 mapping),
5998 frag->size, PCI_DMA_TODEVICE);
5999 }
6000
6001 dev_kfree_skb(skb);
6002 return NETDEV_TX_OK;
1da177e4
LT
6003}
6004
6005static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
6006 int new_mtu)
6007{
6008 dev->mtu = new_mtu;
6009
ef7f5ec0 6010 if (new_mtu > ETH_DATA_LEN) {
a4e2b347 6011 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
ef7f5ec0
MC
6012 tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
6013 ethtool_op_set_tso(dev, 0);
859a5887 6014 } else {
ef7f5ec0 6015 tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
859a5887 6016 }
ef7f5ec0 6017 } else {
a4e2b347 6018 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
ef7f5ec0 6019 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
0f893dc6 6020 tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
ef7f5ec0 6021 }
1da177e4
LT
6022}
6023
6024static int tg3_change_mtu(struct net_device *dev, int new_mtu)
6025{
6026 struct tg3 *tp = netdev_priv(dev);
b9ec6c1b 6027 int err;
1da177e4
LT
6028
6029 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
6030 return -EINVAL;
6031
6032 if (!netif_running(dev)) {
6033 /* We'll just catch it later when the
6034 * device is up'd.
6035 */
6036 tg3_set_mtu(dev, tp, new_mtu);
6037 return 0;
6038 }
6039
b02fd9e3
MC
6040 tg3_phy_stop(tp);
6041
1da177e4 6042 tg3_netif_stop(tp);
f47c11ee
DM
6043
6044 tg3_full_lock(tp, 1);
1da177e4 6045
944d980e 6046 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
6047
6048 tg3_set_mtu(dev, tp, new_mtu);
6049
b9ec6c1b 6050 err = tg3_restart_hw(tp, 0);
1da177e4 6051
b9ec6c1b
MC
6052 if (!err)
6053 tg3_netif_start(tp);
1da177e4 6054
f47c11ee 6055 tg3_full_unlock(tp);
1da177e4 6056
b02fd9e3
MC
6057 if (!err)
6058 tg3_phy_start(tp);
6059
b9ec6c1b 6060 return err;
1da177e4
LT
6061}
6062
21f581a5
MC
6063static void tg3_rx_prodring_free(struct tg3 *tp,
6064 struct tg3_rx_prodring_set *tpr)
1da177e4 6065{
1da177e4
LT
6066 int i;
6067
8fea32b9 6068 if (tpr != &tp->napi[0].prodring) {
b196c7e4 6069 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
2c49a44d 6070 i = (i + 1) & tp->rx_std_ring_mask)
b196c7e4
MC
6071 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6072 tp->rx_pkt_map_sz);
6073
6074 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
6075 for (i = tpr->rx_jmb_cons_idx;
6076 i != tpr->rx_jmb_prod_idx;
2c49a44d 6077 i = (i + 1) & tp->rx_jmb_ring_mask) {
b196c7e4
MC
6078 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6079 TG3_RX_JMB_MAP_SZ);
6080 }
6081 }
6082
2b2cdb65 6083 return;
b196c7e4 6084 }
1da177e4 6085
2c49a44d 6086 for (i = 0; i <= tp->rx_std_ring_mask; i++)
2b2cdb65
MC
6087 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6088 tp->rx_pkt_map_sz);
1da177e4 6089
cf7a7298 6090 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
2c49a44d 6091 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
2b2cdb65
MC
6092 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6093 TG3_RX_JMB_MAP_SZ);
1da177e4
LT
6094 }
6095}
6096
c6cdf436 6097/* Initialize rx rings for packet processing.
1da177e4
LT
6098 *
6099 * The chip has been shut down and the driver detached from
6100 * the networking, so no interrupts or new tx packets will
6101 * end up in the driver. tp->{tx,}lock are held and thus
6102 * we may not sleep.
6103 */
21f581a5
MC
6104static int tg3_rx_prodring_alloc(struct tg3 *tp,
6105 struct tg3_rx_prodring_set *tpr)
1da177e4 6106{
287be12e 6107 u32 i, rx_pkt_dma_sz;
1da177e4 6108
b196c7e4
MC
6109 tpr->rx_std_cons_idx = 0;
6110 tpr->rx_std_prod_idx = 0;
6111 tpr->rx_jmb_cons_idx = 0;
6112 tpr->rx_jmb_prod_idx = 0;
6113
8fea32b9 6114 if (tpr != &tp->napi[0].prodring) {
2c49a44d
MC
6115 memset(&tpr->rx_std_buffers[0], 0,
6116 TG3_RX_STD_BUFF_RING_SIZE(tp));
2b2cdb65
MC
6117 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE)
6118 memset(&tpr->rx_jmb_buffers[0], 0,
2c49a44d 6119 TG3_RX_JMB_BUFF_RING_SIZE(tp));
2b2cdb65
MC
6120 goto done;
6121 }
6122
1da177e4 6123 /* Zero out all descriptors. */
2c49a44d 6124 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
1da177e4 6125
287be12e 6126 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
a4e2b347 6127 if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
287be12e
MC
6128 tp->dev->mtu > ETH_DATA_LEN)
6129 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
6130 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
7e72aad4 6131
1da177e4
LT
6132 /* Initialize invariants of the rings, we only set this
6133 * stuff once. This works because the card does not
6134 * write into the rx buffer posting rings.
6135 */
2c49a44d 6136 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
1da177e4
LT
6137 struct tg3_rx_buffer_desc *rxd;
6138
21f581a5 6139 rxd = &tpr->rx_std[i];
287be12e 6140 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
1da177e4
LT
6141 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
6142 rxd->opaque = (RXD_OPAQUE_RING_STD |
6143 (i << RXD_OPAQUE_INDEX_SHIFT));
6144 }
6145
1da177e4
LT
6146 /* Now allocate fresh SKBs for each rx ring. */
6147 for (i = 0; i < tp->rx_pending; i++) {
86b21e59 6148 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
5129c3a3
MC
6149 netdev_warn(tp->dev,
6150 "Using a smaller RX standard ring. Only "
6151 "%d out of %d buffers were allocated "
6152 "successfully\n", i, tp->rx_pending);
32d8c572 6153 if (i == 0)
cf7a7298 6154 goto initfail;
32d8c572 6155 tp->rx_pending = i;
1da177e4 6156 break;
32d8c572 6157 }
1da177e4
LT
6158 }
6159
cf7a7298
MC
6160 if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE))
6161 goto done;
6162
2c49a44d 6163 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
cf7a7298 6164
0d86df80
MC
6165 if (!(tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE))
6166 goto done;
cf7a7298 6167
2c49a44d 6168 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
0d86df80
MC
6169 struct tg3_rx_buffer_desc *rxd;
6170
6171 rxd = &tpr->rx_jmb[i].std;
6172 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
6173 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
6174 RXD_FLAG_JUMBO;
6175 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
6176 (i << RXD_OPAQUE_INDEX_SHIFT));
6177 }
6178
6179 for (i = 0; i < tp->rx_jumbo_pending; i++) {
6180 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
5129c3a3
MC
6181 netdev_warn(tp->dev,
6182 "Using a smaller RX jumbo ring. Only %d "
6183 "out of %d buffers were allocated "
6184 "successfully\n", i, tp->rx_jumbo_pending);
0d86df80
MC
6185 if (i == 0)
6186 goto initfail;
6187 tp->rx_jumbo_pending = i;
6188 break;
1da177e4
LT
6189 }
6190 }
cf7a7298
MC
6191
6192done:
32d8c572 6193 return 0;
cf7a7298
MC
6194
6195initfail:
21f581a5 6196 tg3_rx_prodring_free(tp, tpr);
cf7a7298 6197 return -ENOMEM;
1da177e4
LT
6198}
6199
21f581a5
MC
6200static void tg3_rx_prodring_fini(struct tg3 *tp,
6201 struct tg3_rx_prodring_set *tpr)
1da177e4 6202{
21f581a5
MC
6203 kfree(tpr->rx_std_buffers);
6204 tpr->rx_std_buffers = NULL;
6205 kfree(tpr->rx_jmb_buffers);
6206 tpr->rx_jmb_buffers = NULL;
6207 if (tpr->rx_std) {
2c49a44d 6208 pci_free_consistent(tp->pdev, TG3_RX_STD_RING_BYTES(tp),
21f581a5
MC
6209 tpr->rx_std, tpr->rx_std_mapping);
6210 tpr->rx_std = NULL;
1da177e4 6211 }
21f581a5 6212 if (tpr->rx_jmb) {
2c49a44d 6213 pci_free_consistent(tp->pdev, TG3_RX_JMB_RING_BYTES(tp),
21f581a5
MC
6214 tpr->rx_jmb, tpr->rx_jmb_mapping);
6215 tpr->rx_jmb = NULL;
1da177e4 6216 }
cf7a7298
MC
6217}
6218
21f581a5
MC
6219static int tg3_rx_prodring_init(struct tg3 *tp,
6220 struct tg3_rx_prodring_set *tpr)
cf7a7298 6221{
2c49a44d
MC
6222 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
6223 GFP_KERNEL);
21f581a5 6224 if (!tpr->rx_std_buffers)
cf7a7298
MC
6225 return -ENOMEM;
6226
2c49a44d 6227 tpr->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_STD_RING_BYTES(tp),
21f581a5
MC
6228 &tpr->rx_std_mapping);
6229 if (!tpr->rx_std)
cf7a7298
MC
6230 goto err_out;
6231
6232 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
2c49a44d 6233 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
21f581a5
MC
6234 GFP_KERNEL);
6235 if (!tpr->rx_jmb_buffers)
cf7a7298
MC
6236 goto err_out;
6237
21f581a5 6238 tpr->rx_jmb = pci_alloc_consistent(tp->pdev,
2c49a44d 6239 TG3_RX_JMB_RING_BYTES(tp),
21f581a5
MC
6240 &tpr->rx_jmb_mapping);
6241 if (!tpr->rx_jmb)
cf7a7298
MC
6242 goto err_out;
6243 }
6244
6245 return 0;
6246
6247err_out:
21f581a5 6248 tg3_rx_prodring_fini(tp, tpr);
cf7a7298
MC
6249 return -ENOMEM;
6250}
6251
6252/* Free up pending packets in all rx/tx rings.
6253 *
6254 * The chip has been shut down and the driver detached from
6255 * the networking, so no interrupts or new tx packets will
6256 * end up in the driver. tp->{tx,}lock is not held and we are not
6257 * in an interrupt context and thus may sleep.
6258 */
6259static void tg3_free_rings(struct tg3 *tp)
6260{
f77a6a8e 6261 int i, j;
cf7a7298 6262
f77a6a8e
MC
6263 for (j = 0; j < tp->irq_cnt; j++) {
6264 struct tg3_napi *tnapi = &tp->napi[j];
cf7a7298 6265
8fea32b9 6266 tg3_rx_prodring_free(tp, &tnapi->prodring);
b28f6428 6267
0c1d0e2b
MC
6268 if (!tnapi->tx_buffers)
6269 continue;
6270
f77a6a8e 6271 for (i = 0; i < TG3_TX_RING_SIZE; ) {
f4188d8a 6272 struct ring_info *txp;
f77a6a8e 6273 struct sk_buff *skb;
f4188d8a 6274 unsigned int k;
cf7a7298 6275
f77a6a8e
MC
6276 txp = &tnapi->tx_buffers[i];
6277 skb = txp->skb;
cf7a7298 6278
f77a6a8e
MC
6279 if (skb == NULL) {
6280 i++;
6281 continue;
6282 }
cf7a7298 6283
f4188d8a 6284 pci_unmap_single(tp->pdev,
4e5e4f0d 6285 dma_unmap_addr(txp, mapping),
f4188d8a
AD
6286 skb_headlen(skb),
6287 PCI_DMA_TODEVICE);
f77a6a8e 6288 txp->skb = NULL;
cf7a7298 6289
f4188d8a
AD
6290 i++;
6291
6292 for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
6293 txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
6294 pci_unmap_page(tp->pdev,
4e5e4f0d 6295 dma_unmap_addr(txp, mapping),
f4188d8a
AD
6296 skb_shinfo(skb)->frags[k].size,
6297 PCI_DMA_TODEVICE);
6298 i++;
6299 }
f77a6a8e
MC
6300
6301 dev_kfree_skb_any(skb);
6302 }
2b2cdb65 6303 }
cf7a7298
MC
6304}
6305
6306/* Initialize tx/rx rings for packet processing.
6307 *
6308 * The chip has been shut down and the driver detached from
6309 * the networking, so no interrupts or new tx packets will
6310 * end up in the driver. tp->{tx,}lock are held and thus
6311 * we may not sleep.
6312 */
6313static int tg3_init_rings(struct tg3 *tp)
6314{
f77a6a8e 6315 int i;
72334482 6316
cf7a7298
MC
6317 /* Free up all the SKBs. */
6318 tg3_free_rings(tp);
6319
f77a6a8e
MC
6320 for (i = 0; i < tp->irq_cnt; i++) {
6321 struct tg3_napi *tnapi = &tp->napi[i];
6322
6323 tnapi->last_tag = 0;
6324 tnapi->last_irq_tag = 0;
6325 tnapi->hw_status->status = 0;
6326 tnapi->hw_status->status_tag = 0;
6327 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
cf7a7298 6328
f77a6a8e
MC
6329 tnapi->tx_prod = 0;
6330 tnapi->tx_cons = 0;
0c1d0e2b
MC
6331 if (tnapi->tx_ring)
6332 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
f77a6a8e
MC
6333
6334 tnapi->rx_rcb_ptr = 0;
0c1d0e2b
MC
6335 if (tnapi->rx_rcb)
6336 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
2b2cdb65 6337
8fea32b9 6338 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
e4af1af9 6339 tg3_free_rings(tp);
2b2cdb65 6340 return -ENOMEM;
e4af1af9 6341 }
f77a6a8e 6342 }
72334482 6343
2b2cdb65 6344 return 0;
cf7a7298
MC
6345}
6346
6347/*
6348 * Must not be invoked with interrupt sources disabled and
6349 * the hardware shutdown down.
6350 */
6351static void tg3_free_consistent(struct tg3 *tp)
6352{
f77a6a8e 6353 int i;
898a56f8 6354
f77a6a8e
MC
6355 for (i = 0; i < tp->irq_cnt; i++) {
6356 struct tg3_napi *tnapi = &tp->napi[i];
6357
6358 if (tnapi->tx_ring) {
6359 pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
6360 tnapi->tx_ring, tnapi->tx_desc_mapping);
6361 tnapi->tx_ring = NULL;
6362 }
6363
6364 kfree(tnapi->tx_buffers);
6365 tnapi->tx_buffers = NULL;
6366
6367 if (tnapi->rx_rcb) {
6368 pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
6369 tnapi->rx_rcb,
6370 tnapi->rx_rcb_mapping);
6371 tnapi->rx_rcb = NULL;
6372 }
6373
8fea32b9
MC
6374 tg3_rx_prodring_fini(tp, &tnapi->prodring);
6375
f77a6a8e
MC
6376 if (tnapi->hw_status) {
6377 pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
6378 tnapi->hw_status,
6379 tnapi->status_mapping);
6380 tnapi->hw_status = NULL;
6381 }
1da177e4 6382 }
f77a6a8e 6383
1da177e4
LT
6384 if (tp->hw_stats) {
6385 pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
6386 tp->hw_stats, tp->stats_mapping);
6387 tp->hw_stats = NULL;
6388 }
6389}
6390
6391/*
6392 * Must not be invoked with interrupt sources disabled and
6393 * the hardware shutdown down. Can sleep.
6394 */
6395static int tg3_alloc_consistent(struct tg3 *tp)
6396{
f77a6a8e 6397 int i;
898a56f8 6398
f77a6a8e
MC
6399 tp->hw_stats = pci_alloc_consistent(tp->pdev,
6400 sizeof(struct tg3_hw_stats),
6401 &tp->stats_mapping);
6402 if (!tp->hw_stats)
1da177e4
LT
6403 goto err_out;
6404
f77a6a8e 6405 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
1da177e4 6406
f77a6a8e
MC
6407 for (i = 0; i < tp->irq_cnt; i++) {
6408 struct tg3_napi *tnapi = &tp->napi[i];
8d9d7cfc 6409 struct tg3_hw_status *sblk;
1da177e4 6410
f77a6a8e
MC
6411 tnapi->hw_status = pci_alloc_consistent(tp->pdev,
6412 TG3_HW_STATUS_SIZE,
6413 &tnapi->status_mapping);
6414 if (!tnapi->hw_status)
6415 goto err_out;
898a56f8 6416
f77a6a8e 6417 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8d9d7cfc
MC
6418 sblk = tnapi->hw_status;
6419
8fea32b9
MC
6420 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
6421 goto err_out;
6422
19cfaecc
MC
6423 /* If multivector TSS is enabled, vector 0 does not handle
6424 * tx interrupts. Don't allocate any resources for it.
6425 */
6426 if ((!i && !(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) ||
6427 (i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))) {
6428 tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
6429 TG3_TX_RING_SIZE,
6430 GFP_KERNEL);
6431 if (!tnapi->tx_buffers)
6432 goto err_out;
6433
6434 tnapi->tx_ring = pci_alloc_consistent(tp->pdev,
6435 TG3_TX_RING_BYTES,
6436 &tnapi->tx_desc_mapping);
6437 if (!tnapi->tx_ring)
6438 goto err_out;
6439 }
6440
8d9d7cfc
MC
6441 /*
6442 * When RSS is enabled, the status block format changes
6443 * slightly. The "rx_jumbo_consumer", "reserved",
6444 * and "rx_mini_consumer" members get mapped to the
6445 * other three rx return ring producer indexes.
6446 */
6447 switch (i) {
6448 default:
6449 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
6450 break;
6451 case 2:
6452 tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
6453 break;
6454 case 3:
6455 tnapi->rx_rcb_prod_idx = &sblk->reserved;
6456 break;
6457 case 4:
6458 tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
6459 break;
6460 }
72334482 6461
0c1d0e2b
MC
6462 /*
6463 * If multivector RSS is enabled, vector 0 does not handle
6464 * rx or tx interrupts. Don't allocate any resources for it.
6465 */
6466 if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
6467 continue;
6468
f77a6a8e
MC
6469 tnapi->rx_rcb = pci_alloc_consistent(tp->pdev,
6470 TG3_RX_RCB_RING_BYTES(tp),
6471 &tnapi->rx_rcb_mapping);
6472 if (!tnapi->rx_rcb)
6473 goto err_out;
72334482 6474
f77a6a8e 6475 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
f77a6a8e 6476 }
1da177e4
LT
6477
6478 return 0;
6479
6480err_out:
6481 tg3_free_consistent(tp);
6482 return -ENOMEM;
6483}
6484
6485#define MAX_WAIT_CNT 1000
6486
6487/* To stop a block, clear the enable bit and poll till it
6488 * clears. tp->lock is held.
6489 */
b3b7d6be 6490static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
1da177e4
LT
6491{
6492 unsigned int i;
6493 u32 val;
6494
6495 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
6496 switch (ofs) {
6497 case RCVLSC_MODE:
6498 case DMAC_MODE:
6499 case MBFREE_MODE:
6500 case BUFMGR_MODE:
6501 case MEMARB_MODE:
6502 /* We can't enable/disable these bits of the
6503 * 5705/5750, just say success.
6504 */
6505 return 0;
6506
6507 default:
6508 break;
855e1111 6509 }
1da177e4
LT
6510 }
6511
6512 val = tr32(ofs);
6513 val &= ~enable_bit;
6514 tw32_f(ofs, val);
6515
6516 for (i = 0; i < MAX_WAIT_CNT; i++) {
6517 udelay(100);
6518 val = tr32(ofs);
6519 if ((val & enable_bit) == 0)
6520 break;
6521 }
6522
b3b7d6be 6523 if (i == MAX_WAIT_CNT && !silent) {
2445e461
MC
6524 dev_err(&tp->pdev->dev,
6525 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
6526 ofs, enable_bit);
1da177e4
LT
6527 return -ENODEV;
6528 }
6529
6530 return 0;
6531}
6532
6533/* tp->lock is held. */
b3b7d6be 6534static int tg3_abort_hw(struct tg3 *tp, int silent)
1da177e4
LT
6535{
6536 int i, err;
6537
6538 tg3_disable_ints(tp);
6539
6540 tp->rx_mode &= ~RX_MODE_ENABLE;
6541 tw32_f(MAC_RX_MODE, tp->rx_mode);
6542 udelay(10);
6543
b3b7d6be
DM
6544 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
6545 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
6546 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
6547 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
6548 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
6549 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
6550
6551 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
6552 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
6553 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
6554 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
6555 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
6556 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
6557 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
1da177e4
LT
6558
6559 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
6560 tw32_f(MAC_MODE, tp->mac_mode);
6561 udelay(40);
6562
6563 tp->tx_mode &= ~TX_MODE_ENABLE;
6564 tw32_f(MAC_TX_MODE, tp->tx_mode);
6565
6566 for (i = 0; i < MAX_WAIT_CNT; i++) {
6567 udelay(100);
6568 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
6569 break;
6570 }
6571 if (i >= MAX_WAIT_CNT) {
ab96b241
MC
6572 dev_err(&tp->pdev->dev,
6573 "%s timed out, TX_MODE_ENABLE will not clear "
6574 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
e6de8ad1 6575 err |= -ENODEV;
1da177e4
LT
6576 }
6577
e6de8ad1 6578 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
b3b7d6be
DM
6579 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
6580 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
1da177e4
LT
6581
6582 tw32(FTQ_RESET, 0xffffffff);
6583 tw32(FTQ_RESET, 0x00000000);
6584
b3b7d6be
DM
6585 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
6586 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
1da177e4 6587
f77a6a8e
MC
6588 for (i = 0; i < tp->irq_cnt; i++) {
6589 struct tg3_napi *tnapi = &tp->napi[i];
6590 if (tnapi->hw_status)
6591 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
6592 }
1da177e4
LT
6593 if (tp->hw_stats)
6594 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
6595
1da177e4
LT
6596 return err;
6597}
6598
0d3031d9
MC
6599static void tg3_ape_send_event(struct tg3 *tp, u32 event)
6600{
6601 int i;
6602 u32 apedata;
6603
dc6d0744
MC
6604 /* NCSI does not support APE events */
6605 if (tp->tg3_flags3 & TG3_FLG3_APE_HAS_NCSI)
6606 return;
6607
0d3031d9
MC
6608 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
6609 if (apedata != APE_SEG_SIG_MAGIC)
6610 return;
6611
6612 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
731fd79c 6613 if (!(apedata & APE_FW_STATUS_READY))
0d3031d9
MC
6614 return;
6615
6616 /* Wait for up to 1 millisecond for APE to service previous event. */
6617 for (i = 0; i < 10; i++) {
6618 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
6619 return;
6620
6621 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
6622
6623 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6624 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
6625 event | APE_EVENT_STATUS_EVENT_PENDING);
6626
6627 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
6628
6629 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6630 break;
6631
6632 udelay(100);
6633 }
6634
6635 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6636 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
6637}
6638
6639static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
6640{
6641 u32 event;
6642 u32 apedata;
6643
6644 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
6645 return;
6646
6647 switch (kind) {
33f401ae
MC
6648 case RESET_KIND_INIT:
6649 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
6650 APE_HOST_SEG_SIG_MAGIC);
6651 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
6652 APE_HOST_SEG_LEN_MAGIC);
6653 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
6654 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
6655 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
6867c843 6656 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
33f401ae
MC
6657 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
6658 APE_HOST_BEHAV_NO_PHYLOCK);
dc6d0744
MC
6659 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
6660 TG3_APE_HOST_DRVR_STATE_START);
33f401ae
MC
6661
6662 event = APE_EVENT_STATUS_STATE_START;
6663 break;
6664 case RESET_KIND_SHUTDOWN:
6665 /* With the interface we are currently using,
6666 * APE does not track driver state. Wiping
6667 * out the HOST SEGMENT SIGNATURE forces
6668 * the APE to assume OS absent status.
6669 */
6670 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
b2aee154 6671
dc6d0744
MC
6672 if (device_may_wakeup(&tp->pdev->dev) &&
6673 (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)) {
6674 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
6675 TG3_APE_HOST_WOL_SPEED_AUTO);
6676 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
6677 } else
6678 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
6679
6680 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
6681
33f401ae
MC
6682 event = APE_EVENT_STATUS_STATE_UNLOAD;
6683 break;
6684 case RESET_KIND_SUSPEND:
6685 event = APE_EVENT_STATUS_STATE_SUSPEND;
6686 break;
6687 default:
6688 return;
0d3031d9
MC
6689 }
6690
6691 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
6692
6693 tg3_ape_send_event(tp, event);
6694}
6695
1da177e4
LT
6696/* tp->lock is held. */
6697static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
6698{
f49639e6
DM
6699 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
6700 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1da177e4
LT
6701
6702 if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
6703 switch (kind) {
6704 case RESET_KIND_INIT:
6705 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6706 DRV_STATE_START);
6707 break;
6708
6709 case RESET_KIND_SHUTDOWN:
6710 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6711 DRV_STATE_UNLOAD);
6712 break;
6713
6714 case RESET_KIND_SUSPEND:
6715 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6716 DRV_STATE_SUSPEND);
6717 break;
6718
6719 default:
6720 break;
855e1111 6721 }
1da177e4 6722 }
0d3031d9
MC
6723
6724 if (kind == RESET_KIND_INIT ||
6725 kind == RESET_KIND_SUSPEND)
6726 tg3_ape_driver_state_change(tp, kind);
1da177e4
LT
6727}
6728
6729/* tp->lock is held. */
6730static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
6731{
6732 if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
6733 switch (kind) {
6734 case RESET_KIND_INIT:
6735 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6736 DRV_STATE_START_DONE);
6737 break;
6738
6739 case RESET_KIND_SHUTDOWN:
6740 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6741 DRV_STATE_UNLOAD_DONE);
6742 break;
6743
6744 default:
6745 break;
855e1111 6746 }
1da177e4 6747 }
0d3031d9
MC
6748
6749 if (kind == RESET_KIND_SHUTDOWN)
6750 tg3_ape_driver_state_change(tp, kind);
1da177e4
LT
6751}
6752
6753/* tp->lock is held. */
6754static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
6755{
6756 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
6757 switch (kind) {
6758 case RESET_KIND_INIT:
6759 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6760 DRV_STATE_START);
6761 break;
6762
6763 case RESET_KIND_SHUTDOWN:
6764 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6765 DRV_STATE_UNLOAD);
6766 break;
6767
6768 case RESET_KIND_SUSPEND:
6769 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6770 DRV_STATE_SUSPEND);
6771 break;
6772
6773 default:
6774 break;
855e1111 6775 }
1da177e4
LT
6776 }
6777}
6778
7a6f4369
MC
6779static int tg3_poll_fw(struct tg3 *tp)
6780{
6781 int i;
6782 u32 val;
6783
b5d3772c 6784 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
0ccead18
GZ
6785 /* Wait up to 20ms for init done. */
6786 for (i = 0; i < 200; i++) {
b5d3772c
MC
6787 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
6788 return 0;
0ccead18 6789 udelay(100);
b5d3772c
MC
6790 }
6791 return -ENODEV;
6792 }
6793
7a6f4369
MC
6794 /* Wait for firmware initialization to complete. */
6795 for (i = 0; i < 100000; i++) {
6796 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
6797 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
6798 break;
6799 udelay(10);
6800 }
6801
6802 /* Chip might not be fitted with firmware. Some Sun onboard
6803 * parts are configured like that. So don't signal the timeout
6804 * of the above loop as an error, but do report the lack of
6805 * running firmware once.
6806 */
6807 if (i >= 100000 &&
6808 !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
6809 tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
6810
05dbe005 6811 netdev_info(tp->dev, "No firmware running\n");
7a6f4369
MC
6812 }
6813
6b10c165
MC
6814 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
6815 /* The 57765 A0 needs a little more
6816 * time to do some important work.
6817 */
6818 mdelay(10);
6819 }
6820
7a6f4369
MC
6821 return 0;
6822}
6823
ee6a99b5
MC
6824/* Save PCI command register before chip reset */
6825static void tg3_save_pci_state(struct tg3 *tp)
6826{
8a6eac90 6827 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
ee6a99b5
MC
6828}
6829
6830/* Restore PCI state after chip reset */
6831static void tg3_restore_pci_state(struct tg3 *tp)
6832{
6833 u32 val;
6834
6835 /* Re-enable indirect register accesses. */
6836 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
6837 tp->misc_host_ctrl);
6838
6839 /* Set MAX PCI retry to zero. */
6840 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
6841 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
6842 (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
6843 val |= PCISTATE_RETRY_SAME_DMA;
0d3031d9
MC
6844 /* Allow reads and writes to the APE register and memory space. */
6845 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
6846 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
6847 PCISTATE_ALLOW_APE_SHMEM_WR |
6848 PCISTATE_ALLOW_APE_PSPACE_WR;
ee6a99b5
MC
6849 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
6850
8a6eac90 6851 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
ee6a99b5 6852
fcb389df
MC
6853 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
6854 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
6855 pcie_set_readrq(tp->pdev, 4096);
6856 else {
6857 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
6858 tp->pci_cacheline_sz);
6859 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
6860 tp->pci_lat_timer);
6861 }
114342f2 6862 }
5f5c51e3 6863
ee6a99b5 6864 /* Make sure PCI-X relaxed ordering bit is clear. */
52f4490c 6865 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
9974a356
MC
6866 u16 pcix_cmd;
6867
6868 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
6869 &pcix_cmd);
6870 pcix_cmd &= ~PCI_X_CMD_ERO;
6871 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
6872 pcix_cmd);
6873 }
ee6a99b5
MC
6874
6875 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
ee6a99b5
MC
6876
6877 /* Chip reset on 5780 will reset MSI enable bit,
6878 * so need to restore it.
6879 */
6880 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
6881 u16 ctrl;
6882
6883 pci_read_config_word(tp->pdev,
6884 tp->msi_cap + PCI_MSI_FLAGS,
6885 &ctrl);
6886 pci_write_config_word(tp->pdev,
6887 tp->msi_cap + PCI_MSI_FLAGS,
6888 ctrl | PCI_MSI_FLAGS_ENABLE);
6889 val = tr32(MSGINT_MODE);
6890 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
6891 }
6892 }
6893}
6894
1da177e4
LT
6895static void tg3_stop_fw(struct tg3 *);
6896
6897/* tp->lock is held. */
6898static int tg3_chip_reset(struct tg3 *tp)
6899{
6900 u32 val;
1ee582d8 6901 void (*write_op)(struct tg3 *, u32, u32);
4f125f42 6902 int i, err;
1da177e4 6903
f49639e6
DM
6904 tg3_nvram_lock(tp);
6905
77b483f1
MC
6906 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
6907
f49639e6
DM
6908 /* No matching tg3_nvram_unlock() after this because
6909 * chip reset below will undo the nvram lock.
6910 */
6911 tp->nvram_lock_cnt = 0;
1da177e4 6912
ee6a99b5
MC
6913 /* GRC_MISC_CFG core clock reset will clear the memory
6914 * enable bit in PCI register 4 and the MSI enable bit
6915 * on some chips, so we save relevant registers here.
6916 */
6917 tg3_save_pci_state(tp);
6918
d9ab5ad1 6919 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
321d32a0 6920 (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
d9ab5ad1
MC
6921 tw32(GRC_FASTBOOT_PC, 0);
6922
1da177e4
LT
6923 /*
6924 * We must avoid the readl() that normally takes place.
6925 * It locks machines, causes machine checks, and other
6926 * fun things. So, temporarily disable the 5701
6927 * hardware workaround, while we do the reset.
6928 */
1ee582d8
MC
6929 write_op = tp->write32;
6930 if (write_op == tg3_write_flush_reg32)
6931 tp->write32 = tg3_write32;
1da177e4 6932
d18edcb2
MC
6933 /* Prevent the irq handler from reading or writing PCI registers
6934 * during chip reset when the memory enable bit in the PCI command
6935 * register may be cleared. The chip does not generate interrupt
6936 * at this time, but the irq handler may still be called due to irq
6937 * sharing or irqpoll.
6938 */
6939 tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
f77a6a8e
MC
6940 for (i = 0; i < tp->irq_cnt; i++) {
6941 struct tg3_napi *tnapi = &tp->napi[i];
6942 if (tnapi->hw_status) {
6943 tnapi->hw_status->status = 0;
6944 tnapi->hw_status->status_tag = 0;
6945 }
6946 tnapi->last_tag = 0;
6947 tnapi->last_irq_tag = 0;
b8fa2f3a 6948 }
d18edcb2 6949 smp_mb();
4f125f42
MC
6950
6951 for (i = 0; i < tp->irq_cnt; i++)
6952 synchronize_irq(tp->napi[i].irq_vec);
d18edcb2 6953
255ca311
MC
6954 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
6955 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
6956 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
6957 }
6958
1da177e4
LT
6959 /* do the reset */
6960 val = GRC_MISC_CFG_CORECLK_RESET;
6961
6962 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
88075d91
MC
6963 /* Force PCIe 1.0a mode */
6964 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
6965 !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
6966 tr32(TG3_PCIE_PHY_TSTCTL) ==
6967 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
6968 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
6969
1da177e4
LT
6970 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
6971 tw32(GRC_MISC_CFG, (1 << 29));
6972 val |= (1 << 29);
6973 }
6974 }
6975
b5d3772c
MC
6976 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
6977 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
6978 tw32(GRC_VCPU_EXT_CTRL,
6979 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
6980 }
6981
f37500d3
MC
6982 /* Manage gphy power for all CPMU absent PCIe devices. */
6983 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
6984 !(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
1da177e4 6985 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
f37500d3 6986
1da177e4
LT
6987 tw32(GRC_MISC_CFG, val);
6988
1ee582d8
MC
6989 /* restore 5701 hardware bug workaround write method */
6990 tp->write32 = write_op;
1da177e4
LT
6991
6992 /* Unfortunately, we have to delay before the PCI read back.
6993 * Some 575X chips even will not respond to a PCI cfg access
6994 * when the reset command is given to the chip.
6995 *
6996 * How do these hardware designers expect things to work
6997 * properly if the PCI write is posted for a long period
6998 * of time? It is always necessary to have some method by
6999 * which a register read back can occur to push the write
7000 * out which does the reset.
7001 *
7002 * For most tg3 variants the trick below was working.
7003 * Ho hum...
7004 */
7005 udelay(120);
7006
7007 /* Flush PCI posted writes. The normal MMIO registers
7008 * are inaccessible at this time so this is the only
7009 * way to make this reliably (actually, this is no longer
7010 * the case, see above). I tried to use indirect
7011 * register read/write but this upset some 5701 variants.
7012 */
7013 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
7014
7015 udelay(120);
7016
5e7dfd0f 7017 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
e7126997
MC
7018 u16 val16;
7019
1da177e4
LT
7020 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
7021 int i;
7022 u32 cfg_val;
7023
7024 /* Wait for link training to complete. */
7025 for (i = 0; i < 5000; i++)
7026 udelay(100);
7027
7028 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
7029 pci_write_config_dword(tp->pdev, 0xc4,
7030 cfg_val | (1 << 15));
7031 }
5e7dfd0f 7032
e7126997
MC
7033 /* Clear the "no snoop" and "relaxed ordering" bits. */
7034 pci_read_config_word(tp->pdev,
7035 tp->pcie_cap + PCI_EXP_DEVCTL,
7036 &val16);
7037 val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
7038 PCI_EXP_DEVCTL_NOSNOOP_EN);
7039 /*
7040 * Older PCIe devices only support the 128 byte
7041 * MPS setting. Enforce the restriction.
5e7dfd0f 7042 */
6de34cb9 7043 if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
e7126997 7044 val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
5e7dfd0f
MC
7045 pci_write_config_word(tp->pdev,
7046 tp->pcie_cap + PCI_EXP_DEVCTL,
e7126997 7047 val16);
5e7dfd0f
MC
7048
7049 pcie_set_readrq(tp->pdev, 4096);
7050
7051 /* Clear error status */
7052 pci_write_config_word(tp->pdev,
7053 tp->pcie_cap + PCI_EXP_DEVSTA,
7054 PCI_EXP_DEVSTA_CED |
7055 PCI_EXP_DEVSTA_NFED |
7056 PCI_EXP_DEVSTA_FED |
7057 PCI_EXP_DEVSTA_URD);
1da177e4
LT
7058 }
7059
ee6a99b5 7060 tg3_restore_pci_state(tp);
1da177e4 7061
d18edcb2
MC
7062 tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
7063
ee6a99b5
MC
7064 val = 0;
7065 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
4cf78e4f 7066 val = tr32(MEMARB_MODE);
ee6a99b5 7067 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
1da177e4
LT
7068
7069 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
7070 tg3_stop_fw(tp);
7071 tw32(0x5000, 0x400);
7072 }
7073
7074 tw32(GRC_MODE, tp->grc_mode);
7075
7076 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
ab0049b4 7077 val = tr32(0xc4);
1da177e4
LT
7078
7079 tw32(0xc4, val | (1 << 15));
7080 }
7081
7082 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
7083 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
7084 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
7085 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
7086 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
7087 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7088 }
7089
f07e9af3 7090 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4
LT
7091 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
7092 tw32_f(MAC_MODE, tp->mac_mode);
f07e9af3 7093 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
747e8f8b
MC
7094 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
7095 tw32_f(MAC_MODE, tp->mac_mode);
3bda1258
MC
7096 } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
7097 tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
7098 if (tp->mac_mode & MAC_MODE_APE_TX_EN)
7099 tp->mac_mode |= MAC_MODE_TDE_ENABLE;
7100 tw32_f(MAC_MODE, tp->mac_mode);
1da177e4
LT
7101 } else
7102 tw32_f(MAC_MODE, 0);
7103 udelay(40);
7104
77b483f1
MC
7105 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
7106
7a6f4369
MC
7107 err = tg3_poll_fw(tp);
7108 if (err)
7109 return err;
1da177e4 7110
0a9140cf
MC
7111 tg3_mdio_start(tp);
7112
1da177e4 7113 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
f6eb9b1f
MC
7114 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
7115 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
c885e824 7116 !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
ab0049b4 7117 val = tr32(0x7c00);
1da177e4
LT
7118
7119 tw32(0x7c00, val | (1 << 25));
7120 }
7121
7122 /* Reprobe ASF enable state. */
7123 tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
7124 tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
7125 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
7126 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
7127 u32 nic_cfg;
7128
7129 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
7130 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
7131 tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
4ba526ce 7132 tp->last_event_jiffies = jiffies;
cbf46853 7133 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
1da177e4
LT
7134 tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
7135 }
7136 }
7137
7138 return 0;
7139}
7140
7141/* tp->lock is held. */
7142static void tg3_stop_fw(struct tg3 *tp)
7143{
0d3031d9
MC
7144 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
7145 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
7c5026aa
MC
7146 /* Wait for RX cpu to ACK the previous event. */
7147 tg3_wait_for_event_ack(tp);
1da177e4
LT
7148
7149 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
4ba526ce
MC
7150
7151 tg3_generate_fw_event(tp);
1da177e4 7152
7c5026aa
MC
7153 /* Wait for RX cpu to ACK this event. */
7154 tg3_wait_for_event_ack(tp);
1da177e4
LT
7155 }
7156}
7157
7158/* tp->lock is held. */
944d980e 7159static int tg3_halt(struct tg3 *tp, int kind, int silent)
1da177e4
LT
7160{
7161 int err;
7162
7163 tg3_stop_fw(tp);
7164
944d980e 7165 tg3_write_sig_pre_reset(tp, kind);
1da177e4 7166
b3b7d6be 7167 tg3_abort_hw(tp, silent);
1da177e4
LT
7168 err = tg3_chip_reset(tp);
7169
daba2a63
MC
7170 __tg3_set_mac_addr(tp, 0);
7171
944d980e
MC
7172 tg3_write_sig_legacy(tp, kind);
7173 tg3_write_sig_post_reset(tp, kind);
1da177e4
LT
7174
7175 if (err)
7176 return err;
7177
7178 return 0;
7179}
7180
1da177e4
LT
7181#define RX_CPU_SCRATCH_BASE 0x30000
7182#define RX_CPU_SCRATCH_SIZE 0x04000
7183#define TX_CPU_SCRATCH_BASE 0x34000
7184#define TX_CPU_SCRATCH_SIZE 0x04000
7185
7186/* tp->lock is held. */
7187static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
7188{
7189 int i;
7190
5d9428de
ES
7191 BUG_ON(offset == TX_CPU_BASE &&
7192 (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
1da177e4 7193
b5d3772c
MC
7194 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7195 u32 val = tr32(GRC_VCPU_EXT_CTRL);
7196
7197 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
7198 return 0;
7199 }
1da177e4
LT
7200 if (offset == RX_CPU_BASE) {
7201 for (i = 0; i < 10000; i++) {
7202 tw32(offset + CPU_STATE, 0xffffffff);
7203 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7204 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7205 break;
7206 }
7207
7208 tw32(offset + CPU_STATE, 0xffffffff);
7209 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
7210 udelay(10);
7211 } else {
7212 for (i = 0; i < 10000; i++) {
7213 tw32(offset + CPU_STATE, 0xffffffff);
7214 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7215 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7216 break;
7217 }
7218 }
7219
7220 if (i >= 10000) {
05dbe005
JP
7221 netdev_err(tp->dev, "%s timed out, %s CPU\n",
7222 __func__, offset == RX_CPU_BASE ? "RX" : "TX");
1da177e4
LT
7223 return -ENODEV;
7224 }
ec41c7df
MC
7225
7226 /* Clear firmware's nvram arbitration. */
7227 if (tp->tg3_flags & TG3_FLAG_NVRAM)
7228 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
1da177e4
LT
7229 return 0;
7230}
7231
7232struct fw_info {
077f849d
JSR
7233 unsigned int fw_base;
7234 unsigned int fw_len;
7235 const __be32 *fw_data;
1da177e4
LT
7236};
7237
7238/* tp->lock is held. */
7239static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
7240 int cpu_scratch_size, struct fw_info *info)
7241{
ec41c7df 7242 int err, lock_err, i;
1da177e4
LT
7243 void (*write_op)(struct tg3 *, u32, u32);
7244
7245 if (cpu_base == TX_CPU_BASE &&
7246 (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
5129c3a3
MC
7247 netdev_err(tp->dev,
7248 "%s: Trying to load TX cpu firmware which is 5705\n",
05dbe005 7249 __func__);
1da177e4
LT
7250 return -EINVAL;
7251 }
7252
7253 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
7254 write_op = tg3_write_mem;
7255 else
7256 write_op = tg3_write_indirect_reg32;
7257
1b628151
MC
7258 /* It is possible that bootcode is still loading at this point.
7259 * Get the nvram lock first before halting the cpu.
7260 */
ec41c7df 7261 lock_err = tg3_nvram_lock(tp);
1da177e4 7262 err = tg3_halt_cpu(tp, cpu_base);
ec41c7df
MC
7263 if (!lock_err)
7264 tg3_nvram_unlock(tp);
1da177e4
LT
7265 if (err)
7266 goto out;
7267
7268 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
7269 write_op(tp, cpu_scratch_base + i, 0);
7270 tw32(cpu_base + CPU_STATE, 0xffffffff);
7271 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
077f849d 7272 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
1da177e4 7273 write_op(tp, (cpu_scratch_base +
077f849d 7274 (info->fw_base & 0xffff) +
1da177e4 7275 (i * sizeof(u32))),
077f849d 7276 be32_to_cpu(info->fw_data[i]));
1da177e4
LT
7277
7278 err = 0;
7279
7280out:
1da177e4
LT
7281 return err;
7282}
7283
7284/* tp->lock is held. */
7285static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
7286{
7287 struct fw_info info;
077f849d 7288 const __be32 *fw_data;
1da177e4
LT
7289 int err, i;
7290
077f849d
JSR
7291 fw_data = (void *)tp->fw->data;
7292
7293 /* Firmware blob starts with version numbers, followed by
7294 start address and length. We are setting complete length.
7295 length = end_address_of_bss - start_address_of_text.
7296 Remainder is the blob to be loaded contiguously
7297 from start address. */
7298
7299 info.fw_base = be32_to_cpu(fw_data[1]);
7300 info.fw_len = tp->fw->size - 12;
7301 info.fw_data = &fw_data[3];
1da177e4
LT
7302
7303 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
7304 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
7305 &info);
7306 if (err)
7307 return err;
7308
7309 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
7310 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
7311 &info);
7312 if (err)
7313 return err;
7314
7315 /* Now startup only the RX cpu. */
7316 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
077f849d 7317 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
1da177e4
LT
7318
7319 for (i = 0; i < 5; i++) {
077f849d 7320 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
1da177e4
LT
7321 break;
7322 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7323 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
077f849d 7324 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
1da177e4
LT
7325 udelay(1000);
7326 }
7327 if (i >= 5) {
5129c3a3
MC
7328 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
7329 "should be %08x\n", __func__,
05dbe005 7330 tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
1da177e4
LT
7331 return -ENODEV;
7332 }
7333 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7334 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
7335
7336 return 0;
7337}
7338
1da177e4 7339/* 5705 needs a special version of the TSO firmware. */
1da177e4
LT
7340
7341/* tp->lock is held. */
7342static int tg3_load_tso_firmware(struct tg3 *tp)
7343{
7344 struct fw_info info;
077f849d 7345 const __be32 *fw_data;
1da177e4
LT
7346 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
7347 int err, i;
7348
7349 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
7350 return 0;
7351
077f849d
JSR
7352 fw_data = (void *)tp->fw->data;
7353
7354 /* Firmware blob starts with version numbers, followed by
7355 start address and length. We are setting complete length.
7356 length = end_address_of_bss - start_address_of_text.
7357 Remainder is the blob to be loaded contiguously
7358 from start address. */
7359
7360 info.fw_base = be32_to_cpu(fw_data[1]);
7361 cpu_scratch_size = tp->fw_len;
7362 info.fw_len = tp->fw->size - 12;
7363 info.fw_data = &fw_data[3];
7364
1da177e4 7365 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
7366 cpu_base = RX_CPU_BASE;
7367 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
1da177e4 7368 } else {
1da177e4
LT
7369 cpu_base = TX_CPU_BASE;
7370 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
7371 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
7372 }
7373
7374 err = tg3_load_firmware_cpu(tp, cpu_base,
7375 cpu_scratch_base, cpu_scratch_size,
7376 &info);
7377 if (err)
7378 return err;
7379
7380 /* Now startup the cpu. */
7381 tw32(cpu_base + CPU_STATE, 0xffffffff);
077f849d 7382 tw32_f(cpu_base + CPU_PC, info.fw_base);
1da177e4
LT
7383
7384 for (i = 0; i < 5; i++) {
077f849d 7385 if (tr32(cpu_base + CPU_PC) == info.fw_base)
1da177e4
LT
7386 break;
7387 tw32(cpu_base + CPU_STATE, 0xffffffff);
7388 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
077f849d 7389 tw32_f(cpu_base + CPU_PC, info.fw_base);
1da177e4
LT
7390 udelay(1000);
7391 }
7392 if (i >= 5) {
5129c3a3
MC
7393 netdev_err(tp->dev,
7394 "%s fails to set CPU PC, is %08x should be %08x\n",
05dbe005 7395 __func__, tr32(cpu_base + CPU_PC), info.fw_base);
1da177e4
LT
7396 return -ENODEV;
7397 }
7398 tw32(cpu_base + CPU_STATE, 0xffffffff);
7399 tw32_f(cpu_base + CPU_MODE, 0x00000000);
7400 return 0;
7401}
7402
1da177e4 7403
1da177e4
LT
7404static int tg3_set_mac_addr(struct net_device *dev, void *p)
7405{
7406 struct tg3 *tp = netdev_priv(dev);
7407 struct sockaddr *addr = p;
986e0aeb 7408 int err = 0, skip_mac_1 = 0;
1da177e4 7409
f9804ddb
MC
7410 if (!is_valid_ether_addr(addr->sa_data))
7411 return -EINVAL;
7412
1da177e4
LT
7413 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7414
e75f7c90
MC
7415 if (!netif_running(dev))
7416 return 0;
7417
58712ef9 7418 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
986e0aeb 7419 u32 addr0_high, addr0_low, addr1_high, addr1_low;
58712ef9 7420
986e0aeb
MC
7421 addr0_high = tr32(MAC_ADDR_0_HIGH);
7422 addr0_low = tr32(MAC_ADDR_0_LOW);
7423 addr1_high = tr32(MAC_ADDR_1_HIGH);
7424 addr1_low = tr32(MAC_ADDR_1_LOW);
7425
7426 /* Skip MAC addr 1 if ASF is using it. */
7427 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
7428 !(addr1_high == 0 && addr1_low == 0))
7429 skip_mac_1 = 1;
58712ef9 7430 }
986e0aeb
MC
7431 spin_lock_bh(&tp->lock);
7432 __tg3_set_mac_addr(tp, skip_mac_1);
7433 spin_unlock_bh(&tp->lock);
1da177e4 7434
b9ec6c1b 7435 return err;
1da177e4
LT
7436}
7437
7438/* tp->lock is held. */
7439static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
7440 dma_addr_t mapping, u32 maxlen_flags,
7441 u32 nic_addr)
7442{
7443 tg3_write_mem(tp,
7444 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
7445 ((u64) mapping >> 32));
7446 tg3_write_mem(tp,
7447 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
7448 ((u64) mapping & 0xffffffff));
7449 tg3_write_mem(tp,
7450 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
7451 maxlen_flags);
7452
7453 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
7454 tg3_write_mem(tp,
7455 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
7456 nic_addr);
7457}
7458
7459static void __tg3_set_rx_mode(struct net_device *);
d244c892 7460static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
15f9850d 7461{
b6080e12
MC
7462 int i;
7463
19cfaecc 7464 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) {
b6080e12
MC
7465 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
7466 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
7467 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
b6080e12
MC
7468 } else {
7469 tw32(HOSTCC_TXCOL_TICKS, 0);
7470 tw32(HOSTCC_TXMAX_FRAMES, 0);
7471 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
19cfaecc 7472 }
b6080e12 7473
20d7375c 7474 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
19cfaecc
MC
7475 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
7476 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
7477 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
7478 } else {
b6080e12
MC
7479 tw32(HOSTCC_RXCOL_TICKS, 0);
7480 tw32(HOSTCC_RXMAX_FRAMES, 0);
7481 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
15f9850d 7482 }
b6080e12 7483
15f9850d
DM
7484 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
7485 u32 val = ec->stats_block_coalesce_usecs;
7486
b6080e12
MC
7487 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
7488 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
7489
15f9850d
DM
7490 if (!netif_carrier_ok(tp->dev))
7491 val = 0;
7492
7493 tw32(HOSTCC_STAT_COAL_TICKS, val);
7494 }
b6080e12
MC
7495
7496 for (i = 0; i < tp->irq_cnt - 1; i++) {
7497 u32 reg;
7498
7499 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
7500 tw32(reg, ec->rx_coalesce_usecs);
b6080e12
MC
7501 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
7502 tw32(reg, ec->rx_max_coalesced_frames);
b6080e12
MC
7503 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
7504 tw32(reg, ec->rx_max_coalesced_frames_irq);
19cfaecc
MC
7505
7506 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
7507 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
7508 tw32(reg, ec->tx_coalesce_usecs);
7509 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
7510 tw32(reg, ec->tx_max_coalesced_frames);
7511 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
7512 tw32(reg, ec->tx_max_coalesced_frames_irq);
7513 }
b6080e12
MC
7514 }
7515
7516 for (; i < tp->irq_max - 1; i++) {
7517 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
b6080e12 7518 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
b6080e12 7519 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
19cfaecc
MC
7520
7521 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
7522 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
7523 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
7524 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
7525 }
b6080e12 7526 }
15f9850d 7527}
1da177e4 7528
2d31ecaf
MC
7529/* tp->lock is held. */
7530static void tg3_rings_reset(struct tg3 *tp)
7531{
7532 int i;
f77a6a8e 7533 u32 stblk, txrcb, rxrcb, limit;
2d31ecaf
MC
7534 struct tg3_napi *tnapi = &tp->napi[0];
7535
7536 /* Disable all transmit rings but the first. */
7537 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
7538 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
b703df6f
MC
7539 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
7540 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
2d31ecaf
MC
7541 else
7542 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7543
7544 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7545 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
7546 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
7547 BDINFO_FLAGS_DISABLED);
7548
7549
7550 /* Disable all receive return rings but the first. */
a50d0796
MC
7551 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
7552 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
f6eb9b1f
MC
7553 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
7554 else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
2d31ecaf 7555 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
b703df6f
MC
7556 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
7557 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
2d31ecaf
MC
7558 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
7559 else
7560 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7561
7562 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7563 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
7564 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
7565 BDINFO_FLAGS_DISABLED);
7566
7567 /* Disable interrupts */
7568 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
7569
7570 /* Zero mailbox registers. */
f77a6a8e 7571 if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
6fd45cb8 7572 for (i = 1; i < tp->irq_max; i++) {
f77a6a8e
MC
7573 tp->napi[i].tx_prod = 0;
7574 tp->napi[i].tx_cons = 0;
c2353a32
MC
7575 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
7576 tw32_mailbox(tp->napi[i].prodmbox, 0);
f77a6a8e
MC
7577 tw32_rx_mbox(tp->napi[i].consmbox, 0);
7578 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
7579 }
c2353a32
MC
7580 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))
7581 tw32_mailbox(tp->napi[0].prodmbox, 0);
f77a6a8e
MC
7582 } else {
7583 tp->napi[0].tx_prod = 0;
7584 tp->napi[0].tx_cons = 0;
7585 tw32_mailbox(tp->napi[0].prodmbox, 0);
7586 tw32_rx_mbox(tp->napi[0].consmbox, 0);
7587 }
2d31ecaf
MC
7588
7589 /* Make sure the NIC-based send BD rings are disabled. */
7590 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
7591 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
7592 for (i = 0; i < 16; i++)
7593 tw32_tx_mbox(mbox + i * 8, 0);
7594 }
7595
7596 txrcb = NIC_SRAM_SEND_RCB;
7597 rxrcb = NIC_SRAM_RCV_RET_RCB;
7598
7599 /* Clear status block in ram. */
7600 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7601
7602 /* Set status block DMA address */
7603 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
7604 ((u64) tnapi->status_mapping >> 32));
7605 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
7606 ((u64) tnapi->status_mapping & 0xffffffff));
7607
f77a6a8e
MC
7608 if (tnapi->tx_ring) {
7609 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7610 (TG3_TX_RING_SIZE <<
7611 BDINFO_FLAGS_MAXLEN_SHIFT),
7612 NIC_SRAM_TX_BUFFER_DESC);
7613 txrcb += TG3_BDINFO_SIZE;
7614 }
7615
7616 if (tnapi->rx_rcb) {
7617 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2
MC
7618 (tp->rx_ret_ring_mask + 1) <<
7619 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
f77a6a8e
MC
7620 rxrcb += TG3_BDINFO_SIZE;
7621 }
7622
7623 stblk = HOSTCC_STATBLCK_RING1;
2d31ecaf 7624
f77a6a8e
MC
7625 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
7626 u64 mapping = (u64)tnapi->status_mapping;
7627 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
7628 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
7629
7630 /* Clear status block in ram. */
7631 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7632
19cfaecc
MC
7633 if (tnapi->tx_ring) {
7634 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7635 (TG3_TX_RING_SIZE <<
7636 BDINFO_FLAGS_MAXLEN_SHIFT),
7637 NIC_SRAM_TX_BUFFER_DESC);
7638 txrcb += TG3_BDINFO_SIZE;
7639 }
f77a6a8e
MC
7640
7641 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2 7642 ((tp->rx_ret_ring_mask + 1) <<
f77a6a8e
MC
7643 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
7644
7645 stblk += 8;
f77a6a8e
MC
7646 rxrcb += TG3_BDINFO_SIZE;
7647 }
2d31ecaf
MC
7648}
7649
1da177e4 7650/* tp->lock is held. */
8e7a22e3 7651static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
1da177e4
LT
7652{
7653 u32 val, rdmac_mode;
7654 int i, err, limit;
8fea32b9 7655 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
1da177e4
LT
7656
7657 tg3_disable_ints(tp);
7658
7659 tg3_stop_fw(tp);
7660
7661 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
7662
859a5887 7663 if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)
e6de8ad1 7664 tg3_abort_hw(tp, 1);
1da177e4 7665
603f1173 7666 if (reset_phy)
d4d2c558
MC
7667 tg3_phy_reset(tp);
7668
1da177e4
LT
7669 err = tg3_chip_reset(tp);
7670 if (err)
7671 return err;
7672
7673 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
7674
bcb37f6c 7675 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
d30cdd28
MC
7676 val = tr32(TG3_CPMU_CTRL);
7677 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
7678 tw32(TG3_CPMU_CTRL, val);
9acb961e
MC
7679
7680 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
7681 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
7682 val |= CPMU_LSPD_10MB_MACCLK_6_25;
7683 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
7684
7685 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
7686 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
7687 val |= CPMU_LNK_AWARE_MACCLK_6_25;
7688 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
7689
7690 val = tr32(TG3_CPMU_HST_ACC);
7691 val &= ~CPMU_HST_ACC_MACCLK_MASK;
7692 val |= CPMU_HST_ACC_MACCLK_6_25;
7693 tw32(TG3_CPMU_HST_ACC, val);
d30cdd28
MC
7694 }
7695
33466d93
MC
7696 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7697 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
7698 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
7699 PCIE_PWR_MGMT_L1_THRESH_4MS;
7700 tw32(PCIE_PWR_MGMT_THRESH, val);
521e6b90
MC
7701
7702 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
7703 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
7704
7705 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
33466d93 7706
f40386c8
MC
7707 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7708 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
255ca311
MC
7709 }
7710
614b0590
MC
7711 if (tp->tg3_flags3 & TG3_FLG3_L1PLLPD_EN) {
7712 u32 grc_mode = tr32(GRC_MODE);
7713
7714 /* Access the lower 1K of PL PCIE block registers. */
7715 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
7716 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
7717
7718 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
7719 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
7720 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
7721
7722 tw32(GRC_MODE, grc_mode);
7723 }
7724
cea46462
MC
7725 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
7726 u32 grc_mode = tr32(GRC_MODE);
7727
7728 /* Access the lower 1K of PL PCIE block registers. */
7729 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
7730 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
7731
7732 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5);
7733 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
7734 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
7735
7736 tw32(GRC_MODE, grc_mode);
a977dbe8
MC
7737
7738 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
7739 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
7740 val |= CPMU_LSPD_10MB_MACCLK_6_25;
7741 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
cea46462
MC
7742 }
7743
1da177e4
LT
7744 /* This works around an issue with Athlon chipsets on
7745 * B3 tigon3 silicon. This bit has no effect on any
7746 * other revision. But do not set this on PCI Express
795d01c5 7747 * chips and don't even touch the clocks if the CPMU is present.
1da177e4 7748 */
795d01c5
MC
7749 if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
7750 if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
7751 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
7752 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7753 }
1da177e4
LT
7754
7755 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
7756 (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
7757 val = tr32(TG3PCI_PCISTATE);
7758 val |= PCISTATE_RETRY_SAME_DMA;
7759 tw32(TG3PCI_PCISTATE, val);
7760 }
7761
0d3031d9
MC
7762 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
7763 /* Allow reads and writes to the
7764 * APE register and memory space.
7765 */
7766 val = tr32(TG3PCI_PCISTATE);
7767 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
7768 PCISTATE_ALLOW_APE_SHMEM_WR |
7769 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
7770 tw32(TG3PCI_PCISTATE, val);
7771 }
7772
1da177e4
LT
7773 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
7774 /* Enable some hw fixes. */
7775 val = tr32(TG3PCI_MSI_DATA);
7776 val |= (1 << 26) | (1 << 28) | (1 << 29);
7777 tw32(TG3PCI_MSI_DATA, val);
7778 }
7779
7780 /* Descriptor ring init may make accesses to the
7781 * NIC SRAM area to setup the TX descriptors, so we
7782 * can only do this after the hardware has been
7783 * successfully reset.
7784 */
32d8c572
MC
7785 err = tg3_init_rings(tp);
7786 if (err)
7787 return err;
1da177e4 7788
c885e824 7789 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
cbf9ca6c
MC
7790 val = tr32(TG3PCI_DMA_RW_CTRL) &
7791 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
1a319025
MC
7792 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
7793 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
cbf9ca6c
MC
7794 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
7795 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
7796 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
d30cdd28
MC
7797 /* This value is determined during the probe time DMA
7798 * engine test, tg3_test_dma.
7799 */
7800 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
7801 }
1da177e4
LT
7802
7803 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
7804 GRC_MODE_4X_NIC_SEND_RINGS |
7805 GRC_MODE_NO_TX_PHDR_CSUM |
7806 GRC_MODE_NO_RX_PHDR_CSUM);
7807 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
d2d746f8
MC
7808
7809 /* Pseudo-header checksum is done by hardware logic and not
7810 * the offload processers, so make the chip do the pseudo-
7811 * header checksums on receive. For transmit it is more
7812 * convenient to do the pseudo-header checksum in software
7813 * as Linux does that on transmit for us in all cases.
7814 */
7815 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
1da177e4
LT
7816
7817 tw32(GRC_MODE,
7818 tp->grc_mode |
7819 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
7820
7821 /* Setup the timer prescalar register. Clock is always 66Mhz. */
7822 val = tr32(GRC_MISC_CFG);
7823 val &= ~0xff;
7824 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
7825 tw32(GRC_MISC_CFG, val);
7826
7827 /* Initialize MBUF/DESC pool. */
cbf46853 7828 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
1da177e4
LT
7829 /* Do nothing. */
7830 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
7831 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
7832 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
7833 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
7834 else
7835 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
7836 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
7837 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
859a5887 7838 } else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
1da177e4
LT
7839 int fw_len;
7840
077f849d 7841 fw_len = tp->fw_len;
1da177e4
LT
7842 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
7843 tw32(BUFMGR_MB_POOL_ADDR,
7844 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
7845 tw32(BUFMGR_MB_POOL_SIZE,
7846 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
7847 }
1da177e4 7848
0f893dc6 7849 if (tp->dev->mtu <= ETH_DATA_LEN) {
1da177e4
LT
7850 tw32(BUFMGR_MB_RDMA_LOW_WATER,
7851 tp->bufmgr_config.mbuf_read_dma_low_water);
7852 tw32(BUFMGR_MB_MACRX_LOW_WATER,
7853 tp->bufmgr_config.mbuf_mac_rx_low_water);
7854 tw32(BUFMGR_MB_HIGH_WATER,
7855 tp->bufmgr_config.mbuf_high_water);
7856 } else {
7857 tw32(BUFMGR_MB_RDMA_LOW_WATER,
7858 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
7859 tw32(BUFMGR_MB_MACRX_LOW_WATER,
7860 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
7861 tw32(BUFMGR_MB_HIGH_WATER,
7862 tp->bufmgr_config.mbuf_high_water_jumbo);
7863 }
7864 tw32(BUFMGR_DMA_LOW_WATER,
7865 tp->bufmgr_config.dma_low_water);
7866 tw32(BUFMGR_DMA_HIGH_WATER,
7867 tp->bufmgr_config.dma_high_water);
7868
d309a46e
MC
7869 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
7870 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
7871 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
7872 tw32(BUFMGR_MODE, val);
1da177e4
LT
7873 for (i = 0; i < 2000; i++) {
7874 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
7875 break;
7876 udelay(10);
7877 }
7878 if (i >= 2000) {
05dbe005 7879 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
1da177e4
LT
7880 return -ENODEV;
7881 }
7882
7883 /* Setup replenish threshold. */
f92905de
MC
7884 val = tp->rx_pending / 8;
7885 if (val == 0)
7886 val = 1;
7887 else if (val > tp->rx_std_max_post)
7888 val = tp->rx_std_max_post;
b5d3772c
MC
7889 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7890 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
7891 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
7892
7893 if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
7894 val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
7895 }
f92905de
MC
7896
7897 tw32(RCVBDI_STD_THRESH, val);
1da177e4
LT
7898
7899 /* Initialize TG3_BDINFO's at:
7900 * RCVDBDI_STD_BD: standard eth size rx ring
7901 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
7902 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
7903 *
7904 * like so:
7905 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
7906 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
7907 * ring attribute flags
7908 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
7909 *
7910 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
7911 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
7912 *
7913 * The size of each ring is fixed in the firmware, but the location is
7914 * configurable.
7915 */
7916 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 7917 ((u64) tpr->rx_std_mapping >> 32));
1da177e4 7918 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 7919 ((u64) tpr->rx_std_mapping & 0xffffffff));
a50d0796
MC
7920 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
7921 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
87668d35
MC
7922 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
7923 NIC_SRAM_RX_BUFFER_DESC);
1da177e4 7924
fdb72b38
MC
7925 /* Disable the mini ring */
7926 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
1da177e4
LT
7927 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
7928 BDINFO_FLAGS_DISABLED);
7929
fdb72b38
MC
7930 /* Program the jumbo buffer descriptor ring control
7931 * blocks on those devices that have them.
7932 */
8f666b07 7933 if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
fdb72b38 7934 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
1da177e4
LT
7935 /* Setup replenish threshold. */
7936 tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
7937
0f893dc6 7938 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
1da177e4 7939 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 7940 ((u64) tpr->rx_jmb_mapping >> 32));
1da177e4 7941 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 7942 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
1da177e4 7943 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
79ed5ac7
MC
7944 (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
7945 BDINFO_FLAGS_USE_EXT_RECV);
a50d0796
MC
7946 if (!(tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) ||
7947 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
87668d35
MC
7948 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
7949 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
1da177e4
LT
7950 } else {
7951 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
7952 BDINFO_FLAGS_DISABLED);
7953 }
7954
7cb32cf2
MC
7955 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
7956 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
7957 val = RX_STD_MAX_SIZE_5705;
7958 else
7959 val = RX_STD_MAX_SIZE_5717;
7960 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
7961 val |= (TG3_RX_STD_DMA_SZ << 2);
7962 } else
04380d40 7963 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38
MC
7964 } else
7965 val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
7966
7967 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
1da177e4 7968
411da640 7969 tpr->rx_std_prod_idx = tp->rx_pending;
66711e66 7970 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
1da177e4 7971
411da640 7972 tpr->rx_jmb_prod_idx = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
21f581a5 7973 tp->rx_jumbo_pending : 0;
66711e66 7974 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
1da177e4 7975
c885e824 7976 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
f6eb9b1f
MC
7977 tw32(STD_REPLENISH_LWM, 32);
7978 tw32(JMB_REPLENISH_LWM, 16);
7979 }
7980
2d31ecaf
MC
7981 tg3_rings_reset(tp);
7982
1da177e4 7983 /* Initialize MAC address and backoff seed. */
986e0aeb 7984 __tg3_set_mac_addr(tp, 0);
1da177e4
LT
7985
7986 /* MTU + ethernet header + FCS + optional VLAN tag */
f7b493e0
MC
7987 tw32(MAC_RX_MTU_SIZE,
7988 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
1da177e4
LT
7989
7990 /* The slot time is changed by tg3_setup_phy if we
7991 * run at gigabit with half duplex.
7992 */
7993 tw32(MAC_TX_LENGTHS,
7994 (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
7995 (6 << TX_LENGTHS_IPG_SHIFT) |
7996 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
7997
7998 /* Receive rules. */
7999 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
8000 tw32(RCVLPC_CONFIG, 0x0181);
8001
8002 /* Calculate RDMAC_MODE setting early, we need it to determine
8003 * the RCVLPC_STATE_ENABLE mask.
8004 */
8005 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
8006 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
8007 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
8008 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
8009 RDMAC_MODE_LNGREAD_ENAB);
85e94ced 8010
a50d0796
MC
8011 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8012 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
0339e4e3
MC
8013 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
8014
57e6983c 8015 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0
MC
8016 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8017 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
d30cdd28
MC
8018 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
8019 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
8020 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
8021
85e94ced
MC
8022 /* If statement applies to 5705 and 5750 PCI devices only */
8023 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8024 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
8025 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
1da177e4 8026 if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
c13e3713 8027 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
8028 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
8029 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
8030 !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
8031 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8032 }
8033 }
8034
85e94ced
MC
8035 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
8036 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8037
1da177e4 8038 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
027455ad
MC
8039 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
8040
e849cdc3
MC
8041 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
8042 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
027455ad
MC
8043 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
8044 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
1da177e4 8045
41a8a7ee
MC
8046 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
8047 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
8048 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8049 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
8050 (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
8051 val = tr32(TG3_RDMA_RSRVCTRL_REG);
8052 tw32(TG3_RDMA_RSRVCTRL_REG,
8053 val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
8054 }
8055
d309a46e
MC
8056 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
8057 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
8058 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
8059 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
8060 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
8061 }
8062
1da177e4 8063 /* Receive/send statistics. */
1661394e
MC
8064 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
8065 val = tr32(RCVLPC_STATS_ENABLE);
8066 val &= ~RCVLPC_STATSENAB_DACK_FIX;
8067 tw32(RCVLPC_STATS_ENABLE, val);
8068 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
8069 (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
1da177e4
LT
8070 val = tr32(RCVLPC_STATS_ENABLE);
8071 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
8072 tw32(RCVLPC_STATS_ENABLE, val);
8073 } else {
8074 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
8075 }
8076 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
8077 tw32(SNDDATAI_STATSENAB, 0xffffff);
8078 tw32(SNDDATAI_STATSCTRL,
8079 (SNDDATAI_SCTRL_ENABLE |
8080 SNDDATAI_SCTRL_FASTUPD));
8081
8082 /* Setup host coalescing engine. */
8083 tw32(HOSTCC_MODE, 0);
8084 for (i = 0; i < 2000; i++) {
8085 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
8086 break;
8087 udelay(10);
8088 }
8089
d244c892 8090 __tg3_set_coalesce(tp, &tp->coal);
1da177e4 8091
1da177e4
LT
8092 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
8093 /* Status/statistics block address. See tg3_timer,
8094 * the tg3_periodic_fetch_stats call there, and
8095 * tg3_get_stats to see how this works for 5705/5750 chips.
8096 */
1da177e4
LT
8097 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8098 ((u64) tp->stats_mapping >> 32));
8099 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8100 ((u64) tp->stats_mapping & 0xffffffff));
8101 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
2d31ecaf 8102
1da177e4 8103 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
2d31ecaf
MC
8104
8105 /* Clear statistics and status block memory areas */
8106 for (i = NIC_SRAM_STATS_BLK;
8107 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
8108 i += sizeof(u32)) {
8109 tg3_write_mem(tp, i, 0);
8110 udelay(40);
8111 }
1da177e4
LT
8112 }
8113
8114 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
8115
8116 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
8117 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
8118 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
8119 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
8120
f07e9af3
MC
8121 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
8122 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c94e3941
MC
8123 /* reset to prevent losing 1st rx packet intermittently */
8124 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8125 udelay(10);
8126 }
8127
3bda1258
MC
8128 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
8129 tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
8130 else
8131 tp->mac_mode = 0;
8132 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
1da177e4 8133 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
e8f3f6ca 8134 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
f07e9af3 8135 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
e8f3f6ca
MC
8136 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
8137 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
1da177e4
LT
8138 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
8139 udelay(40);
8140
314fba34 8141 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
9d26e213 8142 * If TG3_FLG2_IS_NIC is zero, we should read the
314fba34
MC
8143 * register to preserve the GPIO settings for LOMs. The GPIOs,
8144 * whether used as inputs or outputs, are set by boot code after
8145 * reset.
8146 */
9d26e213 8147 if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
314fba34
MC
8148 u32 gpio_mask;
8149
9d26e213
MC
8150 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
8151 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
8152 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
3e7d83bc
MC
8153
8154 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
8155 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
8156 GRC_LCLCTRL_GPIO_OUTPUT3;
8157
af36e6b6
MC
8158 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
8159 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
8160
aaf84465 8161 tp->grc_local_ctrl &= ~gpio_mask;
314fba34
MC
8162 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
8163
8164 /* GPIO1 must be driven high for eeprom write protect */
9d26e213
MC
8165 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
8166 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
8167 GRC_LCLCTRL_GPIO_OUTPUT1);
314fba34 8168 }
1da177e4
LT
8169 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8170 udelay(100);
8171
baf8a94a
MC
8172 if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX) {
8173 val = tr32(MSGINT_MODE);
8174 val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
8175 tw32(MSGINT_MODE, val);
8176 }
8177
1da177e4
LT
8178 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
8179 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
8180 udelay(40);
8181 }
8182
8183 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
8184 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
8185 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
8186 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
8187 WDMAC_MODE_LNGREAD_ENAB);
8188
85e94ced
MC
8189 /* If statement applies to 5705 and 5750 PCI devices only */
8190 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8191 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
8192 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
29ea095f 8193 if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
1da177e4
LT
8194 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
8195 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
8196 /* nothing */
8197 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
8198 !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
8199 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
8200 val |= WDMAC_MODE_RX_ACCEL;
8201 }
8202 }
8203
d9ab5ad1 8204 /* Enable host coalescing bug fix */
321d32a0 8205 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
f51f3562 8206 val |= WDMAC_MODE_STATUS_TAG_FIX;
d9ab5ad1 8207
788a035e
MC
8208 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
8209 val |= WDMAC_MODE_BURST_ALL_DATA;
8210
1da177e4
LT
8211 tw32_f(WDMAC_MODE, val);
8212 udelay(40);
8213
9974a356
MC
8214 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
8215 u16 pcix_cmd;
8216
8217 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8218 &pcix_cmd);
1da177e4 8219 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
9974a356
MC
8220 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
8221 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8222 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
9974a356
MC
8223 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
8224 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8225 }
9974a356
MC
8226 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8227 pcix_cmd);
1da177e4
LT
8228 }
8229
8230 tw32_f(RDMAC_MODE, rdmac_mode);
8231 udelay(40);
8232
8233 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
8234 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
8235 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
9936bcf6
MC
8236
8237 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
8238 tw32(SNDDATAC_MODE,
8239 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
8240 else
8241 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
8242
1da177e4
LT
8243 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
8244 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
7cb32cf2
MC
8245 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
8246 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8247 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8248 val |= RCVDBDI_MODE_LRG_RING_SZ;
8249 tw32(RCVDBDI_MODE, val);
1da177e4 8250 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
1da177e4
LT
8251 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
8252 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
baf8a94a 8253 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
19cfaecc 8254 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
baf8a94a
MC
8255 val |= SNDBDI_MODE_MULTI_TXQ_EN;
8256 tw32(SNDBDI_MODE, val);
1da177e4
LT
8257 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
8258
8259 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
8260 err = tg3_load_5701_a0_firmware_fix(tp);
8261 if (err)
8262 return err;
8263 }
8264
1da177e4
LT
8265 if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
8266 err = tg3_load_tso_firmware(tp);
8267 if (err)
8268 return err;
8269 }
1da177e4
LT
8270
8271 tp->tx_mode = TX_MODE_ENABLE;
b1d05210
MC
8272 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
8273 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
8274 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
1da177e4
LT
8275 tw32_f(MAC_TX_MODE, tp->tx_mode);
8276 udelay(100);
8277
baf8a94a
MC
8278 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
8279 u32 reg = MAC_RSS_INDIR_TBL_0;
8280 u8 *ent = (u8 *)&val;
8281
8282 /* Setup the indirection table */
8283 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
8284 int idx = i % sizeof(val);
8285
5efeeea1 8286 ent[idx] = i % (tp->irq_cnt - 1);
baf8a94a
MC
8287 if (idx == sizeof(val) - 1) {
8288 tw32(reg, val);
8289 reg += 4;
8290 }
8291 }
8292
8293 /* Setup the "secret" hash key. */
8294 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
8295 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
8296 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
8297 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
8298 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
8299 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
8300 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
8301 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
8302 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
8303 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
8304 }
8305
1da177e4 8306 tp->rx_mode = RX_MODE_ENABLE;
321d32a0 8307 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
af36e6b6
MC
8308 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
8309
baf8a94a
MC
8310 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
8311 tp->rx_mode |= RX_MODE_RSS_ENABLE |
8312 RX_MODE_RSS_ITBL_HASH_BITS_7 |
8313 RX_MODE_RSS_IPV6_HASH_EN |
8314 RX_MODE_RSS_TCP_IPV6_HASH_EN |
8315 RX_MODE_RSS_IPV4_HASH_EN |
8316 RX_MODE_RSS_TCP_IPV4_HASH_EN;
8317
1da177e4
LT
8318 tw32_f(MAC_RX_MODE, tp->rx_mode);
8319 udelay(10);
8320
1da177e4
LT
8321 tw32(MAC_LED_CTRL, tp->led_ctrl);
8322
8323 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
f07e9af3 8324 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4
LT
8325 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8326 udelay(10);
8327 }
8328 tw32_f(MAC_RX_MODE, tp->rx_mode);
8329 udelay(10);
8330
f07e9af3 8331 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4 8332 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
f07e9af3 8333 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
1da177e4
LT
8334 /* Set drive transmission level to 1.2V */
8335 /* only if the signal pre-emphasis bit is not set */
8336 val = tr32(MAC_SERDES_CFG);
8337 val &= 0xfffff000;
8338 val |= 0x880;
8339 tw32(MAC_SERDES_CFG, val);
8340 }
8341 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
8342 tw32(MAC_SERDES_CFG, 0x616000);
8343 }
8344
8345 /* Prevent chip from dropping frames when flow control
8346 * is enabled.
8347 */
666bc831
MC
8348 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8349 val = 1;
8350 else
8351 val = 2;
8352 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
1da177e4
LT
8353
8354 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
f07e9af3 8355 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
1da177e4
LT
8356 /* Use hardware link auto-negotiation */
8357 tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
8358 }
8359
f07e9af3 8360 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
d4d2c558
MC
8361 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
8362 u32 tmp;
8363
8364 tmp = tr32(SERDES_RX_CTRL);
8365 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
8366 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
8367 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
8368 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8369 }
8370
dd477003 8371 if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
80096068
MC
8372 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
8373 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
8374 tp->link_config.speed = tp->link_config.orig_speed;
8375 tp->link_config.duplex = tp->link_config.orig_duplex;
8376 tp->link_config.autoneg = tp->link_config.orig_autoneg;
8377 }
1da177e4 8378
dd477003
MC
8379 err = tg3_setup_phy(tp, 0);
8380 if (err)
8381 return err;
1da177e4 8382
f07e9af3
MC
8383 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
8384 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
dd477003
MC
8385 u32 tmp;
8386
8387 /* Clear CRC stats. */
8388 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
8389 tg3_writephy(tp, MII_TG3_TEST1,
8390 tmp | MII_TG3_TEST1_CRC_EN);
f08aa1a8 8391 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
dd477003 8392 }
1da177e4
LT
8393 }
8394 }
8395
8396 __tg3_set_rx_mode(tp->dev);
8397
8398 /* Initialize receive rules. */
8399 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
8400 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
8401 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
8402 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
8403
4cf78e4f 8404 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
a4e2b347 8405 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
1da177e4
LT
8406 limit = 8;
8407 else
8408 limit = 16;
8409 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
8410 limit -= 4;
8411 switch (limit) {
8412 case 16:
8413 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
8414 case 15:
8415 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
8416 case 14:
8417 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
8418 case 13:
8419 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
8420 case 12:
8421 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
8422 case 11:
8423 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
8424 case 10:
8425 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
8426 case 9:
8427 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
8428 case 8:
8429 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
8430 case 7:
8431 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
8432 case 6:
8433 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
8434 case 5:
8435 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
8436 case 4:
8437 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
8438 case 3:
8439 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
8440 case 2:
8441 case 1:
8442
8443 default:
8444 break;
855e1111 8445 }
1da177e4 8446
9ce768ea
MC
8447 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
8448 /* Write our heartbeat update interval to APE. */
8449 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
8450 APE_HOST_HEARTBEAT_INT_DISABLE);
0d3031d9 8451
1da177e4
LT
8452 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
8453
1da177e4
LT
8454 return 0;
8455}
8456
8457/* Called at device open time to get the chip ready for
8458 * packet processing. Invoked with tp->lock held.
8459 */
8e7a22e3 8460static int tg3_init_hw(struct tg3 *tp, int reset_phy)
1da177e4 8461{
1da177e4
LT
8462 tg3_switch_clocks(tp);
8463
8464 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
8465
2f751b67 8466 return tg3_reset_hw(tp, reset_phy);
1da177e4
LT
8467}
8468
8469#define TG3_STAT_ADD32(PSTAT, REG) \
8470do { u32 __val = tr32(REG); \
8471 (PSTAT)->low += __val; \
8472 if ((PSTAT)->low < __val) \
8473 (PSTAT)->high += 1; \
8474} while (0)
8475
8476static void tg3_periodic_fetch_stats(struct tg3 *tp)
8477{
8478 struct tg3_hw_stats *sp = tp->hw_stats;
8479
8480 if (!netif_carrier_ok(tp->dev))
8481 return;
8482
8483 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
8484 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
8485 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
8486 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
8487 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
8488 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
8489 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
8490 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
8491 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
8492 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
8493 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
8494 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
8495 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
8496
8497 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
8498 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
8499 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
8500 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
8501 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
8502 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
8503 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
8504 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
8505 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
8506 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
8507 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
8508 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
8509 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
8510 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
463d305b
MC
8511
8512 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
8513 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
8514 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
1da177e4
LT
8515}
8516
8517static void tg3_timer(unsigned long __opaque)
8518{
8519 struct tg3 *tp = (struct tg3 *) __opaque;
1da177e4 8520
f475f163
MC
8521 if (tp->irq_sync)
8522 goto restart_timer;
8523
f47c11ee 8524 spin_lock(&tp->lock);
1da177e4 8525
fac9b83e
DM
8526 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
8527 /* All of this garbage is because when using non-tagged
8528 * IRQ status the mailbox/status_block protocol the chip
8529 * uses with the cpu is race prone.
8530 */
898a56f8 8531 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
fac9b83e
DM
8532 tw32(GRC_LOCAL_CTRL,
8533 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
8534 } else {
8535 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 8536 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
fac9b83e 8537 }
1da177e4 8538
fac9b83e
DM
8539 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
8540 tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
f47c11ee 8541 spin_unlock(&tp->lock);
fac9b83e
DM
8542 schedule_work(&tp->reset_task);
8543 return;
8544 }
1da177e4
LT
8545 }
8546
1da177e4
LT
8547 /* This part only runs once per second. */
8548 if (!--tp->timer_counter) {
fac9b83e
DM
8549 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
8550 tg3_periodic_fetch_stats(tp);
8551
1da177e4
LT
8552 if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
8553 u32 mac_stat;
8554 int phy_event;
8555
8556 mac_stat = tr32(MAC_STATUS);
8557
8558 phy_event = 0;
f07e9af3 8559 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
1da177e4
LT
8560 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
8561 phy_event = 1;
8562 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
8563 phy_event = 1;
8564
8565 if (phy_event)
8566 tg3_setup_phy(tp, 0);
8567 } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
8568 u32 mac_stat = tr32(MAC_STATUS);
8569 int need_setup = 0;
8570
8571 if (netif_carrier_ok(tp->dev) &&
8572 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
8573 need_setup = 1;
8574 }
be98da6a 8575 if (!netif_carrier_ok(tp->dev) &&
1da177e4
LT
8576 (mac_stat & (MAC_STATUS_PCS_SYNCED |
8577 MAC_STATUS_SIGNAL_DET))) {
8578 need_setup = 1;
8579 }
8580 if (need_setup) {
3d3ebe74
MC
8581 if (!tp->serdes_counter) {
8582 tw32_f(MAC_MODE,
8583 (tp->mac_mode &
8584 ~MAC_MODE_PORT_MODE_MASK));
8585 udelay(40);
8586 tw32_f(MAC_MODE, tp->mac_mode);
8587 udelay(40);
8588 }
1da177e4
LT
8589 tg3_setup_phy(tp, 0);
8590 }
f07e9af3 8591 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
2138c002 8592 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
747e8f8b 8593 tg3_serdes_parallel_detect(tp);
57d8b880 8594 }
1da177e4
LT
8595
8596 tp->timer_counter = tp->timer_multiplier;
8597 }
8598
130b8e4d
MC
8599 /* Heartbeat is only sent once every 2 seconds.
8600 *
8601 * The heartbeat is to tell the ASF firmware that the host
8602 * driver is still alive. In the event that the OS crashes,
8603 * ASF needs to reset the hardware to free up the FIFO space
8604 * that may be filled with rx packets destined for the host.
8605 * If the FIFO is full, ASF will no longer function properly.
8606 *
8607 * Unintended resets have been reported on real time kernels
8608 * where the timer doesn't run on time. Netpoll will also have
8609 * same problem.
8610 *
8611 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
8612 * to check the ring condition when the heartbeat is expiring
8613 * before doing the reset. This will prevent most unintended
8614 * resets.
8615 */
1da177e4 8616 if (!--tp->asf_counter) {
bc7959b2
MC
8617 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
8618 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
7c5026aa
MC
8619 tg3_wait_for_event_ack(tp);
8620
bbadf503 8621 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
130b8e4d 8622 FWCMD_NICDRV_ALIVE3);
bbadf503 8623 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
c6cdf436
MC
8624 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
8625 TG3_FW_UPDATE_TIMEOUT_SEC);
4ba526ce
MC
8626
8627 tg3_generate_fw_event(tp);
1da177e4
LT
8628 }
8629 tp->asf_counter = tp->asf_multiplier;
8630 }
8631
f47c11ee 8632 spin_unlock(&tp->lock);
1da177e4 8633
f475f163 8634restart_timer:
1da177e4
LT
8635 tp->timer.expires = jiffies + tp->timer_offset;
8636 add_timer(&tp->timer);
8637}
8638
4f125f42 8639static int tg3_request_irq(struct tg3 *tp, int irq_num)
fcfa0a32 8640{
7d12e780 8641 irq_handler_t fn;
fcfa0a32 8642 unsigned long flags;
4f125f42
MC
8643 char *name;
8644 struct tg3_napi *tnapi = &tp->napi[irq_num];
8645
8646 if (tp->irq_cnt == 1)
8647 name = tp->dev->name;
8648 else {
8649 name = &tnapi->irq_lbl[0];
8650 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
8651 name[IFNAMSIZ-1] = 0;
8652 }
fcfa0a32 8653
679563f4 8654 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
fcfa0a32
MC
8655 fn = tg3_msi;
8656 if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
8657 fn = tg3_msi_1shot;
1fb9df5d 8658 flags = IRQF_SAMPLE_RANDOM;
fcfa0a32
MC
8659 } else {
8660 fn = tg3_interrupt;
8661 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
8662 fn = tg3_interrupt_tagged;
1fb9df5d 8663 flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
fcfa0a32 8664 }
4f125f42
MC
8665
8666 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
fcfa0a32
MC
8667}
8668
7938109f
MC
8669static int tg3_test_interrupt(struct tg3 *tp)
8670{
09943a18 8671 struct tg3_napi *tnapi = &tp->napi[0];
7938109f 8672 struct net_device *dev = tp->dev;
b16250e3 8673 int err, i, intr_ok = 0;
f6eb9b1f 8674 u32 val;
7938109f 8675
d4bc3927
MC
8676 if (!netif_running(dev))
8677 return -ENODEV;
8678
7938109f
MC
8679 tg3_disable_ints(tp);
8680
4f125f42 8681 free_irq(tnapi->irq_vec, tnapi);
7938109f 8682
f6eb9b1f
MC
8683 /*
8684 * Turn off MSI one shot mode. Otherwise this test has no
8685 * observable way to know whether the interrupt was delivered.
8686 */
c885e824 8687 if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
f6eb9b1f
MC
8688 (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
8689 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
8690 tw32(MSGINT_MODE, val);
8691 }
8692
4f125f42 8693 err = request_irq(tnapi->irq_vec, tg3_test_isr,
09943a18 8694 IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
7938109f
MC
8695 if (err)
8696 return err;
8697
898a56f8 8698 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
7938109f
MC
8699 tg3_enable_ints(tp);
8700
8701 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 8702 tnapi->coal_now);
7938109f
MC
8703
8704 for (i = 0; i < 5; i++) {
b16250e3
MC
8705 u32 int_mbox, misc_host_ctrl;
8706
898a56f8 8707 int_mbox = tr32_mailbox(tnapi->int_mbox);
b16250e3
MC
8708 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
8709
8710 if ((int_mbox != 0) ||
8711 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
8712 intr_ok = 1;
7938109f 8713 break;
b16250e3
MC
8714 }
8715
7938109f
MC
8716 msleep(10);
8717 }
8718
8719 tg3_disable_ints(tp);
8720
4f125f42 8721 free_irq(tnapi->irq_vec, tnapi);
6aa20a22 8722
4f125f42 8723 err = tg3_request_irq(tp, 0);
7938109f
MC
8724
8725 if (err)
8726 return err;
8727
f6eb9b1f
MC
8728 if (intr_ok) {
8729 /* Reenable MSI one shot mode. */
c885e824 8730 if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
f6eb9b1f
MC
8731 (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
8732 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
8733 tw32(MSGINT_MODE, val);
8734 }
7938109f 8735 return 0;
f6eb9b1f 8736 }
7938109f
MC
8737
8738 return -EIO;
8739}
8740
8741/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
8742 * successfully restored
8743 */
8744static int tg3_test_msi(struct tg3 *tp)
8745{
7938109f
MC
8746 int err;
8747 u16 pci_cmd;
8748
8749 if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
8750 return 0;
8751
8752 /* Turn off SERR reporting in case MSI terminates with Master
8753 * Abort.
8754 */
8755 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
8756 pci_write_config_word(tp->pdev, PCI_COMMAND,
8757 pci_cmd & ~PCI_COMMAND_SERR);
8758
8759 err = tg3_test_interrupt(tp);
8760
8761 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
8762
8763 if (!err)
8764 return 0;
8765
8766 /* other failures */
8767 if (err != -EIO)
8768 return err;
8769
8770 /* MSI test failed, go back to INTx mode */
5129c3a3
MC
8771 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
8772 "to INTx mode. Please report this failure to the PCI "
8773 "maintainer and include system chipset information\n");
7938109f 8774
4f125f42 8775 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
09943a18 8776
7938109f
MC
8777 pci_disable_msi(tp->pdev);
8778
8779 tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
dc8bf1b1 8780 tp->napi[0].irq_vec = tp->pdev->irq;
7938109f 8781
4f125f42 8782 err = tg3_request_irq(tp, 0);
7938109f
MC
8783 if (err)
8784 return err;
8785
8786 /* Need to reset the chip because the MSI cycle may have terminated
8787 * with Master Abort.
8788 */
f47c11ee 8789 tg3_full_lock(tp, 1);
7938109f 8790
944d980e 8791 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
8e7a22e3 8792 err = tg3_init_hw(tp, 1);
7938109f 8793
f47c11ee 8794 tg3_full_unlock(tp);
7938109f
MC
8795
8796 if (err)
4f125f42 8797 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
7938109f
MC
8798
8799 return err;
8800}
8801
9e9fd12d
MC
8802static int tg3_request_firmware(struct tg3 *tp)
8803{
8804 const __be32 *fw_data;
8805
8806 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
05dbe005
JP
8807 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
8808 tp->fw_needed);
9e9fd12d
MC
8809 return -ENOENT;
8810 }
8811
8812 fw_data = (void *)tp->fw->data;
8813
8814 /* Firmware blob starts with version numbers, followed by
8815 * start address and _full_ length including BSS sections
8816 * (which must be longer than the actual data, of course
8817 */
8818
8819 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
8820 if (tp->fw_len < (tp->fw->size - 12)) {
05dbe005
JP
8821 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
8822 tp->fw_len, tp->fw_needed);
9e9fd12d
MC
8823 release_firmware(tp->fw);
8824 tp->fw = NULL;
8825 return -EINVAL;
8826 }
8827
8828 /* We no longer need firmware; we have it. */
8829 tp->fw_needed = NULL;
8830 return 0;
8831}
8832
679563f4
MC
8833static bool tg3_enable_msix(struct tg3 *tp)
8834{
8835 int i, rc, cpus = num_online_cpus();
8836 struct msix_entry msix_ent[tp->irq_max];
8837
8838 if (cpus == 1)
8839 /* Just fallback to the simpler MSI mode. */
8840 return false;
8841
8842 /*
8843 * We want as many rx rings enabled as there are cpus.
8844 * The first MSIX vector only deals with link interrupts, etc,
8845 * so we add one to the number of vectors we are requesting.
8846 */
8847 tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
8848
8849 for (i = 0; i < tp->irq_max; i++) {
8850 msix_ent[i].entry = i;
8851 msix_ent[i].vector = 0;
8852 }
8853
8854 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
2430b031
MC
8855 if (rc < 0) {
8856 return false;
8857 } else if (rc != 0) {
679563f4
MC
8858 if (pci_enable_msix(tp->pdev, msix_ent, rc))
8859 return false;
05dbe005
JP
8860 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
8861 tp->irq_cnt, rc);
679563f4
MC
8862 tp->irq_cnt = rc;
8863 }
8864
8865 for (i = 0; i < tp->irq_max; i++)
8866 tp->napi[i].irq_vec = msix_ent[i].vector;
8867
2ddaad39
BH
8868 netif_set_real_num_tx_queues(tp->dev, 1);
8869 rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
8870 if (netif_set_real_num_rx_queues(tp->dev, rc)) {
8871 pci_disable_msix(tp->pdev);
8872 return false;
8873 }
f0392d24 8874 if (tp->irq_cnt > 1)
2430b031
MC
8875 tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
8876
679563f4
MC
8877 return true;
8878}
8879
07b0173c
MC
8880static void tg3_ints_init(struct tg3 *tp)
8881{
679563f4
MC
8882 if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
8883 !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
07b0173c
MC
8884 /* All MSI supporting chips should support tagged
8885 * status. Assert that this is the case.
8886 */
5129c3a3
MC
8887 netdev_warn(tp->dev,
8888 "MSI without TAGGED_STATUS? Not using MSI\n");
679563f4 8889 goto defcfg;
07b0173c 8890 }
4f125f42 8891
679563f4
MC
8892 if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
8893 tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
8894 else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
8895 pci_enable_msi(tp->pdev) == 0)
8896 tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
8897
8898 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
8899 u32 msi_mode = tr32(MSGINT_MODE);
baf8a94a
MC
8900 if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
8901 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
679563f4
MC
8902 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
8903 }
8904defcfg:
8905 if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
8906 tp->irq_cnt = 1;
8907 tp->napi[0].irq_vec = tp->pdev->irq;
2ddaad39 8908 netif_set_real_num_tx_queues(tp->dev, 1);
679563f4 8909 }
07b0173c
MC
8910}
8911
8912static void tg3_ints_fini(struct tg3 *tp)
8913{
679563f4
MC
8914 if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
8915 pci_disable_msix(tp->pdev);
8916 else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
8917 pci_disable_msi(tp->pdev);
8918 tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
774ee752 8919 tp->tg3_flags3 &= ~(TG3_FLG3_ENABLE_RSS | TG3_FLG3_ENABLE_TSS);
07b0173c
MC
8920}
8921
1da177e4
LT
8922static int tg3_open(struct net_device *dev)
8923{
8924 struct tg3 *tp = netdev_priv(dev);
4f125f42 8925 int i, err;
1da177e4 8926
9e9fd12d
MC
8927 if (tp->fw_needed) {
8928 err = tg3_request_firmware(tp);
8929 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
8930 if (err)
8931 return err;
8932 } else if (err) {
05dbe005 8933 netdev_warn(tp->dev, "TSO capability disabled\n");
9e9fd12d
MC
8934 tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
8935 } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
05dbe005 8936 netdev_notice(tp->dev, "TSO capability restored\n");
9e9fd12d
MC
8937 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
8938 }
8939 }
8940
c49a1561
MC
8941 netif_carrier_off(tp->dev);
8942
bc1c7567 8943 err = tg3_set_power_state(tp, PCI_D0);
2f751b67 8944 if (err)
bc1c7567 8945 return err;
2f751b67
MC
8946
8947 tg3_full_lock(tp, 0);
bc1c7567 8948
1da177e4
LT
8949 tg3_disable_ints(tp);
8950 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
8951
f47c11ee 8952 tg3_full_unlock(tp);
1da177e4 8953
679563f4
MC
8954 /*
8955 * Setup interrupts first so we know how
8956 * many NAPI resources to allocate
8957 */
8958 tg3_ints_init(tp);
8959
1da177e4
LT
8960 /* The placement of this call is tied
8961 * to the setup and use of Host TX descriptors.
8962 */
8963 err = tg3_alloc_consistent(tp);
8964 if (err)
679563f4 8965 goto err_out1;
88b06bc2 8966
66cfd1bd
MC
8967 tg3_napi_init(tp);
8968
fed97810 8969 tg3_napi_enable(tp);
1da177e4 8970
4f125f42
MC
8971 for (i = 0; i < tp->irq_cnt; i++) {
8972 struct tg3_napi *tnapi = &tp->napi[i];
8973 err = tg3_request_irq(tp, i);
8974 if (err) {
8975 for (i--; i >= 0; i--)
8976 free_irq(tnapi->irq_vec, tnapi);
8977 break;
8978 }
8979 }
1da177e4 8980
07b0173c 8981 if (err)
679563f4 8982 goto err_out2;
bea3348e 8983
f47c11ee 8984 tg3_full_lock(tp, 0);
1da177e4 8985
8e7a22e3 8986 err = tg3_init_hw(tp, 1);
1da177e4 8987 if (err) {
944d980e 8988 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
8989 tg3_free_rings(tp);
8990 } else {
fac9b83e
DM
8991 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
8992 tp->timer_offset = HZ;
8993 else
8994 tp->timer_offset = HZ / 10;
8995
8996 BUG_ON(tp->timer_offset > HZ);
8997 tp->timer_counter = tp->timer_multiplier =
8998 (HZ / tp->timer_offset);
8999 tp->asf_counter = tp->asf_multiplier =
28fbef78 9000 ((HZ / tp->timer_offset) * 2);
1da177e4
LT
9001
9002 init_timer(&tp->timer);
9003 tp->timer.expires = jiffies + tp->timer_offset;
9004 tp->timer.data = (unsigned long) tp;
9005 tp->timer.function = tg3_timer;
1da177e4
LT
9006 }
9007
f47c11ee 9008 tg3_full_unlock(tp);
1da177e4 9009
07b0173c 9010 if (err)
679563f4 9011 goto err_out3;
1da177e4 9012
7938109f
MC
9013 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
9014 err = tg3_test_msi(tp);
fac9b83e 9015
7938109f 9016 if (err) {
f47c11ee 9017 tg3_full_lock(tp, 0);
944d980e 9018 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
7938109f 9019 tg3_free_rings(tp);
f47c11ee 9020 tg3_full_unlock(tp);
7938109f 9021
679563f4 9022 goto err_out2;
7938109f 9023 }
fcfa0a32 9024
c885e824
MC
9025 if (!(tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
9026 (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
f6eb9b1f 9027 u32 val = tr32(PCIE_TRANSACTION_CFG);
fcfa0a32 9028
f6eb9b1f
MC
9029 tw32(PCIE_TRANSACTION_CFG,
9030 val | PCIE_TRANS_CFG_1SHOT_MSI);
fcfa0a32 9031 }
7938109f
MC
9032 }
9033
b02fd9e3
MC
9034 tg3_phy_start(tp);
9035
f47c11ee 9036 tg3_full_lock(tp, 0);
1da177e4 9037
7938109f
MC
9038 add_timer(&tp->timer);
9039 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
1da177e4
LT
9040 tg3_enable_ints(tp);
9041
f47c11ee 9042 tg3_full_unlock(tp);
1da177e4 9043
fe5f5787 9044 netif_tx_start_all_queues(dev);
1da177e4
LT
9045
9046 return 0;
07b0173c 9047
679563f4 9048err_out3:
4f125f42
MC
9049 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9050 struct tg3_napi *tnapi = &tp->napi[i];
9051 free_irq(tnapi->irq_vec, tnapi);
9052 }
07b0173c 9053
679563f4 9054err_out2:
fed97810 9055 tg3_napi_disable(tp);
66cfd1bd 9056 tg3_napi_fini(tp);
07b0173c 9057 tg3_free_consistent(tp);
679563f4
MC
9058
9059err_out1:
9060 tg3_ints_fini(tp);
07b0173c 9061 return err;
1da177e4
LT
9062}
9063
511d2224
ED
9064static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
9065 struct rtnl_link_stats64 *);
1da177e4
LT
9066static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
9067
9068static int tg3_close(struct net_device *dev)
9069{
4f125f42 9070 int i;
1da177e4
LT
9071 struct tg3 *tp = netdev_priv(dev);
9072
fed97810 9073 tg3_napi_disable(tp);
28e53bdd 9074 cancel_work_sync(&tp->reset_task);
7faa006f 9075
fe5f5787 9076 netif_tx_stop_all_queues(dev);
1da177e4
LT
9077
9078 del_timer_sync(&tp->timer);
9079
24bb4fb6
MC
9080 tg3_phy_stop(tp);
9081
f47c11ee 9082 tg3_full_lock(tp, 1);
1da177e4
LT
9083
9084 tg3_disable_ints(tp);
9085
944d980e 9086 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 9087 tg3_free_rings(tp);
5cf64b8a 9088 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
1da177e4 9089
f47c11ee 9090 tg3_full_unlock(tp);
1da177e4 9091
4f125f42
MC
9092 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9093 struct tg3_napi *tnapi = &tp->napi[i];
9094 free_irq(tnapi->irq_vec, tnapi);
9095 }
07b0173c
MC
9096
9097 tg3_ints_fini(tp);
1da177e4 9098
511d2224
ED
9099 tg3_get_stats64(tp->dev, &tp->net_stats_prev);
9100
1da177e4
LT
9101 memcpy(&tp->estats_prev, tg3_get_estats(tp),
9102 sizeof(tp->estats_prev));
9103
66cfd1bd
MC
9104 tg3_napi_fini(tp);
9105
1da177e4
LT
9106 tg3_free_consistent(tp);
9107
bc1c7567
MC
9108 tg3_set_power_state(tp, PCI_D3hot);
9109
9110 netif_carrier_off(tp->dev);
9111
1da177e4
LT
9112 return 0;
9113}
9114
511d2224 9115static inline u64 get_stat64(tg3_stat64_t *val)
816f8b86
SB
9116{
9117 return ((u64)val->high << 32) | ((u64)val->low);
9118}
9119
511d2224 9120static u64 calc_crc_errors(struct tg3 *tp)
1da177e4
LT
9121{
9122 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9123
f07e9af3 9124 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
1da177e4
LT
9125 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
9126 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
1da177e4
LT
9127 u32 val;
9128
f47c11ee 9129 spin_lock_bh(&tp->lock);
569a5df8
MC
9130 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
9131 tg3_writephy(tp, MII_TG3_TEST1,
9132 val | MII_TG3_TEST1_CRC_EN);
f08aa1a8 9133 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
1da177e4
LT
9134 } else
9135 val = 0;
f47c11ee 9136 spin_unlock_bh(&tp->lock);
1da177e4
LT
9137
9138 tp->phy_crc_errors += val;
9139
9140 return tp->phy_crc_errors;
9141 }
9142
9143 return get_stat64(&hw_stats->rx_fcs_errors);
9144}
9145
9146#define ESTAT_ADD(member) \
9147 estats->member = old_estats->member + \
511d2224 9148 get_stat64(&hw_stats->member)
1da177e4
LT
9149
9150static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
9151{
9152 struct tg3_ethtool_stats *estats = &tp->estats;
9153 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
9154 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9155
9156 if (!hw_stats)
9157 return old_estats;
9158
9159 ESTAT_ADD(rx_octets);
9160 ESTAT_ADD(rx_fragments);
9161 ESTAT_ADD(rx_ucast_packets);
9162 ESTAT_ADD(rx_mcast_packets);
9163 ESTAT_ADD(rx_bcast_packets);
9164 ESTAT_ADD(rx_fcs_errors);
9165 ESTAT_ADD(rx_align_errors);
9166 ESTAT_ADD(rx_xon_pause_rcvd);
9167 ESTAT_ADD(rx_xoff_pause_rcvd);
9168 ESTAT_ADD(rx_mac_ctrl_rcvd);
9169 ESTAT_ADD(rx_xoff_entered);
9170 ESTAT_ADD(rx_frame_too_long_errors);
9171 ESTAT_ADD(rx_jabbers);
9172 ESTAT_ADD(rx_undersize_packets);
9173 ESTAT_ADD(rx_in_length_errors);
9174 ESTAT_ADD(rx_out_length_errors);
9175 ESTAT_ADD(rx_64_or_less_octet_packets);
9176 ESTAT_ADD(rx_65_to_127_octet_packets);
9177 ESTAT_ADD(rx_128_to_255_octet_packets);
9178 ESTAT_ADD(rx_256_to_511_octet_packets);
9179 ESTAT_ADD(rx_512_to_1023_octet_packets);
9180 ESTAT_ADD(rx_1024_to_1522_octet_packets);
9181 ESTAT_ADD(rx_1523_to_2047_octet_packets);
9182 ESTAT_ADD(rx_2048_to_4095_octet_packets);
9183 ESTAT_ADD(rx_4096_to_8191_octet_packets);
9184 ESTAT_ADD(rx_8192_to_9022_octet_packets);
9185
9186 ESTAT_ADD(tx_octets);
9187 ESTAT_ADD(tx_collisions);
9188 ESTAT_ADD(tx_xon_sent);
9189 ESTAT_ADD(tx_xoff_sent);
9190 ESTAT_ADD(tx_flow_control);
9191 ESTAT_ADD(tx_mac_errors);
9192 ESTAT_ADD(tx_single_collisions);
9193 ESTAT_ADD(tx_mult_collisions);
9194 ESTAT_ADD(tx_deferred);
9195 ESTAT_ADD(tx_excessive_collisions);
9196 ESTAT_ADD(tx_late_collisions);
9197 ESTAT_ADD(tx_collide_2times);
9198 ESTAT_ADD(tx_collide_3times);
9199 ESTAT_ADD(tx_collide_4times);
9200 ESTAT_ADD(tx_collide_5times);
9201 ESTAT_ADD(tx_collide_6times);
9202 ESTAT_ADD(tx_collide_7times);
9203 ESTAT_ADD(tx_collide_8times);
9204 ESTAT_ADD(tx_collide_9times);
9205 ESTAT_ADD(tx_collide_10times);
9206 ESTAT_ADD(tx_collide_11times);
9207 ESTAT_ADD(tx_collide_12times);
9208 ESTAT_ADD(tx_collide_13times);
9209 ESTAT_ADD(tx_collide_14times);
9210 ESTAT_ADD(tx_collide_15times);
9211 ESTAT_ADD(tx_ucast_packets);
9212 ESTAT_ADD(tx_mcast_packets);
9213 ESTAT_ADD(tx_bcast_packets);
9214 ESTAT_ADD(tx_carrier_sense_errors);
9215 ESTAT_ADD(tx_discards);
9216 ESTAT_ADD(tx_errors);
9217
9218 ESTAT_ADD(dma_writeq_full);
9219 ESTAT_ADD(dma_write_prioq_full);
9220 ESTAT_ADD(rxbds_empty);
9221 ESTAT_ADD(rx_discards);
9222 ESTAT_ADD(rx_errors);
9223 ESTAT_ADD(rx_threshold_hit);
9224
9225 ESTAT_ADD(dma_readq_full);
9226 ESTAT_ADD(dma_read_prioq_full);
9227 ESTAT_ADD(tx_comp_queue_full);
9228
9229 ESTAT_ADD(ring_set_send_prod_index);
9230 ESTAT_ADD(ring_status_update);
9231 ESTAT_ADD(nic_irqs);
9232 ESTAT_ADD(nic_avoided_irqs);
9233 ESTAT_ADD(nic_tx_threshold_hit);
9234
9235 return estats;
9236}
9237
511d2224
ED
9238static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
9239 struct rtnl_link_stats64 *stats)
1da177e4
LT
9240{
9241 struct tg3 *tp = netdev_priv(dev);
511d2224 9242 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
1da177e4
LT
9243 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9244
9245 if (!hw_stats)
9246 return old_stats;
9247
9248 stats->rx_packets = old_stats->rx_packets +
9249 get_stat64(&hw_stats->rx_ucast_packets) +
9250 get_stat64(&hw_stats->rx_mcast_packets) +
9251 get_stat64(&hw_stats->rx_bcast_packets);
6aa20a22 9252
1da177e4
LT
9253 stats->tx_packets = old_stats->tx_packets +
9254 get_stat64(&hw_stats->tx_ucast_packets) +
9255 get_stat64(&hw_stats->tx_mcast_packets) +
9256 get_stat64(&hw_stats->tx_bcast_packets);
9257
9258 stats->rx_bytes = old_stats->rx_bytes +
9259 get_stat64(&hw_stats->rx_octets);
9260 stats->tx_bytes = old_stats->tx_bytes +
9261 get_stat64(&hw_stats->tx_octets);
9262
9263 stats->rx_errors = old_stats->rx_errors +
4f63b877 9264 get_stat64(&hw_stats->rx_errors);
1da177e4
LT
9265 stats->tx_errors = old_stats->tx_errors +
9266 get_stat64(&hw_stats->tx_errors) +
9267 get_stat64(&hw_stats->tx_mac_errors) +
9268 get_stat64(&hw_stats->tx_carrier_sense_errors) +
9269 get_stat64(&hw_stats->tx_discards);
9270
9271 stats->multicast = old_stats->multicast +
9272 get_stat64(&hw_stats->rx_mcast_packets);
9273 stats->collisions = old_stats->collisions +
9274 get_stat64(&hw_stats->tx_collisions);
9275
9276 stats->rx_length_errors = old_stats->rx_length_errors +
9277 get_stat64(&hw_stats->rx_frame_too_long_errors) +
9278 get_stat64(&hw_stats->rx_undersize_packets);
9279
9280 stats->rx_over_errors = old_stats->rx_over_errors +
9281 get_stat64(&hw_stats->rxbds_empty);
9282 stats->rx_frame_errors = old_stats->rx_frame_errors +
9283 get_stat64(&hw_stats->rx_align_errors);
9284 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
9285 get_stat64(&hw_stats->tx_discards);
9286 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
9287 get_stat64(&hw_stats->tx_carrier_sense_errors);
9288
9289 stats->rx_crc_errors = old_stats->rx_crc_errors +
9290 calc_crc_errors(tp);
9291
4f63b877
JL
9292 stats->rx_missed_errors = old_stats->rx_missed_errors +
9293 get_stat64(&hw_stats->rx_discards);
9294
1da177e4
LT
9295 return stats;
9296}
9297
9298static inline u32 calc_crc(unsigned char *buf, int len)
9299{
9300 u32 reg;
9301 u32 tmp;
9302 int j, k;
9303
9304 reg = 0xffffffff;
9305
9306 for (j = 0; j < len; j++) {
9307 reg ^= buf[j];
9308
9309 for (k = 0; k < 8; k++) {
9310 tmp = reg & 0x01;
9311
9312 reg >>= 1;
9313
859a5887 9314 if (tmp)
1da177e4 9315 reg ^= 0xedb88320;
1da177e4
LT
9316 }
9317 }
9318
9319 return ~reg;
9320}
9321
9322static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
9323{
9324 /* accept or reject all multicast frames */
9325 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
9326 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
9327 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
9328 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
9329}
9330
9331static void __tg3_set_rx_mode(struct net_device *dev)
9332{
9333 struct tg3 *tp = netdev_priv(dev);
9334 u32 rx_mode;
9335
9336 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
9337 RX_MODE_KEEP_VLAN_TAG);
9338
9339 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
9340 * flag clear.
9341 */
9342#if TG3_VLAN_TAG_USED
9343 if (!tp->vlgrp &&
9344 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
9345 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
9346#else
9347 /* By definition, VLAN is disabled always in this
9348 * case.
9349 */
9350 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
9351 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
9352#endif
9353
9354 if (dev->flags & IFF_PROMISC) {
9355 /* Promiscuous mode. */
9356 rx_mode |= RX_MODE_PROMISC;
9357 } else if (dev->flags & IFF_ALLMULTI) {
9358 /* Accept all multicast. */
de6f31eb 9359 tg3_set_multi(tp, 1);
4cd24eaf 9360 } else if (netdev_mc_empty(dev)) {
1da177e4 9361 /* Reject all multicast. */
de6f31eb 9362 tg3_set_multi(tp, 0);
1da177e4
LT
9363 } else {
9364 /* Accept one or more multicast(s). */
22bedad3 9365 struct netdev_hw_addr *ha;
1da177e4
LT
9366 u32 mc_filter[4] = { 0, };
9367 u32 regidx;
9368 u32 bit;
9369 u32 crc;
9370
22bedad3
JP
9371 netdev_for_each_mc_addr(ha, dev) {
9372 crc = calc_crc(ha->addr, ETH_ALEN);
1da177e4
LT
9373 bit = ~crc & 0x7f;
9374 regidx = (bit & 0x60) >> 5;
9375 bit &= 0x1f;
9376 mc_filter[regidx] |= (1 << bit);
9377 }
9378
9379 tw32(MAC_HASH_REG_0, mc_filter[0]);
9380 tw32(MAC_HASH_REG_1, mc_filter[1]);
9381 tw32(MAC_HASH_REG_2, mc_filter[2]);
9382 tw32(MAC_HASH_REG_3, mc_filter[3]);
9383 }
9384
9385 if (rx_mode != tp->rx_mode) {
9386 tp->rx_mode = rx_mode;
9387 tw32_f(MAC_RX_MODE, rx_mode);
9388 udelay(10);
9389 }
9390}
9391
9392static void tg3_set_rx_mode(struct net_device *dev)
9393{
9394 struct tg3 *tp = netdev_priv(dev);
9395
e75f7c90
MC
9396 if (!netif_running(dev))
9397 return;
9398
f47c11ee 9399 tg3_full_lock(tp, 0);
1da177e4 9400 __tg3_set_rx_mode(dev);
f47c11ee 9401 tg3_full_unlock(tp);
1da177e4
LT
9402}
9403
9404#define TG3_REGDUMP_LEN (32 * 1024)
9405
9406static int tg3_get_regs_len(struct net_device *dev)
9407{
9408 return TG3_REGDUMP_LEN;
9409}
9410
9411static void tg3_get_regs(struct net_device *dev,
9412 struct ethtool_regs *regs, void *_p)
9413{
9414 u32 *p = _p;
9415 struct tg3 *tp = netdev_priv(dev);
9416 u8 *orig_p = _p;
9417 int i;
9418
9419 regs->version = 0;
9420
9421 memset(p, 0, TG3_REGDUMP_LEN);
9422
80096068 9423 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
9424 return;
9425
f47c11ee 9426 tg3_full_lock(tp, 0);
1da177e4
LT
9427
9428#define __GET_REG32(reg) (*(p)++ = tr32(reg))
be98da6a 9429#define GET_REG32_LOOP(base, len) \
1da177e4
LT
9430do { p = (u32 *)(orig_p + (base)); \
9431 for (i = 0; i < len; i += 4) \
9432 __GET_REG32((base) + i); \
9433} while (0)
9434#define GET_REG32_1(reg) \
9435do { p = (u32 *)(orig_p + (reg)); \
9436 __GET_REG32((reg)); \
9437} while (0)
9438
9439 GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
9440 GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
9441 GET_REG32_LOOP(MAC_MODE, 0x4f0);
9442 GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
9443 GET_REG32_1(SNDDATAC_MODE);
9444 GET_REG32_LOOP(SNDBDS_MODE, 0x80);
9445 GET_REG32_LOOP(SNDBDI_MODE, 0x48);
9446 GET_REG32_1(SNDBDC_MODE);
9447 GET_REG32_LOOP(RCVLPC_MODE, 0x20);
9448 GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
9449 GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
9450 GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
9451 GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
9452 GET_REG32_1(RCVDCC_MODE);
9453 GET_REG32_LOOP(RCVBDI_MODE, 0x20);
9454 GET_REG32_LOOP(RCVCC_MODE, 0x14);
9455 GET_REG32_LOOP(RCVLSC_MODE, 0x08);
9456 GET_REG32_1(MBFREE_MODE);
9457 GET_REG32_LOOP(HOSTCC_MODE, 0x100);
9458 GET_REG32_LOOP(MEMARB_MODE, 0x10);
9459 GET_REG32_LOOP(BUFMGR_MODE, 0x58);
9460 GET_REG32_LOOP(RDMAC_MODE, 0x08);
9461 GET_REG32_LOOP(WDMAC_MODE, 0x08);
091465d7
CE
9462 GET_REG32_1(RX_CPU_MODE);
9463 GET_REG32_1(RX_CPU_STATE);
9464 GET_REG32_1(RX_CPU_PGMCTR);
9465 GET_REG32_1(RX_CPU_HWBKPT);
9466 GET_REG32_1(TX_CPU_MODE);
9467 GET_REG32_1(TX_CPU_STATE);
9468 GET_REG32_1(TX_CPU_PGMCTR);
1da177e4
LT
9469 GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
9470 GET_REG32_LOOP(FTQ_RESET, 0x120);
9471 GET_REG32_LOOP(MSGINT_MODE, 0x0c);
9472 GET_REG32_1(DMAC_MODE);
9473 GET_REG32_LOOP(GRC_MODE, 0x4c);
9474 if (tp->tg3_flags & TG3_FLAG_NVRAM)
9475 GET_REG32_LOOP(NVRAM_CMD, 0x24);
9476
9477#undef __GET_REG32
9478#undef GET_REG32_LOOP
9479#undef GET_REG32_1
9480
f47c11ee 9481 tg3_full_unlock(tp);
1da177e4
LT
9482}
9483
9484static int tg3_get_eeprom_len(struct net_device *dev)
9485{
9486 struct tg3 *tp = netdev_priv(dev);
9487
9488 return tp->nvram_size;
9489}
9490
1da177e4
LT
9491static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
9492{
9493 struct tg3 *tp = netdev_priv(dev);
9494 int ret;
9495 u8 *pd;
b9fc7dc5 9496 u32 i, offset, len, b_offset, b_count;
a9dc529d 9497 __be32 val;
1da177e4 9498
df259d8c
MC
9499 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
9500 return -EINVAL;
9501
80096068 9502 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
9503 return -EAGAIN;
9504
1da177e4
LT
9505 offset = eeprom->offset;
9506 len = eeprom->len;
9507 eeprom->len = 0;
9508
9509 eeprom->magic = TG3_EEPROM_MAGIC;
9510
9511 if (offset & 3) {
9512 /* adjustments to start on required 4 byte boundary */
9513 b_offset = offset & 3;
9514 b_count = 4 - b_offset;
9515 if (b_count > len) {
9516 /* i.e. offset=1 len=2 */
9517 b_count = len;
9518 }
a9dc529d 9519 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
1da177e4
LT
9520 if (ret)
9521 return ret;
be98da6a 9522 memcpy(data, ((char *)&val) + b_offset, b_count);
1da177e4
LT
9523 len -= b_count;
9524 offset += b_count;
c6cdf436 9525 eeprom->len += b_count;
1da177e4
LT
9526 }
9527
9528 /* read bytes upto the last 4 byte boundary */
9529 pd = &data[eeprom->len];
9530 for (i = 0; i < (len - (len & 3)); i += 4) {
a9dc529d 9531 ret = tg3_nvram_read_be32(tp, offset + i, &val);
1da177e4
LT
9532 if (ret) {
9533 eeprom->len += i;
9534 return ret;
9535 }
1da177e4
LT
9536 memcpy(pd + i, &val, 4);
9537 }
9538 eeprom->len += i;
9539
9540 if (len & 3) {
9541 /* read last bytes not ending on 4 byte boundary */
9542 pd = &data[eeprom->len];
9543 b_count = len & 3;
9544 b_offset = offset + len - b_count;
a9dc529d 9545 ret = tg3_nvram_read_be32(tp, b_offset, &val);
1da177e4
LT
9546 if (ret)
9547 return ret;
b9fc7dc5 9548 memcpy(pd, &val, b_count);
1da177e4
LT
9549 eeprom->len += b_count;
9550 }
9551 return 0;
9552}
9553
6aa20a22 9554static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
1da177e4
LT
9555
9556static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
9557{
9558 struct tg3 *tp = netdev_priv(dev);
9559 int ret;
b9fc7dc5 9560 u32 offset, len, b_offset, odd_len;
1da177e4 9561 u8 *buf;
a9dc529d 9562 __be32 start, end;
1da177e4 9563
80096068 9564 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
9565 return -EAGAIN;
9566
df259d8c
MC
9567 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
9568 eeprom->magic != TG3_EEPROM_MAGIC)
1da177e4
LT
9569 return -EINVAL;
9570
9571 offset = eeprom->offset;
9572 len = eeprom->len;
9573
9574 if ((b_offset = (offset & 3))) {
9575 /* adjustments to start on required 4 byte boundary */
a9dc529d 9576 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
1da177e4
LT
9577 if (ret)
9578 return ret;
1da177e4
LT
9579 len += b_offset;
9580 offset &= ~3;
1c8594b4
MC
9581 if (len < 4)
9582 len = 4;
1da177e4
LT
9583 }
9584
9585 odd_len = 0;
1c8594b4 9586 if (len & 3) {
1da177e4
LT
9587 /* adjustments to end on required 4 byte boundary */
9588 odd_len = 1;
9589 len = (len + 3) & ~3;
a9dc529d 9590 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
1da177e4
LT
9591 if (ret)
9592 return ret;
1da177e4
LT
9593 }
9594
9595 buf = data;
9596 if (b_offset || odd_len) {
9597 buf = kmalloc(len, GFP_KERNEL);
ab0049b4 9598 if (!buf)
1da177e4
LT
9599 return -ENOMEM;
9600 if (b_offset)
9601 memcpy(buf, &start, 4);
9602 if (odd_len)
9603 memcpy(buf+len-4, &end, 4);
9604 memcpy(buf + b_offset, data, eeprom->len);
9605 }
9606
9607 ret = tg3_nvram_write_block(tp, offset, len, buf);
9608
9609 if (buf != data)
9610 kfree(buf);
9611
9612 return ret;
9613}
9614
9615static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
9616{
b02fd9e3
MC
9617 struct tg3 *tp = netdev_priv(dev);
9618
9619 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
3f0e3ad7 9620 struct phy_device *phydev;
f07e9af3 9621 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 9622 return -EAGAIN;
3f0e3ad7
MC
9623 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
9624 return phy_ethtool_gset(phydev, cmd);
b02fd9e3 9625 }
6aa20a22 9626
1da177e4
LT
9627 cmd->supported = (SUPPORTED_Autoneg);
9628
f07e9af3 9629 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
9630 cmd->supported |= (SUPPORTED_1000baseT_Half |
9631 SUPPORTED_1000baseT_Full);
9632
f07e9af3 9633 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
1da177e4
LT
9634 cmd->supported |= (SUPPORTED_100baseT_Half |
9635 SUPPORTED_100baseT_Full |
9636 SUPPORTED_10baseT_Half |
9637 SUPPORTED_10baseT_Full |
3bebab59 9638 SUPPORTED_TP);
ef348144
KK
9639 cmd->port = PORT_TP;
9640 } else {
1da177e4 9641 cmd->supported |= SUPPORTED_FIBRE;
ef348144
KK
9642 cmd->port = PORT_FIBRE;
9643 }
6aa20a22 9644
1da177e4
LT
9645 cmd->advertising = tp->link_config.advertising;
9646 if (netif_running(dev)) {
9647 cmd->speed = tp->link_config.active_speed;
9648 cmd->duplex = tp->link_config.active_duplex;
9649 }
882e9793 9650 cmd->phy_address = tp->phy_addr;
7e5856bd 9651 cmd->transceiver = XCVR_INTERNAL;
1da177e4
LT
9652 cmd->autoneg = tp->link_config.autoneg;
9653 cmd->maxtxpkt = 0;
9654 cmd->maxrxpkt = 0;
9655 return 0;
9656}
6aa20a22 9657
1da177e4
LT
9658static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
9659{
9660 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9661
b02fd9e3 9662 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
3f0e3ad7 9663 struct phy_device *phydev;
f07e9af3 9664 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 9665 return -EAGAIN;
3f0e3ad7
MC
9666 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
9667 return phy_ethtool_sset(phydev, cmd);
b02fd9e3
MC
9668 }
9669
7e5856bd
MC
9670 if (cmd->autoneg != AUTONEG_ENABLE &&
9671 cmd->autoneg != AUTONEG_DISABLE)
37ff238d 9672 return -EINVAL;
7e5856bd
MC
9673
9674 if (cmd->autoneg == AUTONEG_DISABLE &&
9675 cmd->duplex != DUPLEX_FULL &&
9676 cmd->duplex != DUPLEX_HALF)
37ff238d 9677 return -EINVAL;
1da177e4 9678
7e5856bd
MC
9679 if (cmd->autoneg == AUTONEG_ENABLE) {
9680 u32 mask = ADVERTISED_Autoneg |
9681 ADVERTISED_Pause |
9682 ADVERTISED_Asym_Pause;
9683
f07e9af3 9684 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
7e5856bd
MC
9685 mask |= ADVERTISED_1000baseT_Half |
9686 ADVERTISED_1000baseT_Full;
9687
f07e9af3 9688 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
7e5856bd
MC
9689 mask |= ADVERTISED_100baseT_Half |
9690 ADVERTISED_100baseT_Full |
9691 ADVERTISED_10baseT_Half |
9692 ADVERTISED_10baseT_Full |
9693 ADVERTISED_TP;
9694 else
9695 mask |= ADVERTISED_FIBRE;
9696
9697 if (cmd->advertising & ~mask)
9698 return -EINVAL;
9699
9700 mask &= (ADVERTISED_1000baseT_Half |
9701 ADVERTISED_1000baseT_Full |
9702 ADVERTISED_100baseT_Half |
9703 ADVERTISED_100baseT_Full |
9704 ADVERTISED_10baseT_Half |
9705 ADVERTISED_10baseT_Full);
9706
9707 cmd->advertising &= mask;
9708 } else {
f07e9af3 9709 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
7e5856bd
MC
9710 if (cmd->speed != SPEED_1000)
9711 return -EINVAL;
9712
9713 if (cmd->duplex != DUPLEX_FULL)
9714 return -EINVAL;
9715 } else {
9716 if (cmd->speed != SPEED_100 &&
9717 cmd->speed != SPEED_10)
9718 return -EINVAL;
9719 }
9720 }
9721
f47c11ee 9722 tg3_full_lock(tp, 0);
1da177e4
LT
9723
9724 tp->link_config.autoneg = cmd->autoneg;
9725 if (cmd->autoneg == AUTONEG_ENABLE) {
405d8e5c
AG
9726 tp->link_config.advertising = (cmd->advertising |
9727 ADVERTISED_Autoneg);
1da177e4
LT
9728 tp->link_config.speed = SPEED_INVALID;
9729 tp->link_config.duplex = DUPLEX_INVALID;
9730 } else {
9731 tp->link_config.advertising = 0;
9732 tp->link_config.speed = cmd->speed;
9733 tp->link_config.duplex = cmd->duplex;
b02fd9e3 9734 }
6aa20a22 9735
24fcad6b
MC
9736 tp->link_config.orig_speed = tp->link_config.speed;
9737 tp->link_config.orig_duplex = tp->link_config.duplex;
9738 tp->link_config.orig_autoneg = tp->link_config.autoneg;
9739
1da177e4
LT
9740 if (netif_running(dev))
9741 tg3_setup_phy(tp, 1);
9742
f47c11ee 9743 tg3_full_unlock(tp);
6aa20a22 9744
1da177e4
LT
9745 return 0;
9746}
6aa20a22 9747
1da177e4
LT
9748static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
9749{
9750 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9751
1da177e4
LT
9752 strcpy(info->driver, DRV_MODULE_NAME);
9753 strcpy(info->version, DRV_MODULE_VERSION);
c4e6575c 9754 strcpy(info->fw_version, tp->fw_ver);
1da177e4
LT
9755 strcpy(info->bus_info, pci_name(tp->pdev));
9756}
6aa20a22 9757
1da177e4
LT
9758static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
9759{
9760 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9761
12dac075
RW
9762 if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
9763 device_can_wakeup(&tp->pdev->dev))
a85feb8c
GZ
9764 wol->supported = WAKE_MAGIC;
9765 else
9766 wol->supported = 0;
1da177e4 9767 wol->wolopts = 0;
05ac4cb7
MC
9768 if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
9769 device_can_wakeup(&tp->pdev->dev))
1da177e4
LT
9770 wol->wolopts = WAKE_MAGIC;
9771 memset(&wol->sopass, 0, sizeof(wol->sopass));
9772}
6aa20a22 9773
1da177e4
LT
9774static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
9775{
9776 struct tg3 *tp = netdev_priv(dev);
12dac075 9777 struct device *dp = &tp->pdev->dev;
6aa20a22 9778
1da177e4
LT
9779 if (wol->wolopts & ~WAKE_MAGIC)
9780 return -EINVAL;
9781 if ((wol->wolopts & WAKE_MAGIC) &&
12dac075 9782 !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
1da177e4 9783 return -EINVAL;
6aa20a22 9784
f47c11ee 9785 spin_lock_bh(&tp->lock);
12dac075 9786 if (wol->wolopts & WAKE_MAGIC) {
1da177e4 9787 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
12dac075
RW
9788 device_set_wakeup_enable(dp, true);
9789 } else {
1da177e4 9790 tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
12dac075
RW
9791 device_set_wakeup_enable(dp, false);
9792 }
f47c11ee 9793 spin_unlock_bh(&tp->lock);
6aa20a22 9794
1da177e4
LT
9795 return 0;
9796}
6aa20a22 9797
1da177e4
LT
9798static u32 tg3_get_msglevel(struct net_device *dev)
9799{
9800 struct tg3 *tp = netdev_priv(dev);
9801 return tp->msg_enable;
9802}
6aa20a22 9803
1da177e4
LT
9804static void tg3_set_msglevel(struct net_device *dev, u32 value)
9805{
9806 struct tg3 *tp = netdev_priv(dev);
9807 tp->msg_enable = value;
9808}
6aa20a22 9809
1da177e4
LT
9810static int tg3_set_tso(struct net_device *dev, u32 value)
9811{
9812 struct tg3 *tp = netdev_priv(dev);
9813
9814 if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
9815 if (value)
9816 return -EINVAL;
9817 return 0;
9818 }
027455ad 9819 if ((dev->features & NETIF_F_IPV6_CSUM) &&
e849cdc3
MC
9820 ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
9821 (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3))) {
9936bcf6 9822 if (value) {
b0026624 9823 dev->features |= NETIF_F_TSO6;
e849cdc3
MC
9824 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
9825 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c
MC
9826 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
9827 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
321d32a0 9828 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
e849cdc3 9829 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
9936bcf6
MC
9830 dev->features |= NETIF_F_TSO_ECN;
9831 } else
9832 dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
b0026624 9833 }
1da177e4
LT
9834 return ethtool_op_set_tso(dev, value);
9835}
6aa20a22 9836
1da177e4
LT
9837static int tg3_nway_reset(struct net_device *dev)
9838{
9839 struct tg3 *tp = netdev_priv(dev);
1da177e4 9840 int r;
6aa20a22 9841
1da177e4
LT
9842 if (!netif_running(dev))
9843 return -EAGAIN;
9844
f07e9af3 9845 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
c94e3941
MC
9846 return -EINVAL;
9847
b02fd9e3 9848 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
f07e9af3 9849 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 9850 return -EAGAIN;
3f0e3ad7 9851 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
9852 } else {
9853 u32 bmcr;
9854
9855 spin_lock_bh(&tp->lock);
9856 r = -EINVAL;
9857 tg3_readphy(tp, MII_BMCR, &bmcr);
9858 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
9859 ((bmcr & BMCR_ANENABLE) ||
f07e9af3 9860 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
b02fd9e3
MC
9861 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
9862 BMCR_ANENABLE);
9863 r = 0;
9864 }
9865 spin_unlock_bh(&tp->lock);
1da177e4 9866 }
6aa20a22 9867
1da177e4
LT
9868 return r;
9869}
6aa20a22 9870
1da177e4
LT
9871static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
9872{
9873 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9874
2c49a44d 9875 ering->rx_max_pending = tp->rx_std_ring_mask;
1da177e4 9876 ering->rx_mini_max_pending = 0;
4f81c32b 9877 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
2c49a44d 9878 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
4f81c32b
MC
9879 else
9880 ering->rx_jumbo_max_pending = 0;
9881
9882 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
1da177e4
LT
9883
9884 ering->rx_pending = tp->rx_pending;
9885 ering->rx_mini_pending = 0;
4f81c32b
MC
9886 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
9887 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
9888 else
9889 ering->rx_jumbo_pending = 0;
9890
f3f3f27e 9891 ering->tx_pending = tp->napi[0].tx_pending;
1da177e4 9892}
6aa20a22 9893
1da177e4
LT
9894static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
9895{
9896 struct tg3 *tp = netdev_priv(dev);
646c9edd 9897 int i, irq_sync = 0, err = 0;
6aa20a22 9898
2c49a44d
MC
9899 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
9900 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
bc3a9254
MC
9901 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
9902 (ering->tx_pending <= MAX_SKB_FRAGS) ||
7f62ad5d 9903 ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
bc3a9254 9904 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
1da177e4 9905 return -EINVAL;
6aa20a22 9906
bbe832c0 9907 if (netif_running(dev)) {
b02fd9e3 9908 tg3_phy_stop(tp);
1da177e4 9909 tg3_netif_stop(tp);
bbe832c0
MC
9910 irq_sync = 1;
9911 }
1da177e4 9912
bbe832c0 9913 tg3_full_lock(tp, irq_sync);
6aa20a22 9914
1da177e4
LT
9915 tp->rx_pending = ering->rx_pending;
9916
9917 if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
9918 tp->rx_pending > 63)
9919 tp->rx_pending = 63;
9920 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
646c9edd 9921
6fd45cb8 9922 for (i = 0; i < tp->irq_max; i++)
646c9edd 9923 tp->napi[i].tx_pending = ering->tx_pending;
1da177e4
LT
9924
9925 if (netif_running(dev)) {
944d980e 9926 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
b9ec6c1b
MC
9927 err = tg3_restart_hw(tp, 1);
9928 if (!err)
9929 tg3_netif_start(tp);
1da177e4
LT
9930 }
9931
f47c11ee 9932 tg3_full_unlock(tp);
6aa20a22 9933
b02fd9e3
MC
9934 if (irq_sync && !err)
9935 tg3_phy_start(tp);
9936
b9ec6c1b 9937 return err;
1da177e4 9938}
6aa20a22 9939
1da177e4
LT
9940static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
9941{
9942 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9943
1da177e4 9944 epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
8d018621 9945
e18ce346 9946 if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
8d018621
MC
9947 epause->rx_pause = 1;
9948 else
9949 epause->rx_pause = 0;
9950
e18ce346 9951 if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
8d018621
MC
9952 epause->tx_pause = 1;
9953 else
9954 epause->tx_pause = 0;
1da177e4 9955}
6aa20a22 9956
1da177e4
LT
9957static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
9958{
9959 struct tg3 *tp = netdev_priv(dev);
b02fd9e3 9960 int err = 0;
6aa20a22 9961
b02fd9e3 9962 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
2712168f
MC
9963 u32 newadv;
9964 struct phy_device *phydev;
1da177e4 9965
2712168f 9966 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
f47c11ee 9967
2712168f
MC
9968 if (!(phydev->supported & SUPPORTED_Pause) ||
9969 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
9970 ((epause->rx_pause && !epause->tx_pause) ||
9971 (!epause->rx_pause && epause->tx_pause))))
9972 return -EINVAL;
1da177e4 9973
2712168f
MC
9974 tp->link_config.flowctrl = 0;
9975 if (epause->rx_pause) {
9976 tp->link_config.flowctrl |= FLOW_CTRL_RX;
9977
9978 if (epause->tx_pause) {
9979 tp->link_config.flowctrl |= FLOW_CTRL_TX;
9980 newadv = ADVERTISED_Pause;
b02fd9e3 9981 } else
2712168f
MC
9982 newadv = ADVERTISED_Pause |
9983 ADVERTISED_Asym_Pause;
9984 } else if (epause->tx_pause) {
9985 tp->link_config.flowctrl |= FLOW_CTRL_TX;
9986 newadv = ADVERTISED_Asym_Pause;
9987 } else
9988 newadv = 0;
9989
9990 if (epause->autoneg)
9991 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
9992 else
9993 tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
9994
f07e9af3 9995 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
2712168f
MC
9996 u32 oldadv = phydev->advertising &
9997 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
9998 if (oldadv != newadv) {
9999 phydev->advertising &=
10000 ~(ADVERTISED_Pause |
10001 ADVERTISED_Asym_Pause);
10002 phydev->advertising |= newadv;
10003 if (phydev->autoneg) {
10004 /*
10005 * Always renegotiate the link to
10006 * inform our link partner of our
10007 * flow control settings, even if the
10008 * flow control is forced. Let
10009 * tg3_adjust_link() do the final
10010 * flow control setup.
10011 */
10012 return phy_start_aneg(phydev);
b02fd9e3 10013 }
b02fd9e3 10014 }
b02fd9e3 10015
2712168f 10016 if (!epause->autoneg)
b02fd9e3 10017 tg3_setup_flow_control(tp, 0, 0);
2712168f
MC
10018 } else {
10019 tp->link_config.orig_advertising &=
10020 ~(ADVERTISED_Pause |
10021 ADVERTISED_Asym_Pause);
10022 tp->link_config.orig_advertising |= newadv;
b02fd9e3
MC
10023 }
10024 } else {
10025 int irq_sync = 0;
10026
10027 if (netif_running(dev)) {
10028 tg3_netif_stop(tp);
10029 irq_sync = 1;
10030 }
10031
10032 tg3_full_lock(tp, irq_sync);
10033
10034 if (epause->autoneg)
10035 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
10036 else
10037 tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
10038 if (epause->rx_pause)
e18ce346 10039 tp->link_config.flowctrl |= FLOW_CTRL_RX;
b02fd9e3 10040 else
e18ce346 10041 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
b02fd9e3 10042 if (epause->tx_pause)
e18ce346 10043 tp->link_config.flowctrl |= FLOW_CTRL_TX;
b02fd9e3 10044 else
e18ce346 10045 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
b02fd9e3
MC
10046
10047 if (netif_running(dev)) {
10048 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10049 err = tg3_restart_hw(tp, 1);
10050 if (!err)
10051 tg3_netif_start(tp);
10052 }
10053
10054 tg3_full_unlock(tp);
10055 }
6aa20a22 10056
b9ec6c1b 10057 return err;
1da177e4 10058}
6aa20a22 10059
1da177e4
LT
10060static u32 tg3_get_rx_csum(struct net_device *dev)
10061{
10062 struct tg3 *tp = netdev_priv(dev);
10063 return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
10064}
6aa20a22 10065
1da177e4
LT
10066static int tg3_set_rx_csum(struct net_device *dev, u32 data)
10067{
10068 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10069
1da177e4
LT
10070 if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
10071 if (data != 0)
10072 return -EINVAL;
c6cdf436
MC
10073 return 0;
10074 }
6aa20a22 10075
f47c11ee 10076 spin_lock_bh(&tp->lock);
1da177e4
LT
10077 if (data)
10078 tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
10079 else
10080 tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
f47c11ee 10081 spin_unlock_bh(&tp->lock);
6aa20a22 10082
1da177e4
LT
10083 return 0;
10084}
6aa20a22 10085
1da177e4
LT
10086static int tg3_set_tx_csum(struct net_device *dev, u32 data)
10087{
10088 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10089
1da177e4
LT
10090 if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
10091 if (data != 0)
10092 return -EINVAL;
c6cdf436
MC
10093 return 0;
10094 }
6aa20a22 10095
321d32a0 10096 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
6460d948 10097 ethtool_op_set_tx_ipv6_csum(dev, data);
1da177e4 10098 else
9c27dbdf 10099 ethtool_op_set_tx_csum(dev, data);
1da177e4
LT
10100
10101 return 0;
10102}
10103
de6f31eb 10104static int tg3_get_sset_count(struct net_device *dev, int sset)
1da177e4 10105{
b9f2c044
JG
10106 switch (sset) {
10107 case ETH_SS_TEST:
10108 return TG3_NUM_TEST;
10109 case ETH_SS_STATS:
10110 return TG3_NUM_STATS;
10111 default:
10112 return -EOPNOTSUPP;
10113 }
4cafd3f5
MC
10114}
10115
de6f31eb 10116static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
1da177e4
LT
10117{
10118 switch (stringset) {
10119 case ETH_SS_STATS:
10120 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
10121 break;
4cafd3f5
MC
10122 case ETH_SS_TEST:
10123 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
10124 break;
1da177e4
LT
10125 default:
10126 WARN_ON(1); /* we need a WARN() */
10127 break;
10128 }
10129}
10130
4009a93d
MC
10131static int tg3_phys_id(struct net_device *dev, u32 data)
10132{
10133 struct tg3 *tp = netdev_priv(dev);
10134 int i;
10135
10136 if (!netif_running(tp->dev))
10137 return -EAGAIN;
10138
10139 if (data == 0)
759afc31 10140 data = UINT_MAX / 2;
4009a93d
MC
10141
10142 for (i = 0; i < (data * 2); i++) {
10143 if ((i % 2) == 0)
10144 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10145 LED_CTRL_1000MBPS_ON |
10146 LED_CTRL_100MBPS_ON |
10147 LED_CTRL_10MBPS_ON |
10148 LED_CTRL_TRAFFIC_OVERRIDE |
10149 LED_CTRL_TRAFFIC_BLINK |
10150 LED_CTRL_TRAFFIC_LED);
6aa20a22 10151
4009a93d
MC
10152 else
10153 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10154 LED_CTRL_TRAFFIC_OVERRIDE);
10155
10156 if (msleep_interruptible(500))
10157 break;
10158 }
10159 tw32(MAC_LED_CTRL, tp->led_ctrl);
10160 return 0;
10161}
10162
de6f31eb 10163static void tg3_get_ethtool_stats(struct net_device *dev,
1da177e4
LT
10164 struct ethtool_stats *estats, u64 *tmp_stats)
10165{
10166 struct tg3 *tp = netdev_priv(dev);
10167 memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
10168}
10169
566f86ad 10170#define NVRAM_TEST_SIZE 0x100
a5767dec
MC
10171#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
10172#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
10173#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
b16250e3
MC
10174#define NVRAM_SELFBOOT_HW_SIZE 0x20
10175#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
566f86ad
MC
10176
10177static int tg3_test_nvram(struct tg3 *tp)
10178{
b9fc7dc5 10179 u32 csum, magic;
a9dc529d 10180 __be32 *buf;
ab0049b4 10181 int i, j, k, err = 0, size;
566f86ad 10182
df259d8c
MC
10183 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
10184 return 0;
10185
e4f34110 10186 if (tg3_nvram_read(tp, 0, &magic) != 0)
1b27777a
MC
10187 return -EIO;
10188
1b27777a
MC
10189 if (magic == TG3_EEPROM_MAGIC)
10190 size = NVRAM_TEST_SIZE;
b16250e3 10191 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
a5767dec
MC
10192 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
10193 TG3_EEPROM_SB_FORMAT_1) {
10194 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
10195 case TG3_EEPROM_SB_REVISION_0:
10196 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
10197 break;
10198 case TG3_EEPROM_SB_REVISION_2:
10199 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
10200 break;
10201 case TG3_EEPROM_SB_REVISION_3:
10202 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
10203 break;
10204 default:
10205 return 0;
10206 }
10207 } else
1b27777a 10208 return 0;
b16250e3
MC
10209 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
10210 size = NVRAM_SELFBOOT_HW_SIZE;
10211 else
1b27777a
MC
10212 return -EIO;
10213
10214 buf = kmalloc(size, GFP_KERNEL);
566f86ad
MC
10215 if (buf == NULL)
10216 return -ENOMEM;
10217
1b27777a
MC
10218 err = -EIO;
10219 for (i = 0, j = 0; i < size; i += 4, j++) {
a9dc529d
MC
10220 err = tg3_nvram_read_be32(tp, i, &buf[j]);
10221 if (err)
566f86ad 10222 break;
566f86ad 10223 }
1b27777a 10224 if (i < size)
566f86ad
MC
10225 goto out;
10226
1b27777a 10227 /* Selfboot format */
a9dc529d 10228 magic = be32_to_cpu(buf[0]);
b9fc7dc5 10229 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
b16250e3 10230 TG3_EEPROM_MAGIC_FW) {
1b27777a
MC
10231 u8 *buf8 = (u8 *) buf, csum8 = 0;
10232
b9fc7dc5 10233 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
a5767dec
MC
10234 TG3_EEPROM_SB_REVISION_2) {
10235 /* For rev 2, the csum doesn't include the MBA. */
10236 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
10237 csum8 += buf8[i];
10238 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
10239 csum8 += buf8[i];
10240 } else {
10241 for (i = 0; i < size; i++)
10242 csum8 += buf8[i];
10243 }
1b27777a 10244
ad96b485
AB
10245 if (csum8 == 0) {
10246 err = 0;
10247 goto out;
10248 }
10249
10250 err = -EIO;
10251 goto out;
1b27777a 10252 }
566f86ad 10253
b9fc7dc5 10254 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
b16250e3
MC
10255 TG3_EEPROM_MAGIC_HW) {
10256 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
a9dc529d 10257 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
b16250e3 10258 u8 *buf8 = (u8 *) buf;
b16250e3
MC
10259
10260 /* Separate the parity bits and the data bytes. */
10261 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
10262 if ((i == 0) || (i == 8)) {
10263 int l;
10264 u8 msk;
10265
10266 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
10267 parity[k++] = buf8[i] & msk;
10268 i++;
859a5887 10269 } else if (i == 16) {
b16250e3
MC
10270 int l;
10271 u8 msk;
10272
10273 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
10274 parity[k++] = buf8[i] & msk;
10275 i++;
10276
10277 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
10278 parity[k++] = buf8[i] & msk;
10279 i++;
10280 }
10281 data[j++] = buf8[i];
10282 }
10283
10284 err = -EIO;
10285 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
10286 u8 hw8 = hweight8(data[i]);
10287
10288 if ((hw8 & 0x1) && parity[i])
10289 goto out;
10290 else if (!(hw8 & 0x1) && !parity[i])
10291 goto out;
10292 }
10293 err = 0;
10294 goto out;
10295 }
10296
566f86ad
MC
10297 /* Bootstrap checksum at offset 0x10 */
10298 csum = calc_crc((unsigned char *) buf, 0x10);
a9dc529d 10299 if (csum != be32_to_cpu(buf[0x10/4]))
566f86ad
MC
10300 goto out;
10301
10302 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
10303 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
a9dc529d
MC
10304 if (csum != be32_to_cpu(buf[0xfc/4]))
10305 goto out;
566f86ad
MC
10306
10307 err = 0;
10308
10309out:
10310 kfree(buf);
10311 return err;
10312}
10313
ca43007a
MC
10314#define TG3_SERDES_TIMEOUT_SEC 2
10315#define TG3_COPPER_TIMEOUT_SEC 6
10316
10317static int tg3_test_link(struct tg3 *tp)
10318{
10319 int i, max;
10320
10321 if (!netif_running(tp->dev))
10322 return -ENODEV;
10323
f07e9af3 10324 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
ca43007a
MC
10325 max = TG3_SERDES_TIMEOUT_SEC;
10326 else
10327 max = TG3_COPPER_TIMEOUT_SEC;
10328
10329 for (i = 0; i < max; i++) {
10330 if (netif_carrier_ok(tp->dev))
10331 return 0;
10332
10333 if (msleep_interruptible(1000))
10334 break;
10335 }
10336
10337 return -EIO;
10338}
10339
a71116d1 10340/* Only test the commonly used registers */
30ca3e37 10341static int tg3_test_registers(struct tg3 *tp)
a71116d1 10342{
b16250e3 10343 int i, is_5705, is_5750;
a71116d1
MC
10344 u32 offset, read_mask, write_mask, val, save_val, read_val;
10345 static struct {
10346 u16 offset;
10347 u16 flags;
10348#define TG3_FL_5705 0x1
10349#define TG3_FL_NOT_5705 0x2
10350#define TG3_FL_NOT_5788 0x4
b16250e3 10351#define TG3_FL_NOT_5750 0x8
a71116d1
MC
10352 u32 read_mask;
10353 u32 write_mask;
10354 } reg_tbl[] = {
10355 /* MAC Control Registers */
10356 { MAC_MODE, TG3_FL_NOT_5705,
10357 0x00000000, 0x00ef6f8c },
10358 { MAC_MODE, TG3_FL_5705,
10359 0x00000000, 0x01ef6b8c },
10360 { MAC_STATUS, TG3_FL_NOT_5705,
10361 0x03800107, 0x00000000 },
10362 { MAC_STATUS, TG3_FL_5705,
10363 0x03800100, 0x00000000 },
10364 { MAC_ADDR_0_HIGH, 0x0000,
10365 0x00000000, 0x0000ffff },
10366 { MAC_ADDR_0_LOW, 0x0000,
c6cdf436 10367 0x00000000, 0xffffffff },
a71116d1
MC
10368 { MAC_RX_MTU_SIZE, 0x0000,
10369 0x00000000, 0x0000ffff },
10370 { MAC_TX_MODE, 0x0000,
10371 0x00000000, 0x00000070 },
10372 { MAC_TX_LENGTHS, 0x0000,
10373 0x00000000, 0x00003fff },
10374 { MAC_RX_MODE, TG3_FL_NOT_5705,
10375 0x00000000, 0x000007fc },
10376 { MAC_RX_MODE, TG3_FL_5705,
10377 0x00000000, 0x000007dc },
10378 { MAC_HASH_REG_0, 0x0000,
10379 0x00000000, 0xffffffff },
10380 { MAC_HASH_REG_1, 0x0000,
10381 0x00000000, 0xffffffff },
10382 { MAC_HASH_REG_2, 0x0000,
10383 0x00000000, 0xffffffff },
10384 { MAC_HASH_REG_3, 0x0000,
10385 0x00000000, 0xffffffff },
10386
10387 /* Receive Data and Receive BD Initiator Control Registers. */
10388 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
10389 0x00000000, 0xffffffff },
10390 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
10391 0x00000000, 0xffffffff },
10392 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
10393 0x00000000, 0x00000003 },
10394 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
10395 0x00000000, 0xffffffff },
10396 { RCVDBDI_STD_BD+0, 0x0000,
10397 0x00000000, 0xffffffff },
10398 { RCVDBDI_STD_BD+4, 0x0000,
10399 0x00000000, 0xffffffff },
10400 { RCVDBDI_STD_BD+8, 0x0000,
10401 0x00000000, 0xffff0002 },
10402 { RCVDBDI_STD_BD+0xc, 0x0000,
10403 0x00000000, 0xffffffff },
6aa20a22 10404
a71116d1
MC
10405 /* Receive BD Initiator Control Registers. */
10406 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
10407 0x00000000, 0xffffffff },
10408 { RCVBDI_STD_THRESH, TG3_FL_5705,
10409 0x00000000, 0x000003ff },
10410 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
10411 0x00000000, 0xffffffff },
6aa20a22 10412
a71116d1
MC
10413 /* Host Coalescing Control Registers. */
10414 { HOSTCC_MODE, TG3_FL_NOT_5705,
10415 0x00000000, 0x00000004 },
10416 { HOSTCC_MODE, TG3_FL_5705,
10417 0x00000000, 0x000000f6 },
10418 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
10419 0x00000000, 0xffffffff },
10420 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
10421 0x00000000, 0x000003ff },
10422 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
10423 0x00000000, 0xffffffff },
10424 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
10425 0x00000000, 0x000003ff },
10426 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
10427 0x00000000, 0xffffffff },
10428 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10429 0x00000000, 0x000000ff },
10430 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
10431 0x00000000, 0xffffffff },
10432 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10433 0x00000000, 0x000000ff },
10434 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
10435 0x00000000, 0xffffffff },
10436 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
10437 0x00000000, 0xffffffff },
10438 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10439 0x00000000, 0xffffffff },
10440 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10441 0x00000000, 0x000000ff },
10442 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10443 0x00000000, 0xffffffff },
10444 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10445 0x00000000, 0x000000ff },
10446 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
10447 0x00000000, 0xffffffff },
10448 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
10449 0x00000000, 0xffffffff },
10450 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
10451 0x00000000, 0xffffffff },
10452 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
10453 0x00000000, 0xffffffff },
10454 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
10455 0x00000000, 0xffffffff },
10456 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
10457 0xffffffff, 0x00000000 },
10458 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
10459 0xffffffff, 0x00000000 },
10460
10461 /* Buffer Manager Control Registers. */
b16250e3 10462 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
a71116d1 10463 0x00000000, 0x007fff80 },
b16250e3 10464 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
a71116d1
MC
10465 0x00000000, 0x007fffff },
10466 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
10467 0x00000000, 0x0000003f },
10468 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
10469 0x00000000, 0x000001ff },
10470 { BUFMGR_MB_HIGH_WATER, 0x0000,
10471 0x00000000, 0x000001ff },
10472 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
10473 0xffffffff, 0x00000000 },
10474 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
10475 0xffffffff, 0x00000000 },
6aa20a22 10476
a71116d1
MC
10477 /* Mailbox Registers */
10478 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
10479 0x00000000, 0x000001ff },
10480 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
10481 0x00000000, 0x000001ff },
10482 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
10483 0x00000000, 0x000007ff },
10484 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
10485 0x00000000, 0x000001ff },
10486
10487 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
10488 };
10489
b16250e3
MC
10490 is_5705 = is_5750 = 0;
10491 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
a71116d1 10492 is_5705 = 1;
b16250e3
MC
10493 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
10494 is_5750 = 1;
10495 }
a71116d1
MC
10496
10497 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
10498 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
10499 continue;
10500
10501 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
10502 continue;
10503
10504 if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
10505 (reg_tbl[i].flags & TG3_FL_NOT_5788))
10506 continue;
10507
b16250e3
MC
10508 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
10509 continue;
10510
a71116d1
MC
10511 offset = (u32) reg_tbl[i].offset;
10512 read_mask = reg_tbl[i].read_mask;
10513 write_mask = reg_tbl[i].write_mask;
10514
10515 /* Save the original register content */
10516 save_val = tr32(offset);
10517
10518 /* Determine the read-only value. */
10519 read_val = save_val & read_mask;
10520
10521 /* Write zero to the register, then make sure the read-only bits
10522 * are not changed and the read/write bits are all zeros.
10523 */
10524 tw32(offset, 0);
10525
10526 val = tr32(offset);
10527
10528 /* Test the read-only and read/write bits. */
10529 if (((val & read_mask) != read_val) || (val & write_mask))
10530 goto out;
10531
10532 /* Write ones to all the bits defined by RdMask and WrMask, then
10533 * make sure the read-only bits are not changed and the
10534 * read/write bits are all ones.
10535 */
10536 tw32(offset, read_mask | write_mask);
10537
10538 val = tr32(offset);
10539
10540 /* Test the read-only bits. */
10541 if ((val & read_mask) != read_val)
10542 goto out;
10543
10544 /* Test the read/write bits. */
10545 if ((val & write_mask) != write_mask)
10546 goto out;
10547
10548 tw32(offset, save_val);
10549 }
10550
10551 return 0;
10552
10553out:
9f88f29f 10554 if (netif_msg_hw(tp))
2445e461
MC
10555 netdev_err(tp->dev,
10556 "Register test failed at offset %x\n", offset);
a71116d1
MC
10557 tw32(offset, save_val);
10558 return -EIO;
10559}
10560
7942e1db
MC
10561static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
10562{
f71e1309 10563 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
7942e1db
MC
10564 int i;
10565 u32 j;
10566
e9edda69 10567 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
7942e1db
MC
10568 for (j = 0; j < len; j += 4) {
10569 u32 val;
10570
10571 tg3_write_mem(tp, offset + j, test_pattern[i]);
10572 tg3_read_mem(tp, offset + j, &val);
10573 if (val != test_pattern[i])
10574 return -EIO;
10575 }
10576 }
10577 return 0;
10578}
10579
10580static int tg3_test_memory(struct tg3 *tp)
10581{
10582 static struct mem_entry {
10583 u32 offset;
10584 u32 len;
10585 } mem_tbl_570x[] = {
38690194 10586 { 0x00000000, 0x00b50},
7942e1db
MC
10587 { 0x00002000, 0x1c000},
10588 { 0xffffffff, 0x00000}
10589 }, mem_tbl_5705[] = {
10590 { 0x00000100, 0x0000c},
10591 { 0x00000200, 0x00008},
7942e1db
MC
10592 { 0x00004000, 0x00800},
10593 { 0x00006000, 0x01000},
10594 { 0x00008000, 0x02000},
10595 { 0x00010000, 0x0e000},
10596 { 0xffffffff, 0x00000}
79f4d13a
MC
10597 }, mem_tbl_5755[] = {
10598 { 0x00000200, 0x00008},
10599 { 0x00004000, 0x00800},
10600 { 0x00006000, 0x00800},
10601 { 0x00008000, 0x02000},
10602 { 0x00010000, 0x0c000},
10603 { 0xffffffff, 0x00000}
b16250e3
MC
10604 }, mem_tbl_5906[] = {
10605 { 0x00000200, 0x00008},
10606 { 0x00004000, 0x00400},
10607 { 0x00006000, 0x00400},
10608 { 0x00008000, 0x01000},
10609 { 0x00010000, 0x01000},
10610 { 0xffffffff, 0x00000}
8b5a6c42
MC
10611 }, mem_tbl_5717[] = {
10612 { 0x00000200, 0x00008},
10613 { 0x00010000, 0x0a000},
10614 { 0x00020000, 0x13c00},
10615 { 0xffffffff, 0x00000}
10616 }, mem_tbl_57765[] = {
10617 { 0x00000200, 0x00008},
10618 { 0x00004000, 0x00800},
10619 { 0x00006000, 0x09800},
10620 { 0x00010000, 0x0a000},
10621 { 0xffffffff, 0x00000}
7942e1db
MC
10622 };
10623 struct mem_entry *mem_tbl;
10624 int err = 0;
10625 int i;
10626
a50d0796
MC
10627 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
10628 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8b5a6c42
MC
10629 mem_tbl = mem_tbl_5717;
10630 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
10631 mem_tbl = mem_tbl_57765;
10632 else if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
321d32a0
MC
10633 mem_tbl = mem_tbl_5755;
10634 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
10635 mem_tbl = mem_tbl_5906;
10636 else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
10637 mem_tbl = mem_tbl_5705;
10638 else
7942e1db
MC
10639 mem_tbl = mem_tbl_570x;
10640
10641 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
be98da6a
MC
10642 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
10643 if (err)
7942e1db
MC
10644 break;
10645 }
6aa20a22 10646
7942e1db
MC
10647 return err;
10648}
10649
9f40dead
MC
10650#define TG3_MAC_LOOPBACK 0
10651#define TG3_PHY_LOOPBACK 1
10652
10653static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
c76949a6 10654{
9f40dead 10655 u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
fd2ce37f 10656 u32 desc_idx, coal_now;
c76949a6
MC
10657 struct sk_buff *skb, *rx_skb;
10658 u8 *tx_data;
10659 dma_addr_t map;
10660 int num_pkts, tx_len, rx_len, i, err;
10661 struct tg3_rx_buffer_desc *desc;
898a56f8 10662 struct tg3_napi *tnapi, *rnapi;
8fea32b9 10663 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
c76949a6 10664
c8873405
MC
10665 tnapi = &tp->napi[0];
10666 rnapi = &tp->napi[0];
0c1d0e2b 10667 if (tp->irq_cnt > 1) {
1da85aa3
MC
10668 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
10669 rnapi = &tp->napi[1];
c8873405
MC
10670 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
10671 tnapi = &tp->napi[1];
0c1d0e2b 10672 }
fd2ce37f 10673 coal_now = tnapi->coal_now | rnapi->coal_now;
898a56f8 10674
9f40dead 10675 if (loopback_mode == TG3_MAC_LOOPBACK) {
c94e3941
MC
10676 /* HW errata - mac loopback fails in some cases on 5780.
10677 * Normal traffic and PHY loopback are not affected by
10678 * errata.
10679 */
10680 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
10681 return 0;
10682
9f40dead 10683 mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
e8f3f6ca
MC
10684 MAC_MODE_PORT_INT_LPBACK;
10685 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
10686 mac_mode |= MAC_MODE_LINK_POLARITY;
f07e9af3 10687 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3f7045c1
MC
10688 mac_mode |= MAC_MODE_PORT_MODE_MII;
10689 else
10690 mac_mode |= MAC_MODE_PORT_MODE_GMII;
9f40dead
MC
10691 tw32(MAC_MODE, mac_mode);
10692 } else if (loopback_mode == TG3_PHY_LOOPBACK) {
3f7045c1
MC
10693 u32 val;
10694
f07e9af3 10695 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd 10696 tg3_phy_fet_toggle_apd(tp, false);
5d64ad34
MC
10697 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
10698 } else
10699 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
3f7045c1 10700
9ef8ca99
MC
10701 tg3_phy_toggle_automdix(tp, 0);
10702
3f7045c1 10703 tg3_writephy(tp, MII_BMCR, val);
c94e3941 10704 udelay(40);
5d64ad34 10705
e8f3f6ca 10706 mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
f07e9af3 10707 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
1061b7c5
MC
10708 tg3_writephy(tp, MII_TG3_FET_PTEST,
10709 MII_TG3_FET_PTEST_FRC_TX_LINK |
10710 MII_TG3_FET_PTEST_FRC_TX_LOCK);
10711 /* The write needs to be flushed for the AC131 */
10712 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
10713 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
5d64ad34
MC
10714 mac_mode |= MAC_MODE_PORT_MODE_MII;
10715 } else
10716 mac_mode |= MAC_MODE_PORT_MODE_GMII;
b16250e3 10717
c94e3941 10718 /* reset to prevent losing 1st rx packet intermittently */
f07e9af3 10719 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
c94e3941
MC
10720 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
10721 udelay(10);
10722 tw32_f(MAC_RX_MODE, tp->rx_mode);
10723 }
e8f3f6ca 10724 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
79eb6904
MC
10725 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
10726 if (masked_phy_id == TG3_PHY_ID_BCM5401)
e8f3f6ca 10727 mac_mode &= ~MAC_MODE_LINK_POLARITY;
79eb6904 10728 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
e8f3f6ca 10729 mac_mode |= MAC_MODE_LINK_POLARITY;
ff18ff02
MC
10730 tg3_writephy(tp, MII_TG3_EXT_CTRL,
10731 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
10732 }
9f40dead 10733 tw32(MAC_MODE, mac_mode);
859a5887 10734 } else {
9f40dead 10735 return -EINVAL;
859a5887 10736 }
c76949a6
MC
10737
10738 err = -EIO;
10739
c76949a6 10740 tx_len = 1514;
a20e9c62 10741 skb = netdev_alloc_skb(tp->dev, tx_len);
a50bb7b9
JJ
10742 if (!skb)
10743 return -ENOMEM;
10744
c76949a6
MC
10745 tx_data = skb_put(skb, tx_len);
10746 memcpy(tx_data, tp->dev->dev_addr, 6);
10747 memset(tx_data + 6, 0x0, 8);
10748
10749 tw32(MAC_RX_MTU_SIZE, tx_len + 4);
10750
10751 for (i = 14; i < tx_len; i++)
10752 tx_data[i] = (u8) (i & 0xff);
10753
f4188d8a
AD
10754 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
10755 if (pci_dma_mapping_error(tp->pdev, map)) {
a21771dd
MC
10756 dev_kfree_skb(skb);
10757 return -EIO;
10758 }
c76949a6
MC
10759
10760 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 10761 rnapi->coal_now);
c76949a6
MC
10762
10763 udelay(10);
10764
898a56f8 10765 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
c76949a6 10766
c76949a6
MC
10767 num_pkts = 0;
10768
f4188d8a 10769 tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
c76949a6 10770
f3f3f27e 10771 tnapi->tx_prod++;
c76949a6
MC
10772 num_pkts++;
10773
f3f3f27e
MC
10774 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
10775 tr32_mailbox(tnapi->prodmbox);
c76949a6
MC
10776
10777 udelay(10);
10778
303fc921
MC
10779 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
10780 for (i = 0; i < 35; i++) {
c76949a6 10781 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 10782 coal_now);
c76949a6
MC
10783
10784 udelay(10);
10785
898a56f8
MC
10786 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
10787 rx_idx = rnapi->hw_status->idx[0].rx_producer;
f3f3f27e 10788 if ((tx_idx == tnapi->tx_prod) &&
c76949a6
MC
10789 (rx_idx == (rx_start_idx + num_pkts)))
10790 break;
10791 }
10792
f4188d8a 10793 pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
c76949a6
MC
10794 dev_kfree_skb(skb);
10795
f3f3f27e 10796 if (tx_idx != tnapi->tx_prod)
c76949a6
MC
10797 goto out;
10798
10799 if (rx_idx != rx_start_idx + num_pkts)
10800 goto out;
10801
72334482 10802 desc = &rnapi->rx_rcb[rx_start_idx];
c76949a6
MC
10803 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
10804 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
10805 if (opaque_key != RXD_OPAQUE_RING_STD)
10806 goto out;
10807
10808 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
10809 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
10810 goto out;
10811
10812 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
10813 if (rx_len != tx_len)
10814 goto out;
10815
21f581a5 10816 rx_skb = tpr->rx_std_buffers[desc_idx].skb;
c76949a6 10817
4e5e4f0d 10818 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
c76949a6
MC
10819 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
10820
10821 for (i = 14; i < tx_len; i++) {
10822 if (*(rx_skb->data + i) != (u8) (i & 0xff))
10823 goto out;
10824 }
10825 err = 0;
6aa20a22 10826
c76949a6
MC
10827 /* tg3_free_rings will unmap and free the rx_skb */
10828out:
10829 return err;
10830}
10831
9f40dead
MC
10832#define TG3_MAC_LOOPBACK_FAILED 1
10833#define TG3_PHY_LOOPBACK_FAILED 2
10834#define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
10835 TG3_PHY_LOOPBACK_FAILED)
10836
10837static int tg3_test_loopback(struct tg3 *tp)
10838{
10839 int err = 0;
9936bcf6 10840 u32 cpmuctrl = 0;
9f40dead
MC
10841
10842 if (!netif_running(tp->dev))
10843 return TG3_LOOPBACK_FAILED;
10844
b9ec6c1b
MC
10845 err = tg3_reset_hw(tp, 1);
10846 if (err)
10847 return TG3_LOOPBACK_FAILED;
9f40dead 10848
6833c043 10849 /* Turn off gphy autopowerdown. */
f07e9af3 10850 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
10851 tg3_phy_toggle_apd(tp, false);
10852
321d32a0 10853 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
9936bcf6
MC
10854 int i;
10855 u32 status;
10856
10857 tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
10858
10859 /* Wait for up to 40 microseconds to acquire lock. */
10860 for (i = 0; i < 4; i++) {
10861 status = tr32(TG3_CPMU_MUTEX_GNT);
10862 if (status == CPMU_MUTEX_GNT_DRIVER)
10863 break;
10864 udelay(10);
10865 }
10866
10867 if (status != CPMU_MUTEX_GNT_DRIVER)
10868 return TG3_LOOPBACK_FAILED;
10869
b2a5c19c 10870 /* Turn off link-based power management. */
e875093c 10871 cpmuctrl = tr32(TG3_CPMU_CTRL);
109115e1
MC
10872 tw32(TG3_CPMU_CTRL,
10873 cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
10874 CPMU_CTRL_LINK_AWARE_MODE));
9936bcf6
MC
10875 }
10876
9f40dead
MC
10877 if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
10878 err |= TG3_MAC_LOOPBACK_FAILED;
9936bcf6 10879
321d32a0 10880 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
9936bcf6
MC
10881 tw32(TG3_CPMU_CTRL, cpmuctrl);
10882
10883 /* Release the mutex */
10884 tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
10885 }
10886
f07e9af3 10887 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
dd477003 10888 !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
9f40dead
MC
10889 if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
10890 err |= TG3_PHY_LOOPBACK_FAILED;
10891 }
10892
6833c043 10893 /* Re-enable gphy autopowerdown. */
f07e9af3 10894 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
10895 tg3_phy_toggle_apd(tp, true);
10896
9f40dead
MC
10897 return err;
10898}
10899
4cafd3f5
MC
10900static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
10901 u64 *data)
10902{
566f86ad
MC
10903 struct tg3 *tp = netdev_priv(dev);
10904
80096068 10905 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10906 tg3_set_power_state(tp, PCI_D0);
10907
566f86ad
MC
10908 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
10909
10910 if (tg3_test_nvram(tp) != 0) {
10911 etest->flags |= ETH_TEST_FL_FAILED;
10912 data[0] = 1;
10913 }
ca43007a
MC
10914 if (tg3_test_link(tp) != 0) {
10915 etest->flags |= ETH_TEST_FL_FAILED;
10916 data[1] = 1;
10917 }
a71116d1 10918 if (etest->flags & ETH_TEST_FL_OFFLINE) {
b02fd9e3 10919 int err, err2 = 0, irq_sync = 0;
bbe832c0
MC
10920
10921 if (netif_running(dev)) {
b02fd9e3 10922 tg3_phy_stop(tp);
a71116d1 10923 tg3_netif_stop(tp);
bbe832c0
MC
10924 irq_sync = 1;
10925 }
a71116d1 10926
bbe832c0 10927 tg3_full_lock(tp, irq_sync);
a71116d1
MC
10928
10929 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
ec41c7df 10930 err = tg3_nvram_lock(tp);
a71116d1
MC
10931 tg3_halt_cpu(tp, RX_CPU_BASE);
10932 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
10933 tg3_halt_cpu(tp, TX_CPU_BASE);
ec41c7df
MC
10934 if (!err)
10935 tg3_nvram_unlock(tp);
a71116d1 10936
f07e9af3 10937 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
d9ab5ad1
MC
10938 tg3_phy_reset(tp);
10939
a71116d1
MC
10940 if (tg3_test_registers(tp) != 0) {
10941 etest->flags |= ETH_TEST_FL_FAILED;
10942 data[2] = 1;
10943 }
7942e1db
MC
10944 if (tg3_test_memory(tp) != 0) {
10945 etest->flags |= ETH_TEST_FL_FAILED;
10946 data[3] = 1;
10947 }
9f40dead 10948 if ((data[4] = tg3_test_loopback(tp)) != 0)
c76949a6 10949 etest->flags |= ETH_TEST_FL_FAILED;
a71116d1 10950
f47c11ee
DM
10951 tg3_full_unlock(tp);
10952
d4bc3927
MC
10953 if (tg3_test_interrupt(tp) != 0) {
10954 etest->flags |= ETH_TEST_FL_FAILED;
10955 data[5] = 1;
10956 }
f47c11ee
DM
10957
10958 tg3_full_lock(tp, 0);
d4bc3927 10959
a71116d1
MC
10960 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10961 if (netif_running(dev)) {
10962 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
b02fd9e3
MC
10963 err2 = tg3_restart_hw(tp, 1);
10964 if (!err2)
b9ec6c1b 10965 tg3_netif_start(tp);
a71116d1 10966 }
f47c11ee
DM
10967
10968 tg3_full_unlock(tp);
b02fd9e3
MC
10969
10970 if (irq_sync && !err2)
10971 tg3_phy_start(tp);
a71116d1 10972 }
80096068 10973 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10974 tg3_set_power_state(tp, PCI_D3hot);
10975
4cafd3f5
MC
10976}
10977
1da177e4
LT
10978static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
10979{
10980 struct mii_ioctl_data *data = if_mii(ifr);
10981 struct tg3 *tp = netdev_priv(dev);
10982 int err;
10983
b02fd9e3 10984 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
3f0e3ad7 10985 struct phy_device *phydev;
f07e9af3 10986 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10987 return -EAGAIN;
3f0e3ad7 10988 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
28b04113 10989 return phy_mii_ioctl(phydev, ifr, cmd);
b02fd9e3
MC
10990 }
10991
33f401ae 10992 switch (cmd) {
1da177e4 10993 case SIOCGMIIPHY:
882e9793 10994 data->phy_id = tp->phy_addr;
1da177e4
LT
10995
10996 /* fallthru */
10997 case SIOCGMIIREG: {
10998 u32 mii_regval;
10999
f07e9af3 11000 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
11001 break; /* We have no PHY */
11002
80096068 11003 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
11004 return -EAGAIN;
11005
f47c11ee 11006 spin_lock_bh(&tp->lock);
1da177e4 11007 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
f47c11ee 11008 spin_unlock_bh(&tp->lock);
1da177e4
LT
11009
11010 data->val_out = mii_regval;
11011
11012 return err;
11013 }
11014
11015 case SIOCSMIIREG:
f07e9af3 11016 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
11017 break; /* We have no PHY */
11018
80096068 11019 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
11020 return -EAGAIN;
11021
f47c11ee 11022 spin_lock_bh(&tp->lock);
1da177e4 11023 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
f47c11ee 11024 spin_unlock_bh(&tp->lock);
1da177e4
LT
11025
11026 return err;
11027
11028 default:
11029 /* do nothing */
11030 break;
11031 }
11032 return -EOPNOTSUPP;
11033}
11034
11035#if TG3_VLAN_TAG_USED
11036static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
11037{
11038 struct tg3 *tp = netdev_priv(dev);
11039
844b3eed
MC
11040 if (!netif_running(dev)) {
11041 tp->vlgrp = grp;
11042 return;
11043 }
11044
11045 tg3_netif_stop(tp);
29315e87 11046
f47c11ee 11047 tg3_full_lock(tp, 0);
1da177e4
LT
11048
11049 tp->vlgrp = grp;
11050
11051 /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
11052 __tg3_set_rx_mode(dev);
11053
844b3eed 11054 tg3_netif_start(tp);
46966545
MC
11055
11056 tg3_full_unlock(tp);
1da177e4 11057}
1da177e4
LT
11058#endif
11059
15f9850d
DM
11060static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11061{
11062 struct tg3 *tp = netdev_priv(dev);
11063
11064 memcpy(ec, &tp->coal, sizeof(*ec));
11065 return 0;
11066}
11067
d244c892
MC
11068static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11069{
11070 struct tg3 *tp = netdev_priv(dev);
11071 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
11072 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
11073
11074 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
11075 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
11076 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
11077 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
11078 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
11079 }
11080
11081 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
11082 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
11083 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
11084 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
11085 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
11086 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
11087 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
11088 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
11089 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
11090 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
11091 return -EINVAL;
11092
11093 /* No rx interrupts will be generated if both are zero */
11094 if ((ec->rx_coalesce_usecs == 0) &&
11095 (ec->rx_max_coalesced_frames == 0))
11096 return -EINVAL;
11097
11098 /* No tx interrupts will be generated if both are zero */
11099 if ((ec->tx_coalesce_usecs == 0) &&
11100 (ec->tx_max_coalesced_frames == 0))
11101 return -EINVAL;
11102
11103 /* Only copy relevant parameters, ignore all others. */
11104 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
11105 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
11106 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
11107 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
11108 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
11109 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
11110 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
11111 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
11112 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
11113
11114 if (netif_running(dev)) {
11115 tg3_full_lock(tp, 0);
11116 __tg3_set_coalesce(tp, &tp->coal);
11117 tg3_full_unlock(tp);
11118 }
11119 return 0;
11120}
11121
7282d491 11122static const struct ethtool_ops tg3_ethtool_ops = {
1da177e4
LT
11123 .get_settings = tg3_get_settings,
11124 .set_settings = tg3_set_settings,
11125 .get_drvinfo = tg3_get_drvinfo,
11126 .get_regs_len = tg3_get_regs_len,
11127 .get_regs = tg3_get_regs,
11128 .get_wol = tg3_get_wol,
11129 .set_wol = tg3_set_wol,
11130 .get_msglevel = tg3_get_msglevel,
11131 .set_msglevel = tg3_set_msglevel,
11132 .nway_reset = tg3_nway_reset,
11133 .get_link = ethtool_op_get_link,
11134 .get_eeprom_len = tg3_get_eeprom_len,
11135 .get_eeprom = tg3_get_eeprom,
11136 .set_eeprom = tg3_set_eeprom,
11137 .get_ringparam = tg3_get_ringparam,
11138 .set_ringparam = tg3_set_ringparam,
11139 .get_pauseparam = tg3_get_pauseparam,
11140 .set_pauseparam = tg3_set_pauseparam,
11141 .get_rx_csum = tg3_get_rx_csum,
11142 .set_rx_csum = tg3_set_rx_csum,
1da177e4 11143 .set_tx_csum = tg3_set_tx_csum,
1da177e4 11144 .set_sg = ethtool_op_set_sg,
1da177e4 11145 .set_tso = tg3_set_tso,
4cafd3f5 11146 .self_test = tg3_self_test,
1da177e4 11147 .get_strings = tg3_get_strings,
4009a93d 11148 .phys_id = tg3_phys_id,
1da177e4 11149 .get_ethtool_stats = tg3_get_ethtool_stats,
15f9850d 11150 .get_coalesce = tg3_get_coalesce,
d244c892 11151 .set_coalesce = tg3_set_coalesce,
b9f2c044 11152 .get_sset_count = tg3_get_sset_count,
1da177e4
LT
11153};
11154
11155static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
11156{
1b27777a 11157 u32 cursize, val, magic;
1da177e4
LT
11158
11159 tp->nvram_size = EEPROM_CHIP_SIZE;
11160
e4f34110 11161 if (tg3_nvram_read(tp, 0, &magic) != 0)
1da177e4
LT
11162 return;
11163
b16250e3
MC
11164 if ((magic != TG3_EEPROM_MAGIC) &&
11165 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
11166 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
1da177e4
LT
11167 return;
11168
11169 /*
11170 * Size the chip by reading offsets at increasing powers of two.
11171 * When we encounter our validation signature, we know the addressing
11172 * has wrapped around, and thus have our chip size.
11173 */
1b27777a 11174 cursize = 0x10;
1da177e4
LT
11175
11176 while (cursize < tp->nvram_size) {
e4f34110 11177 if (tg3_nvram_read(tp, cursize, &val) != 0)
1da177e4
LT
11178 return;
11179
1820180b 11180 if (val == magic)
1da177e4
LT
11181 break;
11182
11183 cursize <<= 1;
11184 }
11185
11186 tp->nvram_size = cursize;
11187}
6aa20a22 11188
1da177e4
LT
11189static void __devinit tg3_get_nvram_size(struct tg3 *tp)
11190{
11191 u32 val;
11192
df259d8c
MC
11193 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
11194 tg3_nvram_read(tp, 0, &val) != 0)
1b27777a
MC
11195 return;
11196
11197 /* Selfboot format */
1820180b 11198 if (val != TG3_EEPROM_MAGIC) {
1b27777a
MC
11199 tg3_get_eeprom_size(tp);
11200 return;
11201 }
11202
6d348f2c 11203 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
1da177e4 11204 if (val != 0) {
6d348f2c
MC
11205 /* This is confusing. We want to operate on the
11206 * 16-bit value at offset 0xf2. The tg3_nvram_read()
11207 * call will read from NVRAM and byteswap the data
11208 * according to the byteswapping settings for all
11209 * other register accesses. This ensures the data we
11210 * want will always reside in the lower 16-bits.
11211 * However, the data in NVRAM is in LE format, which
11212 * means the data from the NVRAM read will always be
11213 * opposite the endianness of the CPU. The 16-bit
11214 * byteswap then brings the data to CPU endianness.
11215 */
11216 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
1da177e4
LT
11217 return;
11218 }
11219 }
fd1122a2 11220 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
1da177e4
LT
11221}
11222
11223static void __devinit tg3_get_nvram_info(struct tg3 *tp)
11224{
11225 u32 nvcfg1;
11226
11227 nvcfg1 = tr32(NVRAM_CFG1);
11228 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
11229 tp->tg3_flags2 |= TG3_FLG2_FLASH;
8590a603 11230 } else {
1da177e4
LT
11231 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11232 tw32(NVRAM_CFG1, nvcfg1);
11233 }
11234
4c987487 11235 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
a4e2b347 11236 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
1da177e4 11237 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
8590a603
MC
11238 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
11239 tp->nvram_jedecnum = JEDEC_ATMEL;
11240 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
11241 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11242 break;
11243 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
11244 tp->nvram_jedecnum = JEDEC_ATMEL;
11245 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
11246 break;
11247 case FLASH_VENDOR_ATMEL_EEPROM:
11248 tp->nvram_jedecnum = JEDEC_ATMEL;
11249 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11250 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11251 break;
11252 case FLASH_VENDOR_ST:
11253 tp->nvram_jedecnum = JEDEC_ST;
11254 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
11255 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11256 break;
11257 case FLASH_VENDOR_SAIFUN:
11258 tp->nvram_jedecnum = JEDEC_SAIFUN;
11259 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
11260 break;
11261 case FLASH_VENDOR_SST_SMALL:
11262 case FLASH_VENDOR_SST_LARGE:
11263 tp->nvram_jedecnum = JEDEC_SST;
11264 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
11265 break;
1da177e4 11266 }
8590a603 11267 } else {
1da177e4
LT
11268 tp->nvram_jedecnum = JEDEC_ATMEL;
11269 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
11270 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11271 }
11272}
11273
a1b950d5
MC
11274static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
11275{
11276 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
11277 case FLASH_5752PAGE_SIZE_256:
11278 tp->nvram_pagesize = 256;
11279 break;
11280 case FLASH_5752PAGE_SIZE_512:
11281 tp->nvram_pagesize = 512;
11282 break;
11283 case FLASH_5752PAGE_SIZE_1K:
11284 tp->nvram_pagesize = 1024;
11285 break;
11286 case FLASH_5752PAGE_SIZE_2K:
11287 tp->nvram_pagesize = 2048;
11288 break;
11289 case FLASH_5752PAGE_SIZE_4K:
11290 tp->nvram_pagesize = 4096;
11291 break;
11292 case FLASH_5752PAGE_SIZE_264:
11293 tp->nvram_pagesize = 264;
11294 break;
11295 case FLASH_5752PAGE_SIZE_528:
11296 tp->nvram_pagesize = 528;
11297 break;
11298 }
11299}
11300
361b4ac2
MC
11301static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
11302{
11303 u32 nvcfg1;
11304
11305 nvcfg1 = tr32(NVRAM_CFG1);
11306
e6af301b
MC
11307 /* NVRAM protection for TPM */
11308 if (nvcfg1 & (1 << 27))
f66a29b0 11309 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
e6af301b 11310
361b4ac2 11311 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
11312 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
11313 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
11314 tp->nvram_jedecnum = JEDEC_ATMEL;
11315 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11316 break;
11317 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11318 tp->nvram_jedecnum = JEDEC_ATMEL;
11319 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11320 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11321 break;
11322 case FLASH_5752VENDOR_ST_M45PE10:
11323 case FLASH_5752VENDOR_ST_M45PE20:
11324 case FLASH_5752VENDOR_ST_M45PE40:
11325 tp->nvram_jedecnum = JEDEC_ST;
11326 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11327 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11328 break;
361b4ac2
MC
11329 }
11330
11331 if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
a1b950d5 11332 tg3_nvram_get_pagesize(tp, nvcfg1);
8590a603 11333 } else {
361b4ac2
MC
11334 /* For eeprom, set pagesize to maximum eeprom size */
11335 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11336
11337 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11338 tw32(NVRAM_CFG1, nvcfg1);
11339 }
11340}
11341
d3c7b886
MC
11342static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
11343{
989a9d23 11344 u32 nvcfg1, protect = 0;
d3c7b886
MC
11345
11346 nvcfg1 = tr32(NVRAM_CFG1);
11347
11348 /* NVRAM protection for TPM */
989a9d23 11349 if (nvcfg1 & (1 << 27)) {
f66a29b0 11350 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
989a9d23
MC
11351 protect = 1;
11352 }
d3c7b886 11353
989a9d23
MC
11354 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
11355 switch (nvcfg1) {
8590a603
MC
11356 case FLASH_5755VENDOR_ATMEL_FLASH_1:
11357 case FLASH_5755VENDOR_ATMEL_FLASH_2:
11358 case FLASH_5755VENDOR_ATMEL_FLASH_3:
11359 case FLASH_5755VENDOR_ATMEL_FLASH_5:
11360 tp->nvram_jedecnum = JEDEC_ATMEL;
11361 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11362 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11363 tp->nvram_pagesize = 264;
11364 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
11365 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
11366 tp->nvram_size = (protect ? 0x3e200 :
11367 TG3_NVRAM_SIZE_512KB);
11368 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
11369 tp->nvram_size = (protect ? 0x1f200 :
11370 TG3_NVRAM_SIZE_256KB);
11371 else
11372 tp->nvram_size = (protect ? 0x1f200 :
11373 TG3_NVRAM_SIZE_128KB);
11374 break;
11375 case FLASH_5752VENDOR_ST_M45PE10:
11376 case FLASH_5752VENDOR_ST_M45PE20:
11377 case FLASH_5752VENDOR_ST_M45PE40:
11378 tp->nvram_jedecnum = JEDEC_ST;
11379 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11380 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11381 tp->nvram_pagesize = 256;
11382 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
11383 tp->nvram_size = (protect ?
11384 TG3_NVRAM_SIZE_64KB :
11385 TG3_NVRAM_SIZE_128KB);
11386 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
11387 tp->nvram_size = (protect ?
11388 TG3_NVRAM_SIZE_64KB :
11389 TG3_NVRAM_SIZE_256KB);
11390 else
11391 tp->nvram_size = (protect ?
11392 TG3_NVRAM_SIZE_128KB :
11393 TG3_NVRAM_SIZE_512KB);
11394 break;
d3c7b886
MC
11395 }
11396}
11397
1b27777a
MC
11398static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
11399{
11400 u32 nvcfg1;
11401
11402 nvcfg1 = tr32(NVRAM_CFG1);
11403
11404 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
11405 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
11406 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
11407 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
11408 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
11409 tp->nvram_jedecnum = JEDEC_ATMEL;
11410 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11411 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
1b27777a 11412
8590a603
MC
11413 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11414 tw32(NVRAM_CFG1, nvcfg1);
11415 break;
11416 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11417 case FLASH_5755VENDOR_ATMEL_FLASH_1:
11418 case FLASH_5755VENDOR_ATMEL_FLASH_2:
11419 case FLASH_5755VENDOR_ATMEL_FLASH_3:
11420 tp->nvram_jedecnum = JEDEC_ATMEL;
11421 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11422 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11423 tp->nvram_pagesize = 264;
11424 break;
11425 case FLASH_5752VENDOR_ST_M45PE10:
11426 case FLASH_5752VENDOR_ST_M45PE20:
11427 case FLASH_5752VENDOR_ST_M45PE40:
11428 tp->nvram_jedecnum = JEDEC_ST;
11429 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11430 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11431 tp->nvram_pagesize = 256;
11432 break;
1b27777a
MC
11433 }
11434}
11435
6b91fa02
MC
11436static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
11437{
11438 u32 nvcfg1, protect = 0;
11439
11440 nvcfg1 = tr32(NVRAM_CFG1);
11441
11442 /* NVRAM protection for TPM */
11443 if (nvcfg1 & (1 << 27)) {
f66a29b0 11444 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
6b91fa02
MC
11445 protect = 1;
11446 }
11447
11448 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
11449 switch (nvcfg1) {
8590a603
MC
11450 case FLASH_5761VENDOR_ATMEL_ADB021D:
11451 case FLASH_5761VENDOR_ATMEL_ADB041D:
11452 case FLASH_5761VENDOR_ATMEL_ADB081D:
11453 case FLASH_5761VENDOR_ATMEL_ADB161D:
11454 case FLASH_5761VENDOR_ATMEL_MDB021D:
11455 case FLASH_5761VENDOR_ATMEL_MDB041D:
11456 case FLASH_5761VENDOR_ATMEL_MDB081D:
11457 case FLASH_5761VENDOR_ATMEL_MDB161D:
11458 tp->nvram_jedecnum = JEDEC_ATMEL;
11459 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11460 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11461 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
11462 tp->nvram_pagesize = 256;
11463 break;
11464 case FLASH_5761VENDOR_ST_A_M45PE20:
11465 case FLASH_5761VENDOR_ST_A_M45PE40:
11466 case FLASH_5761VENDOR_ST_A_M45PE80:
11467 case FLASH_5761VENDOR_ST_A_M45PE16:
11468 case FLASH_5761VENDOR_ST_M_M45PE20:
11469 case FLASH_5761VENDOR_ST_M_M45PE40:
11470 case FLASH_5761VENDOR_ST_M_M45PE80:
11471 case FLASH_5761VENDOR_ST_M_M45PE16:
11472 tp->nvram_jedecnum = JEDEC_ST;
11473 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11474 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11475 tp->nvram_pagesize = 256;
11476 break;
6b91fa02
MC
11477 }
11478
11479 if (protect) {
11480 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
11481 } else {
11482 switch (nvcfg1) {
8590a603
MC
11483 case FLASH_5761VENDOR_ATMEL_ADB161D:
11484 case FLASH_5761VENDOR_ATMEL_MDB161D:
11485 case FLASH_5761VENDOR_ST_A_M45PE16:
11486 case FLASH_5761VENDOR_ST_M_M45PE16:
11487 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
11488 break;
11489 case FLASH_5761VENDOR_ATMEL_ADB081D:
11490 case FLASH_5761VENDOR_ATMEL_MDB081D:
11491 case FLASH_5761VENDOR_ST_A_M45PE80:
11492 case FLASH_5761VENDOR_ST_M_M45PE80:
11493 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
11494 break;
11495 case FLASH_5761VENDOR_ATMEL_ADB041D:
11496 case FLASH_5761VENDOR_ATMEL_MDB041D:
11497 case FLASH_5761VENDOR_ST_A_M45PE40:
11498 case FLASH_5761VENDOR_ST_M_M45PE40:
11499 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11500 break;
11501 case FLASH_5761VENDOR_ATMEL_ADB021D:
11502 case FLASH_5761VENDOR_ATMEL_MDB021D:
11503 case FLASH_5761VENDOR_ST_A_M45PE20:
11504 case FLASH_5761VENDOR_ST_M_M45PE20:
11505 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11506 break;
6b91fa02
MC
11507 }
11508 }
11509}
11510
b5d3772c
MC
11511static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
11512{
11513 tp->nvram_jedecnum = JEDEC_ATMEL;
11514 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11515 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11516}
11517
321d32a0
MC
11518static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
11519{
11520 u32 nvcfg1;
11521
11522 nvcfg1 = tr32(NVRAM_CFG1);
11523
11524 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11525 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
11526 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
11527 tp->nvram_jedecnum = JEDEC_ATMEL;
11528 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11529 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11530
11531 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11532 tw32(NVRAM_CFG1, nvcfg1);
11533 return;
11534 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11535 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
11536 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
11537 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
11538 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
11539 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
11540 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
11541 tp->nvram_jedecnum = JEDEC_ATMEL;
11542 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11543 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11544
11545 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11546 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11547 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
11548 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
11549 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11550 break;
11551 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
11552 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
11553 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11554 break;
11555 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
11556 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
11557 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11558 break;
11559 }
11560 break;
11561 case FLASH_5752VENDOR_ST_M45PE10:
11562 case FLASH_5752VENDOR_ST_M45PE20:
11563 case FLASH_5752VENDOR_ST_M45PE40:
11564 tp->nvram_jedecnum = JEDEC_ST;
11565 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11566 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11567
11568 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11569 case FLASH_5752VENDOR_ST_M45PE10:
11570 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11571 break;
11572 case FLASH_5752VENDOR_ST_M45PE20:
11573 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11574 break;
11575 case FLASH_5752VENDOR_ST_M45PE40:
11576 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11577 break;
11578 }
11579 break;
11580 default:
df259d8c 11581 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
321d32a0
MC
11582 return;
11583 }
11584
a1b950d5
MC
11585 tg3_nvram_get_pagesize(tp, nvcfg1);
11586 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
321d32a0 11587 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
a1b950d5
MC
11588}
11589
11590
11591static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
11592{
11593 u32 nvcfg1;
11594
11595 nvcfg1 = tr32(NVRAM_CFG1);
11596
11597 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11598 case FLASH_5717VENDOR_ATMEL_EEPROM:
11599 case FLASH_5717VENDOR_MICRO_EEPROM:
11600 tp->nvram_jedecnum = JEDEC_ATMEL;
11601 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11602 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11603
11604 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11605 tw32(NVRAM_CFG1, nvcfg1);
11606 return;
11607 case FLASH_5717VENDOR_ATMEL_MDB011D:
11608 case FLASH_5717VENDOR_ATMEL_ADB011B:
11609 case FLASH_5717VENDOR_ATMEL_ADB011D:
11610 case FLASH_5717VENDOR_ATMEL_MDB021D:
11611 case FLASH_5717VENDOR_ATMEL_ADB021B:
11612 case FLASH_5717VENDOR_ATMEL_ADB021D:
11613 case FLASH_5717VENDOR_ATMEL_45USPT:
11614 tp->nvram_jedecnum = JEDEC_ATMEL;
11615 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11616 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11617
11618 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11619 case FLASH_5717VENDOR_ATMEL_MDB021D:
11620 case FLASH_5717VENDOR_ATMEL_ADB021B:
11621 case FLASH_5717VENDOR_ATMEL_ADB021D:
11622 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11623 break;
11624 default:
11625 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11626 break;
11627 }
321d32a0 11628 break;
a1b950d5
MC
11629 case FLASH_5717VENDOR_ST_M_M25PE10:
11630 case FLASH_5717VENDOR_ST_A_M25PE10:
11631 case FLASH_5717VENDOR_ST_M_M45PE10:
11632 case FLASH_5717VENDOR_ST_A_M45PE10:
11633 case FLASH_5717VENDOR_ST_M_M25PE20:
11634 case FLASH_5717VENDOR_ST_A_M25PE20:
11635 case FLASH_5717VENDOR_ST_M_M45PE20:
11636 case FLASH_5717VENDOR_ST_A_M45PE20:
11637 case FLASH_5717VENDOR_ST_25USPT:
11638 case FLASH_5717VENDOR_ST_45USPT:
11639 tp->nvram_jedecnum = JEDEC_ST;
11640 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11641 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11642
11643 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11644 case FLASH_5717VENDOR_ST_M_M25PE20:
11645 case FLASH_5717VENDOR_ST_A_M25PE20:
11646 case FLASH_5717VENDOR_ST_M_M45PE20:
11647 case FLASH_5717VENDOR_ST_A_M45PE20:
11648 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11649 break;
11650 default:
11651 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11652 break;
11653 }
321d32a0 11654 break;
a1b950d5
MC
11655 default:
11656 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
11657 return;
321d32a0 11658 }
a1b950d5
MC
11659
11660 tg3_nvram_get_pagesize(tp, nvcfg1);
11661 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
11662 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
321d32a0
MC
11663}
11664
1da177e4
LT
11665/* Chips other than 5700/5701 use the NVRAM for fetching info. */
11666static void __devinit tg3_nvram_init(struct tg3 *tp)
11667{
1da177e4
LT
11668 tw32_f(GRC_EEPROM_ADDR,
11669 (EEPROM_ADDR_FSM_RESET |
11670 (EEPROM_DEFAULT_CLOCK_PERIOD <<
11671 EEPROM_ADDR_CLKPERD_SHIFT)));
11672
9d57f01c 11673 msleep(1);
1da177e4
LT
11674
11675 /* Enable seeprom accesses. */
11676 tw32_f(GRC_LOCAL_CTRL,
11677 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
11678 udelay(100);
11679
11680 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
11681 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
11682 tp->tg3_flags |= TG3_FLAG_NVRAM;
11683
ec41c7df 11684 if (tg3_nvram_lock(tp)) {
5129c3a3
MC
11685 netdev_warn(tp->dev,
11686 "Cannot get nvram lock, %s failed\n",
05dbe005 11687 __func__);
ec41c7df
MC
11688 return;
11689 }
e6af301b 11690 tg3_enable_nvram_access(tp);
1da177e4 11691
989a9d23
MC
11692 tp->nvram_size = 0;
11693
361b4ac2
MC
11694 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
11695 tg3_get_5752_nvram_info(tp);
d3c7b886
MC
11696 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
11697 tg3_get_5755_nvram_info(tp);
d30cdd28 11698 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
57e6983c
MC
11699 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
11700 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1b27777a 11701 tg3_get_5787_nvram_info(tp);
6b91fa02
MC
11702 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
11703 tg3_get_5761_nvram_info(tp);
b5d3772c
MC
11704 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
11705 tg3_get_5906_nvram_info(tp);
b703df6f
MC
11706 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
11707 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
321d32a0 11708 tg3_get_57780_nvram_info(tp);
a50d0796
MC
11709 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
11710 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
a1b950d5 11711 tg3_get_5717_nvram_info(tp);
361b4ac2
MC
11712 else
11713 tg3_get_nvram_info(tp);
11714
989a9d23
MC
11715 if (tp->nvram_size == 0)
11716 tg3_get_nvram_size(tp);
1da177e4 11717
e6af301b 11718 tg3_disable_nvram_access(tp);
381291b7 11719 tg3_nvram_unlock(tp);
1da177e4
LT
11720
11721 } else {
11722 tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
11723
11724 tg3_get_eeprom_size(tp);
11725 }
11726}
11727
1da177e4
LT
11728static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
11729 u32 offset, u32 len, u8 *buf)
11730{
11731 int i, j, rc = 0;
11732 u32 val;
11733
11734 for (i = 0; i < len; i += 4) {
b9fc7dc5 11735 u32 addr;
a9dc529d 11736 __be32 data;
1da177e4
LT
11737
11738 addr = offset + i;
11739
11740 memcpy(&data, buf + i, 4);
11741
62cedd11
MC
11742 /*
11743 * The SEEPROM interface expects the data to always be opposite
11744 * the native endian format. We accomplish this by reversing
11745 * all the operations that would have been performed on the
11746 * data from a call to tg3_nvram_read_be32().
11747 */
11748 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
1da177e4
LT
11749
11750 val = tr32(GRC_EEPROM_ADDR);
11751 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
11752
11753 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
11754 EEPROM_ADDR_READ);
11755 tw32(GRC_EEPROM_ADDR, val |
11756 (0 << EEPROM_ADDR_DEVID_SHIFT) |
11757 (addr & EEPROM_ADDR_ADDR_MASK) |
11758 EEPROM_ADDR_START |
11759 EEPROM_ADDR_WRITE);
6aa20a22 11760
9d57f01c 11761 for (j = 0; j < 1000; j++) {
1da177e4
LT
11762 val = tr32(GRC_EEPROM_ADDR);
11763
11764 if (val & EEPROM_ADDR_COMPLETE)
11765 break;
9d57f01c 11766 msleep(1);
1da177e4
LT
11767 }
11768 if (!(val & EEPROM_ADDR_COMPLETE)) {
11769 rc = -EBUSY;
11770 break;
11771 }
11772 }
11773
11774 return rc;
11775}
11776
11777/* offset and length are dword aligned */
11778static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
11779 u8 *buf)
11780{
11781 int ret = 0;
11782 u32 pagesize = tp->nvram_pagesize;
11783 u32 pagemask = pagesize - 1;
11784 u32 nvram_cmd;
11785 u8 *tmp;
11786
11787 tmp = kmalloc(pagesize, GFP_KERNEL);
11788 if (tmp == NULL)
11789 return -ENOMEM;
11790
11791 while (len) {
11792 int j;
e6af301b 11793 u32 phy_addr, page_off, size;
1da177e4
LT
11794
11795 phy_addr = offset & ~pagemask;
6aa20a22 11796
1da177e4 11797 for (j = 0; j < pagesize; j += 4) {
a9dc529d
MC
11798 ret = tg3_nvram_read_be32(tp, phy_addr + j,
11799 (__be32 *) (tmp + j));
11800 if (ret)
1da177e4
LT
11801 break;
11802 }
11803 if (ret)
11804 break;
11805
c6cdf436 11806 page_off = offset & pagemask;
1da177e4
LT
11807 size = pagesize;
11808 if (len < size)
11809 size = len;
11810
11811 len -= size;
11812
11813 memcpy(tmp + page_off, buf, size);
11814
11815 offset = offset + (pagesize - page_off);
11816
e6af301b 11817 tg3_enable_nvram_access(tp);
1da177e4
LT
11818
11819 /*
11820 * Before we can erase the flash page, we need
11821 * to issue a special "write enable" command.
11822 */
11823 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
11824
11825 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
11826 break;
11827
11828 /* Erase the target page */
11829 tw32(NVRAM_ADDR, phy_addr);
11830
11831 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
11832 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
11833
c6cdf436 11834 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
1da177e4
LT
11835 break;
11836
11837 /* Issue another write enable to start the write. */
11838 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
11839
11840 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
11841 break;
11842
11843 for (j = 0; j < pagesize; j += 4) {
b9fc7dc5 11844 __be32 data;
1da177e4 11845
b9fc7dc5 11846 data = *((__be32 *) (tmp + j));
a9dc529d 11847
b9fc7dc5 11848 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4
LT
11849
11850 tw32(NVRAM_ADDR, phy_addr + j);
11851
11852 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
11853 NVRAM_CMD_WR;
11854
11855 if (j == 0)
11856 nvram_cmd |= NVRAM_CMD_FIRST;
11857 else if (j == (pagesize - 4))
11858 nvram_cmd |= NVRAM_CMD_LAST;
11859
11860 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
11861 break;
11862 }
11863 if (ret)
11864 break;
11865 }
11866
11867 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
11868 tg3_nvram_exec_cmd(tp, nvram_cmd);
11869
11870 kfree(tmp);
11871
11872 return ret;
11873}
11874
11875/* offset and length are dword aligned */
11876static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
11877 u8 *buf)
11878{
11879 int i, ret = 0;
11880
11881 for (i = 0; i < len; i += 4, offset += 4) {
b9fc7dc5
AV
11882 u32 page_off, phy_addr, nvram_cmd;
11883 __be32 data;
1da177e4
LT
11884
11885 memcpy(&data, buf + i, 4);
b9fc7dc5 11886 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4 11887
c6cdf436 11888 page_off = offset % tp->nvram_pagesize;
1da177e4 11889
1820180b 11890 phy_addr = tg3_nvram_phys_addr(tp, offset);
1da177e4
LT
11891
11892 tw32(NVRAM_ADDR, phy_addr);
11893
11894 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
11895
c6cdf436 11896 if (page_off == 0 || i == 0)
1da177e4 11897 nvram_cmd |= NVRAM_CMD_FIRST;
f6d9a256 11898 if (page_off == (tp->nvram_pagesize - 4))
1da177e4
LT
11899 nvram_cmd |= NVRAM_CMD_LAST;
11900
11901 if (i == (len - 4))
11902 nvram_cmd |= NVRAM_CMD_LAST;
11903
321d32a0
MC
11904 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
11905 !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
4c987487
MC
11906 (tp->nvram_jedecnum == JEDEC_ST) &&
11907 (nvram_cmd & NVRAM_CMD_FIRST)) {
1da177e4
LT
11908
11909 if ((ret = tg3_nvram_exec_cmd(tp,
11910 NVRAM_CMD_WREN | NVRAM_CMD_GO |
11911 NVRAM_CMD_DONE)))
11912
11913 break;
11914 }
11915 if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
11916 /* We always do complete word writes to eeprom. */
11917 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
11918 }
11919
11920 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
11921 break;
11922 }
11923 return ret;
11924}
11925
11926/* offset and length are dword aligned */
11927static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
11928{
11929 int ret;
11930
1da177e4 11931 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
314fba34
MC
11932 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
11933 ~GRC_LCLCTRL_GPIO_OUTPUT1);
1da177e4
LT
11934 udelay(40);
11935 }
11936
11937 if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
11938 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
859a5887 11939 } else {
1da177e4
LT
11940 u32 grc_mode;
11941
ec41c7df
MC
11942 ret = tg3_nvram_lock(tp);
11943 if (ret)
11944 return ret;
1da177e4 11945
e6af301b
MC
11946 tg3_enable_nvram_access(tp);
11947 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
f66a29b0 11948 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
1da177e4 11949 tw32(NVRAM_WRITE1, 0x406);
1da177e4
LT
11950
11951 grc_mode = tr32(GRC_MODE);
11952 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
11953
11954 if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
11955 !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
11956
11957 ret = tg3_nvram_write_block_buffered(tp, offset, len,
11958 buf);
859a5887 11959 } else {
1da177e4
LT
11960 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
11961 buf);
11962 }
11963
11964 grc_mode = tr32(GRC_MODE);
11965 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
11966
e6af301b 11967 tg3_disable_nvram_access(tp);
1da177e4
LT
11968 tg3_nvram_unlock(tp);
11969 }
11970
11971 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
314fba34 11972 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
1da177e4
LT
11973 udelay(40);
11974 }
11975
11976 return ret;
11977}
11978
11979struct subsys_tbl_ent {
11980 u16 subsys_vendor, subsys_devid;
11981 u32 phy_id;
11982};
11983
24daf2b0 11984static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
1da177e4 11985 /* Broadcom boards. */
24daf2b0 11986 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 11987 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
24daf2b0 11988 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 11989 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
24daf2b0 11990 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 11991 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
24daf2b0
MC
11992 { TG3PCI_SUBVENDOR_ID_BROADCOM,
11993 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
11994 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 11995 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
24daf2b0 11996 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 11997 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
11998 { TG3PCI_SUBVENDOR_ID_BROADCOM,
11999 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
12000 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12001 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
24daf2b0 12002 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12003 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
24daf2b0 12004 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12005 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
24daf2b0 12006 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12007 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
1da177e4
LT
12008
12009 /* 3com boards. */
24daf2b0 12010 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12011 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
24daf2b0 12012 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12013 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12014 { TG3PCI_SUBVENDOR_ID_3COM,
12015 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
12016 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12017 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
24daf2b0 12018 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12019 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
1da177e4
LT
12020
12021 /* DELL boards. */
24daf2b0 12022 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12023 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
24daf2b0 12024 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12025 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
24daf2b0 12026 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12027 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
24daf2b0 12028 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12029 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
1da177e4
LT
12030
12031 /* Compaq boards. */
24daf2b0 12032 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12033 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
24daf2b0 12034 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12035 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12036 { TG3PCI_SUBVENDOR_ID_COMPAQ,
12037 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
12038 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12039 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
24daf2b0 12040 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12041 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
1da177e4
LT
12042
12043 /* IBM boards. */
24daf2b0
MC
12044 { TG3PCI_SUBVENDOR_ID_IBM,
12045 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
1da177e4
LT
12046};
12047
24daf2b0 12048static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
1da177e4
LT
12049{
12050 int i;
12051
12052 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
12053 if ((subsys_id_to_phy_id[i].subsys_vendor ==
12054 tp->pdev->subsystem_vendor) &&
12055 (subsys_id_to_phy_id[i].subsys_devid ==
12056 tp->pdev->subsystem_device))
12057 return &subsys_id_to_phy_id[i];
12058 }
12059 return NULL;
12060}
12061
7d0c41ef 12062static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
1da177e4 12063{
1da177e4 12064 u32 val;
caf636c7
MC
12065 u16 pmcsr;
12066
12067 /* On some early chips the SRAM cannot be accessed in D3hot state,
12068 * so need make sure we're in D0.
12069 */
12070 pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
12071 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
12072 pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
12073 msleep(1);
7d0c41ef
MC
12074
12075 /* Make sure register accesses (indirect or otherwise)
12076 * will function correctly.
12077 */
12078 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
12079 tp->misc_host_ctrl);
1da177e4 12080
f49639e6
DM
12081 /* The memory arbiter has to be enabled in order for SRAM accesses
12082 * to succeed. Normally on powerup the tg3 chip firmware will make
12083 * sure it is enabled, but other entities such as system netboot
12084 * code might disable it.
12085 */
12086 val = tr32(MEMARB_MODE);
12087 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
12088
79eb6904 12089 tp->phy_id = TG3_PHY_ID_INVALID;
7d0c41ef
MC
12090 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12091
a85feb8c
GZ
12092 /* Assume an onboard device and WOL capable by default. */
12093 tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
72b845e0 12094
b5d3772c 12095 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
9d26e213 12096 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
b5d3772c 12097 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
9d26e213
MC
12098 tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
12099 }
0527ba35
MC
12100 val = tr32(VCPU_CFGSHDW);
12101 if (val & VCPU_CFGSHDW_ASPM_DBNC)
8ed5d97e 12102 tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
0527ba35 12103 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
2023276e 12104 (val & VCPU_CFGSHDW_WOL_MAGPKT))
0527ba35 12105 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
05ac4cb7 12106 goto done;
b5d3772c
MC
12107 }
12108
1da177e4
LT
12109 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
12110 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
12111 u32 nic_cfg, led_cfg;
a9daf367 12112 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
7d0c41ef 12113 int eeprom_phy_serdes = 0;
1da177e4
LT
12114
12115 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
12116 tp->nic_sram_data_cfg = nic_cfg;
12117
12118 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
12119 ver >>= NIC_SRAM_DATA_VER_SHIFT;
12120 if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
12121 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
12122 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
12123 (ver > 0) && (ver < 0x100))
12124 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
12125
a9daf367
MC
12126 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
12127 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
12128
1da177e4
LT
12129 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
12130 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
12131 eeprom_phy_serdes = 1;
12132
12133 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
12134 if (nic_phy_id != 0) {
12135 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
12136 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
12137
12138 eeprom_phy_id = (id1 >> 16) << 10;
12139 eeprom_phy_id |= (id2 & 0xfc00) << 16;
12140 eeprom_phy_id |= (id2 & 0x03ff) << 0;
12141 } else
12142 eeprom_phy_id = 0;
12143
7d0c41ef 12144 tp->phy_id = eeprom_phy_id;
747e8f8b 12145 if (eeprom_phy_serdes) {
a50d0796 12146 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
f07e9af3 12147 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
a50d0796 12148 else
f07e9af3 12149 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
747e8f8b 12150 }
7d0c41ef 12151
cbf46853 12152 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
1da177e4
LT
12153 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
12154 SHASTA_EXT_LED_MODE_MASK);
cbf46853 12155 else
1da177e4
LT
12156 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
12157
12158 switch (led_cfg) {
12159 default:
12160 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
12161 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12162 break;
12163
12164 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
12165 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12166 break;
12167
12168 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
12169 tp->led_ctrl = LED_CTRL_MODE_MAC;
9ba27794
MC
12170
12171 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
12172 * read on some older 5700/5701 bootcode.
12173 */
12174 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
12175 ASIC_REV_5700 ||
12176 GET_ASIC_REV(tp->pci_chip_rev_id) ==
12177 ASIC_REV_5701)
12178 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12179
1da177e4
LT
12180 break;
12181
12182 case SHASTA_EXT_LED_SHARED:
12183 tp->led_ctrl = LED_CTRL_MODE_SHARED;
12184 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
12185 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
12186 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12187 LED_CTRL_MODE_PHY_2);
12188 break;
12189
12190 case SHASTA_EXT_LED_MAC:
12191 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
12192 break;
12193
12194 case SHASTA_EXT_LED_COMBO:
12195 tp->led_ctrl = LED_CTRL_MODE_COMBO;
12196 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
12197 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12198 LED_CTRL_MODE_PHY_2);
12199 break;
12200
855e1111 12201 }
1da177e4
LT
12202
12203 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
12204 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
12205 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
12206 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12207
b2a5c19c
MC
12208 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
12209 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
5f60891b 12210
9d26e213 12211 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
1da177e4 12212 tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
9d26e213
MC
12213 if ((tp->pdev->subsystem_vendor ==
12214 PCI_VENDOR_ID_ARIMA) &&
12215 (tp->pdev->subsystem_device == 0x205a ||
12216 tp->pdev->subsystem_device == 0x2063))
12217 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
12218 } else {
f49639e6 12219 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
9d26e213
MC
12220 tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
12221 }
1da177e4
LT
12222
12223 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
12224 tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
cbf46853 12225 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
1da177e4
LT
12226 tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
12227 }
b2b98d4a
MC
12228
12229 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
12230 (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
0d3031d9 12231 tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
b2b98d4a 12232
f07e9af3 12233 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
a85feb8c
GZ
12234 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
12235 tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
1da177e4 12236
12dac075 12237 if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
05ac4cb7 12238 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
0527ba35
MC
12239 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
12240
1da177e4 12241 if (cfg2 & (1 << 17))
f07e9af3 12242 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
1da177e4
LT
12243
12244 /* serdes signal pre-emphasis in register 0x590 set by */
12245 /* bootcode if bit 18 is set */
12246 if (cfg2 & (1 << 18))
f07e9af3 12247 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
8ed5d97e 12248
321d32a0
MC
12249 if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
12250 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
6833c043 12251 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
f07e9af3 12252 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
6833c043 12253
8c69b1e7
MC
12254 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
12255 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
12256 !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
8ed5d97e
MC
12257 u32 cfg3;
12258
12259 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
12260 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
12261 tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
12262 }
a9daf367 12263
14417063
MC
12264 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
12265 tp->tg3_flags3 |= TG3_FLG3_RGMII_INBAND_DISABLE;
a9daf367
MC
12266 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
12267 tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
12268 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
12269 tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
1da177e4 12270 }
05ac4cb7
MC
12271done:
12272 device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
12273 device_set_wakeup_enable(&tp->pdev->dev,
12274 tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
7d0c41ef
MC
12275}
12276
b2a5c19c
MC
12277static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
12278{
12279 int i;
12280 u32 val;
12281
12282 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
12283 tw32(OTP_CTRL, cmd);
12284
12285 /* Wait for up to 1 ms for command to execute. */
12286 for (i = 0; i < 100; i++) {
12287 val = tr32(OTP_STATUS);
12288 if (val & OTP_STATUS_CMD_DONE)
12289 break;
12290 udelay(10);
12291 }
12292
12293 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
12294}
12295
12296/* Read the gphy configuration from the OTP region of the chip. The gphy
12297 * configuration is a 32-bit value that straddles the alignment boundary.
12298 * We do two 32-bit reads and then shift and merge the results.
12299 */
12300static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
12301{
12302 u32 bhalf_otp, thalf_otp;
12303
12304 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
12305
12306 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
12307 return 0;
12308
12309 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
12310
12311 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
12312 return 0;
12313
12314 thalf_otp = tr32(OTP_READ_DATA);
12315
12316 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
12317
12318 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
12319 return 0;
12320
12321 bhalf_otp = tr32(OTP_READ_DATA);
12322
12323 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
12324}
12325
7d0c41ef
MC
12326static int __devinit tg3_phy_probe(struct tg3 *tp)
12327{
12328 u32 hw_phy_id_1, hw_phy_id_2;
12329 u32 hw_phy_id, hw_phy_id_masked;
12330 int err;
1da177e4 12331
b02fd9e3
MC
12332 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
12333 return tg3_phy_init(tp);
12334
1da177e4 12335 /* Reading the PHY ID register can conflict with ASF
877d0310 12336 * firmware access to the PHY hardware.
1da177e4
LT
12337 */
12338 err = 0;
0d3031d9
MC
12339 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
12340 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
79eb6904 12341 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
1da177e4
LT
12342 } else {
12343 /* Now read the physical PHY_ID from the chip and verify
12344 * that it is sane. If it doesn't look good, we fall back
12345 * to either the hard-coded table based PHY_ID and failing
12346 * that the value found in the eeprom area.
12347 */
12348 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
12349 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
12350
12351 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
12352 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
12353 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
12354
79eb6904 12355 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
1da177e4
LT
12356 }
12357
79eb6904 12358 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
1da177e4 12359 tp->phy_id = hw_phy_id;
79eb6904 12360 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
f07e9af3 12361 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
da6b2d01 12362 else
f07e9af3 12363 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
1da177e4 12364 } else {
79eb6904 12365 if (tp->phy_id != TG3_PHY_ID_INVALID) {
7d0c41ef
MC
12366 /* Do nothing, phy ID already set up in
12367 * tg3_get_eeprom_hw_cfg().
12368 */
1da177e4
LT
12369 } else {
12370 struct subsys_tbl_ent *p;
12371
12372 /* No eeprom signature? Try the hardcoded
12373 * subsys device table.
12374 */
24daf2b0 12375 p = tg3_lookup_by_subsys(tp);
1da177e4
LT
12376 if (!p)
12377 return -ENODEV;
12378
12379 tp->phy_id = p->phy_id;
12380 if (!tp->phy_id ||
79eb6904 12381 tp->phy_id == TG3_PHY_ID_BCM8002)
f07e9af3 12382 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
1da177e4
LT
12383 }
12384 }
12385
f07e9af3 12386 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
0d3031d9 12387 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
1da177e4 12388 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
3600d918 12389 u32 bmsr, adv_reg, tg3_ctrl, mask;
1da177e4
LT
12390
12391 tg3_readphy(tp, MII_BMSR, &bmsr);
12392 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
12393 (bmsr & BMSR_LSTATUS))
12394 goto skip_phy_reset;
6aa20a22 12395
1da177e4
LT
12396 err = tg3_phy_reset(tp);
12397 if (err)
12398 return err;
12399
12400 adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
12401 ADVERTISE_100HALF | ADVERTISE_100FULL |
12402 ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
12403 tg3_ctrl = 0;
f07e9af3 12404 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
1da177e4
LT
12405 tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
12406 MII_TG3_CTRL_ADV_1000_FULL);
12407 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
12408 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
12409 tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
12410 MII_TG3_CTRL_ENABLE_AS_MASTER);
12411 }
12412
3600d918
MC
12413 mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
12414 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
12415 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
12416 if (!tg3_copper_is_advertising_all(tp, mask)) {
1da177e4
LT
12417 tg3_writephy(tp, MII_ADVERTISE, adv_reg);
12418
f07e9af3 12419 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
12420 tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
12421
12422 tg3_writephy(tp, MII_BMCR,
12423 BMCR_ANENABLE | BMCR_ANRESTART);
12424 }
12425 tg3_phy_set_wirespeed(tp);
12426
12427 tg3_writephy(tp, MII_ADVERTISE, adv_reg);
f07e9af3 12428 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
12429 tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
12430 }
12431
12432skip_phy_reset:
79eb6904 12433 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
12434 err = tg3_init_5401phy_dsp(tp);
12435 if (err)
12436 return err;
1da177e4 12437
1da177e4
LT
12438 err = tg3_init_5401phy_dsp(tp);
12439 }
12440
f07e9af3 12441 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
1da177e4
LT
12442 tp->link_config.advertising =
12443 (ADVERTISED_1000baseT_Half |
12444 ADVERTISED_1000baseT_Full |
12445 ADVERTISED_Autoneg |
12446 ADVERTISED_FIBRE);
f07e9af3 12447 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
1da177e4
LT
12448 tp->link_config.advertising &=
12449 ~(ADVERTISED_1000baseT_Half |
12450 ADVERTISED_1000baseT_Full);
12451
12452 return err;
12453}
12454
184b8904 12455static void __devinit tg3_read_vpd(struct tg3 *tp)
1da177e4 12456{
a4a8bb15 12457 u8 *vpd_data;
4181b2c8 12458 unsigned int block_end, rosize, len;
184b8904 12459 int j, i = 0;
1b27777a 12460 u32 magic;
1da177e4 12461
df259d8c
MC
12462 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
12463 tg3_nvram_read(tp, 0x0, &magic))
a4a8bb15
MC
12464 goto out_no_vpd;
12465
12466 vpd_data = kmalloc(TG3_NVM_VPD_LEN, GFP_KERNEL);
12467 if (!vpd_data)
12468 goto out_no_vpd;
1da177e4 12469
1820180b 12470 if (magic == TG3_EEPROM_MAGIC) {
141518c9 12471 for (i = 0; i < TG3_NVM_VPD_LEN; i += 4) {
1b27777a 12472 u32 tmp;
1da177e4 12473
6d348f2c
MC
12474 /* The data is in little-endian format in NVRAM.
12475 * Use the big-endian read routines to preserve
12476 * the byte order as it exists in NVRAM.
12477 */
141518c9 12478 if (tg3_nvram_read_be32(tp, TG3_NVM_VPD_OFF + i, &tmp))
1b27777a
MC
12479 goto out_not_found;
12480
6d348f2c 12481 memcpy(&vpd_data[i], &tmp, sizeof(tmp));
1b27777a
MC
12482 }
12483 } else {
94c982bd 12484 ssize_t cnt;
4181b2c8 12485 unsigned int pos = 0;
94c982bd
MC
12486
12487 for (; pos < TG3_NVM_VPD_LEN && i < 3; i++, pos += cnt) {
12488 cnt = pci_read_vpd(tp->pdev, pos,
12489 TG3_NVM_VPD_LEN - pos,
12490 &vpd_data[pos]);
12491 if (cnt == -ETIMEDOUT || -EINTR)
12492 cnt = 0;
12493 else if (cnt < 0)
f49639e6 12494 goto out_not_found;
1b27777a 12495 }
94c982bd
MC
12496 if (pos != TG3_NVM_VPD_LEN)
12497 goto out_not_found;
1da177e4
LT
12498 }
12499
4181b2c8
MC
12500 i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
12501 PCI_VPD_LRDT_RO_DATA);
12502 if (i < 0)
12503 goto out_not_found;
1da177e4 12504
4181b2c8
MC
12505 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
12506 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
12507 i += PCI_VPD_LRDT_TAG_SIZE;
1da177e4 12508
4181b2c8
MC
12509 if (block_end > TG3_NVM_VPD_LEN)
12510 goto out_not_found;
af2c6a4a 12511
184b8904
MC
12512 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
12513 PCI_VPD_RO_KEYWORD_MFR_ID);
12514 if (j > 0) {
12515 len = pci_vpd_info_field_size(&vpd_data[j]);
12516
12517 j += PCI_VPD_INFO_FLD_HDR_SIZE;
12518 if (j + len > block_end || len != 4 ||
12519 memcmp(&vpd_data[j], "1028", 4))
12520 goto partno;
12521
12522 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
12523 PCI_VPD_RO_KEYWORD_VENDOR0);
12524 if (j < 0)
12525 goto partno;
12526
12527 len = pci_vpd_info_field_size(&vpd_data[j]);
12528
12529 j += PCI_VPD_INFO_FLD_HDR_SIZE;
12530 if (j + len > block_end)
12531 goto partno;
12532
12533 memcpy(tp->fw_ver, &vpd_data[j], len);
12534 strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
12535 }
12536
12537partno:
4181b2c8
MC
12538 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
12539 PCI_VPD_RO_KEYWORD_PARTNO);
12540 if (i < 0)
12541 goto out_not_found;
af2c6a4a 12542
4181b2c8 12543 len = pci_vpd_info_field_size(&vpd_data[i]);
1da177e4 12544
4181b2c8
MC
12545 i += PCI_VPD_INFO_FLD_HDR_SIZE;
12546 if (len > TG3_BPN_SIZE ||
12547 (len + i) > TG3_NVM_VPD_LEN)
12548 goto out_not_found;
1da177e4 12549
4181b2c8 12550 memcpy(tp->board_part_number, &vpd_data[i], len);
1da177e4 12551
1da177e4 12552out_not_found:
a4a8bb15 12553 kfree(vpd_data);
37a949c5 12554 if (tp->board_part_number[0])
a4a8bb15
MC
12555 return;
12556
12557out_no_vpd:
37a949c5
MC
12558 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
12559 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
12560 strcpy(tp->board_part_number, "BCM5717");
12561 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
12562 strcpy(tp->board_part_number, "BCM5718");
12563 else
12564 goto nomatch;
12565 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
12566 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
12567 strcpy(tp->board_part_number, "BCM57780");
12568 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
12569 strcpy(tp->board_part_number, "BCM57760");
12570 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
12571 strcpy(tp->board_part_number, "BCM57790");
12572 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
12573 strcpy(tp->board_part_number, "BCM57788");
12574 else
12575 goto nomatch;
12576 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
12577 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
12578 strcpy(tp->board_part_number, "BCM57761");
12579 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
12580 strcpy(tp->board_part_number, "BCM57765");
12581 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
12582 strcpy(tp->board_part_number, "BCM57781");
12583 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
12584 strcpy(tp->board_part_number, "BCM57785");
12585 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
12586 strcpy(tp->board_part_number, "BCM57791");
12587 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
12588 strcpy(tp->board_part_number, "BCM57795");
12589 else
12590 goto nomatch;
12591 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
b5d3772c 12592 strcpy(tp->board_part_number, "BCM95906");
37a949c5
MC
12593 } else {
12594nomatch:
b5d3772c 12595 strcpy(tp->board_part_number, "none");
37a949c5 12596 }
1da177e4
LT
12597}
12598
9c8a620e
MC
12599static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
12600{
12601 u32 val;
12602
e4f34110 12603 if (tg3_nvram_read(tp, offset, &val) ||
9c8a620e 12604 (val & 0xfc000000) != 0x0c000000 ||
e4f34110 12605 tg3_nvram_read(tp, offset + 4, &val) ||
9c8a620e
MC
12606 val != 0)
12607 return 0;
12608
12609 return 1;
12610}
12611
acd9c119
MC
12612static void __devinit tg3_read_bc_ver(struct tg3 *tp)
12613{
ff3a7cb2 12614 u32 val, offset, start, ver_offset;
75f9936e 12615 int i, dst_off;
ff3a7cb2 12616 bool newver = false;
acd9c119
MC
12617
12618 if (tg3_nvram_read(tp, 0xc, &offset) ||
12619 tg3_nvram_read(tp, 0x4, &start))
12620 return;
12621
12622 offset = tg3_nvram_logical_addr(tp, offset);
12623
ff3a7cb2 12624 if (tg3_nvram_read(tp, offset, &val))
acd9c119
MC
12625 return;
12626
ff3a7cb2
MC
12627 if ((val & 0xfc000000) == 0x0c000000) {
12628 if (tg3_nvram_read(tp, offset + 4, &val))
acd9c119
MC
12629 return;
12630
ff3a7cb2
MC
12631 if (val == 0)
12632 newver = true;
12633 }
12634
75f9936e
MC
12635 dst_off = strlen(tp->fw_ver);
12636
ff3a7cb2 12637 if (newver) {
75f9936e
MC
12638 if (TG3_VER_SIZE - dst_off < 16 ||
12639 tg3_nvram_read(tp, offset + 8, &ver_offset))
ff3a7cb2
MC
12640 return;
12641
12642 offset = offset + ver_offset - start;
12643 for (i = 0; i < 16; i += 4) {
12644 __be32 v;
12645 if (tg3_nvram_read_be32(tp, offset + i, &v))
12646 return;
12647
75f9936e 12648 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
ff3a7cb2
MC
12649 }
12650 } else {
12651 u32 major, minor;
12652
12653 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
12654 return;
12655
12656 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
12657 TG3_NVM_BCVER_MAJSFT;
12658 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
75f9936e
MC
12659 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
12660 "v%d.%02d", major, minor);
acd9c119
MC
12661 }
12662}
12663
a6f6cb1c
MC
12664static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
12665{
12666 u32 val, major, minor;
12667
12668 /* Use native endian representation */
12669 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
12670 return;
12671
12672 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
12673 TG3_NVM_HWSB_CFG1_MAJSFT;
12674 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
12675 TG3_NVM_HWSB_CFG1_MINSFT;
12676
12677 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
12678}
12679
dfe00d7d
MC
12680static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
12681{
12682 u32 offset, major, minor, build;
12683
75f9936e 12684 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
dfe00d7d
MC
12685
12686 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
12687 return;
12688
12689 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
12690 case TG3_EEPROM_SB_REVISION_0:
12691 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
12692 break;
12693 case TG3_EEPROM_SB_REVISION_2:
12694 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
12695 break;
12696 case TG3_EEPROM_SB_REVISION_3:
12697 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
12698 break;
a4153d40
MC
12699 case TG3_EEPROM_SB_REVISION_4:
12700 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
12701 break;
12702 case TG3_EEPROM_SB_REVISION_5:
12703 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
12704 break;
dfe00d7d
MC
12705 default:
12706 return;
12707 }
12708
e4f34110 12709 if (tg3_nvram_read(tp, offset, &val))
dfe00d7d
MC
12710 return;
12711
12712 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
12713 TG3_EEPROM_SB_EDH_BLD_SHFT;
12714 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
12715 TG3_EEPROM_SB_EDH_MAJ_SHFT;
12716 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
12717
12718 if (minor > 99 || build > 26)
12719 return;
12720
75f9936e
MC
12721 offset = strlen(tp->fw_ver);
12722 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
12723 " v%d.%02d", major, minor);
dfe00d7d
MC
12724
12725 if (build > 0) {
75f9936e
MC
12726 offset = strlen(tp->fw_ver);
12727 if (offset < TG3_VER_SIZE - 1)
12728 tp->fw_ver[offset] = 'a' + build - 1;
dfe00d7d
MC
12729 }
12730}
12731
acd9c119 12732static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
c4e6575c
MC
12733{
12734 u32 val, offset, start;
acd9c119 12735 int i, vlen;
9c8a620e
MC
12736
12737 for (offset = TG3_NVM_DIR_START;
12738 offset < TG3_NVM_DIR_END;
12739 offset += TG3_NVM_DIRENT_SIZE) {
e4f34110 12740 if (tg3_nvram_read(tp, offset, &val))
c4e6575c
MC
12741 return;
12742
9c8a620e
MC
12743 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
12744 break;
12745 }
12746
12747 if (offset == TG3_NVM_DIR_END)
12748 return;
12749
12750 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
12751 start = 0x08000000;
e4f34110 12752 else if (tg3_nvram_read(tp, offset - 4, &start))
9c8a620e
MC
12753 return;
12754
e4f34110 12755 if (tg3_nvram_read(tp, offset + 4, &offset) ||
9c8a620e 12756 !tg3_fw_img_is_valid(tp, offset) ||
e4f34110 12757 tg3_nvram_read(tp, offset + 8, &val))
9c8a620e
MC
12758 return;
12759
12760 offset += val - start;
12761
acd9c119 12762 vlen = strlen(tp->fw_ver);
9c8a620e 12763
acd9c119
MC
12764 tp->fw_ver[vlen++] = ',';
12765 tp->fw_ver[vlen++] = ' ';
9c8a620e
MC
12766
12767 for (i = 0; i < 4; i++) {
a9dc529d
MC
12768 __be32 v;
12769 if (tg3_nvram_read_be32(tp, offset, &v))
c4e6575c
MC
12770 return;
12771
b9fc7dc5 12772 offset += sizeof(v);
c4e6575c 12773
acd9c119
MC
12774 if (vlen > TG3_VER_SIZE - sizeof(v)) {
12775 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
9c8a620e 12776 break;
c4e6575c 12777 }
9c8a620e 12778
acd9c119
MC
12779 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
12780 vlen += sizeof(v);
c4e6575c 12781 }
acd9c119
MC
12782}
12783
7fd76445
MC
12784static void __devinit tg3_read_dash_ver(struct tg3 *tp)
12785{
12786 int vlen;
12787 u32 apedata;
ecc79648 12788 char *fwtype;
7fd76445
MC
12789
12790 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
12791 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
12792 return;
12793
12794 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
12795 if (apedata != APE_SEG_SIG_MAGIC)
12796 return;
12797
12798 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
12799 if (!(apedata & APE_FW_STATUS_READY))
12800 return;
12801
12802 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
12803
dc6d0744
MC
12804 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
12805 tp->tg3_flags3 |= TG3_FLG3_APE_HAS_NCSI;
ecc79648 12806 fwtype = "NCSI";
dc6d0744 12807 } else {
ecc79648 12808 fwtype = "DASH";
dc6d0744 12809 }
ecc79648 12810
7fd76445
MC
12811 vlen = strlen(tp->fw_ver);
12812
ecc79648
MC
12813 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
12814 fwtype,
7fd76445
MC
12815 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
12816 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
12817 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
12818 (apedata & APE_FW_VERSION_BLDMSK));
12819}
12820
acd9c119
MC
12821static void __devinit tg3_read_fw_ver(struct tg3 *tp)
12822{
12823 u32 val;
75f9936e 12824 bool vpd_vers = false;
acd9c119 12825
75f9936e
MC
12826 if (tp->fw_ver[0] != 0)
12827 vpd_vers = true;
df259d8c 12828
75f9936e
MC
12829 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
12830 strcat(tp->fw_ver, "sb");
df259d8c
MC
12831 return;
12832 }
12833
acd9c119
MC
12834 if (tg3_nvram_read(tp, 0, &val))
12835 return;
12836
12837 if (val == TG3_EEPROM_MAGIC)
12838 tg3_read_bc_ver(tp);
12839 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
12840 tg3_read_sb_ver(tp, val);
a6f6cb1c
MC
12841 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
12842 tg3_read_hwsb_ver(tp);
acd9c119
MC
12843 else
12844 return;
12845
12846 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
75f9936e
MC
12847 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) || vpd_vers)
12848 goto done;
acd9c119
MC
12849
12850 tg3_read_mgmtfw_ver(tp);
9c8a620e 12851
75f9936e 12852done:
9c8a620e 12853 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
c4e6575c
MC
12854}
12855
7544b097
MC
12856static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
12857
7fe876af
ED
12858static void inline vlan_features_add(struct net_device *dev, unsigned long flags)
12859{
12860#if TG3_VLAN_TAG_USED
12861 dev->vlan_features |= flags;
12862#endif
12863}
12864
7cb32cf2
MC
12865static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
12866{
12867 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
12868 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
12869 return 4096;
12870 else if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
12871 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
12872 return 1024;
12873 else
12874 return 512;
12875}
12876
1da177e4
LT
12877static int __devinit tg3_get_invariants(struct tg3 *tp)
12878{
12879 static struct pci_device_id write_reorder_chipsets[] = {
1da177e4 12880 { PCI_DEVICE(PCI_VENDOR_ID_AMD,
c6cdf436 12881 PCI_DEVICE_ID_AMD_FE_GATE_700C) },
c165b004 12882 { PCI_DEVICE(PCI_VENDOR_ID_AMD,
c6cdf436 12883 PCI_DEVICE_ID_AMD_8131_BRIDGE) },
399de50b
MC
12884 { PCI_DEVICE(PCI_VENDOR_ID_VIA,
12885 PCI_DEVICE_ID_VIA_8385_0) },
1da177e4
LT
12886 { },
12887 };
12888 u32 misc_ctrl_reg;
1da177e4
LT
12889 u32 pci_state_reg, grc_misc_cfg;
12890 u32 val;
12891 u16 pci_cmd;
5e7dfd0f 12892 int err;
1da177e4 12893
1da177e4
LT
12894 /* Force memory write invalidate off. If we leave it on,
12895 * then on 5700_BX chips we have to enable a workaround.
12896 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
12897 * to match the cacheline size. The Broadcom driver have this
12898 * workaround but turns MWI off all the times so never uses
12899 * it. This seems to suggest that the workaround is insufficient.
12900 */
12901 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
12902 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
12903 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
12904
12905 /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
12906 * has the register indirect write enable bit set before
12907 * we try to access any of the MMIO registers. It is also
12908 * critical that the PCI-X hw workaround situation is decided
12909 * before that as well.
12910 */
12911 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
12912 &misc_ctrl_reg);
12913
12914 tp->pci_chip_rev_id = (misc_ctrl_reg >>
12915 MISC_HOST_CTRL_CHIPREV_SHIFT);
795d01c5
MC
12916 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
12917 u32 prod_id_asic_rev;
12918
5001e2f6
MC
12919 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
12920 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
a50d0796 12921 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719)
f6eb9b1f
MC
12922 pci_read_config_dword(tp->pdev,
12923 TG3PCI_GEN2_PRODID_ASICREV,
12924 &prod_id_asic_rev);
b703df6f
MC
12925 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
12926 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
12927 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
12928 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
12929 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
12930 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
12931 pci_read_config_dword(tp->pdev,
12932 TG3PCI_GEN15_PRODID_ASICREV,
12933 &prod_id_asic_rev);
f6eb9b1f
MC
12934 else
12935 pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
12936 &prod_id_asic_rev);
12937
321d32a0 12938 tp->pci_chip_rev_id = prod_id_asic_rev;
795d01c5 12939 }
1da177e4 12940
ff645bec
MC
12941 /* Wrong chip ID in 5752 A0. This code can be removed later
12942 * as A0 is not in production.
12943 */
12944 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
12945 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
12946
6892914f
MC
12947 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
12948 * we need to disable memory and use config. cycles
12949 * only to access all registers. The 5702/03 chips
12950 * can mistakenly decode the special cycles from the
12951 * ICH chipsets as memory write cycles, causing corruption
12952 * of register and memory space. Only certain ICH bridges
12953 * will drive special cycles with non-zero data during the
12954 * address phase which can fall within the 5703's address
12955 * range. This is not an ICH bug as the PCI spec allows
12956 * non-zero address during special cycles. However, only
12957 * these ICH bridges are known to drive non-zero addresses
12958 * during special cycles.
12959 *
12960 * Since special cycles do not cross PCI bridges, we only
12961 * enable this workaround if the 5703 is on the secondary
12962 * bus of these ICH bridges.
12963 */
12964 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
12965 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
12966 static struct tg3_dev_id {
12967 u32 vendor;
12968 u32 device;
12969 u32 rev;
12970 } ich_chipsets[] = {
12971 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
12972 PCI_ANY_ID },
12973 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
12974 PCI_ANY_ID },
12975 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
12976 0xa },
12977 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
12978 PCI_ANY_ID },
12979 { },
12980 };
12981 struct tg3_dev_id *pci_id = &ich_chipsets[0];
12982 struct pci_dev *bridge = NULL;
12983
12984 while (pci_id->vendor != 0) {
12985 bridge = pci_get_device(pci_id->vendor, pci_id->device,
12986 bridge);
12987 if (!bridge) {
12988 pci_id++;
12989 continue;
12990 }
12991 if (pci_id->rev != PCI_ANY_ID) {
44c10138 12992 if (bridge->revision > pci_id->rev)
6892914f
MC
12993 continue;
12994 }
12995 if (bridge->subordinate &&
12996 (bridge->subordinate->number ==
12997 tp->pdev->bus->number)) {
12998
12999 tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
13000 pci_dev_put(bridge);
13001 break;
13002 }
13003 }
13004 }
13005
41588ba1
MC
13006 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
13007 static struct tg3_dev_id {
13008 u32 vendor;
13009 u32 device;
13010 } bridge_chipsets[] = {
13011 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
13012 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
13013 { },
13014 };
13015 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
13016 struct pci_dev *bridge = NULL;
13017
13018 while (pci_id->vendor != 0) {
13019 bridge = pci_get_device(pci_id->vendor,
13020 pci_id->device,
13021 bridge);
13022 if (!bridge) {
13023 pci_id++;
13024 continue;
13025 }
13026 if (bridge->subordinate &&
13027 (bridge->subordinate->number <=
13028 tp->pdev->bus->number) &&
13029 (bridge->subordinate->subordinate >=
13030 tp->pdev->bus->number)) {
13031 tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
13032 pci_dev_put(bridge);
13033 break;
13034 }
13035 }
13036 }
13037
4a29cc2e
MC
13038 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
13039 * DMA addresses > 40-bit. This bridge may have other additional
13040 * 57xx devices behind it in some 4-port NIC designs for example.
13041 * Any tg3 device found behind the bridge will also need the 40-bit
13042 * DMA workaround.
13043 */
a4e2b347
MC
13044 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
13045 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
13046 tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
4a29cc2e 13047 tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
4cf78e4f 13048 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
859a5887 13049 } else {
4a29cc2e
MC
13050 struct pci_dev *bridge = NULL;
13051
13052 do {
13053 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
13054 PCI_DEVICE_ID_SERVERWORKS_EPB,
13055 bridge);
13056 if (bridge && bridge->subordinate &&
13057 (bridge->subordinate->number <=
13058 tp->pdev->bus->number) &&
13059 (bridge->subordinate->subordinate >=
13060 tp->pdev->bus->number)) {
13061 tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
13062 pci_dev_put(bridge);
13063 break;
13064 }
13065 } while (bridge);
13066 }
4cf78e4f 13067
1da177e4
LT
13068 /* Initialize misc host control in PCI block. */
13069 tp->misc_host_ctrl |= (misc_ctrl_reg &
13070 MISC_HOST_CTRL_CHIPREV);
13071 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13072 tp->misc_host_ctrl);
13073
f6eb9b1f
MC
13074 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
13075 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
13076 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
7544b097
MC
13077 tp->pdev_peer = tg3_find_peer(tp);
13078
c885e824
MC
13079 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13080 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13081 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
13082 tp->tg3_flags3 |= TG3_FLG3_5717_PLUS;
13083
321d32a0
MC
13084 /* Intentionally exclude ASIC_REV_5906 */
13085 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d9ab5ad1 13086 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
d30cdd28 13087 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
9936bcf6 13088 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c 13089 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 13090 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
c885e824 13091 (tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
321d32a0
MC
13092 tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
13093
13094 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13095 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
b5d3772c 13096 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
321d32a0 13097 (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
a4e2b347 13098 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
6708e5cc
JL
13099 tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
13100
1b440c56
JL
13101 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
13102 (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
13103 tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
13104
027455ad
MC
13105 /* 5700 B0 chips do not support checksumming correctly due
13106 * to hardware bugs.
13107 */
13108 if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
13109 tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
13110 else {
7fe876af
ED
13111 unsigned long features = NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_GRO;
13112
027455ad 13113 tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
027455ad 13114 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
7fe876af
ED
13115 features |= NETIF_F_IPV6_CSUM;
13116 tp->dev->features |= features;
13117 vlan_features_add(tp->dev, features);
027455ad
MC
13118 }
13119
507399f1 13120 /* Determine TSO capabilities */
c885e824 13121 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
e849cdc3
MC
13122 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
13123 else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
13124 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
507399f1
MC
13125 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
13126 else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
13127 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
13128 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
13129 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
13130 tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
13131 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13132 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13133 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
13134 tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
13135 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
13136 tp->fw_needed = FIRMWARE_TG3TSO5;
13137 else
13138 tp->fw_needed = FIRMWARE_TG3TSO;
13139 }
13140
13141 tp->irq_max = 1;
13142
5a6f3074 13143 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
7544b097
MC
13144 tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
13145 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
13146 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
13147 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
13148 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
13149 tp->pdev_peer == tp->pdev))
13150 tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
13151
321d32a0 13152 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
b5d3772c 13153 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
fcfa0a32 13154 tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
52c0fd83 13155 }
4f125f42 13156
c885e824 13157 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
507399f1
MC
13158 tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
13159 tp->irq_max = TG3_IRQ_MAX_VECS;
13160 }
f6eb9b1f 13161 }
0e1406dd 13162
615774fe 13163 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
a50d0796 13164 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
615774fe
MC
13165 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
13166 tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
13167 else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
13168 tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
13169 tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
0e1406dd 13170 }
f6eb9b1f 13171
c885e824 13172 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
b703df6f
MC
13173 tp->tg3_flags3 |= TG3_FLG3_USE_JUMBO_BDFLAG;
13174
f51f3562 13175 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
c6cdf436
MC
13176 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
13177 (tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG))
8f666b07 13178 tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
0f893dc6 13179
52f4490c
MC
13180 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
13181 &pci_state_reg);
13182
5e7dfd0f
MC
13183 tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
13184 if (tp->pcie_cap != 0) {
13185 u16 lnkctl;
13186
1da177e4 13187 tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
5f5c51e3
MC
13188
13189 pcie_set_readrq(tp->pdev, 4096);
13190
5e7dfd0f
MC
13191 pci_read_config_word(tp->pdev,
13192 tp->pcie_cap + PCI_EXP_LNKCTL,
13193 &lnkctl);
13194 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
13195 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
c7835a77 13196 tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
5e7dfd0f 13197 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0 13198 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
9cf74ebb
MC
13199 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
13200 tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
5e7dfd0f 13201 tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
614b0590
MC
13202 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
13203 tp->tg3_flags3 |= TG3_FLG3_L1PLLPD_EN;
c7835a77 13204 }
52f4490c 13205 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
fcb389df 13206 tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
52f4490c
MC
13207 } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
13208 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
13209 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
13210 if (!tp->pcix_cap) {
2445e461
MC
13211 dev_err(&tp->pdev->dev,
13212 "Cannot find PCI-X capability, aborting\n");
52f4490c
MC
13213 return -EIO;
13214 }
13215
13216 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
13217 tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
13218 }
1da177e4 13219
399de50b
MC
13220 /* If we have an AMD 762 or VIA K8T800 chipset, write
13221 * reordering to the mailbox registers done by the host
13222 * controller can cause major troubles. We read back from
13223 * every mailbox register write to force the writes to be
13224 * posted to the chip in order.
13225 */
13226 if (pci_dev_present(write_reorder_chipsets) &&
13227 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
13228 tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
13229
69fc4053
MC
13230 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
13231 &tp->pci_cacheline_sz);
13232 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13233 &tp->pci_lat_timer);
1da177e4
LT
13234 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
13235 tp->pci_lat_timer < 64) {
13236 tp->pci_lat_timer = 64;
69fc4053
MC
13237 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13238 tp->pci_lat_timer);
1da177e4
LT
13239 }
13240
52f4490c
MC
13241 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
13242 /* 5700 BX chips need to have their TX producer index
13243 * mailboxes written twice to workaround a bug.
13244 */
13245 tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
1da177e4 13246
52f4490c 13247 /* If we are in PCI-X mode, enable register write workaround.
1da177e4
LT
13248 *
13249 * The workaround is to use indirect register accesses
13250 * for all chip writes not to mailbox registers.
13251 */
52f4490c 13252 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
1da177e4 13253 u32 pm_reg;
1da177e4
LT
13254
13255 tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
13256
13257 /* The chip can have it's power management PCI config
13258 * space registers clobbered due to this bug.
13259 * So explicitly force the chip into D0 here.
13260 */
9974a356
MC
13261 pci_read_config_dword(tp->pdev,
13262 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
13263 &pm_reg);
13264 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
13265 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
9974a356
MC
13266 pci_write_config_dword(tp->pdev,
13267 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
13268 pm_reg);
13269
13270 /* Also, force SERR#/PERR# in PCI command. */
13271 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13272 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
13273 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13274 }
13275 }
13276
1da177e4
LT
13277 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
13278 tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
13279 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
13280 tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
13281
13282 /* Chip-specific fixup from Broadcom driver */
13283 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
13284 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
13285 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
13286 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
13287 }
13288
1ee582d8 13289 /* Default fast path register access methods */
20094930 13290 tp->read32 = tg3_read32;
1ee582d8 13291 tp->write32 = tg3_write32;
09ee929c 13292 tp->read32_mbox = tg3_read32;
20094930 13293 tp->write32_mbox = tg3_write32;
1ee582d8
MC
13294 tp->write32_tx_mbox = tg3_write32;
13295 tp->write32_rx_mbox = tg3_write32;
13296
13297 /* Various workaround register access methods */
13298 if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
13299 tp->write32 = tg3_write_indirect_reg32;
98efd8a6
MC
13300 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
13301 ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
13302 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
13303 /*
13304 * Back to back register writes can cause problems on these
13305 * chips, the workaround is to read back all reg writes
13306 * except those to mailbox regs.
13307 *
13308 * See tg3_write_indirect_reg32().
13309 */
1ee582d8 13310 tp->write32 = tg3_write_flush_reg32;
98efd8a6
MC
13311 }
13312
1ee582d8
MC
13313 if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
13314 (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
13315 tp->write32_tx_mbox = tg3_write32_tx_mbox;
13316 if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
13317 tp->write32_rx_mbox = tg3_write_flush_reg32;
13318 }
20094930 13319
6892914f
MC
13320 if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
13321 tp->read32 = tg3_read_indirect_reg32;
13322 tp->write32 = tg3_write_indirect_reg32;
13323 tp->read32_mbox = tg3_read_indirect_mbox;
13324 tp->write32_mbox = tg3_write_indirect_mbox;
13325 tp->write32_tx_mbox = tg3_write_indirect_mbox;
13326 tp->write32_rx_mbox = tg3_write_indirect_mbox;
13327
13328 iounmap(tp->regs);
22abe310 13329 tp->regs = NULL;
6892914f
MC
13330
13331 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13332 pci_cmd &= ~PCI_COMMAND_MEMORY;
13333 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13334 }
b5d3772c
MC
13335 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
13336 tp->read32_mbox = tg3_read32_mbox_5906;
13337 tp->write32_mbox = tg3_write32_mbox_5906;
13338 tp->write32_tx_mbox = tg3_write32_mbox_5906;
13339 tp->write32_rx_mbox = tg3_write32_mbox_5906;
13340 }
6892914f 13341
bbadf503
MC
13342 if (tp->write32 == tg3_write_indirect_reg32 ||
13343 ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
13344 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
f49639e6 13345 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
bbadf503
MC
13346 tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
13347
7d0c41ef 13348 /* Get eeprom hw config before calling tg3_set_power_state().
9d26e213 13349 * In particular, the TG3_FLG2_IS_NIC flag must be
7d0c41ef
MC
13350 * determined before calling tg3_set_power_state() so that
13351 * we know whether or not to switch out of Vaux power.
13352 * When the flag is set, it means that GPIO1 is used for eeprom
13353 * write protect and also implies that it is a LOM where GPIOs
13354 * are not used to switch power.
6aa20a22 13355 */
7d0c41ef
MC
13356 tg3_get_eeprom_hw_cfg(tp);
13357
0d3031d9
MC
13358 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
13359 /* Allow reads and writes to the
13360 * APE register and memory space.
13361 */
13362 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
13363 PCISTATE_ALLOW_APE_SHMEM_WR |
13364 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
13365 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
13366 pci_state_reg);
13367 }
13368
9936bcf6 13369 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
57e6983c 13370 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
321d32a0 13371 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 13372 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
c885e824 13373 (tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
d30cdd28
MC
13374 tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
13375
314fba34
MC
13376 /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
13377 * GPIO1 driven high will bring 5700's external PHY out of reset.
13378 * It is also used as eeprom write protect on LOMs.
13379 */
13380 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
13381 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
13382 (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
13383 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
13384 GRC_LCLCTRL_GPIO_OUTPUT1);
3e7d83bc
MC
13385 /* Unused GPIO3 must be driven as output on 5752 because there
13386 * are no pull-up resistors on unused GPIO pins.
13387 */
13388 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
13389 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
314fba34 13390
321d32a0 13391 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
cb4ed1fd
MC
13392 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
13393 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
af36e6b6
MC
13394 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
13395
8d519ab2
MC
13396 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
13397 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
13398 /* Turn off the debug UART. */
13399 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
13400 if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
13401 /* Keep VMain power. */
13402 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
13403 GRC_LCLCTRL_GPIO_OUTPUT0;
13404 }
13405
1da177e4 13406 /* Force the chip into D0. */
bc1c7567 13407 err = tg3_set_power_state(tp, PCI_D0);
1da177e4 13408 if (err) {
2445e461 13409 dev_err(&tp->pdev->dev, "Transition to D0 failed\n");
1da177e4
LT
13410 return err;
13411 }
13412
1da177e4
LT
13413 /* Derive initial jumbo mode from MTU assigned in
13414 * ether_setup() via the alloc_etherdev() call
13415 */
0f893dc6 13416 if (tp->dev->mtu > ETH_DATA_LEN &&
a4e2b347 13417 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
0f893dc6 13418 tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
1da177e4
LT
13419
13420 /* Determine WakeOnLan speed to use. */
13421 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
13422 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
13423 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
13424 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
13425 tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
13426 } else {
13427 tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
13428 }
13429
7f97a4bd 13430 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
f07e9af3 13431 tp->phy_flags |= TG3_PHYFLG_IS_FET;
7f97a4bd 13432
1da177e4
LT
13433 /* A few boards don't want Ethernet@WireSpeed phy feature */
13434 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
13435 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
13436 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
747e8f8b 13437 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
f07e9af3
MC
13438 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
13439 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
13440 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
1da177e4
LT
13441
13442 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
13443 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
f07e9af3 13444 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
1da177e4 13445 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
f07e9af3 13446 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
1da177e4 13447
321d32a0 13448 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
f07e9af3 13449 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
321d32a0 13450 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
f6eb9b1f 13451 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
c885e824 13452 !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
c424cb24 13453 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d30cdd28 13454 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
9936bcf6
MC
13455 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
13456 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
d4011ada
MC
13457 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
13458 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
f07e9af3 13459 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
c1d2a196 13460 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
f07e9af3 13461 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
321d32a0 13462 } else
f07e9af3 13463 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
c424cb24 13464 }
1da177e4 13465
b2a5c19c
MC
13466 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
13467 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
13468 tp->phy_otp = tg3_read_otp_phycfg(tp);
13469 if (tp->phy_otp == 0)
13470 tp->phy_otp = TG3_OTP_DEFAULT;
13471 }
13472
f51f3562 13473 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
8ef21428
MC
13474 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
13475 else
13476 tp->mi_mode = MAC_MI_MODE_BASE;
13477
1da177e4 13478 tp->coalesce_mode = 0;
1da177e4
LT
13479 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
13480 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
13481 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
13482
321d32a0
MC
13483 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
13484 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
57e6983c
MC
13485 tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
13486
158d7abd
MC
13487 err = tg3_mdio_init(tp);
13488 if (err)
13489 return err;
1da177e4
LT
13490
13491 /* Initialize data/descriptor byte/word swapping. */
13492 val = tr32(GRC_MODE);
13493 val &= GRC_MODE_HOST_STACKUP;
13494 tw32(GRC_MODE, val | tp->grc_mode);
13495
13496 tg3_switch_clocks(tp);
13497
13498 /* Clear this out for sanity. */
13499 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
13500
13501 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
13502 &pci_state_reg);
13503 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
13504 (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
13505 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
13506
13507 if (chiprevid == CHIPREV_ID_5701_A0 ||
13508 chiprevid == CHIPREV_ID_5701_B0 ||
13509 chiprevid == CHIPREV_ID_5701_B2 ||
13510 chiprevid == CHIPREV_ID_5701_B5) {
13511 void __iomem *sram_base;
13512
13513 /* Write some dummy words into the SRAM status block
13514 * area, see if it reads back correctly. If the return
13515 * value is bad, force enable the PCIX workaround.
13516 */
13517 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
13518
13519 writel(0x00000000, sram_base);
13520 writel(0x00000000, sram_base + 4);
13521 writel(0xffffffff, sram_base + 4);
13522 if (readl(sram_base) != 0x00000000)
13523 tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
13524 }
13525 }
13526
13527 udelay(50);
13528 tg3_nvram_init(tp);
13529
13530 grc_misc_cfg = tr32(GRC_MISC_CFG);
13531 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
13532
1da177e4
LT
13533 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
13534 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
13535 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
13536 tp->tg3_flags2 |= TG3_FLG2_IS_5788;
13537
fac9b83e
DM
13538 if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
13539 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
13540 tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
13541 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
13542 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
13543 HOSTCC_MODE_CLRTICK_TXBD);
13544
13545 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
13546 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13547 tp->misc_host_ctrl);
13548 }
13549
3bda1258
MC
13550 /* Preserve the APE MAC_MODE bits */
13551 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
13552 tp->mac_mode = tr32(MAC_MODE) |
13553 MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
13554 else
13555 tp->mac_mode = TG3_DEF_MAC_MODE;
13556
1da177e4
LT
13557 /* these are limited to 10/100 only */
13558 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
13559 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
13560 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
13561 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
13562 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
13563 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
13564 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
13565 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
13566 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
676917d4
MC
13567 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
13568 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
321d32a0 13569 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
d1101142
MC
13570 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
13571 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
f07e9af3
MC
13572 (tp->phy_flags & TG3_PHYFLG_IS_FET))
13573 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
1da177e4
LT
13574
13575 err = tg3_phy_probe(tp);
13576 if (err) {
2445e461 13577 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
1da177e4 13578 /* ... but do not return immediately ... */
b02fd9e3 13579 tg3_mdio_fini(tp);
1da177e4
LT
13580 }
13581
184b8904 13582 tg3_read_vpd(tp);
c4e6575c 13583 tg3_read_fw_ver(tp);
1da177e4 13584
f07e9af3
MC
13585 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
13586 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
13587 } else {
13588 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
f07e9af3 13589 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 13590 else
f07e9af3 13591 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
13592 }
13593
13594 /* 5700 {AX,BX} chips have a broken status block link
13595 * change bit implementation, so we must use the
13596 * status register in those cases.
13597 */
13598 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
13599 tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
13600 else
13601 tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
13602
13603 /* The led_ctrl is set during tg3_phy_probe, here we might
13604 * have to force the link status polling mechanism based
13605 * upon subsystem IDs.
13606 */
13607 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
007a880d 13608 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
f07e9af3
MC
13609 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
13610 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
13611 tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
1da177e4
LT
13612 }
13613
13614 /* For all SERDES we poll the MAC status register. */
f07e9af3 13615 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
13616 tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
13617 else
13618 tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
13619
9dc7a113 13620 tp->rx_offset = NET_IP_ALIGN + TG3_RX_HEADROOM;
d2757fc4 13621 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
1da177e4 13622 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
d2757fc4 13623 (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
9dc7a113 13624 tp->rx_offset -= NET_IP_ALIGN;
d2757fc4 13625#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
9dc7a113 13626 tp->rx_copy_thresh = ~(u16)0;
d2757fc4
MC
13627#endif
13628 }
1da177e4 13629
2c49a44d
MC
13630 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
13631 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
7cb32cf2
MC
13632 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
13633
2c49a44d 13634 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
f92905de
MC
13635
13636 /* Increment the rx prod index on the rx std ring by at most
13637 * 8 for these chips to workaround hw errata.
13638 */
13639 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13640 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
13641 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
13642 tp->rx_std_max_post = 8;
13643
8ed5d97e
MC
13644 if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
13645 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
13646 PCIE_PWR_MGMT_L1_THRESH_MSK;
13647
1da177e4
LT
13648 return err;
13649}
13650
49b6e95f 13651#ifdef CONFIG_SPARC
1da177e4
LT
13652static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
13653{
13654 struct net_device *dev = tp->dev;
13655 struct pci_dev *pdev = tp->pdev;
49b6e95f 13656 struct device_node *dp = pci_device_to_OF_node(pdev);
374d4cac 13657 const unsigned char *addr;
49b6e95f
DM
13658 int len;
13659
13660 addr = of_get_property(dp, "local-mac-address", &len);
13661 if (addr && len == 6) {
13662 memcpy(dev->dev_addr, addr, 6);
13663 memcpy(dev->perm_addr, dev->dev_addr, 6);
13664 return 0;
1da177e4
LT
13665 }
13666 return -ENODEV;
13667}
13668
13669static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
13670{
13671 struct net_device *dev = tp->dev;
13672
13673 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
2ff43697 13674 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
1da177e4
LT
13675 return 0;
13676}
13677#endif
13678
13679static int __devinit tg3_get_device_address(struct tg3 *tp)
13680{
13681 struct net_device *dev = tp->dev;
13682 u32 hi, lo, mac_offset;
008652b3 13683 int addr_ok = 0;
1da177e4 13684
49b6e95f 13685#ifdef CONFIG_SPARC
1da177e4
LT
13686 if (!tg3_get_macaddr_sparc(tp))
13687 return 0;
13688#endif
13689
13690 mac_offset = 0x7c;
f49639e6 13691 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
a4e2b347 13692 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
1da177e4
LT
13693 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
13694 mac_offset = 0xcc;
13695 if (tg3_nvram_lock(tp))
13696 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
13697 else
13698 tg3_nvram_unlock(tp);
a50d0796
MC
13699 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13700 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
13701 if (PCI_FUNC(tp->pdev->devfn) & 1)
a1b950d5 13702 mac_offset = 0xcc;
a50d0796
MC
13703 if (PCI_FUNC(tp->pdev->devfn) > 1)
13704 mac_offset += 0x18c;
a1b950d5 13705 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
b5d3772c 13706 mac_offset = 0x10;
1da177e4
LT
13707
13708 /* First try to get it from MAC address mailbox. */
13709 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
13710 if ((hi >> 16) == 0x484b) {
13711 dev->dev_addr[0] = (hi >> 8) & 0xff;
13712 dev->dev_addr[1] = (hi >> 0) & 0xff;
13713
13714 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
13715 dev->dev_addr[2] = (lo >> 24) & 0xff;
13716 dev->dev_addr[3] = (lo >> 16) & 0xff;
13717 dev->dev_addr[4] = (lo >> 8) & 0xff;
13718 dev->dev_addr[5] = (lo >> 0) & 0xff;
1da177e4 13719
008652b3
MC
13720 /* Some old bootcode may report a 0 MAC address in SRAM */
13721 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
13722 }
13723 if (!addr_ok) {
13724 /* Next, try NVRAM. */
df259d8c
MC
13725 if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
13726 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
6d348f2c 13727 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
62cedd11
MC
13728 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
13729 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
008652b3
MC
13730 }
13731 /* Finally just fetch it out of the MAC control regs. */
13732 else {
13733 hi = tr32(MAC_ADDR_0_HIGH);
13734 lo = tr32(MAC_ADDR_0_LOW);
13735
13736 dev->dev_addr[5] = lo & 0xff;
13737 dev->dev_addr[4] = (lo >> 8) & 0xff;
13738 dev->dev_addr[3] = (lo >> 16) & 0xff;
13739 dev->dev_addr[2] = (lo >> 24) & 0xff;
13740 dev->dev_addr[1] = hi & 0xff;
13741 dev->dev_addr[0] = (hi >> 8) & 0xff;
13742 }
1da177e4
LT
13743 }
13744
13745 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
7582a335 13746#ifdef CONFIG_SPARC
1da177e4
LT
13747 if (!tg3_get_default_macaddr_sparc(tp))
13748 return 0;
13749#endif
13750 return -EINVAL;
13751 }
2ff43697 13752 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
1da177e4
LT
13753 return 0;
13754}
13755
59e6b434
DM
13756#define BOUNDARY_SINGLE_CACHELINE 1
13757#define BOUNDARY_MULTI_CACHELINE 2
13758
13759static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
13760{
13761 int cacheline_size;
13762 u8 byte;
13763 int goal;
13764
13765 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
13766 if (byte == 0)
13767 cacheline_size = 1024;
13768 else
13769 cacheline_size = (int) byte * 4;
13770
13771 /* On 5703 and later chips, the boundary bits have no
13772 * effect.
13773 */
13774 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13775 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13776 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
13777 goto out;
13778
13779#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
13780 goal = BOUNDARY_MULTI_CACHELINE;
13781#else
13782#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
13783 goal = BOUNDARY_SINGLE_CACHELINE;
13784#else
13785 goal = 0;
13786#endif
13787#endif
13788
c885e824 13789 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
cbf9ca6c
MC
13790 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
13791 goto out;
13792 }
13793
59e6b434
DM
13794 if (!goal)
13795 goto out;
13796
13797 /* PCI controllers on most RISC systems tend to disconnect
13798 * when a device tries to burst across a cache-line boundary.
13799 * Therefore, letting tg3 do so just wastes PCI bandwidth.
13800 *
13801 * Unfortunately, for PCI-E there are only limited
13802 * write-side controls for this, and thus for reads
13803 * we will still get the disconnects. We'll also waste
13804 * these PCI cycles for both read and write for chips
13805 * other than 5700 and 5701 which do not implement the
13806 * boundary bits.
13807 */
13808 if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
13809 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
13810 switch (cacheline_size) {
13811 case 16:
13812 case 32:
13813 case 64:
13814 case 128:
13815 if (goal == BOUNDARY_SINGLE_CACHELINE) {
13816 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
13817 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
13818 } else {
13819 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
13820 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
13821 }
13822 break;
13823
13824 case 256:
13825 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
13826 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
13827 break;
13828
13829 default:
13830 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
13831 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
13832 break;
855e1111 13833 }
59e6b434
DM
13834 } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
13835 switch (cacheline_size) {
13836 case 16:
13837 case 32:
13838 case 64:
13839 if (goal == BOUNDARY_SINGLE_CACHELINE) {
13840 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
13841 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
13842 break;
13843 }
13844 /* fallthrough */
13845 case 128:
13846 default:
13847 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
13848 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
13849 break;
855e1111 13850 }
59e6b434
DM
13851 } else {
13852 switch (cacheline_size) {
13853 case 16:
13854 if (goal == BOUNDARY_SINGLE_CACHELINE) {
13855 val |= (DMA_RWCTRL_READ_BNDRY_16 |
13856 DMA_RWCTRL_WRITE_BNDRY_16);
13857 break;
13858 }
13859 /* fallthrough */
13860 case 32:
13861 if (goal == BOUNDARY_SINGLE_CACHELINE) {
13862 val |= (DMA_RWCTRL_READ_BNDRY_32 |
13863 DMA_RWCTRL_WRITE_BNDRY_32);
13864 break;
13865 }
13866 /* fallthrough */
13867 case 64:
13868 if (goal == BOUNDARY_SINGLE_CACHELINE) {
13869 val |= (DMA_RWCTRL_READ_BNDRY_64 |
13870 DMA_RWCTRL_WRITE_BNDRY_64);
13871 break;
13872 }
13873 /* fallthrough */
13874 case 128:
13875 if (goal == BOUNDARY_SINGLE_CACHELINE) {
13876 val |= (DMA_RWCTRL_READ_BNDRY_128 |
13877 DMA_RWCTRL_WRITE_BNDRY_128);
13878 break;
13879 }
13880 /* fallthrough */
13881 case 256:
13882 val |= (DMA_RWCTRL_READ_BNDRY_256 |
13883 DMA_RWCTRL_WRITE_BNDRY_256);
13884 break;
13885 case 512:
13886 val |= (DMA_RWCTRL_READ_BNDRY_512 |
13887 DMA_RWCTRL_WRITE_BNDRY_512);
13888 break;
13889 case 1024:
13890 default:
13891 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
13892 DMA_RWCTRL_WRITE_BNDRY_1024);
13893 break;
855e1111 13894 }
59e6b434
DM
13895 }
13896
13897out:
13898 return val;
13899}
13900
1da177e4
LT
13901static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
13902{
13903 struct tg3_internal_buffer_desc test_desc;
13904 u32 sram_dma_descs;
13905 int i, ret;
13906
13907 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
13908
13909 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
13910 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
13911 tw32(RDMAC_STATUS, 0);
13912 tw32(WDMAC_STATUS, 0);
13913
13914 tw32(BUFMGR_MODE, 0);
13915 tw32(FTQ_RESET, 0);
13916
13917 test_desc.addr_hi = ((u64) buf_dma) >> 32;
13918 test_desc.addr_lo = buf_dma & 0xffffffff;
13919 test_desc.nic_mbuf = 0x00002100;
13920 test_desc.len = size;
13921
13922 /*
13923 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
13924 * the *second* time the tg3 driver was getting loaded after an
13925 * initial scan.
13926 *
13927 * Broadcom tells me:
13928 * ...the DMA engine is connected to the GRC block and a DMA
13929 * reset may affect the GRC block in some unpredictable way...
13930 * The behavior of resets to individual blocks has not been tested.
13931 *
13932 * Broadcom noted the GRC reset will also reset all sub-components.
13933 */
13934 if (to_device) {
13935 test_desc.cqid_sqid = (13 << 8) | 2;
13936
13937 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
13938 udelay(40);
13939 } else {
13940 test_desc.cqid_sqid = (16 << 8) | 7;
13941
13942 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
13943 udelay(40);
13944 }
13945 test_desc.flags = 0x00000005;
13946
13947 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
13948 u32 val;
13949
13950 val = *(((u32 *)&test_desc) + i);
13951 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
13952 sram_dma_descs + (i * sizeof(u32)));
13953 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
13954 }
13955 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
13956
859a5887 13957 if (to_device)
1da177e4 13958 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
859a5887 13959 else
1da177e4 13960 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
1da177e4
LT
13961
13962 ret = -ENODEV;
13963 for (i = 0; i < 40; i++) {
13964 u32 val;
13965
13966 if (to_device)
13967 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
13968 else
13969 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
13970 if ((val & 0xffff) == sram_dma_descs) {
13971 ret = 0;
13972 break;
13973 }
13974
13975 udelay(100);
13976 }
13977
13978 return ret;
13979}
13980
ded7340d 13981#define TEST_BUFFER_SIZE 0x2000
1da177e4
LT
13982
13983static int __devinit tg3_test_dma(struct tg3 *tp)
13984{
13985 dma_addr_t buf_dma;
59e6b434 13986 u32 *buf, saved_dma_rwctrl;
cbf9ca6c 13987 int ret = 0;
1da177e4
LT
13988
13989 buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
13990 if (!buf) {
13991 ret = -ENOMEM;
13992 goto out_nofree;
13993 }
13994
13995 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
13996 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
13997
59e6b434 13998 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
1da177e4 13999
c885e824 14000 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
cbf9ca6c
MC
14001 goto out;
14002
1da177e4
LT
14003 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
14004 /* DMA read watermark not used on PCIE */
14005 tp->dma_rwctrl |= 0x00180000;
14006 } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
85e94ced
MC
14007 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
14008 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
1da177e4
LT
14009 tp->dma_rwctrl |= 0x003f0000;
14010 else
14011 tp->dma_rwctrl |= 0x003f000f;
14012 } else {
14013 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14014 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
14015 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
49afdeb6 14016 u32 read_water = 0x7;
1da177e4 14017
4a29cc2e
MC
14018 /* If the 5704 is behind the EPB bridge, we can
14019 * do the less restrictive ONE_DMA workaround for
14020 * better performance.
14021 */
14022 if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
14023 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14024 tp->dma_rwctrl |= 0x8000;
14025 else if (ccval == 0x6 || ccval == 0x7)
1da177e4
LT
14026 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
14027
49afdeb6
MC
14028 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
14029 read_water = 4;
59e6b434 14030 /* Set bit 23 to enable PCIX hw bug fix */
49afdeb6
MC
14031 tp->dma_rwctrl |=
14032 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
14033 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
14034 (1 << 23);
4cf78e4f
MC
14035 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
14036 /* 5780 always in PCIX mode */
14037 tp->dma_rwctrl |= 0x00144000;
a4e2b347
MC
14038 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
14039 /* 5714 always in PCIX mode */
14040 tp->dma_rwctrl |= 0x00148000;
1da177e4
LT
14041 } else {
14042 tp->dma_rwctrl |= 0x001b000f;
14043 }
14044 }
14045
14046 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14047 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14048 tp->dma_rwctrl &= 0xfffffff0;
14049
14050 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14051 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
14052 /* Remove this if it causes problems for some boards. */
14053 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
14054
14055 /* On 5700/5701 chips, we need to set this bit.
14056 * Otherwise the chip will issue cacheline transactions
14057 * to streamable DMA memory with not all the byte
14058 * enables turned on. This is an error on several
14059 * RISC PCI controllers, in particular sparc64.
14060 *
14061 * On 5703/5704 chips, this bit has been reassigned
14062 * a different meaning. In particular, it is used
14063 * on those chips to enable a PCI-X workaround.
14064 */
14065 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
14066 }
14067
14068 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14069
14070#if 0
14071 /* Unneeded, already done by tg3_get_invariants. */
14072 tg3_switch_clocks(tp);
14073#endif
14074
1da177e4
LT
14075 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14076 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
14077 goto out;
14078
59e6b434
DM
14079 /* It is best to perform DMA test with maximum write burst size
14080 * to expose the 5700/5701 write DMA bug.
14081 */
14082 saved_dma_rwctrl = tp->dma_rwctrl;
14083 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14084 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14085
1da177e4
LT
14086 while (1) {
14087 u32 *p = buf, i;
14088
14089 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
14090 p[i] = i;
14091
14092 /* Send the buffer to the chip. */
14093 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
14094 if (ret) {
2445e461
MC
14095 dev_err(&tp->pdev->dev,
14096 "%s: Buffer write failed. err = %d\n",
14097 __func__, ret);
1da177e4
LT
14098 break;
14099 }
14100
14101#if 0
14102 /* validate data reached card RAM correctly. */
14103 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14104 u32 val;
14105 tg3_read_mem(tp, 0x2100 + (i*4), &val);
14106 if (le32_to_cpu(val) != p[i]) {
2445e461
MC
14107 dev_err(&tp->pdev->dev,
14108 "%s: Buffer corrupted on device! "
14109 "(%d != %d)\n", __func__, val, i);
1da177e4
LT
14110 /* ret = -ENODEV here? */
14111 }
14112 p[i] = 0;
14113 }
14114#endif
14115 /* Now read it back. */
14116 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
14117 if (ret) {
5129c3a3
MC
14118 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
14119 "err = %d\n", __func__, ret);
1da177e4
LT
14120 break;
14121 }
14122
14123 /* Verify it. */
14124 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14125 if (p[i] == i)
14126 continue;
14127
59e6b434
DM
14128 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14129 DMA_RWCTRL_WRITE_BNDRY_16) {
14130 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
1da177e4
LT
14131 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
14132 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14133 break;
14134 } else {
2445e461
MC
14135 dev_err(&tp->pdev->dev,
14136 "%s: Buffer corrupted on read back! "
14137 "(%d != %d)\n", __func__, p[i], i);
1da177e4
LT
14138 ret = -ENODEV;
14139 goto out;
14140 }
14141 }
14142
14143 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
14144 /* Success. */
14145 ret = 0;
14146 break;
14147 }
14148 }
59e6b434
DM
14149 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14150 DMA_RWCTRL_WRITE_BNDRY_16) {
6d1cfbab
MC
14151 static struct pci_device_id dma_wait_state_chipsets[] = {
14152 { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
14153 PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
14154 { },
14155 };
14156
59e6b434 14157 /* DMA test passed without adjusting DMA boundary,
6d1cfbab
MC
14158 * now look for chipsets that are known to expose the
14159 * DMA bug without failing the test.
59e6b434 14160 */
6d1cfbab
MC
14161 if (pci_dev_present(dma_wait_state_chipsets)) {
14162 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14163 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
859a5887 14164 } else {
6d1cfbab
MC
14165 /* Safe to use the calculated DMA boundary. */
14166 tp->dma_rwctrl = saved_dma_rwctrl;
859a5887 14167 }
6d1cfbab 14168
59e6b434
DM
14169 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14170 }
1da177e4
LT
14171
14172out:
14173 pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
14174out_nofree:
14175 return ret;
14176}
14177
14178static void __devinit tg3_init_link_config(struct tg3 *tp)
14179{
14180 tp->link_config.advertising =
14181 (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
14182 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
14183 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
14184 ADVERTISED_Autoneg | ADVERTISED_MII);
14185 tp->link_config.speed = SPEED_INVALID;
14186 tp->link_config.duplex = DUPLEX_INVALID;
14187 tp->link_config.autoneg = AUTONEG_ENABLE;
1da177e4
LT
14188 tp->link_config.active_speed = SPEED_INVALID;
14189 tp->link_config.active_duplex = DUPLEX_INVALID;
1da177e4
LT
14190 tp->link_config.orig_speed = SPEED_INVALID;
14191 tp->link_config.orig_duplex = DUPLEX_INVALID;
14192 tp->link_config.orig_autoneg = AUTONEG_INVALID;
14193}
14194
14195static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
14196{
c885e824 14197 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
666bc831
MC
14198 tp->bufmgr_config.mbuf_read_dma_low_water =
14199 DEFAULT_MB_RDMA_LOW_WATER_5705;
14200 tp->bufmgr_config.mbuf_mac_rx_low_water =
14201 DEFAULT_MB_MACRX_LOW_WATER_57765;
14202 tp->bufmgr_config.mbuf_high_water =
14203 DEFAULT_MB_HIGH_WATER_57765;
14204
14205 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14206 DEFAULT_MB_RDMA_LOW_WATER_5705;
14207 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14208 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
14209 tp->bufmgr_config.mbuf_high_water_jumbo =
14210 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
14211 } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
fdfec172
MC
14212 tp->bufmgr_config.mbuf_read_dma_low_water =
14213 DEFAULT_MB_RDMA_LOW_WATER_5705;
14214 tp->bufmgr_config.mbuf_mac_rx_low_water =
14215 DEFAULT_MB_MACRX_LOW_WATER_5705;
14216 tp->bufmgr_config.mbuf_high_water =
14217 DEFAULT_MB_HIGH_WATER_5705;
b5d3772c
MC
14218 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14219 tp->bufmgr_config.mbuf_mac_rx_low_water =
14220 DEFAULT_MB_MACRX_LOW_WATER_5906;
14221 tp->bufmgr_config.mbuf_high_water =
14222 DEFAULT_MB_HIGH_WATER_5906;
14223 }
fdfec172
MC
14224
14225 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14226 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
14227 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14228 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
14229 tp->bufmgr_config.mbuf_high_water_jumbo =
14230 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
14231 } else {
14232 tp->bufmgr_config.mbuf_read_dma_low_water =
14233 DEFAULT_MB_RDMA_LOW_WATER;
14234 tp->bufmgr_config.mbuf_mac_rx_low_water =
14235 DEFAULT_MB_MACRX_LOW_WATER;
14236 tp->bufmgr_config.mbuf_high_water =
14237 DEFAULT_MB_HIGH_WATER;
14238
14239 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14240 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
14241 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14242 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
14243 tp->bufmgr_config.mbuf_high_water_jumbo =
14244 DEFAULT_MB_HIGH_WATER_JUMBO;
14245 }
1da177e4
LT
14246
14247 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
14248 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
14249}
14250
14251static char * __devinit tg3_phy_string(struct tg3 *tp)
14252{
79eb6904
MC
14253 switch (tp->phy_id & TG3_PHY_ID_MASK) {
14254 case TG3_PHY_ID_BCM5400: return "5400";
14255 case TG3_PHY_ID_BCM5401: return "5401";
14256 case TG3_PHY_ID_BCM5411: return "5411";
14257 case TG3_PHY_ID_BCM5701: return "5701";
14258 case TG3_PHY_ID_BCM5703: return "5703";
14259 case TG3_PHY_ID_BCM5704: return "5704";
14260 case TG3_PHY_ID_BCM5705: return "5705";
14261 case TG3_PHY_ID_BCM5750: return "5750";
14262 case TG3_PHY_ID_BCM5752: return "5752";
14263 case TG3_PHY_ID_BCM5714: return "5714";
14264 case TG3_PHY_ID_BCM5780: return "5780";
14265 case TG3_PHY_ID_BCM5755: return "5755";
14266 case TG3_PHY_ID_BCM5787: return "5787";
14267 case TG3_PHY_ID_BCM5784: return "5784";
14268 case TG3_PHY_ID_BCM5756: return "5722/5756";
14269 case TG3_PHY_ID_BCM5906: return "5906";
14270 case TG3_PHY_ID_BCM5761: return "5761";
14271 case TG3_PHY_ID_BCM5718C: return "5718C";
14272 case TG3_PHY_ID_BCM5718S: return "5718S";
14273 case TG3_PHY_ID_BCM57765: return "57765";
302b500b 14274 case TG3_PHY_ID_BCM5719C: return "5719C";
79eb6904 14275 case TG3_PHY_ID_BCM8002: return "8002/serdes";
1da177e4
LT
14276 case 0: return "serdes";
14277 default: return "unknown";
855e1111 14278 }
1da177e4
LT
14279}
14280
f9804ddb
MC
14281static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
14282{
14283 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
14284 strcpy(str, "PCI Express");
14285 return str;
14286 } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
14287 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
14288
14289 strcpy(str, "PCIX:");
14290
14291 if ((clock_ctrl == 7) ||
14292 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
14293 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
14294 strcat(str, "133MHz");
14295 else if (clock_ctrl == 0)
14296 strcat(str, "33MHz");
14297 else if (clock_ctrl == 2)
14298 strcat(str, "50MHz");
14299 else if (clock_ctrl == 4)
14300 strcat(str, "66MHz");
14301 else if (clock_ctrl == 6)
14302 strcat(str, "100MHz");
f9804ddb
MC
14303 } else {
14304 strcpy(str, "PCI:");
14305 if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
14306 strcat(str, "66MHz");
14307 else
14308 strcat(str, "33MHz");
14309 }
14310 if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
14311 strcat(str, ":32-bit");
14312 else
14313 strcat(str, ":64-bit");
14314 return str;
14315}
14316
8c2dc7e1 14317static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
1da177e4
LT
14318{
14319 struct pci_dev *peer;
14320 unsigned int func, devnr = tp->pdev->devfn & ~7;
14321
14322 for (func = 0; func < 8; func++) {
14323 peer = pci_get_slot(tp->pdev->bus, devnr | func);
14324 if (peer && peer != tp->pdev)
14325 break;
14326 pci_dev_put(peer);
14327 }
16fe9d74
MC
14328 /* 5704 can be configured in single-port mode, set peer to
14329 * tp->pdev in that case.
14330 */
14331 if (!peer) {
14332 peer = tp->pdev;
14333 return peer;
14334 }
1da177e4
LT
14335
14336 /*
14337 * We don't need to keep the refcount elevated; there's no way
14338 * to remove one half of this device without removing the other
14339 */
14340 pci_dev_put(peer);
14341
14342 return peer;
14343}
14344
15f9850d
DM
14345static void __devinit tg3_init_coal(struct tg3 *tp)
14346{
14347 struct ethtool_coalesce *ec = &tp->coal;
14348
14349 memset(ec, 0, sizeof(*ec));
14350 ec->cmd = ETHTOOL_GCOALESCE;
14351 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
14352 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
14353 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
14354 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
14355 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
14356 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
14357 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
14358 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
14359 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
14360
14361 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
14362 HOSTCC_MODE_CLRTICK_TXBD)) {
14363 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
14364 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
14365 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
14366 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
14367 }
d244c892
MC
14368
14369 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
14370 ec->rx_coalesce_usecs_irq = 0;
14371 ec->tx_coalesce_usecs_irq = 0;
14372 ec->stats_block_coalesce_usecs = 0;
14373 }
15f9850d
DM
14374}
14375
7c7d64b8
SH
14376static const struct net_device_ops tg3_netdev_ops = {
14377 .ndo_open = tg3_open,
14378 .ndo_stop = tg3_close,
00829823 14379 .ndo_start_xmit = tg3_start_xmit,
511d2224 14380 .ndo_get_stats64 = tg3_get_stats64,
00829823
SH
14381 .ndo_validate_addr = eth_validate_addr,
14382 .ndo_set_multicast_list = tg3_set_rx_mode,
14383 .ndo_set_mac_address = tg3_set_mac_addr,
14384 .ndo_do_ioctl = tg3_ioctl,
14385 .ndo_tx_timeout = tg3_tx_timeout,
14386 .ndo_change_mtu = tg3_change_mtu,
14387#if TG3_VLAN_TAG_USED
14388 .ndo_vlan_rx_register = tg3_vlan_rx_register,
14389#endif
14390#ifdef CONFIG_NET_POLL_CONTROLLER
14391 .ndo_poll_controller = tg3_poll_controller,
14392#endif
14393};
14394
14395static const struct net_device_ops tg3_netdev_ops_dma_bug = {
14396 .ndo_open = tg3_open,
14397 .ndo_stop = tg3_close,
14398 .ndo_start_xmit = tg3_start_xmit_dma_bug,
511d2224 14399 .ndo_get_stats64 = tg3_get_stats64,
7c7d64b8
SH
14400 .ndo_validate_addr = eth_validate_addr,
14401 .ndo_set_multicast_list = tg3_set_rx_mode,
14402 .ndo_set_mac_address = tg3_set_mac_addr,
14403 .ndo_do_ioctl = tg3_ioctl,
14404 .ndo_tx_timeout = tg3_tx_timeout,
14405 .ndo_change_mtu = tg3_change_mtu,
14406#if TG3_VLAN_TAG_USED
14407 .ndo_vlan_rx_register = tg3_vlan_rx_register,
14408#endif
14409#ifdef CONFIG_NET_POLL_CONTROLLER
14410 .ndo_poll_controller = tg3_poll_controller,
14411#endif
14412};
14413
1da177e4
LT
14414static int __devinit tg3_init_one(struct pci_dev *pdev,
14415 const struct pci_device_id *ent)
14416{
1da177e4
LT
14417 struct net_device *dev;
14418 struct tg3 *tp;
646c9edd
MC
14419 int i, err, pm_cap;
14420 u32 sndmbx, rcvmbx, intmbx;
f9804ddb 14421 char str[40];
72f2afb8 14422 u64 dma_mask, persist_dma_mask;
1da177e4 14423
05dbe005 14424 printk_once(KERN_INFO "%s\n", version);
1da177e4
LT
14425
14426 err = pci_enable_device(pdev);
14427 if (err) {
2445e461 14428 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
1da177e4
LT
14429 return err;
14430 }
14431
1da177e4
LT
14432 err = pci_request_regions(pdev, DRV_MODULE_NAME);
14433 if (err) {
2445e461 14434 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
1da177e4
LT
14435 goto err_out_disable_pdev;
14436 }
14437
14438 pci_set_master(pdev);
14439
14440 /* Find power-management capability. */
14441 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
14442 if (pm_cap == 0) {
2445e461
MC
14443 dev_err(&pdev->dev,
14444 "Cannot find Power Management capability, aborting\n");
1da177e4
LT
14445 err = -EIO;
14446 goto err_out_free_res;
14447 }
14448
fe5f5787 14449 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
1da177e4 14450 if (!dev) {
2445e461 14451 dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
1da177e4
LT
14452 err = -ENOMEM;
14453 goto err_out_free_res;
14454 }
14455
1da177e4
LT
14456 SET_NETDEV_DEV(dev, &pdev->dev);
14457
1da177e4
LT
14458#if TG3_VLAN_TAG_USED
14459 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
1da177e4
LT
14460#endif
14461
14462 tp = netdev_priv(dev);
14463 tp->pdev = pdev;
14464 tp->dev = dev;
14465 tp->pm_cap = pm_cap;
1da177e4
LT
14466 tp->rx_mode = TG3_DEF_RX_MODE;
14467 tp->tx_mode = TG3_DEF_TX_MODE;
8ef21428 14468
1da177e4
LT
14469 if (tg3_debug > 0)
14470 tp->msg_enable = tg3_debug;
14471 else
14472 tp->msg_enable = TG3_DEF_MSG_ENABLE;
14473
14474 /* The word/byte swap controls here control register access byte
14475 * swapping. DMA data byte swapping is controlled in the GRC_MODE
14476 * setting below.
14477 */
14478 tp->misc_host_ctrl =
14479 MISC_HOST_CTRL_MASK_PCI_INT |
14480 MISC_HOST_CTRL_WORD_SWAP |
14481 MISC_HOST_CTRL_INDIR_ACCESS |
14482 MISC_HOST_CTRL_PCISTATE_RW;
14483
14484 /* The NONFRM (non-frame) byte/word swap controls take effect
14485 * on descriptor entries, anything which isn't packet data.
14486 *
14487 * The StrongARM chips on the board (one for tx, one for rx)
14488 * are running in big-endian mode.
14489 */
14490 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
14491 GRC_MODE_WSWAP_NONFRM_DATA);
14492#ifdef __BIG_ENDIAN
14493 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
14494#endif
14495 spin_lock_init(&tp->lock);
1da177e4 14496 spin_lock_init(&tp->indirect_lock);
c4028958 14497 INIT_WORK(&tp->reset_task, tg3_reset_task);
1da177e4 14498
d5fe488a 14499 tp->regs = pci_ioremap_bar(pdev, BAR_0);
ab0049b4 14500 if (!tp->regs) {
ab96b241 14501 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
1da177e4
LT
14502 err = -ENOMEM;
14503 goto err_out_free_dev;
14504 }
14505
14506 tg3_init_link_config(tp);
14507
1da177e4
LT
14508 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
14509 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
1da177e4 14510
1da177e4 14511 dev->ethtool_ops = &tg3_ethtool_ops;
1da177e4 14512 dev->watchdog_timeo = TG3_TX_TIMEOUT;
1da177e4 14513 dev->irq = pdev->irq;
1da177e4
LT
14514
14515 err = tg3_get_invariants(tp);
14516 if (err) {
ab96b241
MC
14517 dev_err(&pdev->dev,
14518 "Problem fetching invariants of chip, aborting\n");
1da177e4
LT
14519 goto err_out_iounmap;
14520 }
14521
615774fe 14522 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
2e9f7a74 14523 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
a50d0796 14524 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
00829823
SH
14525 dev->netdev_ops = &tg3_netdev_ops;
14526 else
14527 dev->netdev_ops = &tg3_netdev_ops_dma_bug;
14528
14529
4a29cc2e
MC
14530 /* The EPB bridge inside 5714, 5715, and 5780 and any
14531 * device behind the EPB cannot support DMA addresses > 40-bit.
72f2afb8
MC
14532 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
14533 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
14534 * do DMA address check in tg3_start_xmit().
14535 */
4a29cc2e 14536 if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
284901a9 14537 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
4a29cc2e 14538 else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
50cf156a 14539 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
72f2afb8 14540#ifdef CONFIG_HIGHMEM
6a35528a 14541 dma_mask = DMA_BIT_MASK(64);
72f2afb8 14542#endif
4a29cc2e 14543 } else
6a35528a 14544 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
72f2afb8
MC
14545
14546 /* Configure DMA attributes. */
284901a9 14547 if (dma_mask > DMA_BIT_MASK(32)) {
72f2afb8
MC
14548 err = pci_set_dma_mask(pdev, dma_mask);
14549 if (!err) {
14550 dev->features |= NETIF_F_HIGHDMA;
14551 err = pci_set_consistent_dma_mask(pdev,
14552 persist_dma_mask);
14553 if (err < 0) {
ab96b241
MC
14554 dev_err(&pdev->dev, "Unable to obtain 64 bit "
14555 "DMA for consistent allocations\n");
72f2afb8
MC
14556 goto err_out_iounmap;
14557 }
14558 }
14559 }
284901a9
YH
14560 if (err || dma_mask == DMA_BIT_MASK(32)) {
14561 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
72f2afb8 14562 if (err) {
ab96b241
MC
14563 dev_err(&pdev->dev,
14564 "No usable DMA configuration, aborting\n");
72f2afb8
MC
14565 goto err_out_iounmap;
14566 }
14567 }
14568
fdfec172 14569 tg3_init_bufmgr_config(tp);
1da177e4 14570
507399f1
MC
14571 /* Selectively allow TSO based on operating conditions */
14572 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
14573 (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
1da177e4 14574 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
507399f1
MC
14575 else {
14576 tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
14577 tp->fw_needed = NULL;
1da177e4 14578 }
507399f1
MC
14579
14580 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
14581 tp->fw_needed = FIRMWARE_TG3;
1da177e4 14582
4e3a7aaa
MC
14583 /* TSO is on by default on chips that support hardware TSO.
14584 * Firmware TSO on older chips gives lower performance, so it
14585 * is off by default, but can be enabled using ethtool.
14586 */
e849cdc3 14587 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
7fe876af 14588 (dev->features & NETIF_F_IP_CSUM)) {
e849cdc3 14589 dev->features |= NETIF_F_TSO;
7fe876af
ED
14590 vlan_features_add(dev, NETIF_F_TSO);
14591 }
e849cdc3
MC
14592 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
14593 (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
7fe876af 14594 if (dev->features & NETIF_F_IPV6_CSUM) {
b0026624 14595 dev->features |= NETIF_F_TSO6;
7fe876af
ED
14596 vlan_features_add(dev, NETIF_F_TSO6);
14597 }
e849cdc3
MC
14598 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
14599 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c
MC
14600 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
14601 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
321d32a0 14602 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
7fe876af 14603 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
9936bcf6 14604 dev->features |= NETIF_F_TSO_ECN;
7fe876af
ED
14605 vlan_features_add(dev, NETIF_F_TSO_ECN);
14606 }
b0026624 14607 }
1da177e4 14608
1da177e4
LT
14609 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
14610 !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
14611 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
14612 tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
14613 tp->rx_pending = 63;
14614 }
14615
1da177e4
LT
14616 err = tg3_get_device_address(tp);
14617 if (err) {
ab96b241
MC
14618 dev_err(&pdev->dev,
14619 "Could not obtain valid ethernet address, aborting\n");
026a6c21 14620 goto err_out_iounmap;
1da177e4
LT
14621 }
14622
c88864df 14623 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
63532394 14624 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
79ea13ce 14625 if (!tp->aperegs) {
ab96b241
MC
14626 dev_err(&pdev->dev,
14627 "Cannot map APE registers, aborting\n");
c88864df 14628 err = -ENOMEM;
026a6c21 14629 goto err_out_iounmap;
c88864df
MC
14630 }
14631
14632 tg3_ape_lock_init(tp);
7fd76445
MC
14633
14634 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
14635 tg3_read_dash_ver(tp);
c88864df
MC
14636 }
14637
1da177e4
LT
14638 /*
14639 * Reset chip in case UNDI or EFI driver did not shutdown
14640 * DMA self test will enable WDMAC and we'll see (spurious)
14641 * pending DMA on the PCI bus at that point.
14642 */
14643 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
14644 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
1da177e4 14645 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
944d980e 14646 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
14647 }
14648
14649 err = tg3_test_dma(tp);
14650 if (err) {
ab96b241 14651 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
c88864df 14652 goto err_out_apeunmap;
1da177e4
LT
14653 }
14654
1da177e4
LT
14655 /* flow control autonegotiation is default behavior */
14656 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
e18ce346 14657 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
1da177e4 14658
78f90dcf
MC
14659 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
14660 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
14661 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
6fd45cb8 14662 for (i = 0; i < tp->irq_max; i++) {
78f90dcf
MC
14663 struct tg3_napi *tnapi = &tp->napi[i];
14664
14665 tnapi->tp = tp;
14666 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
14667
14668 tnapi->int_mbox = intmbx;
14669 if (i < 4)
14670 intmbx += 0x8;
14671 else
14672 intmbx += 0x4;
14673
14674 tnapi->consmbox = rcvmbx;
14675 tnapi->prodmbox = sndmbx;
14676
66cfd1bd 14677 if (i)
78f90dcf 14678 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
66cfd1bd 14679 else
78f90dcf 14680 tnapi->coal_now = HOSTCC_MODE_NOW;
78f90dcf
MC
14681
14682 if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
14683 break;
14684
14685 /*
14686 * If we support MSIX, we'll be using RSS. If we're using
14687 * RSS, the first vector only handles link interrupts and the
14688 * remaining vectors handle rx and tx interrupts. Reuse the
14689 * mailbox values for the next iteration. The values we setup
14690 * above are still useful for the single vectored mode.
14691 */
14692 if (!i)
14693 continue;
14694
14695 rcvmbx += 0x8;
14696
14697 if (sndmbx & 0x4)
14698 sndmbx -= 0x4;
14699 else
14700 sndmbx += 0xc;
14701 }
14702
15f9850d
DM
14703 tg3_init_coal(tp);
14704
c49a1561
MC
14705 pci_set_drvdata(pdev, dev);
14706
1da177e4
LT
14707 err = register_netdev(dev);
14708 if (err) {
ab96b241 14709 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
0d3031d9 14710 goto err_out_apeunmap;
1da177e4
LT
14711 }
14712
05dbe005
JP
14713 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
14714 tp->board_part_number,
14715 tp->pci_chip_rev_id,
14716 tg3_bus_string(tp, str),
14717 dev->dev_addr);
1da177e4 14718
f07e9af3 14719 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7
MC
14720 struct phy_device *phydev;
14721 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
5129c3a3
MC
14722 netdev_info(dev,
14723 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
05dbe005 14724 phydev->drv->name, dev_name(&phydev->dev));
f07e9af3
MC
14725 } else {
14726 char *ethtype;
14727
14728 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
14729 ethtype = "10/100Base-TX";
14730 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
14731 ethtype = "1000Base-SX";
14732 else
14733 ethtype = "10/100/1000Base-T";
14734
5129c3a3 14735 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
f07e9af3
MC
14736 "(WireSpeed[%d])\n", tg3_phy_string(tp), ethtype,
14737 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0);
14738 }
05dbe005
JP
14739
14740 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
14741 (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
14742 (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
f07e9af3 14743 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
05dbe005
JP
14744 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
14745 (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
14746 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
14747 tp->dma_rwctrl,
14748 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
14749 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
1da177e4
LT
14750
14751 return 0;
14752
0d3031d9
MC
14753err_out_apeunmap:
14754 if (tp->aperegs) {
14755 iounmap(tp->aperegs);
14756 tp->aperegs = NULL;
14757 }
14758
1da177e4 14759err_out_iounmap:
6892914f
MC
14760 if (tp->regs) {
14761 iounmap(tp->regs);
22abe310 14762 tp->regs = NULL;
6892914f 14763 }
1da177e4
LT
14764
14765err_out_free_dev:
14766 free_netdev(dev);
14767
14768err_out_free_res:
14769 pci_release_regions(pdev);
14770
14771err_out_disable_pdev:
14772 pci_disable_device(pdev);
14773 pci_set_drvdata(pdev, NULL);
14774 return err;
14775}
14776
14777static void __devexit tg3_remove_one(struct pci_dev *pdev)
14778{
14779 struct net_device *dev = pci_get_drvdata(pdev);
14780
14781 if (dev) {
14782 struct tg3 *tp = netdev_priv(dev);
14783
077f849d
JSR
14784 if (tp->fw)
14785 release_firmware(tp->fw);
14786
7faa006f 14787 flush_scheduled_work();
158d7abd 14788
b02fd9e3
MC
14789 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
14790 tg3_phy_fini(tp);
158d7abd 14791 tg3_mdio_fini(tp);
b02fd9e3 14792 }
158d7abd 14793
1da177e4 14794 unregister_netdev(dev);
0d3031d9
MC
14795 if (tp->aperegs) {
14796 iounmap(tp->aperegs);
14797 tp->aperegs = NULL;
14798 }
6892914f
MC
14799 if (tp->regs) {
14800 iounmap(tp->regs);
22abe310 14801 tp->regs = NULL;
6892914f 14802 }
1da177e4
LT
14803 free_netdev(dev);
14804 pci_release_regions(pdev);
14805 pci_disable_device(pdev);
14806 pci_set_drvdata(pdev, NULL);
14807 }
14808}
14809
14810static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
14811{
14812 struct net_device *dev = pci_get_drvdata(pdev);
14813 struct tg3 *tp = netdev_priv(dev);
12dac075 14814 pci_power_t target_state;
1da177e4
LT
14815 int err;
14816
3e0c95fd
MC
14817 /* PCI register 4 needs to be saved whether netif_running() or not.
14818 * MSI address and data need to be saved if using MSI and
14819 * netif_running().
14820 */
14821 pci_save_state(pdev);
14822
1da177e4
LT
14823 if (!netif_running(dev))
14824 return 0;
14825
7faa006f 14826 flush_scheduled_work();
b02fd9e3 14827 tg3_phy_stop(tp);
1da177e4
LT
14828 tg3_netif_stop(tp);
14829
14830 del_timer_sync(&tp->timer);
14831
f47c11ee 14832 tg3_full_lock(tp, 1);
1da177e4 14833 tg3_disable_ints(tp);
f47c11ee 14834 tg3_full_unlock(tp);
1da177e4
LT
14835
14836 netif_device_detach(dev);
14837
f47c11ee 14838 tg3_full_lock(tp, 0);
944d980e 14839 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
6a9eba15 14840 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
f47c11ee 14841 tg3_full_unlock(tp);
1da177e4 14842
12dac075
RW
14843 target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
14844
14845 err = tg3_set_power_state(tp, target_state);
1da177e4 14846 if (err) {
b02fd9e3
MC
14847 int err2;
14848
f47c11ee 14849 tg3_full_lock(tp, 0);
1da177e4 14850
6a9eba15 14851 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
b02fd9e3
MC
14852 err2 = tg3_restart_hw(tp, 1);
14853 if (err2)
b9ec6c1b 14854 goto out;
1da177e4
LT
14855
14856 tp->timer.expires = jiffies + tp->timer_offset;
14857 add_timer(&tp->timer);
14858
14859 netif_device_attach(dev);
14860 tg3_netif_start(tp);
14861
b9ec6c1b 14862out:
f47c11ee 14863 tg3_full_unlock(tp);
b02fd9e3
MC
14864
14865 if (!err2)
14866 tg3_phy_start(tp);
1da177e4
LT
14867 }
14868
14869 return err;
14870}
14871
14872static int tg3_resume(struct pci_dev *pdev)
14873{
14874 struct net_device *dev = pci_get_drvdata(pdev);
14875 struct tg3 *tp = netdev_priv(dev);
14876 int err;
14877
3e0c95fd
MC
14878 pci_restore_state(tp->pdev);
14879
1da177e4
LT
14880 if (!netif_running(dev))
14881 return 0;
14882
bc1c7567 14883 err = tg3_set_power_state(tp, PCI_D0);
1da177e4
LT
14884 if (err)
14885 return err;
14886
14887 netif_device_attach(dev);
14888
f47c11ee 14889 tg3_full_lock(tp, 0);
1da177e4 14890
6a9eba15 14891 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
b9ec6c1b
MC
14892 err = tg3_restart_hw(tp, 1);
14893 if (err)
14894 goto out;
1da177e4
LT
14895
14896 tp->timer.expires = jiffies + tp->timer_offset;
14897 add_timer(&tp->timer);
14898
1da177e4
LT
14899 tg3_netif_start(tp);
14900
b9ec6c1b 14901out:
f47c11ee 14902 tg3_full_unlock(tp);
1da177e4 14903
b02fd9e3
MC
14904 if (!err)
14905 tg3_phy_start(tp);
14906
b9ec6c1b 14907 return err;
1da177e4
LT
14908}
14909
14910static struct pci_driver tg3_driver = {
14911 .name = DRV_MODULE_NAME,
14912 .id_table = tg3_pci_tbl,
14913 .probe = tg3_init_one,
14914 .remove = __devexit_p(tg3_remove_one),
14915 .suspend = tg3_suspend,
14916 .resume = tg3_resume
14917};
14918
14919static int __init tg3_init(void)
14920{
29917620 14921 return pci_register_driver(&tg3_driver);
1da177e4
LT
14922}
14923
14924static void __exit tg3_cleanup(void)
14925{
14926 pci_unregister_driver(&tg3_driver);
14927}
14928
14929module_init(tg3_init);
14930module_exit(tg3_cleanup);