]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/net/tg3.c
tipc: fix test of bearer_priority range in tipc_register_media()
[net-next-2.6.git] / drivers / net / tg3.c
CommitLineData
1da177e4
LT
1/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
0d2a5068 7 * Copyright (C) 2005-2009 Broadcom Corporation.
1da177e4
LT
8 *
9 * Firmware is:
49cabf49
MC
10 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
1da177e4
LT
16 */
17
1da177e4
LT
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
21#include <linux/kernel.h>
22#include <linux/types.h>
23#include <linux/compiler.h>
24#include <linux/slab.h>
25#include <linux/delay.h>
14c85021 26#include <linux/in.h>
1da177e4
LT
27#include <linux/init.h>
28#include <linux/ioport.h>
29#include <linux/pci.h>
30#include <linux/netdevice.h>
31#include <linux/etherdevice.h>
32#include <linux/skbuff.h>
33#include <linux/ethtool.h>
34#include <linux/mii.h>
158d7abd 35#include <linux/phy.h>
a9daf367 36#include <linux/brcmphy.h>
1da177e4
LT
37#include <linux/if_vlan.h>
38#include <linux/ip.h>
39#include <linux/tcp.h>
40#include <linux/workqueue.h>
61487480 41#include <linux/prefetch.h>
f9a5f7d3 42#include <linux/dma-mapping.h>
077f849d 43#include <linux/firmware.h>
1da177e4
LT
44
45#include <net/checksum.h>
c9bdd4b5 46#include <net/ip.h>
1da177e4
LT
47
48#include <asm/system.h>
49#include <asm/io.h>
50#include <asm/byteorder.h>
51#include <asm/uaccess.h>
52
49b6e95f 53#ifdef CONFIG_SPARC
1da177e4 54#include <asm/idprom.h>
49b6e95f 55#include <asm/prom.h>
1da177e4
LT
56#endif
57
63532394
MC
58#define BAR_0 0
59#define BAR_2 2
60
1da177e4
LT
61#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
62#define TG3_VLAN_TAG_USED 1
63#else
64#define TG3_VLAN_TAG_USED 0
65#endif
66
1da177e4
LT
67#include "tg3.h"
68
69#define DRV_MODULE_NAME "tg3"
70#define PFX DRV_MODULE_NAME ": "
f656f398
MC
71#define DRV_MODULE_VERSION "3.100"
72#define DRV_MODULE_RELDATE "August 25, 2009"
1da177e4
LT
73
74#define TG3_DEF_MAC_MODE 0
75#define TG3_DEF_RX_MODE 0
76#define TG3_DEF_TX_MODE 0
77#define TG3_DEF_MSG_ENABLE \
78 (NETIF_MSG_DRV | \
79 NETIF_MSG_PROBE | \
80 NETIF_MSG_LINK | \
81 NETIF_MSG_TIMER | \
82 NETIF_MSG_IFDOWN | \
83 NETIF_MSG_IFUP | \
84 NETIF_MSG_RX_ERR | \
85 NETIF_MSG_TX_ERR)
86
87/* length of time before we decide the hardware is borked,
88 * and dev->tx_timeout() should be called to fix the problem
89 */
90#define TG3_TX_TIMEOUT (5 * HZ)
91
92/* hardware minimum and maximum for a single frame's data payload */
93#define TG3_MIN_MTU 60
94#define TG3_MAX_MTU(tp) \
0f893dc6 95 ((tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) ? 9000 : 1500)
1da177e4
LT
96
97/* These numbers seem to be hard coded in the NIC firmware somehow.
98 * You can't change the ring sizes, but you can change where you place
99 * them in the NIC onboard memory.
100 */
101#define TG3_RX_RING_SIZE 512
102#define TG3_DEF_RX_RING_PENDING 200
103#define TG3_RX_JUMBO_RING_SIZE 256
104#define TG3_DEF_RX_JUMBO_RING_PENDING 100
105
106/* Do not place this n-ring entries value into the tp struct itself,
107 * we really want to expose these constants to GCC so that modulo et
108 * al. operations are done with shifts and masks instead of with
109 * hw multiply/modulo instructions. Another solution would be to
110 * replace things like '% foo' with '& (foo - 1)'.
111 */
112#define TG3_RX_RCB_RING_SIZE(tp) \
113 ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
114
115#define TG3_TX_RING_SIZE 512
116#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
117
118#define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
119 TG3_RX_RING_SIZE)
120#define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
121 TG3_RX_JUMBO_RING_SIZE)
122#define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
123 TG3_RX_RCB_RING_SIZE(tp))
124#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
125 TG3_TX_RING_SIZE)
1da177e4
LT
126#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
127
128#define RX_PKT_BUF_SZ (1536 + tp->rx_offset + 64)
129#define RX_JUMBO_PKT_BUF_SZ (9046 + tp->rx_offset + 64)
130
131/* minimum number of free TX descriptors required to wake up TX process */
42952231 132#define TG3_TX_WAKEUP_THRESH(tp) ((tp)->tx_pending / 4)
1da177e4 133
ad829268
MC
134#define TG3_RAW_IP_ALIGN 2
135
1da177e4
LT
136/* number of ETHTOOL_GSTATS u64's */
137#define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
138
4cafd3f5
MC
139#define TG3_NUM_TEST 6
140
077f849d
JSR
141#define FIRMWARE_TG3 "tigon/tg3.bin"
142#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
143#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
144
1da177e4
LT
145static char version[] __devinitdata =
146 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
147
148MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
149MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
150MODULE_LICENSE("GPL");
151MODULE_VERSION(DRV_MODULE_VERSION);
077f849d
JSR
152MODULE_FIRMWARE(FIRMWARE_TG3);
153MODULE_FIRMWARE(FIRMWARE_TG3TSO);
154MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
155
1da177e4
LT
156
157static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
158module_param(tg3_debug, int, 0);
159MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
160
161static struct pci_device_id tg3_pci_tbl[] = {
13185217
HK
162 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
163 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
164 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
165 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
166 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
167 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
168 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
169 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
170 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
171 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
172 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
173 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
174 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
175 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
176 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
177 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
178 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
179 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
180 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
181 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
182 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
183 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
184 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
185 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
126a3368 186 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
13185217
HK
187 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
188 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
189 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
190 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
191 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
192 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
193 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
194 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
195 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
196 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
197 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
198 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
199 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
200 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
126a3368 201 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
13185217
HK
202 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
203 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
204 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
676917d4 205 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
13185217
HK
206 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
207 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
208 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
209 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
210 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
211 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
212 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
b5d3772c
MC
213 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
214 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
d30cdd28
MC
215 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
216 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
6c7af27c 217 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
9936bcf6
MC
218 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
219 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
c88e668b
MC
220 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
221 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
57e6983c 222 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5785)},
321d32a0
MC
223 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
224 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
225 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
5e7ccf20 226 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
13185217
HK
227 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
228 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
229 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
230 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
231 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
232 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
233 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
234 {}
1da177e4
LT
235};
236
237MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
238
50da859d 239static const struct {
1da177e4
LT
240 const char string[ETH_GSTRING_LEN];
241} ethtool_stats_keys[TG3_NUM_STATS] = {
242 { "rx_octets" },
243 { "rx_fragments" },
244 { "rx_ucast_packets" },
245 { "rx_mcast_packets" },
246 { "rx_bcast_packets" },
247 { "rx_fcs_errors" },
248 { "rx_align_errors" },
249 { "rx_xon_pause_rcvd" },
250 { "rx_xoff_pause_rcvd" },
251 { "rx_mac_ctrl_rcvd" },
252 { "rx_xoff_entered" },
253 { "rx_frame_too_long_errors" },
254 { "rx_jabbers" },
255 { "rx_undersize_packets" },
256 { "rx_in_length_errors" },
257 { "rx_out_length_errors" },
258 { "rx_64_or_less_octet_packets" },
259 { "rx_65_to_127_octet_packets" },
260 { "rx_128_to_255_octet_packets" },
261 { "rx_256_to_511_octet_packets" },
262 { "rx_512_to_1023_octet_packets" },
263 { "rx_1024_to_1522_octet_packets" },
264 { "rx_1523_to_2047_octet_packets" },
265 { "rx_2048_to_4095_octet_packets" },
266 { "rx_4096_to_8191_octet_packets" },
267 { "rx_8192_to_9022_octet_packets" },
268
269 { "tx_octets" },
270 { "tx_collisions" },
271
272 { "tx_xon_sent" },
273 { "tx_xoff_sent" },
274 { "tx_flow_control" },
275 { "tx_mac_errors" },
276 { "tx_single_collisions" },
277 { "tx_mult_collisions" },
278 { "tx_deferred" },
279 { "tx_excessive_collisions" },
280 { "tx_late_collisions" },
281 { "tx_collide_2times" },
282 { "tx_collide_3times" },
283 { "tx_collide_4times" },
284 { "tx_collide_5times" },
285 { "tx_collide_6times" },
286 { "tx_collide_7times" },
287 { "tx_collide_8times" },
288 { "tx_collide_9times" },
289 { "tx_collide_10times" },
290 { "tx_collide_11times" },
291 { "tx_collide_12times" },
292 { "tx_collide_13times" },
293 { "tx_collide_14times" },
294 { "tx_collide_15times" },
295 { "tx_ucast_packets" },
296 { "tx_mcast_packets" },
297 { "tx_bcast_packets" },
298 { "tx_carrier_sense_errors" },
299 { "tx_discards" },
300 { "tx_errors" },
301
302 { "dma_writeq_full" },
303 { "dma_write_prioq_full" },
304 { "rxbds_empty" },
305 { "rx_discards" },
306 { "rx_errors" },
307 { "rx_threshold_hit" },
308
309 { "dma_readq_full" },
310 { "dma_read_prioq_full" },
311 { "tx_comp_queue_full" },
312
313 { "ring_set_send_prod_index" },
314 { "ring_status_update" },
315 { "nic_irqs" },
316 { "nic_avoided_irqs" },
317 { "nic_tx_threshold_hit" }
318};
319
50da859d 320static const struct {
4cafd3f5
MC
321 const char string[ETH_GSTRING_LEN];
322} ethtool_test_keys[TG3_NUM_TEST] = {
323 { "nvram test (online) " },
324 { "link test (online) " },
325 { "register test (offline)" },
326 { "memory test (offline)" },
327 { "loopback test (offline)" },
328 { "interrupt test (offline)" },
329};
330
b401e9e2
MC
331static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
332{
333 writel(val, tp->regs + off);
334}
335
336static u32 tg3_read32(struct tg3 *tp, u32 off)
337{
6aa20a22 338 return (readl(tp->regs + off));
b401e9e2
MC
339}
340
0d3031d9
MC
341static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
342{
343 writel(val, tp->aperegs + off);
344}
345
346static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
347{
348 return (readl(tp->aperegs + off));
349}
350
1da177e4
LT
351static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
352{
6892914f
MC
353 unsigned long flags;
354
355 spin_lock_irqsave(&tp->indirect_lock, flags);
1ee582d8
MC
356 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
357 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
6892914f 358 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1ee582d8
MC
359}
360
361static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
362{
363 writel(val, tp->regs + off);
364 readl(tp->regs + off);
1da177e4
LT
365}
366
6892914f 367static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
1da177e4 368{
6892914f
MC
369 unsigned long flags;
370 u32 val;
371
372 spin_lock_irqsave(&tp->indirect_lock, flags);
373 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
374 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
375 spin_unlock_irqrestore(&tp->indirect_lock, flags);
376 return val;
377}
378
379static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
380{
381 unsigned long flags;
382
383 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
384 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
385 TG3_64BIT_REG_LOW, val);
386 return;
387 }
388 if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
389 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
390 TG3_64BIT_REG_LOW, val);
391 return;
1da177e4 392 }
6892914f
MC
393
394 spin_lock_irqsave(&tp->indirect_lock, flags);
395 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
396 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
397 spin_unlock_irqrestore(&tp->indirect_lock, flags);
398
399 /* In indirect mode when disabling interrupts, we also need
400 * to clear the interrupt bit in the GRC local ctrl register.
401 */
402 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
403 (val == 0x1)) {
404 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
405 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
406 }
407}
408
409static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
410{
411 unsigned long flags;
412 u32 val;
413
414 spin_lock_irqsave(&tp->indirect_lock, flags);
415 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
416 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
417 spin_unlock_irqrestore(&tp->indirect_lock, flags);
418 return val;
419}
420
b401e9e2
MC
421/* usec_wait specifies the wait time in usec when writing to certain registers
422 * where it is unsafe to read back the register without some delay.
423 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
424 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
425 */
426static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
6892914f 427{
b401e9e2
MC
428 if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
429 (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
430 /* Non-posted methods */
431 tp->write32(tp, off, val);
432 else {
433 /* Posted method */
434 tg3_write32(tp, off, val);
435 if (usec_wait)
436 udelay(usec_wait);
437 tp->read32(tp, off);
438 }
439 /* Wait again after the read for the posted method to guarantee that
440 * the wait time is met.
441 */
442 if (usec_wait)
443 udelay(usec_wait);
1da177e4
LT
444}
445
09ee929c
MC
446static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
447{
448 tp->write32_mbox(tp, off, val);
6892914f
MC
449 if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
450 !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
451 tp->read32_mbox(tp, off);
09ee929c
MC
452}
453
20094930 454static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
1da177e4
LT
455{
456 void __iomem *mbox = tp->regs + off;
457 writel(val, mbox);
458 if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
459 writel(val, mbox);
460 if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
461 readl(mbox);
462}
463
b5d3772c
MC
464static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
465{
466 return (readl(tp->regs + off + GRCMBOX_BASE));
467}
468
469static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
470{
471 writel(val, tp->regs + off + GRCMBOX_BASE);
472}
473
20094930 474#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
09ee929c 475#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
20094930
MC
476#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
477#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
09ee929c 478#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
20094930
MC
479
480#define tw32(reg,val) tp->write32(tp, reg, val)
b401e9e2
MC
481#define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
482#define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
20094930 483#define tr32(reg) tp->read32(tp, reg)
1da177e4
LT
484
485static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
486{
6892914f
MC
487 unsigned long flags;
488
b5d3772c
MC
489 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
490 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
491 return;
492
6892914f 493 spin_lock_irqsave(&tp->indirect_lock, flags);
bbadf503
MC
494 if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
495 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
496 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 497
bbadf503
MC
498 /* Always leave this as zero. */
499 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
500 } else {
501 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
502 tw32_f(TG3PCI_MEM_WIN_DATA, val);
28fbef78 503
bbadf503
MC
504 /* Always leave this as zero. */
505 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
506 }
507 spin_unlock_irqrestore(&tp->indirect_lock, flags);
758a6139
DM
508}
509
1da177e4
LT
510static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
511{
6892914f
MC
512 unsigned long flags;
513
b5d3772c
MC
514 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
515 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
516 *val = 0;
517 return;
518 }
519
6892914f 520 spin_lock_irqsave(&tp->indirect_lock, flags);
bbadf503
MC
521 if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
522 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
523 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 524
bbadf503
MC
525 /* Always leave this as zero. */
526 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
527 } else {
528 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
529 *val = tr32(TG3PCI_MEM_WIN_DATA);
530
531 /* Always leave this as zero. */
532 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
533 }
6892914f 534 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1da177e4
LT
535}
536
0d3031d9
MC
537static void tg3_ape_lock_init(struct tg3 *tp)
538{
539 int i;
540
541 /* Make sure the driver hasn't any stale locks. */
542 for (i = 0; i < 8; i++)
543 tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
544 APE_LOCK_GRANT_DRIVER);
545}
546
547static int tg3_ape_lock(struct tg3 *tp, int locknum)
548{
549 int i, off;
550 int ret = 0;
551 u32 status;
552
553 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
554 return 0;
555
556 switch (locknum) {
77b483f1 557 case TG3_APE_LOCK_GRC:
0d3031d9
MC
558 case TG3_APE_LOCK_MEM:
559 break;
560 default:
561 return -EINVAL;
562 }
563
564 off = 4 * locknum;
565
566 tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
567
568 /* Wait for up to 1 millisecond to acquire lock. */
569 for (i = 0; i < 100; i++) {
570 status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
571 if (status == APE_LOCK_GRANT_DRIVER)
572 break;
573 udelay(10);
574 }
575
576 if (status != APE_LOCK_GRANT_DRIVER) {
577 /* Revoke the lock request. */
578 tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
579 APE_LOCK_GRANT_DRIVER);
580
581 ret = -EBUSY;
582 }
583
584 return ret;
585}
586
587static void tg3_ape_unlock(struct tg3 *tp, int locknum)
588{
589 int off;
590
591 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
592 return;
593
594 switch (locknum) {
77b483f1 595 case TG3_APE_LOCK_GRC:
0d3031d9
MC
596 case TG3_APE_LOCK_MEM:
597 break;
598 default:
599 return;
600 }
601
602 off = 4 * locknum;
603 tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
604}
605
1da177e4
LT
606static void tg3_disable_ints(struct tg3 *tp)
607{
608 tw32(TG3PCI_MISC_HOST_CTRL,
609 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
09ee929c 610 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
1da177e4
LT
611}
612
613static inline void tg3_cond_int(struct tg3 *tp)
614{
38f3843e
MC
615 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
616 (tp->hw_status->status & SD_STATUS_UPDATED))
1da177e4 617 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
b5d3772c
MC
618 else
619 tw32(HOSTCC_MODE, tp->coalesce_mode |
620 (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
1da177e4
LT
621}
622
623static void tg3_enable_ints(struct tg3 *tp)
624{
bbe832c0
MC
625 tp->irq_sync = 0;
626 wmb();
627
1da177e4
LT
628 tw32(TG3PCI_MISC_HOST_CTRL,
629 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
09ee929c
MC
630 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
631 (tp->last_tag << 24));
fcfa0a32
MC
632 if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
633 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
634 (tp->last_tag << 24));
1da177e4
LT
635 tg3_cond_int(tp);
636}
637
04237ddd
MC
638static inline unsigned int tg3_has_work(struct tg3 *tp)
639{
640 struct tg3_hw_status *sblk = tp->hw_status;
641 unsigned int work_exists = 0;
642
643 /* check for phy events */
644 if (!(tp->tg3_flags &
645 (TG3_FLAG_USE_LINKCHG_REG |
646 TG3_FLAG_POLL_SERDES))) {
647 if (sblk->status & SD_STATUS_LINK_CHG)
648 work_exists = 1;
649 }
650 /* check for RX/TX work to do */
651 if (sblk->idx[0].tx_consumer != tp->tx_cons ||
652 sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
653 work_exists = 1;
654
655 return work_exists;
656}
657
1da177e4 658/* tg3_restart_ints
04237ddd
MC
659 * similar to tg3_enable_ints, but it accurately determines whether there
660 * is new work pending and can return without flushing the PIO write
6aa20a22 661 * which reenables interrupts
1da177e4
LT
662 */
663static void tg3_restart_ints(struct tg3 *tp)
664{
fac9b83e
DM
665 tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
666 tp->last_tag << 24);
1da177e4
LT
667 mmiowb();
668
fac9b83e
DM
669 /* When doing tagged status, this work check is unnecessary.
670 * The last_tag we write above tells the chip which piece of
671 * work we've completed.
672 */
673 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
674 tg3_has_work(tp))
04237ddd
MC
675 tw32(HOSTCC_MODE, tp->coalesce_mode |
676 (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
1da177e4
LT
677}
678
679static inline void tg3_netif_stop(struct tg3 *tp)
680{
bbe832c0 681 tp->dev->trans_start = jiffies; /* prevent tx timeout */
bea3348e 682 napi_disable(&tp->napi);
1da177e4
LT
683 netif_tx_disable(tp->dev);
684}
685
686static inline void tg3_netif_start(struct tg3 *tp)
687{
688 netif_wake_queue(tp->dev);
689 /* NOTE: unconditional netif_wake_queue is only appropriate
690 * so long as all callers are assured to have free tx slots
691 * (such as after tg3_init_hw)
692 */
bea3348e 693 napi_enable(&tp->napi);
f47c11ee
DM
694 tp->hw_status->status |= SD_STATUS_UPDATED;
695 tg3_enable_ints(tp);
1da177e4
LT
696}
697
698static void tg3_switch_clocks(struct tg3 *tp)
699{
700 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
701 u32 orig_clock_ctrl;
702
795d01c5
MC
703 if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
704 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
4cf78e4f
MC
705 return;
706
1da177e4
LT
707 orig_clock_ctrl = clock_ctrl;
708 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
709 CLOCK_CTRL_CLKRUN_OENABLE |
710 0x1f);
711 tp->pci_clock_ctrl = clock_ctrl;
712
713 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
714 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
b401e9e2
MC
715 tw32_wait_f(TG3PCI_CLOCK_CTRL,
716 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
1da177e4
LT
717 }
718 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
b401e9e2
MC
719 tw32_wait_f(TG3PCI_CLOCK_CTRL,
720 clock_ctrl |
721 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
722 40);
723 tw32_wait_f(TG3PCI_CLOCK_CTRL,
724 clock_ctrl | (CLOCK_CTRL_ALTCLK),
725 40);
1da177e4 726 }
b401e9e2 727 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
1da177e4
LT
728}
729
730#define PHY_BUSY_LOOPS 5000
731
732static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
733{
734 u32 frame_val;
735 unsigned int loops;
736 int ret;
737
738 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
739 tw32_f(MAC_MI_MODE,
740 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
741 udelay(80);
742 }
743
744 *val = 0x0;
745
746 frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
747 MI_COM_PHY_ADDR_MASK);
748 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
749 MI_COM_REG_ADDR_MASK);
750 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
6aa20a22 751
1da177e4
LT
752 tw32_f(MAC_MI_COM, frame_val);
753
754 loops = PHY_BUSY_LOOPS;
755 while (loops != 0) {
756 udelay(10);
757 frame_val = tr32(MAC_MI_COM);
758
759 if ((frame_val & MI_COM_BUSY) == 0) {
760 udelay(5);
761 frame_val = tr32(MAC_MI_COM);
762 break;
763 }
764 loops -= 1;
765 }
766
767 ret = -EBUSY;
768 if (loops != 0) {
769 *val = frame_val & MI_COM_DATA_MASK;
770 ret = 0;
771 }
772
773 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
774 tw32_f(MAC_MI_MODE, tp->mi_mode);
775 udelay(80);
776 }
777
778 return ret;
779}
780
781static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
782{
783 u32 frame_val;
784 unsigned int loops;
785 int ret;
786
7f97a4bd 787 if ((tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
b5d3772c
MC
788 (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
789 return 0;
790
1da177e4
LT
791 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
792 tw32_f(MAC_MI_MODE,
793 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
794 udelay(80);
795 }
796
797 frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
798 MI_COM_PHY_ADDR_MASK);
799 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
800 MI_COM_REG_ADDR_MASK);
801 frame_val |= (val & MI_COM_DATA_MASK);
802 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
6aa20a22 803
1da177e4
LT
804 tw32_f(MAC_MI_COM, frame_val);
805
806 loops = PHY_BUSY_LOOPS;
807 while (loops != 0) {
808 udelay(10);
809 frame_val = tr32(MAC_MI_COM);
810 if ((frame_val & MI_COM_BUSY) == 0) {
811 udelay(5);
812 frame_val = tr32(MAC_MI_COM);
813 break;
814 }
815 loops -= 1;
816 }
817
818 ret = -EBUSY;
819 if (loops != 0)
820 ret = 0;
821
822 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
823 tw32_f(MAC_MI_MODE, tp->mi_mode);
824 udelay(80);
825 }
826
827 return ret;
828}
829
95e2869a
MC
830static int tg3_bmcr_reset(struct tg3 *tp)
831{
832 u32 phy_control;
833 int limit, err;
834
835 /* OK, reset it, and poll the BMCR_RESET bit until it
836 * clears or we time out.
837 */
838 phy_control = BMCR_RESET;
839 err = tg3_writephy(tp, MII_BMCR, phy_control);
840 if (err != 0)
841 return -EBUSY;
842
843 limit = 5000;
844 while (limit--) {
845 err = tg3_readphy(tp, MII_BMCR, &phy_control);
846 if (err != 0)
847 return -EBUSY;
848
849 if ((phy_control & BMCR_RESET) == 0) {
850 udelay(40);
851 break;
852 }
853 udelay(10);
854 }
d4675b52 855 if (limit < 0)
95e2869a
MC
856 return -EBUSY;
857
858 return 0;
859}
860
158d7abd
MC
861static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
862{
3d16543d 863 struct tg3 *tp = bp->priv;
158d7abd
MC
864 u32 val;
865
866 if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
867 return -EAGAIN;
868
869 if (tg3_readphy(tp, reg, &val))
870 return -EIO;
871
872 return val;
873}
874
875static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
876{
3d16543d 877 struct tg3 *tp = bp->priv;
158d7abd
MC
878
879 if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
880 return -EAGAIN;
881
882 if (tg3_writephy(tp, reg, val))
883 return -EIO;
884
885 return 0;
886}
887
888static int tg3_mdio_reset(struct mii_bus *bp)
889{
890 return 0;
891}
892
9c61d6bc 893static void tg3_mdio_config_5785(struct tg3 *tp)
a9daf367
MC
894{
895 u32 val;
fcb389df 896 struct phy_device *phydev;
a9daf367 897
fcb389df
MC
898 phydev = tp->mdio_bus->phy_map[PHY_ADDR];
899 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
900 case TG3_PHY_ID_BCM50610:
901 val = MAC_PHYCFG2_50610_LED_MODES;
902 break;
903 case TG3_PHY_ID_BCMAC131:
904 val = MAC_PHYCFG2_AC131_LED_MODES;
905 break;
906 case TG3_PHY_ID_RTL8211C:
907 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
908 break;
909 case TG3_PHY_ID_RTL8201E:
910 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
911 break;
912 default:
a9daf367 913 return;
fcb389df
MC
914 }
915
916 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
917 tw32(MAC_PHYCFG2, val);
918
919 val = tr32(MAC_PHYCFG1);
bb85fbb6
MC
920 val &= ~(MAC_PHYCFG1_RGMII_INT |
921 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
922 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
fcb389df
MC
923 tw32(MAC_PHYCFG1, val);
924
925 return;
926 }
927
928 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE))
929 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
930 MAC_PHYCFG2_FMODE_MASK_MASK |
931 MAC_PHYCFG2_GMODE_MASK_MASK |
932 MAC_PHYCFG2_ACT_MASK_MASK |
933 MAC_PHYCFG2_QUAL_MASK_MASK |
934 MAC_PHYCFG2_INBAND_ENABLE;
935
936 tw32(MAC_PHYCFG2, val);
a9daf367 937
bb85fbb6
MC
938 val = tr32(MAC_PHYCFG1);
939 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
940 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
941 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
a9daf367
MC
942 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
943 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
944 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
945 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
946 }
bb85fbb6
MC
947 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
948 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
949 tw32(MAC_PHYCFG1, val);
a9daf367 950
a9daf367
MC
951 val = tr32(MAC_EXT_RGMII_MODE);
952 val &= ~(MAC_RGMII_MODE_RX_INT_B |
953 MAC_RGMII_MODE_RX_QUALITY |
954 MAC_RGMII_MODE_RX_ACTIVITY |
955 MAC_RGMII_MODE_RX_ENG_DET |
956 MAC_RGMII_MODE_TX_ENABLE |
957 MAC_RGMII_MODE_TX_LOWPWR |
958 MAC_RGMII_MODE_TX_RESET);
fcb389df 959 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
a9daf367
MC
960 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
961 val |= MAC_RGMII_MODE_RX_INT_B |
962 MAC_RGMII_MODE_RX_QUALITY |
963 MAC_RGMII_MODE_RX_ACTIVITY |
964 MAC_RGMII_MODE_RX_ENG_DET;
965 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
966 val |= MAC_RGMII_MODE_TX_ENABLE |
967 MAC_RGMII_MODE_TX_LOWPWR |
968 MAC_RGMII_MODE_TX_RESET;
969 }
970 tw32(MAC_EXT_RGMII_MODE, val);
971}
972
158d7abd
MC
973static void tg3_mdio_start(struct tg3 *tp)
974{
975 if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
298cf9be 976 mutex_lock(&tp->mdio_bus->mdio_lock);
158d7abd 977 tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
298cf9be 978 mutex_unlock(&tp->mdio_bus->mdio_lock);
158d7abd
MC
979 }
980
981 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
982 tw32_f(MAC_MI_MODE, tp->mi_mode);
983 udelay(80);
a9daf367 984
9c61d6bc
MC
985 if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
986 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
987 tg3_mdio_config_5785(tp);
158d7abd
MC
988}
989
990static void tg3_mdio_stop(struct tg3 *tp)
991{
992 if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
298cf9be 993 mutex_lock(&tp->mdio_bus->mdio_lock);
158d7abd 994 tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_PAUSED;
298cf9be 995 mutex_unlock(&tp->mdio_bus->mdio_lock);
158d7abd
MC
996 }
997}
998
999static int tg3_mdio_init(struct tg3 *tp)
1000{
1001 int i;
1002 u32 reg;
a9daf367 1003 struct phy_device *phydev;
158d7abd
MC
1004
1005 tg3_mdio_start(tp);
1006
1007 if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
1008 (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
1009 return 0;
1010
298cf9be
LB
1011 tp->mdio_bus = mdiobus_alloc();
1012 if (tp->mdio_bus == NULL)
1013 return -ENOMEM;
158d7abd 1014
298cf9be
LB
1015 tp->mdio_bus->name = "tg3 mdio bus";
1016 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
158d7abd 1017 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
298cf9be
LB
1018 tp->mdio_bus->priv = tp;
1019 tp->mdio_bus->parent = &tp->pdev->dev;
1020 tp->mdio_bus->read = &tg3_mdio_read;
1021 tp->mdio_bus->write = &tg3_mdio_write;
1022 tp->mdio_bus->reset = &tg3_mdio_reset;
1023 tp->mdio_bus->phy_mask = ~(1 << PHY_ADDR);
1024 tp->mdio_bus->irq = &tp->mdio_irq[0];
158d7abd
MC
1025
1026 for (i = 0; i < PHY_MAX_ADDR; i++)
298cf9be 1027 tp->mdio_bus->irq[i] = PHY_POLL;
158d7abd
MC
1028
1029 /* The bus registration will look for all the PHYs on the mdio bus.
1030 * Unfortunately, it does not ensure the PHY is powered up before
1031 * accessing the PHY ID registers. A chip reset is the
1032 * quickest way to bring the device back to an operational state..
1033 */
1034 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1035 tg3_bmcr_reset(tp);
1036
298cf9be 1037 i = mdiobus_register(tp->mdio_bus);
a9daf367 1038 if (i) {
158d7abd
MC
1039 printk(KERN_WARNING "%s: mdiobus_reg failed (0x%x)\n",
1040 tp->dev->name, i);
9c61d6bc 1041 mdiobus_free(tp->mdio_bus);
a9daf367
MC
1042 return i;
1043 }
158d7abd 1044
298cf9be 1045 phydev = tp->mdio_bus->phy_map[PHY_ADDR];
a9daf367 1046
9c61d6bc
MC
1047 if (!phydev || !phydev->drv) {
1048 printk(KERN_WARNING "%s: No PHY devices\n", tp->dev->name);
1049 mdiobus_unregister(tp->mdio_bus);
1050 mdiobus_free(tp->mdio_bus);
1051 return -ENODEV;
1052 }
1053
1054 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
321d32a0
MC
1055 case TG3_PHY_ID_BCM57780:
1056 phydev->interface = PHY_INTERFACE_MODE_GMII;
1057 break;
a9daf367 1058 case TG3_PHY_ID_BCM50610:
a9daf367
MC
1059 if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)
1060 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
1061 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1062 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
1063 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1064 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
fcb389df
MC
1065 /* fallthru */
1066 case TG3_PHY_ID_RTL8211C:
1067 phydev->interface = PHY_INTERFACE_MODE_RGMII;
a9daf367 1068 break;
fcb389df 1069 case TG3_PHY_ID_RTL8201E:
a9daf367
MC
1070 case TG3_PHY_ID_BCMAC131:
1071 phydev->interface = PHY_INTERFACE_MODE_MII;
7f97a4bd 1072 tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
a9daf367
MC
1073 break;
1074 }
1075
9c61d6bc
MC
1076 tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
1077
1078 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1079 tg3_mdio_config_5785(tp);
a9daf367
MC
1080
1081 return 0;
158d7abd
MC
1082}
1083
1084static void tg3_mdio_fini(struct tg3 *tp)
1085{
1086 if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
1087 tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
298cf9be
LB
1088 mdiobus_unregister(tp->mdio_bus);
1089 mdiobus_free(tp->mdio_bus);
158d7abd
MC
1090 tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
1091 }
1092}
1093
4ba526ce
MC
1094/* tp->lock is held. */
1095static inline void tg3_generate_fw_event(struct tg3 *tp)
1096{
1097 u32 val;
1098
1099 val = tr32(GRC_RX_CPU_EVENT);
1100 val |= GRC_RX_CPU_DRIVER_EVENT;
1101 tw32_f(GRC_RX_CPU_EVENT, val);
1102
1103 tp->last_event_jiffies = jiffies;
1104}
1105
1106#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1107
95e2869a
MC
1108/* tp->lock is held. */
1109static void tg3_wait_for_event_ack(struct tg3 *tp)
1110{
1111 int i;
4ba526ce
MC
1112 unsigned int delay_cnt;
1113 long time_remain;
1114
1115 /* If enough time has passed, no wait is necessary. */
1116 time_remain = (long)(tp->last_event_jiffies + 1 +
1117 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1118 (long)jiffies;
1119 if (time_remain < 0)
1120 return;
1121
1122 /* Check if we can shorten the wait time. */
1123 delay_cnt = jiffies_to_usecs(time_remain);
1124 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1125 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1126 delay_cnt = (delay_cnt >> 3) + 1;
95e2869a 1127
4ba526ce 1128 for (i = 0; i < delay_cnt; i++) {
95e2869a
MC
1129 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1130 break;
4ba526ce 1131 udelay(8);
95e2869a
MC
1132 }
1133}
1134
1135/* tp->lock is held. */
1136static void tg3_ump_link_report(struct tg3 *tp)
1137{
1138 u32 reg;
1139 u32 val;
1140
1141 if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
1142 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
1143 return;
1144
1145 tg3_wait_for_event_ack(tp);
1146
1147 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1148
1149 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1150
1151 val = 0;
1152 if (!tg3_readphy(tp, MII_BMCR, &reg))
1153 val = reg << 16;
1154 if (!tg3_readphy(tp, MII_BMSR, &reg))
1155 val |= (reg & 0xffff);
1156 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
1157
1158 val = 0;
1159 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1160 val = reg << 16;
1161 if (!tg3_readphy(tp, MII_LPA, &reg))
1162 val |= (reg & 0xffff);
1163 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
1164
1165 val = 0;
1166 if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
1167 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1168 val = reg << 16;
1169 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1170 val |= (reg & 0xffff);
1171 }
1172 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
1173
1174 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1175 val = reg << 16;
1176 else
1177 val = 0;
1178 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
1179
4ba526ce 1180 tg3_generate_fw_event(tp);
95e2869a
MC
1181}
1182
1183static void tg3_link_report(struct tg3 *tp)
1184{
1185 if (!netif_carrier_ok(tp->dev)) {
1186 if (netif_msg_link(tp))
1187 printk(KERN_INFO PFX "%s: Link is down.\n",
1188 tp->dev->name);
1189 tg3_ump_link_report(tp);
1190 } else if (netif_msg_link(tp)) {
1191 printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
1192 tp->dev->name,
1193 (tp->link_config.active_speed == SPEED_1000 ?
1194 1000 :
1195 (tp->link_config.active_speed == SPEED_100 ?
1196 100 : 10)),
1197 (tp->link_config.active_duplex == DUPLEX_FULL ?
1198 "full" : "half"));
1199
1200 printk(KERN_INFO PFX
1201 "%s: Flow control is %s for TX and %s for RX.\n",
1202 tp->dev->name,
e18ce346 1203 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
95e2869a 1204 "on" : "off",
e18ce346 1205 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
95e2869a
MC
1206 "on" : "off");
1207 tg3_ump_link_report(tp);
1208 }
1209}
1210
1211static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
1212{
1213 u16 miireg;
1214
e18ce346 1215 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1216 miireg = ADVERTISE_PAUSE_CAP;
e18ce346 1217 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1218 miireg = ADVERTISE_PAUSE_ASYM;
e18ce346 1219 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1220 miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1221 else
1222 miireg = 0;
1223
1224 return miireg;
1225}
1226
1227static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1228{
1229 u16 miireg;
1230
e18ce346 1231 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1232 miireg = ADVERTISE_1000XPAUSE;
e18ce346 1233 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1234 miireg = ADVERTISE_1000XPSE_ASYM;
e18ce346 1235 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1236 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1237 else
1238 miireg = 0;
1239
1240 return miireg;
1241}
1242
95e2869a
MC
1243static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1244{
1245 u8 cap = 0;
1246
1247 if (lcladv & ADVERTISE_1000XPAUSE) {
1248 if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1249 if (rmtadv & LPA_1000XPAUSE)
e18ce346 1250 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
95e2869a 1251 else if (rmtadv & LPA_1000XPAUSE_ASYM)
e18ce346 1252 cap = FLOW_CTRL_RX;
95e2869a
MC
1253 } else {
1254 if (rmtadv & LPA_1000XPAUSE)
e18ce346 1255 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
95e2869a
MC
1256 }
1257 } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1258 if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
e18ce346 1259 cap = FLOW_CTRL_TX;
95e2869a
MC
1260 }
1261
1262 return cap;
1263}
1264
f51f3562 1265static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
95e2869a 1266{
b02fd9e3 1267 u8 autoneg;
f51f3562 1268 u8 flowctrl = 0;
95e2869a
MC
1269 u32 old_rx_mode = tp->rx_mode;
1270 u32 old_tx_mode = tp->tx_mode;
1271
b02fd9e3 1272 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
298cf9be 1273 autoneg = tp->mdio_bus->phy_map[PHY_ADDR]->autoneg;
b02fd9e3
MC
1274 else
1275 autoneg = tp->link_config.autoneg;
1276
1277 if (autoneg == AUTONEG_ENABLE &&
95e2869a
MC
1278 (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
1279 if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
f51f3562 1280 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
95e2869a 1281 else
bc02ff95 1282 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
f51f3562
MC
1283 } else
1284 flowctrl = tp->link_config.flowctrl;
95e2869a 1285
f51f3562 1286 tp->link_config.active_flowctrl = flowctrl;
95e2869a 1287
e18ce346 1288 if (flowctrl & FLOW_CTRL_RX)
95e2869a
MC
1289 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1290 else
1291 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1292
f51f3562 1293 if (old_rx_mode != tp->rx_mode)
95e2869a 1294 tw32_f(MAC_RX_MODE, tp->rx_mode);
95e2869a 1295
e18ce346 1296 if (flowctrl & FLOW_CTRL_TX)
95e2869a
MC
1297 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1298 else
1299 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1300
f51f3562 1301 if (old_tx_mode != tp->tx_mode)
95e2869a 1302 tw32_f(MAC_TX_MODE, tp->tx_mode);
95e2869a
MC
1303}
1304
b02fd9e3
MC
1305static void tg3_adjust_link(struct net_device *dev)
1306{
1307 u8 oldflowctrl, linkmesg = 0;
1308 u32 mac_mode, lcl_adv, rmt_adv;
1309 struct tg3 *tp = netdev_priv(dev);
298cf9be 1310 struct phy_device *phydev = tp->mdio_bus->phy_map[PHY_ADDR];
b02fd9e3
MC
1311
1312 spin_lock(&tp->lock);
1313
1314 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1315 MAC_MODE_HALF_DUPLEX);
1316
1317 oldflowctrl = tp->link_config.active_flowctrl;
1318
1319 if (phydev->link) {
1320 lcl_adv = 0;
1321 rmt_adv = 0;
1322
1323 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1324 mac_mode |= MAC_MODE_PORT_MODE_MII;
1325 else
1326 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1327
1328 if (phydev->duplex == DUPLEX_HALF)
1329 mac_mode |= MAC_MODE_HALF_DUPLEX;
1330 else {
1331 lcl_adv = tg3_advert_flowctrl_1000T(
1332 tp->link_config.flowctrl);
1333
1334 if (phydev->pause)
1335 rmt_adv = LPA_PAUSE_CAP;
1336 if (phydev->asym_pause)
1337 rmt_adv |= LPA_PAUSE_ASYM;
1338 }
1339
1340 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1341 } else
1342 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1343
1344 if (mac_mode != tp->mac_mode) {
1345 tp->mac_mode = mac_mode;
1346 tw32_f(MAC_MODE, tp->mac_mode);
1347 udelay(40);
1348 }
1349
fcb389df
MC
1350 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
1351 if (phydev->speed == SPEED_10)
1352 tw32(MAC_MI_STAT,
1353 MAC_MI_STAT_10MBPS_MODE |
1354 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1355 else
1356 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1357 }
1358
b02fd9e3
MC
1359 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
1360 tw32(MAC_TX_LENGTHS,
1361 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1362 (6 << TX_LENGTHS_IPG_SHIFT) |
1363 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
1364 else
1365 tw32(MAC_TX_LENGTHS,
1366 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1367 (6 << TX_LENGTHS_IPG_SHIFT) |
1368 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
1369
1370 if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
1371 (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
1372 phydev->speed != tp->link_config.active_speed ||
1373 phydev->duplex != tp->link_config.active_duplex ||
1374 oldflowctrl != tp->link_config.active_flowctrl)
1375 linkmesg = 1;
1376
1377 tp->link_config.active_speed = phydev->speed;
1378 tp->link_config.active_duplex = phydev->duplex;
1379
1380 spin_unlock(&tp->lock);
1381
1382 if (linkmesg)
1383 tg3_link_report(tp);
1384}
1385
1386static int tg3_phy_init(struct tg3 *tp)
1387{
1388 struct phy_device *phydev;
1389
1390 if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
1391 return 0;
1392
1393 /* Bring the PHY back to a known state. */
1394 tg3_bmcr_reset(tp);
1395
298cf9be 1396 phydev = tp->mdio_bus->phy_map[PHY_ADDR];
b02fd9e3
MC
1397
1398 /* Attach the MAC to the PHY. */
fb28ad35 1399 phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
a9daf367 1400 phydev->dev_flags, phydev->interface);
b02fd9e3
MC
1401 if (IS_ERR(phydev)) {
1402 printk(KERN_ERR "%s: Could not attach to PHY\n", tp->dev->name);
1403 return PTR_ERR(phydev);
1404 }
1405
b02fd9e3 1406 /* Mask with MAC supported features. */
9c61d6bc
MC
1407 switch (phydev->interface) {
1408 case PHY_INTERFACE_MODE_GMII:
1409 case PHY_INTERFACE_MODE_RGMII:
321d32a0
MC
1410 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
1411 phydev->supported &= (PHY_GBIT_FEATURES |
1412 SUPPORTED_Pause |
1413 SUPPORTED_Asym_Pause);
1414 break;
1415 }
1416 /* fallthru */
9c61d6bc
MC
1417 case PHY_INTERFACE_MODE_MII:
1418 phydev->supported &= (PHY_BASIC_FEATURES |
1419 SUPPORTED_Pause |
1420 SUPPORTED_Asym_Pause);
1421 break;
1422 default:
1423 phy_disconnect(tp->mdio_bus->phy_map[PHY_ADDR]);
1424 return -EINVAL;
1425 }
1426
1427 tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
b02fd9e3
MC
1428
1429 phydev->advertising = phydev->supported;
1430
b02fd9e3
MC
1431 return 0;
1432}
1433
1434static void tg3_phy_start(struct tg3 *tp)
1435{
1436 struct phy_device *phydev;
1437
1438 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
1439 return;
1440
298cf9be 1441 phydev = tp->mdio_bus->phy_map[PHY_ADDR];
b02fd9e3
MC
1442
1443 if (tp->link_config.phy_is_low_power) {
1444 tp->link_config.phy_is_low_power = 0;
1445 phydev->speed = tp->link_config.orig_speed;
1446 phydev->duplex = tp->link_config.orig_duplex;
1447 phydev->autoneg = tp->link_config.orig_autoneg;
1448 phydev->advertising = tp->link_config.orig_advertising;
1449 }
1450
1451 phy_start(phydev);
1452
1453 phy_start_aneg(phydev);
1454}
1455
1456static void tg3_phy_stop(struct tg3 *tp)
1457{
1458 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
1459 return;
1460
298cf9be 1461 phy_stop(tp->mdio_bus->phy_map[PHY_ADDR]);
b02fd9e3
MC
1462}
1463
1464static void tg3_phy_fini(struct tg3 *tp)
1465{
1466 if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
298cf9be 1467 phy_disconnect(tp->mdio_bus->phy_map[PHY_ADDR]);
b02fd9e3
MC
1468 tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
1469 }
1470}
1471
b2a5c19c
MC
1472static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
1473{
1474 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1475 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1476}
1477
7f97a4bd
MC
1478static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
1479{
1480 u32 phytest;
1481
1482 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
1483 u32 phy;
1484
1485 tg3_writephy(tp, MII_TG3_FET_TEST,
1486 phytest | MII_TG3_FET_SHADOW_EN);
1487 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
1488 if (enable)
1489 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
1490 else
1491 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
1492 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
1493 }
1494 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
1495 }
1496}
1497
6833c043
MC
1498static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
1499{
1500 u32 reg;
1501
7f97a4bd 1502 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
6833c043
MC
1503 return;
1504
7f97a4bd
MC
1505 if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
1506 tg3_phy_fet_toggle_apd(tp, enable);
1507 return;
1508 }
1509
6833c043
MC
1510 reg = MII_TG3_MISC_SHDW_WREN |
1511 MII_TG3_MISC_SHDW_SCR5_SEL |
1512 MII_TG3_MISC_SHDW_SCR5_LPED |
1513 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
1514 MII_TG3_MISC_SHDW_SCR5_SDTL |
1515 MII_TG3_MISC_SHDW_SCR5_C125OE;
1516 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
1517 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
1518
1519 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1520
1521
1522 reg = MII_TG3_MISC_SHDW_WREN |
1523 MII_TG3_MISC_SHDW_APD_SEL |
1524 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
1525 if (enable)
1526 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
1527
1528 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1529}
1530
9ef8ca99
MC
1531static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
1532{
1533 u32 phy;
1534
1535 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
1536 (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
1537 return;
1538
7f97a4bd 1539 if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
9ef8ca99
MC
1540 u32 ephy;
1541
535ef6e1
MC
1542 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
1543 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
1544
1545 tg3_writephy(tp, MII_TG3_FET_TEST,
1546 ephy | MII_TG3_FET_SHADOW_EN);
1547 if (!tg3_readphy(tp, reg, &phy)) {
9ef8ca99 1548 if (enable)
535ef6e1 1549 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
9ef8ca99 1550 else
535ef6e1
MC
1551 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
1552 tg3_writephy(tp, reg, phy);
9ef8ca99 1553 }
535ef6e1 1554 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
9ef8ca99
MC
1555 }
1556 } else {
1557 phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
1558 MII_TG3_AUXCTL_SHDWSEL_MISC;
1559 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
1560 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
1561 if (enable)
1562 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
1563 else
1564 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
1565 phy |= MII_TG3_AUXCTL_MISC_WREN;
1566 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1567 }
1568 }
1569}
1570
1da177e4
LT
1571static void tg3_phy_set_wirespeed(struct tg3 *tp)
1572{
1573 u32 val;
1574
1575 if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
1576 return;
1577
1578 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
1579 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
1580 tg3_writephy(tp, MII_TG3_AUX_CTRL,
1581 (val | (1 << 15) | (1 << 4)));
1582}
1583
b2a5c19c
MC
1584static void tg3_phy_apply_otp(struct tg3 *tp)
1585{
1586 u32 otp, phy;
1587
1588 if (!tp->phy_otp)
1589 return;
1590
1591 otp = tp->phy_otp;
1592
1593 /* Enable SM_DSP clock and tx 6dB coding. */
1594 phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
1595 MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
1596 MII_TG3_AUXCTL_ACTL_TX_6DB;
1597 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1598
1599 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
1600 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
1601 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
1602
1603 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
1604 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
1605 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
1606
1607 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
1608 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
1609 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
1610
1611 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
1612 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
1613
1614 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
1615 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
1616
1617 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
1618 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
1619 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
1620
1621 /* Turn off SM_DSP clock. */
1622 phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
1623 MII_TG3_AUXCTL_ACTL_TX_6DB;
1624 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1625}
1626
1da177e4
LT
1627static int tg3_wait_macro_done(struct tg3 *tp)
1628{
1629 int limit = 100;
1630
1631 while (limit--) {
1632 u32 tmp32;
1633
1634 if (!tg3_readphy(tp, 0x16, &tmp32)) {
1635 if ((tmp32 & 0x1000) == 0)
1636 break;
1637 }
1638 }
d4675b52 1639 if (limit < 0)
1da177e4
LT
1640 return -EBUSY;
1641
1642 return 0;
1643}
1644
1645static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
1646{
1647 static const u32 test_pat[4][6] = {
1648 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
1649 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
1650 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
1651 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
1652 };
1653 int chan;
1654
1655 for (chan = 0; chan < 4; chan++) {
1656 int i;
1657
1658 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1659 (chan * 0x2000) | 0x0200);
1660 tg3_writephy(tp, 0x16, 0x0002);
1661
1662 for (i = 0; i < 6; i++)
1663 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
1664 test_pat[chan][i]);
1665
1666 tg3_writephy(tp, 0x16, 0x0202);
1667 if (tg3_wait_macro_done(tp)) {
1668 *resetp = 1;
1669 return -EBUSY;
1670 }
1671
1672 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1673 (chan * 0x2000) | 0x0200);
1674 tg3_writephy(tp, 0x16, 0x0082);
1675 if (tg3_wait_macro_done(tp)) {
1676 *resetp = 1;
1677 return -EBUSY;
1678 }
1679
1680 tg3_writephy(tp, 0x16, 0x0802);
1681 if (tg3_wait_macro_done(tp)) {
1682 *resetp = 1;
1683 return -EBUSY;
1684 }
1685
1686 for (i = 0; i < 6; i += 2) {
1687 u32 low, high;
1688
1689 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
1690 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
1691 tg3_wait_macro_done(tp)) {
1692 *resetp = 1;
1693 return -EBUSY;
1694 }
1695 low &= 0x7fff;
1696 high &= 0x000f;
1697 if (low != test_pat[chan][i] ||
1698 high != test_pat[chan][i+1]) {
1699 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
1700 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
1701 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
1702
1703 return -EBUSY;
1704 }
1705 }
1706 }
1707
1708 return 0;
1709}
1710
1711static int tg3_phy_reset_chanpat(struct tg3 *tp)
1712{
1713 int chan;
1714
1715 for (chan = 0; chan < 4; chan++) {
1716 int i;
1717
1718 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1719 (chan * 0x2000) | 0x0200);
1720 tg3_writephy(tp, 0x16, 0x0002);
1721 for (i = 0; i < 6; i++)
1722 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
1723 tg3_writephy(tp, 0x16, 0x0202);
1724 if (tg3_wait_macro_done(tp))
1725 return -EBUSY;
1726 }
1727
1728 return 0;
1729}
1730
1731static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
1732{
1733 u32 reg32, phy9_orig;
1734 int retries, do_phy_reset, err;
1735
1736 retries = 10;
1737 do_phy_reset = 1;
1738 do {
1739 if (do_phy_reset) {
1740 err = tg3_bmcr_reset(tp);
1741 if (err)
1742 return err;
1743 do_phy_reset = 0;
1744 }
1745
1746 /* Disable transmitter and interrupt. */
1747 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
1748 continue;
1749
1750 reg32 |= 0x3000;
1751 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
1752
1753 /* Set full-duplex, 1000 mbps. */
1754 tg3_writephy(tp, MII_BMCR,
1755 BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
1756
1757 /* Set to master mode. */
1758 if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
1759 continue;
1760
1761 tg3_writephy(tp, MII_TG3_CTRL,
1762 (MII_TG3_CTRL_AS_MASTER |
1763 MII_TG3_CTRL_ENABLE_AS_MASTER));
1764
1765 /* Enable SM_DSP_CLOCK and 6dB. */
1766 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
1767
1768 /* Block the PHY control access. */
1769 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
1770 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
1771
1772 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
1773 if (!err)
1774 break;
1775 } while (--retries);
1776
1777 err = tg3_phy_reset_chanpat(tp);
1778 if (err)
1779 return err;
1780
1781 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
1782 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
1783
1784 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
1785 tg3_writephy(tp, 0x16, 0x0000);
1786
1787 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
1788 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
1789 /* Set Extended packet length bit for jumbo frames */
1790 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
1791 }
1792 else {
1793 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
1794 }
1795
1796 tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
1797
1798 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
1799 reg32 &= ~0x3000;
1800 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
1801 } else if (!err)
1802 err = -EBUSY;
1803
1804 return err;
1805}
1806
1807/* This will reset the tigon3 PHY if there is no valid
1808 * link unless the FORCE argument is non-zero.
1809 */
1810static int tg3_phy_reset(struct tg3 *tp)
1811{
b2a5c19c 1812 u32 cpmuctrl;
1da177e4
LT
1813 u32 phy_status;
1814 int err;
1815
60189ddf
MC
1816 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
1817 u32 val;
1818
1819 val = tr32(GRC_MISC_CFG);
1820 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
1821 udelay(40);
1822 }
1da177e4
LT
1823 err = tg3_readphy(tp, MII_BMSR, &phy_status);
1824 err |= tg3_readphy(tp, MII_BMSR, &phy_status);
1825 if (err != 0)
1826 return -EBUSY;
1827
c8e1e82b
MC
1828 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
1829 netif_carrier_off(tp->dev);
1830 tg3_link_report(tp);
1831 }
1832
1da177e4
LT
1833 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
1834 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
1835 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1836 err = tg3_phy_reset_5703_4_5(tp);
1837 if (err)
1838 return err;
1839 goto out;
1840 }
1841
b2a5c19c
MC
1842 cpmuctrl = 0;
1843 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
1844 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
1845 cpmuctrl = tr32(TG3_CPMU_CTRL);
1846 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
1847 tw32(TG3_CPMU_CTRL,
1848 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
1849 }
1850
1da177e4
LT
1851 err = tg3_bmcr_reset(tp);
1852 if (err)
1853 return err;
1854
b2a5c19c
MC
1855 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
1856 u32 phy;
1857
1858 phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
1859 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
1860
1861 tw32(TG3_CPMU_CTRL, cpmuctrl);
1862 }
1863
bcb37f6c
MC
1864 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
1865 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
1866 u32 val;
1867
1868 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
1869 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
1870 CPMU_LSPD_1000MB_MACCLK_12_5) {
1871 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
1872 udelay(40);
1873 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
1874 }
1875 }
1876
b2a5c19c
MC
1877 tg3_phy_apply_otp(tp);
1878
6833c043
MC
1879 if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
1880 tg3_phy_toggle_apd(tp, true);
1881 else
1882 tg3_phy_toggle_apd(tp, false);
1883
1da177e4
LT
1884out:
1885 if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
1886 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
1887 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
1888 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
1889 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
1890 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
1891 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
1892 }
1893 if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
1894 tg3_writephy(tp, 0x1c, 0x8d68);
1895 tg3_writephy(tp, 0x1c, 0x8d68);
1896 }
1897 if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
1898 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
1899 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
1900 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
1901 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
1902 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
1903 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
1904 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
1905 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
1906 }
c424cb24
MC
1907 else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
1908 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
1909 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
c1d2a196
MC
1910 if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
1911 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
1912 tg3_writephy(tp, MII_TG3_TEST1,
1913 MII_TG3_TEST1_TRIM_EN | 0x4);
1914 } else
1915 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
c424cb24
MC
1916 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
1917 }
1da177e4
LT
1918 /* Set Extended packet length bit (bit 14) on all chips that */
1919 /* support jumbo frames */
1920 if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
1921 /* Cannot do read-modify-write on 5401 */
1922 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
0f893dc6 1923 } else if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
1da177e4
LT
1924 u32 phy_reg;
1925
1926 /* Set bit 14 with read-modify-write to preserve other bits */
1927 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
1928 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
1929 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
1930 }
1931
1932 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
1933 * jumbo frames transmission.
1934 */
0f893dc6 1935 if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
1da177e4
LT
1936 u32 phy_reg;
1937
1938 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
1939 tg3_writephy(tp, MII_TG3_EXT_CTRL,
1940 phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
1941 }
1942
715116a1 1943 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
715116a1 1944 /* adjust output voltage */
535ef6e1 1945 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
715116a1
MC
1946 }
1947
9ef8ca99 1948 tg3_phy_toggle_automdix(tp, 1);
1da177e4
LT
1949 tg3_phy_set_wirespeed(tp);
1950 return 0;
1951}
1952
1953static void tg3_frob_aux_power(struct tg3 *tp)
1954{
1955 struct tg3 *tp_peer = tp;
1956
9d26e213 1957 if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0)
1da177e4
LT
1958 return;
1959
8c2dc7e1
MC
1960 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
1961 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
1962 struct net_device *dev_peer;
1963
1964 dev_peer = pci_get_drvdata(tp->pdev_peer);
bc1c7567 1965 /* remove_one() may have been run on the peer. */
8c2dc7e1 1966 if (!dev_peer)
bc1c7567
MC
1967 tp_peer = tp;
1968 else
1969 tp_peer = netdev_priv(dev_peer);
1da177e4
LT
1970 }
1971
1da177e4 1972 if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
6921d201
MC
1973 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
1974 (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
1975 (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
1da177e4
LT
1976 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
1977 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
b401e9e2
MC
1978 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
1979 (GRC_LCLCTRL_GPIO_OE0 |
1980 GRC_LCLCTRL_GPIO_OE1 |
1981 GRC_LCLCTRL_GPIO_OE2 |
1982 GRC_LCLCTRL_GPIO_OUTPUT0 |
1983 GRC_LCLCTRL_GPIO_OUTPUT1),
1984 100);
8d519ab2
MC
1985 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
1986 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
1987 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
1988 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
1989 GRC_LCLCTRL_GPIO_OE1 |
1990 GRC_LCLCTRL_GPIO_OE2 |
1991 GRC_LCLCTRL_GPIO_OUTPUT0 |
1992 GRC_LCLCTRL_GPIO_OUTPUT1 |
1993 tp->grc_local_ctrl;
1994 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
1995
1996 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
1997 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
1998
1999 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2000 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
1da177e4
LT
2001 } else {
2002 u32 no_gpio2;
dc56b7d4 2003 u32 grc_local_ctrl = 0;
1da177e4
LT
2004
2005 if (tp_peer != tp &&
2006 (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
2007 return;
2008
dc56b7d4
MC
2009 /* Workaround to prevent overdrawing Amps. */
2010 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2011 ASIC_REV_5714) {
2012 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
b401e9e2
MC
2013 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2014 grc_local_ctrl, 100);
dc56b7d4
MC
2015 }
2016
1da177e4
LT
2017 /* On 5753 and variants, GPIO2 cannot be used. */
2018 no_gpio2 = tp->nic_sram_data_cfg &
2019 NIC_SRAM_DATA_CFG_NO_GPIO2;
2020
dc56b7d4 2021 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
1da177e4
LT
2022 GRC_LCLCTRL_GPIO_OE1 |
2023 GRC_LCLCTRL_GPIO_OE2 |
2024 GRC_LCLCTRL_GPIO_OUTPUT1 |
2025 GRC_LCLCTRL_GPIO_OUTPUT2;
2026 if (no_gpio2) {
2027 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2028 GRC_LCLCTRL_GPIO_OUTPUT2);
2029 }
b401e9e2
MC
2030 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2031 grc_local_ctrl, 100);
1da177e4
LT
2032
2033 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2034
b401e9e2
MC
2035 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2036 grc_local_ctrl, 100);
1da177e4
LT
2037
2038 if (!no_gpio2) {
2039 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
b401e9e2
MC
2040 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2041 grc_local_ctrl, 100);
1da177e4
LT
2042 }
2043 }
2044 } else {
2045 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
2046 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
2047 if (tp_peer != tp &&
2048 (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
2049 return;
2050
b401e9e2
MC
2051 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2052 (GRC_LCLCTRL_GPIO_OE1 |
2053 GRC_LCLCTRL_GPIO_OUTPUT1), 100);
1da177e4 2054
b401e9e2
MC
2055 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2056 GRC_LCLCTRL_GPIO_OE1, 100);
1da177e4 2057
b401e9e2
MC
2058 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2059 (GRC_LCLCTRL_GPIO_OE1 |
2060 GRC_LCLCTRL_GPIO_OUTPUT1), 100);
1da177e4
LT
2061 }
2062 }
2063}
2064
e8f3f6ca
MC
2065static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2066{
2067 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2068 return 1;
2069 else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411) {
2070 if (speed != SPEED_10)
2071 return 1;
2072 } else if (speed == SPEED_10)
2073 return 1;
2074
2075 return 0;
2076}
2077
1da177e4
LT
2078static int tg3_setup_phy(struct tg3 *, int);
2079
2080#define RESET_KIND_SHUTDOWN 0
2081#define RESET_KIND_INIT 1
2082#define RESET_KIND_SUSPEND 2
2083
2084static void tg3_write_sig_post_reset(struct tg3 *, int);
2085static int tg3_halt_cpu(struct tg3 *, u32);
2086
0a459aac 2087static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
15c3b696 2088{
ce057f01
MC
2089 u32 val;
2090
5129724a
MC
2091 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
2092 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2093 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2094 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2095
2096 sg_dig_ctrl |=
2097 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2098 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2099 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2100 }
3f7045c1 2101 return;
5129724a 2102 }
3f7045c1 2103
60189ddf 2104 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2105 tg3_bmcr_reset(tp);
2106 val = tr32(GRC_MISC_CFG);
2107 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2108 udelay(40);
2109 return;
0a459aac 2110 } else if (do_low_power) {
715116a1
MC
2111 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2112 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
0a459aac
MC
2113
2114 tg3_writephy(tp, MII_TG3_AUX_CTRL,
2115 MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
2116 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2117 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2118 MII_TG3_AUXCTL_PCTL_VREG_11V);
715116a1 2119 }
3f7045c1 2120
15c3b696
MC
2121 /* The PHY should not be powered down on some chips because
2122 * of bugs.
2123 */
2124 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2125 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2126 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
2127 (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
2128 return;
ce057f01 2129
bcb37f6c
MC
2130 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2131 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2132 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2133 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2134 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2135 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2136 }
2137
15c3b696
MC
2138 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2139}
2140
ffbcfed4
MC
2141/* tp->lock is held. */
2142static int tg3_nvram_lock(struct tg3 *tp)
2143{
2144 if (tp->tg3_flags & TG3_FLAG_NVRAM) {
2145 int i;
2146
2147 if (tp->nvram_lock_cnt == 0) {
2148 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
2149 for (i = 0; i < 8000; i++) {
2150 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
2151 break;
2152 udelay(20);
2153 }
2154 if (i == 8000) {
2155 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
2156 return -ENODEV;
2157 }
2158 }
2159 tp->nvram_lock_cnt++;
2160 }
2161 return 0;
2162}
2163
2164/* tp->lock is held. */
2165static void tg3_nvram_unlock(struct tg3 *tp)
2166{
2167 if (tp->tg3_flags & TG3_FLAG_NVRAM) {
2168 if (tp->nvram_lock_cnt > 0)
2169 tp->nvram_lock_cnt--;
2170 if (tp->nvram_lock_cnt == 0)
2171 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
2172 }
2173}
2174
2175/* tp->lock is held. */
2176static void tg3_enable_nvram_access(struct tg3 *tp)
2177{
2178 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
2179 !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
2180 u32 nvaccess = tr32(NVRAM_ACCESS);
2181
2182 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
2183 }
2184}
2185
2186/* tp->lock is held. */
2187static void tg3_disable_nvram_access(struct tg3 *tp)
2188{
2189 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
2190 !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
2191 u32 nvaccess = tr32(NVRAM_ACCESS);
2192
2193 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
2194 }
2195}
2196
2197static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
2198 u32 offset, u32 *val)
2199{
2200 u32 tmp;
2201 int i;
2202
2203 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
2204 return -EINVAL;
2205
2206 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
2207 EEPROM_ADDR_DEVID_MASK |
2208 EEPROM_ADDR_READ);
2209 tw32(GRC_EEPROM_ADDR,
2210 tmp |
2211 (0 << EEPROM_ADDR_DEVID_SHIFT) |
2212 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
2213 EEPROM_ADDR_ADDR_MASK) |
2214 EEPROM_ADDR_READ | EEPROM_ADDR_START);
2215
2216 for (i = 0; i < 1000; i++) {
2217 tmp = tr32(GRC_EEPROM_ADDR);
2218
2219 if (tmp & EEPROM_ADDR_COMPLETE)
2220 break;
2221 msleep(1);
2222 }
2223 if (!(tmp & EEPROM_ADDR_COMPLETE))
2224 return -EBUSY;
2225
62cedd11
MC
2226 tmp = tr32(GRC_EEPROM_DATA);
2227
2228 /*
2229 * The data will always be opposite the native endian
2230 * format. Perform a blind byteswap to compensate.
2231 */
2232 *val = swab32(tmp);
2233
ffbcfed4
MC
2234 return 0;
2235}
2236
2237#define NVRAM_CMD_TIMEOUT 10000
2238
2239static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
2240{
2241 int i;
2242
2243 tw32(NVRAM_CMD, nvram_cmd);
2244 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
2245 udelay(10);
2246 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
2247 udelay(10);
2248 break;
2249 }
2250 }
2251
2252 if (i == NVRAM_CMD_TIMEOUT)
2253 return -EBUSY;
2254
2255 return 0;
2256}
2257
2258static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
2259{
2260 if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
2261 (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
2262 (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
2263 !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
2264 (tp->nvram_jedecnum == JEDEC_ATMEL))
2265
2266 addr = ((addr / tp->nvram_pagesize) <<
2267 ATMEL_AT45DB0X1B_PAGE_POS) +
2268 (addr % tp->nvram_pagesize);
2269
2270 return addr;
2271}
2272
2273static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
2274{
2275 if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
2276 (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
2277 (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
2278 !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
2279 (tp->nvram_jedecnum == JEDEC_ATMEL))
2280
2281 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
2282 tp->nvram_pagesize) +
2283 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
2284
2285 return addr;
2286}
2287
e4f34110
MC
2288/* NOTE: Data read in from NVRAM is byteswapped according to
2289 * the byteswapping settings for all other register accesses.
2290 * tg3 devices are BE devices, so on a BE machine, the data
2291 * returned will be exactly as it is seen in NVRAM. On a LE
2292 * machine, the 32-bit value will be byteswapped.
2293 */
ffbcfed4
MC
2294static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
2295{
2296 int ret;
2297
2298 if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
2299 return tg3_nvram_read_using_eeprom(tp, offset, val);
2300
2301 offset = tg3_nvram_phys_addr(tp, offset);
2302
2303 if (offset > NVRAM_ADDR_MSK)
2304 return -EINVAL;
2305
2306 ret = tg3_nvram_lock(tp);
2307 if (ret)
2308 return ret;
2309
2310 tg3_enable_nvram_access(tp);
2311
2312 tw32(NVRAM_ADDR, offset);
2313 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
2314 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
2315
2316 if (ret == 0)
e4f34110 2317 *val = tr32(NVRAM_RDDATA);
ffbcfed4
MC
2318
2319 tg3_disable_nvram_access(tp);
2320
2321 tg3_nvram_unlock(tp);
2322
2323 return ret;
2324}
2325
a9dc529d
MC
2326/* Ensures NVRAM data is in bytestream format. */
2327static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
ffbcfed4
MC
2328{
2329 u32 v;
a9dc529d 2330 int res = tg3_nvram_read(tp, offset, &v);
ffbcfed4 2331 if (!res)
a9dc529d 2332 *val = cpu_to_be32(v);
ffbcfed4
MC
2333 return res;
2334}
2335
3f007891
MC
2336/* tp->lock is held. */
2337static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
2338{
2339 u32 addr_high, addr_low;
2340 int i;
2341
2342 addr_high = ((tp->dev->dev_addr[0] << 8) |
2343 tp->dev->dev_addr[1]);
2344 addr_low = ((tp->dev->dev_addr[2] << 24) |
2345 (tp->dev->dev_addr[3] << 16) |
2346 (tp->dev->dev_addr[4] << 8) |
2347 (tp->dev->dev_addr[5] << 0));
2348 for (i = 0; i < 4; i++) {
2349 if (i == 1 && skip_mac_1)
2350 continue;
2351 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
2352 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
2353 }
2354
2355 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2356 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2357 for (i = 0; i < 12; i++) {
2358 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
2359 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
2360 }
2361 }
2362
2363 addr_high = (tp->dev->dev_addr[0] +
2364 tp->dev->dev_addr[1] +
2365 tp->dev->dev_addr[2] +
2366 tp->dev->dev_addr[3] +
2367 tp->dev->dev_addr[4] +
2368 tp->dev->dev_addr[5]) &
2369 TX_BACKOFF_SEED_MASK;
2370 tw32(MAC_TX_BACKOFF_SEED, addr_high);
2371}
2372
bc1c7567 2373static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
1da177e4
LT
2374{
2375 u32 misc_host_ctrl;
0a459aac 2376 bool device_should_wake, do_low_power;
1da177e4
LT
2377
2378 /* Make sure register accesses (indirect or otherwise)
2379 * will function correctly.
2380 */
2381 pci_write_config_dword(tp->pdev,
2382 TG3PCI_MISC_HOST_CTRL,
2383 tp->misc_host_ctrl);
2384
1da177e4 2385 switch (state) {
bc1c7567 2386 case PCI_D0:
12dac075
RW
2387 pci_enable_wake(tp->pdev, state, false);
2388 pci_set_power_state(tp->pdev, PCI_D0);
8c6bda1a 2389
9d26e213
MC
2390 /* Switch out of Vaux if it is a NIC */
2391 if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
b401e9e2 2392 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
1da177e4
LT
2393
2394 return 0;
2395
bc1c7567 2396 case PCI_D1:
bc1c7567 2397 case PCI_D2:
bc1c7567 2398 case PCI_D3hot:
1da177e4
LT
2399 break;
2400
2401 default:
12dac075
RW
2402 printk(KERN_ERR PFX "%s: Invalid power state (D%d) requested\n",
2403 tp->dev->name, state);
1da177e4 2404 return -EINVAL;
855e1111 2405 }
5e7dfd0f
MC
2406
2407 /* Restore the CLKREQ setting. */
2408 if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
2409 u16 lnkctl;
2410
2411 pci_read_config_word(tp->pdev,
2412 tp->pcie_cap + PCI_EXP_LNKCTL,
2413 &lnkctl);
2414 lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
2415 pci_write_config_word(tp->pdev,
2416 tp->pcie_cap + PCI_EXP_LNKCTL,
2417 lnkctl);
2418 }
2419
1da177e4
LT
2420 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
2421 tw32(TG3PCI_MISC_HOST_CTRL,
2422 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
2423
05ac4cb7
MC
2424 device_should_wake = pci_pme_capable(tp->pdev, state) &&
2425 device_may_wakeup(&tp->pdev->dev) &&
2426 (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
2427
dd477003 2428 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
0a459aac 2429 do_low_power = false;
b02fd9e3
MC
2430 if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
2431 !tp->link_config.phy_is_low_power) {
2432 struct phy_device *phydev;
0a459aac 2433 u32 phyid, advertising;
b02fd9e3 2434
298cf9be 2435 phydev = tp->mdio_bus->phy_map[PHY_ADDR];
b02fd9e3
MC
2436
2437 tp->link_config.phy_is_low_power = 1;
2438
2439 tp->link_config.orig_speed = phydev->speed;
2440 tp->link_config.orig_duplex = phydev->duplex;
2441 tp->link_config.orig_autoneg = phydev->autoneg;
2442 tp->link_config.orig_advertising = phydev->advertising;
2443
2444 advertising = ADVERTISED_TP |
2445 ADVERTISED_Pause |
2446 ADVERTISED_Autoneg |
2447 ADVERTISED_10baseT_Half;
2448
2449 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
05ac4cb7 2450 device_should_wake) {
b02fd9e3
MC
2451 if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
2452 advertising |=
2453 ADVERTISED_100baseT_Half |
2454 ADVERTISED_100baseT_Full |
2455 ADVERTISED_10baseT_Full;
2456 else
2457 advertising |= ADVERTISED_10baseT_Full;
2458 }
2459
2460 phydev->advertising = advertising;
2461
2462 phy_start_aneg(phydev);
0a459aac
MC
2463
2464 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
2465 if (phyid != TG3_PHY_ID_BCMAC131) {
2466 phyid &= TG3_PHY_OUI_MASK;
f72b5349
RK
2467 if (phyid == TG3_PHY_OUI_1 ||
2468 phyid == TG3_PHY_OUI_2 ||
0a459aac
MC
2469 phyid == TG3_PHY_OUI_3)
2470 do_low_power = true;
2471 }
b02fd9e3 2472 }
dd477003 2473 } else {
2023276e 2474 do_low_power = true;
0a459aac 2475
dd477003
MC
2476 if (tp->link_config.phy_is_low_power == 0) {
2477 tp->link_config.phy_is_low_power = 1;
2478 tp->link_config.orig_speed = tp->link_config.speed;
2479 tp->link_config.orig_duplex = tp->link_config.duplex;
2480 tp->link_config.orig_autoneg = tp->link_config.autoneg;
2481 }
1da177e4 2482
dd477003
MC
2483 if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
2484 tp->link_config.speed = SPEED_10;
2485 tp->link_config.duplex = DUPLEX_HALF;
2486 tp->link_config.autoneg = AUTONEG_ENABLE;
2487 tg3_setup_phy(tp, 0);
2488 }
1da177e4
LT
2489 }
2490
b5d3772c
MC
2491 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
2492 u32 val;
2493
2494 val = tr32(GRC_VCPU_EXT_CTRL);
2495 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
2496 } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
6921d201
MC
2497 int i;
2498 u32 val;
2499
2500 for (i = 0; i < 200; i++) {
2501 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
2502 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
2503 break;
2504 msleep(1);
2505 }
2506 }
a85feb8c
GZ
2507 if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
2508 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
2509 WOL_DRV_STATE_SHUTDOWN |
2510 WOL_DRV_WOL |
2511 WOL_SET_MAGIC_PKT);
6921d201 2512
05ac4cb7 2513 if (device_should_wake) {
1da177e4
LT
2514 u32 mac_mode;
2515
2516 if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
0a459aac 2517 if (do_low_power) {
dd477003
MC
2518 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
2519 udelay(40);
2520 }
1da177e4 2521
3f7045c1
MC
2522 if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
2523 mac_mode = MAC_MODE_PORT_MODE_GMII;
2524 else
2525 mac_mode = MAC_MODE_PORT_MODE_MII;
1da177e4 2526
e8f3f6ca
MC
2527 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
2528 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2529 ASIC_REV_5700) {
2530 u32 speed = (tp->tg3_flags &
2531 TG3_FLAG_WOL_SPEED_100MB) ?
2532 SPEED_100 : SPEED_10;
2533 if (tg3_5700_link_polarity(tp, speed))
2534 mac_mode |= MAC_MODE_LINK_POLARITY;
2535 else
2536 mac_mode &= ~MAC_MODE_LINK_POLARITY;
2537 }
1da177e4
LT
2538 } else {
2539 mac_mode = MAC_MODE_PORT_MODE_TBI;
2540 }
2541
cbf46853 2542 if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
1da177e4
LT
2543 tw32(MAC_LED_CTRL, tp->led_ctrl);
2544
05ac4cb7
MC
2545 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
2546 if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
2547 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
2548 ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
2549 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
2550 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
1da177e4 2551
3bda1258
MC
2552 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
2553 mac_mode |= tp->mac_mode &
2554 (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
2555 if (mac_mode & MAC_MODE_APE_TX_EN)
2556 mac_mode |= MAC_MODE_TDE_ENABLE;
2557 }
2558
1da177e4
LT
2559 tw32_f(MAC_MODE, mac_mode);
2560 udelay(100);
2561
2562 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
2563 udelay(10);
2564 }
2565
2566 if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
2567 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2568 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
2569 u32 base_val;
2570
2571 base_val = tp->pci_clock_ctrl;
2572 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
2573 CLOCK_CTRL_TXCLK_DISABLE);
2574
b401e9e2
MC
2575 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
2576 CLOCK_CTRL_PWRDOWN_PLL133, 40);
d7b0a857 2577 } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
795d01c5 2578 (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
d7b0a857 2579 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
4cf78e4f 2580 /* do nothing */
85e94ced 2581 } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
1da177e4
LT
2582 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
2583 u32 newbits1, newbits2;
2584
2585 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2586 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2587 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
2588 CLOCK_CTRL_TXCLK_DISABLE |
2589 CLOCK_CTRL_ALTCLK);
2590 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
2591 } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
2592 newbits1 = CLOCK_CTRL_625_CORE;
2593 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
2594 } else {
2595 newbits1 = CLOCK_CTRL_ALTCLK;
2596 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
2597 }
2598
b401e9e2
MC
2599 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
2600 40);
1da177e4 2601
b401e9e2
MC
2602 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
2603 40);
1da177e4
LT
2604
2605 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
2606 u32 newbits3;
2607
2608 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2609 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2610 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
2611 CLOCK_CTRL_TXCLK_DISABLE |
2612 CLOCK_CTRL_44MHZ_CORE);
2613 } else {
2614 newbits3 = CLOCK_CTRL_44MHZ_CORE;
2615 }
2616
b401e9e2
MC
2617 tw32_wait_f(TG3PCI_CLOCK_CTRL,
2618 tp->pci_clock_ctrl | newbits3, 40);
1da177e4
LT
2619 }
2620 }
2621
05ac4cb7 2622 if (!(device_should_wake) &&
22435849 2623 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
0a459aac 2624 tg3_power_down_phy(tp, do_low_power);
6921d201 2625
1da177e4
LT
2626 tg3_frob_aux_power(tp);
2627
2628 /* Workaround for unstable PLL clock */
2629 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
2630 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
2631 u32 val = tr32(0x7d00);
2632
2633 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
2634 tw32(0x7d00, val);
6921d201 2635 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
ec41c7df
MC
2636 int err;
2637
2638 err = tg3_nvram_lock(tp);
1da177e4 2639 tg3_halt_cpu(tp, RX_CPU_BASE);
ec41c7df
MC
2640 if (!err)
2641 tg3_nvram_unlock(tp);
6921d201 2642 }
1da177e4
LT
2643 }
2644
bbadf503
MC
2645 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
2646
05ac4cb7 2647 if (device_should_wake)
12dac075
RW
2648 pci_enable_wake(tp->pdev, state, true);
2649
1da177e4 2650 /* Finally, set the new power state. */
12dac075 2651 pci_set_power_state(tp->pdev, state);
1da177e4 2652
1da177e4
LT
2653 return 0;
2654}
2655
1da177e4
LT
2656static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
2657{
2658 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
2659 case MII_TG3_AUX_STAT_10HALF:
2660 *speed = SPEED_10;
2661 *duplex = DUPLEX_HALF;
2662 break;
2663
2664 case MII_TG3_AUX_STAT_10FULL:
2665 *speed = SPEED_10;
2666 *duplex = DUPLEX_FULL;
2667 break;
2668
2669 case MII_TG3_AUX_STAT_100HALF:
2670 *speed = SPEED_100;
2671 *duplex = DUPLEX_HALF;
2672 break;
2673
2674 case MII_TG3_AUX_STAT_100FULL:
2675 *speed = SPEED_100;
2676 *duplex = DUPLEX_FULL;
2677 break;
2678
2679 case MII_TG3_AUX_STAT_1000HALF:
2680 *speed = SPEED_1000;
2681 *duplex = DUPLEX_HALF;
2682 break;
2683
2684 case MII_TG3_AUX_STAT_1000FULL:
2685 *speed = SPEED_1000;
2686 *duplex = DUPLEX_FULL;
2687 break;
2688
2689 default:
7f97a4bd 2690 if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
715116a1
MC
2691 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
2692 SPEED_10;
2693 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
2694 DUPLEX_HALF;
2695 break;
2696 }
1da177e4
LT
2697 *speed = SPEED_INVALID;
2698 *duplex = DUPLEX_INVALID;
2699 break;
855e1111 2700 }
1da177e4
LT
2701}
2702
2703static void tg3_phy_copper_begin(struct tg3 *tp)
2704{
2705 u32 new_adv;
2706 int i;
2707
2708 if (tp->link_config.phy_is_low_power) {
2709 /* Entering low power mode. Disable gigabit and
2710 * 100baseT advertisements.
2711 */
2712 tg3_writephy(tp, MII_TG3_CTRL, 0);
2713
2714 new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
2715 ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
2716 if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
2717 new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
2718
2719 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2720 } else if (tp->link_config.speed == SPEED_INVALID) {
1da177e4
LT
2721 if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
2722 tp->link_config.advertising &=
2723 ~(ADVERTISED_1000baseT_Half |
2724 ADVERTISED_1000baseT_Full);
2725
ba4d07a8 2726 new_adv = ADVERTISE_CSMA;
1da177e4
LT
2727 if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
2728 new_adv |= ADVERTISE_10HALF;
2729 if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
2730 new_adv |= ADVERTISE_10FULL;
2731 if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
2732 new_adv |= ADVERTISE_100HALF;
2733 if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
2734 new_adv |= ADVERTISE_100FULL;
ba4d07a8
MC
2735
2736 new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
2737
1da177e4
LT
2738 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2739
2740 if (tp->link_config.advertising &
2741 (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
2742 new_adv = 0;
2743 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
2744 new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
2745 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
2746 new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
2747 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
2748 (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
2749 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
2750 new_adv |= (MII_TG3_CTRL_AS_MASTER |
2751 MII_TG3_CTRL_ENABLE_AS_MASTER);
2752 tg3_writephy(tp, MII_TG3_CTRL, new_adv);
2753 } else {
2754 tg3_writephy(tp, MII_TG3_CTRL, 0);
2755 }
2756 } else {
ba4d07a8
MC
2757 new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
2758 new_adv |= ADVERTISE_CSMA;
2759
1da177e4
LT
2760 /* Asking for a specific link mode. */
2761 if (tp->link_config.speed == SPEED_1000) {
1da177e4
LT
2762 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2763
2764 if (tp->link_config.duplex == DUPLEX_FULL)
2765 new_adv = MII_TG3_CTRL_ADV_1000_FULL;
2766 else
2767 new_adv = MII_TG3_CTRL_ADV_1000_HALF;
2768 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
2769 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
2770 new_adv |= (MII_TG3_CTRL_AS_MASTER |
2771 MII_TG3_CTRL_ENABLE_AS_MASTER);
1da177e4 2772 } else {
1da177e4
LT
2773 if (tp->link_config.speed == SPEED_100) {
2774 if (tp->link_config.duplex == DUPLEX_FULL)
2775 new_adv |= ADVERTISE_100FULL;
2776 else
2777 new_adv |= ADVERTISE_100HALF;
2778 } else {
2779 if (tp->link_config.duplex == DUPLEX_FULL)
2780 new_adv |= ADVERTISE_10FULL;
2781 else
2782 new_adv |= ADVERTISE_10HALF;
2783 }
2784 tg3_writephy(tp, MII_ADVERTISE, new_adv);
ba4d07a8
MC
2785
2786 new_adv = 0;
1da177e4 2787 }
ba4d07a8
MC
2788
2789 tg3_writephy(tp, MII_TG3_CTRL, new_adv);
1da177e4
LT
2790 }
2791
2792 if (tp->link_config.autoneg == AUTONEG_DISABLE &&
2793 tp->link_config.speed != SPEED_INVALID) {
2794 u32 bmcr, orig_bmcr;
2795
2796 tp->link_config.active_speed = tp->link_config.speed;
2797 tp->link_config.active_duplex = tp->link_config.duplex;
2798
2799 bmcr = 0;
2800 switch (tp->link_config.speed) {
2801 default:
2802 case SPEED_10:
2803 break;
2804
2805 case SPEED_100:
2806 bmcr |= BMCR_SPEED100;
2807 break;
2808
2809 case SPEED_1000:
2810 bmcr |= TG3_BMCR_SPEED1000;
2811 break;
855e1111 2812 }
1da177e4
LT
2813
2814 if (tp->link_config.duplex == DUPLEX_FULL)
2815 bmcr |= BMCR_FULLDPLX;
2816
2817 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
2818 (bmcr != orig_bmcr)) {
2819 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
2820 for (i = 0; i < 1500; i++) {
2821 u32 tmp;
2822
2823 udelay(10);
2824 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
2825 tg3_readphy(tp, MII_BMSR, &tmp))
2826 continue;
2827 if (!(tmp & BMSR_LSTATUS)) {
2828 udelay(40);
2829 break;
2830 }
2831 }
2832 tg3_writephy(tp, MII_BMCR, bmcr);
2833 udelay(40);
2834 }
2835 } else {
2836 tg3_writephy(tp, MII_BMCR,
2837 BMCR_ANENABLE | BMCR_ANRESTART);
2838 }
2839}
2840
2841static int tg3_init_5401phy_dsp(struct tg3 *tp)
2842{
2843 int err;
2844
2845 /* Turn off tap power management. */
2846 /* Set Extended packet length bit */
2847 err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
2848
2849 err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
2850 err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
2851
2852 err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
2853 err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
2854
2855 err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
2856 err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
2857
2858 err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
2859 err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
2860
2861 err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
2862 err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
2863
2864 udelay(40);
2865
2866 return err;
2867}
2868
3600d918 2869static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
1da177e4 2870{
3600d918
MC
2871 u32 adv_reg, all_mask = 0;
2872
2873 if (mask & ADVERTISED_10baseT_Half)
2874 all_mask |= ADVERTISE_10HALF;
2875 if (mask & ADVERTISED_10baseT_Full)
2876 all_mask |= ADVERTISE_10FULL;
2877 if (mask & ADVERTISED_100baseT_Half)
2878 all_mask |= ADVERTISE_100HALF;
2879 if (mask & ADVERTISED_100baseT_Full)
2880 all_mask |= ADVERTISE_100FULL;
1da177e4
LT
2881
2882 if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
2883 return 0;
2884
1da177e4
LT
2885 if ((adv_reg & all_mask) != all_mask)
2886 return 0;
2887 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
2888 u32 tg3_ctrl;
2889
3600d918
MC
2890 all_mask = 0;
2891 if (mask & ADVERTISED_1000baseT_Half)
2892 all_mask |= ADVERTISE_1000HALF;
2893 if (mask & ADVERTISED_1000baseT_Full)
2894 all_mask |= ADVERTISE_1000FULL;
2895
1da177e4
LT
2896 if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
2897 return 0;
2898
1da177e4
LT
2899 if ((tg3_ctrl & all_mask) != all_mask)
2900 return 0;
2901 }
2902 return 1;
2903}
2904
ef167e27
MC
2905static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
2906{
2907 u32 curadv, reqadv;
2908
2909 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
2910 return 1;
2911
2912 curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
2913 reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
2914
2915 if (tp->link_config.active_duplex == DUPLEX_FULL) {
2916 if (curadv != reqadv)
2917 return 0;
2918
2919 if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
2920 tg3_readphy(tp, MII_LPA, rmtadv);
2921 } else {
2922 /* Reprogram the advertisement register, even if it
2923 * does not affect the current link. If the link
2924 * gets renegotiated in the future, we can save an
2925 * additional renegotiation cycle by advertising
2926 * it correctly in the first place.
2927 */
2928 if (curadv != reqadv) {
2929 *lcladv &= ~(ADVERTISE_PAUSE_CAP |
2930 ADVERTISE_PAUSE_ASYM);
2931 tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
2932 }
2933 }
2934
2935 return 1;
2936}
2937
1da177e4
LT
2938static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
2939{
2940 int current_link_up;
2941 u32 bmsr, dummy;
ef167e27 2942 u32 lcl_adv, rmt_adv;
1da177e4
LT
2943 u16 current_speed;
2944 u8 current_duplex;
2945 int i, err;
2946
2947 tw32(MAC_EVENT, 0);
2948
2949 tw32_f(MAC_STATUS,
2950 (MAC_STATUS_SYNC_CHANGED |
2951 MAC_STATUS_CFG_CHANGED |
2952 MAC_STATUS_MI_COMPLETION |
2953 MAC_STATUS_LNKSTATE_CHANGED));
2954 udelay(40);
2955
8ef21428
MC
2956 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
2957 tw32_f(MAC_MI_MODE,
2958 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
2959 udelay(80);
2960 }
1da177e4
LT
2961
2962 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
2963
2964 /* Some third-party PHYs need to be reset on link going
2965 * down.
2966 */
2967 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2968 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2969 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
2970 netif_carrier_ok(tp->dev)) {
2971 tg3_readphy(tp, MII_BMSR, &bmsr);
2972 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
2973 !(bmsr & BMSR_LSTATUS))
2974 force_reset = 1;
2975 }
2976 if (force_reset)
2977 tg3_phy_reset(tp);
2978
2979 if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
2980 tg3_readphy(tp, MII_BMSR, &bmsr);
2981 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
2982 !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
2983 bmsr = 0;
2984
2985 if (!(bmsr & BMSR_LSTATUS)) {
2986 err = tg3_init_5401phy_dsp(tp);
2987 if (err)
2988 return err;
2989
2990 tg3_readphy(tp, MII_BMSR, &bmsr);
2991 for (i = 0; i < 1000; i++) {
2992 udelay(10);
2993 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
2994 (bmsr & BMSR_LSTATUS)) {
2995 udelay(40);
2996 break;
2997 }
2998 }
2999
3000 if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
3001 !(bmsr & BMSR_LSTATUS) &&
3002 tp->link_config.active_speed == SPEED_1000) {
3003 err = tg3_phy_reset(tp);
3004 if (!err)
3005 err = tg3_init_5401phy_dsp(tp);
3006 if (err)
3007 return err;
3008 }
3009 }
3010 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3011 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
3012 /* 5701 {A0,B0} CRC bug workaround */
3013 tg3_writephy(tp, 0x15, 0x0a75);
3014 tg3_writephy(tp, 0x1c, 0x8c68);
3015 tg3_writephy(tp, 0x1c, 0x8d68);
3016 tg3_writephy(tp, 0x1c, 0x8c68);
3017 }
3018
3019 /* Clear pending interrupts... */
3020 tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
3021 tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
3022
3023 if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
3024 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
7f97a4bd 3025 else if (!(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
1da177e4
LT
3026 tg3_writephy(tp, MII_TG3_IMASK, ~0);
3027
3028 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3029 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3030 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
3031 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3032 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
3033 else
3034 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
3035 }
3036
3037 current_link_up = 0;
3038 current_speed = SPEED_INVALID;
3039 current_duplex = DUPLEX_INVALID;
3040
3041 if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
3042 u32 val;
3043
3044 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
3045 tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
3046 if (!(val & (1 << 10))) {
3047 val |= (1 << 10);
3048 tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
3049 goto relink;
3050 }
3051 }
3052
3053 bmsr = 0;
3054 for (i = 0; i < 100; i++) {
3055 tg3_readphy(tp, MII_BMSR, &bmsr);
3056 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3057 (bmsr & BMSR_LSTATUS))
3058 break;
3059 udelay(40);
3060 }
3061
3062 if (bmsr & BMSR_LSTATUS) {
3063 u32 aux_stat, bmcr;
3064
3065 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
3066 for (i = 0; i < 2000; i++) {
3067 udelay(10);
3068 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
3069 aux_stat)
3070 break;
3071 }
3072
3073 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
3074 &current_speed,
3075 &current_duplex);
3076
3077 bmcr = 0;
3078 for (i = 0; i < 200; i++) {
3079 tg3_readphy(tp, MII_BMCR, &bmcr);
3080 if (tg3_readphy(tp, MII_BMCR, &bmcr))
3081 continue;
3082 if (bmcr && bmcr != 0x7fff)
3083 break;
3084 udelay(10);
3085 }
3086
ef167e27
MC
3087 lcl_adv = 0;
3088 rmt_adv = 0;
1da177e4 3089
ef167e27
MC
3090 tp->link_config.active_speed = current_speed;
3091 tp->link_config.active_duplex = current_duplex;
3092
3093 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
3094 if ((bmcr & BMCR_ANENABLE) &&
3095 tg3_copper_is_advertising_all(tp,
3096 tp->link_config.advertising)) {
3097 if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
3098 &rmt_adv))
3099 current_link_up = 1;
1da177e4
LT
3100 }
3101 } else {
3102 if (!(bmcr & BMCR_ANENABLE) &&
3103 tp->link_config.speed == current_speed &&
ef167e27
MC
3104 tp->link_config.duplex == current_duplex &&
3105 tp->link_config.flowctrl ==
3106 tp->link_config.active_flowctrl) {
1da177e4 3107 current_link_up = 1;
1da177e4
LT
3108 }
3109 }
3110
ef167e27
MC
3111 if (current_link_up == 1 &&
3112 tp->link_config.active_duplex == DUPLEX_FULL)
3113 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1da177e4
LT
3114 }
3115
1da177e4 3116relink:
6921d201 3117 if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
1da177e4
LT
3118 u32 tmp;
3119
3120 tg3_phy_copper_begin(tp);
3121
3122 tg3_readphy(tp, MII_BMSR, &tmp);
3123 if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
3124 (tmp & BMSR_LSTATUS))
3125 current_link_up = 1;
3126 }
3127
3128 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
3129 if (current_link_up == 1) {
3130 if (tp->link_config.active_speed == SPEED_100 ||
3131 tp->link_config.active_speed == SPEED_10)
3132 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3133 else
3134 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
7f97a4bd
MC
3135 } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)
3136 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3137 else
1da177e4
LT
3138 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
3139
3140 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
3141 if (tp->link_config.active_duplex == DUPLEX_HALF)
3142 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
3143
1da177e4 3144 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
e8f3f6ca
MC
3145 if (current_link_up == 1 &&
3146 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
1da177e4 3147 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
e8f3f6ca
MC
3148 else
3149 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
1da177e4
LT
3150 }
3151
3152 /* ??? Without this setting Netgear GA302T PHY does not
3153 * ??? send/receive packets...
3154 */
3155 if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
3156 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
3157 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
3158 tw32_f(MAC_MI_MODE, tp->mi_mode);
3159 udelay(80);
3160 }
3161
3162 tw32_f(MAC_MODE, tp->mac_mode);
3163 udelay(40);
3164
3165 if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
3166 /* Polled via timer. */
3167 tw32_f(MAC_EVENT, 0);
3168 } else {
3169 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3170 }
3171 udelay(40);
3172
3173 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
3174 current_link_up == 1 &&
3175 tp->link_config.active_speed == SPEED_1000 &&
3176 ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
3177 (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
3178 udelay(120);
3179 tw32_f(MAC_STATUS,
3180 (MAC_STATUS_SYNC_CHANGED |
3181 MAC_STATUS_CFG_CHANGED));
3182 udelay(40);
3183 tg3_write_mem(tp,
3184 NIC_SRAM_FIRMWARE_MBOX,
3185 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
3186 }
3187
5e7dfd0f
MC
3188 /* Prevent send BD corruption. */
3189 if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
3190 u16 oldlnkctl, newlnkctl;
3191
3192 pci_read_config_word(tp->pdev,
3193 tp->pcie_cap + PCI_EXP_LNKCTL,
3194 &oldlnkctl);
3195 if (tp->link_config.active_speed == SPEED_100 ||
3196 tp->link_config.active_speed == SPEED_10)
3197 newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
3198 else
3199 newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
3200 if (newlnkctl != oldlnkctl)
3201 pci_write_config_word(tp->pdev,
3202 tp->pcie_cap + PCI_EXP_LNKCTL,
3203 newlnkctl);
255ca311
MC
3204 } else if (tp->tg3_flags3 & TG3_FLG3_TOGGLE_10_100_L1PLLPD) {
3205 u32 newreg, oldreg = tr32(TG3_PCIE_LNKCTL);
3206 if (tp->link_config.active_speed == SPEED_100 ||
3207 tp->link_config.active_speed == SPEED_10)
3208 newreg = oldreg & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
3209 else
3210 newreg = oldreg | TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
3211 if (newreg != oldreg)
3212 tw32(TG3_PCIE_LNKCTL, newreg);
5e7dfd0f
MC
3213 }
3214
1da177e4
LT
3215 if (current_link_up != netif_carrier_ok(tp->dev)) {
3216 if (current_link_up)
3217 netif_carrier_on(tp->dev);
3218 else
3219 netif_carrier_off(tp->dev);
3220 tg3_link_report(tp);
3221 }
3222
3223 return 0;
3224}
3225
3226struct tg3_fiber_aneginfo {
3227 int state;
3228#define ANEG_STATE_UNKNOWN 0
3229#define ANEG_STATE_AN_ENABLE 1
3230#define ANEG_STATE_RESTART_INIT 2
3231#define ANEG_STATE_RESTART 3
3232#define ANEG_STATE_DISABLE_LINK_OK 4
3233#define ANEG_STATE_ABILITY_DETECT_INIT 5
3234#define ANEG_STATE_ABILITY_DETECT 6
3235#define ANEG_STATE_ACK_DETECT_INIT 7
3236#define ANEG_STATE_ACK_DETECT 8
3237#define ANEG_STATE_COMPLETE_ACK_INIT 9
3238#define ANEG_STATE_COMPLETE_ACK 10
3239#define ANEG_STATE_IDLE_DETECT_INIT 11
3240#define ANEG_STATE_IDLE_DETECT 12
3241#define ANEG_STATE_LINK_OK 13
3242#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
3243#define ANEG_STATE_NEXT_PAGE_WAIT 15
3244
3245 u32 flags;
3246#define MR_AN_ENABLE 0x00000001
3247#define MR_RESTART_AN 0x00000002
3248#define MR_AN_COMPLETE 0x00000004
3249#define MR_PAGE_RX 0x00000008
3250#define MR_NP_LOADED 0x00000010
3251#define MR_TOGGLE_TX 0x00000020
3252#define MR_LP_ADV_FULL_DUPLEX 0x00000040
3253#define MR_LP_ADV_HALF_DUPLEX 0x00000080
3254#define MR_LP_ADV_SYM_PAUSE 0x00000100
3255#define MR_LP_ADV_ASYM_PAUSE 0x00000200
3256#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
3257#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
3258#define MR_LP_ADV_NEXT_PAGE 0x00001000
3259#define MR_TOGGLE_RX 0x00002000
3260#define MR_NP_RX 0x00004000
3261
3262#define MR_LINK_OK 0x80000000
3263
3264 unsigned long link_time, cur_time;
3265
3266 u32 ability_match_cfg;
3267 int ability_match_count;
3268
3269 char ability_match, idle_match, ack_match;
3270
3271 u32 txconfig, rxconfig;
3272#define ANEG_CFG_NP 0x00000080
3273#define ANEG_CFG_ACK 0x00000040
3274#define ANEG_CFG_RF2 0x00000020
3275#define ANEG_CFG_RF1 0x00000010
3276#define ANEG_CFG_PS2 0x00000001
3277#define ANEG_CFG_PS1 0x00008000
3278#define ANEG_CFG_HD 0x00004000
3279#define ANEG_CFG_FD 0x00002000
3280#define ANEG_CFG_INVAL 0x00001f06
3281
3282};
3283#define ANEG_OK 0
3284#define ANEG_DONE 1
3285#define ANEG_TIMER_ENAB 2
3286#define ANEG_FAILED -1
3287
3288#define ANEG_STATE_SETTLE_TIME 10000
3289
3290static int tg3_fiber_aneg_smachine(struct tg3 *tp,
3291 struct tg3_fiber_aneginfo *ap)
3292{
5be73b47 3293 u16 flowctrl;
1da177e4
LT
3294 unsigned long delta;
3295 u32 rx_cfg_reg;
3296 int ret;
3297
3298 if (ap->state == ANEG_STATE_UNKNOWN) {
3299 ap->rxconfig = 0;
3300 ap->link_time = 0;
3301 ap->cur_time = 0;
3302 ap->ability_match_cfg = 0;
3303 ap->ability_match_count = 0;
3304 ap->ability_match = 0;
3305 ap->idle_match = 0;
3306 ap->ack_match = 0;
3307 }
3308 ap->cur_time++;
3309
3310 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
3311 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
3312
3313 if (rx_cfg_reg != ap->ability_match_cfg) {
3314 ap->ability_match_cfg = rx_cfg_reg;
3315 ap->ability_match = 0;
3316 ap->ability_match_count = 0;
3317 } else {
3318 if (++ap->ability_match_count > 1) {
3319 ap->ability_match = 1;
3320 ap->ability_match_cfg = rx_cfg_reg;
3321 }
3322 }
3323 if (rx_cfg_reg & ANEG_CFG_ACK)
3324 ap->ack_match = 1;
3325 else
3326 ap->ack_match = 0;
3327
3328 ap->idle_match = 0;
3329 } else {
3330 ap->idle_match = 1;
3331 ap->ability_match_cfg = 0;
3332 ap->ability_match_count = 0;
3333 ap->ability_match = 0;
3334 ap->ack_match = 0;
3335
3336 rx_cfg_reg = 0;
3337 }
3338
3339 ap->rxconfig = rx_cfg_reg;
3340 ret = ANEG_OK;
3341
3342 switch(ap->state) {
3343 case ANEG_STATE_UNKNOWN:
3344 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
3345 ap->state = ANEG_STATE_AN_ENABLE;
3346
3347 /* fallthru */
3348 case ANEG_STATE_AN_ENABLE:
3349 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
3350 if (ap->flags & MR_AN_ENABLE) {
3351 ap->link_time = 0;
3352 ap->cur_time = 0;
3353 ap->ability_match_cfg = 0;
3354 ap->ability_match_count = 0;
3355 ap->ability_match = 0;
3356 ap->idle_match = 0;
3357 ap->ack_match = 0;
3358
3359 ap->state = ANEG_STATE_RESTART_INIT;
3360 } else {
3361 ap->state = ANEG_STATE_DISABLE_LINK_OK;
3362 }
3363 break;
3364
3365 case ANEG_STATE_RESTART_INIT:
3366 ap->link_time = ap->cur_time;
3367 ap->flags &= ~(MR_NP_LOADED);
3368 ap->txconfig = 0;
3369 tw32(MAC_TX_AUTO_NEG, 0);
3370 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3371 tw32_f(MAC_MODE, tp->mac_mode);
3372 udelay(40);
3373
3374 ret = ANEG_TIMER_ENAB;
3375 ap->state = ANEG_STATE_RESTART;
3376
3377 /* fallthru */
3378 case ANEG_STATE_RESTART:
3379 delta = ap->cur_time - ap->link_time;
3380 if (delta > ANEG_STATE_SETTLE_TIME) {
3381 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
3382 } else {
3383 ret = ANEG_TIMER_ENAB;
3384 }
3385 break;
3386
3387 case ANEG_STATE_DISABLE_LINK_OK:
3388 ret = ANEG_DONE;
3389 break;
3390
3391 case ANEG_STATE_ABILITY_DETECT_INIT:
3392 ap->flags &= ~(MR_TOGGLE_TX);
5be73b47
MC
3393 ap->txconfig = ANEG_CFG_FD;
3394 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3395 if (flowctrl & ADVERTISE_1000XPAUSE)
3396 ap->txconfig |= ANEG_CFG_PS1;
3397 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3398 ap->txconfig |= ANEG_CFG_PS2;
1da177e4
LT
3399 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3400 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3401 tw32_f(MAC_MODE, tp->mac_mode);
3402 udelay(40);
3403
3404 ap->state = ANEG_STATE_ABILITY_DETECT;
3405 break;
3406
3407 case ANEG_STATE_ABILITY_DETECT:
3408 if (ap->ability_match != 0 && ap->rxconfig != 0) {
3409 ap->state = ANEG_STATE_ACK_DETECT_INIT;
3410 }
3411 break;
3412
3413 case ANEG_STATE_ACK_DETECT_INIT:
3414 ap->txconfig |= ANEG_CFG_ACK;
3415 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3416 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3417 tw32_f(MAC_MODE, tp->mac_mode);
3418 udelay(40);
3419
3420 ap->state = ANEG_STATE_ACK_DETECT;
3421
3422 /* fallthru */
3423 case ANEG_STATE_ACK_DETECT:
3424 if (ap->ack_match != 0) {
3425 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
3426 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
3427 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
3428 } else {
3429 ap->state = ANEG_STATE_AN_ENABLE;
3430 }
3431 } else if (ap->ability_match != 0 &&
3432 ap->rxconfig == 0) {
3433 ap->state = ANEG_STATE_AN_ENABLE;
3434 }
3435 break;
3436
3437 case ANEG_STATE_COMPLETE_ACK_INIT:
3438 if (ap->rxconfig & ANEG_CFG_INVAL) {
3439 ret = ANEG_FAILED;
3440 break;
3441 }
3442 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
3443 MR_LP_ADV_HALF_DUPLEX |
3444 MR_LP_ADV_SYM_PAUSE |
3445 MR_LP_ADV_ASYM_PAUSE |
3446 MR_LP_ADV_REMOTE_FAULT1 |
3447 MR_LP_ADV_REMOTE_FAULT2 |
3448 MR_LP_ADV_NEXT_PAGE |
3449 MR_TOGGLE_RX |
3450 MR_NP_RX);
3451 if (ap->rxconfig & ANEG_CFG_FD)
3452 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
3453 if (ap->rxconfig & ANEG_CFG_HD)
3454 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
3455 if (ap->rxconfig & ANEG_CFG_PS1)
3456 ap->flags |= MR_LP_ADV_SYM_PAUSE;
3457 if (ap->rxconfig & ANEG_CFG_PS2)
3458 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
3459 if (ap->rxconfig & ANEG_CFG_RF1)
3460 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
3461 if (ap->rxconfig & ANEG_CFG_RF2)
3462 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
3463 if (ap->rxconfig & ANEG_CFG_NP)
3464 ap->flags |= MR_LP_ADV_NEXT_PAGE;
3465
3466 ap->link_time = ap->cur_time;
3467
3468 ap->flags ^= (MR_TOGGLE_TX);
3469 if (ap->rxconfig & 0x0008)
3470 ap->flags |= MR_TOGGLE_RX;
3471 if (ap->rxconfig & ANEG_CFG_NP)
3472 ap->flags |= MR_NP_RX;
3473 ap->flags |= MR_PAGE_RX;
3474
3475 ap->state = ANEG_STATE_COMPLETE_ACK;
3476 ret = ANEG_TIMER_ENAB;
3477 break;
3478
3479 case ANEG_STATE_COMPLETE_ACK:
3480 if (ap->ability_match != 0 &&
3481 ap->rxconfig == 0) {
3482 ap->state = ANEG_STATE_AN_ENABLE;
3483 break;
3484 }
3485 delta = ap->cur_time - ap->link_time;
3486 if (delta > ANEG_STATE_SETTLE_TIME) {
3487 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
3488 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3489 } else {
3490 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
3491 !(ap->flags & MR_NP_RX)) {
3492 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3493 } else {
3494 ret = ANEG_FAILED;
3495 }
3496 }
3497 }
3498 break;
3499
3500 case ANEG_STATE_IDLE_DETECT_INIT:
3501 ap->link_time = ap->cur_time;
3502 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3503 tw32_f(MAC_MODE, tp->mac_mode);
3504 udelay(40);
3505
3506 ap->state = ANEG_STATE_IDLE_DETECT;
3507 ret = ANEG_TIMER_ENAB;
3508 break;
3509
3510 case ANEG_STATE_IDLE_DETECT:
3511 if (ap->ability_match != 0 &&
3512 ap->rxconfig == 0) {
3513 ap->state = ANEG_STATE_AN_ENABLE;
3514 break;
3515 }
3516 delta = ap->cur_time - ap->link_time;
3517 if (delta > ANEG_STATE_SETTLE_TIME) {
3518 /* XXX another gem from the Broadcom driver :( */
3519 ap->state = ANEG_STATE_LINK_OK;
3520 }
3521 break;
3522
3523 case ANEG_STATE_LINK_OK:
3524 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
3525 ret = ANEG_DONE;
3526 break;
3527
3528 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
3529 /* ??? unimplemented */
3530 break;
3531
3532 case ANEG_STATE_NEXT_PAGE_WAIT:
3533 /* ??? unimplemented */
3534 break;
3535
3536 default:
3537 ret = ANEG_FAILED;
3538 break;
855e1111 3539 }
1da177e4
LT
3540
3541 return ret;
3542}
3543
5be73b47 3544static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
1da177e4
LT
3545{
3546 int res = 0;
3547 struct tg3_fiber_aneginfo aninfo;
3548 int status = ANEG_FAILED;
3549 unsigned int tick;
3550 u32 tmp;
3551
3552 tw32_f(MAC_TX_AUTO_NEG, 0);
3553
3554 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
3555 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
3556 udelay(40);
3557
3558 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
3559 udelay(40);
3560
3561 memset(&aninfo, 0, sizeof(aninfo));
3562 aninfo.flags |= MR_AN_ENABLE;
3563 aninfo.state = ANEG_STATE_UNKNOWN;
3564 aninfo.cur_time = 0;
3565 tick = 0;
3566 while (++tick < 195000) {
3567 status = tg3_fiber_aneg_smachine(tp, &aninfo);
3568 if (status == ANEG_DONE || status == ANEG_FAILED)
3569 break;
3570
3571 udelay(1);
3572 }
3573
3574 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3575 tw32_f(MAC_MODE, tp->mac_mode);
3576 udelay(40);
3577
5be73b47
MC
3578 *txflags = aninfo.txconfig;
3579 *rxflags = aninfo.flags;
1da177e4
LT
3580
3581 if (status == ANEG_DONE &&
3582 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
3583 MR_LP_ADV_FULL_DUPLEX)))
3584 res = 1;
3585
3586 return res;
3587}
3588
3589static void tg3_init_bcm8002(struct tg3 *tp)
3590{
3591 u32 mac_status = tr32(MAC_STATUS);
3592 int i;
3593
3594 /* Reset when initting first time or we have a link. */
3595 if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
3596 !(mac_status & MAC_STATUS_PCS_SYNCED))
3597 return;
3598
3599 /* Set PLL lock range. */
3600 tg3_writephy(tp, 0x16, 0x8007);
3601
3602 /* SW reset */
3603 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
3604
3605 /* Wait for reset to complete. */
3606 /* XXX schedule_timeout() ... */
3607 for (i = 0; i < 500; i++)
3608 udelay(10);
3609
3610 /* Config mode; select PMA/Ch 1 regs. */
3611 tg3_writephy(tp, 0x10, 0x8411);
3612
3613 /* Enable auto-lock and comdet, select txclk for tx. */
3614 tg3_writephy(tp, 0x11, 0x0a10);
3615
3616 tg3_writephy(tp, 0x18, 0x00a0);
3617 tg3_writephy(tp, 0x16, 0x41ff);
3618
3619 /* Assert and deassert POR. */
3620 tg3_writephy(tp, 0x13, 0x0400);
3621 udelay(40);
3622 tg3_writephy(tp, 0x13, 0x0000);
3623
3624 tg3_writephy(tp, 0x11, 0x0a50);
3625 udelay(40);
3626 tg3_writephy(tp, 0x11, 0x0a10);
3627
3628 /* Wait for signal to stabilize */
3629 /* XXX schedule_timeout() ... */
3630 for (i = 0; i < 15000; i++)
3631 udelay(10);
3632
3633 /* Deselect the channel register so we can read the PHYID
3634 * later.
3635 */
3636 tg3_writephy(tp, 0x10, 0x8011);
3637}
3638
3639static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
3640{
82cd3d11 3641 u16 flowctrl;
1da177e4
LT
3642 u32 sg_dig_ctrl, sg_dig_status;
3643 u32 serdes_cfg, expected_sg_dig_ctrl;
3644 int workaround, port_a;
3645 int current_link_up;
3646
3647 serdes_cfg = 0;
3648 expected_sg_dig_ctrl = 0;
3649 workaround = 0;
3650 port_a = 1;
3651 current_link_up = 0;
3652
3653 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
3654 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
3655 workaround = 1;
3656 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
3657 port_a = 0;
3658
3659 /* preserve bits 0-11,13,14 for signal pre-emphasis */
3660 /* preserve bits 20-23 for voltage regulator */
3661 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
3662 }
3663
3664 sg_dig_ctrl = tr32(SG_DIG_CTRL);
3665
3666 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
c98f6e3b 3667 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
1da177e4
LT
3668 if (workaround) {
3669 u32 val = serdes_cfg;
3670
3671 if (port_a)
3672 val |= 0xc010000;
3673 else
3674 val |= 0x4010000;
3675 tw32_f(MAC_SERDES_CFG, val);
3676 }
c98f6e3b
MC
3677
3678 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
3679 }
3680 if (mac_status & MAC_STATUS_PCS_SYNCED) {
3681 tg3_setup_flow_control(tp, 0, 0);
3682 current_link_up = 1;
3683 }
3684 goto out;
3685 }
3686
3687 /* Want auto-negotiation. */
c98f6e3b 3688 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
1da177e4 3689
82cd3d11
MC
3690 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3691 if (flowctrl & ADVERTISE_1000XPAUSE)
3692 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
3693 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3694 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
1da177e4
LT
3695
3696 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
3d3ebe74
MC
3697 if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
3698 tp->serdes_counter &&
3699 ((mac_status & (MAC_STATUS_PCS_SYNCED |
3700 MAC_STATUS_RCVD_CFG)) ==
3701 MAC_STATUS_PCS_SYNCED)) {
3702 tp->serdes_counter--;
3703 current_link_up = 1;
3704 goto out;
3705 }
3706restart_autoneg:
1da177e4
LT
3707 if (workaround)
3708 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
c98f6e3b 3709 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
1da177e4
LT
3710 udelay(5);
3711 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
3712
3d3ebe74
MC
3713 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
3714 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
1da177e4
LT
3715 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
3716 MAC_STATUS_SIGNAL_DET)) {
3d3ebe74 3717 sg_dig_status = tr32(SG_DIG_STATUS);
1da177e4
LT
3718 mac_status = tr32(MAC_STATUS);
3719
c98f6e3b 3720 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
1da177e4 3721 (mac_status & MAC_STATUS_PCS_SYNCED)) {
82cd3d11
MC
3722 u32 local_adv = 0, remote_adv = 0;
3723
3724 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
3725 local_adv |= ADVERTISE_1000XPAUSE;
3726 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
3727 local_adv |= ADVERTISE_1000XPSE_ASYM;
1da177e4 3728
c98f6e3b 3729 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
82cd3d11 3730 remote_adv |= LPA_1000XPAUSE;
c98f6e3b 3731 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
82cd3d11 3732 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
3733
3734 tg3_setup_flow_control(tp, local_adv, remote_adv);
3735 current_link_up = 1;
3d3ebe74
MC
3736 tp->serdes_counter = 0;
3737 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
c98f6e3b 3738 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
3d3ebe74
MC
3739 if (tp->serdes_counter)
3740 tp->serdes_counter--;
1da177e4
LT
3741 else {
3742 if (workaround) {
3743 u32 val = serdes_cfg;
3744
3745 if (port_a)
3746 val |= 0xc010000;
3747 else
3748 val |= 0x4010000;
3749
3750 tw32_f(MAC_SERDES_CFG, val);
3751 }
3752
c98f6e3b 3753 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
3754 udelay(40);
3755
3756 /* Link parallel detection - link is up */
3757 /* only if we have PCS_SYNC and not */
3758 /* receiving config code words */
3759 mac_status = tr32(MAC_STATUS);
3760 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
3761 !(mac_status & MAC_STATUS_RCVD_CFG)) {
3762 tg3_setup_flow_control(tp, 0, 0);
3763 current_link_up = 1;
3d3ebe74
MC
3764 tp->tg3_flags2 |=
3765 TG3_FLG2_PARALLEL_DETECT;
3766 tp->serdes_counter =
3767 SERDES_PARALLEL_DET_TIMEOUT;
3768 } else
3769 goto restart_autoneg;
1da177e4
LT
3770 }
3771 }
3d3ebe74
MC
3772 } else {
3773 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
3774 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
1da177e4
LT
3775 }
3776
3777out:
3778 return current_link_up;
3779}
3780
3781static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
3782{
3783 int current_link_up = 0;
3784
5cf64b8a 3785 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
1da177e4 3786 goto out;
1da177e4
LT
3787
3788 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5be73b47 3789 u32 txflags, rxflags;
1da177e4 3790 int i;
6aa20a22 3791
5be73b47
MC
3792 if (fiber_autoneg(tp, &txflags, &rxflags)) {
3793 u32 local_adv = 0, remote_adv = 0;
1da177e4 3794
5be73b47
MC
3795 if (txflags & ANEG_CFG_PS1)
3796 local_adv |= ADVERTISE_1000XPAUSE;
3797 if (txflags & ANEG_CFG_PS2)
3798 local_adv |= ADVERTISE_1000XPSE_ASYM;
3799
3800 if (rxflags & MR_LP_ADV_SYM_PAUSE)
3801 remote_adv |= LPA_1000XPAUSE;
3802 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
3803 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
3804
3805 tg3_setup_flow_control(tp, local_adv, remote_adv);
3806
1da177e4
LT
3807 current_link_up = 1;
3808 }
3809 for (i = 0; i < 30; i++) {
3810 udelay(20);
3811 tw32_f(MAC_STATUS,
3812 (MAC_STATUS_SYNC_CHANGED |
3813 MAC_STATUS_CFG_CHANGED));
3814 udelay(40);
3815 if ((tr32(MAC_STATUS) &
3816 (MAC_STATUS_SYNC_CHANGED |
3817 MAC_STATUS_CFG_CHANGED)) == 0)
3818 break;
3819 }
3820
3821 mac_status = tr32(MAC_STATUS);
3822 if (current_link_up == 0 &&
3823 (mac_status & MAC_STATUS_PCS_SYNCED) &&
3824 !(mac_status & MAC_STATUS_RCVD_CFG))
3825 current_link_up = 1;
3826 } else {
5be73b47
MC
3827 tg3_setup_flow_control(tp, 0, 0);
3828
1da177e4
LT
3829 /* Forcing 1000FD link up. */
3830 current_link_up = 1;
1da177e4
LT
3831
3832 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
3833 udelay(40);
e8f3f6ca
MC
3834
3835 tw32_f(MAC_MODE, tp->mac_mode);
3836 udelay(40);
1da177e4
LT
3837 }
3838
3839out:
3840 return current_link_up;
3841}
3842
3843static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
3844{
3845 u32 orig_pause_cfg;
3846 u16 orig_active_speed;
3847 u8 orig_active_duplex;
3848 u32 mac_status;
3849 int current_link_up;
3850 int i;
3851
8d018621 3852 orig_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
3853 orig_active_speed = tp->link_config.active_speed;
3854 orig_active_duplex = tp->link_config.active_duplex;
3855
3856 if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
3857 netif_carrier_ok(tp->dev) &&
3858 (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
3859 mac_status = tr32(MAC_STATUS);
3860 mac_status &= (MAC_STATUS_PCS_SYNCED |
3861 MAC_STATUS_SIGNAL_DET |
3862 MAC_STATUS_CFG_CHANGED |
3863 MAC_STATUS_RCVD_CFG);
3864 if (mac_status == (MAC_STATUS_PCS_SYNCED |
3865 MAC_STATUS_SIGNAL_DET)) {
3866 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
3867 MAC_STATUS_CFG_CHANGED));
3868 return 0;
3869 }
3870 }
3871
3872 tw32_f(MAC_TX_AUTO_NEG, 0);
3873
3874 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
3875 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
3876 tw32_f(MAC_MODE, tp->mac_mode);
3877 udelay(40);
3878
3879 if (tp->phy_id == PHY_ID_BCM8002)
3880 tg3_init_bcm8002(tp);
3881
3882 /* Enable link change event even when serdes polling. */
3883 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3884 udelay(40);
3885
3886 current_link_up = 0;
3887 mac_status = tr32(MAC_STATUS);
3888
3889 if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
3890 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
3891 else
3892 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
3893
1da177e4
LT
3894 tp->hw_status->status =
3895 (SD_STATUS_UPDATED |
3896 (tp->hw_status->status & ~SD_STATUS_LINK_CHG));
3897
3898 for (i = 0; i < 100; i++) {
3899 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
3900 MAC_STATUS_CFG_CHANGED));
3901 udelay(5);
3902 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
3d3ebe74
MC
3903 MAC_STATUS_CFG_CHANGED |
3904 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
1da177e4
LT
3905 break;
3906 }
3907
3908 mac_status = tr32(MAC_STATUS);
3909 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
3910 current_link_up = 0;
3d3ebe74
MC
3911 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
3912 tp->serdes_counter == 0) {
1da177e4
LT
3913 tw32_f(MAC_MODE, (tp->mac_mode |
3914 MAC_MODE_SEND_CONFIGS));
3915 udelay(1);
3916 tw32_f(MAC_MODE, tp->mac_mode);
3917 }
3918 }
3919
3920 if (current_link_up == 1) {
3921 tp->link_config.active_speed = SPEED_1000;
3922 tp->link_config.active_duplex = DUPLEX_FULL;
3923 tw32(MAC_LED_CTRL, (tp->led_ctrl |
3924 LED_CTRL_LNKLED_OVERRIDE |
3925 LED_CTRL_1000MBPS_ON));
3926 } else {
3927 tp->link_config.active_speed = SPEED_INVALID;
3928 tp->link_config.active_duplex = DUPLEX_INVALID;
3929 tw32(MAC_LED_CTRL, (tp->led_ctrl |
3930 LED_CTRL_LNKLED_OVERRIDE |
3931 LED_CTRL_TRAFFIC_OVERRIDE));
3932 }
3933
3934 if (current_link_up != netif_carrier_ok(tp->dev)) {
3935 if (current_link_up)
3936 netif_carrier_on(tp->dev);
3937 else
3938 netif_carrier_off(tp->dev);
3939 tg3_link_report(tp);
3940 } else {
8d018621 3941 u32 now_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
3942 if (orig_pause_cfg != now_pause_cfg ||
3943 orig_active_speed != tp->link_config.active_speed ||
3944 orig_active_duplex != tp->link_config.active_duplex)
3945 tg3_link_report(tp);
3946 }
3947
3948 return 0;
3949}
3950
747e8f8b
MC
3951static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
3952{
3953 int current_link_up, err = 0;
3954 u32 bmsr, bmcr;
3955 u16 current_speed;
3956 u8 current_duplex;
ef167e27 3957 u32 local_adv, remote_adv;
747e8f8b
MC
3958
3959 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
3960 tw32_f(MAC_MODE, tp->mac_mode);
3961 udelay(40);
3962
3963 tw32(MAC_EVENT, 0);
3964
3965 tw32_f(MAC_STATUS,
3966 (MAC_STATUS_SYNC_CHANGED |
3967 MAC_STATUS_CFG_CHANGED |
3968 MAC_STATUS_MI_COMPLETION |
3969 MAC_STATUS_LNKSTATE_CHANGED));
3970 udelay(40);
3971
3972 if (force_reset)
3973 tg3_phy_reset(tp);
3974
3975 current_link_up = 0;
3976 current_speed = SPEED_INVALID;
3977 current_duplex = DUPLEX_INVALID;
3978
3979 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
3980 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
3981 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
3982 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
3983 bmsr |= BMSR_LSTATUS;
3984 else
3985 bmsr &= ~BMSR_LSTATUS;
3986 }
747e8f8b
MC
3987
3988 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
3989
3990 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
2bd3ed04 3991 (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
747e8f8b
MC
3992 /* do nothing, just check for link up at the end */
3993 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
3994 u32 adv, new_adv;
3995
3996 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
3997 new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
3998 ADVERTISE_1000XPAUSE |
3999 ADVERTISE_1000XPSE_ASYM |
4000 ADVERTISE_SLCT);
4001
ba4d07a8 4002 new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
747e8f8b
MC
4003
4004 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
4005 new_adv |= ADVERTISE_1000XHALF;
4006 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
4007 new_adv |= ADVERTISE_1000XFULL;
4008
4009 if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
4010 tg3_writephy(tp, MII_ADVERTISE, new_adv);
4011 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
4012 tg3_writephy(tp, MII_BMCR, bmcr);
4013
4014 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3d3ebe74 4015 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
747e8f8b
MC
4016 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
4017
4018 return err;
4019 }
4020 } else {
4021 u32 new_bmcr;
4022
4023 bmcr &= ~BMCR_SPEED1000;
4024 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
4025
4026 if (tp->link_config.duplex == DUPLEX_FULL)
4027 new_bmcr |= BMCR_FULLDPLX;
4028
4029 if (new_bmcr != bmcr) {
4030 /* BMCR_SPEED1000 is a reserved bit that needs
4031 * to be set on write.
4032 */
4033 new_bmcr |= BMCR_SPEED1000;
4034
4035 /* Force a linkdown */
4036 if (netif_carrier_ok(tp->dev)) {
4037 u32 adv;
4038
4039 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4040 adv &= ~(ADVERTISE_1000XFULL |
4041 ADVERTISE_1000XHALF |
4042 ADVERTISE_SLCT);
4043 tg3_writephy(tp, MII_ADVERTISE, adv);
4044 tg3_writephy(tp, MII_BMCR, bmcr |
4045 BMCR_ANRESTART |
4046 BMCR_ANENABLE);
4047 udelay(10);
4048 netif_carrier_off(tp->dev);
4049 }
4050 tg3_writephy(tp, MII_BMCR, new_bmcr);
4051 bmcr = new_bmcr;
4052 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4053 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4054 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
4055 ASIC_REV_5714) {
4056 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4057 bmsr |= BMSR_LSTATUS;
4058 else
4059 bmsr &= ~BMSR_LSTATUS;
4060 }
747e8f8b
MC
4061 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
4062 }
4063 }
4064
4065 if (bmsr & BMSR_LSTATUS) {
4066 current_speed = SPEED_1000;
4067 current_link_up = 1;
4068 if (bmcr & BMCR_FULLDPLX)
4069 current_duplex = DUPLEX_FULL;
4070 else
4071 current_duplex = DUPLEX_HALF;
4072
ef167e27
MC
4073 local_adv = 0;
4074 remote_adv = 0;
4075
747e8f8b 4076 if (bmcr & BMCR_ANENABLE) {
ef167e27 4077 u32 common;
747e8f8b
MC
4078
4079 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
4080 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
4081 common = local_adv & remote_adv;
4082 if (common & (ADVERTISE_1000XHALF |
4083 ADVERTISE_1000XFULL)) {
4084 if (common & ADVERTISE_1000XFULL)
4085 current_duplex = DUPLEX_FULL;
4086 else
4087 current_duplex = DUPLEX_HALF;
747e8f8b
MC
4088 }
4089 else
4090 current_link_up = 0;
4091 }
4092 }
4093
ef167e27
MC
4094 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
4095 tg3_setup_flow_control(tp, local_adv, remote_adv);
4096
747e8f8b
MC
4097 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4098 if (tp->link_config.active_duplex == DUPLEX_HALF)
4099 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4100
4101 tw32_f(MAC_MODE, tp->mac_mode);
4102 udelay(40);
4103
4104 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4105
4106 tp->link_config.active_speed = current_speed;
4107 tp->link_config.active_duplex = current_duplex;
4108
4109 if (current_link_up != netif_carrier_ok(tp->dev)) {
4110 if (current_link_up)
4111 netif_carrier_on(tp->dev);
4112 else {
4113 netif_carrier_off(tp->dev);
4114 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
4115 }
4116 tg3_link_report(tp);
4117 }
4118 return err;
4119}
4120
4121static void tg3_serdes_parallel_detect(struct tg3 *tp)
4122{
3d3ebe74 4123 if (tp->serdes_counter) {
747e8f8b 4124 /* Give autoneg time to complete. */
3d3ebe74 4125 tp->serdes_counter--;
747e8f8b
MC
4126 return;
4127 }
4128 if (!netif_carrier_ok(tp->dev) &&
4129 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
4130 u32 bmcr;
4131
4132 tg3_readphy(tp, MII_BMCR, &bmcr);
4133 if (bmcr & BMCR_ANENABLE) {
4134 u32 phy1, phy2;
4135
4136 /* Select shadow register 0x1f */
4137 tg3_writephy(tp, 0x1c, 0x7c00);
4138 tg3_readphy(tp, 0x1c, &phy1);
4139
4140 /* Select expansion interrupt status register */
4141 tg3_writephy(tp, 0x17, 0x0f01);
4142 tg3_readphy(tp, 0x15, &phy2);
4143 tg3_readphy(tp, 0x15, &phy2);
4144
4145 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
4146 /* We have signal detect and not receiving
4147 * config code words, link is up by parallel
4148 * detection.
4149 */
4150
4151 bmcr &= ~BMCR_ANENABLE;
4152 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
4153 tg3_writephy(tp, MII_BMCR, bmcr);
4154 tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
4155 }
4156 }
4157 }
4158 else if (netif_carrier_ok(tp->dev) &&
4159 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
4160 (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
4161 u32 phy2;
4162
4163 /* Select expansion interrupt status register */
4164 tg3_writephy(tp, 0x17, 0x0f01);
4165 tg3_readphy(tp, 0x15, &phy2);
4166 if (phy2 & 0x20) {
4167 u32 bmcr;
4168
4169 /* Config code words received, turn on autoneg. */
4170 tg3_readphy(tp, MII_BMCR, &bmcr);
4171 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
4172
4173 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
4174
4175 }
4176 }
4177}
4178
1da177e4
LT
4179static int tg3_setup_phy(struct tg3 *tp, int force_reset)
4180{
4181 int err;
4182
4183 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
4184 err = tg3_setup_fiber_phy(tp, force_reset);
747e8f8b
MC
4185 } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
4186 err = tg3_setup_fiber_mii_phy(tp, force_reset);
1da177e4
LT
4187 } else {
4188 err = tg3_setup_copper_phy(tp, force_reset);
4189 }
4190
bcb37f6c 4191 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
aa6c91fe
MC
4192 u32 val, scale;
4193
4194 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
4195 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
4196 scale = 65;
4197 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
4198 scale = 6;
4199 else
4200 scale = 12;
4201
4202 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
4203 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
4204 tw32(GRC_MISC_CFG, val);
4205 }
4206
1da177e4
LT
4207 if (tp->link_config.active_speed == SPEED_1000 &&
4208 tp->link_config.active_duplex == DUPLEX_HALF)
4209 tw32(MAC_TX_LENGTHS,
4210 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
4211 (6 << TX_LENGTHS_IPG_SHIFT) |
4212 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
4213 else
4214 tw32(MAC_TX_LENGTHS,
4215 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
4216 (6 << TX_LENGTHS_IPG_SHIFT) |
4217 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
4218
4219 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
4220 if (netif_carrier_ok(tp->dev)) {
4221 tw32(HOSTCC_STAT_COAL_TICKS,
15f9850d 4222 tp->coal.stats_block_coalesce_usecs);
1da177e4
LT
4223 } else {
4224 tw32(HOSTCC_STAT_COAL_TICKS, 0);
4225 }
4226 }
4227
8ed5d97e
MC
4228 if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
4229 u32 val = tr32(PCIE_PWR_MGMT_THRESH);
4230 if (!netif_carrier_ok(tp->dev))
4231 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
4232 tp->pwrmgmt_thresh;
4233 else
4234 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
4235 tw32(PCIE_PWR_MGMT_THRESH, val);
4236 }
4237
1da177e4
LT
4238 return err;
4239}
4240
df3e6548
MC
4241/* This is called whenever we suspect that the system chipset is re-
4242 * ordering the sequence of MMIO to the tx send mailbox. The symptom
4243 * is bogus tx completions. We try to recover by setting the
4244 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
4245 * in the workqueue.
4246 */
4247static void tg3_tx_recover(struct tg3 *tp)
4248{
4249 BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
4250 tp->write32_tx_mbox == tg3_write_indirect_mbox);
4251
4252 printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
4253 "mapped I/O cycles to the network device, attempting to "
4254 "recover. Please report the problem to the driver maintainer "
4255 "and include system chipset information.\n", tp->dev->name);
4256
4257 spin_lock(&tp->lock);
df3e6548 4258 tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
df3e6548
MC
4259 spin_unlock(&tp->lock);
4260}
4261
1b2a7205
MC
4262static inline u32 tg3_tx_avail(struct tg3 *tp)
4263{
4264 smp_mb();
4265 return (tp->tx_pending -
4266 ((tp->tx_prod - tp->tx_cons) & (TG3_TX_RING_SIZE - 1)));
4267}
4268
1da177e4
LT
4269/* Tigon3 never reports partial packet sends. So we do not
4270 * need special logic to handle SKBs that have not had all
4271 * of their frags sent yet, like SunGEM does.
4272 */
4273static void tg3_tx(struct tg3 *tp)
4274{
4275 u32 hw_idx = tp->hw_status->idx[0].tx_consumer;
4276 u32 sw_idx = tp->tx_cons;
4277
4278 while (sw_idx != hw_idx) {
4279 struct tx_ring_info *ri = &tp->tx_buffers[sw_idx];
4280 struct sk_buff *skb = ri->skb;
df3e6548
MC
4281 int i, tx_bug = 0;
4282
4283 if (unlikely(skb == NULL)) {
4284 tg3_tx_recover(tp);
4285 return;
4286 }
1da177e4 4287
90079ce8 4288 skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
1da177e4
LT
4289
4290 ri->skb = NULL;
4291
4292 sw_idx = NEXT_TX(sw_idx);
4293
4294 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1da177e4 4295 ri = &tp->tx_buffers[sw_idx];
df3e6548
MC
4296 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
4297 tx_bug = 1;
1da177e4
LT
4298 sw_idx = NEXT_TX(sw_idx);
4299 }
4300
f47c11ee 4301 dev_kfree_skb(skb);
df3e6548
MC
4302
4303 if (unlikely(tx_bug)) {
4304 tg3_tx_recover(tp);
4305 return;
4306 }
1da177e4
LT
4307 }
4308
4309 tp->tx_cons = sw_idx;
4310
1b2a7205
MC
4311 /* Need to make the tx_cons update visible to tg3_start_xmit()
4312 * before checking for netif_queue_stopped(). Without the
4313 * memory barrier, there is a small possibility that tg3_start_xmit()
4314 * will miss it and cause the queue to be stopped forever.
4315 */
4316 smp_mb();
4317
4318 if (unlikely(netif_queue_stopped(tp->dev) &&
42952231 4319 (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))) {
1b2a7205 4320 netif_tx_lock(tp->dev);
51b91468 4321 if (netif_queue_stopped(tp->dev) &&
42952231 4322 (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))
51b91468 4323 netif_wake_queue(tp->dev);
1b2a7205 4324 netif_tx_unlock(tp->dev);
51b91468 4325 }
1da177e4
LT
4326}
4327
4328/* Returns size of skb allocated or < 0 on error.
4329 *
4330 * We only need to fill in the address because the other members
4331 * of the RX descriptor are invariant, see tg3_init_rings.
4332 *
4333 * Note the purposeful assymetry of cpu vs. chip accesses. For
4334 * posting buffers we only dirty the first cache line of the RX
4335 * descriptor (containing the address). Whereas for the RX status
4336 * buffers the cpu only reads the last cacheline of the RX descriptor
4337 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
4338 */
4339static int tg3_alloc_rx_skb(struct tg3 *tp, u32 opaque_key,
4340 int src_idx, u32 dest_idx_unmasked)
4341{
4342 struct tg3_rx_buffer_desc *desc;
4343 struct ring_info *map, *src_map;
4344 struct sk_buff *skb;
4345 dma_addr_t mapping;
4346 int skb_size, dest_idx;
4347
4348 src_map = NULL;
4349 switch (opaque_key) {
4350 case RXD_OPAQUE_RING_STD:
4351 dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
4352 desc = &tp->rx_std[dest_idx];
4353 map = &tp->rx_std_buffers[dest_idx];
4354 if (src_idx >= 0)
4355 src_map = &tp->rx_std_buffers[src_idx];
7e72aad4 4356 skb_size = tp->rx_pkt_buf_sz;
1da177e4
LT
4357 break;
4358
4359 case RXD_OPAQUE_RING_JUMBO:
4360 dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
4361 desc = &tp->rx_jumbo[dest_idx];
4362 map = &tp->rx_jumbo_buffers[dest_idx];
4363 if (src_idx >= 0)
4364 src_map = &tp->rx_jumbo_buffers[src_idx];
4365 skb_size = RX_JUMBO_PKT_BUF_SZ;
4366 break;
4367
4368 default:
4369 return -EINVAL;
855e1111 4370 }
1da177e4
LT
4371
4372 /* Do not overwrite any of the map or rp information
4373 * until we are sure we can commit to a new buffer.
4374 *
4375 * Callers depend upon this behavior and assume that
4376 * we leave everything unchanged if we fail.
4377 */
a20e9c62 4378 skb = netdev_alloc_skb(tp->dev, skb_size);
1da177e4
LT
4379 if (skb == NULL)
4380 return -ENOMEM;
4381
1da177e4
LT
4382 skb_reserve(skb, tp->rx_offset);
4383
4384 mapping = pci_map_single(tp->pdev, skb->data,
4385 skb_size - tp->rx_offset,
4386 PCI_DMA_FROMDEVICE);
4387
4388 map->skb = skb;
4389 pci_unmap_addr_set(map, mapping, mapping);
4390
4391 if (src_map != NULL)
4392 src_map->skb = NULL;
4393
4394 desc->addr_hi = ((u64)mapping >> 32);
4395 desc->addr_lo = ((u64)mapping & 0xffffffff);
4396
4397 return skb_size;
4398}
4399
4400/* We only need to move over in the address because the other
4401 * members of the RX descriptor are invariant. See notes above
4402 * tg3_alloc_rx_skb for full details.
4403 */
4404static void tg3_recycle_rx(struct tg3 *tp, u32 opaque_key,
4405 int src_idx, u32 dest_idx_unmasked)
4406{
4407 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
4408 struct ring_info *src_map, *dest_map;
4409 int dest_idx;
4410
4411 switch (opaque_key) {
4412 case RXD_OPAQUE_RING_STD:
4413 dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
4414 dest_desc = &tp->rx_std[dest_idx];
4415 dest_map = &tp->rx_std_buffers[dest_idx];
4416 src_desc = &tp->rx_std[src_idx];
4417 src_map = &tp->rx_std_buffers[src_idx];
4418 break;
4419
4420 case RXD_OPAQUE_RING_JUMBO:
4421 dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
4422 dest_desc = &tp->rx_jumbo[dest_idx];
4423 dest_map = &tp->rx_jumbo_buffers[dest_idx];
4424 src_desc = &tp->rx_jumbo[src_idx];
4425 src_map = &tp->rx_jumbo_buffers[src_idx];
4426 break;
4427
4428 default:
4429 return;
855e1111 4430 }
1da177e4
LT
4431
4432 dest_map->skb = src_map->skb;
4433 pci_unmap_addr_set(dest_map, mapping,
4434 pci_unmap_addr(src_map, mapping));
4435 dest_desc->addr_hi = src_desc->addr_hi;
4436 dest_desc->addr_lo = src_desc->addr_lo;
4437
4438 src_map->skb = NULL;
4439}
4440
4441#if TG3_VLAN_TAG_USED
4442static int tg3_vlan_rx(struct tg3 *tp, struct sk_buff *skb, u16 vlan_tag)
4443{
1383bdb9 4444 return vlan_gro_receive(&tp->napi, tp->vlgrp, vlan_tag, skb);
1da177e4
LT
4445}
4446#endif
4447
4448/* The RX ring scheme is composed of multiple rings which post fresh
4449 * buffers to the chip, and one special ring the chip uses to report
4450 * status back to the host.
4451 *
4452 * The special ring reports the status of received packets to the
4453 * host. The chip does not write into the original descriptor the
4454 * RX buffer was obtained from. The chip simply takes the original
4455 * descriptor as provided by the host, updates the status and length
4456 * field, then writes this into the next status ring entry.
4457 *
4458 * Each ring the host uses to post buffers to the chip is described
4459 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
4460 * it is first placed into the on-chip ram. When the packet's length
4461 * is known, it walks down the TG3_BDINFO entries to select the ring.
4462 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
4463 * which is within the range of the new packet's length is chosen.
4464 *
4465 * The "separate ring for rx status" scheme may sound queer, but it makes
4466 * sense from a cache coherency perspective. If only the host writes
4467 * to the buffer post rings, and only the chip writes to the rx status
4468 * rings, then cache lines never move beyond shared-modified state.
4469 * If both the host and chip were to write into the same ring, cache line
4470 * eviction could occur since both entities want it in an exclusive state.
4471 */
4472static int tg3_rx(struct tg3 *tp, int budget)
4473{
f92905de 4474 u32 work_mask, rx_std_posted = 0;
483ba50b
MC
4475 u32 sw_idx = tp->rx_rcb_ptr;
4476 u16 hw_idx;
1da177e4
LT
4477 int received;
4478
4479 hw_idx = tp->hw_status->idx[0].rx_producer;
4480 /*
4481 * We need to order the read of hw_idx and the read of
4482 * the opaque cookie.
4483 */
4484 rmb();
1da177e4
LT
4485 work_mask = 0;
4486 received = 0;
4487 while (sw_idx != hw_idx && budget > 0) {
4488 struct tg3_rx_buffer_desc *desc = &tp->rx_rcb[sw_idx];
4489 unsigned int len;
4490 struct sk_buff *skb;
4491 dma_addr_t dma_addr;
4492 u32 opaque_key, desc_idx, *post_ptr;
4493
4494 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
4495 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
4496 if (opaque_key == RXD_OPAQUE_RING_STD) {
4497 dma_addr = pci_unmap_addr(&tp->rx_std_buffers[desc_idx],
4498 mapping);
4499 skb = tp->rx_std_buffers[desc_idx].skb;
4500 post_ptr = &tp->rx_std_ptr;
f92905de 4501 rx_std_posted++;
1da177e4
LT
4502 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
4503 dma_addr = pci_unmap_addr(&tp->rx_jumbo_buffers[desc_idx],
4504 mapping);
4505 skb = tp->rx_jumbo_buffers[desc_idx].skb;
4506 post_ptr = &tp->rx_jumbo_ptr;
4507 }
4508 else {
4509 goto next_pkt_nopost;
4510 }
4511
4512 work_mask |= opaque_key;
4513
4514 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
4515 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
4516 drop_it:
4517 tg3_recycle_rx(tp, opaque_key,
4518 desc_idx, *post_ptr);
4519 drop_it_no_recycle:
4520 /* Other statistics kept track of by card. */
4521 tp->net_stats.rx_dropped++;
4522 goto next_pkt;
4523 }
4524
ad829268
MC
4525 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
4526 ETH_FCS_LEN;
1da177e4 4527
6aa20a22 4528 if (len > RX_COPY_THRESHOLD
ad829268
MC
4529 && tp->rx_offset == NET_IP_ALIGN
4530 /* rx_offset will likely not equal NET_IP_ALIGN
4531 * if this is a 5701 card running in PCI-X mode
4532 * [see tg3_get_invariants()]
4533 */
1da177e4
LT
4534 ) {
4535 int skb_size;
4536
4537 skb_size = tg3_alloc_rx_skb(tp, opaque_key,
4538 desc_idx, *post_ptr);
4539 if (skb_size < 0)
4540 goto drop_it;
4541
4542 pci_unmap_single(tp->pdev, dma_addr,
4543 skb_size - tp->rx_offset,
4544 PCI_DMA_FROMDEVICE);
4545
4546 skb_put(skb, len);
4547 } else {
4548 struct sk_buff *copy_skb;
4549
4550 tg3_recycle_rx(tp, opaque_key,
4551 desc_idx, *post_ptr);
4552
ad829268
MC
4553 copy_skb = netdev_alloc_skb(tp->dev,
4554 len + TG3_RAW_IP_ALIGN);
1da177e4
LT
4555 if (copy_skb == NULL)
4556 goto drop_it_no_recycle;
4557
ad829268 4558 skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
1da177e4
LT
4559 skb_put(copy_skb, len);
4560 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
d626f62b 4561 skb_copy_from_linear_data(skb, copy_skb->data, len);
1da177e4
LT
4562 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
4563
4564 /* We'll reuse the original ring buffer. */
4565 skb = copy_skb;
4566 }
4567
4568 if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
4569 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
4570 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
4571 >> RXD_TCPCSUM_SHIFT) == 0xffff))
4572 skb->ip_summed = CHECKSUM_UNNECESSARY;
4573 else
4574 skb->ip_summed = CHECKSUM_NONE;
4575
4576 skb->protocol = eth_type_trans(skb, tp->dev);
f7b493e0
MC
4577
4578 if (len > (tp->dev->mtu + ETH_HLEN) &&
4579 skb->protocol != htons(ETH_P_8021Q)) {
4580 dev_kfree_skb(skb);
4581 goto next_pkt;
4582 }
4583
1da177e4
LT
4584#if TG3_VLAN_TAG_USED
4585 if (tp->vlgrp != NULL &&
4586 desc->type_flags & RXD_FLAG_VLAN) {
4587 tg3_vlan_rx(tp, skb,
4588 desc->err_vlan & RXD_VLAN_MASK);
4589 } else
4590#endif
1383bdb9 4591 napi_gro_receive(&tp->napi, skb);
1da177e4 4592
1da177e4
LT
4593 received++;
4594 budget--;
4595
4596next_pkt:
4597 (*post_ptr)++;
f92905de
MC
4598
4599 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
4600 u32 idx = *post_ptr % TG3_RX_RING_SIZE;
4601
4602 tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX +
4603 TG3_64BIT_REG_LOW, idx);
4604 work_mask &= ~RXD_OPAQUE_RING_STD;
4605 rx_std_posted = 0;
4606 }
1da177e4 4607next_pkt_nopost:
483ba50b 4608 sw_idx++;
6b31a515 4609 sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
52f6d697
MC
4610
4611 /* Refresh hw_idx to see if there is new work */
4612 if (sw_idx == hw_idx) {
4613 hw_idx = tp->hw_status->idx[0].rx_producer;
4614 rmb();
4615 }
1da177e4
LT
4616 }
4617
4618 /* ACK the status ring. */
483ba50b
MC
4619 tp->rx_rcb_ptr = sw_idx;
4620 tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, sw_idx);
1da177e4
LT
4621
4622 /* Refill RX ring(s). */
4623 if (work_mask & RXD_OPAQUE_RING_STD) {
4624 sw_idx = tp->rx_std_ptr % TG3_RX_RING_SIZE;
4625 tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
4626 sw_idx);
4627 }
4628 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
4629 sw_idx = tp->rx_jumbo_ptr % TG3_RX_JUMBO_RING_SIZE;
4630 tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
4631 sw_idx);
4632 }
4633 mmiowb();
4634
4635 return received;
4636}
4637
6f535763 4638static int tg3_poll_work(struct tg3 *tp, int work_done, int budget)
1da177e4 4639{
1da177e4 4640 struct tg3_hw_status *sblk = tp->hw_status;
1da177e4 4641
1da177e4
LT
4642 /* handle link change and other phy events */
4643 if (!(tp->tg3_flags &
4644 (TG3_FLAG_USE_LINKCHG_REG |
4645 TG3_FLAG_POLL_SERDES))) {
4646 if (sblk->status & SD_STATUS_LINK_CHG) {
4647 sblk->status = SD_STATUS_UPDATED |
4648 (sblk->status & ~SD_STATUS_LINK_CHG);
f47c11ee 4649 spin_lock(&tp->lock);
dd477003
MC
4650 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
4651 tw32_f(MAC_STATUS,
4652 (MAC_STATUS_SYNC_CHANGED |
4653 MAC_STATUS_CFG_CHANGED |
4654 MAC_STATUS_MI_COMPLETION |
4655 MAC_STATUS_LNKSTATE_CHANGED));
4656 udelay(40);
4657 } else
4658 tg3_setup_phy(tp, 0);
f47c11ee 4659 spin_unlock(&tp->lock);
1da177e4
LT
4660 }
4661 }
4662
4663 /* run TX completion thread */
4664 if (sblk->idx[0].tx_consumer != tp->tx_cons) {
1da177e4 4665 tg3_tx(tp);
6f535763 4666 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
4fd7ab59 4667 return work_done;
1da177e4
LT
4668 }
4669
1da177e4
LT
4670 /* run RX thread, within the bounds set by NAPI.
4671 * All RX "locking" is done by ensuring outside
bea3348e 4672 * code synchronizes with tg3->napi.poll()
1da177e4 4673 */
bea3348e 4674 if (sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
6f535763 4675 work_done += tg3_rx(tp, budget - work_done);
1da177e4 4676
6f535763
DM
4677 return work_done;
4678}
4679
4680static int tg3_poll(struct napi_struct *napi, int budget)
4681{
4682 struct tg3 *tp = container_of(napi, struct tg3, napi);
4683 int work_done = 0;
4fd7ab59 4684 struct tg3_hw_status *sblk = tp->hw_status;
6f535763
DM
4685
4686 while (1) {
4687 work_done = tg3_poll_work(tp, work_done, budget);
4688
4689 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
4690 goto tx_recovery;
4691
4692 if (unlikely(work_done >= budget))
4693 break;
4694
4fd7ab59
MC
4695 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
4696 /* tp->last_tag is used in tg3_restart_ints() below
4697 * to tell the hw how much work has been processed,
4698 * so we must read it before checking for more work.
4699 */
4700 tp->last_tag = sblk->status_tag;
624f8e50 4701 tp->last_irq_tag = tp->last_tag;
4fd7ab59
MC
4702 rmb();
4703 } else
4704 sblk->status &= ~SD_STATUS_UPDATED;
6f535763 4705
4fd7ab59 4706 if (likely(!tg3_has_work(tp))) {
288379f0 4707 napi_complete(napi);
6f535763
DM
4708 tg3_restart_ints(tp);
4709 break;
4710 }
1da177e4
LT
4711 }
4712
bea3348e 4713 return work_done;
6f535763
DM
4714
4715tx_recovery:
4fd7ab59 4716 /* work_done is guaranteed to be less than budget. */
288379f0 4717 napi_complete(napi);
6f535763 4718 schedule_work(&tp->reset_task);
4fd7ab59 4719 return work_done;
1da177e4
LT
4720}
4721
f47c11ee
DM
4722static void tg3_irq_quiesce(struct tg3 *tp)
4723{
4724 BUG_ON(tp->irq_sync);
4725
4726 tp->irq_sync = 1;
4727 smp_mb();
4728
4729 synchronize_irq(tp->pdev->irq);
4730}
4731
4732static inline int tg3_irq_sync(struct tg3 *tp)
4733{
4734 return tp->irq_sync;
4735}
4736
4737/* Fully shutdown all tg3 driver activity elsewhere in the system.
4738 * If irq_sync is non-zero, then the IRQ handler must be synchronized
4739 * with as well. Most of the time, this is not necessary except when
4740 * shutting down the device.
4741 */
4742static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
4743{
46966545 4744 spin_lock_bh(&tp->lock);
f47c11ee
DM
4745 if (irq_sync)
4746 tg3_irq_quiesce(tp);
f47c11ee
DM
4747}
4748
4749static inline void tg3_full_unlock(struct tg3 *tp)
4750{
f47c11ee
DM
4751 spin_unlock_bh(&tp->lock);
4752}
4753
fcfa0a32
MC
4754/* One-shot MSI handler - Chip automatically disables interrupt
4755 * after sending MSI so driver doesn't have to do it.
4756 */
7d12e780 4757static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
fcfa0a32
MC
4758{
4759 struct net_device *dev = dev_id;
4760 struct tg3 *tp = netdev_priv(dev);
4761
4762 prefetch(tp->hw_status);
4763 prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
4764
4765 if (likely(!tg3_irq_sync(tp)))
288379f0 4766 napi_schedule(&tp->napi);
fcfa0a32
MC
4767
4768 return IRQ_HANDLED;
4769}
4770
88b06bc2
MC
4771/* MSI ISR - No need to check for interrupt sharing and no need to
4772 * flush status block and interrupt mailbox. PCI ordering rules
4773 * guarantee that MSI will arrive after the status block.
4774 */
7d12e780 4775static irqreturn_t tg3_msi(int irq, void *dev_id)
88b06bc2
MC
4776{
4777 struct net_device *dev = dev_id;
4778 struct tg3 *tp = netdev_priv(dev);
88b06bc2 4779
61487480
MC
4780 prefetch(tp->hw_status);
4781 prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
88b06bc2 4782 /*
fac9b83e 4783 * Writing any value to intr-mbox-0 clears PCI INTA# and
88b06bc2 4784 * chip-internal interrupt pending events.
fac9b83e 4785 * Writing non-zero to intr-mbox-0 additional tells the
88b06bc2
MC
4786 * NIC to stop sending us irqs, engaging "in-intr-handler"
4787 * event coalescing.
4788 */
4789 tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
61487480 4790 if (likely(!tg3_irq_sync(tp)))
288379f0 4791 napi_schedule(&tp->napi);
61487480 4792
88b06bc2
MC
4793 return IRQ_RETVAL(1);
4794}
4795
7d12e780 4796static irqreturn_t tg3_interrupt(int irq, void *dev_id)
1da177e4
LT
4797{
4798 struct net_device *dev = dev_id;
4799 struct tg3 *tp = netdev_priv(dev);
4800 struct tg3_hw_status *sblk = tp->hw_status;
1da177e4
LT
4801 unsigned int handled = 1;
4802
1da177e4
LT
4803 /* In INTx mode, it is possible for the interrupt to arrive at
4804 * the CPU before the status block posted prior to the interrupt.
4805 * Reading the PCI State register will confirm whether the
4806 * interrupt is ours and will flush the status block.
4807 */
d18edcb2
MC
4808 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
4809 if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
4810 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
4811 handled = 0;
f47c11ee 4812 goto out;
fac9b83e 4813 }
d18edcb2
MC
4814 }
4815
4816 /*
4817 * Writing any value to intr-mbox-0 clears PCI INTA# and
4818 * chip-internal interrupt pending events.
4819 * Writing non-zero to intr-mbox-0 additional tells the
4820 * NIC to stop sending us irqs, engaging "in-intr-handler"
4821 * event coalescing.
c04cb347
MC
4822 *
4823 * Flush the mailbox to de-assert the IRQ immediately to prevent
4824 * spurious interrupts. The flush impacts performance but
4825 * excessive spurious interrupts can be worse in some cases.
d18edcb2 4826 */
c04cb347 4827 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
d18edcb2
MC
4828 if (tg3_irq_sync(tp))
4829 goto out;
4830 sblk->status &= ~SD_STATUS_UPDATED;
4831 if (likely(tg3_has_work(tp))) {
4832 prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
288379f0 4833 napi_schedule(&tp->napi);
d18edcb2
MC
4834 } else {
4835 /* No work, shared interrupt perhaps? re-enable
4836 * interrupts, and flush that PCI write
4837 */
4838 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
4839 0x00000000);
fac9b83e 4840 }
f47c11ee 4841out:
fac9b83e
DM
4842 return IRQ_RETVAL(handled);
4843}
4844
7d12e780 4845static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
fac9b83e
DM
4846{
4847 struct net_device *dev = dev_id;
4848 struct tg3 *tp = netdev_priv(dev);
4849 struct tg3_hw_status *sblk = tp->hw_status;
fac9b83e
DM
4850 unsigned int handled = 1;
4851
fac9b83e
DM
4852 /* In INTx mode, it is possible for the interrupt to arrive at
4853 * the CPU before the status block posted prior to the interrupt.
4854 * Reading the PCI State register will confirm whether the
4855 * interrupt is ours and will flush the status block.
4856 */
624f8e50 4857 if (unlikely(sblk->status_tag == tp->last_irq_tag)) {
d18edcb2
MC
4858 if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
4859 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
4860 handled = 0;
f47c11ee 4861 goto out;
1da177e4 4862 }
d18edcb2
MC
4863 }
4864
4865 /*
4866 * writing any value to intr-mbox-0 clears PCI INTA# and
4867 * chip-internal interrupt pending events.
4868 * writing non-zero to intr-mbox-0 additional tells the
4869 * NIC to stop sending us irqs, engaging "in-intr-handler"
4870 * event coalescing.
c04cb347
MC
4871 *
4872 * Flush the mailbox to de-assert the IRQ immediately to prevent
4873 * spurious interrupts. The flush impacts performance but
4874 * excessive spurious interrupts can be worse in some cases.
d18edcb2 4875 */
c04cb347 4876 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
624f8e50
MC
4877
4878 /*
4879 * In a shared interrupt configuration, sometimes other devices'
4880 * interrupts will scream. We record the current status tag here
4881 * so that the above check can report that the screaming interrupts
4882 * are unhandled. Eventually they will be silenced.
4883 */
4884 tp->last_irq_tag = sblk->status_tag;
4885
d18edcb2
MC
4886 if (tg3_irq_sync(tp))
4887 goto out;
624f8e50
MC
4888
4889 prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
4890
4891 napi_schedule(&tp->napi);
4892
f47c11ee 4893out:
1da177e4
LT
4894 return IRQ_RETVAL(handled);
4895}
4896
7938109f 4897/* ISR for interrupt test */
7d12e780 4898static irqreturn_t tg3_test_isr(int irq, void *dev_id)
7938109f
MC
4899{
4900 struct net_device *dev = dev_id;
4901 struct tg3 *tp = netdev_priv(dev);
4902 struct tg3_hw_status *sblk = tp->hw_status;
4903
f9804ddb
MC
4904 if ((sblk->status & SD_STATUS_UPDATED) ||
4905 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
b16250e3 4906 tg3_disable_ints(tp);
7938109f
MC
4907 return IRQ_RETVAL(1);
4908 }
4909 return IRQ_RETVAL(0);
4910}
4911
8e7a22e3 4912static int tg3_init_hw(struct tg3 *, int);
944d980e 4913static int tg3_halt(struct tg3 *, int, int);
1da177e4 4914
b9ec6c1b
MC
4915/* Restart hardware after configuration changes, self-test, etc.
4916 * Invoked with tp->lock held.
4917 */
4918static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
78c6146f
ED
4919 __releases(tp->lock)
4920 __acquires(tp->lock)
b9ec6c1b
MC
4921{
4922 int err;
4923
4924 err = tg3_init_hw(tp, reset_phy);
4925 if (err) {
4926 printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
4927 "aborting.\n", tp->dev->name);
4928 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
4929 tg3_full_unlock(tp);
4930 del_timer_sync(&tp->timer);
4931 tp->irq_sync = 0;
bea3348e 4932 napi_enable(&tp->napi);
b9ec6c1b
MC
4933 dev_close(tp->dev);
4934 tg3_full_lock(tp, 0);
4935 }
4936 return err;
4937}
4938
1da177e4
LT
4939#ifdef CONFIG_NET_POLL_CONTROLLER
4940static void tg3_poll_controller(struct net_device *dev)
4941{
88b06bc2
MC
4942 struct tg3 *tp = netdev_priv(dev);
4943
7d12e780 4944 tg3_interrupt(tp->pdev->irq, dev);
1da177e4
LT
4945}
4946#endif
4947
c4028958 4948static void tg3_reset_task(struct work_struct *work)
1da177e4 4949{
c4028958 4950 struct tg3 *tp = container_of(work, struct tg3, reset_task);
b02fd9e3 4951 int err;
1da177e4
LT
4952 unsigned int restart_timer;
4953
7faa006f 4954 tg3_full_lock(tp, 0);
7faa006f
MC
4955
4956 if (!netif_running(tp->dev)) {
7faa006f
MC
4957 tg3_full_unlock(tp);
4958 return;
4959 }
4960
4961 tg3_full_unlock(tp);
4962
b02fd9e3
MC
4963 tg3_phy_stop(tp);
4964
1da177e4
LT
4965 tg3_netif_stop(tp);
4966
f47c11ee 4967 tg3_full_lock(tp, 1);
1da177e4
LT
4968
4969 restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
4970 tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
4971
df3e6548
MC
4972 if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
4973 tp->write32_tx_mbox = tg3_write32_tx_mbox;
4974 tp->write32_rx_mbox = tg3_write_flush_reg32;
4975 tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
4976 tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
4977 }
4978
944d980e 4979 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
b02fd9e3
MC
4980 err = tg3_init_hw(tp, 1);
4981 if (err)
b9ec6c1b 4982 goto out;
1da177e4
LT
4983
4984 tg3_netif_start(tp);
4985
1da177e4
LT
4986 if (restart_timer)
4987 mod_timer(&tp->timer, jiffies + 1);
7faa006f 4988
b9ec6c1b 4989out:
7faa006f 4990 tg3_full_unlock(tp);
b02fd9e3
MC
4991
4992 if (!err)
4993 tg3_phy_start(tp);
1da177e4
LT
4994}
4995
b0408751
MC
4996static void tg3_dump_short_state(struct tg3 *tp)
4997{
4998 printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
4999 tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
5000 printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
5001 tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
5002}
5003
1da177e4
LT
5004static void tg3_tx_timeout(struct net_device *dev)
5005{
5006 struct tg3 *tp = netdev_priv(dev);
5007
b0408751 5008 if (netif_msg_tx_err(tp)) {
9f88f29f
MC
5009 printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
5010 dev->name);
b0408751
MC
5011 tg3_dump_short_state(tp);
5012 }
1da177e4
LT
5013
5014 schedule_work(&tp->reset_task);
5015}
5016
c58ec932
MC
5017/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
5018static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
5019{
5020 u32 base = (u32) mapping & 0xffffffff;
5021
5022 return ((base > 0xffffdcc0) &&
5023 (base + len + 8 < base));
5024}
5025
72f2afb8
MC
5026/* Test for DMA addresses > 40-bit */
5027static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
5028 int len)
5029{
5030#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
6728a8e2 5031 if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
50cf156a 5032 return (((u64) mapping + len) > DMA_BIT_MASK(40));
72f2afb8
MC
5033 return 0;
5034#else
5035 return 0;
5036#endif
5037}
5038
1da177e4
LT
5039static void tg3_set_txd(struct tg3 *, int, dma_addr_t, int, u32, u32);
5040
72f2afb8
MC
5041/* Workaround 4GB and 40-bit hardware DMA bugs. */
5042static int tigon3_dma_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
c58ec932
MC
5043 u32 last_plus_one, u32 *start,
5044 u32 base_flags, u32 mss)
1da177e4 5045{
41588ba1 5046 struct sk_buff *new_skb;
c58ec932 5047 dma_addr_t new_addr = 0;
1da177e4 5048 u32 entry = *start;
c58ec932 5049 int i, ret = 0;
1da177e4 5050
41588ba1
MC
5051 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
5052 new_skb = skb_copy(skb, GFP_ATOMIC);
5053 else {
5054 int more_headroom = 4 - ((unsigned long)skb->data & 3);
5055
5056 new_skb = skb_copy_expand(skb,
5057 skb_headroom(skb) + more_headroom,
5058 skb_tailroom(skb), GFP_ATOMIC);
5059 }
5060
1da177e4 5061 if (!new_skb) {
c58ec932
MC
5062 ret = -1;
5063 } else {
5064 /* New SKB is guaranteed to be linear. */
5065 entry = *start;
90079ce8 5066 ret = skb_dma_map(&tp->pdev->dev, new_skb, DMA_TO_DEVICE);
042a53a9 5067 new_addr = skb_shinfo(new_skb)->dma_head;
90079ce8 5068
c58ec932
MC
5069 /* Make sure new skb does not cross any 4G boundaries.
5070 * Drop the packet if it does.
5071 */
90079ce8 5072 if (ret || tg3_4g_overflow_test(new_addr, new_skb->len)) {
638266f7
DM
5073 if (!ret)
5074 skb_dma_unmap(&tp->pdev->dev, new_skb,
5075 DMA_TO_DEVICE);
c58ec932
MC
5076 ret = -1;
5077 dev_kfree_skb(new_skb);
5078 new_skb = NULL;
5079 } else {
5080 tg3_set_txd(tp, entry, new_addr, new_skb->len,
5081 base_flags, 1 | (mss << 1));
5082 *start = NEXT_TX(entry);
5083 }
1da177e4
LT
5084 }
5085
1da177e4
LT
5086 /* Now clean up the sw ring entries. */
5087 i = 0;
5088 while (entry != last_plus_one) {
1da177e4
LT
5089 if (i == 0) {
5090 tp->tx_buffers[entry].skb = new_skb;
1da177e4
LT
5091 } else {
5092 tp->tx_buffers[entry].skb = NULL;
5093 }
5094 entry = NEXT_TX(entry);
5095 i++;
5096 }
5097
90079ce8 5098 skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
1da177e4
LT
5099 dev_kfree_skb(skb);
5100
c58ec932 5101 return ret;
1da177e4
LT
5102}
5103
5104static void tg3_set_txd(struct tg3 *tp, int entry,
5105 dma_addr_t mapping, int len, u32 flags,
5106 u32 mss_and_is_end)
5107{
5108 struct tg3_tx_buffer_desc *txd = &tp->tx_ring[entry];
5109 int is_end = (mss_and_is_end & 0x1);
5110 u32 mss = (mss_and_is_end >> 1);
5111 u32 vlan_tag = 0;
5112
5113 if (is_end)
5114 flags |= TXD_FLAG_END;
5115 if (flags & TXD_FLAG_VLAN) {
5116 vlan_tag = flags >> 16;
5117 flags &= 0xffff;
5118 }
5119 vlan_tag |= (mss << TXD_MSS_SHIFT);
5120
5121 txd->addr_hi = ((u64) mapping >> 32);
5122 txd->addr_lo = ((u64) mapping & 0xffffffff);
5123 txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
5124 txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
5125}
5126
5a6f3074
MC
5127/* hard_start_xmit for devices that don't have any bugs and
5128 * support TG3_FLG2_HW_TSO_2 only.
5129 */
1da177e4 5130static int tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
5a6f3074
MC
5131{
5132 struct tg3 *tp = netdev_priv(dev);
5a6f3074 5133 u32 len, entry, base_flags, mss;
90079ce8
DM
5134 struct skb_shared_info *sp;
5135 dma_addr_t mapping;
5a6f3074
MC
5136
5137 len = skb_headlen(skb);
5138
00b70504 5139 /* We are running in BH disabled context with netif_tx_lock
bea3348e 5140 * and TX reclaim runs via tp->napi.poll inside of a software
5a6f3074
MC
5141 * interrupt. Furthermore, IRQ processing runs lockless so we have
5142 * no IRQ context deadlocks to worry about either. Rejoice!
5143 */
1b2a7205 5144 if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
5a6f3074
MC
5145 if (!netif_queue_stopped(dev)) {
5146 netif_stop_queue(dev);
5147
5148 /* This is a hard error, log it. */
5149 printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
5150 "queue awake!\n", dev->name);
5151 }
5a6f3074
MC
5152 return NETDEV_TX_BUSY;
5153 }
5154
5155 entry = tp->tx_prod;
5156 base_flags = 0;
5a6f3074 5157 mss = 0;
c13e3713 5158 if ((mss = skb_shinfo(skb)->gso_size) != 0) {
5a6f3074
MC
5159 int tcp_opt_len, ip_tcp_len;
5160
5161 if (skb_header_cloned(skb) &&
5162 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
5163 dev_kfree_skb(skb);
5164 goto out_unlock;
5165 }
5166
b0026624
MC
5167 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
5168 mss |= (skb_headlen(skb) - ETH_HLEN) << 9;
5169 else {
eddc9ec5
ACM
5170 struct iphdr *iph = ip_hdr(skb);
5171
ab6a5bb6 5172 tcp_opt_len = tcp_optlen(skb);
c9bdd4b5 5173 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
b0026624 5174
eddc9ec5
ACM
5175 iph->check = 0;
5176 iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
b0026624
MC
5177 mss |= (ip_tcp_len + tcp_opt_len) << 9;
5178 }
5a6f3074
MC
5179
5180 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
5181 TXD_FLAG_CPU_POST_DMA);
5182
aa8223c7 5183 tcp_hdr(skb)->check = 0;
5a6f3074 5184
5a6f3074 5185 }
84fa7933 5186 else if (skb->ip_summed == CHECKSUM_PARTIAL)
5a6f3074 5187 base_flags |= TXD_FLAG_TCPUDP_CSUM;
5a6f3074
MC
5188#if TG3_VLAN_TAG_USED
5189 if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
5190 base_flags |= (TXD_FLAG_VLAN |
5191 (vlan_tx_tag_get(skb) << 16));
5192#endif
5193
90079ce8
DM
5194 if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
5195 dev_kfree_skb(skb);
5196 goto out_unlock;
5197 }
5198
5199 sp = skb_shinfo(skb);
5200
042a53a9 5201 mapping = sp->dma_head;
5a6f3074
MC
5202
5203 tp->tx_buffers[entry].skb = skb;
5a6f3074
MC
5204
5205 tg3_set_txd(tp, entry, mapping, len, base_flags,
5206 (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
5207
5208 entry = NEXT_TX(entry);
5209
5210 /* Now loop through additional data fragments, and queue them. */
5211 if (skb_shinfo(skb)->nr_frags > 0) {
5212 unsigned int i, last;
5213
5214 last = skb_shinfo(skb)->nr_frags - 1;
5215 for (i = 0; i <= last; i++) {
5216 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5217
5218 len = frag->size;
042a53a9 5219 mapping = sp->dma_maps[i];
5a6f3074 5220 tp->tx_buffers[entry].skb = NULL;
5a6f3074
MC
5221
5222 tg3_set_txd(tp, entry, mapping, len,
5223 base_flags, (i == last) | (mss << 1));
5224
5225 entry = NEXT_TX(entry);
5226 }
5227 }
5228
5229 /* Packets are ready, update Tx producer idx local and on card. */
5230 tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
5231
5232 tp->tx_prod = entry;
1b2a7205 5233 if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
5a6f3074 5234 netif_stop_queue(dev);
42952231 5235 if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
5a6f3074
MC
5236 netif_wake_queue(tp->dev);
5237 }
5238
5239out_unlock:
cdd0db05 5240 mmiowb();
5a6f3074
MC
5241
5242 return NETDEV_TX_OK;
5243}
5244
52c0fd83
MC
5245static int tg3_start_xmit_dma_bug(struct sk_buff *, struct net_device *);
5246
5247/* Use GSO to workaround a rare TSO bug that may be triggered when the
5248 * TSO header is greater than 80 bytes.
5249 */
5250static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
5251{
5252 struct sk_buff *segs, *nskb;
5253
5254 /* Estimate the number of fragments in the worst case */
1b2a7205 5255 if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))) {
52c0fd83 5256 netif_stop_queue(tp->dev);
7f62ad5d
MC
5257 if (tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))
5258 return NETDEV_TX_BUSY;
5259
5260 netif_wake_queue(tp->dev);
52c0fd83
MC
5261 }
5262
5263 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
801678c5 5264 if (IS_ERR(segs))
52c0fd83
MC
5265 goto tg3_tso_bug_end;
5266
5267 do {
5268 nskb = segs;
5269 segs = segs->next;
5270 nskb->next = NULL;
5271 tg3_start_xmit_dma_bug(nskb, tp->dev);
5272 } while (segs);
5273
5274tg3_tso_bug_end:
5275 dev_kfree_skb(skb);
5276
5277 return NETDEV_TX_OK;
5278}
52c0fd83 5279
5a6f3074
MC
5280/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
5281 * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
5282 */
5283static int tg3_start_xmit_dma_bug(struct sk_buff *skb, struct net_device *dev)
1da177e4
LT
5284{
5285 struct tg3 *tp = netdev_priv(dev);
1da177e4 5286 u32 len, entry, base_flags, mss;
90079ce8 5287 struct skb_shared_info *sp;
1da177e4 5288 int would_hit_hwbug;
90079ce8 5289 dma_addr_t mapping;
1da177e4
LT
5290
5291 len = skb_headlen(skb);
5292
00b70504 5293 /* We are running in BH disabled context with netif_tx_lock
bea3348e 5294 * and TX reclaim runs via tp->napi.poll inside of a software
f47c11ee
DM
5295 * interrupt. Furthermore, IRQ processing runs lockless so we have
5296 * no IRQ context deadlocks to worry about either. Rejoice!
1da177e4 5297 */
1b2a7205 5298 if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
1f064a87
SH
5299 if (!netif_queue_stopped(dev)) {
5300 netif_stop_queue(dev);
5301
5302 /* This is a hard error, log it. */
5303 printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
5304 "queue awake!\n", dev->name);
5305 }
1da177e4
LT
5306 return NETDEV_TX_BUSY;
5307 }
5308
5309 entry = tp->tx_prod;
5310 base_flags = 0;
84fa7933 5311 if (skb->ip_summed == CHECKSUM_PARTIAL)
1da177e4 5312 base_flags |= TXD_FLAG_TCPUDP_CSUM;
1da177e4 5313 mss = 0;
c13e3713 5314 if ((mss = skb_shinfo(skb)->gso_size) != 0) {
eddc9ec5 5315 struct iphdr *iph;
52c0fd83 5316 int tcp_opt_len, ip_tcp_len, hdr_len;
1da177e4
LT
5317
5318 if (skb_header_cloned(skb) &&
5319 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
5320 dev_kfree_skb(skb);
5321 goto out_unlock;
5322 }
5323
ab6a5bb6 5324 tcp_opt_len = tcp_optlen(skb);
c9bdd4b5 5325 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
1da177e4 5326
52c0fd83
MC
5327 hdr_len = ip_tcp_len + tcp_opt_len;
5328 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
7f62ad5d 5329 (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
52c0fd83
MC
5330 return (tg3_tso_bug(tp, skb));
5331
1da177e4
LT
5332 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
5333 TXD_FLAG_CPU_POST_DMA);
5334
eddc9ec5
ACM
5335 iph = ip_hdr(skb);
5336 iph->check = 0;
5337 iph->tot_len = htons(mss + hdr_len);
1da177e4 5338 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
aa8223c7 5339 tcp_hdr(skb)->check = 0;
1da177e4 5340 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
aa8223c7
ACM
5341 } else
5342 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
5343 iph->daddr, 0,
5344 IPPROTO_TCP,
5345 0);
1da177e4
LT
5346
5347 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
5348 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
eddc9ec5 5349 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
5350 int tsflags;
5351
eddc9ec5 5352 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
5353 mss |= (tsflags << 11);
5354 }
5355 } else {
eddc9ec5 5356 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
5357 int tsflags;
5358
eddc9ec5 5359 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
5360 base_flags |= tsflags << 12;
5361 }
5362 }
5363 }
1da177e4
LT
5364#if TG3_VLAN_TAG_USED
5365 if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
5366 base_flags |= (TXD_FLAG_VLAN |
5367 (vlan_tx_tag_get(skb) << 16));
5368#endif
5369
90079ce8
DM
5370 if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
5371 dev_kfree_skb(skb);
5372 goto out_unlock;
5373 }
5374
5375 sp = skb_shinfo(skb);
5376
042a53a9 5377 mapping = sp->dma_head;
1da177e4
LT
5378
5379 tp->tx_buffers[entry].skb = skb;
1da177e4
LT
5380
5381 would_hit_hwbug = 0;
5382
41588ba1
MC
5383 if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
5384 would_hit_hwbug = 1;
5385 else if (tg3_4g_overflow_test(mapping, len))
c58ec932 5386 would_hit_hwbug = 1;
1da177e4
LT
5387
5388 tg3_set_txd(tp, entry, mapping, len, base_flags,
5389 (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
5390
5391 entry = NEXT_TX(entry);
5392
5393 /* Now loop through additional data fragments, and queue them. */
5394 if (skb_shinfo(skb)->nr_frags > 0) {
5395 unsigned int i, last;
5396
5397 last = skb_shinfo(skb)->nr_frags - 1;
5398 for (i = 0; i <= last; i++) {
5399 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5400
5401 len = frag->size;
042a53a9 5402 mapping = sp->dma_maps[i];
1da177e4
LT
5403
5404 tp->tx_buffers[entry].skb = NULL;
1da177e4 5405
c58ec932
MC
5406 if (tg3_4g_overflow_test(mapping, len))
5407 would_hit_hwbug = 1;
1da177e4 5408
72f2afb8
MC
5409 if (tg3_40bit_overflow_test(tp, mapping, len))
5410 would_hit_hwbug = 1;
5411
1da177e4
LT
5412 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
5413 tg3_set_txd(tp, entry, mapping, len,
5414 base_flags, (i == last)|(mss << 1));
5415 else
5416 tg3_set_txd(tp, entry, mapping, len,
5417 base_flags, (i == last));
5418
5419 entry = NEXT_TX(entry);
5420 }
5421 }
5422
5423 if (would_hit_hwbug) {
5424 u32 last_plus_one = entry;
5425 u32 start;
1da177e4 5426
c58ec932
MC
5427 start = entry - 1 - skb_shinfo(skb)->nr_frags;
5428 start &= (TG3_TX_RING_SIZE - 1);
1da177e4
LT
5429
5430 /* If the workaround fails due to memory/mapping
5431 * failure, silently drop this packet.
5432 */
72f2afb8 5433 if (tigon3_dma_hwbug_workaround(tp, skb, last_plus_one,
c58ec932 5434 &start, base_flags, mss))
1da177e4
LT
5435 goto out_unlock;
5436
5437 entry = start;
5438 }
5439
5440 /* Packets are ready, update Tx producer idx local and on card. */
5441 tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
5442
5443 tp->tx_prod = entry;
1b2a7205 5444 if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
1da177e4 5445 netif_stop_queue(dev);
42952231 5446 if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
51b91468
MC
5447 netif_wake_queue(tp->dev);
5448 }
1da177e4
LT
5449
5450out_unlock:
cdd0db05 5451 mmiowb();
1da177e4
LT
5452
5453 return NETDEV_TX_OK;
5454}
5455
5456static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
5457 int new_mtu)
5458{
5459 dev->mtu = new_mtu;
5460
ef7f5ec0 5461 if (new_mtu > ETH_DATA_LEN) {
a4e2b347 5462 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
ef7f5ec0
MC
5463 tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
5464 ethtool_op_set_tso(dev, 0);
5465 }
5466 else
5467 tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
5468 } else {
a4e2b347 5469 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
ef7f5ec0 5470 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
0f893dc6 5471 tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
ef7f5ec0 5472 }
1da177e4
LT
5473}
5474
5475static int tg3_change_mtu(struct net_device *dev, int new_mtu)
5476{
5477 struct tg3 *tp = netdev_priv(dev);
b9ec6c1b 5478 int err;
1da177e4
LT
5479
5480 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
5481 return -EINVAL;
5482
5483 if (!netif_running(dev)) {
5484 /* We'll just catch it later when the
5485 * device is up'd.
5486 */
5487 tg3_set_mtu(dev, tp, new_mtu);
5488 return 0;
5489 }
5490
b02fd9e3
MC
5491 tg3_phy_stop(tp);
5492
1da177e4 5493 tg3_netif_stop(tp);
f47c11ee
DM
5494
5495 tg3_full_lock(tp, 1);
1da177e4 5496
944d980e 5497 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
5498
5499 tg3_set_mtu(dev, tp, new_mtu);
5500
b9ec6c1b 5501 err = tg3_restart_hw(tp, 0);
1da177e4 5502
b9ec6c1b
MC
5503 if (!err)
5504 tg3_netif_start(tp);
1da177e4 5505
f47c11ee 5506 tg3_full_unlock(tp);
1da177e4 5507
b02fd9e3
MC
5508 if (!err)
5509 tg3_phy_start(tp);
5510
b9ec6c1b 5511 return err;
1da177e4
LT
5512}
5513
5514/* Free up pending packets in all rx/tx rings.
5515 *
5516 * The chip has been shut down and the driver detached from
5517 * the networking, so no interrupts or new tx packets will
5518 * end up in the driver. tp->{tx,}lock is not held and we are not
5519 * in an interrupt context and thus may sleep.
5520 */
5521static void tg3_free_rings(struct tg3 *tp)
5522{
5523 struct ring_info *rxp;
5524 int i;
5525
5526 for (i = 0; i < TG3_RX_RING_SIZE; i++) {
5527 rxp = &tp->rx_std_buffers[i];
5528
5529 if (rxp->skb == NULL)
5530 continue;
5531 pci_unmap_single(tp->pdev,
5532 pci_unmap_addr(rxp, mapping),
7e72aad4 5533 tp->rx_pkt_buf_sz - tp->rx_offset,
1da177e4
LT
5534 PCI_DMA_FROMDEVICE);
5535 dev_kfree_skb_any(rxp->skb);
5536 rxp->skb = NULL;
5537 }
5538
5539 for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
5540 rxp = &tp->rx_jumbo_buffers[i];
5541
5542 if (rxp->skb == NULL)
5543 continue;
5544 pci_unmap_single(tp->pdev,
5545 pci_unmap_addr(rxp, mapping),
5546 RX_JUMBO_PKT_BUF_SZ - tp->rx_offset,
5547 PCI_DMA_FROMDEVICE);
5548 dev_kfree_skb_any(rxp->skb);
5549 rxp->skb = NULL;
5550 }
5551
5552 for (i = 0; i < TG3_TX_RING_SIZE; ) {
5553 struct tx_ring_info *txp;
5554 struct sk_buff *skb;
1da177e4
LT
5555
5556 txp = &tp->tx_buffers[i];
5557 skb = txp->skb;
5558
5559 if (skb == NULL) {
5560 i++;
5561 continue;
5562 }
5563
90079ce8 5564 skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
1da177e4 5565
90079ce8 5566 txp->skb = NULL;
1da177e4 5567
90079ce8 5568 i += skb_shinfo(skb)->nr_frags + 1;
1da177e4
LT
5569
5570 dev_kfree_skb_any(skb);
5571 }
5572}
5573
5574/* Initialize tx/rx rings for packet processing.
5575 *
5576 * The chip has been shut down and the driver detached from
5577 * the networking, so no interrupts or new tx packets will
5578 * end up in the driver. tp->{tx,}lock are held and thus
5579 * we may not sleep.
5580 */
32d8c572 5581static int tg3_init_rings(struct tg3 *tp)
1da177e4
LT
5582{
5583 u32 i;
5584
5585 /* Free up all the SKBs. */
5586 tg3_free_rings(tp);
5587
5588 /* Zero out all descriptors. */
5589 memset(tp->rx_std, 0, TG3_RX_RING_BYTES);
5590 memset(tp->rx_jumbo, 0, TG3_RX_JUMBO_RING_BYTES);
5591 memset(tp->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
5592 memset(tp->tx_ring, 0, TG3_TX_RING_BYTES);
5593
7e72aad4 5594 tp->rx_pkt_buf_sz = RX_PKT_BUF_SZ;
a4e2b347 5595 if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
7e72aad4
MC
5596 (tp->dev->mtu > ETH_DATA_LEN))
5597 tp->rx_pkt_buf_sz = RX_JUMBO_PKT_BUF_SZ;
5598
1da177e4
LT
5599 /* Initialize invariants of the rings, we only set this
5600 * stuff once. This works because the card does not
5601 * write into the rx buffer posting rings.
5602 */
5603 for (i = 0; i < TG3_RX_RING_SIZE; i++) {
5604 struct tg3_rx_buffer_desc *rxd;
5605
5606 rxd = &tp->rx_std[i];
7e72aad4 5607 rxd->idx_len = (tp->rx_pkt_buf_sz - tp->rx_offset - 64)
1da177e4
LT
5608 << RXD_LEN_SHIFT;
5609 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
5610 rxd->opaque = (RXD_OPAQUE_RING_STD |
5611 (i << RXD_OPAQUE_INDEX_SHIFT));
5612 }
5613
0f893dc6 5614 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
1da177e4
LT
5615 for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
5616 struct tg3_rx_buffer_desc *rxd;
5617
5618 rxd = &tp->rx_jumbo[i];
5619 rxd->idx_len = (RX_JUMBO_PKT_BUF_SZ - tp->rx_offset - 64)
5620 << RXD_LEN_SHIFT;
5621 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
5622 RXD_FLAG_JUMBO;
5623 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
5624 (i << RXD_OPAQUE_INDEX_SHIFT));
5625 }
5626 }
5627
5628 /* Now allocate fresh SKBs for each rx ring. */
5629 for (i = 0; i < tp->rx_pending; i++) {
32d8c572
MC
5630 if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_STD, -1, i) < 0) {
5631 printk(KERN_WARNING PFX
5632 "%s: Using a smaller RX standard ring, "
5633 "only %d out of %d buffers were allocated "
5634 "successfully.\n",
5635 tp->dev->name, i, tp->rx_pending);
5636 if (i == 0)
5637 return -ENOMEM;
5638 tp->rx_pending = i;
1da177e4 5639 break;
32d8c572 5640 }
1da177e4
LT
5641 }
5642
0f893dc6 5643 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
1da177e4
LT
5644 for (i = 0; i < tp->rx_jumbo_pending; i++) {
5645 if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_JUMBO,
32d8c572
MC
5646 -1, i) < 0) {
5647 printk(KERN_WARNING PFX
5648 "%s: Using a smaller RX jumbo ring, "
5649 "only %d out of %d buffers were "
5650 "allocated successfully.\n",
5651 tp->dev->name, i, tp->rx_jumbo_pending);
5652 if (i == 0) {
5653 tg3_free_rings(tp);
5654 return -ENOMEM;
5655 }
5656 tp->rx_jumbo_pending = i;
1da177e4 5657 break;
32d8c572 5658 }
1da177e4
LT
5659 }
5660 }
32d8c572 5661 return 0;
1da177e4
LT
5662}
5663
5664/*
5665 * Must not be invoked with interrupt sources disabled and
5666 * the hardware shutdown down.
5667 */
5668static void tg3_free_consistent(struct tg3 *tp)
5669{
b4558ea9
JJ
5670 kfree(tp->rx_std_buffers);
5671 tp->rx_std_buffers = NULL;
1da177e4
LT
5672 if (tp->rx_std) {
5673 pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
5674 tp->rx_std, tp->rx_std_mapping);
5675 tp->rx_std = NULL;
5676 }
5677 if (tp->rx_jumbo) {
5678 pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
5679 tp->rx_jumbo, tp->rx_jumbo_mapping);
5680 tp->rx_jumbo = NULL;
5681 }
5682 if (tp->rx_rcb) {
5683 pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
5684 tp->rx_rcb, tp->rx_rcb_mapping);
5685 tp->rx_rcb = NULL;
5686 }
5687 if (tp->tx_ring) {
5688 pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
5689 tp->tx_ring, tp->tx_desc_mapping);
5690 tp->tx_ring = NULL;
5691 }
5692 if (tp->hw_status) {
5693 pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
5694 tp->hw_status, tp->status_mapping);
5695 tp->hw_status = NULL;
5696 }
5697 if (tp->hw_stats) {
5698 pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
5699 tp->hw_stats, tp->stats_mapping);
5700 tp->hw_stats = NULL;
5701 }
5702}
5703
5704/*
5705 * Must not be invoked with interrupt sources disabled and
5706 * the hardware shutdown down. Can sleep.
5707 */
5708static int tg3_alloc_consistent(struct tg3 *tp)
5709{
bd2b3343 5710 tp->rx_std_buffers = kzalloc((sizeof(struct ring_info) *
1da177e4
LT
5711 (TG3_RX_RING_SIZE +
5712 TG3_RX_JUMBO_RING_SIZE)) +
5713 (sizeof(struct tx_ring_info) *
5714 TG3_TX_RING_SIZE),
5715 GFP_KERNEL);
5716 if (!tp->rx_std_buffers)
5717 return -ENOMEM;
5718
1da177e4
LT
5719 tp->rx_jumbo_buffers = &tp->rx_std_buffers[TG3_RX_RING_SIZE];
5720 tp->tx_buffers = (struct tx_ring_info *)
5721 &tp->rx_jumbo_buffers[TG3_RX_JUMBO_RING_SIZE];
5722
5723 tp->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
5724 &tp->rx_std_mapping);
5725 if (!tp->rx_std)
5726 goto err_out;
5727
5728 tp->rx_jumbo = pci_alloc_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
5729 &tp->rx_jumbo_mapping);
5730
5731 if (!tp->rx_jumbo)
5732 goto err_out;
5733
5734 tp->rx_rcb = pci_alloc_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
5735 &tp->rx_rcb_mapping);
5736 if (!tp->rx_rcb)
5737 goto err_out;
5738
5739 tp->tx_ring = pci_alloc_consistent(tp->pdev, TG3_TX_RING_BYTES,
5740 &tp->tx_desc_mapping);
5741 if (!tp->tx_ring)
5742 goto err_out;
5743
5744 tp->hw_status = pci_alloc_consistent(tp->pdev,
5745 TG3_HW_STATUS_SIZE,
5746 &tp->status_mapping);
5747 if (!tp->hw_status)
5748 goto err_out;
5749
5750 tp->hw_stats = pci_alloc_consistent(tp->pdev,
5751 sizeof(struct tg3_hw_stats),
5752 &tp->stats_mapping);
5753 if (!tp->hw_stats)
5754 goto err_out;
5755
5756 memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
5757 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
5758
5759 return 0;
5760
5761err_out:
5762 tg3_free_consistent(tp);
5763 return -ENOMEM;
5764}
5765
5766#define MAX_WAIT_CNT 1000
5767
5768/* To stop a block, clear the enable bit and poll till it
5769 * clears. tp->lock is held.
5770 */
b3b7d6be 5771static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
1da177e4
LT
5772{
5773 unsigned int i;
5774 u32 val;
5775
5776 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
5777 switch (ofs) {
5778 case RCVLSC_MODE:
5779 case DMAC_MODE:
5780 case MBFREE_MODE:
5781 case BUFMGR_MODE:
5782 case MEMARB_MODE:
5783 /* We can't enable/disable these bits of the
5784 * 5705/5750, just say success.
5785 */
5786 return 0;
5787
5788 default:
5789 break;
855e1111 5790 }
1da177e4
LT
5791 }
5792
5793 val = tr32(ofs);
5794 val &= ~enable_bit;
5795 tw32_f(ofs, val);
5796
5797 for (i = 0; i < MAX_WAIT_CNT; i++) {
5798 udelay(100);
5799 val = tr32(ofs);
5800 if ((val & enable_bit) == 0)
5801 break;
5802 }
5803
b3b7d6be 5804 if (i == MAX_WAIT_CNT && !silent) {
1da177e4
LT
5805 printk(KERN_ERR PFX "tg3_stop_block timed out, "
5806 "ofs=%lx enable_bit=%x\n",
5807 ofs, enable_bit);
5808 return -ENODEV;
5809 }
5810
5811 return 0;
5812}
5813
5814/* tp->lock is held. */
b3b7d6be 5815static int tg3_abort_hw(struct tg3 *tp, int silent)
1da177e4
LT
5816{
5817 int i, err;
5818
5819 tg3_disable_ints(tp);
5820
5821 tp->rx_mode &= ~RX_MODE_ENABLE;
5822 tw32_f(MAC_RX_MODE, tp->rx_mode);
5823 udelay(10);
5824
b3b7d6be
DM
5825 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
5826 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
5827 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
5828 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
5829 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
5830 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
5831
5832 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
5833 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
5834 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
5835 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
5836 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
5837 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
5838 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
1da177e4
LT
5839
5840 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
5841 tw32_f(MAC_MODE, tp->mac_mode);
5842 udelay(40);
5843
5844 tp->tx_mode &= ~TX_MODE_ENABLE;
5845 tw32_f(MAC_TX_MODE, tp->tx_mode);
5846
5847 for (i = 0; i < MAX_WAIT_CNT; i++) {
5848 udelay(100);
5849 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
5850 break;
5851 }
5852 if (i >= MAX_WAIT_CNT) {
5853 printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
5854 "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
5855 tp->dev->name, tr32(MAC_TX_MODE));
e6de8ad1 5856 err |= -ENODEV;
1da177e4
LT
5857 }
5858
e6de8ad1 5859 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
b3b7d6be
DM
5860 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
5861 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
1da177e4
LT
5862
5863 tw32(FTQ_RESET, 0xffffffff);
5864 tw32(FTQ_RESET, 0x00000000);
5865
b3b7d6be
DM
5866 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
5867 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
1da177e4
LT
5868
5869 if (tp->hw_status)
5870 memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
5871 if (tp->hw_stats)
5872 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
5873
1da177e4
LT
5874 return err;
5875}
5876
0d3031d9
MC
5877static void tg3_ape_send_event(struct tg3 *tp, u32 event)
5878{
5879 int i;
5880 u32 apedata;
5881
5882 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
5883 if (apedata != APE_SEG_SIG_MAGIC)
5884 return;
5885
5886 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
731fd79c 5887 if (!(apedata & APE_FW_STATUS_READY))
0d3031d9
MC
5888 return;
5889
5890 /* Wait for up to 1 millisecond for APE to service previous event. */
5891 for (i = 0; i < 10; i++) {
5892 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
5893 return;
5894
5895 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
5896
5897 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
5898 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
5899 event | APE_EVENT_STATUS_EVENT_PENDING);
5900
5901 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
5902
5903 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
5904 break;
5905
5906 udelay(100);
5907 }
5908
5909 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
5910 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
5911}
5912
5913static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
5914{
5915 u32 event;
5916 u32 apedata;
5917
5918 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
5919 return;
5920
5921 switch (kind) {
5922 case RESET_KIND_INIT:
5923 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
5924 APE_HOST_SEG_SIG_MAGIC);
5925 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
5926 APE_HOST_SEG_LEN_MAGIC);
5927 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
5928 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
5929 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
5930 APE_HOST_DRIVER_ID_MAGIC);
5931 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
5932 APE_HOST_BEHAV_NO_PHYLOCK);
5933
5934 event = APE_EVENT_STATUS_STATE_START;
5935 break;
5936 case RESET_KIND_SHUTDOWN:
b2aee154
MC
5937 /* With the interface we are currently using,
5938 * APE does not track driver state. Wiping
5939 * out the HOST SEGMENT SIGNATURE forces
5940 * the APE to assume OS absent status.
5941 */
5942 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
5943
0d3031d9
MC
5944 event = APE_EVENT_STATUS_STATE_UNLOAD;
5945 break;
5946 case RESET_KIND_SUSPEND:
5947 event = APE_EVENT_STATUS_STATE_SUSPEND;
5948 break;
5949 default:
5950 return;
5951 }
5952
5953 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
5954
5955 tg3_ape_send_event(tp, event);
5956}
5957
1da177e4
LT
5958/* tp->lock is held. */
5959static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
5960{
f49639e6
DM
5961 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
5962 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1da177e4
LT
5963
5964 if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
5965 switch (kind) {
5966 case RESET_KIND_INIT:
5967 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
5968 DRV_STATE_START);
5969 break;
5970
5971 case RESET_KIND_SHUTDOWN:
5972 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
5973 DRV_STATE_UNLOAD);
5974 break;
5975
5976 case RESET_KIND_SUSPEND:
5977 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
5978 DRV_STATE_SUSPEND);
5979 break;
5980
5981 default:
5982 break;
855e1111 5983 }
1da177e4 5984 }
0d3031d9
MC
5985
5986 if (kind == RESET_KIND_INIT ||
5987 kind == RESET_KIND_SUSPEND)
5988 tg3_ape_driver_state_change(tp, kind);
1da177e4
LT
5989}
5990
5991/* tp->lock is held. */
5992static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
5993{
5994 if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
5995 switch (kind) {
5996 case RESET_KIND_INIT:
5997 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
5998 DRV_STATE_START_DONE);
5999 break;
6000
6001 case RESET_KIND_SHUTDOWN:
6002 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6003 DRV_STATE_UNLOAD_DONE);
6004 break;
6005
6006 default:
6007 break;
855e1111 6008 }
1da177e4 6009 }
0d3031d9
MC
6010
6011 if (kind == RESET_KIND_SHUTDOWN)
6012 tg3_ape_driver_state_change(tp, kind);
1da177e4
LT
6013}
6014
6015/* tp->lock is held. */
6016static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
6017{
6018 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
6019 switch (kind) {
6020 case RESET_KIND_INIT:
6021 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6022 DRV_STATE_START);
6023 break;
6024
6025 case RESET_KIND_SHUTDOWN:
6026 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6027 DRV_STATE_UNLOAD);
6028 break;
6029
6030 case RESET_KIND_SUSPEND:
6031 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6032 DRV_STATE_SUSPEND);
6033 break;
6034
6035 default:
6036 break;
855e1111 6037 }
1da177e4
LT
6038 }
6039}
6040
7a6f4369
MC
6041static int tg3_poll_fw(struct tg3 *tp)
6042{
6043 int i;
6044 u32 val;
6045
b5d3772c 6046 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
0ccead18
GZ
6047 /* Wait up to 20ms for init done. */
6048 for (i = 0; i < 200; i++) {
b5d3772c
MC
6049 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
6050 return 0;
0ccead18 6051 udelay(100);
b5d3772c
MC
6052 }
6053 return -ENODEV;
6054 }
6055
7a6f4369
MC
6056 /* Wait for firmware initialization to complete. */
6057 for (i = 0; i < 100000; i++) {
6058 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
6059 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
6060 break;
6061 udelay(10);
6062 }
6063
6064 /* Chip might not be fitted with firmware. Some Sun onboard
6065 * parts are configured like that. So don't signal the timeout
6066 * of the above loop as an error, but do report the lack of
6067 * running firmware once.
6068 */
6069 if (i >= 100000 &&
6070 !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
6071 tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
6072
6073 printk(KERN_INFO PFX "%s: No firmware running.\n",
6074 tp->dev->name);
6075 }
6076
6077 return 0;
6078}
6079
ee6a99b5
MC
6080/* Save PCI command register before chip reset */
6081static void tg3_save_pci_state(struct tg3 *tp)
6082{
8a6eac90 6083 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
ee6a99b5
MC
6084}
6085
6086/* Restore PCI state after chip reset */
6087static void tg3_restore_pci_state(struct tg3 *tp)
6088{
6089 u32 val;
6090
6091 /* Re-enable indirect register accesses. */
6092 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
6093 tp->misc_host_ctrl);
6094
6095 /* Set MAX PCI retry to zero. */
6096 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
6097 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
6098 (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
6099 val |= PCISTATE_RETRY_SAME_DMA;
0d3031d9
MC
6100 /* Allow reads and writes to the APE register and memory space. */
6101 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
6102 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
6103 PCISTATE_ALLOW_APE_SHMEM_WR;
ee6a99b5
MC
6104 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
6105
8a6eac90 6106 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
ee6a99b5 6107
fcb389df
MC
6108 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
6109 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
6110 pcie_set_readrq(tp->pdev, 4096);
6111 else {
6112 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
6113 tp->pci_cacheline_sz);
6114 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
6115 tp->pci_lat_timer);
6116 }
114342f2 6117 }
5f5c51e3 6118
ee6a99b5 6119 /* Make sure PCI-X relaxed ordering bit is clear. */
52f4490c 6120 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
9974a356
MC
6121 u16 pcix_cmd;
6122
6123 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
6124 &pcix_cmd);
6125 pcix_cmd &= ~PCI_X_CMD_ERO;
6126 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
6127 pcix_cmd);
6128 }
ee6a99b5
MC
6129
6130 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
ee6a99b5
MC
6131
6132 /* Chip reset on 5780 will reset MSI enable bit,
6133 * so need to restore it.
6134 */
6135 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
6136 u16 ctrl;
6137
6138 pci_read_config_word(tp->pdev,
6139 tp->msi_cap + PCI_MSI_FLAGS,
6140 &ctrl);
6141 pci_write_config_word(tp->pdev,
6142 tp->msi_cap + PCI_MSI_FLAGS,
6143 ctrl | PCI_MSI_FLAGS_ENABLE);
6144 val = tr32(MSGINT_MODE);
6145 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
6146 }
6147 }
6148}
6149
1da177e4
LT
6150static void tg3_stop_fw(struct tg3 *);
6151
6152/* tp->lock is held. */
6153static int tg3_chip_reset(struct tg3 *tp)
6154{
6155 u32 val;
1ee582d8 6156 void (*write_op)(struct tg3 *, u32, u32);
7a6f4369 6157 int err;
1da177e4 6158
f49639e6
DM
6159 tg3_nvram_lock(tp);
6160
158d7abd
MC
6161 tg3_mdio_stop(tp);
6162
77b483f1
MC
6163 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
6164
f49639e6
DM
6165 /* No matching tg3_nvram_unlock() after this because
6166 * chip reset below will undo the nvram lock.
6167 */
6168 tp->nvram_lock_cnt = 0;
1da177e4 6169
ee6a99b5
MC
6170 /* GRC_MISC_CFG core clock reset will clear the memory
6171 * enable bit in PCI register 4 and the MSI enable bit
6172 * on some chips, so we save relevant registers here.
6173 */
6174 tg3_save_pci_state(tp);
6175
d9ab5ad1 6176 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
321d32a0 6177 (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
d9ab5ad1
MC
6178 tw32(GRC_FASTBOOT_PC, 0);
6179
1da177e4
LT
6180 /*
6181 * We must avoid the readl() that normally takes place.
6182 * It locks machines, causes machine checks, and other
6183 * fun things. So, temporarily disable the 5701
6184 * hardware workaround, while we do the reset.
6185 */
1ee582d8
MC
6186 write_op = tp->write32;
6187 if (write_op == tg3_write_flush_reg32)
6188 tp->write32 = tg3_write32;
1da177e4 6189
d18edcb2
MC
6190 /* Prevent the irq handler from reading or writing PCI registers
6191 * during chip reset when the memory enable bit in the PCI command
6192 * register may be cleared. The chip does not generate interrupt
6193 * at this time, but the irq handler may still be called due to irq
6194 * sharing or irqpoll.
6195 */
6196 tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
b8fa2f3a
MC
6197 if (tp->hw_status) {
6198 tp->hw_status->status = 0;
6199 tp->hw_status->status_tag = 0;
6200 }
d18edcb2 6201 tp->last_tag = 0;
624f8e50 6202 tp->last_irq_tag = 0;
d18edcb2
MC
6203 smp_mb();
6204 synchronize_irq(tp->pdev->irq);
6205
255ca311
MC
6206 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
6207 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
6208 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
6209 }
6210
1da177e4
LT
6211 /* do the reset */
6212 val = GRC_MISC_CFG_CORECLK_RESET;
6213
6214 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
6215 if (tr32(0x7e2c) == 0x60) {
6216 tw32(0x7e2c, 0x20);
6217 }
6218 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
6219 tw32(GRC_MISC_CFG, (1 << 29));
6220 val |= (1 << 29);
6221 }
6222 }
6223
b5d3772c
MC
6224 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
6225 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
6226 tw32(GRC_VCPU_EXT_CTRL,
6227 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
6228 }
6229
1da177e4
LT
6230 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
6231 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
6232 tw32(GRC_MISC_CFG, val);
6233
1ee582d8
MC
6234 /* restore 5701 hardware bug workaround write method */
6235 tp->write32 = write_op;
1da177e4
LT
6236
6237 /* Unfortunately, we have to delay before the PCI read back.
6238 * Some 575X chips even will not respond to a PCI cfg access
6239 * when the reset command is given to the chip.
6240 *
6241 * How do these hardware designers expect things to work
6242 * properly if the PCI write is posted for a long period
6243 * of time? It is always necessary to have some method by
6244 * which a register read back can occur to push the write
6245 * out which does the reset.
6246 *
6247 * For most tg3 variants the trick below was working.
6248 * Ho hum...
6249 */
6250 udelay(120);
6251
6252 /* Flush PCI posted writes. The normal MMIO registers
6253 * are inaccessible at this time so this is the only
6254 * way to make this reliably (actually, this is no longer
6255 * the case, see above). I tried to use indirect
6256 * register read/write but this upset some 5701 variants.
6257 */
6258 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
6259
6260 udelay(120);
6261
5e7dfd0f 6262 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
e7126997
MC
6263 u16 val16;
6264
1da177e4
LT
6265 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
6266 int i;
6267 u32 cfg_val;
6268
6269 /* Wait for link training to complete. */
6270 for (i = 0; i < 5000; i++)
6271 udelay(100);
6272
6273 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
6274 pci_write_config_dword(tp->pdev, 0xc4,
6275 cfg_val | (1 << 15));
6276 }
5e7dfd0f 6277
e7126997
MC
6278 /* Clear the "no snoop" and "relaxed ordering" bits. */
6279 pci_read_config_word(tp->pdev,
6280 tp->pcie_cap + PCI_EXP_DEVCTL,
6281 &val16);
6282 val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
6283 PCI_EXP_DEVCTL_NOSNOOP_EN);
6284 /*
6285 * Older PCIe devices only support the 128 byte
6286 * MPS setting. Enforce the restriction.
5e7dfd0f 6287 */
e7126997
MC
6288 if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
6289 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784))
6290 val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
5e7dfd0f
MC
6291 pci_write_config_word(tp->pdev,
6292 tp->pcie_cap + PCI_EXP_DEVCTL,
e7126997 6293 val16);
5e7dfd0f
MC
6294
6295 pcie_set_readrq(tp->pdev, 4096);
6296
6297 /* Clear error status */
6298 pci_write_config_word(tp->pdev,
6299 tp->pcie_cap + PCI_EXP_DEVSTA,
6300 PCI_EXP_DEVSTA_CED |
6301 PCI_EXP_DEVSTA_NFED |
6302 PCI_EXP_DEVSTA_FED |
6303 PCI_EXP_DEVSTA_URD);
1da177e4
LT
6304 }
6305
ee6a99b5 6306 tg3_restore_pci_state(tp);
1da177e4 6307
d18edcb2
MC
6308 tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
6309
ee6a99b5
MC
6310 val = 0;
6311 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
4cf78e4f 6312 val = tr32(MEMARB_MODE);
ee6a99b5 6313 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
1da177e4
LT
6314
6315 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
6316 tg3_stop_fw(tp);
6317 tw32(0x5000, 0x400);
6318 }
6319
6320 tw32(GRC_MODE, tp->grc_mode);
6321
6322 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
ab0049b4 6323 val = tr32(0xc4);
1da177e4
LT
6324
6325 tw32(0xc4, val | (1 << 15));
6326 }
6327
6328 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
6329 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
6330 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
6331 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
6332 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
6333 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
6334 }
6335
6336 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
6337 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
6338 tw32_f(MAC_MODE, tp->mac_mode);
747e8f8b
MC
6339 } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
6340 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
6341 tw32_f(MAC_MODE, tp->mac_mode);
3bda1258
MC
6342 } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
6343 tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
6344 if (tp->mac_mode & MAC_MODE_APE_TX_EN)
6345 tp->mac_mode |= MAC_MODE_TDE_ENABLE;
6346 tw32_f(MAC_MODE, tp->mac_mode);
1da177e4
LT
6347 } else
6348 tw32_f(MAC_MODE, 0);
6349 udelay(40);
6350
158d7abd
MC
6351 tg3_mdio_start(tp);
6352
77b483f1
MC
6353 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
6354
7a6f4369
MC
6355 err = tg3_poll_fw(tp);
6356 if (err)
6357 return err;
1da177e4
LT
6358
6359 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
6360 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
ab0049b4 6361 val = tr32(0x7c00);
1da177e4
LT
6362
6363 tw32(0x7c00, val | (1 << 25));
6364 }
6365
6366 /* Reprobe ASF enable state. */
6367 tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
6368 tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
6369 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
6370 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
6371 u32 nic_cfg;
6372
6373 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
6374 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
6375 tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
4ba526ce 6376 tp->last_event_jiffies = jiffies;
cbf46853 6377 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
1da177e4
LT
6378 tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
6379 }
6380 }
6381
6382 return 0;
6383}
6384
6385/* tp->lock is held. */
6386static void tg3_stop_fw(struct tg3 *tp)
6387{
0d3031d9
MC
6388 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
6389 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
7c5026aa
MC
6390 /* Wait for RX cpu to ACK the previous event. */
6391 tg3_wait_for_event_ack(tp);
1da177e4
LT
6392
6393 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
4ba526ce
MC
6394
6395 tg3_generate_fw_event(tp);
1da177e4 6396
7c5026aa
MC
6397 /* Wait for RX cpu to ACK this event. */
6398 tg3_wait_for_event_ack(tp);
1da177e4
LT
6399 }
6400}
6401
6402/* tp->lock is held. */
944d980e 6403static int tg3_halt(struct tg3 *tp, int kind, int silent)
1da177e4
LT
6404{
6405 int err;
6406
6407 tg3_stop_fw(tp);
6408
944d980e 6409 tg3_write_sig_pre_reset(tp, kind);
1da177e4 6410
b3b7d6be 6411 tg3_abort_hw(tp, silent);
1da177e4
LT
6412 err = tg3_chip_reset(tp);
6413
daba2a63
MC
6414 __tg3_set_mac_addr(tp, 0);
6415
944d980e
MC
6416 tg3_write_sig_legacy(tp, kind);
6417 tg3_write_sig_post_reset(tp, kind);
1da177e4
LT
6418
6419 if (err)
6420 return err;
6421
6422 return 0;
6423}
6424
1da177e4
LT
6425#define RX_CPU_SCRATCH_BASE 0x30000
6426#define RX_CPU_SCRATCH_SIZE 0x04000
6427#define TX_CPU_SCRATCH_BASE 0x34000
6428#define TX_CPU_SCRATCH_SIZE 0x04000
6429
6430/* tp->lock is held. */
6431static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
6432{
6433 int i;
6434
5d9428de
ES
6435 BUG_ON(offset == TX_CPU_BASE &&
6436 (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
1da177e4 6437
b5d3772c
MC
6438 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
6439 u32 val = tr32(GRC_VCPU_EXT_CTRL);
6440
6441 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
6442 return 0;
6443 }
1da177e4
LT
6444 if (offset == RX_CPU_BASE) {
6445 for (i = 0; i < 10000; i++) {
6446 tw32(offset + CPU_STATE, 0xffffffff);
6447 tw32(offset + CPU_MODE, CPU_MODE_HALT);
6448 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
6449 break;
6450 }
6451
6452 tw32(offset + CPU_STATE, 0xffffffff);
6453 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
6454 udelay(10);
6455 } else {
6456 for (i = 0; i < 10000; i++) {
6457 tw32(offset + CPU_STATE, 0xffffffff);
6458 tw32(offset + CPU_MODE, CPU_MODE_HALT);
6459 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
6460 break;
6461 }
6462 }
6463
6464 if (i >= 10000) {
6465 printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
6466 "and %s CPU\n",
6467 tp->dev->name,
6468 (offset == RX_CPU_BASE ? "RX" : "TX"));
6469 return -ENODEV;
6470 }
ec41c7df
MC
6471
6472 /* Clear firmware's nvram arbitration. */
6473 if (tp->tg3_flags & TG3_FLAG_NVRAM)
6474 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
1da177e4
LT
6475 return 0;
6476}
6477
6478struct fw_info {
077f849d
JSR
6479 unsigned int fw_base;
6480 unsigned int fw_len;
6481 const __be32 *fw_data;
1da177e4
LT
6482};
6483
6484/* tp->lock is held. */
6485static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
6486 int cpu_scratch_size, struct fw_info *info)
6487{
ec41c7df 6488 int err, lock_err, i;
1da177e4
LT
6489 void (*write_op)(struct tg3 *, u32, u32);
6490
6491 if (cpu_base == TX_CPU_BASE &&
6492 (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
6493 printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
6494 "TX cpu firmware on %s which is 5705.\n",
6495 tp->dev->name);
6496 return -EINVAL;
6497 }
6498
6499 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
6500 write_op = tg3_write_mem;
6501 else
6502 write_op = tg3_write_indirect_reg32;
6503
1b628151
MC
6504 /* It is possible that bootcode is still loading at this point.
6505 * Get the nvram lock first before halting the cpu.
6506 */
ec41c7df 6507 lock_err = tg3_nvram_lock(tp);
1da177e4 6508 err = tg3_halt_cpu(tp, cpu_base);
ec41c7df
MC
6509 if (!lock_err)
6510 tg3_nvram_unlock(tp);
1da177e4
LT
6511 if (err)
6512 goto out;
6513
6514 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
6515 write_op(tp, cpu_scratch_base + i, 0);
6516 tw32(cpu_base + CPU_STATE, 0xffffffff);
6517 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
077f849d 6518 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
1da177e4 6519 write_op(tp, (cpu_scratch_base +
077f849d 6520 (info->fw_base & 0xffff) +
1da177e4 6521 (i * sizeof(u32))),
077f849d 6522 be32_to_cpu(info->fw_data[i]));
1da177e4
LT
6523
6524 err = 0;
6525
6526out:
1da177e4
LT
6527 return err;
6528}
6529
6530/* tp->lock is held. */
6531static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
6532{
6533 struct fw_info info;
077f849d 6534 const __be32 *fw_data;
1da177e4
LT
6535 int err, i;
6536
077f849d
JSR
6537 fw_data = (void *)tp->fw->data;
6538
6539 /* Firmware blob starts with version numbers, followed by
6540 start address and length. We are setting complete length.
6541 length = end_address_of_bss - start_address_of_text.
6542 Remainder is the blob to be loaded contiguously
6543 from start address. */
6544
6545 info.fw_base = be32_to_cpu(fw_data[1]);
6546 info.fw_len = tp->fw->size - 12;
6547 info.fw_data = &fw_data[3];
1da177e4
LT
6548
6549 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
6550 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
6551 &info);
6552 if (err)
6553 return err;
6554
6555 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
6556 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
6557 &info);
6558 if (err)
6559 return err;
6560
6561 /* Now startup only the RX cpu. */
6562 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
077f849d 6563 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
1da177e4
LT
6564
6565 for (i = 0; i < 5; i++) {
077f849d 6566 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
1da177e4
LT
6567 break;
6568 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
6569 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
077f849d 6570 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
1da177e4
LT
6571 udelay(1000);
6572 }
6573 if (i >= 5) {
6574 printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
6575 "to set RX CPU PC, is %08x should be %08x\n",
6576 tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
077f849d 6577 info.fw_base);
1da177e4
LT
6578 return -ENODEV;
6579 }
6580 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
6581 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
6582
6583 return 0;
6584}
6585
1da177e4 6586/* 5705 needs a special version of the TSO firmware. */
1da177e4
LT
6587
6588/* tp->lock is held. */
6589static int tg3_load_tso_firmware(struct tg3 *tp)
6590{
6591 struct fw_info info;
077f849d 6592 const __be32 *fw_data;
1da177e4
LT
6593 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
6594 int err, i;
6595
6596 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
6597 return 0;
6598
077f849d
JSR
6599 fw_data = (void *)tp->fw->data;
6600
6601 /* Firmware blob starts with version numbers, followed by
6602 start address and length. We are setting complete length.
6603 length = end_address_of_bss - start_address_of_text.
6604 Remainder is the blob to be loaded contiguously
6605 from start address. */
6606
6607 info.fw_base = be32_to_cpu(fw_data[1]);
6608 cpu_scratch_size = tp->fw_len;
6609 info.fw_len = tp->fw->size - 12;
6610 info.fw_data = &fw_data[3];
6611
1da177e4 6612 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
6613 cpu_base = RX_CPU_BASE;
6614 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
1da177e4 6615 } else {
1da177e4
LT
6616 cpu_base = TX_CPU_BASE;
6617 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
6618 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
6619 }
6620
6621 err = tg3_load_firmware_cpu(tp, cpu_base,
6622 cpu_scratch_base, cpu_scratch_size,
6623 &info);
6624 if (err)
6625 return err;
6626
6627 /* Now startup the cpu. */
6628 tw32(cpu_base + CPU_STATE, 0xffffffff);
077f849d 6629 tw32_f(cpu_base + CPU_PC, info.fw_base);
1da177e4
LT
6630
6631 for (i = 0; i < 5; i++) {
077f849d 6632 if (tr32(cpu_base + CPU_PC) == info.fw_base)
1da177e4
LT
6633 break;
6634 tw32(cpu_base + CPU_STATE, 0xffffffff);
6635 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
077f849d 6636 tw32_f(cpu_base + CPU_PC, info.fw_base);
1da177e4
LT
6637 udelay(1000);
6638 }
6639 if (i >= 5) {
6640 printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
6641 "to set CPU PC, is %08x should be %08x\n",
6642 tp->dev->name, tr32(cpu_base + CPU_PC),
077f849d 6643 info.fw_base);
1da177e4
LT
6644 return -ENODEV;
6645 }
6646 tw32(cpu_base + CPU_STATE, 0xffffffff);
6647 tw32_f(cpu_base + CPU_MODE, 0x00000000);
6648 return 0;
6649}
6650
1da177e4 6651
1da177e4
LT
6652static int tg3_set_mac_addr(struct net_device *dev, void *p)
6653{
6654 struct tg3 *tp = netdev_priv(dev);
6655 struct sockaddr *addr = p;
986e0aeb 6656 int err = 0, skip_mac_1 = 0;
1da177e4 6657
f9804ddb
MC
6658 if (!is_valid_ether_addr(addr->sa_data))
6659 return -EINVAL;
6660
1da177e4
LT
6661 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
6662
e75f7c90
MC
6663 if (!netif_running(dev))
6664 return 0;
6665
58712ef9 6666 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
986e0aeb 6667 u32 addr0_high, addr0_low, addr1_high, addr1_low;
58712ef9 6668
986e0aeb
MC
6669 addr0_high = tr32(MAC_ADDR_0_HIGH);
6670 addr0_low = tr32(MAC_ADDR_0_LOW);
6671 addr1_high = tr32(MAC_ADDR_1_HIGH);
6672 addr1_low = tr32(MAC_ADDR_1_LOW);
6673
6674 /* Skip MAC addr 1 if ASF is using it. */
6675 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
6676 !(addr1_high == 0 && addr1_low == 0))
6677 skip_mac_1 = 1;
58712ef9 6678 }
986e0aeb
MC
6679 spin_lock_bh(&tp->lock);
6680 __tg3_set_mac_addr(tp, skip_mac_1);
6681 spin_unlock_bh(&tp->lock);
1da177e4 6682
b9ec6c1b 6683 return err;
1da177e4
LT
6684}
6685
6686/* tp->lock is held. */
6687static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
6688 dma_addr_t mapping, u32 maxlen_flags,
6689 u32 nic_addr)
6690{
6691 tg3_write_mem(tp,
6692 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
6693 ((u64) mapping >> 32));
6694 tg3_write_mem(tp,
6695 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
6696 ((u64) mapping & 0xffffffff));
6697 tg3_write_mem(tp,
6698 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
6699 maxlen_flags);
6700
6701 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
6702 tg3_write_mem(tp,
6703 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
6704 nic_addr);
6705}
6706
6707static void __tg3_set_rx_mode(struct net_device *);
d244c892 6708static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
15f9850d
DM
6709{
6710 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
6711 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
6712 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
6713 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
6714 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
6715 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
6716 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
6717 }
6718 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
6719 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
6720 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
6721 u32 val = ec->stats_block_coalesce_usecs;
6722
6723 if (!netif_carrier_ok(tp->dev))
6724 val = 0;
6725
6726 tw32(HOSTCC_STAT_COAL_TICKS, val);
6727 }
6728}
1da177e4
LT
6729
6730/* tp->lock is held. */
8e7a22e3 6731static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
1da177e4
LT
6732{
6733 u32 val, rdmac_mode;
6734 int i, err, limit;
6735
6736 tg3_disable_ints(tp);
6737
6738 tg3_stop_fw(tp);
6739
6740 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
6741
6742 if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
e6de8ad1 6743 tg3_abort_hw(tp, 1);
1da177e4
LT
6744 }
6745
dd477003
MC
6746 if (reset_phy &&
6747 !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB))
d4d2c558
MC
6748 tg3_phy_reset(tp);
6749
1da177e4
LT
6750 err = tg3_chip_reset(tp);
6751 if (err)
6752 return err;
6753
6754 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
6755
bcb37f6c 6756 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
d30cdd28
MC
6757 val = tr32(TG3_CPMU_CTRL);
6758 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
6759 tw32(TG3_CPMU_CTRL, val);
9acb961e
MC
6760
6761 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
6762 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
6763 val |= CPMU_LSPD_10MB_MACCLK_6_25;
6764 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
6765
6766 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
6767 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
6768 val |= CPMU_LNK_AWARE_MACCLK_6_25;
6769 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
6770
6771 val = tr32(TG3_CPMU_HST_ACC);
6772 val &= ~CPMU_HST_ACC_MACCLK_MASK;
6773 val |= CPMU_HST_ACC_MACCLK_6_25;
6774 tw32(TG3_CPMU_HST_ACC, val);
d30cdd28
MC
6775 }
6776
33466d93
MC
6777 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
6778 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
6779 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
6780 PCIE_PWR_MGMT_L1_THRESH_4MS;
6781 tw32(PCIE_PWR_MGMT_THRESH, val);
521e6b90
MC
6782
6783 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
6784 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
6785
6786 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
33466d93
MC
6787 }
6788
255ca311
MC
6789 if (tp->tg3_flags3 & TG3_FLG3_TOGGLE_10_100_L1PLLPD) {
6790 val = tr32(TG3_PCIE_LNKCTL);
6791 if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG)
6792 val |= TG3_PCIE_LNKCTL_L1_PLL_PD_DIS;
6793 else
6794 val &= ~TG3_PCIE_LNKCTL_L1_PLL_PD_DIS;
6795 tw32(TG3_PCIE_LNKCTL, val);
6796 }
6797
1da177e4
LT
6798 /* This works around an issue with Athlon chipsets on
6799 * B3 tigon3 silicon. This bit has no effect on any
6800 * other revision. But do not set this on PCI Express
795d01c5 6801 * chips and don't even touch the clocks if the CPMU is present.
1da177e4 6802 */
795d01c5
MC
6803 if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
6804 if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
6805 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
6806 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
6807 }
1da177e4
LT
6808
6809 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
6810 (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
6811 val = tr32(TG3PCI_PCISTATE);
6812 val |= PCISTATE_RETRY_SAME_DMA;
6813 tw32(TG3PCI_PCISTATE, val);
6814 }
6815
0d3031d9
MC
6816 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
6817 /* Allow reads and writes to the
6818 * APE register and memory space.
6819 */
6820 val = tr32(TG3PCI_PCISTATE);
6821 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
6822 PCISTATE_ALLOW_APE_SHMEM_WR;
6823 tw32(TG3PCI_PCISTATE, val);
6824 }
6825
1da177e4
LT
6826 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
6827 /* Enable some hw fixes. */
6828 val = tr32(TG3PCI_MSI_DATA);
6829 val |= (1 << 26) | (1 << 28) | (1 << 29);
6830 tw32(TG3PCI_MSI_DATA, val);
6831 }
6832
6833 /* Descriptor ring init may make accesses to the
6834 * NIC SRAM area to setup the TX descriptors, so we
6835 * can only do this after the hardware has been
6836 * successfully reset.
6837 */
32d8c572
MC
6838 err = tg3_init_rings(tp);
6839 if (err)
6840 return err;
1da177e4 6841
9936bcf6 6842 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
fcb389df 6843 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
d30cdd28
MC
6844 /* This value is determined during the probe time DMA
6845 * engine test, tg3_test_dma.
6846 */
6847 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
6848 }
1da177e4
LT
6849
6850 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
6851 GRC_MODE_4X_NIC_SEND_RINGS |
6852 GRC_MODE_NO_TX_PHDR_CSUM |
6853 GRC_MODE_NO_RX_PHDR_CSUM);
6854 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
d2d746f8
MC
6855
6856 /* Pseudo-header checksum is done by hardware logic and not
6857 * the offload processers, so make the chip do the pseudo-
6858 * header checksums on receive. For transmit it is more
6859 * convenient to do the pseudo-header checksum in software
6860 * as Linux does that on transmit for us in all cases.
6861 */
6862 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
1da177e4
LT
6863
6864 tw32(GRC_MODE,
6865 tp->grc_mode |
6866 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
6867
6868 /* Setup the timer prescalar register. Clock is always 66Mhz. */
6869 val = tr32(GRC_MISC_CFG);
6870 val &= ~0xff;
6871 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
6872 tw32(GRC_MISC_CFG, val);
6873
6874 /* Initialize MBUF/DESC pool. */
cbf46853 6875 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
1da177e4
LT
6876 /* Do nothing. */
6877 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
6878 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
6879 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
6880 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
6881 else
6882 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
6883 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
6884 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
6885 }
1da177e4
LT
6886 else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
6887 int fw_len;
6888
077f849d 6889 fw_len = tp->fw_len;
1da177e4
LT
6890 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
6891 tw32(BUFMGR_MB_POOL_ADDR,
6892 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
6893 tw32(BUFMGR_MB_POOL_SIZE,
6894 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
6895 }
1da177e4 6896
0f893dc6 6897 if (tp->dev->mtu <= ETH_DATA_LEN) {
1da177e4
LT
6898 tw32(BUFMGR_MB_RDMA_LOW_WATER,
6899 tp->bufmgr_config.mbuf_read_dma_low_water);
6900 tw32(BUFMGR_MB_MACRX_LOW_WATER,
6901 tp->bufmgr_config.mbuf_mac_rx_low_water);
6902 tw32(BUFMGR_MB_HIGH_WATER,
6903 tp->bufmgr_config.mbuf_high_water);
6904 } else {
6905 tw32(BUFMGR_MB_RDMA_LOW_WATER,
6906 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
6907 tw32(BUFMGR_MB_MACRX_LOW_WATER,
6908 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
6909 tw32(BUFMGR_MB_HIGH_WATER,
6910 tp->bufmgr_config.mbuf_high_water_jumbo);
6911 }
6912 tw32(BUFMGR_DMA_LOW_WATER,
6913 tp->bufmgr_config.dma_low_water);
6914 tw32(BUFMGR_DMA_HIGH_WATER,
6915 tp->bufmgr_config.dma_high_water);
6916
6917 tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
6918 for (i = 0; i < 2000; i++) {
6919 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
6920 break;
6921 udelay(10);
6922 }
6923 if (i >= 2000) {
6924 printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
6925 tp->dev->name);
6926 return -ENODEV;
6927 }
6928
6929 /* Setup replenish threshold. */
f92905de
MC
6930 val = tp->rx_pending / 8;
6931 if (val == 0)
6932 val = 1;
6933 else if (val > tp->rx_std_max_post)
6934 val = tp->rx_std_max_post;
b5d3772c
MC
6935 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
6936 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
6937 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
6938
6939 if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
6940 val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
6941 }
f92905de
MC
6942
6943 tw32(RCVBDI_STD_THRESH, val);
1da177e4
LT
6944
6945 /* Initialize TG3_BDINFO's at:
6946 * RCVDBDI_STD_BD: standard eth size rx ring
6947 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
6948 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
6949 *
6950 * like so:
6951 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
6952 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
6953 * ring attribute flags
6954 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
6955 *
6956 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
6957 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
6958 *
6959 * The size of each ring is fixed in the firmware, but the location is
6960 * configurable.
6961 */
6962 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
6963 ((u64) tp->rx_std_mapping >> 32));
6964 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
6965 ((u64) tp->rx_std_mapping & 0xffffffff));
6966 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
6967 NIC_SRAM_RX_BUFFER_DESC);
6968
6969 /* Don't even try to program the JUMBO/MINI buffer descriptor
6970 * configs on 5705.
6971 */
6972 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
6973 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
6974 RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT);
6975 } else {
6976 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
6977 RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
6978
6979 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
6980 BDINFO_FLAGS_DISABLED);
6981
6982 /* Setup replenish threshold. */
6983 tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
6984
0f893dc6 6985 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
1da177e4
LT
6986 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
6987 ((u64) tp->rx_jumbo_mapping >> 32));
6988 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
6989 ((u64) tp->rx_jumbo_mapping & 0xffffffff));
6990 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
6991 RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
6992 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
6993 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
6994 } else {
6995 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
6996 BDINFO_FLAGS_DISABLED);
6997 }
6998
6999 }
7000
7001 /* There is only one send ring on 5705/5750, no need to explicitly
7002 * disable the others.
7003 */
7004 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
7005 /* Clear out send RCB ring in SRAM. */
7006 for (i = NIC_SRAM_SEND_RCB; i < NIC_SRAM_RCV_RET_RCB; i += TG3_BDINFO_SIZE)
7007 tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
7008 BDINFO_FLAGS_DISABLED);
7009 }
7010
7011 tp->tx_prod = 0;
7012 tp->tx_cons = 0;
7013 tw32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
7014 tw32_tx_mbox(MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
7015
7016 tg3_set_bdinfo(tp, NIC_SRAM_SEND_RCB,
7017 tp->tx_desc_mapping,
7018 (TG3_TX_RING_SIZE <<
7019 BDINFO_FLAGS_MAXLEN_SHIFT),
7020 NIC_SRAM_TX_BUFFER_DESC);
7021
7022 /* There is only one receive return ring on 5705/5750, no need
7023 * to explicitly disable the others.
7024 */
7025 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
7026 for (i = NIC_SRAM_RCV_RET_RCB; i < NIC_SRAM_STATS_BLK;
7027 i += TG3_BDINFO_SIZE) {
7028 tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
7029 BDINFO_FLAGS_DISABLED);
7030 }
7031 }
7032
7033 tp->rx_rcb_ptr = 0;
7034 tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, 0);
7035
7036 tg3_set_bdinfo(tp, NIC_SRAM_RCV_RET_RCB,
7037 tp->rx_rcb_mapping,
7038 (TG3_RX_RCB_RING_SIZE(tp) <<
7039 BDINFO_FLAGS_MAXLEN_SHIFT),
7040 0);
7041
7042 tp->rx_std_ptr = tp->rx_pending;
7043 tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
7044 tp->rx_std_ptr);
7045
0f893dc6 7046 tp->rx_jumbo_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
1da177e4
LT
7047 tp->rx_jumbo_pending : 0;
7048 tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
7049 tp->rx_jumbo_ptr);
7050
7051 /* Initialize MAC address and backoff seed. */
986e0aeb 7052 __tg3_set_mac_addr(tp, 0);
1da177e4
LT
7053
7054 /* MTU + ethernet header + FCS + optional VLAN tag */
f7b493e0
MC
7055 tw32(MAC_RX_MTU_SIZE,
7056 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
1da177e4
LT
7057
7058 /* The slot time is changed by tg3_setup_phy if we
7059 * run at gigabit with half duplex.
7060 */
7061 tw32(MAC_TX_LENGTHS,
7062 (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
7063 (6 << TX_LENGTHS_IPG_SHIFT) |
7064 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
7065
7066 /* Receive rules. */
7067 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
7068 tw32(RCVLPC_CONFIG, 0x0181);
7069
7070 /* Calculate RDMAC_MODE setting early, we need it to determine
7071 * the RCVLPC_STATE_ENABLE mask.
7072 */
7073 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
7074 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
7075 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
7076 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
7077 RDMAC_MODE_LNGREAD_ENAB);
85e94ced 7078
57e6983c 7079 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0
MC
7080 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
7081 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
d30cdd28
MC
7082 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
7083 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
7084 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
7085
85e94ced
MC
7086 /* If statement applies to 5705 and 5750 PCI devices only */
7087 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
7088 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
7089 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
1da177e4 7090 if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
c13e3713 7091 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
7092 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
7093 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
7094 !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
7095 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
7096 }
7097 }
7098
85e94ced
MC
7099 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
7100 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
7101
1da177e4 7102 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
027455ad
MC
7103 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
7104
7105 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
7106 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
7107 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
1da177e4
LT
7108
7109 /* Receive/send statistics. */
1661394e
MC
7110 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
7111 val = tr32(RCVLPC_STATS_ENABLE);
7112 val &= ~RCVLPC_STATSENAB_DACK_FIX;
7113 tw32(RCVLPC_STATS_ENABLE, val);
7114 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
7115 (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
1da177e4
LT
7116 val = tr32(RCVLPC_STATS_ENABLE);
7117 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
7118 tw32(RCVLPC_STATS_ENABLE, val);
7119 } else {
7120 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
7121 }
7122 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
7123 tw32(SNDDATAI_STATSENAB, 0xffffff);
7124 tw32(SNDDATAI_STATSCTRL,
7125 (SNDDATAI_SCTRL_ENABLE |
7126 SNDDATAI_SCTRL_FASTUPD));
7127
7128 /* Setup host coalescing engine. */
7129 tw32(HOSTCC_MODE, 0);
7130 for (i = 0; i < 2000; i++) {
7131 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
7132 break;
7133 udelay(10);
7134 }
7135
d244c892 7136 __tg3_set_coalesce(tp, &tp->coal);
1da177e4
LT
7137
7138 /* set status block DMA address */
7139 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
7140 ((u64) tp->status_mapping >> 32));
7141 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
7142 ((u64) tp->status_mapping & 0xffffffff));
7143
7144 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
7145 /* Status/statistics block address. See tg3_timer,
7146 * the tg3_periodic_fetch_stats call there, and
7147 * tg3_get_stats to see how this works for 5705/5750 chips.
7148 */
1da177e4
LT
7149 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
7150 ((u64) tp->stats_mapping >> 32));
7151 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
7152 ((u64) tp->stats_mapping & 0xffffffff));
7153 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
7154 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
7155 }
7156
7157 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
7158
7159 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
7160 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
7161 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
7162 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
7163
7164 /* Clear statistics/status block in chip, and status block in ram. */
7165 for (i = NIC_SRAM_STATS_BLK;
7166 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
7167 i += sizeof(u32)) {
7168 tg3_write_mem(tp, i, 0);
7169 udelay(40);
7170 }
7171 memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
7172
c94e3941
MC
7173 if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
7174 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
7175 /* reset to prevent losing 1st rx packet intermittently */
7176 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
7177 udelay(10);
7178 }
7179
3bda1258
MC
7180 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
7181 tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
7182 else
7183 tp->mac_mode = 0;
7184 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
1da177e4 7185 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
e8f3f6ca
MC
7186 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
7187 !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
7188 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
7189 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
1da177e4
LT
7190 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
7191 udelay(40);
7192
314fba34 7193 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
9d26e213 7194 * If TG3_FLG2_IS_NIC is zero, we should read the
314fba34
MC
7195 * register to preserve the GPIO settings for LOMs. The GPIOs,
7196 * whether used as inputs or outputs, are set by boot code after
7197 * reset.
7198 */
9d26e213 7199 if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
314fba34
MC
7200 u32 gpio_mask;
7201
9d26e213
MC
7202 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
7203 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
7204 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
3e7d83bc
MC
7205
7206 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
7207 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
7208 GRC_LCLCTRL_GPIO_OUTPUT3;
7209
af36e6b6
MC
7210 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
7211 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
7212
aaf84465 7213 tp->grc_local_ctrl &= ~gpio_mask;
314fba34
MC
7214 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
7215
7216 /* GPIO1 must be driven high for eeprom write protect */
9d26e213
MC
7217 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
7218 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
7219 GRC_LCLCTRL_GPIO_OUTPUT1);
314fba34 7220 }
1da177e4
LT
7221 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
7222 udelay(100);
7223
09ee929c 7224 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0);
1da177e4
LT
7225
7226 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
7227 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
7228 udelay(40);
7229 }
7230
7231 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
7232 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
7233 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
7234 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
7235 WDMAC_MODE_LNGREAD_ENAB);
7236
85e94ced
MC
7237 /* If statement applies to 5705 and 5750 PCI devices only */
7238 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
7239 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
7240 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
29ea095f 7241 if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
1da177e4
LT
7242 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
7243 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
7244 /* nothing */
7245 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
7246 !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
7247 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
7248 val |= WDMAC_MODE_RX_ACCEL;
7249 }
7250 }
7251
d9ab5ad1 7252 /* Enable host coalescing bug fix */
321d32a0 7253 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
f51f3562 7254 val |= WDMAC_MODE_STATUS_TAG_FIX;
d9ab5ad1 7255
1da177e4
LT
7256 tw32_f(WDMAC_MODE, val);
7257 udelay(40);
7258
9974a356
MC
7259 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
7260 u16 pcix_cmd;
7261
7262 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7263 &pcix_cmd);
1da177e4 7264 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
9974a356
MC
7265 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
7266 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 7267 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
9974a356
MC
7268 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
7269 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 7270 }
9974a356
MC
7271 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7272 pcix_cmd);
1da177e4
LT
7273 }
7274
7275 tw32_f(RDMAC_MODE, rdmac_mode);
7276 udelay(40);
7277
7278 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
7279 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
7280 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
9936bcf6
MC
7281
7282 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
7283 tw32(SNDDATAC_MODE,
7284 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
7285 else
7286 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
7287
1da177e4
LT
7288 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
7289 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
7290 tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
7291 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
1da177e4
LT
7292 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
7293 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
1da177e4
LT
7294 tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE);
7295 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
7296
7297 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
7298 err = tg3_load_5701_a0_firmware_fix(tp);
7299 if (err)
7300 return err;
7301 }
7302
1da177e4
LT
7303 if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
7304 err = tg3_load_tso_firmware(tp);
7305 if (err)
7306 return err;
7307 }
1da177e4
LT
7308
7309 tp->tx_mode = TX_MODE_ENABLE;
7310 tw32_f(MAC_TX_MODE, tp->tx_mode);
7311 udelay(100);
7312
7313 tp->rx_mode = RX_MODE_ENABLE;
321d32a0 7314 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
af36e6b6
MC
7315 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
7316
1da177e4
LT
7317 tw32_f(MAC_RX_MODE, tp->rx_mode);
7318 udelay(10);
7319
1da177e4
LT
7320 tw32(MAC_LED_CTRL, tp->led_ctrl);
7321
7322 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
c94e3941 7323 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
1da177e4
LT
7324 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
7325 udelay(10);
7326 }
7327 tw32_f(MAC_RX_MODE, tp->rx_mode);
7328 udelay(10);
7329
7330 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
7331 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
7332 !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
7333 /* Set drive transmission level to 1.2V */
7334 /* only if the signal pre-emphasis bit is not set */
7335 val = tr32(MAC_SERDES_CFG);
7336 val &= 0xfffff000;
7337 val |= 0x880;
7338 tw32(MAC_SERDES_CFG, val);
7339 }
7340 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
7341 tw32(MAC_SERDES_CFG, 0x616000);
7342 }
7343
7344 /* Prevent chip from dropping frames when flow control
7345 * is enabled.
7346 */
7347 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
7348
7349 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
7350 (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
7351 /* Use hardware link auto-negotiation */
7352 tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
7353 }
7354
d4d2c558
MC
7355 if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
7356 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
7357 u32 tmp;
7358
7359 tmp = tr32(SERDES_RX_CTRL);
7360 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
7361 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
7362 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
7363 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
7364 }
7365
dd477003
MC
7366 if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
7367 if (tp->link_config.phy_is_low_power) {
7368 tp->link_config.phy_is_low_power = 0;
7369 tp->link_config.speed = tp->link_config.orig_speed;
7370 tp->link_config.duplex = tp->link_config.orig_duplex;
7371 tp->link_config.autoneg = tp->link_config.orig_autoneg;
7372 }
1da177e4 7373
dd477003
MC
7374 err = tg3_setup_phy(tp, 0);
7375 if (err)
7376 return err;
1da177e4 7377
dd477003 7378 if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
7f97a4bd 7379 !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)) {
dd477003
MC
7380 u32 tmp;
7381
7382 /* Clear CRC stats. */
7383 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
7384 tg3_writephy(tp, MII_TG3_TEST1,
7385 tmp | MII_TG3_TEST1_CRC_EN);
7386 tg3_readphy(tp, 0x14, &tmp);
7387 }
1da177e4
LT
7388 }
7389 }
7390
7391 __tg3_set_rx_mode(tp->dev);
7392
7393 /* Initialize receive rules. */
7394 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
7395 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
7396 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
7397 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
7398
4cf78e4f 7399 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
a4e2b347 7400 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
1da177e4
LT
7401 limit = 8;
7402 else
7403 limit = 16;
7404 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
7405 limit -= 4;
7406 switch (limit) {
7407 case 16:
7408 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
7409 case 15:
7410 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
7411 case 14:
7412 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
7413 case 13:
7414 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
7415 case 12:
7416 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
7417 case 11:
7418 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
7419 case 10:
7420 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
7421 case 9:
7422 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
7423 case 8:
7424 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
7425 case 7:
7426 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
7427 case 6:
7428 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
7429 case 5:
7430 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
7431 case 4:
7432 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
7433 case 3:
7434 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
7435 case 2:
7436 case 1:
7437
7438 default:
7439 break;
855e1111 7440 }
1da177e4 7441
9ce768ea
MC
7442 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
7443 /* Write our heartbeat update interval to APE. */
7444 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
7445 APE_HOST_HEARTBEAT_INT_DISABLE);
0d3031d9 7446
1da177e4
LT
7447 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
7448
1da177e4
LT
7449 return 0;
7450}
7451
7452/* Called at device open time to get the chip ready for
7453 * packet processing. Invoked with tp->lock held.
7454 */
8e7a22e3 7455static int tg3_init_hw(struct tg3 *tp, int reset_phy)
1da177e4 7456{
1da177e4
LT
7457 tg3_switch_clocks(tp);
7458
7459 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
7460
2f751b67 7461 return tg3_reset_hw(tp, reset_phy);
1da177e4
LT
7462}
7463
7464#define TG3_STAT_ADD32(PSTAT, REG) \
7465do { u32 __val = tr32(REG); \
7466 (PSTAT)->low += __val; \
7467 if ((PSTAT)->low < __val) \
7468 (PSTAT)->high += 1; \
7469} while (0)
7470
7471static void tg3_periodic_fetch_stats(struct tg3 *tp)
7472{
7473 struct tg3_hw_stats *sp = tp->hw_stats;
7474
7475 if (!netif_carrier_ok(tp->dev))
7476 return;
7477
7478 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
7479 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
7480 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
7481 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
7482 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
7483 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
7484 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
7485 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
7486 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
7487 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
7488 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
7489 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
7490 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
7491
7492 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
7493 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
7494 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
7495 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
7496 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
7497 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
7498 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
7499 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
7500 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
7501 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
7502 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
7503 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
7504 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
7505 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
463d305b
MC
7506
7507 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
7508 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
7509 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
1da177e4
LT
7510}
7511
7512static void tg3_timer(unsigned long __opaque)
7513{
7514 struct tg3 *tp = (struct tg3 *) __opaque;
1da177e4 7515
f475f163
MC
7516 if (tp->irq_sync)
7517 goto restart_timer;
7518
f47c11ee 7519 spin_lock(&tp->lock);
1da177e4 7520
fac9b83e
DM
7521 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
7522 /* All of this garbage is because when using non-tagged
7523 * IRQ status the mailbox/status_block protocol the chip
7524 * uses with the cpu is race prone.
7525 */
7526 if (tp->hw_status->status & SD_STATUS_UPDATED) {
7527 tw32(GRC_LOCAL_CTRL,
7528 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
7529 } else {
7530 tw32(HOSTCC_MODE, tp->coalesce_mode |
7531 (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
7532 }
1da177e4 7533
fac9b83e
DM
7534 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
7535 tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
f47c11ee 7536 spin_unlock(&tp->lock);
fac9b83e
DM
7537 schedule_work(&tp->reset_task);
7538 return;
7539 }
1da177e4
LT
7540 }
7541
1da177e4
LT
7542 /* This part only runs once per second. */
7543 if (!--tp->timer_counter) {
fac9b83e
DM
7544 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
7545 tg3_periodic_fetch_stats(tp);
7546
1da177e4
LT
7547 if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
7548 u32 mac_stat;
7549 int phy_event;
7550
7551 mac_stat = tr32(MAC_STATUS);
7552
7553 phy_event = 0;
7554 if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
7555 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
7556 phy_event = 1;
7557 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
7558 phy_event = 1;
7559
7560 if (phy_event)
7561 tg3_setup_phy(tp, 0);
7562 } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
7563 u32 mac_stat = tr32(MAC_STATUS);
7564 int need_setup = 0;
7565
7566 if (netif_carrier_ok(tp->dev) &&
7567 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
7568 need_setup = 1;
7569 }
7570 if (! netif_carrier_ok(tp->dev) &&
7571 (mac_stat & (MAC_STATUS_PCS_SYNCED |
7572 MAC_STATUS_SIGNAL_DET))) {
7573 need_setup = 1;
7574 }
7575 if (need_setup) {
3d3ebe74
MC
7576 if (!tp->serdes_counter) {
7577 tw32_f(MAC_MODE,
7578 (tp->mac_mode &
7579 ~MAC_MODE_PORT_MODE_MASK));
7580 udelay(40);
7581 tw32_f(MAC_MODE, tp->mac_mode);
7582 udelay(40);
7583 }
1da177e4
LT
7584 tg3_setup_phy(tp, 0);
7585 }
747e8f8b
MC
7586 } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
7587 tg3_serdes_parallel_detect(tp);
1da177e4
LT
7588
7589 tp->timer_counter = tp->timer_multiplier;
7590 }
7591
130b8e4d
MC
7592 /* Heartbeat is only sent once every 2 seconds.
7593 *
7594 * The heartbeat is to tell the ASF firmware that the host
7595 * driver is still alive. In the event that the OS crashes,
7596 * ASF needs to reset the hardware to free up the FIFO space
7597 * that may be filled with rx packets destined for the host.
7598 * If the FIFO is full, ASF will no longer function properly.
7599 *
7600 * Unintended resets have been reported on real time kernels
7601 * where the timer doesn't run on time. Netpoll will also have
7602 * same problem.
7603 *
7604 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
7605 * to check the ring condition when the heartbeat is expiring
7606 * before doing the reset. This will prevent most unintended
7607 * resets.
7608 */
1da177e4 7609 if (!--tp->asf_counter) {
bc7959b2
MC
7610 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
7611 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
7c5026aa
MC
7612 tg3_wait_for_event_ack(tp);
7613
bbadf503 7614 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
130b8e4d 7615 FWCMD_NICDRV_ALIVE3);
bbadf503 7616 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
28fbef78 7617 /* 5 seconds timeout */
bbadf503 7618 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
4ba526ce
MC
7619
7620 tg3_generate_fw_event(tp);
1da177e4
LT
7621 }
7622 tp->asf_counter = tp->asf_multiplier;
7623 }
7624
f47c11ee 7625 spin_unlock(&tp->lock);
1da177e4 7626
f475f163 7627restart_timer:
1da177e4
LT
7628 tp->timer.expires = jiffies + tp->timer_offset;
7629 add_timer(&tp->timer);
7630}
7631
81789ef5 7632static int tg3_request_irq(struct tg3 *tp)
fcfa0a32 7633{
7d12e780 7634 irq_handler_t fn;
fcfa0a32
MC
7635 unsigned long flags;
7636 struct net_device *dev = tp->dev;
7637
7638 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
7639 fn = tg3_msi;
7640 if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
7641 fn = tg3_msi_1shot;
1fb9df5d 7642 flags = IRQF_SAMPLE_RANDOM;
fcfa0a32
MC
7643 } else {
7644 fn = tg3_interrupt;
7645 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
7646 fn = tg3_interrupt_tagged;
1fb9df5d 7647 flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
fcfa0a32
MC
7648 }
7649 return (request_irq(tp->pdev->irq, fn, flags, dev->name, dev));
7650}
7651
7938109f
MC
7652static int tg3_test_interrupt(struct tg3 *tp)
7653{
7654 struct net_device *dev = tp->dev;
b16250e3 7655 int err, i, intr_ok = 0;
7938109f 7656
d4bc3927
MC
7657 if (!netif_running(dev))
7658 return -ENODEV;
7659
7938109f
MC
7660 tg3_disable_ints(tp);
7661
7662 free_irq(tp->pdev->irq, dev);
7663
7664 err = request_irq(tp->pdev->irq, tg3_test_isr,
1fb9df5d 7665 IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, dev);
7938109f
MC
7666 if (err)
7667 return err;
7668
38f3843e 7669 tp->hw_status->status &= ~SD_STATUS_UPDATED;
7938109f
MC
7670 tg3_enable_ints(tp);
7671
7672 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
7673 HOSTCC_MODE_NOW);
7674
7675 for (i = 0; i < 5; i++) {
b16250e3
MC
7676 u32 int_mbox, misc_host_ctrl;
7677
09ee929c
MC
7678 int_mbox = tr32_mailbox(MAILBOX_INTERRUPT_0 +
7679 TG3_64BIT_REG_LOW);
b16250e3
MC
7680 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
7681
7682 if ((int_mbox != 0) ||
7683 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
7684 intr_ok = 1;
7938109f 7685 break;
b16250e3
MC
7686 }
7687
7938109f
MC
7688 msleep(10);
7689 }
7690
7691 tg3_disable_ints(tp);
7692
7693 free_irq(tp->pdev->irq, dev);
6aa20a22 7694
fcfa0a32 7695 err = tg3_request_irq(tp);
7938109f
MC
7696
7697 if (err)
7698 return err;
7699
b16250e3 7700 if (intr_ok)
7938109f
MC
7701 return 0;
7702
7703 return -EIO;
7704}
7705
7706/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
7707 * successfully restored
7708 */
7709static int tg3_test_msi(struct tg3 *tp)
7710{
7711 struct net_device *dev = tp->dev;
7712 int err;
7713 u16 pci_cmd;
7714
7715 if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
7716 return 0;
7717
7718 /* Turn off SERR reporting in case MSI terminates with Master
7719 * Abort.
7720 */
7721 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
7722 pci_write_config_word(tp->pdev, PCI_COMMAND,
7723 pci_cmd & ~PCI_COMMAND_SERR);
7724
7725 err = tg3_test_interrupt(tp);
7726
7727 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
7728
7729 if (!err)
7730 return 0;
7731
7732 /* other failures */
7733 if (err != -EIO)
7734 return err;
7735
7736 /* MSI test failed, go back to INTx mode */
7737 printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
7738 "switching to INTx mode. Please report this failure to "
7739 "the PCI maintainer and include system chipset information.\n",
7740 tp->dev->name);
7741
7742 free_irq(tp->pdev->irq, dev);
7743 pci_disable_msi(tp->pdev);
7744
7745 tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
7746
fcfa0a32 7747 err = tg3_request_irq(tp);
7938109f
MC
7748 if (err)
7749 return err;
7750
7751 /* Need to reset the chip because the MSI cycle may have terminated
7752 * with Master Abort.
7753 */
f47c11ee 7754 tg3_full_lock(tp, 1);
7938109f 7755
944d980e 7756 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
8e7a22e3 7757 err = tg3_init_hw(tp, 1);
7938109f 7758
f47c11ee 7759 tg3_full_unlock(tp);
7938109f
MC
7760
7761 if (err)
7762 free_irq(tp->pdev->irq, dev);
7763
7764 return err;
7765}
7766
9e9fd12d
MC
7767static int tg3_request_firmware(struct tg3 *tp)
7768{
7769 const __be32 *fw_data;
7770
7771 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
7772 printk(KERN_ERR "%s: Failed to load firmware \"%s\"\n",
7773 tp->dev->name, tp->fw_needed);
7774 return -ENOENT;
7775 }
7776
7777 fw_data = (void *)tp->fw->data;
7778
7779 /* Firmware blob starts with version numbers, followed by
7780 * start address and _full_ length including BSS sections
7781 * (which must be longer than the actual data, of course
7782 */
7783
7784 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
7785 if (tp->fw_len < (tp->fw->size - 12)) {
7786 printk(KERN_ERR "%s: bogus length %d in \"%s\"\n",
7787 tp->dev->name, tp->fw_len, tp->fw_needed);
7788 release_firmware(tp->fw);
7789 tp->fw = NULL;
7790 return -EINVAL;
7791 }
7792
7793 /* We no longer need firmware; we have it. */
7794 tp->fw_needed = NULL;
7795 return 0;
7796}
7797
1da177e4
LT
7798static int tg3_open(struct net_device *dev)
7799{
7800 struct tg3 *tp = netdev_priv(dev);
7801 int err;
7802
9e9fd12d
MC
7803 if (tp->fw_needed) {
7804 err = tg3_request_firmware(tp);
7805 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
7806 if (err)
7807 return err;
7808 } else if (err) {
7809 printk(KERN_WARNING "%s: TSO capability disabled.\n",
7810 tp->dev->name);
7811 tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
7812 } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
7813 printk(KERN_NOTICE "%s: TSO capability restored.\n",
7814 tp->dev->name);
7815 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
7816 }
7817 }
7818
c49a1561
MC
7819 netif_carrier_off(tp->dev);
7820
bc1c7567 7821 err = tg3_set_power_state(tp, PCI_D0);
2f751b67 7822 if (err)
bc1c7567 7823 return err;
2f751b67
MC
7824
7825 tg3_full_lock(tp, 0);
bc1c7567 7826
1da177e4
LT
7827 tg3_disable_ints(tp);
7828 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
7829
f47c11ee 7830 tg3_full_unlock(tp);
1da177e4
LT
7831
7832 /* The placement of this call is tied
7833 * to the setup and use of Host TX descriptors.
7834 */
7835 err = tg3_alloc_consistent(tp);
7836 if (err)
7837 return err;
7838
7544b097 7839 if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) {
fac9b83e
DM
7840 /* All MSI supporting chips should support tagged
7841 * status. Assert that this is the case.
7842 */
7843 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
7844 printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
7845 "Not using MSI.\n", tp->dev->name);
7846 } else if (pci_enable_msi(tp->pdev) == 0) {
88b06bc2
MC
7847 u32 msi_mode;
7848
7849 msi_mode = tr32(MSGINT_MODE);
7850 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
7851 tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
7852 }
7853 }
fcfa0a32 7854 err = tg3_request_irq(tp);
1da177e4
LT
7855
7856 if (err) {
88b06bc2
MC
7857 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
7858 pci_disable_msi(tp->pdev);
7859 tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
7860 }
1da177e4
LT
7861 tg3_free_consistent(tp);
7862 return err;
7863 }
7864
bea3348e
SH
7865 napi_enable(&tp->napi);
7866
f47c11ee 7867 tg3_full_lock(tp, 0);
1da177e4 7868
8e7a22e3 7869 err = tg3_init_hw(tp, 1);
1da177e4 7870 if (err) {
944d980e 7871 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
7872 tg3_free_rings(tp);
7873 } else {
fac9b83e
DM
7874 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
7875 tp->timer_offset = HZ;
7876 else
7877 tp->timer_offset = HZ / 10;
7878
7879 BUG_ON(tp->timer_offset > HZ);
7880 tp->timer_counter = tp->timer_multiplier =
7881 (HZ / tp->timer_offset);
7882 tp->asf_counter = tp->asf_multiplier =
28fbef78 7883 ((HZ / tp->timer_offset) * 2);
1da177e4
LT
7884
7885 init_timer(&tp->timer);
7886 tp->timer.expires = jiffies + tp->timer_offset;
7887 tp->timer.data = (unsigned long) tp;
7888 tp->timer.function = tg3_timer;
1da177e4
LT
7889 }
7890
f47c11ee 7891 tg3_full_unlock(tp);
1da177e4
LT
7892
7893 if (err) {
bea3348e 7894 napi_disable(&tp->napi);
88b06bc2
MC
7895 free_irq(tp->pdev->irq, dev);
7896 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
7897 pci_disable_msi(tp->pdev);
7898 tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
7899 }
1da177e4
LT
7900 tg3_free_consistent(tp);
7901 return err;
7902 }
7903
7938109f
MC
7904 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
7905 err = tg3_test_msi(tp);
fac9b83e 7906
7938109f 7907 if (err) {
f47c11ee 7908 tg3_full_lock(tp, 0);
7938109f
MC
7909
7910 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
7911 pci_disable_msi(tp->pdev);
7912 tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
7913 }
944d980e 7914 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
7938109f
MC
7915 tg3_free_rings(tp);
7916 tg3_free_consistent(tp);
7917
f47c11ee 7918 tg3_full_unlock(tp);
7938109f 7919
bea3348e
SH
7920 napi_disable(&tp->napi);
7921
7938109f
MC
7922 return err;
7923 }
fcfa0a32
MC
7924
7925 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
7926 if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI) {
b5d3772c 7927 u32 val = tr32(PCIE_TRANSACTION_CFG);
fcfa0a32 7928
b5d3772c
MC
7929 tw32(PCIE_TRANSACTION_CFG,
7930 val | PCIE_TRANS_CFG_1SHOT_MSI);
fcfa0a32
MC
7931 }
7932 }
7938109f
MC
7933 }
7934
b02fd9e3
MC
7935 tg3_phy_start(tp);
7936
f47c11ee 7937 tg3_full_lock(tp, 0);
1da177e4 7938
7938109f
MC
7939 add_timer(&tp->timer);
7940 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
1da177e4
LT
7941 tg3_enable_ints(tp);
7942
f47c11ee 7943 tg3_full_unlock(tp);
1da177e4
LT
7944
7945 netif_start_queue(dev);
7946
7947 return 0;
7948}
7949
7950#if 0
7951/*static*/ void tg3_dump_state(struct tg3 *tp)
7952{
7953 u32 val32, val32_2, val32_3, val32_4, val32_5;
7954 u16 val16;
7955 int i;
7956
7957 pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
7958 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
7959 printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
7960 val16, val32);
7961
7962 /* MAC block */
7963 printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
7964 tr32(MAC_MODE), tr32(MAC_STATUS));
7965 printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
7966 tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
7967 printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
7968 tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
7969 printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
7970 tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
7971
7972 /* Send data initiator control block */
7973 printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
7974 tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
7975 printk(" SNDDATAI_STATSCTRL[%08x]\n",
7976 tr32(SNDDATAI_STATSCTRL));
7977
7978 /* Send data completion control block */
7979 printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
7980
7981 /* Send BD ring selector block */
7982 printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
7983 tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
7984
7985 /* Send BD initiator control block */
7986 printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
7987 tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
7988
7989 /* Send BD completion control block */
7990 printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
7991
7992 /* Receive list placement control block */
7993 printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
7994 tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
7995 printk(" RCVLPC_STATSCTRL[%08x]\n",
7996 tr32(RCVLPC_STATSCTRL));
7997
7998 /* Receive data and receive BD initiator control block */
7999 printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
8000 tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
8001
8002 /* Receive data completion control block */
8003 printk("DEBUG: RCVDCC_MODE[%08x]\n",
8004 tr32(RCVDCC_MODE));
8005
8006 /* Receive BD initiator control block */
8007 printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
8008 tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
8009
8010 /* Receive BD completion control block */
8011 printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
8012 tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
8013
8014 /* Receive list selector control block */
8015 printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
8016 tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
8017
8018 /* Mbuf cluster free block */
8019 printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
8020 tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
8021
8022 /* Host coalescing control block */
8023 printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
8024 tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
8025 printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
8026 tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
8027 tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
8028 printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
8029 tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
8030 tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
8031 printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
8032 tr32(HOSTCC_STATS_BLK_NIC_ADDR));
8033 printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
8034 tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
8035
8036 /* Memory arbiter control block */
8037 printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
8038 tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
8039
8040 /* Buffer manager control block */
8041 printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
8042 tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
8043 printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
8044 tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
8045 printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
8046 "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
8047 tr32(BUFMGR_DMA_DESC_POOL_ADDR),
8048 tr32(BUFMGR_DMA_DESC_POOL_SIZE));
8049
8050 /* Read DMA control block */
8051 printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
8052 tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
8053
8054 /* Write DMA control block */
8055 printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
8056 tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
8057
8058 /* DMA completion block */
8059 printk("DEBUG: DMAC_MODE[%08x]\n",
8060 tr32(DMAC_MODE));
8061
8062 /* GRC block */
8063 printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
8064 tr32(GRC_MODE), tr32(GRC_MISC_CFG));
8065 printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
8066 tr32(GRC_LOCAL_CTRL));
8067
8068 /* TG3_BDINFOs */
8069 printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
8070 tr32(RCVDBDI_JUMBO_BD + 0x0),
8071 tr32(RCVDBDI_JUMBO_BD + 0x4),
8072 tr32(RCVDBDI_JUMBO_BD + 0x8),
8073 tr32(RCVDBDI_JUMBO_BD + 0xc));
8074 printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
8075 tr32(RCVDBDI_STD_BD + 0x0),
8076 tr32(RCVDBDI_STD_BD + 0x4),
8077 tr32(RCVDBDI_STD_BD + 0x8),
8078 tr32(RCVDBDI_STD_BD + 0xc));
8079 printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
8080 tr32(RCVDBDI_MINI_BD + 0x0),
8081 tr32(RCVDBDI_MINI_BD + 0x4),
8082 tr32(RCVDBDI_MINI_BD + 0x8),
8083 tr32(RCVDBDI_MINI_BD + 0xc));
8084
8085 tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
8086 tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
8087 tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
8088 tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
8089 printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
8090 val32, val32_2, val32_3, val32_4);
8091
8092 tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
8093 tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
8094 tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
8095 tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
8096 printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
8097 val32, val32_2, val32_3, val32_4);
8098
8099 tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
8100 tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
8101 tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
8102 tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
8103 tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
8104 printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
8105 val32, val32_2, val32_3, val32_4, val32_5);
8106
8107 /* SW status block */
8108 printk("DEBUG: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
8109 tp->hw_status->status,
8110 tp->hw_status->status_tag,
8111 tp->hw_status->rx_jumbo_consumer,
8112 tp->hw_status->rx_consumer,
8113 tp->hw_status->rx_mini_consumer,
8114 tp->hw_status->idx[0].rx_producer,
8115 tp->hw_status->idx[0].tx_consumer);
8116
8117 /* SW statistics block */
8118 printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
8119 ((u32 *)tp->hw_stats)[0],
8120 ((u32 *)tp->hw_stats)[1],
8121 ((u32 *)tp->hw_stats)[2],
8122 ((u32 *)tp->hw_stats)[3]);
8123
8124 /* Mailboxes */
8125 printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
09ee929c
MC
8126 tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
8127 tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
8128 tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
8129 tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
1da177e4
LT
8130
8131 /* NIC side send descriptors. */
8132 for (i = 0; i < 6; i++) {
8133 unsigned long txd;
8134
8135 txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
8136 + (i * sizeof(struct tg3_tx_buffer_desc));
8137 printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
8138 i,
8139 readl(txd + 0x0), readl(txd + 0x4),
8140 readl(txd + 0x8), readl(txd + 0xc));
8141 }
8142
8143 /* NIC side RX descriptors. */
8144 for (i = 0; i < 6; i++) {
8145 unsigned long rxd;
8146
8147 rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
8148 + (i * sizeof(struct tg3_rx_buffer_desc));
8149 printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
8150 i,
8151 readl(rxd + 0x0), readl(rxd + 0x4),
8152 readl(rxd + 0x8), readl(rxd + 0xc));
8153 rxd += (4 * sizeof(u32));
8154 printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
8155 i,
8156 readl(rxd + 0x0), readl(rxd + 0x4),
8157 readl(rxd + 0x8), readl(rxd + 0xc));
8158 }
8159
8160 for (i = 0; i < 6; i++) {
8161 unsigned long rxd;
8162
8163 rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
8164 + (i * sizeof(struct tg3_rx_buffer_desc));
8165 printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
8166 i,
8167 readl(rxd + 0x0), readl(rxd + 0x4),
8168 readl(rxd + 0x8), readl(rxd + 0xc));
8169 rxd += (4 * sizeof(u32));
8170 printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
8171 i,
8172 readl(rxd + 0x0), readl(rxd + 0x4),
8173 readl(rxd + 0x8), readl(rxd + 0xc));
8174 }
8175}
8176#endif
8177
8178static struct net_device_stats *tg3_get_stats(struct net_device *);
8179static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
8180
8181static int tg3_close(struct net_device *dev)
8182{
8183 struct tg3 *tp = netdev_priv(dev);
8184
bea3348e 8185 napi_disable(&tp->napi);
28e53bdd 8186 cancel_work_sync(&tp->reset_task);
7faa006f 8187
1da177e4
LT
8188 netif_stop_queue(dev);
8189
8190 del_timer_sync(&tp->timer);
8191
f47c11ee 8192 tg3_full_lock(tp, 1);
1da177e4
LT
8193#if 0
8194 tg3_dump_state(tp);
8195#endif
8196
8197 tg3_disable_ints(tp);
8198
944d980e 8199 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 8200 tg3_free_rings(tp);
5cf64b8a 8201 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
1da177e4 8202
f47c11ee 8203 tg3_full_unlock(tp);
1da177e4 8204
88b06bc2
MC
8205 free_irq(tp->pdev->irq, dev);
8206 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
8207 pci_disable_msi(tp->pdev);
8208 tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
8209 }
1da177e4
LT
8210
8211 memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
8212 sizeof(tp->net_stats_prev));
8213 memcpy(&tp->estats_prev, tg3_get_estats(tp),
8214 sizeof(tp->estats_prev));
8215
8216 tg3_free_consistent(tp);
8217
bc1c7567
MC
8218 tg3_set_power_state(tp, PCI_D3hot);
8219
8220 netif_carrier_off(tp->dev);
8221
1da177e4
LT
8222 return 0;
8223}
8224
8225static inline unsigned long get_stat64(tg3_stat64_t *val)
8226{
8227 unsigned long ret;
8228
8229#if (BITS_PER_LONG == 32)
8230 ret = val->low;
8231#else
8232 ret = ((u64)val->high << 32) | ((u64)val->low);
8233#endif
8234 return ret;
8235}
8236
816f8b86
SB
8237static inline u64 get_estat64(tg3_stat64_t *val)
8238{
8239 return ((u64)val->high << 32) | ((u64)val->low);
8240}
8241
1da177e4
LT
8242static unsigned long calc_crc_errors(struct tg3 *tp)
8243{
8244 struct tg3_hw_stats *hw_stats = tp->hw_stats;
8245
8246 if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
8247 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
8248 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
1da177e4
LT
8249 u32 val;
8250
f47c11ee 8251 spin_lock_bh(&tp->lock);
569a5df8
MC
8252 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
8253 tg3_writephy(tp, MII_TG3_TEST1,
8254 val | MII_TG3_TEST1_CRC_EN);
1da177e4
LT
8255 tg3_readphy(tp, 0x14, &val);
8256 } else
8257 val = 0;
f47c11ee 8258 spin_unlock_bh(&tp->lock);
1da177e4
LT
8259
8260 tp->phy_crc_errors += val;
8261
8262 return tp->phy_crc_errors;
8263 }
8264
8265 return get_stat64(&hw_stats->rx_fcs_errors);
8266}
8267
8268#define ESTAT_ADD(member) \
8269 estats->member = old_estats->member + \
816f8b86 8270 get_estat64(&hw_stats->member)
1da177e4
LT
8271
8272static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
8273{
8274 struct tg3_ethtool_stats *estats = &tp->estats;
8275 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
8276 struct tg3_hw_stats *hw_stats = tp->hw_stats;
8277
8278 if (!hw_stats)
8279 return old_estats;
8280
8281 ESTAT_ADD(rx_octets);
8282 ESTAT_ADD(rx_fragments);
8283 ESTAT_ADD(rx_ucast_packets);
8284 ESTAT_ADD(rx_mcast_packets);
8285 ESTAT_ADD(rx_bcast_packets);
8286 ESTAT_ADD(rx_fcs_errors);
8287 ESTAT_ADD(rx_align_errors);
8288 ESTAT_ADD(rx_xon_pause_rcvd);
8289 ESTAT_ADD(rx_xoff_pause_rcvd);
8290 ESTAT_ADD(rx_mac_ctrl_rcvd);
8291 ESTAT_ADD(rx_xoff_entered);
8292 ESTAT_ADD(rx_frame_too_long_errors);
8293 ESTAT_ADD(rx_jabbers);
8294 ESTAT_ADD(rx_undersize_packets);
8295 ESTAT_ADD(rx_in_length_errors);
8296 ESTAT_ADD(rx_out_length_errors);
8297 ESTAT_ADD(rx_64_or_less_octet_packets);
8298 ESTAT_ADD(rx_65_to_127_octet_packets);
8299 ESTAT_ADD(rx_128_to_255_octet_packets);
8300 ESTAT_ADD(rx_256_to_511_octet_packets);
8301 ESTAT_ADD(rx_512_to_1023_octet_packets);
8302 ESTAT_ADD(rx_1024_to_1522_octet_packets);
8303 ESTAT_ADD(rx_1523_to_2047_octet_packets);
8304 ESTAT_ADD(rx_2048_to_4095_octet_packets);
8305 ESTAT_ADD(rx_4096_to_8191_octet_packets);
8306 ESTAT_ADD(rx_8192_to_9022_octet_packets);
8307
8308 ESTAT_ADD(tx_octets);
8309 ESTAT_ADD(tx_collisions);
8310 ESTAT_ADD(tx_xon_sent);
8311 ESTAT_ADD(tx_xoff_sent);
8312 ESTAT_ADD(tx_flow_control);
8313 ESTAT_ADD(tx_mac_errors);
8314 ESTAT_ADD(tx_single_collisions);
8315 ESTAT_ADD(tx_mult_collisions);
8316 ESTAT_ADD(tx_deferred);
8317 ESTAT_ADD(tx_excessive_collisions);
8318 ESTAT_ADD(tx_late_collisions);
8319 ESTAT_ADD(tx_collide_2times);
8320 ESTAT_ADD(tx_collide_3times);
8321 ESTAT_ADD(tx_collide_4times);
8322 ESTAT_ADD(tx_collide_5times);
8323 ESTAT_ADD(tx_collide_6times);
8324 ESTAT_ADD(tx_collide_7times);
8325 ESTAT_ADD(tx_collide_8times);
8326 ESTAT_ADD(tx_collide_9times);
8327 ESTAT_ADD(tx_collide_10times);
8328 ESTAT_ADD(tx_collide_11times);
8329 ESTAT_ADD(tx_collide_12times);
8330 ESTAT_ADD(tx_collide_13times);
8331 ESTAT_ADD(tx_collide_14times);
8332 ESTAT_ADD(tx_collide_15times);
8333 ESTAT_ADD(tx_ucast_packets);
8334 ESTAT_ADD(tx_mcast_packets);
8335 ESTAT_ADD(tx_bcast_packets);
8336 ESTAT_ADD(tx_carrier_sense_errors);
8337 ESTAT_ADD(tx_discards);
8338 ESTAT_ADD(tx_errors);
8339
8340 ESTAT_ADD(dma_writeq_full);
8341 ESTAT_ADD(dma_write_prioq_full);
8342 ESTAT_ADD(rxbds_empty);
8343 ESTAT_ADD(rx_discards);
8344 ESTAT_ADD(rx_errors);
8345 ESTAT_ADD(rx_threshold_hit);
8346
8347 ESTAT_ADD(dma_readq_full);
8348 ESTAT_ADD(dma_read_prioq_full);
8349 ESTAT_ADD(tx_comp_queue_full);
8350
8351 ESTAT_ADD(ring_set_send_prod_index);
8352 ESTAT_ADD(ring_status_update);
8353 ESTAT_ADD(nic_irqs);
8354 ESTAT_ADD(nic_avoided_irqs);
8355 ESTAT_ADD(nic_tx_threshold_hit);
8356
8357 return estats;
8358}
8359
8360static struct net_device_stats *tg3_get_stats(struct net_device *dev)
8361{
8362 struct tg3 *tp = netdev_priv(dev);
8363 struct net_device_stats *stats = &tp->net_stats;
8364 struct net_device_stats *old_stats = &tp->net_stats_prev;
8365 struct tg3_hw_stats *hw_stats = tp->hw_stats;
8366
8367 if (!hw_stats)
8368 return old_stats;
8369
8370 stats->rx_packets = old_stats->rx_packets +
8371 get_stat64(&hw_stats->rx_ucast_packets) +
8372 get_stat64(&hw_stats->rx_mcast_packets) +
8373 get_stat64(&hw_stats->rx_bcast_packets);
6aa20a22 8374
1da177e4
LT
8375 stats->tx_packets = old_stats->tx_packets +
8376 get_stat64(&hw_stats->tx_ucast_packets) +
8377 get_stat64(&hw_stats->tx_mcast_packets) +
8378 get_stat64(&hw_stats->tx_bcast_packets);
8379
8380 stats->rx_bytes = old_stats->rx_bytes +
8381 get_stat64(&hw_stats->rx_octets);
8382 stats->tx_bytes = old_stats->tx_bytes +
8383 get_stat64(&hw_stats->tx_octets);
8384
8385 stats->rx_errors = old_stats->rx_errors +
4f63b877 8386 get_stat64(&hw_stats->rx_errors);
1da177e4
LT
8387 stats->tx_errors = old_stats->tx_errors +
8388 get_stat64(&hw_stats->tx_errors) +
8389 get_stat64(&hw_stats->tx_mac_errors) +
8390 get_stat64(&hw_stats->tx_carrier_sense_errors) +
8391 get_stat64(&hw_stats->tx_discards);
8392
8393 stats->multicast = old_stats->multicast +
8394 get_stat64(&hw_stats->rx_mcast_packets);
8395 stats->collisions = old_stats->collisions +
8396 get_stat64(&hw_stats->tx_collisions);
8397
8398 stats->rx_length_errors = old_stats->rx_length_errors +
8399 get_stat64(&hw_stats->rx_frame_too_long_errors) +
8400 get_stat64(&hw_stats->rx_undersize_packets);
8401
8402 stats->rx_over_errors = old_stats->rx_over_errors +
8403 get_stat64(&hw_stats->rxbds_empty);
8404 stats->rx_frame_errors = old_stats->rx_frame_errors +
8405 get_stat64(&hw_stats->rx_align_errors);
8406 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
8407 get_stat64(&hw_stats->tx_discards);
8408 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
8409 get_stat64(&hw_stats->tx_carrier_sense_errors);
8410
8411 stats->rx_crc_errors = old_stats->rx_crc_errors +
8412 calc_crc_errors(tp);
8413
4f63b877
JL
8414 stats->rx_missed_errors = old_stats->rx_missed_errors +
8415 get_stat64(&hw_stats->rx_discards);
8416
1da177e4
LT
8417 return stats;
8418}
8419
8420static inline u32 calc_crc(unsigned char *buf, int len)
8421{
8422 u32 reg;
8423 u32 tmp;
8424 int j, k;
8425
8426 reg = 0xffffffff;
8427
8428 for (j = 0; j < len; j++) {
8429 reg ^= buf[j];
8430
8431 for (k = 0; k < 8; k++) {
8432 tmp = reg & 0x01;
8433
8434 reg >>= 1;
8435
8436 if (tmp) {
8437 reg ^= 0xedb88320;
8438 }
8439 }
8440 }
8441
8442 return ~reg;
8443}
8444
8445static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
8446{
8447 /* accept or reject all multicast frames */
8448 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
8449 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
8450 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
8451 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
8452}
8453
8454static void __tg3_set_rx_mode(struct net_device *dev)
8455{
8456 struct tg3 *tp = netdev_priv(dev);
8457 u32 rx_mode;
8458
8459 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
8460 RX_MODE_KEEP_VLAN_TAG);
8461
8462 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
8463 * flag clear.
8464 */
8465#if TG3_VLAN_TAG_USED
8466 if (!tp->vlgrp &&
8467 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
8468 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
8469#else
8470 /* By definition, VLAN is disabled always in this
8471 * case.
8472 */
8473 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
8474 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
8475#endif
8476
8477 if (dev->flags & IFF_PROMISC) {
8478 /* Promiscuous mode. */
8479 rx_mode |= RX_MODE_PROMISC;
8480 } else if (dev->flags & IFF_ALLMULTI) {
8481 /* Accept all multicast. */
8482 tg3_set_multi (tp, 1);
8483 } else if (dev->mc_count < 1) {
8484 /* Reject all multicast. */
8485 tg3_set_multi (tp, 0);
8486 } else {
8487 /* Accept one or more multicast(s). */
8488 struct dev_mc_list *mclist;
8489 unsigned int i;
8490 u32 mc_filter[4] = { 0, };
8491 u32 regidx;
8492 u32 bit;
8493 u32 crc;
8494
8495 for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
8496 i++, mclist = mclist->next) {
8497
8498 crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
8499 bit = ~crc & 0x7f;
8500 regidx = (bit & 0x60) >> 5;
8501 bit &= 0x1f;
8502 mc_filter[regidx] |= (1 << bit);
8503 }
8504
8505 tw32(MAC_HASH_REG_0, mc_filter[0]);
8506 tw32(MAC_HASH_REG_1, mc_filter[1]);
8507 tw32(MAC_HASH_REG_2, mc_filter[2]);
8508 tw32(MAC_HASH_REG_3, mc_filter[3]);
8509 }
8510
8511 if (rx_mode != tp->rx_mode) {
8512 tp->rx_mode = rx_mode;
8513 tw32_f(MAC_RX_MODE, rx_mode);
8514 udelay(10);
8515 }
8516}
8517
8518static void tg3_set_rx_mode(struct net_device *dev)
8519{
8520 struct tg3 *tp = netdev_priv(dev);
8521
e75f7c90
MC
8522 if (!netif_running(dev))
8523 return;
8524
f47c11ee 8525 tg3_full_lock(tp, 0);
1da177e4 8526 __tg3_set_rx_mode(dev);
f47c11ee 8527 tg3_full_unlock(tp);
1da177e4
LT
8528}
8529
8530#define TG3_REGDUMP_LEN (32 * 1024)
8531
8532static int tg3_get_regs_len(struct net_device *dev)
8533{
8534 return TG3_REGDUMP_LEN;
8535}
8536
8537static void tg3_get_regs(struct net_device *dev,
8538 struct ethtool_regs *regs, void *_p)
8539{
8540 u32 *p = _p;
8541 struct tg3 *tp = netdev_priv(dev);
8542 u8 *orig_p = _p;
8543 int i;
8544
8545 regs->version = 0;
8546
8547 memset(p, 0, TG3_REGDUMP_LEN);
8548
bc1c7567
MC
8549 if (tp->link_config.phy_is_low_power)
8550 return;
8551
f47c11ee 8552 tg3_full_lock(tp, 0);
1da177e4
LT
8553
8554#define __GET_REG32(reg) (*(p)++ = tr32(reg))
8555#define GET_REG32_LOOP(base,len) \
8556do { p = (u32 *)(orig_p + (base)); \
8557 for (i = 0; i < len; i += 4) \
8558 __GET_REG32((base) + i); \
8559} while (0)
8560#define GET_REG32_1(reg) \
8561do { p = (u32 *)(orig_p + (reg)); \
8562 __GET_REG32((reg)); \
8563} while (0)
8564
8565 GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
8566 GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
8567 GET_REG32_LOOP(MAC_MODE, 0x4f0);
8568 GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
8569 GET_REG32_1(SNDDATAC_MODE);
8570 GET_REG32_LOOP(SNDBDS_MODE, 0x80);
8571 GET_REG32_LOOP(SNDBDI_MODE, 0x48);
8572 GET_REG32_1(SNDBDC_MODE);
8573 GET_REG32_LOOP(RCVLPC_MODE, 0x20);
8574 GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
8575 GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
8576 GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
8577 GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
8578 GET_REG32_1(RCVDCC_MODE);
8579 GET_REG32_LOOP(RCVBDI_MODE, 0x20);
8580 GET_REG32_LOOP(RCVCC_MODE, 0x14);
8581 GET_REG32_LOOP(RCVLSC_MODE, 0x08);
8582 GET_REG32_1(MBFREE_MODE);
8583 GET_REG32_LOOP(HOSTCC_MODE, 0x100);
8584 GET_REG32_LOOP(MEMARB_MODE, 0x10);
8585 GET_REG32_LOOP(BUFMGR_MODE, 0x58);
8586 GET_REG32_LOOP(RDMAC_MODE, 0x08);
8587 GET_REG32_LOOP(WDMAC_MODE, 0x08);
091465d7
CE
8588 GET_REG32_1(RX_CPU_MODE);
8589 GET_REG32_1(RX_CPU_STATE);
8590 GET_REG32_1(RX_CPU_PGMCTR);
8591 GET_REG32_1(RX_CPU_HWBKPT);
8592 GET_REG32_1(TX_CPU_MODE);
8593 GET_REG32_1(TX_CPU_STATE);
8594 GET_REG32_1(TX_CPU_PGMCTR);
1da177e4
LT
8595 GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
8596 GET_REG32_LOOP(FTQ_RESET, 0x120);
8597 GET_REG32_LOOP(MSGINT_MODE, 0x0c);
8598 GET_REG32_1(DMAC_MODE);
8599 GET_REG32_LOOP(GRC_MODE, 0x4c);
8600 if (tp->tg3_flags & TG3_FLAG_NVRAM)
8601 GET_REG32_LOOP(NVRAM_CMD, 0x24);
8602
8603#undef __GET_REG32
8604#undef GET_REG32_LOOP
8605#undef GET_REG32_1
8606
f47c11ee 8607 tg3_full_unlock(tp);
1da177e4
LT
8608}
8609
8610static int tg3_get_eeprom_len(struct net_device *dev)
8611{
8612 struct tg3 *tp = netdev_priv(dev);
8613
8614 return tp->nvram_size;
8615}
8616
1da177e4
LT
8617static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
8618{
8619 struct tg3 *tp = netdev_priv(dev);
8620 int ret;
8621 u8 *pd;
b9fc7dc5 8622 u32 i, offset, len, b_offset, b_count;
a9dc529d 8623 __be32 val;
1da177e4 8624
df259d8c
MC
8625 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
8626 return -EINVAL;
8627
bc1c7567
MC
8628 if (tp->link_config.phy_is_low_power)
8629 return -EAGAIN;
8630
1da177e4
LT
8631 offset = eeprom->offset;
8632 len = eeprom->len;
8633 eeprom->len = 0;
8634
8635 eeprom->magic = TG3_EEPROM_MAGIC;
8636
8637 if (offset & 3) {
8638 /* adjustments to start on required 4 byte boundary */
8639 b_offset = offset & 3;
8640 b_count = 4 - b_offset;
8641 if (b_count > len) {
8642 /* i.e. offset=1 len=2 */
8643 b_count = len;
8644 }
a9dc529d 8645 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
1da177e4
LT
8646 if (ret)
8647 return ret;
1da177e4
LT
8648 memcpy(data, ((char*)&val) + b_offset, b_count);
8649 len -= b_count;
8650 offset += b_count;
8651 eeprom->len += b_count;
8652 }
8653
8654 /* read bytes upto the last 4 byte boundary */
8655 pd = &data[eeprom->len];
8656 for (i = 0; i < (len - (len & 3)); i += 4) {
a9dc529d 8657 ret = tg3_nvram_read_be32(tp, offset + i, &val);
1da177e4
LT
8658 if (ret) {
8659 eeprom->len += i;
8660 return ret;
8661 }
1da177e4
LT
8662 memcpy(pd + i, &val, 4);
8663 }
8664 eeprom->len += i;
8665
8666 if (len & 3) {
8667 /* read last bytes not ending on 4 byte boundary */
8668 pd = &data[eeprom->len];
8669 b_count = len & 3;
8670 b_offset = offset + len - b_count;
a9dc529d 8671 ret = tg3_nvram_read_be32(tp, b_offset, &val);
1da177e4
LT
8672 if (ret)
8673 return ret;
b9fc7dc5 8674 memcpy(pd, &val, b_count);
1da177e4
LT
8675 eeprom->len += b_count;
8676 }
8677 return 0;
8678}
8679
6aa20a22 8680static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
1da177e4
LT
8681
8682static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
8683{
8684 struct tg3 *tp = netdev_priv(dev);
8685 int ret;
b9fc7dc5 8686 u32 offset, len, b_offset, odd_len;
1da177e4 8687 u8 *buf;
a9dc529d 8688 __be32 start, end;
1da177e4 8689
bc1c7567
MC
8690 if (tp->link_config.phy_is_low_power)
8691 return -EAGAIN;
8692
df259d8c
MC
8693 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
8694 eeprom->magic != TG3_EEPROM_MAGIC)
1da177e4
LT
8695 return -EINVAL;
8696
8697 offset = eeprom->offset;
8698 len = eeprom->len;
8699
8700 if ((b_offset = (offset & 3))) {
8701 /* adjustments to start on required 4 byte boundary */
a9dc529d 8702 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
1da177e4
LT
8703 if (ret)
8704 return ret;
1da177e4
LT
8705 len += b_offset;
8706 offset &= ~3;
1c8594b4
MC
8707 if (len < 4)
8708 len = 4;
1da177e4
LT
8709 }
8710
8711 odd_len = 0;
1c8594b4 8712 if (len & 3) {
1da177e4
LT
8713 /* adjustments to end on required 4 byte boundary */
8714 odd_len = 1;
8715 len = (len + 3) & ~3;
a9dc529d 8716 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
1da177e4
LT
8717 if (ret)
8718 return ret;
1da177e4
LT
8719 }
8720
8721 buf = data;
8722 if (b_offset || odd_len) {
8723 buf = kmalloc(len, GFP_KERNEL);
ab0049b4 8724 if (!buf)
1da177e4
LT
8725 return -ENOMEM;
8726 if (b_offset)
8727 memcpy(buf, &start, 4);
8728 if (odd_len)
8729 memcpy(buf+len-4, &end, 4);
8730 memcpy(buf + b_offset, data, eeprom->len);
8731 }
8732
8733 ret = tg3_nvram_write_block(tp, offset, len, buf);
8734
8735 if (buf != data)
8736 kfree(buf);
8737
8738 return ret;
8739}
8740
8741static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
8742{
b02fd9e3
MC
8743 struct tg3 *tp = netdev_priv(dev);
8744
8745 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
8746 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
8747 return -EAGAIN;
298cf9be 8748 return phy_ethtool_gset(tp->mdio_bus->phy_map[PHY_ADDR], cmd);
b02fd9e3 8749 }
6aa20a22 8750
1da177e4
LT
8751 cmd->supported = (SUPPORTED_Autoneg);
8752
8753 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
8754 cmd->supported |= (SUPPORTED_1000baseT_Half |
8755 SUPPORTED_1000baseT_Full);
8756
ef348144 8757 if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
1da177e4
LT
8758 cmd->supported |= (SUPPORTED_100baseT_Half |
8759 SUPPORTED_100baseT_Full |
8760 SUPPORTED_10baseT_Half |
8761 SUPPORTED_10baseT_Full |
3bebab59 8762 SUPPORTED_TP);
ef348144
KK
8763 cmd->port = PORT_TP;
8764 } else {
1da177e4 8765 cmd->supported |= SUPPORTED_FIBRE;
ef348144
KK
8766 cmd->port = PORT_FIBRE;
8767 }
6aa20a22 8768
1da177e4
LT
8769 cmd->advertising = tp->link_config.advertising;
8770 if (netif_running(dev)) {
8771 cmd->speed = tp->link_config.active_speed;
8772 cmd->duplex = tp->link_config.active_duplex;
8773 }
1da177e4 8774 cmd->phy_address = PHY_ADDR;
7e5856bd 8775 cmd->transceiver = XCVR_INTERNAL;
1da177e4
LT
8776 cmd->autoneg = tp->link_config.autoneg;
8777 cmd->maxtxpkt = 0;
8778 cmd->maxrxpkt = 0;
8779 return 0;
8780}
6aa20a22 8781
1da177e4
LT
8782static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
8783{
8784 struct tg3 *tp = netdev_priv(dev);
6aa20a22 8785
b02fd9e3
MC
8786 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
8787 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
8788 return -EAGAIN;
298cf9be 8789 return phy_ethtool_sset(tp->mdio_bus->phy_map[PHY_ADDR], cmd);
b02fd9e3
MC
8790 }
8791
7e5856bd
MC
8792 if (cmd->autoneg != AUTONEG_ENABLE &&
8793 cmd->autoneg != AUTONEG_DISABLE)
37ff238d 8794 return -EINVAL;
7e5856bd
MC
8795
8796 if (cmd->autoneg == AUTONEG_DISABLE &&
8797 cmd->duplex != DUPLEX_FULL &&
8798 cmd->duplex != DUPLEX_HALF)
37ff238d 8799 return -EINVAL;
1da177e4 8800
7e5856bd
MC
8801 if (cmd->autoneg == AUTONEG_ENABLE) {
8802 u32 mask = ADVERTISED_Autoneg |
8803 ADVERTISED_Pause |
8804 ADVERTISED_Asym_Pause;
8805
8806 if (!(tp->tg3_flags2 & TG3_FLAG_10_100_ONLY))
8807 mask |= ADVERTISED_1000baseT_Half |
8808 ADVERTISED_1000baseT_Full;
8809
8810 if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
8811 mask |= ADVERTISED_100baseT_Half |
8812 ADVERTISED_100baseT_Full |
8813 ADVERTISED_10baseT_Half |
8814 ADVERTISED_10baseT_Full |
8815 ADVERTISED_TP;
8816 else
8817 mask |= ADVERTISED_FIBRE;
8818
8819 if (cmd->advertising & ~mask)
8820 return -EINVAL;
8821
8822 mask &= (ADVERTISED_1000baseT_Half |
8823 ADVERTISED_1000baseT_Full |
8824 ADVERTISED_100baseT_Half |
8825 ADVERTISED_100baseT_Full |
8826 ADVERTISED_10baseT_Half |
8827 ADVERTISED_10baseT_Full);
8828
8829 cmd->advertising &= mask;
8830 } else {
8831 if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
8832 if (cmd->speed != SPEED_1000)
8833 return -EINVAL;
8834
8835 if (cmd->duplex != DUPLEX_FULL)
8836 return -EINVAL;
8837 } else {
8838 if (cmd->speed != SPEED_100 &&
8839 cmd->speed != SPEED_10)
8840 return -EINVAL;
8841 }
8842 }
8843
f47c11ee 8844 tg3_full_lock(tp, 0);
1da177e4
LT
8845
8846 tp->link_config.autoneg = cmd->autoneg;
8847 if (cmd->autoneg == AUTONEG_ENABLE) {
405d8e5c
AG
8848 tp->link_config.advertising = (cmd->advertising |
8849 ADVERTISED_Autoneg);
1da177e4
LT
8850 tp->link_config.speed = SPEED_INVALID;
8851 tp->link_config.duplex = DUPLEX_INVALID;
8852 } else {
8853 tp->link_config.advertising = 0;
8854 tp->link_config.speed = cmd->speed;
8855 tp->link_config.duplex = cmd->duplex;
b02fd9e3 8856 }
6aa20a22 8857
24fcad6b
MC
8858 tp->link_config.orig_speed = tp->link_config.speed;
8859 tp->link_config.orig_duplex = tp->link_config.duplex;
8860 tp->link_config.orig_autoneg = tp->link_config.autoneg;
8861
1da177e4
LT
8862 if (netif_running(dev))
8863 tg3_setup_phy(tp, 1);
8864
f47c11ee 8865 tg3_full_unlock(tp);
6aa20a22 8866
1da177e4
LT
8867 return 0;
8868}
6aa20a22 8869
1da177e4
LT
8870static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
8871{
8872 struct tg3 *tp = netdev_priv(dev);
6aa20a22 8873
1da177e4
LT
8874 strcpy(info->driver, DRV_MODULE_NAME);
8875 strcpy(info->version, DRV_MODULE_VERSION);
c4e6575c 8876 strcpy(info->fw_version, tp->fw_ver);
1da177e4
LT
8877 strcpy(info->bus_info, pci_name(tp->pdev));
8878}
6aa20a22 8879
1da177e4
LT
8880static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
8881{
8882 struct tg3 *tp = netdev_priv(dev);
6aa20a22 8883
12dac075
RW
8884 if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
8885 device_can_wakeup(&tp->pdev->dev))
a85feb8c
GZ
8886 wol->supported = WAKE_MAGIC;
8887 else
8888 wol->supported = 0;
1da177e4 8889 wol->wolopts = 0;
05ac4cb7
MC
8890 if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
8891 device_can_wakeup(&tp->pdev->dev))
1da177e4
LT
8892 wol->wolopts = WAKE_MAGIC;
8893 memset(&wol->sopass, 0, sizeof(wol->sopass));
8894}
6aa20a22 8895
1da177e4
LT
8896static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
8897{
8898 struct tg3 *tp = netdev_priv(dev);
12dac075 8899 struct device *dp = &tp->pdev->dev;
6aa20a22 8900
1da177e4
LT
8901 if (wol->wolopts & ~WAKE_MAGIC)
8902 return -EINVAL;
8903 if ((wol->wolopts & WAKE_MAGIC) &&
12dac075 8904 !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
1da177e4 8905 return -EINVAL;
6aa20a22 8906
f47c11ee 8907 spin_lock_bh(&tp->lock);
12dac075 8908 if (wol->wolopts & WAKE_MAGIC) {
1da177e4 8909 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
12dac075
RW
8910 device_set_wakeup_enable(dp, true);
8911 } else {
1da177e4 8912 tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
12dac075
RW
8913 device_set_wakeup_enable(dp, false);
8914 }
f47c11ee 8915 spin_unlock_bh(&tp->lock);
6aa20a22 8916
1da177e4
LT
8917 return 0;
8918}
6aa20a22 8919
1da177e4
LT
8920static u32 tg3_get_msglevel(struct net_device *dev)
8921{
8922 struct tg3 *tp = netdev_priv(dev);
8923 return tp->msg_enable;
8924}
6aa20a22 8925
1da177e4
LT
8926static void tg3_set_msglevel(struct net_device *dev, u32 value)
8927{
8928 struct tg3 *tp = netdev_priv(dev);
8929 tp->msg_enable = value;
8930}
6aa20a22 8931
1da177e4
LT
8932static int tg3_set_tso(struct net_device *dev, u32 value)
8933{
8934 struct tg3 *tp = netdev_priv(dev);
8935
8936 if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
8937 if (value)
8938 return -EINVAL;
8939 return 0;
8940 }
027455ad
MC
8941 if ((dev->features & NETIF_F_IPV6_CSUM) &&
8942 (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)) {
9936bcf6 8943 if (value) {
b0026624 8944 dev->features |= NETIF_F_TSO6;
57e6983c
MC
8945 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
8946 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
8947 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
321d32a0
MC
8948 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8949 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
9936bcf6
MC
8950 dev->features |= NETIF_F_TSO_ECN;
8951 } else
8952 dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
b0026624 8953 }
1da177e4
LT
8954 return ethtool_op_set_tso(dev, value);
8955}
6aa20a22 8956
1da177e4
LT
8957static int tg3_nway_reset(struct net_device *dev)
8958{
8959 struct tg3 *tp = netdev_priv(dev);
1da177e4 8960 int r;
6aa20a22 8961
1da177e4
LT
8962 if (!netif_running(dev))
8963 return -EAGAIN;
8964
c94e3941
MC
8965 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
8966 return -EINVAL;
8967
b02fd9e3
MC
8968 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
8969 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
8970 return -EAGAIN;
298cf9be 8971 r = phy_start_aneg(tp->mdio_bus->phy_map[PHY_ADDR]);
b02fd9e3
MC
8972 } else {
8973 u32 bmcr;
8974
8975 spin_lock_bh(&tp->lock);
8976 r = -EINVAL;
8977 tg3_readphy(tp, MII_BMCR, &bmcr);
8978 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
8979 ((bmcr & BMCR_ANENABLE) ||
8980 (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
8981 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
8982 BMCR_ANENABLE);
8983 r = 0;
8984 }
8985 spin_unlock_bh(&tp->lock);
1da177e4 8986 }
6aa20a22 8987
1da177e4
LT
8988 return r;
8989}
6aa20a22 8990
1da177e4
LT
8991static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
8992{
8993 struct tg3 *tp = netdev_priv(dev);
6aa20a22 8994
1da177e4
LT
8995 ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
8996 ering->rx_mini_max_pending = 0;
4f81c32b
MC
8997 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
8998 ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
8999 else
9000 ering->rx_jumbo_max_pending = 0;
9001
9002 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
1da177e4
LT
9003
9004 ering->rx_pending = tp->rx_pending;
9005 ering->rx_mini_pending = 0;
4f81c32b
MC
9006 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
9007 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
9008 else
9009 ering->rx_jumbo_pending = 0;
9010
1da177e4
LT
9011 ering->tx_pending = tp->tx_pending;
9012}
6aa20a22 9013
1da177e4
LT
9014static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
9015{
9016 struct tg3 *tp = netdev_priv(dev);
b9ec6c1b 9017 int irq_sync = 0, err = 0;
6aa20a22 9018
1da177e4
LT
9019 if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
9020 (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
bc3a9254
MC
9021 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
9022 (ering->tx_pending <= MAX_SKB_FRAGS) ||
7f62ad5d 9023 ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
bc3a9254 9024 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
1da177e4 9025 return -EINVAL;
6aa20a22 9026
bbe832c0 9027 if (netif_running(dev)) {
b02fd9e3 9028 tg3_phy_stop(tp);
1da177e4 9029 tg3_netif_stop(tp);
bbe832c0
MC
9030 irq_sync = 1;
9031 }
1da177e4 9032
bbe832c0 9033 tg3_full_lock(tp, irq_sync);
6aa20a22 9034
1da177e4
LT
9035 tp->rx_pending = ering->rx_pending;
9036
9037 if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
9038 tp->rx_pending > 63)
9039 tp->rx_pending = 63;
9040 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
9041 tp->tx_pending = ering->tx_pending;
9042
9043 if (netif_running(dev)) {
944d980e 9044 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
b9ec6c1b
MC
9045 err = tg3_restart_hw(tp, 1);
9046 if (!err)
9047 tg3_netif_start(tp);
1da177e4
LT
9048 }
9049
f47c11ee 9050 tg3_full_unlock(tp);
6aa20a22 9051
b02fd9e3
MC
9052 if (irq_sync && !err)
9053 tg3_phy_start(tp);
9054
b9ec6c1b 9055 return err;
1da177e4 9056}
6aa20a22 9057
1da177e4
LT
9058static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
9059{
9060 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9061
1da177e4 9062 epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
8d018621 9063
e18ce346 9064 if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
8d018621
MC
9065 epause->rx_pause = 1;
9066 else
9067 epause->rx_pause = 0;
9068
e18ce346 9069 if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
8d018621
MC
9070 epause->tx_pause = 1;
9071 else
9072 epause->tx_pause = 0;
1da177e4 9073}
6aa20a22 9074
1da177e4
LT
9075static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
9076{
9077 struct tg3 *tp = netdev_priv(dev);
b02fd9e3 9078 int err = 0;
6aa20a22 9079
b02fd9e3
MC
9080 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
9081 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
9082 return -EAGAIN;
1da177e4 9083
b02fd9e3
MC
9084 if (epause->autoneg) {
9085 u32 newadv;
9086 struct phy_device *phydev;
f47c11ee 9087
298cf9be 9088 phydev = tp->mdio_bus->phy_map[PHY_ADDR];
1da177e4 9089
b02fd9e3
MC
9090 if (epause->rx_pause) {
9091 if (epause->tx_pause)
9092 newadv = ADVERTISED_Pause;
9093 else
9094 newadv = ADVERTISED_Pause |
9095 ADVERTISED_Asym_Pause;
9096 } else if (epause->tx_pause) {
9097 newadv = ADVERTISED_Asym_Pause;
9098 } else
9099 newadv = 0;
9100
9101 if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
9102 u32 oldadv = phydev->advertising &
9103 (ADVERTISED_Pause |
9104 ADVERTISED_Asym_Pause);
9105 if (oldadv != newadv) {
9106 phydev->advertising &=
9107 ~(ADVERTISED_Pause |
9108 ADVERTISED_Asym_Pause);
9109 phydev->advertising |= newadv;
9110 err = phy_start_aneg(phydev);
9111 }
9112 } else {
9113 tp->link_config.advertising &=
9114 ~(ADVERTISED_Pause |
9115 ADVERTISED_Asym_Pause);
9116 tp->link_config.advertising |= newadv;
9117 }
9118 } else {
9119 if (epause->rx_pause)
e18ce346 9120 tp->link_config.flowctrl |= FLOW_CTRL_RX;
b02fd9e3 9121 else
e18ce346 9122 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
f47c11ee 9123
b02fd9e3 9124 if (epause->tx_pause)
e18ce346 9125 tp->link_config.flowctrl |= FLOW_CTRL_TX;
b02fd9e3 9126 else
e18ce346 9127 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
b02fd9e3
MC
9128
9129 if (netif_running(dev))
9130 tg3_setup_flow_control(tp, 0, 0);
9131 }
9132 } else {
9133 int irq_sync = 0;
9134
9135 if (netif_running(dev)) {
9136 tg3_netif_stop(tp);
9137 irq_sync = 1;
9138 }
9139
9140 tg3_full_lock(tp, irq_sync);
9141
9142 if (epause->autoneg)
9143 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
9144 else
9145 tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
9146 if (epause->rx_pause)
e18ce346 9147 tp->link_config.flowctrl |= FLOW_CTRL_RX;
b02fd9e3 9148 else
e18ce346 9149 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
b02fd9e3 9150 if (epause->tx_pause)
e18ce346 9151 tp->link_config.flowctrl |= FLOW_CTRL_TX;
b02fd9e3 9152 else
e18ce346 9153 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
b02fd9e3
MC
9154
9155 if (netif_running(dev)) {
9156 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
9157 err = tg3_restart_hw(tp, 1);
9158 if (!err)
9159 tg3_netif_start(tp);
9160 }
9161
9162 tg3_full_unlock(tp);
9163 }
6aa20a22 9164
b9ec6c1b 9165 return err;
1da177e4 9166}
6aa20a22 9167
1da177e4
LT
9168static u32 tg3_get_rx_csum(struct net_device *dev)
9169{
9170 struct tg3 *tp = netdev_priv(dev);
9171 return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
9172}
6aa20a22 9173
1da177e4
LT
9174static int tg3_set_rx_csum(struct net_device *dev, u32 data)
9175{
9176 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9177
1da177e4
LT
9178 if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
9179 if (data != 0)
9180 return -EINVAL;
9181 return 0;
9182 }
6aa20a22 9183
f47c11ee 9184 spin_lock_bh(&tp->lock);
1da177e4
LT
9185 if (data)
9186 tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
9187 else
9188 tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
f47c11ee 9189 spin_unlock_bh(&tp->lock);
6aa20a22 9190
1da177e4
LT
9191 return 0;
9192}
6aa20a22 9193
1da177e4
LT
9194static int tg3_set_tx_csum(struct net_device *dev, u32 data)
9195{
9196 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9197
1da177e4
LT
9198 if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
9199 if (data != 0)
9200 return -EINVAL;
9201 return 0;
9202 }
6aa20a22 9203
321d32a0 9204 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
6460d948 9205 ethtool_op_set_tx_ipv6_csum(dev, data);
1da177e4 9206 else
9c27dbdf 9207 ethtool_op_set_tx_csum(dev, data);
1da177e4
LT
9208
9209 return 0;
9210}
9211
b9f2c044 9212static int tg3_get_sset_count (struct net_device *dev, int sset)
1da177e4 9213{
b9f2c044
JG
9214 switch (sset) {
9215 case ETH_SS_TEST:
9216 return TG3_NUM_TEST;
9217 case ETH_SS_STATS:
9218 return TG3_NUM_STATS;
9219 default:
9220 return -EOPNOTSUPP;
9221 }
4cafd3f5
MC
9222}
9223
1da177e4
LT
9224static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
9225{
9226 switch (stringset) {
9227 case ETH_SS_STATS:
9228 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
9229 break;
4cafd3f5
MC
9230 case ETH_SS_TEST:
9231 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
9232 break;
1da177e4
LT
9233 default:
9234 WARN_ON(1); /* we need a WARN() */
9235 break;
9236 }
9237}
9238
4009a93d
MC
9239static int tg3_phys_id(struct net_device *dev, u32 data)
9240{
9241 struct tg3 *tp = netdev_priv(dev);
9242 int i;
9243
9244 if (!netif_running(tp->dev))
9245 return -EAGAIN;
9246
9247 if (data == 0)
759afc31 9248 data = UINT_MAX / 2;
4009a93d
MC
9249
9250 for (i = 0; i < (data * 2); i++) {
9251 if ((i % 2) == 0)
9252 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
9253 LED_CTRL_1000MBPS_ON |
9254 LED_CTRL_100MBPS_ON |
9255 LED_CTRL_10MBPS_ON |
9256 LED_CTRL_TRAFFIC_OVERRIDE |
9257 LED_CTRL_TRAFFIC_BLINK |
9258 LED_CTRL_TRAFFIC_LED);
6aa20a22 9259
4009a93d
MC
9260 else
9261 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
9262 LED_CTRL_TRAFFIC_OVERRIDE);
9263
9264 if (msleep_interruptible(500))
9265 break;
9266 }
9267 tw32(MAC_LED_CTRL, tp->led_ctrl);
9268 return 0;
9269}
9270
1da177e4
LT
9271static void tg3_get_ethtool_stats (struct net_device *dev,
9272 struct ethtool_stats *estats, u64 *tmp_stats)
9273{
9274 struct tg3 *tp = netdev_priv(dev);
9275 memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
9276}
9277
566f86ad 9278#define NVRAM_TEST_SIZE 0x100
a5767dec
MC
9279#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
9280#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
9281#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
b16250e3
MC
9282#define NVRAM_SELFBOOT_HW_SIZE 0x20
9283#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
566f86ad
MC
9284
9285static int tg3_test_nvram(struct tg3 *tp)
9286{
b9fc7dc5 9287 u32 csum, magic;
a9dc529d 9288 __be32 *buf;
ab0049b4 9289 int i, j, k, err = 0, size;
566f86ad 9290
df259d8c
MC
9291 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
9292 return 0;
9293
e4f34110 9294 if (tg3_nvram_read(tp, 0, &magic) != 0)
1b27777a
MC
9295 return -EIO;
9296
1b27777a
MC
9297 if (magic == TG3_EEPROM_MAGIC)
9298 size = NVRAM_TEST_SIZE;
b16250e3 9299 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
a5767dec
MC
9300 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
9301 TG3_EEPROM_SB_FORMAT_1) {
9302 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
9303 case TG3_EEPROM_SB_REVISION_0:
9304 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
9305 break;
9306 case TG3_EEPROM_SB_REVISION_2:
9307 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
9308 break;
9309 case TG3_EEPROM_SB_REVISION_3:
9310 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
9311 break;
9312 default:
9313 return 0;
9314 }
9315 } else
1b27777a 9316 return 0;
b16250e3
MC
9317 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
9318 size = NVRAM_SELFBOOT_HW_SIZE;
9319 else
1b27777a
MC
9320 return -EIO;
9321
9322 buf = kmalloc(size, GFP_KERNEL);
566f86ad
MC
9323 if (buf == NULL)
9324 return -ENOMEM;
9325
1b27777a
MC
9326 err = -EIO;
9327 for (i = 0, j = 0; i < size; i += 4, j++) {
a9dc529d
MC
9328 err = tg3_nvram_read_be32(tp, i, &buf[j]);
9329 if (err)
566f86ad 9330 break;
566f86ad 9331 }
1b27777a 9332 if (i < size)
566f86ad
MC
9333 goto out;
9334
1b27777a 9335 /* Selfboot format */
a9dc529d 9336 magic = be32_to_cpu(buf[0]);
b9fc7dc5 9337 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
b16250e3 9338 TG3_EEPROM_MAGIC_FW) {
1b27777a
MC
9339 u8 *buf8 = (u8 *) buf, csum8 = 0;
9340
b9fc7dc5 9341 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
a5767dec
MC
9342 TG3_EEPROM_SB_REVISION_2) {
9343 /* For rev 2, the csum doesn't include the MBA. */
9344 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
9345 csum8 += buf8[i];
9346 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
9347 csum8 += buf8[i];
9348 } else {
9349 for (i = 0; i < size; i++)
9350 csum8 += buf8[i];
9351 }
1b27777a 9352
ad96b485
AB
9353 if (csum8 == 0) {
9354 err = 0;
9355 goto out;
9356 }
9357
9358 err = -EIO;
9359 goto out;
1b27777a 9360 }
566f86ad 9361
b9fc7dc5 9362 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
b16250e3
MC
9363 TG3_EEPROM_MAGIC_HW) {
9364 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
a9dc529d 9365 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
b16250e3 9366 u8 *buf8 = (u8 *) buf;
b16250e3
MC
9367
9368 /* Separate the parity bits and the data bytes. */
9369 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
9370 if ((i == 0) || (i == 8)) {
9371 int l;
9372 u8 msk;
9373
9374 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
9375 parity[k++] = buf8[i] & msk;
9376 i++;
9377 }
9378 else if (i == 16) {
9379 int l;
9380 u8 msk;
9381
9382 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
9383 parity[k++] = buf8[i] & msk;
9384 i++;
9385
9386 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
9387 parity[k++] = buf8[i] & msk;
9388 i++;
9389 }
9390 data[j++] = buf8[i];
9391 }
9392
9393 err = -EIO;
9394 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
9395 u8 hw8 = hweight8(data[i]);
9396
9397 if ((hw8 & 0x1) && parity[i])
9398 goto out;
9399 else if (!(hw8 & 0x1) && !parity[i])
9400 goto out;
9401 }
9402 err = 0;
9403 goto out;
9404 }
9405
566f86ad
MC
9406 /* Bootstrap checksum at offset 0x10 */
9407 csum = calc_crc((unsigned char *) buf, 0x10);
a9dc529d 9408 if (csum != be32_to_cpu(buf[0x10/4]))
566f86ad
MC
9409 goto out;
9410
9411 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
9412 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
a9dc529d
MC
9413 if (csum != be32_to_cpu(buf[0xfc/4]))
9414 goto out;
566f86ad
MC
9415
9416 err = 0;
9417
9418out:
9419 kfree(buf);
9420 return err;
9421}
9422
ca43007a
MC
9423#define TG3_SERDES_TIMEOUT_SEC 2
9424#define TG3_COPPER_TIMEOUT_SEC 6
9425
9426static int tg3_test_link(struct tg3 *tp)
9427{
9428 int i, max;
9429
9430 if (!netif_running(tp->dev))
9431 return -ENODEV;
9432
4c987487 9433 if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
ca43007a
MC
9434 max = TG3_SERDES_TIMEOUT_SEC;
9435 else
9436 max = TG3_COPPER_TIMEOUT_SEC;
9437
9438 for (i = 0; i < max; i++) {
9439 if (netif_carrier_ok(tp->dev))
9440 return 0;
9441
9442 if (msleep_interruptible(1000))
9443 break;
9444 }
9445
9446 return -EIO;
9447}
9448
a71116d1 9449/* Only test the commonly used registers */
30ca3e37 9450static int tg3_test_registers(struct tg3 *tp)
a71116d1 9451{
b16250e3 9452 int i, is_5705, is_5750;
a71116d1
MC
9453 u32 offset, read_mask, write_mask, val, save_val, read_val;
9454 static struct {
9455 u16 offset;
9456 u16 flags;
9457#define TG3_FL_5705 0x1
9458#define TG3_FL_NOT_5705 0x2
9459#define TG3_FL_NOT_5788 0x4
b16250e3 9460#define TG3_FL_NOT_5750 0x8
a71116d1
MC
9461 u32 read_mask;
9462 u32 write_mask;
9463 } reg_tbl[] = {
9464 /* MAC Control Registers */
9465 { MAC_MODE, TG3_FL_NOT_5705,
9466 0x00000000, 0x00ef6f8c },
9467 { MAC_MODE, TG3_FL_5705,
9468 0x00000000, 0x01ef6b8c },
9469 { MAC_STATUS, TG3_FL_NOT_5705,
9470 0x03800107, 0x00000000 },
9471 { MAC_STATUS, TG3_FL_5705,
9472 0x03800100, 0x00000000 },
9473 { MAC_ADDR_0_HIGH, 0x0000,
9474 0x00000000, 0x0000ffff },
9475 { MAC_ADDR_0_LOW, 0x0000,
9476 0x00000000, 0xffffffff },
9477 { MAC_RX_MTU_SIZE, 0x0000,
9478 0x00000000, 0x0000ffff },
9479 { MAC_TX_MODE, 0x0000,
9480 0x00000000, 0x00000070 },
9481 { MAC_TX_LENGTHS, 0x0000,
9482 0x00000000, 0x00003fff },
9483 { MAC_RX_MODE, TG3_FL_NOT_5705,
9484 0x00000000, 0x000007fc },
9485 { MAC_RX_MODE, TG3_FL_5705,
9486 0x00000000, 0x000007dc },
9487 { MAC_HASH_REG_0, 0x0000,
9488 0x00000000, 0xffffffff },
9489 { MAC_HASH_REG_1, 0x0000,
9490 0x00000000, 0xffffffff },
9491 { MAC_HASH_REG_2, 0x0000,
9492 0x00000000, 0xffffffff },
9493 { MAC_HASH_REG_3, 0x0000,
9494 0x00000000, 0xffffffff },
9495
9496 /* Receive Data and Receive BD Initiator Control Registers. */
9497 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
9498 0x00000000, 0xffffffff },
9499 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
9500 0x00000000, 0xffffffff },
9501 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
9502 0x00000000, 0x00000003 },
9503 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
9504 0x00000000, 0xffffffff },
9505 { RCVDBDI_STD_BD+0, 0x0000,
9506 0x00000000, 0xffffffff },
9507 { RCVDBDI_STD_BD+4, 0x0000,
9508 0x00000000, 0xffffffff },
9509 { RCVDBDI_STD_BD+8, 0x0000,
9510 0x00000000, 0xffff0002 },
9511 { RCVDBDI_STD_BD+0xc, 0x0000,
9512 0x00000000, 0xffffffff },
6aa20a22 9513
a71116d1
MC
9514 /* Receive BD Initiator Control Registers. */
9515 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
9516 0x00000000, 0xffffffff },
9517 { RCVBDI_STD_THRESH, TG3_FL_5705,
9518 0x00000000, 0x000003ff },
9519 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
9520 0x00000000, 0xffffffff },
6aa20a22 9521
a71116d1
MC
9522 /* Host Coalescing Control Registers. */
9523 { HOSTCC_MODE, TG3_FL_NOT_5705,
9524 0x00000000, 0x00000004 },
9525 { HOSTCC_MODE, TG3_FL_5705,
9526 0x00000000, 0x000000f6 },
9527 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
9528 0x00000000, 0xffffffff },
9529 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
9530 0x00000000, 0x000003ff },
9531 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
9532 0x00000000, 0xffffffff },
9533 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
9534 0x00000000, 0x000003ff },
9535 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
9536 0x00000000, 0xffffffff },
9537 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
9538 0x00000000, 0x000000ff },
9539 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
9540 0x00000000, 0xffffffff },
9541 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
9542 0x00000000, 0x000000ff },
9543 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
9544 0x00000000, 0xffffffff },
9545 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
9546 0x00000000, 0xffffffff },
9547 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
9548 0x00000000, 0xffffffff },
9549 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
9550 0x00000000, 0x000000ff },
9551 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
9552 0x00000000, 0xffffffff },
9553 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
9554 0x00000000, 0x000000ff },
9555 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
9556 0x00000000, 0xffffffff },
9557 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
9558 0x00000000, 0xffffffff },
9559 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
9560 0x00000000, 0xffffffff },
9561 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
9562 0x00000000, 0xffffffff },
9563 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
9564 0x00000000, 0xffffffff },
9565 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
9566 0xffffffff, 0x00000000 },
9567 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
9568 0xffffffff, 0x00000000 },
9569
9570 /* Buffer Manager Control Registers. */
b16250e3 9571 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
a71116d1 9572 0x00000000, 0x007fff80 },
b16250e3 9573 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
a71116d1
MC
9574 0x00000000, 0x007fffff },
9575 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
9576 0x00000000, 0x0000003f },
9577 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
9578 0x00000000, 0x000001ff },
9579 { BUFMGR_MB_HIGH_WATER, 0x0000,
9580 0x00000000, 0x000001ff },
9581 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
9582 0xffffffff, 0x00000000 },
9583 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
9584 0xffffffff, 0x00000000 },
6aa20a22 9585
a71116d1
MC
9586 /* Mailbox Registers */
9587 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
9588 0x00000000, 0x000001ff },
9589 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
9590 0x00000000, 0x000001ff },
9591 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
9592 0x00000000, 0x000007ff },
9593 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
9594 0x00000000, 0x000001ff },
9595
9596 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
9597 };
9598
b16250e3
MC
9599 is_5705 = is_5750 = 0;
9600 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
a71116d1 9601 is_5705 = 1;
b16250e3
MC
9602 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
9603 is_5750 = 1;
9604 }
a71116d1
MC
9605
9606 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
9607 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
9608 continue;
9609
9610 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
9611 continue;
9612
9613 if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
9614 (reg_tbl[i].flags & TG3_FL_NOT_5788))
9615 continue;
9616
b16250e3
MC
9617 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
9618 continue;
9619
a71116d1
MC
9620 offset = (u32) reg_tbl[i].offset;
9621 read_mask = reg_tbl[i].read_mask;
9622 write_mask = reg_tbl[i].write_mask;
9623
9624 /* Save the original register content */
9625 save_val = tr32(offset);
9626
9627 /* Determine the read-only value. */
9628 read_val = save_val & read_mask;
9629
9630 /* Write zero to the register, then make sure the read-only bits
9631 * are not changed and the read/write bits are all zeros.
9632 */
9633 tw32(offset, 0);
9634
9635 val = tr32(offset);
9636
9637 /* Test the read-only and read/write bits. */
9638 if (((val & read_mask) != read_val) || (val & write_mask))
9639 goto out;
9640
9641 /* Write ones to all the bits defined by RdMask and WrMask, then
9642 * make sure the read-only bits are not changed and the
9643 * read/write bits are all ones.
9644 */
9645 tw32(offset, read_mask | write_mask);
9646
9647 val = tr32(offset);
9648
9649 /* Test the read-only bits. */
9650 if ((val & read_mask) != read_val)
9651 goto out;
9652
9653 /* Test the read/write bits. */
9654 if ((val & write_mask) != write_mask)
9655 goto out;
9656
9657 tw32(offset, save_val);
9658 }
9659
9660 return 0;
9661
9662out:
9f88f29f
MC
9663 if (netif_msg_hw(tp))
9664 printk(KERN_ERR PFX "Register test failed at offset %x\n",
9665 offset);
a71116d1
MC
9666 tw32(offset, save_val);
9667 return -EIO;
9668}
9669
7942e1db
MC
9670static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
9671{
f71e1309 9672 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
7942e1db
MC
9673 int i;
9674 u32 j;
9675
e9edda69 9676 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
7942e1db
MC
9677 for (j = 0; j < len; j += 4) {
9678 u32 val;
9679
9680 tg3_write_mem(tp, offset + j, test_pattern[i]);
9681 tg3_read_mem(tp, offset + j, &val);
9682 if (val != test_pattern[i])
9683 return -EIO;
9684 }
9685 }
9686 return 0;
9687}
9688
9689static int tg3_test_memory(struct tg3 *tp)
9690{
9691 static struct mem_entry {
9692 u32 offset;
9693 u32 len;
9694 } mem_tbl_570x[] = {
38690194 9695 { 0x00000000, 0x00b50},
7942e1db
MC
9696 { 0x00002000, 0x1c000},
9697 { 0xffffffff, 0x00000}
9698 }, mem_tbl_5705[] = {
9699 { 0x00000100, 0x0000c},
9700 { 0x00000200, 0x00008},
7942e1db
MC
9701 { 0x00004000, 0x00800},
9702 { 0x00006000, 0x01000},
9703 { 0x00008000, 0x02000},
9704 { 0x00010000, 0x0e000},
9705 { 0xffffffff, 0x00000}
79f4d13a
MC
9706 }, mem_tbl_5755[] = {
9707 { 0x00000200, 0x00008},
9708 { 0x00004000, 0x00800},
9709 { 0x00006000, 0x00800},
9710 { 0x00008000, 0x02000},
9711 { 0x00010000, 0x0c000},
9712 { 0xffffffff, 0x00000}
b16250e3
MC
9713 }, mem_tbl_5906[] = {
9714 { 0x00000200, 0x00008},
9715 { 0x00004000, 0x00400},
9716 { 0x00006000, 0x00400},
9717 { 0x00008000, 0x01000},
9718 { 0x00010000, 0x01000},
9719 { 0xffffffff, 0x00000}
7942e1db
MC
9720 };
9721 struct mem_entry *mem_tbl;
9722 int err = 0;
9723 int i;
9724
321d32a0
MC
9725 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
9726 mem_tbl = mem_tbl_5755;
9727 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
9728 mem_tbl = mem_tbl_5906;
9729 else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
9730 mem_tbl = mem_tbl_5705;
9731 else
7942e1db
MC
9732 mem_tbl = mem_tbl_570x;
9733
9734 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
9735 if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
9736 mem_tbl[i].len)) != 0)
9737 break;
9738 }
6aa20a22 9739
7942e1db
MC
9740 return err;
9741}
9742
9f40dead
MC
9743#define TG3_MAC_LOOPBACK 0
9744#define TG3_PHY_LOOPBACK 1
9745
9746static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
c76949a6 9747{
9f40dead 9748 u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
c76949a6
MC
9749 u32 desc_idx;
9750 struct sk_buff *skb, *rx_skb;
9751 u8 *tx_data;
9752 dma_addr_t map;
9753 int num_pkts, tx_len, rx_len, i, err;
9754 struct tg3_rx_buffer_desc *desc;
9755
9f40dead 9756 if (loopback_mode == TG3_MAC_LOOPBACK) {
c94e3941
MC
9757 /* HW errata - mac loopback fails in some cases on 5780.
9758 * Normal traffic and PHY loopback are not affected by
9759 * errata.
9760 */
9761 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
9762 return 0;
9763
9f40dead 9764 mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
e8f3f6ca
MC
9765 MAC_MODE_PORT_INT_LPBACK;
9766 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
9767 mac_mode |= MAC_MODE_LINK_POLARITY;
3f7045c1
MC
9768 if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
9769 mac_mode |= MAC_MODE_PORT_MODE_MII;
9770 else
9771 mac_mode |= MAC_MODE_PORT_MODE_GMII;
9f40dead
MC
9772 tw32(MAC_MODE, mac_mode);
9773 } else if (loopback_mode == TG3_PHY_LOOPBACK) {
3f7045c1
MC
9774 u32 val;
9775
7f97a4bd
MC
9776 if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
9777 tg3_phy_fet_toggle_apd(tp, false);
5d64ad34
MC
9778 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
9779 } else
9780 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
3f7045c1 9781
9ef8ca99
MC
9782 tg3_phy_toggle_automdix(tp, 0);
9783
3f7045c1 9784 tg3_writephy(tp, MII_BMCR, val);
c94e3941 9785 udelay(40);
5d64ad34 9786
e8f3f6ca 9787 mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
7f97a4bd
MC
9788 if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
9789 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
9790 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x1800);
5d64ad34
MC
9791 mac_mode |= MAC_MODE_PORT_MODE_MII;
9792 } else
9793 mac_mode |= MAC_MODE_PORT_MODE_GMII;
b16250e3 9794
c94e3941
MC
9795 /* reset to prevent losing 1st rx packet intermittently */
9796 if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
9797 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
9798 udelay(10);
9799 tw32_f(MAC_RX_MODE, tp->rx_mode);
9800 }
e8f3f6ca
MC
9801 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
9802 if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
9803 mac_mode &= ~MAC_MODE_LINK_POLARITY;
9804 else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411)
9805 mac_mode |= MAC_MODE_LINK_POLARITY;
ff18ff02
MC
9806 tg3_writephy(tp, MII_TG3_EXT_CTRL,
9807 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
9808 }
9f40dead 9809 tw32(MAC_MODE, mac_mode);
9f40dead
MC
9810 }
9811 else
9812 return -EINVAL;
c76949a6
MC
9813
9814 err = -EIO;
9815
c76949a6 9816 tx_len = 1514;
a20e9c62 9817 skb = netdev_alloc_skb(tp->dev, tx_len);
a50bb7b9
JJ
9818 if (!skb)
9819 return -ENOMEM;
9820
c76949a6
MC
9821 tx_data = skb_put(skb, tx_len);
9822 memcpy(tx_data, tp->dev->dev_addr, 6);
9823 memset(tx_data + 6, 0x0, 8);
9824
9825 tw32(MAC_RX_MTU_SIZE, tx_len + 4);
9826
9827 for (i = 14; i < tx_len; i++)
9828 tx_data[i] = (u8) (i & 0xff);
9829
9830 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
9831
9832 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
9833 HOSTCC_MODE_NOW);
9834
9835 udelay(10);
9836
9837 rx_start_idx = tp->hw_status->idx[0].rx_producer;
9838
c76949a6
MC
9839 num_pkts = 0;
9840
9f40dead 9841 tg3_set_txd(tp, tp->tx_prod, map, tx_len, 0, 1);
c76949a6 9842
9f40dead 9843 tp->tx_prod++;
c76949a6
MC
9844 num_pkts++;
9845
9f40dead
MC
9846 tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW,
9847 tp->tx_prod);
09ee929c 9848 tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW);
c76949a6
MC
9849
9850 udelay(10);
9851
3f7045c1
MC
9852 /* 250 usec to allow enough time on some 10/100 Mbps devices. */
9853 for (i = 0; i < 25; i++) {
c76949a6
MC
9854 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
9855 HOSTCC_MODE_NOW);
9856
9857 udelay(10);
9858
9859 tx_idx = tp->hw_status->idx[0].tx_consumer;
9860 rx_idx = tp->hw_status->idx[0].rx_producer;
9f40dead 9861 if ((tx_idx == tp->tx_prod) &&
c76949a6
MC
9862 (rx_idx == (rx_start_idx + num_pkts)))
9863 break;
9864 }
9865
9866 pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
9867 dev_kfree_skb(skb);
9868
9f40dead 9869 if (tx_idx != tp->tx_prod)
c76949a6
MC
9870 goto out;
9871
9872 if (rx_idx != rx_start_idx + num_pkts)
9873 goto out;
9874
9875 desc = &tp->rx_rcb[rx_start_idx];
9876 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
9877 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
9878 if (opaque_key != RXD_OPAQUE_RING_STD)
9879 goto out;
9880
9881 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
9882 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
9883 goto out;
9884
9885 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
9886 if (rx_len != tx_len)
9887 goto out;
9888
9889 rx_skb = tp->rx_std_buffers[desc_idx].skb;
9890
9891 map = pci_unmap_addr(&tp->rx_std_buffers[desc_idx], mapping);
9892 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
9893
9894 for (i = 14; i < tx_len; i++) {
9895 if (*(rx_skb->data + i) != (u8) (i & 0xff))
9896 goto out;
9897 }
9898 err = 0;
6aa20a22 9899
c76949a6
MC
9900 /* tg3_free_rings will unmap and free the rx_skb */
9901out:
9902 return err;
9903}
9904
9f40dead
MC
9905#define TG3_MAC_LOOPBACK_FAILED 1
9906#define TG3_PHY_LOOPBACK_FAILED 2
9907#define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
9908 TG3_PHY_LOOPBACK_FAILED)
9909
9910static int tg3_test_loopback(struct tg3 *tp)
9911{
9912 int err = 0;
9936bcf6 9913 u32 cpmuctrl = 0;
9f40dead
MC
9914
9915 if (!netif_running(tp->dev))
9916 return TG3_LOOPBACK_FAILED;
9917
b9ec6c1b
MC
9918 err = tg3_reset_hw(tp, 1);
9919 if (err)
9920 return TG3_LOOPBACK_FAILED;
9f40dead 9921
6833c043
MC
9922 /* Turn off gphy autopowerdown. */
9923 if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
9924 tg3_phy_toggle_apd(tp, false);
9925
321d32a0 9926 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
9936bcf6
MC
9927 int i;
9928 u32 status;
9929
9930 tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
9931
9932 /* Wait for up to 40 microseconds to acquire lock. */
9933 for (i = 0; i < 4; i++) {
9934 status = tr32(TG3_CPMU_MUTEX_GNT);
9935 if (status == CPMU_MUTEX_GNT_DRIVER)
9936 break;
9937 udelay(10);
9938 }
9939
9940 if (status != CPMU_MUTEX_GNT_DRIVER)
9941 return TG3_LOOPBACK_FAILED;
9942
b2a5c19c 9943 /* Turn off link-based power management. */
e875093c 9944 cpmuctrl = tr32(TG3_CPMU_CTRL);
109115e1
MC
9945 tw32(TG3_CPMU_CTRL,
9946 cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
9947 CPMU_CTRL_LINK_AWARE_MODE));
9936bcf6
MC
9948 }
9949
9f40dead
MC
9950 if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
9951 err |= TG3_MAC_LOOPBACK_FAILED;
9936bcf6 9952
321d32a0 9953 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
9936bcf6
MC
9954 tw32(TG3_CPMU_CTRL, cpmuctrl);
9955
9956 /* Release the mutex */
9957 tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
9958 }
9959
dd477003
MC
9960 if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
9961 !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
9f40dead
MC
9962 if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
9963 err |= TG3_PHY_LOOPBACK_FAILED;
9964 }
9965
6833c043
MC
9966 /* Re-enable gphy autopowerdown. */
9967 if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
9968 tg3_phy_toggle_apd(tp, true);
9969
9f40dead
MC
9970 return err;
9971}
9972
4cafd3f5
MC
9973static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
9974 u64 *data)
9975{
566f86ad
MC
9976 struct tg3 *tp = netdev_priv(dev);
9977
bc1c7567
MC
9978 if (tp->link_config.phy_is_low_power)
9979 tg3_set_power_state(tp, PCI_D0);
9980
566f86ad
MC
9981 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
9982
9983 if (tg3_test_nvram(tp) != 0) {
9984 etest->flags |= ETH_TEST_FL_FAILED;
9985 data[0] = 1;
9986 }
ca43007a
MC
9987 if (tg3_test_link(tp) != 0) {
9988 etest->flags |= ETH_TEST_FL_FAILED;
9989 data[1] = 1;
9990 }
a71116d1 9991 if (etest->flags & ETH_TEST_FL_OFFLINE) {
b02fd9e3 9992 int err, err2 = 0, irq_sync = 0;
bbe832c0
MC
9993
9994 if (netif_running(dev)) {
b02fd9e3 9995 tg3_phy_stop(tp);
a71116d1 9996 tg3_netif_stop(tp);
bbe832c0
MC
9997 irq_sync = 1;
9998 }
a71116d1 9999
bbe832c0 10000 tg3_full_lock(tp, irq_sync);
a71116d1
MC
10001
10002 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
ec41c7df 10003 err = tg3_nvram_lock(tp);
a71116d1
MC
10004 tg3_halt_cpu(tp, RX_CPU_BASE);
10005 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
10006 tg3_halt_cpu(tp, TX_CPU_BASE);
ec41c7df
MC
10007 if (!err)
10008 tg3_nvram_unlock(tp);
a71116d1 10009
d9ab5ad1
MC
10010 if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
10011 tg3_phy_reset(tp);
10012
a71116d1
MC
10013 if (tg3_test_registers(tp) != 0) {
10014 etest->flags |= ETH_TEST_FL_FAILED;
10015 data[2] = 1;
10016 }
7942e1db
MC
10017 if (tg3_test_memory(tp) != 0) {
10018 etest->flags |= ETH_TEST_FL_FAILED;
10019 data[3] = 1;
10020 }
9f40dead 10021 if ((data[4] = tg3_test_loopback(tp)) != 0)
c76949a6 10022 etest->flags |= ETH_TEST_FL_FAILED;
a71116d1 10023
f47c11ee
DM
10024 tg3_full_unlock(tp);
10025
d4bc3927
MC
10026 if (tg3_test_interrupt(tp) != 0) {
10027 etest->flags |= ETH_TEST_FL_FAILED;
10028 data[5] = 1;
10029 }
f47c11ee
DM
10030
10031 tg3_full_lock(tp, 0);
d4bc3927 10032
a71116d1
MC
10033 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10034 if (netif_running(dev)) {
10035 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
b02fd9e3
MC
10036 err2 = tg3_restart_hw(tp, 1);
10037 if (!err2)
b9ec6c1b 10038 tg3_netif_start(tp);
a71116d1 10039 }
f47c11ee
DM
10040
10041 tg3_full_unlock(tp);
b02fd9e3
MC
10042
10043 if (irq_sync && !err2)
10044 tg3_phy_start(tp);
a71116d1 10045 }
bc1c7567
MC
10046 if (tp->link_config.phy_is_low_power)
10047 tg3_set_power_state(tp, PCI_D3hot);
10048
4cafd3f5
MC
10049}
10050
1da177e4
LT
10051static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
10052{
10053 struct mii_ioctl_data *data = if_mii(ifr);
10054 struct tg3 *tp = netdev_priv(dev);
10055 int err;
10056
b02fd9e3
MC
10057 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
10058 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
10059 return -EAGAIN;
298cf9be 10060 return phy_mii_ioctl(tp->mdio_bus->phy_map[PHY_ADDR], data, cmd);
b02fd9e3
MC
10061 }
10062
1da177e4
LT
10063 switch(cmd) {
10064 case SIOCGMIIPHY:
10065 data->phy_id = PHY_ADDR;
10066
10067 /* fallthru */
10068 case SIOCGMIIREG: {
10069 u32 mii_regval;
10070
10071 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
10072 break; /* We have no PHY */
10073
bc1c7567
MC
10074 if (tp->link_config.phy_is_low_power)
10075 return -EAGAIN;
10076
f47c11ee 10077 spin_lock_bh(&tp->lock);
1da177e4 10078 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
f47c11ee 10079 spin_unlock_bh(&tp->lock);
1da177e4
LT
10080
10081 data->val_out = mii_regval;
10082
10083 return err;
10084 }
10085
10086 case SIOCSMIIREG:
10087 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
10088 break; /* We have no PHY */
10089
10090 if (!capable(CAP_NET_ADMIN))
10091 return -EPERM;
10092
bc1c7567
MC
10093 if (tp->link_config.phy_is_low_power)
10094 return -EAGAIN;
10095
f47c11ee 10096 spin_lock_bh(&tp->lock);
1da177e4 10097 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
f47c11ee 10098 spin_unlock_bh(&tp->lock);
1da177e4
LT
10099
10100 return err;
10101
10102 default:
10103 /* do nothing */
10104 break;
10105 }
10106 return -EOPNOTSUPP;
10107}
10108
10109#if TG3_VLAN_TAG_USED
10110static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
10111{
10112 struct tg3 *tp = netdev_priv(dev);
10113
844b3eed
MC
10114 if (!netif_running(dev)) {
10115 tp->vlgrp = grp;
10116 return;
10117 }
10118
10119 tg3_netif_stop(tp);
29315e87 10120
f47c11ee 10121 tg3_full_lock(tp, 0);
1da177e4
LT
10122
10123 tp->vlgrp = grp;
10124
10125 /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
10126 __tg3_set_rx_mode(dev);
10127
844b3eed 10128 tg3_netif_start(tp);
46966545
MC
10129
10130 tg3_full_unlock(tp);
1da177e4 10131}
1da177e4
LT
10132#endif
10133
15f9850d
DM
10134static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
10135{
10136 struct tg3 *tp = netdev_priv(dev);
10137
10138 memcpy(ec, &tp->coal, sizeof(*ec));
10139 return 0;
10140}
10141
d244c892
MC
10142static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
10143{
10144 struct tg3 *tp = netdev_priv(dev);
10145 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
10146 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
10147
10148 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
10149 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
10150 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
10151 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
10152 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
10153 }
10154
10155 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
10156 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
10157 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
10158 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
10159 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
10160 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
10161 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
10162 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
10163 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
10164 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
10165 return -EINVAL;
10166
10167 /* No rx interrupts will be generated if both are zero */
10168 if ((ec->rx_coalesce_usecs == 0) &&
10169 (ec->rx_max_coalesced_frames == 0))
10170 return -EINVAL;
10171
10172 /* No tx interrupts will be generated if both are zero */
10173 if ((ec->tx_coalesce_usecs == 0) &&
10174 (ec->tx_max_coalesced_frames == 0))
10175 return -EINVAL;
10176
10177 /* Only copy relevant parameters, ignore all others. */
10178 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
10179 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
10180 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
10181 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
10182 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
10183 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
10184 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
10185 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
10186 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
10187
10188 if (netif_running(dev)) {
10189 tg3_full_lock(tp, 0);
10190 __tg3_set_coalesce(tp, &tp->coal);
10191 tg3_full_unlock(tp);
10192 }
10193 return 0;
10194}
10195
7282d491 10196static const struct ethtool_ops tg3_ethtool_ops = {
1da177e4
LT
10197 .get_settings = tg3_get_settings,
10198 .set_settings = tg3_set_settings,
10199 .get_drvinfo = tg3_get_drvinfo,
10200 .get_regs_len = tg3_get_regs_len,
10201 .get_regs = tg3_get_regs,
10202 .get_wol = tg3_get_wol,
10203 .set_wol = tg3_set_wol,
10204 .get_msglevel = tg3_get_msglevel,
10205 .set_msglevel = tg3_set_msglevel,
10206 .nway_reset = tg3_nway_reset,
10207 .get_link = ethtool_op_get_link,
10208 .get_eeprom_len = tg3_get_eeprom_len,
10209 .get_eeprom = tg3_get_eeprom,
10210 .set_eeprom = tg3_set_eeprom,
10211 .get_ringparam = tg3_get_ringparam,
10212 .set_ringparam = tg3_set_ringparam,
10213 .get_pauseparam = tg3_get_pauseparam,
10214 .set_pauseparam = tg3_set_pauseparam,
10215 .get_rx_csum = tg3_get_rx_csum,
10216 .set_rx_csum = tg3_set_rx_csum,
1da177e4 10217 .set_tx_csum = tg3_set_tx_csum,
1da177e4 10218 .set_sg = ethtool_op_set_sg,
1da177e4 10219 .set_tso = tg3_set_tso,
4cafd3f5 10220 .self_test = tg3_self_test,
1da177e4 10221 .get_strings = tg3_get_strings,
4009a93d 10222 .phys_id = tg3_phys_id,
1da177e4 10223 .get_ethtool_stats = tg3_get_ethtool_stats,
15f9850d 10224 .get_coalesce = tg3_get_coalesce,
d244c892 10225 .set_coalesce = tg3_set_coalesce,
b9f2c044 10226 .get_sset_count = tg3_get_sset_count,
1da177e4
LT
10227};
10228
10229static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
10230{
1b27777a 10231 u32 cursize, val, magic;
1da177e4
LT
10232
10233 tp->nvram_size = EEPROM_CHIP_SIZE;
10234
e4f34110 10235 if (tg3_nvram_read(tp, 0, &magic) != 0)
1da177e4
LT
10236 return;
10237
b16250e3
MC
10238 if ((magic != TG3_EEPROM_MAGIC) &&
10239 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
10240 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
1da177e4
LT
10241 return;
10242
10243 /*
10244 * Size the chip by reading offsets at increasing powers of two.
10245 * When we encounter our validation signature, we know the addressing
10246 * has wrapped around, and thus have our chip size.
10247 */
1b27777a 10248 cursize = 0x10;
1da177e4
LT
10249
10250 while (cursize < tp->nvram_size) {
e4f34110 10251 if (tg3_nvram_read(tp, cursize, &val) != 0)
1da177e4
LT
10252 return;
10253
1820180b 10254 if (val == magic)
1da177e4
LT
10255 break;
10256
10257 cursize <<= 1;
10258 }
10259
10260 tp->nvram_size = cursize;
10261}
6aa20a22 10262
1da177e4
LT
10263static void __devinit tg3_get_nvram_size(struct tg3 *tp)
10264{
10265 u32 val;
10266
df259d8c
MC
10267 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
10268 tg3_nvram_read(tp, 0, &val) != 0)
1b27777a
MC
10269 return;
10270
10271 /* Selfboot format */
1820180b 10272 if (val != TG3_EEPROM_MAGIC) {
1b27777a
MC
10273 tg3_get_eeprom_size(tp);
10274 return;
10275 }
10276
6d348f2c 10277 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
1da177e4 10278 if (val != 0) {
6d348f2c
MC
10279 /* This is confusing. We want to operate on the
10280 * 16-bit value at offset 0xf2. The tg3_nvram_read()
10281 * call will read from NVRAM and byteswap the data
10282 * according to the byteswapping settings for all
10283 * other register accesses. This ensures the data we
10284 * want will always reside in the lower 16-bits.
10285 * However, the data in NVRAM is in LE format, which
10286 * means the data from the NVRAM read will always be
10287 * opposite the endianness of the CPU. The 16-bit
10288 * byteswap then brings the data to CPU endianness.
10289 */
10290 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
1da177e4
LT
10291 return;
10292 }
10293 }
fd1122a2 10294 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
1da177e4
LT
10295}
10296
10297static void __devinit tg3_get_nvram_info(struct tg3 *tp)
10298{
10299 u32 nvcfg1;
10300
10301 nvcfg1 = tr32(NVRAM_CFG1);
10302 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
10303 tp->tg3_flags2 |= TG3_FLG2_FLASH;
10304 }
10305 else {
10306 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
10307 tw32(NVRAM_CFG1, nvcfg1);
10308 }
10309
4c987487 10310 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
a4e2b347 10311 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
1da177e4
LT
10312 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
10313 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
10314 tp->nvram_jedecnum = JEDEC_ATMEL;
10315 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
10316 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
10317 break;
10318 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
10319 tp->nvram_jedecnum = JEDEC_ATMEL;
10320 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
10321 break;
10322 case FLASH_VENDOR_ATMEL_EEPROM:
10323 tp->nvram_jedecnum = JEDEC_ATMEL;
10324 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
10325 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
10326 break;
10327 case FLASH_VENDOR_ST:
10328 tp->nvram_jedecnum = JEDEC_ST;
10329 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
10330 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
10331 break;
10332 case FLASH_VENDOR_SAIFUN:
10333 tp->nvram_jedecnum = JEDEC_SAIFUN;
10334 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
10335 break;
10336 case FLASH_VENDOR_SST_SMALL:
10337 case FLASH_VENDOR_SST_LARGE:
10338 tp->nvram_jedecnum = JEDEC_SST;
10339 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
10340 break;
10341 }
10342 }
10343 else {
10344 tp->nvram_jedecnum = JEDEC_ATMEL;
10345 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
10346 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
10347 }
10348}
10349
361b4ac2
MC
10350static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
10351{
10352 u32 nvcfg1;
10353
10354 nvcfg1 = tr32(NVRAM_CFG1);
10355
e6af301b
MC
10356 /* NVRAM protection for TPM */
10357 if (nvcfg1 & (1 << 27))
10358 tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
10359
361b4ac2
MC
10360 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
10361 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
10362 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
10363 tp->nvram_jedecnum = JEDEC_ATMEL;
10364 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
10365 break;
10366 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
10367 tp->nvram_jedecnum = JEDEC_ATMEL;
10368 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
10369 tp->tg3_flags2 |= TG3_FLG2_FLASH;
10370 break;
10371 case FLASH_5752VENDOR_ST_M45PE10:
10372 case FLASH_5752VENDOR_ST_M45PE20:
10373 case FLASH_5752VENDOR_ST_M45PE40:
10374 tp->nvram_jedecnum = JEDEC_ST;
10375 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
10376 tp->tg3_flags2 |= TG3_FLG2_FLASH;
10377 break;
10378 }
10379
10380 if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
10381 switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
10382 case FLASH_5752PAGE_SIZE_256:
10383 tp->nvram_pagesize = 256;
10384 break;
10385 case FLASH_5752PAGE_SIZE_512:
10386 tp->nvram_pagesize = 512;
10387 break;
10388 case FLASH_5752PAGE_SIZE_1K:
10389 tp->nvram_pagesize = 1024;
10390 break;
10391 case FLASH_5752PAGE_SIZE_2K:
10392 tp->nvram_pagesize = 2048;
10393 break;
10394 case FLASH_5752PAGE_SIZE_4K:
10395 tp->nvram_pagesize = 4096;
10396 break;
10397 case FLASH_5752PAGE_SIZE_264:
10398 tp->nvram_pagesize = 264;
10399 break;
10400 }
10401 }
10402 else {
10403 /* For eeprom, set pagesize to maximum eeprom size */
10404 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
10405
10406 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
10407 tw32(NVRAM_CFG1, nvcfg1);
10408 }
10409}
10410
d3c7b886
MC
10411static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
10412{
989a9d23 10413 u32 nvcfg1, protect = 0;
d3c7b886
MC
10414
10415 nvcfg1 = tr32(NVRAM_CFG1);
10416
10417 /* NVRAM protection for TPM */
989a9d23 10418 if (nvcfg1 & (1 << 27)) {
d3c7b886 10419 tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
989a9d23
MC
10420 protect = 1;
10421 }
d3c7b886 10422
989a9d23
MC
10423 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
10424 switch (nvcfg1) {
d3c7b886
MC
10425 case FLASH_5755VENDOR_ATMEL_FLASH_1:
10426 case FLASH_5755VENDOR_ATMEL_FLASH_2:
10427 case FLASH_5755VENDOR_ATMEL_FLASH_3:
70b65a2d 10428 case FLASH_5755VENDOR_ATMEL_FLASH_5:
d3c7b886
MC
10429 tp->nvram_jedecnum = JEDEC_ATMEL;
10430 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
10431 tp->tg3_flags2 |= TG3_FLG2_FLASH;
10432 tp->nvram_pagesize = 264;
70b65a2d
MC
10433 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
10434 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
fd1122a2
MC
10435 tp->nvram_size = (protect ? 0x3e200 :
10436 TG3_NVRAM_SIZE_512KB);
989a9d23 10437 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
fd1122a2
MC
10438 tp->nvram_size = (protect ? 0x1f200 :
10439 TG3_NVRAM_SIZE_256KB);
989a9d23 10440 else
fd1122a2
MC
10441 tp->nvram_size = (protect ? 0x1f200 :
10442 TG3_NVRAM_SIZE_128KB);
d3c7b886
MC
10443 break;
10444 case FLASH_5752VENDOR_ST_M45PE10:
10445 case FLASH_5752VENDOR_ST_M45PE20:
10446 case FLASH_5752VENDOR_ST_M45PE40:
10447 tp->nvram_jedecnum = JEDEC_ST;
10448 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
10449 tp->tg3_flags2 |= TG3_FLG2_FLASH;
10450 tp->nvram_pagesize = 256;
989a9d23 10451 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
fd1122a2
MC
10452 tp->nvram_size = (protect ?
10453 TG3_NVRAM_SIZE_64KB :
10454 TG3_NVRAM_SIZE_128KB);
989a9d23 10455 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
fd1122a2
MC
10456 tp->nvram_size = (protect ?
10457 TG3_NVRAM_SIZE_64KB :
10458 TG3_NVRAM_SIZE_256KB);
989a9d23 10459 else
fd1122a2
MC
10460 tp->nvram_size = (protect ?
10461 TG3_NVRAM_SIZE_128KB :
10462 TG3_NVRAM_SIZE_512KB);
d3c7b886
MC
10463 break;
10464 }
10465}
10466
1b27777a
MC
10467static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
10468{
10469 u32 nvcfg1;
10470
10471 nvcfg1 = tr32(NVRAM_CFG1);
10472
10473 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
10474 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
10475 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
10476 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
10477 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
10478 tp->nvram_jedecnum = JEDEC_ATMEL;
10479 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
10480 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
10481
10482 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
10483 tw32(NVRAM_CFG1, nvcfg1);
10484 break;
10485 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
10486 case FLASH_5755VENDOR_ATMEL_FLASH_1:
10487 case FLASH_5755VENDOR_ATMEL_FLASH_2:
10488 case FLASH_5755VENDOR_ATMEL_FLASH_3:
10489 tp->nvram_jedecnum = JEDEC_ATMEL;
10490 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
10491 tp->tg3_flags2 |= TG3_FLG2_FLASH;
10492 tp->nvram_pagesize = 264;
10493 break;
10494 case FLASH_5752VENDOR_ST_M45PE10:
10495 case FLASH_5752VENDOR_ST_M45PE20:
10496 case FLASH_5752VENDOR_ST_M45PE40:
10497 tp->nvram_jedecnum = JEDEC_ST;
10498 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
10499 tp->tg3_flags2 |= TG3_FLG2_FLASH;
10500 tp->nvram_pagesize = 256;
10501 break;
10502 }
10503}
10504
6b91fa02
MC
10505static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
10506{
10507 u32 nvcfg1, protect = 0;
10508
10509 nvcfg1 = tr32(NVRAM_CFG1);
10510
10511 /* NVRAM protection for TPM */
10512 if (nvcfg1 & (1 << 27)) {
10513 tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
10514 protect = 1;
10515 }
10516
10517 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
10518 switch (nvcfg1) {
10519 case FLASH_5761VENDOR_ATMEL_ADB021D:
10520 case FLASH_5761VENDOR_ATMEL_ADB041D:
10521 case FLASH_5761VENDOR_ATMEL_ADB081D:
10522 case FLASH_5761VENDOR_ATMEL_ADB161D:
10523 case FLASH_5761VENDOR_ATMEL_MDB021D:
10524 case FLASH_5761VENDOR_ATMEL_MDB041D:
10525 case FLASH_5761VENDOR_ATMEL_MDB081D:
10526 case FLASH_5761VENDOR_ATMEL_MDB161D:
10527 tp->nvram_jedecnum = JEDEC_ATMEL;
10528 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
10529 tp->tg3_flags2 |= TG3_FLG2_FLASH;
10530 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
10531 tp->nvram_pagesize = 256;
10532 break;
10533 case FLASH_5761VENDOR_ST_A_M45PE20:
10534 case FLASH_5761VENDOR_ST_A_M45PE40:
10535 case FLASH_5761VENDOR_ST_A_M45PE80:
10536 case FLASH_5761VENDOR_ST_A_M45PE16:
10537 case FLASH_5761VENDOR_ST_M_M45PE20:
10538 case FLASH_5761VENDOR_ST_M_M45PE40:
10539 case FLASH_5761VENDOR_ST_M_M45PE80:
10540 case FLASH_5761VENDOR_ST_M_M45PE16:
10541 tp->nvram_jedecnum = JEDEC_ST;
10542 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
10543 tp->tg3_flags2 |= TG3_FLG2_FLASH;
10544 tp->nvram_pagesize = 256;
10545 break;
10546 }
10547
10548 if (protect) {
10549 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
10550 } else {
10551 switch (nvcfg1) {
10552 case FLASH_5761VENDOR_ATMEL_ADB161D:
10553 case FLASH_5761VENDOR_ATMEL_MDB161D:
10554 case FLASH_5761VENDOR_ST_A_M45PE16:
10555 case FLASH_5761VENDOR_ST_M_M45PE16:
fd1122a2 10556 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
6b91fa02
MC
10557 break;
10558 case FLASH_5761VENDOR_ATMEL_ADB081D:
10559 case FLASH_5761VENDOR_ATMEL_MDB081D:
10560 case FLASH_5761VENDOR_ST_A_M45PE80:
10561 case FLASH_5761VENDOR_ST_M_M45PE80:
fd1122a2 10562 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
6b91fa02
MC
10563 break;
10564 case FLASH_5761VENDOR_ATMEL_ADB041D:
10565 case FLASH_5761VENDOR_ATMEL_MDB041D:
10566 case FLASH_5761VENDOR_ST_A_M45PE40:
10567 case FLASH_5761VENDOR_ST_M_M45PE40:
fd1122a2 10568 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
6b91fa02
MC
10569 break;
10570 case FLASH_5761VENDOR_ATMEL_ADB021D:
10571 case FLASH_5761VENDOR_ATMEL_MDB021D:
10572 case FLASH_5761VENDOR_ST_A_M45PE20:
10573 case FLASH_5761VENDOR_ST_M_M45PE20:
fd1122a2 10574 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
6b91fa02
MC
10575 break;
10576 }
10577 }
10578}
10579
b5d3772c
MC
10580static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
10581{
10582 tp->nvram_jedecnum = JEDEC_ATMEL;
10583 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
10584 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
10585}
10586
321d32a0
MC
10587static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
10588{
10589 u32 nvcfg1;
10590
10591 nvcfg1 = tr32(NVRAM_CFG1);
10592
10593 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
10594 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
10595 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
10596 tp->nvram_jedecnum = JEDEC_ATMEL;
10597 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
10598 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
10599
10600 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
10601 tw32(NVRAM_CFG1, nvcfg1);
10602 return;
10603 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
10604 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
10605 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
10606 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
10607 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
10608 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
10609 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
10610 tp->nvram_jedecnum = JEDEC_ATMEL;
10611 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
10612 tp->tg3_flags2 |= TG3_FLG2_FLASH;
10613
10614 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
10615 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
10616 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
10617 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
10618 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
10619 break;
10620 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
10621 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
10622 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
10623 break;
10624 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
10625 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
10626 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
10627 break;
10628 }
10629 break;
10630 case FLASH_5752VENDOR_ST_M45PE10:
10631 case FLASH_5752VENDOR_ST_M45PE20:
10632 case FLASH_5752VENDOR_ST_M45PE40:
10633 tp->nvram_jedecnum = JEDEC_ST;
10634 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
10635 tp->tg3_flags2 |= TG3_FLG2_FLASH;
10636
10637 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
10638 case FLASH_5752VENDOR_ST_M45PE10:
10639 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
10640 break;
10641 case FLASH_5752VENDOR_ST_M45PE20:
10642 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
10643 break;
10644 case FLASH_5752VENDOR_ST_M45PE40:
10645 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
10646 break;
10647 }
10648 break;
10649 default:
df259d8c 10650 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
321d32a0
MC
10651 return;
10652 }
10653
10654 switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
10655 case FLASH_5752PAGE_SIZE_256:
10656 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
10657 tp->nvram_pagesize = 256;
10658 break;
10659 case FLASH_5752PAGE_SIZE_512:
10660 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
10661 tp->nvram_pagesize = 512;
10662 break;
10663 case FLASH_5752PAGE_SIZE_1K:
10664 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
10665 tp->nvram_pagesize = 1024;
10666 break;
10667 case FLASH_5752PAGE_SIZE_2K:
10668 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
10669 tp->nvram_pagesize = 2048;
10670 break;
10671 case FLASH_5752PAGE_SIZE_4K:
10672 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
10673 tp->nvram_pagesize = 4096;
10674 break;
10675 case FLASH_5752PAGE_SIZE_264:
10676 tp->nvram_pagesize = 264;
10677 break;
10678 case FLASH_5752PAGE_SIZE_528:
10679 tp->nvram_pagesize = 528;
10680 break;
10681 }
10682}
10683
1da177e4
LT
10684/* Chips other than 5700/5701 use the NVRAM for fetching info. */
10685static void __devinit tg3_nvram_init(struct tg3 *tp)
10686{
1da177e4
LT
10687 tw32_f(GRC_EEPROM_ADDR,
10688 (EEPROM_ADDR_FSM_RESET |
10689 (EEPROM_DEFAULT_CLOCK_PERIOD <<
10690 EEPROM_ADDR_CLKPERD_SHIFT)));
10691
9d57f01c 10692 msleep(1);
1da177e4
LT
10693
10694 /* Enable seeprom accesses. */
10695 tw32_f(GRC_LOCAL_CTRL,
10696 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
10697 udelay(100);
10698
10699 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
10700 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
10701 tp->tg3_flags |= TG3_FLAG_NVRAM;
10702
ec41c7df
MC
10703 if (tg3_nvram_lock(tp)) {
10704 printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
10705 "tg3_nvram_init failed.\n", tp->dev->name);
10706 return;
10707 }
e6af301b 10708 tg3_enable_nvram_access(tp);
1da177e4 10709
989a9d23
MC
10710 tp->nvram_size = 0;
10711
361b4ac2
MC
10712 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
10713 tg3_get_5752_nvram_info(tp);
d3c7b886
MC
10714 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
10715 tg3_get_5755_nvram_info(tp);
d30cdd28 10716 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
57e6983c
MC
10717 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
10718 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1b27777a 10719 tg3_get_5787_nvram_info(tp);
6b91fa02
MC
10720 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
10721 tg3_get_5761_nvram_info(tp);
b5d3772c
MC
10722 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
10723 tg3_get_5906_nvram_info(tp);
321d32a0
MC
10724 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
10725 tg3_get_57780_nvram_info(tp);
361b4ac2
MC
10726 else
10727 tg3_get_nvram_info(tp);
10728
989a9d23
MC
10729 if (tp->nvram_size == 0)
10730 tg3_get_nvram_size(tp);
1da177e4 10731
e6af301b 10732 tg3_disable_nvram_access(tp);
381291b7 10733 tg3_nvram_unlock(tp);
1da177e4
LT
10734
10735 } else {
10736 tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
10737
10738 tg3_get_eeprom_size(tp);
10739 }
10740}
10741
1da177e4
LT
10742static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
10743 u32 offset, u32 len, u8 *buf)
10744{
10745 int i, j, rc = 0;
10746 u32 val;
10747
10748 for (i = 0; i < len; i += 4) {
b9fc7dc5 10749 u32 addr;
a9dc529d 10750 __be32 data;
1da177e4
LT
10751
10752 addr = offset + i;
10753
10754 memcpy(&data, buf + i, 4);
10755
62cedd11
MC
10756 /*
10757 * The SEEPROM interface expects the data to always be opposite
10758 * the native endian format. We accomplish this by reversing
10759 * all the operations that would have been performed on the
10760 * data from a call to tg3_nvram_read_be32().
10761 */
10762 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
1da177e4
LT
10763
10764 val = tr32(GRC_EEPROM_ADDR);
10765 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
10766
10767 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
10768 EEPROM_ADDR_READ);
10769 tw32(GRC_EEPROM_ADDR, val |
10770 (0 << EEPROM_ADDR_DEVID_SHIFT) |
10771 (addr & EEPROM_ADDR_ADDR_MASK) |
10772 EEPROM_ADDR_START |
10773 EEPROM_ADDR_WRITE);
6aa20a22 10774
9d57f01c 10775 for (j = 0; j < 1000; j++) {
1da177e4
LT
10776 val = tr32(GRC_EEPROM_ADDR);
10777
10778 if (val & EEPROM_ADDR_COMPLETE)
10779 break;
9d57f01c 10780 msleep(1);
1da177e4
LT
10781 }
10782 if (!(val & EEPROM_ADDR_COMPLETE)) {
10783 rc = -EBUSY;
10784 break;
10785 }
10786 }
10787
10788 return rc;
10789}
10790
10791/* offset and length are dword aligned */
10792static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
10793 u8 *buf)
10794{
10795 int ret = 0;
10796 u32 pagesize = tp->nvram_pagesize;
10797 u32 pagemask = pagesize - 1;
10798 u32 nvram_cmd;
10799 u8 *tmp;
10800
10801 tmp = kmalloc(pagesize, GFP_KERNEL);
10802 if (tmp == NULL)
10803 return -ENOMEM;
10804
10805 while (len) {
10806 int j;
e6af301b 10807 u32 phy_addr, page_off, size;
1da177e4
LT
10808
10809 phy_addr = offset & ~pagemask;
6aa20a22 10810
1da177e4 10811 for (j = 0; j < pagesize; j += 4) {
a9dc529d
MC
10812 ret = tg3_nvram_read_be32(tp, phy_addr + j,
10813 (__be32 *) (tmp + j));
10814 if (ret)
1da177e4
LT
10815 break;
10816 }
10817 if (ret)
10818 break;
10819
10820 page_off = offset & pagemask;
10821 size = pagesize;
10822 if (len < size)
10823 size = len;
10824
10825 len -= size;
10826
10827 memcpy(tmp + page_off, buf, size);
10828
10829 offset = offset + (pagesize - page_off);
10830
e6af301b 10831 tg3_enable_nvram_access(tp);
1da177e4
LT
10832
10833 /*
10834 * Before we can erase the flash page, we need
10835 * to issue a special "write enable" command.
10836 */
10837 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
10838
10839 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
10840 break;
10841
10842 /* Erase the target page */
10843 tw32(NVRAM_ADDR, phy_addr);
10844
10845 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
10846 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
10847
10848 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
10849 break;
10850
10851 /* Issue another write enable to start the write. */
10852 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
10853
10854 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
10855 break;
10856
10857 for (j = 0; j < pagesize; j += 4) {
b9fc7dc5 10858 __be32 data;
1da177e4 10859
b9fc7dc5 10860 data = *((__be32 *) (tmp + j));
a9dc529d 10861
b9fc7dc5 10862 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4
LT
10863
10864 tw32(NVRAM_ADDR, phy_addr + j);
10865
10866 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
10867 NVRAM_CMD_WR;
10868
10869 if (j == 0)
10870 nvram_cmd |= NVRAM_CMD_FIRST;
10871 else if (j == (pagesize - 4))
10872 nvram_cmd |= NVRAM_CMD_LAST;
10873
10874 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
10875 break;
10876 }
10877 if (ret)
10878 break;
10879 }
10880
10881 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
10882 tg3_nvram_exec_cmd(tp, nvram_cmd);
10883
10884 kfree(tmp);
10885
10886 return ret;
10887}
10888
10889/* offset and length are dword aligned */
10890static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
10891 u8 *buf)
10892{
10893 int i, ret = 0;
10894
10895 for (i = 0; i < len; i += 4, offset += 4) {
b9fc7dc5
AV
10896 u32 page_off, phy_addr, nvram_cmd;
10897 __be32 data;
1da177e4
LT
10898
10899 memcpy(&data, buf + i, 4);
b9fc7dc5 10900 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4
LT
10901
10902 page_off = offset % tp->nvram_pagesize;
10903
1820180b 10904 phy_addr = tg3_nvram_phys_addr(tp, offset);
1da177e4
LT
10905
10906 tw32(NVRAM_ADDR, phy_addr);
10907
10908 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
10909
10910 if ((page_off == 0) || (i == 0))
10911 nvram_cmd |= NVRAM_CMD_FIRST;
f6d9a256 10912 if (page_off == (tp->nvram_pagesize - 4))
1da177e4
LT
10913 nvram_cmd |= NVRAM_CMD_LAST;
10914
10915 if (i == (len - 4))
10916 nvram_cmd |= NVRAM_CMD_LAST;
10917
321d32a0
MC
10918 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
10919 !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
4c987487
MC
10920 (tp->nvram_jedecnum == JEDEC_ST) &&
10921 (nvram_cmd & NVRAM_CMD_FIRST)) {
1da177e4
LT
10922
10923 if ((ret = tg3_nvram_exec_cmd(tp,
10924 NVRAM_CMD_WREN | NVRAM_CMD_GO |
10925 NVRAM_CMD_DONE)))
10926
10927 break;
10928 }
10929 if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
10930 /* We always do complete word writes to eeprom. */
10931 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
10932 }
10933
10934 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
10935 break;
10936 }
10937 return ret;
10938}
10939
10940/* offset and length are dword aligned */
10941static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
10942{
10943 int ret;
10944
1da177e4 10945 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
314fba34
MC
10946 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
10947 ~GRC_LCLCTRL_GPIO_OUTPUT1);
1da177e4
LT
10948 udelay(40);
10949 }
10950
10951 if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
10952 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
10953 }
10954 else {
10955 u32 grc_mode;
10956
ec41c7df
MC
10957 ret = tg3_nvram_lock(tp);
10958 if (ret)
10959 return ret;
1da177e4 10960
e6af301b
MC
10961 tg3_enable_nvram_access(tp);
10962 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
10963 !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
1da177e4 10964 tw32(NVRAM_WRITE1, 0x406);
1da177e4
LT
10965
10966 grc_mode = tr32(GRC_MODE);
10967 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
10968
10969 if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
10970 !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
10971
10972 ret = tg3_nvram_write_block_buffered(tp, offset, len,
10973 buf);
10974 }
10975 else {
10976 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
10977 buf);
10978 }
10979
10980 grc_mode = tr32(GRC_MODE);
10981 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
10982
e6af301b 10983 tg3_disable_nvram_access(tp);
1da177e4
LT
10984 tg3_nvram_unlock(tp);
10985 }
10986
10987 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
314fba34 10988 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
1da177e4
LT
10989 udelay(40);
10990 }
10991
10992 return ret;
10993}
10994
10995struct subsys_tbl_ent {
10996 u16 subsys_vendor, subsys_devid;
10997 u32 phy_id;
10998};
10999
11000static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
11001 /* Broadcom boards. */
11002 { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
11003 { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
11004 { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
11005 { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
11006 { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
11007 { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
11008 { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
11009 { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
11010 { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
11011 { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
11012 { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
11013
11014 /* 3com boards. */
11015 { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
11016 { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
11017 { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
11018 { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
11019 { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
11020
11021 /* DELL boards. */
11022 { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
11023 { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
11024 { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
11025 { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
11026
11027 /* Compaq boards. */
11028 { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
11029 { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
11030 { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
11031 { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
11032 { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
11033
11034 /* IBM boards. */
11035 { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
11036};
11037
11038static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
11039{
11040 int i;
11041
11042 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
11043 if ((subsys_id_to_phy_id[i].subsys_vendor ==
11044 tp->pdev->subsystem_vendor) &&
11045 (subsys_id_to_phy_id[i].subsys_devid ==
11046 tp->pdev->subsystem_device))
11047 return &subsys_id_to_phy_id[i];
11048 }
11049 return NULL;
11050}
11051
7d0c41ef 11052static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
1da177e4 11053{
1da177e4 11054 u32 val;
caf636c7
MC
11055 u16 pmcsr;
11056
11057 /* On some early chips the SRAM cannot be accessed in D3hot state,
11058 * so need make sure we're in D0.
11059 */
11060 pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
11061 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
11062 pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
11063 msleep(1);
7d0c41ef
MC
11064
11065 /* Make sure register accesses (indirect or otherwise)
11066 * will function correctly.
11067 */
11068 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
11069 tp->misc_host_ctrl);
1da177e4 11070
f49639e6
DM
11071 /* The memory arbiter has to be enabled in order for SRAM accesses
11072 * to succeed. Normally on powerup the tg3 chip firmware will make
11073 * sure it is enabled, but other entities such as system netboot
11074 * code might disable it.
11075 */
11076 val = tr32(MEMARB_MODE);
11077 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
11078
1da177e4 11079 tp->phy_id = PHY_ID_INVALID;
7d0c41ef
MC
11080 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
11081
a85feb8c
GZ
11082 /* Assume an onboard device and WOL capable by default. */
11083 tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
72b845e0 11084
b5d3772c 11085 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
9d26e213 11086 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
b5d3772c 11087 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
9d26e213
MC
11088 tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
11089 }
0527ba35
MC
11090 val = tr32(VCPU_CFGSHDW);
11091 if (val & VCPU_CFGSHDW_ASPM_DBNC)
8ed5d97e 11092 tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
0527ba35 11093 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
2023276e 11094 (val & VCPU_CFGSHDW_WOL_MAGPKT))
0527ba35 11095 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
05ac4cb7 11096 goto done;
b5d3772c
MC
11097 }
11098
1da177e4
LT
11099 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
11100 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
11101 u32 nic_cfg, led_cfg;
a9daf367 11102 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
7d0c41ef 11103 int eeprom_phy_serdes = 0;
1da177e4
LT
11104
11105 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
11106 tp->nic_sram_data_cfg = nic_cfg;
11107
11108 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
11109 ver >>= NIC_SRAM_DATA_VER_SHIFT;
11110 if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
11111 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
11112 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
11113 (ver > 0) && (ver < 0x100))
11114 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
11115
a9daf367
MC
11116 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
11117 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
11118
1da177e4
LT
11119 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
11120 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
11121 eeprom_phy_serdes = 1;
11122
11123 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
11124 if (nic_phy_id != 0) {
11125 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
11126 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
11127
11128 eeprom_phy_id = (id1 >> 16) << 10;
11129 eeprom_phy_id |= (id2 & 0xfc00) << 16;
11130 eeprom_phy_id |= (id2 & 0x03ff) << 0;
11131 } else
11132 eeprom_phy_id = 0;
11133
7d0c41ef 11134 tp->phy_id = eeprom_phy_id;
747e8f8b 11135 if (eeprom_phy_serdes) {
a4e2b347 11136 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
747e8f8b
MC
11137 tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
11138 else
11139 tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
11140 }
7d0c41ef 11141
cbf46853 11142 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
1da177e4
LT
11143 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
11144 SHASTA_EXT_LED_MODE_MASK);
cbf46853 11145 else
1da177e4
LT
11146 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
11147
11148 switch (led_cfg) {
11149 default:
11150 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
11151 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
11152 break;
11153
11154 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
11155 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
11156 break;
11157
11158 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
11159 tp->led_ctrl = LED_CTRL_MODE_MAC;
9ba27794
MC
11160
11161 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
11162 * read on some older 5700/5701 bootcode.
11163 */
11164 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
11165 ASIC_REV_5700 ||
11166 GET_ASIC_REV(tp->pci_chip_rev_id) ==
11167 ASIC_REV_5701)
11168 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
11169
1da177e4
LT
11170 break;
11171
11172 case SHASTA_EXT_LED_SHARED:
11173 tp->led_ctrl = LED_CTRL_MODE_SHARED;
11174 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
11175 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
11176 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
11177 LED_CTRL_MODE_PHY_2);
11178 break;
11179
11180 case SHASTA_EXT_LED_MAC:
11181 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
11182 break;
11183
11184 case SHASTA_EXT_LED_COMBO:
11185 tp->led_ctrl = LED_CTRL_MODE_COMBO;
11186 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
11187 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
11188 LED_CTRL_MODE_PHY_2);
11189 break;
11190
855e1111 11191 }
1da177e4
LT
11192
11193 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
11194 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
11195 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
11196 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
11197
b2a5c19c
MC
11198 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
11199 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
5f60891b 11200
9d26e213 11201 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
1da177e4 11202 tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
9d26e213
MC
11203 if ((tp->pdev->subsystem_vendor ==
11204 PCI_VENDOR_ID_ARIMA) &&
11205 (tp->pdev->subsystem_device == 0x205a ||
11206 tp->pdev->subsystem_device == 0x2063))
11207 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
11208 } else {
f49639e6 11209 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
9d26e213
MC
11210 tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
11211 }
1da177e4
LT
11212
11213 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
11214 tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
cbf46853 11215 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
1da177e4
LT
11216 tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
11217 }
b2b98d4a
MC
11218
11219 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
11220 (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
0d3031d9 11221 tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
b2b98d4a 11222
a85feb8c
GZ
11223 if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
11224 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
11225 tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
1da177e4 11226
12dac075 11227 if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
05ac4cb7 11228 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
0527ba35
MC
11229 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
11230
1da177e4
LT
11231 if (cfg2 & (1 << 17))
11232 tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
11233
11234 /* serdes signal pre-emphasis in register 0x590 set by */
11235 /* bootcode if bit 18 is set */
11236 if (cfg2 & (1 << 18))
11237 tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
8ed5d97e 11238
321d32a0
MC
11239 if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
11240 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
6833c043
MC
11241 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
11242 tp->tg3_flags3 |= TG3_FLG3_PHY_ENABLE_APD;
11243
8ed5d97e
MC
11244 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
11245 u32 cfg3;
11246
11247 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
11248 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
11249 tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
11250 }
a9daf367
MC
11251
11252 if (cfg4 & NIC_SRAM_RGMII_STD_IBND_DISABLE)
11253 tp->tg3_flags3 |= TG3_FLG3_RGMII_STD_IBND_DISABLE;
11254 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
11255 tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
11256 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
11257 tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
1da177e4 11258 }
05ac4cb7
MC
11259done:
11260 device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
11261 device_set_wakeup_enable(&tp->pdev->dev,
11262 tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
7d0c41ef
MC
11263}
11264
b2a5c19c
MC
11265static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
11266{
11267 int i;
11268 u32 val;
11269
11270 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
11271 tw32(OTP_CTRL, cmd);
11272
11273 /* Wait for up to 1 ms for command to execute. */
11274 for (i = 0; i < 100; i++) {
11275 val = tr32(OTP_STATUS);
11276 if (val & OTP_STATUS_CMD_DONE)
11277 break;
11278 udelay(10);
11279 }
11280
11281 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
11282}
11283
11284/* Read the gphy configuration from the OTP region of the chip. The gphy
11285 * configuration is a 32-bit value that straddles the alignment boundary.
11286 * We do two 32-bit reads and then shift and merge the results.
11287 */
11288static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
11289{
11290 u32 bhalf_otp, thalf_otp;
11291
11292 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
11293
11294 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
11295 return 0;
11296
11297 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
11298
11299 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
11300 return 0;
11301
11302 thalf_otp = tr32(OTP_READ_DATA);
11303
11304 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
11305
11306 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
11307 return 0;
11308
11309 bhalf_otp = tr32(OTP_READ_DATA);
11310
11311 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
11312}
11313
7d0c41ef
MC
11314static int __devinit tg3_phy_probe(struct tg3 *tp)
11315{
11316 u32 hw_phy_id_1, hw_phy_id_2;
11317 u32 hw_phy_id, hw_phy_id_masked;
11318 int err;
1da177e4 11319
b02fd9e3
MC
11320 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
11321 return tg3_phy_init(tp);
11322
1da177e4 11323 /* Reading the PHY ID register can conflict with ASF
877d0310 11324 * firmware access to the PHY hardware.
1da177e4
LT
11325 */
11326 err = 0;
0d3031d9
MC
11327 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
11328 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
1da177e4
LT
11329 hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
11330 } else {
11331 /* Now read the physical PHY_ID from the chip and verify
11332 * that it is sane. If it doesn't look good, we fall back
11333 * to either the hard-coded table based PHY_ID and failing
11334 * that the value found in the eeprom area.
11335 */
11336 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
11337 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
11338
11339 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
11340 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
11341 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
11342
11343 hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
11344 }
11345
11346 if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
11347 tp->phy_id = hw_phy_id;
11348 if (hw_phy_id_masked == PHY_ID_BCM8002)
11349 tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
da6b2d01
MC
11350 else
11351 tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
1da177e4 11352 } else {
7d0c41ef
MC
11353 if (tp->phy_id != PHY_ID_INVALID) {
11354 /* Do nothing, phy ID already set up in
11355 * tg3_get_eeprom_hw_cfg().
11356 */
1da177e4
LT
11357 } else {
11358 struct subsys_tbl_ent *p;
11359
11360 /* No eeprom signature? Try the hardcoded
11361 * subsys device table.
11362 */
11363 p = lookup_by_subsys(tp);
11364 if (!p)
11365 return -ENODEV;
11366
11367 tp->phy_id = p->phy_id;
11368 if (!tp->phy_id ||
11369 tp->phy_id == PHY_ID_BCM8002)
11370 tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
11371 }
11372 }
11373
747e8f8b 11374 if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
0d3031d9 11375 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
1da177e4 11376 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
3600d918 11377 u32 bmsr, adv_reg, tg3_ctrl, mask;
1da177e4
LT
11378
11379 tg3_readphy(tp, MII_BMSR, &bmsr);
11380 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
11381 (bmsr & BMSR_LSTATUS))
11382 goto skip_phy_reset;
6aa20a22 11383
1da177e4
LT
11384 err = tg3_phy_reset(tp);
11385 if (err)
11386 return err;
11387
11388 adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
11389 ADVERTISE_100HALF | ADVERTISE_100FULL |
11390 ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
11391 tg3_ctrl = 0;
11392 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
11393 tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
11394 MII_TG3_CTRL_ADV_1000_FULL);
11395 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
11396 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
11397 tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
11398 MII_TG3_CTRL_ENABLE_AS_MASTER);
11399 }
11400
3600d918
MC
11401 mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
11402 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
11403 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
11404 if (!tg3_copper_is_advertising_all(tp, mask)) {
1da177e4
LT
11405 tg3_writephy(tp, MII_ADVERTISE, adv_reg);
11406
11407 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
11408 tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
11409
11410 tg3_writephy(tp, MII_BMCR,
11411 BMCR_ANENABLE | BMCR_ANRESTART);
11412 }
11413 tg3_phy_set_wirespeed(tp);
11414
11415 tg3_writephy(tp, MII_ADVERTISE, adv_reg);
11416 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
11417 tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
11418 }
11419
11420skip_phy_reset:
11421 if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
11422 err = tg3_init_5401phy_dsp(tp);
11423 if (err)
11424 return err;
11425 }
11426
11427 if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
11428 err = tg3_init_5401phy_dsp(tp);
11429 }
11430
747e8f8b 11431 if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
1da177e4
LT
11432 tp->link_config.advertising =
11433 (ADVERTISED_1000baseT_Half |
11434 ADVERTISED_1000baseT_Full |
11435 ADVERTISED_Autoneg |
11436 ADVERTISED_FIBRE);
11437 if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
11438 tp->link_config.advertising &=
11439 ~(ADVERTISED_1000baseT_Half |
11440 ADVERTISED_1000baseT_Full);
11441
11442 return err;
11443}
11444
11445static void __devinit tg3_read_partno(struct tg3 *tp)
11446{
6d348f2c 11447 unsigned char vpd_data[256]; /* in little-endian format */
af2c6a4a 11448 unsigned int i;
1b27777a 11449 u32 magic;
1da177e4 11450
df259d8c
MC
11451 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
11452 tg3_nvram_read(tp, 0x0, &magic))
f49639e6 11453 goto out_not_found;
1da177e4 11454
1820180b 11455 if (magic == TG3_EEPROM_MAGIC) {
1b27777a
MC
11456 for (i = 0; i < 256; i += 4) {
11457 u32 tmp;
1da177e4 11458
6d348f2c
MC
11459 /* The data is in little-endian format in NVRAM.
11460 * Use the big-endian read routines to preserve
11461 * the byte order as it exists in NVRAM.
11462 */
11463 if (tg3_nvram_read_be32(tp, 0x100 + i, &tmp))
1b27777a
MC
11464 goto out_not_found;
11465
6d348f2c 11466 memcpy(&vpd_data[i], &tmp, sizeof(tmp));
1b27777a
MC
11467 }
11468 } else {
11469 int vpd_cap;
11470
11471 vpd_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_VPD);
11472 for (i = 0; i < 256; i += 4) {
11473 u32 tmp, j = 0;
b9fc7dc5 11474 __le32 v;
1b27777a
MC
11475 u16 tmp16;
11476
11477 pci_write_config_word(tp->pdev, vpd_cap + PCI_VPD_ADDR,
11478 i);
11479 while (j++ < 100) {
11480 pci_read_config_word(tp->pdev, vpd_cap +
11481 PCI_VPD_ADDR, &tmp16);
11482 if (tmp16 & 0x8000)
11483 break;
11484 msleep(1);
11485 }
f49639e6
DM
11486 if (!(tmp16 & 0x8000))
11487 goto out_not_found;
11488
1b27777a
MC
11489 pci_read_config_dword(tp->pdev, vpd_cap + PCI_VPD_DATA,
11490 &tmp);
b9fc7dc5 11491 v = cpu_to_le32(tmp);
6d348f2c 11492 memcpy(&vpd_data[i], &v, sizeof(v));
1b27777a 11493 }
1da177e4
LT
11494 }
11495
11496 /* Now parse and find the part number. */
af2c6a4a 11497 for (i = 0; i < 254; ) {
1da177e4 11498 unsigned char val = vpd_data[i];
af2c6a4a 11499 unsigned int block_end;
1da177e4
LT
11500
11501 if (val == 0x82 || val == 0x91) {
11502 i = (i + 3 +
11503 (vpd_data[i + 1] +
11504 (vpd_data[i + 2] << 8)));
11505 continue;
11506 }
11507
11508 if (val != 0x90)
11509 goto out_not_found;
11510
11511 block_end = (i + 3 +
11512 (vpd_data[i + 1] +
11513 (vpd_data[i + 2] << 8)));
11514 i += 3;
af2c6a4a
MC
11515
11516 if (block_end > 256)
11517 goto out_not_found;
11518
11519 while (i < (block_end - 2)) {
1da177e4
LT
11520 if (vpd_data[i + 0] == 'P' &&
11521 vpd_data[i + 1] == 'N') {
11522 int partno_len = vpd_data[i + 2];
11523
af2c6a4a
MC
11524 i += 3;
11525 if (partno_len > 24 || (partno_len + i) > 256)
1da177e4
LT
11526 goto out_not_found;
11527
11528 memcpy(tp->board_part_number,
af2c6a4a 11529 &vpd_data[i], partno_len);
1da177e4
LT
11530
11531 /* Success. */
11532 return;
11533 }
af2c6a4a 11534 i += 3 + vpd_data[i + 2];
1da177e4
LT
11535 }
11536
11537 /* Part number not found. */
11538 goto out_not_found;
11539 }
11540
11541out_not_found:
b5d3772c
MC
11542 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
11543 strcpy(tp->board_part_number, "BCM95906");
df259d8c
MC
11544 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
11545 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
11546 strcpy(tp->board_part_number, "BCM57780");
11547 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
11548 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
11549 strcpy(tp->board_part_number, "BCM57760");
11550 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
11551 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
11552 strcpy(tp->board_part_number, "BCM57790");
5e7ccf20
MC
11553 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
11554 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
11555 strcpy(tp->board_part_number, "BCM57788");
b5d3772c
MC
11556 else
11557 strcpy(tp->board_part_number, "none");
1da177e4
LT
11558}
11559
9c8a620e
MC
11560static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
11561{
11562 u32 val;
11563
e4f34110 11564 if (tg3_nvram_read(tp, offset, &val) ||
9c8a620e 11565 (val & 0xfc000000) != 0x0c000000 ||
e4f34110 11566 tg3_nvram_read(tp, offset + 4, &val) ||
9c8a620e
MC
11567 val != 0)
11568 return 0;
11569
11570 return 1;
11571}
11572
acd9c119
MC
11573static void __devinit tg3_read_bc_ver(struct tg3 *tp)
11574{
ff3a7cb2 11575 u32 val, offset, start, ver_offset;
acd9c119 11576 int i;
ff3a7cb2 11577 bool newver = false;
acd9c119
MC
11578
11579 if (tg3_nvram_read(tp, 0xc, &offset) ||
11580 tg3_nvram_read(tp, 0x4, &start))
11581 return;
11582
11583 offset = tg3_nvram_logical_addr(tp, offset);
11584
ff3a7cb2 11585 if (tg3_nvram_read(tp, offset, &val))
acd9c119
MC
11586 return;
11587
ff3a7cb2
MC
11588 if ((val & 0xfc000000) == 0x0c000000) {
11589 if (tg3_nvram_read(tp, offset + 4, &val))
acd9c119
MC
11590 return;
11591
ff3a7cb2
MC
11592 if (val == 0)
11593 newver = true;
11594 }
11595
11596 if (newver) {
11597 if (tg3_nvram_read(tp, offset + 8, &ver_offset))
11598 return;
11599
11600 offset = offset + ver_offset - start;
11601 for (i = 0; i < 16; i += 4) {
11602 __be32 v;
11603 if (tg3_nvram_read_be32(tp, offset + i, &v))
11604 return;
11605
11606 memcpy(tp->fw_ver + i, &v, sizeof(v));
11607 }
11608 } else {
11609 u32 major, minor;
11610
11611 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
11612 return;
11613
11614 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
11615 TG3_NVM_BCVER_MAJSFT;
11616 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
11617 snprintf(&tp->fw_ver[0], 32, "v%d.%02d", major, minor);
acd9c119
MC
11618 }
11619}
11620
a6f6cb1c
MC
11621static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
11622{
11623 u32 val, major, minor;
11624
11625 /* Use native endian representation */
11626 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
11627 return;
11628
11629 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
11630 TG3_NVM_HWSB_CFG1_MAJSFT;
11631 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
11632 TG3_NVM_HWSB_CFG1_MINSFT;
11633
11634 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
11635}
11636
dfe00d7d
MC
11637static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
11638{
11639 u32 offset, major, minor, build;
11640
11641 tp->fw_ver[0] = 's';
11642 tp->fw_ver[1] = 'b';
11643 tp->fw_ver[2] = '\0';
11644
11645 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
11646 return;
11647
11648 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
11649 case TG3_EEPROM_SB_REVISION_0:
11650 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
11651 break;
11652 case TG3_EEPROM_SB_REVISION_2:
11653 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
11654 break;
11655 case TG3_EEPROM_SB_REVISION_3:
11656 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
11657 break;
11658 default:
11659 return;
11660 }
11661
e4f34110 11662 if (tg3_nvram_read(tp, offset, &val))
dfe00d7d
MC
11663 return;
11664
11665 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
11666 TG3_EEPROM_SB_EDH_BLD_SHFT;
11667 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
11668 TG3_EEPROM_SB_EDH_MAJ_SHFT;
11669 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
11670
11671 if (minor > 99 || build > 26)
11672 return;
11673
11674 snprintf(&tp->fw_ver[2], 30, " v%d.%02d", major, minor);
11675
11676 if (build > 0) {
11677 tp->fw_ver[8] = 'a' + build - 1;
11678 tp->fw_ver[9] = '\0';
11679 }
11680}
11681
acd9c119 11682static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
c4e6575c
MC
11683{
11684 u32 val, offset, start;
acd9c119 11685 int i, vlen;
9c8a620e
MC
11686
11687 for (offset = TG3_NVM_DIR_START;
11688 offset < TG3_NVM_DIR_END;
11689 offset += TG3_NVM_DIRENT_SIZE) {
e4f34110 11690 if (tg3_nvram_read(tp, offset, &val))
c4e6575c
MC
11691 return;
11692
9c8a620e
MC
11693 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
11694 break;
11695 }
11696
11697 if (offset == TG3_NVM_DIR_END)
11698 return;
11699
11700 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
11701 start = 0x08000000;
e4f34110 11702 else if (tg3_nvram_read(tp, offset - 4, &start))
9c8a620e
MC
11703 return;
11704
e4f34110 11705 if (tg3_nvram_read(tp, offset + 4, &offset) ||
9c8a620e 11706 !tg3_fw_img_is_valid(tp, offset) ||
e4f34110 11707 tg3_nvram_read(tp, offset + 8, &val))
9c8a620e
MC
11708 return;
11709
11710 offset += val - start;
11711
acd9c119 11712 vlen = strlen(tp->fw_ver);
9c8a620e 11713
acd9c119
MC
11714 tp->fw_ver[vlen++] = ',';
11715 tp->fw_ver[vlen++] = ' ';
9c8a620e
MC
11716
11717 for (i = 0; i < 4; i++) {
a9dc529d
MC
11718 __be32 v;
11719 if (tg3_nvram_read_be32(tp, offset, &v))
c4e6575c
MC
11720 return;
11721
b9fc7dc5 11722 offset += sizeof(v);
c4e6575c 11723
acd9c119
MC
11724 if (vlen > TG3_VER_SIZE - sizeof(v)) {
11725 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
9c8a620e 11726 break;
c4e6575c 11727 }
9c8a620e 11728
acd9c119
MC
11729 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
11730 vlen += sizeof(v);
c4e6575c 11731 }
acd9c119
MC
11732}
11733
7fd76445
MC
11734static void __devinit tg3_read_dash_ver(struct tg3 *tp)
11735{
11736 int vlen;
11737 u32 apedata;
11738
11739 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
11740 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
11741 return;
11742
11743 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
11744 if (apedata != APE_SEG_SIG_MAGIC)
11745 return;
11746
11747 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
11748 if (!(apedata & APE_FW_STATUS_READY))
11749 return;
11750
11751 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
11752
11753 vlen = strlen(tp->fw_ver);
11754
11755 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " DASH v%d.%d.%d.%d",
11756 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
11757 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
11758 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
11759 (apedata & APE_FW_VERSION_BLDMSK));
11760}
11761
acd9c119
MC
11762static void __devinit tg3_read_fw_ver(struct tg3 *tp)
11763{
11764 u32 val;
11765
df259d8c
MC
11766 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
11767 tp->fw_ver[0] = 's';
11768 tp->fw_ver[1] = 'b';
11769 tp->fw_ver[2] = '\0';
11770
11771 return;
11772 }
11773
acd9c119
MC
11774 if (tg3_nvram_read(tp, 0, &val))
11775 return;
11776
11777 if (val == TG3_EEPROM_MAGIC)
11778 tg3_read_bc_ver(tp);
11779 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
11780 tg3_read_sb_ver(tp, val);
a6f6cb1c
MC
11781 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
11782 tg3_read_hwsb_ver(tp);
acd9c119
MC
11783 else
11784 return;
11785
11786 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
11787 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
11788 return;
11789
11790 tg3_read_mgmtfw_ver(tp);
9c8a620e
MC
11791
11792 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
c4e6575c
MC
11793}
11794
7544b097
MC
11795static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
11796
1da177e4
LT
11797static int __devinit tg3_get_invariants(struct tg3 *tp)
11798{
11799 static struct pci_device_id write_reorder_chipsets[] = {
1da177e4
LT
11800 { PCI_DEVICE(PCI_VENDOR_ID_AMD,
11801 PCI_DEVICE_ID_AMD_FE_GATE_700C) },
c165b004
JL
11802 { PCI_DEVICE(PCI_VENDOR_ID_AMD,
11803 PCI_DEVICE_ID_AMD_8131_BRIDGE) },
399de50b
MC
11804 { PCI_DEVICE(PCI_VENDOR_ID_VIA,
11805 PCI_DEVICE_ID_VIA_8385_0) },
1da177e4
LT
11806 { },
11807 };
11808 u32 misc_ctrl_reg;
1da177e4
LT
11809 u32 pci_state_reg, grc_misc_cfg;
11810 u32 val;
11811 u16 pci_cmd;
5e7dfd0f 11812 int err;
1da177e4 11813
1da177e4
LT
11814 /* Force memory write invalidate off. If we leave it on,
11815 * then on 5700_BX chips we have to enable a workaround.
11816 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
11817 * to match the cacheline size. The Broadcom driver have this
11818 * workaround but turns MWI off all the times so never uses
11819 * it. This seems to suggest that the workaround is insufficient.
11820 */
11821 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
11822 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
11823 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
11824
11825 /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
11826 * has the register indirect write enable bit set before
11827 * we try to access any of the MMIO registers. It is also
11828 * critical that the PCI-X hw workaround situation is decided
11829 * before that as well.
11830 */
11831 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
11832 &misc_ctrl_reg);
11833
11834 tp->pci_chip_rev_id = (misc_ctrl_reg >>
11835 MISC_HOST_CTRL_CHIPREV_SHIFT);
795d01c5
MC
11836 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
11837 u32 prod_id_asic_rev;
11838
11839 pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
11840 &prod_id_asic_rev);
321d32a0 11841 tp->pci_chip_rev_id = prod_id_asic_rev;
795d01c5 11842 }
1da177e4 11843
ff645bec
MC
11844 /* Wrong chip ID in 5752 A0. This code can be removed later
11845 * as A0 is not in production.
11846 */
11847 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
11848 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
11849
6892914f
MC
11850 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
11851 * we need to disable memory and use config. cycles
11852 * only to access all registers. The 5702/03 chips
11853 * can mistakenly decode the special cycles from the
11854 * ICH chipsets as memory write cycles, causing corruption
11855 * of register and memory space. Only certain ICH bridges
11856 * will drive special cycles with non-zero data during the
11857 * address phase which can fall within the 5703's address
11858 * range. This is not an ICH bug as the PCI spec allows
11859 * non-zero address during special cycles. However, only
11860 * these ICH bridges are known to drive non-zero addresses
11861 * during special cycles.
11862 *
11863 * Since special cycles do not cross PCI bridges, we only
11864 * enable this workaround if the 5703 is on the secondary
11865 * bus of these ICH bridges.
11866 */
11867 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
11868 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
11869 static struct tg3_dev_id {
11870 u32 vendor;
11871 u32 device;
11872 u32 rev;
11873 } ich_chipsets[] = {
11874 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
11875 PCI_ANY_ID },
11876 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
11877 PCI_ANY_ID },
11878 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
11879 0xa },
11880 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
11881 PCI_ANY_ID },
11882 { },
11883 };
11884 struct tg3_dev_id *pci_id = &ich_chipsets[0];
11885 struct pci_dev *bridge = NULL;
11886
11887 while (pci_id->vendor != 0) {
11888 bridge = pci_get_device(pci_id->vendor, pci_id->device,
11889 bridge);
11890 if (!bridge) {
11891 pci_id++;
11892 continue;
11893 }
11894 if (pci_id->rev != PCI_ANY_ID) {
44c10138 11895 if (bridge->revision > pci_id->rev)
6892914f
MC
11896 continue;
11897 }
11898 if (bridge->subordinate &&
11899 (bridge->subordinate->number ==
11900 tp->pdev->bus->number)) {
11901
11902 tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
11903 pci_dev_put(bridge);
11904 break;
11905 }
11906 }
11907 }
11908
41588ba1
MC
11909 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
11910 static struct tg3_dev_id {
11911 u32 vendor;
11912 u32 device;
11913 } bridge_chipsets[] = {
11914 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
11915 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
11916 { },
11917 };
11918 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
11919 struct pci_dev *bridge = NULL;
11920
11921 while (pci_id->vendor != 0) {
11922 bridge = pci_get_device(pci_id->vendor,
11923 pci_id->device,
11924 bridge);
11925 if (!bridge) {
11926 pci_id++;
11927 continue;
11928 }
11929 if (bridge->subordinate &&
11930 (bridge->subordinate->number <=
11931 tp->pdev->bus->number) &&
11932 (bridge->subordinate->subordinate >=
11933 tp->pdev->bus->number)) {
11934 tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
11935 pci_dev_put(bridge);
11936 break;
11937 }
11938 }
11939 }
11940
4a29cc2e
MC
11941 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
11942 * DMA addresses > 40-bit. This bridge may have other additional
11943 * 57xx devices behind it in some 4-port NIC designs for example.
11944 * Any tg3 device found behind the bridge will also need the 40-bit
11945 * DMA workaround.
11946 */
a4e2b347
MC
11947 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
11948 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
11949 tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
4a29cc2e 11950 tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
4cf78e4f 11951 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
a4e2b347 11952 }
4a29cc2e
MC
11953 else {
11954 struct pci_dev *bridge = NULL;
11955
11956 do {
11957 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
11958 PCI_DEVICE_ID_SERVERWORKS_EPB,
11959 bridge);
11960 if (bridge && bridge->subordinate &&
11961 (bridge->subordinate->number <=
11962 tp->pdev->bus->number) &&
11963 (bridge->subordinate->subordinate >=
11964 tp->pdev->bus->number)) {
11965 tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
11966 pci_dev_put(bridge);
11967 break;
11968 }
11969 } while (bridge);
11970 }
4cf78e4f 11971
1da177e4
LT
11972 /* Initialize misc host control in PCI block. */
11973 tp->misc_host_ctrl |= (misc_ctrl_reg &
11974 MISC_HOST_CTRL_CHIPREV);
11975 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
11976 tp->misc_host_ctrl);
11977
7544b097
MC
11978 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
11979 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714))
11980 tp->pdev_peer = tg3_find_peer(tp);
11981
321d32a0
MC
11982 /* Intentionally exclude ASIC_REV_5906 */
11983 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d9ab5ad1 11984 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
d30cdd28 11985 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
9936bcf6 11986 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c 11987 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
321d32a0
MC
11988 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
11989 tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
11990
11991 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
11992 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
b5d3772c 11993 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
321d32a0 11994 (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
a4e2b347 11995 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
6708e5cc
JL
11996 tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
11997
1b440c56
JL
11998 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
11999 (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
12000 tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
12001
027455ad
MC
12002 /* 5700 B0 chips do not support checksumming correctly due
12003 * to hardware bugs.
12004 */
12005 if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
12006 tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
12007 else {
12008 tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
12009 tp->dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
12010 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
12011 tp->dev->features |= NETIF_F_IPV6_CSUM;
12012 }
12013
5a6f3074 12014 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
7544b097
MC
12015 tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
12016 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
12017 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
12018 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
12019 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
12020 tp->pdev_peer == tp->pdev))
12021 tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
12022
321d32a0 12023 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
b5d3772c 12024 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
5a6f3074 12025 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
fcfa0a32 12026 tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
52c0fd83 12027 } else {
7f62ad5d 12028 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
52c0fd83
MC
12029 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
12030 ASIC_REV_5750 &&
12031 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
7f62ad5d 12032 tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
52c0fd83 12033 }
5a6f3074 12034 }
1da177e4 12035
f51f3562
MC
12036 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
12037 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
0f893dc6
MC
12038 tp->tg3_flags2 |= TG3_FLG2_JUMBO_CAPABLE;
12039
52f4490c
MC
12040 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
12041 &pci_state_reg);
12042
5e7dfd0f
MC
12043 tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
12044 if (tp->pcie_cap != 0) {
12045 u16 lnkctl;
12046
1da177e4 12047 tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
5f5c51e3
MC
12048
12049 pcie_set_readrq(tp->pdev, 4096);
12050
5e7dfd0f
MC
12051 pci_read_config_word(tp->pdev,
12052 tp->pcie_cap + PCI_EXP_LNKCTL,
12053 &lnkctl);
12054 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
12055 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
c7835a77 12056 tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
5e7dfd0f 12057 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0 12058 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
9cf74ebb
MC
12059 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
12060 tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
5e7dfd0f 12061 tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
c7835a77 12062 }
52f4490c 12063 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
fcb389df 12064 tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
52f4490c
MC
12065 } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
12066 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
12067 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
12068 if (!tp->pcix_cap) {
12069 printk(KERN_ERR PFX "Cannot find PCI-X "
12070 "capability, aborting.\n");
12071 return -EIO;
12072 }
12073
12074 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
12075 tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
12076 }
1da177e4 12077
399de50b
MC
12078 /* If we have an AMD 762 or VIA K8T800 chipset, write
12079 * reordering to the mailbox registers done by the host
12080 * controller can cause major troubles. We read back from
12081 * every mailbox register write to force the writes to be
12082 * posted to the chip in order.
12083 */
12084 if (pci_dev_present(write_reorder_chipsets) &&
12085 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
12086 tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
12087
69fc4053
MC
12088 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
12089 &tp->pci_cacheline_sz);
12090 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
12091 &tp->pci_lat_timer);
1da177e4
LT
12092 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
12093 tp->pci_lat_timer < 64) {
12094 tp->pci_lat_timer = 64;
69fc4053
MC
12095 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
12096 tp->pci_lat_timer);
1da177e4
LT
12097 }
12098
52f4490c
MC
12099 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
12100 /* 5700 BX chips need to have their TX producer index
12101 * mailboxes written twice to workaround a bug.
12102 */
12103 tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
1da177e4 12104
52f4490c 12105 /* If we are in PCI-X mode, enable register write workaround.
1da177e4
LT
12106 *
12107 * The workaround is to use indirect register accesses
12108 * for all chip writes not to mailbox registers.
12109 */
52f4490c 12110 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
1da177e4 12111 u32 pm_reg;
1da177e4
LT
12112
12113 tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
12114
12115 /* The chip can have it's power management PCI config
12116 * space registers clobbered due to this bug.
12117 * So explicitly force the chip into D0 here.
12118 */
9974a356
MC
12119 pci_read_config_dword(tp->pdev,
12120 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
12121 &pm_reg);
12122 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
12123 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
9974a356
MC
12124 pci_write_config_dword(tp->pdev,
12125 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
12126 pm_reg);
12127
12128 /* Also, force SERR#/PERR# in PCI command. */
12129 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
12130 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
12131 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
12132 }
12133 }
12134
1da177e4
LT
12135 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
12136 tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
12137 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
12138 tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
12139
12140 /* Chip-specific fixup from Broadcom driver */
12141 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
12142 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
12143 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
12144 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
12145 }
12146
1ee582d8 12147 /* Default fast path register access methods */
20094930 12148 tp->read32 = tg3_read32;
1ee582d8 12149 tp->write32 = tg3_write32;
09ee929c 12150 tp->read32_mbox = tg3_read32;
20094930 12151 tp->write32_mbox = tg3_write32;
1ee582d8
MC
12152 tp->write32_tx_mbox = tg3_write32;
12153 tp->write32_rx_mbox = tg3_write32;
12154
12155 /* Various workaround register access methods */
12156 if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
12157 tp->write32 = tg3_write_indirect_reg32;
98efd8a6
MC
12158 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
12159 ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
12160 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
12161 /*
12162 * Back to back register writes can cause problems on these
12163 * chips, the workaround is to read back all reg writes
12164 * except those to mailbox regs.
12165 *
12166 * See tg3_write_indirect_reg32().
12167 */
1ee582d8 12168 tp->write32 = tg3_write_flush_reg32;
98efd8a6
MC
12169 }
12170
1ee582d8
MC
12171
12172 if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
12173 (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
12174 tp->write32_tx_mbox = tg3_write32_tx_mbox;
12175 if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
12176 tp->write32_rx_mbox = tg3_write_flush_reg32;
12177 }
20094930 12178
6892914f
MC
12179 if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
12180 tp->read32 = tg3_read_indirect_reg32;
12181 tp->write32 = tg3_write_indirect_reg32;
12182 tp->read32_mbox = tg3_read_indirect_mbox;
12183 tp->write32_mbox = tg3_write_indirect_mbox;
12184 tp->write32_tx_mbox = tg3_write_indirect_mbox;
12185 tp->write32_rx_mbox = tg3_write_indirect_mbox;
12186
12187 iounmap(tp->regs);
22abe310 12188 tp->regs = NULL;
6892914f
MC
12189
12190 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
12191 pci_cmd &= ~PCI_COMMAND_MEMORY;
12192 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
12193 }
b5d3772c
MC
12194 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
12195 tp->read32_mbox = tg3_read32_mbox_5906;
12196 tp->write32_mbox = tg3_write32_mbox_5906;
12197 tp->write32_tx_mbox = tg3_write32_mbox_5906;
12198 tp->write32_rx_mbox = tg3_write32_mbox_5906;
12199 }
6892914f 12200
bbadf503
MC
12201 if (tp->write32 == tg3_write_indirect_reg32 ||
12202 ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
12203 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
f49639e6 12204 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
bbadf503
MC
12205 tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
12206
7d0c41ef 12207 /* Get eeprom hw config before calling tg3_set_power_state().
9d26e213 12208 * In particular, the TG3_FLG2_IS_NIC flag must be
7d0c41ef
MC
12209 * determined before calling tg3_set_power_state() so that
12210 * we know whether or not to switch out of Vaux power.
12211 * When the flag is set, it means that GPIO1 is used for eeprom
12212 * write protect and also implies that it is a LOM where GPIOs
12213 * are not used to switch power.
6aa20a22 12214 */
7d0c41ef
MC
12215 tg3_get_eeprom_hw_cfg(tp);
12216
0d3031d9
MC
12217 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
12218 /* Allow reads and writes to the
12219 * APE register and memory space.
12220 */
12221 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
12222 PCISTATE_ALLOW_APE_SHMEM_WR;
12223 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
12224 pci_state_reg);
12225 }
12226
9936bcf6 12227 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
57e6983c 12228 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
321d32a0
MC
12229 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
12230 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
d30cdd28
MC
12231 tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
12232
314fba34
MC
12233 /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
12234 * GPIO1 driven high will bring 5700's external PHY out of reset.
12235 * It is also used as eeprom write protect on LOMs.
12236 */
12237 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
12238 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
12239 (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
12240 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
12241 GRC_LCLCTRL_GPIO_OUTPUT1);
3e7d83bc
MC
12242 /* Unused GPIO3 must be driven as output on 5752 because there
12243 * are no pull-up resistors on unused GPIO pins.
12244 */
12245 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
12246 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
314fba34 12247
321d32a0
MC
12248 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
12249 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
af36e6b6
MC
12250 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
12251
8d519ab2
MC
12252 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
12253 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
12254 /* Turn off the debug UART. */
12255 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
12256 if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
12257 /* Keep VMain power. */
12258 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
12259 GRC_LCLCTRL_GPIO_OUTPUT0;
12260 }
12261
1da177e4 12262 /* Force the chip into D0. */
bc1c7567 12263 err = tg3_set_power_state(tp, PCI_D0);
1da177e4
LT
12264 if (err) {
12265 printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
12266 pci_name(tp->pdev));
12267 return err;
12268 }
12269
1da177e4
LT
12270 /* Derive initial jumbo mode from MTU assigned in
12271 * ether_setup() via the alloc_etherdev() call
12272 */
0f893dc6 12273 if (tp->dev->mtu > ETH_DATA_LEN &&
a4e2b347 12274 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
0f893dc6 12275 tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
1da177e4
LT
12276
12277 /* Determine WakeOnLan speed to use. */
12278 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
12279 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
12280 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
12281 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
12282 tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
12283 } else {
12284 tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
12285 }
12286
7f97a4bd
MC
12287 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
12288 tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
12289
1da177e4
LT
12290 /* A few boards don't want Ethernet@WireSpeed phy feature */
12291 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
12292 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
12293 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
747e8f8b 12294 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
7f97a4bd 12295 (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) ||
747e8f8b 12296 (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
1da177e4
LT
12297 tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
12298
12299 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
12300 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
12301 tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
12302 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
12303 tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
12304
321d32a0 12305 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
7f97a4bd 12306 !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
321d32a0
MC
12307 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
12308 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780) {
c424cb24 12309 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d30cdd28 12310 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
9936bcf6
MC
12311 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
12312 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
d4011ada
MC
12313 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
12314 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
12315 tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
c1d2a196
MC
12316 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
12317 tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
321d32a0 12318 } else
c424cb24
MC
12319 tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
12320 }
1da177e4 12321
b2a5c19c
MC
12322 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
12323 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
12324 tp->phy_otp = tg3_read_otp_phycfg(tp);
12325 if (tp->phy_otp == 0)
12326 tp->phy_otp = TG3_OTP_DEFAULT;
12327 }
12328
f51f3562 12329 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
8ef21428
MC
12330 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
12331 else
12332 tp->mi_mode = MAC_MI_MODE_BASE;
12333
1da177e4 12334 tp->coalesce_mode = 0;
1da177e4
LT
12335 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
12336 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
12337 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
12338
321d32a0
MC
12339 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
12340 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
57e6983c
MC
12341 tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
12342
255ca311
MC
12343 if ((tp->pci_chip_rev_id == CHIPREV_ID_57780_A1 &&
12344 tr32(RCVLPC_STATS_ENABLE) & RCVLPC_STATSENAB_ASF_FIX) ||
12345 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0)
12346 tp->tg3_flags3 |= TG3_FLG3_TOGGLE_10_100_L1PLLPD;
12347
158d7abd
MC
12348 err = tg3_mdio_init(tp);
12349 if (err)
12350 return err;
1da177e4
LT
12351
12352 /* Initialize data/descriptor byte/word swapping. */
12353 val = tr32(GRC_MODE);
12354 val &= GRC_MODE_HOST_STACKUP;
12355 tw32(GRC_MODE, val | tp->grc_mode);
12356
12357 tg3_switch_clocks(tp);
12358
12359 /* Clear this out for sanity. */
12360 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
12361
12362 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
12363 &pci_state_reg);
12364 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
12365 (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
12366 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
12367
12368 if (chiprevid == CHIPREV_ID_5701_A0 ||
12369 chiprevid == CHIPREV_ID_5701_B0 ||
12370 chiprevid == CHIPREV_ID_5701_B2 ||
12371 chiprevid == CHIPREV_ID_5701_B5) {
12372 void __iomem *sram_base;
12373
12374 /* Write some dummy words into the SRAM status block
12375 * area, see if it reads back correctly. If the return
12376 * value is bad, force enable the PCIX workaround.
12377 */
12378 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
12379
12380 writel(0x00000000, sram_base);
12381 writel(0x00000000, sram_base + 4);
12382 writel(0xffffffff, sram_base + 4);
12383 if (readl(sram_base) != 0x00000000)
12384 tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
12385 }
12386 }
12387
12388 udelay(50);
12389 tg3_nvram_init(tp);
12390
12391 grc_misc_cfg = tr32(GRC_MISC_CFG);
12392 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
12393
1da177e4
LT
12394 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
12395 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
12396 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
12397 tp->tg3_flags2 |= TG3_FLG2_IS_5788;
12398
fac9b83e
DM
12399 if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
12400 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
12401 tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
12402 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
12403 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
12404 HOSTCC_MODE_CLRTICK_TXBD);
12405
12406 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
12407 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
12408 tp->misc_host_ctrl);
12409 }
12410
3bda1258
MC
12411 /* Preserve the APE MAC_MODE bits */
12412 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
12413 tp->mac_mode = tr32(MAC_MODE) |
12414 MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
12415 else
12416 tp->mac_mode = TG3_DEF_MAC_MODE;
12417
1da177e4
LT
12418 /* these are limited to 10/100 only */
12419 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
12420 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
12421 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
12422 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
12423 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
12424 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
12425 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
12426 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
12427 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
676917d4
MC
12428 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
12429 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
321d32a0 12430 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
7f97a4bd 12431 (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
1da177e4
LT
12432 tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
12433
12434 err = tg3_phy_probe(tp);
12435 if (err) {
12436 printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
12437 pci_name(tp->pdev), err);
12438 /* ... but do not return immediately ... */
b02fd9e3 12439 tg3_mdio_fini(tp);
1da177e4
LT
12440 }
12441
12442 tg3_read_partno(tp);
c4e6575c 12443 tg3_read_fw_ver(tp);
1da177e4
LT
12444
12445 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
12446 tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
12447 } else {
12448 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
12449 tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
12450 else
12451 tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
12452 }
12453
12454 /* 5700 {AX,BX} chips have a broken status block link
12455 * change bit implementation, so we must use the
12456 * status register in those cases.
12457 */
12458 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
12459 tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
12460 else
12461 tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
12462
12463 /* The led_ctrl is set during tg3_phy_probe, here we might
12464 * have to force the link status polling mechanism based
12465 * upon subsystem IDs.
12466 */
12467 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
007a880d 12468 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
1da177e4
LT
12469 !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
12470 tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
12471 TG3_FLAG_USE_LINKCHG_REG);
12472 }
12473
12474 /* For all SERDES we poll the MAC status register. */
12475 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
12476 tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
12477 else
12478 tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
12479
ad829268 12480 tp->rx_offset = NET_IP_ALIGN;
1da177e4
LT
12481 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
12482 (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
12483 tp->rx_offset = 0;
12484
f92905de
MC
12485 tp->rx_std_max_post = TG3_RX_RING_SIZE;
12486
12487 /* Increment the rx prod index on the rx std ring by at most
12488 * 8 for these chips to workaround hw errata.
12489 */
12490 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
12491 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
12492 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
12493 tp->rx_std_max_post = 8;
12494
8ed5d97e
MC
12495 if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
12496 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
12497 PCIE_PWR_MGMT_L1_THRESH_MSK;
12498
1da177e4
LT
12499 return err;
12500}
12501
49b6e95f 12502#ifdef CONFIG_SPARC
1da177e4
LT
12503static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
12504{
12505 struct net_device *dev = tp->dev;
12506 struct pci_dev *pdev = tp->pdev;
49b6e95f 12507 struct device_node *dp = pci_device_to_OF_node(pdev);
374d4cac 12508 const unsigned char *addr;
49b6e95f
DM
12509 int len;
12510
12511 addr = of_get_property(dp, "local-mac-address", &len);
12512 if (addr && len == 6) {
12513 memcpy(dev->dev_addr, addr, 6);
12514 memcpy(dev->perm_addr, dev->dev_addr, 6);
12515 return 0;
1da177e4
LT
12516 }
12517 return -ENODEV;
12518}
12519
12520static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
12521{
12522 struct net_device *dev = tp->dev;
12523
12524 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
2ff43697 12525 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
1da177e4
LT
12526 return 0;
12527}
12528#endif
12529
12530static int __devinit tg3_get_device_address(struct tg3 *tp)
12531{
12532 struct net_device *dev = tp->dev;
12533 u32 hi, lo, mac_offset;
008652b3 12534 int addr_ok = 0;
1da177e4 12535
49b6e95f 12536#ifdef CONFIG_SPARC
1da177e4
LT
12537 if (!tg3_get_macaddr_sparc(tp))
12538 return 0;
12539#endif
12540
12541 mac_offset = 0x7c;
f49639e6 12542 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
a4e2b347 12543 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
1da177e4
LT
12544 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
12545 mac_offset = 0xcc;
12546 if (tg3_nvram_lock(tp))
12547 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
12548 else
12549 tg3_nvram_unlock(tp);
12550 }
b5d3772c
MC
12551 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
12552 mac_offset = 0x10;
1da177e4
LT
12553
12554 /* First try to get it from MAC address mailbox. */
12555 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
12556 if ((hi >> 16) == 0x484b) {
12557 dev->dev_addr[0] = (hi >> 8) & 0xff;
12558 dev->dev_addr[1] = (hi >> 0) & 0xff;
12559
12560 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
12561 dev->dev_addr[2] = (lo >> 24) & 0xff;
12562 dev->dev_addr[3] = (lo >> 16) & 0xff;
12563 dev->dev_addr[4] = (lo >> 8) & 0xff;
12564 dev->dev_addr[5] = (lo >> 0) & 0xff;
1da177e4 12565
008652b3
MC
12566 /* Some old bootcode may report a 0 MAC address in SRAM */
12567 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
12568 }
12569 if (!addr_ok) {
12570 /* Next, try NVRAM. */
df259d8c
MC
12571 if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
12572 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
6d348f2c 12573 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
62cedd11
MC
12574 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
12575 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
008652b3
MC
12576 }
12577 /* Finally just fetch it out of the MAC control regs. */
12578 else {
12579 hi = tr32(MAC_ADDR_0_HIGH);
12580 lo = tr32(MAC_ADDR_0_LOW);
12581
12582 dev->dev_addr[5] = lo & 0xff;
12583 dev->dev_addr[4] = (lo >> 8) & 0xff;
12584 dev->dev_addr[3] = (lo >> 16) & 0xff;
12585 dev->dev_addr[2] = (lo >> 24) & 0xff;
12586 dev->dev_addr[1] = hi & 0xff;
12587 dev->dev_addr[0] = (hi >> 8) & 0xff;
12588 }
1da177e4
LT
12589 }
12590
12591 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
7582a335 12592#ifdef CONFIG_SPARC
1da177e4
LT
12593 if (!tg3_get_default_macaddr_sparc(tp))
12594 return 0;
12595#endif
12596 return -EINVAL;
12597 }
2ff43697 12598 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
1da177e4
LT
12599 return 0;
12600}
12601
59e6b434
DM
12602#define BOUNDARY_SINGLE_CACHELINE 1
12603#define BOUNDARY_MULTI_CACHELINE 2
12604
12605static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
12606{
12607 int cacheline_size;
12608 u8 byte;
12609 int goal;
12610
12611 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
12612 if (byte == 0)
12613 cacheline_size = 1024;
12614 else
12615 cacheline_size = (int) byte * 4;
12616
12617 /* On 5703 and later chips, the boundary bits have no
12618 * effect.
12619 */
12620 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12621 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
12622 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
12623 goto out;
12624
12625#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
12626 goal = BOUNDARY_MULTI_CACHELINE;
12627#else
12628#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
12629 goal = BOUNDARY_SINGLE_CACHELINE;
12630#else
12631 goal = 0;
12632#endif
12633#endif
12634
12635 if (!goal)
12636 goto out;
12637
12638 /* PCI controllers on most RISC systems tend to disconnect
12639 * when a device tries to burst across a cache-line boundary.
12640 * Therefore, letting tg3 do so just wastes PCI bandwidth.
12641 *
12642 * Unfortunately, for PCI-E there are only limited
12643 * write-side controls for this, and thus for reads
12644 * we will still get the disconnects. We'll also waste
12645 * these PCI cycles for both read and write for chips
12646 * other than 5700 and 5701 which do not implement the
12647 * boundary bits.
12648 */
12649 if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
12650 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
12651 switch (cacheline_size) {
12652 case 16:
12653 case 32:
12654 case 64:
12655 case 128:
12656 if (goal == BOUNDARY_SINGLE_CACHELINE) {
12657 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
12658 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
12659 } else {
12660 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
12661 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
12662 }
12663 break;
12664
12665 case 256:
12666 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
12667 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
12668 break;
12669
12670 default:
12671 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
12672 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
12673 break;
855e1111 12674 }
59e6b434
DM
12675 } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
12676 switch (cacheline_size) {
12677 case 16:
12678 case 32:
12679 case 64:
12680 if (goal == BOUNDARY_SINGLE_CACHELINE) {
12681 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
12682 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
12683 break;
12684 }
12685 /* fallthrough */
12686 case 128:
12687 default:
12688 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
12689 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
12690 break;
855e1111 12691 }
59e6b434
DM
12692 } else {
12693 switch (cacheline_size) {
12694 case 16:
12695 if (goal == BOUNDARY_SINGLE_CACHELINE) {
12696 val |= (DMA_RWCTRL_READ_BNDRY_16 |
12697 DMA_RWCTRL_WRITE_BNDRY_16);
12698 break;
12699 }
12700 /* fallthrough */
12701 case 32:
12702 if (goal == BOUNDARY_SINGLE_CACHELINE) {
12703 val |= (DMA_RWCTRL_READ_BNDRY_32 |
12704 DMA_RWCTRL_WRITE_BNDRY_32);
12705 break;
12706 }
12707 /* fallthrough */
12708 case 64:
12709 if (goal == BOUNDARY_SINGLE_CACHELINE) {
12710 val |= (DMA_RWCTRL_READ_BNDRY_64 |
12711 DMA_RWCTRL_WRITE_BNDRY_64);
12712 break;
12713 }
12714 /* fallthrough */
12715 case 128:
12716 if (goal == BOUNDARY_SINGLE_CACHELINE) {
12717 val |= (DMA_RWCTRL_READ_BNDRY_128 |
12718 DMA_RWCTRL_WRITE_BNDRY_128);
12719 break;
12720 }
12721 /* fallthrough */
12722 case 256:
12723 val |= (DMA_RWCTRL_READ_BNDRY_256 |
12724 DMA_RWCTRL_WRITE_BNDRY_256);
12725 break;
12726 case 512:
12727 val |= (DMA_RWCTRL_READ_BNDRY_512 |
12728 DMA_RWCTRL_WRITE_BNDRY_512);
12729 break;
12730 case 1024:
12731 default:
12732 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
12733 DMA_RWCTRL_WRITE_BNDRY_1024);
12734 break;
855e1111 12735 }
59e6b434
DM
12736 }
12737
12738out:
12739 return val;
12740}
12741
1da177e4
LT
12742static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
12743{
12744 struct tg3_internal_buffer_desc test_desc;
12745 u32 sram_dma_descs;
12746 int i, ret;
12747
12748 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
12749
12750 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
12751 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
12752 tw32(RDMAC_STATUS, 0);
12753 tw32(WDMAC_STATUS, 0);
12754
12755 tw32(BUFMGR_MODE, 0);
12756 tw32(FTQ_RESET, 0);
12757
12758 test_desc.addr_hi = ((u64) buf_dma) >> 32;
12759 test_desc.addr_lo = buf_dma & 0xffffffff;
12760 test_desc.nic_mbuf = 0x00002100;
12761 test_desc.len = size;
12762
12763 /*
12764 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
12765 * the *second* time the tg3 driver was getting loaded after an
12766 * initial scan.
12767 *
12768 * Broadcom tells me:
12769 * ...the DMA engine is connected to the GRC block and a DMA
12770 * reset may affect the GRC block in some unpredictable way...
12771 * The behavior of resets to individual blocks has not been tested.
12772 *
12773 * Broadcom noted the GRC reset will also reset all sub-components.
12774 */
12775 if (to_device) {
12776 test_desc.cqid_sqid = (13 << 8) | 2;
12777
12778 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
12779 udelay(40);
12780 } else {
12781 test_desc.cqid_sqid = (16 << 8) | 7;
12782
12783 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
12784 udelay(40);
12785 }
12786 test_desc.flags = 0x00000005;
12787
12788 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
12789 u32 val;
12790
12791 val = *(((u32 *)&test_desc) + i);
12792 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
12793 sram_dma_descs + (i * sizeof(u32)));
12794 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
12795 }
12796 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
12797
12798 if (to_device) {
12799 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
12800 } else {
12801 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
12802 }
12803
12804 ret = -ENODEV;
12805 for (i = 0; i < 40; i++) {
12806 u32 val;
12807
12808 if (to_device)
12809 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
12810 else
12811 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
12812 if ((val & 0xffff) == sram_dma_descs) {
12813 ret = 0;
12814 break;
12815 }
12816
12817 udelay(100);
12818 }
12819
12820 return ret;
12821}
12822
ded7340d 12823#define TEST_BUFFER_SIZE 0x2000
1da177e4
LT
12824
12825static int __devinit tg3_test_dma(struct tg3 *tp)
12826{
12827 dma_addr_t buf_dma;
59e6b434 12828 u32 *buf, saved_dma_rwctrl;
1da177e4
LT
12829 int ret;
12830
12831 buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
12832 if (!buf) {
12833 ret = -ENOMEM;
12834 goto out_nofree;
12835 }
12836
12837 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
12838 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
12839
59e6b434 12840 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
1da177e4
LT
12841
12842 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
12843 /* DMA read watermark not used on PCIE */
12844 tp->dma_rwctrl |= 0x00180000;
12845 } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
85e94ced
MC
12846 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
12847 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
1da177e4
LT
12848 tp->dma_rwctrl |= 0x003f0000;
12849 else
12850 tp->dma_rwctrl |= 0x003f000f;
12851 } else {
12852 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
12853 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
12854 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
49afdeb6 12855 u32 read_water = 0x7;
1da177e4 12856
4a29cc2e
MC
12857 /* If the 5704 is behind the EPB bridge, we can
12858 * do the less restrictive ONE_DMA workaround for
12859 * better performance.
12860 */
12861 if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
12862 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
12863 tp->dma_rwctrl |= 0x8000;
12864 else if (ccval == 0x6 || ccval == 0x7)
1da177e4
LT
12865 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
12866
49afdeb6
MC
12867 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
12868 read_water = 4;
59e6b434 12869 /* Set bit 23 to enable PCIX hw bug fix */
49afdeb6
MC
12870 tp->dma_rwctrl |=
12871 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
12872 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
12873 (1 << 23);
4cf78e4f
MC
12874 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
12875 /* 5780 always in PCIX mode */
12876 tp->dma_rwctrl |= 0x00144000;
a4e2b347
MC
12877 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
12878 /* 5714 always in PCIX mode */
12879 tp->dma_rwctrl |= 0x00148000;
1da177e4
LT
12880 } else {
12881 tp->dma_rwctrl |= 0x001b000f;
12882 }
12883 }
12884
12885 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
12886 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
12887 tp->dma_rwctrl &= 0xfffffff0;
12888
12889 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
12890 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
12891 /* Remove this if it causes problems for some boards. */
12892 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
12893
12894 /* On 5700/5701 chips, we need to set this bit.
12895 * Otherwise the chip will issue cacheline transactions
12896 * to streamable DMA memory with not all the byte
12897 * enables turned on. This is an error on several
12898 * RISC PCI controllers, in particular sparc64.
12899 *
12900 * On 5703/5704 chips, this bit has been reassigned
12901 * a different meaning. In particular, it is used
12902 * on those chips to enable a PCI-X workaround.
12903 */
12904 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
12905 }
12906
12907 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
12908
12909#if 0
12910 /* Unneeded, already done by tg3_get_invariants. */
12911 tg3_switch_clocks(tp);
12912#endif
12913
12914 ret = 0;
12915 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12916 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
12917 goto out;
12918
59e6b434
DM
12919 /* It is best to perform DMA test with maximum write burst size
12920 * to expose the 5700/5701 write DMA bug.
12921 */
12922 saved_dma_rwctrl = tp->dma_rwctrl;
12923 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
12924 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
12925
1da177e4
LT
12926 while (1) {
12927 u32 *p = buf, i;
12928
12929 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
12930 p[i] = i;
12931
12932 /* Send the buffer to the chip. */
12933 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
12934 if (ret) {
12935 printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
12936 break;
12937 }
12938
12939#if 0
12940 /* validate data reached card RAM correctly. */
12941 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
12942 u32 val;
12943 tg3_read_mem(tp, 0x2100 + (i*4), &val);
12944 if (le32_to_cpu(val) != p[i]) {
12945 printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
12946 /* ret = -ENODEV here? */
12947 }
12948 p[i] = 0;
12949 }
12950#endif
12951 /* Now read it back. */
12952 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
12953 if (ret) {
12954 printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
12955
12956 break;
12957 }
12958
12959 /* Verify it. */
12960 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
12961 if (p[i] == i)
12962 continue;
12963
59e6b434
DM
12964 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
12965 DMA_RWCTRL_WRITE_BNDRY_16) {
12966 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
1da177e4
LT
12967 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
12968 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
12969 break;
12970 } else {
12971 printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
12972 ret = -ENODEV;
12973 goto out;
12974 }
12975 }
12976
12977 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
12978 /* Success. */
12979 ret = 0;
12980 break;
12981 }
12982 }
59e6b434
DM
12983 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
12984 DMA_RWCTRL_WRITE_BNDRY_16) {
6d1cfbab
MC
12985 static struct pci_device_id dma_wait_state_chipsets[] = {
12986 { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
12987 PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
12988 { },
12989 };
12990
59e6b434 12991 /* DMA test passed without adjusting DMA boundary,
6d1cfbab
MC
12992 * now look for chipsets that are known to expose the
12993 * DMA bug without failing the test.
59e6b434 12994 */
6d1cfbab
MC
12995 if (pci_dev_present(dma_wait_state_chipsets)) {
12996 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
12997 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
12998 }
12999 else
13000 /* Safe to use the calculated DMA boundary. */
13001 tp->dma_rwctrl = saved_dma_rwctrl;
13002
59e6b434
DM
13003 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
13004 }
1da177e4
LT
13005
13006out:
13007 pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
13008out_nofree:
13009 return ret;
13010}
13011
13012static void __devinit tg3_init_link_config(struct tg3 *tp)
13013{
13014 tp->link_config.advertising =
13015 (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
13016 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
13017 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
13018 ADVERTISED_Autoneg | ADVERTISED_MII);
13019 tp->link_config.speed = SPEED_INVALID;
13020 tp->link_config.duplex = DUPLEX_INVALID;
13021 tp->link_config.autoneg = AUTONEG_ENABLE;
1da177e4
LT
13022 tp->link_config.active_speed = SPEED_INVALID;
13023 tp->link_config.active_duplex = DUPLEX_INVALID;
13024 tp->link_config.phy_is_low_power = 0;
13025 tp->link_config.orig_speed = SPEED_INVALID;
13026 tp->link_config.orig_duplex = DUPLEX_INVALID;
13027 tp->link_config.orig_autoneg = AUTONEG_INVALID;
13028}
13029
13030static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
13031{
fdfec172
MC
13032 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
13033 tp->bufmgr_config.mbuf_read_dma_low_water =
13034 DEFAULT_MB_RDMA_LOW_WATER_5705;
13035 tp->bufmgr_config.mbuf_mac_rx_low_water =
13036 DEFAULT_MB_MACRX_LOW_WATER_5705;
13037 tp->bufmgr_config.mbuf_high_water =
13038 DEFAULT_MB_HIGH_WATER_5705;
b5d3772c
MC
13039 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
13040 tp->bufmgr_config.mbuf_mac_rx_low_water =
13041 DEFAULT_MB_MACRX_LOW_WATER_5906;
13042 tp->bufmgr_config.mbuf_high_water =
13043 DEFAULT_MB_HIGH_WATER_5906;
13044 }
fdfec172
MC
13045
13046 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
13047 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
13048 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
13049 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
13050 tp->bufmgr_config.mbuf_high_water_jumbo =
13051 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
13052 } else {
13053 tp->bufmgr_config.mbuf_read_dma_low_water =
13054 DEFAULT_MB_RDMA_LOW_WATER;
13055 tp->bufmgr_config.mbuf_mac_rx_low_water =
13056 DEFAULT_MB_MACRX_LOW_WATER;
13057 tp->bufmgr_config.mbuf_high_water =
13058 DEFAULT_MB_HIGH_WATER;
13059
13060 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
13061 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
13062 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
13063 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
13064 tp->bufmgr_config.mbuf_high_water_jumbo =
13065 DEFAULT_MB_HIGH_WATER_JUMBO;
13066 }
1da177e4
LT
13067
13068 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
13069 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
13070}
13071
13072static char * __devinit tg3_phy_string(struct tg3 *tp)
13073{
13074 switch (tp->phy_id & PHY_ID_MASK) {
13075 case PHY_ID_BCM5400: return "5400";
13076 case PHY_ID_BCM5401: return "5401";
13077 case PHY_ID_BCM5411: return "5411";
13078 case PHY_ID_BCM5701: return "5701";
13079 case PHY_ID_BCM5703: return "5703";
13080 case PHY_ID_BCM5704: return "5704";
13081 case PHY_ID_BCM5705: return "5705";
13082 case PHY_ID_BCM5750: return "5750";
85e94ced 13083 case PHY_ID_BCM5752: return "5752";
a4e2b347 13084 case PHY_ID_BCM5714: return "5714";
4cf78e4f 13085 case PHY_ID_BCM5780: return "5780";
af36e6b6 13086 case PHY_ID_BCM5755: return "5755";
d9ab5ad1 13087 case PHY_ID_BCM5787: return "5787";
d30cdd28 13088 case PHY_ID_BCM5784: return "5784";
126a3368 13089 case PHY_ID_BCM5756: return "5722/5756";
b5d3772c 13090 case PHY_ID_BCM5906: return "5906";
9936bcf6 13091 case PHY_ID_BCM5761: return "5761";
1da177e4
LT
13092 case PHY_ID_BCM8002: return "8002/serdes";
13093 case 0: return "serdes";
13094 default: return "unknown";
855e1111 13095 }
1da177e4
LT
13096}
13097
f9804ddb
MC
13098static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
13099{
13100 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
13101 strcpy(str, "PCI Express");
13102 return str;
13103 } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
13104 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
13105
13106 strcpy(str, "PCIX:");
13107
13108 if ((clock_ctrl == 7) ||
13109 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
13110 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
13111 strcat(str, "133MHz");
13112 else if (clock_ctrl == 0)
13113 strcat(str, "33MHz");
13114 else if (clock_ctrl == 2)
13115 strcat(str, "50MHz");
13116 else if (clock_ctrl == 4)
13117 strcat(str, "66MHz");
13118 else if (clock_ctrl == 6)
13119 strcat(str, "100MHz");
f9804ddb
MC
13120 } else {
13121 strcpy(str, "PCI:");
13122 if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
13123 strcat(str, "66MHz");
13124 else
13125 strcat(str, "33MHz");
13126 }
13127 if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
13128 strcat(str, ":32-bit");
13129 else
13130 strcat(str, ":64-bit");
13131 return str;
13132}
13133
8c2dc7e1 13134static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
1da177e4
LT
13135{
13136 struct pci_dev *peer;
13137 unsigned int func, devnr = tp->pdev->devfn & ~7;
13138
13139 for (func = 0; func < 8; func++) {
13140 peer = pci_get_slot(tp->pdev->bus, devnr | func);
13141 if (peer && peer != tp->pdev)
13142 break;
13143 pci_dev_put(peer);
13144 }
16fe9d74
MC
13145 /* 5704 can be configured in single-port mode, set peer to
13146 * tp->pdev in that case.
13147 */
13148 if (!peer) {
13149 peer = tp->pdev;
13150 return peer;
13151 }
1da177e4
LT
13152
13153 /*
13154 * We don't need to keep the refcount elevated; there's no way
13155 * to remove one half of this device without removing the other
13156 */
13157 pci_dev_put(peer);
13158
13159 return peer;
13160}
13161
15f9850d
DM
13162static void __devinit tg3_init_coal(struct tg3 *tp)
13163{
13164 struct ethtool_coalesce *ec = &tp->coal;
13165
13166 memset(ec, 0, sizeof(*ec));
13167 ec->cmd = ETHTOOL_GCOALESCE;
13168 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
13169 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
13170 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
13171 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
13172 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
13173 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
13174 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
13175 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
13176 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
13177
13178 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
13179 HOSTCC_MODE_CLRTICK_TXBD)) {
13180 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
13181 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
13182 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
13183 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
13184 }
d244c892
MC
13185
13186 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
13187 ec->rx_coalesce_usecs_irq = 0;
13188 ec->tx_coalesce_usecs_irq = 0;
13189 ec->stats_block_coalesce_usecs = 0;
13190 }
15f9850d
DM
13191}
13192
7c7d64b8
SH
13193static const struct net_device_ops tg3_netdev_ops = {
13194 .ndo_open = tg3_open,
13195 .ndo_stop = tg3_close,
00829823
SH
13196 .ndo_start_xmit = tg3_start_xmit,
13197 .ndo_get_stats = tg3_get_stats,
13198 .ndo_validate_addr = eth_validate_addr,
13199 .ndo_set_multicast_list = tg3_set_rx_mode,
13200 .ndo_set_mac_address = tg3_set_mac_addr,
13201 .ndo_do_ioctl = tg3_ioctl,
13202 .ndo_tx_timeout = tg3_tx_timeout,
13203 .ndo_change_mtu = tg3_change_mtu,
13204#if TG3_VLAN_TAG_USED
13205 .ndo_vlan_rx_register = tg3_vlan_rx_register,
13206#endif
13207#ifdef CONFIG_NET_POLL_CONTROLLER
13208 .ndo_poll_controller = tg3_poll_controller,
13209#endif
13210};
13211
13212static const struct net_device_ops tg3_netdev_ops_dma_bug = {
13213 .ndo_open = tg3_open,
13214 .ndo_stop = tg3_close,
13215 .ndo_start_xmit = tg3_start_xmit_dma_bug,
7c7d64b8
SH
13216 .ndo_get_stats = tg3_get_stats,
13217 .ndo_validate_addr = eth_validate_addr,
13218 .ndo_set_multicast_list = tg3_set_rx_mode,
13219 .ndo_set_mac_address = tg3_set_mac_addr,
13220 .ndo_do_ioctl = tg3_ioctl,
13221 .ndo_tx_timeout = tg3_tx_timeout,
13222 .ndo_change_mtu = tg3_change_mtu,
13223#if TG3_VLAN_TAG_USED
13224 .ndo_vlan_rx_register = tg3_vlan_rx_register,
13225#endif
13226#ifdef CONFIG_NET_POLL_CONTROLLER
13227 .ndo_poll_controller = tg3_poll_controller,
13228#endif
13229};
13230
1da177e4
LT
13231static int __devinit tg3_init_one(struct pci_dev *pdev,
13232 const struct pci_device_id *ent)
13233{
13234 static int tg3_version_printed = 0;
1da177e4
LT
13235 struct net_device *dev;
13236 struct tg3 *tp;
d6645372 13237 int err, pm_cap;
f9804ddb 13238 char str[40];
72f2afb8 13239 u64 dma_mask, persist_dma_mask;
1da177e4
LT
13240
13241 if (tg3_version_printed++ == 0)
13242 printk(KERN_INFO "%s", version);
13243
13244 err = pci_enable_device(pdev);
13245 if (err) {
13246 printk(KERN_ERR PFX "Cannot enable PCI device, "
13247 "aborting.\n");
13248 return err;
13249 }
13250
1da177e4
LT
13251 err = pci_request_regions(pdev, DRV_MODULE_NAME);
13252 if (err) {
13253 printk(KERN_ERR PFX "Cannot obtain PCI resources, "
13254 "aborting.\n");
13255 goto err_out_disable_pdev;
13256 }
13257
13258 pci_set_master(pdev);
13259
13260 /* Find power-management capability. */
13261 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
13262 if (pm_cap == 0) {
13263 printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
13264 "aborting.\n");
13265 err = -EIO;
13266 goto err_out_free_res;
13267 }
13268
1da177e4
LT
13269 dev = alloc_etherdev(sizeof(*tp));
13270 if (!dev) {
13271 printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
13272 err = -ENOMEM;
13273 goto err_out_free_res;
13274 }
13275
1da177e4
LT
13276 SET_NETDEV_DEV(dev, &pdev->dev);
13277
1da177e4
LT
13278#if TG3_VLAN_TAG_USED
13279 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
1da177e4
LT
13280#endif
13281
13282 tp = netdev_priv(dev);
13283 tp->pdev = pdev;
13284 tp->dev = dev;
13285 tp->pm_cap = pm_cap;
1da177e4
LT
13286 tp->rx_mode = TG3_DEF_RX_MODE;
13287 tp->tx_mode = TG3_DEF_TX_MODE;
8ef21428 13288
1da177e4
LT
13289 if (tg3_debug > 0)
13290 tp->msg_enable = tg3_debug;
13291 else
13292 tp->msg_enable = TG3_DEF_MSG_ENABLE;
13293
13294 /* The word/byte swap controls here control register access byte
13295 * swapping. DMA data byte swapping is controlled in the GRC_MODE
13296 * setting below.
13297 */
13298 tp->misc_host_ctrl =
13299 MISC_HOST_CTRL_MASK_PCI_INT |
13300 MISC_HOST_CTRL_WORD_SWAP |
13301 MISC_HOST_CTRL_INDIR_ACCESS |
13302 MISC_HOST_CTRL_PCISTATE_RW;
13303
13304 /* The NONFRM (non-frame) byte/word swap controls take effect
13305 * on descriptor entries, anything which isn't packet data.
13306 *
13307 * The StrongARM chips on the board (one for tx, one for rx)
13308 * are running in big-endian mode.
13309 */
13310 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
13311 GRC_MODE_WSWAP_NONFRM_DATA);
13312#ifdef __BIG_ENDIAN
13313 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
13314#endif
13315 spin_lock_init(&tp->lock);
1da177e4 13316 spin_lock_init(&tp->indirect_lock);
c4028958 13317 INIT_WORK(&tp->reset_task, tg3_reset_task);
1da177e4 13318
d5fe488a 13319 tp->regs = pci_ioremap_bar(pdev, BAR_0);
ab0049b4 13320 if (!tp->regs) {
1da177e4
LT
13321 printk(KERN_ERR PFX "Cannot map device registers, "
13322 "aborting.\n");
13323 err = -ENOMEM;
13324 goto err_out_free_dev;
13325 }
13326
13327 tg3_init_link_config(tp);
13328
1da177e4
LT
13329 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
13330 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
13331 tp->tx_pending = TG3_DEF_TX_RING_PENDING;
13332
bea3348e 13333 netif_napi_add(dev, &tp->napi, tg3_poll, 64);
1da177e4 13334 dev->ethtool_ops = &tg3_ethtool_ops;
1da177e4 13335 dev->watchdog_timeo = TG3_TX_TIMEOUT;
1da177e4 13336 dev->irq = pdev->irq;
1da177e4
LT
13337
13338 err = tg3_get_invariants(tp);
13339 if (err) {
13340 printk(KERN_ERR PFX "Problem fetching invariants of chip, "
13341 "aborting.\n");
13342 goto err_out_iounmap;
13343 }
13344
321d32a0 13345 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
00829823
SH
13346 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
13347 dev->netdev_ops = &tg3_netdev_ops;
13348 else
13349 dev->netdev_ops = &tg3_netdev_ops_dma_bug;
13350
13351
4a29cc2e
MC
13352 /* The EPB bridge inside 5714, 5715, and 5780 and any
13353 * device behind the EPB cannot support DMA addresses > 40-bit.
72f2afb8
MC
13354 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
13355 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
13356 * do DMA address check in tg3_start_xmit().
13357 */
4a29cc2e 13358 if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
284901a9 13359 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
4a29cc2e 13360 else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
50cf156a 13361 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
72f2afb8 13362#ifdef CONFIG_HIGHMEM
6a35528a 13363 dma_mask = DMA_BIT_MASK(64);
72f2afb8 13364#endif
4a29cc2e 13365 } else
6a35528a 13366 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
72f2afb8
MC
13367
13368 /* Configure DMA attributes. */
284901a9 13369 if (dma_mask > DMA_BIT_MASK(32)) {
72f2afb8
MC
13370 err = pci_set_dma_mask(pdev, dma_mask);
13371 if (!err) {
13372 dev->features |= NETIF_F_HIGHDMA;
13373 err = pci_set_consistent_dma_mask(pdev,
13374 persist_dma_mask);
13375 if (err < 0) {
13376 printk(KERN_ERR PFX "Unable to obtain 64 bit "
13377 "DMA for consistent allocations\n");
13378 goto err_out_iounmap;
13379 }
13380 }
13381 }
284901a9
YH
13382 if (err || dma_mask == DMA_BIT_MASK(32)) {
13383 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
72f2afb8
MC
13384 if (err) {
13385 printk(KERN_ERR PFX "No usable DMA configuration, "
13386 "aborting.\n");
13387 goto err_out_iounmap;
13388 }
13389 }
13390
fdfec172 13391 tg3_init_bufmgr_config(tp);
1da177e4 13392
077f849d 13393 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
9e9fd12d 13394 tp->fw_needed = FIRMWARE_TG3;
077f849d 13395
1da177e4
LT
13396 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
13397 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
13398 }
13399 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
13400 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
13401 tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
c7835a77 13402 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
1da177e4
LT
13403 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
13404 tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
13405 } else {
7f62ad5d 13406 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG;
077f849d 13407 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
9e9fd12d 13408 tp->fw_needed = FIRMWARE_TG3TSO5;
077f849d 13409 else
9e9fd12d 13410 tp->fw_needed = FIRMWARE_TG3TSO;
077f849d 13411 }
1da177e4 13412
4e3a7aaa
MC
13413 /* TSO is on by default on chips that support hardware TSO.
13414 * Firmware TSO on older chips gives lower performance, so it
13415 * is off by default, but can be enabled using ethtool.
13416 */
b0026624 13417 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
027455ad
MC
13418 if (dev->features & NETIF_F_IP_CSUM)
13419 dev->features |= NETIF_F_TSO;
13420 if ((dev->features & NETIF_F_IPV6_CSUM) &&
13421 (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2))
b0026624 13422 dev->features |= NETIF_F_TSO6;
57e6983c
MC
13423 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
13424 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
13425 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
321d32a0
MC
13426 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
13427 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
9936bcf6 13428 dev->features |= NETIF_F_TSO_ECN;
b0026624 13429 }
1da177e4 13430
1da177e4
LT
13431
13432 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
13433 !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
13434 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
13435 tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
13436 tp->rx_pending = 63;
13437 }
13438
1da177e4
LT
13439 err = tg3_get_device_address(tp);
13440 if (err) {
13441 printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
13442 "aborting.\n");
077f849d 13443 goto err_out_fw;
1da177e4
LT
13444 }
13445
c88864df 13446 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
63532394 13447 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
79ea13ce 13448 if (!tp->aperegs) {
c88864df
MC
13449 printk(KERN_ERR PFX "Cannot map APE registers, "
13450 "aborting.\n");
13451 err = -ENOMEM;
077f849d 13452 goto err_out_fw;
c88864df
MC
13453 }
13454
13455 tg3_ape_lock_init(tp);
7fd76445
MC
13456
13457 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
13458 tg3_read_dash_ver(tp);
c88864df
MC
13459 }
13460
1da177e4
LT
13461 /*
13462 * Reset chip in case UNDI or EFI driver did not shutdown
13463 * DMA self test will enable WDMAC and we'll see (spurious)
13464 * pending DMA on the PCI bus at that point.
13465 */
13466 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
13467 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
1da177e4 13468 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
944d980e 13469 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
13470 }
13471
13472 err = tg3_test_dma(tp);
13473 if (err) {
13474 printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
c88864df 13475 goto err_out_apeunmap;
1da177e4
LT
13476 }
13477
1da177e4
LT
13478 /* flow control autonegotiation is default behavior */
13479 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
e18ce346 13480 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
1da177e4 13481
15f9850d
DM
13482 tg3_init_coal(tp);
13483
c49a1561
MC
13484 pci_set_drvdata(pdev, dev);
13485
1da177e4
LT
13486 err = register_netdev(dev);
13487 if (err) {
13488 printk(KERN_ERR PFX "Cannot register net device, "
13489 "aborting.\n");
0d3031d9 13490 goto err_out_apeunmap;
1da177e4
LT
13491 }
13492
df59c940 13493 printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
1da177e4
LT
13494 dev->name,
13495 tp->board_part_number,
13496 tp->pci_chip_rev_id,
f9804ddb 13497 tg3_bus_string(tp, str),
e174961c 13498 dev->dev_addr);
1da177e4 13499
df59c940
MC
13500 if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
13501 printk(KERN_INFO
13502 "%s: attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
13503 tp->dev->name,
13504 tp->mdio_bus->phy_map[PHY_ADDR]->drv->name,
fb28ad35 13505 dev_name(&tp->mdio_bus->phy_map[PHY_ADDR]->dev));
df59c940
MC
13506 else
13507 printk(KERN_INFO
13508 "%s: attached PHY is %s (%s Ethernet) (WireSpeed[%d])\n",
13509 tp->dev->name, tg3_phy_string(tp),
13510 ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
13511 ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
13512 "10/100/1000Base-T")),
13513 (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0);
13514
13515 printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
1da177e4
LT
13516 dev->name,
13517 (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
13518 (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
13519 (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
13520 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
1da177e4 13521 (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
4a29cc2e
MC
13522 printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
13523 dev->name, tp->dma_rwctrl,
284901a9 13524 (pdev->dma_mask == DMA_BIT_MASK(32)) ? 32 :
50cf156a 13525 (((u64) pdev->dma_mask == DMA_BIT_MASK(40)) ? 40 : 64));
1da177e4
LT
13526
13527 return 0;
13528
0d3031d9
MC
13529err_out_apeunmap:
13530 if (tp->aperegs) {
13531 iounmap(tp->aperegs);
13532 tp->aperegs = NULL;
13533 }
13534
077f849d
JSR
13535err_out_fw:
13536 if (tp->fw)
13537 release_firmware(tp->fw);
13538
1da177e4 13539err_out_iounmap:
6892914f
MC
13540 if (tp->regs) {
13541 iounmap(tp->regs);
22abe310 13542 tp->regs = NULL;
6892914f 13543 }
1da177e4
LT
13544
13545err_out_free_dev:
13546 free_netdev(dev);
13547
13548err_out_free_res:
13549 pci_release_regions(pdev);
13550
13551err_out_disable_pdev:
13552 pci_disable_device(pdev);
13553 pci_set_drvdata(pdev, NULL);
13554 return err;
13555}
13556
13557static void __devexit tg3_remove_one(struct pci_dev *pdev)
13558{
13559 struct net_device *dev = pci_get_drvdata(pdev);
13560
13561 if (dev) {
13562 struct tg3 *tp = netdev_priv(dev);
13563
077f849d
JSR
13564 if (tp->fw)
13565 release_firmware(tp->fw);
13566
7faa006f 13567 flush_scheduled_work();
158d7abd 13568
b02fd9e3
MC
13569 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
13570 tg3_phy_fini(tp);
158d7abd 13571 tg3_mdio_fini(tp);
b02fd9e3 13572 }
158d7abd 13573
1da177e4 13574 unregister_netdev(dev);
0d3031d9
MC
13575 if (tp->aperegs) {
13576 iounmap(tp->aperegs);
13577 tp->aperegs = NULL;
13578 }
6892914f
MC
13579 if (tp->regs) {
13580 iounmap(tp->regs);
22abe310 13581 tp->regs = NULL;
6892914f 13582 }
1da177e4
LT
13583 free_netdev(dev);
13584 pci_release_regions(pdev);
13585 pci_disable_device(pdev);
13586 pci_set_drvdata(pdev, NULL);
13587 }
13588}
13589
13590static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
13591{
13592 struct net_device *dev = pci_get_drvdata(pdev);
13593 struct tg3 *tp = netdev_priv(dev);
12dac075 13594 pci_power_t target_state;
1da177e4
LT
13595 int err;
13596
3e0c95fd
MC
13597 /* PCI register 4 needs to be saved whether netif_running() or not.
13598 * MSI address and data need to be saved if using MSI and
13599 * netif_running().
13600 */
13601 pci_save_state(pdev);
13602
1da177e4
LT
13603 if (!netif_running(dev))
13604 return 0;
13605
7faa006f 13606 flush_scheduled_work();
b02fd9e3 13607 tg3_phy_stop(tp);
1da177e4
LT
13608 tg3_netif_stop(tp);
13609
13610 del_timer_sync(&tp->timer);
13611
f47c11ee 13612 tg3_full_lock(tp, 1);
1da177e4 13613 tg3_disable_ints(tp);
f47c11ee 13614 tg3_full_unlock(tp);
1da177e4
LT
13615
13616 netif_device_detach(dev);
13617
f47c11ee 13618 tg3_full_lock(tp, 0);
944d980e 13619 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
6a9eba15 13620 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
f47c11ee 13621 tg3_full_unlock(tp);
1da177e4 13622
12dac075
RW
13623 target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
13624
13625 err = tg3_set_power_state(tp, target_state);
1da177e4 13626 if (err) {
b02fd9e3
MC
13627 int err2;
13628
f47c11ee 13629 tg3_full_lock(tp, 0);
1da177e4 13630
6a9eba15 13631 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
b02fd9e3
MC
13632 err2 = tg3_restart_hw(tp, 1);
13633 if (err2)
b9ec6c1b 13634 goto out;
1da177e4
LT
13635
13636 tp->timer.expires = jiffies + tp->timer_offset;
13637 add_timer(&tp->timer);
13638
13639 netif_device_attach(dev);
13640 tg3_netif_start(tp);
13641
b9ec6c1b 13642out:
f47c11ee 13643 tg3_full_unlock(tp);
b02fd9e3
MC
13644
13645 if (!err2)
13646 tg3_phy_start(tp);
1da177e4
LT
13647 }
13648
13649 return err;
13650}
13651
13652static int tg3_resume(struct pci_dev *pdev)
13653{
13654 struct net_device *dev = pci_get_drvdata(pdev);
13655 struct tg3 *tp = netdev_priv(dev);
13656 int err;
13657
3e0c95fd
MC
13658 pci_restore_state(tp->pdev);
13659
1da177e4
LT
13660 if (!netif_running(dev))
13661 return 0;
13662
bc1c7567 13663 err = tg3_set_power_state(tp, PCI_D0);
1da177e4
LT
13664 if (err)
13665 return err;
13666
13667 netif_device_attach(dev);
13668
f47c11ee 13669 tg3_full_lock(tp, 0);
1da177e4 13670
6a9eba15 13671 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
b9ec6c1b
MC
13672 err = tg3_restart_hw(tp, 1);
13673 if (err)
13674 goto out;
1da177e4
LT
13675
13676 tp->timer.expires = jiffies + tp->timer_offset;
13677 add_timer(&tp->timer);
13678
1da177e4
LT
13679 tg3_netif_start(tp);
13680
b9ec6c1b 13681out:
f47c11ee 13682 tg3_full_unlock(tp);
1da177e4 13683
b02fd9e3
MC
13684 if (!err)
13685 tg3_phy_start(tp);
13686
b9ec6c1b 13687 return err;
1da177e4
LT
13688}
13689
13690static struct pci_driver tg3_driver = {
13691 .name = DRV_MODULE_NAME,
13692 .id_table = tg3_pci_tbl,
13693 .probe = tg3_init_one,
13694 .remove = __devexit_p(tg3_remove_one),
13695 .suspend = tg3_suspend,
13696 .resume = tg3_resume
13697};
13698
13699static int __init tg3_init(void)
13700{
29917620 13701 return pci_register_driver(&tg3_driver);
1da177e4
LT
13702}
13703
13704static void __exit tg3_cleanup(void)
13705{
13706 pci_unregister_driver(&tg3_driver);
13707}
13708
13709module_init(tg3_init);
13710module_exit(tg3_cleanup);