]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/net/tg3.c
tg3: Use VPD fw version when present
[net-next-2.6.git] / drivers / net / tg3.c
CommitLineData
1da177e4
LT
1/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
ba5b0bfa 7 * Copyright (C) 2005-2010 Broadcom Corporation.
1da177e4
LT
8 *
9 * Firmware is:
49cabf49
MC
10 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
1da177e4
LT
16 */
17
1da177e4
LT
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
21#include <linux/kernel.h>
22#include <linux/types.h>
23#include <linux/compiler.h>
24#include <linux/slab.h>
25#include <linux/delay.h>
14c85021 26#include <linux/in.h>
1da177e4
LT
27#include <linux/init.h>
28#include <linux/ioport.h>
29#include <linux/pci.h>
30#include <linux/netdevice.h>
31#include <linux/etherdevice.h>
32#include <linux/skbuff.h>
33#include <linux/ethtool.h>
34#include <linux/mii.h>
158d7abd 35#include <linux/phy.h>
a9daf367 36#include <linux/brcmphy.h>
1da177e4
LT
37#include <linux/if_vlan.h>
38#include <linux/ip.h>
39#include <linux/tcp.h>
40#include <linux/workqueue.h>
61487480 41#include <linux/prefetch.h>
f9a5f7d3 42#include <linux/dma-mapping.h>
077f849d 43#include <linux/firmware.h>
1da177e4
LT
44
45#include <net/checksum.h>
c9bdd4b5 46#include <net/ip.h>
1da177e4
LT
47
48#include <asm/system.h>
49#include <asm/io.h>
50#include <asm/byteorder.h>
51#include <asm/uaccess.h>
52
49b6e95f 53#ifdef CONFIG_SPARC
1da177e4 54#include <asm/idprom.h>
49b6e95f 55#include <asm/prom.h>
1da177e4
LT
56#endif
57
63532394
MC
58#define BAR_0 0
59#define BAR_2 2
60
1da177e4
LT
61#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
62#define TG3_VLAN_TAG_USED 1
63#else
64#define TG3_VLAN_TAG_USED 0
65#endif
66
1da177e4
LT
67#include "tg3.h"
68
69#define DRV_MODULE_NAME "tg3"
be7ce530
MC
70#define DRV_MODULE_VERSION "3.108"
71#define DRV_MODULE_RELDATE "February 17, 2010"
1da177e4
LT
72
73#define TG3_DEF_MAC_MODE 0
74#define TG3_DEF_RX_MODE 0
75#define TG3_DEF_TX_MODE 0
76#define TG3_DEF_MSG_ENABLE \
77 (NETIF_MSG_DRV | \
78 NETIF_MSG_PROBE | \
79 NETIF_MSG_LINK | \
80 NETIF_MSG_TIMER | \
81 NETIF_MSG_IFDOWN | \
82 NETIF_MSG_IFUP | \
83 NETIF_MSG_RX_ERR | \
84 NETIF_MSG_TX_ERR)
85
86/* length of time before we decide the hardware is borked,
87 * and dev->tx_timeout() should be called to fix the problem
88 */
89#define TG3_TX_TIMEOUT (5 * HZ)
90
91/* hardware minimum and maximum for a single frame's data payload */
92#define TG3_MIN_MTU 60
93#define TG3_MAX_MTU(tp) \
8f666b07 94 ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
1da177e4
LT
95
96/* These numbers seem to be hard coded in the NIC firmware somehow.
97 * You can't change the ring sizes, but you can change where you place
98 * them in the NIC onboard memory.
99 */
100#define TG3_RX_RING_SIZE 512
101#define TG3_DEF_RX_RING_PENDING 200
102#define TG3_RX_JUMBO_RING_SIZE 256
103#define TG3_DEF_RX_JUMBO_RING_PENDING 100
baf8a94a 104#define TG3_RSS_INDIR_TBL_SIZE 128
1da177e4
LT
105
106/* Do not place this n-ring entries value into the tp struct itself,
107 * we really want to expose these constants to GCC so that modulo et
108 * al. operations are done with shifts and masks instead of with
109 * hw multiply/modulo instructions. Another solution would be to
110 * replace things like '% foo' with '& (foo - 1)'.
111 */
112#define TG3_RX_RCB_RING_SIZE(tp) \
f6eb9b1f 113 (((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) && \
5ea1c506 114 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) ? 1024 : 512)
1da177e4
LT
115
116#define TG3_TX_RING_SIZE 512
117#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
118
119#define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
120 TG3_RX_RING_SIZE)
79ed5ac7
MC
121#define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_ext_rx_buffer_desc) * \
122 TG3_RX_JUMBO_RING_SIZE)
1da177e4 123#define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
79ed5ac7 124 TG3_RX_RCB_RING_SIZE(tp))
1da177e4
LT
125#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
126 TG3_TX_RING_SIZE)
1da177e4
LT
127#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
128
287be12e
MC
129#define TG3_DMA_BYTE_ENAB 64
130
131#define TG3_RX_STD_DMA_SZ 1536
132#define TG3_RX_JMB_DMA_SZ 9046
133
134#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
135
136#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
137#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
1da177e4 138
2b2cdb65
MC
139#define TG3_RX_STD_BUFF_RING_SIZE \
140 (sizeof(struct ring_info) * TG3_RX_RING_SIZE)
141
142#define TG3_RX_JMB_BUFF_RING_SIZE \
143 (sizeof(struct ring_info) * TG3_RX_JUMBO_RING_SIZE)
144
1da177e4 145/* minimum number of free TX descriptors required to wake up TX process */
f3f3f27e 146#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
1da177e4 147
ad829268
MC
148#define TG3_RAW_IP_ALIGN 2
149
1da177e4
LT
150/* number of ETHTOOL_GSTATS u64's */
151#define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
152
4cafd3f5
MC
153#define TG3_NUM_TEST 6
154
077f849d
JSR
155#define FIRMWARE_TG3 "tigon/tg3.bin"
156#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
157#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
158
1da177e4 159static char version[] __devinitdata =
05dbe005 160 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
1da177e4
LT
161
162MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
163MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
164MODULE_LICENSE("GPL");
165MODULE_VERSION(DRV_MODULE_VERSION);
077f849d
JSR
166MODULE_FIRMWARE(FIRMWARE_TG3);
167MODULE_FIRMWARE(FIRMWARE_TG3TSO);
168MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
169
679563f4 170#define TG3_RSS_MIN_NUM_MSIX_VECS 2
1da177e4
LT
171
172static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
173module_param(tg3_debug, int, 0);
174MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
175
a3aa1884 176static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
13185217
HK
177 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
178 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
179 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
180 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
181 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
182 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
183 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
184 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
185 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
186 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
187 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
188 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
189 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
190 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
191 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
192 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
193 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
194 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
195 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
196 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
197 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
198 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
199 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
200 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
126a3368 201 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
13185217
HK
202 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
203 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
204 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
205 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
206 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
207 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
208 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
209 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
210 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
211 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
212 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
213 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
214 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
215 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
126a3368 216 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
13185217
HK
217 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
218 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
219 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
676917d4 220 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
13185217
HK
221 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
222 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
223 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
224 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
225 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
226 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
227 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
b5d3772c
MC
228 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
229 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
d30cdd28
MC
230 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
231 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
6c7af27c 232 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
9936bcf6
MC
233 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
234 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
c88e668b
MC
235 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
236 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
2befdcea
MC
237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
321d32a0
MC
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
5e7ccf20 242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
5001e2f6
MC
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5724)},
b0f75221
MC
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
13185217
HK
252 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
253 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
254 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
255 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
256 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
257 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
258 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
259 {}
1da177e4
LT
260};
261
262MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
263
50da859d 264static const struct {
1da177e4
LT
265 const char string[ETH_GSTRING_LEN];
266} ethtool_stats_keys[TG3_NUM_STATS] = {
267 { "rx_octets" },
268 { "rx_fragments" },
269 { "rx_ucast_packets" },
270 { "rx_mcast_packets" },
271 { "rx_bcast_packets" },
272 { "rx_fcs_errors" },
273 { "rx_align_errors" },
274 { "rx_xon_pause_rcvd" },
275 { "rx_xoff_pause_rcvd" },
276 { "rx_mac_ctrl_rcvd" },
277 { "rx_xoff_entered" },
278 { "rx_frame_too_long_errors" },
279 { "rx_jabbers" },
280 { "rx_undersize_packets" },
281 { "rx_in_length_errors" },
282 { "rx_out_length_errors" },
283 { "rx_64_or_less_octet_packets" },
284 { "rx_65_to_127_octet_packets" },
285 { "rx_128_to_255_octet_packets" },
286 { "rx_256_to_511_octet_packets" },
287 { "rx_512_to_1023_octet_packets" },
288 { "rx_1024_to_1522_octet_packets" },
289 { "rx_1523_to_2047_octet_packets" },
290 { "rx_2048_to_4095_octet_packets" },
291 { "rx_4096_to_8191_octet_packets" },
292 { "rx_8192_to_9022_octet_packets" },
293
294 { "tx_octets" },
295 { "tx_collisions" },
296
297 { "tx_xon_sent" },
298 { "tx_xoff_sent" },
299 { "tx_flow_control" },
300 { "tx_mac_errors" },
301 { "tx_single_collisions" },
302 { "tx_mult_collisions" },
303 { "tx_deferred" },
304 { "tx_excessive_collisions" },
305 { "tx_late_collisions" },
306 { "tx_collide_2times" },
307 { "tx_collide_3times" },
308 { "tx_collide_4times" },
309 { "tx_collide_5times" },
310 { "tx_collide_6times" },
311 { "tx_collide_7times" },
312 { "tx_collide_8times" },
313 { "tx_collide_9times" },
314 { "tx_collide_10times" },
315 { "tx_collide_11times" },
316 { "tx_collide_12times" },
317 { "tx_collide_13times" },
318 { "tx_collide_14times" },
319 { "tx_collide_15times" },
320 { "tx_ucast_packets" },
321 { "tx_mcast_packets" },
322 { "tx_bcast_packets" },
323 { "tx_carrier_sense_errors" },
324 { "tx_discards" },
325 { "tx_errors" },
326
327 { "dma_writeq_full" },
328 { "dma_write_prioq_full" },
329 { "rxbds_empty" },
330 { "rx_discards" },
331 { "rx_errors" },
332 { "rx_threshold_hit" },
333
334 { "dma_readq_full" },
335 { "dma_read_prioq_full" },
336 { "tx_comp_queue_full" },
337
338 { "ring_set_send_prod_index" },
339 { "ring_status_update" },
340 { "nic_irqs" },
341 { "nic_avoided_irqs" },
342 { "nic_tx_threshold_hit" }
343};
344
50da859d 345static const struct {
4cafd3f5
MC
346 const char string[ETH_GSTRING_LEN];
347} ethtool_test_keys[TG3_NUM_TEST] = {
348 { "nvram test (online) " },
349 { "link test (online) " },
350 { "register test (offline)" },
351 { "memory test (offline)" },
352 { "loopback test (offline)" },
353 { "interrupt test (offline)" },
354};
355
b401e9e2
MC
356static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
357{
358 writel(val, tp->regs + off);
359}
360
361static u32 tg3_read32(struct tg3 *tp, u32 off)
362{
6aa20a22 363 return (readl(tp->regs + off));
b401e9e2
MC
364}
365
0d3031d9
MC
366static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
367{
368 writel(val, tp->aperegs + off);
369}
370
371static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
372{
373 return (readl(tp->aperegs + off));
374}
375
1da177e4
LT
376static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
377{
6892914f
MC
378 unsigned long flags;
379
380 spin_lock_irqsave(&tp->indirect_lock, flags);
1ee582d8
MC
381 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
382 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
6892914f 383 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1ee582d8
MC
384}
385
386static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
387{
388 writel(val, tp->regs + off);
389 readl(tp->regs + off);
1da177e4
LT
390}
391
6892914f 392static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
1da177e4 393{
6892914f
MC
394 unsigned long flags;
395 u32 val;
396
397 spin_lock_irqsave(&tp->indirect_lock, flags);
398 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
399 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
400 spin_unlock_irqrestore(&tp->indirect_lock, flags);
401 return val;
402}
403
404static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
405{
406 unsigned long flags;
407
408 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
409 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
410 TG3_64BIT_REG_LOW, val);
411 return;
412 }
66711e66 413 if (off == TG3_RX_STD_PROD_IDX_REG) {
6892914f
MC
414 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
415 TG3_64BIT_REG_LOW, val);
416 return;
1da177e4 417 }
6892914f
MC
418
419 spin_lock_irqsave(&tp->indirect_lock, flags);
420 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
421 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
422 spin_unlock_irqrestore(&tp->indirect_lock, flags);
423
424 /* In indirect mode when disabling interrupts, we also need
425 * to clear the interrupt bit in the GRC local ctrl register.
426 */
427 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
428 (val == 0x1)) {
429 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
430 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
431 }
432}
433
434static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
435{
436 unsigned long flags;
437 u32 val;
438
439 spin_lock_irqsave(&tp->indirect_lock, flags);
440 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
441 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
442 spin_unlock_irqrestore(&tp->indirect_lock, flags);
443 return val;
444}
445
b401e9e2
MC
446/* usec_wait specifies the wait time in usec when writing to certain registers
447 * where it is unsafe to read back the register without some delay.
448 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
449 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
450 */
451static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
6892914f 452{
b401e9e2
MC
453 if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
454 (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
455 /* Non-posted methods */
456 tp->write32(tp, off, val);
457 else {
458 /* Posted method */
459 tg3_write32(tp, off, val);
460 if (usec_wait)
461 udelay(usec_wait);
462 tp->read32(tp, off);
463 }
464 /* Wait again after the read for the posted method to guarantee that
465 * the wait time is met.
466 */
467 if (usec_wait)
468 udelay(usec_wait);
1da177e4
LT
469}
470
09ee929c
MC
471static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
472{
473 tp->write32_mbox(tp, off, val);
6892914f
MC
474 if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
475 !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
476 tp->read32_mbox(tp, off);
09ee929c
MC
477}
478
20094930 479static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
1da177e4
LT
480{
481 void __iomem *mbox = tp->regs + off;
482 writel(val, mbox);
483 if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
484 writel(val, mbox);
485 if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
486 readl(mbox);
487}
488
b5d3772c
MC
489static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
490{
491 return (readl(tp->regs + off + GRCMBOX_BASE));
492}
493
494static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
495{
496 writel(val, tp->regs + off + GRCMBOX_BASE);
497}
498
20094930 499#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
09ee929c 500#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
20094930
MC
501#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
502#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
09ee929c 503#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
20094930
MC
504
505#define tw32(reg,val) tp->write32(tp, reg, val)
b401e9e2
MC
506#define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
507#define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
20094930 508#define tr32(reg) tp->read32(tp, reg)
1da177e4
LT
509
510static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
511{
6892914f
MC
512 unsigned long flags;
513
b5d3772c
MC
514 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
515 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
516 return;
517
6892914f 518 spin_lock_irqsave(&tp->indirect_lock, flags);
bbadf503
MC
519 if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
520 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
521 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 522
bbadf503
MC
523 /* Always leave this as zero. */
524 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
525 } else {
526 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
527 tw32_f(TG3PCI_MEM_WIN_DATA, val);
28fbef78 528
bbadf503
MC
529 /* Always leave this as zero. */
530 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
531 }
532 spin_unlock_irqrestore(&tp->indirect_lock, flags);
758a6139
DM
533}
534
1da177e4
LT
535static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
536{
6892914f
MC
537 unsigned long flags;
538
b5d3772c
MC
539 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
540 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
541 *val = 0;
542 return;
543 }
544
6892914f 545 spin_lock_irqsave(&tp->indirect_lock, flags);
bbadf503
MC
546 if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
547 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
548 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 549
bbadf503
MC
550 /* Always leave this as zero. */
551 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
552 } else {
553 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
554 *val = tr32(TG3PCI_MEM_WIN_DATA);
555
556 /* Always leave this as zero. */
557 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
558 }
6892914f 559 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1da177e4
LT
560}
561
0d3031d9
MC
562static void tg3_ape_lock_init(struct tg3 *tp)
563{
564 int i;
565
566 /* Make sure the driver hasn't any stale locks. */
567 for (i = 0; i < 8; i++)
568 tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
569 APE_LOCK_GRANT_DRIVER);
570}
571
572static int tg3_ape_lock(struct tg3 *tp, int locknum)
573{
574 int i, off;
575 int ret = 0;
576 u32 status;
577
578 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
579 return 0;
580
581 switch (locknum) {
77b483f1 582 case TG3_APE_LOCK_GRC:
0d3031d9
MC
583 case TG3_APE_LOCK_MEM:
584 break;
585 default:
586 return -EINVAL;
587 }
588
589 off = 4 * locknum;
590
591 tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
592
593 /* Wait for up to 1 millisecond to acquire lock. */
594 for (i = 0; i < 100; i++) {
595 status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
596 if (status == APE_LOCK_GRANT_DRIVER)
597 break;
598 udelay(10);
599 }
600
601 if (status != APE_LOCK_GRANT_DRIVER) {
602 /* Revoke the lock request. */
603 tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
604 APE_LOCK_GRANT_DRIVER);
605
606 ret = -EBUSY;
607 }
608
609 return ret;
610}
611
612static void tg3_ape_unlock(struct tg3 *tp, int locknum)
613{
614 int off;
615
616 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
617 return;
618
619 switch (locknum) {
77b483f1 620 case TG3_APE_LOCK_GRC:
0d3031d9
MC
621 case TG3_APE_LOCK_MEM:
622 break;
623 default:
624 return;
625 }
626
627 off = 4 * locknum;
628 tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
629}
630
1da177e4
LT
631static void tg3_disable_ints(struct tg3 *tp)
632{
89aeb3bc
MC
633 int i;
634
1da177e4
LT
635 tw32(TG3PCI_MISC_HOST_CTRL,
636 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc
MC
637 for (i = 0; i < tp->irq_max; i++)
638 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
1da177e4
LT
639}
640
1da177e4
LT
641static void tg3_enable_ints(struct tg3 *tp)
642{
89aeb3bc 643 int i;
89aeb3bc 644
bbe832c0
MC
645 tp->irq_sync = 0;
646 wmb();
647
1da177e4
LT
648 tw32(TG3PCI_MISC_HOST_CTRL,
649 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc 650
f89f38b8 651 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
89aeb3bc
MC
652 for (i = 0; i < tp->irq_cnt; i++) {
653 struct tg3_napi *tnapi = &tp->napi[i];
898a56f8 654 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
89aeb3bc
MC
655 if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
656 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
f19af9c2 657
f89f38b8 658 tp->coal_now |= tnapi->coal_now;
89aeb3bc 659 }
f19af9c2
MC
660
661 /* Force an initial interrupt */
662 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
663 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
664 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
665 else
f89f38b8
MC
666 tw32(HOSTCC_MODE, tp->coal_now);
667
668 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
1da177e4
LT
669}
670
17375d25 671static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
04237ddd 672{
17375d25 673 struct tg3 *tp = tnapi->tp;
898a56f8 674 struct tg3_hw_status *sblk = tnapi->hw_status;
04237ddd
MC
675 unsigned int work_exists = 0;
676
677 /* check for phy events */
678 if (!(tp->tg3_flags &
679 (TG3_FLAG_USE_LINKCHG_REG |
680 TG3_FLAG_POLL_SERDES))) {
681 if (sblk->status & SD_STATUS_LINK_CHG)
682 work_exists = 1;
683 }
684 /* check for RX/TX work to do */
f3f3f27e 685 if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
8d9d7cfc 686 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
04237ddd
MC
687 work_exists = 1;
688
689 return work_exists;
690}
691
17375d25 692/* tg3_int_reenable
04237ddd
MC
693 * similar to tg3_enable_ints, but it accurately determines whether there
694 * is new work pending and can return without flushing the PIO write
6aa20a22 695 * which reenables interrupts
1da177e4 696 */
17375d25 697static void tg3_int_reenable(struct tg3_napi *tnapi)
1da177e4 698{
17375d25
MC
699 struct tg3 *tp = tnapi->tp;
700
898a56f8 701 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
1da177e4
LT
702 mmiowb();
703
fac9b83e
DM
704 /* When doing tagged status, this work check is unnecessary.
705 * The last_tag we write above tells the chip which piece of
706 * work we've completed.
707 */
708 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
17375d25 709 tg3_has_work(tnapi))
04237ddd 710 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 711 HOSTCC_MODE_ENABLE | tnapi->coal_now);
1da177e4
LT
712}
713
fed97810
MC
714static void tg3_napi_disable(struct tg3 *tp)
715{
716 int i;
717
718 for (i = tp->irq_cnt - 1; i >= 0; i--)
719 napi_disable(&tp->napi[i].napi);
720}
721
722static void tg3_napi_enable(struct tg3 *tp)
723{
724 int i;
725
726 for (i = 0; i < tp->irq_cnt; i++)
727 napi_enable(&tp->napi[i].napi);
728}
729
1da177e4
LT
730static inline void tg3_netif_stop(struct tg3 *tp)
731{
bbe832c0 732 tp->dev->trans_start = jiffies; /* prevent tx timeout */
fed97810 733 tg3_napi_disable(tp);
1da177e4
LT
734 netif_tx_disable(tp->dev);
735}
736
737static inline void tg3_netif_start(struct tg3 *tp)
738{
fe5f5787
MC
739 /* NOTE: unconditional netif_tx_wake_all_queues is only
740 * appropriate so long as all callers are assured to
741 * have free tx slots (such as after tg3_init_hw)
1da177e4 742 */
fe5f5787
MC
743 netif_tx_wake_all_queues(tp->dev);
744
fed97810
MC
745 tg3_napi_enable(tp);
746 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
f47c11ee 747 tg3_enable_ints(tp);
1da177e4
LT
748}
749
750static void tg3_switch_clocks(struct tg3 *tp)
751{
f6eb9b1f 752 u32 clock_ctrl;
1da177e4
LT
753 u32 orig_clock_ctrl;
754
795d01c5
MC
755 if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
756 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
4cf78e4f
MC
757 return;
758
f6eb9b1f
MC
759 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
760
1da177e4
LT
761 orig_clock_ctrl = clock_ctrl;
762 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
763 CLOCK_CTRL_CLKRUN_OENABLE |
764 0x1f);
765 tp->pci_clock_ctrl = clock_ctrl;
766
767 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
768 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
b401e9e2
MC
769 tw32_wait_f(TG3PCI_CLOCK_CTRL,
770 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
1da177e4
LT
771 }
772 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
b401e9e2
MC
773 tw32_wait_f(TG3PCI_CLOCK_CTRL,
774 clock_ctrl |
775 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
776 40);
777 tw32_wait_f(TG3PCI_CLOCK_CTRL,
778 clock_ctrl | (CLOCK_CTRL_ALTCLK),
779 40);
1da177e4 780 }
b401e9e2 781 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
1da177e4
LT
782}
783
784#define PHY_BUSY_LOOPS 5000
785
786static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
787{
788 u32 frame_val;
789 unsigned int loops;
790 int ret;
791
792 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
793 tw32_f(MAC_MI_MODE,
794 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
795 udelay(80);
796 }
797
798 *val = 0x0;
799
882e9793 800 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
801 MI_COM_PHY_ADDR_MASK);
802 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
803 MI_COM_REG_ADDR_MASK);
804 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
6aa20a22 805
1da177e4
LT
806 tw32_f(MAC_MI_COM, frame_val);
807
808 loops = PHY_BUSY_LOOPS;
809 while (loops != 0) {
810 udelay(10);
811 frame_val = tr32(MAC_MI_COM);
812
813 if ((frame_val & MI_COM_BUSY) == 0) {
814 udelay(5);
815 frame_val = tr32(MAC_MI_COM);
816 break;
817 }
818 loops -= 1;
819 }
820
821 ret = -EBUSY;
822 if (loops != 0) {
823 *val = frame_val & MI_COM_DATA_MASK;
824 ret = 0;
825 }
826
827 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
828 tw32_f(MAC_MI_MODE, tp->mi_mode);
829 udelay(80);
830 }
831
832 return ret;
833}
834
835static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
836{
837 u32 frame_val;
838 unsigned int loops;
839 int ret;
840
7f97a4bd 841 if ((tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
b5d3772c
MC
842 (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
843 return 0;
844
1da177e4
LT
845 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
846 tw32_f(MAC_MI_MODE,
847 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
848 udelay(80);
849 }
850
882e9793 851 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
852 MI_COM_PHY_ADDR_MASK);
853 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
854 MI_COM_REG_ADDR_MASK);
855 frame_val |= (val & MI_COM_DATA_MASK);
856 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
6aa20a22 857
1da177e4
LT
858 tw32_f(MAC_MI_COM, frame_val);
859
860 loops = PHY_BUSY_LOOPS;
861 while (loops != 0) {
862 udelay(10);
863 frame_val = tr32(MAC_MI_COM);
864 if ((frame_val & MI_COM_BUSY) == 0) {
865 udelay(5);
866 frame_val = tr32(MAC_MI_COM);
867 break;
868 }
869 loops -= 1;
870 }
871
872 ret = -EBUSY;
873 if (loops != 0)
874 ret = 0;
875
876 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
877 tw32_f(MAC_MI_MODE, tp->mi_mode);
878 udelay(80);
879 }
880
881 return ret;
882}
883
95e2869a
MC
884static int tg3_bmcr_reset(struct tg3 *tp)
885{
886 u32 phy_control;
887 int limit, err;
888
889 /* OK, reset it, and poll the BMCR_RESET bit until it
890 * clears or we time out.
891 */
892 phy_control = BMCR_RESET;
893 err = tg3_writephy(tp, MII_BMCR, phy_control);
894 if (err != 0)
895 return -EBUSY;
896
897 limit = 5000;
898 while (limit--) {
899 err = tg3_readphy(tp, MII_BMCR, &phy_control);
900 if (err != 0)
901 return -EBUSY;
902
903 if ((phy_control & BMCR_RESET) == 0) {
904 udelay(40);
905 break;
906 }
907 udelay(10);
908 }
d4675b52 909 if (limit < 0)
95e2869a
MC
910 return -EBUSY;
911
912 return 0;
913}
914
158d7abd
MC
915static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
916{
3d16543d 917 struct tg3 *tp = bp->priv;
158d7abd
MC
918 u32 val;
919
24bb4fb6 920 spin_lock_bh(&tp->lock);
158d7abd
MC
921
922 if (tg3_readphy(tp, reg, &val))
24bb4fb6
MC
923 val = -EIO;
924
925 spin_unlock_bh(&tp->lock);
158d7abd
MC
926
927 return val;
928}
929
930static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
931{
3d16543d 932 struct tg3 *tp = bp->priv;
24bb4fb6 933 u32 ret = 0;
158d7abd 934
24bb4fb6 935 spin_lock_bh(&tp->lock);
158d7abd
MC
936
937 if (tg3_writephy(tp, reg, val))
24bb4fb6 938 ret = -EIO;
158d7abd 939
24bb4fb6
MC
940 spin_unlock_bh(&tp->lock);
941
942 return ret;
158d7abd
MC
943}
944
945static int tg3_mdio_reset(struct mii_bus *bp)
946{
947 return 0;
948}
949
9c61d6bc 950static void tg3_mdio_config_5785(struct tg3 *tp)
a9daf367
MC
951{
952 u32 val;
fcb389df 953 struct phy_device *phydev;
a9daf367 954
3f0e3ad7 955 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
fcb389df 956 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f
MC
957 case PHY_ID_BCM50610:
958 case PHY_ID_BCM50610M:
fcb389df
MC
959 val = MAC_PHYCFG2_50610_LED_MODES;
960 break;
6a443a0f 961 case PHY_ID_BCMAC131:
fcb389df
MC
962 val = MAC_PHYCFG2_AC131_LED_MODES;
963 break;
6a443a0f 964 case PHY_ID_RTL8211C:
fcb389df
MC
965 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
966 break;
6a443a0f 967 case PHY_ID_RTL8201E:
fcb389df
MC
968 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
969 break;
970 default:
a9daf367 971 return;
fcb389df
MC
972 }
973
974 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
975 tw32(MAC_PHYCFG2, val);
976
977 val = tr32(MAC_PHYCFG1);
bb85fbb6
MC
978 val &= ~(MAC_PHYCFG1_RGMII_INT |
979 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
980 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
fcb389df
MC
981 tw32(MAC_PHYCFG1, val);
982
983 return;
984 }
985
14417063 986 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE))
fcb389df
MC
987 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
988 MAC_PHYCFG2_FMODE_MASK_MASK |
989 MAC_PHYCFG2_GMODE_MASK_MASK |
990 MAC_PHYCFG2_ACT_MASK_MASK |
991 MAC_PHYCFG2_QUAL_MASK_MASK |
992 MAC_PHYCFG2_INBAND_ENABLE;
993
994 tw32(MAC_PHYCFG2, val);
a9daf367 995
bb85fbb6
MC
996 val = tr32(MAC_PHYCFG1);
997 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
998 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
14417063 999 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
a9daf367
MC
1000 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1001 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
1002 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1003 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1004 }
bb85fbb6
MC
1005 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1006 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1007 tw32(MAC_PHYCFG1, val);
a9daf367 1008
a9daf367
MC
1009 val = tr32(MAC_EXT_RGMII_MODE);
1010 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1011 MAC_RGMII_MODE_RX_QUALITY |
1012 MAC_RGMII_MODE_RX_ACTIVITY |
1013 MAC_RGMII_MODE_RX_ENG_DET |
1014 MAC_RGMII_MODE_TX_ENABLE |
1015 MAC_RGMII_MODE_TX_LOWPWR |
1016 MAC_RGMII_MODE_TX_RESET);
14417063 1017 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
a9daf367
MC
1018 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1019 val |= MAC_RGMII_MODE_RX_INT_B |
1020 MAC_RGMII_MODE_RX_QUALITY |
1021 MAC_RGMII_MODE_RX_ACTIVITY |
1022 MAC_RGMII_MODE_RX_ENG_DET;
1023 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1024 val |= MAC_RGMII_MODE_TX_ENABLE |
1025 MAC_RGMII_MODE_TX_LOWPWR |
1026 MAC_RGMII_MODE_TX_RESET;
1027 }
1028 tw32(MAC_EXT_RGMII_MODE, val);
1029}
1030
158d7abd
MC
1031static void tg3_mdio_start(struct tg3 *tp)
1032{
158d7abd
MC
1033 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1034 tw32_f(MAC_MI_MODE, tp->mi_mode);
1035 udelay(80);
a9daf367 1036
9ea4818d
MC
1037 if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
1038 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1039 tg3_mdio_config_5785(tp);
1040}
1041
1042static int tg3_mdio_init(struct tg3 *tp)
1043{
1044 int i;
1045 u32 reg;
1046 struct phy_device *phydev;
1047
882e9793
MC
1048 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
1049 u32 funcnum, is_serdes;
1050
1051 funcnum = tr32(TG3_CPMU_STATUS) & TG3_CPMU_STATUS_PCIE_FUNC;
1052 if (funcnum)
1053 tp->phy_addr = 2;
1054 else
1055 tp->phy_addr = 1;
1056
d1ec96af
MC
1057 if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
1058 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1059 else
1060 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1061 TG3_CPMU_PHY_STRAP_IS_SERDES;
882e9793
MC
1062 if (is_serdes)
1063 tp->phy_addr += 7;
1064 } else
3f0e3ad7 1065 tp->phy_addr = TG3_PHY_MII_ADDR;
882e9793 1066
158d7abd
MC
1067 tg3_mdio_start(tp);
1068
1069 if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
1070 (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
1071 return 0;
1072
298cf9be
LB
1073 tp->mdio_bus = mdiobus_alloc();
1074 if (tp->mdio_bus == NULL)
1075 return -ENOMEM;
158d7abd 1076
298cf9be
LB
1077 tp->mdio_bus->name = "tg3 mdio bus";
1078 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
158d7abd 1079 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
298cf9be
LB
1080 tp->mdio_bus->priv = tp;
1081 tp->mdio_bus->parent = &tp->pdev->dev;
1082 tp->mdio_bus->read = &tg3_mdio_read;
1083 tp->mdio_bus->write = &tg3_mdio_write;
1084 tp->mdio_bus->reset = &tg3_mdio_reset;
3f0e3ad7 1085 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
298cf9be 1086 tp->mdio_bus->irq = &tp->mdio_irq[0];
158d7abd
MC
1087
1088 for (i = 0; i < PHY_MAX_ADDR; i++)
298cf9be 1089 tp->mdio_bus->irq[i] = PHY_POLL;
158d7abd
MC
1090
1091 /* The bus registration will look for all the PHYs on the mdio bus.
1092 * Unfortunately, it does not ensure the PHY is powered up before
1093 * accessing the PHY ID registers. A chip reset is the
1094 * quickest way to bring the device back to an operational state..
1095 */
1096 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1097 tg3_bmcr_reset(tp);
1098
298cf9be 1099 i = mdiobus_register(tp->mdio_bus);
a9daf367 1100 if (i) {
ab96b241 1101 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
9c61d6bc 1102 mdiobus_free(tp->mdio_bus);
a9daf367
MC
1103 return i;
1104 }
158d7abd 1105
3f0e3ad7 1106 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
a9daf367 1107
9c61d6bc 1108 if (!phydev || !phydev->drv) {
ab96b241 1109 dev_warn(&tp->pdev->dev, "No PHY devices\n");
9c61d6bc
MC
1110 mdiobus_unregister(tp->mdio_bus);
1111 mdiobus_free(tp->mdio_bus);
1112 return -ENODEV;
1113 }
1114
1115 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f 1116 case PHY_ID_BCM57780:
321d32a0 1117 phydev->interface = PHY_INTERFACE_MODE_GMII;
c704dc23 1118 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
321d32a0 1119 break;
6a443a0f
MC
1120 case PHY_ID_BCM50610:
1121 case PHY_ID_BCM50610M:
32e5a8d6 1122 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
c704dc23 1123 PHY_BRCM_RX_REFCLK_UNUSED |
52fae083 1124 PHY_BRCM_DIS_TXCRXC_NOENRGY |
c704dc23 1125 PHY_BRCM_AUTO_PWRDWN_ENABLE;
14417063 1126 if (tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)
a9daf367
MC
1127 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
1128 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1129 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
1130 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1131 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
fcb389df 1132 /* fallthru */
6a443a0f 1133 case PHY_ID_RTL8211C:
fcb389df 1134 phydev->interface = PHY_INTERFACE_MODE_RGMII;
a9daf367 1135 break;
6a443a0f
MC
1136 case PHY_ID_RTL8201E:
1137 case PHY_ID_BCMAC131:
a9daf367 1138 phydev->interface = PHY_INTERFACE_MODE_MII;
cdd4e09d 1139 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
7f97a4bd 1140 tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
a9daf367
MC
1141 break;
1142 }
1143
9c61d6bc
MC
1144 tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
1145
1146 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1147 tg3_mdio_config_5785(tp);
a9daf367
MC
1148
1149 return 0;
158d7abd
MC
1150}
1151
1152static void tg3_mdio_fini(struct tg3 *tp)
1153{
1154 if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
1155 tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
298cf9be
LB
1156 mdiobus_unregister(tp->mdio_bus);
1157 mdiobus_free(tp->mdio_bus);
158d7abd
MC
1158 }
1159}
1160
4ba526ce
MC
1161/* tp->lock is held. */
1162static inline void tg3_generate_fw_event(struct tg3 *tp)
1163{
1164 u32 val;
1165
1166 val = tr32(GRC_RX_CPU_EVENT);
1167 val |= GRC_RX_CPU_DRIVER_EVENT;
1168 tw32_f(GRC_RX_CPU_EVENT, val);
1169
1170 tp->last_event_jiffies = jiffies;
1171}
1172
1173#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1174
95e2869a
MC
1175/* tp->lock is held. */
1176static void tg3_wait_for_event_ack(struct tg3 *tp)
1177{
1178 int i;
4ba526ce
MC
1179 unsigned int delay_cnt;
1180 long time_remain;
1181
1182 /* If enough time has passed, no wait is necessary. */
1183 time_remain = (long)(tp->last_event_jiffies + 1 +
1184 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1185 (long)jiffies;
1186 if (time_remain < 0)
1187 return;
1188
1189 /* Check if we can shorten the wait time. */
1190 delay_cnt = jiffies_to_usecs(time_remain);
1191 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1192 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1193 delay_cnt = (delay_cnt >> 3) + 1;
95e2869a 1194
4ba526ce 1195 for (i = 0; i < delay_cnt; i++) {
95e2869a
MC
1196 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1197 break;
4ba526ce 1198 udelay(8);
95e2869a
MC
1199 }
1200}
1201
1202/* tp->lock is held. */
1203static void tg3_ump_link_report(struct tg3 *tp)
1204{
1205 u32 reg;
1206 u32 val;
1207
1208 if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
1209 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
1210 return;
1211
1212 tg3_wait_for_event_ack(tp);
1213
1214 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1215
1216 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1217
1218 val = 0;
1219 if (!tg3_readphy(tp, MII_BMCR, &reg))
1220 val = reg << 16;
1221 if (!tg3_readphy(tp, MII_BMSR, &reg))
1222 val |= (reg & 0xffff);
1223 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
1224
1225 val = 0;
1226 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1227 val = reg << 16;
1228 if (!tg3_readphy(tp, MII_LPA, &reg))
1229 val |= (reg & 0xffff);
1230 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
1231
1232 val = 0;
1233 if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
1234 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1235 val = reg << 16;
1236 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1237 val |= (reg & 0xffff);
1238 }
1239 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
1240
1241 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1242 val = reg << 16;
1243 else
1244 val = 0;
1245 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
1246
4ba526ce 1247 tg3_generate_fw_event(tp);
95e2869a
MC
1248}
1249
1250static void tg3_link_report(struct tg3 *tp)
1251{
1252 if (!netif_carrier_ok(tp->dev)) {
05dbe005 1253 netif_info(tp, link, tp->dev, "Link is down\n");
95e2869a
MC
1254 tg3_ump_link_report(tp);
1255 } else if (netif_msg_link(tp)) {
05dbe005
JP
1256 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1257 (tp->link_config.active_speed == SPEED_1000 ?
1258 1000 :
1259 (tp->link_config.active_speed == SPEED_100 ?
1260 100 : 10)),
1261 (tp->link_config.active_duplex == DUPLEX_FULL ?
1262 "full" : "half"));
1263
1264 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1265 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1266 "on" : "off",
1267 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1268 "on" : "off");
95e2869a
MC
1269 tg3_ump_link_report(tp);
1270 }
1271}
1272
1273static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
1274{
1275 u16 miireg;
1276
e18ce346 1277 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1278 miireg = ADVERTISE_PAUSE_CAP;
e18ce346 1279 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1280 miireg = ADVERTISE_PAUSE_ASYM;
e18ce346 1281 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1282 miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1283 else
1284 miireg = 0;
1285
1286 return miireg;
1287}
1288
1289static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1290{
1291 u16 miireg;
1292
e18ce346 1293 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1294 miireg = ADVERTISE_1000XPAUSE;
e18ce346 1295 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1296 miireg = ADVERTISE_1000XPSE_ASYM;
e18ce346 1297 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1298 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1299 else
1300 miireg = 0;
1301
1302 return miireg;
1303}
1304
95e2869a
MC
1305static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1306{
1307 u8 cap = 0;
1308
1309 if (lcladv & ADVERTISE_1000XPAUSE) {
1310 if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1311 if (rmtadv & LPA_1000XPAUSE)
e18ce346 1312 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
95e2869a 1313 else if (rmtadv & LPA_1000XPAUSE_ASYM)
e18ce346 1314 cap = FLOW_CTRL_RX;
95e2869a
MC
1315 } else {
1316 if (rmtadv & LPA_1000XPAUSE)
e18ce346 1317 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
95e2869a
MC
1318 }
1319 } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1320 if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
e18ce346 1321 cap = FLOW_CTRL_TX;
95e2869a
MC
1322 }
1323
1324 return cap;
1325}
1326
f51f3562 1327static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
95e2869a 1328{
b02fd9e3 1329 u8 autoneg;
f51f3562 1330 u8 flowctrl = 0;
95e2869a
MC
1331 u32 old_rx_mode = tp->rx_mode;
1332 u32 old_tx_mode = tp->tx_mode;
1333
b02fd9e3 1334 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
3f0e3ad7 1335 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
b02fd9e3
MC
1336 else
1337 autoneg = tp->link_config.autoneg;
1338
1339 if (autoneg == AUTONEG_ENABLE &&
95e2869a
MC
1340 (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
1341 if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
f51f3562 1342 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
95e2869a 1343 else
bc02ff95 1344 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
f51f3562
MC
1345 } else
1346 flowctrl = tp->link_config.flowctrl;
95e2869a 1347
f51f3562 1348 tp->link_config.active_flowctrl = flowctrl;
95e2869a 1349
e18ce346 1350 if (flowctrl & FLOW_CTRL_RX)
95e2869a
MC
1351 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1352 else
1353 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1354
f51f3562 1355 if (old_rx_mode != tp->rx_mode)
95e2869a 1356 tw32_f(MAC_RX_MODE, tp->rx_mode);
95e2869a 1357
e18ce346 1358 if (flowctrl & FLOW_CTRL_TX)
95e2869a
MC
1359 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1360 else
1361 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1362
f51f3562 1363 if (old_tx_mode != tp->tx_mode)
95e2869a 1364 tw32_f(MAC_TX_MODE, tp->tx_mode);
95e2869a
MC
1365}
1366
b02fd9e3
MC
1367static void tg3_adjust_link(struct net_device *dev)
1368{
1369 u8 oldflowctrl, linkmesg = 0;
1370 u32 mac_mode, lcl_adv, rmt_adv;
1371 struct tg3 *tp = netdev_priv(dev);
3f0e3ad7 1372 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1373
24bb4fb6 1374 spin_lock_bh(&tp->lock);
b02fd9e3
MC
1375
1376 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1377 MAC_MODE_HALF_DUPLEX);
1378
1379 oldflowctrl = tp->link_config.active_flowctrl;
1380
1381 if (phydev->link) {
1382 lcl_adv = 0;
1383 rmt_adv = 0;
1384
1385 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1386 mac_mode |= MAC_MODE_PORT_MODE_MII;
c3df0748
MC
1387 else if (phydev->speed == SPEED_1000 ||
1388 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
b02fd9e3 1389 mac_mode |= MAC_MODE_PORT_MODE_GMII;
c3df0748
MC
1390 else
1391 mac_mode |= MAC_MODE_PORT_MODE_MII;
b02fd9e3
MC
1392
1393 if (phydev->duplex == DUPLEX_HALF)
1394 mac_mode |= MAC_MODE_HALF_DUPLEX;
1395 else {
1396 lcl_adv = tg3_advert_flowctrl_1000T(
1397 tp->link_config.flowctrl);
1398
1399 if (phydev->pause)
1400 rmt_adv = LPA_PAUSE_CAP;
1401 if (phydev->asym_pause)
1402 rmt_adv |= LPA_PAUSE_ASYM;
1403 }
1404
1405 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1406 } else
1407 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1408
1409 if (mac_mode != tp->mac_mode) {
1410 tp->mac_mode = mac_mode;
1411 tw32_f(MAC_MODE, tp->mac_mode);
1412 udelay(40);
1413 }
1414
fcb389df
MC
1415 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
1416 if (phydev->speed == SPEED_10)
1417 tw32(MAC_MI_STAT,
1418 MAC_MI_STAT_10MBPS_MODE |
1419 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1420 else
1421 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1422 }
1423
b02fd9e3
MC
1424 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
1425 tw32(MAC_TX_LENGTHS,
1426 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1427 (6 << TX_LENGTHS_IPG_SHIFT) |
1428 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
1429 else
1430 tw32(MAC_TX_LENGTHS,
1431 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1432 (6 << TX_LENGTHS_IPG_SHIFT) |
1433 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
1434
1435 if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
1436 (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
1437 phydev->speed != tp->link_config.active_speed ||
1438 phydev->duplex != tp->link_config.active_duplex ||
1439 oldflowctrl != tp->link_config.active_flowctrl)
1440 linkmesg = 1;
1441
1442 tp->link_config.active_speed = phydev->speed;
1443 tp->link_config.active_duplex = phydev->duplex;
1444
24bb4fb6 1445 spin_unlock_bh(&tp->lock);
b02fd9e3
MC
1446
1447 if (linkmesg)
1448 tg3_link_report(tp);
1449}
1450
1451static int tg3_phy_init(struct tg3 *tp)
1452{
1453 struct phy_device *phydev;
1454
1455 if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
1456 return 0;
1457
1458 /* Bring the PHY back to a known state. */
1459 tg3_bmcr_reset(tp);
1460
3f0e3ad7 1461 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
1462
1463 /* Attach the MAC to the PHY. */
fb28ad35 1464 phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
a9daf367 1465 phydev->dev_flags, phydev->interface);
b02fd9e3 1466 if (IS_ERR(phydev)) {
ab96b241 1467 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
b02fd9e3
MC
1468 return PTR_ERR(phydev);
1469 }
1470
b02fd9e3 1471 /* Mask with MAC supported features. */
9c61d6bc
MC
1472 switch (phydev->interface) {
1473 case PHY_INTERFACE_MODE_GMII:
1474 case PHY_INTERFACE_MODE_RGMII:
321d32a0
MC
1475 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
1476 phydev->supported &= (PHY_GBIT_FEATURES |
1477 SUPPORTED_Pause |
1478 SUPPORTED_Asym_Pause);
1479 break;
1480 }
1481 /* fallthru */
9c61d6bc
MC
1482 case PHY_INTERFACE_MODE_MII:
1483 phydev->supported &= (PHY_BASIC_FEATURES |
1484 SUPPORTED_Pause |
1485 SUPPORTED_Asym_Pause);
1486 break;
1487 default:
3f0e3ad7 1488 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
9c61d6bc
MC
1489 return -EINVAL;
1490 }
1491
1492 tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
b02fd9e3
MC
1493
1494 phydev->advertising = phydev->supported;
1495
b02fd9e3
MC
1496 return 0;
1497}
1498
1499static void tg3_phy_start(struct tg3 *tp)
1500{
1501 struct phy_device *phydev;
1502
1503 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
1504 return;
1505
3f0e3ad7 1506 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
1507
1508 if (tp->link_config.phy_is_low_power) {
1509 tp->link_config.phy_is_low_power = 0;
1510 phydev->speed = tp->link_config.orig_speed;
1511 phydev->duplex = tp->link_config.orig_duplex;
1512 phydev->autoneg = tp->link_config.orig_autoneg;
1513 phydev->advertising = tp->link_config.orig_advertising;
1514 }
1515
1516 phy_start(phydev);
1517
1518 phy_start_aneg(phydev);
1519}
1520
1521static void tg3_phy_stop(struct tg3 *tp)
1522{
1523 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
1524 return;
1525
3f0e3ad7 1526 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
1527}
1528
1529static void tg3_phy_fini(struct tg3 *tp)
1530{
1531 if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
3f0e3ad7 1532 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
1533 tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
1534 }
1535}
1536
b2a5c19c
MC
1537static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
1538{
1539 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1540 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1541}
1542
7f97a4bd
MC
1543static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
1544{
1545 u32 phytest;
1546
1547 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
1548 u32 phy;
1549
1550 tg3_writephy(tp, MII_TG3_FET_TEST,
1551 phytest | MII_TG3_FET_SHADOW_EN);
1552 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
1553 if (enable)
1554 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
1555 else
1556 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
1557 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
1558 }
1559 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
1560 }
1561}
1562
6833c043
MC
1563static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
1564{
1565 u32 reg;
1566
ecf1410b
MC
1567 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
1568 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
1569 (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
6833c043
MC
1570 return;
1571
7f97a4bd
MC
1572 if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
1573 tg3_phy_fet_toggle_apd(tp, enable);
1574 return;
1575 }
1576
6833c043
MC
1577 reg = MII_TG3_MISC_SHDW_WREN |
1578 MII_TG3_MISC_SHDW_SCR5_SEL |
1579 MII_TG3_MISC_SHDW_SCR5_LPED |
1580 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
1581 MII_TG3_MISC_SHDW_SCR5_SDTL |
1582 MII_TG3_MISC_SHDW_SCR5_C125OE;
1583 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
1584 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
1585
1586 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1587
1588
1589 reg = MII_TG3_MISC_SHDW_WREN |
1590 MII_TG3_MISC_SHDW_APD_SEL |
1591 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
1592 if (enable)
1593 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
1594
1595 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1596}
1597
9ef8ca99
MC
1598static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
1599{
1600 u32 phy;
1601
1602 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
1603 (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
1604 return;
1605
7f97a4bd 1606 if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
9ef8ca99
MC
1607 u32 ephy;
1608
535ef6e1
MC
1609 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
1610 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
1611
1612 tg3_writephy(tp, MII_TG3_FET_TEST,
1613 ephy | MII_TG3_FET_SHADOW_EN);
1614 if (!tg3_readphy(tp, reg, &phy)) {
9ef8ca99 1615 if (enable)
535ef6e1 1616 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
9ef8ca99 1617 else
535ef6e1
MC
1618 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
1619 tg3_writephy(tp, reg, phy);
9ef8ca99 1620 }
535ef6e1 1621 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
9ef8ca99
MC
1622 }
1623 } else {
1624 phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
1625 MII_TG3_AUXCTL_SHDWSEL_MISC;
1626 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
1627 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
1628 if (enable)
1629 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
1630 else
1631 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
1632 phy |= MII_TG3_AUXCTL_MISC_WREN;
1633 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1634 }
1635 }
1636}
1637
1da177e4
LT
1638static void tg3_phy_set_wirespeed(struct tg3 *tp)
1639{
1640 u32 val;
1641
1642 if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
1643 return;
1644
1645 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
1646 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
1647 tg3_writephy(tp, MII_TG3_AUX_CTRL,
1648 (val | (1 << 15) | (1 << 4)));
1649}
1650
b2a5c19c
MC
1651static void tg3_phy_apply_otp(struct tg3 *tp)
1652{
1653 u32 otp, phy;
1654
1655 if (!tp->phy_otp)
1656 return;
1657
1658 otp = tp->phy_otp;
1659
1660 /* Enable SM_DSP clock and tx 6dB coding. */
1661 phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
1662 MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
1663 MII_TG3_AUXCTL_ACTL_TX_6DB;
1664 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1665
1666 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
1667 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
1668 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
1669
1670 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
1671 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
1672 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
1673
1674 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
1675 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
1676 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
1677
1678 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
1679 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
1680
1681 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
1682 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
1683
1684 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
1685 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
1686 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
1687
1688 /* Turn off SM_DSP clock. */
1689 phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
1690 MII_TG3_AUXCTL_ACTL_TX_6DB;
1691 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1692}
1693
1da177e4
LT
1694static int tg3_wait_macro_done(struct tg3 *tp)
1695{
1696 int limit = 100;
1697
1698 while (limit--) {
1699 u32 tmp32;
1700
1701 if (!tg3_readphy(tp, 0x16, &tmp32)) {
1702 if ((tmp32 & 0x1000) == 0)
1703 break;
1704 }
1705 }
d4675b52 1706 if (limit < 0)
1da177e4
LT
1707 return -EBUSY;
1708
1709 return 0;
1710}
1711
1712static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
1713{
1714 static const u32 test_pat[4][6] = {
1715 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
1716 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
1717 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
1718 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
1719 };
1720 int chan;
1721
1722 for (chan = 0; chan < 4; chan++) {
1723 int i;
1724
1725 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1726 (chan * 0x2000) | 0x0200);
1727 tg3_writephy(tp, 0x16, 0x0002);
1728
1729 for (i = 0; i < 6; i++)
1730 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
1731 test_pat[chan][i]);
1732
1733 tg3_writephy(tp, 0x16, 0x0202);
1734 if (tg3_wait_macro_done(tp)) {
1735 *resetp = 1;
1736 return -EBUSY;
1737 }
1738
1739 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1740 (chan * 0x2000) | 0x0200);
1741 tg3_writephy(tp, 0x16, 0x0082);
1742 if (tg3_wait_macro_done(tp)) {
1743 *resetp = 1;
1744 return -EBUSY;
1745 }
1746
1747 tg3_writephy(tp, 0x16, 0x0802);
1748 if (tg3_wait_macro_done(tp)) {
1749 *resetp = 1;
1750 return -EBUSY;
1751 }
1752
1753 for (i = 0; i < 6; i += 2) {
1754 u32 low, high;
1755
1756 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
1757 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
1758 tg3_wait_macro_done(tp)) {
1759 *resetp = 1;
1760 return -EBUSY;
1761 }
1762 low &= 0x7fff;
1763 high &= 0x000f;
1764 if (low != test_pat[chan][i] ||
1765 high != test_pat[chan][i+1]) {
1766 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
1767 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
1768 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
1769
1770 return -EBUSY;
1771 }
1772 }
1773 }
1774
1775 return 0;
1776}
1777
1778static int tg3_phy_reset_chanpat(struct tg3 *tp)
1779{
1780 int chan;
1781
1782 for (chan = 0; chan < 4; chan++) {
1783 int i;
1784
1785 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1786 (chan * 0x2000) | 0x0200);
1787 tg3_writephy(tp, 0x16, 0x0002);
1788 for (i = 0; i < 6; i++)
1789 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
1790 tg3_writephy(tp, 0x16, 0x0202);
1791 if (tg3_wait_macro_done(tp))
1792 return -EBUSY;
1793 }
1794
1795 return 0;
1796}
1797
1798static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
1799{
1800 u32 reg32, phy9_orig;
1801 int retries, do_phy_reset, err;
1802
1803 retries = 10;
1804 do_phy_reset = 1;
1805 do {
1806 if (do_phy_reset) {
1807 err = tg3_bmcr_reset(tp);
1808 if (err)
1809 return err;
1810 do_phy_reset = 0;
1811 }
1812
1813 /* Disable transmitter and interrupt. */
1814 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
1815 continue;
1816
1817 reg32 |= 0x3000;
1818 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
1819
1820 /* Set full-duplex, 1000 mbps. */
1821 tg3_writephy(tp, MII_BMCR,
1822 BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
1823
1824 /* Set to master mode. */
1825 if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
1826 continue;
1827
1828 tg3_writephy(tp, MII_TG3_CTRL,
1829 (MII_TG3_CTRL_AS_MASTER |
1830 MII_TG3_CTRL_ENABLE_AS_MASTER));
1831
1832 /* Enable SM_DSP_CLOCK and 6dB. */
1833 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
1834
1835 /* Block the PHY control access. */
1836 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
1837 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
1838
1839 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
1840 if (!err)
1841 break;
1842 } while (--retries);
1843
1844 err = tg3_phy_reset_chanpat(tp);
1845 if (err)
1846 return err;
1847
1848 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
1849 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
1850
1851 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
1852 tg3_writephy(tp, 0x16, 0x0000);
1853
1854 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
1855 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
1856 /* Set Extended packet length bit for jumbo frames */
1857 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
1858 }
1859 else {
1860 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
1861 }
1862
1863 tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
1864
1865 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
1866 reg32 &= ~0x3000;
1867 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
1868 } else if (!err)
1869 err = -EBUSY;
1870
1871 return err;
1872}
1873
1874/* This will reset the tigon3 PHY if there is no valid
1875 * link unless the FORCE argument is non-zero.
1876 */
1877static int tg3_phy_reset(struct tg3 *tp)
1878{
b2a5c19c 1879 u32 cpmuctrl;
1da177e4
LT
1880 u32 phy_status;
1881 int err;
1882
60189ddf
MC
1883 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
1884 u32 val;
1885
1886 val = tr32(GRC_MISC_CFG);
1887 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
1888 udelay(40);
1889 }
1da177e4
LT
1890 err = tg3_readphy(tp, MII_BMSR, &phy_status);
1891 err |= tg3_readphy(tp, MII_BMSR, &phy_status);
1892 if (err != 0)
1893 return -EBUSY;
1894
c8e1e82b
MC
1895 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
1896 netif_carrier_off(tp->dev);
1897 tg3_link_report(tp);
1898 }
1899
1da177e4
LT
1900 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
1901 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
1902 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1903 err = tg3_phy_reset_5703_4_5(tp);
1904 if (err)
1905 return err;
1906 goto out;
1907 }
1908
b2a5c19c
MC
1909 cpmuctrl = 0;
1910 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
1911 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
1912 cpmuctrl = tr32(TG3_CPMU_CTRL);
1913 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
1914 tw32(TG3_CPMU_CTRL,
1915 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
1916 }
1917
1da177e4
LT
1918 err = tg3_bmcr_reset(tp);
1919 if (err)
1920 return err;
1921
b2a5c19c
MC
1922 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
1923 u32 phy;
1924
1925 phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
1926 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
1927
1928 tw32(TG3_CPMU_CTRL, cpmuctrl);
1929 }
1930
bcb37f6c
MC
1931 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
1932 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
1933 u32 val;
1934
1935 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
1936 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
1937 CPMU_LSPD_1000MB_MACCLK_12_5) {
1938 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
1939 udelay(40);
1940 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
1941 }
1942 }
1943
ecf1410b
MC
1944 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
1945 (tp->tg3_flags2 & TG3_FLG2_MII_SERDES))
1946 return 0;
1947
b2a5c19c
MC
1948 tg3_phy_apply_otp(tp);
1949
6833c043
MC
1950 if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
1951 tg3_phy_toggle_apd(tp, true);
1952 else
1953 tg3_phy_toggle_apd(tp, false);
1954
1da177e4
LT
1955out:
1956 if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
1957 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
1958 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
1959 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
1960 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
1961 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
1962 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
1963 }
1964 if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
1965 tg3_writephy(tp, 0x1c, 0x8d68);
1966 tg3_writephy(tp, 0x1c, 0x8d68);
1967 }
1968 if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
1969 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
1970 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
1971 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
1972 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
1973 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
1974 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
1975 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
1976 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
1977 }
c424cb24
MC
1978 else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
1979 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
1980 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
c1d2a196
MC
1981 if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
1982 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
1983 tg3_writephy(tp, MII_TG3_TEST1,
1984 MII_TG3_TEST1_TRIM_EN | 0x4);
1985 } else
1986 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
c424cb24
MC
1987 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
1988 }
1da177e4
LT
1989 /* Set Extended packet length bit (bit 14) on all chips that */
1990 /* support jumbo frames */
79eb6904 1991 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
1992 /* Cannot do read-modify-write on 5401 */
1993 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
8f666b07 1994 } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
1da177e4
LT
1995 u32 phy_reg;
1996
1997 /* Set bit 14 with read-modify-write to preserve other bits */
1998 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
1999 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
2000 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
2001 }
2002
2003 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2004 * jumbo frames transmission.
2005 */
8f666b07 2006 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
1da177e4
LT
2007 u32 phy_reg;
2008
2009 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
2010 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2011 phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
2012 }
2013
715116a1 2014 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
715116a1 2015 /* adjust output voltage */
535ef6e1 2016 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
715116a1
MC
2017 }
2018
9ef8ca99 2019 tg3_phy_toggle_automdix(tp, 1);
1da177e4
LT
2020 tg3_phy_set_wirespeed(tp);
2021 return 0;
2022}
2023
2024static void tg3_frob_aux_power(struct tg3 *tp)
2025{
2026 struct tg3 *tp_peer = tp;
2027
334355aa
MC
2028 /* The GPIOs do something completely different on 57765. */
2029 if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0 ||
2030 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
1da177e4
LT
2031 return;
2032
f6eb9b1f
MC
2033 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2034 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
2035 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
8c2dc7e1
MC
2036 struct net_device *dev_peer;
2037
2038 dev_peer = pci_get_drvdata(tp->pdev_peer);
bc1c7567 2039 /* remove_one() may have been run on the peer. */
8c2dc7e1 2040 if (!dev_peer)
bc1c7567
MC
2041 tp_peer = tp;
2042 else
2043 tp_peer = netdev_priv(dev_peer);
1da177e4
LT
2044 }
2045
1da177e4 2046 if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
6921d201
MC
2047 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
2048 (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
2049 (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
1da177e4
LT
2050 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2051 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
b401e9e2
MC
2052 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2053 (GRC_LCLCTRL_GPIO_OE0 |
2054 GRC_LCLCTRL_GPIO_OE1 |
2055 GRC_LCLCTRL_GPIO_OE2 |
2056 GRC_LCLCTRL_GPIO_OUTPUT0 |
2057 GRC_LCLCTRL_GPIO_OUTPUT1),
2058 100);
8d519ab2
MC
2059 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2060 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
2061 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2062 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2063 GRC_LCLCTRL_GPIO_OE1 |
2064 GRC_LCLCTRL_GPIO_OE2 |
2065 GRC_LCLCTRL_GPIO_OUTPUT0 |
2066 GRC_LCLCTRL_GPIO_OUTPUT1 |
2067 tp->grc_local_ctrl;
2068 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
2069
2070 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2071 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
2072
2073 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2074 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
1da177e4
LT
2075 } else {
2076 u32 no_gpio2;
dc56b7d4 2077 u32 grc_local_ctrl = 0;
1da177e4
LT
2078
2079 if (tp_peer != tp &&
2080 (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
2081 return;
2082
dc56b7d4
MC
2083 /* Workaround to prevent overdrawing Amps. */
2084 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2085 ASIC_REV_5714) {
2086 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
b401e9e2
MC
2087 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2088 grc_local_ctrl, 100);
dc56b7d4
MC
2089 }
2090
1da177e4
LT
2091 /* On 5753 and variants, GPIO2 cannot be used. */
2092 no_gpio2 = tp->nic_sram_data_cfg &
2093 NIC_SRAM_DATA_CFG_NO_GPIO2;
2094
dc56b7d4 2095 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
1da177e4
LT
2096 GRC_LCLCTRL_GPIO_OE1 |
2097 GRC_LCLCTRL_GPIO_OE2 |
2098 GRC_LCLCTRL_GPIO_OUTPUT1 |
2099 GRC_LCLCTRL_GPIO_OUTPUT2;
2100 if (no_gpio2) {
2101 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2102 GRC_LCLCTRL_GPIO_OUTPUT2);
2103 }
b401e9e2
MC
2104 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2105 grc_local_ctrl, 100);
1da177e4
LT
2106
2107 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2108
b401e9e2
MC
2109 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2110 grc_local_ctrl, 100);
1da177e4
LT
2111
2112 if (!no_gpio2) {
2113 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
b401e9e2
MC
2114 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2115 grc_local_ctrl, 100);
1da177e4
LT
2116 }
2117 }
2118 } else {
2119 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
2120 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
2121 if (tp_peer != tp &&
2122 (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
2123 return;
2124
b401e9e2
MC
2125 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2126 (GRC_LCLCTRL_GPIO_OE1 |
2127 GRC_LCLCTRL_GPIO_OUTPUT1), 100);
1da177e4 2128
b401e9e2
MC
2129 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2130 GRC_LCLCTRL_GPIO_OE1, 100);
1da177e4 2131
b401e9e2
MC
2132 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2133 (GRC_LCLCTRL_GPIO_OE1 |
2134 GRC_LCLCTRL_GPIO_OUTPUT1), 100);
1da177e4
LT
2135 }
2136 }
2137}
2138
e8f3f6ca
MC
2139static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2140{
2141 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2142 return 1;
79eb6904 2143 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
e8f3f6ca
MC
2144 if (speed != SPEED_10)
2145 return 1;
2146 } else if (speed == SPEED_10)
2147 return 1;
2148
2149 return 0;
2150}
2151
1da177e4
LT
2152static int tg3_setup_phy(struct tg3 *, int);
2153
2154#define RESET_KIND_SHUTDOWN 0
2155#define RESET_KIND_INIT 1
2156#define RESET_KIND_SUSPEND 2
2157
2158static void tg3_write_sig_post_reset(struct tg3 *, int);
2159static int tg3_halt_cpu(struct tg3 *, u32);
2160
0a459aac 2161static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
15c3b696 2162{
ce057f01
MC
2163 u32 val;
2164
5129724a
MC
2165 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
2166 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2167 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2168 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2169
2170 sg_dig_ctrl |=
2171 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2172 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2173 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2174 }
3f7045c1 2175 return;
5129724a 2176 }
3f7045c1 2177
60189ddf 2178 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2179 tg3_bmcr_reset(tp);
2180 val = tr32(GRC_MISC_CFG);
2181 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2182 udelay(40);
2183 return;
0e5f784c
MC
2184 } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
2185 u32 phytest;
2186 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2187 u32 phy;
2188
2189 tg3_writephy(tp, MII_ADVERTISE, 0);
2190 tg3_writephy(tp, MII_BMCR,
2191 BMCR_ANENABLE | BMCR_ANRESTART);
2192
2193 tg3_writephy(tp, MII_TG3_FET_TEST,
2194 phytest | MII_TG3_FET_SHADOW_EN);
2195 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2196 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2197 tg3_writephy(tp,
2198 MII_TG3_FET_SHDW_AUXMODE4,
2199 phy);
2200 }
2201 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2202 }
2203 return;
0a459aac 2204 } else if (do_low_power) {
715116a1
MC
2205 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2206 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
0a459aac
MC
2207
2208 tg3_writephy(tp, MII_TG3_AUX_CTRL,
2209 MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
2210 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2211 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2212 MII_TG3_AUXCTL_PCTL_VREG_11V);
715116a1 2213 }
3f7045c1 2214
15c3b696
MC
2215 /* The PHY should not be powered down on some chips because
2216 * of bugs.
2217 */
2218 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2219 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2220 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
2221 (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
2222 return;
ce057f01 2223
bcb37f6c
MC
2224 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2225 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2226 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2227 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2228 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2229 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2230 }
2231
15c3b696
MC
2232 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2233}
2234
ffbcfed4
MC
2235/* tp->lock is held. */
2236static int tg3_nvram_lock(struct tg3 *tp)
2237{
2238 if (tp->tg3_flags & TG3_FLAG_NVRAM) {
2239 int i;
2240
2241 if (tp->nvram_lock_cnt == 0) {
2242 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
2243 for (i = 0; i < 8000; i++) {
2244 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
2245 break;
2246 udelay(20);
2247 }
2248 if (i == 8000) {
2249 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
2250 return -ENODEV;
2251 }
2252 }
2253 tp->nvram_lock_cnt++;
2254 }
2255 return 0;
2256}
2257
2258/* tp->lock is held. */
2259static void tg3_nvram_unlock(struct tg3 *tp)
2260{
2261 if (tp->tg3_flags & TG3_FLAG_NVRAM) {
2262 if (tp->nvram_lock_cnt > 0)
2263 tp->nvram_lock_cnt--;
2264 if (tp->nvram_lock_cnt == 0)
2265 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
2266 }
2267}
2268
2269/* tp->lock is held. */
2270static void tg3_enable_nvram_access(struct tg3 *tp)
2271{
2272 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
f66a29b0 2273 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
ffbcfed4
MC
2274 u32 nvaccess = tr32(NVRAM_ACCESS);
2275
2276 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
2277 }
2278}
2279
2280/* tp->lock is held. */
2281static void tg3_disable_nvram_access(struct tg3 *tp)
2282{
2283 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
f66a29b0 2284 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
ffbcfed4
MC
2285 u32 nvaccess = tr32(NVRAM_ACCESS);
2286
2287 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
2288 }
2289}
2290
2291static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
2292 u32 offset, u32 *val)
2293{
2294 u32 tmp;
2295 int i;
2296
2297 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
2298 return -EINVAL;
2299
2300 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
2301 EEPROM_ADDR_DEVID_MASK |
2302 EEPROM_ADDR_READ);
2303 tw32(GRC_EEPROM_ADDR,
2304 tmp |
2305 (0 << EEPROM_ADDR_DEVID_SHIFT) |
2306 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
2307 EEPROM_ADDR_ADDR_MASK) |
2308 EEPROM_ADDR_READ | EEPROM_ADDR_START);
2309
2310 for (i = 0; i < 1000; i++) {
2311 tmp = tr32(GRC_EEPROM_ADDR);
2312
2313 if (tmp & EEPROM_ADDR_COMPLETE)
2314 break;
2315 msleep(1);
2316 }
2317 if (!(tmp & EEPROM_ADDR_COMPLETE))
2318 return -EBUSY;
2319
62cedd11
MC
2320 tmp = tr32(GRC_EEPROM_DATA);
2321
2322 /*
2323 * The data will always be opposite the native endian
2324 * format. Perform a blind byteswap to compensate.
2325 */
2326 *val = swab32(tmp);
2327
ffbcfed4
MC
2328 return 0;
2329}
2330
2331#define NVRAM_CMD_TIMEOUT 10000
2332
2333static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
2334{
2335 int i;
2336
2337 tw32(NVRAM_CMD, nvram_cmd);
2338 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
2339 udelay(10);
2340 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
2341 udelay(10);
2342 break;
2343 }
2344 }
2345
2346 if (i == NVRAM_CMD_TIMEOUT)
2347 return -EBUSY;
2348
2349 return 0;
2350}
2351
2352static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
2353{
2354 if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
2355 (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
2356 (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
2357 !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
2358 (tp->nvram_jedecnum == JEDEC_ATMEL))
2359
2360 addr = ((addr / tp->nvram_pagesize) <<
2361 ATMEL_AT45DB0X1B_PAGE_POS) +
2362 (addr % tp->nvram_pagesize);
2363
2364 return addr;
2365}
2366
2367static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
2368{
2369 if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
2370 (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
2371 (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
2372 !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
2373 (tp->nvram_jedecnum == JEDEC_ATMEL))
2374
2375 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
2376 tp->nvram_pagesize) +
2377 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
2378
2379 return addr;
2380}
2381
e4f34110
MC
2382/* NOTE: Data read in from NVRAM is byteswapped according to
2383 * the byteswapping settings for all other register accesses.
2384 * tg3 devices are BE devices, so on a BE machine, the data
2385 * returned will be exactly as it is seen in NVRAM. On a LE
2386 * machine, the 32-bit value will be byteswapped.
2387 */
ffbcfed4
MC
2388static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
2389{
2390 int ret;
2391
2392 if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
2393 return tg3_nvram_read_using_eeprom(tp, offset, val);
2394
2395 offset = tg3_nvram_phys_addr(tp, offset);
2396
2397 if (offset > NVRAM_ADDR_MSK)
2398 return -EINVAL;
2399
2400 ret = tg3_nvram_lock(tp);
2401 if (ret)
2402 return ret;
2403
2404 tg3_enable_nvram_access(tp);
2405
2406 tw32(NVRAM_ADDR, offset);
2407 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
2408 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
2409
2410 if (ret == 0)
e4f34110 2411 *val = tr32(NVRAM_RDDATA);
ffbcfed4
MC
2412
2413 tg3_disable_nvram_access(tp);
2414
2415 tg3_nvram_unlock(tp);
2416
2417 return ret;
2418}
2419
a9dc529d
MC
2420/* Ensures NVRAM data is in bytestream format. */
2421static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
ffbcfed4
MC
2422{
2423 u32 v;
a9dc529d 2424 int res = tg3_nvram_read(tp, offset, &v);
ffbcfed4 2425 if (!res)
a9dc529d 2426 *val = cpu_to_be32(v);
ffbcfed4
MC
2427 return res;
2428}
2429
3f007891
MC
2430/* tp->lock is held. */
2431static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
2432{
2433 u32 addr_high, addr_low;
2434 int i;
2435
2436 addr_high = ((tp->dev->dev_addr[0] << 8) |
2437 tp->dev->dev_addr[1]);
2438 addr_low = ((tp->dev->dev_addr[2] << 24) |
2439 (tp->dev->dev_addr[3] << 16) |
2440 (tp->dev->dev_addr[4] << 8) |
2441 (tp->dev->dev_addr[5] << 0));
2442 for (i = 0; i < 4; i++) {
2443 if (i == 1 && skip_mac_1)
2444 continue;
2445 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
2446 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
2447 }
2448
2449 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2450 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2451 for (i = 0; i < 12; i++) {
2452 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
2453 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
2454 }
2455 }
2456
2457 addr_high = (tp->dev->dev_addr[0] +
2458 tp->dev->dev_addr[1] +
2459 tp->dev->dev_addr[2] +
2460 tp->dev->dev_addr[3] +
2461 tp->dev->dev_addr[4] +
2462 tp->dev->dev_addr[5]) &
2463 TX_BACKOFF_SEED_MASK;
2464 tw32(MAC_TX_BACKOFF_SEED, addr_high);
2465}
2466
bc1c7567 2467static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
1da177e4
LT
2468{
2469 u32 misc_host_ctrl;
0a459aac 2470 bool device_should_wake, do_low_power;
1da177e4
LT
2471
2472 /* Make sure register accesses (indirect or otherwise)
2473 * will function correctly.
2474 */
2475 pci_write_config_dword(tp->pdev,
2476 TG3PCI_MISC_HOST_CTRL,
2477 tp->misc_host_ctrl);
2478
1da177e4 2479 switch (state) {
bc1c7567 2480 case PCI_D0:
12dac075
RW
2481 pci_enable_wake(tp->pdev, state, false);
2482 pci_set_power_state(tp->pdev, PCI_D0);
8c6bda1a 2483
9d26e213
MC
2484 /* Switch out of Vaux if it is a NIC */
2485 if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
b401e9e2 2486 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
1da177e4
LT
2487
2488 return 0;
2489
bc1c7567 2490 case PCI_D1:
bc1c7567 2491 case PCI_D2:
bc1c7567 2492 case PCI_D3hot:
1da177e4
LT
2493 break;
2494
2495 default:
05dbe005
JP
2496 netdev_err(tp->dev, "Invalid power state (D%d) requested\n",
2497 state);
1da177e4 2498 return -EINVAL;
855e1111 2499 }
5e7dfd0f
MC
2500
2501 /* Restore the CLKREQ setting. */
2502 if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
2503 u16 lnkctl;
2504
2505 pci_read_config_word(tp->pdev,
2506 tp->pcie_cap + PCI_EXP_LNKCTL,
2507 &lnkctl);
2508 lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
2509 pci_write_config_word(tp->pdev,
2510 tp->pcie_cap + PCI_EXP_LNKCTL,
2511 lnkctl);
2512 }
2513
1da177e4
LT
2514 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
2515 tw32(TG3PCI_MISC_HOST_CTRL,
2516 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
2517
05ac4cb7
MC
2518 device_should_wake = pci_pme_capable(tp->pdev, state) &&
2519 device_may_wakeup(&tp->pdev->dev) &&
2520 (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
2521
dd477003 2522 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
0a459aac 2523 do_low_power = false;
b02fd9e3
MC
2524 if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
2525 !tp->link_config.phy_is_low_power) {
2526 struct phy_device *phydev;
0a459aac 2527 u32 phyid, advertising;
b02fd9e3 2528
3f0e3ad7 2529 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
2530
2531 tp->link_config.phy_is_low_power = 1;
2532
2533 tp->link_config.orig_speed = phydev->speed;
2534 tp->link_config.orig_duplex = phydev->duplex;
2535 tp->link_config.orig_autoneg = phydev->autoneg;
2536 tp->link_config.orig_advertising = phydev->advertising;
2537
2538 advertising = ADVERTISED_TP |
2539 ADVERTISED_Pause |
2540 ADVERTISED_Autoneg |
2541 ADVERTISED_10baseT_Half;
2542
2543 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
05ac4cb7 2544 device_should_wake) {
b02fd9e3
MC
2545 if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
2546 advertising |=
2547 ADVERTISED_100baseT_Half |
2548 ADVERTISED_100baseT_Full |
2549 ADVERTISED_10baseT_Full;
2550 else
2551 advertising |= ADVERTISED_10baseT_Full;
2552 }
2553
2554 phydev->advertising = advertising;
2555
2556 phy_start_aneg(phydev);
0a459aac
MC
2557
2558 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
6a443a0f
MC
2559 if (phyid != PHY_ID_BCMAC131) {
2560 phyid &= PHY_BCM_OUI_MASK;
2561 if (phyid == PHY_BCM_OUI_1 ||
2562 phyid == PHY_BCM_OUI_2 ||
2563 phyid == PHY_BCM_OUI_3)
0a459aac
MC
2564 do_low_power = true;
2565 }
b02fd9e3 2566 }
dd477003 2567 } else {
2023276e 2568 do_low_power = true;
0a459aac 2569
dd477003
MC
2570 if (tp->link_config.phy_is_low_power == 0) {
2571 tp->link_config.phy_is_low_power = 1;
2572 tp->link_config.orig_speed = tp->link_config.speed;
2573 tp->link_config.orig_duplex = tp->link_config.duplex;
2574 tp->link_config.orig_autoneg = tp->link_config.autoneg;
2575 }
1da177e4 2576
dd477003
MC
2577 if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
2578 tp->link_config.speed = SPEED_10;
2579 tp->link_config.duplex = DUPLEX_HALF;
2580 tp->link_config.autoneg = AUTONEG_ENABLE;
2581 tg3_setup_phy(tp, 0);
2582 }
1da177e4
LT
2583 }
2584
b5d3772c
MC
2585 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
2586 u32 val;
2587
2588 val = tr32(GRC_VCPU_EXT_CTRL);
2589 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
2590 } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
6921d201
MC
2591 int i;
2592 u32 val;
2593
2594 for (i = 0; i < 200; i++) {
2595 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
2596 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
2597 break;
2598 msleep(1);
2599 }
2600 }
a85feb8c
GZ
2601 if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
2602 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
2603 WOL_DRV_STATE_SHUTDOWN |
2604 WOL_DRV_WOL |
2605 WOL_SET_MAGIC_PKT);
6921d201 2606
05ac4cb7 2607 if (device_should_wake) {
1da177e4
LT
2608 u32 mac_mode;
2609
2610 if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
0a459aac 2611 if (do_low_power) {
dd477003
MC
2612 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
2613 udelay(40);
2614 }
1da177e4 2615
3f7045c1
MC
2616 if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
2617 mac_mode = MAC_MODE_PORT_MODE_GMII;
2618 else
2619 mac_mode = MAC_MODE_PORT_MODE_MII;
1da177e4 2620
e8f3f6ca
MC
2621 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
2622 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2623 ASIC_REV_5700) {
2624 u32 speed = (tp->tg3_flags &
2625 TG3_FLAG_WOL_SPEED_100MB) ?
2626 SPEED_100 : SPEED_10;
2627 if (tg3_5700_link_polarity(tp, speed))
2628 mac_mode |= MAC_MODE_LINK_POLARITY;
2629 else
2630 mac_mode &= ~MAC_MODE_LINK_POLARITY;
2631 }
1da177e4
LT
2632 } else {
2633 mac_mode = MAC_MODE_PORT_MODE_TBI;
2634 }
2635
cbf46853 2636 if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
1da177e4
LT
2637 tw32(MAC_LED_CTRL, tp->led_ctrl);
2638
05ac4cb7
MC
2639 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
2640 if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
2641 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
2642 ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
2643 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
2644 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
1da177e4 2645
3bda1258
MC
2646 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
2647 mac_mode |= tp->mac_mode &
2648 (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
2649 if (mac_mode & MAC_MODE_APE_TX_EN)
2650 mac_mode |= MAC_MODE_TDE_ENABLE;
2651 }
2652
1da177e4
LT
2653 tw32_f(MAC_MODE, mac_mode);
2654 udelay(100);
2655
2656 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
2657 udelay(10);
2658 }
2659
2660 if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
2661 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2662 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
2663 u32 base_val;
2664
2665 base_val = tp->pci_clock_ctrl;
2666 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
2667 CLOCK_CTRL_TXCLK_DISABLE);
2668
b401e9e2
MC
2669 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
2670 CLOCK_CTRL_PWRDOWN_PLL133, 40);
d7b0a857 2671 } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
795d01c5 2672 (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
d7b0a857 2673 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
4cf78e4f 2674 /* do nothing */
85e94ced 2675 } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
1da177e4
LT
2676 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
2677 u32 newbits1, newbits2;
2678
2679 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2680 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2681 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
2682 CLOCK_CTRL_TXCLK_DISABLE |
2683 CLOCK_CTRL_ALTCLK);
2684 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
2685 } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
2686 newbits1 = CLOCK_CTRL_625_CORE;
2687 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
2688 } else {
2689 newbits1 = CLOCK_CTRL_ALTCLK;
2690 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
2691 }
2692
b401e9e2
MC
2693 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
2694 40);
1da177e4 2695
b401e9e2
MC
2696 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
2697 40);
1da177e4
LT
2698
2699 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
2700 u32 newbits3;
2701
2702 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2703 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2704 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
2705 CLOCK_CTRL_TXCLK_DISABLE |
2706 CLOCK_CTRL_44MHZ_CORE);
2707 } else {
2708 newbits3 = CLOCK_CTRL_44MHZ_CORE;
2709 }
2710
b401e9e2
MC
2711 tw32_wait_f(TG3PCI_CLOCK_CTRL,
2712 tp->pci_clock_ctrl | newbits3, 40);
1da177e4
LT
2713 }
2714 }
2715
05ac4cb7 2716 if (!(device_should_wake) &&
22435849 2717 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
0a459aac 2718 tg3_power_down_phy(tp, do_low_power);
6921d201 2719
1da177e4
LT
2720 tg3_frob_aux_power(tp);
2721
2722 /* Workaround for unstable PLL clock */
2723 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
2724 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
2725 u32 val = tr32(0x7d00);
2726
2727 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
2728 tw32(0x7d00, val);
6921d201 2729 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
ec41c7df
MC
2730 int err;
2731
2732 err = tg3_nvram_lock(tp);
1da177e4 2733 tg3_halt_cpu(tp, RX_CPU_BASE);
ec41c7df
MC
2734 if (!err)
2735 tg3_nvram_unlock(tp);
6921d201 2736 }
1da177e4
LT
2737 }
2738
bbadf503
MC
2739 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
2740
05ac4cb7 2741 if (device_should_wake)
12dac075
RW
2742 pci_enable_wake(tp->pdev, state, true);
2743
1da177e4 2744 /* Finally, set the new power state. */
12dac075 2745 pci_set_power_state(tp->pdev, state);
1da177e4 2746
1da177e4
LT
2747 return 0;
2748}
2749
1da177e4
LT
2750static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
2751{
2752 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
2753 case MII_TG3_AUX_STAT_10HALF:
2754 *speed = SPEED_10;
2755 *duplex = DUPLEX_HALF;
2756 break;
2757
2758 case MII_TG3_AUX_STAT_10FULL:
2759 *speed = SPEED_10;
2760 *duplex = DUPLEX_FULL;
2761 break;
2762
2763 case MII_TG3_AUX_STAT_100HALF:
2764 *speed = SPEED_100;
2765 *duplex = DUPLEX_HALF;
2766 break;
2767
2768 case MII_TG3_AUX_STAT_100FULL:
2769 *speed = SPEED_100;
2770 *duplex = DUPLEX_FULL;
2771 break;
2772
2773 case MII_TG3_AUX_STAT_1000HALF:
2774 *speed = SPEED_1000;
2775 *duplex = DUPLEX_HALF;
2776 break;
2777
2778 case MII_TG3_AUX_STAT_1000FULL:
2779 *speed = SPEED_1000;
2780 *duplex = DUPLEX_FULL;
2781 break;
2782
2783 default:
7f97a4bd 2784 if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
715116a1
MC
2785 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
2786 SPEED_10;
2787 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
2788 DUPLEX_HALF;
2789 break;
2790 }
1da177e4
LT
2791 *speed = SPEED_INVALID;
2792 *duplex = DUPLEX_INVALID;
2793 break;
855e1111 2794 }
1da177e4
LT
2795}
2796
2797static void tg3_phy_copper_begin(struct tg3 *tp)
2798{
2799 u32 new_adv;
2800 int i;
2801
2802 if (tp->link_config.phy_is_low_power) {
2803 /* Entering low power mode. Disable gigabit and
2804 * 100baseT advertisements.
2805 */
2806 tg3_writephy(tp, MII_TG3_CTRL, 0);
2807
2808 new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
2809 ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
2810 if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
2811 new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
2812
2813 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2814 } else if (tp->link_config.speed == SPEED_INVALID) {
1da177e4
LT
2815 if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
2816 tp->link_config.advertising &=
2817 ~(ADVERTISED_1000baseT_Half |
2818 ADVERTISED_1000baseT_Full);
2819
ba4d07a8 2820 new_adv = ADVERTISE_CSMA;
1da177e4
LT
2821 if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
2822 new_adv |= ADVERTISE_10HALF;
2823 if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
2824 new_adv |= ADVERTISE_10FULL;
2825 if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
2826 new_adv |= ADVERTISE_100HALF;
2827 if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
2828 new_adv |= ADVERTISE_100FULL;
ba4d07a8
MC
2829
2830 new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
2831
1da177e4
LT
2832 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2833
2834 if (tp->link_config.advertising &
2835 (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
2836 new_adv = 0;
2837 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
2838 new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
2839 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
2840 new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
2841 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
2842 (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
2843 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
2844 new_adv |= (MII_TG3_CTRL_AS_MASTER |
2845 MII_TG3_CTRL_ENABLE_AS_MASTER);
2846 tg3_writephy(tp, MII_TG3_CTRL, new_adv);
2847 } else {
2848 tg3_writephy(tp, MII_TG3_CTRL, 0);
2849 }
2850 } else {
ba4d07a8
MC
2851 new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
2852 new_adv |= ADVERTISE_CSMA;
2853
1da177e4
LT
2854 /* Asking for a specific link mode. */
2855 if (tp->link_config.speed == SPEED_1000) {
1da177e4
LT
2856 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2857
2858 if (tp->link_config.duplex == DUPLEX_FULL)
2859 new_adv = MII_TG3_CTRL_ADV_1000_FULL;
2860 else
2861 new_adv = MII_TG3_CTRL_ADV_1000_HALF;
2862 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
2863 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
2864 new_adv |= (MII_TG3_CTRL_AS_MASTER |
2865 MII_TG3_CTRL_ENABLE_AS_MASTER);
1da177e4 2866 } else {
1da177e4
LT
2867 if (tp->link_config.speed == SPEED_100) {
2868 if (tp->link_config.duplex == DUPLEX_FULL)
2869 new_adv |= ADVERTISE_100FULL;
2870 else
2871 new_adv |= ADVERTISE_100HALF;
2872 } else {
2873 if (tp->link_config.duplex == DUPLEX_FULL)
2874 new_adv |= ADVERTISE_10FULL;
2875 else
2876 new_adv |= ADVERTISE_10HALF;
2877 }
2878 tg3_writephy(tp, MII_ADVERTISE, new_adv);
ba4d07a8
MC
2879
2880 new_adv = 0;
1da177e4 2881 }
ba4d07a8
MC
2882
2883 tg3_writephy(tp, MII_TG3_CTRL, new_adv);
1da177e4
LT
2884 }
2885
2886 if (tp->link_config.autoneg == AUTONEG_DISABLE &&
2887 tp->link_config.speed != SPEED_INVALID) {
2888 u32 bmcr, orig_bmcr;
2889
2890 tp->link_config.active_speed = tp->link_config.speed;
2891 tp->link_config.active_duplex = tp->link_config.duplex;
2892
2893 bmcr = 0;
2894 switch (tp->link_config.speed) {
2895 default:
2896 case SPEED_10:
2897 break;
2898
2899 case SPEED_100:
2900 bmcr |= BMCR_SPEED100;
2901 break;
2902
2903 case SPEED_1000:
2904 bmcr |= TG3_BMCR_SPEED1000;
2905 break;
855e1111 2906 }
1da177e4
LT
2907
2908 if (tp->link_config.duplex == DUPLEX_FULL)
2909 bmcr |= BMCR_FULLDPLX;
2910
2911 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
2912 (bmcr != orig_bmcr)) {
2913 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
2914 for (i = 0; i < 1500; i++) {
2915 u32 tmp;
2916
2917 udelay(10);
2918 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
2919 tg3_readphy(tp, MII_BMSR, &tmp))
2920 continue;
2921 if (!(tmp & BMSR_LSTATUS)) {
2922 udelay(40);
2923 break;
2924 }
2925 }
2926 tg3_writephy(tp, MII_BMCR, bmcr);
2927 udelay(40);
2928 }
2929 } else {
2930 tg3_writephy(tp, MII_BMCR,
2931 BMCR_ANENABLE | BMCR_ANRESTART);
2932 }
2933}
2934
2935static int tg3_init_5401phy_dsp(struct tg3 *tp)
2936{
2937 int err;
2938
2939 /* Turn off tap power management. */
2940 /* Set Extended packet length bit */
2941 err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
2942
2943 err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
2944 err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
2945
2946 err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
2947 err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
2948
2949 err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
2950 err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
2951
2952 err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
2953 err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
2954
2955 err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
2956 err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
2957
2958 udelay(40);
2959
2960 return err;
2961}
2962
3600d918 2963static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
1da177e4 2964{
3600d918
MC
2965 u32 adv_reg, all_mask = 0;
2966
2967 if (mask & ADVERTISED_10baseT_Half)
2968 all_mask |= ADVERTISE_10HALF;
2969 if (mask & ADVERTISED_10baseT_Full)
2970 all_mask |= ADVERTISE_10FULL;
2971 if (mask & ADVERTISED_100baseT_Half)
2972 all_mask |= ADVERTISE_100HALF;
2973 if (mask & ADVERTISED_100baseT_Full)
2974 all_mask |= ADVERTISE_100FULL;
1da177e4
LT
2975
2976 if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
2977 return 0;
2978
1da177e4
LT
2979 if ((adv_reg & all_mask) != all_mask)
2980 return 0;
2981 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
2982 u32 tg3_ctrl;
2983
3600d918
MC
2984 all_mask = 0;
2985 if (mask & ADVERTISED_1000baseT_Half)
2986 all_mask |= ADVERTISE_1000HALF;
2987 if (mask & ADVERTISED_1000baseT_Full)
2988 all_mask |= ADVERTISE_1000FULL;
2989
1da177e4
LT
2990 if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
2991 return 0;
2992
1da177e4
LT
2993 if ((tg3_ctrl & all_mask) != all_mask)
2994 return 0;
2995 }
2996 return 1;
2997}
2998
ef167e27
MC
2999static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
3000{
3001 u32 curadv, reqadv;
3002
3003 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
3004 return 1;
3005
3006 curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3007 reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
3008
3009 if (tp->link_config.active_duplex == DUPLEX_FULL) {
3010 if (curadv != reqadv)
3011 return 0;
3012
3013 if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
3014 tg3_readphy(tp, MII_LPA, rmtadv);
3015 } else {
3016 /* Reprogram the advertisement register, even if it
3017 * does not affect the current link. If the link
3018 * gets renegotiated in the future, we can save an
3019 * additional renegotiation cycle by advertising
3020 * it correctly in the first place.
3021 */
3022 if (curadv != reqadv) {
3023 *lcladv &= ~(ADVERTISE_PAUSE_CAP |
3024 ADVERTISE_PAUSE_ASYM);
3025 tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
3026 }
3027 }
3028
3029 return 1;
3030}
3031
1da177e4
LT
3032static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
3033{
3034 int current_link_up;
3035 u32 bmsr, dummy;
ef167e27 3036 u32 lcl_adv, rmt_adv;
1da177e4
LT
3037 u16 current_speed;
3038 u8 current_duplex;
3039 int i, err;
3040
3041 tw32(MAC_EVENT, 0);
3042
3043 tw32_f(MAC_STATUS,
3044 (MAC_STATUS_SYNC_CHANGED |
3045 MAC_STATUS_CFG_CHANGED |
3046 MAC_STATUS_MI_COMPLETION |
3047 MAC_STATUS_LNKSTATE_CHANGED));
3048 udelay(40);
3049
8ef21428
MC
3050 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
3051 tw32_f(MAC_MI_MODE,
3052 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
3053 udelay(80);
3054 }
1da177e4
LT
3055
3056 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
3057
3058 /* Some third-party PHYs need to be reset on link going
3059 * down.
3060 */
3061 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3062 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3063 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
3064 netif_carrier_ok(tp->dev)) {
3065 tg3_readphy(tp, MII_BMSR, &bmsr);
3066 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3067 !(bmsr & BMSR_LSTATUS))
3068 force_reset = 1;
3069 }
3070 if (force_reset)
3071 tg3_phy_reset(tp);
3072
79eb6904 3073 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
3074 tg3_readphy(tp, MII_BMSR, &bmsr);
3075 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
3076 !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
3077 bmsr = 0;
3078
3079 if (!(bmsr & BMSR_LSTATUS)) {
3080 err = tg3_init_5401phy_dsp(tp);
3081 if (err)
3082 return err;
3083
3084 tg3_readphy(tp, MII_BMSR, &bmsr);
3085 for (i = 0; i < 1000; i++) {
3086 udelay(10);
3087 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3088 (bmsr & BMSR_LSTATUS)) {
3089 udelay(40);
3090 break;
3091 }
3092 }
3093
79eb6904
MC
3094 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
3095 TG3_PHY_REV_BCM5401_B0 &&
1da177e4
LT
3096 !(bmsr & BMSR_LSTATUS) &&
3097 tp->link_config.active_speed == SPEED_1000) {
3098 err = tg3_phy_reset(tp);
3099 if (!err)
3100 err = tg3_init_5401phy_dsp(tp);
3101 if (err)
3102 return err;
3103 }
3104 }
3105 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3106 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
3107 /* 5701 {A0,B0} CRC bug workaround */
3108 tg3_writephy(tp, 0x15, 0x0a75);
3109 tg3_writephy(tp, 0x1c, 0x8c68);
3110 tg3_writephy(tp, 0x1c, 0x8d68);
3111 tg3_writephy(tp, 0x1c, 0x8c68);
3112 }
3113
3114 /* Clear pending interrupts... */
3115 tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
3116 tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
3117
3118 if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
3119 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
7f97a4bd 3120 else if (!(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
1da177e4
LT
3121 tg3_writephy(tp, MII_TG3_IMASK, ~0);
3122
3123 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3124 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3125 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
3126 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3127 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
3128 else
3129 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
3130 }
3131
3132 current_link_up = 0;
3133 current_speed = SPEED_INVALID;
3134 current_duplex = DUPLEX_INVALID;
3135
3136 if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
3137 u32 val;
3138
3139 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
3140 tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
3141 if (!(val & (1 << 10))) {
3142 val |= (1 << 10);
3143 tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
3144 goto relink;
3145 }
3146 }
3147
3148 bmsr = 0;
3149 for (i = 0; i < 100; i++) {
3150 tg3_readphy(tp, MII_BMSR, &bmsr);
3151 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3152 (bmsr & BMSR_LSTATUS))
3153 break;
3154 udelay(40);
3155 }
3156
3157 if (bmsr & BMSR_LSTATUS) {
3158 u32 aux_stat, bmcr;
3159
3160 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
3161 for (i = 0; i < 2000; i++) {
3162 udelay(10);
3163 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
3164 aux_stat)
3165 break;
3166 }
3167
3168 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
3169 &current_speed,
3170 &current_duplex);
3171
3172 bmcr = 0;
3173 for (i = 0; i < 200; i++) {
3174 tg3_readphy(tp, MII_BMCR, &bmcr);
3175 if (tg3_readphy(tp, MII_BMCR, &bmcr))
3176 continue;
3177 if (bmcr && bmcr != 0x7fff)
3178 break;
3179 udelay(10);
3180 }
3181
ef167e27
MC
3182 lcl_adv = 0;
3183 rmt_adv = 0;
1da177e4 3184
ef167e27
MC
3185 tp->link_config.active_speed = current_speed;
3186 tp->link_config.active_duplex = current_duplex;
3187
3188 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
3189 if ((bmcr & BMCR_ANENABLE) &&
3190 tg3_copper_is_advertising_all(tp,
3191 tp->link_config.advertising)) {
3192 if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
3193 &rmt_adv))
3194 current_link_up = 1;
1da177e4
LT
3195 }
3196 } else {
3197 if (!(bmcr & BMCR_ANENABLE) &&
3198 tp->link_config.speed == current_speed &&
ef167e27
MC
3199 tp->link_config.duplex == current_duplex &&
3200 tp->link_config.flowctrl ==
3201 tp->link_config.active_flowctrl) {
1da177e4 3202 current_link_up = 1;
1da177e4
LT
3203 }
3204 }
3205
ef167e27
MC
3206 if (current_link_up == 1 &&
3207 tp->link_config.active_duplex == DUPLEX_FULL)
3208 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1da177e4
LT
3209 }
3210
1da177e4 3211relink:
6921d201 3212 if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
1da177e4
LT
3213 u32 tmp;
3214
3215 tg3_phy_copper_begin(tp);
3216
3217 tg3_readphy(tp, MII_BMSR, &tmp);
3218 if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
3219 (tmp & BMSR_LSTATUS))
3220 current_link_up = 1;
3221 }
3222
3223 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
3224 if (current_link_up == 1) {
3225 if (tp->link_config.active_speed == SPEED_100 ||
3226 tp->link_config.active_speed == SPEED_10)
3227 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3228 else
3229 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
7f97a4bd
MC
3230 } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)
3231 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3232 else
1da177e4
LT
3233 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
3234
3235 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
3236 if (tp->link_config.active_duplex == DUPLEX_HALF)
3237 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
3238
1da177e4 3239 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
e8f3f6ca
MC
3240 if (current_link_up == 1 &&
3241 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
1da177e4 3242 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
e8f3f6ca
MC
3243 else
3244 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
1da177e4
LT
3245 }
3246
3247 /* ??? Without this setting Netgear GA302T PHY does not
3248 * ??? send/receive packets...
3249 */
79eb6904 3250 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
1da177e4
LT
3251 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
3252 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
3253 tw32_f(MAC_MI_MODE, tp->mi_mode);
3254 udelay(80);
3255 }
3256
3257 tw32_f(MAC_MODE, tp->mac_mode);
3258 udelay(40);
3259
3260 if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
3261 /* Polled via timer. */
3262 tw32_f(MAC_EVENT, 0);
3263 } else {
3264 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3265 }
3266 udelay(40);
3267
3268 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
3269 current_link_up == 1 &&
3270 tp->link_config.active_speed == SPEED_1000 &&
3271 ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
3272 (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
3273 udelay(120);
3274 tw32_f(MAC_STATUS,
3275 (MAC_STATUS_SYNC_CHANGED |
3276 MAC_STATUS_CFG_CHANGED));
3277 udelay(40);
3278 tg3_write_mem(tp,
3279 NIC_SRAM_FIRMWARE_MBOX,
3280 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
3281 }
3282
5e7dfd0f
MC
3283 /* Prevent send BD corruption. */
3284 if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
3285 u16 oldlnkctl, newlnkctl;
3286
3287 pci_read_config_word(tp->pdev,
3288 tp->pcie_cap + PCI_EXP_LNKCTL,
3289 &oldlnkctl);
3290 if (tp->link_config.active_speed == SPEED_100 ||
3291 tp->link_config.active_speed == SPEED_10)
3292 newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
3293 else
3294 newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
3295 if (newlnkctl != oldlnkctl)
3296 pci_write_config_word(tp->pdev,
3297 tp->pcie_cap + PCI_EXP_LNKCTL,
3298 newlnkctl);
3299 }
3300
1da177e4
LT
3301 if (current_link_up != netif_carrier_ok(tp->dev)) {
3302 if (current_link_up)
3303 netif_carrier_on(tp->dev);
3304 else
3305 netif_carrier_off(tp->dev);
3306 tg3_link_report(tp);
3307 }
3308
3309 return 0;
3310}
3311
3312struct tg3_fiber_aneginfo {
3313 int state;
3314#define ANEG_STATE_UNKNOWN 0
3315#define ANEG_STATE_AN_ENABLE 1
3316#define ANEG_STATE_RESTART_INIT 2
3317#define ANEG_STATE_RESTART 3
3318#define ANEG_STATE_DISABLE_LINK_OK 4
3319#define ANEG_STATE_ABILITY_DETECT_INIT 5
3320#define ANEG_STATE_ABILITY_DETECT 6
3321#define ANEG_STATE_ACK_DETECT_INIT 7
3322#define ANEG_STATE_ACK_DETECT 8
3323#define ANEG_STATE_COMPLETE_ACK_INIT 9
3324#define ANEG_STATE_COMPLETE_ACK 10
3325#define ANEG_STATE_IDLE_DETECT_INIT 11
3326#define ANEG_STATE_IDLE_DETECT 12
3327#define ANEG_STATE_LINK_OK 13
3328#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
3329#define ANEG_STATE_NEXT_PAGE_WAIT 15
3330
3331 u32 flags;
3332#define MR_AN_ENABLE 0x00000001
3333#define MR_RESTART_AN 0x00000002
3334#define MR_AN_COMPLETE 0x00000004
3335#define MR_PAGE_RX 0x00000008
3336#define MR_NP_LOADED 0x00000010
3337#define MR_TOGGLE_TX 0x00000020
3338#define MR_LP_ADV_FULL_DUPLEX 0x00000040
3339#define MR_LP_ADV_HALF_DUPLEX 0x00000080
3340#define MR_LP_ADV_SYM_PAUSE 0x00000100
3341#define MR_LP_ADV_ASYM_PAUSE 0x00000200
3342#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
3343#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
3344#define MR_LP_ADV_NEXT_PAGE 0x00001000
3345#define MR_TOGGLE_RX 0x00002000
3346#define MR_NP_RX 0x00004000
3347
3348#define MR_LINK_OK 0x80000000
3349
3350 unsigned long link_time, cur_time;
3351
3352 u32 ability_match_cfg;
3353 int ability_match_count;
3354
3355 char ability_match, idle_match, ack_match;
3356
3357 u32 txconfig, rxconfig;
3358#define ANEG_CFG_NP 0x00000080
3359#define ANEG_CFG_ACK 0x00000040
3360#define ANEG_CFG_RF2 0x00000020
3361#define ANEG_CFG_RF1 0x00000010
3362#define ANEG_CFG_PS2 0x00000001
3363#define ANEG_CFG_PS1 0x00008000
3364#define ANEG_CFG_HD 0x00004000
3365#define ANEG_CFG_FD 0x00002000
3366#define ANEG_CFG_INVAL 0x00001f06
3367
3368};
3369#define ANEG_OK 0
3370#define ANEG_DONE 1
3371#define ANEG_TIMER_ENAB 2
3372#define ANEG_FAILED -1
3373
3374#define ANEG_STATE_SETTLE_TIME 10000
3375
3376static int tg3_fiber_aneg_smachine(struct tg3 *tp,
3377 struct tg3_fiber_aneginfo *ap)
3378{
5be73b47 3379 u16 flowctrl;
1da177e4
LT
3380 unsigned long delta;
3381 u32 rx_cfg_reg;
3382 int ret;
3383
3384 if (ap->state == ANEG_STATE_UNKNOWN) {
3385 ap->rxconfig = 0;
3386 ap->link_time = 0;
3387 ap->cur_time = 0;
3388 ap->ability_match_cfg = 0;
3389 ap->ability_match_count = 0;
3390 ap->ability_match = 0;
3391 ap->idle_match = 0;
3392 ap->ack_match = 0;
3393 }
3394 ap->cur_time++;
3395
3396 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
3397 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
3398
3399 if (rx_cfg_reg != ap->ability_match_cfg) {
3400 ap->ability_match_cfg = rx_cfg_reg;
3401 ap->ability_match = 0;
3402 ap->ability_match_count = 0;
3403 } else {
3404 if (++ap->ability_match_count > 1) {
3405 ap->ability_match = 1;
3406 ap->ability_match_cfg = rx_cfg_reg;
3407 }
3408 }
3409 if (rx_cfg_reg & ANEG_CFG_ACK)
3410 ap->ack_match = 1;
3411 else
3412 ap->ack_match = 0;
3413
3414 ap->idle_match = 0;
3415 } else {
3416 ap->idle_match = 1;
3417 ap->ability_match_cfg = 0;
3418 ap->ability_match_count = 0;
3419 ap->ability_match = 0;
3420 ap->ack_match = 0;
3421
3422 rx_cfg_reg = 0;
3423 }
3424
3425 ap->rxconfig = rx_cfg_reg;
3426 ret = ANEG_OK;
3427
3428 switch(ap->state) {
3429 case ANEG_STATE_UNKNOWN:
3430 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
3431 ap->state = ANEG_STATE_AN_ENABLE;
3432
3433 /* fallthru */
3434 case ANEG_STATE_AN_ENABLE:
3435 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
3436 if (ap->flags & MR_AN_ENABLE) {
3437 ap->link_time = 0;
3438 ap->cur_time = 0;
3439 ap->ability_match_cfg = 0;
3440 ap->ability_match_count = 0;
3441 ap->ability_match = 0;
3442 ap->idle_match = 0;
3443 ap->ack_match = 0;
3444
3445 ap->state = ANEG_STATE_RESTART_INIT;
3446 } else {
3447 ap->state = ANEG_STATE_DISABLE_LINK_OK;
3448 }
3449 break;
3450
3451 case ANEG_STATE_RESTART_INIT:
3452 ap->link_time = ap->cur_time;
3453 ap->flags &= ~(MR_NP_LOADED);
3454 ap->txconfig = 0;
3455 tw32(MAC_TX_AUTO_NEG, 0);
3456 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3457 tw32_f(MAC_MODE, tp->mac_mode);
3458 udelay(40);
3459
3460 ret = ANEG_TIMER_ENAB;
3461 ap->state = ANEG_STATE_RESTART;
3462
3463 /* fallthru */
3464 case ANEG_STATE_RESTART:
3465 delta = ap->cur_time - ap->link_time;
3466 if (delta > ANEG_STATE_SETTLE_TIME) {
3467 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
3468 } else {
3469 ret = ANEG_TIMER_ENAB;
3470 }
3471 break;
3472
3473 case ANEG_STATE_DISABLE_LINK_OK:
3474 ret = ANEG_DONE;
3475 break;
3476
3477 case ANEG_STATE_ABILITY_DETECT_INIT:
3478 ap->flags &= ~(MR_TOGGLE_TX);
5be73b47
MC
3479 ap->txconfig = ANEG_CFG_FD;
3480 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3481 if (flowctrl & ADVERTISE_1000XPAUSE)
3482 ap->txconfig |= ANEG_CFG_PS1;
3483 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3484 ap->txconfig |= ANEG_CFG_PS2;
1da177e4
LT
3485 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3486 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3487 tw32_f(MAC_MODE, tp->mac_mode);
3488 udelay(40);
3489
3490 ap->state = ANEG_STATE_ABILITY_DETECT;
3491 break;
3492
3493 case ANEG_STATE_ABILITY_DETECT:
3494 if (ap->ability_match != 0 && ap->rxconfig != 0) {
3495 ap->state = ANEG_STATE_ACK_DETECT_INIT;
3496 }
3497 break;
3498
3499 case ANEG_STATE_ACK_DETECT_INIT:
3500 ap->txconfig |= ANEG_CFG_ACK;
3501 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3502 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3503 tw32_f(MAC_MODE, tp->mac_mode);
3504 udelay(40);
3505
3506 ap->state = ANEG_STATE_ACK_DETECT;
3507
3508 /* fallthru */
3509 case ANEG_STATE_ACK_DETECT:
3510 if (ap->ack_match != 0) {
3511 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
3512 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
3513 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
3514 } else {
3515 ap->state = ANEG_STATE_AN_ENABLE;
3516 }
3517 } else if (ap->ability_match != 0 &&
3518 ap->rxconfig == 0) {
3519 ap->state = ANEG_STATE_AN_ENABLE;
3520 }
3521 break;
3522
3523 case ANEG_STATE_COMPLETE_ACK_INIT:
3524 if (ap->rxconfig & ANEG_CFG_INVAL) {
3525 ret = ANEG_FAILED;
3526 break;
3527 }
3528 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
3529 MR_LP_ADV_HALF_DUPLEX |
3530 MR_LP_ADV_SYM_PAUSE |
3531 MR_LP_ADV_ASYM_PAUSE |
3532 MR_LP_ADV_REMOTE_FAULT1 |
3533 MR_LP_ADV_REMOTE_FAULT2 |
3534 MR_LP_ADV_NEXT_PAGE |
3535 MR_TOGGLE_RX |
3536 MR_NP_RX);
3537 if (ap->rxconfig & ANEG_CFG_FD)
3538 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
3539 if (ap->rxconfig & ANEG_CFG_HD)
3540 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
3541 if (ap->rxconfig & ANEG_CFG_PS1)
3542 ap->flags |= MR_LP_ADV_SYM_PAUSE;
3543 if (ap->rxconfig & ANEG_CFG_PS2)
3544 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
3545 if (ap->rxconfig & ANEG_CFG_RF1)
3546 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
3547 if (ap->rxconfig & ANEG_CFG_RF2)
3548 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
3549 if (ap->rxconfig & ANEG_CFG_NP)
3550 ap->flags |= MR_LP_ADV_NEXT_PAGE;
3551
3552 ap->link_time = ap->cur_time;
3553
3554 ap->flags ^= (MR_TOGGLE_TX);
3555 if (ap->rxconfig & 0x0008)
3556 ap->flags |= MR_TOGGLE_RX;
3557 if (ap->rxconfig & ANEG_CFG_NP)
3558 ap->flags |= MR_NP_RX;
3559 ap->flags |= MR_PAGE_RX;
3560
3561 ap->state = ANEG_STATE_COMPLETE_ACK;
3562 ret = ANEG_TIMER_ENAB;
3563 break;
3564
3565 case ANEG_STATE_COMPLETE_ACK:
3566 if (ap->ability_match != 0 &&
3567 ap->rxconfig == 0) {
3568 ap->state = ANEG_STATE_AN_ENABLE;
3569 break;
3570 }
3571 delta = ap->cur_time - ap->link_time;
3572 if (delta > ANEG_STATE_SETTLE_TIME) {
3573 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
3574 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3575 } else {
3576 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
3577 !(ap->flags & MR_NP_RX)) {
3578 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3579 } else {
3580 ret = ANEG_FAILED;
3581 }
3582 }
3583 }
3584 break;
3585
3586 case ANEG_STATE_IDLE_DETECT_INIT:
3587 ap->link_time = ap->cur_time;
3588 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3589 tw32_f(MAC_MODE, tp->mac_mode);
3590 udelay(40);
3591
3592 ap->state = ANEG_STATE_IDLE_DETECT;
3593 ret = ANEG_TIMER_ENAB;
3594 break;
3595
3596 case ANEG_STATE_IDLE_DETECT:
3597 if (ap->ability_match != 0 &&
3598 ap->rxconfig == 0) {
3599 ap->state = ANEG_STATE_AN_ENABLE;
3600 break;
3601 }
3602 delta = ap->cur_time - ap->link_time;
3603 if (delta > ANEG_STATE_SETTLE_TIME) {
3604 /* XXX another gem from the Broadcom driver :( */
3605 ap->state = ANEG_STATE_LINK_OK;
3606 }
3607 break;
3608
3609 case ANEG_STATE_LINK_OK:
3610 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
3611 ret = ANEG_DONE;
3612 break;
3613
3614 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
3615 /* ??? unimplemented */
3616 break;
3617
3618 case ANEG_STATE_NEXT_PAGE_WAIT:
3619 /* ??? unimplemented */
3620 break;
3621
3622 default:
3623 ret = ANEG_FAILED;
3624 break;
855e1111 3625 }
1da177e4
LT
3626
3627 return ret;
3628}
3629
5be73b47 3630static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
1da177e4
LT
3631{
3632 int res = 0;
3633 struct tg3_fiber_aneginfo aninfo;
3634 int status = ANEG_FAILED;
3635 unsigned int tick;
3636 u32 tmp;
3637
3638 tw32_f(MAC_TX_AUTO_NEG, 0);
3639
3640 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
3641 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
3642 udelay(40);
3643
3644 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
3645 udelay(40);
3646
3647 memset(&aninfo, 0, sizeof(aninfo));
3648 aninfo.flags |= MR_AN_ENABLE;
3649 aninfo.state = ANEG_STATE_UNKNOWN;
3650 aninfo.cur_time = 0;
3651 tick = 0;
3652 while (++tick < 195000) {
3653 status = tg3_fiber_aneg_smachine(tp, &aninfo);
3654 if (status == ANEG_DONE || status == ANEG_FAILED)
3655 break;
3656
3657 udelay(1);
3658 }
3659
3660 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3661 tw32_f(MAC_MODE, tp->mac_mode);
3662 udelay(40);
3663
5be73b47
MC
3664 *txflags = aninfo.txconfig;
3665 *rxflags = aninfo.flags;
1da177e4
LT
3666
3667 if (status == ANEG_DONE &&
3668 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
3669 MR_LP_ADV_FULL_DUPLEX)))
3670 res = 1;
3671
3672 return res;
3673}
3674
3675static void tg3_init_bcm8002(struct tg3 *tp)
3676{
3677 u32 mac_status = tr32(MAC_STATUS);
3678 int i;
3679
3680 /* Reset when initting first time or we have a link. */
3681 if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
3682 !(mac_status & MAC_STATUS_PCS_SYNCED))
3683 return;
3684
3685 /* Set PLL lock range. */
3686 tg3_writephy(tp, 0x16, 0x8007);
3687
3688 /* SW reset */
3689 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
3690
3691 /* Wait for reset to complete. */
3692 /* XXX schedule_timeout() ... */
3693 for (i = 0; i < 500; i++)
3694 udelay(10);
3695
3696 /* Config mode; select PMA/Ch 1 regs. */
3697 tg3_writephy(tp, 0x10, 0x8411);
3698
3699 /* Enable auto-lock and comdet, select txclk for tx. */
3700 tg3_writephy(tp, 0x11, 0x0a10);
3701
3702 tg3_writephy(tp, 0x18, 0x00a0);
3703 tg3_writephy(tp, 0x16, 0x41ff);
3704
3705 /* Assert and deassert POR. */
3706 tg3_writephy(tp, 0x13, 0x0400);
3707 udelay(40);
3708 tg3_writephy(tp, 0x13, 0x0000);
3709
3710 tg3_writephy(tp, 0x11, 0x0a50);
3711 udelay(40);
3712 tg3_writephy(tp, 0x11, 0x0a10);
3713
3714 /* Wait for signal to stabilize */
3715 /* XXX schedule_timeout() ... */
3716 for (i = 0; i < 15000; i++)
3717 udelay(10);
3718
3719 /* Deselect the channel register so we can read the PHYID
3720 * later.
3721 */
3722 tg3_writephy(tp, 0x10, 0x8011);
3723}
3724
3725static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
3726{
82cd3d11 3727 u16 flowctrl;
1da177e4
LT
3728 u32 sg_dig_ctrl, sg_dig_status;
3729 u32 serdes_cfg, expected_sg_dig_ctrl;
3730 int workaround, port_a;
3731 int current_link_up;
3732
3733 serdes_cfg = 0;
3734 expected_sg_dig_ctrl = 0;
3735 workaround = 0;
3736 port_a = 1;
3737 current_link_up = 0;
3738
3739 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
3740 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
3741 workaround = 1;
3742 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
3743 port_a = 0;
3744
3745 /* preserve bits 0-11,13,14 for signal pre-emphasis */
3746 /* preserve bits 20-23 for voltage regulator */
3747 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
3748 }
3749
3750 sg_dig_ctrl = tr32(SG_DIG_CTRL);
3751
3752 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
c98f6e3b 3753 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
1da177e4
LT
3754 if (workaround) {
3755 u32 val = serdes_cfg;
3756
3757 if (port_a)
3758 val |= 0xc010000;
3759 else
3760 val |= 0x4010000;
3761 tw32_f(MAC_SERDES_CFG, val);
3762 }
c98f6e3b
MC
3763
3764 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
3765 }
3766 if (mac_status & MAC_STATUS_PCS_SYNCED) {
3767 tg3_setup_flow_control(tp, 0, 0);
3768 current_link_up = 1;
3769 }
3770 goto out;
3771 }
3772
3773 /* Want auto-negotiation. */
c98f6e3b 3774 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
1da177e4 3775
82cd3d11
MC
3776 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3777 if (flowctrl & ADVERTISE_1000XPAUSE)
3778 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
3779 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3780 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
1da177e4
LT
3781
3782 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
3d3ebe74
MC
3783 if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
3784 tp->serdes_counter &&
3785 ((mac_status & (MAC_STATUS_PCS_SYNCED |
3786 MAC_STATUS_RCVD_CFG)) ==
3787 MAC_STATUS_PCS_SYNCED)) {
3788 tp->serdes_counter--;
3789 current_link_up = 1;
3790 goto out;
3791 }
3792restart_autoneg:
1da177e4
LT
3793 if (workaround)
3794 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
c98f6e3b 3795 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
1da177e4
LT
3796 udelay(5);
3797 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
3798
3d3ebe74
MC
3799 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
3800 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
1da177e4
LT
3801 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
3802 MAC_STATUS_SIGNAL_DET)) {
3d3ebe74 3803 sg_dig_status = tr32(SG_DIG_STATUS);
1da177e4
LT
3804 mac_status = tr32(MAC_STATUS);
3805
c98f6e3b 3806 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
1da177e4 3807 (mac_status & MAC_STATUS_PCS_SYNCED)) {
82cd3d11
MC
3808 u32 local_adv = 0, remote_adv = 0;
3809
3810 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
3811 local_adv |= ADVERTISE_1000XPAUSE;
3812 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
3813 local_adv |= ADVERTISE_1000XPSE_ASYM;
1da177e4 3814
c98f6e3b 3815 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
82cd3d11 3816 remote_adv |= LPA_1000XPAUSE;
c98f6e3b 3817 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
82cd3d11 3818 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
3819
3820 tg3_setup_flow_control(tp, local_adv, remote_adv);
3821 current_link_up = 1;
3d3ebe74
MC
3822 tp->serdes_counter = 0;
3823 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
c98f6e3b 3824 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
3d3ebe74
MC
3825 if (tp->serdes_counter)
3826 tp->serdes_counter--;
1da177e4
LT
3827 else {
3828 if (workaround) {
3829 u32 val = serdes_cfg;
3830
3831 if (port_a)
3832 val |= 0xc010000;
3833 else
3834 val |= 0x4010000;
3835
3836 tw32_f(MAC_SERDES_CFG, val);
3837 }
3838
c98f6e3b 3839 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
3840 udelay(40);
3841
3842 /* Link parallel detection - link is up */
3843 /* only if we have PCS_SYNC and not */
3844 /* receiving config code words */
3845 mac_status = tr32(MAC_STATUS);
3846 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
3847 !(mac_status & MAC_STATUS_RCVD_CFG)) {
3848 tg3_setup_flow_control(tp, 0, 0);
3849 current_link_up = 1;
3d3ebe74
MC
3850 tp->tg3_flags2 |=
3851 TG3_FLG2_PARALLEL_DETECT;
3852 tp->serdes_counter =
3853 SERDES_PARALLEL_DET_TIMEOUT;
3854 } else
3855 goto restart_autoneg;
1da177e4
LT
3856 }
3857 }
3d3ebe74
MC
3858 } else {
3859 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
3860 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
1da177e4
LT
3861 }
3862
3863out:
3864 return current_link_up;
3865}
3866
3867static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
3868{
3869 int current_link_up = 0;
3870
5cf64b8a 3871 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
1da177e4 3872 goto out;
1da177e4
LT
3873
3874 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5be73b47 3875 u32 txflags, rxflags;
1da177e4 3876 int i;
6aa20a22 3877
5be73b47
MC
3878 if (fiber_autoneg(tp, &txflags, &rxflags)) {
3879 u32 local_adv = 0, remote_adv = 0;
1da177e4 3880
5be73b47
MC
3881 if (txflags & ANEG_CFG_PS1)
3882 local_adv |= ADVERTISE_1000XPAUSE;
3883 if (txflags & ANEG_CFG_PS2)
3884 local_adv |= ADVERTISE_1000XPSE_ASYM;
3885
3886 if (rxflags & MR_LP_ADV_SYM_PAUSE)
3887 remote_adv |= LPA_1000XPAUSE;
3888 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
3889 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
3890
3891 tg3_setup_flow_control(tp, local_adv, remote_adv);
3892
1da177e4
LT
3893 current_link_up = 1;
3894 }
3895 for (i = 0; i < 30; i++) {
3896 udelay(20);
3897 tw32_f(MAC_STATUS,
3898 (MAC_STATUS_SYNC_CHANGED |
3899 MAC_STATUS_CFG_CHANGED));
3900 udelay(40);
3901 if ((tr32(MAC_STATUS) &
3902 (MAC_STATUS_SYNC_CHANGED |
3903 MAC_STATUS_CFG_CHANGED)) == 0)
3904 break;
3905 }
3906
3907 mac_status = tr32(MAC_STATUS);
3908 if (current_link_up == 0 &&
3909 (mac_status & MAC_STATUS_PCS_SYNCED) &&
3910 !(mac_status & MAC_STATUS_RCVD_CFG))
3911 current_link_up = 1;
3912 } else {
5be73b47
MC
3913 tg3_setup_flow_control(tp, 0, 0);
3914
1da177e4
LT
3915 /* Forcing 1000FD link up. */
3916 current_link_up = 1;
1da177e4
LT
3917
3918 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
3919 udelay(40);
e8f3f6ca
MC
3920
3921 tw32_f(MAC_MODE, tp->mac_mode);
3922 udelay(40);
1da177e4
LT
3923 }
3924
3925out:
3926 return current_link_up;
3927}
3928
3929static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
3930{
3931 u32 orig_pause_cfg;
3932 u16 orig_active_speed;
3933 u8 orig_active_duplex;
3934 u32 mac_status;
3935 int current_link_up;
3936 int i;
3937
8d018621 3938 orig_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
3939 orig_active_speed = tp->link_config.active_speed;
3940 orig_active_duplex = tp->link_config.active_duplex;
3941
3942 if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
3943 netif_carrier_ok(tp->dev) &&
3944 (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
3945 mac_status = tr32(MAC_STATUS);
3946 mac_status &= (MAC_STATUS_PCS_SYNCED |
3947 MAC_STATUS_SIGNAL_DET |
3948 MAC_STATUS_CFG_CHANGED |
3949 MAC_STATUS_RCVD_CFG);
3950 if (mac_status == (MAC_STATUS_PCS_SYNCED |
3951 MAC_STATUS_SIGNAL_DET)) {
3952 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
3953 MAC_STATUS_CFG_CHANGED));
3954 return 0;
3955 }
3956 }
3957
3958 tw32_f(MAC_TX_AUTO_NEG, 0);
3959
3960 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
3961 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
3962 tw32_f(MAC_MODE, tp->mac_mode);
3963 udelay(40);
3964
79eb6904 3965 if (tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
3966 tg3_init_bcm8002(tp);
3967
3968 /* Enable link change event even when serdes polling. */
3969 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3970 udelay(40);
3971
3972 current_link_up = 0;
3973 mac_status = tr32(MAC_STATUS);
3974
3975 if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
3976 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
3977 else
3978 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
3979
898a56f8 3980 tp->napi[0].hw_status->status =
1da177e4 3981 (SD_STATUS_UPDATED |
898a56f8 3982 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
1da177e4
LT
3983
3984 for (i = 0; i < 100; i++) {
3985 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
3986 MAC_STATUS_CFG_CHANGED));
3987 udelay(5);
3988 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
3d3ebe74
MC
3989 MAC_STATUS_CFG_CHANGED |
3990 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
1da177e4
LT
3991 break;
3992 }
3993
3994 mac_status = tr32(MAC_STATUS);
3995 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
3996 current_link_up = 0;
3d3ebe74
MC
3997 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
3998 tp->serdes_counter == 0) {
1da177e4
LT
3999 tw32_f(MAC_MODE, (tp->mac_mode |
4000 MAC_MODE_SEND_CONFIGS));
4001 udelay(1);
4002 tw32_f(MAC_MODE, tp->mac_mode);
4003 }
4004 }
4005
4006 if (current_link_up == 1) {
4007 tp->link_config.active_speed = SPEED_1000;
4008 tp->link_config.active_duplex = DUPLEX_FULL;
4009 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4010 LED_CTRL_LNKLED_OVERRIDE |
4011 LED_CTRL_1000MBPS_ON));
4012 } else {
4013 tp->link_config.active_speed = SPEED_INVALID;
4014 tp->link_config.active_duplex = DUPLEX_INVALID;
4015 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4016 LED_CTRL_LNKLED_OVERRIDE |
4017 LED_CTRL_TRAFFIC_OVERRIDE));
4018 }
4019
4020 if (current_link_up != netif_carrier_ok(tp->dev)) {
4021 if (current_link_up)
4022 netif_carrier_on(tp->dev);
4023 else
4024 netif_carrier_off(tp->dev);
4025 tg3_link_report(tp);
4026 } else {
8d018621 4027 u32 now_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4028 if (orig_pause_cfg != now_pause_cfg ||
4029 orig_active_speed != tp->link_config.active_speed ||
4030 orig_active_duplex != tp->link_config.active_duplex)
4031 tg3_link_report(tp);
4032 }
4033
4034 return 0;
4035}
4036
747e8f8b
MC
4037static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
4038{
4039 int current_link_up, err = 0;
4040 u32 bmsr, bmcr;
4041 u16 current_speed;
4042 u8 current_duplex;
ef167e27 4043 u32 local_adv, remote_adv;
747e8f8b
MC
4044
4045 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4046 tw32_f(MAC_MODE, tp->mac_mode);
4047 udelay(40);
4048
4049 tw32(MAC_EVENT, 0);
4050
4051 tw32_f(MAC_STATUS,
4052 (MAC_STATUS_SYNC_CHANGED |
4053 MAC_STATUS_CFG_CHANGED |
4054 MAC_STATUS_MI_COMPLETION |
4055 MAC_STATUS_LNKSTATE_CHANGED));
4056 udelay(40);
4057
4058 if (force_reset)
4059 tg3_phy_reset(tp);
4060
4061 current_link_up = 0;
4062 current_speed = SPEED_INVALID;
4063 current_duplex = DUPLEX_INVALID;
4064
4065 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4066 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4067 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
4068 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4069 bmsr |= BMSR_LSTATUS;
4070 else
4071 bmsr &= ~BMSR_LSTATUS;
4072 }
747e8f8b
MC
4073
4074 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
4075
4076 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
2bd3ed04 4077 (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
747e8f8b
MC
4078 /* do nothing, just check for link up at the end */
4079 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
4080 u32 adv, new_adv;
4081
4082 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4083 new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
4084 ADVERTISE_1000XPAUSE |
4085 ADVERTISE_1000XPSE_ASYM |
4086 ADVERTISE_SLCT);
4087
ba4d07a8 4088 new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
747e8f8b
MC
4089
4090 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
4091 new_adv |= ADVERTISE_1000XHALF;
4092 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
4093 new_adv |= ADVERTISE_1000XFULL;
4094
4095 if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
4096 tg3_writephy(tp, MII_ADVERTISE, new_adv);
4097 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
4098 tg3_writephy(tp, MII_BMCR, bmcr);
4099
4100 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3d3ebe74 4101 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
747e8f8b
MC
4102 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
4103
4104 return err;
4105 }
4106 } else {
4107 u32 new_bmcr;
4108
4109 bmcr &= ~BMCR_SPEED1000;
4110 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
4111
4112 if (tp->link_config.duplex == DUPLEX_FULL)
4113 new_bmcr |= BMCR_FULLDPLX;
4114
4115 if (new_bmcr != bmcr) {
4116 /* BMCR_SPEED1000 is a reserved bit that needs
4117 * to be set on write.
4118 */
4119 new_bmcr |= BMCR_SPEED1000;
4120
4121 /* Force a linkdown */
4122 if (netif_carrier_ok(tp->dev)) {
4123 u32 adv;
4124
4125 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4126 adv &= ~(ADVERTISE_1000XFULL |
4127 ADVERTISE_1000XHALF |
4128 ADVERTISE_SLCT);
4129 tg3_writephy(tp, MII_ADVERTISE, adv);
4130 tg3_writephy(tp, MII_BMCR, bmcr |
4131 BMCR_ANRESTART |
4132 BMCR_ANENABLE);
4133 udelay(10);
4134 netif_carrier_off(tp->dev);
4135 }
4136 tg3_writephy(tp, MII_BMCR, new_bmcr);
4137 bmcr = new_bmcr;
4138 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4139 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4140 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
4141 ASIC_REV_5714) {
4142 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4143 bmsr |= BMSR_LSTATUS;
4144 else
4145 bmsr &= ~BMSR_LSTATUS;
4146 }
747e8f8b
MC
4147 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
4148 }
4149 }
4150
4151 if (bmsr & BMSR_LSTATUS) {
4152 current_speed = SPEED_1000;
4153 current_link_up = 1;
4154 if (bmcr & BMCR_FULLDPLX)
4155 current_duplex = DUPLEX_FULL;
4156 else
4157 current_duplex = DUPLEX_HALF;
4158
ef167e27
MC
4159 local_adv = 0;
4160 remote_adv = 0;
4161
747e8f8b 4162 if (bmcr & BMCR_ANENABLE) {
ef167e27 4163 u32 common;
747e8f8b
MC
4164
4165 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
4166 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
4167 common = local_adv & remote_adv;
4168 if (common & (ADVERTISE_1000XHALF |
4169 ADVERTISE_1000XFULL)) {
4170 if (common & ADVERTISE_1000XFULL)
4171 current_duplex = DUPLEX_FULL;
4172 else
4173 current_duplex = DUPLEX_HALF;
747e8f8b
MC
4174 }
4175 else
4176 current_link_up = 0;
4177 }
4178 }
4179
ef167e27
MC
4180 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
4181 tg3_setup_flow_control(tp, local_adv, remote_adv);
4182
747e8f8b
MC
4183 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4184 if (tp->link_config.active_duplex == DUPLEX_HALF)
4185 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4186
4187 tw32_f(MAC_MODE, tp->mac_mode);
4188 udelay(40);
4189
4190 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4191
4192 tp->link_config.active_speed = current_speed;
4193 tp->link_config.active_duplex = current_duplex;
4194
4195 if (current_link_up != netif_carrier_ok(tp->dev)) {
4196 if (current_link_up)
4197 netif_carrier_on(tp->dev);
4198 else {
4199 netif_carrier_off(tp->dev);
4200 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
4201 }
4202 tg3_link_report(tp);
4203 }
4204 return err;
4205}
4206
4207static void tg3_serdes_parallel_detect(struct tg3 *tp)
4208{
3d3ebe74 4209 if (tp->serdes_counter) {
747e8f8b 4210 /* Give autoneg time to complete. */
3d3ebe74 4211 tp->serdes_counter--;
747e8f8b
MC
4212 return;
4213 }
4214 if (!netif_carrier_ok(tp->dev) &&
4215 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
4216 u32 bmcr;
4217
4218 tg3_readphy(tp, MII_BMCR, &bmcr);
4219 if (bmcr & BMCR_ANENABLE) {
4220 u32 phy1, phy2;
4221
4222 /* Select shadow register 0x1f */
4223 tg3_writephy(tp, 0x1c, 0x7c00);
4224 tg3_readphy(tp, 0x1c, &phy1);
4225
4226 /* Select expansion interrupt status register */
4227 tg3_writephy(tp, 0x17, 0x0f01);
4228 tg3_readphy(tp, 0x15, &phy2);
4229 tg3_readphy(tp, 0x15, &phy2);
4230
4231 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
4232 /* We have signal detect and not receiving
4233 * config code words, link is up by parallel
4234 * detection.
4235 */
4236
4237 bmcr &= ~BMCR_ANENABLE;
4238 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
4239 tg3_writephy(tp, MII_BMCR, bmcr);
4240 tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
4241 }
4242 }
4243 }
4244 else if (netif_carrier_ok(tp->dev) &&
4245 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
4246 (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
4247 u32 phy2;
4248
4249 /* Select expansion interrupt status register */
4250 tg3_writephy(tp, 0x17, 0x0f01);
4251 tg3_readphy(tp, 0x15, &phy2);
4252 if (phy2 & 0x20) {
4253 u32 bmcr;
4254
4255 /* Config code words received, turn on autoneg. */
4256 tg3_readphy(tp, MII_BMCR, &bmcr);
4257 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
4258
4259 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
4260
4261 }
4262 }
4263}
4264
1da177e4
LT
4265static int tg3_setup_phy(struct tg3 *tp, int force_reset)
4266{
4267 int err;
4268
4269 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
4270 err = tg3_setup_fiber_phy(tp, force_reset);
747e8f8b
MC
4271 } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
4272 err = tg3_setup_fiber_mii_phy(tp, force_reset);
1da177e4
LT
4273 } else {
4274 err = tg3_setup_copper_phy(tp, force_reset);
4275 }
4276
bcb37f6c 4277 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
aa6c91fe
MC
4278 u32 val, scale;
4279
4280 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
4281 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
4282 scale = 65;
4283 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
4284 scale = 6;
4285 else
4286 scale = 12;
4287
4288 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
4289 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
4290 tw32(GRC_MISC_CFG, val);
4291 }
4292
1da177e4
LT
4293 if (tp->link_config.active_speed == SPEED_1000 &&
4294 tp->link_config.active_duplex == DUPLEX_HALF)
4295 tw32(MAC_TX_LENGTHS,
4296 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
4297 (6 << TX_LENGTHS_IPG_SHIFT) |
4298 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
4299 else
4300 tw32(MAC_TX_LENGTHS,
4301 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
4302 (6 << TX_LENGTHS_IPG_SHIFT) |
4303 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
4304
4305 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
4306 if (netif_carrier_ok(tp->dev)) {
4307 tw32(HOSTCC_STAT_COAL_TICKS,
15f9850d 4308 tp->coal.stats_block_coalesce_usecs);
1da177e4
LT
4309 } else {
4310 tw32(HOSTCC_STAT_COAL_TICKS, 0);
4311 }
4312 }
4313
8ed5d97e
MC
4314 if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
4315 u32 val = tr32(PCIE_PWR_MGMT_THRESH);
4316 if (!netif_carrier_ok(tp->dev))
4317 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
4318 tp->pwrmgmt_thresh;
4319 else
4320 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
4321 tw32(PCIE_PWR_MGMT_THRESH, val);
4322 }
4323
1da177e4
LT
4324 return err;
4325}
4326
df3e6548
MC
4327/* This is called whenever we suspect that the system chipset is re-
4328 * ordering the sequence of MMIO to the tx send mailbox. The symptom
4329 * is bogus tx completions. We try to recover by setting the
4330 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
4331 * in the workqueue.
4332 */
4333static void tg3_tx_recover(struct tg3 *tp)
4334{
4335 BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
4336 tp->write32_tx_mbox == tg3_write_indirect_mbox);
4337
5129c3a3
MC
4338 netdev_warn(tp->dev,
4339 "The system may be re-ordering memory-mapped I/O "
4340 "cycles to the network device, attempting to recover. "
4341 "Please report the problem to the driver maintainer "
4342 "and include system chipset information.\n");
df3e6548
MC
4343
4344 spin_lock(&tp->lock);
df3e6548 4345 tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
df3e6548
MC
4346 spin_unlock(&tp->lock);
4347}
4348
f3f3f27e 4349static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
1b2a7205
MC
4350{
4351 smp_mb();
f3f3f27e
MC
4352 return tnapi->tx_pending -
4353 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
1b2a7205
MC
4354}
4355
1da177e4
LT
4356/* Tigon3 never reports partial packet sends. So we do not
4357 * need special logic to handle SKBs that have not had all
4358 * of their frags sent yet, like SunGEM does.
4359 */
17375d25 4360static void tg3_tx(struct tg3_napi *tnapi)
1da177e4 4361{
17375d25 4362 struct tg3 *tp = tnapi->tp;
898a56f8 4363 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
f3f3f27e 4364 u32 sw_idx = tnapi->tx_cons;
fe5f5787
MC
4365 struct netdev_queue *txq;
4366 int index = tnapi - tp->napi;
4367
19cfaecc 4368 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
fe5f5787
MC
4369 index--;
4370
4371 txq = netdev_get_tx_queue(tp->dev, index);
1da177e4
LT
4372
4373 while (sw_idx != hw_idx) {
f4188d8a 4374 struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
1da177e4 4375 struct sk_buff *skb = ri->skb;
df3e6548
MC
4376 int i, tx_bug = 0;
4377
4378 if (unlikely(skb == NULL)) {
4379 tg3_tx_recover(tp);
4380 return;
4381 }
1da177e4 4382
f4188d8a
AD
4383 pci_unmap_single(tp->pdev,
4384 pci_unmap_addr(ri, mapping),
4385 skb_headlen(skb),
4386 PCI_DMA_TODEVICE);
1da177e4
LT
4387
4388 ri->skb = NULL;
4389
4390 sw_idx = NEXT_TX(sw_idx);
4391
4392 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
f3f3f27e 4393 ri = &tnapi->tx_buffers[sw_idx];
df3e6548
MC
4394 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
4395 tx_bug = 1;
f4188d8a
AD
4396
4397 pci_unmap_page(tp->pdev,
4398 pci_unmap_addr(ri, mapping),
4399 skb_shinfo(skb)->frags[i].size,
4400 PCI_DMA_TODEVICE);
1da177e4
LT
4401 sw_idx = NEXT_TX(sw_idx);
4402 }
4403
f47c11ee 4404 dev_kfree_skb(skb);
df3e6548
MC
4405
4406 if (unlikely(tx_bug)) {
4407 tg3_tx_recover(tp);
4408 return;
4409 }
1da177e4
LT
4410 }
4411
f3f3f27e 4412 tnapi->tx_cons = sw_idx;
1da177e4 4413
1b2a7205
MC
4414 /* Need to make the tx_cons update visible to tg3_start_xmit()
4415 * before checking for netif_queue_stopped(). Without the
4416 * memory barrier, there is a small possibility that tg3_start_xmit()
4417 * will miss it and cause the queue to be stopped forever.
4418 */
4419 smp_mb();
4420
fe5f5787 4421 if (unlikely(netif_tx_queue_stopped(txq) &&
f3f3f27e 4422 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
fe5f5787
MC
4423 __netif_tx_lock(txq, smp_processor_id());
4424 if (netif_tx_queue_stopped(txq) &&
f3f3f27e 4425 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
fe5f5787
MC
4426 netif_tx_wake_queue(txq);
4427 __netif_tx_unlock(txq);
51b91468 4428 }
1da177e4
LT
4429}
4430
2b2cdb65
MC
4431static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
4432{
4433 if (!ri->skb)
4434 return;
4435
4436 pci_unmap_single(tp->pdev, pci_unmap_addr(ri, mapping),
4437 map_sz, PCI_DMA_FROMDEVICE);
4438 dev_kfree_skb_any(ri->skb);
4439 ri->skb = NULL;
4440}
4441
1da177e4
LT
4442/* Returns size of skb allocated or < 0 on error.
4443 *
4444 * We only need to fill in the address because the other members
4445 * of the RX descriptor are invariant, see tg3_init_rings.
4446 *
4447 * Note the purposeful assymetry of cpu vs. chip accesses. For
4448 * posting buffers we only dirty the first cache line of the RX
4449 * descriptor (containing the address). Whereas for the RX status
4450 * buffers the cpu only reads the last cacheline of the RX descriptor
4451 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
4452 */
86b21e59 4453static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
a3896167 4454 u32 opaque_key, u32 dest_idx_unmasked)
1da177e4
LT
4455{
4456 struct tg3_rx_buffer_desc *desc;
4457 struct ring_info *map, *src_map;
4458 struct sk_buff *skb;
4459 dma_addr_t mapping;
4460 int skb_size, dest_idx;
4461
4462 src_map = NULL;
4463 switch (opaque_key) {
4464 case RXD_OPAQUE_RING_STD:
4465 dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
21f581a5
MC
4466 desc = &tpr->rx_std[dest_idx];
4467 map = &tpr->rx_std_buffers[dest_idx];
287be12e 4468 skb_size = tp->rx_pkt_map_sz;
1da177e4
LT
4469 break;
4470
4471 case RXD_OPAQUE_RING_JUMBO:
4472 dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
79ed5ac7 4473 desc = &tpr->rx_jmb[dest_idx].std;
21f581a5 4474 map = &tpr->rx_jmb_buffers[dest_idx];
287be12e 4475 skb_size = TG3_RX_JMB_MAP_SZ;
1da177e4
LT
4476 break;
4477
4478 default:
4479 return -EINVAL;
855e1111 4480 }
1da177e4
LT
4481
4482 /* Do not overwrite any of the map or rp information
4483 * until we are sure we can commit to a new buffer.
4484 *
4485 * Callers depend upon this behavior and assume that
4486 * we leave everything unchanged if we fail.
4487 */
287be12e 4488 skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
1da177e4
LT
4489 if (skb == NULL)
4490 return -ENOMEM;
4491
1da177e4
LT
4492 skb_reserve(skb, tp->rx_offset);
4493
287be12e 4494 mapping = pci_map_single(tp->pdev, skb->data, skb_size,
1da177e4 4495 PCI_DMA_FROMDEVICE);
a21771dd
MC
4496 if (pci_dma_mapping_error(tp->pdev, mapping)) {
4497 dev_kfree_skb(skb);
4498 return -EIO;
4499 }
1da177e4
LT
4500
4501 map->skb = skb;
4502 pci_unmap_addr_set(map, mapping, mapping);
4503
1da177e4
LT
4504 desc->addr_hi = ((u64)mapping >> 32);
4505 desc->addr_lo = ((u64)mapping & 0xffffffff);
4506
4507 return skb_size;
4508}
4509
4510/* We only need to move over in the address because the other
4511 * members of the RX descriptor are invariant. See notes above
4512 * tg3_alloc_rx_skb for full details.
4513 */
a3896167
MC
4514static void tg3_recycle_rx(struct tg3_napi *tnapi,
4515 struct tg3_rx_prodring_set *dpr,
4516 u32 opaque_key, int src_idx,
4517 u32 dest_idx_unmasked)
1da177e4 4518{
17375d25 4519 struct tg3 *tp = tnapi->tp;
1da177e4
LT
4520 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
4521 struct ring_info *src_map, *dest_map;
4522 int dest_idx;
a3896167 4523 struct tg3_rx_prodring_set *spr = &tp->prodring[0];
1da177e4
LT
4524
4525 switch (opaque_key) {
4526 case RXD_OPAQUE_RING_STD:
4527 dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
a3896167
MC
4528 dest_desc = &dpr->rx_std[dest_idx];
4529 dest_map = &dpr->rx_std_buffers[dest_idx];
4530 src_desc = &spr->rx_std[src_idx];
4531 src_map = &spr->rx_std_buffers[src_idx];
1da177e4
LT
4532 break;
4533
4534 case RXD_OPAQUE_RING_JUMBO:
4535 dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
a3896167
MC
4536 dest_desc = &dpr->rx_jmb[dest_idx].std;
4537 dest_map = &dpr->rx_jmb_buffers[dest_idx];
4538 src_desc = &spr->rx_jmb[src_idx].std;
4539 src_map = &spr->rx_jmb_buffers[src_idx];
1da177e4
LT
4540 break;
4541
4542 default:
4543 return;
855e1111 4544 }
1da177e4
LT
4545
4546 dest_map->skb = src_map->skb;
4547 pci_unmap_addr_set(dest_map, mapping,
4548 pci_unmap_addr(src_map, mapping));
4549 dest_desc->addr_hi = src_desc->addr_hi;
4550 dest_desc->addr_lo = src_desc->addr_lo;
e92967bf
MC
4551
4552 /* Ensure that the update to the skb happens after the physical
4553 * addresses have been transferred to the new BD location.
4554 */
4555 smp_wmb();
4556
1da177e4
LT
4557 src_map->skb = NULL;
4558}
4559
1da177e4
LT
4560/* The RX ring scheme is composed of multiple rings which post fresh
4561 * buffers to the chip, and one special ring the chip uses to report
4562 * status back to the host.
4563 *
4564 * The special ring reports the status of received packets to the
4565 * host. The chip does not write into the original descriptor the
4566 * RX buffer was obtained from. The chip simply takes the original
4567 * descriptor as provided by the host, updates the status and length
4568 * field, then writes this into the next status ring entry.
4569 *
4570 * Each ring the host uses to post buffers to the chip is described
4571 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
4572 * it is first placed into the on-chip ram. When the packet's length
4573 * is known, it walks down the TG3_BDINFO entries to select the ring.
4574 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
4575 * which is within the range of the new packet's length is chosen.
4576 *
4577 * The "separate ring for rx status" scheme may sound queer, but it makes
4578 * sense from a cache coherency perspective. If only the host writes
4579 * to the buffer post rings, and only the chip writes to the rx status
4580 * rings, then cache lines never move beyond shared-modified state.
4581 * If both the host and chip were to write into the same ring, cache line
4582 * eviction could occur since both entities want it in an exclusive state.
4583 */
17375d25 4584static int tg3_rx(struct tg3_napi *tnapi, int budget)
1da177e4 4585{
17375d25 4586 struct tg3 *tp = tnapi->tp;
f92905de 4587 u32 work_mask, rx_std_posted = 0;
4361935a 4588 u32 std_prod_idx, jmb_prod_idx;
72334482 4589 u32 sw_idx = tnapi->rx_rcb_ptr;
483ba50b 4590 u16 hw_idx;
1da177e4 4591 int received;
b196c7e4 4592 struct tg3_rx_prodring_set *tpr = tnapi->prodring;
1da177e4 4593
8d9d7cfc 4594 hw_idx = *(tnapi->rx_rcb_prod_idx);
1da177e4
LT
4595 /*
4596 * We need to order the read of hw_idx and the read of
4597 * the opaque cookie.
4598 */
4599 rmb();
1da177e4
LT
4600 work_mask = 0;
4601 received = 0;
4361935a
MC
4602 std_prod_idx = tpr->rx_std_prod_idx;
4603 jmb_prod_idx = tpr->rx_jmb_prod_idx;
1da177e4 4604 while (sw_idx != hw_idx && budget > 0) {
afc081f8 4605 struct ring_info *ri;
72334482 4606 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
1da177e4
LT
4607 unsigned int len;
4608 struct sk_buff *skb;
4609 dma_addr_t dma_addr;
4610 u32 opaque_key, desc_idx, *post_ptr;
4611
4612 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
4613 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
4614 if (opaque_key == RXD_OPAQUE_RING_STD) {
b196c7e4 4615 ri = &tp->prodring[0].rx_std_buffers[desc_idx];
21f581a5
MC
4616 dma_addr = pci_unmap_addr(ri, mapping);
4617 skb = ri->skb;
4361935a 4618 post_ptr = &std_prod_idx;
f92905de 4619 rx_std_posted++;
1da177e4 4620 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
b196c7e4 4621 ri = &tp->prodring[0].rx_jmb_buffers[desc_idx];
21f581a5
MC
4622 dma_addr = pci_unmap_addr(ri, mapping);
4623 skb = ri->skb;
4361935a 4624 post_ptr = &jmb_prod_idx;
21f581a5 4625 } else
1da177e4 4626 goto next_pkt_nopost;
1da177e4
LT
4627
4628 work_mask |= opaque_key;
4629
4630 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
4631 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
4632 drop_it:
a3896167 4633 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
4634 desc_idx, *post_ptr);
4635 drop_it_no_recycle:
4636 /* Other statistics kept track of by card. */
4637 tp->net_stats.rx_dropped++;
4638 goto next_pkt;
4639 }
4640
ad829268
MC
4641 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
4642 ETH_FCS_LEN;
1da177e4 4643
8e95a202
JP
4644 if (len > RX_COPY_THRESHOLD &&
4645 tp->rx_offset == NET_IP_ALIGN) {
4646 /* rx_offset will likely not equal NET_IP_ALIGN
4647 * if this is a 5701 card running in PCI-X mode
4648 * [see tg3_get_invariants()]
4649 */
1da177e4
LT
4650 int skb_size;
4651
86b21e59 4652 skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
afc081f8 4653 *post_ptr);
1da177e4
LT
4654 if (skb_size < 0)
4655 goto drop_it;
4656
287be12e 4657 pci_unmap_single(tp->pdev, dma_addr, skb_size,
1da177e4
LT
4658 PCI_DMA_FROMDEVICE);
4659
61e800cf
MC
4660 /* Ensure that the update to the skb happens
4661 * after the usage of the old DMA mapping.
4662 */
4663 smp_wmb();
4664
4665 ri->skb = NULL;
4666
1da177e4
LT
4667 skb_put(skb, len);
4668 } else {
4669 struct sk_buff *copy_skb;
4670
a3896167 4671 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
4672 desc_idx, *post_ptr);
4673
ad829268
MC
4674 copy_skb = netdev_alloc_skb(tp->dev,
4675 len + TG3_RAW_IP_ALIGN);
1da177e4
LT
4676 if (copy_skb == NULL)
4677 goto drop_it_no_recycle;
4678
ad829268 4679 skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
1da177e4
LT
4680 skb_put(copy_skb, len);
4681 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
d626f62b 4682 skb_copy_from_linear_data(skb, copy_skb->data, len);
1da177e4
LT
4683 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
4684
4685 /* We'll reuse the original ring buffer. */
4686 skb = copy_skb;
4687 }
4688
4689 if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
4690 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
4691 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
4692 >> RXD_TCPCSUM_SHIFT) == 0xffff))
4693 skb->ip_summed = CHECKSUM_UNNECESSARY;
4694 else
4695 skb->ip_summed = CHECKSUM_NONE;
4696
4697 skb->protocol = eth_type_trans(skb, tp->dev);
f7b493e0
MC
4698
4699 if (len > (tp->dev->mtu + ETH_HLEN) &&
4700 skb->protocol != htons(ETH_P_8021Q)) {
4701 dev_kfree_skb(skb);
4702 goto next_pkt;
4703 }
4704
1da177e4
LT
4705#if TG3_VLAN_TAG_USED
4706 if (tp->vlgrp != NULL &&
4707 desc->type_flags & RXD_FLAG_VLAN) {
17375d25 4708 vlan_gro_receive(&tnapi->napi, tp->vlgrp,
8ef0442f 4709 desc->err_vlan & RXD_VLAN_MASK, skb);
1da177e4
LT
4710 } else
4711#endif
17375d25 4712 napi_gro_receive(&tnapi->napi, skb);
1da177e4 4713
1da177e4
LT
4714 received++;
4715 budget--;
4716
4717next_pkt:
4718 (*post_ptr)++;
f92905de
MC
4719
4720 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
86cfe4ff
MC
4721 tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
4722 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
4723 tpr->rx_std_prod_idx);
f92905de
MC
4724 work_mask &= ~RXD_OPAQUE_RING_STD;
4725 rx_std_posted = 0;
4726 }
1da177e4 4727next_pkt_nopost:
483ba50b 4728 sw_idx++;
6b31a515 4729 sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
52f6d697
MC
4730
4731 /* Refresh hw_idx to see if there is new work */
4732 if (sw_idx == hw_idx) {
8d9d7cfc 4733 hw_idx = *(tnapi->rx_rcb_prod_idx);
52f6d697
MC
4734 rmb();
4735 }
1da177e4
LT
4736 }
4737
4738 /* ACK the status ring. */
72334482
MC
4739 tnapi->rx_rcb_ptr = sw_idx;
4740 tw32_rx_mbox(tnapi->consmbox, sw_idx);
1da177e4
LT
4741
4742 /* Refill RX ring(s). */
e4af1af9 4743 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
b196c7e4
MC
4744 if (work_mask & RXD_OPAQUE_RING_STD) {
4745 tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
4746 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
4747 tpr->rx_std_prod_idx);
4748 }
4749 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
4750 tpr->rx_jmb_prod_idx = jmb_prod_idx %
4751 TG3_RX_JUMBO_RING_SIZE;
4752 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
4753 tpr->rx_jmb_prod_idx);
4754 }
4755 mmiowb();
4756 } else if (work_mask) {
4757 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
4758 * updated before the producer indices can be updated.
4759 */
4760 smp_wmb();
4761
4361935a 4762 tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
4361935a 4763 tpr->rx_jmb_prod_idx = jmb_prod_idx % TG3_RX_JUMBO_RING_SIZE;
b196c7e4 4764
e4af1af9
MC
4765 if (tnapi != &tp->napi[1])
4766 napi_schedule(&tp->napi[1].napi);
1da177e4 4767 }
1da177e4
LT
4768
4769 return received;
4770}
4771
35f2d7d0 4772static void tg3_poll_link(struct tg3 *tp)
1da177e4 4773{
1da177e4
LT
4774 /* handle link change and other phy events */
4775 if (!(tp->tg3_flags &
4776 (TG3_FLAG_USE_LINKCHG_REG |
4777 TG3_FLAG_POLL_SERDES))) {
35f2d7d0
MC
4778 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
4779
1da177e4
LT
4780 if (sblk->status & SD_STATUS_LINK_CHG) {
4781 sblk->status = SD_STATUS_UPDATED |
35f2d7d0 4782 (sblk->status & ~SD_STATUS_LINK_CHG);
f47c11ee 4783 spin_lock(&tp->lock);
dd477003
MC
4784 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
4785 tw32_f(MAC_STATUS,
4786 (MAC_STATUS_SYNC_CHANGED |
4787 MAC_STATUS_CFG_CHANGED |
4788 MAC_STATUS_MI_COMPLETION |
4789 MAC_STATUS_LNKSTATE_CHANGED));
4790 udelay(40);
4791 } else
4792 tg3_setup_phy(tp, 0);
f47c11ee 4793 spin_unlock(&tp->lock);
1da177e4
LT
4794 }
4795 }
35f2d7d0
MC
4796}
4797
f89f38b8
MC
4798static int tg3_rx_prodring_xfer(struct tg3 *tp,
4799 struct tg3_rx_prodring_set *dpr,
4800 struct tg3_rx_prodring_set *spr)
b196c7e4
MC
4801{
4802 u32 si, di, cpycnt, src_prod_idx;
f89f38b8 4803 int i, err = 0;
b196c7e4
MC
4804
4805 while (1) {
4806 src_prod_idx = spr->rx_std_prod_idx;
4807
4808 /* Make sure updates to the rx_std_buffers[] entries and the
4809 * standard producer index are seen in the correct order.
4810 */
4811 smp_rmb();
4812
4813 if (spr->rx_std_cons_idx == src_prod_idx)
4814 break;
4815
4816 if (spr->rx_std_cons_idx < src_prod_idx)
4817 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
4818 else
4819 cpycnt = TG3_RX_RING_SIZE - spr->rx_std_cons_idx;
4820
4821 cpycnt = min(cpycnt, TG3_RX_RING_SIZE - dpr->rx_std_prod_idx);
4822
4823 si = spr->rx_std_cons_idx;
4824 di = dpr->rx_std_prod_idx;
4825
e92967bf
MC
4826 for (i = di; i < di + cpycnt; i++) {
4827 if (dpr->rx_std_buffers[i].skb) {
4828 cpycnt = i - di;
f89f38b8 4829 err = -ENOSPC;
e92967bf
MC
4830 break;
4831 }
4832 }
4833
4834 if (!cpycnt)
4835 break;
4836
4837 /* Ensure that updates to the rx_std_buffers ring and the
4838 * shadowed hardware producer ring from tg3_recycle_skb() are
4839 * ordered correctly WRT the skb check above.
4840 */
4841 smp_rmb();
4842
b196c7e4
MC
4843 memcpy(&dpr->rx_std_buffers[di],
4844 &spr->rx_std_buffers[si],
4845 cpycnt * sizeof(struct ring_info));
4846
4847 for (i = 0; i < cpycnt; i++, di++, si++) {
4848 struct tg3_rx_buffer_desc *sbd, *dbd;
4849 sbd = &spr->rx_std[si];
4850 dbd = &dpr->rx_std[di];
4851 dbd->addr_hi = sbd->addr_hi;
4852 dbd->addr_lo = sbd->addr_lo;
4853 }
4854
4855 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) %
4856 TG3_RX_RING_SIZE;
4857 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) %
4858 TG3_RX_RING_SIZE;
4859 }
4860
4861 while (1) {
4862 src_prod_idx = spr->rx_jmb_prod_idx;
4863
4864 /* Make sure updates to the rx_jmb_buffers[] entries and
4865 * the jumbo producer index are seen in the correct order.
4866 */
4867 smp_rmb();
4868
4869 if (spr->rx_jmb_cons_idx == src_prod_idx)
4870 break;
4871
4872 if (spr->rx_jmb_cons_idx < src_prod_idx)
4873 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
4874 else
4875 cpycnt = TG3_RX_JUMBO_RING_SIZE - spr->rx_jmb_cons_idx;
4876
4877 cpycnt = min(cpycnt,
4878 TG3_RX_JUMBO_RING_SIZE - dpr->rx_jmb_prod_idx);
4879
4880 si = spr->rx_jmb_cons_idx;
4881 di = dpr->rx_jmb_prod_idx;
4882
e92967bf
MC
4883 for (i = di; i < di + cpycnt; i++) {
4884 if (dpr->rx_jmb_buffers[i].skb) {
4885 cpycnt = i - di;
f89f38b8 4886 err = -ENOSPC;
e92967bf
MC
4887 break;
4888 }
4889 }
4890
4891 if (!cpycnt)
4892 break;
4893
4894 /* Ensure that updates to the rx_jmb_buffers ring and the
4895 * shadowed hardware producer ring from tg3_recycle_skb() are
4896 * ordered correctly WRT the skb check above.
4897 */
4898 smp_rmb();
4899
b196c7e4
MC
4900 memcpy(&dpr->rx_jmb_buffers[di],
4901 &spr->rx_jmb_buffers[si],
4902 cpycnt * sizeof(struct ring_info));
4903
4904 for (i = 0; i < cpycnt; i++, di++, si++) {
4905 struct tg3_rx_buffer_desc *sbd, *dbd;
4906 sbd = &spr->rx_jmb[si].std;
4907 dbd = &dpr->rx_jmb[di].std;
4908 dbd->addr_hi = sbd->addr_hi;
4909 dbd->addr_lo = sbd->addr_lo;
4910 }
4911
4912 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) %
4913 TG3_RX_JUMBO_RING_SIZE;
4914 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) %
4915 TG3_RX_JUMBO_RING_SIZE;
4916 }
f89f38b8
MC
4917
4918 return err;
b196c7e4
MC
4919}
4920
35f2d7d0
MC
4921static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
4922{
4923 struct tg3 *tp = tnapi->tp;
1da177e4
LT
4924
4925 /* run TX completion thread */
f3f3f27e 4926 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
17375d25 4927 tg3_tx(tnapi);
6f535763 4928 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
4fd7ab59 4929 return work_done;
1da177e4
LT
4930 }
4931
1da177e4
LT
4932 /* run RX thread, within the bounds set by NAPI.
4933 * All RX "locking" is done by ensuring outside
bea3348e 4934 * code synchronizes with tg3->napi.poll()
1da177e4 4935 */
8d9d7cfc 4936 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
17375d25 4937 work_done += tg3_rx(tnapi, budget - work_done);
1da177e4 4938
b196c7e4 4939 if ((tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) && tnapi == &tp->napi[1]) {
e4af1af9 4940 struct tg3_rx_prodring_set *dpr = &tp->prodring[0];
f89f38b8 4941 int i, err = 0;
e4af1af9
MC
4942 u32 std_prod_idx = dpr->rx_std_prod_idx;
4943 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
b196c7e4 4944
e4af1af9 4945 for (i = 1; i < tp->irq_cnt; i++)
f89f38b8
MC
4946 err |= tg3_rx_prodring_xfer(tp, dpr,
4947 tp->napi[i].prodring);
b196c7e4
MC
4948
4949 wmb();
4950
e4af1af9
MC
4951 if (std_prod_idx != dpr->rx_std_prod_idx)
4952 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
4953 dpr->rx_std_prod_idx);
b196c7e4 4954
e4af1af9
MC
4955 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
4956 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
4957 dpr->rx_jmb_prod_idx);
b196c7e4
MC
4958
4959 mmiowb();
f89f38b8
MC
4960
4961 if (err)
4962 tw32_f(HOSTCC_MODE, tp->coal_now);
b196c7e4
MC
4963 }
4964
6f535763
DM
4965 return work_done;
4966}
4967
35f2d7d0
MC
4968static int tg3_poll_msix(struct napi_struct *napi, int budget)
4969{
4970 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
4971 struct tg3 *tp = tnapi->tp;
4972 int work_done = 0;
4973 struct tg3_hw_status *sblk = tnapi->hw_status;
4974
4975 while (1) {
4976 work_done = tg3_poll_work(tnapi, work_done, budget);
4977
4978 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
4979 goto tx_recovery;
4980
4981 if (unlikely(work_done >= budget))
4982 break;
4983
4984 /* tp->last_tag is used in tg3_restart_ints() below
4985 * to tell the hw how much work has been processed,
4986 * so we must read it before checking for more work.
4987 */
4988 tnapi->last_tag = sblk->status_tag;
4989 tnapi->last_irq_tag = tnapi->last_tag;
4990 rmb();
4991
4992 /* check for RX/TX work to do */
6d40db7b
MC
4993 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
4994 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
35f2d7d0
MC
4995 napi_complete(napi);
4996 /* Reenable interrupts. */
4997 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
4998 mmiowb();
4999 break;
5000 }
5001 }
5002
5003 return work_done;
5004
5005tx_recovery:
5006 /* work_done is guaranteed to be less than budget. */
5007 napi_complete(napi);
5008 schedule_work(&tp->reset_task);
5009 return work_done;
5010}
5011
6f535763
DM
5012static int tg3_poll(struct napi_struct *napi, int budget)
5013{
8ef0442f
MC
5014 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5015 struct tg3 *tp = tnapi->tp;
6f535763 5016 int work_done = 0;
898a56f8 5017 struct tg3_hw_status *sblk = tnapi->hw_status;
6f535763
DM
5018
5019 while (1) {
35f2d7d0
MC
5020 tg3_poll_link(tp);
5021
17375d25 5022 work_done = tg3_poll_work(tnapi, work_done, budget);
6f535763
DM
5023
5024 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
5025 goto tx_recovery;
5026
5027 if (unlikely(work_done >= budget))
5028 break;
5029
4fd7ab59 5030 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
17375d25 5031 /* tp->last_tag is used in tg3_int_reenable() below
4fd7ab59
MC
5032 * to tell the hw how much work has been processed,
5033 * so we must read it before checking for more work.
5034 */
898a56f8
MC
5035 tnapi->last_tag = sblk->status_tag;
5036 tnapi->last_irq_tag = tnapi->last_tag;
4fd7ab59
MC
5037 rmb();
5038 } else
5039 sblk->status &= ~SD_STATUS_UPDATED;
6f535763 5040
17375d25 5041 if (likely(!tg3_has_work(tnapi))) {
288379f0 5042 napi_complete(napi);
17375d25 5043 tg3_int_reenable(tnapi);
6f535763
DM
5044 break;
5045 }
1da177e4
LT
5046 }
5047
bea3348e 5048 return work_done;
6f535763
DM
5049
5050tx_recovery:
4fd7ab59 5051 /* work_done is guaranteed to be less than budget. */
288379f0 5052 napi_complete(napi);
6f535763 5053 schedule_work(&tp->reset_task);
4fd7ab59 5054 return work_done;
1da177e4
LT
5055}
5056
f47c11ee
DM
5057static void tg3_irq_quiesce(struct tg3 *tp)
5058{
4f125f42
MC
5059 int i;
5060
f47c11ee
DM
5061 BUG_ON(tp->irq_sync);
5062
5063 tp->irq_sync = 1;
5064 smp_mb();
5065
4f125f42
MC
5066 for (i = 0; i < tp->irq_cnt; i++)
5067 synchronize_irq(tp->napi[i].irq_vec);
f47c11ee
DM
5068}
5069
5070static inline int tg3_irq_sync(struct tg3 *tp)
5071{
5072 return tp->irq_sync;
5073}
5074
5075/* Fully shutdown all tg3 driver activity elsewhere in the system.
5076 * If irq_sync is non-zero, then the IRQ handler must be synchronized
5077 * with as well. Most of the time, this is not necessary except when
5078 * shutting down the device.
5079 */
5080static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
5081{
46966545 5082 spin_lock_bh(&tp->lock);
f47c11ee
DM
5083 if (irq_sync)
5084 tg3_irq_quiesce(tp);
f47c11ee
DM
5085}
5086
5087static inline void tg3_full_unlock(struct tg3 *tp)
5088{
f47c11ee
DM
5089 spin_unlock_bh(&tp->lock);
5090}
5091
fcfa0a32
MC
5092/* One-shot MSI handler - Chip automatically disables interrupt
5093 * after sending MSI so driver doesn't have to do it.
5094 */
7d12e780 5095static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
fcfa0a32 5096{
09943a18
MC
5097 struct tg3_napi *tnapi = dev_id;
5098 struct tg3 *tp = tnapi->tp;
fcfa0a32 5099
898a56f8 5100 prefetch(tnapi->hw_status);
0c1d0e2b
MC
5101 if (tnapi->rx_rcb)
5102 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
fcfa0a32
MC
5103
5104 if (likely(!tg3_irq_sync(tp)))
09943a18 5105 napi_schedule(&tnapi->napi);
fcfa0a32
MC
5106
5107 return IRQ_HANDLED;
5108}
5109
88b06bc2
MC
5110/* MSI ISR - No need to check for interrupt sharing and no need to
5111 * flush status block and interrupt mailbox. PCI ordering rules
5112 * guarantee that MSI will arrive after the status block.
5113 */
7d12e780 5114static irqreturn_t tg3_msi(int irq, void *dev_id)
88b06bc2 5115{
09943a18
MC
5116 struct tg3_napi *tnapi = dev_id;
5117 struct tg3 *tp = tnapi->tp;
88b06bc2 5118
898a56f8 5119 prefetch(tnapi->hw_status);
0c1d0e2b
MC
5120 if (tnapi->rx_rcb)
5121 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
88b06bc2 5122 /*
fac9b83e 5123 * Writing any value to intr-mbox-0 clears PCI INTA# and
88b06bc2 5124 * chip-internal interrupt pending events.
fac9b83e 5125 * Writing non-zero to intr-mbox-0 additional tells the
88b06bc2
MC
5126 * NIC to stop sending us irqs, engaging "in-intr-handler"
5127 * event coalescing.
5128 */
5129 tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
61487480 5130 if (likely(!tg3_irq_sync(tp)))
09943a18 5131 napi_schedule(&tnapi->napi);
61487480 5132
88b06bc2
MC
5133 return IRQ_RETVAL(1);
5134}
5135
7d12e780 5136static irqreturn_t tg3_interrupt(int irq, void *dev_id)
1da177e4 5137{
09943a18
MC
5138 struct tg3_napi *tnapi = dev_id;
5139 struct tg3 *tp = tnapi->tp;
898a56f8 5140 struct tg3_hw_status *sblk = tnapi->hw_status;
1da177e4
LT
5141 unsigned int handled = 1;
5142
1da177e4
LT
5143 /* In INTx mode, it is possible for the interrupt to arrive at
5144 * the CPU before the status block posted prior to the interrupt.
5145 * Reading the PCI State register will confirm whether the
5146 * interrupt is ours and will flush the status block.
5147 */
d18edcb2
MC
5148 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
5149 if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
5150 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5151 handled = 0;
f47c11ee 5152 goto out;
fac9b83e 5153 }
d18edcb2
MC
5154 }
5155
5156 /*
5157 * Writing any value to intr-mbox-0 clears PCI INTA# and
5158 * chip-internal interrupt pending events.
5159 * Writing non-zero to intr-mbox-0 additional tells the
5160 * NIC to stop sending us irqs, engaging "in-intr-handler"
5161 * event coalescing.
c04cb347
MC
5162 *
5163 * Flush the mailbox to de-assert the IRQ immediately to prevent
5164 * spurious interrupts. The flush impacts performance but
5165 * excessive spurious interrupts can be worse in some cases.
d18edcb2 5166 */
c04cb347 5167 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
d18edcb2
MC
5168 if (tg3_irq_sync(tp))
5169 goto out;
5170 sblk->status &= ~SD_STATUS_UPDATED;
17375d25 5171 if (likely(tg3_has_work(tnapi))) {
72334482 5172 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
09943a18 5173 napi_schedule(&tnapi->napi);
d18edcb2
MC
5174 } else {
5175 /* No work, shared interrupt perhaps? re-enable
5176 * interrupts, and flush that PCI write
5177 */
5178 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
5179 0x00000000);
fac9b83e 5180 }
f47c11ee 5181out:
fac9b83e
DM
5182 return IRQ_RETVAL(handled);
5183}
5184
7d12e780 5185static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
fac9b83e 5186{
09943a18
MC
5187 struct tg3_napi *tnapi = dev_id;
5188 struct tg3 *tp = tnapi->tp;
898a56f8 5189 struct tg3_hw_status *sblk = tnapi->hw_status;
fac9b83e
DM
5190 unsigned int handled = 1;
5191
fac9b83e
DM
5192 /* In INTx mode, it is possible for the interrupt to arrive at
5193 * the CPU before the status block posted prior to the interrupt.
5194 * Reading the PCI State register will confirm whether the
5195 * interrupt is ours and will flush the status block.
5196 */
898a56f8 5197 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
d18edcb2
MC
5198 if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
5199 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5200 handled = 0;
f47c11ee 5201 goto out;
1da177e4 5202 }
d18edcb2
MC
5203 }
5204
5205 /*
5206 * writing any value to intr-mbox-0 clears PCI INTA# and
5207 * chip-internal interrupt pending events.
5208 * writing non-zero to intr-mbox-0 additional tells the
5209 * NIC to stop sending us irqs, engaging "in-intr-handler"
5210 * event coalescing.
c04cb347
MC
5211 *
5212 * Flush the mailbox to de-assert the IRQ immediately to prevent
5213 * spurious interrupts. The flush impacts performance but
5214 * excessive spurious interrupts can be worse in some cases.
d18edcb2 5215 */
c04cb347 5216 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
624f8e50
MC
5217
5218 /*
5219 * In a shared interrupt configuration, sometimes other devices'
5220 * interrupts will scream. We record the current status tag here
5221 * so that the above check can report that the screaming interrupts
5222 * are unhandled. Eventually they will be silenced.
5223 */
898a56f8 5224 tnapi->last_irq_tag = sblk->status_tag;
624f8e50 5225
d18edcb2
MC
5226 if (tg3_irq_sync(tp))
5227 goto out;
624f8e50 5228
72334482 5229 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
624f8e50 5230
09943a18 5231 napi_schedule(&tnapi->napi);
624f8e50 5232
f47c11ee 5233out:
1da177e4
LT
5234 return IRQ_RETVAL(handled);
5235}
5236
7938109f 5237/* ISR for interrupt test */
7d12e780 5238static irqreturn_t tg3_test_isr(int irq, void *dev_id)
7938109f 5239{
09943a18
MC
5240 struct tg3_napi *tnapi = dev_id;
5241 struct tg3 *tp = tnapi->tp;
898a56f8 5242 struct tg3_hw_status *sblk = tnapi->hw_status;
7938109f 5243
f9804ddb
MC
5244 if ((sblk->status & SD_STATUS_UPDATED) ||
5245 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
b16250e3 5246 tg3_disable_ints(tp);
7938109f
MC
5247 return IRQ_RETVAL(1);
5248 }
5249 return IRQ_RETVAL(0);
5250}
5251
8e7a22e3 5252static int tg3_init_hw(struct tg3 *, int);
944d980e 5253static int tg3_halt(struct tg3 *, int, int);
1da177e4 5254
b9ec6c1b
MC
5255/* Restart hardware after configuration changes, self-test, etc.
5256 * Invoked with tp->lock held.
5257 */
5258static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
78c6146f
ED
5259 __releases(tp->lock)
5260 __acquires(tp->lock)
b9ec6c1b
MC
5261{
5262 int err;
5263
5264 err = tg3_init_hw(tp, reset_phy);
5265 if (err) {
5129c3a3
MC
5266 netdev_err(tp->dev,
5267 "Failed to re-initialize device, aborting\n");
b9ec6c1b
MC
5268 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
5269 tg3_full_unlock(tp);
5270 del_timer_sync(&tp->timer);
5271 tp->irq_sync = 0;
fed97810 5272 tg3_napi_enable(tp);
b9ec6c1b
MC
5273 dev_close(tp->dev);
5274 tg3_full_lock(tp, 0);
5275 }
5276 return err;
5277}
5278
1da177e4
LT
5279#ifdef CONFIG_NET_POLL_CONTROLLER
5280static void tg3_poll_controller(struct net_device *dev)
5281{
4f125f42 5282 int i;
88b06bc2
MC
5283 struct tg3 *tp = netdev_priv(dev);
5284
4f125f42 5285 for (i = 0; i < tp->irq_cnt; i++)
fe234f0e 5286 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
1da177e4
LT
5287}
5288#endif
5289
c4028958 5290static void tg3_reset_task(struct work_struct *work)
1da177e4 5291{
c4028958 5292 struct tg3 *tp = container_of(work, struct tg3, reset_task);
b02fd9e3 5293 int err;
1da177e4
LT
5294 unsigned int restart_timer;
5295
7faa006f 5296 tg3_full_lock(tp, 0);
7faa006f
MC
5297
5298 if (!netif_running(tp->dev)) {
7faa006f
MC
5299 tg3_full_unlock(tp);
5300 return;
5301 }
5302
5303 tg3_full_unlock(tp);
5304
b02fd9e3
MC
5305 tg3_phy_stop(tp);
5306
1da177e4
LT
5307 tg3_netif_stop(tp);
5308
f47c11ee 5309 tg3_full_lock(tp, 1);
1da177e4
LT
5310
5311 restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
5312 tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
5313
df3e6548
MC
5314 if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
5315 tp->write32_tx_mbox = tg3_write32_tx_mbox;
5316 tp->write32_rx_mbox = tg3_write_flush_reg32;
5317 tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
5318 tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
5319 }
5320
944d980e 5321 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
b02fd9e3
MC
5322 err = tg3_init_hw(tp, 1);
5323 if (err)
b9ec6c1b 5324 goto out;
1da177e4
LT
5325
5326 tg3_netif_start(tp);
5327
1da177e4
LT
5328 if (restart_timer)
5329 mod_timer(&tp->timer, jiffies + 1);
7faa006f 5330
b9ec6c1b 5331out:
7faa006f 5332 tg3_full_unlock(tp);
b02fd9e3
MC
5333
5334 if (!err)
5335 tg3_phy_start(tp);
1da177e4
LT
5336}
5337
b0408751
MC
5338static void tg3_dump_short_state(struct tg3 *tp)
5339{
05dbe005
JP
5340 netdev_err(tp->dev, "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
5341 tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
5342 netdev_err(tp->dev, "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
5343 tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
b0408751
MC
5344}
5345
1da177e4
LT
5346static void tg3_tx_timeout(struct net_device *dev)
5347{
5348 struct tg3 *tp = netdev_priv(dev);
5349
b0408751 5350 if (netif_msg_tx_err(tp)) {
05dbe005 5351 netdev_err(dev, "transmit timed out, resetting\n");
b0408751
MC
5352 tg3_dump_short_state(tp);
5353 }
1da177e4
LT
5354
5355 schedule_work(&tp->reset_task);
5356}
5357
c58ec932
MC
5358/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
5359static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
5360{
5361 u32 base = (u32) mapping & 0xffffffff;
5362
5363 return ((base > 0xffffdcc0) &&
5364 (base + len + 8 < base));
5365}
5366
72f2afb8
MC
5367/* Test for DMA addresses > 40-bit */
5368static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
5369 int len)
5370{
5371#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
6728a8e2 5372 if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
50cf156a 5373 return (((u64) mapping + len) > DMA_BIT_MASK(40));
72f2afb8
MC
5374 return 0;
5375#else
5376 return 0;
5377#endif
5378}
5379
f3f3f27e 5380static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
1da177e4 5381
72f2afb8 5382/* Workaround 4GB and 40-bit hardware DMA bugs. */
24f4efd4
MC
5383static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
5384 struct sk_buff *skb, u32 last_plus_one,
5385 u32 *start, u32 base_flags, u32 mss)
1da177e4 5386{
24f4efd4 5387 struct tg3 *tp = tnapi->tp;
41588ba1 5388 struct sk_buff *new_skb;
c58ec932 5389 dma_addr_t new_addr = 0;
1da177e4 5390 u32 entry = *start;
c58ec932 5391 int i, ret = 0;
1da177e4 5392
41588ba1
MC
5393 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
5394 new_skb = skb_copy(skb, GFP_ATOMIC);
5395 else {
5396 int more_headroom = 4 - ((unsigned long)skb->data & 3);
5397
5398 new_skb = skb_copy_expand(skb,
5399 skb_headroom(skb) + more_headroom,
5400 skb_tailroom(skb), GFP_ATOMIC);
5401 }
5402
1da177e4 5403 if (!new_skb) {
c58ec932
MC
5404 ret = -1;
5405 } else {
5406 /* New SKB is guaranteed to be linear. */
5407 entry = *start;
f4188d8a
AD
5408 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
5409 PCI_DMA_TODEVICE);
5410 /* Make sure the mapping succeeded */
5411 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
5412 ret = -1;
5413 dev_kfree_skb(new_skb);
5414 new_skb = NULL;
90079ce8 5415
c58ec932
MC
5416 /* Make sure new skb does not cross any 4G boundaries.
5417 * Drop the packet if it does.
5418 */
f4188d8a
AD
5419 } else if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
5420 tg3_4g_overflow_test(new_addr, new_skb->len)) {
5421 pci_unmap_single(tp->pdev, new_addr, new_skb->len,
5422 PCI_DMA_TODEVICE);
c58ec932
MC
5423 ret = -1;
5424 dev_kfree_skb(new_skb);
5425 new_skb = NULL;
5426 } else {
f3f3f27e 5427 tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
c58ec932
MC
5428 base_flags, 1 | (mss << 1));
5429 *start = NEXT_TX(entry);
5430 }
1da177e4
LT
5431 }
5432
1da177e4
LT
5433 /* Now clean up the sw ring entries. */
5434 i = 0;
5435 while (entry != last_plus_one) {
f4188d8a
AD
5436 int len;
5437
f3f3f27e 5438 if (i == 0)
f4188d8a 5439 len = skb_headlen(skb);
f3f3f27e 5440 else
f4188d8a
AD
5441 len = skb_shinfo(skb)->frags[i-1].size;
5442
5443 pci_unmap_single(tp->pdev,
5444 pci_unmap_addr(&tnapi->tx_buffers[entry],
5445 mapping),
5446 len, PCI_DMA_TODEVICE);
5447 if (i == 0) {
5448 tnapi->tx_buffers[entry].skb = new_skb;
5449 pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
5450 new_addr);
5451 } else {
f3f3f27e 5452 tnapi->tx_buffers[entry].skb = NULL;
f4188d8a 5453 }
1da177e4
LT
5454 entry = NEXT_TX(entry);
5455 i++;
5456 }
5457
5458 dev_kfree_skb(skb);
5459
c58ec932 5460 return ret;
1da177e4
LT
5461}
5462
f3f3f27e 5463static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
1da177e4
LT
5464 dma_addr_t mapping, int len, u32 flags,
5465 u32 mss_and_is_end)
5466{
f3f3f27e 5467 struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
1da177e4
LT
5468 int is_end = (mss_and_is_end & 0x1);
5469 u32 mss = (mss_and_is_end >> 1);
5470 u32 vlan_tag = 0;
5471
5472 if (is_end)
5473 flags |= TXD_FLAG_END;
5474 if (flags & TXD_FLAG_VLAN) {
5475 vlan_tag = flags >> 16;
5476 flags &= 0xffff;
5477 }
5478 vlan_tag |= (mss << TXD_MSS_SHIFT);
5479
5480 txd->addr_hi = ((u64) mapping >> 32);
5481 txd->addr_lo = ((u64) mapping & 0xffffffff);
5482 txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
5483 txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
5484}
5485
5a6f3074 5486/* hard_start_xmit for devices that don't have any bugs and
e849cdc3 5487 * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
5a6f3074 5488 */
61357325
SH
5489static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
5490 struct net_device *dev)
5a6f3074
MC
5491{
5492 struct tg3 *tp = netdev_priv(dev);
5a6f3074 5493 u32 len, entry, base_flags, mss;
90079ce8 5494 dma_addr_t mapping;
fe5f5787
MC
5495 struct tg3_napi *tnapi;
5496 struct netdev_queue *txq;
f4188d8a
AD
5497 unsigned int i, last;
5498
5a6f3074 5499
fe5f5787
MC
5500 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
5501 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
19cfaecc 5502 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
fe5f5787 5503 tnapi++;
5a6f3074 5504
00b70504 5505 /* We are running in BH disabled context with netif_tx_lock
bea3348e 5506 * and TX reclaim runs via tp->napi.poll inside of a software
5a6f3074
MC
5507 * interrupt. Furthermore, IRQ processing runs lockless so we have
5508 * no IRQ context deadlocks to worry about either. Rejoice!
5509 */
f3f3f27e 5510 if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
fe5f5787
MC
5511 if (!netif_tx_queue_stopped(txq)) {
5512 netif_tx_stop_queue(txq);
5a6f3074
MC
5513
5514 /* This is a hard error, log it. */
5129c3a3
MC
5515 netdev_err(dev,
5516 "BUG! Tx Ring full when queue awake!\n");
5a6f3074 5517 }
5a6f3074
MC
5518 return NETDEV_TX_BUSY;
5519 }
5520
f3f3f27e 5521 entry = tnapi->tx_prod;
5a6f3074 5522 base_flags = 0;
5a6f3074 5523 mss = 0;
c13e3713 5524 if ((mss = skb_shinfo(skb)->gso_size) != 0) {
5a6f3074 5525 int tcp_opt_len, ip_tcp_len;
f6eb9b1f 5526 u32 hdrlen;
5a6f3074
MC
5527
5528 if (skb_header_cloned(skb) &&
5529 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
5530 dev_kfree_skb(skb);
5531 goto out_unlock;
5532 }
5533
b0026624 5534 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
f6eb9b1f 5535 hdrlen = skb_headlen(skb) - ETH_HLEN;
b0026624 5536 else {
eddc9ec5
ACM
5537 struct iphdr *iph = ip_hdr(skb);
5538
ab6a5bb6 5539 tcp_opt_len = tcp_optlen(skb);
c9bdd4b5 5540 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
b0026624 5541
eddc9ec5
ACM
5542 iph->check = 0;
5543 iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
f6eb9b1f 5544 hdrlen = ip_tcp_len + tcp_opt_len;
b0026624 5545 }
5a6f3074 5546
e849cdc3 5547 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
f6eb9b1f
MC
5548 mss |= (hdrlen & 0xc) << 12;
5549 if (hdrlen & 0x10)
5550 base_flags |= 0x00000010;
5551 base_flags |= (hdrlen & 0x3e0) << 5;
5552 } else
5553 mss |= hdrlen << 9;
5554
5a6f3074
MC
5555 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
5556 TXD_FLAG_CPU_POST_DMA);
5557
aa8223c7 5558 tcp_hdr(skb)->check = 0;
5a6f3074 5559
5a6f3074 5560 }
84fa7933 5561 else if (skb->ip_summed == CHECKSUM_PARTIAL)
5a6f3074 5562 base_flags |= TXD_FLAG_TCPUDP_CSUM;
5a6f3074
MC
5563#if TG3_VLAN_TAG_USED
5564 if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
5565 base_flags |= (TXD_FLAG_VLAN |
5566 (vlan_tx_tag_get(skb) << 16));
5567#endif
5568
f4188d8a
AD
5569 len = skb_headlen(skb);
5570
5571 /* Queue skb data, a.k.a. the main skb fragment. */
5572 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
5573 if (pci_dma_mapping_error(tp->pdev, mapping)) {
90079ce8
DM
5574 dev_kfree_skb(skb);
5575 goto out_unlock;
5576 }
5577
f3f3f27e 5578 tnapi->tx_buffers[entry].skb = skb;
f4188d8a 5579 pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
fe5f5787 5580
b703df6f 5581 if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
f6eb9b1f
MC
5582 !mss && skb->len > ETH_DATA_LEN)
5583 base_flags |= TXD_FLAG_JMB_PKT;
5584
f3f3f27e 5585 tg3_set_txd(tnapi, entry, mapping, len, base_flags,
5a6f3074
MC
5586 (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
5587
5588 entry = NEXT_TX(entry);
5589
5590 /* Now loop through additional data fragments, and queue them. */
5591 if (skb_shinfo(skb)->nr_frags > 0) {
5a6f3074
MC
5592 last = skb_shinfo(skb)->nr_frags - 1;
5593 for (i = 0; i <= last; i++) {
5594 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5595
5596 len = frag->size;
f4188d8a
AD
5597 mapping = pci_map_page(tp->pdev,
5598 frag->page,
5599 frag->page_offset,
5600 len, PCI_DMA_TODEVICE);
5601 if (pci_dma_mapping_error(tp->pdev, mapping))
5602 goto dma_error;
5603
f3f3f27e 5604 tnapi->tx_buffers[entry].skb = NULL;
f4188d8a
AD
5605 pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
5606 mapping);
5a6f3074 5607
f3f3f27e 5608 tg3_set_txd(tnapi, entry, mapping, len,
5a6f3074
MC
5609 base_flags, (i == last) | (mss << 1));
5610
5611 entry = NEXT_TX(entry);
5612 }
5613 }
5614
5615 /* Packets are ready, update Tx producer idx local and on card. */
f3f3f27e 5616 tw32_tx_mbox(tnapi->prodmbox, entry);
5a6f3074 5617
f3f3f27e
MC
5618 tnapi->tx_prod = entry;
5619 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
fe5f5787 5620 netif_tx_stop_queue(txq);
f3f3f27e 5621 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
fe5f5787 5622 netif_tx_wake_queue(txq);
5a6f3074
MC
5623 }
5624
5625out_unlock:
cdd0db05 5626 mmiowb();
5a6f3074
MC
5627
5628 return NETDEV_TX_OK;
f4188d8a
AD
5629
5630dma_error:
5631 last = i;
5632 entry = tnapi->tx_prod;
5633 tnapi->tx_buffers[entry].skb = NULL;
5634 pci_unmap_single(tp->pdev,
5635 pci_unmap_addr(&tnapi->tx_buffers[entry], mapping),
5636 skb_headlen(skb),
5637 PCI_DMA_TODEVICE);
5638 for (i = 0; i <= last; i++) {
5639 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5640 entry = NEXT_TX(entry);
5641
5642 pci_unmap_page(tp->pdev,
5643 pci_unmap_addr(&tnapi->tx_buffers[entry],
5644 mapping),
5645 frag->size, PCI_DMA_TODEVICE);
5646 }
5647
5648 dev_kfree_skb(skb);
5649 return NETDEV_TX_OK;
5a6f3074
MC
5650}
5651
61357325
SH
5652static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
5653 struct net_device *);
52c0fd83
MC
5654
5655/* Use GSO to workaround a rare TSO bug that may be triggered when the
5656 * TSO header is greater than 80 bytes.
5657 */
5658static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
5659{
5660 struct sk_buff *segs, *nskb;
f3f3f27e 5661 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
52c0fd83
MC
5662
5663 /* Estimate the number of fragments in the worst case */
f3f3f27e 5664 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
52c0fd83 5665 netif_stop_queue(tp->dev);
f3f3f27e 5666 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
7f62ad5d
MC
5667 return NETDEV_TX_BUSY;
5668
5669 netif_wake_queue(tp->dev);
52c0fd83
MC
5670 }
5671
5672 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
801678c5 5673 if (IS_ERR(segs))
52c0fd83
MC
5674 goto tg3_tso_bug_end;
5675
5676 do {
5677 nskb = segs;
5678 segs = segs->next;
5679 nskb->next = NULL;
5680 tg3_start_xmit_dma_bug(nskb, tp->dev);
5681 } while (segs);
5682
5683tg3_tso_bug_end:
5684 dev_kfree_skb(skb);
5685
5686 return NETDEV_TX_OK;
5687}
52c0fd83 5688
5a6f3074
MC
5689/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
5690 * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
5691 */
61357325
SH
5692static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
5693 struct net_device *dev)
1da177e4
LT
5694{
5695 struct tg3 *tp = netdev_priv(dev);
1da177e4
LT
5696 u32 len, entry, base_flags, mss;
5697 int would_hit_hwbug;
90079ce8 5698 dma_addr_t mapping;
24f4efd4
MC
5699 struct tg3_napi *tnapi;
5700 struct netdev_queue *txq;
f4188d8a
AD
5701 unsigned int i, last;
5702
1da177e4 5703
24f4efd4
MC
5704 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
5705 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
19cfaecc 5706 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
24f4efd4 5707 tnapi++;
1da177e4 5708
00b70504 5709 /* We are running in BH disabled context with netif_tx_lock
bea3348e 5710 * and TX reclaim runs via tp->napi.poll inside of a software
f47c11ee
DM
5711 * interrupt. Furthermore, IRQ processing runs lockless so we have
5712 * no IRQ context deadlocks to worry about either. Rejoice!
1da177e4 5713 */
f3f3f27e 5714 if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
24f4efd4
MC
5715 if (!netif_tx_queue_stopped(txq)) {
5716 netif_tx_stop_queue(txq);
1f064a87
SH
5717
5718 /* This is a hard error, log it. */
5129c3a3
MC
5719 netdev_err(dev,
5720 "BUG! Tx Ring full when queue awake!\n");
1f064a87 5721 }
1da177e4
LT
5722 return NETDEV_TX_BUSY;
5723 }
5724
f3f3f27e 5725 entry = tnapi->tx_prod;
1da177e4 5726 base_flags = 0;
84fa7933 5727 if (skb->ip_summed == CHECKSUM_PARTIAL)
1da177e4 5728 base_flags |= TXD_FLAG_TCPUDP_CSUM;
24f4efd4 5729
c13e3713 5730 if ((mss = skb_shinfo(skb)->gso_size) != 0) {
eddc9ec5 5731 struct iphdr *iph;
92c6b8d1 5732 u32 tcp_opt_len, ip_tcp_len, hdr_len;
1da177e4
LT
5733
5734 if (skb_header_cloned(skb) &&
5735 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
5736 dev_kfree_skb(skb);
5737 goto out_unlock;
5738 }
5739
ab6a5bb6 5740 tcp_opt_len = tcp_optlen(skb);
c9bdd4b5 5741 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
1da177e4 5742
52c0fd83
MC
5743 hdr_len = ip_tcp_len + tcp_opt_len;
5744 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
7f62ad5d 5745 (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
52c0fd83
MC
5746 return (tg3_tso_bug(tp, skb));
5747
1da177e4
LT
5748 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
5749 TXD_FLAG_CPU_POST_DMA);
5750
eddc9ec5
ACM
5751 iph = ip_hdr(skb);
5752 iph->check = 0;
5753 iph->tot_len = htons(mss + hdr_len);
1da177e4 5754 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
aa8223c7 5755 tcp_hdr(skb)->check = 0;
1da177e4 5756 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
aa8223c7
ACM
5757 } else
5758 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
5759 iph->daddr, 0,
5760 IPPROTO_TCP,
5761 0);
1da177e4 5762
615774fe
MC
5763 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
5764 mss |= (hdr_len & 0xc) << 12;
5765 if (hdr_len & 0x10)
5766 base_flags |= 0x00000010;
5767 base_flags |= (hdr_len & 0x3e0) << 5;
5768 } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
92c6b8d1
MC
5769 mss |= hdr_len << 9;
5770 else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
5771 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
eddc9ec5 5772 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
5773 int tsflags;
5774
eddc9ec5 5775 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
5776 mss |= (tsflags << 11);
5777 }
5778 } else {
eddc9ec5 5779 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
5780 int tsflags;
5781
eddc9ec5 5782 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
5783 base_flags |= tsflags << 12;
5784 }
5785 }
5786 }
1da177e4
LT
5787#if TG3_VLAN_TAG_USED
5788 if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
5789 base_flags |= (TXD_FLAG_VLAN |
5790 (vlan_tx_tag_get(skb) << 16));
5791#endif
5792
b703df6f 5793 if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
615774fe
MC
5794 !mss && skb->len > ETH_DATA_LEN)
5795 base_flags |= TXD_FLAG_JMB_PKT;
5796
f4188d8a
AD
5797 len = skb_headlen(skb);
5798
5799 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
5800 if (pci_dma_mapping_error(tp->pdev, mapping)) {
90079ce8
DM
5801 dev_kfree_skb(skb);
5802 goto out_unlock;
5803 }
5804
f3f3f27e 5805 tnapi->tx_buffers[entry].skb = skb;
f4188d8a 5806 pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
1da177e4
LT
5807
5808 would_hit_hwbug = 0;
5809
92c6b8d1
MC
5810 if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
5811 would_hit_hwbug = 1;
5812
0e1406dd
MC
5813 if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
5814 tg3_4g_overflow_test(mapping, len))
5815 would_hit_hwbug = 1;
5816
5817 if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
5818 tg3_40bit_overflow_test(tp, mapping, len))
41588ba1 5819 would_hit_hwbug = 1;
0e1406dd
MC
5820
5821 if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
c58ec932 5822 would_hit_hwbug = 1;
1da177e4 5823
f3f3f27e 5824 tg3_set_txd(tnapi, entry, mapping, len, base_flags,
1da177e4
LT
5825 (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
5826
5827 entry = NEXT_TX(entry);
5828
5829 /* Now loop through additional data fragments, and queue them. */
5830 if (skb_shinfo(skb)->nr_frags > 0) {
1da177e4
LT
5831 last = skb_shinfo(skb)->nr_frags - 1;
5832 for (i = 0; i <= last; i++) {
5833 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5834
5835 len = frag->size;
f4188d8a
AD
5836 mapping = pci_map_page(tp->pdev,
5837 frag->page,
5838 frag->page_offset,
5839 len, PCI_DMA_TODEVICE);
1da177e4 5840
f3f3f27e 5841 tnapi->tx_buffers[entry].skb = NULL;
f4188d8a
AD
5842 pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
5843 mapping);
5844 if (pci_dma_mapping_error(tp->pdev, mapping))
5845 goto dma_error;
1da177e4 5846
92c6b8d1
MC
5847 if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
5848 len <= 8)
5849 would_hit_hwbug = 1;
5850
0e1406dd
MC
5851 if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
5852 tg3_4g_overflow_test(mapping, len))
c58ec932 5853 would_hit_hwbug = 1;
1da177e4 5854
0e1406dd
MC
5855 if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
5856 tg3_40bit_overflow_test(tp, mapping, len))
72f2afb8
MC
5857 would_hit_hwbug = 1;
5858
1da177e4 5859 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
f3f3f27e 5860 tg3_set_txd(tnapi, entry, mapping, len,
1da177e4
LT
5861 base_flags, (i == last)|(mss << 1));
5862 else
f3f3f27e 5863 tg3_set_txd(tnapi, entry, mapping, len,
1da177e4
LT
5864 base_flags, (i == last));
5865
5866 entry = NEXT_TX(entry);
5867 }
5868 }
5869
5870 if (would_hit_hwbug) {
5871 u32 last_plus_one = entry;
5872 u32 start;
1da177e4 5873
c58ec932
MC
5874 start = entry - 1 - skb_shinfo(skb)->nr_frags;
5875 start &= (TG3_TX_RING_SIZE - 1);
1da177e4
LT
5876
5877 /* If the workaround fails due to memory/mapping
5878 * failure, silently drop this packet.
5879 */
24f4efd4 5880 if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
c58ec932 5881 &start, base_flags, mss))
1da177e4
LT
5882 goto out_unlock;
5883
5884 entry = start;
5885 }
5886
5887 /* Packets are ready, update Tx producer idx local and on card. */
24f4efd4 5888 tw32_tx_mbox(tnapi->prodmbox, entry);
1da177e4 5889
f3f3f27e
MC
5890 tnapi->tx_prod = entry;
5891 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
24f4efd4 5892 netif_tx_stop_queue(txq);
f3f3f27e 5893 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
24f4efd4 5894 netif_tx_wake_queue(txq);
51b91468 5895 }
1da177e4
LT
5896
5897out_unlock:
cdd0db05 5898 mmiowb();
1da177e4
LT
5899
5900 return NETDEV_TX_OK;
f4188d8a
AD
5901
5902dma_error:
5903 last = i;
5904 entry = tnapi->tx_prod;
5905 tnapi->tx_buffers[entry].skb = NULL;
5906 pci_unmap_single(tp->pdev,
5907 pci_unmap_addr(&tnapi->tx_buffers[entry], mapping),
5908 skb_headlen(skb),
5909 PCI_DMA_TODEVICE);
5910 for (i = 0; i <= last; i++) {
5911 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5912 entry = NEXT_TX(entry);
5913
5914 pci_unmap_page(tp->pdev,
5915 pci_unmap_addr(&tnapi->tx_buffers[entry],
5916 mapping),
5917 frag->size, PCI_DMA_TODEVICE);
5918 }
5919
5920 dev_kfree_skb(skb);
5921 return NETDEV_TX_OK;
1da177e4
LT
5922}
5923
5924static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
5925 int new_mtu)
5926{
5927 dev->mtu = new_mtu;
5928
ef7f5ec0 5929 if (new_mtu > ETH_DATA_LEN) {
a4e2b347 5930 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
ef7f5ec0
MC
5931 tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
5932 ethtool_op_set_tso(dev, 0);
5933 }
5934 else
5935 tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
5936 } else {
a4e2b347 5937 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
ef7f5ec0 5938 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
0f893dc6 5939 tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
ef7f5ec0 5940 }
1da177e4
LT
5941}
5942
5943static int tg3_change_mtu(struct net_device *dev, int new_mtu)
5944{
5945 struct tg3 *tp = netdev_priv(dev);
b9ec6c1b 5946 int err;
1da177e4
LT
5947
5948 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
5949 return -EINVAL;
5950
5951 if (!netif_running(dev)) {
5952 /* We'll just catch it later when the
5953 * device is up'd.
5954 */
5955 tg3_set_mtu(dev, tp, new_mtu);
5956 return 0;
5957 }
5958
b02fd9e3
MC
5959 tg3_phy_stop(tp);
5960
1da177e4 5961 tg3_netif_stop(tp);
f47c11ee
DM
5962
5963 tg3_full_lock(tp, 1);
1da177e4 5964
944d980e 5965 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
5966
5967 tg3_set_mtu(dev, tp, new_mtu);
5968
b9ec6c1b 5969 err = tg3_restart_hw(tp, 0);
1da177e4 5970
b9ec6c1b
MC
5971 if (!err)
5972 tg3_netif_start(tp);
1da177e4 5973
f47c11ee 5974 tg3_full_unlock(tp);
1da177e4 5975
b02fd9e3
MC
5976 if (!err)
5977 tg3_phy_start(tp);
5978
b9ec6c1b 5979 return err;
1da177e4
LT
5980}
5981
21f581a5
MC
5982static void tg3_rx_prodring_free(struct tg3 *tp,
5983 struct tg3_rx_prodring_set *tpr)
1da177e4 5984{
1da177e4
LT
5985 int i;
5986
b196c7e4
MC
5987 if (tpr != &tp->prodring[0]) {
5988 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
5989 i = (i + 1) % TG3_RX_RING_SIZE)
5990 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
5991 tp->rx_pkt_map_sz);
5992
5993 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
5994 for (i = tpr->rx_jmb_cons_idx;
5995 i != tpr->rx_jmb_prod_idx;
5996 i = (i + 1) % TG3_RX_JUMBO_RING_SIZE) {
5997 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
5998 TG3_RX_JMB_MAP_SZ);
5999 }
6000 }
6001
2b2cdb65 6002 return;
b196c7e4 6003 }
1da177e4 6004
2b2cdb65
MC
6005 for (i = 0; i < TG3_RX_RING_SIZE; i++)
6006 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6007 tp->rx_pkt_map_sz);
1da177e4 6008
cf7a7298 6009 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
2b2cdb65
MC
6010 for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++)
6011 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6012 TG3_RX_JMB_MAP_SZ);
1da177e4
LT
6013 }
6014}
6015
6016/* Initialize tx/rx rings for packet processing.
6017 *
6018 * The chip has been shut down and the driver detached from
6019 * the networking, so no interrupts or new tx packets will
6020 * end up in the driver. tp->{tx,}lock are held and thus
6021 * we may not sleep.
6022 */
21f581a5
MC
6023static int tg3_rx_prodring_alloc(struct tg3 *tp,
6024 struct tg3_rx_prodring_set *tpr)
1da177e4 6025{
287be12e 6026 u32 i, rx_pkt_dma_sz;
1da177e4 6027
b196c7e4
MC
6028 tpr->rx_std_cons_idx = 0;
6029 tpr->rx_std_prod_idx = 0;
6030 tpr->rx_jmb_cons_idx = 0;
6031 tpr->rx_jmb_prod_idx = 0;
6032
2b2cdb65
MC
6033 if (tpr != &tp->prodring[0]) {
6034 memset(&tpr->rx_std_buffers[0], 0, TG3_RX_STD_BUFF_RING_SIZE);
6035 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE)
6036 memset(&tpr->rx_jmb_buffers[0], 0,
6037 TG3_RX_JMB_BUFF_RING_SIZE);
6038 goto done;
6039 }
6040
1da177e4 6041 /* Zero out all descriptors. */
21f581a5 6042 memset(tpr->rx_std, 0, TG3_RX_RING_BYTES);
1da177e4 6043
287be12e 6044 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
a4e2b347 6045 if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
287be12e
MC
6046 tp->dev->mtu > ETH_DATA_LEN)
6047 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
6048 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
7e72aad4 6049
1da177e4
LT
6050 /* Initialize invariants of the rings, we only set this
6051 * stuff once. This works because the card does not
6052 * write into the rx buffer posting rings.
6053 */
6054 for (i = 0; i < TG3_RX_RING_SIZE; i++) {
6055 struct tg3_rx_buffer_desc *rxd;
6056
21f581a5 6057 rxd = &tpr->rx_std[i];
287be12e 6058 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
1da177e4
LT
6059 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
6060 rxd->opaque = (RXD_OPAQUE_RING_STD |
6061 (i << RXD_OPAQUE_INDEX_SHIFT));
6062 }
6063
1da177e4
LT
6064 /* Now allocate fresh SKBs for each rx ring. */
6065 for (i = 0; i < tp->rx_pending; i++) {
86b21e59 6066 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
5129c3a3
MC
6067 netdev_warn(tp->dev,
6068 "Using a smaller RX standard ring. Only "
6069 "%d out of %d buffers were allocated "
6070 "successfully\n", i, tp->rx_pending);
32d8c572 6071 if (i == 0)
cf7a7298 6072 goto initfail;
32d8c572 6073 tp->rx_pending = i;
1da177e4 6074 break;
32d8c572 6075 }
1da177e4
LT
6076 }
6077
cf7a7298
MC
6078 if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE))
6079 goto done;
6080
21f581a5 6081 memset(tpr->rx_jmb, 0, TG3_RX_JUMBO_RING_BYTES);
cf7a7298 6082
0d86df80
MC
6083 if (!(tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE))
6084 goto done;
cf7a7298 6085
0d86df80
MC
6086 for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
6087 struct tg3_rx_buffer_desc *rxd;
6088
6089 rxd = &tpr->rx_jmb[i].std;
6090 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
6091 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
6092 RXD_FLAG_JUMBO;
6093 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
6094 (i << RXD_OPAQUE_INDEX_SHIFT));
6095 }
6096
6097 for (i = 0; i < tp->rx_jumbo_pending; i++) {
6098 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
5129c3a3
MC
6099 netdev_warn(tp->dev,
6100 "Using a smaller RX jumbo ring. Only %d "
6101 "out of %d buffers were allocated "
6102 "successfully\n", i, tp->rx_jumbo_pending);
0d86df80
MC
6103 if (i == 0)
6104 goto initfail;
6105 tp->rx_jumbo_pending = i;
6106 break;
1da177e4
LT
6107 }
6108 }
cf7a7298
MC
6109
6110done:
32d8c572 6111 return 0;
cf7a7298
MC
6112
6113initfail:
21f581a5 6114 tg3_rx_prodring_free(tp, tpr);
cf7a7298 6115 return -ENOMEM;
1da177e4
LT
6116}
6117
21f581a5
MC
6118static void tg3_rx_prodring_fini(struct tg3 *tp,
6119 struct tg3_rx_prodring_set *tpr)
1da177e4 6120{
21f581a5
MC
6121 kfree(tpr->rx_std_buffers);
6122 tpr->rx_std_buffers = NULL;
6123 kfree(tpr->rx_jmb_buffers);
6124 tpr->rx_jmb_buffers = NULL;
6125 if (tpr->rx_std) {
1da177e4 6126 pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
21f581a5
MC
6127 tpr->rx_std, tpr->rx_std_mapping);
6128 tpr->rx_std = NULL;
1da177e4 6129 }
21f581a5 6130 if (tpr->rx_jmb) {
1da177e4 6131 pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
21f581a5
MC
6132 tpr->rx_jmb, tpr->rx_jmb_mapping);
6133 tpr->rx_jmb = NULL;
1da177e4 6134 }
cf7a7298
MC
6135}
6136
21f581a5
MC
6137static int tg3_rx_prodring_init(struct tg3 *tp,
6138 struct tg3_rx_prodring_set *tpr)
cf7a7298 6139{
2b2cdb65 6140 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE, GFP_KERNEL);
21f581a5 6141 if (!tpr->rx_std_buffers)
cf7a7298
MC
6142 return -ENOMEM;
6143
21f581a5
MC
6144 tpr->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
6145 &tpr->rx_std_mapping);
6146 if (!tpr->rx_std)
cf7a7298
MC
6147 goto err_out;
6148
6149 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
2b2cdb65 6150 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE,
21f581a5
MC
6151 GFP_KERNEL);
6152 if (!tpr->rx_jmb_buffers)
cf7a7298
MC
6153 goto err_out;
6154
21f581a5
MC
6155 tpr->rx_jmb = pci_alloc_consistent(tp->pdev,
6156 TG3_RX_JUMBO_RING_BYTES,
6157 &tpr->rx_jmb_mapping);
6158 if (!tpr->rx_jmb)
cf7a7298
MC
6159 goto err_out;
6160 }
6161
6162 return 0;
6163
6164err_out:
21f581a5 6165 tg3_rx_prodring_fini(tp, tpr);
cf7a7298
MC
6166 return -ENOMEM;
6167}
6168
6169/* Free up pending packets in all rx/tx rings.
6170 *
6171 * The chip has been shut down and the driver detached from
6172 * the networking, so no interrupts or new tx packets will
6173 * end up in the driver. tp->{tx,}lock is not held and we are not
6174 * in an interrupt context and thus may sleep.
6175 */
6176static void tg3_free_rings(struct tg3 *tp)
6177{
f77a6a8e 6178 int i, j;
cf7a7298 6179
f77a6a8e
MC
6180 for (j = 0; j < tp->irq_cnt; j++) {
6181 struct tg3_napi *tnapi = &tp->napi[j];
cf7a7298 6182
0c1d0e2b
MC
6183 if (!tnapi->tx_buffers)
6184 continue;
6185
f77a6a8e 6186 for (i = 0; i < TG3_TX_RING_SIZE; ) {
f4188d8a 6187 struct ring_info *txp;
f77a6a8e 6188 struct sk_buff *skb;
f4188d8a 6189 unsigned int k;
cf7a7298 6190
f77a6a8e
MC
6191 txp = &tnapi->tx_buffers[i];
6192 skb = txp->skb;
cf7a7298 6193
f77a6a8e
MC
6194 if (skb == NULL) {
6195 i++;
6196 continue;
6197 }
cf7a7298 6198
f4188d8a
AD
6199 pci_unmap_single(tp->pdev,
6200 pci_unmap_addr(txp, mapping),
6201 skb_headlen(skb),
6202 PCI_DMA_TODEVICE);
f77a6a8e 6203 txp->skb = NULL;
cf7a7298 6204
f4188d8a
AD
6205 i++;
6206
6207 for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
6208 txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
6209 pci_unmap_page(tp->pdev,
6210 pci_unmap_addr(txp, mapping),
6211 skb_shinfo(skb)->frags[k].size,
6212 PCI_DMA_TODEVICE);
6213 i++;
6214 }
f77a6a8e
MC
6215
6216 dev_kfree_skb_any(skb);
6217 }
cf7a7298 6218
e4af1af9 6219 tg3_rx_prodring_free(tp, &tp->prodring[j]);
2b2cdb65 6220 }
cf7a7298
MC
6221}
6222
6223/* Initialize tx/rx rings for packet processing.
6224 *
6225 * The chip has been shut down and the driver detached from
6226 * the networking, so no interrupts or new tx packets will
6227 * end up in the driver. tp->{tx,}lock are held and thus
6228 * we may not sleep.
6229 */
6230static int tg3_init_rings(struct tg3 *tp)
6231{
f77a6a8e 6232 int i;
72334482 6233
cf7a7298
MC
6234 /* Free up all the SKBs. */
6235 tg3_free_rings(tp);
6236
f77a6a8e
MC
6237 for (i = 0; i < tp->irq_cnt; i++) {
6238 struct tg3_napi *tnapi = &tp->napi[i];
6239
6240 tnapi->last_tag = 0;
6241 tnapi->last_irq_tag = 0;
6242 tnapi->hw_status->status = 0;
6243 tnapi->hw_status->status_tag = 0;
6244 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
cf7a7298 6245
f77a6a8e
MC
6246 tnapi->tx_prod = 0;
6247 tnapi->tx_cons = 0;
0c1d0e2b
MC
6248 if (tnapi->tx_ring)
6249 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
f77a6a8e
MC
6250
6251 tnapi->rx_rcb_ptr = 0;
0c1d0e2b
MC
6252 if (tnapi->rx_rcb)
6253 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
2b2cdb65 6254
e4af1af9
MC
6255 if (tg3_rx_prodring_alloc(tp, &tp->prodring[i])) {
6256 tg3_free_rings(tp);
2b2cdb65 6257 return -ENOMEM;
e4af1af9 6258 }
f77a6a8e 6259 }
72334482 6260
2b2cdb65 6261 return 0;
cf7a7298
MC
6262}
6263
6264/*
6265 * Must not be invoked with interrupt sources disabled and
6266 * the hardware shutdown down.
6267 */
6268static void tg3_free_consistent(struct tg3 *tp)
6269{
f77a6a8e 6270 int i;
898a56f8 6271
f77a6a8e
MC
6272 for (i = 0; i < tp->irq_cnt; i++) {
6273 struct tg3_napi *tnapi = &tp->napi[i];
6274
6275 if (tnapi->tx_ring) {
6276 pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
6277 tnapi->tx_ring, tnapi->tx_desc_mapping);
6278 tnapi->tx_ring = NULL;
6279 }
6280
6281 kfree(tnapi->tx_buffers);
6282 tnapi->tx_buffers = NULL;
6283
6284 if (tnapi->rx_rcb) {
6285 pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
6286 tnapi->rx_rcb,
6287 tnapi->rx_rcb_mapping);
6288 tnapi->rx_rcb = NULL;
6289 }
6290
6291 if (tnapi->hw_status) {
6292 pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
6293 tnapi->hw_status,
6294 tnapi->status_mapping);
6295 tnapi->hw_status = NULL;
6296 }
1da177e4 6297 }
f77a6a8e 6298
1da177e4
LT
6299 if (tp->hw_stats) {
6300 pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
6301 tp->hw_stats, tp->stats_mapping);
6302 tp->hw_stats = NULL;
6303 }
f77a6a8e 6304
e4af1af9 6305 for (i = 0; i < tp->irq_cnt; i++)
2b2cdb65 6306 tg3_rx_prodring_fini(tp, &tp->prodring[i]);
1da177e4
LT
6307}
6308
6309/*
6310 * Must not be invoked with interrupt sources disabled and
6311 * the hardware shutdown down. Can sleep.
6312 */
6313static int tg3_alloc_consistent(struct tg3 *tp)
6314{
f77a6a8e 6315 int i;
898a56f8 6316
e4af1af9 6317 for (i = 0; i < tp->irq_cnt; i++) {
2b2cdb65
MC
6318 if (tg3_rx_prodring_init(tp, &tp->prodring[i]))
6319 goto err_out;
6320 }
1da177e4 6321
f77a6a8e
MC
6322 tp->hw_stats = pci_alloc_consistent(tp->pdev,
6323 sizeof(struct tg3_hw_stats),
6324 &tp->stats_mapping);
6325 if (!tp->hw_stats)
1da177e4
LT
6326 goto err_out;
6327
f77a6a8e 6328 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
1da177e4 6329
f77a6a8e
MC
6330 for (i = 0; i < tp->irq_cnt; i++) {
6331 struct tg3_napi *tnapi = &tp->napi[i];
8d9d7cfc 6332 struct tg3_hw_status *sblk;
1da177e4 6333
f77a6a8e
MC
6334 tnapi->hw_status = pci_alloc_consistent(tp->pdev,
6335 TG3_HW_STATUS_SIZE,
6336 &tnapi->status_mapping);
6337 if (!tnapi->hw_status)
6338 goto err_out;
898a56f8 6339
f77a6a8e 6340 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8d9d7cfc
MC
6341 sblk = tnapi->hw_status;
6342
19cfaecc
MC
6343 /* If multivector TSS is enabled, vector 0 does not handle
6344 * tx interrupts. Don't allocate any resources for it.
6345 */
6346 if ((!i && !(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) ||
6347 (i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))) {
6348 tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
6349 TG3_TX_RING_SIZE,
6350 GFP_KERNEL);
6351 if (!tnapi->tx_buffers)
6352 goto err_out;
6353
6354 tnapi->tx_ring = pci_alloc_consistent(tp->pdev,
6355 TG3_TX_RING_BYTES,
6356 &tnapi->tx_desc_mapping);
6357 if (!tnapi->tx_ring)
6358 goto err_out;
6359 }
6360
8d9d7cfc
MC
6361 /*
6362 * When RSS is enabled, the status block format changes
6363 * slightly. The "rx_jumbo_consumer", "reserved",
6364 * and "rx_mini_consumer" members get mapped to the
6365 * other three rx return ring producer indexes.
6366 */
6367 switch (i) {
6368 default:
6369 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
6370 break;
6371 case 2:
6372 tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
6373 break;
6374 case 3:
6375 tnapi->rx_rcb_prod_idx = &sblk->reserved;
6376 break;
6377 case 4:
6378 tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
6379 break;
6380 }
72334482 6381
e4af1af9 6382 tnapi->prodring = &tp->prodring[i];
b196c7e4 6383
0c1d0e2b
MC
6384 /*
6385 * If multivector RSS is enabled, vector 0 does not handle
6386 * rx or tx interrupts. Don't allocate any resources for it.
6387 */
6388 if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
6389 continue;
6390
f77a6a8e
MC
6391 tnapi->rx_rcb = pci_alloc_consistent(tp->pdev,
6392 TG3_RX_RCB_RING_BYTES(tp),
6393 &tnapi->rx_rcb_mapping);
6394 if (!tnapi->rx_rcb)
6395 goto err_out;
72334482 6396
f77a6a8e 6397 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
f77a6a8e 6398 }
1da177e4
LT
6399
6400 return 0;
6401
6402err_out:
6403 tg3_free_consistent(tp);
6404 return -ENOMEM;
6405}
6406
6407#define MAX_WAIT_CNT 1000
6408
6409/* To stop a block, clear the enable bit and poll till it
6410 * clears. tp->lock is held.
6411 */
b3b7d6be 6412static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
1da177e4
LT
6413{
6414 unsigned int i;
6415 u32 val;
6416
6417 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
6418 switch (ofs) {
6419 case RCVLSC_MODE:
6420 case DMAC_MODE:
6421 case MBFREE_MODE:
6422 case BUFMGR_MODE:
6423 case MEMARB_MODE:
6424 /* We can't enable/disable these bits of the
6425 * 5705/5750, just say success.
6426 */
6427 return 0;
6428
6429 default:
6430 break;
855e1111 6431 }
1da177e4
LT
6432 }
6433
6434 val = tr32(ofs);
6435 val &= ~enable_bit;
6436 tw32_f(ofs, val);
6437
6438 for (i = 0; i < MAX_WAIT_CNT; i++) {
6439 udelay(100);
6440 val = tr32(ofs);
6441 if ((val & enable_bit) == 0)
6442 break;
6443 }
6444
b3b7d6be 6445 if (i == MAX_WAIT_CNT && !silent) {
2445e461
MC
6446 dev_err(&tp->pdev->dev,
6447 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
6448 ofs, enable_bit);
1da177e4
LT
6449 return -ENODEV;
6450 }
6451
6452 return 0;
6453}
6454
6455/* tp->lock is held. */
b3b7d6be 6456static int tg3_abort_hw(struct tg3 *tp, int silent)
1da177e4
LT
6457{
6458 int i, err;
6459
6460 tg3_disable_ints(tp);
6461
6462 tp->rx_mode &= ~RX_MODE_ENABLE;
6463 tw32_f(MAC_RX_MODE, tp->rx_mode);
6464 udelay(10);
6465
b3b7d6be
DM
6466 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
6467 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
6468 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
6469 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
6470 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
6471 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
6472
6473 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
6474 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
6475 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
6476 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
6477 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
6478 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
6479 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
1da177e4
LT
6480
6481 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
6482 tw32_f(MAC_MODE, tp->mac_mode);
6483 udelay(40);
6484
6485 tp->tx_mode &= ~TX_MODE_ENABLE;
6486 tw32_f(MAC_TX_MODE, tp->tx_mode);
6487
6488 for (i = 0; i < MAX_WAIT_CNT; i++) {
6489 udelay(100);
6490 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
6491 break;
6492 }
6493 if (i >= MAX_WAIT_CNT) {
ab96b241
MC
6494 dev_err(&tp->pdev->dev,
6495 "%s timed out, TX_MODE_ENABLE will not clear "
6496 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
e6de8ad1 6497 err |= -ENODEV;
1da177e4
LT
6498 }
6499
e6de8ad1 6500 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
b3b7d6be
DM
6501 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
6502 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
1da177e4
LT
6503
6504 tw32(FTQ_RESET, 0xffffffff);
6505 tw32(FTQ_RESET, 0x00000000);
6506
b3b7d6be
DM
6507 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
6508 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
1da177e4 6509
f77a6a8e
MC
6510 for (i = 0; i < tp->irq_cnt; i++) {
6511 struct tg3_napi *tnapi = &tp->napi[i];
6512 if (tnapi->hw_status)
6513 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
6514 }
1da177e4
LT
6515 if (tp->hw_stats)
6516 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
6517
1da177e4
LT
6518 return err;
6519}
6520
0d3031d9
MC
6521static void tg3_ape_send_event(struct tg3 *tp, u32 event)
6522{
6523 int i;
6524 u32 apedata;
6525
6526 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
6527 if (apedata != APE_SEG_SIG_MAGIC)
6528 return;
6529
6530 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
731fd79c 6531 if (!(apedata & APE_FW_STATUS_READY))
0d3031d9
MC
6532 return;
6533
6534 /* Wait for up to 1 millisecond for APE to service previous event. */
6535 for (i = 0; i < 10; i++) {
6536 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
6537 return;
6538
6539 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
6540
6541 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6542 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
6543 event | APE_EVENT_STATUS_EVENT_PENDING);
6544
6545 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
6546
6547 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6548 break;
6549
6550 udelay(100);
6551 }
6552
6553 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6554 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
6555}
6556
6557static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
6558{
6559 u32 event;
6560 u32 apedata;
6561
6562 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
6563 return;
6564
6565 switch (kind) {
6566 case RESET_KIND_INIT:
6567 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
6568 APE_HOST_SEG_SIG_MAGIC);
6569 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
6570 APE_HOST_SEG_LEN_MAGIC);
6571 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
6572 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
6573 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
6574 APE_HOST_DRIVER_ID_MAGIC);
6575 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
6576 APE_HOST_BEHAV_NO_PHYLOCK);
6577
6578 event = APE_EVENT_STATUS_STATE_START;
6579 break;
6580 case RESET_KIND_SHUTDOWN:
b2aee154
MC
6581 /* With the interface we are currently using,
6582 * APE does not track driver state. Wiping
6583 * out the HOST SEGMENT SIGNATURE forces
6584 * the APE to assume OS absent status.
6585 */
6586 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
6587
0d3031d9
MC
6588 event = APE_EVENT_STATUS_STATE_UNLOAD;
6589 break;
6590 case RESET_KIND_SUSPEND:
6591 event = APE_EVENT_STATUS_STATE_SUSPEND;
6592 break;
6593 default:
6594 return;
6595 }
6596
6597 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
6598
6599 tg3_ape_send_event(tp, event);
6600}
6601
1da177e4
LT
6602/* tp->lock is held. */
6603static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
6604{
f49639e6
DM
6605 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
6606 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1da177e4
LT
6607
6608 if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
6609 switch (kind) {
6610 case RESET_KIND_INIT:
6611 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6612 DRV_STATE_START);
6613 break;
6614
6615 case RESET_KIND_SHUTDOWN:
6616 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6617 DRV_STATE_UNLOAD);
6618 break;
6619
6620 case RESET_KIND_SUSPEND:
6621 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6622 DRV_STATE_SUSPEND);
6623 break;
6624
6625 default:
6626 break;
855e1111 6627 }
1da177e4 6628 }
0d3031d9
MC
6629
6630 if (kind == RESET_KIND_INIT ||
6631 kind == RESET_KIND_SUSPEND)
6632 tg3_ape_driver_state_change(tp, kind);
1da177e4
LT
6633}
6634
6635/* tp->lock is held. */
6636static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
6637{
6638 if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
6639 switch (kind) {
6640 case RESET_KIND_INIT:
6641 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6642 DRV_STATE_START_DONE);
6643 break;
6644
6645 case RESET_KIND_SHUTDOWN:
6646 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6647 DRV_STATE_UNLOAD_DONE);
6648 break;
6649
6650 default:
6651 break;
855e1111 6652 }
1da177e4 6653 }
0d3031d9
MC
6654
6655 if (kind == RESET_KIND_SHUTDOWN)
6656 tg3_ape_driver_state_change(tp, kind);
1da177e4
LT
6657}
6658
6659/* tp->lock is held. */
6660static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
6661{
6662 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
6663 switch (kind) {
6664 case RESET_KIND_INIT:
6665 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6666 DRV_STATE_START);
6667 break;
6668
6669 case RESET_KIND_SHUTDOWN:
6670 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6671 DRV_STATE_UNLOAD);
6672 break;
6673
6674 case RESET_KIND_SUSPEND:
6675 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6676 DRV_STATE_SUSPEND);
6677 break;
6678
6679 default:
6680 break;
855e1111 6681 }
1da177e4
LT
6682 }
6683}
6684
7a6f4369
MC
6685static int tg3_poll_fw(struct tg3 *tp)
6686{
6687 int i;
6688 u32 val;
6689
b5d3772c 6690 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
0ccead18
GZ
6691 /* Wait up to 20ms for init done. */
6692 for (i = 0; i < 200; i++) {
b5d3772c
MC
6693 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
6694 return 0;
0ccead18 6695 udelay(100);
b5d3772c
MC
6696 }
6697 return -ENODEV;
6698 }
6699
7a6f4369
MC
6700 /* Wait for firmware initialization to complete. */
6701 for (i = 0; i < 100000; i++) {
6702 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
6703 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
6704 break;
6705 udelay(10);
6706 }
6707
6708 /* Chip might not be fitted with firmware. Some Sun onboard
6709 * parts are configured like that. So don't signal the timeout
6710 * of the above loop as an error, but do report the lack of
6711 * running firmware once.
6712 */
6713 if (i >= 100000 &&
6714 !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
6715 tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
6716
05dbe005 6717 netdev_info(tp->dev, "No firmware running\n");
7a6f4369
MC
6718 }
6719
6b10c165
MC
6720 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
6721 /* The 57765 A0 needs a little more
6722 * time to do some important work.
6723 */
6724 mdelay(10);
6725 }
6726
7a6f4369
MC
6727 return 0;
6728}
6729
ee6a99b5
MC
6730/* Save PCI command register before chip reset */
6731static void tg3_save_pci_state(struct tg3 *tp)
6732{
8a6eac90 6733 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
ee6a99b5
MC
6734}
6735
6736/* Restore PCI state after chip reset */
6737static void tg3_restore_pci_state(struct tg3 *tp)
6738{
6739 u32 val;
6740
6741 /* Re-enable indirect register accesses. */
6742 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
6743 tp->misc_host_ctrl);
6744
6745 /* Set MAX PCI retry to zero. */
6746 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
6747 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
6748 (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
6749 val |= PCISTATE_RETRY_SAME_DMA;
0d3031d9
MC
6750 /* Allow reads and writes to the APE register and memory space. */
6751 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
6752 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
6753 PCISTATE_ALLOW_APE_SHMEM_WR;
ee6a99b5
MC
6754 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
6755
8a6eac90 6756 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
ee6a99b5 6757
fcb389df
MC
6758 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
6759 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
6760 pcie_set_readrq(tp->pdev, 4096);
6761 else {
6762 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
6763 tp->pci_cacheline_sz);
6764 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
6765 tp->pci_lat_timer);
6766 }
114342f2 6767 }
5f5c51e3 6768
ee6a99b5 6769 /* Make sure PCI-X relaxed ordering bit is clear. */
52f4490c 6770 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
9974a356
MC
6771 u16 pcix_cmd;
6772
6773 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
6774 &pcix_cmd);
6775 pcix_cmd &= ~PCI_X_CMD_ERO;
6776 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
6777 pcix_cmd);
6778 }
ee6a99b5
MC
6779
6780 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
ee6a99b5
MC
6781
6782 /* Chip reset on 5780 will reset MSI enable bit,
6783 * so need to restore it.
6784 */
6785 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
6786 u16 ctrl;
6787
6788 pci_read_config_word(tp->pdev,
6789 tp->msi_cap + PCI_MSI_FLAGS,
6790 &ctrl);
6791 pci_write_config_word(tp->pdev,
6792 tp->msi_cap + PCI_MSI_FLAGS,
6793 ctrl | PCI_MSI_FLAGS_ENABLE);
6794 val = tr32(MSGINT_MODE);
6795 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
6796 }
6797 }
6798}
6799
1da177e4
LT
6800static void tg3_stop_fw(struct tg3 *);
6801
6802/* tp->lock is held. */
6803static int tg3_chip_reset(struct tg3 *tp)
6804{
6805 u32 val;
1ee582d8 6806 void (*write_op)(struct tg3 *, u32, u32);
4f125f42 6807 int i, err;
1da177e4 6808
f49639e6
DM
6809 tg3_nvram_lock(tp);
6810
77b483f1
MC
6811 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
6812
f49639e6
DM
6813 /* No matching tg3_nvram_unlock() after this because
6814 * chip reset below will undo the nvram lock.
6815 */
6816 tp->nvram_lock_cnt = 0;
1da177e4 6817
ee6a99b5
MC
6818 /* GRC_MISC_CFG core clock reset will clear the memory
6819 * enable bit in PCI register 4 and the MSI enable bit
6820 * on some chips, so we save relevant registers here.
6821 */
6822 tg3_save_pci_state(tp);
6823
d9ab5ad1 6824 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
321d32a0 6825 (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
d9ab5ad1
MC
6826 tw32(GRC_FASTBOOT_PC, 0);
6827
1da177e4
LT
6828 /*
6829 * We must avoid the readl() that normally takes place.
6830 * It locks machines, causes machine checks, and other
6831 * fun things. So, temporarily disable the 5701
6832 * hardware workaround, while we do the reset.
6833 */
1ee582d8
MC
6834 write_op = tp->write32;
6835 if (write_op == tg3_write_flush_reg32)
6836 tp->write32 = tg3_write32;
1da177e4 6837
d18edcb2
MC
6838 /* Prevent the irq handler from reading or writing PCI registers
6839 * during chip reset when the memory enable bit in the PCI command
6840 * register may be cleared. The chip does not generate interrupt
6841 * at this time, but the irq handler may still be called due to irq
6842 * sharing or irqpoll.
6843 */
6844 tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
f77a6a8e
MC
6845 for (i = 0; i < tp->irq_cnt; i++) {
6846 struct tg3_napi *tnapi = &tp->napi[i];
6847 if (tnapi->hw_status) {
6848 tnapi->hw_status->status = 0;
6849 tnapi->hw_status->status_tag = 0;
6850 }
6851 tnapi->last_tag = 0;
6852 tnapi->last_irq_tag = 0;
b8fa2f3a 6853 }
d18edcb2 6854 smp_mb();
4f125f42
MC
6855
6856 for (i = 0; i < tp->irq_cnt; i++)
6857 synchronize_irq(tp->napi[i].irq_vec);
d18edcb2 6858
255ca311
MC
6859 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
6860 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
6861 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
6862 }
6863
1da177e4
LT
6864 /* do the reset */
6865 val = GRC_MISC_CFG_CORECLK_RESET;
6866
6867 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
6868 if (tr32(0x7e2c) == 0x60) {
6869 tw32(0x7e2c, 0x20);
6870 }
6871 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
6872 tw32(GRC_MISC_CFG, (1 << 29));
6873 val |= (1 << 29);
6874 }
6875 }
6876
b5d3772c
MC
6877 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
6878 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
6879 tw32(GRC_VCPU_EXT_CTRL,
6880 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
6881 }
6882
1da177e4
LT
6883 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
6884 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
6885 tw32(GRC_MISC_CFG, val);
6886
1ee582d8
MC
6887 /* restore 5701 hardware bug workaround write method */
6888 tp->write32 = write_op;
1da177e4
LT
6889
6890 /* Unfortunately, we have to delay before the PCI read back.
6891 * Some 575X chips even will not respond to a PCI cfg access
6892 * when the reset command is given to the chip.
6893 *
6894 * How do these hardware designers expect things to work
6895 * properly if the PCI write is posted for a long period
6896 * of time? It is always necessary to have some method by
6897 * which a register read back can occur to push the write
6898 * out which does the reset.
6899 *
6900 * For most tg3 variants the trick below was working.
6901 * Ho hum...
6902 */
6903 udelay(120);
6904
6905 /* Flush PCI posted writes. The normal MMIO registers
6906 * are inaccessible at this time so this is the only
6907 * way to make this reliably (actually, this is no longer
6908 * the case, see above). I tried to use indirect
6909 * register read/write but this upset some 5701 variants.
6910 */
6911 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
6912
6913 udelay(120);
6914
5e7dfd0f 6915 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
e7126997
MC
6916 u16 val16;
6917
1da177e4
LT
6918 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
6919 int i;
6920 u32 cfg_val;
6921
6922 /* Wait for link training to complete. */
6923 for (i = 0; i < 5000; i++)
6924 udelay(100);
6925
6926 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
6927 pci_write_config_dword(tp->pdev, 0xc4,
6928 cfg_val | (1 << 15));
6929 }
5e7dfd0f 6930
e7126997
MC
6931 /* Clear the "no snoop" and "relaxed ordering" bits. */
6932 pci_read_config_word(tp->pdev,
6933 tp->pcie_cap + PCI_EXP_DEVCTL,
6934 &val16);
6935 val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
6936 PCI_EXP_DEVCTL_NOSNOOP_EN);
6937 /*
6938 * Older PCIe devices only support the 128 byte
6939 * MPS setting. Enforce the restriction.
5e7dfd0f 6940 */
e7126997
MC
6941 if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
6942 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784))
6943 val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
5e7dfd0f
MC
6944 pci_write_config_word(tp->pdev,
6945 tp->pcie_cap + PCI_EXP_DEVCTL,
e7126997 6946 val16);
5e7dfd0f
MC
6947
6948 pcie_set_readrq(tp->pdev, 4096);
6949
6950 /* Clear error status */
6951 pci_write_config_word(tp->pdev,
6952 tp->pcie_cap + PCI_EXP_DEVSTA,
6953 PCI_EXP_DEVSTA_CED |
6954 PCI_EXP_DEVSTA_NFED |
6955 PCI_EXP_DEVSTA_FED |
6956 PCI_EXP_DEVSTA_URD);
1da177e4
LT
6957 }
6958
ee6a99b5 6959 tg3_restore_pci_state(tp);
1da177e4 6960
d18edcb2
MC
6961 tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
6962
ee6a99b5
MC
6963 val = 0;
6964 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
4cf78e4f 6965 val = tr32(MEMARB_MODE);
ee6a99b5 6966 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
1da177e4
LT
6967
6968 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
6969 tg3_stop_fw(tp);
6970 tw32(0x5000, 0x400);
6971 }
6972
6973 tw32(GRC_MODE, tp->grc_mode);
6974
6975 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
ab0049b4 6976 val = tr32(0xc4);
1da177e4
LT
6977
6978 tw32(0xc4, val | (1 << 15));
6979 }
6980
6981 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
6982 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
6983 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
6984 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
6985 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
6986 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
6987 }
6988
6989 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
6990 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
6991 tw32_f(MAC_MODE, tp->mac_mode);
747e8f8b
MC
6992 } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
6993 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
6994 tw32_f(MAC_MODE, tp->mac_mode);
3bda1258
MC
6995 } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
6996 tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
6997 if (tp->mac_mode & MAC_MODE_APE_TX_EN)
6998 tp->mac_mode |= MAC_MODE_TDE_ENABLE;
6999 tw32_f(MAC_MODE, tp->mac_mode);
1da177e4
LT
7000 } else
7001 tw32_f(MAC_MODE, 0);
7002 udelay(40);
7003
77b483f1
MC
7004 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
7005
7a6f4369
MC
7006 err = tg3_poll_fw(tp);
7007 if (err)
7008 return err;
1da177e4 7009
0a9140cf
MC
7010 tg3_mdio_start(tp);
7011
52cdf852
MC
7012 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7013 u8 phy_addr;
7014
7015 phy_addr = tp->phy_addr;
7016 tp->phy_addr = TG3_PHY_PCIE_ADDR;
7017
7018 tg3_writephy(tp, TG3_PCIEPHY_BLOCK_ADDR,
7019 TG3_PCIEPHY_TXB_BLK << TG3_PCIEPHY_BLOCK_SHIFT);
7020 val = TG3_PCIEPHY_TX0CTRL1_TXOCM | TG3_PCIEPHY_TX0CTRL1_RDCTL |
7021 TG3_PCIEPHY_TX0CTRL1_TXCMV | TG3_PCIEPHY_TX0CTRL1_TKSEL |
7022 TG3_PCIEPHY_TX0CTRL1_NB_EN;
7023 tg3_writephy(tp, TG3_PCIEPHY_TX0CTRL1, val);
7024 udelay(10);
7025
7026 tg3_writephy(tp, TG3_PCIEPHY_BLOCK_ADDR,
7027 TG3_PCIEPHY_XGXS_BLK1 << TG3_PCIEPHY_BLOCK_SHIFT);
7028 val = TG3_PCIEPHY_PWRMGMT4_LOWPWR_EN |
7029 TG3_PCIEPHY_PWRMGMT4_L1PLLPD_EN;
7030 tg3_writephy(tp, TG3_PCIEPHY_PWRMGMT4, val);
7031 udelay(10);
7032
7033 tp->phy_addr = phy_addr;
7034 }
7035
1da177e4 7036 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
f6eb9b1f
MC
7037 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
7038 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
b703df6f
MC
7039 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
7040 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765) {
ab0049b4 7041 val = tr32(0x7c00);
1da177e4
LT
7042
7043 tw32(0x7c00, val | (1 << 25));
7044 }
7045
7046 /* Reprobe ASF enable state. */
7047 tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
7048 tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
7049 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
7050 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
7051 u32 nic_cfg;
7052
7053 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
7054 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
7055 tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
4ba526ce 7056 tp->last_event_jiffies = jiffies;
cbf46853 7057 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
1da177e4
LT
7058 tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
7059 }
7060 }
7061
7062 return 0;
7063}
7064
7065/* tp->lock is held. */
7066static void tg3_stop_fw(struct tg3 *tp)
7067{
0d3031d9
MC
7068 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
7069 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
7c5026aa
MC
7070 /* Wait for RX cpu to ACK the previous event. */
7071 tg3_wait_for_event_ack(tp);
1da177e4
LT
7072
7073 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
4ba526ce
MC
7074
7075 tg3_generate_fw_event(tp);
1da177e4 7076
7c5026aa
MC
7077 /* Wait for RX cpu to ACK this event. */
7078 tg3_wait_for_event_ack(tp);
1da177e4
LT
7079 }
7080}
7081
7082/* tp->lock is held. */
944d980e 7083static int tg3_halt(struct tg3 *tp, int kind, int silent)
1da177e4
LT
7084{
7085 int err;
7086
7087 tg3_stop_fw(tp);
7088
944d980e 7089 tg3_write_sig_pre_reset(tp, kind);
1da177e4 7090
b3b7d6be 7091 tg3_abort_hw(tp, silent);
1da177e4
LT
7092 err = tg3_chip_reset(tp);
7093
daba2a63
MC
7094 __tg3_set_mac_addr(tp, 0);
7095
944d980e
MC
7096 tg3_write_sig_legacy(tp, kind);
7097 tg3_write_sig_post_reset(tp, kind);
1da177e4
LT
7098
7099 if (err)
7100 return err;
7101
7102 return 0;
7103}
7104
1da177e4
LT
7105#define RX_CPU_SCRATCH_BASE 0x30000
7106#define RX_CPU_SCRATCH_SIZE 0x04000
7107#define TX_CPU_SCRATCH_BASE 0x34000
7108#define TX_CPU_SCRATCH_SIZE 0x04000
7109
7110/* tp->lock is held. */
7111static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
7112{
7113 int i;
7114
5d9428de
ES
7115 BUG_ON(offset == TX_CPU_BASE &&
7116 (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
1da177e4 7117
b5d3772c
MC
7118 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7119 u32 val = tr32(GRC_VCPU_EXT_CTRL);
7120
7121 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
7122 return 0;
7123 }
1da177e4
LT
7124 if (offset == RX_CPU_BASE) {
7125 for (i = 0; i < 10000; i++) {
7126 tw32(offset + CPU_STATE, 0xffffffff);
7127 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7128 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7129 break;
7130 }
7131
7132 tw32(offset + CPU_STATE, 0xffffffff);
7133 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
7134 udelay(10);
7135 } else {
7136 for (i = 0; i < 10000; i++) {
7137 tw32(offset + CPU_STATE, 0xffffffff);
7138 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7139 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7140 break;
7141 }
7142 }
7143
7144 if (i >= 10000) {
05dbe005
JP
7145 netdev_err(tp->dev, "%s timed out, %s CPU\n",
7146 __func__, offset == RX_CPU_BASE ? "RX" : "TX");
1da177e4
LT
7147 return -ENODEV;
7148 }
ec41c7df
MC
7149
7150 /* Clear firmware's nvram arbitration. */
7151 if (tp->tg3_flags & TG3_FLAG_NVRAM)
7152 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
1da177e4
LT
7153 return 0;
7154}
7155
7156struct fw_info {
077f849d
JSR
7157 unsigned int fw_base;
7158 unsigned int fw_len;
7159 const __be32 *fw_data;
1da177e4
LT
7160};
7161
7162/* tp->lock is held. */
7163static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
7164 int cpu_scratch_size, struct fw_info *info)
7165{
ec41c7df 7166 int err, lock_err, i;
1da177e4
LT
7167 void (*write_op)(struct tg3 *, u32, u32);
7168
7169 if (cpu_base == TX_CPU_BASE &&
7170 (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
5129c3a3
MC
7171 netdev_err(tp->dev,
7172 "%s: Trying to load TX cpu firmware which is 5705\n",
05dbe005 7173 __func__);
1da177e4
LT
7174 return -EINVAL;
7175 }
7176
7177 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
7178 write_op = tg3_write_mem;
7179 else
7180 write_op = tg3_write_indirect_reg32;
7181
1b628151
MC
7182 /* It is possible that bootcode is still loading at this point.
7183 * Get the nvram lock first before halting the cpu.
7184 */
ec41c7df 7185 lock_err = tg3_nvram_lock(tp);
1da177e4 7186 err = tg3_halt_cpu(tp, cpu_base);
ec41c7df
MC
7187 if (!lock_err)
7188 tg3_nvram_unlock(tp);
1da177e4
LT
7189 if (err)
7190 goto out;
7191
7192 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
7193 write_op(tp, cpu_scratch_base + i, 0);
7194 tw32(cpu_base + CPU_STATE, 0xffffffff);
7195 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
077f849d 7196 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
1da177e4 7197 write_op(tp, (cpu_scratch_base +
077f849d 7198 (info->fw_base & 0xffff) +
1da177e4 7199 (i * sizeof(u32))),
077f849d 7200 be32_to_cpu(info->fw_data[i]));
1da177e4
LT
7201
7202 err = 0;
7203
7204out:
1da177e4
LT
7205 return err;
7206}
7207
7208/* tp->lock is held. */
7209static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
7210{
7211 struct fw_info info;
077f849d 7212 const __be32 *fw_data;
1da177e4
LT
7213 int err, i;
7214
077f849d
JSR
7215 fw_data = (void *)tp->fw->data;
7216
7217 /* Firmware blob starts with version numbers, followed by
7218 start address and length. We are setting complete length.
7219 length = end_address_of_bss - start_address_of_text.
7220 Remainder is the blob to be loaded contiguously
7221 from start address. */
7222
7223 info.fw_base = be32_to_cpu(fw_data[1]);
7224 info.fw_len = tp->fw->size - 12;
7225 info.fw_data = &fw_data[3];
1da177e4
LT
7226
7227 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
7228 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
7229 &info);
7230 if (err)
7231 return err;
7232
7233 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
7234 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
7235 &info);
7236 if (err)
7237 return err;
7238
7239 /* Now startup only the RX cpu. */
7240 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
077f849d 7241 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
1da177e4
LT
7242
7243 for (i = 0; i < 5; i++) {
077f849d 7244 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
1da177e4
LT
7245 break;
7246 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7247 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
077f849d 7248 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
1da177e4
LT
7249 udelay(1000);
7250 }
7251 if (i >= 5) {
5129c3a3
MC
7252 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
7253 "should be %08x\n", __func__,
05dbe005 7254 tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
1da177e4
LT
7255 return -ENODEV;
7256 }
7257 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7258 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
7259
7260 return 0;
7261}
7262
1da177e4 7263/* 5705 needs a special version of the TSO firmware. */
1da177e4
LT
7264
7265/* tp->lock is held. */
7266static int tg3_load_tso_firmware(struct tg3 *tp)
7267{
7268 struct fw_info info;
077f849d 7269 const __be32 *fw_data;
1da177e4
LT
7270 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
7271 int err, i;
7272
7273 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
7274 return 0;
7275
077f849d
JSR
7276 fw_data = (void *)tp->fw->data;
7277
7278 /* Firmware blob starts with version numbers, followed by
7279 start address and length. We are setting complete length.
7280 length = end_address_of_bss - start_address_of_text.
7281 Remainder is the blob to be loaded contiguously
7282 from start address. */
7283
7284 info.fw_base = be32_to_cpu(fw_data[1]);
7285 cpu_scratch_size = tp->fw_len;
7286 info.fw_len = tp->fw->size - 12;
7287 info.fw_data = &fw_data[3];
7288
1da177e4 7289 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
7290 cpu_base = RX_CPU_BASE;
7291 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
1da177e4 7292 } else {
1da177e4
LT
7293 cpu_base = TX_CPU_BASE;
7294 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
7295 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
7296 }
7297
7298 err = tg3_load_firmware_cpu(tp, cpu_base,
7299 cpu_scratch_base, cpu_scratch_size,
7300 &info);
7301 if (err)
7302 return err;
7303
7304 /* Now startup the cpu. */
7305 tw32(cpu_base + CPU_STATE, 0xffffffff);
077f849d 7306 tw32_f(cpu_base + CPU_PC, info.fw_base);
1da177e4
LT
7307
7308 for (i = 0; i < 5; i++) {
077f849d 7309 if (tr32(cpu_base + CPU_PC) == info.fw_base)
1da177e4
LT
7310 break;
7311 tw32(cpu_base + CPU_STATE, 0xffffffff);
7312 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
077f849d 7313 tw32_f(cpu_base + CPU_PC, info.fw_base);
1da177e4
LT
7314 udelay(1000);
7315 }
7316 if (i >= 5) {
5129c3a3
MC
7317 netdev_err(tp->dev,
7318 "%s fails to set CPU PC, is %08x should be %08x\n",
05dbe005 7319 __func__, tr32(cpu_base + CPU_PC), info.fw_base);
1da177e4
LT
7320 return -ENODEV;
7321 }
7322 tw32(cpu_base + CPU_STATE, 0xffffffff);
7323 tw32_f(cpu_base + CPU_MODE, 0x00000000);
7324 return 0;
7325}
7326
1da177e4 7327
1da177e4
LT
7328static int tg3_set_mac_addr(struct net_device *dev, void *p)
7329{
7330 struct tg3 *tp = netdev_priv(dev);
7331 struct sockaddr *addr = p;
986e0aeb 7332 int err = 0, skip_mac_1 = 0;
1da177e4 7333
f9804ddb
MC
7334 if (!is_valid_ether_addr(addr->sa_data))
7335 return -EINVAL;
7336
1da177e4
LT
7337 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7338
e75f7c90
MC
7339 if (!netif_running(dev))
7340 return 0;
7341
58712ef9 7342 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
986e0aeb 7343 u32 addr0_high, addr0_low, addr1_high, addr1_low;
58712ef9 7344
986e0aeb
MC
7345 addr0_high = tr32(MAC_ADDR_0_HIGH);
7346 addr0_low = tr32(MAC_ADDR_0_LOW);
7347 addr1_high = tr32(MAC_ADDR_1_HIGH);
7348 addr1_low = tr32(MAC_ADDR_1_LOW);
7349
7350 /* Skip MAC addr 1 if ASF is using it. */
7351 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
7352 !(addr1_high == 0 && addr1_low == 0))
7353 skip_mac_1 = 1;
58712ef9 7354 }
986e0aeb
MC
7355 spin_lock_bh(&tp->lock);
7356 __tg3_set_mac_addr(tp, skip_mac_1);
7357 spin_unlock_bh(&tp->lock);
1da177e4 7358
b9ec6c1b 7359 return err;
1da177e4
LT
7360}
7361
7362/* tp->lock is held. */
7363static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
7364 dma_addr_t mapping, u32 maxlen_flags,
7365 u32 nic_addr)
7366{
7367 tg3_write_mem(tp,
7368 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
7369 ((u64) mapping >> 32));
7370 tg3_write_mem(tp,
7371 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
7372 ((u64) mapping & 0xffffffff));
7373 tg3_write_mem(tp,
7374 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
7375 maxlen_flags);
7376
7377 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
7378 tg3_write_mem(tp,
7379 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
7380 nic_addr);
7381}
7382
7383static void __tg3_set_rx_mode(struct net_device *);
d244c892 7384static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
15f9850d 7385{
b6080e12
MC
7386 int i;
7387
19cfaecc 7388 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) {
b6080e12
MC
7389 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
7390 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
7391 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
b6080e12
MC
7392 } else {
7393 tw32(HOSTCC_TXCOL_TICKS, 0);
7394 tw32(HOSTCC_TXMAX_FRAMES, 0);
7395 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
19cfaecc 7396 }
b6080e12 7397
19cfaecc
MC
7398 if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
7399 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
7400 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
7401 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
7402 } else {
b6080e12
MC
7403 tw32(HOSTCC_RXCOL_TICKS, 0);
7404 tw32(HOSTCC_RXMAX_FRAMES, 0);
7405 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
15f9850d 7406 }
b6080e12 7407
15f9850d
DM
7408 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
7409 u32 val = ec->stats_block_coalesce_usecs;
7410
b6080e12
MC
7411 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
7412 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
7413
15f9850d
DM
7414 if (!netif_carrier_ok(tp->dev))
7415 val = 0;
7416
7417 tw32(HOSTCC_STAT_COAL_TICKS, val);
7418 }
b6080e12
MC
7419
7420 for (i = 0; i < tp->irq_cnt - 1; i++) {
7421 u32 reg;
7422
7423 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
7424 tw32(reg, ec->rx_coalesce_usecs);
b6080e12
MC
7425 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
7426 tw32(reg, ec->rx_max_coalesced_frames);
b6080e12
MC
7427 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
7428 tw32(reg, ec->rx_max_coalesced_frames_irq);
19cfaecc
MC
7429
7430 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
7431 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
7432 tw32(reg, ec->tx_coalesce_usecs);
7433 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
7434 tw32(reg, ec->tx_max_coalesced_frames);
7435 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
7436 tw32(reg, ec->tx_max_coalesced_frames_irq);
7437 }
b6080e12
MC
7438 }
7439
7440 for (; i < tp->irq_max - 1; i++) {
7441 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
b6080e12 7442 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
b6080e12 7443 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
19cfaecc
MC
7444
7445 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
7446 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
7447 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
7448 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
7449 }
b6080e12 7450 }
15f9850d 7451}
1da177e4 7452
2d31ecaf
MC
7453/* tp->lock is held. */
7454static void tg3_rings_reset(struct tg3 *tp)
7455{
7456 int i;
f77a6a8e 7457 u32 stblk, txrcb, rxrcb, limit;
2d31ecaf
MC
7458 struct tg3_napi *tnapi = &tp->napi[0];
7459
7460 /* Disable all transmit rings but the first. */
7461 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
7462 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
b703df6f
MC
7463 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
7464 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
2d31ecaf
MC
7465 else
7466 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7467
7468 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7469 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
7470 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
7471 BDINFO_FLAGS_DISABLED);
7472
7473
7474 /* Disable all receive return rings but the first. */
f6eb9b1f
MC
7475 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
7476 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
7477 else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
2d31ecaf 7478 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
b703df6f
MC
7479 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
7480 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
2d31ecaf
MC
7481 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
7482 else
7483 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7484
7485 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7486 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
7487 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
7488 BDINFO_FLAGS_DISABLED);
7489
7490 /* Disable interrupts */
7491 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
7492
7493 /* Zero mailbox registers. */
f77a6a8e
MC
7494 if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
7495 for (i = 1; i < TG3_IRQ_MAX_VECS; i++) {
7496 tp->napi[i].tx_prod = 0;
7497 tp->napi[i].tx_cons = 0;
c2353a32
MC
7498 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
7499 tw32_mailbox(tp->napi[i].prodmbox, 0);
f77a6a8e
MC
7500 tw32_rx_mbox(tp->napi[i].consmbox, 0);
7501 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
7502 }
c2353a32
MC
7503 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))
7504 tw32_mailbox(tp->napi[0].prodmbox, 0);
f77a6a8e
MC
7505 } else {
7506 tp->napi[0].tx_prod = 0;
7507 tp->napi[0].tx_cons = 0;
7508 tw32_mailbox(tp->napi[0].prodmbox, 0);
7509 tw32_rx_mbox(tp->napi[0].consmbox, 0);
7510 }
2d31ecaf
MC
7511
7512 /* Make sure the NIC-based send BD rings are disabled. */
7513 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
7514 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
7515 for (i = 0; i < 16; i++)
7516 tw32_tx_mbox(mbox + i * 8, 0);
7517 }
7518
7519 txrcb = NIC_SRAM_SEND_RCB;
7520 rxrcb = NIC_SRAM_RCV_RET_RCB;
7521
7522 /* Clear status block in ram. */
7523 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7524
7525 /* Set status block DMA address */
7526 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
7527 ((u64) tnapi->status_mapping >> 32));
7528 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
7529 ((u64) tnapi->status_mapping & 0xffffffff));
7530
f77a6a8e
MC
7531 if (tnapi->tx_ring) {
7532 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7533 (TG3_TX_RING_SIZE <<
7534 BDINFO_FLAGS_MAXLEN_SHIFT),
7535 NIC_SRAM_TX_BUFFER_DESC);
7536 txrcb += TG3_BDINFO_SIZE;
7537 }
7538
7539 if (tnapi->rx_rcb) {
7540 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7541 (TG3_RX_RCB_RING_SIZE(tp) <<
7542 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
7543 rxrcb += TG3_BDINFO_SIZE;
7544 }
7545
7546 stblk = HOSTCC_STATBLCK_RING1;
2d31ecaf 7547
f77a6a8e
MC
7548 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
7549 u64 mapping = (u64)tnapi->status_mapping;
7550 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
7551 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
7552
7553 /* Clear status block in ram. */
7554 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7555
19cfaecc
MC
7556 if (tnapi->tx_ring) {
7557 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7558 (TG3_TX_RING_SIZE <<
7559 BDINFO_FLAGS_MAXLEN_SHIFT),
7560 NIC_SRAM_TX_BUFFER_DESC);
7561 txrcb += TG3_BDINFO_SIZE;
7562 }
f77a6a8e
MC
7563
7564 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7565 (TG3_RX_RCB_RING_SIZE(tp) <<
7566 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
7567
7568 stblk += 8;
f77a6a8e
MC
7569 rxrcb += TG3_BDINFO_SIZE;
7570 }
2d31ecaf
MC
7571}
7572
1da177e4 7573/* tp->lock is held. */
8e7a22e3 7574static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
1da177e4
LT
7575{
7576 u32 val, rdmac_mode;
7577 int i, err, limit;
21f581a5 7578 struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
1da177e4
LT
7579
7580 tg3_disable_ints(tp);
7581
7582 tg3_stop_fw(tp);
7583
7584 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
7585
7586 if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
e6de8ad1 7587 tg3_abort_hw(tp, 1);
1da177e4
LT
7588 }
7589
603f1173 7590 if (reset_phy)
d4d2c558
MC
7591 tg3_phy_reset(tp);
7592
1da177e4
LT
7593 err = tg3_chip_reset(tp);
7594 if (err)
7595 return err;
7596
7597 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
7598
bcb37f6c 7599 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
d30cdd28
MC
7600 val = tr32(TG3_CPMU_CTRL);
7601 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
7602 tw32(TG3_CPMU_CTRL, val);
9acb961e
MC
7603
7604 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
7605 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
7606 val |= CPMU_LSPD_10MB_MACCLK_6_25;
7607 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
7608
7609 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
7610 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
7611 val |= CPMU_LNK_AWARE_MACCLK_6_25;
7612 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
7613
7614 val = tr32(TG3_CPMU_HST_ACC);
7615 val &= ~CPMU_HST_ACC_MACCLK_MASK;
7616 val |= CPMU_HST_ACC_MACCLK_6_25;
7617 tw32(TG3_CPMU_HST_ACC, val);
d30cdd28
MC
7618 }
7619
33466d93
MC
7620 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7621 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
7622 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
7623 PCIE_PWR_MGMT_L1_THRESH_4MS;
7624 tw32(PCIE_PWR_MGMT_THRESH, val);
521e6b90
MC
7625
7626 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
7627 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
7628
7629 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
33466d93 7630
f40386c8
MC
7631 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7632 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
255ca311
MC
7633 }
7634
614b0590
MC
7635 if (tp->tg3_flags3 & TG3_FLG3_L1PLLPD_EN) {
7636 u32 grc_mode = tr32(GRC_MODE);
7637
7638 /* Access the lower 1K of PL PCIE block registers. */
7639 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
7640 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
7641
7642 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
7643 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
7644 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
7645
7646 tw32(GRC_MODE, grc_mode);
7647 }
7648
1da177e4
LT
7649 /* This works around an issue with Athlon chipsets on
7650 * B3 tigon3 silicon. This bit has no effect on any
7651 * other revision. But do not set this on PCI Express
795d01c5 7652 * chips and don't even touch the clocks if the CPMU is present.
1da177e4 7653 */
795d01c5
MC
7654 if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
7655 if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
7656 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
7657 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7658 }
1da177e4
LT
7659
7660 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
7661 (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
7662 val = tr32(TG3PCI_PCISTATE);
7663 val |= PCISTATE_RETRY_SAME_DMA;
7664 tw32(TG3PCI_PCISTATE, val);
7665 }
7666
0d3031d9
MC
7667 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
7668 /* Allow reads and writes to the
7669 * APE register and memory space.
7670 */
7671 val = tr32(TG3PCI_PCISTATE);
7672 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
7673 PCISTATE_ALLOW_APE_SHMEM_WR;
7674 tw32(TG3PCI_PCISTATE, val);
7675 }
7676
1da177e4
LT
7677 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
7678 /* Enable some hw fixes. */
7679 val = tr32(TG3PCI_MSI_DATA);
7680 val |= (1 << 26) | (1 << 28) | (1 << 29);
7681 tw32(TG3PCI_MSI_DATA, val);
7682 }
7683
7684 /* Descriptor ring init may make accesses to the
7685 * NIC SRAM area to setup the TX descriptors, so we
7686 * can only do this after the hardware has been
7687 * successfully reset.
7688 */
32d8c572
MC
7689 err = tg3_init_rings(tp);
7690 if (err)
7691 return err;
1da177e4 7692
b703df6f
MC
7693 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
7694 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
cbf9ca6c
MC
7695 val = tr32(TG3PCI_DMA_RW_CTRL) &
7696 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
7697 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
7698 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
7699 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
d30cdd28
MC
7700 /* This value is determined during the probe time DMA
7701 * engine test, tg3_test_dma.
7702 */
7703 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
7704 }
1da177e4
LT
7705
7706 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
7707 GRC_MODE_4X_NIC_SEND_RINGS |
7708 GRC_MODE_NO_TX_PHDR_CSUM |
7709 GRC_MODE_NO_RX_PHDR_CSUM);
7710 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
d2d746f8
MC
7711
7712 /* Pseudo-header checksum is done by hardware logic and not
7713 * the offload processers, so make the chip do the pseudo-
7714 * header checksums on receive. For transmit it is more
7715 * convenient to do the pseudo-header checksum in software
7716 * as Linux does that on transmit for us in all cases.
7717 */
7718 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
1da177e4
LT
7719
7720 tw32(GRC_MODE,
7721 tp->grc_mode |
7722 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
7723
7724 /* Setup the timer prescalar register. Clock is always 66Mhz. */
7725 val = tr32(GRC_MISC_CFG);
7726 val &= ~0xff;
7727 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
7728 tw32(GRC_MISC_CFG, val);
7729
7730 /* Initialize MBUF/DESC pool. */
cbf46853 7731 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
1da177e4
LT
7732 /* Do nothing. */
7733 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
7734 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
7735 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
7736 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
7737 else
7738 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
7739 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
7740 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
7741 }
1da177e4
LT
7742 else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
7743 int fw_len;
7744
077f849d 7745 fw_len = tp->fw_len;
1da177e4
LT
7746 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
7747 tw32(BUFMGR_MB_POOL_ADDR,
7748 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
7749 tw32(BUFMGR_MB_POOL_SIZE,
7750 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
7751 }
1da177e4 7752
0f893dc6 7753 if (tp->dev->mtu <= ETH_DATA_LEN) {
1da177e4
LT
7754 tw32(BUFMGR_MB_RDMA_LOW_WATER,
7755 tp->bufmgr_config.mbuf_read_dma_low_water);
7756 tw32(BUFMGR_MB_MACRX_LOW_WATER,
7757 tp->bufmgr_config.mbuf_mac_rx_low_water);
7758 tw32(BUFMGR_MB_HIGH_WATER,
7759 tp->bufmgr_config.mbuf_high_water);
7760 } else {
7761 tw32(BUFMGR_MB_RDMA_LOW_WATER,
7762 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
7763 tw32(BUFMGR_MB_MACRX_LOW_WATER,
7764 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
7765 tw32(BUFMGR_MB_HIGH_WATER,
7766 tp->bufmgr_config.mbuf_high_water_jumbo);
7767 }
7768 tw32(BUFMGR_DMA_LOW_WATER,
7769 tp->bufmgr_config.dma_low_water);
7770 tw32(BUFMGR_DMA_HIGH_WATER,
7771 tp->bufmgr_config.dma_high_water);
7772
7773 tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
7774 for (i = 0; i < 2000; i++) {
7775 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
7776 break;
7777 udelay(10);
7778 }
7779 if (i >= 2000) {
05dbe005 7780 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
1da177e4
LT
7781 return -ENODEV;
7782 }
7783
7784 /* Setup replenish threshold. */
f92905de
MC
7785 val = tp->rx_pending / 8;
7786 if (val == 0)
7787 val = 1;
7788 else if (val > tp->rx_std_max_post)
7789 val = tp->rx_std_max_post;
b5d3772c
MC
7790 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7791 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
7792 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
7793
7794 if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
7795 val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
7796 }
f92905de
MC
7797
7798 tw32(RCVBDI_STD_THRESH, val);
1da177e4
LT
7799
7800 /* Initialize TG3_BDINFO's at:
7801 * RCVDBDI_STD_BD: standard eth size rx ring
7802 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
7803 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
7804 *
7805 * like so:
7806 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
7807 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
7808 * ring attribute flags
7809 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
7810 *
7811 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
7812 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
7813 *
7814 * The size of each ring is fixed in the firmware, but the location is
7815 * configurable.
7816 */
7817 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 7818 ((u64) tpr->rx_std_mapping >> 32));
1da177e4 7819 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 7820 ((u64) tpr->rx_std_mapping & 0xffffffff));
13fa95b0 7821 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
87668d35
MC
7822 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
7823 NIC_SRAM_RX_BUFFER_DESC);
1da177e4 7824
fdb72b38
MC
7825 /* Disable the mini ring */
7826 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
1da177e4
LT
7827 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
7828 BDINFO_FLAGS_DISABLED);
7829
fdb72b38
MC
7830 /* Program the jumbo buffer descriptor ring control
7831 * blocks on those devices that have them.
7832 */
8f666b07 7833 if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
fdb72b38 7834 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
1da177e4
LT
7835 /* Setup replenish threshold. */
7836 tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
7837
0f893dc6 7838 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
1da177e4 7839 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 7840 ((u64) tpr->rx_jmb_mapping >> 32));
1da177e4 7841 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 7842 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
1da177e4 7843 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
79ed5ac7
MC
7844 (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
7845 BDINFO_FLAGS_USE_EXT_RECV);
5fd68fbd 7846 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
87668d35
MC
7847 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
7848 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
1da177e4
LT
7849 } else {
7850 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
7851 BDINFO_FLAGS_DISABLED);
7852 }
7853
b703df6f
MC
7854 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
7855 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
f6eb9b1f
MC
7856 val = (RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT) |
7857 (RX_STD_MAX_SIZE << 2);
7858 else
7859 val = RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38
MC
7860 } else
7861 val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
7862
7863 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
1da177e4 7864
411da640 7865 tpr->rx_std_prod_idx = tp->rx_pending;
66711e66 7866 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
1da177e4 7867
411da640 7868 tpr->rx_jmb_prod_idx = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
21f581a5 7869 tp->rx_jumbo_pending : 0;
66711e66 7870 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
1da177e4 7871
b703df6f
MC
7872 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
7873 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
f6eb9b1f
MC
7874 tw32(STD_REPLENISH_LWM, 32);
7875 tw32(JMB_REPLENISH_LWM, 16);
7876 }
7877
2d31ecaf
MC
7878 tg3_rings_reset(tp);
7879
1da177e4 7880 /* Initialize MAC address and backoff seed. */
986e0aeb 7881 __tg3_set_mac_addr(tp, 0);
1da177e4
LT
7882
7883 /* MTU + ethernet header + FCS + optional VLAN tag */
f7b493e0
MC
7884 tw32(MAC_RX_MTU_SIZE,
7885 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
1da177e4
LT
7886
7887 /* The slot time is changed by tg3_setup_phy if we
7888 * run at gigabit with half duplex.
7889 */
7890 tw32(MAC_TX_LENGTHS,
7891 (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
7892 (6 << TX_LENGTHS_IPG_SHIFT) |
7893 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
7894
7895 /* Receive rules. */
7896 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
7897 tw32(RCVLPC_CONFIG, 0x0181);
7898
7899 /* Calculate RDMAC_MODE setting early, we need it to determine
7900 * the RCVLPC_STATE_ENABLE mask.
7901 */
7902 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
7903 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
7904 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
7905 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
7906 RDMAC_MODE_LNGREAD_ENAB);
85e94ced 7907
0339e4e3
MC
7908 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
7909 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
7910
57e6983c 7911 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0
MC
7912 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
7913 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
d30cdd28
MC
7914 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
7915 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
7916 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
7917
85e94ced
MC
7918 /* If statement applies to 5705 and 5750 PCI devices only */
7919 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
7920 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
7921 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
1da177e4 7922 if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
c13e3713 7923 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
7924 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
7925 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
7926 !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
7927 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
7928 }
7929 }
7930
85e94ced
MC
7931 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
7932 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
7933
1da177e4 7934 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
027455ad
MC
7935 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
7936
e849cdc3
MC
7937 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
7938 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
027455ad
MC
7939 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
7940 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
1da177e4
LT
7941
7942 /* Receive/send statistics. */
1661394e
MC
7943 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
7944 val = tr32(RCVLPC_STATS_ENABLE);
7945 val &= ~RCVLPC_STATSENAB_DACK_FIX;
7946 tw32(RCVLPC_STATS_ENABLE, val);
7947 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
7948 (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
1da177e4
LT
7949 val = tr32(RCVLPC_STATS_ENABLE);
7950 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
7951 tw32(RCVLPC_STATS_ENABLE, val);
7952 } else {
7953 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
7954 }
7955 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
7956 tw32(SNDDATAI_STATSENAB, 0xffffff);
7957 tw32(SNDDATAI_STATSCTRL,
7958 (SNDDATAI_SCTRL_ENABLE |
7959 SNDDATAI_SCTRL_FASTUPD));
7960
7961 /* Setup host coalescing engine. */
7962 tw32(HOSTCC_MODE, 0);
7963 for (i = 0; i < 2000; i++) {
7964 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
7965 break;
7966 udelay(10);
7967 }
7968
d244c892 7969 __tg3_set_coalesce(tp, &tp->coal);
1da177e4 7970
1da177e4
LT
7971 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
7972 /* Status/statistics block address. See tg3_timer,
7973 * the tg3_periodic_fetch_stats call there, and
7974 * tg3_get_stats to see how this works for 5705/5750 chips.
7975 */
1da177e4
LT
7976 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
7977 ((u64) tp->stats_mapping >> 32));
7978 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
7979 ((u64) tp->stats_mapping & 0xffffffff));
7980 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
2d31ecaf 7981
1da177e4 7982 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
2d31ecaf
MC
7983
7984 /* Clear statistics and status block memory areas */
7985 for (i = NIC_SRAM_STATS_BLK;
7986 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
7987 i += sizeof(u32)) {
7988 tg3_write_mem(tp, i, 0);
7989 udelay(40);
7990 }
1da177e4
LT
7991 }
7992
7993 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
7994
7995 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
7996 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
7997 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
7998 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
7999
c94e3941
MC
8000 if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
8001 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
8002 /* reset to prevent losing 1st rx packet intermittently */
8003 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8004 udelay(10);
8005 }
8006
3bda1258
MC
8007 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
8008 tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
8009 else
8010 tp->mac_mode = 0;
8011 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
1da177e4 8012 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
e8f3f6ca
MC
8013 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
8014 !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
8015 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
8016 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
1da177e4
LT
8017 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
8018 udelay(40);
8019
314fba34 8020 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
9d26e213 8021 * If TG3_FLG2_IS_NIC is zero, we should read the
314fba34
MC
8022 * register to preserve the GPIO settings for LOMs. The GPIOs,
8023 * whether used as inputs or outputs, are set by boot code after
8024 * reset.
8025 */
9d26e213 8026 if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
314fba34
MC
8027 u32 gpio_mask;
8028
9d26e213
MC
8029 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
8030 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
8031 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
3e7d83bc
MC
8032
8033 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
8034 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
8035 GRC_LCLCTRL_GPIO_OUTPUT3;
8036
af36e6b6
MC
8037 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
8038 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
8039
aaf84465 8040 tp->grc_local_ctrl &= ~gpio_mask;
314fba34
MC
8041 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
8042
8043 /* GPIO1 must be driven high for eeprom write protect */
9d26e213
MC
8044 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
8045 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
8046 GRC_LCLCTRL_GPIO_OUTPUT1);
314fba34 8047 }
1da177e4
LT
8048 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8049 udelay(100);
8050
baf8a94a
MC
8051 if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX) {
8052 val = tr32(MSGINT_MODE);
8053 val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
8054 tw32(MSGINT_MODE, val);
8055 }
8056
1da177e4
LT
8057 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
8058 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
8059 udelay(40);
8060 }
8061
8062 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
8063 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
8064 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
8065 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
8066 WDMAC_MODE_LNGREAD_ENAB);
8067
85e94ced
MC
8068 /* If statement applies to 5705 and 5750 PCI devices only */
8069 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8070 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
8071 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
29ea095f 8072 if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
1da177e4
LT
8073 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
8074 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
8075 /* nothing */
8076 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
8077 !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
8078 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
8079 val |= WDMAC_MODE_RX_ACCEL;
8080 }
8081 }
8082
d9ab5ad1 8083 /* Enable host coalescing bug fix */
321d32a0 8084 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
f51f3562 8085 val |= WDMAC_MODE_STATUS_TAG_FIX;
d9ab5ad1 8086
788a035e
MC
8087 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
8088 val |= WDMAC_MODE_BURST_ALL_DATA;
8089
1da177e4
LT
8090 tw32_f(WDMAC_MODE, val);
8091 udelay(40);
8092
9974a356
MC
8093 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
8094 u16 pcix_cmd;
8095
8096 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8097 &pcix_cmd);
1da177e4 8098 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
9974a356
MC
8099 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
8100 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8101 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
9974a356
MC
8102 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
8103 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8104 }
9974a356
MC
8105 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8106 pcix_cmd);
1da177e4
LT
8107 }
8108
8109 tw32_f(RDMAC_MODE, rdmac_mode);
8110 udelay(40);
8111
8112 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
8113 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
8114 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
9936bcf6
MC
8115
8116 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
8117 tw32(SNDDATAC_MODE,
8118 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
8119 else
8120 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
8121
1da177e4
LT
8122 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
8123 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
8124 tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
8125 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
1da177e4
LT
8126 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
8127 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
baf8a94a 8128 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
19cfaecc 8129 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
baf8a94a
MC
8130 val |= SNDBDI_MODE_MULTI_TXQ_EN;
8131 tw32(SNDBDI_MODE, val);
1da177e4
LT
8132 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
8133
8134 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
8135 err = tg3_load_5701_a0_firmware_fix(tp);
8136 if (err)
8137 return err;
8138 }
8139
1da177e4
LT
8140 if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
8141 err = tg3_load_tso_firmware(tp);
8142 if (err)
8143 return err;
8144 }
1da177e4
LT
8145
8146 tp->tx_mode = TX_MODE_ENABLE;
8147 tw32_f(MAC_TX_MODE, tp->tx_mode);
8148 udelay(100);
8149
baf8a94a
MC
8150 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
8151 u32 reg = MAC_RSS_INDIR_TBL_0;
8152 u8 *ent = (u8 *)&val;
8153
8154 /* Setup the indirection table */
8155 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
8156 int idx = i % sizeof(val);
8157
8158 ent[idx] = i % (tp->irq_cnt - 1);
8159 if (idx == sizeof(val) - 1) {
8160 tw32(reg, val);
8161 reg += 4;
8162 }
8163 }
8164
8165 /* Setup the "secret" hash key. */
8166 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
8167 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
8168 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
8169 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
8170 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
8171 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
8172 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
8173 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
8174 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
8175 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
8176 }
8177
1da177e4 8178 tp->rx_mode = RX_MODE_ENABLE;
321d32a0 8179 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
af36e6b6
MC
8180 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
8181
baf8a94a
MC
8182 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
8183 tp->rx_mode |= RX_MODE_RSS_ENABLE |
8184 RX_MODE_RSS_ITBL_HASH_BITS_7 |
8185 RX_MODE_RSS_IPV6_HASH_EN |
8186 RX_MODE_RSS_TCP_IPV6_HASH_EN |
8187 RX_MODE_RSS_IPV4_HASH_EN |
8188 RX_MODE_RSS_TCP_IPV4_HASH_EN;
8189
1da177e4
LT
8190 tw32_f(MAC_RX_MODE, tp->rx_mode);
8191 udelay(10);
8192
1da177e4
LT
8193 tw32(MAC_LED_CTRL, tp->led_ctrl);
8194
8195 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
c94e3941 8196 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
1da177e4
LT
8197 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8198 udelay(10);
8199 }
8200 tw32_f(MAC_RX_MODE, tp->rx_mode);
8201 udelay(10);
8202
8203 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
8204 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
8205 !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
8206 /* Set drive transmission level to 1.2V */
8207 /* only if the signal pre-emphasis bit is not set */
8208 val = tr32(MAC_SERDES_CFG);
8209 val &= 0xfffff000;
8210 val |= 0x880;
8211 tw32(MAC_SERDES_CFG, val);
8212 }
8213 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
8214 tw32(MAC_SERDES_CFG, 0x616000);
8215 }
8216
8217 /* Prevent chip from dropping frames when flow control
8218 * is enabled.
8219 */
666bc831
MC
8220 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8221 val = 1;
8222 else
8223 val = 2;
8224 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
1da177e4
LT
8225
8226 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
8227 (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
8228 /* Use hardware link auto-negotiation */
8229 tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
8230 }
8231
d4d2c558
MC
8232 if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
8233 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
8234 u32 tmp;
8235
8236 tmp = tr32(SERDES_RX_CTRL);
8237 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
8238 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
8239 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
8240 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8241 }
8242
dd477003
MC
8243 if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
8244 if (tp->link_config.phy_is_low_power) {
8245 tp->link_config.phy_is_low_power = 0;
8246 tp->link_config.speed = tp->link_config.orig_speed;
8247 tp->link_config.duplex = tp->link_config.orig_duplex;
8248 tp->link_config.autoneg = tp->link_config.orig_autoneg;
8249 }
1da177e4 8250
dd477003
MC
8251 err = tg3_setup_phy(tp, 0);
8252 if (err)
8253 return err;
1da177e4 8254
dd477003 8255 if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
7f97a4bd 8256 !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)) {
dd477003
MC
8257 u32 tmp;
8258
8259 /* Clear CRC stats. */
8260 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
8261 tg3_writephy(tp, MII_TG3_TEST1,
8262 tmp | MII_TG3_TEST1_CRC_EN);
8263 tg3_readphy(tp, 0x14, &tmp);
8264 }
1da177e4
LT
8265 }
8266 }
8267
8268 __tg3_set_rx_mode(tp->dev);
8269
8270 /* Initialize receive rules. */
8271 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
8272 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
8273 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
8274 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
8275
4cf78e4f 8276 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
a4e2b347 8277 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
1da177e4
LT
8278 limit = 8;
8279 else
8280 limit = 16;
8281 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
8282 limit -= 4;
8283 switch (limit) {
8284 case 16:
8285 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
8286 case 15:
8287 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
8288 case 14:
8289 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
8290 case 13:
8291 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
8292 case 12:
8293 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
8294 case 11:
8295 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
8296 case 10:
8297 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
8298 case 9:
8299 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
8300 case 8:
8301 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
8302 case 7:
8303 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
8304 case 6:
8305 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
8306 case 5:
8307 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
8308 case 4:
8309 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
8310 case 3:
8311 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
8312 case 2:
8313 case 1:
8314
8315 default:
8316 break;
855e1111 8317 }
1da177e4 8318
9ce768ea
MC
8319 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
8320 /* Write our heartbeat update interval to APE. */
8321 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
8322 APE_HOST_HEARTBEAT_INT_DISABLE);
0d3031d9 8323
1da177e4
LT
8324 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
8325
1da177e4
LT
8326 return 0;
8327}
8328
8329/* Called at device open time to get the chip ready for
8330 * packet processing. Invoked with tp->lock held.
8331 */
8e7a22e3 8332static int tg3_init_hw(struct tg3 *tp, int reset_phy)
1da177e4 8333{
1da177e4
LT
8334 tg3_switch_clocks(tp);
8335
8336 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
8337
2f751b67 8338 return tg3_reset_hw(tp, reset_phy);
1da177e4
LT
8339}
8340
8341#define TG3_STAT_ADD32(PSTAT, REG) \
8342do { u32 __val = tr32(REG); \
8343 (PSTAT)->low += __val; \
8344 if ((PSTAT)->low < __val) \
8345 (PSTAT)->high += 1; \
8346} while (0)
8347
8348static void tg3_periodic_fetch_stats(struct tg3 *tp)
8349{
8350 struct tg3_hw_stats *sp = tp->hw_stats;
8351
8352 if (!netif_carrier_ok(tp->dev))
8353 return;
8354
8355 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
8356 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
8357 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
8358 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
8359 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
8360 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
8361 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
8362 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
8363 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
8364 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
8365 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
8366 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
8367 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
8368
8369 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
8370 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
8371 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
8372 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
8373 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
8374 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
8375 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
8376 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
8377 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
8378 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
8379 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
8380 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
8381 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
8382 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
463d305b
MC
8383
8384 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
8385 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
8386 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
1da177e4
LT
8387}
8388
8389static void tg3_timer(unsigned long __opaque)
8390{
8391 struct tg3 *tp = (struct tg3 *) __opaque;
1da177e4 8392
f475f163
MC
8393 if (tp->irq_sync)
8394 goto restart_timer;
8395
f47c11ee 8396 spin_lock(&tp->lock);
1da177e4 8397
fac9b83e
DM
8398 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
8399 /* All of this garbage is because when using non-tagged
8400 * IRQ status the mailbox/status_block protocol the chip
8401 * uses with the cpu is race prone.
8402 */
898a56f8 8403 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
fac9b83e
DM
8404 tw32(GRC_LOCAL_CTRL,
8405 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
8406 } else {
8407 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 8408 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
fac9b83e 8409 }
1da177e4 8410
fac9b83e
DM
8411 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
8412 tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
f47c11ee 8413 spin_unlock(&tp->lock);
fac9b83e
DM
8414 schedule_work(&tp->reset_task);
8415 return;
8416 }
1da177e4
LT
8417 }
8418
1da177e4
LT
8419 /* This part only runs once per second. */
8420 if (!--tp->timer_counter) {
fac9b83e
DM
8421 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
8422 tg3_periodic_fetch_stats(tp);
8423
1da177e4
LT
8424 if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
8425 u32 mac_stat;
8426 int phy_event;
8427
8428 mac_stat = tr32(MAC_STATUS);
8429
8430 phy_event = 0;
8431 if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
8432 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
8433 phy_event = 1;
8434 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
8435 phy_event = 1;
8436
8437 if (phy_event)
8438 tg3_setup_phy(tp, 0);
8439 } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
8440 u32 mac_stat = tr32(MAC_STATUS);
8441 int need_setup = 0;
8442
8443 if (netif_carrier_ok(tp->dev) &&
8444 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
8445 need_setup = 1;
8446 }
8447 if (! netif_carrier_ok(tp->dev) &&
8448 (mac_stat & (MAC_STATUS_PCS_SYNCED |
8449 MAC_STATUS_SIGNAL_DET))) {
8450 need_setup = 1;
8451 }
8452 if (need_setup) {
3d3ebe74
MC
8453 if (!tp->serdes_counter) {
8454 tw32_f(MAC_MODE,
8455 (tp->mac_mode &
8456 ~MAC_MODE_PORT_MODE_MASK));
8457 udelay(40);
8458 tw32_f(MAC_MODE, tp->mac_mode);
8459 udelay(40);
8460 }
1da177e4
LT
8461 tg3_setup_phy(tp, 0);
8462 }
747e8f8b
MC
8463 } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
8464 tg3_serdes_parallel_detect(tp);
1da177e4
LT
8465
8466 tp->timer_counter = tp->timer_multiplier;
8467 }
8468
130b8e4d
MC
8469 /* Heartbeat is only sent once every 2 seconds.
8470 *
8471 * The heartbeat is to tell the ASF firmware that the host
8472 * driver is still alive. In the event that the OS crashes,
8473 * ASF needs to reset the hardware to free up the FIFO space
8474 * that may be filled with rx packets destined for the host.
8475 * If the FIFO is full, ASF will no longer function properly.
8476 *
8477 * Unintended resets have been reported on real time kernels
8478 * where the timer doesn't run on time. Netpoll will also have
8479 * same problem.
8480 *
8481 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
8482 * to check the ring condition when the heartbeat is expiring
8483 * before doing the reset. This will prevent most unintended
8484 * resets.
8485 */
1da177e4 8486 if (!--tp->asf_counter) {
bc7959b2
MC
8487 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
8488 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
7c5026aa
MC
8489 tg3_wait_for_event_ack(tp);
8490
bbadf503 8491 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
130b8e4d 8492 FWCMD_NICDRV_ALIVE3);
bbadf503 8493 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
28fbef78 8494 /* 5 seconds timeout */
bbadf503 8495 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
4ba526ce
MC
8496
8497 tg3_generate_fw_event(tp);
1da177e4
LT
8498 }
8499 tp->asf_counter = tp->asf_multiplier;
8500 }
8501
f47c11ee 8502 spin_unlock(&tp->lock);
1da177e4 8503
f475f163 8504restart_timer:
1da177e4
LT
8505 tp->timer.expires = jiffies + tp->timer_offset;
8506 add_timer(&tp->timer);
8507}
8508
4f125f42 8509static int tg3_request_irq(struct tg3 *tp, int irq_num)
fcfa0a32 8510{
7d12e780 8511 irq_handler_t fn;
fcfa0a32 8512 unsigned long flags;
4f125f42
MC
8513 char *name;
8514 struct tg3_napi *tnapi = &tp->napi[irq_num];
8515
8516 if (tp->irq_cnt == 1)
8517 name = tp->dev->name;
8518 else {
8519 name = &tnapi->irq_lbl[0];
8520 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
8521 name[IFNAMSIZ-1] = 0;
8522 }
fcfa0a32 8523
679563f4 8524 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
fcfa0a32
MC
8525 fn = tg3_msi;
8526 if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
8527 fn = tg3_msi_1shot;
1fb9df5d 8528 flags = IRQF_SAMPLE_RANDOM;
fcfa0a32
MC
8529 } else {
8530 fn = tg3_interrupt;
8531 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
8532 fn = tg3_interrupt_tagged;
1fb9df5d 8533 flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
fcfa0a32 8534 }
4f125f42
MC
8535
8536 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
fcfa0a32
MC
8537}
8538
7938109f
MC
8539static int tg3_test_interrupt(struct tg3 *tp)
8540{
09943a18 8541 struct tg3_napi *tnapi = &tp->napi[0];
7938109f 8542 struct net_device *dev = tp->dev;
b16250e3 8543 int err, i, intr_ok = 0;
f6eb9b1f 8544 u32 val;
7938109f 8545
d4bc3927
MC
8546 if (!netif_running(dev))
8547 return -ENODEV;
8548
7938109f
MC
8549 tg3_disable_ints(tp);
8550
4f125f42 8551 free_irq(tnapi->irq_vec, tnapi);
7938109f 8552
f6eb9b1f
MC
8553 /*
8554 * Turn off MSI one shot mode. Otherwise this test has no
8555 * observable way to know whether the interrupt was delivered.
8556 */
b703df6f
MC
8557 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8558 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
f6eb9b1f
MC
8559 (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
8560 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
8561 tw32(MSGINT_MODE, val);
8562 }
8563
4f125f42 8564 err = request_irq(tnapi->irq_vec, tg3_test_isr,
09943a18 8565 IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
7938109f
MC
8566 if (err)
8567 return err;
8568
898a56f8 8569 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
7938109f
MC
8570 tg3_enable_ints(tp);
8571
8572 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 8573 tnapi->coal_now);
7938109f
MC
8574
8575 for (i = 0; i < 5; i++) {
b16250e3
MC
8576 u32 int_mbox, misc_host_ctrl;
8577
898a56f8 8578 int_mbox = tr32_mailbox(tnapi->int_mbox);
b16250e3
MC
8579 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
8580
8581 if ((int_mbox != 0) ||
8582 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
8583 intr_ok = 1;
7938109f 8584 break;
b16250e3
MC
8585 }
8586
7938109f
MC
8587 msleep(10);
8588 }
8589
8590 tg3_disable_ints(tp);
8591
4f125f42 8592 free_irq(tnapi->irq_vec, tnapi);
6aa20a22 8593
4f125f42 8594 err = tg3_request_irq(tp, 0);
7938109f
MC
8595
8596 if (err)
8597 return err;
8598
f6eb9b1f
MC
8599 if (intr_ok) {
8600 /* Reenable MSI one shot mode. */
b703df6f
MC
8601 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8602 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
f6eb9b1f
MC
8603 (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
8604 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
8605 tw32(MSGINT_MODE, val);
8606 }
7938109f 8607 return 0;
f6eb9b1f 8608 }
7938109f
MC
8609
8610 return -EIO;
8611}
8612
8613/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
8614 * successfully restored
8615 */
8616static int tg3_test_msi(struct tg3 *tp)
8617{
7938109f
MC
8618 int err;
8619 u16 pci_cmd;
8620
8621 if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
8622 return 0;
8623
8624 /* Turn off SERR reporting in case MSI terminates with Master
8625 * Abort.
8626 */
8627 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
8628 pci_write_config_word(tp->pdev, PCI_COMMAND,
8629 pci_cmd & ~PCI_COMMAND_SERR);
8630
8631 err = tg3_test_interrupt(tp);
8632
8633 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
8634
8635 if (!err)
8636 return 0;
8637
8638 /* other failures */
8639 if (err != -EIO)
8640 return err;
8641
8642 /* MSI test failed, go back to INTx mode */
5129c3a3
MC
8643 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
8644 "to INTx mode. Please report this failure to the PCI "
8645 "maintainer and include system chipset information\n");
7938109f 8646
4f125f42 8647 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
09943a18 8648
7938109f
MC
8649 pci_disable_msi(tp->pdev);
8650
8651 tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
8652
4f125f42 8653 err = tg3_request_irq(tp, 0);
7938109f
MC
8654 if (err)
8655 return err;
8656
8657 /* Need to reset the chip because the MSI cycle may have terminated
8658 * with Master Abort.
8659 */
f47c11ee 8660 tg3_full_lock(tp, 1);
7938109f 8661
944d980e 8662 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
8e7a22e3 8663 err = tg3_init_hw(tp, 1);
7938109f 8664
f47c11ee 8665 tg3_full_unlock(tp);
7938109f
MC
8666
8667 if (err)
4f125f42 8668 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
7938109f
MC
8669
8670 return err;
8671}
8672
9e9fd12d
MC
8673static int tg3_request_firmware(struct tg3 *tp)
8674{
8675 const __be32 *fw_data;
8676
8677 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
05dbe005
JP
8678 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
8679 tp->fw_needed);
9e9fd12d
MC
8680 return -ENOENT;
8681 }
8682
8683 fw_data = (void *)tp->fw->data;
8684
8685 /* Firmware blob starts with version numbers, followed by
8686 * start address and _full_ length including BSS sections
8687 * (which must be longer than the actual data, of course
8688 */
8689
8690 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
8691 if (tp->fw_len < (tp->fw->size - 12)) {
05dbe005
JP
8692 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
8693 tp->fw_len, tp->fw_needed);
9e9fd12d
MC
8694 release_firmware(tp->fw);
8695 tp->fw = NULL;
8696 return -EINVAL;
8697 }
8698
8699 /* We no longer need firmware; we have it. */
8700 tp->fw_needed = NULL;
8701 return 0;
8702}
8703
679563f4
MC
8704static bool tg3_enable_msix(struct tg3 *tp)
8705{
8706 int i, rc, cpus = num_online_cpus();
8707 struct msix_entry msix_ent[tp->irq_max];
8708
8709 if (cpus == 1)
8710 /* Just fallback to the simpler MSI mode. */
8711 return false;
8712
8713 /*
8714 * We want as many rx rings enabled as there are cpus.
8715 * The first MSIX vector only deals with link interrupts, etc,
8716 * so we add one to the number of vectors we are requesting.
8717 */
8718 tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
8719
8720 for (i = 0; i < tp->irq_max; i++) {
8721 msix_ent[i].entry = i;
8722 msix_ent[i].vector = 0;
8723 }
8724
8725 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
8726 if (rc != 0) {
8727 if (rc < TG3_RSS_MIN_NUM_MSIX_VECS)
8728 return false;
8729 if (pci_enable_msix(tp->pdev, msix_ent, rc))
8730 return false;
05dbe005
JP
8731 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
8732 tp->irq_cnt, rc);
679563f4
MC
8733 tp->irq_cnt = rc;
8734 }
8735
baf8a94a
MC
8736 tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
8737
679563f4
MC
8738 for (i = 0; i < tp->irq_max; i++)
8739 tp->napi[i].irq_vec = msix_ent[i].vector;
8740
19cfaecc
MC
8741 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
8742 tp->tg3_flags3 |= TG3_FLG3_ENABLE_TSS;
8743 tp->dev->real_num_tx_queues = tp->irq_cnt - 1;
8744 } else
8745 tp->dev->real_num_tx_queues = 1;
fe5f5787 8746
679563f4
MC
8747 return true;
8748}
8749
07b0173c
MC
8750static void tg3_ints_init(struct tg3 *tp)
8751{
679563f4
MC
8752 if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
8753 !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
07b0173c
MC
8754 /* All MSI supporting chips should support tagged
8755 * status. Assert that this is the case.
8756 */
5129c3a3
MC
8757 netdev_warn(tp->dev,
8758 "MSI without TAGGED_STATUS? Not using MSI\n");
679563f4 8759 goto defcfg;
07b0173c 8760 }
4f125f42 8761
679563f4
MC
8762 if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
8763 tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
8764 else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
8765 pci_enable_msi(tp->pdev) == 0)
8766 tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
8767
8768 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
8769 u32 msi_mode = tr32(MSGINT_MODE);
baf8a94a
MC
8770 if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
8771 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
679563f4
MC
8772 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
8773 }
8774defcfg:
8775 if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
8776 tp->irq_cnt = 1;
8777 tp->napi[0].irq_vec = tp->pdev->irq;
fe5f5787 8778 tp->dev->real_num_tx_queues = 1;
679563f4 8779 }
07b0173c
MC
8780}
8781
8782static void tg3_ints_fini(struct tg3 *tp)
8783{
679563f4
MC
8784 if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
8785 pci_disable_msix(tp->pdev);
8786 else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
8787 pci_disable_msi(tp->pdev);
8788 tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
baf8a94a 8789 tp->tg3_flags3 &= ~TG3_FLG3_ENABLE_RSS;
07b0173c
MC
8790}
8791
1da177e4
LT
8792static int tg3_open(struct net_device *dev)
8793{
8794 struct tg3 *tp = netdev_priv(dev);
4f125f42 8795 int i, err;
1da177e4 8796
9e9fd12d
MC
8797 if (tp->fw_needed) {
8798 err = tg3_request_firmware(tp);
8799 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
8800 if (err)
8801 return err;
8802 } else if (err) {
05dbe005 8803 netdev_warn(tp->dev, "TSO capability disabled\n");
9e9fd12d
MC
8804 tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
8805 } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
05dbe005 8806 netdev_notice(tp->dev, "TSO capability restored\n");
9e9fd12d
MC
8807 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
8808 }
8809 }
8810
c49a1561
MC
8811 netif_carrier_off(tp->dev);
8812
bc1c7567 8813 err = tg3_set_power_state(tp, PCI_D0);
2f751b67 8814 if (err)
bc1c7567 8815 return err;
2f751b67
MC
8816
8817 tg3_full_lock(tp, 0);
bc1c7567 8818
1da177e4
LT
8819 tg3_disable_ints(tp);
8820 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
8821
f47c11ee 8822 tg3_full_unlock(tp);
1da177e4 8823
679563f4
MC
8824 /*
8825 * Setup interrupts first so we know how
8826 * many NAPI resources to allocate
8827 */
8828 tg3_ints_init(tp);
8829
1da177e4
LT
8830 /* The placement of this call is tied
8831 * to the setup and use of Host TX descriptors.
8832 */
8833 err = tg3_alloc_consistent(tp);
8834 if (err)
679563f4 8835 goto err_out1;
88b06bc2 8836
fed97810 8837 tg3_napi_enable(tp);
1da177e4 8838
4f125f42
MC
8839 for (i = 0; i < tp->irq_cnt; i++) {
8840 struct tg3_napi *tnapi = &tp->napi[i];
8841 err = tg3_request_irq(tp, i);
8842 if (err) {
8843 for (i--; i >= 0; i--)
8844 free_irq(tnapi->irq_vec, tnapi);
8845 break;
8846 }
8847 }
1da177e4 8848
07b0173c 8849 if (err)
679563f4 8850 goto err_out2;
bea3348e 8851
f47c11ee 8852 tg3_full_lock(tp, 0);
1da177e4 8853
8e7a22e3 8854 err = tg3_init_hw(tp, 1);
1da177e4 8855 if (err) {
944d980e 8856 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
8857 tg3_free_rings(tp);
8858 } else {
fac9b83e
DM
8859 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
8860 tp->timer_offset = HZ;
8861 else
8862 tp->timer_offset = HZ / 10;
8863
8864 BUG_ON(tp->timer_offset > HZ);
8865 tp->timer_counter = tp->timer_multiplier =
8866 (HZ / tp->timer_offset);
8867 tp->asf_counter = tp->asf_multiplier =
28fbef78 8868 ((HZ / tp->timer_offset) * 2);
1da177e4
LT
8869
8870 init_timer(&tp->timer);
8871 tp->timer.expires = jiffies + tp->timer_offset;
8872 tp->timer.data = (unsigned long) tp;
8873 tp->timer.function = tg3_timer;
1da177e4
LT
8874 }
8875
f47c11ee 8876 tg3_full_unlock(tp);
1da177e4 8877
07b0173c 8878 if (err)
679563f4 8879 goto err_out3;
1da177e4 8880
7938109f
MC
8881 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
8882 err = tg3_test_msi(tp);
fac9b83e 8883
7938109f 8884 if (err) {
f47c11ee 8885 tg3_full_lock(tp, 0);
944d980e 8886 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
7938109f 8887 tg3_free_rings(tp);
f47c11ee 8888 tg3_full_unlock(tp);
7938109f 8889
679563f4 8890 goto err_out2;
7938109f 8891 }
fcfa0a32 8892
f6eb9b1f 8893 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
b703df6f 8894 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
f6eb9b1f
MC
8895 (tp->tg3_flags2 & TG3_FLG2_USING_MSI) &&
8896 (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)) {
8897 u32 val = tr32(PCIE_TRANSACTION_CFG);
fcfa0a32 8898
f6eb9b1f
MC
8899 tw32(PCIE_TRANSACTION_CFG,
8900 val | PCIE_TRANS_CFG_1SHOT_MSI);
fcfa0a32 8901 }
7938109f
MC
8902 }
8903
b02fd9e3
MC
8904 tg3_phy_start(tp);
8905
f47c11ee 8906 tg3_full_lock(tp, 0);
1da177e4 8907
7938109f
MC
8908 add_timer(&tp->timer);
8909 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
1da177e4
LT
8910 tg3_enable_ints(tp);
8911
f47c11ee 8912 tg3_full_unlock(tp);
1da177e4 8913
fe5f5787 8914 netif_tx_start_all_queues(dev);
1da177e4
LT
8915
8916 return 0;
07b0173c 8917
679563f4 8918err_out3:
4f125f42
MC
8919 for (i = tp->irq_cnt - 1; i >= 0; i--) {
8920 struct tg3_napi *tnapi = &tp->napi[i];
8921 free_irq(tnapi->irq_vec, tnapi);
8922 }
07b0173c 8923
679563f4 8924err_out2:
fed97810 8925 tg3_napi_disable(tp);
07b0173c 8926 tg3_free_consistent(tp);
679563f4
MC
8927
8928err_out1:
8929 tg3_ints_fini(tp);
07b0173c 8930 return err;
1da177e4
LT
8931}
8932
8933#if 0
8934/*static*/ void tg3_dump_state(struct tg3 *tp)
8935{
8936 u32 val32, val32_2, val32_3, val32_4, val32_5;
8937 u16 val16;
8938 int i;
898a56f8 8939 struct tg3_hw_status *sblk = tp->napi[0]->hw_status;
1da177e4
LT
8940
8941 pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
8942 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
8943 printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
8944 val16, val32);
8945
8946 /* MAC block */
8947 printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
8948 tr32(MAC_MODE), tr32(MAC_STATUS));
8949 printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
8950 tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
8951 printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
8952 tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
8953 printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
8954 tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
8955
8956 /* Send data initiator control block */
8957 printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
8958 tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
8959 printk(" SNDDATAI_STATSCTRL[%08x]\n",
8960 tr32(SNDDATAI_STATSCTRL));
8961
8962 /* Send data completion control block */
8963 printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
8964
8965 /* Send BD ring selector block */
8966 printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
8967 tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
8968
8969 /* Send BD initiator control block */
8970 printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
8971 tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
8972
8973 /* Send BD completion control block */
8974 printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
8975
8976 /* Receive list placement control block */
8977 printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
8978 tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
8979 printk(" RCVLPC_STATSCTRL[%08x]\n",
8980 tr32(RCVLPC_STATSCTRL));
8981
8982 /* Receive data and receive BD initiator control block */
8983 printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
8984 tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
8985
8986 /* Receive data completion control block */
8987 printk("DEBUG: RCVDCC_MODE[%08x]\n",
8988 tr32(RCVDCC_MODE));
8989
8990 /* Receive BD initiator control block */
8991 printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
8992 tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
8993
8994 /* Receive BD completion control block */
8995 printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
8996 tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
8997
8998 /* Receive list selector control block */
8999 printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
9000 tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
9001
9002 /* Mbuf cluster free block */
9003 printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
9004 tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
9005
9006 /* Host coalescing control block */
9007 printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
9008 tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
9009 printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
9010 tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
9011 tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
9012 printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
9013 tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
9014 tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
9015 printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
9016 tr32(HOSTCC_STATS_BLK_NIC_ADDR));
9017 printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
9018 tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
9019
9020 /* Memory arbiter control block */
9021 printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
9022 tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
9023
9024 /* Buffer manager control block */
9025 printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
9026 tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
9027 printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
9028 tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
9029 printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
9030 "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
9031 tr32(BUFMGR_DMA_DESC_POOL_ADDR),
9032 tr32(BUFMGR_DMA_DESC_POOL_SIZE));
9033
9034 /* Read DMA control block */
9035 printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
9036 tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
9037
9038 /* Write DMA control block */
9039 printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
9040 tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
9041
9042 /* DMA completion block */
9043 printk("DEBUG: DMAC_MODE[%08x]\n",
9044 tr32(DMAC_MODE));
9045
9046 /* GRC block */
9047 printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
9048 tr32(GRC_MODE), tr32(GRC_MISC_CFG));
9049 printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
9050 tr32(GRC_LOCAL_CTRL));
9051
9052 /* TG3_BDINFOs */
9053 printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
9054 tr32(RCVDBDI_JUMBO_BD + 0x0),
9055 tr32(RCVDBDI_JUMBO_BD + 0x4),
9056 tr32(RCVDBDI_JUMBO_BD + 0x8),
9057 tr32(RCVDBDI_JUMBO_BD + 0xc));
9058 printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
9059 tr32(RCVDBDI_STD_BD + 0x0),
9060 tr32(RCVDBDI_STD_BD + 0x4),
9061 tr32(RCVDBDI_STD_BD + 0x8),
9062 tr32(RCVDBDI_STD_BD + 0xc));
9063 printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
9064 tr32(RCVDBDI_MINI_BD + 0x0),
9065 tr32(RCVDBDI_MINI_BD + 0x4),
9066 tr32(RCVDBDI_MINI_BD + 0x8),
9067 tr32(RCVDBDI_MINI_BD + 0xc));
9068
9069 tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
9070 tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
9071 tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
9072 tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
9073 printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
9074 val32, val32_2, val32_3, val32_4);
9075
9076 tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
9077 tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
9078 tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
9079 tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
9080 printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
9081 val32, val32_2, val32_3, val32_4);
9082
9083 tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
9084 tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
9085 tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
9086 tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
9087 tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
9088 printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
9089 val32, val32_2, val32_3, val32_4, val32_5);
9090
9091 /* SW status block */
898a56f8
MC
9092 printk(KERN_DEBUG
9093 "Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
9094 sblk->status,
9095 sblk->status_tag,
9096 sblk->rx_jumbo_consumer,
9097 sblk->rx_consumer,
9098 sblk->rx_mini_consumer,
9099 sblk->idx[0].rx_producer,
9100 sblk->idx[0].tx_consumer);
1da177e4
LT
9101
9102 /* SW statistics block */
9103 printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
9104 ((u32 *)tp->hw_stats)[0],
9105 ((u32 *)tp->hw_stats)[1],
9106 ((u32 *)tp->hw_stats)[2],
9107 ((u32 *)tp->hw_stats)[3]);
9108
9109 /* Mailboxes */
9110 printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
09ee929c
MC
9111 tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
9112 tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
9113 tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
9114 tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
1da177e4
LT
9115
9116 /* NIC side send descriptors. */
9117 for (i = 0; i < 6; i++) {
9118 unsigned long txd;
9119
9120 txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
9121 + (i * sizeof(struct tg3_tx_buffer_desc));
9122 printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
9123 i,
9124 readl(txd + 0x0), readl(txd + 0x4),
9125 readl(txd + 0x8), readl(txd + 0xc));
9126 }
9127
9128 /* NIC side RX descriptors. */
9129 for (i = 0; i < 6; i++) {
9130 unsigned long rxd;
9131
9132 rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
9133 + (i * sizeof(struct tg3_rx_buffer_desc));
9134 printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
9135 i,
9136 readl(rxd + 0x0), readl(rxd + 0x4),
9137 readl(rxd + 0x8), readl(rxd + 0xc));
9138 rxd += (4 * sizeof(u32));
9139 printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
9140 i,
9141 readl(rxd + 0x0), readl(rxd + 0x4),
9142 readl(rxd + 0x8), readl(rxd + 0xc));
9143 }
9144
9145 for (i = 0; i < 6; i++) {
9146 unsigned long rxd;
9147
9148 rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
9149 + (i * sizeof(struct tg3_rx_buffer_desc));
9150 printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
9151 i,
9152 readl(rxd + 0x0), readl(rxd + 0x4),
9153 readl(rxd + 0x8), readl(rxd + 0xc));
9154 rxd += (4 * sizeof(u32));
9155 printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
9156 i,
9157 readl(rxd + 0x0), readl(rxd + 0x4),
9158 readl(rxd + 0x8), readl(rxd + 0xc));
9159 }
9160}
9161#endif
9162
9163static struct net_device_stats *tg3_get_stats(struct net_device *);
9164static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
9165
9166static int tg3_close(struct net_device *dev)
9167{
4f125f42 9168 int i;
1da177e4
LT
9169 struct tg3 *tp = netdev_priv(dev);
9170
fed97810 9171 tg3_napi_disable(tp);
28e53bdd 9172 cancel_work_sync(&tp->reset_task);
7faa006f 9173
fe5f5787 9174 netif_tx_stop_all_queues(dev);
1da177e4
LT
9175
9176 del_timer_sync(&tp->timer);
9177
24bb4fb6
MC
9178 tg3_phy_stop(tp);
9179
f47c11ee 9180 tg3_full_lock(tp, 1);
1da177e4
LT
9181#if 0
9182 tg3_dump_state(tp);
9183#endif
9184
9185 tg3_disable_ints(tp);
9186
944d980e 9187 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 9188 tg3_free_rings(tp);
5cf64b8a 9189 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
1da177e4 9190
f47c11ee 9191 tg3_full_unlock(tp);
1da177e4 9192
4f125f42
MC
9193 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9194 struct tg3_napi *tnapi = &tp->napi[i];
9195 free_irq(tnapi->irq_vec, tnapi);
9196 }
07b0173c
MC
9197
9198 tg3_ints_fini(tp);
1da177e4
LT
9199
9200 memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
9201 sizeof(tp->net_stats_prev));
9202 memcpy(&tp->estats_prev, tg3_get_estats(tp),
9203 sizeof(tp->estats_prev));
9204
9205 tg3_free_consistent(tp);
9206
bc1c7567
MC
9207 tg3_set_power_state(tp, PCI_D3hot);
9208
9209 netif_carrier_off(tp->dev);
9210
1da177e4
LT
9211 return 0;
9212}
9213
9214static inline unsigned long get_stat64(tg3_stat64_t *val)
9215{
9216 unsigned long ret;
9217
9218#if (BITS_PER_LONG == 32)
9219 ret = val->low;
9220#else
9221 ret = ((u64)val->high << 32) | ((u64)val->low);
9222#endif
9223 return ret;
9224}
9225
816f8b86
SB
9226static inline u64 get_estat64(tg3_stat64_t *val)
9227{
9228 return ((u64)val->high << 32) | ((u64)val->low);
9229}
9230
1da177e4
LT
9231static unsigned long calc_crc_errors(struct tg3 *tp)
9232{
9233 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9234
9235 if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
9236 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
9237 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
1da177e4
LT
9238 u32 val;
9239
f47c11ee 9240 spin_lock_bh(&tp->lock);
569a5df8
MC
9241 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
9242 tg3_writephy(tp, MII_TG3_TEST1,
9243 val | MII_TG3_TEST1_CRC_EN);
1da177e4
LT
9244 tg3_readphy(tp, 0x14, &val);
9245 } else
9246 val = 0;
f47c11ee 9247 spin_unlock_bh(&tp->lock);
1da177e4
LT
9248
9249 tp->phy_crc_errors += val;
9250
9251 return tp->phy_crc_errors;
9252 }
9253
9254 return get_stat64(&hw_stats->rx_fcs_errors);
9255}
9256
9257#define ESTAT_ADD(member) \
9258 estats->member = old_estats->member + \
816f8b86 9259 get_estat64(&hw_stats->member)
1da177e4
LT
9260
9261static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
9262{
9263 struct tg3_ethtool_stats *estats = &tp->estats;
9264 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
9265 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9266
9267 if (!hw_stats)
9268 return old_estats;
9269
9270 ESTAT_ADD(rx_octets);
9271 ESTAT_ADD(rx_fragments);
9272 ESTAT_ADD(rx_ucast_packets);
9273 ESTAT_ADD(rx_mcast_packets);
9274 ESTAT_ADD(rx_bcast_packets);
9275 ESTAT_ADD(rx_fcs_errors);
9276 ESTAT_ADD(rx_align_errors);
9277 ESTAT_ADD(rx_xon_pause_rcvd);
9278 ESTAT_ADD(rx_xoff_pause_rcvd);
9279 ESTAT_ADD(rx_mac_ctrl_rcvd);
9280 ESTAT_ADD(rx_xoff_entered);
9281 ESTAT_ADD(rx_frame_too_long_errors);
9282 ESTAT_ADD(rx_jabbers);
9283 ESTAT_ADD(rx_undersize_packets);
9284 ESTAT_ADD(rx_in_length_errors);
9285 ESTAT_ADD(rx_out_length_errors);
9286 ESTAT_ADD(rx_64_or_less_octet_packets);
9287 ESTAT_ADD(rx_65_to_127_octet_packets);
9288 ESTAT_ADD(rx_128_to_255_octet_packets);
9289 ESTAT_ADD(rx_256_to_511_octet_packets);
9290 ESTAT_ADD(rx_512_to_1023_octet_packets);
9291 ESTAT_ADD(rx_1024_to_1522_octet_packets);
9292 ESTAT_ADD(rx_1523_to_2047_octet_packets);
9293 ESTAT_ADD(rx_2048_to_4095_octet_packets);
9294 ESTAT_ADD(rx_4096_to_8191_octet_packets);
9295 ESTAT_ADD(rx_8192_to_9022_octet_packets);
9296
9297 ESTAT_ADD(tx_octets);
9298 ESTAT_ADD(tx_collisions);
9299 ESTAT_ADD(tx_xon_sent);
9300 ESTAT_ADD(tx_xoff_sent);
9301 ESTAT_ADD(tx_flow_control);
9302 ESTAT_ADD(tx_mac_errors);
9303 ESTAT_ADD(tx_single_collisions);
9304 ESTAT_ADD(tx_mult_collisions);
9305 ESTAT_ADD(tx_deferred);
9306 ESTAT_ADD(tx_excessive_collisions);
9307 ESTAT_ADD(tx_late_collisions);
9308 ESTAT_ADD(tx_collide_2times);
9309 ESTAT_ADD(tx_collide_3times);
9310 ESTAT_ADD(tx_collide_4times);
9311 ESTAT_ADD(tx_collide_5times);
9312 ESTAT_ADD(tx_collide_6times);
9313 ESTAT_ADD(tx_collide_7times);
9314 ESTAT_ADD(tx_collide_8times);
9315 ESTAT_ADD(tx_collide_9times);
9316 ESTAT_ADD(tx_collide_10times);
9317 ESTAT_ADD(tx_collide_11times);
9318 ESTAT_ADD(tx_collide_12times);
9319 ESTAT_ADD(tx_collide_13times);
9320 ESTAT_ADD(tx_collide_14times);
9321 ESTAT_ADD(tx_collide_15times);
9322 ESTAT_ADD(tx_ucast_packets);
9323 ESTAT_ADD(tx_mcast_packets);
9324 ESTAT_ADD(tx_bcast_packets);
9325 ESTAT_ADD(tx_carrier_sense_errors);
9326 ESTAT_ADD(tx_discards);
9327 ESTAT_ADD(tx_errors);
9328
9329 ESTAT_ADD(dma_writeq_full);
9330 ESTAT_ADD(dma_write_prioq_full);
9331 ESTAT_ADD(rxbds_empty);
9332 ESTAT_ADD(rx_discards);
9333 ESTAT_ADD(rx_errors);
9334 ESTAT_ADD(rx_threshold_hit);
9335
9336 ESTAT_ADD(dma_readq_full);
9337 ESTAT_ADD(dma_read_prioq_full);
9338 ESTAT_ADD(tx_comp_queue_full);
9339
9340 ESTAT_ADD(ring_set_send_prod_index);
9341 ESTAT_ADD(ring_status_update);
9342 ESTAT_ADD(nic_irqs);
9343 ESTAT_ADD(nic_avoided_irqs);
9344 ESTAT_ADD(nic_tx_threshold_hit);
9345
9346 return estats;
9347}
9348
9349static struct net_device_stats *tg3_get_stats(struct net_device *dev)
9350{
9351 struct tg3 *tp = netdev_priv(dev);
9352 struct net_device_stats *stats = &tp->net_stats;
9353 struct net_device_stats *old_stats = &tp->net_stats_prev;
9354 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9355
9356 if (!hw_stats)
9357 return old_stats;
9358
9359 stats->rx_packets = old_stats->rx_packets +
9360 get_stat64(&hw_stats->rx_ucast_packets) +
9361 get_stat64(&hw_stats->rx_mcast_packets) +
9362 get_stat64(&hw_stats->rx_bcast_packets);
6aa20a22 9363
1da177e4
LT
9364 stats->tx_packets = old_stats->tx_packets +
9365 get_stat64(&hw_stats->tx_ucast_packets) +
9366 get_stat64(&hw_stats->tx_mcast_packets) +
9367 get_stat64(&hw_stats->tx_bcast_packets);
9368
9369 stats->rx_bytes = old_stats->rx_bytes +
9370 get_stat64(&hw_stats->rx_octets);
9371 stats->tx_bytes = old_stats->tx_bytes +
9372 get_stat64(&hw_stats->tx_octets);
9373
9374 stats->rx_errors = old_stats->rx_errors +
4f63b877 9375 get_stat64(&hw_stats->rx_errors);
1da177e4
LT
9376 stats->tx_errors = old_stats->tx_errors +
9377 get_stat64(&hw_stats->tx_errors) +
9378 get_stat64(&hw_stats->tx_mac_errors) +
9379 get_stat64(&hw_stats->tx_carrier_sense_errors) +
9380 get_stat64(&hw_stats->tx_discards);
9381
9382 stats->multicast = old_stats->multicast +
9383 get_stat64(&hw_stats->rx_mcast_packets);
9384 stats->collisions = old_stats->collisions +
9385 get_stat64(&hw_stats->tx_collisions);
9386
9387 stats->rx_length_errors = old_stats->rx_length_errors +
9388 get_stat64(&hw_stats->rx_frame_too_long_errors) +
9389 get_stat64(&hw_stats->rx_undersize_packets);
9390
9391 stats->rx_over_errors = old_stats->rx_over_errors +
9392 get_stat64(&hw_stats->rxbds_empty);
9393 stats->rx_frame_errors = old_stats->rx_frame_errors +
9394 get_stat64(&hw_stats->rx_align_errors);
9395 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
9396 get_stat64(&hw_stats->tx_discards);
9397 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
9398 get_stat64(&hw_stats->tx_carrier_sense_errors);
9399
9400 stats->rx_crc_errors = old_stats->rx_crc_errors +
9401 calc_crc_errors(tp);
9402
4f63b877
JL
9403 stats->rx_missed_errors = old_stats->rx_missed_errors +
9404 get_stat64(&hw_stats->rx_discards);
9405
1da177e4
LT
9406 return stats;
9407}
9408
9409static inline u32 calc_crc(unsigned char *buf, int len)
9410{
9411 u32 reg;
9412 u32 tmp;
9413 int j, k;
9414
9415 reg = 0xffffffff;
9416
9417 for (j = 0; j < len; j++) {
9418 reg ^= buf[j];
9419
9420 for (k = 0; k < 8; k++) {
9421 tmp = reg & 0x01;
9422
9423 reg >>= 1;
9424
9425 if (tmp) {
9426 reg ^= 0xedb88320;
9427 }
9428 }
9429 }
9430
9431 return ~reg;
9432}
9433
9434static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
9435{
9436 /* accept or reject all multicast frames */
9437 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
9438 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
9439 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
9440 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
9441}
9442
9443static void __tg3_set_rx_mode(struct net_device *dev)
9444{
9445 struct tg3 *tp = netdev_priv(dev);
9446 u32 rx_mode;
9447
9448 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
9449 RX_MODE_KEEP_VLAN_TAG);
9450
9451 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
9452 * flag clear.
9453 */
9454#if TG3_VLAN_TAG_USED
9455 if (!tp->vlgrp &&
9456 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
9457 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
9458#else
9459 /* By definition, VLAN is disabled always in this
9460 * case.
9461 */
9462 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
9463 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
9464#endif
9465
9466 if (dev->flags & IFF_PROMISC) {
9467 /* Promiscuous mode. */
9468 rx_mode |= RX_MODE_PROMISC;
9469 } else if (dev->flags & IFF_ALLMULTI) {
9470 /* Accept all multicast. */
9471 tg3_set_multi (tp, 1);
4cd24eaf 9472 } else if (netdev_mc_empty(dev)) {
1da177e4
LT
9473 /* Reject all multicast. */
9474 tg3_set_multi (tp, 0);
9475 } else {
9476 /* Accept one or more multicast(s). */
22bedad3 9477 struct netdev_hw_addr *ha;
1da177e4
LT
9478 u32 mc_filter[4] = { 0, };
9479 u32 regidx;
9480 u32 bit;
9481 u32 crc;
9482
22bedad3
JP
9483 netdev_for_each_mc_addr(ha, dev) {
9484 crc = calc_crc(ha->addr, ETH_ALEN);
1da177e4
LT
9485 bit = ~crc & 0x7f;
9486 regidx = (bit & 0x60) >> 5;
9487 bit &= 0x1f;
9488 mc_filter[regidx] |= (1 << bit);
9489 }
9490
9491 tw32(MAC_HASH_REG_0, mc_filter[0]);
9492 tw32(MAC_HASH_REG_1, mc_filter[1]);
9493 tw32(MAC_HASH_REG_2, mc_filter[2]);
9494 tw32(MAC_HASH_REG_3, mc_filter[3]);
9495 }
9496
9497 if (rx_mode != tp->rx_mode) {
9498 tp->rx_mode = rx_mode;
9499 tw32_f(MAC_RX_MODE, rx_mode);
9500 udelay(10);
9501 }
9502}
9503
9504static void tg3_set_rx_mode(struct net_device *dev)
9505{
9506 struct tg3 *tp = netdev_priv(dev);
9507
e75f7c90
MC
9508 if (!netif_running(dev))
9509 return;
9510
f47c11ee 9511 tg3_full_lock(tp, 0);
1da177e4 9512 __tg3_set_rx_mode(dev);
f47c11ee 9513 tg3_full_unlock(tp);
1da177e4
LT
9514}
9515
9516#define TG3_REGDUMP_LEN (32 * 1024)
9517
9518static int tg3_get_regs_len(struct net_device *dev)
9519{
9520 return TG3_REGDUMP_LEN;
9521}
9522
9523static void tg3_get_regs(struct net_device *dev,
9524 struct ethtool_regs *regs, void *_p)
9525{
9526 u32 *p = _p;
9527 struct tg3 *tp = netdev_priv(dev);
9528 u8 *orig_p = _p;
9529 int i;
9530
9531 regs->version = 0;
9532
9533 memset(p, 0, TG3_REGDUMP_LEN);
9534
bc1c7567
MC
9535 if (tp->link_config.phy_is_low_power)
9536 return;
9537
f47c11ee 9538 tg3_full_lock(tp, 0);
1da177e4
LT
9539
9540#define __GET_REG32(reg) (*(p)++ = tr32(reg))
9541#define GET_REG32_LOOP(base,len) \
9542do { p = (u32 *)(orig_p + (base)); \
9543 for (i = 0; i < len; i += 4) \
9544 __GET_REG32((base) + i); \
9545} while (0)
9546#define GET_REG32_1(reg) \
9547do { p = (u32 *)(orig_p + (reg)); \
9548 __GET_REG32((reg)); \
9549} while (0)
9550
9551 GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
9552 GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
9553 GET_REG32_LOOP(MAC_MODE, 0x4f0);
9554 GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
9555 GET_REG32_1(SNDDATAC_MODE);
9556 GET_REG32_LOOP(SNDBDS_MODE, 0x80);
9557 GET_REG32_LOOP(SNDBDI_MODE, 0x48);
9558 GET_REG32_1(SNDBDC_MODE);
9559 GET_REG32_LOOP(RCVLPC_MODE, 0x20);
9560 GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
9561 GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
9562 GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
9563 GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
9564 GET_REG32_1(RCVDCC_MODE);
9565 GET_REG32_LOOP(RCVBDI_MODE, 0x20);
9566 GET_REG32_LOOP(RCVCC_MODE, 0x14);
9567 GET_REG32_LOOP(RCVLSC_MODE, 0x08);
9568 GET_REG32_1(MBFREE_MODE);
9569 GET_REG32_LOOP(HOSTCC_MODE, 0x100);
9570 GET_REG32_LOOP(MEMARB_MODE, 0x10);
9571 GET_REG32_LOOP(BUFMGR_MODE, 0x58);
9572 GET_REG32_LOOP(RDMAC_MODE, 0x08);
9573 GET_REG32_LOOP(WDMAC_MODE, 0x08);
091465d7
CE
9574 GET_REG32_1(RX_CPU_MODE);
9575 GET_REG32_1(RX_CPU_STATE);
9576 GET_REG32_1(RX_CPU_PGMCTR);
9577 GET_REG32_1(RX_CPU_HWBKPT);
9578 GET_REG32_1(TX_CPU_MODE);
9579 GET_REG32_1(TX_CPU_STATE);
9580 GET_REG32_1(TX_CPU_PGMCTR);
1da177e4
LT
9581 GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
9582 GET_REG32_LOOP(FTQ_RESET, 0x120);
9583 GET_REG32_LOOP(MSGINT_MODE, 0x0c);
9584 GET_REG32_1(DMAC_MODE);
9585 GET_REG32_LOOP(GRC_MODE, 0x4c);
9586 if (tp->tg3_flags & TG3_FLAG_NVRAM)
9587 GET_REG32_LOOP(NVRAM_CMD, 0x24);
9588
9589#undef __GET_REG32
9590#undef GET_REG32_LOOP
9591#undef GET_REG32_1
9592
f47c11ee 9593 tg3_full_unlock(tp);
1da177e4
LT
9594}
9595
9596static int tg3_get_eeprom_len(struct net_device *dev)
9597{
9598 struct tg3 *tp = netdev_priv(dev);
9599
9600 return tp->nvram_size;
9601}
9602
1da177e4
LT
9603static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
9604{
9605 struct tg3 *tp = netdev_priv(dev);
9606 int ret;
9607 u8 *pd;
b9fc7dc5 9608 u32 i, offset, len, b_offset, b_count;
a9dc529d 9609 __be32 val;
1da177e4 9610
df259d8c
MC
9611 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
9612 return -EINVAL;
9613
bc1c7567
MC
9614 if (tp->link_config.phy_is_low_power)
9615 return -EAGAIN;
9616
1da177e4
LT
9617 offset = eeprom->offset;
9618 len = eeprom->len;
9619 eeprom->len = 0;
9620
9621 eeprom->magic = TG3_EEPROM_MAGIC;
9622
9623 if (offset & 3) {
9624 /* adjustments to start on required 4 byte boundary */
9625 b_offset = offset & 3;
9626 b_count = 4 - b_offset;
9627 if (b_count > len) {
9628 /* i.e. offset=1 len=2 */
9629 b_count = len;
9630 }
a9dc529d 9631 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
1da177e4
LT
9632 if (ret)
9633 return ret;
1da177e4
LT
9634 memcpy(data, ((char*)&val) + b_offset, b_count);
9635 len -= b_count;
9636 offset += b_count;
9637 eeprom->len += b_count;
9638 }
9639
9640 /* read bytes upto the last 4 byte boundary */
9641 pd = &data[eeprom->len];
9642 for (i = 0; i < (len - (len & 3)); i += 4) {
a9dc529d 9643 ret = tg3_nvram_read_be32(tp, offset + i, &val);
1da177e4
LT
9644 if (ret) {
9645 eeprom->len += i;
9646 return ret;
9647 }
1da177e4
LT
9648 memcpy(pd + i, &val, 4);
9649 }
9650 eeprom->len += i;
9651
9652 if (len & 3) {
9653 /* read last bytes not ending on 4 byte boundary */
9654 pd = &data[eeprom->len];
9655 b_count = len & 3;
9656 b_offset = offset + len - b_count;
a9dc529d 9657 ret = tg3_nvram_read_be32(tp, b_offset, &val);
1da177e4
LT
9658 if (ret)
9659 return ret;
b9fc7dc5 9660 memcpy(pd, &val, b_count);
1da177e4
LT
9661 eeprom->len += b_count;
9662 }
9663 return 0;
9664}
9665
6aa20a22 9666static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
1da177e4
LT
9667
9668static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
9669{
9670 struct tg3 *tp = netdev_priv(dev);
9671 int ret;
b9fc7dc5 9672 u32 offset, len, b_offset, odd_len;
1da177e4 9673 u8 *buf;
a9dc529d 9674 __be32 start, end;
1da177e4 9675
bc1c7567
MC
9676 if (tp->link_config.phy_is_low_power)
9677 return -EAGAIN;
9678
df259d8c
MC
9679 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
9680 eeprom->magic != TG3_EEPROM_MAGIC)
1da177e4
LT
9681 return -EINVAL;
9682
9683 offset = eeprom->offset;
9684 len = eeprom->len;
9685
9686 if ((b_offset = (offset & 3))) {
9687 /* adjustments to start on required 4 byte boundary */
a9dc529d 9688 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
1da177e4
LT
9689 if (ret)
9690 return ret;
1da177e4
LT
9691 len += b_offset;
9692 offset &= ~3;
1c8594b4
MC
9693 if (len < 4)
9694 len = 4;
1da177e4
LT
9695 }
9696
9697 odd_len = 0;
1c8594b4 9698 if (len & 3) {
1da177e4
LT
9699 /* adjustments to end on required 4 byte boundary */
9700 odd_len = 1;
9701 len = (len + 3) & ~3;
a9dc529d 9702 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
1da177e4
LT
9703 if (ret)
9704 return ret;
1da177e4
LT
9705 }
9706
9707 buf = data;
9708 if (b_offset || odd_len) {
9709 buf = kmalloc(len, GFP_KERNEL);
ab0049b4 9710 if (!buf)
1da177e4
LT
9711 return -ENOMEM;
9712 if (b_offset)
9713 memcpy(buf, &start, 4);
9714 if (odd_len)
9715 memcpy(buf+len-4, &end, 4);
9716 memcpy(buf + b_offset, data, eeprom->len);
9717 }
9718
9719 ret = tg3_nvram_write_block(tp, offset, len, buf);
9720
9721 if (buf != data)
9722 kfree(buf);
9723
9724 return ret;
9725}
9726
9727static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
9728{
b02fd9e3
MC
9729 struct tg3 *tp = netdev_priv(dev);
9730
9731 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
3f0e3ad7 9732 struct phy_device *phydev;
b02fd9e3
MC
9733 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
9734 return -EAGAIN;
3f0e3ad7
MC
9735 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
9736 return phy_ethtool_gset(phydev, cmd);
b02fd9e3 9737 }
6aa20a22 9738
1da177e4
LT
9739 cmd->supported = (SUPPORTED_Autoneg);
9740
9741 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
9742 cmd->supported |= (SUPPORTED_1000baseT_Half |
9743 SUPPORTED_1000baseT_Full);
9744
ef348144 9745 if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
1da177e4
LT
9746 cmd->supported |= (SUPPORTED_100baseT_Half |
9747 SUPPORTED_100baseT_Full |
9748 SUPPORTED_10baseT_Half |
9749 SUPPORTED_10baseT_Full |
3bebab59 9750 SUPPORTED_TP);
ef348144
KK
9751 cmd->port = PORT_TP;
9752 } else {
1da177e4 9753 cmd->supported |= SUPPORTED_FIBRE;
ef348144
KK
9754 cmd->port = PORT_FIBRE;
9755 }
6aa20a22 9756
1da177e4
LT
9757 cmd->advertising = tp->link_config.advertising;
9758 if (netif_running(dev)) {
9759 cmd->speed = tp->link_config.active_speed;
9760 cmd->duplex = tp->link_config.active_duplex;
9761 }
882e9793 9762 cmd->phy_address = tp->phy_addr;
7e5856bd 9763 cmd->transceiver = XCVR_INTERNAL;
1da177e4
LT
9764 cmd->autoneg = tp->link_config.autoneg;
9765 cmd->maxtxpkt = 0;
9766 cmd->maxrxpkt = 0;
9767 return 0;
9768}
6aa20a22 9769
1da177e4
LT
9770static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
9771{
9772 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9773
b02fd9e3 9774 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
3f0e3ad7 9775 struct phy_device *phydev;
b02fd9e3
MC
9776 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
9777 return -EAGAIN;
3f0e3ad7
MC
9778 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
9779 return phy_ethtool_sset(phydev, cmd);
b02fd9e3
MC
9780 }
9781
7e5856bd
MC
9782 if (cmd->autoneg != AUTONEG_ENABLE &&
9783 cmd->autoneg != AUTONEG_DISABLE)
37ff238d 9784 return -EINVAL;
7e5856bd
MC
9785
9786 if (cmd->autoneg == AUTONEG_DISABLE &&
9787 cmd->duplex != DUPLEX_FULL &&
9788 cmd->duplex != DUPLEX_HALF)
37ff238d 9789 return -EINVAL;
1da177e4 9790
7e5856bd
MC
9791 if (cmd->autoneg == AUTONEG_ENABLE) {
9792 u32 mask = ADVERTISED_Autoneg |
9793 ADVERTISED_Pause |
9794 ADVERTISED_Asym_Pause;
9795
3f07d129 9796 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
7e5856bd
MC
9797 mask |= ADVERTISED_1000baseT_Half |
9798 ADVERTISED_1000baseT_Full;
9799
9800 if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
9801 mask |= ADVERTISED_100baseT_Half |
9802 ADVERTISED_100baseT_Full |
9803 ADVERTISED_10baseT_Half |
9804 ADVERTISED_10baseT_Full |
9805 ADVERTISED_TP;
9806 else
9807 mask |= ADVERTISED_FIBRE;
9808
9809 if (cmd->advertising & ~mask)
9810 return -EINVAL;
9811
9812 mask &= (ADVERTISED_1000baseT_Half |
9813 ADVERTISED_1000baseT_Full |
9814 ADVERTISED_100baseT_Half |
9815 ADVERTISED_100baseT_Full |
9816 ADVERTISED_10baseT_Half |
9817 ADVERTISED_10baseT_Full);
9818
9819 cmd->advertising &= mask;
9820 } else {
9821 if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
9822 if (cmd->speed != SPEED_1000)
9823 return -EINVAL;
9824
9825 if (cmd->duplex != DUPLEX_FULL)
9826 return -EINVAL;
9827 } else {
9828 if (cmd->speed != SPEED_100 &&
9829 cmd->speed != SPEED_10)
9830 return -EINVAL;
9831 }
9832 }
9833
f47c11ee 9834 tg3_full_lock(tp, 0);
1da177e4
LT
9835
9836 tp->link_config.autoneg = cmd->autoneg;
9837 if (cmd->autoneg == AUTONEG_ENABLE) {
405d8e5c
AG
9838 tp->link_config.advertising = (cmd->advertising |
9839 ADVERTISED_Autoneg);
1da177e4
LT
9840 tp->link_config.speed = SPEED_INVALID;
9841 tp->link_config.duplex = DUPLEX_INVALID;
9842 } else {
9843 tp->link_config.advertising = 0;
9844 tp->link_config.speed = cmd->speed;
9845 tp->link_config.duplex = cmd->duplex;
b02fd9e3 9846 }
6aa20a22 9847
24fcad6b
MC
9848 tp->link_config.orig_speed = tp->link_config.speed;
9849 tp->link_config.orig_duplex = tp->link_config.duplex;
9850 tp->link_config.orig_autoneg = tp->link_config.autoneg;
9851
1da177e4
LT
9852 if (netif_running(dev))
9853 tg3_setup_phy(tp, 1);
9854
f47c11ee 9855 tg3_full_unlock(tp);
6aa20a22 9856
1da177e4
LT
9857 return 0;
9858}
6aa20a22 9859
1da177e4
LT
9860static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
9861{
9862 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9863
1da177e4
LT
9864 strcpy(info->driver, DRV_MODULE_NAME);
9865 strcpy(info->version, DRV_MODULE_VERSION);
c4e6575c 9866 strcpy(info->fw_version, tp->fw_ver);
1da177e4
LT
9867 strcpy(info->bus_info, pci_name(tp->pdev));
9868}
6aa20a22 9869
1da177e4
LT
9870static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
9871{
9872 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9873
12dac075
RW
9874 if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
9875 device_can_wakeup(&tp->pdev->dev))
a85feb8c
GZ
9876 wol->supported = WAKE_MAGIC;
9877 else
9878 wol->supported = 0;
1da177e4 9879 wol->wolopts = 0;
05ac4cb7
MC
9880 if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
9881 device_can_wakeup(&tp->pdev->dev))
1da177e4
LT
9882 wol->wolopts = WAKE_MAGIC;
9883 memset(&wol->sopass, 0, sizeof(wol->sopass));
9884}
6aa20a22 9885
1da177e4
LT
9886static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
9887{
9888 struct tg3 *tp = netdev_priv(dev);
12dac075 9889 struct device *dp = &tp->pdev->dev;
6aa20a22 9890
1da177e4
LT
9891 if (wol->wolopts & ~WAKE_MAGIC)
9892 return -EINVAL;
9893 if ((wol->wolopts & WAKE_MAGIC) &&
12dac075 9894 !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
1da177e4 9895 return -EINVAL;
6aa20a22 9896
f47c11ee 9897 spin_lock_bh(&tp->lock);
12dac075 9898 if (wol->wolopts & WAKE_MAGIC) {
1da177e4 9899 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
12dac075
RW
9900 device_set_wakeup_enable(dp, true);
9901 } else {
1da177e4 9902 tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
12dac075
RW
9903 device_set_wakeup_enable(dp, false);
9904 }
f47c11ee 9905 spin_unlock_bh(&tp->lock);
6aa20a22 9906
1da177e4
LT
9907 return 0;
9908}
6aa20a22 9909
1da177e4
LT
9910static u32 tg3_get_msglevel(struct net_device *dev)
9911{
9912 struct tg3 *tp = netdev_priv(dev);
9913 return tp->msg_enable;
9914}
6aa20a22 9915
1da177e4
LT
9916static void tg3_set_msglevel(struct net_device *dev, u32 value)
9917{
9918 struct tg3 *tp = netdev_priv(dev);
9919 tp->msg_enable = value;
9920}
6aa20a22 9921
1da177e4
LT
9922static int tg3_set_tso(struct net_device *dev, u32 value)
9923{
9924 struct tg3 *tp = netdev_priv(dev);
9925
9926 if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
9927 if (value)
9928 return -EINVAL;
9929 return 0;
9930 }
027455ad 9931 if ((dev->features & NETIF_F_IPV6_CSUM) &&
e849cdc3
MC
9932 ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
9933 (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3))) {
9936bcf6 9934 if (value) {
b0026624 9935 dev->features |= NETIF_F_TSO6;
e849cdc3
MC
9936 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
9937 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c
MC
9938 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
9939 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
321d32a0 9940 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
e849cdc3 9941 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
9936bcf6
MC
9942 dev->features |= NETIF_F_TSO_ECN;
9943 } else
9944 dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
b0026624 9945 }
1da177e4
LT
9946 return ethtool_op_set_tso(dev, value);
9947}
6aa20a22 9948
1da177e4
LT
9949static int tg3_nway_reset(struct net_device *dev)
9950{
9951 struct tg3 *tp = netdev_priv(dev);
1da177e4 9952 int r;
6aa20a22 9953
1da177e4
LT
9954 if (!netif_running(dev))
9955 return -EAGAIN;
9956
c94e3941
MC
9957 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
9958 return -EINVAL;
9959
b02fd9e3
MC
9960 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
9961 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
9962 return -EAGAIN;
3f0e3ad7 9963 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
9964 } else {
9965 u32 bmcr;
9966
9967 spin_lock_bh(&tp->lock);
9968 r = -EINVAL;
9969 tg3_readphy(tp, MII_BMCR, &bmcr);
9970 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
9971 ((bmcr & BMCR_ANENABLE) ||
9972 (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
9973 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
9974 BMCR_ANENABLE);
9975 r = 0;
9976 }
9977 spin_unlock_bh(&tp->lock);
1da177e4 9978 }
6aa20a22 9979
1da177e4
LT
9980 return r;
9981}
6aa20a22 9982
1da177e4
LT
9983static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
9984{
9985 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9986
1da177e4
LT
9987 ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
9988 ering->rx_mini_max_pending = 0;
4f81c32b
MC
9989 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
9990 ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
9991 else
9992 ering->rx_jumbo_max_pending = 0;
9993
9994 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
1da177e4
LT
9995
9996 ering->rx_pending = tp->rx_pending;
9997 ering->rx_mini_pending = 0;
4f81c32b
MC
9998 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
9999 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
10000 else
10001 ering->rx_jumbo_pending = 0;
10002
f3f3f27e 10003 ering->tx_pending = tp->napi[0].tx_pending;
1da177e4 10004}
6aa20a22 10005
1da177e4
LT
10006static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10007{
10008 struct tg3 *tp = netdev_priv(dev);
646c9edd 10009 int i, irq_sync = 0, err = 0;
6aa20a22 10010
1da177e4
LT
10011 if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
10012 (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
bc3a9254
MC
10013 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
10014 (ering->tx_pending <= MAX_SKB_FRAGS) ||
7f62ad5d 10015 ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
bc3a9254 10016 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
1da177e4 10017 return -EINVAL;
6aa20a22 10018
bbe832c0 10019 if (netif_running(dev)) {
b02fd9e3 10020 tg3_phy_stop(tp);
1da177e4 10021 tg3_netif_stop(tp);
bbe832c0
MC
10022 irq_sync = 1;
10023 }
1da177e4 10024
bbe832c0 10025 tg3_full_lock(tp, irq_sync);
6aa20a22 10026
1da177e4
LT
10027 tp->rx_pending = ering->rx_pending;
10028
10029 if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
10030 tp->rx_pending > 63)
10031 tp->rx_pending = 63;
10032 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
646c9edd
MC
10033
10034 for (i = 0; i < TG3_IRQ_MAX_VECS; i++)
10035 tp->napi[i].tx_pending = ering->tx_pending;
1da177e4
LT
10036
10037 if (netif_running(dev)) {
944d980e 10038 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
b9ec6c1b
MC
10039 err = tg3_restart_hw(tp, 1);
10040 if (!err)
10041 tg3_netif_start(tp);
1da177e4
LT
10042 }
10043
f47c11ee 10044 tg3_full_unlock(tp);
6aa20a22 10045
b02fd9e3
MC
10046 if (irq_sync && !err)
10047 tg3_phy_start(tp);
10048
b9ec6c1b 10049 return err;
1da177e4 10050}
6aa20a22 10051
1da177e4
LT
10052static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10053{
10054 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10055
1da177e4 10056 epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
8d018621 10057
e18ce346 10058 if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
8d018621
MC
10059 epause->rx_pause = 1;
10060 else
10061 epause->rx_pause = 0;
10062
e18ce346 10063 if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
8d018621
MC
10064 epause->tx_pause = 1;
10065 else
10066 epause->tx_pause = 0;
1da177e4 10067}
6aa20a22 10068
1da177e4
LT
10069static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10070{
10071 struct tg3 *tp = netdev_priv(dev);
b02fd9e3 10072 int err = 0;
6aa20a22 10073
b02fd9e3 10074 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
2712168f
MC
10075 u32 newadv;
10076 struct phy_device *phydev;
1da177e4 10077
2712168f 10078 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
f47c11ee 10079
2712168f
MC
10080 if (!(phydev->supported & SUPPORTED_Pause) ||
10081 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
10082 ((epause->rx_pause && !epause->tx_pause) ||
10083 (!epause->rx_pause && epause->tx_pause))))
10084 return -EINVAL;
1da177e4 10085
2712168f
MC
10086 tp->link_config.flowctrl = 0;
10087 if (epause->rx_pause) {
10088 tp->link_config.flowctrl |= FLOW_CTRL_RX;
10089
10090 if (epause->tx_pause) {
10091 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10092 newadv = ADVERTISED_Pause;
b02fd9e3 10093 } else
2712168f
MC
10094 newadv = ADVERTISED_Pause |
10095 ADVERTISED_Asym_Pause;
10096 } else if (epause->tx_pause) {
10097 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10098 newadv = ADVERTISED_Asym_Pause;
10099 } else
10100 newadv = 0;
10101
10102 if (epause->autoneg)
10103 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
10104 else
10105 tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
10106
10107 if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
10108 u32 oldadv = phydev->advertising &
10109 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
10110 if (oldadv != newadv) {
10111 phydev->advertising &=
10112 ~(ADVERTISED_Pause |
10113 ADVERTISED_Asym_Pause);
10114 phydev->advertising |= newadv;
10115 if (phydev->autoneg) {
10116 /*
10117 * Always renegotiate the link to
10118 * inform our link partner of our
10119 * flow control settings, even if the
10120 * flow control is forced. Let
10121 * tg3_adjust_link() do the final
10122 * flow control setup.
10123 */
10124 return phy_start_aneg(phydev);
b02fd9e3 10125 }
b02fd9e3 10126 }
b02fd9e3 10127
2712168f 10128 if (!epause->autoneg)
b02fd9e3 10129 tg3_setup_flow_control(tp, 0, 0);
2712168f
MC
10130 } else {
10131 tp->link_config.orig_advertising &=
10132 ~(ADVERTISED_Pause |
10133 ADVERTISED_Asym_Pause);
10134 tp->link_config.orig_advertising |= newadv;
b02fd9e3
MC
10135 }
10136 } else {
10137 int irq_sync = 0;
10138
10139 if (netif_running(dev)) {
10140 tg3_netif_stop(tp);
10141 irq_sync = 1;
10142 }
10143
10144 tg3_full_lock(tp, irq_sync);
10145
10146 if (epause->autoneg)
10147 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
10148 else
10149 tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
10150 if (epause->rx_pause)
e18ce346 10151 tp->link_config.flowctrl |= FLOW_CTRL_RX;
b02fd9e3 10152 else
e18ce346 10153 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
b02fd9e3 10154 if (epause->tx_pause)
e18ce346 10155 tp->link_config.flowctrl |= FLOW_CTRL_TX;
b02fd9e3 10156 else
e18ce346 10157 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
b02fd9e3
MC
10158
10159 if (netif_running(dev)) {
10160 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10161 err = tg3_restart_hw(tp, 1);
10162 if (!err)
10163 tg3_netif_start(tp);
10164 }
10165
10166 tg3_full_unlock(tp);
10167 }
6aa20a22 10168
b9ec6c1b 10169 return err;
1da177e4 10170}
6aa20a22 10171
1da177e4
LT
10172static u32 tg3_get_rx_csum(struct net_device *dev)
10173{
10174 struct tg3 *tp = netdev_priv(dev);
10175 return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
10176}
6aa20a22 10177
1da177e4
LT
10178static int tg3_set_rx_csum(struct net_device *dev, u32 data)
10179{
10180 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10181
1da177e4
LT
10182 if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
10183 if (data != 0)
10184 return -EINVAL;
10185 return 0;
10186 }
6aa20a22 10187
f47c11ee 10188 spin_lock_bh(&tp->lock);
1da177e4
LT
10189 if (data)
10190 tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
10191 else
10192 tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
f47c11ee 10193 spin_unlock_bh(&tp->lock);
6aa20a22 10194
1da177e4
LT
10195 return 0;
10196}
6aa20a22 10197
1da177e4
LT
10198static int tg3_set_tx_csum(struct net_device *dev, u32 data)
10199{
10200 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10201
1da177e4
LT
10202 if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
10203 if (data != 0)
10204 return -EINVAL;
10205 return 0;
10206 }
6aa20a22 10207
321d32a0 10208 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
6460d948 10209 ethtool_op_set_tx_ipv6_csum(dev, data);
1da177e4 10210 else
9c27dbdf 10211 ethtool_op_set_tx_csum(dev, data);
1da177e4
LT
10212
10213 return 0;
10214}
10215
b9f2c044 10216static int tg3_get_sset_count (struct net_device *dev, int sset)
1da177e4 10217{
b9f2c044
JG
10218 switch (sset) {
10219 case ETH_SS_TEST:
10220 return TG3_NUM_TEST;
10221 case ETH_SS_STATS:
10222 return TG3_NUM_STATS;
10223 default:
10224 return -EOPNOTSUPP;
10225 }
4cafd3f5
MC
10226}
10227
1da177e4
LT
10228static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
10229{
10230 switch (stringset) {
10231 case ETH_SS_STATS:
10232 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
10233 break;
4cafd3f5
MC
10234 case ETH_SS_TEST:
10235 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
10236 break;
1da177e4
LT
10237 default:
10238 WARN_ON(1); /* we need a WARN() */
10239 break;
10240 }
10241}
10242
4009a93d
MC
10243static int tg3_phys_id(struct net_device *dev, u32 data)
10244{
10245 struct tg3 *tp = netdev_priv(dev);
10246 int i;
10247
10248 if (!netif_running(tp->dev))
10249 return -EAGAIN;
10250
10251 if (data == 0)
759afc31 10252 data = UINT_MAX / 2;
4009a93d
MC
10253
10254 for (i = 0; i < (data * 2); i++) {
10255 if ((i % 2) == 0)
10256 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10257 LED_CTRL_1000MBPS_ON |
10258 LED_CTRL_100MBPS_ON |
10259 LED_CTRL_10MBPS_ON |
10260 LED_CTRL_TRAFFIC_OVERRIDE |
10261 LED_CTRL_TRAFFIC_BLINK |
10262 LED_CTRL_TRAFFIC_LED);
6aa20a22 10263
4009a93d
MC
10264 else
10265 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10266 LED_CTRL_TRAFFIC_OVERRIDE);
10267
10268 if (msleep_interruptible(500))
10269 break;
10270 }
10271 tw32(MAC_LED_CTRL, tp->led_ctrl);
10272 return 0;
10273}
10274
1da177e4
LT
10275static void tg3_get_ethtool_stats (struct net_device *dev,
10276 struct ethtool_stats *estats, u64 *tmp_stats)
10277{
10278 struct tg3 *tp = netdev_priv(dev);
10279 memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
10280}
10281
566f86ad 10282#define NVRAM_TEST_SIZE 0x100
a5767dec
MC
10283#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
10284#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
10285#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
b16250e3
MC
10286#define NVRAM_SELFBOOT_HW_SIZE 0x20
10287#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
566f86ad
MC
10288
10289static int tg3_test_nvram(struct tg3 *tp)
10290{
b9fc7dc5 10291 u32 csum, magic;
a9dc529d 10292 __be32 *buf;
ab0049b4 10293 int i, j, k, err = 0, size;
566f86ad 10294
df259d8c
MC
10295 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
10296 return 0;
10297
e4f34110 10298 if (tg3_nvram_read(tp, 0, &magic) != 0)
1b27777a
MC
10299 return -EIO;
10300
1b27777a
MC
10301 if (magic == TG3_EEPROM_MAGIC)
10302 size = NVRAM_TEST_SIZE;
b16250e3 10303 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
a5767dec
MC
10304 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
10305 TG3_EEPROM_SB_FORMAT_1) {
10306 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
10307 case TG3_EEPROM_SB_REVISION_0:
10308 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
10309 break;
10310 case TG3_EEPROM_SB_REVISION_2:
10311 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
10312 break;
10313 case TG3_EEPROM_SB_REVISION_3:
10314 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
10315 break;
10316 default:
10317 return 0;
10318 }
10319 } else
1b27777a 10320 return 0;
b16250e3
MC
10321 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
10322 size = NVRAM_SELFBOOT_HW_SIZE;
10323 else
1b27777a
MC
10324 return -EIO;
10325
10326 buf = kmalloc(size, GFP_KERNEL);
566f86ad
MC
10327 if (buf == NULL)
10328 return -ENOMEM;
10329
1b27777a
MC
10330 err = -EIO;
10331 for (i = 0, j = 0; i < size; i += 4, j++) {
a9dc529d
MC
10332 err = tg3_nvram_read_be32(tp, i, &buf[j]);
10333 if (err)
566f86ad 10334 break;
566f86ad 10335 }
1b27777a 10336 if (i < size)
566f86ad
MC
10337 goto out;
10338
1b27777a 10339 /* Selfboot format */
a9dc529d 10340 magic = be32_to_cpu(buf[0]);
b9fc7dc5 10341 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
b16250e3 10342 TG3_EEPROM_MAGIC_FW) {
1b27777a
MC
10343 u8 *buf8 = (u8 *) buf, csum8 = 0;
10344
b9fc7dc5 10345 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
a5767dec
MC
10346 TG3_EEPROM_SB_REVISION_2) {
10347 /* For rev 2, the csum doesn't include the MBA. */
10348 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
10349 csum8 += buf8[i];
10350 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
10351 csum8 += buf8[i];
10352 } else {
10353 for (i = 0; i < size; i++)
10354 csum8 += buf8[i];
10355 }
1b27777a 10356
ad96b485
AB
10357 if (csum8 == 0) {
10358 err = 0;
10359 goto out;
10360 }
10361
10362 err = -EIO;
10363 goto out;
1b27777a 10364 }
566f86ad 10365
b9fc7dc5 10366 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
b16250e3
MC
10367 TG3_EEPROM_MAGIC_HW) {
10368 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
a9dc529d 10369 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
b16250e3 10370 u8 *buf8 = (u8 *) buf;
b16250e3
MC
10371
10372 /* Separate the parity bits and the data bytes. */
10373 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
10374 if ((i == 0) || (i == 8)) {
10375 int l;
10376 u8 msk;
10377
10378 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
10379 parity[k++] = buf8[i] & msk;
10380 i++;
10381 }
10382 else if (i == 16) {
10383 int l;
10384 u8 msk;
10385
10386 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
10387 parity[k++] = buf8[i] & msk;
10388 i++;
10389
10390 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
10391 parity[k++] = buf8[i] & msk;
10392 i++;
10393 }
10394 data[j++] = buf8[i];
10395 }
10396
10397 err = -EIO;
10398 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
10399 u8 hw8 = hweight8(data[i]);
10400
10401 if ((hw8 & 0x1) && parity[i])
10402 goto out;
10403 else if (!(hw8 & 0x1) && !parity[i])
10404 goto out;
10405 }
10406 err = 0;
10407 goto out;
10408 }
10409
566f86ad
MC
10410 /* Bootstrap checksum at offset 0x10 */
10411 csum = calc_crc((unsigned char *) buf, 0x10);
a9dc529d 10412 if (csum != be32_to_cpu(buf[0x10/4]))
566f86ad
MC
10413 goto out;
10414
10415 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
10416 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
a9dc529d
MC
10417 if (csum != be32_to_cpu(buf[0xfc/4]))
10418 goto out;
566f86ad
MC
10419
10420 err = 0;
10421
10422out:
10423 kfree(buf);
10424 return err;
10425}
10426
ca43007a
MC
10427#define TG3_SERDES_TIMEOUT_SEC 2
10428#define TG3_COPPER_TIMEOUT_SEC 6
10429
10430static int tg3_test_link(struct tg3 *tp)
10431{
10432 int i, max;
10433
10434 if (!netif_running(tp->dev))
10435 return -ENODEV;
10436
4c987487 10437 if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
ca43007a
MC
10438 max = TG3_SERDES_TIMEOUT_SEC;
10439 else
10440 max = TG3_COPPER_TIMEOUT_SEC;
10441
10442 for (i = 0; i < max; i++) {
10443 if (netif_carrier_ok(tp->dev))
10444 return 0;
10445
10446 if (msleep_interruptible(1000))
10447 break;
10448 }
10449
10450 return -EIO;
10451}
10452
a71116d1 10453/* Only test the commonly used registers */
30ca3e37 10454static int tg3_test_registers(struct tg3 *tp)
a71116d1 10455{
b16250e3 10456 int i, is_5705, is_5750;
a71116d1
MC
10457 u32 offset, read_mask, write_mask, val, save_val, read_val;
10458 static struct {
10459 u16 offset;
10460 u16 flags;
10461#define TG3_FL_5705 0x1
10462#define TG3_FL_NOT_5705 0x2
10463#define TG3_FL_NOT_5788 0x4
b16250e3 10464#define TG3_FL_NOT_5750 0x8
a71116d1
MC
10465 u32 read_mask;
10466 u32 write_mask;
10467 } reg_tbl[] = {
10468 /* MAC Control Registers */
10469 { MAC_MODE, TG3_FL_NOT_5705,
10470 0x00000000, 0x00ef6f8c },
10471 { MAC_MODE, TG3_FL_5705,
10472 0x00000000, 0x01ef6b8c },
10473 { MAC_STATUS, TG3_FL_NOT_5705,
10474 0x03800107, 0x00000000 },
10475 { MAC_STATUS, TG3_FL_5705,
10476 0x03800100, 0x00000000 },
10477 { MAC_ADDR_0_HIGH, 0x0000,
10478 0x00000000, 0x0000ffff },
10479 { MAC_ADDR_0_LOW, 0x0000,
10480 0x00000000, 0xffffffff },
10481 { MAC_RX_MTU_SIZE, 0x0000,
10482 0x00000000, 0x0000ffff },
10483 { MAC_TX_MODE, 0x0000,
10484 0x00000000, 0x00000070 },
10485 { MAC_TX_LENGTHS, 0x0000,
10486 0x00000000, 0x00003fff },
10487 { MAC_RX_MODE, TG3_FL_NOT_5705,
10488 0x00000000, 0x000007fc },
10489 { MAC_RX_MODE, TG3_FL_5705,
10490 0x00000000, 0x000007dc },
10491 { MAC_HASH_REG_0, 0x0000,
10492 0x00000000, 0xffffffff },
10493 { MAC_HASH_REG_1, 0x0000,
10494 0x00000000, 0xffffffff },
10495 { MAC_HASH_REG_2, 0x0000,
10496 0x00000000, 0xffffffff },
10497 { MAC_HASH_REG_3, 0x0000,
10498 0x00000000, 0xffffffff },
10499
10500 /* Receive Data and Receive BD Initiator Control Registers. */
10501 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
10502 0x00000000, 0xffffffff },
10503 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
10504 0x00000000, 0xffffffff },
10505 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
10506 0x00000000, 0x00000003 },
10507 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
10508 0x00000000, 0xffffffff },
10509 { RCVDBDI_STD_BD+0, 0x0000,
10510 0x00000000, 0xffffffff },
10511 { RCVDBDI_STD_BD+4, 0x0000,
10512 0x00000000, 0xffffffff },
10513 { RCVDBDI_STD_BD+8, 0x0000,
10514 0x00000000, 0xffff0002 },
10515 { RCVDBDI_STD_BD+0xc, 0x0000,
10516 0x00000000, 0xffffffff },
6aa20a22 10517
a71116d1
MC
10518 /* Receive BD Initiator Control Registers. */
10519 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
10520 0x00000000, 0xffffffff },
10521 { RCVBDI_STD_THRESH, TG3_FL_5705,
10522 0x00000000, 0x000003ff },
10523 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
10524 0x00000000, 0xffffffff },
6aa20a22 10525
a71116d1
MC
10526 /* Host Coalescing Control Registers. */
10527 { HOSTCC_MODE, TG3_FL_NOT_5705,
10528 0x00000000, 0x00000004 },
10529 { HOSTCC_MODE, TG3_FL_5705,
10530 0x00000000, 0x000000f6 },
10531 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
10532 0x00000000, 0xffffffff },
10533 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
10534 0x00000000, 0x000003ff },
10535 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
10536 0x00000000, 0xffffffff },
10537 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
10538 0x00000000, 0x000003ff },
10539 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
10540 0x00000000, 0xffffffff },
10541 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10542 0x00000000, 0x000000ff },
10543 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
10544 0x00000000, 0xffffffff },
10545 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10546 0x00000000, 0x000000ff },
10547 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
10548 0x00000000, 0xffffffff },
10549 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
10550 0x00000000, 0xffffffff },
10551 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10552 0x00000000, 0xffffffff },
10553 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10554 0x00000000, 0x000000ff },
10555 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10556 0x00000000, 0xffffffff },
10557 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10558 0x00000000, 0x000000ff },
10559 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
10560 0x00000000, 0xffffffff },
10561 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
10562 0x00000000, 0xffffffff },
10563 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
10564 0x00000000, 0xffffffff },
10565 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
10566 0x00000000, 0xffffffff },
10567 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
10568 0x00000000, 0xffffffff },
10569 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
10570 0xffffffff, 0x00000000 },
10571 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
10572 0xffffffff, 0x00000000 },
10573
10574 /* Buffer Manager Control Registers. */
b16250e3 10575 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
a71116d1 10576 0x00000000, 0x007fff80 },
b16250e3 10577 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
a71116d1
MC
10578 0x00000000, 0x007fffff },
10579 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
10580 0x00000000, 0x0000003f },
10581 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
10582 0x00000000, 0x000001ff },
10583 { BUFMGR_MB_HIGH_WATER, 0x0000,
10584 0x00000000, 0x000001ff },
10585 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
10586 0xffffffff, 0x00000000 },
10587 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
10588 0xffffffff, 0x00000000 },
6aa20a22 10589
a71116d1
MC
10590 /* Mailbox Registers */
10591 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
10592 0x00000000, 0x000001ff },
10593 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
10594 0x00000000, 0x000001ff },
10595 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
10596 0x00000000, 0x000007ff },
10597 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
10598 0x00000000, 0x000001ff },
10599
10600 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
10601 };
10602
b16250e3
MC
10603 is_5705 = is_5750 = 0;
10604 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
a71116d1 10605 is_5705 = 1;
b16250e3
MC
10606 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
10607 is_5750 = 1;
10608 }
a71116d1
MC
10609
10610 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
10611 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
10612 continue;
10613
10614 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
10615 continue;
10616
10617 if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
10618 (reg_tbl[i].flags & TG3_FL_NOT_5788))
10619 continue;
10620
b16250e3
MC
10621 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
10622 continue;
10623
a71116d1
MC
10624 offset = (u32) reg_tbl[i].offset;
10625 read_mask = reg_tbl[i].read_mask;
10626 write_mask = reg_tbl[i].write_mask;
10627
10628 /* Save the original register content */
10629 save_val = tr32(offset);
10630
10631 /* Determine the read-only value. */
10632 read_val = save_val & read_mask;
10633
10634 /* Write zero to the register, then make sure the read-only bits
10635 * are not changed and the read/write bits are all zeros.
10636 */
10637 tw32(offset, 0);
10638
10639 val = tr32(offset);
10640
10641 /* Test the read-only and read/write bits. */
10642 if (((val & read_mask) != read_val) || (val & write_mask))
10643 goto out;
10644
10645 /* Write ones to all the bits defined by RdMask and WrMask, then
10646 * make sure the read-only bits are not changed and the
10647 * read/write bits are all ones.
10648 */
10649 tw32(offset, read_mask | write_mask);
10650
10651 val = tr32(offset);
10652
10653 /* Test the read-only bits. */
10654 if ((val & read_mask) != read_val)
10655 goto out;
10656
10657 /* Test the read/write bits. */
10658 if ((val & write_mask) != write_mask)
10659 goto out;
10660
10661 tw32(offset, save_val);
10662 }
10663
10664 return 0;
10665
10666out:
9f88f29f 10667 if (netif_msg_hw(tp))
2445e461
MC
10668 netdev_err(tp->dev,
10669 "Register test failed at offset %x\n", offset);
a71116d1
MC
10670 tw32(offset, save_val);
10671 return -EIO;
10672}
10673
7942e1db
MC
10674static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
10675{
f71e1309 10676 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
7942e1db
MC
10677 int i;
10678 u32 j;
10679
e9edda69 10680 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
7942e1db
MC
10681 for (j = 0; j < len; j += 4) {
10682 u32 val;
10683
10684 tg3_write_mem(tp, offset + j, test_pattern[i]);
10685 tg3_read_mem(tp, offset + j, &val);
10686 if (val != test_pattern[i])
10687 return -EIO;
10688 }
10689 }
10690 return 0;
10691}
10692
10693static int tg3_test_memory(struct tg3 *tp)
10694{
10695 static struct mem_entry {
10696 u32 offset;
10697 u32 len;
10698 } mem_tbl_570x[] = {
38690194 10699 { 0x00000000, 0x00b50},
7942e1db
MC
10700 { 0x00002000, 0x1c000},
10701 { 0xffffffff, 0x00000}
10702 }, mem_tbl_5705[] = {
10703 { 0x00000100, 0x0000c},
10704 { 0x00000200, 0x00008},
7942e1db
MC
10705 { 0x00004000, 0x00800},
10706 { 0x00006000, 0x01000},
10707 { 0x00008000, 0x02000},
10708 { 0x00010000, 0x0e000},
10709 { 0xffffffff, 0x00000}
79f4d13a
MC
10710 }, mem_tbl_5755[] = {
10711 { 0x00000200, 0x00008},
10712 { 0x00004000, 0x00800},
10713 { 0x00006000, 0x00800},
10714 { 0x00008000, 0x02000},
10715 { 0x00010000, 0x0c000},
10716 { 0xffffffff, 0x00000}
b16250e3
MC
10717 }, mem_tbl_5906[] = {
10718 { 0x00000200, 0x00008},
10719 { 0x00004000, 0x00400},
10720 { 0x00006000, 0x00400},
10721 { 0x00008000, 0x01000},
10722 { 0x00010000, 0x01000},
10723 { 0xffffffff, 0x00000}
8b5a6c42
MC
10724 }, mem_tbl_5717[] = {
10725 { 0x00000200, 0x00008},
10726 { 0x00010000, 0x0a000},
10727 { 0x00020000, 0x13c00},
10728 { 0xffffffff, 0x00000}
10729 }, mem_tbl_57765[] = {
10730 { 0x00000200, 0x00008},
10731 { 0x00004000, 0x00800},
10732 { 0x00006000, 0x09800},
10733 { 0x00010000, 0x0a000},
10734 { 0xffffffff, 0x00000}
7942e1db
MC
10735 };
10736 struct mem_entry *mem_tbl;
10737 int err = 0;
10738 int i;
10739
8b5a6c42
MC
10740 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
10741 mem_tbl = mem_tbl_5717;
10742 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
10743 mem_tbl = mem_tbl_57765;
10744 else if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
321d32a0
MC
10745 mem_tbl = mem_tbl_5755;
10746 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
10747 mem_tbl = mem_tbl_5906;
10748 else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
10749 mem_tbl = mem_tbl_5705;
10750 else
7942e1db
MC
10751 mem_tbl = mem_tbl_570x;
10752
10753 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
10754 if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
10755 mem_tbl[i].len)) != 0)
10756 break;
10757 }
6aa20a22 10758
7942e1db
MC
10759 return err;
10760}
10761
9f40dead
MC
10762#define TG3_MAC_LOOPBACK 0
10763#define TG3_PHY_LOOPBACK 1
10764
10765static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
c76949a6 10766{
9f40dead 10767 u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
fd2ce37f 10768 u32 desc_idx, coal_now;
c76949a6
MC
10769 struct sk_buff *skb, *rx_skb;
10770 u8 *tx_data;
10771 dma_addr_t map;
10772 int num_pkts, tx_len, rx_len, i, err;
10773 struct tg3_rx_buffer_desc *desc;
898a56f8 10774 struct tg3_napi *tnapi, *rnapi;
21f581a5 10775 struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
c76949a6 10776
c8873405
MC
10777 tnapi = &tp->napi[0];
10778 rnapi = &tp->napi[0];
0c1d0e2b 10779 if (tp->irq_cnt > 1) {
0c1d0e2b 10780 rnapi = &tp->napi[1];
c8873405
MC
10781 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
10782 tnapi = &tp->napi[1];
0c1d0e2b 10783 }
fd2ce37f 10784 coal_now = tnapi->coal_now | rnapi->coal_now;
898a56f8 10785
9f40dead 10786 if (loopback_mode == TG3_MAC_LOOPBACK) {
c94e3941
MC
10787 /* HW errata - mac loopback fails in some cases on 5780.
10788 * Normal traffic and PHY loopback are not affected by
10789 * errata.
10790 */
10791 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
10792 return 0;
10793
9f40dead 10794 mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
e8f3f6ca
MC
10795 MAC_MODE_PORT_INT_LPBACK;
10796 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
10797 mac_mode |= MAC_MODE_LINK_POLARITY;
3f7045c1
MC
10798 if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
10799 mac_mode |= MAC_MODE_PORT_MODE_MII;
10800 else
10801 mac_mode |= MAC_MODE_PORT_MODE_GMII;
9f40dead
MC
10802 tw32(MAC_MODE, mac_mode);
10803 } else if (loopback_mode == TG3_PHY_LOOPBACK) {
3f7045c1
MC
10804 u32 val;
10805
7f97a4bd
MC
10806 if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
10807 tg3_phy_fet_toggle_apd(tp, false);
5d64ad34
MC
10808 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
10809 } else
10810 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
3f7045c1 10811
9ef8ca99
MC
10812 tg3_phy_toggle_automdix(tp, 0);
10813
3f7045c1 10814 tg3_writephy(tp, MII_BMCR, val);
c94e3941 10815 udelay(40);
5d64ad34 10816
e8f3f6ca 10817 mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
7f97a4bd 10818 if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
1061b7c5
MC
10819 tg3_writephy(tp, MII_TG3_FET_PTEST,
10820 MII_TG3_FET_PTEST_FRC_TX_LINK |
10821 MII_TG3_FET_PTEST_FRC_TX_LOCK);
10822 /* The write needs to be flushed for the AC131 */
10823 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
10824 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
5d64ad34
MC
10825 mac_mode |= MAC_MODE_PORT_MODE_MII;
10826 } else
10827 mac_mode |= MAC_MODE_PORT_MODE_GMII;
b16250e3 10828
c94e3941
MC
10829 /* reset to prevent losing 1st rx packet intermittently */
10830 if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
10831 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
10832 udelay(10);
10833 tw32_f(MAC_RX_MODE, tp->rx_mode);
10834 }
e8f3f6ca 10835 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
79eb6904
MC
10836 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
10837 if (masked_phy_id == TG3_PHY_ID_BCM5401)
e8f3f6ca 10838 mac_mode &= ~MAC_MODE_LINK_POLARITY;
79eb6904 10839 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
e8f3f6ca 10840 mac_mode |= MAC_MODE_LINK_POLARITY;
ff18ff02
MC
10841 tg3_writephy(tp, MII_TG3_EXT_CTRL,
10842 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
10843 }
9f40dead 10844 tw32(MAC_MODE, mac_mode);
9f40dead
MC
10845 }
10846 else
10847 return -EINVAL;
c76949a6
MC
10848
10849 err = -EIO;
10850
c76949a6 10851 tx_len = 1514;
a20e9c62 10852 skb = netdev_alloc_skb(tp->dev, tx_len);
a50bb7b9
JJ
10853 if (!skb)
10854 return -ENOMEM;
10855
c76949a6
MC
10856 tx_data = skb_put(skb, tx_len);
10857 memcpy(tx_data, tp->dev->dev_addr, 6);
10858 memset(tx_data + 6, 0x0, 8);
10859
10860 tw32(MAC_RX_MTU_SIZE, tx_len + 4);
10861
10862 for (i = 14; i < tx_len; i++)
10863 tx_data[i] = (u8) (i & 0xff);
10864
f4188d8a
AD
10865 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
10866 if (pci_dma_mapping_error(tp->pdev, map)) {
a21771dd
MC
10867 dev_kfree_skb(skb);
10868 return -EIO;
10869 }
c76949a6
MC
10870
10871 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 10872 rnapi->coal_now);
c76949a6
MC
10873
10874 udelay(10);
10875
898a56f8 10876 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
c76949a6 10877
c76949a6
MC
10878 num_pkts = 0;
10879
f4188d8a 10880 tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
c76949a6 10881
f3f3f27e 10882 tnapi->tx_prod++;
c76949a6
MC
10883 num_pkts++;
10884
f3f3f27e
MC
10885 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
10886 tr32_mailbox(tnapi->prodmbox);
c76949a6
MC
10887
10888 udelay(10);
10889
303fc921
MC
10890 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
10891 for (i = 0; i < 35; i++) {
c76949a6 10892 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 10893 coal_now);
c76949a6
MC
10894
10895 udelay(10);
10896
898a56f8
MC
10897 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
10898 rx_idx = rnapi->hw_status->idx[0].rx_producer;
f3f3f27e 10899 if ((tx_idx == tnapi->tx_prod) &&
c76949a6
MC
10900 (rx_idx == (rx_start_idx + num_pkts)))
10901 break;
10902 }
10903
f4188d8a 10904 pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
c76949a6
MC
10905 dev_kfree_skb(skb);
10906
f3f3f27e 10907 if (tx_idx != tnapi->tx_prod)
c76949a6
MC
10908 goto out;
10909
10910 if (rx_idx != rx_start_idx + num_pkts)
10911 goto out;
10912
72334482 10913 desc = &rnapi->rx_rcb[rx_start_idx];
c76949a6
MC
10914 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
10915 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
10916 if (opaque_key != RXD_OPAQUE_RING_STD)
10917 goto out;
10918
10919 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
10920 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
10921 goto out;
10922
10923 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
10924 if (rx_len != tx_len)
10925 goto out;
10926
21f581a5 10927 rx_skb = tpr->rx_std_buffers[desc_idx].skb;
c76949a6 10928
21f581a5 10929 map = pci_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
c76949a6
MC
10930 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
10931
10932 for (i = 14; i < tx_len; i++) {
10933 if (*(rx_skb->data + i) != (u8) (i & 0xff))
10934 goto out;
10935 }
10936 err = 0;
6aa20a22 10937
c76949a6
MC
10938 /* tg3_free_rings will unmap and free the rx_skb */
10939out:
10940 return err;
10941}
10942
9f40dead
MC
10943#define TG3_MAC_LOOPBACK_FAILED 1
10944#define TG3_PHY_LOOPBACK_FAILED 2
10945#define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
10946 TG3_PHY_LOOPBACK_FAILED)
10947
10948static int tg3_test_loopback(struct tg3 *tp)
10949{
10950 int err = 0;
9936bcf6 10951 u32 cpmuctrl = 0;
9f40dead
MC
10952
10953 if (!netif_running(tp->dev))
10954 return TG3_LOOPBACK_FAILED;
10955
b9ec6c1b
MC
10956 err = tg3_reset_hw(tp, 1);
10957 if (err)
10958 return TG3_LOOPBACK_FAILED;
9f40dead 10959
6833c043
MC
10960 /* Turn off gphy autopowerdown. */
10961 if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
10962 tg3_phy_toggle_apd(tp, false);
10963
321d32a0 10964 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
9936bcf6
MC
10965 int i;
10966 u32 status;
10967
10968 tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
10969
10970 /* Wait for up to 40 microseconds to acquire lock. */
10971 for (i = 0; i < 4; i++) {
10972 status = tr32(TG3_CPMU_MUTEX_GNT);
10973 if (status == CPMU_MUTEX_GNT_DRIVER)
10974 break;
10975 udelay(10);
10976 }
10977
10978 if (status != CPMU_MUTEX_GNT_DRIVER)
10979 return TG3_LOOPBACK_FAILED;
10980
b2a5c19c 10981 /* Turn off link-based power management. */
e875093c 10982 cpmuctrl = tr32(TG3_CPMU_CTRL);
109115e1
MC
10983 tw32(TG3_CPMU_CTRL,
10984 cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
10985 CPMU_CTRL_LINK_AWARE_MODE));
9936bcf6
MC
10986 }
10987
9f40dead
MC
10988 if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
10989 err |= TG3_MAC_LOOPBACK_FAILED;
9936bcf6 10990
321d32a0 10991 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
9936bcf6
MC
10992 tw32(TG3_CPMU_CTRL, cpmuctrl);
10993
10994 /* Release the mutex */
10995 tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
10996 }
10997
dd477003
MC
10998 if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
10999 !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
9f40dead
MC
11000 if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
11001 err |= TG3_PHY_LOOPBACK_FAILED;
11002 }
11003
6833c043
MC
11004 /* Re-enable gphy autopowerdown. */
11005 if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
11006 tg3_phy_toggle_apd(tp, true);
11007
9f40dead
MC
11008 return err;
11009}
11010
4cafd3f5
MC
11011static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
11012 u64 *data)
11013{
566f86ad
MC
11014 struct tg3 *tp = netdev_priv(dev);
11015
bc1c7567
MC
11016 if (tp->link_config.phy_is_low_power)
11017 tg3_set_power_state(tp, PCI_D0);
11018
566f86ad
MC
11019 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
11020
11021 if (tg3_test_nvram(tp) != 0) {
11022 etest->flags |= ETH_TEST_FL_FAILED;
11023 data[0] = 1;
11024 }
ca43007a
MC
11025 if (tg3_test_link(tp) != 0) {
11026 etest->flags |= ETH_TEST_FL_FAILED;
11027 data[1] = 1;
11028 }
a71116d1 11029 if (etest->flags & ETH_TEST_FL_OFFLINE) {
b02fd9e3 11030 int err, err2 = 0, irq_sync = 0;
bbe832c0
MC
11031
11032 if (netif_running(dev)) {
b02fd9e3 11033 tg3_phy_stop(tp);
a71116d1 11034 tg3_netif_stop(tp);
bbe832c0
MC
11035 irq_sync = 1;
11036 }
a71116d1 11037
bbe832c0 11038 tg3_full_lock(tp, irq_sync);
a71116d1
MC
11039
11040 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
ec41c7df 11041 err = tg3_nvram_lock(tp);
a71116d1
MC
11042 tg3_halt_cpu(tp, RX_CPU_BASE);
11043 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
11044 tg3_halt_cpu(tp, TX_CPU_BASE);
ec41c7df
MC
11045 if (!err)
11046 tg3_nvram_unlock(tp);
a71116d1 11047
d9ab5ad1
MC
11048 if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
11049 tg3_phy_reset(tp);
11050
a71116d1
MC
11051 if (tg3_test_registers(tp) != 0) {
11052 etest->flags |= ETH_TEST_FL_FAILED;
11053 data[2] = 1;
11054 }
7942e1db
MC
11055 if (tg3_test_memory(tp) != 0) {
11056 etest->flags |= ETH_TEST_FL_FAILED;
11057 data[3] = 1;
11058 }
9f40dead 11059 if ((data[4] = tg3_test_loopback(tp)) != 0)
c76949a6 11060 etest->flags |= ETH_TEST_FL_FAILED;
a71116d1 11061
f47c11ee
DM
11062 tg3_full_unlock(tp);
11063
d4bc3927
MC
11064 if (tg3_test_interrupt(tp) != 0) {
11065 etest->flags |= ETH_TEST_FL_FAILED;
11066 data[5] = 1;
11067 }
f47c11ee
DM
11068
11069 tg3_full_lock(tp, 0);
d4bc3927 11070
a71116d1
MC
11071 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
11072 if (netif_running(dev)) {
11073 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
b02fd9e3
MC
11074 err2 = tg3_restart_hw(tp, 1);
11075 if (!err2)
b9ec6c1b 11076 tg3_netif_start(tp);
a71116d1 11077 }
f47c11ee
DM
11078
11079 tg3_full_unlock(tp);
b02fd9e3
MC
11080
11081 if (irq_sync && !err2)
11082 tg3_phy_start(tp);
a71116d1 11083 }
bc1c7567
MC
11084 if (tp->link_config.phy_is_low_power)
11085 tg3_set_power_state(tp, PCI_D3hot);
11086
4cafd3f5
MC
11087}
11088
1da177e4
LT
11089static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11090{
11091 struct mii_ioctl_data *data = if_mii(ifr);
11092 struct tg3 *tp = netdev_priv(dev);
11093 int err;
11094
b02fd9e3 11095 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
3f0e3ad7 11096 struct phy_device *phydev;
b02fd9e3
MC
11097 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
11098 return -EAGAIN;
3f0e3ad7
MC
11099 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
11100 return phy_mii_ioctl(phydev, data, cmd);
b02fd9e3
MC
11101 }
11102
1da177e4
LT
11103 switch(cmd) {
11104 case SIOCGMIIPHY:
882e9793 11105 data->phy_id = tp->phy_addr;
1da177e4
LT
11106
11107 /* fallthru */
11108 case SIOCGMIIREG: {
11109 u32 mii_regval;
11110
11111 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
11112 break; /* We have no PHY */
11113
bc1c7567
MC
11114 if (tp->link_config.phy_is_low_power)
11115 return -EAGAIN;
11116
f47c11ee 11117 spin_lock_bh(&tp->lock);
1da177e4 11118 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
f47c11ee 11119 spin_unlock_bh(&tp->lock);
1da177e4
LT
11120
11121 data->val_out = mii_regval;
11122
11123 return err;
11124 }
11125
11126 case SIOCSMIIREG:
11127 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
11128 break; /* We have no PHY */
11129
bc1c7567
MC
11130 if (tp->link_config.phy_is_low_power)
11131 return -EAGAIN;
11132
f47c11ee 11133 spin_lock_bh(&tp->lock);
1da177e4 11134 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
f47c11ee 11135 spin_unlock_bh(&tp->lock);
1da177e4
LT
11136
11137 return err;
11138
11139 default:
11140 /* do nothing */
11141 break;
11142 }
11143 return -EOPNOTSUPP;
11144}
11145
11146#if TG3_VLAN_TAG_USED
11147static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
11148{
11149 struct tg3 *tp = netdev_priv(dev);
11150
844b3eed
MC
11151 if (!netif_running(dev)) {
11152 tp->vlgrp = grp;
11153 return;
11154 }
11155
11156 tg3_netif_stop(tp);
29315e87 11157
f47c11ee 11158 tg3_full_lock(tp, 0);
1da177e4
LT
11159
11160 tp->vlgrp = grp;
11161
11162 /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
11163 __tg3_set_rx_mode(dev);
11164
844b3eed 11165 tg3_netif_start(tp);
46966545
MC
11166
11167 tg3_full_unlock(tp);
1da177e4 11168}
1da177e4
LT
11169#endif
11170
15f9850d
DM
11171static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11172{
11173 struct tg3 *tp = netdev_priv(dev);
11174
11175 memcpy(ec, &tp->coal, sizeof(*ec));
11176 return 0;
11177}
11178
d244c892
MC
11179static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11180{
11181 struct tg3 *tp = netdev_priv(dev);
11182 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
11183 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
11184
11185 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
11186 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
11187 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
11188 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
11189 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
11190 }
11191
11192 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
11193 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
11194 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
11195 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
11196 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
11197 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
11198 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
11199 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
11200 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
11201 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
11202 return -EINVAL;
11203
11204 /* No rx interrupts will be generated if both are zero */
11205 if ((ec->rx_coalesce_usecs == 0) &&
11206 (ec->rx_max_coalesced_frames == 0))
11207 return -EINVAL;
11208
11209 /* No tx interrupts will be generated if both are zero */
11210 if ((ec->tx_coalesce_usecs == 0) &&
11211 (ec->tx_max_coalesced_frames == 0))
11212 return -EINVAL;
11213
11214 /* Only copy relevant parameters, ignore all others. */
11215 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
11216 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
11217 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
11218 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
11219 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
11220 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
11221 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
11222 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
11223 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
11224
11225 if (netif_running(dev)) {
11226 tg3_full_lock(tp, 0);
11227 __tg3_set_coalesce(tp, &tp->coal);
11228 tg3_full_unlock(tp);
11229 }
11230 return 0;
11231}
11232
7282d491 11233static const struct ethtool_ops tg3_ethtool_ops = {
1da177e4
LT
11234 .get_settings = tg3_get_settings,
11235 .set_settings = tg3_set_settings,
11236 .get_drvinfo = tg3_get_drvinfo,
11237 .get_regs_len = tg3_get_regs_len,
11238 .get_regs = tg3_get_regs,
11239 .get_wol = tg3_get_wol,
11240 .set_wol = tg3_set_wol,
11241 .get_msglevel = tg3_get_msglevel,
11242 .set_msglevel = tg3_set_msglevel,
11243 .nway_reset = tg3_nway_reset,
11244 .get_link = ethtool_op_get_link,
11245 .get_eeprom_len = tg3_get_eeprom_len,
11246 .get_eeprom = tg3_get_eeprom,
11247 .set_eeprom = tg3_set_eeprom,
11248 .get_ringparam = tg3_get_ringparam,
11249 .set_ringparam = tg3_set_ringparam,
11250 .get_pauseparam = tg3_get_pauseparam,
11251 .set_pauseparam = tg3_set_pauseparam,
11252 .get_rx_csum = tg3_get_rx_csum,
11253 .set_rx_csum = tg3_set_rx_csum,
1da177e4 11254 .set_tx_csum = tg3_set_tx_csum,
1da177e4 11255 .set_sg = ethtool_op_set_sg,
1da177e4 11256 .set_tso = tg3_set_tso,
4cafd3f5 11257 .self_test = tg3_self_test,
1da177e4 11258 .get_strings = tg3_get_strings,
4009a93d 11259 .phys_id = tg3_phys_id,
1da177e4 11260 .get_ethtool_stats = tg3_get_ethtool_stats,
15f9850d 11261 .get_coalesce = tg3_get_coalesce,
d244c892 11262 .set_coalesce = tg3_set_coalesce,
b9f2c044 11263 .get_sset_count = tg3_get_sset_count,
1da177e4
LT
11264};
11265
11266static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
11267{
1b27777a 11268 u32 cursize, val, magic;
1da177e4
LT
11269
11270 tp->nvram_size = EEPROM_CHIP_SIZE;
11271
e4f34110 11272 if (tg3_nvram_read(tp, 0, &magic) != 0)
1da177e4
LT
11273 return;
11274
b16250e3
MC
11275 if ((magic != TG3_EEPROM_MAGIC) &&
11276 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
11277 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
1da177e4
LT
11278 return;
11279
11280 /*
11281 * Size the chip by reading offsets at increasing powers of two.
11282 * When we encounter our validation signature, we know the addressing
11283 * has wrapped around, and thus have our chip size.
11284 */
1b27777a 11285 cursize = 0x10;
1da177e4
LT
11286
11287 while (cursize < tp->nvram_size) {
e4f34110 11288 if (tg3_nvram_read(tp, cursize, &val) != 0)
1da177e4
LT
11289 return;
11290
1820180b 11291 if (val == magic)
1da177e4
LT
11292 break;
11293
11294 cursize <<= 1;
11295 }
11296
11297 tp->nvram_size = cursize;
11298}
6aa20a22 11299
1da177e4
LT
11300static void __devinit tg3_get_nvram_size(struct tg3 *tp)
11301{
11302 u32 val;
11303
df259d8c
MC
11304 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
11305 tg3_nvram_read(tp, 0, &val) != 0)
1b27777a
MC
11306 return;
11307
11308 /* Selfboot format */
1820180b 11309 if (val != TG3_EEPROM_MAGIC) {
1b27777a
MC
11310 tg3_get_eeprom_size(tp);
11311 return;
11312 }
11313
6d348f2c 11314 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
1da177e4 11315 if (val != 0) {
6d348f2c
MC
11316 /* This is confusing. We want to operate on the
11317 * 16-bit value at offset 0xf2. The tg3_nvram_read()
11318 * call will read from NVRAM and byteswap the data
11319 * according to the byteswapping settings for all
11320 * other register accesses. This ensures the data we
11321 * want will always reside in the lower 16-bits.
11322 * However, the data in NVRAM is in LE format, which
11323 * means the data from the NVRAM read will always be
11324 * opposite the endianness of the CPU. The 16-bit
11325 * byteswap then brings the data to CPU endianness.
11326 */
11327 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
1da177e4
LT
11328 return;
11329 }
11330 }
fd1122a2 11331 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
1da177e4
LT
11332}
11333
11334static void __devinit tg3_get_nvram_info(struct tg3 *tp)
11335{
11336 u32 nvcfg1;
11337
11338 nvcfg1 = tr32(NVRAM_CFG1);
11339 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
11340 tp->tg3_flags2 |= TG3_FLG2_FLASH;
8590a603 11341 } else {
1da177e4
LT
11342 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11343 tw32(NVRAM_CFG1, nvcfg1);
11344 }
11345
4c987487 11346 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
a4e2b347 11347 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
1da177e4 11348 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
8590a603
MC
11349 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
11350 tp->nvram_jedecnum = JEDEC_ATMEL;
11351 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
11352 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11353 break;
11354 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
11355 tp->nvram_jedecnum = JEDEC_ATMEL;
11356 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
11357 break;
11358 case FLASH_VENDOR_ATMEL_EEPROM:
11359 tp->nvram_jedecnum = JEDEC_ATMEL;
11360 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11361 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11362 break;
11363 case FLASH_VENDOR_ST:
11364 tp->nvram_jedecnum = JEDEC_ST;
11365 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
11366 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11367 break;
11368 case FLASH_VENDOR_SAIFUN:
11369 tp->nvram_jedecnum = JEDEC_SAIFUN;
11370 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
11371 break;
11372 case FLASH_VENDOR_SST_SMALL:
11373 case FLASH_VENDOR_SST_LARGE:
11374 tp->nvram_jedecnum = JEDEC_SST;
11375 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
11376 break;
1da177e4 11377 }
8590a603 11378 } else {
1da177e4
LT
11379 tp->nvram_jedecnum = JEDEC_ATMEL;
11380 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
11381 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11382 }
11383}
11384
a1b950d5
MC
11385static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
11386{
11387 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
11388 case FLASH_5752PAGE_SIZE_256:
11389 tp->nvram_pagesize = 256;
11390 break;
11391 case FLASH_5752PAGE_SIZE_512:
11392 tp->nvram_pagesize = 512;
11393 break;
11394 case FLASH_5752PAGE_SIZE_1K:
11395 tp->nvram_pagesize = 1024;
11396 break;
11397 case FLASH_5752PAGE_SIZE_2K:
11398 tp->nvram_pagesize = 2048;
11399 break;
11400 case FLASH_5752PAGE_SIZE_4K:
11401 tp->nvram_pagesize = 4096;
11402 break;
11403 case FLASH_5752PAGE_SIZE_264:
11404 tp->nvram_pagesize = 264;
11405 break;
11406 case FLASH_5752PAGE_SIZE_528:
11407 tp->nvram_pagesize = 528;
11408 break;
11409 }
11410}
11411
361b4ac2
MC
11412static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
11413{
11414 u32 nvcfg1;
11415
11416 nvcfg1 = tr32(NVRAM_CFG1);
11417
e6af301b
MC
11418 /* NVRAM protection for TPM */
11419 if (nvcfg1 & (1 << 27))
f66a29b0 11420 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
e6af301b 11421
361b4ac2 11422 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
11423 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
11424 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
11425 tp->nvram_jedecnum = JEDEC_ATMEL;
11426 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11427 break;
11428 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11429 tp->nvram_jedecnum = JEDEC_ATMEL;
11430 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11431 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11432 break;
11433 case FLASH_5752VENDOR_ST_M45PE10:
11434 case FLASH_5752VENDOR_ST_M45PE20:
11435 case FLASH_5752VENDOR_ST_M45PE40:
11436 tp->nvram_jedecnum = JEDEC_ST;
11437 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11438 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11439 break;
361b4ac2
MC
11440 }
11441
11442 if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
a1b950d5 11443 tg3_nvram_get_pagesize(tp, nvcfg1);
8590a603 11444 } else {
361b4ac2
MC
11445 /* For eeprom, set pagesize to maximum eeprom size */
11446 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11447
11448 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11449 tw32(NVRAM_CFG1, nvcfg1);
11450 }
11451}
11452
d3c7b886
MC
11453static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
11454{
989a9d23 11455 u32 nvcfg1, protect = 0;
d3c7b886
MC
11456
11457 nvcfg1 = tr32(NVRAM_CFG1);
11458
11459 /* NVRAM protection for TPM */
989a9d23 11460 if (nvcfg1 & (1 << 27)) {
f66a29b0 11461 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
989a9d23
MC
11462 protect = 1;
11463 }
d3c7b886 11464
989a9d23
MC
11465 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
11466 switch (nvcfg1) {
8590a603
MC
11467 case FLASH_5755VENDOR_ATMEL_FLASH_1:
11468 case FLASH_5755VENDOR_ATMEL_FLASH_2:
11469 case FLASH_5755VENDOR_ATMEL_FLASH_3:
11470 case FLASH_5755VENDOR_ATMEL_FLASH_5:
11471 tp->nvram_jedecnum = JEDEC_ATMEL;
11472 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11473 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11474 tp->nvram_pagesize = 264;
11475 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
11476 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
11477 tp->nvram_size = (protect ? 0x3e200 :
11478 TG3_NVRAM_SIZE_512KB);
11479 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
11480 tp->nvram_size = (protect ? 0x1f200 :
11481 TG3_NVRAM_SIZE_256KB);
11482 else
11483 tp->nvram_size = (protect ? 0x1f200 :
11484 TG3_NVRAM_SIZE_128KB);
11485 break;
11486 case FLASH_5752VENDOR_ST_M45PE10:
11487 case FLASH_5752VENDOR_ST_M45PE20:
11488 case FLASH_5752VENDOR_ST_M45PE40:
11489 tp->nvram_jedecnum = JEDEC_ST;
11490 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11491 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11492 tp->nvram_pagesize = 256;
11493 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
11494 tp->nvram_size = (protect ?
11495 TG3_NVRAM_SIZE_64KB :
11496 TG3_NVRAM_SIZE_128KB);
11497 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
11498 tp->nvram_size = (protect ?
11499 TG3_NVRAM_SIZE_64KB :
11500 TG3_NVRAM_SIZE_256KB);
11501 else
11502 tp->nvram_size = (protect ?
11503 TG3_NVRAM_SIZE_128KB :
11504 TG3_NVRAM_SIZE_512KB);
11505 break;
d3c7b886
MC
11506 }
11507}
11508
1b27777a
MC
11509static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
11510{
11511 u32 nvcfg1;
11512
11513 nvcfg1 = tr32(NVRAM_CFG1);
11514
11515 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
11516 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
11517 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
11518 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
11519 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
11520 tp->nvram_jedecnum = JEDEC_ATMEL;
11521 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11522 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
1b27777a 11523
8590a603
MC
11524 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11525 tw32(NVRAM_CFG1, nvcfg1);
11526 break;
11527 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11528 case FLASH_5755VENDOR_ATMEL_FLASH_1:
11529 case FLASH_5755VENDOR_ATMEL_FLASH_2:
11530 case FLASH_5755VENDOR_ATMEL_FLASH_3:
11531 tp->nvram_jedecnum = JEDEC_ATMEL;
11532 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11533 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11534 tp->nvram_pagesize = 264;
11535 break;
11536 case FLASH_5752VENDOR_ST_M45PE10:
11537 case FLASH_5752VENDOR_ST_M45PE20:
11538 case FLASH_5752VENDOR_ST_M45PE40:
11539 tp->nvram_jedecnum = JEDEC_ST;
11540 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11541 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11542 tp->nvram_pagesize = 256;
11543 break;
1b27777a
MC
11544 }
11545}
11546
6b91fa02
MC
11547static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
11548{
11549 u32 nvcfg1, protect = 0;
11550
11551 nvcfg1 = tr32(NVRAM_CFG1);
11552
11553 /* NVRAM protection for TPM */
11554 if (nvcfg1 & (1 << 27)) {
f66a29b0 11555 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
6b91fa02
MC
11556 protect = 1;
11557 }
11558
11559 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
11560 switch (nvcfg1) {
8590a603
MC
11561 case FLASH_5761VENDOR_ATMEL_ADB021D:
11562 case FLASH_5761VENDOR_ATMEL_ADB041D:
11563 case FLASH_5761VENDOR_ATMEL_ADB081D:
11564 case FLASH_5761VENDOR_ATMEL_ADB161D:
11565 case FLASH_5761VENDOR_ATMEL_MDB021D:
11566 case FLASH_5761VENDOR_ATMEL_MDB041D:
11567 case FLASH_5761VENDOR_ATMEL_MDB081D:
11568 case FLASH_5761VENDOR_ATMEL_MDB161D:
11569 tp->nvram_jedecnum = JEDEC_ATMEL;
11570 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11571 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11572 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
11573 tp->nvram_pagesize = 256;
11574 break;
11575 case FLASH_5761VENDOR_ST_A_M45PE20:
11576 case FLASH_5761VENDOR_ST_A_M45PE40:
11577 case FLASH_5761VENDOR_ST_A_M45PE80:
11578 case FLASH_5761VENDOR_ST_A_M45PE16:
11579 case FLASH_5761VENDOR_ST_M_M45PE20:
11580 case FLASH_5761VENDOR_ST_M_M45PE40:
11581 case FLASH_5761VENDOR_ST_M_M45PE80:
11582 case FLASH_5761VENDOR_ST_M_M45PE16:
11583 tp->nvram_jedecnum = JEDEC_ST;
11584 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11585 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11586 tp->nvram_pagesize = 256;
11587 break;
6b91fa02
MC
11588 }
11589
11590 if (protect) {
11591 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
11592 } else {
11593 switch (nvcfg1) {
8590a603
MC
11594 case FLASH_5761VENDOR_ATMEL_ADB161D:
11595 case FLASH_5761VENDOR_ATMEL_MDB161D:
11596 case FLASH_5761VENDOR_ST_A_M45PE16:
11597 case FLASH_5761VENDOR_ST_M_M45PE16:
11598 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
11599 break;
11600 case FLASH_5761VENDOR_ATMEL_ADB081D:
11601 case FLASH_5761VENDOR_ATMEL_MDB081D:
11602 case FLASH_5761VENDOR_ST_A_M45PE80:
11603 case FLASH_5761VENDOR_ST_M_M45PE80:
11604 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
11605 break;
11606 case FLASH_5761VENDOR_ATMEL_ADB041D:
11607 case FLASH_5761VENDOR_ATMEL_MDB041D:
11608 case FLASH_5761VENDOR_ST_A_M45PE40:
11609 case FLASH_5761VENDOR_ST_M_M45PE40:
11610 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11611 break;
11612 case FLASH_5761VENDOR_ATMEL_ADB021D:
11613 case FLASH_5761VENDOR_ATMEL_MDB021D:
11614 case FLASH_5761VENDOR_ST_A_M45PE20:
11615 case FLASH_5761VENDOR_ST_M_M45PE20:
11616 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11617 break;
6b91fa02
MC
11618 }
11619 }
11620}
11621
b5d3772c
MC
11622static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
11623{
11624 tp->nvram_jedecnum = JEDEC_ATMEL;
11625 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11626 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11627}
11628
321d32a0
MC
11629static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
11630{
11631 u32 nvcfg1;
11632
11633 nvcfg1 = tr32(NVRAM_CFG1);
11634
11635 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11636 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
11637 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
11638 tp->nvram_jedecnum = JEDEC_ATMEL;
11639 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11640 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11641
11642 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11643 tw32(NVRAM_CFG1, nvcfg1);
11644 return;
11645 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11646 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
11647 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
11648 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
11649 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
11650 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
11651 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
11652 tp->nvram_jedecnum = JEDEC_ATMEL;
11653 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11654 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11655
11656 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11657 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11658 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
11659 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
11660 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11661 break;
11662 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
11663 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
11664 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11665 break;
11666 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
11667 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
11668 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11669 break;
11670 }
11671 break;
11672 case FLASH_5752VENDOR_ST_M45PE10:
11673 case FLASH_5752VENDOR_ST_M45PE20:
11674 case FLASH_5752VENDOR_ST_M45PE40:
11675 tp->nvram_jedecnum = JEDEC_ST;
11676 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11677 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11678
11679 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11680 case FLASH_5752VENDOR_ST_M45PE10:
11681 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11682 break;
11683 case FLASH_5752VENDOR_ST_M45PE20:
11684 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11685 break;
11686 case FLASH_5752VENDOR_ST_M45PE40:
11687 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11688 break;
11689 }
11690 break;
11691 default:
df259d8c 11692 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
321d32a0
MC
11693 return;
11694 }
11695
a1b950d5
MC
11696 tg3_nvram_get_pagesize(tp, nvcfg1);
11697 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
321d32a0 11698 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
a1b950d5
MC
11699}
11700
11701
11702static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
11703{
11704 u32 nvcfg1;
11705
11706 nvcfg1 = tr32(NVRAM_CFG1);
11707
11708 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11709 case FLASH_5717VENDOR_ATMEL_EEPROM:
11710 case FLASH_5717VENDOR_MICRO_EEPROM:
11711 tp->nvram_jedecnum = JEDEC_ATMEL;
11712 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11713 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11714
11715 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11716 tw32(NVRAM_CFG1, nvcfg1);
11717 return;
11718 case FLASH_5717VENDOR_ATMEL_MDB011D:
11719 case FLASH_5717VENDOR_ATMEL_ADB011B:
11720 case FLASH_5717VENDOR_ATMEL_ADB011D:
11721 case FLASH_5717VENDOR_ATMEL_MDB021D:
11722 case FLASH_5717VENDOR_ATMEL_ADB021B:
11723 case FLASH_5717VENDOR_ATMEL_ADB021D:
11724 case FLASH_5717VENDOR_ATMEL_45USPT:
11725 tp->nvram_jedecnum = JEDEC_ATMEL;
11726 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11727 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11728
11729 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11730 case FLASH_5717VENDOR_ATMEL_MDB021D:
11731 case FLASH_5717VENDOR_ATMEL_ADB021B:
11732 case FLASH_5717VENDOR_ATMEL_ADB021D:
11733 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11734 break;
11735 default:
11736 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11737 break;
11738 }
321d32a0 11739 break;
a1b950d5
MC
11740 case FLASH_5717VENDOR_ST_M_M25PE10:
11741 case FLASH_5717VENDOR_ST_A_M25PE10:
11742 case FLASH_5717VENDOR_ST_M_M45PE10:
11743 case FLASH_5717VENDOR_ST_A_M45PE10:
11744 case FLASH_5717VENDOR_ST_M_M25PE20:
11745 case FLASH_5717VENDOR_ST_A_M25PE20:
11746 case FLASH_5717VENDOR_ST_M_M45PE20:
11747 case FLASH_5717VENDOR_ST_A_M45PE20:
11748 case FLASH_5717VENDOR_ST_25USPT:
11749 case FLASH_5717VENDOR_ST_45USPT:
11750 tp->nvram_jedecnum = JEDEC_ST;
11751 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11752 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11753
11754 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11755 case FLASH_5717VENDOR_ST_M_M25PE20:
11756 case FLASH_5717VENDOR_ST_A_M25PE20:
11757 case FLASH_5717VENDOR_ST_M_M45PE20:
11758 case FLASH_5717VENDOR_ST_A_M45PE20:
11759 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11760 break;
11761 default:
11762 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11763 break;
11764 }
321d32a0 11765 break;
a1b950d5
MC
11766 default:
11767 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
11768 return;
321d32a0 11769 }
a1b950d5
MC
11770
11771 tg3_nvram_get_pagesize(tp, nvcfg1);
11772 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
11773 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
321d32a0
MC
11774}
11775
1da177e4
LT
11776/* Chips other than 5700/5701 use the NVRAM for fetching info. */
11777static void __devinit tg3_nvram_init(struct tg3 *tp)
11778{
1da177e4
LT
11779 tw32_f(GRC_EEPROM_ADDR,
11780 (EEPROM_ADDR_FSM_RESET |
11781 (EEPROM_DEFAULT_CLOCK_PERIOD <<
11782 EEPROM_ADDR_CLKPERD_SHIFT)));
11783
9d57f01c 11784 msleep(1);
1da177e4
LT
11785
11786 /* Enable seeprom accesses. */
11787 tw32_f(GRC_LOCAL_CTRL,
11788 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
11789 udelay(100);
11790
11791 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
11792 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
11793 tp->tg3_flags |= TG3_FLAG_NVRAM;
11794
ec41c7df 11795 if (tg3_nvram_lock(tp)) {
5129c3a3
MC
11796 netdev_warn(tp->dev,
11797 "Cannot get nvram lock, %s failed\n",
05dbe005 11798 __func__);
ec41c7df
MC
11799 return;
11800 }
e6af301b 11801 tg3_enable_nvram_access(tp);
1da177e4 11802
989a9d23
MC
11803 tp->nvram_size = 0;
11804
361b4ac2
MC
11805 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
11806 tg3_get_5752_nvram_info(tp);
d3c7b886
MC
11807 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
11808 tg3_get_5755_nvram_info(tp);
d30cdd28 11809 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
57e6983c
MC
11810 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
11811 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1b27777a 11812 tg3_get_5787_nvram_info(tp);
6b91fa02
MC
11813 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
11814 tg3_get_5761_nvram_info(tp);
b5d3772c
MC
11815 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
11816 tg3_get_5906_nvram_info(tp);
b703df6f
MC
11817 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
11818 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
321d32a0 11819 tg3_get_57780_nvram_info(tp);
a1b950d5
MC
11820 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
11821 tg3_get_5717_nvram_info(tp);
361b4ac2
MC
11822 else
11823 tg3_get_nvram_info(tp);
11824
989a9d23
MC
11825 if (tp->nvram_size == 0)
11826 tg3_get_nvram_size(tp);
1da177e4 11827
e6af301b 11828 tg3_disable_nvram_access(tp);
381291b7 11829 tg3_nvram_unlock(tp);
1da177e4
LT
11830
11831 } else {
11832 tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
11833
11834 tg3_get_eeprom_size(tp);
11835 }
11836}
11837
1da177e4
LT
11838static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
11839 u32 offset, u32 len, u8 *buf)
11840{
11841 int i, j, rc = 0;
11842 u32 val;
11843
11844 for (i = 0; i < len; i += 4) {
b9fc7dc5 11845 u32 addr;
a9dc529d 11846 __be32 data;
1da177e4
LT
11847
11848 addr = offset + i;
11849
11850 memcpy(&data, buf + i, 4);
11851
62cedd11
MC
11852 /*
11853 * The SEEPROM interface expects the data to always be opposite
11854 * the native endian format. We accomplish this by reversing
11855 * all the operations that would have been performed on the
11856 * data from a call to tg3_nvram_read_be32().
11857 */
11858 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
1da177e4
LT
11859
11860 val = tr32(GRC_EEPROM_ADDR);
11861 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
11862
11863 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
11864 EEPROM_ADDR_READ);
11865 tw32(GRC_EEPROM_ADDR, val |
11866 (0 << EEPROM_ADDR_DEVID_SHIFT) |
11867 (addr & EEPROM_ADDR_ADDR_MASK) |
11868 EEPROM_ADDR_START |
11869 EEPROM_ADDR_WRITE);
6aa20a22 11870
9d57f01c 11871 for (j = 0; j < 1000; j++) {
1da177e4
LT
11872 val = tr32(GRC_EEPROM_ADDR);
11873
11874 if (val & EEPROM_ADDR_COMPLETE)
11875 break;
9d57f01c 11876 msleep(1);
1da177e4
LT
11877 }
11878 if (!(val & EEPROM_ADDR_COMPLETE)) {
11879 rc = -EBUSY;
11880 break;
11881 }
11882 }
11883
11884 return rc;
11885}
11886
11887/* offset and length are dword aligned */
11888static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
11889 u8 *buf)
11890{
11891 int ret = 0;
11892 u32 pagesize = tp->nvram_pagesize;
11893 u32 pagemask = pagesize - 1;
11894 u32 nvram_cmd;
11895 u8 *tmp;
11896
11897 tmp = kmalloc(pagesize, GFP_KERNEL);
11898 if (tmp == NULL)
11899 return -ENOMEM;
11900
11901 while (len) {
11902 int j;
e6af301b 11903 u32 phy_addr, page_off, size;
1da177e4
LT
11904
11905 phy_addr = offset & ~pagemask;
6aa20a22 11906
1da177e4 11907 for (j = 0; j < pagesize; j += 4) {
a9dc529d
MC
11908 ret = tg3_nvram_read_be32(tp, phy_addr + j,
11909 (__be32 *) (tmp + j));
11910 if (ret)
1da177e4
LT
11911 break;
11912 }
11913 if (ret)
11914 break;
11915
11916 page_off = offset & pagemask;
11917 size = pagesize;
11918 if (len < size)
11919 size = len;
11920
11921 len -= size;
11922
11923 memcpy(tmp + page_off, buf, size);
11924
11925 offset = offset + (pagesize - page_off);
11926
e6af301b 11927 tg3_enable_nvram_access(tp);
1da177e4
LT
11928
11929 /*
11930 * Before we can erase the flash page, we need
11931 * to issue a special "write enable" command.
11932 */
11933 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
11934
11935 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
11936 break;
11937
11938 /* Erase the target page */
11939 tw32(NVRAM_ADDR, phy_addr);
11940
11941 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
11942 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
11943
11944 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
11945 break;
11946
11947 /* Issue another write enable to start the write. */
11948 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
11949
11950 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
11951 break;
11952
11953 for (j = 0; j < pagesize; j += 4) {
b9fc7dc5 11954 __be32 data;
1da177e4 11955
b9fc7dc5 11956 data = *((__be32 *) (tmp + j));
a9dc529d 11957
b9fc7dc5 11958 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4
LT
11959
11960 tw32(NVRAM_ADDR, phy_addr + j);
11961
11962 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
11963 NVRAM_CMD_WR;
11964
11965 if (j == 0)
11966 nvram_cmd |= NVRAM_CMD_FIRST;
11967 else if (j == (pagesize - 4))
11968 nvram_cmd |= NVRAM_CMD_LAST;
11969
11970 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
11971 break;
11972 }
11973 if (ret)
11974 break;
11975 }
11976
11977 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
11978 tg3_nvram_exec_cmd(tp, nvram_cmd);
11979
11980 kfree(tmp);
11981
11982 return ret;
11983}
11984
11985/* offset and length are dword aligned */
11986static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
11987 u8 *buf)
11988{
11989 int i, ret = 0;
11990
11991 for (i = 0; i < len; i += 4, offset += 4) {
b9fc7dc5
AV
11992 u32 page_off, phy_addr, nvram_cmd;
11993 __be32 data;
1da177e4
LT
11994
11995 memcpy(&data, buf + i, 4);
b9fc7dc5 11996 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4
LT
11997
11998 page_off = offset % tp->nvram_pagesize;
11999
1820180b 12000 phy_addr = tg3_nvram_phys_addr(tp, offset);
1da177e4
LT
12001
12002 tw32(NVRAM_ADDR, phy_addr);
12003
12004 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
12005
12006 if ((page_off == 0) || (i == 0))
12007 nvram_cmd |= NVRAM_CMD_FIRST;
f6d9a256 12008 if (page_off == (tp->nvram_pagesize - 4))
1da177e4
LT
12009 nvram_cmd |= NVRAM_CMD_LAST;
12010
12011 if (i == (len - 4))
12012 nvram_cmd |= NVRAM_CMD_LAST;
12013
321d32a0
MC
12014 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
12015 !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
4c987487
MC
12016 (tp->nvram_jedecnum == JEDEC_ST) &&
12017 (nvram_cmd & NVRAM_CMD_FIRST)) {
1da177e4
LT
12018
12019 if ((ret = tg3_nvram_exec_cmd(tp,
12020 NVRAM_CMD_WREN | NVRAM_CMD_GO |
12021 NVRAM_CMD_DONE)))
12022
12023 break;
12024 }
12025 if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
12026 /* We always do complete word writes to eeprom. */
12027 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
12028 }
12029
12030 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12031 break;
12032 }
12033 return ret;
12034}
12035
12036/* offset and length are dword aligned */
12037static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
12038{
12039 int ret;
12040
1da177e4 12041 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
314fba34
MC
12042 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
12043 ~GRC_LCLCTRL_GPIO_OUTPUT1);
1da177e4
LT
12044 udelay(40);
12045 }
12046
12047 if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
12048 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
12049 }
12050 else {
12051 u32 grc_mode;
12052
ec41c7df
MC
12053 ret = tg3_nvram_lock(tp);
12054 if (ret)
12055 return ret;
1da177e4 12056
e6af301b
MC
12057 tg3_enable_nvram_access(tp);
12058 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
f66a29b0 12059 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
1da177e4 12060 tw32(NVRAM_WRITE1, 0x406);
1da177e4
LT
12061
12062 grc_mode = tr32(GRC_MODE);
12063 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
12064
12065 if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
12066 !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
12067
12068 ret = tg3_nvram_write_block_buffered(tp, offset, len,
12069 buf);
12070 }
12071 else {
12072 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
12073 buf);
12074 }
12075
12076 grc_mode = tr32(GRC_MODE);
12077 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
12078
e6af301b 12079 tg3_disable_nvram_access(tp);
1da177e4
LT
12080 tg3_nvram_unlock(tp);
12081 }
12082
12083 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
314fba34 12084 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
1da177e4
LT
12085 udelay(40);
12086 }
12087
12088 return ret;
12089}
12090
12091struct subsys_tbl_ent {
12092 u16 subsys_vendor, subsys_devid;
12093 u32 phy_id;
12094};
12095
24daf2b0 12096static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
1da177e4 12097 /* Broadcom boards. */
24daf2b0 12098 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12099 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
24daf2b0 12100 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12101 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
24daf2b0 12102 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12103 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
24daf2b0
MC
12104 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12105 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
12106 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12107 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
24daf2b0 12108 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12109 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12110 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12111 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
12112 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12113 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
24daf2b0 12114 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12115 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
24daf2b0 12116 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12117 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
24daf2b0 12118 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12119 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
1da177e4
LT
12120
12121 /* 3com boards. */
24daf2b0 12122 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12123 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
24daf2b0 12124 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12125 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12126 { TG3PCI_SUBVENDOR_ID_3COM,
12127 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
12128 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12129 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
24daf2b0 12130 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12131 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
1da177e4
LT
12132
12133 /* DELL boards. */
24daf2b0 12134 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12135 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
24daf2b0 12136 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12137 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
24daf2b0 12138 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12139 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
24daf2b0 12140 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12141 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
1da177e4
LT
12142
12143 /* Compaq boards. */
24daf2b0 12144 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12145 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
24daf2b0 12146 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12147 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12148 { TG3PCI_SUBVENDOR_ID_COMPAQ,
12149 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
12150 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12151 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
24daf2b0 12152 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12153 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
1da177e4
LT
12154
12155 /* IBM boards. */
24daf2b0
MC
12156 { TG3PCI_SUBVENDOR_ID_IBM,
12157 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
1da177e4
LT
12158};
12159
24daf2b0 12160static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
1da177e4
LT
12161{
12162 int i;
12163
12164 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
12165 if ((subsys_id_to_phy_id[i].subsys_vendor ==
12166 tp->pdev->subsystem_vendor) &&
12167 (subsys_id_to_phy_id[i].subsys_devid ==
12168 tp->pdev->subsystem_device))
12169 return &subsys_id_to_phy_id[i];
12170 }
12171 return NULL;
12172}
12173
7d0c41ef 12174static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
1da177e4 12175{
1da177e4 12176 u32 val;
caf636c7
MC
12177 u16 pmcsr;
12178
12179 /* On some early chips the SRAM cannot be accessed in D3hot state,
12180 * so need make sure we're in D0.
12181 */
12182 pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
12183 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
12184 pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
12185 msleep(1);
7d0c41ef
MC
12186
12187 /* Make sure register accesses (indirect or otherwise)
12188 * will function correctly.
12189 */
12190 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
12191 tp->misc_host_ctrl);
1da177e4 12192
f49639e6
DM
12193 /* The memory arbiter has to be enabled in order for SRAM accesses
12194 * to succeed. Normally on powerup the tg3 chip firmware will make
12195 * sure it is enabled, but other entities such as system netboot
12196 * code might disable it.
12197 */
12198 val = tr32(MEMARB_MODE);
12199 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
12200
79eb6904 12201 tp->phy_id = TG3_PHY_ID_INVALID;
7d0c41ef
MC
12202 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12203
a85feb8c
GZ
12204 /* Assume an onboard device and WOL capable by default. */
12205 tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
72b845e0 12206
b5d3772c 12207 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
9d26e213 12208 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
b5d3772c 12209 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
9d26e213
MC
12210 tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
12211 }
0527ba35
MC
12212 val = tr32(VCPU_CFGSHDW);
12213 if (val & VCPU_CFGSHDW_ASPM_DBNC)
8ed5d97e 12214 tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
0527ba35 12215 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
2023276e 12216 (val & VCPU_CFGSHDW_WOL_MAGPKT))
0527ba35 12217 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
05ac4cb7 12218 goto done;
b5d3772c
MC
12219 }
12220
1da177e4
LT
12221 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
12222 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
12223 u32 nic_cfg, led_cfg;
a9daf367 12224 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
7d0c41ef 12225 int eeprom_phy_serdes = 0;
1da177e4
LT
12226
12227 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
12228 tp->nic_sram_data_cfg = nic_cfg;
12229
12230 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
12231 ver >>= NIC_SRAM_DATA_VER_SHIFT;
12232 if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
12233 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
12234 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
12235 (ver > 0) && (ver < 0x100))
12236 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
12237
a9daf367
MC
12238 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
12239 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
12240
1da177e4
LT
12241 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
12242 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
12243 eeprom_phy_serdes = 1;
12244
12245 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
12246 if (nic_phy_id != 0) {
12247 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
12248 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
12249
12250 eeprom_phy_id = (id1 >> 16) << 10;
12251 eeprom_phy_id |= (id2 & 0xfc00) << 16;
12252 eeprom_phy_id |= (id2 & 0x03ff) << 0;
12253 } else
12254 eeprom_phy_id = 0;
12255
7d0c41ef 12256 tp->phy_id = eeprom_phy_id;
747e8f8b 12257 if (eeprom_phy_serdes) {
d1ec96af
MC
12258 if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
12259 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
747e8f8b
MC
12260 tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
12261 else
12262 tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
12263 }
7d0c41ef 12264
cbf46853 12265 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
1da177e4
LT
12266 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
12267 SHASTA_EXT_LED_MODE_MASK);
cbf46853 12268 else
1da177e4
LT
12269 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
12270
12271 switch (led_cfg) {
12272 default:
12273 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
12274 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12275 break;
12276
12277 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
12278 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12279 break;
12280
12281 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
12282 tp->led_ctrl = LED_CTRL_MODE_MAC;
9ba27794
MC
12283
12284 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
12285 * read on some older 5700/5701 bootcode.
12286 */
12287 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
12288 ASIC_REV_5700 ||
12289 GET_ASIC_REV(tp->pci_chip_rev_id) ==
12290 ASIC_REV_5701)
12291 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12292
1da177e4
LT
12293 break;
12294
12295 case SHASTA_EXT_LED_SHARED:
12296 tp->led_ctrl = LED_CTRL_MODE_SHARED;
12297 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
12298 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
12299 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12300 LED_CTRL_MODE_PHY_2);
12301 break;
12302
12303 case SHASTA_EXT_LED_MAC:
12304 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
12305 break;
12306
12307 case SHASTA_EXT_LED_COMBO:
12308 tp->led_ctrl = LED_CTRL_MODE_COMBO;
12309 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
12310 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12311 LED_CTRL_MODE_PHY_2);
12312 break;
12313
855e1111 12314 }
1da177e4
LT
12315
12316 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
12317 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
12318 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
12319 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12320
b2a5c19c
MC
12321 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
12322 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
5f60891b 12323
9d26e213 12324 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
1da177e4 12325 tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
9d26e213
MC
12326 if ((tp->pdev->subsystem_vendor ==
12327 PCI_VENDOR_ID_ARIMA) &&
12328 (tp->pdev->subsystem_device == 0x205a ||
12329 tp->pdev->subsystem_device == 0x2063))
12330 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
12331 } else {
f49639e6 12332 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
9d26e213
MC
12333 tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
12334 }
1da177e4
LT
12335
12336 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
12337 tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
cbf46853 12338 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
1da177e4
LT
12339 tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
12340 }
b2b98d4a
MC
12341
12342 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
12343 (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
0d3031d9 12344 tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
b2b98d4a 12345
a85feb8c
GZ
12346 if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
12347 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
12348 tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
1da177e4 12349
12dac075 12350 if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
05ac4cb7 12351 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
0527ba35
MC
12352 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
12353
1da177e4
LT
12354 if (cfg2 & (1 << 17))
12355 tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
12356
12357 /* serdes signal pre-emphasis in register 0x590 set by */
12358 /* bootcode if bit 18 is set */
12359 if (cfg2 & (1 << 18))
12360 tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
8ed5d97e 12361
321d32a0
MC
12362 if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
12363 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
6833c043
MC
12364 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
12365 tp->tg3_flags3 |= TG3_FLG3_PHY_ENABLE_APD;
12366
8ed5d97e
MC
12367 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
12368 u32 cfg3;
12369
12370 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
12371 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
12372 tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
12373 }
a9daf367 12374
14417063
MC
12375 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
12376 tp->tg3_flags3 |= TG3_FLG3_RGMII_INBAND_DISABLE;
a9daf367
MC
12377 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
12378 tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
12379 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
12380 tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
1da177e4 12381 }
05ac4cb7
MC
12382done:
12383 device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
12384 device_set_wakeup_enable(&tp->pdev->dev,
12385 tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
7d0c41ef
MC
12386}
12387
b2a5c19c
MC
12388static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
12389{
12390 int i;
12391 u32 val;
12392
12393 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
12394 tw32(OTP_CTRL, cmd);
12395
12396 /* Wait for up to 1 ms for command to execute. */
12397 for (i = 0; i < 100; i++) {
12398 val = tr32(OTP_STATUS);
12399 if (val & OTP_STATUS_CMD_DONE)
12400 break;
12401 udelay(10);
12402 }
12403
12404 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
12405}
12406
12407/* Read the gphy configuration from the OTP region of the chip. The gphy
12408 * configuration is a 32-bit value that straddles the alignment boundary.
12409 * We do two 32-bit reads and then shift and merge the results.
12410 */
12411static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
12412{
12413 u32 bhalf_otp, thalf_otp;
12414
12415 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
12416
12417 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
12418 return 0;
12419
12420 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
12421
12422 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
12423 return 0;
12424
12425 thalf_otp = tr32(OTP_READ_DATA);
12426
12427 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
12428
12429 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
12430 return 0;
12431
12432 bhalf_otp = tr32(OTP_READ_DATA);
12433
12434 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
12435}
12436
7d0c41ef
MC
12437static int __devinit tg3_phy_probe(struct tg3 *tp)
12438{
12439 u32 hw_phy_id_1, hw_phy_id_2;
12440 u32 hw_phy_id, hw_phy_id_masked;
12441 int err;
1da177e4 12442
b02fd9e3
MC
12443 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
12444 return tg3_phy_init(tp);
12445
1da177e4 12446 /* Reading the PHY ID register can conflict with ASF
877d0310 12447 * firmware access to the PHY hardware.
1da177e4
LT
12448 */
12449 err = 0;
0d3031d9
MC
12450 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
12451 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
79eb6904 12452 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
1da177e4
LT
12453 } else {
12454 /* Now read the physical PHY_ID from the chip and verify
12455 * that it is sane. If it doesn't look good, we fall back
12456 * to either the hard-coded table based PHY_ID and failing
12457 * that the value found in the eeprom area.
12458 */
12459 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
12460 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
12461
12462 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
12463 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
12464 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
12465
79eb6904 12466 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
1da177e4
LT
12467 }
12468
79eb6904 12469 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
1da177e4 12470 tp->phy_id = hw_phy_id;
79eb6904 12471 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
1da177e4 12472 tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
da6b2d01
MC
12473 else
12474 tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
1da177e4 12475 } else {
79eb6904 12476 if (tp->phy_id != TG3_PHY_ID_INVALID) {
7d0c41ef
MC
12477 /* Do nothing, phy ID already set up in
12478 * tg3_get_eeprom_hw_cfg().
12479 */
1da177e4
LT
12480 } else {
12481 struct subsys_tbl_ent *p;
12482
12483 /* No eeprom signature? Try the hardcoded
12484 * subsys device table.
12485 */
24daf2b0 12486 p = tg3_lookup_by_subsys(tp);
1da177e4
LT
12487 if (!p)
12488 return -ENODEV;
12489
12490 tp->phy_id = p->phy_id;
12491 if (!tp->phy_id ||
79eb6904 12492 tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
12493 tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
12494 }
12495 }
12496
747e8f8b 12497 if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
0d3031d9 12498 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
1da177e4 12499 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
3600d918 12500 u32 bmsr, adv_reg, tg3_ctrl, mask;
1da177e4
LT
12501
12502 tg3_readphy(tp, MII_BMSR, &bmsr);
12503 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
12504 (bmsr & BMSR_LSTATUS))
12505 goto skip_phy_reset;
6aa20a22 12506
1da177e4
LT
12507 err = tg3_phy_reset(tp);
12508 if (err)
12509 return err;
12510
12511 adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
12512 ADVERTISE_100HALF | ADVERTISE_100FULL |
12513 ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
12514 tg3_ctrl = 0;
12515 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
12516 tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
12517 MII_TG3_CTRL_ADV_1000_FULL);
12518 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
12519 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
12520 tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
12521 MII_TG3_CTRL_ENABLE_AS_MASTER);
12522 }
12523
3600d918
MC
12524 mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
12525 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
12526 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
12527 if (!tg3_copper_is_advertising_all(tp, mask)) {
1da177e4
LT
12528 tg3_writephy(tp, MII_ADVERTISE, adv_reg);
12529
12530 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
12531 tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
12532
12533 tg3_writephy(tp, MII_BMCR,
12534 BMCR_ANENABLE | BMCR_ANRESTART);
12535 }
12536 tg3_phy_set_wirespeed(tp);
12537
12538 tg3_writephy(tp, MII_ADVERTISE, adv_reg);
12539 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
12540 tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
12541 }
12542
12543skip_phy_reset:
79eb6904 12544 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
12545 err = tg3_init_5401phy_dsp(tp);
12546 if (err)
12547 return err;
1da177e4 12548
1da177e4
LT
12549 err = tg3_init_5401phy_dsp(tp);
12550 }
12551
747e8f8b 12552 if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
1da177e4
LT
12553 tp->link_config.advertising =
12554 (ADVERTISED_1000baseT_Half |
12555 ADVERTISED_1000baseT_Full |
12556 ADVERTISED_Autoneg |
12557 ADVERTISED_FIBRE);
12558 if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
12559 tp->link_config.advertising &=
12560 ~(ADVERTISED_1000baseT_Half |
12561 ADVERTISED_1000baseT_Full);
12562
12563 return err;
12564}
12565
184b8904 12566static void __devinit tg3_read_vpd(struct tg3 *tp)
1da177e4 12567{
184b8904 12568 u8 vpd_data[TG3_NVM_VPD_LEN];
4181b2c8 12569 unsigned int block_end, rosize, len;
184b8904 12570 int j, i = 0;
1b27777a 12571 u32 magic;
1da177e4 12572
df259d8c
MC
12573 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
12574 tg3_nvram_read(tp, 0x0, &magic))
f49639e6 12575 goto out_not_found;
1da177e4 12576
1820180b 12577 if (magic == TG3_EEPROM_MAGIC) {
141518c9 12578 for (i = 0; i < TG3_NVM_VPD_LEN; i += 4) {
1b27777a 12579 u32 tmp;
1da177e4 12580
6d348f2c
MC
12581 /* The data is in little-endian format in NVRAM.
12582 * Use the big-endian read routines to preserve
12583 * the byte order as it exists in NVRAM.
12584 */
141518c9 12585 if (tg3_nvram_read_be32(tp, TG3_NVM_VPD_OFF + i, &tmp))
1b27777a
MC
12586 goto out_not_found;
12587
6d348f2c 12588 memcpy(&vpd_data[i], &tmp, sizeof(tmp));
1b27777a
MC
12589 }
12590 } else {
94c982bd 12591 ssize_t cnt;
4181b2c8 12592 unsigned int pos = 0;
94c982bd
MC
12593
12594 for (; pos < TG3_NVM_VPD_LEN && i < 3; i++, pos += cnt) {
12595 cnt = pci_read_vpd(tp->pdev, pos,
12596 TG3_NVM_VPD_LEN - pos,
12597 &vpd_data[pos]);
12598 if (cnt == -ETIMEDOUT || -EINTR)
12599 cnt = 0;
12600 else if (cnt < 0)
f49639e6 12601 goto out_not_found;
1b27777a 12602 }
94c982bd
MC
12603 if (pos != TG3_NVM_VPD_LEN)
12604 goto out_not_found;
1da177e4
LT
12605 }
12606
4181b2c8
MC
12607 i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
12608 PCI_VPD_LRDT_RO_DATA);
12609 if (i < 0)
12610 goto out_not_found;
1da177e4 12611
4181b2c8
MC
12612 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
12613 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
12614 i += PCI_VPD_LRDT_TAG_SIZE;
1da177e4 12615
4181b2c8
MC
12616 if (block_end > TG3_NVM_VPD_LEN)
12617 goto out_not_found;
af2c6a4a 12618
184b8904
MC
12619 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
12620 PCI_VPD_RO_KEYWORD_MFR_ID);
12621 if (j > 0) {
12622 len = pci_vpd_info_field_size(&vpd_data[j]);
12623
12624 j += PCI_VPD_INFO_FLD_HDR_SIZE;
12625 if (j + len > block_end || len != 4 ||
12626 memcmp(&vpd_data[j], "1028", 4))
12627 goto partno;
12628
12629 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
12630 PCI_VPD_RO_KEYWORD_VENDOR0);
12631 if (j < 0)
12632 goto partno;
12633
12634 len = pci_vpd_info_field_size(&vpd_data[j]);
12635
12636 j += PCI_VPD_INFO_FLD_HDR_SIZE;
12637 if (j + len > block_end)
12638 goto partno;
12639
12640 memcpy(tp->fw_ver, &vpd_data[j], len);
12641 strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
12642 }
12643
12644partno:
4181b2c8
MC
12645 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
12646 PCI_VPD_RO_KEYWORD_PARTNO);
12647 if (i < 0)
12648 goto out_not_found;
af2c6a4a 12649
4181b2c8 12650 len = pci_vpd_info_field_size(&vpd_data[i]);
1da177e4 12651
4181b2c8
MC
12652 i += PCI_VPD_INFO_FLD_HDR_SIZE;
12653 if (len > TG3_BPN_SIZE ||
12654 (len + i) > TG3_NVM_VPD_LEN)
12655 goto out_not_found;
1da177e4 12656
4181b2c8 12657 memcpy(tp->board_part_number, &vpd_data[i], len);
1da177e4 12658
4181b2c8 12659 return;
1da177e4
LT
12660
12661out_not_found:
b5d3772c
MC
12662 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
12663 strcpy(tp->board_part_number, "BCM95906");
df259d8c
MC
12664 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
12665 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
12666 strcpy(tp->board_part_number, "BCM57780");
12667 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
12668 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
12669 strcpy(tp->board_part_number, "BCM57760");
12670 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
12671 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
12672 strcpy(tp->board_part_number, "BCM57790");
5e7ccf20
MC
12673 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
12674 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
12675 strcpy(tp->board_part_number, "BCM57788");
b474eca7
MC
12676 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
12677 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
12678 strcpy(tp->board_part_number, "BCM57761");
12679 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
12680 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
b703df6f 12681 strcpy(tp->board_part_number, "BCM57765");
b474eca7
MC
12682 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
12683 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
12684 strcpy(tp->board_part_number, "BCM57781");
12685 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
12686 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
12687 strcpy(tp->board_part_number, "BCM57785");
12688 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
12689 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
12690 strcpy(tp->board_part_number, "BCM57791");
12691 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
12692 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
12693 strcpy(tp->board_part_number, "BCM57795");
b5d3772c
MC
12694 else
12695 strcpy(tp->board_part_number, "none");
1da177e4
LT
12696}
12697
9c8a620e
MC
12698static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
12699{
12700 u32 val;
12701
e4f34110 12702 if (tg3_nvram_read(tp, offset, &val) ||
9c8a620e 12703 (val & 0xfc000000) != 0x0c000000 ||
e4f34110 12704 tg3_nvram_read(tp, offset + 4, &val) ||
9c8a620e
MC
12705 val != 0)
12706 return 0;
12707
12708 return 1;
12709}
12710
acd9c119
MC
12711static void __devinit tg3_read_bc_ver(struct tg3 *tp)
12712{
ff3a7cb2 12713 u32 val, offset, start, ver_offset;
75f9936e 12714 int i, dst_off;
ff3a7cb2 12715 bool newver = false;
acd9c119
MC
12716
12717 if (tg3_nvram_read(tp, 0xc, &offset) ||
12718 tg3_nvram_read(tp, 0x4, &start))
12719 return;
12720
12721 offset = tg3_nvram_logical_addr(tp, offset);
12722
ff3a7cb2 12723 if (tg3_nvram_read(tp, offset, &val))
acd9c119
MC
12724 return;
12725
ff3a7cb2
MC
12726 if ((val & 0xfc000000) == 0x0c000000) {
12727 if (tg3_nvram_read(tp, offset + 4, &val))
acd9c119
MC
12728 return;
12729
ff3a7cb2
MC
12730 if (val == 0)
12731 newver = true;
12732 }
12733
75f9936e
MC
12734 dst_off = strlen(tp->fw_ver);
12735
ff3a7cb2 12736 if (newver) {
75f9936e
MC
12737 if (TG3_VER_SIZE - dst_off < 16 ||
12738 tg3_nvram_read(tp, offset + 8, &ver_offset))
ff3a7cb2
MC
12739 return;
12740
12741 offset = offset + ver_offset - start;
12742 for (i = 0; i < 16; i += 4) {
12743 __be32 v;
12744 if (tg3_nvram_read_be32(tp, offset + i, &v))
12745 return;
12746
75f9936e 12747 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
ff3a7cb2
MC
12748 }
12749 } else {
12750 u32 major, minor;
12751
12752 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
12753 return;
12754
12755 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
12756 TG3_NVM_BCVER_MAJSFT;
12757 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
75f9936e
MC
12758 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
12759 "v%d.%02d", major, minor);
acd9c119
MC
12760 }
12761}
12762
a6f6cb1c
MC
12763static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
12764{
12765 u32 val, major, minor;
12766
12767 /* Use native endian representation */
12768 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
12769 return;
12770
12771 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
12772 TG3_NVM_HWSB_CFG1_MAJSFT;
12773 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
12774 TG3_NVM_HWSB_CFG1_MINSFT;
12775
12776 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
12777}
12778
dfe00d7d
MC
12779static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
12780{
12781 u32 offset, major, minor, build;
12782
75f9936e 12783 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
dfe00d7d
MC
12784
12785 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
12786 return;
12787
12788 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
12789 case TG3_EEPROM_SB_REVISION_0:
12790 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
12791 break;
12792 case TG3_EEPROM_SB_REVISION_2:
12793 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
12794 break;
12795 case TG3_EEPROM_SB_REVISION_3:
12796 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
12797 break;
a4153d40
MC
12798 case TG3_EEPROM_SB_REVISION_4:
12799 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
12800 break;
12801 case TG3_EEPROM_SB_REVISION_5:
12802 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
12803 break;
dfe00d7d
MC
12804 default:
12805 return;
12806 }
12807
e4f34110 12808 if (tg3_nvram_read(tp, offset, &val))
dfe00d7d
MC
12809 return;
12810
12811 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
12812 TG3_EEPROM_SB_EDH_BLD_SHFT;
12813 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
12814 TG3_EEPROM_SB_EDH_MAJ_SHFT;
12815 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
12816
12817 if (minor > 99 || build > 26)
12818 return;
12819
75f9936e
MC
12820 offset = strlen(tp->fw_ver);
12821 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
12822 " v%d.%02d", major, minor);
dfe00d7d
MC
12823
12824 if (build > 0) {
75f9936e
MC
12825 offset = strlen(tp->fw_ver);
12826 if (offset < TG3_VER_SIZE - 1)
12827 tp->fw_ver[offset] = 'a' + build - 1;
dfe00d7d
MC
12828 }
12829}
12830
acd9c119 12831static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
c4e6575c
MC
12832{
12833 u32 val, offset, start;
acd9c119 12834 int i, vlen;
9c8a620e
MC
12835
12836 for (offset = TG3_NVM_DIR_START;
12837 offset < TG3_NVM_DIR_END;
12838 offset += TG3_NVM_DIRENT_SIZE) {
e4f34110 12839 if (tg3_nvram_read(tp, offset, &val))
c4e6575c
MC
12840 return;
12841
9c8a620e
MC
12842 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
12843 break;
12844 }
12845
12846 if (offset == TG3_NVM_DIR_END)
12847 return;
12848
12849 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
12850 start = 0x08000000;
e4f34110 12851 else if (tg3_nvram_read(tp, offset - 4, &start))
9c8a620e
MC
12852 return;
12853
e4f34110 12854 if (tg3_nvram_read(tp, offset + 4, &offset) ||
9c8a620e 12855 !tg3_fw_img_is_valid(tp, offset) ||
e4f34110 12856 tg3_nvram_read(tp, offset + 8, &val))
9c8a620e
MC
12857 return;
12858
12859 offset += val - start;
12860
acd9c119 12861 vlen = strlen(tp->fw_ver);
9c8a620e 12862
acd9c119
MC
12863 tp->fw_ver[vlen++] = ',';
12864 tp->fw_ver[vlen++] = ' ';
9c8a620e
MC
12865
12866 for (i = 0; i < 4; i++) {
a9dc529d
MC
12867 __be32 v;
12868 if (tg3_nvram_read_be32(tp, offset, &v))
c4e6575c
MC
12869 return;
12870
b9fc7dc5 12871 offset += sizeof(v);
c4e6575c 12872
acd9c119
MC
12873 if (vlen > TG3_VER_SIZE - sizeof(v)) {
12874 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
9c8a620e 12875 break;
c4e6575c 12876 }
9c8a620e 12877
acd9c119
MC
12878 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
12879 vlen += sizeof(v);
c4e6575c 12880 }
acd9c119
MC
12881}
12882
7fd76445
MC
12883static void __devinit tg3_read_dash_ver(struct tg3 *tp)
12884{
12885 int vlen;
12886 u32 apedata;
12887
12888 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
12889 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
12890 return;
12891
12892 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
12893 if (apedata != APE_SEG_SIG_MAGIC)
12894 return;
12895
12896 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
12897 if (!(apedata & APE_FW_STATUS_READY))
12898 return;
12899
12900 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
12901
12902 vlen = strlen(tp->fw_ver);
12903
12904 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " DASH v%d.%d.%d.%d",
12905 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
12906 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
12907 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
12908 (apedata & APE_FW_VERSION_BLDMSK));
12909}
12910
acd9c119
MC
12911static void __devinit tg3_read_fw_ver(struct tg3 *tp)
12912{
12913 u32 val;
75f9936e 12914 bool vpd_vers = false;
acd9c119 12915
75f9936e
MC
12916 if (tp->fw_ver[0] != 0)
12917 vpd_vers = true;
df259d8c 12918
75f9936e
MC
12919 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
12920 strcat(tp->fw_ver, "sb");
df259d8c
MC
12921 return;
12922 }
12923
acd9c119
MC
12924 if (tg3_nvram_read(tp, 0, &val))
12925 return;
12926
12927 if (val == TG3_EEPROM_MAGIC)
12928 tg3_read_bc_ver(tp);
12929 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
12930 tg3_read_sb_ver(tp, val);
a6f6cb1c
MC
12931 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
12932 tg3_read_hwsb_ver(tp);
acd9c119
MC
12933 else
12934 return;
12935
12936 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
75f9936e
MC
12937 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) || vpd_vers)
12938 goto done;
acd9c119
MC
12939
12940 tg3_read_mgmtfw_ver(tp);
9c8a620e 12941
75f9936e 12942done:
9c8a620e 12943 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
c4e6575c
MC
12944}
12945
7544b097
MC
12946static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
12947
1da177e4
LT
12948static int __devinit tg3_get_invariants(struct tg3 *tp)
12949{
12950 static struct pci_device_id write_reorder_chipsets[] = {
1da177e4
LT
12951 { PCI_DEVICE(PCI_VENDOR_ID_AMD,
12952 PCI_DEVICE_ID_AMD_FE_GATE_700C) },
c165b004
JL
12953 { PCI_DEVICE(PCI_VENDOR_ID_AMD,
12954 PCI_DEVICE_ID_AMD_8131_BRIDGE) },
399de50b
MC
12955 { PCI_DEVICE(PCI_VENDOR_ID_VIA,
12956 PCI_DEVICE_ID_VIA_8385_0) },
1da177e4
LT
12957 { },
12958 };
12959 u32 misc_ctrl_reg;
1da177e4
LT
12960 u32 pci_state_reg, grc_misc_cfg;
12961 u32 val;
12962 u16 pci_cmd;
5e7dfd0f 12963 int err;
1da177e4 12964
1da177e4
LT
12965 /* Force memory write invalidate off. If we leave it on,
12966 * then on 5700_BX chips we have to enable a workaround.
12967 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
12968 * to match the cacheline size. The Broadcom driver have this
12969 * workaround but turns MWI off all the times so never uses
12970 * it. This seems to suggest that the workaround is insufficient.
12971 */
12972 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
12973 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
12974 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
12975
12976 /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
12977 * has the register indirect write enable bit set before
12978 * we try to access any of the MMIO registers. It is also
12979 * critical that the PCI-X hw workaround situation is decided
12980 * before that as well.
12981 */
12982 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
12983 &misc_ctrl_reg);
12984
12985 tp->pci_chip_rev_id = (misc_ctrl_reg >>
12986 MISC_HOST_CTRL_CHIPREV_SHIFT);
795d01c5
MC
12987 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
12988 u32 prod_id_asic_rev;
12989
5001e2f6
MC
12990 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
12991 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
12992 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5724)
f6eb9b1f
MC
12993 pci_read_config_dword(tp->pdev,
12994 TG3PCI_GEN2_PRODID_ASICREV,
12995 &prod_id_asic_rev);
b703df6f
MC
12996 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
12997 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
12998 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
12999 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
13000 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
13001 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13002 pci_read_config_dword(tp->pdev,
13003 TG3PCI_GEN15_PRODID_ASICREV,
13004 &prod_id_asic_rev);
f6eb9b1f
MC
13005 else
13006 pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
13007 &prod_id_asic_rev);
13008
321d32a0 13009 tp->pci_chip_rev_id = prod_id_asic_rev;
795d01c5 13010 }
1da177e4 13011
ff645bec
MC
13012 /* Wrong chip ID in 5752 A0. This code can be removed later
13013 * as A0 is not in production.
13014 */
13015 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
13016 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
13017
6892914f
MC
13018 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
13019 * we need to disable memory and use config. cycles
13020 * only to access all registers. The 5702/03 chips
13021 * can mistakenly decode the special cycles from the
13022 * ICH chipsets as memory write cycles, causing corruption
13023 * of register and memory space. Only certain ICH bridges
13024 * will drive special cycles with non-zero data during the
13025 * address phase which can fall within the 5703's address
13026 * range. This is not an ICH bug as the PCI spec allows
13027 * non-zero address during special cycles. However, only
13028 * these ICH bridges are known to drive non-zero addresses
13029 * during special cycles.
13030 *
13031 * Since special cycles do not cross PCI bridges, we only
13032 * enable this workaround if the 5703 is on the secondary
13033 * bus of these ICH bridges.
13034 */
13035 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
13036 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
13037 static struct tg3_dev_id {
13038 u32 vendor;
13039 u32 device;
13040 u32 rev;
13041 } ich_chipsets[] = {
13042 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
13043 PCI_ANY_ID },
13044 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
13045 PCI_ANY_ID },
13046 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
13047 0xa },
13048 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
13049 PCI_ANY_ID },
13050 { },
13051 };
13052 struct tg3_dev_id *pci_id = &ich_chipsets[0];
13053 struct pci_dev *bridge = NULL;
13054
13055 while (pci_id->vendor != 0) {
13056 bridge = pci_get_device(pci_id->vendor, pci_id->device,
13057 bridge);
13058 if (!bridge) {
13059 pci_id++;
13060 continue;
13061 }
13062 if (pci_id->rev != PCI_ANY_ID) {
44c10138 13063 if (bridge->revision > pci_id->rev)
6892914f
MC
13064 continue;
13065 }
13066 if (bridge->subordinate &&
13067 (bridge->subordinate->number ==
13068 tp->pdev->bus->number)) {
13069
13070 tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
13071 pci_dev_put(bridge);
13072 break;
13073 }
13074 }
13075 }
13076
41588ba1
MC
13077 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
13078 static struct tg3_dev_id {
13079 u32 vendor;
13080 u32 device;
13081 } bridge_chipsets[] = {
13082 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
13083 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
13084 { },
13085 };
13086 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
13087 struct pci_dev *bridge = NULL;
13088
13089 while (pci_id->vendor != 0) {
13090 bridge = pci_get_device(pci_id->vendor,
13091 pci_id->device,
13092 bridge);
13093 if (!bridge) {
13094 pci_id++;
13095 continue;
13096 }
13097 if (bridge->subordinate &&
13098 (bridge->subordinate->number <=
13099 tp->pdev->bus->number) &&
13100 (bridge->subordinate->subordinate >=
13101 tp->pdev->bus->number)) {
13102 tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
13103 pci_dev_put(bridge);
13104 break;
13105 }
13106 }
13107 }
13108
4a29cc2e
MC
13109 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
13110 * DMA addresses > 40-bit. This bridge may have other additional
13111 * 57xx devices behind it in some 4-port NIC designs for example.
13112 * Any tg3 device found behind the bridge will also need the 40-bit
13113 * DMA workaround.
13114 */
a4e2b347
MC
13115 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
13116 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
13117 tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
4a29cc2e 13118 tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
4cf78e4f 13119 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
a4e2b347 13120 }
4a29cc2e
MC
13121 else {
13122 struct pci_dev *bridge = NULL;
13123
13124 do {
13125 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
13126 PCI_DEVICE_ID_SERVERWORKS_EPB,
13127 bridge);
13128 if (bridge && bridge->subordinate &&
13129 (bridge->subordinate->number <=
13130 tp->pdev->bus->number) &&
13131 (bridge->subordinate->subordinate >=
13132 tp->pdev->bus->number)) {
13133 tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
13134 pci_dev_put(bridge);
13135 break;
13136 }
13137 } while (bridge);
13138 }
4cf78e4f 13139
1da177e4
LT
13140 /* Initialize misc host control in PCI block. */
13141 tp->misc_host_ctrl |= (misc_ctrl_reg &
13142 MISC_HOST_CTRL_CHIPREV);
13143 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13144 tp->misc_host_ctrl);
13145
f6eb9b1f
MC
13146 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
13147 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
13148 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
7544b097
MC
13149 tp->pdev_peer = tg3_find_peer(tp);
13150
321d32a0
MC
13151 /* Intentionally exclude ASIC_REV_5906 */
13152 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d9ab5ad1 13153 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
d30cdd28 13154 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
9936bcf6 13155 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c 13156 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 13157 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
b703df6f
MC
13158 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13159 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
321d32a0
MC
13160 tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
13161
13162 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13163 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
b5d3772c 13164 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
321d32a0 13165 (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
a4e2b347 13166 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
6708e5cc
JL
13167 tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
13168
1b440c56
JL
13169 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
13170 (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
13171 tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
13172
027455ad
MC
13173 /* 5700 B0 chips do not support checksumming correctly due
13174 * to hardware bugs.
13175 */
13176 if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
13177 tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
13178 else {
13179 tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
13180 tp->dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
13181 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
13182 tp->dev->features |= NETIF_F_IPV6_CSUM;
13183 }
13184
507399f1 13185 /* Determine TSO capabilities */
b703df6f
MC
13186 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13187 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
e849cdc3
MC
13188 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
13189 else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
13190 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
507399f1
MC
13191 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
13192 else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
13193 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
13194 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
13195 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
13196 tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
13197 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13198 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13199 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
13200 tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
13201 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
13202 tp->fw_needed = FIRMWARE_TG3TSO5;
13203 else
13204 tp->fw_needed = FIRMWARE_TG3TSO;
13205 }
13206
13207 tp->irq_max = 1;
13208
5a6f3074 13209 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
7544b097
MC
13210 tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
13211 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
13212 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
13213 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
13214 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
13215 tp->pdev_peer == tp->pdev))
13216 tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
13217
321d32a0 13218 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
b5d3772c 13219 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
fcfa0a32 13220 tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
52c0fd83 13221 }
4f125f42 13222
b703df6f
MC
13223 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13224 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
507399f1
MC
13225 tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
13226 tp->irq_max = TG3_IRQ_MAX_VECS;
13227 }
f6eb9b1f 13228 }
0e1406dd 13229
615774fe
MC
13230 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13231 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
13232 tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
13233 else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
13234 tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
13235 tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
0e1406dd 13236 }
f6eb9b1f 13237
b703df6f
MC
13238 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13239 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
13240 tp->tg3_flags3 |= TG3_FLG3_USE_JUMBO_BDFLAG;
13241
f51f3562 13242 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
f6eb9b1f 13243 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
b703df6f 13244 (tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG))
8f666b07 13245 tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
0f893dc6 13246
52f4490c
MC
13247 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
13248 &pci_state_reg);
13249
5e7dfd0f
MC
13250 tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
13251 if (tp->pcie_cap != 0) {
13252 u16 lnkctl;
13253
1da177e4 13254 tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
5f5c51e3
MC
13255
13256 pcie_set_readrq(tp->pdev, 4096);
13257
5e7dfd0f
MC
13258 pci_read_config_word(tp->pdev,
13259 tp->pcie_cap + PCI_EXP_LNKCTL,
13260 &lnkctl);
13261 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
13262 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
c7835a77 13263 tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
5e7dfd0f 13264 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0 13265 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
9cf74ebb
MC
13266 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
13267 tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
5e7dfd0f 13268 tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
614b0590
MC
13269 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
13270 tp->tg3_flags3 |= TG3_FLG3_L1PLLPD_EN;
c7835a77 13271 }
52f4490c 13272 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
fcb389df 13273 tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
52f4490c
MC
13274 } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
13275 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
13276 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
13277 if (!tp->pcix_cap) {
2445e461
MC
13278 dev_err(&tp->pdev->dev,
13279 "Cannot find PCI-X capability, aborting\n");
52f4490c
MC
13280 return -EIO;
13281 }
13282
13283 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
13284 tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
13285 }
1da177e4 13286
399de50b
MC
13287 /* If we have an AMD 762 or VIA K8T800 chipset, write
13288 * reordering to the mailbox registers done by the host
13289 * controller can cause major troubles. We read back from
13290 * every mailbox register write to force the writes to be
13291 * posted to the chip in order.
13292 */
13293 if (pci_dev_present(write_reorder_chipsets) &&
13294 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
13295 tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
13296
69fc4053
MC
13297 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
13298 &tp->pci_cacheline_sz);
13299 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13300 &tp->pci_lat_timer);
1da177e4
LT
13301 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
13302 tp->pci_lat_timer < 64) {
13303 tp->pci_lat_timer = 64;
69fc4053
MC
13304 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13305 tp->pci_lat_timer);
1da177e4
LT
13306 }
13307
52f4490c
MC
13308 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
13309 /* 5700 BX chips need to have their TX producer index
13310 * mailboxes written twice to workaround a bug.
13311 */
13312 tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
1da177e4 13313
52f4490c 13314 /* If we are in PCI-X mode, enable register write workaround.
1da177e4
LT
13315 *
13316 * The workaround is to use indirect register accesses
13317 * for all chip writes not to mailbox registers.
13318 */
52f4490c 13319 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
1da177e4 13320 u32 pm_reg;
1da177e4
LT
13321
13322 tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
13323
13324 /* The chip can have it's power management PCI config
13325 * space registers clobbered due to this bug.
13326 * So explicitly force the chip into D0 here.
13327 */
9974a356
MC
13328 pci_read_config_dword(tp->pdev,
13329 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
13330 &pm_reg);
13331 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
13332 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
9974a356
MC
13333 pci_write_config_dword(tp->pdev,
13334 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
13335 pm_reg);
13336
13337 /* Also, force SERR#/PERR# in PCI command. */
13338 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13339 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
13340 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13341 }
13342 }
13343
1da177e4
LT
13344 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
13345 tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
13346 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
13347 tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
13348
13349 /* Chip-specific fixup from Broadcom driver */
13350 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
13351 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
13352 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
13353 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
13354 }
13355
1ee582d8 13356 /* Default fast path register access methods */
20094930 13357 tp->read32 = tg3_read32;
1ee582d8 13358 tp->write32 = tg3_write32;
09ee929c 13359 tp->read32_mbox = tg3_read32;
20094930 13360 tp->write32_mbox = tg3_write32;
1ee582d8
MC
13361 tp->write32_tx_mbox = tg3_write32;
13362 tp->write32_rx_mbox = tg3_write32;
13363
13364 /* Various workaround register access methods */
13365 if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
13366 tp->write32 = tg3_write_indirect_reg32;
98efd8a6
MC
13367 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
13368 ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
13369 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
13370 /*
13371 * Back to back register writes can cause problems on these
13372 * chips, the workaround is to read back all reg writes
13373 * except those to mailbox regs.
13374 *
13375 * See tg3_write_indirect_reg32().
13376 */
1ee582d8 13377 tp->write32 = tg3_write_flush_reg32;
98efd8a6
MC
13378 }
13379
1ee582d8
MC
13380 if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
13381 (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
13382 tp->write32_tx_mbox = tg3_write32_tx_mbox;
13383 if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
13384 tp->write32_rx_mbox = tg3_write_flush_reg32;
13385 }
20094930 13386
6892914f
MC
13387 if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
13388 tp->read32 = tg3_read_indirect_reg32;
13389 tp->write32 = tg3_write_indirect_reg32;
13390 tp->read32_mbox = tg3_read_indirect_mbox;
13391 tp->write32_mbox = tg3_write_indirect_mbox;
13392 tp->write32_tx_mbox = tg3_write_indirect_mbox;
13393 tp->write32_rx_mbox = tg3_write_indirect_mbox;
13394
13395 iounmap(tp->regs);
22abe310 13396 tp->regs = NULL;
6892914f
MC
13397
13398 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13399 pci_cmd &= ~PCI_COMMAND_MEMORY;
13400 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13401 }
b5d3772c
MC
13402 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
13403 tp->read32_mbox = tg3_read32_mbox_5906;
13404 tp->write32_mbox = tg3_write32_mbox_5906;
13405 tp->write32_tx_mbox = tg3_write32_mbox_5906;
13406 tp->write32_rx_mbox = tg3_write32_mbox_5906;
13407 }
6892914f 13408
bbadf503
MC
13409 if (tp->write32 == tg3_write_indirect_reg32 ||
13410 ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
13411 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
f49639e6 13412 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
bbadf503
MC
13413 tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
13414
7d0c41ef 13415 /* Get eeprom hw config before calling tg3_set_power_state().
9d26e213 13416 * In particular, the TG3_FLG2_IS_NIC flag must be
7d0c41ef
MC
13417 * determined before calling tg3_set_power_state() so that
13418 * we know whether or not to switch out of Vaux power.
13419 * When the flag is set, it means that GPIO1 is used for eeprom
13420 * write protect and also implies that it is a LOM where GPIOs
13421 * are not used to switch power.
6aa20a22 13422 */
7d0c41ef
MC
13423 tg3_get_eeprom_hw_cfg(tp);
13424
0d3031d9
MC
13425 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
13426 /* Allow reads and writes to the
13427 * APE register and memory space.
13428 */
13429 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
13430 PCISTATE_ALLOW_APE_SHMEM_WR;
13431 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
13432 pci_state_reg);
13433 }
13434
9936bcf6 13435 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
57e6983c 13436 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
321d32a0 13437 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 13438 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
b703df6f
MC
13439 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13440 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
d30cdd28
MC
13441 tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
13442
314fba34
MC
13443 /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
13444 * GPIO1 driven high will bring 5700's external PHY out of reset.
13445 * It is also used as eeprom write protect on LOMs.
13446 */
13447 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
13448 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
13449 (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
13450 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
13451 GRC_LCLCTRL_GPIO_OUTPUT1);
3e7d83bc
MC
13452 /* Unused GPIO3 must be driven as output on 5752 because there
13453 * are no pull-up resistors on unused GPIO pins.
13454 */
13455 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
13456 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
314fba34 13457
321d32a0 13458 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
cb4ed1fd
MC
13459 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
13460 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
af36e6b6
MC
13461 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
13462
8d519ab2
MC
13463 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
13464 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
13465 /* Turn off the debug UART. */
13466 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
13467 if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
13468 /* Keep VMain power. */
13469 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
13470 GRC_LCLCTRL_GPIO_OUTPUT0;
13471 }
13472
1da177e4 13473 /* Force the chip into D0. */
bc1c7567 13474 err = tg3_set_power_state(tp, PCI_D0);
1da177e4 13475 if (err) {
2445e461 13476 dev_err(&tp->pdev->dev, "Transition to D0 failed\n");
1da177e4
LT
13477 return err;
13478 }
13479
1da177e4
LT
13480 /* Derive initial jumbo mode from MTU assigned in
13481 * ether_setup() via the alloc_etherdev() call
13482 */
0f893dc6 13483 if (tp->dev->mtu > ETH_DATA_LEN &&
a4e2b347 13484 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
0f893dc6 13485 tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
1da177e4
LT
13486
13487 /* Determine WakeOnLan speed to use. */
13488 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
13489 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
13490 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
13491 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
13492 tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
13493 } else {
13494 tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
13495 }
13496
7f97a4bd
MC
13497 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
13498 tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
13499
1da177e4
LT
13500 /* A few boards don't want Ethernet@WireSpeed phy feature */
13501 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
13502 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
13503 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
747e8f8b 13504 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
7f97a4bd 13505 (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) ||
747e8f8b 13506 (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
1da177e4
LT
13507 tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
13508
13509 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
13510 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
13511 tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
13512 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
13513 tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
13514
321d32a0 13515 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
7f97a4bd 13516 !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
321d32a0 13517 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
f6eb9b1f 13518 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
b703df6f
MC
13519 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
13520 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765) {
c424cb24 13521 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d30cdd28 13522 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
9936bcf6
MC
13523 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
13524 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
d4011ada
MC
13525 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
13526 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
13527 tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
c1d2a196
MC
13528 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
13529 tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
321d32a0 13530 } else
c424cb24
MC
13531 tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
13532 }
1da177e4 13533
b2a5c19c
MC
13534 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
13535 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
13536 tp->phy_otp = tg3_read_otp_phycfg(tp);
13537 if (tp->phy_otp == 0)
13538 tp->phy_otp = TG3_OTP_DEFAULT;
13539 }
13540
f51f3562 13541 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
8ef21428
MC
13542 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
13543 else
13544 tp->mi_mode = MAC_MI_MODE_BASE;
13545
1da177e4 13546 tp->coalesce_mode = 0;
1da177e4
LT
13547 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
13548 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
13549 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
13550
321d32a0
MC
13551 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
13552 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
57e6983c
MC
13553 tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
13554
158d7abd
MC
13555 err = tg3_mdio_init(tp);
13556 if (err)
13557 return err;
1da177e4 13558
55dffe79
MC
13559 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
13560 (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0 ||
13561 (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
13562 return -ENOTSUPP;
13563
1da177e4
LT
13564 /* Initialize data/descriptor byte/word swapping. */
13565 val = tr32(GRC_MODE);
13566 val &= GRC_MODE_HOST_STACKUP;
13567 tw32(GRC_MODE, val | tp->grc_mode);
13568
13569 tg3_switch_clocks(tp);
13570
13571 /* Clear this out for sanity. */
13572 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
13573
13574 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
13575 &pci_state_reg);
13576 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
13577 (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
13578 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
13579
13580 if (chiprevid == CHIPREV_ID_5701_A0 ||
13581 chiprevid == CHIPREV_ID_5701_B0 ||
13582 chiprevid == CHIPREV_ID_5701_B2 ||
13583 chiprevid == CHIPREV_ID_5701_B5) {
13584 void __iomem *sram_base;
13585
13586 /* Write some dummy words into the SRAM status block
13587 * area, see if it reads back correctly. If the return
13588 * value is bad, force enable the PCIX workaround.
13589 */
13590 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
13591
13592 writel(0x00000000, sram_base);
13593 writel(0x00000000, sram_base + 4);
13594 writel(0xffffffff, sram_base + 4);
13595 if (readl(sram_base) != 0x00000000)
13596 tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
13597 }
13598 }
13599
13600 udelay(50);
13601 tg3_nvram_init(tp);
13602
13603 grc_misc_cfg = tr32(GRC_MISC_CFG);
13604 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
13605
1da177e4
LT
13606 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
13607 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
13608 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
13609 tp->tg3_flags2 |= TG3_FLG2_IS_5788;
13610
fac9b83e
DM
13611 if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
13612 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
13613 tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
13614 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
13615 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
13616 HOSTCC_MODE_CLRTICK_TXBD);
13617
13618 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
13619 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13620 tp->misc_host_ctrl);
13621 }
13622
3bda1258
MC
13623 /* Preserve the APE MAC_MODE bits */
13624 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
13625 tp->mac_mode = tr32(MAC_MODE) |
13626 MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
13627 else
13628 tp->mac_mode = TG3_DEF_MAC_MODE;
13629
1da177e4
LT
13630 /* these are limited to 10/100 only */
13631 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
13632 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
13633 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
13634 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
13635 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
13636 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
13637 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
13638 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
13639 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
676917d4
MC
13640 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
13641 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
321d32a0 13642 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
d1101142
MC
13643 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
13644 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
7f97a4bd 13645 (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
1da177e4
LT
13646 tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
13647
13648 err = tg3_phy_probe(tp);
13649 if (err) {
2445e461 13650 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
1da177e4 13651 /* ... but do not return immediately ... */
b02fd9e3 13652 tg3_mdio_fini(tp);
1da177e4
LT
13653 }
13654
184b8904 13655 tg3_read_vpd(tp);
c4e6575c 13656 tg3_read_fw_ver(tp);
1da177e4
LT
13657
13658 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
13659 tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
13660 } else {
13661 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
13662 tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
13663 else
13664 tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
13665 }
13666
13667 /* 5700 {AX,BX} chips have a broken status block link
13668 * change bit implementation, so we must use the
13669 * status register in those cases.
13670 */
13671 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
13672 tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
13673 else
13674 tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
13675
13676 /* The led_ctrl is set during tg3_phy_probe, here we might
13677 * have to force the link status polling mechanism based
13678 * upon subsystem IDs.
13679 */
13680 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
007a880d 13681 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
1da177e4
LT
13682 !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
13683 tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
13684 TG3_FLAG_USE_LINKCHG_REG);
13685 }
13686
13687 /* For all SERDES we poll the MAC status register. */
13688 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
13689 tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
13690 else
13691 tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
13692
ad829268 13693 tp->rx_offset = NET_IP_ALIGN;
1da177e4
LT
13694 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
13695 (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
13696 tp->rx_offset = 0;
13697
f92905de
MC
13698 tp->rx_std_max_post = TG3_RX_RING_SIZE;
13699
13700 /* Increment the rx prod index on the rx std ring by at most
13701 * 8 for these chips to workaround hw errata.
13702 */
13703 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13704 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
13705 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
13706 tp->rx_std_max_post = 8;
13707
8ed5d97e
MC
13708 if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
13709 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
13710 PCIE_PWR_MGMT_L1_THRESH_MSK;
13711
1da177e4
LT
13712 return err;
13713}
13714
49b6e95f 13715#ifdef CONFIG_SPARC
1da177e4
LT
13716static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
13717{
13718 struct net_device *dev = tp->dev;
13719 struct pci_dev *pdev = tp->pdev;
49b6e95f 13720 struct device_node *dp = pci_device_to_OF_node(pdev);
374d4cac 13721 const unsigned char *addr;
49b6e95f
DM
13722 int len;
13723
13724 addr = of_get_property(dp, "local-mac-address", &len);
13725 if (addr && len == 6) {
13726 memcpy(dev->dev_addr, addr, 6);
13727 memcpy(dev->perm_addr, dev->dev_addr, 6);
13728 return 0;
1da177e4
LT
13729 }
13730 return -ENODEV;
13731}
13732
13733static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
13734{
13735 struct net_device *dev = tp->dev;
13736
13737 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
2ff43697 13738 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
1da177e4
LT
13739 return 0;
13740}
13741#endif
13742
13743static int __devinit tg3_get_device_address(struct tg3 *tp)
13744{
13745 struct net_device *dev = tp->dev;
13746 u32 hi, lo, mac_offset;
008652b3 13747 int addr_ok = 0;
1da177e4 13748
49b6e95f 13749#ifdef CONFIG_SPARC
1da177e4
LT
13750 if (!tg3_get_macaddr_sparc(tp))
13751 return 0;
13752#endif
13753
13754 mac_offset = 0x7c;
f49639e6 13755 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
a4e2b347 13756 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
1da177e4
LT
13757 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
13758 mac_offset = 0xcc;
13759 if (tg3_nvram_lock(tp))
13760 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
13761 else
13762 tg3_nvram_unlock(tp);
a1b950d5
MC
13763 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
13764 if (tr32(TG3_CPMU_STATUS) & TG3_CPMU_STATUS_PCIE_FUNC)
13765 mac_offset = 0xcc;
13766 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
b5d3772c 13767 mac_offset = 0x10;
1da177e4
LT
13768
13769 /* First try to get it from MAC address mailbox. */
13770 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
13771 if ((hi >> 16) == 0x484b) {
13772 dev->dev_addr[0] = (hi >> 8) & 0xff;
13773 dev->dev_addr[1] = (hi >> 0) & 0xff;
13774
13775 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
13776 dev->dev_addr[2] = (lo >> 24) & 0xff;
13777 dev->dev_addr[3] = (lo >> 16) & 0xff;
13778 dev->dev_addr[4] = (lo >> 8) & 0xff;
13779 dev->dev_addr[5] = (lo >> 0) & 0xff;
1da177e4 13780
008652b3
MC
13781 /* Some old bootcode may report a 0 MAC address in SRAM */
13782 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
13783 }
13784 if (!addr_ok) {
13785 /* Next, try NVRAM. */
df259d8c
MC
13786 if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
13787 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
6d348f2c 13788 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
62cedd11
MC
13789 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
13790 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
008652b3
MC
13791 }
13792 /* Finally just fetch it out of the MAC control regs. */
13793 else {
13794 hi = tr32(MAC_ADDR_0_HIGH);
13795 lo = tr32(MAC_ADDR_0_LOW);
13796
13797 dev->dev_addr[5] = lo & 0xff;
13798 dev->dev_addr[4] = (lo >> 8) & 0xff;
13799 dev->dev_addr[3] = (lo >> 16) & 0xff;
13800 dev->dev_addr[2] = (lo >> 24) & 0xff;
13801 dev->dev_addr[1] = hi & 0xff;
13802 dev->dev_addr[0] = (hi >> 8) & 0xff;
13803 }
1da177e4
LT
13804 }
13805
13806 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
7582a335 13807#ifdef CONFIG_SPARC
1da177e4
LT
13808 if (!tg3_get_default_macaddr_sparc(tp))
13809 return 0;
13810#endif
13811 return -EINVAL;
13812 }
2ff43697 13813 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
1da177e4
LT
13814 return 0;
13815}
13816
59e6b434
DM
13817#define BOUNDARY_SINGLE_CACHELINE 1
13818#define BOUNDARY_MULTI_CACHELINE 2
13819
13820static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
13821{
13822 int cacheline_size;
13823 u8 byte;
13824 int goal;
13825
13826 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
13827 if (byte == 0)
13828 cacheline_size = 1024;
13829 else
13830 cacheline_size = (int) byte * 4;
13831
13832 /* On 5703 and later chips, the boundary bits have no
13833 * effect.
13834 */
13835 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13836 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13837 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
13838 goto out;
13839
13840#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
13841 goal = BOUNDARY_MULTI_CACHELINE;
13842#else
13843#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
13844 goal = BOUNDARY_SINGLE_CACHELINE;
13845#else
13846 goal = 0;
13847#endif
13848#endif
13849
b703df6f
MC
13850 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13851 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
cbf9ca6c
MC
13852 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
13853 goto out;
13854 }
13855
59e6b434
DM
13856 if (!goal)
13857 goto out;
13858
13859 /* PCI controllers on most RISC systems tend to disconnect
13860 * when a device tries to burst across a cache-line boundary.
13861 * Therefore, letting tg3 do so just wastes PCI bandwidth.
13862 *
13863 * Unfortunately, for PCI-E there are only limited
13864 * write-side controls for this, and thus for reads
13865 * we will still get the disconnects. We'll also waste
13866 * these PCI cycles for both read and write for chips
13867 * other than 5700 and 5701 which do not implement the
13868 * boundary bits.
13869 */
13870 if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
13871 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
13872 switch (cacheline_size) {
13873 case 16:
13874 case 32:
13875 case 64:
13876 case 128:
13877 if (goal == BOUNDARY_SINGLE_CACHELINE) {
13878 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
13879 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
13880 } else {
13881 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
13882 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
13883 }
13884 break;
13885
13886 case 256:
13887 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
13888 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
13889 break;
13890
13891 default:
13892 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
13893 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
13894 break;
855e1111 13895 }
59e6b434
DM
13896 } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
13897 switch (cacheline_size) {
13898 case 16:
13899 case 32:
13900 case 64:
13901 if (goal == BOUNDARY_SINGLE_CACHELINE) {
13902 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
13903 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
13904 break;
13905 }
13906 /* fallthrough */
13907 case 128:
13908 default:
13909 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
13910 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
13911 break;
855e1111 13912 }
59e6b434
DM
13913 } else {
13914 switch (cacheline_size) {
13915 case 16:
13916 if (goal == BOUNDARY_SINGLE_CACHELINE) {
13917 val |= (DMA_RWCTRL_READ_BNDRY_16 |
13918 DMA_RWCTRL_WRITE_BNDRY_16);
13919 break;
13920 }
13921 /* fallthrough */
13922 case 32:
13923 if (goal == BOUNDARY_SINGLE_CACHELINE) {
13924 val |= (DMA_RWCTRL_READ_BNDRY_32 |
13925 DMA_RWCTRL_WRITE_BNDRY_32);
13926 break;
13927 }
13928 /* fallthrough */
13929 case 64:
13930 if (goal == BOUNDARY_SINGLE_CACHELINE) {
13931 val |= (DMA_RWCTRL_READ_BNDRY_64 |
13932 DMA_RWCTRL_WRITE_BNDRY_64);
13933 break;
13934 }
13935 /* fallthrough */
13936 case 128:
13937 if (goal == BOUNDARY_SINGLE_CACHELINE) {
13938 val |= (DMA_RWCTRL_READ_BNDRY_128 |
13939 DMA_RWCTRL_WRITE_BNDRY_128);
13940 break;
13941 }
13942 /* fallthrough */
13943 case 256:
13944 val |= (DMA_RWCTRL_READ_BNDRY_256 |
13945 DMA_RWCTRL_WRITE_BNDRY_256);
13946 break;
13947 case 512:
13948 val |= (DMA_RWCTRL_READ_BNDRY_512 |
13949 DMA_RWCTRL_WRITE_BNDRY_512);
13950 break;
13951 case 1024:
13952 default:
13953 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
13954 DMA_RWCTRL_WRITE_BNDRY_1024);
13955 break;
855e1111 13956 }
59e6b434
DM
13957 }
13958
13959out:
13960 return val;
13961}
13962
1da177e4
LT
13963static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
13964{
13965 struct tg3_internal_buffer_desc test_desc;
13966 u32 sram_dma_descs;
13967 int i, ret;
13968
13969 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
13970
13971 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
13972 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
13973 tw32(RDMAC_STATUS, 0);
13974 tw32(WDMAC_STATUS, 0);
13975
13976 tw32(BUFMGR_MODE, 0);
13977 tw32(FTQ_RESET, 0);
13978
13979 test_desc.addr_hi = ((u64) buf_dma) >> 32;
13980 test_desc.addr_lo = buf_dma & 0xffffffff;
13981 test_desc.nic_mbuf = 0x00002100;
13982 test_desc.len = size;
13983
13984 /*
13985 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
13986 * the *second* time the tg3 driver was getting loaded after an
13987 * initial scan.
13988 *
13989 * Broadcom tells me:
13990 * ...the DMA engine is connected to the GRC block and a DMA
13991 * reset may affect the GRC block in some unpredictable way...
13992 * The behavior of resets to individual blocks has not been tested.
13993 *
13994 * Broadcom noted the GRC reset will also reset all sub-components.
13995 */
13996 if (to_device) {
13997 test_desc.cqid_sqid = (13 << 8) | 2;
13998
13999 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
14000 udelay(40);
14001 } else {
14002 test_desc.cqid_sqid = (16 << 8) | 7;
14003
14004 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
14005 udelay(40);
14006 }
14007 test_desc.flags = 0x00000005;
14008
14009 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
14010 u32 val;
14011
14012 val = *(((u32 *)&test_desc) + i);
14013 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
14014 sram_dma_descs + (i * sizeof(u32)));
14015 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
14016 }
14017 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
14018
14019 if (to_device) {
14020 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
14021 } else {
14022 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
14023 }
14024
14025 ret = -ENODEV;
14026 for (i = 0; i < 40; i++) {
14027 u32 val;
14028
14029 if (to_device)
14030 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
14031 else
14032 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
14033 if ((val & 0xffff) == sram_dma_descs) {
14034 ret = 0;
14035 break;
14036 }
14037
14038 udelay(100);
14039 }
14040
14041 return ret;
14042}
14043
ded7340d 14044#define TEST_BUFFER_SIZE 0x2000
1da177e4
LT
14045
14046static int __devinit tg3_test_dma(struct tg3 *tp)
14047{
14048 dma_addr_t buf_dma;
59e6b434 14049 u32 *buf, saved_dma_rwctrl;
cbf9ca6c 14050 int ret = 0;
1da177e4
LT
14051
14052 buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
14053 if (!buf) {
14054 ret = -ENOMEM;
14055 goto out_nofree;
14056 }
14057
14058 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
14059 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
14060
59e6b434 14061 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
1da177e4 14062
b703df6f
MC
14063 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14064 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
cbf9ca6c
MC
14065 goto out;
14066
1da177e4
LT
14067 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
14068 /* DMA read watermark not used on PCIE */
14069 tp->dma_rwctrl |= 0x00180000;
14070 } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
85e94ced
MC
14071 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
14072 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
1da177e4
LT
14073 tp->dma_rwctrl |= 0x003f0000;
14074 else
14075 tp->dma_rwctrl |= 0x003f000f;
14076 } else {
14077 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14078 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
14079 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
49afdeb6 14080 u32 read_water = 0x7;
1da177e4 14081
4a29cc2e
MC
14082 /* If the 5704 is behind the EPB bridge, we can
14083 * do the less restrictive ONE_DMA workaround for
14084 * better performance.
14085 */
14086 if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
14087 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14088 tp->dma_rwctrl |= 0x8000;
14089 else if (ccval == 0x6 || ccval == 0x7)
1da177e4
LT
14090 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
14091
49afdeb6
MC
14092 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
14093 read_water = 4;
59e6b434 14094 /* Set bit 23 to enable PCIX hw bug fix */
49afdeb6
MC
14095 tp->dma_rwctrl |=
14096 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
14097 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
14098 (1 << 23);
4cf78e4f
MC
14099 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
14100 /* 5780 always in PCIX mode */
14101 tp->dma_rwctrl |= 0x00144000;
a4e2b347
MC
14102 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
14103 /* 5714 always in PCIX mode */
14104 tp->dma_rwctrl |= 0x00148000;
1da177e4
LT
14105 } else {
14106 tp->dma_rwctrl |= 0x001b000f;
14107 }
14108 }
14109
14110 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14111 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14112 tp->dma_rwctrl &= 0xfffffff0;
14113
14114 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14115 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
14116 /* Remove this if it causes problems for some boards. */
14117 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
14118
14119 /* On 5700/5701 chips, we need to set this bit.
14120 * Otherwise the chip will issue cacheline transactions
14121 * to streamable DMA memory with not all the byte
14122 * enables turned on. This is an error on several
14123 * RISC PCI controllers, in particular sparc64.
14124 *
14125 * On 5703/5704 chips, this bit has been reassigned
14126 * a different meaning. In particular, it is used
14127 * on those chips to enable a PCI-X workaround.
14128 */
14129 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
14130 }
14131
14132 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14133
14134#if 0
14135 /* Unneeded, already done by tg3_get_invariants. */
14136 tg3_switch_clocks(tp);
14137#endif
14138
1da177e4
LT
14139 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14140 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
14141 goto out;
14142
59e6b434
DM
14143 /* It is best to perform DMA test with maximum write burst size
14144 * to expose the 5700/5701 write DMA bug.
14145 */
14146 saved_dma_rwctrl = tp->dma_rwctrl;
14147 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14148 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14149
1da177e4
LT
14150 while (1) {
14151 u32 *p = buf, i;
14152
14153 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
14154 p[i] = i;
14155
14156 /* Send the buffer to the chip. */
14157 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
14158 if (ret) {
2445e461
MC
14159 dev_err(&tp->pdev->dev,
14160 "%s: Buffer write failed. err = %d\n",
14161 __func__, ret);
1da177e4
LT
14162 break;
14163 }
14164
14165#if 0
14166 /* validate data reached card RAM correctly. */
14167 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14168 u32 val;
14169 tg3_read_mem(tp, 0x2100 + (i*4), &val);
14170 if (le32_to_cpu(val) != p[i]) {
2445e461
MC
14171 dev_err(&tp->pdev->dev,
14172 "%s: Buffer corrupted on device! "
14173 "(%d != %d)\n", __func__, val, i);
1da177e4
LT
14174 /* ret = -ENODEV here? */
14175 }
14176 p[i] = 0;
14177 }
14178#endif
14179 /* Now read it back. */
14180 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
14181 if (ret) {
5129c3a3
MC
14182 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
14183 "err = %d\n", __func__, ret);
1da177e4
LT
14184 break;
14185 }
14186
14187 /* Verify it. */
14188 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14189 if (p[i] == i)
14190 continue;
14191
59e6b434
DM
14192 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14193 DMA_RWCTRL_WRITE_BNDRY_16) {
14194 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
1da177e4
LT
14195 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
14196 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14197 break;
14198 } else {
2445e461
MC
14199 dev_err(&tp->pdev->dev,
14200 "%s: Buffer corrupted on read back! "
14201 "(%d != %d)\n", __func__, p[i], i);
1da177e4
LT
14202 ret = -ENODEV;
14203 goto out;
14204 }
14205 }
14206
14207 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
14208 /* Success. */
14209 ret = 0;
14210 break;
14211 }
14212 }
59e6b434
DM
14213 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14214 DMA_RWCTRL_WRITE_BNDRY_16) {
6d1cfbab
MC
14215 static struct pci_device_id dma_wait_state_chipsets[] = {
14216 { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
14217 PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
14218 { },
14219 };
14220
59e6b434 14221 /* DMA test passed without adjusting DMA boundary,
6d1cfbab
MC
14222 * now look for chipsets that are known to expose the
14223 * DMA bug without failing the test.
59e6b434 14224 */
6d1cfbab
MC
14225 if (pci_dev_present(dma_wait_state_chipsets)) {
14226 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14227 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
14228 }
14229 else
14230 /* Safe to use the calculated DMA boundary. */
14231 tp->dma_rwctrl = saved_dma_rwctrl;
14232
59e6b434
DM
14233 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14234 }
1da177e4
LT
14235
14236out:
14237 pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
14238out_nofree:
14239 return ret;
14240}
14241
14242static void __devinit tg3_init_link_config(struct tg3 *tp)
14243{
14244 tp->link_config.advertising =
14245 (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
14246 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
14247 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
14248 ADVERTISED_Autoneg | ADVERTISED_MII);
14249 tp->link_config.speed = SPEED_INVALID;
14250 tp->link_config.duplex = DUPLEX_INVALID;
14251 tp->link_config.autoneg = AUTONEG_ENABLE;
1da177e4
LT
14252 tp->link_config.active_speed = SPEED_INVALID;
14253 tp->link_config.active_duplex = DUPLEX_INVALID;
14254 tp->link_config.phy_is_low_power = 0;
14255 tp->link_config.orig_speed = SPEED_INVALID;
14256 tp->link_config.orig_duplex = DUPLEX_INVALID;
14257 tp->link_config.orig_autoneg = AUTONEG_INVALID;
14258}
14259
14260static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
14261{
666bc831
MC
14262 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14263 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
14264 tp->bufmgr_config.mbuf_read_dma_low_water =
14265 DEFAULT_MB_RDMA_LOW_WATER_5705;
14266 tp->bufmgr_config.mbuf_mac_rx_low_water =
14267 DEFAULT_MB_MACRX_LOW_WATER_57765;
14268 tp->bufmgr_config.mbuf_high_water =
14269 DEFAULT_MB_HIGH_WATER_57765;
14270
14271 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14272 DEFAULT_MB_RDMA_LOW_WATER_5705;
14273 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14274 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
14275 tp->bufmgr_config.mbuf_high_water_jumbo =
14276 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
14277 } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
fdfec172
MC
14278 tp->bufmgr_config.mbuf_read_dma_low_water =
14279 DEFAULT_MB_RDMA_LOW_WATER_5705;
14280 tp->bufmgr_config.mbuf_mac_rx_low_water =
14281 DEFAULT_MB_MACRX_LOW_WATER_5705;
14282 tp->bufmgr_config.mbuf_high_water =
14283 DEFAULT_MB_HIGH_WATER_5705;
b5d3772c
MC
14284 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14285 tp->bufmgr_config.mbuf_mac_rx_low_water =
14286 DEFAULT_MB_MACRX_LOW_WATER_5906;
14287 tp->bufmgr_config.mbuf_high_water =
14288 DEFAULT_MB_HIGH_WATER_5906;
14289 }
fdfec172
MC
14290
14291 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14292 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
14293 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14294 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
14295 tp->bufmgr_config.mbuf_high_water_jumbo =
14296 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
14297 } else {
14298 tp->bufmgr_config.mbuf_read_dma_low_water =
14299 DEFAULT_MB_RDMA_LOW_WATER;
14300 tp->bufmgr_config.mbuf_mac_rx_low_water =
14301 DEFAULT_MB_MACRX_LOW_WATER;
14302 tp->bufmgr_config.mbuf_high_water =
14303 DEFAULT_MB_HIGH_WATER;
14304
14305 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14306 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
14307 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14308 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
14309 tp->bufmgr_config.mbuf_high_water_jumbo =
14310 DEFAULT_MB_HIGH_WATER_JUMBO;
14311 }
1da177e4
LT
14312
14313 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
14314 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
14315}
14316
14317static char * __devinit tg3_phy_string(struct tg3 *tp)
14318{
79eb6904
MC
14319 switch (tp->phy_id & TG3_PHY_ID_MASK) {
14320 case TG3_PHY_ID_BCM5400: return "5400";
14321 case TG3_PHY_ID_BCM5401: return "5401";
14322 case TG3_PHY_ID_BCM5411: return "5411";
14323 case TG3_PHY_ID_BCM5701: return "5701";
14324 case TG3_PHY_ID_BCM5703: return "5703";
14325 case TG3_PHY_ID_BCM5704: return "5704";
14326 case TG3_PHY_ID_BCM5705: return "5705";
14327 case TG3_PHY_ID_BCM5750: return "5750";
14328 case TG3_PHY_ID_BCM5752: return "5752";
14329 case TG3_PHY_ID_BCM5714: return "5714";
14330 case TG3_PHY_ID_BCM5780: return "5780";
14331 case TG3_PHY_ID_BCM5755: return "5755";
14332 case TG3_PHY_ID_BCM5787: return "5787";
14333 case TG3_PHY_ID_BCM5784: return "5784";
14334 case TG3_PHY_ID_BCM5756: return "5722/5756";
14335 case TG3_PHY_ID_BCM5906: return "5906";
14336 case TG3_PHY_ID_BCM5761: return "5761";
14337 case TG3_PHY_ID_BCM5718C: return "5718C";
14338 case TG3_PHY_ID_BCM5718S: return "5718S";
14339 case TG3_PHY_ID_BCM57765: return "57765";
14340 case TG3_PHY_ID_BCM8002: return "8002/serdes";
1da177e4
LT
14341 case 0: return "serdes";
14342 default: return "unknown";
855e1111 14343 }
1da177e4
LT
14344}
14345
f9804ddb
MC
14346static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
14347{
14348 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
14349 strcpy(str, "PCI Express");
14350 return str;
14351 } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
14352 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
14353
14354 strcpy(str, "PCIX:");
14355
14356 if ((clock_ctrl == 7) ||
14357 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
14358 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
14359 strcat(str, "133MHz");
14360 else if (clock_ctrl == 0)
14361 strcat(str, "33MHz");
14362 else if (clock_ctrl == 2)
14363 strcat(str, "50MHz");
14364 else if (clock_ctrl == 4)
14365 strcat(str, "66MHz");
14366 else if (clock_ctrl == 6)
14367 strcat(str, "100MHz");
f9804ddb
MC
14368 } else {
14369 strcpy(str, "PCI:");
14370 if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
14371 strcat(str, "66MHz");
14372 else
14373 strcat(str, "33MHz");
14374 }
14375 if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
14376 strcat(str, ":32-bit");
14377 else
14378 strcat(str, ":64-bit");
14379 return str;
14380}
14381
8c2dc7e1 14382static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
1da177e4
LT
14383{
14384 struct pci_dev *peer;
14385 unsigned int func, devnr = tp->pdev->devfn & ~7;
14386
14387 for (func = 0; func < 8; func++) {
14388 peer = pci_get_slot(tp->pdev->bus, devnr | func);
14389 if (peer && peer != tp->pdev)
14390 break;
14391 pci_dev_put(peer);
14392 }
16fe9d74
MC
14393 /* 5704 can be configured in single-port mode, set peer to
14394 * tp->pdev in that case.
14395 */
14396 if (!peer) {
14397 peer = tp->pdev;
14398 return peer;
14399 }
1da177e4
LT
14400
14401 /*
14402 * We don't need to keep the refcount elevated; there's no way
14403 * to remove one half of this device without removing the other
14404 */
14405 pci_dev_put(peer);
14406
14407 return peer;
14408}
14409
15f9850d
DM
14410static void __devinit tg3_init_coal(struct tg3 *tp)
14411{
14412 struct ethtool_coalesce *ec = &tp->coal;
14413
14414 memset(ec, 0, sizeof(*ec));
14415 ec->cmd = ETHTOOL_GCOALESCE;
14416 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
14417 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
14418 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
14419 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
14420 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
14421 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
14422 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
14423 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
14424 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
14425
14426 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
14427 HOSTCC_MODE_CLRTICK_TXBD)) {
14428 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
14429 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
14430 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
14431 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
14432 }
d244c892
MC
14433
14434 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
14435 ec->rx_coalesce_usecs_irq = 0;
14436 ec->tx_coalesce_usecs_irq = 0;
14437 ec->stats_block_coalesce_usecs = 0;
14438 }
15f9850d
DM
14439}
14440
7c7d64b8
SH
14441static const struct net_device_ops tg3_netdev_ops = {
14442 .ndo_open = tg3_open,
14443 .ndo_stop = tg3_close,
00829823
SH
14444 .ndo_start_xmit = tg3_start_xmit,
14445 .ndo_get_stats = tg3_get_stats,
14446 .ndo_validate_addr = eth_validate_addr,
14447 .ndo_set_multicast_list = tg3_set_rx_mode,
14448 .ndo_set_mac_address = tg3_set_mac_addr,
14449 .ndo_do_ioctl = tg3_ioctl,
14450 .ndo_tx_timeout = tg3_tx_timeout,
14451 .ndo_change_mtu = tg3_change_mtu,
14452#if TG3_VLAN_TAG_USED
14453 .ndo_vlan_rx_register = tg3_vlan_rx_register,
14454#endif
14455#ifdef CONFIG_NET_POLL_CONTROLLER
14456 .ndo_poll_controller = tg3_poll_controller,
14457#endif
14458};
14459
14460static const struct net_device_ops tg3_netdev_ops_dma_bug = {
14461 .ndo_open = tg3_open,
14462 .ndo_stop = tg3_close,
14463 .ndo_start_xmit = tg3_start_xmit_dma_bug,
7c7d64b8
SH
14464 .ndo_get_stats = tg3_get_stats,
14465 .ndo_validate_addr = eth_validate_addr,
14466 .ndo_set_multicast_list = tg3_set_rx_mode,
14467 .ndo_set_mac_address = tg3_set_mac_addr,
14468 .ndo_do_ioctl = tg3_ioctl,
14469 .ndo_tx_timeout = tg3_tx_timeout,
14470 .ndo_change_mtu = tg3_change_mtu,
14471#if TG3_VLAN_TAG_USED
14472 .ndo_vlan_rx_register = tg3_vlan_rx_register,
14473#endif
14474#ifdef CONFIG_NET_POLL_CONTROLLER
14475 .ndo_poll_controller = tg3_poll_controller,
14476#endif
14477};
14478
1da177e4
LT
14479static int __devinit tg3_init_one(struct pci_dev *pdev,
14480 const struct pci_device_id *ent)
14481{
1da177e4
LT
14482 struct net_device *dev;
14483 struct tg3 *tp;
646c9edd
MC
14484 int i, err, pm_cap;
14485 u32 sndmbx, rcvmbx, intmbx;
f9804ddb 14486 char str[40];
72f2afb8 14487 u64 dma_mask, persist_dma_mask;
1da177e4 14488
05dbe005 14489 printk_once(KERN_INFO "%s\n", version);
1da177e4
LT
14490
14491 err = pci_enable_device(pdev);
14492 if (err) {
2445e461 14493 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
1da177e4
LT
14494 return err;
14495 }
14496
1da177e4
LT
14497 err = pci_request_regions(pdev, DRV_MODULE_NAME);
14498 if (err) {
2445e461 14499 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
1da177e4
LT
14500 goto err_out_disable_pdev;
14501 }
14502
14503 pci_set_master(pdev);
14504
14505 /* Find power-management capability. */
14506 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
14507 if (pm_cap == 0) {
2445e461
MC
14508 dev_err(&pdev->dev,
14509 "Cannot find Power Management capability, aborting\n");
1da177e4
LT
14510 err = -EIO;
14511 goto err_out_free_res;
14512 }
14513
fe5f5787 14514 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
1da177e4 14515 if (!dev) {
2445e461 14516 dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
1da177e4
LT
14517 err = -ENOMEM;
14518 goto err_out_free_res;
14519 }
14520
1da177e4
LT
14521 SET_NETDEV_DEV(dev, &pdev->dev);
14522
1da177e4
LT
14523#if TG3_VLAN_TAG_USED
14524 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
1da177e4
LT
14525#endif
14526
14527 tp = netdev_priv(dev);
14528 tp->pdev = pdev;
14529 tp->dev = dev;
14530 tp->pm_cap = pm_cap;
1da177e4
LT
14531 tp->rx_mode = TG3_DEF_RX_MODE;
14532 tp->tx_mode = TG3_DEF_TX_MODE;
8ef21428 14533
1da177e4
LT
14534 if (tg3_debug > 0)
14535 tp->msg_enable = tg3_debug;
14536 else
14537 tp->msg_enable = TG3_DEF_MSG_ENABLE;
14538
14539 /* The word/byte swap controls here control register access byte
14540 * swapping. DMA data byte swapping is controlled in the GRC_MODE
14541 * setting below.
14542 */
14543 tp->misc_host_ctrl =
14544 MISC_HOST_CTRL_MASK_PCI_INT |
14545 MISC_HOST_CTRL_WORD_SWAP |
14546 MISC_HOST_CTRL_INDIR_ACCESS |
14547 MISC_HOST_CTRL_PCISTATE_RW;
14548
14549 /* The NONFRM (non-frame) byte/word swap controls take effect
14550 * on descriptor entries, anything which isn't packet data.
14551 *
14552 * The StrongARM chips on the board (one for tx, one for rx)
14553 * are running in big-endian mode.
14554 */
14555 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
14556 GRC_MODE_WSWAP_NONFRM_DATA);
14557#ifdef __BIG_ENDIAN
14558 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
14559#endif
14560 spin_lock_init(&tp->lock);
1da177e4 14561 spin_lock_init(&tp->indirect_lock);
c4028958 14562 INIT_WORK(&tp->reset_task, tg3_reset_task);
1da177e4 14563
d5fe488a 14564 tp->regs = pci_ioremap_bar(pdev, BAR_0);
ab0049b4 14565 if (!tp->regs) {
ab96b241 14566 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
1da177e4
LT
14567 err = -ENOMEM;
14568 goto err_out_free_dev;
14569 }
14570
14571 tg3_init_link_config(tp);
14572
1da177e4
LT
14573 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
14574 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
1da177e4 14575
1da177e4 14576 dev->ethtool_ops = &tg3_ethtool_ops;
1da177e4 14577 dev->watchdog_timeo = TG3_TX_TIMEOUT;
1da177e4 14578 dev->irq = pdev->irq;
1da177e4
LT
14579
14580 err = tg3_get_invariants(tp);
14581 if (err) {
ab96b241
MC
14582 dev_err(&pdev->dev,
14583 "Problem fetching invariants of chip, aborting\n");
1da177e4
LT
14584 goto err_out_iounmap;
14585 }
14586
615774fe
MC
14587 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
14588 tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
00829823
SH
14589 dev->netdev_ops = &tg3_netdev_ops;
14590 else
14591 dev->netdev_ops = &tg3_netdev_ops_dma_bug;
14592
14593
4a29cc2e
MC
14594 /* The EPB bridge inside 5714, 5715, and 5780 and any
14595 * device behind the EPB cannot support DMA addresses > 40-bit.
72f2afb8
MC
14596 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
14597 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
14598 * do DMA address check in tg3_start_xmit().
14599 */
4a29cc2e 14600 if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
284901a9 14601 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
4a29cc2e 14602 else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
50cf156a 14603 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
72f2afb8 14604#ifdef CONFIG_HIGHMEM
6a35528a 14605 dma_mask = DMA_BIT_MASK(64);
72f2afb8 14606#endif
4a29cc2e 14607 } else
6a35528a 14608 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
72f2afb8
MC
14609
14610 /* Configure DMA attributes. */
284901a9 14611 if (dma_mask > DMA_BIT_MASK(32)) {
72f2afb8
MC
14612 err = pci_set_dma_mask(pdev, dma_mask);
14613 if (!err) {
14614 dev->features |= NETIF_F_HIGHDMA;
14615 err = pci_set_consistent_dma_mask(pdev,
14616 persist_dma_mask);
14617 if (err < 0) {
ab96b241
MC
14618 dev_err(&pdev->dev, "Unable to obtain 64 bit "
14619 "DMA for consistent allocations\n");
72f2afb8
MC
14620 goto err_out_iounmap;
14621 }
14622 }
14623 }
284901a9
YH
14624 if (err || dma_mask == DMA_BIT_MASK(32)) {
14625 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
72f2afb8 14626 if (err) {
ab96b241
MC
14627 dev_err(&pdev->dev,
14628 "No usable DMA configuration, aborting\n");
72f2afb8
MC
14629 goto err_out_iounmap;
14630 }
14631 }
14632
fdfec172 14633 tg3_init_bufmgr_config(tp);
1da177e4 14634
507399f1
MC
14635 /* Selectively allow TSO based on operating conditions */
14636 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
14637 (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
1da177e4 14638 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
507399f1
MC
14639 else {
14640 tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
14641 tp->fw_needed = NULL;
1da177e4 14642 }
507399f1
MC
14643
14644 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
14645 tp->fw_needed = FIRMWARE_TG3;
1da177e4 14646
4e3a7aaa
MC
14647 /* TSO is on by default on chips that support hardware TSO.
14648 * Firmware TSO on older chips gives lower performance, so it
14649 * is off by default, but can be enabled using ethtool.
14650 */
e849cdc3
MC
14651 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
14652 (dev->features & NETIF_F_IP_CSUM))
14653 dev->features |= NETIF_F_TSO;
14654
14655 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
14656 (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
14657 if (dev->features & NETIF_F_IPV6_CSUM)
b0026624 14658 dev->features |= NETIF_F_TSO6;
e849cdc3
MC
14659 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
14660 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c
MC
14661 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
14662 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
321d32a0 14663 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
e849cdc3 14664 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
9936bcf6 14665 dev->features |= NETIF_F_TSO_ECN;
b0026624 14666 }
1da177e4 14667
1da177e4
LT
14668 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
14669 !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
14670 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
14671 tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
14672 tp->rx_pending = 63;
14673 }
14674
1da177e4
LT
14675 err = tg3_get_device_address(tp);
14676 if (err) {
ab96b241
MC
14677 dev_err(&pdev->dev,
14678 "Could not obtain valid ethernet address, aborting\n");
026a6c21 14679 goto err_out_iounmap;
1da177e4
LT
14680 }
14681
c88864df 14682 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
63532394 14683 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
79ea13ce 14684 if (!tp->aperegs) {
ab96b241
MC
14685 dev_err(&pdev->dev,
14686 "Cannot map APE registers, aborting\n");
c88864df 14687 err = -ENOMEM;
026a6c21 14688 goto err_out_iounmap;
c88864df
MC
14689 }
14690
14691 tg3_ape_lock_init(tp);
7fd76445
MC
14692
14693 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
14694 tg3_read_dash_ver(tp);
c88864df
MC
14695 }
14696
1da177e4
LT
14697 /*
14698 * Reset chip in case UNDI or EFI driver did not shutdown
14699 * DMA self test will enable WDMAC and we'll see (spurious)
14700 * pending DMA on the PCI bus at that point.
14701 */
14702 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
14703 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
1da177e4 14704 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
944d980e 14705 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
14706 }
14707
14708 err = tg3_test_dma(tp);
14709 if (err) {
ab96b241 14710 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
c88864df 14711 goto err_out_apeunmap;
1da177e4
LT
14712 }
14713
1da177e4
LT
14714 /* flow control autonegotiation is default behavior */
14715 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
e18ce346 14716 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
1da177e4 14717
78f90dcf
MC
14718 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
14719 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
14720 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
14721 for (i = 0; i < TG3_IRQ_MAX_VECS; i++) {
14722 struct tg3_napi *tnapi = &tp->napi[i];
14723
14724 tnapi->tp = tp;
14725 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
14726
14727 tnapi->int_mbox = intmbx;
14728 if (i < 4)
14729 intmbx += 0x8;
14730 else
14731 intmbx += 0x4;
14732
14733 tnapi->consmbox = rcvmbx;
14734 tnapi->prodmbox = sndmbx;
14735
14736 if (i) {
14737 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
14738 netif_napi_add(dev, &tnapi->napi, tg3_poll_msix, 64);
14739 } else {
14740 tnapi->coal_now = HOSTCC_MODE_NOW;
14741 netif_napi_add(dev, &tnapi->napi, tg3_poll, 64);
14742 }
14743
14744 if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
14745 break;
14746
14747 /*
14748 * If we support MSIX, we'll be using RSS. If we're using
14749 * RSS, the first vector only handles link interrupts and the
14750 * remaining vectors handle rx and tx interrupts. Reuse the
14751 * mailbox values for the next iteration. The values we setup
14752 * above are still useful for the single vectored mode.
14753 */
14754 if (!i)
14755 continue;
14756
14757 rcvmbx += 0x8;
14758
14759 if (sndmbx & 0x4)
14760 sndmbx -= 0x4;
14761 else
14762 sndmbx += 0xc;
14763 }
14764
15f9850d
DM
14765 tg3_init_coal(tp);
14766
c49a1561
MC
14767 pci_set_drvdata(pdev, dev);
14768
1da177e4
LT
14769 err = register_netdev(dev);
14770 if (err) {
ab96b241 14771 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
0d3031d9 14772 goto err_out_apeunmap;
1da177e4
LT
14773 }
14774
05dbe005
JP
14775 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
14776 tp->board_part_number,
14777 tp->pci_chip_rev_id,
14778 tg3_bus_string(tp, str),
14779 dev->dev_addr);
1da177e4 14780
3f0e3ad7
MC
14781 if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
14782 struct phy_device *phydev;
14783 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
5129c3a3
MC
14784 netdev_info(dev,
14785 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
05dbe005 14786 phydev->drv->name, dev_name(&phydev->dev));
3f0e3ad7 14787 } else
5129c3a3
MC
14788 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
14789 "(WireSpeed[%d])\n", tg3_phy_string(tp),
05dbe005
JP
14790 ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
14791 ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
14792 "10/100/1000Base-T")),
14793 (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0);
14794
14795 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
14796 (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
14797 (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
14798 (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
14799 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
14800 (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
14801 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
14802 tp->dma_rwctrl,
14803 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
14804 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
1da177e4
LT
14805
14806 return 0;
14807
0d3031d9
MC
14808err_out_apeunmap:
14809 if (tp->aperegs) {
14810 iounmap(tp->aperegs);
14811 tp->aperegs = NULL;
14812 }
14813
1da177e4 14814err_out_iounmap:
6892914f
MC
14815 if (tp->regs) {
14816 iounmap(tp->regs);
22abe310 14817 tp->regs = NULL;
6892914f 14818 }
1da177e4
LT
14819
14820err_out_free_dev:
14821 free_netdev(dev);
14822
14823err_out_free_res:
14824 pci_release_regions(pdev);
14825
14826err_out_disable_pdev:
14827 pci_disable_device(pdev);
14828 pci_set_drvdata(pdev, NULL);
14829 return err;
14830}
14831
14832static void __devexit tg3_remove_one(struct pci_dev *pdev)
14833{
14834 struct net_device *dev = pci_get_drvdata(pdev);
14835
14836 if (dev) {
14837 struct tg3 *tp = netdev_priv(dev);
14838
077f849d
JSR
14839 if (tp->fw)
14840 release_firmware(tp->fw);
14841
7faa006f 14842 flush_scheduled_work();
158d7abd 14843
b02fd9e3
MC
14844 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
14845 tg3_phy_fini(tp);
158d7abd 14846 tg3_mdio_fini(tp);
b02fd9e3 14847 }
158d7abd 14848
1da177e4 14849 unregister_netdev(dev);
0d3031d9
MC
14850 if (tp->aperegs) {
14851 iounmap(tp->aperegs);
14852 tp->aperegs = NULL;
14853 }
6892914f
MC
14854 if (tp->regs) {
14855 iounmap(tp->regs);
22abe310 14856 tp->regs = NULL;
6892914f 14857 }
1da177e4
LT
14858 free_netdev(dev);
14859 pci_release_regions(pdev);
14860 pci_disable_device(pdev);
14861 pci_set_drvdata(pdev, NULL);
14862 }
14863}
14864
14865static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
14866{
14867 struct net_device *dev = pci_get_drvdata(pdev);
14868 struct tg3 *tp = netdev_priv(dev);
12dac075 14869 pci_power_t target_state;
1da177e4
LT
14870 int err;
14871
3e0c95fd
MC
14872 /* PCI register 4 needs to be saved whether netif_running() or not.
14873 * MSI address and data need to be saved if using MSI and
14874 * netif_running().
14875 */
14876 pci_save_state(pdev);
14877
1da177e4
LT
14878 if (!netif_running(dev))
14879 return 0;
14880
7faa006f 14881 flush_scheduled_work();
b02fd9e3 14882 tg3_phy_stop(tp);
1da177e4
LT
14883 tg3_netif_stop(tp);
14884
14885 del_timer_sync(&tp->timer);
14886
f47c11ee 14887 tg3_full_lock(tp, 1);
1da177e4 14888 tg3_disable_ints(tp);
f47c11ee 14889 tg3_full_unlock(tp);
1da177e4
LT
14890
14891 netif_device_detach(dev);
14892
f47c11ee 14893 tg3_full_lock(tp, 0);
944d980e 14894 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
6a9eba15 14895 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
f47c11ee 14896 tg3_full_unlock(tp);
1da177e4 14897
12dac075
RW
14898 target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
14899
14900 err = tg3_set_power_state(tp, target_state);
1da177e4 14901 if (err) {
b02fd9e3
MC
14902 int err2;
14903
f47c11ee 14904 tg3_full_lock(tp, 0);
1da177e4 14905
6a9eba15 14906 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
b02fd9e3
MC
14907 err2 = tg3_restart_hw(tp, 1);
14908 if (err2)
b9ec6c1b 14909 goto out;
1da177e4
LT
14910
14911 tp->timer.expires = jiffies + tp->timer_offset;
14912 add_timer(&tp->timer);
14913
14914 netif_device_attach(dev);
14915 tg3_netif_start(tp);
14916
b9ec6c1b 14917out:
f47c11ee 14918 tg3_full_unlock(tp);
b02fd9e3
MC
14919
14920 if (!err2)
14921 tg3_phy_start(tp);
1da177e4
LT
14922 }
14923
14924 return err;
14925}
14926
14927static int tg3_resume(struct pci_dev *pdev)
14928{
14929 struct net_device *dev = pci_get_drvdata(pdev);
14930 struct tg3 *tp = netdev_priv(dev);
14931 int err;
14932
3e0c95fd
MC
14933 pci_restore_state(tp->pdev);
14934
1da177e4
LT
14935 if (!netif_running(dev))
14936 return 0;
14937
bc1c7567 14938 err = tg3_set_power_state(tp, PCI_D0);
1da177e4
LT
14939 if (err)
14940 return err;
14941
14942 netif_device_attach(dev);
14943
f47c11ee 14944 tg3_full_lock(tp, 0);
1da177e4 14945
6a9eba15 14946 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
b9ec6c1b
MC
14947 err = tg3_restart_hw(tp, 1);
14948 if (err)
14949 goto out;
1da177e4
LT
14950
14951 tp->timer.expires = jiffies + tp->timer_offset;
14952 add_timer(&tp->timer);
14953
1da177e4
LT
14954 tg3_netif_start(tp);
14955
b9ec6c1b 14956out:
f47c11ee 14957 tg3_full_unlock(tp);
1da177e4 14958
b02fd9e3
MC
14959 if (!err)
14960 tg3_phy_start(tp);
14961
b9ec6c1b 14962 return err;
1da177e4
LT
14963}
14964
14965static struct pci_driver tg3_driver = {
14966 .name = DRV_MODULE_NAME,
14967 .id_table = tg3_pci_tbl,
14968 .probe = tg3_init_one,
14969 .remove = __devexit_p(tg3_remove_one),
14970 .suspend = tg3_suspend,
14971 .resume = tg3_resume
14972};
14973
14974static int __init tg3_init(void)
14975{
29917620 14976 return pci_register_driver(&tg3_driver);
1da177e4
LT
14977}
14978
14979static void __exit tg3_cleanup(void)
14980{
14981 pci_unregister_driver(&tg3_driver);
14982}
14983
14984module_init(tg3_init);
14985module_exit(tg3_cleanup);