]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/net/tg3.c
tg3: Relax 5717 serdes restriction
[net-next-2.6.git] / drivers / net / tg3.c
CommitLineData
1da177e4
LT
1/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
ba5b0bfa 7 * Copyright (C) 2005-2010 Broadcom Corporation.
1da177e4
LT
8 *
9 * Firmware is:
49cabf49
MC
10 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
1da177e4
LT
16 */
17
1da177e4
LT
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
21#include <linux/kernel.h>
22#include <linux/types.h>
23#include <linux/compiler.h>
24#include <linux/slab.h>
25#include <linux/delay.h>
14c85021 26#include <linux/in.h>
1da177e4
LT
27#include <linux/init.h>
28#include <linux/ioport.h>
29#include <linux/pci.h>
30#include <linux/netdevice.h>
31#include <linux/etherdevice.h>
32#include <linux/skbuff.h>
33#include <linux/ethtool.h>
34#include <linux/mii.h>
158d7abd 35#include <linux/phy.h>
a9daf367 36#include <linux/brcmphy.h>
1da177e4
LT
37#include <linux/if_vlan.h>
38#include <linux/ip.h>
39#include <linux/tcp.h>
40#include <linux/workqueue.h>
61487480 41#include <linux/prefetch.h>
f9a5f7d3 42#include <linux/dma-mapping.h>
077f849d 43#include <linux/firmware.h>
1da177e4
LT
44
45#include <net/checksum.h>
c9bdd4b5 46#include <net/ip.h>
1da177e4
LT
47
48#include <asm/system.h>
49#include <asm/io.h>
50#include <asm/byteorder.h>
51#include <asm/uaccess.h>
52
49b6e95f 53#ifdef CONFIG_SPARC
1da177e4 54#include <asm/idprom.h>
49b6e95f 55#include <asm/prom.h>
1da177e4
LT
56#endif
57
63532394
MC
58#define BAR_0 0
59#define BAR_2 2
60
1da177e4
LT
61#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
62#define TG3_VLAN_TAG_USED 1
63#else
64#define TG3_VLAN_TAG_USED 0
65#endif
66
1da177e4
LT
67#include "tg3.h"
68
69#define DRV_MODULE_NAME "tg3"
83038a2a
MC
70#define DRV_MODULE_VERSION "3.111"
71#define DRV_MODULE_RELDATE "June 5, 2010"
1da177e4
LT
72
73#define TG3_DEF_MAC_MODE 0
74#define TG3_DEF_RX_MODE 0
75#define TG3_DEF_TX_MODE 0
76#define TG3_DEF_MSG_ENABLE \
77 (NETIF_MSG_DRV | \
78 NETIF_MSG_PROBE | \
79 NETIF_MSG_LINK | \
80 NETIF_MSG_TIMER | \
81 NETIF_MSG_IFDOWN | \
82 NETIF_MSG_IFUP | \
83 NETIF_MSG_RX_ERR | \
84 NETIF_MSG_TX_ERR)
85
86/* length of time before we decide the hardware is borked,
87 * and dev->tx_timeout() should be called to fix the problem
88 */
89#define TG3_TX_TIMEOUT (5 * HZ)
90
91/* hardware minimum and maximum for a single frame's data payload */
92#define TG3_MIN_MTU 60
93#define TG3_MAX_MTU(tp) \
8f666b07 94 ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
1da177e4
LT
95
96/* These numbers seem to be hard coded in the NIC firmware somehow.
97 * You can't change the ring sizes, but you can change where you place
98 * them in the NIC onboard memory.
99 */
100#define TG3_RX_RING_SIZE 512
101#define TG3_DEF_RX_RING_PENDING 200
102#define TG3_RX_JUMBO_RING_SIZE 256
103#define TG3_DEF_RX_JUMBO_RING_PENDING 100
c6cdf436 104#define TG3_RSS_INDIR_TBL_SIZE 128
1da177e4
LT
105
106/* Do not place this n-ring entries value into the tp struct itself,
107 * we really want to expose these constants to GCC so that modulo et
108 * al. operations are done with shifts and masks instead of with
109 * hw multiply/modulo instructions. Another solution would be to
110 * replace things like '% foo' with '& (foo - 1)'.
111 */
112#define TG3_RX_RCB_RING_SIZE(tp) \
f6eb9b1f 113 (((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) && \
5ea1c506 114 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) ? 1024 : 512)
1da177e4
LT
115
116#define TG3_TX_RING_SIZE 512
117#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
118
119#define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
120 TG3_RX_RING_SIZE)
79ed5ac7
MC
121#define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_ext_rx_buffer_desc) * \
122 TG3_RX_JUMBO_RING_SIZE)
1da177e4 123#define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
79ed5ac7 124 TG3_RX_RCB_RING_SIZE(tp))
1da177e4
LT
125#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
126 TG3_TX_RING_SIZE)
1da177e4
LT
127#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
128
9dc7a113
MC
129#define TG3_RX_DMA_ALIGN 16
130#define TG3_RX_HEADROOM ALIGN(VLAN_HLEN, TG3_RX_DMA_ALIGN)
131
287be12e
MC
132#define TG3_DMA_BYTE_ENAB 64
133
134#define TG3_RX_STD_DMA_SZ 1536
135#define TG3_RX_JMB_DMA_SZ 9046
136
137#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
138
139#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
140#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
1da177e4 141
2b2cdb65
MC
142#define TG3_RX_STD_BUFF_RING_SIZE \
143 (sizeof(struct ring_info) * TG3_RX_RING_SIZE)
144
145#define TG3_RX_JMB_BUFF_RING_SIZE \
146 (sizeof(struct ring_info) * TG3_RX_JUMBO_RING_SIZE)
147
d2757fc4
MC
148/* Due to a hardware bug, the 5701 can only DMA to memory addresses
149 * that are at least dword aligned when used in PCIX mode. The driver
150 * works around this bug by double copying the packet. This workaround
151 * is built into the normal double copy length check for efficiency.
152 *
153 * However, the double copy is only necessary on those architectures
154 * where unaligned memory accesses are inefficient. For those architectures
155 * where unaligned memory accesses incur little penalty, we can reintegrate
156 * the 5701 in the normal rx path. Doing so saves a device structure
157 * dereference by hardcoding the double copy threshold in place.
158 */
159#define TG3_RX_COPY_THRESHOLD 256
160#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
161 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
162#else
163 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
164#endif
165
1da177e4 166/* minimum number of free TX descriptors required to wake up TX process */
f3f3f27e 167#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
1da177e4 168
ad829268
MC
169#define TG3_RAW_IP_ALIGN 2
170
1da177e4
LT
171/* number of ETHTOOL_GSTATS u64's */
172#define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
173
4cafd3f5
MC
174#define TG3_NUM_TEST 6
175
c6cdf436
MC
176#define TG3_FW_UPDATE_TIMEOUT_SEC 5
177
077f849d
JSR
178#define FIRMWARE_TG3 "tigon/tg3.bin"
179#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
180#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
181
1da177e4 182static char version[] __devinitdata =
05dbe005 183 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
1da177e4
LT
184
185MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
186MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
187MODULE_LICENSE("GPL");
188MODULE_VERSION(DRV_MODULE_VERSION);
077f849d
JSR
189MODULE_FIRMWARE(FIRMWARE_TG3);
190MODULE_FIRMWARE(FIRMWARE_TG3TSO);
191MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
192
1da177e4
LT
193static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
194module_param(tg3_debug, int, 0);
195MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
196
a3aa1884 197static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
13185217
HK
198 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
199 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
200 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
201 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
202 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
203 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
204 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
205 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
206 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
207 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
208 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
209 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
210 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
211 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
212 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
213 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
214 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
215 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
216 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
217 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
218 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
219 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
220 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
221 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
126a3368 222 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
13185217
HK
223 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
224 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
225 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
226 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
227 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
228 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
229 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
230 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
231 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
232 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
233 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
234 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
235 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
236 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
126a3368 237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
13185217
HK
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
676917d4 241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
13185217
HK
242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
b5d3772c
MC
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
d30cdd28
MC
251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
6c7af27c 253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
9936bcf6
MC
254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
c88e668b
MC
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
2befdcea
MC
258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
321d32a0
MC
260 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
261 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
5e7ccf20 263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
5001e2f6
MC
264 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
265 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5724)},
b0f75221
MC
267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
271 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
272 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
302b500b 273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
13185217
HK
274 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
275 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
276 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
277 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
278 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
279 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
280 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
281 {}
1da177e4
LT
282};
283
284MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
285
50da859d 286static const struct {
1da177e4
LT
287 const char string[ETH_GSTRING_LEN];
288} ethtool_stats_keys[TG3_NUM_STATS] = {
289 { "rx_octets" },
290 { "rx_fragments" },
291 { "rx_ucast_packets" },
292 { "rx_mcast_packets" },
293 { "rx_bcast_packets" },
294 { "rx_fcs_errors" },
295 { "rx_align_errors" },
296 { "rx_xon_pause_rcvd" },
297 { "rx_xoff_pause_rcvd" },
298 { "rx_mac_ctrl_rcvd" },
299 { "rx_xoff_entered" },
300 { "rx_frame_too_long_errors" },
301 { "rx_jabbers" },
302 { "rx_undersize_packets" },
303 { "rx_in_length_errors" },
304 { "rx_out_length_errors" },
305 { "rx_64_or_less_octet_packets" },
306 { "rx_65_to_127_octet_packets" },
307 { "rx_128_to_255_octet_packets" },
308 { "rx_256_to_511_octet_packets" },
309 { "rx_512_to_1023_octet_packets" },
310 { "rx_1024_to_1522_octet_packets" },
311 { "rx_1523_to_2047_octet_packets" },
312 { "rx_2048_to_4095_octet_packets" },
313 { "rx_4096_to_8191_octet_packets" },
314 { "rx_8192_to_9022_octet_packets" },
315
316 { "tx_octets" },
317 { "tx_collisions" },
318
319 { "tx_xon_sent" },
320 { "tx_xoff_sent" },
321 { "tx_flow_control" },
322 { "tx_mac_errors" },
323 { "tx_single_collisions" },
324 { "tx_mult_collisions" },
325 { "tx_deferred" },
326 { "tx_excessive_collisions" },
327 { "tx_late_collisions" },
328 { "tx_collide_2times" },
329 { "tx_collide_3times" },
330 { "tx_collide_4times" },
331 { "tx_collide_5times" },
332 { "tx_collide_6times" },
333 { "tx_collide_7times" },
334 { "tx_collide_8times" },
335 { "tx_collide_9times" },
336 { "tx_collide_10times" },
337 { "tx_collide_11times" },
338 { "tx_collide_12times" },
339 { "tx_collide_13times" },
340 { "tx_collide_14times" },
341 { "tx_collide_15times" },
342 { "tx_ucast_packets" },
343 { "tx_mcast_packets" },
344 { "tx_bcast_packets" },
345 { "tx_carrier_sense_errors" },
346 { "tx_discards" },
347 { "tx_errors" },
348
349 { "dma_writeq_full" },
350 { "dma_write_prioq_full" },
351 { "rxbds_empty" },
352 { "rx_discards" },
353 { "rx_errors" },
354 { "rx_threshold_hit" },
355
356 { "dma_readq_full" },
357 { "dma_read_prioq_full" },
358 { "tx_comp_queue_full" },
359
360 { "ring_set_send_prod_index" },
361 { "ring_status_update" },
362 { "nic_irqs" },
363 { "nic_avoided_irqs" },
364 { "nic_tx_threshold_hit" }
365};
366
50da859d 367static const struct {
4cafd3f5
MC
368 const char string[ETH_GSTRING_LEN];
369} ethtool_test_keys[TG3_NUM_TEST] = {
370 { "nvram test (online) " },
371 { "link test (online) " },
372 { "register test (offline)" },
373 { "memory test (offline)" },
374 { "loopback test (offline)" },
375 { "interrupt test (offline)" },
376};
377
b401e9e2
MC
378static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
379{
380 writel(val, tp->regs + off);
381}
382
383static u32 tg3_read32(struct tg3 *tp, u32 off)
384{
de6f31eb 385 return readl(tp->regs + off);
b401e9e2
MC
386}
387
0d3031d9
MC
388static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
389{
390 writel(val, tp->aperegs + off);
391}
392
393static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
394{
de6f31eb 395 return readl(tp->aperegs + off);
0d3031d9
MC
396}
397
1da177e4
LT
398static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
399{
6892914f
MC
400 unsigned long flags;
401
402 spin_lock_irqsave(&tp->indirect_lock, flags);
1ee582d8
MC
403 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
404 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
6892914f 405 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1ee582d8
MC
406}
407
408static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
409{
410 writel(val, tp->regs + off);
411 readl(tp->regs + off);
1da177e4
LT
412}
413
6892914f 414static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
1da177e4 415{
6892914f
MC
416 unsigned long flags;
417 u32 val;
418
419 spin_lock_irqsave(&tp->indirect_lock, flags);
420 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
421 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
422 spin_unlock_irqrestore(&tp->indirect_lock, flags);
423 return val;
424}
425
426static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
427{
428 unsigned long flags;
429
430 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
431 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
432 TG3_64BIT_REG_LOW, val);
433 return;
434 }
66711e66 435 if (off == TG3_RX_STD_PROD_IDX_REG) {
6892914f
MC
436 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
437 TG3_64BIT_REG_LOW, val);
438 return;
1da177e4 439 }
6892914f
MC
440
441 spin_lock_irqsave(&tp->indirect_lock, flags);
442 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
443 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
444 spin_unlock_irqrestore(&tp->indirect_lock, flags);
445
446 /* In indirect mode when disabling interrupts, we also need
447 * to clear the interrupt bit in the GRC local ctrl register.
448 */
449 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
450 (val == 0x1)) {
451 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
452 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
453 }
454}
455
456static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
457{
458 unsigned long flags;
459 u32 val;
460
461 spin_lock_irqsave(&tp->indirect_lock, flags);
462 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
463 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
464 spin_unlock_irqrestore(&tp->indirect_lock, flags);
465 return val;
466}
467
b401e9e2
MC
468/* usec_wait specifies the wait time in usec when writing to certain registers
469 * where it is unsafe to read back the register without some delay.
470 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
471 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
472 */
473static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
6892914f 474{
b401e9e2
MC
475 if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
476 (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
477 /* Non-posted methods */
478 tp->write32(tp, off, val);
479 else {
480 /* Posted method */
481 tg3_write32(tp, off, val);
482 if (usec_wait)
483 udelay(usec_wait);
484 tp->read32(tp, off);
485 }
486 /* Wait again after the read for the posted method to guarantee that
487 * the wait time is met.
488 */
489 if (usec_wait)
490 udelay(usec_wait);
1da177e4
LT
491}
492
09ee929c
MC
493static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
494{
495 tp->write32_mbox(tp, off, val);
6892914f
MC
496 if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
497 !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
498 tp->read32_mbox(tp, off);
09ee929c
MC
499}
500
20094930 501static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
1da177e4
LT
502{
503 void __iomem *mbox = tp->regs + off;
504 writel(val, mbox);
505 if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
506 writel(val, mbox);
507 if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
508 readl(mbox);
509}
510
b5d3772c
MC
511static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
512{
de6f31eb 513 return readl(tp->regs + off + GRCMBOX_BASE);
b5d3772c
MC
514}
515
516static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
517{
518 writel(val, tp->regs + off + GRCMBOX_BASE);
519}
520
c6cdf436 521#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
09ee929c 522#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
c6cdf436
MC
523#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
524#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
525#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
20094930 526
c6cdf436
MC
527#define tw32(reg, val) tp->write32(tp, reg, val)
528#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
529#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
530#define tr32(reg) tp->read32(tp, reg)
1da177e4
LT
531
532static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
533{
6892914f
MC
534 unsigned long flags;
535
b5d3772c
MC
536 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
537 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
538 return;
539
6892914f 540 spin_lock_irqsave(&tp->indirect_lock, flags);
bbadf503
MC
541 if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
542 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
543 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 544
bbadf503
MC
545 /* Always leave this as zero. */
546 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
547 } else {
548 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
549 tw32_f(TG3PCI_MEM_WIN_DATA, val);
28fbef78 550
bbadf503
MC
551 /* Always leave this as zero. */
552 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
553 }
554 spin_unlock_irqrestore(&tp->indirect_lock, flags);
758a6139
DM
555}
556
1da177e4
LT
557static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
558{
6892914f
MC
559 unsigned long flags;
560
b5d3772c
MC
561 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
562 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
563 *val = 0;
564 return;
565 }
566
6892914f 567 spin_lock_irqsave(&tp->indirect_lock, flags);
bbadf503
MC
568 if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
569 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
570 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 571
bbadf503
MC
572 /* Always leave this as zero. */
573 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
574 } else {
575 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
576 *val = tr32(TG3PCI_MEM_WIN_DATA);
577
578 /* Always leave this as zero. */
579 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
580 }
6892914f 581 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1da177e4
LT
582}
583
0d3031d9
MC
584static void tg3_ape_lock_init(struct tg3 *tp)
585{
586 int i;
f92d9dc1
MC
587 u32 regbase;
588
589 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
590 regbase = TG3_APE_LOCK_GRANT;
591 else
592 regbase = TG3_APE_PER_LOCK_GRANT;
0d3031d9
MC
593
594 /* Make sure the driver hasn't any stale locks. */
595 for (i = 0; i < 8; i++)
f92d9dc1 596 tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
0d3031d9
MC
597}
598
599static int tg3_ape_lock(struct tg3 *tp, int locknum)
600{
601 int i, off;
602 int ret = 0;
f92d9dc1 603 u32 status, req, gnt;
0d3031d9
MC
604
605 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
606 return 0;
607
608 switch (locknum) {
33f401ae
MC
609 case TG3_APE_LOCK_GRC:
610 case TG3_APE_LOCK_MEM:
611 break;
612 default:
613 return -EINVAL;
0d3031d9
MC
614 }
615
f92d9dc1
MC
616 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
617 req = TG3_APE_LOCK_REQ;
618 gnt = TG3_APE_LOCK_GRANT;
619 } else {
620 req = TG3_APE_PER_LOCK_REQ;
621 gnt = TG3_APE_PER_LOCK_GRANT;
622 }
623
0d3031d9
MC
624 off = 4 * locknum;
625
f92d9dc1 626 tg3_ape_write32(tp, req + off, APE_LOCK_REQ_DRIVER);
0d3031d9
MC
627
628 /* Wait for up to 1 millisecond to acquire lock. */
629 for (i = 0; i < 100; i++) {
f92d9dc1 630 status = tg3_ape_read32(tp, gnt + off);
0d3031d9
MC
631 if (status == APE_LOCK_GRANT_DRIVER)
632 break;
633 udelay(10);
634 }
635
636 if (status != APE_LOCK_GRANT_DRIVER) {
637 /* Revoke the lock request. */
f92d9dc1 638 tg3_ape_write32(tp, gnt + off,
0d3031d9
MC
639 APE_LOCK_GRANT_DRIVER);
640
641 ret = -EBUSY;
642 }
643
644 return ret;
645}
646
647static void tg3_ape_unlock(struct tg3 *tp, int locknum)
648{
f92d9dc1 649 u32 gnt;
0d3031d9
MC
650
651 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
652 return;
653
654 switch (locknum) {
33f401ae
MC
655 case TG3_APE_LOCK_GRC:
656 case TG3_APE_LOCK_MEM:
657 break;
658 default:
659 return;
0d3031d9
MC
660 }
661
f92d9dc1
MC
662 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
663 gnt = TG3_APE_LOCK_GRANT;
664 else
665 gnt = TG3_APE_PER_LOCK_GRANT;
666
667 tg3_ape_write32(tp, gnt + 4 * locknum, APE_LOCK_GRANT_DRIVER);
0d3031d9
MC
668}
669
1da177e4
LT
670static void tg3_disable_ints(struct tg3 *tp)
671{
89aeb3bc
MC
672 int i;
673
1da177e4
LT
674 tw32(TG3PCI_MISC_HOST_CTRL,
675 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc
MC
676 for (i = 0; i < tp->irq_max; i++)
677 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
1da177e4
LT
678}
679
1da177e4
LT
680static void tg3_enable_ints(struct tg3 *tp)
681{
89aeb3bc 682 int i;
89aeb3bc 683
bbe832c0
MC
684 tp->irq_sync = 0;
685 wmb();
686
1da177e4
LT
687 tw32(TG3PCI_MISC_HOST_CTRL,
688 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc 689
f89f38b8 690 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
89aeb3bc
MC
691 for (i = 0; i < tp->irq_cnt; i++) {
692 struct tg3_napi *tnapi = &tp->napi[i];
c6cdf436 693
898a56f8 694 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
89aeb3bc
MC
695 if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
696 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
f19af9c2 697
f89f38b8 698 tp->coal_now |= tnapi->coal_now;
89aeb3bc 699 }
f19af9c2
MC
700
701 /* Force an initial interrupt */
702 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
703 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
704 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
705 else
f89f38b8
MC
706 tw32(HOSTCC_MODE, tp->coal_now);
707
708 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
1da177e4
LT
709}
710
17375d25 711static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
04237ddd 712{
17375d25 713 struct tg3 *tp = tnapi->tp;
898a56f8 714 struct tg3_hw_status *sblk = tnapi->hw_status;
04237ddd
MC
715 unsigned int work_exists = 0;
716
717 /* check for phy events */
718 if (!(tp->tg3_flags &
719 (TG3_FLAG_USE_LINKCHG_REG |
720 TG3_FLAG_POLL_SERDES))) {
721 if (sblk->status & SD_STATUS_LINK_CHG)
722 work_exists = 1;
723 }
724 /* check for RX/TX work to do */
f3f3f27e 725 if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
8d9d7cfc 726 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
04237ddd
MC
727 work_exists = 1;
728
729 return work_exists;
730}
731
17375d25 732/* tg3_int_reenable
04237ddd
MC
733 * similar to tg3_enable_ints, but it accurately determines whether there
734 * is new work pending and can return without flushing the PIO write
6aa20a22 735 * which reenables interrupts
1da177e4 736 */
17375d25 737static void tg3_int_reenable(struct tg3_napi *tnapi)
1da177e4 738{
17375d25
MC
739 struct tg3 *tp = tnapi->tp;
740
898a56f8 741 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
1da177e4
LT
742 mmiowb();
743
fac9b83e
DM
744 /* When doing tagged status, this work check is unnecessary.
745 * The last_tag we write above tells the chip which piece of
746 * work we've completed.
747 */
748 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
17375d25 749 tg3_has_work(tnapi))
04237ddd 750 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 751 HOSTCC_MODE_ENABLE | tnapi->coal_now);
1da177e4
LT
752}
753
fed97810
MC
754static void tg3_napi_disable(struct tg3 *tp)
755{
756 int i;
757
758 for (i = tp->irq_cnt - 1; i >= 0; i--)
759 napi_disable(&tp->napi[i].napi);
760}
761
762static void tg3_napi_enable(struct tg3 *tp)
763{
764 int i;
765
766 for (i = 0; i < tp->irq_cnt; i++)
767 napi_enable(&tp->napi[i].napi);
768}
769
1da177e4
LT
770static inline void tg3_netif_stop(struct tg3 *tp)
771{
bbe832c0 772 tp->dev->trans_start = jiffies; /* prevent tx timeout */
fed97810 773 tg3_napi_disable(tp);
1da177e4
LT
774 netif_tx_disable(tp->dev);
775}
776
777static inline void tg3_netif_start(struct tg3 *tp)
778{
fe5f5787
MC
779 /* NOTE: unconditional netif_tx_wake_all_queues is only
780 * appropriate so long as all callers are assured to
781 * have free tx slots (such as after tg3_init_hw)
1da177e4 782 */
fe5f5787
MC
783 netif_tx_wake_all_queues(tp->dev);
784
fed97810
MC
785 tg3_napi_enable(tp);
786 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
f47c11ee 787 tg3_enable_ints(tp);
1da177e4
LT
788}
789
790static void tg3_switch_clocks(struct tg3 *tp)
791{
f6eb9b1f 792 u32 clock_ctrl;
1da177e4
LT
793 u32 orig_clock_ctrl;
794
795d01c5
MC
795 if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
796 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
4cf78e4f
MC
797 return;
798
f6eb9b1f
MC
799 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
800
1da177e4
LT
801 orig_clock_ctrl = clock_ctrl;
802 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
803 CLOCK_CTRL_CLKRUN_OENABLE |
804 0x1f);
805 tp->pci_clock_ctrl = clock_ctrl;
806
807 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
808 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
b401e9e2
MC
809 tw32_wait_f(TG3PCI_CLOCK_CTRL,
810 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
1da177e4
LT
811 }
812 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
b401e9e2
MC
813 tw32_wait_f(TG3PCI_CLOCK_CTRL,
814 clock_ctrl |
815 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
816 40);
817 tw32_wait_f(TG3PCI_CLOCK_CTRL,
818 clock_ctrl | (CLOCK_CTRL_ALTCLK),
819 40);
1da177e4 820 }
b401e9e2 821 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
1da177e4
LT
822}
823
824#define PHY_BUSY_LOOPS 5000
825
826static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
827{
828 u32 frame_val;
829 unsigned int loops;
830 int ret;
831
832 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
833 tw32_f(MAC_MI_MODE,
834 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
835 udelay(80);
836 }
837
838 *val = 0x0;
839
882e9793 840 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
841 MI_COM_PHY_ADDR_MASK);
842 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
843 MI_COM_REG_ADDR_MASK);
844 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
6aa20a22 845
1da177e4
LT
846 tw32_f(MAC_MI_COM, frame_val);
847
848 loops = PHY_BUSY_LOOPS;
849 while (loops != 0) {
850 udelay(10);
851 frame_val = tr32(MAC_MI_COM);
852
853 if ((frame_val & MI_COM_BUSY) == 0) {
854 udelay(5);
855 frame_val = tr32(MAC_MI_COM);
856 break;
857 }
858 loops -= 1;
859 }
860
861 ret = -EBUSY;
862 if (loops != 0) {
863 *val = frame_val & MI_COM_DATA_MASK;
864 ret = 0;
865 }
866
867 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
868 tw32_f(MAC_MI_MODE, tp->mi_mode);
869 udelay(80);
870 }
871
872 return ret;
873}
874
875static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
876{
877 u32 frame_val;
878 unsigned int loops;
879 int ret;
880
7f97a4bd 881 if ((tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
b5d3772c
MC
882 (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
883 return 0;
884
1da177e4
LT
885 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
886 tw32_f(MAC_MI_MODE,
887 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
888 udelay(80);
889 }
890
882e9793 891 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
892 MI_COM_PHY_ADDR_MASK);
893 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
894 MI_COM_REG_ADDR_MASK);
895 frame_val |= (val & MI_COM_DATA_MASK);
896 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
6aa20a22 897
1da177e4
LT
898 tw32_f(MAC_MI_COM, frame_val);
899
900 loops = PHY_BUSY_LOOPS;
901 while (loops != 0) {
902 udelay(10);
903 frame_val = tr32(MAC_MI_COM);
904 if ((frame_val & MI_COM_BUSY) == 0) {
905 udelay(5);
906 frame_val = tr32(MAC_MI_COM);
907 break;
908 }
909 loops -= 1;
910 }
911
912 ret = -EBUSY;
913 if (loops != 0)
914 ret = 0;
915
916 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
917 tw32_f(MAC_MI_MODE, tp->mi_mode);
918 udelay(80);
919 }
920
921 return ret;
922}
923
95e2869a
MC
924static int tg3_bmcr_reset(struct tg3 *tp)
925{
926 u32 phy_control;
927 int limit, err;
928
929 /* OK, reset it, and poll the BMCR_RESET bit until it
930 * clears or we time out.
931 */
932 phy_control = BMCR_RESET;
933 err = tg3_writephy(tp, MII_BMCR, phy_control);
934 if (err != 0)
935 return -EBUSY;
936
937 limit = 5000;
938 while (limit--) {
939 err = tg3_readphy(tp, MII_BMCR, &phy_control);
940 if (err != 0)
941 return -EBUSY;
942
943 if ((phy_control & BMCR_RESET) == 0) {
944 udelay(40);
945 break;
946 }
947 udelay(10);
948 }
d4675b52 949 if (limit < 0)
95e2869a
MC
950 return -EBUSY;
951
952 return 0;
953}
954
158d7abd
MC
955static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
956{
3d16543d 957 struct tg3 *tp = bp->priv;
158d7abd
MC
958 u32 val;
959
24bb4fb6 960 spin_lock_bh(&tp->lock);
158d7abd
MC
961
962 if (tg3_readphy(tp, reg, &val))
24bb4fb6
MC
963 val = -EIO;
964
965 spin_unlock_bh(&tp->lock);
158d7abd
MC
966
967 return val;
968}
969
970static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
971{
3d16543d 972 struct tg3 *tp = bp->priv;
24bb4fb6 973 u32 ret = 0;
158d7abd 974
24bb4fb6 975 spin_lock_bh(&tp->lock);
158d7abd
MC
976
977 if (tg3_writephy(tp, reg, val))
24bb4fb6 978 ret = -EIO;
158d7abd 979
24bb4fb6
MC
980 spin_unlock_bh(&tp->lock);
981
982 return ret;
158d7abd
MC
983}
984
985static int tg3_mdio_reset(struct mii_bus *bp)
986{
987 return 0;
988}
989
9c61d6bc 990static void tg3_mdio_config_5785(struct tg3 *tp)
a9daf367
MC
991{
992 u32 val;
fcb389df 993 struct phy_device *phydev;
a9daf367 994
3f0e3ad7 995 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
fcb389df 996 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f
MC
997 case PHY_ID_BCM50610:
998 case PHY_ID_BCM50610M:
fcb389df
MC
999 val = MAC_PHYCFG2_50610_LED_MODES;
1000 break;
6a443a0f 1001 case PHY_ID_BCMAC131:
fcb389df
MC
1002 val = MAC_PHYCFG2_AC131_LED_MODES;
1003 break;
6a443a0f 1004 case PHY_ID_RTL8211C:
fcb389df
MC
1005 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1006 break;
6a443a0f 1007 case PHY_ID_RTL8201E:
fcb389df
MC
1008 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1009 break;
1010 default:
a9daf367 1011 return;
fcb389df
MC
1012 }
1013
1014 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1015 tw32(MAC_PHYCFG2, val);
1016
1017 val = tr32(MAC_PHYCFG1);
bb85fbb6
MC
1018 val &= ~(MAC_PHYCFG1_RGMII_INT |
1019 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1020 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
fcb389df
MC
1021 tw32(MAC_PHYCFG1, val);
1022
1023 return;
1024 }
1025
14417063 1026 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE))
fcb389df
MC
1027 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1028 MAC_PHYCFG2_FMODE_MASK_MASK |
1029 MAC_PHYCFG2_GMODE_MASK_MASK |
1030 MAC_PHYCFG2_ACT_MASK_MASK |
1031 MAC_PHYCFG2_QUAL_MASK_MASK |
1032 MAC_PHYCFG2_INBAND_ENABLE;
1033
1034 tw32(MAC_PHYCFG2, val);
a9daf367 1035
bb85fbb6
MC
1036 val = tr32(MAC_PHYCFG1);
1037 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1038 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
14417063 1039 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
a9daf367
MC
1040 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1041 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
1042 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1043 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1044 }
bb85fbb6
MC
1045 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1046 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1047 tw32(MAC_PHYCFG1, val);
a9daf367 1048
a9daf367
MC
1049 val = tr32(MAC_EXT_RGMII_MODE);
1050 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1051 MAC_RGMII_MODE_RX_QUALITY |
1052 MAC_RGMII_MODE_RX_ACTIVITY |
1053 MAC_RGMII_MODE_RX_ENG_DET |
1054 MAC_RGMII_MODE_TX_ENABLE |
1055 MAC_RGMII_MODE_TX_LOWPWR |
1056 MAC_RGMII_MODE_TX_RESET);
14417063 1057 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
a9daf367
MC
1058 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1059 val |= MAC_RGMII_MODE_RX_INT_B |
1060 MAC_RGMII_MODE_RX_QUALITY |
1061 MAC_RGMII_MODE_RX_ACTIVITY |
1062 MAC_RGMII_MODE_RX_ENG_DET;
1063 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1064 val |= MAC_RGMII_MODE_TX_ENABLE |
1065 MAC_RGMII_MODE_TX_LOWPWR |
1066 MAC_RGMII_MODE_TX_RESET;
1067 }
1068 tw32(MAC_EXT_RGMII_MODE, val);
1069}
1070
158d7abd
MC
1071static void tg3_mdio_start(struct tg3 *tp)
1072{
158d7abd
MC
1073 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1074 tw32_f(MAC_MI_MODE, tp->mi_mode);
1075 udelay(80);
a9daf367 1076
9ea4818d
MC
1077 if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
1078 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1079 tg3_mdio_config_5785(tp);
1080}
1081
1082static int tg3_mdio_init(struct tg3 *tp)
1083{
1084 int i;
1085 u32 reg;
1086 struct phy_device *phydev;
1087
a50d0796
MC
1088 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
1089 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
9c7df915 1090 u32 is_serdes;
882e9793 1091
9c7df915 1092 tp->phy_addr = PCI_FUNC(tp->pdev->devfn) + 1;
882e9793 1093
d1ec96af
MC
1094 if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
1095 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1096 else
1097 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1098 TG3_CPMU_PHY_STRAP_IS_SERDES;
882e9793
MC
1099 if (is_serdes)
1100 tp->phy_addr += 7;
1101 } else
3f0e3ad7 1102 tp->phy_addr = TG3_PHY_MII_ADDR;
882e9793 1103
158d7abd
MC
1104 tg3_mdio_start(tp);
1105
1106 if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
1107 (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
1108 return 0;
1109
298cf9be
LB
1110 tp->mdio_bus = mdiobus_alloc();
1111 if (tp->mdio_bus == NULL)
1112 return -ENOMEM;
158d7abd 1113
298cf9be
LB
1114 tp->mdio_bus->name = "tg3 mdio bus";
1115 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
158d7abd 1116 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
298cf9be
LB
1117 tp->mdio_bus->priv = tp;
1118 tp->mdio_bus->parent = &tp->pdev->dev;
1119 tp->mdio_bus->read = &tg3_mdio_read;
1120 tp->mdio_bus->write = &tg3_mdio_write;
1121 tp->mdio_bus->reset = &tg3_mdio_reset;
3f0e3ad7 1122 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
298cf9be 1123 tp->mdio_bus->irq = &tp->mdio_irq[0];
158d7abd
MC
1124
1125 for (i = 0; i < PHY_MAX_ADDR; i++)
298cf9be 1126 tp->mdio_bus->irq[i] = PHY_POLL;
158d7abd
MC
1127
1128 /* The bus registration will look for all the PHYs on the mdio bus.
1129 * Unfortunately, it does not ensure the PHY is powered up before
1130 * accessing the PHY ID registers. A chip reset is the
1131 * quickest way to bring the device back to an operational state..
1132 */
1133 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1134 tg3_bmcr_reset(tp);
1135
298cf9be 1136 i = mdiobus_register(tp->mdio_bus);
a9daf367 1137 if (i) {
ab96b241 1138 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
9c61d6bc 1139 mdiobus_free(tp->mdio_bus);
a9daf367
MC
1140 return i;
1141 }
158d7abd 1142
3f0e3ad7 1143 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
a9daf367 1144
9c61d6bc 1145 if (!phydev || !phydev->drv) {
ab96b241 1146 dev_warn(&tp->pdev->dev, "No PHY devices\n");
9c61d6bc
MC
1147 mdiobus_unregister(tp->mdio_bus);
1148 mdiobus_free(tp->mdio_bus);
1149 return -ENODEV;
1150 }
1151
1152 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f 1153 case PHY_ID_BCM57780:
321d32a0 1154 phydev->interface = PHY_INTERFACE_MODE_GMII;
c704dc23 1155 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
321d32a0 1156 break;
6a443a0f
MC
1157 case PHY_ID_BCM50610:
1158 case PHY_ID_BCM50610M:
32e5a8d6 1159 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
c704dc23 1160 PHY_BRCM_RX_REFCLK_UNUSED |
52fae083 1161 PHY_BRCM_DIS_TXCRXC_NOENRGY |
c704dc23 1162 PHY_BRCM_AUTO_PWRDWN_ENABLE;
14417063 1163 if (tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)
a9daf367
MC
1164 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
1165 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1166 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
1167 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1168 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
fcb389df 1169 /* fallthru */
6a443a0f 1170 case PHY_ID_RTL8211C:
fcb389df 1171 phydev->interface = PHY_INTERFACE_MODE_RGMII;
a9daf367 1172 break;
6a443a0f
MC
1173 case PHY_ID_RTL8201E:
1174 case PHY_ID_BCMAC131:
a9daf367 1175 phydev->interface = PHY_INTERFACE_MODE_MII;
cdd4e09d 1176 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
7f97a4bd 1177 tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
a9daf367
MC
1178 break;
1179 }
1180
9c61d6bc
MC
1181 tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
1182
1183 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1184 tg3_mdio_config_5785(tp);
a9daf367
MC
1185
1186 return 0;
158d7abd
MC
1187}
1188
1189static void tg3_mdio_fini(struct tg3 *tp)
1190{
1191 if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
1192 tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
298cf9be
LB
1193 mdiobus_unregister(tp->mdio_bus);
1194 mdiobus_free(tp->mdio_bus);
158d7abd
MC
1195 }
1196}
1197
4ba526ce
MC
1198/* tp->lock is held. */
1199static inline void tg3_generate_fw_event(struct tg3 *tp)
1200{
1201 u32 val;
1202
1203 val = tr32(GRC_RX_CPU_EVENT);
1204 val |= GRC_RX_CPU_DRIVER_EVENT;
1205 tw32_f(GRC_RX_CPU_EVENT, val);
1206
1207 tp->last_event_jiffies = jiffies;
1208}
1209
1210#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1211
95e2869a
MC
1212/* tp->lock is held. */
1213static void tg3_wait_for_event_ack(struct tg3 *tp)
1214{
1215 int i;
4ba526ce
MC
1216 unsigned int delay_cnt;
1217 long time_remain;
1218
1219 /* If enough time has passed, no wait is necessary. */
1220 time_remain = (long)(tp->last_event_jiffies + 1 +
1221 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1222 (long)jiffies;
1223 if (time_remain < 0)
1224 return;
1225
1226 /* Check if we can shorten the wait time. */
1227 delay_cnt = jiffies_to_usecs(time_remain);
1228 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1229 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1230 delay_cnt = (delay_cnt >> 3) + 1;
95e2869a 1231
4ba526ce 1232 for (i = 0; i < delay_cnt; i++) {
95e2869a
MC
1233 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1234 break;
4ba526ce 1235 udelay(8);
95e2869a
MC
1236 }
1237}
1238
1239/* tp->lock is held. */
1240static void tg3_ump_link_report(struct tg3 *tp)
1241{
1242 u32 reg;
1243 u32 val;
1244
1245 if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
1246 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
1247 return;
1248
1249 tg3_wait_for_event_ack(tp);
1250
1251 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1252
1253 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1254
1255 val = 0;
1256 if (!tg3_readphy(tp, MII_BMCR, &reg))
1257 val = reg << 16;
1258 if (!tg3_readphy(tp, MII_BMSR, &reg))
1259 val |= (reg & 0xffff);
1260 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
1261
1262 val = 0;
1263 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1264 val = reg << 16;
1265 if (!tg3_readphy(tp, MII_LPA, &reg))
1266 val |= (reg & 0xffff);
1267 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
1268
1269 val = 0;
1270 if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
1271 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1272 val = reg << 16;
1273 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1274 val |= (reg & 0xffff);
1275 }
1276 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
1277
1278 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1279 val = reg << 16;
1280 else
1281 val = 0;
1282 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
1283
4ba526ce 1284 tg3_generate_fw_event(tp);
95e2869a
MC
1285}
1286
1287static void tg3_link_report(struct tg3 *tp)
1288{
1289 if (!netif_carrier_ok(tp->dev)) {
05dbe005 1290 netif_info(tp, link, tp->dev, "Link is down\n");
95e2869a
MC
1291 tg3_ump_link_report(tp);
1292 } else if (netif_msg_link(tp)) {
05dbe005
JP
1293 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1294 (tp->link_config.active_speed == SPEED_1000 ?
1295 1000 :
1296 (tp->link_config.active_speed == SPEED_100 ?
1297 100 : 10)),
1298 (tp->link_config.active_duplex == DUPLEX_FULL ?
1299 "full" : "half"));
1300
1301 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1302 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1303 "on" : "off",
1304 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1305 "on" : "off");
95e2869a
MC
1306 tg3_ump_link_report(tp);
1307 }
1308}
1309
1310static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
1311{
1312 u16 miireg;
1313
e18ce346 1314 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1315 miireg = ADVERTISE_PAUSE_CAP;
e18ce346 1316 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1317 miireg = ADVERTISE_PAUSE_ASYM;
e18ce346 1318 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1319 miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1320 else
1321 miireg = 0;
1322
1323 return miireg;
1324}
1325
1326static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1327{
1328 u16 miireg;
1329
e18ce346 1330 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1331 miireg = ADVERTISE_1000XPAUSE;
e18ce346 1332 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1333 miireg = ADVERTISE_1000XPSE_ASYM;
e18ce346 1334 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1335 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1336 else
1337 miireg = 0;
1338
1339 return miireg;
1340}
1341
95e2869a
MC
1342static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1343{
1344 u8 cap = 0;
1345
1346 if (lcladv & ADVERTISE_1000XPAUSE) {
1347 if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1348 if (rmtadv & LPA_1000XPAUSE)
e18ce346 1349 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
95e2869a 1350 else if (rmtadv & LPA_1000XPAUSE_ASYM)
e18ce346 1351 cap = FLOW_CTRL_RX;
95e2869a
MC
1352 } else {
1353 if (rmtadv & LPA_1000XPAUSE)
e18ce346 1354 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
95e2869a
MC
1355 }
1356 } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1357 if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
e18ce346 1358 cap = FLOW_CTRL_TX;
95e2869a
MC
1359 }
1360
1361 return cap;
1362}
1363
f51f3562 1364static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
95e2869a 1365{
b02fd9e3 1366 u8 autoneg;
f51f3562 1367 u8 flowctrl = 0;
95e2869a
MC
1368 u32 old_rx_mode = tp->rx_mode;
1369 u32 old_tx_mode = tp->tx_mode;
1370
b02fd9e3 1371 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
3f0e3ad7 1372 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
b02fd9e3
MC
1373 else
1374 autoneg = tp->link_config.autoneg;
1375
1376 if (autoneg == AUTONEG_ENABLE &&
95e2869a
MC
1377 (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
1378 if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
f51f3562 1379 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
95e2869a 1380 else
bc02ff95 1381 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
f51f3562
MC
1382 } else
1383 flowctrl = tp->link_config.flowctrl;
95e2869a 1384
f51f3562 1385 tp->link_config.active_flowctrl = flowctrl;
95e2869a 1386
e18ce346 1387 if (flowctrl & FLOW_CTRL_RX)
95e2869a
MC
1388 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1389 else
1390 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1391
f51f3562 1392 if (old_rx_mode != tp->rx_mode)
95e2869a 1393 tw32_f(MAC_RX_MODE, tp->rx_mode);
95e2869a 1394
e18ce346 1395 if (flowctrl & FLOW_CTRL_TX)
95e2869a
MC
1396 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1397 else
1398 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1399
f51f3562 1400 if (old_tx_mode != tp->tx_mode)
95e2869a 1401 tw32_f(MAC_TX_MODE, tp->tx_mode);
95e2869a
MC
1402}
1403
b02fd9e3
MC
1404static void tg3_adjust_link(struct net_device *dev)
1405{
1406 u8 oldflowctrl, linkmesg = 0;
1407 u32 mac_mode, lcl_adv, rmt_adv;
1408 struct tg3 *tp = netdev_priv(dev);
3f0e3ad7 1409 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1410
24bb4fb6 1411 spin_lock_bh(&tp->lock);
b02fd9e3
MC
1412
1413 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1414 MAC_MODE_HALF_DUPLEX);
1415
1416 oldflowctrl = tp->link_config.active_flowctrl;
1417
1418 if (phydev->link) {
1419 lcl_adv = 0;
1420 rmt_adv = 0;
1421
1422 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1423 mac_mode |= MAC_MODE_PORT_MODE_MII;
c3df0748
MC
1424 else if (phydev->speed == SPEED_1000 ||
1425 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
b02fd9e3 1426 mac_mode |= MAC_MODE_PORT_MODE_GMII;
c3df0748
MC
1427 else
1428 mac_mode |= MAC_MODE_PORT_MODE_MII;
b02fd9e3
MC
1429
1430 if (phydev->duplex == DUPLEX_HALF)
1431 mac_mode |= MAC_MODE_HALF_DUPLEX;
1432 else {
1433 lcl_adv = tg3_advert_flowctrl_1000T(
1434 tp->link_config.flowctrl);
1435
1436 if (phydev->pause)
1437 rmt_adv = LPA_PAUSE_CAP;
1438 if (phydev->asym_pause)
1439 rmt_adv |= LPA_PAUSE_ASYM;
1440 }
1441
1442 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1443 } else
1444 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1445
1446 if (mac_mode != tp->mac_mode) {
1447 tp->mac_mode = mac_mode;
1448 tw32_f(MAC_MODE, tp->mac_mode);
1449 udelay(40);
1450 }
1451
fcb389df
MC
1452 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
1453 if (phydev->speed == SPEED_10)
1454 tw32(MAC_MI_STAT,
1455 MAC_MI_STAT_10MBPS_MODE |
1456 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1457 else
1458 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1459 }
1460
b02fd9e3
MC
1461 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
1462 tw32(MAC_TX_LENGTHS,
1463 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1464 (6 << TX_LENGTHS_IPG_SHIFT) |
1465 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
1466 else
1467 tw32(MAC_TX_LENGTHS,
1468 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1469 (6 << TX_LENGTHS_IPG_SHIFT) |
1470 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
1471
1472 if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
1473 (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
1474 phydev->speed != tp->link_config.active_speed ||
1475 phydev->duplex != tp->link_config.active_duplex ||
1476 oldflowctrl != tp->link_config.active_flowctrl)
c6cdf436 1477 linkmesg = 1;
b02fd9e3
MC
1478
1479 tp->link_config.active_speed = phydev->speed;
1480 tp->link_config.active_duplex = phydev->duplex;
1481
24bb4fb6 1482 spin_unlock_bh(&tp->lock);
b02fd9e3
MC
1483
1484 if (linkmesg)
1485 tg3_link_report(tp);
1486}
1487
1488static int tg3_phy_init(struct tg3 *tp)
1489{
1490 struct phy_device *phydev;
1491
1492 if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
1493 return 0;
1494
1495 /* Bring the PHY back to a known state. */
1496 tg3_bmcr_reset(tp);
1497
3f0e3ad7 1498 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
1499
1500 /* Attach the MAC to the PHY. */
fb28ad35 1501 phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
a9daf367 1502 phydev->dev_flags, phydev->interface);
b02fd9e3 1503 if (IS_ERR(phydev)) {
ab96b241 1504 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
b02fd9e3
MC
1505 return PTR_ERR(phydev);
1506 }
1507
b02fd9e3 1508 /* Mask with MAC supported features. */
9c61d6bc
MC
1509 switch (phydev->interface) {
1510 case PHY_INTERFACE_MODE_GMII:
1511 case PHY_INTERFACE_MODE_RGMII:
321d32a0
MC
1512 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
1513 phydev->supported &= (PHY_GBIT_FEATURES |
1514 SUPPORTED_Pause |
1515 SUPPORTED_Asym_Pause);
1516 break;
1517 }
1518 /* fallthru */
9c61d6bc
MC
1519 case PHY_INTERFACE_MODE_MII:
1520 phydev->supported &= (PHY_BASIC_FEATURES |
1521 SUPPORTED_Pause |
1522 SUPPORTED_Asym_Pause);
1523 break;
1524 default:
3f0e3ad7 1525 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
9c61d6bc
MC
1526 return -EINVAL;
1527 }
1528
1529 tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
b02fd9e3
MC
1530
1531 phydev->advertising = phydev->supported;
1532
b02fd9e3
MC
1533 return 0;
1534}
1535
1536static void tg3_phy_start(struct tg3 *tp)
1537{
1538 struct phy_device *phydev;
1539
1540 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
1541 return;
1542
3f0e3ad7 1543 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
1544
1545 if (tp->link_config.phy_is_low_power) {
1546 tp->link_config.phy_is_low_power = 0;
1547 phydev->speed = tp->link_config.orig_speed;
1548 phydev->duplex = tp->link_config.orig_duplex;
1549 phydev->autoneg = tp->link_config.orig_autoneg;
1550 phydev->advertising = tp->link_config.orig_advertising;
1551 }
1552
1553 phy_start(phydev);
1554
1555 phy_start_aneg(phydev);
1556}
1557
1558static void tg3_phy_stop(struct tg3 *tp)
1559{
1560 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
1561 return;
1562
3f0e3ad7 1563 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
1564}
1565
1566static void tg3_phy_fini(struct tg3 *tp)
1567{
1568 if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
3f0e3ad7 1569 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
1570 tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
1571 }
1572}
1573
b2a5c19c
MC
1574static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
1575{
1576 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1577 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1578}
1579
7f97a4bd
MC
1580static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
1581{
1582 u32 phytest;
1583
1584 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
1585 u32 phy;
1586
1587 tg3_writephy(tp, MII_TG3_FET_TEST,
1588 phytest | MII_TG3_FET_SHADOW_EN);
1589 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
1590 if (enable)
1591 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
1592 else
1593 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
1594 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
1595 }
1596 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
1597 }
1598}
1599
6833c043
MC
1600static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
1601{
1602 u32 reg;
1603
ecf1410b 1604 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
a50d0796
MC
1605 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
1606 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) &&
ecf1410b 1607 (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
6833c043
MC
1608 return;
1609
7f97a4bd
MC
1610 if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
1611 tg3_phy_fet_toggle_apd(tp, enable);
1612 return;
1613 }
1614
6833c043
MC
1615 reg = MII_TG3_MISC_SHDW_WREN |
1616 MII_TG3_MISC_SHDW_SCR5_SEL |
1617 MII_TG3_MISC_SHDW_SCR5_LPED |
1618 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
1619 MII_TG3_MISC_SHDW_SCR5_SDTL |
1620 MII_TG3_MISC_SHDW_SCR5_C125OE;
1621 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
1622 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
1623
1624 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1625
1626
1627 reg = MII_TG3_MISC_SHDW_WREN |
1628 MII_TG3_MISC_SHDW_APD_SEL |
1629 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
1630 if (enable)
1631 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
1632
1633 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1634}
1635
9ef8ca99
MC
1636static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
1637{
1638 u32 phy;
1639
1640 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
1641 (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
1642 return;
1643
7f97a4bd 1644 if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
9ef8ca99
MC
1645 u32 ephy;
1646
535ef6e1
MC
1647 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
1648 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
1649
1650 tg3_writephy(tp, MII_TG3_FET_TEST,
1651 ephy | MII_TG3_FET_SHADOW_EN);
1652 if (!tg3_readphy(tp, reg, &phy)) {
9ef8ca99 1653 if (enable)
535ef6e1 1654 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
9ef8ca99 1655 else
535ef6e1
MC
1656 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
1657 tg3_writephy(tp, reg, phy);
9ef8ca99 1658 }
535ef6e1 1659 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
9ef8ca99
MC
1660 }
1661 } else {
1662 phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
1663 MII_TG3_AUXCTL_SHDWSEL_MISC;
1664 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
1665 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
1666 if (enable)
1667 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
1668 else
1669 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
1670 phy |= MII_TG3_AUXCTL_MISC_WREN;
1671 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1672 }
1673 }
1674}
1675
1da177e4
LT
1676static void tg3_phy_set_wirespeed(struct tg3 *tp)
1677{
1678 u32 val;
1679
1680 if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
1681 return;
1682
1683 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
1684 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
1685 tg3_writephy(tp, MII_TG3_AUX_CTRL,
1686 (val | (1 << 15) | (1 << 4)));
1687}
1688
b2a5c19c
MC
1689static void tg3_phy_apply_otp(struct tg3 *tp)
1690{
1691 u32 otp, phy;
1692
1693 if (!tp->phy_otp)
1694 return;
1695
1696 otp = tp->phy_otp;
1697
1698 /* Enable SM_DSP clock and tx 6dB coding. */
1699 phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
1700 MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
1701 MII_TG3_AUXCTL_ACTL_TX_6DB;
1702 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1703
1704 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
1705 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
1706 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
1707
1708 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
1709 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
1710 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
1711
1712 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
1713 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
1714 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
1715
1716 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
1717 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
1718
1719 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
1720 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
1721
1722 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
1723 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
1724 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
1725
1726 /* Turn off SM_DSP clock. */
1727 phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
1728 MII_TG3_AUXCTL_ACTL_TX_6DB;
1729 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1730}
1731
1da177e4
LT
1732static int tg3_wait_macro_done(struct tg3 *tp)
1733{
1734 int limit = 100;
1735
1736 while (limit--) {
1737 u32 tmp32;
1738
1739 if (!tg3_readphy(tp, 0x16, &tmp32)) {
1740 if ((tmp32 & 0x1000) == 0)
1741 break;
1742 }
1743 }
d4675b52 1744 if (limit < 0)
1da177e4
LT
1745 return -EBUSY;
1746
1747 return 0;
1748}
1749
1750static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
1751{
1752 static const u32 test_pat[4][6] = {
1753 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
1754 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
1755 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
1756 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
1757 };
1758 int chan;
1759
1760 for (chan = 0; chan < 4; chan++) {
1761 int i;
1762
1763 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1764 (chan * 0x2000) | 0x0200);
1765 tg3_writephy(tp, 0x16, 0x0002);
1766
1767 for (i = 0; i < 6; i++)
1768 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
1769 test_pat[chan][i]);
1770
1771 tg3_writephy(tp, 0x16, 0x0202);
1772 if (tg3_wait_macro_done(tp)) {
1773 *resetp = 1;
1774 return -EBUSY;
1775 }
1776
1777 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1778 (chan * 0x2000) | 0x0200);
1779 tg3_writephy(tp, 0x16, 0x0082);
1780 if (tg3_wait_macro_done(tp)) {
1781 *resetp = 1;
1782 return -EBUSY;
1783 }
1784
1785 tg3_writephy(tp, 0x16, 0x0802);
1786 if (tg3_wait_macro_done(tp)) {
1787 *resetp = 1;
1788 return -EBUSY;
1789 }
1790
1791 for (i = 0; i < 6; i += 2) {
1792 u32 low, high;
1793
1794 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
1795 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
1796 tg3_wait_macro_done(tp)) {
1797 *resetp = 1;
1798 return -EBUSY;
1799 }
1800 low &= 0x7fff;
1801 high &= 0x000f;
1802 if (low != test_pat[chan][i] ||
1803 high != test_pat[chan][i+1]) {
1804 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
1805 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
1806 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
1807
1808 return -EBUSY;
1809 }
1810 }
1811 }
1812
1813 return 0;
1814}
1815
1816static int tg3_phy_reset_chanpat(struct tg3 *tp)
1817{
1818 int chan;
1819
1820 for (chan = 0; chan < 4; chan++) {
1821 int i;
1822
1823 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1824 (chan * 0x2000) | 0x0200);
1825 tg3_writephy(tp, 0x16, 0x0002);
1826 for (i = 0; i < 6; i++)
1827 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
1828 tg3_writephy(tp, 0x16, 0x0202);
1829 if (tg3_wait_macro_done(tp))
1830 return -EBUSY;
1831 }
1832
1833 return 0;
1834}
1835
1836static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
1837{
1838 u32 reg32, phy9_orig;
1839 int retries, do_phy_reset, err;
1840
1841 retries = 10;
1842 do_phy_reset = 1;
1843 do {
1844 if (do_phy_reset) {
1845 err = tg3_bmcr_reset(tp);
1846 if (err)
1847 return err;
1848 do_phy_reset = 0;
1849 }
1850
1851 /* Disable transmitter and interrupt. */
1852 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
1853 continue;
1854
1855 reg32 |= 0x3000;
1856 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
1857
1858 /* Set full-duplex, 1000 mbps. */
1859 tg3_writephy(tp, MII_BMCR,
1860 BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
1861
1862 /* Set to master mode. */
1863 if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
1864 continue;
1865
1866 tg3_writephy(tp, MII_TG3_CTRL,
1867 (MII_TG3_CTRL_AS_MASTER |
1868 MII_TG3_CTRL_ENABLE_AS_MASTER));
1869
1870 /* Enable SM_DSP_CLOCK and 6dB. */
1871 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
1872
1873 /* Block the PHY control access. */
1874 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
1875 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
1876
1877 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
1878 if (!err)
1879 break;
1880 } while (--retries);
1881
1882 err = tg3_phy_reset_chanpat(tp);
1883 if (err)
1884 return err;
1885
1886 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
1887 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
1888
1889 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
1890 tg3_writephy(tp, 0x16, 0x0000);
1891
1892 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
1893 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
1894 /* Set Extended packet length bit for jumbo frames */
1895 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
859a5887 1896 } else {
1da177e4
LT
1897 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
1898 }
1899
1900 tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
1901
1902 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
1903 reg32 &= ~0x3000;
1904 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
1905 } else if (!err)
1906 err = -EBUSY;
1907
1908 return err;
1909}
1910
1911/* This will reset the tigon3 PHY if there is no valid
1912 * link unless the FORCE argument is non-zero.
1913 */
1914static int tg3_phy_reset(struct tg3 *tp)
1915{
b2a5c19c 1916 u32 cpmuctrl;
1da177e4
LT
1917 u32 phy_status;
1918 int err;
1919
60189ddf
MC
1920 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
1921 u32 val;
1922
1923 val = tr32(GRC_MISC_CFG);
1924 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
1925 udelay(40);
1926 }
1da177e4
LT
1927 err = tg3_readphy(tp, MII_BMSR, &phy_status);
1928 err |= tg3_readphy(tp, MII_BMSR, &phy_status);
1929 if (err != 0)
1930 return -EBUSY;
1931
c8e1e82b
MC
1932 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
1933 netif_carrier_off(tp->dev);
1934 tg3_link_report(tp);
1935 }
1936
1da177e4
LT
1937 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
1938 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
1939 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1940 err = tg3_phy_reset_5703_4_5(tp);
1941 if (err)
1942 return err;
1943 goto out;
1944 }
1945
b2a5c19c
MC
1946 cpmuctrl = 0;
1947 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
1948 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
1949 cpmuctrl = tr32(TG3_CPMU_CTRL);
1950 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
1951 tw32(TG3_CPMU_CTRL,
1952 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
1953 }
1954
1da177e4
LT
1955 err = tg3_bmcr_reset(tp);
1956 if (err)
1957 return err;
1958
b2a5c19c
MC
1959 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
1960 u32 phy;
1961
1962 phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
1963 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
1964
1965 tw32(TG3_CPMU_CTRL, cpmuctrl);
1966 }
1967
bcb37f6c
MC
1968 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
1969 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
1970 u32 val;
1971
1972 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
1973 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
1974 CPMU_LSPD_1000MB_MACCLK_12_5) {
1975 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
1976 udelay(40);
1977 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
1978 }
1979 }
1980
a50d0796
MC
1981 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
1982 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) &&
ecf1410b
MC
1983 (tp->tg3_flags2 & TG3_FLG2_MII_SERDES))
1984 return 0;
1985
b2a5c19c
MC
1986 tg3_phy_apply_otp(tp);
1987
6833c043
MC
1988 if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
1989 tg3_phy_toggle_apd(tp, true);
1990 else
1991 tg3_phy_toggle_apd(tp, false);
1992
1da177e4
LT
1993out:
1994 if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
1995 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
1996 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
1997 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
1998 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
1999 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
2000 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
2001 }
2002 if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
2003 tg3_writephy(tp, 0x1c, 0x8d68);
2004 tg3_writephy(tp, 0x1c, 0x8d68);
2005 }
2006 if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
2007 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
2008 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
2009 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
2010 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
2011 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
2012 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
2013 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
2014 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
859a5887 2015 } else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
c424cb24
MC
2016 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
2017 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
c1d2a196
MC
2018 if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
2019 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2020 tg3_writephy(tp, MII_TG3_TEST1,
2021 MII_TG3_TEST1_TRIM_EN | 0x4);
2022 } else
2023 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
c424cb24
MC
2024 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
2025 }
1da177e4
LT
2026 /* Set Extended packet length bit (bit 14) on all chips that */
2027 /* support jumbo frames */
79eb6904 2028 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
2029 /* Cannot do read-modify-write on 5401 */
2030 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
8f666b07 2031 } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
1da177e4
LT
2032 u32 phy_reg;
2033
2034 /* Set bit 14 with read-modify-write to preserve other bits */
2035 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
2036 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
2037 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
2038 }
2039
2040 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2041 * jumbo frames transmission.
2042 */
8f666b07 2043 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
1da177e4
LT
2044 u32 phy_reg;
2045
2046 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
c6cdf436
MC
2047 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2048 phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
1da177e4
LT
2049 }
2050
715116a1 2051 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
715116a1 2052 /* adjust output voltage */
535ef6e1 2053 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
715116a1
MC
2054 }
2055
9ef8ca99 2056 tg3_phy_toggle_automdix(tp, 1);
1da177e4
LT
2057 tg3_phy_set_wirespeed(tp);
2058 return 0;
2059}
2060
2061static void tg3_frob_aux_power(struct tg3 *tp)
2062{
2063 struct tg3 *tp_peer = tp;
2064
334355aa
MC
2065 /* The GPIOs do something completely different on 57765. */
2066 if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0 ||
a50d0796 2067 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
334355aa 2068 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
1da177e4
LT
2069 return;
2070
f6eb9b1f
MC
2071 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2072 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
2073 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
8c2dc7e1
MC
2074 struct net_device *dev_peer;
2075
2076 dev_peer = pci_get_drvdata(tp->pdev_peer);
bc1c7567 2077 /* remove_one() may have been run on the peer. */
8c2dc7e1 2078 if (!dev_peer)
bc1c7567
MC
2079 tp_peer = tp;
2080 else
2081 tp_peer = netdev_priv(dev_peer);
1da177e4
LT
2082 }
2083
1da177e4 2084 if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
6921d201
MC
2085 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
2086 (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
2087 (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
1da177e4
LT
2088 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2089 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
b401e9e2
MC
2090 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2091 (GRC_LCLCTRL_GPIO_OE0 |
2092 GRC_LCLCTRL_GPIO_OE1 |
2093 GRC_LCLCTRL_GPIO_OE2 |
2094 GRC_LCLCTRL_GPIO_OUTPUT0 |
2095 GRC_LCLCTRL_GPIO_OUTPUT1),
2096 100);
8d519ab2
MC
2097 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2098 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
2099 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2100 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2101 GRC_LCLCTRL_GPIO_OE1 |
2102 GRC_LCLCTRL_GPIO_OE2 |
2103 GRC_LCLCTRL_GPIO_OUTPUT0 |
2104 GRC_LCLCTRL_GPIO_OUTPUT1 |
2105 tp->grc_local_ctrl;
2106 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
2107
2108 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2109 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
2110
2111 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2112 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
1da177e4
LT
2113 } else {
2114 u32 no_gpio2;
dc56b7d4 2115 u32 grc_local_ctrl = 0;
1da177e4
LT
2116
2117 if (tp_peer != tp &&
2118 (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
2119 return;
2120
dc56b7d4
MC
2121 /* Workaround to prevent overdrawing Amps. */
2122 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2123 ASIC_REV_5714) {
2124 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
b401e9e2
MC
2125 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2126 grc_local_ctrl, 100);
dc56b7d4
MC
2127 }
2128
1da177e4
LT
2129 /* On 5753 and variants, GPIO2 cannot be used. */
2130 no_gpio2 = tp->nic_sram_data_cfg &
2131 NIC_SRAM_DATA_CFG_NO_GPIO2;
2132
dc56b7d4 2133 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
1da177e4
LT
2134 GRC_LCLCTRL_GPIO_OE1 |
2135 GRC_LCLCTRL_GPIO_OE2 |
2136 GRC_LCLCTRL_GPIO_OUTPUT1 |
2137 GRC_LCLCTRL_GPIO_OUTPUT2;
2138 if (no_gpio2) {
2139 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2140 GRC_LCLCTRL_GPIO_OUTPUT2);
2141 }
b401e9e2
MC
2142 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2143 grc_local_ctrl, 100);
1da177e4
LT
2144
2145 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2146
b401e9e2
MC
2147 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2148 grc_local_ctrl, 100);
1da177e4
LT
2149
2150 if (!no_gpio2) {
2151 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
b401e9e2
MC
2152 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2153 grc_local_ctrl, 100);
1da177e4
LT
2154 }
2155 }
2156 } else {
2157 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
2158 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
2159 if (tp_peer != tp &&
2160 (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
2161 return;
2162
b401e9e2
MC
2163 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2164 (GRC_LCLCTRL_GPIO_OE1 |
2165 GRC_LCLCTRL_GPIO_OUTPUT1), 100);
1da177e4 2166
b401e9e2
MC
2167 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2168 GRC_LCLCTRL_GPIO_OE1, 100);
1da177e4 2169
b401e9e2
MC
2170 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2171 (GRC_LCLCTRL_GPIO_OE1 |
2172 GRC_LCLCTRL_GPIO_OUTPUT1), 100);
1da177e4
LT
2173 }
2174 }
2175}
2176
e8f3f6ca
MC
2177static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2178{
2179 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2180 return 1;
79eb6904 2181 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
e8f3f6ca
MC
2182 if (speed != SPEED_10)
2183 return 1;
2184 } else if (speed == SPEED_10)
2185 return 1;
2186
2187 return 0;
2188}
2189
1da177e4
LT
2190static int tg3_setup_phy(struct tg3 *, int);
2191
2192#define RESET_KIND_SHUTDOWN 0
2193#define RESET_KIND_INIT 1
2194#define RESET_KIND_SUSPEND 2
2195
2196static void tg3_write_sig_post_reset(struct tg3 *, int);
2197static int tg3_halt_cpu(struct tg3 *, u32);
2198
0a459aac 2199static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
15c3b696 2200{
ce057f01
MC
2201 u32 val;
2202
5129724a
MC
2203 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
2204 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2205 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2206 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2207
2208 sg_dig_ctrl |=
2209 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2210 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2211 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2212 }
3f7045c1 2213 return;
5129724a 2214 }
3f7045c1 2215
60189ddf 2216 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2217 tg3_bmcr_reset(tp);
2218 val = tr32(GRC_MISC_CFG);
2219 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2220 udelay(40);
2221 return;
0e5f784c
MC
2222 } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
2223 u32 phytest;
2224 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2225 u32 phy;
2226
2227 tg3_writephy(tp, MII_ADVERTISE, 0);
2228 tg3_writephy(tp, MII_BMCR,
2229 BMCR_ANENABLE | BMCR_ANRESTART);
2230
2231 tg3_writephy(tp, MII_TG3_FET_TEST,
2232 phytest | MII_TG3_FET_SHADOW_EN);
2233 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2234 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2235 tg3_writephy(tp,
2236 MII_TG3_FET_SHDW_AUXMODE4,
2237 phy);
2238 }
2239 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2240 }
2241 return;
0a459aac 2242 } else if (do_low_power) {
715116a1
MC
2243 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2244 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
0a459aac
MC
2245
2246 tg3_writephy(tp, MII_TG3_AUX_CTRL,
2247 MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
2248 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2249 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2250 MII_TG3_AUXCTL_PCTL_VREG_11V);
715116a1 2251 }
3f7045c1 2252
15c3b696
MC
2253 /* The PHY should not be powered down on some chips because
2254 * of bugs.
2255 */
2256 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2257 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2258 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
2259 (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
2260 return;
ce057f01 2261
bcb37f6c
MC
2262 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2263 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2264 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2265 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2266 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2267 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2268 }
2269
15c3b696
MC
2270 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2271}
2272
ffbcfed4
MC
2273/* tp->lock is held. */
2274static int tg3_nvram_lock(struct tg3 *tp)
2275{
2276 if (tp->tg3_flags & TG3_FLAG_NVRAM) {
2277 int i;
2278
2279 if (tp->nvram_lock_cnt == 0) {
2280 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
2281 for (i = 0; i < 8000; i++) {
2282 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
2283 break;
2284 udelay(20);
2285 }
2286 if (i == 8000) {
2287 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
2288 return -ENODEV;
2289 }
2290 }
2291 tp->nvram_lock_cnt++;
2292 }
2293 return 0;
2294}
2295
2296/* tp->lock is held. */
2297static void tg3_nvram_unlock(struct tg3 *tp)
2298{
2299 if (tp->tg3_flags & TG3_FLAG_NVRAM) {
2300 if (tp->nvram_lock_cnt > 0)
2301 tp->nvram_lock_cnt--;
2302 if (tp->nvram_lock_cnt == 0)
2303 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
2304 }
2305}
2306
2307/* tp->lock is held. */
2308static void tg3_enable_nvram_access(struct tg3 *tp)
2309{
2310 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
f66a29b0 2311 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
ffbcfed4
MC
2312 u32 nvaccess = tr32(NVRAM_ACCESS);
2313
2314 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
2315 }
2316}
2317
2318/* tp->lock is held. */
2319static void tg3_disable_nvram_access(struct tg3 *tp)
2320{
2321 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
f66a29b0 2322 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
ffbcfed4
MC
2323 u32 nvaccess = tr32(NVRAM_ACCESS);
2324
2325 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
2326 }
2327}
2328
2329static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
2330 u32 offset, u32 *val)
2331{
2332 u32 tmp;
2333 int i;
2334
2335 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
2336 return -EINVAL;
2337
2338 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
2339 EEPROM_ADDR_DEVID_MASK |
2340 EEPROM_ADDR_READ);
2341 tw32(GRC_EEPROM_ADDR,
2342 tmp |
2343 (0 << EEPROM_ADDR_DEVID_SHIFT) |
2344 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
2345 EEPROM_ADDR_ADDR_MASK) |
2346 EEPROM_ADDR_READ | EEPROM_ADDR_START);
2347
2348 for (i = 0; i < 1000; i++) {
2349 tmp = tr32(GRC_EEPROM_ADDR);
2350
2351 if (tmp & EEPROM_ADDR_COMPLETE)
2352 break;
2353 msleep(1);
2354 }
2355 if (!(tmp & EEPROM_ADDR_COMPLETE))
2356 return -EBUSY;
2357
62cedd11
MC
2358 tmp = tr32(GRC_EEPROM_DATA);
2359
2360 /*
2361 * The data will always be opposite the native endian
2362 * format. Perform a blind byteswap to compensate.
2363 */
2364 *val = swab32(tmp);
2365
ffbcfed4
MC
2366 return 0;
2367}
2368
2369#define NVRAM_CMD_TIMEOUT 10000
2370
2371static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
2372{
2373 int i;
2374
2375 tw32(NVRAM_CMD, nvram_cmd);
2376 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
2377 udelay(10);
2378 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
2379 udelay(10);
2380 break;
2381 }
2382 }
2383
2384 if (i == NVRAM_CMD_TIMEOUT)
2385 return -EBUSY;
2386
2387 return 0;
2388}
2389
2390static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
2391{
2392 if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
2393 (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
2394 (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
2395 !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
2396 (tp->nvram_jedecnum == JEDEC_ATMEL))
2397
2398 addr = ((addr / tp->nvram_pagesize) <<
2399 ATMEL_AT45DB0X1B_PAGE_POS) +
2400 (addr % tp->nvram_pagesize);
2401
2402 return addr;
2403}
2404
2405static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
2406{
2407 if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
2408 (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
2409 (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
2410 !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
2411 (tp->nvram_jedecnum == JEDEC_ATMEL))
2412
2413 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
2414 tp->nvram_pagesize) +
2415 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
2416
2417 return addr;
2418}
2419
e4f34110
MC
2420/* NOTE: Data read in from NVRAM is byteswapped according to
2421 * the byteswapping settings for all other register accesses.
2422 * tg3 devices are BE devices, so on a BE machine, the data
2423 * returned will be exactly as it is seen in NVRAM. On a LE
2424 * machine, the 32-bit value will be byteswapped.
2425 */
ffbcfed4
MC
2426static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
2427{
2428 int ret;
2429
2430 if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
2431 return tg3_nvram_read_using_eeprom(tp, offset, val);
2432
2433 offset = tg3_nvram_phys_addr(tp, offset);
2434
2435 if (offset > NVRAM_ADDR_MSK)
2436 return -EINVAL;
2437
2438 ret = tg3_nvram_lock(tp);
2439 if (ret)
2440 return ret;
2441
2442 tg3_enable_nvram_access(tp);
2443
2444 tw32(NVRAM_ADDR, offset);
2445 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
2446 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
2447
2448 if (ret == 0)
e4f34110 2449 *val = tr32(NVRAM_RDDATA);
ffbcfed4
MC
2450
2451 tg3_disable_nvram_access(tp);
2452
2453 tg3_nvram_unlock(tp);
2454
2455 return ret;
2456}
2457
a9dc529d
MC
2458/* Ensures NVRAM data is in bytestream format. */
2459static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
ffbcfed4
MC
2460{
2461 u32 v;
a9dc529d 2462 int res = tg3_nvram_read(tp, offset, &v);
ffbcfed4 2463 if (!res)
a9dc529d 2464 *val = cpu_to_be32(v);
ffbcfed4
MC
2465 return res;
2466}
2467
3f007891
MC
2468/* tp->lock is held. */
2469static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
2470{
2471 u32 addr_high, addr_low;
2472 int i;
2473
2474 addr_high = ((tp->dev->dev_addr[0] << 8) |
2475 tp->dev->dev_addr[1]);
2476 addr_low = ((tp->dev->dev_addr[2] << 24) |
2477 (tp->dev->dev_addr[3] << 16) |
2478 (tp->dev->dev_addr[4] << 8) |
2479 (tp->dev->dev_addr[5] << 0));
2480 for (i = 0; i < 4; i++) {
2481 if (i == 1 && skip_mac_1)
2482 continue;
2483 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
2484 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
2485 }
2486
2487 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2488 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2489 for (i = 0; i < 12; i++) {
2490 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
2491 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
2492 }
2493 }
2494
2495 addr_high = (tp->dev->dev_addr[0] +
2496 tp->dev->dev_addr[1] +
2497 tp->dev->dev_addr[2] +
2498 tp->dev->dev_addr[3] +
2499 tp->dev->dev_addr[4] +
2500 tp->dev->dev_addr[5]) &
2501 TX_BACKOFF_SEED_MASK;
2502 tw32(MAC_TX_BACKOFF_SEED, addr_high);
2503}
2504
bc1c7567 2505static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
1da177e4
LT
2506{
2507 u32 misc_host_ctrl;
0a459aac 2508 bool device_should_wake, do_low_power;
1da177e4
LT
2509
2510 /* Make sure register accesses (indirect or otherwise)
2511 * will function correctly.
2512 */
2513 pci_write_config_dword(tp->pdev,
2514 TG3PCI_MISC_HOST_CTRL,
2515 tp->misc_host_ctrl);
2516
1da177e4 2517 switch (state) {
bc1c7567 2518 case PCI_D0:
12dac075
RW
2519 pci_enable_wake(tp->pdev, state, false);
2520 pci_set_power_state(tp->pdev, PCI_D0);
8c6bda1a 2521
9d26e213
MC
2522 /* Switch out of Vaux if it is a NIC */
2523 if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
b401e9e2 2524 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
1da177e4
LT
2525
2526 return 0;
2527
bc1c7567 2528 case PCI_D1:
bc1c7567 2529 case PCI_D2:
bc1c7567 2530 case PCI_D3hot:
1da177e4
LT
2531 break;
2532
2533 default:
05dbe005
JP
2534 netdev_err(tp->dev, "Invalid power state (D%d) requested\n",
2535 state);
1da177e4 2536 return -EINVAL;
855e1111 2537 }
5e7dfd0f
MC
2538
2539 /* Restore the CLKREQ setting. */
2540 if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
2541 u16 lnkctl;
2542
2543 pci_read_config_word(tp->pdev,
2544 tp->pcie_cap + PCI_EXP_LNKCTL,
2545 &lnkctl);
2546 lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
2547 pci_write_config_word(tp->pdev,
2548 tp->pcie_cap + PCI_EXP_LNKCTL,
2549 lnkctl);
2550 }
2551
1da177e4
LT
2552 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
2553 tw32(TG3PCI_MISC_HOST_CTRL,
2554 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
2555
05ac4cb7
MC
2556 device_should_wake = pci_pme_capable(tp->pdev, state) &&
2557 device_may_wakeup(&tp->pdev->dev) &&
2558 (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
2559
dd477003 2560 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
0a459aac 2561 do_low_power = false;
b02fd9e3
MC
2562 if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
2563 !tp->link_config.phy_is_low_power) {
2564 struct phy_device *phydev;
0a459aac 2565 u32 phyid, advertising;
b02fd9e3 2566
3f0e3ad7 2567 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
2568
2569 tp->link_config.phy_is_low_power = 1;
2570
2571 tp->link_config.orig_speed = phydev->speed;
2572 tp->link_config.orig_duplex = phydev->duplex;
2573 tp->link_config.orig_autoneg = phydev->autoneg;
2574 tp->link_config.orig_advertising = phydev->advertising;
2575
2576 advertising = ADVERTISED_TP |
2577 ADVERTISED_Pause |
2578 ADVERTISED_Autoneg |
2579 ADVERTISED_10baseT_Half;
2580
2581 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
05ac4cb7 2582 device_should_wake) {
b02fd9e3
MC
2583 if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
2584 advertising |=
2585 ADVERTISED_100baseT_Half |
2586 ADVERTISED_100baseT_Full |
2587 ADVERTISED_10baseT_Full;
2588 else
2589 advertising |= ADVERTISED_10baseT_Full;
2590 }
2591
2592 phydev->advertising = advertising;
2593
2594 phy_start_aneg(phydev);
0a459aac
MC
2595
2596 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
6a443a0f
MC
2597 if (phyid != PHY_ID_BCMAC131) {
2598 phyid &= PHY_BCM_OUI_MASK;
2599 if (phyid == PHY_BCM_OUI_1 ||
2600 phyid == PHY_BCM_OUI_2 ||
2601 phyid == PHY_BCM_OUI_3)
0a459aac
MC
2602 do_low_power = true;
2603 }
b02fd9e3 2604 }
dd477003 2605 } else {
2023276e 2606 do_low_power = true;
0a459aac 2607
dd477003
MC
2608 if (tp->link_config.phy_is_low_power == 0) {
2609 tp->link_config.phy_is_low_power = 1;
2610 tp->link_config.orig_speed = tp->link_config.speed;
2611 tp->link_config.orig_duplex = tp->link_config.duplex;
2612 tp->link_config.orig_autoneg = tp->link_config.autoneg;
2613 }
1da177e4 2614
dd477003
MC
2615 if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
2616 tp->link_config.speed = SPEED_10;
2617 tp->link_config.duplex = DUPLEX_HALF;
2618 tp->link_config.autoneg = AUTONEG_ENABLE;
2619 tg3_setup_phy(tp, 0);
2620 }
1da177e4
LT
2621 }
2622
b5d3772c
MC
2623 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
2624 u32 val;
2625
2626 val = tr32(GRC_VCPU_EXT_CTRL);
2627 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
2628 } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
6921d201
MC
2629 int i;
2630 u32 val;
2631
2632 for (i = 0; i < 200; i++) {
2633 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
2634 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
2635 break;
2636 msleep(1);
2637 }
2638 }
a85feb8c
GZ
2639 if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
2640 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
2641 WOL_DRV_STATE_SHUTDOWN |
2642 WOL_DRV_WOL |
2643 WOL_SET_MAGIC_PKT);
6921d201 2644
05ac4cb7 2645 if (device_should_wake) {
1da177e4
LT
2646 u32 mac_mode;
2647
2648 if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
0a459aac 2649 if (do_low_power) {
dd477003
MC
2650 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
2651 udelay(40);
2652 }
1da177e4 2653
3f7045c1
MC
2654 if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
2655 mac_mode = MAC_MODE_PORT_MODE_GMII;
2656 else
2657 mac_mode = MAC_MODE_PORT_MODE_MII;
1da177e4 2658
e8f3f6ca
MC
2659 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
2660 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2661 ASIC_REV_5700) {
2662 u32 speed = (tp->tg3_flags &
2663 TG3_FLAG_WOL_SPEED_100MB) ?
2664 SPEED_100 : SPEED_10;
2665 if (tg3_5700_link_polarity(tp, speed))
2666 mac_mode |= MAC_MODE_LINK_POLARITY;
2667 else
2668 mac_mode &= ~MAC_MODE_LINK_POLARITY;
2669 }
1da177e4
LT
2670 } else {
2671 mac_mode = MAC_MODE_PORT_MODE_TBI;
2672 }
2673
cbf46853 2674 if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
1da177e4
LT
2675 tw32(MAC_LED_CTRL, tp->led_ctrl);
2676
05ac4cb7
MC
2677 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
2678 if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
2679 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
2680 ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
2681 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
2682 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
1da177e4 2683
3bda1258
MC
2684 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
2685 mac_mode |= tp->mac_mode &
2686 (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
2687 if (mac_mode & MAC_MODE_APE_TX_EN)
2688 mac_mode |= MAC_MODE_TDE_ENABLE;
2689 }
2690
1da177e4
LT
2691 tw32_f(MAC_MODE, mac_mode);
2692 udelay(100);
2693
2694 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
2695 udelay(10);
2696 }
2697
2698 if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
2699 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2700 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
2701 u32 base_val;
2702
2703 base_val = tp->pci_clock_ctrl;
2704 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
2705 CLOCK_CTRL_TXCLK_DISABLE);
2706
b401e9e2
MC
2707 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
2708 CLOCK_CTRL_PWRDOWN_PLL133, 40);
d7b0a857 2709 } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
795d01c5 2710 (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
d7b0a857 2711 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
4cf78e4f 2712 /* do nothing */
85e94ced 2713 } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
1da177e4
LT
2714 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
2715 u32 newbits1, newbits2;
2716
2717 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2718 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2719 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
2720 CLOCK_CTRL_TXCLK_DISABLE |
2721 CLOCK_CTRL_ALTCLK);
2722 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
2723 } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
2724 newbits1 = CLOCK_CTRL_625_CORE;
2725 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
2726 } else {
2727 newbits1 = CLOCK_CTRL_ALTCLK;
2728 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
2729 }
2730
b401e9e2
MC
2731 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
2732 40);
1da177e4 2733
b401e9e2
MC
2734 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
2735 40);
1da177e4
LT
2736
2737 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
2738 u32 newbits3;
2739
2740 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2741 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2742 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
2743 CLOCK_CTRL_TXCLK_DISABLE |
2744 CLOCK_CTRL_44MHZ_CORE);
2745 } else {
2746 newbits3 = CLOCK_CTRL_44MHZ_CORE;
2747 }
2748
b401e9e2
MC
2749 tw32_wait_f(TG3PCI_CLOCK_CTRL,
2750 tp->pci_clock_ctrl | newbits3, 40);
1da177e4
LT
2751 }
2752 }
2753
05ac4cb7 2754 if (!(device_should_wake) &&
22435849 2755 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
0a459aac 2756 tg3_power_down_phy(tp, do_low_power);
6921d201 2757
1da177e4
LT
2758 tg3_frob_aux_power(tp);
2759
2760 /* Workaround for unstable PLL clock */
2761 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
2762 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
2763 u32 val = tr32(0x7d00);
2764
2765 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
2766 tw32(0x7d00, val);
6921d201 2767 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
ec41c7df
MC
2768 int err;
2769
2770 err = tg3_nvram_lock(tp);
1da177e4 2771 tg3_halt_cpu(tp, RX_CPU_BASE);
ec41c7df
MC
2772 if (!err)
2773 tg3_nvram_unlock(tp);
6921d201 2774 }
1da177e4
LT
2775 }
2776
bbadf503
MC
2777 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
2778
05ac4cb7 2779 if (device_should_wake)
12dac075
RW
2780 pci_enable_wake(tp->pdev, state, true);
2781
1da177e4 2782 /* Finally, set the new power state. */
12dac075 2783 pci_set_power_state(tp->pdev, state);
1da177e4 2784
1da177e4
LT
2785 return 0;
2786}
2787
1da177e4
LT
2788static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
2789{
2790 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
2791 case MII_TG3_AUX_STAT_10HALF:
2792 *speed = SPEED_10;
2793 *duplex = DUPLEX_HALF;
2794 break;
2795
2796 case MII_TG3_AUX_STAT_10FULL:
2797 *speed = SPEED_10;
2798 *duplex = DUPLEX_FULL;
2799 break;
2800
2801 case MII_TG3_AUX_STAT_100HALF:
2802 *speed = SPEED_100;
2803 *duplex = DUPLEX_HALF;
2804 break;
2805
2806 case MII_TG3_AUX_STAT_100FULL:
2807 *speed = SPEED_100;
2808 *duplex = DUPLEX_FULL;
2809 break;
2810
2811 case MII_TG3_AUX_STAT_1000HALF:
2812 *speed = SPEED_1000;
2813 *duplex = DUPLEX_HALF;
2814 break;
2815
2816 case MII_TG3_AUX_STAT_1000FULL:
2817 *speed = SPEED_1000;
2818 *duplex = DUPLEX_FULL;
2819 break;
2820
2821 default:
7f97a4bd 2822 if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
715116a1
MC
2823 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
2824 SPEED_10;
2825 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
2826 DUPLEX_HALF;
2827 break;
2828 }
1da177e4
LT
2829 *speed = SPEED_INVALID;
2830 *duplex = DUPLEX_INVALID;
2831 break;
855e1111 2832 }
1da177e4
LT
2833}
2834
2835static void tg3_phy_copper_begin(struct tg3 *tp)
2836{
2837 u32 new_adv;
2838 int i;
2839
2840 if (tp->link_config.phy_is_low_power) {
2841 /* Entering low power mode. Disable gigabit and
2842 * 100baseT advertisements.
2843 */
2844 tg3_writephy(tp, MII_TG3_CTRL, 0);
2845
2846 new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
2847 ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
2848 if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
2849 new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
2850
2851 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2852 } else if (tp->link_config.speed == SPEED_INVALID) {
1da177e4
LT
2853 if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
2854 tp->link_config.advertising &=
2855 ~(ADVERTISED_1000baseT_Half |
2856 ADVERTISED_1000baseT_Full);
2857
ba4d07a8 2858 new_adv = ADVERTISE_CSMA;
1da177e4
LT
2859 if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
2860 new_adv |= ADVERTISE_10HALF;
2861 if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
2862 new_adv |= ADVERTISE_10FULL;
2863 if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
2864 new_adv |= ADVERTISE_100HALF;
2865 if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
2866 new_adv |= ADVERTISE_100FULL;
ba4d07a8
MC
2867
2868 new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
2869
1da177e4
LT
2870 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2871
2872 if (tp->link_config.advertising &
2873 (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
2874 new_adv = 0;
2875 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
2876 new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
2877 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
2878 new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
2879 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
2880 (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
2881 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
2882 new_adv |= (MII_TG3_CTRL_AS_MASTER |
2883 MII_TG3_CTRL_ENABLE_AS_MASTER);
2884 tg3_writephy(tp, MII_TG3_CTRL, new_adv);
2885 } else {
2886 tg3_writephy(tp, MII_TG3_CTRL, 0);
2887 }
2888 } else {
ba4d07a8
MC
2889 new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
2890 new_adv |= ADVERTISE_CSMA;
2891
1da177e4
LT
2892 /* Asking for a specific link mode. */
2893 if (tp->link_config.speed == SPEED_1000) {
1da177e4
LT
2894 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2895
2896 if (tp->link_config.duplex == DUPLEX_FULL)
2897 new_adv = MII_TG3_CTRL_ADV_1000_FULL;
2898 else
2899 new_adv = MII_TG3_CTRL_ADV_1000_HALF;
2900 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
2901 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
2902 new_adv |= (MII_TG3_CTRL_AS_MASTER |
2903 MII_TG3_CTRL_ENABLE_AS_MASTER);
1da177e4 2904 } else {
1da177e4
LT
2905 if (tp->link_config.speed == SPEED_100) {
2906 if (tp->link_config.duplex == DUPLEX_FULL)
2907 new_adv |= ADVERTISE_100FULL;
2908 else
2909 new_adv |= ADVERTISE_100HALF;
2910 } else {
2911 if (tp->link_config.duplex == DUPLEX_FULL)
2912 new_adv |= ADVERTISE_10FULL;
2913 else
2914 new_adv |= ADVERTISE_10HALF;
2915 }
2916 tg3_writephy(tp, MII_ADVERTISE, new_adv);
ba4d07a8
MC
2917
2918 new_adv = 0;
1da177e4 2919 }
ba4d07a8
MC
2920
2921 tg3_writephy(tp, MII_TG3_CTRL, new_adv);
1da177e4
LT
2922 }
2923
2924 if (tp->link_config.autoneg == AUTONEG_DISABLE &&
2925 tp->link_config.speed != SPEED_INVALID) {
2926 u32 bmcr, orig_bmcr;
2927
2928 tp->link_config.active_speed = tp->link_config.speed;
2929 tp->link_config.active_duplex = tp->link_config.duplex;
2930
2931 bmcr = 0;
2932 switch (tp->link_config.speed) {
2933 default:
2934 case SPEED_10:
2935 break;
2936
2937 case SPEED_100:
2938 bmcr |= BMCR_SPEED100;
2939 break;
2940
2941 case SPEED_1000:
2942 bmcr |= TG3_BMCR_SPEED1000;
2943 break;
855e1111 2944 }
1da177e4
LT
2945
2946 if (tp->link_config.duplex == DUPLEX_FULL)
2947 bmcr |= BMCR_FULLDPLX;
2948
2949 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
2950 (bmcr != orig_bmcr)) {
2951 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
2952 for (i = 0; i < 1500; i++) {
2953 u32 tmp;
2954
2955 udelay(10);
2956 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
2957 tg3_readphy(tp, MII_BMSR, &tmp))
2958 continue;
2959 if (!(tmp & BMSR_LSTATUS)) {
2960 udelay(40);
2961 break;
2962 }
2963 }
2964 tg3_writephy(tp, MII_BMCR, bmcr);
2965 udelay(40);
2966 }
2967 } else {
2968 tg3_writephy(tp, MII_BMCR,
2969 BMCR_ANENABLE | BMCR_ANRESTART);
2970 }
2971}
2972
2973static int tg3_init_5401phy_dsp(struct tg3 *tp)
2974{
2975 int err;
2976
2977 /* Turn off tap power management. */
2978 /* Set Extended packet length bit */
2979 err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
2980
2981 err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
2982 err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
2983
2984 err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
2985 err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
2986
2987 err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
2988 err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
2989
2990 err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
2991 err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
2992
2993 err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
2994 err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
2995
2996 udelay(40);
2997
2998 return err;
2999}
3000
3600d918 3001static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
1da177e4 3002{
3600d918
MC
3003 u32 adv_reg, all_mask = 0;
3004
3005 if (mask & ADVERTISED_10baseT_Half)
3006 all_mask |= ADVERTISE_10HALF;
3007 if (mask & ADVERTISED_10baseT_Full)
3008 all_mask |= ADVERTISE_10FULL;
3009 if (mask & ADVERTISED_100baseT_Half)
3010 all_mask |= ADVERTISE_100HALF;
3011 if (mask & ADVERTISED_100baseT_Full)
3012 all_mask |= ADVERTISE_100FULL;
1da177e4
LT
3013
3014 if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
3015 return 0;
3016
1da177e4
LT
3017 if ((adv_reg & all_mask) != all_mask)
3018 return 0;
3019 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
3020 u32 tg3_ctrl;
3021
3600d918
MC
3022 all_mask = 0;
3023 if (mask & ADVERTISED_1000baseT_Half)
3024 all_mask |= ADVERTISE_1000HALF;
3025 if (mask & ADVERTISED_1000baseT_Full)
3026 all_mask |= ADVERTISE_1000FULL;
3027
1da177e4
LT
3028 if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
3029 return 0;
3030
1da177e4
LT
3031 if ((tg3_ctrl & all_mask) != all_mask)
3032 return 0;
3033 }
3034 return 1;
3035}
3036
ef167e27
MC
3037static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
3038{
3039 u32 curadv, reqadv;
3040
3041 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
3042 return 1;
3043
3044 curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3045 reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
3046
3047 if (tp->link_config.active_duplex == DUPLEX_FULL) {
3048 if (curadv != reqadv)
3049 return 0;
3050
3051 if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
3052 tg3_readphy(tp, MII_LPA, rmtadv);
3053 } else {
3054 /* Reprogram the advertisement register, even if it
3055 * does not affect the current link. If the link
3056 * gets renegotiated in the future, we can save an
3057 * additional renegotiation cycle by advertising
3058 * it correctly in the first place.
3059 */
3060 if (curadv != reqadv) {
3061 *lcladv &= ~(ADVERTISE_PAUSE_CAP |
3062 ADVERTISE_PAUSE_ASYM);
3063 tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
3064 }
3065 }
3066
3067 return 1;
3068}
3069
1da177e4
LT
3070static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
3071{
3072 int current_link_up;
3073 u32 bmsr, dummy;
ef167e27 3074 u32 lcl_adv, rmt_adv;
1da177e4
LT
3075 u16 current_speed;
3076 u8 current_duplex;
3077 int i, err;
3078
3079 tw32(MAC_EVENT, 0);
3080
3081 tw32_f(MAC_STATUS,
3082 (MAC_STATUS_SYNC_CHANGED |
3083 MAC_STATUS_CFG_CHANGED |
3084 MAC_STATUS_MI_COMPLETION |
3085 MAC_STATUS_LNKSTATE_CHANGED));
3086 udelay(40);
3087
8ef21428
MC
3088 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
3089 tw32_f(MAC_MI_MODE,
3090 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
3091 udelay(80);
3092 }
1da177e4
LT
3093
3094 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
3095
3096 /* Some third-party PHYs need to be reset on link going
3097 * down.
3098 */
3099 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3100 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3101 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
3102 netif_carrier_ok(tp->dev)) {
3103 tg3_readphy(tp, MII_BMSR, &bmsr);
3104 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3105 !(bmsr & BMSR_LSTATUS))
3106 force_reset = 1;
3107 }
3108 if (force_reset)
3109 tg3_phy_reset(tp);
3110
79eb6904 3111 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
3112 tg3_readphy(tp, MII_BMSR, &bmsr);
3113 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
3114 !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
3115 bmsr = 0;
3116
3117 if (!(bmsr & BMSR_LSTATUS)) {
3118 err = tg3_init_5401phy_dsp(tp);
3119 if (err)
3120 return err;
3121
3122 tg3_readphy(tp, MII_BMSR, &bmsr);
3123 for (i = 0; i < 1000; i++) {
3124 udelay(10);
3125 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3126 (bmsr & BMSR_LSTATUS)) {
3127 udelay(40);
3128 break;
3129 }
3130 }
3131
79eb6904
MC
3132 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
3133 TG3_PHY_REV_BCM5401_B0 &&
1da177e4
LT
3134 !(bmsr & BMSR_LSTATUS) &&
3135 tp->link_config.active_speed == SPEED_1000) {
3136 err = tg3_phy_reset(tp);
3137 if (!err)
3138 err = tg3_init_5401phy_dsp(tp);
3139 if (err)
3140 return err;
3141 }
3142 }
3143 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3144 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
3145 /* 5701 {A0,B0} CRC bug workaround */
3146 tg3_writephy(tp, 0x15, 0x0a75);
3147 tg3_writephy(tp, 0x1c, 0x8c68);
3148 tg3_writephy(tp, 0x1c, 0x8d68);
3149 tg3_writephy(tp, 0x1c, 0x8c68);
3150 }
3151
3152 /* Clear pending interrupts... */
3153 tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
3154 tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
3155
3156 if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
3157 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
7f97a4bd 3158 else if (!(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
1da177e4
LT
3159 tg3_writephy(tp, MII_TG3_IMASK, ~0);
3160
3161 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3162 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3163 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
3164 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3165 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
3166 else
3167 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
3168 }
3169
3170 current_link_up = 0;
3171 current_speed = SPEED_INVALID;
3172 current_duplex = DUPLEX_INVALID;
3173
3174 if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
3175 u32 val;
3176
3177 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
3178 tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
3179 if (!(val & (1 << 10))) {
3180 val |= (1 << 10);
3181 tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
3182 goto relink;
3183 }
3184 }
3185
3186 bmsr = 0;
3187 for (i = 0; i < 100; i++) {
3188 tg3_readphy(tp, MII_BMSR, &bmsr);
3189 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3190 (bmsr & BMSR_LSTATUS))
3191 break;
3192 udelay(40);
3193 }
3194
3195 if (bmsr & BMSR_LSTATUS) {
3196 u32 aux_stat, bmcr;
3197
3198 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
3199 for (i = 0; i < 2000; i++) {
3200 udelay(10);
3201 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
3202 aux_stat)
3203 break;
3204 }
3205
3206 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
3207 &current_speed,
3208 &current_duplex);
3209
3210 bmcr = 0;
3211 for (i = 0; i < 200; i++) {
3212 tg3_readphy(tp, MII_BMCR, &bmcr);
3213 if (tg3_readphy(tp, MII_BMCR, &bmcr))
3214 continue;
3215 if (bmcr && bmcr != 0x7fff)
3216 break;
3217 udelay(10);
3218 }
3219
ef167e27
MC
3220 lcl_adv = 0;
3221 rmt_adv = 0;
1da177e4 3222
ef167e27
MC
3223 tp->link_config.active_speed = current_speed;
3224 tp->link_config.active_duplex = current_duplex;
3225
3226 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
3227 if ((bmcr & BMCR_ANENABLE) &&
3228 tg3_copper_is_advertising_all(tp,
3229 tp->link_config.advertising)) {
3230 if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
3231 &rmt_adv))
3232 current_link_up = 1;
1da177e4
LT
3233 }
3234 } else {
3235 if (!(bmcr & BMCR_ANENABLE) &&
3236 tp->link_config.speed == current_speed &&
ef167e27
MC
3237 tp->link_config.duplex == current_duplex &&
3238 tp->link_config.flowctrl ==
3239 tp->link_config.active_flowctrl) {
1da177e4 3240 current_link_up = 1;
1da177e4
LT
3241 }
3242 }
3243
ef167e27
MC
3244 if (current_link_up == 1 &&
3245 tp->link_config.active_duplex == DUPLEX_FULL)
3246 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1da177e4
LT
3247 }
3248
1da177e4 3249relink:
6921d201 3250 if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
1da177e4
LT
3251 u32 tmp;
3252
3253 tg3_phy_copper_begin(tp);
3254
3255 tg3_readphy(tp, MII_BMSR, &tmp);
3256 if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
3257 (tmp & BMSR_LSTATUS))
3258 current_link_up = 1;
3259 }
3260
3261 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
3262 if (current_link_up == 1) {
3263 if (tp->link_config.active_speed == SPEED_100 ||
3264 tp->link_config.active_speed == SPEED_10)
3265 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3266 else
3267 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
7f97a4bd
MC
3268 } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)
3269 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3270 else
1da177e4
LT
3271 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
3272
3273 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
3274 if (tp->link_config.active_duplex == DUPLEX_HALF)
3275 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
3276
1da177e4 3277 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
e8f3f6ca
MC
3278 if (current_link_up == 1 &&
3279 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
1da177e4 3280 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
e8f3f6ca
MC
3281 else
3282 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
1da177e4
LT
3283 }
3284
3285 /* ??? Without this setting Netgear GA302T PHY does not
3286 * ??? send/receive packets...
3287 */
79eb6904 3288 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
1da177e4
LT
3289 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
3290 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
3291 tw32_f(MAC_MI_MODE, tp->mi_mode);
3292 udelay(80);
3293 }
3294
3295 tw32_f(MAC_MODE, tp->mac_mode);
3296 udelay(40);
3297
3298 if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
3299 /* Polled via timer. */
3300 tw32_f(MAC_EVENT, 0);
3301 } else {
3302 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3303 }
3304 udelay(40);
3305
3306 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
3307 current_link_up == 1 &&
3308 tp->link_config.active_speed == SPEED_1000 &&
3309 ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
3310 (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
3311 udelay(120);
3312 tw32_f(MAC_STATUS,
3313 (MAC_STATUS_SYNC_CHANGED |
3314 MAC_STATUS_CFG_CHANGED));
3315 udelay(40);
3316 tg3_write_mem(tp,
3317 NIC_SRAM_FIRMWARE_MBOX,
3318 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
3319 }
3320
5e7dfd0f
MC
3321 /* Prevent send BD corruption. */
3322 if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
3323 u16 oldlnkctl, newlnkctl;
3324
3325 pci_read_config_word(tp->pdev,
3326 tp->pcie_cap + PCI_EXP_LNKCTL,
3327 &oldlnkctl);
3328 if (tp->link_config.active_speed == SPEED_100 ||
3329 tp->link_config.active_speed == SPEED_10)
3330 newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
3331 else
3332 newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
3333 if (newlnkctl != oldlnkctl)
3334 pci_write_config_word(tp->pdev,
3335 tp->pcie_cap + PCI_EXP_LNKCTL,
3336 newlnkctl);
3337 }
3338
1da177e4
LT
3339 if (current_link_up != netif_carrier_ok(tp->dev)) {
3340 if (current_link_up)
3341 netif_carrier_on(tp->dev);
3342 else
3343 netif_carrier_off(tp->dev);
3344 tg3_link_report(tp);
3345 }
3346
3347 return 0;
3348}
3349
3350struct tg3_fiber_aneginfo {
3351 int state;
3352#define ANEG_STATE_UNKNOWN 0
3353#define ANEG_STATE_AN_ENABLE 1
3354#define ANEG_STATE_RESTART_INIT 2
3355#define ANEG_STATE_RESTART 3
3356#define ANEG_STATE_DISABLE_LINK_OK 4
3357#define ANEG_STATE_ABILITY_DETECT_INIT 5
3358#define ANEG_STATE_ABILITY_DETECT 6
3359#define ANEG_STATE_ACK_DETECT_INIT 7
3360#define ANEG_STATE_ACK_DETECT 8
3361#define ANEG_STATE_COMPLETE_ACK_INIT 9
3362#define ANEG_STATE_COMPLETE_ACK 10
3363#define ANEG_STATE_IDLE_DETECT_INIT 11
3364#define ANEG_STATE_IDLE_DETECT 12
3365#define ANEG_STATE_LINK_OK 13
3366#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
3367#define ANEG_STATE_NEXT_PAGE_WAIT 15
3368
3369 u32 flags;
3370#define MR_AN_ENABLE 0x00000001
3371#define MR_RESTART_AN 0x00000002
3372#define MR_AN_COMPLETE 0x00000004
3373#define MR_PAGE_RX 0x00000008
3374#define MR_NP_LOADED 0x00000010
3375#define MR_TOGGLE_TX 0x00000020
3376#define MR_LP_ADV_FULL_DUPLEX 0x00000040
3377#define MR_LP_ADV_HALF_DUPLEX 0x00000080
3378#define MR_LP_ADV_SYM_PAUSE 0x00000100
3379#define MR_LP_ADV_ASYM_PAUSE 0x00000200
3380#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
3381#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
3382#define MR_LP_ADV_NEXT_PAGE 0x00001000
3383#define MR_TOGGLE_RX 0x00002000
3384#define MR_NP_RX 0x00004000
3385
3386#define MR_LINK_OK 0x80000000
3387
3388 unsigned long link_time, cur_time;
3389
3390 u32 ability_match_cfg;
3391 int ability_match_count;
3392
3393 char ability_match, idle_match, ack_match;
3394
3395 u32 txconfig, rxconfig;
3396#define ANEG_CFG_NP 0x00000080
3397#define ANEG_CFG_ACK 0x00000040
3398#define ANEG_CFG_RF2 0x00000020
3399#define ANEG_CFG_RF1 0x00000010
3400#define ANEG_CFG_PS2 0x00000001
3401#define ANEG_CFG_PS1 0x00008000
3402#define ANEG_CFG_HD 0x00004000
3403#define ANEG_CFG_FD 0x00002000
3404#define ANEG_CFG_INVAL 0x00001f06
3405
3406};
3407#define ANEG_OK 0
3408#define ANEG_DONE 1
3409#define ANEG_TIMER_ENAB 2
3410#define ANEG_FAILED -1
3411
3412#define ANEG_STATE_SETTLE_TIME 10000
3413
3414static int tg3_fiber_aneg_smachine(struct tg3 *tp,
3415 struct tg3_fiber_aneginfo *ap)
3416{
5be73b47 3417 u16 flowctrl;
1da177e4
LT
3418 unsigned long delta;
3419 u32 rx_cfg_reg;
3420 int ret;
3421
3422 if (ap->state == ANEG_STATE_UNKNOWN) {
3423 ap->rxconfig = 0;
3424 ap->link_time = 0;
3425 ap->cur_time = 0;
3426 ap->ability_match_cfg = 0;
3427 ap->ability_match_count = 0;
3428 ap->ability_match = 0;
3429 ap->idle_match = 0;
3430 ap->ack_match = 0;
3431 }
3432 ap->cur_time++;
3433
3434 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
3435 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
3436
3437 if (rx_cfg_reg != ap->ability_match_cfg) {
3438 ap->ability_match_cfg = rx_cfg_reg;
3439 ap->ability_match = 0;
3440 ap->ability_match_count = 0;
3441 } else {
3442 if (++ap->ability_match_count > 1) {
3443 ap->ability_match = 1;
3444 ap->ability_match_cfg = rx_cfg_reg;
3445 }
3446 }
3447 if (rx_cfg_reg & ANEG_CFG_ACK)
3448 ap->ack_match = 1;
3449 else
3450 ap->ack_match = 0;
3451
3452 ap->idle_match = 0;
3453 } else {
3454 ap->idle_match = 1;
3455 ap->ability_match_cfg = 0;
3456 ap->ability_match_count = 0;
3457 ap->ability_match = 0;
3458 ap->ack_match = 0;
3459
3460 rx_cfg_reg = 0;
3461 }
3462
3463 ap->rxconfig = rx_cfg_reg;
3464 ret = ANEG_OK;
3465
33f401ae 3466 switch (ap->state) {
1da177e4
LT
3467 case ANEG_STATE_UNKNOWN:
3468 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
3469 ap->state = ANEG_STATE_AN_ENABLE;
3470
3471 /* fallthru */
3472 case ANEG_STATE_AN_ENABLE:
3473 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
3474 if (ap->flags & MR_AN_ENABLE) {
3475 ap->link_time = 0;
3476 ap->cur_time = 0;
3477 ap->ability_match_cfg = 0;
3478 ap->ability_match_count = 0;
3479 ap->ability_match = 0;
3480 ap->idle_match = 0;
3481 ap->ack_match = 0;
3482
3483 ap->state = ANEG_STATE_RESTART_INIT;
3484 } else {
3485 ap->state = ANEG_STATE_DISABLE_LINK_OK;
3486 }
3487 break;
3488
3489 case ANEG_STATE_RESTART_INIT:
3490 ap->link_time = ap->cur_time;
3491 ap->flags &= ~(MR_NP_LOADED);
3492 ap->txconfig = 0;
3493 tw32(MAC_TX_AUTO_NEG, 0);
3494 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3495 tw32_f(MAC_MODE, tp->mac_mode);
3496 udelay(40);
3497
3498 ret = ANEG_TIMER_ENAB;
3499 ap->state = ANEG_STATE_RESTART;
3500
3501 /* fallthru */
3502 case ANEG_STATE_RESTART:
3503 delta = ap->cur_time - ap->link_time;
859a5887 3504 if (delta > ANEG_STATE_SETTLE_TIME)
1da177e4 3505 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
859a5887 3506 else
1da177e4 3507 ret = ANEG_TIMER_ENAB;
1da177e4
LT
3508 break;
3509
3510 case ANEG_STATE_DISABLE_LINK_OK:
3511 ret = ANEG_DONE;
3512 break;
3513
3514 case ANEG_STATE_ABILITY_DETECT_INIT:
3515 ap->flags &= ~(MR_TOGGLE_TX);
5be73b47
MC
3516 ap->txconfig = ANEG_CFG_FD;
3517 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3518 if (flowctrl & ADVERTISE_1000XPAUSE)
3519 ap->txconfig |= ANEG_CFG_PS1;
3520 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3521 ap->txconfig |= ANEG_CFG_PS2;
1da177e4
LT
3522 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3523 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3524 tw32_f(MAC_MODE, tp->mac_mode);
3525 udelay(40);
3526
3527 ap->state = ANEG_STATE_ABILITY_DETECT;
3528 break;
3529
3530 case ANEG_STATE_ABILITY_DETECT:
859a5887 3531 if (ap->ability_match != 0 && ap->rxconfig != 0)
1da177e4 3532 ap->state = ANEG_STATE_ACK_DETECT_INIT;
1da177e4
LT
3533 break;
3534
3535 case ANEG_STATE_ACK_DETECT_INIT:
3536 ap->txconfig |= ANEG_CFG_ACK;
3537 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3538 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3539 tw32_f(MAC_MODE, tp->mac_mode);
3540 udelay(40);
3541
3542 ap->state = ANEG_STATE_ACK_DETECT;
3543
3544 /* fallthru */
3545 case ANEG_STATE_ACK_DETECT:
3546 if (ap->ack_match != 0) {
3547 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
3548 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
3549 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
3550 } else {
3551 ap->state = ANEG_STATE_AN_ENABLE;
3552 }
3553 } else if (ap->ability_match != 0 &&
3554 ap->rxconfig == 0) {
3555 ap->state = ANEG_STATE_AN_ENABLE;
3556 }
3557 break;
3558
3559 case ANEG_STATE_COMPLETE_ACK_INIT:
3560 if (ap->rxconfig & ANEG_CFG_INVAL) {
3561 ret = ANEG_FAILED;
3562 break;
3563 }
3564 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
3565 MR_LP_ADV_HALF_DUPLEX |
3566 MR_LP_ADV_SYM_PAUSE |
3567 MR_LP_ADV_ASYM_PAUSE |
3568 MR_LP_ADV_REMOTE_FAULT1 |
3569 MR_LP_ADV_REMOTE_FAULT2 |
3570 MR_LP_ADV_NEXT_PAGE |
3571 MR_TOGGLE_RX |
3572 MR_NP_RX);
3573 if (ap->rxconfig & ANEG_CFG_FD)
3574 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
3575 if (ap->rxconfig & ANEG_CFG_HD)
3576 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
3577 if (ap->rxconfig & ANEG_CFG_PS1)
3578 ap->flags |= MR_LP_ADV_SYM_PAUSE;
3579 if (ap->rxconfig & ANEG_CFG_PS2)
3580 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
3581 if (ap->rxconfig & ANEG_CFG_RF1)
3582 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
3583 if (ap->rxconfig & ANEG_CFG_RF2)
3584 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
3585 if (ap->rxconfig & ANEG_CFG_NP)
3586 ap->flags |= MR_LP_ADV_NEXT_PAGE;
3587
3588 ap->link_time = ap->cur_time;
3589
3590 ap->flags ^= (MR_TOGGLE_TX);
3591 if (ap->rxconfig & 0x0008)
3592 ap->flags |= MR_TOGGLE_RX;
3593 if (ap->rxconfig & ANEG_CFG_NP)
3594 ap->flags |= MR_NP_RX;
3595 ap->flags |= MR_PAGE_RX;
3596
3597 ap->state = ANEG_STATE_COMPLETE_ACK;
3598 ret = ANEG_TIMER_ENAB;
3599 break;
3600
3601 case ANEG_STATE_COMPLETE_ACK:
3602 if (ap->ability_match != 0 &&
3603 ap->rxconfig == 0) {
3604 ap->state = ANEG_STATE_AN_ENABLE;
3605 break;
3606 }
3607 delta = ap->cur_time - ap->link_time;
3608 if (delta > ANEG_STATE_SETTLE_TIME) {
3609 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
3610 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3611 } else {
3612 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
3613 !(ap->flags & MR_NP_RX)) {
3614 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3615 } else {
3616 ret = ANEG_FAILED;
3617 }
3618 }
3619 }
3620 break;
3621
3622 case ANEG_STATE_IDLE_DETECT_INIT:
3623 ap->link_time = ap->cur_time;
3624 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3625 tw32_f(MAC_MODE, tp->mac_mode);
3626 udelay(40);
3627
3628 ap->state = ANEG_STATE_IDLE_DETECT;
3629 ret = ANEG_TIMER_ENAB;
3630 break;
3631
3632 case ANEG_STATE_IDLE_DETECT:
3633 if (ap->ability_match != 0 &&
3634 ap->rxconfig == 0) {
3635 ap->state = ANEG_STATE_AN_ENABLE;
3636 break;
3637 }
3638 delta = ap->cur_time - ap->link_time;
3639 if (delta > ANEG_STATE_SETTLE_TIME) {
3640 /* XXX another gem from the Broadcom driver :( */
3641 ap->state = ANEG_STATE_LINK_OK;
3642 }
3643 break;
3644
3645 case ANEG_STATE_LINK_OK:
3646 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
3647 ret = ANEG_DONE;
3648 break;
3649
3650 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
3651 /* ??? unimplemented */
3652 break;
3653
3654 case ANEG_STATE_NEXT_PAGE_WAIT:
3655 /* ??? unimplemented */
3656 break;
3657
3658 default:
3659 ret = ANEG_FAILED;
3660 break;
855e1111 3661 }
1da177e4
LT
3662
3663 return ret;
3664}
3665
5be73b47 3666static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
1da177e4
LT
3667{
3668 int res = 0;
3669 struct tg3_fiber_aneginfo aninfo;
3670 int status = ANEG_FAILED;
3671 unsigned int tick;
3672 u32 tmp;
3673
3674 tw32_f(MAC_TX_AUTO_NEG, 0);
3675
3676 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
3677 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
3678 udelay(40);
3679
3680 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
3681 udelay(40);
3682
3683 memset(&aninfo, 0, sizeof(aninfo));
3684 aninfo.flags |= MR_AN_ENABLE;
3685 aninfo.state = ANEG_STATE_UNKNOWN;
3686 aninfo.cur_time = 0;
3687 tick = 0;
3688 while (++tick < 195000) {
3689 status = tg3_fiber_aneg_smachine(tp, &aninfo);
3690 if (status == ANEG_DONE || status == ANEG_FAILED)
3691 break;
3692
3693 udelay(1);
3694 }
3695
3696 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3697 tw32_f(MAC_MODE, tp->mac_mode);
3698 udelay(40);
3699
5be73b47
MC
3700 *txflags = aninfo.txconfig;
3701 *rxflags = aninfo.flags;
1da177e4
LT
3702
3703 if (status == ANEG_DONE &&
3704 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
3705 MR_LP_ADV_FULL_DUPLEX)))
3706 res = 1;
3707
3708 return res;
3709}
3710
3711static void tg3_init_bcm8002(struct tg3 *tp)
3712{
3713 u32 mac_status = tr32(MAC_STATUS);
3714 int i;
3715
3716 /* Reset when initting first time or we have a link. */
3717 if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
3718 !(mac_status & MAC_STATUS_PCS_SYNCED))
3719 return;
3720
3721 /* Set PLL lock range. */
3722 tg3_writephy(tp, 0x16, 0x8007);
3723
3724 /* SW reset */
3725 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
3726
3727 /* Wait for reset to complete. */
3728 /* XXX schedule_timeout() ... */
3729 for (i = 0; i < 500; i++)
3730 udelay(10);
3731
3732 /* Config mode; select PMA/Ch 1 regs. */
3733 tg3_writephy(tp, 0x10, 0x8411);
3734
3735 /* Enable auto-lock and comdet, select txclk for tx. */
3736 tg3_writephy(tp, 0x11, 0x0a10);
3737
3738 tg3_writephy(tp, 0x18, 0x00a0);
3739 tg3_writephy(tp, 0x16, 0x41ff);
3740
3741 /* Assert and deassert POR. */
3742 tg3_writephy(tp, 0x13, 0x0400);
3743 udelay(40);
3744 tg3_writephy(tp, 0x13, 0x0000);
3745
3746 tg3_writephy(tp, 0x11, 0x0a50);
3747 udelay(40);
3748 tg3_writephy(tp, 0x11, 0x0a10);
3749
3750 /* Wait for signal to stabilize */
3751 /* XXX schedule_timeout() ... */
3752 for (i = 0; i < 15000; i++)
3753 udelay(10);
3754
3755 /* Deselect the channel register so we can read the PHYID
3756 * later.
3757 */
3758 tg3_writephy(tp, 0x10, 0x8011);
3759}
3760
3761static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
3762{
82cd3d11 3763 u16 flowctrl;
1da177e4
LT
3764 u32 sg_dig_ctrl, sg_dig_status;
3765 u32 serdes_cfg, expected_sg_dig_ctrl;
3766 int workaround, port_a;
3767 int current_link_up;
3768
3769 serdes_cfg = 0;
3770 expected_sg_dig_ctrl = 0;
3771 workaround = 0;
3772 port_a = 1;
3773 current_link_up = 0;
3774
3775 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
3776 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
3777 workaround = 1;
3778 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
3779 port_a = 0;
3780
3781 /* preserve bits 0-11,13,14 for signal pre-emphasis */
3782 /* preserve bits 20-23 for voltage regulator */
3783 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
3784 }
3785
3786 sg_dig_ctrl = tr32(SG_DIG_CTRL);
3787
3788 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
c98f6e3b 3789 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
1da177e4
LT
3790 if (workaround) {
3791 u32 val = serdes_cfg;
3792
3793 if (port_a)
3794 val |= 0xc010000;
3795 else
3796 val |= 0x4010000;
3797 tw32_f(MAC_SERDES_CFG, val);
3798 }
c98f6e3b
MC
3799
3800 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
3801 }
3802 if (mac_status & MAC_STATUS_PCS_SYNCED) {
3803 tg3_setup_flow_control(tp, 0, 0);
3804 current_link_up = 1;
3805 }
3806 goto out;
3807 }
3808
3809 /* Want auto-negotiation. */
c98f6e3b 3810 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
1da177e4 3811
82cd3d11
MC
3812 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3813 if (flowctrl & ADVERTISE_1000XPAUSE)
3814 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
3815 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3816 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
1da177e4
LT
3817
3818 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
3d3ebe74
MC
3819 if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
3820 tp->serdes_counter &&
3821 ((mac_status & (MAC_STATUS_PCS_SYNCED |
3822 MAC_STATUS_RCVD_CFG)) ==
3823 MAC_STATUS_PCS_SYNCED)) {
3824 tp->serdes_counter--;
3825 current_link_up = 1;
3826 goto out;
3827 }
3828restart_autoneg:
1da177e4
LT
3829 if (workaround)
3830 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
c98f6e3b 3831 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
1da177e4
LT
3832 udelay(5);
3833 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
3834
3d3ebe74
MC
3835 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
3836 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
1da177e4
LT
3837 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
3838 MAC_STATUS_SIGNAL_DET)) {
3d3ebe74 3839 sg_dig_status = tr32(SG_DIG_STATUS);
1da177e4
LT
3840 mac_status = tr32(MAC_STATUS);
3841
c98f6e3b 3842 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
1da177e4 3843 (mac_status & MAC_STATUS_PCS_SYNCED)) {
82cd3d11
MC
3844 u32 local_adv = 0, remote_adv = 0;
3845
3846 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
3847 local_adv |= ADVERTISE_1000XPAUSE;
3848 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
3849 local_adv |= ADVERTISE_1000XPSE_ASYM;
1da177e4 3850
c98f6e3b 3851 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
82cd3d11 3852 remote_adv |= LPA_1000XPAUSE;
c98f6e3b 3853 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
82cd3d11 3854 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
3855
3856 tg3_setup_flow_control(tp, local_adv, remote_adv);
3857 current_link_up = 1;
3d3ebe74
MC
3858 tp->serdes_counter = 0;
3859 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
c98f6e3b 3860 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
3d3ebe74
MC
3861 if (tp->serdes_counter)
3862 tp->serdes_counter--;
1da177e4
LT
3863 else {
3864 if (workaround) {
3865 u32 val = serdes_cfg;
3866
3867 if (port_a)
3868 val |= 0xc010000;
3869 else
3870 val |= 0x4010000;
3871
3872 tw32_f(MAC_SERDES_CFG, val);
3873 }
3874
c98f6e3b 3875 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
3876 udelay(40);
3877
3878 /* Link parallel detection - link is up */
3879 /* only if we have PCS_SYNC and not */
3880 /* receiving config code words */
3881 mac_status = tr32(MAC_STATUS);
3882 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
3883 !(mac_status & MAC_STATUS_RCVD_CFG)) {
3884 tg3_setup_flow_control(tp, 0, 0);
3885 current_link_up = 1;
3d3ebe74
MC
3886 tp->tg3_flags2 |=
3887 TG3_FLG2_PARALLEL_DETECT;
3888 tp->serdes_counter =
3889 SERDES_PARALLEL_DET_TIMEOUT;
3890 } else
3891 goto restart_autoneg;
1da177e4
LT
3892 }
3893 }
3d3ebe74
MC
3894 } else {
3895 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
3896 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
1da177e4
LT
3897 }
3898
3899out:
3900 return current_link_up;
3901}
3902
3903static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
3904{
3905 int current_link_up = 0;
3906
5cf64b8a 3907 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
1da177e4 3908 goto out;
1da177e4
LT
3909
3910 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5be73b47 3911 u32 txflags, rxflags;
1da177e4 3912 int i;
6aa20a22 3913
5be73b47
MC
3914 if (fiber_autoneg(tp, &txflags, &rxflags)) {
3915 u32 local_adv = 0, remote_adv = 0;
1da177e4 3916
5be73b47
MC
3917 if (txflags & ANEG_CFG_PS1)
3918 local_adv |= ADVERTISE_1000XPAUSE;
3919 if (txflags & ANEG_CFG_PS2)
3920 local_adv |= ADVERTISE_1000XPSE_ASYM;
3921
3922 if (rxflags & MR_LP_ADV_SYM_PAUSE)
3923 remote_adv |= LPA_1000XPAUSE;
3924 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
3925 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
3926
3927 tg3_setup_flow_control(tp, local_adv, remote_adv);
3928
1da177e4
LT
3929 current_link_up = 1;
3930 }
3931 for (i = 0; i < 30; i++) {
3932 udelay(20);
3933 tw32_f(MAC_STATUS,
3934 (MAC_STATUS_SYNC_CHANGED |
3935 MAC_STATUS_CFG_CHANGED));
3936 udelay(40);
3937 if ((tr32(MAC_STATUS) &
3938 (MAC_STATUS_SYNC_CHANGED |
3939 MAC_STATUS_CFG_CHANGED)) == 0)
3940 break;
3941 }
3942
3943 mac_status = tr32(MAC_STATUS);
3944 if (current_link_up == 0 &&
3945 (mac_status & MAC_STATUS_PCS_SYNCED) &&
3946 !(mac_status & MAC_STATUS_RCVD_CFG))
3947 current_link_up = 1;
3948 } else {
5be73b47
MC
3949 tg3_setup_flow_control(tp, 0, 0);
3950
1da177e4
LT
3951 /* Forcing 1000FD link up. */
3952 current_link_up = 1;
1da177e4
LT
3953
3954 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
3955 udelay(40);
e8f3f6ca
MC
3956
3957 tw32_f(MAC_MODE, tp->mac_mode);
3958 udelay(40);
1da177e4
LT
3959 }
3960
3961out:
3962 return current_link_up;
3963}
3964
3965static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
3966{
3967 u32 orig_pause_cfg;
3968 u16 orig_active_speed;
3969 u8 orig_active_duplex;
3970 u32 mac_status;
3971 int current_link_up;
3972 int i;
3973
8d018621 3974 orig_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
3975 orig_active_speed = tp->link_config.active_speed;
3976 orig_active_duplex = tp->link_config.active_duplex;
3977
3978 if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
3979 netif_carrier_ok(tp->dev) &&
3980 (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
3981 mac_status = tr32(MAC_STATUS);
3982 mac_status &= (MAC_STATUS_PCS_SYNCED |
3983 MAC_STATUS_SIGNAL_DET |
3984 MAC_STATUS_CFG_CHANGED |
3985 MAC_STATUS_RCVD_CFG);
3986 if (mac_status == (MAC_STATUS_PCS_SYNCED |
3987 MAC_STATUS_SIGNAL_DET)) {
3988 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
3989 MAC_STATUS_CFG_CHANGED));
3990 return 0;
3991 }
3992 }
3993
3994 tw32_f(MAC_TX_AUTO_NEG, 0);
3995
3996 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
3997 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
3998 tw32_f(MAC_MODE, tp->mac_mode);
3999 udelay(40);
4000
79eb6904 4001 if (tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
4002 tg3_init_bcm8002(tp);
4003
4004 /* Enable link change event even when serdes polling. */
4005 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4006 udelay(40);
4007
4008 current_link_up = 0;
4009 mac_status = tr32(MAC_STATUS);
4010
4011 if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
4012 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
4013 else
4014 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
4015
898a56f8 4016 tp->napi[0].hw_status->status =
1da177e4 4017 (SD_STATUS_UPDATED |
898a56f8 4018 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
1da177e4
LT
4019
4020 for (i = 0; i < 100; i++) {
4021 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4022 MAC_STATUS_CFG_CHANGED));
4023 udelay(5);
4024 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
3d3ebe74
MC
4025 MAC_STATUS_CFG_CHANGED |
4026 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
1da177e4
LT
4027 break;
4028 }
4029
4030 mac_status = tr32(MAC_STATUS);
4031 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
4032 current_link_up = 0;
3d3ebe74
MC
4033 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
4034 tp->serdes_counter == 0) {
1da177e4
LT
4035 tw32_f(MAC_MODE, (tp->mac_mode |
4036 MAC_MODE_SEND_CONFIGS));
4037 udelay(1);
4038 tw32_f(MAC_MODE, tp->mac_mode);
4039 }
4040 }
4041
4042 if (current_link_up == 1) {
4043 tp->link_config.active_speed = SPEED_1000;
4044 tp->link_config.active_duplex = DUPLEX_FULL;
4045 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4046 LED_CTRL_LNKLED_OVERRIDE |
4047 LED_CTRL_1000MBPS_ON));
4048 } else {
4049 tp->link_config.active_speed = SPEED_INVALID;
4050 tp->link_config.active_duplex = DUPLEX_INVALID;
4051 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4052 LED_CTRL_LNKLED_OVERRIDE |
4053 LED_CTRL_TRAFFIC_OVERRIDE));
4054 }
4055
4056 if (current_link_up != netif_carrier_ok(tp->dev)) {
4057 if (current_link_up)
4058 netif_carrier_on(tp->dev);
4059 else
4060 netif_carrier_off(tp->dev);
4061 tg3_link_report(tp);
4062 } else {
8d018621 4063 u32 now_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4064 if (orig_pause_cfg != now_pause_cfg ||
4065 orig_active_speed != tp->link_config.active_speed ||
4066 orig_active_duplex != tp->link_config.active_duplex)
4067 tg3_link_report(tp);
4068 }
4069
4070 return 0;
4071}
4072
747e8f8b
MC
4073static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
4074{
4075 int current_link_up, err = 0;
4076 u32 bmsr, bmcr;
4077 u16 current_speed;
4078 u8 current_duplex;
ef167e27 4079 u32 local_adv, remote_adv;
747e8f8b
MC
4080
4081 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4082 tw32_f(MAC_MODE, tp->mac_mode);
4083 udelay(40);
4084
4085 tw32(MAC_EVENT, 0);
4086
4087 tw32_f(MAC_STATUS,
4088 (MAC_STATUS_SYNC_CHANGED |
4089 MAC_STATUS_CFG_CHANGED |
4090 MAC_STATUS_MI_COMPLETION |
4091 MAC_STATUS_LNKSTATE_CHANGED));
4092 udelay(40);
4093
4094 if (force_reset)
4095 tg3_phy_reset(tp);
4096
4097 current_link_up = 0;
4098 current_speed = SPEED_INVALID;
4099 current_duplex = DUPLEX_INVALID;
4100
4101 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4102 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4103 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
4104 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4105 bmsr |= BMSR_LSTATUS;
4106 else
4107 bmsr &= ~BMSR_LSTATUS;
4108 }
747e8f8b
MC
4109
4110 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
4111
4112 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
2bd3ed04 4113 (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
747e8f8b
MC
4114 /* do nothing, just check for link up at the end */
4115 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
4116 u32 adv, new_adv;
4117
4118 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4119 new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
4120 ADVERTISE_1000XPAUSE |
4121 ADVERTISE_1000XPSE_ASYM |
4122 ADVERTISE_SLCT);
4123
ba4d07a8 4124 new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
747e8f8b
MC
4125
4126 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
4127 new_adv |= ADVERTISE_1000XHALF;
4128 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
4129 new_adv |= ADVERTISE_1000XFULL;
4130
4131 if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
4132 tg3_writephy(tp, MII_ADVERTISE, new_adv);
4133 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
4134 tg3_writephy(tp, MII_BMCR, bmcr);
4135
4136 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3d3ebe74 4137 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
747e8f8b
MC
4138 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
4139
4140 return err;
4141 }
4142 } else {
4143 u32 new_bmcr;
4144
4145 bmcr &= ~BMCR_SPEED1000;
4146 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
4147
4148 if (tp->link_config.duplex == DUPLEX_FULL)
4149 new_bmcr |= BMCR_FULLDPLX;
4150
4151 if (new_bmcr != bmcr) {
4152 /* BMCR_SPEED1000 is a reserved bit that needs
4153 * to be set on write.
4154 */
4155 new_bmcr |= BMCR_SPEED1000;
4156
4157 /* Force a linkdown */
4158 if (netif_carrier_ok(tp->dev)) {
4159 u32 adv;
4160
4161 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4162 adv &= ~(ADVERTISE_1000XFULL |
4163 ADVERTISE_1000XHALF |
4164 ADVERTISE_SLCT);
4165 tg3_writephy(tp, MII_ADVERTISE, adv);
4166 tg3_writephy(tp, MII_BMCR, bmcr |
4167 BMCR_ANRESTART |
4168 BMCR_ANENABLE);
4169 udelay(10);
4170 netif_carrier_off(tp->dev);
4171 }
4172 tg3_writephy(tp, MII_BMCR, new_bmcr);
4173 bmcr = new_bmcr;
4174 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4175 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4176 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
4177 ASIC_REV_5714) {
4178 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4179 bmsr |= BMSR_LSTATUS;
4180 else
4181 bmsr &= ~BMSR_LSTATUS;
4182 }
747e8f8b
MC
4183 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
4184 }
4185 }
4186
4187 if (bmsr & BMSR_LSTATUS) {
4188 current_speed = SPEED_1000;
4189 current_link_up = 1;
4190 if (bmcr & BMCR_FULLDPLX)
4191 current_duplex = DUPLEX_FULL;
4192 else
4193 current_duplex = DUPLEX_HALF;
4194
ef167e27
MC
4195 local_adv = 0;
4196 remote_adv = 0;
4197
747e8f8b 4198 if (bmcr & BMCR_ANENABLE) {
ef167e27 4199 u32 common;
747e8f8b
MC
4200
4201 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
4202 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
4203 common = local_adv & remote_adv;
4204 if (common & (ADVERTISE_1000XHALF |
4205 ADVERTISE_1000XFULL)) {
4206 if (common & ADVERTISE_1000XFULL)
4207 current_duplex = DUPLEX_FULL;
4208 else
4209 current_duplex = DUPLEX_HALF;
57d8b880
MC
4210 } else if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
4211 /* Link is up via parallel detect */
859a5887 4212 } else {
747e8f8b 4213 current_link_up = 0;
859a5887 4214 }
747e8f8b
MC
4215 }
4216 }
4217
ef167e27
MC
4218 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
4219 tg3_setup_flow_control(tp, local_adv, remote_adv);
4220
747e8f8b
MC
4221 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4222 if (tp->link_config.active_duplex == DUPLEX_HALF)
4223 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4224
4225 tw32_f(MAC_MODE, tp->mac_mode);
4226 udelay(40);
4227
4228 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4229
4230 tp->link_config.active_speed = current_speed;
4231 tp->link_config.active_duplex = current_duplex;
4232
4233 if (current_link_up != netif_carrier_ok(tp->dev)) {
4234 if (current_link_up)
4235 netif_carrier_on(tp->dev);
4236 else {
4237 netif_carrier_off(tp->dev);
4238 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
4239 }
4240 tg3_link_report(tp);
4241 }
4242 return err;
4243}
4244
4245static void tg3_serdes_parallel_detect(struct tg3 *tp)
4246{
3d3ebe74 4247 if (tp->serdes_counter) {
747e8f8b 4248 /* Give autoneg time to complete. */
3d3ebe74 4249 tp->serdes_counter--;
747e8f8b
MC
4250 return;
4251 }
c6cdf436 4252
747e8f8b
MC
4253 if (!netif_carrier_ok(tp->dev) &&
4254 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
4255 u32 bmcr;
4256
4257 tg3_readphy(tp, MII_BMCR, &bmcr);
4258 if (bmcr & BMCR_ANENABLE) {
4259 u32 phy1, phy2;
4260
4261 /* Select shadow register 0x1f */
4262 tg3_writephy(tp, 0x1c, 0x7c00);
4263 tg3_readphy(tp, 0x1c, &phy1);
4264
4265 /* Select expansion interrupt status register */
4266 tg3_writephy(tp, 0x17, 0x0f01);
4267 tg3_readphy(tp, 0x15, &phy2);
4268 tg3_readphy(tp, 0x15, &phy2);
4269
4270 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
4271 /* We have signal detect and not receiving
4272 * config code words, link is up by parallel
4273 * detection.
4274 */
4275
4276 bmcr &= ~BMCR_ANENABLE;
4277 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
4278 tg3_writephy(tp, MII_BMCR, bmcr);
4279 tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
4280 }
4281 }
859a5887
MC
4282 } else if (netif_carrier_ok(tp->dev) &&
4283 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
4284 (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
747e8f8b
MC
4285 u32 phy2;
4286
4287 /* Select expansion interrupt status register */
4288 tg3_writephy(tp, 0x17, 0x0f01);
4289 tg3_readphy(tp, 0x15, &phy2);
4290 if (phy2 & 0x20) {
4291 u32 bmcr;
4292
4293 /* Config code words received, turn on autoneg. */
4294 tg3_readphy(tp, MII_BMCR, &bmcr);
4295 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
4296
4297 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
4298
4299 }
4300 }
4301}
4302
1da177e4
LT
4303static int tg3_setup_phy(struct tg3 *tp, int force_reset)
4304{
4305 int err;
4306
859a5887 4307 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
1da177e4 4308 err = tg3_setup_fiber_phy(tp, force_reset);
859a5887 4309 else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
747e8f8b 4310 err = tg3_setup_fiber_mii_phy(tp, force_reset);
859a5887 4311 else
1da177e4 4312 err = tg3_setup_copper_phy(tp, force_reset);
1da177e4 4313
bcb37f6c 4314 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
aa6c91fe
MC
4315 u32 val, scale;
4316
4317 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
4318 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
4319 scale = 65;
4320 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
4321 scale = 6;
4322 else
4323 scale = 12;
4324
4325 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
4326 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
4327 tw32(GRC_MISC_CFG, val);
4328 }
4329
1da177e4
LT
4330 if (tp->link_config.active_speed == SPEED_1000 &&
4331 tp->link_config.active_duplex == DUPLEX_HALF)
4332 tw32(MAC_TX_LENGTHS,
4333 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
4334 (6 << TX_LENGTHS_IPG_SHIFT) |
4335 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
4336 else
4337 tw32(MAC_TX_LENGTHS,
4338 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
4339 (6 << TX_LENGTHS_IPG_SHIFT) |
4340 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
4341
4342 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
4343 if (netif_carrier_ok(tp->dev)) {
4344 tw32(HOSTCC_STAT_COAL_TICKS,
15f9850d 4345 tp->coal.stats_block_coalesce_usecs);
1da177e4
LT
4346 } else {
4347 tw32(HOSTCC_STAT_COAL_TICKS, 0);
4348 }
4349 }
4350
8ed5d97e
MC
4351 if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
4352 u32 val = tr32(PCIE_PWR_MGMT_THRESH);
4353 if (!netif_carrier_ok(tp->dev))
4354 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
4355 tp->pwrmgmt_thresh;
4356 else
4357 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
4358 tw32(PCIE_PWR_MGMT_THRESH, val);
4359 }
4360
1da177e4
LT
4361 return err;
4362}
4363
df3e6548
MC
4364/* This is called whenever we suspect that the system chipset is re-
4365 * ordering the sequence of MMIO to the tx send mailbox. The symptom
4366 * is bogus tx completions. We try to recover by setting the
4367 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
4368 * in the workqueue.
4369 */
4370static void tg3_tx_recover(struct tg3 *tp)
4371{
4372 BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
4373 tp->write32_tx_mbox == tg3_write_indirect_mbox);
4374
5129c3a3
MC
4375 netdev_warn(tp->dev,
4376 "The system may be re-ordering memory-mapped I/O "
4377 "cycles to the network device, attempting to recover. "
4378 "Please report the problem to the driver maintainer "
4379 "and include system chipset information.\n");
df3e6548
MC
4380
4381 spin_lock(&tp->lock);
df3e6548 4382 tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
df3e6548
MC
4383 spin_unlock(&tp->lock);
4384}
4385
f3f3f27e 4386static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
1b2a7205
MC
4387{
4388 smp_mb();
f3f3f27e
MC
4389 return tnapi->tx_pending -
4390 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
1b2a7205
MC
4391}
4392
1da177e4
LT
4393/* Tigon3 never reports partial packet sends. So we do not
4394 * need special logic to handle SKBs that have not had all
4395 * of their frags sent yet, like SunGEM does.
4396 */
17375d25 4397static void tg3_tx(struct tg3_napi *tnapi)
1da177e4 4398{
17375d25 4399 struct tg3 *tp = tnapi->tp;
898a56f8 4400 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
f3f3f27e 4401 u32 sw_idx = tnapi->tx_cons;
fe5f5787
MC
4402 struct netdev_queue *txq;
4403 int index = tnapi - tp->napi;
4404
19cfaecc 4405 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
fe5f5787
MC
4406 index--;
4407
4408 txq = netdev_get_tx_queue(tp->dev, index);
1da177e4
LT
4409
4410 while (sw_idx != hw_idx) {
f4188d8a 4411 struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
1da177e4 4412 struct sk_buff *skb = ri->skb;
df3e6548
MC
4413 int i, tx_bug = 0;
4414
4415 if (unlikely(skb == NULL)) {
4416 tg3_tx_recover(tp);
4417 return;
4418 }
1da177e4 4419
f4188d8a 4420 pci_unmap_single(tp->pdev,
4e5e4f0d 4421 dma_unmap_addr(ri, mapping),
f4188d8a
AD
4422 skb_headlen(skb),
4423 PCI_DMA_TODEVICE);
1da177e4
LT
4424
4425 ri->skb = NULL;
4426
4427 sw_idx = NEXT_TX(sw_idx);
4428
4429 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
f3f3f27e 4430 ri = &tnapi->tx_buffers[sw_idx];
df3e6548
MC
4431 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
4432 tx_bug = 1;
f4188d8a
AD
4433
4434 pci_unmap_page(tp->pdev,
4e5e4f0d 4435 dma_unmap_addr(ri, mapping),
f4188d8a
AD
4436 skb_shinfo(skb)->frags[i].size,
4437 PCI_DMA_TODEVICE);
1da177e4
LT
4438 sw_idx = NEXT_TX(sw_idx);
4439 }
4440
f47c11ee 4441 dev_kfree_skb(skb);
df3e6548
MC
4442
4443 if (unlikely(tx_bug)) {
4444 tg3_tx_recover(tp);
4445 return;
4446 }
1da177e4
LT
4447 }
4448
f3f3f27e 4449 tnapi->tx_cons = sw_idx;
1da177e4 4450
1b2a7205
MC
4451 /* Need to make the tx_cons update visible to tg3_start_xmit()
4452 * before checking for netif_queue_stopped(). Without the
4453 * memory barrier, there is a small possibility that tg3_start_xmit()
4454 * will miss it and cause the queue to be stopped forever.
4455 */
4456 smp_mb();
4457
fe5f5787 4458 if (unlikely(netif_tx_queue_stopped(txq) &&
f3f3f27e 4459 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
fe5f5787
MC
4460 __netif_tx_lock(txq, smp_processor_id());
4461 if (netif_tx_queue_stopped(txq) &&
f3f3f27e 4462 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
fe5f5787
MC
4463 netif_tx_wake_queue(txq);
4464 __netif_tx_unlock(txq);
51b91468 4465 }
1da177e4
LT
4466}
4467
2b2cdb65
MC
4468static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
4469{
4470 if (!ri->skb)
4471 return;
4472
4e5e4f0d 4473 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
2b2cdb65
MC
4474 map_sz, PCI_DMA_FROMDEVICE);
4475 dev_kfree_skb_any(ri->skb);
4476 ri->skb = NULL;
4477}
4478
1da177e4
LT
4479/* Returns size of skb allocated or < 0 on error.
4480 *
4481 * We only need to fill in the address because the other members
4482 * of the RX descriptor are invariant, see tg3_init_rings.
4483 *
4484 * Note the purposeful assymetry of cpu vs. chip accesses. For
4485 * posting buffers we only dirty the first cache line of the RX
4486 * descriptor (containing the address). Whereas for the RX status
4487 * buffers the cpu only reads the last cacheline of the RX descriptor
4488 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
4489 */
86b21e59 4490static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
a3896167 4491 u32 opaque_key, u32 dest_idx_unmasked)
1da177e4
LT
4492{
4493 struct tg3_rx_buffer_desc *desc;
4494 struct ring_info *map, *src_map;
4495 struct sk_buff *skb;
4496 dma_addr_t mapping;
4497 int skb_size, dest_idx;
4498
4499 src_map = NULL;
4500 switch (opaque_key) {
4501 case RXD_OPAQUE_RING_STD:
4502 dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
21f581a5
MC
4503 desc = &tpr->rx_std[dest_idx];
4504 map = &tpr->rx_std_buffers[dest_idx];
287be12e 4505 skb_size = tp->rx_pkt_map_sz;
1da177e4
LT
4506 break;
4507
4508 case RXD_OPAQUE_RING_JUMBO:
4509 dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
79ed5ac7 4510 desc = &tpr->rx_jmb[dest_idx].std;
21f581a5 4511 map = &tpr->rx_jmb_buffers[dest_idx];
287be12e 4512 skb_size = TG3_RX_JMB_MAP_SZ;
1da177e4
LT
4513 break;
4514
4515 default:
4516 return -EINVAL;
855e1111 4517 }
1da177e4
LT
4518
4519 /* Do not overwrite any of the map or rp information
4520 * until we are sure we can commit to a new buffer.
4521 *
4522 * Callers depend upon this behavior and assume that
4523 * we leave everything unchanged if we fail.
4524 */
287be12e 4525 skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
1da177e4
LT
4526 if (skb == NULL)
4527 return -ENOMEM;
4528
1da177e4
LT
4529 skb_reserve(skb, tp->rx_offset);
4530
287be12e 4531 mapping = pci_map_single(tp->pdev, skb->data, skb_size,
1da177e4 4532 PCI_DMA_FROMDEVICE);
a21771dd
MC
4533 if (pci_dma_mapping_error(tp->pdev, mapping)) {
4534 dev_kfree_skb(skb);
4535 return -EIO;
4536 }
1da177e4
LT
4537
4538 map->skb = skb;
4e5e4f0d 4539 dma_unmap_addr_set(map, mapping, mapping);
1da177e4 4540
1da177e4
LT
4541 desc->addr_hi = ((u64)mapping >> 32);
4542 desc->addr_lo = ((u64)mapping & 0xffffffff);
4543
4544 return skb_size;
4545}
4546
4547/* We only need to move over in the address because the other
4548 * members of the RX descriptor are invariant. See notes above
4549 * tg3_alloc_rx_skb for full details.
4550 */
a3896167
MC
4551static void tg3_recycle_rx(struct tg3_napi *tnapi,
4552 struct tg3_rx_prodring_set *dpr,
4553 u32 opaque_key, int src_idx,
4554 u32 dest_idx_unmasked)
1da177e4 4555{
17375d25 4556 struct tg3 *tp = tnapi->tp;
1da177e4
LT
4557 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
4558 struct ring_info *src_map, *dest_map;
a3896167 4559 struct tg3_rx_prodring_set *spr = &tp->prodring[0];
c6cdf436 4560 int dest_idx;
1da177e4
LT
4561
4562 switch (opaque_key) {
4563 case RXD_OPAQUE_RING_STD:
4564 dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
a3896167
MC
4565 dest_desc = &dpr->rx_std[dest_idx];
4566 dest_map = &dpr->rx_std_buffers[dest_idx];
4567 src_desc = &spr->rx_std[src_idx];
4568 src_map = &spr->rx_std_buffers[src_idx];
1da177e4
LT
4569 break;
4570
4571 case RXD_OPAQUE_RING_JUMBO:
4572 dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
a3896167
MC
4573 dest_desc = &dpr->rx_jmb[dest_idx].std;
4574 dest_map = &dpr->rx_jmb_buffers[dest_idx];
4575 src_desc = &spr->rx_jmb[src_idx].std;
4576 src_map = &spr->rx_jmb_buffers[src_idx];
1da177e4
LT
4577 break;
4578
4579 default:
4580 return;
855e1111 4581 }
1da177e4
LT
4582
4583 dest_map->skb = src_map->skb;
4e5e4f0d
FT
4584 dma_unmap_addr_set(dest_map, mapping,
4585 dma_unmap_addr(src_map, mapping));
1da177e4
LT
4586 dest_desc->addr_hi = src_desc->addr_hi;
4587 dest_desc->addr_lo = src_desc->addr_lo;
e92967bf
MC
4588
4589 /* Ensure that the update to the skb happens after the physical
4590 * addresses have been transferred to the new BD location.
4591 */
4592 smp_wmb();
4593
1da177e4
LT
4594 src_map->skb = NULL;
4595}
4596
1da177e4
LT
4597/* The RX ring scheme is composed of multiple rings which post fresh
4598 * buffers to the chip, and one special ring the chip uses to report
4599 * status back to the host.
4600 *
4601 * The special ring reports the status of received packets to the
4602 * host. The chip does not write into the original descriptor the
4603 * RX buffer was obtained from. The chip simply takes the original
4604 * descriptor as provided by the host, updates the status and length
4605 * field, then writes this into the next status ring entry.
4606 *
4607 * Each ring the host uses to post buffers to the chip is described
4608 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
4609 * it is first placed into the on-chip ram. When the packet's length
4610 * is known, it walks down the TG3_BDINFO entries to select the ring.
4611 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
4612 * which is within the range of the new packet's length is chosen.
4613 *
4614 * The "separate ring for rx status" scheme may sound queer, but it makes
4615 * sense from a cache coherency perspective. If only the host writes
4616 * to the buffer post rings, and only the chip writes to the rx status
4617 * rings, then cache lines never move beyond shared-modified state.
4618 * If both the host and chip were to write into the same ring, cache line
4619 * eviction could occur since both entities want it in an exclusive state.
4620 */
17375d25 4621static int tg3_rx(struct tg3_napi *tnapi, int budget)
1da177e4 4622{
17375d25 4623 struct tg3 *tp = tnapi->tp;
f92905de 4624 u32 work_mask, rx_std_posted = 0;
4361935a 4625 u32 std_prod_idx, jmb_prod_idx;
72334482 4626 u32 sw_idx = tnapi->rx_rcb_ptr;
483ba50b 4627 u16 hw_idx;
1da177e4 4628 int received;
b196c7e4 4629 struct tg3_rx_prodring_set *tpr = tnapi->prodring;
1da177e4 4630
8d9d7cfc 4631 hw_idx = *(tnapi->rx_rcb_prod_idx);
1da177e4
LT
4632 /*
4633 * We need to order the read of hw_idx and the read of
4634 * the opaque cookie.
4635 */
4636 rmb();
1da177e4
LT
4637 work_mask = 0;
4638 received = 0;
4361935a
MC
4639 std_prod_idx = tpr->rx_std_prod_idx;
4640 jmb_prod_idx = tpr->rx_jmb_prod_idx;
1da177e4 4641 while (sw_idx != hw_idx && budget > 0) {
afc081f8 4642 struct ring_info *ri;
72334482 4643 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
1da177e4
LT
4644 unsigned int len;
4645 struct sk_buff *skb;
4646 dma_addr_t dma_addr;
4647 u32 opaque_key, desc_idx, *post_ptr;
9dc7a113
MC
4648 bool hw_vlan __maybe_unused = false;
4649 u16 vtag __maybe_unused = 0;
1da177e4
LT
4650
4651 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
4652 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
4653 if (opaque_key == RXD_OPAQUE_RING_STD) {
b196c7e4 4654 ri = &tp->prodring[0].rx_std_buffers[desc_idx];
4e5e4f0d 4655 dma_addr = dma_unmap_addr(ri, mapping);
21f581a5 4656 skb = ri->skb;
4361935a 4657 post_ptr = &std_prod_idx;
f92905de 4658 rx_std_posted++;
1da177e4 4659 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
b196c7e4 4660 ri = &tp->prodring[0].rx_jmb_buffers[desc_idx];
4e5e4f0d 4661 dma_addr = dma_unmap_addr(ri, mapping);
21f581a5 4662 skb = ri->skb;
4361935a 4663 post_ptr = &jmb_prod_idx;
21f581a5 4664 } else
1da177e4 4665 goto next_pkt_nopost;
1da177e4
LT
4666
4667 work_mask |= opaque_key;
4668
4669 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
4670 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
4671 drop_it:
a3896167 4672 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
4673 desc_idx, *post_ptr);
4674 drop_it_no_recycle:
4675 /* Other statistics kept track of by card. */
4676 tp->net_stats.rx_dropped++;
4677 goto next_pkt;
4678 }
4679
ad829268
MC
4680 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
4681 ETH_FCS_LEN;
1da177e4 4682
d2757fc4 4683 if (len > TG3_RX_COPY_THRESH(tp)) {
1da177e4
LT
4684 int skb_size;
4685
86b21e59 4686 skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
afc081f8 4687 *post_ptr);
1da177e4
LT
4688 if (skb_size < 0)
4689 goto drop_it;
4690
287be12e 4691 pci_unmap_single(tp->pdev, dma_addr, skb_size,
1da177e4
LT
4692 PCI_DMA_FROMDEVICE);
4693
61e800cf
MC
4694 /* Ensure that the update to the skb happens
4695 * after the usage of the old DMA mapping.
4696 */
4697 smp_wmb();
4698
4699 ri->skb = NULL;
4700
1da177e4
LT
4701 skb_put(skb, len);
4702 } else {
4703 struct sk_buff *copy_skb;
4704
a3896167 4705 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
4706 desc_idx, *post_ptr);
4707
9dc7a113
MC
4708 copy_skb = netdev_alloc_skb(tp->dev, len + VLAN_HLEN +
4709 TG3_RAW_IP_ALIGN);
1da177e4
LT
4710 if (copy_skb == NULL)
4711 goto drop_it_no_recycle;
4712
9dc7a113 4713 skb_reserve(copy_skb, TG3_RAW_IP_ALIGN + VLAN_HLEN);
1da177e4
LT
4714 skb_put(copy_skb, len);
4715 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
d626f62b 4716 skb_copy_from_linear_data(skb, copy_skb->data, len);
1da177e4
LT
4717 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
4718
4719 /* We'll reuse the original ring buffer. */
4720 skb = copy_skb;
4721 }
4722
4723 if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
4724 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
4725 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
4726 >> RXD_TCPCSUM_SHIFT) == 0xffff))
4727 skb->ip_summed = CHECKSUM_UNNECESSARY;
4728 else
4729 skb->ip_summed = CHECKSUM_NONE;
4730
4731 skb->protocol = eth_type_trans(skb, tp->dev);
f7b493e0
MC
4732
4733 if (len > (tp->dev->mtu + ETH_HLEN) &&
4734 skb->protocol != htons(ETH_P_8021Q)) {
4735 dev_kfree_skb(skb);
4736 goto next_pkt;
4737 }
4738
9dc7a113
MC
4739 if (desc->type_flags & RXD_FLAG_VLAN &&
4740 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG)) {
4741 vtag = desc->err_vlan & RXD_VLAN_MASK;
1da177e4 4742#if TG3_VLAN_TAG_USED
9dc7a113
MC
4743 if (tp->vlgrp)
4744 hw_vlan = true;
4745 else
4746#endif
4747 {
4748 struct vlan_ethhdr *ve = (struct vlan_ethhdr *)
4749 __skb_push(skb, VLAN_HLEN);
4750
4751 memmove(ve, skb->data + VLAN_HLEN,
4752 ETH_ALEN * 2);
4753 ve->h_vlan_proto = htons(ETH_P_8021Q);
4754 ve->h_vlan_TCI = htons(vtag);
4755 }
4756 }
4757
4758#if TG3_VLAN_TAG_USED
4759 if (hw_vlan)
4760 vlan_gro_receive(&tnapi->napi, tp->vlgrp, vtag, skb);
4761 else
1da177e4 4762#endif
17375d25 4763 napi_gro_receive(&tnapi->napi, skb);
1da177e4 4764
1da177e4
LT
4765 received++;
4766 budget--;
4767
4768next_pkt:
4769 (*post_ptr)++;
f92905de
MC
4770
4771 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
86cfe4ff
MC
4772 tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
4773 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
4774 tpr->rx_std_prod_idx);
f92905de
MC
4775 work_mask &= ~RXD_OPAQUE_RING_STD;
4776 rx_std_posted = 0;
4777 }
1da177e4 4778next_pkt_nopost:
483ba50b 4779 sw_idx++;
6b31a515 4780 sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
52f6d697
MC
4781
4782 /* Refresh hw_idx to see if there is new work */
4783 if (sw_idx == hw_idx) {
8d9d7cfc 4784 hw_idx = *(tnapi->rx_rcb_prod_idx);
52f6d697
MC
4785 rmb();
4786 }
1da177e4
LT
4787 }
4788
4789 /* ACK the status ring. */
72334482
MC
4790 tnapi->rx_rcb_ptr = sw_idx;
4791 tw32_rx_mbox(tnapi->consmbox, sw_idx);
1da177e4
LT
4792
4793 /* Refill RX ring(s). */
e4af1af9 4794 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
b196c7e4
MC
4795 if (work_mask & RXD_OPAQUE_RING_STD) {
4796 tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
4797 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
4798 tpr->rx_std_prod_idx);
4799 }
4800 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
4801 tpr->rx_jmb_prod_idx = jmb_prod_idx %
4802 TG3_RX_JUMBO_RING_SIZE;
4803 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
4804 tpr->rx_jmb_prod_idx);
4805 }
4806 mmiowb();
4807 } else if (work_mask) {
4808 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
4809 * updated before the producer indices can be updated.
4810 */
4811 smp_wmb();
4812
4361935a 4813 tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
4361935a 4814 tpr->rx_jmb_prod_idx = jmb_prod_idx % TG3_RX_JUMBO_RING_SIZE;
b196c7e4 4815
e4af1af9
MC
4816 if (tnapi != &tp->napi[1])
4817 napi_schedule(&tp->napi[1].napi);
1da177e4 4818 }
1da177e4
LT
4819
4820 return received;
4821}
4822
35f2d7d0 4823static void tg3_poll_link(struct tg3 *tp)
1da177e4 4824{
1da177e4
LT
4825 /* handle link change and other phy events */
4826 if (!(tp->tg3_flags &
4827 (TG3_FLAG_USE_LINKCHG_REG |
4828 TG3_FLAG_POLL_SERDES))) {
35f2d7d0
MC
4829 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
4830
1da177e4
LT
4831 if (sblk->status & SD_STATUS_LINK_CHG) {
4832 sblk->status = SD_STATUS_UPDATED |
35f2d7d0 4833 (sblk->status & ~SD_STATUS_LINK_CHG);
f47c11ee 4834 spin_lock(&tp->lock);
dd477003
MC
4835 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
4836 tw32_f(MAC_STATUS,
4837 (MAC_STATUS_SYNC_CHANGED |
4838 MAC_STATUS_CFG_CHANGED |
4839 MAC_STATUS_MI_COMPLETION |
4840 MAC_STATUS_LNKSTATE_CHANGED));
4841 udelay(40);
4842 } else
4843 tg3_setup_phy(tp, 0);
f47c11ee 4844 spin_unlock(&tp->lock);
1da177e4
LT
4845 }
4846 }
35f2d7d0
MC
4847}
4848
f89f38b8
MC
4849static int tg3_rx_prodring_xfer(struct tg3 *tp,
4850 struct tg3_rx_prodring_set *dpr,
4851 struct tg3_rx_prodring_set *spr)
b196c7e4
MC
4852{
4853 u32 si, di, cpycnt, src_prod_idx;
f89f38b8 4854 int i, err = 0;
b196c7e4
MC
4855
4856 while (1) {
4857 src_prod_idx = spr->rx_std_prod_idx;
4858
4859 /* Make sure updates to the rx_std_buffers[] entries and the
4860 * standard producer index are seen in the correct order.
4861 */
4862 smp_rmb();
4863
4864 if (spr->rx_std_cons_idx == src_prod_idx)
4865 break;
4866
4867 if (spr->rx_std_cons_idx < src_prod_idx)
4868 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
4869 else
4870 cpycnt = TG3_RX_RING_SIZE - spr->rx_std_cons_idx;
4871
4872 cpycnt = min(cpycnt, TG3_RX_RING_SIZE - dpr->rx_std_prod_idx);
4873
4874 si = spr->rx_std_cons_idx;
4875 di = dpr->rx_std_prod_idx;
4876
e92967bf
MC
4877 for (i = di; i < di + cpycnt; i++) {
4878 if (dpr->rx_std_buffers[i].skb) {
4879 cpycnt = i - di;
f89f38b8 4880 err = -ENOSPC;
e92967bf
MC
4881 break;
4882 }
4883 }
4884
4885 if (!cpycnt)
4886 break;
4887
4888 /* Ensure that updates to the rx_std_buffers ring and the
4889 * shadowed hardware producer ring from tg3_recycle_skb() are
4890 * ordered correctly WRT the skb check above.
4891 */
4892 smp_rmb();
4893
b196c7e4
MC
4894 memcpy(&dpr->rx_std_buffers[di],
4895 &spr->rx_std_buffers[si],
4896 cpycnt * sizeof(struct ring_info));
4897
4898 for (i = 0; i < cpycnt; i++, di++, si++) {
4899 struct tg3_rx_buffer_desc *sbd, *dbd;
4900 sbd = &spr->rx_std[si];
4901 dbd = &dpr->rx_std[di];
4902 dbd->addr_hi = sbd->addr_hi;
4903 dbd->addr_lo = sbd->addr_lo;
4904 }
4905
4906 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) %
4907 TG3_RX_RING_SIZE;
4908 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) %
4909 TG3_RX_RING_SIZE;
4910 }
4911
4912 while (1) {
4913 src_prod_idx = spr->rx_jmb_prod_idx;
4914
4915 /* Make sure updates to the rx_jmb_buffers[] entries and
4916 * the jumbo producer index are seen in the correct order.
4917 */
4918 smp_rmb();
4919
4920 if (spr->rx_jmb_cons_idx == src_prod_idx)
4921 break;
4922
4923 if (spr->rx_jmb_cons_idx < src_prod_idx)
4924 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
4925 else
4926 cpycnt = TG3_RX_JUMBO_RING_SIZE - spr->rx_jmb_cons_idx;
4927
4928 cpycnt = min(cpycnt,
4929 TG3_RX_JUMBO_RING_SIZE - dpr->rx_jmb_prod_idx);
4930
4931 si = spr->rx_jmb_cons_idx;
4932 di = dpr->rx_jmb_prod_idx;
4933
e92967bf
MC
4934 for (i = di; i < di + cpycnt; i++) {
4935 if (dpr->rx_jmb_buffers[i].skb) {
4936 cpycnt = i - di;
f89f38b8 4937 err = -ENOSPC;
e92967bf
MC
4938 break;
4939 }
4940 }
4941
4942 if (!cpycnt)
4943 break;
4944
4945 /* Ensure that updates to the rx_jmb_buffers ring and the
4946 * shadowed hardware producer ring from tg3_recycle_skb() are
4947 * ordered correctly WRT the skb check above.
4948 */
4949 smp_rmb();
4950
b196c7e4
MC
4951 memcpy(&dpr->rx_jmb_buffers[di],
4952 &spr->rx_jmb_buffers[si],
4953 cpycnt * sizeof(struct ring_info));
4954
4955 for (i = 0; i < cpycnt; i++, di++, si++) {
4956 struct tg3_rx_buffer_desc *sbd, *dbd;
4957 sbd = &spr->rx_jmb[si].std;
4958 dbd = &dpr->rx_jmb[di].std;
4959 dbd->addr_hi = sbd->addr_hi;
4960 dbd->addr_lo = sbd->addr_lo;
4961 }
4962
4963 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) %
4964 TG3_RX_JUMBO_RING_SIZE;
4965 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) %
4966 TG3_RX_JUMBO_RING_SIZE;
4967 }
f89f38b8
MC
4968
4969 return err;
b196c7e4
MC
4970}
4971
35f2d7d0
MC
4972static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
4973{
4974 struct tg3 *tp = tnapi->tp;
1da177e4
LT
4975
4976 /* run TX completion thread */
f3f3f27e 4977 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
17375d25 4978 tg3_tx(tnapi);
6f535763 4979 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
4fd7ab59 4980 return work_done;
1da177e4
LT
4981 }
4982
1da177e4
LT
4983 /* run RX thread, within the bounds set by NAPI.
4984 * All RX "locking" is done by ensuring outside
bea3348e 4985 * code synchronizes with tg3->napi.poll()
1da177e4 4986 */
8d9d7cfc 4987 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
17375d25 4988 work_done += tg3_rx(tnapi, budget - work_done);
1da177e4 4989
b196c7e4 4990 if ((tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) && tnapi == &tp->napi[1]) {
e4af1af9 4991 struct tg3_rx_prodring_set *dpr = &tp->prodring[0];
f89f38b8 4992 int i, err = 0;
e4af1af9
MC
4993 u32 std_prod_idx = dpr->rx_std_prod_idx;
4994 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
b196c7e4 4995
e4af1af9 4996 for (i = 1; i < tp->irq_cnt; i++)
f89f38b8
MC
4997 err |= tg3_rx_prodring_xfer(tp, dpr,
4998 tp->napi[i].prodring);
b196c7e4
MC
4999
5000 wmb();
5001
e4af1af9
MC
5002 if (std_prod_idx != dpr->rx_std_prod_idx)
5003 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5004 dpr->rx_std_prod_idx);
b196c7e4 5005
e4af1af9
MC
5006 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
5007 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5008 dpr->rx_jmb_prod_idx);
b196c7e4
MC
5009
5010 mmiowb();
f89f38b8
MC
5011
5012 if (err)
5013 tw32_f(HOSTCC_MODE, tp->coal_now);
b196c7e4
MC
5014 }
5015
6f535763
DM
5016 return work_done;
5017}
5018
35f2d7d0
MC
5019static int tg3_poll_msix(struct napi_struct *napi, int budget)
5020{
5021 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5022 struct tg3 *tp = tnapi->tp;
5023 int work_done = 0;
5024 struct tg3_hw_status *sblk = tnapi->hw_status;
5025
5026 while (1) {
5027 work_done = tg3_poll_work(tnapi, work_done, budget);
5028
5029 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
5030 goto tx_recovery;
5031
5032 if (unlikely(work_done >= budget))
5033 break;
5034
c6cdf436 5035 /* tp->last_tag is used in tg3_int_reenable() below
35f2d7d0
MC
5036 * to tell the hw how much work has been processed,
5037 * so we must read it before checking for more work.
5038 */
5039 tnapi->last_tag = sblk->status_tag;
5040 tnapi->last_irq_tag = tnapi->last_tag;
5041 rmb();
5042
5043 /* check for RX/TX work to do */
6d40db7b
MC
5044 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
5045 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
35f2d7d0
MC
5046 napi_complete(napi);
5047 /* Reenable interrupts. */
5048 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
5049 mmiowb();
5050 break;
5051 }
5052 }
5053
5054 return work_done;
5055
5056tx_recovery:
5057 /* work_done is guaranteed to be less than budget. */
5058 napi_complete(napi);
5059 schedule_work(&tp->reset_task);
5060 return work_done;
5061}
5062
6f535763
DM
5063static int tg3_poll(struct napi_struct *napi, int budget)
5064{
8ef0442f
MC
5065 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5066 struct tg3 *tp = tnapi->tp;
6f535763 5067 int work_done = 0;
898a56f8 5068 struct tg3_hw_status *sblk = tnapi->hw_status;
6f535763
DM
5069
5070 while (1) {
35f2d7d0
MC
5071 tg3_poll_link(tp);
5072
17375d25 5073 work_done = tg3_poll_work(tnapi, work_done, budget);
6f535763
DM
5074
5075 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
5076 goto tx_recovery;
5077
5078 if (unlikely(work_done >= budget))
5079 break;
5080
4fd7ab59 5081 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
17375d25 5082 /* tp->last_tag is used in tg3_int_reenable() below
4fd7ab59
MC
5083 * to tell the hw how much work has been processed,
5084 * so we must read it before checking for more work.
5085 */
898a56f8
MC
5086 tnapi->last_tag = sblk->status_tag;
5087 tnapi->last_irq_tag = tnapi->last_tag;
4fd7ab59
MC
5088 rmb();
5089 } else
5090 sblk->status &= ~SD_STATUS_UPDATED;
6f535763 5091
17375d25 5092 if (likely(!tg3_has_work(tnapi))) {
288379f0 5093 napi_complete(napi);
17375d25 5094 tg3_int_reenable(tnapi);
6f535763
DM
5095 break;
5096 }
1da177e4
LT
5097 }
5098
bea3348e 5099 return work_done;
6f535763
DM
5100
5101tx_recovery:
4fd7ab59 5102 /* work_done is guaranteed to be less than budget. */
288379f0 5103 napi_complete(napi);
6f535763 5104 schedule_work(&tp->reset_task);
4fd7ab59 5105 return work_done;
1da177e4
LT
5106}
5107
f47c11ee
DM
5108static void tg3_irq_quiesce(struct tg3 *tp)
5109{
4f125f42
MC
5110 int i;
5111
f47c11ee
DM
5112 BUG_ON(tp->irq_sync);
5113
5114 tp->irq_sync = 1;
5115 smp_mb();
5116
4f125f42
MC
5117 for (i = 0; i < tp->irq_cnt; i++)
5118 synchronize_irq(tp->napi[i].irq_vec);
f47c11ee
DM
5119}
5120
5121static inline int tg3_irq_sync(struct tg3 *tp)
5122{
5123 return tp->irq_sync;
5124}
5125
5126/* Fully shutdown all tg3 driver activity elsewhere in the system.
5127 * If irq_sync is non-zero, then the IRQ handler must be synchronized
5128 * with as well. Most of the time, this is not necessary except when
5129 * shutting down the device.
5130 */
5131static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
5132{
46966545 5133 spin_lock_bh(&tp->lock);
f47c11ee
DM
5134 if (irq_sync)
5135 tg3_irq_quiesce(tp);
f47c11ee
DM
5136}
5137
5138static inline void tg3_full_unlock(struct tg3 *tp)
5139{
f47c11ee
DM
5140 spin_unlock_bh(&tp->lock);
5141}
5142
fcfa0a32
MC
5143/* One-shot MSI handler - Chip automatically disables interrupt
5144 * after sending MSI so driver doesn't have to do it.
5145 */
7d12e780 5146static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
fcfa0a32 5147{
09943a18
MC
5148 struct tg3_napi *tnapi = dev_id;
5149 struct tg3 *tp = tnapi->tp;
fcfa0a32 5150
898a56f8 5151 prefetch(tnapi->hw_status);
0c1d0e2b
MC
5152 if (tnapi->rx_rcb)
5153 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
fcfa0a32
MC
5154
5155 if (likely(!tg3_irq_sync(tp)))
09943a18 5156 napi_schedule(&tnapi->napi);
fcfa0a32
MC
5157
5158 return IRQ_HANDLED;
5159}
5160
88b06bc2
MC
5161/* MSI ISR - No need to check for interrupt sharing and no need to
5162 * flush status block and interrupt mailbox. PCI ordering rules
5163 * guarantee that MSI will arrive after the status block.
5164 */
7d12e780 5165static irqreturn_t tg3_msi(int irq, void *dev_id)
88b06bc2 5166{
09943a18
MC
5167 struct tg3_napi *tnapi = dev_id;
5168 struct tg3 *tp = tnapi->tp;
88b06bc2 5169
898a56f8 5170 prefetch(tnapi->hw_status);
0c1d0e2b
MC
5171 if (tnapi->rx_rcb)
5172 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
88b06bc2 5173 /*
fac9b83e 5174 * Writing any value to intr-mbox-0 clears PCI INTA# and
88b06bc2 5175 * chip-internal interrupt pending events.
fac9b83e 5176 * Writing non-zero to intr-mbox-0 additional tells the
88b06bc2
MC
5177 * NIC to stop sending us irqs, engaging "in-intr-handler"
5178 * event coalescing.
5179 */
5180 tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
61487480 5181 if (likely(!tg3_irq_sync(tp)))
09943a18 5182 napi_schedule(&tnapi->napi);
61487480 5183
88b06bc2
MC
5184 return IRQ_RETVAL(1);
5185}
5186
7d12e780 5187static irqreturn_t tg3_interrupt(int irq, void *dev_id)
1da177e4 5188{
09943a18
MC
5189 struct tg3_napi *tnapi = dev_id;
5190 struct tg3 *tp = tnapi->tp;
898a56f8 5191 struct tg3_hw_status *sblk = tnapi->hw_status;
1da177e4
LT
5192 unsigned int handled = 1;
5193
1da177e4
LT
5194 /* In INTx mode, it is possible for the interrupt to arrive at
5195 * the CPU before the status block posted prior to the interrupt.
5196 * Reading the PCI State register will confirm whether the
5197 * interrupt is ours and will flush the status block.
5198 */
d18edcb2
MC
5199 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
5200 if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
5201 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5202 handled = 0;
f47c11ee 5203 goto out;
fac9b83e 5204 }
d18edcb2
MC
5205 }
5206
5207 /*
5208 * Writing any value to intr-mbox-0 clears PCI INTA# and
5209 * chip-internal interrupt pending events.
5210 * Writing non-zero to intr-mbox-0 additional tells the
5211 * NIC to stop sending us irqs, engaging "in-intr-handler"
5212 * event coalescing.
c04cb347
MC
5213 *
5214 * Flush the mailbox to de-assert the IRQ immediately to prevent
5215 * spurious interrupts. The flush impacts performance but
5216 * excessive spurious interrupts can be worse in some cases.
d18edcb2 5217 */
c04cb347 5218 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
d18edcb2
MC
5219 if (tg3_irq_sync(tp))
5220 goto out;
5221 sblk->status &= ~SD_STATUS_UPDATED;
17375d25 5222 if (likely(tg3_has_work(tnapi))) {
72334482 5223 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
09943a18 5224 napi_schedule(&tnapi->napi);
d18edcb2
MC
5225 } else {
5226 /* No work, shared interrupt perhaps? re-enable
5227 * interrupts, and flush that PCI write
5228 */
5229 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
5230 0x00000000);
fac9b83e 5231 }
f47c11ee 5232out:
fac9b83e
DM
5233 return IRQ_RETVAL(handled);
5234}
5235
7d12e780 5236static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
fac9b83e 5237{
09943a18
MC
5238 struct tg3_napi *tnapi = dev_id;
5239 struct tg3 *tp = tnapi->tp;
898a56f8 5240 struct tg3_hw_status *sblk = tnapi->hw_status;
fac9b83e
DM
5241 unsigned int handled = 1;
5242
fac9b83e
DM
5243 /* In INTx mode, it is possible for the interrupt to arrive at
5244 * the CPU before the status block posted prior to the interrupt.
5245 * Reading the PCI State register will confirm whether the
5246 * interrupt is ours and will flush the status block.
5247 */
898a56f8 5248 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
d18edcb2
MC
5249 if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
5250 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5251 handled = 0;
f47c11ee 5252 goto out;
1da177e4 5253 }
d18edcb2
MC
5254 }
5255
5256 /*
5257 * writing any value to intr-mbox-0 clears PCI INTA# and
5258 * chip-internal interrupt pending events.
5259 * writing non-zero to intr-mbox-0 additional tells the
5260 * NIC to stop sending us irqs, engaging "in-intr-handler"
5261 * event coalescing.
c04cb347
MC
5262 *
5263 * Flush the mailbox to de-assert the IRQ immediately to prevent
5264 * spurious interrupts. The flush impacts performance but
5265 * excessive spurious interrupts can be worse in some cases.
d18edcb2 5266 */
c04cb347 5267 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
624f8e50
MC
5268
5269 /*
5270 * In a shared interrupt configuration, sometimes other devices'
5271 * interrupts will scream. We record the current status tag here
5272 * so that the above check can report that the screaming interrupts
5273 * are unhandled. Eventually they will be silenced.
5274 */
898a56f8 5275 tnapi->last_irq_tag = sblk->status_tag;
624f8e50 5276
d18edcb2
MC
5277 if (tg3_irq_sync(tp))
5278 goto out;
624f8e50 5279
72334482 5280 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
624f8e50 5281
09943a18 5282 napi_schedule(&tnapi->napi);
624f8e50 5283
f47c11ee 5284out:
1da177e4
LT
5285 return IRQ_RETVAL(handled);
5286}
5287
7938109f 5288/* ISR for interrupt test */
7d12e780 5289static irqreturn_t tg3_test_isr(int irq, void *dev_id)
7938109f 5290{
09943a18
MC
5291 struct tg3_napi *tnapi = dev_id;
5292 struct tg3 *tp = tnapi->tp;
898a56f8 5293 struct tg3_hw_status *sblk = tnapi->hw_status;
7938109f 5294
f9804ddb
MC
5295 if ((sblk->status & SD_STATUS_UPDATED) ||
5296 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
b16250e3 5297 tg3_disable_ints(tp);
7938109f
MC
5298 return IRQ_RETVAL(1);
5299 }
5300 return IRQ_RETVAL(0);
5301}
5302
8e7a22e3 5303static int tg3_init_hw(struct tg3 *, int);
944d980e 5304static int tg3_halt(struct tg3 *, int, int);
1da177e4 5305
b9ec6c1b
MC
5306/* Restart hardware after configuration changes, self-test, etc.
5307 * Invoked with tp->lock held.
5308 */
5309static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
78c6146f
ED
5310 __releases(tp->lock)
5311 __acquires(tp->lock)
b9ec6c1b
MC
5312{
5313 int err;
5314
5315 err = tg3_init_hw(tp, reset_phy);
5316 if (err) {
5129c3a3
MC
5317 netdev_err(tp->dev,
5318 "Failed to re-initialize device, aborting\n");
b9ec6c1b
MC
5319 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
5320 tg3_full_unlock(tp);
5321 del_timer_sync(&tp->timer);
5322 tp->irq_sync = 0;
fed97810 5323 tg3_napi_enable(tp);
b9ec6c1b
MC
5324 dev_close(tp->dev);
5325 tg3_full_lock(tp, 0);
5326 }
5327 return err;
5328}
5329
1da177e4
LT
5330#ifdef CONFIG_NET_POLL_CONTROLLER
5331static void tg3_poll_controller(struct net_device *dev)
5332{
4f125f42 5333 int i;
88b06bc2
MC
5334 struct tg3 *tp = netdev_priv(dev);
5335
4f125f42 5336 for (i = 0; i < tp->irq_cnt; i++)
fe234f0e 5337 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
1da177e4
LT
5338}
5339#endif
5340
c4028958 5341static void tg3_reset_task(struct work_struct *work)
1da177e4 5342{
c4028958 5343 struct tg3 *tp = container_of(work, struct tg3, reset_task);
b02fd9e3 5344 int err;
1da177e4
LT
5345 unsigned int restart_timer;
5346
7faa006f 5347 tg3_full_lock(tp, 0);
7faa006f
MC
5348
5349 if (!netif_running(tp->dev)) {
7faa006f
MC
5350 tg3_full_unlock(tp);
5351 return;
5352 }
5353
5354 tg3_full_unlock(tp);
5355
b02fd9e3
MC
5356 tg3_phy_stop(tp);
5357
1da177e4
LT
5358 tg3_netif_stop(tp);
5359
f47c11ee 5360 tg3_full_lock(tp, 1);
1da177e4
LT
5361
5362 restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
5363 tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
5364
df3e6548
MC
5365 if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
5366 tp->write32_tx_mbox = tg3_write32_tx_mbox;
5367 tp->write32_rx_mbox = tg3_write_flush_reg32;
5368 tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
5369 tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
5370 }
5371
944d980e 5372 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
b02fd9e3
MC
5373 err = tg3_init_hw(tp, 1);
5374 if (err)
b9ec6c1b 5375 goto out;
1da177e4
LT
5376
5377 tg3_netif_start(tp);
5378
1da177e4
LT
5379 if (restart_timer)
5380 mod_timer(&tp->timer, jiffies + 1);
7faa006f 5381
b9ec6c1b 5382out:
7faa006f 5383 tg3_full_unlock(tp);
b02fd9e3
MC
5384
5385 if (!err)
5386 tg3_phy_start(tp);
1da177e4
LT
5387}
5388
b0408751
MC
5389static void tg3_dump_short_state(struct tg3 *tp)
5390{
05dbe005
JP
5391 netdev_err(tp->dev, "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
5392 tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
5393 netdev_err(tp->dev, "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
5394 tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
b0408751
MC
5395}
5396
1da177e4
LT
5397static void tg3_tx_timeout(struct net_device *dev)
5398{
5399 struct tg3 *tp = netdev_priv(dev);
5400
b0408751 5401 if (netif_msg_tx_err(tp)) {
05dbe005 5402 netdev_err(dev, "transmit timed out, resetting\n");
b0408751
MC
5403 tg3_dump_short_state(tp);
5404 }
1da177e4
LT
5405
5406 schedule_work(&tp->reset_task);
5407}
5408
c58ec932
MC
5409/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
5410static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
5411{
5412 u32 base = (u32) mapping & 0xffffffff;
5413
5414 return ((base > 0xffffdcc0) &&
5415 (base + len + 8 < base));
5416}
5417
72f2afb8
MC
5418/* Test for DMA addresses > 40-bit */
5419static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
5420 int len)
5421{
5422#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
6728a8e2 5423 if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
50cf156a 5424 return (((u64) mapping + len) > DMA_BIT_MASK(40));
72f2afb8
MC
5425 return 0;
5426#else
5427 return 0;
5428#endif
5429}
5430
f3f3f27e 5431static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
1da177e4 5432
72f2afb8 5433/* Workaround 4GB and 40-bit hardware DMA bugs. */
24f4efd4
MC
5434static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
5435 struct sk_buff *skb, u32 last_plus_one,
5436 u32 *start, u32 base_flags, u32 mss)
1da177e4 5437{
24f4efd4 5438 struct tg3 *tp = tnapi->tp;
41588ba1 5439 struct sk_buff *new_skb;
c58ec932 5440 dma_addr_t new_addr = 0;
1da177e4 5441 u32 entry = *start;
c58ec932 5442 int i, ret = 0;
1da177e4 5443
41588ba1
MC
5444 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
5445 new_skb = skb_copy(skb, GFP_ATOMIC);
5446 else {
5447 int more_headroom = 4 - ((unsigned long)skb->data & 3);
5448
5449 new_skb = skb_copy_expand(skb,
5450 skb_headroom(skb) + more_headroom,
5451 skb_tailroom(skb), GFP_ATOMIC);
5452 }
5453
1da177e4 5454 if (!new_skb) {
c58ec932
MC
5455 ret = -1;
5456 } else {
5457 /* New SKB is guaranteed to be linear. */
5458 entry = *start;
f4188d8a
AD
5459 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
5460 PCI_DMA_TODEVICE);
5461 /* Make sure the mapping succeeded */
5462 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
5463 ret = -1;
5464 dev_kfree_skb(new_skb);
5465 new_skb = NULL;
90079ce8 5466
c58ec932
MC
5467 /* Make sure new skb does not cross any 4G boundaries.
5468 * Drop the packet if it does.
5469 */
f4188d8a
AD
5470 } else if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
5471 tg3_4g_overflow_test(new_addr, new_skb->len)) {
5472 pci_unmap_single(tp->pdev, new_addr, new_skb->len,
5473 PCI_DMA_TODEVICE);
c58ec932
MC
5474 ret = -1;
5475 dev_kfree_skb(new_skb);
5476 new_skb = NULL;
5477 } else {
f3f3f27e 5478 tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
c58ec932
MC
5479 base_flags, 1 | (mss << 1));
5480 *start = NEXT_TX(entry);
5481 }
1da177e4
LT
5482 }
5483
1da177e4
LT
5484 /* Now clean up the sw ring entries. */
5485 i = 0;
5486 while (entry != last_plus_one) {
f4188d8a
AD
5487 int len;
5488
f3f3f27e 5489 if (i == 0)
f4188d8a 5490 len = skb_headlen(skb);
f3f3f27e 5491 else
f4188d8a
AD
5492 len = skb_shinfo(skb)->frags[i-1].size;
5493
5494 pci_unmap_single(tp->pdev,
4e5e4f0d 5495 dma_unmap_addr(&tnapi->tx_buffers[entry],
f4188d8a
AD
5496 mapping),
5497 len, PCI_DMA_TODEVICE);
5498 if (i == 0) {
5499 tnapi->tx_buffers[entry].skb = new_skb;
4e5e4f0d 5500 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a
AD
5501 new_addr);
5502 } else {
f3f3f27e 5503 tnapi->tx_buffers[entry].skb = NULL;
f4188d8a 5504 }
1da177e4
LT
5505 entry = NEXT_TX(entry);
5506 i++;
5507 }
5508
5509 dev_kfree_skb(skb);
5510
c58ec932 5511 return ret;
1da177e4
LT
5512}
5513
f3f3f27e 5514static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
1da177e4
LT
5515 dma_addr_t mapping, int len, u32 flags,
5516 u32 mss_and_is_end)
5517{
f3f3f27e 5518 struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
1da177e4
LT
5519 int is_end = (mss_and_is_end & 0x1);
5520 u32 mss = (mss_and_is_end >> 1);
5521 u32 vlan_tag = 0;
5522
5523 if (is_end)
5524 flags |= TXD_FLAG_END;
5525 if (flags & TXD_FLAG_VLAN) {
5526 vlan_tag = flags >> 16;
5527 flags &= 0xffff;
5528 }
5529 vlan_tag |= (mss << TXD_MSS_SHIFT);
5530
5531 txd->addr_hi = ((u64) mapping >> 32);
5532 txd->addr_lo = ((u64) mapping & 0xffffffff);
5533 txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
5534 txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
5535}
5536
5a6f3074 5537/* hard_start_xmit for devices that don't have any bugs and
e849cdc3 5538 * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
5a6f3074 5539 */
61357325
SH
5540static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
5541 struct net_device *dev)
5a6f3074
MC
5542{
5543 struct tg3 *tp = netdev_priv(dev);
5a6f3074 5544 u32 len, entry, base_flags, mss;
90079ce8 5545 dma_addr_t mapping;
fe5f5787
MC
5546 struct tg3_napi *tnapi;
5547 struct netdev_queue *txq;
f4188d8a
AD
5548 unsigned int i, last;
5549
fe5f5787
MC
5550 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
5551 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
19cfaecc 5552 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
fe5f5787 5553 tnapi++;
5a6f3074 5554
00b70504 5555 /* We are running in BH disabled context with netif_tx_lock
bea3348e 5556 * and TX reclaim runs via tp->napi.poll inside of a software
5a6f3074
MC
5557 * interrupt. Furthermore, IRQ processing runs lockless so we have
5558 * no IRQ context deadlocks to worry about either. Rejoice!
5559 */
f3f3f27e 5560 if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
fe5f5787
MC
5561 if (!netif_tx_queue_stopped(txq)) {
5562 netif_tx_stop_queue(txq);
5a6f3074
MC
5563
5564 /* This is a hard error, log it. */
5129c3a3
MC
5565 netdev_err(dev,
5566 "BUG! Tx Ring full when queue awake!\n");
5a6f3074 5567 }
5a6f3074
MC
5568 return NETDEV_TX_BUSY;
5569 }
5570
f3f3f27e 5571 entry = tnapi->tx_prod;
5a6f3074 5572 base_flags = 0;
5a6f3074 5573 mss = 0;
c13e3713 5574 if ((mss = skb_shinfo(skb)->gso_size) != 0) {
5a6f3074 5575 int tcp_opt_len, ip_tcp_len;
f6eb9b1f 5576 u32 hdrlen;
5a6f3074
MC
5577
5578 if (skb_header_cloned(skb) &&
5579 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
5580 dev_kfree_skb(skb);
5581 goto out_unlock;
5582 }
5583
b0026624 5584 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
f6eb9b1f 5585 hdrlen = skb_headlen(skb) - ETH_HLEN;
b0026624 5586 else {
eddc9ec5
ACM
5587 struct iphdr *iph = ip_hdr(skb);
5588
ab6a5bb6 5589 tcp_opt_len = tcp_optlen(skb);
c9bdd4b5 5590 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
b0026624 5591
eddc9ec5
ACM
5592 iph->check = 0;
5593 iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
f6eb9b1f 5594 hdrlen = ip_tcp_len + tcp_opt_len;
b0026624 5595 }
5a6f3074 5596
e849cdc3 5597 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
f6eb9b1f
MC
5598 mss |= (hdrlen & 0xc) << 12;
5599 if (hdrlen & 0x10)
5600 base_flags |= 0x00000010;
5601 base_flags |= (hdrlen & 0x3e0) << 5;
5602 } else
5603 mss |= hdrlen << 9;
5604
5a6f3074
MC
5605 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
5606 TXD_FLAG_CPU_POST_DMA);
5607
aa8223c7 5608 tcp_hdr(skb)->check = 0;
5a6f3074 5609
859a5887 5610 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
5a6f3074 5611 base_flags |= TXD_FLAG_TCPUDP_CSUM;
859a5887
MC
5612 }
5613
5a6f3074
MC
5614#if TG3_VLAN_TAG_USED
5615 if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
5616 base_flags |= (TXD_FLAG_VLAN |
5617 (vlan_tx_tag_get(skb) << 16));
5618#endif
5619
f4188d8a
AD
5620 len = skb_headlen(skb);
5621
5622 /* Queue skb data, a.k.a. the main skb fragment. */
5623 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
5624 if (pci_dma_mapping_error(tp->pdev, mapping)) {
90079ce8
DM
5625 dev_kfree_skb(skb);
5626 goto out_unlock;
5627 }
5628
f3f3f27e 5629 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 5630 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
fe5f5787 5631
b703df6f 5632 if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
f6eb9b1f
MC
5633 !mss && skb->len > ETH_DATA_LEN)
5634 base_flags |= TXD_FLAG_JMB_PKT;
5635
f3f3f27e 5636 tg3_set_txd(tnapi, entry, mapping, len, base_flags,
5a6f3074
MC
5637 (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
5638
5639 entry = NEXT_TX(entry);
5640
5641 /* Now loop through additional data fragments, and queue them. */
5642 if (skb_shinfo(skb)->nr_frags > 0) {
5a6f3074
MC
5643 last = skb_shinfo(skb)->nr_frags - 1;
5644 for (i = 0; i <= last; i++) {
5645 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5646
5647 len = frag->size;
f4188d8a
AD
5648 mapping = pci_map_page(tp->pdev,
5649 frag->page,
5650 frag->page_offset,
5651 len, PCI_DMA_TODEVICE);
5652 if (pci_dma_mapping_error(tp->pdev, mapping))
5653 goto dma_error;
5654
f3f3f27e 5655 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 5656 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a 5657 mapping);
5a6f3074 5658
f3f3f27e 5659 tg3_set_txd(tnapi, entry, mapping, len,
5a6f3074
MC
5660 base_flags, (i == last) | (mss << 1));
5661
5662 entry = NEXT_TX(entry);
5663 }
5664 }
5665
5666 /* Packets are ready, update Tx producer idx local and on card. */
f3f3f27e 5667 tw32_tx_mbox(tnapi->prodmbox, entry);
5a6f3074 5668
f3f3f27e
MC
5669 tnapi->tx_prod = entry;
5670 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
fe5f5787 5671 netif_tx_stop_queue(txq);
f3f3f27e 5672 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
fe5f5787 5673 netif_tx_wake_queue(txq);
5a6f3074
MC
5674 }
5675
5676out_unlock:
cdd0db05 5677 mmiowb();
5a6f3074
MC
5678
5679 return NETDEV_TX_OK;
f4188d8a
AD
5680
5681dma_error:
5682 last = i;
5683 entry = tnapi->tx_prod;
5684 tnapi->tx_buffers[entry].skb = NULL;
5685 pci_unmap_single(tp->pdev,
4e5e4f0d 5686 dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
f4188d8a
AD
5687 skb_headlen(skb),
5688 PCI_DMA_TODEVICE);
5689 for (i = 0; i <= last; i++) {
5690 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5691 entry = NEXT_TX(entry);
5692
5693 pci_unmap_page(tp->pdev,
4e5e4f0d 5694 dma_unmap_addr(&tnapi->tx_buffers[entry],
f4188d8a
AD
5695 mapping),
5696 frag->size, PCI_DMA_TODEVICE);
5697 }
5698
5699 dev_kfree_skb(skb);
5700 return NETDEV_TX_OK;
5a6f3074
MC
5701}
5702
61357325
SH
5703static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
5704 struct net_device *);
52c0fd83
MC
5705
5706/* Use GSO to workaround a rare TSO bug that may be triggered when the
5707 * TSO header is greater than 80 bytes.
5708 */
5709static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
5710{
5711 struct sk_buff *segs, *nskb;
f3f3f27e 5712 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
52c0fd83
MC
5713
5714 /* Estimate the number of fragments in the worst case */
f3f3f27e 5715 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
52c0fd83 5716 netif_stop_queue(tp->dev);
f3f3f27e 5717 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
7f62ad5d
MC
5718 return NETDEV_TX_BUSY;
5719
5720 netif_wake_queue(tp->dev);
52c0fd83
MC
5721 }
5722
5723 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
801678c5 5724 if (IS_ERR(segs))
52c0fd83
MC
5725 goto tg3_tso_bug_end;
5726
5727 do {
5728 nskb = segs;
5729 segs = segs->next;
5730 nskb->next = NULL;
5731 tg3_start_xmit_dma_bug(nskb, tp->dev);
5732 } while (segs);
5733
5734tg3_tso_bug_end:
5735 dev_kfree_skb(skb);
5736
5737 return NETDEV_TX_OK;
5738}
52c0fd83 5739
5a6f3074
MC
5740/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
5741 * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
5742 */
61357325
SH
5743static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
5744 struct net_device *dev)
1da177e4
LT
5745{
5746 struct tg3 *tp = netdev_priv(dev);
1da177e4
LT
5747 u32 len, entry, base_flags, mss;
5748 int would_hit_hwbug;
90079ce8 5749 dma_addr_t mapping;
24f4efd4
MC
5750 struct tg3_napi *tnapi;
5751 struct netdev_queue *txq;
f4188d8a
AD
5752 unsigned int i, last;
5753
24f4efd4
MC
5754 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
5755 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
19cfaecc 5756 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
24f4efd4 5757 tnapi++;
1da177e4 5758
00b70504 5759 /* We are running in BH disabled context with netif_tx_lock
bea3348e 5760 * and TX reclaim runs via tp->napi.poll inside of a software
f47c11ee
DM
5761 * interrupt. Furthermore, IRQ processing runs lockless so we have
5762 * no IRQ context deadlocks to worry about either. Rejoice!
1da177e4 5763 */
f3f3f27e 5764 if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
24f4efd4
MC
5765 if (!netif_tx_queue_stopped(txq)) {
5766 netif_tx_stop_queue(txq);
1f064a87
SH
5767
5768 /* This is a hard error, log it. */
5129c3a3
MC
5769 netdev_err(dev,
5770 "BUG! Tx Ring full when queue awake!\n");
1f064a87 5771 }
1da177e4
LT
5772 return NETDEV_TX_BUSY;
5773 }
5774
f3f3f27e 5775 entry = tnapi->tx_prod;
1da177e4 5776 base_flags = 0;
84fa7933 5777 if (skb->ip_summed == CHECKSUM_PARTIAL)
1da177e4 5778 base_flags |= TXD_FLAG_TCPUDP_CSUM;
24f4efd4 5779
c13e3713 5780 if ((mss = skb_shinfo(skb)->gso_size) != 0) {
eddc9ec5 5781 struct iphdr *iph;
34195c3d 5782 u32 tcp_opt_len, hdr_len;
1da177e4
LT
5783
5784 if (skb_header_cloned(skb) &&
5785 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
5786 dev_kfree_skb(skb);
5787 goto out_unlock;
5788 }
5789
34195c3d 5790 iph = ip_hdr(skb);
ab6a5bb6 5791 tcp_opt_len = tcp_optlen(skb);
1da177e4 5792
34195c3d
MC
5793 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6) {
5794 hdr_len = skb_headlen(skb) - ETH_HLEN;
5795 } else {
5796 u32 ip_tcp_len;
5797
5798 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
5799 hdr_len = ip_tcp_len + tcp_opt_len;
5800
5801 iph->check = 0;
5802 iph->tot_len = htons(mss + hdr_len);
5803 }
5804
52c0fd83 5805 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
7f62ad5d 5806 (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
de6f31eb 5807 return tg3_tso_bug(tp, skb);
52c0fd83 5808
1da177e4
LT
5809 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
5810 TXD_FLAG_CPU_POST_DMA);
5811
1da177e4 5812 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
aa8223c7 5813 tcp_hdr(skb)->check = 0;
1da177e4 5814 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
aa8223c7
ACM
5815 } else
5816 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
5817 iph->daddr, 0,
5818 IPPROTO_TCP,
5819 0);
1da177e4 5820
615774fe
MC
5821 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
5822 mss |= (hdr_len & 0xc) << 12;
5823 if (hdr_len & 0x10)
5824 base_flags |= 0x00000010;
5825 base_flags |= (hdr_len & 0x3e0) << 5;
5826 } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
92c6b8d1
MC
5827 mss |= hdr_len << 9;
5828 else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
5829 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
eddc9ec5 5830 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
5831 int tsflags;
5832
eddc9ec5 5833 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
5834 mss |= (tsflags << 11);
5835 }
5836 } else {
eddc9ec5 5837 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
5838 int tsflags;
5839
eddc9ec5 5840 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
5841 base_flags |= tsflags << 12;
5842 }
5843 }
5844 }
1da177e4
LT
5845#if TG3_VLAN_TAG_USED
5846 if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
5847 base_flags |= (TXD_FLAG_VLAN |
5848 (vlan_tx_tag_get(skb) << 16));
5849#endif
5850
b703df6f 5851 if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
615774fe
MC
5852 !mss && skb->len > ETH_DATA_LEN)
5853 base_flags |= TXD_FLAG_JMB_PKT;
5854
f4188d8a
AD
5855 len = skb_headlen(skb);
5856
5857 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
5858 if (pci_dma_mapping_error(tp->pdev, mapping)) {
90079ce8
DM
5859 dev_kfree_skb(skb);
5860 goto out_unlock;
5861 }
5862
f3f3f27e 5863 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 5864 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
1da177e4
LT
5865
5866 would_hit_hwbug = 0;
5867
92c6b8d1
MC
5868 if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
5869 would_hit_hwbug = 1;
5870
0e1406dd
MC
5871 if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
5872 tg3_4g_overflow_test(mapping, len))
5873 would_hit_hwbug = 1;
5874
5875 if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
5876 tg3_40bit_overflow_test(tp, mapping, len))
41588ba1 5877 would_hit_hwbug = 1;
0e1406dd
MC
5878
5879 if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
c58ec932 5880 would_hit_hwbug = 1;
1da177e4 5881
f3f3f27e 5882 tg3_set_txd(tnapi, entry, mapping, len, base_flags,
1da177e4
LT
5883 (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
5884
5885 entry = NEXT_TX(entry);
5886
5887 /* Now loop through additional data fragments, and queue them. */
5888 if (skb_shinfo(skb)->nr_frags > 0) {
1da177e4
LT
5889 last = skb_shinfo(skb)->nr_frags - 1;
5890 for (i = 0; i <= last; i++) {
5891 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5892
5893 len = frag->size;
f4188d8a
AD
5894 mapping = pci_map_page(tp->pdev,
5895 frag->page,
5896 frag->page_offset,
5897 len, PCI_DMA_TODEVICE);
1da177e4 5898
f3f3f27e 5899 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 5900 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a
AD
5901 mapping);
5902 if (pci_dma_mapping_error(tp->pdev, mapping))
5903 goto dma_error;
1da177e4 5904
92c6b8d1
MC
5905 if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
5906 len <= 8)
5907 would_hit_hwbug = 1;
5908
0e1406dd
MC
5909 if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
5910 tg3_4g_overflow_test(mapping, len))
c58ec932 5911 would_hit_hwbug = 1;
1da177e4 5912
0e1406dd
MC
5913 if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
5914 tg3_40bit_overflow_test(tp, mapping, len))
72f2afb8
MC
5915 would_hit_hwbug = 1;
5916
1da177e4 5917 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
f3f3f27e 5918 tg3_set_txd(tnapi, entry, mapping, len,
1da177e4
LT
5919 base_flags, (i == last)|(mss << 1));
5920 else
f3f3f27e 5921 tg3_set_txd(tnapi, entry, mapping, len,
1da177e4
LT
5922 base_flags, (i == last));
5923
5924 entry = NEXT_TX(entry);
5925 }
5926 }
5927
5928 if (would_hit_hwbug) {
5929 u32 last_plus_one = entry;
5930 u32 start;
1da177e4 5931
c58ec932
MC
5932 start = entry - 1 - skb_shinfo(skb)->nr_frags;
5933 start &= (TG3_TX_RING_SIZE - 1);
1da177e4
LT
5934
5935 /* If the workaround fails due to memory/mapping
5936 * failure, silently drop this packet.
5937 */
24f4efd4 5938 if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
c58ec932 5939 &start, base_flags, mss))
1da177e4
LT
5940 goto out_unlock;
5941
5942 entry = start;
5943 }
5944
5945 /* Packets are ready, update Tx producer idx local and on card. */
24f4efd4 5946 tw32_tx_mbox(tnapi->prodmbox, entry);
1da177e4 5947
f3f3f27e
MC
5948 tnapi->tx_prod = entry;
5949 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
24f4efd4 5950 netif_tx_stop_queue(txq);
f3f3f27e 5951 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
24f4efd4 5952 netif_tx_wake_queue(txq);
51b91468 5953 }
1da177e4
LT
5954
5955out_unlock:
cdd0db05 5956 mmiowb();
1da177e4
LT
5957
5958 return NETDEV_TX_OK;
f4188d8a
AD
5959
5960dma_error:
5961 last = i;
5962 entry = tnapi->tx_prod;
5963 tnapi->tx_buffers[entry].skb = NULL;
5964 pci_unmap_single(tp->pdev,
4e5e4f0d 5965 dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
f4188d8a
AD
5966 skb_headlen(skb),
5967 PCI_DMA_TODEVICE);
5968 for (i = 0; i <= last; i++) {
5969 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5970 entry = NEXT_TX(entry);
5971
5972 pci_unmap_page(tp->pdev,
4e5e4f0d 5973 dma_unmap_addr(&tnapi->tx_buffers[entry],
f4188d8a
AD
5974 mapping),
5975 frag->size, PCI_DMA_TODEVICE);
5976 }
5977
5978 dev_kfree_skb(skb);
5979 return NETDEV_TX_OK;
1da177e4
LT
5980}
5981
5982static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
5983 int new_mtu)
5984{
5985 dev->mtu = new_mtu;
5986
ef7f5ec0 5987 if (new_mtu > ETH_DATA_LEN) {
a4e2b347 5988 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
ef7f5ec0
MC
5989 tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
5990 ethtool_op_set_tso(dev, 0);
859a5887 5991 } else {
ef7f5ec0 5992 tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
859a5887 5993 }
ef7f5ec0 5994 } else {
a4e2b347 5995 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
ef7f5ec0 5996 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
0f893dc6 5997 tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
ef7f5ec0 5998 }
1da177e4
LT
5999}
6000
6001static int tg3_change_mtu(struct net_device *dev, int new_mtu)
6002{
6003 struct tg3 *tp = netdev_priv(dev);
b9ec6c1b 6004 int err;
1da177e4
LT
6005
6006 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
6007 return -EINVAL;
6008
6009 if (!netif_running(dev)) {
6010 /* We'll just catch it later when the
6011 * device is up'd.
6012 */
6013 tg3_set_mtu(dev, tp, new_mtu);
6014 return 0;
6015 }
6016
b02fd9e3
MC
6017 tg3_phy_stop(tp);
6018
1da177e4 6019 tg3_netif_stop(tp);
f47c11ee
DM
6020
6021 tg3_full_lock(tp, 1);
1da177e4 6022
944d980e 6023 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
6024
6025 tg3_set_mtu(dev, tp, new_mtu);
6026
b9ec6c1b 6027 err = tg3_restart_hw(tp, 0);
1da177e4 6028
b9ec6c1b
MC
6029 if (!err)
6030 tg3_netif_start(tp);
1da177e4 6031
f47c11ee 6032 tg3_full_unlock(tp);
1da177e4 6033
b02fd9e3
MC
6034 if (!err)
6035 tg3_phy_start(tp);
6036
b9ec6c1b 6037 return err;
1da177e4
LT
6038}
6039
21f581a5
MC
6040static void tg3_rx_prodring_free(struct tg3 *tp,
6041 struct tg3_rx_prodring_set *tpr)
1da177e4 6042{
1da177e4
LT
6043 int i;
6044
b196c7e4
MC
6045 if (tpr != &tp->prodring[0]) {
6046 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
6047 i = (i + 1) % TG3_RX_RING_SIZE)
6048 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6049 tp->rx_pkt_map_sz);
6050
6051 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
6052 for (i = tpr->rx_jmb_cons_idx;
6053 i != tpr->rx_jmb_prod_idx;
6054 i = (i + 1) % TG3_RX_JUMBO_RING_SIZE) {
6055 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6056 TG3_RX_JMB_MAP_SZ);
6057 }
6058 }
6059
2b2cdb65 6060 return;
b196c7e4 6061 }
1da177e4 6062
2b2cdb65
MC
6063 for (i = 0; i < TG3_RX_RING_SIZE; i++)
6064 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6065 tp->rx_pkt_map_sz);
1da177e4 6066
cf7a7298 6067 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
2b2cdb65
MC
6068 for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++)
6069 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6070 TG3_RX_JMB_MAP_SZ);
1da177e4
LT
6071 }
6072}
6073
c6cdf436 6074/* Initialize rx rings for packet processing.
1da177e4
LT
6075 *
6076 * The chip has been shut down and the driver detached from
6077 * the networking, so no interrupts or new tx packets will
6078 * end up in the driver. tp->{tx,}lock are held and thus
6079 * we may not sleep.
6080 */
21f581a5
MC
6081static int tg3_rx_prodring_alloc(struct tg3 *tp,
6082 struct tg3_rx_prodring_set *tpr)
1da177e4 6083{
287be12e 6084 u32 i, rx_pkt_dma_sz;
1da177e4 6085
b196c7e4
MC
6086 tpr->rx_std_cons_idx = 0;
6087 tpr->rx_std_prod_idx = 0;
6088 tpr->rx_jmb_cons_idx = 0;
6089 tpr->rx_jmb_prod_idx = 0;
6090
2b2cdb65
MC
6091 if (tpr != &tp->prodring[0]) {
6092 memset(&tpr->rx_std_buffers[0], 0, TG3_RX_STD_BUFF_RING_SIZE);
6093 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE)
6094 memset(&tpr->rx_jmb_buffers[0], 0,
6095 TG3_RX_JMB_BUFF_RING_SIZE);
6096 goto done;
6097 }
6098
1da177e4 6099 /* Zero out all descriptors. */
21f581a5 6100 memset(tpr->rx_std, 0, TG3_RX_RING_BYTES);
1da177e4 6101
287be12e 6102 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
a4e2b347 6103 if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
287be12e
MC
6104 tp->dev->mtu > ETH_DATA_LEN)
6105 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
6106 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
7e72aad4 6107
1da177e4
LT
6108 /* Initialize invariants of the rings, we only set this
6109 * stuff once. This works because the card does not
6110 * write into the rx buffer posting rings.
6111 */
6112 for (i = 0; i < TG3_RX_RING_SIZE; i++) {
6113 struct tg3_rx_buffer_desc *rxd;
6114
21f581a5 6115 rxd = &tpr->rx_std[i];
287be12e 6116 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
1da177e4
LT
6117 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
6118 rxd->opaque = (RXD_OPAQUE_RING_STD |
6119 (i << RXD_OPAQUE_INDEX_SHIFT));
6120 }
6121
1da177e4
LT
6122 /* Now allocate fresh SKBs for each rx ring. */
6123 for (i = 0; i < tp->rx_pending; i++) {
86b21e59 6124 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
5129c3a3
MC
6125 netdev_warn(tp->dev,
6126 "Using a smaller RX standard ring. Only "
6127 "%d out of %d buffers were allocated "
6128 "successfully\n", i, tp->rx_pending);
32d8c572 6129 if (i == 0)
cf7a7298 6130 goto initfail;
32d8c572 6131 tp->rx_pending = i;
1da177e4 6132 break;
32d8c572 6133 }
1da177e4
LT
6134 }
6135
cf7a7298
MC
6136 if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE))
6137 goto done;
6138
21f581a5 6139 memset(tpr->rx_jmb, 0, TG3_RX_JUMBO_RING_BYTES);
cf7a7298 6140
0d86df80
MC
6141 if (!(tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE))
6142 goto done;
cf7a7298 6143
0d86df80
MC
6144 for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
6145 struct tg3_rx_buffer_desc *rxd;
6146
6147 rxd = &tpr->rx_jmb[i].std;
6148 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
6149 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
6150 RXD_FLAG_JUMBO;
6151 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
6152 (i << RXD_OPAQUE_INDEX_SHIFT));
6153 }
6154
6155 for (i = 0; i < tp->rx_jumbo_pending; i++) {
6156 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
5129c3a3
MC
6157 netdev_warn(tp->dev,
6158 "Using a smaller RX jumbo ring. Only %d "
6159 "out of %d buffers were allocated "
6160 "successfully\n", i, tp->rx_jumbo_pending);
0d86df80
MC
6161 if (i == 0)
6162 goto initfail;
6163 tp->rx_jumbo_pending = i;
6164 break;
1da177e4
LT
6165 }
6166 }
cf7a7298
MC
6167
6168done:
32d8c572 6169 return 0;
cf7a7298
MC
6170
6171initfail:
21f581a5 6172 tg3_rx_prodring_free(tp, tpr);
cf7a7298 6173 return -ENOMEM;
1da177e4
LT
6174}
6175
21f581a5
MC
6176static void tg3_rx_prodring_fini(struct tg3 *tp,
6177 struct tg3_rx_prodring_set *tpr)
1da177e4 6178{
21f581a5
MC
6179 kfree(tpr->rx_std_buffers);
6180 tpr->rx_std_buffers = NULL;
6181 kfree(tpr->rx_jmb_buffers);
6182 tpr->rx_jmb_buffers = NULL;
6183 if (tpr->rx_std) {
1da177e4 6184 pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
21f581a5
MC
6185 tpr->rx_std, tpr->rx_std_mapping);
6186 tpr->rx_std = NULL;
1da177e4 6187 }
21f581a5 6188 if (tpr->rx_jmb) {
1da177e4 6189 pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
21f581a5
MC
6190 tpr->rx_jmb, tpr->rx_jmb_mapping);
6191 tpr->rx_jmb = NULL;
1da177e4 6192 }
cf7a7298
MC
6193}
6194
21f581a5
MC
6195static int tg3_rx_prodring_init(struct tg3 *tp,
6196 struct tg3_rx_prodring_set *tpr)
cf7a7298 6197{
2b2cdb65 6198 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE, GFP_KERNEL);
21f581a5 6199 if (!tpr->rx_std_buffers)
cf7a7298
MC
6200 return -ENOMEM;
6201
21f581a5
MC
6202 tpr->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
6203 &tpr->rx_std_mapping);
6204 if (!tpr->rx_std)
cf7a7298
MC
6205 goto err_out;
6206
6207 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
2b2cdb65 6208 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE,
21f581a5
MC
6209 GFP_KERNEL);
6210 if (!tpr->rx_jmb_buffers)
cf7a7298
MC
6211 goto err_out;
6212
21f581a5
MC
6213 tpr->rx_jmb = pci_alloc_consistent(tp->pdev,
6214 TG3_RX_JUMBO_RING_BYTES,
6215 &tpr->rx_jmb_mapping);
6216 if (!tpr->rx_jmb)
cf7a7298
MC
6217 goto err_out;
6218 }
6219
6220 return 0;
6221
6222err_out:
21f581a5 6223 tg3_rx_prodring_fini(tp, tpr);
cf7a7298
MC
6224 return -ENOMEM;
6225}
6226
6227/* Free up pending packets in all rx/tx rings.
6228 *
6229 * The chip has been shut down and the driver detached from
6230 * the networking, so no interrupts or new tx packets will
6231 * end up in the driver. tp->{tx,}lock is not held and we are not
6232 * in an interrupt context and thus may sleep.
6233 */
6234static void tg3_free_rings(struct tg3 *tp)
6235{
f77a6a8e 6236 int i, j;
cf7a7298 6237
f77a6a8e
MC
6238 for (j = 0; j < tp->irq_cnt; j++) {
6239 struct tg3_napi *tnapi = &tp->napi[j];
cf7a7298 6240
b28f6428
MC
6241 tg3_rx_prodring_free(tp, &tp->prodring[j]);
6242
0c1d0e2b
MC
6243 if (!tnapi->tx_buffers)
6244 continue;
6245
f77a6a8e 6246 for (i = 0; i < TG3_TX_RING_SIZE; ) {
f4188d8a 6247 struct ring_info *txp;
f77a6a8e 6248 struct sk_buff *skb;
f4188d8a 6249 unsigned int k;
cf7a7298 6250
f77a6a8e
MC
6251 txp = &tnapi->tx_buffers[i];
6252 skb = txp->skb;
cf7a7298 6253
f77a6a8e
MC
6254 if (skb == NULL) {
6255 i++;
6256 continue;
6257 }
cf7a7298 6258
f4188d8a 6259 pci_unmap_single(tp->pdev,
4e5e4f0d 6260 dma_unmap_addr(txp, mapping),
f4188d8a
AD
6261 skb_headlen(skb),
6262 PCI_DMA_TODEVICE);
f77a6a8e 6263 txp->skb = NULL;
cf7a7298 6264
f4188d8a
AD
6265 i++;
6266
6267 for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
6268 txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
6269 pci_unmap_page(tp->pdev,
4e5e4f0d 6270 dma_unmap_addr(txp, mapping),
f4188d8a
AD
6271 skb_shinfo(skb)->frags[k].size,
6272 PCI_DMA_TODEVICE);
6273 i++;
6274 }
f77a6a8e
MC
6275
6276 dev_kfree_skb_any(skb);
6277 }
2b2cdb65 6278 }
cf7a7298
MC
6279}
6280
6281/* Initialize tx/rx rings for packet processing.
6282 *
6283 * The chip has been shut down and the driver detached from
6284 * the networking, so no interrupts or new tx packets will
6285 * end up in the driver. tp->{tx,}lock are held and thus
6286 * we may not sleep.
6287 */
6288static int tg3_init_rings(struct tg3 *tp)
6289{
f77a6a8e 6290 int i;
72334482 6291
cf7a7298
MC
6292 /* Free up all the SKBs. */
6293 tg3_free_rings(tp);
6294
f77a6a8e
MC
6295 for (i = 0; i < tp->irq_cnt; i++) {
6296 struct tg3_napi *tnapi = &tp->napi[i];
6297
6298 tnapi->last_tag = 0;
6299 tnapi->last_irq_tag = 0;
6300 tnapi->hw_status->status = 0;
6301 tnapi->hw_status->status_tag = 0;
6302 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
cf7a7298 6303
f77a6a8e
MC
6304 tnapi->tx_prod = 0;
6305 tnapi->tx_cons = 0;
0c1d0e2b
MC
6306 if (tnapi->tx_ring)
6307 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
f77a6a8e
MC
6308
6309 tnapi->rx_rcb_ptr = 0;
0c1d0e2b
MC
6310 if (tnapi->rx_rcb)
6311 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
2b2cdb65 6312
e4af1af9
MC
6313 if (tg3_rx_prodring_alloc(tp, &tp->prodring[i])) {
6314 tg3_free_rings(tp);
2b2cdb65 6315 return -ENOMEM;
e4af1af9 6316 }
f77a6a8e 6317 }
72334482 6318
2b2cdb65 6319 return 0;
cf7a7298
MC
6320}
6321
6322/*
6323 * Must not be invoked with interrupt sources disabled and
6324 * the hardware shutdown down.
6325 */
6326static void tg3_free_consistent(struct tg3 *tp)
6327{
f77a6a8e 6328 int i;
898a56f8 6329
f77a6a8e
MC
6330 for (i = 0; i < tp->irq_cnt; i++) {
6331 struct tg3_napi *tnapi = &tp->napi[i];
6332
6333 if (tnapi->tx_ring) {
6334 pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
6335 tnapi->tx_ring, tnapi->tx_desc_mapping);
6336 tnapi->tx_ring = NULL;
6337 }
6338
6339 kfree(tnapi->tx_buffers);
6340 tnapi->tx_buffers = NULL;
6341
6342 if (tnapi->rx_rcb) {
6343 pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
6344 tnapi->rx_rcb,
6345 tnapi->rx_rcb_mapping);
6346 tnapi->rx_rcb = NULL;
6347 }
6348
6349 if (tnapi->hw_status) {
6350 pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
6351 tnapi->hw_status,
6352 tnapi->status_mapping);
6353 tnapi->hw_status = NULL;
6354 }
1da177e4 6355 }
f77a6a8e 6356
1da177e4
LT
6357 if (tp->hw_stats) {
6358 pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
6359 tp->hw_stats, tp->stats_mapping);
6360 tp->hw_stats = NULL;
6361 }
f77a6a8e 6362
e4af1af9 6363 for (i = 0; i < tp->irq_cnt; i++)
2b2cdb65 6364 tg3_rx_prodring_fini(tp, &tp->prodring[i]);
1da177e4
LT
6365}
6366
6367/*
6368 * Must not be invoked with interrupt sources disabled and
6369 * the hardware shutdown down. Can sleep.
6370 */
6371static int tg3_alloc_consistent(struct tg3 *tp)
6372{
f77a6a8e 6373 int i;
898a56f8 6374
e4af1af9 6375 for (i = 0; i < tp->irq_cnt; i++) {
2b2cdb65
MC
6376 if (tg3_rx_prodring_init(tp, &tp->prodring[i]))
6377 goto err_out;
6378 }
1da177e4 6379
f77a6a8e
MC
6380 tp->hw_stats = pci_alloc_consistent(tp->pdev,
6381 sizeof(struct tg3_hw_stats),
6382 &tp->stats_mapping);
6383 if (!tp->hw_stats)
1da177e4
LT
6384 goto err_out;
6385
f77a6a8e 6386 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
1da177e4 6387
f77a6a8e
MC
6388 for (i = 0; i < tp->irq_cnt; i++) {
6389 struct tg3_napi *tnapi = &tp->napi[i];
8d9d7cfc 6390 struct tg3_hw_status *sblk;
1da177e4 6391
f77a6a8e
MC
6392 tnapi->hw_status = pci_alloc_consistent(tp->pdev,
6393 TG3_HW_STATUS_SIZE,
6394 &tnapi->status_mapping);
6395 if (!tnapi->hw_status)
6396 goto err_out;
898a56f8 6397
f77a6a8e 6398 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8d9d7cfc
MC
6399 sblk = tnapi->hw_status;
6400
19cfaecc
MC
6401 /* If multivector TSS is enabled, vector 0 does not handle
6402 * tx interrupts. Don't allocate any resources for it.
6403 */
6404 if ((!i && !(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) ||
6405 (i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))) {
6406 tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
6407 TG3_TX_RING_SIZE,
6408 GFP_KERNEL);
6409 if (!tnapi->tx_buffers)
6410 goto err_out;
6411
6412 tnapi->tx_ring = pci_alloc_consistent(tp->pdev,
6413 TG3_TX_RING_BYTES,
6414 &tnapi->tx_desc_mapping);
6415 if (!tnapi->tx_ring)
6416 goto err_out;
6417 }
6418
8d9d7cfc
MC
6419 /*
6420 * When RSS is enabled, the status block format changes
6421 * slightly. The "rx_jumbo_consumer", "reserved",
6422 * and "rx_mini_consumer" members get mapped to the
6423 * other three rx return ring producer indexes.
6424 */
6425 switch (i) {
6426 default:
6427 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
6428 break;
6429 case 2:
6430 tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
6431 break;
6432 case 3:
6433 tnapi->rx_rcb_prod_idx = &sblk->reserved;
6434 break;
6435 case 4:
6436 tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
6437 break;
6438 }
72334482 6439
e4af1af9 6440 tnapi->prodring = &tp->prodring[i];
b196c7e4 6441
0c1d0e2b
MC
6442 /*
6443 * If multivector RSS is enabled, vector 0 does not handle
6444 * rx or tx interrupts. Don't allocate any resources for it.
6445 */
6446 if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
6447 continue;
6448
f77a6a8e
MC
6449 tnapi->rx_rcb = pci_alloc_consistent(tp->pdev,
6450 TG3_RX_RCB_RING_BYTES(tp),
6451 &tnapi->rx_rcb_mapping);
6452 if (!tnapi->rx_rcb)
6453 goto err_out;
72334482 6454
f77a6a8e 6455 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
f77a6a8e 6456 }
1da177e4
LT
6457
6458 return 0;
6459
6460err_out:
6461 tg3_free_consistent(tp);
6462 return -ENOMEM;
6463}
6464
6465#define MAX_WAIT_CNT 1000
6466
6467/* To stop a block, clear the enable bit and poll till it
6468 * clears. tp->lock is held.
6469 */
b3b7d6be 6470static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
1da177e4
LT
6471{
6472 unsigned int i;
6473 u32 val;
6474
6475 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
6476 switch (ofs) {
6477 case RCVLSC_MODE:
6478 case DMAC_MODE:
6479 case MBFREE_MODE:
6480 case BUFMGR_MODE:
6481 case MEMARB_MODE:
6482 /* We can't enable/disable these bits of the
6483 * 5705/5750, just say success.
6484 */
6485 return 0;
6486
6487 default:
6488 break;
855e1111 6489 }
1da177e4
LT
6490 }
6491
6492 val = tr32(ofs);
6493 val &= ~enable_bit;
6494 tw32_f(ofs, val);
6495
6496 for (i = 0; i < MAX_WAIT_CNT; i++) {
6497 udelay(100);
6498 val = tr32(ofs);
6499 if ((val & enable_bit) == 0)
6500 break;
6501 }
6502
b3b7d6be 6503 if (i == MAX_WAIT_CNT && !silent) {
2445e461
MC
6504 dev_err(&tp->pdev->dev,
6505 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
6506 ofs, enable_bit);
1da177e4
LT
6507 return -ENODEV;
6508 }
6509
6510 return 0;
6511}
6512
6513/* tp->lock is held. */
b3b7d6be 6514static int tg3_abort_hw(struct tg3 *tp, int silent)
1da177e4
LT
6515{
6516 int i, err;
6517
6518 tg3_disable_ints(tp);
6519
6520 tp->rx_mode &= ~RX_MODE_ENABLE;
6521 tw32_f(MAC_RX_MODE, tp->rx_mode);
6522 udelay(10);
6523
b3b7d6be
DM
6524 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
6525 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
6526 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
6527 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
6528 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
6529 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
6530
6531 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
6532 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
6533 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
6534 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
6535 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
6536 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
6537 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
1da177e4
LT
6538
6539 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
6540 tw32_f(MAC_MODE, tp->mac_mode);
6541 udelay(40);
6542
6543 tp->tx_mode &= ~TX_MODE_ENABLE;
6544 tw32_f(MAC_TX_MODE, tp->tx_mode);
6545
6546 for (i = 0; i < MAX_WAIT_CNT; i++) {
6547 udelay(100);
6548 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
6549 break;
6550 }
6551 if (i >= MAX_WAIT_CNT) {
ab96b241
MC
6552 dev_err(&tp->pdev->dev,
6553 "%s timed out, TX_MODE_ENABLE will not clear "
6554 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
e6de8ad1 6555 err |= -ENODEV;
1da177e4
LT
6556 }
6557
e6de8ad1 6558 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
b3b7d6be
DM
6559 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
6560 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
1da177e4
LT
6561
6562 tw32(FTQ_RESET, 0xffffffff);
6563 tw32(FTQ_RESET, 0x00000000);
6564
b3b7d6be
DM
6565 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
6566 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
1da177e4 6567
f77a6a8e
MC
6568 for (i = 0; i < tp->irq_cnt; i++) {
6569 struct tg3_napi *tnapi = &tp->napi[i];
6570 if (tnapi->hw_status)
6571 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
6572 }
1da177e4
LT
6573 if (tp->hw_stats)
6574 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
6575
1da177e4
LT
6576 return err;
6577}
6578
0d3031d9
MC
6579static void tg3_ape_send_event(struct tg3 *tp, u32 event)
6580{
6581 int i;
6582 u32 apedata;
6583
6584 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
6585 if (apedata != APE_SEG_SIG_MAGIC)
6586 return;
6587
6588 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
731fd79c 6589 if (!(apedata & APE_FW_STATUS_READY))
0d3031d9
MC
6590 return;
6591
6592 /* Wait for up to 1 millisecond for APE to service previous event. */
6593 for (i = 0; i < 10; i++) {
6594 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
6595 return;
6596
6597 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
6598
6599 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6600 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
6601 event | APE_EVENT_STATUS_EVENT_PENDING);
6602
6603 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
6604
6605 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6606 break;
6607
6608 udelay(100);
6609 }
6610
6611 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6612 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
6613}
6614
6615static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
6616{
6617 u32 event;
6618 u32 apedata;
6619
6620 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
6621 return;
6622
6623 switch (kind) {
33f401ae
MC
6624 case RESET_KIND_INIT:
6625 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
6626 APE_HOST_SEG_SIG_MAGIC);
6627 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
6628 APE_HOST_SEG_LEN_MAGIC);
6629 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
6630 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
6631 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
6632 APE_HOST_DRIVER_ID_MAGIC);
6633 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
6634 APE_HOST_BEHAV_NO_PHYLOCK);
6635
6636 event = APE_EVENT_STATUS_STATE_START;
6637 break;
6638 case RESET_KIND_SHUTDOWN:
6639 /* With the interface we are currently using,
6640 * APE does not track driver state. Wiping
6641 * out the HOST SEGMENT SIGNATURE forces
6642 * the APE to assume OS absent status.
6643 */
6644 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
b2aee154 6645
33f401ae
MC
6646 event = APE_EVENT_STATUS_STATE_UNLOAD;
6647 break;
6648 case RESET_KIND_SUSPEND:
6649 event = APE_EVENT_STATUS_STATE_SUSPEND;
6650 break;
6651 default:
6652 return;
0d3031d9
MC
6653 }
6654
6655 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
6656
6657 tg3_ape_send_event(tp, event);
6658}
6659
1da177e4
LT
6660/* tp->lock is held. */
6661static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
6662{
f49639e6
DM
6663 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
6664 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1da177e4
LT
6665
6666 if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
6667 switch (kind) {
6668 case RESET_KIND_INIT:
6669 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6670 DRV_STATE_START);
6671 break;
6672
6673 case RESET_KIND_SHUTDOWN:
6674 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6675 DRV_STATE_UNLOAD);
6676 break;
6677
6678 case RESET_KIND_SUSPEND:
6679 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6680 DRV_STATE_SUSPEND);
6681 break;
6682
6683 default:
6684 break;
855e1111 6685 }
1da177e4 6686 }
0d3031d9
MC
6687
6688 if (kind == RESET_KIND_INIT ||
6689 kind == RESET_KIND_SUSPEND)
6690 tg3_ape_driver_state_change(tp, kind);
1da177e4
LT
6691}
6692
6693/* tp->lock is held. */
6694static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
6695{
6696 if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
6697 switch (kind) {
6698 case RESET_KIND_INIT:
6699 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6700 DRV_STATE_START_DONE);
6701 break;
6702
6703 case RESET_KIND_SHUTDOWN:
6704 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6705 DRV_STATE_UNLOAD_DONE);
6706 break;
6707
6708 default:
6709 break;
855e1111 6710 }
1da177e4 6711 }
0d3031d9
MC
6712
6713 if (kind == RESET_KIND_SHUTDOWN)
6714 tg3_ape_driver_state_change(tp, kind);
1da177e4
LT
6715}
6716
6717/* tp->lock is held. */
6718static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
6719{
6720 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
6721 switch (kind) {
6722 case RESET_KIND_INIT:
6723 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6724 DRV_STATE_START);
6725 break;
6726
6727 case RESET_KIND_SHUTDOWN:
6728 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6729 DRV_STATE_UNLOAD);
6730 break;
6731
6732 case RESET_KIND_SUSPEND:
6733 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6734 DRV_STATE_SUSPEND);
6735 break;
6736
6737 default:
6738 break;
855e1111 6739 }
1da177e4
LT
6740 }
6741}
6742
7a6f4369
MC
6743static int tg3_poll_fw(struct tg3 *tp)
6744{
6745 int i;
6746 u32 val;
6747
b5d3772c 6748 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
0ccead18
GZ
6749 /* Wait up to 20ms for init done. */
6750 for (i = 0; i < 200; i++) {
b5d3772c
MC
6751 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
6752 return 0;
0ccead18 6753 udelay(100);
b5d3772c
MC
6754 }
6755 return -ENODEV;
6756 }
6757
7a6f4369
MC
6758 /* Wait for firmware initialization to complete. */
6759 for (i = 0; i < 100000; i++) {
6760 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
6761 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
6762 break;
6763 udelay(10);
6764 }
6765
6766 /* Chip might not be fitted with firmware. Some Sun onboard
6767 * parts are configured like that. So don't signal the timeout
6768 * of the above loop as an error, but do report the lack of
6769 * running firmware once.
6770 */
6771 if (i >= 100000 &&
6772 !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
6773 tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
6774
05dbe005 6775 netdev_info(tp->dev, "No firmware running\n");
7a6f4369
MC
6776 }
6777
6b10c165
MC
6778 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
6779 /* The 57765 A0 needs a little more
6780 * time to do some important work.
6781 */
6782 mdelay(10);
6783 }
6784
7a6f4369
MC
6785 return 0;
6786}
6787
ee6a99b5
MC
6788/* Save PCI command register before chip reset */
6789static void tg3_save_pci_state(struct tg3 *tp)
6790{
8a6eac90 6791 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
ee6a99b5
MC
6792}
6793
6794/* Restore PCI state after chip reset */
6795static void tg3_restore_pci_state(struct tg3 *tp)
6796{
6797 u32 val;
6798
6799 /* Re-enable indirect register accesses. */
6800 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
6801 tp->misc_host_ctrl);
6802
6803 /* Set MAX PCI retry to zero. */
6804 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
6805 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
6806 (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
6807 val |= PCISTATE_RETRY_SAME_DMA;
0d3031d9
MC
6808 /* Allow reads and writes to the APE register and memory space. */
6809 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
6810 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
6811 PCISTATE_ALLOW_APE_SHMEM_WR |
6812 PCISTATE_ALLOW_APE_PSPACE_WR;
ee6a99b5
MC
6813 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
6814
8a6eac90 6815 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
ee6a99b5 6816
fcb389df
MC
6817 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
6818 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
6819 pcie_set_readrq(tp->pdev, 4096);
6820 else {
6821 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
6822 tp->pci_cacheline_sz);
6823 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
6824 tp->pci_lat_timer);
6825 }
114342f2 6826 }
5f5c51e3 6827
ee6a99b5 6828 /* Make sure PCI-X relaxed ordering bit is clear. */
52f4490c 6829 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
9974a356
MC
6830 u16 pcix_cmd;
6831
6832 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
6833 &pcix_cmd);
6834 pcix_cmd &= ~PCI_X_CMD_ERO;
6835 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
6836 pcix_cmd);
6837 }
ee6a99b5
MC
6838
6839 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
ee6a99b5
MC
6840
6841 /* Chip reset on 5780 will reset MSI enable bit,
6842 * so need to restore it.
6843 */
6844 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
6845 u16 ctrl;
6846
6847 pci_read_config_word(tp->pdev,
6848 tp->msi_cap + PCI_MSI_FLAGS,
6849 &ctrl);
6850 pci_write_config_word(tp->pdev,
6851 tp->msi_cap + PCI_MSI_FLAGS,
6852 ctrl | PCI_MSI_FLAGS_ENABLE);
6853 val = tr32(MSGINT_MODE);
6854 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
6855 }
6856 }
6857}
6858
1da177e4
LT
6859static void tg3_stop_fw(struct tg3 *);
6860
6861/* tp->lock is held. */
6862static int tg3_chip_reset(struct tg3 *tp)
6863{
6864 u32 val;
1ee582d8 6865 void (*write_op)(struct tg3 *, u32, u32);
4f125f42 6866 int i, err;
1da177e4 6867
f49639e6
DM
6868 tg3_nvram_lock(tp);
6869
77b483f1
MC
6870 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
6871
f49639e6
DM
6872 /* No matching tg3_nvram_unlock() after this because
6873 * chip reset below will undo the nvram lock.
6874 */
6875 tp->nvram_lock_cnt = 0;
1da177e4 6876
ee6a99b5
MC
6877 /* GRC_MISC_CFG core clock reset will clear the memory
6878 * enable bit in PCI register 4 and the MSI enable bit
6879 * on some chips, so we save relevant registers here.
6880 */
6881 tg3_save_pci_state(tp);
6882
d9ab5ad1 6883 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
321d32a0 6884 (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
d9ab5ad1
MC
6885 tw32(GRC_FASTBOOT_PC, 0);
6886
1da177e4
LT
6887 /*
6888 * We must avoid the readl() that normally takes place.
6889 * It locks machines, causes machine checks, and other
6890 * fun things. So, temporarily disable the 5701
6891 * hardware workaround, while we do the reset.
6892 */
1ee582d8
MC
6893 write_op = tp->write32;
6894 if (write_op == tg3_write_flush_reg32)
6895 tp->write32 = tg3_write32;
1da177e4 6896
d18edcb2
MC
6897 /* Prevent the irq handler from reading or writing PCI registers
6898 * during chip reset when the memory enable bit in the PCI command
6899 * register may be cleared. The chip does not generate interrupt
6900 * at this time, but the irq handler may still be called due to irq
6901 * sharing or irqpoll.
6902 */
6903 tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
f77a6a8e
MC
6904 for (i = 0; i < tp->irq_cnt; i++) {
6905 struct tg3_napi *tnapi = &tp->napi[i];
6906 if (tnapi->hw_status) {
6907 tnapi->hw_status->status = 0;
6908 tnapi->hw_status->status_tag = 0;
6909 }
6910 tnapi->last_tag = 0;
6911 tnapi->last_irq_tag = 0;
b8fa2f3a 6912 }
d18edcb2 6913 smp_mb();
4f125f42
MC
6914
6915 for (i = 0; i < tp->irq_cnt; i++)
6916 synchronize_irq(tp->napi[i].irq_vec);
d18edcb2 6917
255ca311
MC
6918 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
6919 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
6920 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
6921 }
6922
1da177e4
LT
6923 /* do the reset */
6924 val = GRC_MISC_CFG_CORECLK_RESET;
6925
6926 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
6927 if (tr32(0x7e2c) == 0x60) {
6928 tw32(0x7e2c, 0x20);
6929 }
6930 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
6931 tw32(GRC_MISC_CFG, (1 << 29));
6932 val |= (1 << 29);
6933 }
6934 }
6935
b5d3772c
MC
6936 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
6937 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
6938 tw32(GRC_VCPU_EXT_CTRL,
6939 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
6940 }
6941
1da177e4
LT
6942 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
6943 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
6944 tw32(GRC_MISC_CFG, val);
6945
1ee582d8
MC
6946 /* restore 5701 hardware bug workaround write method */
6947 tp->write32 = write_op;
1da177e4
LT
6948
6949 /* Unfortunately, we have to delay before the PCI read back.
6950 * Some 575X chips even will not respond to a PCI cfg access
6951 * when the reset command is given to the chip.
6952 *
6953 * How do these hardware designers expect things to work
6954 * properly if the PCI write is posted for a long period
6955 * of time? It is always necessary to have some method by
6956 * which a register read back can occur to push the write
6957 * out which does the reset.
6958 *
6959 * For most tg3 variants the trick below was working.
6960 * Ho hum...
6961 */
6962 udelay(120);
6963
6964 /* Flush PCI posted writes. The normal MMIO registers
6965 * are inaccessible at this time so this is the only
6966 * way to make this reliably (actually, this is no longer
6967 * the case, see above). I tried to use indirect
6968 * register read/write but this upset some 5701 variants.
6969 */
6970 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
6971
6972 udelay(120);
6973
5e7dfd0f 6974 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
e7126997
MC
6975 u16 val16;
6976
1da177e4
LT
6977 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
6978 int i;
6979 u32 cfg_val;
6980
6981 /* Wait for link training to complete. */
6982 for (i = 0; i < 5000; i++)
6983 udelay(100);
6984
6985 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
6986 pci_write_config_dword(tp->pdev, 0xc4,
6987 cfg_val | (1 << 15));
6988 }
5e7dfd0f 6989
e7126997
MC
6990 /* Clear the "no snoop" and "relaxed ordering" bits. */
6991 pci_read_config_word(tp->pdev,
6992 tp->pcie_cap + PCI_EXP_DEVCTL,
6993 &val16);
6994 val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
6995 PCI_EXP_DEVCTL_NOSNOOP_EN);
6996 /*
6997 * Older PCIe devices only support the 128 byte
6998 * MPS setting. Enforce the restriction.
5e7dfd0f 6999 */
e7126997
MC
7000 if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
7001 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784))
7002 val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
5e7dfd0f
MC
7003 pci_write_config_word(tp->pdev,
7004 tp->pcie_cap + PCI_EXP_DEVCTL,
e7126997 7005 val16);
5e7dfd0f
MC
7006
7007 pcie_set_readrq(tp->pdev, 4096);
7008
7009 /* Clear error status */
7010 pci_write_config_word(tp->pdev,
7011 tp->pcie_cap + PCI_EXP_DEVSTA,
7012 PCI_EXP_DEVSTA_CED |
7013 PCI_EXP_DEVSTA_NFED |
7014 PCI_EXP_DEVSTA_FED |
7015 PCI_EXP_DEVSTA_URD);
1da177e4
LT
7016 }
7017
ee6a99b5 7018 tg3_restore_pci_state(tp);
1da177e4 7019
d18edcb2
MC
7020 tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
7021
ee6a99b5
MC
7022 val = 0;
7023 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
4cf78e4f 7024 val = tr32(MEMARB_MODE);
ee6a99b5 7025 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
1da177e4
LT
7026
7027 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
7028 tg3_stop_fw(tp);
7029 tw32(0x5000, 0x400);
7030 }
7031
7032 tw32(GRC_MODE, tp->grc_mode);
7033
7034 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
ab0049b4 7035 val = tr32(0xc4);
1da177e4
LT
7036
7037 tw32(0xc4, val | (1 << 15));
7038 }
7039
7040 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
7041 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
7042 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
7043 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
7044 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
7045 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7046 }
7047
7048 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
7049 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
7050 tw32_f(MAC_MODE, tp->mac_mode);
747e8f8b
MC
7051 } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
7052 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
7053 tw32_f(MAC_MODE, tp->mac_mode);
3bda1258
MC
7054 } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
7055 tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
7056 if (tp->mac_mode & MAC_MODE_APE_TX_EN)
7057 tp->mac_mode |= MAC_MODE_TDE_ENABLE;
7058 tw32_f(MAC_MODE, tp->mac_mode);
1da177e4
LT
7059 } else
7060 tw32_f(MAC_MODE, 0);
7061 udelay(40);
7062
77b483f1
MC
7063 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
7064
7a6f4369
MC
7065 err = tg3_poll_fw(tp);
7066 if (err)
7067 return err;
1da177e4 7068
0a9140cf
MC
7069 tg3_mdio_start(tp);
7070
52cdf852
MC
7071 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7072 u8 phy_addr;
7073
7074 phy_addr = tp->phy_addr;
7075 tp->phy_addr = TG3_PHY_PCIE_ADDR;
7076
7077 tg3_writephy(tp, TG3_PCIEPHY_BLOCK_ADDR,
7078 TG3_PCIEPHY_TXB_BLK << TG3_PCIEPHY_BLOCK_SHIFT);
7079 val = TG3_PCIEPHY_TX0CTRL1_TXOCM | TG3_PCIEPHY_TX0CTRL1_RDCTL |
7080 TG3_PCIEPHY_TX0CTRL1_TXCMV | TG3_PCIEPHY_TX0CTRL1_TKSEL |
7081 TG3_PCIEPHY_TX0CTRL1_NB_EN;
7082 tg3_writephy(tp, TG3_PCIEPHY_TX0CTRL1, val);
7083 udelay(10);
7084
7085 tg3_writephy(tp, TG3_PCIEPHY_BLOCK_ADDR,
7086 TG3_PCIEPHY_XGXS_BLK1 << TG3_PCIEPHY_BLOCK_SHIFT);
7087 val = TG3_PCIEPHY_PWRMGMT4_LOWPWR_EN |
7088 TG3_PCIEPHY_PWRMGMT4_L1PLLPD_EN;
7089 tg3_writephy(tp, TG3_PCIEPHY_PWRMGMT4, val);
7090 udelay(10);
7091
7092 tp->phy_addr = phy_addr;
7093 }
7094
1da177e4 7095 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
f6eb9b1f
MC
7096 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
7097 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
b703df6f 7098 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
a50d0796 7099 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719 &&
b703df6f 7100 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765) {
ab0049b4 7101 val = tr32(0x7c00);
1da177e4
LT
7102
7103 tw32(0x7c00, val | (1 << 25));
7104 }
7105
7106 /* Reprobe ASF enable state. */
7107 tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
7108 tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
7109 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
7110 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
7111 u32 nic_cfg;
7112
7113 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
7114 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
7115 tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
4ba526ce 7116 tp->last_event_jiffies = jiffies;
cbf46853 7117 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
1da177e4
LT
7118 tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
7119 }
7120 }
7121
7122 return 0;
7123}
7124
7125/* tp->lock is held. */
7126static void tg3_stop_fw(struct tg3 *tp)
7127{
0d3031d9
MC
7128 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
7129 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
7c5026aa
MC
7130 /* Wait for RX cpu to ACK the previous event. */
7131 tg3_wait_for_event_ack(tp);
1da177e4
LT
7132
7133 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
4ba526ce
MC
7134
7135 tg3_generate_fw_event(tp);
1da177e4 7136
7c5026aa
MC
7137 /* Wait for RX cpu to ACK this event. */
7138 tg3_wait_for_event_ack(tp);
1da177e4
LT
7139 }
7140}
7141
7142/* tp->lock is held. */
944d980e 7143static int tg3_halt(struct tg3 *tp, int kind, int silent)
1da177e4
LT
7144{
7145 int err;
7146
7147 tg3_stop_fw(tp);
7148
944d980e 7149 tg3_write_sig_pre_reset(tp, kind);
1da177e4 7150
b3b7d6be 7151 tg3_abort_hw(tp, silent);
1da177e4
LT
7152 err = tg3_chip_reset(tp);
7153
daba2a63
MC
7154 __tg3_set_mac_addr(tp, 0);
7155
944d980e
MC
7156 tg3_write_sig_legacy(tp, kind);
7157 tg3_write_sig_post_reset(tp, kind);
1da177e4
LT
7158
7159 if (err)
7160 return err;
7161
7162 return 0;
7163}
7164
1da177e4
LT
7165#define RX_CPU_SCRATCH_BASE 0x30000
7166#define RX_CPU_SCRATCH_SIZE 0x04000
7167#define TX_CPU_SCRATCH_BASE 0x34000
7168#define TX_CPU_SCRATCH_SIZE 0x04000
7169
7170/* tp->lock is held. */
7171static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
7172{
7173 int i;
7174
5d9428de
ES
7175 BUG_ON(offset == TX_CPU_BASE &&
7176 (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
1da177e4 7177
b5d3772c
MC
7178 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7179 u32 val = tr32(GRC_VCPU_EXT_CTRL);
7180
7181 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
7182 return 0;
7183 }
1da177e4
LT
7184 if (offset == RX_CPU_BASE) {
7185 for (i = 0; i < 10000; i++) {
7186 tw32(offset + CPU_STATE, 0xffffffff);
7187 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7188 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7189 break;
7190 }
7191
7192 tw32(offset + CPU_STATE, 0xffffffff);
7193 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
7194 udelay(10);
7195 } else {
7196 for (i = 0; i < 10000; i++) {
7197 tw32(offset + CPU_STATE, 0xffffffff);
7198 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7199 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7200 break;
7201 }
7202 }
7203
7204 if (i >= 10000) {
05dbe005
JP
7205 netdev_err(tp->dev, "%s timed out, %s CPU\n",
7206 __func__, offset == RX_CPU_BASE ? "RX" : "TX");
1da177e4
LT
7207 return -ENODEV;
7208 }
ec41c7df
MC
7209
7210 /* Clear firmware's nvram arbitration. */
7211 if (tp->tg3_flags & TG3_FLAG_NVRAM)
7212 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
1da177e4
LT
7213 return 0;
7214}
7215
7216struct fw_info {
077f849d
JSR
7217 unsigned int fw_base;
7218 unsigned int fw_len;
7219 const __be32 *fw_data;
1da177e4
LT
7220};
7221
7222/* tp->lock is held. */
7223static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
7224 int cpu_scratch_size, struct fw_info *info)
7225{
ec41c7df 7226 int err, lock_err, i;
1da177e4
LT
7227 void (*write_op)(struct tg3 *, u32, u32);
7228
7229 if (cpu_base == TX_CPU_BASE &&
7230 (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
5129c3a3
MC
7231 netdev_err(tp->dev,
7232 "%s: Trying to load TX cpu firmware which is 5705\n",
05dbe005 7233 __func__);
1da177e4
LT
7234 return -EINVAL;
7235 }
7236
7237 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
7238 write_op = tg3_write_mem;
7239 else
7240 write_op = tg3_write_indirect_reg32;
7241
1b628151
MC
7242 /* It is possible that bootcode is still loading at this point.
7243 * Get the nvram lock first before halting the cpu.
7244 */
ec41c7df 7245 lock_err = tg3_nvram_lock(tp);
1da177e4 7246 err = tg3_halt_cpu(tp, cpu_base);
ec41c7df
MC
7247 if (!lock_err)
7248 tg3_nvram_unlock(tp);
1da177e4
LT
7249 if (err)
7250 goto out;
7251
7252 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
7253 write_op(tp, cpu_scratch_base + i, 0);
7254 tw32(cpu_base + CPU_STATE, 0xffffffff);
7255 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
077f849d 7256 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
1da177e4 7257 write_op(tp, (cpu_scratch_base +
077f849d 7258 (info->fw_base & 0xffff) +
1da177e4 7259 (i * sizeof(u32))),
077f849d 7260 be32_to_cpu(info->fw_data[i]));
1da177e4
LT
7261
7262 err = 0;
7263
7264out:
1da177e4
LT
7265 return err;
7266}
7267
7268/* tp->lock is held. */
7269static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
7270{
7271 struct fw_info info;
077f849d 7272 const __be32 *fw_data;
1da177e4
LT
7273 int err, i;
7274
077f849d
JSR
7275 fw_data = (void *)tp->fw->data;
7276
7277 /* Firmware blob starts with version numbers, followed by
7278 start address and length. We are setting complete length.
7279 length = end_address_of_bss - start_address_of_text.
7280 Remainder is the blob to be loaded contiguously
7281 from start address. */
7282
7283 info.fw_base = be32_to_cpu(fw_data[1]);
7284 info.fw_len = tp->fw->size - 12;
7285 info.fw_data = &fw_data[3];
1da177e4
LT
7286
7287 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
7288 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
7289 &info);
7290 if (err)
7291 return err;
7292
7293 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
7294 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
7295 &info);
7296 if (err)
7297 return err;
7298
7299 /* Now startup only the RX cpu. */
7300 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
077f849d 7301 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
1da177e4
LT
7302
7303 for (i = 0; i < 5; i++) {
077f849d 7304 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
1da177e4
LT
7305 break;
7306 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7307 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
077f849d 7308 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
1da177e4
LT
7309 udelay(1000);
7310 }
7311 if (i >= 5) {
5129c3a3
MC
7312 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
7313 "should be %08x\n", __func__,
05dbe005 7314 tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
1da177e4
LT
7315 return -ENODEV;
7316 }
7317 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7318 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
7319
7320 return 0;
7321}
7322
1da177e4 7323/* 5705 needs a special version of the TSO firmware. */
1da177e4
LT
7324
7325/* tp->lock is held. */
7326static int tg3_load_tso_firmware(struct tg3 *tp)
7327{
7328 struct fw_info info;
077f849d 7329 const __be32 *fw_data;
1da177e4
LT
7330 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
7331 int err, i;
7332
7333 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
7334 return 0;
7335
077f849d
JSR
7336 fw_data = (void *)tp->fw->data;
7337
7338 /* Firmware blob starts with version numbers, followed by
7339 start address and length. We are setting complete length.
7340 length = end_address_of_bss - start_address_of_text.
7341 Remainder is the blob to be loaded contiguously
7342 from start address. */
7343
7344 info.fw_base = be32_to_cpu(fw_data[1]);
7345 cpu_scratch_size = tp->fw_len;
7346 info.fw_len = tp->fw->size - 12;
7347 info.fw_data = &fw_data[3];
7348
1da177e4 7349 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
7350 cpu_base = RX_CPU_BASE;
7351 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
1da177e4 7352 } else {
1da177e4
LT
7353 cpu_base = TX_CPU_BASE;
7354 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
7355 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
7356 }
7357
7358 err = tg3_load_firmware_cpu(tp, cpu_base,
7359 cpu_scratch_base, cpu_scratch_size,
7360 &info);
7361 if (err)
7362 return err;
7363
7364 /* Now startup the cpu. */
7365 tw32(cpu_base + CPU_STATE, 0xffffffff);
077f849d 7366 tw32_f(cpu_base + CPU_PC, info.fw_base);
1da177e4
LT
7367
7368 for (i = 0; i < 5; i++) {
077f849d 7369 if (tr32(cpu_base + CPU_PC) == info.fw_base)
1da177e4
LT
7370 break;
7371 tw32(cpu_base + CPU_STATE, 0xffffffff);
7372 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
077f849d 7373 tw32_f(cpu_base + CPU_PC, info.fw_base);
1da177e4
LT
7374 udelay(1000);
7375 }
7376 if (i >= 5) {
5129c3a3
MC
7377 netdev_err(tp->dev,
7378 "%s fails to set CPU PC, is %08x should be %08x\n",
05dbe005 7379 __func__, tr32(cpu_base + CPU_PC), info.fw_base);
1da177e4
LT
7380 return -ENODEV;
7381 }
7382 tw32(cpu_base + CPU_STATE, 0xffffffff);
7383 tw32_f(cpu_base + CPU_MODE, 0x00000000);
7384 return 0;
7385}
7386
1da177e4 7387
1da177e4
LT
7388static int tg3_set_mac_addr(struct net_device *dev, void *p)
7389{
7390 struct tg3 *tp = netdev_priv(dev);
7391 struct sockaddr *addr = p;
986e0aeb 7392 int err = 0, skip_mac_1 = 0;
1da177e4 7393
f9804ddb
MC
7394 if (!is_valid_ether_addr(addr->sa_data))
7395 return -EINVAL;
7396
1da177e4
LT
7397 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7398
e75f7c90
MC
7399 if (!netif_running(dev))
7400 return 0;
7401
58712ef9 7402 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
986e0aeb 7403 u32 addr0_high, addr0_low, addr1_high, addr1_low;
58712ef9 7404
986e0aeb
MC
7405 addr0_high = tr32(MAC_ADDR_0_HIGH);
7406 addr0_low = tr32(MAC_ADDR_0_LOW);
7407 addr1_high = tr32(MAC_ADDR_1_HIGH);
7408 addr1_low = tr32(MAC_ADDR_1_LOW);
7409
7410 /* Skip MAC addr 1 if ASF is using it. */
7411 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
7412 !(addr1_high == 0 && addr1_low == 0))
7413 skip_mac_1 = 1;
58712ef9 7414 }
986e0aeb
MC
7415 spin_lock_bh(&tp->lock);
7416 __tg3_set_mac_addr(tp, skip_mac_1);
7417 spin_unlock_bh(&tp->lock);
1da177e4 7418
b9ec6c1b 7419 return err;
1da177e4
LT
7420}
7421
7422/* tp->lock is held. */
7423static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
7424 dma_addr_t mapping, u32 maxlen_flags,
7425 u32 nic_addr)
7426{
7427 tg3_write_mem(tp,
7428 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
7429 ((u64) mapping >> 32));
7430 tg3_write_mem(tp,
7431 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
7432 ((u64) mapping & 0xffffffff));
7433 tg3_write_mem(tp,
7434 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
7435 maxlen_flags);
7436
7437 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
7438 tg3_write_mem(tp,
7439 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
7440 nic_addr);
7441}
7442
7443static void __tg3_set_rx_mode(struct net_device *);
d244c892 7444static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
15f9850d 7445{
b6080e12
MC
7446 int i;
7447
19cfaecc 7448 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) {
b6080e12
MC
7449 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
7450 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
7451 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
b6080e12
MC
7452 } else {
7453 tw32(HOSTCC_TXCOL_TICKS, 0);
7454 tw32(HOSTCC_TXMAX_FRAMES, 0);
7455 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
19cfaecc 7456 }
b6080e12 7457
20d7375c 7458 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
19cfaecc
MC
7459 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
7460 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
7461 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
7462 } else {
b6080e12
MC
7463 tw32(HOSTCC_RXCOL_TICKS, 0);
7464 tw32(HOSTCC_RXMAX_FRAMES, 0);
7465 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
15f9850d 7466 }
b6080e12 7467
15f9850d
DM
7468 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
7469 u32 val = ec->stats_block_coalesce_usecs;
7470
b6080e12
MC
7471 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
7472 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
7473
15f9850d
DM
7474 if (!netif_carrier_ok(tp->dev))
7475 val = 0;
7476
7477 tw32(HOSTCC_STAT_COAL_TICKS, val);
7478 }
b6080e12
MC
7479
7480 for (i = 0; i < tp->irq_cnt - 1; i++) {
7481 u32 reg;
7482
7483 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
7484 tw32(reg, ec->rx_coalesce_usecs);
b6080e12
MC
7485 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
7486 tw32(reg, ec->rx_max_coalesced_frames);
b6080e12
MC
7487 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
7488 tw32(reg, ec->rx_max_coalesced_frames_irq);
19cfaecc
MC
7489
7490 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
7491 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
7492 tw32(reg, ec->tx_coalesce_usecs);
7493 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
7494 tw32(reg, ec->tx_max_coalesced_frames);
7495 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
7496 tw32(reg, ec->tx_max_coalesced_frames_irq);
7497 }
b6080e12
MC
7498 }
7499
7500 for (; i < tp->irq_max - 1; i++) {
7501 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
b6080e12 7502 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
b6080e12 7503 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
19cfaecc
MC
7504
7505 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
7506 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
7507 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
7508 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
7509 }
b6080e12 7510 }
15f9850d 7511}
1da177e4 7512
2d31ecaf
MC
7513/* tp->lock is held. */
7514static void tg3_rings_reset(struct tg3 *tp)
7515{
7516 int i;
f77a6a8e 7517 u32 stblk, txrcb, rxrcb, limit;
2d31ecaf
MC
7518 struct tg3_napi *tnapi = &tp->napi[0];
7519
7520 /* Disable all transmit rings but the first. */
7521 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
7522 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
b703df6f
MC
7523 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
7524 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
2d31ecaf
MC
7525 else
7526 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7527
7528 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7529 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
7530 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
7531 BDINFO_FLAGS_DISABLED);
7532
7533
7534 /* Disable all receive return rings but the first. */
a50d0796
MC
7535 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
7536 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
f6eb9b1f
MC
7537 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
7538 else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
2d31ecaf 7539 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
b703df6f
MC
7540 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
7541 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
2d31ecaf
MC
7542 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
7543 else
7544 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7545
7546 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7547 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
7548 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
7549 BDINFO_FLAGS_DISABLED);
7550
7551 /* Disable interrupts */
7552 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
7553
7554 /* Zero mailbox registers. */
f77a6a8e
MC
7555 if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
7556 for (i = 1; i < TG3_IRQ_MAX_VECS; i++) {
7557 tp->napi[i].tx_prod = 0;
7558 tp->napi[i].tx_cons = 0;
c2353a32
MC
7559 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
7560 tw32_mailbox(tp->napi[i].prodmbox, 0);
f77a6a8e
MC
7561 tw32_rx_mbox(tp->napi[i].consmbox, 0);
7562 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
7563 }
c2353a32
MC
7564 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))
7565 tw32_mailbox(tp->napi[0].prodmbox, 0);
f77a6a8e
MC
7566 } else {
7567 tp->napi[0].tx_prod = 0;
7568 tp->napi[0].tx_cons = 0;
7569 tw32_mailbox(tp->napi[0].prodmbox, 0);
7570 tw32_rx_mbox(tp->napi[0].consmbox, 0);
7571 }
2d31ecaf
MC
7572
7573 /* Make sure the NIC-based send BD rings are disabled. */
7574 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
7575 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
7576 for (i = 0; i < 16; i++)
7577 tw32_tx_mbox(mbox + i * 8, 0);
7578 }
7579
7580 txrcb = NIC_SRAM_SEND_RCB;
7581 rxrcb = NIC_SRAM_RCV_RET_RCB;
7582
7583 /* Clear status block in ram. */
7584 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7585
7586 /* Set status block DMA address */
7587 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
7588 ((u64) tnapi->status_mapping >> 32));
7589 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
7590 ((u64) tnapi->status_mapping & 0xffffffff));
7591
f77a6a8e
MC
7592 if (tnapi->tx_ring) {
7593 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7594 (TG3_TX_RING_SIZE <<
7595 BDINFO_FLAGS_MAXLEN_SHIFT),
7596 NIC_SRAM_TX_BUFFER_DESC);
7597 txrcb += TG3_BDINFO_SIZE;
7598 }
7599
7600 if (tnapi->rx_rcb) {
7601 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7602 (TG3_RX_RCB_RING_SIZE(tp) <<
7603 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
7604 rxrcb += TG3_BDINFO_SIZE;
7605 }
7606
7607 stblk = HOSTCC_STATBLCK_RING1;
2d31ecaf 7608
f77a6a8e
MC
7609 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
7610 u64 mapping = (u64)tnapi->status_mapping;
7611 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
7612 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
7613
7614 /* Clear status block in ram. */
7615 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7616
19cfaecc
MC
7617 if (tnapi->tx_ring) {
7618 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7619 (TG3_TX_RING_SIZE <<
7620 BDINFO_FLAGS_MAXLEN_SHIFT),
7621 NIC_SRAM_TX_BUFFER_DESC);
7622 txrcb += TG3_BDINFO_SIZE;
7623 }
f77a6a8e
MC
7624
7625 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7626 (TG3_RX_RCB_RING_SIZE(tp) <<
7627 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
7628
7629 stblk += 8;
f77a6a8e
MC
7630 rxrcb += TG3_BDINFO_SIZE;
7631 }
2d31ecaf
MC
7632}
7633
1da177e4 7634/* tp->lock is held. */
8e7a22e3 7635static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
1da177e4
LT
7636{
7637 u32 val, rdmac_mode;
7638 int i, err, limit;
21f581a5 7639 struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
1da177e4
LT
7640
7641 tg3_disable_ints(tp);
7642
7643 tg3_stop_fw(tp);
7644
7645 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
7646
859a5887 7647 if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)
e6de8ad1 7648 tg3_abort_hw(tp, 1);
1da177e4 7649
603f1173 7650 if (reset_phy)
d4d2c558
MC
7651 tg3_phy_reset(tp);
7652
1da177e4
LT
7653 err = tg3_chip_reset(tp);
7654 if (err)
7655 return err;
7656
7657 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
7658
bcb37f6c 7659 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
d30cdd28
MC
7660 val = tr32(TG3_CPMU_CTRL);
7661 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
7662 tw32(TG3_CPMU_CTRL, val);
9acb961e
MC
7663
7664 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
7665 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
7666 val |= CPMU_LSPD_10MB_MACCLK_6_25;
7667 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
7668
7669 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
7670 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
7671 val |= CPMU_LNK_AWARE_MACCLK_6_25;
7672 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
7673
7674 val = tr32(TG3_CPMU_HST_ACC);
7675 val &= ~CPMU_HST_ACC_MACCLK_MASK;
7676 val |= CPMU_HST_ACC_MACCLK_6_25;
7677 tw32(TG3_CPMU_HST_ACC, val);
d30cdd28
MC
7678 }
7679
33466d93
MC
7680 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7681 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
7682 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
7683 PCIE_PWR_MGMT_L1_THRESH_4MS;
7684 tw32(PCIE_PWR_MGMT_THRESH, val);
521e6b90
MC
7685
7686 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
7687 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
7688
7689 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
33466d93 7690
f40386c8
MC
7691 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7692 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
255ca311
MC
7693 }
7694
614b0590
MC
7695 if (tp->tg3_flags3 & TG3_FLG3_L1PLLPD_EN) {
7696 u32 grc_mode = tr32(GRC_MODE);
7697
7698 /* Access the lower 1K of PL PCIE block registers. */
7699 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
7700 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
7701
7702 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
7703 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
7704 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
7705
7706 tw32(GRC_MODE, grc_mode);
7707 }
7708
cea46462
MC
7709 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
7710 u32 grc_mode = tr32(GRC_MODE);
7711
7712 /* Access the lower 1K of PL PCIE block registers. */
7713 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
7714 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
7715
7716 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5);
7717 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
7718 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
7719
7720 tw32(GRC_MODE, grc_mode);
a977dbe8
MC
7721
7722 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
7723 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
7724 val |= CPMU_LSPD_10MB_MACCLK_6_25;
7725 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
cea46462
MC
7726 }
7727
1da177e4
LT
7728 /* This works around an issue with Athlon chipsets on
7729 * B3 tigon3 silicon. This bit has no effect on any
7730 * other revision. But do not set this on PCI Express
795d01c5 7731 * chips and don't even touch the clocks if the CPMU is present.
1da177e4 7732 */
795d01c5
MC
7733 if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
7734 if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
7735 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
7736 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7737 }
1da177e4
LT
7738
7739 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
7740 (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
7741 val = tr32(TG3PCI_PCISTATE);
7742 val |= PCISTATE_RETRY_SAME_DMA;
7743 tw32(TG3PCI_PCISTATE, val);
7744 }
7745
0d3031d9
MC
7746 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
7747 /* Allow reads and writes to the
7748 * APE register and memory space.
7749 */
7750 val = tr32(TG3PCI_PCISTATE);
7751 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
7752 PCISTATE_ALLOW_APE_SHMEM_WR |
7753 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
7754 tw32(TG3PCI_PCISTATE, val);
7755 }
7756
1da177e4
LT
7757 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
7758 /* Enable some hw fixes. */
7759 val = tr32(TG3PCI_MSI_DATA);
7760 val |= (1 << 26) | (1 << 28) | (1 << 29);
7761 tw32(TG3PCI_MSI_DATA, val);
7762 }
7763
7764 /* Descriptor ring init may make accesses to the
7765 * NIC SRAM area to setup the TX descriptors, so we
7766 * can only do this after the hardware has been
7767 * successfully reset.
7768 */
32d8c572
MC
7769 err = tg3_init_rings(tp);
7770 if (err)
7771 return err;
1da177e4 7772
b703df6f 7773 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
a50d0796 7774 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
b703df6f 7775 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
cbf9ca6c
MC
7776 val = tr32(TG3PCI_DMA_RW_CTRL) &
7777 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
1a319025
MC
7778 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
7779 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
cbf9ca6c
MC
7780 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
7781 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
7782 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
d30cdd28
MC
7783 /* This value is determined during the probe time DMA
7784 * engine test, tg3_test_dma.
7785 */
7786 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
7787 }
1da177e4
LT
7788
7789 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
7790 GRC_MODE_4X_NIC_SEND_RINGS |
7791 GRC_MODE_NO_TX_PHDR_CSUM |
7792 GRC_MODE_NO_RX_PHDR_CSUM);
7793 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
d2d746f8
MC
7794
7795 /* Pseudo-header checksum is done by hardware logic and not
7796 * the offload processers, so make the chip do the pseudo-
7797 * header checksums on receive. For transmit it is more
7798 * convenient to do the pseudo-header checksum in software
7799 * as Linux does that on transmit for us in all cases.
7800 */
7801 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
1da177e4
LT
7802
7803 tw32(GRC_MODE,
7804 tp->grc_mode |
7805 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
7806
7807 /* Setup the timer prescalar register. Clock is always 66Mhz. */
7808 val = tr32(GRC_MISC_CFG);
7809 val &= ~0xff;
7810 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
7811 tw32(GRC_MISC_CFG, val);
7812
7813 /* Initialize MBUF/DESC pool. */
cbf46853 7814 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
1da177e4
LT
7815 /* Do nothing. */
7816 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
7817 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
7818 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
7819 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
7820 else
7821 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
7822 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
7823 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
859a5887 7824 } else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
1da177e4
LT
7825 int fw_len;
7826
077f849d 7827 fw_len = tp->fw_len;
1da177e4
LT
7828 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
7829 tw32(BUFMGR_MB_POOL_ADDR,
7830 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
7831 tw32(BUFMGR_MB_POOL_SIZE,
7832 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
7833 }
1da177e4 7834
0f893dc6 7835 if (tp->dev->mtu <= ETH_DATA_LEN) {
1da177e4
LT
7836 tw32(BUFMGR_MB_RDMA_LOW_WATER,
7837 tp->bufmgr_config.mbuf_read_dma_low_water);
7838 tw32(BUFMGR_MB_MACRX_LOW_WATER,
7839 tp->bufmgr_config.mbuf_mac_rx_low_water);
7840 tw32(BUFMGR_MB_HIGH_WATER,
7841 tp->bufmgr_config.mbuf_high_water);
7842 } else {
7843 tw32(BUFMGR_MB_RDMA_LOW_WATER,
7844 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
7845 tw32(BUFMGR_MB_MACRX_LOW_WATER,
7846 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
7847 tw32(BUFMGR_MB_HIGH_WATER,
7848 tp->bufmgr_config.mbuf_high_water_jumbo);
7849 }
7850 tw32(BUFMGR_DMA_LOW_WATER,
7851 tp->bufmgr_config.dma_low_water);
7852 tw32(BUFMGR_DMA_HIGH_WATER,
7853 tp->bufmgr_config.dma_high_water);
7854
7855 tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
7856 for (i = 0; i < 2000; i++) {
7857 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
7858 break;
7859 udelay(10);
7860 }
7861 if (i >= 2000) {
05dbe005 7862 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
1da177e4
LT
7863 return -ENODEV;
7864 }
7865
7866 /* Setup replenish threshold. */
f92905de
MC
7867 val = tp->rx_pending / 8;
7868 if (val == 0)
7869 val = 1;
7870 else if (val > tp->rx_std_max_post)
7871 val = tp->rx_std_max_post;
b5d3772c
MC
7872 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7873 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
7874 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
7875
7876 if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
7877 val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
7878 }
f92905de
MC
7879
7880 tw32(RCVBDI_STD_THRESH, val);
1da177e4
LT
7881
7882 /* Initialize TG3_BDINFO's at:
7883 * RCVDBDI_STD_BD: standard eth size rx ring
7884 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
7885 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
7886 *
7887 * like so:
7888 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
7889 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
7890 * ring attribute flags
7891 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
7892 *
7893 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
7894 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
7895 *
7896 * The size of each ring is fixed in the firmware, but the location is
7897 * configurable.
7898 */
7899 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 7900 ((u64) tpr->rx_std_mapping >> 32));
1da177e4 7901 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 7902 ((u64) tpr->rx_std_mapping & 0xffffffff));
a50d0796
MC
7903 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
7904 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
87668d35
MC
7905 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
7906 NIC_SRAM_RX_BUFFER_DESC);
1da177e4 7907
fdb72b38
MC
7908 /* Disable the mini ring */
7909 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
1da177e4
LT
7910 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
7911 BDINFO_FLAGS_DISABLED);
7912
fdb72b38
MC
7913 /* Program the jumbo buffer descriptor ring control
7914 * blocks on those devices that have them.
7915 */
8f666b07 7916 if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
fdb72b38 7917 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
1da177e4
LT
7918 /* Setup replenish threshold. */
7919 tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
7920
0f893dc6 7921 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
1da177e4 7922 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 7923 ((u64) tpr->rx_jmb_mapping >> 32));
1da177e4 7924 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 7925 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
1da177e4 7926 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
79ed5ac7
MC
7927 (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
7928 BDINFO_FLAGS_USE_EXT_RECV);
a50d0796
MC
7929 if (!(tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) ||
7930 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
87668d35
MC
7931 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
7932 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
1da177e4
LT
7933 } else {
7934 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
7935 BDINFO_FLAGS_DISABLED);
7936 }
7937
b703df6f 7938 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
a50d0796 7939 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
b703df6f 7940 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
f6eb9b1f 7941 val = (RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT) |
04380d40 7942 (TG3_RX_STD_DMA_SZ << 2);
f6eb9b1f 7943 else
04380d40 7944 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38
MC
7945 } else
7946 val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
7947
7948 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
1da177e4 7949
411da640 7950 tpr->rx_std_prod_idx = tp->rx_pending;
66711e66 7951 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
1da177e4 7952
411da640 7953 tpr->rx_jmb_prod_idx = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
21f581a5 7954 tp->rx_jumbo_pending : 0;
66711e66 7955 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
1da177e4 7956
b703df6f 7957 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
a50d0796 7958 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
b703df6f 7959 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
f6eb9b1f
MC
7960 tw32(STD_REPLENISH_LWM, 32);
7961 tw32(JMB_REPLENISH_LWM, 16);
7962 }
7963
2d31ecaf
MC
7964 tg3_rings_reset(tp);
7965
1da177e4 7966 /* Initialize MAC address and backoff seed. */
986e0aeb 7967 __tg3_set_mac_addr(tp, 0);
1da177e4
LT
7968
7969 /* MTU + ethernet header + FCS + optional VLAN tag */
f7b493e0
MC
7970 tw32(MAC_RX_MTU_SIZE,
7971 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
1da177e4
LT
7972
7973 /* The slot time is changed by tg3_setup_phy if we
7974 * run at gigabit with half duplex.
7975 */
7976 tw32(MAC_TX_LENGTHS,
7977 (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
7978 (6 << TX_LENGTHS_IPG_SHIFT) |
7979 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
7980
7981 /* Receive rules. */
7982 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
7983 tw32(RCVLPC_CONFIG, 0x0181);
7984
7985 /* Calculate RDMAC_MODE setting early, we need it to determine
7986 * the RCVLPC_STATE_ENABLE mask.
7987 */
7988 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
7989 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
7990 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
7991 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
7992 RDMAC_MODE_LNGREAD_ENAB);
85e94ced 7993
a50d0796
MC
7994 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
7995 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
0339e4e3
MC
7996 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
7997
57e6983c 7998 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0
MC
7999 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8000 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
d30cdd28
MC
8001 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
8002 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
8003 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
8004
85e94ced
MC
8005 /* If statement applies to 5705 and 5750 PCI devices only */
8006 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8007 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
8008 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
1da177e4 8009 if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
c13e3713 8010 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
8011 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
8012 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
8013 !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
8014 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8015 }
8016 }
8017
85e94ced
MC
8018 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
8019 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8020
1da177e4 8021 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
027455ad
MC
8022 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
8023
e849cdc3
MC
8024 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
8025 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
027455ad
MC
8026 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
8027 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
1da177e4
LT
8028
8029 /* Receive/send statistics. */
1661394e
MC
8030 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
8031 val = tr32(RCVLPC_STATS_ENABLE);
8032 val &= ~RCVLPC_STATSENAB_DACK_FIX;
8033 tw32(RCVLPC_STATS_ENABLE, val);
8034 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
8035 (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
1da177e4
LT
8036 val = tr32(RCVLPC_STATS_ENABLE);
8037 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
8038 tw32(RCVLPC_STATS_ENABLE, val);
8039 } else {
8040 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
8041 }
8042 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
8043 tw32(SNDDATAI_STATSENAB, 0xffffff);
8044 tw32(SNDDATAI_STATSCTRL,
8045 (SNDDATAI_SCTRL_ENABLE |
8046 SNDDATAI_SCTRL_FASTUPD));
8047
8048 /* Setup host coalescing engine. */
8049 tw32(HOSTCC_MODE, 0);
8050 for (i = 0; i < 2000; i++) {
8051 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
8052 break;
8053 udelay(10);
8054 }
8055
d244c892 8056 __tg3_set_coalesce(tp, &tp->coal);
1da177e4 8057
1da177e4
LT
8058 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
8059 /* Status/statistics block address. See tg3_timer,
8060 * the tg3_periodic_fetch_stats call there, and
8061 * tg3_get_stats to see how this works for 5705/5750 chips.
8062 */
1da177e4
LT
8063 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8064 ((u64) tp->stats_mapping >> 32));
8065 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8066 ((u64) tp->stats_mapping & 0xffffffff));
8067 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
2d31ecaf 8068
1da177e4 8069 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
2d31ecaf
MC
8070
8071 /* Clear statistics and status block memory areas */
8072 for (i = NIC_SRAM_STATS_BLK;
8073 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
8074 i += sizeof(u32)) {
8075 tg3_write_mem(tp, i, 0);
8076 udelay(40);
8077 }
1da177e4
LT
8078 }
8079
8080 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
8081
8082 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
8083 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
8084 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
8085 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
8086
c94e3941
MC
8087 if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
8088 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
8089 /* reset to prevent losing 1st rx packet intermittently */
8090 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8091 udelay(10);
8092 }
8093
3bda1258
MC
8094 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
8095 tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
8096 else
8097 tp->mac_mode = 0;
8098 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
1da177e4 8099 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
e8f3f6ca
MC
8100 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
8101 !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
8102 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
8103 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
1da177e4
LT
8104 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
8105 udelay(40);
8106
314fba34 8107 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
9d26e213 8108 * If TG3_FLG2_IS_NIC is zero, we should read the
314fba34
MC
8109 * register to preserve the GPIO settings for LOMs. The GPIOs,
8110 * whether used as inputs or outputs, are set by boot code after
8111 * reset.
8112 */
9d26e213 8113 if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
314fba34
MC
8114 u32 gpio_mask;
8115
9d26e213
MC
8116 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
8117 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
8118 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
3e7d83bc
MC
8119
8120 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
8121 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
8122 GRC_LCLCTRL_GPIO_OUTPUT3;
8123
af36e6b6
MC
8124 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
8125 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
8126
aaf84465 8127 tp->grc_local_ctrl &= ~gpio_mask;
314fba34
MC
8128 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
8129
8130 /* GPIO1 must be driven high for eeprom write protect */
9d26e213
MC
8131 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
8132 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
8133 GRC_LCLCTRL_GPIO_OUTPUT1);
314fba34 8134 }
1da177e4
LT
8135 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8136 udelay(100);
8137
baf8a94a
MC
8138 if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX) {
8139 val = tr32(MSGINT_MODE);
8140 val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
8141 tw32(MSGINT_MODE, val);
8142 }
8143
1da177e4
LT
8144 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
8145 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
8146 udelay(40);
8147 }
8148
8149 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
8150 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
8151 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
8152 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
8153 WDMAC_MODE_LNGREAD_ENAB);
8154
85e94ced
MC
8155 /* If statement applies to 5705 and 5750 PCI devices only */
8156 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8157 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
8158 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
29ea095f 8159 if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
1da177e4
LT
8160 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
8161 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
8162 /* nothing */
8163 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
8164 !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
8165 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
8166 val |= WDMAC_MODE_RX_ACCEL;
8167 }
8168 }
8169
d9ab5ad1 8170 /* Enable host coalescing bug fix */
321d32a0 8171 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
f51f3562 8172 val |= WDMAC_MODE_STATUS_TAG_FIX;
d9ab5ad1 8173
788a035e
MC
8174 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
8175 val |= WDMAC_MODE_BURST_ALL_DATA;
8176
1da177e4
LT
8177 tw32_f(WDMAC_MODE, val);
8178 udelay(40);
8179
9974a356
MC
8180 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
8181 u16 pcix_cmd;
8182
8183 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8184 &pcix_cmd);
1da177e4 8185 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
9974a356
MC
8186 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
8187 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8188 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
9974a356
MC
8189 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
8190 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8191 }
9974a356
MC
8192 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8193 pcix_cmd);
1da177e4
LT
8194 }
8195
8196 tw32_f(RDMAC_MODE, rdmac_mode);
8197 udelay(40);
8198
8199 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
8200 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
8201 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
9936bcf6
MC
8202
8203 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
8204 tw32(SNDDATAC_MODE,
8205 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
8206 else
8207 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
8208
1da177e4
LT
8209 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
8210 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
8211 tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
8212 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
1da177e4
LT
8213 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
8214 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
baf8a94a 8215 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
19cfaecc 8216 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
baf8a94a
MC
8217 val |= SNDBDI_MODE_MULTI_TXQ_EN;
8218 tw32(SNDBDI_MODE, val);
1da177e4
LT
8219 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
8220
8221 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
8222 err = tg3_load_5701_a0_firmware_fix(tp);
8223 if (err)
8224 return err;
8225 }
8226
1da177e4
LT
8227 if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
8228 err = tg3_load_tso_firmware(tp);
8229 if (err)
8230 return err;
8231 }
1da177e4
LT
8232
8233 tp->tx_mode = TX_MODE_ENABLE;
b1d05210
MC
8234 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
8235 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
8236 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
1da177e4
LT
8237 tw32_f(MAC_TX_MODE, tp->tx_mode);
8238 udelay(100);
8239
baf8a94a
MC
8240 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
8241 u32 reg = MAC_RSS_INDIR_TBL_0;
8242 u8 *ent = (u8 *)&val;
8243
8244 /* Setup the indirection table */
8245 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
8246 int idx = i % sizeof(val);
8247
5efeeea1 8248 ent[idx] = i % (tp->irq_cnt - 1);
baf8a94a
MC
8249 if (idx == sizeof(val) - 1) {
8250 tw32(reg, val);
8251 reg += 4;
8252 }
8253 }
8254
8255 /* Setup the "secret" hash key. */
8256 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
8257 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
8258 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
8259 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
8260 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
8261 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
8262 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
8263 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
8264 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
8265 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
8266 }
8267
1da177e4 8268 tp->rx_mode = RX_MODE_ENABLE;
321d32a0 8269 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
af36e6b6
MC
8270 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
8271
baf8a94a
MC
8272 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
8273 tp->rx_mode |= RX_MODE_RSS_ENABLE |
8274 RX_MODE_RSS_ITBL_HASH_BITS_7 |
8275 RX_MODE_RSS_IPV6_HASH_EN |
8276 RX_MODE_RSS_TCP_IPV6_HASH_EN |
8277 RX_MODE_RSS_IPV4_HASH_EN |
8278 RX_MODE_RSS_TCP_IPV4_HASH_EN;
8279
1da177e4
LT
8280 tw32_f(MAC_RX_MODE, tp->rx_mode);
8281 udelay(10);
8282
1da177e4
LT
8283 tw32(MAC_LED_CTRL, tp->led_ctrl);
8284
8285 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
c94e3941 8286 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
1da177e4
LT
8287 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8288 udelay(10);
8289 }
8290 tw32_f(MAC_RX_MODE, tp->rx_mode);
8291 udelay(10);
8292
8293 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
8294 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
8295 !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
8296 /* Set drive transmission level to 1.2V */
8297 /* only if the signal pre-emphasis bit is not set */
8298 val = tr32(MAC_SERDES_CFG);
8299 val &= 0xfffff000;
8300 val |= 0x880;
8301 tw32(MAC_SERDES_CFG, val);
8302 }
8303 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
8304 tw32(MAC_SERDES_CFG, 0x616000);
8305 }
8306
8307 /* Prevent chip from dropping frames when flow control
8308 * is enabled.
8309 */
666bc831
MC
8310 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8311 val = 1;
8312 else
8313 val = 2;
8314 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
1da177e4
LT
8315
8316 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
8317 (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
8318 /* Use hardware link auto-negotiation */
8319 tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
8320 }
8321
d4d2c558
MC
8322 if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
8323 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
8324 u32 tmp;
8325
8326 tmp = tr32(SERDES_RX_CTRL);
8327 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
8328 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
8329 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
8330 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8331 }
8332
dd477003
MC
8333 if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
8334 if (tp->link_config.phy_is_low_power) {
8335 tp->link_config.phy_is_low_power = 0;
8336 tp->link_config.speed = tp->link_config.orig_speed;
8337 tp->link_config.duplex = tp->link_config.orig_duplex;
8338 tp->link_config.autoneg = tp->link_config.orig_autoneg;
8339 }
1da177e4 8340
dd477003
MC
8341 err = tg3_setup_phy(tp, 0);
8342 if (err)
8343 return err;
1da177e4 8344
dd477003 8345 if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
7f97a4bd 8346 !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)) {
dd477003
MC
8347 u32 tmp;
8348
8349 /* Clear CRC stats. */
8350 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
8351 tg3_writephy(tp, MII_TG3_TEST1,
8352 tmp | MII_TG3_TEST1_CRC_EN);
8353 tg3_readphy(tp, 0x14, &tmp);
8354 }
1da177e4
LT
8355 }
8356 }
8357
8358 __tg3_set_rx_mode(tp->dev);
8359
8360 /* Initialize receive rules. */
8361 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
8362 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
8363 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
8364 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
8365
4cf78e4f 8366 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
a4e2b347 8367 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
1da177e4
LT
8368 limit = 8;
8369 else
8370 limit = 16;
8371 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
8372 limit -= 4;
8373 switch (limit) {
8374 case 16:
8375 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
8376 case 15:
8377 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
8378 case 14:
8379 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
8380 case 13:
8381 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
8382 case 12:
8383 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
8384 case 11:
8385 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
8386 case 10:
8387 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
8388 case 9:
8389 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
8390 case 8:
8391 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
8392 case 7:
8393 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
8394 case 6:
8395 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
8396 case 5:
8397 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
8398 case 4:
8399 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
8400 case 3:
8401 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
8402 case 2:
8403 case 1:
8404
8405 default:
8406 break;
855e1111 8407 }
1da177e4 8408
9ce768ea
MC
8409 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
8410 /* Write our heartbeat update interval to APE. */
8411 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
8412 APE_HOST_HEARTBEAT_INT_DISABLE);
0d3031d9 8413
1da177e4
LT
8414 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
8415
1da177e4
LT
8416 return 0;
8417}
8418
8419/* Called at device open time to get the chip ready for
8420 * packet processing. Invoked with tp->lock held.
8421 */
8e7a22e3 8422static int tg3_init_hw(struct tg3 *tp, int reset_phy)
1da177e4 8423{
1da177e4
LT
8424 tg3_switch_clocks(tp);
8425
8426 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
8427
2f751b67 8428 return tg3_reset_hw(tp, reset_phy);
1da177e4
LT
8429}
8430
8431#define TG3_STAT_ADD32(PSTAT, REG) \
8432do { u32 __val = tr32(REG); \
8433 (PSTAT)->low += __val; \
8434 if ((PSTAT)->low < __val) \
8435 (PSTAT)->high += 1; \
8436} while (0)
8437
8438static void tg3_periodic_fetch_stats(struct tg3 *tp)
8439{
8440 struct tg3_hw_stats *sp = tp->hw_stats;
8441
8442 if (!netif_carrier_ok(tp->dev))
8443 return;
8444
8445 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
8446 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
8447 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
8448 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
8449 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
8450 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
8451 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
8452 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
8453 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
8454 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
8455 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
8456 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
8457 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
8458
8459 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
8460 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
8461 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
8462 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
8463 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
8464 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
8465 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
8466 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
8467 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
8468 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
8469 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
8470 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
8471 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
8472 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
463d305b
MC
8473
8474 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
8475 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
8476 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
1da177e4
LT
8477}
8478
8479static void tg3_timer(unsigned long __opaque)
8480{
8481 struct tg3 *tp = (struct tg3 *) __opaque;
1da177e4 8482
f475f163
MC
8483 if (tp->irq_sync)
8484 goto restart_timer;
8485
f47c11ee 8486 spin_lock(&tp->lock);
1da177e4 8487
fac9b83e
DM
8488 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
8489 /* All of this garbage is because when using non-tagged
8490 * IRQ status the mailbox/status_block protocol the chip
8491 * uses with the cpu is race prone.
8492 */
898a56f8 8493 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
fac9b83e
DM
8494 tw32(GRC_LOCAL_CTRL,
8495 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
8496 } else {
8497 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 8498 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
fac9b83e 8499 }
1da177e4 8500
fac9b83e
DM
8501 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
8502 tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
f47c11ee 8503 spin_unlock(&tp->lock);
fac9b83e
DM
8504 schedule_work(&tp->reset_task);
8505 return;
8506 }
1da177e4
LT
8507 }
8508
1da177e4
LT
8509 /* This part only runs once per second. */
8510 if (!--tp->timer_counter) {
fac9b83e
DM
8511 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
8512 tg3_periodic_fetch_stats(tp);
8513
1da177e4
LT
8514 if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
8515 u32 mac_stat;
8516 int phy_event;
8517
8518 mac_stat = tr32(MAC_STATUS);
8519
8520 phy_event = 0;
8521 if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
8522 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
8523 phy_event = 1;
8524 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
8525 phy_event = 1;
8526
8527 if (phy_event)
8528 tg3_setup_phy(tp, 0);
8529 } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
8530 u32 mac_stat = tr32(MAC_STATUS);
8531 int need_setup = 0;
8532
8533 if (netif_carrier_ok(tp->dev) &&
8534 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
8535 need_setup = 1;
8536 }
8537 if (! netif_carrier_ok(tp->dev) &&
8538 (mac_stat & (MAC_STATUS_PCS_SYNCED |
8539 MAC_STATUS_SIGNAL_DET))) {
8540 need_setup = 1;
8541 }
8542 if (need_setup) {
3d3ebe74
MC
8543 if (!tp->serdes_counter) {
8544 tw32_f(MAC_MODE,
8545 (tp->mac_mode &
8546 ~MAC_MODE_PORT_MODE_MASK));
8547 udelay(40);
8548 tw32_f(MAC_MODE, tp->mac_mode);
8549 udelay(40);
8550 }
1da177e4
LT
8551 tg3_setup_phy(tp, 0);
8552 }
57d8b880 8553 } else if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
2138c002 8554 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
747e8f8b 8555 tg3_serdes_parallel_detect(tp);
57d8b880 8556 }
1da177e4
LT
8557
8558 tp->timer_counter = tp->timer_multiplier;
8559 }
8560
130b8e4d
MC
8561 /* Heartbeat is only sent once every 2 seconds.
8562 *
8563 * The heartbeat is to tell the ASF firmware that the host
8564 * driver is still alive. In the event that the OS crashes,
8565 * ASF needs to reset the hardware to free up the FIFO space
8566 * that may be filled with rx packets destined for the host.
8567 * If the FIFO is full, ASF will no longer function properly.
8568 *
8569 * Unintended resets have been reported on real time kernels
8570 * where the timer doesn't run on time. Netpoll will also have
8571 * same problem.
8572 *
8573 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
8574 * to check the ring condition when the heartbeat is expiring
8575 * before doing the reset. This will prevent most unintended
8576 * resets.
8577 */
1da177e4 8578 if (!--tp->asf_counter) {
bc7959b2
MC
8579 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
8580 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
7c5026aa
MC
8581 tg3_wait_for_event_ack(tp);
8582
bbadf503 8583 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
130b8e4d 8584 FWCMD_NICDRV_ALIVE3);
bbadf503 8585 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
c6cdf436
MC
8586 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
8587 TG3_FW_UPDATE_TIMEOUT_SEC);
4ba526ce
MC
8588
8589 tg3_generate_fw_event(tp);
1da177e4
LT
8590 }
8591 tp->asf_counter = tp->asf_multiplier;
8592 }
8593
f47c11ee 8594 spin_unlock(&tp->lock);
1da177e4 8595
f475f163 8596restart_timer:
1da177e4
LT
8597 tp->timer.expires = jiffies + tp->timer_offset;
8598 add_timer(&tp->timer);
8599}
8600
4f125f42 8601static int tg3_request_irq(struct tg3 *tp, int irq_num)
fcfa0a32 8602{
7d12e780 8603 irq_handler_t fn;
fcfa0a32 8604 unsigned long flags;
4f125f42
MC
8605 char *name;
8606 struct tg3_napi *tnapi = &tp->napi[irq_num];
8607
8608 if (tp->irq_cnt == 1)
8609 name = tp->dev->name;
8610 else {
8611 name = &tnapi->irq_lbl[0];
8612 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
8613 name[IFNAMSIZ-1] = 0;
8614 }
fcfa0a32 8615
679563f4 8616 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
fcfa0a32
MC
8617 fn = tg3_msi;
8618 if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
8619 fn = tg3_msi_1shot;
1fb9df5d 8620 flags = IRQF_SAMPLE_RANDOM;
fcfa0a32
MC
8621 } else {
8622 fn = tg3_interrupt;
8623 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
8624 fn = tg3_interrupt_tagged;
1fb9df5d 8625 flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
fcfa0a32 8626 }
4f125f42
MC
8627
8628 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
fcfa0a32
MC
8629}
8630
7938109f
MC
8631static int tg3_test_interrupt(struct tg3 *tp)
8632{
09943a18 8633 struct tg3_napi *tnapi = &tp->napi[0];
7938109f 8634 struct net_device *dev = tp->dev;
b16250e3 8635 int err, i, intr_ok = 0;
f6eb9b1f 8636 u32 val;
7938109f 8637
d4bc3927
MC
8638 if (!netif_running(dev))
8639 return -ENODEV;
8640
7938109f
MC
8641 tg3_disable_ints(tp);
8642
4f125f42 8643 free_irq(tnapi->irq_vec, tnapi);
7938109f 8644
f6eb9b1f
MC
8645 /*
8646 * Turn off MSI one shot mode. Otherwise this test has no
8647 * observable way to know whether the interrupt was delivered.
8648 */
b703df6f 8649 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
a50d0796 8650 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
b703df6f 8651 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
f6eb9b1f
MC
8652 (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
8653 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
8654 tw32(MSGINT_MODE, val);
8655 }
8656
4f125f42 8657 err = request_irq(tnapi->irq_vec, tg3_test_isr,
09943a18 8658 IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
7938109f
MC
8659 if (err)
8660 return err;
8661
898a56f8 8662 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
7938109f
MC
8663 tg3_enable_ints(tp);
8664
8665 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 8666 tnapi->coal_now);
7938109f
MC
8667
8668 for (i = 0; i < 5; i++) {
b16250e3
MC
8669 u32 int_mbox, misc_host_ctrl;
8670
898a56f8 8671 int_mbox = tr32_mailbox(tnapi->int_mbox);
b16250e3
MC
8672 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
8673
8674 if ((int_mbox != 0) ||
8675 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
8676 intr_ok = 1;
7938109f 8677 break;
b16250e3
MC
8678 }
8679
7938109f
MC
8680 msleep(10);
8681 }
8682
8683 tg3_disable_ints(tp);
8684
4f125f42 8685 free_irq(tnapi->irq_vec, tnapi);
6aa20a22 8686
4f125f42 8687 err = tg3_request_irq(tp, 0);
7938109f
MC
8688
8689 if (err)
8690 return err;
8691
f6eb9b1f
MC
8692 if (intr_ok) {
8693 /* Reenable MSI one shot mode. */
b703df6f 8694 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
a50d0796 8695 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
b703df6f 8696 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
f6eb9b1f
MC
8697 (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
8698 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
8699 tw32(MSGINT_MODE, val);
8700 }
7938109f 8701 return 0;
f6eb9b1f 8702 }
7938109f
MC
8703
8704 return -EIO;
8705}
8706
8707/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
8708 * successfully restored
8709 */
8710static int tg3_test_msi(struct tg3 *tp)
8711{
7938109f
MC
8712 int err;
8713 u16 pci_cmd;
8714
8715 if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
8716 return 0;
8717
8718 /* Turn off SERR reporting in case MSI terminates with Master
8719 * Abort.
8720 */
8721 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
8722 pci_write_config_word(tp->pdev, PCI_COMMAND,
8723 pci_cmd & ~PCI_COMMAND_SERR);
8724
8725 err = tg3_test_interrupt(tp);
8726
8727 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
8728
8729 if (!err)
8730 return 0;
8731
8732 /* other failures */
8733 if (err != -EIO)
8734 return err;
8735
8736 /* MSI test failed, go back to INTx mode */
5129c3a3
MC
8737 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
8738 "to INTx mode. Please report this failure to the PCI "
8739 "maintainer and include system chipset information\n");
7938109f 8740
4f125f42 8741 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
09943a18 8742
7938109f
MC
8743 pci_disable_msi(tp->pdev);
8744
8745 tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
dc8bf1b1 8746 tp->napi[0].irq_vec = tp->pdev->irq;
7938109f 8747
4f125f42 8748 err = tg3_request_irq(tp, 0);
7938109f
MC
8749 if (err)
8750 return err;
8751
8752 /* Need to reset the chip because the MSI cycle may have terminated
8753 * with Master Abort.
8754 */
f47c11ee 8755 tg3_full_lock(tp, 1);
7938109f 8756
944d980e 8757 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
8e7a22e3 8758 err = tg3_init_hw(tp, 1);
7938109f 8759
f47c11ee 8760 tg3_full_unlock(tp);
7938109f
MC
8761
8762 if (err)
4f125f42 8763 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
7938109f
MC
8764
8765 return err;
8766}
8767
9e9fd12d
MC
8768static int tg3_request_firmware(struct tg3 *tp)
8769{
8770 const __be32 *fw_data;
8771
8772 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
05dbe005
JP
8773 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
8774 tp->fw_needed);
9e9fd12d
MC
8775 return -ENOENT;
8776 }
8777
8778 fw_data = (void *)tp->fw->data;
8779
8780 /* Firmware blob starts with version numbers, followed by
8781 * start address and _full_ length including BSS sections
8782 * (which must be longer than the actual data, of course
8783 */
8784
8785 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
8786 if (tp->fw_len < (tp->fw->size - 12)) {
05dbe005
JP
8787 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
8788 tp->fw_len, tp->fw_needed);
9e9fd12d
MC
8789 release_firmware(tp->fw);
8790 tp->fw = NULL;
8791 return -EINVAL;
8792 }
8793
8794 /* We no longer need firmware; we have it. */
8795 tp->fw_needed = NULL;
8796 return 0;
8797}
8798
679563f4
MC
8799static bool tg3_enable_msix(struct tg3 *tp)
8800{
8801 int i, rc, cpus = num_online_cpus();
8802 struct msix_entry msix_ent[tp->irq_max];
8803
8804 if (cpus == 1)
8805 /* Just fallback to the simpler MSI mode. */
8806 return false;
8807
8808 /*
8809 * We want as many rx rings enabled as there are cpus.
8810 * The first MSIX vector only deals with link interrupts, etc,
8811 * so we add one to the number of vectors we are requesting.
8812 */
8813 tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
8814
8815 for (i = 0; i < tp->irq_max; i++) {
8816 msix_ent[i].entry = i;
8817 msix_ent[i].vector = 0;
8818 }
8819
8820 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
2430b031
MC
8821 if (rc < 0) {
8822 return false;
8823 } else if (rc != 0) {
679563f4
MC
8824 if (pci_enable_msix(tp->pdev, msix_ent, rc))
8825 return false;
05dbe005
JP
8826 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
8827 tp->irq_cnt, rc);
679563f4
MC
8828 tp->irq_cnt = rc;
8829 }
8830
8831 for (i = 0; i < tp->irq_max; i++)
8832 tp->napi[i].irq_vec = msix_ent[i].vector;
8833
2430b031
MC
8834 tp->dev->real_num_tx_queues = 1;
8835 if (tp->irq_cnt > 1) {
8836 tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
8837
a50d0796
MC
8838 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8839 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
2430b031
MC
8840 tp->tg3_flags3 |= TG3_FLG3_ENABLE_TSS;
8841 tp->dev->real_num_tx_queues = tp->irq_cnt - 1;
8842 }
8843 }
fe5f5787 8844
679563f4
MC
8845 return true;
8846}
8847
07b0173c
MC
8848static void tg3_ints_init(struct tg3 *tp)
8849{
679563f4
MC
8850 if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
8851 !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
07b0173c
MC
8852 /* All MSI supporting chips should support tagged
8853 * status. Assert that this is the case.
8854 */
5129c3a3
MC
8855 netdev_warn(tp->dev,
8856 "MSI without TAGGED_STATUS? Not using MSI\n");
679563f4 8857 goto defcfg;
07b0173c 8858 }
4f125f42 8859
679563f4
MC
8860 if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
8861 tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
8862 else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
8863 pci_enable_msi(tp->pdev) == 0)
8864 tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
8865
8866 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
8867 u32 msi_mode = tr32(MSGINT_MODE);
baf8a94a
MC
8868 if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
8869 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
679563f4
MC
8870 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
8871 }
8872defcfg:
8873 if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
8874 tp->irq_cnt = 1;
8875 tp->napi[0].irq_vec = tp->pdev->irq;
fe5f5787 8876 tp->dev->real_num_tx_queues = 1;
679563f4 8877 }
07b0173c
MC
8878}
8879
8880static void tg3_ints_fini(struct tg3 *tp)
8881{
679563f4
MC
8882 if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
8883 pci_disable_msix(tp->pdev);
8884 else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
8885 pci_disable_msi(tp->pdev);
8886 tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
baf8a94a 8887 tp->tg3_flags3 &= ~TG3_FLG3_ENABLE_RSS;
07b0173c
MC
8888}
8889
1da177e4
LT
8890static int tg3_open(struct net_device *dev)
8891{
8892 struct tg3 *tp = netdev_priv(dev);
4f125f42 8893 int i, err;
1da177e4 8894
9e9fd12d
MC
8895 if (tp->fw_needed) {
8896 err = tg3_request_firmware(tp);
8897 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
8898 if (err)
8899 return err;
8900 } else if (err) {
05dbe005 8901 netdev_warn(tp->dev, "TSO capability disabled\n");
9e9fd12d
MC
8902 tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
8903 } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
05dbe005 8904 netdev_notice(tp->dev, "TSO capability restored\n");
9e9fd12d
MC
8905 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
8906 }
8907 }
8908
c49a1561
MC
8909 netif_carrier_off(tp->dev);
8910
bc1c7567 8911 err = tg3_set_power_state(tp, PCI_D0);
2f751b67 8912 if (err)
bc1c7567 8913 return err;
2f751b67
MC
8914
8915 tg3_full_lock(tp, 0);
bc1c7567 8916
1da177e4
LT
8917 tg3_disable_ints(tp);
8918 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
8919
f47c11ee 8920 tg3_full_unlock(tp);
1da177e4 8921
679563f4
MC
8922 /*
8923 * Setup interrupts first so we know how
8924 * many NAPI resources to allocate
8925 */
8926 tg3_ints_init(tp);
8927
1da177e4
LT
8928 /* The placement of this call is tied
8929 * to the setup and use of Host TX descriptors.
8930 */
8931 err = tg3_alloc_consistent(tp);
8932 if (err)
679563f4 8933 goto err_out1;
88b06bc2 8934
fed97810 8935 tg3_napi_enable(tp);
1da177e4 8936
4f125f42
MC
8937 for (i = 0; i < tp->irq_cnt; i++) {
8938 struct tg3_napi *tnapi = &tp->napi[i];
8939 err = tg3_request_irq(tp, i);
8940 if (err) {
8941 for (i--; i >= 0; i--)
8942 free_irq(tnapi->irq_vec, tnapi);
8943 break;
8944 }
8945 }
1da177e4 8946
07b0173c 8947 if (err)
679563f4 8948 goto err_out2;
bea3348e 8949
f47c11ee 8950 tg3_full_lock(tp, 0);
1da177e4 8951
8e7a22e3 8952 err = tg3_init_hw(tp, 1);
1da177e4 8953 if (err) {
944d980e 8954 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
8955 tg3_free_rings(tp);
8956 } else {
fac9b83e
DM
8957 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
8958 tp->timer_offset = HZ;
8959 else
8960 tp->timer_offset = HZ / 10;
8961
8962 BUG_ON(tp->timer_offset > HZ);
8963 tp->timer_counter = tp->timer_multiplier =
8964 (HZ / tp->timer_offset);
8965 tp->asf_counter = tp->asf_multiplier =
28fbef78 8966 ((HZ / tp->timer_offset) * 2);
1da177e4
LT
8967
8968 init_timer(&tp->timer);
8969 tp->timer.expires = jiffies + tp->timer_offset;
8970 tp->timer.data = (unsigned long) tp;
8971 tp->timer.function = tg3_timer;
1da177e4
LT
8972 }
8973
f47c11ee 8974 tg3_full_unlock(tp);
1da177e4 8975
07b0173c 8976 if (err)
679563f4 8977 goto err_out3;
1da177e4 8978
7938109f
MC
8979 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
8980 err = tg3_test_msi(tp);
fac9b83e 8981
7938109f 8982 if (err) {
f47c11ee 8983 tg3_full_lock(tp, 0);
944d980e 8984 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
7938109f 8985 tg3_free_rings(tp);
f47c11ee 8986 tg3_full_unlock(tp);
7938109f 8987
679563f4 8988 goto err_out2;
7938109f 8989 }
fcfa0a32 8990
f6eb9b1f 8991 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
a50d0796 8992 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719 &&
b703df6f 8993 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
f6eb9b1f
MC
8994 (tp->tg3_flags2 & TG3_FLG2_USING_MSI) &&
8995 (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)) {
8996 u32 val = tr32(PCIE_TRANSACTION_CFG);
fcfa0a32 8997
f6eb9b1f
MC
8998 tw32(PCIE_TRANSACTION_CFG,
8999 val | PCIE_TRANS_CFG_1SHOT_MSI);
fcfa0a32 9000 }
7938109f
MC
9001 }
9002
b02fd9e3
MC
9003 tg3_phy_start(tp);
9004
f47c11ee 9005 tg3_full_lock(tp, 0);
1da177e4 9006
7938109f
MC
9007 add_timer(&tp->timer);
9008 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
1da177e4
LT
9009 tg3_enable_ints(tp);
9010
f47c11ee 9011 tg3_full_unlock(tp);
1da177e4 9012
fe5f5787 9013 netif_tx_start_all_queues(dev);
1da177e4
LT
9014
9015 return 0;
07b0173c 9016
679563f4 9017err_out3:
4f125f42
MC
9018 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9019 struct tg3_napi *tnapi = &tp->napi[i];
9020 free_irq(tnapi->irq_vec, tnapi);
9021 }
07b0173c 9022
679563f4 9023err_out2:
fed97810 9024 tg3_napi_disable(tp);
07b0173c 9025 tg3_free_consistent(tp);
679563f4
MC
9026
9027err_out1:
9028 tg3_ints_fini(tp);
07b0173c 9029 return err;
1da177e4
LT
9030}
9031
511d2224
ED
9032static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
9033 struct rtnl_link_stats64 *);
1da177e4
LT
9034static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
9035
9036static int tg3_close(struct net_device *dev)
9037{
4f125f42 9038 int i;
1da177e4
LT
9039 struct tg3 *tp = netdev_priv(dev);
9040
fed97810 9041 tg3_napi_disable(tp);
28e53bdd 9042 cancel_work_sync(&tp->reset_task);
7faa006f 9043
fe5f5787 9044 netif_tx_stop_all_queues(dev);
1da177e4
LT
9045
9046 del_timer_sync(&tp->timer);
9047
24bb4fb6
MC
9048 tg3_phy_stop(tp);
9049
f47c11ee 9050 tg3_full_lock(tp, 1);
1da177e4
LT
9051
9052 tg3_disable_ints(tp);
9053
944d980e 9054 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 9055 tg3_free_rings(tp);
5cf64b8a 9056 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
1da177e4 9057
f47c11ee 9058 tg3_full_unlock(tp);
1da177e4 9059
4f125f42
MC
9060 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9061 struct tg3_napi *tnapi = &tp->napi[i];
9062 free_irq(tnapi->irq_vec, tnapi);
9063 }
07b0173c
MC
9064
9065 tg3_ints_fini(tp);
1da177e4 9066
511d2224
ED
9067 tg3_get_stats64(tp->dev, &tp->net_stats_prev);
9068
1da177e4
LT
9069 memcpy(&tp->estats_prev, tg3_get_estats(tp),
9070 sizeof(tp->estats_prev));
9071
9072 tg3_free_consistent(tp);
9073
bc1c7567
MC
9074 tg3_set_power_state(tp, PCI_D3hot);
9075
9076 netif_carrier_off(tp->dev);
9077
1da177e4
LT
9078 return 0;
9079}
9080
511d2224 9081static inline u64 get_stat64(tg3_stat64_t *val)
816f8b86
SB
9082{
9083 return ((u64)val->high << 32) | ((u64)val->low);
9084}
9085
511d2224 9086static u64 calc_crc_errors(struct tg3 *tp)
1da177e4
LT
9087{
9088 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9089
9090 if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
9091 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
9092 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
1da177e4
LT
9093 u32 val;
9094
f47c11ee 9095 spin_lock_bh(&tp->lock);
569a5df8
MC
9096 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
9097 tg3_writephy(tp, MII_TG3_TEST1,
9098 val | MII_TG3_TEST1_CRC_EN);
1da177e4
LT
9099 tg3_readphy(tp, 0x14, &val);
9100 } else
9101 val = 0;
f47c11ee 9102 spin_unlock_bh(&tp->lock);
1da177e4
LT
9103
9104 tp->phy_crc_errors += val;
9105
9106 return tp->phy_crc_errors;
9107 }
9108
9109 return get_stat64(&hw_stats->rx_fcs_errors);
9110}
9111
9112#define ESTAT_ADD(member) \
9113 estats->member = old_estats->member + \
511d2224 9114 get_stat64(&hw_stats->member)
1da177e4
LT
9115
9116static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
9117{
9118 struct tg3_ethtool_stats *estats = &tp->estats;
9119 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
9120 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9121
9122 if (!hw_stats)
9123 return old_estats;
9124
9125 ESTAT_ADD(rx_octets);
9126 ESTAT_ADD(rx_fragments);
9127 ESTAT_ADD(rx_ucast_packets);
9128 ESTAT_ADD(rx_mcast_packets);
9129 ESTAT_ADD(rx_bcast_packets);
9130 ESTAT_ADD(rx_fcs_errors);
9131 ESTAT_ADD(rx_align_errors);
9132 ESTAT_ADD(rx_xon_pause_rcvd);
9133 ESTAT_ADD(rx_xoff_pause_rcvd);
9134 ESTAT_ADD(rx_mac_ctrl_rcvd);
9135 ESTAT_ADD(rx_xoff_entered);
9136 ESTAT_ADD(rx_frame_too_long_errors);
9137 ESTAT_ADD(rx_jabbers);
9138 ESTAT_ADD(rx_undersize_packets);
9139 ESTAT_ADD(rx_in_length_errors);
9140 ESTAT_ADD(rx_out_length_errors);
9141 ESTAT_ADD(rx_64_or_less_octet_packets);
9142 ESTAT_ADD(rx_65_to_127_octet_packets);
9143 ESTAT_ADD(rx_128_to_255_octet_packets);
9144 ESTAT_ADD(rx_256_to_511_octet_packets);
9145 ESTAT_ADD(rx_512_to_1023_octet_packets);
9146 ESTAT_ADD(rx_1024_to_1522_octet_packets);
9147 ESTAT_ADD(rx_1523_to_2047_octet_packets);
9148 ESTAT_ADD(rx_2048_to_4095_octet_packets);
9149 ESTAT_ADD(rx_4096_to_8191_octet_packets);
9150 ESTAT_ADD(rx_8192_to_9022_octet_packets);
9151
9152 ESTAT_ADD(tx_octets);
9153 ESTAT_ADD(tx_collisions);
9154 ESTAT_ADD(tx_xon_sent);
9155 ESTAT_ADD(tx_xoff_sent);
9156 ESTAT_ADD(tx_flow_control);
9157 ESTAT_ADD(tx_mac_errors);
9158 ESTAT_ADD(tx_single_collisions);
9159 ESTAT_ADD(tx_mult_collisions);
9160 ESTAT_ADD(tx_deferred);
9161 ESTAT_ADD(tx_excessive_collisions);
9162 ESTAT_ADD(tx_late_collisions);
9163 ESTAT_ADD(tx_collide_2times);
9164 ESTAT_ADD(tx_collide_3times);
9165 ESTAT_ADD(tx_collide_4times);
9166 ESTAT_ADD(tx_collide_5times);
9167 ESTAT_ADD(tx_collide_6times);
9168 ESTAT_ADD(tx_collide_7times);
9169 ESTAT_ADD(tx_collide_8times);
9170 ESTAT_ADD(tx_collide_9times);
9171 ESTAT_ADD(tx_collide_10times);
9172 ESTAT_ADD(tx_collide_11times);
9173 ESTAT_ADD(tx_collide_12times);
9174 ESTAT_ADD(tx_collide_13times);
9175 ESTAT_ADD(tx_collide_14times);
9176 ESTAT_ADD(tx_collide_15times);
9177 ESTAT_ADD(tx_ucast_packets);
9178 ESTAT_ADD(tx_mcast_packets);
9179 ESTAT_ADD(tx_bcast_packets);
9180 ESTAT_ADD(tx_carrier_sense_errors);
9181 ESTAT_ADD(tx_discards);
9182 ESTAT_ADD(tx_errors);
9183
9184 ESTAT_ADD(dma_writeq_full);
9185 ESTAT_ADD(dma_write_prioq_full);
9186 ESTAT_ADD(rxbds_empty);
9187 ESTAT_ADD(rx_discards);
9188 ESTAT_ADD(rx_errors);
9189 ESTAT_ADD(rx_threshold_hit);
9190
9191 ESTAT_ADD(dma_readq_full);
9192 ESTAT_ADD(dma_read_prioq_full);
9193 ESTAT_ADD(tx_comp_queue_full);
9194
9195 ESTAT_ADD(ring_set_send_prod_index);
9196 ESTAT_ADD(ring_status_update);
9197 ESTAT_ADD(nic_irqs);
9198 ESTAT_ADD(nic_avoided_irqs);
9199 ESTAT_ADD(nic_tx_threshold_hit);
9200
9201 return estats;
9202}
9203
511d2224
ED
9204static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
9205 struct rtnl_link_stats64 *stats)
1da177e4
LT
9206{
9207 struct tg3 *tp = netdev_priv(dev);
511d2224 9208 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
1da177e4
LT
9209 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9210
9211 if (!hw_stats)
9212 return old_stats;
9213
9214 stats->rx_packets = old_stats->rx_packets +
9215 get_stat64(&hw_stats->rx_ucast_packets) +
9216 get_stat64(&hw_stats->rx_mcast_packets) +
9217 get_stat64(&hw_stats->rx_bcast_packets);
6aa20a22 9218
1da177e4
LT
9219 stats->tx_packets = old_stats->tx_packets +
9220 get_stat64(&hw_stats->tx_ucast_packets) +
9221 get_stat64(&hw_stats->tx_mcast_packets) +
9222 get_stat64(&hw_stats->tx_bcast_packets);
9223
9224 stats->rx_bytes = old_stats->rx_bytes +
9225 get_stat64(&hw_stats->rx_octets);
9226 stats->tx_bytes = old_stats->tx_bytes +
9227 get_stat64(&hw_stats->tx_octets);
9228
9229 stats->rx_errors = old_stats->rx_errors +
4f63b877 9230 get_stat64(&hw_stats->rx_errors);
1da177e4
LT
9231 stats->tx_errors = old_stats->tx_errors +
9232 get_stat64(&hw_stats->tx_errors) +
9233 get_stat64(&hw_stats->tx_mac_errors) +
9234 get_stat64(&hw_stats->tx_carrier_sense_errors) +
9235 get_stat64(&hw_stats->tx_discards);
9236
9237 stats->multicast = old_stats->multicast +
9238 get_stat64(&hw_stats->rx_mcast_packets);
9239 stats->collisions = old_stats->collisions +
9240 get_stat64(&hw_stats->tx_collisions);
9241
9242 stats->rx_length_errors = old_stats->rx_length_errors +
9243 get_stat64(&hw_stats->rx_frame_too_long_errors) +
9244 get_stat64(&hw_stats->rx_undersize_packets);
9245
9246 stats->rx_over_errors = old_stats->rx_over_errors +
9247 get_stat64(&hw_stats->rxbds_empty);
9248 stats->rx_frame_errors = old_stats->rx_frame_errors +
9249 get_stat64(&hw_stats->rx_align_errors);
9250 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
9251 get_stat64(&hw_stats->tx_discards);
9252 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
9253 get_stat64(&hw_stats->tx_carrier_sense_errors);
9254
9255 stats->rx_crc_errors = old_stats->rx_crc_errors +
9256 calc_crc_errors(tp);
9257
4f63b877
JL
9258 stats->rx_missed_errors = old_stats->rx_missed_errors +
9259 get_stat64(&hw_stats->rx_discards);
9260
1da177e4
LT
9261 return stats;
9262}
9263
9264static inline u32 calc_crc(unsigned char *buf, int len)
9265{
9266 u32 reg;
9267 u32 tmp;
9268 int j, k;
9269
9270 reg = 0xffffffff;
9271
9272 for (j = 0; j < len; j++) {
9273 reg ^= buf[j];
9274
9275 for (k = 0; k < 8; k++) {
9276 tmp = reg & 0x01;
9277
9278 reg >>= 1;
9279
859a5887 9280 if (tmp)
1da177e4 9281 reg ^= 0xedb88320;
1da177e4
LT
9282 }
9283 }
9284
9285 return ~reg;
9286}
9287
9288static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
9289{
9290 /* accept or reject all multicast frames */
9291 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
9292 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
9293 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
9294 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
9295}
9296
9297static void __tg3_set_rx_mode(struct net_device *dev)
9298{
9299 struct tg3 *tp = netdev_priv(dev);
9300 u32 rx_mode;
9301
9302 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
9303 RX_MODE_KEEP_VLAN_TAG);
9304
9305 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
9306 * flag clear.
9307 */
9308#if TG3_VLAN_TAG_USED
9309 if (!tp->vlgrp &&
9310 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
9311 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
9312#else
9313 /* By definition, VLAN is disabled always in this
9314 * case.
9315 */
9316 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
9317 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
9318#endif
9319
9320 if (dev->flags & IFF_PROMISC) {
9321 /* Promiscuous mode. */
9322 rx_mode |= RX_MODE_PROMISC;
9323 } else if (dev->flags & IFF_ALLMULTI) {
9324 /* Accept all multicast. */
de6f31eb 9325 tg3_set_multi(tp, 1);
4cd24eaf 9326 } else if (netdev_mc_empty(dev)) {
1da177e4 9327 /* Reject all multicast. */
de6f31eb 9328 tg3_set_multi(tp, 0);
1da177e4
LT
9329 } else {
9330 /* Accept one or more multicast(s). */
22bedad3 9331 struct netdev_hw_addr *ha;
1da177e4
LT
9332 u32 mc_filter[4] = { 0, };
9333 u32 regidx;
9334 u32 bit;
9335 u32 crc;
9336
22bedad3
JP
9337 netdev_for_each_mc_addr(ha, dev) {
9338 crc = calc_crc(ha->addr, ETH_ALEN);
1da177e4
LT
9339 bit = ~crc & 0x7f;
9340 regidx = (bit & 0x60) >> 5;
9341 bit &= 0x1f;
9342 mc_filter[regidx] |= (1 << bit);
9343 }
9344
9345 tw32(MAC_HASH_REG_0, mc_filter[0]);
9346 tw32(MAC_HASH_REG_1, mc_filter[1]);
9347 tw32(MAC_HASH_REG_2, mc_filter[2]);
9348 tw32(MAC_HASH_REG_3, mc_filter[3]);
9349 }
9350
9351 if (rx_mode != tp->rx_mode) {
9352 tp->rx_mode = rx_mode;
9353 tw32_f(MAC_RX_MODE, rx_mode);
9354 udelay(10);
9355 }
9356}
9357
9358static void tg3_set_rx_mode(struct net_device *dev)
9359{
9360 struct tg3 *tp = netdev_priv(dev);
9361
e75f7c90
MC
9362 if (!netif_running(dev))
9363 return;
9364
f47c11ee 9365 tg3_full_lock(tp, 0);
1da177e4 9366 __tg3_set_rx_mode(dev);
f47c11ee 9367 tg3_full_unlock(tp);
1da177e4
LT
9368}
9369
9370#define TG3_REGDUMP_LEN (32 * 1024)
9371
9372static int tg3_get_regs_len(struct net_device *dev)
9373{
9374 return TG3_REGDUMP_LEN;
9375}
9376
9377static void tg3_get_regs(struct net_device *dev,
9378 struct ethtool_regs *regs, void *_p)
9379{
9380 u32 *p = _p;
9381 struct tg3 *tp = netdev_priv(dev);
9382 u8 *orig_p = _p;
9383 int i;
9384
9385 regs->version = 0;
9386
9387 memset(p, 0, TG3_REGDUMP_LEN);
9388
bc1c7567
MC
9389 if (tp->link_config.phy_is_low_power)
9390 return;
9391
f47c11ee 9392 tg3_full_lock(tp, 0);
1da177e4
LT
9393
9394#define __GET_REG32(reg) (*(p)++ = tr32(reg))
9395#define GET_REG32_LOOP(base,len) \
9396do { p = (u32 *)(orig_p + (base)); \
9397 for (i = 0; i < len; i += 4) \
9398 __GET_REG32((base) + i); \
9399} while (0)
9400#define GET_REG32_1(reg) \
9401do { p = (u32 *)(orig_p + (reg)); \
9402 __GET_REG32((reg)); \
9403} while (0)
9404
9405 GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
9406 GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
9407 GET_REG32_LOOP(MAC_MODE, 0x4f0);
9408 GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
9409 GET_REG32_1(SNDDATAC_MODE);
9410 GET_REG32_LOOP(SNDBDS_MODE, 0x80);
9411 GET_REG32_LOOP(SNDBDI_MODE, 0x48);
9412 GET_REG32_1(SNDBDC_MODE);
9413 GET_REG32_LOOP(RCVLPC_MODE, 0x20);
9414 GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
9415 GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
9416 GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
9417 GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
9418 GET_REG32_1(RCVDCC_MODE);
9419 GET_REG32_LOOP(RCVBDI_MODE, 0x20);
9420 GET_REG32_LOOP(RCVCC_MODE, 0x14);
9421 GET_REG32_LOOP(RCVLSC_MODE, 0x08);
9422 GET_REG32_1(MBFREE_MODE);
9423 GET_REG32_LOOP(HOSTCC_MODE, 0x100);
9424 GET_REG32_LOOP(MEMARB_MODE, 0x10);
9425 GET_REG32_LOOP(BUFMGR_MODE, 0x58);
9426 GET_REG32_LOOP(RDMAC_MODE, 0x08);
9427 GET_REG32_LOOP(WDMAC_MODE, 0x08);
091465d7
CE
9428 GET_REG32_1(RX_CPU_MODE);
9429 GET_REG32_1(RX_CPU_STATE);
9430 GET_REG32_1(RX_CPU_PGMCTR);
9431 GET_REG32_1(RX_CPU_HWBKPT);
9432 GET_REG32_1(TX_CPU_MODE);
9433 GET_REG32_1(TX_CPU_STATE);
9434 GET_REG32_1(TX_CPU_PGMCTR);
1da177e4
LT
9435 GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
9436 GET_REG32_LOOP(FTQ_RESET, 0x120);
9437 GET_REG32_LOOP(MSGINT_MODE, 0x0c);
9438 GET_REG32_1(DMAC_MODE);
9439 GET_REG32_LOOP(GRC_MODE, 0x4c);
9440 if (tp->tg3_flags & TG3_FLAG_NVRAM)
9441 GET_REG32_LOOP(NVRAM_CMD, 0x24);
9442
9443#undef __GET_REG32
9444#undef GET_REG32_LOOP
9445#undef GET_REG32_1
9446
f47c11ee 9447 tg3_full_unlock(tp);
1da177e4
LT
9448}
9449
9450static int tg3_get_eeprom_len(struct net_device *dev)
9451{
9452 struct tg3 *tp = netdev_priv(dev);
9453
9454 return tp->nvram_size;
9455}
9456
1da177e4
LT
9457static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
9458{
9459 struct tg3 *tp = netdev_priv(dev);
9460 int ret;
9461 u8 *pd;
b9fc7dc5 9462 u32 i, offset, len, b_offset, b_count;
a9dc529d 9463 __be32 val;
1da177e4 9464
df259d8c
MC
9465 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
9466 return -EINVAL;
9467
bc1c7567
MC
9468 if (tp->link_config.phy_is_low_power)
9469 return -EAGAIN;
9470
1da177e4
LT
9471 offset = eeprom->offset;
9472 len = eeprom->len;
9473 eeprom->len = 0;
9474
9475 eeprom->magic = TG3_EEPROM_MAGIC;
9476
9477 if (offset & 3) {
9478 /* adjustments to start on required 4 byte boundary */
9479 b_offset = offset & 3;
9480 b_count = 4 - b_offset;
9481 if (b_count > len) {
9482 /* i.e. offset=1 len=2 */
9483 b_count = len;
9484 }
a9dc529d 9485 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
1da177e4
LT
9486 if (ret)
9487 return ret;
1da177e4
LT
9488 memcpy(data, ((char*)&val) + b_offset, b_count);
9489 len -= b_count;
9490 offset += b_count;
c6cdf436 9491 eeprom->len += b_count;
1da177e4
LT
9492 }
9493
9494 /* read bytes upto the last 4 byte boundary */
9495 pd = &data[eeprom->len];
9496 for (i = 0; i < (len - (len & 3)); i += 4) {
a9dc529d 9497 ret = tg3_nvram_read_be32(tp, offset + i, &val);
1da177e4
LT
9498 if (ret) {
9499 eeprom->len += i;
9500 return ret;
9501 }
1da177e4
LT
9502 memcpy(pd + i, &val, 4);
9503 }
9504 eeprom->len += i;
9505
9506 if (len & 3) {
9507 /* read last bytes not ending on 4 byte boundary */
9508 pd = &data[eeprom->len];
9509 b_count = len & 3;
9510 b_offset = offset + len - b_count;
a9dc529d 9511 ret = tg3_nvram_read_be32(tp, b_offset, &val);
1da177e4
LT
9512 if (ret)
9513 return ret;
b9fc7dc5 9514 memcpy(pd, &val, b_count);
1da177e4
LT
9515 eeprom->len += b_count;
9516 }
9517 return 0;
9518}
9519
6aa20a22 9520static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
1da177e4
LT
9521
9522static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
9523{
9524 struct tg3 *tp = netdev_priv(dev);
9525 int ret;
b9fc7dc5 9526 u32 offset, len, b_offset, odd_len;
1da177e4 9527 u8 *buf;
a9dc529d 9528 __be32 start, end;
1da177e4 9529
bc1c7567
MC
9530 if (tp->link_config.phy_is_low_power)
9531 return -EAGAIN;
9532
df259d8c
MC
9533 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
9534 eeprom->magic != TG3_EEPROM_MAGIC)
1da177e4
LT
9535 return -EINVAL;
9536
9537 offset = eeprom->offset;
9538 len = eeprom->len;
9539
9540 if ((b_offset = (offset & 3))) {
9541 /* adjustments to start on required 4 byte boundary */
a9dc529d 9542 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
1da177e4
LT
9543 if (ret)
9544 return ret;
1da177e4
LT
9545 len += b_offset;
9546 offset &= ~3;
1c8594b4
MC
9547 if (len < 4)
9548 len = 4;
1da177e4
LT
9549 }
9550
9551 odd_len = 0;
1c8594b4 9552 if (len & 3) {
1da177e4
LT
9553 /* adjustments to end on required 4 byte boundary */
9554 odd_len = 1;
9555 len = (len + 3) & ~3;
a9dc529d 9556 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
1da177e4
LT
9557 if (ret)
9558 return ret;
1da177e4
LT
9559 }
9560
9561 buf = data;
9562 if (b_offset || odd_len) {
9563 buf = kmalloc(len, GFP_KERNEL);
ab0049b4 9564 if (!buf)
1da177e4
LT
9565 return -ENOMEM;
9566 if (b_offset)
9567 memcpy(buf, &start, 4);
9568 if (odd_len)
9569 memcpy(buf+len-4, &end, 4);
9570 memcpy(buf + b_offset, data, eeprom->len);
9571 }
9572
9573 ret = tg3_nvram_write_block(tp, offset, len, buf);
9574
9575 if (buf != data)
9576 kfree(buf);
9577
9578 return ret;
9579}
9580
9581static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
9582{
b02fd9e3
MC
9583 struct tg3 *tp = netdev_priv(dev);
9584
9585 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
3f0e3ad7 9586 struct phy_device *phydev;
b02fd9e3
MC
9587 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
9588 return -EAGAIN;
3f0e3ad7
MC
9589 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
9590 return phy_ethtool_gset(phydev, cmd);
b02fd9e3 9591 }
6aa20a22 9592
1da177e4
LT
9593 cmd->supported = (SUPPORTED_Autoneg);
9594
9595 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
9596 cmd->supported |= (SUPPORTED_1000baseT_Half |
9597 SUPPORTED_1000baseT_Full);
9598
ef348144 9599 if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
1da177e4
LT
9600 cmd->supported |= (SUPPORTED_100baseT_Half |
9601 SUPPORTED_100baseT_Full |
9602 SUPPORTED_10baseT_Half |
9603 SUPPORTED_10baseT_Full |
3bebab59 9604 SUPPORTED_TP);
ef348144
KK
9605 cmd->port = PORT_TP;
9606 } else {
1da177e4 9607 cmd->supported |= SUPPORTED_FIBRE;
ef348144
KK
9608 cmd->port = PORT_FIBRE;
9609 }
6aa20a22 9610
1da177e4
LT
9611 cmd->advertising = tp->link_config.advertising;
9612 if (netif_running(dev)) {
9613 cmd->speed = tp->link_config.active_speed;
9614 cmd->duplex = tp->link_config.active_duplex;
9615 }
882e9793 9616 cmd->phy_address = tp->phy_addr;
7e5856bd 9617 cmd->transceiver = XCVR_INTERNAL;
1da177e4
LT
9618 cmd->autoneg = tp->link_config.autoneg;
9619 cmd->maxtxpkt = 0;
9620 cmd->maxrxpkt = 0;
9621 return 0;
9622}
6aa20a22 9623
1da177e4
LT
9624static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
9625{
9626 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9627
b02fd9e3 9628 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
3f0e3ad7 9629 struct phy_device *phydev;
b02fd9e3
MC
9630 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
9631 return -EAGAIN;
3f0e3ad7
MC
9632 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
9633 return phy_ethtool_sset(phydev, cmd);
b02fd9e3
MC
9634 }
9635
7e5856bd
MC
9636 if (cmd->autoneg != AUTONEG_ENABLE &&
9637 cmd->autoneg != AUTONEG_DISABLE)
37ff238d 9638 return -EINVAL;
7e5856bd
MC
9639
9640 if (cmd->autoneg == AUTONEG_DISABLE &&
9641 cmd->duplex != DUPLEX_FULL &&
9642 cmd->duplex != DUPLEX_HALF)
37ff238d 9643 return -EINVAL;
1da177e4 9644
7e5856bd
MC
9645 if (cmd->autoneg == AUTONEG_ENABLE) {
9646 u32 mask = ADVERTISED_Autoneg |
9647 ADVERTISED_Pause |
9648 ADVERTISED_Asym_Pause;
9649
3f07d129 9650 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
7e5856bd
MC
9651 mask |= ADVERTISED_1000baseT_Half |
9652 ADVERTISED_1000baseT_Full;
9653
9654 if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
9655 mask |= ADVERTISED_100baseT_Half |
9656 ADVERTISED_100baseT_Full |
9657 ADVERTISED_10baseT_Half |
9658 ADVERTISED_10baseT_Full |
9659 ADVERTISED_TP;
9660 else
9661 mask |= ADVERTISED_FIBRE;
9662
9663 if (cmd->advertising & ~mask)
9664 return -EINVAL;
9665
9666 mask &= (ADVERTISED_1000baseT_Half |
9667 ADVERTISED_1000baseT_Full |
9668 ADVERTISED_100baseT_Half |
9669 ADVERTISED_100baseT_Full |
9670 ADVERTISED_10baseT_Half |
9671 ADVERTISED_10baseT_Full);
9672
9673 cmd->advertising &= mask;
9674 } else {
9675 if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
9676 if (cmd->speed != SPEED_1000)
9677 return -EINVAL;
9678
9679 if (cmd->duplex != DUPLEX_FULL)
9680 return -EINVAL;
9681 } else {
9682 if (cmd->speed != SPEED_100 &&
9683 cmd->speed != SPEED_10)
9684 return -EINVAL;
9685 }
9686 }
9687
f47c11ee 9688 tg3_full_lock(tp, 0);
1da177e4
LT
9689
9690 tp->link_config.autoneg = cmd->autoneg;
9691 if (cmd->autoneg == AUTONEG_ENABLE) {
405d8e5c
AG
9692 tp->link_config.advertising = (cmd->advertising |
9693 ADVERTISED_Autoneg);
1da177e4
LT
9694 tp->link_config.speed = SPEED_INVALID;
9695 tp->link_config.duplex = DUPLEX_INVALID;
9696 } else {
9697 tp->link_config.advertising = 0;
9698 tp->link_config.speed = cmd->speed;
9699 tp->link_config.duplex = cmd->duplex;
b02fd9e3 9700 }
6aa20a22 9701
24fcad6b
MC
9702 tp->link_config.orig_speed = tp->link_config.speed;
9703 tp->link_config.orig_duplex = tp->link_config.duplex;
9704 tp->link_config.orig_autoneg = tp->link_config.autoneg;
9705
1da177e4
LT
9706 if (netif_running(dev))
9707 tg3_setup_phy(tp, 1);
9708
f47c11ee 9709 tg3_full_unlock(tp);
6aa20a22 9710
1da177e4
LT
9711 return 0;
9712}
6aa20a22 9713
1da177e4
LT
9714static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
9715{
9716 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9717
1da177e4
LT
9718 strcpy(info->driver, DRV_MODULE_NAME);
9719 strcpy(info->version, DRV_MODULE_VERSION);
c4e6575c 9720 strcpy(info->fw_version, tp->fw_ver);
1da177e4
LT
9721 strcpy(info->bus_info, pci_name(tp->pdev));
9722}
6aa20a22 9723
1da177e4
LT
9724static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
9725{
9726 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9727
12dac075
RW
9728 if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
9729 device_can_wakeup(&tp->pdev->dev))
a85feb8c
GZ
9730 wol->supported = WAKE_MAGIC;
9731 else
9732 wol->supported = 0;
1da177e4 9733 wol->wolopts = 0;
05ac4cb7
MC
9734 if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
9735 device_can_wakeup(&tp->pdev->dev))
1da177e4
LT
9736 wol->wolopts = WAKE_MAGIC;
9737 memset(&wol->sopass, 0, sizeof(wol->sopass));
9738}
6aa20a22 9739
1da177e4
LT
9740static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
9741{
9742 struct tg3 *tp = netdev_priv(dev);
12dac075 9743 struct device *dp = &tp->pdev->dev;
6aa20a22 9744
1da177e4
LT
9745 if (wol->wolopts & ~WAKE_MAGIC)
9746 return -EINVAL;
9747 if ((wol->wolopts & WAKE_MAGIC) &&
12dac075 9748 !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
1da177e4 9749 return -EINVAL;
6aa20a22 9750
f47c11ee 9751 spin_lock_bh(&tp->lock);
12dac075 9752 if (wol->wolopts & WAKE_MAGIC) {
1da177e4 9753 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
12dac075
RW
9754 device_set_wakeup_enable(dp, true);
9755 } else {
1da177e4 9756 tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
12dac075
RW
9757 device_set_wakeup_enable(dp, false);
9758 }
f47c11ee 9759 spin_unlock_bh(&tp->lock);
6aa20a22 9760
1da177e4
LT
9761 return 0;
9762}
6aa20a22 9763
1da177e4
LT
9764static u32 tg3_get_msglevel(struct net_device *dev)
9765{
9766 struct tg3 *tp = netdev_priv(dev);
9767 return tp->msg_enable;
9768}
6aa20a22 9769
1da177e4
LT
9770static void tg3_set_msglevel(struct net_device *dev, u32 value)
9771{
9772 struct tg3 *tp = netdev_priv(dev);
9773 tp->msg_enable = value;
9774}
6aa20a22 9775
1da177e4
LT
9776static int tg3_set_tso(struct net_device *dev, u32 value)
9777{
9778 struct tg3 *tp = netdev_priv(dev);
9779
9780 if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
9781 if (value)
9782 return -EINVAL;
9783 return 0;
9784 }
027455ad 9785 if ((dev->features & NETIF_F_IPV6_CSUM) &&
e849cdc3
MC
9786 ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
9787 (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3))) {
9936bcf6 9788 if (value) {
b0026624 9789 dev->features |= NETIF_F_TSO6;
e849cdc3
MC
9790 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
9791 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c
MC
9792 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
9793 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
321d32a0 9794 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
e849cdc3 9795 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
9936bcf6
MC
9796 dev->features |= NETIF_F_TSO_ECN;
9797 } else
9798 dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
b0026624 9799 }
1da177e4
LT
9800 return ethtool_op_set_tso(dev, value);
9801}
6aa20a22 9802
1da177e4
LT
9803static int tg3_nway_reset(struct net_device *dev)
9804{
9805 struct tg3 *tp = netdev_priv(dev);
1da177e4 9806 int r;
6aa20a22 9807
1da177e4
LT
9808 if (!netif_running(dev))
9809 return -EAGAIN;
9810
c94e3941
MC
9811 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
9812 return -EINVAL;
9813
b02fd9e3
MC
9814 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
9815 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
9816 return -EAGAIN;
3f0e3ad7 9817 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
9818 } else {
9819 u32 bmcr;
9820
9821 spin_lock_bh(&tp->lock);
9822 r = -EINVAL;
9823 tg3_readphy(tp, MII_BMCR, &bmcr);
9824 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
9825 ((bmcr & BMCR_ANENABLE) ||
9826 (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
9827 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
9828 BMCR_ANENABLE);
9829 r = 0;
9830 }
9831 spin_unlock_bh(&tp->lock);
1da177e4 9832 }
6aa20a22 9833
1da177e4
LT
9834 return r;
9835}
6aa20a22 9836
1da177e4
LT
9837static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
9838{
9839 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9840
1da177e4
LT
9841 ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
9842 ering->rx_mini_max_pending = 0;
4f81c32b
MC
9843 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
9844 ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
9845 else
9846 ering->rx_jumbo_max_pending = 0;
9847
9848 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
1da177e4
LT
9849
9850 ering->rx_pending = tp->rx_pending;
9851 ering->rx_mini_pending = 0;
4f81c32b
MC
9852 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
9853 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
9854 else
9855 ering->rx_jumbo_pending = 0;
9856
f3f3f27e 9857 ering->tx_pending = tp->napi[0].tx_pending;
1da177e4 9858}
6aa20a22 9859
1da177e4
LT
9860static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
9861{
9862 struct tg3 *tp = netdev_priv(dev);
646c9edd 9863 int i, irq_sync = 0, err = 0;
6aa20a22 9864
1da177e4
LT
9865 if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
9866 (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
bc3a9254
MC
9867 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
9868 (ering->tx_pending <= MAX_SKB_FRAGS) ||
7f62ad5d 9869 ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
bc3a9254 9870 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
1da177e4 9871 return -EINVAL;
6aa20a22 9872
bbe832c0 9873 if (netif_running(dev)) {
b02fd9e3 9874 tg3_phy_stop(tp);
1da177e4 9875 tg3_netif_stop(tp);
bbe832c0
MC
9876 irq_sync = 1;
9877 }
1da177e4 9878
bbe832c0 9879 tg3_full_lock(tp, irq_sync);
6aa20a22 9880
1da177e4
LT
9881 tp->rx_pending = ering->rx_pending;
9882
9883 if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
9884 tp->rx_pending > 63)
9885 tp->rx_pending = 63;
9886 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
646c9edd
MC
9887
9888 for (i = 0; i < TG3_IRQ_MAX_VECS; i++)
9889 tp->napi[i].tx_pending = ering->tx_pending;
1da177e4
LT
9890
9891 if (netif_running(dev)) {
944d980e 9892 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
b9ec6c1b
MC
9893 err = tg3_restart_hw(tp, 1);
9894 if (!err)
9895 tg3_netif_start(tp);
1da177e4
LT
9896 }
9897
f47c11ee 9898 tg3_full_unlock(tp);
6aa20a22 9899
b02fd9e3
MC
9900 if (irq_sync && !err)
9901 tg3_phy_start(tp);
9902
b9ec6c1b 9903 return err;
1da177e4 9904}
6aa20a22 9905
1da177e4
LT
9906static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
9907{
9908 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9909
1da177e4 9910 epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
8d018621 9911
e18ce346 9912 if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
8d018621
MC
9913 epause->rx_pause = 1;
9914 else
9915 epause->rx_pause = 0;
9916
e18ce346 9917 if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
8d018621
MC
9918 epause->tx_pause = 1;
9919 else
9920 epause->tx_pause = 0;
1da177e4 9921}
6aa20a22 9922
1da177e4
LT
9923static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
9924{
9925 struct tg3 *tp = netdev_priv(dev);
b02fd9e3 9926 int err = 0;
6aa20a22 9927
b02fd9e3 9928 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
2712168f
MC
9929 u32 newadv;
9930 struct phy_device *phydev;
1da177e4 9931
2712168f 9932 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
f47c11ee 9933
2712168f
MC
9934 if (!(phydev->supported & SUPPORTED_Pause) ||
9935 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
9936 ((epause->rx_pause && !epause->tx_pause) ||
9937 (!epause->rx_pause && epause->tx_pause))))
9938 return -EINVAL;
1da177e4 9939
2712168f
MC
9940 tp->link_config.flowctrl = 0;
9941 if (epause->rx_pause) {
9942 tp->link_config.flowctrl |= FLOW_CTRL_RX;
9943
9944 if (epause->tx_pause) {
9945 tp->link_config.flowctrl |= FLOW_CTRL_TX;
9946 newadv = ADVERTISED_Pause;
b02fd9e3 9947 } else
2712168f
MC
9948 newadv = ADVERTISED_Pause |
9949 ADVERTISED_Asym_Pause;
9950 } else if (epause->tx_pause) {
9951 tp->link_config.flowctrl |= FLOW_CTRL_TX;
9952 newadv = ADVERTISED_Asym_Pause;
9953 } else
9954 newadv = 0;
9955
9956 if (epause->autoneg)
9957 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
9958 else
9959 tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
9960
9961 if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
9962 u32 oldadv = phydev->advertising &
9963 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
9964 if (oldadv != newadv) {
9965 phydev->advertising &=
9966 ~(ADVERTISED_Pause |
9967 ADVERTISED_Asym_Pause);
9968 phydev->advertising |= newadv;
9969 if (phydev->autoneg) {
9970 /*
9971 * Always renegotiate the link to
9972 * inform our link partner of our
9973 * flow control settings, even if the
9974 * flow control is forced. Let
9975 * tg3_adjust_link() do the final
9976 * flow control setup.
9977 */
9978 return phy_start_aneg(phydev);
b02fd9e3 9979 }
b02fd9e3 9980 }
b02fd9e3 9981
2712168f 9982 if (!epause->autoneg)
b02fd9e3 9983 tg3_setup_flow_control(tp, 0, 0);
2712168f
MC
9984 } else {
9985 tp->link_config.orig_advertising &=
9986 ~(ADVERTISED_Pause |
9987 ADVERTISED_Asym_Pause);
9988 tp->link_config.orig_advertising |= newadv;
b02fd9e3
MC
9989 }
9990 } else {
9991 int irq_sync = 0;
9992
9993 if (netif_running(dev)) {
9994 tg3_netif_stop(tp);
9995 irq_sync = 1;
9996 }
9997
9998 tg3_full_lock(tp, irq_sync);
9999
10000 if (epause->autoneg)
10001 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
10002 else
10003 tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
10004 if (epause->rx_pause)
e18ce346 10005 tp->link_config.flowctrl |= FLOW_CTRL_RX;
b02fd9e3 10006 else
e18ce346 10007 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
b02fd9e3 10008 if (epause->tx_pause)
e18ce346 10009 tp->link_config.flowctrl |= FLOW_CTRL_TX;
b02fd9e3 10010 else
e18ce346 10011 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
b02fd9e3
MC
10012
10013 if (netif_running(dev)) {
10014 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10015 err = tg3_restart_hw(tp, 1);
10016 if (!err)
10017 tg3_netif_start(tp);
10018 }
10019
10020 tg3_full_unlock(tp);
10021 }
6aa20a22 10022
b9ec6c1b 10023 return err;
1da177e4 10024}
6aa20a22 10025
1da177e4
LT
10026static u32 tg3_get_rx_csum(struct net_device *dev)
10027{
10028 struct tg3 *tp = netdev_priv(dev);
10029 return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
10030}
6aa20a22 10031
1da177e4
LT
10032static int tg3_set_rx_csum(struct net_device *dev, u32 data)
10033{
10034 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10035
1da177e4
LT
10036 if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
10037 if (data != 0)
10038 return -EINVAL;
c6cdf436
MC
10039 return 0;
10040 }
6aa20a22 10041
f47c11ee 10042 spin_lock_bh(&tp->lock);
1da177e4
LT
10043 if (data)
10044 tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
10045 else
10046 tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
f47c11ee 10047 spin_unlock_bh(&tp->lock);
6aa20a22 10048
1da177e4
LT
10049 return 0;
10050}
6aa20a22 10051
1da177e4
LT
10052static int tg3_set_tx_csum(struct net_device *dev, u32 data)
10053{
10054 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10055
1da177e4
LT
10056 if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
10057 if (data != 0)
10058 return -EINVAL;
c6cdf436
MC
10059 return 0;
10060 }
6aa20a22 10061
321d32a0 10062 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
6460d948 10063 ethtool_op_set_tx_ipv6_csum(dev, data);
1da177e4 10064 else
9c27dbdf 10065 ethtool_op_set_tx_csum(dev, data);
1da177e4
LT
10066
10067 return 0;
10068}
10069
de6f31eb 10070static int tg3_get_sset_count(struct net_device *dev, int sset)
1da177e4 10071{
b9f2c044
JG
10072 switch (sset) {
10073 case ETH_SS_TEST:
10074 return TG3_NUM_TEST;
10075 case ETH_SS_STATS:
10076 return TG3_NUM_STATS;
10077 default:
10078 return -EOPNOTSUPP;
10079 }
4cafd3f5
MC
10080}
10081
de6f31eb 10082static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
1da177e4
LT
10083{
10084 switch (stringset) {
10085 case ETH_SS_STATS:
10086 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
10087 break;
4cafd3f5
MC
10088 case ETH_SS_TEST:
10089 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
10090 break;
1da177e4
LT
10091 default:
10092 WARN_ON(1); /* we need a WARN() */
10093 break;
10094 }
10095}
10096
4009a93d
MC
10097static int tg3_phys_id(struct net_device *dev, u32 data)
10098{
10099 struct tg3 *tp = netdev_priv(dev);
10100 int i;
10101
10102 if (!netif_running(tp->dev))
10103 return -EAGAIN;
10104
10105 if (data == 0)
759afc31 10106 data = UINT_MAX / 2;
4009a93d
MC
10107
10108 for (i = 0; i < (data * 2); i++) {
10109 if ((i % 2) == 0)
10110 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10111 LED_CTRL_1000MBPS_ON |
10112 LED_CTRL_100MBPS_ON |
10113 LED_CTRL_10MBPS_ON |
10114 LED_CTRL_TRAFFIC_OVERRIDE |
10115 LED_CTRL_TRAFFIC_BLINK |
10116 LED_CTRL_TRAFFIC_LED);
6aa20a22 10117
4009a93d
MC
10118 else
10119 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10120 LED_CTRL_TRAFFIC_OVERRIDE);
10121
10122 if (msleep_interruptible(500))
10123 break;
10124 }
10125 tw32(MAC_LED_CTRL, tp->led_ctrl);
10126 return 0;
10127}
10128
de6f31eb 10129static void tg3_get_ethtool_stats(struct net_device *dev,
1da177e4
LT
10130 struct ethtool_stats *estats, u64 *tmp_stats)
10131{
10132 struct tg3 *tp = netdev_priv(dev);
10133 memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
10134}
10135
566f86ad 10136#define NVRAM_TEST_SIZE 0x100
a5767dec
MC
10137#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
10138#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
10139#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
b16250e3
MC
10140#define NVRAM_SELFBOOT_HW_SIZE 0x20
10141#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
566f86ad
MC
10142
10143static int tg3_test_nvram(struct tg3 *tp)
10144{
b9fc7dc5 10145 u32 csum, magic;
a9dc529d 10146 __be32 *buf;
ab0049b4 10147 int i, j, k, err = 0, size;
566f86ad 10148
df259d8c
MC
10149 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
10150 return 0;
10151
e4f34110 10152 if (tg3_nvram_read(tp, 0, &magic) != 0)
1b27777a
MC
10153 return -EIO;
10154
1b27777a
MC
10155 if (magic == TG3_EEPROM_MAGIC)
10156 size = NVRAM_TEST_SIZE;
b16250e3 10157 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
a5767dec
MC
10158 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
10159 TG3_EEPROM_SB_FORMAT_1) {
10160 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
10161 case TG3_EEPROM_SB_REVISION_0:
10162 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
10163 break;
10164 case TG3_EEPROM_SB_REVISION_2:
10165 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
10166 break;
10167 case TG3_EEPROM_SB_REVISION_3:
10168 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
10169 break;
10170 default:
10171 return 0;
10172 }
10173 } else
1b27777a 10174 return 0;
b16250e3
MC
10175 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
10176 size = NVRAM_SELFBOOT_HW_SIZE;
10177 else
1b27777a
MC
10178 return -EIO;
10179
10180 buf = kmalloc(size, GFP_KERNEL);
566f86ad
MC
10181 if (buf == NULL)
10182 return -ENOMEM;
10183
1b27777a
MC
10184 err = -EIO;
10185 for (i = 0, j = 0; i < size; i += 4, j++) {
a9dc529d
MC
10186 err = tg3_nvram_read_be32(tp, i, &buf[j]);
10187 if (err)
566f86ad 10188 break;
566f86ad 10189 }
1b27777a 10190 if (i < size)
566f86ad
MC
10191 goto out;
10192
1b27777a 10193 /* Selfboot format */
a9dc529d 10194 magic = be32_to_cpu(buf[0]);
b9fc7dc5 10195 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
b16250e3 10196 TG3_EEPROM_MAGIC_FW) {
1b27777a
MC
10197 u8 *buf8 = (u8 *) buf, csum8 = 0;
10198
b9fc7dc5 10199 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
a5767dec
MC
10200 TG3_EEPROM_SB_REVISION_2) {
10201 /* For rev 2, the csum doesn't include the MBA. */
10202 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
10203 csum8 += buf8[i];
10204 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
10205 csum8 += buf8[i];
10206 } else {
10207 for (i = 0; i < size; i++)
10208 csum8 += buf8[i];
10209 }
1b27777a 10210
ad96b485
AB
10211 if (csum8 == 0) {
10212 err = 0;
10213 goto out;
10214 }
10215
10216 err = -EIO;
10217 goto out;
1b27777a 10218 }
566f86ad 10219
b9fc7dc5 10220 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
b16250e3
MC
10221 TG3_EEPROM_MAGIC_HW) {
10222 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
a9dc529d 10223 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
b16250e3 10224 u8 *buf8 = (u8 *) buf;
b16250e3
MC
10225
10226 /* Separate the parity bits and the data bytes. */
10227 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
10228 if ((i == 0) || (i == 8)) {
10229 int l;
10230 u8 msk;
10231
10232 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
10233 parity[k++] = buf8[i] & msk;
10234 i++;
859a5887 10235 } else if (i == 16) {
b16250e3
MC
10236 int l;
10237 u8 msk;
10238
10239 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
10240 parity[k++] = buf8[i] & msk;
10241 i++;
10242
10243 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
10244 parity[k++] = buf8[i] & msk;
10245 i++;
10246 }
10247 data[j++] = buf8[i];
10248 }
10249
10250 err = -EIO;
10251 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
10252 u8 hw8 = hweight8(data[i]);
10253
10254 if ((hw8 & 0x1) && parity[i])
10255 goto out;
10256 else if (!(hw8 & 0x1) && !parity[i])
10257 goto out;
10258 }
10259 err = 0;
10260 goto out;
10261 }
10262
566f86ad
MC
10263 /* Bootstrap checksum at offset 0x10 */
10264 csum = calc_crc((unsigned char *) buf, 0x10);
a9dc529d 10265 if (csum != be32_to_cpu(buf[0x10/4]))
566f86ad
MC
10266 goto out;
10267
10268 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
10269 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
a9dc529d
MC
10270 if (csum != be32_to_cpu(buf[0xfc/4]))
10271 goto out;
566f86ad
MC
10272
10273 err = 0;
10274
10275out:
10276 kfree(buf);
10277 return err;
10278}
10279
ca43007a
MC
10280#define TG3_SERDES_TIMEOUT_SEC 2
10281#define TG3_COPPER_TIMEOUT_SEC 6
10282
10283static int tg3_test_link(struct tg3 *tp)
10284{
10285 int i, max;
10286
10287 if (!netif_running(tp->dev))
10288 return -ENODEV;
10289
4c987487 10290 if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
ca43007a
MC
10291 max = TG3_SERDES_TIMEOUT_SEC;
10292 else
10293 max = TG3_COPPER_TIMEOUT_SEC;
10294
10295 for (i = 0; i < max; i++) {
10296 if (netif_carrier_ok(tp->dev))
10297 return 0;
10298
10299 if (msleep_interruptible(1000))
10300 break;
10301 }
10302
10303 return -EIO;
10304}
10305
a71116d1 10306/* Only test the commonly used registers */
30ca3e37 10307static int tg3_test_registers(struct tg3 *tp)
a71116d1 10308{
b16250e3 10309 int i, is_5705, is_5750;
a71116d1
MC
10310 u32 offset, read_mask, write_mask, val, save_val, read_val;
10311 static struct {
10312 u16 offset;
10313 u16 flags;
10314#define TG3_FL_5705 0x1
10315#define TG3_FL_NOT_5705 0x2
10316#define TG3_FL_NOT_5788 0x4
b16250e3 10317#define TG3_FL_NOT_5750 0x8
a71116d1
MC
10318 u32 read_mask;
10319 u32 write_mask;
10320 } reg_tbl[] = {
10321 /* MAC Control Registers */
10322 { MAC_MODE, TG3_FL_NOT_5705,
10323 0x00000000, 0x00ef6f8c },
10324 { MAC_MODE, TG3_FL_5705,
10325 0x00000000, 0x01ef6b8c },
10326 { MAC_STATUS, TG3_FL_NOT_5705,
10327 0x03800107, 0x00000000 },
10328 { MAC_STATUS, TG3_FL_5705,
10329 0x03800100, 0x00000000 },
10330 { MAC_ADDR_0_HIGH, 0x0000,
10331 0x00000000, 0x0000ffff },
10332 { MAC_ADDR_0_LOW, 0x0000,
c6cdf436 10333 0x00000000, 0xffffffff },
a71116d1
MC
10334 { MAC_RX_MTU_SIZE, 0x0000,
10335 0x00000000, 0x0000ffff },
10336 { MAC_TX_MODE, 0x0000,
10337 0x00000000, 0x00000070 },
10338 { MAC_TX_LENGTHS, 0x0000,
10339 0x00000000, 0x00003fff },
10340 { MAC_RX_MODE, TG3_FL_NOT_5705,
10341 0x00000000, 0x000007fc },
10342 { MAC_RX_MODE, TG3_FL_5705,
10343 0x00000000, 0x000007dc },
10344 { MAC_HASH_REG_0, 0x0000,
10345 0x00000000, 0xffffffff },
10346 { MAC_HASH_REG_1, 0x0000,
10347 0x00000000, 0xffffffff },
10348 { MAC_HASH_REG_2, 0x0000,
10349 0x00000000, 0xffffffff },
10350 { MAC_HASH_REG_3, 0x0000,
10351 0x00000000, 0xffffffff },
10352
10353 /* Receive Data and Receive BD Initiator Control Registers. */
10354 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
10355 0x00000000, 0xffffffff },
10356 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
10357 0x00000000, 0xffffffff },
10358 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
10359 0x00000000, 0x00000003 },
10360 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
10361 0x00000000, 0xffffffff },
10362 { RCVDBDI_STD_BD+0, 0x0000,
10363 0x00000000, 0xffffffff },
10364 { RCVDBDI_STD_BD+4, 0x0000,
10365 0x00000000, 0xffffffff },
10366 { RCVDBDI_STD_BD+8, 0x0000,
10367 0x00000000, 0xffff0002 },
10368 { RCVDBDI_STD_BD+0xc, 0x0000,
10369 0x00000000, 0xffffffff },
6aa20a22 10370
a71116d1
MC
10371 /* Receive BD Initiator Control Registers. */
10372 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
10373 0x00000000, 0xffffffff },
10374 { RCVBDI_STD_THRESH, TG3_FL_5705,
10375 0x00000000, 0x000003ff },
10376 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
10377 0x00000000, 0xffffffff },
6aa20a22 10378
a71116d1
MC
10379 /* Host Coalescing Control Registers. */
10380 { HOSTCC_MODE, TG3_FL_NOT_5705,
10381 0x00000000, 0x00000004 },
10382 { HOSTCC_MODE, TG3_FL_5705,
10383 0x00000000, 0x000000f6 },
10384 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
10385 0x00000000, 0xffffffff },
10386 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
10387 0x00000000, 0x000003ff },
10388 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
10389 0x00000000, 0xffffffff },
10390 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
10391 0x00000000, 0x000003ff },
10392 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
10393 0x00000000, 0xffffffff },
10394 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10395 0x00000000, 0x000000ff },
10396 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
10397 0x00000000, 0xffffffff },
10398 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10399 0x00000000, 0x000000ff },
10400 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
10401 0x00000000, 0xffffffff },
10402 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
10403 0x00000000, 0xffffffff },
10404 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10405 0x00000000, 0xffffffff },
10406 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10407 0x00000000, 0x000000ff },
10408 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10409 0x00000000, 0xffffffff },
10410 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10411 0x00000000, 0x000000ff },
10412 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
10413 0x00000000, 0xffffffff },
10414 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
10415 0x00000000, 0xffffffff },
10416 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
10417 0x00000000, 0xffffffff },
10418 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
10419 0x00000000, 0xffffffff },
10420 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
10421 0x00000000, 0xffffffff },
10422 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
10423 0xffffffff, 0x00000000 },
10424 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
10425 0xffffffff, 0x00000000 },
10426
10427 /* Buffer Manager Control Registers. */
b16250e3 10428 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
a71116d1 10429 0x00000000, 0x007fff80 },
b16250e3 10430 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
a71116d1
MC
10431 0x00000000, 0x007fffff },
10432 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
10433 0x00000000, 0x0000003f },
10434 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
10435 0x00000000, 0x000001ff },
10436 { BUFMGR_MB_HIGH_WATER, 0x0000,
10437 0x00000000, 0x000001ff },
10438 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
10439 0xffffffff, 0x00000000 },
10440 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
10441 0xffffffff, 0x00000000 },
6aa20a22 10442
a71116d1
MC
10443 /* Mailbox Registers */
10444 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
10445 0x00000000, 0x000001ff },
10446 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
10447 0x00000000, 0x000001ff },
10448 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
10449 0x00000000, 0x000007ff },
10450 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
10451 0x00000000, 0x000001ff },
10452
10453 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
10454 };
10455
b16250e3
MC
10456 is_5705 = is_5750 = 0;
10457 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
a71116d1 10458 is_5705 = 1;
b16250e3
MC
10459 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
10460 is_5750 = 1;
10461 }
a71116d1
MC
10462
10463 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
10464 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
10465 continue;
10466
10467 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
10468 continue;
10469
10470 if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
10471 (reg_tbl[i].flags & TG3_FL_NOT_5788))
10472 continue;
10473
b16250e3
MC
10474 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
10475 continue;
10476
a71116d1
MC
10477 offset = (u32) reg_tbl[i].offset;
10478 read_mask = reg_tbl[i].read_mask;
10479 write_mask = reg_tbl[i].write_mask;
10480
10481 /* Save the original register content */
10482 save_val = tr32(offset);
10483
10484 /* Determine the read-only value. */
10485 read_val = save_val & read_mask;
10486
10487 /* Write zero to the register, then make sure the read-only bits
10488 * are not changed and the read/write bits are all zeros.
10489 */
10490 tw32(offset, 0);
10491
10492 val = tr32(offset);
10493
10494 /* Test the read-only and read/write bits. */
10495 if (((val & read_mask) != read_val) || (val & write_mask))
10496 goto out;
10497
10498 /* Write ones to all the bits defined by RdMask and WrMask, then
10499 * make sure the read-only bits are not changed and the
10500 * read/write bits are all ones.
10501 */
10502 tw32(offset, read_mask | write_mask);
10503
10504 val = tr32(offset);
10505
10506 /* Test the read-only bits. */
10507 if ((val & read_mask) != read_val)
10508 goto out;
10509
10510 /* Test the read/write bits. */
10511 if ((val & write_mask) != write_mask)
10512 goto out;
10513
10514 tw32(offset, save_val);
10515 }
10516
10517 return 0;
10518
10519out:
9f88f29f 10520 if (netif_msg_hw(tp))
2445e461
MC
10521 netdev_err(tp->dev,
10522 "Register test failed at offset %x\n", offset);
a71116d1
MC
10523 tw32(offset, save_val);
10524 return -EIO;
10525}
10526
7942e1db
MC
10527static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
10528{
f71e1309 10529 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
7942e1db
MC
10530 int i;
10531 u32 j;
10532
e9edda69 10533 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
7942e1db
MC
10534 for (j = 0; j < len; j += 4) {
10535 u32 val;
10536
10537 tg3_write_mem(tp, offset + j, test_pattern[i]);
10538 tg3_read_mem(tp, offset + j, &val);
10539 if (val != test_pattern[i])
10540 return -EIO;
10541 }
10542 }
10543 return 0;
10544}
10545
10546static int tg3_test_memory(struct tg3 *tp)
10547{
10548 static struct mem_entry {
10549 u32 offset;
10550 u32 len;
10551 } mem_tbl_570x[] = {
38690194 10552 { 0x00000000, 0x00b50},
7942e1db
MC
10553 { 0x00002000, 0x1c000},
10554 { 0xffffffff, 0x00000}
10555 }, mem_tbl_5705[] = {
10556 { 0x00000100, 0x0000c},
10557 { 0x00000200, 0x00008},
7942e1db
MC
10558 { 0x00004000, 0x00800},
10559 { 0x00006000, 0x01000},
10560 { 0x00008000, 0x02000},
10561 { 0x00010000, 0x0e000},
10562 { 0xffffffff, 0x00000}
79f4d13a
MC
10563 }, mem_tbl_5755[] = {
10564 { 0x00000200, 0x00008},
10565 { 0x00004000, 0x00800},
10566 { 0x00006000, 0x00800},
10567 { 0x00008000, 0x02000},
10568 { 0x00010000, 0x0c000},
10569 { 0xffffffff, 0x00000}
b16250e3
MC
10570 }, mem_tbl_5906[] = {
10571 { 0x00000200, 0x00008},
10572 { 0x00004000, 0x00400},
10573 { 0x00006000, 0x00400},
10574 { 0x00008000, 0x01000},
10575 { 0x00010000, 0x01000},
10576 { 0xffffffff, 0x00000}
8b5a6c42
MC
10577 }, mem_tbl_5717[] = {
10578 { 0x00000200, 0x00008},
10579 { 0x00010000, 0x0a000},
10580 { 0x00020000, 0x13c00},
10581 { 0xffffffff, 0x00000}
10582 }, mem_tbl_57765[] = {
10583 { 0x00000200, 0x00008},
10584 { 0x00004000, 0x00800},
10585 { 0x00006000, 0x09800},
10586 { 0x00010000, 0x0a000},
10587 { 0xffffffff, 0x00000}
7942e1db
MC
10588 };
10589 struct mem_entry *mem_tbl;
10590 int err = 0;
10591 int i;
10592
a50d0796
MC
10593 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
10594 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8b5a6c42
MC
10595 mem_tbl = mem_tbl_5717;
10596 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
10597 mem_tbl = mem_tbl_57765;
10598 else if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
321d32a0
MC
10599 mem_tbl = mem_tbl_5755;
10600 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
10601 mem_tbl = mem_tbl_5906;
10602 else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
10603 mem_tbl = mem_tbl_5705;
10604 else
7942e1db
MC
10605 mem_tbl = mem_tbl_570x;
10606
10607 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
10608 if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
10609 mem_tbl[i].len)) != 0)
10610 break;
10611 }
6aa20a22 10612
7942e1db
MC
10613 return err;
10614}
10615
9f40dead
MC
10616#define TG3_MAC_LOOPBACK 0
10617#define TG3_PHY_LOOPBACK 1
10618
10619static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
c76949a6 10620{
9f40dead 10621 u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
fd2ce37f 10622 u32 desc_idx, coal_now;
c76949a6
MC
10623 struct sk_buff *skb, *rx_skb;
10624 u8 *tx_data;
10625 dma_addr_t map;
10626 int num_pkts, tx_len, rx_len, i, err;
10627 struct tg3_rx_buffer_desc *desc;
898a56f8 10628 struct tg3_napi *tnapi, *rnapi;
21f581a5 10629 struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
c76949a6 10630
c8873405
MC
10631 tnapi = &tp->napi[0];
10632 rnapi = &tp->napi[0];
0c1d0e2b 10633 if (tp->irq_cnt > 1) {
0c1d0e2b 10634 rnapi = &tp->napi[1];
c8873405
MC
10635 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
10636 tnapi = &tp->napi[1];
0c1d0e2b 10637 }
fd2ce37f 10638 coal_now = tnapi->coal_now | rnapi->coal_now;
898a56f8 10639
9f40dead 10640 if (loopback_mode == TG3_MAC_LOOPBACK) {
c94e3941
MC
10641 /* HW errata - mac loopback fails in some cases on 5780.
10642 * Normal traffic and PHY loopback are not affected by
10643 * errata.
10644 */
10645 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
10646 return 0;
10647
9f40dead 10648 mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
e8f3f6ca
MC
10649 MAC_MODE_PORT_INT_LPBACK;
10650 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
10651 mac_mode |= MAC_MODE_LINK_POLARITY;
3f7045c1
MC
10652 if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
10653 mac_mode |= MAC_MODE_PORT_MODE_MII;
10654 else
10655 mac_mode |= MAC_MODE_PORT_MODE_GMII;
9f40dead
MC
10656 tw32(MAC_MODE, mac_mode);
10657 } else if (loopback_mode == TG3_PHY_LOOPBACK) {
3f7045c1
MC
10658 u32 val;
10659
7f97a4bd
MC
10660 if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
10661 tg3_phy_fet_toggle_apd(tp, false);
5d64ad34
MC
10662 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
10663 } else
10664 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
3f7045c1 10665
9ef8ca99
MC
10666 tg3_phy_toggle_automdix(tp, 0);
10667
3f7045c1 10668 tg3_writephy(tp, MII_BMCR, val);
c94e3941 10669 udelay(40);
5d64ad34 10670
e8f3f6ca 10671 mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
7f97a4bd 10672 if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
1061b7c5
MC
10673 tg3_writephy(tp, MII_TG3_FET_PTEST,
10674 MII_TG3_FET_PTEST_FRC_TX_LINK |
10675 MII_TG3_FET_PTEST_FRC_TX_LOCK);
10676 /* The write needs to be flushed for the AC131 */
10677 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
10678 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
5d64ad34
MC
10679 mac_mode |= MAC_MODE_PORT_MODE_MII;
10680 } else
10681 mac_mode |= MAC_MODE_PORT_MODE_GMII;
b16250e3 10682
c94e3941
MC
10683 /* reset to prevent losing 1st rx packet intermittently */
10684 if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
10685 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
10686 udelay(10);
10687 tw32_f(MAC_RX_MODE, tp->rx_mode);
10688 }
e8f3f6ca 10689 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
79eb6904
MC
10690 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
10691 if (masked_phy_id == TG3_PHY_ID_BCM5401)
e8f3f6ca 10692 mac_mode &= ~MAC_MODE_LINK_POLARITY;
79eb6904 10693 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
e8f3f6ca 10694 mac_mode |= MAC_MODE_LINK_POLARITY;
ff18ff02
MC
10695 tg3_writephy(tp, MII_TG3_EXT_CTRL,
10696 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
10697 }
9f40dead 10698 tw32(MAC_MODE, mac_mode);
859a5887 10699 } else {
9f40dead 10700 return -EINVAL;
859a5887 10701 }
c76949a6
MC
10702
10703 err = -EIO;
10704
c76949a6 10705 tx_len = 1514;
a20e9c62 10706 skb = netdev_alloc_skb(tp->dev, tx_len);
a50bb7b9
JJ
10707 if (!skb)
10708 return -ENOMEM;
10709
c76949a6
MC
10710 tx_data = skb_put(skb, tx_len);
10711 memcpy(tx_data, tp->dev->dev_addr, 6);
10712 memset(tx_data + 6, 0x0, 8);
10713
10714 tw32(MAC_RX_MTU_SIZE, tx_len + 4);
10715
10716 for (i = 14; i < tx_len; i++)
10717 tx_data[i] = (u8) (i & 0xff);
10718
f4188d8a
AD
10719 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
10720 if (pci_dma_mapping_error(tp->pdev, map)) {
a21771dd
MC
10721 dev_kfree_skb(skb);
10722 return -EIO;
10723 }
c76949a6
MC
10724
10725 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 10726 rnapi->coal_now);
c76949a6
MC
10727
10728 udelay(10);
10729
898a56f8 10730 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
c76949a6 10731
c76949a6
MC
10732 num_pkts = 0;
10733
f4188d8a 10734 tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
c76949a6 10735
f3f3f27e 10736 tnapi->tx_prod++;
c76949a6
MC
10737 num_pkts++;
10738
f3f3f27e
MC
10739 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
10740 tr32_mailbox(tnapi->prodmbox);
c76949a6
MC
10741
10742 udelay(10);
10743
303fc921
MC
10744 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
10745 for (i = 0; i < 35; i++) {
c76949a6 10746 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 10747 coal_now);
c76949a6
MC
10748
10749 udelay(10);
10750
898a56f8
MC
10751 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
10752 rx_idx = rnapi->hw_status->idx[0].rx_producer;
f3f3f27e 10753 if ((tx_idx == tnapi->tx_prod) &&
c76949a6
MC
10754 (rx_idx == (rx_start_idx + num_pkts)))
10755 break;
10756 }
10757
f4188d8a 10758 pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
c76949a6
MC
10759 dev_kfree_skb(skb);
10760
f3f3f27e 10761 if (tx_idx != tnapi->tx_prod)
c76949a6
MC
10762 goto out;
10763
10764 if (rx_idx != rx_start_idx + num_pkts)
10765 goto out;
10766
72334482 10767 desc = &rnapi->rx_rcb[rx_start_idx];
c76949a6
MC
10768 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
10769 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
10770 if (opaque_key != RXD_OPAQUE_RING_STD)
10771 goto out;
10772
10773 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
10774 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
10775 goto out;
10776
10777 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
10778 if (rx_len != tx_len)
10779 goto out;
10780
21f581a5 10781 rx_skb = tpr->rx_std_buffers[desc_idx].skb;
c76949a6 10782
4e5e4f0d 10783 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
c76949a6
MC
10784 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
10785
10786 for (i = 14; i < tx_len; i++) {
10787 if (*(rx_skb->data + i) != (u8) (i & 0xff))
10788 goto out;
10789 }
10790 err = 0;
6aa20a22 10791
c76949a6
MC
10792 /* tg3_free_rings will unmap and free the rx_skb */
10793out:
10794 return err;
10795}
10796
9f40dead
MC
10797#define TG3_MAC_LOOPBACK_FAILED 1
10798#define TG3_PHY_LOOPBACK_FAILED 2
10799#define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
10800 TG3_PHY_LOOPBACK_FAILED)
10801
10802static int tg3_test_loopback(struct tg3 *tp)
10803{
10804 int err = 0;
9936bcf6 10805 u32 cpmuctrl = 0;
9f40dead
MC
10806
10807 if (!netif_running(tp->dev))
10808 return TG3_LOOPBACK_FAILED;
10809
b9ec6c1b
MC
10810 err = tg3_reset_hw(tp, 1);
10811 if (err)
10812 return TG3_LOOPBACK_FAILED;
9f40dead 10813
6833c043
MC
10814 /* Turn off gphy autopowerdown. */
10815 if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
10816 tg3_phy_toggle_apd(tp, false);
10817
321d32a0 10818 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
9936bcf6
MC
10819 int i;
10820 u32 status;
10821
10822 tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
10823
10824 /* Wait for up to 40 microseconds to acquire lock. */
10825 for (i = 0; i < 4; i++) {
10826 status = tr32(TG3_CPMU_MUTEX_GNT);
10827 if (status == CPMU_MUTEX_GNT_DRIVER)
10828 break;
10829 udelay(10);
10830 }
10831
10832 if (status != CPMU_MUTEX_GNT_DRIVER)
10833 return TG3_LOOPBACK_FAILED;
10834
b2a5c19c 10835 /* Turn off link-based power management. */
e875093c 10836 cpmuctrl = tr32(TG3_CPMU_CTRL);
109115e1
MC
10837 tw32(TG3_CPMU_CTRL,
10838 cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
10839 CPMU_CTRL_LINK_AWARE_MODE));
9936bcf6
MC
10840 }
10841
9f40dead
MC
10842 if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
10843 err |= TG3_MAC_LOOPBACK_FAILED;
9936bcf6 10844
321d32a0 10845 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
9936bcf6
MC
10846 tw32(TG3_CPMU_CTRL, cpmuctrl);
10847
10848 /* Release the mutex */
10849 tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
10850 }
10851
dd477003
MC
10852 if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
10853 !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
9f40dead
MC
10854 if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
10855 err |= TG3_PHY_LOOPBACK_FAILED;
10856 }
10857
6833c043
MC
10858 /* Re-enable gphy autopowerdown. */
10859 if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
10860 tg3_phy_toggle_apd(tp, true);
10861
9f40dead
MC
10862 return err;
10863}
10864
4cafd3f5
MC
10865static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
10866 u64 *data)
10867{
566f86ad
MC
10868 struct tg3 *tp = netdev_priv(dev);
10869
bc1c7567
MC
10870 if (tp->link_config.phy_is_low_power)
10871 tg3_set_power_state(tp, PCI_D0);
10872
566f86ad
MC
10873 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
10874
10875 if (tg3_test_nvram(tp) != 0) {
10876 etest->flags |= ETH_TEST_FL_FAILED;
10877 data[0] = 1;
10878 }
ca43007a
MC
10879 if (tg3_test_link(tp) != 0) {
10880 etest->flags |= ETH_TEST_FL_FAILED;
10881 data[1] = 1;
10882 }
a71116d1 10883 if (etest->flags & ETH_TEST_FL_OFFLINE) {
b02fd9e3 10884 int err, err2 = 0, irq_sync = 0;
bbe832c0
MC
10885
10886 if (netif_running(dev)) {
b02fd9e3 10887 tg3_phy_stop(tp);
a71116d1 10888 tg3_netif_stop(tp);
bbe832c0
MC
10889 irq_sync = 1;
10890 }
a71116d1 10891
bbe832c0 10892 tg3_full_lock(tp, irq_sync);
a71116d1
MC
10893
10894 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
ec41c7df 10895 err = tg3_nvram_lock(tp);
a71116d1
MC
10896 tg3_halt_cpu(tp, RX_CPU_BASE);
10897 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
10898 tg3_halt_cpu(tp, TX_CPU_BASE);
ec41c7df
MC
10899 if (!err)
10900 tg3_nvram_unlock(tp);
a71116d1 10901
d9ab5ad1
MC
10902 if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
10903 tg3_phy_reset(tp);
10904
a71116d1
MC
10905 if (tg3_test_registers(tp) != 0) {
10906 etest->flags |= ETH_TEST_FL_FAILED;
10907 data[2] = 1;
10908 }
7942e1db
MC
10909 if (tg3_test_memory(tp) != 0) {
10910 etest->flags |= ETH_TEST_FL_FAILED;
10911 data[3] = 1;
10912 }
9f40dead 10913 if ((data[4] = tg3_test_loopback(tp)) != 0)
c76949a6 10914 etest->flags |= ETH_TEST_FL_FAILED;
a71116d1 10915
f47c11ee
DM
10916 tg3_full_unlock(tp);
10917
d4bc3927
MC
10918 if (tg3_test_interrupt(tp) != 0) {
10919 etest->flags |= ETH_TEST_FL_FAILED;
10920 data[5] = 1;
10921 }
f47c11ee
DM
10922
10923 tg3_full_lock(tp, 0);
d4bc3927 10924
a71116d1
MC
10925 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10926 if (netif_running(dev)) {
10927 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
b02fd9e3
MC
10928 err2 = tg3_restart_hw(tp, 1);
10929 if (!err2)
b9ec6c1b 10930 tg3_netif_start(tp);
a71116d1 10931 }
f47c11ee
DM
10932
10933 tg3_full_unlock(tp);
b02fd9e3
MC
10934
10935 if (irq_sync && !err2)
10936 tg3_phy_start(tp);
a71116d1 10937 }
bc1c7567
MC
10938 if (tp->link_config.phy_is_low_power)
10939 tg3_set_power_state(tp, PCI_D3hot);
10940
4cafd3f5
MC
10941}
10942
1da177e4
LT
10943static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
10944{
10945 struct mii_ioctl_data *data = if_mii(ifr);
10946 struct tg3 *tp = netdev_priv(dev);
10947 int err;
10948
b02fd9e3 10949 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
3f0e3ad7 10950 struct phy_device *phydev;
b02fd9e3
MC
10951 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
10952 return -EAGAIN;
3f0e3ad7
MC
10953 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10954 return phy_mii_ioctl(phydev, data, cmd);
b02fd9e3
MC
10955 }
10956
33f401ae 10957 switch (cmd) {
1da177e4 10958 case SIOCGMIIPHY:
882e9793 10959 data->phy_id = tp->phy_addr;
1da177e4
LT
10960
10961 /* fallthru */
10962 case SIOCGMIIREG: {
10963 u32 mii_regval;
10964
10965 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
10966 break; /* We have no PHY */
10967
bc1c7567
MC
10968 if (tp->link_config.phy_is_low_power)
10969 return -EAGAIN;
10970
f47c11ee 10971 spin_lock_bh(&tp->lock);
1da177e4 10972 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
f47c11ee 10973 spin_unlock_bh(&tp->lock);
1da177e4
LT
10974
10975 data->val_out = mii_regval;
10976
10977 return err;
10978 }
10979
10980 case SIOCSMIIREG:
10981 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
10982 break; /* We have no PHY */
10983
bc1c7567
MC
10984 if (tp->link_config.phy_is_low_power)
10985 return -EAGAIN;
10986
f47c11ee 10987 spin_lock_bh(&tp->lock);
1da177e4 10988 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
f47c11ee 10989 spin_unlock_bh(&tp->lock);
1da177e4
LT
10990
10991 return err;
10992
10993 default:
10994 /* do nothing */
10995 break;
10996 }
10997 return -EOPNOTSUPP;
10998}
10999
11000#if TG3_VLAN_TAG_USED
11001static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
11002{
11003 struct tg3 *tp = netdev_priv(dev);
11004
844b3eed
MC
11005 if (!netif_running(dev)) {
11006 tp->vlgrp = grp;
11007 return;
11008 }
11009
11010 tg3_netif_stop(tp);
29315e87 11011
f47c11ee 11012 tg3_full_lock(tp, 0);
1da177e4
LT
11013
11014 tp->vlgrp = grp;
11015
11016 /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
11017 __tg3_set_rx_mode(dev);
11018
844b3eed 11019 tg3_netif_start(tp);
46966545
MC
11020
11021 tg3_full_unlock(tp);
1da177e4 11022}
1da177e4
LT
11023#endif
11024
15f9850d
DM
11025static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11026{
11027 struct tg3 *tp = netdev_priv(dev);
11028
11029 memcpy(ec, &tp->coal, sizeof(*ec));
11030 return 0;
11031}
11032
d244c892
MC
11033static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11034{
11035 struct tg3 *tp = netdev_priv(dev);
11036 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
11037 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
11038
11039 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
11040 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
11041 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
11042 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
11043 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
11044 }
11045
11046 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
11047 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
11048 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
11049 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
11050 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
11051 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
11052 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
11053 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
11054 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
11055 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
11056 return -EINVAL;
11057
11058 /* No rx interrupts will be generated if both are zero */
11059 if ((ec->rx_coalesce_usecs == 0) &&
11060 (ec->rx_max_coalesced_frames == 0))
11061 return -EINVAL;
11062
11063 /* No tx interrupts will be generated if both are zero */
11064 if ((ec->tx_coalesce_usecs == 0) &&
11065 (ec->tx_max_coalesced_frames == 0))
11066 return -EINVAL;
11067
11068 /* Only copy relevant parameters, ignore all others. */
11069 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
11070 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
11071 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
11072 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
11073 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
11074 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
11075 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
11076 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
11077 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
11078
11079 if (netif_running(dev)) {
11080 tg3_full_lock(tp, 0);
11081 __tg3_set_coalesce(tp, &tp->coal);
11082 tg3_full_unlock(tp);
11083 }
11084 return 0;
11085}
11086
7282d491 11087static const struct ethtool_ops tg3_ethtool_ops = {
1da177e4
LT
11088 .get_settings = tg3_get_settings,
11089 .set_settings = tg3_set_settings,
11090 .get_drvinfo = tg3_get_drvinfo,
11091 .get_regs_len = tg3_get_regs_len,
11092 .get_regs = tg3_get_regs,
11093 .get_wol = tg3_get_wol,
11094 .set_wol = tg3_set_wol,
11095 .get_msglevel = tg3_get_msglevel,
11096 .set_msglevel = tg3_set_msglevel,
11097 .nway_reset = tg3_nway_reset,
11098 .get_link = ethtool_op_get_link,
11099 .get_eeprom_len = tg3_get_eeprom_len,
11100 .get_eeprom = tg3_get_eeprom,
11101 .set_eeprom = tg3_set_eeprom,
11102 .get_ringparam = tg3_get_ringparam,
11103 .set_ringparam = tg3_set_ringparam,
11104 .get_pauseparam = tg3_get_pauseparam,
11105 .set_pauseparam = tg3_set_pauseparam,
11106 .get_rx_csum = tg3_get_rx_csum,
11107 .set_rx_csum = tg3_set_rx_csum,
1da177e4 11108 .set_tx_csum = tg3_set_tx_csum,
1da177e4 11109 .set_sg = ethtool_op_set_sg,
1da177e4 11110 .set_tso = tg3_set_tso,
4cafd3f5 11111 .self_test = tg3_self_test,
1da177e4 11112 .get_strings = tg3_get_strings,
4009a93d 11113 .phys_id = tg3_phys_id,
1da177e4 11114 .get_ethtool_stats = tg3_get_ethtool_stats,
15f9850d 11115 .get_coalesce = tg3_get_coalesce,
d244c892 11116 .set_coalesce = tg3_set_coalesce,
b9f2c044 11117 .get_sset_count = tg3_get_sset_count,
1da177e4
LT
11118};
11119
11120static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
11121{
1b27777a 11122 u32 cursize, val, magic;
1da177e4
LT
11123
11124 tp->nvram_size = EEPROM_CHIP_SIZE;
11125
e4f34110 11126 if (tg3_nvram_read(tp, 0, &magic) != 0)
1da177e4
LT
11127 return;
11128
b16250e3
MC
11129 if ((magic != TG3_EEPROM_MAGIC) &&
11130 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
11131 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
1da177e4
LT
11132 return;
11133
11134 /*
11135 * Size the chip by reading offsets at increasing powers of two.
11136 * When we encounter our validation signature, we know the addressing
11137 * has wrapped around, and thus have our chip size.
11138 */
1b27777a 11139 cursize = 0x10;
1da177e4
LT
11140
11141 while (cursize < tp->nvram_size) {
e4f34110 11142 if (tg3_nvram_read(tp, cursize, &val) != 0)
1da177e4
LT
11143 return;
11144
1820180b 11145 if (val == magic)
1da177e4
LT
11146 break;
11147
11148 cursize <<= 1;
11149 }
11150
11151 tp->nvram_size = cursize;
11152}
6aa20a22 11153
1da177e4
LT
11154static void __devinit tg3_get_nvram_size(struct tg3 *tp)
11155{
11156 u32 val;
11157
df259d8c
MC
11158 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
11159 tg3_nvram_read(tp, 0, &val) != 0)
1b27777a
MC
11160 return;
11161
11162 /* Selfboot format */
1820180b 11163 if (val != TG3_EEPROM_MAGIC) {
1b27777a
MC
11164 tg3_get_eeprom_size(tp);
11165 return;
11166 }
11167
6d348f2c 11168 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
1da177e4 11169 if (val != 0) {
6d348f2c
MC
11170 /* This is confusing. We want to operate on the
11171 * 16-bit value at offset 0xf2. The tg3_nvram_read()
11172 * call will read from NVRAM and byteswap the data
11173 * according to the byteswapping settings for all
11174 * other register accesses. This ensures the data we
11175 * want will always reside in the lower 16-bits.
11176 * However, the data in NVRAM is in LE format, which
11177 * means the data from the NVRAM read will always be
11178 * opposite the endianness of the CPU. The 16-bit
11179 * byteswap then brings the data to CPU endianness.
11180 */
11181 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
1da177e4
LT
11182 return;
11183 }
11184 }
fd1122a2 11185 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
1da177e4
LT
11186}
11187
11188static void __devinit tg3_get_nvram_info(struct tg3 *tp)
11189{
11190 u32 nvcfg1;
11191
11192 nvcfg1 = tr32(NVRAM_CFG1);
11193 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
11194 tp->tg3_flags2 |= TG3_FLG2_FLASH;
8590a603 11195 } else {
1da177e4
LT
11196 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11197 tw32(NVRAM_CFG1, nvcfg1);
11198 }
11199
4c987487 11200 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
a4e2b347 11201 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
1da177e4 11202 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
8590a603
MC
11203 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
11204 tp->nvram_jedecnum = JEDEC_ATMEL;
11205 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
11206 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11207 break;
11208 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
11209 tp->nvram_jedecnum = JEDEC_ATMEL;
11210 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
11211 break;
11212 case FLASH_VENDOR_ATMEL_EEPROM:
11213 tp->nvram_jedecnum = JEDEC_ATMEL;
11214 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11215 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11216 break;
11217 case FLASH_VENDOR_ST:
11218 tp->nvram_jedecnum = JEDEC_ST;
11219 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
11220 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11221 break;
11222 case FLASH_VENDOR_SAIFUN:
11223 tp->nvram_jedecnum = JEDEC_SAIFUN;
11224 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
11225 break;
11226 case FLASH_VENDOR_SST_SMALL:
11227 case FLASH_VENDOR_SST_LARGE:
11228 tp->nvram_jedecnum = JEDEC_SST;
11229 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
11230 break;
1da177e4 11231 }
8590a603 11232 } else {
1da177e4
LT
11233 tp->nvram_jedecnum = JEDEC_ATMEL;
11234 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
11235 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11236 }
11237}
11238
a1b950d5
MC
11239static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
11240{
11241 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
11242 case FLASH_5752PAGE_SIZE_256:
11243 tp->nvram_pagesize = 256;
11244 break;
11245 case FLASH_5752PAGE_SIZE_512:
11246 tp->nvram_pagesize = 512;
11247 break;
11248 case FLASH_5752PAGE_SIZE_1K:
11249 tp->nvram_pagesize = 1024;
11250 break;
11251 case FLASH_5752PAGE_SIZE_2K:
11252 tp->nvram_pagesize = 2048;
11253 break;
11254 case FLASH_5752PAGE_SIZE_4K:
11255 tp->nvram_pagesize = 4096;
11256 break;
11257 case FLASH_5752PAGE_SIZE_264:
11258 tp->nvram_pagesize = 264;
11259 break;
11260 case FLASH_5752PAGE_SIZE_528:
11261 tp->nvram_pagesize = 528;
11262 break;
11263 }
11264}
11265
361b4ac2
MC
11266static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
11267{
11268 u32 nvcfg1;
11269
11270 nvcfg1 = tr32(NVRAM_CFG1);
11271
e6af301b
MC
11272 /* NVRAM protection for TPM */
11273 if (nvcfg1 & (1 << 27))
f66a29b0 11274 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
e6af301b 11275
361b4ac2 11276 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
11277 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
11278 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
11279 tp->nvram_jedecnum = JEDEC_ATMEL;
11280 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11281 break;
11282 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11283 tp->nvram_jedecnum = JEDEC_ATMEL;
11284 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11285 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11286 break;
11287 case FLASH_5752VENDOR_ST_M45PE10:
11288 case FLASH_5752VENDOR_ST_M45PE20:
11289 case FLASH_5752VENDOR_ST_M45PE40:
11290 tp->nvram_jedecnum = JEDEC_ST;
11291 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11292 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11293 break;
361b4ac2
MC
11294 }
11295
11296 if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
a1b950d5 11297 tg3_nvram_get_pagesize(tp, nvcfg1);
8590a603 11298 } else {
361b4ac2
MC
11299 /* For eeprom, set pagesize to maximum eeprom size */
11300 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11301
11302 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11303 tw32(NVRAM_CFG1, nvcfg1);
11304 }
11305}
11306
d3c7b886
MC
11307static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
11308{
989a9d23 11309 u32 nvcfg1, protect = 0;
d3c7b886
MC
11310
11311 nvcfg1 = tr32(NVRAM_CFG1);
11312
11313 /* NVRAM protection for TPM */
989a9d23 11314 if (nvcfg1 & (1 << 27)) {
f66a29b0 11315 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
989a9d23
MC
11316 protect = 1;
11317 }
d3c7b886 11318
989a9d23
MC
11319 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
11320 switch (nvcfg1) {
8590a603
MC
11321 case FLASH_5755VENDOR_ATMEL_FLASH_1:
11322 case FLASH_5755VENDOR_ATMEL_FLASH_2:
11323 case FLASH_5755VENDOR_ATMEL_FLASH_3:
11324 case FLASH_5755VENDOR_ATMEL_FLASH_5:
11325 tp->nvram_jedecnum = JEDEC_ATMEL;
11326 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11327 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11328 tp->nvram_pagesize = 264;
11329 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
11330 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
11331 tp->nvram_size = (protect ? 0x3e200 :
11332 TG3_NVRAM_SIZE_512KB);
11333 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
11334 tp->nvram_size = (protect ? 0x1f200 :
11335 TG3_NVRAM_SIZE_256KB);
11336 else
11337 tp->nvram_size = (protect ? 0x1f200 :
11338 TG3_NVRAM_SIZE_128KB);
11339 break;
11340 case FLASH_5752VENDOR_ST_M45PE10:
11341 case FLASH_5752VENDOR_ST_M45PE20:
11342 case FLASH_5752VENDOR_ST_M45PE40:
11343 tp->nvram_jedecnum = JEDEC_ST;
11344 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11345 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11346 tp->nvram_pagesize = 256;
11347 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
11348 tp->nvram_size = (protect ?
11349 TG3_NVRAM_SIZE_64KB :
11350 TG3_NVRAM_SIZE_128KB);
11351 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
11352 tp->nvram_size = (protect ?
11353 TG3_NVRAM_SIZE_64KB :
11354 TG3_NVRAM_SIZE_256KB);
11355 else
11356 tp->nvram_size = (protect ?
11357 TG3_NVRAM_SIZE_128KB :
11358 TG3_NVRAM_SIZE_512KB);
11359 break;
d3c7b886
MC
11360 }
11361}
11362
1b27777a
MC
11363static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
11364{
11365 u32 nvcfg1;
11366
11367 nvcfg1 = tr32(NVRAM_CFG1);
11368
11369 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
11370 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
11371 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
11372 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
11373 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
11374 tp->nvram_jedecnum = JEDEC_ATMEL;
11375 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11376 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
1b27777a 11377
8590a603
MC
11378 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11379 tw32(NVRAM_CFG1, nvcfg1);
11380 break;
11381 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11382 case FLASH_5755VENDOR_ATMEL_FLASH_1:
11383 case FLASH_5755VENDOR_ATMEL_FLASH_2:
11384 case FLASH_5755VENDOR_ATMEL_FLASH_3:
11385 tp->nvram_jedecnum = JEDEC_ATMEL;
11386 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11387 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11388 tp->nvram_pagesize = 264;
11389 break;
11390 case FLASH_5752VENDOR_ST_M45PE10:
11391 case FLASH_5752VENDOR_ST_M45PE20:
11392 case FLASH_5752VENDOR_ST_M45PE40:
11393 tp->nvram_jedecnum = JEDEC_ST;
11394 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11395 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11396 tp->nvram_pagesize = 256;
11397 break;
1b27777a
MC
11398 }
11399}
11400
6b91fa02
MC
11401static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
11402{
11403 u32 nvcfg1, protect = 0;
11404
11405 nvcfg1 = tr32(NVRAM_CFG1);
11406
11407 /* NVRAM protection for TPM */
11408 if (nvcfg1 & (1 << 27)) {
f66a29b0 11409 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
6b91fa02
MC
11410 protect = 1;
11411 }
11412
11413 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
11414 switch (nvcfg1) {
8590a603
MC
11415 case FLASH_5761VENDOR_ATMEL_ADB021D:
11416 case FLASH_5761VENDOR_ATMEL_ADB041D:
11417 case FLASH_5761VENDOR_ATMEL_ADB081D:
11418 case FLASH_5761VENDOR_ATMEL_ADB161D:
11419 case FLASH_5761VENDOR_ATMEL_MDB021D:
11420 case FLASH_5761VENDOR_ATMEL_MDB041D:
11421 case FLASH_5761VENDOR_ATMEL_MDB081D:
11422 case FLASH_5761VENDOR_ATMEL_MDB161D:
11423 tp->nvram_jedecnum = JEDEC_ATMEL;
11424 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11425 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11426 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
11427 tp->nvram_pagesize = 256;
11428 break;
11429 case FLASH_5761VENDOR_ST_A_M45PE20:
11430 case FLASH_5761VENDOR_ST_A_M45PE40:
11431 case FLASH_5761VENDOR_ST_A_M45PE80:
11432 case FLASH_5761VENDOR_ST_A_M45PE16:
11433 case FLASH_5761VENDOR_ST_M_M45PE20:
11434 case FLASH_5761VENDOR_ST_M_M45PE40:
11435 case FLASH_5761VENDOR_ST_M_M45PE80:
11436 case FLASH_5761VENDOR_ST_M_M45PE16:
11437 tp->nvram_jedecnum = JEDEC_ST;
11438 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11439 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11440 tp->nvram_pagesize = 256;
11441 break;
6b91fa02
MC
11442 }
11443
11444 if (protect) {
11445 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
11446 } else {
11447 switch (nvcfg1) {
8590a603
MC
11448 case FLASH_5761VENDOR_ATMEL_ADB161D:
11449 case FLASH_5761VENDOR_ATMEL_MDB161D:
11450 case FLASH_5761VENDOR_ST_A_M45PE16:
11451 case FLASH_5761VENDOR_ST_M_M45PE16:
11452 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
11453 break;
11454 case FLASH_5761VENDOR_ATMEL_ADB081D:
11455 case FLASH_5761VENDOR_ATMEL_MDB081D:
11456 case FLASH_5761VENDOR_ST_A_M45PE80:
11457 case FLASH_5761VENDOR_ST_M_M45PE80:
11458 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
11459 break;
11460 case FLASH_5761VENDOR_ATMEL_ADB041D:
11461 case FLASH_5761VENDOR_ATMEL_MDB041D:
11462 case FLASH_5761VENDOR_ST_A_M45PE40:
11463 case FLASH_5761VENDOR_ST_M_M45PE40:
11464 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11465 break;
11466 case FLASH_5761VENDOR_ATMEL_ADB021D:
11467 case FLASH_5761VENDOR_ATMEL_MDB021D:
11468 case FLASH_5761VENDOR_ST_A_M45PE20:
11469 case FLASH_5761VENDOR_ST_M_M45PE20:
11470 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11471 break;
6b91fa02
MC
11472 }
11473 }
11474}
11475
b5d3772c
MC
11476static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
11477{
11478 tp->nvram_jedecnum = JEDEC_ATMEL;
11479 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11480 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11481}
11482
321d32a0
MC
11483static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
11484{
11485 u32 nvcfg1;
11486
11487 nvcfg1 = tr32(NVRAM_CFG1);
11488
11489 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11490 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
11491 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
11492 tp->nvram_jedecnum = JEDEC_ATMEL;
11493 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11494 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11495
11496 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11497 tw32(NVRAM_CFG1, nvcfg1);
11498 return;
11499 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11500 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
11501 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
11502 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
11503 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
11504 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
11505 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
11506 tp->nvram_jedecnum = JEDEC_ATMEL;
11507 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11508 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11509
11510 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11511 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11512 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
11513 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
11514 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11515 break;
11516 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
11517 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
11518 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11519 break;
11520 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
11521 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
11522 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11523 break;
11524 }
11525 break;
11526 case FLASH_5752VENDOR_ST_M45PE10:
11527 case FLASH_5752VENDOR_ST_M45PE20:
11528 case FLASH_5752VENDOR_ST_M45PE40:
11529 tp->nvram_jedecnum = JEDEC_ST;
11530 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11531 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11532
11533 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11534 case FLASH_5752VENDOR_ST_M45PE10:
11535 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11536 break;
11537 case FLASH_5752VENDOR_ST_M45PE20:
11538 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11539 break;
11540 case FLASH_5752VENDOR_ST_M45PE40:
11541 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11542 break;
11543 }
11544 break;
11545 default:
df259d8c 11546 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
321d32a0
MC
11547 return;
11548 }
11549
a1b950d5
MC
11550 tg3_nvram_get_pagesize(tp, nvcfg1);
11551 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
321d32a0 11552 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
a1b950d5
MC
11553}
11554
11555
11556static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
11557{
11558 u32 nvcfg1;
11559
11560 nvcfg1 = tr32(NVRAM_CFG1);
11561
11562 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11563 case FLASH_5717VENDOR_ATMEL_EEPROM:
11564 case FLASH_5717VENDOR_MICRO_EEPROM:
11565 tp->nvram_jedecnum = JEDEC_ATMEL;
11566 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11567 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11568
11569 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11570 tw32(NVRAM_CFG1, nvcfg1);
11571 return;
11572 case FLASH_5717VENDOR_ATMEL_MDB011D:
11573 case FLASH_5717VENDOR_ATMEL_ADB011B:
11574 case FLASH_5717VENDOR_ATMEL_ADB011D:
11575 case FLASH_5717VENDOR_ATMEL_MDB021D:
11576 case FLASH_5717VENDOR_ATMEL_ADB021B:
11577 case FLASH_5717VENDOR_ATMEL_ADB021D:
11578 case FLASH_5717VENDOR_ATMEL_45USPT:
11579 tp->nvram_jedecnum = JEDEC_ATMEL;
11580 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11581 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11582
11583 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11584 case FLASH_5717VENDOR_ATMEL_MDB021D:
11585 case FLASH_5717VENDOR_ATMEL_ADB021B:
11586 case FLASH_5717VENDOR_ATMEL_ADB021D:
11587 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11588 break;
11589 default:
11590 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11591 break;
11592 }
321d32a0 11593 break;
a1b950d5
MC
11594 case FLASH_5717VENDOR_ST_M_M25PE10:
11595 case FLASH_5717VENDOR_ST_A_M25PE10:
11596 case FLASH_5717VENDOR_ST_M_M45PE10:
11597 case FLASH_5717VENDOR_ST_A_M45PE10:
11598 case FLASH_5717VENDOR_ST_M_M25PE20:
11599 case FLASH_5717VENDOR_ST_A_M25PE20:
11600 case FLASH_5717VENDOR_ST_M_M45PE20:
11601 case FLASH_5717VENDOR_ST_A_M45PE20:
11602 case FLASH_5717VENDOR_ST_25USPT:
11603 case FLASH_5717VENDOR_ST_45USPT:
11604 tp->nvram_jedecnum = JEDEC_ST;
11605 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11606 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11607
11608 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11609 case FLASH_5717VENDOR_ST_M_M25PE20:
11610 case FLASH_5717VENDOR_ST_A_M25PE20:
11611 case FLASH_5717VENDOR_ST_M_M45PE20:
11612 case FLASH_5717VENDOR_ST_A_M45PE20:
11613 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11614 break;
11615 default:
11616 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11617 break;
11618 }
321d32a0 11619 break;
a1b950d5
MC
11620 default:
11621 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
11622 return;
321d32a0 11623 }
a1b950d5
MC
11624
11625 tg3_nvram_get_pagesize(tp, nvcfg1);
11626 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
11627 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
321d32a0
MC
11628}
11629
1da177e4
LT
11630/* Chips other than 5700/5701 use the NVRAM for fetching info. */
11631static void __devinit tg3_nvram_init(struct tg3 *tp)
11632{
1da177e4
LT
11633 tw32_f(GRC_EEPROM_ADDR,
11634 (EEPROM_ADDR_FSM_RESET |
11635 (EEPROM_DEFAULT_CLOCK_PERIOD <<
11636 EEPROM_ADDR_CLKPERD_SHIFT)));
11637
9d57f01c 11638 msleep(1);
1da177e4
LT
11639
11640 /* Enable seeprom accesses. */
11641 tw32_f(GRC_LOCAL_CTRL,
11642 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
11643 udelay(100);
11644
11645 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
11646 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
11647 tp->tg3_flags |= TG3_FLAG_NVRAM;
11648
ec41c7df 11649 if (tg3_nvram_lock(tp)) {
5129c3a3
MC
11650 netdev_warn(tp->dev,
11651 "Cannot get nvram lock, %s failed\n",
05dbe005 11652 __func__);
ec41c7df
MC
11653 return;
11654 }
e6af301b 11655 tg3_enable_nvram_access(tp);
1da177e4 11656
989a9d23
MC
11657 tp->nvram_size = 0;
11658
361b4ac2
MC
11659 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
11660 tg3_get_5752_nvram_info(tp);
d3c7b886
MC
11661 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
11662 tg3_get_5755_nvram_info(tp);
d30cdd28 11663 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
57e6983c
MC
11664 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
11665 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1b27777a 11666 tg3_get_5787_nvram_info(tp);
6b91fa02
MC
11667 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
11668 tg3_get_5761_nvram_info(tp);
b5d3772c
MC
11669 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
11670 tg3_get_5906_nvram_info(tp);
b703df6f
MC
11671 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
11672 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
321d32a0 11673 tg3_get_57780_nvram_info(tp);
a50d0796
MC
11674 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
11675 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
a1b950d5 11676 tg3_get_5717_nvram_info(tp);
361b4ac2
MC
11677 else
11678 tg3_get_nvram_info(tp);
11679
989a9d23
MC
11680 if (tp->nvram_size == 0)
11681 tg3_get_nvram_size(tp);
1da177e4 11682
e6af301b 11683 tg3_disable_nvram_access(tp);
381291b7 11684 tg3_nvram_unlock(tp);
1da177e4
LT
11685
11686 } else {
11687 tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
11688
11689 tg3_get_eeprom_size(tp);
11690 }
11691}
11692
1da177e4
LT
11693static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
11694 u32 offset, u32 len, u8 *buf)
11695{
11696 int i, j, rc = 0;
11697 u32 val;
11698
11699 for (i = 0; i < len; i += 4) {
b9fc7dc5 11700 u32 addr;
a9dc529d 11701 __be32 data;
1da177e4
LT
11702
11703 addr = offset + i;
11704
11705 memcpy(&data, buf + i, 4);
11706
62cedd11
MC
11707 /*
11708 * The SEEPROM interface expects the data to always be opposite
11709 * the native endian format. We accomplish this by reversing
11710 * all the operations that would have been performed on the
11711 * data from a call to tg3_nvram_read_be32().
11712 */
11713 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
1da177e4
LT
11714
11715 val = tr32(GRC_EEPROM_ADDR);
11716 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
11717
11718 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
11719 EEPROM_ADDR_READ);
11720 tw32(GRC_EEPROM_ADDR, val |
11721 (0 << EEPROM_ADDR_DEVID_SHIFT) |
11722 (addr & EEPROM_ADDR_ADDR_MASK) |
11723 EEPROM_ADDR_START |
11724 EEPROM_ADDR_WRITE);
6aa20a22 11725
9d57f01c 11726 for (j = 0; j < 1000; j++) {
1da177e4
LT
11727 val = tr32(GRC_EEPROM_ADDR);
11728
11729 if (val & EEPROM_ADDR_COMPLETE)
11730 break;
9d57f01c 11731 msleep(1);
1da177e4
LT
11732 }
11733 if (!(val & EEPROM_ADDR_COMPLETE)) {
11734 rc = -EBUSY;
11735 break;
11736 }
11737 }
11738
11739 return rc;
11740}
11741
11742/* offset and length are dword aligned */
11743static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
11744 u8 *buf)
11745{
11746 int ret = 0;
11747 u32 pagesize = tp->nvram_pagesize;
11748 u32 pagemask = pagesize - 1;
11749 u32 nvram_cmd;
11750 u8 *tmp;
11751
11752 tmp = kmalloc(pagesize, GFP_KERNEL);
11753 if (tmp == NULL)
11754 return -ENOMEM;
11755
11756 while (len) {
11757 int j;
e6af301b 11758 u32 phy_addr, page_off, size;
1da177e4
LT
11759
11760 phy_addr = offset & ~pagemask;
6aa20a22 11761
1da177e4 11762 for (j = 0; j < pagesize; j += 4) {
a9dc529d
MC
11763 ret = tg3_nvram_read_be32(tp, phy_addr + j,
11764 (__be32 *) (tmp + j));
11765 if (ret)
1da177e4
LT
11766 break;
11767 }
11768 if (ret)
11769 break;
11770
c6cdf436 11771 page_off = offset & pagemask;
1da177e4
LT
11772 size = pagesize;
11773 if (len < size)
11774 size = len;
11775
11776 len -= size;
11777
11778 memcpy(tmp + page_off, buf, size);
11779
11780 offset = offset + (pagesize - page_off);
11781
e6af301b 11782 tg3_enable_nvram_access(tp);
1da177e4
LT
11783
11784 /*
11785 * Before we can erase the flash page, we need
11786 * to issue a special "write enable" command.
11787 */
11788 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
11789
11790 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
11791 break;
11792
11793 /* Erase the target page */
11794 tw32(NVRAM_ADDR, phy_addr);
11795
11796 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
11797 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
11798
c6cdf436 11799 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
1da177e4
LT
11800 break;
11801
11802 /* Issue another write enable to start the write. */
11803 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
11804
11805 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
11806 break;
11807
11808 for (j = 0; j < pagesize; j += 4) {
b9fc7dc5 11809 __be32 data;
1da177e4 11810
b9fc7dc5 11811 data = *((__be32 *) (tmp + j));
a9dc529d 11812
b9fc7dc5 11813 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4
LT
11814
11815 tw32(NVRAM_ADDR, phy_addr + j);
11816
11817 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
11818 NVRAM_CMD_WR;
11819
11820 if (j == 0)
11821 nvram_cmd |= NVRAM_CMD_FIRST;
11822 else if (j == (pagesize - 4))
11823 nvram_cmd |= NVRAM_CMD_LAST;
11824
11825 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
11826 break;
11827 }
11828 if (ret)
11829 break;
11830 }
11831
11832 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
11833 tg3_nvram_exec_cmd(tp, nvram_cmd);
11834
11835 kfree(tmp);
11836
11837 return ret;
11838}
11839
11840/* offset and length are dword aligned */
11841static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
11842 u8 *buf)
11843{
11844 int i, ret = 0;
11845
11846 for (i = 0; i < len; i += 4, offset += 4) {
b9fc7dc5
AV
11847 u32 page_off, phy_addr, nvram_cmd;
11848 __be32 data;
1da177e4
LT
11849
11850 memcpy(&data, buf + i, 4);
b9fc7dc5 11851 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4 11852
c6cdf436 11853 page_off = offset % tp->nvram_pagesize;
1da177e4 11854
1820180b 11855 phy_addr = tg3_nvram_phys_addr(tp, offset);
1da177e4
LT
11856
11857 tw32(NVRAM_ADDR, phy_addr);
11858
11859 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
11860
c6cdf436 11861 if (page_off == 0 || i == 0)
1da177e4 11862 nvram_cmd |= NVRAM_CMD_FIRST;
f6d9a256 11863 if (page_off == (tp->nvram_pagesize - 4))
1da177e4
LT
11864 nvram_cmd |= NVRAM_CMD_LAST;
11865
11866 if (i == (len - 4))
11867 nvram_cmd |= NVRAM_CMD_LAST;
11868
321d32a0
MC
11869 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
11870 !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
4c987487
MC
11871 (tp->nvram_jedecnum == JEDEC_ST) &&
11872 (nvram_cmd & NVRAM_CMD_FIRST)) {
1da177e4
LT
11873
11874 if ((ret = tg3_nvram_exec_cmd(tp,
11875 NVRAM_CMD_WREN | NVRAM_CMD_GO |
11876 NVRAM_CMD_DONE)))
11877
11878 break;
11879 }
11880 if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
11881 /* We always do complete word writes to eeprom. */
11882 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
11883 }
11884
11885 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
11886 break;
11887 }
11888 return ret;
11889}
11890
11891/* offset and length are dword aligned */
11892static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
11893{
11894 int ret;
11895
1da177e4 11896 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
314fba34
MC
11897 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
11898 ~GRC_LCLCTRL_GPIO_OUTPUT1);
1da177e4
LT
11899 udelay(40);
11900 }
11901
11902 if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
11903 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
859a5887 11904 } else {
1da177e4
LT
11905 u32 grc_mode;
11906
ec41c7df
MC
11907 ret = tg3_nvram_lock(tp);
11908 if (ret)
11909 return ret;
1da177e4 11910
e6af301b
MC
11911 tg3_enable_nvram_access(tp);
11912 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
f66a29b0 11913 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
1da177e4 11914 tw32(NVRAM_WRITE1, 0x406);
1da177e4
LT
11915
11916 grc_mode = tr32(GRC_MODE);
11917 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
11918
11919 if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
11920 !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
11921
11922 ret = tg3_nvram_write_block_buffered(tp, offset, len,
11923 buf);
859a5887 11924 } else {
1da177e4
LT
11925 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
11926 buf);
11927 }
11928
11929 grc_mode = tr32(GRC_MODE);
11930 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
11931
e6af301b 11932 tg3_disable_nvram_access(tp);
1da177e4
LT
11933 tg3_nvram_unlock(tp);
11934 }
11935
11936 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
314fba34 11937 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
1da177e4
LT
11938 udelay(40);
11939 }
11940
11941 return ret;
11942}
11943
11944struct subsys_tbl_ent {
11945 u16 subsys_vendor, subsys_devid;
11946 u32 phy_id;
11947};
11948
24daf2b0 11949static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
1da177e4 11950 /* Broadcom boards. */
24daf2b0 11951 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 11952 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
24daf2b0 11953 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 11954 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
24daf2b0 11955 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 11956 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
24daf2b0
MC
11957 { TG3PCI_SUBVENDOR_ID_BROADCOM,
11958 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
11959 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 11960 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
24daf2b0 11961 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 11962 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
11963 { TG3PCI_SUBVENDOR_ID_BROADCOM,
11964 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
11965 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 11966 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
24daf2b0 11967 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 11968 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
24daf2b0 11969 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 11970 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
24daf2b0 11971 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 11972 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
1da177e4
LT
11973
11974 /* 3com boards. */
24daf2b0 11975 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 11976 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
24daf2b0 11977 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 11978 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
11979 { TG3PCI_SUBVENDOR_ID_3COM,
11980 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
11981 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 11982 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
24daf2b0 11983 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 11984 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
1da177e4
LT
11985
11986 /* DELL boards. */
24daf2b0 11987 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 11988 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
24daf2b0 11989 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 11990 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
24daf2b0 11991 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 11992 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
24daf2b0 11993 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 11994 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
1da177e4
LT
11995
11996 /* Compaq boards. */
24daf2b0 11997 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 11998 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
24daf2b0 11999 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12000 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12001 { TG3PCI_SUBVENDOR_ID_COMPAQ,
12002 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
12003 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12004 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
24daf2b0 12005 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12006 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
1da177e4
LT
12007
12008 /* IBM boards. */
24daf2b0
MC
12009 { TG3PCI_SUBVENDOR_ID_IBM,
12010 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
1da177e4
LT
12011};
12012
24daf2b0 12013static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
1da177e4
LT
12014{
12015 int i;
12016
12017 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
12018 if ((subsys_id_to_phy_id[i].subsys_vendor ==
12019 tp->pdev->subsystem_vendor) &&
12020 (subsys_id_to_phy_id[i].subsys_devid ==
12021 tp->pdev->subsystem_device))
12022 return &subsys_id_to_phy_id[i];
12023 }
12024 return NULL;
12025}
12026
7d0c41ef 12027static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
1da177e4 12028{
1da177e4 12029 u32 val;
caf636c7
MC
12030 u16 pmcsr;
12031
12032 /* On some early chips the SRAM cannot be accessed in D3hot state,
12033 * so need make sure we're in D0.
12034 */
12035 pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
12036 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
12037 pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
12038 msleep(1);
7d0c41ef
MC
12039
12040 /* Make sure register accesses (indirect or otherwise)
12041 * will function correctly.
12042 */
12043 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
12044 tp->misc_host_ctrl);
1da177e4 12045
f49639e6
DM
12046 /* The memory arbiter has to be enabled in order for SRAM accesses
12047 * to succeed. Normally on powerup the tg3 chip firmware will make
12048 * sure it is enabled, but other entities such as system netboot
12049 * code might disable it.
12050 */
12051 val = tr32(MEMARB_MODE);
12052 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
12053
79eb6904 12054 tp->phy_id = TG3_PHY_ID_INVALID;
7d0c41ef
MC
12055 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12056
a85feb8c
GZ
12057 /* Assume an onboard device and WOL capable by default. */
12058 tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
72b845e0 12059
b5d3772c 12060 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
9d26e213 12061 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
b5d3772c 12062 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
9d26e213
MC
12063 tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
12064 }
0527ba35
MC
12065 val = tr32(VCPU_CFGSHDW);
12066 if (val & VCPU_CFGSHDW_ASPM_DBNC)
8ed5d97e 12067 tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
0527ba35 12068 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
2023276e 12069 (val & VCPU_CFGSHDW_WOL_MAGPKT))
0527ba35 12070 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
05ac4cb7 12071 goto done;
b5d3772c
MC
12072 }
12073
1da177e4
LT
12074 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
12075 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
12076 u32 nic_cfg, led_cfg;
a9daf367 12077 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
7d0c41ef 12078 int eeprom_phy_serdes = 0;
1da177e4
LT
12079
12080 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
12081 tp->nic_sram_data_cfg = nic_cfg;
12082
12083 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
12084 ver >>= NIC_SRAM_DATA_VER_SHIFT;
12085 if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
12086 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
12087 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
12088 (ver > 0) && (ver < 0x100))
12089 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
12090
a9daf367
MC
12091 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
12092 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
12093
1da177e4
LT
12094 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
12095 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
12096 eeprom_phy_serdes = 1;
12097
12098 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
12099 if (nic_phy_id != 0) {
12100 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
12101 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
12102
12103 eeprom_phy_id = (id1 >> 16) << 10;
12104 eeprom_phy_id |= (id2 & 0xfc00) << 16;
12105 eeprom_phy_id |= (id2 & 0x03ff) << 0;
12106 } else
12107 eeprom_phy_id = 0;
12108
7d0c41ef 12109 tp->phy_id = eeprom_phy_id;
747e8f8b 12110 if (eeprom_phy_serdes) {
a50d0796 12111 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
747e8f8b 12112 tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
a50d0796
MC
12113 else
12114 tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
747e8f8b 12115 }
7d0c41ef 12116
cbf46853 12117 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
1da177e4
LT
12118 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
12119 SHASTA_EXT_LED_MODE_MASK);
cbf46853 12120 else
1da177e4
LT
12121 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
12122
12123 switch (led_cfg) {
12124 default:
12125 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
12126 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12127 break;
12128
12129 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
12130 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12131 break;
12132
12133 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
12134 tp->led_ctrl = LED_CTRL_MODE_MAC;
9ba27794
MC
12135
12136 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
12137 * read on some older 5700/5701 bootcode.
12138 */
12139 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
12140 ASIC_REV_5700 ||
12141 GET_ASIC_REV(tp->pci_chip_rev_id) ==
12142 ASIC_REV_5701)
12143 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12144
1da177e4
LT
12145 break;
12146
12147 case SHASTA_EXT_LED_SHARED:
12148 tp->led_ctrl = LED_CTRL_MODE_SHARED;
12149 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
12150 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
12151 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12152 LED_CTRL_MODE_PHY_2);
12153 break;
12154
12155 case SHASTA_EXT_LED_MAC:
12156 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
12157 break;
12158
12159 case SHASTA_EXT_LED_COMBO:
12160 tp->led_ctrl = LED_CTRL_MODE_COMBO;
12161 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
12162 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12163 LED_CTRL_MODE_PHY_2);
12164 break;
12165
855e1111 12166 }
1da177e4
LT
12167
12168 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
12169 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
12170 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
12171 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12172
b2a5c19c
MC
12173 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
12174 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
5f60891b 12175
9d26e213 12176 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
1da177e4 12177 tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
9d26e213
MC
12178 if ((tp->pdev->subsystem_vendor ==
12179 PCI_VENDOR_ID_ARIMA) &&
12180 (tp->pdev->subsystem_device == 0x205a ||
12181 tp->pdev->subsystem_device == 0x2063))
12182 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
12183 } else {
f49639e6 12184 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
9d26e213
MC
12185 tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
12186 }
1da177e4
LT
12187
12188 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
12189 tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
cbf46853 12190 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
1da177e4
LT
12191 tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
12192 }
b2b98d4a
MC
12193
12194 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
12195 (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
0d3031d9 12196 tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
b2b98d4a 12197
a85feb8c
GZ
12198 if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
12199 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
12200 tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
1da177e4 12201
12dac075 12202 if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
05ac4cb7 12203 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
0527ba35
MC
12204 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
12205
1da177e4
LT
12206 if (cfg2 & (1 << 17))
12207 tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
12208
12209 /* serdes signal pre-emphasis in register 0x590 set by */
12210 /* bootcode if bit 18 is set */
12211 if (cfg2 & (1 << 18))
12212 tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
8ed5d97e 12213
321d32a0
MC
12214 if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
12215 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
6833c043
MC
12216 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
12217 tp->tg3_flags3 |= TG3_FLG3_PHY_ENABLE_APD;
12218
8ed5d97e
MC
12219 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
12220 u32 cfg3;
12221
12222 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
12223 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
12224 tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
12225 }
a9daf367 12226
14417063
MC
12227 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
12228 tp->tg3_flags3 |= TG3_FLG3_RGMII_INBAND_DISABLE;
a9daf367
MC
12229 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
12230 tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
12231 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
12232 tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
1da177e4 12233 }
05ac4cb7
MC
12234done:
12235 device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
12236 device_set_wakeup_enable(&tp->pdev->dev,
12237 tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
7d0c41ef
MC
12238}
12239
b2a5c19c
MC
12240static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
12241{
12242 int i;
12243 u32 val;
12244
12245 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
12246 tw32(OTP_CTRL, cmd);
12247
12248 /* Wait for up to 1 ms for command to execute. */
12249 for (i = 0; i < 100; i++) {
12250 val = tr32(OTP_STATUS);
12251 if (val & OTP_STATUS_CMD_DONE)
12252 break;
12253 udelay(10);
12254 }
12255
12256 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
12257}
12258
12259/* Read the gphy configuration from the OTP region of the chip. The gphy
12260 * configuration is a 32-bit value that straddles the alignment boundary.
12261 * We do two 32-bit reads and then shift and merge the results.
12262 */
12263static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
12264{
12265 u32 bhalf_otp, thalf_otp;
12266
12267 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
12268
12269 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
12270 return 0;
12271
12272 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
12273
12274 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
12275 return 0;
12276
12277 thalf_otp = tr32(OTP_READ_DATA);
12278
12279 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
12280
12281 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
12282 return 0;
12283
12284 bhalf_otp = tr32(OTP_READ_DATA);
12285
12286 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
12287}
12288
7d0c41ef
MC
12289static int __devinit tg3_phy_probe(struct tg3 *tp)
12290{
12291 u32 hw_phy_id_1, hw_phy_id_2;
12292 u32 hw_phy_id, hw_phy_id_masked;
12293 int err;
1da177e4 12294
b02fd9e3
MC
12295 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
12296 return tg3_phy_init(tp);
12297
1da177e4 12298 /* Reading the PHY ID register can conflict with ASF
877d0310 12299 * firmware access to the PHY hardware.
1da177e4
LT
12300 */
12301 err = 0;
0d3031d9
MC
12302 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
12303 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
79eb6904 12304 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
1da177e4
LT
12305 } else {
12306 /* Now read the physical PHY_ID from the chip and verify
12307 * that it is sane. If it doesn't look good, we fall back
12308 * to either the hard-coded table based PHY_ID and failing
12309 * that the value found in the eeprom area.
12310 */
12311 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
12312 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
12313
12314 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
12315 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
12316 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
12317
79eb6904 12318 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
1da177e4
LT
12319 }
12320
79eb6904 12321 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
1da177e4 12322 tp->phy_id = hw_phy_id;
79eb6904 12323 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
1da177e4 12324 tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
da6b2d01
MC
12325 else
12326 tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
1da177e4 12327 } else {
79eb6904 12328 if (tp->phy_id != TG3_PHY_ID_INVALID) {
7d0c41ef
MC
12329 /* Do nothing, phy ID already set up in
12330 * tg3_get_eeprom_hw_cfg().
12331 */
1da177e4
LT
12332 } else {
12333 struct subsys_tbl_ent *p;
12334
12335 /* No eeprom signature? Try the hardcoded
12336 * subsys device table.
12337 */
24daf2b0 12338 p = tg3_lookup_by_subsys(tp);
1da177e4
LT
12339 if (!p)
12340 return -ENODEV;
12341
12342 tp->phy_id = p->phy_id;
12343 if (!tp->phy_id ||
79eb6904 12344 tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
12345 tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
12346 }
12347 }
12348
747e8f8b 12349 if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
0d3031d9 12350 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
1da177e4 12351 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
3600d918 12352 u32 bmsr, adv_reg, tg3_ctrl, mask;
1da177e4
LT
12353
12354 tg3_readphy(tp, MII_BMSR, &bmsr);
12355 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
12356 (bmsr & BMSR_LSTATUS))
12357 goto skip_phy_reset;
6aa20a22 12358
1da177e4
LT
12359 err = tg3_phy_reset(tp);
12360 if (err)
12361 return err;
12362
12363 adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
12364 ADVERTISE_100HALF | ADVERTISE_100FULL |
12365 ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
12366 tg3_ctrl = 0;
12367 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
12368 tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
12369 MII_TG3_CTRL_ADV_1000_FULL);
12370 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
12371 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
12372 tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
12373 MII_TG3_CTRL_ENABLE_AS_MASTER);
12374 }
12375
3600d918
MC
12376 mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
12377 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
12378 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
12379 if (!tg3_copper_is_advertising_all(tp, mask)) {
1da177e4
LT
12380 tg3_writephy(tp, MII_ADVERTISE, adv_reg);
12381
12382 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
12383 tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
12384
12385 tg3_writephy(tp, MII_BMCR,
12386 BMCR_ANENABLE | BMCR_ANRESTART);
12387 }
12388 tg3_phy_set_wirespeed(tp);
12389
12390 tg3_writephy(tp, MII_ADVERTISE, adv_reg);
12391 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
12392 tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
12393 }
12394
12395skip_phy_reset:
79eb6904 12396 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
12397 err = tg3_init_5401phy_dsp(tp);
12398 if (err)
12399 return err;
1da177e4 12400
1da177e4
LT
12401 err = tg3_init_5401phy_dsp(tp);
12402 }
12403
747e8f8b 12404 if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
1da177e4
LT
12405 tp->link_config.advertising =
12406 (ADVERTISED_1000baseT_Half |
12407 ADVERTISED_1000baseT_Full |
12408 ADVERTISED_Autoneg |
12409 ADVERTISED_FIBRE);
12410 if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
12411 tp->link_config.advertising &=
12412 ~(ADVERTISED_1000baseT_Half |
12413 ADVERTISED_1000baseT_Full);
12414
12415 return err;
12416}
12417
184b8904 12418static void __devinit tg3_read_vpd(struct tg3 *tp)
1da177e4 12419{
184b8904 12420 u8 vpd_data[TG3_NVM_VPD_LEN];
4181b2c8 12421 unsigned int block_end, rosize, len;
184b8904 12422 int j, i = 0;
1b27777a 12423 u32 magic;
1da177e4 12424
df259d8c
MC
12425 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
12426 tg3_nvram_read(tp, 0x0, &magic))
f49639e6 12427 goto out_not_found;
1da177e4 12428
1820180b 12429 if (magic == TG3_EEPROM_MAGIC) {
141518c9 12430 for (i = 0; i < TG3_NVM_VPD_LEN; i += 4) {
1b27777a 12431 u32 tmp;
1da177e4 12432
6d348f2c
MC
12433 /* The data is in little-endian format in NVRAM.
12434 * Use the big-endian read routines to preserve
12435 * the byte order as it exists in NVRAM.
12436 */
141518c9 12437 if (tg3_nvram_read_be32(tp, TG3_NVM_VPD_OFF + i, &tmp))
1b27777a
MC
12438 goto out_not_found;
12439
6d348f2c 12440 memcpy(&vpd_data[i], &tmp, sizeof(tmp));
1b27777a
MC
12441 }
12442 } else {
94c982bd 12443 ssize_t cnt;
4181b2c8 12444 unsigned int pos = 0;
94c982bd
MC
12445
12446 for (; pos < TG3_NVM_VPD_LEN && i < 3; i++, pos += cnt) {
12447 cnt = pci_read_vpd(tp->pdev, pos,
12448 TG3_NVM_VPD_LEN - pos,
12449 &vpd_data[pos]);
12450 if (cnt == -ETIMEDOUT || -EINTR)
12451 cnt = 0;
12452 else if (cnt < 0)
f49639e6 12453 goto out_not_found;
1b27777a 12454 }
94c982bd
MC
12455 if (pos != TG3_NVM_VPD_LEN)
12456 goto out_not_found;
1da177e4
LT
12457 }
12458
4181b2c8
MC
12459 i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
12460 PCI_VPD_LRDT_RO_DATA);
12461 if (i < 0)
12462 goto out_not_found;
1da177e4 12463
4181b2c8
MC
12464 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
12465 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
12466 i += PCI_VPD_LRDT_TAG_SIZE;
1da177e4 12467
4181b2c8
MC
12468 if (block_end > TG3_NVM_VPD_LEN)
12469 goto out_not_found;
af2c6a4a 12470
184b8904
MC
12471 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
12472 PCI_VPD_RO_KEYWORD_MFR_ID);
12473 if (j > 0) {
12474 len = pci_vpd_info_field_size(&vpd_data[j]);
12475
12476 j += PCI_VPD_INFO_FLD_HDR_SIZE;
12477 if (j + len > block_end || len != 4 ||
12478 memcmp(&vpd_data[j], "1028", 4))
12479 goto partno;
12480
12481 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
12482 PCI_VPD_RO_KEYWORD_VENDOR0);
12483 if (j < 0)
12484 goto partno;
12485
12486 len = pci_vpd_info_field_size(&vpd_data[j]);
12487
12488 j += PCI_VPD_INFO_FLD_HDR_SIZE;
12489 if (j + len > block_end)
12490 goto partno;
12491
12492 memcpy(tp->fw_ver, &vpd_data[j], len);
12493 strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
12494 }
12495
12496partno:
4181b2c8
MC
12497 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
12498 PCI_VPD_RO_KEYWORD_PARTNO);
12499 if (i < 0)
12500 goto out_not_found;
af2c6a4a 12501
4181b2c8 12502 len = pci_vpd_info_field_size(&vpd_data[i]);
1da177e4 12503
4181b2c8
MC
12504 i += PCI_VPD_INFO_FLD_HDR_SIZE;
12505 if (len > TG3_BPN_SIZE ||
12506 (len + i) > TG3_NVM_VPD_LEN)
12507 goto out_not_found;
1da177e4 12508
4181b2c8 12509 memcpy(tp->board_part_number, &vpd_data[i], len);
1da177e4 12510
4181b2c8 12511 return;
1da177e4
LT
12512
12513out_not_found:
b5d3772c
MC
12514 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
12515 strcpy(tp->board_part_number, "BCM95906");
df259d8c
MC
12516 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
12517 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
12518 strcpy(tp->board_part_number, "BCM57780");
12519 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
12520 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
12521 strcpy(tp->board_part_number, "BCM57760");
12522 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
12523 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
12524 strcpy(tp->board_part_number, "BCM57790");
5e7ccf20
MC
12525 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
12526 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
12527 strcpy(tp->board_part_number, "BCM57788");
b474eca7
MC
12528 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
12529 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
12530 strcpy(tp->board_part_number, "BCM57761");
12531 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
12532 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
b703df6f 12533 strcpy(tp->board_part_number, "BCM57765");
b474eca7
MC
12534 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
12535 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
12536 strcpy(tp->board_part_number, "BCM57781");
12537 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
12538 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
12539 strcpy(tp->board_part_number, "BCM57785");
12540 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
12541 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
12542 strcpy(tp->board_part_number, "BCM57791");
12543 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
12544 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
12545 strcpy(tp->board_part_number, "BCM57795");
b5d3772c
MC
12546 else
12547 strcpy(tp->board_part_number, "none");
1da177e4
LT
12548}
12549
9c8a620e
MC
12550static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
12551{
12552 u32 val;
12553
e4f34110 12554 if (tg3_nvram_read(tp, offset, &val) ||
9c8a620e 12555 (val & 0xfc000000) != 0x0c000000 ||
e4f34110 12556 tg3_nvram_read(tp, offset + 4, &val) ||
9c8a620e
MC
12557 val != 0)
12558 return 0;
12559
12560 return 1;
12561}
12562
acd9c119
MC
12563static void __devinit tg3_read_bc_ver(struct tg3 *tp)
12564{
ff3a7cb2 12565 u32 val, offset, start, ver_offset;
75f9936e 12566 int i, dst_off;
ff3a7cb2 12567 bool newver = false;
acd9c119
MC
12568
12569 if (tg3_nvram_read(tp, 0xc, &offset) ||
12570 tg3_nvram_read(tp, 0x4, &start))
12571 return;
12572
12573 offset = tg3_nvram_logical_addr(tp, offset);
12574
ff3a7cb2 12575 if (tg3_nvram_read(tp, offset, &val))
acd9c119
MC
12576 return;
12577
ff3a7cb2
MC
12578 if ((val & 0xfc000000) == 0x0c000000) {
12579 if (tg3_nvram_read(tp, offset + 4, &val))
acd9c119
MC
12580 return;
12581
ff3a7cb2
MC
12582 if (val == 0)
12583 newver = true;
12584 }
12585
75f9936e
MC
12586 dst_off = strlen(tp->fw_ver);
12587
ff3a7cb2 12588 if (newver) {
75f9936e
MC
12589 if (TG3_VER_SIZE - dst_off < 16 ||
12590 tg3_nvram_read(tp, offset + 8, &ver_offset))
ff3a7cb2
MC
12591 return;
12592
12593 offset = offset + ver_offset - start;
12594 for (i = 0; i < 16; i += 4) {
12595 __be32 v;
12596 if (tg3_nvram_read_be32(tp, offset + i, &v))
12597 return;
12598
75f9936e 12599 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
ff3a7cb2
MC
12600 }
12601 } else {
12602 u32 major, minor;
12603
12604 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
12605 return;
12606
12607 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
12608 TG3_NVM_BCVER_MAJSFT;
12609 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
75f9936e
MC
12610 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
12611 "v%d.%02d", major, minor);
acd9c119
MC
12612 }
12613}
12614
a6f6cb1c
MC
12615static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
12616{
12617 u32 val, major, minor;
12618
12619 /* Use native endian representation */
12620 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
12621 return;
12622
12623 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
12624 TG3_NVM_HWSB_CFG1_MAJSFT;
12625 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
12626 TG3_NVM_HWSB_CFG1_MINSFT;
12627
12628 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
12629}
12630
dfe00d7d
MC
12631static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
12632{
12633 u32 offset, major, minor, build;
12634
75f9936e 12635 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
dfe00d7d
MC
12636
12637 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
12638 return;
12639
12640 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
12641 case TG3_EEPROM_SB_REVISION_0:
12642 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
12643 break;
12644 case TG3_EEPROM_SB_REVISION_2:
12645 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
12646 break;
12647 case TG3_EEPROM_SB_REVISION_3:
12648 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
12649 break;
a4153d40
MC
12650 case TG3_EEPROM_SB_REVISION_4:
12651 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
12652 break;
12653 case TG3_EEPROM_SB_REVISION_5:
12654 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
12655 break;
dfe00d7d
MC
12656 default:
12657 return;
12658 }
12659
e4f34110 12660 if (tg3_nvram_read(tp, offset, &val))
dfe00d7d
MC
12661 return;
12662
12663 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
12664 TG3_EEPROM_SB_EDH_BLD_SHFT;
12665 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
12666 TG3_EEPROM_SB_EDH_MAJ_SHFT;
12667 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
12668
12669 if (minor > 99 || build > 26)
12670 return;
12671
75f9936e
MC
12672 offset = strlen(tp->fw_ver);
12673 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
12674 " v%d.%02d", major, minor);
dfe00d7d
MC
12675
12676 if (build > 0) {
75f9936e
MC
12677 offset = strlen(tp->fw_ver);
12678 if (offset < TG3_VER_SIZE - 1)
12679 tp->fw_ver[offset] = 'a' + build - 1;
dfe00d7d
MC
12680 }
12681}
12682
acd9c119 12683static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
c4e6575c
MC
12684{
12685 u32 val, offset, start;
acd9c119 12686 int i, vlen;
9c8a620e
MC
12687
12688 for (offset = TG3_NVM_DIR_START;
12689 offset < TG3_NVM_DIR_END;
12690 offset += TG3_NVM_DIRENT_SIZE) {
e4f34110 12691 if (tg3_nvram_read(tp, offset, &val))
c4e6575c
MC
12692 return;
12693
9c8a620e
MC
12694 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
12695 break;
12696 }
12697
12698 if (offset == TG3_NVM_DIR_END)
12699 return;
12700
12701 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
12702 start = 0x08000000;
e4f34110 12703 else if (tg3_nvram_read(tp, offset - 4, &start))
9c8a620e
MC
12704 return;
12705
e4f34110 12706 if (tg3_nvram_read(tp, offset + 4, &offset) ||
9c8a620e 12707 !tg3_fw_img_is_valid(tp, offset) ||
e4f34110 12708 tg3_nvram_read(tp, offset + 8, &val))
9c8a620e
MC
12709 return;
12710
12711 offset += val - start;
12712
acd9c119 12713 vlen = strlen(tp->fw_ver);
9c8a620e 12714
acd9c119
MC
12715 tp->fw_ver[vlen++] = ',';
12716 tp->fw_ver[vlen++] = ' ';
9c8a620e
MC
12717
12718 for (i = 0; i < 4; i++) {
a9dc529d
MC
12719 __be32 v;
12720 if (tg3_nvram_read_be32(tp, offset, &v))
c4e6575c
MC
12721 return;
12722
b9fc7dc5 12723 offset += sizeof(v);
c4e6575c 12724
acd9c119
MC
12725 if (vlen > TG3_VER_SIZE - sizeof(v)) {
12726 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
9c8a620e 12727 break;
c4e6575c 12728 }
9c8a620e 12729
acd9c119
MC
12730 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
12731 vlen += sizeof(v);
c4e6575c 12732 }
acd9c119
MC
12733}
12734
7fd76445
MC
12735static void __devinit tg3_read_dash_ver(struct tg3 *tp)
12736{
12737 int vlen;
12738 u32 apedata;
12739
12740 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
12741 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
12742 return;
12743
12744 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
12745 if (apedata != APE_SEG_SIG_MAGIC)
12746 return;
12747
12748 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
12749 if (!(apedata & APE_FW_STATUS_READY))
12750 return;
12751
12752 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
12753
12754 vlen = strlen(tp->fw_ver);
12755
12756 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " DASH v%d.%d.%d.%d",
12757 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
12758 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
12759 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
12760 (apedata & APE_FW_VERSION_BLDMSK));
12761}
12762
acd9c119
MC
12763static void __devinit tg3_read_fw_ver(struct tg3 *tp)
12764{
12765 u32 val;
75f9936e 12766 bool vpd_vers = false;
acd9c119 12767
75f9936e
MC
12768 if (tp->fw_ver[0] != 0)
12769 vpd_vers = true;
df259d8c 12770
75f9936e
MC
12771 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
12772 strcat(tp->fw_ver, "sb");
df259d8c
MC
12773 return;
12774 }
12775
acd9c119
MC
12776 if (tg3_nvram_read(tp, 0, &val))
12777 return;
12778
12779 if (val == TG3_EEPROM_MAGIC)
12780 tg3_read_bc_ver(tp);
12781 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
12782 tg3_read_sb_ver(tp, val);
a6f6cb1c
MC
12783 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
12784 tg3_read_hwsb_ver(tp);
acd9c119
MC
12785 else
12786 return;
12787
12788 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
75f9936e
MC
12789 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) || vpd_vers)
12790 goto done;
acd9c119
MC
12791
12792 tg3_read_mgmtfw_ver(tp);
9c8a620e 12793
75f9936e 12794done:
9c8a620e 12795 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
c4e6575c
MC
12796}
12797
7544b097
MC
12798static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
12799
7fe876af
ED
12800static void inline vlan_features_add(struct net_device *dev, unsigned long flags)
12801{
12802#if TG3_VLAN_TAG_USED
12803 dev->vlan_features |= flags;
12804#endif
12805}
12806
1da177e4
LT
12807static int __devinit tg3_get_invariants(struct tg3 *tp)
12808{
12809 static struct pci_device_id write_reorder_chipsets[] = {
1da177e4 12810 { PCI_DEVICE(PCI_VENDOR_ID_AMD,
c6cdf436 12811 PCI_DEVICE_ID_AMD_FE_GATE_700C) },
c165b004 12812 { PCI_DEVICE(PCI_VENDOR_ID_AMD,
c6cdf436 12813 PCI_DEVICE_ID_AMD_8131_BRIDGE) },
399de50b
MC
12814 { PCI_DEVICE(PCI_VENDOR_ID_VIA,
12815 PCI_DEVICE_ID_VIA_8385_0) },
1da177e4
LT
12816 { },
12817 };
12818 u32 misc_ctrl_reg;
1da177e4
LT
12819 u32 pci_state_reg, grc_misc_cfg;
12820 u32 val;
12821 u16 pci_cmd;
5e7dfd0f 12822 int err;
1da177e4 12823
1da177e4
LT
12824 /* Force memory write invalidate off. If we leave it on,
12825 * then on 5700_BX chips we have to enable a workaround.
12826 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
12827 * to match the cacheline size. The Broadcom driver have this
12828 * workaround but turns MWI off all the times so never uses
12829 * it. This seems to suggest that the workaround is insufficient.
12830 */
12831 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
12832 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
12833 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
12834
12835 /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
12836 * has the register indirect write enable bit set before
12837 * we try to access any of the MMIO registers. It is also
12838 * critical that the PCI-X hw workaround situation is decided
12839 * before that as well.
12840 */
12841 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
12842 &misc_ctrl_reg);
12843
12844 tp->pci_chip_rev_id = (misc_ctrl_reg >>
12845 MISC_HOST_CTRL_CHIPREV_SHIFT);
795d01c5
MC
12846 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
12847 u32 prod_id_asic_rev;
12848
5001e2f6
MC
12849 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
12850 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
a50d0796
MC
12851 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5724 ||
12852 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719)
f6eb9b1f
MC
12853 pci_read_config_dword(tp->pdev,
12854 TG3PCI_GEN2_PRODID_ASICREV,
12855 &prod_id_asic_rev);
b703df6f
MC
12856 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
12857 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
12858 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
12859 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
12860 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
12861 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
12862 pci_read_config_dword(tp->pdev,
12863 TG3PCI_GEN15_PRODID_ASICREV,
12864 &prod_id_asic_rev);
f6eb9b1f
MC
12865 else
12866 pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
12867 &prod_id_asic_rev);
12868
321d32a0 12869 tp->pci_chip_rev_id = prod_id_asic_rev;
795d01c5 12870 }
1da177e4 12871
ff645bec
MC
12872 /* Wrong chip ID in 5752 A0. This code can be removed later
12873 * as A0 is not in production.
12874 */
12875 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
12876 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
12877
6892914f
MC
12878 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
12879 * we need to disable memory and use config. cycles
12880 * only to access all registers. The 5702/03 chips
12881 * can mistakenly decode the special cycles from the
12882 * ICH chipsets as memory write cycles, causing corruption
12883 * of register and memory space. Only certain ICH bridges
12884 * will drive special cycles with non-zero data during the
12885 * address phase which can fall within the 5703's address
12886 * range. This is not an ICH bug as the PCI spec allows
12887 * non-zero address during special cycles. However, only
12888 * these ICH bridges are known to drive non-zero addresses
12889 * during special cycles.
12890 *
12891 * Since special cycles do not cross PCI bridges, we only
12892 * enable this workaround if the 5703 is on the secondary
12893 * bus of these ICH bridges.
12894 */
12895 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
12896 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
12897 static struct tg3_dev_id {
12898 u32 vendor;
12899 u32 device;
12900 u32 rev;
12901 } ich_chipsets[] = {
12902 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
12903 PCI_ANY_ID },
12904 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
12905 PCI_ANY_ID },
12906 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
12907 0xa },
12908 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
12909 PCI_ANY_ID },
12910 { },
12911 };
12912 struct tg3_dev_id *pci_id = &ich_chipsets[0];
12913 struct pci_dev *bridge = NULL;
12914
12915 while (pci_id->vendor != 0) {
12916 bridge = pci_get_device(pci_id->vendor, pci_id->device,
12917 bridge);
12918 if (!bridge) {
12919 pci_id++;
12920 continue;
12921 }
12922 if (pci_id->rev != PCI_ANY_ID) {
44c10138 12923 if (bridge->revision > pci_id->rev)
6892914f
MC
12924 continue;
12925 }
12926 if (bridge->subordinate &&
12927 (bridge->subordinate->number ==
12928 tp->pdev->bus->number)) {
12929
12930 tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
12931 pci_dev_put(bridge);
12932 break;
12933 }
12934 }
12935 }
12936
41588ba1
MC
12937 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
12938 static struct tg3_dev_id {
12939 u32 vendor;
12940 u32 device;
12941 } bridge_chipsets[] = {
12942 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
12943 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
12944 { },
12945 };
12946 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
12947 struct pci_dev *bridge = NULL;
12948
12949 while (pci_id->vendor != 0) {
12950 bridge = pci_get_device(pci_id->vendor,
12951 pci_id->device,
12952 bridge);
12953 if (!bridge) {
12954 pci_id++;
12955 continue;
12956 }
12957 if (bridge->subordinate &&
12958 (bridge->subordinate->number <=
12959 tp->pdev->bus->number) &&
12960 (bridge->subordinate->subordinate >=
12961 tp->pdev->bus->number)) {
12962 tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
12963 pci_dev_put(bridge);
12964 break;
12965 }
12966 }
12967 }
12968
4a29cc2e
MC
12969 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
12970 * DMA addresses > 40-bit. This bridge may have other additional
12971 * 57xx devices behind it in some 4-port NIC designs for example.
12972 * Any tg3 device found behind the bridge will also need the 40-bit
12973 * DMA workaround.
12974 */
a4e2b347
MC
12975 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
12976 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
12977 tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
4a29cc2e 12978 tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
4cf78e4f 12979 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
859a5887 12980 } else {
4a29cc2e
MC
12981 struct pci_dev *bridge = NULL;
12982
12983 do {
12984 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
12985 PCI_DEVICE_ID_SERVERWORKS_EPB,
12986 bridge);
12987 if (bridge && bridge->subordinate &&
12988 (bridge->subordinate->number <=
12989 tp->pdev->bus->number) &&
12990 (bridge->subordinate->subordinate >=
12991 tp->pdev->bus->number)) {
12992 tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
12993 pci_dev_put(bridge);
12994 break;
12995 }
12996 } while (bridge);
12997 }
4cf78e4f 12998
1da177e4
LT
12999 /* Initialize misc host control in PCI block. */
13000 tp->misc_host_ctrl |= (misc_ctrl_reg &
13001 MISC_HOST_CTRL_CHIPREV);
13002 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13003 tp->misc_host_ctrl);
13004
f6eb9b1f
MC
13005 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
13006 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
13007 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
7544b097
MC
13008 tp->pdev_peer = tg3_find_peer(tp);
13009
321d32a0
MC
13010 /* Intentionally exclude ASIC_REV_5906 */
13011 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d9ab5ad1 13012 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
d30cdd28 13013 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
9936bcf6 13014 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c 13015 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 13016 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
b703df6f 13017 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
a50d0796 13018 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
b703df6f 13019 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
321d32a0
MC
13020 tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
13021
13022 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13023 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
b5d3772c 13024 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
321d32a0 13025 (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
a4e2b347 13026 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
6708e5cc
JL
13027 tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
13028
1b440c56
JL
13029 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
13030 (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
13031 tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
13032
027455ad
MC
13033 /* 5700 B0 chips do not support checksumming correctly due
13034 * to hardware bugs.
13035 */
13036 if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
13037 tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
13038 else {
7fe876af
ED
13039 unsigned long features = NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_GRO;
13040
027455ad 13041 tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
027455ad 13042 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
7fe876af
ED
13043 features |= NETIF_F_IPV6_CSUM;
13044 tp->dev->features |= features;
13045 vlan_features_add(tp->dev, features);
027455ad
MC
13046 }
13047
507399f1 13048 /* Determine TSO capabilities */
b703df6f 13049 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
a50d0796 13050 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
b703df6f 13051 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
e849cdc3
MC
13052 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
13053 else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
13054 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
507399f1
MC
13055 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
13056 else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
13057 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
13058 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
13059 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
13060 tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
13061 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13062 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13063 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
13064 tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
13065 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
13066 tp->fw_needed = FIRMWARE_TG3TSO5;
13067 else
13068 tp->fw_needed = FIRMWARE_TG3TSO;
13069 }
13070
13071 tp->irq_max = 1;
13072
5a6f3074 13073 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
7544b097
MC
13074 tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
13075 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
13076 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
13077 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
13078 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
13079 tp->pdev_peer == tp->pdev))
13080 tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
13081
321d32a0 13082 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
b5d3772c 13083 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
fcfa0a32 13084 tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
52c0fd83 13085 }
4f125f42 13086
b703df6f 13087 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
a50d0796 13088 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
b703df6f 13089 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
507399f1
MC
13090 tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
13091 tp->irq_max = TG3_IRQ_MAX_VECS;
13092 }
f6eb9b1f 13093 }
0e1406dd 13094
615774fe 13095 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
a50d0796 13096 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
615774fe
MC
13097 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
13098 tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
13099 else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
13100 tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
13101 tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
0e1406dd 13102 }
f6eb9b1f 13103
b703df6f 13104 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
a50d0796 13105 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
b703df6f
MC
13106 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
13107 tp->tg3_flags3 |= TG3_FLG3_USE_JUMBO_BDFLAG;
13108
f51f3562 13109 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
c6cdf436
MC
13110 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
13111 (tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG))
8f666b07 13112 tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
0f893dc6 13113
52f4490c
MC
13114 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
13115 &pci_state_reg);
13116
5e7dfd0f
MC
13117 tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
13118 if (tp->pcie_cap != 0) {
13119 u16 lnkctl;
13120
1da177e4 13121 tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
5f5c51e3
MC
13122
13123 pcie_set_readrq(tp->pdev, 4096);
13124
5e7dfd0f
MC
13125 pci_read_config_word(tp->pdev,
13126 tp->pcie_cap + PCI_EXP_LNKCTL,
13127 &lnkctl);
13128 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
13129 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
c7835a77 13130 tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
5e7dfd0f 13131 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0 13132 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
9cf74ebb
MC
13133 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
13134 tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
5e7dfd0f 13135 tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
614b0590
MC
13136 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
13137 tp->tg3_flags3 |= TG3_FLG3_L1PLLPD_EN;
c7835a77 13138 }
52f4490c 13139 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
fcb389df 13140 tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
52f4490c
MC
13141 } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
13142 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
13143 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
13144 if (!tp->pcix_cap) {
2445e461
MC
13145 dev_err(&tp->pdev->dev,
13146 "Cannot find PCI-X capability, aborting\n");
52f4490c
MC
13147 return -EIO;
13148 }
13149
13150 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
13151 tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
13152 }
1da177e4 13153
399de50b
MC
13154 /* If we have an AMD 762 or VIA K8T800 chipset, write
13155 * reordering to the mailbox registers done by the host
13156 * controller can cause major troubles. We read back from
13157 * every mailbox register write to force the writes to be
13158 * posted to the chip in order.
13159 */
13160 if (pci_dev_present(write_reorder_chipsets) &&
13161 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
13162 tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
13163
69fc4053
MC
13164 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
13165 &tp->pci_cacheline_sz);
13166 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13167 &tp->pci_lat_timer);
1da177e4
LT
13168 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
13169 tp->pci_lat_timer < 64) {
13170 tp->pci_lat_timer = 64;
69fc4053
MC
13171 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13172 tp->pci_lat_timer);
1da177e4
LT
13173 }
13174
52f4490c
MC
13175 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
13176 /* 5700 BX chips need to have their TX producer index
13177 * mailboxes written twice to workaround a bug.
13178 */
13179 tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
1da177e4 13180
52f4490c 13181 /* If we are in PCI-X mode, enable register write workaround.
1da177e4
LT
13182 *
13183 * The workaround is to use indirect register accesses
13184 * for all chip writes not to mailbox registers.
13185 */
52f4490c 13186 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
1da177e4 13187 u32 pm_reg;
1da177e4
LT
13188
13189 tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
13190
13191 /* The chip can have it's power management PCI config
13192 * space registers clobbered due to this bug.
13193 * So explicitly force the chip into D0 here.
13194 */
9974a356
MC
13195 pci_read_config_dword(tp->pdev,
13196 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
13197 &pm_reg);
13198 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
13199 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
9974a356
MC
13200 pci_write_config_dword(tp->pdev,
13201 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
13202 pm_reg);
13203
13204 /* Also, force SERR#/PERR# in PCI command. */
13205 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13206 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
13207 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13208 }
13209 }
13210
1da177e4
LT
13211 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
13212 tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
13213 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
13214 tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
13215
13216 /* Chip-specific fixup from Broadcom driver */
13217 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
13218 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
13219 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
13220 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
13221 }
13222
1ee582d8 13223 /* Default fast path register access methods */
20094930 13224 tp->read32 = tg3_read32;
1ee582d8 13225 tp->write32 = tg3_write32;
09ee929c 13226 tp->read32_mbox = tg3_read32;
20094930 13227 tp->write32_mbox = tg3_write32;
1ee582d8
MC
13228 tp->write32_tx_mbox = tg3_write32;
13229 tp->write32_rx_mbox = tg3_write32;
13230
13231 /* Various workaround register access methods */
13232 if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
13233 tp->write32 = tg3_write_indirect_reg32;
98efd8a6
MC
13234 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
13235 ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
13236 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
13237 /*
13238 * Back to back register writes can cause problems on these
13239 * chips, the workaround is to read back all reg writes
13240 * except those to mailbox regs.
13241 *
13242 * See tg3_write_indirect_reg32().
13243 */
1ee582d8 13244 tp->write32 = tg3_write_flush_reg32;
98efd8a6
MC
13245 }
13246
1ee582d8
MC
13247 if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
13248 (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
13249 tp->write32_tx_mbox = tg3_write32_tx_mbox;
13250 if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
13251 tp->write32_rx_mbox = tg3_write_flush_reg32;
13252 }
20094930 13253
6892914f
MC
13254 if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
13255 tp->read32 = tg3_read_indirect_reg32;
13256 tp->write32 = tg3_write_indirect_reg32;
13257 tp->read32_mbox = tg3_read_indirect_mbox;
13258 tp->write32_mbox = tg3_write_indirect_mbox;
13259 tp->write32_tx_mbox = tg3_write_indirect_mbox;
13260 tp->write32_rx_mbox = tg3_write_indirect_mbox;
13261
13262 iounmap(tp->regs);
22abe310 13263 tp->regs = NULL;
6892914f
MC
13264
13265 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13266 pci_cmd &= ~PCI_COMMAND_MEMORY;
13267 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13268 }
b5d3772c
MC
13269 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
13270 tp->read32_mbox = tg3_read32_mbox_5906;
13271 tp->write32_mbox = tg3_write32_mbox_5906;
13272 tp->write32_tx_mbox = tg3_write32_mbox_5906;
13273 tp->write32_rx_mbox = tg3_write32_mbox_5906;
13274 }
6892914f 13275
bbadf503
MC
13276 if (tp->write32 == tg3_write_indirect_reg32 ||
13277 ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
13278 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
f49639e6 13279 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
bbadf503
MC
13280 tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
13281
7d0c41ef 13282 /* Get eeprom hw config before calling tg3_set_power_state().
9d26e213 13283 * In particular, the TG3_FLG2_IS_NIC flag must be
7d0c41ef
MC
13284 * determined before calling tg3_set_power_state() so that
13285 * we know whether or not to switch out of Vaux power.
13286 * When the flag is set, it means that GPIO1 is used for eeprom
13287 * write protect and also implies that it is a LOM where GPIOs
13288 * are not used to switch power.
6aa20a22 13289 */
7d0c41ef
MC
13290 tg3_get_eeprom_hw_cfg(tp);
13291
0d3031d9
MC
13292 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
13293 /* Allow reads and writes to the
13294 * APE register and memory space.
13295 */
13296 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
13297 PCISTATE_ALLOW_APE_SHMEM_WR |
13298 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
13299 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
13300 pci_state_reg);
13301 }
13302
9936bcf6 13303 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
57e6983c 13304 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
321d32a0 13305 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 13306 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
b703df6f 13307 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
a50d0796 13308 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
b703df6f 13309 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
d30cdd28
MC
13310 tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
13311
314fba34
MC
13312 /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
13313 * GPIO1 driven high will bring 5700's external PHY out of reset.
13314 * It is also used as eeprom write protect on LOMs.
13315 */
13316 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
13317 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
13318 (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
13319 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
13320 GRC_LCLCTRL_GPIO_OUTPUT1);
3e7d83bc
MC
13321 /* Unused GPIO3 must be driven as output on 5752 because there
13322 * are no pull-up resistors on unused GPIO pins.
13323 */
13324 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
13325 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
314fba34 13326
321d32a0 13327 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
cb4ed1fd
MC
13328 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
13329 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
af36e6b6
MC
13330 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
13331
8d519ab2
MC
13332 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
13333 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
13334 /* Turn off the debug UART. */
13335 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
13336 if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
13337 /* Keep VMain power. */
13338 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
13339 GRC_LCLCTRL_GPIO_OUTPUT0;
13340 }
13341
1da177e4 13342 /* Force the chip into D0. */
bc1c7567 13343 err = tg3_set_power_state(tp, PCI_D0);
1da177e4 13344 if (err) {
2445e461 13345 dev_err(&tp->pdev->dev, "Transition to D0 failed\n");
1da177e4
LT
13346 return err;
13347 }
13348
1da177e4
LT
13349 /* Derive initial jumbo mode from MTU assigned in
13350 * ether_setup() via the alloc_etherdev() call
13351 */
0f893dc6 13352 if (tp->dev->mtu > ETH_DATA_LEN &&
a4e2b347 13353 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
0f893dc6 13354 tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
1da177e4
LT
13355
13356 /* Determine WakeOnLan speed to use. */
13357 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
13358 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
13359 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
13360 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
13361 tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
13362 } else {
13363 tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
13364 }
13365
7f97a4bd
MC
13366 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
13367 tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
13368
1da177e4
LT
13369 /* A few boards don't want Ethernet@WireSpeed phy feature */
13370 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
13371 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
13372 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
747e8f8b 13373 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
7f97a4bd 13374 (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) ||
747e8f8b 13375 (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
1da177e4
LT
13376 tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
13377
13378 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
13379 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
13380 tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
13381 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
13382 tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
13383
321d32a0 13384 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
7f97a4bd 13385 !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
321d32a0 13386 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
f6eb9b1f 13387 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
b703df6f 13388 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
a50d0796 13389 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719 &&
b703df6f 13390 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765) {
c424cb24 13391 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d30cdd28 13392 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
9936bcf6
MC
13393 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
13394 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
d4011ada
MC
13395 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
13396 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
13397 tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
c1d2a196
MC
13398 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
13399 tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
321d32a0 13400 } else
c424cb24
MC
13401 tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
13402 }
1da177e4 13403
b2a5c19c
MC
13404 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
13405 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
13406 tp->phy_otp = tg3_read_otp_phycfg(tp);
13407 if (tp->phy_otp == 0)
13408 tp->phy_otp = TG3_OTP_DEFAULT;
13409 }
13410
f51f3562 13411 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
8ef21428
MC
13412 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
13413 else
13414 tp->mi_mode = MAC_MI_MODE_BASE;
13415
1da177e4 13416 tp->coalesce_mode = 0;
1da177e4
LT
13417 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
13418 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
13419 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
13420
321d32a0
MC
13421 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
13422 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
57e6983c
MC
13423 tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
13424
158d7abd
MC
13425 err = tg3_mdio_init(tp);
13426 if (err)
13427 return err;
1da177e4 13428
55dffe79 13429 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
2138c002 13430 tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
55dffe79
MC
13431 return -ENOTSUPP;
13432
1da177e4
LT
13433 /* Initialize data/descriptor byte/word swapping. */
13434 val = tr32(GRC_MODE);
13435 val &= GRC_MODE_HOST_STACKUP;
13436 tw32(GRC_MODE, val | tp->grc_mode);
13437
13438 tg3_switch_clocks(tp);
13439
13440 /* Clear this out for sanity. */
13441 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
13442
13443 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
13444 &pci_state_reg);
13445 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
13446 (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
13447 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
13448
13449 if (chiprevid == CHIPREV_ID_5701_A0 ||
13450 chiprevid == CHIPREV_ID_5701_B0 ||
13451 chiprevid == CHIPREV_ID_5701_B2 ||
13452 chiprevid == CHIPREV_ID_5701_B5) {
13453 void __iomem *sram_base;
13454
13455 /* Write some dummy words into the SRAM status block
13456 * area, see if it reads back correctly. If the return
13457 * value is bad, force enable the PCIX workaround.
13458 */
13459 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
13460
13461 writel(0x00000000, sram_base);
13462 writel(0x00000000, sram_base + 4);
13463 writel(0xffffffff, sram_base + 4);
13464 if (readl(sram_base) != 0x00000000)
13465 tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
13466 }
13467 }
13468
13469 udelay(50);
13470 tg3_nvram_init(tp);
13471
13472 grc_misc_cfg = tr32(GRC_MISC_CFG);
13473 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
13474
1da177e4
LT
13475 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
13476 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
13477 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
13478 tp->tg3_flags2 |= TG3_FLG2_IS_5788;
13479
fac9b83e
DM
13480 if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
13481 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
13482 tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
13483 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
13484 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
13485 HOSTCC_MODE_CLRTICK_TXBD);
13486
13487 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
13488 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13489 tp->misc_host_ctrl);
13490 }
13491
3bda1258
MC
13492 /* Preserve the APE MAC_MODE bits */
13493 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
13494 tp->mac_mode = tr32(MAC_MODE) |
13495 MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
13496 else
13497 tp->mac_mode = TG3_DEF_MAC_MODE;
13498
1da177e4
LT
13499 /* these are limited to 10/100 only */
13500 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
13501 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
13502 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
13503 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
13504 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
13505 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
13506 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
13507 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
13508 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
676917d4
MC
13509 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
13510 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
321d32a0 13511 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
d1101142
MC
13512 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
13513 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
7f97a4bd 13514 (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
1da177e4
LT
13515 tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
13516
13517 err = tg3_phy_probe(tp);
13518 if (err) {
2445e461 13519 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
1da177e4 13520 /* ... but do not return immediately ... */
b02fd9e3 13521 tg3_mdio_fini(tp);
1da177e4
LT
13522 }
13523
184b8904 13524 tg3_read_vpd(tp);
c4e6575c 13525 tg3_read_fw_ver(tp);
1da177e4
LT
13526
13527 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
13528 tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
13529 } else {
13530 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
13531 tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
13532 else
13533 tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
13534 }
13535
13536 /* 5700 {AX,BX} chips have a broken status block link
13537 * change bit implementation, so we must use the
13538 * status register in those cases.
13539 */
13540 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
13541 tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
13542 else
13543 tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
13544
13545 /* The led_ctrl is set during tg3_phy_probe, here we might
13546 * have to force the link status polling mechanism based
13547 * upon subsystem IDs.
13548 */
13549 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
007a880d 13550 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
1da177e4
LT
13551 !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
13552 tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
13553 TG3_FLAG_USE_LINKCHG_REG);
13554 }
13555
13556 /* For all SERDES we poll the MAC status register. */
13557 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
13558 tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
13559 else
13560 tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
13561
9dc7a113 13562 tp->rx_offset = NET_IP_ALIGN + TG3_RX_HEADROOM;
d2757fc4 13563 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
1da177e4 13564 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
d2757fc4 13565 (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
9dc7a113 13566 tp->rx_offset -= NET_IP_ALIGN;
d2757fc4 13567#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
9dc7a113 13568 tp->rx_copy_thresh = ~(u16)0;
d2757fc4
MC
13569#endif
13570 }
1da177e4 13571
f92905de
MC
13572 tp->rx_std_max_post = TG3_RX_RING_SIZE;
13573
13574 /* Increment the rx prod index on the rx std ring by at most
13575 * 8 for these chips to workaround hw errata.
13576 */
13577 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13578 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
13579 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
13580 tp->rx_std_max_post = 8;
13581
8ed5d97e
MC
13582 if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
13583 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
13584 PCIE_PWR_MGMT_L1_THRESH_MSK;
13585
1da177e4
LT
13586 return err;
13587}
13588
49b6e95f 13589#ifdef CONFIG_SPARC
1da177e4
LT
13590static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
13591{
13592 struct net_device *dev = tp->dev;
13593 struct pci_dev *pdev = tp->pdev;
49b6e95f 13594 struct device_node *dp = pci_device_to_OF_node(pdev);
374d4cac 13595 const unsigned char *addr;
49b6e95f
DM
13596 int len;
13597
13598 addr = of_get_property(dp, "local-mac-address", &len);
13599 if (addr && len == 6) {
13600 memcpy(dev->dev_addr, addr, 6);
13601 memcpy(dev->perm_addr, dev->dev_addr, 6);
13602 return 0;
1da177e4
LT
13603 }
13604 return -ENODEV;
13605}
13606
13607static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
13608{
13609 struct net_device *dev = tp->dev;
13610
13611 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
2ff43697 13612 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
1da177e4
LT
13613 return 0;
13614}
13615#endif
13616
13617static int __devinit tg3_get_device_address(struct tg3 *tp)
13618{
13619 struct net_device *dev = tp->dev;
13620 u32 hi, lo, mac_offset;
008652b3 13621 int addr_ok = 0;
1da177e4 13622
49b6e95f 13623#ifdef CONFIG_SPARC
1da177e4
LT
13624 if (!tg3_get_macaddr_sparc(tp))
13625 return 0;
13626#endif
13627
13628 mac_offset = 0x7c;
f49639e6 13629 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
a4e2b347 13630 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
1da177e4
LT
13631 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
13632 mac_offset = 0xcc;
13633 if (tg3_nvram_lock(tp))
13634 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
13635 else
13636 tg3_nvram_unlock(tp);
a50d0796
MC
13637 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13638 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
13639 if (PCI_FUNC(tp->pdev->devfn) & 1)
a1b950d5 13640 mac_offset = 0xcc;
a50d0796
MC
13641 if (PCI_FUNC(tp->pdev->devfn) > 1)
13642 mac_offset += 0x18c;
a1b950d5 13643 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
b5d3772c 13644 mac_offset = 0x10;
1da177e4
LT
13645
13646 /* First try to get it from MAC address mailbox. */
13647 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
13648 if ((hi >> 16) == 0x484b) {
13649 dev->dev_addr[0] = (hi >> 8) & 0xff;
13650 dev->dev_addr[1] = (hi >> 0) & 0xff;
13651
13652 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
13653 dev->dev_addr[2] = (lo >> 24) & 0xff;
13654 dev->dev_addr[3] = (lo >> 16) & 0xff;
13655 dev->dev_addr[4] = (lo >> 8) & 0xff;
13656 dev->dev_addr[5] = (lo >> 0) & 0xff;
1da177e4 13657
008652b3
MC
13658 /* Some old bootcode may report a 0 MAC address in SRAM */
13659 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
13660 }
13661 if (!addr_ok) {
13662 /* Next, try NVRAM. */
df259d8c
MC
13663 if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
13664 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
6d348f2c 13665 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
62cedd11
MC
13666 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
13667 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
008652b3
MC
13668 }
13669 /* Finally just fetch it out of the MAC control regs. */
13670 else {
13671 hi = tr32(MAC_ADDR_0_HIGH);
13672 lo = tr32(MAC_ADDR_0_LOW);
13673
13674 dev->dev_addr[5] = lo & 0xff;
13675 dev->dev_addr[4] = (lo >> 8) & 0xff;
13676 dev->dev_addr[3] = (lo >> 16) & 0xff;
13677 dev->dev_addr[2] = (lo >> 24) & 0xff;
13678 dev->dev_addr[1] = hi & 0xff;
13679 dev->dev_addr[0] = (hi >> 8) & 0xff;
13680 }
1da177e4
LT
13681 }
13682
13683 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
7582a335 13684#ifdef CONFIG_SPARC
1da177e4
LT
13685 if (!tg3_get_default_macaddr_sparc(tp))
13686 return 0;
13687#endif
13688 return -EINVAL;
13689 }
2ff43697 13690 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
1da177e4
LT
13691 return 0;
13692}
13693
59e6b434
DM
13694#define BOUNDARY_SINGLE_CACHELINE 1
13695#define BOUNDARY_MULTI_CACHELINE 2
13696
13697static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
13698{
13699 int cacheline_size;
13700 u8 byte;
13701 int goal;
13702
13703 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
13704 if (byte == 0)
13705 cacheline_size = 1024;
13706 else
13707 cacheline_size = (int) byte * 4;
13708
13709 /* On 5703 and later chips, the boundary bits have no
13710 * effect.
13711 */
13712 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13713 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13714 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
13715 goto out;
13716
13717#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
13718 goal = BOUNDARY_MULTI_CACHELINE;
13719#else
13720#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
13721 goal = BOUNDARY_SINGLE_CACHELINE;
13722#else
13723 goal = 0;
13724#endif
13725#endif
13726
b703df6f 13727 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
a50d0796 13728 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
b703df6f 13729 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
cbf9ca6c
MC
13730 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
13731 goto out;
13732 }
13733
59e6b434
DM
13734 if (!goal)
13735 goto out;
13736
13737 /* PCI controllers on most RISC systems tend to disconnect
13738 * when a device tries to burst across a cache-line boundary.
13739 * Therefore, letting tg3 do so just wastes PCI bandwidth.
13740 *
13741 * Unfortunately, for PCI-E there are only limited
13742 * write-side controls for this, and thus for reads
13743 * we will still get the disconnects. We'll also waste
13744 * these PCI cycles for both read and write for chips
13745 * other than 5700 and 5701 which do not implement the
13746 * boundary bits.
13747 */
13748 if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
13749 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
13750 switch (cacheline_size) {
13751 case 16:
13752 case 32:
13753 case 64:
13754 case 128:
13755 if (goal == BOUNDARY_SINGLE_CACHELINE) {
13756 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
13757 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
13758 } else {
13759 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
13760 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
13761 }
13762 break;
13763
13764 case 256:
13765 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
13766 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
13767 break;
13768
13769 default:
13770 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
13771 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
13772 break;
855e1111 13773 }
59e6b434
DM
13774 } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
13775 switch (cacheline_size) {
13776 case 16:
13777 case 32:
13778 case 64:
13779 if (goal == BOUNDARY_SINGLE_CACHELINE) {
13780 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
13781 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
13782 break;
13783 }
13784 /* fallthrough */
13785 case 128:
13786 default:
13787 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
13788 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
13789 break;
855e1111 13790 }
59e6b434
DM
13791 } else {
13792 switch (cacheline_size) {
13793 case 16:
13794 if (goal == BOUNDARY_SINGLE_CACHELINE) {
13795 val |= (DMA_RWCTRL_READ_BNDRY_16 |
13796 DMA_RWCTRL_WRITE_BNDRY_16);
13797 break;
13798 }
13799 /* fallthrough */
13800 case 32:
13801 if (goal == BOUNDARY_SINGLE_CACHELINE) {
13802 val |= (DMA_RWCTRL_READ_BNDRY_32 |
13803 DMA_RWCTRL_WRITE_BNDRY_32);
13804 break;
13805 }
13806 /* fallthrough */
13807 case 64:
13808 if (goal == BOUNDARY_SINGLE_CACHELINE) {
13809 val |= (DMA_RWCTRL_READ_BNDRY_64 |
13810 DMA_RWCTRL_WRITE_BNDRY_64);
13811 break;
13812 }
13813 /* fallthrough */
13814 case 128:
13815 if (goal == BOUNDARY_SINGLE_CACHELINE) {
13816 val |= (DMA_RWCTRL_READ_BNDRY_128 |
13817 DMA_RWCTRL_WRITE_BNDRY_128);
13818 break;
13819 }
13820 /* fallthrough */
13821 case 256:
13822 val |= (DMA_RWCTRL_READ_BNDRY_256 |
13823 DMA_RWCTRL_WRITE_BNDRY_256);
13824 break;
13825 case 512:
13826 val |= (DMA_RWCTRL_READ_BNDRY_512 |
13827 DMA_RWCTRL_WRITE_BNDRY_512);
13828 break;
13829 case 1024:
13830 default:
13831 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
13832 DMA_RWCTRL_WRITE_BNDRY_1024);
13833 break;
855e1111 13834 }
59e6b434
DM
13835 }
13836
13837out:
13838 return val;
13839}
13840
1da177e4
LT
13841static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
13842{
13843 struct tg3_internal_buffer_desc test_desc;
13844 u32 sram_dma_descs;
13845 int i, ret;
13846
13847 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
13848
13849 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
13850 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
13851 tw32(RDMAC_STATUS, 0);
13852 tw32(WDMAC_STATUS, 0);
13853
13854 tw32(BUFMGR_MODE, 0);
13855 tw32(FTQ_RESET, 0);
13856
13857 test_desc.addr_hi = ((u64) buf_dma) >> 32;
13858 test_desc.addr_lo = buf_dma & 0xffffffff;
13859 test_desc.nic_mbuf = 0x00002100;
13860 test_desc.len = size;
13861
13862 /*
13863 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
13864 * the *second* time the tg3 driver was getting loaded after an
13865 * initial scan.
13866 *
13867 * Broadcom tells me:
13868 * ...the DMA engine is connected to the GRC block and a DMA
13869 * reset may affect the GRC block in some unpredictable way...
13870 * The behavior of resets to individual blocks has not been tested.
13871 *
13872 * Broadcom noted the GRC reset will also reset all sub-components.
13873 */
13874 if (to_device) {
13875 test_desc.cqid_sqid = (13 << 8) | 2;
13876
13877 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
13878 udelay(40);
13879 } else {
13880 test_desc.cqid_sqid = (16 << 8) | 7;
13881
13882 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
13883 udelay(40);
13884 }
13885 test_desc.flags = 0x00000005;
13886
13887 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
13888 u32 val;
13889
13890 val = *(((u32 *)&test_desc) + i);
13891 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
13892 sram_dma_descs + (i * sizeof(u32)));
13893 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
13894 }
13895 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
13896
859a5887 13897 if (to_device)
1da177e4 13898 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
859a5887 13899 else
1da177e4 13900 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
1da177e4
LT
13901
13902 ret = -ENODEV;
13903 for (i = 0; i < 40; i++) {
13904 u32 val;
13905
13906 if (to_device)
13907 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
13908 else
13909 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
13910 if ((val & 0xffff) == sram_dma_descs) {
13911 ret = 0;
13912 break;
13913 }
13914
13915 udelay(100);
13916 }
13917
13918 return ret;
13919}
13920
ded7340d 13921#define TEST_BUFFER_SIZE 0x2000
1da177e4
LT
13922
13923static int __devinit tg3_test_dma(struct tg3 *tp)
13924{
13925 dma_addr_t buf_dma;
59e6b434 13926 u32 *buf, saved_dma_rwctrl;
cbf9ca6c 13927 int ret = 0;
1da177e4
LT
13928
13929 buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
13930 if (!buf) {
13931 ret = -ENOMEM;
13932 goto out_nofree;
13933 }
13934
13935 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
13936 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
13937
59e6b434 13938 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
1da177e4 13939
b703df6f 13940 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
a50d0796 13941 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
b703df6f 13942 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
cbf9ca6c
MC
13943 goto out;
13944
1da177e4
LT
13945 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
13946 /* DMA read watermark not used on PCIE */
13947 tp->dma_rwctrl |= 0x00180000;
13948 } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
85e94ced
MC
13949 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
13950 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
1da177e4
LT
13951 tp->dma_rwctrl |= 0x003f0000;
13952 else
13953 tp->dma_rwctrl |= 0x003f000f;
13954 } else {
13955 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
13956 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
13957 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
49afdeb6 13958 u32 read_water = 0x7;
1da177e4 13959
4a29cc2e
MC
13960 /* If the 5704 is behind the EPB bridge, we can
13961 * do the less restrictive ONE_DMA workaround for
13962 * better performance.
13963 */
13964 if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
13965 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
13966 tp->dma_rwctrl |= 0x8000;
13967 else if (ccval == 0x6 || ccval == 0x7)
1da177e4
LT
13968 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
13969
49afdeb6
MC
13970 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
13971 read_water = 4;
59e6b434 13972 /* Set bit 23 to enable PCIX hw bug fix */
49afdeb6
MC
13973 tp->dma_rwctrl |=
13974 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
13975 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
13976 (1 << 23);
4cf78e4f
MC
13977 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
13978 /* 5780 always in PCIX mode */
13979 tp->dma_rwctrl |= 0x00144000;
a4e2b347
MC
13980 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
13981 /* 5714 always in PCIX mode */
13982 tp->dma_rwctrl |= 0x00148000;
1da177e4
LT
13983 } else {
13984 tp->dma_rwctrl |= 0x001b000f;
13985 }
13986 }
13987
13988 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
13989 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
13990 tp->dma_rwctrl &= 0xfffffff0;
13991
13992 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
13993 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
13994 /* Remove this if it causes problems for some boards. */
13995 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
13996
13997 /* On 5700/5701 chips, we need to set this bit.
13998 * Otherwise the chip will issue cacheline transactions
13999 * to streamable DMA memory with not all the byte
14000 * enables turned on. This is an error on several
14001 * RISC PCI controllers, in particular sparc64.
14002 *
14003 * On 5703/5704 chips, this bit has been reassigned
14004 * a different meaning. In particular, it is used
14005 * on those chips to enable a PCI-X workaround.
14006 */
14007 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
14008 }
14009
14010 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14011
14012#if 0
14013 /* Unneeded, already done by tg3_get_invariants. */
14014 tg3_switch_clocks(tp);
14015#endif
14016
1da177e4
LT
14017 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14018 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
14019 goto out;
14020
59e6b434
DM
14021 /* It is best to perform DMA test with maximum write burst size
14022 * to expose the 5700/5701 write DMA bug.
14023 */
14024 saved_dma_rwctrl = tp->dma_rwctrl;
14025 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14026 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14027
1da177e4
LT
14028 while (1) {
14029 u32 *p = buf, i;
14030
14031 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
14032 p[i] = i;
14033
14034 /* Send the buffer to the chip. */
14035 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
14036 if (ret) {
2445e461
MC
14037 dev_err(&tp->pdev->dev,
14038 "%s: Buffer write failed. err = %d\n",
14039 __func__, ret);
1da177e4
LT
14040 break;
14041 }
14042
14043#if 0
14044 /* validate data reached card RAM correctly. */
14045 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14046 u32 val;
14047 tg3_read_mem(tp, 0x2100 + (i*4), &val);
14048 if (le32_to_cpu(val) != p[i]) {
2445e461
MC
14049 dev_err(&tp->pdev->dev,
14050 "%s: Buffer corrupted on device! "
14051 "(%d != %d)\n", __func__, val, i);
1da177e4
LT
14052 /* ret = -ENODEV here? */
14053 }
14054 p[i] = 0;
14055 }
14056#endif
14057 /* Now read it back. */
14058 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
14059 if (ret) {
5129c3a3
MC
14060 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
14061 "err = %d\n", __func__, ret);
1da177e4
LT
14062 break;
14063 }
14064
14065 /* Verify it. */
14066 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14067 if (p[i] == i)
14068 continue;
14069
59e6b434
DM
14070 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14071 DMA_RWCTRL_WRITE_BNDRY_16) {
14072 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
1da177e4
LT
14073 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
14074 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14075 break;
14076 } else {
2445e461
MC
14077 dev_err(&tp->pdev->dev,
14078 "%s: Buffer corrupted on read back! "
14079 "(%d != %d)\n", __func__, p[i], i);
1da177e4
LT
14080 ret = -ENODEV;
14081 goto out;
14082 }
14083 }
14084
14085 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
14086 /* Success. */
14087 ret = 0;
14088 break;
14089 }
14090 }
59e6b434
DM
14091 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14092 DMA_RWCTRL_WRITE_BNDRY_16) {
6d1cfbab
MC
14093 static struct pci_device_id dma_wait_state_chipsets[] = {
14094 { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
14095 PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
14096 { },
14097 };
14098
59e6b434 14099 /* DMA test passed without adjusting DMA boundary,
6d1cfbab
MC
14100 * now look for chipsets that are known to expose the
14101 * DMA bug without failing the test.
59e6b434 14102 */
6d1cfbab
MC
14103 if (pci_dev_present(dma_wait_state_chipsets)) {
14104 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14105 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
859a5887 14106 } else {
6d1cfbab
MC
14107 /* Safe to use the calculated DMA boundary. */
14108 tp->dma_rwctrl = saved_dma_rwctrl;
859a5887 14109 }
6d1cfbab 14110
59e6b434
DM
14111 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14112 }
1da177e4
LT
14113
14114out:
14115 pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
14116out_nofree:
14117 return ret;
14118}
14119
14120static void __devinit tg3_init_link_config(struct tg3 *tp)
14121{
14122 tp->link_config.advertising =
14123 (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
14124 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
14125 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
14126 ADVERTISED_Autoneg | ADVERTISED_MII);
14127 tp->link_config.speed = SPEED_INVALID;
14128 tp->link_config.duplex = DUPLEX_INVALID;
14129 tp->link_config.autoneg = AUTONEG_ENABLE;
1da177e4
LT
14130 tp->link_config.active_speed = SPEED_INVALID;
14131 tp->link_config.active_duplex = DUPLEX_INVALID;
14132 tp->link_config.phy_is_low_power = 0;
14133 tp->link_config.orig_speed = SPEED_INVALID;
14134 tp->link_config.orig_duplex = DUPLEX_INVALID;
14135 tp->link_config.orig_autoneg = AUTONEG_INVALID;
14136}
14137
14138static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
14139{
666bc831 14140 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
a50d0796 14141 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
666bc831
MC
14142 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
14143 tp->bufmgr_config.mbuf_read_dma_low_water =
14144 DEFAULT_MB_RDMA_LOW_WATER_5705;
14145 tp->bufmgr_config.mbuf_mac_rx_low_water =
14146 DEFAULT_MB_MACRX_LOW_WATER_57765;
14147 tp->bufmgr_config.mbuf_high_water =
14148 DEFAULT_MB_HIGH_WATER_57765;
14149
14150 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14151 DEFAULT_MB_RDMA_LOW_WATER_5705;
14152 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14153 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
14154 tp->bufmgr_config.mbuf_high_water_jumbo =
14155 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
14156 } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
fdfec172
MC
14157 tp->bufmgr_config.mbuf_read_dma_low_water =
14158 DEFAULT_MB_RDMA_LOW_WATER_5705;
14159 tp->bufmgr_config.mbuf_mac_rx_low_water =
14160 DEFAULT_MB_MACRX_LOW_WATER_5705;
14161 tp->bufmgr_config.mbuf_high_water =
14162 DEFAULT_MB_HIGH_WATER_5705;
b5d3772c
MC
14163 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14164 tp->bufmgr_config.mbuf_mac_rx_low_water =
14165 DEFAULT_MB_MACRX_LOW_WATER_5906;
14166 tp->bufmgr_config.mbuf_high_water =
14167 DEFAULT_MB_HIGH_WATER_5906;
14168 }
fdfec172
MC
14169
14170 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14171 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
14172 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14173 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
14174 tp->bufmgr_config.mbuf_high_water_jumbo =
14175 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
14176 } else {
14177 tp->bufmgr_config.mbuf_read_dma_low_water =
14178 DEFAULT_MB_RDMA_LOW_WATER;
14179 tp->bufmgr_config.mbuf_mac_rx_low_water =
14180 DEFAULT_MB_MACRX_LOW_WATER;
14181 tp->bufmgr_config.mbuf_high_water =
14182 DEFAULT_MB_HIGH_WATER;
14183
14184 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14185 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
14186 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14187 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
14188 tp->bufmgr_config.mbuf_high_water_jumbo =
14189 DEFAULT_MB_HIGH_WATER_JUMBO;
14190 }
1da177e4
LT
14191
14192 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
14193 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
14194}
14195
14196static char * __devinit tg3_phy_string(struct tg3 *tp)
14197{
79eb6904
MC
14198 switch (tp->phy_id & TG3_PHY_ID_MASK) {
14199 case TG3_PHY_ID_BCM5400: return "5400";
14200 case TG3_PHY_ID_BCM5401: return "5401";
14201 case TG3_PHY_ID_BCM5411: return "5411";
14202 case TG3_PHY_ID_BCM5701: return "5701";
14203 case TG3_PHY_ID_BCM5703: return "5703";
14204 case TG3_PHY_ID_BCM5704: return "5704";
14205 case TG3_PHY_ID_BCM5705: return "5705";
14206 case TG3_PHY_ID_BCM5750: return "5750";
14207 case TG3_PHY_ID_BCM5752: return "5752";
14208 case TG3_PHY_ID_BCM5714: return "5714";
14209 case TG3_PHY_ID_BCM5780: return "5780";
14210 case TG3_PHY_ID_BCM5755: return "5755";
14211 case TG3_PHY_ID_BCM5787: return "5787";
14212 case TG3_PHY_ID_BCM5784: return "5784";
14213 case TG3_PHY_ID_BCM5756: return "5722/5756";
14214 case TG3_PHY_ID_BCM5906: return "5906";
14215 case TG3_PHY_ID_BCM5761: return "5761";
14216 case TG3_PHY_ID_BCM5718C: return "5718C";
14217 case TG3_PHY_ID_BCM5718S: return "5718S";
14218 case TG3_PHY_ID_BCM57765: return "57765";
302b500b 14219 case TG3_PHY_ID_BCM5719C: return "5719C";
79eb6904 14220 case TG3_PHY_ID_BCM8002: return "8002/serdes";
1da177e4
LT
14221 case 0: return "serdes";
14222 default: return "unknown";
855e1111 14223 }
1da177e4
LT
14224}
14225
f9804ddb
MC
14226static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
14227{
14228 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
14229 strcpy(str, "PCI Express");
14230 return str;
14231 } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
14232 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
14233
14234 strcpy(str, "PCIX:");
14235
14236 if ((clock_ctrl == 7) ||
14237 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
14238 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
14239 strcat(str, "133MHz");
14240 else if (clock_ctrl == 0)
14241 strcat(str, "33MHz");
14242 else if (clock_ctrl == 2)
14243 strcat(str, "50MHz");
14244 else if (clock_ctrl == 4)
14245 strcat(str, "66MHz");
14246 else if (clock_ctrl == 6)
14247 strcat(str, "100MHz");
f9804ddb
MC
14248 } else {
14249 strcpy(str, "PCI:");
14250 if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
14251 strcat(str, "66MHz");
14252 else
14253 strcat(str, "33MHz");
14254 }
14255 if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
14256 strcat(str, ":32-bit");
14257 else
14258 strcat(str, ":64-bit");
14259 return str;
14260}
14261
8c2dc7e1 14262static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
1da177e4
LT
14263{
14264 struct pci_dev *peer;
14265 unsigned int func, devnr = tp->pdev->devfn & ~7;
14266
14267 for (func = 0; func < 8; func++) {
14268 peer = pci_get_slot(tp->pdev->bus, devnr | func);
14269 if (peer && peer != tp->pdev)
14270 break;
14271 pci_dev_put(peer);
14272 }
16fe9d74
MC
14273 /* 5704 can be configured in single-port mode, set peer to
14274 * tp->pdev in that case.
14275 */
14276 if (!peer) {
14277 peer = tp->pdev;
14278 return peer;
14279 }
1da177e4
LT
14280
14281 /*
14282 * We don't need to keep the refcount elevated; there's no way
14283 * to remove one half of this device without removing the other
14284 */
14285 pci_dev_put(peer);
14286
14287 return peer;
14288}
14289
15f9850d
DM
14290static void __devinit tg3_init_coal(struct tg3 *tp)
14291{
14292 struct ethtool_coalesce *ec = &tp->coal;
14293
14294 memset(ec, 0, sizeof(*ec));
14295 ec->cmd = ETHTOOL_GCOALESCE;
14296 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
14297 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
14298 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
14299 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
14300 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
14301 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
14302 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
14303 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
14304 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
14305
14306 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
14307 HOSTCC_MODE_CLRTICK_TXBD)) {
14308 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
14309 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
14310 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
14311 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
14312 }
d244c892
MC
14313
14314 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
14315 ec->rx_coalesce_usecs_irq = 0;
14316 ec->tx_coalesce_usecs_irq = 0;
14317 ec->stats_block_coalesce_usecs = 0;
14318 }
15f9850d
DM
14319}
14320
7c7d64b8
SH
14321static const struct net_device_ops tg3_netdev_ops = {
14322 .ndo_open = tg3_open,
14323 .ndo_stop = tg3_close,
00829823 14324 .ndo_start_xmit = tg3_start_xmit,
511d2224 14325 .ndo_get_stats64 = tg3_get_stats64,
00829823
SH
14326 .ndo_validate_addr = eth_validate_addr,
14327 .ndo_set_multicast_list = tg3_set_rx_mode,
14328 .ndo_set_mac_address = tg3_set_mac_addr,
14329 .ndo_do_ioctl = tg3_ioctl,
14330 .ndo_tx_timeout = tg3_tx_timeout,
14331 .ndo_change_mtu = tg3_change_mtu,
14332#if TG3_VLAN_TAG_USED
14333 .ndo_vlan_rx_register = tg3_vlan_rx_register,
14334#endif
14335#ifdef CONFIG_NET_POLL_CONTROLLER
14336 .ndo_poll_controller = tg3_poll_controller,
14337#endif
14338};
14339
14340static const struct net_device_ops tg3_netdev_ops_dma_bug = {
14341 .ndo_open = tg3_open,
14342 .ndo_stop = tg3_close,
14343 .ndo_start_xmit = tg3_start_xmit_dma_bug,
511d2224 14344 .ndo_get_stats64 = tg3_get_stats64,
7c7d64b8
SH
14345 .ndo_validate_addr = eth_validate_addr,
14346 .ndo_set_multicast_list = tg3_set_rx_mode,
14347 .ndo_set_mac_address = tg3_set_mac_addr,
14348 .ndo_do_ioctl = tg3_ioctl,
14349 .ndo_tx_timeout = tg3_tx_timeout,
14350 .ndo_change_mtu = tg3_change_mtu,
14351#if TG3_VLAN_TAG_USED
14352 .ndo_vlan_rx_register = tg3_vlan_rx_register,
14353#endif
14354#ifdef CONFIG_NET_POLL_CONTROLLER
14355 .ndo_poll_controller = tg3_poll_controller,
14356#endif
14357};
14358
1da177e4
LT
14359static int __devinit tg3_init_one(struct pci_dev *pdev,
14360 const struct pci_device_id *ent)
14361{
1da177e4
LT
14362 struct net_device *dev;
14363 struct tg3 *tp;
646c9edd
MC
14364 int i, err, pm_cap;
14365 u32 sndmbx, rcvmbx, intmbx;
f9804ddb 14366 char str[40];
72f2afb8 14367 u64 dma_mask, persist_dma_mask;
1da177e4 14368
05dbe005 14369 printk_once(KERN_INFO "%s\n", version);
1da177e4
LT
14370
14371 err = pci_enable_device(pdev);
14372 if (err) {
2445e461 14373 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
1da177e4
LT
14374 return err;
14375 }
14376
1da177e4
LT
14377 err = pci_request_regions(pdev, DRV_MODULE_NAME);
14378 if (err) {
2445e461 14379 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
1da177e4
LT
14380 goto err_out_disable_pdev;
14381 }
14382
14383 pci_set_master(pdev);
14384
14385 /* Find power-management capability. */
14386 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
14387 if (pm_cap == 0) {
2445e461
MC
14388 dev_err(&pdev->dev,
14389 "Cannot find Power Management capability, aborting\n");
1da177e4
LT
14390 err = -EIO;
14391 goto err_out_free_res;
14392 }
14393
fe5f5787 14394 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
1da177e4 14395 if (!dev) {
2445e461 14396 dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
1da177e4
LT
14397 err = -ENOMEM;
14398 goto err_out_free_res;
14399 }
14400
1da177e4
LT
14401 SET_NETDEV_DEV(dev, &pdev->dev);
14402
1da177e4
LT
14403#if TG3_VLAN_TAG_USED
14404 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
1da177e4
LT
14405#endif
14406
14407 tp = netdev_priv(dev);
14408 tp->pdev = pdev;
14409 tp->dev = dev;
14410 tp->pm_cap = pm_cap;
1da177e4
LT
14411 tp->rx_mode = TG3_DEF_RX_MODE;
14412 tp->tx_mode = TG3_DEF_TX_MODE;
8ef21428 14413
1da177e4
LT
14414 if (tg3_debug > 0)
14415 tp->msg_enable = tg3_debug;
14416 else
14417 tp->msg_enable = TG3_DEF_MSG_ENABLE;
14418
14419 /* The word/byte swap controls here control register access byte
14420 * swapping. DMA data byte swapping is controlled in the GRC_MODE
14421 * setting below.
14422 */
14423 tp->misc_host_ctrl =
14424 MISC_HOST_CTRL_MASK_PCI_INT |
14425 MISC_HOST_CTRL_WORD_SWAP |
14426 MISC_HOST_CTRL_INDIR_ACCESS |
14427 MISC_HOST_CTRL_PCISTATE_RW;
14428
14429 /* The NONFRM (non-frame) byte/word swap controls take effect
14430 * on descriptor entries, anything which isn't packet data.
14431 *
14432 * The StrongARM chips on the board (one for tx, one for rx)
14433 * are running in big-endian mode.
14434 */
14435 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
14436 GRC_MODE_WSWAP_NONFRM_DATA);
14437#ifdef __BIG_ENDIAN
14438 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
14439#endif
14440 spin_lock_init(&tp->lock);
1da177e4 14441 spin_lock_init(&tp->indirect_lock);
c4028958 14442 INIT_WORK(&tp->reset_task, tg3_reset_task);
1da177e4 14443
d5fe488a 14444 tp->regs = pci_ioremap_bar(pdev, BAR_0);
ab0049b4 14445 if (!tp->regs) {
ab96b241 14446 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
1da177e4
LT
14447 err = -ENOMEM;
14448 goto err_out_free_dev;
14449 }
14450
14451 tg3_init_link_config(tp);
14452
1da177e4
LT
14453 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
14454 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
1da177e4 14455
1da177e4 14456 dev->ethtool_ops = &tg3_ethtool_ops;
1da177e4 14457 dev->watchdog_timeo = TG3_TX_TIMEOUT;
1da177e4 14458 dev->irq = pdev->irq;
1da177e4
LT
14459
14460 err = tg3_get_invariants(tp);
14461 if (err) {
ab96b241
MC
14462 dev_err(&pdev->dev,
14463 "Problem fetching invariants of chip, aborting\n");
1da177e4
LT
14464 goto err_out_iounmap;
14465 }
14466
615774fe 14467 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
a50d0796
MC
14468 tp->pci_chip_rev_id != CHIPREV_ID_5717_A0 &&
14469 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
00829823
SH
14470 dev->netdev_ops = &tg3_netdev_ops;
14471 else
14472 dev->netdev_ops = &tg3_netdev_ops_dma_bug;
14473
14474
4a29cc2e
MC
14475 /* The EPB bridge inside 5714, 5715, and 5780 and any
14476 * device behind the EPB cannot support DMA addresses > 40-bit.
72f2afb8
MC
14477 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
14478 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
14479 * do DMA address check in tg3_start_xmit().
14480 */
4a29cc2e 14481 if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
284901a9 14482 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
4a29cc2e 14483 else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
50cf156a 14484 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
72f2afb8 14485#ifdef CONFIG_HIGHMEM
6a35528a 14486 dma_mask = DMA_BIT_MASK(64);
72f2afb8 14487#endif
4a29cc2e 14488 } else
6a35528a 14489 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
72f2afb8
MC
14490
14491 /* Configure DMA attributes. */
284901a9 14492 if (dma_mask > DMA_BIT_MASK(32)) {
72f2afb8
MC
14493 err = pci_set_dma_mask(pdev, dma_mask);
14494 if (!err) {
14495 dev->features |= NETIF_F_HIGHDMA;
14496 err = pci_set_consistent_dma_mask(pdev,
14497 persist_dma_mask);
14498 if (err < 0) {
ab96b241
MC
14499 dev_err(&pdev->dev, "Unable to obtain 64 bit "
14500 "DMA for consistent allocations\n");
72f2afb8
MC
14501 goto err_out_iounmap;
14502 }
14503 }
14504 }
284901a9
YH
14505 if (err || dma_mask == DMA_BIT_MASK(32)) {
14506 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
72f2afb8 14507 if (err) {
ab96b241
MC
14508 dev_err(&pdev->dev,
14509 "No usable DMA configuration, aborting\n");
72f2afb8
MC
14510 goto err_out_iounmap;
14511 }
14512 }
14513
fdfec172 14514 tg3_init_bufmgr_config(tp);
1da177e4 14515
507399f1
MC
14516 /* Selectively allow TSO based on operating conditions */
14517 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
14518 (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
1da177e4 14519 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
507399f1
MC
14520 else {
14521 tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
14522 tp->fw_needed = NULL;
1da177e4 14523 }
507399f1
MC
14524
14525 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
14526 tp->fw_needed = FIRMWARE_TG3;
1da177e4 14527
4e3a7aaa
MC
14528 /* TSO is on by default on chips that support hardware TSO.
14529 * Firmware TSO on older chips gives lower performance, so it
14530 * is off by default, but can be enabled using ethtool.
14531 */
e849cdc3 14532 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
7fe876af 14533 (dev->features & NETIF_F_IP_CSUM)) {
e849cdc3 14534 dev->features |= NETIF_F_TSO;
7fe876af
ED
14535 vlan_features_add(dev, NETIF_F_TSO);
14536 }
e849cdc3
MC
14537 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
14538 (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
7fe876af 14539 if (dev->features & NETIF_F_IPV6_CSUM) {
b0026624 14540 dev->features |= NETIF_F_TSO6;
7fe876af
ED
14541 vlan_features_add(dev, NETIF_F_TSO6);
14542 }
e849cdc3
MC
14543 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
14544 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c
MC
14545 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
14546 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
321d32a0 14547 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
7fe876af 14548 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
9936bcf6 14549 dev->features |= NETIF_F_TSO_ECN;
7fe876af
ED
14550 vlan_features_add(dev, NETIF_F_TSO_ECN);
14551 }
b0026624 14552 }
1da177e4 14553
1da177e4
LT
14554 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
14555 !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
14556 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
14557 tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
14558 tp->rx_pending = 63;
14559 }
14560
1da177e4
LT
14561 err = tg3_get_device_address(tp);
14562 if (err) {
ab96b241
MC
14563 dev_err(&pdev->dev,
14564 "Could not obtain valid ethernet address, aborting\n");
026a6c21 14565 goto err_out_iounmap;
1da177e4
LT
14566 }
14567
c88864df 14568 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
63532394 14569 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
79ea13ce 14570 if (!tp->aperegs) {
ab96b241
MC
14571 dev_err(&pdev->dev,
14572 "Cannot map APE registers, aborting\n");
c88864df 14573 err = -ENOMEM;
026a6c21 14574 goto err_out_iounmap;
c88864df
MC
14575 }
14576
14577 tg3_ape_lock_init(tp);
7fd76445
MC
14578
14579 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
14580 tg3_read_dash_ver(tp);
c88864df
MC
14581 }
14582
1da177e4
LT
14583 /*
14584 * Reset chip in case UNDI or EFI driver did not shutdown
14585 * DMA self test will enable WDMAC and we'll see (spurious)
14586 * pending DMA on the PCI bus at that point.
14587 */
14588 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
14589 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
1da177e4 14590 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
944d980e 14591 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
14592 }
14593
14594 err = tg3_test_dma(tp);
14595 if (err) {
ab96b241 14596 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
c88864df 14597 goto err_out_apeunmap;
1da177e4
LT
14598 }
14599
1da177e4
LT
14600 /* flow control autonegotiation is default behavior */
14601 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
e18ce346 14602 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
1da177e4 14603
78f90dcf
MC
14604 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
14605 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
14606 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
14607 for (i = 0; i < TG3_IRQ_MAX_VECS; i++) {
14608 struct tg3_napi *tnapi = &tp->napi[i];
14609
14610 tnapi->tp = tp;
14611 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
14612
14613 tnapi->int_mbox = intmbx;
14614 if (i < 4)
14615 intmbx += 0x8;
14616 else
14617 intmbx += 0x4;
14618
14619 tnapi->consmbox = rcvmbx;
14620 tnapi->prodmbox = sndmbx;
14621
14622 if (i) {
14623 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
14624 netif_napi_add(dev, &tnapi->napi, tg3_poll_msix, 64);
14625 } else {
14626 tnapi->coal_now = HOSTCC_MODE_NOW;
14627 netif_napi_add(dev, &tnapi->napi, tg3_poll, 64);
14628 }
14629
14630 if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
14631 break;
14632
14633 /*
14634 * If we support MSIX, we'll be using RSS. If we're using
14635 * RSS, the first vector only handles link interrupts and the
14636 * remaining vectors handle rx and tx interrupts. Reuse the
14637 * mailbox values for the next iteration. The values we setup
14638 * above are still useful for the single vectored mode.
14639 */
14640 if (!i)
14641 continue;
14642
14643 rcvmbx += 0x8;
14644
14645 if (sndmbx & 0x4)
14646 sndmbx -= 0x4;
14647 else
14648 sndmbx += 0xc;
14649 }
14650
15f9850d
DM
14651 tg3_init_coal(tp);
14652
c49a1561
MC
14653 pci_set_drvdata(pdev, dev);
14654
1da177e4
LT
14655 err = register_netdev(dev);
14656 if (err) {
ab96b241 14657 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
0d3031d9 14658 goto err_out_apeunmap;
1da177e4
LT
14659 }
14660
05dbe005
JP
14661 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
14662 tp->board_part_number,
14663 tp->pci_chip_rev_id,
14664 tg3_bus_string(tp, str),
14665 dev->dev_addr);
1da177e4 14666
3f0e3ad7
MC
14667 if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
14668 struct phy_device *phydev;
14669 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
5129c3a3
MC
14670 netdev_info(dev,
14671 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
05dbe005 14672 phydev->drv->name, dev_name(&phydev->dev));
3f0e3ad7 14673 } else
5129c3a3
MC
14674 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
14675 "(WireSpeed[%d])\n", tg3_phy_string(tp),
05dbe005
JP
14676 ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
14677 ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
14678 "10/100/1000Base-T")),
14679 (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0);
14680
14681 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
14682 (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
14683 (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
14684 (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
14685 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
14686 (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
14687 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
14688 tp->dma_rwctrl,
14689 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
14690 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
1da177e4
LT
14691
14692 return 0;
14693
0d3031d9
MC
14694err_out_apeunmap:
14695 if (tp->aperegs) {
14696 iounmap(tp->aperegs);
14697 tp->aperegs = NULL;
14698 }
14699
1da177e4 14700err_out_iounmap:
6892914f
MC
14701 if (tp->regs) {
14702 iounmap(tp->regs);
22abe310 14703 tp->regs = NULL;
6892914f 14704 }
1da177e4
LT
14705
14706err_out_free_dev:
14707 free_netdev(dev);
14708
14709err_out_free_res:
14710 pci_release_regions(pdev);
14711
14712err_out_disable_pdev:
14713 pci_disable_device(pdev);
14714 pci_set_drvdata(pdev, NULL);
14715 return err;
14716}
14717
14718static void __devexit tg3_remove_one(struct pci_dev *pdev)
14719{
14720 struct net_device *dev = pci_get_drvdata(pdev);
14721
14722 if (dev) {
14723 struct tg3 *tp = netdev_priv(dev);
14724
077f849d
JSR
14725 if (tp->fw)
14726 release_firmware(tp->fw);
14727
7faa006f 14728 flush_scheduled_work();
158d7abd 14729
b02fd9e3
MC
14730 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
14731 tg3_phy_fini(tp);
158d7abd 14732 tg3_mdio_fini(tp);
b02fd9e3 14733 }
158d7abd 14734
1da177e4 14735 unregister_netdev(dev);
0d3031d9
MC
14736 if (tp->aperegs) {
14737 iounmap(tp->aperegs);
14738 tp->aperegs = NULL;
14739 }
6892914f
MC
14740 if (tp->regs) {
14741 iounmap(tp->regs);
22abe310 14742 tp->regs = NULL;
6892914f 14743 }
1da177e4
LT
14744 free_netdev(dev);
14745 pci_release_regions(pdev);
14746 pci_disable_device(pdev);
14747 pci_set_drvdata(pdev, NULL);
14748 }
14749}
14750
14751static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
14752{
14753 struct net_device *dev = pci_get_drvdata(pdev);
14754 struct tg3 *tp = netdev_priv(dev);
12dac075 14755 pci_power_t target_state;
1da177e4
LT
14756 int err;
14757
3e0c95fd
MC
14758 /* PCI register 4 needs to be saved whether netif_running() or not.
14759 * MSI address and data need to be saved if using MSI and
14760 * netif_running().
14761 */
14762 pci_save_state(pdev);
14763
1da177e4
LT
14764 if (!netif_running(dev))
14765 return 0;
14766
7faa006f 14767 flush_scheduled_work();
b02fd9e3 14768 tg3_phy_stop(tp);
1da177e4
LT
14769 tg3_netif_stop(tp);
14770
14771 del_timer_sync(&tp->timer);
14772
f47c11ee 14773 tg3_full_lock(tp, 1);
1da177e4 14774 tg3_disable_ints(tp);
f47c11ee 14775 tg3_full_unlock(tp);
1da177e4
LT
14776
14777 netif_device_detach(dev);
14778
f47c11ee 14779 tg3_full_lock(tp, 0);
944d980e 14780 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
6a9eba15 14781 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
f47c11ee 14782 tg3_full_unlock(tp);
1da177e4 14783
12dac075
RW
14784 target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
14785
14786 err = tg3_set_power_state(tp, target_state);
1da177e4 14787 if (err) {
b02fd9e3
MC
14788 int err2;
14789
f47c11ee 14790 tg3_full_lock(tp, 0);
1da177e4 14791
6a9eba15 14792 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
b02fd9e3
MC
14793 err2 = tg3_restart_hw(tp, 1);
14794 if (err2)
b9ec6c1b 14795 goto out;
1da177e4
LT
14796
14797 tp->timer.expires = jiffies + tp->timer_offset;
14798 add_timer(&tp->timer);
14799
14800 netif_device_attach(dev);
14801 tg3_netif_start(tp);
14802
b9ec6c1b 14803out:
f47c11ee 14804 tg3_full_unlock(tp);
b02fd9e3
MC
14805
14806 if (!err2)
14807 tg3_phy_start(tp);
1da177e4
LT
14808 }
14809
14810 return err;
14811}
14812
14813static int tg3_resume(struct pci_dev *pdev)
14814{
14815 struct net_device *dev = pci_get_drvdata(pdev);
14816 struct tg3 *tp = netdev_priv(dev);
14817 int err;
14818
3e0c95fd
MC
14819 pci_restore_state(tp->pdev);
14820
1da177e4
LT
14821 if (!netif_running(dev))
14822 return 0;
14823
bc1c7567 14824 err = tg3_set_power_state(tp, PCI_D0);
1da177e4
LT
14825 if (err)
14826 return err;
14827
14828 netif_device_attach(dev);
14829
f47c11ee 14830 tg3_full_lock(tp, 0);
1da177e4 14831
6a9eba15 14832 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
b9ec6c1b
MC
14833 err = tg3_restart_hw(tp, 1);
14834 if (err)
14835 goto out;
1da177e4
LT
14836
14837 tp->timer.expires = jiffies + tp->timer_offset;
14838 add_timer(&tp->timer);
14839
1da177e4
LT
14840 tg3_netif_start(tp);
14841
b9ec6c1b 14842out:
f47c11ee 14843 tg3_full_unlock(tp);
1da177e4 14844
b02fd9e3
MC
14845 if (!err)
14846 tg3_phy_start(tp);
14847
b9ec6c1b 14848 return err;
1da177e4
LT
14849}
14850
14851static struct pci_driver tg3_driver = {
14852 .name = DRV_MODULE_NAME,
14853 .id_table = tg3_pci_tbl,
14854 .probe = tg3_init_one,
14855 .remove = __devexit_p(tg3_remove_one),
14856 .suspend = tg3_suspend,
14857 .resume = tg3_resume
14858};
14859
14860static int __init tg3_init(void)
14861{
29917620 14862 return pci_register_driver(&tg3_driver);
1da177e4
LT
14863}
14864
14865static void __exit tg3_cleanup(void)
14866{
14867 pci_unregister_driver(&tg3_driver);
14868}
14869
14870module_init(tg3_init);
14871module_exit(tg3_cleanup);