]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/net/tg3.c
tg3: Off-by-one error in RSS setup
[net-next-2.6.git] / drivers / net / tg3.c
CommitLineData
1da177e4
LT
1/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
ba5b0bfa 7 * Copyright (C) 2005-2010 Broadcom Corporation.
1da177e4
LT
8 *
9 * Firmware is:
49cabf49
MC
10 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
1da177e4
LT
16 */
17
1da177e4
LT
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
21#include <linux/kernel.h>
22#include <linux/types.h>
23#include <linux/compiler.h>
24#include <linux/slab.h>
25#include <linux/delay.h>
14c85021 26#include <linux/in.h>
1da177e4
LT
27#include <linux/init.h>
28#include <linux/ioport.h>
29#include <linux/pci.h>
30#include <linux/netdevice.h>
31#include <linux/etherdevice.h>
32#include <linux/skbuff.h>
33#include <linux/ethtool.h>
34#include <linux/mii.h>
158d7abd 35#include <linux/phy.h>
a9daf367 36#include <linux/brcmphy.h>
1da177e4
LT
37#include <linux/if_vlan.h>
38#include <linux/ip.h>
39#include <linux/tcp.h>
40#include <linux/workqueue.h>
61487480 41#include <linux/prefetch.h>
f9a5f7d3 42#include <linux/dma-mapping.h>
077f849d 43#include <linux/firmware.h>
1da177e4
LT
44
45#include <net/checksum.h>
c9bdd4b5 46#include <net/ip.h>
1da177e4
LT
47
48#include <asm/system.h>
49#include <asm/io.h>
50#include <asm/byteorder.h>
51#include <asm/uaccess.h>
52
49b6e95f 53#ifdef CONFIG_SPARC
1da177e4 54#include <asm/idprom.h>
49b6e95f 55#include <asm/prom.h>
1da177e4
LT
56#endif
57
63532394
MC
58#define BAR_0 0
59#define BAR_2 2
60
1da177e4
LT
61#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
62#define TG3_VLAN_TAG_USED 1
63#else
64#define TG3_VLAN_TAG_USED 0
65#endif
66
1da177e4
LT
67#include "tg3.h"
68
69#define DRV_MODULE_NAME "tg3"
3941f188
MC
70#define DRV_MODULE_VERSION "3.110"
71#define DRV_MODULE_RELDATE "April 9, 2010"
1da177e4
LT
72
73#define TG3_DEF_MAC_MODE 0
74#define TG3_DEF_RX_MODE 0
75#define TG3_DEF_TX_MODE 0
76#define TG3_DEF_MSG_ENABLE \
77 (NETIF_MSG_DRV | \
78 NETIF_MSG_PROBE | \
79 NETIF_MSG_LINK | \
80 NETIF_MSG_TIMER | \
81 NETIF_MSG_IFDOWN | \
82 NETIF_MSG_IFUP | \
83 NETIF_MSG_RX_ERR | \
84 NETIF_MSG_TX_ERR)
85
86/* length of time before we decide the hardware is borked,
87 * and dev->tx_timeout() should be called to fix the problem
88 */
89#define TG3_TX_TIMEOUT (5 * HZ)
90
91/* hardware minimum and maximum for a single frame's data payload */
92#define TG3_MIN_MTU 60
93#define TG3_MAX_MTU(tp) \
8f666b07 94 ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
1da177e4
LT
95
96/* These numbers seem to be hard coded in the NIC firmware somehow.
97 * You can't change the ring sizes, but you can change where you place
98 * them in the NIC onboard memory.
99 */
100#define TG3_RX_RING_SIZE 512
101#define TG3_DEF_RX_RING_PENDING 200
102#define TG3_RX_JUMBO_RING_SIZE 256
103#define TG3_DEF_RX_JUMBO_RING_PENDING 100
c6cdf436 104#define TG3_RSS_INDIR_TBL_SIZE 128
1da177e4
LT
105
106/* Do not place this n-ring entries value into the tp struct itself,
107 * we really want to expose these constants to GCC so that modulo et
108 * al. operations are done with shifts and masks instead of with
109 * hw multiply/modulo instructions. Another solution would be to
110 * replace things like '% foo' with '& (foo - 1)'.
111 */
112#define TG3_RX_RCB_RING_SIZE(tp) \
f6eb9b1f 113 (((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) && \
5ea1c506 114 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) ? 1024 : 512)
1da177e4
LT
115
116#define TG3_TX_RING_SIZE 512
117#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
118
119#define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
120 TG3_RX_RING_SIZE)
79ed5ac7
MC
121#define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_ext_rx_buffer_desc) * \
122 TG3_RX_JUMBO_RING_SIZE)
1da177e4 123#define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
79ed5ac7 124 TG3_RX_RCB_RING_SIZE(tp))
1da177e4
LT
125#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
126 TG3_TX_RING_SIZE)
1da177e4
LT
127#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
128
9dc7a113
MC
129#define TG3_RX_DMA_ALIGN 16
130#define TG3_RX_HEADROOM ALIGN(VLAN_HLEN, TG3_RX_DMA_ALIGN)
131
287be12e
MC
132#define TG3_DMA_BYTE_ENAB 64
133
134#define TG3_RX_STD_DMA_SZ 1536
135#define TG3_RX_JMB_DMA_SZ 9046
136
137#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
138
139#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
140#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
1da177e4 141
2b2cdb65
MC
142#define TG3_RX_STD_BUFF_RING_SIZE \
143 (sizeof(struct ring_info) * TG3_RX_RING_SIZE)
144
145#define TG3_RX_JMB_BUFF_RING_SIZE \
146 (sizeof(struct ring_info) * TG3_RX_JUMBO_RING_SIZE)
147
c6cdf436
MC
148#define TG3_RSS_MIN_NUM_MSIX_VECS 2
149
d2757fc4
MC
150/* Due to a hardware bug, the 5701 can only DMA to memory addresses
151 * that are at least dword aligned when used in PCIX mode. The driver
152 * works around this bug by double copying the packet. This workaround
153 * is built into the normal double copy length check for efficiency.
154 *
155 * However, the double copy is only necessary on those architectures
156 * where unaligned memory accesses are inefficient. For those architectures
157 * where unaligned memory accesses incur little penalty, we can reintegrate
158 * the 5701 in the normal rx path. Doing so saves a device structure
159 * dereference by hardcoding the double copy threshold in place.
160 */
161#define TG3_RX_COPY_THRESHOLD 256
162#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
163 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
164#else
165 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
166#endif
167
1da177e4 168/* minimum number of free TX descriptors required to wake up TX process */
f3f3f27e 169#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
1da177e4 170
ad829268
MC
171#define TG3_RAW_IP_ALIGN 2
172
1da177e4
LT
173/* number of ETHTOOL_GSTATS u64's */
174#define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
175
4cafd3f5
MC
176#define TG3_NUM_TEST 6
177
c6cdf436
MC
178#define TG3_FW_UPDATE_TIMEOUT_SEC 5
179
077f849d
JSR
180#define FIRMWARE_TG3 "tigon/tg3.bin"
181#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
182#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
183
1da177e4 184static char version[] __devinitdata =
05dbe005 185 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
1da177e4
LT
186
187MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
188MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
189MODULE_LICENSE("GPL");
190MODULE_VERSION(DRV_MODULE_VERSION);
077f849d
JSR
191MODULE_FIRMWARE(FIRMWARE_TG3);
192MODULE_FIRMWARE(FIRMWARE_TG3TSO);
193MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
194
1da177e4
LT
195static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
196module_param(tg3_debug, int, 0);
197MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
198
a3aa1884 199static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
13185217
HK
200 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
201 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
202 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
203 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
204 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
205 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
206 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
207 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
208 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
209 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
210 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
211 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
212 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
213 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
214 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
215 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
216 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
217 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
218 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
219 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
220 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
221 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
222 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
223 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
126a3368 224 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
13185217
HK
225 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
226 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
227 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
228 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
229 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
230 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
231 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
232 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
233 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
234 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
235 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
236 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
126a3368 239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
13185217
HK
240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
676917d4 243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
13185217
HK
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
b5d3772c
MC
251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
d30cdd28
MC
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
6c7af27c 255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
9936bcf6
MC
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
c88e668b
MC
258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
2befdcea
MC
260 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
261 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
321d32a0
MC
262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
264 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
5e7ccf20 265 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
5001e2f6
MC
266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5724)},
b0f75221
MC
269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
271 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
272 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
13185217
HK
275 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
276 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
277 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
278 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
279 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
280 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
281 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
282 {}
1da177e4
LT
283};
284
285MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
286
50da859d 287static const struct {
1da177e4
LT
288 const char string[ETH_GSTRING_LEN];
289} ethtool_stats_keys[TG3_NUM_STATS] = {
290 { "rx_octets" },
291 { "rx_fragments" },
292 { "rx_ucast_packets" },
293 { "rx_mcast_packets" },
294 { "rx_bcast_packets" },
295 { "rx_fcs_errors" },
296 { "rx_align_errors" },
297 { "rx_xon_pause_rcvd" },
298 { "rx_xoff_pause_rcvd" },
299 { "rx_mac_ctrl_rcvd" },
300 { "rx_xoff_entered" },
301 { "rx_frame_too_long_errors" },
302 { "rx_jabbers" },
303 { "rx_undersize_packets" },
304 { "rx_in_length_errors" },
305 { "rx_out_length_errors" },
306 { "rx_64_or_less_octet_packets" },
307 { "rx_65_to_127_octet_packets" },
308 { "rx_128_to_255_octet_packets" },
309 { "rx_256_to_511_octet_packets" },
310 { "rx_512_to_1023_octet_packets" },
311 { "rx_1024_to_1522_octet_packets" },
312 { "rx_1523_to_2047_octet_packets" },
313 { "rx_2048_to_4095_octet_packets" },
314 { "rx_4096_to_8191_octet_packets" },
315 { "rx_8192_to_9022_octet_packets" },
316
317 { "tx_octets" },
318 { "tx_collisions" },
319
320 { "tx_xon_sent" },
321 { "tx_xoff_sent" },
322 { "tx_flow_control" },
323 { "tx_mac_errors" },
324 { "tx_single_collisions" },
325 { "tx_mult_collisions" },
326 { "tx_deferred" },
327 { "tx_excessive_collisions" },
328 { "tx_late_collisions" },
329 { "tx_collide_2times" },
330 { "tx_collide_3times" },
331 { "tx_collide_4times" },
332 { "tx_collide_5times" },
333 { "tx_collide_6times" },
334 { "tx_collide_7times" },
335 { "tx_collide_8times" },
336 { "tx_collide_9times" },
337 { "tx_collide_10times" },
338 { "tx_collide_11times" },
339 { "tx_collide_12times" },
340 { "tx_collide_13times" },
341 { "tx_collide_14times" },
342 { "tx_collide_15times" },
343 { "tx_ucast_packets" },
344 { "tx_mcast_packets" },
345 { "tx_bcast_packets" },
346 { "tx_carrier_sense_errors" },
347 { "tx_discards" },
348 { "tx_errors" },
349
350 { "dma_writeq_full" },
351 { "dma_write_prioq_full" },
352 { "rxbds_empty" },
353 { "rx_discards" },
354 { "rx_errors" },
355 { "rx_threshold_hit" },
356
357 { "dma_readq_full" },
358 { "dma_read_prioq_full" },
359 { "tx_comp_queue_full" },
360
361 { "ring_set_send_prod_index" },
362 { "ring_status_update" },
363 { "nic_irqs" },
364 { "nic_avoided_irqs" },
365 { "nic_tx_threshold_hit" }
366};
367
50da859d 368static const struct {
4cafd3f5
MC
369 const char string[ETH_GSTRING_LEN];
370} ethtool_test_keys[TG3_NUM_TEST] = {
371 { "nvram test (online) " },
372 { "link test (online) " },
373 { "register test (offline)" },
374 { "memory test (offline)" },
375 { "loopback test (offline)" },
376 { "interrupt test (offline)" },
377};
378
b401e9e2
MC
379static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
380{
381 writel(val, tp->regs + off);
382}
383
384static u32 tg3_read32(struct tg3 *tp, u32 off)
385{
de6f31eb 386 return readl(tp->regs + off);
b401e9e2
MC
387}
388
0d3031d9
MC
389static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
390{
391 writel(val, tp->aperegs + off);
392}
393
394static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
395{
de6f31eb 396 return readl(tp->aperegs + off);
0d3031d9
MC
397}
398
1da177e4
LT
399static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
400{
6892914f
MC
401 unsigned long flags;
402
403 spin_lock_irqsave(&tp->indirect_lock, flags);
1ee582d8
MC
404 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
405 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
6892914f 406 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1ee582d8
MC
407}
408
409static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
410{
411 writel(val, tp->regs + off);
412 readl(tp->regs + off);
1da177e4
LT
413}
414
6892914f 415static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
1da177e4 416{
6892914f
MC
417 unsigned long flags;
418 u32 val;
419
420 spin_lock_irqsave(&tp->indirect_lock, flags);
421 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
422 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
423 spin_unlock_irqrestore(&tp->indirect_lock, flags);
424 return val;
425}
426
427static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
428{
429 unsigned long flags;
430
431 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
432 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
433 TG3_64BIT_REG_LOW, val);
434 return;
435 }
66711e66 436 if (off == TG3_RX_STD_PROD_IDX_REG) {
6892914f
MC
437 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
438 TG3_64BIT_REG_LOW, val);
439 return;
1da177e4 440 }
6892914f
MC
441
442 spin_lock_irqsave(&tp->indirect_lock, flags);
443 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
444 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
445 spin_unlock_irqrestore(&tp->indirect_lock, flags);
446
447 /* In indirect mode when disabling interrupts, we also need
448 * to clear the interrupt bit in the GRC local ctrl register.
449 */
450 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
451 (val == 0x1)) {
452 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
453 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
454 }
455}
456
457static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
458{
459 unsigned long flags;
460 u32 val;
461
462 spin_lock_irqsave(&tp->indirect_lock, flags);
463 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
464 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
465 spin_unlock_irqrestore(&tp->indirect_lock, flags);
466 return val;
467}
468
b401e9e2
MC
469/* usec_wait specifies the wait time in usec when writing to certain registers
470 * where it is unsafe to read back the register without some delay.
471 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
472 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
473 */
474static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
6892914f 475{
b401e9e2
MC
476 if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
477 (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
478 /* Non-posted methods */
479 tp->write32(tp, off, val);
480 else {
481 /* Posted method */
482 tg3_write32(tp, off, val);
483 if (usec_wait)
484 udelay(usec_wait);
485 tp->read32(tp, off);
486 }
487 /* Wait again after the read for the posted method to guarantee that
488 * the wait time is met.
489 */
490 if (usec_wait)
491 udelay(usec_wait);
1da177e4
LT
492}
493
09ee929c
MC
494static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
495{
496 tp->write32_mbox(tp, off, val);
6892914f
MC
497 if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
498 !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
499 tp->read32_mbox(tp, off);
09ee929c
MC
500}
501
20094930 502static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
1da177e4
LT
503{
504 void __iomem *mbox = tp->regs + off;
505 writel(val, mbox);
506 if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
507 writel(val, mbox);
508 if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
509 readl(mbox);
510}
511
b5d3772c
MC
512static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
513{
de6f31eb 514 return readl(tp->regs + off + GRCMBOX_BASE);
b5d3772c
MC
515}
516
517static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
518{
519 writel(val, tp->regs + off + GRCMBOX_BASE);
520}
521
c6cdf436 522#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
09ee929c 523#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
c6cdf436
MC
524#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
525#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
526#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
20094930 527
c6cdf436
MC
528#define tw32(reg, val) tp->write32(tp, reg, val)
529#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
530#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
531#define tr32(reg) tp->read32(tp, reg)
1da177e4
LT
532
533static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
534{
6892914f
MC
535 unsigned long flags;
536
b5d3772c
MC
537 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
538 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
539 return;
540
6892914f 541 spin_lock_irqsave(&tp->indirect_lock, flags);
bbadf503
MC
542 if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
543 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
544 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 545
bbadf503
MC
546 /* Always leave this as zero. */
547 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
548 } else {
549 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
550 tw32_f(TG3PCI_MEM_WIN_DATA, val);
28fbef78 551
bbadf503
MC
552 /* Always leave this as zero. */
553 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
554 }
555 spin_unlock_irqrestore(&tp->indirect_lock, flags);
758a6139
DM
556}
557
1da177e4
LT
558static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
559{
6892914f
MC
560 unsigned long flags;
561
b5d3772c
MC
562 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
563 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
564 *val = 0;
565 return;
566 }
567
6892914f 568 spin_lock_irqsave(&tp->indirect_lock, flags);
bbadf503
MC
569 if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
570 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
571 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 572
bbadf503
MC
573 /* Always leave this as zero. */
574 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
575 } else {
576 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
577 *val = tr32(TG3PCI_MEM_WIN_DATA);
578
579 /* Always leave this as zero. */
580 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
581 }
6892914f 582 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1da177e4
LT
583}
584
0d3031d9
MC
585static void tg3_ape_lock_init(struct tg3 *tp)
586{
587 int i;
f92d9dc1
MC
588 u32 regbase;
589
590 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
591 regbase = TG3_APE_LOCK_GRANT;
592 else
593 regbase = TG3_APE_PER_LOCK_GRANT;
0d3031d9
MC
594
595 /* Make sure the driver hasn't any stale locks. */
596 for (i = 0; i < 8; i++)
f92d9dc1 597 tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
0d3031d9
MC
598}
599
600static int tg3_ape_lock(struct tg3 *tp, int locknum)
601{
602 int i, off;
603 int ret = 0;
f92d9dc1 604 u32 status, req, gnt;
0d3031d9
MC
605
606 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
607 return 0;
608
609 switch (locknum) {
33f401ae
MC
610 case TG3_APE_LOCK_GRC:
611 case TG3_APE_LOCK_MEM:
612 break;
613 default:
614 return -EINVAL;
0d3031d9
MC
615 }
616
f92d9dc1
MC
617 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
618 req = TG3_APE_LOCK_REQ;
619 gnt = TG3_APE_LOCK_GRANT;
620 } else {
621 req = TG3_APE_PER_LOCK_REQ;
622 gnt = TG3_APE_PER_LOCK_GRANT;
623 }
624
0d3031d9
MC
625 off = 4 * locknum;
626
f92d9dc1 627 tg3_ape_write32(tp, req + off, APE_LOCK_REQ_DRIVER);
0d3031d9
MC
628
629 /* Wait for up to 1 millisecond to acquire lock. */
630 for (i = 0; i < 100; i++) {
f92d9dc1 631 status = tg3_ape_read32(tp, gnt + off);
0d3031d9
MC
632 if (status == APE_LOCK_GRANT_DRIVER)
633 break;
634 udelay(10);
635 }
636
637 if (status != APE_LOCK_GRANT_DRIVER) {
638 /* Revoke the lock request. */
f92d9dc1 639 tg3_ape_write32(tp, gnt + off,
0d3031d9
MC
640 APE_LOCK_GRANT_DRIVER);
641
642 ret = -EBUSY;
643 }
644
645 return ret;
646}
647
648static void tg3_ape_unlock(struct tg3 *tp, int locknum)
649{
f92d9dc1 650 u32 gnt;
0d3031d9
MC
651
652 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
653 return;
654
655 switch (locknum) {
33f401ae
MC
656 case TG3_APE_LOCK_GRC:
657 case TG3_APE_LOCK_MEM:
658 break;
659 default:
660 return;
0d3031d9
MC
661 }
662
f92d9dc1
MC
663 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
664 gnt = TG3_APE_LOCK_GRANT;
665 else
666 gnt = TG3_APE_PER_LOCK_GRANT;
667
668 tg3_ape_write32(tp, gnt + 4 * locknum, APE_LOCK_GRANT_DRIVER);
0d3031d9
MC
669}
670
1da177e4
LT
671static void tg3_disable_ints(struct tg3 *tp)
672{
89aeb3bc
MC
673 int i;
674
1da177e4
LT
675 tw32(TG3PCI_MISC_HOST_CTRL,
676 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc
MC
677 for (i = 0; i < tp->irq_max; i++)
678 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
1da177e4
LT
679}
680
1da177e4
LT
681static void tg3_enable_ints(struct tg3 *tp)
682{
89aeb3bc 683 int i;
89aeb3bc 684
bbe832c0
MC
685 tp->irq_sync = 0;
686 wmb();
687
1da177e4
LT
688 tw32(TG3PCI_MISC_HOST_CTRL,
689 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc 690
f89f38b8 691 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
89aeb3bc
MC
692 for (i = 0; i < tp->irq_cnt; i++) {
693 struct tg3_napi *tnapi = &tp->napi[i];
c6cdf436 694
898a56f8 695 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
89aeb3bc
MC
696 if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
697 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
f19af9c2 698
f89f38b8 699 tp->coal_now |= tnapi->coal_now;
89aeb3bc 700 }
f19af9c2
MC
701
702 /* Force an initial interrupt */
703 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
704 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
705 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
706 else
f89f38b8
MC
707 tw32(HOSTCC_MODE, tp->coal_now);
708
709 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
1da177e4
LT
710}
711
17375d25 712static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
04237ddd 713{
17375d25 714 struct tg3 *tp = tnapi->tp;
898a56f8 715 struct tg3_hw_status *sblk = tnapi->hw_status;
04237ddd
MC
716 unsigned int work_exists = 0;
717
718 /* check for phy events */
719 if (!(tp->tg3_flags &
720 (TG3_FLAG_USE_LINKCHG_REG |
721 TG3_FLAG_POLL_SERDES))) {
722 if (sblk->status & SD_STATUS_LINK_CHG)
723 work_exists = 1;
724 }
725 /* check for RX/TX work to do */
f3f3f27e 726 if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
8d9d7cfc 727 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
04237ddd
MC
728 work_exists = 1;
729
730 return work_exists;
731}
732
17375d25 733/* tg3_int_reenable
04237ddd
MC
734 * similar to tg3_enable_ints, but it accurately determines whether there
735 * is new work pending and can return without flushing the PIO write
6aa20a22 736 * which reenables interrupts
1da177e4 737 */
17375d25 738static void tg3_int_reenable(struct tg3_napi *tnapi)
1da177e4 739{
17375d25
MC
740 struct tg3 *tp = tnapi->tp;
741
898a56f8 742 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
1da177e4
LT
743 mmiowb();
744
fac9b83e
DM
745 /* When doing tagged status, this work check is unnecessary.
746 * The last_tag we write above tells the chip which piece of
747 * work we've completed.
748 */
749 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
17375d25 750 tg3_has_work(tnapi))
04237ddd 751 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 752 HOSTCC_MODE_ENABLE | tnapi->coal_now);
1da177e4
LT
753}
754
fed97810
MC
755static void tg3_napi_disable(struct tg3 *tp)
756{
757 int i;
758
759 for (i = tp->irq_cnt - 1; i >= 0; i--)
760 napi_disable(&tp->napi[i].napi);
761}
762
763static void tg3_napi_enable(struct tg3 *tp)
764{
765 int i;
766
767 for (i = 0; i < tp->irq_cnt; i++)
768 napi_enable(&tp->napi[i].napi);
769}
770
1da177e4
LT
771static inline void tg3_netif_stop(struct tg3 *tp)
772{
bbe832c0 773 tp->dev->trans_start = jiffies; /* prevent tx timeout */
fed97810 774 tg3_napi_disable(tp);
1da177e4
LT
775 netif_tx_disable(tp->dev);
776}
777
778static inline void tg3_netif_start(struct tg3 *tp)
779{
fe5f5787
MC
780 /* NOTE: unconditional netif_tx_wake_all_queues is only
781 * appropriate so long as all callers are assured to
782 * have free tx slots (such as after tg3_init_hw)
1da177e4 783 */
fe5f5787
MC
784 netif_tx_wake_all_queues(tp->dev);
785
fed97810
MC
786 tg3_napi_enable(tp);
787 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
f47c11ee 788 tg3_enable_ints(tp);
1da177e4
LT
789}
790
791static void tg3_switch_clocks(struct tg3 *tp)
792{
f6eb9b1f 793 u32 clock_ctrl;
1da177e4
LT
794 u32 orig_clock_ctrl;
795
795d01c5
MC
796 if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
797 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
4cf78e4f
MC
798 return;
799
f6eb9b1f
MC
800 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
801
1da177e4
LT
802 orig_clock_ctrl = clock_ctrl;
803 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
804 CLOCK_CTRL_CLKRUN_OENABLE |
805 0x1f);
806 tp->pci_clock_ctrl = clock_ctrl;
807
808 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
809 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
b401e9e2
MC
810 tw32_wait_f(TG3PCI_CLOCK_CTRL,
811 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
1da177e4
LT
812 }
813 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
b401e9e2
MC
814 tw32_wait_f(TG3PCI_CLOCK_CTRL,
815 clock_ctrl |
816 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
817 40);
818 tw32_wait_f(TG3PCI_CLOCK_CTRL,
819 clock_ctrl | (CLOCK_CTRL_ALTCLK),
820 40);
1da177e4 821 }
b401e9e2 822 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
1da177e4
LT
823}
824
825#define PHY_BUSY_LOOPS 5000
826
827static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
828{
829 u32 frame_val;
830 unsigned int loops;
831 int ret;
832
833 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
834 tw32_f(MAC_MI_MODE,
835 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
836 udelay(80);
837 }
838
839 *val = 0x0;
840
882e9793 841 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
842 MI_COM_PHY_ADDR_MASK);
843 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
844 MI_COM_REG_ADDR_MASK);
845 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
6aa20a22 846
1da177e4
LT
847 tw32_f(MAC_MI_COM, frame_val);
848
849 loops = PHY_BUSY_LOOPS;
850 while (loops != 0) {
851 udelay(10);
852 frame_val = tr32(MAC_MI_COM);
853
854 if ((frame_val & MI_COM_BUSY) == 0) {
855 udelay(5);
856 frame_val = tr32(MAC_MI_COM);
857 break;
858 }
859 loops -= 1;
860 }
861
862 ret = -EBUSY;
863 if (loops != 0) {
864 *val = frame_val & MI_COM_DATA_MASK;
865 ret = 0;
866 }
867
868 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
869 tw32_f(MAC_MI_MODE, tp->mi_mode);
870 udelay(80);
871 }
872
873 return ret;
874}
875
876static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
877{
878 u32 frame_val;
879 unsigned int loops;
880 int ret;
881
7f97a4bd 882 if ((tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
b5d3772c
MC
883 (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
884 return 0;
885
1da177e4
LT
886 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
887 tw32_f(MAC_MI_MODE,
888 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
889 udelay(80);
890 }
891
882e9793 892 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
893 MI_COM_PHY_ADDR_MASK);
894 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
895 MI_COM_REG_ADDR_MASK);
896 frame_val |= (val & MI_COM_DATA_MASK);
897 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
6aa20a22 898
1da177e4
LT
899 tw32_f(MAC_MI_COM, frame_val);
900
901 loops = PHY_BUSY_LOOPS;
902 while (loops != 0) {
903 udelay(10);
904 frame_val = tr32(MAC_MI_COM);
905 if ((frame_val & MI_COM_BUSY) == 0) {
906 udelay(5);
907 frame_val = tr32(MAC_MI_COM);
908 break;
909 }
910 loops -= 1;
911 }
912
913 ret = -EBUSY;
914 if (loops != 0)
915 ret = 0;
916
917 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
918 tw32_f(MAC_MI_MODE, tp->mi_mode);
919 udelay(80);
920 }
921
922 return ret;
923}
924
95e2869a
MC
925static int tg3_bmcr_reset(struct tg3 *tp)
926{
927 u32 phy_control;
928 int limit, err;
929
930 /* OK, reset it, and poll the BMCR_RESET bit until it
931 * clears or we time out.
932 */
933 phy_control = BMCR_RESET;
934 err = tg3_writephy(tp, MII_BMCR, phy_control);
935 if (err != 0)
936 return -EBUSY;
937
938 limit = 5000;
939 while (limit--) {
940 err = tg3_readphy(tp, MII_BMCR, &phy_control);
941 if (err != 0)
942 return -EBUSY;
943
944 if ((phy_control & BMCR_RESET) == 0) {
945 udelay(40);
946 break;
947 }
948 udelay(10);
949 }
d4675b52 950 if (limit < 0)
95e2869a
MC
951 return -EBUSY;
952
953 return 0;
954}
955
158d7abd
MC
956static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
957{
3d16543d 958 struct tg3 *tp = bp->priv;
158d7abd
MC
959 u32 val;
960
24bb4fb6 961 spin_lock_bh(&tp->lock);
158d7abd
MC
962
963 if (tg3_readphy(tp, reg, &val))
24bb4fb6
MC
964 val = -EIO;
965
966 spin_unlock_bh(&tp->lock);
158d7abd
MC
967
968 return val;
969}
970
971static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
972{
3d16543d 973 struct tg3 *tp = bp->priv;
24bb4fb6 974 u32 ret = 0;
158d7abd 975
24bb4fb6 976 spin_lock_bh(&tp->lock);
158d7abd
MC
977
978 if (tg3_writephy(tp, reg, val))
24bb4fb6 979 ret = -EIO;
158d7abd 980
24bb4fb6
MC
981 spin_unlock_bh(&tp->lock);
982
983 return ret;
158d7abd
MC
984}
985
986static int tg3_mdio_reset(struct mii_bus *bp)
987{
988 return 0;
989}
990
9c61d6bc 991static void tg3_mdio_config_5785(struct tg3 *tp)
a9daf367
MC
992{
993 u32 val;
fcb389df 994 struct phy_device *phydev;
a9daf367 995
3f0e3ad7 996 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
fcb389df 997 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f
MC
998 case PHY_ID_BCM50610:
999 case PHY_ID_BCM50610M:
fcb389df
MC
1000 val = MAC_PHYCFG2_50610_LED_MODES;
1001 break;
6a443a0f 1002 case PHY_ID_BCMAC131:
fcb389df
MC
1003 val = MAC_PHYCFG2_AC131_LED_MODES;
1004 break;
6a443a0f 1005 case PHY_ID_RTL8211C:
fcb389df
MC
1006 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1007 break;
6a443a0f 1008 case PHY_ID_RTL8201E:
fcb389df
MC
1009 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1010 break;
1011 default:
a9daf367 1012 return;
fcb389df
MC
1013 }
1014
1015 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1016 tw32(MAC_PHYCFG2, val);
1017
1018 val = tr32(MAC_PHYCFG1);
bb85fbb6
MC
1019 val &= ~(MAC_PHYCFG1_RGMII_INT |
1020 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1021 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
fcb389df
MC
1022 tw32(MAC_PHYCFG1, val);
1023
1024 return;
1025 }
1026
14417063 1027 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE))
fcb389df
MC
1028 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1029 MAC_PHYCFG2_FMODE_MASK_MASK |
1030 MAC_PHYCFG2_GMODE_MASK_MASK |
1031 MAC_PHYCFG2_ACT_MASK_MASK |
1032 MAC_PHYCFG2_QUAL_MASK_MASK |
1033 MAC_PHYCFG2_INBAND_ENABLE;
1034
1035 tw32(MAC_PHYCFG2, val);
a9daf367 1036
bb85fbb6
MC
1037 val = tr32(MAC_PHYCFG1);
1038 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1039 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
14417063 1040 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
a9daf367
MC
1041 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1042 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
1043 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1044 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1045 }
bb85fbb6
MC
1046 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1047 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1048 tw32(MAC_PHYCFG1, val);
a9daf367 1049
a9daf367
MC
1050 val = tr32(MAC_EXT_RGMII_MODE);
1051 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1052 MAC_RGMII_MODE_RX_QUALITY |
1053 MAC_RGMII_MODE_RX_ACTIVITY |
1054 MAC_RGMII_MODE_RX_ENG_DET |
1055 MAC_RGMII_MODE_TX_ENABLE |
1056 MAC_RGMII_MODE_TX_LOWPWR |
1057 MAC_RGMII_MODE_TX_RESET);
14417063 1058 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
a9daf367
MC
1059 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1060 val |= MAC_RGMII_MODE_RX_INT_B |
1061 MAC_RGMII_MODE_RX_QUALITY |
1062 MAC_RGMII_MODE_RX_ACTIVITY |
1063 MAC_RGMII_MODE_RX_ENG_DET;
1064 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1065 val |= MAC_RGMII_MODE_TX_ENABLE |
1066 MAC_RGMII_MODE_TX_LOWPWR |
1067 MAC_RGMII_MODE_TX_RESET;
1068 }
1069 tw32(MAC_EXT_RGMII_MODE, val);
1070}
1071
158d7abd
MC
1072static void tg3_mdio_start(struct tg3 *tp)
1073{
158d7abd
MC
1074 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1075 tw32_f(MAC_MI_MODE, tp->mi_mode);
1076 udelay(80);
a9daf367 1077
9ea4818d
MC
1078 if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
1079 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1080 tg3_mdio_config_5785(tp);
1081}
1082
1083static int tg3_mdio_init(struct tg3 *tp)
1084{
1085 int i;
1086 u32 reg;
1087 struct phy_device *phydev;
1088
882e9793
MC
1089 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
1090 u32 funcnum, is_serdes;
1091
1092 funcnum = tr32(TG3_CPMU_STATUS) & TG3_CPMU_STATUS_PCIE_FUNC;
1093 if (funcnum)
1094 tp->phy_addr = 2;
1095 else
1096 tp->phy_addr = 1;
1097
d1ec96af
MC
1098 if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
1099 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1100 else
1101 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1102 TG3_CPMU_PHY_STRAP_IS_SERDES;
882e9793
MC
1103 if (is_serdes)
1104 tp->phy_addr += 7;
1105 } else
3f0e3ad7 1106 tp->phy_addr = TG3_PHY_MII_ADDR;
882e9793 1107
158d7abd
MC
1108 tg3_mdio_start(tp);
1109
1110 if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
1111 (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
1112 return 0;
1113
298cf9be
LB
1114 tp->mdio_bus = mdiobus_alloc();
1115 if (tp->mdio_bus == NULL)
1116 return -ENOMEM;
158d7abd 1117
298cf9be
LB
1118 tp->mdio_bus->name = "tg3 mdio bus";
1119 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
158d7abd 1120 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
298cf9be
LB
1121 tp->mdio_bus->priv = tp;
1122 tp->mdio_bus->parent = &tp->pdev->dev;
1123 tp->mdio_bus->read = &tg3_mdio_read;
1124 tp->mdio_bus->write = &tg3_mdio_write;
1125 tp->mdio_bus->reset = &tg3_mdio_reset;
3f0e3ad7 1126 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
298cf9be 1127 tp->mdio_bus->irq = &tp->mdio_irq[0];
158d7abd
MC
1128
1129 for (i = 0; i < PHY_MAX_ADDR; i++)
298cf9be 1130 tp->mdio_bus->irq[i] = PHY_POLL;
158d7abd
MC
1131
1132 /* The bus registration will look for all the PHYs on the mdio bus.
1133 * Unfortunately, it does not ensure the PHY is powered up before
1134 * accessing the PHY ID registers. A chip reset is the
1135 * quickest way to bring the device back to an operational state..
1136 */
1137 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1138 tg3_bmcr_reset(tp);
1139
298cf9be 1140 i = mdiobus_register(tp->mdio_bus);
a9daf367 1141 if (i) {
ab96b241 1142 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
9c61d6bc 1143 mdiobus_free(tp->mdio_bus);
a9daf367
MC
1144 return i;
1145 }
158d7abd 1146
3f0e3ad7 1147 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
a9daf367 1148
9c61d6bc 1149 if (!phydev || !phydev->drv) {
ab96b241 1150 dev_warn(&tp->pdev->dev, "No PHY devices\n");
9c61d6bc
MC
1151 mdiobus_unregister(tp->mdio_bus);
1152 mdiobus_free(tp->mdio_bus);
1153 return -ENODEV;
1154 }
1155
1156 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f 1157 case PHY_ID_BCM57780:
321d32a0 1158 phydev->interface = PHY_INTERFACE_MODE_GMII;
c704dc23 1159 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
321d32a0 1160 break;
6a443a0f
MC
1161 case PHY_ID_BCM50610:
1162 case PHY_ID_BCM50610M:
32e5a8d6 1163 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
c704dc23 1164 PHY_BRCM_RX_REFCLK_UNUSED |
52fae083 1165 PHY_BRCM_DIS_TXCRXC_NOENRGY |
c704dc23 1166 PHY_BRCM_AUTO_PWRDWN_ENABLE;
14417063 1167 if (tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)
a9daf367
MC
1168 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
1169 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1170 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
1171 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1172 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
fcb389df 1173 /* fallthru */
6a443a0f 1174 case PHY_ID_RTL8211C:
fcb389df 1175 phydev->interface = PHY_INTERFACE_MODE_RGMII;
a9daf367 1176 break;
6a443a0f
MC
1177 case PHY_ID_RTL8201E:
1178 case PHY_ID_BCMAC131:
a9daf367 1179 phydev->interface = PHY_INTERFACE_MODE_MII;
cdd4e09d 1180 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
7f97a4bd 1181 tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
a9daf367
MC
1182 break;
1183 }
1184
9c61d6bc
MC
1185 tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
1186
1187 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1188 tg3_mdio_config_5785(tp);
a9daf367
MC
1189
1190 return 0;
158d7abd
MC
1191}
1192
1193static void tg3_mdio_fini(struct tg3 *tp)
1194{
1195 if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
1196 tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
298cf9be
LB
1197 mdiobus_unregister(tp->mdio_bus);
1198 mdiobus_free(tp->mdio_bus);
158d7abd
MC
1199 }
1200}
1201
4ba526ce
MC
1202/* tp->lock is held. */
1203static inline void tg3_generate_fw_event(struct tg3 *tp)
1204{
1205 u32 val;
1206
1207 val = tr32(GRC_RX_CPU_EVENT);
1208 val |= GRC_RX_CPU_DRIVER_EVENT;
1209 tw32_f(GRC_RX_CPU_EVENT, val);
1210
1211 tp->last_event_jiffies = jiffies;
1212}
1213
1214#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1215
95e2869a
MC
1216/* tp->lock is held. */
1217static void tg3_wait_for_event_ack(struct tg3 *tp)
1218{
1219 int i;
4ba526ce
MC
1220 unsigned int delay_cnt;
1221 long time_remain;
1222
1223 /* If enough time has passed, no wait is necessary. */
1224 time_remain = (long)(tp->last_event_jiffies + 1 +
1225 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1226 (long)jiffies;
1227 if (time_remain < 0)
1228 return;
1229
1230 /* Check if we can shorten the wait time. */
1231 delay_cnt = jiffies_to_usecs(time_remain);
1232 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1233 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1234 delay_cnt = (delay_cnt >> 3) + 1;
95e2869a 1235
4ba526ce 1236 for (i = 0; i < delay_cnt; i++) {
95e2869a
MC
1237 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1238 break;
4ba526ce 1239 udelay(8);
95e2869a
MC
1240 }
1241}
1242
1243/* tp->lock is held. */
1244static void tg3_ump_link_report(struct tg3 *tp)
1245{
1246 u32 reg;
1247 u32 val;
1248
1249 if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
1250 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
1251 return;
1252
1253 tg3_wait_for_event_ack(tp);
1254
1255 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1256
1257 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1258
1259 val = 0;
1260 if (!tg3_readphy(tp, MII_BMCR, &reg))
1261 val = reg << 16;
1262 if (!tg3_readphy(tp, MII_BMSR, &reg))
1263 val |= (reg & 0xffff);
1264 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
1265
1266 val = 0;
1267 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1268 val = reg << 16;
1269 if (!tg3_readphy(tp, MII_LPA, &reg))
1270 val |= (reg & 0xffff);
1271 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
1272
1273 val = 0;
1274 if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
1275 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1276 val = reg << 16;
1277 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1278 val |= (reg & 0xffff);
1279 }
1280 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
1281
1282 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1283 val = reg << 16;
1284 else
1285 val = 0;
1286 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
1287
4ba526ce 1288 tg3_generate_fw_event(tp);
95e2869a
MC
1289}
1290
1291static void tg3_link_report(struct tg3 *tp)
1292{
1293 if (!netif_carrier_ok(tp->dev)) {
05dbe005 1294 netif_info(tp, link, tp->dev, "Link is down\n");
95e2869a
MC
1295 tg3_ump_link_report(tp);
1296 } else if (netif_msg_link(tp)) {
05dbe005
JP
1297 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1298 (tp->link_config.active_speed == SPEED_1000 ?
1299 1000 :
1300 (tp->link_config.active_speed == SPEED_100 ?
1301 100 : 10)),
1302 (tp->link_config.active_duplex == DUPLEX_FULL ?
1303 "full" : "half"));
1304
1305 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1306 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1307 "on" : "off",
1308 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1309 "on" : "off");
95e2869a
MC
1310 tg3_ump_link_report(tp);
1311 }
1312}
1313
1314static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
1315{
1316 u16 miireg;
1317
e18ce346 1318 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1319 miireg = ADVERTISE_PAUSE_CAP;
e18ce346 1320 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1321 miireg = ADVERTISE_PAUSE_ASYM;
e18ce346 1322 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1323 miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1324 else
1325 miireg = 0;
1326
1327 return miireg;
1328}
1329
1330static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1331{
1332 u16 miireg;
1333
e18ce346 1334 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1335 miireg = ADVERTISE_1000XPAUSE;
e18ce346 1336 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1337 miireg = ADVERTISE_1000XPSE_ASYM;
e18ce346 1338 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1339 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1340 else
1341 miireg = 0;
1342
1343 return miireg;
1344}
1345
95e2869a
MC
1346static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1347{
1348 u8 cap = 0;
1349
1350 if (lcladv & ADVERTISE_1000XPAUSE) {
1351 if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1352 if (rmtadv & LPA_1000XPAUSE)
e18ce346 1353 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
95e2869a 1354 else if (rmtadv & LPA_1000XPAUSE_ASYM)
e18ce346 1355 cap = FLOW_CTRL_RX;
95e2869a
MC
1356 } else {
1357 if (rmtadv & LPA_1000XPAUSE)
e18ce346 1358 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
95e2869a
MC
1359 }
1360 } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1361 if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
e18ce346 1362 cap = FLOW_CTRL_TX;
95e2869a
MC
1363 }
1364
1365 return cap;
1366}
1367
f51f3562 1368static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
95e2869a 1369{
b02fd9e3 1370 u8 autoneg;
f51f3562 1371 u8 flowctrl = 0;
95e2869a
MC
1372 u32 old_rx_mode = tp->rx_mode;
1373 u32 old_tx_mode = tp->tx_mode;
1374
b02fd9e3 1375 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
3f0e3ad7 1376 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
b02fd9e3
MC
1377 else
1378 autoneg = tp->link_config.autoneg;
1379
1380 if (autoneg == AUTONEG_ENABLE &&
95e2869a
MC
1381 (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
1382 if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
f51f3562 1383 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
95e2869a 1384 else
bc02ff95 1385 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
f51f3562
MC
1386 } else
1387 flowctrl = tp->link_config.flowctrl;
95e2869a 1388
f51f3562 1389 tp->link_config.active_flowctrl = flowctrl;
95e2869a 1390
e18ce346 1391 if (flowctrl & FLOW_CTRL_RX)
95e2869a
MC
1392 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1393 else
1394 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1395
f51f3562 1396 if (old_rx_mode != tp->rx_mode)
95e2869a 1397 tw32_f(MAC_RX_MODE, tp->rx_mode);
95e2869a 1398
e18ce346 1399 if (flowctrl & FLOW_CTRL_TX)
95e2869a
MC
1400 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1401 else
1402 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1403
f51f3562 1404 if (old_tx_mode != tp->tx_mode)
95e2869a 1405 tw32_f(MAC_TX_MODE, tp->tx_mode);
95e2869a
MC
1406}
1407
b02fd9e3
MC
1408static void tg3_adjust_link(struct net_device *dev)
1409{
1410 u8 oldflowctrl, linkmesg = 0;
1411 u32 mac_mode, lcl_adv, rmt_adv;
1412 struct tg3 *tp = netdev_priv(dev);
3f0e3ad7 1413 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1414
24bb4fb6 1415 spin_lock_bh(&tp->lock);
b02fd9e3
MC
1416
1417 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1418 MAC_MODE_HALF_DUPLEX);
1419
1420 oldflowctrl = tp->link_config.active_flowctrl;
1421
1422 if (phydev->link) {
1423 lcl_adv = 0;
1424 rmt_adv = 0;
1425
1426 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1427 mac_mode |= MAC_MODE_PORT_MODE_MII;
c3df0748
MC
1428 else if (phydev->speed == SPEED_1000 ||
1429 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
b02fd9e3 1430 mac_mode |= MAC_MODE_PORT_MODE_GMII;
c3df0748
MC
1431 else
1432 mac_mode |= MAC_MODE_PORT_MODE_MII;
b02fd9e3
MC
1433
1434 if (phydev->duplex == DUPLEX_HALF)
1435 mac_mode |= MAC_MODE_HALF_DUPLEX;
1436 else {
1437 lcl_adv = tg3_advert_flowctrl_1000T(
1438 tp->link_config.flowctrl);
1439
1440 if (phydev->pause)
1441 rmt_adv = LPA_PAUSE_CAP;
1442 if (phydev->asym_pause)
1443 rmt_adv |= LPA_PAUSE_ASYM;
1444 }
1445
1446 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1447 } else
1448 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1449
1450 if (mac_mode != tp->mac_mode) {
1451 tp->mac_mode = mac_mode;
1452 tw32_f(MAC_MODE, tp->mac_mode);
1453 udelay(40);
1454 }
1455
fcb389df
MC
1456 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
1457 if (phydev->speed == SPEED_10)
1458 tw32(MAC_MI_STAT,
1459 MAC_MI_STAT_10MBPS_MODE |
1460 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1461 else
1462 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1463 }
1464
b02fd9e3
MC
1465 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
1466 tw32(MAC_TX_LENGTHS,
1467 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1468 (6 << TX_LENGTHS_IPG_SHIFT) |
1469 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
1470 else
1471 tw32(MAC_TX_LENGTHS,
1472 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1473 (6 << TX_LENGTHS_IPG_SHIFT) |
1474 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
1475
1476 if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
1477 (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
1478 phydev->speed != tp->link_config.active_speed ||
1479 phydev->duplex != tp->link_config.active_duplex ||
1480 oldflowctrl != tp->link_config.active_flowctrl)
c6cdf436 1481 linkmesg = 1;
b02fd9e3
MC
1482
1483 tp->link_config.active_speed = phydev->speed;
1484 tp->link_config.active_duplex = phydev->duplex;
1485
24bb4fb6 1486 spin_unlock_bh(&tp->lock);
b02fd9e3
MC
1487
1488 if (linkmesg)
1489 tg3_link_report(tp);
1490}
1491
1492static int tg3_phy_init(struct tg3 *tp)
1493{
1494 struct phy_device *phydev;
1495
1496 if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
1497 return 0;
1498
1499 /* Bring the PHY back to a known state. */
1500 tg3_bmcr_reset(tp);
1501
3f0e3ad7 1502 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
1503
1504 /* Attach the MAC to the PHY. */
fb28ad35 1505 phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
a9daf367 1506 phydev->dev_flags, phydev->interface);
b02fd9e3 1507 if (IS_ERR(phydev)) {
ab96b241 1508 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
b02fd9e3
MC
1509 return PTR_ERR(phydev);
1510 }
1511
b02fd9e3 1512 /* Mask with MAC supported features. */
9c61d6bc
MC
1513 switch (phydev->interface) {
1514 case PHY_INTERFACE_MODE_GMII:
1515 case PHY_INTERFACE_MODE_RGMII:
321d32a0
MC
1516 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
1517 phydev->supported &= (PHY_GBIT_FEATURES |
1518 SUPPORTED_Pause |
1519 SUPPORTED_Asym_Pause);
1520 break;
1521 }
1522 /* fallthru */
9c61d6bc
MC
1523 case PHY_INTERFACE_MODE_MII:
1524 phydev->supported &= (PHY_BASIC_FEATURES |
1525 SUPPORTED_Pause |
1526 SUPPORTED_Asym_Pause);
1527 break;
1528 default:
3f0e3ad7 1529 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
9c61d6bc
MC
1530 return -EINVAL;
1531 }
1532
1533 tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
b02fd9e3
MC
1534
1535 phydev->advertising = phydev->supported;
1536
b02fd9e3
MC
1537 return 0;
1538}
1539
1540static void tg3_phy_start(struct tg3 *tp)
1541{
1542 struct phy_device *phydev;
1543
1544 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
1545 return;
1546
3f0e3ad7 1547 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
1548
1549 if (tp->link_config.phy_is_low_power) {
1550 tp->link_config.phy_is_low_power = 0;
1551 phydev->speed = tp->link_config.orig_speed;
1552 phydev->duplex = tp->link_config.orig_duplex;
1553 phydev->autoneg = tp->link_config.orig_autoneg;
1554 phydev->advertising = tp->link_config.orig_advertising;
1555 }
1556
1557 phy_start(phydev);
1558
1559 phy_start_aneg(phydev);
1560}
1561
1562static void tg3_phy_stop(struct tg3 *tp)
1563{
1564 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
1565 return;
1566
3f0e3ad7 1567 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
1568}
1569
1570static void tg3_phy_fini(struct tg3 *tp)
1571{
1572 if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
3f0e3ad7 1573 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
1574 tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
1575 }
1576}
1577
b2a5c19c
MC
1578static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
1579{
1580 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1581 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1582}
1583
7f97a4bd
MC
1584static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
1585{
1586 u32 phytest;
1587
1588 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
1589 u32 phy;
1590
1591 tg3_writephy(tp, MII_TG3_FET_TEST,
1592 phytest | MII_TG3_FET_SHADOW_EN);
1593 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
1594 if (enable)
1595 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
1596 else
1597 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
1598 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
1599 }
1600 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
1601 }
1602}
1603
6833c043
MC
1604static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
1605{
1606 u32 reg;
1607
ecf1410b
MC
1608 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
1609 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
1610 (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
6833c043
MC
1611 return;
1612
7f97a4bd
MC
1613 if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
1614 tg3_phy_fet_toggle_apd(tp, enable);
1615 return;
1616 }
1617
6833c043
MC
1618 reg = MII_TG3_MISC_SHDW_WREN |
1619 MII_TG3_MISC_SHDW_SCR5_SEL |
1620 MII_TG3_MISC_SHDW_SCR5_LPED |
1621 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
1622 MII_TG3_MISC_SHDW_SCR5_SDTL |
1623 MII_TG3_MISC_SHDW_SCR5_C125OE;
1624 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
1625 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
1626
1627 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1628
1629
1630 reg = MII_TG3_MISC_SHDW_WREN |
1631 MII_TG3_MISC_SHDW_APD_SEL |
1632 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
1633 if (enable)
1634 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
1635
1636 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1637}
1638
9ef8ca99
MC
1639static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
1640{
1641 u32 phy;
1642
1643 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
1644 (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
1645 return;
1646
7f97a4bd 1647 if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
9ef8ca99
MC
1648 u32 ephy;
1649
535ef6e1
MC
1650 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
1651 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
1652
1653 tg3_writephy(tp, MII_TG3_FET_TEST,
1654 ephy | MII_TG3_FET_SHADOW_EN);
1655 if (!tg3_readphy(tp, reg, &phy)) {
9ef8ca99 1656 if (enable)
535ef6e1 1657 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
9ef8ca99 1658 else
535ef6e1
MC
1659 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
1660 tg3_writephy(tp, reg, phy);
9ef8ca99 1661 }
535ef6e1 1662 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
9ef8ca99
MC
1663 }
1664 } else {
1665 phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
1666 MII_TG3_AUXCTL_SHDWSEL_MISC;
1667 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
1668 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
1669 if (enable)
1670 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
1671 else
1672 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
1673 phy |= MII_TG3_AUXCTL_MISC_WREN;
1674 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1675 }
1676 }
1677}
1678
1da177e4
LT
1679static void tg3_phy_set_wirespeed(struct tg3 *tp)
1680{
1681 u32 val;
1682
1683 if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
1684 return;
1685
1686 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
1687 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
1688 tg3_writephy(tp, MII_TG3_AUX_CTRL,
1689 (val | (1 << 15) | (1 << 4)));
1690}
1691
b2a5c19c
MC
1692static void tg3_phy_apply_otp(struct tg3 *tp)
1693{
1694 u32 otp, phy;
1695
1696 if (!tp->phy_otp)
1697 return;
1698
1699 otp = tp->phy_otp;
1700
1701 /* Enable SM_DSP clock and tx 6dB coding. */
1702 phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
1703 MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
1704 MII_TG3_AUXCTL_ACTL_TX_6DB;
1705 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1706
1707 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
1708 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
1709 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
1710
1711 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
1712 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
1713 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
1714
1715 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
1716 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
1717 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
1718
1719 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
1720 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
1721
1722 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
1723 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
1724
1725 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
1726 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
1727 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
1728
1729 /* Turn off SM_DSP clock. */
1730 phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
1731 MII_TG3_AUXCTL_ACTL_TX_6DB;
1732 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1733}
1734
1da177e4
LT
1735static int tg3_wait_macro_done(struct tg3 *tp)
1736{
1737 int limit = 100;
1738
1739 while (limit--) {
1740 u32 tmp32;
1741
1742 if (!tg3_readphy(tp, 0x16, &tmp32)) {
1743 if ((tmp32 & 0x1000) == 0)
1744 break;
1745 }
1746 }
d4675b52 1747 if (limit < 0)
1da177e4
LT
1748 return -EBUSY;
1749
1750 return 0;
1751}
1752
1753static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
1754{
1755 static const u32 test_pat[4][6] = {
1756 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
1757 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
1758 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
1759 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
1760 };
1761 int chan;
1762
1763 for (chan = 0; chan < 4; chan++) {
1764 int i;
1765
1766 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1767 (chan * 0x2000) | 0x0200);
1768 tg3_writephy(tp, 0x16, 0x0002);
1769
1770 for (i = 0; i < 6; i++)
1771 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
1772 test_pat[chan][i]);
1773
1774 tg3_writephy(tp, 0x16, 0x0202);
1775 if (tg3_wait_macro_done(tp)) {
1776 *resetp = 1;
1777 return -EBUSY;
1778 }
1779
1780 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1781 (chan * 0x2000) | 0x0200);
1782 tg3_writephy(tp, 0x16, 0x0082);
1783 if (tg3_wait_macro_done(tp)) {
1784 *resetp = 1;
1785 return -EBUSY;
1786 }
1787
1788 tg3_writephy(tp, 0x16, 0x0802);
1789 if (tg3_wait_macro_done(tp)) {
1790 *resetp = 1;
1791 return -EBUSY;
1792 }
1793
1794 for (i = 0; i < 6; i += 2) {
1795 u32 low, high;
1796
1797 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
1798 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
1799 tg3_wait_macro_done(tp)) {
1800 *resetp = 1;
1801 return -EBUSY;
1802 }
1803 low &= 0x7fff;
1804 high &= 0x000f;
1805 if (low != test_pat[chan][i] ||
1806 high != test_pat[chan][i+1]) {
1807 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
1808 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
1809 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
1810
1811 return -EBUSY;
1812 }
1813 }
1814 }
1815
1816 return 0;
1817}
1818
1819static int tg3_phy_reset_chanpat(struct tg3 *tp)
1820{
1821 int chan;
1822
1823 for (chan = 0; chan < 4; chan++) {
1824 int i;
1825
1826 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1827 (chan * 0x2000) | 0x0200);
1828 tg3_writephy(tp, 0x16, 0x0002);
1829 for (i = 0; i < 6; i++)
1830 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
1831 tg3_writephy(tp, 0x16, 0x0202);
1832 if (tg3_wait_macro_done(tp))
1833 return -EBUSY;
1834 }
1835
1836 return 0;
1837}
1838
1839static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
1840{
1841 u32 reg32, phy9_orig;
1842 int retries, do_phy_reset, err;
1843
1844 retries = 10;
1845 do_phy_reset = 1;
1846 do {
1847 if (do_phy_reset) {
1848 err = tg3_bmcr_reset(tp);
1849 if (err)
1850 return err;
1851 do_phy_reset = 0;
1852 }
1853
1854 /* Disable transmitter and interrupt. */
1855 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
1856 continue;
1857
1858 reg32 |= 0x3000;
1859 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
1860
1861 /* Set full-duplex, 1000 mbps. */
1862 tg3_writephy(tp, MII_BMCR,
1863 BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
1864
1865 /* Set to master mode. */
1866 if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
1867 continue;
1868
1869 tg3_writephy(tp, MII_TG3_CTRL,
1870 (MII_TG3_CTRL_AS_MASTER |
1871 MII_TG3_CTRL_ENABLE_AS_MASTER));
1872
1873 /* Enable SM_DSP_CLOCK and 6dB. */
1874 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
1875
1876 /* Block the PHY control access. */
1877 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
1878 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
1879
1880 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
1881 if (!err)
1882 break;
1883 } while (--retries);
1884
1885 err = tg3_phy_reset_chanpat(tp);
1886 if (err)
1887 return err;
1888
1889 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
1890 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
1891
1892 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
1893 tg3_writephy(tp, 0x16, 0x0000);
1894
1895 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
1896 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
1897 /* Set Extended packet length bit for jumbo frames */
1898 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
859a5887 1899 } else {
1da177e4
LT
1900 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
1901 }
1902
1903 tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
1904
1905 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
1906 reg32 &= ~0x3000;
1907 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
1908 } else if (!err)
1909 err = -EBUSY;
1910
1911 return err;
1912}
1913
1914/* This will reset the tigon3 PHY if there is no valid
1915 * link unless the FORCE argument is non-zero.
1916 */
1917static int tg3_phy_reset(struct tg3 *tp)
1918{
b2a5c19c 1919 u32 cpmuctrl;
1da177e4
LT
1920 u32 phy_status;
1921 int err;
1922
60189ddf
MC
1923 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
1924 u32 val;
1925
1926 val = tr32(GRC_MISC_CFG);
1927 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
1928 udelay(40);
1929 }
1da177e4
LT
1930 err = tg3_readphy(tp, MII_BMSR, &phy_status);
1931 err |= tg3_readphy(tp, MII_BMSR, &phy_status);
1932 if (err != 0)
1933 return -EBUSY;
1934
c8e1e82b
MC
1935 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
1936 netif_carrier_off(tp->dev);
1937 tg3_link_report(tp);
1938 }
1939
1da177e4
LT
1940 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
1941 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
1942 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1943 err = tg3_phy_reset_5703_4_5(tp);
1944 if (err)
1945 return err;
1946 goto out;
1947 }
1948
b2a5c19c
MC
1949 cpmuctrl = 0;
1950 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
1951 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
1952 cpmuctrl = tr32(TG3_CPMU_CTRL);
1953 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
1954 tw32(TG3_CPMU_CTRL,
1955 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
1956 }
1957
1da177e4
LT
1958 err = tg3_bmcr_reset(tp);
1959 if (err)
1960 return err;
1961
b2a5c19c
MC
1962 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
1963 u32 phy;
1964
1965 phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
1966 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
1967
1968 tw32(TG3_CPMU_CTRL, cpmuctrl);
1969 }
1970
bcb37f6c
MC
1971 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
1972 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
1973 u32 val;
1974
1975 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
1976 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
1977 CPMU_LSPD_1000MB_MACCLK_12_5) {
1978 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
1979 udelay(40);
1980 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
1981 }
1982 }
1983
ecf1410b
MC
1984 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
1985 (tp->tg3_flags2 & TG3_FLG2_MII_SERDES))
1986 return 0;
1987
b2a5c19c
MC
1988 tg3_phy_apply_otp(tp);
1989
6833c043
MC
1990 if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
1991 tg3_phy_toggle_apd(tp, true);
1992 else
1993 tg3_phy_toggle_apd(tp, false);
1994
1da177e4
LT
1995out:
1996 if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
1997 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
1998 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
1999 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
2000 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
2001 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
2002 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
2003 }
2004 if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
2005 tg3_writephy(tp, 0x1c, 0x8d68);
2006 tg3_writephy(tp, 0x1c, 0x8d68);
2007 }
2008 if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
2009 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
2010 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
2011 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
2012 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
2013 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
2014 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
2015 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
2016 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
859a5887 2017 } else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
c424cb24
MC
2018 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
2019 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
c1d2a196
MC
2020 if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
2021 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2022 tg3_writephy(tp, MII_TG3_TEST1,
2023 MII_TG3_TEST1_TRIM_EN | 0x4);
2024 } else
2025 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
c424cb24
MC
2026 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
2027 }
1da177e4
LT
2028 /* Set Extended packet length bit (bit 14) on all chips that */
2029 /* support jumbo frames */
79eb6904 2030 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
2031 /* Cannot do read-modify-write on 5401 */
2032 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
8f666b07 2033 } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
1da177e4
LT
2034 u32 phy_reg;
2035
2036 /* Set bit 14 with read-modify-write to preserve other bits */
2037 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
2038 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
2039 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
2040 }
2041
2042 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2043 * jumbo frames transmission.
2044 */
8f666b07 2045 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
1da177e4
LT
2046 u32 phy_reg;
2047
2048 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
c6cdf436
MC
2049 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2050 phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
1da177e4
LT
2051 }
2052
715116a1 2053 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
715116a1 2054 /* adjust output voltage */
535ef6e1 2055 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
715116a1
MC
2056 }
2057
9ef8ca99 2058 tg3_phy_toggle_automdix(tp, 1);
1da177e4
LT
2059 tg3_phy_set_wirespeed(tp);
2060 return 0;
2061}
2062
2063static void tg3_frob_aux_power(struct tg3 *tp)
2064{
2065 struct tg3 *tp_peer = tp;
2066
334355aa
MC
2067 /* The GPIOs do something completely different on 57765. */
2068 if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0 ||
2069 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
1da177e4
LT
2070 return;
2071
f6eb9b1f
MC
2072 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2073 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
2074 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
8c2dc7e1
MC
2075 struct net_device *dev_peer;
2076
2077 dev_peer = pci_get_drvdata(tp->pdev_peer);
bc1c7567 2078 /* remove_one() may have been run on the peer. */
8c2dc7e1 2079 if (!dev_peer)
bc1c7567
MC
2080 tp_peer = tp;
2081 else
2082 tp_peer = netdev_priv(dev_peer);
1da177e4
LT
2083 }
2084
1da177e4 2085 if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
6921d201
MC
2086 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
2087 (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
2088 (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
1da177e4
LT
2089 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2090 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
b401e9e2
MC
2091 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2092 (GRC_LCLCTRL_GPIO_OE0 |
2093 GRC_LCLCTRL_GPIO_OE1 |
2094 GRC_LCLCTRL_GPIO_OE2 |
2095 GRC_LCLCTRL_GPIO_OUTPUT0 |
2096 GRC_LCLCTRL_GPIO_OUTPUT1),
2097 100);
8d519ab2
MC
2098 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2099 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
2100 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2101 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2102 GRC_LCLCTRL_GPIO_OE1 |
2103 GRC_LCLCTRL_GPIO_OE2 |
2104 GRC_LCLCTRL_GPIO_OUTPUT0 |
2105 GRC_LCLCTRL_GPIO_OUTPUT1 |
2106 tp->grc_local_ctrl;
2107 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
2108
2109 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2110 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
2111
2112 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2113 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
1da177e4
LT
2114 } else {
2115 u32 no_gpio2;
dc56b7d4 2116 u32 grc_local_ctrl = 0;
1da177e4
LT
2117
2118 if (tp_peer != tp &&
2119 (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
2120 return;
2121
dc56b7d4
MC
2122 /* Workaround to prevent overdrawing Amps. */
2123 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2124 ASIC_REV_5714) {
2125 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
b401e9e2
MC
2126 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2127 grc_local_ctrl, 100);
dc56b7d4
MC
2128 }
2129
1da177e4
LT
2130 /* On 5753 and variants, GPIO2 cannot be used. */
2131 no_gpio2 = tp->nic_sram_data_cfg &
2132 NIC_SRAM_DATA_CFG_NO_GPIO2;
2133
dc56b7d4 2134 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
1da177e4
LT
2135 GRC_LCLCTRL_GPIO_OE1 |
2136 GRC_LCLCTRL_GPIO_OE2 |
2137 GRC_LCLCTRL_GPIO_OUTPUT1 |
2138 GRC_LCLCTRL_GPIO_OUTPUT2;
2139 if (no_gpio2) {
2140 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2141 GRC_LCLCTRL_GPIO_OUTPUT2);
2142 }
b401e9e2
MC
2143 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2144 grc_local_ctrl, 100);
1da177e4
LT
2145
2146 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2147
b401e9e2
MC
2148 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2149 grc_local_ctrl, 100);
1da177e4
LT
2150
2151 if (!no_gpio2) {
2152 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
b401e9e2
MC
2153 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2154 grc_local_ctrl, 100);
1da177e4
LT
2155 }
2156 }
2157 } else {
2158 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
2159 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
2160 if (tp_peer != tp &&
2161 (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
2162 return;
2163
b401e9e2
MC
2164 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2165 (GRC_LCLCTRL_GPIO_OE1 |
2166 GRC_LCLCTRL_GPIO_OUTPUT1), 100);
1da177e4 2167
b401e9e2
MC
2168 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2169 GRC_LCLCTRL_GPIO_OE1, 100);
1da177e4 2170
b401e9e2
MC
2171 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2172 (GRC_LCLCTRL_GPIO_OE1 |
2173 GRC_LCLCTRL_GPIO_OUTPUT1), 100);
1da177e4
LT
2174 }
2175 }
2176}
2177
e8f3f6ca
MC
2178static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2179{
2180 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2181 return 1;
79eb6904 2182 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
e8f3f6ca
MC
2183 if (speed != SPEED_10)
2184 return 1;
2185 } else if (speed == SPEED_10)
2186 return 1;
2187
2188 return 0;
2189}
2190
1da177e4
LT
2191static int tg3_setup_phy(struct tg3 *, int);
2192
2193#define RESET_KIND_SHUTDOWN 0
2194#define RESET_KIND_INIT 1
2195#define RESET_KIND_SUSPEND 2
2196
2197static void tg3_write_sig_post_reset(struct tg3 *, int);
2198static int tg3_halt_cpu(struct tg3 *, u32);
2199
0a459aac 2200static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
15c3b696 2201{
ce057f01
MC
2202 u32 val;
2203
5129724a
MC
2204 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
2205 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2206 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2207 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2208
2209 sg_dig_ctrl |=
2210 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2211 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2212 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2213 }
3f7045c1 2214 return;
5129724a 2215 }
3f7045c1 2216
60189ddf 2217 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2218 tg3_bmcr_reset(tp);
2219 val = tr32(GRC_MISC_CFG);
2220 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2221 udelay(40);
2222 return;
0e5f784c
MC
2223 } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
2224 u32 phytest;
2225 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2226 u32 phy;
2227
2228 tg3_writephy(tp, MII_ADVERTISE, 0);
2229 tg3_writephy(tp, MII_BMCR,
2230 BMCR_ANENABLE | BMCR_ANRESTART);
2231
2232 tg3_writephy(tp, MII_TG3_FET_TEST,
2233 phytest | MII_TG3_FET_SHADOW_EN);
2234 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2235 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2236 tg3_writephy(tp,
2237 MII_TG3_FET_SHDW_AUXMODE4,
2238 phy);
2239 }
2240 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2241 }
2242 return;
0a459aac 2243 } else if (do_low_power) {
715116a1
MC
2244 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2245 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
0a459aac
MC
2246
2247 tg3_writephy(tp, MII_TG3_AUX_CTRL,
2248 MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
2249 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2250 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2251 MII_TG3_AUXCTL_PCTL_VREG_11V);
715116a1 2252 }
3f7045c1 2253
15c3b696
MC
2254 /* The PHY should not be powered down on some chips because
2255 * of bugs.
2256 */
2257 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2258 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2259 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
2260 (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
2261 return;
ce057f01 2262
bcb37f6c
MC
2263 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2264 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2265 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2266 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2267 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2268 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2269 }
2270
15c3b696
MC
2271 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2272}
2273
ffbcfed4
MC
2274/* tp->lock is held. */
2275static int tg3_nvram_lock(struct tg3 *tp)
2276{
2277 if (tp->tg3_flags & TG3_FLAG_NVRAM) {
2278 int i;
2279
2280 if (tp->nvram_lock_cnt == 0) {
2281 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
2282 for (i = 0; i < 8000; i++) {
2283 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
2284 break;
2285 udelay(20);
2286 }
2287 if (i == 8000) {
2288 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
2289 return -ENODEV;
2290 }
2291 }
2292 tp->nvram_lock_cnt++;
2293 }
2294 return 0;
2295}
2296
2297/* tp->lock is held. */
2298static void tg3_nvram_unlock(struct tg3 *tp)
2299{
2300 if (tp->tg3_flags & TG3_FLAG_NVRAM) {
2301 if (tp->nvram_lock_cnt > 0)
2302 tp->nvram_lock_cnt--;
2303 if (tp->nvram_lock_cnt == 0)
2304 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
2305 }
2306}
2307
2308/* tp->lock is held. */
2309static void tg3_enable_nvram_access(struct tg3 *tp)
2310{
2311 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
f66a29b0 2312 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
ffbcfed4
MC
2313 u32 nvaccess = tr32(NVRAM_ACCESS);
2314
2315 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
2316 }
2317}
2318
2319/* tp->lock is held. */
2320static void tg3_disable_nvram_access(struct tg3 *tp)
2321{
2322 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
f66a29b0 2323 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
ffbcfed4
MC
2324 u32 nvaccess = tr32(NVRAM_ACCESS);
2325
2326 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
2327 }
2328}
2329
2330static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
2331 u32 offset, u32 *val)
2332{
2333 u32 tmp;
2334 int i;
2335
2336 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
2337 return -EINVAL;
2338
2339 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
2340 EEPROM_ADDR_DEVID_MASK |
2341 EEPROM_ADDR_READ);
2342 tw32(GRC_EEPROM_ADDR,
2343 tmp |
2344 (0 << EEPROM_ADDR_DEVID_SHIFT) |
2345 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
2346 EEPROM_ADDR_ADDR_MASK) |
2347 EEPROM_ADDR_READ | EEPROM_ADDR_START);
2348
2349 for (i = 0; i < 1000; i++) {
2350 tmp = tr32(GRC_EEPROM_ADDR);
2351
2352 if (tmp & EEPROM_ADDR_COMPLETE)
2353 break;
2354 msleep(1);
2355 }
2356 if (!(tmp & EEPROM_ADDR_COMPLETE))
2357 return -EBUSY;
2358
62cedd11
MC
2359 tmp = tr32(GRC_EEPROM_DATA);
2360
2361 /*
2362 * The data will always be opposite the native endian
2363 * format. Perform a blind byteswap to compensate.
2364 */
2365 *val = swab32(tmp);
2366
ffbcfed4
MC
2367 return 0;
2368}
2369
2370#define NVRAM_CMD_TIMEOUT 10000
2371
2372static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
2373{
2374 int i;
2375
2376 tw32(NVRAM_CMD, nvram_cmd);
2377 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
2378 udelay(10);
2379 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
2380 udelay(10);
2381 break;
2382 }
2383 }
2384
2385 if (i == NVRAM_CMD_TIMEOUT)
2386 return -EBUSY;
2387
2388 return 0;
2389}
2390
2391static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
2392{
2393 if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
2394 (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
2395 (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
2396 !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
2397 (tp->nvram_jedecnum == JEDEC_ATMEL))
2398
2399 addr = ((addr / tp->nvram_pagesize) <<
2400 ATMEL_AT45DB0X1B_PAGE_POS) +
2401 (addr % tp->nvram_pagesize);
2402
2403 return addr;
2404}
2405
2406static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
2407{
2408 if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
2409 (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
2410 (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
2411 !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
2412 (tp->nvram_jedecnum == JEDEC_ATMEL))
2413
2414 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
2415 tp->nvram_pagesize) +
2416 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
2417
2418 return addr;
2419}
2420
e4f34110
MC
2421/* NOTE: Data read in from NVRAM is byteswapped according to
2422 * the byteswapping settings for all other register accesses.
2423 * tg3 devices are BE devices, so on a BE machine, the data
2424 * returned will be exactly as it is seen in NVRAM. On a LE
2425 * machine, the 32-bit value will be byteswapped.
2426 */
ffbcfed4
MC
2427static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
2428{
2429 int ret;
2430
2431 if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
2432 return tg3_nvram_read_using_eeprom(tp, offset, val);
2433
2434 offset = tg3_nvram_phys_addr(tp, offset);
2435
2436 if (offset > NVRAM_ADDR_MSK)
2437 return -EINVAL;
2438
2439 ret = tg3_nvram_lock(tp);
2440 if (ret)
2441 return ret;
2442
2443 tg3_enable_nvram_access(tp);
2444
2445 tw32(NVRAM_ADDR, offset);
2446 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
2447 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
2448
2449 if (ret == 0)
e4f34110 2450 *val = tr32(NVRAM_RDDATA);
ffbcfed4
MC
2451
2452 tg3_disable_nvram_access(tp);
2453
2454 tg3_nvram_unlock(tp);
2455
2456 return ret;
2457}
2458
a9dc529d
MC
2459/* Ensures NVRAM data is in bytestream format. */
2460static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
ffbcfed4
MC
2461{
2462 u32 v;
a9dc529d 2463 int res = tg3_nvram_read(tp, offset, &v);
ffbcfed4 2464 if (!res)
a9dc529d 2465 *val = cpu_to_be32(v);
ffbcfed4
MC
2466 return res;
2467}
2468
3f007891
MC
2469/* tp->lock is held. */
2470static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
2471{
2472 u32 addr_high, addr_low;
2473 int i;
2474
2475 addr_high = ((tp->dev->dev_addr[0] << 8) |
2476 tp->dev->dev_addr[1]);
2477 addr_low = ((tp->dev->dev_addr[2] << 24) |
2478 (tp->dev->dev_addr[3] << 16) |
2479 (tp->dev->dev_addr[4] << 8) |
2480 (tp->dev->dev_addr[5] << 0));
2481 for (i = 0; i < 4; i++) {
2482 if (i == 1 && skip_mac_1)
2483 continue;
2484 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
2485 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
2486 }
2487
2488 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2489 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2490 for (i = 0; i < 12; i++) {
2491 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
2492 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
2493 }
2494 }
2495
2496 addr_high = (tp->dev->dev_addr[0] +
2497 tp->dev->dev_addr[1] +
2498 tp->dev->dev_addr[2] +
2499 tp->dev->dev_addr[3] +
2500 tp->dev->dev_addr[4] +
2501 tp->dev->dev_addr[5]) &
2502 TX_BACKOFF_SEED_MASK;
2503 tw32(MAC_TX_BACKOFF_SEED, addr_high);
2504}
2505
bc1c7567 2506static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
1da177e4
LT
2507{
2508 u32 misc_host_ctrl;
0a459aac 2509 bool device_should_wake, do_low_power;
1da177e4
LT
2510
2511 /* Make sure register accesses (indirect or otherwise)
2512 * will function correctly.
2513 */
2514 pci_write_config_dword(tp->pdev,
2515 TG3PCI_MISC_HOST_CTRL,
2516 tp->misc_host_ctrl);
2517
1da177e4 2518 switch (state) {
bc1c7567 2519 case PCI_D0:
12dac075
RW
2520 pci_enable_wake(tp->pdev, state, false);
2521 pci_set_power_state(tp->pdev, PCI_D0);
8c6bda1a 2522
9d26e213
MC
2523 /* Switch out of Vaux if it is a NIC */
2524 if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
b401e9e2 2525 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
1da177e4
LT
2526
2527 return 0;
2528
bc1c7567 2529 case PCI_D1:
bc1c7567 2530 case PCI_D2:
bc1c7567 2531 case PCI_D3hot:
1da177e4
LT
2532 break;
2533
2534 default:
05dbe005
JP
2535 netdev_err(tp->dev, "Invalid power state (D%d) requested\n",
2536 state);
1da177e4 2537 return -EINVAL;
855e1111 2538 }
5e7dfd0f
MC
2539
2540 /* Restore the CLKREQ setting. */
2541 if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
2542 u16 lnkctl;
2543
2544 pci_read_config_word(tp->pdev,
2545 tp->pcie_cap + PCI_EXP_LNKCTL,
2546 &lnkctl);
2547 lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
2548 pci_write_config_word(tp->pdev,
2549 tp->pcie_cap + PCI_EXP_LNKCTL,
2550 lnkctl);
2551 }
2552
1da177e4
LT
2553 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
2554 tw32(TG3PCI_MISC_HOST_CTRL,
2555 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
2556
05ac4cb7
MC
2557 device_should_wake = pci_pme_capable(tp->pdev, state) &&
2558 device_may_wakeup(&tp->pdev->dev) &&
2559 (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
2560
dd477003 2561 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
0a459aac 2562 do_low_power = false;
b02fd9e3
MC
2563 if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
2564 !tp->link_config.phy_is_low_power) {
2565 struct phy_device *phydev;
0a459aac 2566 u32 phyid, advertising;
b02fd9e3 2567
3f0e3ad7 2568 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
2569
2570 tp->link_config.phy_is_low_power = 1;
2571
2572 tp->link_config.orig_speed = phydev->speed;
2573 tp->link_config.orig_duplex = phydev->duplex;
2574 tp->link_config.orig_autoneg = phydev->autoneg;
2575 tp->link_config.orig_advertising = phydev->advertising;
2576
2577 advertising = ADVERTISED_TP |
2578 ADVERTISED_Pause |
2579 ADVERTISED_Autoneg |
2580 ADVERTISED_10baseT_Half;
2581
2582 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
05ac4cb7 2583 device_should_wake) {
b02fd9e3
MC
2584 if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
2585 advertising |=
2586 ADVERTISED_100baseT_Half |
2587 ADVERTISED_100baseT_Full |
2588 ADVERTISED_10baseT_Full;
2589 else
2590 advertising |= ADVERTISED_10baseT_Full;
2591 }
2592
2593 phydev->advertising = advertising;
2594
2595 phy_start_aneg(phydev);
0a459aac
MC
2596
2597 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
6a443a0f
MC
2598 if (phyid != PHY_ID_BCMAC131) {
2599 phyid &= PHY_BCM_OUI_MASK;
2600 if (phyid == PHY_BCM_OUI_1 ||
2601 phyid == PHY_BCM_OUI_2 ||
2602 phyid == PHY_BCM_OUI_3)
0a459aac
MC
2603 do_low_power = true;
2604 }
b02fd9e3 2605 }
dd477003 2606 } else {
2023276e 2607 do_low_power = true;
0a459aac 2608
dd477003
MC
2609 if (tp->link_config.phy_is_low_power == 0) {
2610 tp->link_config.phy_is_low_power = 1;
2611 tp->link_config.orig_speed = tp->link_config.speed;
2612 tp->link_config.orig_duplex = tp->link_config.duplex;
2613 tp->link_config.orig_autoneg = tp->link_config.autoneg;
2614 }
1da177e4 2615
dd477003
MC
2616 if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
2617 tp->link_config.speed = SPEED_10;
2618 tp->link_config.duplex = DUPLEX_HALF;
2619 tp->link_config.autoneg = AUTONEG_ENABLE;
2620 tg3_setup_phy(tp, 0);
2621 }
1da177e4
LT
2622 }
2623
b5d3772c
MC
2624 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
2625 u32 val;
2626
2627 val = tr32(GRC_VCPU_EXT_CTRL);
2628 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
2629 } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
6921d201
MC
2630 int i;
2631 u32 val;
2632
2633 for (i = 0; i < 200; i++) {
2634 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
2635 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
2636 break;
2637 msleep(1);
2638 }
2639 }
a85feb8c
GZ
2640 if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
2641 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
2642 WOL_DRV_STATE_SHUTDOWN |
2643 WOL_DRV_WOL |
2644 WOL_SET_MAGIC_PKT);
6921d201 2645
05ac4cb7 2646 if (device_should_wake) {
1da177e4
LT
2647 u32 mac_mode;
2648
2649 if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
0a459aac 2650 if (do_low_power) {
dd477003
MC
2651 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
2652 udelay(40);
2653 }
1da177e4 2654
3f7045c1
MC
2655 if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
2656 mac_mode = MAC_MODE_PORT_MODE_GMII;
2657 else
2658 mac_mode = MAC_MODE_PORT_MODE_MII;
1da177e4 2659
e8f3f6ca
MC
2660 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
2661 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2662 ASIC_REV_5700) {
2663 u32 speed = (tp->tg3_flags &
2664 TG3_FLAG_WOL_SPEED_100MB) ?
2665 SPEED_100 : SPEED_10;
2666 if (tg3_5700_link_polarity(tp, speed))
2667 mac_mode |= MAC_MODE_LINK_POLARITY;
2668 else
2669 mac_mode &= ~MAC_MODE_LINK_POLARITY;
2670 }
1da177e4
LT
2671 } else {
2672 mac_mode = MAC_MODE_PORT_MODE_TBI;
2673 }
2674
cbf46853 2675 if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
1da177e4
LT
2676 tw32(MAC_LED_CTRL, tp->led_ctrl);
2677
05ac4cb7
MC
2678 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
2679 if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
2680 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
2681 ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
2682 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
2683 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
1da177e4 2684
3bda1258
MC
2685 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
2686 mac_mode |= tp->mac_mode &
2687 (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
2688 if (mac_mode & MAC_MODE_APE_TX_EN)
2689 mac_mode |= MAC_MODE_TDE_ENABLE;
2690 }
2691
1da177e4
LT
2692 tw32_f(MAC_MODE, mac_mode);
2693 udelay(100);
2694
2695 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
2696 udelay(10);
2697 }
2698
2699 if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
2700 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2701 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
2702 u32 base_val;
2703
2704 base_val = tp->pci_clock_ctrl;
2705 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
2706 CLOCK_CTRL_TXCLK_DISABLE);
2707
b401e9e2
MC
2708 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
2709 CLOCK_CTRL_PWRDOWN_PLL133, 40);
d7b0a857 2710 } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
795d01c5 2711 (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
d7b0a857 2712 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
4cf78e4f 2713 /* do nothing */
85e94ced 2714 } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
1da177e4
LT
2715 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
2716 u32 newbits1, newbits2;
2717
2718 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2719 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2720 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
2721 CLOCK_CTRL_TXCLK_DISABLE |
2722 CLOCK_CTRL_ALTCLK);
2723 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
2724 } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
2725 newbits1 = CLOCK_CTRL_625_CORE;
2726 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
2727 } else {
2728 newbits1 = CLOCK_CTRL_ALTCLK;
2729 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
2730 }
2731
b401e9e2
MC
2732 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
2733 40);
1da177e4 2734
b401e9e2
MC
2735 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
2736 40);
1da177e4
LT
2737
2738 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
2739 u32 newbits3;
2740
2741 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2742 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2743 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
2744 CLOCK_CTRL_TXCLK_DISABLE |
2745 CLOCK_CTRL_44MHZ_CORE);
2746 } else {
2747 newbits3 = CLOCK_CTRL_44MHZ_CORE;
2748 }
2749
b401e9e2
MC
2750 tw32_wait_f(TG3PCI_CLOCK_CTRL,
2751 tp->pci_clock_ctrl | newbits3, 40);
1da177e4
LT
2752 }
2753 }
2754
05ac4cb7 2755 if (!(device_should_wake) &&
22435849 2756 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
0a459aac 2757 tg3_power_down_phy(tp, do_low_power);
6921d201 2758
1da177e4
LT
2759 tg3_frob_aux_power(tp);
2760
2761 /* Workaround for unstable PLL clock */
2762 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
2763 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
2764 u32 val = tr32(0x7d00);
2765
2766 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
2767 tw32(0x7d00, val);
6921d201 2768 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
ec41c7df
MC
2769 int err;
2770
2771 err = tg3_nvram_lock(tp);
1da177e4 2772 tg3_halt_cpu(tp, RX_CPU_BASE);
ec41c7df
MC
2773 if (!err)
2774 tg3_nvram_unlock(tp);
6921d201 2775 }
1da177e4
LT
2776 }
2777
bbadf503
MC
2778 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
2779
05ac4cb7 2780 if (device_should_wake)
12dac075
RW
2781 pci_enable_wake(tp->pdev, state, true);
2782
1da177e4 2783 /* Finally, set the new power state. */
12dac075 2784 pci_set_power_state(tp->pdev, state);
1da177e4 2785
1da177e4
LT
2786 return 0;
2787}
2788
1da177e4
LT
2789static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
2790{
2791 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
2792 case MII_TG3_AUX_STAT_10HALF:
2793 *speed = SPEED_10;
2794 *duplex = DUPLEX_HALF;
2795 break;
2796
2797 case MII_TG3_AUX_STAT_10FULL:
2798 *speed = SPEED_10;
2799 *duplex = DUPLEX_FULL;
2800 break;
2801
2802 case MII_TG3_AUX_STAT_100HALF:
2803 *speed = SPEED_100;
2804 *duplex = DUPLEX_HALF;
2805 break;
2806
2807 case MII_TG3_AUX_STAT_100FULL:
2808 *speed = SPEED_100;
2809 *duplex = DUPLEX_FULL;
2810 break;
2811
2812 case MII_TG3_AUX_STAT_1000HALF:
2813 *speed = SPEED_1000;
2814 *duplex = DUPLEX_HALF;
2815 break;
2816
2817 case MII_TG3_AUX_STAT_1000FULL:
2818 *speed = SPEED_1000;
2819 *duplex = DUPLEX_FULL;
2820 break;
2821
2822 default:
7f97a4bd 2823 if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
715116a1
MC
2824 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
2825 SPEED_10;
2826 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
2827 DUPLEX_HALF;
2828 break;
2829 }
1da177e4
LT
2830 *speed = SPEED_INVALID;
2831 *duplex = DUPLEX_INVALID;
2832 break;
855e1111 2833 }
1da177e4
LT
2834}
2835
2836static void tg3_phy_copper_begin(struct tg3 *tp)
2837{
2838 u32 new_adv;
2839 int i;
2840
2841 if (tp->link_config.phy_is_low_power) {
2842 /* Entering low power mode. Disable gigabit and
2843 * 100baseT advertisements.
2844 */
2845 tg3_writephy(tp, MII_TG3_CTRL, 0);
2846
2847 new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
2848 ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
2849 if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
2850 new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
2851
2852 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2853 } else if (tp->link_config.speed == SPEED_INVALID) {
1da177e4
LT
2854 if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
2855 tp->link_config.advertising &=
2856 ~(ADVERTISED_1000baseT_Half |
2857 ADVERTISED_1000baseT_Full);
2858
ba4d07a8 2859 new_adv = ADVERTISE_CSMA;
1da177e4
LT
2860 if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
2861 new_adv |= ADVERTISE_10HALF;
2862 if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
2863 new_adv |= ADVERTISE_10FULL;
2864 if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
2865 new_adv |= ADVERTISE_100HALF;
2866 if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
2867 new_adv |= ADVERTISE_100FULL;
ba4d07a8
MC
2868
2869 new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
2870
1da177e4
LT
2871 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2872
2873 if (tp->link_config.advertising &
2874 (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
2875 new_adv = 0;
2876 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
2877 new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
2878 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
2879 new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
2880 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
2881 (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
2882 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
2883 new_adv |= (MII_TG3_CTRL_AS_MASTER |
2884 MII_TG3_CTRL_ENABLE_AS_MASTER);
2885 tg3_writephy(tp, MII_TG3_CTRL, new_adv);
2886 } else {
2887 tg3_writephy(tp, MII_TG3_CTRL, 0);
2888 }
2889 } else {
ba4d07a8
MC
2890 new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
2891 new_adv |= ADVERTISE_CSMA;
2892
1da177e4
LT
2893 /* Asking for a specific link mode. */
2894 if (tp->link_config.speed == SPEED_1000) {
1da177e4
LT
2895 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2896
2897 if (tp->link_config.duplex == DUPLEX_FULL)
2898 new_adv = MII_TG3_CTRL_ADV_1000_FULL;
2899 else
2900 new_adv = MII_TG3_CTRL_ADV_1000_HALF;
2901 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
2902 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
2903 new_adv |= (MII_TG3_CTRL_AS_MASTER |
2904 MII_TG3_CTRL_ENABLE_AS_MASTER);
1da177e4 2905 } else {
1da177e4
LT
2906 if (tp->link_config.speed == SPEED_100) {
2907 if (tp->link_config.duplex == DUPLEX_FULL)
2908 new_adv |= ADVERTISE_100FULL;
2909 else
2910 new_adv |= ADVERTISE_100HALF;
2911 } else {
2912 if (tp->link_config.duplex == DUPLEX_FULL)
2913 new_adv |= ADVERTISE_10FULL;
2914 else
2915 new_adv |= ADVERTISE_10HALF;
2916 }
2917 tg3_writephy(tp, MII_ADVERTISE, new_adv);
ba4d07a8
MC
2918
2919 new_adv = 0;
1da177e4 2920 }
ba4d07a8
MC
2921
2922 tg3_writephy(tp, MII_TG3_CTRL, new_adv);
1da177e4
LT
2923 }
2924
2925 if (tp->link_config.autoneg == AUTONEG_DISABLE &&
2926 tp->link_config.speed != SPEED_INVALID) {
2927 u32 bmcr, orig_bmcr;
2928
2929 tp->link_config.active_speed = tp->link_config.speed;
2930 tp->link_config.active_duplex = tp->link_config.duplex;
2931
2932 bmcr = 0;
2933 switch (tp->link_config.speed) {
2934 default:
2935 case SPEED_10:
2936 break;
2937
2938 case SPEED_100:
2939 bmcr |= BMCR_SPEED100;
2940 break;
2941
2942 case SPEED_1000:
2943 bmcr |= TG3_BMCR_SPEED1000;
2944 break;
855e1111 2945 }
1da177e4
LT
2946
2947 if (tp->link_config.duplex == DUPLEX_FULL)
2948 bmcr |= BMCR_FULLDPLX;
2949
2950 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
2951 (bmcr != orig_bmcr)) {
2952 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
2953 for (i = 0; i < 1500; i++) {
2954 u32 tmp;
2955
2956 udelay(10);
2957 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
2958 tg3_readphy(tp, MII_BMSR, &tmp))
2959 continue;
2960 if (!(tmp & BMSR_LSTATUS)) {
2961 udelay(40);
2962 break;
2963 }
2964 }
2965 tg3_writephy(tp, MII_BMCR, bmcr);
2966 udelay(40);
2967 }
2968 } else {
2969 tg3_writephy(tp, MII_BMCR,
2970 BMCR_ANENABLE | BMCR_ANRESTART);
2971 }
2972}
2973
2974static int tg3_init_5401phy_dsp(struct tg3 *tp)
2975{
2976 int err;
2977
2978 /* Turn off tap power management. */
2979 /* Set Extended packet length bit */
2980 err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
2981
2982 err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
2983 err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
2984
2985 err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
2986 err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
2987
2988 err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
2989 err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
2990
2991 err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
2992 err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
2993
2994 err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
2995 err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
2996
2997 udelay(40);
2998
2999 return err;
3000}
3001
3600d918 3002static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
1da177e4 3003{
3600d918
MC
3004 u32 adv_reg, all_mask = 0;
3005
3006 if (mask & ADVERTISED_10baseT_Half)
3007 all_mask |= ADVERTISE_10HALF;
3008 if (mask & ADVERTISED_10baseT_Full)
3009 all_mask |= ADVERTISE_10FULL;
3010 if (mask & ADVERTISED_100baseT_Half)
3011 all_mask |= ADVERTISE_100HALF;
3012 if (mask & ADVERTISED_100baseT_Full)
3013 all_mask |= ADVERTISE_100FULL;
1da177e4
LT
3014
3015 if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
3016 return 0;
3017
1da177e4
LT
3018 if ((adv_reg & all_mask) != all_mask)
3019 return 0;
3020 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
3021 u32 tg3_ctrl;
3022
3600d918
MC
3023 all_mask = 0;
3024 if (mask & ADVERTISED_1000baseT_Half)
3025 all_mask |= ADVERTISE_1000HALF;
3026 if (mask & ADVERTISED_1000baseT_Full)
3027 all_mask |= ADVERTISE_1000FULL;
3028
1da177e4
LT
3029 if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
3030 return 0;
3031
1da177e4
LT
3032 if ((tg3_ctrl & all_mask) != all_mask)
3033 return 0;
3034 }
3035 return 1;
3036}
3037
ef167e27
MC
3038static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
3039{
3040 u32 curadv, reqadv;
3041
3042 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
3043 return 1;
3044
3045 curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3046 reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
3047
3048 if (tp->link_config.active_duplex == DUPLEX_FULL) {
3049 if (curadv != reqadv)
3050 return 0;
3051
3052 if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
3053 tg3_readphy(tp, MII_LPA, rmtadv);
3054 } else {
3055 /* Reprogram the advertisement register, even if it
3056 * does not affect the current link. If the link
3057 * gets renegotiated in the future, we can save an
3058 * additional renegotiation cycle by advertising
3059 * it correctly in the first place.
3060 */
3061 if (curadv != reqadv) {
3062 *lcladv &= ~(ADVERTISE_PAUSE_CAP |
3063 ADVERTISE_PAUSE_ASYM);
3064 tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
3065 }
3066 }
3067
3068 return 1;
3069}
3070
1da177e4
LT
3071static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
3072{
3073 int current_link_up;
3074 u32 bmsr, dummy;
ef167e27 3075 u32 lcl_adv, rmt_adv;
1da177e4
LT
3076 u16 current_speed;
3077 u8 current_duplex;
3078 int i, err;
3079
3080 tw32(MAC_EVENT, 0);
3081
3082 tw32_f(MAC_STATUS,
3083 (MAC_STATUS_SYNC_CHANGED |
3084 MAC_STATUS_CFG_CHANGED |
3085 MAC_STATUS_MI_COMPLETION |
3086 MAC_STATUS_LNKSTATE_CHANGED));
3087 udelay(40);
3088
8ef21428
MC
3089 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
3090 tw32_f(MAC_MI_MODE,
3091 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
3092 udelay(80);
3093 }
1da177e4
LT
3094
3095 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
3096
3097 /* Some third-party PHYs need to be reset on link going
3098 * down.
3099 */
3100 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3101 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3102 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
3103 netif_carrier_ok(tp->dev)) {
3104 tg3_readphy(tp, MII_BMSR, &bmsr);
3105 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3106 !(bmsr & BMSR_LSTATUS))
3107 force_reset = 1;
3108 }
3109 if (force_reset)
3110 tg3_phy_reset(tp);
3111
79eb6904 3112 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
3113 tg3_readphy(tp, MII_BMSR, &bmsr);
3114 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
3115 !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
3116 bmsr = 0;
3117
3118 if (!(bmsr & BMSR_LSTATUS)) {
3119 err = tg3_init_5401phy_dsp(tp);
3120 if (err)
3121 return err;
3122
3123 tg3_readphy(tp, MII_BMSR, &bmsr);
3124 for (i = 0; i < 1000; i++) {
3125 udelay(10);
3126 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3127 (bmsr & BMSR_LSTATUS)) {
3128 udelay(40);
3129 break;
3130 }
3131 }
3132
79eb6904
MC
3133 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
3134 TG3_PHY_REV_BCM5401_B0 &&
1da177e4
LT
3135 !(bmsr & BMSR_LSTATUS) &&
3136 tp->link_config.active_speed == SPEED_1000) {
3137 err = tg3_phy_reset(tp);
3138 if (!err)
3139 err = tg3_init_5401phy_dsp(tp);
3140 if (err)
3141 return err;
3142 }
3143 }
3144 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3145 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
3146 /* 5701 {A0,B0} CRC bug workaround */
3147 tg3_writephy(tp, 0x15, 0x0a75);
3148 tg3_writephy(tp, 0x1c, 0x8c68);
3149 tg3_writephy(tp, 0x1c, 0x8d68);
3150 tg3_writephy(tp, 0x1c, 0x8c68);
3151 }
3152
3153 /* Clear pending interrupts... */
3154 tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
3155 tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
3156
3157 if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
3158 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
7f97a4bd 3159 else if (!(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
1da177e4
LT
3160 tg3_writephy(tp, MII_TG3_IMASK, ~0);
3161
3162 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3163 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3164 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
3165 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3166 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
3167 else
3168 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
3169 }
3170
3171 current_link_up = 0;
3172 current_speed = SPEED_INVALID;
3173 current_duplex = DUPLEX_INVALID;
3174
3175 if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
3176 u32 val;
3177
3178 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
3179 tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
3180 if (!(val & (1 << 10))) {
3181 val |= (1 << 10);
3182 tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
3183 goto relink;
3184 }
3185 }
3186
3187 bmsr = 0;
3188 for (i = 0; i < 100; i++) {
3189 tg3_readphy(tp, MII_BMSR, &bmsr);
3190 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3191 (bmsr & BMSR_LSTATUS))
3192 break;
3193 udelay(40);
3194 }
3195
3196 if (bmsr & BMSR_LSTATUS) {
3197 u32 aux_stat, bmcr;
3198
3199 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
3200 for (i = 0; i < 2000; i++) {
3201 udelay(10);
3202 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
3203 aux_stat)
3204 break;
3205 }
3206
3207 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
3208 &current_speed,
3209 &current_duplex);
3210
3211 bmcr = 0;
3212 for (i = 0; i < 200; i++) {
3213 tg3_readphy(tp, MII_BMCR, &bmcr);
3214 if (tg3_readphy(tp, MII_BMCR, &bmcr))
3215 continue;
3216 if (bmcr && bmcr != 0x7fff)
3217 break;
3218 udelay(10);
3219 }
3220
ef167e27
MC
3221 lcl_adv = 0;
3222 rmt_adv = 0;
1da177e4 3223
ef167e27
MC
3224 tp->link_config.active_speed = current_speed;
3225 tp->link_config.active_duplex = current_duplex;
3226
3227 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
3228 if ((bmcr & BMCR_ANENABLE) &&
3229 tg3_copper_is_advertising_all(tp,
3230 tp->link_config.advertising)) {
3231 if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
3232 &rmt_adv))
3233 current_link_up = 1;
1da177e4
LT
3234 }
3235 } else {
3236 if (!(bmcr & BMCR_ANENABLE) &&
3237 tp->link_config.speed == current_speed &&
ef167e27
MC
3238 tp->link_config.duplex == current_duplex &&
3239 tp->link_config.flowctrl ==
3240 tp->link_config.active_flowctrl) {
1da177e4 3241 current_link_up = 1;
1da177e4
LT
3242 }
3243 }
3244
ef167e27
MC
3245 if (current_link_up == 1 &&
3246 tp->link_config.active_duplex == DUPLEX_FULL)
3247 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1da177e4
LT
3248 }
3249
1da177e4 3250relink:
6921d201 3251 if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
1da177e4
LT
3252 u32 tmp;
3253
3254 tg3_phy_copper_begin(tp);
3255
3256 tg3_readphy(tp, MII_BMSR, &tmp);
3257 if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
3258 (tmp & BMSR_LSTATUS))
3259 current_link_up = 1;
3260 }
3261
3262 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
3263 if (current_link_up == 1) {
3264 if (tp->link_config.active_speed == SPEED_100 ||
3265 tp->link_config.active_speed == SPEED_10)
3266 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3267 else
3268 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
7f97a4bd
MC
3269 } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)
3270 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3271 else
1da177e4
LT
3272 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
3273
3274 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
3275 if (tp->link_config.active_duplex == DUPLEX_HALF)
3276 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
3277
1da177e4 3278 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
e8f3f6ca
MC
3279 if (current_link_up == 1 &&
3280 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
1da177e4 3281 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
e8f3f6ca
MC
3282 else
3283 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
1da177e4
LT
3284 }
3285
3286 /* ??? Without this setting Netgear GA302T PHY does not
3287 * ??? send/receive packets...
3288 */
79eb6904 3289 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
1da177e4
LT
3290 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
3291 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
3292 tw32_f(MAC_MI_MODE, tp->mi_mode);
3293 udelay(80);
3294 }
3295
3296 tw32_f(MAC_MODE, tp->mac_mode);
3297 udelay(40);
3298
3299 if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
3300 /* Polled via timer. */
3301 tw32_f(MAC_EVENT, 0);
3302 } else {
3303 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3304 }
3305 udelay(40);
3306
3307 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
3308 current_link_up == 1 &&
3309 tp->link_config.active_speed == SPEED_1000 &&
3310 ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
3311 (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
3312 udelay(120);
3313 tw32_f(MAC_STATUS,
3314 (MAC_STATUS_SYNC_CHANGED |
3315 MAC_STATUS_CFG_CHANGED));
3316 udelay(40);
3317 tg3_write_mem(tp,
3318 NIC_SRAM_FIRMWARE_MBOX,
3319 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
3320 }
3321
5e7dfd0f
MC
3322 /* Prevent send BD corruption. */
3323 if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
3324 u16 oldlnkctl, newlnkctl;
3325
3326 pci_read_config_word(tp->pdev,
3327 tp->pcie_cap + PCI_EXP_LNKCTL,
3328 &oldlnkctl);
3329 if (tp->link_config.active_speed == SPEED_100 ||
3330 tp->link_config.active_speed == SPEED_10)
3331 newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
3332 else
3333 newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
3334 if (newlnkctl != oldlnkctl)
3335 pci_write_config_word(tp->pdev,
3336 tp->pcie_cap + PCI_EXP_LNKCTL,
3337 newlnkctl);
3338 }
3339
1da177e4
LT
3340 if (current_link_up != netif_carrier_ok(tp->dev)) {
3341 if (current_link_up)
3342 netif_carrier_on(tp->dev);
3343 else
3344 netif_carrier_off(tp->dev);
3345 tg3_link_report(tp);
3346 }
3347
3348 return 0;
3349}
3350
3351struct tg3_fiber_aneginfo {
3352 int state;
3353#define ANEG_STATE_UNKNOWN 0
3354#define ANEG_STATE_AN_ENABLE 1
3355#define ANEG_STATE_RESTART_INIT 2
3356#define ANEG_STATE_RESTART 3
3357#define ANEG_STATE_DISABLE_LINK_OK 4
3358#define ANEG_STATE_ABILITY_DETECT_INIT 5
3359#define ANEG_STATE_ABILITY_DETECT 6
3360#define ANEG_STATE_ACK_DETECT_INIT 7
3361#define ANEG_STATE_ACK_DETECT 8
3362#define ANEG_STATE_COMPLETE_ACK_INIT 9
3363#define ANEG_STATE_COMPLETE_ACK 10
3364#define ANEG_STATE_IDLE_DETECT_INIT 11
3365#define ANEG_STATE_IDLE_DETECT 12
3366#define ANEG_STATE_LINK_OK 13
3367#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
3368#define ANEG_STATE_NEXT_PAGE_WAIT 15
3369
3370 u32 flags;
3371#define MR_AN_ENABLE 0x00000001
3372#define MR_RESTART_AN 0x00000002
3373#define MR_AN_COMPLETE 0x00000004
3374#define MR_PAGE_RX 0x00000008
3375#define MR_NP_LOADED 0x00000010
3376#define MR_TOGGLE_TX 0x00000020
3377#define MR_LP_ADV_FULL_DUPLEX 0x00000040
3378#define MR_LP_ADV_HALF_DUPLEX 0x00000080
3379#define MR_LP_ADV_SYM_PAUSE 0x00000100
3380#define MR_LP_ADV_ASYM_PAUSE 0x00000200
3381#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
3382#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
3383#define MR_LP_ADV_NEXT_PAGE 0x00001000
3384#define MR_TOGGLE_RX 0x00002000
3385#define MR_NP_RX 0x00004000
3386
3387#define MR_LINK_OK 0x80000000
3388
3389 unsigned long link_time, cur_time;
3390
3391 u32 ability_match_cfg;
3392 int ability_match_count;
3393
3394 char ability_match, idle_match, ack_match;
3395
3396 u32 txconfig, rxconfig;
3397#define ANEG_CFG_NP 0x00000080
3398#define ANEG_CFG_ACK 0x00000040
3399#define ANEG_CFG_RF2 0x00000020
3400#define ANEG_CFG_RF1 0x00000010
3401#define ANEG_CFG_PS2 0x00000001
3402#define ANEG_CFG_PS1 0x00008000
3403#define ANEG_CFG_HD 0x00004000
3404#define ANEG_CFG_FD 0x00002000
3405#define ANEG_CFG_INVAL 0x00001f06
3406
3407};
3408#define ANEG_OK 0
3409#define ANEG_DONE 1
3410#define ANEG_TIMER_ENAB 2
3411#define ANEG_FAILED -1
3412
3413#define ANEG_STATE_SETTLE_TIME 10000
3414
3415static int tg3_fiber_aneg_smachine(struct tg3 *tp,
3416 struct tg3_fiber_aneginfo *ap)
3417{
5be73b47 3418 u16 flowctrl;
1da177e4
LT
3419 unsigned long delta;
3420 u32 rx_cfg_reg;
3421 int ret;
3422
3423 if (ap->state == ANEG_STATE_UNKNOWN) {
3424 ap->rxconfig = 0;
3425 ap->link_time = 0;
3426 ap->cur_time = 0;
3427 ap->ability_match_cfg = 0;
3428 ap->ability_match_count = 0;
3429 ap->ability_match = 0;
3430 ap->idle_match = 0;
3431 ap->ack_match = 0;
3432 }
3433 ap->cur_time++;
3434
3435 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
3436 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
3437
3438 if (rx_cfg_reg != ap->ability_match_cfg) {
3439 ap->ability_match_cfg = rx_cfg_reg;
3440 ap->ability_match = 0;
3441 ap->ability_match_count = 0;
3442 } else {
3443 if (++ap->ability_match_count > 1) {
3444 ap->ability_match = 1;
3445 ap->ability_match_cfg = rx_cfg_reg;
3446 }
3447 }
3448 if (rx_cfg_reg & ANEG_CFG_ACK)
3449 ap->ack_match = 1;
3450 else
3451 ap->ack_match = 0;
3452
3453 ap->idle_match = 0;
3454 } else {
3455 ap->idle_match = 1;
3456 ap->ability_match_cfg = 0;
3457 ap->ability_match_count = 0;
3458 ap->ability_match = 0;
3459 ap->ack_match = 0;
3460
3461 rx_cfg_reg = 0;
3462 }
3463
3464 ap->rxconfig = rx_cfg_reg;
3465 ret = ANEG_OK;
3466
33f401ae 3467 switch (ap->state) {
1da177e4
LT
3468 case ANEG_STATE_UNKNOWN:
3469 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
3470 ap->state = ANEG_STATE_AN_ENABLE;
3471
3472 /* fallthru */
3473 case ANEG_STATE_AN_ENABLE:
3474 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
3475 if (ap->flags & MR_AN_ENABLE) {
3476 ap->link_time = 0;
3477 ap->cur_time = 0;
3478 ap->ability_match_cfg = 0;
3479 ap->ability_match_count = 0;
3480 ap->ability_match = 0;
3481 ap->idle_match = 0;
3482 ap->ack_match = 0;
3483
3484 ap->state = ANEG_STATE_RESTART_INIT;
3485 } else {
3486 ap->state = ANEG_STATE_DISABLE_LINK_OK;
3487 }
3488 break;
3489
3490 case ANEG_STATE_RESTART_INIT:
3491 ap->link_time = ap->cur_time;
3492 ap->flags &= ~(MR_NP_LOADED);
3493 ap->txconfig = 0;
3494 tw32(MAC_TX_AUTO_NEG, 0);
3495 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3496 tw32_f(MAC_MODE, tp->mac_mode);
3497 udelay(40);
3498
3499 ret = ANEG_TIMER_ENAB;
3500 ap->state = ANEG_STATE_RESTART;
3501
3502 /* fallthru */
3503 case ANEG_STATE_RESTART:
3504 delta = ap->cur_time - ap->link_time;
859a5887 3505 if (delta > ANEG_STATE_SETTLE_TIME)
1da177e4 3506 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
859a5887 3507 else
1da177e4 3508 ret = ANEG_TIMER_ENAB;
1da177e4
LT
3509 break;
3510
3511 case ANEG_STATE_DISABLE_LINK_OK:
3512 ret = ANEG_DONE;
3513 break;
3514
3515 case ANEG_STATE_ABILITY_DETECT_INIT:
3516 ap->flags &= ~(MR_TOGGLE_TX);
5be73b47
MC
3517 ap->txconfig = ANEG_CFG_FD;
3518 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3519 if (flowctrl & ADVERTISE_1000XPAUSE)
3520 ap->txconfig |= ANEG_CFG_PS1;
3521 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3522 ap->txconfig |= ANEG_CFG_PS2;
1da177e4
LT
3523 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3524 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3525 tw32_f(MAC_MODE, tp->mac_mode);
3526 udelay(40);
3527
3528 ap->state = ANEG_STATE_ABILITY_DETECT;
3529 break;
3530
3531 case ANEG_STATE_ABILITY_DETECT:
859a5887 3532 if (ap->ability_match != 0 && ap->rxconfig != 0)
1da177e4 3533 ap->state = ANEG_STATE_ACK_DETECT_INIT;
1da177e4
LT
3534 break;
3535
3536 case ANEG_STATE_ACK_DETECT_INIT:
3537 ap->txconfig |= ANEG_CFG_ACK;
3538 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3539 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3540 tw32_f(MAC_MODE, tp->mac_mode);
3541 udelay(40);
3542
3543 ap->state = ANEG_STATE_ACK_DETECT;
3544
3545 /* fallthru */
3546 case ANEG_STATE_ACK_DETECT:
3547 if (ap->ack_match != 0) {
3548 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
3549 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
3550 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
3551 } else {
3552 ap->state = ANEG_STATE_AN_ENABLE;
3553 }
3554 } else if (ap->ability_match != 0 &&
3555 ap->rxconfig == 0) {
3556 ap->state = ANEG_STATE_AN_ENABLE;
3557 }
3558 break;
3559
3560 case ANEG_STATE_COMPLETE_ACK_INIT:
3561 if (ap->rxconfig & ANEG_CFG_INVAL) {
3562 ret = ANEG_FAILED;
3563 break;
3564 }
3565 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
3566 MR_LP_ADV_HALF_DUPLEX |
3567 MR_LP_ADV_SYM_PAUSE |
3568 MR_LP_ADV_ASYM_PAUSE |
3569 MR_LP_ADV_REMOTE_FAULT1 |
3570 MR_LP_ADV_REMOTE_FAULT2 |
3571 MR_LP_ADV_NEXT_PAGE |
3572 MR_TOGGLE_RX |
3573 MR_NP_RX);
3574 if (ap->rxconfig & ANEG_CFG_FD)
3575 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
3576 if (ap->rxconfig & ANEG_CFG_HD)
3577 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
3578 if (ap->rxconfig & ANEG_CFG_PS1)
3579 ap->flags |= MR_LP_ADV_SYM_PAUSE;
3580 if (ap->rxconfig & ANEG_CFG_PS2)
3581 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
3582 if (ap->rxconfig & ANEG_CFG_RF1)
3583 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
3584 if (ap->rxconfig & ANEG_CFG_RF2)
3585 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
3586 if (ap->rxconfig & ANEG_CFG_NP)
3587 ap->flags |= MR_LP_ADV_NEXT_PAGE;
3588
3589 ap->link_time = ap->cur_time;
3590
3591 ap->flags ^= (MR_TOGGLE_TX);
3592 if (ap->rxconfig & 0x0008)
3593 ap->flags |= MR_TOGGLE_RX;
3594 if (ap->rxconfig & ANEG_CFG_NP)
3595 ap->flags |= MR_NP_RX;
3596 ap->flags |= MR_PAGE_RX;
3597
3598 ap->state = ANEG_STATE_COMPLETE_ACK;
3599 ret = ANEG_TIMER_ENAB;
3600 break;
3601
3602 case ANEG_STATE_COMPLETE_ACK:
3603 if (ap->ability_match != 0 &&
3604 ap->rxconfig == 0) {
3605 ap->state = ANEG_STATE_AN_ENABLE;
3606 break;
3607 }
3608 delta = ap->cur_time - ap->link_time;
3609 if (delta > ANEG_STATE_SETTLE_TIME) {
3610 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
3611 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3612 } else {
3613 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
3614 !(ap->flags & MR_NP_RX)) {
3615 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3616 } else {
3617 ret = ANEG_FAILED;
3618 }
3619 }
3620 }
3621 break;
3622
3623 case ANEG_STATE_IDLE_DETECT_INIT:
3624 ap->link_time = ap->cur_time;
3625 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3626 tw32_f(MAC_MODE, tp->mac_mode);
3627 udelay(40);
3628
3629 ap->state = ANEG_STATE_IDLE_DETECT;
3630 ret = ANEG_TIMER_ENAB;
3631 break;
3632
3633 case ANEG_STATE_IDLE_DETECT:
3634 if (ap->ability_match != 0 &&
3635 ap->rxconfig == 0) {
3636 ap->state = ANEG_STATE_AN_ENABLE;
3637 break;
3638 }
3639 delta = ap->cur_time - ap->link_time;
3640 if (delta > ANEG_STATE_SETTLE_TIME) {
3641 /* XXX another gem from the Broadcom driver :( */
3642 ap->state = ANEG_STATE_LINK_OK;
3643 }
3644 break;
3645
3646 case ANEG_STATE_LINK_OK:
3647 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
3648 ret = ANEG_DONE;
3649 break;
3650
3651 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
3652 /* ??? unimplemented */
3653 break;
3654
3655 case ANEG_STATE_NEXT_PAGE_WAIT:
3656 /* ??? unimplemented */
3657 break;
3658
3659 default:
3660 ret = ANEG_FAILED;
3661 break;
855e1111 3662 }
1da177e4
LT
3663
3664 return ret;
3665}
3666
5be73b47 3667static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
1da177e4
LT
3668{
3669 int res = 0;
3670 struct tg3_fiber_aneginfo aninfo;
3671 int status = ANEG_FAILED;
3672 unsigned int tick;
3673 u32 tmp;
3674
3675 tw32_f(MAC_TX_AUTO_NEG, 0);
3676
3677 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
3678 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
3679 udelay(40);
3680
3681 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
3682 udelay(40);
3683
3684 memset(&aninfo, 0, sizeof(aninfo));
3685 aninfo.flags |= MR_AN_ENABLE;
3686 aninfo.state = ANEG_STATE_UNKNOWN;
3687 aninfo.cur_time = 0;
3688 tick = 0;
3689 while (++tick < 195000) {
3690 status = tg3_fiber_aneg_smachine(tp, &aninfo);
3691 if (status == ANEG_DONE || status == ANEG_FAILED)
3692 break;
3693
3694 udelay(1);
3695 }
3696
3697 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3698 tw32_f(MAC_MODE, tp->mac_mode);
3699 udelay(40);
3700
5be73b47
MC
3701 *txflags = aninfo.txconfig;
3702 *rxflags = aninfo.flags;
1da177e4
LT
3703
3704 if (status == ANEG_DONE &&
3705 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
3706 MR_LP_ADV_FULL_DUPLEX)))
3707 res = 1;
3708
3709 return res;
3710}
3711
3712static void tg3_init_bcm8002(struct tg3 *tp)
3713{
3714 u32 mac_status = tr32(MAC_STATUS);
3715 int i;
3716
3717 /* Reset when initting first time or we have a link. */
3718 if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
3719 !(mac_status & MAC_STATUS_PCS_SYNCED))
3720 return;
3721
3722 /* Set PLL lock range. */
3723 tg3_writephy(tp, 0x16, 0x8007);
3724
3725 /* SW reset */
3726 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
3727
3728 /* Wait for reset to complete. */
3729 /* XXX schedule_timeout() ... */
3730 for (i = 0; i < 500; i++)
3731 udelay(10);
3732
3733 /* Config mode; select PMA/Ch 1 regs. */
3734 tg3_writephy(tp, 0x10, 0x8411);
3735
3736 /* Enable auto-lock and comdet, select txclk for tx. */
3737 tg3_writephy(tp, 0x11, 0x0a10);
3738
3739 tg3_writephy(tp, 0x18, 0x00a0);
3740 tg3_writephy(tp, 0x16, 0x41ff);
3741
3742 /* Assert and deassert POR. */
3743 tg3_writephy(tp, 0x13, 0x0400);
3744 udelay(40);
3745 tg3_writephy(tp, 0x13, 0x0000);
3746
3747 tg3_writephy(tp, 0x11, 0x0a50);
3748 udelay(40);
3749 tg3_writephy(tp, 0x11, 0x0a10);
3750
3751 /* Wait for signal to stabilize */
3752 /* XXX schedule_timeout() ... */
3753 for (i = 0; i < 15000; i++)
3754 udelay(10);
3755
3756 /* Deselect the channel register so we can read the PHYID
3757 * later.
3758 */
3759 tg3_writephy(tp, 0x10, 0x8011);
3760}
3761
3762static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
3763{
82cd3d11 3764 u16 flowctrl;
1da177e4
LT
3765 u32 sg_dig_ctrl, sg_dig_status;
3766 u32 serdes_cfg, expected_sg_dig_ctrl;
3767 int workaround, port_a;
3768 int current_link_up;
3769
3770 serdes_cfg = 0;
3771 expected_sg_dig_ctrl = 0;
3772 workaround = 0;
3773 port_a = 1;
3774 current_link_up = 0;
3775
3776 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
3777 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
3778 workaround = 1;
3779 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
3780 port_a = 0;
3781
3782 /* preserve bits 0-11,13,14 for signal pre-emphasis */
3783 /* preserve bits 20-23 for voltage regulator */
3784 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
3785 }
3786
3787 sg_dig_ctrl = tr32(SG_DIG_CTRL);
3788
3789 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
c98f6e3b 3790 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
1da177e4
LT
3791 if (workaround) {
3792 u32 val = serdes_cfg;
3793
3794 if (port_a)
3795 val |= 0xc010000;
3796 else
3797 val |= 0x4010000;
3798 tw32_f(MAC_SERDES_CFG, val);
3799 }
c98f6e3b
MC
3800
3801 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
3802 }
3803 if (mac_status & MAC_STATUS_PCS_SYNCED) {
3804 tg3_setup_flow_control(tp, 0, 0);
3805 current_link_up = 1;
3806 }
3807 goto out;
3808 }
3809
3810 /* Want auto-negotiation. */
c98f6e3b 3811 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
1da177e4 3812
82cd3d11
MC
3813 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3814 if (flowctrl & ADVERTISE_1000XPAUSE)
3815 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
3816 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3817 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
1da177e4
LT
3818
3819 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
3d3ebe74
MC
3820 if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
3821 tp->serdes_counter &&
3822 ((mac_status & (MAC_STATUS_PCS_SYNCED |
3823 MAC_STATUS_RCVD_CFG)) ==
3824 MAC_STATUS_PCS_SYNCED)) {
3825 tp->serdes_counter--;
3826 current_link_up = 1;
3827 goto out;
3828 }
3829restart_autoneg:
1da177e4
LT
3830 if (workaround)
3831 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
c98f6e3b 3832 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
1da177e4
LT
3833 udelay(5);
3834 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
3835
3d3ebe74
MC
3836 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
3837 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
1da177e4
LT
3838 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
3839 MAC_STATUS_SIGNAL_DET)) {
3d3ebe74 3840 sg_dig_status = tr32(SG_DIG_STATUS);
1da177e4
LT
3841 mac_status = tr32(MAC_STATUS);
3842
c98f6e3b 3843 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
1da177e4 3844 (mac_status & MAC_STATUS_PCS_SYNCED)) {
82cd3d11
MC
3845 u32 local_adv = 0, remote_adv = 0;
3846
3847 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
3848 local_adv |= ADVERTISE_1000XPAUSE;
3849 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
3850 local_adv |= ADVERTISE_1000XPSE_ASYM;
1da177e4 3851
c98f6e3b 3852 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
82cd3d11 3853 remote_adv |= LPA_1000XPAUSE;
c98f6e3b 3854 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
82cd3d11 3855 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
3856
3857 tg3_setup_flow_control(tp, local_adv, remote_adv);
3858 current_link_up = 1;
3d3ebe74
MC
3859 tp->serdes_counter = 0;
3860 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
c98f6e3b 3861 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
3d3ebe74
MC
3862 if (tp->serdes_counter)
3863 tp->serdes_counter--;
1da177e4
LT
3864 else {
3865 if (workaround) {
3866 u32 val = serdes_cfg;
3867
3868 if (port_a)
3869 val |= 0xc010000;
3870 else
3871 val |= 0x4010000;
3872
3873 tw32_f(MAC_SERDES_CFG, val);
3874 }
3875
c98f6e3b 3876 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
3877 udelay(40);
3878
3879 /* Link parallel detection - link is up */
3880 /* only if we have PCS_SYNC and not */
3881 /* receiving config code words */
3882 mac_status = tr32(MAC_STATUS);
3883 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
3884 !(mac_status & MAC_STATUS_RCVD_CFG)) {
3885 tg3_setup_flow_control(tp, 0, 0);
3886 current_link_up = 1;
3d3ebe74
MC
3887 tp->tg3_flags2 |=
3888 TG3_FLG2_PARALLEL_DETECT;
3889 tp->serdes_counter =
3890 SERDES_PARALLEL_DET_TIMEOUT;
3891 } else
3892 goto restart_autoneg;
1da177e4
LT
3893 }
3894 }
3d3ebe74
MC
3895 } else {
3896 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
3897 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
1da177e4
LT
3898 }
3899
3900out:
3901 return current_link_up;
3902}
3903
3904static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
3905{
3906 int current_link_up = 0;
3907
5cf64b8a 3908 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
1da177e4 3909 goto out;
1da177e4
LT
3910
3911 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5be73b47 3912 u32 txflags, rxflags;
1da177e4 3913 int i;
6aa20a22 3914
5be73b47
MC
3915 if (fiber_autoneg(tp, &txflags, &rxflags)) {
3916 u32 local_adv = 0, remote_adv = 0;
1da177e4 3917
5be73b47
MC
3918 if (txflags & ANEG_CFG_PS1)
3919 local_adv |= ADVERTISE_1000XPAUSE;
3920 if (txflags & ANEG_CFG_PS2)
3921 local_adv |= ADVERTISE_1000XPSE_ASYM;
3922
3923 if (rxflags & MR_LP_ADV_SYM_PAUSE)
3924 remote_adv |= LPA_1000XPAUSE;
3925 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
3926 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
3927
3928 tg3_setup_flow_control(tp, local_adv, remote_adv);
3929
1da177e4
LT
3930 current_link_up = 1;
3931 }
3932 for (i = 0; i < 30; i++) {
3933 udelay(20);
3934 tw32_f(MAC_STATUS,
3935 (MAC_STATUS_SYNC_CHANGED |
3936 MAC_STATUS_CFG_CHANGED));
3937 udelay(40);
3938 if ((tr32(MAC_STATUS) &
3939 (MAC_STATUS_SYNC_CHANGED |
3940 MAC_STATUS_CFG_CHANGED)) == 0)
3941 break;
3942 }
3943
3944 mac_status = tr32(MAC_STATUS);
3945 if (current_link_up == 0 &&
3946 (mac_status & MAC_STATUS_PCS_SYNCED) &&
3947 !(mac_status & MAC_STATUS_RCVD_CFG))
3948 current_link_up = 1;
3949 } else {
5be73b47
MC
3950 tg3_setup_flow_control(tp, 0, 0);
3951
1da177e4
LT
3952 /* Forcing 1000FD link up. */
3953 current_link_up = 1;
1da177e4
LT
3954
3955 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
3956 udelay(40);
e8f3f6ca
MC
3957
3958 tw32_f(MAC_MODE, tp->mac_mode);
3959 udelay(40);
1da177e4
LT
3960 }
3961
3962out:
3963 return current_link_up;
3964}
3965
3966static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
3967{
3968 u32 orig_pause_cfg;
3969 u16 orig_active_speed;
3970 u8 orig_active_duplex;
3971 u32 mac_status;
3972 int current_link_up;
3973 int i;
3974
8d018621 3975 orig_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
3976 orig_active_speed = tp->link_config.active_speed;
3977 orig_active_duplex = tp->link_config.active_duplex;
3978
3979 if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
3980 netif_carrier_ok(tp->dev) &&
3981 (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
3982 mac_status = tr32(MAC_STATUS);
3983 mac_status &= (MAC_STATUS_PCS_SYNCED |
3984 MAC_STATUS_SIGNAL_DET |
3985 MAC_STATUS_CFG_CHANGED |
3986 MAC_STATUS_RCVD_CFG);
3987 if (mac_status == (MAC_STATUS_PCS_SYNCED |
3988 MAC_STATUS_SIGNAL_DET)) {
3989 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
3990 MAC_STATUS_CFG_CHANGED));
3991 return 0;
3992 }
3993 }
3994
3995 tw32_f(MAC_TX_AUTO_NEG, 0);
3996
3997 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
3998 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
3999 tw32_f(MAC_MODE, tp->mac_mode);
4000 udelay(40);
4001
79eb6904 4002 if (tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
4003 tg3_init_bcm8002(tp);
4004
4005 /* Enable link change event even when serdes polling. */
4006 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4007 udelay(40);
4008
4009 current_link_up = 0;
4010 mac_status = tr32(MAC_STATUS);
4011
4012 if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
4013 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
4014 else
4015 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
4016
898a56f8 4017 tp->napi[0].hw_status->status =
1da177e4 4018 (SD_STATUS_UPDATED |
898a56f8 4019 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
1da177e4
LT
4020
4021 for (i = 0; i < 100; i++) {
4022 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4023 MAC_STATUS_CFG_CHANGED));
4024 udelay(5);
4025 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
3d3ebe74
MC
4026 MAC_STATUS_CFG_CHANGED |
4027 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
1da177e4
LT
4028 break;
4029 }
4030
4031 mac_status = tr32(MAC_STATUS);
4032 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
4033 current_link_up = 0;
3d3ebe74
MC
4034 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
4035 tp->serdes_counter == 0) {
1da177e4
LT
4036 tw32_f(MAC_MODE, (tp->mac_mode |
4037 MAC_MODE_SEND_CONFIGS));
4038 udelay(1);
4039 tw32_f(MAC_MODE, tp->mac_mode);
4040 }
4041 }
4042
4043 if (current_link_up == 1) {
4044 tp->link_config.active_speed = SPEED_1000;
4045 tp->link_config.active_duplex = DUPLEX_FULL;
4046 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4047 LED_CTRL_LNKLED_OVERRIDE |
4048 LED_CTRL_1000MBPS_ON));
4049 } else {
4050 tp->link_config.active_speed = SPEED_INVALID;
4051 tp->link_config.active_duplex = DUPLEX_INVALID;
4052 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4053 LED_CTRL_LNKLED_OVERRIDE |
4054 LED_CTRL_TRAFFIC_OVERRIDE));
4055 }
4056
4057 if (current_link_up != netif_carrier_ok(tp->dev)) {
4058 if (current_link_up)
4059 netif_carrier_on(tp->dev);
4060 else
4061 netif_carrier_off(tp->dev);
4062 tg3_link_report(tp);
4063 } else {
8d018621 4064 u32 now_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4065 if (orig_pause_cfg != now_pause_cfg ||
4066 orig_active_speed != tp->link_config.active_speed ||
4067 orig_active_duplex != tp->link_config.active_duplex)
4068 tg3_link_report(tp);
4069 }
4070
4071 return 0;
4072}
4073
747e8f8b
MC
4074static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
4075{
4076 int current_link_up, err = 0;
4077 u32 bmsr, bmcr;
4078 u16 current_speed;
4079 u8 current_duplex;
ef167e27 4080 u32 local_adv, remote_adv;
747e8f8b
MC
4081
4082 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4083 tw32_f(MAC_MODE, tp->mac_mode);
4084 udelay(40);
4085
4086 tw32(MAC_EVENT, 0);
4087
4088 tw32_f(MAC_STATUS,
4089 (MAC_STATUS_SYNC_CHANGED |
4090 MAC_STATUS_CFG_CHANGED |
4091 MAC_STATUS_MI_COMPLETION |
4092 MAC_STATUS_LNKSTATE_CHANGED));
4093 udelay(40);
4094
4095 if (force_reset)
4096 tg3_phy_reset(tp);
4097
4098 current_link_up = 0;
4099 current_speed = SPEED_INVALID;
4100 current_duplex = DUPLEX_INVALID;
4101
4102 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4103 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4104 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
4105 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4106 bmsr |= BMSR_LSTATUS;
4107 else
4108 bmsr &= ~BMSR_LSTATUS;
4109 }
747e8f8b
MC
4110
4111 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
4112
4113 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
2bd3ed04 4114 (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
747e8f8b
MC
4115 /* do nothing, just check for link up at the end */
4116 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
4117 u32 adv, new_adv;
4118
4119 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4120 new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
4121 ADVERTISE_1000XPAUSE |
4122 ADVERTISE_1000XPSE_ASYM |
4123 ADVERTISE_SLCT);
4124
ba4d07a8 4125 new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
747e8f8b
MC
4126
4127 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
4128 new_adv |= ADVERTISE_1000XHALF;
4129 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
4130 new_adv |= ADVERTISE_1000XFULL;
4131
4132 if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
4133 tg3_writephy(tp, MII_ADVERTISE, new_adv);
4134 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
4135 tg3_writephy(tp, MII_BMCR, bmcr);
4136
4137 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3d3ebe74 4138 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
747e8f8b
MC
4139 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
4140
4141 return err;
4142 }
4143 } else {
4144 u32 new_bmcr;
4145
4146 bmcr &= ~BMCR_SPEED1000;
4147 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
4148
4149 if (tp->link_config.duplex == DUPLEX_FULL)
4150 new_bmcr |= BMCR_FULLDPLX;
4151
4152 if (new_bmcr != bmcr) {
4153 /* BMCR_SPEED1000 is a reserved bit that needs
4154 * to be set on write.
4155 */
4156 new_bmcr |= BMCR_SPEED1000;
4157
4158 /* Force a linkdown */
4159 if (netif_carrier_ok(tp->dev)) {
4160 u32 adv;
4161
4162 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4163 adv &= ~(ADVERTISE_1000XFULL |
4164 ADVERTISE_1000XHALF |
4165 ADVERTISE_SLCT);
4166 tg3_writephy(tp, MII_ADVERTISE, adv);
4167 tg3_writephy(tp, MII_BMCR, bmcr |
4168 BMCR_ANRESTART |
4169 BMCR_ANENABLE);
4170 udelay(10);
4171 netif_carrier_off(tp->dev);
4172 }
4173 tg3_writephy(tp, MII_BMCR, new_bmcr);
4174 bmcr = new_bmcr;
4175 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4176 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4177 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
4178 ASIC_REV_5714) {
4179 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4180 bmsr |= BMSR_LSTATUS;
4181 else
4182 bmsr &= ~BMSR_LSTATUS;
4183 }
747e8f8b
MC
4184 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
4185 }
4186 }
4187
4188 if (bmsr & BMSR_LSTATUS) {
4189 current_speed = SPEED_1000;
4190 current_link_up = 1;
4191 if (bmcr & BMCR_FULLDPLX)
4192 current_duplex = DUPLEX_FULL;
4193 else
4194 current_duplex = DUPLEX_HALF;
4195
ef167e27
MC
4196 local_adv = 0;
4197 remote_adv = 0;
4198
747e8f8b 4199 if (bmcr & BMCR_ANENABLE) {
ef167e27 4200 u32 common;
747e8f8b
MC
4201
4202 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
4203 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
4204 common = local_adv & remote_adv;
4205 if (common & (ADVERTISE_1000XHALF |
4206 ADVERTISE_1000XFULL)) {
4207 if (common & ADVERTISE_1000XFULL)
4208 current_duplex = DUPLEX_FULL;
4209 else
4210 current_duplex = DUPLEX_HALF;
859a5887 4211 } else {
747e8f8b 4212 current_link_up = 0;
859a5887 4213 }
747e8f8b
MC
4214 }
4215 }
4216
ef167e27
MC
4217 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
4218 tg3_setup_flow_control(tp, local_adv, remote_adv);
4219
747e8f8b
MC
4220 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4221 if (tp->link_config.active_duplex == DUPLEX_HALF)
4222 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4223
4224 tw32_f(MAC_MODE, tp->mac_mode);
4225 udelay(40);
4226
4227 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4228
4229 tp->link_config.active_speed = current_speed;
4230 tp->link_config.active_duplex = current_duplex;
4231
4232 if (current_link_up != netif_carrier_ok(tp->dev)) {
4233 if (current_link_up)
4234 netif_carrier_on(tp->dev);
4235 else {
4236 netif_carrier_off(tp->dev);
4237 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
4238 }
4239 tg3_link_report(tp);
4240 }
4241 return err;
4242}
4243
4244static void tg3_serdes_parallel_detect(struct tg3 *tp)
4245{
3d3ebe74 4246 if (tp->serdes_counter) {
747e8f8b 4247 /* Give autoneg time to complete. */
3d3ebe74 4248 tp->serdes_counter--;
747e8f8b
MC
4249 return;
4250 }
c6cdf436 4251
747e8f8b
MC
4252 if (!netif_carrier_ok(tp->dev) &&
4253 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
4254 u32 bmcr;
4255
4256 tg3_readphy(tp, MII_BMCR, &bmcr);
4257 if (bmcr & BMCR_ANENABLE) {
4258 u32 phy1, phy2;
4259
4260 /* Select shadow register 0x1f */
4261 tg3_writephy(tp, 0x1c, 0x7c00);
4262 tg3_readphy(tp, 0x1c, &phy1);
4263
4264 /* Select expansion interrupt status register */
4265 tg3_writephy(tp, 0x17, 0x0f01);
4266 tg3_readphy(tp, 0x15, &phy2);
4267 tg3_readphy(tp, 0x15, &phy2);
4268
4269 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
4270 /* We have signal detect and not receiving
4271 * config code words, link is up by parallel
4272 * detection.
4273 */
4274
4275 bmcr &= ~BMCR_ANENABLE;
4276 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
4277 tg3_writephy(tp, MII_BMCR, bmcr);
4278 tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
4279 }
4280 }
859a5887
MC
4281 } else if (netif_carrier_ok(tp->dev) &&
4282 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
4283 (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
747e8f8b
MC
4284 u32 phy2;
4285
4286 /* Select expansion interrupt status register */
4287 tg3_writephy(tp, 0x17, 0x0f01);
4288 tg3_readphy(tp, 0x15, &phy2);
4289 if (phy2 & 0x20) {
4290 u32 bmcr;
4291
4292 /* Config code words received, turn on autoneg. */
4293 tg3_readphy(tp, MII_BMCR, &bmcr);
4294 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
4295
4296 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
4297
4298 }
4299 }
4300}
4301
1da177e4
LT
4302static int tg3_setup_phy(struct tg3 *tp, int force_reset)
4303{
4304 int err;
4305
859a5887 4306 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
1da177e4 4307 err = tg3_setup_fiber_phy(tp, force_reset);
859a5887 4308 else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
747e8f8b 4309 err = tg3_setup_fiber_mii_phy(tp, force_reset);
859a5887 4310 else
1da177e4 4311 err = tg3_setup_copper_phy(tp, force_reset);
1da177e4 4312
bcb37f6c 4313 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
aa6c91fe
MC
4314 u32 val, scale;
4315
4316 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
4317 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
4318 scale = 65;
4319 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
4320 scale = 6;
4321 else
4322 scale = 12;
4323
4324 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
4325 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
4326 tw32(GRC_MISC_CFG, val);
4327 }
4328
1da177e4
LT
4329 if (tp->link_config.active_speed == SPEED_1000 &&
4330 tp->link_config.active_duplex == DUPLEX_HALF)
4331 tw32(MAC_TX_LENGTHS,
4332 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
4333 (6 << TX_LENGTHS_IPG_SHIFT) |
4334 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
4335 else
4336 tw32(MAC_TX_LENGTHS,
4337 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
4338 (6 << TX_LENGTHS_IPG_SHIFT) |
4339 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
4340
4341 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
4342 if (netif_carrier_ok(tp->dev)) {
4343 tw32(HOSTCC_STAT_COAL_TICKS,
15f9850d 4344 tp->coal.stats_block_coalesce_usecs);
1da177e4
LT
4345 } else {
4346 tw32(HOSTCC_STAT_COAL_TICKS, 0);
4347 }
4348 }
4349
8ed5d97e
MC
4350 if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
4351 u32 val = tr32(PCIE_PWR_MGMT_THRESH);
4352 if (!netif_carrier_ok(tp->dev))
4353 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
4354 tp->pwrmgmt_thresh;
4355 else
4356 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
4357 tw32(PCIE_PWR_MGMT_THRESH, val);
4358 }
4359
1da177e4
LT
4360 return err;
4361}
4362
df3e6548
MC
4363/* This is called whenever we suspect that the system chipset is re-
4364 * ordering the sequence of MMIO to the tx send mailbox. The symptom
4365 * is bogus tx completions. We try to recover by setting the
4366 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
4367 * in the workqueue.
4368 */
4369static void tg3_tx_recover(struct tg3 *tp)
4370{
4371 BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
4372 tp->write32_tx_mbox == tg3_write_indirect_mbox);
4373
5129c3a3
MC
4374 netdev_warn(tp->dev,
4375 "The system may be re-ordering memory-mapped I/O "
4376 "cycles to the network device, attempting to recover. "
4377 "Please report the problem to the driver maintainer "
4378 "and include system chipset information.\n");
df3e6548
MC
4379
4380 spin_lock(&tp->lock);
df3e6548 4381 tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
df3e6548
MC
4382 spin_unlock(&tp->lock);
4383}
4384
f3f3f27e 4385static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
1b2a7205
MC
4386{
4387 smp_mb();
f3f3f27e
MC
4388 return tnapi->tx_pending -
4389 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
1b2a7205
MC
4390}
4391
1da177e4
LT
4392/* Tigon3 never reports partial packet sends. So we do not
4393 * need special logic to handle SKBs that have not had all
4394 * of their frags sent yet, like SunGEM does.
4395 */
17375d25 4396static void tg3_tx(struct tg3_napi *tnapi)
1da177e4 4397{
17375d25 4398 struct tg3 *tp = tnapi->tp;
898a56f8 4399 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
f3f3f27e 4400 u32 sw_idx = tnapi->tx_cons;
fe5f5787
MC
4401 struct netdev_queue *txq;
4402 int index = tnapi - tp->napi;
4403
19cfaecc 4404 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
fe5f5787
MC
4405 index--;
4406
4407 txq = netdev_get_tx_queue(tp->dev, index);
1da177e4
LT
4408
4409 while (sw_idx != hw_idx) {
f4188d8a 4410 struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
1da177e4 4411 struct sk_buff *skb = ri->skb;
df3e6548
MC
4412 int i, tx_bug = 0;
4413
4414 if (unlikely(skb == NULL)) {
4415 tg3_tx_recover(tp);
4416 return;
4417 }
1da177e4 4418
f4188d8a 4419 pci_unmap_single(tp->pdev,
4e5e4f0d 4420 dma_unmap_addr(ri, mapping),
f4188d8a
AD
4421 skb_headlen(skb),
4422 PCI_DMA_TODEVICE);
1da177e4
LT
4423
4424 ri->skb = NULL;
4425
4426 sw_idx = NEXT_TX(sw_idx);
4427
4428 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
f3f3f27e 4429 ri = &tnapi->tx_buffers[sw_idx];
df3e6548
MC
4430 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
4431 tx_bug = 1;
f4188d8a
AD
4432
4433 pci_unmap_page(tp->pdev,
4e5e4f0d 4434 dma_unmap_addr(ri, mapping),
f4188d8a
AD
4435 skb_shinfo(skb)->frags[i].size,
4436 PCI_DMA_TODEVICE);
1da177e4
LT
4437 sw_idx = NEXT_TX(sw_idx);
4438 }
4439
f47c11ee 4440 dev_kfree_skb(skb);
df3e6548
MC
4441
4442 if (unlikely(tx_bug)) {
4443 tg3_tx_recover(tp);
4444 return;
4445 }
1da177e4
LT
4446 }
4447
f3f3f27e 4448 tnapi->tx_cons = sw_idx;
1da177e4 4449
1b2a7205
MC
4450 /* Need to make the tx_cons update visible to tg3_start_xmit()
4451 * before checking for netif_queue_stopped(). Without the
4452 * memory barrier, there is a small possibility that tg3_start_xmit()
4453 * will miss it and cause the queue to be stopped forever.
4454 */
4455 smp_mb();
4456
fe5f5787 4457 if (unlikely(netif_tx_queue_stopped(txq) &&
f3f3f27e 4458 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
fe5f5787
MC
4459 __netif_tx_lock(txq, smp_processor_id());
4460 if (netif_tx_queue_stopped(txq) &&
f3f3f27e 4461 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
fe5f5787
MC
4462 netif_tx_wake_queue(txq);
4463 __netif_tx_unlock(txq);
51b91468 4464 }
1da177e4
LT
4465}
4466
2b2cdb65
MC
4467static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
4468{
4469 if (!ri->skb)
4470 return;
4471
4e5e4f0d 4472 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
2b2cdb65
MC
4473 map_sz, PCI_DMA_FROMDEVICE);
4474 dev_kfree_skb_any(ri->skb);
4475 ri->skb = NULL;
4476}
4477
1da177e4
LT
4478/* Returns size of skb allocated or < 0 on error.
4479 *
4480 * We only need to fill in the address because the other members
4481 * of the RX descriptor are invariant, see tg3_init_rings.
4482 *
4483 * Note the purposeful assymetry of cpu vs. chip accesses. For
4484 * posting buffers we only dirty the first cache line of the RX
4485 * descriptor (containing the address). Whereas for the RX status
4486 * buffers the cpu only reads the last cacheline of the RX descriptor
4487 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
4488 */
86b21e59 4489static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
a3896167 4490 u32 opaque_key, u32 dest_idx_unmasked)
1da177e4
LT
4491{
4492 struct tg3_rx_buffer_desc *desc;
4493 struct ring_info *map, *src_map;
4494 struct sk_buff *skb;
4495 dma_addr_t mapping;
4496 int skb_size, dest_idx;
4497
4498 src_map = NULL;
4499 switch (opaque_key) {
4500 case RXD_OPAQUE_RING_STD:
4501 dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
21f581a5
MC
4502 desc = &tpr->rx_std[dest_idx];
4503 map = &tpr->rx_std_buffers[dest_idx];
287be12e 4504 skb_size = tp->rx_pkt_map_sz;
1da177e4
LT
4505 break;
4506
4507 case RXD_OPAQUE_RING_JUMBO:
4508 dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
79ed5ac7 4509 desc = &tpr->rx_jmb[dest_idx].std;
21f581a5 4510 map = &tpr->rx_jmb_buffers[dest_idx];
287be12e 4511 skb_size = TG3_RX_JMB_MAP_SZ;
1da177e4
LT
4512 break;
4513
4514 default:
4515 return -EINVAL;
855e1111 4516 }
1da177e4
LT
4517
4518 /* Do not overwrite any of the map or rp information
4519 * until we are sure we can commit to a new buffer.
4520 *
4521 * Callers depend upon this behavior and assume that
4522 * we leave everything unchanged if we fail.
4523 */
287be12e 4524 skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
1da177e4
LT
4525 if (skb == NULL)
4526 return -ENOMEM;
4527
1da177e4
LT
4528 skb_reserve(skb, tp->rx_offset);
4529
287be12e 4530 mapping = pci_map_single(tp->pdev, skb->data, skb_size,
1da177e4 4531 PCI_DMA_FROMDEVICE);
a21771dd
MC
4532 if (pci_dma_mapping_error(tp->pdev, mapping)) {
4533 dev_kfree_skb(skb);
4534 return -EIO;
4535 }
1da177e4
LT
4536
4537 map->skb = skb;
4e5e4f0d 4538 dma_unmap_addr_set(map, mapping, mapping);
1da177e4 4539
1da177e4
LT
4540 desc->addr_hi = ((u64)mapping >> 32);
4541 desc->addr_lo = ((u64)mapping & 0xffffffff);
4542
4543 return skb_size;
4544}
4545
4546/* We only need to move over in the address because the other
4547 * members of the RX descriptor are invariant. See notes above
4548 * tg3_alloc_rx_skb for full details.
4549 */
a3896167
MC
4550static void tg3_recycle_rx(struct tg3_napi *tnapi,
4551 struct tg3_rx_prodring_set *dpr,
4552 u32 opaque_key, int src_idx,
4553 u32 dest_idx_unmasked)
1da177e4 4554{
17375d25 4555 struct tg3 *tp = tnapi->tp;
1da177e4
LT
4556 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
4557 struct ring_info *src_map, *dest_map;
a3896167 4558 struct tg3_rx_prodring_set *spr = &tp->prodring[0];
c6cdf436 4559 int dest_idx;
1da177e4
LT
4560
4561 switch (opaque_key) {
4562 case RXD_OPAQUE_RING_STD:
4563 dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
a3896167
MC
4564 dest_desc = &dpr->rx_std[dest_idx];
4565 dest_map = &dpr->rx_std_buffers[dest_idx];
4566 src_desc = &spr->rx_std[src_idx];
4567 src_map = &spr->rx_std_buffers[src_idx];
1da177e4
LT
4568 break;
4569
4570 case RXD_OPAQUE_RING_JUMBO:
4571 dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
a3896167
MC
4572 dest_desc = &dpr->rx_jmb[dest_idx].std;
4573 dest_map = &dpr->rx_jmb_buffers[dest_idx];
4574 src_desc = &spr->rx_jmb[src_idx].std;
4575 src_map = &spr->rx_jmb_buffers[src_idx];
1da177e4
LT
4576 break;
4577
4578 default:
4579 return;
855e1111 4580 }
1da177e4
LT
4581
4582 dest_map->skb = src_map->skb;
4e5e4f0d
FT
4583 dma_unmap_addr_set(dest_map, mapping,
4584 dma_unmap_addr(src_map, mapping));
1da177e4
LT
4585 dest_desc->addr_hi = src_desc->addr_hi;
4586 dest_desc->addr_lo = src_desc->addr_lo;
e92967bf
MC
4587
4588 /* Ensure that the update to the skb happens after the physical
4589 * addresses have been transferred to the new BD location.
4590 */
4591 smp_wmb();
4592
1da177e4
LT
4593 src_map->skb = NULL;
4594}
4595
1da177e4
LT
4596/* The RX ring scheme is composed of multiple rings which post fresh
4597 * buffers to the chip, and one special ring the chip uses to report
4598 * status back to the host.
4599 *
4600 * The special ring reports the status of received packets to the
4601 * host. The chip does not write into the original descriptor the
4602 * RX buffer was obtained from. The chip simply takes the original
4603 * descriptor as provided by the host, updates the status and length
4604 * field, then writes this into the next status ring entry.
4605 *
4606 * Each ring the host uses to post buffers to the chip is described
4607 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
4608 * it is first placed into the on-chip ram. When the packet's length
4609 * is known, it walks down the TG3_BDINFO entries to select the ring.
4610 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
4611 * which is within the range of the new packet's length is chosen.
4612 *
4613 * The "separate ring for rx status" scheme may sound queer, but it makes
4614 * sense from a cache coherency perspective. If only the host writes
4615 * to the buffer post rings, and only the chip writes to the rx status
4616 * rings, then cache lines never move beyond shared-modified state.
4617 * If both the host and chip were to write into the same ring, cache line
4618 * eviction could occur since both entities want it in an exclusive state.
4619 */
17375d25 4620static int tg3_rx(struct tg3_napi *tnapi, int budget)
1da177e4 4621{
17375d25 4622 struct tg3 *tp = tnapi->tp;
f92905de 4623 u32 work_mask, rx_std_posted = 0;
4361935a 4624 u32 std_prod_idx, jmb_prod_idx;
72334482 4625 u32 sw_idx = tnapi->rx_rcb_ptr;
483ba50b 4626 u16 hw_idx;
1da177e4 4627 int received;
b196c7e4 4628 struct tg3_rx_prodring_set *tpr = tnapi->prodring;
1da177e4 4629
8d9d7cfc 4630 hw_idx = *(tnapi->rx_rcb_prod_idx);
1da177e4
LT
4631 /*
4632 * We need to order the read of hw_idx and the read of
4633 * the opaque cookie.
4634 */
4635 rmb();
1da177e4
LT
4636 work_mask = 0;
4637 received = 0;
4361935a
MC
4638 std_prod_idx = tpr->rx_std_prod_idx;
4639 jmb_prod_idx = tpr->rx_jmb_prod_idx;
1da177e4 4640 while (sw_idx != hw_idx && budget > 0) {
afc081f8 4641 struct ring_info *ri;
72334482 4642 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
1da177e4
LT
4643 unsigned int len;
4644 struct sk_buff *skb;
4645 dma_addr_t dma_addr;
4646 u32 opaque_key, desc_idx, *post_ptr;
9dc7a113
MC
4647 bool hw_vlan __maybe_unused = false;
4648 u16 vtag __maybe_unused = 0;
1da177e4
LT
4649
4650 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
4651 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
4652 if (opaque_key == RXD_OPAQUE_RING_STD) {
b196c7e4 4653 ri = &tp->prodring[0].rx_std_buffers[desc_idx];
4e5e4f0d 4654 dma_addr = dma_unmap_addr(ri, mapping);
21f581a5 4655 skb = ri->skb;
4361935a 4656 post_ptr = &std_prod_idx;
f92905de 4657 rx_std_posted++;
1da177e4 4658 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
b196c7e4 4659 ri = &tp->prodring[0].rx_jmb_buffers[desc_idx];
4e5e4f0d 4660 dma_addr = dma_unmap_addr(ri, mapping);
21f581a5 4661 skb = ri->skb;
4361935a 4662 post_ptr = &jmb_prod_idx;
21f581a5 4663 } else
1da177e4 4664 goto next_pkt_nopost;
1da177e4
LT
4665
4666 work_mask |= opaque_key;
4667
4668 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
4669 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
4670 drop_it:
a3896167 4671 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
4672 desc_idx, *post_ptr);
4673 drop_it_no_recycle:
4674 /* Other statistics kept track of by card. */
4675 tp->net_stats.rx_dropped++;
4676 goto next_pkt;
4677 }
4678
ad829268
MC
4679 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
4680 ETH_FCS_LEN;
1da177e4 4681
d2757fc4 4682 if (len > TG3_RX_COPY_THRESH(tp)) {
1da177e4
LT
4683 int skb_size;
4684
86b21e59 4685 skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
afc081f8 4686 *post_ptr);
1da177e4
LT
4687 if (skb_size < 0)
4688 goto drop_it;
4689
287be12e 4690 pci_unmap_single(tp->pdev, dma_addr, skb_size,
1da177e4
LT
4691 PCI_DMA_FROMDEVICE);
4692
61e800cf
MC
4693 /* Ensure that the update to the skb happens
4694 * after the usage of the old DMA mapping.
4695 */
4696 smp_wmb();
4697
4698 ri->skb = NULL;
4699
1da177e4
LT
4700 skb_put(skb, len);
4701 } else {
4702 struct sk_buff *copy_skb;
4703
a3896167 4704 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
4705 desc_idx, *post_ptr);
4706
9dc7a113
MC
4707 copy_skb = netdev_alloc_skb(tp->dev, len + VLAN_HLEN +
4708 TG3_RAW_IP_ALIGN);
1da177e4
LT
4709 if (copy_skb == NULL)
4710 goto drop_it_no_recycle;
4711
9dc7a113 4712 skb_reserve(copy_skb, TG3_RAW_IP_ALIGN + VLAN_HLEN);
1da177e4
LT
4713 skb_put(copy_skb, len);
4714 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
d626f62b 4715 skb_copy_from_linear_data(skb, copy_skb->data, len);
1da177e4
LT
4716 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
4717
4718 /* We'll reuse the original ring buffer. */
4719 skb = copy_skb;
4720 }
4721
4722 if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
4723 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
4724 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
4725 >> RXD_TCPCSUM_SHIFT) == 0xffff))
4726 skb->ip_summed = CHECKSUM_UNNECESSARY;
4727 else
4728 skb->ip_summed = CHECKSUM_NONE;
4729
4730 skb->protocol = eth_type_trans(skb, tp->dev);
f7b493e0
MC
4731
4732 if (len > (tp->dev->mtu + ETH_HLEN) &&
4733 skb->protocol != htons(ETH_P_8021Q)) {
4734 dev_kfree_skb(skb);
4735 goto next_pkt;
4736 }
4737
9dc7a113
MC
4738 if (desc->type_flags & RXD_FLAG_VLAN &&
4739 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG)) {
4740 vtag = desc->err_vlan & RXD_VLAN_MASK;
1da177e4 4741#if TG3_VLAN_TAG_USED
9dc7a113
MC
4742 if (tp->vlgrp)
4743 hw_vlan = true;
4744 else
4745#endif
4746 {
4747 struct vlan_ethhdr *ve = (struct vlan_ethhdr *)
4748 __skb_push(skb, VLAN_HLEN);
4749
4750 memmove(ve, skb->data + VLAN_HLEN,
4751 ETH_ALEN * 2);
4752 ve->h_vlan_proto = htons(ETH_P_8021Q);
4753 ve->h_vlan_TCI = htons(vtag);
4754 }
4755 }
4756
4757#if TG3_VLAN_TAG_USED
4758 if (hw_vlan)
4759 vlan_gro_receive(&tnapi->napi, tp->vlgrp, vtag, skb);
4760 else
1da177e4 4761#endif
17375d25 4762 napi_gro_receive(&tnapi->napi, skb);
1da177e4 4763
1da177e4
LT
4764 received++;
4765 budget--;
4766
4767next_pkt:
4768 (*post_ptr)++;
f92905de
MC
4769
4770 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
86cfe4ff
MC
4771 tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
4772 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
4773 tpr->rx_std_prod_idx);
f92905de
MC
4774 work_mask &= ~RXD_OPAQUE_RING_STD;
4775 rx_std_posted = 0;
4776 }
1da177e4 4777next_pkt_nopost:
483ba50b 4778 sw_idx++;
6b31a515 4779 sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
52f6d697
MC
4780
4781 /* Refresh hw_idx to see if there is new work */
4782 if (sw_idx == hw_idx) {
8d9d7cfc 4783 hw_idx = *(tnapi->rx_rcb_prod_idx);
52f6d697
MC
4784 rmb();
4785 }
1da177e4
LT
4786 }
4787
4788 /* ACK the status ring. */
72334482
MC
4789 tnapi->rx_rcb_ptr = sw_idx;
4790 tw32_rx_mbox(tnapi->consmbox, sw_idx);
1da177e4
LT
4791
4792 /* Refill RX ring(s). */
e4af1af9 4793 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
b196c7e4
MC
4794 if (work_mask & RXD_OPAQUE_RING_STD) {
4795 tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
4796 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
4797 tpr->rx_std_prod_idx);
4798 }
4799 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
4800 tpr->rx_jmb_prod_idx = jmb_prod_idx %
4801 TG3_RX_JUMBO_RING_SIZE;
4802 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
4803 tpr->rx_jmb_prod_idx);
4804 }
4805 mmiowb();
4806 } else if (work_mask) {
4807 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
4808 * updated before the producer indices can be updated.
4809 */
4810 smp_wmb();
4811
4361935a 4812 tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
4361935a 4813 tpr->rx_jmb_prod_idx = jmb_prod_idx % TG3_RX_JUMBO_RING_SIZE;
b196c7e4 4814
e4af1af9
MC
4815 if (tnapi != &tp->napi[1])
4816 napi_schedule(&tp->napi[1].napi);
1da177e4 4817 }
1da177e4
LT
4818
4819 return received;
4820}
4821
35f2d7d0 4822static void tg3_poll_link(struct tg3 *tp)
1da177e4 4823{
1da177e4
LT
4824 /* handle link change and other phy events */
4825 if (!(tp->tg3_flags &
4826 (TG3_FLAG_USE_LINKCHG_REG |
4827 TG3_FLAG_POLL_SERDES))) {
35f2d7d0
MC
4828 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
4829
1da177e4
LT
4830 if (sblk->status & SD_STATUS_LINK_CHG) {
4831 sblk->status = SD_STATUS_UPDATED |
35f2d7d0 4832 (sblk->status & ~SD_STATUS_LINK_CHG);
f47c11ee 4833 spin_lock(&tp->lock);
dd477003
MC
4834 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
4835 tw32_f(MAC_STATUS,
4836 (MAC_STATUS_SYNC_CHANGED |
4837 MAC_STATUS_CFG_CHANGED |
4838 MAC_STATUS_MI_COMPLETION |
4839 MAC_STATUS_LNKSTATE_CHANGED));
4840 udelay(40);
4841 } else
4842 tg3_setup_phy(tp, 0);
f47c11ee 4843 spin_unlock(&tp->lock);
1da177e4
LT
4844 }
4845 }
35f2d7d0
MC
4846}
4847
f89f38b8
MC
4848static int tg3_rx_prodring_xfer(struct tg3 *tp,
4849 struct tg3_rx_prodring_set *dpr,
4850 struct tg3_rx_prodring_set *spr)
b196c7e4
MC
4851{
4852 u32 si, di, cpycnt, src_prod_idx;
f89f38b8 4853 int i, err = 0;
b196c7e4
MC
4854
4855 while (1) {
4856 src_prod_idx = spr->rx_std_prod_idx;
4857
4858 /* Make sure updates to the rx_std_buffers[] entries and the
4859 * standard producer index are seen in the correct order.
4860 */
4861 smp_rmb();
4862
4863 if (spr->rx_std_cons_idx == src_prod_idx)
4864 break;
4865
4866 if (spr->rx_std_cons_idx < src_prod_idx)
4867 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
4868 else
4869 cpycnt = TG3_RX_RING_SIZE - spr->rx_std_cons_idx;
4870
4871 cpycnt = min(cpycnt, TG3_RX_RING_SIZE - dpr->rx_std_prod_idx);
4872
4873 si = spr->rx_std_cons_idx;
4874 di = dpr->rx_std_prod_idx;
4875
e92967bf
MC
4876 for (i = di; i < di + cpycnt; i++) {
4877 if (dpr->rx_std_buffers[i].skb) {
4878 cpycnt = i - di;
f89f38b8 4879 err = -ENOSPC;
e92967bf
MC
4880 break;
4881 }
4882 }
4883
4884 if (!cpycnt)
4885 break;
4886
4887 /* Ensure that updates to the rx_std_buffers ring and the
4888 * shadowed hardware producer ring from tg3_recycle_skb() are
4889 * ordered correctly WRT the skb check above.
4890 */
4891 smp_rmb();
4892
b196c7e4
MC
4893 memcpy(&dpr->rx_std_buffers[di],
4894 &spr->rx_std_buffers[si],
4895 cpycnt * sizeof(struct ring_info));
4896
4897 for (i = 0; i < cpycnt; i++, di++, si++) {
4898 struct tg3_rx_buffer_desc *sbd, *dbd;
4899 sbd = &spr->rx_std[si];
4900 dbd = &dpr->rx_std[di];
4901 dbd->addr_hi = sbd->addr_hi;
4902 dbd->addr_lo = sbd->addr_lo;
4903 }
4904
4905 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) %
4906 TG3_RX_RING_SIZE;
4907 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) %
4908 TG3_RX_RING_SIZE;
4909 }
4910
4911 while (1) {
4912 src_prod_idx = spr->rx_jmb_prod_idx;
4913
4914 /* Make sure updates to the rx_jmb_buffers[] entries and
4915 * the jumbo producer index are seen in the correct order.
4916 */
4917 smp_rmb();
4918
4919 if (spr->rx_jmb_cons_idx == src_prod_idx)
4920 break;
4921
4922 if (spr->rx_jmb_cons_idx < src_prod_idx)
4923 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
4924 else
4925 cpycnt = TG3_RX_JUMBO_RING_SIZE - spr->rx_jmb_cons_idx;
4926
4927 cpycnt = min(cpycnt,
4928 TG3_RX_JUMBO_RING_SIZE - dpr->rx_jmb_prod_idx);
4929
4930 si = spr->rx_jmb_cons_idx;
4931 di = dpr->rx_jmb_prod_idx;
4932
e92967bf
MC
4933 for (i = di; i < di + cpycnt; i++) {
4934 if (dpr->rx_jmb_buffers[i].skb) {
4935 cpycnt = i - di;
f89f38b8 4936 err = -ENOSPC;
e92967bf
MC
4937 break;
4938 }
4939 }
4940
4941 if (!cpycnt)
4942 break;
4943
4944 /* Ensure that updates to the rx_jmb_buffers ring and the
4945 * shadowed hardware producer ring from tg3_recycle_skb() are
4946 * ordered correctly WRT the skb check above.
4947 */
4948 smp_rmb();
4949
b196c7e4
MC
4950 memcpy(&dpr->rx_jmb_buffers[di],
4951 &spr->rx_jmb_buffers[si],
4952 cpycnt * sizeof(struct ring_info));
4953
4954 for (i = 0; i < cpycnt; i++, di++, si++) {
4955 struct tg3_rx_buffer_desc *sbd, *dbd;
4956 sbd = &spr->rx_jmb[si].std;
4957 dbd = &dpr->rx_jmb[di].std;
4958 dbd->addr_hi = sbd->addr_hi;
4959 dbd->addr_lo = sbd->addr_lo;
4960 }
4961
4962 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) %
4963 TG3_RX_JUMBO_RING_SIZE;
4964 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) %
4965 TG3_RX_JUMBO_RING_SIZE;
4966 }
f89f38b8
MC
4967
4968 return err;
b196c7e4
MC
4969}
4970
35f2d7d0
MC
4971static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
4972{
4973 struct tg3 *tp = tnapi->tp;
1da177e4
LT
4974
4975 /* run TX completion thread */
f3f3f27e 4976 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
17375d25 4977 tg3_tx(tnapi);
6f535763 4978 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
4fd7ab59 4979 return work_done;
1da177e4
LT
4980 }
4981
1da177e4
LT
4982 /* run RX thread, within the bounds set by NAPI.
4983 * All RX "locking" is done by ensuring outside
bea3348e 4984 * code synchronizes with tg3->napi.poll()
1da177e4 4985 */
8d9d7cfc 4986 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
17375d25 4987 work_done += tg3_rx(tnapi, budget - work_done);
1da177e4 4988
b196c7e4 4989 if ((tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) && tnapi == &tp->napi[1]) {
e4af1af9 4990 struct tg3_rx_prodring_set *dpr = &tp->prodring[0];
f89f38b8 4991 int i, err = 0;
e4af1af9
MC
4992 u32 std_prod_idx = dpr->rx_std_prod_idx;
4993 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
b196c7e4 4994
e4af1af9 4995 for (i = 1; i < tp->irq_cnt; i++)
f89f38b8
MC
4996 err |= tg3_rx_prodring_xfer(tp, dpr,
4997 tp->napi[i].prodring);
b196c7e4
MC
4998
4999 wmb();
5000
e4af1af9
MC
5001 if (std_prod_idx != dpr->rx_std_prod_idx)
5002 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5003 dpr->rx_std_prod_idx);
b196c7e4 5004
e4af1af9
MC
5005 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
5006 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5007 dpr->rx_jmb_prod_idx);
b196c7e4
MC
5008
5009 mmiowb();
f89f38b8
MC
5010
5011 if (err)
5012 tw32_f(HOSTCC_MODE, tp->coal_now);
b196c7e4
MC
5013 }
5014
6f535763
DM
5015 return work_done;
5016}
5017
35f2d7d0
MC
5018static int tg3_poll_msix(struct napi_struct *napi, int budget)
5019{
5020 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5021 struct tg3 *tp = tnapi->tp;
5022 int work_done = 0;
5023 struct tg3_hw_status *sblk = tnapi->hw_status;
5024
5025 while (1) {
5026 work_done = tg3_poll_work(tnapi, work_done, budget);
5027
5028 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
5029 goto tx_recovery;
5030
5031 if (unlikely(work_done >= budget))
5032 break;
5033
c6cdf436 5034 /* tp->last_tag is used in tg3_int_reenable() below
35f2d7d0
MC
5035 * to tell the hw how much work has been processed,
5036 * so we must read it before checking for more work.
5037 */
5038 tnapi->last_tag = sblk->status_tag;
5039 tnapi->last_irq_tag = tnapi->last_tag;
5040 rmb();
5041
5042 /* check for RX/TX work to do */
6d40db7b
MC
5043 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
5044 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
35f2d7d0
MC
5045 napi_complete(napi);
5046 /* Reenable interrupts. */
5047 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
5048 mmiowb();
5049 break;
5050 }
5051 }
5052
5053 return work_done;
5054
5055tx_recovery:
5056 /* work_done is guaranteed to be less than budget. */
5057 napi_complete(napi);
5058 schedule_work(&tp->reset_task);
5059 return work_done;
5060}
5061
6f535763
DM
5062static int tg3_poll(struct napi_struct *napi, int budget)
5063{
8ef0442f
MC
5064 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5065 struct tg3 *tp = tnapi->tp;
6f535763 5066 int work_done = 0;
898a56f8 5067 struct tg3_hw_status *sblk = tnapi->hw_status;
6f535763
DM
5068
5069 while (1) {
35f2d7d0
MC
5070 tg3_poll_link(tp);
5071
17375d25 5072 work_done = tg3_poll_work(tnapi, work_done, budget);
6f535763
DM
5073
5074 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
5075 goto tx_recovery;
5076
5077 if (unlikely(work_done >= budget))
5078 break;
5079
4fd7ab59 5080 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
17375d25 5081 /* tp->last_tag is used in tg3_int_reenable() below
4fd7ab59
MC
5082 * to tell the hw how much work has been processed,
5083 * so we must read it before checking for more work.
5084 */
898a56f8
MC
5085 tnapi->last_tag = sblk->status_tag;
5086 tnapi->last_irq_tag = tnapi->last_tag;
4fd7ab59
MC
5087 rmb();
5088 } else
5089 sblk->status &= ~SD_STATUS_UPDATED;
6f535763 5090
17375d25 5091 if (likely(!tg3_has_work(tnapi))) {
288379f0 5092 napi_complete(napi);
17375d25 5093 tg3_int_reenable(tnapi);
6f535763
DM
5094 break;
5095 }
1da177e4
LT
5096 }
5097
bea3348e 5098 return work_done;
6f535763
DM
5099
5100tx_recovery:
4fd7ab59 5101 /* work_done is guaranteed to be less than budget. */
288379f0 5102 napi_complete(napi);
6f535763 5103 schedule_work(&tp->reset_task);
4fd7ab59 5104 return work_done;
1da177e4
LT
5105}
5106
f47c11ee
DM
5107static void tg3_irq_quiesce(struct tg3 *tp)
5108{
4f125f42
MC
5109 int i;
5110
f47c11ee
DM
5111 BUG_ON(tp->irq_sync);
5112
5113 tp->irq_sync = 1;
5114 smp_mb();
5115
4f125f42
MC
5116 for (i = 0; i < tp->irq_cnt; i++)
5117 synchronize_irq(tp->napi[i].irq_vec);
f47c11ee
DM
5118}
5119
5120static inline int tg3_irq_sync(struct tg3 *tp)
5121{
5122 return tp->irq_sync;
5123}
5124
5125/* Fully shutdown all tg3 driver activity elsewhere in the system.
5126 * If irq_sync is non-zero, then the IRQ handler must be synchronized
5127 * with as well. Most of the time, this is not necessary except when
5128 * shutting down the device.
5129 */
5130static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
5131{
46966545 5132 spin_lock_bh(&tp->lock);
f47c11ee
DM
5133 if (irq_sync)
5134 tg3_irq_quiesce(tp);
f47c11ee
DM
5135}
5136
5137static inline void tg3_full_unlock(struct tg3 *tp)
5138{
f47c11ee
DM
5139 spin_unlock_bh(&tp->lock);
5140}
5141
fcfa0a32
MC
5142/* One-shot MSI handler - Chip automatically disables interrupt
5143 * after sending MSI so driver doesn't have to do it.
5144 */
7d12e780 5145static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
fcfa0a32 5146{
09943a18
MC
5147 struct tg3_napi *tnapi = dev_id;
5148 struct tg3 *tp = tnapi->tp;
fcfa0a32 5149
898a56f8 5150 prefetch(tnapi->hw_status);
0c1d0e2b
MC
5151 if (tnapi->rx_rcb)
5152 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
fcfa0a32
MC
5153
5154 if (likely(!tg3_irq_sync(tp)))
09943a18 5155 napi_schedule(&tnapi->napi);
fcfa0a32
MC
5156
5157 return IRQ_HANDLED;
5158}
5159
88b06bc2
MC
5160/* MSI ISR - No need to check for interrupt sharing and no need to
5161 * flush status block and interrupt mailbox. PCI ordering rules
5162 * guarantee that MSI will arrive after the status block.
5163 */
7d12e780 5164static irqreturn_t tg3_msi(int irq, void *dev_id)
88b06bc2 5165{
09943a18
MC
5166 struct tg3_napi *tnapi = dev_id;
5167 struct tg3 *tp = tnapi->tp;
88b06bc2 5168
898a56f8 5169 prefetch(tnapi->hw_status);
0c1d0e2b
MC
5170 if (tnapi->rx_rcb)
5171 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
88b06bc2 5172 /*
fac9b83e 5173 * Writing any value to intr-mbox-0 clears PCI INTA# and
88b06bc2 5174 * chip-internal interrupt pending events.
fac9b83e 5175 * Writing non-zero to intr-mbox-0 additional tells the
88b06bc2
MC
5176 * NIC to stop sending us irqs, engaging "in-intr-handler"
5177 * event coalescing.
5178 */
5179 tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
61487480 5180 if (likely(!tg3_irq_sync(tp)))
09943a18 5181 napi_schedule(&tnapi->napi);
61487480 5182
88b06bc2
MC
5183 return IRQ_RETVAL(1);
5184}
5185
7d12e780 5186static irqreturn_t tg3_interrupt(int irq, void *dev_id)
1da177e4 5187{
09943a18
MC
5188 struct tg3_napi *tnapi = dev_id;
5189 struct tg3 *tp = tnapi->tp;
898a56f8 5190 struct tg3_hw_status *sblk = tnapi->hw_status;
1da177e4
LT
5191 unsigned int handled = 1;
5192
1da177e4
LT
5193 /* In INTx mode, it is possible for the interrupt to arrive at
5194 * the CPU before the status block posted prior to the interrupt.
5195 * Reading the PCI State register will confirm whether the
5196 * interrupt is ours and will flush the status block.
5197 */
d18edcb2
MC
5198 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
5199 if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
5200 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5201 handled = 0;
f47c11ee 5202 goto out;
fac9b83e 5203 }
d18edcb2
MC
5204 }
5205
5206 /*
5207 * Writing any value to intr-mbox-0 clears PCI INTA# and
5208 * chip-internal interrupt pending events.
5209 * Writing non-zero to intr-mbox-0 additional tells the
5210 * NIC to stop sending us irqs, engaging "in-intr-handler"
5211 * event coalescing.
c04cb347
MC
5212 *
5213 * Flush the mailbox to de-assert the IRQ immediately to prevent
5214 * spurious interrupts. The flush impacts performance but
5215 * excessive spurious interrupts can be worse in some cases.
d18edcb2 5216 */
c04cb347 5217 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
d18edcb2
MC
5218 if (tg3_irq_sync(tp))
5219 goto out;
5220 sblk->status &= ~SD_STATUS_UPDATED;
17375d25 5221 if (likely(tg3_has_work(tnapi))) {
72334482 5222 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
09943a18 5223 napi_schedule(&tnapi->napi);
d18edcb2
MC
5224 } else {
5225 /* No work, shared interrupt perhaps? re-enable
5226 * interrupts, and flush that PCI write
5227 */
5228 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
5229 0x00000000);
fac9b83e 5230 }
f47c11ee 5231out:
fac9b83e
DM
5232 return IRQ_RETVAL(handled);
5233}
5234
7d12e780 5235static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
fac9b83e 5236{
09943a18
MC
5237 struct tg3_napi *tnapi = dev_id;
5238 struct tg3 *tp = tnapi->tp;
898a56f8 5239 struct tg3_hw_status *sblk = tnapi->hw_status;
fac9b83e
DM
5240 unsigned int handled = 1;
5241
fac9b83e
DM
5242 /* In INTx mode, it is possible for the interrupt to arrive at
5243 * the CPU before the status block posted prior to the interrupt.
5244 * Reading the PCI State register will confirm whether the
5245 * interrupt is ours and will flush the status block.
5246 */
898a56f8 5247 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
d18edcb2
MC
5248 if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
5249 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5250 handled = 0;
f47c11ee 5251 goto out;
1da177e4 5252 }
d18edcb2
MC
5253 }
5254
5255 /*
5256 * writing any value to intr-mbox-0 clears PCI INTA# and
5257 * chip-internal interrupt pending events.
5258 * writing non-zero to intr-mbox-0 additional tells the
5259 * NIC to stop sending us irqs, engaging "in-intr-handler"
5260 * event coalescing.
c04cb347
MC
5261 *
5262 * Flush the mailbox to de-assert the IRQ immediately to prevent
5263 * spurious interrupts. The flush impacts performance but
5264 * excessive spurious interrupts can be worse in some cases.
d18edcb2 5265 */
c04cb347 5266 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
624f8e50
MC
5267
5268 /*
5269 * In a shared interrupt configuration, sometimes other devices'
5270 * interrupts will scream. We record the current status tag here
5271 * so that the above check can report that the screaming interrupts
5272 * are unhandled. Eventually they will be silenced.
5273 */
898a56f8 5274 tnapi->last_irq_tag = sblk->status_tag;
624f8e50 5275
d18edcb2
MC
5276 if (tg3_irq_sync(tp))
5277 goto out;
624f8e50 5278
72334482 5279 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
624f8e50 5280
09943a18 5281 napi_schedule(&tnapi->napi);
624f8e50 5282
f47c11ee 5283out:
1da177e4
LT
5284 return IRQ_RETVAL(handled);
5285}
5286
7938109f 5287/* ISR for interrupt test */
7d12e780 5288static irqreturn_t tg3_test_isr(int irq, void *dev_id)
7938109f 5289{
09943a18
MC
5290 struct tg3_napi *tnapi = dev_id;
5291 struct tg3 *tp = tnapi->tp;
898a56f8 5292 struct tg3_hw_status *sblk = tnapi->hw_status;
7938109f 5293
f9804ddb
MC
5294 if ((sblk->status & SD_STATUS_UPDATED) ||
5295 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
b16250e3 5296 tg3_disable_ints(tp);
7938109f
MC
5297 return IRQ_RETVAL(1);
5298 }
5299 return IRQ_RETVAL(0);
5300}
5301
8e7a22e3 5302static int tg3_init_hw(struct tg3 *, int);
944d980e 5303static int tg3_halt(struct tg3 *, int, int);
1da177e4 5304
b9ec6c1b
MC
5305/* Restart hardware after configuration changes, self-test, etc.
5306 * Invoked with tp->lock held.
5307 */
5308static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
78c6146f
ED
5309 __releases(tp->lock)
5310 __acquires(tp->lock)
b9ec6c1b
MC
5311{
5312 int err;
5313
5314 err = tg3_init_hw(tp, reset_phy);
5315 if (err) {
5129c3a3
MC
5316 netdev_err(tp->dev,
5317 "Failed to re-initialize device, aborting\n");
b9ec6c1b
MC
5318 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
5319 tg3_full_unlock(tp);
5320 del_timer_sync(&tp->timer);
5321 tp->irq_sync = 0;
fed97810 5322 tg3_napi_enable(tp);
b9ec6c1b
MC
5323 dev_close(tp->dev);
5324 tg3_full_lock(tp, 0);
5325 }
5326 return err;
5327}
5328
1da177e4
LT
5329#ifdef CONFIG_NET_POLL_CONTROLLER
5330static void tg3_poll_controller(struct net_device *dev)
5331{
4f125f42 5332 int i;
88b06bc2
MC
5333 struct tg3 *tp = netdev_priv(dev);
5334
4f125f42 5335 for (i = 0; i < tp->irq_cnt; i++)
fe234f0e 5336 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
1da177e4
LT
5337}
5338#endif
5339
c4028958 5340static void tg3_reset_task(struct work_struct *work)
1da177e4 5341{
c4028958 5342 struct tg3 *tp = container_of(work, struct tg3, reset_task);
b02fd9e3 5343 int err;
1da177e4
LT
5344 unsigned int restart_timer;
5345
7faa006f 5346 tg3_full_lock(tp, 0);
7faa006f
MC
5347
5348 if (!netif_running(tp->dev)) {
7faa006f
MC
5349 tg3_full_unlock(tp);
5350 return;
5351 }
5352
5353 tg3_full_unlock(tp);
5354
b02fd9e3
MC
5355 tg3_phy_stop(tp);
5356
1da177e4
LT
5357 tg3_netif_stop(tp);
5358
f47c11ee 5359 tg3_full_lock(tp, 1);
1da177e4
LT
5360
5361 restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
5362 tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
5363
df3e6548
MC
5364 if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
5365 tp->write32_tx_mbox = tg3_write32_tx_mbox;
5366 tp->write32_rx_mbox = tg3_write_flush_reg32;
5367 tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
5368 tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
5369 }
5370
944d980e 5371 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
b02fd9e3
MC
5372 err = tg3_init_hw(tp, 1);
5373 if (err)
b9ec6c1b 5374 goto out;
1da177e4
LT
5375
5376 tg3_netif_start(tp);
5377
1da177e4
LT
5378 if (restart_timer)
5379 mod_timer(&tp->timer, jiffies + 1);
7faa006f 5380
b9ec6c1b 5381out:
7faa006f 5382 tg3_full_unlock(tp);
b02fd9e3
MC
5383
5384 if (!err)
5385 tg3_phy_start(tp);
1da177e4
LT
5386}
5387
b0408751
MC
5388static void tg3_dump_short_state(struct tg3 *tp)
5389{
05dbe005
JP
5390 netdev_err(tp->dev, "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
5391 tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
5392 netdev_err(tp->dev, "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
5393 tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
b0408751
MC
5394}
5395
1da177e4
LT
5396static void tg3_tx_timeout(struct net_device *dev)
5397{
5398 struct tg3 *tp = netdev_priv(dev);
5399
b0408751 5400 if (netif_msg_tx_err(tp)) {
05dbe005 5401 netdev_err(dev, "transmit timed out, resetting\n");
b0408751
MC
5402 tg3_dump_short_state(tp);
5403 }
1da177e4
LT
5404
5405 schedule_work(&tp->reset_task);
5406}
5407
c58ec932
MC
5408/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
5409static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
5410{
5411 u32 base = (u32) mapping & 0xffffffff;
5412
5413 return ((base > 0xffffdcc0) &&
5414 (base + len + 8 < base));
5415}
5416
72f2afb8
MC
5417/* Test for DMA addresses > 40-bit */
5418static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
5419 int len)
5420{
5421#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
6728a8e2 5422 if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
50cf156a 5423 return (((u64) mapping + len) > DMA_BIT_MASK(40));
72f2afb8
MC
5424 return 0;
5425#else
5426 return 0;
5427#endif
5428}
5429
f3f3f27e 5430static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
1da177e4 5431
72f2afb8 5432/* Workaround 4GB and 40-bit hardware DMA bugs. */
24f4efd4
MC
5433static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
5434 struct sk_buff *skb, u32 last_plus_one,
5435 u32 *start, u32 base_flags, u32 mss)
1da177e4 5436{
24f4efd4 5437 struct tg3 *tp = tnapi->tp;
41588ba1 5438 struct sk_buff *new_skb;
c58ec932 5439 dma_addr_t new_addr = 0;
1da177e4 5440 u32 entry = *start;
c58ec932 5441 int i, ret = 0;
1da177e4 5442
41588ba1
MC
5443 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
5444 new_skb = skb_copy(skb, GFP_ATOMIC);
5445 else {
5446 int more_headroom = 4 - ((unsigned long)skb->data & 3);
5447
5448 new_skb = skb_copy_expand(skb,
5449 skb_headroom(skb) + more_headroom,
5450 skb_tailroom(skb), GFP_ATOMIC);
5451 }
5452
1da177e4 5453 if (!new_skb) {
c58ec932
MC
5454 ret = -1;
5455 } else {
5456 /* New SKB is guaranteed to be linear. */
5457 entry = *start;
f4188d8a
AD
5458 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
5459 PCI_DMA_TODEVICE);
5460 /* Make sure the mapping succeeded */
5461 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
5462 ret = -1;
5463 dev_kfree_skb(new_skb);
5464 new_skb = NULL;
90079ce8 5465
c58ec932
MC
5466 /* Make sure new skb does not cross any 4G boundaries.
5467 * Drop the packet if it does.
5468 */
f4188d8a
AD
5469 } else if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
5470 tg3_4g_overflow_test(new_addr, new_skb->len)) {
5471 pci_unmap_single(tp->pdev, new_addr, new_skb->len,
5472 PCI_DMA_TODEVICE);
c58ec932
MC
5473 ret = -1;
5474 dev_kfree_skb(new_skb);
5475 new_skb = NULL;
5476 } else {
f3f3f27e 5477 tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
c58ec932
MC
5478 base_flags, 1 | (mss << 1));
5479 *start = NEXT_TX(entry);
5480 }
1da177e4
LT
5481 }
5482
1da177e4
LT
5483 /* Now clean up the sw ring entries. */
5484 i = 0;
5485 while (entry != last_plus_one) {
f4188d8a
AD
5486 int len;
5487
f3f3f27e 5488 if (i == 0)
f4188d8a 5489 len = skb_headlen(skb);
f3f3f27e 5490 else
f4188d8a
AD
5491 len = skb_shinfo(skb)->frags[i-1].size;
5492
5493 pci_unmap_single(tp->pdev,
4e5e4f0d 5494 dma_unmap_addr(&tnapi->tx_buffers[entry],
f4188d8a
AD
5495 mapping),
5496 len, PCI_DMA_TODEVICE);
5497 if (i == 0) {
5498 tnapi->tx_buffers[entry].skb = new_skb;
4e5e4f0d 5499 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a
AD
5500 new_addr);
5501 } else {
f3f3f27e 5502 tnapi->tx_buffers[entry].skb = NULL;
f4188d8a 5503 }
1da177e4
LT
5504 entry = NEXT_TX(entry);
5505 i++;
5506 }
5507
5508 dev_kfree_skb(skb);
5509
c58ec932 5510 return ret;
1da177e4
LT
5511}
5512
f3f3f27e 5513static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
1da177e4
LT
5514 dma_addr_t mapping, int len, u32 flags,
5515 u32 mss_and_is_end)
5516{
f3f3f27e 5517 struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
1da177e4
LT
5518 int is_end = (mss_and_is_end & 0x1);
5519 u32 mss = (mss_and_is_end >> 1);
5520 u32 vlan_tag = 0;
5521
5522 if (is_end)
5523 flags |= TXD_FLAG_END;
5524 if (flags & TXD_FLAG_VLAN) {
5525 vlan_tag = flags >> 16;
5526 flags &= 0xffff;
5527 }
5528 vlan_tag |= (mss << TXD_MSS_SHIFT);
5529
5530 txd->addr_hi = ((u64) mapping >> 32);
5531 txd->addr_lo = ((u64) mapping & 0xffffffff);
5532 txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
5533 txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
5534}
5535
5a6f3074 5536/* hard_start_xmit for devices that don't have any bugs and
e849cdc3 5537 * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
5a6f3074 5538 */
61357325
SH
5539static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
5540 struct net_device *dev)
5a6f3074
MC
5541{
5542 struct tg3 *tp = netdev_priv(dev);
5a6f3074 5543 u32 len, entry, base_flags, mss;
90079ce8 5544 dma_addr_t mapping;
fe5f5787
MC
5545 struct tg3_napi *tnapi;
5546 struct netdev_queue *txq;
f4188d8a
AD
5547 unsigned int i, last;
5548
fe5f5787
MC
5549 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
5550 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
19cfaecc 5551 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
fe5f5787 5552 tnapi++;
5a6f3074 5553
00b70504 5554 /* We are running in BH disabled context with netif_tx_lock
bea3348e 5555 * and TX reclaim runs via tp->napi.poll inside of a software
5a6f3074
MC
5556 * interrupt. Furthermore, IRQ processing runs lockless so we have
5557 * no IRQ context deadlocks to worry about either. Rejoice!
5558 */
f3f3f27e 5559 if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
fe5f5787
MC
5560 if (!netif_tx_queue_stopped(txq)) {
5561 netif_tx_stop_queue(txq);
5a6f3074
MC
5562
5563 /* This is a hard error, log it. */
5129c3a3
MC
5564 netdev_err(dev,
5565 "BUG! Tx Ring full when queue awake!\n");
5a6f3074 5566 }
5a6f3074
MC
5567 return NETDEV_TX_BUSY;
5568 }
5569
f3f3f27e 5570 entry = tnapi->tx_prod;
5a6f3074 5571 base_flags = 0;
5a6f3074 5572 mss = 0;
c13e3713 5573 if ((mss = skb_shinfo(skb)->gso_size) != 0) {
5a6f3074 5574 int tcp_opt_len, ip_tcp_len;
f6eb9b1f 5575 u32 hdrlen;
5a6f3074
MC
5576
5577 if (skb_header_cloned(skb) &&
5578 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
5579 dev_kfree_skb(skb);
5580 goto out_unlock;
5581 }
5582
b0026624 5583 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
f6eb9b1f 5584 hdrlen = skb_headlen(skb) - ETH_HLEN;
b0026624 5585 else {
eddc9ec5
ACM
5586 struct iphdr *iph = ip_hdr(skb);
5587
ab6a5bb6 5588 tcp_opt_len = tcp_optlen(skb);
c9bdd4b5 5589 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
b0026624 5590
eddc9ec5
ACM
5591 iph->check = 0;
5592 iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
f6eb9b1f 5593 hdrlen = ip_tcp_len + tcp_opt_len;
b0026624 5594 }
5a6f3074 5595
e849cdc3 5596 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
f6eb9b1f
MC
5597 mss |= (hdrlen & 0xc) << 12;
5598 if (hdrlen & 0x10)
5599 base_flags |= 0x00000010;
5600 base_flags |= (hdrlen & 0x3e0) << 5;
5601 } else
5602 mss |= hdrlen << 9;
5603
5a6f3074
MC
5604 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
5605 TXD_FLAG_CPU_POST_DMA);
5606
aa8223c7 5607 tcp_hdr(skb)->check = 0;
5a6f3074 5608
859a5887 5609 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
5a6f3074 5610 base_flags |= TXD_FLAG_TCPUDP_CSUM;
859a5887
MC
5611 }
5612
5a6f3074
MC
5613#if TG3_VLAN_TAG_USED
5614 if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
5615 base_flags |= (TXD_FLAG_VLAN |
5616 (vlan_tx_tag_get(skb) << 16));
5617#endif
5618
f4188d8a
AD
5619 len = skb_headlen(skb);
5620
5621 /* Queue skb data, a.k.a. the main skb fragment. */
5622 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
5623 if (pci_dma_mapping_error(tp->pdev, mapping)) {
90079ce8
DM
5624 dev_kfree_skb(skb);
5625 goto out_unlock;
5626 }
5627
f3f3f27e 5628 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 5629 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
fe5f5787 5630
b703df6f 5631 if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
f6eb9b1f
MC
5632 !mss && skb->len > ETH_DATA_LEN)
5633 base_flags |= TXD_FLAG_JMB_PKT;
5634
f3f3f27e 5635 tg3_set_txd(tnapi, entry, mapping, len, base_flags,
5a6f3074
MC
5636 (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
5637
5638 entry = NEXT_TX(entry);
5639
5640 /* Now loop through additional data fragments, and queue them. */
5641 if (skb_shinfo(skb)->nr_frags > 0) {
5a6f3074
MC
5642 last = skb_shinfo(skb)->nr_frags - 1;
5643 for (i = 0; i <= last; i++) {
5644 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5645
5646 len = frag->size;
f4188d8a
AD
5647 mapping = pci_map_page(tp->pdev,
5648 frag->page,
5649 frag->page_offset,
5650 len, PCI_DMA_TODEVICE);
5651 if (pci_dma_mapping_error(tp->pdev, mapping))
5652 goto dma_error;
5653
f3f3f27e 5654 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 5655 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a 5656 mapping);
5a6f3074 5657
f3f3f27e 5658 tg3_set_txd(tnapi, entry, mapping, len,
5a6f3074
MC
5659 base_flags, (i == last) | (mss << 1));
5660
5661 entry = NEXT_TX(entry);
5662 }
5663 }
5664
5665 /* Packets are ready, update Tx producer idx local and on card. */
f3f3f27e 5666 tw32_tx_mbox(tnapi->prodmbox, entry);
5a6f3074 5667
f3f3f27e
MC
5668 tnapi->tx_prod = entry;
5669 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
fe5f5787 5670 netif_tx_stop_queue(txq);
f3f3f27e 5671 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
fe5f5787 5672 netif_tx_wake_queue(txq);
5a6f3074
MC
5673 }
5674
5675out_unlock:
cdd0db05 5676 mmiowb();
5a6f3074
MC
5677
5678 return NETDEV_TX_OK;
f4188d8a
AD
5679
5680dma_error:
5681 last = i;
5682 entry = tnapi->tx_prod;
5683 tnapi->tx_buffers[entry].skb = NULL;
5684 pci_unmap_single(tp->pdev,
4e5e4f0d 5685 dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
f4188d8a
AD
5686 skb_headlen(skb),
5687 PCI_DMA_TODEVICE);
5688 for (i = 0; i <= last; i++) {
5689 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5690 entry = NEXT_TX(entry);
5691
5692 pci_unmap_page(tp->pdev,
4e5e4f0d 5693 dma_unmap_addr(&tnapi->tx_buffers[entry],
f4188d8a
AD
5694 mapping),
5695 frag->size, PCI_DMA_TODEVICE);
5696 }
5697
5698 dev_kfree_skb(skb);
5699 return NETDEV_TX_OK;
5a6f3074
MC
5700}
5701
61357325
SH
5702static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
5703 struct net_device *);
52c0fd83
MC
5704
5705/* Use GSO to workaround a rare TSO bug that may be triggered when the
5706 * TSO header is greater than 80 bytes.
5707 */
5708static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
5709{
5710 struct sk_buff *segs, *nskb;
f3f3f27e 5711 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
52c0fd83
MC
5712
5713 /* Estimate the number of fragments in the worst case */
f3f3f27e 5714 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
52c0fd83 5715 netif_stop_queue(tp->dev);
f3f3f27e 5716 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
7f62ad5d
MC
5717 return NETDEV_TX_BUSY;
5718
5719 netif_wake_queue(tp->dev);
52c0fd83
MC
5720 }
5721
5722 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
801678c5 5723 if (IS_ERR(segs))
52c0fd83
MC
5724 goto tg3_tso_bug_end;
5725
5726 do {
5727 nskb = segs;
5728 segs = segs->next;
5729 nskb->next = NULL;
5730 tg3_start_xmit_dma_bug(nskb, tp->dev);
5731 } while (segs);
5732
5733tg3_tso_bug_end:
5734 dev_kfree_skb(skb);
5735
5736 return NETDEV_TX_OK;
5737}
52c0fd83 5738
5a6f3074
MC
5739/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
5740 * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
5741 */
61357325
SH
5742static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
5743 struct net_device *dev)
1da177e4
LT
5744{
5745 struct tg3 *tp = netdev_priv(dev);
1da177e4
LT
5746 u32 len, entry, base_flags, mss;
5747 int would_hit_hwbug;
90079ce8 5748 dma_addr_t mapping;
24f4efd4
MC
5749 struct tg3_napi *tnapi;
5750 struct netdev_queue *txq;
f4188d8a
AD
5751 unsigned int i, last;
5752
24f4efd4
MC
5753 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
5754 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
19cfaecc 5755 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
24f4efd4 5756 tnapi++;
1da177e4 5757
00b70504 5758 /* We are running in BH disabled context with netif_tx_lock
bea3348e 5759 * and TX reclaim runs via tp->napi.poll inside of a software
f47c11ee
DM
5760 * interrupt. Furthermore, IRQ processing runs lockless so we have
5761 * no IRQ context deadlocks to worry about either. Rejoice!
1da177e4 5762 */
f3f3f27e 5763 if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
24f4efd4
MC
5764 if (!netif_tx_queue_stopped(txq)) {
5765 netif_tx_stop_queue(txq);
1f064a87
SH
5766
5767 /* This is a hard error, log it. */
5129c3a3
MC
5768 netdev_err(dev,
5769 "BUG! Tx Ring full when queue awake!\n");
1f064a87 5770 }
1da177e4
LT
5771 return NETDEV_TX_BUSY;
5772 }
5773
f3f3f27e 5774 entry = tnapi->tx_prod;
1da177e4 5775 base_flags = 0;
84fa7933 5776 if (skb->ip_summed == CHECKSUM_PARTIAL)
1da177e4 5777 base_flags |= TXD_FLAG_TCPUDP_CSUM;
24f4efd4 5778
c13e3713 5779 if ((mss = skb_shinfo(skb)->gso_size) != 0) {
eddc9ec5 5780 struct iphdr *iph;
92c6b8d1 5781 u32 tcp_opt_len, ip_tcp_len, hdr_len;
1da177e4
LT
5782
5783 if (skb_header_cloned(skb) &&
5784 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
5785 dev_kfree_skb(skb);
5786 goto out_unlock;
5787 }
5788
ab6a5bb6 5789 tcp_opt_len = tcp_optlen(skb);
c9bdd4b5 5790 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
1da177e4 5791
52c0fd83
MC
5792 hdr_len = ip_tcp_len + tcp_opt_len;
5793 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
7f62ad5d 5794 (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
de6f31eb 5795 return tg3_tso_bug(tp, skb);
52c0fd83 5796
1da177e4
LT
5797 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
5798 TXD_FLAG_CPU_POST_DMA);
5799
eddc9ec5
ACM
5800 iph = ip_hdr(skb);
5801 iph->check = 0;
5802 iph->tot_len = htons(mss + hdr_len);
1da177e4 5803 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
aa8223c7 5804 tcp_hdr(skb)->check = 0;
1da177e4 5805 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
aa8223c7
ACM
5806 } else
5807 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
5808 iph->daddr, 0,
5809 IPPROTO_TCP,
5810 0);
1da177e4 5811
615774fe
MC
5812 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
5813 mss |= (hdr_len & 0xc) << 12;
5814 if (hdr_len & 0x10)
5815 base_flags |= 0x00000010;
5816 base_flags |= (hdr_len & 0x3e0) << 5;
5817 } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
92c6b8d1
MC
5818 mss |= hdr_len << 9;
5819 else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
5820 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
eddc9ec5 5821 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
5822 int tsflags;
5823
eddc9ec5 5824 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
5825 mss |= (tsflags << 11);
5826 }
5827 } else {
eddc9ec5 5828 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
5829 int tsflags;
5830
eddc9ec5 5831 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
5832 base_flags |= tsflags << 12;
5833 }
5834 }
5835 }
1da177e4
LT
5836#if TG3_VLAN_TAG_USED
5837 if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
5838 base_flags |= (TXD_FLAG_VLAN |
5839 (vlan_tx_tag_get(skb) << 16));
5840#endif
5841
b703df6f 5842 if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
615774fe
MC
5843 !mss && skb->len > ETH_DATA_LEN)
5844 base_flags |= TXD_FLAG_JMB_PKT;
5845
f4188d8a
AD
5846 len = skb_headlen(skb);
5847
5848 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
5849 if (pci_dma_mapping_error(tp->pdev, mapping)) {
90079ce8
DM
5850 dev_kfree_skb(skb);
5851 goto out_unlock;
5852 }
5853
f3f3f27e 5854 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 5855 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
1da177e4
LT
5856
5857 would_hit_hwbug = 0;
5858
92c6b8d1
MC
5859 if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
5860 would_hit_hwbug = 1;
5861
0e1406dd
MC
5862 if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
5863 tg3_4g_overflow_test(mapping, len))
5864 would_hit_hwbug = 1;
5865
5866 if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
5867 tg3_40bit_overflow_test(tp, mapping, len))
41588ba1 5868 would_hit_hwbug = 1;
0e1406dd
MC
5869
5870 if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
c58ec932 5871 would_hit_hwbug = 1;
1da177e4 5872
f3f3f27e 5873 tg3_set_txd(tnapi, entry, mapping, len, base_flags,
1da177e4
LT
5874 (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
5875
5876 entry = NEXT_TX(entry);
5877
5878 /* Now loop through additional data fragments, and queue them. */
5879 if (skb_shinfo(skb)->nr_frags > 0) {
1da177e4
LT
5880 last = skb_shinfo(skb)->nr_frags - 1;
5881 for (i = 0; i <= last; i++) {
5882 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5883
5884 len = frag->size;
f4188d8a
AD
5885 mapping = pci_map_page(tp->pdev,
5886 frag->page,
5887 frag->page_offset,
5888 len, PCI_DMA_TODEVICE);
1da177e4 5889
f3f3f27e 5890 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 5891 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a
AD
5892 mapping);
5893 if (pci_dma_mapping_error(tp->pdev, mapping))
5894 goto dma_error;
1da177e4 5895
92c6b8d1
MC
5896 if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
5897 len <= 8)
5898 would_hit_hwbug = 1;
5899
0e1406dd
MC
5900 if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
5901 tg3_4g_overflow_test(mapping, len))
c58ec932 5902 would_hit_hwbug = 1;
1da177e4 5903
0e1406dd
MC
5904 if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
5905 tg3_40bit_overflow_test(tp, mapping, len))
72f2afb8
MC
5906 would_hit_hwbug = 1;
5907
1da177e4 5908 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
f3f3f27e 5909 tg3_set_txd(tnapi, entry, mapping, len,
1da177e4
LT
5910 base_flags, (i == last)|(mss << 1));
5911 else
f3f3f27e 5912 tg3_set_txd(tnapi, entry, mapping, len,
1da177e4
LT
5913 base_flags, (i == last));
5914
5915 entry = NEXT_TX(entry);
5916 }
5917 }
5918
5919 if (would_hit_hwbug) {
5920 u32 last_plus_one = entry;
5921 u32 start;
1da177e4 5922
c58ec932
MC
5923 start = entry - 1 - skb_shinfo(skb)->nr_frags;
5924 start &= (TG3_TX_RING_SIZE - 1);
1da177e4
LT
5925
5926 /* If the workaround fails due to memory/mapping
5927 * failure, silently drop this packet.
5928 */
24f4efd4 5929 if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
c58ec932 5930 &start, base_flags, mss))
1da177e4
LT
5931 goto out_unlock;
5932
5933 entry = start;
5934 }
5935
5936 /* Packets are ready, update Tx producer idx local and on card. */
24f4efd4 5937 tw32_tx_mbox(tnapi->prodmbox, entry);
1da177e4 5938
f3f3f27e
MC
5939 tnapi->tx_prod = entry;
5940 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
24f4efd4 5941 netif_tx_stop_queue(txq);
f3f3f27e 5942 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
24f4efd4 5943 netif_tx_wake_queue(txq);
51b91468 5944 }
1da177e4
LT
5945
5946out_unlock:
cdd0db05 5947 mmiowb();
1da177e4
LT
5948
5949 return NETDEV_TX_OK;
f4188d8a
AD
5950
5951dma_error:
5952 last = i;
5953 entry = tnapi->tx_prod;
5954 tnapi->tx_buffers[entry].skb = NULL;
5955 pci_unmap_single(tp->pdev,
4e5e4f0d 5956 dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
f4188d8a
AD
5957 skb_headlen(skb),
5958 PCI_DMA_TODEVICE);
5959 for (i = 0; i <= last; i++) {
5960 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5961 entry = NEXT_TX(entry);
5962
5963 pci_unmap_page(tp->pdev,
4e5e4f0d 5964 dma_unmap_addr(&tnapi->tx_buffers[entry],
f4188d8a
AD
5965 mapping),
5966 frag->size, PCI_DMA_TODEVICE);
5967 }
5968
5969 dev_kfree_skb(skb);
5970 return NETDEV_TX_OK;
1da177e4
LT
5971}
5972
5973static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
5974 int new_mtu)
5975{
5976 dev->mtu = new_mtu;
5977
ef7f5ec0 5978 if (new_mtu > ETH_DATA_LEN) {
a4e2b347 5979 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
ef7f5ec0
MC
5980 tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
5981 ethtool_op_set_tso(dev, 0);
859a5887 5982 } else {
ef7f5ec0 5983 tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
859a5887 5984 }
ef7f5ec0 5985 } else {
a4e2b347 5986 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
ef7f5ec0 5987 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
0f893dc6 5988 tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
ef7f5ec0 5989 }
1da177e4
LT
5990}
5991
5992static int tg3_change_mtu(struct net_device *dev, int new_mtu)
5993{
5994 struct tg3 *tp = netdev_priv(dev);
b9ec6c1b 5995 int err;
1da177e4
LT
5996
5997 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
5998 return -EINVAL;
5999
6000 if (!netif_running(dev)) {
6001 /* We'll just catch it later when the
6002 * device is up'd.
6003 */
6004 tg3_set_mtu(dev, tp, new_mtu);
6005 return 0;
6006 }
6007
b02fd9e3
MC
6008 tg3_phy_stop(tp);
6009
1da177e4 6010 tg3_netif_stop(tp);
f47c11ee
DM
6011
6012 tg3_full_lock(tp, 1);
1da177e4 6013
944d980e 6014 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
6015
6016 tg3_set_mtu(dev, tp, new_mtu);
6017
b9ec6c1b 6018 err = tg3_restart_hw(tp, 0);
1da177e4 6019
b9ec6c1b
MC
6020 if (!err)
6021 tg3_netif_start(tp);
1da177e4 6022
f47c11ee 6023 tg3_full_unlock(tp);
1da177e4 6024
b02fd9e3
MC
6025 if (!err)
6026 tg3_phy_start(tp);
6027
b9ec6c1b 6028 return err;
1da177e4
LT
6029}
6030
21f581a5
MC
6031static void tg3_rx_prodring_free(struct tg3 *tp,
6032 struct tg3_rx_prodring_set *tpr)
1da177e4 6033{
1da177e4
LT
6034 int i;
6035
b196c7e4
MC
6036 if (tpr != &tp->prodring[0]) {
6037 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
6038 i = (i + 1) % TG3_RX_RING_SIZE)
6039 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6040 tp->rx_pkt_map_sz);
6041
6042 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
6043 for (i = tpr->rx_jmb_cons_idx;
6044 i != tpr->rx_jmb_prod_idx;
6045 i = (i + 1) % TG3_RX_JUMBO_RING_SIZE) {
6046 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6047 TG3_RX_JMB_MAP_SZ);
6048 }
6049 }
6050
2b2cdb65 6051 return;
b196c7e4 6052 }
1da177e4 6053
2b2cdb65
MC
6054 for (i = 0; i < TG3_RX_RING_SIZE; i++)
6055 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6056 tp->rx_pkt_map_sz);
1da177e4 6057
cf7a7298 6058 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
2b2cdb65
MC
6059 for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++)
6060 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6061 TG3_RX_JMB_MAP_SZ);
1da177e4
LT
6062 }
6063}
6064
c6cdf436 6065/* Initialize rx rings for packet processing.
1da177e4
LT
6066 *
6067 * The chip has been shut down and the driver detached from
6068 * the networking, so no interrupts or new tx packets will
6069 * end up in the driver. tp->{tx,}lock are held and thus
6070 * we may not sleep.
6071 */
21f581a5
MC
6072static int tg3_rx_prodring_alloc(struct tg3 *tp,
6073 struct tg3_rx_prodring_set *tpr)
1da177e4 6074{
287be12e 6075 u32 i, rx_pkt_dma_sz;
1da177e4 6076
b196c7e4
MC
6077 tpr->rx_std_cons_idx = 0;
6078 tpr->rx_std_prod_idx = 0;
6079 tpr->rx_jmb_cons_idx = 0;
6080 tpr->rx_jmb_prod_idx = 0;
6081
2b2cdb65
MC
6082 if (tpr != &tp->prodring[0]) {
6083 memset(&tpr->rx_std_buffers[0], 0, TG3_RX_STD_BUFF_RING_SIZE);
6084 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE)
6085 memset(&tpr->rx_jmb_buffers[0], 0,
6086 TG3_RX_JMB_BUFF_RING_SIZE);
6087 goto done;
6088 }
6089
1da177e4 6090 /* Zero out all descriptors. */
21f581a5 6091 memset(tpr->rx_std, 0, TG3_RX_RING_BYTES);
1da177e4 6092
287be12e 6093 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
a4e2b347 6094 if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
287be12e
MC
6095 tp->dev->mtu > ETH_DATA_LEN)
6096 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
6097 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
7e72aad4 6098
1da177e4
LT
6099 /* Initialize invariants of the rings, we only set this
6100 * stuff once. This works because the card does not
6101 * write into the rx buffer posting rings.
6102 */
6103 for (i = 0; i < TG3_RX_RING_SIZE; i++) {
6104 struct tg3_rx_buffer_desc *rxd;
6105
21f581a5 6106 rxd = &tpr->rx_std[i];
287be12e 6107 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
1da177e4
LT
6108 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
6109 rxd->opaque = (RXD_OPAQUE_RING_STD |
6110 (i << RXD_OPAQUE_INDEX_SHIFT));
6111 }
6112
1da177e4
LT
6113 /* Now allocate fresh SKBs for each rx ring. */
6114 for (i = 0; i < tp->rx_pending; i++) {
86b21e59 6115 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
5129c3a3
MC
6116 netdev_warn(tp->dev,
6117 "Using a smaller RX standard ring. Only "
6118 "%d out of %d buffers were allocated "
6119 "successfully\n", i, tp->rx_pending);
32d8c572 6120 if (i == 0)
cf7a7298 6121 goto initfail;
32d8c572 6122 tp->rx_pending = i;
1da177e4 6123 break;
32d8c572 6124 }
1da177e4
LT
6125 }
6126
cf7a7298
MC
6127 if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE))
6128 goto done;
6129
21f581a5 6130 memset(tpr->rx_jmb, 0, TG3_RX_JUMBO_RING_BYTES);
cf7a7298 6131
0d86df80
MC
6132 if (!(tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE))
6133 goto done;
cf7a7298 6134
0d86df80
MC
6135 for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
6136 struct tg3_rx_buffer_desc *rxd;
6137
6138 rxd = &tpr->rx_jmb[i].std;
6139 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
6140 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
6141 RXD_FLAG_JUMBO;
6142 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
6143 (i << RXD_OPAQUE_INDEX_SHIFT));
6144 }
6145
6146 for (i = 0; i < tp->rx_jumbo_pending; i++) {
6147 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
5129c3a3
MC
6148 netdev_warn(tp->dev,
6149 "Using a smaller RX jumbo ring. Only %d "
6150 "out of %d buffers were allocated "
6151 "successfully\n", i, tp->rx_jumbo_pending);
0d86df80
MC
6152 if (i == 0)
6153 goto initfail;
6154 tp->rx_jumbo_pending = i;
6155 break;
1da177e4
LT
6156 }
6157 }
cf7a7298
MC
6158
6159done:
32d8c572 6160 return 0;
cf7a7298
MC
6161
6162initfail:
21f581a5 6163 tg3_rx_prodring_free(tp, tpr);
cf7a7298 6164 return -ENOMEM;
1da177e4
LT
6165}
6166
21f581a5
MC
6167static void tg3_rx_prodring_fini(struct tg3 *tp,
6168 struct tg3_rx_prodring_set *tpr)
1da177e4 6169{
21f581a5
MC
6170 kfree(tpr->rx_std_buffers);
6171 tpr->rx_std_buffers = NULL;
6172 kfree(tpr->rx_jmb_buffers);
6173 tpr->rx_jmb_buffers = NULL;
6174 if (tpr->rx_std) {
1da177e4 6175 pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
21f581a5
MC
6176 tpr->rx_std, tpr->rx_std_mapping);
6177 tpr->rx_std = NULL;
1da177e4 6178 }
21f581a5 6179 if (tpr->rx_jmb) {
1da177e4 6180 pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
21f581a5
MC
6181 tpr->rx_jmb, tpr->rx_jmb_mapping);
6182 tpr->rx_jmb = NULL;
1da177e4 6183 }
cf7a7298
MC
6184}
6185
21f581a5
MC
6186static int tg3_rx_prodring_init(struct tg3 *tp,
6187 struct tg3_rx_prodring_set *tpr)
cf7a7298 6188{
2b2cdb65 6189 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE, GFP_KERNEL);
21f581a5 6190 if (!tpr->rx_std_buffers)
cf7a7298
MC
6191 return -ENOMEM;
6192
21f581a5
MC
6193 tpr->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
6194 &tpr->rx_std_mapping);
6195 if (!tpr->rx_std)
cf7a7298
MC
6196 goto err_out;
6197
6198 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
2b2cdb65 6199 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE,
21f581a5
MC
6200 GFP_KERNEL);
6201 if (!tpr->rx_jmb_buffers)
cf7a7298
MC
6202 goto err_out;
6203
21f581a5
MC
6204 tpr->rx_jmb = pci_alloc_consistent(tp->pdev,
6205 TG3_RX_JUMBO_RING_BYTES,
6206 &tpr->rx_jmb_mapping);
6207 if (!tpr->rx_jmb)
cf7a7298
MC
6208 goto err_out;
6209 }
6210
6211 return 0;
6212
6213err_out:
21f581a5 6214 tg3_rx_prodring_fini(tp, tpr);
cf7a7298
MC
6215 return -ENOMEM;
6216}
6217
6218/* Free up pending packets in all rx/tx rings.
6219 *
6220 * The chip has been shut down and the driver detached from
6221 * the networking, so no interrupts or new tx packets will
6222 * end up in the driver. tp->{tx,}lock is not held and we are not
6223 * in an interrupt context and thus may sleep.
6224 */
6225static void tg3_free_rings(struct tg3 *tp)
6226{
f77a6a8e 6227 int i, j;
cf7a7298 6228
f77a6a8e
MC
6229 for (j = 0; j < tp->irq_cnt; j++) {
6230 struct tg3_napi *tnapi = &tp->napi[j];
cf7a7298 6231
b28f6428
MC
6232 tg3_rx_prodring_free(tp, &tp->prodring[j]);
6233
0c1d0e2b
MC
6234 if (!tnapi->tx_buffers)
6235 continue;
6236
f77a6a8e 6237 for (i = 0; i < TG3_TX_RING_SIZE; ) {
f4188d8a 6238 struct ring_info *txp;
f77a6a8e 6239 struct sk_buff *skb;
f4188d8a 6240 unsigned int k;
cf7a7298 6241
f77a6a8e
MC
6242 txp = &tnapi->tx_buffers[i];
6243 skb = txp->skb;
cf7a7298 6244
f77a6a8e
MC
6245 if (skb == NULL) {
6246 i++;
6247 continue;
6248 }
cf7a7298 6249
f4188d8a 6250 pci_unmap_single(tp->pdev,
4e5e4f0d 6251 dma_unmap_addr(txp, mapping),
f4188d8a
AD
6252 skb_headlen(skb),
6253 PCI_DMA_TODEVICE);
f77a6a8e 6254 txp->skb = NULL;
cf7a7298 6255
f4188d8a
AD
6256 i++;
6257
6258 for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
6259 txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
6260 pci_unmap_page(tp->pdev,
4e5e4f0d 6261 dma_unmap_addr(txp, mapping),
f4188d8a
AD
6262 skb_shinfo(skb)->frags[k].size,
6263 PCI_DMA_TODEVICE);
6264 i++;
6265 }
f77a6a8e
MC
6266
6267 dev_kfree_skb_any(skb);
6268 }
2b2cdb65 6269 }
cf7a7298
MC
6270}
6271
6272/* Initialize tx/rx rings for packet processing.
6273 *
6274 * The chip has been shut down and the driver detached from
6275 * the networking, so no interrupts or new tx packets will
6276 * end up in the driver. tp->{tx,}lock are held and thus
6277 * we may not sleep.
6278 */
6279static int tg3_init_rings(struct tg3 *tp)
6280{
f77a6a8e 6281 int i;
72334482 6282
cf7a7298
MC
6283 /* Free up all the SKBs. */
6284 tg3_free_rings(tp);
6285
f77a6a8e
MC
6286 for (i = 0; i < tp->irq_cnt; i++) {
6287 struct tg3_napi *tnapi = &tp->napi[i];
6288
6289 tnapi->last_tag = 0;
6290 tnapi->last_irq_tag = 0;
6291 tnapi->hw_status->status = 0;
6292 tnapi->hw_status->status_tag = 0;
6293 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
cf7a7298 6294
f77a6a8e
MC
6295 tnapi->tx_prod = 0;
6296 tnapi->tx_cons = 0;
0c1d0e2b
MC
6297 if (tnapi->tx_ring)
6298 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
f77a6a8e
MC
6299
6300 tnapi->rx_rcb_ptr = 0;
0c1d0e2b
MC
6301 if (tnapi->rx_rcb)
6302 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
2b2cdb65 6303
e4af1af9
MC
6304 if (tg3_rx_prodring_alloc(tp, &tp->prodring[i])) {
6305 tg3_free_rings(tp);
2b2cdb65 6306 return -ENOMEM;
e4af1af9 6307 }
f77a6a8e 6308 }
72334482 6309
2b2cdb65 6310 return 0;
cf7a7298
MC
6311}
6312
6313/*
6314 * Must not be invoked with interrupt sources disabled and
6315 * the hardware shutdown down.
6316 */
6317static void tg3_free_consistent(struct tg3 *tp)
6318{
f77a6a8e 6319 int i;
898a56f8 6320
f77a6a8e
MC
6321 for (i = 0; i < tp->irq_cnt; i++) {
6322 struct tg3_napi *tnapi = &tp->napi[i];
6323
6324 if (tnapi->tx_ring) {
6325 pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
6326 tnapi->tx_ring, tnapi->tx_desc_mapping);
6327 tnapi->tx_ring = NULL;
6328 }
6329
6330 kfree(tnapi->tx_buffers);
6331 tnapi->tx_buffers = NULL;
6332
6333 if (tnapi->rx_rcb) {
6334 pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
6335 tnapi->rx_rcb,
6336 tnapi->rx_rcb_mapping);
6337 tnapi->rx_rcb = NULL;
6338 }
6339
6340 if (tnapi->hw_status) {
6341 pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
6342 tnapi->hw_status,
6343 tnapi->status_mapping);
6344 tnapi->hw_status = NULL;
6345 }
1da177e4 6346 }
f77a6a8e 6347
1da177e4
LT
6348 if (tp->hw_stats) {
6349 pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
6350 tp->hw_stats, tp->stats_mapping);
6351 tp->hw_stats = NULL;
6352 }
f77a6a8e 6353
e4af1af9 6354 for (i = 0; i < tp->irq_cnt; i++)
2b2cdb65 6355 tg3_rx_prodring_fini(tp, &tp->prodring[i]);
1da177e4
LT
6356}
6357
6358/*
6359 * Must not be invoked with interrupt sources disabled and
6360 * the hardware shutdown down. Can sleep.
6361 */
6362static int tg3_alloc_consistent(struct tg3 *tp)
6363{
f77a6a8e 6364 int i;
898a56f8 6365
e4af1af9 6366 for (i = 0; i < tp->irq_cnt; i++) {
2b2cdb65
MC
6367 if (tg3_rx_prodring_init(tp, &tp->prodring[i]))
6368 goto err_out;
6369 }
1da177e4 6370
f77a6a8e
MC
6371 tp->hw_stats = pci_alloc_consistent(tp->pdev,
6372 sizeof(struct tg3_hw_stats),
6373 &tp->stats_mapping);
6374 if (!tp->hw_stats)
1da177e4
LT
6375 goto err_out;
6376
f77a6a8e 6377 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
1da177e4 6378
f77a6a8e
MC
6379 for (i = 0; i < tp->irq_cnt; i++) {
6380 struct tg3_napi *tnapi = &tp->napi[i];
8d9d7cfc 6381 struct tg3_hw_status *sblk;
1da177e4 6382
f77a6a8e
MC
6383 tnapi->hw_status = pci_alloc_consistent(tp->pdev,
6384 TG3_HW_STATUS_SIZE,
6385 &tnapi->status_mapping);
6386 if (!tnapi->hw_status)
6387 goto err_out;
898a56f8 6388
f77a6a8e 6389 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8d9d7cfc
MC
6390 sblk = tnapi->hw_status;
6391
19cfaecc
MC
6392 /* If multivector TSS is enabled, vector 0 does not handle
6393 * tx interrupts. Don't allocate any resources for it.
6394 */
6395 if ((!i && !(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) ||
6396 (i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))) {
6397 tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
6398 TG3_TX_RING_SIZE,
6399 GFP_KERNEL);
6400 if (!tnapi->tx_buffers)
6401 goto err_out;
6402
6403 tnapi->tx_ring = pci_alloc_consistent(tp->pdev,
6404 TG3_TX_RING_BYTES,
6405 &tnapi->tx_desc_mapping);
6406 if (!tnapi->tx_ring)
6407 goto err_out;
6408 }
6409
8d9d7cfc
MC
6410 /*
6411 * When RSS is enabled, the status block format changes
6412 * slightly. The "rx_jumbo_consumer", "reserved",
6413 * and "rx_mini_consumer" members get mapped to the
6414 * other three rx return ring producer indexes.
6415 */
6416 switch (i) {
6417 default:
6418 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
6419 break;
6420 case 2:
6421 tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
6422 break;
6423 case 3:
6424 tnapi->rx_rcb_prod_idx = &sblk->reserved;
6425 break;
6426 case 4:
6427 tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
6428 break;
6429 }
72334482 6430
e4af1af9 6431 tnapi->prodring = &tp->prodring[i];
b196c7e4 6432
0c1d0e2b
MC
6433 /*
6434 * If multivector RSS is enabled, vector 0 does not handle
6435 * rx or tx interrupts. Don't allocate any resources for it.
6436 */
6437 if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
6438 continue;
6439
f77a6a8e
MC
6440 tnapi->rx_rcb = pci_alloc_consistent(tp->pdev,
6441 TG3_RX_RCB_RING_BYTES(tp),
6442 &tnapi->rx_rcb_mapping);
6443 if (!tnapi->rx_rcb)
6444 goto err_out;
72334482 6445
f77a6a8e 6446 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
f77a6a8e 6447 }
1da177e4
LT
6448
6449 return 0;
6450
6451err_out:
6452 tg3_free_consistent(tp);
6453 return -ENOMEM;
6454}
6455
6456#define MAX_WAIT_CNT 1000
6457
6458/* To stop a block, clear the enable bit and poll till it
6459 * clears. tp->lock is held.
6460 */
b3b7d6be 6461static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
1da177e4
LT
6462{
6463 unsigned int i;
6464 u32 val;
6465
6466 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
6467 switch (ofs) {
6468 case RCVLSC_MODE:
6469 case DMAC_MODE:
6470 case MBFREE_MODE:
6471 case BUFMGR_MODE:
6472 case MEMARB_MODE:
6473 /* We can't enable/disable these bits of the
6474 * 5705/5750, just say success.
6475 */
6476 return 0;
6477
6478 default:
6479 break;
855e1111 6480 }
1da177e4
LT
6481 }
6482
6483 val = tr32(ofs);
6484 val &= ~enable_bit;
6485 tw32_f(ofs, val);
6486
6487 for (i = 0; i < MAX_WAIT_CNT; i++) {
6488 udelay(100);
6489 val = tr32(ofs);
6490 if ((val & enable_bit) == 0)
6491 break;
6492 }
6493
b3b7d6be 6494 if (i == MAX_WAIT_CNT && !silent) {
2445e461
MC
6495 dev_err(&tp->pdev->dev,
6496 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
6497 ofs, enable_bit);
1da177e4
LT
6498 return -ENODEV;
6499 }
6500
6501 return 0;
6502}
6503
6504/* tp->lock is held. */
b3b7d6be 6505static int tg3_abort_hw(struct tg3 *tp, int silent)
1da177e4
LT
6506{
6507 int i, err;
6508
6509 tg3_disable_ints(tp);
6510
6511 tp->rx_mode &= ~RX_MODE_ENABLE;
6512 tw32_f(MAC_RX_MODE, tp->rx_mode);
6513 udelay(10);
6514
b3b7d6be
DM
6515 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
6516 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
6517 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
6518 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
6519 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
6520 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
6521
6522 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
6523 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
6524 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
6525 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
6526 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
6527 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
6528 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
1da177e4
LT
6529
6530 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
6531 tw32_f(MAC_MODE, tp->mac_mode);
6532 udelay(40);
6533
6534 tp->tx_mode &= ~TX_MODE_ENABLE;
6535 tw32_f(MAC_TX_MODE, tp->tx_mode);
6536
6537 for (i = 0; i < MAX_WAIT_CNT; i++) {
6538 udelay(100);
6539 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
6540 break;
6541 }
6542 if (i >= MAX_WAIT_CNT) {
ab96b241
MC
6543 dev_err(&tp->pdev->dev,
6544 "%s timed out, TX_MODE_ENABLE will not clear "
6545 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
e6de8ad1 6546 err |= -ENODEV;
1da177e4
LT
6547 }
6548
e6de8ad1 6549 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
b3b7d6be
DM
6550 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
6551 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
1da177e4
LT
6552
6553 tw32(FTQ_RESET, 0xffffffff);
6554 tw32(FTQ_RESET, 0x00000000);
6555
b3b7d6be
DM
6556 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
6557 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
1da177e4 6558
f77a6a8e
MC
6559 for (i = 0; i < tp->irq_cnt; i++) {
6560 struct tg3_napi *tnapi = &tp->napi[i];
6561 if (tnapi->hw_status)
6562 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
6563 }
1da177e4
LT
6564 if (tp->hw_stats)
6565 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
6566
1da177e4
LT
6567 return err;
6568}
6569
0d3031d9
MC
6570static void tg3_ape_send_event(struct tg3 *tp, u32 event)
6571{
6572 int i;
6573 u32 apedata;
6574
6575 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
6576 if (apedata != APE_SEG_SIG_MAGIC)
6577 return;
6578
6579 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
731fd79c 6580 if (!(apedata & APE_FW_STATUS_READY))
0d3031d9
MC
6581 return;
6582
6583 /* Wait for up to 1 millisecond for APE to service previous event. */
6584 for (i = 0; i < 10; i++) {
6585 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
6586 return;
6587
6588 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
6589
6590 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6591 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
6592 event | APE_EVENT_STATUS_EVENT_PENDING);
6593
6594 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
6595
6596 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6597 break;
6598
6599 udelay(100);
6600 }
6601
6602 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6603 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
6604}
6605
6606static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
6607{
6608 u32 event;
6609 u32 apedata;
6610
6611 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
6612 return;
6613
6614 switch (kind) {
33f401ae
MC
6615 case RESET_KIND_INIT:
6616 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
6617 APE_HOST_SEG_SIG_MAGIC);
6618 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
6619 APE_HOST_SEG_LEN_MAGIC);
6620 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
6621 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
6622 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
6623 APE_HOST_DRIVER_ID_MAGIC);
6624 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
6625 APE_HOST_BEHAV_NO_PHYLOCK);
6626
6627 event = APE_EVENT_STATUS_STATE_START;
6628 break;
6629 case RESET_KIND_SHUTDOWN:
6630 /* With the interface we are currently using,
6631 * APE does not track driver state. Wiping
6632 * out the HOST SEGMENT SIGNATURE forces
6633 * the APE to assume OS absent status.
6634 */
6635 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
b2aee154 6636
33f401ae
MC
6637 event = APE_EVENT_STATUS_STATE_UNLOAD;
6638 break;
6639 case RESET_KIND_SUSPEND:
6640 event = APE_EVENT_STATUS_STATE_SUSPEND;
6641 break;
6642 default:
6643 return;
0d3031d9
MC
6644 }
6645
6646 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
6647
6648 tg3_ape_send_event(tp, event);
6649}
6650
1da177e4
LT
6651/* tp->lock is held. */
6652static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
6653{
f49639e6
DM
6654 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
6655 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1da177e4
LT
6656
6657 if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
6658 switch (kind) {
6659 case RESET_KIND_INIT:
6660 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6661 DRV_STATE_START);
6662 break;
6663
6664 case RESET_KIND_SHUTDOWN:
6665 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6666 DRV_STATE_UNLOAD);
6667 break;
6668
6669 case RESET_KIND_SUSPEND:
6670 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6671 DRV_STATE_SUSPEND);
6672 break;
6673
6674 default:
6675 break;
855e1111 6676 }
1da177e4 6677 }
0d3031d9
MC
6678
6679 if (kind == RESET_KIND_INIT ||
6680 kind == RESET_KIND_SUSPEND)
6681 tg3_ape_driver_state_change(tp, kind);
1da177e4
LT
6682}
6683
6684/* tp->lock is held. */
6685static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
6686{
6687 if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
6688 switch (kind) {
6689 case RESET_KIND_INIT:
6690 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6691 DRV_STATE_START_DONE);
6692 break;
6693
6694 case RESET_KIND_SHUTDOWN:
6695 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6696 DRV_STATE_UNLOAD_DONE);
6697 break;
6698
6699 default:
6700 break;
855e1111 6701 }
1da177e4 6702 }
0d3031d9
MC
6703
6704 if (kind == RESET_KIND_SHUTDOWN)
6705 tg3_ape_driver_state_change(tp, kind);
1da177e4
LT
6706}
6707
6708/* tp->lock is held. */
6709static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
6710{
6711 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
6712 switch (kind) {
6713 case RESET_KIND_INIT:
6714 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6715 DRV_STATE_START);
6716 break;
6717
6718 case RESET_KIND_SHUTDOWN:
6719 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6720 DRV_STATE_UNLOAD);
6721 break;
6722
6723 case RESET_KIND_SUSPEND:
6724 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6725 DRV_STATE_SUSPEND);
6726 break;
6727
6728 default:
6729 break;
855e1111 6730 }
1da177e4
LT
6731 }
6732}
6733
7a6f4369
MC
6734static int tg3_poll_fw(struct tg3 *tp)
6735{
6736 int i;
6737 u32 val;
6738
b5d3772c 6739 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
0ccead18
GZ
6740 /* Wait up to 20ms for init done. */
6741 for (i = 0; i < 200; i++) {
b5d3772c
MC
6742 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
6743 return 0;
0ccead18 6744 udelay(100);
b5d3772c
MC
6745 }
6746 return -ENODEV;
6747 }
6748
7a6f4369
MC
6749 /* Wait for firmware initialization to complete. */
6750 for (i = 0; i < 100000; i++) {
6751 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
6752 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
6753 break;
6754 udelay(10);
6755 }
6756
6757 /* Chip might not be fitted with firmware. Some Sun onboard
6758 * parts are configured like that. So don't signal the timeout
6759 * of the above loop as an error, but do report the lack of
6760 * running firmware once.
6761 */
6762 if (i >= 100000 &&
6763 !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
6764 tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
6765
05dbe005 6766 netdev_info(tp->dev, "No firmware running\n");
7a6f4369
MC
6767 }
6768
6b10c165
MC
6769 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
6770 /* The 57765 A0 needs a little more
6771 * time to do some important work.
6772 */
6773 mdelay(10);
6774 }
6775
7a6f4369
MC
6776 return 0;
6777}
6778
ee6a99b5
MC
6779/* Save PCI command register before chip reset */
6780static void tg3_save_pci_state(struct tg3 *tp)
6781{
8a6eac90 6782 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
ee6a99b5
MC
6783}
6784
6785/* Restore PCI state after chip reset */
6786static void tg3_restore_pci_state(struct tg3 *tp)
6787{
6788 u32 val;
6789
6790 /* Re-enable indirect register accesses. */
6791 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
6792 tp->misc_host_ctrl);
6793
6794 /* Set MAX PCI retry to zero. */
6795 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
6796 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
6797 (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
6798 val |= PCISTATE_RETRY_SAME_DMA;
0d3031d9
MC
6799 /* Allow reads and writes to the APE register and memory space. */
6800 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
6801 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
6802 PCISTATE_ALLOW_APE_SHMEM_WR |
6803 PCISTATE_ALLOW_APE_PSPACE_WR;
ee6a99b5
MC
6804 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
6805
8a6eac90 6806 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
ee6a99b5 6807
fcb389df
MC
6808 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
6809 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
6810 pcie_set_readrq(tp->pdev, 4096);
6811 else {
6812 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
6813 tp->pci_cacheline_sz);
6814 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
6815 tp->pci_lat_timer);
6816 }
114342f2 6817 }
5f5c51e3 6818
ee6a99b5 6819 /* Make sure PCI-X relaxed ordering bit is clear. */
52f4490c 6820 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
9974a356
MC
6821 u16 pcix_cmd;
6822
6823 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
6824 &pcix_cmd);
6825 pcix_cmd &= ~PCI_X_CMD_ERO;
6826 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
6827 pcix_cmd);
6828 }
ee6a99b5
MC
6829
6830 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
ee6a99b5
MC
6831
6832 /* Chip reset on 5780 will reset MSI enable bit,
6833 * so need to restore it.
6834 */
6835 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
6836 u16 ctrl;
6837
6838 pci_read_config_word(tp->pdev,
6839 tp->msi_cap + PCI_MSI_FLAGS,
6840 &ctrl);
6841 pci_write_config_word(tp->pdev,
6842 tp->msi_cap + PCI_MSI_FLAGS,
6843 ctrl | PCI_MSI_FLAGS_ENABLE);
6844 val = tr32(MSGINT_MODE);
6845 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
6846 }
6847 }
6848}
6849
1da177e4
LT
6850static void tg3_stop_fw(struct tg3 *);
6851
6852/* tp->lock is held. */
6853static int tg3_chip_reset(struct tg3 *tp)
6854{
6855 u32 val;
1ee582d8 6856 void (*write_op)(struct tg3 *, u32, u32);
4f125f42 6857 int i, err;
1da177e4 6858
f49639e6
DM
6859 tg3_nvram_lock(tp);
6860
77b483f1
MC
6861 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
6862
f49639e6
DM
6863 /* No matching tg3_nvram_unlock() after this because
6864 * chip reset below will undo the nvram lock.
6865 */
6866 tp->nvram_lock_cnt = 0;
1da177e4 6867
ee6a99b5
MC
6868 /* GRC_MISC_CFG core clock reset will clear the memory
6869 * enable bit in PCI register 4 and the MSI enable bit
6870 * on some chips, so we save relevant registers here.
6871 */
6872 tg3_save_pci_state(tp);
6873
d9ab5ad1 6874 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
321d32a0 6875 (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
d9ab5ad1
MC
6876 tw32(GRC_FASTBOOT_PC, 0);
6877
1da177e4
LT
6878 /*
6879 * We must avoid the readl() that normally takes place.
6880 * It locks machines, causes machine checks, and other
6881 * fun things. So, temporarily disable the 5701
6882 * hardware workaround, while we do the reset.
6883 */
1ee582d8
MC
6884 write_op = tp->write32;
6885 if (write_op == tg3_write_flush_reg32)
6886 tp->write32 = tg3_write32;
1da177e4 6887
d18edcb2
MC
6888 /* Prevent the irq handler from reading or writing PCI registers
6889 * during chip reset when the memory enable bit in the PCI command
6890 * register may be cleared. The chip does not generate interrupt
6891 * at this time, but the irq handler may still be called due to irq
6892 * sharing or irqpoll.
6893 */
6894 tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
f77a6a8e
MC
6895 for (i = 0; i < tp->irq_cnt; i++) {
6896 struct tg3_napi *tnapi = &tp->napi[i];
6897 if (tnapi->hw_status) {
6898 tnapi->hw_status->status = 0;
6899 tnapi->hw_status->status_tag = 0;
6900 }
6901 tnapi->last_tag = 0;
6902 tnapi->last_irq_tag = 0;
b8fa2f3a 6903 }
d18edcb2 6904 smp_mb();
4f125f42
MC
6905
6906 for (i = 0; i < tp->irq_cnt; i++)
6907 synchronize_irq(tp->napi[i].irq_vec);
d18edcb2 6908
255ca311
MC
6909 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
6910 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
6911 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
6912 }
6913
1da177e4
LT
6914 /* do the reset */
6915 val = GRC_MISC_CFG_CORECLK_RESET;
6916
6917 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
6918 if (tr32(0x7e2c) == 0x60) {
6919 tw32(0x7e2c, 0x20);
6920 }
6921 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
6922 tw32(GRC_MISC_CFG, (1 << 29));
6923 val |= (1 << 29);
6924 }
6925 }
6926
b5d3772c
MC
6927 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
6928 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
6929 tw32(GRC_VCPU_EXT_CTRL,
6930 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
6931 }
6932
1da177e4
LT
6933 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
6934 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
6935 tw32(GRC_MISC_CFG, val);
6936
1ee582d8
MC
6937 /* restore 5701 hardware bug workaround write method */
6938 tp->write32 = write_op;
1da177e4
LT
6939
6940 /* Unfortunately, we have to delay before the PCI read back.
6941 * Some 575X chips even will not respond to a PCI cfg access
6942 * when the reset command is given to the chip.
6943 *
6944 * How do these hardware designers expect things to work
6945 * properly if the PCI write is posted for a long period
6946 * of time? It is always necessary to have some method by
6947 * which a register read back can occur to push the write
6948 * out which does the reset.
6949 *
6950 * For most tg3 variants the trick below was working.
6951 * Ho hum...
6952 */
6953 udelay(120);
6954
6955 /* Flush PCI posted writes. The normal MMIO registers
6956 * are inaccessible at this time so this is the only
6957 * way to make this reliably (actually, this is no longer
6958 * the case, see above). I tried to use indirect
6959 * register read/write but this upset some 5701 variants.
6960 */
6961 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
6962
6963 udelay(120);
6964
5e7dfd0f 6965 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
e7126997
MC
6966 u16 val16;
6967
1da177e4
LT
6968 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
6969 int i;
6970 u32 cfg_val;
6971
6972 /* Wait for link training to complete. */
6973 for (i = 0; i < 5000; i++)
6974 udelay(100);
6975
6976 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
6977 pci_write_config_dword(tp->pdev, 0xc4,
6978 cfg_val | (1 << 15));
6979 }
5e7dfd0f 6980
e7126997
MC
6981 /* Clear the "no snoop" and "relaxed ordering" bits. */
6982 pci_read_config_word(tp->pdev,
6983 tp->pcie_cap + PCI_EXP_DEVCTL,
6984 &val16);
6985 val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
6986 PCI_EXP_DEVCTL_NOSNOOP_EN);
6987 /*
6988 * Older PCIe devices only support the 128 byte
6989 * MPS setting. Enforce the restriction.
5e7dfd0f 6990 */
e7126997
MC
6991 if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
6992 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784))
6993 val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
5e7dfd0f
MC
6994 pci_write_config_word(tp->pdev,
6995 tp->pcie_cap + PCI_EXP_DEVCTL,
e7126997 6996 val16);
5e7dfd0f
MC
6997
6998 pcie_set_readrq(tp->pdev, 4096);
6999
7000 /* Clear error status */
7001 pci_write_config_word(tp->pdev,
7002 tp->pcie_cap + PCI_EXP_DEVSTA,
7003 PCI_EXP_DEVSTA_CED |
7004 PCI_EXP_DEVSTA_NFED |
7005 PCI_EXP_DEVSTA_FED |
7006 PCI_EXP_DEVSTA_URD);
1da177e4
LT
7007 }
7008
ee6a99b5 7009 tg3_restore_pci_state(tp);
1da177e4 7010
d18edcb2
MC
7011 tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
7012
ee6a99b5
MC
7013 val = 0;
7014 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
4cf78e4f 7015 val = tr32(MEMARB_MODE);
ee6a99b5 7016 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
1da177e4
LT
7017
7018 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
7019 tg3_stop_fw(tp);
7020 tw32(0x5000, 0x400);
7021 }
7022
7023 tw32(GRC_MODE, tp->grc_mode);
7024
7025 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
ab0049b4 7026 val = tr32(0xc4);
1da177e4
LT
7027
7028 tw32(0xc4, val | (1 << 15));
7029 }
7030
7031 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
7032 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
7033 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
7034 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
7035 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
7036 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7037 }
7038
7039 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
7040 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
7041 tw32_f(MAC_MODE, tp->mac_mode);
747e8f8b
MC
7042 } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
7043 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
7044 tw32_f(MAC_MODE, tp->mac_mode);
3bda1258
MC
7045 } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
7046 tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
7047 if (tp->mac_mode & MAC_MODE_APE_TX_EN)
7048 tp->mac_mode |= MAC_MODE_TDE_ENABLE;
7049 tw32_f(MAC_MODE, tp->mac_mode);
1da177e4
LT
7050 } else
7051 tw32_f(MAC_MODE, 0);
7052 udelay(40);
7053
77b483f1
MC
7054 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
7055
7a6f4369
MC
7056 err = tg3_poll_fw(tp);
7057 if (err)
7058 return err;
1da177e4 7059
0a9140cf
MC
7060 tg3_mdio_start(tp);
7061
52cdf852
MC
7062 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7063 u8 phy_addr;
7064
7065 phy_addr = tp->phy_addr;
7066 tp->phy_addr = TG3_PHY_PCIE_ADDR;
7067
7068 tg3_writephy(tp, TG3_PCIEPHY_BLOCK_ADDR,
7069 TG3_PCIEPHY_TXB_BLK << TG3_PCIEPHY_BLOCK_SHIFT);
7070 val = TG3_PCIEPHY_TX0CTRL1_TXOCM | TG3_PCIEPHY_TX0CTRL1_RDCTL |
7071 TG3_PCIEPHY_TX0CTRL1_TXCMV | TG3_PCIEPHY_TX0CTRL1_TKSEL |
7072 TG3_PCIEPHY_TX0CTRL1_NB_EN;
7073 tg3_writephy(tp, TG3_PCIEPHY_TX0CTRL1, val);
7074 udelay(10);
7075
7076 tg3_writephy(tp, TG3_PCIEPHY_BLOCK_ADDR,
7077 TG3_PCIEPHY_XGXS_BLK1 << TG3_PCIEPHY_BLOCK_SHIFT);
7078 val = TG3_PCIEPHY_PWRMGMT4_LOWPWR_EN |
7079 TG3_PCIEPHY_PWRMGMT4_L1PLLPD_EN;
7080 tg3_writephy(tp, TG3_PCIEPHY_PWRMGMT4, val);
7081 udelay(10);
7082
7083 tp->phy_addr = phy_addr;
7084 }
7085
1da177e4 7086 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
f6eb9b1f
MC
7087 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
7088 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
b703df6f
MC
7089 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
7090 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765) {
ab0049b4 7091 val = tr32(0x7c00);
1da177e4
LT
7092
7093 tw32(0x7c00, val | (1 << 25));
7094 }
7095
7096 /* Reprobe ASF enable state. */
7097 tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
7098 tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
7099 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
7100 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
7101 u32 nic_cfg;
7102
7103 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
7104 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
7105 tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
4ba526ce 7106 tp->last_event_jiffies = jiffies;
cbf46853 7107 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
1da177e4
LT
7108 tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
7109 }
7110 }
7111
7112 return 0;
7113}
7114
7115/* tp->lock is held. */
7116static void tg3_stop_fw(struct tg3 *tp)
7117{
0d3031d9
MC
7118 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
7119 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
7c5026aa
MC
7120 /* Wait for RX cpu to ACK the previous event. */
7121 tg3_wait_for_event_ack(tp);
1da177e4
LT
7122
7123 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
4ba526ce
MC
7124
7125 tg3_generate_fw_event(tp);
1da177e4 7126
7c5026aa
MC
7127 /* Wait for RX cpu to ACK this event. */
7128 tg3_wait_for_event_ack(tp);
1da177e4
LT
7129 }
7130}
7131
7132/* tp->lock is held. */
944d980e 7133static int tg3_halt(struct tg3 *tp, int kind, int silent)
1da177e4
LT
7134{
7135 int err;
7136
7137 tg3_stop_fw(tp);
7138
944d980e 7139 tg3_write_sig_pre_reset(tp, kind);
1da177e4 7140
b3b7d6be 7141 tg3_abort_hw(tp, silent);
1da177e4
LT
7142 err = tg3_chip_reset(tp);
7143
daba2a63
MC
7144 __tg3_set_mac_addr(tp, 0);
7145
944d980e
MC
7146 tg3_write_sig_legacy(tp, kind);
7147 tg3_write_sig_post_reset(tp, kind);
1da177e4
LT
7148
7149 if (err)
7150 return err;
7151
7152 return 0;
7153}
7154
1da177e4
LT
7155#define RX_CPU_SCRATCH_BASE 0x30000
7156#define RX_CPU_SCRATCH_SIZE 0x04000
7157#define TX_CPU_SCRATCH_BASE 0x34000
7158#define TX_CPU_SCRATCH_SIZE 0x04000
7159
7160/* tp->lock is held. */
7161static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
7162{
7163 int i;
7164
5d9428de
ES
7165 BUG_ON(offset == TX_CPU_BASE &&
7166 (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
1da177e4 7167
b5d3772c
MC
7168 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7169 u32 val = tr32(GRC_VCPU_EXT_CTRL);
7170
7171 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
7172 return 0;
7173 }
1da177e4
LT
7174 if (offset == RX_CPU_BASE) {
7175 for (i = 0; i < 10000; i++) {
7176 tw32(offset + CPU_STATE, 0xffffffff);
7177 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7178 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7179 break;
7180 }
7181
7182 tw32(offset + CPU_STATE, 0xffffffff);
7183 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
7184 udelay(10);
7185 } else {
7186 for (i = 0; i < 10000; i++) {
7187 tw32(offset + CPU_STATE, 0xffffffff);
7188 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7189 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7190 break;
7191 }
7192 }
7193
7194 if (i >= 10000) {
05dbe005
JP
7195 netdev_err(tp->dev, "%s timed out, %s CPU\n",
7196 __func__, offset == RX_CPU_BASE ? "RX" : "TX");
1da177e4
LT
7197 return -ENODEV;
7198 }
ec41c7df
MC
7199
7200 /* Clear firmware's nvram arbitration. */
7201 if (tp->tg3_flags & TG3_FLAG_NVRAM)
7202 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
1da177e4
LT
7203 return 0;
7204}
7205
7206struct fw_info {
077f849d
JSR
7207 unsigned int fw_base;
7208 unsigned int fw_len;
7209 const __be32 *fw_data;
1da177e4
LT
7210};
7211
7212/* tp->lock is held. */
7213static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
7214 int cpu_scratch_size, struct fw_info *info)
7215{
ec41c7df 7216 int err, lock_err, i;
1da177e4
LT
7217 void (*write_op)(struct tg3 *, u32, u32);
7218
7219 if (cpu_base == TX_CPU_BASE &&
7220 (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
5129c3a3
MC
7221 netdev_err(tp->dev,
7222 "%s: Trying to load TX cpu firmware which is 5705\n",
05dbe005 7223 __func__);
1da177e4
LT
7224 return -EINVAL;
7225 }
7226
7227 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
7228 write_op = tg3_write_mem;
7229 else
7230 write_op = tg3_write_indirect_reg32;
7231
1b628151
MC
7232 /* It is possible that bootcode is still loading at this point.
7233 * Get the nvram lock first before halting the cpu.
7234 */
ec41c7df 7235 lock_err = tg3_nvram_lock(tp);
1da177e4 7236 err = tg3_halt_cpu(tp, cpu_base);
ec41c7df
MC
7237 if (!lock_err)
7238 tg3_nvram_unlock(tp);
1da177e4
LT
7239 if (err)
7240 goto out;
7241
7242 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
7243 write_op(tp, cpu_scratch_base + i, 0);
7244 tw32(cpu_base + CPU_STATE, 0xffffffff);
7245 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
077f849d 7246 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
1da177e4 7247 write_op(tp, (cpu_scratch_base +
077f849d 7248 (info->fw_base & 0xffff) +
1da177e4 7249 (i * sizeof(u32))),
077f849d 7250 be32_to_cpu(info->fw_data[i]));
1da177e4
LT
7251
7252 err = 0;
7253
7254out:
1da177e4
LT
7255 return err;
7256}
7257
7258/* tp->lock is held. */
7259static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
7260{
7261 struct fw_info info;
077f849d 7262 const __be32 *fw_data;
1da177e4
LT
7263 int err, i;
7264
077f849d
JSR
7265 fw_data = (void *)tp->fw->data;
7266
7267 /* Firmware blob starts with version numbers, followed by
7268 start address and length. We are setting complete length.
7269 length = end_address_of_bss - start_address_of_text.
7270 Remainder is the blob to be loaded contiguously
7271 from start address. */
7272
7273 info.fw_base = be32_to_cpu(fw_data[1]);
7274 info.fw_len = tp->fw->size - 12;
7275 info.fw_data = &fw_data[3];
1da177e4
LT
7276
7277 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
7278 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
7279 &info);
7280 if (err)
7281 return err;
7282
7283 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
7284 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
7285 &info);
7286 if (err)
7287 return err;
7288
7289 /* Now startup only the RX cpu. */
7290 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
077f849d 7291 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
1da177e4
LT
7292
7293 for (i = 0; i < 5; i++) {
077f849d 7294 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
1da177e4
LT
7295 break;
7296 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7297 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
077f849d 7298 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
1da177e4
LT
7299 udelay(1000);
7300 }
7301 if (i >= 5) {
5129c3a3
MC
7302 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
7303 "should be %08x\n", __func__,
05dbe005 7304 tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
1da177e4
LT
7305 return -ENODEV;
7306 }
7307 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7308 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
7309
7310 return 0;
7311}
7312
1da177e4 7313/* 5705 needs a special version of the TSO firmware. */
1da177e4
LT
7314
7315/* tp->lock is held. */
7316static int tg3_load_tso_firmware(struct tg3 *tp)
7317{
7318 struct fw_info info;
077f849d 7319 const __be32 *fw_data;
1da177e4
LT
7320 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
7321 int err, i;
7322
7323 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
7324 return 0;
7325
077f849d
JSR
7326 fw_data = (void *)tp->fw->data;
7327
7328 /* Firmware blob starts with version numbers, followed by
7329 start address and length. We are setting complete length.
7330 length = end_address_of_bss - start_address_of_text.
7331 Remainder is the blob to be loaded contiguously
7332 from start address. */
7333
7334 info.fw_base = be32_to_cpu(fw_data[1]);
7335 cpu_scratch_size = tp->fw_len;
7336 info.fw_len = tp->fw->size - 12;
7337 info.fw_data = &fw_data[3];
7338
1da177e4 7339 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
7340 cpu_base = RX_CPU_BASE;
7341 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
1da177e4 7342 } else {
1da177e4
LT
7343 cpu_base = TX_CPU_BASE;
7344 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
7345 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
7346 }
7347
7348 err = tg3_load_firmware_cpu(tp, cpu_base,
7349 cpu_scratch_base, cpu_scratch_size,
7350 &info);
7351 if (err)
7352 return err;
7353
7354 /* Now startup the cpu. */
7355 tw32(cpu_base + CPU_STATE, 0xffffffff);
077f849d 7356 tw32_f(cpu_base + CPU_PC, info.fw_base);
1da177e4
LT
7357
7358 for (i = 0; i < 5; i++) {
077f849d 7359 if (tr32(cpu_base + CPU_PC) == info.fw_base)
1da177e4
LT
7360 break;
7361 tw32(cpu_base + CPU_STATE, 0xffffffff);
7362 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
077f849d 7363 tw32_f(cpu_base + CPU_PC, info.fw_base);
1da177e4
LT
7364 udelay(1000);
7365 }
7366 if (i >= 5) {
5129c3a3
MC
7367 netdev_err(tp->dev,
7368 "%s fails to set CPU PC, is %08x should be %08x\n",
05dbe005 7369 __func__, tr32(cpu_base + CPU_PC), info.fw_base);
1da177e4
LT
7370 return -ENODEV;
7371 }
7372 tw32(cpu_base + CPU_STATE, 0xffffffff);
7373 tw32_f(cpu_base + CPU_MODE, 0x00000000);
7374 return 0;
7375}
7376
1da177e4 7377
1da177e4
LT
7378static int tg3_set_mac_addr(struct net_device *dev, void *p)
7379{
7380 struct tg3 *tp = netdev_priv(dev);
7381 struct sockaddr *addr = p;
986e0aeb 7382 int err = 0, skip_mac_1 = 0;
1da177e4 7383
f9804ddb
MC
7384 if (!is_valid_ether_addr(addr->sa_data))
7385 return -EINVAL;
7386
1da177e4
LT
7387 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7388
e75f7c90
MC
7389 if (!netif_running(dev))
7390 return 0;
7391
58712ef9 7392 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
986e0aeb 7393 u32 addr0_high, addr0_low, addr1_high, addr1_low;
58712ef9 7394
986e0aeb
MC
7395 addr0_high = tr32(MAC_ADDR_0_HIGH);
7396 addr0_low = tr32(MAC_ADDR_0_LOW);
7397 addr1_high = tr32(MAC_ADDR_1_HIGH);
7398 addr1_low = tr32(MAC_ADDR_1_LOW);
7399
7400 /* Skip MAC addr 1 if ASF is using it. */
7401 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
7402 !(addr1_high == 0 && addr1_low == 0))
7403 skip_mac_1 = 1;
58712ef9 7404 }
986e0aeb
MC
7405 spin_lock_bh(&tp->lock);
7406 __tg3_set_mac_addr(tp, skip_mac_1);
7407 spin_unlock_bh(&tp->lock);
1da177e4 7408
b9ec6c1b 7409 return err;
1da177e4
LT
7410}
7411
7412/* tp->lock is held. */
7413static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
7414 dma_addr_t mapping, u32 maxlen_flags,
7415 u32 nic_addr)
7416{
7417 tg3_write_mem(tp,
7418 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
7419 ((u64) mapping >> 32));
7420 tg3_write_mem(tp,
7421 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
7422 ((u64) mapping & 0xffffffff));
7423 tg3_write_mem(tp,
7424 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
7425 maxlen_flags);
7426
7427 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
7428 tg3_write_mem(tp,
7429 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
7430 nic_addr);
7431}
7432
7433static void __tg3_set_rx_mode(struct net_device *);
d244c892 7434static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
15f9850d 7435{
b6080e12
MC
7436 int i;
7437
19cfaecc 7438 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) {
b6080e12
MC
7439 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
7440 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
7441 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
b6080e12
MC
7442 } else {
7443 tw32(HOSTCC_TXCOL_TICKS, 0);
7444 tw32(HOSTCC_TXMAX_FRAMES, 0);
7445 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
19cfaecc 7446 }
b6080e12 7447
19cfaecc
MC
7448 if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
7449 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
7450 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
7451 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
7452 } else {
b6080e12
MC
7453 tw32(HOSTCC_RXCOL_TICKS, 0);
7454 tw32(HOSTCC_RXMAX_FRAMES, 0);
7455 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
15f9850d 7456 }
b6080e12 7457
15f9850d
DM
7458 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
7459 u32 val = ec->stats_block_coalesce_usecs;
7460
b6080e12
MC
7461 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
7462 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
7463
15f9850d
DM
7464 if (!netif_carrier_ok(tp->dev))
7465 val = 0;
7466
7467 tw32(HOSTCC_STAT_COAL_TICKS, val);
7468 }
b6080e12
MC
7469
7470 for (i = 0; i < tp->irq_cnt - 1; i++) {
7471 u32 reg;
7472
7473 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
7474 tw32(reg, ec->rx_coalesce_usecs);
b6080e12
MC
7475 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
7476 tw32(reg, ec->rx_max_coalesced_frames);
b6080e12
MC
7477 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
7478 tw32(reg, ec->rx_max_coalesced_frames_irq);
19cfaecc
MC
7479
7480 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
7481 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
7482 tw32(reg, ec->tx_coalesce_usecs);
7483 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
7484 tw32(reg, ec->tx_max_coalesced_frames);
7485 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
7486 tw32(reg, ec->tx_max_coalesced_frames_irq);
7487 }
b6080e12
MC
7488 }
7489
7490 for (; i < tp->irq_max - 1; i++) {
7491 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
b6080e12 7492 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
b6080e12 7493 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
19cfaecc
MC
7494
7495 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
7496 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
7497 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
7498 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
7499 }
b6080e12 7500 }
15f9850d 7501}
1da177e4 7502
2d31ecaf
MC
7503/* tp->lock is held. */
7504static void tg3_rings_reset(struct tg3 *tp)
7505{
7506 int i;
f77a6a8e 7507 u32 stblk, txrcb, rxrcb, limit;
2d31ecaf
MC
7508 struct tg3_napi *tnapi = &tp->napi[0];
7509
7510 /* Disable all transmit rings but the first. */
7511 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
7512 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
b703df6f
MC
7513 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
7514 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
2d31ecaf
MC
7515 else
7516 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7517
7518 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7519 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
7520 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
7521 BDINFO_FLAGS_DISABLED);
7522
7523
7524 /* Disable all receive return rings but the first. */
f6eb9b1f
MC
7525 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
7526 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
7527 else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
2d31ecaf 7528 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
b703df6f
MC
7529 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
7530 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
2d31ecaf
MC
7531 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
7532 else
7533 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7534
7535 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7536 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
7537 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
7538 BDINFO_FLAGS_DISABLED);
7539
7540 /* Disable interrupts */
7541 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
7542
7543 /* Zero mailbox registers. */
f77a6a8e
MC
7544 if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
7545 for (i = 1; i < TG3_IRQ_MAX_VECS; i++) {
7546 tp->napi[i].tx_prod = 0;
7547 tp->napi[i].tx_cons = 0;
c2353a32
MC
7548 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
7549 tw32_mailbox(tp->napi[i].prodmbox, 0);
f77a6a8e
MC
7550 tw32_rx_mbox(tp->napi[i].consmbox, 0);
7551 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
7552 }
c2353a32
MC
7553 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))
7554 tw32_mailbox(tp->napi[0].prodmbox, 0);
f77a6a8e
MC
7555 } else {
7556 tp->napi[0].tx_prod = 0;
7557 tp->napi[0].tx_cons = 0;
7558 tw32_mailbox(tp->napi[0].prodmbox, 0);
7559 tw32_rx_mbox(tp->napi[0].consmbox, 0);
7560 }
2d31ecaf
MC
7561
7562 /* Make sure the NIC-based send BD rings are disabled. */
7563 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
7564 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
7565 for (i = 0; i < 16; i++)
7566 tw32_tx_mbox(mbox + i * 8, 0);
7567 }
7568
7569 txrcb = NIC_SRAM_SEND_RCB;
7570 rxrcb = NIC_SRAM_RCV_RET_RCB;
7571
7572 /* Clear status block in ram. */
7573 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7574
7575 /* Set status block DMA address */
7576 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
7577 ((u64) tnapi->status_mapping >> 32));
7578 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
7579 ((u64) tnapi->status_mapping & 0xffffffff));
7580
f77a6a8e
MC
7581 if (tnapi->tx_ring) {
7582 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7583 (TG3_TX_RING_SIZE <<
7584 BDINFO_FLAGS_MAXLEN_SHIFT),
7585 NIC_SRAM_TX_BUFFER_DESC);
7586 txrcb += TG3_BDINFO_SIZE;
7587 }
7588
7589 if (tnapi->rx_rcb) {
7590 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7591 (TG3_RX_RCB_RING_SIZE(tp) <<
7592 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
7593 rxrcb += TG3_BDINFO_SIZE;
7594 }
7595
7596 stblk = HOSTCC_STATBLCK_RING1;
2d31ecaf 7597
f77a6a8e
MC
7598 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
7599 u64 mapping = (u64)tnapi->status_mapping;
7600 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
7601 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
7602
7603 /* Clear status block in ram. */
7604 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7605
19cfaecc
MC
7606 if (tnapi->tx_ring) {
7607 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7608 (TG3_TX_RING_SIZE <<
7609 BDINFO_FLAGS_MAXLEN_SHIFT),
7610 NIC_SRAM_TX_BUFFER_DESC);
7611 txrcb += TG3_BDINFO_SIZE;
7612 }
f77a6a8e
MC
7613
7614 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7615 (TG3_RX_RCB_RING_SIZE(tp) <<
7616 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
7617
7618 stblk += 8;
f77a6a8e
MC
7619 rxrcb += TG3_BDINFO_SIZE;
7620 }
2d31ecaf
MC
7621}
7622
1da177e4 7623/* tp->lock is held. */
8e7a22e3 7624static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
1da177e4
LT
7625{
7626 u32 val, rdmac_mode;
7627 int i, err, limit;
21f581a5 7628 struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
1da177e4
LT
7629
7630 tg3_disable_ints(tp);
7631
7632 tg3_stop_fw(tp);
7633
7634 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
7635
859a5887 7636 if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)
e6de8ad1 7637 tg3_abort_hw(tp, 1);
1da177e4 7638
603f1173 7639 if (reset_phy)
d4d2c558
MC
7640 tg3_phy_reset(tp);
7641
1da177e4
LT
7642 err = tg3_chip_reset(tp);
7643 if (err)
7644 return err;
7645
7646 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
7647
bcb37f6c 7648 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
d30cdd28
MC
7649 val = tr32(TG3_CPMU_CTRL);
7650 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
7651 tw32(TG3_CPMU_CTRL, val);
9acb961e
MC
7652
7653 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
7654 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
7655 val |= CPMU_LSPD_10MB_MACCLK_6_25;
7656 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
7657
7658 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
7659 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
7660 val |= CPMU_LNK_AWARE_MACCLK_6_25;
7661 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
7662
7663 val = tr32(TG3_CPMU_HST_ACC);
7664 val &= ~CPMU_HST_ACC_MACCLK_MASK;
7665 val |= CPMU_HST_ACC_MACCLK_6_25;
7666 tw32(TG3_CPMU_HST_ACC, val);
d30cdd28
MC
7667 }
7668
33466d93
MC
7669 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7670 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
7671 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
7672 PCIE_PWR_MGMT_L1_THRESH_4MS;
7673 tw32(PCIE_PWR_MGMT_THRESH, val);
521e6b90
MC
7674
7675 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
7676 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
7677
7678 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
33466d93 7679
f40386c8
MC
7680 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7681 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
255ca311
MC
7682 }
7683
614b0590
MC
7684 if (tp->tg3_flags3 & TG3_FLG3_L1PLLPD_EN) {
7685 u32 grc_mode = tr32(GRC_MODE);
7686
7687 /* Access the lower 1K of PL PCIE block registers. */
7688 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
7689 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
7690
7691 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
7692 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
7693 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
7694
7695 tw32(GRC_MODE, grc_mode);
7696 }
7697
cea46462
MC
7698 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
7699 u32 grc_mode = tr32(GRC_MODE);
7700
7701 /* Access the lower 1K of PL PCIE block registers. */
7702 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
7703 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
7704
7705 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5);
7706 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
7707 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
7708
7709 tw32(GRC_MODE, grc_mode);
a977dbe8
MC
7710
7711 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
7712 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
7713 val |= CPMU_LSPD_10MB_MACCLK_6_25;
7714 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
cea46462
MC
7715 }
7716
1da177e4
LT
7717 /* This works around an issue with Athlon chipsets on
7718 * B3 tigon3 silicon. This bit has no effect on any
7719 * other revision. But do not set this on PCI Express
795d01c5 7720 * chips and don't even touch the clocks if the CPMU is present.
1da177e4 7721 */
795d01c5
MC
7722 if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
7723 if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
7724 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
7725 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7726 }
1da177e4
LT
7727
7728 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
7729 (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
7730 val = tr32(TG3PCI_PCISTATE);
7731 val |= PCISTATE_RETRY_SAME_DMA;
7732 tw32(TG3PCI_PCISTATE, val);
7733 }
7734
0d3031d9
MC
7735 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
7736 /* Allow reads and writes to the
7737 * APE register and memory space.
7738 */
7739 val = tr32(TG3PCI_PCISTATE);
7740 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
7741 PCISTATE_ALLOW_APE_SHMEM_WR |
7742 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
7743 tw32(TG3PCI_PCISTATE, val);
7744 }
7745
1da177e4
LT
7746 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
7747 /* Enable some hw fixes. */
7748 val = tr32(TG3PCI_MSI_DATA);
7749 val |= (1 << 26) | (1 << 28) | (1 << 29);
7750 tw32(TG3PCI_MSI_DATA, val);
7751 }
7752
7753 /* Descriptor ring init may make accesses to the
7754 * NIC SRAM area to setup the TX descriptors, so we
7755 * can only do this after the hardware has been
7756 * successfully reset.
7757 */
32d8c572
MC
7758 err = tg3_init_rings(tp);
7759 if (err)
7760 return err;
1da177e4 7761
b703df6f
MC
7762 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
7763 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
cbf9ca6c
MC
7764 val = tr32(TG3PCI_DMA_RW_CTRL) &
7765 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
1a319025
MC
7766 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
7767 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
cbf9ca6c
MC
7768 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
7769 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
7770 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
d30cdd28
MC
7771 /* This value is determined during the probe time DMA
7772 * engine test, tg3_test_dma.
7773 */
7774 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
7775 }
1da177e4
LT
7776
7777 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
7778 GRC_MODE_4X_NIC_SEND_RINGS |
7779 GRC_MODE_NO_TX_PHDR_CSUM |
7780 GRC_MODE_NO_RX_PHDR_CSUM);
7781 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
d2d746f8
MC
7782
7783 /* Pseudo-header checksum is done by hardware logic and not
7784 * the offload processers, so make the chip do the pseudo-
7785 * header checksums on receive. For transmit it is more
7786 * convenient to do the pseudo-header checksum in software
7787 * as Linux does that on transmit for us in all cases.
7788 */
7789 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
1da177e4
LT
7790
7791 tw32(GRC_MODE,
7792 tp->grc_mode |
7793 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
7794
7795 /* Setup the timer prescalar register. Clock is always 66Mhz. */
7796 val = tr32(GRC_MISC_CFG);
7797 val &= ~0xff;
7798 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
7799 tw32(GRC_MISC_CFG, val);
7800
7801 /* Initialize MBUF/DESC pool. */
cbf46853 7802 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
1da177e4
LT
7803 /* Do nothing. */
7804 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
7805 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
7806 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
7807 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
7808 else
7809 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
7810 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
7811 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
859a5887 7812 } else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
1da177e4
LT
7813 int fw_len;
7814
077f849d 7815 fw_len = tp->fw_len;
1da177e4
LT
7816 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
7817 tw32(BUFMGR_MB_POOL_ADDR,
7818 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
7819 tw32(BUFMGR_MB_POOL_SIZE,
7820 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
7821 }
1da177e4 7822
0f893dc6 7823 if (tp->dev->mtu <= ETH_DATA_LEN) {
1da177e4
LT
7824 tw32(BUFMGR_MB_RDMA_LOW_WATER,
7825 tp->bufmgr_config.mbuf_read_dma_low_water);
7826 tw32(BUFMGR_MB_MACRX_LOW_WATER,
7827 tp->bufmgr_config.mbuf_mac_rx_low_water);
7828 tw32(BUFMGR_MB_HIGH_WATER,
7829 tp->bufmgr_config.mbuf_high_water);
7830 } else {
7831 tw32(BUFMGR_MB_RDMA_LOW_WATER,
7832 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
7833 tw32(BUFMGR_MB_MACRX_LOW_WATER,
7834 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
7835 tw32(BUFMGR_MB_HIGH_WATER,
7836 tp->bufmgr_config.mbuf_high_water_jumbo);
7837 }
7838 tw32(BUFMGR_DMA_LOW_WATER,
7839 tp->bufmgr_config.dma_low_water);
7840 tw32(BUFMGR_DMA_HIGH_WATER,
7841 tp->bufmgr_config.dma_high_water);
7842
7843 tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
7844 for (i = 0; i < 2000; i++) {
7845 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
7846 break;
7847 udelay(10);
7848 }
7849 if (i >= 2000) {
05dbe005 7850 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
1da177e4
LT
7851 return -ENODEV;
7852 }
7853
7854 /* Setup replenish threshold. */
f92905de
MC
7855 val = tp->rx_pending / 8;
7856 if (val == 0)
7857 val = 1;
7858 else if (val > tp->rx_std_max_post)
7859 val = tp->rx_std_max_post;
b5d3772c
MC
7860 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7861 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
7862 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
7863
7864 if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
7865 val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
7866 }
f92905de
MC
7867
7868 tw32(RCVBDI_STD_THRESH, val);
1da177e4
LT
7869
7870 /* Initialize TG3_BDINFO's at:
7871 * RCVDBDI_STD_BD: standard eth size rx ring
7872 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
7873 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
7874 *
7875 * like so:
7876 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
7877 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
7878 * ring attribute flags
7879 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
7880 *
7881 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
7882 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
7883 *
7884 * The size of each ring is fixed in the firmware, but the location is
7885 * configurable.
7886 */
7887 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 7888 ((u64) tpr->rx_std_mapping >> 32));
1da177e4 7889 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 7890 ((u64) tpr->rx_std_mapping & 0xffffffff));
13fa95b0 7891 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
87668d35
MC
7892 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
7893 NIC_SRAM_RX_BUFFER_DESC);
1da177e4 7894
fdb72b38
MC
7895 /* Disable the mini ring */
7896 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
1da177e4
LT
7897 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
7898 BDINFO_FLAGS_DISABLED);
7899
fdb72b38
MC
7900 /* Program the jumbo buffer descriptor ring control
7901 * blocks on those devices that have them.
7902 */
8f666b07 7903 if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
fdb72b38 7904 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
1da177e4
LT
7905 /* Setup replenish threshold. */
7906 tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
7907
0f893dc6 7908 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
1da177e4 7909 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 7910 ((u64) tpr->rx_jmb_mapping >> 32));
1da177e4 7911 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 7912 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
1da177e4 7913 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
79ed5ac7
MC
7914 (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
7915 BDINFO_FLAGS_USE_EXT_RECV);
5fd68fbd 7916 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
87668d35
MC
7917 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
7918 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
1da177e4
LT
7919 } else {
7920 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
7921 BDINFO_FLAGS_DISABLED);
7922 }
7923
b703df6f
MC
7924 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
7925 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
f6eb9b1f 7926 val = (RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT) |
04380d40 7927 (TG3_RX_STD_DMA_SZ << 2);
f6eb9b1f 7928 else
04380d40 7929 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38
MC
7930 } else
7931 val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
7932
7933 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
1da177e4 7934
411da640 7935 tpr->rx_std_prod_idx = tp->rx_pending;
66711e66 7936 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
1da177e4 7937
411da640 7938 tpr->rx_jmb_prod_idx = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
21f581a5 7939 tp->rx_jumbo_pending : 0;
66711e66 7940 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
1da177e4 7941
b703df6f
MC
7942 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
7943 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
f6eb9b1f
MC
7944 tw32(STD_REPLENISH_LWM, 32);
7945 tw32(JMB_REPLENISH_LWM, 16);
7946 }
7947
2d31ecaf
MC
7948 tg3_rings_reset(tp);
7949
1da177e4 7950 /* Initialize MAC address and backoff seed. */
986e0aeb 7951 __tg3_set_mac_addr(tp, 0);
1da177e4
LT
7952
7953 /* MTU + ethernet header + FCS + optional VLAN tag */
f7b493e0
MC
7954 tw32(MAC_RX_MTU_SIZE,
7955 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
1da177e4
LT
7956
7957 /* The slot time is changed by tg3_setup_phy if we
7958 * run at gigabit with half duplex.
7959 */
7960 tw32(MAC_TX_LENGTHS,
7961 (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
7962 (6 << TX_LENGTHS_IPG_SHIFT) |
7963 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
7964
7965 /* Receive rules. */
7966 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
7967 tw32(RCVLPC_CONFIG, 0x0181);
7968
7969 /* Calculate RDMAC_MODE setting early, we need it to determine
7970 * the RCVLPC_STATE_ENABLE mask.
7971 */
7972 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
7973 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
7974 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
7975 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
7976 RDMAC_MODE_LNGREAD_ENAB);
85e94ced 7977
0339e4e3
MC
7978 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
7979 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
7980
57e6983c 7981 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0
MC
7982 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
7983 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
d30cdd28
MC
7984 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
7985 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
7986 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
7987
85e94ced
MC
7988 /* If statement applies to 5705 and 5750 PCI devices only */
7989 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
7990 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
7991 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
1da177e4 7992 if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
c13e3713 7993 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
7994 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
7995 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
7996 !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
7997 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
7998 }
7999 }
8000
85e94ced
MC
8001 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
8002 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8003
1da177e4 8004 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
027455ad
MC
8005 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
8006
e849cdc3
MC
8007 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
8008 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
027455ad
MC
8009 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
8010 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
1da177e4
LT
8011
8012 /* Receive/send statistics. */
1661394e
MC
8013 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
8014 val = tr32(RCVLPC_STATS_ENABLE);
8015 val &= ~RCVLPC_STATSENAB_DACK_FIX;
8016 tw32(RCVLPC_STATS_ENABLE, val);
8017 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
8018 (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
1da177e4
LT
8019 val = tr32(RCVLPC_STATS_ENABLE);
8020 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
8021 tw32(RCVLPC_STATS_ENABLE, val);
8022 } else {
8023 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
8024 }
8025 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
8026 tw32(SNDDATAI_STATSENAB, 0xffffff);
8027 tw32(SNDDATAI_STATSCTRL,
8028 (SNDDATAI_SCTRL_ENABLE |
8029 SNDDATAI_SCTRL_FASTUPD));
8030
8031 /* Setup host coalescing engine. */
8032 tw32(HOSTCC_MODE, 0);
8033 for (i = 0; i < 2000; i++) {
8034 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
8035 break;
8036 udelay(10);
8037 }
8038
d244c892 8039 __tg3_set_coalesce(tp, &tp->coal);
1da177e4 8040
1da177e4
LT
8041 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
8042 /* Status/statistics block address. See tg3_timer,
8043 * the tg3_periodic_fetch_stats call there, and
8044 * tg3_get_stats to see how this works for 5705/5750 chips.
8045 */
1da177e4
LT
8046 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8047 ((u64) tp->stats_mapping >> 32));
8048 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8049 ((u64) tp->stats_mapping & 0xffffffff));
8050 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
2d31ecaf 8051
1da177e4 8052 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
2d31ecaf
MC
8053
8054 /* Clear statistics and status block memory areas */
8055 for (i = NIC_SRAM_STATS_BLK;
8056 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
8057 i += sizeof(u32)) {
8058 tg3_write_mem(tp, i, 0);
8059 udelay(40);
8060 }
1da177e4
LT
8061 }
8062
8063 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
8064
8065 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
8066 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
8067 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
8068 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
8069
c94e3941
MC
8070 if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
8071 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
8072 /* reset to prevent losing 1st rx packet intermittently */
8073 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8074 udelay(10);
8075 }
8076
3bda1258
MC
8077 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
8078 tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
8079 else
8080 tp->mac_mode = 0;
8081 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
1da177e4 8082 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
e8f3f6ca
MC
8083 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
8084 !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
8085 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
8086 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
1da177e4
LT
8087 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
8088 udelay(40);
8089
314fba34 8090 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
9d26e213 8091 * If TG3_FLG2_IS_NIC is zero, we should read the
314fba34
MC
8092 * register to preserve the GPIO settings for LOMs. The GPIOs,
8093 * whether used as inputs or outputs, are set by boot code after
8094 * reset.
8095 */
9d26e213 8096 if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
314fba34
MC
8097 u32 gpio_mask;
8098
9d26e213
MC
8099 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
8100 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
8101 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
3e7d83bc
MC
8102
8103 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
8104 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
8105 GRC_LCLCTRL_GPIO_OUTPUT3;
8106
af36e6b6
MC
8107 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
8108 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
8109
aaf84465 8110 tp->grc_local_ctrl &= ~gpio_mask;
314fba34
MC
8111 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
8112
8113 /* GPIO1 must be driven high for eeprom write protect */
9d26e213
MC
8114 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
8115 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
8116 GRC_LCLCTRL_GPIO_OUTPUT1);
314fba34 8117 }
1da177e4
LT
8118 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8119 udelay(100);
8120
baf8a94a
MC
8121 if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX) {
8122 val = tr32(MSGINT_MODE);
8123 val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
8124 tw32(MSGINT_MODE, val);
8125 }
8126
1da177e4
LT
8127 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
8128 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
8129 udelay(40);
8130 }
8131
8132 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
8133 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
8134 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
8135 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
8136 WDMAC_MODE_LNGREAD_ENAB);
8137
85e94ced
MC
8138 /* If statement applies to 5705 and 5750 PCI devices only */
8139 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8140 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
8141 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
29ea095f 8142 if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
1da177e4
LT
8143 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
8144 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
8145 /* nothing */
8146 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
8147 !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
8148 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
8149 val |= WDMAC_MODE_RX_ACCEL;
8150 }
8151 }
8152
d9ab5ad1 8153 /* Enable host coalescing bug fix */
321d32a0 8154 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
f51f3562 8155 val |= WDMAC_MODE_STATUS_TAG_FIX;
d9ab5ad1 8156
788a035e
MC
8157 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
8158 val |= WDMAC_MODE_BURST_ALL_DATA;
8159
1da177e4
LT
8160 tw32_f(WDMAC_MODE, val);
8161 udelay(40);
8162
9974a356
MC
8163 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
8164 u16 pcix_cmd;
8165
8166 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8167 &pcix_cmd);
1da177e4 8168 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
9974a356
MC
8169 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
8170 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8171 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
9974a356
MC
8172 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
8173 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8174 }
9974a356
MC
8175 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8176 pcix_cmd);
1da177e4
LT
8177 }
8178
8179 tw32_f(RDMAC_MODE, rdmac_mode);
8180 udelay(40);
8181
8182 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
8183 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
8184 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
9936bcf6
MC
8185
8186 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
8187 tw32(SNDDATAC_MODE,
8188 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
8189 else
8190 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
8191
1da177e4
LT
8192 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
8193 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
8194 tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
8195 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
1da177e4
LT
8196 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
8197 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
baf8a94a 8198 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
19cfaecc 8199 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
baf8a94a
MC
8200 val |= SNDBDI_MODE_MULTI_TXQ_EN;
8201 tw32(SNDBDI_MODE, val);
1da177e4
LT
8202 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
8203
8204 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
8205 err = tg3_load_5701_a0_firmware_fix(tp);
8206 if (err)
8207 return err;
8208 }
8209
1da177e4
LT
8210 if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
8211 err = tg3_load_tso_firmware(tp);
8212 if (err)
8213 return err;
8214 }
1da177e4
LT
8215
8216 tp->tx_mode = TX_MODE_ENABLE;
b1d05210
MC
8217 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
8218 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
8219 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
1da177e4
LT
8220 tw32_f(MAC_TX_MODE, tp->tx_mode);
8221 udelay(100);
8222
baf8a94a
MC
8223 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
8224 u32 reg = MAC_RSS_INDIR_TBL_0;
8225 u8 *ent = (u8 *)&val;
8226
8227 /* Setup the indirection table */
8228 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
8229 int idx = i % sizeof(val);
8230
2601d8a0 8231 ent[idx] = (i % (tp->irq_cnt - 1)) + 1;
baf8a94a
MC
8232 if (idx == sizeof(val) - 1) {
8233 tw32(reg, val);
8234 reg += 4;
8235 }
8236 }
8237
8238 /* Setup the "secret" hash key. */
8239 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
8240 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
8241 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
8242 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
8243 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
8244 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
8245 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
8246 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
8247 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
8248 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
8249 }
8250
1da177e4 8251 tp->rx_mode = RX_MODE_ENABLE;
321d32a0 8252 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
af36e6b6
MC
8253 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
8254
baf8a94a
MC
8255 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
8256 tp->rx_mode |= RX_MODE_RSS_ENABLE |
8257 RX_MODE_RSS_ITBL_HASH_BITS_7 |
8258 RX_MODE_RSS_IPV6_HASH_EN |
8259 RX_MODE_RSS_TCP_IPV6_HASH_EN |
8260 RX_MODE_RSS_IPV4_HASH_EN |
8261 RX_MODE_RSS_TCP_IPV4_HASH_EN;
8262
1da177e4
LT
8263 tw32_f(MAC_RX_MODE, tp->rx_mode);
8264 udelay(10);
8265
1da177e4
LT
8266 tw32(MAC_LED_CTRL, tp->led_ctrl);
8267
8268 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
c94e3941 8269 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
1da177e4
LT
8270 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8271 udelay(10);
8272 }
8273 tw32_f(MAC_RX_MODE, tp->rx_mode);
8274 udelay(10);
8275
8276 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
8277 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
8278 !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
8279 /* Set drive transmission level to 1.2V */
8280 /* only if the signal pre-emphasis bit is not set */
8281 val = tr32(MAC_SERDES_CFG);
8282 val &= 0xfffff000;
8283 val |= 0x880;
8284 tw32(MAC_SERDES_CFG, val);
8285 }
8286 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
8287 tw32(MAC_SERDES_CFG, 0x616000);
8288 }
8289
8290 /* Prevent chip from dropping frames when flow control
8291 * is enabled.
8292 */
666bc831
MC
8293 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8294 val = 1;
8295 else
8296 val = 2;
8297 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
1da177e4
LT
8298
8299 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
8300 (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
8301 /* Use hardware link auto-negotiation */
8302 tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
8303 }
8304
d4d2c558
MC
8305 if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
8306 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
8307 u32 tmp;
8308
8309 tmp = tr32(SERDES_RX_CTRL);
8310 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
8311 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
8312 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
8313 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8314 }
8315
dd477003
MC
8316 if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
8317 if (tp->link_config.phy_is_low_power) {
8318 tp->link_config.phy_is_low_power = 0;
8319 tp->link_config.speed = tp->link_config.orig_speed;
8320 tp->link_config.duplex = tp->link_config.orig_duplex;
8321 tp->link_config.autoneg = tp->link_config.orig_autoneg;
8322 }
1da177e4 8323
dd477003
MC
8324 err = tg3_setup_phy(tp, 0);
8325 if (err)
8326 return err;
1da177e4 8327
dd477003 8328 if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
7f97a4bd 8329 !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)) {
dd477003
MC
8330 u32 tmp;
8331
8332 /* Clear CRC stats. */
8333 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
8334 tg3_writephy(tp, MII_TG3_TEST1,
8335 tmp | MII_TG3_TEST1_CRC_EN);
8336 tg3_readphy(tp, 0x14, &tmp);
8337 }
1da177e4
LT
8338 }
8339 }
8340
8341 __tg3_set_rx_mode(tp->dev);
8342
8343 /* Initialize receive rules. */
8344 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
8345 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
8346 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
8347 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
8348
4cf78e4f 8349 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
a4e2b347 8350 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
1da177e4
LT
8351 limit = 8;
8352 else
8353 limit = 16;
8354 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
8355 limit -= 4;
8356 switch (limit) {
8357 case 16:
8358 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
8359 case 15:
8360 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
8361 case 14:
8362 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
8363 case 13:
8364 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
8365 case 12:
8366 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
8367 case 11:
8368 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
8369 case 10:
8370 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
8371 case 9:
8372 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
8373 case 8:
8374 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
8375 case 7:
8376 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
8377 case 6:
8378 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
8379 case 5:
8380 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
8381 case 4:
8382 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
8383 case 3:
8384 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
8385 case 2:
8386 case 1:
8387
8388 default:
8389 break;
855e1111 8390 }
1da177e4 8391
9ce768ea
MC
8392 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
8393 /* Write our heartbeat update interval to APE. */
8394 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
8395 APE_HOST_HEARTBEAT_INT_DISABLE);
0d3031d9 8396
1da177e4
LT
8397 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
8398
1da177e4
LT
8399 return 0;
8400}
8401
8402/* Called at device open time to get the chip ready for
8403 * packet processing. Invoked with tp->lock held.
8404 */
8e7a22e3 8405static int tg3_init_hw(struct tg3 *tp, int reset_phy)
1da177e4 8406{
1da177e4
LT
8407 tg3_switch_clocks(tp);
8408
8409 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
8410
2f751b67 8411 return tg3_reset_hw(tp, reset_phy);
1da177e4
LT
8412}
8413
8414#define TG3_STAT_ADD32(PSTAT, REG) \
8415do { u32 __val = tr32(REG); \
8416 (PSTAT)->low += __val; \
8417 if ((PSTAT)->low < __val) \
8418 (PSTAT)->high += 1; \
8419} while (0)
8420
8421static void tg3_periodic_fetch_stats(struct tg3 *tp)
8422{
8423 struct tg3_hw_stats *sp = tp->hw_stats;
8424
8425 if (!netif_carrier_ok(tp->dev))
8426 return;
8427
8428 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
8429 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
8430 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
8431 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
8432 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
8433 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
8434 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
8435 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
8436 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
8437 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
8438 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
8439 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
8440 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
8441
8442 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
8443 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
8444 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
8445 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
8446 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
8447 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
8448 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
8449 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
8450 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
8451 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
8452 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
8453 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
8454 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
8455 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
463d305b
MC
8456
8457 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
8458 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
8459 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
1da177e4
LT
8460}
8461
8462static void tg3_timer(unsigned long __opaque)
8463{
8464 struct tg3 *tp = (struct tg3 *) __opaque;
1da177e4 8465
f475f163
MC
8466 if (tp->irq_sync)
8467 goto restart_timer;
8468
f47c11ee 8469 spin_lock(&tp->lock);
1da177e4 8470
fac9b83e
DM
8471 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
8472 /* All of this garbage is because when using non-tagged
8473 * IRQ status the mailbox/status_block protocol the chip
8474 * uses with the cpu is race prone.
8475 */
898a56f8 8476 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
fac9b83e
DM
8477 tw32(GRC_LOCAL_CTRL,
8478 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
8479 } else {
8480 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 8481 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
fac9b83e 8482 }
1da177e4 8483
fac9b83e
DM
8484 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
8485 tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
f47c11ee 8486 spin_unlock(&tp->lock);
fac9b83e
DM
8487 schedule_work(&tp->reset_task);
8488 return;
8489 }
1da177e4
LT
8490 }
8491
1da177e4
LT
8492 /* This part only runs once per second. */
8493 if (!--tp->timer_counter) {
fac9b83e
DM
8494 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
8495 tg3_periodic_fetch_stats(tp);
8496
1da177e4
LT
8497 if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
8498 u32 mac_stat;
8499 int phy_event;
8500
8501 mac_stat = tr32(MAC_STATUS);
8502
8503 phy_event = 0;
8504 if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
8505 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
8506 phy_event = 1;
8507 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
8508 phy_event = 1;
8509
8510 if (phy_event)
8511 tg3_setup_phy(tp, 0);
8512 } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
8513 u32 mac_stat = tr32(MAC_STATUS);
8514 int need_setup = 0;
8515
8516 if (netif_carrier_ok(tp->dev) &&
8517 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
8518 need_setup = 1;
8519 }
8520 if (! netif_carrier_ok(tp->dev) &&
8521 (mac_stat & (MAC_STATUS_PCS_SYNCED |
8522 MAC_STATUS_SIGNAL_DET))) {
8523 need_setup = 1;
8524 }
8525 if (need_setup) {
3d3ebe74
MC
8526 if (!tp->serdes_counter) {
8527 tw32_f(MAC_MODE,
8528 (tp->mac_mode &
8529 ~MAC_MODE_PORT_MODE_MASK));
8530 udelay(40);
8531 tw32_f(MAC_MODE, tp->mac_mode);
8532 udelay(40);
8533 }
1da177e4
LT
8534 tg3_setup_phy(tp, 0);
8535 }
747e8f8b
MC
8536 } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
8537 tg3_serdes_parallel_detect(tp);
1da177e4
LT
8538
8539 tp->timer_counter = tp->timer_multiplier;
8540 }
8541
130b8e4d
MC
8542 /* Heartbeat is only sent once every 2 seconds.
8543 *
8544 * The heartbeat is to tell the ASF firmware that the host
8545 * driver is still alive. In the event that the OS crashes,
8546 * ASF needs to reset the hardware to free up the FIFO space
8547 * that may be filled with rx packets destined for the host.
8548 * If the FIFO is full, ASF will no longer function properly.
8549 *
8550 * Unintended resets have been reported on real time kernels
8551 * where the timer doesn't run on time. Netpoll will also have
8552 * same problem.
8553 *
8554 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
8555 * to check the ring condition when the heartbeat is expiring
8556 * before doing the reset. This will prevent most unintended
8557 * resets.
8558 */
1da177e4 8559 if (!--tp->asf_counter) {
bc7959b2
MC
8560 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
8561 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
7c5026aa
MC
8562 tg3_wait_for_event_ack(tp);
8563
bbadf503 8564 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
130b8e4d 8565 FWCMD_NICDRV_ALIVE3);
bbadf503 8566 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
c6cdf436
MC
8567 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
8568 TG3_FW_UPDATE_TIMEOUT_SEC);
4ba526ce
MC
8569
8570 tg3_generate_fw_event(tp);
1da177e4
LT
8571 }
8572 tp->asf_counter = tp->asf_multiplier;
8573 }
8574
f47c11ee 8575 spin_unlock(&tp->lock);
1da177e4 8576
f475f163 8577restart_timer:
1da177e4
LT
8578 tp->timer.expires = jiffies + tp->timer_offset;
8579 add_timer(&tp->timer);
8580}
8581
4f125f42 8582static int tg3_request_irq(struct tg3 *tp, int irq_num)
fcfa0a32 8583{
7d12e780 8584 irq_handler_t fn;
fcfa0a32 8585 unsigned long flags;
4f125f42
MC
8586 char *name;
8587 struct tg3_napi *tnapi = &tp->napi[irq_num];
8588
8589 if (tp->irq_cnt == 1)
8590 name = tp->dev->name;
8591 else {
8592 name = &tnapi->irq_lbl[0];
8593 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
8594 name[IFNAMSIZ-1] = 0;
8595 }
fcfa0a32 8596
679563f4 8597 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
fcfa0a32
MC
8598 fn = tg3_msi;
8599 if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
8600 fn = tg3_msi_1shot;
1fb9df5d 8601 flags = IRQF_SAMPLE_RANDOM;
fcfa0a32
MC
8602 } else {
8603 fn = tg3_interrupt;
8604 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
8605 fn = tg3_interrupt_tagged;
1fb9df5d 8606 flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
fcfa0a32 8607 }
4f125f42
MC
8608
8609 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
fcfa0a32
MC
8610}
8611
7938109f
MC
8612static int tg3_test_interrupt(struct tg3 *tp)
8613{
09943a18 8614 struct tg3_napi *tnapi = &tp->napi[0];
7938109f 8615 struct net_device *dev = tp->dev;
b16250e3 8616 int err, i, intr_ok = 0;
f6eb9b1f 8617 u32 val;
7938109f 8618
d4bc3927
MC
8619 if (!netif_running(dev))
8620 return -ENODEV;
8621
7938109f
MC
8622 tg3_disable_ints(tp);
8623
4f125f42 8624 free_irq(tnapi->irq_vec, tnapi);
7938109f 8625
f6eb9b1f
MC
8626 /*
8627 * Turn off MSI one shot mode. Otherwise this test has no
8628 * observable way to know whether the interrupt was delivered.
8629 */
b703df6f
MC
8630 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8631 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
f6eb9b1f
MC
8632 (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
8633 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
8634 tw32(MSGINT_MODE, val);
8635 }
8636
4f125f42 8637 err = request_irq(tnapi->irq_vec, tg3_test_isr,
09943a18 8638 IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
7938109f
MC
8639 if (err)
8640 return err;
8641
898a56f8 8642 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
7938109f
MC
8643 tg3_enable_ints(tp);
8644
8645 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 8646 tnapi->coal_now);
7938109f
MC
8647
8648 for (i = 0; i < 5; i++) {
b16250e3
MC
8649 u32 int_mbox, misc_host_ctrl;
8650
898a56f8 8651 int_mbox = tr32_mailbox(tnapi->int_mbox);
b16250e3
MC
8652 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
8653
8654 if ((int_mbox != 0) ||
8655 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
8656 intr_ok = 1;
7938109f 8657 break;
b16250e3
MC
8658 }
8659
7938109f
MC
8660 msleep(10);
8661 }
8662
8663 tg3_disable_ints(tp);
8664
4f125f42 8665 free_irq(tnapi->irq_vec, tnapi);
6aa20a22 8666
4f125f42 8667 err = tg3_request_irq(tp, 0);
7938109f
MC
8668
8669 if (err)
8670 return err;
8671
f6eb9b1f
MC
8672 if (intr_ok) {
8673 /* Reenable MSI one shot mode. */
b703df6f
MC
8674 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8675 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
f6eb9b1f
MC
8676 (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
8677 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
8678 tw32(MSGINT_MODE, val);
8679 }
7938109f 8680 return 0;
f6eb9b1f 8681 }
7938109f
MC
8682
8683 return -EIO;
8684}
8685
8686/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
8687 * successfully restored
8688 */
8689static int tg3_test_msi(struct tg3 *tp)
8690{
7938109f
MC
8691 int err;
8692 u16 pci_cmd;
8693
8694 if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
8695 return 0;
8696
8697 /* Turn off SERR reporting in case MSI terminates with Master
8698 * Abort.
8699 */
8700 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
8701 pci_write_config_word(tp->pdev, PCI_COMMAND,
8702 pci_cmd & ~PCI_COMMAND_SERR);
8703
8704 err = tg3_test_interrupt(tp);
8705
8706 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
8707
8708 if (!err)
8709 return 0;
8710
8711 /* other failures */
8712 if (err != -EIO)
8713 return err;
8714
8715 /* MSI test failed, go back to INTx mode */
5129c3a3
MC
8716 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
8717 "to INTx mode. Please report this failure to the PCI "
8718 "maintainer and include system chipset information\n");
7938109f 8719
4f125f42 8720 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
09943a18 8721
7938109f
MC
8722 pci_disable_msi(tp->pdev);
8723
8724 tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
dc8bf1b1 8725 tp->napi[0].irq_vec = tp->pdev->irq;
7938109f 8726
4f125f42 8727 err = tg3_request_irq(tp, 0);
7938109f
MC
8728 if (err)
8729 return err;
8730
8731 /* Need to reset the chip because the MSI cycle may have terminated
8732 * with Master Abort.
8733 */
f47c11ee 8734 tg3_full_lock(tp, 1);
7938109f 8735
944d980e 8736 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
8e7a22e3 8737 err = tg3_init_hw(tp, 1);
7938109f 8738
f47c11ee 8739 tg3_full_unlock(tp);
7938109f
MC
8740
8741 if (err)
4f125f42 8742 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
7938109f
MC
8743
8744 return err;
8745}
8746
9e9fd12d
MC
8747static int tg3_request_firmware(struct tg3 *tp)
8748{
8749 const __be32 *fw_data;
8750
8751 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
05dbe005
JP
8752 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
8753 tp->fw_needed);
9e9fd12d
MC
8754 return -ENOENT;
8755 }
8756
8757 fw_data = (void *)tp->fw->data;
8758
8759 /* Firmware blob starts with version numbers, followed by
8760 * start address and _full_ length including BSS sections
8761 * (which must be longer than the actual data, of course
8762 */
8763
8764 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
8765 if (tp->fw_len < (tp->fw->size - 12)) {
05dbe005
JP
8766 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
8767 tp->fw_len, tp->fw_needed);
9e9fd12d
MC
8768 release_firmware(tp->fw);
8769 tp->fw = NULL;
8770 return -EINVAL;
8771 }
8772
8773 /* We no longer need firmware; we have it. */
8774 tp->fw_needed = NULL;
8775 return 0;
8776}
8777
679563f4
MC
8778static bool tg3_enable_msix(struct tg3 *tp)
8779{
8780 int i, rc, cpus = num_online_cpus();
8781 struct msix_entry msix_ent[tp->irq_max];
8782
8783 if (cpus == 1)
8784 /* Just fallback to the simpler MSI mode. */
8785 return false;
8786
8787 /*
8788 * We want as many rx rings enabled as there are cpus.
8789 * The first MSIX vector only deals with link interrupts, etc,
8790 * so we add one to the number of vectors we are requesting.
8791 */
8792 tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
8793
8794 for (i = 0; i < tp->irq_max; i++) {
8795 msix_ent[i].entry = i;
8796 msix_ent[i].vector = 0;
8797 }
8798
8799 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
8800 if (rc != 0) {
8801 if (rc < TG3_RSS_MIN_NUM_MSIX_VECS)
8802 return false;
8803 if (pci_enable_msix(tp->pdev, msix_ent, rc))
8804 return false;
05dbe005
JP
8805 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
8806 tp->irq_cnt, rc);
679563f4
MC
8807 tp->irq_cnt = rc;
8808 }
8809
baf8a94a
MC
8810 tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
8811
679563f4
MC
8812 for (i = 0; i < tp->irq_max; i++)
8813 tp->napi[i].irq_vec = msix_ent[i].vector;
8814
19cfaecc
MC
8815 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
8816 tp->tg3_flags3 |= TG3_FLG3_ENABLE_TSS;
8817 tp->dev->real_num_tx_queues = tp->irq_cnt - 1;
8818 } else
8819 tp->dev->real_num_tx_queues = 1;
fe5f5787 8820
679563f4
MC
8821 return true;
8822}
8823
07b0173c
MC
8824static void tg3_ints_init(struct tg3 *tp)
8825{
679563f4
MC
8826 if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
8827 !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
07b0173c
MC
8828 /* All MSI supporting chips should support tagged
8829 * status. Assert that this is the case.
8830 */
5129c3a3
MC
8831 netdev_warn(tp->dev,
8832 "MSI without TAGGED_STATUS? Not using MSI\n");
679563f4 8833 goto defcfg;
07b0173c 8834 }
4f125f42 8835
679563f4
MC
8836 if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
8837 tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
8838 else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
8839 pci_enable_msi(tp->pdev) == 0)
8840 tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
8841
8842 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
8843 u32 msi_mode = tr32(MSGINT_MODE);
baf8a94a
MC
8844 if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
8845 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
679563f4
MC
8846 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
8847 }
8848defcfg:
8849 if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
8850 tp->irq_cnt = 1;
8851 tp->napi[0].irq_vec = tp->pdev->irq;
fe5f5787 8852 tp->dev->real_num_tx_queues = 1;
679563f4 8853 }
07b0173c
MC
8854}
8855
8856static void tg3_ints_fini(struct tg3 *tp)
8857{
679563f4
MC
8858 if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
8859 pci_disable_msix(tp->pdev);
8860 else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
8861 pci_disable_msi(tp->pdev);
8862 tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
baf8a94a 8863 tp->tg3_flags3 &= ~TG3_FLG3_ENABLE_RSS;
07b0173c
MC
8864}
8865
1da177e4
LT
8866static int tg3_open(struct net_device *dev)
8867{
8868 struct tg3 *tp = netdev_priv(dev);
4f125f42 8869 int i, err;
1da177e4 8870
9e9fd12d
MC
8871 if (tp->fw_needed) {
8872 err = tg3_request_firmware(tp);
8873 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
8874 if (err)
8875 return err;
8876 } else if (err) {
05dbe005 8877 netdev_warn(tp->dev, "TSO capability disabled\n");
9e9fd12d
MC
8878 tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
8879 } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
05dbe005 8880 netdev_notice(tp->dev, "TSO capability restored\n");
9e9fd12d
MC
8881 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
8882 }
8883 }
8884
c49a1561
MC
8885 netif_carrier_off(tp->dev);
8886
bc1c7567 8887 err = tg3_set_power_state(tp, PCI_D0);
2f751b67 8888 if (err)
bc1c7567 8889 return err;
2f751b67
MC
8890
8891 tg3_full_lock(tp, 0);
bc1c7567 8892
1da177e4
LT
8893 tg3_disable_ints(tp);
8894 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
8895
f47c11ee 8896 tg3_full_unlock(tp);
1da177e4 8897
679563f4
MC
8898 /*
8899 * Setup interrupts first so we know how
8900 * many NAPI resources to allocate
8901 */
8902 tg3_ints_init(tp);
8903
1da177e4
LT
8904 /* The placement of this call is tied
8905 * to the setup and use of Host TX descriptors.
8906 */
8907 err = tg3_alloc_consistent(tp);
8908 if (err)
679563f4 8909 goto err_out1;
88b06bc2 8910
fed97810 8911 tg3_napi_enable(tp);
1da177e4 8912
4f125f42
MC
8913 for (i = 0; i < tp->irq_cnt; i++) {
8914 struct tg3_napi *tnapi = &tp->napi[i];
8915 err = tg3_request_irq(tp, i);
8916 if (err) {
8917 for (i--; i >= 0; i--)
8918 free_irq(tnapi->irq_vec, tnapi);
8919 break;
8920 }
8921 }
1da177e4 8922
07b0173c 8923 if (err)
679563f4 8924 goto err_out2;
bea3348e 8925
f47c11ee 8926 tg3_full_lock(tp, 0);
1da177e4 8927
8e7a22e3 8928 err = tg3_init_hw(tp, 1);
1da177e4 8929 if (err) {
944d980e 8930 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
8931 tg3_free_rings(tp);
8932 } else {
fac9b83e
DM
8933 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
8934 tp->timer_offset = HZ;
8935 else
8936 tp->timer_offset = HZ / 10;
8937
8938 BUG_ON(tp->timer_offset > HZ);
8939 tp->timer_counter = tp->timer_multiplier =
8940 (HZ / tp->timer_offset);
8941 tp->asf_counter = tp->asf_multiplier =
28fbef78 8942 ((HZ / tp->timer_offset) * 2);
1da177e4
LT
8943
8944 init_timer(&tp->timer);
8945 tp->timer.expires = jiffies + tp->timer_offset;
8946 tp->timer.data = (unsigned long) tp;
8947 tp->timer.function = tg3_timer;
1da177e4
LT
8948 }
8949
f47c11ee 8950 tg3_full_unlock(tp);
1da177e4 8951
07b0173c 8952 if (err)
679563f4 8953 goto err_out3;
1da177e4 8954
7938109f
MC
8955 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
8956 err = tg3_test_msi(tp);
fac9b83e 8957
7938109f 8958 if (err) {
f47c11ee 8959 tg3_full_lock(tp, 0);
944d980e 8960 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
7938109f 8961 tg3_free_rings(tp);
f47c11ee 8962 tg3_full_unlock(tp);
7938109f 8963
679563f4 8964 goto err_out2;
7938109f 8965 }
fcfa0a32 8966
f6eb9b1f 8967 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
b703df6f 8968 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
f6eb9b1f
MC
8969 (tp->tg3_flags2 & TG3_FLG2_USING_MSI) &&
8970 (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)) {
8971 u32 val = tr32(PCIE_TRANSACTION_CFG);
fcfa0a32 8972
f6eb9b1f
MC
8973 tw32(PCIE_TRANSACTION_CFG,
8974 val | PCIE_TRANS_CFG_1SHOT_MSI);
fcfa0a32 8975 }
7938109f
MC
8976 }
8977
b02fd9e3
MC
8978 tg3_phy_start(tp);
8979
f47c11ee 8980 tg3_full_lock(tp, 0);
1da177e4 8981
7938109f
MC
8982 add_timer(&tp->timer);
8983 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
1da177e4
LT
8984 tg3_enable_ints(tp);
8985
f47c11ee 8986 tg3_full_unlock(tp);
1da177e4 8987
fe5f5787 8988 netif_tx_start_all_queues(dev);
1da177e4
LT
8989
8990 return 0;
07b0173c 8991
679563f4 8992err_out3:
4f125f42
MC
8993 for (i = tp->irq_cnt - 1; i >= 0; i--) {
8994 struct tg3_napi *tnapi = &tp->napi[i];
8995 free_irq(tnapi->irq_vec, tnapi);
8996 }
07b0173c 8997
679563f4 8998err_out2:
fed97810 8999 tg3_napi_disable(tp);
07b0173c 9000 tg3_free_consistent(tp);
679563f4
MC
9001
9002err_out1:
9003 tg3_ints_fini(tp);
07b0173c 9004 return err;
1da177e4
LT
9005}
9006
1da177e4
LT
9007static struct net_device_stats *tg3_get_stats(struct net_device *);
9008static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
9009
9010static int tg3_close(struct net_device *dev)
9011{
4f125f42 9012 int i;
1da177e4
LT
9013 struct tg3 *tp = netdev_priv(dev);
9014
fed97810 9015 tg3_napi_disable(tp);
28e53bdd 9016 cancel_work_sync(&tp->reset_task);
7faa006f 9017
fe5f5787 9018 netif_tx_stop_all_queues(dev);
1da177e4
LT
9019
9020 del_timer_sync(&tp->timer);
9021
24bb4fb6
MC
9022 tg3_phy_stop(tp);
9023
f47c11ee 9024 tg3_full_lock(tp, 1);
1da177e4
LT
9025
9026 tg3_disable_ints(tp);
9027
944d980e 9028 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 9029 tg3_free_rings(tp);
5cf64b8a 9030 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
1da177e4 9031
f47c11ee 9032 tg3_full_unlock(tp);
1da177e4 9033
4f125f42
MC
9034 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9035 struct tg3_napi *tnapi = &tp->napi[i];
9036 free_irq(tnapi->irq_vec, tnapi);
9037 }
07b0173c
MC
9038
9039 tg3_ints_fini(tp);
1da177e4
LT
9040
9041 memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
9042 sizeof(tp->net_stats_prev));
9043 memcpy(&tp->estats_prev, tg3_get_estats(tp),
9044 sizeof(tp->estats_prev));
9045
9046 tg3_free_consistent(tp);
9047
bc1c7567
MC
9048 tg3_set_power_state(tp, PCI_D3hot);
9049
9050 netif_carrier_off(tp->dev);
9051
1da177e4
LT
9052 return 0;
9053}
9054
9055static inline unsigned long get_stat64(tg3_stat64_t *val)
9056{
9057 unsigned long ret;
9058
9059#if (BITS_PER_LONG == 32)
9060 ret = val->low;
9061#else
9062 ret = ((u64)val->high << 32) | ((u64)val->low);
9063#endif
9064 return ret;
9065}
9066
816f8b86
SB
9067static inline u64 get_estat64(tg3_stat64_t *val)
9068{
9069 return ((u64)val->high << 32) | ((u64)val->low);
9070}
9071
1da177e4
LT
9072static unsigned long calc_crc_errors(struct tg3 *tp)
9073{
9074 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9075
9076 if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
9077 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
9078 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
1da177e4
LT
9079 u32 val;
9080
f47c11ee 9081 spin_lock_bh(&tp->lock);
569a5df8
MC
9082 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
9083 tg3_writephy(tp, MII_TG3_TEST1,
9084 val | MII_TG3_TEST1_CRC_EN);
1da177e4
LT
9085 tg3_readphy(tp, 0x14, &val);
9086 } else
9087 val = 0;
f47c11ee 9088 spin_unlock_bh(&tp->lock);
1da177e4
LT
9089
9090 tp->phy_crc_errors += val;
9091
9092 return tp->phy_crc_errors;
9093 }
9094
9095 return get_stat64(&hw_stats->rx_fcs_errors);
9096}
9097
9098#define ESTAT_ADD(member) \
9099 estats->member = old_estats->member + \
816f8b86 9100 get_estat64(&hw_stats->member)
1da177e4
LT
9101
9102static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
9103{
9104 struct tg3_ethtool_stats *estats = &tp->estats;
9105 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
9106 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9107
9108 if (!hw_stats)
9109 return old_estats;
9110
9111 ESTAT_ADD(rx_octets);
9112 ESTAT_ADD(rx_fragments);
9113 ESTAT_ADD(rx_ucast_packets);
9114 ESTAT_ADD(rx_mcast_packets);
9115 ESTAT_ADD(rx_bcast_packets);
9116 ESTAT_ADD(rx_fcs_errors);
9117 ESTAT_ADD(rx_align_errors);
9118 ESTAT_ADD(rx_xon_pause_rcvd);
9119 ESTAT_ADD(rx_xoff_pause_rcvd);
9120 ESTAT_ADD(rx_mac_ctrl_rcvd);
9121 ESTAT_ADD(rx_xoff_entered);
9122 ESTAT_ADD(rx_frame_too_long_errors);
9123 ESTAT_ADD(rx_jabbers);
9124 ESTAT_ADD(rx_undersize_packets);
9125 ESTAT_ADD(rx_in_length_errors);
9126 ESTAT_ADD(rx_out_length_errors);
9127 ESTAT_ADD(rx_64_or_less_octet_packets);
9128 ESTAT_ADD(rx_65_to_127_octet_packets);
9129 ESTAT_ADD(rx_128_to_255_octet_packets);
9130 ESTAT_ADD(rx_256_to_511_octet_packets);
9131 ESTAT_ADD(rx_512_to_1023_octet_packets);
9132 ESTAT_ADD(rx_1024_to_1522_octet_packets);
9133 ESTAT_ADD(rx_1523_to_2047_octet_packets);
9134 ESTAT_ADD(rx_2048_to_4095_octet_packets);
9135 ESTAT_ADD(rx_4096_to_8191_octet_packets);
9136 ESTAT_ADD(rx_8192_to_9022_octet_packets);
9137
9138 ESTAT_ADD(tx_octets);
9139 ESTAT_ADD(tx_collisions);
9140 ESTAT_ADD(tx_xon_sent);
9141 ESTAT_ADD(tx_xoff_sent);
9142 ESTAT_ADD(tx_flow_control);
9143 ESTAT_ADD(tx_mac_errors);
9144 ESTAT_ADD(tx_single_collisions);
9145 ESTAT_ADD(tx_mult_collisions);
9146 ESTAT_ADD(tx_deferred);
9147 ESTAT_ADD(tx_excessive_collisions);
9148 ESTAT_ADD(tx_late_collisions);
9149 ESTAT_ADD(tx_collide_2times);
9150 ESTAT_ADD(tx_collide_3times);
9151 ESTAT_ADD(tx_collide_4times);
9152 ESTAT_ADD(tx_collide_5times);
9153 ESTAT_ADD(tx_collide_6times);
9154 ESTAT_ADD(tx_collide_7times);
9155 ESTAT_ADD(tx_collide_8times);
9156 ESTAT_ADD(tx_collide_9times);
9157 ESTAT_ADD(tx_collide_10times);
9158 ESTAT_ADD(tx_collide_11times);
9159 ESTAT_ADD(tx_collide_12times);
9160 ESTAT_ADD(tx_collide_13times);
9161 ESTAT_ADD(tx_collide_14times);
9162 ESTAT_ADD(tx_collide_15times);
9163 ESTAT_ADD(tx_ucast_packets);
9164 ESTAT_ADD(tx_mcast_packets);
9165 ESTAT_ADD(tx_bcast_packets);
9166 ESTAT_ADD(tx_carrier_sense_errors);
9167 ESTAT_ADD(tx_discards);
9168 ESTAT_ADD(tx_errors);
9169
9170 ESTAT_ADD(dma_writeq_full);
9171 ESTAT_ADD(dma_write_prioq_full);
9172 ESTAT_ADD(rxbds_empty);
9173 ESTAT_ADD(rx_discards);
9174 ESTAT_ADD(rx_errors);
9175 ESTAT_ADD(rx_threshold_hit);
9176
9177 ESTAT_ADD(dma_readq_full);
9178 ESTAT_ADD(dma_read_prioq_full);
9179 ESTAT_ADD(tx_comp_queue_full);
9180
9181 ESTAT_ADD(ring_set_send_prod_index);
9182 ESTAT_ADD(ring_status_update);
9183 ESTAT_ADD(nic_irqs);
9184 ESTAT_ADD(nic_avoided_irqs);
9185 ESTAT_ADD(nic_tx_threshold_hit);
9186
9187 return estats;
9188}
9189
9190static struct net_device_stats *tg3_get_stats(struct net_device *dev)
9191{
9192 struct tg3 *tp = netdev_priv(dev);
9193 struct net_device_stats *stats = &tp->net_stats;
9194 struct net_device_stats *old_stats = &tp->net_stats_prev;
9195 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9196
9197 if (!hw_stats)
9198 return old_stats;
9199
9200 stats->rx_packets = old_stats->rx_packets +
9201 get_stat64(&hw_stats->rx_ucast_packets) +
9202 get_stat64(&hw_stats->rx_mcast_packets) +
9203 get_stat64(&hw_stats->rx_bcast_packets);
6aa20a22 9204
1da177e4
LT
9205 stats->tx_packets = old_stats->tx_packets +
9206 get_stat64(&hw_stats->tx_ucast_packets) +
9207 get_stat64(&hw_stats->tx_mcast_packets) +
9208 get_stat64(&hw_stats->tx_bcast_packets);
9209
9210 stats->rx_bytes = old_stats->rx_bytes +
9211 get_stat64(&hw_stats->rx_octets);
9212 stats->tx_bytes = old_stats->tx_bytes +
9213 get_stat64(&hw_stats->tx_octets);
9214
9215 stats->rx_errors = old_stats->rx_errors +
4f63b877 9216 get_stat64(&hw_stats->rx_errors);
1da177e4
LT
9217 stats->tx_errors = old_stats->tx_errors +
9218 get_stat64(&hw_stats->tx_errors) +
9219 get_stat64(&hw_stats->tx_mac_errors) +
9220 get_stat64(&hw_stats->tx_carrier_sense_errors) +
9221 get_stat64(&hw_stats->tx_discards);
9222
9223 stats->multicast = old_stats->multicast +
9224 get_stat64(&hw_stats->rx_mcast_packets);
9225 stats->collisions = old_stats->collisions +
9226 get_stat64(&hw_stats->tx_collisions);
9227
9228 stats->rx_length_errors = old_stats->rx_length_errors +
9229 get_stat64(&hw_stats->rx_frame_too_long_errors) +
9230 get_stat64(&hw_stats->rx_undersize_packets);
9231
9232 stats->rx_over_errors = old_stats->rx_over_errors +
9233 get_stat64(&hw_stats->rxbds_empty);
9234 stats->rx_frame_errors = old_stats->rx_frame_errors +
9235 get_stat64(&hw_stats->rx_align_errors);
9236 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
9237 get_stat64(&hw_stats->tx_discards);
9238 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
9239 get_stat64(&hw_stats->tx_carrier_sense_errors);
9240
9241 stats->rx_crc_errors = old_stats->rx_crc_errors +
9242 calc_crc_errors(tp);
9243
4f63b877
JL
9244 stats->rx_missed_errors = old_stats->rx_missed_errors +
9245 get_stat64(&hw_stats->rx_discards);
9246
1da177e4
LT
9247 return stats;
9248}
9249
9250static inline u32 calc_crc(unsigned char *buf, int len)
9251{
9252 u32 reg;
9253 u32 tmp;
9254 int j, k;
9255
9256 reg = 0xffffffff;
9257
9258 for (j = 0; j < len; j++) {
9259 reg ^= buf[j];
9260
9261 for (k = 0; k < 8; k++) {
9262 tmp = reg & 0x01;
9263
9264 reg >>= 1;
9265
859a5887 9266 if (tmp)
1da177e4 9267 reg ^= 0xedb88320;
1da177e4
LT
9268 }
9269 }
9270
9271 return ~reg;
9272}
9273
9274static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
9275{
9276 /* accept or reject all multicast frames */
9277 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
9278 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
9279 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
9280 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
9281}
9282
9283static void __tg3_set_rx_mode(struct net_device *dev)
9284{
9285 struct tg3 *tp = netdev_priv(dev);
9286 u32 rx_mode;
9287
9288 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
9289 RX_MODE_KEEP_VLAN_TAG);
9290
9291 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
9292 * flag clear.
9293 */
9294#if TG3_VLAN_TAG_USED
9295 if (!tp->vlgrp &&
9296 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
9297 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
9298#else
9299 /* By definition, VLAN is disabled always in this
9300 * case.
9301 */
9302 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
9303 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
9304#endif
9305
9306 if (dev->flags & IFF_PROMISC) {
9307 /* Promiscuous mode. */
9308 rx_mode |= RX_MODE_PROMISC;
9309 } else if (dev->flags & IFF_ALLMULTI) {
9310 /* Accept all multicast. */
de6f31eb 9311 tg3_set_multi(tp, 1);
4cd24eaf 9312 } else if (netdev_mc_empty(dev)) {
1da177e4 9313 /* Reject all multicast. */
de6f31eb 9314 tg3_set_multi(tp, 0);
1da177e4
LT
9315 } else {
9316 /* Accept one or more multicast(s). */
22bedad3 9317 struct netdev_hw_addr *ha;
1da177e4
LT
9318 u32 mc_filter[4] = { 0, };
9319 u32 regidx;
9320 u32 bit;
9321 u32 crc;
9322
22bedad3
JP
9323 netdev_for_each_mc_addr(ha, dev) {
9324 crc = calc_crc(ha->addr, ETH_ALEN);
1da177e4
LT
9325 bit = ~crc & 0x7f;
9326 regidx = (bit & 0x60) >> 5;
9327 bit &= 0x1f;
9328 mc_filter[regidx] |= (1 << bit);
9329 }
9330
9331 tw32(MAC_HASH_REG_0, mc_filter[0]);
9332 tw32(MAC_HASH_REG_1, mc_filter[1]);
9333 tw32(MAC_HASH_REG_2, mc_filter[2]);
9334 tw32(MAC_HASH_REG_3, mc_filter[3]);
9335 }
9336
9337 if (rx_mode != tp->rx_mode) {
9338 tp->rx_mode = rx_mode;
9339 tw32_f(MAC_RX_MODE, rx_mode);
9340 udelay(10);
9341 }
9342}
9343
9344static void tg3_set_rx_mode(struct net_device *dev)
9345{
9346 struct tg3 *tp = netdev_priv(dev);
9347
e75f7c90
MC
9348 if (!netif_running(dev))
9349 return;
9350
f47c11ee 9351 tg3_full_lock(tp, 0);
1da177e4 9352 __tg3_set_rx_mode(dev);
f47c11ee 9353 tg3_full_unlock(tp);
1da177e4
LT
9354}
9355
9356#define TG3_REGDUMP_LEN (32 * 1024)
9357
9358static int tg3_get_regs_len(struct net_device *dev)
9359{
9360 return TG3_REGDUMP_LEN;
9361}
9362
9363static void tg3_get_regs(struct net_device *dev,
9364 struct ethtool_regs *regs, void *_p)
9365{
9366 u32 *p = _p;
9367 struct tg3 *tp = netdev_priv(dev);
9368 u8 *orig_p = _p;
9369 int i;
9370
9371 regs->version = 0;
9372
9373 memset(p, 0, TG3_REGDUMP_LEN);
9374
bc1c7567
MC
9375 if (tp->link_config.phy_is_low_power)
9376 return;
9377
f47c11ee 9378 tg3_full_lock(tp, 0);
1da177e4
LT
9379
9380#define __GET_REG32(reg) (*(p)++ = tr32(reg))
9381#define GET_REG32_LOOP(base,len) \
9382do { p = (u32 *)(orig_p + (base)); \
9383 for (i = 0; i < len; i += 4) \
9384 __GET_REG32((base) + i); \
9385} while (0)
9386#define GET_REG32_1(reg) \
9387do { p = (u32 *)(orig_p + (reg)); \
9388 __GET_REG32((reg)); \
9389} while (0)
9390
9391 GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
9392 GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
9393 GET_REG32_LOOP(MAC_MODE, 0x4f0);
9394 GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
9395 GET_REG32_1(SNDDATAC_MODE);
9396 GET_REG32_LOOP(SNDBDS_MODE, 0x80);
9397 GET_REG32_LOOP(SNDBDI_MODE, 0x48);
9398 GET_REG32_1(SNDBDC_MODE);
9399 GET_REG32_LOOP(RCVLPC_MODE, 0x20);
9400 GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
9401 GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
9402 GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
9403 GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
9404 GET_REG32_1(RCVDCC_MODE);
9405 GET_REG32_LOOP(RCVBDI_MODE, 0x20);
9406 GET_REG32_LOOP(RCVCC_MODE, 0x14);
9407 GET_REG32_LOOP(RCVLSC_MODE, 0x08);
9408 GET_REG32_1(MBFREE_MODE);
9409 GET_REG32_LOOP(HOSTCC_MODE, 0x100);
9410 GET_REG32_LOOP(MEMARB_MODE, 0x10);
9411 GET_REG32_LOOP(BUFMGR_MODE, 0x58);
9412 GET_REG32_LOOP(RDMAC_MODE, 0x08);
9413 GET_REG32_LOOP(WDMAC_MODE, 0x08);
091465d7
CE
9414 GET_REG32_1(RX_CPU_MODE);
9415 GET_REG32_1(RX_CPU_STATE);
9416 GET_REG32_1(RX_CPU_PGMCTR);
9417 GET_REG32_1(RX_CPU_HWBKPT);
9418 GET_REG32_1(TX_CPU_MODE);
9419 GET_REG32_1(TX_CPU_STATE);
9420 GET_REG32_1(TX_CPU_PGMCTR);
1da177e4
LT
9421 GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
9422 GET_REG32_LOOP(FTQ_RESET, 0x120);
9423 GET_REG32_LOOP(MSGINT_MODE, 0x0c);
9424 GET_REG32_1(DMAC_MODE);
9425 GET_REG32_LOOP(GRC_MODE, 0x4c);
9426 if (tp->tg3_flags & TG3_FLAG_NVRAM)
9427 GET_REG32_LOOP(NVRAM_CMD, 0x24);
9428
9429#undef __GET_REG32
9430#undef GET_REG32_LOOP
9431#undef GET_REG32_1
9432
f47c11ee 9433 tg3_full_unlock(tp);
1da177e4
LT
9434}
9435
9436static int tg3_get_eeprom_len(struct net_device *dev)
9437{
9438 struct tg3 *tp = netdev_priv(dev);
9439
9440 return tp->nvram_size;
9441}
9442
1da177e4
LT
9443static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
9444{
9445 struct tg3 *tp = netdev_priv(dev);
9446 int ret;
9447 u8 *pd;
b9fc7dc5 9448 u32 i, offset, len, b_offset, b_count;
a9dc529d 9449 __be32 val;
1da177e4 9450
df259d8c
MC
9451 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
9452 return -EINVAL;
9453
bc1c7567
MC
9454 if (tp->link_config.phy_is_low_power)
9455 return -EAGAIN;
9456
1da177e4
LT
9457 offset = eeprom->offset;
9458 len = eeprom->len;
9459 eeprom->len = 0;
9460
9461 eeprom->magic = TG3_EEPROM_MAGIC;
9462
9463 if (offset & 3) {
9464 /* adjustments to start on required 4 byte boundary */
9465 b_offset = offset & 3;
9466 b_count = 4 - b_offset;
9467 if (b_count > len) {
9468 /* i.e. offset=1 len=2 */
9469 b_count = len;
9470 }
a9dc529d 9471 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
1da177e4
LT
9472 if (ret)
9473 return ret;
1da177e4
LT
9474 memcpy(data, ((char*)&val) + b_offset, b_count);
9475 len -= b_count;
9476 offset += b_count;
c6cdf436 9477 eeprom->len += b_count;
1da177e4
LT
9478 }
9479
9480 /* read bytes upto the last 4 byte boundary */
9481 pd = &data[eeprom->len];
9482 for (i = 0; i < (len - (len & 3)); i += 4) {
a9dc529d 9483 ret = tg3_nvram_read_be32(tp, offset + i, &val);
1da177e4
LT
9484 if (ret) {
9485 eeprom->len += i;
9486 return ret;
9487 }
1da177e4
LT
9488 memcpy(pd + i, &val, 4);
9489 }
9490 eeprom->len += i;
9491
9492 if (len & 3) {
9493 /* read last bytes not ending on 4 byte boundary */
9494 pd = &data[eeprom->len];
9495 b_count = len & 3;
9496 b_offset = offset + len - b_count;
a9dc529d 9497 ret = tg3_nvram_read_be32(tp, b_offset, &val);
1da177e4
LT
9498 if (ret)
9499 return ret;
b9fc7dc5 9500 memcpy(pd, &val, b_count);
1da177e4
LT
9501 eeprom->len += b_count;
9502 }
9503 return 0;
9504}
9505
6aa20a22 9506static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
1da177e4
LT
9507
9508static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
9509{
9510 struct tg3 *tp = netdev_priv(dev);
9511 int ret;
b9fc7dc5 9512 u32 offset, len, b_offset, odd_len;
1da177e4 9513 u8 *buf;
a9dc529d 9514 __be32 start, end;
1da177e4 9515
bc1c7567
MC
9516 if (tp->link_config.phy_is_low_power)
9517 return -EAGAIN;
9518
df259d8c
MC
9519 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
9520 eeprom->magic != TG3_EEPROM_MAGIC)
1da177e4
LT
9521 return -EINVAL;
9522
9523 offset = eeprom->offset;
9524 len = eeprom->len;
9525
9526 if ((b_offset = (offset & 3))) {
9527 /* adjustments to start on required 4 byte boundary */
a9dc529d 9528 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
1da177e4
LT
9529 if (ret)
9530 return ret;
1da177e4
LT
9531 len += b_offset;
9532 offset &= ~3;
1c8594b4
MC
9533 if (len < 4)
9534 len = 4;
1da177e4
LT
9535 }
9536
9537 odd_len = 0;
1c8594b4 9538 if (len & 3) {
1da177e4
LT
9539 /* adjustments to end on required 4 byte boundary */
9540 odd_len = 1;
9541 len = (len + 3) & ~3;
a9dc529d 9542 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
1da177e4
LT
9543 if (ret)
9544 return ret;
1da177e4
LT
9545 }
9546
9547 buf = data;
9548 if (b_offset || odd_len) {
9549 buf = kmalloc(len, GFP_KERNEL);
ab0049b4 9550 if (!buf)
1da177e4
LT
9551 return -ENOMEM;
9552 if (b_offset)
9553 memcpy(buf, &start, 4);
9554 if (odd_len)
9555 memcpy(buf+len-4, &end, 4);
9556 memcpy(buf + b_offset, data, eeprom->len);
9557 }
9558
9559 ret = tg3_nvram_write_block(tp, offset, len, buf);
9560
9561 if (buf != data)
9562 kfree(buf);
9563
9564 return ret;
9565}
9566
9567static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
9568{
b02fd9e3
MC
9569 struct tg3 *tp = netdev_priv(dev);
9570
9571 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
3f0e3ad7 9572 struct phy_device *phydev;
b02fd9e3
MC
9573 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
9574 return -EAGAIN;
3f0e3ad7
MC
9575 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
9576 return phy_ethtool_gset(phydev, cmd);
b02fd9e3 9577 }
6aa20a22 9578
1da177e4
LT
9579 cmd->supported = (SUPPORTED_Autoneg);
9580
9581 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
9582 cmd->supported |= (SUPPORTED_1000baseT_Half |
9583 SUPPORTED_1000baseT_Full);
9584
ef348144 9585 if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
1da177e4
LT
9586 cmd->supported |= (SUPPORTED_100baseT_Half |
9587 SUPPORTED_100baseT_Full |
9588 SUPPORTED_10baseT_Half |
9589 SUPPORTED_10baseT_Full |
3bebab59 9590 SUPPORTED_TP);
ef348144
KK
9591 cmd->port = PORT_TP;
9592 } else {
1da177e4 9593 cmd->supported |= SUPPORTED_FIBRE;
ef348144
KK
9594 cmd->port = PORT_FIBRE;
9595 }
6aa20a22 9596
1da177e4
LT
9597 cmd->advertising = tp->link_config.advertising;
9598 if (netif_running(dev)) {
9599 cmd->speed = tp->link_config.active_speed;
9600 cmd->duplex = tp->link_config.active_duplex;
9601 }
882e9793 9602 cmd->phy_address = tp->phy_addr;
7e5856bd 9603 cmd->transceiver = XCVR_INTERNAL;
1da177e4
LT
9604 cmd->autoneg = tp->link_config.autoneg;
9605 cmd->maxtxpkt = 0;
9606 cmd->maxrxpkt = 0;
9607 return 0;
9608}
6aa20a22 9609
1da177e4
LT
9610static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
9611{
9612 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9613
b02fd9e3 9614 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
3f0e3ad7 9615 struct phy_device *phydev;
b02fd9e3
MC
9616 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
9617 return -EAGAIN;
3f0e3ad7
MC
9618 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
9619 return phy_ethtool_sset(phydev, cmd);
b02fd9e3
MC
9620 }
9621
7e5856bd
MC
9622 if (cmd->autoneg != AUTONEG_ENABLE &&
9623 cmd->autoneg != AUTONEG_DISABLE)
37ff238d 9624 return -EINVAL;
7e5856bd
MC
9625
9626 if (cmd->autoneg == AUTONEG_DISABLE &&
9627 cmd->duplex != DUPLEX_FULL &&
9628 cmd->duplex != DUPLEX_HALF)
37ff238d 9629 return -EINVAL;
1da177e4 9630
7e5856bd
MC
9631 if (cmd->autoneg == AUTONEG_ENABLE) {
9632 u32 mask = ADVERTISED_Autoneg |
9633 ADVERTISED_Pause |
9634 ADVERTISED_Asym_Pause;
9635
3f07d129 9636 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
7e5856bd
MC
9637 mask |= ADVERTISED_1000baseT_Half |
9638 ADVERTISED_1000baseT_Full;
9639
9640 if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
9641 mask |= ADVERTISED_100baseT_Half |
9642 ADVERTISED_100baseT_Full |
9643 ADVERTISED_10baseT_Half |
9644 ADVERTISED_10baseT_Full |
9645 ADVERTISED_TP;
9646 else
9647 mask |= ADVERTISED_FIBRE;
9648
9649 if (cmd->advertising & ~mask)
9650 return -EINVAL;
9651
9652 mask &= (ADVERTISED_1000baseT_Half |
9653 ADVERTISED_1000baseT_Full |
9654 ADVERTISED_100baseT_Half |
9655 ADVERTISED_100baseT_Full |
9656 ADVERTISED_10baseT_Half |
9657 ADVERTISED_10baseT_Full);
9658
9659 cmd->advertising &= mask;
9660 } else {
9661 if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
9662 if (cmd->speed != SPEED_1000)
9663 return -EINVAL;
9664
9665 if (cmd->duplex != DUPLEX_FULL)
9666 return -EINVAL;
9667 } else {
9668 if (cmd->speed != SPEED_100 &&
9669 cmd->speed != SPEED_10)
9670 return -EINVAL;
9671 }
9672 }
9673
f47c11ee 9674 tg3_full_lock(tp, 0);
1da177e4
LT
9675
9676 tp->link_config.autoneg = cmd->autoneg;
9677 if (cmd->autoneg == AUTONEG_ENABLE) {
405d8e5c
AG
9678 tp->link_config.advertising = (cmd->advertising |
9679 ADVERTISED_Autoneg);
1da177e4
LT
9680 tp->link_config.speed = SPEED_INVALID;
9681 tp->link_config.duplex = DUPLEX_INVALID;
9682 } else {
9683 tp->link_config.advertising = 0;
9684 tp->link_config.speed = cmd->speed;
9685 tp->link_config.duplex = cmd->duplex;
b02fd9e3 9686 }
6aa20a22 9687
24fcad6b
MC
9688 tp->link_config.orig_speed = tp->link_config.speed;
9689 tp->link_config.orig_duplex = tp->link_config.duplex;
9690 tp->link_config.orig_autoneg = tp->link_config.autoneg;
9691
1da177e4
LT
9692 if (netif_running(dev))
9693 tg3_setup_phy(tp, 1);
9694
f47c11ee 9695 tg3_full_unlock(tp);
6aa20a22 9696
1da177e4
LT
9697 return 0;
9698}
6aa20a22 9699
1da177e4
LT
9700static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
9701{
9702 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9703
1da177e4
LT
9704 strcpy(info->driver, DRV_MODULE_NAME);
9705 strcpy(info->version, DRV_MODULE_VERSION);
c4e6575c 9706 strcpy(info->fw_version, tp->fw_ver);
1da177e4
LT
9707 strcpy(info->bus_info, pci_name(tp->pdev));
9708}
6aa20a22 9709
1da177e4
LT
9710static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
9711{
9712 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9713
12dac075
RW
9714 if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
9715 device_can_wakeup(&tp->pdev->dev))
a85feb8c
GZ
9716 wol->supported = WAKE_MAGIC;
9717 else
9718 wol->supported = 0;
1da177e4 9719 wol->wolopts = 0;
05ac4cb7
MC
9720 if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
9721 device_can_wakeup(&tp->pdev->dev))
1da177e4
LT
9722 wol->wolopts = WAKE_MAGIC;
9723 memset(&wol->sopass, 0, sizeof(wol->sopass));
9724}
6aa20a22 9725
1da177e4
LT
9726static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
9727{
9728 struct tg3 *tp = netdev_priv(dev);
12dac075 9729 struct device *dp = &tp->pdev->dev;
6aa20a22 9730
1da177e4
LT
9731 if (wol->wolopts & ~WAKE_MAGIC)
9732 return -EINVAL;
9733 if ((wol->wolopts & WAKE_MAGIC) &&
12dac075 9734 !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
1da177e4 9735 return -EINVAL;
6aa20a22 9736
f47c11ee 9737 spin_lock_bh(&tp->lock);
12dac075 9738 if (wol->wolopts & WAKE_MAGIC) {
1da177e4 9739 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
12dac075
RW
9740 device_set_wakeup_enable(dp, true);
9741 } else {
1da177e4 9742 tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
12dac075
RW
9743 device_set_wakeup_enable(dp, false);
9744 }
f47c11ee 9745 spin_unlock_bh(&tp->lock);
6aa20a22 9746
1da177e4
LT
9747 return 0;
9748}
6aa20a22 9749
1da177e4
LT
9750static u32 tg3_get_msglevel(struct net_device *dev)
9751{
9752 struct tg3 *tp = netdev_priv(dev);
9753 return tp->msg_enable;
9754}
6aa20a22 9755
1da177e4
LT
9756static void tg3_set_msglevel(struct net_device *dev, u32 value)
9757{
9758 struct tg3 *tp = netdev_priv(dev);
9759 tp->msg_enable = value;
9760}
6aa20a22 9761
1da177e4
LT
9762static int tg3_set_tso(struct net_device *dev, u32 value)
9763{
9764 struct tg3 *tp = netdev_priv(dev);
9765
9766 if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
9767 if (value)
9768 return -EINVAL;
9769 return 0;
9770 }
027455ad 9771 if ((dev->features & NETIF_F_IPV6_CSUM) &&
e849cdc3
MC
9772 ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
9773 (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3))) {
9936bcf6 9774 if (value) {
b0026624 9775 dev->features |= NETIF_F_TSO6;
e849cdc3
MC
9776 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
9777 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c
MC
9778 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
9779 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
321d32a0 9780 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
e849cdc3 9781 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
9936bcf6
MC
9782 dev->features |= NETIF_F_TSO_ECN;
9783 } else
9784 dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
b0026624 9785 }
1da177e4
LT
9786 return ethtool_op_set_tso(dev, value);
9787}
6aa20a22 9788
1da177e4
LT
9789static int tg3_nway_reset(struct net_device *dev)
9790{
9791 struct tg3 *tp = netdev_priv(dev);
1da177e4 9792 int r;
6aa20a22 9793
1da177e4
LT
9794 if (!netif_running(dev))
9795 return -EAGAIN;
9796
c94e3941
MC
9797 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
9798 return -EINVAL;
9799
b02fd9e3
MC
9800 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
9801 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
9802 return -EAGAIN;
3f0e3ad7 9803 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
9804 } else {
9805 u32 bmcr;
9806
9807 spin_lock_bh(&tp->lock);
9808 r = -EINVAL;
9809 tg3_readphy(tp, MII_BMCR, &bmcr);
9810 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
9811 ((bmcr & BMCR_ANENABLE) ||
9812 (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
9813 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
9814 BMCR_ANENABLE);
9815 r = 0;
9816 }
9817 spin_unlock_bh(&tp->lock);
1da177e4 9818 }
6aa20a22 9819
1da177e4
LT
9820 return r;
9821}
6aa20a22 9822
1da177e4
LT
9823static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
9824{
9825 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9826
1da177e4
LT
9827 ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
9828 ering->rx_mini_max_pending = 0;
4f81c32b
MC
9829 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
9830 ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
9831 else
9832 ering->rx_jumbo_max_pending = 0;
9833
9834 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
1da177e4
LT
9835
9836 ering->rx_pending = tp->rx_pending;
9837 ering->rx_mini_pending = 0;
4f81c32b
MC
9838 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
9839 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
9840 else
9841 ering->rx_jumbo_pending = 0;
9842
f3f3f27e 9843 ering->tx_pending = tp->napi[0].tx_pending;
1da177e4 9844}
6aa20a22 9845
1da177e4
LT
9846static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
9847{
9848 struct tg3 *tp = netdev_priv(dev);
646c9edd 9849 int i, irq_sync = 0, err = 0;
6aa20a22 9850
1da177e4
LT
9851 if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
9852 (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
bc3a9254
MC
9853 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
9854 (ering->tx_pending <= MAX_SKB_FRAGS) ||
7f62ad5d 9855 ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
bc3a9254 9856 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
1da177e4 9857 return -EINVAL;
6aa20a22 9858
bbe832c0 9859 if (netif_running(dev)) {
b02fd9e3 9860 tg3_phy_stop(tp);
1da177e4 9861 tg3_netif_stop(tp);
bbe832c0
MC
9862 irq_sync = 1;
9863 }
1da177e4 9864
bbe832c0 9865 tg3_full_lock(tp, irq_sync);
6aa20a22 9866
1da177e4
LT
9867 tp->rx_pending = ering->rx_pending;
9868
9869 if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
9870 tp->rx_pending > 63)
9871 tp->rx_pending = 63;
9872 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
646c9edd
MC
9873
9874 for (i = 0; i < TG3_IRQ_MAX_VECS; i++)
9875 tp->napi[i].tx_pending = ering->tx_pending;
1da177e4
LT
9876
9877 if (netif_running(dev)) {
944d980e 9878 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
b9ec6c1b
MC
9879 err = tg3_restart_hw(tp, 1);
9880 if (!err)
9881 tg3_netif_start(tp);
1da177e4
LT
9882 }
9883
f47c11ee 9884 tg3_full_unlock(tp);
6aa20a22 9885
b02fd9e3
MC
9886 if (irq_sync && !err)
9887 tg3_phy_start(tp);
9888
b9ec6c1b 9889 return err;
1da177e4 9890}
6aa20a22 9891
1da177e4
LT
9892static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
9893{
9894 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9895
1da177e4 9896 epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
8d018621 9897
e18ce346 9898 if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
8d018621
MC
9899 epause->rx_pause = 1;
9900 else
9901 epause->rx_pause = 0;
9902
e18ce346 9903 if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
8d018621
MC
9904 epause->tx_pause = 1;
9905 else
9906 epause->tx_pause = 0;
1da177e4 9907}
6aa20a22 9908
1da177e4
LT
9909static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
9910{
9911 struct tg3 *tp = netdev_priv(dev);
b02fd9e3 9912 int err = 0;
6aa20a22 9913
b02fd9e3 9914 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
2712168f
MC
9915 u32 newadv;
9916 struct phy_device *phydev;
1da177e4 9917
2712168f 9918 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
f47c11ee 9919
2712168f
MC
9920 if (!(phydev->supported & SUPPORTED_Pause) ||
9921 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
9922 ((epause->rx_pause && !epause->tx_pause) ||
9923 (!epause->rx_pause && epause->tx_pause))))
9924 return -EINVAL;
1da177e4 9925
2712168f
MC
9926 tp->link_config.flowctrl = 0;
9927 if (epause->rx_pause) {
9928 tp->link_config.flowctrl |= FLOW_CTRL_RX;
9929
9930 if (epause->tx_pause) {
9931 tp->link_config.flowctrl |= FLOW_CTRL_TX;
9932 newadv = ADVERTISED_Pause;
b02fd9e3 9933 } else
2712168f
MC
9934 newadv = ADVERTISED_Pause |
9935 ADVERTISED_Asym_Pause;
9936 } else if (epause->tx_pause) {
9937 tp->link_config.flowctrl |= FLOW_CTRL_TX;
9938 newadv = ADVERTISED_Asym_Pause;
9939 } else
9940 newadv = 0;
9941
9942 if (epause->autoneg)
9943 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
9944 else
9945 tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
9946
9947 if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
9948 u32 oldadv = phydev->advertising &
9949 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
9950 if (oldadv != newadv) {
9951 phydev->advertising &=
9952 ~(ADVERTISED_Pause |
9953 ADVERTISED_Asym_Pause);
9954 phydev->advertising |= newadv;
9955 if (phydev->autoneg) {
9956 /*
9957 * Always renegotiate the link to
9958 * inform our link partner of our
9959 * flow control settings, even if the
9960 * flow control is forced. Let
9961 * tg3_adjust_link() do the final
9962 * flow control setup.
9963 */
9964 return phy_start_aneg(phydev);
b02fd9e3 9965 }
b02fd9e3 9966 }
b02fd9e3 9967
2712168f 9968 if (!epause->autoneg)
b02fd9e3 9969 tg3_setup_flow_control(tp, 0, 0);
2712168f
MC
9970 } else {
9971 tp->link_config.orig_advertising &=
9972 ~(ADVERTISED_Pause |
9973 ADVERTISED_Asym_Pause);
9974 tp->link_config.orig_advertising |= newadv;
b02fd9e3
MC
9975 }
9976 } else {
9977 int irq_sync = 0;
9978
9979 if (netif_running(dev)) {
9980 tg3_netif_stop(tp);
9981 irq_sync = 1;
9982 }
9983
9984 tg3_full_lock(tp, irq_sync);
9985
9986 if (epause->autoneg)
9987 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
9988 else
9989 tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
9990 if (epause->rx_pause)
e18ce346 9991 tp->link_config.flowctrl |= FLOW_CTRL_RX;
b02fd9e3 9992 else
e18ce346 9993 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
b02fd9e3 9994 if (epause->tx_pause)
e18ce346 9995 tp->link_config.flowctrl |= FLOW_CTRL_TX;
b02fd9e3 9996 else
e18ce346 9997 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
b02fd9e3
MC
9998
9999 if (netif_running(dev)) {
10000 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10001 err = tg3_restart_hw(tp, 1);
10002 if (!err)
10003 tg3_netif_start(tp);
10004 }
10005
10006 tg3_full_unlock(tp);
10007 }
6aa20a22 10008
b9ec6c1b 10009 return err;
1da177e4 10010}
6aa20a22 10011
1da177e4
LT
10012static u32 tg3_get_rx_csum(struct net_device *dev)
10013{
10014 struct tg3 *tp = netdev_priv(dev);
10015 return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
10016}
6aa20a22 10017
1da177e4
LT
10018static int tg3_set_rx_csum(struct net_device *dev, u32 data)
10019{
10020 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10021
1da177e4
LT
10022 if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
10023 if (data != 0)
10024 return -EINVAL;
c6cdf436
MC
10025 return 0;
10026 }
6aa20a22 10027
f47c11ee 10028 spin_lock_bh(&tp->lock);
1da177e4
LT
10029 if (data)
10030 tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
10031 else
10032 tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
f47c11ee 10033 spin_unlock_bh(&tp->lock);
6aa20a22 10034
1da177e4
LT
10035 return 0;
10036}
6aa20a22 10037
1da177e4
LT
10038static int tg3_set_tx_csum(struct net_device *dev, u32 data)
10039{
10040 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10041
1da177e4
LT
10042 if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
10043 if (data != 0)
10044 return -EINVAL;
c6cdf436
MC
10045 return 0;
10046 }
6aa20a22 10047
321d32a0 10048 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
6460d948 10049 ethtool_op_set_tx_ipv6_csum(dev, data);
1da177e4 10050 else
9c27dbdf 10051 ethtool_op_set_tx_csum(dev, data);
1da177e4
LT
10052
10053 return 0;
10054}
10055
de6f31eb 10056static int tg3_get_sset_count(struct net_device *dev, int sset)
1da177e4 10057{
b9f2c044
JG
10058 switch (sset) {
10059 case ETH_SS_TEST:
10060 return TG3_NUM_TEST;
10061 case ETH_SS_STATS:
10062 return TG3_NUM_STATS;
10063 default:
10064 return -EOPNOTSUPP;
10065 }
4cafd3f5
MC
10066}
10067
de6f31eb 10068static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
1da177e4
LT
10069{
10070 switch (stringset) {
10071 case ETH_SS_STATS:
10072 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
10073 break;
4cafd3f5
MC
10074 case ETH_SS_TEST:
10075 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
10076 break;
1da177e4
LT
10077 default:
10078 WARN_ON(1); /* we need a WARN() */
10079 break;
10080 }
10081}
10082
4009a93d
MC
10083static int tg3_phys_id(struct net_device *dev, u32 data)
10084{
10085 struct tg3 *tp = netdev_priv(dev);
10086 int i;
10087
10088 if (!netif_running(tp->dev))
10089 return -EAGAIN;
10090
10091 if (data == 0)
759afc31 10092 data = UINT_MAX / 2;
4009a93d
MC
10093
10094 for (i = 0; i < (data * 2); i++) {
10095 if ((i % 2) == 0)
10096 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10097 LED_CTRL_1000MBPS_ON |
10098 LED_CTRL_100MBPS_ON |
10099 LED_CTRL_10MBPS_ON |
10100 LED_CTRL_TRAFFIC_OVERRIDE |
10101 LED_CTRL_TRAFFIC_BLINK |
10102 LED_CTRL_TRAFFIC_LED);
6aa20a22 10103
4009a93d
MC
10104 else
10105 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10106 LED_CTRL_TRAFFIC_OVERRIDE);
10107
10108 if (msleep_interruptible(500))
10109 break;
10110 }
10111 tw32(MAC_LED_CTRL, tp->led_ctrl);
10112 return 0;
10113}
10114
de6f31eb 10115static void tg3_get_ethtool_stats(struct net_device *dev,
1da177e4
LT
10116 struct ethtool_stats *estats, u64 *tmp_stats)
10117{
10118 struct tg3 *tp = netdev_priv(dev);
10119 memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
10120}
10121
566f86ad 10122#define NVRAM_TEST_SIZE 0x100
a5767dec
MC
10123#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
10124#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
10125#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
b16250e3
MC
10126#define NVRAM_SELFBOOT_HW_SIZE 0x20
10127#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
566f86ad
MC
10128
10129static int tg3_test_nvram(struct tg3 *tp)
10130{
b9fc7dc5 10131 u32 csum, magic;
a9dc529d 10132 __be32 *buf;
ab0049b4 10133 int i, j, k, err = 0, size;
566f86ad 10134
df259d8c
MC
10135 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
10136 return 0;
10137
e4f34110 10138 if (tg3_nvram_read(tp, 0, &magic) != 0)
1b27777a
MC
10139 return -EIO;
10140
1b27777a
MC
10141 if (magic == TG3_EEPROM_MAGIC)
10142 size = NVRAM_TEST_SIZE;
b16250e3 10143 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
a5767dec
MC
10144 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
10145 TG3_EEPROM_SB_FORMAT_1) {
10146 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
10147 case TG3_EEPROM_SB_REVISION_0:
10148 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
10149 break;
10150 case TG3_EEPROM_SB_REVISION_2:
10151 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
10152 break;
10153 case TG3_EEPROM_SB_REVISION_3:
10154 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
10155 break;
10156 default:
10157 return 0;
10158 }
10159 } else
1b27777a 10160 return 0;
b16250e3
MC
10161 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
10162 size = NVRAM_SELFBOOT_HW_SIZE;
10163 else
1b27777a
MC
10164 return -EIO;
10165
10166 buf = kmalloc(size, GFP_KERNEL);
566f86ad
MC
10167 if (buf == NULL)
10168 return -ENOMEM;
10169
1b27777a
MC
10170 err = -EIO;
10171 for (i = 0, j = 0; i < size; i += 4, j++) {
a9dc529d
MC
10172 err = tg3_nvram_read_be32(tp, i, &buf[j]);
10173 if (err)
566f86ad 10174 break;
566f86ad 10175 }
1b27777a 10176 if (i < size)
566f86ad
MC
10177 goto out;
10178
1b27777a 10179 /* Selfboot format */
a9dc529d 10180 magic = be32_to_cpu(buf[0]);
b9fc7dc5 10181 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
b16250e3 10182 TG3_EEPROM_MAGIC_FW) {
1b27777a
MC
10183 u8 *buf8 = (u8 *) buf, csum8 = 0;
10184
b9fc7dc5 10185 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
a5767dec
MC
10186 TG3_EEPROM_SB_REVISION_2) {
10187 /* For rev 2, the csum doesn't include the MBA. */
10188 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
10189 csum8 += buf8[i];
10190 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
10191 csum8 += buf8[i];
10192 } else {
10193 for (i = 0; i < size; i++)
10194 csum8 += buf8[i];
10195 }
1b27777a 10196
ad96b485
AB
10197 if (csum8 == 0) {
10198 err = 0;
10199 goto out;
10200 }
10201
10202 err = -EIO;
10203 goto out;
1b27777a 10204 }
566f86ad 10205
b9fc7dc5 10206 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
b16250e3
MC
10207 TG3_EEPROM_MAGIC_HW) {
10208 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
a9dc529d 10209 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
b16250e3 10210 u8 *buf8 = (u8 *) buf;
b16250e3
MC
10211
10212 /* Separate the parity bits and the data bytes. */
10213 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
10214 if ((i == 0) || (i == 8)) {
10215 int l;
10216 u8 msk;
10217
10218 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
10219 parity[k++] = buf8[i] & msk;
10220 i++;
859a5887 10221 } else if (i == 16) {
b16250e3
MC
10222 int l;
10223 u8 msk;
10224
10225 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
10226 parity[k++] = buf8[i] & msk;
10227 i++;
10228
10229 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
10230 parity[k++] = buf8[i] & msk;
10231 i++;
10232 }
10233 data[j++] = buf8[i];
10234 }
10235
10236 err = -EIO;
10237 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
10238 u8 hw8 = hweight8(data[i]);
10239
10240 if ((hw8 & 0x1) && parity[i])
10241 goto out;
10242 else if (!(hw8 & 0x1) && !parity[i])
10243 goto out;
10244 }
10245 err = 0;
10246 goto out;
10247 }
10248
566f86ad
MC
10249 /* Bootstrap checksum at offset 0x10 */
10250 csum = calc_crc((unsigned char *) buf, 0x10);
a9dc529d 10251 if (csum != be32_to_cpu(buf[0x10/4]))
566f86ad
MC
10252 goto out;
10253
10254 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
10255 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
a9dc529d
MC
10256 if (csum != be32_to_cpu(buf[0xfc/4]))
10257 goto out;
566f86ad
MC
10258
10259 err = 0;
10260
10261out:
10262 kfree(buf);
10263 return err;
10264}
10265
ca43007a
MC
10266#define TG3_SERDES_TIMEOUT_SEC 2
10267#define TG3_COPPER_TIMEOUT_SEC 6
10268
10269static int tg3_test_link(struct tg3 *tp)
10270{
10271 int i, max;
10272
10273 if (!netif_running(tp->dev))
10274 return -ENODEV;
10275
4c987487 10276 if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
ca43007a
MC
10277 max = TG3_SERDES_TIMEOUT_SEC;
10278 else
10279 max = TG3_COPPER_TIMEOUT_SEC;
10280
10281 for (i = 0; i < max; i++) {
10282 if (netif_carrier_ok(tp->dev))
10283 return 0;
10284
10285 if (msleep_interruptible(1000))
10286 break;
10287 }
10288
10289 return -EIO;
10290}
10291
a71116d1 10292/* Only test the commonly used registers */
30ca3e37 10293static int tg3_test_registers(struct tg3 *tp)
a71116d1 10294{
b16250e3 10295 int i, is_5705, is_5750;
a71116d1
MC
10296 u32 offset, read_mask, write_mask, val, save_val, read_val;
10297 static struct {
10298 u16 offset;
10299 u16 flags;
10300#define TG3_FL_5705 0x1
10301#define TG3_FL_NOT_5705 0x2
10302#define TG3_FL_NOT_5788 0x4
b16250e3 10303#define TG3_FL_NOT_5750 0x8
a71116d1
MC
10304 u32 read_mask;
10305 u32 write_mask;
10306 } reg_tbl[] = {
10307 /* MAC Control Registers */
10308 { MAC_MODE, TG3_FL_NOT_5705,
10309 0x00000000, 0x00ef6f8c },
10310 { MAC_MODE, TG3_FL_5705,
10311 0x00000000, 0x01ef6b8c },
10312 { MAC_STATUS, TG3_FL_NOT_5705,
10313 0x03800107, 0x00000000 },
10314 { MAC_STATUS, TG3_FL_5705,
10315 0x03800100, 0x00000000 },
10316 { MAC_ADDR_0_HIGH, 0x0000,
10317 0x00000000, 0x0000ffff },
10318 { MAC_ADDR_0_LOW, 0x0000,
c6cdf436 10319 0x00000000, 0xffffffff },
a71116d1
MC
10320 { MAC_RX_MTU_SIZE, 0x0000,
10321 0x00000000, 0x0000ffff },
10322 { MAC_TX_MODE, 0x0000,
10323 0x00000000, 0x00000070 },
10324 { MAC_TX_LENGTHS, 0x0000,
10325 0x00000000, 0x00003fff },
10326 { MAC_RX_MODE, TG3_FL_NOT_5705,
10327 0x00000000, 0x000007fc },
10328 { MAC_RX_MODE, TG3_FL_5705,
10329 0x00000000, 0x000007dc },
10330 { MAC_HASH_REG_0, 0x0000,
10331 0x00000000, 0xffffffff },
10332 { MAC_HASH_REG_1, 0x0000,
10333 0x00000000, 0xffffffff },
10334 { MAC_HASH_REG_2, 0x0000,
10335 0x00000000, 0xffffffff },
10336 { MAC_HASH_REG_3, 0x0000,
10337 0x00000000, 0xffffffff },
10338
10339 /* Receive Data and Receive BD Initiator Control Registers. */
10340 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
10341 0x00000000, 0xffffffff },
10342 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
10343 0x00000000, 0xffffffff },
10344 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
10345 0x00000000, 0x00000003 },
10346 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
10347 0x00000000, 0xffffffff },
10348 { RCVDBDI_STD_BD+0, 0x0000,
10349 0x00000000, 0xffffffff },
10350 { RCVDBDI_STD_BD+4, 0x0000,
10351 0x00000000, 0xffffffff },
10352 { RCVDBDI_STD_BD+8, 0x0000,
10353 0x00000000, 0xffff0002 },
10354 { RCVDBDI_STD_BD+0xc, 0x0000,
10355 0x00000000, 0xffffffff },
6aa20a22 10356
a71116d1
MC
10357 /* Receive BD Initiator Control Registers. */
10358 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
10359 0x00000000, 0xffffffff },
10360 { RCVBDI_STD_THRESH, TG3_FL_5705,
10361 0x00000000, 0x000003ff },
10362 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
10363 0x00000000, 0xffffffff },
6aa20a22 10364
a71116d1
MC
10365 /* Host Coalescing Control Registers. */
10366 { HOSTCC_MODE, TG3_FL_NOT_5705,
10367 0x00000000, 0x00000004 },
10368 { HOSTCC_MODE, TG3_FL_5705,
10369 0x00000000, 0x000000f6 },
10370 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
10371 0x00000000, 0xffffffff },
10372 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
10373 0x00000000, 0x000003ff },
10374 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
10375 0x00000000, 0xffffffff },
10376 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
10377 0x00000000, 0x000003ff },
10378 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
10379 0x00000000, 0xffffffff },
10380 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10381 0x00000000, 0x000000ff },
10382 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
10383 0x00000000, 0xffffffff },
10384 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10385 0x00000000, 0x000000ff },
10386 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
10387 0x00000000, 0xffffffff },
10388 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
10389 0x00000000, 0xffffffff },
10390 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10391 0x00000000, 0xffffffff },
10392 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10393 0x00000000, 0x000000ff },
10394 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10395 0x00000000, 0xffffffff },
10396 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10397 0x00000000, 0x000000ff },
10398 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
10399 0x00000000, 0xffffffff },
10400 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
10401 0x00000000, 0xffffffff },
10402 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
10403 0x00000000, 0xffffffff },
10404 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
10405 0x00000000, 0xffffffff },
10406 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
10407 0x00000000, 0xffffffff },
10408 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
10409 0xffffffff, 0x00000000 },
10410 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
10411 0xffffffff, 0x00000000 },
10412
10413 /* Buffer Manager Control Registers. */
b16250e3 10414 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
a71116d1 10415 0x00000000, 0x007fff80 },
b16250e3 10416 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
a71116d1
MC
10417 0x00000000, 0x007fffff },
10418 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
10419 0x00000000, 0x0000003f },
10420 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
10421 0x00000000, 0x000001ff },
10422 { BUFMGR_MB_HIGH_WATER, 0x0000,
10423 0x00000000, 0x000001ff },
10424 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
10425 0xffffffff, 0x00000000 },
10426 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
10427 0xffffffff, 0x00000000 },
6aa20a22 10428
a71116d1
MC
10429 /* Mailbox Registers */
10430 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
10431 0x00000000, 0x000001ff },
10432 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
10433 0x00000000, 0x000001ff },
10434 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
10435 0x00000000, 0x000007ff },
10436 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
10437 0x00000000, 0x000001ff },
10438
10439 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
10440 };
10441
b16250e3
MC
10442 is_5705 = is_5750 = 0;
10443 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
a71116d1 10444 is_5705 = 1;
b16250e3
MC
10445 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
10446 is_5750 = 1;
10447 }
a71116d1
MC
10448
10449 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
10450 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
10451 continue;
10452
10453 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
10454 continue;
10455
10456 if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
10457 (reg_tbl[i].flags & TG3_FL_NOT_5788))
10458 continue;
10459
b16250e3
MC
10460 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
10461 continue;
10462
a71116d1
MC
10463 offset = (u32) reg_tbl[i].offset;
10464 read_mask = reg_tbl[i].read_mask;
10465 write_mask = reg_tbl[i].write_mask;
10466
10467 /* Save the original register content */
10468 save_val = tr32(offset);
10469
10470 /* Determine the read-only value. */
10471 read_val = save_val & read_mask;
10472
10473 /* Write zero to the register, then make sure the read-only bits
10474 * are not changed and the read/write bits are all zeros.
10475 */
10476 tw32(offset, 0);
10477
10478 val = tr32(offset);
10479
10480 /* Test the read-only and read/write bits. */
10481 if (((val & read_mask) != read_val) || (val & write_mask))
10482 goto out;
10483
10484 /* Write ones to all the bits defined by RdMask and WrMask, then
10485 * make sure the read-only bits are not changed and the
10486 * read/write bits are all ones.
10487 */
10488 tw32(offset, read_mask | write_mask);
10489
10490 val = tr32(offset);
10491
10492 /* Test the read-only bits. */
10493 if ((val & read_mask) != read_val)
10494 goto out;
10495
10496 /* Test the read/write bits. */
10497 if ((val & write_mask) != write_mask)
10498 goto out;
10499
10500 tw32(offset, save_val);
10501 }
10502
10503 return 0;
10504
10505out:
9f88f29f 10506 if (netif_msg_hw(tp))
2445e461
MC
10507 netdev_err(tp->dev,
10508 "Register test failed at offset %x\n", offset);
a71116d1
MC
10509 tw32(offset, save_val);
10510 return -EIO;
10511}
10512
7942e1db
MC
10513static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
10514{
f71e1309 10515 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
7942e1db
MC
10516 int i;
10517 u32 j;
10518
e9edda69 10519 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
7942e1db
MC
10520 for (j = 0; j < len; j += 4) {
10521 u32 val;
10522
10523 tg3_write_mem(tp, offset + j, test_pattern[i]);
10524 tg3_read_mem(tp, offset + j, &val);
10525 if (val != test_pattern[i])
10526 return -EIO;
10527 }
10528 }
10529 return 0;
10530}
10531
10532static int tg3_test_memory(struct tg3 *tp)
10533{
10534 static struct mem_entry {
10535 u32 offset;
10536 u32 len;
10537 } mem_tbl_570x[] = {
38690194 10538 { 0x00000000, 0x00b50},
7942e1db
MC
10539 { 0x00002000, 0x1c000},
10540 { 0xffffffff, 0x00000}
10541 }, mem_tbl_5705[] = {
10542 { 0x00000100, 0x0000c},
10543 { 0x00000200, 0x00008},
7942e1db
MC
10544 { 0x00004000, 0x00800},
10545 { 0x00006000, 0x01000},
10546 { 0x00008000, 0x02000},
10547 { 0x00010000, 0x0e000},
10548 { 0xffffffff, 0x00000}
79f4d13a
MC
10549 }, mem_tbl_5755[] = {
10550 { 0x00000200, 0x00008},
10551 { 0x00004000, 0x00800},
10552 { 0x00006000, 0x00800},
10553 { 0x00008000, 0x02000},
10554 { 0x00010000, 0x0c000},
10555 { 0xffffffff, 0x00000}
b16250e3
MC
10556 }, mem_tbl_5906[] = {
10557 { 0x00000200, 0x00008},
10558 { 0x00004000, 0x00400},
10559 { 0x00006000, 0x00400},
10560 { 0x00008000, 0x01000},
10561 { 0x00010000, 0x01000},
10562 { 0xffffffff, 0x00000}
8b5a6c42
MC
10563 }, mem_tbl_5717[] = {
10564 { 0x00000200, 0x00008},
10565 { 0x00010000, 0x0a000},
10566 { 0x00020000, 0x13c00},
10567 { 0xffffffff, 0x00000}
10568 }, mem_tbl_57765[] = {
10569 { 0x00000200, 0x00008},
10570 { 0x00004000, 0x00800},
10571 { 0x00006000, 0x09800},
10572 { 0x00010000, 0x0a000},
10573 { 0xffffffff, 0x00000}
7942e1db
MC
10574 };
10575 struct mem_entry *mem_tbl;
10576 int err = 0;
10577 int i;
10578
8b5a6c42
MC
10579 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
10580 mem_tbl = mem_tbl_5717;
10581 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
10582 mem_tbl = mem_tbl_57765;
10583 else if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
321d32a0
MC
10584 mem_tbl = mem_tbl_5755;
10585 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
10586 mem_tbl = mem_tbl_5906;
10587 else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
10588 mem_tbl = mem_tbl_5705;
10589 else
7942e1db
MC
10590 mem_tbl = mem_tbl_570x;
10591
10592 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
10593 if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
10594 mem_tbl[i].len)) != 0)
10595 break;
10596 }
6aa20a22 10597
7942e1db
MC
10598 return err;
10599}
10600
9f40dead
MC
10601#define TG3_MAC_LOOPBACK 0
10602#define TG3_PHY_LOOPBACK 1
10603
10604static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
c76949a6 10605{
9f40dead 10606 u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
fd2ce37f 10607 u32 desc_idx, coal_now;
c76949a6
MC
10608 struct sk_buff *skb, *rx_skb;
10609 u8 *tx_data;
10610 dma_addr_t map;
10611 int num_pkts, tx_len, rx_len, i, err;
10612 struct tg3_rx_buffer_desc *desc;
898a56f8 10613 struct tg3_napi *tnapi, *rnapi;
21f581a5 10614 struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
c76949a6 10615
c8873405
MC
10616 tnapi = &tp->napi[0];
10617 rnapi = &tp->napi[0];
0c1d0e2b 10618 if (tp->irq_cnt > 1) {
0c1d0e2b 10619 rnapi = &tp->napi[1];
c8873405
MC
10620 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
10621 tnapi = &tp->napi[1];
0c1d0e2b 10622 }
fd2ce37f 10623 coal_now = tnapi->coal_now | rnapi->coal_now;
898a56f8 10624
9f40dead 10625 if (loopback_mode == TG3_MAC_LOOPBACK) {
c94e3941
MC
10626 /* HW errata - mac loopback fails in some cases on 5780.
10627 * Normal traffic and PHY loopback are not affected by
10628 * errata.
10629 */
10630 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
10631 return 0;
10632
9f40dead 10633 mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
e8f3f6ca
MC
10634 MAC_MODE_PORT_INT_LPBACK;
10635 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
10636 mac_mode |= MAC_MODE_LINK_POLARITY;
3f7045c1
MC
10637 if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
10638 mac_mode |= MAC_MODE_PORT_MODE_MII;
10639 else
10640 mac_mode |= MAC_MODE_PORT_MODE_GMII;
9f40dead
MC
10641 tw32(MAC_MODE, mac_mode);
10642 } else if (loopback_mode == TG3_PHY_LOOPBACK) {
3f7045c1
MC
10643 u32 val;
10644
7f97a4bd
MC
10645 if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
10646 tg3_phy_fet_toggle_apd(tp, false);
5d64ad34
MC
10647 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
10648 } else
10649 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
3f7045c1 10650
9ef8ca99
MC
10651 tg3_phy_toggle_automdix(tp, 0);
10652
3f7045c1 10653 tg3_writephy(tp, MII_BMCR, val);
c94e3941 10654 udelay(40);
5d64ad34 10655
e8f3f6ca 10656 mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
7f97a4bd 10657 if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
1061b7c5
MC
10658 tg3_writephy(tp, MII_TG3_FET_PTEST,
10659 MII_TG3_FET_PTEST_FRC_TX_LINK |
10660 MII_TG3_FET_PTEST_FRC_TX_LOCK);
10661 /* The write needs to be flushed for the AC131 */
10662 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
10663 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
5d64ad34
MC
10664 mac_mode |= MAC_MODE_PORT_MODE_MII;
10665 } else
10666 mac_mode |= MAC_MODE_PORT_MODE_GMII;
b16250e3 10667
c94e3941
MC
10668 /* reset to prevent losing 1st rx packet intermittently */
10669 if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
10670 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
10671 udelay(10);
10672 tw32_f(MAC_RX_MODE, tp->rx_mode);
10673 }
e8f3f6ca 10674 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
79eb6904
MC
10675 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
10676 if (masked_phy_id == TG3_PHY_ID_BCM5401)
e8f3f6ca 10677 mac_mode &= ~MAC_MODE_LINK_POLARITY;
79eb6904 10678 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
e8f3f6ca 10679 mac_mode |= MAC_MODE_LINK_POLARITY;
ff18ff02
MC
10680 tg3_writephy(tp, MII_TG3_EXT_CTRL,
10681 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
10682 }
9f40dead 10683 tw32(MAC_MODE, mac_mode);
859a5887 10684 } else {
9f40dead 10685 return -EINVAL;
859a5887 10686 }
c76949a6
MC
10687
10688 err = -EIO;
10689
c76949a6 10690 tx_len = 1514;
a20e9c62 10691 skb = netdev_alloc_skb(tp->dev, tx_len);
a50bb7b9
JJ
10692 if (!skb)
10693 return -ENOMEM;
10694
c76949a6
MC
10695 tx_data = skb_put(skb, tx_len);
10696 memcpy(tx_data, tp->dev->dev_addr, 6);
10697 memset(tx_data + 6, 0x0, 8);
10698
10699 tw32(MAC_RX_MTU_SIZE, tx_len + 4);
10700
10701 for (i = 14; i < tx_len; i++)
10702 tx_data[i] = (u8) (i & 0xff);
10703
f4188d8a
AD
10704 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
10705 if (pci_dma_mapping_error(tp->pdev, map)) {
a21771dd
MC
10706 dev_kfree_skb(skb);
10707 return -EIO;
10708 }
c76949a6
MC
10709
10710 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 10711 rnapi->coal_now);
c76949a6
MC
10712
10713 udelay(10);
10714
898a56f8 10715 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
c76949a6 10716
c76949a6
MC
10717 num_pkts = 0;
10718
f4188d8a 10719 tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
c76949a6 10720
f3f3f27e 10721 tnapi->tx_prod++;
c76949a6
MC
10722 num_pkts++;
10723
f3f3f27e
MC
10724 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
10725 tr32_mailbox(tnapi->prodmbox);
c76949a6
MC
10726
10727 udelay(10);
10728
303fc921
MC
10729 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
10730 for (i = 0; i < 35; i++) {
c76949a6 10731 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 10732 coal_now);
c76949a6
MC
10733
10734 udelay(10);
10735
898a56f8
MC
10736 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
10737 rx_idx = rnapi->hw_status->idx[0].rx_producer;
f3f3f27e 10738 if ((tx_idx == tnapi->tx_prod) &&
c76949a6
MC
10739 (rx_idx == (rx_start_idx + num_pkts)))
10740 break;
10741 }
10742
f4188d8a 10743 pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
c76949a6
MC
10744 dev_kfree_skb(skb);
10745
f3f3f27e 10746 if (tx_idx != tnapi->tx_prod)
c76949a6
MC
10747 goto out;
10748
10749 if (rx_idx != rx_start_idx + num_pkts)
10750 goto out;
10751
72334482 10752 desc = &rnapi->rx_rcb[rx_start_idx];
c76949a6
MC
10753 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
10754 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
10755 if (opaque_key != RXD_OPAQUE_RING_STD)
10756 goto out;
10757
10758 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
10759 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
10760 goto out;
10761
10762 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
10763 if (rx_len != tx_len)
10764 goto out;
10765
21f581a5 10766 rx_skb = tpr->rx_std_buffers[desc_idx].skb;
c76949a6 10767
4e5e4f0d 10768 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
c76949a6
MC
10769 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
10770
10771 for (i = 14; i < tx_len; i++) {
10772 if (*(rx_skb->data + i) != (u8) (i & 0xff))
10773 goto out;
10774 }
10775 err = 0;
6aa20a22 10776
c76949a6
MC
10777 /* tg3_free_rings will unmap and free the rx_skb */
10778out:
10779 return err;
10780}
10781
9f40dead
MC
10782#define TG3_MAC_LOOPBACK_FAILED 1
10783#define TG3_PHY_LOOPBACK_FAILED 2
10784#define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
10785 TG3_PHY_LOOPBACK_FAILED)
10786
10787static int tg3_test_loopback(struct tg3 *tp)
10788{
10789 int err = 0;
9936bcf6 10790 u32 cpmuctrl = 0;
9f40dead
MC
10791
10792 if (!netif_running(tp->dev))
10793 return TG3_LOOPBACK_FAILED;
10794
b9ec6c1b
MC
10795 err = tg3_reset_hw(tp, 1);
10796 if (err)
10797 return TG3_LOOPBACK_FAILED;
9f40dead 10798
6833c043
MC
10799 /* Turn off gphy autopowerdown. */
10800 if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
10801 tg3_phy_toggle_apd(tp, false);
10802
321d32a0 10803 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
9936bcf6
MC
10804 int i;
10805 u32 status;
10806
10807 tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
10808
10809 /* Wait for up to 40 microseconds to acquire lock. */
10810 for (i = 0; i < 4; i++) {
10811 status = tr32(TG3_CPMU_MUTEX_GNT);
10812 if (status == CPMU_MUTEX_GNT_DRIVER)
10813 break;
10814 udelay(10);
10815 }
10816
10817 if (status != CPMU_MUTEX_GNT_DRIVER)
10818 return TG3_LOOPBACK_FAILED;
10819
b2a5c19c 10820 /* Turn off link-based power management. */
e875093c 10821 cpmuctrl = tr32(TG3_CPMU_CTRL);
109115e1
MC
10822 tw32(TG3_CPMU_CTRL,
10823 cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
10824 CPMU_CTRL_LINK_AWARE_MODE));
9936bcf6
MC
10825 }
10826
9f40dead
MC
10827 if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
10828 err |= TG3_MAC_LOOPBACK_FAILED;
9936bcf6 10829
321d32a0 10830 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
9936bcf6
MC
10831 tw32(TG3_CPMU_CTRL, cpmuctrl);
10832
10833 /* Release the mutex */
10834 tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
10835 }
10836
dd477003
MC
10837 if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
10838 !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
9f40dead
MC
10839 if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
10840 err |= TG3_PHY_LOOPBACK_FAILED;
10841 }
10842
6833c043
MC
10843 /* Re-enable gphy autopowerdown. */
10844 if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
10845 tg3_phy_toggle_apd(tp, true);
10846
9f40dead
MC
10847 return err;
10848}
10849
4cafd3f5
MC
10850static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
10851 u64 *data)
10852{
566f86ad
MC
10853 struct tg3 *tp = netdev_priv(dev);
10854
bc1c7567
MC
10855 if (tp->link_config.phy_is_low_power)
10856 tg3_set_power_state(tp, PCI_D0);
10857
566f86ad
MC
10858 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
10859
10860 if (tg3_test_nvram(tp) != 0) {
10861 etest->flags |= ETH_TEST_FL_FAILED;
10862 data[0] = 1;
10863 }
ca43007a
MC
10864 if (tg3_test_link(tp) != 0) {
10865 etest->flags |= ETH_TEST_FL_FAILED;
10866 data[1] = 1;
10867 }
a71116d1 10868 if (etest->flags & ETH_TEST_FL_OFFLINE) {
b02fd9e3 10869 int err, err2 = 0, irq_sync = 0;
bbe832c0
MC
10870
10871 if (netif_running(dev)) {
b02fd9e3 10872 tg3_phy_stop(tp);
a71116d1 10873 tg3_netif_stop(tp);
bbe832c0
MC
10874 irq_sync = 1;
10875 }
a71116d1 10876
bbe832c0 10877 tg3_full_lock(tp, irq_sync);
a71116d1
MC
10878
10879 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
ec41c7df 10880 err = tg3_nvram_lock(tp);
a71116d1
MC
10881 tg3_halt_cpu(tp, RX_CPU_BASE);
10882 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
10883 tg3_halt_cpu(tp, TX_CPU_BASE);
ec41c7df
MC
10884 if (!err)
10885 tg3_nvram_unlock(tp);
a71116d1 10886
d9ab5ad1
MC
10887 if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
10888 tg3_phy_reset(tp);
10889
a71116d1
MC
10890 if (tg3_test_registers(tp) != 0) {
10891 etest->flags |= ETH_TEST_FL_FAILED;
10892 data[2] = 1;
10893 }
7942e1db
MC
10894 if (tg3_test_memory(tp) != 0) {
10895 etest->flags |= ETH_TEST_FL_FAILED;
10896 data[3] = 1;
10897 }
9f40dead 10898 if ((data[4] = tg3_test_loopback(tp)) != 0)
c76949a6 10899 etest->flags |= ETH_TEST_FL_FAILED;
a71116d1 10900
f47c11ee
DM
10901 tg3_full_unlock(tp);
10902
d4bc3927
MC
10903 if (tg3_test_interrupt(tp) != 0) {
10904 etest->flags |= ETH_TEST_FL_FAILED;
10905 data[5] = 1;
10906 }
f47c11ee
DM
10907
10908 tg3_full_lock(tp, 0);
d4bc3927 10909
a71116d1
MC
10910 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10911 if (netif_running(dev)) {
10912 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
b02fd9e3
MC
10913 err2 = tg3_restart_hw(tp, 1);
10914 if (!err2)
b9ec6c1b 10915 tg3_netif_start(tp);
a71116d1 10916 }
f47c11ee
DM
10917
10918 tg3_full_unlock(tp);
b02fd9e3
MC
10919
10920 if (irq_sync && !err2)
10921 tg3_phy_start(tp);
a71116d1 10922 }
bc1c7567
MC
10923 if (tp->link_config.phy_is_low_power)
10924 tg3_set_power_state(tp, PCI_D3hot);
10925
4cafd3f5
MC
10926}
10927
1da177e4
LT
10928static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
10929{
10930 struct mii_ioctl_data *data = if_mii(ifr);
10931 struct tg3 *tp = netdev_priv(dev);
10932 int err;
10933
b02fd9e3 10934 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
3f0e3ad7 10935 struct phy_device *phydev;
b02fd9e3
MC
10936 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
10937 return -EAGAIN;
3f0e3ad7
MC
10938 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10939 return phy_mii_ioctl(phydev, data, cmd);
b02fd9e3
MC
10940 }
10941
33f401ae 10942 switch (cmd) {
1da177e4 10943 case SIOCGMIIPHY:
882e9793 10944 data->phy_id = tp->phy_addr;
1da177e4
LT
10945
10946 /* fallthru */
10947 case SIOCGMIIREG: {
10948 u32 mii_regval;
10949
10950 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
10951 break; /* We have no PHY */
10952
bc1c7567
MC
10953 if (tp->link_config.phy_is_low_power)
10954 return -EAGAIN;
10955
f47c11ee 10956 spin_lock_bh(&tp->lock);
1da177e4 10957 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
f47c11ee 10958 spin_unlock_bh(&tp->lock);
1da177e4
LT
10959
10960 data->val_out = mii_regval;
10961
10962 return err;
10963 }
10964
10965 case SIOCSMIIREG:
10966 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
10967 break; /* We have no PHY */
10968
bc1c7567
MC
10969 if (tp->link_config.phy_is_low_power)
10970 return -EAGAIN;
10971
f47c11ee 10972 spin_lock_bh(&tp->lock);
1da177e4 10973 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
f47c11ee 10974 spin_unlock_bh(&tp->lock);
1da177e4
LT
10975
10976 return err;
10977
10978 default:
10979 /* do nothing */
10980 break;
10981 }
10982 return -EOPNOTSUPP;
10983}
10984
10985#if TG3_VLAN_TAG_USED
10986static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
10987{
10988 struct tg3 *tp = netdev_priv(dev);
10989
844b3eed
MC
10990 if (!netif_running(dev)) {
10991 tp->vlgrp = grp;
10992 return;
10993 }
10994
10995 tg3_netif_stop(tp);
29315e87 10996
f47c11ee 10997 tg3_full_lock(tp, 0);
1da177e4
LT
10998
10999 tp->vlgrp = grp;
11000
11001 /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
11002 __tg3_set_rx_mode(dev);
11003
844b3eed 11004 tg3_netif_start(tp);
46966545
MC
11005
11006 tg3_full_unlock(tp);
1da177e4 11007}
1da177e4
LT
11008#endif
11009
15f9850d
DM
11010static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11011{
11012 struct tg3 *tp = netdev_priv(dev);
11013
11014 memcpy(ec, &tp->coal, sizeof(*ec));
11015 return 0;
11016}
11017
d244c892
MC
11018static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11019{
11020 struct tg3 *tp = netdev_priv(dev);
11021 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
11022 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
11023
11024 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
11025 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
11026 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
11027 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
11028 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
11029 }
11030
11031 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
11032 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
11033 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
11034 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
11035 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
11036 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
11037 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
11038 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
11039 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
11040 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
11041 return -EINVAL;
11042
11043 /* No rx interrupts will be generated if both are zero */
11044 if ((ec->rx_coalesce_usecs == 0) &&
11045 (ec->rx_max_coalesced_frames == 0))
11046 return -EINVAL;
11047
11048 /* No tx interrupts will be generated if both are zero */
11049 if ((ec->tx_coalesce_usecs == 0) &&
11050 (ec->tx_max_coalesced_frames == 0))
11051 return -EINVAL;
11052
11053 /* Only copy relevant parameters, ignore all others. */
11054 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
11055 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
11056 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
11057 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
11058 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
11059 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
11060 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
11061 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
11062 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
11063
11064 if (netif_running(dev)) {
11065 tg3_full_lock(tp, 0);
11066 __tg3_set_coalesce(tp, &tp->coal);
11067 tg3_full_unlock(tp);
11068 }
11069 return 0;
11070}
11071
7282d491 11072static const struct ethtool_ops tg3_ethtool_ops = {
1da177e4
LT
11073 .get_settings = tg3_get_settings,
11074 .set_settings = tg3_set_settings,
11075 .get_drvinfo = tg3_get_drvinfo,
11076 .get_regs_len = tg3_get_regs_len,
11077 .get_regs = tg3_get_regs,
11078 .get_wol = tg3_get_wol,
11079 .set_wol = tg3_set_wol,
11080 .get_msglevel = tg3_get_msglevel,
11081 .set_msglevel = tg3_set_msglevel,
11082 .nway_reset = tg3_nway_reset,
11083 .get_link = ethtool_op_get_link,
11084 .get_eeprom_len = tg3_get_eeprom_len,
11085 .get_eeprom = tg3_get_eeprom,
11086 .set_eeprom = tg3_set_eeprom,
11087 .get_ringparam = tg3_get_ringparam,
11088 .set_ringparam = tg3_set_ringparam,
11089 .get_pauseparam = tg3_get_pauseparam,
11090 .set_pauseparam = tg3_set_pauseparam,
11091 .get_rx_csum = tg3_get_rx_csum,
11092 .set_rx_csum = tg3_set_rx_csum,
1da177e4 11093 .set_tx_csum = tg3_set_tx_csum,
1da177e4 11094 .set_sg = ethtool_op_set_sg,
1da177e4 11095 .set_tso = tg3_set_tso,
4cafd3f5 11096 .self_test = tg3_self_test,
1da177e4 11097 .get_strings = tg3_get_strings,
4009a93d 11098 .phys_id = tg3_phys_id,
1da177e4 11099 .get_ethtool_stats = tg3_get_ethtool_stats,
15f9850d 11100 .get_coalesce = tg3_get_coalesce,
d244c892 11101 .set_coalesce = tg3_set_coalesce,
b9f2c044 11102 .get_sset_count = tg3_get_sset_count,
1da177e4
LT
11103};
11104
11105static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
11106{
1b27777a 11107 u32 cursize, val, magic;
1da177e4
LT
11108
11109 tp->nvram_size = EEPROM_CHIP_SIZE;
11110
e4f34110 11111 if (tg3_nvram_read(tp, 0, &magic) != 0)
1da177e4
LT
11112 return;
11113
b16250e3
MC
11114 if ((magic != TG3_EEPROM_MAGIC) &&
11115 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
11116 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
1da177e4
LT
11117 return;
11118
11119 /*
11120 * Size the chip by reading offsets at increasing powers of two.
11121 * When we encounter our validation signature, we know the addressing
11122 * has wrapped around, and thus have our chip size.
11123 */
1b27777a 11124 cursize = 0x10;
1da177e4
LT
11125
11126 while (cursize < tp->nvram_size) {
e4f34110 11127 if (tg3_nvram_read(tp, cursize, &val) != 0)
1da177e4
LT
11128 return;
11129
1820180b 11130 if (val == magic)
1da177e4
LT
11131 break;
11132
11133 cursize <<= 1;
11134 }
11135
11136 tp->nvram_size = cursize;
11137}
6aa20a22 11138
1da177e4
LT
11139static void __devinit tg3_get_nvram_size(struct tg3 *tp)
11140{
11141 u32 val;
11142
df259d8c
MC
11143 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
11144 tg3_nvram_read(tp, 0, &val) != 0)
1b27777a
MC
11145 return;
11146
11147 /* Selfboot format */
1820180b 11148 if (val != TG3_EEPROM_MAGIC) {
1b27777a
MC
11149 tg3_get_eeprom_size(tp);
11150 return;
11151 }
11152
6d348f2c 11153 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
1da177e4 11154 if (val != 0) {
6d348f2c
MC
11155 /* This is confusing. We want to operate on the
11156 * 16-bit value at offset 0xf2. The tg3_nvram_read()
11157 * call will read from NVRAM and byteswap the data
11158 * according to the byteswapping settings for all
11159 * other register accesses. This ensures the data we
11160 * want will always reside in the lower 16-bits.
11161 * However, the data in NVRAM is in LE format, which
11162 * means the data from the NVRAM read will always be
11163 * opposite the endianness of the CPU. The 16-bit
11164 * byteswap then brings the data to CPU endianness.
11165 */
11166 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
1da177e4
LT
11167 return;
11168 }
11169 }
fd1122a2 11170 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
1da177e4
LT
11171}
11172
11173static void __devinit tg3_get_nvram_info(struct tg3 *tp)
11174{
11175 u32 nvcfg1;
11176
11177 nvcfg1 = tr32(NVRAM_CFG1);
11178 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
11179 tp->tg3_flags2 |= TG3_FLG2_FLASH;
8590a603 11180 } else {
1da177e4
LT
11181 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11182 tw32(NVRAM_CFG1, nvcfg1);
11183 }
11184
4c987487 11185 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
a4e2b347 11186 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
1da177e4 11187 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
8590a603
MC
11188 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
11189 tp->nvram_jedecnum = JEDEC_ATMEL;
11190 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
11191 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11192 break;
11193 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
11194 tp->nvram_jedecnum = JEDEC_ATMEL;
11195 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
11196 break;
11197 case FLASH_VENDOR_ATMEL_EEPROM:
11198 tp->nvram_jedecnum = JEDEC_ATMEL;
11199 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11200 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11201 break;
11202 case FLASH_VENDOR_ST:
11203 tp->nvram_jedecnum = JEDEC_ST;
11204 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
11205 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11206 break;
11207 case FLASH_VENDOR_SAIFUN:
11208 tp->nvram_jedecnum = JEDEC_SAIFUN;
11209 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
11210 break;
11211 case FLASH_VENDOR_SST_SMALL:
11212 case FLASH_VENDOR_SST_LARGE:
11213 tp->nvram_jedecnum = JEDEC_SST;
11214 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
11215 break;
1da177e4 11216 }
8590a603 11217 } else {
1da177e4
LT
11218 tp->nvram_jedecnum = JEDEC_ATMEL;
11219 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
11220 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11221 }
11222}
11223
a1b950d5
MC
11224static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
11225{
11226 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
11227 case FLASH_5752PAGE_SIZE_256:
11228 tp->nvram_pagesize = 256;
11229 break;
11230 case FLASH_5752PAGE_SIZE_512:
11231 tp->nvram_pagesize = 512;
11232 break;
11233 case FLASH_5752PAGE_SIZE_1K:
11234 tp->nvram_pagesize = 1024;
11235 break;
11236 case FLASH_5752PAGE_SIZE_2K:
11237 tp->nvram_pagesize = 2048;
11238 break;
11239 case FLASH_5752PAGE_SIZE_4K:
11240 tp->nvram_pagesize = 4096;
11241 break;
11242 case FLASH_5752PAGE_SIZE_264:
11243 tp->nvram_pagesize = 264;
11244 break;
11245 case FLASH_5752PAGE_SIZE_528:
11246 tp->nvram_pagesize = 528;
11247 break;
11248 }
11249}
11250
361b4ac2
MC
11251static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
11252{
11253 u32 nvcfg1;
11254
11255 nvcfg1 = tr32(NVRAM_CFG1);
11256
e6af301b
MC
11257 /* NVRAM protection for TPM */
11258 if (nvcfg1 & (1 << 27))
f66a29b0 11259 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
e6af301b 11260
361b4ac2 11261 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
11262 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
11263 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
11264 tp->nvram_jedecnum = JEDEC_ATMEL;
11265 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11266 break;
11267 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11268 tp->nvram_jedecnum = JEDEC_ATMEL;
11269 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11270 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11271 break;
11272 case FLASH_5752VENDOR_ST_M45PE10:
11273 case FLASH_5752VENDOR_ST_M45PE20:
11274 case FLASH_5752VENDOR_ST_M45PE40:
11275 tp->nvram_jedecnum = JEDEC_ST;
11276 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11277 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11278 break;
361b4ac2
MC
11279 }
11280
11281 if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
a1b950d5 11282 tg3_nvram_get_pagesize(tp, nvcfg1);
8590a603 11283 } else {
361b4ac2
MC
11284 /* For eeprom, set pagesize to maximum eeprom size */
11285 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11286
11287 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11288 tw32(NVRAM_CFG1, nvcfg1);
11289 }
11290}
11291
d3c7b886
MC
11292static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
11293{
989a9d23 11294 u32 nvcfg1, protect = 0;
d3c7b886
MC
11295
11296 nvcfg1 = tr32(NVRAM_CFG1);
11297
11298 /* NVRAM protection for TPM */
989a9d23 11299 if (nvcfg1 & (1 << 27)) {
f66a29b0 11300 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
989a9d23
MC
11301 protect = 1;
11302 }
d3c7b886 11303
989a9d23
MC
11304 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
11305 switch (nvcfg1) {
8590a603
MC
11306 case FLASH_5755VENDOR_ATMEL_FLASH_1:
11307 case FLASH_5755VENDOR_ATMEL_FLASH_2:
11308 case FLASH_5755VENDOR_ATMEL_FLASH_3:
11309 case FLASH_5755VENDOR_ATMEL_FLASH_5:
11310 tp->nvram_jedecnum = JEDEC_ATMEL;
11311 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11312 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11313 tp->nvram_pagesize = 264;
11314 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
11315 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
11316 tp->nvram_size = (protect ? 0x3e200 :
11317 TG3_NVRAM_SIZE_512KB);
11318 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
11319 tp->nvram_size = (protect ? 0x1f200 :
11320 TG3_NVRAM_SIZE_256KB);
11321 else
11322 tp->nvram_size = (protect ? 0x1f200 :
11323 TG3_NVRAM_SIZE_128KB);
11324 break;
11325 case FLASH_5752VENDOR_ST_M45PE10:
11326 case FLASH_5752VENDOR_ST_M45PE20:
11327 case FLASH_5752VENDOR_ST_M45PE40:
11328 tp->nvram_jedecnum = JEDEC_ST;
11329 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11330 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11331 tp->nvram_pagesize = 256;
11332 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
11333 tp->nvram_size = (protect ?
11334 TG3_NVRAM_SIZE_64KB :
11335 TG3_NVRAM_SIZE_128KB);
11336 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
11337 tp->nvram_size = (protect ?
11338 TG3_NVRAM_SIZE_64KB :
11339 TG3_NVRAM_SIZE_256KB);
11340 else
11341 tp->nvram_size = (protect ?
11342 TG3_NVRAM_SIZE_128KB :
11343 TG3_NVRAM_SIZE_512KB);
11344 break;
d3c7b886
MC
11345 }
11346}
11347
1b27777a
MC
11348static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
11349{
11350 u32 nvcfg1;
11351
11352 nvcfg1 = tr32(NVRAM_CFG1);
11353
11354 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
11355 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
11356 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
11357 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
11358 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
11359 tp->nvram_jedecnum = JEDEC_ATMEL;
11360 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11361 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
1b27777a 11362
8590a603
MC
11363 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11364 tw32(NVRAM_CFG1, nvcfg1);
11365 break;
11366 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11367 case FLASH_5755VENDOR_ATMEL_FLASH_1:
11368 case FLASH_5755VENDOR_ATMEL_FLASH_2:
11369 case FLASH_5755VENDOR_ATMEL_FLASH_3:
11370 tp->nvram_jedecnum = JEDEC_ATMEL;
11371 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11372 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11373 tp->nvram_pagesize = 264;
11374 break;
11375 case FLASH_5752VENDOR_ST_M45PE10:
11376 case FLASH_5752VENDOR_ST_M45PE20:
11377 case FLASH_5752VENDOR_ST_M45PE40:
11378 tp->nvram_jedecnum = JEDEC_ST;
11379 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11380 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11381 tp->nvram_pagesize = 256;
11382 break;
1b27777a
MC
11383 }
11384}
11385
6b91fa02
MC
11386static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
11387{
11388 u32 nvcfg1, protect = 0;
11389
11390 nvcfg1 = tr32(NVRAM_CFG1);
11391
11392 /* NVRAM protection for TPM */
11393 if (nvcfg1 & (1 << 27)) {
f66a29b0 11394 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
6b91fa02
MC
11395 protect = 1;
11396 }
11397
11398 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
11399 switch (nvcfg1) {
8590a603
MC
11400 case FLASH_5761VENDOR_ATMEL_ADB021D:
11401 case FLASH_5761VENDOR_ATMEL_ADB041D:
11402 case FLASH_5761VENDOR_ATMEL_ADB081D:
11403 case FLASH_5761VENDOR_ATMEL_ADB161D:
11404 case FLASH_5761VENDOR_ATMEL_MDB021D:
11405 case FLASH_5761VENDOR_ATMEL_MDB041D:
11406 case FLASH_5761VENDOR_ATMEL_MDB081D:
11407 case FLASH_5761VENDOR_ATMEL_MDB161D:
11408 tp->nvram_jedecnum = JEDEC_ATMEL;
11409 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11410 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11411 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
11412 tp->nvram_pagesize = 256;
11413 break;
11414 case FLASH_5761VENDOR_ST_A_M45PE20:
11415 case FLASH_5761VENDOR_ST_A_M45PE40:
11416 case FLASH_5761VENDOR_ST_A_M45PE80:
11417 case FLASH_5761VENDOR_ST_A_M45PE16:
11418 case FLASH_5761VENDOR_ST_M_M45PE20:
11419 case FLASH_5761VENDOR_ST_M_M45PE40:
11420 case FLASH_5761VENDOR_ST_M_M45PE80:
11421 case FLASH_5761VENDOR_ST_M_M45PE16:
11422 tp->nvram_jedecnum = JEDEC_ST;
11423 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11424 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11425 tp->nvram_pagesize = 256;
11426 break;
6b91fa02
MC
11427 }
11428
11429 if (protect) {
11430 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
11431 } else {
11432 switch (nvcfg1) {
8590a603
MC
11433 case FLASH_5761VENDOR_ATMEL_ADB161D:
11434 case FLASH_5761VENDOR_ATMEL_MDB161D:
11435 case FLASH_5761VENDOR_ST_A_M45PE16:
11436 case FLASH_5761VENDOR_ST_M_M45PE16:
11437 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
11438 break;
11439 case FLASH_5761VENDOR_ATMEL_ADB081D:
11440 case FLASH_5761VENDOR_ATMEL_MDB081D:
11441 case FLASH_5761VENDOR_ST_A_M45PE80:
11442 case FLASH_5761VENDOR_ST_M_M45PE80:
11443 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
11444 break;
11445 case FLASH_5761VENDOR_ATMEL_ADB041D:
11446 case FLASH_5761VENDOR_ATMEL_MDB041D:
11447 case FLASH_5761VENDOR_ST_A_M45PE40:
11448 case FLASH_5761VENDOR_ST_M_M45PE40:
11449 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11450 break;
11451 case FLASH_5761VENDOR_ATMEL_ADB021D:
11452 case FLASH_5761VENDOR_ATMEL_MDB021D:
11453 case FLASH_5761VENDOR_ST_A_M45PE20:
11454 case FLASH_5761VENDOR_ST_M_M45PE20:
11455 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11456 break;
6b91fa02
MC
11457 }
11458 }
11459}
11460
b5d3772c
MC
11461static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
11462{
11463 tp->nvram_jedecnum = JEDEC_ATMEL;
11464 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11465 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11466}
11467
321d32a0
MC
11468static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
11469{
11470 u32 nvcfg1;
11471
11472 nvcfg1 = tr32(NVRAM_CFG1);
11473
11474 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11475 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
11476 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
11477 tp->nvram_jedecnum = JEDEC_ATMEL;
11478 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11479 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11480
11481 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11482 tw32(NVRAM_CFG1, nvcfg1);
11483 return;
11484 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11485 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
11486 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
11487 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
11488 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
11489 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
11490 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
11491 tp->nvram_jedecnum = JEDEC_ATMEL;
11492 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11493 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11494
11495 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11496 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11497 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
11498 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
11499 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11500 break;
11501 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
11502 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
11503 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11504 break;
11505 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
11506 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
11507 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11508 break;
11509 }
11510 break;
11511 case FLASH_5752VENDOR_ST_M45PE10:
11512 case FLASH_5752VENDOR_ST_M45PE20:
11513 case FLASH_5752VENDOR_ST_M45PE40:
11514 tp->nvram_jedecnum = JEDEC_ST;
11515 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11516 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11517
11518 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11519 case FLASH_5752VENDOR_ST_M45PE10:
11520 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11521 break;
11522 case FLASH_5752VENDOR_ST_M45PE20:
11523 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11524 break;
11525 case FLASH_5752VENDOR_ST_M45PE40:
11526 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11527 break;
11528 }
11529 break;
11530 default:
df259d8c 11531 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
321d32a0
MC
11532 return;
11533 }
11534
a1b950d5
MC
11535 tg3_nvram_get_pagesize(tp, nvcfg1);
11536 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
321d32a0 11537 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
a1b950d5
MC
11538}
11539
11540
11541static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
11542{
11543 u32 nvcfg1;
11544
11545 nvcfg1 = tr32(NVRAM_CFG1);
11546
11547 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11548 case FLASH_5717VENDOR_ATMEL_EEPROM:
11549 case FLASH_5717VENDOR_MICRO_EEPROM:
11550 tp->nvram_jedecnum = JEDEC_ATMEL;
11551 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11552 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11553
11554 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11555 tw32(NVRAM_CFG1, nvcfg1);
11556 return;
11557 case FLASH_5717VENDOR_ATMEL_MDB011D:
11558 case FLASH_5717VENDOR_ATMEL_ADB011B:
11559 case FLASH_5717VENDOR_ATMEL_ADB011D:
11560 case FLASH_5717VENDOR_ATMEL_MDB021D:
11561 case FLASH_5717VENDOR_ATMEL_ADB021B:
11562 case FLASH_5717VENDOR_ATMEL_ADB021D:
11563 case FLASH_5717VENDOR_ATMEL_45USPT:
11564 tp->nvram_jedecnum = JEDEC_ATMEL;
11565 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11566 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11567
11568 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11569 case FLASH_5717VENDOR_ATMEL_MDB021D:
11570 case FLASH_5717VENDOR_ATMEL_ADB021B:
11571 case FLASH_5717VENDOR_ATMEL_ADB021D:
11572 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11573 break;
11574 default:
11575 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11576 break;
11577 }
321d32a0 11578 break;
a1b950d5
MC
11579 case FLASH_5717VENDOR_ST_M_M25PE10:
11580 case FLASH_5717VENDOR_ST_A_M25PE10:
11581 case FLASH_5717VENDOR_ST_M_M45PE10:
11582 case FLASH_5717VENDOR_ST_A_M45PE10:
11583 case FLASH_5717VENDOR_ST_M_M25PE20:
11584 case FLASH_5717VENDOR_ST_A_M25PE20:
11585 case FLASH_5717VENDOR_ST_M_M45PE20:
11586 case FLASH_5717VENDOR_ST_A_M45PE20:
11587 case FLASH_5717VENDOR_ST_25USPT:
11588 case FLASH_5717VENDOR_ST_45USPT:
11589 tp->nvram_jedecnum = JEDEC_ST;
11590 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11591 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11592
11593 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11594 case FLASH_5717VENDOR_ST_M_M25PE20:
11595 case FLASH_5717VENDOR_ST_A_M25PE20:
11596 case FLASH_5717VENDOR_ST_M_M45PE20:
11597 case FLASH_5717VENDOR_ST_A_M45PE20:
11598 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11599 break;
11600 default:
11601 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11602 break;
11603 }
321d32a0 11604 break;
a1b950d5
MC
11605 default:
11606 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
11607 return;
321d32a0 11608 }
a1b950d5
MC
11609
11610 tg3_nvram_get_pagesize(tp, nvcfg1);
11611 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
11612 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
321d32a0
MC
11613}
11614
1da177e4
LT
11615/* Chips other than 5700/5701 use the NVRAM for fetching info. */
11616static void __devinit tg3_nvram_init(struct tg3 *tp)
11617{
1da177e4
LT
11618 tw32_f(GRC_EEPROM_ADDR,
11619 (EEPROM_ADDR_FSM_RESET |
11620 (EEPROM_DEFAULT_CLOCK_PERIOD <<
11621 EEPROM_ADDR_CLKPERD_SHIFT)));
11622
9d57f01c 11623 msleep(1);
1da177e4
LT
11624
11625 /* Enable seeprom accesses. */
11626 tw32_f(GRC_LOCAL_CTRL,
11627 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
11628 udelay(100);
11629
11630 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
11631 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
11632 tp->tg3_flags |= TG3_FLAG_NVRAM;
11633
ec41c7df 11634 if (tg3_nvram_lock(tp)) {
5129c3a3
MC
11635 netdev_warn(tp->dev,
11636 "Cannot get nvram lock, %s failed\n",
05dbe005 11637 __func__);
ec41c7df
MC
11638 return;
11639 }
e6af301b 11640 tg3_enable_nvram_access(tp);
1da177e4 11641
989a9d23
MC
11642 tp->nvram_size = 0;
11643
361b4ac2
MC
11644 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
11645 tg3_get_5752_nvram_info(tp);
d3c7b886
MC
11646 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
11647 tg3_get_5755_nvram_info(tp);
d30cdd28 11648 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
57e6983c
MC
11649 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
11650 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1b27777a 11651 tg3_get_5787_nvram_info(tp);
6b91fa02
MC
11652 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
11653 tg3_get_5761_nvram_info(tp);
b5d3772c
MC
11654 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
11655 tg3_get_5906_nvram_info(tp);
b703df6f
MC
11656 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
11657 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
321d32a0 11658 tg3_get_57780_nvram_info(tp);
a1b950d5
MC
11659 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
11660 tg3_get_5717_nvram_info(tp);
361b4ac2
MC
11661 else
11662 tg3_get_nvram_info(tp);
11663
989a9d23
MC
11664 if (tp->nvram_size == 0)
11665 tg3_get_nvram_size(tp);
1da177e4 11666
e6af301b 11667 tg3_disable_nvram_access(tp);
381291b7 11668 tg3_nvram_unlock(tp);
1da177e4
LT
11669
11670 } else {
11671 tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
11672
11673 tg3_get_eeprom_size(tp);
11674 }
11675}
11676
1da177e4
LT
11677static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
11678 u32 offset, u32 len, u8 *buf)
11679{
11680 int i, j, rc = 0;
11681 u32 val;
11682
11683 for (i = 0; i < len; i += 4) {
b9fc7dc5 11684 u32 addr;
a9dc529d 11685 __be32 data;
1da177e4
LT
11686
11687 addr = offset + i;
11688
11689 memcpy(&data, buf + i, 4);
11690
62cedd11
MC
11691 /*
11692 * The SEEPROM interface expects the data to always be opposite
11693 * the native endian format. We accomplish this by reversing
11694 * all the operations that would have been performed on the
11695 * data from a call to tg3_nvram_read_be32().
11696 */
11697 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
1da177e4
LT
11698
11699 val = tr32(GRC_EEPROM_ADDR);
11700 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
11701
11702 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
11703 EEPROM_ADDR_READ);
11704 tw32(GRC_EEPROM_ADDR, val |
11705 (0 << EEPROM_ADDR_DEVID_SHIFT) |
11706 (addr & EEPROM_ADDR_ADDR_MASK) |
11707 EEPROM_ADDR_START |
11708 EEPROM_ADDR_WRITE);
6aa20a22 11709
9d57f01c 11710 for (j = 0; j < 1000; j++) {
1da177e4
LT
11711 val = tr32(GRC_EEPROM_ADDR);
11712
11713 if (val & EEPROM_ADDR_COMPLETE)
11714 break;
9d57f01c 11715 msleep(1);
1da177e4
LT
11716 }
11717 if (!(val & EEPROM_ADDR_COMPLETE)) {
11718 rc = -EBUSY;
11719 break;
11720 }
11721 }
11722
11723 return rc;
11724}
11725
11726/* offset and length are dword aligned */
11727static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
11728 u8 *buf)
11729{
11730 int ret = 0;
11731 u32 pagesize = tp->nvram_pagesize;
11732 u32 pagemask = pagesize - 1;
11733 u32 nvram_cmd;
11734 u8 *tmp;
11735
11736 tmp = kmalloc(pagesize, GFP_KERNEL);
11737 if (tmp == NULL)
11738 return -ENOMEM;
11739
11740 while (len) {
11741 int j;
e6af301b 11742 u32 phy_addr, page_off, size;
1da177e4
LT
11743
11744 phy_addr = offset & ~pagemask;
6aa20a22 11745
1da177e4 11746 for (j = 0; j < pagesize; j += 4) {
a9dc529d
MC
11747 ret = tg3_nvram_read_be32(tp, phy_addr + j,
11748 (__be32 *) (tmp + j));
11749 if (ret)
1da177e4
LT
11750 break;
11751 }
11752 if (ret)
11753 break;
11754
c6cdf436 11755 page_off = offset & pagemask;
1da177e4
LT
11756 size = pagesize;
11757 if (len < size)
11758 size = len;
11759
11760 len -= size;
11761
11762 memcpy(tmp + page_off, buf, size);
11763
11764 offset = offset + (pagesize - page_off);
11765
e6af301b 11766 tg3_enable_nvram_access(tp);
1da177e4
LT
11767
11768 /*
11769 * Before we can erase the flash page, we need
11770 * to issue a special "write enable" command.
11771 */
11772 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
11773
11774 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
11775 break;
11776
11777 /* Erase the target page */
11778 tw32(NVRAM_ADDR, phy_addr);
11779
11780 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
11781 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
11782
c6cdf436 11783 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
1da177e4
LT
11784 break;
11785
11786 /* Issue another write enable to start the write. */
11787 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
11788
11789 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
11790 break;
11791
11792 for (j = 0; j < pagesize; j += 4) {
b9fc7dc5 11793 __be32 data;
1da177e4 11794
b9fc7dc5 11795 data = *((__be32 *) (tmp + j));
a9dc529d 11796
b9fc7dc5 11797 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4
LT
11798
11799 tw32(NVRAM_ADDR, phy_addr + j);
11800
11801 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
11802 NVRAM_CMD_WR;
11803
11804 if (j == 0)
11805 nvram_cmd |= NVRAM_CMD_FIRST;
11806 else if (j == (pagesize - 4))
11807 nvram_cmd |= NVRAM_CMD_LAST;
11808
11809 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
11810 break;
11811 }
11812 if (ret)
11813 break;
11814 }
11815
11816 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
11817 tg3_nvram_exec_cmd(tp, nvram_cmd);
11818
11819 kfree(tmp);
11820
11821 return ret;
11822}
11823
11824/* offset and length are dword aligned */
11825static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
11826 u8 *buf)
11827{
11828 int i, ret = 0;
11829
11830 for (i = 0; i < len; i += 4, offset += 4) {
b9fc7dc5
AV
11831 u32 page_off, phy_addr, nvram_cmd;
11832 __be32 data;
1da177e4
LT
11833
11834 memcpy(&data, buf + i, 4);
b9fc7dc5 11835 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4 11836
c6cdf436 11837 page_off = offset % tp->nvram_pagesize;
1da177e4 11838
1820180b 11839 phy_addr = tg3_nvram_phys_addr(tp, offset);
1da177e4
LT
11840
11841 tw32(NVRAM_ADDR, phy_addr);
11842
11843 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
11844
c6cdf436 11845 if (page_off == 0 || i == 0)
1da177e4 11846 nvram_cmd |= NVRAM_CMD_FIRST;
f6d9a256 11847 if (page_off == (tp->nvram_pagesize - 4))
1da177e4
LT
11848 nvram_cmd |= NVRAM_CMD_LAST;
11849
11850 if (i == (len - 4))
11851 nvram_cmd |= NVRAM_CMD_LAST;
11852
321d32a0
MC
11853 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
11854 !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
4c987487
MC
11855 (tp->nvram_jedecnum == JEDEC_ST) &&
11856 (nvram_cmd & NVRAM_CMD_FIRST)) {
1da177e4
LT
11857
11858 if ((ret = tg3_nvram_exec_cmd(tp,
11859 NVRAM_CMD_WREN | NVRAM_CMD_GO |
11860 NVRAM_CMD_DONE)))
11861
11862 break;
11863 }
11864 if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
11865 /* We always do complete word writes to eeprom. */
11866 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
11867 }
11868
11869 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
11870 break;
11871 }
11872 return ret;
11873}
11874
11875/* offset and length are dword aligned */
11876static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
11877{
11878 int ret;
11879
1da177e4 11880 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
314fba34
MC
11881 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
11882 ~GRC_LCLCTRL_GPIO_OUTPUT1);
1da177e4
LT
11883 udelay(40);
11884 }
11885
11886 if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
11887 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
859a5887 11888 } else {
1da177e4
LT
11889 u32 grc_mode;
11890
ec41c7df
MC
11891 ret = tg3_nvram_lock(tp);
11892 if (ret)
11893 return ret;
1da177e4 11894
e6af301b
MC
11895 tg3_enable_nvram_access(tp);
11896 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
f66a29b0 11897 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
1da177e4 11898 tw32(NVRAM_WRITE1, 0x406);
1da177e4
LT
11899
11900 grc_mode = tr32(GRC_MODE);
11901 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
11902
11903 if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
11904 !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
11905
11906 ret = tg3_nvram_write_block_buffered(tp, offset, len,
11907 buf);
859a5887 11908 } else {
1da177e4
LT
11909 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
11910 buf);
11911 }
11912
11913 grc_mode = tr32(GRC_MODE);
11914 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
11915
e6af301b 11916 tg3_disable_nvram_access(tp);
1da177e4
LT
11917 tg3_nvram_unlock(tp);
11918 }
11919
11920 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
314fba34 11921 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
1da177e4
LT
11922 udelay(40);
11923 }
11924
11925 return ret;
11926}
11927
11928struct subsys_tbl_ent {
11929 u16 subsys_vendor, subsys_devid;
11930 u32 phy_id;
11931};
11932
24daf2b0 11933static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
1da177e4 11934 /* Broadcom boards. */
24daf2b0 11935 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 11936 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
24daf2b0 11937 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 11938 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
24daf2b0 11939 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 11940 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
24daf2b0
MC
11941 { TG3PCI_SUBVENDOR_ID_BROADCOM,
11942 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
11943 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 11944 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
24daf2b0 11945 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 11946 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
11947 { TG3PCI_SUBVENDOR_ID_BROADCOM,
11948 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
11949 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 11950 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
24daf2b0 11951 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 11952 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
24daf2b0 11953 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 11954 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
24daf2b0 11955 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 11956 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
1da177e4
LT
11957
11958 /* 3com boards. */
24daf2b0 11959 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 11960 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
24daf2b0 11961 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 11962 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
11963 { TG3PCI_SUBVENDOR_ID_3COM,
11964 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
11965 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 11966 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
24daf2b0 11967 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 11968 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
1da177e4
LT
11969
11970 /* DELL boards. */
24daf2b0 11971 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 11972 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
24daf2b0 11973 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 11974 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
24daf2b0 11975 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 11976 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
24daf2b0 11977 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 11978 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
1da177e4
LT
11979
11980 /* Compaq boards. */
24daf2b0 11981 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 11982 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
24daf2b0 11983 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 11984 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
11985 { TG3PCI_SUBVENDOR_ID_COMPAQ,
11986 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
11987 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 11988 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
24daf2b0 11989 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 11990 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
1da177e4
LT
11991
11992 /* IBM boards. */
24daf2b0
MC
11993 { TG3PCI_SUBVENDOR_ID_IBM,
11994 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
1da177e4
LT
11995};
11996
24daf2b0 11997static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
1da177e4
LT
11998{
11999 int i;
12000
12001 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
12002 if ((subsys_id_to_phy_id[i].subsys_vendor ==
12003 tp->pdev->subsystem_vendor) &&
12004 (subsys_id_to_phy_id[i].subsys_devid ==
12005 tp->pdev->subsystem_device))
12006 return &subsys_id_to_phy_id[i];
12007 }
12008 return NULL;
12009}
12010
7d0c41ef 12011static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
1da177e4 12012{
1da177e4 12013 u32 val;
caf636c7
MC
12014 u16 pmcsr;
12015
12016 /* On some early chips the SRAM cannot be accessed in D3hot state,
12017 * so need make sure we're in D0.
12018 */
12019 pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
12020 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
12021 pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
12022 msleep(1);
7d0c41ef
MC
12023
12024 /* Make sure register accesses (indirect or otherwise)
12025 * will function correctly.
12026 */
12027 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
12028 tp->misc_host_ctrl);
1da177e4 12029
f49639e6
DM
12030 /* The memory arbiter has to be enabled in order for SRAM accesses
12031 * to succeed. Normally on powerup the tg3 chip firmware will make
12032 * sure it is enabled, but other entities such as system netboot
12033 * code might disable it.
12034 */
12035 val = tr32(MEMARB_MODE);
12036 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
12037
79eb6904 12038 tp->phy_id = TG3_PHY_ID_INVALID;
7d0c41ef
MC
12039 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12040
a85feb8c
GZ
12041 /* Assume an onboard device and WOL capable by default. */
12042 tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
72b845e0 12043
b5d3772c 12044 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
9d26e213 12045 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
b5d3772c 12046 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
9d26e213
MC
12047 tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
12048 }
0527ba35
MC
12049 val = tr32(VCPU_CFGSHDW);
12050 if (val & VCPU_CFGSHDW_ASPM_DBNC)
8ed5d97e 12051 tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
0527ba35 12052 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
2023276e 12053 (val & VCPU_CFGSHDW_WOL_MAGPKT))
0527ba35 12054 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
05ac4cb7 12055 goto done;
b5d3772c
MC
12056 }
12057
1da177e4
LT
12058 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
12059 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
12060 u32 nic_cfg, led_cfg;
a9daf367 12061 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
7d0c41ef 12062 int eeprom_phy_serdes = 0;
1da177e4
LT
12063
12064 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
12065 tp->nic_sram_data_cfg = nic_cfg;
12066
12067 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
12068 ver >>= NIC_SRAM_DATA_VER_SHIFT;
12069 if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
12070 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
12071 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
12072 (ver > 0) && (ver < 0x100))
12073 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
12074
a9daf367
MC
12075 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
12076 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
12077
1da177e4
LT
12078 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
12079 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
12080 eeprom_phy_serdes = 1;
12081
12082 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
12083 if (nic_phy_id != 0) {
12084 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
12085 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
12086
12087 eeprom_phy_id = (id1 >> 16) << 10;
12088 eeprom_phy_id |= (id2 & 0xfc00) << 16;
12089 eeprom_phy_id |= (id2 & 0x03ff) << 0;
12090 } else
12091 eeprom_phy_id = 0;
12092
7d0c41ef 12093 tp->phy_id = eeprom_phy_id;
747e8f8b 12094 if (eeprom_phy_serdes) {
d1ec96af
MC
12095 if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
12096 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
747e8f8b
MC
12097 tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
12098 else
12099 tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
12100 }
7d0c41ef 12101
cbf46853 12102 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
1da177e4
LT
12103 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
12104 SHASTA_EXT_LED_MODE_MASK);
cbf46853 12105 else
1da177e4
LT
12106 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
12107
12108 switch (led_cfg) {
12109 default:
12110 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
12111 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12112 break;
12113
12114 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
12115 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12116 break;
12117
12118 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
12119 tp->led_ctrl = LED_CTRL_MODE_MAC;
9ba27794
MC
12120
12121 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
12122 * read on some older 5700/5701 bootcode.
12123 */
12124 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
12125 ASIC_REV_5700 ||
12126 GET_ASIC_REV(tp->pci_chip_rev_id) ==
12127 ASIC_REV_5701)
12128 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12129
1da177e4
LT
12130 break;
12131
12132 case SHASTA_EXT_LED_SHARED:
12133 tp->led_ctrl = LED_CTRL_MODE_SHARED;
12134 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
12135 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
12136 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12137 LED_CTRL_MODE_PHY_2);
12138 break;
12139
12140 case SHASTA_EXT_LED_MAC:
12141 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
12142 break;
12143
12144 case SHASTA_EXT_LED_COMBO:
12145 tp->led_ctrl = LED_CTRL_MODE_COMBO;
12146 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
12147 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12148 LED_CTRL_MODE_PHY_2);
12149 break;
12150
855e1111 12151 }
1da177e4
LT
12152
12153 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
12154 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
12155 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
12156 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12157
b2a5c19c
MC
12158 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
12159 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
5f60891b 12160
9d26e213 12161 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
1da177e4 12162 tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
9d26e213
MC
12163 if ((tp->pdev->subsystem_vendor ==
12164 PCI_VENDOR_ID_ARIMA) &&
12165 (tp->pdev->subsystem_device == 0x205a ||
12166 tp->pdev->subsystem_device == 0x2063))
12167 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
12168 } else {
f49639e6 12169 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
9d26e213
MC
12170 tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
12171 }
1da177e4
LT
12172
12173 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
12174 tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
cbf46853 12175 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
1da177e4
LT
12176 tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
12177 }
b2b98d4a
MC
12178
12179 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
12180 (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
0d3031d9 12181 tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
b2b98d4a 12182
a85feb8c
GZ
12183 if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
12184 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
12185 tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
1da177e4 12186
12dac075 12187 if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
05ac4cb7 12188 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
0527ba35
MC
12189 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
12190
1da177e4
LT
12191 if (cfg2 & (1 << 17))
12192 tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
12193
12194 /* serdes signal pre-emphasis in register 0x590 set by */
12195 /* bootcode if bit 18 is set */
12196 if (cfg2 & (1 << 18))
12197 tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
8ed5d97e 12198
321d32a0
MC
12199 if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
12200 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
6833c043
MC
12201 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
12202 tp->tg3_flags3 |= TG3_FLG3_PHY_ENABLE_APD;
12203
8ed5d97e
MC
12204 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
12205 u32 cfg3;
12206
12207 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
12208 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
12209 tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
12210 }
a9daf367 12211
14417063
MC
12212 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
12213 tp->tg3_flags3 |= TG3_FLG3_RGMII_INBAND_DISABLE;
a9daf367
MC
12214 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
12215 tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
12216 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
12217 tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
1da177e4 12218 }
05ac4cb7
MC
12219done:
12220 device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
12221 device_set_wakeup_enable(&tp->pdev->dev,
12222 tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
7d0c41ef
MC
12223}
12224
b2a5c19c
MC
12225static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
12226{
12227 int i;
12228 u32 val;
12229
12230 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
12231 tw32(OTP_CTRL, cmd);
12232
12233 /* Wait for up to 1 ms for command to execute. */
12234 for (i = 0; i < 100; i++) {
12235 val = tr32(OTP_STATUS);
12236 if (val & OTP_STATUS_CMD_DONE)
12237 break;
12238 udelay(10);
12239 }
12240
12241 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
12242}
12243
12244/* Read the gphy configuration from the OTP region of the chip. The gphy
12245 * configuration is a 32-bit value that straddles the alignment boundary.
12246 * We do two 32-bit reads and then shift and merge the results.
12247 */
12248static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
12249{
12250 u32 bhalf_otp, thalf_otp;
12251
12252 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
12253
12254 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
12255 return 0;
12256
12257 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
12258
12259 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
12260 return 0;
12261
12262 thalf_otp = tr32(OTP_READ_DATA);
12263
12264 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
12265
12266 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
12267 return 0;
12268
12269 bhalf_otp = tr32(OTP_READ_DATA);
12270
12271 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
12272}
12273
7d0c41ef
MC
12274static int __devinit tg3_phy_probe(struct tg3 *tp)
12275{
12276 u32 hw_phy_id_1, hw_phy_id_2;
12277 u32 hw_phy_id, hw_phy_id_masked;
12278 int err;
1da177e4 12279
b02fd9e3
MC
12280 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
12281 return tg3_phy_init(tp);
12282
1da177e4 12283 /* Reading the PHY ID register can conflict with ASF
877d0310 12284 * firmware access to the PHY hardware.
1da177e4
LT
12285 */
12286 err = 0;
0d3031d9
MC
12287 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
12288 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
79eb6904 12289 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
1da177e4
LT
12290 } else {
12291 /* Now read the physical PHY_ID from the chip and verify
12292 * that it is sane. If it doesn't look good, we fall back
12293 * to either the hard-coded table based PHY_ID and failing
12294 * that the value found in the eeprom area.
12295 */
12296 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
12297 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
12298
12299 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
12300 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
12301 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
12302
79eb6904 12303 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
1da177e4
LT
12304 }
12305
79eb6904 12306 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
1da177e4 12307 tp->phy_id = hw_phy_id;
79eb6904 12308 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
1da177e4 12309 tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
da6b2d01
MC
12310 else
12311 tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
1da177e4 12312 } else {
79eb6904 12313 if (tp->phy_id != TG3_PHY_ID_INVALID) {
7d0c41ef
MC
12314 /* Do nothing, phy ID already set up in
12315 * tg3_get_eeprom_hw_cfg().
12316 */
1da177e4
LT
12317 } else {
12318 struct subsys_tbl_ent *p;
12319
12320 /* No eeprom signature? Try the hardcoded
12321 * subsys device table.
12322 */
24daf2b0 12323 p = tg3_lookup_by_subsys(tp);
1da177e4
LT
12324 if (!p)
12325 return -ENODEV;
12326
12327 tp->phy_id = p->phy_id;
12328 if (!tp->phy_id ||
79eb6904 12329 tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
12330 tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
12331 }
12332 }
12333
747e8f8b 12334 if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
0d3031d9 12335 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
1da177e4 12336 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
3600d918 12337 u32 bmsr, adv_reg, tg3_ctrl, mask;
1da177e4
LT
12338
12339 tg3_readphy(tp, MII_BMSR, &bmsr);
12340 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
12341 (bmsr & BMSR_LSTATUS))
12342 goto skip_phy_reset;
6aa20a22 12343
1da177e4
LT
12344 err = tg3_phy_reset(tp);
12345 if (err)
12346 return err;
12347
12348 adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
12349 ADVERTISE_100HALF | ADVERTISE_100FULL |
12350 ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
12351 tg3_ctrl = 0;
12352 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
12353 tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
12354 MII_TG3_CTRL_ADV_1000_FULL);
12355 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
12356 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
12357 tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
12358 MII_TG3_CTRL_ENABLE_AS_MASTER);
12359 }
12360
3600d918
MC
12361 mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
12362 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
12363 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
12364 if (!tg3_copper_is_advertising_all(tp, mask)) {
1da177e4
LT
12365 tg3_writephy(tp, MII_ADVERTISE, adv_reg);
12366
12367 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
12368 tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
12369
12370 tg3_writephy(tp, MII_BMCR,
12371 BMCR_ANENABLE | BMCR_ANRESTART);
12372 }
12373 tg3_phy_set_wirespeed(tp);
12374
12375 tg3_writephy(tp, MII_ADVERTISE, adv_reg);
12376 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
12377 tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
12378 }
12379
12380skip_phy_reset:
79eb6904 12381 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
12382 err = tg3_init_5401phy_dsp(tp);
12383 if (err)
12384 return err;
1da177e4 12385
1da177e4
LT
12386 err = tg3_init_5401phy_dsp(tp);
12387 }
12388
747e8f8b 12389 if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
1da177e4
LT
12390 tp->link_config.advertising =
12391 (ADVERTISED_1000baseT_Half |
12392 ADVERTISED_1000baseT_Full |
12393 ADVERTISED_Autoneg |
12394 ADVERTISED_FIBRE);
12395 if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
12396 tp->link_config.advertising &=
12397 ~(ADVERTISED_1000baseT_Half |
12398 ADVERTISED_1000baseT_Full);
12399
12400 return err;
12401}
12402
184b8904 12403static void __devinit tg3_read_vpd(struct tg3 *tp)
1da177e4 12404{
184b8904 12405 u8 vpd_data[TG3_NVM_VPD_LEN];
4181b2c8 12406 unsigned int block_end, rosize, len;
184b8904 12407 int j, i = 0;
1b27777a 12408 u32 magic;
1da177e4 12409
df259d8c
MC
12410 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
12411 tg3_nvram_read(tp, 0x0, &magic))
f49639e6 12412 goto out_not_found;
1da177e4 12413
1820180b 12414 if (magic == TG3_EEPROM_MAGIC) {
141518c9 12415 for (i = 0; i < TG3_NVM_VPD_LEN; i += 4) {
1b27777a 12416 u32 tmp;
1da177e4 12417
6d348f2c
MC
12418 /* The data is in little-endian format in NVRAM.
12419 * Use the big-endian read routines to preserve
12420 * the byte order as it exists in NVRAM.
12421 */
141518c9 12422 if (tg3_nvram_read_be32(tp, TG3_NVM_VPD_OFF + i, &tmp))
1b27777a
MC
12423 goto out_not_found;
12424
6d348f2c 12425 memcpy(&vpd_data[i], &tmp, sizeof(tmp));
1b27777a
MC
12426 }
12427 } else {
94c982bd 12428 ssize_t cnt;
4181b2c8 12429 unsigned int pos = 0;
94c982bd
MC
12430
12431 for (; pos < TG3_NVM_VPD_LEN && i < 3; i++, pos += cnt) {
12432 cnt = pci_read_vpd(tp->pdev, pos,
12433 TG3_NVM_VPD_LEN - pos,
12434 &vpd_data[pos]);
12435 if (cnt == -ETIMEDOUT || -EINTR)
12436 cnt = 0;
12437 else if (cnt < 0)
f49639e6 12438 goto out_not_found;
1b27777a 12439 }
94c982bd
MC
12440 if (pos != TG3_NVM_VPD_LEN)
12441 goto out_not_found;
1da177e4
LT
12442 }
12443
4181b2c8
MC
12444 i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
12445 PCI_VPD_LRDT_RO_DATA);
12446 if (i < 0)
12447 goto out_not_found;
1da177e4 12448
4181b2c8
MC
12449 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
12450 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
12451 i += PCI_VPD_LRDT_TAG_SIZE;
1da177e4 12452
4181b2c8
MC
12453 if (block_end > TG3_NVM_VPD_LEN)
12454 goto out_not_found;
af2c6a4a 12455
184b8904
MC
12456 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
12457 PCI_VPD_RO_KEYWORD_MFR_ID);
12458 if (j > 0) {
12459 len = pci_vpd_info_field_size(&vpd_data[j]);
12460
12461 j += PCI_VPD_INFO_FLD_HDR_SIZE;
12462 if (j + len > block_end || len != 4 ||
12463 memcmp(&vpd_data[j], "1028", 4))
12464 goto partno;
12465
12466 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
12467 PCI_VPD_RO_KEYWORD_VENDOR0);
12468 if (j < 0)
12469 goto partno;
12470
12471 len = pci_vpd_info_field_size(&vpd_data[j]);
12472
12473 j += PCI_VPD_INFO_FLD_HDR_SIZE;
12474 if (j + len > block_end)
12475 goto partno;
12476
12477 memcpy(tp->fw_ver, &vpd_data[j], len);
12478 strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
12479 }
12480
12481partno:
4181b2c8
MC
12482 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
12483 PCI_VPD_RO_KEYWORD_PARTNO);
12484 if (i < 0)
12485 goto out_not_found;
af2c6a4a 12486
4181b2c8 12487 len = pci_vpd_info_field_size(&vpd_data[i]);
1da177e4 12488
4181b2c8
MC
12489 i += PCI_VPD_INFO_FLD_HDR_SIZE;
12490 if (len > TG3_BPN_SIZE ||
12491 (len + i) > TG3_NVM_VPD_LEN)
12492 goto out_not_found;
1da177e4 12493
4181b2c8 12494 memcpy(tp->board_part_number, &vpd_data[i], len);
1da177e4 12495
4181b2c8 12496 return;
1da177e4
LT
12497
12498out_not_found:
b5d3772c
MC
12499 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
12500 strcpy(tp->board_part_number, "BCM95906");
df259d8c
MC
12501 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
12502 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
12503 strcpy(tp->board_part_number, "BCM57780");
12504 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
12505 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
12506 strcpy(tp->board_part_number, "BCM57760");
12507 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
12508 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
12509 strcpy(tp->board_part_number, "BCM57790");
5e7ccf20
MC
12510 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
12511 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
12512 strcpy(tp->board_part_number, "BCM57788");
b474eca7
MC
12513 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
12514 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
12515 strcpy(tp->board_part_number, "BCM57761");
12516 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
12517 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
b703df6f 12518 strcpy(tp->board_part_number, "BCM57765");
b474eca7
MC
12519 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
12520 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
12521 strcpy(tp->board_part_number, "BCM57781");
12522 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
12523 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
12524 strcpy(tp->board_part_number, "BCM57785");
12525 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
12526 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
12527 strcpy(tp->board_part_number, "BCM57791");
12528 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
12529 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
12530 strcpy(tp->board_part_number, "BCM57795");
b5d3772c
MC
12531 else
12532 strcpy(tp->board_part_number, "none");
1da177e4
LT
12533}
12534
9c8a620e
MC
12535static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
12536{
12537 u32 val;
12538
e4f34110 12539 if (tg3_nvram_read(tp, offset, &val) ||
9c8a620e 12540 (val & 0xfc000000) != 0x0c000000 ||
e4f34110 12541 tg3_nvram_read(tp, offset + 4, &val) ||
9c8a620e
MC
12542 val != 0)
12543 return 0;
12544
12545 return 1;
12546}
12547
acd9c119
MC
12548static void __devinit tg3_read_bc_ver(struct tg3 *tp)
12549{
ff3a7cb2 12550 u32 val, offset, start, ver_offset;
75f9936e 12551 int i, dst_off;
ff3a7cb2 12552 bool newver = false;
acd9c119
MC
12553
12554 if (tg3_nvram_read(tp, 0xc, &offset) ||
12555 tg3_nvram_read(tp, 0x4, &start))
12556 return;
12557
12558 offset = tg3_nvram_logical_addr(tp, offset);
12559
ff3a7cb2 12560 if (tg3_nvram_read(tp, offset, &val))
acd9c119
MC
12561 return;
12562
ff3a7cb2
MC
12563 if ((val & 0xfc000000) == 0x0c000000) {
12564 if (tg3_nvram_read(tp, offset + 4, &val))
acd9c119
MC
12565 return;
12566
ff3a7cb2
MC
12567 if (val == 0)
12568 newver = true;
12569 }
12570
75f9936e
MC
12571 dst_off = strlen(tp->fw_ver);
12572
ff3a7cb2 12573 if (newver) {
75f9936e
MC
12574 if (TG3_VER_SIZE - dst_off < 16 ||
12575 tg3_nvram_read(tp, offset + 8, &ver_offset))
ff3a7cb2
MC
12576 return;
12577
12578 offset = offset + ver_offset - start;
12579 for (i = 0; i < 16; i += 4) {
12580 __be32 v;
12581 if (tg3_nvram_read_be32(tp, offset + i, &v))
12582 return;
12583
75f9936e 12584 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
ff3a7cb2
MC
12585 }
12586 } else {
12587 u32 major, minor;
12588
12589 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
12590 return;
12591
12592 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
12593 TG3_NVM_BCVER_MAJSFT;
12594 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
75f9936e
MC
12595 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
12596 "v%d.%02d", major, minor);
acd9c119
MC
12597 }
12598}
12599
a6f6cb1c
MC
12600static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
12601{
12602 u32 val, major, minor;
12603
12604 /* Use native endian representation */
12605 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
12606 return;
12607
12608 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
12609 TG3_NVM_HWSB_CFG1_MAJSFT;
12610 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
12611 TG3_NVM_HWSB_CFG1_MINSFT;
12612
12613 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
12614}
12615
dfe00d7d
MC
12616static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
12617{
12618 u32 offset, major, minor, build;
12619
75f9936e 12620 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
dfe00d7d
MC
12621
12622 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
12623 return;
12624
12625 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
12626 case TG3_EEPROM_SB_REVISION_0:
12627 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
12628 break;
12629 case TG3_EEPROM_SB_REVISION_2:
12630 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
12631 break;
12632 case TG3_EEPROM_SB_REVISION_3:
12633 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
12634 break;
a4153d40
MC
12635 case TG3_EEPROM_SB_REVISION_4:
12636 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
12637 break;
12638 case TG3_EEPROM_SB_REVISION_5:
12639 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
12640 break;
dfe00d7d
MC
12641 default:
12642 return;
12643 }
12644
e4f34110 12645 if (tg3_nvram_read(tp, offset, &val))
dfe00d7d
MC
12646 return;
12647
12648 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
12649 TG3_EEPROM_SB_EDH_BLD_SHFT;
12650 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
12651 TG3_EEPROM_SB_EDH_MAJ_SHFT;
12652 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
12653
12654 if (minor > 99 || build > 26)
12655 return;
12656
75f9936e
MC
12657 offset = strlen(tp->fw_ver);
12658 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
12659 " v%d.%02d", major, minor);
dfe00d7d
MC
12660
12661 if (build > 0) {
75f9936e
MC
12662 offset = strlen(tp->fw_ver);
12663 if (offset < TG3_VER_SIZE - 1)
12664 tp->fw_ver[offset] = 'a' + build - 1;
dfe00d7d
MC
12665 }
12666}
12667
acd9c119 12668static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
c4e6575c
MC
12669{
12670 u32 val, offset, start;
acd9c119 12671 int i, vlen;
9c8a620e
MC
12672
12673 for (offset = TG3_NVM_DIR_START;
12674 offset < TG3_NVM_DIR_END;
12675 offset += TG3_NVM_DIRENT_SIZE) {
e4f34110 12676 if (tg3_nvram_read(tp, offset, &val))
c4e6575c
MC
12677 return;
12678
9c8a620e
MC
12679 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
12680 break;
12681 }
12682
12683 if (offset == TG3_NVM_DIR_END)
12684 return;
12685
12686 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
12687 start = 0x08000000;
e4f34110 12688 else if (tg3_nvram_read(tp, offset - 4, &start))
9c8a620e
MC
12689 return;
12690
e4f34110 12691 if (tg3_nvram_read(tp, offset + 4, &offset) ||
9c8a620e 12692 !tg3_fw_img_is_valid(tp, offset) ||
e4f34110 12693 tg3_nvram_read(tp, offset + 8, &val))
9c8a620e
MC
12694 return;
12695
12696 offset += val - start;
12697
acd9c119 12698 vlen = strlen(tp->fw_ver);
9c8a620e 12699
acd9c119
MC
12700 tp->fw_ver[vlen++] = ',';
12701 tp->fw_ver[vlen++] = ' ';
9c8a620e
MC
12702
12703 for (i = 0; i < 4; i++) {
a9dc529d
MC
12704 __be32 v;
12705 if (tg3_nvram_read_be32(tp, offset, &v))
c4e6575c
MC
12706 return;
12707
b9fc7dc5 12708 offset += sizeof(v);
c4e6575c 12709
acd9c119
MC
12710 if (vlen > TG3_VER_SIZE - sizeof(v)) {
12711 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
9c8a620e 12712 break;
c4e6575c 12713 }
9c8a620e 12714
acd9c119
MC
12715 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
12716 vlen += sizeof(v);
c4e6575c 12717 }
acd9c119
MC
12718}
12719
7fd76445
MC
12720static void __devinit tg3_read_dash_ver(struct tg3 *tp)
12721{
12722 int vlen;
12723 u32 apedata;
12724
12725 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
12726 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
12727 return;
12728
12729 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
12730 if (apedata != APE_SEG_SIG_MAGIC)
12731 return;
12732
12733 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
12734 if (!(apedata & APE_FW_STATUS_READY))
12735 return;
12736
12737 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
12738
12739 vlen = strlen(tp->fw_ver);
12740
12741 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " DASH v%d.%d.%d.%d",
12742 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
12743 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
12744 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
12745 (apedata & APE_FW_VERSION_BLDMSK));
12746}
12747
acd9c119
MC
12748static void __devinit tg3_read_fw_ver(struct tg3 *tp)
12749{
12750 u32 val;
75f9936e 12751 bool vpd_vers = false;
acd9c119 12752
75f9936e
MC
12753 if (tp->fw_ver[0] != 0)
12754 vpd_vers = true;
df259d8c 12755
75f9936e
MC
12756 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
12757 strcat(tp->fw_ver, "sb");
df259d8c
MC
12758 return;
12759 }
12760
acd9c119
MC
12761 if (tg3_nvram_read(tp, 0, &val))
12762 return;
12763
12764 if (val == TG3_EEPROM_MAGIC)
12765 tg3_read_bc_ver(tp);
12766 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
12767 tg3_read_sb_ver(tp, val);
a6f6cb1c
MC
12768 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
12769 tg3_read_hwsb_ver(tp);
acd9c119
MC
12770 else
12771 return;
12772
12773 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
75f9936e
MC
12774 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) || vpd_vers)
12775 goto done;
acd9c119
MC
12776
12777 tg3_read_mgmtfw_ver(tp);
9c8a620e 12778
75f9936e 12779done:
9c8a620e 12780 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
c4e6575c
MC
12781}
12782
7544b097
MC
12783static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
12784
1da177e4
LT
12785static int __devinit tg3_get_invariants(struct tg3 *tp)
12786{
12787 static struct pci_device_id write_reorder_chipsets[] = {
1da177e4 12788 { PCI_DEVICE(PCI_VENDOR_ID_AMD,
c6cdf436 12789 PCI_DEVICE_ID_AMD_FE_GATE_700C) },
c165b004 12790 { PCI_DEVICE(PCI_VENDOR_ID_AMD,
c6cdf436 12791 PCI_DEVICE_ID_AMD_8131_BRIDGE) },
399de50b
MC
12792 { PCI_DEVICE(PCI_VENDOR_ID_VIA,
12793 PCI_DEVICE_ID_VIA_8385_0) },
1da177e4
LT
12794 { },
12795 };
12796 u32 misc_ctrl_reg;
1da177e4
LT
12797 u32 pci_state_reg, grc_misc_cfg;
12798 u32 val;
12799 u16 pci_cmd;
5e7dfd0f 12800 int err;
1da177e4 12801
1da177e4
LT
12802 /* Force memory write invalidate off. If we leave it on,
12803 * then on 5700_BX chips we have to enable a workaround.
12804 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
12805 * to match the cacheline size. The Broadcom driver have this
12806 * workaround but turns MWI off all the times so never uses
12807 * it. This seems to suggest that the workaround is insufficient.
12808 */
12809 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
12810 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
12811 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
12812
12813 /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
12814 * has the register indirect write enable bit set before
12815 * we try to access any of the MMIO registers. It is also
12816 * critical that the PCI-X hw workaround situation is decided
12817 * before that as well.
12818 */
12819 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
12820 &misc_ctrl_reg);
12821
12822 tp->pci_chip_rev_id = (misc_ctrl_reg >>
12823 MISC_HOST_CTRL_CHIPREV_SHIFT);
795d01c5
MC
12824 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
12825 u32 prod_id_asic_rev;
12826
5001e2f6
MC
12827 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
12828 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
12829 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5724)
f6eb9b1f
MC
12830 pci_read_config_dword(tp->pdev,
12831 TG3PCI_GEN2_PRODID_ASICREV,
12832 &prod_id_asic_rev);
b703df6f
MC
12833 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
12834 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
12835 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
12836 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
12837 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
12838 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
12839 pci_read_config_dword(tp->pdev,
12840 TG3PCI_GEN15_PRODID_ASICREV,
12841 &prod_id_asic_rev);
f6eb9b1f
MC
12842 else
12843 pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
12844 &prod_id_asic_rev);
12845
321d32a0 12846 tp->pci_chip_rev_id = prod_id_asic_rev;
795d01c5 12847 }
1da177e4 12848
ff645bec
MC
12849 /* Wrong chip ID in 5752 A0. This code can be removed later
12850 * as A0 is not in production.
12851 */
12852 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
12853 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
12854
6892914f
MC
12855 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
12856 * we need to disable memory and use config. cycles
12857 * only to access all registers. The 5702/03 chips
12858 * can mistakenly decode the special cycles from the
12859 * ICH chipsets as memory write cycles, causing corruption
12860 * of register and memory space. Only certain ICH bridges
12861 * will drive special cycles with non-zero data during the
12862 * address phase which can fall within the 5703's address
12863 * range. This is not an ICH bug as the PCI spec allows
12864 * non-zero address during special cycles. However, only
12865 * these ICH bridges are known to drive non-zero addresses
12866 * during special cycles.
12867 *
12868 * Since special cycles do not cross PCI bridges, we only
12869 * enable this workaround if the 5703 is on the secondary
12870 * bus of these ICH bridges.
12871 */
12872 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
12873 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
12874 static struct tg3_dev_id {
12875 u32 vendor;
12876 u32 device;
12877 u32 rev;
12878 } ich_chipsets[] = {
12879 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
12880 PCI_ANY_ID },
12881 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
12882 PCI_ANY_ID },
12883 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
12884 0xa },
12885 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
12886 PCI_ANY_ID },
12887 { },
12888 };
12889 struct tg3_dev_id *pci_id = &ich_chipsets[0];
12890 struct pci_dev *bridge = NULL;
12891
12892 while (pci_id->vendor != 0) {
12893 bridge = pci_get_device(pci_id->vendor, pci_id->device,
12894 bridge);
12895 if (!bridge) {
12896 pci_id++;
12897 continue;
12898 }
12899 if (pci_id->rev != PCI_ANY_ID) {
44c10138 12900 if (bridge->revision > pci_id->rev)
6892914f
MC
12901 continue;
12902 }
12903 if (bridge->subordinate &&
12904 (bridge->subordinate->number ==
12905 tp->pdev->bus->number)) {
12906
12907 tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
12908 pci_dev_put(bridge);
12909 break;
12910 }
12911 }
12912 }
12913
41588ba1
MC
12914 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
12915 static struct tg3_dev_id {
12916 u32 vendor;
12917 u32 device;
12918 } bridge_chipsets[] = {
12919 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
12920 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
12921 { },
12922 };
12923 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
12924 struct pci_dev *bridge = NULL;
12925
12926 while (pci_id->vendor != 0) {
12927 bridge = pci_get_device(pci_id->vendor,
12928 pci_id->device,
12929 bridge);
12930 if (!bridge) {
12931 pci_id++;
12932 continue;
12933 }
12934 if (bridge->subordinate &&
12935 (bridge->subordinate->number <=
12936 tp->pdev->bus->number) &&
12937 (bridge->subordinate->subordinate >=
12938 tp->pdev->bus->number)) {
12939 tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
12940 pci_dev_put(bridge);
12941 break;
12942 }
12943 }
12944 }
12945
4a29cc2e
MC
12946 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
12947 * DMA addresses > 40-bit. This bridge may have other additional
12948 * 57xx devices behind it in some 4-port NIC designs for example.
12949 * Any tg3 device found behind the bridge will also need the 40-bit
12950 * DMA workaround.
12951 */
a4e2b347
MC
12952 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
12953 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
12954 tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
4a29cc2e 12955 tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
4cf78e4f 12956 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
859a5887 12957 } else {
4a29cc2e
MC
12958 struct pci_dev *bridge = NULL;
12959
12960 do {
12961 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
12962 PCI_DEVICE_ID_SERVERWORKS_EPB,
12963 bridge);
12964 if (bridge && bridge->subordinate &&
12965 (bridge->subordinate->number <=
12966 tp->pdev->bus->number) &&
12967 (bridge->subordinate->subordinate >=
12968 tp->pdev->bus->number)) {
12969 tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
12970 pci_dev_put(bridge);
12971 break;
12972 }
12973 } while (bridge);
12974 }
4cf78e4f 12975
1da177e4
LT
12976 /* Initialize misc host control in PCI block. */
12977 tp->misc_host_ctrl |= (misc_ctrl_reg &
12978 MISC_HOST_CTRL_CHIPREV);
12979 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
12980 tp->misc_host_ctrl);
12981
f6eb9b1f
MC
12982 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
12983 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
12984 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
7544b097
MC
12985 tp->pdev_peer = tg3_find_peer(tp);
12986
321d32a0
MC
12987 /* Intentionally exclude ASIC_REV_5906 */
12988 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d9ab5ad1 12989 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
d30cdd28 12990 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
9936bcf6 12991 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c 12992 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 12993 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
b703df6f
MC
12994 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
12995 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
321d32a0
MC
12996 tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
12997
12998 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
12999 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
b5d3772c 13000 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
321d32a0 13001 (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
a4e2b347 13002 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
6708e5cc
JL
13003 tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
13004
1b440c56
JL
13005 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
13006 (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
13007 tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
13008
027455ad
MC
13009 /* 5700 B0 chips do not support checksumming correctly due
13010 * to hardware bugs.
13011 */
13012 if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
13013 tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
13014 else {
13015 tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
13016 tp->dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
13017 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
13018 tp->dev->features |= NETIF_F_IPV6_CSUM;
cb903bf4 13019 tp->dev->features |= NETIF_F_GRO;
027455ad
MC
13020 }
13021
507399f1 13022 /* Determine TSO capabilities */
b703df6f
MC
13023 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13024 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
e849cdc3
MC
13025 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
13026 else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
13027 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
507399f1
MC
13028 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
13029 else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
13030 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
13031 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
13032 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
13033 tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
13034 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13035 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13036 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
13037 tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
13038 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
13039 tp->fw_needed = FIRMWARE_TG3TSO5;
13040 else
13041 tp->fw_needed = FIRMWARE_TG3TSO;
13042 }
13043
13044 tp->irq_max = 1;
13045
5a6f3074 13046 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
7544b097
MC
13047 tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
13048 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
13049 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
13050 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
13051 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
13052 tp->pdev_peer == tp->pdev))
13053 tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
13054
321d32a0 13055 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
b5d3772c 13056 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
fcfa0a32 13057 tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
52c0fd83 13058 }
4f125f42 13059
b703df6f
MC
13060 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13061 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
507399f1
MC
13062 tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
13063 tp->irq_max = TG3_IRQ_MAX_VECS;
13064 }
f6eb9b1f 13065 }
0e1406dd 13066
615774fe
MC
13067 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13068 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
13069 tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
13070 else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
13071 tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
13072 tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
0e1406dd 13073 }
f6eb9b1f 13074
b703df6f
MC
13075 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13076 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
13077 tp->tg3_flags3 |= TG3_FLG3_USE_JUMBO_BDFLAG;
13078
f51f3562 13079 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
c6cdf436
MC
13080 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
13081 (tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG))
8f666b07 13082 tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
0f893dc6 13083
52f4490c
MC
13084 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
13085 &pci_state_reg);
13086
5e7dfd0f
MC
13087 tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
13088 if (tp->pcie_cap != 0) {
13089 u16 lnkctl;
13090
1da177e4 13091 tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
5f5c51e3
MC
13092
13093 pcie_set_readrq(tp->pdev, 4096);
13094
5e7dfd0f
MC
13095 pci_read_config_word(tp->pdev,
13096 tp->pcie_cap + PCI_EXP_LNKCTL,
13097 &lnkctl);
13098 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
13099 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
c7835a77 13100 tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
5e7dfd0f 13101 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0 13102 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
9cf74ebb
MC
13103 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
13104 tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
5e7dfd0f 13105 tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
614b0590
MC
13106 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
13107 tp->tg3_flags3 |= TG3_FLG3_L1PLLPD_EN;
c7835a77 13108 }
52f4490c 13109 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
fcb389df 13110 tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
52f4490c
MC
13111 } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
13112 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
13113 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
13114 if (!tp->pcix_cap) {
2445e461
MC
13115 dev_err(&tp->pdev->dev,
13116 "Cannot find PCI-X capability, aborting\n");
52f4490c
MC
13117 return -EIO;
13118 }
13119
13120 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
13121 tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
13122 }
1da177e4 13123
399de50b
MC
13124 /* If we have an AMD 762 or VIA K8T800 chipset, write
13125 * reordering to the mailbox registers done by the host
13126 * controller can cause major troubles. We read back from
13127 * every mailbox register write to force the writes to be
13128 * posted to the chip in order.
13129 */
13130 if (pci_dev_present(write_reorder_chipsets) &&
13131 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
13132 tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
13133
69fc4053
MC
13134 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
13135 &tp->pci_cacheline_sz);
13136 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13137 &tp->pci_lat_timer);
1da177e4
LT
13138 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
13139 tp->pci_lat_timer < 64) {
13140 tp->pci_lat_timer = 64;
69fc4053
MC
13141 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13142 tp->pci_lat_timer);
1da177e4
LT
13143 }
13144
52f4490c
MC
13145 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
13146 /* 5700 BX chips need to have their TX producer index
13147 * mailboxes written twice to workaround a bug.
13148 */
13149 tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
1da177e4 13150
52f4490c 13151 /* If we are in PCI-X mode, enable register write workaround.
1da177e4
LT
13152 *
13153 * The workaround is to use indirect register accesses
13154 * for all chip writes not to mailbox registers.
13155 */
52f4490c 13156 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
1da177e4 13157 u32 pm_reg;
1da177e4
LT
13158
13159 tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
13160
13161 /* The chip can have it's power management PCI config
13162 * space registers clobbered due to this bug.
13163 * So explicitly force the chip into D0 here.
13164 */
9974a356
MC
13165 pci_read_config_dword(tp->pdev,
13166 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
13167 &pm_reg);
13168 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
13169 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
9974a356
MC
13170 pci_write_config_dword(tp->pdev,
13171 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
13172 pm_reg);
13173
13174 /* Also, force SERR#/PERR# in PCI command. */
13175 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13176 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
13177 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13178 }
13179 }
13180
1da177e4
LT
13181 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
13182 tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
13183 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
13184 tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
13185
13186 /* Chip-specific fixup from Broadcom driver */
13187 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
13188 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
13189 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
13190 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
13191 }
13192
1ee582d8 13193 /* Default fast path register access methods */
20094930 13194 tp->read32 = tg3_read32;
1ee582d8 13195 tp->write32 = tg3_write32;
09ee929c 13196 tp->read32_mbox = tg3_read32;
20094930 13197 tp->write32_mbox = tg3_write32;
1ee582d8
MC
13198 tp->write32_tx_mbox = tg3_write32;
13199 tp->write32_rx_mbox = tg3_write32;
13200
13201 /* Various workaround register access methods */
13202 if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
13203 tp->write32 = tg3_write_indirect_reg32;
98efd8a6
MC
13204 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
13205 ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
13206 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
13207 /*
13208 * Back to back register writes can cause problems on these
13209 * chips, the workaround is to read back all reg writes
13210 * except those to mailbox regs.
13211 *
13212 * See tg3_write_indirect_reg32().
13213 */
1ee582d8 13214 tp->write32 = tg3_write_flush_reg32;
98efd8a6
MC
13215 }
13216
1ee582d8
MC
13217 if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
13218 (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
13219 tp->write32_tx_mbox = tg3_write32_tx_mbox;
13220 if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
13221 tp->write32_rx_mbox = tg3_write_flush_reg32;
13222 }
20094930 13223
6892914f
MC
13224 if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
13225 tp->read32 = tg3_read_indirect_reg32;
13226 tp->write32 = tg3_write_indirect_reg32;
13227 tp->read32_mbox = tg3_read_indirect_mbox;
13228 tp->write32_mbox = tg3_write_indirect_mbox;
13229 tp->write32_tx_mbox = tg3_write_indirect_mbox;
13230 tp->write32_rx_mbox = tg3_write_indirect_mbox;
13231
13232 iounmap(tp->regs);
22abe310 13233 tp->regs = NULL;
6892914f
MC
13234
13235 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13236 pci_cmd &= ~PCI_COMMAND_MEMORY;
13237 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13238 }
b5d3772c
MC
13239 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
13240 tp->read32_mbox = tg3_read32_mbox_5906;
13241 tp->write32_mbox = tg3_write32_mbox_5906;
13242 tp->write32_tx_mbox = tg3_write32_mbox_5906;
13243 tp->write32_rx_mbox = tg3_write32_mbox_5906;
13244 }
6892914f 13245
bbadf503
MC
13246 if (tp->write32 == tg3_write_indirect_reg32 ||
13247 ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
13248 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
f49639e6 13249 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
bbadf503
MC
13250 tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
13251
7d0c41ef 13252 /* Get eeprom hw config before calling tg3_set_power_state().
9d26e213 13253 * In particular, the TG3_FLG2_IS_NIC flag must be
7d0c41ef
MC
13254 * determined before calling tg3_set_power_state() so that
13255 * we know whether or not to switch out of Vaux power.
13256 * When the flag is set, it means that GPIO1 is used for eeprom
13257 * write protect and also implies that it is a LOM where GPIOs
13258 * are not used to switch power.
6aa20a22 13259 */
7d0c41ef
MC
13260 tg3_get_eeprom_hw_cfg(tp);
13261
0d3031d9
MC
13262 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
13263 /* Allow reads and writes to the
13264 * APE register and memory space.
13265 */
13266 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
13267 PCISTATE_ALLOW_APE_SHMEM_WR |
13268 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
13269 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
13270 pci_state_reg);
13271 }
13272
9936bcf6 13273 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
57e6983c 13274 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
321d32a0 13275 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 13276 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
b703df6f
MC
13277 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13278 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
d30cdd28
MC
13279 tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
13280
314fba34
MC
13281 /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
13282 * GPIO1 driven high will bring 5700's external PHY out of reset.
13283 * It is also used as eeprom write protect on LOMs.
13284 */
13285 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
13286 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
13287 (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
13288 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
13289 GRC_LCLCTRL_GPIO_OUTPUT1);
3e7d83bc
MC
13290 /* Unused GPIO3 must be driven as output on 5752 because there
13291 * are no pull-up resistors on unused GPIO pins.
13292 */
13293 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
13294 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
314fba34 13295
321d32a0 13296 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
cb4ed1fd
MC
13297 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
13298 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
af36e6b6
MC
13299 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
13300
8d519ab2
MC
13301 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
13302 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
13303 /* Turn off the debug UART. */
13304 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
13305 if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
13306 /* Keep VMain power. */
13307 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
13308 GRC_LCLCTRL_GPIO_OUTPUT0;
13309 }
13310
1da177e4 13311 /* Force the chip into D0. */
bc1c7567 13312 err = tg3_set_power_state(tp, PCI_D0);
1da177e4 13313 if (err) {
2445e461 13314 dev_err(&tp->pdev->dev, "Transition to D0 failed\n");
1da177e4
LT
13315 return err;
13316 }
13317
1da177e4
LT
13318 /* Derive initial jumbo mode from MTU assigned in
13319 * ether_setup() via the alloc_etherdev() call
13320 */
0f893dc6 13321 if (tp->dev->mtu > ETH_DATA_LEN &&
a4e2b347 13322 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
0f893dc6 13323 tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
1da177e4
LT
13324
13325 /* Determine WakeOnLan speed to use. */
13326 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
13327 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
13328 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
13329 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
13330 tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
13331 } else {
13332 tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
13333 }
13334
7f97a4bd
MC
13335 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
13336 tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
13337
1da177e4
LT
13338 /* A few boards don't want Ethernet@WireSpeed phy feature */
13339 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
13340 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
13341 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
747e8f8b 13342 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
7f97a4bd 13343 (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) ||
747e8f8b 13344 (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
1da177e4
LT
13345 tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
13346
13347 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
13348 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
13349 tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
13350 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
13351 tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
13352
321d32a0 13353 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
7f97a4bd 13354 !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
321d32a0 13355 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
f6eb9b1f 13356 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
b703df6f
MC
13357 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
13358 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765) {
c424cb24 13359 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d30cdd28 13360 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
9936bcf6
MC
13361 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
13362 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
d4011ada
MC
13363 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
13364 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
13365 tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
c1d2a196
MC
13366 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
13367 tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
321d32a0 13368 } else
c424cb24
MC
13369 tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
13370 }
1da177e4 13371
b2a5c19c
MC
13372 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
13373 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
13374 tp->phy_otp = tg3_read_otp_phycfg(tp);
13375 if (tp->phy_otp == 0)
13376 tp->phy_otp = TG3_OTP_DEFAULT;
13377 }
13378
f51f3562 13379 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
8ef21428
MC
13380 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
13381 else
13382 tp->mi_mode = MAC_MI_MODE_BASE;
13383
1da177e4 13384 tp->coalesce_mode = 0;
1da177e4
LT
13385 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
13386 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
13387 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
13388
321d32a0
MC
13389 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
13390 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
57e6983c
MC
13391 tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
13392
158d7abd
MC
13393 err = tg3_mdio_init(tp);
13394 if (err)
13395 return err;
1da177e4 13396
55dffe79
MC
13397 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
13398 (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0 ||
13399 (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
13400 return -ENOTSUPP;
13401
1da177e4
LT
13402 /* Initialize data/descriptor byte/word swapping. */
13403 val = tr32(GRC_MODE);
13404 val &= GRC_MODE_HOST_STACKUP;
13405 tw32(GRC_MODE, val | tp->grc_mode);
13406
13407 tg3_switch_clocks(tp);
13408
13409 /* Clear this out for sanity. */
13410 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
13411
13412 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
13413 &pci_state_reg);
13414 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
13415 (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
13416 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
13417
13418 if (chiprevid == CHIPREV_ID_5701_A0 ||
13419 chiprevid == CHIPREV_ID_5701_B0 ||
13420 chiprevid == CHIPREV_ID_5701_B2 ||
13421 chiprevid == CHIPREV_ID_5701_B5) {
13422 void __iomem *sram_base;
13423
13424 /* Write some dummy words into the SRAM status block
13425 * area, see if it reads back correctly. If the return
13426 * value is bad, force enable the PCIX workaround.
13427 */
13428 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
13429
13430 writel(0x00000000, sram_base);
13431 writel(0x00000000, sram_base + 4);
13432 writel(0xffffffff, sram_base + 4);
13433 if (readl(sram_base) != 0x00000000)
13434 tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
13435 }
13436 }
13437
13438 udelay(50);
13439 tg3_nvram_init(tp);
13440
13441 grc_misc_cfg = tr32(GRC_MISC_CFG);
13442 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
13443
1da177e4
LT
13444 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
13445 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
13446 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
13447 tp->tg3_flags2 |= TG3_FLG2_IS_5788;
13448
fac9b83e
DM
13449 if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
13450 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
13451 tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
13452 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
13453 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
13454 HOSTCC_MODE_CLRTICK_TXBD);
13455
13456 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
13457 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13458 tp->misc_host_ctrl);
13459 }
13460
3bda1258
MC
13461 /* Preserve the APE MAC_MODE bits */
13462 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
13463 tp->mac_mode = tr32(MAC_MODE) |
13464 MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
13465 else
13466 tp->mac_mode = TG3_DEF_MAC_MODE;
13467
1da177e4
LT
13468 /* these are limited to 10/100 only */
13469 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
13470 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
13471 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
13472 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
13473 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
13474 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
13475 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
13476 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
13477 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
676917d4
MC
13478 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
13479 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
321d32a0 13480 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
d1101142
MC
13481 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
13482 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
7f97a4bd 13483 (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
1da177e4
LT
13484 tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
13485
13486 err = tg3_phy_probe(tp);
13487 if (err) {
2445e461 13488 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
1da177e4 13489 /* ... but do not return immediately ... */
b02fd9e3 13490 tg3_mdio_fini(tp);
1da177e4
LT
13491 }
13492
184b8904 13493 tg3_read_vpd(tp);
c4e6575c 13494 tg3_read_fw_ver(tp);
1da177e4
LT
13495
13496 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
13497 tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
13498 } else {
13499 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
13500 tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
13501 else
13502 tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
13503 }
13504
13505 /* 5700 {AX,BX} chips have a broken status block link
13506 * change bit implementation, so we must use the
13507 * status register in those cases.
13508 */
13509 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
13510 tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
13511 else
13512 tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
13513
13514 /* The led_ctrl is set during tg3_phy_probe, here we might
13515 * have to force the link status polling mechanism based
13516 * upon subsystem IDs.
13517 */
13518 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
007a880d 13519 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
1da177e4
LT
13520 !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
13521 tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
13522 TG3_FLAG_USE_LINKCHG_REG);
13523 }
13524
13525 /* For all SERDES we poll the MAC status register. */
13526 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
13527 tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
13528 else
13529 tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
13530
9dc7a113 13531 tp->rx_offset = NET_IP_ALIGN + TG3_RX_HEADROOM;
d2757fc4 13532 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
1da177e4 13533 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
d2757fc4 13534 (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
9dc7a113 13535 tp->rx_offset -= NET_IP_ALIGN;
d2757fc4 13536#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
9dc7a113 13537 tp->rx_copy_thresh = ~(u16)0;
d2757fc4
MC
13538#endif
13539 }
1da177e4 13540
f92905de
MC
13541 tp->rx_std_max_post = TG3_RX_RING_SIZE;
13542
13543 /* Increment the rx prod index on the rx std ring by at most
13544 * 8 for these chips to workaround hw errata.
13545 */
13546 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13547 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
13548 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
13549 tp->rx_std_max_post = 8;
13550
8ed5d97e
MC
13551 if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
13552 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
13553 PCIE_PWR_MGMT_L1_THRESH_MSK;
13554
1da177e4
LT
13555 return err;
13556}
13557
49b6e95f 13558#ifdef CONFIG_SPARC
1da177e4
LT
13559static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
13560{
13561 struct net_device *dev = tp->dev;
13562 struct pci_dev *pdev = tp->pdev;
49b6e95f 13563 struct device_node *dp = pci_device_to_OF_node(pdev);
374d4cac 13564 const unsigned char *addr;
49b6e95f
DM
13565 int len;
13566
13567 addr = of_get_property(dp, "local-mac-address", &len);
13568 if (addr && len == 6) {
13569 memcpy(dev->dev_addr, addr, 6);
13570 memcpy(dev->perm_addr, dev->dev_addr, 6);
13571 return 0;
1da177e4
LT
13572 }
13573 return -ENODEV;
13574}
13575
13576static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
13577{
13578 struct net_device *dev = tp->dev;
13579
13580 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
2ff43697 13581 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
1da177e4
LT
13582 return 0;
13583}
13584#endif
13585
13586static int __devinit tg3_get_device_address(struct tg3 *tp)
13587{
13588 struct net_device *dev = tp->dev;
13589 u32 hi, lo, mac_offset;
008652b3 13590 int addr_ok = 0;
1da177e4 13591
49b6e95f 13592#ifdef CONFIG_SPARC
1da177e4
LT
13593 if (!tg3_get_macaddr_sparc(tp))
13594 return 0;
13595#endif
13596
13597 mac_offset = 0x7c;
f49639e6 13598 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
a4e2b347 13599 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
1da177e4
LT
13600 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
13601 mac_offset = 0xcc;
13602 if (tg3_nvram_lock(tp))
13603 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
13604 else
13605 tg3_nvram_unlock(tp);
a1b950d5
MC
13606 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
13607 if (tr32(TG3_CPMU_STATUS) & TG3_CPMU_STATUS_PCIE_FUNC)
13608 mac_offset = 0xcc;
13609 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
b5d3772c 13610 mac_offset = 0x10;
1da177e4
LT
13611
13612 /* First try to get it from MAC address mailbox. */
13613 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
13614 if ((hi >> 16) == 0x484b) {
13615 dev->dev_addr[0] = (hi >> 8) & 0xff;
13616 dev->dev_addr[1] = (hi >> 0) & 0xff;
13617
13618 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
13619 dev->dev_addr[2] = (lo >> 24) & 0xff;
13620 dev->dev_addr[3] = (lo >> 16) & 0xff;
13621 dev->dev_addr[4] = (lo >> 8) & 0xff;
13622 dev->dev_addr[5] = (lo >> 0) & 0xff;
1da177e4 13623
008652b3
MC
13624 /* Some old bootcode may report a 0 MAC address in SRAM */
13625 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
13626 }
13627 if (!addr_ok) {
13628 /* Next, try NVRAM. */
df259d8c
MC
13629 if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
13630 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
6d348f2c 13631 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
62cedd11
MC
13632 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
13633 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
008652b3
MC
13634 }
13635 /* Finally just fetch it out of the MAC control regs. */
13636 else {
13637 hi = tr32(MAC_ADDR_0_HIGH);
13638 lo = tr32(MAC_ADDR_0_LOW);
13639
13640 dev->dev_addr[5] = lo & 0xff;
13641 dev->dev_addr[4] = (lo >> 8) & 0xff;
13642 dev->dev_addr[3] = (lo >> 16) & 0xff;
13643 dev->dev_addr[2] = (lo >> 24) & 0xff;
13644 dev->dev_addr[1] = hi & 0xff;
13645 dev->dev_addr[0] = (hi >> 8) & 0xff;
13646 }
1da177e4
LT
13647 }
13648
13649 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
7582a335 13650#ifdef CONFIG_SPARC
1da177e4
LT
13651 if (!tg3_get_default_macaddr_sparc(tp))
13652 return 0;
13653#endif
13654 return -EINVAL;
13655 }
2ff43697 13656 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
1da177e4
LT
13657 return 0;
13658}
13659
59e6b434
DM
13660#define BOUNDARY_SINGLE_CACHELINE 1
13661#define BOUNDARY_MULTI_CACHELINE 2
13662
13663static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
13664{
13665 int cacheline_size;
13666 u8 byte;
13667 int goal;
13668
13669 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
13670 if (byte == 0)
13671 cacheline_size = 1024;
13672 else
13673 cacheline_size = (int) byte * 4;
13674
13675 /* On 5703 and later chips, the boundary bits have no
13676 * effect.
13677 */
13678 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13679 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13680 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
13681 goto out;
13682
13683#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
13684 goal = BOUNDARY_MULTI_CACHELINE;
13685#else
13686#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
13687 goal = BOUNDARY_SINGLE_CACHELINE;
13688#else
13689 goal = 0;
13690#endif
13691#endif
13692
b703df6f
MC
13693 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13694 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
cbf9ca6c
MC
13695 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
13696 goto out;
13697 }
13698
59e6b434
DM
13699 if (!goal)
13700 goto out;
13701
13702 /* PCI controllers on most RISC systems tend to disconnect
13703 * when a device tries to burst across a cache-line boundary.
13704 * Therefore, letting tg3 do so just wastes PCI bandwidth.
13705 *
13706 * Unfortunately, for PCI-E there are only limited
13707 * write-side controls for this, and thus for reads
13708 * we will still get the disconnects. We'll also waste
13709 * these PCI cycles for both read and write for chips
13710 * other than 5700 and 5701 which do not implement the
13711 * boundary bits.
13712 */
13713 if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
13714 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
13715 switch (cacheline_size) {
13716 case 16:
13717 case 32:
13718 case 64:
13719 case 128:
13720 if (goal == BOUNDARY_SINGLE_CACHELINE) {
13721 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
13722 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
13723 } else {
13724 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
13725 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
13726 }
13727 break;
13728
13729 case 256:
13730 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
13731 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
13732 break;
13733
13734 default:
13735 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
13736 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
13737 break;
855e1111 13738 }
59e6b434
DM
13739 } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
13740 switch (cacheline_size) {
13741 case 16:
13742 case 32:
13743 case 64:
13744 if (goal == BOUNDARY_SINGLE_CACHELINE) {
13745 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
13746 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
13747 break;
13748 }
13749 /* fallthrough */
13750 case 128:
13751 default:
13752 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
13753 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
13754 break;
855e1111 13755 }
59e6b434
DM
13756 } else {
13757 switch (cacheline_size) {
13758 case 16:
13759 if (goal == BOUNDARY_SINGLE_CACHELINE) {
13760 val |= (DMA_RWCTRL_READ_BNDRY_16 |
13761 DMA_RWCTRL_WRITE_BNDRY_16);
13762 break;
13763 }
13764 /* fallthrough */
13765 case 32:
13766 if (goal == BOUNDARY_SINGLE_CACHELINE) {
13767 val |= (DMA_RWCTRL_READ_BNDRY_32 |
13768 DMA_RWCTRL_WRITE_BNDRY_32);
13769 break;
13770 }
13771 /* fallthrough */
13772 case 64:
13773 if (goal == BOUNDARY_SINGLE_CACHELINE) {
13774 val |= (DMA_RWCTRL_READ_BNDRY_64 |
13775 DMA_RWCTRL_WRITE_BNDRY_64);
13776 break;
13777 }
13778 /* fallthrough */
13779 case 128:
13780 if (goal == BOUNDARY_SINGLE_CACHELINE) {
13781 val |= (DMA_RWCTRL_READ_BNDRY_128 |
13782 DMA_RWCTRL_WRITE_BNDRY_128);
13783 break;
13784 }
13785 /* fallthrough */
13786 case 256:
13787 val |= (DMA_RWCTRL_READ_BNDRY_256 |
13788 DMA_RWCTRL_WRITE_BNDRY_256);
13789 break;
13790 case 512:
13791 val |= (DMA_RWCTRL_READ_BNDRY_512 |
13792 DMA_RWCTRL_WRITE_BNDRY_512);
13793 break;
13794 case 1024:
13795 default:
13796 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
13797 DMA_RWCTRL_WRITE_BNDRY_1024);
13798 break;
855e1111 13799 }
59e6b434
DM
13800 }
13801
13802out:
13803 return val;
13804}
13805
1da177e4
LT
13806static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
13807{
13808 struct tg3_internal_buffer_desc test_desc;
13809 u32 sram_dma_descs;
13810 int i, ret;
13811
13812 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
13813
13814 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
13815 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
13816 tw32(RDMAC_STATUS, 0);
13817 tw32(WDMAC_STATUS, 0);
13818
13819 tw32(BUFMGR_MODE, 0);
13820 tw32(FTQ_RESET, 0);
13821
13822 test_desc.addr_hi = ((u64) buf_dma) >> 32;
13823 test_desc.addr_lo = buf_dma & 0xffffffff;
13824 test_desc.nic_mbuf = 0x00002100;
13825 test_desc.len = size;
13826
13827 /*
13828 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
13829 * the *second* time the tg3 driver was getting loaded after an
13830 * initial scan.
13831 *
13832 * Broadcom tells me:
13833 * ...the DMA engine is connected to the GRC block and a DMA
13834 * reset may affect the GRC block in some unpredictable way...
13835 * The behavior of resets to individual blocks has not been tested.
13836 *
13837 * Broadcom noted the GRC reset will also reset all sub-components.
13838 */
13839 if (to_device) {
13840 test_desc.cqid_sqid = (13 << 8) | 2;
13841
13842 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
13843 udelay(40);
13844 } else {
13845 test_desc.cqid_sqid = (16 << 8) | 7;
13846
13847 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
13848 udelay(40);
13849 }
13850 test_desc.flags = 0x00000005;
13851
13852 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
13853 u32 val;
13854
13855 val = *(((u32 *)&test_desc) + i);
13856 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
13857 sram_dma_descs + (i * sizeof(u32)));
13858 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
13859 }
13860 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
13861
859a5887 13862 if (to_device)
1da177e4 13863 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
859a5887 13864 else
1da177e4 13865 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
1da177e4
LT
13866
13867 ret = -ENODEV;
13868 for (i = 0; i < 40; i++) {
13869 u32 val;
13870
13871 if (to_device)
13872 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
13873 else
13874 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
13875 if ((val & 0xffff) == sram_dma_descs) {
13876 ret = 0;
13877 break;
13878 }
13879
13880 udelay(100);
13881 }
13882
13883 return ret;
13884}
13885
ded7340d 13886#define TEST_BUFFER_SIZE 0x2000
1da177e4
LT
13887
13888static int __devinit tg3_test_dma(struct tg3 *tp)
13889{
13890 dma_addr_t buf_dma;
59e6b434 13891 u32 *buf, saved_dma_rwctrl;
cbf9ca6c 13892 int ret = 0;
1da177e4
LT
13893
13894 buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
13895 if (!buf) {
13896 ret = -ENOMEM;
13897 goto out_nofree;
13898 }
13899
13900 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
13901 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
13902
59e6b434 13903 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
1da177e4 13904
b703df6f
MC
13905 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13906 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
cbf9ca6c
MC
13907 goto out;
13908
1da177e4
LT
13909 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
13910 /* DMA read watermark not used on PCIE */
13911 tp->dma_rwctrl |= 0x00180000;
13912 } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
85e94ced
MC
13913 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
13914 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
1da177e4
LT
13915 tp->dma_rwctrl |= 0x003f0000;
13916 else
13917 tp->dma_rwctrl |= 0x003f000f;
13918 } else {
13919 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
13920 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
13921 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
49afdeb6 13922 u32 read_water = 0x7;
1da177e4 13923
4a29cc2e
MC
13924 /* If the 5704 is behind the EPB bridge, we can
13925 * do the less restrictive ONE_DMA workaround for
13926 * better performance.
13927 */
13928 if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
13929 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
13930 tp->dma_rwctrl |= 0x8000;
13931 else if (ccval == 0x6 || ccval == 0x7)
1da177e4
LT
13932 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
13933
49afdeb6
MC
13934 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
13935 read_water = 4;
59e6b434 13936 /* Set bit 23 to enable PCIX hw bug fix */
49afdeb6
MC
13937 tp->dma_rwctrl |=
13938 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
13939 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
13940 (1 << 23);
4cf78e4f
MC
13941 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
13942 /* 5780 always in PCIX mode */
13943 tp->dma_rwctrl |= 0x00144000;
a4e2b347
MC
13944 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
13945 /* 5714 always in PCIX mode */
13946 tp->dma_rwctrl |= 0x00148000;
1da177e4
LT
13947 } else {
13948 tp->dma_rwctrl |= 0x001b000f;
13949 }
13950 }
13951
13952 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
13953 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
13954 tp->dma_rwctrl &= 0xfffffff0;
13955
13956 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
13957 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
13958 /* Remove this if it causes problems for some boards. */
13959 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
13960
13961 /* On 5700/5701 chips, we need to set this bit.
13962 * Otherwise the chip will issue cacheline transactions
13963 * to streamable DMA memory with not all the byte
13964 * enables turned on. This is an error on several
13965 * RISC PCI controllers, in particular sparc64.
13966 *
13967 * On 5703/5704 chips, this bit has been reassigned
13968 * a different meaning. In particular, it is used
13969 * on those chips to enable a PCI-X workaround.
13970 */
13971 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
13972 }
13973
13974 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
13975
13976#if 0
13977 /* Unneeded, already done by tg3_get_invariants. */
13978 tg3_switch_clocks(tp);
13979#endif
13980
1da177e4
LT
13981 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13982 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
13983 goto out;
13984
59e6b434
DM
13985 /* It is best to perform DMA test with maximum write burst size
13986 * to expose the 5700/5701 write DMA bug.
13987 */
13988 saved_dma_rwctrl = tp->dma_rwctrl;
13989 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
13990 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
13991
1da177e4
LT
13992 while (1) {
13993 u32 *p = buf, i;
13994
13995 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
13996 p[i] = i;
13997
13998 /* Send the buffer to the chip. */
13999 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
14000 if (ret) {
2445e461
MC
14001 dev_err(&tp->pdev->dev,
14002 "%s: Buffer write failed. err = %d\n",
14003 __func__, ret);
1da177e4
LT
14004 break;
14005 }
14006
14007#if 0
14008 /* validate data reached card RAM correctly. */
14009 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14010 u32 val;
14011 tg3_read_mem(tp, 0x2100 + (i*4), &val);
14012 if (le32_to_cpu(val) != p[i]) {
2445e461
MC
14013 dev_err(&tp->pdev->dev,
14014 "%s: Buffer corrupted on device! "
14015 "(%d != %d)\n", __func__, val, i);
1da177e4
LT
14016 /* ret = -ENODEV here? */
14017 }
14018 p[i] = 0;
14019 }
14020#endif
14021 /* Now read it back. */
14022 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
14023 if (ret) {
5129c3a3
MC
14024 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
14025 "err = %d\n", __func__, ret);
1da177e4
LT
14026 break;
14027 }
14028
14029 /* Verify it. */
14030 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14031 if (p[i] == i)
14032 continue;
14033
59e6b434
DM
14034 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14035 DMA_RWCTRL_WRITE_BNDRY_16) {
14036 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
1da177e4
LT
14037 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
14038 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14039 break;
14040 } else {
2445e461
MC
14041 dev_err(&tp->pdev->dev,
14042 "%s: Buffer corrupted on read back! "
14043 "(%d != %d)\n", __func__, p[i], i);
1da177e4
LT
14044 ret = -ENODEV;
14045 goto out;
14046 }
14047 }
14048
14049 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
14050 /* Success. */
14051 ret = 0;
14052 break;
14053 }
14054 }
59e6b434
DM
14055 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14056 DMA_RWCTRL_WRITE_BNDRY_16) {
6d1cfbab
MC
14057 static struct pci_device_id dma_wait_state_chipsets[] = {
14058 { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
14059 PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
14060 { },
14061 };
14062
59e6b434 14063 /* DMA test passed without adjusting DMA boundary,
6d1cfbab
MC
14064 * now look for chipsets that are known to expose the
14065 * DMA bug without failing the test.
59e6b434 14066 */
6d1cfbab
MC
14067 if (pci_dev_present(dma_wait_state_chipsets)) {
14068 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14069 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
859a5887 14070 } else {
6d1cfbab
MC
14071 /* Safe to use the calculated DMA boundary. */
14072 tp->dma_rwctrl = saved_dma_rwctrl;
859a5887 14073 }
6d1cfbab 14074
59e6b434
DM
14075 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14076 }
1da177e4
LT
14077
14078out:
14079 pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
14080out_nofree:
14081 return ret;
14082}
14083
14084static void __devinit tg3_init_link_config(struct tg3 *tp)
14085{
14086 tp->link_config.advertising =
14087 (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
14088 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
14089 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
14090 ADVERTISED_Autoneg | ADVERTISED_MII);
14091 tp->link_config.speed = SPEED_INVALID;
14092 tp->link_config.duplex = DUPLEX_INVALID;
14093 tp->link_config.autoneg = AUTONEG_ENABLE;
1da177e4
LT
14094 tp->link_config.active_speed = SPEED_INVALID;
14095 tp->link_config.active_duplex = DUPLEX_INVALID;
14096 tp->link_config.phy_is_low_power = 0;
14097 tp->link_config.orig_speed = SPEED_INVALID;
14098 tp->link_config.orig_duplex = DUPLEX_INVALID;
14099 tp->link_config.orig_autoneg = AUTONEG_INVALID;
14100}
14101
14102static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
14103{
666bc831
MC
14104 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14105 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
14106 tp->bufmgr_config.mbuf_read_dma_low_water =
14107 DEFAULT_MB_RDMA_LOW_WATER_5705;
14108 tp->bufmgr_config.mbuf_mac_rx_low_water =
14109 DEFAULT_MB_MACRX_LOW_WATER_57765;
14110 tp->bufmgr_config.mbuf_high_water =
14111 DEFAULT_MB_HIGH_WATER_57765;
14112
14113 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14114 DEFAULT_MB_RDMA_LOW_WATER_5705;
14115 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14116 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
14117 tp->bufmgr_config.mbuf_high_water_jumbo =
14118 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
14119 } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
fdfec172
MC
14120 tp->bufmgr_config.mbuf_read_dma_low_water =
14121 DEFAULT_MB_RDMA_LOW_WATER_5705;
14122 tp->bufmgr_config.mbuf_mac_rx_low_water =
14123 DEFAULT_MB_MACRX_LOW_WATER_5705;
14124 tp->bufmgr_config.mbuf_high_water =
14125 DEFAULT_MB_HIGH_WATER_5705;
b5d3772c
MC
14126 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14127 tp->bufmgr_config.mbuf_mac_rx_low_water =
14128 DEFAULT_MB_MACRX_LOW_WATER_5906;
14129 tp->bufmgr_config.mbuf_high_water =
14130 DEFAULT_MB_HIGH_WATER_5906;
14131 }
fdfec172
MC
14132
14133 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14134 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
14135 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14136 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
14137 tp->bufmgr_config.mbuf_high_water_jumbo =
14138 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
14139 } else {
14140 tp->bufmgr_config.mbuf_read_dma_low_water =
14141 DEFAULT_MB_RDMA_LOW_WATER;
14142 tp->bufmgr_config.mbuf_mac_rx_low_water =
14143 DEFAULT_MB_MACRX_LOW_WATER;
14144 tp->bufmgr_config.mbuf_high_water =
14145 DEFAULT_MB_HIGH_WATER;
14146
14147 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14148 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
14149 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14150 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
14151 tp->bufmgr_config.mbuf_high_water_jumbo =
14152 DEFAULT_MB_HIGH_WATER_JUMBO;
14153 }
1da177e4
LT
14154
14155 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
14156 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
14157}
14158
14159static char * __devinit tg3_phy_string(struct tg3 *tp)
14160{
79eb6904
MC
14161 switch (tp->phy_id & TG3_PHY_ID_MASK) {
14162 case TG3_PHY_ID_BCM5400: return "5400";
14163 case TG3_PHY_ID_BCM5401: return "5401";
14164 case TG3_PHY_ID_BCM5411: return "5411";
14165 case TG3_PHY_ID_BCM5701: return "5701";
14166 case TG3_PHY_ID_BCM5703: return "5703";
14167 case TG3_PHY_ID_BCM5704: return "5704";
14168 case TG3_PHY_ID_BCM5705: return "5705";
14169 case TG3_PHY_ID_BCM5750: return "5750";
14170 case TG3_PHY_ID_BCM5752: return "5752";
14171 case TG3_PHY_ID_BCM5714: return "5714";
14172 case TG3_PHY_ID_BCM5780: return "5780";
14173 case TG3_PHY_ID_BCM5755: return "5755";
14174 case TG3_PHY_ID_BCM5787: return "5787";
14175 case TG3_PHY_ID_BCM5784: return "5784";
14176 case TG3_PHY_ID_BCM5756: return "5722/5756";
14177 case TG3_PHY_ID_BCM5906: return "5906";
14178 case TG3_PHY_ID_BCM5761: return "5761";
14179 case TG3_PHY_ID_BCM5718C: return "5718C";
14180 case TG3_PHY_ID_BCM5718S: return "5718S";
14181 case TG3_PHY_ID_BCM57765: return "57765";
14182 case TG3_PHY_ID_BCM8002: return "8002/serdes";
1da177e4
LT
14183 case 0: return "serdes";
14184 default: return "unknown";
855e1111 14185 }
1da177e4
LT
14186}
14187
f9804ddb
MC
14188static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
14189{
14190 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
14191 strcpy(str, "PCI Express");
14192 return str;
14193 } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
14194 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
14195
14196 strcpy(str, "PCIX:");
14197
14198 if ((clock_ctrl == 7) ||
14199 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
14200 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
14201 strcat(str, "133MHz");
14202 else if (clock_ctrl == 0)
14203 strcat(str, "33MHz");
14204 else if (clock_ctrl == 2)
14205 strcat(str, "50MHz");
14206 else if (clock_ctrl == 4)
14207 strcat(str, "66MHz");
14208 else if (clock_ctrl == 6)
14209 strcat(str, "100MHz");
f9804ddb
MC
14210 } else {
14211 strcpy(str, "PCI:");
14212 if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
14213 strcat(str, "66MHz");
14214 else
14215 strcat(str, "33MHz");
14216 }
14217 if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
14218 strcat(str, ":32-bit");
14219 else
14220 strcat(str, ":64-bit");
14221 return str;
14222}
14223
8c2dc7e1 14224static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
1da177e4
LT
14225{
14226 struct pci_dev *peer;
14227 unsigned int func, devnr = tp->pdev->devfn & ~7;
14228
14229 for (func = 0; func < 8; func++) {
14230 peer = pci_get_slot(tp->pdev->bus, devnr | func);
14231 if (peer && peer != tp->pdev)
14232 break;
14233 pci_dev_put(peer);
14234 }
16fe9d74
MC
14235 /* 5704 can be configured in single-port mode, set peer to
14236 * tp->pdev in that case.
14237 */
14238 if (!peer) {
14239 peer = tp->pdev;
14240 return peer;
14241 }
1da177e4
LT
14242
14243 /*
14244 * We don't need to keep the refcount elevated; there's no way
14245 * to remove one half of this device without removing the other
14246 */
14247 pci_dev_put(peer);
14248
14249 return peer;
14250}
14251
15f9850d
DM
14252static void __devinit tg3_init_coal(struct tg3 *tp)
14253{
14254 struct ethtool_coalesce *ec = &tp->coal;
14255
14256 memset(ec, 0, sizeof(*ec));
14257 ec->cmd = ETHTOOL_GCOALESCE;
14258 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
14259 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
14260 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
14261 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
14262 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
14263 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
14264 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
14265 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
14266 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
14267
14268 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
14269 HOSTCC_MODE_CLRTICK_TXBD)) {
14270 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
14271 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
14272 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
14273 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
14274 }
d244c892
MC
14275
14276 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
14277 ec->rx_coalesce_usecs_irq = 0;
14278 ec->tx_coalesce_usecs_irq = 0;
14279 ec->stats_block_coalesce_usecs = 0;
14280 }
15f9850d
DM
14281}
14282
7c7d64b8
SH
14283static const struct net_device_ops tg3_netdev_ops = {
14284 .ndo_open = tg3_open,
14285 .ndo_stop = tg3_close,
00829823
SH
14286 .ndo_start_xmit = tg3_start_xmit,
14287 .ndo_get_stats = tg3_get_stats,
14288 .ndo_validate_addr = eth_validate_addr,
14289 .ndo_set_multicast_list = tg3_set_rx_mode,
14290 .ndo_set_mac_address = tg3_set_mac_addr,
14291 .ndo_do_ioctl = tg3_ioctl,
14292 .ndo_tx_timeout = tg3_tx_timeout,
14293 .ndo_change_mtu = tg3_change_mtu,
14294#if TG3_VLAN_TAG_USED
14295 .ndo_vlan_rx_register = tg3_vlan_rx_register,
14296#endif
14297#ifdef CONFIG_NET_POLL_CONTROLLER
14298 .ndo_poll_controller = tg3_poll_controller,
14299#endif
14300};
14301
14302static const struct net_device_ops tg3_netdev_ops_dma_bug = {
14303 .ndo_open = tg3_open,
14304 .ndo_stop = tg3_close,
14305 .ndo_start_xmit = tg3_start_xmit_dma_bug,
7c7d64b8
SH
14306 .ndo_get_stats = tg3_get_stats,
14307 .ndo_validate_addr = eth_validate_addr,
14308 .ndo_set_multicast_list = tg3_set_rx_mode,
14309 .ndo_set_mac_address = tg3_set_mac_addr,
14310 .ndo_do_ioctl = tg3_ioctl,
14311 .ndo_tx_timeout = tg3_tx_timeout,
14312 .ndo_change_mtu = tg3_change_mtu,
14313#if TG3_VLAN_TAG_USED
14314 .ndo_vlan_rx_register = tg3_vlan_rx_register,
14315#endif
14316#ifdef CONFIG_NET_POLL_CONTROLLER
14317 .ndo_poll_controller = tg3_poll_controller,
14318#endif
14319};
14320
1da177e4
LT
14321static int __devinit tg3_init_one(struct pci_dev *pdev,
14322 const struct pci_device_id *ent)
14323{
1da177e4
LT
14324 struct net_device *dev;
14325 struct tg3 *tp;
646c9edd
MC
14326 int i, err, pm_cap;
14327 u32 sndmbx, rcvmbx, intmbx;
f9804ddb 14328 char str[40];
72f2afb8 14329 u64 dma_mask, persist_dma_mask;
1da177e4 14330
05dbe005 14331 printk_once(KERN_INFO "%s\n", version);
1da177e4
LT
14332
14333 err = pci_enable_device(pdev);
14334 if (err) {
2445e461 14335 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
1da177e4
LT
14336 return err;
14337 }
14338
1da177e4
LT
14339 err = pci_request_regions(pdev, DRV_MODULE_NAME);
14340 if (err) {
2445e461 14341 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
1da177e4
LT
14342 goto err_out_disable_pdev;
14343 }
14344
14345 pci_set_master(pdev);
14346
14347 /* Find power-management capability. */
14348 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
14349 if (pm_cap == 0) {
2445e461
MC
14350 dev_err(&pdev->dev,
14351 "Cannot find Power Management capability, aborting\n");
1da177e4
LT
14352 err = -EIO;
14353 goto err_out_free_res;
14354 }
14355
fe5f5787 14356 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
1da177e4 14357 if (!dev) {
2445e461 14358 dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
1da177e4
LT
14359 err = -ENOMEM;
14360 goto err_out_free_res;
14361 }
14362
1da177e4
LT
14363 SET_NETDEV_DEV(dev, &pdev->dev);
14364
1da177e4
LT
14365#if TG3_VLAN_TAG_USED
14366 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
1da177e4
LT
14367#endif
14368
14369 tp = netdev_priv(dev);
14370 tp->pdev = pdev;
14371 tp->dev = dev;
14372 tp->pm_cap = pm_cap;
1da177e4
LT
14373 tp->rx_mode = TG3_DEF_RX_MODE;
14374 tp->tx_mode = TG3_DEF_TX_MODE;
8ef21428 14375
1da177e4
LT
14376 if (tg3_debug > 0)
14377 tp->msg_enable = tg3_debug;
14378 else
14379 tp->msg_enable = TG3_DEF_MSG_ENABLE;
14380
14381 /* The word/byte swap controls here control register access byte
14382 * swapping. DMA data byte swapping is controlled in the GRC_MODE
14383 * setting below.
14384 */
14385 tp->misc_host_ctrl =
14386 MISC_HOST_CTRL_MASK_PCI_INT |
14387 MISC_HOST_CTRL_WORD_SWAP |
14388 MISC_HOST_CTRL_INDIR_ACCESS |
14389 MISC_HOST_CTRL_PCISTATE_RW;
14390
14391 /* The NONFRM (non-frame) byte/word swap controls take effect
14392 * on descriptor entries, anything which isn't packet data.
14393 *
14394 * The StrongARM chips on the board (one for tx, one for rx)
14395 * are running in big-endian mode.
14396 */
14397 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
14398 GRC_MODE_WSWAP_NONFRM_DATA);
14399#ifdef __BIG_ENDIAN
14400 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
14401#endif
14402 spin_lock_init(&tp->lock);
1da177e4 14403 spin_lock_init(&tp->indirect_lock);
c4028958 14404 INIT_WORK(&tp->reset_task, tg3_reset_task);
1da177e4 14405
d5fe488a 14406 tp->regs = pci_ioremap_bar(pdev, BAR_0);
ab0049b4 14407 if (!tp->regs) {
ab96b241 14408 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
1da177e4
LT
14409 err = -ENOMEM;
14410 goto err_out_free_dev;
14411 }
14412
14413 tg3_init_link_config(tp);
14414
1da177e4
LT
14415 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
14416 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
1da177e4 14417
1da177e4 14418 dev->ethtool_ops = &tg3_ethtool_ops;
1da177e4 14419 dev->watchdog_timeo = TG3_TX_TIMEOUT;
1da177e4 14420 dev->irq = pdev->irq;
1da177e4
LT
14421
14422 err = tg3_get_invariants(tp);
14423 if (err) {
ab96b241
MC
14424 dev_err(&pdev->dev,
14425 "Problem fetching invariants of chip, aborting\n");
1da177e4
LT
14426 goto err_out_iounmap;
14427 }
14428
615774fe
MC
14429 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
14430 tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
00829823
SH
14431 dev->netdev_ops = &tg3_netdev_ops;
14432 else
14433 dev->netdev_ops = &tg3_netdev_ops_dma_bug;
14434
14435
4a29cc2e
MC
14436 /* The EPB bridge inside 5714, 5715, and 5780 and any
14437 * device behind the EPB cannot support DMA addresses > 40-bit.
72f2afb8
MC
14438 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
14439 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
14440 * do DMA address check in tg3_start_xmit().
14441 */
4a29cc2e 14442 if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
284901a9 14443 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
4a29cc2e 14444 else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
50cf156a 14445 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
72f2afb8 14446#ifdef CONFIG_HIGHMEM
6a35528a 14447 dma_mask = DMA_BIT_MASK(64);
72f2afb8 14448#endif
4a29cc2e 14449 } else
6a35528a 14450 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
72f2afb8
MC
14451
14452 /* Configure DMA attributes. */
284901a9 14453 if (dma_mask > DMA_BIT_MASK(32)) {
72f2afb8
MC
14454 err = pci_set_dma_mask(pdev, dma_mask);
14455 if (!err) {
14456 dev->features |= NETIF_F_HIGHDMA;
14457 err = pci_set_consistent_dma_mask(pdev,
14458 persist_dma_mask);
14459 if (err < 0) {
ab96b241
MC
14460 dev_err(&pdev->dev, "Unable to obtain 64 bit "
14461 "DMA for consistent allocations\n");
72f2afb8
MC
14462 goto err_out_iounmap;
14463 }
14464 }
14465 }
284901a9
YH
14466 if (err || dma_mask == DMA_BIT_MASK(32)) {
14467 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
72f2afb8 14468 if (err) {
ab96b241
MC
14469 dev_err(&pdev->dev,
14470 "No usable DMA configuration, aborting\n");
72f2afb8
MC
14471 goto err_out_iounmap;
14472 }
14473 }
14474
fdfec172 14475 tg3_init_bufmgr_config(tp);
1da177e4 14476
507399f1
MC
14477 /* Selectively allow TSO based on operating conditions */
14478 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
14479 (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
1da177e4 14480 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
507399f1
MC
14481 else {
14482 tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
14483 tp->fw_needed = NULL;
1da177e4 14484 }
507399f1
MC
14485
14486 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
14487 tp->fw_needed = FIRMWARE_TG3;
1da177e4 14488
4e3a7aaa
MC
14489 /* TSO is on by default on chips that support hardware TSO.
14490 * Firmware TSO on older chips gives lower performance, so it
14491 * is off by default, but can be enabled using ethtool.
14492 */
e849cdc3
MC
14493 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
14494 (dev->features & NETIF_F_IP_CSUM))
14495 dev->features |= NETIF_F_TSO;
14496
14497 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
14498 (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
14499 if (dev->features & NETIF_F_IPV6_CSUM)
b0026624 14500 dev->features |= NETIF_F_TSO6;
e849cdc3
MC
14501 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
14502 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c
MC
14503 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
14504 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
321d32a0 14505 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
e849cdc3 14506 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
9936bcf6 14507 dev->features |= NETIF_F_TSO_ECN;
b0026624 14508 }
1da177e4 14509
1da177e4
LT
14510 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
14511 !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
14512 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
14513 tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
14514 tp->rx_pending = 63;
14515 }
14516
1da177e4
LT
14517 err = tg3_get_device_address(tp);
14518 if (err) {
ab96b241
MC
14519 dev_err(&pdev->dev,
14520 "Could not obtain valid ethernet address, aborting\n");
026a6c21 14521 goto err_out_iounmap;
1da177e4
LT
14522 }
14523
c88864df 14524 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
63532394 14525 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
79ea13ce 14526 if (!tp->aperegs) {
ab96b241
MC
14527 dev_err(&pdev->dev,
14528 "Cannot map APE registers, aborting\n");
c88864df 14529 err = -ENOMEM;
026a6c21 14530 goto err_out_iounmap;
c88864df
MC
14531 }
14532
14533 tg3_ape_lock_init(tp);
7fd76445
MC
14534
14535 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
14536 tg3_read_dash_ver(tp);
c88864df
MC
14537 }
14538
1da177e4
LT
14539 /*
14540 * Reset chip in case UNDI or EFI driver did not shutdown
14541 * DMA self test will enable WDMAC and we'll see (spurious)
14542 * pending DMA on the PCI bus at that point.
14543 */
14544 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
14545 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
1da177e4 14546 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
944d980e 14547 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
14548 }
14549
14550 err = tg3_test_dma(tp);
14551 if (err) {
ab96b241 14552 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
c88864df 14553 goto err_out_apeunmap;
1da177e4
LT
14554 }
14555
1da177e4
LT
14556 /* flow control autonegotiation is default behavior */
14557 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
e18ce346 14558 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
1da177e4 14559
78f90dcf
MC
14560 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
14561 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
14562 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
14563 for (i = 0; i < TG3_IRQ_MAX_VECS; i++) {
14564 struct tg3_napi *tnapi = &tp->napi[i];
14565
14566 tnapi->tp = tp;
14567 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
14568
14569 tnapi->int_mbox = intmbx;
14570 if (i < 4)
14571 intmbx += 0x8;
14572 else
14573 intmbx += 0x4;
14574
14575 tnapi->consmbox = rcvmbx;
14576 tnapi->prodmbox = sndmbx;
14577
14578 if (i) {
14579 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
14580 netif_napi_add(dev, &tnapi->napi, tg3_poll_msix, 64);
14581 } else {
14582 tnapi->coal_now = HOSTCC_MODE_NOW;
14583 netif_napi_add(dev, &tnapi->napi, tg3_poll, 64);
14584 }
14585
14586 if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
14587 break;
14588
14589 /*
14590 * If we support MSIX, we'll be using RSS. If we're using
14591 * RSS, the first vector only handles link interrupts and the
14592 * remaining vectors handle rx and tx interrupts. Reuse the
14593 * mailbox values for the next iteration. The values we setup
14594 * above are still useful for the single vectored mode.
14595 */
14596 if (!i)
14597 continue;
14598
14599 rcvmbx += 0x8;
14600
14601 if (sndmbx & 0x4)
14602 sndmbx -= 0x4;
14603 else
14604 sndmbx += 0xc;
14605 }
14606
15f9850d
DM
14607 tg3_init_coal(tp);
14608
c49a1561
MC
14609 pci_set_drvdata(pdev, dev);
14610
1da177e4
LT
14611 err = register_netdev(dev);
14612 if (err) {
ab96b241 14613 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
0d3031d9 14614 goto err_out_apeunmap;
1da177e4
LT
14615 }
14616
05dbe005
JP
14617 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
14618 tp->board_part_number,
14619 tp->pci_chip_rev_id,
14620 tg3_bus_string(tp, str),
14621 dev->dev_addr);
1da177e4 14622
3f0e3ad7
MC
14623 if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
14624 struct phy_device *phydev;
14625 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
5129c3a3
MC
14626 netdev_info(dev,
14627 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
05dbe005 14628 phydev->drv->name, dev_name(&phydev->dev));
3f0e3ad7 14629 } else
5129c3a3
MC
14630 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
14631 "(WireSpeed[%d])\n", tg3_phy_string(tp),
05dbe005
JP
14632 ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
14633 ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
14634 "10/100/1000Base-T")),
14635 (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0);
14636
14637 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
14638 (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
14639 (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
14640 (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
14641 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
14642 (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
14643 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
14644 tp->dma_rwctrl,
14645 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
14646 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
1da177e4
LT
14647
14648 return 0;
14649
0d3031d9
MC
14650err_out_apeunmap:
14651 if (tp->aperegs) {
14652 iounmap(tp->aperegs);
14653 tp->aperegs = NULL;
14654 }
14655
1da177e4 14656err_out_iounmap:
6892914f
MC
14657 if (tp->regs) {
14658 iounmap(tp->regs);
22abe310 14659 tp->regs = NULL;
6892914f 14660 }
1da177e4
LT
14661
14662err_out_free_dev:
14663 free_netdev(dev);
14664
14665err_out_free_res:
14666 pci_release_regions(pdev);
14667
14668err_out_disable_pdev:
14669 pci_disable_device(pdev);
14670 pci_set_drvdata(pdev, NULL);
14671 return err;
14672}
14673
14674static void __devexit tg3_remove_one(struct pci_dev *pdev)
14675{
14676 struct net_device *dev = pci_get_drvdata(pdev);
14677
14678 if (dev) {
14679 struct tg3 *tp = netdev_priv(dev);
14680
077f849d
JSR
14681 if (tp->fw)
14682 release_firmware(tp->fw);
14683
7faa006f 14684 flush_scheduled_work();
158d7abd 14685
b02fd9e3
MC
14686 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
14687 tg3_phy_fini(tp);
158d7abd 14688 tg3_mdio_fini(tp);
b02fd9e3 14689 }
158d7abd 14690
1da177e4 14691 unregister_netdev(dev);
0d3031d9
MC
14692 if (tp->aperegs) {
14693 iounmap(tp->aperegs);
14694 tp->aperegs = NULL;
14695 }
6892914f
MC
14696 if (tp->regs) {
14697 iounmap(tp->regs);
22abe310 14698 tp->regs = NULL;
6892914f 14699 }
1da177e4
LT
14700 free_netdev(dev);
14701 pci_release_regions(pdev);
14702 pci_disable_device(pdev);
14703 pci_set_drvdata(pdev, NULL);
14704 }
14705}
14706
14707static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
14708{
14709 struct net_device *dev = pci_get_drvdata(pdev);
14710 struct tg3 *tp = netdev_priv(dev);
12dac075 14711 pci_power_t target_state;
1da177e4
LT
14712 int err;
14713
3e0c95fd
MC
14714 /* PCI register 4 needs to be saved whether netif_running() or not.
14715 * MSI address and data need to be saved if using MSI and
14716 * netif_running().
14717 */
14718 pci_save_state(pdev);
14719
1da177e4
LT
14720 if (!netif_running(dev))
14721 return 0;
14722
7faa006f 14723 flush_scheduled_work();
b02fd9e3 14724 tg3_phy_stop(tp);
1da177e4
LT
14725 tg3_netif_stop(tp);
14726
14727 del_timer_sync(&tp->timer);
14728
f47c11ee 14729 tg3_full_lock(tp, 1);
1da177e4 14730 tg3_disable_ints(tp);
f47c11ee 14731 tg3_full_unlock(tp);
1da177e4
LT
14732
14733 netif_device_detach(dev);
14734
f47c11ee 14735 tg3_full_lock(tp, 0);
944d980e 14736 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
6a9eba15 14737 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
f47c11ee 14738 tg3_full_unlock(tp);
1da177e4 14739
12dac075
RW
14740 target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
14741
14742 err = tg3_set_power_state(tp, target_state);
1da177e4 14743 if (err) {
b02fd9e3
MC
14744 int err2;
14745
f47c11ee 14746 tg3_full_lock(tp, 0);
1da177e4 14747
6a9eba15 14748 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
b02fd9e3
MC
14749 err2 = tg3_restart_hw(tp, 1);
14750 if (err2)
b9ec6c1b 14751 goto out;
1da177e4
LT
14752
14753 tp->timer.expires = jiffies + tp->timer_offset;
14754 add_timer(&tp->timer);
14755
14756 netif_device_attach(dev);
14757 tg3_netif_start(tp);
14758
b9ec6c1b 14759out:
f47c11ee 14760 tg3_full_unlock(tp);
b02fd9e3
MC
14761
14762 if (!err2)
14763 tg3_phy_start(tp);
1da177e4
LT
14764 }
14765
14766 return err;
14767}
14768
14769static int tg3_resume(struct pci_dev *pdev)
14770{
14771 struct net_device *dev = pci_get_drvdata(pdev);
14772 struct tg3 *tp = netdev_priv(dev);
14773 int err;
14774
3e0c95fd
MC
14775 pci_restore_state(tp->pdev);
14776
1da177e4
LT
14777 if (!netif_running(dev))
14778 return 0;
14779
bc1c7567 14780 err = tg3_set_power_state(tp, PCI_D0);
1da177e4
LT
14781 if (err)
14782 return err;
14783
14784 netif_device_attach(dev);
14785
f47c11ee 14786 tg3_full_lock(tp, 0);
1da177e4 14787
6a9eba15 14788 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
b9ec6c1b
MC
14789 err = tg3_restart_hw(tp, 1);
14790 if (err)
14791 goto out;
1da177e4
LT
14792
14793 tp->timer.expires = jiffies + tp->timer_offset;
14794 add_timer(&tp->timer);
14795
1da177e4
LT
14796 tg3_netif_start(tp);
14797
b9ec6c1b 14798out:
f47c11ee 14799 tg3_full_unlock(tp);
1da177e4 14800
b02fd9e3
MC
14801 if (!err)
14802 tg3_phy_start(tp);
14803
b9ec6c1b 14804 return err;
1da177e4
LT
14805}
14806
14807static struct pci_driver tg3_driver = {
14808 .name = DRV_MODULE_NAME,
14809 .id_table = tg3_pci_tbl,
14810 .probe = tg3_init_one,
14811 .remove = __devexit_p(tg3_remove_one),
14812 .suspend = tg3_suspend,
14813 .resume = tg3_resume
14814};
14815
14816static int __init tg3_init(void)
14817{
29917620 14818 return pci_register_driver(&tg3_driver);
1da177e4
LT
14819}
14820
14821static void __exit tg3_cleanup(void)
14822{
14823 pci_unregister_driver(&tg3_driver);
14824}
14825
14826module_init(tg3_init);
14827module_exit(tg3_cleanup);