]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/net/tg3.c
tg3: Enable phy APD for 5717 and later asic revs
[net-next-2.6.git] / drivers / net / tg3.c
CommitLineData
1da177e4
LT
1/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
ba5b0bfa 7 * Copyright (C) 2005-2010 Broadcom Corporation.
1da177e4
LT
8 *
9 * Firmware is:
49cabf49
MC
10 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
1da177e4
LT
16 */
17
1da177e4
LT
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
6867c843 21#include <linux/stringify.h>
1da177e4
LT
22#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
14c85021 27#include <linux/in.h>
1da177e4
LT
28#include <linux/init.h>
29#include <linux/ioport.h>
30#include <linux/pci.h>
31#include <linux/netdevice.h>
32#include <linux/etherdevice.h>
33#include <linux/skbuff.h>
34#include <linux/ethtool.h>
35#include <linux/mii.h>
158d7abd 36#include <linux/phy.h>
a9daf367 37#include <linux/brcmphy.h>
1da177e4
LT
38#include <linux/if_vlan.h>
39#include <linux/ip.h>
40#include <linux/tcp.h>
41#include <linux/workqueue.h>
61487480 42#include <linux/prefetch.h>
f9a5f7d3 43#include <linux/dma-mapping.h>
077f849d 44#include <linux/firmware.h>
1da177e4
LT
45
46#include <net/checksum.h>
c9bdd4b5 47#include <net/ip.h>
1da177e4
LT
48
49#include <asm/system.h>
50#include <asm/io.h>
51#include <asm/byteorder.h>
52#include <asm/uaccess.h>
53
49b6e95f 54#ifdef CONFIG_SPARC
1da177e4 55#include <asm/idprom.h>
49b6e95f 56#include <asm/prom.h>
1da177e4
LT
57#endif
58
63532394
MC
59#define BAR_0 0
60#define BAR_2 2
61
1da177e4
LT
62#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
63#define TG3_VLAN_TAG_USED 1
64#else
65#define TG3_VLAN_TAG_USED 0
66#endif
67
1da177e4
LT
68#include "tg3.h"
69
70#define DRV_MODULE_NAME "tg3"
6867c843 71#define TG3_MAJ_NUM 3
7c1a96a9 72#define TG3_MIN_NUM 115
6867c843
MC
73#define DRV_MODULE_VERSION \
74 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
7c1a96a9 75#define DRV_MODULE_RELDATE "October 14, 2010"
1da177e4
LT
76
77#define TG3_DEF_MAC_MODE 0
78#define TG3_DEF_RX_MODE 0
79#define TG3_DEF_TX_MODE 0
80#define TG3_DEF_MSG_ENABLE \
81 (NETIF_MSG_DRV | \
82 NETIF_MSG_PROBE | \
83 NETIF_MSG_LINK | \
84 NETIF_MSG_TIMER | \
85 NETIF_MSG_IFDOWN | \
86 NETIF_MSG_IFUP | \
87 NETIF_MSG_RX_ERR | \
88 NETIF_MSG_TX_ERR)
89
90/* length of time before we decide the hardware is borked,
91 * and dev->tx_timeout() should be called to fix the problem
92 */
93#define TG3_TX_TIMEOUT (5 * HZ)
94
95/* hardware minimum and maximum for a single frame's data payload */
96#define TG3_MIN_MTU 60
97#define TG3_MAX_MTU(tp) \
8f666b07 98 ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
1da177e4
LT
99
100/* These numbers seem to be hard coded in the NIC firmware somehow.
101 * You can't change the ring sizes, but you can change where you place
102 * them in the NIC onboard memory.
103 */
7cb32cf2
MC
104#define TG3_RX_STD_RING_SIZE(tp) \
105 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 || \
106 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) ? \
107 RX_STD_MAX_SIZE_5717 : 512)
1da177e4 108#define TG3_DEF_RX_RING_PENDING 200
7cb32cf2
MC
109#define TG3_RX_JMB_RING_SIZE(tp) \
110 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 || \
111 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) ? \
112 1024 : 256)
1da177e4 113#define TG3_DEF_RX_JUMBO_RING_PENDING 100
c6cdf436 114#define TG3_RSS_INDIR_TBL_SIZE 128
1da177e4
LT
115
116/* Do not place this n-ring entries value into the tp struct itself,
117 * we really want to expose these constants to GCC so that modulo et
118 * al. operations are done with shifts and masks instead of with
119 * hw multiply/modulo instructions. Another solution would be to
120 * replace things like '% foo' with '& (foo - 1)'.
121 */
1da177e4
LT
122
123#define TG3_TX_RING_SIZE 512
124#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
125
2c49a44d
MC
126#define TG3_RX_STD_RING_BYTES(tp) \
127 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
128#define TG3_RX_JMB_RING_BYTES(tp) \
129 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
130#define TG3_RX_RCB_RING_BYTES(tp) \
7cb32cf2 131 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
1da177e4
LT
132#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
133 TG3_TX_RING_SIZE)
1da177e4
LT
134#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
135
9dc7a113
MC
136#define TG3_RX_DMA_ALIGN 16
137#define TG3_RX_HEADROOM ALIGN(VLAN_HLEN, TG3_RX_DMA_ALIGN)
138
287be12e
MC
139#define TG3_DMA_BYTE_ENAB 64
140
141#define TG3_RX_STD_DMA_SZ 1536
142#define TG3_RX_JMB_DMA_SZ 9046
143
144#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
145
146#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
147#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
1da177e4 148
2c49a44d
MC
149#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
150 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
2b2cdb65 151
2c49a44d
MC
152#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
153 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
2b2cdb65 154
d2757fc4
MC
155/* Due to a hardware bug, the 5701 can only DMA to memory addresses
156 * that are at least dword aligned when used in PCIX mode. The driver
157 * works around this bug by double copying the packet. This workaround
158 * is built into the normal double copy length check for efficiency.
159 *
160 * However, the double copy is only necessary on those architectures
161 * where unaligned memory accesses are inefficient. For those architectures
162 * where unaligned memory accesses incur little penalty, we can reintegrate
163 * the 5701 in the normal rx path. Doing so saves a device structure
164 * dereference by hardcoding the double copy threshold in place.
165 */
166#define TG3_RX_COPY_THRESHOLD 256
167#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
168 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
169#else
170 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
171#endif
172
1da177e4 173/* minimum number of free TX descriptors required to wake up TX process */
f3f3f27e 174#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
1da177e4 175
ad829268
MC
176#define TG3_RAW_IP_ALIGN 2
177
1da177e4
LT
178/* number of ETHTOOL_GSTATS u64's */
179#define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
180
4cafd3f5
MC
181#define TG3_NUM_TEST 6
182
c6cdf436
MC
183#define TG3_FW_UPDATE_TIMEOUT_SEC 5
184
077f849d
JSR
185#define FIRMWARE_TG3 "tigon/tg3.bin"
186#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
187#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
188
1da177e4 189static char version[] __devinitdata =
05dbe005 190 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
1da177e4
LT
191
192MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
193MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
194MODULE_LICENSE("GPL");
195MODULE_VERSION(DRV_MODULE_VERSION);
077f849d
JSR
196MODULE_FIRMWARE(FIRMWARE_TG3);
197MODULE_FIRMWARE(FIRMWARE_TG3TSO);
198MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
199
1da177e4
LT
200static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
201module_param(tg3_debug, int, 0);
202MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
203
a3aa1884 204static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
13185217
HK
205 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
206 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
207 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
208 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
209 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
210 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
211 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
212 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
213 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
214 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
215 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
216 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
217 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
218 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
219 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
220 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
221 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
222 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
223 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
224 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
225 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
226 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
13185217 227 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
126a3368 228 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
13185217 229 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
13185217
HK
230 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
231 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
232 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
233 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
234 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
235 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
236 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
126a3368 241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
13185217
HK
242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
676917d4 245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
13185217
HK
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
b5d3772c
MC
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
d30cdd28
MC
255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
6c7af27c 257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
9936bcf6
MC
258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
c88e668b
MC
260 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
261 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
2befdcea
MC
262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
321d32a0
MC
264 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
265 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
5e7ccf20 267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
5001e2f6
MC
268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
b0f75221
MC
270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
271 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
272 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
275 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
302b500b 276 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
13185217
HK
277 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
278 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
279 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
280 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
281 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
282 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
283 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
284 {}
1da177e4
LT
285};
286
287MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
288
50da859d 289static const struct {
1da177e4
LT
290 const char string[ETH_GSTRING_LEN];
291} ethtool_stats_keys[TG3_NUM_STATS] = {
292 { "rx_octets" },
293 { "rx_fragments" },
294 { "rx_ucast_packets" },
295 { "rx_mcast_packets" },
296 { "rx_bcast_packets" },
297 { "rx_fcs_errors" },
298 { "rx_align_errors" },
299 { "rx_xon_pause_rcvd" },
300 { "rx_xoff_pause_rcvd" },
301 { "rx_mac_ctrl_rcvd" },
302 { "rx_xoff_entered" },
303 { "rx_frame_too_long_errors" },
304 { "rx_jabbers" },
305 { "rx_undersize_packets" },
306 { "rx_in_length_errors" },
307 { "rx_out_length_errors" },
308 { "rx_64_or_less_octet_packets" },
309 { "rx_65_to_127_octet_packets" },
310 { "rx_128_to_255_octet_packets" },
311 { "rx_256_to_511_octet_packets" },
312 { "rx_512_to_1023_octet_packets" },
313 { "rx_1024_to_1522_octet_packets" },
314 { "rx_1523_to_2047_octet_packets" },
315 { "rx_2048_to_4095_octet_packets" },
316 { "rx_4096_to_8191_octet_packets" },
317 { "rx_8192_to_9022_octet_packets" },
318
319 { "tx_octets" },
320 { "tx_collisions" },
321
322 { "tx_xon_sent" },
323 { "tx_xoff_sent" },
324 { "tx_flow_control" },
325 { "tx_mac_errors" },
326 { "tx_single_collisions" },
327 { "tx_mult_collisions" },
328 { "tx_deferred" },
329 { "tx_excessive_collisions" },
330 { "tx_late_collisions" },
331 { "tx_collide_2times" },
332 { "tx_collide_3times" },
333 { "tx_collide_4times" },
334 { "tx_collide_5times" },
335 { "tx_collide_6times" },
336 { "tx_collide_7times" },
337 { "tx_collide_8times" },
338 { "tx_collide_9times" },
339 { "tx_collide_10times" },
340 { "tx_collide_11times" },
341 { "tx_collide_12times" },
342 { "tx_collide_13times" },
343 { "tx_collide_14times" },
344 { "tx_collide_15times" },
345 { "tx_ucast_packets" },
346 { "tx_mcast_packets" },
347 { "tx_bcast_packets" },
348 { "tx_carrier_sense_errors" },
349 { "tx_discards" },
350 { "tx_errors" },
351
352 { "dma_writeq_full" },
353 { "dma_write_prioq_full" },
354 { "rxbds_empty" },
355 { "rx_discards" },
356 { "rx_errors" },
357 { "rx_threshold_hit" },
358
359 { "dma_readq_full" },
360 { "dma_read_prioq_full" },
361 { "tx_comp_queue_full" },
362
363 { "ring_set_send_prod_index" },
364 { "ring_status_update" },
365 { "nic_irqs" },
366 { "nic_avoided_irqs" },
367 { "nic_tx_threshold_hit" }
368};
369
50da859d 370static const struct {
4cafd3f5
MC
371 const char string[ETH_GSTRING_LEN];
372} ethtool_test_keys[TG3_NUM_TEST] = {
373 { "nvram test (online) " },
374 { "link test (online) " },
375 { "register test (offline)" },
376 { "memory test (offline)" },
377 { "loopback test (offline)" },
378 { "interrupt test (offline)" },
379};
380
b401e9e2
MC
381static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
382{
383 writel(val, tp->regs + off);
384}
385
386static u32 tg3_read32(struct tg3 *tp, u32 off)
387{
de6f31eb 388 return readl(tp->regs + off);
b401e9e2
MC
389}
390
0d3031d9
MC
391static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
392{
393 writel(val, tp->aperegs + off);
394}
395
396static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
397{
de6f31eb 398 return readl(tp->aperegs + off);
0d3031d9
MC
399}
400
1da177e4
LT
401static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
402{
6892914f
MC
403 unsigned long flags;
404
405 spin_lock_irqsave(&tp->indirect_lock, flags);
1ee582d8
MC
406 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
407 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
6892914f 408 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1ee582d8
MC
409}
410
411static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
412{
413 writel(val, tp->regs + off);
414 readl(tp->regs + off);
1da177e4
LT
415}
416
6892914f 417static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
1da177e4 418{
6892914f
MC
419 unsigned long flags;
420 u32 val;
421
422 spin_lock_irqsave(&tp->indirect_lock, flags);
423 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
424 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
425 spin_unlock_irqrestore(&tp->indirect_lock, flags);
426 return val;
427}
428
429static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
430{
431 unsigned long flags;
432
433 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
434 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
435 TG3_64BIT_REG_LOW, val);
436 return;
437 }
66711e66 438 if (off == TG3_RX_STD_PROD_IDX_REG) {
6892914f
MC
439 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
440 TG3_64BIT_REG_LOW, val);
441 return;
1da177e4 442 }
6892914f
MC
443
444 spin_lock_irqsave(&tp->indirect_lock, flags);
445 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
446 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
447 spin_unlock_irqrestore(&tp->indirect_lock, flags);
448
449 /* In indirect mode when disabling interrupts, we also need
450 * to clear the interrupt bit in the GRC local ctrl register.
451 */
452 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
453 (val == 0x1)) {
454 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
455 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
456 }
457}
458
459static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
460{
461 unsigned long flags;
462 u32 val;
463
464 spin_lock_irqsave(&tp->indirect_lock, flags);
465 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
466 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
467 spin_unlock_irqrestore(&tp->indirect_lock, flags);
468 return val;
469}
470
b401e9e2
MC
471/* usec_wait specifies the wait time in usec when writing to certain registers
472 * where it is unsafe to read back the register without some delay.
473 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
474 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
475 */
476static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
6892914f 477{
b401e9e2
MC
478 if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
479 (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
480 /* Non-posted methods */
481 tp->write32(tp, off, val);
482 else {
483 /* Posted method */
484 tg3_write32(tp, off, val);
485 if (usec_wait)
486 udelay(usec_wait);
487 tp->read32(tp, off);
488 }
489 /* Wait again after the read for the posted method to guarantee that
490 * the wait time is met.
491 */
492 if (usec_wait)
493 udelay(usec_wait);
1da177e4
LT
494}
495
09ee929c
MC
496static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
497{
498 tp->write32_mbox(tp, off, val);
6892914f
MC
499 if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
500 !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
501 tp->read32_mbox(tp, off);
09ee929c
MC
502}
503
20094930 504static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
1da177e4
LT
505{
506 void __iomem *mbox = tp->regs + off;
507 writel(val, mbox);
508 if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
509 writel(val, mbox);
510 if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
511 readl(mbox);
512}
513
b5d3772c
MC
514static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
515{
de6f31eb 516 return readl(tp->regs + off + GRCMBOX_BASE);
b5d3772c
MC
517}
518
519static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
520{
521 writel(val, tp->regs + off + GRCMBOX_BASE);
522}
523
c6cdf436 524#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
09ee929c 525#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
c6cdf436
MC
526#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
527#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
528#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
20094930 529
c6cdf436
MC
530#define tw32(reg, val) tp->write32(tp, reg, val)
531#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
532#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
533#define tr32(reg) tp->read32(tp, reg)
1da177e4
LT
534
535static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
536{
6892914f
MC
537 unsigned long flags;
538
b5d3772c
MC
539 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
540 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
541 return;
542
6892914f 543 spin_lock_irqsave(&tp->indirect_lock, flags);
bbadf503
MC
544 if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
545 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
546 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 547
bbadf503
MC
548 /* Always leave this as zero. */
549 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
550 } else {
551 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
552 tw32_f(TG3PCI_MEM_WIN_DATA, val);
28fbef78 553
bbadf503
MC
554 /* Always leave this as zero. */
555 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
556 }
557 spin_unlock_irqrestore(&tp->indirect_lock, flags);
758a6139
DM
558}
559
1da177e4
LT
560static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
561{
6892914f
MC
562 unsigned long flags;
563
b5d3772c
MC
564 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
565 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
566 *val = 0;
567 return;
568 }
569
6892914f 570 spin_lock_irqsave(&tp->indirect_lock, flags);
bbadf503
MC
571 if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
572 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
573 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 574
bbadf503
MC
575 /* Always leave this as zero. */
576 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
577 } else {
578 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
579 *val = tr32(TG3PCI_MEM_WIN_DATA);
580
581 /* Always leave this as zero. */
582 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
583 }
6892914f 584 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1da177e4
LT
585}
586
0d3031d9
MC
587static void tg3_ape_lock_init(struct tg3 *tp)
588{
589 int i;
f92d9dc1
MC
590 u32 regbase;
591
592 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
593 regbase = TG3_APE_LOCK_GRANT;
594 else
595 regbase = TG3_APE_PER_LOCK_GRANT;
0d3031d9
MC
596
597 /* Make sure the driver hasn't any stale locks. */
598 for (i = 0; i < 8; i++)
f92d9dc1 599 tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
0d3031d9
MC
600}
601
602static int tg3_ape_lock(struct tg3 *tp, int locknum)
603{
604 int i, off;
605 int ret = 0;
f92d9dc1 606 u32 status, req, gnt;
0d3031d9
MC
607
608 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
609 return 0;
610
611 switch (locknum) {
33f401ae
MC
612 case TG3_APE_LOCK_GRC:
613 case TG3_APE_LOCK_MEM:
614 break;
615 default:
616 return -EINVAL;
0d3031d9
MC
617 }
618
f92d9dc1
MC
619 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
620 req = TG3_APE_LOCK_REQ;
621 gnt = TG3_APE_LOCK_GRANT;
622 } else {
623 req = TG3_APE_PER_LOCK_REQ;
624 gnt = TG3_APE_PER_LOCK_GRANT;
625 }
626
0d3031d9
MC
627 off = 4 * locknum;
628
f92d9dc1 629 tg3_ape_write32(tp, req + off, APE_LOCK_REQ_DRIVER);
0d3031d9
MC
630
631 /* Wait for up to 1 millisecond to acquire lock. */
632 for (i = 0; i < 100; i++) {
f92d9dc1 633 status = tg3_ape_read32(tp, gnt + off);
0d3031d9
MC
634 if (status == APE_LOCK_GRANT_DRIVER)
635 break;
636 udelay(10);
637 }
638
639 if (status != APE_LOCK_GRANT_DRIVER) {
640 /* Revoke the lock request. */
f92d9dc1 641 tg3_ape_write32(tp, gnt + off,
0d3031d9
MC
642 APE_LOCK_GRANT_DRIVER);
643
644 ret = -EBUSY;
645 }
646
647 return ret;
648}
649
650static void tg3_ape_unlock(struct tg3 *tp, int locknum)
651{
f92d9dc1 652 u32 gnt;
0d3031d9
MC
653
654 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
655 return;
656
657 switch (locknum) {
33f401ae
MC
658 case TG3_APE_LOCK_GRC:
659 case TG3_APE_LOCK_MEM:
660 break;
661 default:
662 return;
0d3031d9
MC
663 }
664
f92d9dc1
MC
665 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
666 gnt = TG3_APE_LOCK_GRANT;
667 else
668 gnt = TG3_APE_PER_LOCK_GRANT;
669
670 tg3_ape_write32(tp, gnt + 4 * locknum, APE_LOCK_GRANT_DRIVER);
0d3031d9
MC
671}
672
1da177e4
LT
673static void tg3_disable_ints(struct tg3 *tp)
674{
89aeb3bc
MC
675 int i;
676
1da177e4
LT
677 tw32(TG3PCI_MISC_HOST_CTRL,
678 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc
MC
679 for (i = 0; i < tp->irq_max; i++)
680 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
1da177e4
LT
681}
682
1da177e4
LT
683static void tg3_enable_ints(struct tg3 *tp)
684{
89aeb3bc 685 int i;
89aeb3bc 686
bbe832c0
MC
687 tp->irq_sync = 0;
688 wmb();
689
1da177e4
LT
690 tw32(TG3PCI_MISC_HOST_CTRL,
691 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc 692
f89f38b8 693 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
89aeb3bc
MC
694 for (i = 0; i < tp->irq_cnt; i++) {
695 struct tg3_napi *tnapi = &tp->napi[i];
c6cdf436 696
898a56f8 697 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
89aeb3bc
MC
698 if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
699 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
f19af9c2 700
f89f38b8 701 tp->coal_now |= tnapi->coal_now;
89aeb3bc 702 }
f19af9c2
MC
703
704 /* Force an initial interrupt */
705 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
706 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
707 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
708 else
f89f38b8
MC
709 tw32(HOSTCC_MODE, tp->coal_now);
710
711 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
1da177e4
LT
712}
713
17375d25 714static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
04237ddd 715{
17375d25 716 struct tg3 *tp = tnapi->tp;
898a56f8 717 struct tg3_hw_status *sblk = tnapi->hw_status;
04237ddd
MC
718 unsigned int work_exists = 0;
719
720 /* check for phy events */
721 if (!(tp->tg3_flags &
722 (TG3_FLAG_USE_LINKCHG_REG |
723 TG3_FLAG_POLL_SERDES))) {
724 if (sblk->status & SD_STATUS_LINK_CHG)
725 work_exists = 1;
726 }
727 /* check for RX/TX work to do */
f3f3f27e 728 if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
8d9d7cfc 729 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
04237ddd
MC
730 work_exists = 1;
731
732 return work_exists;
733}
734
17375d25 735/* tg3_int_reenable
04237ddd
MC
736 * similar to tg3_enable_ints, but it accurately determines whether there
737 * is new work pending and can return without flushing the PIO write
6aa20a22 738 * which reenables interrupts
1da177e4 739 */
17375d25 740static void tg3_int_reenable(struct tg3_napi *tnapi)
1da177e4 741{
17375d25
MC
742 struct tg3 *tp = tnapi->tp;
743
898a56f8 744 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
1da177e4
LT
745 mmiowb();
746
fac9b83e
DM
747 /* When doing tagged status, this work check is unnecessary.
748 * The last_tag we write above tells the chip which piece of
749 * work we've completed.
750 */
751 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
17375d25 752 tg3_has_work(tnapi))
04237ddd 753 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 754 HOSTCC_MODE_ENABLE | tnapi->coal_now);
1da177e4
LT
755}
756
1da177e4
LT
757static void tg3_switch_clocks(struct tg3 *tp)
758{
f6eb9b1f 759 u32 clock_ctrl;
1da177e4
LT
760 u32 orig_clock_ctrl;
761
795d01c5
MC
762 if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
763 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
4cf78e4f
MC
764 return;
765
f6eb9b1f
MC
766 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
767
1da177e4
LT
768 orig_clock_ctrl = clock_ctrl;
769 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
770 CLOCK_CTRL_CLKRUN_OENABLE |
771 0x1f);
772 tp->pci_clock_ctrl = clock_ctrl;
773
774 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
775 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
b401e9e2
MC
776 tw32_wait_f(TG3PCI_CLOCK_CTRL,
777 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
1da177e4
LT
778 }
779 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
b401e9e2
MC
780 tw32_wait_f(TG3PCI_CLOCK_CTRL,
781 clock_ctrl |
782 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
783 40);
784 tw32_wait_f(TG3PCI_CLOCK_CTRL,
785 clock_ctrl | (CLOCK_CTRL_ALTCLK),
786 40);
1da177e4 787 }
b401e9e2 788 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
1da177e4
LT
789}
790
791#define PHY_BUSY_LOOPS 5000
792
793static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
794{
795 u32 frame_val;
796 unsigned int loops;
797 int ret;
798
799 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
800 tw32_f(MAC_MI_MODE,
801 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
802 udelay(80);
803 }
804
805 *val = 0x0;
806
882e9793 807 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
808 MI_COM_PHY_ADDR_MASK);
809 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
810 MI_COM_REG_ADDR_MASK);
811 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
6aa20a22 812
1da177e4
LT
813 tw32_f(MAC_MI_COM, frame_val);
814
815 loops = PHY_BUSY_LOOPS;
816 while (loops != 0) {
817 udelay(10);
818 frame_val = tr32(MAC_MI_COM);
819
820 if ((frame_val & MI_COM_BUSY) == 0) {
821 udelay(5);
822 frame_val = tr32(MAC_MI_COM);
823 break;
824 }
825 loops -= 1;
826 }
827
828 ret = -EBUSY;
829 if (loops != 0) {
830 *val = frame_val & MI_COM_DATA_MASK;
831 ret = 0;
832 }
833
834 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
835 tw32_f(MAC_MI_MODE, tp->mi_mode);
836 udelay(80);
837 }
838
839 return ret;
840}
841
842static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
843{
844 u32 frame_val;
845 unsigned int loops;
846 int ret;
847
f07e9af3 848 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
b5d3772c
MC
849 (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
850 return 0;
851
1da177e4
LT
852 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
853 tw32_f(MAC_MI_MODE,
854 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
855 udelay(80);
856 }
857
882e9793 858 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
859 MI_COM_PHY_ADDR_MASK);
860 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
861 MI_COM_REG_ADDR_MASK);
862 frame_val |= (val & MI_COM_DATA_MASK);
863 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
6aa20a22 864
1da177e4
LT
865 tw32_f(MAC_MI_COM, frame_val);
866
867 loops = PHY_BUSY_LOOPS;
868 while (loops != 0) {
869 udelay(10);
870 frame_val = tr32(MAC_MI_COM);
871 if ((frame_val & MI_COM_BUSY) == 0) {
872 udelay(5);
873 frame_val = tr32(MAC_MI_COM);
874 break;
875 }
876 loops -= 1;
877 }
878
879 ret = -EBUSY;
880 if (loops != 0)
881 ret = 0;
882
883 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
884 tw32_f(MAC_MI_MODE, tp->mi_mode);
885 udelay(80);
886 }
887
888 return ret;
889}
890
95e2869a
MC
891static int tg3_bmcr_reset(struct tg3 *tp)
892{
893 u32 phy_control;
894 int limit, err;
895
896 /* OK, reset it, and poll the BMCR_RESET bit until it
897 * clears or we time out.
898 */
899 phy_control = BMCR_RESET;
900 err = tg3_writephy(tp, MII_BMCR, phy_control);
901 if (err != 0)
902 return -EBUSY;
903
904 limit = 5000;
905 while (limit--) {
906 err = tg3_readphy(tp, MII_BMCR, &phy_control);
907 if (err != 0)
908 return -EBUSY;
909
910 if ((phy_control & BMCR_RESET) == 0) {
911 udelay(40);
912 break;
913 }
914 udelay(10);
915 }
d4675b52 916 if (limit < 0)
95e2869a
MC
917 return -EBUSY;
918
919 return 0;
920}
921
158d7abd
MC
922static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
923{
3d16543d 924 struct tg3 *tp = bp->priv;
158d7abd
MC
925 u32 val;
926
24bb4fb6 927 spin_lock_bh(&tp->lock);
158d7abd
MC
928
929 if (tg3_readphy(tp, reg, &val))
24bb4fb6
MC
930 val = -EIO;
931
932 spin_unlock_bh(&tp->lock);
158d7abd
MC
933
934 return val;
935}
936
937static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
938{
3d16543d 939 struct tg3 *tp = bp->priv;
24bb4fb6 940 u32 ret = 0;
158d7abd 941
24bb4fb6 942 spin_lock_bh(&tp->lock);
158d7abd
MC
943
944 if (tg3_writephy(tp, reg, val))
24bb4fb6 945 ret = -EIO;
158d7abd 946
24bb4fb6
MC
947 spin_unlock_bh(&tp->lock);
948
949 return ret;
158d7abd
MC
950}
951
952static int tg3_mdio_reset(struct mii_bus *bp)
953{
954 return 0;
955}
956
9c61d6bc 957static void tg3_mdio_config_5785(struct tg3 *tp)
a9daf367
MC
958{
959 u32 val;
fcb389df 960 struct phy_device *phydev;
a9daf367 961
3f0e3ad7 962 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
fcb389df 963 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f
MC
964 case PHY_ID_BCM50610:
965 case PHY_ID_BCM50610M:
fcb389df
MC
966 val = MAC_PHYCFG2_50610_LED_MODES;
967 break;
6a443a0f 968 case PHY_ID_BCMAC131:
fcb389df
MC
969 val = MAC_PHYCFG2_AC131_LED_MODES;
970 break;
6a443a0f 971 case PHY_ID_RTL8211C:
fcb389df
MC
972 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
973 break;
6a443a0f 974 case PHY_ID_RTL8201E:
fcb389df
MC
975 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
976 break;
977 default:
a9daf367 978 return;
fcb389df
MC
979 }
980
981 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
982 tw32(MAC_PHYCFG2, val);
983
984 val = tr32(MAC_PHYCFG1);
bb85fbb6
MC
985 val &= ~(MAC_PHYCFG1_RGMII_INT |
986 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
987 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
fcb389df
MC
988 tw32(MAC_PHYCFG1, val);
989
990 return;
991 }
992
14417063 993 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE))
fcb389df
MC
994 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
995 MAC_PHYCFG2_FMODE_MASK_MASK |
996 MAC_PHYCFG2_GMODE_MASK_MASK |
997 MAC_PHYCFG2_ACT_MASK_MASK |
998 MAC_PHYCFG2_QUAL_MASK_MASK |
999 MAC_PHYCFG2_INBAND_ENABLE;
1000
1001 tw32(MAC_PHYCFG2, val);
a9daf367 1002
bb85fbb6
MC
1003 val = tr32(MAC_PHYCFG1);
1004 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1005 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
14417063 1006 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
a9daf367
MC
1007 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1008 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
1009 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1010 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1011 }
bb85fbb6
MC
1012 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1013 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1014 tw32(MAC_PHYCFG1, val);
a9daf367 1015
a9daf367
MC
1016 val = tr32(MAC_EXT_RGMII_MODE);
1017 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1018 MAC_RGMII_MODE_RX_QUALITY |
1019 MAC_RGMII_MODE_RX_ACTIVITY |
1020 MAC_RGMII_MODE_RX_ENG_DET |
1021 MAC_RGMII_MODE_TX_ENABLE |
1022 MAC_RGMII_MODE_TX_LOWPWR |
1023 MAC_RGMII_MODE_TX_RESET);
14417063 1024 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
a9daf367
MC
1025 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1026 val |= MAC_RGMII_MODE_RX_INT_B |
1027 MAC_RGMII_MODE_RX_QUALITY |
1028 MAC_RGMII_MODE_RX_ACTIVITY |
1029 MAC_RGMII_MODE_RX_ENG_DET;
1030 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1031 val |= MAC_RGMII_MODE_TX_ENABLE |
1032 MAC_RGMII_MODE_TX_LOWPWR |
1033 MAC_RGMII_MODE_TX_RESET;
1034 }
1035 tw32(MAC_EXT_RGMII_MODE, val);
1036}
1037
158d7abd
MC
1038static void tg3_mdio_start(struct tg3 *tp)
1039{
158d7abd
MC
1040 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1041 tw32_f(MAC_MI_MODE, tp->mi_mode);
1042 udelay(80);
a9daf367 1043
9ea4818d
MC
1044 if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
1045 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1046 tg3_mdio_config_5785(tp);
1047}
1048
1049static int tg3_mdio_init(struct tg3 *tp)
1050{
1051 int i;
1052 u32 reg;
1053 struct phy_device *phydev;
1054
a50d0796
MC
1055 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
1056 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
9c7df915 1057 u32 is_serdes;
882e9793 1058
9c7df915 1059 tp->phy_addr = PCI_FUNC(tp->pdev->devfn) + 1;
882e9793 1060
d1ec96af
MC
1061 if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
1062 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1063 else
1064 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1065 TG3_CPMU_PHY_STRAP_IS_SERDES;
882e9793
MC
1066 if (is_serdes)
1067 tp->phy_addr += 7;
1068 } else
3f0e3ad7 1069 tp->phy_addr = TG3_PHY_MII_ADDR;
882e9793 1070
158d7abd
MC
1071 tg3_mdio_start(tp);
1072
1073 if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
1074 (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
1075 return 0;
1076
298cf9be
LB
1077 tp->mdio_bus = mdiobus_alloc();
1078 if (tp->mdio_bus == NULL)
1079 return -ENOMEM;
158d7abd 1080
298cf9be
LB
1081 tp->mdio_bus->name = "tg3 mdio bus";
1082 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
158d7abd 1083 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
298cf9be
LB
1084 tp->mdio_bus->priv = tp;
1085 tp->mdio_bus->parent = &tp->pdev->dev;
1086 tp->mdio_bus->read = &tg3_mdio_read;
1087 tp->mdio_bus->write = &tg3_mdio_write;
1088 tp->mdio_bus->reset = &tg3_mdio_reset;
3f0e3ad7 1089 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
298cf9be 1090 tp->mdio_bus->irq = &tp->mdio_irq[0];
158d7abd
MC
1091
1092 for (i = 0; i < PHY_MAX_ADDR; i++)
298cf9be 1093 tp->mdio_bus->irq[i] = PHY_POLL;
158d7abd
MC
1094
1095 /* The bus registration will look for all the PHYs on the mdio bus.
1096 * Unfortunately, it does not ensure the PHY is powered up before
1097 * accessing the PHY ID registers. A chip reset is the
1098 * quickest way to bring the device back to an operational state..
1099 */
1100 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1101 tg3_bmcr_reset(tp);
1102
298cf9be 1103 i = mdiobus_register(tp->mdio_bus);
a9daf367 1104 if (i) {
ab96b241 1105 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
9c61d6bc 1106 mdiobus_free(tp->mdio_bus);
a9daf367
MC
1107 return i;
1108 }
158d7abd 1109
3f0e3ad7 1110 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
a9daf367 1111
9c61d6bc 1112 if (!phydev || !phydev->drv) {
ab96b241 1113 dev_warn(&tp->pdev->dev, "No PHY devices\n");
9c61d6bc
MC
1114 mdiobus_unregister(tp->mdio_bus);
1115 mdiobus_free(tp->mdio_bus);
1116 return -ENODEV;
1117 }
1118
1119 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f 1120 case PHY_ID_BCM57780:
321d32a0 1121 phydev->interface = PHY_INTERFACE_MODE_GMII;
c704dc23 1122 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
321d32a0 1123 break;
6a443a0f
MC
1124 case PHY_ID_BCM50610:
1125 case PHY_ID_BCM50610M:
32e5a8d6 1126 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
c704dc23 1127 PHY_BRCM_RX_REFCLK_UNUSED |
52fae083 1128 PHY_BRCM_DIS_TXCRXC_NOENRGY |
c704dc23 1129 PHY_BRCM_AUTO_PWRDWN_ENABLE;
14417063 1130 if (tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)
a9daf367
MC
1131 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
1132 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1133 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
1134 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1135 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
fcb389df 1136 /* fallthru */
6a443a0f 1137 case PHY_ID_RTL8211C:
fcb389df 1138 phydev->interface = PHY_INTERFACE_MODE_RGMII;
a9daf367 1139 break;
6a443a0f
MC
1140 case PHY_ID_RTL8201E:
1141 case PHY_ID_BCMAC131:
a9daf367 1142 phydev->interface = PHY_INTERFACE_MODE_MII;
cdd4e09d 1143 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
f07e9af3 1144 tp->phy_flags |= TG3_PHYFLG_IS_FET;
a9daf367
MC
1145 break;
1146 }
1147
9c61d6bc
MC
1148 tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
1149
1150 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1151 tg3_mdio_config_5785(tp);
a9daf367
MC
1152
1153 return 0;
158d7abd
MC
1154}
1155
1156static void tg3_mdio_fini(struct tg3 *tp)
1157{
1158 if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
1159 tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
298cf9be
LB
1160 mdiobus_unregister(tp->mdio_bus);
1161 mdiobus_free(tp->mdio_bus);
158d7abd
MC
1162 }
1163}
1164
ddfc87bf
MC
1165static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
1166{
1167 int err;
1168
1169 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1170 if (err)
1171 goto done;
1172
1173 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1174 if (err)
1175 goto done;
1176
1177 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1178 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1179 if (err)
1180 goto done;
1181
1182 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
1183
1184done:
1185 return err;
1186}
1187
1188static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
1189{
1190 int err;
1191
1192 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1193 if (err)
1194 goto done;
1195
1196 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1197 if (err)
1198 goto done;
1199
1200 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1201 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1202 if (err)
1203 goto done;
1204
1205 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
1206
1207done:
1208 return err;
1209}
1210
4ba526ce
MC
1211/* tp->lock is held. */
1212static inline void tg3_generate_fw_event(struct tg3 *tp)
1213{
1214 u32 val;
1215
1216 val = tr32(GRC_RX_CPU_EVENT);
1217 val |= GRC_RX_CPU_DRIVER_EVENT;
1218 tw32_f(GRC_RX_CPU_EVENT, val);
1219
1220 tp->last_event_jiffies = jiffies;
1221}
1222
1223#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1224
95e2869a
MC
1225/* tp->lock is held. */
1226static void tg3_wait_for_event_ack(struct tg3 *tp)
1227{
1228 int i;
4ba526ce
MC
1229 unsigned int delay_cnt;
1230 long time_remain;
1231
1232 /* If enough time has passed, no wait is necessary. */
1233 time_remain = (long)(tp->last_event_jiffies + 1 +
1234 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1235 (long)jiffies;
1236 if (time_remain < 0)
1237 return;
1238
1239 /* Check if we can shorten the wait time. */
1240 delay_cnt = jiffies_to_usecs(time_remain);
1241 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1242 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1243 delay_cnt = (delay_cnt >> 3) + 1;
95e2869a 1244
4ba526ce 1245 for (i = 0; i < delay_cnt; i++) {
95e2869a
MC
1246 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1247 break;
4ba526ce 1248 udelay(8);
95e2869a
MC
1249 }
1250}
1251
1252/* tp->lock is held. */
1253static void tg3_ump_link_report(struct tg3 *tp)
1254{
1255 u32 reg;
1256 u32 val;
1257
1258 if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
1259 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
1260 return;
1261
1262 tg3_wait_for_event_ack(tp);
1263
1264 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1265
1266 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1267
1268 val = 0;
1269 if (!tg3_readphy(tp, MII_BMCR, &reg))
1270 val = reg << 16;
1271 if (!tg3_readphy(tp, MII_BMSR, &reg))
1272 val |= (reg & 0xffff);
1273 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
1274
1275 val = 0;
1276 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1277 val = reg << 16;
1278 if (!tg3_readphy(tp, MII_LPA, &reg))
1279 val |= (reg & 0xffff);
1280 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
1281
1282 val = 0;
f07e9af3 1283 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
95e2869a
MC
1284 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1285 val = reg << 16;
1286 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1287 val |= (reg & 0xffff);
1288 }
1289 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
1290
1291 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1292 val = reg << 16;
1293 else
1294 val = 0;
1295 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
1296
4ba526ce 1297 tg3_generate_fw_event(tp);
95e2869a
MC
1298}
1299
1300static void tg3_link_report(struct tg3 *tp)
1301{
1302 if (!netif_carrier_ok(tp->dev)) {
05dbe005 1303 netif_info(tp, link, tp->dev, "Link is down\n");
95e2869a
MC
1304 tg3_ump_link_report(tp);
1305 } else if (netif_msg_link(tp)) {
05dbe005
JP
1306 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1307 (tp->link_config.active_speed == SPEED_1000 ?
1308 1000 :
1309 (tp->link_config.active_speed == SPEED_100 ?
1310 100 : 10)),
1311 (tp->link_config.active_duplex == DUPLEX_FULL ?
1312 "full" : "half"));
1313
1314 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1315 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1316 "on" : "off",
1317 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1318 "on" : "off");
95e2869a
MC
1319 tg3_ump_link_report(tp);
1320 }
1321}
1322
1323static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
1324{
1325 u16 miireg;
1326
e18ce346 1327 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1328 miireg = ADVERTISE_PAUSE_CAP;
e18ce346 1329 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1330 miireg = ADVERTISE_PAUSE_ASYM;
e18ce346 1331 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1332 miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1333 else
1334 miireg = 0;
1335
1336 return miireg;
1337}
1338
1339static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1340{
1341 u16 miireg;
1342
e18ce346 1343 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1344 miireg = ADVERTISE_1000XPAUSE;
e18ce346 1345 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1346 miireg = ADVERTISE_1000XPSE_ASYM;
e18ce346 1347 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1348 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1349 else
1350 miireg = 0;
1351
1352 return miireg;
1353}
1354
95e2869a
MC
1355static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1356{
1357 u8 cap = 0;
1358
1359 if (lcladv & ADVERTISE_1000XPAUSE) {
1360 if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1361 if (rmtadv & LPA_1000XPAUSE)
e18ce346 1362 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
95e2869a 1363 else if (rmtadv & LPA_1000XPAUSE_ASYM)
e18ce346 1364 cap = FLOW_CTRL_RX;
95e2869a
MC
1365 } else {
1366 if (rmtadv & LPA_1000XPAUSE)
e18ce346 1367 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
95e2869a
MC
1368 }
1369 } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1370 if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
e18ce346 1371 cap = FLOW_CTRL_TX;
95e2869a
MC
1372 }
1373
1374 return cap;
1375}
1376
f51f3562 1377static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
95e2869a 1378{
b02fd9e3 1379 u8 autoneg;
f51f3562 1380 u8 flowctrl = 0;
95e2869a
MC
1381 u32 old_rx_mode = tp->rx_mode;
1382 u32 old_tx_mode = tp->tx_mode;
1383
b02fd9e3 1384 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
3f0e3ad7 1385 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
b02fd9e3
MC
1386 else
1387 autoneg = tp->link_config.autoneg;
1388
1389 if (autoneg == AUTONEG_ENABLE &&
95e2869a 1390 (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
f07e9af3 1391 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
f51f3562 1392 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
95e2869a 1393 else
bc02ff95 1394 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
f51f3562
MC
1395 } else
1396 flowctrl = tp->link_config.flowctrl;
95e2869a 1397
f51f3562 1398 tp->link_config.active_flowctrl = flowctrl;
95e2869a 1399
e18ce346 1400 if (flowctrl & FLOW_CTRL_RX)
95e2869a
MC
1401 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1402 else
1403 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1404
f51f3562 1405 if (old_rx_mode != tp->rx_mode)
95e2869a 1406 tw32_f(MAC_RX_MODE, tp->rx_mode);
95e2869a 1407
e18ce346 1408 if (flowctrl & FLOW_CTRL_TX)
95e2869a
MC
1409 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1410 else
1411 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1412
f51f3562 1413 if (old_tx_mode != tp->tx_mode)
95e2869a 1414 tw32_f(MAC_TX_MODE, tp->tx_mode);
95e2869a
MC
1415}
1416
b02fd9e3
MC
1417static void tg3_adjust_link(struct net_device *dev)
1418{
1419 u8 oldflowctrl, linkmesg = 0;
1420 u32 mac_mode, lcl_adv, rmt_adv;
1421 struct tg3 *tp = netdev_priv(dev);
3f0e3ad7 1422 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1423
24bb4fb6 1424 spin_lock_bh(&tp->lock);
b02fd9e3
MC
1425
1426 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1427 MAC_MODE_HALF_DUPLEX);
1428
1429 oldflowctrl = tp->link_config.active_flowctrl;
1430
1431 if (phydev->link) {
1432 lcl_adv = 0;
1433 rmt_adv = 0;
1434
1435 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1436 mac_mode |= MAC_MODE_PORT_MODE_MII;
c3df0748
MC
1437 else if (phydev->speed == SPEED_1000 ||
1438 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
b02fd9e3 1439 mac_mode |= MAC_MODE_PORT_MODE_GMII;
c3df0748
MC
1440 else
1441 mac_mode |= MAC_MODE_PORT_MODE_MII;
b02fd9e3
MC
1442
1443 if (phydev->duplex == DUPLEX_HALF)
1444 mac_mode |= MAC_MODE_HALF_DUPLEX;
1445 else {
1446 lcl_adv = tg3_advert_flowctrl_1000T(
1447 tp->link_config.flowctrl);
1448
1449 if (phydev->pause)
1450 rmt_adv = LPA_PAUSE_CAP;
1451 if (phydev->asym_pause)
1452 rmt_adv |= LPA_PAUSE_ASYM;
1453 }
1454
1455 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1456 } else
1457 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1458
1459 if (mac_mode != tp->mac_mode) {
1460 tp->mac_mode = mac_mode;
1461 tw32_f(MAC_MODE, tp->mac_mode);
1462 udelay(40);
1463 }
1464
fcb389df
MC
1465 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
1466 if (phydev->speed == SPEED_10)
1467 tw32(MAC_MI_STAT,
1468 MAC_MI_STAT_10MBPS_MODE |
1469 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1470 else
1471 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1472 }
1473
b02fd9e3
MC
1474 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
1475 tw32(MAC_TX_LENGTHS,
1476 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1477 (6 << TX_LENGTHS_IPG_SHIFT) |
1478 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
1479 else
1480 tw32(MAC_TX_LENGTHS,
1481 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1482 (6 << TX_LENGTHS_IPG_SHIFT) |
1483 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
1484
1485 if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
1486 (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
1487 phydev->speed != tp->link_config.active_speed ||
1488 phydev->duplex != tp->link_config.active_duplex ||
1489 oldflowctrl != tp->link_config.active_flowctrl)
c6cdf436 1490 linkmesg = 1;
b02fd9e3
MC
1491
1492 tp->link_config.active_speed = phydev->speed;
1493 tp->link_config.active_duplex = phydev->duplex;
1494
24bb4fb6 1495 spin_unlock_bh(&tp->lock);
b02fd9e3
MC
1496
1497 if (linkmesg)
1498 tg3_link_report(tp);
1499}
1500
1501static int tg3_phy_init(struct tg3 *tp)
1502{
1503 struct phy_device *phydev;
1504
f07e9af3 1505 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
b02fd9e3
MC
1506 return 0;
1507
1508 /* Bring the PHY back to a known state. */
1509 tg3_bmcr_reset(tp);
1510
3f0e3ad7 1511 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
1512
1513 /* Attach the MAC to the PHY. */
fb28ad35 1514 phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
a9daf367 1515 phydev->dev_flags, phydev->interface);
b02fd9e3 1516 if (IS_ERR(phydev)) {
ab96b241 1517 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
b02fd9e3
MC
1518 return PTR_ERR(phydev);
1519 }
1520
b02fd9e3 1521 /* Mask with MAC supported features. */
9c61d6bc
MC
1522 switch (phydev->interface) {
1523 case PHY_INTERFACE_MODE_GMII:
1524 case PHY_INTERFACE_MODE_RGMII:
f07e9af3 1525 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
321d32a0
MC
1526 phydev->supported &= (PHY_GBIT_FEATURES |
1527 SUPPORTED_Pause |
1528 SUPPORTED_Asym_Pause);
1529 break;
1530 }
1531 /* fallthru */
9c61d6bc
MC
1532 case PHY_INTERFACE_MODE_MII:
1533 phydev->supported &= (PHY_BASIC_FEATURES |
1534 SUPPORTED_Pause |
1535 SUPPORTED_Asym_Pause);
1536 break;
1537 default:
3f0e3ad7 1538 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
9c61d6bc
MC
1539 return -EINVAL;
1540 }
1541
f07e9af3 1542 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1543
1544 phydev->advertising = phydev->supported;
1545
b02fd9e3
MC
1546 return 0;
1547}
1548
1549static void tg3_phy_start(struct tg3 *tp)
1550{
1551 struct phy_device *phydev;
1552
f07e9af3 1553 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1554 return;
1555
3f0e3ad7 1556 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1557
80096068
MC
1558 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
1559 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
1560 phydev->speed = tp->link_config.orig_speed;
1561 phydev->duplex = tp->link_config.orig_duplex;
1562 phydev->autoneg = tp->link_config.orig_autoneg;
1563 phydev->advertising = tp->link_config.orig_advertising;
1564 }
1565
1566 phy_start(phydev);
1567
1568 phy_start_aneg(phydev);
1569}
1570
1571static void tg3_phy_stop(struct tg3 *tp)
1572{
f07e9af3 1573 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1574 return;
1575
3f0e3ad7 1576 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
1577}
1578
1579static void tg3_phy_fini(struct tg3 *tp)
1580{
f07e9af3 1581 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7 1582 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
f07e9af3 1583 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1584 }
1585}
1586
52b02d04
MC
1587static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
1588{
1589 int err;
1590
1591 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1592 if (!err)
1593 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
1594
1595 return err;
1596}
1597
6ee7c0a0 1598static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
b2a5c19c 1599{
6ee7c0a0
MC
1600 int err;
1601
1602 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1603 if (!err)
1604 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1605
1606 return err;
b2a5c19c
MC
1607}
1608
7f97a4bd
MC
1609static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
1610{
1611 u32 phytest;
1612
1613 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
1614 u32 phy;
1615
1616 tg3_writephy(tp, MII_TG3_FET_TEST,
1617 phytest | MII_TG3_FET_SHADOW_EN);
1618 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
1619 if (enable)
1620 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
1621 else
1622 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
1623 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
1624 }
1625 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
1626 }
1627}
1628
6833c043
MC
1629static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
1630{
1631 u32 reg;
1632
ecf1410b 1633 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
a50d0796
MC
1634 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
1635 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) &&
f07e9af3 1636 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
6833c043
MC
1637 return;
1638
f07e9af3 1639 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd
MC
1640 tg3_phy_fet_toggle_apd(tp, enable);
1641 return;
1642 }
1643
6833c043
MC
1644 reg = MII_TG3_MISC_SHDW_WREN |
1645 MII_TG3_MISC_SHDW_SCR5_SEL |
1646 MII_TG3_MISC_SHDW_SCR5_LPED |
1647 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
1648 MII_TG3_MISC_SHDW_SCR5_SDTL |
1649 MII_TG3_MISC_SHDW_SCR5_C125OE;
1650 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
1651 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
1652
1653 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1654
1655
1656 reg = MII_TG3_MISC_SHDW_WREN |
1657 MII_TG3_MISC_SHDW_APD_SEL |
1658 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
1659 if (enable)
1660 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
1661
1662 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1663}
1664
9ef8ca99
MC
1665static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
1666{
1667 u32 phy;
1668
1669 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
f07e9af3 1670 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
9ef8ca99
MC
1671 return;
1672
f07e9af3 1673 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
9ef8ca99
MC
1674 u32 ephy;
1675
535ef6e1
MC
1676 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
1677 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
1678
1679 tg3_writephy(tp, MII_TG3_FET_TEST,
1680 ephy | MII_TG3_FET_SHADOW_EN);
1681 if (!tg3_readphy(tp, reg, &phy)) {
9ef8ca99 1682 if (enable)
535ef6e1 1683 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
9ef8ca99 1684 else
535ef6e1
MC
1685 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
1686 tg3_writephy(tp, reg, phy);
9ef8ca99 1687 }
535ef6e1 1688 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
9ef8ca99
MC
1689 }
1690 } else {
1691 phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
1692 MII_TG3_AUXCTL_SHDWSEL_MISC;
1693 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
1694 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
1695 if (enable)
1696 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
1697 else
1698 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
1699 phy |= MII_TG3_AUXCTL_MISC_WREN;
1700 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1701 }
1702 }
1703}
1704
1da177e4
LT
1705static void tg3_phy_set_wirespeed(struct tg3 *tp)
1706{
1707 u32 val;
1708
f07e9af3 1709 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
1da177e4
LT
1710 return;
1711
1712 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
1713 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
1714 tg3_writephy(tp, MII_TG3_AUX_CTRL,
1715 (val | (1 << 15) | (1 << 4)));
1716}
1717
b2a5c19c
MC
1718static void tg3_phy_apply_otp(struct tg3 *tp)
1719{
1720 u32 otp, phy;
1721
1722 if (!tp->phy_otp)
1723 return;
1724
1725 otp = tp->phy_otp;
1726
1727 /* Enable SM_DSP clock and tx 6dB coding. */
1728 phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
1729 MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
1730 MII_TG3_AUXCTL_ACTL_TX_6DB;
1731 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1732
1733 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
1734 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
1735 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
1736
1737 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
1738 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
1739 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
1740
1741 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
1742 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
1743 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
1744
1745 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
1746 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
1747
1748 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
1749 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
1750
1751 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
1752 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
1753 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
1754
1755 /* Turn off SM_DSP clock. */
1756 phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
1757 MII_TG3_AUXCTL_ACTL_TX_6DB;
1758 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1759}
1760
52b02d04
MC
1761static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
1762{
1763 u32 val;
1764
1765 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
1766 return;
1767
1768 tp->setlpicnt = 0;
1769
1770 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
1771 current_link_up == 1 &&
1772 (tp->link_config.active_speed == SPEED_1000 ||
1773 (tp->link_config.active_speed == SPEED_100 &&
1774 tp->link_config.active_duplex == DUPLEX_FULL))) {
1775 u32 eeectl;
1776
1777 if (tp->link_config.active_speed == SPEED_1000)
1778 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
1779 else
1780 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
1781
1782 tw32(TG3_CPMU_EEE_CTRL, eeectl);
1783
1784 tg3_phy_cl45_read(tp, 0x7, TG3_CL45_D7_EEERES_STAT, &val);
1785
1786 if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
1787 val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
1788 tp->setlpicnt = 2;
1789 }
1790
1791 if (!tp->setlpicnt) {
1792 val = tr32(TG3_CPMU_EEE_MODE);
1793 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
1794 }
1795}
1796
1da177e4
LT
1797static int tg3_wait_macro_done(struct tg3 *tp)
1798{
1799 int limit = 100;
1800
1801 while (limit--) {
1802 u32 tmp32;
1803
f08aa1a8 1804 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
1da177e4
LT
1805 if ((tmp32 & 0x1000) == 0)
1806 break;
1807 }
1808 }
d4675b52 1809 if (limit < 0)
1da177e4
LT
1810 return -EBUSY;
1811
1812 return 0;
1813}
1814
1815static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
1816{
1817 static const u32 test_pat[4][6] = {
1818 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
1819 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
1820 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
1821 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
1822 };
1823 int chan;
1824
1825 for (chan = 0; chan < 4; chan++) {
1826 int i;
1827
1828 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1829 (chan * 0x2000) | 0x0200);
f08aa1a8 1830 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
1831
1832 for (i = 0; i < 6; i++)
1833 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
1834 test_pat[chan][i]);
1835
f08aa1a8 1836 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
1837 if (tg3_wait_macro_done(tp)) {
1838 *resetp = 1;
1839 return -EBUSY;
1840 }
1841
1842 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1843 (chan * 0x2000) | 0x0200);
f08aa1a8 1844 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
1da177e4
LT
1845 if (tg3_wait_macro_done(tp)) {
1846 *resetp = 1;
1847 return -EBUSY;
1848 }
1849
f08aa1a8 1850 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
1da177e4
LT
1851 if (tg3_wait_macro_done(tp)) {
1852 *resetp = 1;
1853 return -EBUSY;
1854 }
1855
1856 for (i = 0; i < 6; i += 2) {
1857 u32 low, high;
1858
1859 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
1860 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
1861 tg3_wait_macro_done(tp)) {
1862 *resetp = 1;
1863 return -EBUSY;
1864 }
1865 low &= 0x7fff;
1866 high &= 0x000f;
1867 if (low != test_pat[chan][i] ||
1868 high != test_pat[chan][i+1]) {
1869 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
1870 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
1871 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
1872
1873 return -EBUSY;
1874 }
1875 }
1876 }
1877
1878 return 0;
1879}
1880
1881static int tg3_phy_reset_chanpat(struct tg3 *tp)
1882{
1883 int chan;
1884
1885 for (chan = 0; chan < 4; chan++) {
1886 int i;
1887
1888 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1889 (chan * 0x2000) | 0x0200);
f08aa1a8 1890 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
1891 for (i = 0; i < 6; i++)
1892 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
f08aa1a8 1893 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
1894 if (tg3_wait_macro_done(tp))
1895 return -EBUSY;
1896 }
1897
1898 return 0;
1899}
1900
1901static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
1902{
1903 u32 reg32, phy9_orig;
1904 int retries, do_phy_reset, err;
1905
1906 retries = 10;
1907 do_phy_reset = 1;
1908 do {
1909 if (do_phy_reset) {
1910 err = tg3_bmcr_reset(tp);
1911 if (err)
1912 return err;
1913 do_phy_reset = 0;
1914 }
1915
1916 /* Disable transmitter and interrupt. */
1917 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
1918 continue;
1919
1920 reg32 |= 0x3000;
1921 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
1922
1923 /* Set full-duplex, 1000 mbps. */
1924 tg3_writephy(tp, MII_BMCR,
1925 BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
1926
1927 /* Set to master mode. */
1928 if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
1929 continue;
1930
1931 tg3_writephy(tp, MII_TG3_CTRL,
1932 (MII_TG3_CTRL_AS_MASTER |
1933 MII_TG3_CTRL_ENABLE_AS_MASTER));
1934
1935 /* Enable SM_DSP_CLOCK and 6dB. */
1936 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
1937
1938 /* Block the PHY control access. */
6ee7c0a0 1939 tg3_phydsp_write(tp, 0x8005, 0x0800);
1da177e4
LT
1940
1941 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
1942 if (!err)
1943 break;
1944 } while (--retries);
1945
1946 err = tg3_phy_reset_chanpat(tp);
1947 if (err)
1948 return err;
1949
6ee7c0a0 1950 tg3_phydsp_write(tp, 0x8005, 0x0000);
1da177e4
LT
1951
1952 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
f08aa1a8 1953 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
1da177e4
LT
1954
1955 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
1956 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
1957 /* Set Extended packet length bit for jumbo frames */
1958 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
859a5887 1959 } else {
1da177e4
LT
1960 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
1961 }
1962
1963 tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
1964
1965 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
1966 reg32 &= ~0x3000;
1967 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
1968 } else if (!err)
1969 err = -EBUSY;
1970
1971 return err;
1972}
1973
1974/* This will reset the tigon3 PHY if there is no valid
1975 * link unless the FORCE argument is non-zero.
1976 */
1977static int tg3_phy_reset(struct tg3 *tp)
1978{
f833c4c1 1979 u32 val, cpmuctrl;
1da177e4
LT
1980 int err;
1981
60189ddf 1982 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
1983 val = tr32(GRC_MISC_CFG);
1984 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
1985 udelay(40);
1986 }
f833c4c1
MC
1987 err = tg3_readphy(tp, MII_BMSR, &val);
1988 err |= tg3_readphy(tp, MII_BMSR, &val);
1da177e4
LT
1989 if (err != 0)
1990 return -EBUSY;
1991
c8e1e82b
MC
1992 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
1993 netif_carrier_off(tp->dev);
1994 tg3_link_report(tp);
1995 }
1996
1da177e4
LT
1997 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
1998 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
1999 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
2000 err = tg3_phy_reset_5703_4_5(tp);
2001 if (err)
2002 return err;
2003 goto out;
2004 }
2005
b2a5c19c
MC
2006 cpmuctrl = 0;
2007 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
2008 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
2009 cpmuctrl = tr32(TG3_CPMU_CTRL);
2010 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2011 tw32(TG3_CPMU_CTRL,
2012 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2013 }
2014
1da177e4
LT
2015 err = tg3_bmcr_reset(tp);
2016 if (err)
2017 return err;
2018
b2a5c19c 2019 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
f833c4c1
MC
2020 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2021 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
b2a5c19c
MC
2022
2023 tw32(TG3_CPMU_CTRL, cpmuctrl);
2024 }
2025
bcb37f6c
MC
2026 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2027 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2028 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2029 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2030 CPMU_LSPD_1000MB_MACCLK_12_5) {
2031 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2032 udelay(40);
2033 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2034 }
2035 }
2036
a50d0796
MC
2037 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2038 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) &&
f07e9af3 2039 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
ecf1410b
MC
2040 return 0;
2041
b2a5c19c
MC
2042 tg3_phy_apply_otp(tp);
2043
f07e9af3 2044 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
2045 tg3_phy_toggle_apd(tp, true);
2046 else
2047 tg3_phy_toggle_apd(tp, false);
2048
1da177e4 2049out:
f07e9af3 2050 if (tp->phy_flags & TG3_PHYFLG_ADC_BUG) {
1da177e4 2051 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
6ee7c0a0
MC
2052 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2053 tg3_phydsp_write(tp, 0x000a, 0x0323);
1da177e4
LT
2054 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
2055 }
f07e9af3 2056 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
f08aa1a8
MC
2057 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2058 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
1da177e4 2059 }
f07e9af3 2060 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
1da177e4 2061 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
6ee7c0a0
MC
2062 tg3_phydsp_write(tp, 0x000a, 0x310b);
2063 tg3_phydsp_write(tp, 0x201f, 0x9506);
2064 tg3_phydsp_write(tp, 0x401f, 0x14e2);
1da177e4 2065 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
f07e9af3 2066 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
c424cb24
MC
2067 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
2068 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
f07e9af3 2069 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
c1d2a196
MC
2070 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2071 tg3_writephy(tp, MII_TG3_TEST1,
2072 MII_TG3_TEST1_TRIM_EN | 0x4);
2073 } else
2074 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
c424cb24
MC
2075 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
2076 }
1da177e4
LT
2077 /* Set Extended packet length bit (bit 14) on all chips that */
2078 /* support jumbo frames */
79eb6904 2079 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
2080 /* Cannot do read-modify-write on 5401 */
2081 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
8f666b07 2082 } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
1da177e4
LT
2083 /* Set bit 14 with read-modify-write to preserve other bits */
2084 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
f833c4c1
MC
2085 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
2086 tg3_writephy(tp, MII_TG3_AUX_CTRL, val | 0x4000);
1da177e4
LT
2087 }
2088
2089 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2090 * jumbo frames transmission.
2091 */
8f666b07 2092 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
f833c4c1 2093 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
c6cdf436 2094 tg3_writephy(tp, MII_TG3_EXT_CTRL,
f833c4c1 2095 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
1da177e4
LT
2096 }
2097
715116a1 2098 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
715116a1 2099 /* adjust output voltage */
535ef6e1 2100 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
715116a1
MC
2101 }
2102
9ef8ca99 2103 tg3_phy_toggle_automdix(tp, 1);
1da177e4
LT
2104 tg3_phy_set_wirespeed(tp);
2105 return 0;
2106}
2107
2108static void tg3_frob_aux_power(struct tg3 *tp)
2109{
2110 struct tg3 *tp_peer = tp;
2111
334355aa
MC
2112 /* The GPIOs do something completely different on 57765. */
2113 if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0 ||
a50d0796 2114 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
334355aa 2115 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
1da177e4
LT
2116 return;
2117
f6eb9b1f
MC
2118 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2119 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
2120 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
8c2dc7e1
MC
2121 struct net_device *dev_peer;
2122
2123 dev_peer = pci_get_drvdata(tp->pdev_peer);
bc1c7567 2124 /* remove_one() may have been run on the peer. */
8c2dc7e1 2125 if (!dev_peer)
bc1c7567
MC
2126 tp_peer = tp;
2127 else
2128 tp_peer = netdev_priv(dev_peer);
1da177e4
LT
2129 }
2130
1da177e4 2131 if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
6921d201
MC
2132 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
2133 (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
2134 (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
1da177e4
LT
2135 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2136 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
b401e9e2
MC
2137 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2138 (GRC_LCLCTRL_GPIO_OE0 |
2139 GRC_LCLCTRL_GPIO_OE1 |
2140 GRC_LCLCTRL_GPIO_OE2 |
2141 GRC_LCLCTRL_GPIO_OUTPUT0 |
2142 GRC_LCLCTRL_GPIO_OUTPUT1),
2143 100);
8d519ab2
MC
2144 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2145 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
2146 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2147 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2148 GRC_LCLCTRL_GPIO_OE1 |
2149 GRC_LCLCTRL_GPIO_OE2 |
2150 GRC_LCLCTRL_GPIO_OUTPUT0 |
2151 GRC_LCLCTRL_GPIO_OUTPUT1 |
2152 tp->grc_local_ctrl;
2153 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
2154
2155 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2156 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
2157
2158 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2159 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
1da177e4
LT
2160 } else {
2161 u32 no_gpio2;
dc56b7d4 2162 u32 grc_local_ctrl = 0;
1da177e4
LT
2163
2164 if (tp_peer != tp &&
2165 (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
2166 return;
2167
dc56b7d4
MC
2168 /* Workaround to prevent overdrawing Amps. */
2169 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2170 ASIC_REV_5714) {
2171 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
b401e9e2
MC
2172 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2173 grc_local_ctrl, 100);
dc56b7d4
MC
2174 }
2175
1da177e4
LT
2176 /* On 5753 and variants, GPIO2 cannot be used. */
2177 no_gpio2 = tp->nic_sram_data_cfg &
2178 NIC_SRAM_DATA_CFG_NO_GPIO2;
2179
dc56b7d4 2180 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
1da177e4
LT
2181 GRC_LCLCTRL_GPIO_OE1 |
2182 GRC_LCLCTRL_GPIO_OE2 |
2183 GRC_LCLCTRL_GPIO_OUTPUT1 |
2184 GRC_LCLCTRL_GPIO_OUTPUT2;
2185 if (no_gpio2) {
2186 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2187 GRC_LCLCTRL_GPIO_OUTPUT2);
2188 }
b401e9e2
MC
2189 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2190 grc_local_ctrl, 100);
1da177e4
LT
2191
2192 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2193
b401e9e2
MC
2194 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2195 grc_local_ctrl, 100);
1da177e4
LT
2196
2197 if (!no_gpio2) {
2198 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
b401e9e2
MC
2199 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2200 grc_local_ctrl, 100);
1da177e4
LT
2201 }
2202 }
2203 } else {
2204 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
2205 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
2206 if (tp_peer != tp &&
2207 (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
2208 return;
2209
b401e9e2
MC
2210 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2211 (GRC_LCLCTRL_GPIO_OE1 |
2212 GRC_LCLCTRL_GPIO_OUTPUT1), 100);
1da177e4 2213
b401e9e2
MC
2214 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2215 GRC_LCLCTRL_GPIO_OE1, 100);
1da177e4 2216
b401e9e2
MC
2217 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2218 (GRC_LCLCTRL_GPIO_OE1 |
2219 GRC_LCLCTRL_GPIO_OUTPUT1), 100);
1da177e4
LT
2220 }
2221 }
2222}
2223
e8f3f6ca
MC
2224static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2225{
2226 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2227 return 1;
79eb6904 2228 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
e8f3f6ca
MC
2229 if (speed != SPEED_10)
2230 return 1;
2231 } else if (speed == SPEED_10)
2232 return 1;
2233
2234 return 0;
2235}
2236
1da177e4
LT
2237static int tg3_setup_phy(struct tg3 *, int);
2238
2239#define RESET_KIND_SHUTDOWN 0
2240#define RESET_KIND_INIT 1
2241#define RESET_KIND_SUSPEND 2
2242
2243static void tg3_write_sig_post_reset(struct tg3 *, int);
2244static int tg3_halt_cpu(struct tg3 *, u32);
2245
0a459aac 2246static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
15c3b696 2247{
ce057f01
MC
2248 u32 val;
2249
f07e9af3 2250 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
5129724a
MC
2251 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2252 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2253 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2254
2255 sg_dig_ctrl |=
2256 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2257 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2258 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2259 }
3f7045c1 2260 return;
5129724a 2261 }
3f7045c1 2262
60189ddf 2263 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2264 tg3_bmcr_reset(tp);
2265 val = tr32(GRC_MISC_CFG);
2266 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2267 udelay(40);
2268 return;
f07e9af3 2269 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
0e5f784c
MC
2270 u32 phytest;
2271 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2272 u32 phy;
2273
2274 tg3_writephy(tp, MII_ADVERTISE, 0);
2275 tg3_writephy(tp, MII_BMCR,
2276 BMCR_ANENABLE | BMCR_ANRESTART);
2277
2278 tg3_writephy(tp, MII_TG3_FET_TEST,
2279 phytest | MII_TG3_FET_SHADOW_EN);
2280 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2281 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2282 tg3_writephy(tp,
2283 MII_TG3_FET_SHDW_AUXMODE4,
2284 phy);
2285 }
2286 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2287 }
2288 return;
0a459aac 2289 } else if (do_low_power) {
715116a1
MC
2290 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2291 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
0a459aac
MC
2292
2293 tg3_writephy(tp, MII_TG3_AUX_CTRL,
2294 MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
2295 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2296 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2297 MII_TG3_AUXCTL_PCTL_VREG_11V);
715116a1 2298 }
3f7045c1 2299
15c3b696
MC
2300 /* The PHY should not be powered down on some chips because
2301 * of bugs.
2302 */
2303 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2304 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2305 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
f07e9af3 2306 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
15c3b696 2307 return;
ce057f01 2308
bcb37f6c
MC
2309 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2310 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2311 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2312 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2313 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2314 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2315 }
2316
15c3b696
MC
2317 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2318}
2319
ffbcfed4
MC
2320/* tp->lock is held. */
2321static int tg3_nvram_lock(struct tg3 *tp)
2322{
2323 if (tp->tg3_flags & TG3_FLAG_NVRAM) {
2324 int i;
2325
2326 if (tp->nvram_lock_cnt == 0) {
2327 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
2328 for (i = 0; i < 8000; i++) {
2329 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
2330 break;
2331 udelay(20);
2332 }
2333 if (i == 8000) {
2334 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
2335 return -ENODEV;
2336 }
2337 }
2338 tp->nvram_lock_cnt++;
2339 }
2340 return 0;
2341}
2342
2343/* tp->lock is held. */
2344static void tg3_nvram_unlock(struct tg3 *tp)
2345{
2346 if (tp->tg3_flags & TG3_FLAG_NVRAM) {
2347 if (tp->nvram_lock_cnt > 0)
2348 tp->nvram_lock_cnt--;
2349 if (tp->nvram_lock_cnt == 0)
2350 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
2351 }
2352}
2353
2354/* tp->lock is held. */
2355static void tg3_enable_nvram_access(struct tg3 *tp)
2356{
2357 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
f66a29b0 2358 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
ffbcfed4
MC
2359 u32 nvaccess = tr32(NVRAM_ACCESS);
2360
2361 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
2362 }
2363}
2364
2365/* tp->lock is held. */
2366static void tg3_disable_nvram_access(struct tg3 *tp)
2367{
2368 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
f66a29b0 2369 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
ffbcfed4
MC
2370 u32 nvaccess = tr32(NVRAM_ACCESS);
2371
2372 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
2373 }
2374}
2375
2376static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
2377 u32 offset, u32 *val)
2378{
2379 u32 tmp;
2380 int i;
2381
2382 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
2383 return -EINVAL;
2384
2385 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
2386 EEPROM_ADDR_DEVID_MASK |
2387 EEPROM_ADDR_READ);
2388 tw32(GRC_EEPROM_ADDR,
2389 tmp |
2390 (0 << EEPROM_ADDR_DEVID_SHIFT) |
2391 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
2392 EEPROM_ADDR_ADDR_MASK) |
2393 EEPROM_ADDR_READ | EEPROM_ADDR_START);
2394
2395 for (i = 0; i < 1000; i++) {
2396 tmp = tr32(GRC_EEPROM_ADDR);
2397
2398 if (tmp & EEPROM_ADDR_COMPLETE)
2399 break;
2400 msleep(1);
2401 }
2402 if (!(tmp & EEPROM_ADDR_COMPLETE))
2403 return -EBUSY;
2404
62cedd11
MC
2405 tmp = tr32(GRC_EEPROM_DATA);
2406
2407 /*
2408 * The data will always be opposite the native endian
2409 * format. Perform a blind byteswap to compensate.
2410 */
2411 *val = swab32(tmp);
2412
ffbcfed4
MC
2413 return 0;
2414}
2415
2416#define NVRAM_CMD_TIMEOUT 10000
2417
2418static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
2419{
2420 int i;
2421
2422 tw32(NVRAM_CMD, nvram_cmd);
2423 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
2424 udelay(10);
2425 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
2426 udelay(10);
2427 break;
2428 }
2429 }
2430
2431 if (i == NVRAM_CMD_TIMEOUT)
2432 return -EBUSY;
2433
2434 return 0;
2435}
2436
2437static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
2438{
2439 if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
2440 (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
2441 (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
2442 !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
2443 (tp->nvram_jedecnum == JEDEC_ATMEL))
2444
2445 addr = ((addr / tp->nvram_pagesize) <<
2446 ATMEL_AT45DB0X1B_PAGE_POS) +
2447 (addr % tp->nvram_pagesize);
2448
2449 return addr;
2450}
2451
2452static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
2453{
2454 if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
2455 (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
2456 (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
2457 !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
2458 (tp->nvram_jedecnum == JEDEC_ATMEL))
2459
2460 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
2461 tp->nvram_pagesize) +
2462 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
2463
2464 return addr;
2465}
2466
e4f34110
MC
2467/* NOTE: Data read in from NVRAM is byteswapped according to
2468 * the byteswapping settings for all other register accesses.
2469 * tg3 devices are BE devices, so on a BE machine, the data
2470 * returned will be exactly as it is seen in NVRAM. On a LE
2471 * machine, the 32-bit value will be byteswapped.
2472 */
ffbcfed4
MC
2473static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
2474{
2475 int ret;
2476
2477 if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
2478 return tg3_nvram_read_using_eeprom(tp, offset, val);
2479
2480 offset = tg3_nvram_phys_addr(tp, offset);
2481
2482 if (offset > NVRAM_ADDR_MSK)
2483 return -EINVAL;
2484
2485 ret = tg3_nvram_lock(tp);
2486 if (ret)
2487 return ret;
2488
2489 tg3_enable_nvram_access(tp);
2490
2491 tw32(NVRAM_ADDR, offset);
2492 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
2493 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
2494
2495 if (ret == 0)
e4f34110 2496 *val = tr32(NVRAM_RDDATA);
ffbcfed4
MC
2497
2498 tg3_disable_nvram_access(tp);
2499
2500 tg3_nvram_unlock(tp);
2501
2502 return ret;
2503}
2504
a9dc529d
MC
2505/* Ensures NVRAM data is in bytestream format. */
2506static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
ffbcfed4
MC
2507{
2508 u32 v;
a9dc529d 2509 int res = tg3_nvram_read(tp, offset, &v);
ffbcfed4 2510 if (!res)
a9dc529d 2511 *val = cpu_to_be32(v);
ffbcfed4
MC
2512 return res;
2513}
2514
3f007891
MC
2515/* tp->lock is held. */
2516static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
2517{
2518 u32 addr_high, addr_low;
2519 int i;
2520
2521 addr_high = ((tp->dev->dev_addr[0] << 8) |
2522 tp->dev->dev_addr[1]);
2523 addr_low = ((tp->dev->dev_addr[2] << 24) |
2524 (tp->dev->dev_addr[3] << 16) |
2525 (tp->dev->dev_addr[4] << 8) |
2526 (tp->dev->dev_addr[5] << 0));
2527 for (i = 0; i < 4; i++) {
2528 if (i == 1 && skip_mac_1)
2529 continue;
2530 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
2531 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
2532 }
2533
2534 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2535 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2536 for (i = 0; i < 12; i++) {
2537 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
2538 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
2539 }
2540 }
2541
2542 addr_high = (tp->dev->dev_addr[0] +
2543 tp->dev->dev_addr[1] +
2544 tp->dev->dev_addr[2] +
2545 tp->dev->dev_addr[3] +
2546 tp->dev->dev_addr[4] +
2547 tp->dev->dev_addr[5]) &
2548 TX_BACKOFF_SEED_MASK;
2549 tw32(MAC_TX_BACKOFF_SEED, addr_high);
2550}
2551
bc1c7567 2552static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
1da177e4
LT
2553{
2554 u32 misc_host_ctrl;
0a459aac 2555 bool device_should_wake, do_low_power;
1da177e4
LT
2556
2557 /* Make sure register accesses (indirect or otherwise)
2558 * will function correctly.
2559 */
2560 pci_write_config_dword(tp->pdev,
2561 TG3PCI_MISC_HOST_CTRL,
2562 tp->misc_host_ctrl);
2563
1da177e4 2564 switch (state) {
bc1c7567 2565 case PCI_D0:
12dac075
RW
2566 pci_enable_wake(tp->pdev, state, false);
2567 pci_set_power_state(tp->pdev, PCI_D0);
8c6bda1a 2568
9d26e213
MC
2569 /* Switch out of Vaux if it is a NIC */
2570 if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
b401e9e2 2571 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
1da177e4
LT
2572
2573 return 0;
2574
bc1c7567 2575 case PCI_D1:
bc1c7567 2576 case PCI_D2:
bc1c7567 2577 case PCI_D3hot:
1da177e4
LT
2578 break;
2579
2580 default:
05dbe005
JP
2581 netdev_err(tp->dev, "Invalid power state (D%d) requested\n",
2582 state);
1da177e4 2583 return -EINVAL;
855e1111 2584 }
5e7dfd0f
MC
2585
2586 /* Restore the CLKREQ setting. */
2587 if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
2588 u16 lnkctl;
2589
2590 pci_read_config_word(tp->pdev,
2591 tp->pcie_cap + PCI_EXP_LNKCTL,
2592 &lnkctl);
2593 lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
2594 pci_write_config_word(tp->pdev,
2595 tp->pcie_cap + PCI_EXP_LNKCTL,
2596 lnkctl);
2597 }
2598
1da177e4
LT
2599 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
2600 tw32(TG3PCI_MISC_HOST_CTRL,
2601 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
2602
05ac4cb7
MC
2603 device_should_wake = pci_pme_capable(tp->pdev, state) &&
2604 device_may_wakeup(&tp->pdev->dev) &&
2605 (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
2606
dd477003 2607 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
0a459aac 2608 do_low_power = false;
f07e9af3 2609 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
80096068 2610 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
b02fd9e3 2611 struct phy_device *phydev;
0a459aac 2612 u32 phyid, advertising;
b02fd9e3 2613
3f0e3ad7 2614 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 2615
80096068 2616 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
2617
2618 tp->link_config.orig_speed = phydev->speed;
2619 tp->link_config.orig_duplex = phydev->duplex;
2620 tp->link_config.orig_autoneg = phydev->autoneg;
2621 tp->link_config.orig_advertising = phydev->advertising;
2622
2623 advertising = ADVERTISED_TP |
2624 ADVERTISED_Pause |
2625 ADVERTISED_Autoneg |
2626 ADVERTISED_10baseT_Half;
2627
2628 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
05ac4cb7 2629 device_should_wake) {
b02fd9e3
MC
2630 if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
2631 advertising |=
2632 ADVERTISED_100baseT_Half |
2633 ADVERTISED_100baseT_Full |
2634 ADVERTISED_10baseT_Full;
2635 else
2636 advertising |= ADVERTISED_10baseT_Full;
2637 }
2638
2639 phydev->advertising = advertising;
2640
2641 phy_start_aneg(phydev);
0a459aac
MC
2642
2643 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
6a443a0f
MC
2644 if (phyid != PHY_ID_BCMAC131) {
2645 phyid &= PHY_BCM_OUI_MASK;
2646 if (phyid == PHY_BCM_OUI_1 ||
2647 phyid == PHY_BCM_OUI_2 ||
2648 phyid == PHY_BCM_OUI_3)
0a459aac
MC
2649 do_low_power = true;
2650 }
b02fd9e3 2651 }
dd477003 2652 } else {
2023276e 2653 do_low_power = true;
0a459aac 2654
80096068
MC
2655 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
2656 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
2657 tp->link_config.orig_speed = tp->link_config.speed;
2658 tp->link_config.orig_duplex = tp->link_config.duplex;
2659 tp->link_config.orig_autoneg = tp->link_config.autoneg;
2660 }
1da177e4 2661
f07e9af3 2662 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
dd477003
MC
2663 tp->link_config.speed = SPEED_10;
2664 tp->link_config.duplex = DUPLEX_HALF;
2665 tp->link_config.autoneg = AUTONEG_ENABLE;
2666 tg3_setup_phy(tp, 0);
2667 }
1da177e4
LT
2668 }
2669
b5d3772c
MC
2670 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
2671 u32 val;
2672
2673 val = tr32(GRC_VCPU_EXT_CTRL);
2674 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
2675 } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
6921d201
MC
2676 int i;
2677 u32 val;
2678
2679 for (i = 0; i < 200; i++) {
2680 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
2681 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
2682 break;
2683 msleep(1);
2684 }
2685 }
a85feb8c
GZ
2686 if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
2687 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
2688 WOL_DRV_STATE_SHUTDOWN |
2689 WOL_DRV_WOL |
2690 WOL_SET_MAGIC_PKT);
6921d201 2691
05ac4cb7 2692 if (device_should_wake) {
1da177e4
LT
2693 u32 mac_mode;
2694
f07e9af3 2695 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
0a459aac 2696 if (do_low_power) {
dd477003
MC
2697 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
2698 udelay(40);
2699 }
1da177e4 2700
f07e9af3 2701 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
3f7045c1
MC
2702 mac_mode = MAC_MODE_PORT_MODE_GMII;
2703 else
2704 mac_mode = MAC_MODE_PORT_MODE_MII;
1da177e4 2705
e8f3f6ca
MC
2706 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
2707 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2708 ASIC_REV_5700) {
2709 u32 speed = (tp->tg3_flags &
2710 TG3_FLAG_WOL_SPEED_100MB) ?
2711 SPEED_100 : SPEED_10;
2712 if (tg3_5700_link_polarity(tp, speed))
2713 mac_mode |= MAC_MODE_LINK_POLARITY;
2714 else
2715 mac_mode &= ~MAC_MODE_LINK_POLARITY;
2716 }
1da177e4
LT
2717 } else {
2718 mac_mode = MAC_MODE_PORT_MODE_TBI;
2719 }
2720
cbf46853 2721 if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
1da177e4
LT
2722 tw32(MAC_LED_CTRL, tp->led_ctrl);
2723
05ac4cb7
MC
2724 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
2725 if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
2726 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
2727 ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
2728 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
2729 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
1da177e4 2730
d2394e6b
MC
2731 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
2732 mac_mode |= MAC_MODE_APE_TX_EN |
2733 MAC_MODE_APE_RX_EN |
2734 MAC_MODE_TDE_ENABLE;
3bda1258 2735
1da177e4
LT
2736 tw32_f(MAC_MODE, mac_mode);
2737 udelay(100);
2738
2739 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
2740 udelay(10);
2741 }
2742
2743 if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
2744 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2745 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
2746 u32 base_val;
2747
2748 base_val = tp->pci_clock_ctrl;
2749 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
2750 CLOCK_CTRL_TXCLK_DISABLE);
2751
b401e9e2
MC
2752 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
2753 CLOCK_CTRL_PWRDOWN_PLL133, 40);
d7b0a857 2754 } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
795d01c5 2755 (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
d7b0a857 2756 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
4cf78e4f 2757 /* do nothing */
85e94ced 2758 } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
1da177e4
LT
2759 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
2760 u32 newbits1, newbits2;
2761
2762 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2763 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2764 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
2765 CLOCK_CTRL_TXCLK_DISABLE |
2766 CLOCK_CTRL_ALTCLK);
2767 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
2768 } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
2769 newbits1 = CLOCK_CTRL_625_CORE;
2770 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
2771 } else {
2772 newbits1 = CLOCK_CTRL_ALTCLK;
2773 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
2774 }
2775
b401e9e2
MC
2776 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
2777 40);
1da177e4 2778
b401e9e2
MC
2779 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
2780 40);
1da177e4
LT
2781
2782 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
2783 u32 newbits3;
2784
2785 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2786 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2787 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
2788 CLOCK_CTRL_TXCLK_DISABLE |
2789 CLOCK_CTRL_44MHZ_CORE);
2790 } else {
2791 newbits3 = CLOCK_CTRL_44MHZ_CORE;
2792 }
2793
b401e9e2
MC
2794 tw32_wait_f(TG3PCI_CLOCK_CTRL,
2795 tp->pci_clock_ctrl | newbits3, 40);
1da177e4
LT
2796 }
2797 }
2798
05ac4cb7 2799 if (!(device_should_wake) &&
22435849 2800 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
0a459aac 2801 tg3_power_down_phy(tp, do_low_power);
6921d201 2802
1da177e4
LT
2803 tg3_frob_aux_power(tp);
2804
2805 /* Workaround for unstable PLL clock */
2806 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
2807 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
2808 u32 val = tr32(0x7d00);
2809
2810 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
2811 tw32(0x7d00, val);
6921d201 2812 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
ec41c7df
MC
2813 int err;
2814
2815 err = tg3_nvram_lock(tp);
1da177e4 2816 tg3_halt_cpu(tp, RX_CPU_BASE);
ec41c7df
MC
2817 if (!err)
2818 tg3_nvram_unlock(tp);
6921d201 2819 }
1da177e4
LT
2820 }
2821
bbadf503
MC
2822 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
2823
05ac4cb7 2824 if (device_should_wake)
12dac075
RW
2825 pci_enable_wake(tp->pdev, state, true);
2826
1da177e4 2827 /* Finally, set the new power state. */
12dac075 2828 pci_set_power_state(tp->pdev, state);
1da177e4 2829
1da177e4
LT
2830 return 0;
2831}
2832
1da177e4
LT
2833static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
2834{
2835 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
2836 case MII_TG3_AUX_STAT_10HALF:
2837 *speed = SPEED_10;
2838 *duplex = DUPLEX_HALF;
2839 break;
2840
2841 case MII_TG3_AUX_STAT_10FULL:
2842 *speed = SPEED_10;
2843 *duplex = DUPLEX_FULL;
2844 break;
2845
2846 case MII_TG3_AUX_STAT_100HALF:
2847 *speed = SPEED_100;
2848 *duplex = DUPLEX_HALF;
2849 break;
2850
2851 case MII_TG3_AUX_STAT_100FULL:
2852 *speed = SPEED_100;
2853 *duplex = DUPLEX_FULL;
2854 break;
2855
2856 case MII_TG3_AUX_STAT_1000HALF:
2857 *speed = SPEED_1000;
2858 *duplex = DUPLEX_HALF;
2859 break;
2860
2861 case MII_TG3_AUX_STAT_1000FULL:
2862 *speed = SPEED_1000;
2863 *duplex = DUPLEX_FULL;
2864 break;
2865
2866 default:
f07e9af3 2867 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
715116a1
MC
2868 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
2869 SPEED_10;
2870 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
2871 DUPLEX_HALF;
2872 break;
2873 }
1da177e4
LT
2874 *speed = SPEED_INVALID;
2875 *duplex = DUPLEX_INVALID;
2876 break;
855e1111 2877 }
1da177e4
LT
2878}
2879
2880static void tg3_phy_copper_begin(struct tg3 *tp)
2881{
2882 u32 new_adv;
2883 int i;
2884
80096068 2885 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
1da177e4
LT
2886 /* Entering low power mode. Disable gigabit and
2887 * 100baseT advertisements.
2888 */
2889 tg3_writephy(tp, MII_TG3_CTRL, 0);
2890
2891 new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
2892 ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
2893 if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
2894 new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
2895
2896 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2897 } else if (tp->link_config.speed == SPEED_INVALID) {
f07e9af3 2898 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
1da177e4
LT
2899 tp->link_config.advertising &=
2900 ~(ADVERTISED_1000baseT_Half |
2901 ADVERTISED_1000baseT_Full);
2902
ba4d07a8 2903 new_adv = ADVERTISE_CSMA;
1da177e4
LT
2904 if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
2905 new_adv |= ADVERTISE_10HALF;
2906 if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
2907 new_adv |= ADVERTISE_10FULL;
2908 if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
2909 new_adv |= ADVERTISE_100HALF;
2910 if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
2911 new_adv |= ADVERTISE_100FULL;
ba4d07a8
MC
2912
2913 new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
2914
1da177e4
LT
2915 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2916
2917 if (tp->link_config.advertising &
2918 (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
2919 new_adv = 0;
2920 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
2921 new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
2922 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
2923 new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
f07e9af3 2924 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY) &&
1da177e4
LT
2925 (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
2926 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
2927 new_adv |= (MII_TG3_CTRL_AS_MASTER |
2928 MII_TG3_CTRL_ENABLE_AS_MASTER);
2929 tg3_writephy(tp, MII_TG3_CTRL, new_adv);
2930 } else {
2931 tg3_writephy(tp, MII_TG3_CTRL, 0);
2932 }
2933 } else {
ba4d07a8
MC
2934 new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
2935 new_adv |= ADVERTISE_CSMA;
2936
1da177e4
LT
2937 /* Asking for a specific link mode. */
2938 if (tp->link_config.speed == SPEED_1000) {
1da177e4
LT
2939 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2940
2941 if (tp->link_config.duplex == DUPLEX_FULL)
2942 new_adv = MII_TG3_CTRL_ADV_1000_FULL;
2943 else
2944 new_adv = MII_TG3_CTRL_ADV_1000_HALF;
2945 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
2946 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
2947 new_adv |= (MII_TG3_CTRL_AS_MASTER |
2948 MII_TG3_CTRL_ENABLE_AS_MASTER);
1da177e4 2949 } else {
1da177e4
LT
2950 if (tp->link_config.speed == SPEED_100) {
2951 if (tp->link_config.duplex == DUPLEX_FULL)
2952 new_adv |= ADVERTISE_100FULL;
2953 else
2954 new_adv |= ADVERTISE_100HALF;
2955 } else {
2956 if (tp->link_config.duplex == DUPLEX_FULL)
2957 new_adv |= ADVERTISE_10FULL;
2958 else
2959 new_adv |= ADVERTISE_10HALF;
2960 }
2961 tg3_writephy(tp, MII_ADVERTISE, new_adv);
ba4d07a8
MC
2962
2963 new_adv = 0;
1da177e4 2964 }
ba4d07a8
MC
2965
2966 tg3_writephy(tp, MII_TG3_CTRL, new_adv);
1da177e4
LT
2967 }
2968
52b02d04
MC
2969 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
2970 u32 val = 0;
2971
2972 tw32(TG3_CPMU_EEE_MODE,
2973 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
2974
2975 /* Enable SM_DSP clock and tx 6dB coding. */
2976 val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
2977 MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
2978 MII_TG3_AUXCTL_ACTL_TX_6DB;
2979 tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
2980
2981 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2982 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
2983 !tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
2984 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2,
2985 val | MII_TG3_DSP_CH34TP2_HIBW01);
2986
2987 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
2988 /* Advertise 100-BaseTX EEE ability */
2989 if (tp->link_config.advertising &
2990 (ADVERTISED_100baseT_Half |
2991 ADVERTISED_100baseT_Full))
2992 val |= TG3_CL45_D7_EEEADV_CAP_100TX;
2993 /* Advertise 1000-BaseT EEE ability */
2994 if (tp->link_config.advertising &
2995 (ADVERTISED_1000baseT_Half |
2996 ADVERTISED_1000baseT_Full))
2997 val |= TG3_CL45_D7_EEEADV_CAP_1000T;
2998 }
2999 tg3_phy_cl45_write(tp, 0x7, TG3_CL45_D7_EEEADV_CAP, val);
3000
3001 /* Turn off SM_DSP clock. */
3002 val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
3003 MII_TG3_AUXCTL_ACTL_TX_6DB;
3004 tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
3005 }
3006
1da177e4
LT
3007 if (tp->link_config.autoneg == AUTONEG_DISABLE &&
3008 tp->link_config.speed != SPEED_INVALID) {
3009 u32 bmcr, orig_bmcr;
3010
3011 tp->link_config.active_speed = tp->link_config.speed;
3012 tp->link_config.active_duplex = tp->link_config.duplex;
3013
3014 bmcr = 0;
3015 switch (tp->link_config.speed) {
3016 default:
3017 case SPEED_10:
3018 break;
3019
3020 case SPEED_100:
3021 bmcr |= BMCR_SPEED100;
3022 break;
3023
3024 case SPEED_1000:
3025 bmcr |= TG3_BMCR_SPEED1000;
3026 break;
855e1111 3027 }
1da177e4
LT
3028
3029 if (tp->link_config.duplex == DUPLEX_FULL)
3030 bmcr |= BMCR_FULLDPLX;
3031
3032 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
3033 (bmcr != orig_bmcr)) {
3034 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
3035 for (i = 0; i < 1500; i++) {
3036 u32 tmp;
3037
3038 udelay(10);
3039 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
3040 tg3_readphy(tp, MII_BMSR, &tmp))
3041 continue;
3042 if (!(tmp & BMSR_LSTATUS)) {
3043 udelay(40);
3044 break;
3045 }
3046 }
3047 tg3_writephy(tp, MII_BMCR, bmcr);
3048 udelay(40);
3049 }
3050 } else {
3051 tg3_writephy(tp, MII_BMCR,
3052 BMCR_ANENABLE | BMCR_ANRESTART);
3053 }
3054}
3055
3056static int tg3_init_5401phy_dsp(struct tg3 *tp)
3057{
3058 int err;
3059
3060 /* Turn off tap power management. */
3061 /* Set Extended packet length bit */
3062 err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
3063
6ee7c0a0
MC
3064 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
3065 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
3066 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
3067 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
3068 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
1da177e4
LT
3069
3070 udelay(40);
3071
3072 return err;
3073}
3074
3600d918 3075static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
1da177e4 3076{
3600d918
MC
3077 u32 adv_reg, all_mask = 0;
3078
3079 if (mask & ADVERTISED_10baseT_Half)
3080 all_mask |= ADVERTISE_10HALF;
3081 if (mask & ADVERTISED_10baseT_Full)
3082 all_mask |= ADVERTISE_10FULL;
3083 if (mask & ADVERTISED_100baseT_Half)
3084 all_mask |= ADVERTISE_100HALF;
3085 if (mask & ADVERTISED_100baseT_Full)
3086 all_mask |= ADVERTISE_100FULL;
1da177e4
LT
3087
3088 if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
3089 return 0;
3090
1da177e4
LT
3091 if ((adv_reg & all_mask) != all_mask)
3092 return 0;
f07e9af3 3093 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
1da177e4
LT
3094 u32 tg3_ctrl;
3095
3600d918
MC
3096 all_mask = 0;
3097 if (mask & ADVERTISED_1000baseT_Half)
3098 all_mask |= ADVERTISE_1000HALF;
3099 if (mask & ADVERTISED_1000baseT_Full)
3100 all_mask |= ADVERTISE_1000FULL;
3101
1da177e4
LT
3102 if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
3103 return 0;
3104
1da177e4
LT
3105 if ((tg3_ctrl & all_mask) != all_mask)
3106 return 0;
3107 }
3108 return 1;
3109}
3110
ef167e27
MC
3111static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
3112{
3113 u32 curadv, reqadv;
3114
3115 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
3116 return 1;
3117
3118 curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3119 reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
3120
3121 if (tp->link_config.active_duplex == DUPLEX_FULL) {
3122 if (curadv != reqadv)
3123 return 0;
3124
3125 if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
3126 tg3_readphy(tp, MII_LPA, rmtadv);
3127 } else {
3128 /* Reprogram the advertisement register, even if it
3129 * does not affect the current link. If the link
3130 * gets renegotiated in the future, we can save an
3131 * additional renegotiation cycle by advertising
3132 * it correctly in the first place.
3133 */
3134 if (curadv != reqadv) {
3135 *lcladv &= ~(ADVERTISE_PAUSE_CAP |
3136 ADVERTISE_PAUSE_ASYM);
3137 tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
3138 }
3139 }
3140
3141 return 1;
3142}
3143
1da177e4
LT
3144static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
3145{
3146 int current_link_up;
f833c4c1 3147 u32 bmsr, val;
ef167e27 3148 u32 lcl_adv, rmt_adv;
1da177e4
LT
3149 u16 current_speed;
3150 u8 current_duplex;
3151 int i, err;
3152
3153 tw32(MAC_EVENT, 0);
3154
3155 tw32_f(MAC_STATUS,
3156 (MAC_STATUS_SYNC_CHANGED |
3157 MAC_STATUS_CFG_CHANGED |
3158 MAC_STATUS_MI_COMPLETION |
3159 MAC_STATUS_LNKSTATE_CHANGED));
3160 udelay(40);
3161
8ef21428
MC
3162 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
3163 tw32_f(MAC_MI_MODE,
3164 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
3165 udelay(80);
3166 }
1da177e4
LT
3167
3168 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
3169
3170 /* Some third-party PHYs need to be reset on link going
3171 * down.
3172 */
3173 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3174 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3175 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
3176 netif_carrier_ok(tp->dev)) {
3177 tg3_readphy(tp, MII_BMSR, &bmsr);
3178 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3179 !(bmsr & BMSR_LSTATUS))
3180 force_reset = 1;
3181 }
3182 if (force_reset)
3183 tg3_phy_reset(tp);
3184
79eb6904 3185 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
3186 tg3_readphy(tp, MII_BMSR, &bmsr);
3187 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
3188 !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
3189 bmsr = 0;
3190
3191 if (!(bmsr & BMSR_LSTATUS)) {
3192 err = tg3_init_5401phy_dsp(tp);
3193 if (err)
3194 return err;
3195
3196 tg3_readphy(tp, MII_BMSR, &bmsr);
3197 for (i = 0; i < 1000; i++) {
3198 udelay(10);
3199 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3200 (bmsr & BMSR_LSTATUS)) {
3201 udelay(40);
3202 break;
3203 }
3204 }
3205
79eb6904
MC
3206 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
3207 TG3_PHY_REV_BCM5401_B0 &&
1da177e4
LT
3208 !(bmsr & BMSR_LSTATUS) &&
3209 tp->link_config.active_speed == SPEED_1000) {
3210 err = tg3_phy_reset(tp);
3211 if (!err)
3212 err = tg3_init_5401phy_dsp(tp);
3213 if (err)
3214 return err;
3215 }
3216 }
3217 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3218 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
3219 /* 5701 {A0,B0} CRC bug workaround */
3220 tg3_writephy(tp, 0x15, 0x0a75);
f08aa1a8
MC
3221 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
3222 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
3223 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
1da177e4
LT
3224 }
3225
3226 /* Clear pending interrupts... */
f833c4c1
MC
3227 tg3_readphy(tp, MII_TG3_ISTAT, &val);
3228 tg3_readphy(tp, MII_TG3_ISTAT, &val);
1da177e4 3229
f07e9af3 3230 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
1da177e4 3231 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
f07e9af3 3232 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
1da177e4
LT
3233 tg3_writephy(tp, MII_TG3_IMASK, ~0);
3234
3235 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3236 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3237 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
3238 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3239 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
3240 else
3241 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
3242 }
3243
3244 current_link_up = 0;
3245 current_speed = SPEED_INVALID;
3246 current_duplex = DUPLEX_INVALID;
3247
f07e9af3 3248 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
1da177e4
LT
3249 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
3250 tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
3251 if (!(val & (1 << 10))) {
3252 val |= (1 << 10);
3253 tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
3254 goto relink;
3255 }
3256 }
3257
3258 bmsr = 0;
3259 for (i = 0; i < 100; i++) {
3260 tg3_readphy(tp, MII_BMSR, &bmsr);
3261 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3262 (bmsr & BMSR_LSTATUS))
3263 break;
3264 udelay(40);
3265 }
3266
3267 if (bmsr & BMSR_LSTATUS) {
3268 u32 aux_stat, bmcr;
3269
3270 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
3271 for (i = 0; i < 2000; i++) {
3272 udelay(10);
3273 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
3274 aux_stat)
3275 break;
3276 }
3277
3278 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
3279 &current_speed,
3280 &current_duplex);
3281
3282 bmcr = 0;
3283 for (i = 0; i < 200; i++) {
3284 tg3_readphy(tp, MII_BMCR, &bmcr);
3285 if (tg3_readphy(tp, MII_BMCR, &bmcr))
3286 continue;
3287 if (bmcr && bmcr != 0x7fff)
3288 break;
3289 udelay(10);
3290 }
3291
ef167e27
MC
3292 lcl_adv = 0;
3293 rmt_adv = 0;
1da177e4 3294
ef167e27
MC
3295 tp->link_config.active_speed = current_speed;
3296 tp->link_config.active_duplex = current_duplex;
3297
3298 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
3299 if ((bmcr & BMCR_ANENABLE) &&
3300 tg3_copper_is_advertising_all(tp,
3301 tp->link_config.advertising)) {
3302 if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
3303 &rmt_adv))
3304 current_link_up = 1;
1da177e4
LT
3305 }
3306 } else {
3307 if (!(bmcr & BMCR_ANENABLE) &&
3308 tp->link_config.speed == current_speed &&
ef167e27
MC
3309 tp->link_config.duplex == current_duplex &&
3310 tp->link_config.flowctrl ==
3311 tp->link_config.active_flowctrl) {
1da177e4 3312 current_link_up = 1;
1da177e4
LT
3313 }
3314 }
3315
ef167e27
MC
3316 if (current_link_up == 1 &&
3317 tp->link_config.active_duplex == DUPLEX_FULL)
3318 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1da177e4
LT
3319 }
3320
1da177e4 3321relink:
80096068 3322 if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
1da177e4
LT
3323 tg3_phy_copper_begin(tp);
3324
f833c4c1
MC
3325 tg3_readphy(tp, MII_BMSR, &bmsr);
3326 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3327 (bmsr & BMSR_LSTATUS))
1da177e4
LT
3328 current_link_up = 1;
3329 }
3330
3331 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
3332 if (current_link_up == 1) {
3333 if (tp->link_config.active_speed == SPEED_100 ||
3334 tp->link_config.active_speed == SPEED_10)
3335 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3336 else
3337 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
f07e9af3 3338 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7f97a4bd
MC
3339 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3340 else
1da177e4
LT
3341 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
3342
3343 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
3344 if (tp->link_config.active_duplex == DUPLEX_HALF)
3345 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
3346
1da177e4 3347 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
e8f3f6ca
MC
3348 if (current_link_up == 1 &&
3349 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
1da177e4 3350 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
e8f3f6ca
MC
3351 else
3352 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
1da177e4
LT
3353 }
3354
3355 /* ??? Without this setting Netgear GA302T PHY does not
3356 * ??? send/receive packets...
3357 */
79eb6904 3358 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
1da177e4
LT
3359 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
3360 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
3361 tw32_f(MAC_MI_MODE, tp->mi_mode);
3362 udelay(80);
3363 }
3364
3365 tw32_f(MAC_MODE, tp->mac_mode);
3366 udelay(40);
3367
52b02d04
MC
3368 tg3_phy_eee_adjust(tp, current_link_up);
3369
1da177e4
LT
3370 if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
3371 /* Polled via timer. */
3372 tw32_f(MAC_EVENT, 0);
3373 } else {
3374 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3375 }
3376 udelay(40);
3377
3378 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
3379 current_link_up == 1 &&
3380 tp->link_config.active_speed == SPEED_1000 &&
3381 ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
3382 (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
3383 udelay(120);
3384 tw32_f(MAC_STATUS,
3385 (MAC_STATUS_SYNC_CHANGED |
3386 MAC_STATUS_CFG_CHANGED));
3387 udelay(40);
3388 tg3_write_mem(tp,
3389 NIC_SRAM_FIRMWARE_MBOX,
3390 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
3391 }
3392
5e7dfd0f
MC
3393 /* Prevent send BD corruption. */
3394 if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
3395 u16 oldlnkctl, newlnkctl;
3396
3397 pci_read_config_word(tp->pdev,
3398 tp->pcie_cap + PCI_EXP_LNKCTL,
3399 &oldlnkctl);
3400 if (tp->link_config.active_speed == SPEED_100 ||
3401 tp->link_config.active_speed == SPEED_10)
3402 newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
3403 else
3404 newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
3405 if (newlnkctl != oldlnkctl)
3406 pci_write_config_word(tp->pdev,
3407 tp->pcie_cap + PCI_EXP_LNKCTL,
3408 newlnkctl);
3409 }
3410
1da177e4
LT
3411 if (current_link_up != netif_carrier_ok(tp->dev)) {
3412 if (current_link_up)
3413 netif_carrier_on(tp->dev);
3414 else
3415 netif_carrier_off(tp->dev);
3416 tg3_link_report(tp);
3417 }
3418
3419 return 0;
3420}
3421
3422struct tg3_fiber_aneginfo {
3423 int state;
3424#define ANEG_STATE_UNKNOWN 0
3425#define ANEG_STATE_AN_ENABLE 1
3426#define ANEG_STATE_RESTART_INIT 2
3427#define ANEG_STATE_RESTART 3
3428#define ANEG_STATE_DISABLE_LINK_OK 4
3429#define ANEG_STATE_ABILITY_DETECT_INIT 5
3430#define ANEG_STATE_ABILITY_DETECT 6
3431#define ANEG_STATE_ACK_DETECT_INIT 7
3432#define ANEG_STATE_ACK_DETECT 8
3433#define ANEG_STATE_COMPLETE_ACK_INIT 9
3434#define ANEG_STATE_COMPLETE_ACK 10
3435#define ANEG_STATE_IDLE_DETECT_INIT 11
3436#define ANEG_STATE_IDLE_DETECT 12
3437#define ANEG_STATE_LINK_OK 13
3438#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
3439#define ANEG_STATE_NEXT_PAGE_WAIT 15
3440
3441 u32 flags;
3442#define MR_AN_ENABLE 0x00000001
3443#define MR_RESTART_AN 0x00000002
3444#define MR_AN_COMPLETE 0x00000004
3445#define MR_PAGE_RX 0x00000008
3446#define MR_NP_LOADED 0x00000010
3447#define MR_TOGGLE_TX 0x00000020
3448#define MR_LP_ADV_FULL_DUPLEX 0x00000040
3449#define MR_LP_ADV_HALF_DUPLEX 0x00000080
3450#define MR_LP_ADV_SYM_PAUSE 0x00000100
3451#define MR_LP_ADV_ASYM_PAUSE 0x00000200
3452#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
3453#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
3454#define MR_LP_ADV_NEXT_PAGE 0x00001000
3455#define MR_TOGGLE_RX 0x00002000
3456#define MR_NP_RX 0x00004000
3457
3458#define MR_LINK_OK 0x80000000
3459
3460 unsigned long link_time, cur_time;
3461
3462 u32 ability_match_cfg;
3463 int ability_match_count;
3464
3465 char ability_match, idle_match, ack_match;
3466
3467 u32 txconfig, rxconfig;
3468#define ANEG_CFG_NP 0x00000080
3469#define ANEG_CFG_ACK 0x00000040
3470#define ANEG_CFG_RF2 0x00000020
3471#define ANEG_CFG_RF1 0x00000010
3472#define ANEG_CFG_PS2 0x00000001
3473#define ANEG_CFG_PS1 0x00008000
3474#define ANEG_CFG_HD 0x00004000
3475#define ANEG_CFG_FD 0x00002000
3476#define ANEG_CFG_INVAL 0x00001f06
3477
3478};
3479#define ANEG_OK 0
3480#define ANEG_DONE 1
3481#define ANEG_TIMER_ENAB 2
3482#define ANEG_FAILED -1
3483
3484#define ANEG_STATE_SETTLE_TIME 10000
3485
3486static int tg3_fiber_aneg_smachine(struct tg3 *tp,
3487 struct tg3_fiber_aneginfo *ap)
3488{
5be73b47 3489 u16 flowctrl;
1da177e4
LT
3490 unsigned long delta;
3491 u32 rx_cfg_reg;
3492 int ret;
3493
3494 if (ap->state == ANEG_STATE_UNKNOWN) {
3495 ap->rxconfig = 0;
3496 ap->link_time = 0;
3497 ap->cur_time = 0;
3498 ap->ability_match_cfg = 0;
3499 ap->ability_match_count = 0;
3500 ap->ability_match = 0;
3501 ap->idle_match = 0;
3502 ap->ack_match = 0;
3503 }
3504 ap->cur_time++;
3505
3506 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
3507 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
3508
3509 if (rx_cfg_reg != ap->ability_match_cfg) {
3510 ap->ability_match_cfg = rx_cfg_reg;
3511 ap->ability_match = 0;
3512 ap->ability_match_count = 0;
3513 } else {
3514 if (++ap->ability_match_count > 1) {
3515 ap->ability_match = 1;
3516 ap->ability_match_cfg = rx_cfg_reg;
3517 }
3518 }
3519 if (rx_cfg_reg & ANEG_CFG_ACK)
3520 ap->ack_match = 1;
3521 else
3522 ap->ack_match = 0;
3523
3524 ap->idle_match = 0;
3525 } else {
3526 ap->idle_match = 1;
3527 ap->ability_match_cfg = 0;
3528 ap->ability_match_count = 0;
3529 ap->ability_match = 0;
3530 ap->ack_match = 0;
3531
3532 rx_cfg_reg = 0;
3533 }
3534
3535 ap->rxconfig = rx_cfg_reg;
3536 ret = ANEG_OK;
3537
33f401ae 3538 switch (ap->state) {
1da177e4
LT
3539 case ANEG_STATE_UNKNOWN:
3540 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
3541 ap->state = ANEG_STATE_AN_ENABLE;
3542
3543 /* fallthru */
3544 case ANEG_STATE_AN_ENABLE:
3545 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
3546 if (ap->flags & MR_AN_ENABLE) {
3547 ap->link_time = 0;
3548 ap->cur_time = 0;
3549 ap->ability_match_cfg = 0;
3550 ap->ability_match_count = 0;
3551 ap->ability_match = 0;
3552 ap->idle_match = 0;
3553 ap->ack_match = 0;
3554
3555 ap->state = ANEG_STATE_RESTART_INIT;
3556 } else {
3557 ap->state = ANEG_STATE_DISABLE_LINK_OK;
3558 }
3559 break;
3560
3561 case ANEG_STATE_RESTART_INIT:
3562 ap->link_time = ap->cur_time;
3563 ap->flags &= ~(MR_NP_LOADED);
3564 ap->txconfig = 0;
3565 tw32(MAC_TX_AUTO_NEG, 0);
3566 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3567 tw32_f(MAC_MODE, tp->mac_mode);
3568 udelay(40);
3569
3570 ret = ANEG_TIMER_ENAB;
3571 ap->state = ANEG_STATE_RESTART;
3572
3573 /* fallthru */
3574 case ANEG_STATE_RESTART:
3575 delta = ap->cur_time - ap->link_time;
859a5887 3576 if (delta > ANEG_STATE_SETTLE_TIME)
1da177e4 3577 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
859a5887 3578 else
1da177e4 3579 ret = ANEG_TIMER_ENAB;
1da177e4
LT
3580 break;
3581
3582 case ANEG_STATE_DISABLE_LINK_OK:
3583 ret = ANEG_DONE;
3584 break;
3585
3586 case ANEG_STATE_ABILITY_DETECT_INIT:
3587 ap->flags &= ~(MR_TOGGLE_TX);
5be73b47
MC
3588 ap->txconfig = ANEG_CFG_FD;
3589 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3590 if (flowctrl & ADVERTISE_1000XPAUSE)
3591 ap->txconfig |= ANEG_CFG_PS1;
3592 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3593 ap->txconfig |= ANEG_CFG_PS2;
1da177e4
LT
3594 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3595 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3596 tw32_f(MAC_MODE, tp->mac_mode);
3597 udelay(40);
3598
3599 ap->state = ANEG_STATE_ABILITY_DETECT;
3600 break;
3601
3602 case ANEG_STATE_ABILITY_DETECT:
859a5887 3603 if (ap->ability_match != 0 && ap->rxconfig != 0)
1da177e4 3604 ap->state = ANEG_STATE_ACK_DETECT_INIT;
1da177e4
LT
3605 break;
3606
3607 case ANEG_STATE_ACK_DETECT_INIT:
3608 ap->txconfig |= ANEG_CFG_ACK;
3609 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3610 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3611 tw32_f(MAC_MODE, tp->mac_mode);
3612 udelay(40);
3613
3614 ap->state = ANEG_STATE_ACK_DETECT;
3615
3616 /* fallthru */
3617 case ANEG_STATE_ACK_DETECT:
3618 if (ap->ack_match != 0) {
3619 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
3620 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
3621 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
3622 } else {
3623 ap->state = ANEG_STATE_AN_ENABLE;
3624 }
3625 } else if (ap->ability_match != 0 &&
3626 ap->rxconfig == 0) {
3627 ap->state = ANEG_STATE_AN_ENABLE;
3628 }
3629 break;
3630
3631 case ANEG_STATE_COMPLETE_ACK_INIT:
3632 if (ap->rxconfig & ANEG_CFG_INVAL) {
3633 ret = ANEG_FAILED;
3634 break;
3635 }
3636 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
3637 MR_LP_ADV_HALF_DUPLEX |
3638 MR_LP_ADV_SYM_PAUSE |
3639 MR_LP_ADV_ASYM_PAUSE |
3640 MR_LP_ADV_REMOTE_FAULT1 |
3641 MR_LP_ADV_REMOTE_FAULT2 |
3642 MR_LP_ADV_NEXT_PAGE |
3643 MR_TOGGLE_RX |
3644 MR_NP_RX);
3645 if (ap->rxconfig & ANEG_CFG_FD)
3646 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
3647 if (ap->rxconfig & ANEG_CFG_HD)
3648 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
3649 if (ap->rxconfig & ANEG_CFG_PS1)
3650 ap->flags |= MR_LP_ADV_SYM_PAUSE;
3651 if (ap->rxconfig & ANEG_CFG_PS2)
3652 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
3653 if (ap->rxconfig & ANEG_CFG_RF1)
3654 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
3655 if (ap->rxconfig & ANEG_CFG_RF2)
3656 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
3657 if (ap->rxconfig & ANEG_CFG_NP)
3658 ap->flags |= MR_LP_ADV_NEXT_PAGE;
3659
3660 ap->link_time = ap->cur_time;
3661
3662 ap->flags ^= (MR_TOGGLE_TX);
3663 if (ap->rxconfig & 0x0008)
3664 ap->flags |= MR_TOGGLE_RX;
3665 if (ap->rxconfig & ANEG_CFG_NP)
3666 ap->flags |= MR_NP_RX;
3667 ap->flags |= MR_PAGE_RX;
3668
3669 ap->state = ANEG_STATE_COMPLETE_ACK;
3670 ret = ANEG_TIMER_ENAB;
3671 break;
3672
3673 case ANEG_STATE_COMPLETE_ACK:
3674 if (ap->ability_match != 0 &&
3675 ap->rxconfig == 0) {
3676 ap->state = ANEG_STATE_AN_ENABLE;
3677 break;
3678 }
3679 delta = ap->cur_time - ap->link_time;
3680 if (delta > ANEG_STATE_SETTLE_TIME) {
3681 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
3682 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3683 } else {
3684 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
3685 !(ap->flags & MR_NP_RX)) {
3686 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3687 } else {
3688 ret = ANEG_FAILED;
3689 }
3690 }
3691 }
3692 break;
3693
3694 case ANEG_STATE_IDLE_DETECT_INIT:
3695 ap->link_time = ap->cur_time;
3696 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3697 tw32_f(MAC_MODE, tp->mac_mode);
3698 udelay(40);
3699
3700 ap->state = ANEG_STATE_IDLE_DETECT;
3701 ret = ANEG_TIMER_ENAB;
3702 break;
3703
3704 case ANEG_STATE_IDLE_DETECT:
3705 if (ap->ability_match != 0 &&
3706 ap->rxconfig == 0) {
3707 ap->state = ANEG_STATE_AN_ENABLE;
3708 break;
3709 }
3710 delta = ap->cur_time - ap->link_time;
3711 if (delta > ANEG_STATE_SETTLE_TIME) {
3712 /* XXX another gem from the Broadcom driver :( */
3713 ap->state = ANEG_STATE_LINK_OK;
3714 }
3715 break;
3716
3717 case ANEG_STATE_LINK_OK:
3718 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
3719 ret = ANEG_DONE;
3720 break;
3721
3722 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
3723 /* ??? unimplemented */
3724 break;
3725
3726 case ANEG_STATE_NEXT_PAGE_WAIT:
3727 /* ??? unimplemented */
3728 break;
3729
3730 default:
3731 ret = ANEG_FAILED;
3732 break;
855e1111 3733 }
1da177e4
LT
3734
3735 return ret;
3736}
3737
5be73b47 3738static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
1da177e4
LT
3739{
3740 int res = 0;
3741 struct tg3_fiber_aneginfo aninfo;
3742 int status = ANEG_FAILED;
3743 unsigned int tick;
3744 u32 tmp;
3745
3746 tw32_f(MAC_TX_AUTO_NEG, 0);
3747
3748 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
3749 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
3750 udelay(40);
3751
3752 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
3753 udelay(40);
3754
3755 memset(&aninfo, 0, sizeof(aninfo));
3756 aninfo.flags |= MR_AN_ENABLE;
3757 aninfo.state = ANEG_STATE_UNKNOWN;
3758 aninfo.cur_time = 0;
3759 tick = 0;
3760 while (++tick < 195000) {
3761 status = tg3_fiber_aneg_smachine(tp, &aninfo);
3762 if (status == ANEG_DONE || status == ANEG_FAILED)
3763 break;
3764
3765 udelay(1);
3766 }
3767
3768 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3769 tw32_f(MAC_MODE, tp->mac_mode);
3770 udelay(40);
3771
5be73b47
MC
3772 *txflags = aninfo.txconfig;
3773 *rxflags = aninfo.flags;
1da177e4
LT
3774
3775 if (status == ANEG_DONE &&
3776 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
3777 MR_LP_ADV_FULL_DUPLEX)))
3778 res = 1;
3779
3780 return res;
3781}
3782
3783static void tg3_init_bcm8002(struct tg3 *tp)
3784{
3785 u32 mac_status = tr32(MAC_STATUS);
3786 int i;
3787
3788 /* Reset when initting first time or we have a link. */
3789 if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
3790 !(mac_status & MAC_STATUS_PCS_SYNCED))
3791 return;
3792
3793 /* Set PLL lock range. */
3794 tg3_writephy(tp, 0x16, 0x8007);
3795
3796 /* SW reset */
3797 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
3798
3799 /* Wait for reset to complete. */
3800 /* XXX schedule_timeout() ... */
3801 for (i = 0; i < 500; i++)
3802 udelay(10);
3803
3804 /* Config mode; select PMA/Ch 1 regs. */
3805 tg3_writephy(tp, 0x10, 0x8411);
3806
3807 /* Enable auto-lock and comdet, select txclk for tx. */
3808 tg3_writephy(tp, 0x11, 0x0a10);
3809
3810 tg3_writephy(tp, 0x18, 0x00a0);
3811 tg3_writephy(tp, 0x16, 0x41ff);
3812
3813 /* Assert and deassert POR. */
3814 tg3_writephy(tp, 0x13, 0x0400);
3815 udelay(40);
3816 tg3_writephy(tp, 0x13, 0x0000);
3817
3818 tg3_writephy(tp, 0x11, 0x0a50);
3819 udelay(40);
3820 tg3_writephy(tp, 0x11, 0x0a10);
3821
3822 /* Wait for signal to stabilize */
3823 /* XXX schedule_timeout() ... */
3824 for (i = 0; i < 15000; i++)
3825 udelay(10);
3826
3827 /* Deselect the channel register so we can read the PHYID
3828 * later.
3829 */
3830 tg3_writephy(tp, 0x10, 0x8011);
3831}
3832
3833static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
3834{
82cd3d11 3835 u16 flowctrl;
1da177e4
LT
3836 u32 sg_dig_ctrl, sg_dig_status;
3837 u32 serdes_cfg, expected_sg_dig_ctrl;
3838 int workaround, port_a;
3839 int current_link_up;
3840
3841 serdes_cfg = 0;
3842 expected_sg_dig_ctrl = 0;
3843 workaround = 0;
3844 port_a = 1;
3845 current_link_up = 0;
3846
3847 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
3848 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
3849 workaround = 1;
3850 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
3851 port_a = 0;
3852
3853 /* preserve bits 0-11,13,14 for signal pre-emphasis */
3854 /* preserve bits 20-23 for voltage regulator */
3855 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
3856 }
3857
3858 sg_dig_ctrl = tr32(SG_DIG_CTRL);
3859
3860 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
c98f6e3b 3861 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
1da177e4
LT
3862 if (workaround) {
3863 u32 val = serdes_cfg;
3864
3865 if (port_a)
3866 val |= 0xc010000;
3867 else
3868 val |= 0x4010000;
3869 tw32_f(MAC_SERDES_CFG, val);
3870 }
c98f6e3b
MC
3871
3872 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
3873 }
3874 if (mac_status & MAC_STATUS_PCS_SYNCED) {
3875 tg3_setup_flow_control(tp, 0, 0);
3876 current_link_up = 1;
3877 }
3878 goto out;
3879 }
3880
3881 /* Want auto-negotiation. */
c98f6e3b 3882 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
1da177e4 3883
82cd3d11
MC
3884 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3885 if (flowctrl & ADVERTISE_1000XPAUSE)
3886 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
3887 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3888 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
1da177e4
LT
3889
3890 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
f07e9af3 3891 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
3d3ebe74
MC
3892 tp->serdes_counter &&
3893 ((mac_status & (MAC_STATUS_PCS_SYNCED |
3894 MAC_STATUS_RCVD_CFG)) ==
3895 MAC_STATUS_PCS_SYNCED)) {
3896 tp->serdes_counter--;
3897 current_link_up = 1;
3898 goto out;
3899 }
3900restart_autoneg:
1da177e4
LT
3901 if (workaround)
3902 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
c98f6e3b 3903 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
1da177e4
LT
3904 udelay(5);
3905 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
3906
3d3ebe74 3907 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 3908 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
3909 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
3910 MAC_STATUS_SIGNAL_DET)) {
3d3ebe74 3911 sg_dig_status = tr32(SG_DIG_STATUS);
1da177e4
LT
3912 mac_status = tr32(MAC_STATUS);
3913
c98f6e3b 3914 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
1da177e4 3915 (mac_status & MAC_STATUS_PCS_SYNCED)) {
82cd3d11
MC
3916 u32 local_adv = 0, remote_adv = 0;
3917
3918 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
3919 local_adv |= ADVERTISE_1000XPAUSE;
3920 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
3921 local_adv |= ADVERTISE_1000XPSE_ASYM;
1da177e4 3922
c98f6e3b 3923 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
82cd3d11 3924 remote_adv |= LPA_1000XPAUSE;
c98f6e3b 3925 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
82cd3d11 3926 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
3927
3928 tg3_setup_flow_control(tp, local_adv, remote_adv);
3929 current_link_up = 1;
3d3ebe74 3930 tp->serdes_counter = 0;
f07e9af3 3931 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c98f6e3b 3932 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
3d3ebe74
MC
3933 if (tp->serdes_counter)
3934 tp->serdes_counter--;
1da177e4
LT
3935 else {
3936 if (workaround) {
3937 u32 val = serdes_cfg;
3938
3939 if (port_a)
3940 val |= 0xc010000;
3941 else
3942 val |= 0x4010000;
3943
3944 tw32_f(MAC_SERDES_CFG, val);
3945 }
3946
c98f6e3b 3947 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
3948 udelay(40);
3949
3950 /* Link parallel detection - link is up */
3951 /* only if we have PCS_SYNC and not */
3952 /* receiving config code words */
3953 mac_status = tr32(MAC_STATUS);
3954 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
3955 !(mac_status & MAC_STATUS_RCVD_CFG)) {
3956 tg3_setup_flow_control(tp, 0, 0);
3957 current_link_up = 1;
f07e9af3
MC
3958 tp->phy_flags |=
3959 TG3_PHYFLG_PARALLEL_DETECT;
3d3ebe74
MC
3960 tp->serdes_counter =
3961 SERDES_PARALLEL_DET_TIMEOUT;
3962 } else
3963 goto restart_autoneg;
1da177e4
LT
3964 }
3965 }
3d3ebe74
MC
3966 } else {
3967 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 3968 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
3969 }
3970
3971out:
3972 return current_link_up;
3973}
3974
3975static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
3976{
3977 int current_link_up = 0;
3978
5cf64b8a 3979 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
1da177e4 3980 goto out;
1da177e4
LT
3981
3982 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5be73b47 3983 u32 txflags, rxflags;
1da177e4 3984 int i;
6aa20a22 3985
5be73b47
MC
3986 if (fiber_autoneg(tp, &txflags, &rxflags)) {
3987 u32 local_adv = 0, remote_adv = 0;
1da177e4 3988
5be73b47
MC
3989 if (txflags & ANEG_CFG_PS1)
3990 local_adv |= ADVERTISE_1000XPAUSE;
3991 if (txflags & ANEG_CFG_PS2)
3992 local_adv |= ADVERTISE_1000XPSE_ASYM;
3993
3994 if (rxflags & MR_LP_ADV_SYM_PAUSE)
3995 remote_adv |= LPA_1000XPAUSE;
3996 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
3997 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
3998
3999 tg3_setup_flow_control(tp, local_adv, remote_adv);
4000
1da177e4
LT
4001 current_link_up = 1;
4002 }
4003 for (i = 0; i < 30; i++) {
4004 udelay(20);
4005 tw32_f(MAC_STATUS,
4006 (MAC_STATUS_SYNC_CHANGED |
4007 MAC_STATUS_CFG_CHANGED));
4008 udelay(40);
4009 if ((tr32(MAC_STATUS) &
4010 (MAC_STATUS_SYNC_CHANGED |
4011 MAC_STATUS_CFG_CHANGED)) == 0)
4012 break;
4013 }
4014
4015 mac_status = tr32(MAC_STATUS);
4016 if (current_link_up == 0 &&
4017 (mac_status & MAC_STATUS_PCS_SYNCED) &&
4018 !(mac_status & MAC_STATUS_RCVD_CFG))
4019 current_link_up = 1;
4020 } else {
5be73b47
MC
4021 tg3_setup_flow_control(tp, 0, 0);
4022
1da177e4
LT
4023 /* Forcing 1000FD link up. */
4024 current_link_up = 1;
1da177e4
LT
4025
4026 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
4027 udelay(40);
e8f3f6ca
MC
4028
4029 tw32_f(MAC_MODE, tp->mac_mode);
4030 udelay(40);
1da177e4
LT
4031 }
4032
4033out:
4034 return current_link_up;
4035}
4036
4037static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
4038{
4039 u32 orig_pause_cfg;
4040 u16 orig_active_speed;
4041 u8 orig_active_duplex;
4042 u32 mac_status;
4043 int current_link_up;
4044 int i;
4045
8d018621 4046 orig_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4047 orig_active_speed = tp->link_config.active_speed;
4048 orig_active_duplex = tp->link_config.active_duplex;
4049
4050 if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
4051 netif_carrier_ok(tp->dev) &&
4052 (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
4053 mac_status = tr32(MAC_STATUS);
4054 mac_status &= (MAC_STATUS_PCS_SYNCED |
4055 MAC_STATUS_SIGNAL_DET |
4056 MAC_STATUS_CFG_CHANGED |
4057 MAC_STATUS_RCVD_CFG);
4058 if (mac_status == (MAC_STATUS_PCS_SYNCED |
4059 MAC_STATUS_SIGNAL_DET)) {
4060 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4061 MAC_STATUS_CFG_CHANGED));
4062 return 0;
4063 }
4064 }
4065
4066 tw32_f(MAC_TX_AUTO_NEG, 0);
4067
4068 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
4069 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
4070 tw32_f(MAC_MODE, tp->mac_mode);
4071 udelay(40);
4072
79eb6904 4073 if (tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
4074 tg3_init_bcm8002(tp);
4075
4076 /* Enable link change event even when serdes polling. */
4077 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4078 udelay(40);
4079
4080 current_link_up = 0;
4081 mac_status = tr32(MAC_STATUS);
4082
4083 if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
4084 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
4085 else
4086 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
4087
898a56f8 4088 tp->napi[0].hw_status->status =
1da177e4 4089 (SD_STATUS_UPDATED |
898a56f8 4090 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
1da177e4
LT
4091
4092 for (i = 0; i < 100; i++) {
4093 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4094 MAC_STATUS_CFG_CHANGED));
4095 udelay(5);
4096 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
3d3ebe74
MC
4097 MAC_STATUS_CFG_CHANGED |
4098 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
1da177e4
LT
4099 break;
4100 }
4101
4102 mac_status = tr32(MAC_STATUS);
4103 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
4104 current_link_up = 0;
3d3ebe74
MC
4105 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
4106 tp->serdes_counter == 0) {
1da177e4
LT
4107 tw32_f(MAC_MODE, (tp->mac_mode |
4108 MAC_MODE_SEND_CONFIGS));
4109 udelay(1);
4110 tw32_f(MAC_MODE, tp->mac_mode);
4111 }
4112 }
4113
4114 if (current_link_up == 1) {
4115 tp->link_config.active_speed = SPEED_1000;
4116 tp->link_config.active_duplex = DUPLEX_FULL;
4117 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4118 LED_CTRL_LNKLED_OVERRIDE |
4119 LED_CTRL_1000MBPS_ON));
4120 } else {
4121 tp->link_config.active_speed = SPEED_INVALID;
4122 tp->link_config.active_duplex = DUPLEX_INVALID;
4123 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4124 LED_CTRL_LNKLED_OVERRIDE |
4125 LED_CTRL_TRAFFIC_OVERRIDE));
4126 }
4127
4128 if (current_link_up != netif_carrier_ok(tp->dev)) {
4129 if (current_link_up)
4130 netif_carrier_on(tp->dev);
4131 else
4132 netif_carrier_off(tp->dev);
4133 tg3_link_report(tp);
4134 } else {
8d018621 4135 u32 now_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4136 if (orig_pause_cfg != now_pause_cfg ||
4137 orig_active_speed != tp->link_config.active_speed ||
4138 orig_active_duplex != tp->link_config.active_duplex)
4139 tg3_link_report(tp);
4140 }
4141
4142 return 0;
4143}
4144
747e8f8b
MC
4145static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
4146{
4147 int current_link_up, err = 0;
4148 u32 bmsr, bmcr;
4149 u16 current_speed;
4150 u8 current_duplex;
ef167e27 4151 u32 local_adv, remote_adv;
747e8f8b
MC
4152
4153 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4154 tw32_f(MAC_MODE, tp->mac_mode);
4155 udelay(40);
4156
4157 tw32(MAC_EVENT, 0);
4158
4159 tw32_f(MAC_STATUS,
4160 (MAC_STATUS_SYNC_CHANGED |
4161 MAC_STATUS_CFG_CHANGED |
4162 MAC_STATUS_MI_COMPLETION |
4163 MAC_STATUS_LNKSTATE_CHANGED));
4164 udelay(40);
4165
4166 if (force_reset)
4167 tg3_phy_reset(tp);
4168
4169 current_link_up = 0;
4170 current_speed = SPEED_INVALID;
4171 current_duplex = DUPLEX_INVALID;
4172
4173 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4174 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4175 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
4176 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4177 bmsr |= BMSR_LSTATUS;
4178 else
4179 bmsr &= ~BMSR_LSTATUS;
4180 }
747e8f8b
MC
4181
4182 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
4183
4184 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
f07e9af3 4185 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
4186 /* do nothing, just check for link up at the end */
4187 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
4188 u32 adv, new_adv;
4189
4190 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4191 new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
4192 ADVERTISE_1000XPAUSE |
4193 ADVERTISE_1000XPSE_ASYM |
4194 ADVERTISE_SLCT);
4195
ba4d07a8 4196 new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
747e8f8b
MC
4197
4198 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
4199 new_adv |= ADVERTISE_1000XHALF;
4200 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
4201 new_adv |= ADVERTISE_1000XFULL;
4202
4203 if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
4204 tg3_writephy(tp, MII_ADVERTISE, new_adv);
4205 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
4206 tg3_writephy(tp, MII_BMCR, bmcr);
4207
4208 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3d3ebe74 4209 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
f07e9af3 4210 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4211
4212 return err;
4213 }
4214 } else {
4215 u32 new_bmcr;
4216
4217 bmcr &= ~BMCR_SPEED1000;
4218 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
4219
4220 if (tp->link_config.duplex == DUPLEX_FULL)
4221 new_bmcr |= BMCR_FULLDPLX;
4222
4223 if (new_bmcr != bmcr) {
4224 /* BMCR_SPEED1000 is a reserved bit that needs
4225 * to be set on write.
4226 */
4227 new_bmcr |= BMCR_SPEED1000;
4228
4229 /* Force a linkdown */
4230 if (netif_carrier_ok(tp->dev)) {
4231 u32 adv;
4232
4233 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4234 adv &= ~(ADVERTISE_1000XFULL |
4235 ADVERTISE_1000XHALF |
4236 ADVERTISE_SLCT);
4237 tg3_writephy(tp, MII_ADVERTISE, adv);
4238 tg3_writephy(tp, MII_BMCR, bmcr |
4239 BMCR_ANRESTART |
4240 BMCR_ANENABLE);
4241 udelay(10);
4242 netif_carrier_off(tp->dev);
4243 }
4244 tg3_writephy(tp, MII_BMCR, new_bmcr);
4245 bmcr = new_bmcr;
4246 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4247 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4248 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
4249 ASIC_REV_5714) {
4250 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4251 bmsr |= BMSR_LSTATUS;
4252 else
4253 bmsr &= ~BMSR_LSTATUS;
4254 }
f07e9af3 4255 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4256 }
4257 }
4258
4259 if (bmsr & BMSR_LSTATUS) {
4260 current_speed = SPEED_1000;
4261 current_link_up = 1;
4262 if (bmcr & BMCR_FULLDPLX)
4263 current_duplex = DUPLEX_FULL;
4264 else
4265 current_duplex = DUPLEX_HALF;
4266
ef167e27
MC
4267 local_adv = 0;
4268 remote_adv = 0;
4269
747e8f8b 4270 if (bmcr & BMCR_ANENABLE) {
ef167e27 4271 u32 common;
747e8f8b
MC
4272
4273 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
4274 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
4275 common = local_adv & remote_adv;
4276 if (common & (ADVERTISE_1000XHALF |
4277 ADVERTISE_1000XFULL)) {
4278 if (common & ADVERTISE_1000XFULL)
4279 current_duplex = DUPLEX_FULL;
4280 else
4281 current_duplex = DUPLEX_HALF;
57d8b880
MC
4282 } else if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
4283 /* Link is up via parallel detect */
859a5887 4284 } else {
747e8f8b 4285 current_link_up = 0;
859a5887 4286 }
747e8f8b
MC
4287 }
4288 }
4289
ef167e27
MC
4290 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
4291 tg3_setup_flow_control(tp, local_adv, remote_adv);
4292
747e8f8b
MC
4293 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4294 if (tp->link_config.active_duplex == DUPLEX_HALF)
4295 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4296
4297 tw32_f(MAC_MODE, tp->mac_mode);
4298 udelay(40);
4299
4300 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4301
4302 tp->link_config.active_speed = current_speed;
4303 tp->link_config.active_duplex = current_duplex;
4304
4305 if (current_link_up != netif_carrier_ok(tp->dev)) {
4306 if (current_link_up)
4307 netif_carrier_on(tp->dev);
4308 else {
4309 netif_carrier_off(tp->dev);
f07e9af3 4310 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4311 }
4312 tg3_link_report(tp);
4313 }
4314 return err;
4315}
4316
4317static void tg3_serdes_parallel_detect(struct tg3 *tp)
4318{
3d3ebe74 4319 if (tp->serdes_counter) {
747e8f8b 4320 /* Give autoneg time to complete. */
3d3ebe74 4321 tp->serdes_counter--;
747e8f8b
MC
4322 return;
4323 }
c6cdf436 4324
747e8f8b
MC
4325 if (!netif_carrier_ok(tp->dev) &&
4326 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
4327 u32 bmcr;
4328
4329 tg3_readphy(tp, MII_BMCR, &bmcr);
4330 if (bmcr & BMCR_ANENABLE) {
4331 u32 phy1, phy2;
4332
4333 /* Select shadow register 0x1f */
f08aa1a8
MC
4334 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
4335 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
747e8f8b
MC
4336
4337 /* Select expansion interrupt status register */
f08aa1a8
MC
4338 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
4339 MII_TG3_DSP_EXP1_INT_STAT);
4340 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
4341 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
4342
4343 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
4344 /* We have signal detect and not receiving
4345 * config code words, link is up by parallel
4346 * detection.
4347 */
4348
4349 bmcr &= ~BMCR_ANENABLE;
4350 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
4351 tg3_writephy(tp, MII_BMCR, bmcr);
f07e9af3 4352 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4353 }
4354 }
859a5887
MC
4355 } else if (netif_carrier_ok(tp->dev) &&
4356 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
f07e9af3 4357 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
4358 u32 phy2;
4359
4360 /* Select expansion interrupt status register */
f08aa1a8
MC
4361 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
4362 MII_TG3_DSP_EXP1_INT_STAT);
4363 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
4364 if (phy2 & 0x20) {
4365 u32 bmcr;
4366
4367 /* Config code words received, turn on autoneg. */
4368 tg3_readphy(tp, MII_BMCR, &bmcr);
4369 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
4370
f07e9af3 4371 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4372
4373 }
4374 }
4375}
4376
1da177e4
LT
4377static int tg3_setup_phy(struct tg3 *tp, int force_reset)
4378{
4379 int err;
4380
f07e9af3 4381 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4 4382 err = tg3_setup_fiber_phy(tp, force_reset);
f07e9af3 4383 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
747e8f8b 4384 err = tg3_setup_fiber_mii_phy(tp, force_reset);
859a5887 4385 else
1da177e4 4386 err = tg3_setup_copper_phy(tp, force_reset);
1da177e4 4387
bcb37f6c 4388 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
aa6c91fe
MC
4389 u32 val, scale;
4390
4391 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
4392 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
4393 scale = 65;
4394 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
4395 scale = 6;
4396 else
4397 scale = 12;
4398
4399 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
4400 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
4401 tw32(GRC_MISC_CFG, val);
4402 }
4403
1da177e4
LT
4404 if (tp->link_config.active_speed == SPEED_1000 &&
4405 tp->link_config.active_duplex == DUPLEX_HALF)
4406 tw32(MAC_TX_LENGTHS,
4407 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
4408 (6 << TX_LENGTHS_IPG_SHIFT) |
4409 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
4410 else
4411 tw32(MAC_TX_LENGTHS,
4412 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
4413 (6 << TX_LENGTHS_IPG_SHIFT) |
4414 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
4415
4416 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
4417 if (netif_carrier_ok(tp->dev)) {
4418 tw32(HOSTCC_STAT_COAL_TICKS,
15f9850d 4419 tp->coal.stats_block_coalesce_usecs);
1da177e4
LT
4420 } else {
4421 tw32(HOSTCC_STAT_COAL_TICKS, 0);
4422 }
4423 }
4424
8ed5d97e
MC
4425 if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
4426 u32 val = tr32(PCIE_PWR_MGMT_THRESH);
4427 if (!netif_carrier_ok(tp->dev))
4428 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
4429 tp->pwrmgmt_thresh;
4430 else
4431 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
4432 tw32(PCIE_PWR_MGMT_THRESH, val);
4433 }
4434
1da177e4
LT
4435 return err;
4436}
4437
66cfd1bd
MC
4438static inline int tg3_irq_sync(struct tg3 *tp)
4439{
4440 return tp->irq_sync;
4441}
4442
df3e6548
MC
4443/* This is called whenever we suspect that the system chipset is re-
4444 * ordering the sequence of MMIO to the tx send mailbox. The symptom
4445 * is bogus tx completions. We try to recover by setting the
4446 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
4447 * in the workqueue.
4448 */
4449static void tg3_tx_recover(struct tg3 *tp)
4450{
4451 BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
4452 tp->write32_tx_mbox == tg3_write_indirect_mbox);
4453
5129c3a3
MC
4454 netdev_warn(tp->dev,
4455 "The system may be re-ordering memory-mapped I/O "
4456 "cycles to the network device, attempting to recover. "
4457 "Please report the problem to the driver maintainer "
4458 "and include system chipset information.\n");
df3e6548
MC
4459
4460 spin_lock(&tp->lock);
df3e6548 4461 tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
df3e6548
MC
4462 spin_unlock(&tp->lock);
4463}
4464
f3f3f27e 4465static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
1b2a7205 4466{
f65aac16
MC
4467 /* Tell compiler to fetch tx indices from memory. */
4468 barrier();
f3f3f27e
MC
4469 return tnapi->tx_pending -
4470 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
1b2a7205
MC
4471}
4472
1da177e4
LT
4473/* Tigon3 never reports partial packet sends. So we do not
4474 * need special logic to handle SKBs that have not had all
4475 * of their frags sent yet, like SunGEM does.
4476 */
17375d25 4477static void tg3_tx(struct tg3_napi *tnapi)
1da177e4 4478{
17375d25 4479 struct tg3 *tp = tnapi->tp;
898a56f8 4480 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
f3f3f27e 4481 u32 sw_idx = tnapi->tx_cons;
fe5f5787
MC
4482 struct netdev_queue *txq;
4483 int index = tnapi - tp->napi;
4484
19cfaecc 4485 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
fe5f5787
MC
4486 index--;
4487
4488 txq = netdev_get_tx_queue(tp->dev, index);
1da177e4
LT
4489
4490 while (sw_idx != hw_idx) {
f4188d8a 4491 struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
1da177e4 4492 struct sk_buff *skb = ri->skb;
df3e6548
MC
4493 int i, tx_bug = 0;
4494
4495 if (unlikely(skb == NULL)) {
4496 tg3_tx_recover(tp);
4497 return;
4498 }
1da177e4 4499
f4188d8a 4500 pci_unmap_single(tp->pdev,
4e5e4f0d 4501 dma_unmap_addr(ri, mapping),
f4188d8a
AD
4502 skb_headlen(skb),
4503 PCI_DMA_TODEVICE);
1da177e4
LT
4504
4505 ri->skb = NULL;
4506
4507 sw_idx = NEXT_TX(sw_idx);
4508
4509 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
f3f3f27e 4510 ri = &tnapi->tx_buffers[sw_idx];
df3e6548
MC
4511 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
4512 tx_bug = 1;
f4188d8a
AD
4513
4514 pci_unmap_page(tp->pdev,
4e5e4f0d 4515 dma_unmap_addr(ri, mapping),
f4188d8a
AD
4516 skb_shinfo(skb)->frags[i].size,
4517 PCI_DMA_TODEVICE);
1da177e4
LT
4518 sw_idx = NEXT_TX(sw_idx);
4519 }
4520
f47c11ee 4521 dev_kfree_skb(skb);
df3e6548
MC
4522
4523 if (unlikely(tx_bug)) {
4524 tg3_tx_recover(tp);
4525 return;
4526 }
1da177e4
LT
4527 }
4528
f3f3f27e 4529 tnapi->tx_cons = sw_idx;
1da177e4 4530
1b2a7205
MC
4531 /* Need to make the tx_cons update visible to tg3_start_xmit()
4532 * before checking for netif_queue_stopped(). Without the
4533 * memory barrier, there is a small possibility that tg3_start_xmit()
4534 * will miss it and cause the queue to be stopped forever.
4535 */
4536 smp_mb();
4537
fe5f5787 4538 if (unlikely(netif_tx_queue_stopped(txq) &&
f3f3f27e 4539 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
fe5f5787
MC
4540 __netif_tx_lock(txq, smp_processor_id());
4541 if (netif_tx_queue_stopped(txq) &&
f3f3f27e 4542 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
fe5f5787
MC
4543 netif_tx_wake_queue(txq);
4544 __netif_tx_unlock(txq);
51b91468 4545 }
1da177e4
LT
4546}
4547
2b2cdb65
MC
4548static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
4549{
4550 if (!ri->skb)
4551 return;
4552
4e5e4f0d 4553 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
2b2cdb65
MC
4554 map_sz, PCI_DMA_FROMDEVICE);
4555 dev_kfree_skb_any(ri->skb);
4556 ri->skb = NULL;
4557}
4558
1da177e4
LT
4559/* Returns size of skb allocated or < 0 on error.
4560 *
4561 * We only need to fill in the address because the other members
4562 * of the RX descriptor are invariant, see tg3_init_rings.
4563 *
4564 * Note the purposeful assymetry of cpu vs. chip accesses. For
4565 * posting buffers we only dirty the first cache line of the RX
4566 * descriptor (containing the address). Whereas for the RX status
4567 * buffers the cpu only reads the last cacheline of the RX descriptor
4568 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
4569 */
86b21e59 4570static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
a3896167 4571 u32 opaque_key, u32 dest_idx_unmasked)
1da177e4
LT
4572{
4573 struct tg3_rx_buffer_desc *desc;
f94e290e 4574 struct ring_info *map;
1da177e4
LT
4575 struct sk_buff *skb;
4576 dma_addr_t mapping;
4577 int skb_size, dest_idx;
4578
1da177e4
LT
4579 switch (opaque_key) {
4580 case RXD_OPAQUE_RING_STD:
2c49a44d 4581 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
21f581a5
MC
4582 desc = &tpr->rx_std[dest_idx];
4583 map = &tpr->rx_std_buffers[dest_idx];
287be12e 4584 skb_size = tp->rx_pkt_map_sz;
1da177e4
LT
4585 break;
4586
4587 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 4588 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
79ed5ac7 4589 desc = &tpr->rx_jmb[dest_idx].std;
21f581a5 4590 map = &tpr->rx_jmb_buffers[dest_idx];
287be12e 4591 skb_size = TG3_RX_JMB_MAP_SZ;
1da177e4
LT
4592 break;
4593
4594 default:
4595 return -EINVAL;
855e1111 4596 }
1da177e4
LT
4597
4598 /* Do not overwrite any of the map or rp information
4599 * until we are sure we can commit to a new buffer.
4600 *
4601 * Callers depend upon this behavior and assume that
4602 * we leave everything unchanged if we fail.
4603 */
287be12e 4604 skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
1da177e4
LT
4605 if (skb == NULL)
4606 return -ENOMEM;
4607
1da177e4
LT
4608 skb_reserve(skb, tp->rx_offset);
4609
287be12e 4610 mapping = pci_map_single(tp->pdev, skb->data, skb_size,
1da177e4 4611 PCI_DMA_FROMDEVICE);
a21771dd
MC
4612 if (pci_dma_mapping_error(tp->pdev, mapping)) {
4613 dev_kfree_skb(skb);
4614 return -EIO;
4615 }
1da177e4
LT
4616
4617 map->skb = skb;
4e5e4f0d 4618 dma_unmap_addr_set(map, mapping, mapping);
1da177e4 4619
1da177e4
LT
4620 desc->addr_hi = ((u64)mapping >> 32);
4621 desc->addr_lo = ((u64)mapping & 0xffffffff);
4622
4623 return skb_size;
4624}
4625
4626/* We only need to move over in the address because the other
4627 * members of the RX descriptor are invariant. See notes above
4628 * tg3_alloc_rx_skb for full details.
4629 */
a3896167
MC
4630static void tg3_recycle_rx(struct tg3_napi *tnapi,
4631 struct tg3_rx_prodring_set *dpr,
4632 u32 opaque_key, int src_idx,
4633 u32 dest_idx_unmasked)
1da177e4 4634{
17375d25 4635 struct tg3 *tp = tnapi->tp;
1da177e4
LT
4636 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
4637 struct ring_info *src_map, *dest_map;
8fea32b9 4638 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
c6cdf436 4639 int dest_idx;
1da177e4
LT
4640
4641 switch (opaque_key) {
4642 case RXD_OPAQUE_RING_STD:
2c49a44d 4643 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
a3896167
MC
4644 dest_desc = &dpr->rx_std[dest_idx];
4645 dest_map = &dpr->rx_std_buffers[dest_idx];
4646 src_desc = &spr->rx_std[src_idx];
4647 src_map = &spr->rx_std_buffers[src_idx];
1da177e4
LT
4648 break;
4649
4650 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 4651 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
a3896167
MC
4652 dest_desc = &dpr->rx_jmb[dest_idx].std;
4653 dest_map = &dpr->rx_jmb_buffers[dest_idx];
4654 src_desc = &spr->rx_jmb[src_idx].std;
4655 src_map = &spr->rx_jmb_buffers[src_idx];
1da177e4
LT
4656 break;
4657
4658 default:
4659 return;
855e1111 4660 }
1da177e4
LT
4661
4662 dest_map->skb = src_map->skb;
4e5e4f0d
FT
4663 dma_unmap_addr_set(dest_map, mapping,
4664 dma_unmap_addr(src_map, mapping));
1da177e4
LT
4665 dest_desc->addr_hi = src_desc->addr_hi;
4666 dest_desc->addr_lo = src_desc->addr_lo;
e92967bf
MC
4667
4668 /* Ensure that the update to the skb happens after the physical
4669 * addresses have been transferred to the new BD location.
4670 */
4671 smp_wmb();
4672
1da177e4
LT
4673 src_map->skb = NULL;
4674}
4675
1da177e4
LT
4676/* The RX ring scheme is composed of multiple rings which post fresh
4677 * buffers to the chip, and one special ring the chip uses to report
4678 * status back to the host.
4679 *
4680 * The special ring reports the status of received packets to the
4681 * host. The chip does not write into the original descriptor the
4682 * RX buffer was obtained from. The chip simply takes the original
4683 * descriptor as provided by the host, updates the status and length
4684 * field, then writes this into the next status ring entry.
4685 *
4686 * Each ring the host uses to post buffers to the chip is described
4687 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
4688 * it is first placed into the on-chip ram. When the packet's length
4689 * is known, it walks down the TG3_BDINFO entries to select the ring.
4690 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
4691 * which is within the range of the new packet's length is chosen.
4692 *
4693 * The "separate ring for rx status" scheme may sound queer, but it makes
4694 * sense from a cache coherency perspective. If only the host writes
4695 * to the buffer post rings, and only the chip writes to the rx status
4696 * rings, then cache lines never move beyond shared-modified state.
4697 * If both the host and chip were to write into the same ring, cache line
4698 * eviction could occur since both entities want it in an exclusive state.
4699 */
17375d25 4700static int tg3_rx(struct tg3_napi *tnapi, int budget)
1da177e4 4701{
17375d25 4702 struct tg3 *tp = tnapi->tp;
f92905de 4703 u32 work_mask, rx_std_posted = 0;
4361935a 4704 u32 std_prod_idx, jmb_prod_idx;
72334482 4705 u32 sw_idx = tnapi->rx_rcb_ptr;
483ba50b 4706 u16 hw_idx;
1da177e4 4707 int received;
8fea32b9 4708 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
1da177e4 4709
8d9d7cfc 4710 hw_idx = *(tnapi->rx_rcb_prod_idx);
1da177e4
LT
4711 /*
4712 * We need to order the read of hw_idx and the read of
4713 * the opaque cookie.
4714 */
4715 rmb();
1da177e4
LT
4716 work_mask = 0;
4717 received = 0;
4361935a
MC
4718 std_prod_idx = tpr->rx_std_prod_idx;
4719 jmb_prod_idx = tpr->rx_jmb_prod_idx;
1da177e4 4720 while (sw_idx != hw_idx && budget > 0) {
afc081f8 4721 struct ring_info *ri;
72334482 4722 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
1da177e4
LT
4723 unsigned int len;
4724 struct sk_buff *skb;
4725 dma_addr_t dma_addr;
4726 u32 opaque_key, desc_idx, *post_ptr;
9dc7a113
MC
4727 bool hw_vlan __maybe_unused = false;
4728 u16 vtag __maybe_unused = 0;
1da177e4
LT
4729
4730 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
4731 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
4732 if (opaque_key == RXD_OPAQUE_RING_STD) {
8fea32b9 4733 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
4e5e4f0d 4734 dma_addr = dma_unmap_addr(ri, mapping);
21f581a5 4735 skb = ri->skb;
4361935a 4736 post_ptr = &std_prod_idx;
f92905de 4737 rx_std_posted++;
1da177e4 4738 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
8fea32b9 4739 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
4e5e4f0d 4740 dma_addr = dma_unmap_addr(ri, mapping);
21f581a5 4741 skb = ri->skb;
4361935a 4742 post_ptr = &jmb_prod_idx;
21f581a5 4743 } else
1da177e4 4744 goto next_pkt_nopost;
1da177e4
LT
4745
4746 work_mask |= opaque_key;
4747
4748 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
4749 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
4750 drop_it:
a3896167 4751 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
4752 desc_idx, *post_ptr);
4753 drop_it_no_recycle:
4754 /* Other statistics kept track of by card. */
b0057c51 4755 tp->rx_dropped++;
1da177e4
LT
4756 goto next_pkt;
4757 }
4758
ad829268
MC
4759 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
4760 ETH_FCS_LEN;
1da177e4 4761
d2757fc4 4762 if (len > TG3_RX_COPY_THRESH(tp)) {
1da177e4
LT
4763 int skb_size;
4764
86b21e59 4765 skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
afc081f8 4766 *post_ptr);
1da177e4
LT
4767 if (skb_size < 0)
4768 goto drop_it;
4769
287be12e 4770 pci_unmap_single(tp->pdev, dma_addr, skb_size,
1da177e4
LT
4771 PCI_DMA_FROMDEVICE);
4772
61e800cf
MC
4773 /* Ensure that the update to the skb happens
4774 * after the usage of the old DMA mapping.
4775 */
4776 smp_wmb();
4777
4778 ri->skb = NULL;
4779
1da177e4
LT
4780 skb_put(skb, len);
4781 } else {
4782 struct sk_buff *copy_skb;
4783
a3896167 4784 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
4785 desc_idx, *post_ptr);
4786
9dc7a113
MC
4787 copy_skb = netdev_alloc_skb(tp->dev, len + VLAN_HLEN +
4788 TG3_RAW_IP_ALIGN);
1da177e4
LT
4789 if (copy_skb == NULL)
4790 goto drop_it_no_recycle;
4791
9dc7a113 4792 skb_reserve(copy_skb, TG3_RAW_IP_ALIGN + VLAN_HLEN);
1da177e4
LT
4793 skb_put(copy_skb, len);
4794 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
d626f62b 4795 skb_copy_from_linear_data(skb, copy_skb->data, len);
1da177e4
LT
4796 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
4797
4798 /* We'll reuse the original ring buffer. */
4799 skb = copy_skb;
4800 }
4801
4802 if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
4803 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
4804 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
4805 >> RXD_TCPCSUM_SHIFT) == 0xffff))
4806 skb->ip_summed = CHECKSUM_UNNECESSARY;
4807 else
bc8acf2c 4808 skb_checksum_none_assert(skb);
1da177e4
LT
4809
4810 skb->protocol = eth_type_trans(skb, tp->dev);
f7b493e0
MC
4811
4812 if (len > (tp->dev->mtu + ETH_HLEN) &&
4813 skb->protocol != htons(ETH_P_8021Q)) {
4814 dev_kfree_skb(skb);
b0057c51 4815 goto drop_it_no_recycle;
f7b493e0
MC
4816 }
4817
9dc7a113
MC
4818 if (desc->type_flags & RXD_FLAG_VLAN &&
4819 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG)) {
4820 vtag = desc->err_vlan & RXD_VLAN_MASK;
1da177e4 4821#if TG3_VLAN_TAG_USED
9dc7a113
MC
4822 if (tp->vlgrp)
4823 hw_vlan = true;
4824 else
4825#endif
4826 {
4827 struct vlan_ethhdr *ve = (struct vlan_ethhdr *)
4828 __skb_push(skb, VLAN_HLEN);
4829
4830 memmove(ve, skb->data + VLAN_HLEN,
4831 ETH_ALEN * 2);
4832 ve->h_vlan_proto = htons(ETH_P_8021Q);
4833 ve->h_vlan_TCI = htons(vtag);
4834 }
4835 }
4836
4837#if TG3_VLAN_TAG_USED
4838 if (hw_vlan)
4839 vlan_gro_receive(&tnapi->napi, tp->vlgrp, vtag, skb);
4840 else
1da177e4 4841#endif
17375d25 4842 napi_gro_receive(&tnapi->napi, skb);
1da177e4 4843
1da177e4
LT
4844 received++;
4845 budget--;
4846
4847next_pkt:
4848 (*post_ptr)++;
f92905de
MC
4849
4850 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
2c49a44d
MC
4851 tpr->rx_std_prod_idx = std_prod_idx &
4852 tp->rx_std_ring_mask;
86cfe4ff
MC
4853 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
4854 tpr->rx_std_prod_idx);
f92905de
MC
4855 work_mask &= ~RXD_OPAQUE_RING_STD;
4856 rx_std_posted = 0;
4857 }
1da177e4 4858next_pkt_nopost:
483ba50b 4859 sw_idx++;
7cb32cf2 4860 sw_idx &= tp->rx_ret_ring_mask;
52f6d697
MC
4861
4862 /* Refresh hw_idx to see if there is new work */
4863 if (sw_idx == hw_idx) {
8d9d7cfc 4864 hw_idx = *(tnapi->rx_rcb_prod_idx);
52f6d697
MC
4865 rmb();
4866 }
1da177e4
LT
4867 }
4868
4869 /* ACK the status ring. */
72334482
MC
4870 tnapi->rx_rcb_ptr = sw_idx;
4871 tw32_rx_mbox(tnapi->consmbox, sw_idx);
1da177e4
LT
4872
4873 /* Refill RX ring(s). */
e4af1af9 4874 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
b196c7e4 4875 if (work_mask & RXD_OPAQUE_RING_STD) {
2c49a44d
MC
4876 tpr->rx_std_prod_idx = std_prod_idx &
4877 tp->rx_std_ring_mask;
b196c7e4
MC
4878 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
4879 tpr->rx_std_prod_idx);
4880 }
4881 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
2c49a44d
MC
4882 tpr->rx_jmb_prod_idx = jmb_prod_idx &
4883 tp->rx_jmb_ring_mask;
b196c7e4
MC
4884 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
4885 tpr->rx_jmb_prod_idx);
4886 }
4887 mmiowb();
4888 } else if (work_mask) {
4889 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
4890 * updated before the producer indices can be updated.
4891 */
4892 smp_wmb();
4893
2c49a44d
MC
4894 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
4895 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
b196c7e4 4896
e4af1af9
MC
4897 if (tnapi != &tp->napi[1])
4898 napi_schedule(&tp->napi[1].napi);
1da177e4 4899 }
1da177e4
LT
4900
4901 return received;
4902}
4903
35f2d7d0 4904static void tg3_poll_link(struct tg3 *tp)
1da177e4 4905{
1da177e4
LT
4906 /* handle link change and other phy events */
4907 if (!(tp->tg3_flags &
4908 (TG3_FLAG_USE_LINKCHG_REG |
4909 TG3_FLAG_POLL_SERDES))) {
35f2d7d0
MC
4910 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
4911
1da177e4
LT
4912 if (sblk->status & SD_STATUS_LINK_CHG) {
4913 sblk->status = SD_STATUS_UPDATED |
35f2d7d0 4914 (sblk->status & ~SD_STATUS_LINK_CHG);
f47c11ee 4915 spin_lock(&tp->lock);
dd477003
MC
4916 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
4917 tw32_f(MAC_STATUS,
4918 (MAC_STATUS_SYNC_CHANGED |
4919 MAC_STATUS_CFG_CHANGED |
4920 MAC_STATUS_MI_COMPLETION |
4921 MAC_STATUS_LNKSTATE_CHANGED));
4922 udelay(40);
4923 } else
4924 tg3_setup_phy(tp, 0);
f47c11ee 4925 spin_unlock(&tp->lock);
1da177e4
LT
4926 }
4927 }
35f2d7d0
MC
4928}
4929
f89f38b8
MC
4930static int tg3_rx_prodring_xfer(struct tg3 *tp,
4931 struct tg3_rx_prodring_set *dpr,
4932 struct tg3_rx_prodring_set *spr)
b196c7e4
MC
4933{
4934 u32 si, di, cpycnt, src_prod_idx;
f89f38b8 4935 int i, err = 0;
b196c7e4
MC
4936
4937 while (1) {
4938 src_prod_idx = spr->rx_std_prod_idx;
4939
4940 /* Make sure updates to the rx_std_buffers[] entries and the
4941 * standard producer index are seen in the correct order.
4942 */
4943 smp_rmb();
4944
4945 if (spr->rx_std_cons_idx == src_prod_idx)
4946 break;
4947
4948 if (spr->rx_std_cons_idx < src_prod_idx)
4949 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
4950 else
2c49a44d
MC
4951 cpycnt = tp->rx_std_ring_mask + 1 -
4952 spr->rx_std_cons_idx;
b196c7e4 4953
2c49a44d
MC
4954 cpycnt = min(cpycnt,
4955 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
b196c7e4
MC
4956
4957 si = spr->rx_std_cons_idx;
4958 di = dpr->rx_std_prod_idx;
4959
e92967bf
MC
4960 for (i = di; i < di + cpycnt; i++) {
4961 if (dpr->rx_std_buffers[i].skb) {
4962 cpycnt = i - di;
f89f38b8 4963 err = -ENOSPC;
e92967bf
MC
4964 break;
4965 }
4966 }
4967
4968 if (!cpycnt)
4969 break;
4970
4971 /* Ensure that updates to the rx_std_buffers ring and the
4972 * shadowed hardware producer ring from tg3_recycle_skb() are
4973 * ordered correctly WRT the skb check above.
4974 */
4975 smp_rmb();
4976
b196c7e4
MC
4977 memcpy(&dpr->rx_std_buffers[di],
4978 &spr->rx_std_buffers[si],
4979 cpycnt * sizeof(struct ring_info));
4980
4981 for (i = 0; i < cpycnt; i++, di++, si++) {
4982 struct tg3_rx_buffer_desc *sbd, *dbd;
4983 sbd = &spr->rx_std[si];
4984 dbd = &dpr->rx_std[di];
4985 dbd->addr_hi = sbd->addr_hi;
4986 dbd->addr_lo = sbd->addr_lo;
4987 }
4988
2c49a44d
MC
4989 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
4990 tp->rx_std_ring_mask;
4991 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
4992 tp->rx_std_ring_mask;
b196c7e4
MC
4993 }
4994
4995 while (1) {
4996 src_prod_idx = spr->rx_jmb_prod_idx;
4997
4998 /* Make sure updates to the rx_jmb_buffers[] entries and
4999 * the jumbo producer index are seen in the correct order.
5000 */
5001 smp_rmb();
5002
5003 if (spr->rx_jmb_cons_idx == src_prod_idx)
5004 break;
5005
5006 if (spr->rx_jmb_cons_idx < src_prod_idx)
5007 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
5008 else
2c49a44d
MC
5009 cpycnt = tp->rx_jmb_ring_mask + 1 -
5010 spr->rx_jmb_cons_idx;
b196c7e4
MC
5011
5012 cpycnt = min(cpycnt,
2c49a44d 5013 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
b196c7e4
MC
5014
5015 si = spr->rx_jmb_cons_idx;
5016 di = dpr->rx_jmb_prod_idx;
5017
e92967bf
MC
5018 for (i = di; i < di + cpycnt; i++) {
5019 if (dpr->rx_jmb_buffers[i].skb) {
5020 cpycnt = i - di;
f89f38b8 5021 err = -ENOSPC;
e92967bf
MC
5022 break;
5023 }
5024 }
5025
5026 if (!cpycnt)
5027 break;
5028
5029 /* Ensure that updates to the rx_jmb_buffers ring and the
5030 * shadowed hardware producer ring from tg3_recycle_skb() are
5031 * ordered correctly WRT the skb check above.
5032 */
5033 smp_rmb();
5034
b196c7e4
MC
5035 memcpy(&dpr->rx_jmb_buffers[di],
5036 &spr->rx_jmb_buffers[si],
5037 cpycnt * sizeof(struct ring_info));
5038
5039 for (i = 0; i < cpycnt; i++, di++, si++) {
5040 struct tg3_rx_buffer_desc *sbd, *dbd;
5041 sbd = &spr->rx_jmb[si].std;
5042 dbd = &dpr->rx_jmb[di].std;
5043 dbd->addr_hi = sbd->addr_hi;
5044 dbd->addr_lo = sbd->addr_lo;
5045 }
5046
2c49a44d
MC
5047 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
5048 tp->rx_jmb_ring_mask;
5049 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
5050 tp->rx_jmb_ring_mask;
b196c7e4 5051 }
f89f38b8
MC
5052
5053 return err;
b196c7e4
MC
5054}
5055
35f2d7d0
MC
5056static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
5057{
5058 struct tg3 *tp = tnapi->tp;
1da177e4
LT
5059
5060 /* run TX completion thread */
f3f3f27e 5061 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
17375d25 5062 tg3_tx(tnapi);
6f535763 5063 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
4fd7ab59 5064 return work_done;
1da177e4
LT
5065 }
5066
1da177e4
LT
5067 /* run RX thread, within the bounds set by NAPI.
5068 * All RX "locking" is done by ensuring outside
bea3348e 5069 * code synchronizes with tg3->napi.poll()
1da177e4 5070 */
8d9d7cfc 5071 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
17375d25 5072 work_done += tg3_rx(tnapi, budget - work_done);
1da177e4 5073
b196c7e4 5074 if ((tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) && tnapi == &tp->napi[1]) {
8fea32b9 5075 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
f89f38b8 5076 int i, err = 0;
e4af1af9
MC
5077 u32 std_prod_idx = dpr->rx_std_prod_idx;
5078 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
b196c7e4 5079
e4af1af9 5080 for (i = 1; i < tp->irq_cnt; i++)
f89f38b8 5081 err |= tg3_rx_prodring_xfer(tp, dpr,
8fea32b9 5082 &tp->napi[i].prodring);
b196c7e4
MC
5083
5084 wmb();
5085
e4af1af9
MC
5086 if (std_prod_idx != dpr->rx_std_prod_idx)
5087 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5088 dpr->rx_std_prod_idx);
b196c7e4 5089
e4af1af9
MC
5090 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
5091 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5092 dpr->rx_jmb_prod_idx);
b196c7e4
MC
5093
5094 mmiowb();
f89f38b8
MC
5095
5096 if (err)
5097 tw32_f(HOSTCC_MODE, tp->coal_now);
b196c7e4
MC
5098 }
5099
6f535763
DM
5100 return work_done;
5101}
5102
35f2d7d0
MC
5103static int tg3_poll_msix(struct napi_struct *napi, int budget)
5104{
5105 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5106 struct tg3 *tp = tnapi->tp;
5107 int work_done = 0;
5108 struct tg3_hw_status *sblk = tnapi->hw_status;
5109
5110 while (1) {
5111 work_done = tg3_poll_work(tnapi, work_done, budget);
5112
5113 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
5114 goto tx_recovery;
5115
5116 if (unlikely(work_done >= budget))
5117 break;
5118
c6cdf436 5119 /* tp->last_tag is used in tg3_int_reenable() below
35f2d7d0
MC
5120 * to tell the hw how much work has been processed,
5121 * so we must read it before checking for more work.
5122 */
5123 tnapi->last_tag = sblk->status_tag;
5124 tnapi->last_irq_tag = tnapi->last_tag;
5125 rmb();
5126
5127 /* check for RX/TX work to do */
6d40db7b
MC
5128 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
5129 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
35f2d7d0
MC
5130 napi_complete(napi);
5131 /* Reenable interrupts. */
5132 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
5133 mmiowb();
5134 break;
5135 }
5136 }
5137
5138 return work_done;
5139
5140tx_recovery:
5141 /* work_done is guaranteed to be less than budget. */
5142 napi_complete(napi);
5143 schedule_work(&tp->reset_task);
5144 return work_done;
5145}
5146
6f535763
DM
5147static int tg3_poll(struct napi_struct *napi, int budget)
5148{
8ef0442f
MC
5149 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5150 struct tg3 *tp = tnapi->tp;
6f535763 5151 int work_done = 0;
898a56f8 5152 struct tg3_hw_status *sblk = tnapi->hw_status;
6f535763
DM
5153
5154 while (1) {
35f2d7d0
MC
5155 tg3_poll_link(tp);
5156
17375d25 5157 work_done = tg3_poll_work(tnapi, work_done, budget);
6f535763
DM
5158
5159 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
5160 goto tx_recovery;
5161
5162 if (unlikely(work_done >= budget))
5163 break;
5164
4fd7ab59 5165 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
17375d25 5166 /* tp->last_tag is used in tg3_int_reenable() below
4fd7ab59
MC
5167 * to tell the hw how much work has been processed,
5168 * so we must read it before checking for more work.
5169 */
898a56f8
MC
5170 tnapi->last_tag = sblk->status_tag;
5171 tnapi->last_irq_tag = tnapi->last_tag;
4fd7ab59
MC
5172 rmb();
5173 } else
5174 sblk->status &= ~SD_STATUS_UPDATED;
6f535763 5175
17375d25 5176 if (likely(!tg3_has_work(tnapi))) {
288379f0 5177 napi_complete(napi);
17375d25 5178 tg3_int_reenable(tnapi);
6f535763
DM
5179 break;
5180 }
1da177e4
LT
5181 }
5182
bea3348e 5183 return work_done;
6f535763
DM
5184
5185tx_recovery:
4fd7ab59 5186 /* work_done is guaranteed to be less than budget. */
288379f0 5187 napi_complete(napi);
6f535763 5188 schedule_work(&tp->reset_task);
4fd7ab59 5189 return work_done;
1da177e4
LT
5190}
5191
66cfd1bd
MC
5192static void tg3_napi_disable(struct tg3 *tp)
5193{
5194 int i;
5195
5196 for (i = tp->irq_cnt - 1; i >= 0; i--)
5197 napi_disable(&tp->napi[i].napi);
5198}
5199
5200static void tg3_napi_enable(struct tg3 *tp)
5201{
5202 int i;
5203
5204 for (i = 0; i < tp->irq_cnt; i++)
5205 napi_enable(&tp->napi[i].napi);
5206}
5207
5208static void tg3_napi_init(struct tg3 *tp)
5209{
5210 int i;
5211
5212 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
5213 for (i = 1; i < tp->irq_cnt; i++)
5214 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
5215}
5216
5217static void tg3_napi_fini(struct tg3 *tp)
5218{
5219 int i;
5220
5221 for (i = 0; i < tp->irq_cnt; i++)
5222 netif_napi_del(&tp->napi[i].napi);
5223}
5224
5225static inline void tg3_netif_stop(struct tg3 *tp)
5226{
5227 tp->dev->trans_start = jiffies; /* prevent tx timeout */
5228 tg3_napi_disable(tp);
5229 netif_tx_disable(tp->dev);
5230}
5231
5232static inline void tg3_netif_start(struct tg3 *tp)
5233{
5234 /* NOTE: unconditional netif_tx_wake_all_queues is only
5235 * appropriate so long as all callers are assured to
5236 * have free tx slots (such as after tg3_init_hw)
5237 */
5238 netif_tx_wake_all_queues(tp->dev);
5239
5240 tg3_napi_enable(tp);
5241 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
5242 tg3_enable_ints(tp);
5243}
5244
f47c11ee
DM
5245static void tg3_irq_quiesce(struct tg3 *tp)
5246{
4f125f42
MC
5247 int i;
5248
f47c11ee
DM
5249 BUG_ON(tp->irq_sync);
5250
5251 tp->irq_sync = 1;
5252 smp_mb();
5253
4f125f42
MC
5254 for (i = 0; i < tp->irq_cnt; i++)
5255 synchronize_irq(tp->napi[i].irq_vec);
f47c11ee
DM
5256}
5257
f47c11ee
DM
5258/* Fully shutdown all tg3 driver activity elsewhere in the system.
5259 * If irq_sync is non-zero, then the IRQ handler must be synchronized
5260 * with as well. Most of the time, this is not necessary except when
5261 * shutting down the device.
5262 */
5263static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
5264{
46966545 5265 spin_lock_bh(&tp->lock);
f47c11ee
DM
5266 if (irq_sync)
5267 tg3_irq_quiesce(tp);
f47c11ee
DM
5268}
5269
5270static inline void tg3_full_unlock(struct tg3 *tp)
5271{
f47c11ee
DM
5272 spin_unlock_bh(&tp->lock);
5273}
5274
fcfa0a32
MC
5275/* One-shot MSI handler - Chip automatically disables interrupt
5276 * after sending MSI so driver doesn't have to do it.
5277 */
7d12e780 5278static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
fcfa0a32 5279{
09943a18
MC
5280 struct tg3_napi *tnapi = dev_id;
5281 struct tg3 *tp = tnapi->tp;
fcfa0a32 5282
898a56f8 5283 prefetch(tnapi->hw_status);
0c1d0e2b
MC
5284 if (tnapi->rx_rcb)
5285 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
fcfa0a32
MC
5286
5287 if (likely(!tg3_irq_sync(tp)))
09943a18 5288 napi_schedule(&tnapi->napi);
fcfa0a32
MC
5289
5290 return IRQ_HANDLED;
5291}
5292
88b06bc2
MC
5293/* MSI ISR - No need to check for interrupt sharing and no need to
5294 * flush status block and interrupt mailbox. PCI ordering rules
5295 * guarantee that MSI will arrive after the status block.
5296 */
7d12e780 5297static irqreturn_t tg3_msi(int irq, void *dev_id)
88b06bc2 5298{
09943a18
MC
5299 struct tg3_napi *tnapi = dev_id;
5300 struct tg3 *tp = tnapi->tp;
88b06bc2 5301
898a56f8 5302 prefetch(tnapi->hw_status);
0c1d0e2b
MC
5303 if (tnapi->rx_rcb)
5304 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
88b06bc2 5305 /*
fac9b83e 5306 * Writing any value to intr-mbox-0 clears PCI INTA# and
88b06bc2 5307 * chip-internal interrupt pending events.
fac9b83e 5308 * Writing non-zero to intr-mbox-0 additional tells the
88b06bc2
MC
5309 * NIC to stop sending us irqs, engaging "in-intr-handler"
5310 * event coalescing.
5311 */
5312 tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
61487480 5313 if (likely(!tg3_irq_sync(tp)))
09943a18 5314 napi_schedule(&tnapi->napi);
61487480 5315
88b06bc2
MC
5316 return IRQ_RETVAL(1);
5317}
5318
7d12e780 5319static irqreturn_t tg3_interrupt(int irq, void *dev_id)
1da177e4 5320{
09943a18
MC
5321 struct tg3_napi *tnapi = dev_id;
5322 struct tg3 *tp = tnapi->tp;
898a56f8 5323 struct tg3_hw_status *sblk = tnapi->hw_status;
1da177e4
LT
5324 unsigned int handled = 1;
5325
1da177e4
LT
5326 /* In INTx mode, it is possible for the interrupt to arrive at
5327 * the CPU before the status block posted prior to the interrupt.
5328 * Reading the PCI State register will confirm whether the
5329 * interrupt is ours and will flush the status block.
5330 */
d18edcb2
MC
5331 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
5332 if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
5333 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5334 handled = 0;
f47c11ee 5335 goto out;
fac9b83e 5336 }
d18edcb2
MC
5337 }
5338
5339 /*
5340 * Writing any value to intr-mbox-0 clears PCI INTA# and
5341 * chip-internal interrupt pending events.
5342 * Writing non-zero to intr-mbox-0 additional tells the
5343 * NIC to stop sending us irqs, engaging "in-intr-handler"
5344 * event coalescing.
c04cb347
MC
5345 *
5346 * Flush the mailbox to de-assert the IRQ immediately to prevent
5347 * spurious interrupts. The flush impacts performance but
5348 * excessive spurious interrupts can be worse in some cases.
d18edcb2 5349 */
c04cb347 5350 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
d18edcb2
MC
5351 if (tg3_irq_sync(tp))
5352 goto out;
5353 sblk->status &= ~SD_STATUS_UPDATED;
17375d25 5354 if (likely(tg3_has_work(tnapi))) {
72334482 5355 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
09943a18 5356 napi_schedule(&tnapi->napi);
d18edcb2
MC
5357 } else {
5358 /* No work, shared interrupt perhaps? re-enable
5359 * interrupts, and flush that PCI write
5360 */
5361 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
5362 0x00000000);
fac9b83e 5363 }
f47c11ee 5364out:
fac9b83e
DM
5365 return IRQ_RETVAL(handled);
5366}
5367
7d12e780 5368static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
fac9b83e 5369{
09943a18
MC
5370 struct tg3_napi *tnapi = dev_id;
5371 struct tg3 *tp = tnapi->tp;
898a56f8 5372 struct tg3_hw_status *sblk = tnapi->hw_status;
fac9b83e
DM
5373 unsigned int handled = 1;
5374
fac9b83e
DM
5375 /* In INTx mode, it is possible for the interrupt to arrive at
5376 * the CPU before the status block posted prior to the interrupt.
5377 * Reading the PCI State register will confirm whether the
5378 * interrupt is ours and will flush the status block.
5379 */
898a56f8 5380 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
d18edcb2
MC
5381 if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
5382 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5383 handled = 0;
f47c11ee 5384 goto out;
1da177e4 5385 }
d18edcb2
MC
5386 }
5387
5388 /*
5389 * writing any value to intr-mbox-0 clears PCI INTA# and
5390 * chip-internal interrupt pending events.
5391 * writing non-zero to intr-mbox-0 additional tells the
5392 * NIC to stop sending us irqs, engaging "in-intr-handler"
5393 * event coalescing.
c04cb347
MC
5394 *
5395 * Flush the mailbox to de-assert the IRQ immediately to prevent
5396 * spurious interrupts. The flush impacts performance but
5397 * excessive spurious interrupts can be worse in some cases.
d18edcb2 5398 */
c04cb347 5399 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
624f8e50
MC
5400
5401 /*
5402 * In a shared interrupt configuration, sometimes other devices'
5403 * interrupts will scream. We record the current status tag here
5404 * so that the above check can report that the screaming interrupts
5405 * are unhandled. Eventually they will be silenced.
5406 */
898a56f8 5407 tnapi->last_irq_tag = sblk->status_tag;
624f8e50 5408
d18edcb2
MC
5409 if (tg3_irq_sync(tp))
5410 goto out;
624f8e50 5411
72334482 5412 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
624f8e50 5413
09943a18 5414 napi_schedule(&tnapi->napi);
624f8e50 5415
f47c11ee 5416out:
1da177e4
LT
5417 return IRQ_RETVAL(handled);
5418}
5419
7938109f 5420/* ISR for interrupt test */
7d12e780 5421static irqreturn_t tg3_test_isr(int irq, void *dev_id)
7938109f 5422{
09943a18
MC
5423 struct tg3_napi *tnapi = dev_id;
5424 struct tg3 *tp = tnapi->tp;
898a56f8 5425 struct tg3_hw_status *sblk = tnapi->hw_status;
7938109f 5426
f9804ddb
MC
5427 if ((sblk->status & SD_STATUS_UPDATED) ||
5428 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
b16250e3 5429 tg3_disable_ints(tp);
7938109f
MC
5430 return IRQ_RETVAL(1);
5431 }
5432 return IRQ_RETVAL(0);
5433}
5434
8e7a22e3 5435static int tg3_init_hw(struct tg3 *, int);
944d980e 5436static int tg3_halt(struct tg3 *, int, int);
1da177e4 5437
b9ec6c1b
MC
5438/* Restart hardware after configuration changes, self-test, etc.
5439 * Invoked with tp->lock held.
5440 */
5441static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
78c6146f
ED
5442 __releases(tp->lock)
5443 __acquires(tp->lock)
b9ec6c1b
MC
5444{
5445 int err;
5446
5447 err = tg3_init_hw(tp, reset_phy);
5448 if (err) {
5129c3a3
MC
5449 netdev_err(tp->dev,
5450 "Failed to re-initialize device, aborting\n");
b9ec6c1b
MC
5451 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
5452 tg3_full_unlock(tp);
5453 del_timer_sync(&tp->timer);
5454 tp->irq_sync = 0;
fed97810 5455 tg3_napi_enable(tp);
b9ec6c1b
MC
5456 dev_close(tp->dev);
5457 tg3_full_lock(tp, 0);
5458 }
5459 return err;
5460}
5461
1da177e4
LT
5462#ifdef CONFIG_NET_POLL_CONTROLLER
5463static void tg3_poll_controller(struct net_device *dev)
5464{
4f125f42 5465 int i;
88b06bc2
MC
5466 struct tg3 *tp = netdev_priv(dev);
5467
4f125f42 5468 for (i = 0; i < tp->irq_cnt; i++)
fe234f0e 5469 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
1da177e4
LT
5470}
5471#endif
5472
c4028958 5473static void tg3_reset_task(struct work_struct *work)
1da177e4 5474{
c4028958 5475 struct tg3 *tp = container_of(work, struct tg3, reset_task);
b02fd9e3 5476 int err;
1da177e4
LT
5477 unsigned int restart_timer;
5478
7faa006f 5479 tg3_full_lock(tp, 0);
7faa006f
MC
5480
5481 if (!netif_running(tp->dev)) {
7faa006f
MC
5482 tg3_full_unlock(tp);
5483 return;
5484 }
5485
5486 tg3_full_unlock(tp);
5487
b02fd9e3
MC
5488 tg3_phy_stop(tp);
5489
1da177e4
LT
5490 tg3_netif_stop(tp);
5491
f47c11ee 5492 tg3_full_lock(tp, 1);
1da177e4
LT
5493
5494 restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
5495 tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
5496
df3e6548
MC
5497 if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
5498 tp->write32_tx_mbox = tg3_write32_tx_mbox;
5499 tp->write32_rx_mbox = tg3_write_flush_reg32;
5500 tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
5501 tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
5502 }
5503
944d980e 5504 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
b02fd9e3
MC
5505 err = tg3_init_hw(tp, 1);
5506 if (err)
b9ec6c1b 5507 goto out;
1da177e4
LT
5508
5509 tg3_netif_start(tp);
5510
1da177e4
LT
5511 if (restart_timer)
5512 mod_timer(&tp->timer, jiffies + 1);
7faa006f 5513
b9ec6c1b 5514out:
7faa006f 5515 tg3_full_unlock(tp);
b02fd9e3
MC
5516
5517 if (!err)
5518 tg3_phy_start(tp);
1da177e4
LT
5519}
5520
b0408751
MC
5521static void tg3_dump_short_state(struct tg3 *tp)
5522{
05dbe005
JP
5523 netdev_err(tp->dev, "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
5524 tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
5525 netdev_err(tp->dev, "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
5526 tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
b0408751
MC
5527}
5528
1da177e4
LT
5529static void tg3_tx_timeout(struct net_device *dev)
5530{
5531 struct tg3 *tp = netdev_priv(dev);
5532
b0408751 5533 if (netif_msg_tx_err(tp)) {
05dbe005 5534 netdev_err(dev, "transmit timed out, resetting\n");
b0408751
MC
5535 tg3_dump_short_state(tp);
5536 }
1da177e4
LT
5537
5538 schedule_work(&tp->reset_task);
5539}
5540
c58ec932
MC
5541/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
5542static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
5543{
5544 u32 base = (u32) mapping & 0xffffffff;
5545
807540ba 5546 return (base > 0xffffdcc0) && (base + len + 8 < base);
c58ec932
MC
5547}
5548
72f2afb8
MC
5549/* Test for DMA addresses > 40-bit */
5550static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
5551 int len)
5552{
5553#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
6728a8e2 5554 if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
807540ba 5555 return ((u64) mapping + len) > DMA_BIT_MASK(40);
72f2afb8
MC
5556 return 0;
5557#else
5558 return 0;
5559#endif
5560}
5561
f3f3f27e 5562static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
1da177e4 5563
72f2afb8 5564/* Workaround 4GB and 40-bit hardware DMA bugs. */
24f4efd4
MC
5565static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
5566 struct sk_buff *skb, u32 last_plus_one,
5567 u32 *start, u32 base_flags, u32 mss)
1da177e4 5568{
24f4efd4 5569 struct tg3 *tp = tnapi->tp;
41588ba1 5570 struct sk_buff *new_skb;
c58ec932 5571 dma_addr_t new_addr = 0;
1da177e4 5572 u32 entry = *start;
c58ec932 5573 int i, ret = 0;
1da177e4 5574
41588ba1
MC
5575 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
5576 new_skb = skb_copy(skb, GFP_ATOMIC);
5577 else {
5578 int more_headroom = 4 - ((unsigned long)skb->data & 3);
5579
5580 new_skb = skb_copy_expand(skb,
5581 skb_headroom(skb) + more_headroom,
5582 skb_tailroom(skb), GFP_ATOMIC);
5583 }
5584
1da177e4 5585 if (!new_skb) {
c58ec932
MC
5586 ret = -1;
5587 } else {
5588 /* New SKB is guaranteed to be linear. */
5589 entry = *start;
f4188d8a
AD
5590 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
5591 PCI_DMA_TODEVICE);
5592 /* Make sure the mapping succeeded */
5593 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
5594 ret = -1;
5595 dev_kfree_skb(new_skb);
5596 new_skb = NULL;
90079ce8 5597
c58ec932
MC
5598 /* Make sure new skb does not cross any 4G boundaries.
5599 * Drop the packet if it does.
5600 */
f4188d8a
AD
5601 } else if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
5602 tg3_4g_overflow_test(new_addr, new_skb->len)) {
5603 pci_unmap_single(tp->pdev, new_addr, new_skb->len,
5604 PCI_DMA_TODEVICE);
c58ec932
MC
5605 ret = -1;
5606 dev_kfree_skb(new_skb);
5607 new_skb = NULL;
5608 } else {
f3f3f27e 5609 tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
c58ec932
MC
5610 base_flags, 1 | (mss << 1));
5611 *start = NEXT_TX(entry);
5612 }
1da177e4
LT
5613 }
5614
1da177e4
LT
5615 /* Now clean up the sw ring entries. */
5616 i = 0;
5617 while (entry != last_plus_one) {
f4188d8a
AD
5618 int len;
5619
f3f3f27e 5620 if (i == 0)
f4188d8a 5621 len = skb_headlen(skb);
f3f3f27e 5622 else
f4188d8a
AD
5623 len = skb_shinfo(skb)->frags[i-1].size;
5624
5625 pci_unmap_single(tp->pdev,
4e5e4f0d 5626 dma_unmap_addr(&tnapi->tx_buffers[entry],
f4188d8a
AD
5627 mapping),
5628 len, PCI_DMA_TODEVICE);
5629 if (i == 0) {
5630 tnapi->tx_buffers[entry].skb = new_skb;
4e5e4f0d 5631 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a
AD
5632 new_addr);
5633 } else {
f3f3f27e 5634 tnapi->tx_buffers[entry].skb = NULL;
f4188d8a 5635 }
1da177e4
LT
5636 entry = NEXT_TX(entry);
5637 i++;
5638 }
5639
5640 dev_kfree_skb(skb);
5641
c58ec932 5642 return ret;
1da177e4
LT
5643}
5644
f3f3f27e 5645static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
1da177e4
LT
5646 dma_addr_t mapping, int len, u32 flags,
5647 u32 mss_and_is_end)
5648{
f3f3f27e 5649 struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
1da177e4
LT
5650 int is_end = (mss_and_is_end & 0x1);
5651 u32 mss = (mss_and_is_end >> 1);
5652 u32 vlan_tag = 0;
5653
5654 if (is_end)
5655 flags |= TXD_FLAG_END;
5656 if (flags & TXD_FLAG_VLAN) {
5657 vlan_tag = flags >> 16;
5658 flags &= 0xffff;
5659 }
5660 vlan_tag |= (mss << TXD_MSS_SHIFT);
5661
5662 txd->addr_hi = ((u64) mapping >> 32);
5663 txd->addr_lo = ((u64) mapping & 0xffffffff);
5664 txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
5665 txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
5666}
5667
5a6f3074 5668/* hard_start_xmit for devices that don't have any bugs and
e849cdc3 5669 * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
5a6f3074 5670 */
61357325
SH
5671static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
5672 struct net_device *dev)
5a6f3074
MC
5673{
5674 struct tg3 *tp = netdev_priv(dev);
5a6f3074 5675 u32 len, entry, base_flags, mss;
90079ce8 5676 dma_addr_t mapping;
fe5f5787
MC
5677 struct tg3_napi *tnapi;
5678 struct netdev_queue *txq;
f4188d8a
AD
5679 unsigned int i, last;
5680
fe5f5787
MC
5681 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
5682 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
19cfaecc 5683 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
fe5f5787 5684 tnapi++;
5a6f3074 5685
00b70504 5686 /* We are running in BH disabled context with netif_tx_lock
bea3348e 5687 * and TX reclaim runs via tp->napi.poll inside of a software
5a6f3074
MC
5688 * interrupt. Furthermore, IRQ processing runs lockless so we have
5689 * no IRQ context deadlocks to worry about either. Rejoice!
5690 */
f3f3f27e 5691 if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
fe5f5787
MC
5692 if (!netif_tx_queue_stopped(txq)) {
5693 netif_tx_stop_queue(txq);
5a6f3074
MC
5694
5695 /* This is a hard error, log it. */
5129c3a3
MC
5696 netdev_err(dev,
5697 "BUG! Tx Ring full when queue awake!\n");
5a6f3074 5698 }
5a6f3074
MC
5699 return NETDEV_TX_BUSY;
5700 }
5701
f3f3f27e 5702 entry = tnapi->tx_prod;
5a6f3074 5703 base_flags = 0;
be98da6a
MC
5704 mss = skb_shinfo(skb)->gso_size;
5705 if (mss) {
5a6f3074 5706 int tcp_opt_len, ip_tcp_len;
f6eb9b1f 5707 u32 hdrlen;
5a6f3074
MC
5708
5709 if (skb_header_cloned(skb) &&
5710 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
5711 dev_kfree_skb(skb);
5712 goto out_unlock;
5713 }
5714
02e96080 5715 if (skb_is_gso_v6(skb)) {
f6eb9b1f 5716 hdrlen = skb_headlen(skb) - ETH_HLEN;
02e96080 5717 } else {
eddc9ec5
ACM
5718 struct iphdr *iph = ip_hdr(skb);
5719
ab6a5bb6 5720 tcp_opt_len = tcp_optlen(skb);
c9bdd4b5 5721 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
b0026624 5722
eddc9ec5
ACM
5723 iph->check = 0;
5724 iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
f6eb9b1f 5725 hdrlen = ip_tcp_len + tcp_opt_len;
b0026624 5726 }
5a6f3074 5727
e849cdc3 5728 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
f6eb9b1f
MC
5729 mss |= (hdrlen & 0xc) << 12;
5730 if (hdrlen & 0x10)
5731 base_flags |= 0x00000010;
5732 base_flags |= (hdrlen & 0x3e0) << 5;
5733 } else
5734 mss |= hdrlen << 9;
5735
5a6f3074
MC
5736 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
5737 TXD_FLAG_CPU_POST_DMA);
5738
aa8223c7 5739 tcp_hdr(skb)->check = 0;
5a6f3074 5740
859a5887 5741 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
5a6f3074 5742 base_flags |= TXD_FLAG_TCPUDP_CSUM;
859a5887
MC
5743 }
5744
5a6f3074 5745#if TG3_VLAN_TAG_USED
eab6d18d 5746 if (vlan_tx_tag_present(skb))
5a6f3074
MC
5747 base_flags |= (TXD_FLAG_VLAN |
5748 (vlan_tx_tag_get(skb) << 16));
5749#endif
5750
f4188d8a
AD
5751 len = skb_headlen(skb);
5752
5753 /* Queue skb data, a.k.a. the main skb fragment. */
5754 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
5755 if (pci_dma_mapping_error(tp->pdev, mapping)) {
90079ce8
DM
5756 dev_kfree_skb(skb);
5757 goto out_unlock;
5758 }
5759
f3f3f27e 5760 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 5761 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
fe5f5787 5762
b703df6f 5763 if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
f6eb9b1f
MC
5764 !mss && skb->len > ETH_DATA_LEN)
5765 base_flags |= TXD_FLAG_JMB_PKT;
5766
f3f3f27e 5767 tg3_set_txd(tnapi, entry, mapping, len, base_flags,
5a6f3074
MC
5768 (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
5769
5770 entry = NEXT_TX(entry);
5771
5772 /* Now loop through additional data fragments, and queue them. */
5773 if (skb_shinfo(skb)->nr_frags > 0) {
5a6f3074
MC
5774 last = skb_shinfo(skb)->nr_frags - 1;
5775 for (i = 0; i <= last; i++) {
5776 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5777
5778 len = frag->size;
f4188d8a
AD
5779 mapping = pci_map_page(tp->pdev,
5780 frag->page,
5781 frag->page_offset,
5782 len, PCI_DMA_TODEVICE);
5783 if (pci_dma_mapping_error(tp->pdev, mapping))
5784 goto dma_error;
5785
f3f3f27e 5786 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 5787 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a 5788 mapping);
5a6f3074 5789
f3f3f27e 5790 tg3_set_txd(tnapi, entry, mapping, len,
5a6f3074
MC
5791 base_flags, (i == last) | (mss << 1));
5792
5793 entry = NEXT_TX(entry);
5794 }
5795 }
5796
5797 /* Packets are ready, update Tx producer idx local and on card. */
f3f3f27e 5798 tw32_tx_mbox(tnapi->prodmbox, entry);
5a6f3074 5799
f3f3f27e
MC
5800 tnapi->tx_prod = entry;
5801 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
fe5f5787 5802 netif_tx_stop_queue(txq);
f65aac16
MC
5803
5804 /* netif_tx_stop_queue() must be done before checking
5805 * checking tx index in tg3_tx_avail() below, because in
5806 * tg3_tx(), we update tx index before checking for
5807 * netif_tx_queue_stopped().
5808 */
5809 smp_mb();
f3f3f27e 5810 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
fe5f5787 5811 netif_tx_wake_queue(txq);
5a6f3074
MC
5812 }
5813
5814out_unlock:
cdd0db05 5815 mmiowb();
5a6f3074
MC
5816
5817 return NETDEV_TX_OK;
f4188d8a
AD
5818
5819dma_error:
5820 last = i;
5821 entry = tnapi->tx_prod;
5822 tnapi->tx_buffers[entry].skb = NULL;
5823 pci_unmap_single(tp->pdev,
4e5e4f0d 5824 dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
f4188d8a
AD
5825 skb_headlen(skb),
5826 PCI_DMA_TODEVICE);
5827 for (i = 0; i <= last; i++) {
5828 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5829 entry = NEXT_TX(entry);
5830
5831 pci_unmap_page(tp->pdev,
4e5e4f0d 5832 dma_unmap_addr(&tnapi->tx_buffers[entry],
f4188d8a
AD
5833 mapping),
5834 frag->size, PCI_DMA_TODEVICE);
5835 }
5836
5837 dev_kfree_skb(skb);
5838 return NETDEV_TX_OK;
5a6f3074
MC
5839}
5840
61357325
SH
5841static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
5842 struct net_device *);
52c0fd83
MC
5843
5844/* Use GSO to workaround a rare TSO bug that may be triggered when the
5845 * TSO header is greater than 80 bytes.
5846 */
5847static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
5848{
5849 struct sk_buff *segs, *nskb;
f3f3f27e 5850 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
52c0fd83
MC
5851
5852 /* Estimate the number of fragments in the worst case */
f3f3f27e 5853 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
52c0fd83 5854 netif_stop_queue(tp->dev);
f65aac16
MC
5855
5856 /* netif_tx_stop_queue() must be done before checking
5857 * checking tx index in tg3_tx_avail() below, because in
5858 * tg3_tx(), we update tx index before checking for
5859 * netif_tx_queue_stopped().
5860 */
5861 smp_mb();
f3f3f27e 5862 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
7f62ad5d
MC
5863 return NETDEV_TX_BUSY;
5864
5865 netif_wake_queue(tp->dev);
52c0fd83
MC
5866 }
5867
5868 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
801678c5 5869 if (IS_ERR(segs))
52c0fd83
MC
5870 goto tg3_tso_bug_end;
5871
5872 do {
5873 nskb = segs;
5874 segs = segs->next;
5875 nskb->next = NULL;
5876 tg3_start_xmit_dma_bug(nskb, tp->dev);
5877 } while (segs);
5878
5879tg3_tso_bug_end:
5880 dev_kfree_skb(skb);
5881
5882 return NETDEV_TX_OK;
5883}
52c0fd83 5884
5a6f3074
MC
5885/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
5886 * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
5887 */
61357325
SH
5888static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
5889 struct net_device *dev)
1da177e4
LT
5890{
5891 struct tg3 *tp = netdev_priv(dev);
1da177e4
LT
5892 u32 len, entry, base_flags, mss;
5893 int would_hit_hwbug;
90079ce8 5894 dma_addr_t mapping;
24f4efd4
MC
5895 struct tg3_napi *tnapi;
5896 struct netdev_queue *txq;
f4188d8a
AD
5897 unsigned int i, last;
5898
24f4efd4
MC
5899 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
5900 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
19cfaecc 5901 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
24f4efd4 5902 tnapi++;
1da177e4 5903
00b70504 5904 /* We are running in BH disabled context with netif_tx_lock
bea3348e 5905 * and TX reclaim runs via tp->napi.poll inside of a software
f47c11ee
DM
5906 * interrupt. Furthermore, IRQ processing runs lockless so we have
5907 * no IRQ context deadlocks to worry about either. Rejoice!
1da177e4 5908 */
f3f3f27e 5909 if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
24f4efd4
MC
5910 if (!netif_tx_queue_stopped(txq)) {
5911 netif_tx_stop_queue(txq);
1f064a87
SH
5912
5913 /* This is a hard error, log it. */
5129c3a3
MC
5914 netdev_err(dev,
5915 "BUG! Tx Ring full when queue awake!\n");
1f064a87 5916 }
1da177e4
LT
5917 return NETDEV_TX_BUSY;
5918 }
5919
f3f3f27e 5920 entry = tnapi->tx_prod;
1da177e4 5921 base_flags = 0;
84fa7933 5922 if (skb->ip_summed == CHECKSUM_PARTIAL)
1da177e4 5923 base_flags |= TXD_FLAG_TCPUDP_CSUM;
24f4efd4 5924
be98da6a
MC
5925 mss = skb_shinfo(skb)->gso_size;
5926 if (mss) {
eddc9ec5 5927 struct iphdr *iph;
34195c3d 5928 u32 tcp_opt_len, hdr_len;
1da177e4
LT
5929
5930 if (skb_header_cloned(skb) &&
5931 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
5932 dev_kfree_skb(skb);
5933 goto out_unlock;
5934 }
5935
34195c3d 5936 iph = ip_hdr(skb);
ab6a5bb6 5937 tcp_opt_len = tcp_optlen(skb);
1da177e4 5938
02e96080 5939 if (skb_is_gso_v6(skb)) {
34195c3d
MC
5940 hdr_len = skb_headlen(skb) - ETH_HLEN;
5941 } else {
5942 u32 ip_tcp_len;
5943
5944 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
5945 hdr_len = ip_tcp_len + tcp_opt_len;
5946
5947 iph->check = 0;
5948 iph->tot_len = htons(mss + hdr_len);
5949 }
5950
52c0fd83 5951 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
7f62ad5d 5952 (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
de6f31eb 5953 return tg3_tso_bug(tp, skb);
52c0fd83 5954
1da177e4
LT
5955 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
5956 TXD_FLAG_CPU_POST_DMA);
5957
1da177e4 5958 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
aa8223c7 5959 tcp_hdr(skb)->check = 0;
1da177e4 5960 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
aa8223c7
ACM
5961 } else
5962 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
5963 iph->daddr, 0,
5964 IPPROTO_TCP,
5965 0);
1da177e4 5966
615774fe
MC
5967 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
5968 mss |= (hdr_len & 0xc) << 12;
5969 if (hdr_len & 0x10)
5970 base_flags |= 0x00000010;
5971 base_flags |= (hdr_len & 0x3e0) << 5;
5972 } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
92c6b8d1
MC
5973 mss |= hdr_len << 9;
5974 else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
5975 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
eddc9ec5 5976 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
5977 int tsflags;
5978
eddc9ec5 5979 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
5980 mss |= (tsflags << 11);
5981 }
5982 } else {
eddc9ec5 5983 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
5984 int tsflags;
5985
eddc9ec5 5986 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
5987 base_flags |= tsflags << 12;
5988 }
5989 }
5990 }
1da177e4 5991#if TG3_VLAN_TAG_USED
eab6d18d 5992 if (vlan_tx_tag_present(skb))
1da177e4
LT
5993 base_flags |= (TXD_FLAG_VLAN |
5994 (vlan_tx_tag_get(skb) << 16));
5995#endif
5996
b703df6f 5997 if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
615774fe
MC
5998 !mss && skb->len > ETH_DATA_LEN)
5999 base_flags |= TXD_FLAG_JMB_PKT;
6000
f4188d8a
AD
6001 len = skb_headlen(skb);
6002
6003 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
6004 if (pci_dma_mapping_error(tp->pdev, mapping)) {
90079ce8
DM
6005 dev_kfree_skb(skb);
6006 goto out_unlock;
6007 }
6008
f3f3f27e 6009 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 6010 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
1da177e4
LT
6011
6012 would_hit_hwbug = 0;
6013
92c6b8d1
MC
6014 if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
6015 would_hit_hwbug = 1;
6016
0e1406dd
MC
6017 if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
6018 tg3_4g_overflow_test(mapping, len))
6019 would_hit_hwbug = 1;
6020
6021 if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
6022 tg3_40bit_overflow_test(tp, mapping, len))
41588ba1 6023 would_hit_hwbug = 1;
0e1406dd
MC
6024
6025 if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
c58ec932 6026 would_hit_hwbug = 1;
1da177e4 6027
f3f3f27e 6028 tg3_set_txd(tnapi, entry, mapping, len, base_flags,
1da177e4
LT
6029 (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
6030
6031 entry = NEXT_TX(entry);
6032
6033 /* Now loop through additional data fragments, and queue them. */
6034 if (skb_shinfo(skb)->nr_frags > 0) {
1da177e4
LT
6035 last = skb_shinfo(skb)->nr_frags - 1;
6036 for (i = 0; i <= last; i++) {
6037 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6038
6039 len = frag->size;
f4188d8a
AD
6040 mapping = pci_map_page(tp->pdev,
6041 frag->page,
6042 frag->page_offset,
6043 len, PCI_DMA_TODEVICE);
1da177e4 6044
f3f3f27e 6045 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 6046 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a
AD
6047 mapping);
6048 if (pci_dma_mapping_error(tp->pdev, mapping))
6049 goto dma_error;
1da177e4 6050
92c6b8d1
MC
6051 if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
6052 len <= 8)
6053 would_hit_hwbug = 1;
6054
0e1406dd
MC
6055 if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
6056 tg3_4g_overflow_test(mapping, len))
c58ec932 6057 would_hit_hwbug = 1;
1da177e4 6058
0e1406dd
MC
6059 if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
6060 tg3_40bit_overflow_test(tp, mapping, len))
72f2afb8
MC
6061 would_hit_hwbug = 1;
6062
1da177e4 6063 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
f3f3f27e 6064 tg3_set_txd(tnapi, entry, mapping, len,
1da177e4
LT
6065 base_flags, (i == last)|(mss << 1));
6066 else
f3f3f27e 6067 tg3_set_txd(tnapi, entry, mapping, len,
1da177e4
LT
6068 base_flags, (i == last));
6069
6070 entry = NEXT_TX(entry);
6071 }
6072 }
6073
6074 if (would_hit_hwbug) {
6075 u32 last_plus_one = entry;
6076 u32 start;
1da177e4 6077
c58ec932
MC
6078 start = entry - 1 - skb_shinfo(skb)->nr_frags;
6079 start &= (TG3_TX_RING_SIZE - 1);
1da177e4
LT
6080
6081 /* If the workaround fails due to memory/mapping
6082 * failure, silently drop this packet.
6083 */
24f4efd4 6084 if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
c58ec932 6085 &start, base_flags, mss))
1da177e4
LT
6086 goto out_unlock;
6087
6088 entry = start;
6089 }
6090
6091 /* Packets are ready, update Tx producer idx local and on card. */
24f4efd4 6092 tw32_tx_mbox(tnapi->prodmbox, entry);
1da177e4 6093
f3f3f27e
MC
6094 tnapi->tx_prod = entry;
6095 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
24f4efd4 6096 netif_tx_stop_queue(txq);
f65aac16
MC
6097
6098 /* netif_tx_stop_queue() must be done before checking
6099 * checking tx index in tg3_tx_avail() below, because in
6100 * tg3_tx(), we update tx index before checking for
6101 * netif_tx_queue_stopped().
6102 */
6103 smp_mb();
f3f3f27e 6104 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
24f4efd4 6105 netif_tx_wake_queue(txq);
51b91468 6106 }
1da177e4
LT
6107
6108out_unlock:
cdd0db05 6109 mmiowb();
1da177e4
LT
6110
6111 return NETDEV_TX_OK;
f4188d8a
AD
6112
6113dma_error:
6114 last = i;
6115 entry = tnapi->tx_prod;
6116 tnapi->tx_buffers[entry].skb = NULL;
6117 pci_unmap_single(tp->pdev,
4e5e4f0d 6118 dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
f4188d8a
AD
6119 skb_headlen(skb),
6120 PCI_DMA_TODEVICE);
6121 for (i = 0; i <= last; i++) {
6122 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6123 entry = NEXT_TX(entry);
6124
6125 pci_unmap_page(tp->pdev,
4e5e4f0d 6126 dma_unmap_addr(&tnapi->tx_buffers[entry],
f4188d8a
AD
6127 mapping),
6128 frag->size, PCI_DMA_TODEVICE);
6129 }
6130
6131 dev_kfree_skb(skb);
6132 return NETDEV_TX_OK;
1da177e4
LT
6133}
6134
6135static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
6136 int new_mtu)
6137{
6138 dev->mtu = new_mtu;
6139
ef7f5ec0 6140 if (new_mtu > ETH_DATA_LEN) {
a4e2b347 6141 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
ef7f5ec0
MC
6142 tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
6143 ethtool_op_set_tso(dev, 0);
859a5887 6144 } else {
ef7f5ec0 6145 tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
859a5887 6146 }
ef7f5ec0 6147 } else {
a4e2b347 6148 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
ef7f5ec0 6149 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
0f893dc6 6150 tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
ef7f5ec0 6151 }
1da177e4
LT
6152}
6153
6154static int tg3_change_mtu(struct net_device *dev, int new_mtu)
6155{
6156 struct tg3 *tp = netdev_priv(dev);
b9ec6c1b 6157 int err;
1da177e4
LT
6158
6159 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
6160 return -EINVAL;
6161
6162 if (!netif_running(dev)) {
6163 /* We'll just catch it later when the
6164 * device is up'd.
6165 */
6166 tg3_set_mtu(dev, tp, new_mtu);
6167 return 0;
6168 }
6169
b02fd9e3
MC
6170 tg3_phy_stop(tp);
6171
1da177e4 6172 tg3_netif_stop(tp);
f47c11ee
DM
6173
6174 tg3_full_lock(tp, 1);
1da177e4 6175
944d980e 6176 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
6177
6178 tg3_set_mtu(dev, tp, new_mtu);
6179
b9ec6c1b 6180 err = tg3_restart_hw(tp, 0);
1da177e4 6181
b9ec6c1b
MC
6182 if (!err)
6183 tg3_netif_start(tp);
1da177e4 6184
f47c11ee 6185 tg3_full_unlock(tp);
1da177e4 6186
b02fd9e3
MC
6187 if (!err)
6188 tg3_phy_start(tp);
6189
b9ec6c1b 6190 return err;
1da177e4
LT
6191}
6192
21f581a5
MC
6193static void tg3_rx_prodring_free(struct tg3 *tp,
6194 struct tg3_rx_prodring_set *tpr)
1da177e4 6195{
1da177e4
LT
6196 int i;
6197
8fea32b9 6198 if (tpr != &tp->napi[0].prodring) {
b196c7e4 6199 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
2c49a44d 6200 i = (i + 1) & tp->rx_std_ring_mask)
b196c7e4
MC
6201 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6202 tp->rx_pkt_map_sz);
6203
6204 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
6205 for (i = tpr->rx_jmb_cons_idx;
6206 i != tpr->rx_jmb_prod_idx;
2c49a44d 6207 i = (i + 1) & tp->rx_jmb_ring_mask) {
b196c7e4
MC
6208 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6209 TG3_RX_JMB_MAP_SZ);
6210 }
6211 }
6212
2b2cdb65 6213 return;
b196c7e4 6214 }
1da177e4 6215
2c49a44d 6216 for (i = 0; i <= tp->rx_std_ring_mask; i++)
2b2cdb65
MC
6217 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6218 tp->rx_pkt_map_sz);
1da177e4 6219
48035728
MC
6220 if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
6221 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
2c49a44d 6222 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
2b2cdb65
MC
6223 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6224 TG3_RX_JMB_MAP_SZ);
1da177e4
LT
6225 }
6226}
6227
c6cdf436 6228/* Initialize rx rings for packet processing.
1da177e4
LT
6229 *
6230 * The chip has been shut down and the driver detached from
6231 * the networking, so no interrupts or new tx packets will
6232 * end up in the driver. tp->{tx,}lock are held and thus
6233 * we may not sleep.
6234 */
21f581a5
MC
6235static int tg3_rx_prodring_alloc(struct tg3 *tp,
6236 struct tg3_rx_prodring_set *tpr)
1da177e4 6237{
287be12e 6238 u32 i, rx_pkt_dma_sz;
1da177e4 6239
b196c7e4
MC
6240 tpr->rx_std_cons_idx = 0;
6241 tpr->rx_std_prod_idx = 0;
6242 tpr->rx_jmb_cons_idx = 0;
6243 tpr->rx_jmb_prod_idx = 0;
6244
8fea32b9 6245 if (tpr != &tp->napi[0].prodring) {
2c49a44d
MC
6246 memset(&tpr->rx_std_buffers[0], 0,
6247 TG3_RX_STD_BUFF_RING_SIZE(tp));
48035728 6248 if (tpr->rx_jmb_buffers)
2b2cdb65 6249 memset(&tpr->rx_jmb_buffers[0], 0,
2c49a44d 6250 TG3_RX_JMB_BUFF_RING_SIZE(tp));
2b2cdb65
MC
6251 goto done;
6252 }
6253
1da177e4 6254 /* Zero out all descriptors. */
2c49a44d 6255 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
1da177e4 6256
287be12e 6257 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
a4e2b347 6258 if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
287be12e
MC
6259 tp->dev->mtu > ETH_DATA_LEN)
6260 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
6261 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
7e72aad4 6262
1da177e4
LT
6263 /* Initialize invariants of the rings, we only set this
6264 * stuff once. This works because the card does not
6265 * write into the rx buffer posting rings.
6266 */
2c49a44d 6267 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
1da177e4
LT
6268 struct tg3_rx_buffer_desc *rxd;
6269
21f581a5 6270 rxd = &tpr->rx_std[i];
287be12e 6271 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
1da177e4
LT
6272 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
6273 rxd->opaque = (RXD_OPAQUE_RING_STD |
6274 (i << RXD_OPAQUE_INDEX_SHIFT));
6275 }
6276
1da177e4
LT
6277 /* Now allocate fresh SKBs for each rx ring. */
6278 for (i = 0; i < tp->rx_pending; i++) {
86b21e59 6279 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
5129c3a3
MC
6280 netdev_warn(tp->dev,
6281 "Using a smaller RX standard ring. Only "
6282 "%d out of %d buffers were allocated "
6283 "successfully\n", i, tp->rx_pending);
32d8c572 6284 if (i == 0)
cf7a7298 6285 goto initfail;
32d8c572 6286 tp->rx_pending = i;
1da177e4 6287 break;
32d8c572 6288 }
1da177e4
LT
6289 }
6290
48035728
MC
6291 if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ||
6292 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
cf7a7298
MC
6293 goto done;
6294
2c49a44d 6295 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
cf7a7298 6296
0d86df80
MC
6297 if (!(tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE))
6298 goto done;
cf7a7298 6299
2c49a44d 6300 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
0d86df80
MC
6301 struct tg3_rx_buffer_desc *rxd;
6302
6303 rxd = &tpr->rx_jmb[i].std;
6304 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
6305 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
6306 RXD_FLAG_JUMBO;
6307 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
6308 (i << RXD_OPAQUE_INDEX_SHIFT));
6309 }
6310
6311 for (i = 0; i < tp->rx_jumbo_pending; i++) {
6312 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
5129c3a3
MC
6313 netdev_warn(tp->dev,
6314 "Using a smaller RX jumbo ring. Only %d "
6315 "out of %d buffers were allocated "
6316 "successfully\n", i, tp->rx_jumbo_pending);
0d86df80
MC
6317 if (i == 0)
6318 goto initfail;
6319 tp->rx_jumbo_pending = i;
6320 break;
1da177e4
LT
6321 }
6322 }
cf7a7298
MC
6323
6324done:
32d8c572 6325 return 0;
cf7a7298
MC
6326
6327initfail:
21f581a5 6328 tg3_rx_prodring_free(tp, tpr);
cf7a7298 6329 return -ENOMEM;
1da177e4
LT
6330}
6331
21f581a5
MC
6332static void tg3_rx_prodring_fini(struct tg3 *tp,
6333 struct tg3_rx_prodring_set *tpr)
1da177e4 6334{
21f581a5
MC
6335 kfree(tpr->rx_std_buffers);
6336 tpr->rx_std_buffers = NULL;
6337 kfree(tpr->rx_jmb_buffers);
6338 tpr->rx_jmb_buffers = NULL;
6339 if (tpr->rx_std) {
4bae65c8
MC
6340 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
6341 tpr->rx_std, tpr->rx_std_mapping);
21f581a5 6342 tpr->rx_std = NULL;
1da177e4 6343 }
21f581a5 6344 if (tpr->rx_jmb) {
4bae65c8
MC
6345 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
6346 tpr->rx_jmb, tpr->rx_jmb_mapping);
21f581a5 6347 tpr->rx_jmb = NULL;
1da177e4 6348 }
cf7a7298
MC
6349}
6350
21f581a5
MC
6351static int tg3_rx_prodring_init(struct tg3 *tp,
6352 struct tg3_rx_prodring_set *tpr)
cf7a7298 6353{
2c49a44d
MC
6354 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
6355 GFP_KERNEL);
21f581a5 6356 if (!tpr->rx_std_buffers)
cf7a7298
MC
6357 return -ENOMEM;
6358
4bae65c8
MC
6359 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
6360 TG3_RX_STD_RING_BYTES(tp),
6361 &tpr->rx_std_mapping,
6362 GFP_KERNEL);
21f581a5 6363 if (!tpr->rx_std)
cf7a7298
MC
6364 goto err_out;
6365
48035728
MC
6366 if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
6367 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
2c49a44d 6368 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
21f581a5
MC
6369 GFP_KERNEL);
6370 if (!tpr->rx_jmb_buffers)
cf7a7298
MC
6371 goto err_out;
6372
4bae65c8
MC
6373 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
6374 TG3_RX_JMB_RING_BYTES(tp),
6375 &tpr->rx_jmb_mapping,
6376 GFP_KERNEL);
21f581a5 6377 if (!tpr->rx_jmb)
cf7a7298
MC
6378 goto err_out;
6379 }
6380
6381 return 0;
6382
6383err_out:
21f581a5 6384 tg3_rx_prodring_fini(tp, tpr);
cf7a7298
MC
6385 return -ENOMEM;
6386}
6387
6388/* Free up pending packets in all rx/tx rings.
6389 *
6390 * The chip has been shut down and the driver detached from
6391 * the networking, so no interrupts or new tx packets will
6392 * end up in the driver. tp->{tx,}lock is not held and we are not
6393 * in an interrupt context and thus may sleep.
6394 */
6395static void tg3_free_rings(struct tg3 *tp)
6396{
f77a6a8e 6397 int i, j;
cf7a7298 6398
f77a6a8e
MC
6399 for (j = 0; j < tp->irq_cnt; j++) {
6400 struct tg3_napi *tnapi = &tp->napi[j];
cf7a7298 6401
8fea32b9 6402 tg3_rx_prodring_free(tp, &tnapi->prodring);
b28f6428 6403
0c1d0e2b
MC
6404 if (!tnapi->tx_buffers)
6405 continue;
6406
f77a6a8e 6407 for (i = 0; i < TG3_TX_RING_SIZE; ) {
f4188d8a 6408 struct ring_info *txp;
f77a6a8e 6409 struct sk_buff *skb;
f4188d8a 6410 unsigned int k;
cf7a7298 6411
f77a6a8e
MC
6412 txp = &tnapi->tx_buffers[i];
6413 skb = txp->skb;
cf7a7298 6414
f77a6a8e
MC
6415 if (skb == NULL) {
6416 i++;
6417 continue;
6418 }
cf7a7298 6419
f4188d8a 6420 pci_unmap_single(tp->pdev,
4e5e4f0d 6421 dma_unmap_addr(txp, mapping),
f4188d8a
AD
6422 skb_headlen(skb),
6423 PCI_DMA_TODEVICE);
f77a6a8e 6424 txp->skb = NULL;
cf7a7298 6425
f4188d8a
AD
6426 i++;
6427
6428 for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
6429 txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
6430 pci_unmap_page(tp->pdev,
4e5e4f0d 6431 dma_unmap_addr(txp, mapping),
f4188d8a
AD
6432 skb_shinfo(skb)->frags[k].size,
6433 PCI_DMA_TODEVICE);
6434 i++;
6435 }
f77a6a8e
MC
6436
6437 dev_kfree_skb_any(skb);
6438 }
2b2cdb65 6439 }
cf7a7298
MC
6440}
6441
6442/* Initialize tx/rx rings for packet processing.
6443 *
6444 * The chip has been shut down and the driver detached from
6445 * the networking, so no interrupts or new tx packets will
6446 * end up in the driver. tp->{tx,}lock are held and thus
6447 * we may not sleep.
6448 */
6449static int tg3_init_rings(struct tg3 *tp)
6450{
f77a6a8e 6451 int i;
72334482 6452
cf7a7298
MC
6453 /* Free up all the SKBs. */
6454 tg3_free_rings(tp);
6455
f77a6a8e
MC
6456 for (i = 0; i < tp->irq_cnt; i++) {
6457 struct tg3_napi *tnapi = &tp->napi[i];
6458
6459 tnapi->last_tag = 0;
6460 tnapi->last_irq_tag = 0;
6461 tnapi->hw_status->status = 0;
6462 tnapi->hw_status->status_tag = 0;
6463 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
cf7a7298 6464
f77a6a8e
MC
6465 tnapi->tx_prod = 0;
6466 tnapi->tx_cons = 0;
0c1d0e2b
MC
6467 if (tnapi->tx_ring)
6468 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
f77a6a8e
MC
6469
6470 tnapi->rx_rcb_ptr = 0;
0c1d0e2b
MC
6471 if (tnapi->rx_rcb)
6472 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
2b2cdb65 6473
8fea32b9 6474 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
e4af1af9 6475 tg3_free_rings(tp);
2b2cdb65 6476 return -ENOMEM;
e4af1af9 6477 }
f77a6a8e 6478 }
72334482 6479
2b2cdb65 6480 return 0;
cf7a7298
MC
6481}
6482
6483/*
6484 * Must not be invoked with interrupt sources disabled and
6485 * the hardware shutdown down.
6486 */
6487static void tg3_free_consistent(struct tg3 *tp)
6488{
f77a6a8e 6489 int i;
898a56f8 6490
f77a6a8e
MC
6491 for (i = 0; i < tp->irq_cnt; i++) {
6492 struct tg3_napi *tnapi = &tp->napi[i];
6493
6494 if (tnapi->tx_ring) {
4bae65c8 6495 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
f77a6a8e
MC
6496 tnapi->tx_ring, tnapi->tx_desc_mapping);
6497 tnapi->tx_ring = NULL;
6498 }
6499
6500 kfree(tnapi->tx_buffers);
6501 tnapi->tx_buffers = NULL;
6502
6503 if (tnapi->rx_rcb) {
4bae65c8
MC
6504 dma_free_coherent(&tp->pdev->dev,
6505 TG3_RX_RCB_RING_BYTES(tp),
6506 tnapi->rx_rcb,
6507 tnapi->rx_rcb_mapping);
f77a6a8e
MC
6508 tnapi->rx_rcb = NULL;
6509 }
6510
8fea32b9
MC
6511 tg3_rx_prodring_fini(tp, &tnapi->prodring);
6512
f77a6a8e 6513 if (tnapi->hw_status) {
4bae65c8
MC
6514 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
6515 tnapi->hw_status,
6516 tnapi->status_mapping);
f77a6a8e
MC
6517 tnapi->hw_status = NULL;
6518 }
1da177e4 6519 }
f77a6a8e 6520
1da177e4 6521 if (tp->hw_stats) {
4bae65c8
MC
6522 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
6523 tp->hw_stats, tp->stats_mapping);
1da177e4
LT
6524 tp->hw_stats = NULL;
6525 }
6526}
6527
6528/*
6529 * Must not be invoked with interrupt sources disabled and
6530 * the hardware shutdown down. Can sleep.
6531 */
6532static int tg3_alloc_consistent(struct tg3 *tp)
6533{
f77a6a8e 6534 int i;
898a56f8 6535
4bae65c8
MC
6536 tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
6537 sizeof(struct tg3_hw_stats),
6538 &tp->stats_mapping,
6539 GFP_KERNEL);
f77a6a8e 6540 if (!tp->hw_stats)
1da177e4
LT
6541 goto err_out;
6542
f77a6a8e 6543 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
1da177e4 6544
f77a6a8e
MC
6545 for (i = 0; i < tp->irq_cnt; i++) {
6546 struct tg3_napi *tnapi = &tp->napi[i];
8d9d7cfc 6547 struct tg3_hw_status *sblk;
1da177e4 6548
4bae65c8
MC
6549 tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
6550 TG3_HW_STATUS_SIZE,
6551 &tnapi->status_mapping,
6552 GFP_KERNEL);
f77a6a8e
MC
6553 if (!tnapi->hw_status)
6554 goto err_out;
898a56f8 6555
f77a6a8e 6556 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8d9d7cfc
MC
6557 sblk = tnapi->hw_status;
6558
8fea32b9
MC
6559 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
6560 goto err_out;
6561
19cfaecc
MC
6562 /* If multivector TSS is enabled, vector 0 does not handle
6563 * tx interrupts. Don't allocate any resources for it.
6564 */
6565 if ((!i && !(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) ||
6566 (i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))) {
6567 tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
6568 TG3_TX_RING_SIZE,
6569 GFP_KERNEL);
6570 if (!tnapi->tx_buffers)
6571 goto err_out;
6572
4bae65c8
MC
6573 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
6574 TG3_TX_RING_BYTES,
6575 &tnapi->tx_desc_mapping,
6576 GFP_KERNEL);
19cfaecc
MC
6577 if (!tnapi->tx_ring)
6578 goto err_out;
6579 }
6580
8d9d7cfc
MC
6581 /*
6582 * When RSS is enabled, the status block format changes
6583 * slightly. The "rx_jumbo_consumer", "reserved",
6584 * and "rx_mini_consumer" members get mapped to the
6585 * other three rx return ring producer indexes.
6586 */
6587 switch (i) {
6588 default:
6589 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
6590 break;
6591 case 2:
6592 tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
6593 break;
6594 case 3:
6595 tnapi->rx_rcb_prod_idx = &sblk->reserved;
6596 break;
6597 case 4:
6598 tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
6599 break;
6600 }
72334482 6601
0c1d0e2b
MC
6602 /*
6603 * If multivector RSS is enabled, vector 0 does not handle
6604 * rx or tx interrupts. Don't allocate any resources for it.
6605 */
6606 if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
6607 continue;
6608
4bae65c8
MC
6609 tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
6610 TG3_RX_RCB_RING_BYTES(tp),
6611 &tnapi->rx_rcb_mapping,
6612 GFP_KERNEL);
f77a6a8e
MC
6613 if (!tnapi->rx_rcb)
6614 goto err_out;
72334482 6615
f77a6a8e 6616 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
f77a6a8e 6617 }
1da177e4
LT
6618
6619 return 0;
6620
6621err_out:
6622 tg3_free_consistent(tp);
6623 return -ENOMEM;
6624}
6625
6626#define MAX_WAIT_CNT 1000
6627
6628/* To stop a block, clear the enable bit and poll till it
6629 * clears. tp->lock is held.
6630 */
b3b7d6be 6631static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
1da177e4
LT
6632{
6633 unsigned int i;
6634 u32 val;
6635
6636 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
6637 switch (ofs) {
6638 case RCVLSC_MODE:
6639 case DMAC_MODE:
6640 case MBFREE_MODE:
6641 case BUFMGR_MODE:
6642 case MEMARB_MODE:
6643 /* We can't enable/disable these bits of the
6644 * 5705/5750, just say success.
6645 */
6646 return 0;
6647
6648 default:
6649 break;
855e1111 6650 }
1da177e4
LT
6651 }
6652
6653 val = tr32(ofs);
6654 val &= ~enable_bit;
6655 tw32_f(ofs, val);
6656
6657 for (i = 0; i < MAX_WAIT_CNT; i++) {
6658 udelay(100);
6659 val = tr32(ofs);
6660 if ((val & enable_bit) == 0)
6661 break;
6662 }
6663
b3b7d6be 6664 if (i == MAX_WAIT_CNT && !silent) {
2445e461
MC
6665 dev_err(&tp->pdev->dev,
6666 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
6667 ofs, enable_bit);
1da177e4
LT
6668 return -ENODEV;
6669 }
6670
6671 return 0;
6672}
6673
6674/* tp->lock is held. */
b3b7d6be 6675static int tg3_abort_hw(struct tg3 *tp, int silent)
1da177e4
LT
6676{
6677 int i, err;
6678
6679 tg3_disable_ints(tp);
6680
6681 tp->rx_mode &= ~RX_MODE_ENABLE;
6682 tw32_f(MAC_RX_MODE, tp->rx_mode);
6683 udelay(10);
6684
b3b7d6be
DM
6685 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
6686 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
6687 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
6688 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
6689 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
6690 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
6691
6692 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
6693 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
6694 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
6695 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
6696 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
6697 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
6698 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
1da177e4
LT
6699
6700 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
6701 tw32_f(MAC_MODE, tp->mac_mode);
6702 udelay(40);
6703
6704 tp->tx_mode &= ~TX_MODE_ENABLE;
6705 tw32_f(MAC_TX_MODE, tp->tx_mode);
6706
6707 for (i = 0; i < MAX_WAIT_CNT; i++) {
6708 udelay(100);
6709 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
6710 break;
6711 }
6712 if (i >= MAX_WAIT_CNT) {
ab96b241
MC
6713 dev_err(&tp->pdev->dev,
6714 "%s timed out, TX_MODE_ENABLE will not clear "
6715 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
e6de8ad1 6716 err |= -ENODEV;
1da177e4
LT
6717 }
6718
e6de8ad1 6719 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
b3b7d6be
DM
6720 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
6721 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
1da177e4
LT
6722
6723 tw32(FTQ_RESET, 0xffffffff);
6724 tw32(FTQ_RESET, 0x00000000);
6725
b3b7d6be
DM
6726 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
6727 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
1da177e4 6728
f77a6a8e
MC
6729 for (i = 0; i < tp->irq_cnt; i++) {
6730 struct tg3_napi *tnapi = &tp->napi[i];
6731 if (tnapi->hw_status)
6732 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
6733 }
1da177e4
LT
6734 if (tp->hw_stats)
6735 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
6736
1da177e4
LT
6737 return err;
6738}
6739
0d3031d9
MC
6740static void tg3_ape_send_event(struct tg3 *tp, u32 event)
6741{
6742 int i;
6743 u32 apedata;
6744
dc6d0744
MC
6745 /* NCSI does not support APE events */
6746 if (tp->tg3_flags3 & TG3_FLG3_APE_HAS_NCSI)
6747 return;
6748
0d3031d9
MC
6749 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
6750 if (apedata != APE_SEG_SIG_MAGIC)
6751 return;
6752
6753 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
731fd79c 6754 if (!(apedata & APE_FW_STATUS_READY))
0d3031d9
MC
6755 return;
6756
6757 /* Wait for up to 1 millisecond for APE to service previous event. */
6758 for (i = 0; i < 10; i++) {
6759 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
6760 return;
6761
6762 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
6763
6764 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6765 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
6766 event | APE_EVENT_STATUS_EVENT_PENDING);
6767
6768 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
6769
6770 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6771 break;
6772
6773 udelay(100);
6774 }
6775
6776 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6777 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
6778}
6779
6780static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
6781{
6782 u32 event;
6783 u32 apedata;
6784
6785 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
6786 return;
6787
6788 switch (kind) {
33f401ae
MC
6789 case RESET_KIND_INIT:
6790 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
6791 APE_HOST_SEG_SIG_MAGIC);
6792 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
6793 APE_HOST_SEG_LEN_MAGIC);
6794 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
6795 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
6796 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
6867c843 6797 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
33f401ae
MC
6798 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
6799 APE_HOST_BEHAV_NO_PHYLOCK);
dc6d0744
MC
6800 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
6801 TG3_APE_HOST_DRVR_STATE_START);
33f401ae
MC
6802
6803 event = APE_EVENT_STATUS_STATE_START;
6804 break;
6805 case RESET_KIND_SHUTDOWN:
6806 /* With the interface we are currently using,
6807 * APE does not track driver state. Wiping
6808 * out the HOST SEGMENT SIGNATURE forces
6809 * the APE to assume OS absent status.
6810 */
6811 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
b2aee154 6812
dc6d0744
MC
6813 if (device_may_wakeup(&tp->pdev->dev) &&
6814 (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)) {
6815 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
6816 TG3_APE_HOST_WOL_SPEED_AUTO);
6817 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
6818 } else
6819 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
6820
6821 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
6822
33f401ae
MC
6823 event = APE_EVENT_STATUS_STATE_UNLOAD;
6824 break;
6825 case RESET_KIND_SUSPEND:
6826 event = APE_EVENT_STATUS_STATE_SUSPEND;
6827 break;
6828 default:
6829 return;
0d3031d9
MC
6830 }
6831
6832 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
6833
6834 tg3_ape_send_event(tp, event);
6835}
6836
1da177e4
LT
6837/* tp->lock is held. */
6838static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
6839{
f49639e6
DM
6840 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
6841 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1da177e4
LT
6842
6843 if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
6844 switch (kind) {
6845 case RESET_KIND_INIT:
6846 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6847 DRV_STATE_START);
6848 break;
6849
6850 case RESET_KIND_SHUTDOWN:
6851 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6852 DRV_STATE_UNLOAD);
6853 break;
6854
6855 case RESET_KIND_SUSPEND:
6856 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6857 DRV_STATE_SUSPEND);
6858 break;
6859
6860 default:
6861 break;
855e1111 6862 }
1da177e4 6863 }
0d3031d9
MC
6864
6865 if (kind == RESET_KIND_INIT ||
6866 kind == RESET_KIND_SUSPEND)
6867 tg3_ape_driver_state_change(tp, kind);
1da177e4
LT
6868}
6869
6870/* tp->lock is held. */
6871static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
6872{
6873 if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
6874 switch (kind) {
6875 case RESET_KIND_INIT:
6876 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6877 DRV_STATE_START_DONE);
6878 break;
6879
6880 case RESET_KIND_SHUTDOWN:
6881 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6882 DRV_STATE_UNLOAD_DONE);
6883 break;
6884
6885 default:
6886 break;
855e1111 6887 }
1da177e4 6888 }
0d3031d9
MC
6889
6890 if (kind == RESET_KIND_SHUTDOWN)
6891 tg3_ape_driver_state_change(tp, kind);
1da177e4
LT
6892}
6893
6894/* tp->lock is held. */
6895static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
6896{
6897 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
6898 switch (kind) {
6899 case RESET_KIND_INIT:
6900 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6901 DRV_STATE_START);
6902 break;
6903
6904 case RESET_KIND_SHUTDOWN:
6905 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6906 DRV_STATE_UNLOAD);
6907 break;
6908
6909 case RESET_KIND_SUSPEND:
6910 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6911 DRV_STATE_SUSPEND);
6912 break;
6913
6914 default:
6915 break;
855e1111 6916 }
1da177e4
LT
6917 }
6918}
6919
7a6f4369
MC
6920static int tg3_poll_fw(struct tg3 *tp)
6921{
6922 int i;
6923 u32 val;
6924
b5d3772c 6925 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
0ccead18
GZ
6926 /* Wait up to 20ms for init done. */
6927 for (i = 0; i < 200; i++) {
b5d3772c
MC
6928 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
6929 return 0;
0ccead18 6930 udelay(100);
b5d3772c
MC
6931 }
6932 return -ENODEV;
6933 }
6934
7a6f4369
MC
6935 /* Wait for firmware initialization to complete. */
6936 for (i = 0; i < 100000; i++) {
6937 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
6938 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
6939 break;
6940 udelay(10);
6941 }
6942
6943 /* Chip might not be fitted with firmware. Some Sun onboard
6944 * parts are configured like that. So don't signal the timeout
6945 * of the above loop as an error, but do report the lack of
6946 * running firmware once.
6947 */
6948 if (i >= 100000 &&
6949 !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
6950 tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
6951
05dbe005 6952 netdev_info(tp->dev, "No firmware running\n");
7a6f4369
MC
6953 }
6954
6b10c165
MC
6955 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
6956 /* The 57765 A0 needs a little more
6957 * time to do some important work.
6958 */
6959 mdelay(10);
6960 }
6961
7a6f4369
MC
6962 return 0;
6963}
6964
ee6a99b5
MC
6965/* Save PCI command register before chip reset */
6966static void tg3_save_pci_state(struct tg3 *tp)
6967{
8a6eac90 6968 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
ee6a99b5
MC
6969}
6970
6971/* Restore PCI state after chip reset */
6972static void tg3_restore_pci_state(struct tg3 *tp)
6973{
6974 u32 val;
6975
6976 /* Re-enable indirect register accesses. */
6977 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
6978 tp->misc_host_ctrl);
6979
6980 /* Set MAX PCI retry to zero. */
6981 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
6982 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
6983 (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
6984 val |= PCISTATE_RETRY_SAME_DMA;
0d3031d9
MC
6985 /* Allow reads and writes to the APE register and memory space. */
6986 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
6987 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
6988 PCISTATE_ALLOW_APE_SHMEM_WR |
6989 PCISTATE_ALLOW_APE_PSPACE_WR;
ee6a99b5
MC
6990 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
6991
8a6eac90 6992 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
ee6a99b5 6993
fcb389df
MC
6994 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
6995 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
cf79003d 6996 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
fcb389df
MC
6997 else {
6998 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
6999 tp->pci_cacheline_sz);
7000 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
7001 tp->pci_lat_timer);
7002 }
114342f2 7003 }
5f5c51e3 7004
ee6a99b5 7005 /* Make sure PCI-X relaxed ordering bit is clear. */
52f4490c 7006 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
9974a356
MC
7007 u16 pcix_cmd;
7008
7009 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7010 &pcix_cmd);
7011 pcix_cmd &= ~PCI_X_CMD_ERO;
7012 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7013 pcix_cmd);
7014 }
ee6a99b5
MC
7015
7016 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
ee6a99b5
MC
7017
7018 /* Chip reset on 5780 will reset MSI enable bit,
7019 * so need to restore it.
7020 */
7021 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
7022 u16 ctrl;
7023
7024 pci_read_config_word(tp->pdev,
7025 tp->msi_cap + PCI_MSI_FLAGS,
7026 &ctrl);
7027 pci_write_config_word(tp->pdev,
7028 tp->msi_cap + PCI_MSI_FLAGS,
7029 ctrl | PCI_MSI_FLAGS_ENABLE);
7030 val = tr32(MSGINT_MODE);
7031 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
7032 }
7033 }
7034}
7035
1da177e4
LT
7036static void tg3_stop_fw(struct tg3 *);
7037
7038/* tp->lock is held. */
7039static int tg3_chip_reset(struct tg3 *tp)
7040{
7041 u32 val;
1ee582d8 7042 void (*write_op)(struct tg3 *, u32, u32);
4f125f42 7043 int i, err;
1da177e4 7044
f49639e6
DM
7045 tg3_nvram_lock(tp);
7046
77b483f1
MC
7047 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
7048
f49639e6
DM
7049 /* No matching tg3_nvram_unlock() after this because
7050 * chip reset below will undo the nvram lock.
7051 */
7052 tp->nvram_lock_cnt = 0;
1da177e4 7053
ee6a99b5
MC
7054 /* GRC_MISC_CFG core clock reset will clear the memory
7055 * enable bit in PCI register 4 and the MSI enable bit
7056 * on some chips, so we save relevant registers here.
7057 */
7058 tg3_save_pci_state(tp);
7059
d9ab5ad1 7060 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
321d32a0 7061 (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
d9ab5ad1
MC
7062 tw32(GRC_FASTBOOT_PC, 0);
7063
1da177e4
LT
7064 /*
7065 * We must avoid the readl() that normally takes place.
7066 * It locks machines, causes machine checks, and other
7067 * fun things. So, temporarily disable the 5701
7068 * hardware workaround, while we do the reset.
7069 */
1ee582d8
MC
7070 write_op = tp->write32;
7071 if (write_op == tg3_write_flush_reg32)
7072 tp->write32 = tg3_write32;
1da177e4 7073
d18edcb2
MC
7074 /* Prevent the irq handler from reading or writing PCI registers
7075 * during chip reset when the memory enable bit in the PCI command
7076 * register may be cleared. The chip does not generate interrupt
7077 * at this time, but the irq handler may still be called due to irq
7078 * sharing or irqpoll.
7079 */
7080 tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
f77a6a8e
MC
7081 for (i = 0; i < tp->irq_cnt; i++) {
7082 struct tg3_napi *tnapi = &tp->napi[i];
7083 if (tnapi->hw_status) {
7084 tnapi->hw_status->status = 0;
7085 tnapi->hw_status->status_tag = 0;
7086 }
7087 tnapi->last_tag = 0;
7088 tnapi->last_irq_tag = 0;
b8fa2f3a 7089 }
d18edcb2 7090 smp_mb();
4f125f42
MC
7091
7092 for (i = 0; i < tp->irq_cnt; i++)
7093 synchronize_irq(tp->napi[i].irq_vec);
d18edcb2 7094
255ca311
MC
7095 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7096 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7097 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
7098 }
7099
1da177e4
LT
7100 /* do the reset */
7101 val = GRC_MISC_CFG_CORECLK_RESET;
7102
7103 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
88075d91
MC
7104 /* Force PCIe 1.0a mode */
7105 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
7106 !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
7107 tr32(TG3_PCIE_PHY_TSTCTL) ==
7108 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
7109 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
7110
1da177e4
LT
7111 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
7112 tw32(GRC_MISC_CFG, (1 << 29));
7113 val |= (1 << 29);
7114 }
7115 }
7116
b5d3772c
MC
7117 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7118 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
7119 tw32(GRC_VCPU_EXT_CTRL,
7120 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
7121 }
7122
f37500d3
MC
7123 /* Manage gphy power for all CPMU absent PCIe devices. */
7124 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
7125 !(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
1da177e4 7126 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
f37500d3 7127
1da177e4
LT
7128 tw32(GRC_MISC_CFG, val);
7129
1ee582d8
MC
7130 /* restore 5701 hardware bug workaround write method */
7131 tp->write32 = write_op;
1da177e4
LT
7132
7133 /* Unfortunately, we have to delay before the PCI read back.
7134 * Some 575X chips even will not respond to a PCI cfg access
7135 * when the reset command is given to the chip.
7136 *
7137 * How do these hardware designers expect things to work
7138 * properly if the PCI write is posted for a long period
7139 * of time? It is always necessary to have some method by
7140 * which a register read back can occur to push the write
7141 * out which does the reset.
7142 *
7143 * For most tg3 variants the trick below was working.
7144 * Ho hum...
7145 */
7146 udelay(120);
7147
7148 /* Flush PCI posted writes. The normal MMIO registers
7149 * are inaccessible at this time so this is the only
7150 * way to make this reliably (actually, this is no longer
7151 * the case, see above). I tried to use indirect
7152 * register read/write but this upset some 5701 variants.
7153 */
7154 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
7155
7156 udelay(120);
7157
5e7dfd0f 7158 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
e7126997
MC
7159 u16 val16;
7160
1da177e4
LT
7161 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
7162 int i;
7163 u32 cfg_val;
7164
7165 /* Wait for link training to complete. */
7166 for (i = 0; i < 5000; i++)
7167 udelay(100);
7168
7169 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
7170 pci_write_config_dword(tp->pdev, 0xc4,
7171 cfg_val | (1 << 15));
7172 }
5e7dfd0f 7173
e7126997
MC
7174 /* Clear the "no snoop" and "relaxed ordering" bits. */
7175 pci_read_config_word(tp->pdev,
7176 tp->pcie_cap + PCI_EXP_DEVCTL,
7177 &val16);
7178 val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
7179 PCI_EXP_DEVCTL_NOSNOOP_EN);
7180 /*
7181 * Older PCIe devices only support the 128 byte
7182 * MPS setting. Enforce the restriction.
5e7dfd0f 7183 */
6de34cb9 7184 if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
e7126997 7185 val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
5e7dfd0f
MC
7186 pci_write_config_word(tp->pdev,
7187 tp->pcie_cap + PCI_EXP_DEVCTL,
e7126997 7188 val16);
5e7dfd0f 7189
cf79003d 7190 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
5e7dfd0f
MC
7191
7192 /* Clear error status */
7193 pci_write_config_word(tp->pdev,
7194 tp->pcie_cap + PCI_EXP_DEVSTA,
7195 PCI_EXP_DEVSTA_CED |
7196 PCI_EXP_DEVSTA_NFED |
7197 PCI_EXP_DEVSTA_FED |
7198 PCI_EXP_DEVSTA_URD);
1da177e4
LT
7199 }
7200
ee6a99b5 7201 tg3_restore_pci_state(tp);
1da177e4 7202
d18edcb2
MC
7203 tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
7204
ee6a99b5
MC
7205 val = 0;
7206 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
4cf78e4f 7207 val = tr32(MEMARB_MODE);
ee6a99b5 7208 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
1da177e4
LT
7209
7210 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
7211 tg3_stop_fw(tp);
7212 tw32(0x5000, 0x400);
7213 }
7214
7215 tw32(GRC_MODE, tp->grc_mode);
7216
7217 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
ab0049b4 7218 val = tr32(0xc4);
1da177e4
LT
7219
7220 tw32(0xc4, val | (1 << 15));
7221 }
7222
7223 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
7224 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
7225 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
7226 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
7227 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
7228 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7229 }
7230
d2394e6b
MC
7231 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
7232 tp->mac_mode = MAC_MODE_APE_TX_EN |
7233 MAC_MODE_APE_RX_EN |
7234 MAC_MODE_TDE_ENABLE;
7235
f07e9af3 7236 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
d2394e6b
MC
7237 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
7238 val = tp->mac_mode;
f07e9af3 7239 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
d2394e6b
MC
7240 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
7241 val = tp->mac_mode;
1da177e4 7242 } else
d2394e6b
MC
7243 val = 0;
7244
7245 tw32_f(MAC_MODE, val);
1da177e4
LT
7246 udelay(40);
7247
77b483f1
MC
7248 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
7249
7a6f4369
MC
7250 err = tg3_poll_fw(tp);
7251 if (err)
7252 return err;
1da177e4 7253
0a9140cf
MC
7254 tg3_mdio_start(tp);
7255
1da177e4 7256 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
f6eb9b1f
MC
7257 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
7258 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
c885e824 7259 !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
ab0049b4 7260 val = tr32(0x7c00);
1da177e4
LT
7261
7262 tw32(0x7c00, val | (1 << 25));
7263 }
7264
7265 /* Reprobe ASF enable state. */
7266 tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
7267 tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
7268 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
7269 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
7270 u32 nic_cfg;
7271
7272 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
7273 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
7274 tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
4ba526ce 7275 tp->last_event_jiffies = jiffies;
cbf46853 7276 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
1da177e4
LT
7277 tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
7278 }
7279 }
7280
7281 return 0;
7282}
7283
7284/* tp->lock is held. */
7285static void tg3_stop_fw(struct tg3 *tp)
7286{
0d3031d9
MC
7287 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
7288 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
7c5026aa
MC
7289 /* Wait for RX cpu to ACK the previous event. */
7290 tg3_wait_for_event_ack(tp);
1da177e4
LT
7291
7292 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
4ba526ce
MC
7293
7294 tg3_generate_fw_event(tp);
1da177e4 7295
7c5026aa
MC
7296 /* Wait for RX cpu to ACK this event. */
7297 tg3_wait_for_event_ack(tp);
1da177e4
LT
7298 }
7299}
7300
7301/* tp->lock is held. */
944d980e 7302static int tg3_halt(struct tg3 *tp, int kind, int silent)
1da177e4
LT
7303{
7304 int err;
7305
7306 tg3_stop_fw(tp);
7307
944d980e 7308 tg3_write_sig_pre_reset(tp, kind);
1da177e4 7309
b3b7d6be 7310 tg3_abort_hw(tp, silent);
1da177e4
LT
7311 err = tg3_chip_reset(tp);
7312
daba2a63
MC
7313 __tg3_set_mac_addr(tp, 0);
7314
944d980e
MC
7315 tg3_write_sig_legacy(tp, kind);
7316 tg3_write_sig_post_reset(tp, kind);
1da177e4
LT
7317
7318 if (err)
7319 return err;
7320
7321 return 0;
7322}
7323
1da177e4
LT
7324#define RX_CPU_SCRATCH_BASE 0x30000
7325#define RX_CPU_SCRATCH_SIZE 0x04000
7326#define TX_CPU_SCRATCH_BASE 0x34000
7327#define TX_CPU_SCRATCH_SIZE 0x04000
7328
7329/* tp->lock is held. */
7330static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
7331{
7332 int i;
7333
5d9428de
ES
7334 BUG_ON(offset == TX_CPU_BASE &&
7335 (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
1da177e4 7336
b5d3772c
MC
7337 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7338 u32 val = tr32(GRC_VCPU_EXT_CTRL);
7339
7340 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
7341 return 0;
7342 }
1da177e4
LT
7343 if (offset == RX_CPU_BASE) {
7344 for (i = 0; i < 10000; i++) {
7345 tw32(offset + CPU_STATE, 0xffffffff);
7346 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7347 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7348 break;
7349 }
7350
7351 tw32(offset + CPU_STATE, 0xffffffff);
7352 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
7353 udelay(10);
7354 } else {
7355 for (i = 0; i < 10000; i++) {
7356 tw32(offset + CPU_STATE, 0xffffffff);
7357 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7358 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7359 break;
7360 }
7361 }
7362
7363 if (i >= 10000) {
05dbe005
JP
7364 netdev_err(tp->dev, "%s timed out, %s CPU\n",
7365 __func__, offset == RX_CPU_BASE ? "RX" : "TX");
1da177e4
LT
7366 return -ENODEV;
7367 }
ec41c7df
MC
7368
7369 /* Clear firmware's nvram arbitration. */
7370 if (tp->tg3_flags & TG3_FLAG_NVRAM)
7371 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
1da177e4
LT
7372 return 0;
7373}
7374
7375struct fw_info {
077f849d
JSR
7376 unsigned int fw_base;
7377 unsigned int fw_len;
7378 const __be32 *fw_data;
1da177e4
LT
7379};
7380
7381/* tp->lock is held. */
7382static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
7383 int cpu_scratch_size, struct fw_info *info)
7384{
ec41c7df 7385 int err, lock_err, i;
1da177e4
LT
7386 void (*write_op)(struct tg3 *, u32, u32);
7387
7388 if (cpu_base == TX_CPU_BASE &&
7389 (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
5129c3a3
MC
7390 netdev_err(tp->dev,
7391 "%s: Trying to load TX cpu firmware which is 5705\n",
05dbe005 7392 __func__);
1da177e4
LT
7393 return -EINVAL;
7394 }
7395
7396 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
7397 write_op = tg3_write_mem;
7398 else
7399 write_op = tg3_write_indirect_reg32;
7400
1b628151
MC
7401 /* It is possible that bootcode is still loading at this point.
7402 * Get the nvram lock first before halting the cpu.
7403 */
ec41c7df 7404 lock_err = tg3_nvram_lock(tp);
1da177e4 7405 err = tg3_halt_cpu(tp, cpu_base);
ec41c7df
MC
7406 if (!lock_err)
7407 tg3_nvram_unlock(tp);
1da177e4
LT
7408 if (err)
7409 goto out;
7410
7411 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
7412 write_op(tp, cpu_scratch_base + i, 0);
7413 tw32(cpu_base + CPU_STATE, 0xffffffff);
7414 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
077f849d 7415 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
1da177e4 7416 write_op(tp, (cpu_scratch_base +
077f849d 7417 (info->fw_base & 0xffff) +
1da177e4 7418 (i * sizeof(u32))),
077f849d 7419 be32_to_cpu(info->fw_data[i]));
1da177e4
LT
7420
7421 err = 0;
7422
7423out:
1da177e4
LT
7424 return err;
7425}
7426
7427/* tp->lock is held. */
7428static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
7429{
7430 struct fw_info info;
077f849d 7431 const __be32 *fw_data;
1da177e4
LT
7432 int err, i;
7433
077f849d
JSR
7434 fw_data = (void *)tp->fw->data;
7435
7436 /* Firmware blob starts with version numbers, followed by
7437 start address and length. We are setting complete length.
7438 length = end_address_of_bss - start_address_of_text.
7439 Remainder is the blob to be loaded contiguously
7440 from start address. */
7441
7442 info.fw_base = be32_to_cpu(fw_data[1]);
7443 info.fw_len = tp->fw->size - 12;
7444 info.fw_data = &fw_data[3];
1da177e4
LT
7445
7446 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
7447 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
7448 &info);
7449 if (err)
7450 return err;
7451
7452 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
7453 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
7454 &info);
7455 if (err)
7456 return err;
7457
7458 /* Now startup only the RX cpu. */
7459 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
077f849d 7460 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
1da177e4
LT
7461
7462 for (i = 0; i < 5; i++) {
077f849d 7463 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
1da177e4
LT
7464 break;
7465 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7466 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
077f849d 7467 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
1da177e4
LT
7468 udelay(1000);
7469 }
7470 if (i >= 5) {
5129c3a3
MC
7471 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
7472 "should be %08x\n", __func__,
05dbe005 7473 tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
1da177e4
LT
7474 return -ENODEV;
7475 }
7476 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7477 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
7478
7479 return 0;
7480}
7481
1da177e4 7482/* 5705 needs a special version of the TSO firmware. */
1da177e4
LT
7483
7484/* tp->lock is held. */
7485static int tg3_load_tso_firmware(struct tg3 *tp)
7486{
7487 struct fw_info info;
077f849d 7488 const __be32 *fw_data;
1da177e4
LT
7489 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
7490 int err, i;
7491
7492 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
7493 return 0;
7494
077f849d
JSR
7495 fw_data = (void *)tp->fw->data;
7496
7497 /* Firmware blob starts with version numbers, followed by
7498 start address and length. We are setting complete length.
7499 length = end_address_of_bss - start_address_of_text.
7500 Remainder is the blob to be loaded contiguously
7501 from start address. */
7502
7503 info.fw_base = be32_to_cpu(fw_data[1]);
7504 cpu_scratch_size = tp->fw_len;
7505 info.fw_len = tp->fw->size - 12;
7506 info.fw_data = &fw_data[3];
7507
1da177e4 7508 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
7509 cpu_base = RX_CPU_BASE;
7510 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
1da177e4 7511 } else {
1da177e4
LT
7512 cpu_base = TX_CPU_BASE;
7513 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
7514 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
7515 }
7516
7517 err = tg3_load_firmware_cpu(tp, cpu_base,
7518 cpu_scratch_base, cpu_scratch_size,
7519 &info);
7520 if (err)
7521 return err;
7522
7523 /* Now startup the cpu. */
7524 tw32(cpu_base + CPU_STATE, 0xffffffff);
077f849d 7525 tw32_f(cpu_base + CPU_PC, info.fw_base);
1da177e4
LT
7526
7527 for (i = 0; i < 5; i++) {
077f849d 7528 if (tr32(cpu_base + CPU_PC) == info.fw_base)
1da177e4
LT
7529 break;
7530 tw32(cpu_base + CPU_STATE, 0xffffffff);
7531 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
077f849d 7532 tw32_f(cpu_base + CPU_PC, info.fw_base);
1da177e4
LT
7533 udelay(1000);
7534 }
7535 if (i >= 5) {
5129c3a3
MC
7536 netdev_err(tp->dev,
7537 "%s fails to set CPU PC, is %08x should be %08x\n",
05dbe005 7538 __func__, tr32(cpu_base + CPU_PC), info.fw_base);
1da177e4
LT
7539 return -ENODEV;
7540 }
7541 tw32(cpu_base + CPU_STATE, 0xffffffff);
7542 tw32_f(cpu_base + CPU_MODE, 0x00000000);
7543 return 0;
7544}
7545
1da177e4 7546
1da177e4
LT
7547static int tg3_set_mac_addr(struct net_device *dev, void *p)
7548{
7549 struct tg3 *tp = netdev_priv(dev);
7550 struct sockaddr *addr = p;
986e0aeb 7551 int err = 0, skip_mac_1 = 0;
1da177e4 7552
f9804ddb
MC
7553 if (!is_valid_ether_addr(addr->sa_data))
7554 return -EINVAL;
7555
1da177e4
LT
7556 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7557
e75f7c90
MC
7558 if (!netif_running(dev))
7559 return 0;
7560
58712ef9 7561 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
986e0aeb 7562 u32 addr0_high, addr0_low, addr1_high, addr1_low;
58712ef9 7563
986e0aeb
MC
7564 addr0_high = tr32(MAC_ADDR_0_HIGH);
7565 addr0_low = tr32(MAC_ADDR_0_LOW);
7566 addr1_high = tr32(MAC_ADDR_1_HIGH);
7567 addr1_low = tr32(MAC_ADDR_1_LOW);
7568
7569 /* Skip MAC addr 1 if ASF is using it. */
7570 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
7571 !(addr1_high == 0 && addr1_low == 0))
7572 skip_mac_1 = 1;
58712ef9 7573 }
986e0aeb
MC
7574 spin_lock_bh(&tp->lock);
7575 __tg3_set_mac_addr(tp, skip_mac_1);
7576 spin_unlock_bh(&tp->lock);
1da177e4 7577
b9ec6c1b 7578 return err;
1da177e4
LT
7579}
7580
7581/* tp->lock is held. */
7582static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
7583 dma_addr_t mapping, u32 maxlen_flags,
7584 u32 nic_addr)
7585{
7586 tg3_write_mem(tp,
7587 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
7588 ((u64) mapping >> 32));
7589 tg3_write_mem(tp,
7590 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
7591 ((u64) mapping & 0xffffffff));
7592 tg3_write_mem(tp,
7593 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
7594 maxlen_flags);
7595
7596 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
7597 tg3_write_mem(tp,
7598 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
7599 nic_addr);
7600}
7601
7602static void __tg3_set_rx_mode(struct net_device *);
d244c892 7603static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
15f9850d 7604{
b6080e12
MC
7605 int i;
7606
19cfaecc 7607 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) {
b6080e12
MC
7608 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
7609 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
7610 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
b6080e12
MC
7611 } else {
7612 tw32(HOSTCC_TXCOL_TICKS, 0);
7613 tw32(HOSTCC_TXMAX_FRAMES, 0);
7614 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
19cfaecc 7615 }
b6080e12 7616
20d7375c 7617 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
19cfaecc
MC
7618 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
7619 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
7620 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
7621 } else {
b6080e12
MC
7622 tw32(HOSTCC_RXCOL_TICKS, 0);
7623 tw32(HOSTCC_RXMAX_FRAMES, 0);
7624 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
15f9850d 7625 }
b6080e12 7626
15f9850d
DM
7627 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
7628 u32 val = ec->stats_block_coalesce_usecs;
7629
b6080e12
MC
7630 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
7631 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
7632
15f9850d
DM
7633 if (!netif_carrier_ok(tp->dev))
7634 val = 0;
7635
7636 tw32(HOSTCC_STAT_COAL_TICKS, val);
7637 }
b6080e12
MC
7638
7639 for (i = 0; i < tp->irq_cnt - 1; i++) {
7640 u32 reg;
7641
7642 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
7643 tw32(reg, ec->rx_coalesce_usecs);
b6080e12
MC
7644 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
7645 tw32(reg, ec->rx_max_coalesced_frames);
b6080e12
MC
7646 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
7647 tw32(reg, ec->rx_max_coalesced_frames_irq);
19cfaecc
MC
7648
7649 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
7650 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
7651 tw32(reg, ec->tx_coalesce_usecs);
7652 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
7653 tw32(reg, ec->tx_max_coalesced_frames);
7654 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
7655 tw32(reg, ec->tx_max_coalesced_frames_irq);
7656 }
b6080e12
MC
7657 }
7658
7659 for (; i < tp->irq_max - 1; i++) {
7660 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
b6080e12 7661 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
b6080e12 7662 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
19cfaecc
MC
7663
7664 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
7665 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
7666 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
7667 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
7668 }
b6080e12 7669 }
15f9850d 7670}
1da177e4 7671
2d31ecaf
MC
7672/* tp->lock is held. */
7673static void tg3_rings_reset(struct tg3 *tp)
7674{
7675 int i;
f77a6a8e 7676 u32 stblk, txrcb, rxrcb, limit;
2d31ecaf
MC
7677 struct tg3_napi *tnapi = &tp->napi[0];
7678
7679 /* Disable all transmit rings but the first. */
7680 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
7681 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
3d37728b
MC
7682 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
7683 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
7684 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
b703df6f
MC
7685 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
7686 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
2d31ecaf
MC
7687 else
7688 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7689
7690 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7691 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
7692 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
7693 BDINFO_FLAGS_DISABLED);
7694
7695
7696 /* Disable all receive return rings but the first. */
a50d0796
MC
7697 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
7698 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
f6eb9b1f
MC
7699 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
7700 else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
2d31ecaf 7701 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
b703df6f
MC
7702 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
7703 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
2d31ecaf
MC
7704 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
7705 else
7706 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7707
7708 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7709 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
7710 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
7711 BDINFO_FLAGS_DISABLED);
7712
7713 /* Disable interrupts */
7714 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
7715
7716 /* Zero mailbox registers. */
f77a6a8e 7717 if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
6fd45cb8 7718 for (i = 1; i < tp->irq_max; i++) {
f77a6a8e
MC
7719 tp->napi[i].tx_prod = 0;
7720 tp->napi[i].tx_cons = 0;
c2353a32
MC
7721 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
7722 tw32_mailbox(tp->napi[i].prodmbox, 0);
f77a6a8e
MC
7723 tw32_rx_mbox(tp->napi[i].consmbox, 0);
7724 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
7725 }
c2353a32
MC
7726 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))
7727 tw32_mailbox(tp->napi[0].prodmbox, 0);
f77a6a8e
MC
7728 } else {
7729 tp->napi[0].tx_prod = 0;
7730 tp->napi[0].tx_cons = 0;
7731 tw32_mailbox(tp->napi[0].prodmbox, 0);
7732 tw32_rx_mbox(tp->napi[0].consmbox, 0);
7733 }
2d31ecaf
MC
7734
7735 /* Make sure the NIC-based send BD rings are disabled. */
7736 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
7737 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
7738 for (i = 0; i < 16; i++)
7739 tw32_tx_mbox(mbox + i * 8, 0);
7740 }
7741
7742 txrcb = NIC_SRAM_SEND_RCB;
7743 rxrcb = NIC_SRAM_RCV_RET_RCB;
7744
7745 /* Clear status block in ram. */
7746 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7747
7748 /* Set status block DMA address */
7749 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
7750 ((u64) tnapi->status_mapping >> 32));
7751 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
7752 ((u64) tnapi->status_mapping & 0xffffffff));
7753
f77a6a8e
MC
7754 if (tnapi->tx_ring) {
7755 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7756 (TG3_TX_RING_SIZE <<
7757 BDINFO_FLAGS_MAXLEN_SHIFT),
7758 NIC_SRAM_TX_BUFFER_DESC);
7759 txrcb += TG3_BDINFO_SIZE;
7760 }
7761
7762 if (tnapi->rx_rcb) {
7763 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2
MC
7764 (tp->rx_ret_ring_mask + 1) <<
7765 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
f77a6a8e
MC
7766 rxrcb += TG3_BDINFO_SIZE;
7767 }
7768
7769 stblk = HOSTCC_STATBLCK_RING1;
2d31ecaf 7770
f77a6a8e
MC
7771 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
7772 u64 mapping = (u64)tnapi->status_mapping;
7773 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
7774 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
7775
7776 /* Clear status block in ram. */
7777 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7778
19cfaecc
MC
7779 if (tnapi->tx_ring) {
7780 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7781 (TG3_TX_RING_SIZE <<
7782 BDINFO_FLAGS_MAXLEN_SHIFT),
7783 NIC_SRAM_TX_BUFFER_DESC);
7784 txrcb += TG3_BDINFO_SIZE;
7785 }
f77a6a8e
MC
7786
7787 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2 7788 ((tp->rx_ret_ring_mask + 1) <<
f77a6a8e
MC
7789 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
7790
7791 stblk += 8;
f77a6a8e
MC
7792 rxrcb += TG3_BDINFO_SIZE;
7793 }
2d31ecaf
MC
7794}
7795
1da177e4 7796/* tp->lock is held. */
8e7a22e3 7797static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
1da177e4
LT
7798{
7799 u32 val, rdmac_mode;
7800 int i, err, limit;
8fea32b9 7801 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
1da177e4
LT
7802
7803 tg3_disable_ints(tp);
7804
7805 tg3_stop_fw(tp);
7806
7807 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
7808
859a5887 7809 if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)
e6de8ad1 7810 tg3_abort_hw(tp, 1);
1da177e4 7811
603f1173 7812 if (reset_phy)
d4d2c558
MC
7813 tg3_phy_reset(tp);
7814
1da177e4
LT
7815 err = tg3_chip_reset(tp);
7816 if (err)
7817 return err;
7818
7819 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
7820
bcb37f6c 7821 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
d30cdd28
MC
7822 val = tr32(TG3_CPMU_CTRL);
7823 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
7824 tw32(TG3_CPMU_CTRL, val);
9acb961e
MC
7825
7826 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
7827 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
7828 val |= CPMU_LSPD_10MB_MACCLK_6_25;
7829 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
7830
7831 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
7832 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
7833 val |= CPMU_LNK_AWARE_MACCLK_6_25;
7834 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
7835
7836 val = tr32(TG3_CPMU_HST_ACC);
7837 val &= ~CPMU_HST_ACC_MACCLK_MASK;
7838 val |= CPMU_HST_ACC_MACCLK_6_25;
7839 tw32(TG3_CPMU_HST_ACC, val);
d30cdd28
MC
7840 }
7841
33466d93
MC
7842 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7843 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
7844 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
7845 PCIE_PWR_MGMT_L1_THRESH_4MS;
7846 tw32(PCIE_PWR_MGMT_THRESH, val);
521e6b90
MC
7847
7848 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
7849 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
7850
7851 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
33466d93 7852
f40386c8
MC
7853 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7854 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
255ca311
MC
7855 }
7856
614b0590
MC
7857 if (tp->tg3_flags3 & TG3_FLG3_L1PLLPD_EN) {
7858 u32 grc_mode = tr32(GRC_MODE);
7859
7860 /* Access the lower 1K of PL PCIE block registers. */
7861 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
7862 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
7863
7864 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
7865 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
7866 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
7867
7868 tw32(GRC_MODE, grc_mode);
7869 }
7870
5093eedc
MC
7871 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
7872 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
7873 u32 grc_mode = tr32(GRC_MODE);
cea46462 7874
5093eedc
MC
7875 /* Access the lower 1K of PL PCIE block registers. */
7876 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
7877 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
cea46462 7878
5093eedc
MC
7879 val = tr32(TG3_PCIE_TLDLPL_PORT +
7880 TG3_PCIE_PL_LO_PHYCTL5);
7881 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
7882 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
cea46462 7883
5093eedc
MC
7884 tw32(GRC_MODE, grc_mode);
7885 }
a977dbe8
MC
7886
7887 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
7888 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
7889 val |= CPMU_LSPD_10MB_MACCLK_6_25;
7890 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
cea46462
MC
7891 }
7892
52b02d04
MC
7893 /* Enable MAC control of LPI */
7894 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
7895 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
7896 TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
7897 TG3_CPMU_EEE_LNKIDL_UART_IDL);
7898
7899 tw32_f(TG3_CPMU_EEE_CTRL,
7900 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
7901
7902 tw32_f(TG3_CPMU_EEE_MODE,
7903 TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
7904 TG3_CPMU_EEEMD_LPI_IN_TX |
7905 TG3_CPMU_EEEMD_LPI_IN_RX |
7906 TG3_CPMU_EEEMD_EEE_ENABLE);
7907 }
7908
1da177e4
LT
7909 /* This works around an issue with Athlon chipsets on
7910 * B3 tigon3 silicon. This bit has no effect on any
7911 * other revision. But do not set this on PCI Express
795d01c5 7912 * chips and don't even touch the clocks if the CPMU is present.
1da177e4 7913 */
795d01c5
MC
7914 if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
7915 if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
7916 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
7917 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7918 }
1da177e4
LT
7919
7920 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
7921 (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
7922 val = tr32(TG3PCI_PCISTATE);
7923 val |= PCISTATE_RETRY_SAME_DMA;
7924 tw32(TG3PCI_PCISTATE, val);
7925 }
7926
0d3031d9
MC
7927 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
7928 /* Allow reads and writes to the
7929 * APE register and memory space.
7930 */
7931 val = tr32(TG3PCI_PCISTATE);
7932 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
7933 PCISTATE_ALLOW_APE_SHMEM_WR |
7934 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
7935 tw32(TG3PCI_PCISTATE, val);
7936 }
7937
1da177e4
LT
7938 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
7939 /* Enable some hw fixes. */
7940 val = tr32(TG3PCI_MSI_DATA);
7941 val |= (1 << 26) | (1 << 28) | (1 << 29);
7942 tw32(TG3PCI_MSI_DATA, val);
7943 }
7944
7945 /* Descriptor ring init may make accesses to the
7946 * NIC SRAM area to setup the TX descriptors, so we
7947 * can only do this after the hardware has been
7948 * successfully reset.
7949 */
32d8c572
MC
7950 err = tg3_init_rings(tp);
7951 if (err)
7952 return err;
1da177e4 7953
c885e824 7954 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
cbf9ca6c
MC
7955 val = tr32(TG3PCI_DMA_RW_CTRL) &
7956 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
1a319025
MC
7957 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
7958 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
cbf9ca6c
MC
7959 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
7960 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
7961 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
d30cdd28
MC
7962 /* This value is determined during the probe time DMA
7963 * engine test, tg3_test_dma.
7964 */
7965 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
7966 }
1da177e4
LT
7967
7968 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
7969 GRC_MODE_4X_NIC_SEND_RINGS |
7970 GRC_MODE_NO_TX_PHDR_CSUM |
7971 GRC_MODE_NO_RX_PHDR_CSUM);
7972 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
d2d746f8
MC
7973
7974 /* Pseudo-header checksum is done by hardware logic and not
7975 * the offload processers, so make the chip do the pseudo-
7976 * header checksums on receive. For transmit it is more
7977 * convenient to do the pseudo-header checksum in software
7978 * as Linux does that on transmit for us in all cases.
7979 */
7980 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
1da177e4
LT
7981
7982 tw32(GRC_MODE,
7983 tp->grc_mode |
7984 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
7985
7986 /* Setup the timer prescalar register. Clock is always 66Mhz. */
7987 val = tr32(GRC_MISC_CFG);
7988 val &= ~0xff;
7989 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
7990 tw32(GRC_MISC_CFG, val);
7991
7992 /* Initialize MBUF/DESC pool. */
cbf46853 7993 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
1da177e4
LT
7994 /* Do nothing. */
7995 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
7996 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
7997 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
7998 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
7999 else
8000 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
8001 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
8002 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
859a5887 8003 } else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
1da177e4
LT
8004 int fw_len;
8005
077f849d 8006 fw_len = tp->fw_len;
1da177e4
LT
8007 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
8008 tw32(BUFMGR_MB_POOL_ADDR,
8009 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
8010 tw32(BUFMGR_MB_POOL_SIZE,
8011 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
8012 }
1da177e4 8013
0f893dc6 8014 if (tp->dev->mtu <= ETH_DATA_LEN) {
1da177e4
LT
8015 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8016 tp->bufmgr_config.mbuf_read_dma_low_water);
8017 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8018 tp->bufmgr_config.mbuf_mac_rx_low_water);
8019 tw32(BUFMGR_MB_HIGH_WATER,
8020 tp->bufmgr_config.mbuf_high_water);
8021 } else {
8022 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8023 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
8024 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8025 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
8026 tw32(BUFMGR_MB_HIGH_WATER,
8027 tp->bufmgr_config.mbuf_high_water_jumbo);
8028 }
8029 tw32(BUFMGR_DMA_LOW_WATER,
8030 tp->bufmgr_config.dma_low_water);
8031 tw32(BUFMGR_DMA_HIGH_WATER,
8032 tp->bufmgr_config.dma_high_water);
8033
d309a46e
MC
8034 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
8035 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8036 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
8037 tw32(BUFMGR_MODE, val);
1da177e4
LT
8038 for (i = 0; i < 2000; i++) {
8039 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
8040 break;
8041 udelay(10);
8042 }
8043 if (i >= 2000) {
05dbe005 8044 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
1da177e4
LT
8045 return -ENODEV;
8046 }
8047
8048 /* Setup replenish threshold. */
f92905de
MC
8049 val = tp->rx_pending / 8;
8050 if (val == 0)
8051 val = 1;
8052 else if (val > tp->rx_std_max_post)
8053 val = tp->rx_std_max_post;
b5d3772c
MC
8054 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
8055 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
8056 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
8057
8058 if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
8059 val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
8060 }
f92905de
MC
8061
8062 tw32(RCVBDI_STD_THRESH, val);
1da177e4
LT
8063
8064 /* Initialize TG3_BDINFO's at:
8065 * RCVDBDI_STD_BD: standard eth size rx ring
8066 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
8067 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
8068 *
8069 * like so:
8070 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
8071 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
8072 * ring attribute flags
8073 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
8074 *
8075 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
8076 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
8077 *
8078 * The size of each ring is fixed in the firmware, but the location is
8079 * configurable.
8080 */
8081 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8082 ((u64) tpr->rx_std_mapping >> 32));
1da177e4 8083 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8084 ((u64) tpr->rx_std_mapping & 0xffffffff));
a50d0796
MC
8085 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
8086 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
87668d35
MC
8087 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
8088 NIC_SRAM_RX_BUFFER_DESC);
1da177e4 8089
fdb72b38
MC
8090 /* Disable the mini ring */
8091 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
1da177e4
LT
8092 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
8093 BDINFO_FLAGS_DISABLED);
8094
fdb72b38
MC
8095 /* Program the jumbo buffer descriptor ring control
8096 * blocks on those devices that have them.
8097 */
8f666b07 8098 if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
fdb72b38 8099 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
1da177e4
LT
8100 /* Setup replenish threshold. */
8101 tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
8102
0f893dc6 8103 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
1da177e4 8104 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8105 ((u64) tpr->rx_jmb_mapping >> 32));
1da177e4 8106 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8107 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
1da177e4 8108 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
79ed5ac7
MC
8109 (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
8110 BDINFO_FLAGS_USE_EXT_RECV);
a50d0796
MC
8111 if (!(tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) ||
8112 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
87668d35
MC
8113 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
8114 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
1da177e4
LT
8115 } else {
8116 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
8117 BDINFO_FLAGS_DISABLED);
8118 }
8119
7cb32cf2
MC
8120 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
8121 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8122 val = RX_STD_MAX_SIZE_5705;
8123 else
8124 val = RX_STD_MAX_SIZE_5717;
8125 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
8126 val |= (TG3_RX_STD_DMA_SZ << 2);
8127 } else
04380d40 8128 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38
MC
8129 } else
8130 val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
8131
8132 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
1da177e4 8133
411da640 8134 tpr->rx_std_prod_idx = tp->rx_pending;
66711e66 8135 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
1da177e4 8136
411da640 8137 tpr->rx_jmb_prod_idx = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
21f581a5 8138 tp->rx_jumbo_pending : 0;
66711e66 8139 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
1da177e4 8140
c885e824 8141 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
f6eb9b1f
MC
8142 tw32(STD_REPLENISH_LWM, 32);
8143 tw32(JMB_REPLENISH_LWM, 16);
8144 }
8145
2d31ecaf
MC
8146 tg3_rings_reset(tp);
8147
1da177e4 8148 /* Initialize MAC address and backoff seed. */
986e0aeb 8149 __tg3_set_mac_addr(tp, 0);
1da177e4
LT
8150
8151 /* MTU + ethernet header + FCS + optional VLAN tag */
f7b493e0
MC
8152 tw32(MAC_RX_MTU_SIZE,
8153 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
1da177e4
LT
8154
8155 /* The slot time is changed by tg3_setup_phy if we
8156 * run at gigabit with half duplex.
8157 */
8158 tw32(MAC_TX_LENGTHS,
8159 (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
8160 (6 << TX_LENGTHS_IPG_SHIFT) |
8161 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
8162
8163 /* Receive rules. */
8164 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
8165 tw32(RCVLPC_CONFIG, 0x0181);
8166
8167 /* Calculate RDMAC_MODE setting early, we need it to determine
8168 * the RCVLPC_STATE_ENABLE mask.
8169 */
8170 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
8171 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
8172 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
8173 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
8174 RDMAC_MODE_LNGREAD_ENAB);
85e94ced 8175
deabaac8 8176 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
0339e4e3
MC
8177 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
8178
57e6983c 8179 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0
MC
8180 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8181 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
d30cdd28
MC
8182 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
8183 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
8184 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
8185
85e94ced
MC
8186 /* If statement applies to 5705 and 5750 PCI devices only */
8187 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8188 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
8189 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
1da177e4 8190 if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
c13e3713 8191 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
8192 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
8193 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
8194 !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
8195 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8196 }
8197 }
8198
85e94ced
MC
8199 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
8200 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8201
1da177e4 8202 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
027455ad
MC
8203 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
8204
e849cdc3
MC
8205 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
8206 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
027455ad
MC
8207 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
8208 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
1da177e4 8209
41a8a7ee
MC
8210 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
8211 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
8212 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8213 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
8214 (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
8215 val = tr32(TG3_RDMA_RSRVCTRL_REG);
b75cc0e4
MC
8216 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
8217 val &= ~TG3_RDMA_RSRVCTRL_TXMRGN_MASK;
8218 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B;
8219 }
41a8a7ee
MC
8220 tw32(TG3_RDMA_RSRVCTRL_REG,
8221 val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
8222 }
8223
d309a46e
MC
8224 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
8225 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
8226 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
8227 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
8228 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
8229 }
8230
1da177e4 8231 /* Receive/send statistics. */
1661394e
MC
8232 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
8233 val = tr32(RCVLPC_STATS_ENABLE);
8234 val &= ~RCVLPC_STATSENAB_DACK_FIX;
8235 tw32(RCVLPC_STATS_ENABLE, val);
8236 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
8237 (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
1da177e4
LT
8238 val = tr32(RCVLPC_STATS_ENABLE);
8239 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
8240 tw32(RCVLPC_STATS_ENABLE, val);
8241 } else {
8242 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
8243 }
8244 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
8245 tw32(SNDDATAI_STATSENAB, 0xffffff);
8246 tw32(SNDDATAI_STATSCTRL,
8247 (SNDDATAI_SCTRL_ENABLE |
8248 SNDDATAI_SCTRL_FASTUPD));
8249
8250 /* Setup host coalescing engine. */
8251 tw32(HOSTCC_MODE, 0);
8252 for (i = 0; i < 2000; i++) {
8253 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
8254 break;
8255 udelay(10);
8256 }
8257
d244c892 8258 __tg3_set_coalesce(tp, &tp->coal);
1da177e4 8259
1da177e4
LT
8260 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
8261 /* Status/statistics block address. See tg3_timer,
8262 * the tg3_periodic_fetch_stats call there, and
8263 * tg3_get_stats to see how this works for 5705/5750 chips.
8264 */
1da177e4
LT
8265 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8266 ((u64) tp->stats_mapping >> 32));
8267 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8268 ((u64) tp->stats_mapping & 0xffffffff));
8269 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
2d31ecaf 8270
1da177e4 8271 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
2d31ecaf
MC
8272
8273 /* Clear statistics and status block memory areas */
8274 for (i = NIC_SRAM_STATS_BLK;
8275 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
8276 i += sizeof(u32)) {
8277 tg3_write_mem(tp, i, 0);
8278 udelay(40);
8279 }
1da177e4
LT
8280 }
8281
8282 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
8283
8284 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
8285 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
8286 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
8287 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
8288
f07e9af3
MC
8289 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
8290 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c94e3941
MC
8291 /* reset to prevent losing 1st rx packet intermittently */
8292 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8293 udelay(10);
8294 }
8295
3bda1258 8296 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
d2394e6b 8297 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
3bda1258
MC
8298 else
8299 tp->mac_mode = 0;
8300 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
1da177e4 8301 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
e8f3f6ca 8302 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
f07e9af3 8303 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
e8f3f6ca
MC
8304 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
8305 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
1da177e4
LT
8306 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
8307 udelay(40);
8308
314fba34 8309 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
9d26e213 8310 * If TG3_FLG2_IS_NIC is zero, we should read the
314fba34
MC
8311 * register to preserve the GPIO settings for LOMs. The GPIOs,
8312 * whether used as inputs or outputs, are set by boot code after
8313 * reset.
8314 */
9d26e213 8315 if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
314fba34
MC
8316 u32 gpio_mask;
8317
9d26e213
MC
8318 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
8319 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
8320 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
3e7d83bc
MC
8321
8322 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
8323 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
8324 GRC_LCLCTRL_GPIO_OUTPUT3;
8325
af36e6b6
MC
8326 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
8327 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
8328
aaf84465 8329 tp->grc_local_ctrl &= ~gpio_mask;
314fba34
MC
8330 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
8331
8332 /* GPIO1 must be driven high for eeprom write protect */
9d26e213
MC
8333 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
8334 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
8335 GRC_LCLCTRL_GPIO_OUTPUT1);
314fba34 8336 }
1da177e4
LT
8337 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8338 udelay(100);
8339
baf8a94a
MC
8340 if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX) {
8341 val = tr32(MSGINT_MODE);
8342 val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
8343 tw32(MSGINT_MODE, val);
8344 }
8345
1da177e4
LT
8346 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
8347 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
8348 udelay(40);
8349 }
8350
8351 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
8352 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
8353 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
8354 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
8355 WDMAC_MODE_LNGREAD_ENAB);
8356
85e94ced
MC
8357 /* If statement applies to 5705 and 5750 PCI devices only */
8358 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8359 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
8360 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
29ea095f 8361 if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
1da177e4
LT
8362 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
8363 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
8364 /* nothing */
8365 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
8366 !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
8367 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
8368 val |= WDMAC_MODE_RX_ACCEL;
8369 }
8370 }
8371
d9ab5ad1 8372 /* Enable host coalescing bug fix */
321d32a0 8373 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
f51f3562 8374 val |= WDMAC_MODE_STATUS_TAG_FIX;
d9ab5ad1 8375
788a035e
MC
8376 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
8377 val |= WDMAC_MODE_BURST_ALL_DATA;
8378
1da177e4
LT
8379 tw32_f(WDMAC_MODE, val);
8380 udelay(40);
8381
9974a356
MC
8382 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
8383 u16 pcix_cmd;
8384
8385 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8386 &pcix_cmd);
1da177e4 8387 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
9974a356
MC
8388 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
8389 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8390 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
9974a356
MC
8391 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
8392 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8393 }
9974a356
MC
8394 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8395 pcix_cmd);
1da177e4
LT
8396 }
8397
8398 tw32_f(RDMAC_MODE, rdmac_mode);
8399 udelay(40);
8400
8401 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
8402 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
8403 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
9936bcf6
MC
8404
8405 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
8406 tw32(SNDDATAC_MODE,
8407 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
8408 else
8409 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
8410
1da177e4
LT
8411 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
8412 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
7cb32cf2
MC
8413 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
8414 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8415 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8416 val |= RCVDBDI_MODE_LRG_RING_SZ;
8417 tw32(RCVDBDI_MODE, val);
1da177e4 8418 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
1da177e4
LT
8419 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
8420 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
baf8a94a 8421 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
19cfaecc 8422 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
baf8a94a
MC
8423 val |= SNDBDI_MODE_MULTI_TXQ_EN;
8424 tw32(SNDBDI_MODE, val);
1da177e4
LT
8425 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
8426
8427 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
8428 err = tg3_load_5701_a0_firmware_fix(tp);
8429 if (err)
8430 return err;
8431 }
8432
1da177e4
LT
8433 if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
8434 err = tg3_load_tso_firmware(tp);
8435 if (err)
8436 return err;
8437 }
1da177e4
LT
8438
8439 tp->tx_mode = TX_MODE_ENABLE;
b1d05210
MC
8440 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
8441 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
8442 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
1da177e4
LT
8443 tw32_f(MAC_TX_MODE, tp->tx_mode);
8444 udelay(100);
8445
baf8a94a
MC
8446 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
8447 u32 reg = MAC_RSS_INDIR_TBL_0;
8448 u8 *ent = (u8 *)&val;
8449
8450 /* Setup the indirection table */
8451 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
8452 int idx = i % sizeof(val);
8453
5efeeea1 8454 ent[idx] = i % (tp->irq_cnt - 1);
baf8a94a
MC
8455 if (idx == sizeof(val) - 1) {
8456 tw32(reg, val);
8457 reg += 4;
8458 }
8459 }
8460
8461 /* Setup the "secret" hash key. */
8462 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
8463 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
8464 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
8465 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
8466 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
8467 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
8468 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
8469 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
8470 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
8471 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
8472 }
8473
1da177e4 8474 tp->rx_mode = RX_MODE_ENABLE;
321d32a0 8475 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
af36e6b6
MC
8476 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
8477
baf8a94a
MC
8478 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
8479 tp->rx_mode |= RX_MODE_RSS_ENABLE |
8480 RX_MODE_RSS_ITBL_HASH_BITS_7 |
8481 RX_MODE_RSS_IPV6_HASH_EN |
8482 RX_MODE_RSS_TCP_IPV6_HASH_EN |
8483 RX_MODE_RSS_IPV4_HASH_EN |
8484 RX_MODE_RSS_TCP_IPV4_HASH_EN;
8485
1da177e4
LT
8486 tw32_f(MAC_RX_MODE, tp->rx_mode);
8487 udelay(10);
8488
1da177e4
LT
8489 tw32(MAC_LED_CTRL, tp->led_ctrl);
8490
8491 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
f07e9af3 8492 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4
LT
8493 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8494 udelay(10);
8495 }
8496 tw32_f(MAC_RX_MODE, tp->rx_mode);
8497 udelay(10);
8498
f07e9af3 8499 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4 8500 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
f07e9af3 8501 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
1da177e4
LT
8502 /* Set drive transmission level to 1.2V */
8503 /* only if the signal pre-emphasis bit is not set */
8504 val = tr32(MAC_SERDES_CFG);
8505 val &= 0xfffff000;
8506 val |= 0x880;
8507 tw32(MAC_SERDES_CFG, val);
8508 }
8509 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
8510 tw32(MAC_SERDES_CFG, 0x616000);
8511 }
8512
8513 /* Prevent chip from dropping frames when flow control
8514 * is enabled.
8515 */
666bc831
MC
8516 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8517 val = 1;
8518 else
8519 val = 2;
8520 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
1da177e4
LT
8521
8522 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
f07e9af3 8523 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
1da177e4
LT
8524 /* Use hardware link auto-negotiation */
8525 tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
8526 }
8527
f07e9af3 8528 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
d4d2c558
MC
8529 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
8530 u32 tmp;
8531
8532 tmp = tr32(SERDES_RX_CTRL);
8533 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
8534 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
8535 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
8536 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8537 }
8538
dd477003 8539 if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
80096068
MC
8540 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
8541 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
8542 tp->link_config.speed = tp->link_config.orig_speed;
8543 tp->link_config.duplex = tp->link_config.orig_duplex;
8544 tp->link_config.autoneg = tp->link_config.orig_autoneg;
8545 }
1da177e4 8546
dd477003
MC
8547 err = tg3_setup_phy(tp, 0);
8548 if (err)
8549 return err;
1da177e4 8550
f07e9af3
MC
8551 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
8552 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
dd477003
MC
8553 u32 tmp;
8554
8555 /* Clear CRC stats. */
8556 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
8557 tg3_writephy(tp, MII_TG3_TEST1,
8558 tmp | MII_TG3_TEST1_CRC_EN);
f08aa1a8 8559 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
dd477003 8560 }
1da177e4
LT
8561 }
8562 }
8563
8564 __tg3_set_rx_mode(tp->dev);
8565
8566 /* Initialize receive rules. */
8567 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
8568 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
8569 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
8570 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
8571
4cf78e4f 8572 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
a4e2b347 8573 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
1da177e4
LT
8574 limit = 8;
8575 else
8576 limit = 16;
8577 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
8578 limit -= 4;
8579 switch (limit) {
8580 case 16:
8581 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
8582 case 15:
8583 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
8584 case 14:
8585 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
8586 case 13:
8587 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
8588 case 12:
8589 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
8590 case 11:
8591 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
8592 case 10:
8593 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
8594 case 9:
8595 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
8596 case 8:
8597 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
8598 case 7:
8599 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
8600 case 6:
8601 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
8602 case 5:
8603 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
8604 case 4:
8605 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
8606 case 3:
8607 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
8608 case 2:
8609 case 1:
8610
8611 default:
8612 break;
855e1111 8613 }
1da177e4 8614
9ce768ea
MC
8615 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
8616 /* Write our heartbeat update interval to APE. */
8617 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
8618 APE_HOST_HEARTBEAT_INT_DISABLE);
0d3031d9 8619
1da177e4
LT
8620 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
8621
1da177e4
LT
8622 return 0;
8623}
8624
8625/* Called at device open time to get the chip ready for
8626 * packet processing. Invoked with tp->lock held.
8627 */
8e7a22e3 8628static int tg3_init_hw(struct tg3 *tp, int reset_phy)
1da177e4 8629{
1da177e4
LT
8630 tg3_switch_clocks(tp);
8631
8632 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
8633
2f751b67 8634 return tg3_reset_hw(tp, reset_phy);
1da177e4
LT
8635}
8636
8637#define TG3_STAT_ADD32(PSTAT, REG) \
8638do { u32 __val = tr32(REG); \
8639 (PSTAT)->low += __val; \
8640 if ((PSTAT)->low < __val) \
8641 (PSTAT)->high += 1; \
8642} while (0)
8643
8644static void tg3_periodic_fetch_stats(struct tg3 *tp)
8645{
8646 struct tg3_hw_stats *sp = tp->hw_stats;
8647
8648 if (!netif_carrier_ok(tp->dev))
8649 return;
8650
8651 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
8652 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
8653 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
8654 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
8655 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
8656 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
8657 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
8658 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
8659 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
8660 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
8661 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
8662 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
8663 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
8664
8665 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
8666 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
8667 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
8668 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
8669 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
8670 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
8671 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
8672 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
8673 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
8674 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
8675 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
8676 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
8677 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
8678 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
463d305b
MC
8679
8680 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
8681 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
8682 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
1da177e4
LT
8683}
8684
8685static void tg3_timer(unsigned long __opaque)
8686{
8687 struct tg3 *tp = (struct tg3 *) __opaque;
1da177e4 8688
f475f163
MC
8689 if (tp->irq_sync)
8690 goto restart_timer;
8691
f47c11ee 8692 spin_lock(&tp->lock);
1da177e4 8693
fac9b83e
DM
8694 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
8695 /* All of this garbage is because when using non-tagged
8696 * IRQ status the mailbox/status_block protocol the chip
8697 * uses with the cpu is race prone.
8698 */
898a56f8 8699 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
fac9b83e
DM
8700 tw32(GRC_LOCAL_CTRL,
8701 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
8702 } else {
8703 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 8704 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
fac9b83e 8705 }
1da177e4 8706
fac9b83e
DM
8707 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
8708 tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
f47c11ee 8709 spin_unlock(&tp->lock);
fac9b83e
DM
8710 schedule_work(&tp->reset_task);
8711 return;
8712 }
1da177e4
LT
8713 }
8714
1da177e4
LT
8715 /* This part only runs once per second. */
8716 if (!--tp->timer_counter) {
fac9b83e
DM
8717 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
8718 tg3_periodic_fetch_stats(tp);
8719
52b02d04
MC
8720 if (tp->setlpicnt && !--tp->setlpicnt) {
8721 u32 val = tr32(TG3_CPMU_EEE_MODE);
8722 tw32(TG3_CPMU_EEE_MODE,
8723 val | TG3_CPMU_EEEMD_LPI_ENABLE);
8724 }
8725
1da177e4
LT
8726 if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
8727 u32 mac_stat;
8728 int phy_event;
8729
8730 mac_stat = tr32(MAC_STATUS);
8731
8732 phy_event = 0;
f07e9af3 8733 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
1da177e4
LT
8734 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
8735 phy_event = 1;
8736 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
8737 phy_event = 1;
8738
8739 if (phy_event)
8740 tg3_setup_phy(tp, 0);
8741 } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
8742 u32 mac_stat = tr32(MAC_STATUS);
8743 int need_setup = 0;
8744
8745 if (netif_carrier_ok(tp->dev) &&
8746 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
8747 need_setup = 1;
8748 }
be98da6a 8749 if (!netif_carrier_ok(tp->dev) &&
1da177e4
LT
8750 (mac_stat & (MAC_STATUS_PCS_SYNCED |
8751 MAC_STATUS_SIGNAL_DET))) {
8752 need_setup = 1;
8753 }
8754 if (need_setup) {
3d3ebe74
MC
8755 if (!tp->serdes_counter) {
8756 tw32_f(MAC_MODE,
8757 (tp->mac_mode &
8758 ~MAC_MODE_PORT_MODE_MASK));
8759 udelay(40);
8760 tw32_f(MAC_MODE, tp->mac_mode);
8761 udelay(40);
8762 }
1da177e4
LT
8763 tg3_setup_phy(tp, 0);
8764 }
f07e9af3 8765 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
2138c002 8766 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
747e8f8b 8767 tg3_serdes_parallel_detect(tp);
57d8b880 8768 }
1da177e4
LT
8769
8770 tp->timer_counter = tp->timer_multiplier;
8771 }
8772
130b8e4d
MC
8773 /* Heartbeat is only sent once every 2 seconds.
8774 *
8775 * The heartbeat is to tell the ASF firmware that the host
8776 * driver is still alive. In the event that the OS crashes,
8777 * ASF needs to reset the hardware to free up the FIFO space
8778 * that may be filled with rx packets destined for the host.
8779 * If the FIFO is full, ASF will no longer function properly.
8780 *
8781 * Unintended resets have been reported on real time kernels
8782 * where the timer doesn't run on time. Netpoll will also have
8783 * same problem.
8784 *
8785 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
8786 * to check the ring condition when the heartbeat is expiring
8787 * before doing the reset. This will prevent most unintended
8788 * resets.
8789 */
1da177e4 8790 if (!--tp->asf_counter) {
bc7959b2
MC
8791 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
8792 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
7c5026aa
MC
8793 tg3_wait_for_event_ack(tp);
8794
bbadf503 8795 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
130b8e4d 8796 FWCMD_NICDRV_ALIVE3);
bbadf503 8797 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
c6cdf436
MC
8798 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
8799 TG3_FW_UPDATE_TIMEOUT_SEC);
4ba526ce
MC
8800
8801 tg3_generate_fw_event(tp);
1da177e4
LT
8802 }
8803 tp->asf_counter = tp->asf_multiplier;
8804 }
8805
f47c11ee 8806 spin_unlock(&tp->lock);
1da177e4 8807
f475f163 8808restart_timer:
1da177e4
LT
8809 tp->timer.expires = jiffies + tp->timer_offset;
8810 add_timer(&tp->timer);
8811}
8812
4f125f42 8813static int tg3_request_irq(struct tg3 *tp, int irq_num)
fcfa0a32 8814{
7d12e780 8815 irq_handler_t fn;
fcfa0a32 8816 unsigned long flags;
4f125f42
MC
8817 char *name;
8818 struct tg3_napi *tnapi = &tp->napi[irq_num];
8819
8820 if (tp->irq_cnt == 1)
8821 name = tp->dev->name;
8822 else {
8823 name = &tnapi->irq_lbl[0];
8824 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
8825 name[IFNAMSIZ-1] = 0;
8826 }
fcfa0a32 8827
679563f4 8828 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
fcfa0a32
MC
8829 fn = tg3_msi;
8830 if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
8831 fn = tg3_msi_1shot;
1fb9df5d 8832 flags = IRQF_SAMPLE_RANDOM;
fcfa0a32
MC
8833 } else {
8834 fn = tg3_interrupt;
8835 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
8836 fn = tg3_interrupt_tagged;
1fb9df5d 8837 flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
fcfa0a32 8838 }
4f125f42
MC
8839
8840 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
fcfa0a32
MC
8841}
8842
7938109f
MC
8843static int tg3_test_interrupt(struct tg3 *tp)
8844{
09943a18 8845 struct tg3_napi *tnapi = &tp->napi[0];
7938109f 8846 struct net_device *dev = tp->dev;
b16250e3 8847 int err, i, intr_ok = 0;
f6eb9b1f 8848 u32 val;
7938109f 8849
d4bc3927
MC
8850 if (!netif_running(dev))
8851 return -ENODEV;
8852
7938109f
MC
8853 tg3_disable_ints(tp);
8854
4f125f42 8855 free_irq(tnapi->irq_vec, tnapi);
7938109f 8856
f6eb9b1f
MC
8857 /*
8858 * Turn off MSI one shot mode. Otherwise this test has no
8859 * observable way to know whether the interrupt was delivered.
8860 */
c885e824 8861 if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
f6eb9b1f
MC
8862 (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
8863 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
8864 tw32(MSGINT_MODE, val);
8865 }
8866
4f125f42 8867 err = request_irq(tnapi->irq_vec, tg3_test_isr,
09943a18 8868 IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
7938109f
MC
8869 if (err)
8870 return err;
8871
898a56f8 8872 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
7938109f
MC
8873 tg3_enable_ints(tp);
8874
8875 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 8876 tnapi->coal_now);
7938109f
MC
8877
8878 for (i = 0; i < 5; i++) {
b16250e3
MC
8879 u32 int_mbox, misc_host_ctrl;
8880
898a56f8 8881 int_mbox = tr32_mailbox(tnapi->int_mbox);
b16250e3
MC
8882 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
8883
8884 if ((int_mbox != 0) ||
8885 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
8886 intr_ok = 1;
7938109f 8887 break;
b16250e3
MC
8888 }
8889
7938109f
MC
8890 msleep(10);
8891 }
8892
8893 tg3_disable_ints(tp);
8894
4f125f42 8895 free_irq(tnapi->irq_vec, tnapi);
6aa20a22 8896
4f125f42 8897 err = tg3_request_irq(tp, 0);
7938109f
MC
8898
8899 if (err)
8900 return err;
8901
f6eb9b1f
MC
8902 if (intr_ok) {
8903 /* Reenable MSI one shot mode. */
c885e824 8904 if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
f6eb9b1f
MC
8905 (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
8906 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
8907 tw32(MSGINT_MODE, val);
8908 }
7938109f 8909 return 0;
f6eb9b1f 8910 }
7938109f
MC
8911
8912 return -EIO;
8913}
8914
8915/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
8916 * successfully restored
8917 */
8918static int tg3_test_msi(struct tg3 *tp)
8919{
7938109f
MC
8920 int err;
8921 u16 pci_cmd;
8922
8923 if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
8924 return 0;
8925
8926 /* Turn off SERR reporting in case MSI terminates with Master
8927 * Abort.
8928 */
8929 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
8930 pci_write_config_word(tp->pdev, PCI_COMMAND,
8931 pci_cmd & ~PCI_COMMAND_SERR);
8932
8933 err = tg3_test_interrupt(tp);
8934
8935 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
8936
8937 if (!err)
8938 return 0;
8939
8940 /* other failures */
8941 if (err != -EIO)
8942 return err;
8943
8944 /* MSI test failed, go back to INTx mode */
5129c3a3
MC
8945 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
8946 "to INTx mode. Please report this failure to the PCI "
8947 "maintainer and include system chipset information\n");
7938109f 8948
4f125f42 8949 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
09943a18 8950
7938109f
MC
8951 pci_disable_msi(tp->pdev);
8952
8953 tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
dc8bf1b1 8954 tp->napi[0].irq_vec = tp->pdev->irq;
7938109f 8955
4f125f42 8956 err = tg3_request_irq(tp, 0);
7938109f
MC
8957 if (err)
8958 return err;
8959
8960 /* Need to reset the chip because the MSI cycle may have terminated
8961 * with Master Abort.
8962 */
f47c11ee 8963 tg3_full_lock(tp, 1);
7938109f 8964
944d980e 8965 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
8e7a22e3 8966 err = tg3_init_hw(tp, 1);
7938109f 8967
f47c11ee 8968 tg3_full_unlock(tp);
7938109f
MC
8969
8970 if (err)
4f125f42 8971 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
7938109f
MC
8972
8973 return err;
8974}
8975
9e9fd12d
MC
8976static int tg3_request_firmware(struct tg3 *tp)
8977{
8978 const __be32 *fw_data;
8979
8980 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
05dbe005
JP
8981 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
8982 tp->fw_needed);
9e9fd12d
MC
8983 return -ENOENT;
8984 }
8985
8986 fw_data = (void *)tp->fw->data;
8987
8988 /* Firmware blob starts with version numbers, followed by
8989 * start address and _full_ length including BSS sections
8990 * (which must be longer than the actual data, of course
8991 */
8992
8993 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
8994 if (tp->fw_len < (tp->fw->size - 12)) {
05dbe005
JP
8995 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
8996 tp->fw_len, tp->fw_needed);
9e9fd12d
MC
8997 release_firmware(tp->fw);
8998 tp->fw = NULL;
8999 return -EINVAL;
9000 }
9001
9002 /* We no longer need firmware; we have it. */
9003 tp->fw_needed = NULL;
9004 return 0;
9005}
9006
679563f4
MC
9007static bool tg3_enable_msix(struct tg3 *tp)
9008{
9009 int i, rc, cpus = num_online_cpus();
9010 struct msix_entry msix_ent[tp->irq_max];
9011
9012 if (cpus == 1)
9013 /* Just fallback to the simpler MSI mode. */
9014 return false;
9015
9016 /*
9017 * We want as many rx rings enabled as there are cpus.
9018 * The first MSIX vector only deals with link interrupts, etc,
9019 * so we add one to the number of vectors we are requesting.
9020 */
9021 tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
9022
9023 for (i = 0; i < tp->irq_max; i++) {
9024 msix_ent[i].entry = i;
9025 msix_ent[i].vector = 0;
9026 }
9027
9028 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
2430b031
MC
9029 if (rc < 0) {
9030 return false;
9031 } else if (rc != 0) {
679563f4
MC
9032 if (pci_enable_msix(tp->pdev, msix_ent, rc))
9033 return false;
05dbe005
JP
9034 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
9035 tp->irq_cnt, rc);
679563f4
MC
9036 tp->irq_cnt = rc;
9037 }
9038
9039 for (i = 0; i < tp->irq_max; i++)
9040 tp->napi[i].irq_vec = msix_ent[i].vector;
9041
2ddaad39
BH
9042 netif_set_real_num_tx_queues(tp->dev, 1);
9043 rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
9044 if (netif_set_real_num_rx_queues(tp->dev, rc)) {
9045 pci_disable_msix(tp->pdev);
9046 return false;
9047 }
b92b9040
MC
9048
9049 if (tp->irq_cnt > 1) {
2430b031 9050 tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
b92b9040
MC
9051 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
9052 tp->tg3_flags3 |= TG3_FLG3_ENABLE_TSS;
9053 netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
9054 }
9055 }
2430b031 9056
679563f4
MC
9057 return true;
9058}
9059
07b0173c
MC
9060static void tg3_ints_init(struct tg3 *tp)
9061{
679563f4
MC
9062 if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
9063 !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
07b0173c
MC
9064 /* All MSI supporting chips should support tagged
9065 * status. Assert that this is the case.
9066 */
5129c3a3
MC
9067 netdev_warn(tp->dev,
9068 "MSI without TAGGED_STATUS? Not using MSI\n");
679563f4 9069 goto defcfg;
07b0173c 9070 }
4f125f42 9071
679563f4
MC
9072 if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
9073 tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
9074 else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
9075 pci_enable_msi(tp->pdev) == 0)
9076 tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
9077
9078 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
9079 u32 msi_mode = tr32(MSGINT_MODE);
baf8a94a
MC
9080 if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
9081 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
679563f4
MC
9082 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
9083 }
9084defcfg:
9085 if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
9086 tp->irq_cnt = 1;
9087 tp->napi[0].irq_vec = tp->pdev->irq;
2ddaad39 9088 netif_set_real_num_tx_queues(tp->dev, 1);
85407885 9089 netif_set_real_num_rx_queues(tp->dev, 1);
679563f4 9090 }
07b0173c
MC
9091}
9092
9093static void tg3_ints_fini(struct tg3 *tp)
9094{
679563f4
MC
9095 if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
9096 pci_disable_msix(tp->pdev);
9097 else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
9098 pci_disable_msi(tp->pdev);
9099 tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
774ee752 9100 tp->tg3_flags3 &= ~(TG3_FLG3_ENABLE_RSS | TG3_FLG3_ENABLE_TSS);
07b0173c
MC
9101}
9102
1da177e4
LT
9103static int tg3_open(struct net_device *dev)
9104{
9105 struct tg3 *tp = netdev_priv(dev);
4f125f42 9106 int i, err;
1da177e4 9107
9e9fd12d
MC
9108 if (tp->fw_needed) {
9109 err = tg3_request_firmware(tp);
9110 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
9111 if (err)
9112 return err;
9113 } else if (err) {
05dbe005 9114 netdev_warn(tp->dev, "TSO capability disabled\n");
9e9fd12d
MC
9115 tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
9116 } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
05dbe005 9117 netdev_notice(tp->dev, "TSO capability restored\n");
9e9fd12d
MC
9118 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
9119 }
9120 }
9121
c49a1561
MC
9122 netif_carrier_off(tp->dev);
9123
bc1c7567 9124 err = tg3_set_power_state(tp, PCI_D0);
2f751b67 9125 if (err)
bc1c7567 9126 return err;
2f751b67
MC
9127
9128 tg3_full_lock(tp, 0);
bc1c7567 9129
1da177e4
LT
9130 tg3_disable_ints(tp);
9131 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
9132
f47c11ee 9133 tg3_full_unlock(tp);
1da177e4 9134
679563f4
MC
9135 /*
9136 * Setup interrupts first so we know how
9137 * many NAPI resources to allocate
9138 */
9139 tg3_ints_init(tp);
9140
1da177e4
LT
9141 /* The placement of this call is tied
9142 * to the setup and use of Host TX descriptors.
9143 */
9144 err = tg3_alloc_consistent(tp);
9145 if (err)
679563f4 9146 goto err_out1;
88b06bc2 9147
66cfd1bd
MC
9148 tg3_napi_init(tp);
9149
fed97810 9150 tg3_napi_enable(tp);
1da177e4 9151
4f125f42
MC
9152 for (i = 0; i < tp->irq_cnt; i++) {
9153 struct tg3_napi *tnapi = &tp->napi[i];
9154 err = tg3_request_irq(tp, i);
9155 if (err) {
9156 for (i--; i >= 0; i--)
9157 free_irq(tnapi->irq_vec, tnapi);
9158 break;
9159 }
9160 }
1da177e4 9161
07b0173c 9162 if (err)
679563f4 9163 goto err_out2;
bea3348e 9164
f47c11ee 9165 tg3_full_lock(tp, 0);
1da177e4 9166
8e7a22e3 9167 err = tg3_init_hw(tp, 1);
1da177e4 9168 if (err) {
944d980e 9169 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
9170 tg3_free_rings(tp);
9171 } else {
fac9b83e
DM
9172 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
9173 tp->timer_offset = HZ;
9174 else
9175 tp->timer_offset = HZ / 10;
9176
9177 BUG_ON(tp->timer_offset > HZ);
9178 tp->timer_counter = tp->timer_multiplier =
9179 (HZ / tp->timer_offset);
9180 tp->asf_counter = tp->asf_multiplier =
28fbef78 9181 ((HZ / tp->timer_offset) * 2);
1da177e4
LT
9182
9183 init_timer(&tp->timer);
9184 tp->timer.expires = jiffies + tp->timer_offset;
9185 tp->timer.data = (unsigned long) tp;
9186 tp->timer.function = tg3_timer;
1da177e4
LT
9187 }
9188
f47c11ee 9189 tg3_full_unlock(tp);
1da177e4 9190
07b0173c 9191 if (err)
679563f4 9192 goto err_out3;
1da177e4 9193
7938109f
MC
9194 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
9195 err = tg3_test_msi(tp);
fac9b83e 9196
7938109f 9197 if (err) {
f47c11ee 9198 tg3_full_lock(tp, 0);
944d980e 9199 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
7938109f 9200 tg3_free_rings(tp);
f47c11ee 9201 tg3_full_unlock(tp);
7938109f 9202
679563f4 9203 goto err_out2;
7938109f 9204 }
fcfa0a32 9205
c885e824
MC
9206 if (!(tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
9207 (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
f6eb9b1f 9208 u32 val = tr32(PCIE_TRANSACTION_CFG);
fcfa0a32 9209
f6eb9b1f
MC
9210 tw32(PCIE_TRANSACTION_CFG,
9211 val | PCIE_TRANS_CFG_1SHOT_MSI);
fcfa0a32 9212 }
7938109f
MC
9213 }
9214
b02fd9e3
MC
9215 tg3_phy_start(tp);
9216
f47c11ee 9217 tg3_full_lock(tp, 0);
1da177e4 9218
7938109f
MC
9219 add_timer(&tp->timer);
9220 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
1da177e4
LT
9221 tg3_enable_ints(tp);
9222
f47c11ee 9223 tg3_full_unlock(tp);
1da177e4 9224
fe5f5787 9225 netif_tx_start_all_queues(dev);
1da177e4
LT
9226
9227 return 0;
07b0173c 9228
679563f4 9229err_out3:
4f125f42
MC
9230 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9231 struct tg3_napi *tnapi = &tp->napi[i];
9232 free_irq(tnapi->irq_vec, tnapi);
9233 }
07b0173c 9234
679563f4 9235err_out2:
fed97810 9236 tg3_napi_disable(tp);
66cfd1bd 9237 tg3_napi_fini(tp);
07b0173c 9238 tg3_free_consistent(tp);
679563f4
MC
9239
9240err_out1:
9241 tg3_ints_fini(tp);
07b0173c 9242 return err;
1da177e4
LT
9243}
9244
511d2224
ED
9245static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
9246 struct rtnl_link_stats64 *);
1da177e4
LT
9247static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
9248
9249static int tg3_close(struct net_device *dev)
9250{
4f125f42 9251 int i;
1da177e4
LT
9252 struct tg3 *tp = netdev_priv(dev);
9253
fed97810 9254 tg3_napi_disable(tp);
28e53bdd 9255 cancel_work_sync(&tp->reset_task);
7faa006f 9256
fe5f5787 9257 netif_tx_stop_all_queues(dev);
1da177e4
LT
9258
9259 del_timer_sync(&tp->timer);
9260
24bb4fb6
MC
9261 tg3_phy_stop(tp);
9262
f47c11ee 9263 tg3_full_lock(tp, 1);
1da177e4
LT
9264
9265 tg3_disable_ints(tp);
9266
944d980e 9267 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 9268 tg3_free_rings(tp);
5cf64b8a 9269 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
1da177e4 9270
f47c11ee 9271 tg3_full_unlock(tp);
1da177e4 9272
4f125f42
MC
9273 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9274 struct tg3_napi *tnapi = &tp->napi[i];
9275 free_irq(tnapi->irq_vec, tnapi);
9276 }
07b0173c
MC
9277
9278 tg3_ints_fini(tp);
1da177e4 9279
511d2224
ED
9280 tg3_get_stats64(tp->dev, &tp->net_stats_prev);
9281
1da177e4
LT
9282 memcpy(&tp->estats_prev, tg3_get_estats(tp),
9283 sizeof(tp->estats_prev));
9284
66cfd1bd
MC
9285 tg3_napi_fini(tp);
9286
1da177e4
LT
9287 tg3_free_consistent(tp);
9288
bc1c7567
MC
9289 tg3_set_power_state(tp, PCI_D3hot);
9290
9291 netif_carrier_off(tp->dev);
9292
1da177e4
LT
9293 return 0;
9294}
9295
511d2224 9296static inline u64 get_stat64(tg3_stat64_t *val)
816f8b86
SB
9297{
9298 return ((u64)val->high << 32) | ((u64)val->low);
9299}
9300
511d2224 9301static u64 calc_crc_errors(struct tg3 *tp)
1da177e4
LT
9302{
9303 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9304
f07e9af3 9305 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
1da177e4
LT
9306 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
9307 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
1da177e4
LT
9308 u32 val;
9309
f47c11ee 9310 spin_lock_bh(&tp->lock);
569a5df8
MC
9311 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
9312 tg3_writephy(tp, MII_TG3_TEST1,
9313 val | MII_TG3_TEST1_CRC_EN);
f08aa1a8 9314 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
1da177e4
LT
9315 } else
9316 val = 0;
f47c11ee 9317 spin_unlock_bh(&tp->lock);
1da177e4
LT
9318
9319 tp->phy_crc_errors += val;
9320
9321 return tp->phy_crc_errors;
9322 }
9323
9324 return get_stat64(&hw_stats->rx_fcs_errors);
9325}
9326
9327#define ESTAT_ADD(member) \
9328 estats->member = old_estats->member + \
511d2224 9329 get_stat64(&hw_stats->member)
1da177e4
LT
9330
9331static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
9332{
9333 struct tg3_ethtool_stats *estats = &tp->estats;
9334 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
9335 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9336
9337 if (!hw_stats)
9338 return old_estats;
9339
9340 ESTAT_ADD(rx_octets);
9341 ESTAT_ADD(rx_fragments);
9342 ESTAT_ADD(rx_ucast_packets);
9343 ESTAT_ADD(rx_mcast_packets);
9344 ESTAT_ADD(rx_bcast_packets);
9345 ESTAT_ADD(rx_fcs_errors);
9346 ESTAT_ADD(rx_align_errors);
9347 ESTAT_ADD(rx_xon_pause_rcvd);
9348 ESTAT_ADD(rx_xoff_pause_rcvd);
9349 ESTAT_ADD(rx_mac_ctrl_rcvd);
9350 ESTAT_ADD(rx_xoff_entered);
9351 ESTAT_ADD(rx_frame_too_long_errors);
9352 ESTAT_ADD(rx_jabbers);
9353 ESTAT_ADD(rx_undersize_packets);
9354 ESTAT_ADD(rx_in_length_errors);
9355 ESTAT_ADD(rx_out_length_errors);
9356 ESTAT_ADD(rx_64_or_less_octet_packets);
9357 ESTAT_ADD(rx_65_to_127_octet_packets);
9358 ESTAT_ADD(rx_128_to_255_octet_packets);
9359 ESTAT_ADD(rx_256_to_511_octet_packets);
9360 ESTAT_ADD(rx_512_to_1023_octet_packets);
9361 ESTAT_ADD(rx_1024_to_1522_octet_packets);
9362 ESTAT_ADD(rx_1523_to_2047_octet_packets);
9363 ESTAT_ADD(rx_2048_to_4095_octet_packets);
9364 ESTAT_ADD(rx_4096_to_8191_octet_packets);
9365 ESTAT_ADD(rx_8192_to_9022_octet_packets);
9366
9367 ESTAT_ADD(tx_octets);
9368 ESTAT_ADD(tx_collisions);
9369 ESTAT_ADD(tx_xon_sent);
9370 ESTAT_ADD(tx_xoff_sent);
9371 ESTAT_ADD(tx_flow_control);
9372 ESTAT_ADD(tx_mac_errors);
9373 ESTAT_ADD(tx_single_collisions);
9374 ESTAT_ADD(tx_mult_collisions);
9375 ESTAT_ADD(tx_deferred);
9376 ESTAT_ADD(tx_excessive_collisions);
9377 ESTAT_ADD(tx_late_collisions);
9378 ESTAT_ADD(tx_collide_2times);
9379 ESTAT_ADD(tx_collide_3times);
9380 ESTAT_ADD(tx_collide_4times);
9381 ESTAT_ADD(tx_collide_5times);
9382 ESTAT_ADD(tx_collide_6times);
9383 ESTAT_ADD(tx_collide_7times);
9384 ESTAT_ADD(tx_collide_8times);
9385 ESTAT_ADD(tx_collide_9times);
9386 ESTAT_ADD(tx_collide_10times);
9387 ESTAT_ADD(tx_collide_11times);
9388 ESTAT_ADD(tx_collide_12times);
9389 ESTAT_ADD(tx_collide_13times);
9390 ESTAT_ADD(tx_collide_14times);
9391 ESTAT_ADD(tx_collide_15times);
9392 ESTAT_ADD(tx_ucast_packets);
9393 ESTAT_ADD(tx_mcast_packets);
9394 ESTAT_ADD(tx_bcast_packets);
9395 ESTAT_ADD(tx_carrier_sense_errors);
9396 ESTAT_ADD(tx_discards);
9397 ESTAT_ADD(tx_errors);
9398
9399 ESTAT_ADD(dma_writeq_full);
9400 ESTAT_ADD(dma_write_prioq_full);
9401 ESTAT_ADD(rxbds_empty);
9402 ESTAT_ADD(rx_discards);
9403 ESTAT_ADD(rx_errors);
9404 ESTAT_ADD(rx_threshold_hit);
9405
9406 ESTAT_ADD(dma_readq_full);
9407 ESTAT_ADD(dma_read_prioq_full);
9408 ESTAT_ADD(tx_comp_queue_full);
9409
9410 ESTAT_ADD(ring_set_send_prod_index);
9411 ESTAT_ADD(ring_status_update);
9412 ESTAT_ADD(nic_irqs);
9413 ESTAT_ADD(nic_avoided_irqs);
9414 ESTAT_ADD(nic_tx_threshold_hit);
9415
9416 return estats;
9417}
9418
511d2224
ED
9419static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
9420 struct rtnl_link_stats64 *stats)
1da177e4
LT
9421{
9422 struct tg3 *tp = netdev_priv(dev);
511d2224 9423 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
1da177e4
LT
9424 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9425
9426 if (!hw_stats)
9427 return old_stats;
9428
9429 stats->rx_packets = old_stats->rx_packets +
9430 get_stat64(&hw_stats->rx_ucast_packets) +
9431 get_stat64(&hw_stats->rx_mcast_packets) +
9432 get_stat64(&hw_stats->rx_bcast_packets);
6aa20a22 9433
1da177e4
LT
9434 stats->tx_packets = old_stats->tx_packets +
9435 get_stat64(&hw_stats->tx_ucast_packets) +
9436 get_stat64(&hw_stats->tx_mcast_packets) +
9437 get_stat64(&hw_stats->tx_bcast_packets);
9438
9439 stats->rx_bytes = old_stats->rx_bytes +
9440 get_stat64(&hw_stats->rx_octets);
9441 stats->tx_bytes = old_stats->tx_bytes +
9442 get_stat64(&hw_stats->tx_octets);
9443
9444 stats->rx_errors = old_stats->rx_errors +
4f63b877 9445 get_stat64(&hw_stats->rx_errors);
1da177e4
LT
9446 stats->tx_errors = old_stats->tx_errors +
9447 get_stat64(&hw_stats->tx_errors) +
9448 get_stat64(&hw_stats->tx_mac_errors) +
9449 get_stat64(&hw_stats->tx_carrier_sense_errors) +
9450 get_stat64(&hw_stats->tx_discards);
9451
9452 stats->multicast = old_stats->multicast +
9453 get_stat64(&hw_stats->rx_mcast_packets);
9454 stats->collisions = old_stats->collisions +
9455 get_stat64(&hw_stats->tx_collisions);
9456
9457 stats->rx_length_errors = old_stats->rx_length_errors +
9458 get_stat64(&hw_stats->rx_frame_too_long_errors) +
9459 get_stat64(&hw_stats->rx_undersize_packets);
9460
9461 stats->rx_over_errors = old_stats->rx_over_errors +
9462 get_stat64(&hw_stats->rxbds_empty);
9463 stats->rx_frame_errors = old_stats->rx_frame_errors +
9464 get_stat64(&hw_stats->rx_align_errors);
9465 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
9466 get_stat64(&hw_stats->tx_discards);
9467 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
9468 get_stat64(&hw_stats->tx_carrier_sense_errors);
9469
9470 stats->rx_crc_errors = old_stats->rx_crc_errors +
9471 calc_crc_errors(tp);
9472
4f63b877
JL
9473 stats->rx_missed_errors = old_stats->rx_missed_errors +
9474 get_stat64(&hw_stats->rx_discards);
9475
b0057c51
ED
9476 stats->rx_dropped = tp->rx_dropped;
9477
1da177e4
LT
9478 return stats;
9479}
9480
9481static inline u32 calc_crc(unsigned char *buf, int len)
9482{
9483 u32 reg;
9484 u32 tmp;
9485 int j, k;
9486
9487 reg = 0xffffffff;
9488
9489 for (j = 0; j < len; j++) {
9490 reg ^= buf[j];
9491
9492 for (k = 0; k < 8; k++) {
9493 tmp = reg & 0x01;
9494
9495 reg >>= 1;
9496
859a5887 9497 if (tmp)
1da177e4 9498 reg ^= 0xedb88320;
1da177e4
LT
9499 }
9500 }
9501
9502 return ~reg;
9503}
9504
9505static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
9506{
9507 /* accept or reject all multicast frames */
9508 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
9509 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
9510 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
9511 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
9512}
9513
9514static void __tg3_set_rx_mode(struct net_device *dev)
9515{
9516 struct tg3 *tp = netdev_priv(dev);
9517 u32 rx_mode;
9518
9519 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
9520 RX_MODE_KEEP_VLAN_TAG);
9521
9522 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
9523 * flag clear.
9524 */
9525#if TG3_VLAN_TAG_USED
9526 if (!tp->vlgrp &&
9527 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
9528 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
9529#else
9530 /* By definition, VLAN is disabled always in this
9531 * case.
9532 */
9533 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
9534 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
9535#endif
9536
9537 if (dev->flags & IFF_PROMISC) {
9538 /* Promiscuous mode. */
9539 rx_mode |= RX_MODE_PROMISC;
9540 } else if (dev->flags & IFF_ALLMULTI) {
9541 /* Accept all multicast. */
de6f31eb 9542 tg3_set_multi(tp, 1);
4cd24eaf 9543 } else if (netdev_mc_empty(dev)) {
1da177e4 9544 /* Reject all multicast. */
de6f31eb 9545 tg3_set_multi(tp, 0);
1da177e4
LT
9546 } else {
9547 /* Accept one or more multicast(s). */
22bedad3 9548 struct netdev_hw_addr *ha;
1da177e4
LT
9549 u32 mc_filter[4] = { 0, };
9550 u32 regidx;
9551 u32 bit;
9552 u32 crc;
9553
22bedad3
JP
9554 netdev_for_each_mc_addr(ha, dev) {
9555 crc = calc_crc(ha->addr, ETH_ALEN);
1da177e4
LT
9556 bit = ~crc & 0x7f;
9557 regidx = (bit & 0x60) >> 5;
9558 bit &= 0x1f;
9559 mc_filter[regidx] |= (1 << bit);
9560 }
9561
9562 tw32(MAC_HASH_REG_0, mc_filter[0]);
9563 tw32(MAC_HASH_REG_1, mc_filter[1]);
9564 tw32(MAC_HASH_REG_2, mc_filter[2]);
9565 tw32(MAC_HASH_REG_3, mc_filter[3]);
9566 }
9567
9568 if (rx_mode != tp->rx_mode) {
9569 tp->rx_mode = rx_mode;
9570 tw32_f(MAC_RX_MODE, rx_mode);
9571 udelay(10);
9572 }
9573}
9574
9575static void tg3_set_rx_mode(struct net_device *dev)
9576{
9577 struct tg3 *tp = netdev_priv(dev);
9578
e75f7c90
MC
9579 if (!netif_running(dev))
9580 return;
9581
f47c11ee 9582 tg3_full_lock(tp, 0);
1da177e4 9583 __tg3_set_rx_mode(dev);
f47c11ee 9584 tg3_full_unlock(tp);
1da177e4
LT
9585}
9586
9587#define TG3_REGDUMP_LEN (32 * 1024)
9588
9589static int tg3_get_regs_len(struct net_device *dev)
9590{
9591 return TG3_REGDUMP_LEN;
9592}
9593
9594static void tg3_get_regs(struct net_device *dev,
9595 struct ethtool_regs *regs, void *_p)
9596{
9597 u32 *p = _p;
9598 struct tg3 *tp = netdev_priv(dev);
9599 u8 *orig_p = _p;
9600 int i;
9601
9602 regs->version = 0;
9603
9604 memset(p, 0, TG3_REGDUMP_LEN);
9605
80096068 9606 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
9607 return;
9608
f47c11ee 9609 tg3_full_lock(tp, 0);
1da177e4
LT
9610
9611#define __GET_REG32(reg) (*(p)++ = tr32(reg))
be98da6a 9612#define GET_REG32_LOOP(base, len) \
1da177e4
LT
9613do { p = (u32 *)(orig_p + (base)); \
9614 for (i = 0; i < len; i += 4) \
9615 __GET_REG32((base) + i); \
9616} while (0)
9617#define GET_REG32_1(reg) \
9618do { p = (u32 *)(orig_p + (reg)); \
9619 __GET_REG32((reg)); \
9620} while (0)
9621
9622 GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
9623 GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
9624 GET_REG32_LOOP(MAC_MODE, 0x4f0);
9625 GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
9626 GET_REG32_1(SNDDATAC_MODE);
9627 GET_REG32_LOOP(SNDBDS_MODE, 0x80);
9628 GET_REG32_LOOP(SNDBDI_MODE, 0x48);
9629 GET_REG32_1(SNDBDC_MODE);
9630 GET_REG32_LOOP(RCVLPC_MODE, 0x20);
9631 GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
9632 GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
9633 GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
9634 GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
9635 GET_REG32_1(RCVDCC_MODE);
9636 GET_REG32_LOOP(RCVBDI_MODE, 0x20);
9637 GET_REG32_LOOP(RCVCC_MODE, 0x14);
9638 GET_REG32_LOOP(RCVLSC_MODE, 0x08);
9639 GET_REG32_1(MBFREE_MODE);
9640 GET_REG32_LOOP(HOSTCC_MODE, 0x100);
9641 GET_REG32_LOOP(MEMARB_MODE, 0x10);
9642 GET_REG32_LOOP(BUFMGR_MODE, 0x58);
9643 GET_REG32_LOOP(RDMAC_MODE, 0x08);
9644 GET_REG32_LOOP(WDMAC_MODE, 0x08);
091465d7
CE
9645 GET_REG32_1(RX_CPU_MODE);
9646 GET_REG32_1(RX_CPU_STATE);
9647 GET_REG32_1(RX_CPU_PGMCTR);
9648 GET_REG32_1(RX_CPU_HWBKPT);
9649 GET_REG32_1(TX_CPU_MODE);
9650 GET_REG32_1(TX_CPU_STATE);
9651 GET_REG32_1(TX_CPU_PGMCTR);
1da177e4
LT
9652 GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
9653 GET_REG32_LOOP(FTQ_RESET, 0x120);
9654 GET_REG32_LOOP(MSGINT_MODE, 0x0c);
9655 GET_REG32_1(DMAC_MODE);
9656 GET_REG32_LOOP(GRC_MODE, 0x4c);
9657 if (tp->tg3_flags & TG3_FLAG_NVRAM)
9658 GET_REG32_LOOP(NVRAM_CMD, 0x24);
9659
9660#undef __GET_REG32
9661#undef GET_REG32_LOOP
9662#undef GET_REG32_1
9663
f47c11ee 9664 tg3_full_unlock(tp);
1da177e4
LT
9665}
9666
9667static int tg3_get_eeprom_len(struct net_device *dev)
9668{
9669 struct tg3 *tp = netdev_priv(dev);
9670
9671 return tp->nvram_size;
9672}
9673
1da177e4
LT
9674static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
9675{
9676 struct tg3 *tp = netdev_priv(dev);
9677 int ret;
9678 u8 *pd;
b9fc7dc5 9679 u32 i, offset, len, b_offset, b_count;
a9dc529d 9680 __be32 val;
1da177e4 9681
df259d8c
MC
9682 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
9683 return -EINVAL;
9684
80096068 9685 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
9686 return -EAGAIN;
9687
1da177e4
LT
9688 offset = eeprom->offset;
9689 len = eeprom->len;
9690 eeprom->len = 0;
9691
9692 eeprom->magic = TG3_EEPROM_MAGIC;
9693
9694 if (offset & 3) {
9695 /* adjustments to start on required 4 byte boundary */
9696 b_offset = offset & 3;
9697 b_count = 4 - b_offset;
9698 if (b_count > len) {
9699 /* i.e. offset=1 len=2 */
9700 b_count = len;
9701 }
a9dc529d 9702 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
1da177e4
LT
9703 if (ret)
9704 return ret;
be98da6a 9705 memcpy(data, ((char *)&val) + b_offset, b_count);
1da177e4
LT
9706 len -= b_count;
9707 offset += b_count;
c6cdf436 9708 eeprom->len += b_count;
1da177e4
LT
9709 }
9710
9711 /* read bytes upto the last 4 byte boundary */
9712 pd = &data[eeprom->len];
9713 for (i = 0; i < (len - (len & 3)); i += 4) {
a9dc529d 9714 ret = tg3_nvram_read_be32(tp, offset + i, &val);
1da177e4
LT
9715 if (ret) {
9716 eeprom->len += i;
9717 return ret;
9718 }
1da177e4
LT
9719 memcpy(pd + i, &val, 4);
9720 }
9721 eeprom->len += i;
9722
9723 if (len & 3) {
9724 /* read last bytes not ending on 4 byte boundary */
9725 pd = &data[eeprom->len];
9726 b_count = len & 3;
9727 b_offset = offset + len - b_count;
a9dc529d 9728 ret = tg3_nvram_read_be32(tp, b_offset, &val);
1da177e4
LT
9729 if (ret)
9730 return ret;
b9fc7dc5 9731 memcpy(pd, &val, b_count);
1da177e4
LT
9732 eeprom->len += b_count;
9733 }
9734 return 0;
9735}
9736
6aa20a22 9737static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
1da177e4
LT
9738
9739static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
9740{
9741 struct tg3 *tp = netdev_priv(dev);
9742 int ret;
b9fc7dc5 9743 u32 offset, len, b_offset, odd_len;
1da177e4 9744 u8 *buf;
a9dc529d 9745 __be32 start, end;
1da177e4 9746
80096068 9747 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
9748 return -EAGAIN;
9749
df259d8c
MC
9750 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
9751 eeprom->magic != TG3_EEPROM_MAGIC)
1da177e4
LT
9752 return -EINVAL;
9753
9754 offset = eeprom->offset;
9755 len = eeprom->len;
9756
9757 if ((b_offset = (offset & 3))) {
9758 /* adjustments to start on required 4 byte boundary */
a9dc529d 9759 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
1da177e4
LT
9760 if (ret)
9761 return ret;
1da177e4
LT
9762 len += b_offset;
9763 offset &= ~3;
1c8594b4
MC
9764 if (len < 4)
9765 len = 4;
1da177e4
LT
9766 }
9767
9768 odd_len = 0;
1c8594b4 9769 if (len & 3) {
1da177e4
LT
9770 /* adjustments to end on required 4 byte boundary */
9771 odd_len = 1;
9772 len = (len + 3) & ~3;
a9dc529d 9773 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
1da177e4
LT
9774 if (ret)
9775 return ret;
1da177e4
LT
9776 }
9777
9778 buf = data;
9779 if (b_offset || odd_len) {
9780 buf = kmalloc(len, GFP_KERNEL);
ab0049b4 9781 if (!buf)
1da177e4
LT
9782 return -ENOMEM;
9783 if (b_offset)
9784 memcpy(buf, &start, 4);
9785 if (odd_len)
9786 memcpy(buf+len-4, &end, 4);
9787 memcpy(buf + b_offset, data, eeprom->len);
9788 }
9789
9790 ret = tg3_nvram_write_block(tp, offset, len, buf);
9791
9792 if (buf != data)
9793 kfree(buf);
9794
9795 return ret;
9796}
9797
9798static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
9799{
b02fd9e3
MC
9800 struct tg3 *tp = netdev_priv(dev);
9801
9802 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
3f0e3ad7 9803 struct phy_device *phydev;
f07e9af3 9804 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 9805 return -EAGAIN;
3f0e3ad7
MC
9806 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
9807 return phy_ethtool_gset(phydev, cmd);
b02fd9e3 9808 }
6aa20a22 9809
1da177e4
LT
9810 cmd->supported = (SUPPORTED_Autoneg);
9811
f07e9af3 9812 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
9813 cmd->supported |= (SUPPORTED_1000baseT_Half |
9814 SUPPORTED_1000baseT_Full);
9815
f07e9af3 9816 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
1da177e4
LT
9817 cmd->supported |= (SUPPORTED_100baseT_Half |
9818 SUPPORTED_100baseT_Full |
9819 SUPPORTED_10baseT_Half |
9820 SUPPORTED_10baseT_Full |
3bebab59 9821 SUPPORTED_TP);
ef348144
KK
9822 cmd->port = PORT_TP;
9823 } else {
1da177e4 9824 cmd->supported |= SUPPORTED_FIBRE;
ef348144
KK
9825 cmd->port = PORT_FIBRE;
9826 }
6aa20a22 9827
1da177e4
LT
9828 cmd->advertising = tp->link_config.advertising;
9829 if (netif_running(dev)) {
9830 cmd->speed = tp->link_config.active_speed;
9831 cmd->duplex = tp->link_config.active_duplex;
64c22182
MC
9832 } else {
9833 cmd->speed = SPEED_INVALID;
9834 cmd->duplex = DUPLEX_INVALID;
1da177e4 9835 }
882e9793 9836 cmd->phy_address = tp->phy_addr;
7e5856bd 9837 cmd->transceiver = XCVR_INTERNAL;
1da177e4
LT
9838 cmd->autoneg = tp->link_config.autoneg;
9839 cmd->maxtxpkt = 0;
9840 cmd->maxrxpkt = 0;
9841 return 0;
9842}
6aa20a22 9843
1da177e4
LT
9844static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
9845{
9846 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9847
b02fd9e3 9848 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
3f0e3ad7 9849 struct phy_device *phydev;
f07e9af3 9850 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 9851 return -EAGAIN;
3f0e3ad7
MC
9852 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
9853 return phy_ethtool_sset(phydev, cmd);
b02fd9e3
MC
9854 }
9855
7e5856bd
MC
9856 if (cmd->autoneg != AUTONEG_ENABLE &&
9857 cmd->autoneg != AUTONEG_DISABLE)
37ff238d 9858 return -EINVAL;
7e5856bd
MC
9859
9860 if (cmd->autoneg == AUTONEG_DISABLE &&
9861 cmd->duplex != DUPLEX_FULL &&
9862 cmd->duplex != DUPLEX_HALF)
37ff238d 9863 return -EINVAL;
1da177e4 9864
7e5856bd
MC
9865 if (cmd->autoneg == AUTONEG_ENABLE) {
9866 u32 mask = ADVERTISED_Autoneg |
9867 ADVERTISED_Pause |
9868 ADVERTISED_Asym_Pause;
9869
f07e9af3 9870 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
7e5856bd
MC
9871 mask |= ADVERTISED_1000baseT_Half |
9872 ADVERTISED_1000baseT_Full;
9873
f07e9af3 9874 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
7e5856bd
MC
9875 mask |= ADVERTISED_100baseT_Half |
9876 ADVERTISED_100baseT_Full |
9877 ADVERTISED_10baseT_Half |
9878 ADVERTISED_10baseT_Full |
9879 ADVERTISED_TP;
9880 else
9881 mask |= ADVERTISED_FIBRE;
9882
9883 if (cmd->advertising & ~mask)
9884 return -EINVAL;
9885
9886 mask &= (ADVERTISED_1000baseT_Half |
9887 ADVERTISED_1000baseT_Full |
9888 ADVERTISED_100baseT_Half |
9889 ADVERTISED_100baseT_Full |
9890 ADVERTISED_10baseT_Half |
9891 ADVERTISED_10baseT_Full);
9892
9893 cmd->advertising &= mask;
9894 } else {
f07e9af3 9895 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
7e5856bd
MC
9896 if (cmd->speed != SPEED_1000)
9897 return -EINVAL;
9898
9899 if (cmd->duplex != DUPLEX_FULL)
9900 return -EINVAL;
9901 } else {
9902 if (cmd->speed != SPEED_100 &&
9903 cmd->speed != SPEED_10)
9904 return -EINVAL;
9905 }
9906 }
9907
f47c11ee 9908 tg3_full_lock(tp, 0);
1da177e4
LT
9909
9910 tp->link_config.autoneg = cmd->autoneg;
9911 if (cmd->autoneg == AUTONEG_ENABLE) {
405d8e5c
AG
9912 tp->link_config.advertising = (cmd->advertising |
9913 ADVERTISED_Autoneg);
1da177e4
LT
9914 tp->link_config.speed = SPEED_INVALID;
9915 tp->link_config.duplex = DUPLEX_INVALID;
9916 } else {
9917 tp->link_config.advertising = 0;
9918 tp->link_config.speed = cmd->speed;
9919 tp->link_config.duplex = cmd->duplex;
b02fd9e3 9920 }
6aa20a22 9921
24fcad6b
MC
9922 tp->link_config.orig_speed = tp->link_config.speed;
9923 tp->link_config.orig_duplex = tp->link_config.duplex;
9924 tp->link_config.orig_autoneg = tp->link_config.autoneg;
9925
1da177e4
LT
9926 if (netif_running(dev))
9927 tg3_setup_phy(tp, 1);
9928
f47c11ee 9929 tg3_full_unlock(tp);
6aa20a22 9930
1da177e4
LT
9931 return 0;
9932}
6aa20a22 9933
1da177e4
LT
9934static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
9935{
9936 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9937
1da177e4
LT
9938 strcpy(info->driver, DRV_MODULE_NAME);
9939 strcpy(info->version, DRV_MODULE_VERSION);
c4e6575c 9940 strcpy(info->fw_version, tp->fw_ver);
1da177e4
LT
9941 strcpy(info->bus_info, pci_name(tp->pdev));
9942}
6aa20a22 9943
1da177e4
LT
9944static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
9945{
9946 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9947
12dac075
RW
9948 if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
9949 device_can_wakeup(&tp->pdev->dev))
a85feb8c
GZ
9950 wol->supported = WAKE_MAGIC;
9951 else
9952 wol->supported = 0;
1da177e4 9953 wol->wolopts = 0;
05ac4cb7
MC
9954 if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
9955 device_can_wakeup(&tp->pdev->dev))
1da177e4
LT
9956 wol->wolopts = WAKE_MAGIC;
9957 memset(&wol->sopass, 0, sizeof(wol->sopass));
9958}
6aa20a22 9959
1da177e4
LT
9960static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
9961{
9962 struct tg3 *tp = netdev_priv(dev);
12dac075 9963 struct device *dp = &tp->pdev->dev;
6aa20a22 9964
1da177e4
LT
9965 if (wol->wolopts & ~WAKE_MAGIC)
9966 return -EINVAL;
9967 if ((wol->wolopts & WAKE_MAGIC) &&
12dac075 9968 !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
1da177e4 9969 return -EINVAL;
6aa20a22 9970
f2dc0d18
RW
9971 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
9972
f47c11ee 9973 spin_lock_bh(&tp->lock);
f2dc0d18 9974 if (device_may_wakeup(dp))
1da177e4 9975 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
f2dc0d18 9976 else
1da177e4 9977 tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
f47c11ee 9978 spin_unlock_bh(&tp->lock);
6aa20a22 9979
f2dc0d18 9980
1da177e4
LT
9981 return 0;
9982}
6aa20a22 9983
1da177e4
LT
9984static u32 tg3_get_msglevel(struct net_device *dev)
9985{
9986 struct tg3 *tp = netdev_priv(dev);
9987 return tp->msg_enable;
9988}
6aa20a22 9989
1da177e4
LT
9990static void tg3_set_msglevel(struct net_device *dev, u32 value)
9991{
9992 struct tg3 *tp = netdev_priv(dev);
9993 tp->msg_enable = value;
9994}
6aa20a22 9995
1da177e4
LT
9996static int tg3_set_tso(struct net_device *dev, u32 value)
9997{
9998 struct tg3 *tp = netdev_priv(dev);
9999
10000 if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
10001 if (value)
10002 return -EINVAL;
10003 return 0;
10004 }
027455ad 10005 if ((dev->features & NETIF_F_IPV6_CSUM) &&
e849cdc3
MC
10006 ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
10007 (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3))) {
9936bcf6 10008 if (value) {
b0026624 10009 dev->features |= NETIF_F_TSO6;
e849cdc3
MC
10010 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
10011 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c
MC
10012 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
10013 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
321d32a0 10014 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
e849cdc3 10015 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
9936bcf6
MC
10016 dev->features |= NETIF_F_TSO_ECN;
10017 } else
10018 dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
b0026624 10019 }
1da177e4
LT
10020 return ethtool_op_set_tso(dev, value);
10021}
6aa20a22 10022
1da177e4
LT
10023static int tg3_nway_reset(struct net_device *dev)
10024{
10025 struct tg3 *tp = netdev_priv(dev);
1da177e4 10026 int r;
6aa20a22 10027
1da177e4
LT
10028 if (!netif_running(dev))
10029 return -EAGAIN;
10030
f07e9af3 10031 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
c94e3941
MC
10032 return -EINVAL;
10033
b02fd9e3 10034 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
f07e9af3 10035 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10036 return -EAGAIN;
3f0e3ad7 10037 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
10038 } else {
10039 u32 bmcr;
10040
10041 spin_lock_bh(&tp->lock);
10042 r = -EINVAL;
10043 tg3_readphy(tp, MII_BMCR, &bmcr);
10044 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
10045 ((bmcr & BMCR_ANENABLE) ||
f07e9af3 10046 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
b02fd9e3
MC
10047 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
10048 BMCR_ANENABLE);
10049 r = 0;
10050 }
10051 spin_unlock_bh(&tp->lock);
1da177e4 10052 }
6aa20a22 10053
1da177e4
LT
10054 return r;
10055}
6aa20a22 10056
1da177e4
LT
10057static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10058{
10059 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10060
2c49a44d 10061 ering->rx_max_pending = tp->rx_std_ring_mask;
1da177e4 10062 ering->rx_mini_max_pending = 0;
4f81c32b 10063 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
2c49a44d 10064 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
4f81c32b
MC
10065 else
10066 ering->rx_jumbo_max_pending = 0;
10067
10068 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
1da177e4
LT
10069
10070 ering->rx_pending = tp->rx_pending;
10071 ering->rx_mini_pending = 0;
4f81c32b
MC
10072 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
10073 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
10074 else
10075 ering->rx_jumbo_pending = 0;
10076
f3f3f27e 10077 ering->tx_pending = tp->napi[0].tx_pending;
1da177e4 10078}
6aa20a22 10079
1da177e4
LT
10080static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10081{
10082 struct tg3 *tp = netdev_priv(dev);
646c9edd 10083 int i, irq_sync = 0, err = 0;
6aa20a22 10084
2c49a44d
MC
10085 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
10086 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
bc3a9254
MC
10087 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
10088 (ering->tx_pending <= MAX_SKB_FRAGS) ||
7f62ad5d 10089 ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
bc3a9254 10090 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
1da177e4 10091 return -EINVAL;
6aa20a22 10092
bbe832c0 10093 if (netif_running(dev)) {
b02fd9e3 10094 tg3_phy_stop(tp);
1da177e4 10095 tg3_netif_stop(tp);
bbe832c0
MC
10096 irq_sync = 1;
10097 }
1da177e4 10098
bbe832c0 10099 tg3_full_lock(tp, irq_sync);
6aa20a22 10100
1da177e4
LT
10101 tp->rx_pending = ering->rx_pending;
10102
10103 if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
10104 tp->rx_pending > 63)
10105 tp->rx_pending = 63;
10106 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
646c9edd 10107
6fd45cb8 10108 for (i = 0; i < tp->irq_max; i++)
646c9edd 10109 tp->napi[i].tx_pending = ering->tx_pending;
1da177e4
LT
10110
10111 if (netif_running(dev)) {
944d980e 10112 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
b9ec6c1b
MC
10113 err = tg3_restart_hw(tp, 1);
10114 if (!err)
10115 tg3_netif_start(tp);
1da177e4
LT
10116 }
10117
f47c11ee 10118 tg3_full_unlock(tp);
6aa20a22 10119
b02fd9e3
MC
10120 if (irq_sync && !err)
10121 tg3_phy_start(tp);
10122
b9ec6c1b 10123 return err;
1da177e4 10124}
6aa20a22 10125
1da177e4
LT
10126static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10127{
10128 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10129
1da177e4 10130 epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
8d018621 10131
e18ce346 10132 if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
8d018621
MC
10133 epause->rx_pause = 1;
10134 else
10135 epause->rx_pause = 0;
10136
e18ce346 10137 if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
8d018621
MC
10138 epause->tx_pause = 1;
10139 else
10140 epause->tx_pause = 0;
1da177e4 10141}
6aa20a22 10142
1da177e4
LT
10143static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10144{
10145 struct tg3 *tp = netdev_priv(dev);
b02fd9e3 10146 int err = 0;
6aa20a22 10147
b02fd9e3 10148 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
2712168f
MC
10149 u32 newadv;
10150 struct phy_device *phydev;
1da177e4 10151
2712168f 10152 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
f47c11ee 10153
2712168f
MC
10154 if (!(phydev->supported & SUPPORTED_Pause) ||
10155 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
2259dca3 10156 (epause->rx_pause != epause->tx_pause)))
2712168f 10157 return -EINVAL;
1da177e4 10158
2712168f
MC
10159 tp->link_config.flowctrl = 0;
10160 if (epause->rx_pause) {
10161 tp->link_config.flowctrl |= FLOW_CTRL_RX;
10162
10163 if (epause->tx_pause) {
10164 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10165 newadv = ADVERTISED_Pause;
b02fd9e3 10166 } else
2712168f
MC
10167 newadv = ADVERTISED_Pause |
10168 ADVERTISED_Asym_Pause;
10169 } else if (epause->tx_pause) {
10170 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10171 newadv = ADVERTISED_Asym_Pause;
10172 } else
10173 newadv = 0;
10174
10175 if (epause->autoneg)
10176 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
10177 else
10178 tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
10179
f07e9af3 10180 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
2712168f
MC
10181 u32 oldadv = phydev->advertising &
10182 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
10183 if (oldadv != newadv) {
10184 phydev->advertising &=
10185 ~(ADVERTISED_Pause |
10186 ADVERTISED_Asym_Pause);
10187 phydev->advertising |= newadv;
10188 if (phydev->autoneg) {
10189 /*
10190 * Always renegotiate the link to
10191 * inform our link partner of our
10192 * flow control settings, even if the
10193 * flow control is forced. Let
10194 * tg3_adjust_link() do the final
10195 * flow control setup.
10196 */
10197 return phy_start_aneg(phydev);
b02fd9e3 10198 }
b02fd9e3 10199 }
b02fd9e3 10200
2712168f 10201 if (!epause->autoneg)
b02fd9e3 10202 tg3_setup_flow_control(tp, 0, 0);
2712168f
MC
10203 } else {
10204 tp->link_config.orig_advertising &=
10205 ~(ADVERTISED_Pause |
10206 ADVERTISED_Asym_Pause);
10207 tp->link_config.orig_advertising |= newadv;
b02fd9e3
MC
10208 }
10209 } else {
10210 int irq_sync = 0;
10211
10212 if (netif_running(dev)) {
10213 tg3_netif_stop(tp);
10214 irq_sync = 1;
10215 }
10216
10217 tg3_full_lock(tp, irq_sync);
10218
10219 if (epause->autoneg)
10220 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
10221 else
10222 tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
10223 if (epause->rx_pause)
e18ce346 10224 tp->link_config.flowctrl |= FLOW_CTRL_RX;
b02fd9e3 10225 else
e18ce346 10226 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
b02fd9e3 10227 if (epause->tx_pause)
e18ce346 10228 tp->link_config.flowctrl |= FLOW_CTRL_TX;
b02fd9e3 10229 else
e18ce346 10230 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
b02fd9e3
MC
10231
10232 if (netif_running(dev)) {
10233 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10234 err = tg3_restart_hw(tp, 1);
10235 if (!err)
10236 tg3_netif_start(tp);
10237 }
10238
10239 tg3_full_unlock(tp);
10240 }
6aa20a22 10241
b9ec6c1b 10242 return err;
1da177e4 10243}
6aa20a22 10244
1da177e4
LT
10245static u32 tg3_get_rx_csum(struct net_device *dev)
10246{
10247 struct tg3 *tp = netdev_priv(dev);
10248 return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
10249}
6aa20a22 10250
1da177e4
LT
10251static int tg3_set_rx_csum(struct net_device *dev, u32 data)
10252{
10253 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10254
1da177e4
LT
10255 if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
10256 if (data != 0)
10257 return -EINVAL;
c6cdf436
MC
10258 return 0;
10259 }
6aa20a22 10260
f47c11ee 10261 spin_lock_bh(&tp->lock);
1da177e4
LT
10262 if (data)
10263 tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
10264 else
10265 tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
f47c11ee 10266 spin_unlock_bh(&tp->lock);
6aa20a22 10267
1da177e4
LT
10268 return 0;
10269}
6aa20a22 10270
1da177e4
LT
10271static int tg3_set_tx_csum(struct net_device *dev, u32 data)
10272{
10273 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10274
1da177e4
LT
10275 if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
10276 if (data != 0)
10277 return -EINVAL;
c6cdf436
MC
10278 return 0;
10279 }
6aa20a22 10280
321d32a0 10281 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
6460d948 10282 ethtool_op_set_tx_ipv6_csum(dev, data);
1da177e4 10283 else
9c27dbdf 10284 ethtool_op_set_tx_csum(dev, data);
1da177e4
LT
10285
10286 return 0;
10287}
10288
de6f31eb 10289static int tg3_get_sset_count(struct net_device *dev, int sset)
1da177e4 10290{
b9f2c044
JG
10291 switch (sset) {
10292 case ETH_SS_TEST:
10293 return TG3_NUM_TEST;
10294 case ETH_SS_STATS:
10295 return TG3_NUM_STATS;
10296 default:
10297 return -EOPNOTSUPP;
10298 }
4cafd3f5
MC
10299}
10300
de6f31eb 10301static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
1da177e4
LT
10302{
10303 switch (stringset) {
10304 case ETH_SS_STATS:
10305 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
10306 break;
4cafd3f5
MC
10307 case ETH_SS_TEST:
10308 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
10309 break;
1da177e4
LT
10310 default:
10311 WARN_ON(1); /* we need a WARN() */
10312 break;
10313 }
10314}
10315
4009a93d
MC
10316static int tg3_phys_id(struct net_device *dev, u32 data)
10317{
10318 struct tg3 *tp = netdev_priv(dev);
10319 int i;
10320
10321 if (!netif_running(tp->dev))
10322 return -EAGAIN;
10323
10324 if (data == 0)
759afc31 10325 data = UINT_MAX / 2;
4009a93d
MC
10326
10327 for (i = 0; i < (data * 2); i++) {
10328 if ((i % 2) == 0)
10329 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10330 LED_CTRL_1000MBPS_ON |
10331 LED_CTRL_100MBPS_ON |
10332 LED_CTRL_10MBPS_ON |
10333 LED_CTRL_TRAFFIC_OVERRIDE |
10334 LED_CTRL_TRAFFIC_BLINK |
10335 LED_CTRL_TRAFFIC_LED);
6aa20a22 10336
4009a93d
MC
10337 else
10338 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10339 LED_CTRL_TRAFFIC_OVERRIDE);
10340
10341 if (msleep_interruptible(500))
10342 break;
10343 }
10344 tw32(MAC_LED_CTRL, tp->led_ctrl);
10345 return 0;
10346}
10347
de6f31eb 10348static void tg3_get_ethtool_stats(struct net_device *dev,
1da177e4
LT
10349 struct ethtool_stats *estats, u64 *tmp_stats)
10350{
10351 struct tg3 *tp = netdev_priv(dev);
10352 memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
10353}
10354
566f86ad 10355#define NVRAM_TEST_SIZE 0x100
a5767dec
MC
10356#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
10357#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
10358#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
b16250e3
MC
10359#define NVRAM_SELFBOOT_HW_SIZE 0x20
10360#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
566f86ad
MC
10361
10362static int tg3_test_nvram(struct tg3 *tp)
10363{
b9fc7dc5 10364 u32 csum, magic;
a9dc529d 10365 __be32 *buf;
ab0049b4 10366 int i, j, k, err = 0, size;
566f86ad 10367
df259d8c
MC
10368 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
10369 return 0;
10370
e4f34110 10371 if (tg3_nvram_read(tp, 0, &magic) != 0)
1b27777a
MC
10372 return -EIO;
10373
1b27777a
MC
10374 if (magic == TG3_EEPROM_MAGIC)
10375 size = NVRAM_TEST_SIZE;
b16250e3 10376 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
a5767dec
MC
10377 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
10378 TG3_EEPROM_SB_FORMAT_1) {
10379 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
10380 case TG3_EEPROM_SB_REVISION_0:
10381 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
10382 break;
10383 case TG3_EEPROM_SB_REVISION_2:
10384 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
10385 break;
10386 case TG3_EEPROM_SB_REVISION_3:
10387 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
10388 break;
10389 default:
10390 return 0;
10391 }
10392 } else
1b27777a 10393 return 0;
b16250e3
MC
10394 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
10395 size = NVRAM_SELFBOOT_HW_SIZE;
10396 else
1b27777a
MC
10397 return -EIO;
10398
10399 buf = kmalloc(size, GFP_KERNEL);
566f86ad
MC
10400 if (buf == NULL)
10401 return -ENOMEM;
10402
1b27777a
MC
10403 err = -EIO;
10404 for (i = 0, j = 0; i < size; i += 4, j++) {
a9dc529d
MC
10405 err = tg3_nvram_read_be32(tp, i, &buf[j]);
10406 if (err)
566f86ad 10407 break;
566f86ad 10408 }
1b27777a 10409 if (i < size)
566f86ad
MC
10410 goto out;
10411
1b27777a 10412 /* Selfboot format */
a9dc529d 10413 magic = be32_to_cpu(buf[0]);
b9fc7dc5 10414 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
b16250e3 10415 TG3_EEPROM_MAGIC_FW) {
1b27777a
MC
10416 u8 *buf8 = (u8 *) buf, csum8 = 0;
10417
b9fc7dc5 10418 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
a5767dec
MC
10419 TG3_EEPROM_SB_REVISION_2) {
10420 /* For rev 2, the csum doesn't include the MBA. */
10421 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
10422 csum8 += buf8[i];
10423 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
10424 csum8 += buf8[i];
10425 } else {
10426 for (i = 0; i < size; i++)
10427 csum8 += buf8[i];
10428 }
1b27777a 10429
ad96b485
AB
10430 if (csum8 == 0) {
10431 err = 0;
10432 goto out;
10433 }
10434
10435 err = -EIO;
10436 goto out;
1b27777a 10437 }
566f86ad 10438
b9fc7dc5 10439 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
b16250e3
MC
10440 TG3_EEPROM_MAGIC_HW) {
10441 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
a9dc529d 10442 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
b16250e3 10443 u8 *buf8 = (u8 *) buf;
b16250e3
MC
10444
10445 /* Separate the parity bits and the data bytes. */
10446 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
10447 if ((i == 0) || (i == 8)) {
10448 int l;
10449 u8 msk;
10450
10451 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
10452 parity[k++] = buf8[i] & msk;
10453 i++;
859a5887 10454 } else if (i == 16) {
b16250e3
MC
10455 int l;
10456 u8 msk;
10457
10458 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
10459 parity[k++] = buf8[i] & msk;
10460 i++;
10461
10462 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
10463 parity[k++] = buf8[i] & msk;
10464 i++;
10465 }
10466 data[j++] = buf8[i];
10467 }
10468
10469 err = -EIO;
10470 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
10471 u8 hw8 = hweight8(data[i]);
10472
10473 if ((hw8 & 0x1) && parity[i])
10474 goto out;
10475 else if (!(hw8 & 0x1) && !parity[i])
10476 goto out;
10477 }
10478 err = 0;
10479 goto out;
10480 }
10481
566f86ad
MC
10482 /* Bootstrap checksum at offset 0x10 */
10483 csum = calc_crc((unsigned char *) buf, 0x10);
a9dc529d 10484 if (csum != be32_to_cpu(buf[0x10/4]))
566f86ad
MC
10485 goto out;
10486
10487 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
10488 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
a9dc529d
MC
10489 if (csum != be32_to_cpu(buf[0xfc/4]))
10490 goto out;
566f86ad
MC
10491
10492 err = 0;
10493
10494out:
10495 kfree(buf);
10496 return err;
10497}
10498
ca43007a
MC
10499#define TG3_SERDES_TIMEOUT_SEC 2
10500#define TG3_COPPER_TIMEOUT_SEC 6
10501
10502static int tg3_test_link(struct tg3 *tp)
10503{
10504 int i, max;
10505
10506 if (!netif_running(tp->dev))
10507 return -ENODEV;
10508
f07e9af3 10509 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
ca43007a
MC
10510 max = TG3_SERDES_TIMEOUT_SEC;
10511 else
10512 max = TG3_COPPER_TIMEOUT_SEC;
10513
10514 for (i = 0; i < max; i++) {
10515 if (netif_carrier_ok(tp->dev))
10516 return 0;
10517
10518 if (msleep_interruptible(1000))
10519 break;
10520 }
10521
10522 return -EIO;
10523}
10524
a71116d1 10525/* Only test the commonly used registers */
30ca3e37 10526static int tg3_test_registers(struct tg3 *tp)
a71116d1 10527{
b16250e3 10528 int i, is_5705, is_5750;
a71116d1
MC
10529 u32 offset, read_mask, write_mask, val, save_val, read_val;
10530 static struct {
10531 u16 offset;
10532 u16 flags;
10533#define TG3_FL_5705 0x1
10534#define TG3_FL_NOT_5705 0x2
10535#define TG3_FL_NOT_5788 0x4
b16250e3 10536#define TG3_FL_NOT_5750 0x8
a71116d1
MC
10537 u32 read_mask;
10538 u32 write_mask;
10539 } reg_tbl[] = {
10540 /* MAC Control Registers */
10541 { MAC_MODE, TG3_FL_NOT_5705,
10542 0x00000000, 0x00ef6f8c },
10543 { MAC_MODE, TG3_FL_5705,
10544 0x00000000, 0x01ef6b8c },
10545 { MAC_STATUS, TG3_FL_NOT_5705,
10546 0x03800107, 0x00000000 },
10547 { MAC_STATUS, TG3_FL_5705,
10548 0x03800100, 0x00000000 },
10549 { MAC_ADDR_0_HIGH, 0x0000,
10550 0x00000000, 0x0000ffff },
10551 { MAC_ADDR_0_LOW, 0x0000,
c6cdf436 10552 0x00000000, 0xffffffff },
a71116d1
MC
10553 { MAC_RX_MTU_SIZE, 0x0000,
10554 0x00000000, 0x0000ffff },
10555 { MAC_TX_MODE, 0x0000,
10556 0x00000000, 0x00000070 },
10557 { MAC_TX_LENGTHS, 0x0000,
10558 0x00000000, 0x00003fff },
10559 { MAC_RX_MODE, TG3_FL_NOT_5705,
10560 0x00000000, 0x000007fc },
10561 { MAC_RX_MODE, TG3_FL_5705,
10562 0x00000000, 0x000007dc },
10563 { MAC_HASH_REG_0, 0x0000,
10564 0x00000000, 0xffffffff },
10565 { MAC_HASH_REG_1, 0x0000,
10566 0x00000000, 0xffffffff },
10567 { MAC_HASH_REG_2, 0x0000,
10568 0x00000000, 0xffffffff },
10569 { MAC_HASH_REG_3, 0x0000,
10570 0x00000000, 0xffffffff },
10571
10572 /* Receive Data and Receive BD Initiator Control Registers. */
10573 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
10574 0x00000000, 0xffffffff },
10575 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
10576 0x00000000, 0xffffffff },
10577 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
10578 0x00000000, 0x00000003 },
10579 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
10580 0x00000000, 0xffffffff },
10581 { RCVDBDI_STD_BD+0, 0x0000,
10582 0x00000000, 0xffffffff },
10583 { RCVDBDI_STD_BD+4, 0x0000,
10584 0x00000000, 0xffffffff },
10585 { RCVDBDI_STD_BD+8, 0x0000,
10586 0x00000000, 0xffff0002 },
10587 { RCVDBDI_STD_BD+0xc, 0x0000,
10588 0x00000000, 0xffffffff },
6aa20a22 10589
a71116d1
MC
10590 /* Receive BD Initiator Control Registers. */
10591 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
10592 0x00000000, 0xffffffff },
10593 { RCVBDI_STD_THRESH, TG3_FL_5705,
10594 0x00000000, 0x000003ff },
10595 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
10596 0x00000000, 0xffffffff },
6aa20a22 10597
a71116d1
MC
10598 /* Host Coalescing Control Registers. */
10599 { HOSTCC_MODE, TG3_FL_NOT_5705,
10600 0x00000000, 0x00000004 },
10601 { HOSTCC_MODE, TG3_FL_5705,
10602 0x00000000, 0x000000f6 },
10603 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
10604 0x00000000, 0xffffffff },
10605 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
10606 0x00000000, 0x000003ff },
10607 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
10608 0x00000000, 0xffffffff },
10609 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
10610 0x00000000, 0x000003ff },
10611 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
10612 0x00000000, 0xffffffff },
10613 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10614 0x00000000, 0x000000ff },
10615 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
10616 0x00000000, 0xffffffff },
10617 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10618 0x00000000, 0x000000ff },
10619 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
10620 0x00000000, 0xffffffff },
10621 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
10622 0x00000000, 0xffffffff },
10623 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10624 0x00000000, 0xffffffff },
10625 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10626 0x00000000, 0x000000ff },
10627 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10628 0x00000000, 0xffffffff },
10629 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10630 0x00000000, 0x000000ff },
10631 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
10632 0x00000000, 0xffffffff },
10633 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
10634 0x00000000, 0xffffffff },
10635 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
10636 0x00000000, 0xffffffff },
10637 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
10638 0x00000000, 0xffffffff },
10639 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
10640 0x00000000, 0xffffffff },
10641 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
10642 0xffffffff, 0x00000000 },
10643 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
10644 0xffffffff, 0x00000000 },
10645
10646 /* Buffer Manager Control Registers. */
b16250e3 10647 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
a71116d1 10648 0x00000000, 0x007fff80 },
b16250e3 10649 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
a71116d1
MC
10650 0x00000000, 0x007fffff },
10651 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
10652 0x00000000, 0x0000003f },
10653 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
10654 0x00000000, 0x000001ff },
10655 { BUFMGR_MB_HIGH_WATER, 0x0000,
10656 0x00000000, 0x000001ff },
10657 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
10658 0xffffffff, 0x00000000 },
10659 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
10660 0xffffffff, 0x00000000 },
6aa20a22 10661
a71116d1
MC
10662 /* Mailbox Registers */
10663 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
10664 0x00000000, 0x000001ff },
10665 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
10666 0x00000000, 0x000001ff },
10667 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
10668 0x00000000, 0x000007ff },
10669 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
10670 0x00000000, 0x000001ff },
10671
10672 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
10673 };
10674
b16250e3
MC
10675 is_5705 = is_5750 = 0;
10676 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
a71116d1 10677 is_5705 = 1;
b16250e3
MC
10678 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
10679 is_5750 = 1;
10680 }
a71116d1
MC
10681
10682 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
10683 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
10684 continue;
10685
10686 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
10687 continue;
10688
10689 if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
10690 (reg_tbl[i].flags & TG3_FL_NOT_5788))
10691 continue;
10692
b16250e3
MC
10693 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
10694 continue;
10695
a71116d1
MC
10696 offset = (u32) reg_tbl[i].offset;
10697 read_mask = reg_tbl[i].read_mask;
10698 write_mask = reg_tbl[i].write_mask;
10699
10700 /* Save the original register content */
10701 save_val = tr32(offset);
10702
10703 /* Determine the read-only value. */
10704 read_val = save_val & read_mask;
10705
10706 /* Write zero to the register, then make sure the read-only bits
10707 * are not changed and the read/write bits are all zeros.
10708 */
10709 tw32(offset, 0);
10710
10711 val = tr32(offset);
10712
10713 /* Test the read-only and read/write bits. */
10714 if (((val & read_mask) != read_val) || (val & write_mask))
10715 goto out;
10716
10717 /* Write ones to all the bits defined by RdMask and WrMask, then
10718 * make sure the read-only bits are not changed and the
10719 * read/write bits are all ones.
10720 */
10721 tw32(offset, read_mask | write_mask);
10722
10723 val = tr32(offset);
10724
10725 /* Test the read-only bits. */
10726 if ((val & read_mask) != read_val)
10727 goto out;
10728
10729 /* Test the read/write bits. */
10730 if ((val & write_mask) != write_mask)
10731 goto out;
10732
10733 tw32(offset, save_val);
10734 }
10735
10736 return 0;
10737
10738out:
9f88f29f 10739 if (netif_msg_hw(tp))
2445e461
MC
10740 netdev_err(tp->dev,
10741 "Register test failed at offset %x\n", offset);
a71116d1
MC
10742 tw32(offset, save_val);
10743 return -EIO;
10744}
10745
7942e1db
MC
10746static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
10747{
f71e1309 10748 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
7942e1db
MC
10749 int i;
10750 u32 j;
10751
e9edda69 10752 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
7942e1db
MC
10753 for (j = 0; j < len; j += 4) {
10754 u32 val;
10755
10756 tg3_write_mem(tp, offset + j, test_pattern[i]);
10757 tg3_read_mem(tp, offset + j, &val);
10758 if (val != test_pattern[i])
10759 return -EIO;
10760 }
10761 }
10762 return 0;
10763}
10764
10765static int tg3_test_memory(struct tg3 *tp)
10766{
10767 static struct mem_entry {
10768 u32 offset;
10769 u32 len;
10770 } mem_tbl_570x[] = {
38690194 10771 { 0x00000000, 0x00b50},
7942e1db
MC
10772 { 0x00002000, 0x1c000},
10773 { 0xffffffff, 0x00000}
10774 }, mem_tbl_5705[] = {
10775 { 0x00000100, 0x0000c},
10776 { 0x00000200, 0x00008},
7942e1db
MC
10777 { 0x00004000, 0x00800},
10778 { 0x00006000, 0x01000},
10779 { 0x00008000, 0x02000},
10780 { 0x00010000, 0x0e000},
10781 { 0xffffffff, 0x00000}
79f4d13a
MC
10782 }, mem_tbl_5755[] = {
10783 { 0x00000200, 0x00008},
10784 { 0x00004000, 0x00800},
10785 { 0x00006000, 0x00800},
10786 { 0x00008000, 0x02000},
10787 { 0x00010000, 0x0c000},
10788 { 0xffffffff, 0x00000}
b16250e3
MC
10789 }, mem_tbl_5906[] = {
10790 { 0x00000200, 0x00008},
10791 { 0x00004000, 0x00400},
10792 { 0x00006000, 0x00400},
10793 { 0x00008000, 0x01000},
10794 { 0x00010000, 0x01000},
10795 { 0xffffffff, 0x00000}
8b5a6c42
MC
10796 }, mem_tbl_5717[] = {
10797 { 0x00000200, 0x00008},
10798 { 0x00010000, 0x0a000},
10799 { 0x00020000, 0x13c00},
10800 { 0xffffffff, 0x00000}
10801 }, mem_tbl_57765[] = {
10802 { 0x00000200, 0x00008},
10803 { 0x00004000, 0x00800},
10804 { 0x00006000, 0x09800},
10805 { 0x00010000, 0x0a000},
10806 { 0xffffffff, 0x00000}
7942e1db
MC
10807 };
10808 struct mem_entry *mem_tbl;
10809 int err = 0;
10810 int i;
10811
a50d0796
MC
10812 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
10813 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8b5a6c42
MC
10814 mem_tbl = mem_tbl_5717;
10815 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
10816 mem_tbl = mem_tbl_57765;
10817 else if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
321d32a0
MC
10818 mem_tbl = mem_tbl_5755;
10819 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
10820 mem_tbl = mem_tbl_5906;
10821 else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
10822 mem_tbl = mem_tbl_5705;
10823 else
7942e1db
MC
10824 mem_tbl = mem_tbl_570x;
10825
10826 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
be98da6a
MC
10827 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
10828 if (err)
7942e1db
MC
10829 break;
10830 }
6aa20a22 10831
7942e1db
MC
10832 return err;
10833}
10834
9f40dead
MC
10835#define TG3_MAC_LOOPBACK 0
10836#define TG3_PHY_LOOPBACK 1
10837
10838static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
c76949a6 10839{
9f40dead 10840 u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
fd2ce37f 10841 u32 desc_idx, coal_now;
c76949a6
MC
10842 struct sk_buff *skb, *rx_skb;
10843 u8 *tx_data;
10844 dma_addr_t map;
10845 int num_pkts, tx_len, rx_len, i, err;
10846 struct tg3_rx_buffer_desc *desc;
898a56f8 10847 struct tg3_napi *tnapi, *rnapi;
8fea32b9 10848 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
c76949a6 10849
c8873405
MC
10850 tnapi = &tp->napi[0];
10851 rnapi = &tp->napi[0];
0c1d0e2b 10852 if (tp->irq_cnt > 1) {
1da85aa3
MC
10853 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
10854 rnapi = &tp->napi[1];
c8873405
MC
10855 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
10856 tnapi = &tp->napi[1];
0c1d0e2b 10857 }
fd2ce37f 10858 coal_now = tnapi->coal_now | rnapi->coal_now;
898a56f8 10859
9f40dead 10860 if (loopback_mode == TG3_MAC_LOOPBACK) {
c94e3941
MC
10861 /* HW errata - mac loopback fails in some cases on 5780.
10862 * Normal traffic and PHY loopback are not affected by
10863 * errata.
10864 */
10865 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
10866 return 0;
10867
9f40dead 10868 mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
e8f3f6ca
MC
10869 MAC_MODE_PORT_INT_LPBACK;
10870 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
10871 mac_mode |= MAC_MODE_LINK_POLARITY;
f07e9af3 10872 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3f7045c1
MC
10873 mac_mode |= MAC_MODE_PORT_MODE_MII;
10874 else
10875 mac_mode |= MAC_MODE_PORT_MODE_GMII;
9f40dead
MC
10876 tw32(MAC_MODE, mac_mode);
10877 } else if (loopback_mode == TG3_PHY_LOOPBACK) {
3f7045c1
MC
10878 u32 val;
10879
f07e9af3 10880 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd 10881 tg3_phy_fet_toggle_apd(tp, false);
5d64ad34
MC
10882 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
10883 } else
10884 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
3f7045c1 10885
9ef8ca99
MC
10886 tg3_phy_toggle_automdix(tp, 0);
10887
3f7045c1 10888 tg3_writephy(tp, MII_BMCR, val);
c94e3941 10889 udelay(40);
5d64ad34 10890
e8f3f6ca 10891 mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
f07e9af3 10892 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
1061b7c5
MC
10893 tg3_writephy(tp, MII_TG3_FET_PTEST,
10894 MII_TG3_FET_PTEST_FRC_TX_LINK |
10895 MII_TG3_FET_PTEST_FRC_TX_LOCK);
10896 /* The write needs to be flushed for the AC131 */
10897 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
10898 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
5d64ad34
MC
10899 mac_mode |= MAC_MODE_PORT_MODE_MII;
10900 } else
10901 mac_mode |= MAC_MODE_PORT_MODE_GMII;
b16250e3 10902
c94e3941 10903 /* reset to prevent losing 1st rx packet intermittently */
f07e9af3 10904 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
c94e3941
MC
10905 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
10906 udelay(10);
10907 tw32_f(MAC_RX_MODE, tp->rx_mode);
10908 }
e8f3f6ca 10909 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
79eb6904
MC
10910 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
10911 if (masked_phy_id == TG3_PHY_ID_BCM5401)
e8f3f6ca 10912 mac_mode &= ~MAC_MODE_LINK_POLARITY;
79eb6904 10913 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
e8f3f6ca 10914 mac_mode |= MAC_MODE_LINK_POLARITY;
ff18ff02
MC
10915 tg3_writephy(tp, MII_TG3_EXT_CTRL,
10916 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
10917 }
9f40dead 10918 tw32(MAC_MODE, mac_mode);
859a5887 10919 } else {
9f40dead 10920 return -EINVAL;
859a5887 10921 }
c76949a6
MC
10922
10923 err = -EIO;
10924
c76949a6 10925 tx_len = 1514;
a20e9c62 10926 skb = netdev_alloc_skb(tp->dev, tx_len);
a50bb7b9
JJ
10927 if (!skb)
10928 return -ENOMEM;
10929
c76949a6
MC
10930 tx_data = skb_put(skb, tx_len);
10931 memcpy(tx_data, tp->dev->dev_addr, 6);
10932 memset(tx_data + 6, 0x0, 8);
10933
10934 tw32(MAC_RX_MTU_SIZE, tx_len + 4);
10935
10936 for (i = 14; i < tx_len; i++)
10937 tx_data[i] = (u8) (i & 0xff);
10938
f4188d8a
AD
10939 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
10940 if (pci_dma_mapping_error(tp->pdev, map)) {
a21771dd
MC
10941 dev_kfree_skb(skb);
10942 return -EIO;
10943 }
c76949a6
MC
10944
10945 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 10946 rnapi->coal_now);
c76949a6
MC
10947
10948 udelay(10);
10949
898a56f8 10950 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
c76949a6 10951
c76949a6
MC
10952 num_pkts = 0;
10953
f4188d8a 10954 tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
c76949a6 10955
f3f3f27e 10956 tnapi->tx_prod++;
c76949a6
MC
10957 num_pkts++;
10958
f3f3f27e
MC
10959 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
10960 tr32_mailbox(tnapi->prodmbox);
c76949a6
MC
10961
10962 udelay(10);
10963
303fc921
MC
10964 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
10965 for (i = 0; i < 35; i++) {
c76949a6 10966 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 10967 coal_now);
c76949a6
MC
10968
10969 udelay(10);
10970
898a56f8
MC
10971 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
10972 rx_idx = rnapi->hw_status->idx[0].rx_producer;
f3f3f27e 10973 if ((tx_idx == tnapi->tx_prod) &&
c76949a6
MC
10974 (rx_idx == (rx_start_idx + num_pkts)))
10975 break;
10976 }
10977
f4188d8a 10978 pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
c76949a6
MC
10979 dev_kfree_skb(skb);
10980
f3f3f27e 10981 if (tx_idx != tnapi->tx_prod)
c76949a6
MC
10982 goto out;
10983
10984 if (rx_idx != rx_start_idx + num_pkts)
10985 goto out;
10986
72334482 10987 desc = &rnapi->rx_rcb[rx_start_idx];
c76949a6
MC
10988 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
10989 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
10990 if (opaque_key != RXD_OPAQUE_RING_STD)
10991 goto out;
10992
10993 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
10994 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
10995 goto out;
10996
10997 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
10998 if (rx_len != tx_len)
10999 goto out;
11000
21f581a5 11001 rx_skb = tpr->rx_std_buffers[desc_idx].skb;
c76949a6 11002
4e5e4f0d 11003 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
c76949a6
MC
11004 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
11005
11006 for (i = 14; i < tx_len; i++) {
11007 if (*(rx_skb->data + i) != (u8) (i & 0xff))
11008 goto out;
11009 }
11010 err = 0;
6aa20a22 11011
c76949a6
MC
11012 /* tg3_free_rings will unmap and free the rx_skb */
11013out:
11014 return err;
11015}
11016
9f40dead
MC
11017#define TG3_MAC_LOOPBACK_FAILED 1
11018#define TG3_PHY_LOOPBACK_FAILED 2
11019#define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
11020 TG3_PHY_LOOPBACK_FAILED)
11021
11022static int tg3_test_loopback(struct tg3 *tp)
11023{
11024 int err = 0;
9936bcf6 11025 u32 cpmuctrl = 0;
9f40dead
MC
11026
11027 if (!netif_running(tp->dev))
11028 return TG3_LOOPBACK_FAILED;
11029
b9ec6c1b
MC
11030 err = tg3_reset_hw(tp, 1);
11031 if (err)
11032 return TG3_LOOPBACK_FAILED;
9f40dead 11033
6833c043 11034 /* Turn off gphy autopowerdown. */
f07e9af3 11035 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
11036 tg3_phy_toggle_apd(tp, false);
11037
321d32a0 11038 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
9936bcf6
MC
11039 int i;
11040 u32 status;
11041
11042 tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
11043
11044 /* Wait for up to 40 microseconds to acquire lock. */
11045 for (i = 0; i < 4; i++) {
11046 status = tr32(TG3_CPMU_MUTEX_GNT);
11047 if (status == CPMU_MUTEX_GNT_DRIVER)
11048 break;
11049 udelay(10);
11050 }
11051
11052 if (status != CPMU_MUTEX_GNT_DRIVER)
11053 return TG3_LOOPBACK_FAILED;
11054
b2a5c19c 11055 /* Turn off link-based power management. */
e875093c 11056 cpmuctrl = tr32(TG3_CPMU_CTRL);
109115e1
MC
11057 tw32(TG3_CPMU_CTRL,
11058 cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
11059 CPMU_CTRL_LINK_AWARE_MODE));
9936bcf6
MC
11060 }
11061
9f40dead
MC
11062 if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
11063 err |= TG3_MAC_LOOPBACK_FAILED;
9936bcf6 11064
321d32a0 11065 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
9936bcf6
MC
11066 tw32(TG3_CPMU_CTRL, cpmuctrl);
11067
11068 /* Release the mutex */
11069 tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
11070 }
11071
f07e9af3 11072 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
dd477003 11073 !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
9f40dead
MC
11074 if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
11075 err |= TG3_PHY_LOOPBACK_FAILED;
11076 }
11077
6833c043 11078 /* Re-enable gphy autopowerdown. */
f07e9af3 11079 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
11080 tg3_phy_toggle_apd(tp, true);
11081
9f40dead
MC
11082 return err;
11083}
11084
4cafd3f5
MC
11085static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
11086 u64 *data)
11087{
566f86ad
MC
11088 struct tg3 *tp = netdev_priv(dev);
11089
80096068 11090 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
11091 tg3_set_power_state(tp, PCI_D0);
11092
566f86ad
MC
11093 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
11094
11095 if (tg3_test_nvram(tp) != 0) {
11096 etest->flags |= ETH_TEST_FL_FAILED;
11097 data[0] = 1;
11098 }
ca43007a
MC
11099 if (tg3_test_link(tp) != 0) {
11100 etest->flags |= ETH_TEST_FL_FAILED;
11101 data[1] = 1;
11102 }
a71116d1 11103 if (etest->flags & ETH_TEST_FL_OFFLINE) {
b02fd9e3 11104 int err, err2 = 0, irq_sync = 0;
bbe832c0
MC
11105
11106 if (netif_running(dev)) {
b02fd9e3 11107 tg3_phy_stop(tp);
a71116d1 11108 tg3_netif_stop(tp);
bbe832c0
MC
11109 irq_sync = 1;
11110 }
a71116d1 11111
bbe832c0 11112 tg3_full_lock(tp, irq_sync);
a71116d1
MC
11113
11114 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
ec41c7df 11115 err = tg3_nvram_lock(tp);
a71116d1
MC
11116 tg3_halt_cpu(tp, RX_CPU_BASE);
11117 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
11118 tg3_halt_cpu(tp, TX_CPU_BASE);
ec41c7df
MC
11119 if (!err)
11120 tg3_nvram_unlock(tp);
a71116d1 11121
f07e9af3 11122 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
d9ab5ad1
MC
11123 tg3_phy_reset(tp);
11124
a71116d1
MC
11125 if (tg3_test_registers(tp) != 0) {
11126 etest->flags |= ETH_TEST_FL_FAILED;
11127 data[2] = 1;
11128 }
7942e1db
MC
11129 if (tg3_test_memory(tp) != 0) {
11130 etest->flags |= ETH_TEST_FL_FAILED;
11131 data[3] = 1;
11132 }
9f40dead 11133 if ((data[4] = tg3_test_loopback(tp)) != 0)
c76949a6 11134 etest->flags |= ETH_TEST_FL_FAILED;
a71116d1 11135
f47c11ee
DM
11136 tg3_full_unlock(tp);
11137
d4bc3927
MC
11138 if (tg3_test_interrupt(tp) != 0) {
11139 etest->flags |= ETH_TEST_FL_FAILED;
11140 data[5] = 1;
11141 }
f47c11ee
DM
11142
11143 tg3_full_lock(tp, 0);
d4bc3927 11144
a71116d1
MC
11145 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
11146 if (netif_running(dev)) {
11147 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
b02fd9e3
MC
11148 err2 = tg3_restart_hw(tp, 1);
11149 if (!err2)
b9ec6c1b 11150 tg3_netif_start(tp);
a71116d1 11151 }
f47c11ee
DM
11152
11153 tg3_full_unlock(tp);
b02fd9e3
MC
11154
11155 if (irq_sync && !err2)
11156 tg3_phy_start(tp);
a71116d1 11157 }
80096068 11158 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
11159 tg3_set_power_state(tp, PCI_D3hot);
11160
4cafd3f5
MC
11161}
11162
1da177e4
LT
11163static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11164{
11165 struct mii_ioctl_data *data = if_mii(ifr);
11166 struct tg3 *tp = netdev_priv(dev);
11167 int err;
11168
b02fd9e3 11169 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
3f0e3ad7 11170 struct phy_device *phydev;
f07e9af3 11171 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 11172 return -EAGAIN;
3f0e3ad7 11173 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
28b04113 11174 return phy_mii_ioctl(phydev, ifr, cmd);
b02fd9e3
MC
11175 }
11176
33f401ae 11177 switch (cmd) {
1da177e4 11178 case SIOCGMIIPHY:
882e9793 11179 data->phy_id = tp->phy_addr;
1da177e4
LT
11180
11181 /* fallthru */
11182 case SIOCGMIIREG: {
11183 u32 mii_regval;
11184
f07e9af3 11185 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
11186 break; /* We have no PHY */
11187
80096068 11188 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
11189 return -EAGAIN;
11190
f47c11ee 11191 spin_lock_bh(&tp->lock);
1da177e4 11192 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
f47c11ee 11193 spin_unlock_bh(&tp->lock);
1da177e4
LT
11194
11195 data->val_out = mii_regval;
11196
11197 return err;
11198 }
11199
11200 case SIOCSMIIREG:
f07e9af3 11201 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
11202 break; /* We have no PHY */
11203
80096068 11204 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
11205 return -EAGAIN;
11206
f47c11ee 11207 spin_lock_bh(&tp->lock);
1da177e4 11208 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
f47c11ee 11209 spin_unlock_bh(&tp->lock);
1da177e4
LT
11210
11211 return err;
11212
11213 default:
11214 /* do nothing */
11215 break;
11216 }
11217 return -EOPNOTSUPP;
11218}
11219
11220#if TG3_VLAN_TAG_USED
11221static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
11222{
11223 struct tg3 *tp = netdev_priv(dev);
11224
844b3eed
MC
11225 if (!netif_running(dev)) {
11226 tp->vlgrp = grp;
11227 return;
11228 }
11229
11230 tg3_netif_stop(tp);
29315e87 11231
f47c11ee 11232 tg3_full_lock(tp, 0);
1da177e4
LT
11233
11234 tp->vlgrp = grp;
11235
11236 /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
11237 __tg3_set_rx_mode(dev);
11238
844b3eed 11239 tg3_netif_start(tp);
46966545
MC
11240
11241 tg3_full_unlock(tp);
1da177e4 11242}
1da177e4
LT
11243#endif
11244
15f9850d
DM
11245static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11246{
11247 struct tg3 *tp = netdev_priv(dev);
11248
11249 memcpy(ec, &tp->coal, sizeof(*ec));
11250 return 0;
11251}
11252
d244c892
MC
11253static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11254{
11255 struct tg3 *tp = netdev_priv(dev);
11256 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
11257 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
11258
11259 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
11260 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
11261 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
11262 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
11263 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
11264 }
11265
11266 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
11267 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
11268 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
11269 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
11270 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
11271 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
11272 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
11273 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
11274 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
11275 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
11276 return -EINVAL;
11277
11278 /* No rx interrupts will be generated if both are zero */
11279 if ((ec->rx_coalesce_usecs == 0) &&
11280 (ec->rx_max_coalesced_frames == 0))
11281 return -EINVAL;
11282
11283 /* No tx interrupts will be generated if both are zero */
11284 if ((ec->tx_coalesce_usecs == 0) &&
11285 (ec->tx_max_coalesced_frames == 0))
11286 return -EINVAL;
11287
11288 /* Only copy relevant parameters, ignore all others. */
11289 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
11290 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
11291 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
11292 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
11293 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
11294 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
11295 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
11296 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
11297 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
11298
11299 if (netif_running(dev)) {
11300 tg3_full_lock(tp, 0);
11301 __tg3_set_coalesce(tp, &tp->coal);
11302 tg3_full_unlock(tp);
11303 }
11304 return 0;
11305}
11306
7282d491 11307static const struct ethtool_ops tg3_ethtool_ops = {
1da177e4
LT
11308 .get_settings = tg3_get_settings,
11309 .set_settings = tg3_set_settings,
11310 .get_drvinfo = tg3_get_drvinfo,
11311 .get_regs_len = tg3_get_regs_len,
11312 .get_regs = tg3_get_regs,
11313 .get_wol = tg3_get_wol,
11314 .set_wol = tg3_set_wol,
11315 .get_msglevel = tg3_get_msglevel,
11316 .set_msglevel = tg3_set_msglevel,
11317 .nway_reset = tg3_nway_reset,
11318 .get_link = ethtool_op_get_link,
11319 .get_eeprom_len = tg3_get_eeprom_len,
11320 .get_eeprom = tg3_get_eeprom,
11321 .set_eeprom = tg3_set_eeprom,
11322 .get_ringparam = tg3_get_ringparam,
11323 .set_ringparam = tg3_set_ringparam,
11324 .get_pauseparam = tg3_get_pauseparam,
11325 .set_pauseparam = tg3_set_pauseparam,
11326 .get_rx_csum = tg3_get_rx_csum,
11327 .set_rx_csum = tg3_set_rx_csum,
1da177e4 11328 .set_tx_csum = tg3_set_tx_csum,
1da177e4 11329 .set_sg = ethtool_op_set_sg,
1da177e4 11330 .set_tso = tg3_set_tso,
4cafd3f5 11331 .self_test = tg3_self_test,
1da177e4 11332 .get_strings = tg3_get_strings,
4009a93d 11333 .phys_id = tg3_phys_id,
1da177e4 11334 .get_ethtool_stats = tg3_get_ethtool_stats,
15f9850d 11335 .get_coalesce = tg3_get_coalesce,
d244c892 11336 .set_coalesce = tg3_set_coalesce,
b9f2c044 11337 .get_sset_count = tg3_get_sset_count,
1da177e4
LT
11338};
11339
11340static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
11341{
1b27777a 11342 u32 cursize, val, magic;
1da177e4
LT
11343
11344 tp->nvram_size = EEPROM_CHIP_SIZE;
11345
e4f34110 11346 if (tg3_nvram_read(tp, 0, &magic) != 0)
1da177e4
LT
11347 return;
11348
b16250e3
MC
11349 if ((magic != TG3_EEPROM_MAGIC) &&
11350 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
11351 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
1da177e4
LT
11352 return;
11353
11354 /*
11355 * Size the chip by reading offsets at increasing powers of two.
11356 * When we encounter our validation signature, we know the addressing
11357 * has wrapped around, and thus have our chip size.
11358 */
1b27777a 11359 cursize = 0x10;
1da177e4
LT
11360
11361 while (cursize < tp->nvram_size) {
e4f34110 11362 if (tg3_nvram_read(tp, cursize, &val) != 0)
1da177e4
LT
11363 return;
11364
1820180b 11365 if (val == magic)
1da177e4
LT
11366 break;
11367
11368 cursize <<= 1;
11369 }
11370
11371 tp->nvram_size = cursize;
11372}
6aa20a22 11373
1da177e4
LT
11374static void __devinit tg3_get_nvram_size(struct tg3 *tp)
11375{
11376 u32 val;
11377
df259d8c
MC
11378 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
11379 tg3_nvram_read(tp, 0, &val) != 0)
1b27777a
MC
11380 return;
11381
11382 /* Selfboot format */
1820180b 11383 if (val != TG3_EEPROM_MAGIC) {
1b27777a
MC
11384 tg3_get_eeprom_size(tp);
11385 return;
11386 }
11387
6d348f2c 11388 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
1da177e4 11389 if (val != 0) {
6d348f2c
MC
11390 /* This is confusing. We want to operate on the
11391 * 16-bit value at offset 0xf2. The tg3_nvram_read()
11392 * call will read from NVRAM and byteswap the data
11393 * according to the byteswapping settings for all
11394 * other register accesses. This ensures the data we
11395 * want will always reside in the lower 16-bits.
11396 * However, the data in NVRAM is in LE format, which
11397 * means the data from the NVRAM read will always be
11398 * opposite the endianness of the CPU. The 16-bit
11399 * byteswap then brings the data to CPU endianness.
11400 */
11401 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
1da177e4
LT
11402 return;
11403 }
11404 }
fd1122a2 11405 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
1da177e4
LT
11406}
11407
11408static void __devinit tg3_get_nvram_info(struct tg3 *tp)
11409{
11410 u32 nvcfg1;
11411
11412 nvcfg1 = tr32(NVRAM_CFG1);
11413 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
11414 tp->tg3_flags2 |= TG3_FLG2_FLASH;
8590a603 11415 } else {
1da177e4
LT
11416 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11417 tw32(NVRAM_CFG1, nvcfg1);
11418 }
11419
4c987487 11420 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
a4e2b347 11421 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
1da177e4 11422 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
8590a603
MC
11423 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
11424 tp->nvram_jedecnum = JEDEC_ATMEL;
11425 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
11426 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11427 break;
11428 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
11429 tp->nvram_jedecnum = JEDEC_ATMEL;
11430 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
11431 break;
11432 case FLASH_VENDOR_ATMEL_EEPROM:
11433 tp->nvram_jedecnum = JEDEC_ATMEL;
11434 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11435 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11436 break;
11437 case FLASH_VENDOR_ST:
11438 tp->nvram_jedecnum = JEDEC_ST;
11439 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
11440 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11441 break;
11442 case FLASH_VENDOR_SAIFUN:
11443 tp->nvram_jedecnum = JEDEC_SAIFUN;
11444 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
11445 break;
11446 case FLASH_VENDOR_SST_SMALL:
11447 case FLASH_VENDOR_SST_LARGE:
11448 tp->nvram_jedecnum = JEDEC_SST;
11449 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
11450 break;
1da177e4 11451 }
8590a603 11452 } else {
1da177e4
LT
11453 tp->nvram_jedecnum = JEDEC_ATMEL;
11454 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
11455 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11456 }
11457}
11458
a1b950d5
MC
11459static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
11460{
11461 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
11462 case FLASH_5752PAGE_SIZE_256:
11463 tp->nvram_pagesize = 256;
11464 break;
11465 case FLASH_5752PAGE_SIZE_512:
11466 tp->nvram_pagesize = 512;
11467 break;
11468 case FLASH_5752PAGE_SIZE_1K:
11469 tp->nvram_pagesize = 1024;
11470 break;
11471 case FLASH_5752PAGE_SIZE_2K:
11472 tp->nvram_pagesize = 2048;
11473 break;
11474 case FLASH_5752PAGE_SIZE_4K:
11475 tp->nvram_pagesize = 4096;
11476 break;
11477 case FLASH_5752PAGE_SIZE_264:
11478 tp->nvram_pagesize = 264;
11479 break;
11480 case FLASH_5752PAGE_SIZE_528:
11481 tp->nvram_pagesize = 528;
11482 break;
11483 }
11484}
11485
361b4ac2
MC
11486static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
11487{
11488 u32 nvcfg1;
11489
11490 nvcfg1 = tr32(NVRAM_CFG1);
11491
e6af301b
MC
11492 /* NVRAM protection for TPM */
11493 if (nvcfg1 & (1 << 27))
f66a29b0 11494 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
e6af301b 11495
361b4ac2 11496 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
11497 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
11498 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
11499 tp->nvram_jedecnum = JEDEC_ATMEL;
11500 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11501 break;
11502 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11503 tp->nvram_jedecnum = JEDEC_ATMEL;
11504 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11505 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11506 break;
11507 case FLASH_5752VENDOR_ST_M45PE10:
11508 case FLASH_5752VENDOR_ST_M45PE20:
11509 case FLASH_5752VENDOR_ST_M45PE40:
11510 tp->nvram_jedecnum = JEDEC_ST;
11511 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11512 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11513 break;
361b4ac2
MC
11514 }
11515
11516 if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
a1b950d5 11517 tg3_nvram_get_pagesize(tp, nvcfg1);
8590a603 11518 } else {
361b4ac2
MC
11519 /* For eeprom, set pagesize to maximum eeprom size */
11520 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11521
11522 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11523 tw32(NVRAM_CFG1, nvcfg1);
11524 }
11525}
11526
d3c7b886
MC
11527static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
11528{
989a9d23 11529 u32 nvcfg1, protect = 0;
d3c7b886
MC
11530
11531 nvcfg1 = tr32(NVRAM_CFG1);
11532
11533 /* NVRAM protection for TPM */
989a9d23 11534 if (nvcfg1 & (1 << 27)) {
f66a29b0 11535 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
989a9d23
MC
11536 protect = 1;
11537 }
d3c7b886 11538
989a9d23
MC
11539 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
11540 switch (nvcfg1) {
8590a603
MC
11541 case FLASH_5755VENDOR_ATMEL_FLASH_1:
11542 case FLASH_5755VENDOR_ATMEL_FLASH_2:
11543 case FLASH_5755VENDOR_ATMEL_FLASH_3:
11544 case FLASH_5755VENDOR_ATMEL_FLASH_5:
11545 tp->nvram_jedecnum = JEDEC_ATMEL;
11546 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11547 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11548 tp->nvram_pagesize = 264;
11549 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
11550 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
11551 tp->nvram_size = (protect ? 0x3e200 :
11552 TG3_NVRAM_SIZE_512KB);
11553 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
11554 tp->nvram_size = (protect ? 0x1f200 :
11555 TG3_NVRAM_SIZE_256KB);
11556 else
11557 tp->nvram_size = (protect ? 0x1f200 :
11558 TG3_NVRAM_SIZE_128KB);
11559 break;
11560 case FLASH_5752VENDOR_ST_M45PE10:
11561 case FLASH_5752VENDOR_ST_M45PE20:
11562 case FLASH_5752VENDOR_ST_M45PE40:
11563 tp->nvram_jedecnum = JEDEC_ST;
11564 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11565 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11566 tp->nvram_pagesize = 256;
11567 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
11568 tp->nvram_size = (protect ?
11569 TG3_NVRAM_SIZE_64KB :
11570 TG3_NVRAM_SIZE_128KB);
11571 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
11572 tp->nvram_size = (protect ?
11573 TG3_NVRAM_SIZE_64KB :
11574 TG3_NVRAM_SIZE_256KB);
11575 else
11576 tp->nvram_size = (protect ?
11577 TG3_NVRAM_SIZE_128KB :
11578 TG3_NVRAM_SIZE_512KB);
11579 break;
d3c7b886
MC
11580 }
11581}
11582
1b27777a
MC
11583static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
11584{
11585 u32 nvcfg1;
11586
11587 nvcfg1 = tr32(NVRAM_CFG1);
11588
11589 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
11590 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
11591 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
11592 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
11593 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
11594 tp->nvram_jedecnum = JEDEC_ATMEL;
11595 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11596 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
1b27777a 11597
8590a603
MC
11598 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11599 tw32(NVRAM_CFG1, nvcfg1);
11600 break;
11601 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11602 case FLASH_5755VENDOR_ATMEL_FLASH_1:
11603 case FLASH_5755VENDOR_ATMEL_FLASH_2:
11604 case FLASH_5755VENDOR_ATMEL_FLASH_3:
11605 tp->nvram_jedecnum = JEDEC_ATMEL;
11606 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11607 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11608 tp->nvram_pagesize = 264;
11609 break;
11610 case FLASH_5752VENDOR_ST_M45PE10:
11611 case FLASH_5752VENDOR_ST_M45PE20:
11612 case FLASH_5752VENDOR_ST_M45PE40:
11613 tp->nvram_jedecnum = JEDEC_ST;
11614 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11615 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11616 tp->nvram_pagesize = 256;
11617 break;
1b27777a
MC
11618 }
11619}
11620
6b91fa02
MC
11621static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
11622{
11623 u32 nvcfg1, protect = 0;
11624
11625 nvcfg1 = tr32(NVRAM_CFG1);
11626
11627 /* NVRAM protection for TPM */
11628 if (nvcfg1 & (1 << 27)) {
f66a29b0 11629 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
6b91fa02
MC
11630 protect = 1;
11631 }
11632
11633 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
11634 switch (nvcfg1) {
8590a603
MC
11635 case FLASH_5761VENDOR_ATMEL_ADB021D:
11636 case FLASH_5761VENDOR_ATMEL_ADB041D:
11637 case FLASH_5761VENDOR_ATMEL_ADB081D:
11638 case FLASH_5761VENDOR_ATMEL_ADB161D:
11639 case FLASH_5761VENDOR_ATMEL_MDB021D:
11640 case FLASH_5761VENDOR_ATMEL_MDB041D:
11641 case FLASH_5761VENDOR_ATMEL_MDB081D:
11642 case FLASH_5761VENDOR_ATMEL_MDB161D:
11643 tp->nvram_jedecnum = JEDEC_ATMEL;
11644 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11645 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11646 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
11647 tp->nvram_pagesize = 256;
11648 break;
11649 case FLASH_5761VENDOR_ST_A_M45PE20:
11650 case FLASH_5761VENDOR_ST_A_M45PE40:
11651 case FLASH_5761VENDOR_ST_A_M45PE80:
11652 case FLASH_5761VENDOR_ST_A_M45PE16:
11653 case FLASH_5761VENDOR_ST_M_M45PE20:
11654 case FLASH_5761VENDOR_ST_M_M45PE40:
11655 case FLASH_5761VENDOR_ST_M_M45PE80:
11656 case FLASH_5761VENDOR_ST_M_M45PE16:
11657 tp->nvram_jedecnum = JEDEC_ST;
11658 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11659 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11660 tp->nvram_pagesize = 256;
11661 break;
6b91fa02
MC
11662 }
11663
11664 if (protect) {
11665 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
11666 } else {
11667 switch (nvcfg1) {
8590a603
MC
11668 case FLASH_5761VENDOR_ATMEL_ADB161D:
11669 case FLASH_5761VENDOR_ATMEL_MDB161D:
11670 case FLASH_5761VENDOR_ST_A_M45PE16:
11671 case FLASH_5761VENDOR_ST_M_M45PE16:
11672 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
11673 break;
11674 case FLASH_5761VENDOR_ATMEL_ADB081D:
11675 case FLASH_5761VENDOR_ATMEL_MDB081D:
11676 case FLASH_5761VENDOR_ST_A_M45PE80:
11677 case FLASH_5761VENDOR_ST_M_M45PE80:
11678 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
11679 break;
11680 case FLASH_5761VENDOR_ATMEL_ADB041D:
11681 case FLASH_5761VENDOR_ATMEL_MDB041D:
11682 case FLASH_5761VENDOR_ST_A_M45PE40:
11683 case FLASH_5761VENDOR_ST_M_M45PE40:
11684 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11685 break;
11686 case FLASH_5761VENDOR_ATMEL_ADB021D:
11687 case FLASH_5761VENDOR_ATMEL_MDB021D:
11688 case FLASH_5761VENDOR_ST_A_M45PE20:
11689 case FLASH_5761VENDOR_ST_M_M45PE20:
11690 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11691 break;
6b91fa02
MC
11692 }
11693 }
11694}
11695
b5d3772c
MC
11696static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
11697{
11698 tp->nvram_jedecnum = JEDEC_ATMEL;
11699 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11700 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11701}
11702
321d32a0
MC
11703static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
11704{
11705 u32 nvcfg1;
11706
11707 nvcfg1 = tr32(NVRAM_CFG1);
11708
11709 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11710 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
11711 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
11712 tp->nvram_jedecnum = JEDEC_ATMEL;
11713 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11714 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11715
11716 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11717 tw32(NVRAM_CFG1, nvcfg1);
11718 return;
11719 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11720 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
11721 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
11722 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
11723 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
11724 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
11725 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
11726 tp->nvram_jedecnum = JEDEC_ATMEL;
11727 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11728 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11729
11730 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11731 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11732 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
11733 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
11734 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11735 break;
11736 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
11737 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
11738 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11739 break;
11740 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
11741 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
11742 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11743 break;
11744 }
11745 break;
11746 case FLASH_5752VENDOR_ST_M45PE10:
11747 case FLASH_5752VENDOR_ST_M45PE20:
11748 case FLASH_5752VENDOR_ST_M45PE40:
11749 tp->nvram_jedecnum = JEDEC_ST;
11750 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11751 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11752
11753 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11754 case FLASH_5752VENDOR_ST_M45PE10:
11755 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11756 break;
11757 case FLASH_5752VENDOR_ST_M45PE20:
11758 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11759 break;
11760 case FLASH_5752VENDOR_ST_M45PE40:
11761 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11762 break;
11763 }
11764 break;
11765 default:
df259d8c 11766 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
321d32a0
MC
11767 return;
11768 }
11769
a1b950d5
MC
11770 tg3_nvram_get_pagesize(tp, nvcfg1);
11771 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
321d32a0 11772 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
a1b950d5
MC
11773}
11774
11775
11776static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
11777{
11778 u32 nvcfg1;
11779
11780 nvcfg1 = tr32(NVRAM_CFG1);
11781
11782 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11783 case FLASH_5717VENDOR_ATMEL_EEPROM:
11784 case FLASH_5717VENDOR_MICRO_EEPROM:
11785 tp->nvram_jedecnum = JEDEC_ATMEL;
11786 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11787 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11788
11789 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11790 tw32(NVRAM_CFG1, nvcfg1);
11791 return;
11792 case FLASH_5717VENDOR_ATMEL_MDB011D:
11793 case FLASH_5717VENDOR_ATMEL_ADB011B:
11794 case FLASH_5717VENDOR_ATMEL_ADB011D:
11795 case FLASH_5717VENDOR_ATMEL_MDB021D:
11796 case FLASH_5717VENDOR_ATMEL_ADB021B:
11797 case FLASH_5717VENDOR_ATMEL_ADB021D:
11798 case FLASH_5717VENDOR_ATMEL_45USPT:
11799 tp->nvram_jedecnum = JEDEC_ATMEL;
11800 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11801 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11802
11803 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11804 case FLASH_5717VENDOR_ATMEL_MDB021D:
11805 case FLASH_5717VENDOR_ATMEL_ADB021B:
11806 case FLASH_5717VENDOR_ATMEL_ADB021D:
11807 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11808 break;
11809 default:
11810 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11811 break;
11812 }
321d32a0 11813 break;
a1b950d5
MC
11814 case FLASH_5717VENDOR_ST_M_M25PE10:
11815 case FLASH_5717VENDOR_ST_A_M25PE10:
11816 case FLASH_5717VENDOR_ST_M_M45PE10:
11817 case FLASH_5717VENDOR_ST_A_M45PE10:
11818 case FLASH_5717VENDOR_ST_M_M25PE20:
11819 case FLASH_5717VENDOR_ST_A_M25PE20:
11820 case FLASH_5717VENDOR_ST_M_M45PE20:
11821 case FLASH_5717VENDOR_ST_A_M45PE20:
11822 case FLASH_5717VENDOR_ST_25USPT:
11823 case FLASH_5717VENDOR_ST_45USPT:
11824 tp->nvram_jedecnum = JEDEC_ST;
11825 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11826 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11827
11828 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11829 case FLASH_5717VENDOR_ST_M_M25PE20:
11830 case FLASH_5717VENDOR_ST_A_M25PE20:
11831 case FLASH_5717VENDOR_ST_M_M45PE20:
11832 case FLASH_5717VENDOR_ST_A_M45PE20:
11833 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11834 break;
11835 default:
11836 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11837 break;
11838 }
321d32a0 11839 break;
a1b950d5
MC
11840 default:
11841 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
11842 return;
321d32a0 11843 }
a1b950d5
MC
11844
11845 tg3_nvram_get_pagesize(tp, nvcfg1);
11846 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
11847 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
321d32a0
MC
11848}
11849
1da177e4
LT
11850/* Chips other than 5700/5701 use the NVRAM for fetching info. */
11851static void __devinit tg3_nvram_init(struct tg3 *tp)
11852{
1da177e4
LT
11853 tw32_f(GRC_EEPROM_ADDR,
11854 (EEPROM_ADDR_FSM_RESET |
11855 (EEPROM_DEFAULT_CLOCK_PERIOD <<
11856 EEPROM_ADDR_CLKPERD_SHIFT)));
11857
9d57f01c 11858 msleep(1);
1da177e4
LT
11859
11860 /* Enable seeprom accesses. */
11861 tw32_f(GRC_LOCAL_CTRL,
11862 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
11863 udelay(100);
11864
11865 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
11866 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
11867 tp->tg3_flags |= TG3_FLAG_NVRAM;
11868
ec41c7df 11869 if (tg3_nvram_lock(tp)) {
5129c3a3
MC
11870 netdev_warn(tp->dev,
11871 "Cannot get nvram lock, %s failed\n",
05dbe005 11872 __func__);
ec41c7df
MC
11873 return;
11874 }
e6af301b 11875 tg3_enable_nvram_access(tp);
1da177e4 11876
989a9d23
MC
11877 tp->nvram_size = 0;
11878
361b4ac2
MC
11879 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
11880 tg3_get_5752_nvram_info(tp);
d3c7b886
MC
11881 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
11882 tg3_get_5755_nvram_info(tp);
d30cdd28 11883 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
57e6983c
MC
11884 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
11885 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1b27777a 11886 tg3_get_5787_nvram_info(tp);
6b91fa02
MC
11887 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
11888 tg3_get_5761_nvram_info(tp);
b5d3772c
MC
11889 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
11890 tg3_get_5906_nvram_info(tp);
b703df6f
MC
11891 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
11892 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
321d32a0 11893 tg3_get_57780_nvram_info(tp);
a50d0796
MC
11894 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
11895 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
a1b950d5 11896 tg3_get_5717_nvram_info(tp);
361b4ac2
MC
11897 else
11898 tg3_get_nvram_info(tp);
11899
989a9d23
MC
11900 if (tp->nvram_size == 0)
11901 tg3_get_nvram_size(tp);
1da177e4 11902
e6af301b 11903 tg3_disable_nvram_access(tp);
381291b7 11904 tg3_nvram_unlock(tp);
1da177e4
LT
11905
11906 } else {
11907 tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
11908
11909 tg3_get_eeprom_size(tp);
11910 }
11911}
11912
1da177e4
LT
11913static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
11914 u32 offset, u32 len, u8 *buf)
11915{
11916 int i, j, rc = 0;
11917 u32 val;
11918
11919 for (i = 0; i < len; i += 4) {
b9fc7dc5 11920 u32 addr;
a9dc529d 11921 __be32 data;
1da177e4
LT
11922
11923 addr = offset + i;
11924
11925 memcpy(&data, buf + i, 4);
11926
62cedd11
MC
11927 /*
11928 * The SEEPROM interface expects the data to always be opposite
11929 * the native endian format. We accomplish this by reversing
11930 * all the operations that would have been performed on the
11931 * data from a call to tg3_nvram_read_be32().
11932 */
11933 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
1da177e4
LT
11934
11935 val = tr32(GRC_EEPROM_ADDR);
11936 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
11937
11938 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
11939 EEPROM_ADDR_READ);
11940 tw32(GRC_EEPROM_ADDR, val |
11941 (0 << EEPROM_ADDR_DEVID_SHIFT) |
11942 (addr & EEPROM_ADDR_ADDR_MASK) |
11943 EEPROM_ADDR_START |
11944 EEPROM_ADDR_WRITE);
6aa20a22 11945
9d57f01c 11946 for (j = 0; j < 1000; j++) {
1da177e4
LT
11947 val = tr32(GRC_EEPROM_ADDR);
11948
11949 if (val & EEPROM_ADDR_COMPLETE)
11950 break;
9d57f01c 11951 msleep(1);
1da177e4
LT
11952 }
11953 if (!(val & EEPROM_ADDR_COMPLETE)) {
11954 rc = -EBUSY;
11955 break;
11956 }
11957 }
11958
11959 return rc;
11960}
11961
11962/* offset and length are dword aligned */
11963static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
11964 u8 *buf)
11965{
11966 int ret = 0;
11967 u32 pagesize = tp->nvram_pagesize;
11968 u32 pagemask = pagesize - 1;
11969 u32 nvram_cmd;
11970 u8 *tmp;
11971
11972 tmp = kmalloc(pagesize, GFP_KERNEL);
11973 if (tmp == NULL)
11974 return -ENOMEM;
11975
11976 while (len) {
11977 int j;
e6af301b 11978 u32 phy_addr, page_off, size;
1da177e4
LT
11979
11980 phy_addr = offset & ~pagemask;
6aa20a22 11981
1da177e4 11982 for (j = 0; j < pagesize; j += 4) {
a9dc529d
MC
11983 ret = tg3_nvram_read_be32(tp, phy_addr + j,
11984 (__be32 *) (tmp + j));
11985 if (ret)
1da177e4
LT
11986 break;
11987 }
11988 if (ret)
11989 break;
11990
c6cdf436 11991 page_off = offset & pagemask;
1da177e4
LT
11992 size = pagesize;
11993 if (len < size)
11994 size = len;
11995
11996 len -= size;
11997
11998 memcpy(tmp + page_off, buf, size);
11999
12000 offset = offset + (pagesize - page_off);
12001
e6af301b 12002 tg3_enable_nvram_access(tp);
1da177e4
LT
12003
12004 /*
12005 * Before we can erase the flash page, we need
12006 * to issue a special "write enable" command.
12007 */
12008 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12009
12010 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12011 break;
12012
12013 /* Erase the target page */
12014 tw32(NVRAM_ADDR, phy_addr);
12015
12016 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
12017 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
12018
c6cdf436 12019 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
1da177e4
LT
12020 break;
12021
12022 /* Issue another write enable to start the write. */
12023 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12024
12025 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12026 break;
12027
12028 for (j = 0; j < pagesize; j += 4) {
b9fc7dc5 12029 __be32 data;
1da177e4 12030
b9fc7dc5 12031 data = *((__be32 *) (tmp + j));
a9dc529d 12032
b9fc7dc5 12033 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4
LT
12034
12035 tw32(NVRAM_ADDR, phy_addr + j);
12036
12037 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
12038 NVRAM_CMD_WR;
12039
12040 if (j == 0)
12041 nvram_cmd |= NVRAM_CMD_FIRST;
12042 else if (j == (pagesize - 4))
12043 nvram_cmd |= NVRAM_CMD_LAST;
12044
12045 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12046 break;
12047 }
12048 if (ret)
12049 break;
12050 }
12051
12052 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12053 tg3_nvram_exec_cmd(tp, nvram_cmd);
12054
12055 kfree(tmp);
12056
12057 return ret;
12058}
12059
12060/* offset and length are dword aligned */
12061static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
12062 u8 *buf)
12063{
12064 int i, ret = 0;
12065
12066 for (i = 0; i < len; i += 4, offset += 4) {
b9fc7dc5
AV
12067 u32 page_off, phy_addr, nvram_cmd;
12068 __be32 data;
1da177e4
LT
12069
12070 memcpy(&data, buf + i, 4);
b9fc7dc5 12071 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4 12072
c6cdf436 12073 page_off = offset % tp->nvram_pagesize;
1da177e4 12074
1820180b 12075 phy_addr = tg3_nvram_phys_addr(tp, offset);
1da177e4
LT
12076
12077 tw32(NVRAM_ADDR, phy_addr);
12078
12079 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
12080
c6cdf436 12081 if (page_off == 0 || i == 0)
1da177e4 12082 nvram_cmd |= NVRAM_CMD_FIRST;
f6d9a256 12083 if (page_off == (tp->nvram_pagesize - 4))
1da177e4
LT
12084 nvram_cmd |= NVRAM_CMD_LAST;
12085
12086 if (i == (len - 4))
12087 nvram_cmd |= NVRAM_CMD_LAST;
12088
321d32a0
MC
12089 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
12090 !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
4c987487
MC
12091 (tp->nvram_jedecnum == JEDEC_ST) &&
12092 (nvram_cmd & NVRAM_CMD_FIRST)) {
1da177e4
LT
12093
12094 if ((ret = tg3_nvram_exec_cmd(tp,
12095 NVRAM_CMD_WREN | NVRAM_CMD_GO |
12096 NVRAM_CMD_DONE)))
12097
12098 break;
12099 }
12100 if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
12101 /* We always do complete word writes to eeprom. */
12102 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
12103 }
12104
12105 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12106 break;
12107 }
12108 return ret;
12109}
12110
12111/* offset and length are dword aligned */
12112static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
12113{
12114 int ret;
12115
1da177e4 12116 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
314fba34
MC
12117 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
12118 ~GRC_LCLCTRL_GPIO_OUTPUT1);
1da177e4
LT
12119 udelay(40);
12120 }
12121
12122 if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
12123 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
859a5887 12124 } else {
1da177e4
LT
12125 u32 grc_mode;
12126
ec41c7df
MC
12127 ret = tg3_nvram_lock(tp);
12128 if (ret)
12129 return ret;
1da177e4 12130
e6af301b
MC
12131 tg3_enable_nvram_access(tp);
12132 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
f66a29b0 12133 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
1da177e4 12134 tw32(NVRAM_WRITE1, 0x406);
1da177e4
LT
12135
12136 grc_mode = tr32(GRC_MODE);
12137 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
12138
12139 if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
12140 !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
12141
12142 ret = tg3_nvram_write_block_buffered(tp, offset, len,
12143 buf);
859a5887 12144 } else {
1da177e4
LT
12145 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
12146 buf);
12147 }
12148
12149 grc_mode = tr32(GRC_MODE);
12150 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
12151
e6af301b 12152 tg3_disable_nvram_access(tp);
1da177e4
LT
12153 tg3_nvram_unlock(tp);
12154 }
12155
12156 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
314fba34 12157 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
1da177e4
LT
12158 udelay(40);
12159 }
12160
12161 return ret;
12162}
12163
12164struct subsys_tbl_ent {
12165 u16 subsys_vendor, subsys_devid;
12166 u32 phy_id;
12167};
12168
24daf2b0 12169static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
1da177e4 12170 /* Broadcom boards. */
24daf2b0 12171 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12172 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
24daf2b0 12173 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12174 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
24daf2b0 12175 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12176 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
24daf2b0
MC
12177 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12178 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
12179 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12180 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
24daf2b0 12181 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12182 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12183 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12184 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
12185 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12186 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
24daf2b0 12187 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12188 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
24daf2b0 12189 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12190 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
24daf2b0 12191 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12192 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
1da177e4
LT
12193
12194 /* 3com boards. */
24daf2b0 12195 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12196 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
24daf2b0 12197 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12198 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12199 { TG3PCI_SUBVENDOR_ID_3COM,
12200 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
12201 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12202 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
24daf2b0 12203 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12204 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
1da177e4
LT
12205
12206 /* DELL boards. */
24daf2b0 12207 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12208 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
24daf2b0 12209 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12210 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
24daf2b0 12211 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12212 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
24daf2b0 12213 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12214 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
1da177e4
LT
12215
12216 /* Compaq boards. */
24daf2b0 12217 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12218 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
24daf2b0 12219 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12220 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12221 { TG3PCI_SUBVENDOR_ID_COMPAQ,
12222 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
12223 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12224 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
24daf2b0 12225 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12226 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
1da177e4
LT
12227
12228 /* IBM boards. */
24daf2b0
MC
12229 { TG3PCI_SUBVENDOR_ID_IBM,
12230 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
1da177e4
LT
12231};
12232
24daf2b0 12233static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
1da177e4
LT
12234{
12235 int i;
12236
12237 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
12238 if ((subsys_id_to_phy_id[i].subsys_vendor ==
12239 tp->pdev->subsystem_vendor) &&
12240 (subsys_id_to_phy_id[i].subsys_devid ==
12241 tp->pdev->subsystem_device))
12242 return &subsys_id_to_phy_id[i];
12243 }
12244 return NULL;
12245}
12246
7d0c41ef 12247static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
1da177e4 12248{
1da177e4 12249 u32 val;
caf636c7
MC
12250 u16 pmcsr;
12251
12252 /* On some early chips the SRAM cannot be accessed in D3hot state,
12253 * so need make sure we're in D0.
12254 */
12255 pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
12256 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
12257 pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
12258 msleep(1);
7d0c41ef
MC
12259
12260 /* Make sure register accesses (indirect or otherwise)
12261 * will function correctly.
12262 */
12263 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
12264 tp->misc_host_ctrl);
1da177e4 12265
f49639e6
DM
12266 /* The memory arbiter has to be enabled in order for SRAM accesses
12267 * to succeed. Normally on powerup the tg3 chip firmware will make
12268 * sure it is enabled, but other entities such as system netboot
12269 * code might disable it.
12270 */
12271 val = tr32(MEMARB_MODE);
12272 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
12273
79eb6904 12274 tp->phy_id = TG3_PHY_ID_INVALID;
7d0c41ef
MC
12275 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12276
a85feb8c
GZ
12277 /* Assume an onboard device and WOL capable by default. */
12278 tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
72b845e0 12279
b5d3772c 12280 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
9d26e213 12281 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
b5d3772c 12282 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
9d26e213
MC
12283 tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
12284 }
0527ba35
MC
12285 val = tr32(VCPU_CFGSHDW);
12286 if (val & VCPU_CFGSHDW_ASPM_DBNC)
8ed5d97e 12287 tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
0527ba35 12288 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
2023276e 12289 (val & VCPU_CFGSHDW_WOL_MAGPKT))
0527ba35 12290 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
05ac4cb7 12291 goto done;
b5d3772c
MC
12292 }
12293
1da177e4
LT
12294 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
12295 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
12296 u32 nic_cfg, led_cfg;
a9daf367 12297 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
7d0c41ef 12298 int eeprom_phy_serdes = 0;
1da177e4
LT
12299
12300 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
12301 tp->nic_sram_data_cfg = nic_cfg;
12302
12303 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
12304 ver >>= NIC_SRAM_DATA_VER_SHIFT;
12305 if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
12306 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
12307 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
12308 (ver > 0) && (ver < 0x100))
12309 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
12310
a9daf367
MC
12311 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
12312 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
12313
1da177e4
LT
12314 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
12315 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
12316 eeprom_phy_serdes = 1;
12317
12318 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
12319 if (nic_phy_id != 0) {
12320 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
12321 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
12322
12323 eeprom_phy_id = (id1 >> 16) << 10;
12324 eeprom_phy_id |= (id2 & 0xfc00) << 16;
12325 eeprom_phy_id |= (id2 & 0x03ff) << 0;
12326 } else
12327 eeprom_phy_id = 0;
12328
7d0c41ef 12329 tp->phy_id = eeprom_phy_id;
747e8f8b 12330 if (eeprom_phy_serdes) {
a50d0796 12331 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
f07e9af3 12332 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
a50d0796 12333 else
f07e9af3 12334 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
747e8f8b 12335 }
7d0c41ef 12336
cbf46853 12337 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
1da177e4
LT
12338 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
12339 SHASTA_EXT_LED_MODE_MASK);
cbf46853 12340 else
1da177e4
LT
12341 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
12342
12343 switch (led_cfg) {
12344 default:
12345 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
12346 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12347 break;
12348
12349 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
12350 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12351 break;
12352
12353 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
12354 tp->led_ctrl = LED_CTRL_MODE_MAC;
9ba27794
MC
12355
12356 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
12357 * read on some older 5700/5701 bootcode.
12358 */
12359 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
12360 ASIC_REV_5700 ||
12361 GET_ASIC_REV(tp->pci_chip_rev_id) ==
12362 ASIC_REV_5701)
12363 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12364
1da177e4
LT
12365 break;
12366
12367 case SHASTA_EXT_LED_SHARED:
12368 tp->led_ctrl = LED_CTRL_MODE_SHARED;
12369 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
12370 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
12371 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12372 LED_CTRL_MODE_PHY_2);
12373 break;
12374
12375 case SHASTA_EXT_LED_MAC:
12376 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
12377 break;
12378
12379 case SHASTA_EXT_LED_COMBO:
12380 tp->led_ctrl = LED_CTRL_MODE_COMBO;
12381 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
12382 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12383 LED_CTRL_MODE_PHY_2);
12384 break;
12385
855e1111 12386 }
1da177e4
LT
12387
12388 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
12389 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
12390 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
12391 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12392
b2a5c19c
MC
12393 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
12394 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
5f60891b 12395
9d26e213 12396 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
1da177e4 12397 tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
9d26e213
MC
12398 if ((tp->pdev->subsystem_vendor ==
12399 PCI_VENDOR_ID_ARIMA) &&
12400 (tp->pdev->subsystem_device == 0x205a ||
12401 tp->pdev->subsystem_device == 0x2063))
12402 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
12403 } else {
f49639e6 12404 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
9d26e213
MC
12405 tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
12406 }
1da177e4
LT
12407
12408 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
12409 tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
cbf46853 12410 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
1da177e4
LT
12411 tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
12412 }
b2b98d4a
MC
12413
12414 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
12415 (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
0d3031d9 12416 tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
b2b98d4a 12417
f07e9af3 12418 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
a85feb8c
GZ
12419 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
12420 tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
1da177e4 12421
12dac075 12422 if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
05ac4cb7 12423 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
0527ba35
MC
12424 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
12425
1da177e4 12426 if (cfg2 & (1 << 17))
f07e9af3 12427 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
1da177e4
LT
12428
12429 /* serdes signal pre-emphasis in register 0x590 set by */
12430 /* bootcode if bit 18 is set */
12431 if (cfg2 & (1 << 18))
f07e9af3 12432 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
8ed5d97e 12433
2e1e3291
MC
12434 if (((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) ||
12435 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
12436 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX))) &&
6833c043 12437 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
f07e9af3 12438 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
6833c043 12439
8c69b1e7
MC
12440 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
12441 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
12442 !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
8ed5d97e
MC
12443 u32 cfg3;
12444
12445 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
12446 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
12447 tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
12448 }
a9daf367 12449
14417063
MC
12450 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
12451 tp->tg3_flags3 |= TG3_FLG3_RGMII_INBAND_DISABLE;
a9daf367
MC
12452 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
12453 tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
12454 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
12455 tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
1da177e4 12456 }
05ac4cb7
MC
12457done:
12458 device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
12459 device_set_wakeup_enable(&tp->pdev->dev,
12460 tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
7d0c41ef
MC
12461}
12462
b2a5c19c
MC
12463static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
12464{
12465 int i;
12466 u32 val;
12467
12468 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
12469 tw32(OTP_CTRL, cmd);
12470
12471 /* Wait for up to 1 ms for command to execute. */
12472 for (i = 0; i < 100; i++) {
12473 val = tr32(OTP_STATUS);
12474 if (val & OTP_STATUS_CMD_DONE)
12475 break;
12476 udelay(10);
12477 }
12478
12479 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
12480}
12481
12482/* Read the gphy configuration from the OTP region of the chip. The gphy
12483 * configuration is a 32-bit value that straddles the alignment boundary.
12484 * We do two 32-bit reads and then shift and merge the results.
12485 */
12486static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
12487{
12488 u32 bhalf_otp, thalf_otp;
12489
12490 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
12491
12492 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
12493 return 0;
12494
12495 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
12496
12497 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
12498 return 0;
12499
12500 thalf_otp = tr32(OTP_READ_DATA);
12501
12502 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
12503
12504 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
12505 return 0;
12506
12507 bhalf_otp = tr32(OTP_READ_DATA);
12508
12509 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
12510}
12511
7d0c41ef
MC
12512static int __devinit tg3_phy_probe(struct tg3 *tp)
12513{
12514 u32 hw_phy_id_1, hw_phy_id_2;
12515 u32 hw_phy_id, hw_phy_id_masked;
12516 int err;
1da177e4 12517
b02fd9e3
MC
12518 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
12519 return tg3_phy_init(tp);
12520
1da177e4 12521 /* Reading the PHY ID register can conflict with ASF
877d0310 12522 * firmware access to the PHY hardware.
1da177e4
LT
12523 */
12524 err = 0;
0d3031d9
MC
12525 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
12526 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
79eb6904 12527 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
1da177e4
LT
12528 } else {
12529 /* Now read the physical PHY_ID from the chip and verify
12530 * that it is sane. If it doesn't look good, we fall back
12531 * to either the hard-coded table based PHY_ID and failing
12532 * that the value found in the eeprom area.
12533 */
12534 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
12535 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
12536
12537 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
12538 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
12539 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
12540
79eb6904 12541 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
1da177e4
LT
12542 }
12543
79eb6904 12544 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
1da177e4 12545 tp->phy_id = hw_phy_id;
79eb6904 12546 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
f07e9af3 12547 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
da6b2d01 12548 else
f07e9af3 12549 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
1da177e4 12550 } else {
79eb6904 12551 if (tp->phy_id != TG3_PHY_ID_INVALID) {
7d0c41ef
MC
12552 /* Do nothing, phy ID already set up in
12553 * tg3_get_eeprom_hw_cfg().
12554 */
1da177e4
LT
12555 } else {
12556 struct subsys_tbl_ent *p;
12557
12558 /* No eeprom signature? Try the hardcoded
12559 * subsys device table.
12560 */
24daf2b0 12561 p = tg3_lookup_by_subsys(tp);
1da177e4
LT
12562 if (!p)
12563 return -ENODEV;
12564
12565 tp->phy_id = p->phy_id;
12566 if (!tp->phy_id ||
79eb6904 12567 tp->phy_id == TG3_PHY_ID_BCM8002)
f07e9af3 12568 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
1da177e4
LT
12569 }
12570 }
12571
52b02d04
MC
12572 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
12573 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
12574 tp->pci_chip_rev_id != CHIPREV_ID_57765_A0))
12575 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
12576
f07e9af3 12577 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
0d3031d9 12578 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
1da177e4 12579 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
3600d918 12580 u32 bmsr, adv_reg, tg3_ctrl, mask;
1da177e4
LT
12581
12582 tg3_readphy(tp, MII_BMSR, &bmsr);
12583 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
12584 (bmsr & BMSR_LSTATUS))
12585 goto skip_phy_reset;
6aa20a22 12586
1da177e4
LT
12587 err = tg3_phy_reset(tp);
12588 if (err)
12589 return err;
12590
12591 adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
12592 ADVERTISE_100HALF | ADVERTISE_100FULL |
12593 ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
12594 tg3_ctrl = 0;
f07e9af3 12595 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
1da177e4
LT
12596 tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
12597 MII_TG3_CTRL_ADV_1000_FULL);
12598 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
12599 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
12600 tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
12601 MII_TG3_CTRL_ENABLE_AS_MASTER);
12602 }
12603
3600d918
MC
12604 mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
12605 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
12606 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
12607 if (!tg3_copper_is_advertising_all(tp, mask)) {
1da177e4
LT
12608 tg3_writephy(tp, MII_ADVERTISE, adv_reg);
12609
f07e9af3 12610 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
12611 tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
12612
12613 tg3_writephy(tp, MII_BMCR,
12614 BMCR_ANENABLE | BMCR_ANRESTART);
12615 }
12616 tg3_phy_set_wirespeed(tp);
12617
12618 tg3_writephy(tp, MII_ADVERTISE, adv_reg);
f07e9af3 12619 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
12620 tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
12621 }
12622
12623skip_phy_reset:
79eb6904 12624 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
12625 err = tg3_init_5401phy_dsp(tp);
12626 if (err)
12627 return err;
1da177e4 12628
1da177e4
LT
12629 err = tg3_init_5401phy_dsp(tp);
12630 }
12631
f07e9af3 12632 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
1da177e4
LT
12633 tp->link_config.advertising =
12634 (ADVERTISED_1000baseT_Half |
12635 ADVERTISED_1000baseT_Full |
12636 ADVERTISED_Autoneg |
12637 ADVERTISED_FIBRE);
f07e9af3 12638 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
1da177e4
LT
12639 tp->link_config.advertising &=
12640 ~(ADVERTISED_1000baseT_Half |
12641 ADVERTISED_1000baseT_Full);
12642
12643 return err;
12644}
12645
184b8904 12646static void __devinit tg3_read_vpd(struct tg3 *tp)
1da177e4 12647{
a4a8bb15 12648 u8 *vpd_data;
4181b2c8 12649 unsigned int block_end, rosize, len;
184b8904 12650 int j, i = 0;
1b27777a 12651 u32 magic;
1da177e4 12652
df259d8c
MC
12653 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
12654 tg3_nvram_read(tp, 0x0, &magic))
a4a8bb15
MC
12655 goto out_no_vpd;
12656
12657 vpd_data = kmalloc(TG3_NVM_VPD_LEN, GFP_KERNEL);
12658 if (!vpd_data)
12659 goto out_no_vpd;
1da177e4 12660
1820180b 12661 if (magic == TG3_EEPROM_MAGIC) {
141518c9 12662 for (i = 0; i < TG3_NVM_VPD_LEN; i += 4) {
1b27777a 12663 u32 tmp;
1da177e4 12664
6d348f2c
MC
12665 /* The data is in little-endian format in NVRAM.
12666 * Use the big-endian read routines to preserve
12667 * the byte order as it exists in NVRAM.
12668 */
141518c9 12669 if (tg3_nvram_read_be32(tp, TG3_NVM_VPD_OFF + i, &tmp))
1b27777a
MC
12670 goto out_not_found;
12671
6d348f2c 12672 memcpy(&vpd_data[i], &tmp, sizeof(tmp));
1b27777a
MC
12673 }
12674 } else {
94c982bd 12675 ssize_t cnt;
4181b2c8 12676 unsigned int pos = 0;
94c982bd
MC
12677
12678 for (; pos < TG3_NVM_VPD_LEN && i < 3; i++, pos += cnt) {
12679 cnt = pci_read_vpd(tp->pdev, pos,
12680 TG3_NVM_VPD_LEN - pos,
12681 &vpd_data[pos]);
12682 if (cnt == -ETIMEDOUT || -EINTR)
12683 cnt = 0;
12684 else if (cnt < 0)
f49639e6 12685 goto out_not_found;
1b27777a 12686 }
94c982bd
MC
12687 if (pos != TG3_NVM_VPD_LEN)
12688 goto out_not_found;
1da177e4
LT
12689 }
12690
4181b2c8
MC
12691 i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
12692 PCI_VPD_LRDT_RO_DATA);
12693 if (i < 0)
12694 goto out_not_found;
1da177e4 12695
4181b2c8
MC
12696 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
12697 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
12698 i += PCI_VPD_LRDT_TAG_SIZE;
1da177e4 12699
4181b2c8
MC
12700 if (block_end > TG3_NVM_VPD_LEN)
12701 goto out_not_found;
af2c6a4a 12702
184b8904
MC
12703 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
12704 PCI_VPD_RO_KEYWORD_MFR_ID);
12705 if (j > 0) {
12706 len = pci_vpd_info_field_size(&vpd_data[j]);
12707
12708 j += PCI_VPD_INFO_FLD_HDR_SIZE;
12709 if (j + len > block_end || len != 4 ||
12710 memcmp(&vpd_data[j], "1028", 4))
12711 goto partno;
12712
12713 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
12714 PCI_VPD_RO_KEYWORD_VENDOR0);
12715 if (j < 0)
12716 goto partno;
12717
12718 len = pci_vpd_info_field_size(&vpd_data[j]);
12719
12720 j += PCI_VPD_INFO_FLD_HDR_SIZE;
12721 if (j + len > block_end)
12722 goto partno;
12723
12724 memcpy(tp->fw_ver, &vpd_data[j], len);
12725 strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
12726 }
12727
12728partno:
4181b2c8
MC
12729 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
12730 PCI_VPD_RO_KEYWORD_PARTNO);
12731 if (i < 0)
12732 goto out_not_found;
af2c6a4a 12733
4181b2c8 12734 len = pci_vpd_info_field_size(&vpd_data[i]);
1da177e4 12735
4181b2c8
MC
12736 i += PCI_VPD_INFO_FLD_HDR_SIZE;
12737 if (len > TG3_BPN_SIZE ||
12738 (len + i) > TG3_NVM_VPD_LEN)
12739 goto out_not_found;
1da177e4 12740
4181b2c8 12741 memcpy(tp->board_part_number, &vpd_data[i], len);
1da177e4 12742
1da177e4 12743out_not_found:
a4a8bb15 12744 kfree(vpd_data);
37a949c5 12745 if (tp->board_part_number[0])
a4a8bb15
MC
12746 return;
12747
12748out_no_vpd:
37a949c5
MC
12749 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
12750 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
12751 strcpy(tp->board_part_number, "BCM5717");
12752 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
12753 strcpy(tp->board_part_number, "BCM5718");
12754 else
12755 goto nomatch;
12756 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
12757 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
12758 strcpy(tp->board_part_number, "BCM57780");
12759 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
12760 strcpy(tp->board_part_number, "BCM57760");
12761 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
12762 strcpy(tp->board_part_number, "BCM57790");
12763 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
12764 strcpy(tp->board_part_number, "BCM57788");
12765 else
12766 goto nomatch;
12767 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
12768 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
12769 strcpy(tp->board_part_number, "BCM57761");
12770 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
12771 strcpy(tp->board_part_number, "BCM57765");
12772 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
12773 strcpy(tp->board_part_number, "BCM57781");
12774 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
12775 strcpy(tp->board_part_number, "BCM57785");
12776 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
12777 strcpy(tp->board_part_number, "BCM57791");
12778 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
12779 strcpy(tp->board_part_number, "BCM57795");
12780 else
12781 goto nomatch;
12782 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
b5d3772c 12783 strcpy(tp->board_part_number, "BCM95906");
37a949c5
MC
12784 } else {
12785nomatch:
b5d3772c 12786 strcpy(tp->board_part_number, "none");
37a949c5 12787 }
1da177e4
LT
12788}
12789
9c8a620e
MC
12790static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
12791{
12792 u32 val;
12793
e4f34110 12794 if (tg3_nvram_read(tp, offset, &val) ||
9c8a620e 12795 (val & 0xfc000000) != 0x0c000000 ||
e4f34110 12796 tg3_nvram_read(tp, offset + 4, &val) ||
9c8a620e
MC
12797 val != 0)
12798 return 0;
12799
12800 return 1;
12801}
12802
acd9c119
MC
12803static void __devinit tg3_read_bc_ver(struct tg3 *tp)
12804{
ff3a7cb2 12805 u32 val, offset, start, ver_offset;
75f9936e 12806 int i, dst_off;
ff3a7cb2 12807 bool newver = false;
acd9c119
MC
12808
12809 if (tg3_nvram_read(tp, 0xc, &offset) ||
12810 tg3_nvram_read(tp, 0x4, &start))
12811 return;
12812
12813 offset = tg3_nvram_logical_addr(tp, offset);
12814
ff3a7cb2 12815 if (tg3_nvram_read(tp, offset, &val))
acd9c119
MC
12816 return;
12817
ff3a7cb2
MC
12818 if ((val & 0xfc000000) == 0x0c000000) {
12819 if (tg3_nvram_read(tp, offset + 4, &val))
acd9c119
MC
12820 return;
12821
ff3a7cb2
MC
12822 if (val == 0)
12823 newver = true;
12824 }
12825
75f9936e
MC
12826 dst_off = strlen(tp->fw_ver);
12827
ff3a7cb2 12828 if (newver) {
75f9936e
MC
12829 if (TG3_VER_SIZE - dst_off < 16 ||
12830 tg3_nvram_read(tp, offset + 8, &ver_offset))
ff3a7cb2
MC
12831 return;
12832
12833 offset = offset + ver_offset - start;
12834 for (i = 0; i < 16; i += 4) {
12835 __be32 v;
12836 if (tg3_nvram_read_be32(tp, offset + i, &v))
12837 return;
12838
75f9936e 12839 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
ff3a7cb2
MC
12840 }
12841 } else {
12842 u32 major, minor;
12843
12844 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
12845 return;
12846
12847 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
12848 TG3_NVM_BCVER_MAJSFT;
12849 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
75f9936e
MC
12850 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
12851 "v%d.%02d", major, minor);
acd9c119
MC
12852 }
12853}
12854
a6f6cb1c
MC
12855static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
12856{
12857 u32 val, major, minor;
12858
12859 /* Use native endian representation */
12860 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
12861 return;
12862
12863 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
12864 TG3_NVM_HWSB_CFG1_MAJSFT;
12865 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
12866 TG3_NVM_HWSB_CFG1_MINSFT;
12867
12868 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
12869}
12870
dfe00d7d
MC
12871static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
12872{
12873 u32 offset, major, minor, build;
12874
75f9936e 12875 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
dfe00d7d
MC
12876
12877 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
12878 return;
12879
12880 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
12881 case TG3_EEPROM_SB_REVISION_0:
12882 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
12883 break;
12884 case TG3_EEPROM_SB_REVISION_2:
12885 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
12886 break;
12887 case TG3_EEPROM_SB_REVISION_3:
12888 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
12889 break;
a4153d40
MC
12890 case TG3_EEPROM_SB_REVISION_4:
12891 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
12892 break;
12893 case TG3_EEPROM_SB_REVISION_5:
12894 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
12895 break;
bba226ac
MC
12896 case TG3_EEPROM_SB_REVISION_6:
12897 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
12898 break;
dfe00d7d
MC
12899 default:
12900 return;
12901 }
12902
e4f34110 12903 if (tg3_nvram_read(tp, offset, &val))
dfe00d7d
MC
12904 return;
12905
12906 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
12907 TG3_EEPROM_SB_EDH_BLD_SHFT;
12908 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
12909 TG3_EEPROM_SB_EDH_MAJ_SHFT;
12910 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
12911
12912 if (minor > 99 || build > 26)
12913 return;
12914
75f9936e
MC
12915 offset = strlen(tp->fw_ver);
12916 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
12917 " v%d.%02d", major, minor);
dfe00d7d
MC
12918
12919 if (build > 0) {
75f9936e
MC
12920 offset = strlen(tp->fw_ver);
12921 if (offset < TG3_VER_SIZE - 1)
12922 tp->fw_ver[offset] = 'a' + build - 1;
dfe00d7d
MC
12923 }
12924}
12925
acd9c119 12926static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
c4e6575c
MC
12927{
12928 u32 val, offset, start;
acd9c119 12929 int i, vlen;
9c8a620e
MC
12930
12931 for (offset = TG3_NVM_DIR_START;
12932 offset < TG3_NVM_DIR_END;
12933 offset += TG3_NVM_DIRENT_SIZE) {
e4f34110 12934 if (tg3_nvram_read(tp, offset, &val))
c4e6575c
MC
12935 return;
12936
9c8a620e
MC
12937 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
12938 break;
12939 }
12940
12941 if (offset == TG3_NVM_DIR_END)
12942 return;
12943
12944 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
12945 start = 0x08000000;
e4f34110 12946 else if (tg3_nvram_read(tp, offset - 4, &start))
9c8a620e
MC
12947 return;
12948
e4f34110 12949 if (tg3_nvram_read(tp, offset + 4, &offset) ||
9c8a620e 12950 !tg3_fw_img_is_valid(tp, offset) ||
e4f34110 12951 tg3_nvram_read(tp, offset + 8, &val))
9c8a620e
MC
12952 return;
12953
12954 offset += val - start;
12955
acd9c119 12956 vlen = strlen(tp->fw_ver);
9c8a620e 12957
acd9c119
MC
12958 tp->fw_ver[vlen++] = ',';
12959 tp->fw_ver[vlen++] = ' ';
9c8a620e
MC
12960
12961 for (i = 0; i < 4; i++) {
a9dc529d
MC
12962 __be32 v;
12963 if (tg3_nvram_read_be32(tp, offset, &v))
c4e6575c
MC
12964 return;
12965
b9fc7dc5 12966 offset += sizeof(v);
c4e6575c 12967
acd9c119
MC
12968 if (vlen > TG3_VER_SIZE - sizeof(v)) {
12969 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
9c8a620e 12970 break;
c4e6575c 12971 }
9c8a620e 12972
acd9c119
MC
12973 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
12974 vlen += sizeof(v);
c4e6575c 12975 }
acd9c119
MC
12976}
12977
7fd76445
MC
12978static void __devinit tg3_read_dash_ver(struct tg3 *tp)
12979{
12980 int vlen;
12981 u32 apedata;
ecc79648 12982 char *fwtype;
7fd76445
MC
12983
12984 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
12985 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
12986 return;
12987
12988 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
12989 if (apedata != APE_SEG_SIG_MAGIC)
12990 return;
12991
12992 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
12993 if (!(apedata & APE_FW_STATUS_READY))
12994 return;
12995
12996 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
12997
dc6d0744
MC
12998 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
12999 tp->tg3_flags3 |= TG3_FLG3_APE_HAS_NCSI;
ecc79648 13000 fwtype = "NCSI";
dc6d0744 13001 } else {
ecc79648 13002 fwtype = "DASH";
dc6d0744 13003 }
ecc79648 13004
7fd76445
MC
13005 vlen = strlen(tp->fw_ver);
13006
ecc79648
MC
13007 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
13008 fwtype,
7fd76445
MC
13009 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
13010 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
13011 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
13012 (apedata & APE_FW_VERSION_BLDMSK));
13013}
13014
acd9c119
MC
13015static void __devinit tg3_read_fw_ver(struct tg3 *tp)
13016{
13017 u32 val;
75f9936e 13018 bool vpd_vers = false;
acd9c119 13019
75f9936e
MC
13020 if (tp->fw_ver[0] != 0)
13021 vpd_vers = true;
df259d8c 13022
75f9936e
MC
13023 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
13024 strcat(tp->fw_ver, "sb");
df259d8c
MC
13025 return;
13026 }
13027
acd9c119
MC
13028 if (tg3_nvram_read(tp, 0, &val))
13029 return;
13030
13031 if (val == TG3_EEPROM_MAGIC)
13032 tg3_read_bc_ver(tp);
13033 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
13034 tg3_read_sb_ver(tp, val);
a6f6cb1c
MC
13035 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
13036 tg3_read_hwsb_ver(tp);
acd9c119
MC
13037 else
13038 return;
13039
13040 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
75f9936e
MC
13041 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) || vpd_vers)
13042 goto done;
acd9c119
MC
13043
13044 tg3_read_mgmtfw_ver(tp);
9c8a620e 13045
75f9936e 13046done:
9c8a620e 13047 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
c4e6575c
MC
13048}
13049
7544b097
MC
13050static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
13051
7fe876af
ED
13052static void inline vlan_features_add(struct net_device *dev, unsigned long flags)
13053{
13054#if TG3_VLAN_TAG_USED
13055 dev->vlan_features |= flags;
13056#endif
13057}
13058
7cb32cf2
MC
13059static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
13060{
13061 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13062 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
13063 return 4096;
13064 else if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
13065 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
13066 return 1024;
13067 else
13068 return 512;
13069}
13070
1da177e4
LT
13071static int __devinit tg3_get_invariants(struct tg3 *tp)
13072{
13073 static struct pci_device_id write_reorder_chipsets[] = {
1da177e4 13074 { PCI_DEVICE(PCI_VENDOR_ID_AMD,
c6cdf436 13075 PCI_DEVICE_ID_AMD_FE_GATE_700C) },
c165b004 13076 { PCI_DEVICE(PCI_VENDOR_ID_AMD,
c6cdf436 13077 PCI_DEVICE_ID_AMD_8131_BRIDGE) },
399de50b
MC
13078 { PCI_DEVICE(PCI_VENDOR_ID_VIA,
13079 PCI_DEVICE_ID_VIA_8385_0) },
1da177e4
LT
13080 { },
13081 };
13082 u32 misc_ctrl_reg;
1da177e4
LT
13083 u32 pci_state_reg, grc_misc_cfg;
13084 u32 val;
13085 u16 pci_cmd;
5e7dfd0f 13086 int err;
1da177e4 13087
1da177e4
LT
13088 /* Force memory write invalidate off. If we leave it on,
13089 * then on 5700_BX chips we have to enable a workaround.
13090 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
13091 * to match the cacheline size. The Broadcom driver have this
13092 * workaround but turns MWI off all the times so never uses
13093 * it. This seems to suggest that the workaround is insufficient.
13094 */
13095 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13096 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
13097 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13098
13099 /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
13100 * has the register indirect write enable bit set before
13101 * we try to access any of the MMIO registers. It is also
13102 * critical that the PCI-X hw workaround situation is decided
13103 * before that as well.
13104 */
13105 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13106 &misc_ctrl_reg);
13107
13108 tp->pci_chip_rev_id = (misc_ctrl_reg >>
13109 MISC_HOST_CTRL_CHIPREV_SHIFT);
795d01c5
MC
13110 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
13111 u32 prod_id_asic_rev;
13112
5001e2f6
MC
13113 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
13114 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
a50d0796 13115 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719)
f6eb9b1f
MC
13116 pci_read_config_dword(tp->pdev,
13117 TG3PCI_GEN2_PRODID_ASICREV,
13118 &prod_id_asic_rev);
b703df6f
MC
13119 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
13120 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
13121 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
13122 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
13123 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
13124 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13125 pci_read_config_dword(tp->pdev,
13126 TG3PCI_GEN15_PRODID_ASICREV,
13127 &prod_id_asic_rev);
f6eb9b1f
MC
13128 else
13129 pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
13130 &prod_id_asic_rev);
13131
321d32a0 13132 tp->pci_chip_rev_id = prod_id_asic_rev;
795d01c5 13133 }
1da177e4 13134
ff645bec
MC
13135 /* Wrong chip ID in 5752 A0. This code can be removed later
13136 * as A0 is not in production.
13137 */
13138 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
13139 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
13140
6892914f
MC
13141 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
13142 * we need to disable memory and use config. cycles
13143 * only to access all registers. The 5702/03 chips
13144 * can mistakenly decode the special cycles from the
13145 * ICH chipsets as memory write cycles, causing corruption
13146 * of register and memory space. Only certain ICH bridges
13147 * will drive special cycles with non-zero data during the
13148 * address phase which can fall within the 5703's address
13149 * range. This is not an ICH bug as the PCI spec allows
13150 * non-zero address during special cycles. However, only
13151 * these ICH bridges are known to drive non-zero addresses
13152 * during special cycles.
13153 *
13154 * Since special cycles do not cross PCI bridges, we only
13155 * enable this workaround if the 5703 is on the secondary
13156 * bus of these ICH bridges.
13157 */
13158 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
13159 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
13160 static struct tg3_dev_id {
13161 u32 vendor;
13162 u32 device;
13163 u32 rev;
13164 } ich_chipsets[] = {
13165 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
13166 PCI_ANY_ID },
13167 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
13168 PCI_ANY_ID },
13169 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
13170 0xa },
13171 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
13172 PCI_ANY_ID },
13173 { },
13174 };
13175 struct tg3_dev_id *pci_id = &ich_chipsets[0];
13176 struct pci_dev *bridge = NULL;
13177
13178 while (pci_id->vendor != 0) {
13179 bridge = pci_get_device(pci_id->vendor, pci_id->device,
13180 bridge);
13181 if (!bridge) {
13182 pci_id++;
13183 continue;
13184 }
13185 if (pci_id->rev != PCI_ANY_ID) {
44c10138 13186 if (bridge->revision > pci_id->rev)
6892914f
MC
13187 continue;
13188 }
13189 if (bridge->subordinate &&
13190 (bridge->subordinate->number ==
13191 tp->pdev->bus->number)) {
13192
13193 tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
13194 pci_dev_put(bridge);
13195 break;
13196 }
13197 }
13198 }
13199
41588ba1
MC
13200 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
13201 static struct tg3_dev_id {
13202 u32 vendor;
13203 u32 device;
13204 } bridge_chipsets[] = {
13205 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
13206 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
13207 { },
13208 };
13209 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
13210 struct pci_dev *bridge = NULL;
13211
13212 while (pci_id->vendor != 0) {
13213 bridge = pci_get_device(pci_id->vendor,
13214 pci_id->device,
13215 bridge);
13216 if (!bridge) {
13217 pci_id++;
13218 continue;
13219 }
13220 if (bridge->subordinate &&
13221 (bridge->subordinate->number <=
13222 tp->pdev->bus->number) &&
13223 (bridge->subordinate->subordinate >=
13224 tp->pdev->bus->number)) {
13225 tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
13226 pci_dev_put(bridge);
13227 break;
13228 }
13229 }
13230 }
13231
4a29cc2e
MC
13232 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
13233 * DMA addresses > 40-bit. This bridge may have other additional
13234 * 57xx devices behind it in some 4-port NIC designs for example.
13235 * Any tg3 device found behind the bridge will also need the 40-bit
13236 * DMA workaround.
13237 */
a4e2b347
MC
13238 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
13239 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
13240 tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
4a29cc2e 13241 tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
4cf78e4f 13242 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
859a5887 13243 } else {
4a29cc2e
MC
13244 struct pci_dev *bridge = NULL;
13245
13246 do {
13247 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
13248 PCI_DEVICE_ID_SERVERWORKS_EPB,
13249 bridge);
13250 if (bridge && bridge->subordinate &&
13251 (bridge->subordinate->number <=
13252 tp->pdev->bus->number) &&
13253 (bridge->subordinate->subordinate >=
13254 tp->pdev->bus->number)) {
13255 tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
13256 pci_dev_put(bridge);
13257 break;
13258 }
13259 } while (bridge);
13260 }
4cf78e4f 13261
1da177e4
LT
13262 /* Initialize misc host control in PCI block. */
13263 tp->misc_host_ctrl |= (misc_ctrl_reg &
13264 MISC_HOST_CTRL_CHIPREV);
13265 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13266 tp->misc_host_ctrl);
13267
f6eb9b1f
MC
13268 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
13269 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
13270 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
7544b097
MC
13271 tp->pdev_peer = tg3_find_peer(tp);
13272
c885e824
MC
13273 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13274 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13275 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
13276 tp->tg3_flags3 |= TG3_FLG3_5717_PLUS;
13277
321d32a0
MC
13278 /* Intentionally exclude ASIC_REV_5906 */
13279 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d9ab5ad1 13280 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
d30cdd28 13281 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
9936bcf6 13282 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c 13283 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 13284 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
c885e824 13285 (tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
321d32a0
MC
13286 tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
13287
13288 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13289 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
b5d3772c 13290 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
321d32a0 13291 (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
a4e2b347 13292 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
6708e5cc
JL
13293 tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
13294
1b440c56
JL
13295 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
13296 (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
13297 tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
13298
027455ad
MC
13299 /* 5700 B0 chips do not support checksumming correctly due
13300 * to hardware bugs.
13301 */
13302 if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
13303 tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
13304 else {
7fe876af
ED
13305 unsigned long features = NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_GRO;
13306
027455ad 13307 tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
027455ad 13308 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
7fe876af
ED
13309 features |= NETIF_F_IPV6_CSUM;
13310 tp->dev->features |= features;
13311 vlan_features_add(tp->dev, features);
027455ad
MC
13312 }
13313
507399f1 13314 /* Determine TSO capabilities */
c885e824 13315 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
e849cdc3
MC
13316 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
13317 else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
13318 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
507399f1
MC
13319 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
13320 else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
13321 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
13322 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
13323 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
13324 tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
13325 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13326 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13327 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
13328 tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
13329 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
13330 tp->fw_needed = FIRMWARE_TG3TSO5;
13331 else
13332 tp->fw_needed = FIRMWARE_TG3TSO;
13333 }
13334
13335 tp->irq_max = 1;
13336
5a6f3074 13337 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
7544b097
MC
13338 tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
13339 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
13340 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
13341 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
13342 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
13343 tp->pdev_peer == tp->pdev))
13344 tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
13345
321d32a0 13346 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
b5d3772c 13347 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
fcfa0a32 13348 tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
52c0fd83 13349 }
4f125f42 13350
c885e824 13351 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
507399f1
MC
13352 tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
13353 tp->irq_max = TG3_IRQ_MAX_VECS;
13354 }
f6eb9b1f 13355 }
0e1406dd 13356
615774fe 13357 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
a50d0796 13358 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
615774fe
MC
13359 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
13360 tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
13361 else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
13362 tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
13363 tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
0e1406dd 13364 }
f6eb9b1f 13365
c885e824 13366 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
b703df6f
MC
13367 tp->tg3_flags3 |= TG3_FLG3_USE_JUMBO_BDFLAG;
13368
f51f3562 13369 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
c6cdf436
MC
13370 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
13371 (tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG))
8f666b07 13372 tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
0f893dc6 13373
52f4490c
MC
13374 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
13375 &pci_state_reg);
13376
5e7dfd0f
MC
13377 tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
13378 if (tp->pcie_cap != 0) {
13379 u16 lnkctl;
13380
1da177e4 13381 tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
5f5c51e3 13382
cf79003d
MC
13383 tp->pcie_readrq = 4096;
13384 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
13385 u16 word;
13386
13387 pci_read_config_word(tp->pdev,
13388 tp->pcie_cap + PCI_EXP_LNKSTA,
13389 &word);
13390 switch (word & PCI_EXP_LNKSTA_CLS) {
13391 case PCI_EXP_LNKSTA_CLS_2_5GB:
13392 word &= PCI_EXP_LNKSTA_NLW;
13393 word >>= PCI_EXP_LNKSTA_NLW_SHIFT;
13394 switch (word) {
13395 case 2:
13396 tp->pcie_readrq = 2048;
13397 break;
13398 case 4:
13399 tp->pcie_readrq = 1024;
13400 break;
13401 }
13402 break;
13403
13404 case PCI_EXP_LNKSTA_CLS_5_0GB:
13405 word &= PCI_EXP_LNKSTA_NLW;
13406 word >>= PCI_EXP_LNKSTA_NLW_SHIFT;
13407 switch (word) {
13408 case 1:
13409 tp->pcie_readrq = 2048;
13410 break;
13411 case 2:
13412 tp->pcie_readrq = 1024;
13413 break;
13414 case 4:
13415 tp->pcie_readrq = 512;
13416 break;
13417 }
13418 }
13419 }
13420
13421 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
5f5c51e3 13422
5e7dfd0f
MC
13423 pci_read_config_word(tp->pdev,
13424 tp->pcie_cap + PCI_EXP_LNKCTL,
13425 &lnkctl);
13426 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
13427 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
c7835a77 13428 tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
5e7dfd0f 13429 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0 13430 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
9cf74ebb
MC
13431 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
13432 tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
5e7dfd0f 13433 tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
614b0590
MC
13434 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
13435 tp->tg3_flags3 |= TG3_FLG3_L1PLLPD_EN;
c7835a77 13436 }
52f4490c 13437 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
fcb389df 13438 tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
52f4490c
MC
13439 } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
13440 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
13441 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
13442 if (!tp->pcix_cap) {
2445e461
MC
13443 dev_err(&tp->pdev->dev,
13444 "Cannot find PCI-X capability, aborting\n");
52f4490c
MC
13445 return -EIO;
13446 }
13447
13448 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
13449 tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
13450 }
1da177e4 13451
399de50b
MC
13452 /* If we have an AMD 762 or VIA K8T800 chipset, write
13453 * reordering to the mailbox registers done by the host
13454 * controller can cause major troubles. We read back from
13455 * every mailbox register write to force the writes to be
13456 * posted to the chip in order.
13457 */
13458 if (pci_dev_present(write_reorder_chipsets) &&
13459 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
13460 tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
13461
69fc4053
MC
13462 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
13463 &tp->pci_cacheline_sz);
13464 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13465 &tp->pci_lat_timer);
1da177e4
LT
13466 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
13467 tp->pci_lat_timer < 64) {
13468 tp->pci_lat_timer = 64;
69fc4053
MC
13469 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13470 tp->pci_lat_timer);
1da177e4
LT
13471 }
13472
52f4490c
MC
13473 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
13474 /* 5700 BX chips need to have their TX producer index
13475 * mailboxes written twice to workaround a bug.
13476 */
13477 tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
1da177e4 13478
52f4490c 13479 /* If we are in PCI-X mode, enable register write workaround.
1da177e4
LT
13480 *
13481 * The workaround is to use indirect register accesses
13482 * for all chip writes not to mailbox registers.
13483 */
52f4490c 13484 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
1da177e4 13485 u32 pm_reg;
1da177e4
LT
13486
13487 tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
13488
13489 /* The chip can have it's power management PCI config
13490 * space registers clobbered due to this bug.
13491 * So explicitly force the chip into D0 here.
13492 */
9974a356
MC
13493 pci_read_config_dword(tp->pdev,
13494 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
13495 &pm_reg);
13496 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
13497 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
9974a356
MC
13498 pci_write_config_dword(tp->pdev,
13499 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
13500 pm_reg);
13501
13502 /* Also, force SERR#/PERR# in PCI command. */
13503 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13504 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
13505 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13506 }
13507 }
13508
1da177e4
LT
13509 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
13510 tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
13511 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
13512 tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
13513
13514 /* Chip-specific fixup from Broadcom driver */
13515 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
13516 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
13517 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
13518 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
13519 }
13520
1ee582d8 13521 /* Default fast path register access methods */
20094930 13522 tp->read32 = tg3_read32;
1ee582d8 13523 tp->write32 = tg3_write32;
09ee929c 13524 tp->read32_mbox = tg3_read32;
20094930 13525 tp->write32_mbox = tg3_write32;
1ee582d8
MC
13526 tp->write32_tx_mbox = tg3_write32;
13527 tp->write32_rx_mbox = tg3_write32;
13528
13529 /* Various workaround register access methods */
13530 if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
13531 tp->write32 = tg3_write_indirect_reg32;
98efd8a6
MC
13532 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
13533 ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
13534 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
13535 /*
13536 * Back to back register writes can cause problems on these
13537 * chips, the workaround is to read back all reg writes
13538 * except those to mailbox regs.
13539 *
13540 * See tg3_write_indirect_reg32().
13541 */
1ee582d8 13542 tp->write32 = tg3_write_flush_reg32;
98efd8a6
MC
13543 }
13544
1ee582d8
MC
13545 if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
13546 (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
13547 tp->write32_tx_mbox = tg3_write32_tx_mbox;
13548 if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
13549 tp->write32_rx_mbox = tg3_write_flush_reg32;
13550 }
20094930 13551
6892914f
MC
13552 if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
13553 tp->read32 = tg3_read_indirect_reg32;
13554 tp->write32 = tg3_write_indirect_reg32;
13555 tp->read32_mbox = tg3_read_indirect_mbox;
13556 tp->write32_mbox = tg3_write_indirect_mbox;
13557 tp->write32_tx_mbox = tg3_write_indirect_mbox;
13558 tp->write32_rx_mbox = tg3_write_indirect_mbox;
13559
13560 iounmap(tp->regs);
22abe310 13561 tp->regs = NULL;
6892914f
MC
13562
13563 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13564 pci_cmd &= ~PCI_COMMAND_MEMORY;
13565 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13566 }
b5d3772c
MC
13567 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
13568 tp->read32_mbox = tg3_read32_mbox_5906;
13569 tp->write32_mbox = tg3_write32_mbox_5906;
13570 tp->write32_tx_mbox = tg3_write32_mbox_5906;
13571 tp->write32_rx_mbox = tg3_write32_mbox_5906;
13572 }
6892914f 13573
bbadf503
MC
13574 if (tp->write32 == tg3_write_indirect_reg32 ||
13575 ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
13576 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
f49639e6 13577 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
bbadf503
MC
13578 tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
13579
7d0c41ef 13580 /* Get eeprom hw config before calling tg3_set_power_state().
9d26e213 13581 * In particular, the TG3_FLG2_IS_NIC flag must be
7d0c41ef
MC
13582 * determined before calling tg3_set_power_state() so that
13583 * we know whether or not to switch out of Vaux power.
13584 * When the flag is set, it means that GPIO1 is used for eeprom
13585 * write protect and also implies that it is a LOM where GPIOs
13586 * are not used to switch power.
6aa20a22 13587 */
7d0c41ef
MC
13588 tg3_get_eeprom_hw_cfg(tp);
13589
0d3031d9
MC
13590 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
13591 /* Allow reads and writes to the
13592 * APE register and memory space.
13593 */
13594 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
13595 PCISTATE_ALLOW_APE_SHMEM_WR |
13596 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
13597 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
13598 pci_state_reg);
13599 }
13600
9936bcf6 13601 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
57e6983c 13602 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
321d32a0 13603 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 13604 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
c885e824 13605 (tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
d30cdd28
MC
13606 tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
13607
314fba34
MC
13608 /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
13609 * GPIO1 driven high will bring 5700's external PHY out of reset.
13610 * It is also used as eeprom write protect on LOMs.
13611 */
13612 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
13613 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
13614 (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
13615 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
13616 GRC_LCLCTRL_GPIO_OUTPUT1);
3e7d83bc
MC
13617 /* Unused GPIO3 must be driven as output on 5752 because there
13618 * are no pull-up resistors on unused GPIO pins.
13619 */
13620 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
13621 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
314fba34 13622
321d32a0 13623 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
cb4ed1fd
MC
13624 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
13625 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
af36e6b6
MC
13626 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
13627
8d519ab2
MC
13628 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
13629 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
13630 /* Turn off the debug UART. */
13631 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
13632 if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
13633 /* Keep VMain power. */
13634 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
13635 GRC_LCLCTRL_GPIO_OUTPUT0;
13636 }
13637
1da177e4 13638 /* Force the chip into D0. */
bc1c7567 13639 err = tg3_set_power_state(tp, PCI_D0);
1da177e4 13640 if (err) {
2445e461 13641 dev_err(&tp->pdev->dev, "Transition to D0 failed\n");
1da177e4
LT
13642 return err;
13643 }
13644
1da177e4
LT
13645 /* Derive initial jumbo mode from MTU assigned in
13646 * ether_setup() via the alloc_etherdev() call
13647 */
0f893dc6 13648 if (tp->dev->mtu > ETH_DATA_LEN &&
a4e2b347 13649 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
0f893dc6 13650 tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
1da177e4
LT
13651
13652 /* Determine WakeOnLan speed to use. */
13653 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
13654 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
13655 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
13656 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
13657 tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
13658 } else {
13659 tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
13660 }
13661
7f97a4bd 13662 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
f07e9af3 13663 tp->phy_flags |= TG3_PHYFLG_IS_FET;
7f97a4bd 13664
1da177e4
LT
13665 /* A few boards don't want Ethernet@WireSpeed phy feature */
13666 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
13667 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
13668 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
747e8f8b 13669 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
f07e9af3
MC
13670 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
13671 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
13672 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
1da177e4
LT
13673
13674 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
13675 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
f07e9af3 13676 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
1da177e4 13677 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
f07e9af3 13678 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
1da177e4 13679
321d32a0 13680 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
f07e9af3 13681 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
321d32a0 13682 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
f6eb9b1f 13683 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
c885e824 13684 !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
c424cb24 13685 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d30cdd28 13686 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
9936bcf6
MC
13687 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
13688 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
d4011ada
MC
13689 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
13690 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
f07e9af3 13691 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
c1d2a196 13692 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
f07e9af3 13693 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
321d32a0 13694 } else
f07e9af3 13695 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
c424cb24 13696 }
1da177e4 13697
b2a5c19c
MC
13698 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
13699 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
13700 tp->phy_otp = tg3_read_otp_phycfg(tp);
13701 if (tp->phy_otp == 0)
13702 tp->phy_otp = TG3_OTP_DEFAULT;
13703 }
13704
f51f3562 13705 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
8ef21428
MC
13706 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
13707 else
13708 tp->mi_mode = MAC_MI_MODE_BASE;
13709
1da177e4 13710 tp->coalesce_mode = 0;
1da177e4
LT
13711 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
13712 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
13713 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
13714
321d32a0
MC
13715 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
13716 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
57e6983c
MC
13717 tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
13718
158d7abd
MC
13719 err = tg3_mdio_init(tp);
13720 if (err)
13721 return err;
1da177e4
LT
13722
13723 /* Initialize data/descriptor byte/word swapping. */
13724 val = tr32(GRC_MODE);
13725 val &= GRC_MODE_HOST_STACKUP;
13726 tw32(GRC_MODE, val | tp->grc_mode);
13727
13728 tg3_switch_clocks(tp);
13729
13730 /* Clear this out for sanity. */
13731 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
13732
13733 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
13734 &pci_state_reg);
13735 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
13736 (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
13737 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
13738
13739 if (chiprevid == CHIPREV_ID_5701_A0 ||
13740 chiprevid == CHIPREV_ID_5701_B0 ||
13741 chiprevid == CHIPREV_ID_5701_B2 ||
13742 chiprevid == CHIPREV_ID_5701_B5) {
13743 void __iomem *sram_base;
13744
13745 /* Write some dummy words into the SRAM status block
13746 * area, see if it reads back correctly. If the return
13747 * value is bad, force enable the PCIX workaround.
13748 */
13749 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
13750
13751 writel(0x00000000, sram_base);
13752 writel(0x00000000, sram_base + 4);
13753 writel(0xffffffff, sram_base + 4);
13754 if (readl(sram_base) != 0x00000000)
13755 tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
13756 }
13757 }
13758
13759 udelay(50);
13760 tg3_nvram_init(tp);
13761
13762 grc_misc_cfg = tr32(GRC_MISC_CFG);
13763 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
13764
1da177e4
LT
13765 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
13766 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
13767 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
13768 tp->tg3_flags2 |= TG3_FLG2_IS_5788;
13769
fac9b83e
DM
13770 if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
13771 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
13772 tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
13773 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
13774 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
13775 HOSTCC_MODE_CLRTICK_TXBD);
13776
13777 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
13778 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13779 tp->misc_host_ctrl);
13780 }
13781
3bda1258
MC
13782 /* Preserve the APE MAC_MODE bits */
13783 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
d2394e6b 13784 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
3bda1258
MC
13785 else
13786 tp->mac_mode = TG3_DEF_MAC_MODE;
13787
1da177e4
LT
13788 /* these are limited to 10/100 only */
13789 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
13790 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
13791 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
13792 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
13793 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
13794 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
13795 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
13796 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
13797 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
676917d4
MC
13798 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
13799 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
321d32a0 13800 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
d1101142
MC
13801 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
13802 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
f07e9af3
MC
13803 (tp->phy_flags & TG3_PHYFLG_IS_FET))
13804 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
1da177e4
LT
13805
13806 err = tg3_phy_probe(tp);
13807 if (err) {
2445e461 13808 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
1da177e4 13809 /* ... but do not return immediately ... */
b02fd9e3 13810 tg3_mdio_fini(tp);
1da177e4
LT
13811 }
13812
184b8904 13813 tg3_read_vpd(tp);
c4e6575c 13814 tg3_read_fw_ver(tp);
1da177e4 13815
f07e9af3
MC
13816 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
13817 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
13818 } else {
13819 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
f07e9af3 13820 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 13821 else
f07e9af3 13822 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
13823 }
13824
13825 /* 5700 {AX,BX} chips have a broken status block link
13826 * change bit implementation, so we must use the
13827 * status register in those cases.
13828 */
13829 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
13830 tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
13831 else
13832 tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
13833
13834 /* The led_ctrl is set during tg3_phy_probe, here we might
13835 * have to force the link status polling mechanism based
13836 * upon subsystem IDs.
13837 */
13838 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
007a880d 13839 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
f07e9af3
MC
13840 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
13841 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
13842 tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
1da177e4
LT
13843 }
13844
13845 /* For all SERDES we poll the MAC status register. */
f07e9af3 13846 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
13847 tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
13848 else
13849 tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
13850
9dc7a113 13851 tp->rx_offset = NET_IP_ALIGN + TG3_RX_HEADROOM;
d2757fc4 13852 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
1da177e4 13853 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
d2757fc4 13854 (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
9dc7a113 13855 tp->rx_offset -= NET_IP_ALIGN;
d2757fc4 13856#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
9dc7a113 13857 tp->rx_copy_thresh = ~(u16)0;
d2757fc4
MC
13858#endif
13859 }
1da177e4 13860
2c49a44d
MC
13861 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
13862 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
7cb32cf2
MC
13863 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
13864
2c49a44d 13865 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
f92905de
MC
13866
13867 /* Increment the rx prod index on the rx std ring by at most
13868 * 8 for these chips to workaround hw errata.
13869 */
13870 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13871 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
13872 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
13873 tp->rx_std_max_post = 8;
13874
8ed5d97e
MC
13875 if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
13876 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
13877 PCIE_PWR_MGMT_L1_THRESH_MSK;
13878
1da177e4
LT
13879 return err;
13880}
13881
49b6e95f 13882#ifdef CONFIG_SPARC
1da177e4
LT
13883static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
13884{
13885 struct net_device *dev = tp->dev;
13886 struct pci_dev *pdev = tp->pdev;
49b6e95f 13887 struct device_node *dp = pci_device_to_OF_node(pdev);
374d4cac 13888 const unsigned char *addr;
49b6e95f
DM
13889 int len;
13890
13891 addr = of_get_property(dp, "local-mac-address", &len);
13892 if (addr && len == 6) {
13893 memcpy(dev->dev_addr, addr, 6);
13894 memcpy(dev->perm_addr, dev->dev_addr, 6);
13895 return 0;
1da177e4
LT
13896 }
13897 return -ENODEV;
13898}
13899
13900static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
13901{
13902 struct net_device *dev = tp->dev;
13903
13904 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
2ff43697 13905 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
1da177e4
LT
13906 return 0;
13907}
13908#endif
13909
13910static int __devinit tg3_get_device_address(struct tg3 *tp)
13911{
13912 struct net_device *dev = tp->dev;
13913 u32 hi, lo, mac_offset;
008652b3 13914 int addr_ok = 0;
1da177e4 13915
49b6e95f 13916#ifdef CONFIG_SPARC
1da177e4
LT
13917 if (!tg3_get_macaddr_sparc(tp))
13918 return 0;
13919#endif
13920
13921 mac_offset = 0x7c;
f49639e6 13922 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
a4e2b347 13923 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
1da177e4
LT
13924 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
13925 mac_offset = 0xcc;
13926 if (tg3_nvram_lock(tp))
13927 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
13928 else
13929 tg3_nvram_unlock(tp);
a50d0796
MC
13930 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13931 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
13932 if (PCI_FUNC(tp->pdev->devfn) & 1)
a1b950d5 13933 mac_offset = 0xcc;
a50d0796
MC
13934 if (PCI_FUNC(tp->pdev->devfn) > 1)
13935 mac_offset += 0x18c;
a1b950d5 13936 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
b5d3772c 13937 mac_offset = 0x10;
1da177e4
LT
13938
13939 /* First try to get it from MAC address mailbox. */
13940 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
13941 if ((hi >> 16) == 0x484b) {
13942 dev->dev_addr[0] = (hi >> 8) & 0xff;
13943 dev->dev_addr[1] = (hi >> 0) & 0xff;
13944
13945 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
13946 dev->dev_addr[2] = (lo >> 24) & 0xff;
13947 dev->dev_addr[3] = (lo >> 16) & 0xff;
13948 dev->dev_addr[4] = (lo >> 8) & 0xff;
13949 dev->dev_addr[5] = (lo >> 0) & 0xff;
1da177e4 13950
008652b3
MC
13951 /* Some old bootcode may report a 0 MAC address in SRAM */
13952 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
13953 }
13954 if (!addr_ok) {
13955 /* Next, try NVRAM. */
df259d8c
MC
13956 if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
13957 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
6d348f2c 13958 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
62cedd11
MC
13959 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
13960 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
008652b3
MC
13961 }
13962 /* Finally just fetch it out of the MAC control regs. */
13963 else {
13964 hi = tr32(MAC_ADDR_0_HIGH);
13965 lo = tr32(MAC_ADDR_0_LOW);
13966
13967 dev->dev_addr[5] = lo & 0xff;
13968 dev->dev_addr[4] = (lo >> 8) & 0xff;
13969 dev->dev_addr[3] = (lo >> 16) & 0xff;
13970 dev->dev_addr[2] = (lo >> 24) & 0xff;
13971 dev->dev_addr[1] = hi & 0xff;
13972 dev->dev_addr[0] = (hi >> 8) & 0xff;
13973 }
1da177e4
LT
13974 }
13975
13976 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
7582a335 13977#ifdef CONFIG_SPARC
1da177e4
LT
13978 if (!tg3_get_default_macaddr_sparc(tp))
13979 return 0;
13980#endif
13981 return -EINVAL;
13982 }
2ff43697 13983 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
1da177e4
LT
13984 return 0;
13985}
13986
59e6b434
DM
13987#define BOUNDARY_SINGLE_CACHELINE 1
13988#define BOUNDARY_MULTI_CACHELINE 2
13989
13990static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
13991{
13992 int cacheline_size;
13993 u8 byte;
13994 int goal;
13995
13996 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
13997 if (byte == 0)
13998 cacheline_size = 1024;
13999 else
14000 cacheline_size = (int) byte * 4;
14001
14002 /* On 5703 and later chips, the boundary bits have no
14003 * effect.
14004 */
14005 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14006 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
14007 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
14008 goto out;
14009
14010#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
14011 goal = BOUNDARY_MULTI_CACHELINE;
14012#else
14013#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
14014 goal = BOUNDARY_SINGLE_CACHELINE;
14015#else
14016 goal = 0;
14017#endif
14018#endif
14019
c885e824 14020 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
cbf9ca6c
MC
14021 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
14022 goto out;
14023 }
14024
59e6b434
DM
14025 if (!goal)
14026 goto out;
14027
14028 /* PCI controllers on most RISC systems tend to disconnect
14029 * when a device tries to burst across a cache-line boundary.
14030 * Therefore, letting tg3 do so just wastes PCI bandwidth.
14031 *
14032 * Unfortunately, for PCI-E there are only limited
14033 * write-side controls for this, and thus for reads
14034 * we will still get the disconnects. We'll also waste
14035 * these PCI cycles for both read and write for chips
14036 * other than 5700 and 5701 which do not implement the
14037 * boundary bits.
14038 */
14039 if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
14040 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
14041 switch (cacheline_size) {
14042 case 16:
14043 case 32:
14044 case 64:
14045 case 128:
14046 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14047 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
14048 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
14049 } else {
14050 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14051 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14052 }
14053 break;
14054
14055 case 256:
14056 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
14057 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
14058 break;
14059
14060 default:
14061 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14062 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14063 break;
855e1111 14064 }
59e6b434
DM
14065 } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
14066 switch (cacheline_size) {
14067 case 16:
14068 case 32:
14069 case 64:
14070 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14071 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14072 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
14073 break;
14074 }
14075 /* fallthrough */
14076 case 128:
14077 default:
14078 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14079 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
14080 break;
855e1111 14081 }
59e6b434
DM
14082 } else {
14083 switch (cacheline_size) {
14084 case 16:
14085 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14086 val |= (DMA_RWCTRL_READ_BNDRY_16 |
14087 DMA_RWCTRL_WRITE_BNDRY_16);
14088 break;
14089 }
14090 /* fallthrough */
14091 case 32:
14092 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14093 val |= (DMA_RWCTRL_READ_BNDRY_32 |
14094 DMA_RWCTRL_WRITE_BNDRY_32);
14095 break;
14096 }
14097 /* fallthrough */
14098 case 64:
14099 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14100 val |= (DMA_RWCTRL_READ_BNDRY_64 |
14101 DMA_RWCTRL_WRITE_BNDRY_64);
14102 break;
14103 }
14104 /* fallthrough */
14105 case 128:
14106 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14107 val |= (DMA_RWCTRL_READ_BNDRY_128 |
14108 DMA_RWCTRL_WRITE_BNDRY_128);
14109 break;
14110 }
14111 /* fallthrough */
14112 case 256:
14113 val |= (DMA_RWCTRL_READ_BNDRY_256 |
14114 DMA_RWCTRL_WRITE_BNDRY_256);
14115 break;
14116 case 512:
14117 val |= (DMA_RWCTRL_READ_BNDRY_512 |
14118 DMA_RWCTRL_WRITE_BNDRY_512);
14119 break;
14120 case 1024:
14121 default:
14122 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
14123 DMA_RWCTRL_WRITE_BNDRY_1024);
14124 break;
855e1111 14125 }
59e6b434
DM
14126 }
14127
14128out:
14129 return val;
14130}
14131
1da177e4
LT
14132static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
14133{
14134 struct tg3_internal_buffer_desc test_desc;
14135 u32 sram_dma_descs;
14136 int i, ret;
14137
14138 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
14139
14140 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
14141 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
14142 tw32(RDMAC_STATUS, 0);
14143 tw32(WDMAC_STATUS, 0);
14144
14145 tw32(BUFMGR_MODE, 0);
14146 tw32(FTQ_RESET, 0);
14147
14148 test_desc.addr_hi = ((u64) buf_dma) >> 32;
14149 test_desc.addr_lo = buf_dma & 0xffffffff;
14150 test_desc.nic_mbuf = 0x00002100;
14151 test_desc.len = size;
14152
14153 /*
14154 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
14155 * the *second* time the tg3 driver was getting loaded after an
14156 * initial scan.
14157 *
14158 * Broadcom tells me:
14159 * ...the DMA engine is connected to the GRC block and a DMA
14160 * reset may affect the GRC block in some unpredictable way...
14161 * The behavior of resets to individual blocks has not been tested.
14162 *
14163 * Broadcom noted the GRC reset will also reset all sub-components.
14164 */
14165 if (to_device) {
14166 test_desc.cqid_sqid = (13 << 8) | 2;
14167
14168 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
14169 udelay(40);
14170 } else {
14171 test_desc.cqid_sqid = (16 << 8) | 7;
14172
14173 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
14174 udelay(40);
14175 }
14176 test_desc.flags = 0x00000005;
14177
14178 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
14179 u32 val;
14180
14181 val = *(((u32 *)&test_desc) + i);
14182 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
14183 sram_dma_descs + (i * sizeof(u32)));
14184 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
14185 }
14186 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
14187
859a5887 14188 if (to_device)
1da177e4 14189 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
859a5887 14190 else
1da177e4 14191 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
1da177e4
LT
14192
14193 ret = -ENODEV;
14194 for (i = 0; i < 40; i++) {
14195 u32 val;
14196
14197 if (to_device)
14198 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
14199 else
14200 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
14201 if ((val & 0xffff) == sram_dma_descs) {
14202 ret = 0;
14203 break;
14204 }
14205
14206 udelay(100);
14207 }
14208
14209 return ret;
14210}
14211
ded7340d 14212#define TEST_BUFFER_SIZE 0x2000
1da177e4
LT
14213
14214static int __devinit tg3_test_dma(struct tg3 *tp)
14215{
14216 dma_addr_t buf_dma;
59e6b434 14217 u32 *buf, saved_dma_rwctrl;
cbf9ca6c 14218 int ret = 0;
1da177e4 14219
4bae65c8
MC
14220 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
14221 &buf_dma, GFP_KERNEL);
1da177e4
LT
14222 if (!buf) {
14223 ret = -ENOMEM;
14224 goto out_nofree;
14225 }
14226
14227 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
14228 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
14229
59e6b434 14230 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
1da177e4 14231
c885e824 14232 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
cbf9ca6c
MC
14233 goto out;
14234
1da177e4
LT
14235 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
14236 /* DMA read watermark not used on PCIE */
14237 tp->dma_rwctrl |= 0x00180000;
14238 } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
85e94ced
MC
14239 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
14240 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
1da177e4
LT
14241 tp->dma_rwctrl |= 0x003f0000;
14242 else
14243 tp->dma_rwctrl |= 0x003f000f;
14244 } else {
14245 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14246 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
14247 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
49afdeb6 14248 u32 read_water = 0x7;
1da177e4 14249
4a29cc2e
MC
14250 /* If the 5704 is behind the EPB bridge, we can
14251 * do the less restrictive ONE_DMA workaround for
14252 * better performance.
14253 */
14254 if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
14255 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14256 tp->dma_rwctrl |= 0x8000;
14257 else if (ccval == 0x6 || ccval == 0x7)
1da177e4
LT
14258 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
14259
49afdeb6
MC
14260 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
14261 read_water = 4;
59e6b434 14262 /* Set bit 23 to enable PCIX hw bug fix */
49afdeb6
MC
14263 tp->dma_rwctrl |=
14264 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
14265 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
14266 (1 << 23);
4cf78e4f
MC
14267 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
14268 /* 5780 always in PCIX mode */
14269 tp->dma_rwctrl |= 0x00144000;
a4e2b347
MC
14270 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
14271 /* 5714 always in PCIX mode */
14272 tp->dma_rwctrl |= 0x00148000;
1da177e4
LT
14273 } else {
14274 tp->dma_rwctrl |= 0x001b000f;
14275 }
14276 }
14277
14278 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14279 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14280 tp->dma_rwctrl &= 0xfffffff0;
14281
14282 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14283 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
14284 /* Remove this if it causes problems for some boards. */
14285 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
14286
14287 /* On 5700/5701 chips, we need to set this bit.
14288 * Otherwise the chip will issue cacheline transactions
14289 * to streamable DMA memory with not all the byte
14290 * enables turned on. This is an error on several
14291 * RISC PCI controllers, in particular sparc64.
14292 *
14293 * On 5703/5704 chips, this bit has been reassigned
14294 * a different meaning. In particular, it is used
14295 * on those chips to enable a PCI-X workaround.
14296 */
14297 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
14298 }
14299
14300 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14301
14302#if 0
14303 /* Unneeded, already done by tg3_get_invariants. */
14304 tg3_switch_clocks(tp);
14305#endif
14306
1da177e4
LT
14307 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14308 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
14309 goto out;
14310
59e6b434
DM
14311 /* It is best to perform DMA test with maximum write burst size
14312 * to expose the 5700/5701 write DMA bug.
14313 */
14314 saved_dma_rwctrl = tp->dma_rwctrl;
14315 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14316 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14317
1da177e4
LT
14318 while (1) {
14319 u32 *p = buf, i;
14320
14321 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
14322 p[i] = i;
14323
14324 /* Send the buffer to the chip. */
14325 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
14326 if (ret) {
2445e461
MC
14327 dev_err(&tp->pdev->dev,
14328 "%s: Buffer write failed. err = %d\n",
14329 __func__, ret);
1da177e4
LT
14330 break;
14331 }
14332
14333#if 0
14334 /* validate data reached card RAM correctly. */
14335 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14336 u32 val;
14337 tg3_read_mem(tp, 0x2100 + (i*4), &val);
14338 if (le32_to_cpu(val) != p[i]) {
2445e461
MC
14339 dev_err(&tp->pdev->dev,
14340 "%s: Buffer corrupted on device! "
14341 "(%d != %d)\n", __func__, val, i);
1da177e4
LT
14342 /* ret = -ENODEV here? */
14343 }
14344 p[i] = 0;
14345 }
14346#endif
14347 /* Now read it back. */
14348 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
14349 if (ret) {
5129c3a3
MC
14350 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
14351 "err = %d\n", __func__, ret);
1da177e4
LT
14352 break;
14353 }
14354
14355 /* Verify it. */
14356 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14357 if (p[i] == i)
14358 continue;
14359
59e6b434
DM
14360 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14361 DMA_RWCTRL_WRITE_BNDRY_16) {
14362 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
1da177e4
LT
14363 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
14364 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14365 break;
14366 } else {
2445e461
MC
14367 dev_err(&tp->pdev->dev,
14368 "%s: Buffer corrupted on read back! "
14369 "(%d != %d)\n", __func__, p[i], i);
1da177e4
LT
14370 ret = -ENODEV;
14371 goto out;
14372 }
14373 }
14374
14375 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
14376 /* Success. */
14377 ret = 0;
14378 break;
14379 }
14380 }
59e6b434
DM
14381 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14382 DMA_RWCTRL_WRITE_BNDRY_16) {
6d1cfbab
MC
14383 static struct pci_device_id dma_wait_state_chipsets[] = {
14384 { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
14385 PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
14386 { },
14387 };
14388
59e6b434 14389 /* DMA test passed without adjusting DMA boundary,
6d1cfbab
MC
14390 * now look for chipsets that are known to expose the
14391 * DMA bug without failing the test.
59e6b434 14392 */
6d1cfbab
MC
14393 if (pci_dev_present(dma_wait_state_chipsets)) {
14394 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14395 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
859a5887 14396 } else {
6d1cfbab
MC
14397 /* Safe to use the calculated DMA boundary. */
14398 tp->dma_rwctrl = saved_dma_rwctrl;
859a5887 14399 }
6d1cfbab 14400
59e6b434
DM
14401 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14402 }
1da177e4
LT
14403
14404out:
4bae65c8 14405 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
1da177e4
LT
14406out_nofree:
14407 return ret;
14408}
14409
14410static void __devinit tg3_init_link_config(struct tg3 *tp)
14411{
14412 tp->link_config.advertising =
14413 (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
14414 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
14415 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
14416 ADVERTISED_Autoneg | ADVERTISED_MII);
14417 tp->link_config.speed = SPEED_INVALID;
14418 tp->link_config.duplex = DUPLEX_INVALID;
14419 tp->link_config.autoneg = AUTONEG_ENABLE;
1da177e4
LT
14420 tp->link_config.active_speed = SPEED_INVALID;
14421 tp->link_config.active_duplex = DUPLEX_INVALID;
1da177e4
LT
14422 tp->link_config.orig_speed = SPEED_INVALID;
14423 tp->link_config.orig_duplex = DUPLEX_INVALID;
14424 tp->link_config.orig_autoneg = AUTONEG_INVALID;
14425}
14426
14427static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
14428{
c885e824 14429 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
666bc831
MC
14430 tp->bufmgr_config.mbuf_read_dma_low_water =
14431 DEFAULT_MB_RDMA_LOW_WATER_5705;
14432 tp->bufmgr_config.mbuf_mac_rx_low_water =
14433 DEFAULT_MB_MACRX_LOW_WATER_57765;
14434 tp->bufmgr_config.mbuf_high_water =
14435 DEFAULT_MB_HIGH_WATER_57765;
14436
14437 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14438 DEFAULT_MB_RDMA_LOW_WATER_5705;
14439 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14440 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
14441 tp->bufmgr_config.mbuf_high_water_jumbo =
14442 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
14443 } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
fdfec172
MC
14444 tp->bufmgr_config.mbuf_read_dma_low_water =
14445 DEFAULT_MB_RDMA_LOW_WATER_5705;
14446 tp->bufmgr_config.mbuf_mac_rx_low_water =
14447 DEFAULT_MB_MACRX_LOW_WATER_5705;
14448 tp->bufmgr_config.mbuf_high_water =
14449 DEFAULT_MB_HIGH_WATER_5705;
b5d3772c
MC
14450 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14451 tp->bufmgr_config.mbuf_mac_rx_low_water =
14452 DEFAULT_MB_MACRX_LOW_WATER_5906;
14453 tp->bufmgr_config.mbuf_high_water =
14454 DEFAULT_MB_HIGH_WATER_5906;
14455 }
fdfec172
MC
14456
14457 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14458 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
14459 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14460 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
14461 tp->bufmgr_config.mbuf_high_water_jumbo =
14462 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
14463 } else {
14464 tp->bufmgr_config.mbuf_read_dma_low_water =
14465 DEFAULT_MB_RDMA_LOW_WATER;
14466 tp->bufmgr_config.mbuf_mac_rx_low_water =
14467 DEFAULT_MB_MACRX_LOW_WATER;
14468 tp->bufmgr_config.mbuf_high_water =
14469 DEFAULT_MB_HIGH_WATER;
14470
14471 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14472 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
14473 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14474 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
14475 tp->bufmgr_config.mbuf_high_water_jumbo =
14476 DEFAULT_MB_HIGH_WATER_JUMBO;
14477 }
1da177e4
LT
14478
14479 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
14480 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
14481}
14482
14483static char * __devinit tg3_phy_string(struct tg3 *tp)
14484{
79eb6904
MC
14485 switch (tp->phy_id & TG3_PHY_ID_MASK) {
14486 case TG3_PHY_ID_BCM5400: return "5400";
14487 case TG3_PHY_ID_BCM5401: return "5401";
14488 case TG3_PHY_ID_BCM5411: return "5411";
14489 case TG3_PHY_ID_BCM5701: return "5701";
14490 case TG3_PHY_ID_BCM5703: return "5703";
14491 case TG3_PHY_ID_BCM5704: return "5704";
14492 case TG3_PHY_ID_BCM5705: return "5705";
14493 case TG3_PHY_ID_BCM5750: return "5750";
14494 case TG3_PHY_ID_BCM5752: return "5752";
14495 case TG3_PHY_ID_BCM5714: return "5714";
14496 case TG3_PHY_ID_BCM5780: return "5780";
14497 case TG3_PHY_ID_BCM5755: return "5755";
14498 case TG3_PHY_ID_BCM5787: return "5787";
14499 case TG3_PHY_ID_BCM5784: return "5784";
14500 case TG3_PHY_ID_BCM5756: return "5722/5756";
14501 case TG3_PHY_ID_BCM5906: return "5906";
14502 case TG3_PHY_ID_BCM5761: return "5761";
14503 case TG3_PHY_ID_BCM5718C: return "5718C";
14504 case TG3_PHY_ID_BCM5718S: return "5718S";
14505 case TG3_PHY_ID_BCM57765: return "57765";
302b500b 14506 case TG3_PHY_ID_BCM5719C: return "5719C";
79eb6904 14507 case TG3_PHY_ID_BCM8002: return "8002/serdes";
1da177e4
LT
14508 case 0: return "serdes";
14509 default: return "unknown";
855e1111 14510 }
1da177e4
LT
14511}
14512
f9804ddb
MC
14513static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
14514{
14515 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
14516 strcpy(str, "PCI Express");
14517 return str;
14518 } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
14519 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
14520
14521 strcpy(str, "PCIX:");
14522
14523 if ((clock_ctrl == 7) ||
14524 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
14525 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
14526 strcat(str, "133MHz");
14527 else if (clock_ctrl == 0)
14528 strcat(str, "33MHz");
14529 else if (clock_ctrl == 2)
14530 strcat(str, "50MHz");
14531 else if (clock_ctrl == 4)
14532 strcat(str, "66MHz");
14533 else if (clock_ctrl == 6)
14534 strcat(str, "100MHz");
f9804ddb
MC
14535 } else {
14536 strcpy(str, "PCI:");
14537 if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
14538 strcat(str, "66MHz");
14539 else
14540 strcat(str, "33MHz");
14541 }
14542 if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
14543 strcat(str, ":32-bit");
14544 else
14545 strcat(str, ":64-bit");
14546 return str;
14547}
14548
8c2dc7e1 14549static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
1da177e4
LT
14550{
14551 struct pci_dev *peer;
14552 unsigned int func, devnr = tp->pdev->devfn & ~7;
14553
14554 for (func = 0; func < 8; func++) {
14555 peer = pci_get_slot(tp->pdev->bus, devnr | func);
14556 if (peer && peer != tp->pdev)
14557 break;
14558 pci_dev_put(peer);
14559 }
16fe9d74
MC
14560 /* 5704 can be configured in single-port mode, set peer to
14561 * tp->pdev in that case.
14562 */
14563 if (!peer) {
14564 peer = tp->pdev;
14565 return peer;
14566 }
1da177e4
LT
14567
14568 /*
14569 * We don't need to keep the refcount elevated; there's no way
14570 * to remove one half of this device without removing the other
14571 */
14572 pci_dev_put(peer);
14573
14574 return peer;
14575}
14576
15f9850d
DM
14577static void __devinit tg3_init_coal(struct tg3 *tp)
14578{
14579 struct ethtool_coalesce *ec = &tp->coal;
14580
14581 memset(ec, 0, sizeof(*ec));
14582 ec->cmd = ETHTOOL_GCOALESCE;
14583 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
14584 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
14585 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
14586 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
14587 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
14588 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
14589 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
14590 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
14591 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
14592
14593 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
14594 HOSTCC_MODE_CLRTICK_TXBD)) {
14595 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
14596 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
14597 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
14598 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
14599 }
d244c892
MC
14600
14601 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
14602 ec->rx_coalesce_usecs_irq = 0;
14603 ec->tx_coalesce_usecs_irq = 0;
14604 ec->stats_block_coalesce_usecs = 0;
14605 }
15f9850d
DM
14606}
14607
7c7d64b8
SH
14608static const struct net_device_ops tg3_netdev_ops = {
14609 .ndo_open = tg3_open,
14610 .ndo_stop = tg3_close,
00829823 14611 .ndo_start_xmit = tg3_start_xmit,
511d2224 14612 .ndo_get_stats64 = tg3_get_stats64,
00829823
SH
14613 .ndo_validate_addr = eth_validate_addr,
14614 .ndo_set_multicast_list = tg3_set_rx_mode,
14615 .ndo_set_mac_address = tg3_set_mac_addr,
14616 .ndo_do_ioctl = tg3_ioctl,
14617 .ndo_tx_timeout = tg3_tx_timeout,
14618 .ndo_change_mtu = tg3_change_mtu,
14619#if TG3_VLAN_TAG_USED
14620 .ndo_vlan_rx_register = tg3_vlan_rx_register,
14621#endif
14622#ifdef CONFIG_NET_POLL_CONTROLLER
14623 .ndo_poll_controller = tg3_poll_controller,
14624#endif
14625};
14626
14627static const struct net_device_ops tg3_netdev_ops_dma_bug = {
14628 .ndo_open = tg3_open,
14629 .ndo_stop = tg3_close,
14630 .ndo_start_xmit = tg3_start_xmit_dma_bug,
511d2224 14631 .ndo_get_stats64 = tg3_get_stats64,
7c7d64b8
SH
14632 .ndo_validate_addr = eth_validate_addr,
14633 .ndo_set_multicast_list = tg3_set_rx_mode,
14634 .ndo_set_mac_address = tg3_set_mac_addr,
14635 .ndo_do_ioctl = tg3_ioctl,
14636 .ndo_tx_timeout = tg3_tx_timeout,
14637 .ndo_change_mtu = tg3_change_mtu,
14638#if TG3_VLAN_TAG_USED
14639 .ndo_vlan_rx_register = tg3_vlan_rx_register,
14640#endif
14641#ifdef CONFIG_NET_POLL_CONTROLLER
14642 .ndo_poll_controller = tg3_poll_controller,
14643#endif
14644};
14645
1da177e4
LT
14646static int __devinit tg3_init_one(struct pci_dev *pdev,
14647 const struct pci_device_id *ent)
14648{
1da177e4
LT
14649 struct net_device *dev;
14650 struct tg3 *tp;
646c9edd
MC
14651 int i, err, pm_cap;
14652 u32 sndmbx, rcvmbx, intmbx;
f9804ddb 14653 char str[40];
72f2afb8 14654 u64 dma_mask, persist_dma_mask;
1da177e4 14655
05dbe005 14656 printk_once(KERN_INFO "%s\n", version);
1da177e4
LT
14657
14658 err = pci_enable_device(pdev);
14659 if (err) {
2445e461 14660 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
1da177e4
LT
14661 return err;
14662 }
14663
1da177e4
LT
14664 err = pci_request_regions(pdev, DRV_MODULE_NAME);
14665 if (err) {
2445e461 14666 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
1da177e4
LT
14667 goto err_out_disable_pdev;
14668 }
14669
14670 pci_set_master(pdev);
14671
14672 /* Find power-management capability. */
14673 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
14674 if (pm_cap == 0) {
2445e461
MC
14675 dev_err(&pdev->dev,
14676 "Cannot find Power Management capability, aborting\n");
1da177e4
LT
14677 err = -EIO;
14678 goto err_out_free_res;
14679 }
14680
fe5f5787 14681 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
1da177e4 14682 if (!dev) {
2445e461 14683 dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
1da177e4
LT
14684 err = -ENOMEM;
14685 goto err_out_free_res;
14686 }
14687
1da177e4
LT
14688 SET_NETDEV_DEV(dev, &pdev->dev);
14689
1da177e4
LT
14690#if TG3_VLAN_TAG_USED
14691 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
1da177e4
LT
14692#endif
14693
14694 tp = netdev_priv(dev);
14695 tp->pdev = pdev;
14696 tp->dev = dev;
14697 tp->pm_cap = pm_cap;
1da177e4
LT
14698 tp->rx_mode = TG3_DEF_RX_MODE;
14699 tp->tx_mode = TG3_DEF_TX_MODE;
8ef21428 14700
1da177e4
LT
14701 if (tg3_debug > 0)
14702 tp->msg_enable = tg3_debug;
14703 else
14704 tp->msg_enable = TG3_DEF_MSG_ENABLE;
14705
14706 /* The word/byte swap controls here control register access byte
14707 * swapping. DMA data byte swapping is controlled in the GRC_MODE
14708 * setting below.
14709 */
14710 tp->misc_host_ctrl =
14711 MISC_HOST_CTRL_MASK_PCI_INT |
14712 MISC_HOST_CTRL_WORD_SWAP |
14713 MISC_HOST_CTRL_INDIR_ACCESS |
14714 MISC_HOST_CTRL_PCISTATE_RW;
14715
14716 /* The NONFRM (non-frame) byte/word swap controls take effect
14717 * on descriptor entries, anything which isn't packet data.
14718 *
14719 * The StrongARM chips on the board (one for tx, one for rx)
14720 * are running in big-endian mode.
14721 */
14722 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
14723 GRC_MODE_WSWAP_NONFRM_DATA);
14724#ifdef __BIG_ENDIAN
14725 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
14726#endif
14727 spin_lock_init(&tp->lock);
1da177e4 14728 spin_lock_init(&tp->indirect_lock);
c4028958 14729 INIT_WORK(&tp->reset_task, tg3_reset_task);
1da177e4 14730
d5fe488a 14731 tp->regs = pci_ioremap_bar(pdev, BAR_0);
ab0049b4 14732 if (!tp->regs) {
ab96b241 14733 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
1da177e4
LT
14734 err = -ENOMEM;
14735 goto err_out_free_dev;
14736 }
14737
14738 tg3_init_link_config(tp);
14739
1da177e4
LT
14740 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
14741 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
1da177e4 14742
1da177e4 14743 dev->ethtool_ops = &tg3_ethtool_ops;
1da177e4 14744 dev->watchdog_timeo = TG3_TX_TIMEOUT;
1da177e4 14745 dev->irq = pdev->irq;
1da177e4
LT
14746
14747 err = tg3_get_invariants(tp);
14748 if (err) {
ab96b241
MC
14749 dev_err(&pdev->dev,
14750 "Problem fetching invariants of chip, aborting\n");
1da177e4
LT
14751 goto err_out_iounmap;
14752 }
14753
615774fe 14754 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
2e9f7a74 14755 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
a50d0796 14756 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
00829823
SH
14757 dev->netdev_ops = &tg3_netdev_ops;
14758 else
14759 dev->netdev_ops = &tg3_netdev_ops_dma_bug;
14760
14761
4a29cc2e
MC
14762 /* The EPB bridge inside 5714, 5715, and 5780 and any
14763 * device behind the EPB cannot support DMA addresses > 40-bit.
72f2afb8
MC
14764 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
14765 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
14766 * do DMA address check in tg3_start_xmit().
14767 */
4a29cc2e 14768 if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
284901a9 14769 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
4a29cc2e 14770 else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
50cf156a 14771 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
72f2afb8 14772#ifdef CONFIG_HIGHMEM
6a35528a 14773 dma_mask = DMA_BIT_MASK(64);
72f2afb8 14774#endif
4a29cc2e 14775 } else
6a35528a 14776 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
72f2afb8
MC
14777
14778 /* Configure DMA attributes. */
284901a9 14779 if (dma_mask > DMA_BIT_MASK(32)) {
72f2afb8
MC
14780 err = pci_set_dma_mask(pdev, dma_mask);
14781 if (!err) {
14782 dev->features |= NETIF_F_HIGHDMA;
14783 err = pci_set_consistent_dma_mask(pdev,
14784 persist_dma_mask);
14785 if (err < 0) {
ab96b241
MC
14786 dev_err(&pdev->dev, "Unable to obtain 64 bit "
14787 "DMA for consistent allocations\n");
72f2afb8
MC
14788 goto err_out_iounmap;
14789 }
14790 }
14791 }
284901a9
YH
14792 if (err || dma_mask == DMA_BIT_MASK(32)) {
14793 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
72f2afb8 14794 if (err) {
ab96b241
MC
14795 dev_err(&pdev->dev,
14796 "No usable DMA configuration, aborting\n");
72f2afb8
MC
14797 goto err_out_iounmap;
14798 }
14799 }
14800
fdfec172 14801 tg3_init_bufmgr_config(tp);
1da177e4 14802
507399f1
MC
14803 /* Selectively allow TSO based on operating conditions */
14804 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
14805 (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
1da177e4 14806 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
507399f1
MC
14807 else {
14808 tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
14809 tp->fw_needed = NULL;
1da177e4 14810 }
507399f1
MC
14811
14812 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
14813 tp->fw_needed = FIRMWARE_TG3;
1da177e4 14814
4e3a7aaa
MC
14815 /* TSO is on by default on chips that support hardware TSO.
14816 * Firmware TSO on older chips gives lower performance, so it
14817 * is off by default, but can be enabled using ethtool.
14818 */
e849cdc3 14819 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
7fe876af 14820 (dev->features & NETIF_F_IP_CSUM)) {
e849cdc3 14821 dev->features |= NETIF_F_TSO;
7fe876af
ED
14822 vlan_features_add(dev, NETIF_F_TSO);
14823 }
e849cdc3
MC
14824 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
14825 (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
7fe876af 14826 if (dev->features & NETIF_F_IPV6_CSUM) {
b0026624 14827 dev->features |= NETIF_F_TSO6;
7fe876af
ED
14828 vlan_features_add(dev, NETIF_F_TSO6);
14829 }
e849cdc3
MC
14830 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
14831 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c
MC
14832 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
14833 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
321d32a0 14834 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
7fe876af 14835 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
9936bcf6 14836 dev->features |= NETIF_F_TSO_ECN;
7fe876af
ED
14837 vlan_features_add(dev, NETIF_F_TSO_ECN);
14838 }
b0026624 14839 }
1da177e4 14840
1da177e4
LT
14841 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
14842 !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
14843 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
14844 tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
14845 tp->rx_pending = 63;
14846 }
14847
1da177e4
LT
14848 err = tg3_get_device_address(tp);
14849 if (err) {
ab96b241
MC
14850 dev_err(&pdev->dev,
14851 "Could not obtain valid ethernet address, aborting\n");
026a6c21 14852 goto err_out_iounmap;
1da177e4
LT
14853 }
14854
c88864df 14855 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
63532394 14856 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
79ea13ce 14857 if (!tp->aperegs) {
ab96b241
MC
14858 dev_err(&pdev->dev,
14859 "Cannot map APE registers, aborting\n");
c88864df 14860 err = -ENOMEM;
026a6c21 14861 goto err_out_iounmap;
c88864df
MC
14862 }
14863
14864 tg3_ape_lock_init(tp);
7fd76445
MC
14865
14866 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
14867 tg3_read_dash_ver(tp);
c88864df
MC
14868 }
14869
1da177e4
LT
14870 /*
14871 * Reset chip in case UNDI or EFI driver did not shutdown
14872 * DMA self test will enable WDMAC and we'll see (spurious)
14873 * pending DMA on the PCI bus at that point.
14874 */
14875 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
14876 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
1da177e4 14877 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
944d980e 14878 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
14879 }
14880
14881 err = tg3_test_dma(tp);
14882 if (err) {
ab96b241 14883 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
c88864df 14884 goto err_out_apeunmap;
1da177e4
LT
14885 }
14886
1da177e4
LT
14887 /* flow control autonegotiation is default behavior */
14888 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
e18ce346 14889 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
1da177e4 14890
78f90dcf
MC
14891 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
14892 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
14893 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
6fd45cb8 14894 for (i = 0; i < tp->irq_max; i++) {
78f90dcf
MC
14895 struct tg3_napi *tnapi = &tp->napi[i];
14896
14897 tnapi->tp = tp;
14898 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
14899
14900 tnapi->int_mbox = intmbx;
14901 if (i < 4)
14902 intmbx += 0x8;
14903 else
14904 intmbx += 0x4;
14905
14906 tnapi->consmbox = rcvmbx;
14907 tnapi->prodmbox = sndmbx;
14908
66cfd1bd 14909 if (i)
78f90dcf 14910 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
66cfd1bd 14911 else
78f90dcf 14912 tnapi->coal_now = HOSTCC_MODE_NOW;
78f90dcf
MC
14913
14914 if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
14915 break;
14916
14917 /*
14918 * If we support MSIX, we'll be using RSS. If we're using
14919 * RSS, the first vector only handles link interrupts and the
14920 * remaining vectors handle rx and tx interrupts. Reuse the
14921 * mailbox values for the next iteration. The values we setup
14922 * above are still useful for the single vectored mode.
14923 */
14924 if (!i)
14925 continue;
14926
14927 rcvmbx += 0x8;
14928
14929 if (sndmbx & 0x4)
14930 sndmbx -= 0x4;
14931 else
14932 sndmbx += 0xc;
14933 }
14934
15f9850d
DM
14935 tg3_init_coal(tp);
14936
c49a1561
MC
14937 pci_set_drvdata(pdev, dev);
14938
1da177e4
LT
14939 err = register_netdev(dev);
14940 if (err) {
ab96b241 14941 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
0d3031d9 14942 goto err_out_apeunmap;
1da177e4
LT
14943 }
14944
05dbe005
JP
14945 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
14946 tp->board_part_number,
14947 tp->pci_chip_rev_id,
14948 tg3_bus_string(tp, str),
14949 dev->dev_addr);
1da177e4 14950
f07e9af3 14951 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7
MC
14952 struct phy_device *phydev;
14953 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
5129c3a3
MC
14954 netdev_info(dev,
14955 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
05dbe005 14956 phydev->drv->name, dev_name(&phydev->dev));
f07e9af3
MC
14957 } else {
14958 char *ethtype;
14959
14960 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
14961 ethtype = "10/100Base-TX";
14962 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
14963 ethtype = "1000Base-SX";
14964 else
14965 ethtype = "10/100/1000Base-T";
14966
5129c3a3 14967 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
f07e9af3
MC
14968 "(WireSpeed[%d])\n", tg3_phy_string(tp), ethtype,
14969 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0);
14970 }
05dbe005
JP
14971
14972 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
14973 (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
14974 (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
f07e9af3 14975 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
05dbe005
JP
14976 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
14977 (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
14978 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
14979 tp->dma_rwctrl,
14980 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
14981 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
1da177e4
LT
14982
14983 return 0;
14984
0d3031d9
MC
14985err_out_apeunmap:
14986 if (tp->aperegs) {
14987 iounmap(tp->aperegs);
14988 tp->aperegs = NULL;
14989 }
14990
1da177e4 14991err_out_iounmap:
6892914f
MC
14992 if (tp->regs) {
14993 iounmap(tp->regs);
22abe310 14994 tp->regs = NULL;
6892914f 14995 }
1da177e4
LT
14996
14997err_out_free_dev:
14998 free_netdev(dev);
14999
15000err_out_free_res:
15001 pci_release_regions(pdev);
15002
15003err_out_disable_pdev:
15004 pci_disable_device(pdev);
15005 pci_set_drvdata(pdev, NULL);
15006 return err;
15007}
15008
15009static void __devexit tg3_remove_one(struct pci_dev *pdev)
15010{
15011 struct net_device *dev = pci_get_drvdata(pdev);
15012
15013 if (dev) {
15014 struct tg3 *tp = netdev_priv(dev);
15015
077f849d
JSR
15016 if (tp->fw)
15017 release_firmware(tp->fw);
15018
7faa006f 15019 flush_scheduled_work();
158d7abd 15020
b02fd9e3
MC
15021 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
15022 tg3_phy_fini(tp);
158d7abd 15023 tg3_mdio_fini(tp);
b02fd9e3 15024 }
158d7abd 15025
1da177e4 15026 unregister_netdev(dev);
0d3031d9
MC
15027 if (tp->aperegs) {
15028 iounmap(tp->aperegs);
15029 tp->aperegs = NULL;
15030 }
6892914f
MC
15031 if (tp->regs) {
15032 iounmap(tp->regs);
22abe310 15033 tp->regs = NULL;
6892914f 15034 }
1da177e4
LT
15035 free_netdev(dev);
15036 pci_release_regions(pdev);
15037 pci_disable_device(pdev);
15038 pci_set_drvdata(pdev, NULL);
15039 }
15040}
15041
15042static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
15043{
15044 struct net_device *dev = pci_get_drvdata(pdev);
15045 struct tg3 *tp = netdev_priv(dev);
12dac075 15046 pci_power_t target_state;
1da177e4
LT
15047 int err;
15048
3e0c95fd
MC
15049 /* PCI register 4 needs to be saved whether netif_running() or not.
15050 * MSI address and data need to be saved if using MSI and
15051 * netif_running().
15052 */
15053 pci_save_state(pdev);
15054
1da177e4
LT
15055 if (!netif_running(dev))
15056 return 0;
15057
7faa006f 15058 flush_scheduled_work();
b02fd9e3 15059 tg3_phy_stop(tp);
1da177e4
LT
15060 tg3_netif_stop(tp);
15061
15062 del_timer_sync(&tp->timer);
15063
f47c11ee 15064 tg3_full_lock(tp, 1);
1da177e4 15065 tg3_disable_ints(tp);
f47c11ee 15066 tg3_full_unlock(tp);
1da177e4
LT
15067
15068 netif_device_detach(dev);
15069
f47c11ee 15070 tg3_full_lock(tp, 0);
944d980e 15071 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
6a9eba15 15072 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
f47c11ee 15073 tg3_full_unlock(tp);
1da177e4 15074
12dac075
RW
15075 target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
15076
15077 err = tg3_set_power_state(tp, target_state);
1da177e4 15078 if (err) {
b02fd9e3
MC
15079 int err2;
15080
f47c11ee 15081 tg3_full_lock(tp, 0);
1da177e4 15082
6a9eba15 15083 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
b02fd9e3
MC
15084 err2 = tg3_restart_hw(tp, 1);
15085 if (err2)
b9ec6c1b 15086 goto out;
1da177e4
LT
15087
15088 tp->timer.expires = jiffies + tp->timer_offset;
15089 add_timer(&tp->timer);
15090
15091 netif_device_attach(dev);
15092 tg3_netif_start(tp);
15093
b9ec6c1b 15094out:
f47c11ee 15095 tg3_full_unlock(tp);
b02fd9e3
MC
15096
15097 if (!err2)
15098 tg3_phy_start(tp);
1da177e4
LT
15099 }
15100
15101 return err;
15102}
15103
15104static int tg3_resume(struct pci_dev *pdev)
15105{
15106 struct net_device *dev = pci_get_drvdata(pdev);
15107 struct tg3 *tp = netdev_priv(dev);
15108 int err;
15109
3e0c95fd
MC
15110 pci_restore_state(tp->pdev);
15111
1da177e4
LT
15112 if (!netif_running(dev))
15113 return 0;
15114
bc1c7567 15115 err = tg3_set_power_state(tp, PCI_D0);
1da177e4
LT
15116 if (err)
15117 return err;
15118
15119 netif_device_attach(dev);
15120
f47c11ee 15121 tg3_full_lock(tp, 0);
1da177e4 15122
6a9eba15 15123 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
b9ec6c1b
MC
15124 err = tg3_restart_hw(tp, 1);
15125 if (err)
15126 goto out;
1da177e4
LT
15127
15128 tp->timer.expires = jiffies + tp->timer_offset;
15129 add_timer(&tp->timer);
15130
1da177e4
LT
15131 tg3_netif_start(tp);
15132
b9ec6c1b 15133out:
f47c11ee 15134 tg3_full_unlock(tp);
1da177e4 15135
b02fd9e3
MC
15136 if (!err)
15137 tg3_phy_start(tp);
15138
b9ec6c1b 15139 return err;
1da177e4
LT
15140}
15141
15142static struct pci_driver tg3_driver = {
15143 .name = DRV_MODULE_NAME,
15144 .id_table = tg3_pci_tbl,
15145 .probe = tg3_init_one,
15146 .remove = __devexit_p(tg3_remove_one),
15147 .suspend = tg3_suspend,
15148 .resume = tg3_resume
15149};
15150
15151static int __init tg3_init(void)
15152{
29917620 15153 return pci_register_driver(&tg3_driver);
1da177e4
LT
15154}
15155
15156static void __exit tg3_cleanup(void)
15157{
15158 pci_unregister_driver(&tg3_driver);
15159}
15160
15161module_init(tg3_init);
15162module_exit(tg3_cleanup);