]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/net/tg3.c
tg3: Remove tg3_dump_state()
[net-next-2.6.git] / drivers / net / tg3.c
CommitLineData
1da177e4
LT
1/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
ba5b0bfa 7 * Copyright (C) 2005-2010 Broadcom Corporation.
1da177e4
LT
8 *
9 * Firmware is:
49cabf49
MC
10 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
1da177e4
LT
16 */
17
1da177e4
LT
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
21#include <linux/kernel.h>
22#include <linux/types.h>
23#include <linux/compiler.h>
24#include <linux/slab.h>
25#include <linux/delay.h>
14c85021 26#include <linux/in.h>
1da177e4
LT
27#include <linux/init.h>
28#include <linux/ioport.h>
29#include <linux/pci.h>
30#include <linux/netdevice.h>
31#include <linux/etherdevice.h>
32#include <linux/skbuff.h>
33#include <linux/ethtool.h>
34#include <linux/mii.h>
158d7abd 35#include <linux/phy.h>
a9daf367 36#include <linux/brcmphy.h>
1da177e4
LT
37#include <linux/if_vlan.h>
38#include <linux/ip.h>
39#include <linux/tcp.h>
40#include <linux/workqueue.h>
61487480 41#include <linux/prefetch.h>
f9a5f7d3 42#include <linux/dma-mapping.h>
077f849d 43#include <linux/firmware.h>
1da177e4
LT
44
45#include <net/checksum.h>
c9bdd4b5 46#include <net/ip.h>
1da177e4
LT
47
48#include <asm/system.h>
49#include <asm/io.h>
50#include <asm/byteorder.h>
51#include <asm/uaccess.h>
52
49b6e95f 53#ifdef CONFIG_SPARC
1da177e4 54#include <asm/idprom.h>
49b6e95f 55#include <asm/prom.h>
1da177e4
LT
56#endif
57
63532394
MC
58#define BAR_0 0
59#define BAR_2 2
60
1da177e4
LT
61#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
62#define TG3_VLAN_TAG_USED 1
63#else
64#define TG3_VLAN_TAG_USED 0
65#endif
66
1da177e4
LT
67#include "tg3.h"
68
69#define DRV_MODULE_NAME "tg3"
be7ce530
MC
70#define DRV_MODULE_VERSION "3.108"
71#define DRV_MODULE_RELDATE "February 17, 2010"
1da177e4
LT
72
73#define TG3_DEF_MAC_MODE 0
74#define TG3_DEF_RX_MODE 0
75#define TG3_DEF_TX_MODE 0
76#define TG3_DEF_MSG_ENABLE \
77 (NETIF_MSG_DRV | \
78 NETIF_MSG_PROBE | \
79 NETIF_MSG_LINK | \
80 NETIF_MSG_TIMER | \
81 NETIF_MSG_IFDOWN | \
82 NETIF_MSG_IFUP | \
83 NETIF_MSG_RX_ERR | \
84 NETIF_MSG_TX_ERR)
85
86/* length of time before we decide the hardware is borked,
87 * and dev->tx_timeout() should be called to fix the problem
88 */
89#define TG3_TX_TIMEOUT (5 * HZ)
90
91/* hardware minimum and maximum for a single frame's data payload */
92#define TG3_MIN_MTU 60
93#define TG3_MAX_MTU(tp) \
8f666b07 94 ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
1da177e4
LT
95
96/* These numbers seem to be hard coded in the NIC firmware somehow.
97 * You can't change the ring sizes, but you can change where you place
98 * them in the NIC onboard memory.
99 */
100#define TG3_RX_RING_SIZE 512
101#define TG3_DEF_RX_RING_PENDING 200
102#define TG3_RX_JUMBO_RING_SIZE 256
103#define TG3_DEF_RX_JUMBO_RING_PENDING 100
c6cdf436 104#define TG3_RSS_INDIR_TBL_SIZE 128
1da177e4
LT
105
106/* Do not place this n-ring entries value into the tp struct itself,
107 * we really want to expose these constants to GCC so that modulo et
108 * al. operations are done with shifts and masks instead of with
109 * hw multiply/modulo instructions. Another solution would be to
110 * replace things like '% foo' with '& (foo - 1)'.
111 */
112#define TG3_RX_RCB_RING_SIZE(tp) \
f6eb9b1f 113 (((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) && \
5ea1c506 114 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) ? 1024 : 512)
1da177e4
LT
115
116#define TG3_TX_RING_SIZE 512
117#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
118
119#define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
120 TG3_RX_RING_SIZE)
79ed5ac7
MC
121#define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_ext_rx_buffer_desc) * \
122 TG3_RX_JUMBO_RING_SIZE)
1da177e4 123#define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
79ed5ac7 124 TG3_RX_RCB_RING_SIZE(tp))
1da177e4
LT
125#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
126 TG3_TX_RING_SIZE)
1da177e4
LT
127#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
128
287be12e
MC
129#define TG3_DMA_BYTE_ENAB 64
130
131#define TG3_RX_STD_DMA_SZ 1536
132#define TG3_RX_JMB_DMA_SZ 9046
133
134#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
135
136#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
137#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
1da177e4 138
2b2cdb65
MC
139#define TG3_RX_STD_BUFF_RING_SIZE \
140 (sizeof(struct ring_info) * TG3_RX_RING_SIZE)
141
142#define TG3_RX_JMB_BUFF_RING_SIZE \
143 (sizeof(struct ring_info) * TG3_RX_JUMBO_RING_SIZE)
144
c6cdf436
MC
145#define TG3_RSS_MIN_NUM_MSIX_VECS 2
146
1da177e4 147/* minimum number of free TX descriptors required to wake up TX process */
f3f3f27e 148#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
1da177e4 149
ad829268
MC
150#define TG3_RAW_IP_ALIGN 2
151
1da177e4
LT
152/* number of ETHTOOL_GSTATS u64's */
153#define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
154
4cafd3f5
MC
155#define TG3_NUM_TEST 6
156
c6cdf436
MC
157#define TG3_FW_UPDATE_TIMEOUT_SEC 5
158
077f849d
JSR
159#define FIRMWARE_TG3 "tigon/tg3.bin"
160#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
161#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
162
1da177e4 163static char version[] __devinitdata =
05dbe005 164 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
1da177e4
LT
165
166MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
167MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
168MODULE_LICENSE("GPL");
169MODULE_VERSION(DRV_MODULE_VERSION);
077f849d
JSR
170MODULE_FIRMWARE(FIRMWARE_TG3);
171MODULE_FIRMWARE(FIRMWARE_TG3TSO);
172MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
173
1da177e4
LT
174static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
175module_param(tg3_debug, int, 0);
176MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
177
a3aa1884 178static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
13185217
HK
179 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
180 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
181 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
182 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
183 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
184 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
185 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
186 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
187 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
188 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
189 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
190 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
191 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
192 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
193 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
194 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
195 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
196 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
197 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
198 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
199 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
200 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
201 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
202 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
126a3368 203 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
13185217
HK
204 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
205 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
206 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
207 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
208 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
209 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
210 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
211 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
212 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
213 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
214 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
215 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
216 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
217 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
126a3368 218 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
13185217
HK
219 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
220 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
221 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
676917d4 222 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
13185217
HK
223 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
224 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
225 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
226 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
227 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
228 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
229 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
b5d3772c
MC
230 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
231 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
d30cdd28
MC
232 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
233 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
6c7af27c 234 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
9936bcf6
MC
235 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
236 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
c88e668b
MC
237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
2befdcea
MC
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
321d32a0
MC
241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
5e7ccf20 244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
5001e2f6
MC
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5724)},
b0f75221
MC
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
13185217
HK
254 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
255 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
256 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
257 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
258 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
259 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
260 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
261 {}
1da177e4
LT
262};
263
264MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
265
50da859d 266static const struct {
1da177e4
LT
267 const char string[ETH_GSTRING_LEN];
268} ethtool_stats_keys[TG3_NUM_STATS] = {
269 { "rx_octets" },
270 { "rx_fragments" },
271 { "rx_ucast_packets" },
272 { "rx_mcast_packets" },
273 { "rx_bcast_packets" },
274 { "rx_fcs_errors" },
275 { "rx_align_errors" },
276 { "rx_xon_pause_rcvd" },
277 { "rx_xoff_pause_rcvd" },
278 { "rx_mac_ctrl_rcvd" },
279 { "rx_xoff_entered" },
280 { "rx_frame_too_long_errors" },
281 { "rx_jabbers" },
282 { "rx_undersize_packets" },
283 { "rx_in_length_errors" },
284 { "rx_out_length_errors" },
285 { "rx_64_or_less_octet_packets" },
286 { "rx_65_to_127_octet_packets" },
287 { "rx_128_to_255_octet_packets" },
288 { "rx_256_to_511_octet_packets" },
289 { "rx_512_to_1023_octet_packets" },
290 { "rx_1024_to_1522_octet_packets" },
291 { "rx_1523_to_2047_octet_packets" },
292 { "rx_2048_to_4095_octet_packets" },
293 { "rx_4096_to_8191_octet_packets" },
294 { "rx_8192_to_9022_octet_packets" },
295
296 { "tx_octets" },
297 { "tx_collisions" },
298
299 { "tx_xon_sent" },
300 { "tx_xoff_sent" },
301 { "tx_flow_control" },
302 { "tx_mac_errors" },
303 { "tx_single_collisions" },
304 { "tx_mult_collisions" },
305 { "tx_deferred" },
306 { "tx_excessive_collisions" },
307 { "tx_late_collisions" },
308 { "tx_collide_2times" },
309 { "tx_collide_3times" },
310 { "tx_collide_4times" },
311 { "tx_collide_5times" },
312 { "tx_collide_6times" },
313 { "tx_collide_7times" },
314 { "tx_collide_8times" },
315 { "tx_collide_9times" },
316 { "tx_collide_10times" },
317 { "tx_collide_11times" },
318 { "tx_collide_12times" },
319 { "tx_collide_13times" },
320 { "tx_collide_14times" },
321 { "tx_collide_15times" },
322 { "tx_ucast_packets" },
323 { "tx_mcast_packets" },
324 { "tx_bcast_packets" },
325 { "tx_carrier_sense_errors" },
326 { "tx_discards" },
327 { "tx_errors" },
328
329 { "dma_writeq_full" },
330 { "dma_write_prioq_full" },
331 { "rxbds_empty" },
332 { "rx_discards" },
333 { "rx_errors" },
334 { "rx_threshold_hit" },
335
336 { "dma_readq_full" },
337 { "dma_read_prioq_full" },
338 { "tx_comp_queue_full" },
339
340 { "ring_set_send_prod_index" },
341 { "ring_status_update" },
342 { "nic_irqs" },
343 { "nic_avoided_irqs" },
344 { "nic_tx_threshold_hit" }
345};
346
50da859d 347static const struct {
4cafd3f5
MC
348 const char string[ETH_GSTRING_LEN];
349} ethtool_test_keys[TG3_NUM_TEST] = {
350 { "nvram test (online) " },
351 { "link test (online) " },
352 { "register test (offline)" },
353 { "memory test (offline)" },
354 { "loopback test (offline)" },
355 { "interrupt test (offline)" },
356};
357
b401e9e2
MC
358static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
359{
360 writel(val, tp->regs + off);
361}
362
363static u32 tg3_read32(struct tg3 *tp, u32 off)
364{
6aa20a22 365 return (readl(tp->regs + off));
b401e9e2
MC
366}
367
0d3031d9
MC
368static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
369{
370 writel(val, tp->aperegs + off);
371}
372
373static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
374{
375 return (readl(tp->aperegs + off));
376}
377
1da177e4
LT
378static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
379{
6892914f
MC
380 unsigned long flags;
381
382 spin_lock_irqsave(&tp->indirect_lock, flags);
1ee582d8
MC
383 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
384 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
6892914f 385 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1ee582d8
MC
386}
387
388static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
389{
390 writel(val, tp->regs + off);
391 readl(tp->regs + off);
1da177e4
LT
392}
393
6892914f 394static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
1da177e4 395{
6892914f
MC
396 unsigned long flags;
397 u32 val;
398
399 spin_lock_irqsave(&tp->indirect_lock, flags);
400 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
401 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
402 spin_unlock_irqrestore(&tp->indirect_lock, flags);
403 return val;
404}
405
406static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
407{
408 unsigned long flags;
409
410 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
411 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
412 TG3_64BIT_REG_LOW, val);
413 return;
414 }
66711e66 415 if (off == TG3_RX_STD_PROD_IDX_REG) {
6892914f
MC
416 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
417 TG3_64BIT_REG_LOW, val);
418 return;
1da177e4 419 }
6892914f
MC
420
421 spin_lock_irqsave(&tp->indirect_lock, flags);
422 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
423 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
424 spin_unlock_irqrestore(&tp->indirect_lock, flags);
425
426 /* In indirect mode when disabling interrupts, we also need
427 * to clear the interrupt bit in the GRC local ctrl register.
428 */
429 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
430 (val == 0x1)) {
431 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
432 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
433 }
434}
435
436static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
437{
438 unsigned long flags;
439 u32 val;
440
441 spin_lock_irqsave(&tp->indirect_lock, flags);
442 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
443 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
444 spin_unlock_irqrestore(&tp->indirect_lock, flags);
445 return val;
446}
447
b401e9e2
MC
448/* usec_wait specifies the wait time in usec when writing to certain registers
449 * where it is unsafe to read back the register without some delay.
450 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
451 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
452 */
453static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
6892914f 454{
b401e9e2
MC
455 if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
456 (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
457 /* Non-posted methods */
458 tp->write32(tp, off, val);
459 else {
460 /* Posted method */
461 tg3_write32(tp, off, val);
462 if (usec_wait)
463 udelay(usec_wait);
464 tp->read32(tp, off);
465 }
466 /* Wait again after the read for the posted method to guarantee that
467 * the wait time is met.
468 */
469 if (usec_wait)
470 udelay(usec_wait);
1da177e4
LT
471}
472
09ee929c
MC
473static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
474{
475 tp->write32_mbox(tp, off, val);
6892914f
MC
476 if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
477 !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
478 tp->read32_mbox(tp, off);
09ee929c
MC
479}
480
20094930 481static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
1da177e4
LT
482{
483 void __iomem *mbox = tp->regs + off;
484 writel(val, mbox);
485 if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
486 writel(val, mbox);
487 if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
488 readl(mbox);
489}
490
b5d3772c
MC
491static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
492{
493 return (readl(tp->regs + off + GRCMBOX_BASE));
494}
495
496static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
497{
498 writel(val, tp->regs + off + GRCMBOX_BASE);
499}
500
c6cdf436 501#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
09ee929c 502#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
c6cdf436
MC
503#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
504#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
505#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
20094930 506
c6cdf436
MC
507#define tw32(reg, val) tp->write32(tp, reg, val)
508#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
509#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
510#define tr32(reg) tp->read32(tp, reg)
1da177e4
LT
511
512static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
513{
6892914f
MC
514 unsigned long flags;
515
b5d3772c
MC
516 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
517 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
518 return;
519
6892914f 520 spin_lock_irqsave(&tp->indirect_lock, flags);
bbadf503
MC
521 if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
522 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
523 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 524
bbadf503
MC
525 /* Always leave this as zero. */
526 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
527 } else {
528 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
529 tw32_f(TG3PCI_MEM_WIN_DATA, val);
28fbef78 530
bbadf503
MC
531 /* Always leave this as zero. */
532 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
533 }
534 spin_unlock_irqrestore(&tp->indirect_lock, flags);
758a6139
DM
535}
536
1da177e4
LT
537static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
538{
6892914f
MC
539 unsigned long flags;
540
b5d3772c
MC
541 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
542 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
543 *val = 0;
544 return;
545 }
546
6892914f 547 spin_lock_irqsave(&tp->indirect_lock, flags);
bbadf503
MC
548 if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
549 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
550 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 551
bbadf503
MC
552 /* Always leave this as zero. */
553 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
554 } else {
555 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
556 *val = tr32(TG3PCI_MEM_WIN_DATA);
557
558 /* Always leave this as zero. */
559 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
560 }
6892914f 561 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1da177e4
LT
562}
563
0d3031d9
MC
564static void tg3_ape_lock_init(struct tg3 *tp)
565{
566 int i;
567
568 /* Make sure the driver hasn't any stale locks. */
569 for (i = 0; i < 8; i++)
570 tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
571 APE_LOCK_GRANT_DRIVER);
572}
573
574static int tg3_ape_lock(struct tg3 *tp, int locknum)
575{
576 int i, off;
577 int ret = 0;
578 u32 status;
579
580 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
581 return 0;
582
583 switch (locknum) {
33f401ae
MC
584 case TG3_APE_LOCK_GRC:
585 case TG3_APE_LOCK_MEM:
586 break;
587 default:
588 return -EINVAL;
0d3031d9
MC
589 }
590
591 off = 4 * locknum;
592
593 tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
594
595 /* Wait for up to 1 millisecond to acquire lock. */
596 for (i = 0; i < 100; i++) {
597 status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
598 if (status == APE_LOCK_GRANT_DRIVER)
599 break;
600 udelay(10);
601 }
602
603 if (status != APE_LOCK_GRANT_DRIVER) {
604 /* Revoke the lock request. */
605 tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
606 APE_LOCK_GRANT_DRIVER);
607
608 ret = -EBUSY;
609 }
610
611 return ret;
612}
613
614static void tg3_ape_unlock(struct tg3 *tp, int locknum)
615{
616 int off;
617
618 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
619 return;
620
621 switch (locknum) {
33f401ae
MC
622 case TG3_APE_LOCK_GRC:
623 case TG3_APE_LOCK_MEM:
624 break;
625 default:
626 return;
0d3031d9
MC
627 }
628
629 off = 4 * locknum;
630 tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
631}
632
1da177e4
LT
633static void tg3_disable_ints(struct tg3 *tp)
634{
89aeb3bc
MC
635 int i;
636
1da177e4
LT
637 tw32(TG3PCI_MISC_HOST_CTRL,
638 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc
MC
639 for (i = 0; i < tp->irq_max; i++)
640 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
1da177e4
LT
641}
642
1da177e4
LT
643static void tg3_enable_ints(struct tg3 *tp)
644{
89aeb3bc 645 int i;
89aeb3bc 646
bbe832c0
MC
647 tp->irq_sync = 0;
648 wmb();
649
1da177e4
LT
650 tw32(TG3PCI_MISC_HOST_CTRL,
651 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc 652
f89f38b8 653 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
89aeb3bc
MC
654 for (i = 0; i < tp->irq_cnt; i++) {
655 struct tg3_napi *tnapi = &tp->napi[i];
c6cdf436 656
898a56f8 657 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
89aeb3bc
MC
658 if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
659 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
f19af9c2 660
f89f38b8 661 tp->coal_now |= tnapi->coal_now;
89aeb3bc 662 }
f19af9c2
MC
663
664 /* Force an initial interrupt */
665 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
666 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
667 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
668 else
f89f38b8
MC
669 tw32(HOSTCC_MODE, tp->coal_now);
670
671 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
1da177e4
LT
672}
673
17375d25 674static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
04237ddd 675{
17375d25 676 struct tg3 *tp = tnapi->tp;
898a56f8 677 struct tg3_hw_status *sblk = tnapi->hw_status;
04237ddd
MC
678 unsigned int work_exists = 0;
679
680 /* check for phy events */
681 if (!(tp->tg3_flags &
682 (TG3_FLAG_USE_LINKCHG_REG |
683 TG3_FLAG_POLL_SERDES))) {
684 if (sblk->status & SD_STATUS_LINK_CHG)
685 work_exists = 1;
686 }
687 /* check for RX/TX work to do */
f3f3f27e 688 if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
8d9d7cfc 689 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
04237ddd
MC
690 work_exists = 1;
691
692 return work_exists;
693}
694
17375d25 695/* tg3_int_reenable
04237ddd
MC
696 * similar to tg3_enable_ints, but it accurately determines whether there
697 * is new work pending and can return without flushing the PIO write
6aa20a22 698 * which reenables interrupts
1da177e4 699 */
17375d25 700static void tg3_int_reenable(struct tg3_napi *tnapi)
1da177e4 701{
17375d25
MC
702 struct tg3 *tp = tnapi->tp;
703
898a56f8 704 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
1da177e4
LT
705 mmiowb();
706
fac9b83e
DM
707 /* When doing tagged status, this work check is unnecessary.
708 * The last_tag we write above tells the chip which piece of
709 * work we've completed.
710 */
711 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
17375d25 712 tg3_has_work(tnapi))
04237ddd 713 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 714 HOSTCC_MODE_ENABLE | tnapi->coal_now);
1da177e4
LT
715}
716
fed97810
MC
717static void tg3_napi_disable(struct tg3 *tp)
718{
719 int i;
720
721 for (i = tp->irq_cnt - 1; i >= 0; i--)
722 napi_disable(&tp->napi[i].napi);
723}
724
725static void tg3_napi_enable(struct tg3 *tp)
726{
727 int i;
728
729 for (i = 0; i < tp->irq_cnt; i++)
730 napi_enable(&tp->napi[i].napi);
731}
732
1da177e4
LT
733static inline void tg3_netif_stop(struct tg3 *tp)
734{
bbe832c0 735 tp->dev->trans_start = jiffies; /* prevent tx timeout */
fed97810 736 tg3_napi_disable(tp);
1da177e4
LT
737 netif_tx_disable(tp->dev);
738}
739
740static inline void tg3_netif_start(struct tg3 *tp)
741{
fe5f5787
MC
742 /* NOTE: unconditional netif_tx_wake_all_queues is only
743 * appropriate so long as all callers are assured to
744 * have free tx slots (such as after tg3_init_hw)
1da177e4 745 */
fe5f5787
MC
746 netif_tx_wake_all_queues(tp->dev);
747
fed97810
MC
748 tg3_napi_enable(tp);
749 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
f47c11ee 750 tg3_enable_ints(tp);
1da177e4
LT
751}
752
753static void tg3_switch_clocks(struct tg3 *tp)
754{
f6eb9b1f 755 u32 clock_ctrl;
1da177e4
LT
756 u32 orig_clock_ctrl;
757
795d01c5
MC
758 if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
759 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
4cf78e4f
MC
760 return;
761
f6eb9b1f
MC
762 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
763
1da177e4
LT
764 orig_clock_ctrl = clock_ctrl;
765 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
766 CLOCK_CTRL_CLKRUN_OENABLE |
767 0x1f);
768 tp->pci_clock_ctrl = clock_ctrl;
769
770 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
771 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
b401e9e2
MC
772 tw32_wait_f(TG3PCI_CLOCK_CTRL,
773 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
1da177e4
LT
774 }
775 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
b401e9e2
MC
776 tw32_wait_f(TG3PCI_CLOCK_CTRL,
777 clock_ctrl |
778 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
779 40);
780 tw32_wait_f(TG3PCI_CLOCK_CTRL,
781 clock_ctrl | (CLOCK_CTRL_ALTCLK),
782 40);
1da177e4 783 }
b401e9e2 784 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
1da177e4
LT
785}
786
787#define PHY_BUSY_LOOPS 5000
788
789static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
790{
791 u32 frame_val;
792 unsigned int loops;
793 int ret;
794
795 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
796 tw32_f(MAC_MI_MODE,
797 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
798 udelay(80);
799 }
800
801 *val = 0x0;
802
882e9793 803 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
804 MI_COM_PHY_ADDR_MASK);
805 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
806 MI_COM_REG_ADDR_MASK);
807 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
6aa20a22 808
1da177e4
LT
809 tw32_f(MAC_MI_COM, frame_val);
810
811 loops = PHY_BUSY_LOOPS;
812 while (loops != 0) {
813 udelay(10);
814 frame_val = tr32(MAC_MI_COM);
815
816 if ((frame_val & MI_COM_BUSY) == 0) {
817 udelay(5);
818 frame_val = tr32(MAC_MI_COM);
819 break;
820 }
821 loops -= 1;
822 }
823
824 ret = -EBUSY;
825 if (loops != 0) {
826 *val = frame_val & MI_COM_DATA_MASK;
827 ret = 0;
828 }
829
830 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
831 tw32_f(MAC_MI_MODE, tp->mi_mode);
832 udelay(80);
833 }
834
835 return ret;
836}
837
838static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
839{
840 u32 frame_val;
841 unsigned int loops;
842 int ret;
843
7f97a4bd 844 if ((tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
b5d3772c
MC
845 (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
846 return 0;
847
1da177e4
LT
848 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
849 tw32_f(MAC_MI_MODE,
850 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
851 udelay(80);
852 }
853
882e9793 854 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
855 MI_COM_PHY_ADDR_MASK);
856 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
857 MI_COM_REG_ADDR_MASK);
858 frame_val |= (val & MI_COM_DATA_MASK);
859 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
6aa20a22 860
1da177e4
LT
861 tw32_f(MAC_MI_COM, frame_val);
862
863 loops = PHY_BUSY_LOOPS;
864 while (loops != 0) {
865 udelay(10);
866 frame_val = tr32(MAC_MI_COM);
867 if ((frame_val & MI_COM_BUSY) == 0) {
868 udelay(5);
869 frame_val = tr32(MAC_MI_COM);
870 break;
871 }
872 loops -= 1;
873 }
874
875 ret = -EBUSY;
876 if (loops != 0)
877 ret = 0;
878
879 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
880 tw32_f(MAC_MI_MODE, tp->mi_mode);
881 udelay(80);
882 }
883
884 return ret;
885}
886
95e2869a
MC
887static int tg3_bmcr_reset(struct tg3 *tp)
888{
889 u32 phy_control;
890 int limit, err;
891
892 /* OK, reset it, and poll the BMCR_RESET bit until it
893 * clears or we time out.
894 */
895 phy_control = BMCR_RESET;
896 err = tg3_writephy(tp, MII_BMCR, phy_control);
897 if (err != 0)
898 return -EBUSY;
899
900 limit = 5000;
901 while (limit--) {
902 err = tg3_readphy(tp, MII_BMCR, &phy_control);
903 if (err != 0)
904 return -EBUSY;
905
906 if ((phy_control & BMCR_RESET) == 0) {
907 udelay(40);
908 break;
909 }
910 udelay(10);
911 }
d4675b52 912 if (limit < 0)
95e2869a
MC
913 return -EBUSY;
914
915 return 0;
916}
917
158d7abd
MC
918static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
919{
3d16543d 920 struct tg3 *tp = bp->priv;
158d7abd
MC
921 u32 val;
922
24bb4fb6 923 spin_lock_bh(&tp->lock);
158d7abd
MC
924
925 if (tg3_readphy(tp, reg, &val))
24bb4fb6
MC
926 val = -EIO;
927
928 spin_unlock_bh(&tp->lock);
158d7abd
MC
929
930 return val;
931}
932
933static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
934{
3d16543d 935 struct tg3 *tp = bp->priv;
24bb4fb6 936 u32 ret = 0;
158d7abd 937
24bb4fb6 938 spin_lock_bh(&tp->lock);
158d7abd
MC
939
940 if (tg3_writephy(tp, reg, val))
24bb4fb6 941 ret = -EIO;
158d7abd 942
24bb4fb6
MC
943 spin_unlock_bh(&tp->lock);
944
945 return ret;
158d7abd
MC
946}
947
948static int tg3_mdio_reset(struct mii_bus *bp)
949{
950 return 0;
951}
952
9c61d6bc 953static void tg3_mdio_config_5785(struct tg3 *tp)
a9daf367
MC
954{
955 u32 val;
fcb389df 956 struct phy_device *phydev;
a9daf367 957
3f0e3ad7 958 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
fcb389df 959 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f
MC
960 case PHY_ID_BCM50610:
961 case PHY_ID_BCM50610M:
fcb389df
MC
962 val = MAC_PHYCFG2_50610_LED_MODES;
963 break;
6a443a0f 964 case PHY_ID_BCMAC131:
fcb389df
MC
965 val = MAC_PHYCFG2_AC131_LED_MODES;
966 break;
6a443a0f 967 case PHY_ID_RTL8211C:
fcb389df
MC
968 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
969 break;
6a443a0f 970 case PHY_ID_RTL8201E:
fcb389df
MC
971 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
972 break;
973 default:
a9daf367 974 return;
fcb389df
MC
975 }
976
977 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
978 tw32(MAC_PHYCFG2, val);
979
980 val = tr32(MAC_PHYCFG1);
bb85fbb6
MC
981 val &= ~(MAC_PHYCFG1_RGMII_INT |
982 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
983 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
fcb389df
MC
984 tw32(MAC_PHYCFG1, val);
985
986 return;
987 }
988
14417063 989 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE))
fcb389df
MC
990 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
991 MAC_PHYCFG2_FMODE_MASK_MASK |
992 MAC_PHYCFG2_GMODE_MASK_MASK |
993 MAC_PHYCFG2_ACT_MASK_MASK |
994 MAC_PHYCFG2_QUAL_MASK_MASK |
995 MAC_PHYCFG2_INBAND_ENABLE;
996
997 tw32(MAC_PHYCFG2, val);
a9daf367 998
bb85fbb6
MC
999 val = tr32(MAC_PHYCFG1);
1000 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1001 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
14417063 1002 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
a9daf367
MC
1003 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1004 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
1005 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1006 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1007 }
bb85fbb6
MC
1008 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1009 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1010 tw32(MAC_PHYCFG1, val);
a9daf367 1011
a9daf367
MC
1012 val = tr32(MAC_EXT_RGMII_MODE);
1013 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1014 MAC_RGMII_MODE_RX_QUALITY |
1015 MAC_RGMII_MODE_RX_ACTIVITY |
1016 MAC_RGMII_MODE_RX_ENG_DET |
1017 MAC_RGMII_MODE_TX_ENABLE |
1018 MAC_RGMII_MODE_TX_LOWPWR |
1019 MAC_RGMII_MODE_TX_RESET);
14417063 1020 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
a9daf367
MC
1021 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1022 val |= MAC_RGMII_MODE_RX_INT_B |
1023 MAC_RGMII_MODE_RX_QUALITY |
1024 MAC_RGMII_MODE_RX_ACTIVITY |
1025 MAC_RGMII_MODE_RX_ENG_DET;
1026 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1027 val |= MAC_RGMII_MODE_TX_ENABLE |
1028 MAC_RGMII_MODE_TX_LOWPWR |
1029 MAC_RGMII_MODE_TX_RESET;
1030 }
1031 tw32(MAC_EXT_RGMII_MODE, val);
1032}
1033
158d7abd
MC
1034static void tg3_mdio_start(struct tg3 *tp)
1035{
158d7abd
MC
1036 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1037 tw32_f(MAC_MI_MODE, tp->mi_mode);
1038 udelay(80);
a9daf367 1039
9ea4818d
MC
1040 if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
1041 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1042 tg3_mdio_config_5785(tp);
1043}
1044
1045static int tg3_mdio_init(struct tg3 *tp)
1046{
1047 int i;
1048 u32 reg;
1049 struct phy_device *phydev;
1050
882e9793
MC
1051 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
1052 u32 funcnum, is_serdes;
1053
1054 funcnum = tr32(TG3_CPMU_STATUS) & TG3_CPMU_STATUS_PCIE_FUNC;
1055 if (funcnum)
1056 tp->phy_addr = 2;
1057 else
1058 tp->phy_addr = 1;
1059
d1ec96af
MC
1060 if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
1061 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1062 else
1063 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1064 TG3_CPMU_PHY_STRAP_IS_SERDES;
882e9793
MC
1065 if (is_serdes)
1066 tp->phy_addr += 7;
1067 } else
3f0e3ad7 1068 tp->phy_addr = TG3_PHY_MII_ADDR;
882e9793 1069
158d7abd
MC
1070 tg3_mdio_start(tp);
1071
1072 if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
1073 (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
1074 return 0;
1075
298cf9be
LB
1076 tp->mdio_bus = mdiobus_alloc();
1077 if (tp->mdio_bus == NULL)
1078 return -ENOMEM;
158d7abd 1079
298cf9be
LB
1080 tp->mdio_bus->name = "tg3 mdio bus";
1081 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
158d7abd 1082 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
298cf9be
LB
1083 tp->mdio_bus->priv = tp;
1084 tp->mdio_bus->parent = &tp->pdev->dev;
1085 tp->mdio_bus->read = &tg3_mdio_read;
1086 tp->mdio_bus->write = &tg3_mdio_write;
1087 tp->mdio_bus->reset = &tg3_mdio_reset;
3f0e3ad7 1088 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
298cf9be 1089 tp->mdio_bus->irq = &tp->mdio_irq[0];
158d7abd
MC
1090
1091 for (i = 0; i < PHY_MAX_ADDR; i++)
298cf9be 1092 tp->mdio_bus->irq[i] = PHY_POLL;
158d7abd
MC
1093
1094 /* The bus registration will look for all the PHYs on the mdio bus.
1095 * Unfortunately, it does not ensure the PHY is powered up before
1096 * accessing the PHY ID registers. A chip reset is the
1097 * quickest way to bring the device back to an operational state..
1098 */
1099 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1100 tg3_bmcr_reset(tp);
1101
298cf9be 1102 i = mdiobus_register(tp->mdio_bus);
a9daf367 1103 if (i) {
ab96b241 1104 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
9c61d6bc 1105 mdiobus_free(tp->mdio_bus);
a9daf367
MC
1106 return i;
1107 }
158d7abd 1108
3f0e3ad7 1109 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
a9daf367 1110
9c61d6bc 1111 if (!phydev || !phydev->drv) {
ab96b241 1112 dev_warn(&tp->pdev->dev, "No PHY devices\n");
9c61d6bc
MC
1113 mdiobus_unregister(tp->mdio_bus);
1114 mdiobus_free(tp->mdio_bus);
1115 return -ENODEV;
1116 }
1117
1118 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f 1119 case PHY_ID_BCM57780:
321d32a0 1120 phydev->interface = PHY_INTERFACE_MODE_GMII;
c704dc23 1121 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
321d32a0 1122 break;
6a443a0f
MC
1123 case PHY_ID_BCM50610:
1124 case PHY_ID_BCM50610M:
32e5a8d6 1125 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
c704dc23 1126 PHY_BRCM_RX_REFCLK_UNUSED |
52fae083 1127 PHY_BRCM_DIS_TXCRXC_NOENRGY |
c704dc23 1128 PHY_BRCM_AUTO_PWRDWN_ENABLE;
14417063 1129 if (tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)
a9daf367
MC
1130 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
1131 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1132 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
1133 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1134 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
fcb389df 1135 /* fallthru */
6a443a0f 1136 case PHY_ID_RTL8211C:
fcb389df 1137 phydev->interface = PHY_INTERFACE_MODE_RGMII;
a9daf367 1138 break;
6a443a0f
MC
1139 case PHY_ID_RTL8201E:
1140 case PHY_ID_BCMAC131:
a9daf367 1141 phydev->interface = PHY_INTERFACE_MODE_MII;
cdd4e09d 1142 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
7f97a4bd 1143 tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
a9daf367
MC
1144 break;
1145 }
1146
9c61d6bc
MC
1147 tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
1148
1149 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1150 tg3_mdio_config_5785(tp);
a9daf367
MC
1151
1152 return 0;
158d7abd
MC
1153}
1154
1155static void tg3_mdio_fini(struct tg3 *tp)
1156{
1157 if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
1158 tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
298cf9be
LB
1159 mdiobus_unregister(tp->mdio_bus);
1160 mdiobus_free(tp->mdio_bus);
158d7abd
MC
1161 }
1162}
1163
4ba526ce
MC
1164/* tp->lock is held. */
1165static inline void tg3_generate_fw_event(struct tg3 *tp)
1166{
1167 u32 val;
1168
1169 val = tr32(GRC_RX_CPU_EVENT);
1170 val |= GRC_RX_CPU_DRIVER_EVENT;
1171 tw32_f(GRC_RX_CPU_EVENT, val);
1172
1173 tp->last_event_jiffies = jiffies;
1174}
1175
1176#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1177
95e2869a
MC
1178/* tp->lock is held. */
1179static void tg3_wait_for_event_ack(struct tg3 *tp)
1180{
1181 int i;
4ba526ce
MC
1182 unsigned int delay_cnt;
1183 long time_remain;
1184
1185 /* If enough time has passed, no wait is necessary. */
1186 time_remain = (long)(tp->last_event_jiffies + 1 +
1187 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1188 (long)jiffies;
1189 if (time_remain < 0)
1190 return;
1191
1192 /* Check if we can shorten the wait time. */
1193 delay_cnt = jiffies_to_usecs(time_remain);
1194 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1195 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1196 delay_cnt = (delay_cnt >> 3) + 1;
95e2869a 1197
4ba526ce 1198 for (i = 0; i < delay_cnt; i++) {
95e2869a
MC
1199 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1200 break;
4ba526ce 1201 udelay(8);
95e2869a
MC
1202 }
1203}
1204
1205/* tp->lock is held. */
1206static void tg3_ump_link_report(struct tg3 *tp)
1207{
1208 u32 reg;
1209 u32 val;
1210
1211 if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
1212 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
1213 return;
1214
1215 tg3_wait_for_event_ack(tp);
1216
1217 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1218
1219 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1220
1221 val = 0;
1222 if (!tg3_readphy(tp, MII_BMCR, &reg))
1223 val = reg << 16;
1224 if (!tg3_readphy(tp, MII_BMSR, &reg))
1225 val |= (reg & 0xffff);
1226 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
1227
1228 val = 0;
1229 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1230 val = reg << 16;
1231 if (!tg3_readphy(tp, MII_LPA, &reg))
1232 val |= (reg & 0xffff);
1233 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
1234
1235 val = 0;
1236 if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
1237 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1238 val = reg << 16;
1239 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1240 val |= (reg & 0xffff);
1241 }
1242 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
1243
1244 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1245 val = reg << 16;
1246 else
1247 val = 0;
1248 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
1249
4ba526ce 1250 tg3_generate_fw_event(tp);
95e2869a
MC
1251}
1252
1253static void tg3_link_report(struct tg3 *tp)
1254{
1255 if (!netif_carrier_ok(tp->dev)) {
05dbe005 1256 netif_info(tp, link, tp->dev, "Link is down\n");
95e2869a
MC
1257 tg3_ump_link_report(tp);
1258 } else if (netif_msg_link(tp)) {
05dbe005
JP
1259 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1260 (tp->link_config.active_speed == SPEED_1000 ?
1261 1000 :
1262 (tp->link_config.active_speed == SPEED_100 ?
1263 100 : 10)),
1264 (tp->link_config.active_duplex == DUPLEX_FULL ?
1265 "full" : "half"));
1266
1267 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1268 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1269 "on" : "off",
1270 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1271 "on" : "off");
95e2869a
MC
1272 tg3_ump_link_report(tp);
1273 }
1274}
1275
1276static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
1277{
1278 u16 miireg;
1279
e18ce346 1280 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1281 miireg = ADVERTISE_PAUSE_CAP;
e18ce346 1282 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1283 miireg = ADVERTISE_PAUSE_ASYM;
e18ce346 1284 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1285 miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1286 else
1287 miireg = 0;
1288
1289 return miireg;
1290}
1291
1292static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1293{
1294 u16 miireg;
1295
e18ce346 1296 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1297 miireg = ADVERTISE_1000XPAUSE;
e18ce346 1298 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1299 miireg = ADVERTISE_1000XPSE_ASYM;
e18ce346 1300 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1301 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1302 else
1303 miireg = 0;
1304
1305 return miireg;
1306}
1307
95e2869a
MC
1308static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1309{
1310 u8 cap = 0;
1311
1312 if (lcladv & ADVERTISE_1000XPAUSE) {
1313 if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1314 if (rmtadv & LPA_1000XPAUSE)
e18ce346 1315 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
95e2869a 1316 else if (rmtadv & LPA_1000XPAUSE_ASYM)
e18ce346 1317 cap = FLOW_CTRL_RX;
95e2869a
MC
1318 } else {
1319 if (rmtadv & LPA_1000XPAUSE)
e18ce346 1320 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
95e2869a
MC
1321 }
1322 } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1323 if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
e18ce346 1324 cap = FLOW_CTRL_TX;
95e2869a
MC
1325 }
1326
1327 return cap;
1328}
1329
f51f3562 1330static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
95e2869a 1331{
b02fd9e3 1332 u8 autoneg;
f51f3562 1333 u8 flowctrl = 0;
95e2869a
MC
1334 u32 old_rx_mode = tp->rx_mode;
1335 u32 old_tx_mode = tp->tx_mode;
1336
b02fd9e3 1337 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
3f0e3ad7 1338 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
b02fd9e3
MC
1339 else
1340 autoneg = tp->link_config.autoneg;
1341
1342 if (autoneg == AUTONEG_ENABLE &&
95e2869a
MC
1343 (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
1344 if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
f51f3562 1345 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
95e2869a 1346 else
bc02ff95 1347 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
f51f3562
MC
1348 } else
1349 flowctrl = tp->link_config.flowctrl;
95e2869a 1350
f51f3562 1351 tp->link_config.active_flowctrl = flowctrl;
95e2869a 1352
e18ce346 1353 if (flowctrl & FLOW_CTRL_RX)
95e2869a
MC
1354 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1355 else
1356 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1357
f51f3562 1358 if (old_rx_mode != tp->rx_mode)
95e2869a 1359 tw32_f(MAC_RX_MODE, tp->rx_mode);
95e2869a 1360
e18ce346 1361 if (flowctrl & FLOW_CTRL_TX)
95e2869a
MC
1362 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1363 else
1364 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1365
f51f3562 1366 if (old_tx_mode != tp->tx_mode)
95e2869a 1367 tw32_f(MAC_TX_MODE, tp->tx_mode);
95e2869a
MC
1368}
1369
b02fd9e3
MC
1370static void tg3_adjust_link(struct net_device *dev)
1371{
1372 u8 oldflowctrl, linkmesg = 0;
1373 u32 mac_mode, lcl_adv, rmt_adv;
1374 struct tg3 *tp = netdev_priv(dev);
3f0e3ad7 1375 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1376
24bb4fb6 1377 spin_lock_bh(&tp->lock);
b02fd9e3
MC
1378
1379 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1380 MAC_MODE_HALF_DUPLEX);
1381
1382 oldflowctrl = tp->link_config.active_flowctrl;
1383
1384 if (phydev->link) {
1385 lcl_adv = 0;
1386 rmt_adv = 0;
1387
1388 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1389 mac_mode |= MAC_MODE_PORT_MODE_MII;
c3df0748
MC
1390 else if (phydev->speed == SPEED_1000 ||
1391 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
b02fd9e3 1392 mac_mode |= MAC_MODE_PORT_MODE_GMII;
c3df0748
MC
1393 else
1394 mac_mode |= MAC_MODE_PORT_MODE_MII;
b02fd9e3
MC
1395
1396 if (phydev->duplex == DUPLEX_HALF)
1397 mac_mode |= MAC_MODE_HALF_DUPLEX;
1398 else {
1399 lcl_adv = tg3_advert_flowctrl_1000T(
1400 tp->link_config.flowctrl);
1401
1402 if (phydev->pause)
1403 rmt_adv = LPA_PAUSE_CAP;
1404 if (phydev->asym_pause)
1405 rmt_adv |= LPA_PAUSE_ASYM;
1406 }
1407
1408 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1409 } else
1410 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1411
1412 if (mac_mode != tp->mac_mode) {
1413 tp->mac_mode = mac_mode;
1414 tw32_f(MAC_MODE, tp->mac_mode);
1415 udelay(40);
1416 }
1417
fcb389df
MC
1418 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
1419 if (phydev->speed == SPEED_10)
1420 tw32(MAC_MI_STAT,
1421 MAC_MI_STAT_10MBPS_MODE |
1422 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1423 else
1424 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1425 }
1426
b02fd9e3
MC
1427 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
1428 tw32(MAC_TX_LENGTHS,
1429 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1430 (6 << TX_LENGTHS_IPG_SHIFT) |
1431 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
1432 else
1433 tw32(MAC_TX_LENGTHS,
1434 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1435 (6 << TX_LENGTHS_IPG_SHIFT) |
1436 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
1437
1438 if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
1439 (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
1440 phydev->speed != tp->link_config.active_speed ||
1441 phydev->duplex != tp->link_config.active_duplex ||
1442 oldflowctrl != tp->link_config.active_flowctrl)
c6cdf436 1443 linkmesg = 1;
b02fd9e3
MC
1444
1445 tp->link_config.active_speed = phydev->speed;
1446 tp->link_config.active_duplex = phydev->duplex;
1447
24bb4fb6 1448 spin_unlock_bh(&tp->lock);
b02fd9e3
MC
1449
1450 if (linkmesg)
1451 tg3_link_report(tp);
1452}
1453
1454static int tg3_phy_init(struct tg3 *tp)
1455{
1456 struct phy_device *phydev;
1457
1458 if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
1459 return 0;
1460
1461 /* Bring the PHY back to a known state. */
1462 tg3_bmcr_reset(tp);
1463
3f0e3ad7 1464 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
1465
1466 /* Attach the MAC to the PHY. */
fb28ad35 1467 phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
a9daf367 1468 phydev->dev_flags, phydev->interface);
b02fd9e3 1469 if (IS_ERR(phydev)) {
ab96b241 1470 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
b02fd9e3
MC
1471 return PTR_ERR(phydev);
1472 }
1473
b02fd9e3 1474 /* Mask with MAC supported features. */
9c61d6bc
MC
1475 switch (phydev->interface) {
1476 case PHY_INTERFACE_MODE_GMII:
1477 case PHY_INTERFACE_MODE_RGMII:
321d32a0
MC
1478 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
1479 phydev->supported &= (PHY_GBIT_FEATURES |
1480 SUPPORTED_Pause |
1481 SUPPORTED_Asym_Pause);
1482 break;
1483 }
1484 /* fallthru */
9c61d6bc
MC
1485 case PHY_INTERFACE_MODE_MII:
1486 phydev->supported &= (PHY_BASIC_FEATURES |
1487 SUPPORTED_Pause |
1488 SUPPORTED_Asym_Pause);
1489 break;
1490 default:
3f0e3ad7 1491 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
9c61d6bc
MC
1492 return -EINVAL;
1493 }
1494
1495 tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
b02fd9e3
MC
1496
1497 phydev->advertising = phydev->supported;
1498
b02fd9e3
MC
1499 return 0;
1500}
1501
1502static void tg3_phy_start(struct tg3 *tp)
1503{
1504 struct phy_device *phydev;
1505
1506 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
1507 return;
1508
3f0e3ad7 1509 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
1510
1511 if (tp->link_config.phy_is_low_power) {
1512 tp->link_config.phy_is_low_power = 0;
1513 phydev->speed = tp->link_config.orig_speed;
1514 phydev->duplex = tp->link_config.orig_duplex;
1515 phydev->autoneg = tp->link_config.orig_autoneg;
1516 phydev->advertising = tp->link_config.orig_advertising;
1517 }
1518
1519 phy_start(phydev);
1520
1521 phy_start_aneg(phydev);
1522}
1523
1524static void tg3_phy_stop(struct tg3 *tp)
1525{
1526 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
1527 return;
1528
3f0e3ad7 1529 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
1530}
1531
1532static void tg3_phy_fini(struct tg3 *tp)
1533{
1534 if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
3f0e3ad7 1535 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
1536 tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
1537 }
1538}
1539
b2a5c19c
MC
1540static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
1541{
1542 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1543 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1544}
1545
7f97a4bd
MC
1546static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
1547{
1548 u32 phytest;
1549
1550 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
1551 u32 phy;
1552
1553 tg3_writephy(tp, MII_TG3_FET_TEST,
1554 phytest | MII_TG3_FET_SHADOW_EN);
1555 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
1556 if (enable)
1557 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
1558 else
1559 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
1560 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
1561 }
1562 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
1563 }
1564}
1565
6833c043
MC
1566static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
1567{
1568 u32 reg;
1569
ecf1410b
MC
1570 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
1571 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
1572 (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
6833c043
MC
1573 return;
1574
7f97a4bd
MC
1575 if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
1576 tg3_phy_fet_toggle_apd(tp, enable);
1577 return;
1578 }
1579
6833c043
MC
1580 reg = MII_TG3_MISC_SHDW_WREN |
1581 MII_TG3_MISC_SHDW_SCR5_SEL |
1582 MII_TG3_MISC_SHDW_SCR5_LPED |
1583 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
1584 MII_TG3_MISC_SHDW_SCR5_SDTL |
1585 MII_TG3_MISC_SHDW_SCR5_C125OE;
1586 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
1587 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
1588
1589 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1590
1591
1592 reg = MII_TG3_MISC_SHDW_WREN |
1593 MII_TG3_MISC_SHDW_APD_SEL |
1594 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
1595 if (enable)
1596 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
1597
1598 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1599}
1600
9ef8ca99
MC
1601static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
1602{
1603 u32 phy;
1604
1605 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
1606 (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
1607 return;
1608
7f97a4bd 1609 if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
9ef8ca99
MC
1610 u32 ephy;
1611
535ef6e1
MC
1612 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
1613 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
1614
1615 tg3_writephy(tp, MII_TG3_FET_TEST,
1616 ephy | MII_TG3_FET_SHADOW_EN);
1617 if (!tg3_readphy(tp, reg, &phy)) {
9ef8ca99 1618 if (enable)
535ef6e1 1619 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
9ef8ca99 1620 else
535ef6e1
MC
1621 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
1622 tg3_writephy(tp, reg, phy);
9ef8ca99 1623 }
535ef6e1 1624 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
9ef8ca99
MC
1625 }
1626 } else {
1627 phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
1628 MII_TG3_AUXCTL_SHDWSEL_MISC;
1629 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
1630 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
1631 if (enable)
1632 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
1633 else
1634 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
1635 phy |= MII_TG3_AUXCTL_MISC_WREN;
1636 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1637 }
1638 }
1639}
1640
1da177e4
LT
1641static void tg3_phy_set_wirespeed(struct tg3 *tp)
1642{
1643 u32 val;
1644
1645 if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
1646 return;
1647
1648 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
1649 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
1650 tg3_writephy(tp, MII_TG3_AUX_CTRL,
1651 (val | (1 << 15) | (1 << 4)));
1652}
1653
b2a5c19c
MC
1654static void tg3_phy_apply_otp(struct tg3 *tp)
1655{
1656 u32 otp, phy;
1657
1658 if (!tp->phy_otp)
1659 return;
1660
1661 otp = tp->phy_otp;
1662
1663 /* Enable SM_DSP clock and tx 6dB coding. */
1664 phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
1665 MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
1666 MII_TG3_AUXCTL_ACTL_TX_6DB;
1667 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1668
1669 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
1670 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
1671 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
1672
1673 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
1674 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
1675 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
1676
1677 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
1678 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
1679 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
1680
1681 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
1682 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
1683
1684 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
1685 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
1686
1687 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
1688 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
1689 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
1690
1691 /* Turn off SM_DSP clock. */
1692 phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
1693 MII_TG3_AUXCTL_ACTL_TX_6DB;
1694 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1695}
1696
1da177e4
LT
1697static int tg3_wait_macro_done(struct tg3 *tp)
1698{
1699 int limit = 100;
1700
1701 while (limit--) {
1702 u32 tmp32;
1703
1704 if (!tg3_readphy(tp, 0x16, &tmp32)) {
1705 if ((tmp32 & 0x1000) == 0)
1706 break;
1707 }
1708 }
d4675b52 1709 if (limit < 0)
1da177e4
LT
1710 return -EBUSY;
1711
1712 return 0;
1713}
1714
1715static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
1716{
1717 static const u32 test_pat[4][6] = {
1718 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
1719 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
1720 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
1721 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
1722 };
1723 int chan;
1724
1725 for (chan = 0; chan < 4; chan++) {
1726 int i;
1727
1728 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1729 (chan * 0x2000) | 0x0200);
1730 tg3_writephy(tp, 0x16, 0x0002);
1731
1732 for (i = 0; i < 6; i++)
1733 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
1734 test_pat[chan][i]);
1735
1736 tg3_writephy(tp, 0x16, 0x0202);
1737 if (tg3_wait_macro_done(tp)) {
1738 *resetp = 1;
1739 return -EBUSY;
1740 }
1741
1742 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1743 (chan * 0x2000) | 0x0200);
1744 tg3_writephy(tp, 0x16, 0x0082);
1745 if (tg3_wait_macro_done(tp)) {
1746 *resetp = 1;
1747 return -EBUSY;
1748 }
1749
1750 tg3_writephy(tp, 0x16, 0x0802);
1751 if (tg3_wait_macro_done(tp)) {
1752 *resetp = 1;
1753 return -EBUSY;
1754 }
1755
1756 for (i = 0; i < 6; i += 2) {
1757 u32 low, high;
1758
1759 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
1760 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
1761 tg3_wait_macro_done(tp)) {
1762 *resetp = 1;
1763 return -EBUSY;
1764 }
1765 low &= 0x7fff;
1766 high &= 0x000f;
1767 if (low != test_pat[chan][i] ||
1768 high != test_pat[chan][i+1]) {
1769 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
1770 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
1771 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
1772
1773 return -EBUSY;
1774 }
1775 }
1776 }
1777
1778 return 0;
1779}
1780
1781static int tg3_phy_reset_chanpat(struct tg3 *tp)
1782{
1783 int chan;
1784
1785 for (chan = 0; chan < 4; chan++) {
1786 int i;
1787
1788 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1789 (chan * 0x2000) | 0x0200);
1790 tg3_writephy(tp, 0x16, 0x0002);
1791 for (i = 0; i < 6; i++)
1792 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
1793 tg3_writephy(tp, 0x16, 0x0202);
1794 if (tg3_wait_macro_done(tp))
1795 return -EBUSY;
1796 }
1797
1798 return 0;
1799}
1800
1801static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
1802{
1803 u32 reg32, phy9_orig;
1804 int retries, do_phy_reset, err;
1805
1806 retries = 10;
1807 do_phy_reset = 1;
1808 do {
1809 if (do_phy_reset) {
1810 err = tg3_bmcr_reset(tp);
1811 if (err)
1812 return err;
1813 do_phy_reset = 0;
1814 }
1815
1816 /* Disable transmitter and interrupt. */
1817 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
1818 continue;
1819
1820 reg32 |= 0x3000;
1821 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
1822
1823 /* Set full-duplex, 1000 mbps. */
1824 tg3_writephy(tp, MII_BMCR,
1825 BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
1826
1827 /* Set to master mode. */
1828 if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
1829 continue;
1830
1831 tg3_writephy(tp, MII_TG3_CTRL,
1832 (MII_TG3_CTRL_AS_MASTER |
1833 MII_TG3_CTRL_ENABLE_AS_MASTER));
1834
1835 /* Enable SM_DSP_CLOCK and 6dB. */
1836 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
1837
1838 /* Block the PHY control access. */
1839 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
1840 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
1841
1842 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
1843 if (!err)
1844 break;
1845 } while (--retries);
1846
1847 err = tg3_phy_reset_chanpat(tp);
1848 if (err)
1849 return err;
1850
1851 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
1852 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
1853
1854 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
1855 tg3_writephy(tp, 0x16, 0x0000);
1856
1857 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
1858 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
1859 /* Set Extended packet length bit for jumbo frames */
1860 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
859a5887 1861 } else {
1da177e4
LT
1862 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
1863 }
1864
1865 tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
1866
1867 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
1868 reg32 &= ~0x3000;
1869 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
1870 } else if (!err)
1871 err = -EBUSY;
1872
1873 return err;
1874}
1875
1876/* This will reset the tigon3 PHY if there is no valid
1877 * link unless the FORCE argument is non-zero.
1878 */
1879static int tg3_phy_reset(struct tg3 *tp)
1880{
b2a5c19c 1881 u32 cpmuctrl;
1da177e4
LT
1882 u32 phy_status;
1883 int err;
1884
60189ddf
MC
1885 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
1886 u32 val;
1887
1888 val = tr32(GRC_MISC_CFG);
1889 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
1890 udelay(40);
1891 }
1da177e4
LT
1892 err = tg3_readphy(tp, MII_BMSR, &phy_status);
1893 err |= tg3_readphy(tp, MII_BMSR, &phy_status);
1894 if (err != 0)
1895 return -EBUSY;
1896
c8e1e82b
MC
1897 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
1898 netif_carrier_off(tp->dev);
1899 tg3_link_report(tp);
1900 }
1901
1da177e4
LT
1902 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
1903 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
1904 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1905 err = tg3_phy_reset_5703_4_5(tp);
1906 if (err)
1907 return err;
1908 goto out;
1909 }
1910
b2a5c19c
MC
1911 cpmuctrl = 0;
1912 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
1913 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
1914 cpmuctrl = tr32(TG3_CPMU_CTRL);
1915 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
1916 tw32(TG3_CPMU_CTRL,
1917 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
1918 }
1919
1da177e4
LT
1920 err = tg3_bmcr_reset(tp);
1921 if (err)
1922 return err;
1923
b2a5c19c
MC
1924 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
1925 u32 phy;
1926
1927 phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
1928 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
1929
1930 tw32(TG3_CPMU_CTRL, cpmuctrl);
1931 }
1932
bcb37f6c
MC
1933 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
1934 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
1935 u32 val;
1936
1937 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
1938 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
1939 CPMU_LSPD_1000MB_MACCLK_12_5) {
1940 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
1941 udelay(40);
1942 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
1943 }
1944 }
1945
ecf1410b
MC
1946 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
1947 (tp->tg3_flags2 & TG3_FLG2_MII_SERDES))
1948 return 0;
1949
b2a5c19c
MC
1950 tg3_phy_apply_otp(tp);
1951
6833c043
MC
1952 if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
1953 tg3_phy_toggle_apd(tp, true);
1954 else
1955 tg3_phy_toggle_apd(tp, false);
1956
1da177e4
LT
1957out:
1958 if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
1959 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
1960 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
1961 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
1962 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
1963 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
1964 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
1965 }
1966 if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
1967 tg3_writephy(tp, 0x1c, 0x8d68);
1968 tg3_writephy(tp, 0x1c, 0x8d68);
1969 }
1970 if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
1971 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
1972 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
1973 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
1974 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
1975 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
1976 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
1977 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
1978 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
859a5887 1979 } else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
c424cb24
MC
1980 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
1981 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
c1d2a196
MC
1982 if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
1983 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
1984 tg3_writephy(tp, MII_TG3_TEST1,
1985 MII_TG3_TEST1_TRIM_EN | 0x4);
1986 } else
1987 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
c424cb24
MC
1988 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
1989 }
1da177e4
LT
1990 /* Set Extended packet length bit (bit 14) on all chips that */
1991 /* support jumbo frames */
79eb6904 1992 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
1993 /* Cannot do read-modify-write on 5401 */
1994 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
8f666b07 1995 } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
1da177e4
LT
1996 u32 phy_reg;
1997
1998 /* Set bit 14 with read-modify-write to preserve other bits */
1999 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
2000 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
2001 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
2002 }
2003
2004 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2005 * jumbo frames transmission.
2006 */
8f666b07 2007 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
1da177e4
LT
2008 u32 phy_reg;
2009
2010 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
c6cdf436
MC
2011 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2012 phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
1da177e4
LT
2013 }
2014
715116a1 2015 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
715116a1 2016 /* adjust output voltage */
535ef6e1 2017 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
715116a1
MC
2018 }
2019
9ef8ca99 2020 tg3_phy_toggle_automdix(tp, 1);
1da177e4
LT
2021 tg3_phy_set_wirespeed(tp);
2022 return 0;
2023}
2024
2025static void tg3_frob_aux_power(struct tg3 *tp)
2026{
2027 struct tg3 *tp_peer = tp;
2028
334355aa
MC
2029 /* The GPIOs do something completely different on 57765. */
2030 if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0 ||
2031 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
1da177e4
LT
2032 return;
2033
f6eb9b1f
MC
2034 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2035 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
2036 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
8c2dc7e1
MC
2037 struct net_device *dev_peer;
2038
2039 dev_peer = pci_get_drvdata(tp->pdev_peer);
bc1c7567 2040 /* remove_one() may have been run on the peer. */
8c2dc7e1 2041 if (!dev_peer)
bc1c7567
MC
2042 tp_peer = tp;
2043 else
2044 tp_peer = netdev_priv(dev_peer);
1da177e4
LT
2045 }
2046
1da177e4 2047 if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
6921d201
MC
2048 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
2049 (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
2050 (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
1da177e4
LT
2051 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2052 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
b401e9e2
MC
2053 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2054 (GRC_LCLCTRL_GPIO_OE0 |
2055 GRC_LCLCTRL_GPIO_OE1 |
2056 GRC_LCLCTRL_GPIO_OE2 |
2057 GRC_LCLCTRL_GPIO_OUTPUT0 |
2058 GRC_LCLCTRL_GPIO_OUTPUT1),
2059 100);
8d519ab2
MC
2060 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2061 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
2062 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2063 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2064 GRC_LCLCTRL_GPIO_OE1 |
2065 GRC_LCLCTRL_GPIO_OE2 |
2066 GRC_LCLCTRL_GPIO_OUTPUT0 |
2067 GRC_LCLCTRL_GPIO_OUTPUT1 |
2068 tp->grc_local_ctrl;
2069 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
2070
2071 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2072 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
2073
2074 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2075 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
1da177e4
LT
2076 } else {
2077 u32 no_gpio2;
dc56b7d4 2078 u32 grc_local_ctrl = 0;
1da177e4
LT
2079
2080 if (tp_peer != tp &&
2081 (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
2082 return;
2083
dc56b7d4
MC
2084 /* Workaround to prevent overdrawing Amps. */
2085 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2086 ASIC_REV_5714) {
2087 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
b401e9e2
MC
2088 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2089 grc_local_ctrl, 100);
dc56b7d4
MC
2090 }
2091
1da177e4
LT
2092 /* On 5753 and variants, GPIO2 cannot be used. */
2093 no_gpio2 = tp->nic_sram_data_cfg &
2094 NIC_SRAM_DATA_CFG_NO_GPIO2;
2095
dc56b7d4 2096 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
1da177e4
LT
2097 GRC_LCLCTRL_GPIO_OE1 |
2098 GRC_LCLCTRL_GPIO_OE2 |
2099 GRC_LCLCTRL_GPIO_OUTPUT1 |
2100 GRC_LCLCTRL_GPIO_OUTPUT2;
2101 if (no_gpio2) {
2102 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2103 GRC_LCLCTRL_GPIO_OUTPUT2);
2104 }
b401e9e2
MC
2105 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2106 grc_local_ctrl, 100);
1da177e4
LT
2107
2108 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2109
b401e9e2
MC
2110 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2111 grc_local_ctrl, 100);
1da177e4
LT
2112
2113 if (!no_gpio2) {
2114 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
b401e9e2
MC
2115 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2116 grc_local_ctrl, 100);
1da177e4
LT
2117 }
2118 }
2119 } else {
2120 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
2121 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
2122 if (tp_peer != tp &&
2123 (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
2124 return;
2125
b401e9e2
MC
2126 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2127 (GRC_LCLCTRL_GPIO_OE1 |
2128 GRC_LCLCTRL_GPIO_OUTPUT1), 100);
1da177e4 2129
b401e9e2
MC
2130 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2131 GRC_LCLCTRL_GPIO_OE1, 100);
1da177e4 2132
b401e9e2
MC
2133 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2134 (GRC_LCLCTRL_GPIO_OE1 |
2135 GRC_LCLCTRL_GPIO_OUTPUT1), 100);
1da177e4
LT
2136 }
2137 }
2138}
2139
e8f3f6ca
MC
2140static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2141{
2142 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2143 return 1;
79eb6904 2144 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
e8f3f6ca
MC
2145 if (speed != SPEED_10)
2146 return 1;
2147 } else if (speed == SPEED_10)
2148 return 1;
2149
2150 return 0;
2151}
2152
1da177e4
LT
2153static int tg3_setup_phy(struct tg3 *, int);
2154
2155#define RESET_KIND_SHUTDOWN 0
2156#define RESET_KIND_INIT 1
2157#define RESET_KIND_SUSPEND 2
2158
2159static void tg3_write_sig_post_reset(struct tg3 *, int);
2160static int tg3_halt_cpu(struct tg3 *, u32);
2161
0a459aac 2162static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
15c3b696 2163{
ce057f01
MC
2164 u32 val;
2165
5129724a
MC
2166 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
2167 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2168 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2169 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2170
2171 sg_dig_ctrl |=
2172 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2173 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2174 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2175 }
3f7045c1 2176 return;
5129724a 2177 }
3f7045c1 2178
60189ddf 2179 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2180 tg3_bmcr_reset(tp);
2181 val = tr32(GRC_MISC_CFG);
2182 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2183 udelay(40);
2184 return;
0e5f784c
MC
2185 } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
2186 u32 phytest;
2187 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2188 u32 phy;
2189
2190 tg3_writephy(tp, MII_ADVERTISE, 0);
2191 tg3_writephy(tp, MII_BMCR,
2192 BMCR_ANENABLE | BMCR_ANRESTART);
2193
2194 tg3_writephy(tp, MII_TG3_FET_TEST,
2195 phytest | MII_TG3_FET_SHADOW_EN);
2196 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2197 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2198 tg3_writephy(tp,
2199 MII_TG3_FET_SHDW_AUXMODE4,
2200 phy);
2201 }
2202 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2203 }
2204 return;
0a459aac 2205 } else if (do_low_power) {
715116a1
MC
2206 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2207 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
0a459aac
MC
2208
2209 tg3_writephy(tp, MII_TG3_AUX_CTRL,
2210 MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
2211 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2212 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2213 MII_TG3_AUXCTL_PCTL_VREG_11V);
715116a1 2214 }
3f7045c1 2215
15c3b696
MC
2216 /* The PHY should not be powered down on some chips because
2217 * of bugs.
2218 */
2219 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2220 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2221 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
2222 (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
2223 return;
ce057f01 2224
bcb37f6c
MC
2225 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2226 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2227 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2228 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2229 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2230 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2231 }
2232
15c3b696
MC
2233 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2234}
2235
ffbcfed4
MC
2236/* tp->lock is held. */
2237static int tg3_nvram_lock(struct tg3 *tp)
2238{
2239 if (tp->tg3_flags & TG3_FLAG_NVRAM) {
2240 int i;
2241
2242 if (tp->nvram_lock_cnt == 0) {
2243 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
2244 for (i = 0; i < 8000; i++) {
2245 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
2246 break;
2247 udelay(20);
2248 }
2249 if (i == 8000) {
2250 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
2251 return -ENODEV;
2252 }
2253 }
2254 tp->nvram_lock_cnt++;
2255 }
2256 return 0;
2257}
2258
2259/* tp->lock is held. */
2260static void tg3_nvram_unlock(struct tg3 *tp)
2261{
2262 if (tp->tg3_flags & TG3_FLAG_NVRAM) {
2263 if (tp->nvram_lock_cnt > 0)
2264 tp->nvram_lock_cnt--;
2265 if (tp->nvram_lock_cnt == 0)
2266 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
2267 }
2268}
2269
2270/* tp->lock is held. */
2271static void tg3_enable_nvram_access(struct tg3 *tp)
2272{
2273 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
f66a29b0 2274 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
ffbcfed4
MC
2275 u32 nvaccess = tr32(NVRAM_ACCESS);
2276
2277 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
2278 }
2279}
2280
2281/* tp->lock is held. */
2282static void tg3_disable_nvram_access(struct tg3 *tp)
2283{
2284 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
f66a29b0 2285 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
ffbcfed4
MC
2286 u32 nvaccess = tr32(NVRAM_ACCESS);
2287
2288 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
2289 }
2290}
2291
2292static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
2293 u32 offset, u32 *val)
2294{
2295 u32 tmp;
2296 int i;
2297
2298 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
2299 return -EINVAL;
2300
2301 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
2302 EEPROM_ADDR_DEVID_MASK |
2303 EEPROM_ADDR_READ);
2304 tw32(GRC_EEPROM_ADDR,
2305 tmp |
2306 (0 << EEPROM_ADDR_DEVID_SHIFT) |
2307 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
2308 EEPROM_ADDR_ADDR_MASK) |
2309 EEPROM_ADDR_READ | EEPROM_ADDR_START);
2310
2311 for (i = 0; i < 1000; i++) {
2312 tmp = tr32(GRC_EEPROM_ADDR);
2313
2314 if (tmp & EEPROM_ADDR_COMPLETE)
2315 break;
2316 msleep(1);
2317 }
2318 if (!(tmp & EEPROM_ADDR_COMPLETE))
2319 return -EBUSY;
2320
62cedd11
MC
2321 tmp = tr32(GRC_EEPROM_DATA);
2322
2323 /*
2324 * The data will always be opposite the native endian
2325 * format. Perform a blind byteswap to compensate.
2326 */
2327 *val = swab32(tmp);
2328
ffbcfed4
MC
2329 return 0;
2330}
2331
2332#define NVRAM_CMD_TIMEOUT 10000
2333
2334static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
2335{
2336 int i;
2337
2338 tw32(NVRAM_CMD, nvram_cmd);
2339 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
2340 udelay(10);
2341 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
2342 udelay(10);
2343 break;
2344 }
2345 }
2346
2347 if (i == NVRAM_CMD_TIMEOUT)
2348 return -EBUSY;
2349
2350 return 0;
2351}
2352
2353static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
2354{
2355 if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
2356 (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
2357 (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
2358 !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
2359 (tp->nvram_jedecnum == JEDEC_ATMEL))
2360
2361 addr = ((addr / tp->nvram_pagesize) <<
2362 ATMEL_AT45DB0X1B_PAGE_POS) +
2363 (addr % tp->nvram_pagesize);
2364
2365 return addr;
2366}
2367
2368static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
2369{
2370 if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
2371 (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
2372 (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
2373 !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
2374 (tp->nvram_jedecnum == JEDEC_ATMEL))
2375
2376 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
2377 tp->nvram_pagesize) +
2378 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
2379
2380 return addr;
2381}
2382
e4f34110
MC
2383/* NOTE: Data read in from NVRAM is byteswapped according to
2384 * the byteswapping settings for all other register accesses.
2385 * tg3 devices are BE devices, so on a BE machine, the data
2386 * returned will be exactly as it is seen in NVRAM. On a LE
2387 * machine, the 32-bit value will be byteswapped.
2388 */
ffbcfed4
MC
2389static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
2390{
2391 int ret;
2392
2393 if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
2394 return tg3_nvram_read_using_eeprom(tp, offset, val);
2395
2396 offset = tg3_nvram_phys_addr(tp, offset);
2397
2398 if (offset > NVRAM_ADDR_MSK)
2399 return -EINVAL;
2400
2401 ret = tg3_nvram_lock(tp);
2402 if (ret)
2403 return ret;
2404
2405 tg3_enable_nvram_access(tp);
2406
2407 tw32(NVRAM_ADDR, offset);
2408 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
2409 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
2410
2411 if (ret == 0)
e4f34110 2412 *val = tr32(NVRAM_RDDATA);
ffbcfed4
MC
2413
2414 tg3_disable_nvram_access(tp);
2415
2416 tg3_nvram_unlock(tp);
2417
2418 return ret;
2419}
2420
a9dc529d
MC
2421/* Ensures NVRAM data is in bytestream format. */
2422static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
ffbcfed4
MC
2423{
2424 u32 v;
a9dc529d 2425 int res = tg3_nvram_read(tp, offset, &v);
ffbcfed4 2426 if (!res)
a9dc529d 2427 *val = cpu_to_be32(v);
ffbcfed4
MC
2428 return res;
2429}
2430
3f007891
MC
2431/* tp->lock is held. */
2432static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
2433{
2434 u32 addr_high, addr_low;
2435 int i;
2436
2437 addr_high = ((tp->dev->dev_addr[0] << 8) |
2438 tp->dev->dev_addr[1]);
2439 addr_low = ((tp->dev->dev_addr[2] << 24) |
2440 (tp->dev->dev_addr[3] << 16) |
2441 (tp->dev->dev_addr[4] << 8) |
2442 (tp->dev->dev_addr[5] << 0));
2443 for (i = 0; i < 4; i++) {
2444 if (i == 1 && skip_mac_1)
2445 continue;
2446 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
2447 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
2448 }
2449
2450 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2451 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2452 for (i = 0; i < 12; i++) {
2453 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
2454 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
2455 }
2456 }
2457
2458 addr_high = (tp->dev->dev_addr[0] +
2459 tp->dev->dev_addr[1] +
2460 tp->dev->dev_addr[2] +
2461 tp->dev->dev_addr[3] +
2462 tp->dev->dev_addr[4] +
2463 tp->dev->dev_addr[5]) &
2464 TX_BACKOFF_SEED_MASK;
2465 tw32(MAC_TX_BACKOFF_SEED, addr_high);
2466}
2467
bc1c7567 2468static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
1da177e4
LT
2469{
2470 u32 misc_host_ctrl;
0a459aac 2471 bool device_should_wake, do_low_power;
1da177e4
LT
2472
2473 /* Make sure register accesses (indirect or otherwise)
2474 * will function correctly.
2475 */
2476 pci_write_config_dword(tp->pdev,
2477 TG3PCI_MISC_HOST_CTRL,
2478 tp->misc_host_ctrl);
2479
1da177e4 2480 switch (state) {
bc1c7567 2481 case PCI_D0:
12dac075
RW
2482 pci_enable_wake(tp->pdev, state, false);
2483 pci_set_power_state(tp->pdev, PCI_D0);
8c6bda1a 2484
9d26e213
MC
2485 /* Switch out of Vaux if it is a NIC */
2486 if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
b401e9e2 2487 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
1da177e4
LT
2488
2489 return 0;
2490
bc1c7567 2491 case PCI_D1:
bc1c7567 2492 case PCI_D2:
bc1c7567 2493 case PCI_D3hot:
1da177e4
LT
2494 break;
2495
2496 default:
05dbe005
JP
2497 netdev_err(tp->dev, "Invalid power state (D%d) requested\n",
2498 state);
1da177e4 2499 return -EINVAL;
855e1111 2500 }
5e7dfd0f
MC
2501
2502 /* Restore the CLKREQ setting. */
2503 if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
2504 u16 lnkctl;
2505
2506 pci_read_config_word(tp->pdev,
2507 tp->pcie_cap + PCI_EXP_LNKCTL,
2508 &lnkctl);
2509 lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
2510 pci_write_config_word(tp->pdev,
2511 tp->pcie_cap + PCI_EXP_LNKCTL,
2512 lnkctl);
2513 }
2514
1da177e4
LT
2515 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
2516 tw32(TG3PCI_MISC_HOST_CTRL,
2517 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
2518
05ac4cb7
MC
2519 device_should_wake = pci_pme_capable(tp->pdev, state) &&
2520 device_may_wakeup(&tp->pdev->dev) &&
2521 (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
2522
dd477003 2523 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
0a459aac 2524 do_low_power = false;
b02fd9e3
MC
2525 if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
2526 !tp->link_config.phy_is_low_power) {
2527 struct phy_device *phydev;
0a459aac 2528 u32 phyid, advertising;
b02fd9e3 2529
3f0e3ad7 2530 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
2531
2532 tp->link_config.phy_is_low_power = 1;
2533
2534 tp->link_config.orig_speed = phydev->speed;
2535 tp->link_config.orig_duplex = phydev->duplex;
2536 tp->link_config.orig_autoneg = phydev->autoneg;
2537 tp->link_config.orig_advertising = phydev->advertising;
2538
2539 advertising = ADVERTISED_TP |
2540 ADVERTISED_Pause |
2541 ADVERTISED_Autoneg |
2542 ADVERTISED_10baseT_Half;
2543
2544 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
05ac4cb7 2545 device_should_wake) {
b02fd9e3
MC
2546 if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
2547 advertising |=
2548 ADVERTISED_100baseT_Half |
2549 ADVERTISED_100baseT_Full |
2550 ADVERTISED_10baseT_Full;
2551 else
2552 advertising |= ADVERTISED_10baseT_Full;
2553 }
2554
2555 phydev->advertising = advertising;
2556
2557 phy_start_aneg(phydev);
0a459aac
MC
2558
2559 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
6a443a0f
MC
2560 if (phyid != PHY_ID_BCMAC131) {
2561 phyid &= PHY_BCM_OUI_MASK;
2562 if (phyid == PHY_BCM_OUI_1 ||
2563 phyid == PHY_BCM_OUI_2 ||
2564 phyid == PHY_BCM_OUI_3)
0a459aac
MC
2565 do_low_power = true;
2566 }
b02fd9e3 2567 }
dd477003 2568 } else {
2023276e 2569 do_low_power = true;
0a459aac 2570
dd477003
MC
2571 if (tp->link_config.phy_is_low_power == 0) {
2572 tp->link_config.phy_is_low_power = 1;
2573 tp->link_config.orig_speed = tp->link_config.speed;
2574 tp->link_config.orig_duplex = tp->link_config.duplex;
2575 tp->link_config.orig_autoneg = tp->link_config.autoneg;
2576 }
1da177e4 2577
dd477003
MC
2578 if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
2579 tp->link_config.speed = SPEED_10;
2580 tp->link_config.duplex = DUPLEX_HALF;
2581 tp->link_config.autoneg = AUTONEG_ENABLE;
2582 tg3_setup_phy(tp, 0);
2583 }
1da177e4
LT
2584 }
2585
b5d3772c
MC
2586 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
2587 u32 val;
2588
2589 val = tr32(GRC_VCPU_EXT_CTRL);
2590 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
2591 } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
6921d201
MC
2592 int i;
2593 u32 val;
2594
2595 for (i = 0; i < 200; i++) {
2596 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
2597 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
2598 break;
2599 msleep(1);
2600 }
2601 }
a85feb8c
GZ
2602 if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
2603 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
2604 WOL_DRV_STATE_SHUTDOWN |
2605 WOL_DRV_WOL |
2606 WOL_SET_MAGIC_PKT);
6921d201 2607
05ac4cb7 2608 if (device_should_wake) {
1da177e4
LT
2609 u32 mac_mode;
2610
2611 if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
0a459aac 2612 if (do_low_power) {
dd477003
MC
2613 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
2614 udelay(40);
2615 }
1da177e4 2616
3f7045c1
MC
2617 if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
2618 mac_mode = MAC_MODE_PORT_MODE_GMII;
2619 else
2620 mac_mode = MAC_MODE_PORT_MODE_MII;
1da177e4 2621
e8f3f6ca
MC
2622 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
2623 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2624 ASIC_REV_5700) {
2625 u32 speed = (tp->tg3_flags &
2626 TG3_FLAG_WOL_SPEED_100MB) ?
2627 SPEED_100 : SPEED_10;
2628 if (tg3_5700_link_polarity(tp, speed))
2629 mac_mode |= MAC_MODE_LINK_POLARITY;
2630 else
2631 mac_mode &= ~MAC_MODE_LINK_POLARITY;
2632 }
1da177e4
LT
2633 } else {
2634 mac_mode = MAC_MODE_PORT_MODE_TBI;
2635 }
2636
cbf46853 2637 if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
1da177e4
LT
2638 tw32(MAC_LED_CTRL, tp->led_ctrl);
2639
05ac4cb7
MC
2640 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
2641 if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
2642 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
2643 ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
2644 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
2645 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
1da177e4 2646
3bda1258
MC
2647 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
2648 mac_mode |= tp->mac_mode &
2649 (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
2650 if (mac_mode & MAC_MODE_APE_TX_EN)
2651 mac_mode |= MAC_MODE_TDE_ENABLE;
2652 }
2653
1da177e4
LT
2654 tw32_f(MAC_MODE, mac_mode);
2655 udelay(100);
2656
2657 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
2658 udelay(10);
2659 }
2660
2661 if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
2662 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2663 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
2664 u32 base_val;
2665
2666 base_val = tp->pci_clock_ctrl;
2667 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
2668 CLOCK_CTRL_TXCLK_DISABLE);
2669
b401e9e2
MC
2670 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
2671 CLOCK_CTRL_PWRDOWN_PLL133, 40);
d7b0a857 2672 } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
795d01c5 2673 (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
d7b0a857 2674 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
4cf78e4f 2675 /* do nothing */
85e94ced 2676 } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
1da177e4
LT
2677 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
2678 u32 newbits1, newbits2;
2679
2680 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2681 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2682 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
2683 CLOCK_CTRL_TXCLK_DISABLE |
2684 CLOCK_CTRL_ALTCLK);
2685 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
2686 } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
2687 newbits1 = CLOCK_CTRL_625_CORE;
2688 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
2689 } else {
2690 newbits1 = CLOCK_CTRL_ALTCLK;
2691 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
2692 }
2693
b401e9e2
MC
2694 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
2695 40);
1da177e4 2696
b401e9e2
MC
2697 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
2698 40);
1da177e4
LT
2699
2700 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
2701 u32 newbits3;
2702
2703 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2704 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2705 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
2706 CLOCK_CTRL_TXCLK_DISABLE |
2707 CLOCK_CTRL_44MHZ_CORE);
2708 } else {
2709 newbits3 = CLOCK_CTRL_44MHZ_CORE;
2710 }
2711
b401e9e2
MC
2712 tw32_wait_f(TG3PCI_CLOCK_CTRL,
2713 tp->pci_clock_ctrl | newbits3, 40);
1da177e4
LT
2714 }
2715 }
2716
05ac4cb7 2717 if (!(device_should_wake) &&
22435849 2718 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
0a459aac 2719 tg3_power_down_phy(tp, do_low_power);
6921d201 2720
1da177e4
LT
2721 tg3_frob_aux_power(tp);
2722
2723 /* Workaround for unstable PLL clock */
2724 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
2725 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
2726 u32 val = tr32(0x7d00);
2727
2728 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
2729 tw32(0x7d00, val);
6921d201 2730 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
ec41c7df
MC
2731 int err;
2732
2733 err = tg3_nvram_lock(tp);
1da177e4 2734 tg3_halt_cpu(tp, RX_CPU_BASE);
ec41c7df
MC
2735 if (!err)
2736 tg3_nvram_unlock(tp);
6921d201 2737 }
1da177e4
LT
2738 }
2739
bbadf503
MC
2740 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
2741
05ac4cb7 2742 if (device_should_wake)
12dac075
RW
2743 pci_enable_wake(tp->pdev, state, true);
2744
1da177e4 2745 /* Finally, set the new power state. */
12dac075 2746 pci_set_power_state(tp->pdev, state);
1da177e4 2747
1da177e4
LT
2748 return 0;
2749}
2750
1da177e4
LT
2751static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
2752{
2753 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
2754 case MII_TG3_AUX_STAT_10HALF:
2755 *speed = SPEED_10;
2756 *duplex = DUPLEX_HALF;
2757 break;
2758
2759 case MII_TG3_AUX_STAT_10FULL:
2760 *speed = SPEED_10;
2761 *duplex = DUPLEX_FULL;
2762 break;
2763
2764 case MII_TG3_AUX_STAT_100HALF:
2765 *speed = SPEED_100;
2766 *duplex = DUPLEX_HALF;
2767 break;
2768
2769 case MII_TG3_AUX_STAT_100FULL:
2770 *speed = SPEED_100;
2771 *duplex = DUPLEX_FULL;
2772 break;
2773
2774 case MII_TG3_AUX_STAT_1000HALF:
2775 *speed = SPEED_1000;
2776 *duplex = DUPLEX_HALF;
2777 break;
2778
2779 case MII_TG3_AUX_STAT_1000FULL:
2780 *speed = SPEED_1000;
2781 *duplex = DUPLEX_FULL;
2782 break;
2783
2784 default:
7f97a4bd 2785 if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
715116a1
MC
2786 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
2787 SPEED_10;
2788 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
2789 DUPLEX_HALF;
2790 break;
2791 }
1da177e4
LT
2792 *speed = SPEED_INVALID;
2793 *duplex = DUPLEX_INVALID;
2794 break;
855e1111 2795 }
1da177e4
LT
2796}
2797
2798static void tg3_phy_copper_begin(struct tg3 *tp)
2799{
2800 u32 new_adv;
2801 int i;
2802
2803 if (tp->link_config.phy_is_low_power) {
2804 /* Entering low power mode. Disable gigabit and
2805 * 100baseT advertisements.
2806 */
2807 tg3_writephy(tp, MII_TG3_CTRL, 0);
2808
2809 new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
2810 ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
2811 if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
2812 new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
2813
2814 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2815 } else if (tp->link_config.speed == SPEED_INVALID) {
1da177e4
LT
2816 if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
2817 tp->link_config.advertising &=
2818 ~(ADVERTISED_1000baseT_Half |
2819 ADVERTISED_1000baseT_Full);
2820
ba4d07a8 2821 new_adv = ADVERTISE_CSMA;
1da177e4
LT
2822 if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
2823 new_adv |= ADVERTISE_10HALF;
2824 if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
2825 new_adv |= ADVERTISE_10FULL;
2826 if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
2827 new_adv |= ADVERTISE_100HALF;
2828 if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
2829 new_adv |= ADVERTISE_100FULL;
ba4d07a8
MC
2830
2831 new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
2832
1da177e4
LT
2833 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2834
2835 if (tp->link_config.advertising &
2836 (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
2837 new_adv = 0;
2838 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
2839 new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
2840 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
2841 new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
2842 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
2843 (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
2844 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
2845 new_adv |= (MII_TG3_CTRL_AS_MASTER |
2846 MII_TG3_CTRL_ENABLE_AS_MASTER);
2847 tg3_writephy(tp, MII_TG3_CTRL, new_adv);
2848 } else {
2849 tg3_writephy(tp, MII_TG3_CTRL, 0);
2850 }
2851 } else {
ba4d07a8
MC
2852 new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
2853 new_adv |= ADVERTISE_CSMA;
2854
1da177e4
LT
2855 /* Asking for a specific link mode. */
2856 if (tp->link_config.speed == SPEED_1000) {
1da177e4
LT
2857 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2858
2859 if (tp->link_config.duplex == DUPLEX_FULL)
2860 new_adv = MII_TG3_CTRL_ADV_1000_FULL;
2861 else
2862 new_adv = MII_TG3_CTRL_ADV_1000_HALF;
2863 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
2864 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
2865 new_adv |= (MII_TG3_CTRL_AS_MASTER |
2866 MII_TG3_CTRL_ENABLE_AS_MASTER);
1da177e4 2867 } else {
1da177e4
LT
2868 if (tp->link_config.speed == SPEED_100) {
2869 if (tp->link_config.duplex == DUPLEX_FULL)
2870 new_adv |= ADVERTISE_100FULL;
2871 else
2872 new_adv |= ADVERTISE_100HALF;
2873 } else {
2874 if (tp->link_config.duplex == DUPLEX_FULL)
2875 new_adv |= ADVERTISE_10FULL;
2876 else
2877 new_adv |= ADVERTISE_10HALF;
2878 }
2879 tg3_writephy(tp, MII_ADVERTISE, new_adv);
ba4d07a8
MC
2880
2881 new_adv = 0;
1da177e4 2882 }
ba4d07a8
MC
2883
2884 tg3_writephy(tp, MII_TG3_CTRL, new_adv);
1da177e4
LT
2885 }
2886
2887 if (tp->link_config.autoneg == AUTONEG_DISABLE &&
2888 tp->link_config.speed != SPEED_INVALID) {
2889 u32 bmcr, orig_bmcr;
2890
2891 tp->link_config.active_speed = tp->link_config.speed;
2892 tp->link_config.active_duplex = tp->link_config.duplex;
2893
2894 bmcr = 0;
2895 switch (tp->link_config.speed) {
2896 default:
2897 case SPEED_10:
2898 break;
2899
2900 case SPEED_100:
2901 bmcr |= BMCR_SPEED100;
2902 break;
2903
2904 case SPEED_1000:
2905 bmcr |= TG3_BMCR_SPEED1000;
2906 break;
855e1111 2907 }
1da177e4
LT
2908
2909 if (tp->link_config.duplex == DUPLEX_FULL)
2910 bmcr |= BMCR_FULLDPLX;
2911
2912 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
2913 (bmcr != orig_bmcr)) {
2914 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
2915 for (i = 0; i < 1500; i++) {
2916 u32 tmp;
2917
2918 udelay(10);
2919 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
2920 tg3_readphy(tp, MII_BMSR, &tmp))
2921 continue;
2922 if (!(tmp & BMSR_LSTATUS)) {
2923 udelay(40);
2924 break;
2925 }
2926 }
2927 tg3_writephy(tp, MII_BMCR, bmcr);
2928 udelay(40);
2929 }
2930 } else {
2931 tg3_writephy(tp, MII_BMCR,
2932 BMCR_ANENABLE | BMCR_ANRESTART);
2933 }
2934}
2935
2936static int tg3_init_5401phy_dsp(struct tg3 *tp)
2937{
2938 int err;
2939
2940 /* Turn off tap power management. */
2941 /* Set Extended packet length bit */
2942 err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
2943
2944 err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
2945 err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
2946
2947 err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
2948 err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
2949
2950 err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
2951 err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
2952
2953 err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
2954 err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
2955
2956 err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
2957 err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
2958
2959 udelay(40);
2960
2961 return err;
2962}
2963
3600d918 2964static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
1da177e4 2965{
3600d918
MC
2966 u32 adv_reg, all_mask = 0;
2967
2968 if (mask & ADVERTISED_10baseT_Half)
2969 all_mask |= ADVERTISE_10HALF;
2970 if (mask & ADVERTISED_10baseT_Full)
2971 all_mask |= ADVERTISE_10FULL;
2972 if (mask & ADVERTISED_100baseT_Half)
2973 all_mask |= ADVERTISE_100HALF;
2974 if (mask & ADVERTISED_100baseT_Full)
2975 all_mask |= ADVERTISE_100FULL;
1da177e4
LT
2976
2977 if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
2978 return 0;
2979
1da177e4
LT
2980 if ((adv_reg & all_mask) != all_mask)
2981 return 0;
2982 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
2983 u32 tg3_ctrl;
2984
3600d918
MC
2985 all_mask = 0;
2986 if (mask & ADVERTISED_1000baseT_Half)
2987 all_mask |= ADVERTISE_1000HALF;
2988 if (mask & ADVERTISED_1000baseT_Full)
2989 all_mask |= ADVERTISE_1000FULL;
2990
1da177e4
LT
2991 if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
2992 return 0;
2993
1da177e4
LT
2994 if ((tg3_ctrl & all_mask) != all_mask)
2995 return 0;
2996 }
2997 return 1;
2998}
2999
ef167e27
MC
3000static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
3001{
3002 u32 curadv, reqadv;
3003
3004 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
3005 return 1;
3006
3007 curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3008 reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
3009
3010 if (tp->link_config.active_duplex == DUPLEX_FULL) {
3011 if (curadv != reqadv)
3012 return 0;
3013
3014 if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
3015 tg3_readphy(tp, MII_LPA, rmtadv);
3016 } else {
3017 /* Reprogram the advertisement register, even if it
3018 * does not affect the current link. If the link
3019 * gets renegotiated in the future, we can save an
3020 * additional renegotiation cycle by advertising
3021 * it correctly in the first place.
3022 */
3023 if (curadv != reqadv) {
3024 *lcladv &= ~(ADVERTISE_PAUSE_CAP |
3025 ADVERTISE_PAUSE_ASYM);
3026 tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
3027 }
3028 }
3029
3030 return 1;
3031}
3032
1da177e4
LT
3033static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
3034{
3035 int current_link_up;
3036 u32 bmsr, dummy;
ef167e27 3037 u32 lcl_adv, rmt_adv;
1da177e4
LT
3038 u16 current_speed;
3039 u8 current_duplex;
3040 int i, err;
3041
3042 tw32(MAC_EVENT, 0);
3043
3044 tw32_f(MAC_STATUS,
3045 (MAC_STATUS_SYNC_CHANGED |
3046 MAC_STATUS_CFG_CHANGED |
3047 MAC_STATUS_MI_COMPLETION |
3048 MAC_STATUS_LNKSTATE_CHANGED));
3049 udelay(40);
3050
8ef21428
MC
3051 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
3052 tw32_f(MAC_MI_MODE,
3053 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
3054 udelay(80);
3055 }
1da177e4
LT
3056
3057 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
3058
3059 /* Some third-party PHYs need to be reset on link going
3060 * down.
3061 */
3062 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3063 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3064 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
3065 netif_carrier_ok(tp->dev)) {
3066 tg3_readphy(tp, MII_BMSR, &bmsr);
3067 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3068 !(bmsr & BMSR_LSTATUS))
3069 force_reset = 1;
3070 }
3071 if (force_reset)
3072 tg3_phy_reset(tp);
3073
79eb6904 3074 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
3075 tg3_readphy(tp, MII_BMSR, &bmsr);
3076 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
3077 !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
3078 bmsr = 0;
3079
3080 if (!(bmsr & BMSR_LSTATUS)) {
3081 err = tg3_init_5401phy_dsp(tp);
3082 if (err)
3083 return err;
3084
3085 tg3_readphy(tp, MII_BMSR, &bmsr);
3086 for (i = 0; i < 1000; i++) {
3087 udelay(10);
3088 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3089 (bmsr & BMSR_LSTATUS)) {
3090 udelay(40);
3091 break;
3092 }
3093 }
3094
79eb6904
MC
3095 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
3096 TG3_PHY_REV_BCM5401_B0 &&
1da177e4
LT
3097 !(bmsr & BMSR_LSTATUS) &&
3098 tp->link_config.active_speed == SPEED_1000) {
3099 err = tg3_phy_reset(tp);
3100 if (!err)
3101 err = tg3_init_5401phy_dsp(tp);
3102 if (err)
3103 return err;
3104 }
3105 }
3106 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3107 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
3108 /* 5701 {A0,B0} CRC bug workaround */
3109 tg3_writephy(tp, 0x15, 0x0a75);
3110 tg3_writephy(tp, 0x1c, 0x8c68);
3111 tg3_writephy(tp, 0x1c, 0x8d68);
3112 tg3_writephy(tp, 0x1c, 0x8c68);
3113 }
3114
3115 /* Clear pending interrupts... */
3116 tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
3117 tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
3118
3119 if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
3120 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
7f97a4bd 3121 else if (!(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
1da177e4
LT
3122 tg3_writephy(tp, MII_TG3_IMASK, ~0);
3123
3124 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3125 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3126 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
3127 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3128 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
3129 else
3130 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
3131 }
3132
3133 current_link_up = 0;
3134 current_speed = SPEED_INVALID;
3135 current_duplex = DUPLEX_INVALID;
3136
3137 if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
3138 u32 val;
3139
3140 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
3141 tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
3142 if (!(val & (1 << 10))) {
3143 val |= (1 << 10);
3144 tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
3145 goto relink;
3146 }
3147 }
3148
3149 bmsr = 0;
3150 for (i = 0; i < 100; i++) {
3151 tg3_readphy(tp, MII_BMSR, &bmsr);
3152 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3153 (bmsr & BMSR_LSTATUS))
3154 break;
3155 udelay(40);
3156 }
3157
3158 if (bmsr & BMSR_LSTATUS) {
3159 u32 aux_stat, bmcr;
3160
3161 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
3162 for (i = 0; i < 2000; i++) {
3163 udelay(10);
3164 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
3165 aux_stat)
3166 break;
3167 }
3168
3169 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
3170 &current_speed,
3171 &current_duplex);
3172
3173 bmcr = 0;
3174 for (i = 0; i < 200; i++) {
3175 tg3_readphy(tp, MII_BMCR, &bmcr);
3176 if (tg3_readphy(tp, MII_BMCR, &bmcr))
3177 continue;
3178 if (bmcr && bmcr != 0x7fff)
3179 break;
3180 udelay(10);
3181 }
3182
ef167e27
MC
3183 lcl_adv = 0;
3184 rmt_adv = 0;
1da177e4 3185
ef167e27
MC
3186 tp->link_config.active_speed = current_speed;
3187 tp->link_config.active_duplex = current_duplex;
3188
3189 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
3190 if ((bmcr & BMCR_ANENABLE) &&
3191 tg3_copper_is_advertising_all(tp,
3192 tp->link_config.advertising)) {
3193 if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
3194 &rmt_adv))
3195 current_link_up = 1;
1da177e4
LT
3196 }
3197 } else {
3198 if (!(bmcr & BMCR_ANENABLE) &&
3199 tp->link_config.speed == current_speed &&
ef167e27
MC
3200 tp->link_config.duplex == current_duplex &&
3201 tp->link_config.flowctrl ==
3202 tp->link_config.active_flowctrl) {
1da177e4 3203 current_link_up = 1;
1da177e4
LT
3204 }
3205 }
3206
ef167e27
MC
3207 if (current_link_up == 1 &&
3208 tp->link_config.active_duplex == DUPLEX_FULL)
3209 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1da177e4
LT
3210 }
3211
1da177e4 3212relink:
6921d201 3213 if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
1da177e4
LT
3214 u32 tmp;
3215
3216 tg3_phy_copper_begin(tp);
3217
3218 tg3_readphy(tp, MII_BMSR, &tmp);
3219 if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
3220 (tmp & BMSR_LSTATUS))
3221 current_link_up = 1;
3222 }
3223
3224 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
3225 if (current_link_up == 1) {
3226 if (tp->link_config.active_speed == SPEED_100 ||
3227 tp->link_config.active_speed == SPEED_10)
3228 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3229 else
3230 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
7f97a4bd
MC
3231 } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)
3232 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3233 else
1da177e4
LT
3234 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
3235
3236 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
3237 if (tp->link_config.active_duplex == DUPLEX_HALF)
3238 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
3239
1da177e4 3240 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
e8f3f6ca
MC
3241 if (current_link_up == 1 &&
3242 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
1da177e4 3243 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
e8f3f6ca
MC
3244 else
3245 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
1da177e4
LT
3246 }
3247
3248 /* ??? Without this setting Netgear GA302T PHY does not
3249 * ??? send/receive packets...
3250 */
79eb6904 3251 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
1da177e4
LT
3252 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
3253 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
3254 tw32_f(MAC_MI_MODE, tp->mi_mode);
3255 udelay(80);
3256 }
3257
3258 tw32_f(MAC_MODE, tp->mac_mode);
3259 udelay(40);
3260
3261 if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
3262 /* Polled via timer. */
3263 tw32_f(MAC_EVENT, 0);
3264 } else {
3265 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3266 }
3267 udelay(40);
3268
3269 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
3270 current_link_up == 1 &&
3271 tp->link_config.active_speed == SPEED_1000 &&
3272 ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
3273 (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
3274 udelay(120);
3275 tw32_f(MAC_STATUS,
3276 (MAC_STATUS_SYNC_CHANGED |
3277 MAC_STATUS_CFG_CHANGED));
3278 udelay(40);
3279 tg3_write_mem(tp,
3280 NIC_SRAM_FIRMWARE_MBOX,
3281 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
3282 }
3283
5e7dfd0f
MC
3284 /* Prevent send BD corruption. */
3285 if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
3286 u16 oldlnkctl, newlnkctl;
3287
3288 pci_read_config_word(tp->pdev,
3289 tp->pcie_cap + PCI_EXP_LNKCTL,
3290 &oldlnkctl);
3291 if (tp->link_config.active_speed == SPEED_100 ||
3292 tp->link_config.active_speed == SPEED_10)
3293 newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
3294 else
3295 newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
3296 if (newlnkctl != oldlnkctl)
3297 pci_write_config_word(tp->pdev,
3298 tp->pcie_cap + PCI_EXP_LNKCTL,
3299 newlnkctl);
3300 }
3301
1da177e4
LT
3302 if (current_link_up != netif_carrier_ok(tp->dev)) {
3303 if (current_link_up)
3304 netif_carrier_on(tp->dev);
3305 else
3306 netif_carrier_off(tp->dev);
3307 tg3_link_report(tp);
3308 }
3309
3310 return 0;
3311}
3312
3313struct tg3_fiber_aneginfo {
3314 int state;
3315#define ANEG_STATE_UNKNOWN 0
3316#define ANEG_STATE_AN_ENABLE 1
3317#define ANEG_STATE_RESTART_INIT 2
3318#define ANEG_STATE_RESTART 3
3319#define ANEG_STATE_DISABLE_LINK_OK 4
3320#define ANEG_STATE_ABILITY_DETECT_INIT 5
3321#define ANEG_STATE_ABILITY_DETECT 6
3322#define ANEG_STATE_ACK_DETECT_INIT 7
3323#define ANEG_STATE_ACK_DETECT 8
3324#define ANEG_STATE_COMPLETE_ACK_INIT 9
3325#define ANEG_STATE_COMPLETE_ACK 10
3326#define ANEG_STATE_IDLE_DETECT_INIT 11
3327#define ANEG_STATE_IDLE_DETECT 12
3328#define ANEG_STATE_LINK_OK 13
3329#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
3330#define ANEG_STATE_NEXT_PAGE_WAIT 15
3331
3332 u32 flags;
3333#define MR_AN_ENABLE 0x00000001
3334#define MR_RESTART_AN 0x00000002
3335#define MR_AN_COMPLETE 0x00000004
3336#define MR_PAGE_RX 0x00000008
3337#define MR_NP_LOADED 0x00000010
3338#define MR_TOGGLE_TX 0x00000020
3339#define MR_LP_ADV_FULL_DUPLEX 0x00000040
3340#define MR_LP_ADV_HALF_DUPLEX 0x00000080
3341#define MR_LP_ADV_SYM_PAUSE 0x00000100
3342#define MR_LP_ADV_ASYM_PAUSE 0x00000200
3343#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
3344#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
3345#define MR_LP_ADV_NEXT_PAGE 0x00001000
3346#define MR_TOGGLE_RX 0x00002000
3347#define MR_NP_RX 0x00004000
3348
3349#define MR_LINK_OK 0x80000000
3350
3351 unsigned long link_time, cur_time;
3352
3353 u32 ability_match_cfg;
3354 int ability_match_count;
3355
3356 char ability_match, idle_match, ack_match;
3357
3358 u32 txconfig, rxconfig;
3359#define ANEG_CFG_NP 0x00000080
3360#define ANEG_CFG_ACK 0x00000040
3361#define ANEG_CFG_RF2 0x00000020
3362#define ANEG_CFG_RF1 0x00000010
3363#define ANEG_CFG_PS2 0x00000001
3364#define ANEG_CFG_PS1 0x00008000
3365#define ANEG_CFG_HD 0x00004000
3366#define ANEG_CFG_FD 0x00002000
3367#define ANEG_CFG_INVAL 0x00001f06
3368
3369};
3370#define ANEG_OK 0
3371#define ANEG_DONE 1
3372#define ANEG_TIMER_ENAB 2
3373#define ANEG_FAILED -1
3374
3375#define ANEG_STATE_SETTLE_TIME 10000
3376
3377static int tg3_fiber_aneg_smachine(struct tg3 *tp,
3378 struct tg3_fiber_aneginfo *ap)
3379{
5be73b47 3380 u16 flowctrl;
1da177e4
LT
3381 unsigned long delta;
3382 u32 rx_cfg_reg;
3383 int ret;
3384
3385 if (ap->state == ANEG_STATE_UNKNOWN) {
3386 ap->rxconfig = 0;
3387 ap->link_time = 0;
3388 ap->cur_time = 0;
3389 ap->ability_match_cfg = 0;
3390 ap->ability_match_count = 0;
3391 ap->ability_match = 0;
3392 ap->idle_match = 0;
3393 ap->ack_match = 0;
3394 }
3395 ap->cur_time++;
3396
3397 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
3398 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
3399
3400 if (rx_cfg_reg != ap->ability_match_cfg) {
3401 ap->ability_match_cfg = rx_cfg_reg;
3402 ap->ability_match = 0;
3403 ap->ability_match_count = 0;
3404 } else {
3405 if (++ap->ability_match_count > 1) {
3406 ap->ability_match = 1;
3407 ap->ability_match_cfg = rx_cfg_reg;
3408 }
3409 }
3410 if (rx_cfg_reg & ANEG_CFG_ACK)
3411 ap->ack_match = 1;
3412 else
3413 ap->ack_match = 0;
3414
3415 ap->idle_match = 0;
3416 } else {
3417 ap->idle_match = 1;
3418 ap->ability_match_cfg = 0;
3419 ap->ability_match_count = 0;
3420 ap->ability_match = 0;
3421 ap->ack_match = 0;
3422
3423 rx_cfg_reg = 0;
3424 }
3425
3426 ap->rxconfig = rx_cfg_reg;
3427 ret = ANEG_OK;
3428
33f401ae 3429 switch (ap->state) {
1da177e4
LT
3430 case ANEG_STATE_UNKNOWN:
3431 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
3432 ap->state = ANEG_STATE_AN_ENABLE;
3433
3434 /* fallthru */
3435 case ANEG_STATE_AN_ENABLE:
3436 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
3437 if (ap->flags & MR_AN_ENABLE) {
3438 ap->link_time = 0;
3439 ap->cur_time = 0;
3440 ap->ability_match_cfg = 0;
3441 ap->ability_match_count = 0;
3442 ap->ability_match = 0;
3443 ap->idle_match = 0;
3444 ap->ack_match = 0;
3445
3446 ap->state = ANEG_STATE_RESTART_INIT;
3447 } else {
3448 ap->state = ANEG_STATE_DISABLE_LINK_OK;
3449 }
3450 break;
3451
3452 case ANEG_STATE_RESTART_INIT:
3453 ap->link_time = ap->cur_time;
3454 ap->flags &= ~(MR_NP_LOADED);
3455 ap->txconfig = 0;
3456 tw32(MAC_TX_AUTO_NEG, 0);
3457 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3458 tw32_f(MAC_MODE, tp->mac_mode);
3459 udelay(40);
3460
3461 ret = ANEG_TIMER_ENAB;
3462 ap->state = ANEG_STATE_RESTART;
3463
3464 /* fallthru */
3465 case ANEG_STATE_RESTART:
3466 delta = ap->cur_time - ap->link_time;
859a5887 3467 if (delta > ANEG_STATE_SETTLE_TIME)
1da177e4 3468 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
859a5887 3469 else
1da177e4 3470 ret = ANEG_TIMER_ENAB;
1da177e4
LT
3471 break;
3472
3473 case ANEG_STATE_DISABLE_LINK_OK:
3474 ret = ANEG_DONE;
3475 break;
3476
3477 case ANEG_STATE_ABILITY_DETECT_INIT:
3478 ap->flags &= ~(MR_TOGGLE_TX);
5be73b47
MC
3479 ap->txconfig = ANEG_CFG_FD;
3480 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3481 if (flowctrl & ADVERTISE_1000XPAUSE)
3482 ap->txconfig |= ANEG_CFG_PS1;
3483 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3484 ap->txconfig |= ANEG_CFG_PS2;
1da177e4
LT
3485 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3486 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3487 tw32_f(MAC_MODE, tp->mac_mode);
3488 udelay(40);
3489
3490 ap->state = ANEG_STATE_ABILITY_DETECT;
3491 break;
3492
3493 case ANEG_STATE_ABILITY_DETECT:
859a5887 3494 if (ap->ability_match != 0 && ap->rxconfig != 0)
1da177e4 3495 ap->state = ANEG_STATE_ACK_DETECT_INIT;
1da177e4
LT
3496 break;
3497
3498 case ANEG_STATE_ACK_DETECT_INIT:
3499 ap->txconfig |= ANEG_CFG_ACK;
3500 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3501 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3502 tw32_f(MAC_MODE, tp->mac_mode);
3503 udelay(40);
3504
3505 ap->state = ANEG_STATE_ACK_DETECT;
3506
3507 /* fallthru */
3508 case ANEG_STATE_ACK_DETECT:
3509 if (ap->ack_match != 0) {
3510 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
3511 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
3512 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
3513 } else {
3514 ap->state = ANEG_STATE_AN_ENABLE;
3515 }
3516 } else if (ap->ability_match != 0 &&
3517 ap->rxconfig == 0) {
3518 ap->state = ANEG_STATE_AN_ENABLE;
3519 }
3520 break;
3521
3522 case ANEG_STATE_COMPLETE_ACK_INIT:
3523 if (ap->rxconfig & ANEG_CFG_INVAL) {
3524 ret = ANEG_FAILED;
3525 break;
3526 }
3527 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
3528 MR_LP_ADV_HALF_DUPLEX |
3529 MR_LP_ADV_SYM_PAUSE |
3530 MR_LP_ADV_ASYM_PAUSE |
3531 MR_LP_ADV_REMOTE_FAULT1 |
3532 MR_LP_ADV_REMOTE_FAULT2 |
3533 MR_LP_ADV_NEXT_PAGE |
3534 MR_TOGGLE_RX |
3535 MR_NP_RX);
3536 if (ap->rxconfig & ANEG_CFG_FD)
3537 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
3538 if (ap->rxconfig & ANEG_CFG_HD)
3539 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
3540 if (ap->rxconfig & ANEG_CFG_PS1)
3541 ap->flags |= MR_LP_ADV_SYM_PAUSE;
3542 if (ap->rxconfig & ANEG_CFG_PS2)
3543 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
3544 if (ap->rxconfig & ANEG_CFG_RF1)
3545 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
3546 if (ap->rxconfig & ANEG_CFG_RF2)
3547 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
3548 if (ap->rxconfig & ANEG_CFG_NP)
3549 ap->flags |= MR_LP_ADV_NEXT_PAGE;
3550
3551 ap->link_time = ap->cur_time;
3552
3553 ap->flags ^= (MR_TOGGLE_TX);
3554 if (ap->rxconfig & 0x0008)
3555 ap->flags |= MR_TOGGLE_RX;
3556 if (ap->rxconfig & ANEG_CFG_NP)
3557 ap->flags |= MR_NP_RX;
3558 ap->flags |= MR_PAGE_RX;
3559
3560 ap->state = ANEG_STATE_COMPLETE_ACK;
3561 ret = ANEG_TIMER_ENAB;
3562 break;
3563
3564 case ANEG_STATE_COMPLETE_ACK:
3565 if (ap->ability_match != 0 &&
3566 ap->rxconfig == 0) {
3567 ap->state = ANEG_STATE_AN_ENABLE;
3568 break;
3569 }
3570 delta = ap->cur_time - ap->link_time;
3571 if (delta > ANEG_STATE_SETTLE_TIME) {
3572 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
3573 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3574 } else {
3575 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
3576 !(ap->flags & MR_NP_RX)) {
3577 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3578 } else {
3579 ret = ANEG_FAILED;
3580 }
3581 }
3582 }
3583 break;
3584
3585 case ANEG_STATE_IDLE_DETECT_INIT:
3586 ap->link_time = ap->cur_time;
3587 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3588 tw32_f(MAC_MODE, tp->mac_mode);
3589 udelay(40);
3590
3591 ap->state = ANEG_STATE_IDLE_DETECT;
3592 ret = ANEG_TIMER_ENAB;
3593 break;
3594
3595 case ANEG_STATE_IDLE_DETECT:
3596 if (ap->ability_match != 0 &&
3597 ap->rxconfig == 0) {
3598 ap->state = ANEG_STATE_AN_ENABLE;
3599 break;
3600 }
3601 delta = ap->cur_time - ap->link_time;
3602 if (delta > ANEG_STATE_SETTLE_TIME) {
3603 /* XXX another gem from the Broadcom driver :( */
3604 ap->state = ANEG_STATE_LINK_OK;
3605 }
3606 break;
3607
3608 case ANEG_STATE_LINK_OK:
3609 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
3610 ret = ANEG_DONE;
3611 break;
3612
3613 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
3614 /* ??? unimplemented */
3615 break;
3616
3617 case ANEG_STATE_NEXT_PAGE_WAIT:
3618 /* ??? unimplemented */
3619 break;
3620
3621 default:
3622 ret = ANEG_FAILED;
3623 break;
855e1111 3624 }
1da177e4
LT
3625
3626 return ret;
3627}
3628
5be73b47 3629static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
1da177e4
LT
3630{
3631 int res = 0;
3632 struct tg3_fiber_aneginfo aninfo;
3633 int status = ANEG_FAILED;
3634 unsigned int tick;
3635 u32 tmp;
3636
3637 tw32_f(MAC_TX_AUTO_NEG, 0);
3638
3639 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
3640 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
3641 udelay(40);
3642
3643 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
3644 udelay(40);
3645
3646 memset(&aninfo, 0, sizeof(aninfo));
3647 aninfo.flags |= MR_AN_ENABLE;
3648 aninfo.state = ANEG_STATE_UNKNOWN;
3649 aninfo.cur_time = 0;
3650 tick = 0;
3651 while (++tick < 195000) {
3652 status = tg3_fiber_aneg_smachine(tp, &aninfo);
3653 if (status == ANEG_DONE || status == ANEG_FAILED)
3654 break;
3655
3656 udelay(1);
3657 }
3658
3659 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3660 tw32_f(MAC_MODE, tp->mac_mode);
3661 udelay(40);
3662
5be73b47
MC
3663 *txflags = aninfo.txconfig;
3664 *rxflags = aninfo.flags;
1da177e4
LT
3665
3666 if (status == ANEG_DONE &&
3667 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
3668 MR_LP_ADV_FULL_DUPLEX)))
3669 res = 1;
3670
3671 return res;
3672}
3673
3674static void tg3_init_bcm8002(struct tg3 *tp)
3675{
3676 u32 mac_status = tr32(MAC_STATUS);
3677 int i;
3678
3679 /* Reset when initting first time or we have a link. */
3680 if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
3681 !(mac_status & MAC_STATUS_PCS_SYNCED))
3682 return;
3683
3684 /* Set PLL lock range. */
3685 tg3_writephy(tp, 0x16, 0x8007);
3686
3687 /* SW reset */
3688 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
3689
3690 /* Wait for reset to complete. */
3691 /* XXX schedule_timeout() ... */
3692 for (i = 0; i < 500; i++)
3693 udelay(10);
3694
3695 /* Config mode; select PMA/Ch 1 regs. */
3696 tg3_writephy(tp, 0x10, 0x8411);
3697
3698 /* Enable auto-lock and comdet, select txclk for tx. */
3699 tg3_writephy(tp, 0x11, 0x0a10);
3700
3701 tg3_writephy(tp, 0x18, 0x00a0);
3702 tg3_writephy(tp, 0x16, 0x41ff);
3703
3704 /* Assert and deassert POR. */
3705 tg3_writephy(tp, 0x13, 0x0400);
3706 udelay(40);
3707 tg3_writephy(tp, 0x13, 0x0000);
3708
3709 tg3_writephy(tp, 0x11, 0x0a50);
3710 udelay(40);
3711 tg3_writephy(tp, 0x11, 0x0a10);
3712
3713 /* Wait for signal to stabilize */
3714 /* XXX schedule_timeout() ... */
3715 for (i = 0; i < 15000; i++)
3716 udelay(10);
3717
3718 /* Deselect the channel register so we can read the PHYID
3719 * later.
3720 */
3721 tg3_writephy(tp, 0x10, 0x8011);
3722}
3723
3724static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
3725{
82cd3d11 3726 u16 flowctrl;
1da177e4
LT
3727 u32 sg_dig_ctrl, sg_dig_status;
3728 u32 serdes_cfg, expected_sg_dig_ctrl;
3729 int workaround, port_a;
3730 int current_link_up;
3731
3732 serdes_cfg = 0;
3733 expected_sg_dig_ctrl = 0;
3734 workaround = 0;
3735 port_a = 1;
3736 current_link_up = 0;
3737
3738 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
3739 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
3740 workaround = 1;
3741 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
3742 port_a = 0;
3743
3744 /* preserve bits 0-11,13,14 for signal pre-emphasis */
3745 /* preserve bits 20-23 for voltage regulator */
3746 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
3747 }
3748
3749 sg_dig_ctrl = tr32(SG_DIG_CTRL);
3750
3751 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
c98f6e3b 3752 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
1da177e4
LT
3753 if (workaround) {
3754 u32 val = serdes_cfg;
3755
3756 if (port_a)
3757 val |= 0xc010000;
3758 else
3759 val |= 0x4010000;
3760 tw32_f(MAC_SERDES_CFG, val);
3761 }
c98f6e3b
MC
3762
3763 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
3764 }
3765 if (mac_status & MAC_STATUS_PCS_SYNCED) {
3766 tg3_setup_flow_control(tp, 0, 0);
3767 current_link_up = 1;
3768 }
3769 goto out;
3770 }
3771
3772 /* Want auto-negotiation. */
c98f6e3b 3773 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
1da177e4 3774
82cd3d11
MC
3775 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3776 if (flowctrl & ADVERTISE_1000XPAUSE)
3777 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
3778 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3779 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
1da177e4
LT
3780
3781 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
3d3ebe74
MC
3782 if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
3783 tp->serdes_counter &&
3784 ((mac_status & (MAC_STATUS_PCS_SYNCED |
3785 MAC_STATUS_RCVD_CFG)) ==
3786 MAC_STATUS_PCS_SYNCED)) {
3787 tp->serdes_counter--;
3788 current_link_up = 1;
3789 goto out;
3790 }
3791restart_autoneg:
1da177e4
LT
3792 if (workaround)
3793 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
c98f6e3b 3794 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
1da177e4
LT
3795 udelay(5);
3796 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
3797
3d3ebe74
MC
3798 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
3799 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
1da177e4
LT
3800 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
3801 MAC_STATUS_SIGNAL_DET)) {
3d3ebe74 3802 sg_dig_status = tr32(SG_DIG_STATUS);
1da177e4
LT
3803 mac_status = tr32(MAC_STATUS);
3804
c98f6e3b 3805 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
1da177e4 3806 (mac_status & MAC_STATUS_PCS_SYNCED)) {
82cd3d11
MC
3807 u32 local_adv = 0, remote_adv = 0;
3808
3809 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
3810 local_adv |= ADVERTISE_1000XPAUSE;
3811 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
3812 local_adv |= ADVERTISE_1000XPSE_ASYM;
1da177e4 3813
c98f6e3b 3814 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
82cd3d11 3815 remote_adv |= LPA_1000XPAUSE;
c98f6e3b 3816 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
82cd3d11 3817 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
3818
3819 tg3_setup_flow_control(tp, local_adv, remote_adv);
3820 current_link_up = 1;
3d3ebe74
MC
3821 tp->serdes_counter = 0;
3822 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
c98f6e3b 3823 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
3d3ebe74
MC
3824 if (tp->serdes_counter)
3825 tp->serdes_counter--;
1da177e4
LT
3826 else {
3827 if (workaround) {
3828 u32 val = serdes_cfg;
3829
3830 if (port_a)
3831 val |= 0xc010000;
3832 else
3833 val |= 0x4010000;
3834
3835 tw32_f(MAC_SERDES_CFG, val);
3836 }
3837
c98f6e3b 3838 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
3839 udelay(40);
3840
3841 /* Link parallel detection - link is up */
3842 /* only if we have PCS_SYNC and not */
3843 /* receiving config code words */
3844 mac_status = tr32(MAC_STATUS);
3845 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
3846 !(mac_status & MAC_STATUS_RCVD_CFG)) {
3847 tg3_setup_flow_control(tp, 0, 0);
3848 current_link_up = 1;
3d3ebe74
MC
3849 tp->tg3_flags2 |=
3850 TG3_FLG2_PARALLEL_DETECT;
3851 tp->serdes_counter =
3852 SERDES_PARALLEL_DET_TIMEOUT;
3853 } else
3854 goto restart_autoneg;
1da177e4
LT
3855 }
3856 }
3d3ebe74
MC
3857 } else {
3858 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
3859 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
1da177e4
LT
3860 }
3861
3862out:
3863 return current_link_up;
3864}
3865
3866static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
3867{
3868 int current_link_up = 0;
3869
5cf64b8a 3870 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
1da177e4 3871 goto out;
1da177e4
LT
3872
3873 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5be73b47 3874 u32 txflags, rxflags;
1da177e4 3875 int i;
6aa20a22 3876
5be73b47
MC
3877 if (fiber_autoneg(tp, &txflags, &rxflags)) {
3878 u32 local_adv = 0, remote_adv = 0;
1da177e4 3879
5be73b47
MC
3880 if (txflags & ANEG_CFG_PS1)
3881 local_adv |= ADVERTISE_1000XPAUSE;
3882 if (txflags & ANEG_CFG_PS2)
3883 local_adv |= ADVERTISE_1000XPSE_ASYM;
3884
3885 if (rxflags & MR_LP_ADV_SYM_PAUSE)
3886 remote_adv |= LPA_1000XPAUSE;
3887 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
3888 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
3889
3890 tg3_setup_flow_control(tp, local_adv, remote_adv);
3891
1da177e4
LT
3892 current_link_up = 1;
3893 }
3894 for (i = 0; i < 30; i++) {
3895 udelay(20);
3896 tw32_f(MAC_STATUS,
3897 (MAC_STATUS_SYNC_CHANGED |
3898 MAC_STATUS_CFG_CHANGED));
3899 udelay(40);
3900 if ((tr32(MAC_STATUS) &
3901 (MAC_STATUS_SYNC_CHANGED |
3902 MAC_STATUS_CFG_CHANGED)) == 0)
3903 break;
3904 }
3905
3906 mac_status = tr32(MAC_STATUS);
3907 if (current_link_up == 0 &&
3908 (mac_status & MAC_STATUS_PCS_SYNCED) &&
3909 !(mac_status & MAC_STATUS_RCVD_CFG))
3910 current_link_up = 1;
3911 } else {
5be73b47
MC
3912 tg3_setup_flow_control(tp, 0, 0);
3913
1da177e4
LT
3914 /* Forcing 1000FD link up. */
3915 current_link_up = 1;
1da177e4
LT
3916
3917 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
3918 udelay(40);
e8f3f6ca
MC
3919
3920 tw32_f(MAC_MODE, tp->mac_mode);
3921 udelay(40);
1da177e4
LT
3922 }
3923
3924out:
3925 return current_link_up;
3926}
3927
3928static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
3929{
3930 u32 orig_pause_cfg;
3931 u16 orig_active_speed;
3932 u8 orig_active_duplex;
3933 u32 mac_status;
3934 int current_link_up;
3935 int i;
3936
8d018621 3937 orig_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
3938 orig_active_speed = tp->link_config.active_speed;
3939 orig_active_duplex = tp->link_config.active_duplex;
3940
3941 if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
3942 netif_carrier_ok(tp->dev) &&
3943 (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
3944 mac_status = tr32(MAC_STATUS);
3945 mac_status &= (MAC_STATUS_PCS_SYNCED |
3946 MAC_STATUS_SIGNAL_DET |
3947 MAC_STATUS_CFG_CHANGED |
3948 MAC_STATUS_RCVD_CFG);
3949 if (mac_status == (MAC_STATUS_PCS_SYNCED |
3950 MAC_STATUS_SIGNAL_DET)) {
3951 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
3952 MAC_STATUS_CFG_CHANGED));
3953 return 0;
3954 }
3955 }
3956
3957 tw32_f(MAC_TX_AUTO_NEG, 0);
3958
3959 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
3960 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
3961 tw32_f(MAC_MODE, tp->mac_mode);
3962 udelay(40);
3963
79eb6904 3964 if (tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
3965 tg3_init_bcm8002(tp);
3966
3967 /* Enable link change event even when serdes polling. */
3968 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3969 udelay(40);
3970
3971 current_link_up = 0;
3972 mac_status = tr32(MAC_STATUS);
3973
3974 if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
3975 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
3976 else
3977 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
3978
898a56f8 3979 tp->napi[0].hw_status->status =
1da177e4 3980 (SD_STATUS_UPDATED |
898a56f8 3981 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
1da177e4
LT
3982
3983 for (i = 0; i < 100; i++) {
3984 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
3985 MAC_STATUS_CFG_CHANGED));
3986 udelay(5);
3987 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
3d3ebe74
MC
3988 MAC_STATUS_CFG_CHANGED |
3989 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
1da177e4
LT
3990 break;
3991 }
3992
3993 mac_status = tr32(MAC_STATUS);
3994 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
3995 current_link_up = 0;
3d3ebe74
MC
3996 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
3997 tp->serdes_counter == 0) {
1da177e4
LT
3998 tw32_f(MAC_MODE, (tp->mac_mode |
3999 MAC_MODE_SEND_CONFIGS));
4000 udelay(1);
4001 tw32_f(MAC_MODE, tp->mac_mode);
4002 }
4003 }
4004
4005 if (current_link_up == 1) {
4006 tp->link_config.active_speed = SPEED_1000;
4007 tp->link_config.active_duplex = DUPLEX_FULL;
4008 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4009 LED_CTRL_LNKLED_OVERRIDE |
4010 LED_CTRL_1000MBPS_ON));
4011 } else {
4012 tp->link_config.active_speed = SPEED_INVALID;
4013 tp->link_config.active_duplex = DUPLEX_INVALID;
4014 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4015 LED_CTRL_LNKLED_OVERRIDE |
4016 LED_CTRL_TRAFFIC_OVERRIDE));
4017 }
4018
4019 if (current_link_up != netif_carrier_ok(tp->dev)) {
4020 if (current_link_up)
4021 netif_carrier_on(tp->dev);
4022 else
4023 netif_carrier_off(tp->dev);
4024 tg3_link_report(tp);
4025 } else {
8d018621 4026 u32 now_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4027 if (orig_pause_cfg != now_pause_cfg ||
4028 orig_active_speed != tp->link_config.active_speed ||
4029 orig_active_duplex != tp->link_config.active_duplex)
4030 tg3_link_report(tp);
4031 }
4032
4033 return 0;
4034}
4035
747e8f8b
MC
4036static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
4037{
4038 int current_link_up, err = 0;
4039 u32 bmsr, bmcr;
4040 u16 current_speed;
4041 u8 current_duplex;
ef167e27 4042 u32 local_adv, remote_adv;
747e8f8b
MC
4043
4044 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4045 tw32_f(MAC_MODE, tp->mac_mode);
4046 udelay(40);
4047
4048 tw32(MAC_EVENT, 0);
4049
4050 tw32_f(MAC_STATUS,
4051 (MAC_STATUS_SYNC_CHANGED |
4052 MAC_STATUS_CFG_CHANGED |
4053 MAC_STATUS_MI_COMPLETION |
4054 MAC_STATUS_LNKSTATE_CHANGED));
4055 udelay(40);
4056
4057 if (force_reset)
4058 tg3_phy_reset(tp);
4059
4060 current_link_up = 0;
4061 current_speed = SPEED_INVALID;
4062 current_duplex = DUPLEX_INVALID;
4063
4064 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4065 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4066 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
4067 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4068 bmsr |= BMSR_LSTATUS;
4069 else
4070 bmsr &= ~BMSR_LSTATUS;
4071 }
747e8f8b
MC
4072
4073 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
4074
4075 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
2bd3ed04 4076 (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
747e8f8b
MC
4077 /* do nothing, just check for link up at the end */
4078 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
4079 u32 adv, new_adv;
4080
4081 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4082 new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
4083 ADVERTISE_1000XPAUSE |
4084 ADVERTISE_1000XPSE_ASYM |
4085 ADVERTISE_SLCT);
4086
ba4d07a8 4087 new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
747e8f8b
MC
4088
4089 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
4090 new_adv |= ADVERTISE_1000XHALF;
4091 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
4092 new_adv |= ADVERTISE_1000XFULL;
4093
4094 if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
4095 tg3_writephy(tp, MII_ADVERTISE, new_adv);
4096 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
4097 tg3_writephy(tp, MII_BMCR, bmcr);
4098
4099 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3d3ebe74 4100 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
747e8f8b
MC
4101 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
4102
4103 return err;
4104 }
4105 } else {
4106 u32 new_bmcr;
4107
4108 bmcr &= ~BMCR_SPEED1000;
4109 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
4110
4111 if (tp->link_config.duplex == DUPLEX_FULL)
4112 new_bmcr |= BMCR_FULLDPLX;
4113
4114 if (new_bmcr != bmcr) {
4115 /* BMCR_SPEED1000 is a reserved bit that needs
4116 * to be set on write.
4117 */
4118 new_bmcr |= BMCR_SPEED1000;
4119
4120 /* Force a linkdown */
4121 if (netif_carrier_ok(tp->dev)) {
4122 u32 adv;
4123
4124 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4125 adv &= ~(ADVERTISE_1000XFULL |
4126 ADVERTISE_1000XHALF |
4127 ADVERTISE_SLCT);
4128 tg3_writephy(tp, MII_ADVERTISE, adv);
4129 tg3_writephy(tp, MII_BMCR, bmcr |
4130 BMCR_ANRESTART |
4131 BMCR_ANENABLE);
4132 udelay(10);
4133 netif_carrier_off(tp->dev);
4134 }
4135 tg3_writephy(tp, MII_BMCR, new_bmcr);
4136 bmcr = new_bmcr;
4137 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4138 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4139 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
4140 ASIC_REV_5714) {
4141 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4142 bmsr |= BMSR_LSTATUS;
4143 else
4144 bmsr &= ~BMSR_LSTATUS;
4145 }
747e8f8b
MC
4146 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
4147 }
4148 }
4149
4150 if (bmsr & BMSR_LSTATUS) {
4151 current_speed = SPEED_1000;
4152 current_link_up = 1;
4153 if (bmcr & BMCR_FULLDPLX)
4154 current_duplex = DUPLEX_FULL;
4155 else
4156 current_duplex = DUPLEX_HALF;
4157
ef167e27
MC
4158 local_adv = 0;
4159 remote_adv = 0;
4160
747e8f8b 4161 if (bmcr & BMCR_ANENABLE) {
ef167e27 4162 u32 common;
747e8f8b
MC
4163
4164 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
4165 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
4166 common = local_adv & remote_adv;
4167 if (common & (ADVERTISE_1000XHALF |
4168 ADVERTISE_1000XFULL)) {
4169 if (common & ADVERTISE_1000XFULL)
4170 current_duplex = DUPLEX_FULL;
4171 else
4172 current_duplex = DUPLEX_HALF;
859a5887 4173 } else {
747e8f8b 4174 current_link_up = 0;
859a5887 4175 }
747e8f8b
MC
4176 }
4177 }
4178
ef167e27
MC
4179 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
4180 tg3_setup_flow_control(tp, local_adv, remote_adv);
4181
747e8f8b
MC
4182 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4183 if (tp->link_config.active_duplex == DUPLEX_HALF)
4184 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4185
4186 tw32_f(MAC_MODE, tp->mac_mode);
4187 udelay(40);
4188
4189 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4190
4191 tp->link_config.active_speed = current_speed;
4192 tp->link_config.active_duplex = current_duplex;
4193
4194 if (current_link_up != netif_carrier_ok(tp->dev)) {
4195 if (current_link_up)
4196 netif_carrier_on(tp->dev);
4197 else {
4198 netif_carrier_off(tp->dev);
4199 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
4200 }
4201 tg3_link_report(tp);
4202 }
4203 return err;
4204}
4205
4206static void tg3_serdes_parallel_detect(struct tg3 *tp)
4207{
3d3ebe74 4208 if (tp->serdes_counter) {
747e8f8b 4209 /* Give autoneg time to complete. */
3d3ebe74 4210 tp->serdes_counter--;
747e8f8b
MC
4211 return;
4212 }
c6cdf436 4213
747e8f8b
MC
4214 if (!netif_carrier_ok(tp->dev) &&
4215 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
4216 u32 bmcr;
4217
4218 tg3_readphy(tp, MII_BMCR, &bmcr);
4219 if (bmcr & BMCR_ANENABLE) {
4220 u32 phy1, phy2;
4221
4222 /* Select shadow register 0x1f */
4223 tg3_writephy(tp, 0x1c, 0x7c00);
4224 tg3_readphy(tp, 0x1c, &phy1);
4225
4226 /* Select expansion interrupt status register */
4227 tg3_writephy(tp, 0x17, 0x0f01);
4228 tg3_readphy(tp, 0x15, &phy2);
4229 tg3_readphy(tp, 0x15, &phy2);
4230
4231 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
4232 /* We have signal detect and not receiving
4233 * config code words, link is up by parallel
4234 * detection.
4235 */
4236
4237 bmcr &= ~BMCR_ANENABLE;
4238 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
4239 tg3_writephy(tp, MII_BMCR, bmcr);
4240 tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
4241 }
4242 }
859a5887
MC
4243 } else if (netif_carrier_ok(tp->dev) &&
4244 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
4245 (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
747e8f8b
MC
4246 u32 phy2;
4247
4248 /* Select expansion interrupt status register */
4249 tg3_writephy(tp, 0x17, 0x0f01);
4250 tg3_readphy(tp, 0x15, &phy2);
4251 if (phy2 & 0x20) {
4252 u32 bmcr;
4253
4254 /* Config code words received, turn on autoneg. */
4255 tg3_readphy(tp, MII_BMCR, &bmcr);
4256 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
4257
4258 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
4259
4260 }
4261 }
4262}
4263
1da177e4
LT
4264static int tg3_setup_phy(struct tg3 *tp, int force_reset)
4265{
4266 int err;
4267
859a5887 4268 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
1da177e4 4269 err = tg3_setup_fiber_phy(tp, force_reset);
859a5887 4270 else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
747e8f8b 4271 err = tg3_setup_fiber_mii_phy(tp, force_reset);
859a5887 4272 else
1da177e4 4273 err = tg3_setup_copper_phy(tp, force_reset);
1da177e4 4274
bcb37f6c 4275 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
aa6c91fe
MC
4276 u32 val, scale;
4277
4278 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
4279 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
4280 scale = 65;
4281 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
4282 scale = 6;
4283 else
4284 scale = 12;
4285
4286 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
4287 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
4288 tw32(GRC_MISC_CFG, val);
4289 }
4290
1da177e4
LT
4291 if (tp->link_config.active_speed == SPEED_1000 &&
4292 tp->link_config.active_duplex == DUPLEX_HALF)
4293 tw32(MAC_TX_LENGTHS,
4294 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
4295 (6 << TX_LENGTHS_IPG_SHIFT) |
4296 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
4297 else
4298 tw32(MAC_TX_LENGTHS,
4299 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
4300 (6 << TX_LENGTHS_IPG_SHIFT) |
4301 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
4302
4303 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
4304 if (netif_carrier_ok(tp->dev)) {
4305 tw32(HOSTCC_STAT_COAL_TICKS,
15f9850d 4306 tp->coal.stats_block_coalesce_usecs);
1da177e4
LT
4307 } else {
4308 tw32(HOSTCC_STAT_COAL_TICKS, 0);
4309 }
4310 }
4311
8ed5d97e
MC
4312 if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
4313 u32 val = tr32(PCIE_PWR_MGMT_THRESH);
4314 if (!netif_carrier_ok(tp->dev))
4315 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
4316 tp->pwrmgmt_thresh;
4317 else
4318 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
4319 tw32(PCIE_PWR_MGMT_THRESH, val);
4320 }
4321
1da177e4
LT
4322 return err;
4323}
4324
df3e6548
MC
4325/* This is called whenever we suspect that the system chipset is re-
4326 * ordering the sequence of MMIO to the tx send mailbox. The symptom
4327 * is bogus tx completions. We try to recover by setting the
4328 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
4329 * in the workqueue.
4330 */
4331static void tg3_tx_recover(struct tg3 *tp)
4332{
4333 BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
4334 tp->write32_tx_mbox == tg3_write_indirect_mbox);
4335
5129c3a3
MC
4336 netdev_warn(tp->dev,
4337 "The system may be re-ordering memory-mapped I/O "
4338 "cycles to the network device, attempting to recover. "
4339 "Please report the problem to the driver maintainer "
4340 "and include system chipset information.\n");
df3e6548
MC
4341
4342 spin_lock(&tp->lock);
df3e6548 4343 tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
df3e6548
MC
4344 spin_unlock(&tp->lock);
4345}
4346
f3f3f27e 4347static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
1b2a7205
MC
4348{
4349 smp_mb();
f3f3f27e
MC
4350 return tnapi->tx_pending -
4351 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
1b2a7205
MC
4352}
4353
1da177e4
LT
4354/* Tigon3 never reports partial packet sends. So we do not
4355 * need special logic to handle SKBs that have not had all
4356 * of their frags sent yet, like SunGEM does.
4357 */
17375d25 4358static void tg3_tx(struct tg3_napi *tnapi)
1da177e4 4359{
17375d25 4360 struct tg3 *tp = tnapi->tp;
898a56f8 4361 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
f3f3f27e 4362 u32 sw_idx = tnapi->tx_cons;
fe5f5787
MC
4363 struct netdev_queue *txq;
4364 int index = tnapi - tp->napi;
4365
19cfaecc 4366 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
fe5f5787
MC
4367 index--;
4368
4369 txq = netdev_get_tx_queue(tp->dev, index);
1da177e4
LT
4370
4371 while (sw_idx != hw_idx) {
f4188d8a 4372 struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
1da177e4 4373 struct sk_buff *skb = ri->skb;
df3e6548
MC
4374 int i, tx_bug = 0;
4375
4376 if (unlikely(skb == NULL)) {
4377 tg3_tx_recover(tp);
4378 return;
4379 }
1da177e4 4380
f4188d8a
AD
4381 pci_unmap_single(tp->pdev,
4382 pci_unmap_addr(ri, mapping),
4383 skb_headlen(skb),
4384 PCI_DMA_TODEVICE);
1da177e4
LT
4385
4386 ri->skb = NULL;
4387
4388 sw_idx = NEXT_TX(sw_idx);
4389
4390 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
f3f3f27e 4391 ri = &tnapi->tx_buffers[sw_idx];
df3e6548
MC
4392 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
4393 tx_bug = 1;
f4188d8a
AD
4394
4395 pci_unmap_page(tp->pdev,
4396 pci_unmap_addr(ri, mapping),
4397 skb_shinfo(skb)->frags[i].size,
4398 PCI_DMA_TODEVICE);
1da177e4
LT
4399 sw_idx = NEXT_TX(sw_idx);
4400 }
4401
f47c11ee 4402 dev_kfree_skb(skb);
df3e6548
MC
4403
4404 if (unlikely(tx_bug)) {
4405 tg3_tx_recover(tp);
4406 return;
4407 }
1da177e4
LT
4408 }
4409
f3f3f27e 4410 tnapi->tx_cons = sw_idx;
1da177e4 4411
1b2a7205
MC
4412 /* Need to make the tx_cons update visible to tg3_start_xmit()
4413 * before checking for netif_queue_stopped(). Without the
4414 * memory barrier, there is a small possibility that tg3_start_xmit()
4415 * will miss it and cause the queue to be stopped forever.
4416 */
4417 smp_mb();
4418
fe5f5787 4419 if (unlikely(netif_tx_queue_stopped(txq) &&
f3f3f27e 4420 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
fe5f5787
MC
4421 __netif_tx_lock(txq, smp_processor_id());
4422 if (netif_tx_queue_stopped(txq) &&
f3f3f27e 4423 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
fe5f5787
MC
4424 netif_tx_wake_queue(txq);
4425 __netif_tx_unlock(txq);
51b91468 4426 }
1da177e4
LT
4427}
4428
2b2cdb65
MC
4429static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
4430{
4431 if (!ri->skb)
4432 return;
4433
4434 pci_unmap_single(tp->pdev, pci_unmap_addr(ri, mapping),
4435 map_sz, PCI_DMA_FROMDEVICE);
4436 dev_kfree_skb_any(ri->skb);
4437 ri->skb = NULL;
4438}
4439
1da177e4
LT
4440/* Returns size of skb allocated or < 0 on error.
4441 *
4442 * We only need to fill in the address because the other members
4443 * of the RX descriptor are invariant, see tg3_init_rings.
4444 *
4445 * Note the purposeful assymetry of cpu vs. chip accesses. For
4446 * posting buffers we only dirty the first cache line of the RX
4447 * descriptor (containing the address). Whereas for the RX status
4448 * buffers the cpu only reads the last cacheline of the RX descriptor
4449 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
4450 */
86b21e59 4451static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
a3896167 4452 u32 opaque_key, u32 dest_idx_unmasked)
1da177e4
LT
4453{
4454 struct tg3_rx_buffer_desc *desc;
4455 struct ring_info *map, *src_map;
4456 struct sk_buff *skb;
4457 dma_addr_t mapping;
4458 int skb_size, dest_idx;
4459
4460 src_map = NULL;
4461 switch (opaque_key) {
4462 case RXD_OPAQUE_RING_STD:
4463 dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
21f581a5
MC
4464 desc = &tpr->rx_std[dest_idx];
4465 map = &tpr->rx_std_buffers[dest_idx];
287be12e 4466 skb_size = tp->rx_pkt_map_sz;
1da177e4
LT
4467 break;
4468
4469 case RXD_OPAQUE_RING_JUMBO:
4470 dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
79ed5ac7 4471 desc = &tpr->rx_jmb[dest_idx].std;
21f581a5 4472 map = &tpr->rx_jmb_buffers[dest_idx];
287be12e 4473 skb_size = TG3_RX_JMB_MAP_SZ;
1da177e4
LT
4474 break;
4475
4476 default:
4477 return -EINVAL;
855e1111 4478 }
1da177e4
LT
4479
4480 /* Do not overwrite any of the map or rp information
4481 * until we are sure we can commit to a new buffer.
4482 *
4483 * Callers depend upon this behavior and assume that
4484 * we leave everything unchanged if we fail.
4485 */
287be12e 4486 skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
1da177e4
LT
4487 if (skb == NULL)
4488 return -ENOMEM;
4489
1da177e4
LT
4490 skb_reserve(skb, tp->rx_offset);
4491
287be12e 4492 mapping = pci_map_single(tp->pdev, skb->data, skb_size,
1da177e4 4493 PCI_DMA_FROMDEVICE);
a21771dd
MC
4494 if (pci_dma_mapping_error(tp->pdev, mapping)) {
4495 dev_kfree_skb(skb);
4496 return -EIO;
4497 }
1da177e4
LT
4498
4499 map->skb = skb;
4500 pci_unmap_addr_set(map, mapping, mapping);
4501
1da177e4
LT
4502 desc->addr_hi = ((u64)mapping >> 32);
4503 desc->addr_lo = ((u64)mapping & 0xffffffff);
4504
4505 return skb_size;
4506}
4507
4508/* We only need to move over in the address because the other
4509 * members of the RX descriptor are invariant. See notes above
4510 * tg3_alloc_rx_skb for full details.
4511 */
a3896167
MC
4512static void tg3_recycle_rx(struct tg3_napi *tnapi,
4513 struct tg3_rx_prodring_set *dpr,
4514 u32 opaque_key, int src_idx,
4515 u32 dest_idx_unmasked)
1da177e4 4516{
17375d25 4517 struct tg3 *tp = tnapi->tp;
1da177e4
LT
4518 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
4519 struct ring_info *src_map, *dest_map;
a3896167 4520 struct tg3_rx_prodring_set *spr = &tp->prodring[0];
c6cdf436 4521 int dest_idx;
1da177e4
LT
4522
4523 switch (opaque_key) {
4524 case RXD_OPAQUE_RING_STD:
4525 dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
a3896167
MC
4526 dest_desc = &dpr->rx_std[dest_idx];
4527 dest_map = &dpr->rx_std_buffers[dest_idx];
4528 src_desc = &spr->rx_std[src_idx];
4529 src_map = &spr->rx_std_buffers[src_idx];
1da177e4
LT
4530 break;
4531
4532 case RXD_OPAQUE_RING_JUMBO:
4533 dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
a3896167
MC
4534 dest_desc = &dpr->rx_jmb[dest_idx].std;
4535 dest_map = &dpr->rx_jmb_buffers[dest_idx];
4536 src_desc = &spr->rx_jmb[src_idx].std;
4537 src_map = &spr->rx_jmb_buffers[src_idx];
1da177e4
LT
4538 break;
4539
4540 default:
4541 return;
855e1111 4542 }
1da177e4
LT
4543
4544 dest_map->skb = src_map->skb;
4545 pci_unmap_addr_set(dest_map, mapping,
4546 pci_unmap_addr(src_map, mapping));
4547 dest_desc->addr_hi = src_desc->addr_hi;
4548 dest_desc->addr_lo = src_desc->addr_lo;
e92967bf
MC
4549
4550 /* Ensure that the update to the skb happens after the physical
4551 * addresses have been transferred to the new BD location.
4552 */
4553 smp_wmb();
4554
1da177e4
LT
4555 src_map->skb = NULL;
4556}
4557
1da177e4
LT
4558/* The RX ring scheme is composed of multiple rings which post fresh
4559 * buffers to the chip, and one special ring the chip uses to report
4560 * status back to the host.
4561 *
4562 * The special ring reports the status of received packets to the
4563 * host. The chip does not write into the original descriptor the
4564 * RX buffer was obtained from. The chip simply takes the original
4565 * descriptor as provided by the host, updates the status and length
4566 * field, then writes this into the next status ring entry.
4567 *
4568 * Each ring the host uses to post buffers to the chip is described
4569 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
4570 * it is first placed into the on-chip ram. When the packet's length
4571 * is known, it walks down the TG3_BDINFO entries to select the ring.
4572 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
4573 * which is within the range of the new packet's length is chosen.
4574 *
4575 * The "separate ring for rx status" scheme may sound queer, but it makes
4576 * sense from a cache coherency perspective. If only the host writes
4577 * to the buffer post rings, and only the chip writes to the rx status
4578 * rings, then cache lines never move beyond shared-modified state.
4579 * If both the host and chip were to write into the same ring, cache line
4580 * eviction could occur since both entities want it in an exclusive state.
4581 */
17375d25 4582static int tg3_rx(struct tg3_napi *tnapi, int budget)
1da177e4 4583{
17375d25 4584 struct tg3 *tp = tnapi->tp;
f92905de 4585 u32 work_mask, rx_std_posted = 0;
4361935a 4586 u32 std_prod_idx, jmb_prod_idx;
72334482 4587 u32 sw_idx = tnapi->rx_rcb_ptr;
483ba50b 4588 u16 hw_idx;
1da177e4 4589 int received;
b196c7e4 4590 struct tg3_rx_prodring_set *tpr = tnapi->prodring;
1da177e4 4591
8d9d7cfc 4592 hw_idx = *(tnapi->rx_rcb_prod_idx);
1da177e4
LT
4593 /*
4594 * We need to order the read of hw_idx and the read of
4595 * the opaque cookie.
4596 */
4597 rmb();
1da177e4
LT
4598 work_mask = 0;
4599 received = 0;
4361935a
MC
4600 std_prod_idx = tpr->rx_std_prod_idx;
4601 jmb_prod_idx = tpr->rx_jmb_prod_idx;
1da177e4 4602 while (sw_idx != hw_idx && budget > 0) {
afc081f8 4603 struct ring_info *ri;
72334482 4604 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
1da177e4
LT
4605 unsigned int len;
4606 struct sk_buff *skb;
4607 dma_addr_t dma_addr;
4608 u32 opaque_key, desc_idx, *post_ptr;
4609
4610 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
4611 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
4612 if (opaque_key == RXD_OPAQUE_RING_STD) {
b196c7e4 4613 ri = &tp->prodring[0].rx_std_buffers[desc_idx];
21f581a5
MC
4614 dma_addr = pci_unmap_addr(ri, mapping);
4615 skb = ri->skb;
4361935a 4616 post_ptr = &std_prod_idx;
f92905de 4617 rx_std_posted++;
1da177e4 4618 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
b196c7e4 4619 ri = &tp->prodring[0].rx_jmb_buffers[desc_idx];
21f581a5
MC
4620 dma_addr = pci_unmap_addr(ri, mapping);
4621 skb = ri->skb;
4361935a 4622 post_ptr = &jmb_prod_idx;
21f581a5 4623 } else
1da177e4 4624 goto next_pkt_nopost;
1da177e4
LT
4625
4626 work_mask |= opaque_key;
4627
4628 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
4629 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
4630 drop_it:
a3896167 4631 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
4632 desc_idx, *post_ptr);
4633 drop_it_no_recycle:
4634 /* Other statistics kept track of by card. */
4635 tp->net_stats.rx_dropped++;
4636 goto next_pkt;
4637 }
4638
ad829268
MC
4639 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
4640 ETH_FCS_LEN;
1da177e4 4641
8e95a202
JP
4642 if (len > RX_COPY_THRESHOLD &&
4643 tp->rx_offset == NET_IP_ALIGN) {
4644 /* rx_offset will likely not equal NET_IP_ALIGN
4645 * if this is a 5701 card running in PCI-X mode
4646 * [see tg3_get_invariants()]
4647 */
1da177e4
LT
4648 int skb_size;
4649
86b21e59 4650 skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
afc081f8 4651 *post_ptr);
1da177e4
LT
4652 if (skb_size < 0)
4653 goto drop_it;
4654
287be12e 4655 pci_unmap_single(tp->pdev, dma_addr, skb_size,
1da177e4
LT
4656 PCI_DMA_FROMDEVICE);
4657
61e800cf
MC
4658 /* Ensure that the update to the skb happens
4659 * after the usage of the old DMA mapping.
4660 */
4661 smp_wmb();
4662
4663 ri->skb = NULL;
4664
1da177e4
LT
4665 skb_put(skb, len);
4666 } else {
4667 struct sk_buff *copy_skb;
4668
a3896167 4669 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
4670 desc_idx, *post_ptr);
4671
ad829268
MC
4672 copy_skb = netdev_alloc_skb(tp->dev,
4673 len + TG3_RAW_IP_ALIGN);
1da177e4
LT
4674 if (copy_skb == NULL)
4675 goto drop_it_no_recycle;
4676
ad829268 4677 skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
1da177e4
LT
4678 skb_put(copy_skb, len);
4679 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
d626f62b 4680 skb_copy_from_linear_data(skb, copy_skb->data, len);
1da177e4
LT
4681 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
4682
4683 /* We'll reuse the original ring buffer. */
4684 skb = copy_skb;
4685 }
4686
4687 if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
4688 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
4689 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
4690 >> RXD_TCPCSUM_SHIFT) == 0xffff))
4691 skb->ip_summed = CHECKSUM_UNNECESSARY;
4692 else
4693 skb->ip_summed = CHECKSUM_NONE;
4694
4695 skb->protocol = eth_type_trans(skb, tp->dev);
f7b493e0
MC
4696
4697 if (len > (tp->dev->mtu + ETH_HLEN) &&
4698 skb->protocol != htons(ETH_P_8021Q)) {
4699 dev_kfree_skb(skb);
4700 goto next_pkt;
4701 }
4702
1da177e4
LT
4703#if TG3_VLAN_TAG_USED
4704 if (tp->vlgrp != NULL &&
4705 desc->type_flags & RXD_FLAG_VLAN) {
17375d25 4706 vlan_gro_receive(&tnapi->napi, tp->vlgrp,
8ef0442f 4707 desc->err_vlan & RXD_VLAN_MASK, skb);
1da177e4
LT
4708 } else
4709#endif
17375d25 4710 napi_gro_receive(&tnapi->napi, skb);
1da177e4 4711
1da177e4
LT
4712 received++;
4713 budget--;
4714
4715next_pkt:
4716 (*post_ptr)++;
f92905de
MC
4717
4718 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
86cfe4ff
MC
4719 tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
4720 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
4721 tpr->rx_std_prod_idx);
f92905de
MC
4722 work_mask &= ~RXD_OPAQUE_RING_STD;
4723 rx_std_posted = 0;
4724 }
1da177e4 4725next_pkt_nopost:
483ba50b 4726 sw_idx++;
6b31a515 4727 sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
52f6d697
MC
4728
4729 /* Refresh hw_idx to see if there is new work */
4730 if (sw_idx == hw_idx) {
8d9d7cfc 4731 hw_idx = *(tnapi->rx_rcb_prod_idx);
52f6d697
MC
4732 rmb();
4733 }
1da177e4
LT
4734 }
4735
4736 /* ACK the status ring. */
72334482
MC
4737 tnapi->rx_rcb_ptr = sw_idx;
4738 tw32_rx_mbox(tnapi->consmbox, sw_idx);
1da177e4
LT
4739
4740 /* Refill RX ring(s). */
e4af1af9 4741 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
b196c7e4
MC
4742 if (work_mask & RXD_OPAQUE_RING_STD) {
4743 tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
4744 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
4745 tpr->rx_std_prod_idx);
4746 }
4747 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
4748 tpr->rx_jmb_prod_idx = jmb_prod_idx %
4749 TG3_RX_JUMBO_RING_SIZE;
4750 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
4751 tpr->rx_jmb_prod_idx);
4752 }
4753 mmiowb();
4754 } else if (work_mask) {
4755 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
4756 * updated before the producer indices can be updated.
4757 */
4758 smp_wmb();
4759
4361935a 4760 tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
4361935a 4761 tpr->rx_jmb_prod_idx = jmb_prod_idx % TG3_RX_JUMBO_RING_SIZE;
b196c7e4 4762
e4af1af9
MC
4763 if (tnapi != &tp->napi[1])
4764 napi_schedule(&tp->napi[1].napi);
1da177e4 4765 }
1da177e4
LT
4766
4767 return received;
4768}
4769
35f2d7d0 4770static void tg3_poll_link(struct tg3 *tp)
1da177e4 4771{
1da177e4
LT
4772 /* handle link change and other phy events */
4773 if (!(tp->tg3_flags &
4774 (TG3_FLAG_USE_LINKCHG_REG |
4775 TG3_FLAG_POLL_SERDES))) {
35f2d7d0
MC
4776 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
4777
1da177e4
LT
4778 if (sblk->status & SD_STATUS_LINK_CHG) {
4779 sblk->status = SD_STATUS_UPDATED |
35f2d7d0 4780 (sblk->status & ~SD_STATUS_LINK_CHG);
f47c11ee 4781 spin_lock(&tp->lock);
dd477003
MC
4782 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
4783 tw32_f(MAC_STATUS,
4784 (MAC_STATUS_SYNC_CHANGED |
4785 MAC_STATUS_CFG_CHANGED |
4786 MAC_STATUS_MI_COMPLETION |
4787 MAC_STATUS_LNKSTATE_CHANGED));
4788 udelay(40);
4789 } else
4790 tg3_setup_phy(tp, 0);
f47c11ee 4791 spin_unlock(&tp->lock);
1da177e4
LT
4792 }
4793 }
35f2d7d0
MC
4794}
4795
f89f38b8
MC
4796static int tg3_rx_prodring_xfer(struct tg3 *tp,
4797 struct tg3_rx_prodring_set *dpr,
4798 struct tg3_rx_prodring_set *spr)
b196c7e4
MC
4799{
4800 u32 si, di, cpycnt, src_prod_idx;
f89f38b8 4801 int i, err = 0;
b196c7e4
MC
4802
4803 while (1) {
4804 src_prod_idx = spr->rx_std_prod_idx;
4805
4806 /* Make sure updates to the rx_std_buffers[] entries and the
4807 * standard producer index are seen in the correct order.
4808 */
4809 smp_rmb();
4810
4811 if (spr->rx_std_cons_idx == src_prod_idx)
4812 break;
4813
4814 if (spr->rx_std_cons_idx < src_prod_idx)
4815 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
4816 else
4817 cpycnt = TG3_RX_RING_SIZE - spr->rx_std_cons_idx;
4818
4819 cpycnt = min(cpycnt, TG3_RX_RING_SIZE - dpr->rx_std_prod_idx);
4820
4821 si = spr->rx_std_cons_idx;
4822 di = dpr->rx_std_prod_idx;
4823
e92967bf
MC
4824 for (i = di; i < di + cpycnt; i++) {
4825 if (dpr->rx_std_buffers[i].skb) {
4826 cpycnt = i - di;
f89f38b8 4827 err = -ENOSPC;
e92967bf
MC
4828 break;
4829 }
4830 }
4831
4832 if (!cpycnt)
4833 break;
4834
4835 /* Ensure that updates to the rx_std_buffers ring and the
4836 * shadowed hardware producer ring from tg3_recycle_skb() are
4837 * ordered correctly WRT the skb check above.
4838 */
4839 smp_rmb();
4840
b196c7e4
MC
4841 memcpy(&dpr->rx_std_buffers[di],
4842 &spr->rx_std_buffers[si],
4843 cpycnt * sizeof(struct ring_info));
4844
4845 for (i = 0; i < cpycnt; i++, di++, si++) {
4846 struct tg3_rx_buffer_desc *sbd, *dbd;
4847 sbd = &spr->rx_std[si];
4848 dbd = &dpr->rx_std[di];
4849 dbd->addr_hi = sbd->addr_hi;
4850 dbd->addr_lo = sbd->addr_lo;
4851 }
4852
4853 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) %
4854 TG3_RX_RING_SIZE;
4855 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) %
4856 TG3_RX_RING_SIZE;
4857 }
4858
4859 while (1) {
4860 src_prod_idx = spr->rx_jmb_prod_idx;
4861
4862 /* Make sure updates to the rx_jmb_buffers[] entries and
4863 * the jumbo producer index are seen in the correct order.
4864 */
4865 smp_rmb();
4866
4867 if (spr->rx_jmb_cons_idx == src_prod_idx)
4868 break;
4869
4870 if (spr->rx_jmb_cons_idx < src_prod_idx)
4871 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
4872 else
4873 cpycnt = TG3_RX_JUMBO_RING_SIZE - spr->rx_jmb_cons_idx;
4874
4875 cpycnt = min(cpycnt,
4876 TG3_RX_JUMBO_RING_SIZE - dpr->rx_jmb_prod_idx);
4877
4878 si = spr->rx_jmb_cons_idx;
4879 di = dpr->rx_jmb_prod_idx;
4880
e92967bf
MC
4881 for (i = di; i < di + cpycnt; i++) {
4882 if (dpr->rx_jmb_buffers[i].skb) {
4883 cpycnt = i - di;
f89f38b8 4884 err = -ENOSPC;
e92967bf
MC
4885 break;
4886 }
4887 }
4888
4889 if (!cpycnt)
4890 break;
4891
4892 /* Ensure that updates to the rx_jmb_buffers ring and the
4893 * shadowed hardware producer ring from tg3_recycle_skb() are
4894 * ordered correctly WRT the skb check above.
4895 */
4896 smp_rmb();
4897
b196c7e4
MC
4898 memcpy(&dpr->rx_jmb_buffers[di],
4899 &spr->rx_jmb_buffers[si],
4900 cpycnt * sizeof(struct ring_info));
4901
4902 for (i = 0; i < cpycnt; i++, di++, si++) {
4903 struct tg3_rx_buffer_desc *sbd, *dbd;
4904 sbd = &spr->rx_jmb[si].std;
4905 dbd = &dpr->rx_jmb[di].std;
4906 dbd->addr_hi = sbd->addr_hi;
4907 dbd->addr_lo = sbd->addr_lo;
4908 }
4909
4910 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) %
4911 TG3_RX_JUMBO_RING_SIZE;
4912 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) %
4913 TG3_RX_JUMBO_RING_SIZE;
4914 }
f89f38b8
MC
4915
4916 return err;
b196c7e4
MC
4917}
4918
35f2d7d0
MC
4919static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
4920{
4921 struct tg3 *tp = tnapi->tp;
1da177e4
LT
4922
4923 /* run TX completion thread */
f3f3f27e 4924 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
17375d25 4925 tg3_tx(tnapi);
6f535763 4926 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
4fd7ab59 4927 return work_done;
1da177e4
LT
4928 }
4929
1da177e4
LT
4930 /* run RX thread, within the bounds set by NAPI.
4931 * All RX "locking" is done by ensuring outside
bea3348e 4932 * code synchronizes with tg3->napi.poll()
1da177e4 4933 */
8d9d7cfc 4934 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
17375d25 4935 work_done += tg3_rx(tnapi, budget - work_done);
1da177e4 4936
b196c7e4 4937 if ((tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) && tnapi == &tp->napi[1]) {
e4af1af9 4938 struct tg3_rx_prodring_set *dpr = &tp->prodring[0];
f89f38b8 4939 int i, err = 0;
e4af1af9
MC
4940 u32 std_prod_idx = dpr->rx_std_prod_idx;
4941 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
b196c7e4 4942
e4af1af9 4943 for (i = 1; i < tp->irq_cnt; i++)
f89f38b8
MC
4944 err |= tg3_rx_prodring_xfer(tp, dpr,
4945 tp->napi[i].prodring);
b196c7e4
MC
4946
4947 wmb();
4948
e4af1af9
MC
4949 if (std_prod_idx != dpr->rx_std_prod_idx)
4950 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
4951 dpr->rx_std_prod_idx);
b196c7e4 4952
e4af1af9
MC
4953 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
4954 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
4955 dpr->rx_jmb_prod_idx);
b196c7e4
MC
4956
4957 mmiowb();
f89f38b8
MC
4958
4959 if (err)
4960 tw32_f(HOSTCC_MODE, tp->coal_now);
b196c7e4
MC
4961 }
4962
6f535763
DM
4963 return work_done;
4964}
4965
35f2d7d0
MC
4966static int tg3_poll_msix(struct napi_struct *napi, int budget)
4967{
4968 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
4969 struct tg3 *tp = tnapi->tp;
4970 int work_done = 0;
4971 struct tg3_hw_status *sblk = tnapi->hw_status;
4972
4973 while (1) {
4974 work_done = tg3_poll_work(tnapi, work_done, budget);
4975
4976 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
4977 goto tx_recovery;
4978
4979 if (unlikely(work_done >= budget))
4980 break;
4981
c6cdf436 4982 /* tp->last_tag is used in tg3_int_reenable() below
35f2d7d0
MC
4983 * to tell the hw how much work has been processed,
4984 * so we must read it before checking for more work.
4985 */
4986 tnapi->last_tag = sblk->status_tag;
4987 tnapi->last_irq_tag = tnapi->last_tag;
4988 rmb();
4989
4990 /* check for RX/TX work to do */
6d40db7b
MC
4991 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
4992 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
35f2d7d0
MC
4993 napi_complete(napi);
4994 /* Reenable interrupts. */
4995 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
4996 mmiowb();
4997 break;
4998 }
4999 }
5000
5001 return work_done;
5002
5003tx_recovery:
5004 /* work_done is guaranteed to be less than budget. */
5005 napi_complete(napi);
5006 schedule_work(&tp->reset_task);
5007 return work_done;
5008}
5009
6f535763
DM
5010static int tg3_poll(struct napi_struct *napi, int budget)
5011{
8ef0442f
MC
5012 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5013 struct tg3 *tp = tnapi->tp;
6f535763 5014 int work_done = 0;
898a56f8 5015 struct tg3_hw_status *sblk = tnapi->hw_status;
6f535763
DM
5016
5017 while (1) {
35f2d7d0
MC
5018 tg3_poll_link(tp);
5019
17375d25 5020 work_done = tg3_poll_work(tnapi, work_done, budget);
6f535763
DM
5021
5022 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
5023 goto tx_recovery;
5024
5025 if (unlikely(work_done >= budget))
5026 break;
5027
4fd7ab59 5028 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
17375d25 5029 /* tp->last_tag is used in tg3_int_reenable() below
4fd7ab59
MC
5030 * to tell the hw how much work has been processed,
5031 * so we must read it before checking for more work.
5032 */
898a56f8
MC
5033 tnapi->last_tag = sblk->status_tag;
5034 tnapi->last_irq_tag = tnapi->last_tag;
4fd7ab59
MC
5035 rmb();
5036 } else
5037 sblk->status &= ~SD_STATUS_UPDATED;
6f535763 5038
17375d25 5039 if (likely(!tg3_has_work(tnapi))) {
288379f0 5040 napi_complete(napi);
17375d25 5041 tg3_int_reenable(tnapi);
6f535763
DM
5042 break;
5043 }
1da177e4
LT
5044 }
5045
bea3348e 5046 return work_done;
6f535763
DM
5047
5048tx_recovery:
4fd7ab59 5049 /* work_done is guaranteed to be less than budget. */
288379f0 5050 napi_complete(napi);
6f535763 5051 schedule_work(&tp->reset_task);
4fd7ab59 5052 return work_done;
1da177e4
LT
5053}
5054
f47c11ee
DM
5055static void tg3_irq_quiesce(struct tg3 *tp)
5056{
4f125f42
MC
5057 int i;
5058
f47c11ee
DM
5059 BUG_ON(tp->irq_sync);
5060
5061 tp->irq_sync = 1;
5062 smp_mb();
5063
4f125f42
MC
5064 for (i = 0; i < tp->irq_cnt; i++)
5065 synchronize_irq(tp->napi[i].irq_vec);
f47c11ee
DM
5066}
5067
5068static inline int tg3_irq_sync(struct tg3 *tp)
5069{
5070 return tp->irq_sync;
5071}
5072
5073/* Fully shutdown all tg3 driver activity elsewhere in the system.
5074 * If irq_sync is non-zero, then the IRQ handler must be synchronized
5075 * with as well. Most of the time, this is not necessary except when
5076 * shutting down the device.
5077 */
5078static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
5079{
46966545 5080 spin_lock_bh(&tp->lock);
f47c11ee
DM
5081 if (irq_sync)
5082 tg3_irq_quiesce(tp);
f47c11ee
DM
5083}
5084
5085static inline void tg3_full_unlock(struct tg3 *tp)
5086{
f47c11ee
DM
5087 spin_unlock_bh(&tp->lock);
5088}
5089
fcfa0a32
MC
5090/* One-shot MSI handler - Chip automatically disables interrupt
5091 * after sending MSI so driver doesn't have to do it.
5092 */
7d12e780 5093static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
fcfa0a32 5094{
09943a18
MC
5095 struct tg3_napi *tnapi = dev_id;
5096 struct tg3 *tp = tnapi->tp;
fcfa0a32 5097
898a56f8 5098 prefetch(tnapi->hw_status);
0c1d0e2b
MC
5099 if (tnapi->rx_rcb)
5100 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
fcfa0a32
MC
5101
5102 if (likely(!tg3_irq_sync(tp)))
09943a18 5103 napi_schedule(&tnapi->napi);
fcfa0a32
MC
5104
5105 return IRQ_HANDLED;
5106}
5107
88b06bc2
MC
5108/* MSI ISR - No need to check for interrupt sharing and no need to
5109 * flush status block and interrupt mailbox. PCI ordering rules
5110 * guarantee that MSI will arrive after the status block.
5111 */
7d12e780 5112static irqreturn_t tg3_msi(int irq, void *dev_id)
88b06bc2 5113{
09943a18
MC
5114 struct tg3_napi *tnapi = dev_id;
5115 struct tg3 *tp = tnapi->tp;
88b06bc2 5116
898a56f8 5117 prefetch(tnapi->hw_status);
0c1d0e2b
MC
5118 if (tnapi->rx_rcb)
5119 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
88b06bc2 5120 /*
fac9b83e 5121 * Writing any value to intr-mbox-0 clears PCI INTA# and
88b06bc2 5122 * chip-internal interrupt pending events.
fac9b83e 5123 * Writing non-zero to intr-mbox-0 additional tells the
88b06bc2
MC
5124 * NIC to stop sending us irqs, engaging "in-intr-handler"
5125 * event coalescing.
5126 */
5127 tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
61487480 5128 if (likely(!tg3_irq_sync(tp)))
09943a18 5129 napi_schedule(&tnapi->napi);
61487480 5130
88b06bc2
MC
5131 return IRQ_RETVAL(1);
5132}
5133
7d12e780 5134static irqreturn_t tg3_interrupt(int irq, void *dev_id)
1da177e4 5135{
09943a18
MC
5136 struct tg3_napi *tnapi = dev_id;
5137 struct tg3 *tp = tnapi->tp;
898a56f8 5138 struct tg3_hw_status *sblk = tnapi->hw_status;
1da177e4
LT
5139 unsigned int handled = 1;
5140
1da177e4
LT
5141 /* In INTx mode, it is possible for the interrupt to arrive at
5142 * the CPU before the status block posted prior to the interrupt.
5143 * Reading the PCI State register will confirm whether the
5144 * interrupt is ours and will flush the status block.
5145 */
d18edcb2
MC
5146 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
5147 if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
5148 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5149 handled = 0;
f47c11ee 5150 goto out;
fac9b83e 5151 }
d18edcb2
MC
5152 }
5153
5154 /*
5155 * Writing any value to intr-mbox-0 clears PCI INTA# and
5156 * chip-internal interrupt pending events.
5157 * Writing non-zero to intr-mbox-0 additional tells the
5158 * NIC to stop sending us irqs, engaging "in-intr-handler"
5159 * event coalescing.
c04cb347
MC
5160 *
5161 * Flush the mailbox to de-assert the IRQ immediately to prevent
5162 * spurious interrupts. The flush impacts performance but
5163 * excessive spurious interrupts can be worse in some cases.
d18edcb2 5164 */
c04cb347 5165 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
d18edcb2
MC
5166 if (tg3_irq_sync(tp))
5167 goto out;
5168 sblk->status &= ~SD_STATUS_UPDATED;
17375d25 5169 if (likely(tg3_has_work(tnapi))) {
72334482 5170 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
09943a18 5171 napi_schedule(&tnapi->napi);
d18edcb2
MC
5172 } else {
5173 /* No work, shared interrupt perhaps? re-enable
5174 * interrupts, and flush that PCI write
5175 */
5176 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
5177 0x00000000);
fac9b83e 5178 }
f47c11ee 5179out:
fac9b83e
DM
5180 return IRQ_RETVAL(handled);
5181}
5182
7d12e780 5183static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
fac9b83e 5184{
09943a18
MC
5185 struct tg3_napi *tnapi = dev_id;
5186 struct tg3 *tp = tnapi->tp;
898a56f8 5187 struct tg3_hw_status *sblk = tnapi->hw_status;
fac9b83e
DM
5188 unsigned int handled = 1;
5189
fac9b83e
DM
5190 /* In INTx mode, it is possible for the interrupt to arrive at
5191 * the CPU before the status block posted prior to the interrupt.
5192 * Reading the PCI State register will confirm whether the
5193 * interrupt is ours and will flush the status block.
5194 */
898a56f8 5195 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
d18edcb2
MC
5196 if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
5197 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5198 handled = 0;
f47c11ee 5199 goto out;
1da177e4 5200 }
d18edcb2
MC
5201 }
5202
5203 /*
5204 * writing any value to intr-mbox-0 clears PCI INTA# and
5205 * chip-internal interrupt pending events.
5206 * writing non-zero to intr-mbox-0 additional tells the
5207 * NIC to stop sending us irqs, engaging "in-intr-handler"
5208 * event coalescing.
c04cb347
MC
5209 *
5210 * Flush the mailbox to de-assert the IRQ immediately to prevent
5211 * spurious interrupts. The flush impacts performance but
5212 * excessive spurious interrupts can be worse in some cases.
d18edcb2 5213 */
c04cb347 5214 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
624f8e50
MC
5215
5216 /*
5217 * In a shared interrupt configuration, sometimes other devices'
5218 * interrupts will scream. We record the current status tag here
5219 * so that the above check can report that the screaming interrupts
5220 * are unhandled. Eventually they will be silenced.
5221 */
898a56f8 5222 tnapi->last_irq_tag = sblk->status_tag;
624f8e50 5223
d18edcb2
MC
5224 if (tg3_irq_sync(tp))
5225 goto out;
624f8e50 5226
72334482 5227 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
624f8e50 5228
09943a18 5229 napi_schedule(&tnapi->napi);
624f8e50 5230
f47c11ee 5231out:
1da177e4
LT
5232 return IRQ_RETVAL(handled);
5233}
5234
7938109f 5235/* ISR for interrupt test */
7d12e780 5236static irqreturn_t tg3_test_isr(int irq, void *dev_id)
7938109f 5237{
09943a18
MC
5238 struct tg3_napi *tnapi = dev_id;
5239 struct tg3 *tp = tnapi->tp;
898a56f8 5240 struct tg3_hw_status *sblk = tnapi->hw_status;
7938109f 5241
f9804ddb
MC
5242 if ((sblk->status & SD_STATUS_UPDATED) ||
5243 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
b16250e3 5244 tg3_disable_ints(tp);
7938109f
MC
5245 return IRQ_RETVAL(1);
5246 }
5247 return IRQ_RETVAL(0);
5248}
5249
8e7a22e3 5250static int tg3_init_hw(struct tg3 *, int);
944d980e 5251static int tg3_halt(struct tg3 *, int, int);
1da177e4 5252
b9ec6c1b
MC
5253/* Restart hardware after configuration changes, self-test, etc.
5254 * Invoked with tp->lock held.
5255 */
5256static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
78c6146f
ED
5257 __releases(tp->lock)
5258 __acquires(tp->lock)
b9ec6c1b
MC
5259{
5260 int err;
5261
5262 err = tg3_init_hw(tp, reset_phy);
5263 if (err) {
5129c3a3
MC
5264 netdev_err(tp->dev,
5265 "Failed to re-initialize device, aborting\n");
b9ec6c1b
MC
5266 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
5267 tg3_full_unlock(tp);
5268 del_timer_sync(&tp->timer);
5269 tp->irq_sync = 0;
fed97810 5270 tg3_napi_enable(tp);
b9ec6c1b
MC
5271 dev_close(tp->dev);
5272 tg3_full_lock(tp, 0);
5273 }
5274 return err;
5275}
5276
1da177e4
LT
5277#ifdef CONFIG_NET_POLL_CONTROLLER
5278static void tg3_poll_controller(struct net_device *dev)
5279{
4f125f42 5280 int i;
88b06bc2
MC
5281 struct tg3 *tp = netdev_priv(dev);
5282
4f125f42 5283 for (i = 0; i < tp->irq_cnt; i++)
fe234f0e 5284 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
1da177e4
LT
5285}
5286#endif
5287
c4028958 5288static void tg3_reset_task(struct work_struct *work)
1da177e4 5289{
c4028958 5290 struct tg3 *tp = container_of(work, struct tg3, reset_task);
b02fd9e3 5291 int err;
1da177e4
LT
5292 unsigned int restart_timer;
5293
7faa006f 5294 tg3_full_lock(tp, 0);
7faa006f
MC
5295
5296 if (!netif_running(tp->dev)) {
7faa006f
MC
5297 tg3_full_unlock(tp);
5298 return;
5299 }
5300
5301 tg3_full_unlock(tp);
5302
b02fd9e3
MC
5303 tg3_phy_stop(tp);
5304
1da177e4
LT
5305 tg3_netif_stop(tp);
5306
f47c11ee 5307 tg3_full_lock(tp, 1);
1da177e4
LT
5308
5309 restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
5310 tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
5311
df3e6548
MC
5312 if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
5313 tp->write32_tx_mbox = tg3_write32_tx_mbox;
5314 tp->write32_rx_mbox = tg3_write_flush_reg32;
5315 tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
5316 tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
5317 }
5318
944d980e 5319 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
b02fd9e3
MC
5320 err = tg3_init_hw(tp, 1);
5321 if (err)
b9ec6c1b 5322 goto out;
1da177e4
LT
5323
5324 tg3_netif_start(tp);
5325
1da177e4
LT
5326 if (restart_timer)
5327 mod_timer(&tp->timer, jiffies + 1);
7faa006f 5328
b9ec6c1b 5329out:
7faa006f 5330 tg3_full_unlock(tp);
b02fd9e3
MC
5331
5332 if (!err)
5333 tg3_phy_start(tp);
1da177e4
LT
5334}
5335
b0408751
MC
5336static void tg3_dump_short_state(struct tg3 *tp)
5337{
05dbe005
JP
5338 netdev_err(tp->dev, "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
5339 tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
5340 netdev_err(tp->dev, "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
5341 tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
b0408751
MC
5342}
5343
1da177e4
LT
5344static void tg3_tx_timeout(struct net_device *dev)
5345{
5346 struct tg3 *tp = netdev_priv(dev);
5347
b0408751 5348 if (netif_msg_tx_err(tp)) {
05dbe005 5349 netdev_err(dev, "transmit timed out, resetting\n");
b0408751
MC
5350 tg3_dump_short_state(tp);
5351 }
1da177e4
LT
5352
5353 schedule_work(&tp->reset_task);
5354}
5355
c58ec932
MC
5356/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
5357static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
5358{
5359 u32 base = (u32) mapping & 0xffffffff;
5360
5361 return ((base > 0xffffdcc0) &&
5362 (base + len + 8 < base));
5363}
5364
72f2afb8
MC
5365/* Test for DMA addresses > 40-bit */
5366static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
5367 int len)
5368{
5369#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
6728a8e2 5370 if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
50cf156a 5371 return (((u64) mapping + len) > DMA_BIT_MASK(40));
72f2afb8
MC
5372 return 0;
5373#else
5374 return 0;
5375#endif
5376}
5377
f3f3f27e 5378static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
1da177e4 5379
72f2afb8 5380/* Workaround 4GB and 40-bit hardware DMA bugs. */
24f4efd4
MC
5381static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
5382 struct sk_buff *skb, u32 last_plus_one,
5383 u32 *start, u32 base_flags, u32 mss)
1da177e4 5384{
24f4efd4 5385 struct tg3 *tp = tnapi->tp;
41588ba1 5386 struct sk_buff *new_skb;
c58ec932 5387 dma_addr_t new_addr = 0;
1da177e4 5388 u32 entry = *start;
c58ec932 5389 int i, ret = 0;
1da177e4 5390
41588ba1
MC
5391 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
5392 new_skb = skb_copy(skb, GFP_ATOMIC);
5393 else {
5394 int more_headroom = 4 - ((unsigned long)skb->data & 3);
5395
5396 new_skb = skb_copy_expand(skb,
5397 skb_headroom(skb) + more_headroom,
5398 skb_tailroom(skb), GFP_ATOMIC);
5399 }
5400
1da177e4 5401 if (!new_skb) {
c58ec932
MC
5402 ret = -1;
5403 } else {
5404 /* New SKB is guaranteed to be linear. */
5405 entry = *start;
f4188d8a
AD
5406 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
5407 PCI_DMA_TODEVICE);
5408 /* Make sure the mapping succeeded */
5409 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
5410 ret = -1;
5411 dev_kfree_skb(new_skb);
5412 new_skb = NULL;
90079ce8 5413
c58ec932
MC
5414 /* Make sure new skb does not cross any 4G boundaries.
5415 * Drop the packet if it does.
5416 */
f4188d8a
AD
5417 } else if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
5418 tg3_4g_overflow_test(new_addr, new_skb->len)) {
5419 pci_unmap_single(tp->pdev, new_addr, new_skb->len,
5420 PCI_DMA_TODEVICE);
c58ec932
MC
5421 ret = -1;
5422 dev_kfree_skb(new_skb);
5423 new_skb = NULL;
5424 } else {
f3f3f27e 5425 tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
c58ec932
MC
5426 base_flags, 1 | (mss << 1));
5427 *start = NEXT_TX(entry);
5428 }
1da177e4
LT
5429 }
5430
1da177e4
LT
5431 /* Now clean up the sw ring entries. */
5432 i = 0;
5433 while (entry != last_plus_one) {
f4188d8a
AD
5434 int len;
5435
f3f3f27e 5436 if (i == 0)
f4188d8a 5437 len = skb_headlen(skb);
f3f3f27e 5438 else
f4188d8a
AD
5439 len = skb_shinfo(skb)->frags[i-1].size;
5440
5441 pci_unmap_single(tp->pdev,
5442 pci_unmap_addr(&tnapi->tx_buffers[entry],
5443 mapping),
5444 len, PCI_DMA_TODEVICE);
5445 if (i == 0) {
5446 tnapi->tx_buffers[entry].skb = new_skb;
5447 pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
5448 new_addr);
5449 } else {
f3f3f27e 5450 tnapi->tx_buffers[entry].skb = NULL;
f4188d8a 5451 }
1da177e4
LT
5452 entry = NEXT_TX(entry);
5453 i++;
5454 }
5455
5456 dev_kfree_skb(skb);
5457
c58ec932 5458 return ret;
1da177e4
LT
5459}
5460
f3f3f27e 5461static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
1da177e4
LT
5462 dma_addr_t mapping, int len, u32 flags,
5463 u32 mss_and_is_end)
5464{
f3f3f27e 5465 struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
1da177e4
LT
5466 int is_end = (mss_and_is_end & 0x1);
5467 u32 mss = (mss_and_is_end >> 1);
5468 u32 vlan_tag = 0;
5469
5470 if (is_end)
5471 flags |= TXD_FLAG_END;
5472 if (flags & TXD_FLAG_VLAN) {
5473 vlan_tag = flags >> 16;
5474 flags &= 0xffff;
5475 }
5476 vlan_tag |= (mss << TXD_MSS_SHIFT);
5477
5478 txd->addr_hi = ((u64) mapping >> 32);
5479 txd->addr_lo = ((u64) mapping & 0xffffffff);
5480 txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
5481 txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
5482}
5483
5a6f3074 5484/* hard_start_xmit for devices that don't have any bugs and
e849cdc3 5485 * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
5a6f3074 5486 */
61357325
SH
5487static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
5488 struct net_device *dev)
5a6f3074
MC
5489{
5490 struct tg3 *tp = netdev_priv(dev);
5a6f3074 5491 u32 len, entry, base_flags, mss;
90079ce8 5492 dma_addr_t mapping;
fe5f5787
MC
5493 struct tg3_napi *tnapi;
5494 struct netdev_queue *txq;
f4188d8a
AD
5495 unsigned int i, last;
5496
fe5f5787
MC
5497 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
5498 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
19cfaecc 5499 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
fe5f5787 5500 tnapi++;
5a6f3074 5501
00b70504 5502 /* We are running in BH disabled context with netif_tx_lock
bea3348e 5503 * and TX reclaim runs via tp->napi.poll inside of a software
5a6f3074
MC
5504 * interrupt. Furthermore, IRQ processing runs lockless so we have
5505 * no IRQ context deadlocks to worry about either. Rejoice!
5506 */
f3f3f27e 5507 if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
fe5f5787
MC
5508 if (!netif_tx_queue_stopped(txq)) {
5509 netif_tx_stop_queue(txq);
5a6f3074
MC
5510
5511 /* This is a hard error, log it. */
5129c3a3
MC
5512 netdev_err(dev,
5513 "BUG! Tx Ring full when queue awake!\n");
5a6f3074 5514 }
5a6f3074
MC
5515 return NETDEV_TX_BUSY;
5516 }
5517
f3f3f27e 5518 entry = tnapi->tx_prod;
5a6f3074 5519 base_flags = 0;
5a6f3074 5520 mss = 0;
c13e3713 5521 if ((mss = skb_shinfo(skb)->gso_size) != 0) {
5a6f3074 5522 int tcp_opt_len, ip_tcp_len;
f6eb9b1f 5523 u32 hdrlen;
5a6f3074
MC
5524
5525 if (skb_header_cloned(skb) &&
5526 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
5527 dev_kfree_skb(skb);
5528 goto out_unlock;
5529 }
5530
b0026624 5531 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
f6eb9b1f 5532 hdrlen = skb_headlen(skb) - ETH_HLEN;
b0026624 5533 else {
eddc9ec5
ACM
5534 struct iphdr *iph = ip_hdr(skb);
5535
ab6a5bb6 5536 tcp_opt_len = tcp_optlen(skb);
c9bdd4b5 5537 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
b0026624 5538
eddc9ec5
ACM
5539 iph->check = 0;
5540 iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
f6eb9b1f 5541 hdrlen = ip_tcp_len + tcp_opt_len;
b0026624 5542 }
5a6f3074 5543
e849cdc3 5544 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
f6eb9b1f
MC
5545 mss |= (hdrlen & 0xc) << 12;
5546 if (hdrlen & 0x10)
5547 base_flags |= 0x00000010;
5548 base_flags |= (hdrlen & 0x3e0) << 5;
5549 } else
5550 mss |= hdrlen << 9;
5551
5a6f3074
MC
5552 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
5553 TXD_FLAG_CPU_POST_DMA);
5554
aa8223c7 5555 tcp_hdr(skb)->check = 0;
5a6f3074 5556
859a5887 5557 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
5a6f3074 5558 base_flags |= TXD_FLAG_TCPUDP_CSUM;
859a5887
MC
5559 }
5560
5a6f3074
MC
5561#if TG3_VLAN_TAG_USED
5562 if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
5563 base_flags |= (TXD_FLAG_VLAN |
5564 (vlan_tx_tag_get(skb) << 16));
5565#endif
5566
f4188d8a
AD
5567 len = skb_headlen(skb);
5568
5569 /* Queue skb data, a.k.a. the main skb fragment. */
5570 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
5571 if (pci_dma_mapping_error(tp->pdev, mapping)) {
90079ce8
DM
5572 dev_kfree_skb(skb);
5573 goto out_unlock;
5574 }
5575
f3f3f27e 5576 tnapi->tx_buffers[entry].skb = skb;
f4188d8a 5577 pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
fe5f5787 5578
b703df6f 5579 if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
f6eb9b1f
MC
5580 !mss && skb->len > ETH_DATA_LEN)
5581 base_flags |= TXD_FLAG_JMB_PKT;
5582
f3f3f27e 5583 tg3_set_txd(tnapi, entry, mapping, len, base_flags,
5a6f3074
MC
5584 (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
5585
5586 entry = NEXT_TX(entry);
5587
5588 /* Now loop through additional data fragments, and queue them. */
5589 if (skb_shinfo(skb)->nr_frags > 0) {
5a6f3074
MC
5590 last = skb_shinfo(skb)->nr_frags - 1;
5591 for (i = 0; i <= last; i++) {
5592 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5593
5594 len = frag->size;
f4188d8a
AD
5595 mapping = pci_map_page(tp->pdev,
5596 frag->page,
5597 frag->page_offset,
5598 len, PCI_DMA_TODEVICE);
5599 if (pci_dma_mapping_error(tp->pdev, mapping))
5600 goto dma_error;
5601
f3f3f27e 5602 tnapi->tx_buffers[entry].skb = NULL;
f4188d8a
AD
5603 pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
5604 mapping);
5a6f3074 5605
f3f3f27e 5606 tg3_set_txd(tnapi, entry, mapping, len,
5a6f3074
MC
5607 base_flags, (i == last) | (mss << 1));
5608
5609 entry = NEXT_TX(entry);
5610 }
5611 }
5612
5613 /* Packets are ready, update Tx producer idx local and on card. */
f3f3f27e 5614 tw32_tx_mbox(tnapi->prodmbox, entry);
5a6f3074 5615
f3f3f27e
MC
5616 tnapi->tx_prod = entry;
5617 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
fe5f5787 5618 netif_tx_stop_queue(txq);
f3f3f27e 5619 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
fe5f5787 5620 netif_tx_wake_queue(txq);
5a6f3074
MC
5621 }
5622
5623out_unlock:
cdd0db05 5624 mmiowb();
5a6f3074
MC
5625
5626 return NETDEV_TX_OK;
f4188d8a
AD
5627
5628dma_error:
5629 last = i;
5630 entry = tnapi->tx_prod;
5631 tnapi->tx_buffers[entry].skb = NULL;
5632 pci_unmap_single(tp->pdev,
5633 pci_unmap_addr(&tnapi->tx_buffers[entry], mapping),
5634 skb_headlen(skb),
5635 PCI_DMA_TODEVICE);
5636 for (i = 0; i <= last; i++) {
5637 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5638 entry = NEXT_TX(entry);
5639
5640 pci_unmap_page(tp->pdev,
5641 pci_unmap_addr(&tnapi->tx_buffers[entry],
5642 mapping),
5643 frag->size, PCI_DMA_TODEVICE);
5644 }
5645
5646 dev_kfree_skb(skb);
5647 return NETDEV_TX_OK;
5a6f3074
MC
5648}
5649
61357325
SH
5650static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
5651 struct net_device *);
52c0fd83
MC
5652
5653/* Use GSO to workaround a rare TSO bug that may be triggered when the
5654 * TSO header is greater than 80 bytes.
5655 */
5656static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
5657{
5658 struct sk_buff *segs, *nskb;
f3f3f27e 5659 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
52c0fd83
MC
5660
5661 /* Estimate the number of fragments in the worst case */
f3f3f27e 5662 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
52c0fd83 5663 netif_stop_queue(tp->dev);
f3f3f27e 5664 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
7f62ad5d
MC
5665 return NETDEV_TX_BUSY;
5666
5667 netif_wake_queue(tp->dev);
52c0fd83
MC
5668 }
5669
5670 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
801678c5 5671 if (IS_ERR(segs))
52c0fd83
MC
5672 goto tg3_tso_bug_end;
5673
5674 do {
5675 nskb = segs;
5676 segs = segs->next;
5677 nskb->next = NULL;
5678 tg3_start_xmit_dma_bug(nskb, tp->dev);
5679 } while (segs);
5680
5681tg3_tso_bug_end:
5682 dev_kfree_skb(skb);
5683
5684 return NETDEV_TX_OK;
5685}
52c0fd83 5686
5a6f3074
MC
5687/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
5688 * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
5689 */
61357325
SH
5690static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
5691 struct net_device *dev)
1da177e4
LT
5692{
5693 struct tg3 *tp = netdev_priv(dev);
1da177e4
LT
5694 u32 len, entry, base_flags, mss;
5695 int would_hit_hwbug;
90079ce8 5696 dma_addr_t mapping;
24f4efd4
MC
5697 struct tg3_napi *tnapi;
5698 struct netdev_queue *txq;
f4188d8a
AD
5699 unsigned int i, last;
5700
24f4efd4
MC
5701 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
5702 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
19cfaecc 5703 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
24f4efd4 5704 tnapi++;
1da177e4 5705
00b70504 5706 /* We are running in BH disabled context with netif_tx_lock
bea3348e 5707 * and TX reclaim runs via tp->napi.poll inside of a software
f47c11ee
DM
5708 * interrupt. Furthermore, IRQ processing runs lockless so we have
5709 * no IRQ context deadlocks to worry about either. Rejoice!
1da177e4 5710 */
f3f3f27e 5711 if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
24f4efd4
MC
5712 if (!netif_tx_queue_stopped(txq)) {
5713 netif_tx_stop_queue(txq);
1f064a87
SH
5714
5715 /* This is a hard error, log it. */
5129c3a3
MC
5716 netdev_err(dev,
5717 "BUG! Tx Ring full when queue awake!\n");
1f064a87 5718 }
1da177e4
LT
5719 return NETDEV_TX_BUSY;
5720 }
5721
f3f3f27e 5722 entry = tnapi->tx_prod;
1da177e4 5723 base_flags = 0;
84fa7933 5724 if (skb->ip_summed == CHECKSUM_PARTIAL)
1da177e4 5725 base_flags |= TXD_FLAG_TCPUDP_CSUM;
24f4efd4 5726
c13e3713 5727 if ((mss = skb_shinfo(skb)->gso_size) != 0) {
eddc9ec5 5728 struct iphdr *iph;
92c6b8d1 5729 u32 tcp_opt_len, ip_tcp_len, hdr_len;
1da177e4
LT
5730
5731 if (skb_header_cloned(skb) &&
5732 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
5733 dev_kfree_skb(skb);
5734 goto out_unlock;
5735 }
5736
ab6a5bb6 5737 tcp_opt_len = tcp_optlen(skb);
c9bdd4b5 5738 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
1da177e4 5739
52c0fd83
MC
5740 hdr_len = ip_tcp_len + tcp_opt_len;
5741 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
7f62ad5d 5742 (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
52c0fd83
MC
5743 return (tg3_tso_bug(tp, skb));
5744
1da177e4
LT
5745 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
5746 TXD_FLAG_CPU_POST_DMA);
5747
eddc9ec5
ACM
5748 iph = ip_hdr(skb);
5749 iph->check = 0;
5750 iph->tot_len = htons(mss + hdr_len);
1da177e4 5751 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
aa8223c7 5752 tcp_hdr(skb)->check = 0;
1da177e4 5753 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
aa8223c7
ACM
5754 } else
5755 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
5756 iph->daddr, 0,
5757 IPPROTO_TCP,
5758 0);
1da177e4 5759
615774fe
MC
5760 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
5761 mss |= (hdr_len & 0xc) << 12;
5762 if (hdr_len & 0x10)
5763 base_flags |= 0x00000010;
5764 base_flags |= (hdr_len & 0x3e0) << 5;
5765 } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
92c6b8d1
MC
5766 mss |= hdr_len << 9;
5767 else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
5768 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
eddc9ec5 5769 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
5770 int tsflags;
5771
eddc9ec5 5772 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
5773 mss |= (tsflags << 11);
5774 }
5775 } else {
eddc9ec5 5776 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
5777 int tsflags;
5778
eddc9ec5 5779 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
5780 base_flags |= tsflags << 12;
5781 }
5782 }
5783 }
1da177e4
LT
5784#if TG3_VLAN_TAG_USED
5785 if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
5786 base_flags |= (TXD_FLAG_VLAN |
5787 (vlan_tx_tag_get(skb) << 16));
5788#endif
5789
b703df6f 5790 if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
615774fe
MC
5791 !mss && skb->len > ETH_DATA_LEN)
5792 base_flags |= TXD_FLAG_JMB_PKT;
5793
f4188d8a
AD
5794 len = skb_headlen(skb);
5795
5796 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
5797 if (pci_dma_mapping_error(tp->pdev, mapping)) {
90079ce8
DM
5798 dev_kfree_skb(skb);
5799 goto out_unlock;
5800 }
5801
f3f3f27e 5802 tnapi->tx_buffers[entry].skb = skb;
f4188d8a 5803 pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
1da177e4
LT
5804
5805 would_hit_hwbug = 0;
5806
92c6b8d1
MC
5807 if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
5808 would_hit_hwbug = 1;
5809
0e1406dd
MC
5810 if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
5811 tg3_4g_overflow_test(mapping, len))
5812 would_hit_hwbug = 1;
5813
5814 if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
5815 tg3_40bit_overflow_test(tp, mapping, len))
41588ba1 5816 would_hit_hwbug = 1;
0e1406dd
MC
5817
5818 if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
c58ec932 5819 would_hit_hwbug = 1;
1da177e4 5820
f3f3f27e 5821 tg3_set_txd(tnapi, entry, mapping, len, base_flags,
1da177e4
LT
5822 (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
5823
5824 entry = NEXT_TX(entry);
5825
5826 /* Now loop through additional data fragments, and queue them. */
5827 if (skb_shinfo(skb)->nr_frags > 0) {
1da177e4
LT
5828 last = skb_shinfo(skb)->nr_frags - 1;
5829 for (i = 0; i <= last; i++) {
5830 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5831
5832 len = frag->size;
f4188d8a
AD
5833 mapping = pci_map_page(tp->pdev,
5834 frag->page,
5835 frag->page_offset,
5836 len, PCI_DMA_TODEVICE);
1da177e4 5837
f3f3f27e 5838 tnapi->tx_buffers[entry].skb = NULL;
f4188d8a
AD
5839 pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
5840 mapping);
5841 if (pci_dma_mapping_error(tp->pdev, mapping))
5842 goto dma_error;
1da177e4 5843
92c6b8d1
MC
5844 if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
5845 len <= 8)
5846 would_hit_hwbug = 1;
5847
0e1406dd
MC
5848 if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
5849 tg3_4g_overflow_test(mapping, len))
c58ec932 5850 would_hit_hwbug = 1;
1da177e4 5851
0e1406dd
MC
5852 if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
5853 tg3_40bit_overflow_test(tp, mapping, len))
72f2afb8
MC
5854 would_hit_hwbug = 1;
5855
1da177e4 5856 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
f3f3f27e 5857 tg3_set_txd(tnapi, entry, mapping, len,
1da177e4
LT
5858 base_flags, (i == last)|(mss << 1));
5859 else
f3f3f27e 5860 tg3_set_txd(tnapi, entry, mapping, len,
1da177e4
LT
5861 base_flags, (i == last));
5862
5863 entry = NEXT_TX(entry);
5864 }
5865 }
5866
5867 if (would_hit_hwbug) {
5868 u32 last_plus_one = entry;
5869 u32 start;
1da177e4 5870
c58ec932
MC
5871 start = entry - 1 - skb_shinfo(skb)->nr_frags;
5872 start &= (TG3_TX_RING_SIZE - 1);
1da177e4
LT
5873
5874 /* If the workaround fails due to memory/mapping
5875 * failure, silently drop this packet.
5876 */
24f4efd4 5877 if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
c58ec932 5878 &start, base_flags, mss))
1da177e4
LT
5879 goto out_unlock;
5880
5881 entry = start;
5882 }
5883
5884 /* Packets are ready, update Tx producer idx local and on card. */
24f4efd4 5885 tw32_tx_mbox(tnapi->prodmbox, entry);
1da177e4 5886
f3f3f27e
MC
5887 tnapi->tx_prod = entry;
5888 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
24f4efd4 5889 netif_tx_stop_queue(txq);
f3f3f27e 5890 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
24f4efd4 5891 netif_tx_wake_queue(txq);
51b91468 5892 }
1da177e4
LT
5893
5894out_unlock:
cdd0db05 5895 mmiowb();
1da177e4
LT
5896
5897 return NETDEV_TX_OK;
f4188d8a
AD
5898
5899dma_error:
5900 last = i;
5901 entry = tnapi->tx_prod;
5902 tnapi->tx_buffers[entry].skb = NULL;
5903 pci_unmap_single(tp->pdev,
5904 pci_unmap_addr(&tnapi->tx_buffers[entry], mapping),
5905 skb_headlen(skb),
5906 PCI_DMA_TODEVICE);
5907 for (i = 0; i <= last; i++) {
5908 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5909 entry = NEXT_TX(entry);
5910
5911 pci_unmap_page(tp->pdev,
5912 pci_unmap_addr(&tnapi->tx_buffers[entry],
5913 mapping),
5914 frag->size, PCI_DMA_TODEVICE);
5915 }
5916
5917 dev_kfree_skb(skb);
5918 return NETDEV_TX_OK;
1da177e4
LT
5919}
5920
5921static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
5922 int new_mtu)
5923{
5924 dev->mtu = new_mtu;
5925
ef7f5ec0 5926 if (new_mtu > ETH_DATA_LEN) {
a4e2b347 5927 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
ef7f5ec0
MC
5928 tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
5929 ethtool_op_set_tso(dev, 0);
859a5887 5930 } else {
ef7f5ec0 5931 tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
859a5887 5932 }
ef7f5ec0 5933 } else {
a4e2b347 5934 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
ef7f5ec0 5935 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
0f893dc6 5936 tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
ef7f5ec0 5937 }
1da177e4
LT
5938}
5939
5940static int tg3_change_mtu(struct net_device *dev, int new_mtu)
5941{
5942 struct tg3 *tp = netdev_priv(dev);
b9ec6c1b 5943 int err;
1da177e4
LT
5944
5945 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
5946 return -EINVAL;
5947
5948 if (!netif_running(dev)) {
5949 /* We'll just catch it later when the
5950 * device is up'd.
5951 */
5952 tg3_set_mtu(dev, tp, new_mtu);
5953 return 0;
5954 }
5955
b02fd9e3
MC
5956 tg3_phy_stop(tp);
5957
1da177e4 5958 tg3_netif_stop(tp);
f47c11ee
DM
5959
5960 tg3_full_lock(tp, 1);
1da177e4 5961
944d980e 5962 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
5963
5964 tg3_set_mtu(dev, tp, new_mtu);
5965
b9ec6c1b 5966 err = tg3_restart_hw(tp, 0);
1da177e4 5967
b9ec6c1b
MC
5968 if (!err)
5969 tg3_netif_start(tp);
1da177e4 5970
f47c11ee 5971 tg3_full_unlock(tp);
1da177e4 5972
b02fd9e3
MC
5973 if (!err)
5974 tg3_phy_start(tp);
5975
b9ec6c1b 5976 return err;
1da177e4
LT
5977}
5978
21f581a5
MC
5979static void tg3_rx_prodring_free(struct tg3 *tp,
5980 struct tg3_rx_prodring_set *tpr)
1da177e4 5981{
1da177e4
LT
5982 int i;
5983
b196c7e4
MC
5984 if (tpr != &tp->prodring[0]) {
5985 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
5986 i = (i + 1) % TG3_RX_RING_SIZE)
5987 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
5988 tp->rx_pkt_map_sz);
5989
5990 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
5991 for (i = tpr->rx_jmb_cons_idx;
5992 i != tpr->rx_jmb_prod_idx;
5993 i = (i + 1) % TG3_RX_JUMBO_RING_SIZE) {
5994 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
5995 TG3_RX_JMB_MAP_SZ);
5996 }
5997 }
5998
2b2cdb65 5999 return;
b196c7e4 6000 }
1da177e4 6001
2b2cdb65
MC
6002 for (i = 0; i < TG3_RX_RING_SIZE; i++)
6003 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6004 tp->rx_pkt_map_sz);
1da177e4 6005
cf7a7298 6006 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
2b2cdb65
MC
6007 for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++)
6008 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6009 TG3_RX_JMB_MAP_SZ);
1da177e4
LT
6010 }
6011}
6012
c6cdf436 6013/* Initialize rx rings for packet processing.
1da177e4
LT
6014 *
6015 * The chip has been shut down and the driver detached from
6016 * the networking, so no interrupts or new tx packets will
6017 * end up in the driver. tp->{tx,}lock are held and thus
6018 * we may not sleep.
6019 */
21f581a5
MC
6020static int tg3_rx_prodring_alloc(struct tg3 *tp,
6021 struct tg3_rx_prodring_set *tpr)
1da177e4 6022{
287be12e 6023 u32 i, rx_pkt_dma_sz;
1da177e4 6024
b196c7e4
MC
6025 tpr->rx_std_cons_idx = 0;
6026 tpr->rx_std_prod_idx = 0;
6027 tpr->rx_jmb_cons_idx = 0;
6028 tpr->rx_jmb_prod_idx = 0;
6029
2b2cdb65
MC
6030 if (tpr != &tp->prodring[0]) {
6031 memset(&tpr->rx_std_buffers[0], 0, TG3_RX_STD_BUFF_RING_SIZE);
6032 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE)
6033 memset(&tpr->rx_jmb_buffers[0], 0,
6034 TG3_RX_JMB_BUFF_RING_SIZE);
6035 goto done;
6036 }
6037
1da177e4 6038 /* Zero out all descriptors. */
21f581a5 6039 memset(tpr->rx_std, 0, TG3_RX_RING_BYTES);
1da177e4 6040
287be12e 6041 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
a4e2b347 6042 if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
287be12e
MC
6043 tp->dev->mtu > ETH_DATA_LEN)
6044 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
6045 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
7e72aad4 6046
1da177e4
LT
6047 /* Initialize invariants of the rings, we only set this
6048 * stuff once. This works because the card does not
6049 * write into the rx buffer posting rings.
6050 */
6051 for (i = 0; i < TG3_RX_RING_SIZE; i++) {
6052 struct tg3_rx_buffer_desc *rxd;
6053
21f581a5 6054 rxd = &tpr->rx_std[i];
287be12e 6055 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
1da177e4
LT
6056 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
6057 rxd->opaque = (RXD_OPAQUE_RING_STD |
6058 (i << RXD_OPAQUE_INDEX_SHIFT));
6059 }
6060
1da177e4
LT
6061 /* Now allocate fresh SKBs for each rx ring. */
6062 for (i = 0; i < tp->rx_pending; i++) {
86b21e59 6063 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
5129c3a3
MC
6064 netdev_warn(tp->dev,
6065 "Using a smaller RX standard ring. Only "
6066 "%d out of %d buffers were allocated "
6067 "successfully\n", i, tp->rx_pending);
32d8c572 6068 if (i == 0)
cf7a7298 6069 goto initfail;
32d8c572 6070 tp->rx_pending = i;
1da177e4 6071 break;
32d8c572 6072 }
1da177e4
LT
6073 }
6074
cf7a7298
MC
6075 if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE))
6076 goto done;
6077
21f581a5 6078 memset(tpr->rx_jmb, 0, TG3_RX_JUMBO_RING_BYTES);
cf7a7298 6079
0d86df80
MC
6080 if (!(tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE))
6081 goto done;
cf7a7298 6082
0d86df80
MC
6083 for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
6084 struct tg3_rx_buffer_desc *rxd;
6085
6086 rxd = &tpr->rx_jmb[i].std;
6087 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
6088 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
6089 RXD_FLAG_JUMBO;
6090 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
6091 (i << RXD_OPAQUE_INDEX_SHIFT));
6092 }
6093
6094 for (i = 0; i < tp->rx_jumbo_pending; i++) {
6095 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
5129c3a3
MC
6096 netdev_warn(tp->dev,
6097 "Using a smaller RX jumbo ring. Only %d "
6098 "out of %d buffers were allocated "
6099 "successfully\n", i, tp->rx_jumbo_pending);
0d86df80
MC
6100 if (i == 0)
6101 goto initfail;
6102 tp->rx_jumbo_pending = i;
6103 break;
1da177e4
LT
6104 }
6105 }
cf7a7298
MC
6106
6107done:
32d8c572 6108 return 0;
cf7a7298
MC
6109
6110initfail:
21f581a5 6111 tg3_rx_prodring_free(tp, tpr);
cf7a7298 6112 return -ENOMEM;
1da177e4
LT
6113}
6114
21f581a5
MC
6115static void tg3_rx_prodring_fini(struct tg3 *tp,
6116 struct tg3_rx_prodring_set *tpr)
1da177e4 6117{
21f581a5
MC
6118 kfree(tpr->rx_std_buffers);
6119 tpr->rx_std_buffers = NULL;
6120 kfree(tpr->rx_jmb_buffers);
6121 tpr->rx_jmb_buffers = NULL;
6122 if (tpr->rx_std) {
1da177e4 6123 pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
21f581a5
MC
6124 tpr->rx_std, tpr->rx_std_mapping);
6125 tpr->rx_std = NULL;
1da177e4 6126 }
21f581a5 6127 if (tpr->rx_jmb) {
1da177e4 6128 pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
21f581a5
MC
6129 tpr->rx_jmb, tpr->rx_jmb_mapping);
6130 tpr->rx_jmb = NULL;
1da177e4 6131 }
cf7a7298
MC
6132}
6133
21f581a5
MC
6134static int tg3_rx_prodring_init(struct tg3 *tp,
6135 struct tg3_rx_prodring_set *tpr)
cf7a7298 6136{
2b2cdb65 6137 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE, GFP_KERNEL);
21f581a5 6138 if (!tpr->rx_std_buffers)
cf7a7298
MC
6139 return -ENOMEM;
6140
21f581a5
MC
6141 tpr->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
6142 &tpr->rx_std_mapping);
6143 if (!tpr->rx_std)
cf7a7298
MC
6144 goto err_out;
6145
6146 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
2b2cdb65 6147 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE,
21f581a5
MC
6148 GFP_KERNEL);
6149 if (!tpr->rx_jmb_buffers)
cf7a7298
MC
6150 goto err_out;
6151
21f581a5
MC
6152 tpr->rx_jmb = pci_alloc_consistent(tp->pdev,
6153 TG3_RX_JUMBO_RING_BYTES,
6154 &tpr->rx_jmb_mapping);
6155 if (!tpr->rx_jmb)
cf7a7298
MC
6156 goto err_out;
6157 }
6158
6159 return 0;
6160
6161err_out:
21f581a5 6162 tg3_rx_prodring_fini(tp, tpr);
cf7a7298
MC
6163 return -ENOMEM;
6164}
6165
6166/* Free up pending packets in all rx/tx rings.
6167 *
6168 * The chip has been shut down and the driver detached from
6169 * the networking, so no interrupts or new tx packets will
6170 * end up in the driver. tp->{tx,}lock is not held and we are not
6171 * in an interrupt context and thus may sleep.
6172 */
6173static void tg3_free_rings(struct tg3 *tp)
6174{
f77a6a8e 6175 int i, j;
cf7a7298 6176
f77a6a8e
MC
6177 for (j = 0; j < tp->irq_cnt; j++) {
6178 struct tg3_napi *tnapi = &tp->napi[j];
cf7a7298 6179
0c1d0e2b
MC
6180 if (!tnapi->tx_buffers)
6181 continue;
6182
f77a6a8e 6183 for (i = 0; i < TG3_TX_RING_SIZE; ) {
f4188d8a 6184 struct ring_info *txp;
f77a6a8e 6185 struct sk_buff *skb;
f4188d8a 6186 unsigned int k;
cf7a7298 6187
f77a6a8e
MC
6188 txp = &tnapi->tx_buffers[i];
6189 skb = txp->skb;
cf7a7298 6190
f77a6a8e
MC
6191 if (skb == NULL) {
6192 i++;
6193 continue;
6194 }
cf7a7298 6195
f4188d8a
AD
6196 pci_unmap_single(tp->pdev,
6197 pci_unmap_addr(txp, mapping),
6198 skb_headlen(skb),
6199 PCI_DMA_TODEVICE);
f77a6a8e 6200 txp->skb = NULL;
cf7a7298 6201
f4188d8a
AD
6202 i++;
6203
6204 for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
6205 txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
6206 pci_unmap_page(tp->pdev,
6207 pci_unmap_addr(txp, mapping),
6208 skb_shinfo(skb)->frags[k].size,
6209 PCI_DMA_TODEVICE);
6210 i++;
6211 }
f77a6a8e
MC
6212
6213 dev_kfree_skb_any(skb);
6214 }
cf7a7298 6215
e4af1af9 6216 tg3_rx_prodring_free(tp, &tp->prodring[j]);
2b2cdb65 6217 }
cf7a7298
MC
6218}
6219
6220/* Initialize tx/rx rings for packet processing.
6221 *
6222 * The chip has been shut down and the driver detached from
6223 * the networking, so no interrupts or new tx packets will
6224 * end up in the driver. tp->{tx,}lock are held and thus
6225 * we may not sleep.
6226 */
6227static int tg3_init_rings(struct tg3 *tp)
6228{
f77a6a8e 6229 int i;
72334482 6230
cf7a7298
MC
6231 /* Free up all the SKBs. */
6232 tg3_free_rings(tp);
6233
f77a6a8e
MC
6234 for (i = 0; i < tp->irq_cnt; i++) {
6235 struct tg3_napi *tnapi = &tp->napi[i];
6236
6237 tnapi->last_tag = 0;
6238 tnapi->last_irq_tag = 0;
6239 tnapi->hw_status->status = 0;
6240 tnapi->hw_status->status_tag = 0;
6241 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
cf7a7298 6242
f77a6a8e
MC
6243 tnapi->tx_prod = 0;
6244 tnapi->tx_cons = 0;
0c1d0e2b
MC
6245 if (tnapi->tx_ring)
6246 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
f77a6a8e
MC
6247
6248 tnapi->rx_rcb_ptr = 0;
0c1d0e2b
MC
6249 if (tnapi->rx_rcb)
6250 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
2b2cdb65 6251
e4af1af9
MC
6252 if (tg3_rx_prodring_alloc(tp, &tp->prodring[i])) {
6253 tg3_free_rings(tp);
2b2cdb65 6254 return -ENOMEM;
e4af1af9 6255 }
f77a6a8e 6256 }
72334482 6257
2b2cdb65 6258 return 0;
cf7a7298
MC
6259}
6260
6261/*
6262 * Must not be invoked with interrupt sources disabled and
6263 * the hardware shutdown down.
6264 */
6265static void tg3_free_consistent(struct tg3 *tp)
6266{
f77a6a8e 6267 int i;
898a56f8 6268
f77a6a8e
MC
6269 for (i = 0; i < tp->irq_cnt; i++) {
6270 struct tg3_napi *tnapi = &tp->napi[i];
6271
6272 if (tnapi->tx_ring) {
6273 pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
6274 tnapi->tx_ring, tnapi->tx_desc_mapping);
6275 tnapi->tx_ring = NULL;
6276 }
6277
6278 kfree(tnapi->tx_buffers);
6279 tnapi->tx_buffers = NULL;
6280
6281 if (tnapi->rx_rcb) {
6282 pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
6283 tnapi->rx_rcb,
6284 tnapi->rx_rcb_mapping);
6285 tnapi->rx_rcb = NULL;
6286 }
6287
6288 if (tnapi->hw_status) {
6289 pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
6290 tnapi->hw_status,
6291 tnapi->status_mapping);
6292 tnapi->hw_status = NULL;
6293 }
1da177e4 6294 }
f77a6a8e 6295
1da177e4
LT
6296 if (tp->hw_stats) {
6297 pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
6298 tp->hw_stats, tp->stats_mapping);
6299 tp->hw_stats = NULL;
6300 }
f77a6a8e 6301
e4af1af9 6302 for (i = 0; i < tp->irq_cnt; i++)
2b2cdb65 6303 tg3_rx_prodring_fini(tp, &tp->prodring[i]);
1da177e4
LT
6304}
6305
6306/*
6307 * Must not be invoked with interrupt sources disabled and
6308 * the hardware shutdown down. Can sleep.
6309 */
6310static int tg3_alloc_consistent(struct tg3 *tp)
6311{
f77a6a8e 6312 int i;
898a56f8 6313
e4af1af9 6314 for (i = 0; i < tp->irq_cnt; i++) {
2b2cdb65
MC
6315 if (tg3_rx_prodring_init(tp, &tp->prodring[i]))
6316 goto err_out;
6317 }
1da177e4 6318
f77a6a8e
MC
6319 tp->hw_stats = pci_alloc_consistent(tp->pdev,
6320 sizeof(struct tg3_hw_stats),
6321 &tp->stats_mapping);
6322 if (!tp->hw_stats)
1da177e4
LT
6323 goto err_out;
6324
f77a6a8e 6325 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
1da177e4 6326
f77a6a8e
MC
6327 for (i = 0; i < tp->irq_cnt; i++) {
6328 struct tg3_napi *tnapi = &tp->napi[i];
8d9d7cfc 6329 struct tg3_hw_status *sblk;
1da177e4 6330
f77a6a8e
MC
6331 tnapi->hw_status = pci_alloc_consistent(tp->pdev,
6332 TG3_HW_STATUS_SIZE,
6333 &tnapi->status_mapping);
6334 if (!tnapi->hw_status)
6335 goto err_out;
898a56f8 6336
f77a6a8e 6337 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8d9d7cfc
MC
6338 sblk = tnapi->hw_status;
6339
19cfaecc
MC
6340 /* If multivector TSS is enabled, vector 0 does not handle
6341 * tx interrupts. Don't allocate any resources for it.
6342 */
6343 if ((!i && !(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) ||
6344 (i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))) {
6345 tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
6346 TG3_TX_RING_SIZE,
6347 GFP_KERNEL);
6348 if (!tnapi->tx_buffers)
6349 goto err_out;
6350
6351 tnapi->tx_ring = pci_alloc_consistent(tp->pdev,
6352 TG3_TX_RING_BYTES,
6353 &tnapi->tx_desc_mapping);
6354 if (!tnapi->tx_ring)
6355 goto err_out;
6356 }
6357
8d9d7cfc
MC
6358 /*
6359 * When RSS is enabled, the status block format changes
6360 * slightly. The "rx_jumbo_consumer", "reserved",
6361 * and "rx_mini_consumer" members get mapped to the
6362 * other three rx return ring producer indexes.
6363 */
6364 switch (i) {
6365 default:
6366 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
6367 break;
6368 case 2:
6369 tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
6370 break;
6371 case 3:
6372 tnapi->rx_rcb_prod_idx = &sblk->reserved;
6373 break;
6374 case 4:
6375 tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
6376 break;
6377 }
72334482 6378
e4af1af9 6379 tnapi->prodring = &tp->prodring[i];
b196c7e4 6380
0c1d0e2b
MC
6381 /*
6382 * If multivector RSS is enabled, vector 0 does not handle
6383 * rx or tx interrupts. Don't allocate any resources for it.
6384 */
6385 if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
6386 continue;
6387
f77a6a8e
MC
6388 tnapi->rx_rcb = pci_alloc_consistent(tp->pdev,
6389 TG3_RX_RCB_RING_BYTES(tp),
6390 &tnapi->rx_rcb_mapping);
6391 if (!tnapi->rx_rcb)
6392 goto err_out;
72334482 6393
f77a6a8e 6394 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
f77a6a8e 6395 }
1da177e4
LT
6396
6397 return 0;
6398
6399err_out:
6400 tg3_free_consistent(tp);
6401 return -ENOMEM;
6402}
6403
6404#define MAX_WAIT_CNT 1000
6405
6406/* To stop a block, clear the enable bit and poll till it
6407 * clears. tp->lock is held.
6408 */
b3b7d6be 6409static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
1da177e4
LT
6410{
6411 unsigned int i;
6412 u32 val;
6413
6414 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
6415 switch (ofs) {
6416 case RCVLSC_MODE:
6417 case DMAC_MODE:
6418 case MBFREE_MODE:
6419 case BUFMGR_MODE:
6420 case MEMARB_MODE:
6421 /* We can't enable/disable these bits of the
6422 * 5705/5750, just say success.
6423 */
6424 return 0;
6425
6426 default:
6427 break;
855e1111 6428 }
1da177e4
LT
6429 }
6430
6431 val = tr32(ofs);
6432 val &= ~enable_bit;
6433 tw32_f(ofs, val);
6434
6435 for (i = 0; i < MAX_WAIT_CNT; i++) {
6436 udelay(100);
6437 val = tr32(ofs);
6438 if ((val & enable_bit) == 0)
6439 break;
6440 }
6441
b3b7d6be 6442 if (i == MAX_WAIT_CNT && !silent) {
2445e461
MC
6443 dev_err(&tp->pdev->dev,
6444 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
6445 ofs, enable_bit);
1da177e4
LT
6446 return -ENODEV;
6447 }
6448
6449 return 0;
6450}
6451
6452/* tp->lock is held. */
b3b7d6be 6453static int tg3_abort_hw(struct tg3 *tp, int silent)
1da177e4
LT
6454{
6455 int i, err;
6456
6457 tg3_disable_ints(tp);
6458
6459 tp->rx_mode &= ~RX_MODE_ENABLE;
6460 tw32_f(MAC_RX_MODE, tp->rx_mode);
6461 udelay(10);
6462
b3b7d6be
DM
6463 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
6464 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
6465 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
6466 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
6467 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
6468 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
6469
6470 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
6471 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
6472 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
6473 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
6474 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
6475 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
6476 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
1da177e4
LT
6477
6478 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
6479 tw32_f(MAC_MODE, tp->mac_mode);
6480 udelay(40);
6481
6482 tp->tx_mode &= ~TX_MODE_ENABLE;
6483 tw32_f(MAC_TX_MODE, tp->tx_mode);
6484
6485 for (i = 0; i < MAX_WAIT_CNT; i++) {
6486 udelay(100);
6487 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
6488 break;
6489 }
6490 if (i >= MAX_WAIT_CNT) {
ab96b241
MC
6491 dev_err(&tp->pdev->dev,
6492 "%s timed out, TX_MODE_ENABLE will not clear "
6493 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
e6de8ad1 6494 err |= -ENODEV;
1da177e4
LT
6495 }
6496
e6de8ad1 6497 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
b3b7d6be
DM
6498 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
6499 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
1da177e4
LT
6500
6501 tw32(FTQ_RESET, 0xffffffff);
6502 tw32(FTQ_RESET, 0x00000000);
6503
b3b7d6be
DM
6504 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
6505 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
1da177e4 6506
f77a6a8e
MC
6507 for (i = 0; i < tp->irq_cnt; i++) {
6508 struct tg3_napi *tnapi = &tp->napi[i];
6509 if (tnapi->hw_status)
6510 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
6511 }
1da177e4
LT
6512 if (tp->hw_stats)
6513 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
6514
1da177e4
LT
6515 return err;
6516}
6517
0d3031d9
MC
6518static void tg3_ape_send_event(struct tg3 *tp, u32 event)
6519{
6520 int i;
6521 u32 apedata;
6522
6523 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
6524 if (apedata != APE_SEG_SIG_MAGIC)
6525 return;
6526
6527 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
731fd79c 6528 if (!(apedata & APE_FW_STATUS_READY))
0d3031d9
MC
6529 return;
6530
6531 /* Wait for up to 1 millisecond for APE to service previous event. */
6532 for (i = 0; i < 10; i++) {
6533 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
6534 return;
6535
6536 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
6537
6538 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6539 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
6540 event | APE_EVENT_STATUS_EVENT_PENDING);
6541
6542 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
6543
6544 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6545 break;
6546
6547 udelay(100);
6548 }
6549
6550 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6551 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
6552}
6553
6554static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
6555{
6556 u32 event;
6557 u32 apedata;
6558
6559 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
6560 return;
6561
6562 switch (kind) {
33f401ae
MC
6563 case RESET_KIND_INIT:
6564 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
6565 APE_HOST_SEG_SIG_MAGIC);
6566 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
6567 APE_HOST_SEG_LEN_MAGIC);
6568 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
6569 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
6570 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
6571 APE_HOST_DRIVER_ID_MAGIC);
6572 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
6573 APE_HOST_BEHAV_NO_PHYLOCK);
6574
6575 event = APE_EVENT_STATUS_STATE_START;
6576 break;
6577 case RESET_KIND_SHUTDOWN:
6578 /* With the interface we are currently using,
6579 * APE does not track driver state. Wiping
6580 * out the HOST SEGMENT SIGNATURE forces
6581 * the APE to assume OS absent status.
6582 */
6583 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
b2aee154 6584
33f401ae
MC
6585 event = APE_EVENT_STATUS_STATE_UNLOAD;
6586 break;
6587 case RESET_KIND_SUSPEND:
6588 event = APE_EVENT_STATUS_STATE_SUSPEND;
6589 break;
6590 default:
6591 return;
0d3031d9
MC
6592 }
6593
6594 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
6595
6596 tg3_ape_send_event(tp, event);
6597}
6598
1da177e4
LT
6599/* tp->lock is held. */
6600static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
6601{
f49639e6
DM
6602 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
6603 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1da177e4
LT
6604
6605 if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
6606 switch (kind) {
6607 case RESET_KIND_INIT:
6608 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6609 DRV_STATE_START);
6610 break;
6611
6612 case RESET_KIND_SHUTDOWN:
6613 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6614 DRV_STATE_UNLOAD);
6615 break;
6616
6617 case RESET_KIND_SUSPEND:
6618 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6619 DRV_STATE_SUSPEND);
6620 break;
6621
6622 default:
6623 break;
855e1111 6624 }
1da177e4 6625 }
0d3031d9
MC
6626
6627 if (kind == RESET_KIND_INIT ||
6628 kind == RESET_KIND_SUSPEND)
6629 tg3_ape_driver_state_change(tp, kind);
1da177e4
LT
6630}
6631
6632/* tp->lock is held. */
6633static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
6634{
6635 if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
6636 switch (kind) {
6637 case RESET_KIND_INIT:
6638 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6639 DRV_STATE_START_DONE);
6640 break;
6641
6642 case RESET_KIND_SHUTDOWN:
6643 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6644 DRV_STATE_UNLOAD_DONE);
6645 break;
6646
6647 default:
6648 break;
855e1111 6649 }
1da177e4 6650 }
0d3031d9
MC
6651
6652 if (kind == RESET_KIND_SHUTDOWN)
6653 tg3_ape_driver_state_change(tp, kind);
1da177e4
LT
6654}
6655
6656/* tp->lock is held. */
6657static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
6658{
6659 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
6660 switch (kind) {
6661 case RESET_KIND_INIT:
6662 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6663 DRV_STATE_START);
6664 break;
6665
6666 case RESET_KIND_SHUTDOWN:
6667 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6668 DRV_STATE_UNLOAD);
6669 break;
6670
6671 case RESET_KIND_SUSPEND:
6672 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6673 DRV_STATE_SUSPEND);
6674 break;
6675
6676 default:
6677 break;
855e1111 6678 }
1da177e4
LT
6679 }
6680}
6681
7a6f4369
MC
6682static int tg3_poll_fw(struct tg3 *tp)
6683{
6684 int i;
6685 u32 val;
6686
b5d3772c 6687 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
0ccead18
GZ
6688 /* Wait up to 20ms for init done. */
6689 for (i = 0; i < 200; i++) {
b5d3772c
MC
6690 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
6691 return 0;
0ccead18 6692 udelay(100);
b5d3772c
MC
6693 }
6694 return -ENODEV;
6695 }
6696
7a6f4369
MC
6697 /* Wait for firmware initialization to complete. */
6698 for (i = 0; i < 100000; i++) {
6699 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
6700 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
6701 break;
6702 udelay(10);
6703 }
6704
6705 /* Chip might not be fitted with firmware. Some Sun onboard
6706 * parts are configured like that. So don't signal the timeout
6707 * of the above loop as an error, but do report the lack of
6708 * running firmware once.
6709 */
6710 if (i >= 100000 &&
6711 !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
6712 tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
6713
05dbe005 6714 netdev_info(tp->dev, "No firmware running\n");
7a6f4369
MC
6715 }
6716
6b10c165
MC
6717 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
6718 /* The 57765 A0 needs a little more
6719 * time to do some important work.
6720 */
6721 mdelay(10);
6722 }
6723
7a6f4369
MC
6724 return 0;
6725}
6726
ee6a99b5
MC
6727/* Save PCI command register before chip reset */
6728static void tg3_save_pci_state(struct tg3 *tp)
6729{
8a6eac90 6730 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
ee6a99b5
MC
6731}
6732
6733/* Restore PCI state after chip reset */
6734static void tg3_restore_pci_state(struct tg3 *tp)
6735{
6736 u32 val;
6737
6738 /* Re-enable indirect register accesses. */
6739 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
6740 tp->misc_host_ctrl);
6741
6742 /* Set MAX PCI retry to zero. */
6743 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
6744 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
6745 (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
6746 val |= PCISTATE_RETRY_SAME_DMA;
0d3031d9
MC
6747 /* Allow reads and writes to the APE register and memory space. */
6748 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
6749 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
6750 PCISTATE_ALLOW_APE_SHMEM_WR;
ee6a99b5
MC
6751 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
6752
8a6eac90 6753 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
ee6a99b5 6754
fcb389df
MC
6755 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
6756 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
6757 pcie_set_readrq(tp->pdev, 4096);
6758 else {
6759 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
6760 tp->pci_cacheline_sz);
6761 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
6762 tp->pci_lat_timer);
6763 }
114342f2 6764 }
5f5c51e3 6765
ee6a99b5 6766 /* Make sure PCI-X relaxed ordering bit is clear. */
52f4490c 6767 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
9974a356
MC
6768 u16 pcix_cmd;
6769
6770 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
6771 &pcix_cmd);
6772 pcix_cmd &= ~PCI_X_CMD_ERO;
6773 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
6774 pcix_cmd);
6775 }
ee6a99b5
MC
6776
6777 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
ee6a99b5
MC
6778
6779 /* Chip reset on 5780 will reset MSI enable bit,
6780 * so need to restore it.
6781 */
6782 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
6783 u16 ctrl;
6784
6785 pci_read_config_word(tp->pdev,
6786 tp->msi_cap + PCI_MSI_FLAGS,
6787 &ctrl);
6788 pci_write_config_word(tp->pdev,
6789 tp->msi_cap + PCI_MSI_FLAGS,
6790 ctrl | PCI_MSI_FLAGS_ENABLE);
6791 val = tr32(MSGINT_MODE);
6792 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
6793 }
6794 }
6795}
6796
1da177e4
LT
6797static void tg3_stop_fw(struct tg3 *);
6798
6799/* tp->lock is held. */
6800static int tg3_chip_reset(struct tg3 *tp)
6801{
6802 u32 val;
1ee582d8 6803 void (*write_op)(struct tg3 *, u32, u32);
4f125f42 6804 int i, err;
1da177e4 6805
f49639e6
DM
6806 tg3_nvram_lock(tp);
6807
77b483f1
MC
6808 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
6809
f49639e6
DM
6810 /* No matching tg3_nvram_unlock() after this because
6811 * chip reset below will undo the nvram lock.
6812 */
6813 tp->nvram_lock_cnt = 0;
1da177e4 6814
ee6a99b5
MC
6815 /* GRC_MISC_CFG core clock reset will clear the memory
6816 * enable bit in PCI register 4 and the MSI enable bit
6817 * on some chips, so we save relevant registers here.
6818 */
6819 tg3_save_pci_state(tp);
6820
d9ab5ad1 6821 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
321d32a0 6822 (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
d9ab5ad1
MC
6823 tw32(GRC_FASTBOOT_PC, 0);
6824
1da177e4
LT
6825 /*
6826 * We must avoid the readl() that normally takes place.
6827 * It locks machines, causes machine checks, and other
6828 * fun things. So, temporarily disable the 5701
6829 * hardware workaround, while we do the reset.
6830 */
1ee582d8
MC
6831 write_op = tp->write32;
6832 if (write_op == tg3_write_flush_reg32)
6833 tp->write32 = tg3_write32;
1da177e4 6834
d18edcb2
MC
6835 /* Prevent the irq handler from reading or writing PCI registers
6836 * during chip reset when the memory enable bit in the PCI command
6837 * register may be cleared. The chip does not generate interrupt
6838 * at this time, but the irq handler may still be called due to irq
6839 * sharing or irqpoll.
6840 */
6841 tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
f77a6a8e
MC
6842 for (i = 0; i < tp->irq_cnt; i++) {
6843 struct tg3_napi *tnapi = &tp->napi[i];
6844 if (tnapi->hw_status) {
6845 tnapi->hw_status->status = 0;
6846 tnapi->hw_status->status_tag = 0;
6847 }
6848 tnapi->last_tag = 0;
6849 tnapi->last_irq_tag = 0;
b8fa2f3a 6850 }
d18edcb2 6851 smp_mb();
4f125f42
MC
6852
6853 for (i = 0; i < tp->irq_cnt; i++)
6854 synchronize_irq(tp->napi[i].irq_vec);
d18edcb2 6855
255ca311
MC
6856 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
6857 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
6858 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
6859 }
6860
1da177e4
LT
6861 /* do the reset */
6862 val = GRC_MISC_CFG_CORECLK_RESET;
6863
6864 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
6865 if (tr32(0x7e2c) == 0x60) {
6866 tw32(0x7e2c, 0x20);
6867 }
6868 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
6869 tw32(GRC_MISC_CFG, (1 << 29));
6870 val |= (1 << 29);
6871 }
6872 }
6873
b5d3772c
MC
6874 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
6875 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
6876 tw32(GRC_VCPU_EXT_CTRL,
6877 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
6878 }
6879
1da177e4
LT
6880 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
6881 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
6882 tw32(GRC_MISC_CFG, val);
6883
1ee582d8
MC
6884 /* restore 5701 hardware bug workaround write method */
6885 tp->write32 = write_op;
1da177e4
LT
6886
6887 /* Unfortunately, we have to delay before the PCI read back.
6888 * Some 575X chips even will not respond to a PCI cfg access
6889 * when the reset command is given to the chip.
6890 *
6891 * How do these hardware designers expect things to work
6892 * properly if the PCI write is posted for a long period
6893 * of time? It is always necessary to have some method by
6894 * which a register read back can occur to push the write
6895 * out which does the reset.
6896 *
6897 * For most tg3 variants the trick below was working.
6898 * Ho hum...
6899 */
6900 udelay(120);
6901
6902 /* Flush PCI posted writes. The normal MMIO registers
6903 * are inaccessible at this time so this is the only
6904 * way to make this reliably (actually, this is no longer
6905 * the case, see above). I tried to use indirect
6906 * register read/write but this upset some 5701 variants.
6907 */
6908 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
6909
6910 udelay(120);
6911
5e7dfd0f 6912 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
e7126997
MC
6913 u16 val16;
6914
1da177e4
LT
6915 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
6916 int i;
6917 u32 cfg_val;
6918
6919 /* Wait for link training to complete. */
6920 for (i = 0; i < 5000; i++)
6921 udelay(100);
6922
6923 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
6924 pci_write_config_dword(tp->pdev, 0xc4,
6925 cfg_val | (1 << 15));
6926 }
5e7dfd0f 6927
e7126997
MC
6928 /* Clear the "no snoop" and "relaxed ordering" bits. */
6929 pci_read_config_word(tp->pdev,
6930 tp->pcie_cap + PCI_EXP_DEVCTL,
6931 &val16);
6932 val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
6933 PCI_EXP_DEVCTL_NOSNOOP_EN);
6934 /*
6935 * Older PCIe devices only support the 128 byte
6936 * MPS setting. Enforce the restriction.
5e7dfd0f 6937 */
e7126997
MC
6938 if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
6939 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784))
6940 val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
5e7dfd0f
MC
6941 pci_write_config_word(tp->pdev,
6942 tp->pcie_cap + PCI_EXP_DEVCTL,
e7126997 6943 val16);
5e7dfd0f
MC
6944
6945 pcie_set_readrq(tp->pdev, 4096);
6946
6947 /* Clear error status */
6948 pci_write_config_word(tp->pdev,
6949 tp->pcie_cap + PCI_EXP_DEVSTA,
6950 PCI_EXP_DEVSTA_CED |
6951 PCI_EXP_DEVSTA_NFED |
6952 PCI_EXP_DEVSTA_FED |
6953 PCI_EXP_DEVSTA_URD);
1da177e4
LT
6954 }
6955
ee6a99b5 6956 tg3_restore_pci_state(tp);
1da177e4 6957
d18edcb2
MC
6958 tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
6959
ee6a99b5
MC
6960 val = 0;
6961 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
4cf78e4f 6962 val = tr32(MEMARB_MODE);
ee6a99b5 6963 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
1da177e4
LT
6964
6965 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
6966 tg3_stop_fw(tp);
6967 tw32(0x5000, 0x400);
6968 }
6969
6970 tw32(GRC_MODE, tp->grc_mode);
6971
6972 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
ab0049b4 6973 val = tr32(0xc4);
1da177e4
LT
6974
6975 tw32(0xc4, val | (1 << 15));
6976 }
6977
6978 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
6979 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
6980 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
6981 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
6982 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
6983 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
6984 }
6985
6986 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
6987 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
6988 tw32_f(MAC_MODE, tp->mac_mode);
747e8f8b
MC
6989 } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
6990 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
6991 tw32_f(MAC_MODE, tp->mac_mode);
3bda1258
MC
6992 } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
6993 tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
6994 if (tp->mac_mode & MAC_MODE_APE_TX_EN)
6995 tp->mac_mode |= MAC_MODE_TDE_ENABLE;
6996 tw32_f(MAC_MODE, tp->mac_mode);
1da177e4
LT
6997 } else
6998 tw32_f(MAC_MODE, 0);
6999 udelay(40);
7000
77b483f1
MC
7001 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
7002
7a6f4369
MC
7003 err = tg3_poll_fw(tp);
7004 if (err)
7005 return err;
1da177e4 7006
0a9140cf
MC
7007 tg3_mdio_start(tp);
7008
52cdf852
MC
7009 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7010 u8 phy_addr;
7011
7012 phy_addr = tp->phy_addr;
7013 tp->phy_addr = TG3_PHY_PCIE_ADDR;
7014
7015 tg3_writephy(tp, TG3_PCIEPHY_BLOCK_ADDR,
7016 TG3_PCIEPHY_TXB_BLK << TG3_PCIEPHY_BLOCK_SHIFT);
7017 val = TG3_PCIEPHY_TX0CTRL1_TXOCM | TG3_PCIEPHY_TX0CTRL1_RDCTL |
7018 TG3_PCIEPHY_TX0CTRL1_TXCMV | TG3_PCIEPHY_TX0CTRL1_TKSEL |
7019 TG3_PCIEPHY_TX0CTRL1_NB_EN;
7020 tg3_writephy(tp, TG3_PCIEPHY_TX0CTRL1, val);
7021 udelay(10);
7022
7023 tg3_writephy(tp, TG3_PCIEPHY_BLOCK_ADDR,
7024 TG3_PCIEPHY_XGXS_BLK1 << TG3_PCIEPHY_BLOCK_SHIFT);
7025 val = TG3_PCIEPHY_PWRMGMT4_LOWPWR_EN |
7026 TG3_PCIEPHY_PWRMGMT4_L1PLLPD_EN;
7027 tg3_writephy(tp, TG3_PCIEPHY_PWRMGMT4, val);
7028 udelay(10);
7029
7030 tp->phy_addr = phy_addr;
7031 }
7032
1da177e4 7033 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
f6eb9b1f
MC
7034 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
7035 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
b703df6f
MC
7036 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
7037 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765) {
ab0049b4 7038 val = tr32(0x7c00);
1da177e4
LT
7039
7040 tw32(0x7c00, val | (1 << 25));
7041 }
7042
7043 /* Reprobe ASF enable state. */
7044 tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
7045 tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
7046 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
7047 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
7048 u32 nic_cfg;
7049
7050 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
7051 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
7052 tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
4ba526ce 7053 tp->last_event_jiffies = jiffies;
cbf46853 7054 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
1da177e4
LT
7055 tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
7056 }
7057 }
7058
7059 return 0;
7060}
7061
7062/* tp->lock is held. */
7063static void tg3_stop_fw(struct tg3 *tp)
7064{
0d3031d9
MC
7065 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
7066 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
7c5026aa
MC
7067 /* Wait for RX cpu to ACK the previous event. */
7068 tg3_wait_for_event_ack(tp);
1da177e4
LT
7069
7070 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
4ba526ce
MC
7071
7072 tg3_generate_fw_event(tp);
1da177e4 7073
7c5026aa
MC
7074 /* Wait for RX cpu to ACK this event. */
7075 tg3_wait_for_event_ack(tp);
1da177e4
LT
7076 }
7077}
7078
7079/* tp->lock is held. */
944d980e 7080static int tg3_halt(struct tg3 *tp, int kind, int silent)
1da177e4
LT
7081{
7082 int err;
7083
7084 tg3_stop_fw(tp);
7085
944d980e 7086 tg3_write_sig_pre_reset(tp, kind);
1da177e4 7087
b3b7d6be 7088 tg3_abort_hw(tp, silent);
1da177e4
LT
7089 err = tg3_chip_reset(tp);
7090
daba2a63
MC
7091 __tg3_set_mac_addr(tp, 0);
7092
944d980e
MC
7093 tg3_write_sig_legacy(tp, kind);
7094 tg3_write_sig_post_reset(tp, kind);
1da177e4
LT
7095
7096 if (err)
7097 return err;
7098
7099 return 0;
7100}
7101
1da177e4
LT
7102#define RX_CPU_SCRATCH_BASE 0x30000
7103#define RX_CPU_SCRATCH_SIZE 0x04000
7104#define TX_CPU_SCRATCH_BASE 0x34000
7105#define TX_CPU_SCRATCH_SIZE 0x04000
7106
7107/* tp->lock is held. */
7108static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
7109{
7110 int i;
7111
5d9428de
ES
7112 BUG_ON(offset == TX_CPU_BASE &&
7113 (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
1da177e4 7114
b5d3772c
MC
7115 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7116 u32 val = tr32(GRC_VCPU_EXT_CTRL);
7117
7118 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
7119 return 0;
7120 }
1da177e4
LT
7121 if (offset == RX_CPU_BASE) {
7122 for (i = 0; i < 10000; i++) {
7123 tw32(offset + CPU_STATE, 0xffffffff);
7124 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7125 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7126 break;
7127 }
7128
7129 tw32(offset + CPU_STATE, 0xffffffff);
7130 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
7131 udelay(10);
7132 } else {
7133 for (i = 0; i < 10000; i++) {
7134 tw32(offset + CPU_STATE, 0xffffffff);
7135 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7136 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7137 break;
7138 }
7139 }
7140
7141 if (i >= 10000) {
05dbe005
JP
7142 netdev_err(tp->dev, "%s timed out, %s CPU\n",
7143 __func__, offset == RX_CPU_BASE ? "RX" : "TX");
1da177e4
LT
7144 return -ENODEV;
7145 }
ec41c7df
MC
7146
7147 /* Clear firmware's nvram arbitration. */
7148 if (tp->tg3_flags & TG3_FLAG_NVRAM)
7149 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
1da177e4
LT
7150 return 0;
7151}
7152
7153struct fw_info {
077f849d
JSR
7154 unsigned int fw_base;
7155 unsigned int fw_len;
7156 const __be32 *fw_data;
1da177e4
LT
7157};
7158
7159/* tp->lock is held. */
7160static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
7161 int cpu_scratch_size, struct fw_info *info)
7162{
ec41c7df 7163 int err, lock_err, i;
1da177e4
LT
7164 void (*write_op)(struct tg3 *, u32, u32);
7165
7166 if (cpu_base == TX_CPU_BASE &&
7167 (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
5129c3a3
MC
7168 netdev_err(tp->dev,
7169 "%s: Trying to load TX cpu firmware which is 5705\n",
05dbe005 7170 __func__);
1da177e4
LT
7171 return -EINVAL;
7172 }
7173
7174 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
7175 write_op = tg3_write_mem;
7176 else
7177 write_op = tg3_write_indirect_reg32;
7178
1b628151
MC
7179 /* It is possible that bootcode is still loading at this point.
7180 * Get the nvram lock first before halting the cpu.
7181 */
ec41c7df 7182 lock_err = tg3_nvram_lock(tp);
1da177e4 7183 err = tg3_halt_cpu(tp, cpu_base);
ec41c7df
MC
7184 if (!lock_err)
7185 tg3_nvram_unlock(tp);
1da177e4
LT
7186 if (err)
7187 goto out;
7188
7189 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
7190 write_op(tp, cpu_scratch_base + i, 0);
7191 tw32(cpu_base + CPU_STATE, 0xffffffff);
7192 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
077f849d 7193 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
1da177e4 7194 write_op(tp, (cpu_scratch_base +
077f849d 7195 (info->fw_base & 0xffff) +
1da177e4 7196 (i * sizeof(u32))),
077f849d 7197 be32_to_cpu(info->fw_data[i]));
1da177e4
LT
7198
7199 err = 0;
7200
7201out:
1da177e4
LT
7202 return err;
7203}
7204
7205/* tp->lock is held. */
7206static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
7207{
7208 struct fw_info info;
077f849d 7209 const __be32 *fw_data;
1da177e4
LT
7210 int err, i;
7211
077f849d
JSR
7212 fw_data = (void *)tp->fw->data;
7213
7214 /* Firmware blob starts with version numbers, followed by
7215 start address and length. We are setting complete length.
7216 length = end_address_of_bss - start_address_of_text.
7217 Remainder is the blob to be loaded contiguously
7218 from start address. */
7219
7220 info.fw_base = be32_to_cpu(fw_data[1]);
7221 info.fw_len = tp->fw->size - 12;
7222 info.fw_data = &fw_data[3];
1da177e4
LT
7223
7224 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
7225 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
7226 &info);
7227 if (err)
7228 return err;
7229
7230 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
7231 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
7232 &info);
7233 if (err)
7234 return err;
7235
7236 /* Now startup only the RX cpu. */
7237 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
077f849d 7238 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
1da177e4
LT
7239
7240 for (i = 0; i < 5; i++) {
077f849d 7241 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
1da177e4
LT
7242 break;
7243 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7244 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
077f849d 7245 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
1da177e4
LT
7246 udelay(1000);
7247 }
7248 if (i >= 5) {
5129c3a3
MC
7249 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
7250 "should be %08x\n", __func__,
05dbe005 7251 tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
1da177e4
LT
7252 return -ENODEV;
7253 }
7254 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7255 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
7256
7257 return 0;
7258}
7259
1da177e4 7260/* 5705 needs a special version of the TSO firmware. */
1da177e4
LT
7261
7262/* tp->lock is held. */
7263static int tg3_load_tso_firmware(struct tg3 *tp)
7264{
7265 struct fw_info info;
077f849d 7266 const __be32 *fw_data;
1da177e4
LT
7267 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
7268 int err, i;
7269
7270 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
7271 return 0;
7272
077f849d
JSR
7273 fw_data = (void *)tp->fw->data;
7274
7275 /* Firmware blob starts with version numbers, followed by
7276 start address and length. We are setting complete length.
7277 length = end_address_of_bss - start_address_of_text.
7278 Remainder is the blob to be loaded contiguously
7279 from start address. */
7280
7281 info.fw_base = be32_to_cpu(fw_data[1]);
7282 cpu_scratch_size = tp->fw_len;
7283 info.fw_len = tp->fw->size - 12;
7284 info.fw_data = &fw_data[3];
7285
1da177e4 7286 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
7287 cpu_base = RX_CPU_BASE;
7288 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
1da177e4 7289 } else {
1da177e4
LT
7290 cpu_base = TX_CPU_BASE;
7291 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
7292 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
7293 }
7294
7295 err = tg3_load_firmware_cpu(tp, cpu_base,
7296 cpu_scratch_base, cpu_scratch_size,
7297 &info);
7298 if (err)
7299 return err;
7300
7301 /* Now startup the cpu. */
7302 tw32(cpu_base + CPU_STATE, 0xffffffff);
077f849d 7303 tw32_f(cpu_base + CPU_PC, info.fw_base);
1da177e4
LT
7304
7305 for (i = 0; i < 5; i++) {
077f849d 7306 if (tr32(cpu_base + CPU_PC) == info.fw_base)
1da177e4
LT
7307 break;
7308 tw32(cpu_base + CPU_STATE, 0xffffffff);
7309 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
077f849d 7310 tw32_f(cpu_base + CPU_PC, info.fw_base);
1da177e4
LT
7311 udelay(1000);
7312 }
7313 if (i >= 5) {
5129c3a3
MC
7314 netdev_err(tp->dev,
7315 "%s fails to set CPU PC, is %08x should be %08x\n",
05dbe005 7316 __func__, tr32(cpu_base + CPU_PC), info.fw_base);
1da177e4
LT
7317 return -ENODEV;
7318 }
7319 tw32(cpu_base + CPU_STATE, 0xffffffff);
7320 tw32_f(cpu_base + CPU_MODE, 0x00000000);
7321 return 0;
7322}
7323
1da177e4 7324
1da177e4
LT
7325static int tg3_set_mac_addr(struct net_device *dev, void *p)
7326{
7327 struct tg3 *tp = netdev_priv(dev);
7328 struct sockaddr *addr = p;
986e0aeb 7329 int err = 0, skip_mac_1 = 0;
1da177e4 7330
f9804ddb
MC
7331 if (!is_valid_ether_addr(addr->sa_data))
7332 return -EINVAL;
7333
1da177e4
LT
7334 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7335
e75f7c90
MC
7336 if (!netif_running(dev))
7337 return 0;
7338
58712ef9 7339 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
986e0aeb 7340 u32 addr0_high, addr0_low, addr1_high, addr1_low;
58712ef9 7341
986e0aeb
MC
7342 addr0_high = tr32(MAC_ADDR_0_HIGH);
7343 addr0_low = tr32(MAC_ADDR_0_LOW);
7344 addr1_high = tr32(MAC_ADDR_1_HIGH);
7345 addr1_low = tr32(MAC_ADDR_1_LOW);
7346
7347 /* Skip MAC addr 1 if ASF is using it. */
7348 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
7349 !(addr1_high == 0 && addr1_low == 0))
7350 skip_mac_1 = 1;
58712ef9 7351 }
986e0aeb
MC
7352 spin_lock_bh(&tp->lock);
7353 __tg3_set_mac_addr(tp, skip_mac_1);
7354 spin_unlock_bh(&tp->lock);
1da177e4 7355
b9ec6c1b 7356 return err;
1da177e4
LT
7357}
7358
7359/* tp->lock is held. */
7360static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
7361 dma_addr_t mapping, u32 maxlen_flags,
7362 u32 nic_addr)
7363{
7364 tg3_write_mem(tp,
7365 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
7366 ((u64) mapping >> 32));
7367 tg3_write_mem(tp,
7368 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
7369 ((u64) mapping & 0xffffffff));
7370 tg3_write_mem(tp,
7371 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
7372 maxlen_flags);
7373
7374 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
7375 tg3_write_mem(tp,
7376 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
7377 nic_addr);
7378}
7379
7380static void __tg3_set_rx_mode(struct net_device *);
d244c892 7381static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
15f9850d 7382{
b6080e12
MC
7383 int i;
7384
19cfaecc 7385 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) {
b6080e12
MC
7386 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
7387 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
7388 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
b6080e12
MC
7389 } else {
7390 tw32(HOSTCC_TXCOL_TICKS, 0);
7391 tw32(HOSTCC_TXMAX_FRAMES, 0);
7392 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
19cfaecc 7393 }
b6080e12 7394
19cfaecc
MC
7395 if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
7396 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
7397 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
7398 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
7399 } else {
b6080e12
MC
7400 tw32(HOSTCC_RXCOL_TICKS, 0);
7401 tw32(HOSTCC_RXMAX_FRAMES, 0);
7402 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
15f9850d 7403 }
b6080e12 7404
15f9850d
DM
7405 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
7406 u32 val = ec->stats_block_coalesce_usecs;
7407
b6080e12
MC
7408 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
7409 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
7410
15f9850d
DM
7411 if (!netif_carrier_ok(tp->dev))
7412 val = 0;
7413
7414 tw32(HOSTCC_STAT_COAL_TICKS, val);
7415 }
b6080e12
MC
7416
7417 for (i = 0; i < tp->irq_cnt - 1; i++) {
7418 u32 reg;
7419
7420 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
7421 tw32(reg, ec->rx_coalesce_usecs);
b6080e12
MC
7422 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
7423 tw32(reg, ec->rx_max_coalesced_frames);
b6080e12
MC
7424 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
7425 tw32(reg, ec->rx_max_coalesced_frames_irq);
19cfaecc
MC
7426
7427 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
7428 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
7429 tw32(reg, ec->tx_coalesce_usecs);
7430 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
7431 tw32(reg, ec->tx_max_coalesced_frames);
7432 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
7433 tw32(reg, ec->tx_max_coalesced_frames_irq);
7434 }
b6080e12
MC
7435 }
7436
7437 for (; i < tp->irq_max - 1; i++) {
7438 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
b6080e12 7439 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
b6080e12 7440 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
19cfaecc
MC
7441
7442 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
7443 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
7444 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
7445 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
7446 }
b6080e12 7447 }
15f9850d 7448}
1da177e4 7449
2d31ecaf
MC
7450/* tp->lock is held. */
7451static void tg3_rings_reset(struct tg3 *tp)
7452{
7453 int i;
f77a6a8e 7454 u32 stblk, txrcb, rxrcb, limit;
2d31ecaf
MC
7455 struct tg3_napi *tnapi = &tp->napi[0];
7456
7457 /* Disable all transmit rings but the first. */
7458 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
7459 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
b703df6f
MC
7460 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
7461 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
2d31ecaf
MC
7462 else
7463 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7464
7465 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7466 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
7467 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
7468 BDINFO_FLAGS_DISABLED);
7469
7470
7471 /* Disable all receive return rings but the first. */
f6eb9b1f
MC
7472 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
7473 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
7474 else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
2d31ecaf 7475 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
b703df6f
MC
7476 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
7477 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
2d31ecaf
MC
7478 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
7479 else
7480 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7481
7482 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7483 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
7484 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
7485 BDINFO_FLAGS_DISABLED);
7486
7487 /* Disable interrupts */
7488 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
7489
7490 /* Zero mailbox registers. */
f77a6a8e
MC
7491 if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
7492 for (i = 1; i < TG3_IRQ_MAX_VECS; i++) {
7493 tp->napi[i].tx_prod = 0;
7494 tp->napi[i].tx_cons = 0;
c2353a32
MC
7495 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
7496 tw32_mailbox(tp->napi[i].prodmbox, 0);
f77a6a8e
MC
7497 tw32_rx_mbox(tp->napi[i].consmbox, 0);
7498 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
7499 }
c2353a32
MC
7500 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))
7501 tw32_mailbox(tp->napi[0].prodmbox, 0);
f77a6a8e
MC
7502 } else {
7503 tp->napi[0].tx_prod = 0;
7504 tp->napi[0].tx_cons = 0;
7505 tw32_mailbox(tp->napi[0].prodmbox, 0);
7506 tw32_rx_mbox(tp->napi[0].consmbox, 0);
7507 }
2d31ecaf
MC
7508
7509 /* Make sure the NIC-based send BD rings are disabled. */
7510 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
7511 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
7512 for (i = 0; i < 16; i++)
7513 tw32_tx_mbox(mbox + i * 8, 0);
7514 }
7515
7516 txrcb = NIC_SRAM_SEND_RCB;
7517 rxrcb = NIC_SRAM_RCV_RET_RCB;
7518
7519 /* Clear status block in ram. */
7520 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7521
7522 /* Set status block DMA address */
7523 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
7524 ((u64) tnapi->status_mapping >> 32));
7525 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
7526 ((u64) tnapi->status_mapping & 0xffffffff));
7527
f77a6a8e
MC
7528 if (tnapi->tx_ring) {
7529 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7530 (TG3_TX_RING_SIZE <<
7531 BDINFO_FLAGS_MAXLEN_SHIFT),
7532 NIC_SRAM_TX_BUFFER_DESC);
7533 txrcb += TG3_BDINFO_SIZE;
7534 }
7535
7536 if (tnapi->rx_rcb) {
7537 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7538 (TG3_RX_RCB_RING_SIZE(tp) <<
7539 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
7540 rxrcb += TG3_BDINFO_SIZE;
7541 }
7542
7543 stblk = HOSTCC_STATBLCK_RING1;
2d31ecaf 7544
f77a6a8e
MC
7545 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
7546 u64 mapping = (u64)tnapi->status_mapping;
7547 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
7548 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
7549
7550 /* Clear status block in ram. */
7551 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7552
19cfaecc
MC
7553 if (tnapi->tx_ring) {
7554 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7555 (TG3_TX_RING_SIZE <<
7556 BDINFO_FLAGS_MAXLEN_SHIFT),
7557 NIC_SRAM_TX_BUFFER_DESC);
7558 txrcb += TG3_BDINFO_SIZE;
7559 }
f77a6a8e
MC
7560
7561 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7562 (TG3_RX_RCB_RING_SIZE(tp) <<
7563 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
7564
7565 stblk += 8;
f77a6a8e
MC
7566 rxrcb += TG3_BDINFO_SIZE;
7567 }
2d31ecaf
MC
7568}
7569
1da177e4 7570/* tp->lock is held. */
8e7a22e3 7571static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
1da177e4
LT
7572{
7573 u32 val, rdmac_mode;
7574 int i, err, limit;
21f581a5 7575 struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
1da177e4
LT
7576
7577 tg3_disable_ints(tp);
7578
7579 tg3_stop_fw(tp);
7580
7581 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
7582
859a5887 7583 if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)
e6de8ad1 7584 tg3_abort_hw(tp, 1);
1da177e4 7585
603f1173 7586 if (reset_phy)
d4d2c558
MC
7587 tg3_phy_reset(tp);
7588
1da177e4
LT
7589 err = tg3_chip_reset(tp);
7590 if (err)
7591 return err;
7592
7593 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
7594
bcb37f6c 7595 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
d30cdd28
MC
7596 val = tr32(TG3_CPMU_CTRL);
7597 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
7598 tw32(TG3_CPMU_CTRL, val);
9acb961e
MC
7599
7600 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
7601 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
7602 val |= CPMU_LSPD_10MB_MACCLK_6_25;
7603 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
7604
7605 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
7606 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
7607 val |= CPMU_LNK_AWARE_MACCLK_6_25;
7608 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
7609
7610 val = tr32(TG3_CPMU_HST_ACC);
7611 val &= ~CPMU_HST_ACC_MACCLK_MASK;
7612 val |= CPMU_HST_ACC_MACCLK_6_25;
7613 tw32(TG3_CPMU_HST_ACC, val);
d30cdd28
MC
7614 }
7615
33466d93
MC
7616 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7617 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
7618 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
7619 PCIE_PWR_MGMT_L1_THRESH_4MS;
7620 tw32(PCIE_PWR_MGMT_THRESH, val);
521e6b90
MC
7621
7622 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
7623 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
7624
7625 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
33466d93 7626
f40386c8
MC
7627 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7628 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
255ca311
MC
7629 }
7630
614b0590
MC
7631 if (tp->tg3_flags3 & TG3_FLG3_L1PLLPD_EN) {
7632 u32 grc_mode = tr32(GRC_MODE);
7633
7634 /* Access the lower 1K of PL PCIE block registers. */
7635 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
7636 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
7637
7638 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
7639 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
7640 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
7641
7642 tw32(GRC_MODE, grc_mode);
7643 }
7644
1da177e4
LT
7645 /* This works around an issue with Athlon chipsets on
7646 * B3 tigon3 silicon. This bit has no effect on any
7647 * other revision. But do not set this on PCI Express
795d01c5 7648 * chips and don't even touch the clocks if the CPMU is present.
1da177e4 7649 */
795d01c5
MC
7650 if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
7651 if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
7652 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
7653 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7654 }
1da177e4
LT
7655
7656 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
7657 (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
7658 val = tr32(TG3PCI_PCISTATE);
7659 val |= PCISTATE_RETRY_SAME_DMA;
7660 tw32(TG3PCI_PCISTATE, val);
7661 }
7662
0d3031d9
MC
7663 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
7664 /* Allow reads and writes to the
7665 * APE register and memory space.
7666 */
7667 val = tr32(TG3PCI_PCISTATE);
7668 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
7669 PCISTATE_ALLOW_APE_SHMEM_WR;
7670 tw32(TG3PCI_PCISTATE, val);
7671 }
7672
1da177e4
LT
7673 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
7674 /* Enable some hw fixes. */
7675 val = tr32(TG3PCI_MSI_DATA);
7676 val |= (1 << 26) | (1 << 28) | (1 << 29);
7677 tw32(TG3PCI_MSI_DATA, val);
7678 }
7679
7680 /* Descriptor ring init may make accesses to the
7681 * NIC SRAM area to setup the TX descriptors, so we
7682 * can only do this after the hardware has been
7683 * successfully reset.
7684 */
32d8c572
MC
7685 err = tg3_init_rings(tp);
7686 if (err)
7687 return err;
1da177e4 7688
b703df6f
MC
7689 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
7690 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
cbf9ca6c
MC
7691 val = tr32(TG3PCI_DMA_RW_CTRL) &
7692 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
7693 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
7694 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
7695 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
d30cdd28
MC
7696 /* This value is determined during the probe time DMA
7697 * engine test, tg3_test_dma.
7698 */
7699 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
7700 }
1da177e4
LT
7701
7702 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
7703 GRC_MODE_4X_NIC_SEND_RINGS |
7704 GRC_MODE_NO_TX_PHDR_CSUM |
7705 GRC_MODE_NO_RX_PHDR_CSUM);
7706 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
d2d746f8
MC
7707
7708 /* Pseudo-header checksum is done by hardware logic and not
7709 * the offload processers, so make the chip do the pseudo-
7710 * header checksums on receive. For transmit it is more
7711 * convenient to do the pseudo-header checksum in software
7712 * as Linux does that on transmit for us in all cases.
7713 */
7714 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
1da177e4
LT
7715
7716 tw32(GRC_MODE,
7717 tp->grc_mode |
7718 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
7719
7720 /* Setup the timer prescalar register. Clock is always 66Mhz. */
7721 val = tr32(GRC_MISC_CFG);
7722 val &= ~0xff;
7723 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
7724 tw32(GRC_MISC_CFG, val);
7725
7726 /* Initialize MBUF/DESC pool. */
cbf46853 7727 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
1da177e4
LT
7728 /* Do nothing. */
7729 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
7730 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
7731 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
7732 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
7733 else
7734 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
7735 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
7736 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
859a5887 7737 } else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
1da177e4
LT
7738 int fw_len;
7739
077f849d 7740 fw_len = tp->fw_len;
1da177e4
LT
7741 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
7742 tw32(BUFMGR_MB_POOL_ADDR,
7743 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
7744 tw32(BUFMGR_MB_POOL_SIZE,
7745 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
7746 }
1da177e4 7747
0f893dc6 7748 if (tp->dev->mtu <= ETH_DATA_LEN) {
1da177e4
LT
7749 tw32(BUFMGR_MB_RDMA_LOW_WATER,
7750 tp->bufmgr_config.mbuf_read_dma_low_water);
7751 tw32(BUFMGR_MB_MACRX_LOW_WATER,
7752 tp->bufmgr_config.mbuf_mac_rx_low_water);
7753 tw32(BUFMGR_MB_HIGH_WATER,
7754 tp->bufmgr_config.mbuf_high_water);
7755 } else {
7756 tw32(BUFMGR_MB_RDMA_LOW_WATER,
7757 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
7758 tw32(BUFMGR_MB_MACRX_LOW_WATER,
7759 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
7760 tw32(BUFMGR_MB_HIGH_WATER,
7761 tp->bufmgr_config.mbuf_high_water_jumbo);
7762 }
7763 tw32(BUFMGR_DMA_LOW_WATER,
7764 tp->bufmgr_config.dma_low_water);
7765 tw32(BUFMGR_DMA_HIGH_WATER,
7766 tp->bufmgr_config.dma_high_water);
7767
7768 tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
7769 for (i = 0; i < 2000; i++) {
7770 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
7771 break;
7772 udelay(10);
7773 }
7774 if (i >= 2000) {
05dbe005 7775 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
1da177e4
LT
7776 return -ENODEV;
7777 }
7778
7779 /* Setup replenish threshold. */
f92905de
MC
7780 val = tp->rx_pending / 8;
7781 if (val == 0)
7782 val = 1;
7783 else if (val > tp->rx_std_max_post)
7784 val = tp->rx_std_max_post;
b5d3772c
MC
7785 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7786 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
7787 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
7788
7789 if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
7790 val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
7791 }
f92905de
MC
7792
7793 tw32(RCVBDI_STD_THRESH, val);
1da177e4
LT
7794
7795 /* Initialize TG3_BDINFO's at:
7796 * RCVDBDI_STD_BD: standard eth size rx ring
7797 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
7798 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
7799 *
7800 * like so:
7801 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
7802 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
7803 * ring attribute flags
7804 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
7805 *
7806 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
7807 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
7808 *
7809 * The size of each ring is fixed in the firmware, but the location is
7810 * configurable.
7811 */
7812 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 7813 ((u64) tpr->rx_std_mapping >> 32));
1da177e4 7814 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 7815 ((u64) tpr->rx_std_mapping & 0xffffffff));
13fa95b0 7816 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
87668d35
MC
7817 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
7818 NIC_SRAM_RX_BUFFER_DESC);
1da177e4 7819
fdb72b38
MC
7820 /* Disable the mini ring */
7821 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
1da177e4
LT
7822 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
7823 BDINFO_FLAGS_DISABLED);
7824
fdb72b38
MC
7825 /* Program the jumbo buffer descriptor ring control
7826 * blocks on those devices that have them.
7827 */
8f666b07 7828 if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
fdb72b38 7829 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
1da177e4
LT
7830 /* Setup replenish threshold. */
7831 tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
7832
0f893dc6 7833 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
1da177e4 7834 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 7835 ((u64) tpr->rx_jmb_mapping >> 32));
1da177e4 7836 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 7837 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
1da177e4 7838 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
79ed5ac7
MC
7839 (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
7840 BDINFO_FLAGS_USE_EXT_RECV);
5fd68fbd 7841 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
87668d35
MC
7842 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
7843 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
1da177e4
LT
7844 } else {
7845 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
7846 BDINFO_FLAGS_DISABLED);
7847 }
7848
b703df6f
MC
7849 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
7850 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
f6eb9b1f
MC
7851 val = (RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT) |
7852 (RX_STD_MAX_SIZE << 2);
7853 else
7854 val = RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38
MC
7855 } else
7856 val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
7857
7858 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
1da177e4 7859
411da640 7860 tpr->rx_std_prod_idx = tp->rx_pending;
66711e66 7861 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
1da177e4 7862
411da640 7863 tpr->rx_jmb_prod_idx = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
21f581a5 7864 tp->rx_jumbo_pending : 0;
66711e66 7865 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
1da177e4 7866
b703df6f
MC
7867 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
7868 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
f6eb9b1f
MC
7869 tw32(STD_REPLENISH_LWM, 32);
7870 tw32(JMB_REPLENISH_LWM, 16);
7871 }
7872
2d31ecaf
MC
7873 tg3_rings_reset(tp);
7874
1da177e4 7875 /* Initialize MAC address and backoff seed. */
986e0aeb 7876 __tg3_set_mac_addr(tp, 0);
1da177e4
LT
7877
7878 /* MTU + ethernet header + FCS + optional VLAN tag */
f7b493e0
MC
7879 tw32(MAC_RX_MTU_SIZE,
7880 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
1da177e4
LT
7881
7882 /* The slot time is changed by tg3_setup_phy if we
7883 * run at gigabit with half duplex.
7884 */
7885 tw32(MAC_TX_LENGTHS,
7886 (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
7887 (6 << TX_LENGTHS_IPG_SHIFT) |
7888 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
7889
7890 /* Receive rules. */
7891 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
7892 tw32(RCVLPC_CONFIG, 0x0181);
7893
7894 /* Calculate RDMAC_MODE setting early, we need it to determine
7895 * the RCVLPC_STATE_ENABLE mask.
7896 */
7897 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
7898 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
7899 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
7900 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
7901 RDMAC_MODE_LNGREAD_ENAB);
85e94ced 7902
0339e4e3
MC
7903 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
7904 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
7905
57e6983c 7906 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0
MC
7907 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
7908 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
d30cdd28
MC
7909 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
7910 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
7911 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
7912
85e94ced
MC
7913 /* If statement applies to 5705 and 5750 PCI devices only */
7914 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
7915 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
7916 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
1da177e4 7917 if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
c13e3713 7918 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
7919 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
7920 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
7921 !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
7922 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
7923 }
7924 }
7925
85e94ced
MC
7926 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
7927 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
7928
1da177e4 7929 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
027455ad
MC
7930 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
7931
e849cdc3
MC
7932 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
7933 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
027455ad
MC
7934 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
7935 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
1da177e4
LT
7936
7937 /* Receive/send statistics. */
1661394e
MC
7938 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
7939 val = tr32(RCVLPC_STATS_ENABLE);
7940 val &= ~RCVLPC_STATSENAB_DACK_FIX;
7941 tw32(RCVLPC_STATS_ENABLE, val);
7942 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
7943 (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
1da177e4
LT
7944 val = tr32(RCVLPC_STATS_ENABLE);
7945 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
7946 tw32(RCVLPC_STATS_ENABLE, val);
7947 } else {
7948 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
7949 }
7950 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
7951 tw32(SNDDATAI_STATSENAB, 0xffffff);
7952 tw32(SNDDATAI_STATSCTRL,
7953 (SNDDATAI_SCTRL_ENABLE |
7954 SNDDATAI_SCTRL_FASTUPD));
7955
7956 /* Setup host coalescing engine. */
7957 tw32(HOSTCC_MODE, 0);
7958 for (i = 0; i < 2000; i++) {
7959 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
7960 break;
7961 udelay(10);
7962 }
7963
d244c892 7964 __tg3_set_coalesce(tp, &tp->coal);
1da177e4 7965
1da177e4
LT
7966 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
7967 /* Status/statistics block address. See tg3_timer,
7968 * the tg3_periodic_fetch_stats call there, and
7969 * tg3_get_stats to see how this works for 5705/5750 chips.
7970 */
1da177e4
LT
7971 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
7972 ((u64) tp->stats_mapping >> 32));
7973 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
7974 ((u64) tp->stats_mapping & 0xffffffff));
7975 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
2d31ecaf 7976
1da177e4 7977 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
2d31ecaf
MC
7978
7979 /* Clear statistics and status block memory areas */
7980 for (i = NIC_SRAM_STATS_BLK;
7981 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
7982 i += sizeof(u32)) {
7983 tg3_write_mem(tp, i, 0);
7984 udelay(40);
7985 }
1da177e4
LT
7986 }
7987
7988 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
7989
7990 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
7991 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
7992 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
7993 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
7994
c94e3941
MC
7995 if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
7996 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
7997 /* reset to prevent losing 1st rx packet intermittently */
7998 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
7999 udelay(10);
8000 }
8001
3bda1258
MC
8002 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
8003 tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
8004 else
8005 tp->mac_mode = 0;
8006 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
1da177e4 8007 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
e8f3f6ca
MC
8008 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
8009 !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
8010 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
8011 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
1da177e4
LT
8012 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
8013 udelay(40);
8014
314fba34 8015 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
9d26e213 8016 * If TG3_FLG2_IS_NIC is zero, we should read the
314fba34
MC
8017 * register to preserve the GPIO settings for LOMs. The GPIOs,
8018 * whether used as inputs or outputs, are set by boot code after
8019 * reset.
8020 */
9d26e213 8021 if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
314fba34
MC
8022 u32 gpio_mask;
8023
9d26e213
MC
8024 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
8025 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
8026 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
3e7d83bc
MC
8027
8028 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
8029 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
8030 GRC_LCLCTRL_GPIO_OUTPUT3;
8031
af36e6b6
MC
8032 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
8033 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
8034
aaf84465 8035 tp->grc_local_ctrl &= ~gpio_mask;
314fba34
MC
8036 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
8037
8038 /* GPIO1 must be driven high for eeprom write protect */
9d26e213
MC
8039 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
8040 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
8041 GRC_LCLCTRL_GPIO_OUTPUT1);
314fba34 8042 }
1da177e4
LT
8043 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8044 udelay(100);
8045
baf8a94a
MC
8046 if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX) {
8047 val = tr32(MSGINT_MODE);
8048 val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
8049 tw32(MSGINT_MODE, val);
8050 }
8051
1da177e4
LT
8052 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
8053 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
8054 udelay(40);
8055 }
8056
8057 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
8058 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
8059 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
8060 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
8061 WDMAC_MODE_LNGREAD_ENAB);
8062
85e94ced
MC
8063 /* If statement applies to 5705 and 5750 PCI devices only */
8064 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8065 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
8066 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
29ea095f 8067 if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
1da177e4
LT
8068 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
8069 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
8070 /* nothing */
8071 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
8072 !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
8073 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
8074 val |= WDMAC_MODE_RX_ACCEL;
8075 }
8076 }
8077
d9ab5ad1 8078 /* Enable host coalescing bug fix */
321d32a0 8079 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
f51f3562 8080 val |= WDMAC_MODE_STATUS_TAG_FIX;
d9ab5ad1 8081
788a035e
MC
8082 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
8083 val |= WDMAC_MODE_BURST_ALL_DATA;
8084
1da177e4
LT
8085 tw32_f(WDMAC_MODE, val);
8086 udelay(40);
8087
9974a356
MC
8088 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
8089 u16 pcix_cmd;
8090
8091 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8092 &pcix_cmd);
1da177e4 8093 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
9974a356
MC
8094 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
8095 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8096 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
9974a356
MC
8097 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
8098 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8099 }
9974a356
MC
8100 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8101 pcix_cmd);
1da177e4
LT
8102 }
8103
8104 tw32_f(RDMAC_MODE, rdmac_mode);
8105 udelay(40);
8106
8107 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
8108 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
8109 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
9936bcf6
MC
8110
8111 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
8112 tw32(SNDDATAC_MODE,
8113 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
8114 else
8115 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
8116
1da177e4
LT
8117 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
8118 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
8119 tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
8120 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
1da177e4
LT
8121 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
8122 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
baf8a94a 8123 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
19cfaecc 8124 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
baf8a94a
MC
8125 val |= SNDBDI_MODE_MULTI_TXQ_EN;
8126 tw32(SNDBDI_MODE, val);
1da177e4
LT
8127 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
8128
8129 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
8130 err = tg3_load_5701_a0_firmware_fix(tp);
8131 if (err)
8132 return err;
8133 }
8134
1da177e4
LT
8135 if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
8136 err = tg3_load_tso_firmware(tp);
8137 if (err)
8138 return err;
8139 }
1da177e4
LT
8140
8141 tp->tx_mode = TX_MODE_ENABLE;
8142 tw32_f(MAC_TX_MODE, tp->tx_mode);
8143 udelay(100);
8144
baf8a94a
MC
8145 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
8146 u32 reg = MAC_RSS_INDIR_TBL_0;
8147 u8 *ent = (u8 *)&val;
8148
8149 /* Setup the indirection table */
8150 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
8151 int idx = i % sizeof(val);
8152
8153 ent[idx] = i % (tp->irq_cnt - 1);
8154 if (idx == sizeof(val) - 1) {
8155 tw32(reg, val);
8156 reg += 4;
8157 }
8158 }
8159
8160 /* Setup the "secret" hash key. */
8161 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
8162 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
8163 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
8164 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
8165 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
8166 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
8167 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
8168 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
8169 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
8170 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
8171 }
8172
1da177e4 8173 tp->rx_mode = RX_MODE_ENABLE;
321d32a0 8174 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
af36e6b6
MC
8175 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
8176
baf8a94a
MC
8177 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
8178 tp->rx_mode |= RX_MODE_RSS_ENABLE |
8179 RX_MODE_RSS_ITBL_HASH_BITS_7 |
8180 RX_MODE_RSS_IPV6_HASH_EN |
8181 RX_MODE_RSS_TCP_IPV6_HASH_EN |
8182 RX_MODE_RSS_IPV4_HASH_EN |
8183 RX_MODE_RSS_TCP_IPV4_HASH_EN;
8184
1da177e4
LT
8185 tw32_f(MAC_RX_MODE, tp->rx_mode);
8186 udelay(10);
8187
1da177e4
LT
8188 tw32(MAC_LED_CTRL, tp->led_ctrl);
8189
8190 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
c94e3941 8191 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
1da177e4
LT
8192 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8193 udelay(10);
8194 }
8195 tw32_f(MAC_RX_MODE, tp->rx_mode);
8196 udelay(10);
8197
8198 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
8199 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
8200 !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
8201 /* Set drive transmission level to 1.2V */
8202 /* only if the signal pre-emphasis bit is not set */
8203 val = tr32(MAC_SERDES_CFG);
8204 val &= 0xfffff000;
8205 val |= 0x880;
8206 tw32(MAC_SERDES_CFG, val);
8207 }
8208 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
8209 tw32(MAC_SERDES_CFG, 0x616000);
8210 }
8211
8212 /* Prevent chip from dropping frames when flow control
8213 * is enabled.
8214 */
666bc831
MC
8215 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8216 val = 1;
8217 else
8218 val = 2;
8219 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
1da177e4
LT
8220
8221 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
8222 (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
8223 /* Use hardware link auto-negotiation */
8224 tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
8225 }
8226
d4d2c558
MC
8227 if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
8228 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
8229 u32 tmp;
8230
8231 tmp = tr32(SERDES_RX_CTRL);
8232 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
8233 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
8234 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
8235 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8236 }
8237
dd477003
MC
8238 if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
8239 if (tp->link_config.phy_is_low_power) {
8240 tp->link_config.phy_is_low_power = 0;
8241 tp->link_config.speed = tp->link_config.orig_speed;
8242 tp->link_config.duplex = tp->link_config.orig_duplex;
8243 tp->link_config.autoneg = tp->link_config.orig_autoneg;
8244 }
1da177e4 8245
dd477003
MC
8246 err = tg3_setup_phy(tp, 0);
8247 if (err)
8248 return err;
1da177e4 8249
dd477003 8250 if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
7f97a4bd 8251 !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)) {
dd477003
MC
8252 u32 tmp;
8253
8254 /* Clear CRC stats. */
8255 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
8256 tg3_writephy(tp, MII_TG3_TEST1,
8257 tmp | MII_TG3_TEST1_CRC_EN);
8258 tg3_readphy(tp, 0x14, &tmp);
8259 }
1da177e4
LT
8260 }
8261 }
8262
8263 __tg3_set_rx_mode(tp->dev);
8264
8265 /* Initialize receive rules. */
8266 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
8267 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
8268 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
8269 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
8270
4cf78e4f 8271 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
a4e2b347 8272 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
1da177e4
LT
8273 limit = 8;
8274 else
8275 limit = 16;
8276 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
8277 limit -= 4;
8278 switch (limit) {
8279 case 16:
8280 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
8281 case 15:
8282 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
8283 case 14:
8284 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
8285 case 13:
8286 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
8287 case 12:
8288 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
8289 case 11:
8290 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
8291 case 10:
8292 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
8293 case 9:
8294 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
8295 case 8:
8296 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
8297 case 7:
8298 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
8299 case 6:
8300 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
8301 case 5:
8302 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
8303 case 4:
8304 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
8305 case 3:
8306 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
8307 case 2:
8308 case 1:
8309
8310 default:
8311 break;
855e1111 8312 }
1da177e4 8313
9ce768ea
MC
8314 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
8315 /* Write our heartbeat update interval to APE. */
8316 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
8317 APE_HOST_HEARTBEAT_INT_DISABLE);
0d3031d9 8318
1da177e4
LT
8319 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
8320
1da177e4
LT
8321 return 0;
8322}
8323
8324/* Called at device open time to get the chip ready for
8325 * packet processing. Invoked with tp->lock held.
8326 */
8e7a22e3 8327static int tg3_init_hw(struct tg3 *tp, int reset_phy)
1da177e4 8328{
1da177e4
LT
8329 tg3_switch_clocks(tp);
8330
8331 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
8332
2f751b67 8333 return tg3_reset_hw(tp, reset_phy);
1da177e4
LT
8334}
8335
8336#define TG3_STAT_ADD32(PSTAT, REG) \
8337do { u32 __val = tr32(REG); \
8338 (PSTAT)->low += __val; \
8339 if ((PSTAT)->low < __val) \
8340 (PSTAT)->high += 1; \
8341} while (0)
8342
8343static void tg3_periodic_fetch_stats(struct tg3 *tp)
8344{
8345 struct tg3_hw_stats *sp = tp->hw_stats;
8346
8347 if (!netif_carrier_ok(tp->dev))
8348 return;
8349
8350 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
8351 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
8352 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
8353 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
8354 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
8355 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
8356 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
8357 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
8358 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
8359 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
8360 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
8361 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
8362 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
8363
8364 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
8365 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
8366 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
8367 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
8368 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
8369 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
8370 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
8371 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
8372 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
8373 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
8374 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
8375 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
8376 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
8377 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
463d305b
MC
8378
8379 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
8380 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
8381 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
1da177e4
LT
8382}
8383
8384static void tg3_timer(unsigned long __opaque)
8385{
8386 struct tg3 *tp = (struct tg3 *) __opaque;
1da177e4 8387
f475f163
MC
8388 if (tp->irq_sync)
8389 goto restart_timer;
8390
f47c11ee 8391 spin_lock(&tp->lock);
1da177e4 8392
fac9b83e
DM
8393 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
8394 /* All of this garbage is because when using non-tagged
8395 * IRQ status the mailbox/status_block protocol the chip
8396 * uses with the cpu is race prone.
8397 */
898a56f8 8398 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
fac9b83e
DM
8399 tw32(GRC_LOCAL_CTRL,
8400 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
8401 } else {
8402 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 8403 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
fac9b83e 8404 }
1da177e4 8405
fac9b83e
DM
8406 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
8407 tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
f47c11ee 8408 spin_unlock(&tp->lock);
fac9b83e
DM
8409 schedule_work(&tp->reset_task);
8410 return;
8411 }
1da177e4
LT
8412 }
8413
1da177e4
LT
8414 /* This part only runs once per second. */
8415 if (!--tp->timer_counter) {
fac9b83e
DM
8416 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
8417 tg3_periodic_fetch_stats(tp);
8418
1da177e4
LT
8419 if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
8420 u32 mac_stat;
8421 int phy_event;
8422
8423 mac_stat = tr32(MAC_STATUS);
8424
8425 phy_event = 0;
8426 if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
8427 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
8428 phy_event = 1;
8429 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
8430 phy_event = 1;
8431
8432 if (phy_event)
8433 tg3_setup_phy(tp, 0);
8434 } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
8435 u32 mac_stat = tr32(MAC_STATUS);
8436 int need_setup = 0;
8437
8438 if (netif_carrier_ok(tp->dev) &&
8439 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
8440 need_setup = 1;
8441 }
8442 if (! netif_carrier_ok(tp->dev) &&
8443 (mac_stat & (MAC_STATUS_PCS_SYNCED |
8444 MAC_STATUS_SIGNAL_DET))) {
8445 need_setup = 1;
8446 }
8447 if (need_setup) {
3d3ebe74
MC
8448 if (!tp->serdes_counter) {
8449 tw32_f(MAC_MODE,
8450 (tp->mac_mode &
8451 ~MAC_MODE_PORT_MODE_MASK));
8452 udelay(40);
8453 tw32_f(MAC_MODE, tp->mac_mode);
8454 udelay(40);
8455 }
1da177e4
LT
8456 tg3_setup_phy(tp, 0);
8457 }
747e8f8b
MC
8458 } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
8459 tg3_serdes_parallel_detect(tp);
1da177e4
LT
8460
8461 tp->timer_counter = tp->timer_multiplier;
8462 }
8463
130b8e4d
MC
8464 /* Heartbeat is only sent once every 2 seconds.
8465 *
8466 * The heartbeat is to tell the ASF firmware that the host
8467 * driver is still alive. In the event that the OS crashes,
8468 * ASF needs to reset the hardware to free up the FIFO space
8469 * that may be filled with rx packets destined for the host.
8470 * If the FIFO is full, ASF will no longer function properly.
8471 *
8472 * Unintended resets have been reported on real time kernels
8473 * where the timer doesn't run on time. Netpoll will also have
8474 * same problem.
8475 *
8476 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
8477 * to check the ring condition when the heartbeat is expiring
8478 * before doing the reset. This will prevent most unintended
8479 * resets.
8480 */
1da177e4 8481 if (!--tp->asf_counter) {
bc7959b2
MC
8482 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
8483 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
7c5026aa
MC
8484 tg3_wait_for_event_ack(tp);
8485
bbadf503 8486 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
130b8e4d 8487 FWCMD_NICDRV_ALIVE3);
bbadf503 8488 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
c6cdf436
MC
8489 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
8490 TG3_FW_UPDATE_TIMEOUT_SEC);
4ba526ce
MC
8491
8492 tg3_generate_fw_event(tp);
1da177e4
LT
8493 }
8494 tp->asf_counter = tp->asf_multiplier;
8495 }
8496
f47c11ee 8497 spin_unlock(&tp->lock);
1da177e4 8498
f475f163 8499restart_timer:
1da177e4
LT
8500 tp->timer.expires = jiffies + tp->timer_offset;
8501 add_timer(&tp->timer);
8502}
8503
4f125f42 8504static int tg3_request_irq(struct tg3 *tp, int irq_num)
fcfa0a32 8505{
7d12e780 8506 irq_handler_t fn;
fcfa0a32 8507 unsigned long flags;
4f125f42
MC
8508 char *name;
8509 struct tg3_napi *tnapi = &tp->napi[irq_num];
8510
8511 if (tp->irq_cnt == 1)
8512 name = tp->dev->name;
8513 else {
8514 name = &tnapi->irq_lbl[0];
8515 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
8516 name[IFNAMSIZ-1] = 0;
8517 }
fcfa0a32 8518
679563f4 8519 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
fcfa0a32
MC
8520 fn = tg3_msi;
8521 if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
8522 fn = tg3_msi_1shot;
1fb9df5d 8523 flags = IRQF_SAMPLE_RANDOM;
fcfa0a32
MC
8524 } else {
8525 fn = tg3_interrupt;
8526 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
8527 fn = tg3_interrupt_tagged;
1fb9df5d 8528 flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
fcfa0a32 8529 }
4f125f42
MC
8530
8531 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
fcfa0a32
MC
8532}
8533
7938109f
MC
8534static int tg3_test_interrupt(struct tg3 *tp)
8535{
09943a18 8536 struct tg3_napi *tnapi = &tp->napi[0];
7938109f 8537 struct net_device *dev = tp->dev;
b16250e3 8538 int err, i, intr_ok = 0;
f6eb9b1f 8539 u32 val;
7938109f 8540
d4bc3927
MC
8541 if (!netif_running(dev))
8542 return -ENODEV;
8543
7938109f
MC
8544 tg3_disable_ints(tp);
8545
4f125f42 8546 free_irq(tnapi->irq_vec, tnapi);
7938109f 8547
f6eb9b1f
MC
8548 /*
8549 * Turn off MSI one shot mode. Otherwise this test has no
8550 * observable way to know whether the interrupt was delivered.
8551 */
b703df6f
MC
8552 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8553 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
f6eb9b1f
MC
8554 (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
8555 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
8556 tw32(MSGINT_MODE, val);
8557 }
8558
4f125f42 8559 err = request_irq(tnapi->irq_vec, tg3_test_isr,
09943a18 8560 IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
7938109f
MC
8561 if (err)
8562 return err;
8563
898a56f8 8564 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
7938109f
MC
8565 tg3_enable_ints(tp);
8566
8567 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 8568 tnapi->coal_now);
7938109f
MC
8569
8570 for (i = 0; i < 5; i++) {
b16250e3
MC
8571 u32 int_mbox, misc_host_ctrl;
8572
898a56f8 8573 int_mbox = tr32_mailbox(tnapi->int_mbox);
b16250e3
MC
8574 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
8575
8576 if ((int_mbox != 0) ||
8577 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
8578 intr_ok = 1;
7938109f 8579 break;
b16250e3
MC
8580 }
8581
7938109f
MC
8582 msleep(10);
8583 }
8584
8585 tg3_disable_ints(tp);
8586
4f125f42 8587 free_irq(tnapi->irq_vec, tnapi);
6aa20a22 8588
4f125f42 8589 err = tg3_request_irq(tp, 0);
7938109f
MC
8590
8591 if (err)
8592 return err;
8593
f6eb9b1f
MC
8594 if (intr_ok) {
8595 /* Reenable MSI one shot mode. */
b703df6f
MC
8596 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8597 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
f6eb9b1f
MC
8598 (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
8599 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
8600 tw32(MSGINT_MODE, val);
8601 }
7938109f 8602 return 0;
f6eb9b1f 8603 }
7938109f
MC
8604
8605 return -EIO;
8606}
8607
8608/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
8609 * successfully restored
8610 */
8611static int tg3_test_msi(struct tg3 *tp)
8612{
7938109f
MC
8613 int err;
8614 u16 pci_cmd;
8615
8616 if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
8617 return 0;
8618
8619 /* Turn off SERR reporting in case MSI terminates with Master
8620 * Abort.
8621 */
8622 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
8623 pci_write_config_word(tp->pdev, PCI_COMMAND,
8624 pci_cmd & ~PCI_COMMAND_SERR);
8625
8626 err = tg3_test_interrupt(tp);
8627
8628 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
8629
8630 if (!err)
8631 return 0;
8632
8633 /* other failures */
8634 if (err != -EIO)
8635 return err;
8636
8637 /* MSI test failed, go back to INTx mode */
5129c3a3
MC
8638 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
8639 "to INTx mode. Please report this failure to the PCI "
8640 "maintainer and include system chipset information\n");
7938109f 8641
4f125f42 8642 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
09943a18 8643
7938109f
MC
8644 pci_disable_msi(tp->pdev);
8645
8646 tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
8647
4f125f42 8648 err = tg3_request_irq(tp, 0);
7938109f
MC
8649 if (err)
8650 return err;
8651
8652 /* Need to reset the chip because the MSI cycle may have terminated
8653 * with Master Abort.
8654 */
f47c11ee 8655 tg3_full_lock(tp, 1);
7938109f 8656
944d980e 8657 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
8e7a22e3 8658 err = tg3_init_hw(tp, 1);
7938109f 8659
f47c11ee 8660 tg3_full_unlock(tp);
7938109f
MC
8661
8662 if (err)
4f125f42 8663 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
7938109f
MC
8664
8665 return err;
8666}
8667
9e9fd12d
MC
8668static int tg3_request_firmware(struct tg3 *tp)
8669{
8670 const __be32 *fw_data;
8671
8672 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
05dbe005
JP
8673 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
8674 tp->fw_needed);
9e9fd12d
MC
8675 return -ENOENT;
8676 }
8677
8678 fw_data = (void *)tp->fw->data;
8679
8680 /* Firmware blob starts with version numbers, followed by
8681 * start address and _full_ length including BSS sections
8682 * (which must be longer than the actual data, of course
8683 */
8684
8685 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
8686 if (tp->fw_len < (tp->fw->size - 12)) {
05dbe005
JP
8687 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
8688 tp->fw_len, tp->fw_needed);
9e9fd12d
MC
8689 release_firmware(tp->fw);
8690 tp->fw = NULL;
8691 return -EINVAL;
8692 }
8693
8694 /* We no longer need firmware; we have it. */
8695 tp->fw_needed = NULL;
8696 return 0;
8697}
8698
679563f4
MC
8699static bool tg3_enable_msix(struct tg3 *tp)
8700{
8701 int i, rc, cpus = num_online_cpus();
8702 struct msix_entry msix_ent[tp->irq_max];
8703
8704 if (cpus == 1)
8705 /* Just fallback to the simpler MSI mode. */
8706 return false;
8707
8708 /*
8709 * We want as many rx rings enabled as there are cpus.
8710 * The first MSIX vector only deals with link interrupts, etc,
8711 * so we add one to the number of vectors we are requesting.
8712 */
8713 tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
8714
8715 for (i = 0; i < tp->irq_max; i++) {
8716 msix_ent[i].entry = i;
8717 msix_ent[i].vector = 0;
8718 }
8719
8720 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
8721 if (rc != 0) {
8722 if (rc < TG3_RSS_MIN_NUM_MSIX_VECS)
8723 return false;
8724 if (pci_enable_msix(tp->pdev, msix_ent, rc))
8725 return false;
05dbe005
JP
8726 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
8727 tp->irq_cnt, rc);
679563f4
MC
8728 tp->irq_cnt = rc;
8729 }
8730
baf8a94a
MC
8731 tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
8732
679563f4
MC
8733 for (i = 0; i < tp->irq_max; i++)
8734 tp->napi[i].irq_vec = msix_ent[i].vector;
8735
19cfaecc
MC
8736 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
8737 tp->tg3_flags3 |= TG3_FLG3_ENABLE_TSS;
8738 tp->dev->real_num_tx_queues = tp->irq_cnt - 1;
8739 } else
8740 tp->dev->real_num_tx_queues = 1;
fe5f5787 8741
679563f4
MC
8742 return true;
8743}
8744
07b0173c
MC
8745static void tg3_ints_init(struct tg3 *tp)
8746{
679563f4
MC
8747 if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
8748 !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
07b0173c
MC
8749 /* All MSI supporting chips should support tagged
8750 * status. Assert that this is the case.
8751 */
5129c3a3
MC
8752 netdev_warn(tp->dev,
8753 "MSI without TAGGED_STATUS? Not using MSI\n");
679563f4 8754 goto defcfg;
07b0173c 8755 }
4f125f42 8756
679563f4
MC
8757 if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
8758 tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
8759 else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
8760 pci_enable_msi(tp->pdev) == 0)
8761 tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
8762
8763 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
8764 u32 msi_mode = tr32(MSGINT_MODE);
baf8a94a
MC
8765 if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
8766 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
679563f4
MC
8767 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
8768 }
8769defcfg:
8770 if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
8771 tp->irq_cnt = 1;
8772 tp->napi[0].irq_vec = tp->pdev->irq;
fe5f5787 8773 tp->dev->real_num_tx_queues = 1;
679563f4 8774 }
07b0173c
MC
8775}
8776
8777static void tg3_ints_fini(struct tg3 *tp)
8778{
679563f4
MC
8779 if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
8780 pci_disable_msix(tp->pdev);
8781 else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
8782 pci_disable_msi(tp->pdev);
8783 tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
baf8a94a 8784 tp->tg3_flags3 &= ~TG3_FLG3_ENABLE_RSS;
07b0173c
MC
8785}
8786
1da177e4
LT
8787static int tg3_open(struct net_device *dev)
8788{
8789 struct tg3 *tp = netdev_priv(dev);
4f125f42 8790 int i, err;
1da177e4 8791
9e9fd12d
MC
8792 if (tp->fw_needed) {
8793 err = tg3_request_firmware(tp);
8794 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
8795 if (err)
8796 return err;
8797 } else if (err) {
05dbe005 8798 netdev_warn(tp->dev, "TSO capability disabled\n");
9e9fd12d
MC
8799 tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
8800 } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
05dbe005 8801 netdev_notice(tp->dev, "TSO capability restored\n");
9e9fd12d
MC
8802 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
8803 }
8804 }
8805
c49a1561
MC
8806 netif_carrier_off(tp->dev);
8807
bc1c7567 8808 err = tg3_set_power_state(tp, PCI_D0);
2f751b67 8809 if (err)
bc1c7567 8810 return err;
2f751b67
MC
8811
8812 tg3_full_lock(tp, 0);
bc1c7567 8813
1da177e4
LT
8814 tg3_disable_ints(tp);
8815 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
8816
f47c11ee 8817 tg3_full_unlock(tp);
1da177e4 8818
679563f4
MC
8819 /*
8820 * Setup interrupts first so we know how
8821 * many NAPI resources to allocate
8822 */
8823 tg3_ints_init(tp);
8824
1da177e4
LT
8825 /* The placement of this call is tied
8826 * to the setup and use of Host TX descriptors.
8827 */
8828 err = tg3_alloc_consistent(tp);
8829 if (err)
679563f4 8830 goto err_out1;
88b06bc2 8831
fed97810 8832 tg3_napi_enable(tp);
1da177e4 8833
4f125f42
MC
8834 for (i = 0; i < tp->irq_cnt; i++) {
8835 struct tg3_napi *tnapi = &tp->napi[i];
8836 err = tg3_request_irq(tp, i);
8837 if (err) {
8838 for (i--; i >= 0; i--)
8839 free_irq(tnapi->irq_vec, tnapi);
8840 break;
8841 }
8842 }
1da177e4 8843
07b0173c 8844 if (err)
679563f4 8845 goto err_out2;
bea3348e 8846
f47c11ee 8847 tg3_full_lock(tp, 0);
1da177e4 8848
8e7a22e3 8849 err = tg3_init_hw(tp, 1);
1da177e4 8850 if (err) {
944d980e 8851 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
8852 tg3_free_rings(tp);
8853 } else {
fac9b83e
DM
8854 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
8855 tp->timer_offset = HZ;
8856 else
8857 tp->timer_offset = HZ / 10;
8858
8859 BUG_ON(tp->timer_offset > HZ);
8860 tp->timer_counter = tp->timer_multiplier =
8861 (HZ / tp->timer_offset);
8862 tp->asf_counter = tp->asf_multiplier =
28fbef78 8863 ((HZ / tp->timer_offset) * 2);
1da177e4
LT
8864
8865 init_timer(&tp->timer);
8866 tp->timer.expires = jiffies + tp->timer_offset;
8867 tp->timer.data = (unsigned long) tp;
8868 tp->timer.function = tg3_timer;
1da177e4
LT
8869 }
8870
f47c11ee 8871 tg3_full_unlock(tp);
1da177e4 8872
07b0173c 8873 if (err)
679563f4 8874 goto err_out3;
1da177e4 8875
7938109f
MC
8876 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
8877 err = tg3_test_msi(tp);
fac9b83e 8878
7938109f 8879 if (err) {
f47c11ee 8880 tg3_full_lock(tp, 0);
944d980e 8881 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
7938109f 8882 tg3_free_rings(tp);
f47c11ee 8883 tg3_full_unlock(tp);
7938109f 8884
679563f4 8885 goto err_out2;
7938109f 8886 }
fcfa0a32 8887
f6eb9b1f 8888 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
b703df6f 8889 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
f6eb9b1f
MC
8890 (tp->tg3_flags2 & TG3_FLG2_USING_MSI) &&
8891 (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)) {
8892 u32 val = tr32(PCIE_TRANSACTION_CFG);
fcfa0a32 8893
f6eb9b1f
MC
8894 tw32(PCIE_TRANSACTION_CFG,
8895 val | PCIE_TRANS_CFG_1SHOT_MSI);
fcfa0a32 8896 }
7938109f
MC
8897 }
8898
b02fd9e3
MC
8899 tg3_phy_start(tp);
8900
f47c11ee 8901 tg3_full_lock(tp, 0);
1da177e4 8902
7938109f
MC
8903 add_timer(&tp->timer);
8904 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
1da177e4
LT
8905 tg3_enable_ints(tp);
8906
f47c11ee 8907 tg3_full_unlock(tp);
1da177e4 8908
fe5f5787 8909 netif_tx_start_all_queues(dev);
1da177e4
LT
8910
8911 return 0;
07b0173c 8912
679563f4 8913err_out3:
4f125f42
MC
8914 for (i = tp->irq_cnt - 1; i >= 0; i--) {
8915 struct tg3_napi *tnapi = &tp->napi[i];
8916 free_irq(tnapi->irq_vec, tnapi);
8917 }
07b0173c 8918
679563f4 8919err_out2:
fed97810 8920 tg3_napi_disable(tp);
07b0173c 8921 tg3_free_consistent(tp);
679563f4
MC
8922
8923err_out1:
8924 tg3_ints_fini(tp);
07b0173c 8925 return err;
1da177e4
LT
8926}
8927
1da177e4
LT
8928static struct net_device_stats *tg3_get_stats(struct net_device *);
8929static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
8930
8931static int tg3_close(struct net_device *dev)
8932{
4f125f42 8933 int i;
1da177e4
LT
8934 struct tg3 *tp = netdev_priv(dev);
8935
fed97810 8936 tg3_napi_disable(tp);
28e53bdd 8937 cancel_work_sync(&tp->reset_task);
7faa006f 8938
fe5f5787 8939 netif_tx_stop_all_queues(dev);
1da177e4
LT
8940
8941 del_timer_sync(&tp->timer);
8942
24bb4fb6
MC
8943 tg3_phy_stop(tp);
8944
f47c11ee 8945 tg3_full_lock(tp, 1);
1da177e4
LT
8946
8947 tg3_disable_ints(tp);
8948
944d980e 8949 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 8950 tg3_free_rings(tp);
5cf64b8a 8951 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
1da177e4 8952
f47c11ee 8953 tg3_full_unlock(tp);
1da177e4 8954
4f125f42
MC
8955 for (i = tp->irq_cnt - 1; i >= 0; i--) {
8956 struct tg3_napi *tnapi = &tp->napi[i];
8957 free_irq(tnapi->irq_vec, tnapi);
8958 }
07b0173c
MC
8959
8960 tg3_ints_fini(tp);
1da177e4
LT
8961
8962 memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
8963 sizeof(tp->net_stats_prev));
8964 memcpy(&tp->estats_prev, tg3_get_estats(tp),
8965 sizeof(tp->estats_prev));
8966
8967 tg3_free_consistent(tp);
8968
bc1c7567
MC
8969 tg3_set_power_state(tp, PCI_D3hot);
8970
8971 netif_carrier_off(tp->dev);
8972
1da177e4
LT
8973 return 0;
8974}
8975
8976static inline unsigned long get_stat64(tg3_stat64_t *val)
8977{
8978 unsigned long ret;
8979
8980#if (BITS_PER_LONG == 32)
8981 ret = val->low;
8982#else
8983 ret = ((u64)val->high << 32) | ((u64)val->low);
8984#endif
8985 return ret;
8986}
8987
816f8b86
SB
8988static inline u64 get_estat64(tg3_stat64_t *val)
8989{
8990 return ((u64)val->high << 32) | ((u64)val->low);
8991}
8992
1da177e4
LT
8993static unsigned long calc_crc_errors(struct tg3 *tp)
8994{
8995 struct tg3_hw_stats *hw_stats = tp->hw_stats;
8996
8997 if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
8998 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
8999 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
1da177e4
LT
9000 u32 val;
9001
f47c11ee 9002 spin_lock_bh(&tp->lock);
569a5df8
MC
9003 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
9004 tg3_writephy(tp, MII_TG3_TEST1,
9005 val | MII_TG3_TEST1_CRC_EN);
1da177e4
LT
9006 tg3_readphy(tp, 0x14, &val);
9007 } else
9008 val = 0;
f47c11ee 9009 spin_unlock_bh(&tp->lock);
1da177e4
LT
9010
9011 tp->phy_crc_errors += val;
9012
9013 return tp->phy_crc_errors;
9014 }
9015
9016 return get_stat64(&hw_stats->rx_fcs_errors);
9017}
9018
9019#define ESTAT_ADD(member) \
9020 estats->member = old_estats->member + \
816f8b86 9021 get_estat64(&hw_stats->member)
1da177e4
LT
9022
9023static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
9024{
9025 struct tg3_ethtool_stats *estats = &tp->estats;
9026 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
9027 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9028
9029 if (!hw_stats)
9030 return old_estats;
9031
9032 ESTAT_ADD(rx_octets);
9033 ESTAT_ADD(rx_fragments);
9034 ESTAT_ADD(rx_ucast_packets);
9035 ESTAT_ADD(rx_mcast_packets);
9036 ESTAT_ADD(rx_bcast_packets);
9037 ESTAT_ADD(rx_fcs_errors);
9038 ESTAT_ADD(rx_align_errors);
9039 ESTAT_ADD(rx_xon_pause_rcvd);
9040 ESTAT_ADD(rx_xoff_pause_rcvd);
9041 ESTAT_ADD(rx_mac_ctrl_rcvd);
9042 ESTAT_ADD(rx_xoff_entered);
9043 ESTAT_ADD(rx_frame_too_long_errors);
9044 ESTAT_ADD(rx_jabbers);
9045 ESTAT_ADD(rx_undersize_packets);
9046 ESTAT_ADD(rx_in_length_errors);
9047 ESTAT_ADD(rx_out_length_errors);
9048 ESTAT_ADD(rx_64_or_less_octet_packets);
9049 ESTAT_ADD(rx_65_to_127_octet_packets);
9050 ESTAT_ADD(rx_128_to_255_octet_packets);
9051 ESTAT_ADD(rx_256_to_511_octet_packets);
9052 ESTAT_ADD(rx_512_to_1023_octet_packets);
9053 ESTAT_ADD(rx_1024_to_1522_octet_packets);
9054 ESTAT_ADD(rx_1523_to_2047_octet_packets);
9055 ESTAT_ADD(rx_2048_to_4095_octet_packets);
9056 ESTAT_ADD(rx_4096_to_8191_octet_packets);
9057 ESTAT_ADD(rx_8192_to_9022_octet_packets);
9058
9059 ESTAT_ADD(tx_octets);
9060 ESTAT_ADD(tx_collisions);
9061 ESTAT_ADD(tx_xon_sent);
9062 ESTAT_ADD(tx_xoff_sent);
9063 ESTAT_ADD(tx_flow_control);
9064 ESTAT_ADD(tx_mac_errors);
9065 ESTAT_ADD(tx_single_collisions);
9066 ESTAT_ADD(tx_mult_collisions);
9067 ESTAT_ADD(tx_deferred);
9068 ESTAT_ADD(tx_excessive_collisions);
9069 ESTAT_ADD(tx_late_collisions);
9070 ESTAT_ADD(tx_collide_2times);
9071 ESTAT_ADD(tx_collide_3times);
9072 ESTAT_ADD(tx_collide_4times);
9073 ESTAT_ADD(tx_collide_5times);
9074 ESTAT_ADD(tx_collide_6times);
9075 ESTAT_ADD(tx_collide_7times);
9076 ESTAT_ADD(tx_collide_8times);
9077 ESTAT_ADD(tx_collide_9times);
9078 ESTAT_ADD(tx_collide_10times);
9079 ESTAT_ADD(tx_collide_11times);
9080 ESTAT_ADD(tx_collide_12times);
9081 ESTAT_ADD(tx_collide_13times);
9082 ESTAT_ADD(tx_collide_14times);
9083 ESTAT_ADD(tx_collide_15times);
9084 ESTAT_ADD(tx_ucast_packets);
9085 ESTAT_ADD(tx_mcast_packets);
9086 ESTAT_ADD(tx_bcast_packets);
9087 ESTAT_ADD(tx_carrier_sense_errors);
9088 ESTAT_ADD(tx_discards);
9089 ESTAT_ADD(tx_errors);
9090
9091 ESTAT_ADD(dma_writeq_full);
9092 ESTAT_ADD(dma_write_prioq_full);
9093 ESTAT_ADD(rxbds_empty);
9094 ESTAT_ADD(rx_discards);
9095 ESTAT_ADD(rx_errors);
9096 ESTAT_ADD(rx_threshold_hit);
9097
9098 ESTAT_ADD(dma_readq_full);
9099 ESTAT_ADD(dma_read_prioq_full);
9100 ESTAT_ADD(tx_comp_queue_full);
9101
9102 ESTAT_ADD(ring_set_send_prod_index);
9103 ESTAT_ADD(ring_status_update);
9104 ESTAT_ADD(nic_irqs);
9105 ESTAT_ADD(nic_avoided_irqs);
9106 ESTAT_ADD(nic_tx_threshold_hit);
9107
9108 return estats;
9109}
9110
9111static struct net_device_stats *tg3_get_stats(struct net_device *dev)
9112{
9113 struct tg3 *tp = netdev_priv(dev);
9114 struct net_device_stats *stats = &tp->net_stats;
9115 struct net_device_stats *old_stats = &tp->net_stats_prev;
9116 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9117
9118 if (!hw_stats)
9119 return old_stats;
9120
9121 stats->rx_packets = old_stats->rx_packets +
9122 get_stat64(&hw_stats->rx_ucast_packets) +
9123 get_stat64(&hw_stats->rx_mcast_packets) +
9124 get_stat64(&hw_stats->rx_bcast_packets);
6aa20a22 9125
1da177e4
LT
9126 stats->tx_packets = old_stats->tx_packets +
9127 get_stat64(&hw_stats->tx_ucast_packets) +
9128 get_stat64(&hw_stats->tx_mcast_packets) +
9129 get_stat64(&hw_stats->tx_bcast_packets);
9130
9131 stats->rx_bytes = old_stats->rx_bytes +
9132 get_stat64(&hw_stats->rx_octets);
9133 stats->tx_bytes = old_stats->tx_bytes +
9134 get_stat64(&hw_stats->tx_octets);
9135
9136 stats->rx_errors = old_stats->rx_errors +
4f63b877 9137 get_stat64(&hw_stats->rx_errors);
1da177e4
LT
9138 stats->tx_errors = old_stats->tx_errors +
9139 get_stat64(&hw_stats->tx_errors) +
9140 get_stat64(&hw_stats->tx_mac_errors) +
9141 get_stat64(&hw_stats->tx_carrier_sense_errors) +
9142 get_stat64(&hw_stats->tx_discards);
9143
9144 stats->multicast = old_stats->multicast +
9145 get_stat64(&hw_stats->rx_mcast_packets);
9146 stats->collisions = old_stats->collisions +
9147 get_stat64(&hw_stats->tx_collisions);
9148
9149 stats->rx_length_errors = old_stats->rx_length_errors +
9150 get_stat64(&hw_stats->rx_frame_too_long_errors) +
9151 get_stat64(&hw_stats->rx_undersize_packets);
9152
9153 stats->rx_over_errors = old_stats->rx_over_errors +
9154 get_stat64(&hw_stats->rxbds_empty);
9155 stats->rx_frame_errors = old_stats->rx_frame_errors +
9156 get_stat64(&hw_stats->rx_align_errors);
9157 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
9158 get_stat64(&hw_stats->tx_discards);
9159 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
9160 get_stat64(&hw_stats->tx_carrier_sense_errors);
9161
9162 stats->rx_crc_errors = old_stats->rx_crc_errors +
9163 calc_crc_errors(tp);
9164
4f63b877
JL
9165 stats->rx_missed_errors = old_stats->rx_missed_errors +
9166 get_stat64(&hw_stats->rx_discards);
9167
1da177e4
LT
9168 return stats;
9169}
9170
9171static inline u32 calc_crc(unsigned char *buf, int len)
9172{
9173 u32 reg;
9174 u32 tmp;
9175 int j, k;
9176
9177 reg = 0xffffffff;
9178
9179 for (j = 0; j < len; j++) {
9180 reg ^= buf[j];
9181
9182 for (k = 0; k < 8; k++) {
9183 tmp = reg & 0x01;
9184
9185 reg >>= 1;
9186
859a5887 9187 if (tmp)
1da177e4 9188 reg ^= 0xedb88320;
1da177e4
LT
9189 }
9190 }
9191
9192 return ~reg;
9193}
9194
9195static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
9196{
9197 /* accept or reject all multicast frames */
9198 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
9199 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
9200 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
9201 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
9202}
9203
9204static void __tg3_set_rx_mode(struct net_device *dev)
9205{
9206 struct tg3 *tp = netdev_priv(dev);
9207 u32 rx_mode;
9208
9209 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
9210 RX_MODE_KEEP_VLAN_TAG);
9211
9212 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
9213 * flag clear.
9214 */
9215#if TG3_VLAN_TAG_USED
9216 if (!tp->vlgrp &&
9217 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
9218 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
9219#else
9220 /* By definition, VLAN is disabled always in this
9221 * case.
9222 */
9223 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
9224 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
9225#endif
9226
9227 if (dev->flags & IFF_PROMISC) {
9228 /* Promiscuous mode. */
9229 rx_mode |= RX_MODE_PROMISC;
9230 } else if (dev->flags & IFF_ALLMULTI) {
9231 /* Accept all multicast. */
9232 tg3_set_multi (tp, 1);
4cd24eaf 9233 } else if (netdev_mc_empty(dev)) {
1da177e4
LT
9234 /* Reject all multicast. */
9235 tg3_set_multi (tp, 0);
9236 } else {
9237 /* Accept one or more multicast(s). */
22bedad3 9238 struct netdev_hw_addr *ha;
1da177e4
LT
9239 u32 mc_filter[4] = { 0, };
9240 u32 regidx;
9241 u32 bit;
9242 u32 crc;
9243
22bedad3
JP
9244 netdev_for_each_mc_addr(ha, dev) {
9245 crc = calc_crc(ha->addr, ETH_ALEN);
1da177e4
LT
9246 bit = ~crc & 0x7f;
9247 regidx = (bit & 0x60) >> 5;
9248 bit &= 0x1f;
9249 mc_filter[regidx] |= (1 << bit);
9250 }
9251
9252 tw32(MAC_HASH_REG_0, mc_filter[0]);
9253 tw32(MAC_HASH_REG_1, mc_filter[1]);
9254 tw32(MAC_HASH_REG_2, mc_filter[2]);
9255 tw32(MAC_HASH_REG_3, mc_filter[3]);
9256 }
9257
9258 if (rx_mode != tp->rx_mode) {
9259 tp->rx_mode = rx_mode;
9260 tw32_f(MAC_RX_MODE, rx_mode);
9261 udelay(10);
9262 }
9263}
9264
9265static void tg3_set_rx_mode(struct net_device *dev)
9266{
9267 struct tg3 *tp = netdev_priv(dev);
9268
e75f7c90
MC
9269 if (!netif_running(dev))
9270 return;
9271
f47c11ee 9272 tg3_full_lock(tp, 0);
1da177e4 9273 __tg3_set_rx_mode(dev);
f47c11ee 9274 tg3_full_unlock(tp);
1da177e4
LT
9275}
9276
9277#define TG3_REGDUMP_LEN (32 * 1024)
9278
9279static int tg3_get_regs_len(struct net_device *dev)
9280{
9281 return TG3_REGDUMP_LEN;
9282}
9283
9284static void tg3_get_regs(struct net_device *dev,
9285 struct ethtool_regs *regs, void *_p)
9286{
9287 u32 *p = _p;
9288 struct tg3 *tp = netdev_priv(dev);
9289 u8 *orig_p = _p;
9290 int i;
9291
9292 regs->version = 0;
9293
9294 memset(p, 0, TG3_REGDUMP_LEN);
9295
bc1c7567
MC
9296 if (tp->link_config.phy_is_low_power)
9297 return;
9298
f47c11ee 9299 tg3_full_lock(tp, 0);
1da177e4
LT
9300
9301#define __GET_REG32(reg) (*(p)++ = tr32(reg))
9302#define GET_REG32_LOOP(base,len) \
9303do { p = (u32 *)(orig_p + (base)); \
9304 for (i = 0; i < len; i += 4) \
9305 __GET_REG32((base) + i); \
9306} while (0)
9307#define GET_REG32_1(reg) \
9308do { p = (u32 *)(orig_p + (reg)); \
9309 __GET_REG32((reg)); \
9310} while (0)
9311
9312 GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
9313 GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
9314 GET_REG32_LOOP(MAC_MODE, 0x4f0);
9315 GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
9316 GET_REG32_1(SNDDATAC_MODE);
9317 GET_REG32_LOOP(SNDBDS_MODE, 0x80);
9318 GET_REG32_LOOP(SNDBDI_MODE, 0x48);
9319 GET_REG32_1(SNDBDC_MODE);
9320 GET_REG32_LOOP(RCVLPC_MODE, 0x20);
9321 GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
9322 GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
9323 GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
9324 GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
9325 GET_REG32_1(RCVDCC_MODE);
9326 GET_REG32_LOOP(RCVBDI_MODE, 0x20);
9327 GET_REG32_LOOP(RCVCC_MODE, 0x14);
9328 GET_REG32_LOOP(RCVLSC_MODE, 0x08);
9329 GET_REG32_1(MBFREE_MODE);
9330 GET_REG32_LOOP(HOSTCC_MODE, 0x100);
9331 GET_REG32_LOOP(MEMARB_MODE, 0x10);
9332 GET_REG32_LOOP(BUFMGR_MODE, 0x58);
9333 GET_REG32_LOOP(RDMAC_MODE, 0x08);
9334 GET_REG32_LOOP(WDMAC_MODE, 0x08);
091465d7
CE
9335 GET_REG32_1(RX_CPU_MODE);
9336 GET_REG32_1(RX_CPU_STATE);
9337 GET_REG32_1(RX_CPU_PGMCTR);
9338 GET_REG32_1(RX_CPU_HWBKPT);
9339 GET_REG32_1(TX_CPU_MODE);
9340 GET_REG32_1(TX_CPU_STATE);
9341 GET_REG32_1(TX_CPU_PGMCTR);
1da177e4
LT
9342 GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
9343 GET_REG32_LOOP(FTQ_RESET, 0x120);
9344 GET_REG32_LOOP(MSGINT_MODE, 0x0c);
9345 GET_REG32_1(DMAC_MODE);
9346 GET_REG32_LOOP(GRC_MODE, 0x4c);
9347 if (tp->tg3_flags & TG3_FLAG_NVRAM)
9348 GET_REG32_LOOP(NVRAM_CMD, 0x24);
9349
9350#undef __GET_REG32
9351#undef GET_REG32_LOOP
9352#undef GET_REG32_1
9353
f47c11ee 9354 tg3_full_unlock(tp);
1da177e4
LT
9355}
9356
9357static int tg3_get_eeprom_len(struct net_device *dev)
9358{
9359 struct tg3 *tp = netdev_priv(dev);
9360
9361 return tp->nvram_size;
9362}
9363
1da177e4
LT
9364static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
9365{
9366 struct tg3 *tp = netdev_priv(dev);
9367 int ret;
9368 u8 *pd;
b9fc7dc5 9369 u32 i, offset, len, b_offset, b_count;
a9dc529d 9370 __be32 val;
1da177e4 9371
df259d8c
MC
9372 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
9373 return -EINVAL;
9374
bc1c7567
MC
9375 if (tp->link_config.phy_is_low_power)
9376 return -EAGAIN;
9377
1da177e4
LT
9378 offset = eeprom->offset;
9379 len = eeprom->len;
9380 eeprom->len = 0;
9381
9382 eeprom->magic = TG3_EEPROM_MAGIC;
9383
9384 if (offset & 3) {
9385 /* adjustments to start on required 4 byte boundary */
9386 b_offset = offset & 3;
9387 b_count = 4 - b_offset;
9388 if (b_count > len) {
9389 /* i.e. offset=1 len=2 */
9390 b_count = len;
9391 }
a9dc529d 9392 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
1da177e4
LT
9393 if (ret)
9394 return ret;
1da177e4
LT
9395 memcpy(data, ((char*)&val) + b_offset, b_count);
9396 len -= b_count;
9397 offset += b_count;
c6cdf436 9398 eeprom->len += b_count;
1da177e4
LT
9399 }
9400
9401 /* read bytes upto the last 4 byte boundary */
9402 pd = &data[eeprom->len];
9403 for (i = 0; i < (len - (len & 3)); i += 4) {
a9dc529d 9404 ret = tg3_nvram_read_be32(tp, offset + i, &val);
1da177e4
LT
9405 if (ret) {
9406 eeprom->len += i;
9407 return ret;
9408 }
1da177e4
LT
9409 memcpy(pd + i, &val, 4);
9410 }
9411 eeprom->len += i;
9412
9413 if (len & 3) {
9414 /* read last bytes not ending on 4 byte boundary */
9415 pd = &data[eeprom->len];
9416 b_count = len & 3;
9417 b_offset = offset + len - b_count;
a9dc529d 9418 ret = tg3_nvram_read_be32(tp, b_offset, &val);
1da177e4
LT
9419 if (ret)
9420 return ret;
b9fc7dc5 9421 memcpy(pd, &val, b_count);
1da177e4
LT
9422 eeprom->len += b_count;
9423 }
9424 return 0;
9425}
9426
6aa20a22 9427static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
1da177e4
LT
9428
9429static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
9430{
9431 struct tg3 *tp = netdev_priv(dev);
9432 int ret;
b9fc7dc5 9433 u32 offset, len, b_offset, odd_len;
1da177e4 9434 u8 *buf;
a9dc529d 9435 __be32 start, end;
1da177e4 9436
bc1c7567
MC
9437 if (tp->link_config.phy_is_low_power)
9438 return -EAGAIN;
9439
df259d8c
MC
9440 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
9441 eeprom->magic != TG3_EEPROM_MAGIC)
1da177e4
LT
9442 return -EINVAL;
9443
9444 offset = eeprom->offset;
9445 len = eeprom->len;
9446
9447 if ((b_offset = (offset & 3))) {
9448 /* adjustments to start on required 4 byte boundary */
a9dc529d 9449 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
1da177e4
LT
9450 if (ret)
9451 return ret;
1da177e4
LT
9452 len += b_offset;
9453 offset &= ~3;
1c8594b4
MC
9454 if (len < 4)
9455 len = 4;
1da177e4
LT
9456 }
9457
9458 odd_len = 0;
1c8594b4 9459 if (len & 3) {
1da177e4
LT
9460 /* adjustments to end on required 4 byte boundary */
9461 odd_len = 1;
9462 len = (len + 3) & ~3;
a9dc529d 9463 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
1da177e4
LT
9464 if (ret)
9465 return ret;
1da177e4
LT
9466 }
9467
9468 buf = data;
9469 if (b_offset || odd_len) {
9470 buf = kmalloc(len, GFP_KERNEL);
ab0049b4 9471 if (!buf)
1da177e4
LT
9472 return -ENOMEM;
9473 if (b_offset)
9474 memcpy(buf, &start, 4);
9475 if (odd_len)
9476 memcpy(buf+len-4, &end, 4);
9477 memcpy(buf + b_offset, data, eeprom->len);
9478 }
9479
9480 ret = tg3_nvram_write_block(tp, offset, len, buf);
9481
9482 if (buf != data)
9483 kfree(buf);
9484
9485 return ret;
9486}
9487
9488static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
9489{
b02fd9e3
MC
9490 struct tg3 *tp = netdev_priv(dev);
9491
9492 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
3f0e3ad7 9493 struct phy_device *phydev;
b02fd9e3
MC
9494 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
9495 return -EAGAIN;
3f0e3ad7
MC
9496 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
9497 return phy_ethtool_gset(phydev, cmd);
b02fd9e3 9498 }
6aa20a22 9499
1da177e4
LT
9500 cmd->supported = (SUPPORTED_Autoneg);
9501
9502 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
9503 cmd->supported |= (SUPPORTED_1000baseT_Half |
9504 SUPPORTED_1000baseT_Full);
9505
ef348144 9506 if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
1da177e4
LT
9507 cmd->supported |= (SUPPORTED_100baseT_Half |
9508 SUPPORTED_100baseT_Full |
9509 SUPPORTED_10baseT_Half |
9510 SUPPORTED_10baseT_Full |
3bebab59 9511 SUPPORTED_TP);
ef348144
KK
9512 cmd->port = PORT_TP;
9513 } else {
1da177e4 9514 cmd->supported |= SUPPORTED_FIBRE;
ef348144
KK
9515 cmd->port = PORT_FIBRE;
9516 }
6aa20a22 9517
1da177e4
LT
9518 cmd->advertising = tp->link_config.advertising;
9519 if (netif_running(dev)) {
9520 cmd->speed = tp->link_config.active_speed;
9521 cmd->duplex = tp->link_config.active_duplex;
9522 }
882e9793 9523 cmd->phy_address = tp->phy_addr;
7e5856bd 9524 cmd->transceiver = XCVR_INTERNAL;
1da177e4
LT
9525 cmd->autoneg = tp->link_config.autoneg;
9526 cmd->maxtxpkt = 0;
9527 cmd->maxrxpkt = 0;
9528 return 0;
9529}
6aa20a22 9530
1da177e4
LT
9531static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
9532{
9533 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9534
b02fd9e3 9535 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
3f0e3ad7 9536 struct phy_device *phydev;
b02fd9e3
MC
9537 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
9538 return -EAGAIN;
3f0e3ad7
MC
9539 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
9540 return phy_ethtool_sset(phydev, cmd);
b02fd9e3
MC
9541 }
9542
7e5856bd
MC
9543 if (cmd->autoneg != AUTONEG_ENABLE &&
9544 cmd->autoneg != AUTONEG_DISABLE)
37ff238d 9545 return -EINVAL;
7e5856bd
MC
9546
9547 if (cmd->autoneg == AUTONEG_DISABLE &&
9548 cmd->duplex != DUPLEX_FULL &&
9549 cmd->duplex != DUPLEX_HALF)
37ff238d 9550 return -EINVAL;
1da177e4 9551
7e5856bd
MC
9552 if (cmd->autoneg == AUTONEG_ENABLE) {
9553 u32 mask = ADVERTISED_Autoneg |
9554 ADVERTISED_Pause |
9555 ADVERTISED_Asym_Pause;
9556
3f07d129 9557 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
7e5856bd
MC
9558 mask |= ADVERTISED_1000baseT_Half |
9559 ADVERTISED_1000baseT_Full;
9560
9561 if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
9562 mask |= ADVERTISED_100baseT_Half |
9563 ADVERTISED_100baseT_Full |
9564 ADVERTISED_10baseT_Half |
9565 ADVERTISED_10baseT_Full |
9566 ADVERTISED_TP;
9567 else
9568 mask |= ADVERTISED_FIBRE;
9569
9570 if (cmd->advertising & ~mask)
9571 return -EINVAL;
9572
9573 mask &= (ADVERTISED_1000baseT_Half |
9574 ADVERTISED_1000baseT_Full |
9575 ADVERTISED_100baseT_Half |
9576 ADVERTISED_100baseT_Full |
9577 ADVERTISED_10baseT_Half |
9578 ADVERTISED_10baseT_Full);
9579
9580 cmd->advertising &= mask;
9581 } else {
9582 if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
9583 if (cmd->speed != SPEED_1000)
9584 return -EINVAL;
9585
9586 if (cmd->duplex != DUPLEX_FULL)
9587 return -EINVAL;
9588 } else {
9589 if (cmd->speed != SPEED_100 &&
9590 cmd->speed != SPEED_10)
9591 return -EINVAL;
9592 }
9593 }
9594
f47c11ee 9595 tg3_full_lock(tp, 0);
1da177e4
LT
9596
9597 tp->link_config.autoneg = cmd->autoneg;
9598 if (cmd->autoneg == AUTONEG_ENABLE) {
405d8e5c
AG
9599 tp->link_config.advertising = (cmd->advertising |
9600 ADVERTISED_Autoneg);
1da177e4
LT
9601 tp->link_config.speed = SPEED_INVALID;
9602 tp->link_config.duplex = DUPLEX_INVALID;
9603 } else {
9604 tp->link_config.advertising = 0;
9605 tp->link_config.speed = cmd->speed;
9606 tp->link_config.duplex = cmd->duplex;
b02fd9e3 9607 }
6aa20a22 9608
24fcad6b
MC
9609 tp->link_config.orig_speed = tp->link_config.speed;
9610 tp->link_config.orig_duplex = tp->link_config.duplex;
9611 tp->link_config.orig_autoneg = tp->link_config.autoneg;
9612
1da177e4
LT
9613 if (netif_running(dev))
9614 tg3_setup_phy(tp, 1);
9615
f47c11ee 9616 tg3_full_unlock(tp);
6aa20a22 9617
1da177e4
LT
9618 return 0;
9619}
6aa20a22 9620
1da177e4
LT
9621static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
9622{
9623 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9624
1da177e4
LT
9625 strcpy(info->driver, DRV_MODULE_NAME);
9626 strcpy(info->version, DRV_MODULE_VERSION);
c4e6575c 9627 strcpy(info->fw_version, tp->fw_ver);
1da177e4
LT
9628 strcpy(info->bus_info, pci_name(tp->pdev));
9629}
6aa20a22 9630
1da177e4
LT
9631static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
9632{
9633 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9634
12dac075
RW
9635 if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
9636 device_can_wakeup(&tp->pdev->dev))
a85feb8c
GZ
9637 wol->supported = WAKE_MAGIC;
9638 else
9639 wol->supported = 0;
1da177e4 9640 wol->wolopts = 0;
05ac4cb7
MC
9641 if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
9642 device_can_wakeup(&tp->pdev->dev))
1da177e4
LT
9643 wol->wolopts = WAKE_MAGIC;
9644 memset(&wol->sopass, 0, sizeof(wol->sopass));
9645}
6aa20a22 9646
1da177e4
LT
9647static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
9648{
9649 struct tg3 *tp = netdev_priv(dev);
12dac075 9650 struct device *dp = &tp->pdev->dev;
6aa20a22 9651
1da177e4
LT
9652 if (wol->wolopts & ~WAKE_MAGIC)
9653 return -EINVAL;
9654 if ((wol->wolopts & WAKE_MAGIC) &&
12dac075 9655 !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
1da177e4 9656 return -EINVAL;
6aa20a22 9657
f47c11ee 9658 spin_lock_bh(&tp->lock);
12dac075 9659 if (wol->wolopts & WAKE_MAGIC) {
1da177e4 9660 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
12dac075
RW
9661 device_set_wakeup_enable(dp, true);
9662 } else {
1da177e4 9663 tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
12dac075
RW
9664 device_set_wakeup_enable(dp, false);
9665 }
f47c11ee 9666 spin_unlock_bh(&tp->lock);
6aa20a22 9667
1da177e4
LT
9668 return 0;
9669}
6aa20a22 9670
1da177e4
LT
9671static u32 tg3_get_msglevel(struct net_device *dev)
9672{
9673 struct tg3 *tp = netdev_priv(dev);
9674 return tp->msg_enable;
9675}
6aa20a22 9676
1da177e4
LT
9677static void tg3_set_msglevel(struct net_device *dev, u32 value)
9678{
9679 struct tg3 *tp = netdev_priv(dev);
9680 tp->msg_enable = value;
9681}
6aa20a22 9682
1da177e4
LT
9683static int tg3_set_tso(struct net_device *dev, u32 value)
9684{
9685 struct tg3 *tp = netdev_priv(dev);
9686
9687 if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
9688 if (value)
9689 return -EINVAL;
9690 return 0;
9691 }
027455ad 9692 if ((dev->features & NETIF_F_IPV6_CSUM) &&
e849cdc3
MC
9693 ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
9694 (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3))) {
9936bcf6 9695 if (value) {
b0026624 9696 dev->features |= NETIF_F_TSO6;
e849cdc3
MC
9697 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
9698 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c
MC
9699 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
9700 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
321d32a0 9701 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
e849cdc3 9702 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
9936bcf6
MC
9703 dev->features |= NETIF_F_TSO_ECN;
9704 } else
9705 dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
b0026624 9706 }
1da177e4
LT
9707 return ethtool_op_set_tso(dev, value);
9708}
6aa20a22 9709
1da177e4
LT
9710static int tg3_nway_reset(struct net_device *dev)
9711{
9712 struct tg3 *tp = netdev_priv(dev);
1da177e4 9713 int r;
6aa20a22 9714
1da177e4
LT
9715 if (!netif_running(dev))
9716 return -EAGAIN;
9717
c94e3941
MC
9718 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
9719 return -EINVAL;
9720
b02fd9e3
MC
9721 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
9722 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
9723 return -EAGAIN;
3f0e3ad7 9724 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
9725 } else {
9726 u32 bmcr;
9727
9728 spin_lock_bh(&tp->lock);
9729 r = -EINVAL;
9730 tg3_readphy(tp, MII_BMCR, &bmcr);
9731 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
9732 ((bmcr & BMCR_ANENABLE) ||
9733 (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
9734 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
9735 BMCR_ANENABLE);
9736 r = 0;
9737 }
9738 spin_unlock_bh(&tp->lock);
1da177e4 9739 }
6aa20a22 9740
1da177e4
LT
9741 return r;
9742}
6aa20a22 9743
1da177e4
LT
9744static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
9745{
9746 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9747
1da177e4
LT
9748 ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
9749 ering->rx_mini_max_pending = 0;
4f81c32b
MC
9750 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
9751 ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
9752 else
9753 ering->rx_jumbo_max_pending = 0;
9754
9755 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
1da177e4
LT
9756
9757 ering->rx_pending = tp->rx_pending;
9758 ering->rx_mini_pending = 0;
4f81c32b
MC
9759 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
9760 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
9761 else
9762 ering->rx_jumbo_pending = 0;
9763
f3f3f27e 9764 ering->tx_pending = tp->napi[0].tx_pending;
1da177e4 9765}
6aa20a22 9766
1da177e4
LT
9767static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
9768{
9769 struct tg3 *tp = netdev_priv(dev);
646c9edd 9770 int i, irq_sync = 0, err = 0;
6aa20a22 9771
1da177e4
LT
9772 if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
9773 (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
bc3a9254
MC
9774 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
9775 (ering->tx_pending <= MAX_SKB_FRAGS) ||
7f62ad5d 9776 ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
bc3a9254 9777 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
1da177e4 9778 return -EINVAL;
6aa20a22 9779
bbe832c0 9780 if (netif_running(dev)) {
b02fd9e3 9781 tg3_phy_stop(tp);
1da177e4 9782 tg3_netif_stop(tp);
bbe832c0
MC
9783 irq_sync = 1;
9784 }
1da177e4 9785
bbe832c0 9786 tg3_full_lock(tp, irq_sync);
6aa20a22 9787
1da177e4
LT
9788 tp->rx_pending = ering->rx_pending;
9789
9790 if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
9791 tp->rx_pending > 63)
9792 tp->rx_pending = 63;
9793 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
646c9edd
MC
9794
9795 for (i = 0; i < TG3_IRQ_MAX_VECS; i++)
9796 tp->napi[i].tx_pending = ering->tx_pending;
1da177e4
LT
9797
9798 if (netif_running(dev)) {
944d980e 9799 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
b9ec6c1b
MC
9800 err = tg3_restart_hw(tp, 1);
9801 if (!err)
9802 tg3_netif_start(tp);
1da177e4
LT
9803 }
9804
f47c11ee 9805 tg3_full_unlock(tp);
6aa20a22 9806
b02fd9e3
MC
9807 if (irq_sync && !err)
9808 tg3_phy_start(tp);
9809
b9ec6c1b 9810 return err;
1da177e4 9811}
6aa20a22 9812
1da177e4
LT
9813static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
9814{
9815 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9816
1da177e4 9817 epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
8d018621 9818
e18ce346 9819 if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
8d018621
MC
9820 epause->rx_pause = 1;
9821 else
9822 epause->rx_pause = 0;
9823
e18ce346 9824 if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
8d018621
MC
9825 epause->tx_pause = 1;
9826 else
9827 epause->tx_pause = 0;
1da177e4 9828}
6aa20a22 9829
1da177e4
LT
9830static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
9831{
9832 struct tg3 *tp = netdev_priv(dev);
b02fd9e3 9833 int err = 0;
6aa20a22 9834
b02fd9e3 9835 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
2712168f
MC
9836 u32 newadv;
9837 struct phy_device *phydev;
1da177e4 9838
2712168f 9839 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
f47c11ee 9840
2712168f
MC
9841 if (!(phydev->supported & SUPPORTED_Pause) ||
9842 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
9843 ((epause->rx_pause && !epause->tx_pause) ||
9844 (!epause->rx_pause && epause->tx_pause))))
9845 return -EINVAL;
1da177e4 9846
2712168f
MC
9847 tp->link_config.flowctrl = 0;
9848 if (epause->rx_pause) {
9849 tp->link_config.flowctrl |= FLOW_CTRL_RX;
9850
9851 if (epause->tx_pause) {
9852 tp->link_config.flowctrl |= FLOW_CTRL_TX;
9853 newadv = ADVERTISED_Pause;
b02fd9e3 9854 } else
2712168f
MC
9855 newadv = ADVERTISED_Pause |
9856 ADVERTISED_Asym_Pause;
9857 } else if (epause->tx_pause) {
9858 tp->link_config.flowctrl |= FLOW_CTRL_TX;
9859 newadv = ADVERTISED_Asym_Pause;
9860 } else
9861 newadv = 0;
9862
9863 if (epause->autoneg)
9864 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
9865 else
9866 tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
9867
9868 if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
9869 u32 oldadv = phydev->advertising &
9870 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
9871 if (oldadv != newadv) {
9872 phydev->advertising &=
9873 ~(ADVERTISED_Pause |
9874 ADVERTISED_Asym_Pause);
9875 phydev->advertising |= newadv;
9876 if (phydev->autoneg) {
9877 /*
9878 * Always renegotiate the link to
9879 * inform our link partner of our
9880 * flow control settings, even if the
9881 * flow control is forced. Let
9882 * tg3_adjust_link() do the final
9883 * flow control setup.
9884 */
9885 return phy_start_aneg(phydev);
b02fd9e3 9886 }
b02fd9e3 9887 }
b02fd9e3 9888
2712168f 9889 if (!epause->autoneg)
b02fd9e3 9890 tg3_setup_flow_control(tp, 0, 0);
2712168f
MC
9891 } else {
9892 tp->link_config.orig_advertising &=
9893 ~(ADVERTISED_Pause |
9894 ADVERTISED_Asym_Pause);
9895 tp->link_config.orig_advertising |= newadv;
b02fd9e3
MC
9896 }
9897 } else {
9898 int irq_sync = 0;
9899
9900 if (netif_running(dev)) {
9901 tg3_netif_stop(tp);
9902 irq_sync = 1;
9903 }
9904
9905 tg3_full_lock(tp, irq_sync);
9906
9907 if (epause->autoneg)
9908 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
9909 else
9910 tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
9911 if (epause->rx_pause)
e18ce346 9912 tp->link_config.flowctrl |= FLOW_CTRL_RX;
b02fd9e3 9913 else
e18ce346 9914 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
b02fd9e3 9915 if (epause->tx_pause)
e18ce346 9916 tp->link_config.flowctrl |= FLOW_CTRL_TX;
b02fd9e3 9917 else
e18ce346 9918 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
b02fd9e3
MC
9919
9920 if (netif_running(dev)) {
9921 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
9922 err = tg3_restart_hw(tp, 1);
9923 if (!err)
9924 tg3_netif_start(tp);
9925 }
9926
9927 tg3_full_unlock(tp);
9928 }
6aa20a22 9929
b9ec6c1b 9930 return err;
1da177e4 9931}
6aa20a22 9932
1da177e4
LT
9933static u32 tg3_get_rx_csum(struct net_device *dev)
9934{
9935 struct tg3 *tp = netdev_priv(dev);
9936 return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
9937}
6aa20a22 9938
1da177e4
LT
9939static int tg3_set_rx_csum(struct net_device *dev, u32 data)
9940{
9941 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9942
1da177e4
LT
9943 if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
9944 if (data != 0)
9945 return -EINVAL;
c6cdf436
MC
9946 return 0;
9947 }
6aa20a22 9948
f47c11ee 9949 spin_lock_bh(&tp->lock);
1da177e4
LT
9950 if (data)
9951 tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
9952 else
9953 tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
f47c11ee 9954 spin_unlock_bh(&tp->lock);
6aa20a22 9955
1da177e4
LT
9956 return 0;
9957}
6aa20a22 9958
1da177e4
LT
9959static int tg3_set_tx_csum(struct net_device *dev, u32 data)
9960{
9961 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9962
1da177e4
LT
9963 if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
9964 if (data != 0)
9965 return -EINVAL;
c6cdf436
MC
9966 return 0;
9967 }
6aa20a22 9968
321d32a0 9969 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
6460d948 9970 ethtool_op_set_tx_ipv6_csum(dev, data);
1da177e4 9971 else
9c27dbdf 9972 ethtool_op_set_tx_csum(dev, data);
1da177e4
LT
9973
9974 return 0;
9975}
9976
b9f2c044 9977static int tg3_get_sset_count (struct net_device *dev, int sset)
1da177e4 9978{
b9f2c044
JG
9979 switch (sset) {
9980 case ETH_SS_TEST:
9981 return TG3_NUM_TEST;
9982 case ETH_SS_STATS:
9983 return TG3_NUM_STATS;
9984 default:
9985 return -EOPNOTSUPP;
9986 }
4cafd3f5
MC
9987}
9988
1da177e4
LT
9989static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
9990{
9991 switch (stringset) {
9992 case ETH_SS_STATS:
9993 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
9994 break;
4cafd3f5
MC
9995 case ETH_SS_TEST:
9996 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
9997 break;
1da177e4
LT
9998 default:
9999 WARN_ON(1); /* we need a WARN() */
10000 break;
10001 }
10002}
10003
4009a93d
MC
10004static int tg3_phys_id(struct net_device *dev, u32 data)
10005{
10006 struct tg3 *tp = netdev_priv(dev);
10007 int i;
10008
10009 if (!netif_running(tp->dev))
10010 return -EAGAIN;
10011
10012 if (data == 0)
759afc31 10013 data = UINT_MAX / 2;
4009a93d
MC
10014
10015 for (i = 0; i < (data * 2); i++) {
10016 if ((i % 2) == 0)
10017 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10018 LED_CTRL_1000MBPS_ON |
10019 LED_CTRL_100MBPS_ON |
10020 LED_CTRL_10MBPS_ON |
10021 LED_CTRL_TRAFFIC_OVERRIDE |
10022 LED_CTRL_TRAFFIC_BLINK |
10023 LED_CTRL_TRAFFIC_LED);
6aa20a22 10024
4009a93d
MC
10025 else
10026 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10027 LED_CTRL_TRAFFIC_OVERRIDE);
10028
10029 if (msleep_interruptible(500))
10030 break;
10031 }
10032 tw32(MAC_LED_CTRL, tp->led_ctrl);
10033 return 0;
10034}
10035
1da177e4
LT
10036static void tg3_get_ethtool_stats (struct net_device *dev,
10037 struct ethtool_stats *estats, u64 *tmp_stats)
10038{
10039 struct tg3 *tp = netdev_priv(dev);
10040 memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
10041}
10042
566f86ad 10043#define NVRAM_TEST_SIZE 0x100
a5767dec
MC
10044#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
10045#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
10046#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
b16250e3
MC
10047#define NVRAM_SELFBOOT_HW_SIZE 0x20
10048#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
566f86ad
MC
10049
10050static int tg3_test_nvram(struct tg3 *tp)
10051{
b9fc7dc5 10052 u32 csum, magic;
a9dc529d 10053 __be32 *buf;
ab0049b4 10054 int i, j, k, err = 0, size;
566f86ad 10055
df259d8c
MC
10056 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
10057 return 0;
10058
e4f34110 10059 if (tg3_nvram_read(tp, 0, &magic) != 0)
1b27777a
MC
10060 return -EIO;
10061
1b27777a
MC
10062 if (magic == TG3_EEPROM_MAGIC)
10063 size = NVRAM_TEST_SIZE;
b16250e3 10064 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
a5767dec
MC
10065 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
10066 TG3_EEPROM_SB_FORMAT_1) {
10067 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
10068 case TG3_EEPROM_SB_REVISION_0:
10069 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
10070 break;
10071 case TG3_EEPROM_SB_REVISION_2:
10072 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
10073 break;
10074 case TG3_EEPROM_SB_REVISION_3:
10075 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
10076 break;
10077 default:
10078 return 0;
10079 }
10080 } else
1b27777a 10081 return 0;
b16250e3
MC
10082 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
10083 size = NVRAM_SELFBOOT_HW_SIZE;
10084 else
1b27777a
MC
10085 return -EIO;
10086
10087 buf = kmalloc(size, GFP_KERNEL);
566f86ad
MC
10088 if (buf == NULL)
10089 return -ENOMEM;
10090
1b27777a
MC
10091 err = -EIO;
10092 for (i = 0, j = 0; i < size; i += 4, j++) {
a9dc529d
MC
10093 err = tg3_nvram_read_be32(tp, i, &buf[j]);
10094 if (err)
566f86ad 10095 break;
566f86ad 10096 }
1b27777a 10097 if (i < size)
566f86ad
MC
10098 goto out;
10099
1b27777a 10100 /* Selfboot format */
a9dc529d 10101 magic = be32_to_cpu(buf[0]);
b9fc7dc5 10102 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
b16250e3 10103 TG3_EEPROM_MAGIC_FW) {
1b27777a
MC
10104 u8 *buf8 = (u8 *) buf, csum8 = 0;
10105
b9fc7dc5 10106 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
a5767dec
MC
10107 TG3_EEPROM_SB_REVISION_2) {
10108 /* For rev 2, the csum doesn't include the MBA. */
10109 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
10110 csum8 += buf8[i];
10111 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
10112 csum8 += buf8[i];
10113 } else {
10114 for (i = 0; i < size; i++)
10115 csum8 += buf8[i];
10116 }
1b27777a 10117
ad96b485
AB
10118 if (csum8 == 0) {
10119 err = 0;
10120 goto out;
10121 }
10122
10123 err = -EIO;
10124 goto out;
1b27777a 10125 }
566f86ad 10126
b9fc7dc5 10127 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
b16250e3
MC
10128 TG3_EEPROM_MAGIC_HW) {
10129 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
a9dc529d 10130 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
b16250e3 10131 u8 *buf8 = (u8 *) buf;
b16250e3
MC
10132
10133 /* Separate the parity bits and the data bytes. */
10134 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
10135 if ((i == 0) || (i == 8)) {
10136 int l;
10137 u8 msk;
10138
10139 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
10140 parity[k++] = buf8[i] & msk;
10141 i++;
859a5887 10142 } else if (i == 16) {
b16250e3
MC
10143 int l;
10144 u8 msk;
10145
10146 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
10147 parity[k++] = buf8[i] & msk;
10148 i++;
10149
10150 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
10151 parity[k++] = buf8[i] & msk;
10152 i++;
10153 }
10154 data[j++] = buf8[i];
10155 }
10156
10157 err = -EIO;
10158 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
10159 u8 hw8 = hweight8(data[i]);
10160
10161 if ((hw8 & 0x1) && parity[i])
10162 goto out;
10163 else if (!(hw8 & 0x1) && !parity[i])
10164 goto out;
10165 }
10166 err = 0;
10167 goto out;
10168 }
10169
566f86ad
MC
10170 /* Bootstrap checksum at offset 0x10 */
10171 csum = calc_crc((unsigned char *) buf, 0x10);
a9dc529d 10172 if (csum != be32_to_cpu(buf[0x10/4]))
566f86ad
MC
10173 goto out;
10174
10175 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
10176 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
a9dc529d
MC
10177 if (csum != be32_to_cpu(buf[0xfc/4]))
10178 goto out;
566f86ad
MC
10179
10180 err = 0;
10181
10182out:
10183 kfree(buf);
10184 return err;
10185}
10186
ca43007a
MC
10187#define TG3_SERDES_TIMEOUT_SEC 2
10188#define TG3_COPPER_TIMEOUT_SEC 6
10189
10190static int tg3_test_link(struct tg3 *tp)
10191{
10192 int i, max;
10193
10194 if (!netif_running(tp->dev))
10195 return -ENODEV;
10196
4c987487 10197 if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
ca43007a
MC
10198 max = TG3_SERDES_TIMEOUT_SEC;
10199 else
10200 max = TG3_COPPER_TIMEOUT_SEC;
10201
10202 for (i = 0; i < max; i++) {
10203 if (netif_carrier_ok(tp->dev))
10204 return 0;
10205
10206 if (msleep_interruptible(1000))
10207 break;
10208 }
10209
10210 return -EIO;
10211}
10212
a71116d1 10213/* Only test the commonly used registers */
30ca3e37 10214static int tg3_test_registers(struct tg3 *tp)
a71116d1 10215{
b16250e3 10216 int i, is_5705, is_5750;
a71116d1
MC
10217 u32 offset, read_mask, write_mask, val, save_val, read_val;
10218 static struct {
10219 u16 offset;
10220 u16 flags;
10221#define TG3_FL_5705 0x1
10222#define TG3_FL_NOT_5705 0x2
10223#define TG3_FL_NOT_5788 0x4
b16250e3 10224#define TG3_FL_NOT_5750 0x8
a71116d1
MC
10225 u32 read_mask;
10226 u32 write_mask;
10227 } reg_tbl[] = {
10228 /* MAC Control Registers */
10229 { MAC_MODE, TG3_FL_NOT_5705,
10230 0x00000000, 0x00ef6f8c },
10231 { MAC_MODE, TG3_FL_5705,
10232 0x00000000, 0x01ef6b8c },
10233 { MAC_STATUS, TG3_FL_NOT_5705,
10234 0x03800107, 0x00000000 },
10235 { MAC_STATUS, TG3_FL_5705,
10236 0x03800100, 0x00000000 },
10237 { MAC_ADDR_0_HIGH, 0x0000,
10238 0x00000000, 0x0000ffff },
10239 { MAC_ADDR_0_LOW, 0x0000,
c6cdf436 10240 0x00000000, 0xffffffff },
a71116d1
MC
10241 { MAC_RX_MTU_SIZE, 0x0000,
10242 0x00000000, 0x0000ffff },
10243 { MAC_TX_MODE, 0x0000,
10244 0x00000000, 0x00000070 },
10245 { MAC_TX_LENGTHS, 0x0000,
10246 0x00000000, 0x00003fff },
10247 { MAC_RX_MODE, TG3_FL_NOT_5705,
10248 0x00000000, 0x000007fc },
10249 { MAC_RX_MODE, TG3_FL_5705,
10250 0x00000000, 0x000007dc },
10251 { MAC_HASH_REG_0, 0x0000,
10252 0x00000000, 0xffffffff },
10253 { MAC_HASH_REG_1, 0x0000,
10254 0x00000000, 0xffffffff },
10255 { MAC_HASH_REG_2, 0x0000,
10256 0x00000000, 0xffffffff },
10257 { MAC_HASH_REG_3, 0x0000,
10258 0x00000000, 0xffffffff },
10259
10260 /* Receive Data and Receive BD Initiator Control Registers. */
10261 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
10262 0x00000000, 0xffffffff },
10263 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
10264 0x00000000, 0xffffffff },
10265 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
10266 0x00000000, 0x00000003 },
10267 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
10268 0x00000000, 0xffffffff },
10269 { RCVDBDI_STD_BD+0, 0x0000,
10270 0x00000000, 0xffffffff },
10271 { RCVDBDI_STD_BD+4, 0x0000,
10272 0x00000000, 0xffffffff },
10273 { RCVDBDI_STD_BD+8, 0x0000,
10274 0x00000000, 0xffff0002 },
10275 { RCVDBDI_STD_BD+0xc, 0x0000,
10276 0x00000000, 0xffffffff },
6aa20a22 10277
a71116d1
MC
10278 /* Receive BD Initiator Control Registers. */
10279 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
10280 0x00000000, 0xffffffff },
10281 { RCVBDI_STD_THRESH, TG3_FL_5705,
10282 0x00000000, 0x000003ff },
10283 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
10284 0x00000000, 0xffffffff },
6aa20a22 10285
a71116d1
MC
10286 /* Host Coalescing Control Registers. */
10287 { HOSTCC_MODE, TG3_FL_NOT_5705,
10288 0x00000000, 0x00000004 },
10289 { HOSTCC_MODE, TG3_FL_5705,
10290 0x00000000, 0x000000f6 },
10291 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
10292 0x00000000, 0xffffffff },
10293 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
10294 0x00000000, 0x000003ff },
10295 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
10296 0x00000000, 0xffffffff },
10297 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
10298 0x00000000, 0x000003ff },
10299 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
10300 0x00000000, 0xffffffff },
10301 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10302 0x00000000, 0x000000ff },
10303 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
10304 0x00000000, 0xffffffff },
10305 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10306 0x00000000, 0x000000ff },
10307 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
10308 0x00000000, 0xffffffff },
10309 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
10310 0x00000000, 0xffffffff },
10311 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10312 0x00000000, 0xffffffff },
10313 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10314 0x00000000, 0x000000ff },
10315 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10316 0x00000000, 0xffffffff },
10317 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10318 0x00000000, 0x000000ff },
10319 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
10320 0x00000000, 0xffffffff },
10321 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
10322 0x00000000, 0xffffffff },
10323 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
10324 0x00000000, 0xffffffff },
10325 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
10326 0x00000000, 0xffffffff },
10327 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
10328 0x00000000, 0xffffffff },
10329 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
10330 0xffffffff, 0x00000000 },
10331 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
10332 0xffffffff, 0x00000000 },
10333
10334 /* Buffer Manager Control Registers. */
b16250e3 10335 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
a71116d1 10336 0x00000000, 0x007fff80 },
b16250e3 10337 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
a71116d1
MC
10338 0x00000000, 0x007fffff },
10339 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
10340 0x00000000, 0x0000003f },
10341 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
10342 0x00000000, 0x000001ff },
10343 { BUFMGR_MB_HIGH_WATER, 0x0000,
10344 0x00000000, 0x000001ff },
10345 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
10346 0xffffffff, 0x00000000 },
10347 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
10348 0xffffffff, 0x00000000 },
6aa20a22 10349
a71116d1
MC
10350 /* Mailbox Registers */
10351 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
10352 0x00000000, 0x000001ff },
10353 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
10354 0x00000000, 0x000001ff },
10355 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
10356 0x00000000, 0x000007ff },
10357 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
10358 0x00000000, 0x000001ff },
10359
10360 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
10361 };
10362
b16250e3
MC
10363 is_5705 = is_5750 = 0;
10364 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
a71116d1 10365 is_5705 = 1;
b16250e3
MC
10366 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
10367 is_5750 = 1;
10368 }
a71116d1
MC
10369
10370 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
10371 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
10372 continue;
10373
10374 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
10375 continue;
10376
10377 if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
10378 (reg_tbl[i].flags & TG3_FL_NOT_5788))
10379 continue;
10380
b16250e3
MC
10381 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
10382 continue;
10383
a71116d1
MC
10384 offset = (u32) reg_tbl[i].offset;
10385 read_mask = reg_tbl[i].read_mask;
10386 write_mask = reg_tbl[i].write_mask;
10387
10388 /* Save the original register content */
10389 save_val = tr32(offset);
10390
10391 /* Determine the read-only value. */
10392 read_val = save_val & read_mask;
10393
10394 /* Write zero to the register, then make sure the read-only bits
10395 * are not changed and the read/write bits are all zeros.
10396 */
10397 tw32(offset, 0);
10398
10399 val = tr32(offset);
10400
10401 /* Test the read-only and read/write bits. */
10402 if (((val & read_mask) != read_val) || (val & write_mask))
10403 goto out;
10404
10405 /* Write ones to all the bits defined by RdMask and WrMask, then
10406 * make sure the read-only bits are not changed and the
10407 * read/write bits are all ones.
10408 */
10409 tw32(offset, read_mask | write_mask);
10410
10411 val = tr32(offset);
10412
10413 /* Test the read-only bits. */
10414 if ((val & read_mask) != read_val)
10415 goto out;
10416
10417 /* Test the read/write bits. */
10418 if ((val & write_mask) != write_mask)
10419 goto out;
10420
10421 tw32(offset, save_val);
10422 }
10423
10424 return 0;
10425
10426out:
9f88f29f 10427 if (netif_msg_hw(tp))
2445e461
MC
10428 netdev_err(tp->dev,
10429 "Register test failed at offset %x\n", offset);
a71116d1
MC
10430 tw32(offset, save_val);
10431 return -EIO;
10432}
10433
7942e1db
MC
10434static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
10435{
f71e1309 10436 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
7942e1db
MC
10437 int i;
10438 u32 j;
10439
e9edda69 10440 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
7942e1db
MC
10441 for (j = 0; j < len; j += 4) {
10442 u32 val;
10443
10444 tg3_write_mem(tp, offset + j, test_pattern[i]);
10445 tg3_read_mem(tp, offset + j, &val);
10446 if (val != test_pattern[i])
10447 return -EIO;
10448 }
10449 }
10450 return 0;
10451}
10452
10453static int tg3_test_memory(struct tg3 *tp)
10454{
10455 static struct mem_entry {
10456 u32 offset;
10457 u32 len;
10458 } mem_tbl_570x[] = {
38690194 10459 { 0x00000000, 0x00b50},
7942e1db
MC
10460 { 0x00002000, 0x1c000},
10461 { 0xffffffff, 0x00000}
10462 }, mem_tbl_5705[] = {
10463 { 0x00000100, 0x0000c},
10464 { 0x00000200, 0x00008},
7942e1db
MC
10465 { 0x00004000, 0x00800},
10466 { 0x00006000, 0x01000},
10467 { 0x00008000, 0x02000},
10468 { 0x00010000, 0x0e000},
10469 { 0xffffffff, 0x00000}
79f4d13a
MC
10470 }, mem_tbl_5755[] = {
10471 { 0x00000200, 0x00008},
10472 { 0x00004000, 0x00800},
10473 { 0x00006000, 0x00800},
10474 { 0x00008000, 0x02000},
10475 { 0x00010000, 0x0c000},
10476 { 0xffffffff, 0x00000}
b16250e3
MC
10477 }, mem_tbl_5906[] = {
10478 { 0x00000200, 0x00008},
10479 { 0x00004000, 0x00400},
10480 { 0x00006000, 0x00400},
10481 { 0x00008000, 0x01000},
10482 { 0x00010000, 0x01000},
10483 { 0xffffffff, 0x00000}
8b5a6c42
MC
10484 }, mem_tbl_5717[] = {
10485 { 0x00000200, 0x00008},
10486 { 0x00010000, 0x0a000},
10487 { 0x00020000, 0x13c00},
10488 { 0xffffffff, 0x00000}
10489 }, mem_tbl_57765[] = {
10490 { 0x00000200, 0x00008},
10491 { 0x00004000, 0x00800},
10492 { 0x00006000, 0x09800},
10493 { 0x00010000, 0x0a000},
10494 { 0xffffffff, 0x00000}
7942e1db
MC
10495 };
10496 struct mem_entry *mem_tbl;
10497 int err = 0;
10498 int i;
10499
8b5a6c42
MC
10500 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
10501 mem_tbl = mem_tbl_5717;
10502 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
10503 mem_tbl = mem_tbl_57765;
10504 else if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
321d32a0
MC
10505 mem_tbl = mem_tbl_5755;
10506 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
10507 mem_tbl = mem_tbl_5906;
10508 else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
10509 mem_tbl = mem_tbl_5705;
10510 else
7942e1db
MC
10511 mem_tbl = mem_tbl_570x;
10512
10513 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
10514 if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
10515 mem_tbl[i].len)) != 0)
10516 break;
10517 }
6aa20a22 10518
7942e1db
MC
10519 return err;
10520}
10521
9f40dead
MC
10522#define TG3_MAC_LOOPBACK 0
10523#define TG3_PHY_LOOPBACK 1
10524
10525static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
c76949a6 10526{
9f40dead 10527 u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
fd2ce37f 10528 u32 desc_idx, coal_now;
c76949a6
MC
10529 struct sk_buff *skb, *rx_skb;
10530 u8 *tx_data;
10531 dma_addr_t map;
10532 int num_pkts, tx_len, rx_len, i, err;
10533 struct tg3_rx_buffer_desc *desc;
898a56f8 10534 struct tg3_napi *tnapi, *rnapi;
21f581a5 10535 struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
c76949a6 10536
c8873405
MC
10537 tnapi = &tp->napi[0];
10538 rnapi = &tp->napi[0];
0c1d0e2b 10539 if (tp->irq_cnt > 1) {
0c1d0e2b 10540 rnapi = &tp->napi[1];
c8873405
MC
10541 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
10542 tnapi = &tp->napi[1];
0c1d0e2b 10543 }
fd2ce37f 10544 coal_now = tnapi->coal_now | rnapi->coal_now;
898a56f8 10545
9f40dead 10546 if (loopback_mode == TG3_MAC_LOOPBACK) {
c94e3941
MC
10547 /* HW errata - mac loopback fails in some cases on 5780.
10548 * Normal traffic and PHY loopback are not affected by
10549 * errata.
10550 */
10551 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
10552 return 0;
10553
9f40dead 10554 mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
e8f3f6ca
MC
10555 MAC_MODE_PORT_INT_LPBACK;
10556 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
10557 mac_mode |= MAC_MODE_LINK_POLARITY;
3f7045c1
MC
10558 if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
10559 mac_mode |= MAC_MODE_PORT_MODE_MII;
10560 else
10561 mac_mode |= MAC_MODE_PORT_MODE_GMII;
9f40dead
MC
10562 tw32(MAC_MODE, mac_mode);
10563 } else if (loopback_mode == TG3_PHY_LOOPBACK) {
3f7045c1
MC
10564 u32 val;
10565
7f97a4bd
MC
10566 if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
10567 tg3_phy_fet_toggle_apd(tp, false);
5d64ad34
MC
10568 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
10569 } else
10570 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
3f7045c1 10571
9ef8ca99
MC
10572 tg3_phy_toggle_automdix(tp, 0);
10573
3f7045c1 10574 tg3_writephy(tp, MII_BMCR, val);
c94e3941 10575 udelay(40);
5d64ad34 10576
e8f3f6ca 10577 mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
7f97a4bd 10578 if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
1061b7c5
MC
10579 tg3_writephy(tp, MII_TG3_FET_PTEST,
10580 MII_TG3_FET_PTEST_FRC_TX_LINK |
10581 MII_TG3_FET_PTEST_FRC_TX_LOCK);
10582 /* The write needs to be flushed for the AC131 */
10583 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
10584 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
5d64ad34
MC
10585 mac_mode |= MAC_MODE_PORT_MODE_MII;
10586 } else
10587 mac_mode |= MAC_MODE_PORT_MODE_GMII;
b16250e3 10588
c94e3941
MC
10589 /* reset to prevent losing 1st rx packet intermittently */
10590 if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
10591 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
10592 udelay(10);
10593 tw32_f(MAC_RX_MODE, tp->rx_mode);
10594 }
e8f3f6ca 10595 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
79eb6904
MC
10596 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
10597 if (masked_phy_id == TG3_PHY_ID_BCM5401)
e8f3f6ca 10598 mac_mode &= ~MAC_MODE_LINK_POLARITY;
79eb6904 10599 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
e8f3f6ca 10600 mac_mode |= MAC_MODE_LINK_POLARITY;
ff18ff02
MC
10601 tg3_writephy(tp, MII_TG3_EXT_CTRL,
10602 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
10603 }
9f40dead 10604 tw32(MAC_MODE, mac_mode);
859a5887 10605 } else {
9f40dead 10606 return -EINVAL;
859a5887 10607 }
c76949a6
MC
10608
10609 err = -EIO;
10610
c76949a6 10611 tx_len = 1514;
a20e9c62 10612 skb = netdev_alloc_skb(tp->dev, tx_len);
a50bb7b9
JJ
10613 if (!skb)
10614 return -ENOMEM;
10615
c76949a6
MC
10616 tx_data = skb_put(skb, tx_len);
10617 memcpy(tx_data, tp->dev->dev_addr, 6);
10618 memset(tx_data + 6, 0x0, 8);
10619
10620 tw32(MAC_RX_MTU_SIZE, tx_len + 4);
10621
10622 for (i = 14; i < tx_len; i++)
10623 tx_data[i] = (u8) (i & 0xff);
10624
f4188d8a
AD
10625 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
10626 if (pci_dma_mapping_error(tp->pdev, map)) {
a21771dd
MC
10627 dev_kfree_skb(skb);
10628 return -EIO;
10629 }
c76949a6
MC
10630
10631 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 10632 rnapi->coal_now);
c76949a6
MC
10633
10634 udelay(10);
10635
898a56f8 10636 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
c76949a6 10637
c76949a6
MC
10638 num_pkts = 0;
10639
f4188d8a 10640 tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
c76949a6 10641
f3f3f27e 10642 tnapi->tx_prod++;
c76949a6
MC
10643 num_pkts++;
10644
f3f3f27e
MC
10645 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
10646 tr32_mailbox(tnapi->prodmbox);
c76949a6
MC
10647
10648 udelay(10);
10649
303fc921
MC
10650 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
10651 for (i = 0; i < 35; i++) {
c76949a6 10652 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 10653 coal_now);
c76949a6
MC
10654
10655 udelay(10);
10656
898a56f8
MC
10657 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
10658 rx_idx = rnapi->hw_status->idx[0].rx_producer;
f3f3f27e 10659 if ((tx_idx == tnapi->tx_prod) &&
c76949a6
MC
10660 (rx_idx == (rx_start_idx + num_pkts)))
10661 break;
10662 }
10663
f4188d8a 10664 pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
c76949a6
MC
10665 dev_kfree_skb(skb);
10666
f3f3f27e 10667 if (tx_idx != tnapi->tx_prod)
c76949a6
MC
10668 goto out;
10669
10670 if (rx_idx != rx_start_idx + num_pkts)
10671 goto out;
10672
72334482 10673 desc = &rnapi->rx_rcb[rx_start_idx];
c76949a6
MC
10674 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
10675 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
10676 if (opaque_key != RXD_OPAQUE_RING_STD)
10677 goto out;
10678
10679 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
10680 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
10681 goto out;
10682
10683 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
10684 if (rx_len != tx_len)
10685 goto out;
10686
21f581a5 10687 rx_skb = tpr->rx_std_buffers[desc_idx].skb;
c76949a6 10688
21f581a5 10689 map = pci_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
c76949a6
MC
10690 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
10691
10692 for (i = 14; i < tx_len; i++) {
10693 if (*(rx_skb->data + i) != (u8) (i & 0xff))
10694 goto out;
10695 }
10696 err = 0;
6aa20a22 10697
c76949a6
MC
10698 /* tg3_free_rings will unmap and free the rx_skb */
10699out:
10700 return err;
10701}
10702
9f40dead
MC
10703#define TG3_MAC_LOOPBACK_FAILED 1
10704#define TG3_PHY_LOOPBACK_FAILED 2
10705#define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
10706 TG3_PHY_LOOPBACK_FAILED)
10707
10708static int tg3_test_loopback(struct tg3 *tp)
10709{
10710 int err = 0;
9936bcf6 10711 u32 cpmuctrl = 0;
9f40dead
MC
10712
10713 if (!netif_running(tp->dev))
10714 return TG3_LOOPBACK_FAILED;
10715
b9ec6c1b
MC
10716 err = tg3_reset_hw(tp, 1);
10717 if (err)
10718 return TG3_LOOPBACK_FAILED;
9f40dead 10719
6833c043
MC
10720 /* Turn off gphy autopowerdown. */
10721 if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
10722 tg3_phy_toggle_apd(tp, false);
10723
321d32a0 10724 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
9936bcf6
MC
10725 int i;
10726 u32 status;
10727
10728 tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
10729
10730 /* Wait for up to 40 microseconds to acquire lock. */
10731 for (i = 0; i < 4; i++) {
10732 status = tr32(TG3_CPMU_MUTEX_GNT);
10733 if (status == CPMU_MUTEX_GNT_DRIVER)
10734 break;
10735 udelay(10);
10736 }
10737
10738 if (status != CPMU_MUTEX_GNT_DRIVER)
10739 return TG3_LOOPBACK_FAILED;
10740
b2a5c19c 10741 /* Turn off link-based power management. */
e875093c 10742 cpmuctrl = tr32(TG3_CPMU_CTRL);
109115e1
MC
10743 tw32(TG3_CPMU_CTRL,
10744 cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
10745 CPMU_CTRL_LINK_AWARE_MODE));
9936bcf6
MC
10746 }
10747
9f40dead
MC
10748 if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
10749 err |= TG3_MAC_LOOPBACK_FAILED;
9936bcf6 10750
321d32a0 10751 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
9936bcf6
MC
10752 tw32(TG3_CPMU_CTRL, cpmuctrl);
10753
10754 /* Release the mutex */
10755 tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
10756 }
10757
dd477003
MC
10758 if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
10759 !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
9f40dead
MC
10760 if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
10761 err |= TG3_PHY_LOOPBACK_FAILED;
10762 }
10763
6833c043
MC
10764 /* Re-enable gphy autopowerdown. */
10765 if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
10766 tg3_phy_toggle_apd(tp, true);
10767
9f40dead
MC
10768 return err;
10769}
10770
4cafd3f5
MC
10771static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
10772 u64 *data)
10773{
566f86ad
MC
10774 struct tg3 *tp = netdev_priv(dev);
10775
bc1c7567
MC
10776 if (tp->link_config.phy_is_low_power)
10777 tg3_set_power_state(tp, PCI_D0);
10778
566f86ad
MC
10779 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
10780
10781 if (tg3_test_nvram(tp) != 0) {
10782 etest->flags |= ETH_TEST_FL_FAILED;
10783 data[0] = 1;
10784 }
ca43007a
MC
10785 if (tg3_test_link(tp) != 0) {
10786 etest->flags |= ETH_TEST_FL_FAILED;
10787 data[1] = 1;
10788 }
a71116d1 10789 if (etest->flags & ETH_TEST_FL_OFFLINE) {
b02fd9e3 10790 int err, err2 = 0, irq_sync = 0;
bbe832c0
MC
10791
10792 if (netif_running(dev)) {
b02fd9e3 10793 tg3_phy_stop(tp);
a71116d1 10794 tg3_netif_stop(tp);
bbe832c0
MC
10795 irq_sync = 1;
10796 }
a71116d1 10797
bbe832c0 10798 tg3_full_lock(tp, irq_sync);
a71116d1
MC
10799
10800 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
ec41c7df 10801 err = tg3_nvram_lock(tp);
a71116d1
MC
10802 tg3_halt_cpu(tp, RX_CPU_BASE);
10803 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
10804 tg3_halt_cpu(tp, TX_CPU_BASE);
ec41c7df
MC
10805 if (!err)
10806 tg3_nvram_unlock(tp);
a71116d1 10807
d9ab5ad1
MC
10808 if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
10809 tg3_phy_reset(tp);
10810
a71116d1
MC
10811 if (tg3_test_registers(tp) != 0) {
10812 etest->flags |= ETH_TEST_FL_FAILED;
10813 data[2] = 1;
10814 }
7942e1db
MC
10815 if (tg3_test_memory(tp) != 0) {
10816 etest->flags |= ETH_TEST_FL_FAILED;
10817 data[3] = 1;
10818 }
9f40dead 10819 if ((data[4] = tg3_test_loopback(tp)) != 0)
c76949a6 10820 etest->flags |= ETH_TEST_FL_FAILED;
a71116d1 10821
f47c11ee
DM
10822 tg3_full_unlock(tp);
10823
d4bc3927
MC
10824 if (tg3_test_interrupt(tp) != 0) {
10825 etest->flags |= ETH_TEST_FL_FAILED;
10826 data[5] = 1;
10827 }
f47c11ee
DM
10828
10829 tg3_full_lock(tp, 0);
d4bc3927 10830
a71116d1
MC
10831 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10832 if (netif_running(dev)) {
10833 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
b02fd9e3
MC
10834 err2 = tg3_restart_hw(tp, 1);
10835 if (!err2)
b9ec6c1b 10836 tg3_netif_start(tp);
a71116d1 10837 }
f47c11ee
DM
10838
10839 tg3_full_unlock(tp);
b02fd9e3
MC
10840
10841 if (irq_sync && !err2)
10842 tg3_phy_start(tp);
a71116d1 10843 }
bc1c7567
MC
10844 if (tp->link_config.phy_is_low_power)
10845 tg3_set_power_state(tp, PCI_D3hot);
10846
4cafd3f5
MC
10847}
10848
1da177e4
LT
10849static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
10850{
10851 struct mii_ioctl_data *data = if_mii(ifr);
10852 struct tg3 *tp = netdev_priv(dev);
10853 int err;
10854
b02fd9e3 10855 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
3f0e3ad7 10856 struct phy_device *phydev;
b02fd9e3
MC
10857 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
10858 return -EAGAIN;
3f0e3ad7
MC
10859 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10860 return phy_mii_ioctl(phydev, data, cmd);
b02fd9e3
MC
10861 }
10862
33f401ae 10863 switch (cmd) {
1da177e4 10864 case SIOCGMIIPHY:
882e9793 10865 data->phy_id = tp->phy_addr;
1da177e4
LT
10866
10867 /* fallthru */
10868 case SIOCGMIIREG: {
10869 u32 mii_regval;
10870
10871 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
10872 break; /* We have no PHY */
10873
bc1c7567
MC
10874 if (tp->link_config.phy_is_low_power)
10875 return -EAGAIN;
10876
f47c11ee 10877 spin_lock_bh(&tp->lock);
1da177e4 10878 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
f47c11ee 10879 spin_unlock_bh(&tp->lock);
1da177e4
LT
10880
10881 data->val_out = mii_regval;
10882
10883 return err;
10884 }
10885
10886 case SIOCSMIIREG:
10887 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
10888 break; /* We have no PHY */
10889
bc1c7567
MC
10890 if (tp->link_config.phy_is_low_power)
10891 return -EAGAIN;
10892
f47c11ee 10893 spin_lock_bh(&tp->lock);
1da177e4 10894 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
f47c11ee 10895 spin_unlock_bh(&tp->lock);
1da177e4
LT
10896
10897 return err;
10898
10899 default:
10900 /* do nothing */
10901 break;
10902 }
10903 return -EOPNOTSUPP;
10904}
10905
10906#if TG3_VLAN_TAG_USED
10907static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
10908{
10909 struct tg3 *tp = netdev_priv(dev);
10910
844b3eed
MC
10911 if (!netif_running(dev)) {
10912 tp->vlgrp = grp;
10913 return;
10914 }
10915
10916 tg3_netif_stop(tp);
29315e87 10917
f47c11ee 10918 tg3_full_lock(tp, 0);
1da177e4
LT
10919
10920 tp->vlgrp = grp;
10921
10922 /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
10923 __tg3_set_rx_mode(dev);
10924
844b3eed 10925 tg3_netif_start(tp);
46966545
MC
10926
10927 tg3_full_unlock(tp);
1da177e4 10928}
1da177e4
LT
10929#endif
10930
15f9850d
DM
10931static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
10932{
10933 struct tg3 *tp = netdev_priv(dev);
10934
10935 memcpy(ec, &tp->coal, sizeof(*ec));
10936 return 0;
10937}
10938
d244c892
MC
10939static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
10940{
10941 struct tg3 *tp = netdev_priv(dev);
10942 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
10943 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
10944
10945 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
10946 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
10947 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
10948 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
10949 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
10950 }
10951
10952 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
10953 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
10954 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
10955 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
10956 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
10957 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
10958 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
10959 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
10960 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
10961 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
10962 return -EINVAL;
10963
10964 /* No rx interrupts will be generated if both are zero */
10965 if ((ec->rx_coalesce_usecs == 0) &&
10966 (ec->rx_max_coalesced_frames == 0))
10967 return -EINVAL;
10968
10969 /* No tx interrupts will be generated if both are zero */
10970 if ((ec->tx_coalesce_usecs == 0) &&
10971 (ec->tx_max_coalesced_frames == 0))
10972 return -EINVAL;
10973
10974 /* Only copy relevant parameters, ignore all others. */
10975 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
10976 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
10977 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
10978 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
10979 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
10980 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
10981 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
10982 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
10983 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
10984
10985 if (netif_running(dev)) {
10986 tg3_full_lock(tp, 0);
10987 __tg3_set_coalesce(tp, &tp->coal);
10988 tg3_full_unlock(tp);
10989 }
10990 return 0;
10991}
10992
7282d491 10993static const struct ethtool_ops tg3_ethtool_ops = {
1da177e4
LT
10994 .get_settings = tg3_get_settings,
10995 .set_settings = tg3_set_settings,
10996 .get_drvinfo = tg3_get_drvinfo,
10997 .get_regs_len = tg3_get_regs_len,
10998 .get_regs = tg3_get_regs,
10999 .get_wol = tg3_get_wol,
11000 .set_wol = tg3_set_wol,
11001 .get_msglevel = tg3_get_msglevel,
11002 .set_msglevel = tg3_set_msglevel,
11003 .nway_reset = tg3_nway_reset,
11004 .get_link = ethtool_op_get_link,
11005 .get_eeprom_len = tg3_get_eeprom_len,
11006 .get_eeprom = tg3_get_eeprom,
11007 .set_eeprom = tg3_set_eeprom,
11008 .get_ringparam = tg3_get_ringparam,
11009 .set_ringparam = tg3_set_ringparam,
11010 .get_pauseparam = tg3_get_pauseparam,
11011 .set_pauseparam = tg3_set_pauseparam,
11012 .get_rx_csum = tg3_get_rx_csum,
11013 .set_rx_csum = tg3_set_rx_csum,
1da177e4 11014 .set_tx_csum = tg3_set_tx_csum,
1da177e4 11015 .set_sg = ethtool_op_set_sg,
1da177e4 11016 .set_tso = tg3_set_tso,
4cafd3f5 11017 .self_test = tg3_self_test,
1da177e4 11018 .get_strings = tg3_get_strings,
4009a93d 11019 .phys_id = tg3_phys_id,
1da177e4 11020 .get_ethtool_stats = tg3_get_ethtool_stats,
15f9850d 11021 .get_coalesce = tg3_get_coalesce,
d244c892 11022 .set_coalesce = tg3_set_coalesce,
b9f2c044 11023 .get_sset_count = tg3_get_sset_count,
1da177e4
LT
11024};
11025
11026static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
11027{
1b27777a 11028 u32 cursize, val, magic;
1da177e4
LT
11029
11030 tp->nvram_size = EEPROM_CHIP_SIZE;
11031
e4f34110 11032 if (tg3_nvram_read(tp, 0, &magic) != 0)
1da177e4
LT
11033 return;
11034
b16250e3
MC
11035 if ((magic != TG3_EEPROM_MAGIC) &&
11036 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
11037 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
1da177e4
LT
11038 return;
11039
11040 /*
11041 * Size the chip by reading offsets at increasing powers of two.
11042 * When we encounter our validation signature, we know the addressing
11043 * has wrapped around, and thus have our chip size.
11044 */
1b27777a 11045 cursize = 0x10;
1da177e4
LT
11046
11047 while (cursize < tp->nvram_size) {
e4f34110 11048 if (tg3_nvram_read(tp, cursize, &val) != 0)
1da177e4
LT
11049 return;
11050
1820180b 11051 if (val == magic)
1da177e4
LT
11052 break;
11053
11054 cursize <<= 1;
11055 }
11056
11057 tp->nvram_size = cursize;
11058}
6aa20a22 11059
1da177e4
LT
11060static void __devinit tg3_get_nvram_size(struct tg3 *tp)
11061{
11062 u32 val;
11063
df259d8c
MC
11064 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
11065 tg3_nvram_read(tp, 0, &val) != 0)
1b27777a
MC
11066 return;
11067
11068 /* Selfboot format */
1820180b 11069 if (val != TG3_EEPROM_MAGIC) {
1b27777a
MC
11070 tg3_get_eeprom_size(tp);
11071 return;
11072 }
11073
6d348f2c 11074 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
1da177e4 11075 if (val != 0) {
6d348f2c
MC
11076 /* This is confusing. We want to operate on the
11077 * 16-bit value at offset 0xf2. The tg3_nvram_read()
11078 * call will read from NVRAM and byteswap the data
11079 * according to the byteswapping settings for all
11080 * other register accesses. This ensures the data we
11081 * want will always reside in the lower 16-bits.
11082 * However, the data in NVRAM is in LE format, which
11083 * means the data from the NVRAM read will always be
11084 * opposite the endianness of the CPU. The 16-bit
11085 * byteswap then brings the data to CPU endianness.
11086 */
11087 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
1da177e4
LT
11088 return;
11089 }
11090 }
fd1122a2 11091 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
1da177e4
LT
11092}
11093
11094static void __devinit tg3_get_nvram_info(struct tg3 *tp)
11095{
11096 u32 nvcfg1;
11097
11098 nvcfg1 = tr32(NVRAM_CFG1);
11099 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
11100 tp->tg3_flags2 |= TG3_FLG2_FLASH;
8590a603 11101 } else {
1da177e4
LT
11102 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11103 tw32(NVRAM_CFG1, nvcfg1);
11104 }
11105
4c987487 11106 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
a4e2b347 11107 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
1da177e4 11108 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
8590a603
MC
11109 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
11110 tp->nvram_jedecnum = JEDEC_ATMEL;
11111 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
11112 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11113 break;
11114 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
11115 tp->nvram_jedecnum = JEDEC_ATMEL;
11116 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
11117 break;
11118 case FLASH_VENDOR_ATMEL_EEPROM:
11119 tp->nvram_jedecnum = JEDEC_ATMEL;
11120 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11121 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11122 break;
11123 case FLASH_VENDOR_ST:
11124 tp->nvram_jedecnum = JEDEC_ST;
11125 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
11126 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11127 break;
11128 case FLASH_VENDOR_SAIFUN:
11129 tp->nvram_jedecnum = JEDEC_SAIFUN;
11130 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
11131 break;
11132 case FLASH_VENDOR_SST_SMALL:
11133 case FLASH_VENDOR_SST_LARGE:
11134 tp->nvram_jedecnum = JEDEC_SST;
11135 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
11136 break;
1da177e4 11137 }
8590a603 11138 } else {
1da177e4
LT
11139 tp->nvram_jedecnum = JEDEC_ATMEL;
11140 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
11141 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11142 }
11143}
11144
a1b950d5
MC
11145static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
11146{
11147 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
11148 case FLASH_5752PAGE_SIZE_256:
11149 tp->nvram_pagesize = 256;
11150 break;
11151 case FLASH_5752PAGE_SIZE_512:
11152 tp->nvram_pagesize = 512;
11153 break;
11154 case FLASH_5752PAGE_SIZE_1K:
11155 tp->nvram_pagesize = 1024;
11156 break;
11157 case FLASH_5752PAGE_SIZE_2K:
11158 tp->nvram_pagesize = 2048;
11159 break;
11160 case FLASH_5752PAGE_SIZE_4K:
11161 tp->nvram_pagesize = 4096;
11162 break;
11163 case FLASH_5752PAGE_SIZE_264:
11164 tp->nvram_pagesize = 264;
11165 break;
11166 case FLASH_5752PAGE_SIZE_528:
11167 tp->nvram_pagesize = 528;
11168 break;
11169 }
11170}
11171
361b4ac2
MC
11172static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
11173{
11174 u32 nvcfg1;
11175
11176 nvcfg1 = tr32(NVRAM_CFG1);
11177
e6af301b
MC
11178 /* NVRAM protection for TPM */
11179 if (nvcfg1 & (1 << 27))
f66a29b0 11180 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
e6af301b 11181
361b4ac2 11182 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
11183 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
11184 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
11185 tp->nvram_jedecnum = JEDEC_ATMEL;
11186 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11187 break;
11188 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11189 tp->nvram_jedecnum = JEDEC_ATMEL;
11190 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11191 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11192 break;
11193 case FLASH_5752VENDOR_ST_M45PE10:
11194 case FLASH_5752VENDOR_ST_M45PE20:
11195 case FLASH_5752VENDOR_ST_M45PE40:
11196 tp->nvram_jedecnum = JEDEC_ST;
11197 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11198 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11199 break;
361b4ac2
MC
11200 }
11201
11202 if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
a1b950d5 11203 tg3_nvram_get_pagesize(tp, nvcfg1);
8590a603 11204 } else {
361b4ac2
MC
11205 /* For eeprom, set pagesize to maximum eeprom size */
11206 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11207
11208 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11209 tw32(NVRAM_CFG1, nvcfg1);
11210 }
11211}
11212
d3c7b886
MC
11213static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
11214{
989a9d23 11215 u32 nvcfg1, protect = 0;
d3c7b886
MC
11216
11217 nvcfg1 = tr32(NVRAM_CFG1);
11218
11219 /* NVRAM protection for TPM */
989a9d23 11220 if (nvcfg1 & (1 << 27)) {
f66a29b0 11221 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
989a9d23
MC
11222 protect = 1;
11223 }
d3c7b886 11224
989a9d23
MC
11225 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
11226 switch (nvcfg1) {
8590a603
MC
11227 case FLASH_5755VENDOR_ATMEL_FLASH_1:
11228 case FLASH_5755VENDOR_ATMEL_FLASH_2:
11229 case FLASH_5755VENDOR_ATMEL_FLASH_3:
11230 case FLASH_5755VENDOR_ATMEL_FLASH_5:
11231 tp->nvram_jedecnum = JEDEC_ATMEL;
11232 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11233 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11234 tp->nvram_pagesize = 264;
11235 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
11236 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
11237 tp->nvram_size = (protect ? 0x3e200 :
11238 TG3_NVRAM_SIZE_512KB);
11239 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
11240 tp->nvram_size = (protect ? 0x1f200 :
11241 TG3_NVRAM_SIZE_256KB);
11242 else
11243 tp->nvram_size = (protect ? 0x1f200 :
11244 TG3_NVRAM_SIZE_128KB);
11245 break;
11246 case FLASH_5752VENDOR_ST_M45PE10:
11247 case FLASH_5752VENDOR_ST_M45PE20:
11248 case FLASH_5752VENDOR_ST_M45PE40:
11249 tp->nvram_jedecnum = JEDEC_ST;
11250 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11251 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11252 tp->nvram_pagesize = 256;
11253 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
11254 tp->nvram_size = (protect ?
11255 TG3_NVRAM_SIZE_64KB :
11256 TG3_NVRAM_SIZE_128KB);
11257 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
11258 tp->nvram_size = (protect ?
11259 TG3_NVRAM_SIZE_64KB :
11260 TG3_NVRAM_SIZE_256KB);
11261 else
11262 tp->nvram_size = (protect ?
11263 TG3_NVRAM_SIZE_128KB :
11264 TG3_NVRAM_SIZE_512KB);
11265 break;
d3c7b886
MC
11266 }
11267}
11268
1b27777a
MC
11269static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
11270{
11271 u32 nvcfg1;
11272
11273 nvcfg1 = tr32(NVRAM_CFG1);
11274
11275 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
11276 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
11277 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
11278 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
11279 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
11280 tp->nvram_jedecnum = JEDEC_ATMEL;
11281 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11282 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
1b27777a 11283
8590a603
MC
11284 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11285 tw32(NVRAM_CFG1, nvcfg1);
11286 break;
11287 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11288 case FLASH_5755VENDOR_ATMEL_FLASH_1:
11289 case FLASH_5755VENDOR_ATMEL_FLASH_2:
11290 case FLASH_5755VENDOR_ATMEL_FLASH_3:
11291 tp->nvram_jedecnum = JEDEC_ATMEL;
11292 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11293 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11294 tp->nvram_pagesize = 264;
11295 break;
11296 case FLASH_5752VENDOR_ST_M45PE10:
11297 case FLASH_5752VENDOR_ST_M45PE20:
11298 case FLASH_5752VENDOR_ST_M45PE40:
11299 tp->nvram_jedecnum = JEDEC_ST;
11300 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11301 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11302 tp->nvram_pagesize = 256;
11303 break;
1b27777a
MC
11304 }
11305}
11306
6b91fa02
MC
11307static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
11308{
11309 u32 nvcfg1, protect = 0;
11310
11311 nvcfg1 = tr32(NVRAM_CFG1);
11312
11313 /* NVRAM protection for TPM */
11314 if (nvcfg1 & (1 << 27)) {
f66a29b0 11315 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
6b91fa02
MC
11316 protect = 1;
11317 }
11318
11319 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
11320 switch (nvcfg1) {
8590a603
MC
11321 case FLASH_5761VENDOR_ATMEL_ADB021D:
11322 case FLASH_5761VENDOR_ATMEL_ADB041D:
11323 case FLASH_5761VENDOR_ATMEL_ADB081D:
11324 case FLASH_5761VENDOR_ATMEL_ADB161D:
11325 case FLASH_5761VENDOR_ATMEL_MDB021D:
11326 case FLASH_5761VENDOR_ATMEL_MDB041D:
11327 case FLASH_5761VENDOR_ATMEL_MDB081D:
11328 case FLASH_5761VENDOR_ATMEL_MDB161D:
11329 tp->nvram_jedecnum = JEDEC_ATMEL;
11330 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11331 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11332 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
11333 tp->nvram_pagesize = 256;
11334 break;
11335 case FLASH_5761VENDOR_ST_A_M45PE20:
11336 case FLASH_5761VENDOR_ST_A_M45PE40:
11337 case FLASH_5761VENDOR_ST_A_M45PE80:
11338 case FLASH_5761VENDOR_ST_A_M45PE16:
11339 case FLASH_5761VENDOR_ST_M_M45PE20:
11340 case FLASH_5761VENDOR_ST_M_M45PE40:
11341 case FLASH_5761VENDOR_ST_M_M45PE80:
11342 case FLASH_5761VENDOR_ST_M_M45PE16:
11343 tp->nvram_jedecnum = JEDEC_ST;
11344 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11345 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11346 tp->nvram_pagesize = 256;
11347 break;
6b91fa02
MC
11348 }
11349
11350 if (protect) {
11351 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
11352 } else {
11353 switch (nvcfg1) {
8590a603
MC
11354 case FLASH_5761VENDOR_ATMEL_ADB161D:
11355 case FLASH_5761VENDOR_ATMEL_MDB161D:
11356 case FLASH_5761VENDOR_ST_A_M45PE16:
11357 case FLASH_5761VENDOR_ST_M_M45PE16:
11358 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
11359 break;
11360 case FLASH_5761VENDOR_ATMEL_ADB081D:
11361 case FLASH_5761VENDOR_ATMEL_MDB081D:
11362 case FLASH_5761VENDOR_ST_A_M45PE80:
11363 case FLASH_5761VENDOR_ST_M_M45PE80:
11364 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
11365 break;
11366 case FLASH_5761VENDOR_ATMEL_ADB041D:
11367 case FLASH_5761VENDOR_ATMEL_MDB041D:
11368 case FLASH_5761VENDOR_ST_A_M45PE40:
11369 case FLASH_5761VENDOR_ST_M_M45PE40:
11370 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11371 break;
11372 case FLASH_5761VENDOR_ATMEL_ADB021D:
11373 case FLASH_5761VENDOR_ATMEL_MDB021D:
11374 case FLASH_5761VENDOR_ST_A_M45PE20:
11375 case FLASH_5761VENDOR_ST_M_M45PE20:
11376 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11377 break;
6b91fa02
MC
11378 }
11379 }
11380}
11381
b5d3772c
MC
11382static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
11383{
11384 tp->nvram_jedecnum = JEDEC_ATMEL;
11385 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11386 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11387}
11388
321d32a0
MC
11389static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
11390{
11391 u32 nvcfg1;
11392
11393 nvcfg1 = tr32(NVRAM_CFG1);
11394
11395 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11396 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
11397 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
11398 tp->nvram_jedecnum = JEDEC_ATMEL;
11399 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11400 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11401
11402 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11403 tw32(NVRAM_CFG1, nvcfg1);
11404 return;
11405 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11406 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
11407 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
11408 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
11409 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
11410 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
11411 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
11412 tp->nvram_jedecnum = JEDEC_ATMEL;
11413 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11414 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11415
11416 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11417 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11418 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
11419 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
11420 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11421 break;
11422 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
11423 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
11424 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11425 break;
11426 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
11427 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
11428 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11429 break;
11430 }
11431 break;
11432 case FLASH_5752VENDOR_ST_M45PE10:
11433 case FLASH_5752VENDOR_ST_M45PE20:
11434 case FLASH_5752VENDOR_ST_M45PE40:
11435 tp->nvram_jedecnum = JEDEC_ST;
11436 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11437 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11438
11439 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11440 case FLASH_5752VENDOR_ST_M45PE10:
11441 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11442 break;
11443 case FLASH_5752VENDOR_ST_M45PE20:
11444 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11445 break;
11446 case FLASH_5752VENDOR_ST_M45PE40:
11447 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11448 break;
11449 }
11450 break;
11451 default:
df259d8c 11452 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
321d32a0
MC
11453 return;
11454 }
11455
a1b950d5
MC
11456 tg3_nvram_get_pagesize(tp, nvcfg1);
11457 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
321d32a0 11458 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
a1b950d5
MC
11459}
11460
11461
11462static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
11463{
11464 u32 nvcfg1;
11465
11466 nvcfg1 = tr32(NVRAM_CFG1);
11467
11468 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11469 case FLASH_5717VENDOR_ATMEL_EEPROM:
11470 case FLASH_5717VENDOR_MICRO_EEPROM:
11471 tp->nvram_jedecnum = JEDEC_ATMEL;
11472 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11473 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11474
11475 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11476 tw32(NVRAM_CFG1, nvcfg1);
11477 return;
11478 case FLASH_5717VENDOR_ATMEL_MDB011D:
11479 case FLASH_5717VENDOR_ATMEL_ADB011B:
11480 case FLASH_5717VENDOR_ATMEL_ADB011D:
11481 case FLASH_5717VENDOR_ATMEL_MDB021D:
11482 case FLASH_5717VENDOR_ATMEL_ADB021B:
11483 case FLASH_5717VENDOR_ATMEL_ADB021D:
11484 case FLASH_5717VENDOR_ATMEL_45USPT:
11485 tp->nvram_jedecnum = JEDEC_ATMEL;
11486 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11487 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11488
11489 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11490 case FLASH_5717VENDOR_ATMEL_MDB021D:
11491 case FLASH_5717VENDOR_ATMEL_ADB021B:
11492 case FLASH_5717VENDOR_ATMEL_ADB021D:
11493 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11494 break;
11495 default:
11496 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11497 break;
11498 }
321d32a0 11499 break;
a1b950d5
MC
11500 case FLASH_5717VENDOR_ST_M_M25PE10:
11501 case FLASH_5717VENDOR_ST_A_M25PE10:
11502 case FLASH_5717VENDOR_ST_M_M45PE10:
11503 case FLASH_5717VENDOR_ST_A_M45PE10:
11504 case FLASH_5717VENDOR_ST_M_M25PE20:
11505 case FLASH_5717VENDOR_ST_A_M25PE20:
11506 case FLASH_5717VENDOR_ST_M_M45PE20:
11507 case FLASH_5717VENDOR_ST_A_M45PE20:
11508 case FLASH_5717VENDOR_ST_25USPT:
11509 case FLASH_5717VENDOR_ST_45USPT:
11510 tp->nvram_jedecnum = JEDEC_ST;
11511 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11512 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11513
11514 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11515 case FLASH_5717VENDOR_ST_M_M25PE20:
11516 case FLASH_5717VENDOR_ST_A_M25PE20:
11517 case FLASH_5717VENDOR_ST_M_M45PE20:
11518 case FLASH_5717VENDOR_ST_A_M45PE20:
11519 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11520 break;
11521 default:
11522 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11523 break;
11524 }
321d32a0 11525 break;
a1b950d5
MC
11526 default:
11527 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
11528 return;
321d32a0 11529 }
a1b950d5
MC
11530
11531 tg3_nvram_get_pagesize(tp, nvcfg1);
11532 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
11533 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
321d32a0
MC
11534}
11535
1da177e4
LT
11536/* Chips other than 5700/5701 use the NVRAM for fetching info. */
11537static void __devinit tg3_nvram_init(struct tg3 *tp)
11538{
1da177e4
LT
11539 tw32_f(GRC_EEPROM_ADDR,
11540 (EEPROM_ADDR_FSM_RESET |
11541 (EEPROM_DEFAULT_CLOCK_PERIOD <<
11542 EEPROM_ADDR_CLKPERD_SHIFT)));
11543
9d57f01c 11544 msleep(1);
1da177e4
LT
11545
11546 /* Enable seeprom accesses. */
11547 tw32_f(GRC_LOCAL_CTRL,
11548 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
11549 udelay(100);
11550
11551 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
11552 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
11553 tp->tg3_flags |= TG3_FLAG_NVRAM;
11554
ec41c7df 11555 if (tg3_nvram_lock(tp)) {
5129c3a3
MC
11556 netdev_warn(tp->dev,
11557 "Cannot get nvram lock, %s failed\n",
05dbe005 11558 __func__);
ec41c7df
MC
11559 return;
11560 }
e6af301b 11561 tg3_enable_nvram_access(tp);
1da177e4 11562
989a9d23
MC
11563 tp->nvram_size = 0;
11564
361b4ac2
MC
11565 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
11566 tg3_get_5752_nvram_info(tp);
d3c7b886
MC
11567 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
11568 tg3_get_5755_nvram_info(tp);
d30cdd28 11569 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
57e6983c
MC
11570 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
11571 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1b27777a 11572 tg3_get_5787_nvram_info(tp);
6b91fa02
MC
11573 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
11574 tg3_get_5761_nvram_info(tp);
b5d3772c
MC
11575 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
11576 tg3_get_5906_nvram_info(tp);
b703df6f
MC
11577 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
11578 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
321d32a0 11579 tg3_get_57780_nvram_info(tp);
a1b950d5
MC
11580 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
11581 tg3_get_5717_nvram_info(tp);
361b4ac2
MC
11582 else
11583 tg3_get_nvram_info(tp);
11584
989a9d23
MC
11585 if (tp->nvram_size == 0)
11586 tg3_get_nvram_size(tp);
1da177e4 11587
e6af301b 11588 tg3_disable_nvram_access(tp);
381291b7 11589 tg3_nvram_unlock(tp);
1da177e4
LT
11590
11591 } else {
11592 tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
11593
11594 tg3_get_eeprom_size(tp);
11595 }
11596}
11597
1da177e4
LT
11598static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
11599 u32 offset, u32 len, u8 *buf)
11600{
11601 int i, j, rc = 0;
11602 u32 val;
11603
11604 for (i = 0; i < len; i += 4) {
b9fc7dc5 11605 u32 addr;
a9dc529d 11606 __be32 data;
1da177e4
LT
11607
11608 addr = offset + i;
11609
11610 memcpy(&data, buf + i, 4);
11611
62cedd11
MC
11612 /*
11613 * The SEEPROM interface expects the data to always be opposite
11614 * the native endian format. We accomplish this by reversing
11615 * all the operations that would have been performed on the
11616 * data from a call to tg3_nvram_read_be32().
11617 */
11618 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
1da177e4
LT
11619
11620 val = tr32(GRC_EEPROM_ADDR);
11621 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
11622
11623 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
11624 EEPROM_ADDR_READ);
11625 tw32(GRC_EEPROM_ADDR, val |
11626 (0 << EEPROM_ADDR_DEVID_SHIFT) |
11627 (addr & EEPROM_ADDR_ADDR_MASK) |
11628 EEPROM_ADDR_START |
11629 EEPROM_ADDR_WRITE);
6aa20a22 11630
9d57f01c 11631 for (j = 0; j < 1000; j++) {
1da177e4
LT
11632 val = tr32(GRC_EEPROM_ADDR);
11633
11634 if (val & EEPROM_ADDR_COMPLETE)
11635 break;
9d57f01c 11636 msleep(1);
1da177e4
LT
11637 }
11638 if (!(val & EEPROM_ADDR_COMPLETE)) {
11639 rc = -EBUSY;
11640 break;
11641 }
11642 }
11643
11644 return rc;
11645}
11646
11647/* offset and length are dword aligned */
11648static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
11649 u8 *buf)
11650{
11651 int ret = 0;
11652 u32 pagesize = tp->nvram_pagesize;
11653 u32 pagemask = pagesize - 1;
11654 u32 nvram_cmd;
11655 u8 *tmp;
11656
11657 tmp = kmalloc(pagesize, GFP_KERNEL);
11658 if (tmp == NULL)
11659 return -ENOMEM;
11660
11661 while (len) {
11662 int j;
e6af301b 11663 u32 phy_addr, page_off, size;
1da177e4
LT
11664
11665 phy_addr = offset & ~pagemask;
6aa20a22 11666
1da177e4 11667 for (j = 0; j < pagesize; j += 4) {
a9dc529d
MC
11668 ret = tg3_nvram_read_be32(tp, phy_addr + j,
11669 (__be32 *) (tmp + j));
11670 if (ret)
1da177e4
LT
11671 break;
11672 }
11673 if (ret)
11674 break;
11675
c6cdf436 11676 page_off = offset & pagemask;
1da177e4
LT
11677 size = pagesize;
11678 if (len < size)
11679 size = len;
11680
11681 len -= size;
11682
11683 memcpy(tmp + page_off, buf, size);
11684
11685 offset = offset + (pagesize - page_off);
11686
e6af301b 11687 tg3_enable_nvram_access(tp);
1da177e4
LT
11688
11689 /*
11690 * Before we can erase the flash page, we need
11691 * to issue a special "write enable" command.
11692 */
11693 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
11694
11695 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
11696 break;
11697
11698 /* Erase the target page */
11699 tw32(NVRAM_ADDR, phy_addr);
11700
11701 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
11702 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
11703
c6cdf436 11704 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
1da177e4
LT
11705 break;
11706
11707 /* Issue another write enable to start the write. */
11708 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
11709
11710 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
11711 break;
11712
11713 for (j = 0; j < pagesize; j += 4) {
b9fc7dc5 11714 __be32 data;
1da177e4 11715
b9fc7dc5 11716 data = *((__be32 *) (tmp + j));
a9dc529d 11717
b9fc7dc5 11718 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4
LT
11719
11720 tw32(NVRAM_ADDR, phy_addr + j);
11721
11722 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
11723 NVRAM_CMD_WR;
11724
11725 if (j == 0)
11726 nvram_cmd |= NVRAM_CMD_FIRST;
11727 else if (j == (pagesize - 4))
11728 nvram_cmd |= NVRAM_CMD_LAST;
11729
11730 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
11731 break;
11732 }
11733 if (ret)
11734 break;
11735 }
11736
11737 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
11738 tg3_nvram_exec_cmd(tp, nvram_cmd);
11739
11740 kfree(tmp);
11741
11742 return ret;
11743}
11744
11745/* offset and length are dword aligned */
11746static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
11747 u8 *buf)
11748{
11749 int i, ret = 0;
11750
11751 for (i = 0; i < len; i += 4, offset += 4) {
b9fc7dc5
AV
11752 u32 page_off, phy_addr, nvram_cmd;
11753 __be32 data;
1da177e4
LT
11754
11755 memcpy(&data, buf + i, 4);
b9fc7dc5 11756 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4 11757
c6cdf436 11758 page_off = offset % tp->nvram_pagesize;
1da177e4 11759
1820180b 11760 phy_addr = tg3_nvram_phys_addr(tp, offset);
1da177e4
LT
11761
11762 tw32(NVRAM_ADDR, phy_addr);
11763
11764 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
11765
c6cdf436 11766 if (page_off == 0 || i == 0)
1da177e4 11767 nvram_cmd |= NVRAM_CMD_FIRST;
f6d9a256 11768 if (page_off == (tp->nvram_pagesize - 4))
1da177e4
LT
11769 nvram_cmd |= NVRAM_CMD_LAST;
11770
11771 if (i == (len - 4))
11772 nvram_cmd |= NVRAM_CMD_LAST;
11773
321d32a0
MC
11774 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
11775 !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
4c987487
MC
11776 (tp->nvram_jedecnum == JEDEC_ST) &&
11777 (nvram_cmd & NVRAM_CMD_FIRST)) {
1da177e4
LT
11778
11779 if ((ret = tg3_nvram_exec_cmd(tp,
11780 NVRAM_CMD_WREN | NVRAM_CMD_GO |
11781 NVRAM_CMD_DONE)))
11782
11783 break;
11784 }
11785 if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
11786 /* We always do complete word writes to eeprom. */
11787 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
11788 }
11789
11790 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
11791 break;
11792 }
11793 return ret;
11794}
11795
11796/* offset and length are dword aligned */
11797static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
11798{
11799 int ret;
11800
1da177e4 11801 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
314fba34
MC
11802 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
11803 ~GRC_LCLCTRL_GPIO_OUTPUT1);
1da177e4
LT
11804 udelay(40);
11805 }
11806
11807 if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
11808 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
859a5887 11809 } else {
1da177e4
LT
11810 u32 grc_mode;
11811
ec41c7df
MC
11812 ret = tg3_nvram_lock(tp);
11813 if (ret)
11814 return ret;
1da177e4 11815
e6af301b
MC
11816 tg3_enable_nvram_access(tp);
11817 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
f66a29b0 11818 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
1da177e4 11819 tw32(NVRAM_WRITE1, 0x406);
1da177e4
LT
11820
11821 grc_mode = tr32(GRC_MODE);
11822 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
11823
11824 if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
11825 !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
11826
11827 ret = tg3_nvram_write_block_buffered(tp, offset, len,
11828 buf);
859a5887 11829 } else {
1da177e4
LT
11830 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
11831 buf);
11832 }
11833
11834 grc_mode = tr32(GRC_MODE);
11835 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
11836
e6af301b 11837 tg3_disable_nvram_access(tp);
1da177e4
LT
11838 tg3_nvram_unlock(tp);
11839 }
11840
11841 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
314fba34 11842 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
1da177e4
LT
11843 udelay(40);
11844 }
11845
11846 return ret;
11847}
11848
11849struct subsys_tbl_ent {
11850 u16 subsys_vendor, subsys_devid;
11851 u32 phy_id;
11852};
11853
24daf2b0 11854static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
1da177e4 11855 /* Broadcom boards. */
24daf2b0 11856 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 11857 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
24daf2b0 11858 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 11859 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
24daf2b0 11860 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 11861 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
24daf2b0
MC
11862 { TG3PCI_SUBVENDOR_ID_BROADCOM,
11863 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
11864 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 11865 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
24daf2b0 11866 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 11867 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
11868 { TG3PCI_SUBVENDOR_ID_BROADCOM,
11869 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
11870 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 11871 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
24daf2b0 11872 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 11873 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
24daf2b0 11874 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 11875 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
24daf2b0 11876 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 11877 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
1da177e4
LT
11878
11879 /* 3com boards. */
24daf2b0 11880 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 11881 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
24daf2b0 11882 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 11883 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
11884 { TG3PCI_SUBVENDOR_ID_3COM,
11885 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
11886 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 11887 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
24daf2b0 11888 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 11889 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
1da177e4
LT
11890
11891 /* DELL boards. */
24daf2b0 11892 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 11893 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
24daf2b0 11894 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 11895 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
24daf2b0 11896 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 11897 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
24daf2b0 11898 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 11899 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
1da177e4
LT
11900
11901 /* Compaq boards. */
24daf2b0 11902 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 11903 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
24daf2b0 11904 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 11905 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
11906 { TG3PCI_SUBVENDOR_ID_COMPAQ,
11907 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
11908 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 11909 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
24daf2b0 11910 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 11911 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
1da177e4
LT
11912
11913 /* IBM boards. */
24daf2b0
MC
11914 { TG3PCI_SUBVENDOR_ID_IBM,
11915 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
1da177e4
LT
11916};
11917
24daf2b0 11918static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
1da177e4
LT
11919{
11920 int i;
11921
11922 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
11923 if ((subsys_id_to_phy_id[i].subsys_vendor ==
11924 tp->pdev->subsystem_vendor) &&
11925 (subsys_id_to_phy_id[i].subsys_devid ==
11926 tp->pdev->subsystem_device))
11927 return &subsys_id_to_phy_id[i];
11928 }
11929 return NULL;
11930}
11931
7d0c41ef 11932static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
1da177e4 11933{
1da177e4 11934 u32 val;
caf636c7
MC
11935 u16 pmcsr;
11936
11937 /* On some early chips the SRAM cannot be accessed in D3hot state,
11938 * so need make sure we're in D0.
11939 */
11940 pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
11941 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
11942 pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
11943 msleep(1);
7d0c41ef
MC
11944
11945 /* Make sure register accesses (indirect or otherwise)
11946 * will function correctly.
11947 */
11948 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
11949 tp->misc_host_ctrl);
1da177e4 11950
f49639e6
DM
11951 /* The memory arbiter has to be enabled in order for SRAM accesses
11952 * to succeed. Normally on powerup the tg3 chip firmware will make
11953 * sure it is enabled, but other entities such as system netboot
11954 * code might disable it.
11955 */
11956 val = tr32(MEMARB_MODE);
11957 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
11958
79eb6904 11959 tp->phy_id = TG3_PHY_ID_INVALID;
7d0c41ef
MC
11960 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
11961
a85feb8c
GZ
11962 /* Assume an onboard device and WOL capable by default. */
11963 tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
72b845e0 11964
b5d3772c 11965 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
9d26e213 11966 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
b5d3772c 11967 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
9d26e213
MC
11968 tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
11969 }
0527ba35
MC
11970 val = tr32(VCPU_CFGSHDW);
11971 if (val & VCPU_CFGSHDW_ASPM_DBNC)
8ed5d97e 11972 tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
0527ba35 11973 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
2023276e 11974 (val & VCPU_CFGSHDW_WOL_MAGPKT))
0527ba35 11975 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
05ac4cb7 11976 goto done;
b5d3772c
MC
11977 }
11978
1da177e4
LT
11979 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
11980 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
11981 u32 nic_cfg, led_cfg;
a9daf367 11982 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
7d0c41ef 11983 int eeprom_phy_serdes = 0;
1da177e4
LT
11984
11985 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
11986 tp->nic_sram_data_cfg = nic_cfg;
11987
11988 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
11989 ver >>= NIC_SRAM_DATA_VER_SHIFT;
11990 if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
11991 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
11992 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
11993 (ver > 0) && (ver < 0x100))
11994 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
11995
a9daf367
MC
11996 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
11997 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
11998
1da177e4
LT
11999 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
12000 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
12001 eeprom_phy_serdes = 1;
12002
12003 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
12004 if (nic_phy_id != 0) {
12005 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
12006 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
12007
12008 eeprom_phy_id = (id1 >> 16) << 10;
12009 eeprom_phy_id |= (id2 & 0xfc00) << 16;
12010 eeprom_phy_id |= (id2 & 0x03ff) << 0;
12011 } else
12012 eeprom_phy_id = 0;
12013
7d0c41ef 12014 tp->phy_id = eeprom_phy_id;
747e8f8b 12015 if (eeprom_phy_serdes) {
d1ec96af
MC
12016 if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
12017 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
747e8f8b
MC
12018 tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
12019 else
12020 tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
12021 }
7d0c41ef 12022
cbf46853 12023 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
1da177e4
LT
12024 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
12025 SHASTA_EXT_LED_MODE_MASK);
cbf46853 12026 else
1da177e4
LT
12027 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
12028
12029 switch (led_cfg) {
12030 default:
12031 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
12032 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12033 break;
12034
12035 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
12036 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12037 break;
12038
12039 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
12040 tp->led_ctrl = LED_CTRL_MODE_MAC;
9ba27794
MC
12041
12042 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
12043 * read on some older 5700/5701 bootcode.
12044 */
12045 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
12046 ASIC_REV_5700 ||
12047 GET_ASIC_REV(tp->pci_chip_rev_id) ==
12048 ASIC_REV_5701)
12049 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12050
1da177e4
LT
12051 break;
12052
12053 case SHASTA_EXT_LED_SHARED:
12054 tp->led_ctrl = LED_CTRL_MODE_SHARED;
12055 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
12056 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
12057 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12058 LED_CTRL_MODE_PHY_2);
12059 break;
12060
12061 case SHASTA_EXT_LED_MAC:
12062 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
12063 break;
12064
12065 case SHASTA_EXT_LED_COMBO:
12066 tp->led_ctrl = LED_CTRL_MODE_COMBO;
12067 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
12068 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12069 LED_CTRL_MODE_PHY_2);
12070 break;
12071
855e1111 12072 }
1da177e4
LT
12073
12074 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
12075 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
12076 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
12077 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12078
b2a5c19c
MC
12079 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
12080 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
5f60891b 12081
9d26e213 12082 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
1da177e4 12083 tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
9d26e213
MC
12084 if ((tp->pdev->subsystem_vendor ==
12085 PCI_VENDOR_ID_ARIMA) &&
12086 (tp->pdev->subsystem_device == 0x205a ||
12087 tp->pdev->subsystem_device == 0x2063))
12088 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
12089 } else {
f49639e6 12090 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
9d26e213
MC
12091 tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
12092 }
1da177e4
LT
12093
12094 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
12095 tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
cbf46853 12096 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
1da177e4
LT
12097 tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
12098 }
b2b98d4a
MC
12099
12100 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
12101 (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
0d3031d9 12102 tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
b2b98d4a 12103
a85feb8c
GZ
12104 if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
12105 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
12106 tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
1da177e4 12107
12dac075 12108 if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
05ac4cb7 12109 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
0527ba35
MC
12110 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
12111
1da177e4
LT
12112 if (cfg2 & (1 << 17))
12113 tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
12114
12115 /* serdes signal pre-emphasis in register 0x590 set by */
12116 /* bootcode if bit 18 is set */
12117 if (cfg2 & (1 << 18))
12118 tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
8ed5d97e 12119
321d32a0
MC
12120 if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
12121 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
6833c043
MC
12122 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
12123 tp->tg3_flags3 |= TG3_FLG3_PHY_ENABLE_APD;
12124
8ed5d97e
MC
12125 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
12126 u32 cfg3;
12127
12128 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
12129 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
12130 tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
12131 }
a9daf367 12132
14417063
MC
12133 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
12134 tp->tg3_flags3 |= TG3_FLG3_RGMII_INBAND_DISABLE;
a9daf367
MC
12135 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
12136 tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
12137 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
12138 tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
1da177e4 12139 }
05ac4cb7
MC
12140done:
12141 device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
12142 device_set_wakeup_enable(&tp->pdev->dev,
12143 tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
7d0c41ef
MC
12144}
12145
b2a5c19c
MC
12146static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
12147{
12148 int i;
12149 u32 val;
12150
12151 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
12152 tw32(OTP_CTRL, cmd);
12153
12154 /* Wait for up to 1 ms for command to execute. */
12155 for (i = 0; i < 100; i++) {
12156 val = tr32(OTP_STATUS);
12157 if (val & OTP_STATUS_CMD_DONE)
12158 break;
12159 udelay(10);
12160 }
12161
12162 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
12163}
12164
12165/* Read the gphy configuration from the OTP region of the chip. The gphy
12166 * configuration is a 32-bit value that straddles the alignment boundary.
12167 * We do two 32-bit reads and then shift and merge the results.
12168 */
12169static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
12170{
12171 u32 bhalf_otp, thalf_otp;
12172
12173 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
12174
12175 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
12176 return 0;
12177
12178 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
12179
12180 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
12181 return 0;
12182
12183 thalf_otp = tr32(OTP_READ_DATA);
12184
12185 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
12186
12187 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
12188 return 0;
12189
12190 bhalf_otp = tr32(OTP_READ_DATA);
12191
12192 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
12193}
12194
7d0c41ef
MC
12195static int __devinit tg3_phy_probe(struct tg3 *tp)
12196{
12197 u32 hw_phy_id_1, hw_phy_id_2;
12198 u32 hw_phy_id, hw_phy_id_masked;
12199 int err;
1da177e4 12200
b02fd9e3
MC
12201 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
12202 return tg3_phy_init(tp);
12203
1da177e4 12204 /* Reading the PHY ID register can conflict with ASF
877d0310 12205 * firmware access to the PHY hardware.
1da177e4
LT
12206 */
12207 err = 0;
0d3031d9
MC
12208 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
12209 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
79eb6904 12210 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
1da177e4
LT
12211 } else {
12212 /* Now read the physical PHY_ID from the chip and verify
12213 * that it is sane. If it doesn't look good, we fall back
12214 * to either the hard-coded table based PHY_ID and failing
12215 * that the value found in the eeprom area.
12216 */
12217 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
12218 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
12219
12220 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
12221 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
12222 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
12223
79eb6904 12224 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
1da177e4
LT
12225 }
12226
79eb6904 12227 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
1da177e4 12228 tp->phy_id = hw_phy_id;
79eb6904 12229 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
1da177e4 12230 tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
da6b2d01
MC
12231 else
12232 tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
1da177e4 12233 } else {
79eb6904 12234 if (tp->phy_id != TG3_PHY_ID_INVALID) {
7d0c41ef
MC
12235 /* Do nothing, phy ID already set up in
12236 * tg3_get_eeprom_hw_cfg().
12237 */
1da177e4
LT
12238 } else {
12239 struct subsys_tbl_ent *p;
12240
12241 /* No eeprom signature? Try the hardcoded
12242 * subsys device table.
12243 */
24daf2b0 12244 p = tg3_lookup_by_subsys(tp);
1da177e4
LT
12245 if (!p)
12246 return -ENODEV;
12247
12248 tp->phy_id = p->phy_id;
12249 if (!tp->phy_id ||
79eb6904 12250 tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
12251 tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
12252 }
12253 }
12254
747e8f8b 12255 if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
0d3031d9 12256 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
1da177e4 12257 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
3600d918 12258 u32 bmsr, adv_reg, tg3_ctrl, mask;
1da177e4
LT
12259
12260 tg3_readphy(tp, MII_BMSR, &bmsr);
12261 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
12262 (bmsr & BMSR_LSTATUS))
12263 goto skip_phy_reset;
6aa20a22 12264
1da177e4
LT
12265 err = tg3_phy_reset(tp);
12266 if (err)
12267 return err;
12268
12269 adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
12270 ADVERTISE_100HALF | ADVERTISE_100FULL |
12271 ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
12272 tg3_ctrl = 0;
12273 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
12274 tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
12275 MII_TG3_CTRL_ADV_1000_FULL);
12276 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
12277 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
12278 tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
12279 MII_TG3_CTRL_ENABLE_AS_MASTER);
12280 }
12281
3600d918
MC
12282 mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
12283 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
12284 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
12285 if (!tg3_copper_is_advertising_all(tp, mask)) {
1da177e4
LT
12286 tg3_writephy(tp, MII_ADVERTISE, adv_reg);
12287
12288 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
12289 tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
12290
12291 tg3_writephy(tp, MII_BMCR,
12292 BMCR_ANENABLE | BMCR_ANRESTART);
12293 }
12294 tg3_phy_set_wirespeed(tp);
12295
12296 tg3_writephy(tp, MII_ADVERTISE, adv_reg);
12297 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
12298 tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
12299 }
12300
12301skip_phy_reset:
79eb6904 12302 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
12303 err = tg3_init_5401phy_dsp(tp);
12304 if (err)
12305 return err;
1da177e4 12306
1da177e4
LT
12307 err = tg3_init_5401phy_dsp(tp);
12308 }
12309
747e8f8b 12310 if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
1da177e4
LT
12311 tp->link_config.advertising =
12312 (ADVERTISED_1000baseT_Half |
12313 ADVERTISED_1000baseT_Full |
12314 ADVERTISED_Autoneg |
12315 ADVERTISED_FIBRE);
12316 if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
12317 tp->link_config.advertising &=
12318 ~(ADVERTISED_1000baseT_Half |
12319 ADVERTISED_1000baseT_Full);
12320
12321 return err;
12322}
12323
184b8904 12324static void __devinit tg3_read_vpd(struct tg3 *tp)
1da177e4 12325{
184b8904 12326 u8 vpd_data[TG3_NVM_VPD_LEN];
4181b2c8 12327 unsigned int block_end, rosize, len;
184b8904 12328 int j, i = 0;
1b27777a 12329 u32 magic;
1da177e4 12330
df259d8c
MC
12331 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
12332 tg3_nvram_read(tp, 0x0, &magic))
f49639e6 12333 goto out_not_found;
1da177e4 12334
1820180b 12335 if (magic == TG3_EEPROM_MAGIC) {
141518c9 12336 for (i = 0; i < TG3_NVM_VPD_LEN; i += 4) {
1b27777a 12337 u32 tmp;
1da177e4 12338
6d348f2c
MC
12339 /* The data is in little-endian format in NVRAM.
12340 * Use the big-endian read routines to preserve
12341 * the byte order as it exists in NVRAM.
12342 */
141518c9 12343 if (tg3_nvram_read_be32(tp, TG3_NVM_VPD_OFF + i, &tmp))
1b27777a
MC
12344 goto out_not_found;
12345
6d348f2c 12346 memcpy(&vpd_data[i], &tmp, sizeof(tmp));
1b27777a
MC
12347 }
12348 } else {
94c982bd 12349 ssize_t cnt;
4181b2c8 12350 unsigned int pos = 0;
94c982bd
MC
12351
12352 for (; pos < TG3_NVM_VPD_LEN && i < 3; i++, pos += cnt) {
12353 cnt = pci_read_vpd(tp->pdev, pos,
12354 TG3_NVM_VPD_LEN - pos,
12355 &vpd_data[pos]);
12356 if (cnt == -ETIMEDOUT || -EINTR)
12357 cnt = 0;
12358 else if (cnt < 0)
f49639e6 12359 goto out_not_found;
1b27777a 12360 }
94c982bd
MC
12361 if (pos != TG3_NVM_VPD_LEN)
12362 goto out_not_found;
1da177e4
LT
12363 }
12364
4181b2c8
MC
12365 i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
12366 PCI_VPD_LRDT_RO_DATA);
12367 if (i < 0)
12368 goto out_not_found;
1da177e4 12369
4181b2c8
MC
12370 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
12371 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
12372 i += PCI_VPD_LRDT_TAG_SIZE;
1da177e4 12373
4181b2c8
MC
12374 if (block_end > TG3_NVM_VPD_LEN)
12375 goto out_not_found;
af2c6a4a 12376
184b8904
MC
12377 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
12378 PCI_VPD_RO_KEYWORD_MFR_ID);
12379 if (j > 0) {
12380 len = pci_vpd_info_field_size(&vpd_data[j]);
12381
12382 j += PCI_VPD_INFO_FLD_HDR_SIZE;
12383 if (j + len > block_end || len != 4 ||
12384 memcmp(&vpd_data[j], "1028", 4))
12385 goto partno;
12386
12387 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
12388 PCI_VPD_RO_KEYWORD_VENDOR0);
12389 if (j < 0)
12390 goto partno;
12391
12392 len = pci_vpd_info_field_size(&vpd_data[j]);
12393
12394 j += PCI_VPD_INFO_FLD_HDR_SIZE;
12395 if (j + len > block_end)
12396 goto partno;
12397
12398 memcpy(tp->fw_ver, &vpd_data[j], len);
12399 strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
12400 }
12401
12402partno:
4181b2c8
MC
12403 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
12404 PCI_VPD_RO_KEYWORD_PARTNO);
12405 if (i < 0)
12406 goto out_not_found;
af2c6a4a 12407
4181b2c8 12408 len = pci_vpd_info_field_size(&vpd_data[i]);
1da177e4 12409
4181b2c8
MC
12410 i += PCI_VPD_INFO_FLD_HDR_SIZE;
12411 if (len > TG3_BPN_SIZE ||
12412 (len + i) > TG3_NVM_VPD_LEN)
12413 goto out_not_found;
1da177e4 12414
4181b2c8 12415 memcpy(tp->board_part_number, &vpd_data[i], len);
1da177e4 12416
4181b2c8 12417 return;
1da177e4
LT
12418
12419out_not_found:
b5d3772c
MC
12420 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
12421 strcpy(tp->board_part_number, "BCM95906");
df259d8c
MC
12422 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
12423 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
12424 strcpy(tp->board_part_number, "BCM57780");
12425 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
12426 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
12427 strcpy(tp->board_part_number, "BCM57760");
12428 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
12429 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
12430 strcpy(tp->board_part_number, "BCM57790");
5e7ccf20
MC
12431 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
12432 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
12433 strcpy(tp->board_part_number, "BCM57788");
b474eca7
MC
12434 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
12435 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
12436 strcpy(tp->board_part_number, "BCM57761");
12437 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
12438 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
b703df6f 12439 strcpy(tp->board_part_number, "BCM57765");
b474eca7
MC
12440 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
12441 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
12442 strcpy(tp->board_part_number, "BCM57781");
12443 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
12444 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
12445 strcpy(tp->board_part_number, "BCM57785");
12446 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
12447 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
12448 strcpy(tp->board_part_number, "BCM57791");
12449 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
12450 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
12451 strcpy(tp->board_part_number, "BCM57795");
b5d3772c
MC
12452 else
12453 strcpy(tp->board_part_number, "none");
1da177e4
LT
12454}
12455
9c8a620e
MC
12456static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
12457{
12458 u32 val;
12459
e4f34110 12460 if (tg3_nvram_read(tp, offset, &val) ||
9c8a620e 12461 (val & 0xfc000000) != 0x0c000000 ||
e4f34110 12462 tg3_nvram_read(tp, offset + 4, &val) ||
9c8a620e
MC
12463 val != 0)
12464 return 0;
12465
12466 return 1;
12467}
12468
acd9c119
MC
12469static void __devinit tg3_read_bc_ver(struct tg3 *tp)
12470{
ff3a7cb2 12471 u32 val, offset, start, ver_offset;
75f9936e 12472 int i, dst_off;
ff3a7cb2 12473 bool newver = false;
acd9c119
MC
12474
12475 if (tg3_nvram_read(tp, 0xc, &offset) ||
12476 tg3_nvram_read(tp, 0x4, &start))
12477 return;
12478
12479 offset = tg3_nvram_logical_addr(tp, offset);
12480
ff3a7cb2 12481 if (tg3_nvram_read(tp, offset, &val))
acd9c119
MC
12482 return;
12483
ff3a7cb2
MC
12484 if ((val & 0xfc000000) == 0x0c000000) {
12485 if (tg3_nvram_read(tp, offset + 4, &val))
acd9c119
MC
12486 return;
12487
ff3a7cb2
MC
12488 if (val == 0)
12489 newver = true;
12490 }
12491
75f9936e
MC
12492 dst_off = strlen(tp->fw_ver);
12493
ff3a7cb2 12494 if (newver) {
75f9936e
MC
12495 if (TG3_VER_SIZE - dst_off < 16 ||
12496 tg3_nvram_read(tp, offset + 8, &ver_offset))
ff3a7cb2
MC
12497 return;
12498
12499 offset = offset + ver_offset - start;
12500 for (i = 0; i < 16; i += 4) {
12501 __be32 v;
12502 if (tg3_nvram_read_be32(tp, offset + i, &v))
12503 return;
12504
75f9936e 12505 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
ff3a7cb2
MC
12506 }
12507 } else {
12508 u32 major, minor;
12509
12510 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
12511 return;
12512
12513 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
12514 TG3_NVM_BCVER_MAJSFT;
12515 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
75f9936e
MC
12516 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
12517 "v%d.%02d", major, minor);
acd9c119
MC
12518 }
12519}
12520
a6f6cb1c
MC
12521static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
12522{
12523 u32 val, major, minor;
12524
12525 /* Use native endian representation */
12526 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
12527 return;
12528
12529 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
12530 TG3_NVM_HWSB_CFG1_MAJSFT;
12531 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
12532 TG3_NVM_HWSB_CFG1_MINSFT;
12533
12534 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
12535}
12536
dfe00d7d
MC
12537static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
12538{
12539 u32 offset, major, minor, build;
12540
75f9936e 12541 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
dfe00d7d
MC
12542
12543 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
12544 return;
12545
12546 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
12547 case TG3_EEPROM_SB_REVISION_0:
12548 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
12549 break;
12550 case TG3_EEPROM_SB_REVISION_2:
12551 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
12552 break;
12553 case TG3_EEPROM_SB_REVISION_3:
12554 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
12555 break;
a4153d40
MC
12556 case TG3_EEPROM_SB_REVISION_4:
12557 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
12558 break;
12559 case TG3_EEPROM_SB_REVISION_5:
12560 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
12561 break;
dfe00d7d
MC
12562 default:
12563 return;
12564 }
12565
e4f34110 12566 if (tg3_nvram_read(tp, offset, &val))
dfe00d7d
MC
12567 return;
12568
12569 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
12570 TG3_EEPROM_SB_EDH_BLD_SHFT;
12571 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
12572 TG3_EEPROM_SB_EDH_MAJ_SHFT;
12573 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
12574
12575 if (minor > 99 || build > 26)
12576 return;
12577
75f9936e
MC
12578 offset = strlen(tp->fw_ver);
12579 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
12580 " v%d.%02d", major, minor);
dfe00d7d
MC
12581
12582 if (build > 0) {
75f9936e
MC
12583 offset = strlen(tp->fw_ver);
12584 if (offset < TG3_VER_SIZE - 1)
12585 tp->fw_ver[offset] = 'a' + build - 1;
dfe00d7d
MC
12586 }
12587}
12588
acd9c119 12589static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
c4e6575c
MC
12590{
12591 u32 val, offset, start;
acd9c119 12592 int i, vlen;
9c8a620e
MC
12593
12594 for (offset = TG3_NVM_DIR_START;
12595 offset < TG3_NVM_DIR_END;
12596 offset += TG3_NVM_DIRENT_SIZE) {
e4f34110 12597 if (tg3_nvram_read(tp, offset, &val))
c4e6575c
MC
12598 return;
12599
9c8a620e
MC
12600 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
12601 break;
12602 }
12603
12604 if (offset == TG3_NVM_DIR_END)
12605 return;
12606
12607 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
12608 start = 0x08000000;
e4f34110 12609 else if (tg3_nvram_read(tp, offset - 4, &start))
9c8a620e
MC
12610 return;
12611
e4f34110 12612 if (tg3_nvram_read(tp, offset + 4, &offset) ||
9c8a620e 12613 !tg3_fw_img_is_valid(tp, offset) ||
e4f34110 12614 tg3_nvram_read(tp, offset + 8, &val))
9c8a620e
MC
12615 return;
12616
12617 offset += val - start;
12618
acd9c119 12619 vlen = strlen(tp->fw_ver);
9c8a620e 12620
acd9c119
MC
12621 tp->fw_ver[vlen++] = ',';
12622 tp->fw_ver[vlen++] = ' ';
9c8a620e
MC
12623
12624 for (i = 0; i < 4; i++) {
a9dc529d
MC
12625 __be32 v;
12626 if (tg3_nvram_read_be32(tp, offset, &v))
c4e6575c
MC
12627 return;
12628
b9fc7dc5 12629 offset += sizeof(v);
c4e6575c 12630
acd9c119
MC
12631 if (vlen > TG3_VER_SIZE - sizeof(v)) {
12632 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
9c8a620e 12633 break;
c4e6575c 12634 }
9c8a620e 12635
acd9c119
MC
12636 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
12637 vlen += sizeof(v);
c4e6575c 12638 }
acd9c119
MC
12639}
12640
7fd76445
MC
12641static void __devinit tg3_read_dash_ver(struct tg3 *tp)
12642{
12643 int vlen;
12644 u32 apedata;
12645
12646 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
12647 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
12648 return;
12649
12650 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
12651 if (apedata != APE_SEG_SIG_MAGIC)
12652 return;
12653
12654 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
12655 if (!(apedata & APE_FW_STATUS_READY))
12656 return;
12657
12658 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
12659
12660 vlen = strlen(tp->fw_ver);
12661
12662 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " DASH v%d.%d.%d.%d",
12663 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
12664 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
12665 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
12666 (apedata & APE_FW_VERSION_BLDMSK));
12667}
12668
acd9c119
MC
12669static void __devinit tg3_read_fw_ver(struct tg3 *tp)
12670{
12671 u32 val;
75f9936e 12672 bool vpd_vers = false;
acd9c119 12673
75f9936e
MC
12674 if (tp->fw_ver[0] != 0)
12675 vpd_vers = true;
df259d8c 12676
75f9936e
MC
12677 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
12678 strcat(tp->fw_ver, "sb");
df259d8c
MC
12679 return;
12680 }
12681
acd9c119
MC
12682 if (tg3_nvram_read(tp, 0, &val))
12683 return;
12684
12685 if (val == TG3_EEPROM_MAGIC)
12686 tg3_read_bc_ver(tp);
12687 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
12688 tg3_read_sb_ver(tp, val);
a6f6cb1c
MC
12689 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
12690 tg3_read_hwsb_ver(tp);
acd9c119
MC
12691 else
12692 return;
12693
12694 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
75f9936e
MC
12695 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) || vpd_vers)
12696 goto done;
acd9c119
MC
12697
12698 tg3_read_mgmtfw_ver(tp);
9c8a620e 12699
75f9936e 12700done:
9c8a620e 12701 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
c4e6575c
MC
12702}
12703
7544b097
MC
12704static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
12705
1da177e4
LT
12706static int __devinit tg3_get_invariants(struct tg3 *tp)
12707{
12708 static struct pci_device_id write_reorder_chipsets[] = {
1da177e4 12709 { PCI_DEVICE(PCI_VENDOR_ID_AMD,
c6cdf436 12710 PCI_DEVICE_ID_AMD_FE_GATE_700C) },
c165b004 12711 { PCI_DEVICE(PCI_VENDOR_ID_AMD,
c6cdf436 12712 PCI_DEVICE_ID_AMD_8131_BRIDGE) },
399de50b
MC
12713 { PCI_DEVICE(PCI_VENDOR_ID_VIA,
12714 PCI_DEVICE_ID_VIA_8385_0) },
1da177e4
LT
12715 { },
12716 };
12717 u32 misc_ctrl_reg;
1da177e4
LT
12718 u32 pci_state_reg, grc_misc_cfg;
12719 u32 val;
12720 u16 pci_cmd;
5e7dfd0f 12721 int err;
1da177e4 12722
1da177e4
LT
12723 /* Force memory write invalidate off. If we leave it on,
12724 * then on 5700_BX chips we have to enable a workaround.
12725 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
12726 * to match the cacheline size. The Broadcom driver have this
12727 * workaround but turns MWI off all the times so never uses
12728 * it. This seems to suggest that the workaround is insufficient.
12729 */
12730 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
12731 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
12732 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
12733
12734 /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
12735 * has the register indirect write enable bit set before
12736 * we try to access any of the MMIO registers. It is also
12737 * critical that the PCI-X hw workaround situation is decided
12738 * before that as well.
12739 */
12740 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
12741 &misc_ctrl_reg);
12742
12743 tp->pci_chip_rev_id = (misc_ctrl_reg >>
12744 MISC_HOST_CTRL_CHIPREV_SHIFT);
795d01c5
MC
12745 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
12746 u32 prod_id_asic_rev;
12747
5001e2f6
MC
12748 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
12749 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
12750 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5724)
f6eb9b1f
MC
12751 pci_read_config_dword(tp->pdev,
12752 TG3PCI_GEN2_PRODID_ASICREV,
12753 &prod_id_asic_rev);
b703df6f
MC
12754 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
12755 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
12756 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
12757 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
12758 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
12759 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
12760 pci_read_config_dword(tp->pdev,
12761 TG3PCI_GEN15_PRODID_ASICREV,
12762 &prod_id_asic_rev);
f6eb9b1f
MC
12763 else
12764 pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
12765 &prod_id_asic_rev);
12766
321d32a0 12767 tp->pci_chip_rev_id = prod_id_asic_rev;
795d01c5 12768 }
1da177e4 12769
ff645bec
MC
12770 /* Wrong chip ID in 5752 A0. This code can be removed later
12771 * as A0 is not in production.
12772 */
12773 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
12774 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
12775
6892914f
MC
12776 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
12777 * we need to disable memory and use config. cycles
12778 * only to access all registers. The 5702/03 chips
12779 * can mistakenly decode the special cycles from the
12780 * ICH chipsets as memory write cycles, causing corruption
12781 * of register and memory space. Only certain ICH bridges
12782 * will drive special cycles with non-zero data during the
12783 * address phase which can fall within the 5703's address
12784 * range. This is not an ICH bug as the PCI spec allows
12785 * non-zero address during special cycles. However, only
12786 * these ICH bridges are known to drive non-zero addresses
12787 * during special cycles.
12788 *
12789 * Since special cycles do not cross PCI bridges, we only
12790 * enable this workaround if the 5703 is on the secondary
12791 * bus of these ICH bridges.
12792 */
12793 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
12794 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
12795 static struct tg3_dev_id {
12796 u32 vendor;
12797 u32 device;
12798 u32 rev;
12799 } ich_chipsets[] = {
12800 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
12801 PCI_ANY_ID },
12802 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
12803 PCI_ANY_ID },
12804 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
12805 0xa },
12806 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
12807 PCI_ANY_ID },
12808 { },
12809 };
12810 struct tg3_dev_id *pci_id = &ich_chipsets[0];
12811 struct pci_dev *bridge = NULL;
12812
12813 while (pci_id->vendor != 0) {
12814 bridge = pci_get_device(pci_id->vendor, pci_id->device,
12815 bridge);
12816 if (!bridge) {
12817 pci_id++;
12818 continue;
12819 }
12820 if (pci_id->rev != PCI_ANY_ID) {
44c10138 12821 if (bridge->revision > pci_id->rev)
6892914f
MC
12822 continue;
12823 }
12824 if (bridge->subordinate &&
12825 (bridge->subordinate->number ==
12826 tp->pdev->bus->number)) {
12827
12828 tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
12829 pci_dev_put(bridge);
12830 break;
12831 }
12832 }
12833 }
12834
41588ba1
MC
12835 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
12836 static struct tg3_dev_id {
12837 u32 vendor;
12838 u32 device;
12839 } bridge_chipsets[] = {
12840 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
12841 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
12842 { },
12843 };
12844 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
12845 struct pci_dev *bridge = NULL;
12846
12847 while (pci_id->vendor != 0) {
12848 bridge = pci_get_device(pci_id->vendor,
12849 pci_id->device,
12850 bridge);
12851 if (!bridge) {
12852 pci_id++;
12853 continue;
12854 }
12855 if (bridge->subordinate &&
12856 (bridge->subordinate->number <=
12857 tp->pdev->bus->number) &&
12858 (bridge->subordinate->subordinate >=
12859 tp->pdev->bus->number)) {
12860 tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
12861 pci_dev_put(bridge);
12862 break;
12863 }
12864 }
12865 }
12866
4a29cc2e
MC
12867 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
12868 * DMA addresses > 40-bit. This bridge may have other additional
12869 * 57xx devices behind it in some 4-port NIC designs for example.
12870 * Any tg3 device found behind the bridge will also need the 40-bit
12871 * DMA workaround.
12872 */
a4e2b347
MC
12873 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
12874 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
12875 tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
4a29cc2e 12876 tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
4cf78e4f 12877 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
859a5887 12878 } else {
4a29cc2e
MC
12879 struct pci_dev *bridge = NULL;
12880
12881 do {
12882 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
12883 PCI_DEVICE_ID_SERVERWORKS_EPB,
12884 bridge);
12885 if (bridge && bridge->subordinate &&
12886 (bridge->subordinate->number <=
12887 tp->pdev->bus->number) &&
12888 (bridge->subordinate->subordinate >=
12889 tp->pdev->bus->number)) {
12890 tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
12891 pci_dev_put(bridge);
12892 break;
12893 }
12894 } while (bridge);
12895 }
4cf78e4f 12896
1da177e4
LT
12897 /* Initialize misc host control in PCI block. */
12898 tp->misc_host_ctrl |= (misc_ctrl_reg &
12899 MISC_HOST_CTRL_CHIPREV);
12900 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
12901 tp->misc_host_ctrl);
12902
f6eb9b1f
MC
12903 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
12904 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
12905 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
7544b097
MC
12906 tp->pdev_peer = tg3_find_peer(tp);
12907
321d32a0
MC
12908 /* Intentionally exclude ASIC_REV_5906 */
12909 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d9ab5ad1 12910 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
d30cdd28 12911 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
9936bcf6 12912 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c 12913 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 12914 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
b703df6f
MC
12915 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
12916 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
321d32a0
MC
12917 tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
12918
12919 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
12920 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
b5d3772c 12921 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
321d32a0 12922 (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
a4e2b347 12923 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
6708e5cc
JL
12924 tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
12925
1b440c56
JL
12926 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
12927 (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
12928 tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
12929
027455ad
MC
12930 /* 5700 B0 chips do not support checksumming correctly due
12931 * to hardware bugs.
12932 */
12933 if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
12934 tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
12935 else {
12936 tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
12937 tp->dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
12938 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
12939 tp->dev->features |= NETIF_F_IPV6_CSUM;
12940 }
12941
507399f1 12942 /* Determine TSO capabilities */
b703df6f
MC
12943 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
12944 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
e849cdc3
MC
12945 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
12946 else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
12947 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
507399f1
MC
12948 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
12949 else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
12950 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
12951 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
12952 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
12953 tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
12954 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12955 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
12956 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
12957 tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
12958 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
12959 tp->fw_needed = FIRMWARE_TG3TSO5;
12960 else
12961 tp->fw_needed = FIRMWARE_TG3TSO;
12962 }
12963
12964 tp->irq_max = 1;
12965
5a6f3074 12966 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
7544b097
MC
12967 tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
12968 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
12969 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
12970 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
12971 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
12972 tp->pdev_peer == tp->pdev))
12973 tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
12974
321d32a0 12975 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
b5d3772c 12976 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
fcfa0a32 12977 tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
52c0fd83 12978 }
4f125f42 12979
b703df6f
MC
12980 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
12981 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
507399f1
MC
12982 tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
12983 tp->irq_max = TG3_IRQ_MAX_VECS;
12984 }
f6eb9b1f 12985 }
0e1406dd 12986
615774fe
MC
12987 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
12988 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
12989 tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
12990 else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
12991 tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
12992 tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
0e1406dd 12993 }
f6eb9b1f 12994
b703df6f
MC
12995 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
12996 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
12997 tp->tg3_flags3 |= TG3_FLG3_USE_JUMBO_BDFLAG;
12998
f51f3562 12999 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
c6cdf436
MC
13000 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
13001 (tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG))
8f666b07 13002 tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
0f893dc6 13003
52f4490c
MC
13004 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
13005 &pci_state_reg);
13006
5e7dfd0f
MC
13007 tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
13008 if (tp->pcie_cap != 0) {
13009 u16 lnkctl;
13010
1da177e4 13011 tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
5f5c51e3
MC
13012
13013 pcie_set_readrq(tp->pdev, 4096);
13014
5e7dfd0f
MC
13015 pci_read_config_word(tp->pdev,
13016 tp->pcie_cap + PCI_EXP_LNKCTL,
13017 &lnkctl);
13018 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
13019 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
c7835a77 13020 tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
5e7dfd0f 13021 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0 13022 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
9cf74ebb
MC
13023 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
13024 tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
5e7dfd0f 13025 tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
614b0590
MC
13026 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
13027 tp->tg3_flags3 |= TG3_FLG3_L1PLLPD_EN;
c7835a77 13028 }
52f4490c 13029 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
fcb389df 13030 tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
52f4490c
MC
13031 } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
13032 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
13033 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
13034 if (!tp->pcix_cap) {
2445e461
MC
13035 dev_err(&tp->pdev->dev,
13036 "Cannot find PCI-X capability, aborting\n");
52f4490c
MC
13037 return -EIO;
13038 }
13039
13040 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
13041 tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
13042 }
1da177e4 13043
399de50b
MC
13044 /* If we have an AMD 762 or VIA K8T800 chipset, write
13045 * reordering to the mailbox registers done by the host
13046 * controller can cause major troubles. We read back from
13047 * every mailbox register write to force the writes to be
13048 * posted to the chip in order.
13049 */
13050 if (pci_dev_present(write_reorder_chipsets) &&
13051 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
13052 tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
13053
69fc4053
MC
13054 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
13055 &tp->pci_cacheline_sz);
13056 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13057 &tp->pci_lat_timer);
1da177e4
LT
13058 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
13059 tp->pci_lat_timer < 64) {
13060 tp->pci_lat_timer = 64;
69fc4053
MC
13061 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13062 tp->pci_lat_timer);
1da177e4
LT
13063 }
13064
52f4490c
MC
13065 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
13066 /* 5700 BX chips need to have their TX producer index
13067 * mailboxes written twice to workaround a bug.
13068 */
13069 tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
1da177e4 13070
52f4490c 13071 /* If we are in PCI-X mode, enable register write workaround.
1da177e4
LT
13072 *
13073 * The workaround is to use indirect register accesses
13074 * for all chip writes not to mailbox registers.
13075 */
52f4490c 13076 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
1da177e4 13077 u32 pm_reg;
1da177e4
LT
13078
13079 tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
13080
13081 /* The chip can have it's power management PCI config
13082 * space registers clobbered due to this bug.
13083 * So explicitly force the chip into D0 here.
13084 */
9974a356
MC
13085 pci_read_config_dword(tp->pdev,
13086 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
13087 &pm_reg);
13088 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
13089 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
9974a356
MC
13090 pci_write_config_dword(tp->pdev,
13091 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
13092 pm_reg);
13093
13094 /* Also, force SERR#/PERR# in PCI command. */
13095 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13096 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
13097 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13098 }
13099 }
13100
1da177e4
LT
13101 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
13102 tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
13103 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
13104 tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
13105
13106 /* Chip-specific fixup from Broadcom driver */
13107 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
13108 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
13109 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
13110 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
13111 }
13112
1ee582d8 13113 /* Default fast path register access methods */
20094930 13114 tp->read32 = tg3_read32;
1ee582d8 13115 tp->write32 = tg3_write32;
09ee929c 13116 tp->read32_mbox = tg3_read32;
20094930 13117 tp->write32_mbox = tg3_write32;
1ee582d8
MC
13118 tp->write32_tx_mbox = tg3_write32;
13119 tp->write32_rx_mbox = tg3_write32;
13120
13121 /* Various workaround register access methods */
13122 if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
13123 tp->write32 = tg3_write_indirect_reg32;
98efd8a6
MC
13124 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
13125 ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
13126 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
13127 /*
13128 * Back to back register writes can cause problems on these
13129 * chips, the workaround is to read back all reg writes
13130 * except those to mailbox regs.
13131 *
13132 * See tg3_write_indirect_reg32().
13133 */
1ee582d8 13134 tp->write32 = tg3_write_flush_reg32;
98efd8a6
MC
13135 }
13136
1ee582d8
MC
13137 if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
13138 (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
13139 tp->write32_tx_mbox = tg3_write32_tx_mbox;
13140 if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
13141 tp->write32_rx_mbox = tg3_write_flush_reg32;
13142 }
20094930 13143
6892914f
MC
13144 if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
13145 tp->read32 = tg3_read_indirect_reg32;
13146 tp->write32 = tg3_write_indirect_reg32;
13147 tp->read32_mbox = tg3_read_indirect_mbox;
13148 tp->write32_mbox = tg3_write_indirect_mbox;
13149 tp->write32_tx_mbox = tg3_write_indirect_mbox;
13150 tp->write32_rx_mbox = tg3_write_indirect_mbox;
13151
13152 iounmap(tp->regs);
22abe310 13153 tp->regs = NULL;
6892914f
MC
13154
13155 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13156 pci_cmd &= ~PCI_COMMAND_MEMORY;
13157 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13158 }
b5d3772c
MC
13159 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
13160 tp->read32_mbox = tg3_read32_mbox_5906;
13161 tp->write32_mbox = tg3_write32_mbox_5906;
13162 tp->write32_tx_mbox = tg3_write32_mbox_5906;
13163 tp->write32_rx_mbox = tg3_write32_mbox_5906;
13164 }
6892914f 13165
bbadf503
MC
13166 if (tp->write32 == tg3_write_indirect_reg32 ||
13167 ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
13168 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
f49639e6 13169 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
bbadf503
MC
13170 tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
13171
7d0c41ef 13172 /* Get eeprom hw config before calling tg3_set_power_state().
9d26e213 13173 * In particular, the TG3_FLG2_IS_NIC flag must be
7d0c41ef
MC
13174 * determined before calling tg3_set_power_state() so that
13175 * we know whether or not to switch out of Vaux power.
13176 * When the flag is set, it means that GPIO1 is used for eeprom
13177 * write protect and also implies that it is a LOM where GPIOs
13178 * are not used to switch power.
6aa20a22 13179 */
7d0c41ef
MC
13180 tg3_get_eeprom_hw_cfg(tp);
13181
0d3031d9
MC
13182 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
13183 /* Allow reads and writes to the
13184 * APE register and memory space.
13185 */
13186 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
13187 PCISTATE_ALLOW_APE_SHMEM_WR;
13188 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
13189 pci_state_reg);
13190 }
13191
9936bcf6 13192 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
57e6983c 13193 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
321d32a0 13194 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 13195 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
b703df6f
MC
13196 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13197 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
d30cdd28
MC
13198 tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
13199
314fba34
MC
13200 /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
13201 * GPIO1 driven high will bring 5700's external PHY out of reset.
13202 * It is also used as eeprom write protect on LOMs.
13203 */
13204 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
13205 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
13206 (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
13207 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
13208 GRC_LCLCTRL_GPIO_OUTPUT1);
3e7d83bc
MC
13209 /* Unused GPIO3 must be driven as output on 5752 because there
13210 * are no pull-up resistors on unused GPIO pins.
13211 */
13212 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
13213 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
314fba34 13214
321d32a0 13215 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
cb4ed1fd
MC
13216 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
13217 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
af36e6b6
MC
13218 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
13219
8d519ab2
MC
13220 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
13221 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
13222 /* Turn off the debug UART. */
13223 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
13224 if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
13225 /* Keep VMain power. */
13226 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
13227 GRC_LCLCTRL_GPIO_OUTPUT0;
13228 }
13229
1da177e4 13230 /* Force the chip into D0. */
bc1c7567 13231 err = tg3_set_power_state(tp, PCI_D0);
1da177e4 13232 if (err) {
2445e461 13233 dev_err(&tp->pdev->dev, "Transition to D0 failed\n");
1da177e4
LT
13234 return err;
13235 }
13236
1da177e4
LT
13237 /* Derive initial jumbo mode from MTU assigned in
13238 * ether_setup() via the alloc_etherdev() call
13239 */
0f893dc6 13240 if (tp->dev->mtu > ETH_DATA_LEN &&
a4e2b347 13241 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
0f893dc6 13242 tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
1da177e4
LT
13243
13244 /* Determine WakeOnLan speed to use. */
13245 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
13246 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
13247 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
13248 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
13249 tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
13250 } else {
13251 tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
13252 }
13253
7f97a4bd
MC
13254 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
13255 tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
13256
1da177e4
LT
13257 /* A few boards don't want Ethernet@WireSpeed phy feature */
13258 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
13259 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
13260 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
747e8f8b 13261 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
7f97a4bd 13262 (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) ||
747e8f8b 13263 (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
1da177e4
LT
13264 tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
13265
13266 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
13267 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
13268 tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
13269 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
13270 tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
13271
321d32a0 13272 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
7f97a4bd 13273 !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
321d32a0 13274 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
f6eb9b1f 13275 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
b703df6f
MC
13276 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
13277 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765) {
c424cb24 13278 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d30cdd28 13279 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
9936bcf6
MC
13280 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
13281 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
d4011ada
MC
13282 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
13283 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
13284 tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
c1d2a196
MC
13285 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
13286 tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
321d32a0 13287 } else
c424cb24
MC
13288 tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
13289 }
1da177e4 13290
b2a5c19c
MC
13291 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
13292 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
13293 tp->phy_otp = tg3_read_otp_phycfg(tp);
13294 if (tp->phy_otp == 0)
13295 tp->phy_otp = TG3_OTP_DEFAULT;
13296 }
13297
f51f3562 13298 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
8ef21428
MC
13299 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
13300 else
13301 tp->mi_mode = MAC_MI_MODE_BASE;
13302
1da177e4 13303 tp->coalesce_mode = 0;
1da177e4
LT
13304 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
13305 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
13306 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
13307
321d32a0
MC
13308 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
13309 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
57e6983c
MC
13310 tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
13311
158d7abd
MC
13312 err = tg3_mdio_init(tp);
13313 if (err)
13314 return err;
1da177e4 13315
55dffe79
MC
13316 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
13317 (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0 ||
13318 (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
13319 return -ENOTSUPP;
13320
1da177e4
LT
13321 /* Initialize data/descriptor byte/word swapping. */
13322 val = tr32(GRC_MODE);
13323 val &= GRC_MODE_HOST_STACKUP;
13324 tw32(GRC_MODE, val | tp->grc_mode);
13325
13326 tg3_switch_clocks(tp);
13327
13328 /* Clear this out for sanity. */
13329 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
13330
13331 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
13332 &pci_state_reg);
13333 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
13334 (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
13335 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
13336
13337 if (chiprevid == CHIPREV_ID_5701_A0 ||
13338 chiprevid == CHIPREV_ID_5701_B0 ||
13339 chiprevid == CHIPREV_ID_5701_B2 ||
13340 chiprevid == CHIPREV_ID_5701_B5) {
13341 void __iomem *sram_base;
13342
13343 /* Write some dummy words into the SRAM status block
13344 * area, see if it reads back correctly. If the return
13345 * value is bad, force enable the PCIX workaround.
13346 */
13347 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
13348
13349 writel(0x00000000, sram_base);
13350 writel(0x00000000, sram_base + 4);
13351 writel(0xffffffff, sram_base + 4);
13352 if (readl(sram_base) != 0x00000000)
13353 tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
13354 }
13355 }
13356
13357 udelay(50);
13358 tg3_nvram_init(tp);
13359
13360 grc_misc_cfg = tr32(GRC_MISC_CFG);
13361 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
13362
1da177e4
LT
13363 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
13364 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
13365 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
13366 tp->tg3_flags2 |= TG3_FLG2_IS_5788;
13367
fac9b83e
DM
13368 if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
13369 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
13370 tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
13371 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
13372 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
13373 HOSTCC_MODE_CLRTICK_TXBD);
13374
13375 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
13376 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13377 tp->misc_host_ctrl);
13378 }
13379
3bda1258
MC
13380 /* Preserve the APE MAC_MODE bits */
13381 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
13382 tp->mac_mode = tr32(MAC_MODE) |
13383 MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
13384 else
13385 tp->mac_mode = TG3_DEF_MAC_MODE;
13386
1da177e4
LT
13387 /* these are limited to 10/100 only */
13388 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
13389 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
13390 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
13391 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
13392 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
13393 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
13394 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
13395 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
13396 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
676917d4
MC
13397 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
13398 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
321d32a0 13399 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
d1101142
MC
13400 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
13401 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
7f97a4bd 13402 (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
1da177e4
LT
13403 tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
13404
13405 err = tg3_phy_probe(tp);
13406 if (err) {
2445e461 13407 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
1da177e4 13408 /* ... but do not return immediately ... */
b02fd9e3 13409 tg3_mdio_fini(tp);
1da177e4
LT
13410 }
13411
184b8904 13412 tg3_read_vpd(tp);
c4e6575c 13413 tg3_read_fw_ver(tp);
1da177e4
LT
13414
13415 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
13416 tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
13417 } else {
13418 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
13419 tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
13420 else
13421 tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
13422 }
13423
13424 /* 5700 {AX,BX} chips have a broken status block link
13425 * change bit implementation, so we must use the
13426 * status register in those cases.
13427 */
13428 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
13429 tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
13430 else
13431 tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
13432
13433 /* The led_ctrl is set during tg3_phy_probe, here we might
13434 * have to force the link status polling mechanism based
13435 * upon subsystem IDs.
13436 */
13437 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
007a880d 13438 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
1da177e4
LT
13439 !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
13440 tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
13441 TG3_FLAG_USE_LINKCHG_REG);
13442 }
13443
13444 /* For all SERDES we poll the MAC status register. */
13445 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
13446 tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
13447 else
13448 tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
13449
ad829268 13450 tp->rx_offset = NET_IP_ALIGN;
1da177e4
LT
13451 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
13452 (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
13453 tp->rx_offset = 0;
13454
f92905de
MC
13455 tp->rx_std_max_post = TG3_RX_RING_SIZE;
13456
13457 /* Increment the rx prod index on the rx std ring by at most
13458 * 8 for these chips to workaround hw errata.
13459 */
13460 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13461 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
13462 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
13463 tp->rx_std_max_post = 8;
13464
8ed5d97e
MC
13465 if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
13466 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
13467 PCIE_PWR_MGMT_L1_THRESH_MSK;
13468
1da177e4
LT
13469 return err;
13470}
13471
49b6e95f 13472#ifdef CONFIG_SPARC
1da177e4
LT
13473static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
13474{
13475 struct net_device *dev = tp->dev;
13476 struct pci_dev *pdev = tp->pdev;
49b6e95f 13477 struct device_node *dp = pci_device_to_OF_node(pdev);
374d4cac 13478 const unsigned char *addr;
49b6e95f
DM
13479 int len;
13480
13481 addr = of_get_property(dp, "local-mac-address", &len);
13482 if (addr && len == 6) {
13483 memcpy(dev->dev_addr, addr, 6);
13484 memcpy(dev->perm_addr, dev->dev_addr, 6);
13485 return 0;
1da177e4
LT
13486 }
13487 return -ENODEV;
13488}
13489
13490static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
13491{
13492 struct net_device *dev = tp->dev;
13493
13494 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
2ff43697 13495 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
1da177e4
LT
13496 return 0;
13497}
13498#endif
13499
13500static int __devinit tg3_get_device_address(struct tg3 *tp)
13501{
13502 struct net_device *dev = tp->dev;
13503 u32 hi, lo, mac_offset;
008652b3 13504 int addr_ok = 0;
1da177e4 13505
49b6e95f 13506#ifdef CONFIG_SPARC
1da177e4
LT
13507 if (!tg3_get_macaddr_sparc(tp))
13508 return 0;
13509#endif
13510
13511 mac_offset = 0x7c;
f49639e6 13512 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
a4e2b347 13513 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
1da177e4
LT
13514 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
13515 mac_offset = 0xcc;
13516 if (tg3_nvram_lock(tp))
13517 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
13518 else
13519 tg3_nvram_unlock(tp);
a1b950d5
MC
13520 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
13521 if (tr32(TG3_CPMU_STATUS) & TG3_CPMU_STATUS_PCIE_FUNC)
13522 mac_offset = 0xcc;
13523 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
b5d3772c 13524 mac_offset = 0x10;
1da177e4
LT
13525
13526 /* First try to get it from MAC address mailbox. */
13527 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
13528 if ((hi >> 16) == 0x484b) {
13529 dev->dev_addr[0] = (hi >> 8) & 0xff;
13530 dev->dev_addr[1] = (hi >> 0) & 0xff;
13531
13532 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
13533 dev->dev_addr[2] = (lo >> 24) & 0xff;
13534 dev->dev_addr[3] = (lo >> 16) & 0xff;
13535 dev->dev_addr[4] = (lo >> 8) & 0xff;
13536 dev->dev_addr[5] = (lo >> 0) & 0xff;
1da177e4 13537
008652b3
MC
13538 /* Some old bootcode may report a 0 MAC address in SRAM */
13539 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
13540 }
13541 if (!addr_ok) {
13542 /* Next, try NVRAM. */
df259d8c
MC
13543 if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
13544 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
6d348f2c 13545 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
62cedd11
MC
13546 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
13547 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
008652b3
MC
13548 }
13549 /* Finally just fetch it out of the MAC control regs. */
13550 else {
13551 hi = tr32(MAC_ADDR_0_HIGH);
13552 lo = tr32(MAC_ADDR_0_LOW);
13553
13554 dev->dev_addr[5] = lo & 0xff;
13555 dev->dev_addr[4] = (lo >> 8) & 0xff;
13556 dev->dev_addr[3] = (lo >> 16) & 0xff;
13557 dev->dev_addr[2] = (lo >> 24) & 0xff;
13558 dev->dev_addr[1] = hi & 0xff;
13559 dev->dev_addr[0] = (hi >> 8) & 0xff;
13560 }
1da177e4
LT
13561 }
13562
13563 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
7582a335 13564#ifdef CONFIG_SPARC
1da177e4
LT
13565 if (!tg3_get_default_macaddr_sparc(tp))
13566 return 0;
13567#endif
13568 return -EINVAL;
13569 }
2ff43697 13570 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
1da177e4
LT
13571 return 0;
13572}
13573
59e6b434
DM
13574#define BOUNDARY_SINGLE_CACHELINE 1
13575#define BOUNDARY_MULTI_CACHELINE 2
13576
13577static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
13578{
13579 int cacheline_size;
13580 u8 byte;
13581 int goal;
13582
13583 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
13584 if (byte == 0)
13585 cacheline_size = 1024;
13586 else
13587 cacheline_size = (int) byte * 4;
13588
13589 /* On 5703 and later chips, the boundary bits have no
13590 * effect.
13591 */
13592 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13593 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13594 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
13595 goto out;
13596
13597#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
13598 goal = BOUNDARY_MULTI_CACHELINE;
13599#else
13600#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
13601 goal = BOUNDARY_SINGLE_CACHELINE;
13602#else
13603 goal = 0;
13604#endif
13605#endif
13606
b703df6f
MC
13607 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13608 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
cbf9ca6c
MC
13609 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
13610 goto out;
13611 }
13612
59e6b434
DM
13613 if (!goal)
13614 goto out;
13615
13616 /* PCI controllers on most RISC systems tend to disconnect
13617 * when a device tries to burst across a cache-line boundary.
13618 * Therefore, letting tg3 do so just wastes PCI bandwidth.
13619 *
13620 * Unfortunately, for PCI-E there are only limited
13621 * write-side controls for this, and thus for reads
13622 * we will still get the disconnects. We'll also waste
13623 * these PCI cycles for both read and write for chips
13624 * other than 5700 and 5701 which do not implement the
13625 * boundary bits.
13626 */
13627 if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
13628 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
13629 switch (cacheline_size) {
13630 case 16:
13631 case 32:
13632 case 64:
13633 case 128:
13634 if (goal == BOUNDARY_SINGLE_CACHELINE) {
13635 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
13636 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
13637 } else {
13638 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
13639 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
13640 }
13641 break;
13642
13643 case 256:
13644 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
13645 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
13646 break;
13647
13648 default:
13649 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
13650 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
13651 break;
855e1111 13652 }
59e6b434
DM
13653 } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
13654 switch (cacheline_size) {
13655 case 16:
13656 case 32:
13657 case 64:
13658 if (goal == BOUNDARY_SINGLE_CACHELINE) {
13659 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
13660 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
13661 break;
13662 }
13663 /* fallthrough */
13664 case 128:
13665 default:
13666 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
13667 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
13668 break;
855e1111 13669 }
59e6b434
DM
13670 } else {
13671 switch (cacheline_size) {
13672 case 16:
13673 if (goal == BOUNDARY_SINGLE_CACHELINE) {
13674 val |= (DMA_RWCTRL_READ_BNDRY_16 |
13675 DMA_RWCTRL_WRITE_BNDRY_16);
13676 break;
13677 }
13678 /* fallthrough */
13679 case 32:
13680 if (goal == BOUNDARY_SINGLE_CACHELINE) {
13681 val |= (DMA_RWCTRL_READ_BNDRY_32 |
13682 DMA_RWCTRL_WRITE_BNDRY_32);
13683 break;
13684 }
13685 /* fallthrough */
13686 case 64:
13687 if (goal == BOUNDARY_SINGLE_CACHELINE) {
13688 val |= (DMA_RWCTRL_READ_BNDRY_64 |
13689 DMA_RWCTRL_WRITE_BNDRY_64);
13690 break;
13691 }
13692 /* fallthrough */
13693 case 128:
13694 if (goal == BOUNDARY_SINGLE_CACHELINE) {
13695 val |= (DMA_RWCTRL_READ_BNDRY_128 |
13696 DMA_RWCTRL_WRITE_BNDRY_128);
13697 break;
13698 }
13699 /* fallthrough */
13700 case 256:
13701 val |= (DMA_RWCTRL_READ_BNDRY_256 |
13702 DMA_RWCTRL_WRITE_BNDRY_256);
13703 break;
13704 case 512:
13705 val |= (DMA_RWCTRL_READ_BNDRY_512 |
13706 DMA_RWCTRL_WRITE_BNDRY_512);
13707 break;
13708 case 1024:
13709 default:
13710 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
13711 DMA_RWCTRL_WRITE_BNDRY_1024);
13712 break;
855e1111 13713 }
59e6b434
DM
13714 }
13715
13716out:
13717 return val;
13718}
13719
1da177e4
LT
13720static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
13721{
13722 struct tg3_internal_buffer_desc test_desc;
13723 u32 sram_dma_descs;
13724 int i, ret;
13725
13726 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
13727
13728 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
13729 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
13730 tw32(RDMAC_STATUS, 0);
13731 tw32(WDMAC_STATUS, 0);
13732
13733 tw32(BUFMGR_MODE, 0);
13734 tw32(FTQ_RESET, 0);
13735
13736 test_desc.addr_hi = ((u64) buf_dma) >> 32;
13737 test_desc.addr_lo = buf_dma & 0xffffffff;
13738 test_desc.nic_mbuf = 0x00002100;
13739 test_desc.len = size;
13740
13741 /*
13742 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
13743 * the *second* time the tg3 driver was getting loaded after an
13744 * initial scan.
13745 *
13746 * Broadcom tells me:
13747 * ...the DMA engine is connected to the GRC block and a DMA
13748 * reset may affect the GRC block in some unpredictable way...
13749 * The behavior of resets to individual blocks has not been tested.
13750 *
13751 * Broadcom noted the GRC reset will also reset all sub-components.
13752 */
13753 if (to_device) {
13754 test_desc.cqid_sqid = (13 << 8) | 2;
13755
13756 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
13757 udelay(40);
13758 } else {
13759 test_desc.cqid_sqid = (16 << 8) | 7;
13760
13761 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
13762 udelay(40);
13763 }
13764 test_desc.flags = 0x00000005;
13765
13766 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
13767 u32 val;
13768
13769 val = *(((u32 *)&test_desc) + i);
13770 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
13771 sram_dma_descs + (i * sizeof(u32)));
13772 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
13773 }
13774 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
13775
859a5887 13776 if (to_device)
1da177e4 13777 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
859a5887 13778 else
1da177e4 13779 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
1da177e4
LT
13780
13781 ret = -ENODEV;
13782 for (i = 0; i < 40; i++) {
13783 u32 val;
13784
13785 if (to_device)
13786 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
13787 else
13788 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
13789 if ((val & 0xffff) == sram_dma_descs) {
13790 ret = 0;
13791 break;
13792 }
13793
13794 udelay(100);
13795 }
13796
13797 return ret;
13798}
13799
ded7340d 13800#define TEST_BUFFER_SIZE 0x2000
1da177e4
LT
13801
13802static int __devinit tg3_test_dma(struct tg3 *tp)
13803{
13804 dma_addr_t buf_dma;
59e6b434 13805 u32 *buf, saved_dma_rwctrl;
cbf9ca6c 13806 int ret = 0;
1da177e4
LT
13807
13808 buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
13809 if (!buf) {
13810 ret = -ENOMEM;
13811 goto out_nofree;
13812 }
13813
13814 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
13815 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
13816
59e6b434 13817 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
1da177e4 13818
b703df6f
MC
13819 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13820 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
cbf9ca6c
MC
13821 goto out;
13822
1da177e4
LT
13823 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
13824 /* DMA read watermark not used on PCIE */
13825 tp->dma_rwctrl |= 0x00180000;
13826 } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
85e94ced
MC
13827 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
13828 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
1da177e4
LT
13829 tp->dma_rwctrl |= 0x003f0000;
13830 else
13831 tp->dma_rwctrl |= 0x003f000f;
13832 } else {
13833 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
13834 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
13835 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
49afdeb6 13836 u32 read_water = 0x7;
1da177e4 13837
4a29cc2e
MC
13838 /* If the 5704 is behind the EPB bridge, we can
13839 * do the less restrictive ONE_DMA workaround for
13840 * better performance.
13841 */
13842 if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
13843 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
13844 tp->dma_rwctrl |= 0x8000;
13845 else if (ccval == 0x6 || ccval == 0x7)
1da177e4
LT
13846 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
13847
49afdeb6
MC
13848 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
13849 read_water = 4;
59e6b434 13850 /* Set bit 23 to enable PCIX hw bug fix */
49afdeb6
MC
13851 tp->dma_rwctrl |=
13852 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
13853 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
13854 (1 << 23);
4cf78e4f
MC
13855 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
13856 /* 5780 always in PCIX mode */
13857 tp->dma_rwctrl |= 0x00144000;
a4e2b347
MC
13858 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
13859 /* 5714 always in PCIX mode */
13860 tp->dma_rwctrl |= 0x00148000;
1da177e4
LT
13861 } else {
13862 tp->dma_rwctrl |= 0x001b000f;
13863 }
13864 }
13865
13866 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
13867 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
13868 tp->dma_rwctrl &= 0xfffffff0;
13869
13870 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
13871 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
13872 /* Remove this if it causes problems for some boards. */
13873 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
13874
13875 /* On 5700/5701 chips, we need to set this bit.
13876 * Otherwise the chip will issue cacheline transactions
13877 * to streamable DMA memory with not all the byte
13878 * enables turned on. This is an error on several
13879 * RISC PCI controllers, in particular sparc64.
13880 *
13881 * On 5703/5704 chips, this bit has been reassigned
13882 * a different meaning. In particular, it is used
13883 * on those chips to enable a PCI-X workaround.
13884 */
13885 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
13886 }
13887
13888 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
13889
13890#if 0
13891 /* Unneeded, already done by tg3_get_invariants. */
13892 tg3_switch_clocks(tp);
13893#endif
13894
1da177e4
LT
13895 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13896 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
13897 goto out;
13898
59e6b434
DM
13899 /* It is best to perform DMA test with maximum write burst size
13900 * to expose the 5700/5701 write DMA bug.
13901 */
13902 saved_dma_rwctrl = tp->dma_rwctrl;
13903 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
13904 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
13905
1da177e4
LT
13906 while (1) {
13907 u32 *p = buf, i;
13908
13909 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
13910 p[i] = i;
13911
13912 /* Send the buffer to the chip. */
13913 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
13914 if (ret) {
2445e461
MC
13915 dev_err(&tp->pdev->dev,
13916 "%s: Buffer write failed. err = %d\n",
13917 __func__, ret);
1da177e4
LT
13918 break;
13919 }
13920
13921#if 0
13922 /* validate data reached card RAM correctly. */
13923 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
13924 u32 val;
13925 tg3_read_mem(tp, 0x2100 + (i*4), &val);
13926 if (le32_to_cpu(val) != p[i]) {
2445e461
MC
13927 dev_err(&tp->pdev->dev,
13928 "%s: Buffer corrupted on device! "
13929 "(%d != %d)\n", __func__, val, i);
1da177e4
LT
13930 /* ret = -ENODEV here? */
13931 }
13932 p[i] = 0;
13933 }
13934#endif
13935 /* Now read it back. */
13936 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
13937 if (ret) {
5129c3a3
MC
13938 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
13939 "err = %d\n", __func__, ret);
1da177e4
LT
13940 break;
13941 }
13942
13943 /* Verify it. */
13944 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
13945 if (p[i] == i)
13946 continue;
13947
59e6b434
DM
13948 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
13949 DMA_RWCTRL_WRITE_BNDRY_16) {
13950 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
1da177e4
LT
13951 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
13952 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
13953 break;
13954 } else {
2445e461
MC
13955 dev_err(&tp->pdev->dev,
13956 "%s: Buffer corrupted on read back! "
13957 "(%d != %d)\n", __func__, p[i], i);
1da177e4
LT
13958 ret = -ENODEV;
13959 goto out;
13960 }
13961 }
13962
13963 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
13964 /* Success. */
13965 ret = 0;
13966 break;
13967 }
13968 }
59e6b434
DM
13969 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
13970 DMA_RWCTRL_WRITE_BNDRY_16) {
6d1cfbab
MC
13971 static struct pci_device_id dma_wait_state_chipsets[] = {
13972 { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
13973 PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
13974 { },
13975 };
13976
59e6b434 13977 /* DMA test passed without adjusting DMA boundary,
6d1cfbab
MC
13978 * now look for chipsets that are known to expose the
13979 * DMA bug without failing the test.
59e6b434 13980 */
6d1cfbab
MC
13981 if (pci_dev_present(dma_wait_state_chipsets)) {
13982 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
13983 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
859a5887 13984 } else {
6d1cfbab
MC
13985 /* Safe to use the calculated DMA boundary. */
13986 tp->dma_rwctrl = saved_dma_rwctrl;
859a5887 13987 }
6d1cfbab 13988
59e6b434
DM
13989 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
13990 }
1da177e4
LT
13991
13992out:
13993 pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
13994out_nofree:
13995 return ret;
13996}
13997
13998static void __devinit tg3_init_link_config(struct tg3 *tp)
13999{
14000 tp->link_config.advertising =
14001 (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
14002 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
14003 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
14004 ADVERTISED_Autoneg | ADVERTISED_MII);
14005 tp->link_config.speed = SPEED_INVALID;
14006 tp->link_config.duplex = DUPLEX_INVALID;
14007 tp->link_config.autoneg = AUTONEG_ENABLE;
1da177e4
LT
14008 tp->link_config.active_speed = SPEED_INVALID;
14009 tp->link_config.active_duplex = DUPLEX_INVALID;
14010 tp->link_config.phy_is_low_power = 0;
14011 tp->link_config.orig_speed = SPEED_INVALID;
14012 tp->link_config.orig_duplex = DUPLEX_INVALID;
14013 tp->link_config.orig_autoneg = AUTONEG_INVALID;
14014}
14015
14016static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
14017{
666bc831
MC
14018 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14019 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
14020 tp->bufmgr_config.mbuf_read_dma_low_water =
14021 DEFAULT_MB_RDMA_LOW_WATER_5705;
14022 tp->bufmgr_config.mbuf_mac_rx_low_water =
14023 DEFAULT_MB_MACRX_LOW_WATER_57765;
14024 tp->bufmgr_config.mbuf_high_water =
14025 DEFAULT_MB_HIGH_WATER_57765;
14026
14027 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14028 DEFAULT_MB_RDMA_LOW_WATER_5705;
14029 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14030 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
14031 tp->bufmgr_config.mbuf_high_water_jumbo =
14032 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
14033 } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
fdfec172
MC
14034 tp->bufmgr_config.mbuf_read_dma_low_water =
14035 DEFAULT_MB_RDMA_LOW_WATER_5705;
14036 tp->bufmgr_config.mbuf_mac_rx_low_water =
14037 DEFAULT_MB_MACRX_LOW_WATER_5705;
14038 tp->bufmgr_config.mbuf_high_water =
14039 DEFAULT_MB_HIGH_WATER_5705;
b5d3772c
MC
14040 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14041 tp->bufmgr_config.mbuf_mac_rx_low_water =
14042 DEFAULT_MB_MACRX_LOW_WATER_5906;
14043 tp->bufmgr_config.mbuf_high_water =
14044 DEFAULT_MB_HIGH_WATER_5906;
14045 }
fdfec172
MC
14046
14047 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14048 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
14049 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14050 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
14051 tp->bufmgr_config.mbuf_high_water_jumbo =
14052 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
14053 } else {
14054 tp->bufmgr_config.mbuf_read_dma_low_water =
14055 DEFAULT_MB_RDMA_LOW_WATER;
14056 tp->bufmgr_config.mbuf_mac_rx_low_water =
14057 DEFAULT_MB_MACRX_LOW_WATER;
14058 tp->bufmgr_config.mbuf_high_water =
14059 DEFAULT_MB_HIGH_WATER;
14060
14061 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14062 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
14063 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14064 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
14065 tp->bufmgr_config.mbuf_high_water_jumbo =
14066 DEFAULT_MB_HIGH_WATER_JUMBO;
14067 }
1da177e4
LT
14068
14069 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
14070 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
14071}
14072
14073static char * __devinit tg3_phy_string(struct tg3 *tp)
14074{
79eb6904
MC
14075 switch (tp->phy_id & TG3_PHY_ID_MASK) {
14076 case TG3_PHY_ID_BCM5400: return "5400";
14077 case TG3_PHY_ID_BCM5401: return "5401";
14078 case TG3_PHY_ID_BCM5411: return "5411";
14079 case TG3_PHY_ID_BCM5701: return "5701";
14080 case TG3_PHY_ID_BCM5703: return "5703";
14081 case TG3_PHY_ID_BCM5704: return "5704";
14082 case TG3_PHY_ID_BCM5705: return "5705";
14083 case TG3_PHY_ID_BCM5750: return "5750";
14084 case TG3_PHY_ID_BCM5752: return "5752";
14085 case TG3_PHY_ID_BCM5714: return "5714";
14086 case TG3_PHY_ID_BCM5780: return "5780";
14087 case TG3_PHY_ID_BCM5755: return "5755";
14088 case TG3_PHY_ID_BCM5787: return "5787";
14089 case TG3_PHY_ID_BCM5784: return "5784";
14090 case TG3_PHY_ID_BCM5756: return "5722/5756";
14091 case TG3_PHY_ID_BCM5906: return "5906";
14092 case TG3_PHY_ID_BCM5761: return "5761";
14093 case TG3_PHY_ID_BCM5718C: return "5718C";
14094 case TG3_PHY_ID_BCM5718S: return "5718S";
14095 case TG3_PHY_ID_BCM57765: return "57765";
14096 case TG3_PHY_ID_BCM8002: return "8002/serdes";
1da177e4
LT
14097 case 0: return "serdes";
14098 default: return "unknown";
855e1111 14099 }
1da177e4
LT
14100}
14101
f9804ddb
MC
14102static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
14103{
14104 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
14105 strcpy(str, "PCI Express");
14106 return str;
14107 } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
14108 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
14109
14110 strcpy(str, "PCIX:");
14111
14112 if ((clock_ctrl == 7) ||
14113 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
14114 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
14115 strcat(str, "133MHz");
14116 else if (clock_ctrl == 0)
14117 strcat(str, "33MHz");
14118 else if (clock_ctrl == 2)
14119 strcat(str, "50MHz");
14120 else if (clock_ctrl == 4)
14121 strcat(str, "66MHz");
14122 else if (clock_ctrl == 6)
14123 strcat(str, "100MHz");
f9804ddb
MC
14124 } else {
14125 strcpy(str, "PCI:");
14126 if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
14127 strcat(str, "66MHz");
14128 else
14129 strcat(str, "33MHz");
14130 }
14131 if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
14132 strcat(str, ":32-bit");
14133 else
14134 strcat(str, ":64-bit");
14135 return str;
14136}
14137
8c2dc7e1 14138static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
1da177e4
LT
14139{
14140 struct pci_dev *peer;
14141 unsigned int func, devnr = tp->pdev->devfn & ~7;
14142
14143 for (func = 0; func < 8; func++) {
14144 peer = pci_get_slot(tp->pdev->bus, devnr | func);
14145 if (peer && peer != tp->pdev)
14146 break;
14147 pci_dev_put(peer);
14148 }
16fe9d74
MC
14149 /* 5704 can be configured in single-port mode, set peer to
14150 * tp->pdev in that case.
14151 */
14152 if (!peer) {
14153 peer = tp->pdev;
14154 return peer;
14155 }
1da177e4
LT
14156
14157 /*
14158 * We don't need to keep the refcount elevated; there's no way
14159 * to remove one half of this device without removing the other
14160 */
14161 pci_dev_put(peer);
14162
14163 return peer;
14164}
14165
15f9850d
DM
14166static void __devinit tg3_init_coal(struct tg3 *tp)
14167{
14168 struct ethtool_coalesce *ec = &tp->coal;
14169
14170 memset(ec, 0, sizeof(*ec));
14171 ec->cmd = ETHTOOL_GCOALESCE;
14172 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
14173 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
14174 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
14175 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
14176 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
14177 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
14178 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
14179 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
14180 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
14181
14182 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
14183 HOSTCC_MODE_CLRTICK_TXBD)) {
14184 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
14185 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
14186 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
14187 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
14188 }
d244c892
MC
14189
14190 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
14191 ec->rx_coalesce_usecs_irq = 0;
14192 ec->tx_coalesce_usecs_irq = 0;
14193 ec->stats_block_coalesce_usecs = 0;
14194 }
15f9850d
DM
14195}
14196
7c7d64b8
SH
14197static const struct net_device_ops tg3_netdev_ops = {
14198 .ndo_open = tg3_open,
14199 .ndo_stop = tg3_close,
00829823
SH
14200 .ndo_start_xmit = tg3_start_xmit,
14201 .ndo_get_stats = tg3_get_stats,
14202 .ndo_validate_addr = eth_validate_addr,
14203 .ndo_set_multicast_list = tg3_set_rx_mode,
14204 .ndo_set_mac_address = tg3_set_mac_addr,
14205 .ndo_do_ioctl = tg3_ioctl,
14206 .ndo_tx_timeout = tg3_tx_timeout,
14207 .ndo_change_mtu = tg3_change_mtu,
14208#if TG3_VLAN_TAG_USED
14209 .ndo_vlan_rx_register = tg3_vlan_rx_register,
14210#endif
14211#ifdef CONFIG_NET_POLL_CONTROLLER
14212 .ndo_poll_controller = tg3_poll_controller,
14213#endif
14214};
14215
14216static const struct net_device_ops tg3_netdev_ops_dma_bug = {
14217 .ndo_open = tg3_open,
14218 .ndo_stop = tg3_close,
14219 .ndo_start_xmit = tg3_start_xmit_dma_bug,
7c7d64b8
SH
14220 .ndo_get_stats = tg3_get_stats,
14221 .ndo_validate_addr = eth_validate_addr,
14222 .ndo_set_multicast_list = tg3_set_rx_mode,
14223 .ndo_set_mac_address = tg3_set_mac_addr,
14224 .ndo_do_ioctl = tg3_ioctl,
14225 .ndo_tx_timeout = tg3_tx_timeout,
14226 .ndo_change_mtu = tg3_change_mtu,
14227#if TG3_VLAN_TAG_USED
14228 .ndo_vlan_rx_register = tg3_vlan_rx_register,
14229#endif
14230#ifdef CONFIG_NET_POLL_CONTROLLER
14231 .ndo_poll_controller = tg3_poll_controller,
14232#endif
14233};
14234
1da177e4
LT
14235static int __devinit tg3_init_one(struct pci_dev *pdev,
14236 const struct pci_device_id *ent)
14237{
1da177e4
LT
14238 struct net_device *dev;
14239 struct tg3 *tp;
646c9edd
MC
14240 int i, err, pm_cap;
14241 u32 sndmbx, rcvmbx, intmbx;
f9804ddb 14242 char str[40];
72f2afb8 14243 u64 dma_mask, persist_dma_mask;
1da177e4 14244
05dbe005 14245 printk_once(KERN_INFO "%s\n", version);
1da177e4
LT
14246
14247 err = pci_enable_device(pdev);
14248 if (err) {
2445e461 14249 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
1da177e4
LT
14250 return err;
14251 }
14252
1da177e4
LT
14253 err = pci_request_regions(pdev, DRV_MODULE_NAME);
14254 if (err) {
2445e461 14255 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
1da177e4
LT
14256 goto err_out_disable_pdev;
14257 }
14258
14259 pci_set_master(pdev);
14260
14261 /* Find power-management capability. */
14262 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
14263 if (pm_cap == 0) {
2445e461
MC
14264 dev_err(&pdev->dev,
14265 "Cannot find Power Management capability, aborting\n");
1da177e4
LT
14266 err = -EIO;
14267 goto err_out_free_res;
14268 }
14269
fe5f5787 14270 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
1da177e4 14271 if (!dev) {
2445e461 14272 dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
1da177e4
LT
14273 err = -ENOMEM;
14274 goto err_out_free_res;
14275 }
14276
1da177e4
LT
14277 SET_NETDEV_DEV(dev, &pdev->dev);
14278
1da177e4
LT
14279#if TG3_VLAN_TAG_USED
14280 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
1da177e4
LT
14281#endif
14282
14283 tp = netdev_priv(dev);
14284 tp->pdev = pdev;
14285 tp->dev = dev;
14286 tp->pm_cap = pm_cap;
1da177e4
LT
14287 tp->rx_mode = TG3_DEF_RX_MODE;
14288 tp->tx_mode = TG3_DEF_TX_MODE;
8ef21428 14289
1da177e4
LT
14290 if (tg3_debug > 0)
14291 tp->msg_enable = tg3_debug;
14292 else
14293 tp->msg_enable = TG3_DEF_MSG_ENABLE;
14294
14295 /* The word/byte swap controls here control register access byte
14296 * swapping. DMA data byte swapping is controlled in the GRC_MODE
14297 * setting below.
14298 */
14299 tp->misc_host_ctrl =
14300 MISC_HOST_CTRL_MASK_PCI_INT |
14301 MISC_HOST_CTRL_WORD_SWAP |
14302 MISC_HOST_CTRL_INDIR_ACCESS |
14303 MISC_HOST_CTRL_PCISTATE_RW;
14304
14305 /* The NONFRM (non-frame) byte/word swap controls take effect
14306 * on descriptor entries, anything which isn't packet data.
14307 *
14308 * The StrongARM chips on the board (one for tx, one for rx)
14309 * are running in big-endian mode.
14310 */
14311 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
14312 GRC_MODE_WSWAP_NONFRM_DATA);
14313#ifdef __BIG_ENDIAN
14314 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
14315#endif
14316 spin_lock_init(&tp->lock);
1da177e4 14317 spin_lock_init(&tp->indirect_lock);
c4028958 14318 INIT_WORK(&tp->reset_task, tg3_reset_task);
1da177e4 14319
d5fe488a 14320 tp->regs = pci_ioremap_bar(pdev, BAR_0);
ab0049b4 14321 if (!tp->regs) {
ab96b241 14322 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
1da177e4
LT
14323 err = -ENOMEM;
14324 goto err_out_free_dev;
14325 }
14326
14327 tg3_init_link_config(tp);
14328
1da177e4
LT
14329 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
14330 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
1da177e4 14331
1da177e4 14332 dev->ethtool_ops = &tg3_ethtool_ops;
1da177e4 14333 dev->watchdog_timeo = TG3_TX_TIMEOUT;
1da177e4 14334 dev->irq = pdev->irq;
1da177e4
LT
14335
14336 err = tg3_get_invariants(tp);
14337 if (err) {
ab96b241
MC
14338 dev_err(&pdev->dev,
14339 "Problem fetching invariants of chip, aborting\n");
1da177e4
LT
14340 goto err_out_iounmap;
14341 }
14342
615774fe
MC
14343 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
14344 tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
00829823
SH
14345 dev->netdev_ops = &tg3_netdev_ops;
14346 else
14347 dev->netdev_ops = &tg3_netdev_ops_dma_bug;
14348
14349
4a29cc2e
MC
14350 /* The EPB bridge inside 5714, 5715, and 5780 and any
14351 * device behind the EPB cannot support DMA addresses > 40-bit.
72f2afb8
MC
14352 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
14353 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
14354 * do DMA address check in tg3_start_xmit().
14355 */
4a29cc2e 14356 if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
284901a9 14357 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
4a29cc2e 14358 else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
50cf156a 14359 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
72f2afb8 14360#ifdef CONFIG_HIGHMEM
6a35528a 14361 dma_mask = DMA_BIT_MASK(64);
72f2afb8 14362#endif
4a29cc2e 14363 } else
6a35528a 14364 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
72f2afb8
MC
14365
14366 /* Configure DMA attributes. */
284901a9 14367 if (dma_mask > DMA_BIT_MASK(32)) {
72f2afb8
MC
14368 err = pci_set_dma_mask(pdev, dma_mask);
14369 if (!err) {
14370 dev->features |= NETIF_F_HIGHDMA;
14371 err = pci_set_consistent_dma_mask(pdev,
14372 persist_dma_mask);
14373 if (err < 0) {
ab96b241
MC
14374 dev_err(&pdev->dev, "Unable to obtain 64 bit "
14375 "DMA for consistent allocations\n");
72f2afb8
MC
14376 goto err_out_iounmap;
14377 }
14378 }
14379 }
284901a9
YH
14380 if (err || dma_mask == DMA_BIT_MASK(32)) {
14381 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
72f2afb8 14382 if (err) {
ab96b241
MC
14383 dev_err(&pdev->dev,
14384 "No usable DMA configuration, aborting\n");
72f2afb8
MC
14385 goto err_out_iounmap;
14386 }
14387 }
14388
fdfec172 14389 tg3_init_bufmgr_config(tp);
1da177e4 14390
507399f1
MC
14391 /* Selectively allow TSO based on operating conditions */
14392 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
14393 (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
1da177e4 14394 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
507399f1
MC
14395 else {
14396 tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
14397 tp->fw_needed = NULL;
1da177e4 14398 }
507399f1
MC
14399
14400 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
14401 tp->fw_needed = FIRMWARE_TG3;
1da177e4 14402
4e3a7aaa
MC
14403 /* TSO is on by default on chips that support hardware TSO.
14404 * Firmware TSO on older chips gives lower performance, so it
14405 * is off by default, but can be enabled using ethtool.
14406 */
e849cdc3
MC
14407 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
14408 (dev->features & NETIF_F_IP_CSUM))
14409 dev->features |= NETIF_F_TSO;
14410
14411 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
14412 (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
14413 if (dev->features & NETIF_F_IPV6_CSUM)
b0026624 14414 dev->features |= NETIF_F_TSO6;
e849cdc3
MC
14415 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
14416 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c
MC
14417 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
14418 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
321d32a0 14419 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
e849cdc3 14420 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
9936bcf6 14421 dev->features |= NETIF_F_TSO_ECN;
b0026624 14422 }
1da177e4 14423
1da177e4
LT
14424 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
14425 !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
14426 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
14427 tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
14428 tp->rx_pending = 63;
14429 }
14430
1da177e4
LT
14431 err = tg3_get_device_address(tp);
14432 if (err) {
ab96b241
MC
14433 dev_err(&pdev->dev,
14434 "Could not obtain valid ethernet address, aborting\n");
026a6c21 14435 goto err_out_iounmap;
1da177e4
LT
14436 }
14437
c88864df 14438 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
63532394 14439 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
79ea13ce 14440 if (!tp->aperegs) {
ab96b241
MC
14441 dev_err(&pdev->dev,
14442 "Cannot map APE registers, aborting\n");
c88864df 14443 err = -ENOMEM;
026a6c21 14444 goto err_out_iounmap;
c88864df
MC
14445 }
14446
14447 tg3_ape_lock_init(tp);
7fd76445
MC
14448
14449 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
14450 tg3_read_dash_ver(tp);
c88864df
MC
14451 }
14452
1da177e4
LT
14453 /*
14454 * Reset chip in case UNDI or EFI driver did not shutdown
14455 * DMA self test will enable WDMAC and we'll see (spurious)
14456 * pending DMA on the PCI bus at that point.
14457 */
14458 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
14459 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
1da177e4 14460 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
944d980e 14461 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
14462 }
14463
14464 err = tg3_test_dma(tp);
14465 if (err) {
ab96b241 14466 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
c88864df 14467 goto err_out_apeunmap;
1da177e4
LT
14468 }
14469
1da177e4
LT
14470 /* flow control autonegotiation is default behavior */
14471 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
e18ce346 14472 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
1da177e4 14473
78f90dcf
MC
14474 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
14475 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
14476 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
14477 for (i = 0; i < TG3_IRQ_MAX_VECS; i++) {
14478 struct tg3_napi *tnapi = &tp->napi[i];
14479
14480 tnapi->tp = tp;
14481 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
14482
14483 tnapi->int_mbox = intmbx;
14484 if (i < 4)
14485 intmbx += 0x8;
14486 else
14487 intmbx += 0x4;
14488
14489 tnapi->consmbox = rcvmbx;
14490 tnapi->prodmbox = sndmbx;
14491
14492 if (i) {
14493 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
14494 netif_napi_add(dev, &tnapi->napi, tg3_poll_msix, 64);
14495 } else {
14496 tnapi->coal_now = HOSTCC_MODE_NOW;
14497 netif_napi_add(dev, &tnapi->napi, tg3_poll, 64);
14498 }
14499
14500 if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
14501 break;
14502
14503 /*
14504 * If we support MSIX, we'll be using RSS. If we're using
14505 * RSS, the first vector only handles link interrupts and the
14506 * remaining vectors handle rx and tx interrupts. Reuse the
14507 * mailbox values for the next iteration. The values we setup
14508 * above are still useful for the single vectored mode.
14509 */
14510 if (!i)
14511 continue;
14512
14513 rcvmbx += 0x8;
14514
14515 if (sndmbx & 0x4)
14516 sndmbx -= 0x4;
14517 else
14518 sndmbx += 0xc;
14519 }
14520
15f9850d
DM
14521 tg3_init_coal(tp);
14522
c49a1561
MC
14523 pci_set_drvdata(pdev, dev);
14524
1da177e4
LT
14525 err = register_netdev(dev);
14526 if (err) {
ab96b241 14527 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
0d3031d9 14528 goto err_out_apeunmap;
1da177e4
LT
14529 }
14530
05dbe005
JP
14531 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
14532 tp->board_part_number,
14533 tp->pci_chip_rev_id,
14534 tg3_bus_string(tp, str),
14535 dev->dev_addr);
1da177e4 14536
3f0e3ad7
MC
14537 if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
14538 struct phy_device *phydev;
14539 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
5129c3a3
MC
14540 netdev_info(dev,
14541 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
05dbe005 14542 phydev->drv->name, dev_name(&phydev->dev));
3f0e3ad7 14543 } else
5129c3a3
MC
14544 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
14545 "(WireSpeed[%d])\n", tg3_phy_string(tp),
05dbe005
JP
14546 ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
14547 ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
14548 "10/100/1000Base-T")),
14549 (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0);
14550
14551 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
14552 (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
14553 (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
14554 (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
14555 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
14556 (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
14557 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
14558 tp->dma_rwctrl,
14559 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
14560 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
1da177e4
LT
14561
14562 return 0;
14563
0d3031d9
MC
14564err_out_apeunmap:
14565 if (tp->aperegs) {
14566 iounmap(tp->aperegs);
14567 tp->aperegs = NULL;
14568 }
14569
1da177e4 14570err_out_iounmap:
6892914f
MC
14571 if (tp->regs) {
14572 iounmap(tp->regs);
22abe310 14573 tp->regs = NULL;
6892914f 14574 }
1da177e4
LT
14575
14576err_out_free_dev:
14577 free_netdev(dev);
14578
14579err_out_free_res:
14580 pci_release_regions(pdev);
14581
14582err_out_disable_pdev:
14583 pci_disable_device(pdev);
14584 pci_set_drvdata(pdev, NULL);
14585 return err;
14586}
14587
14588static void __devexit tg3_remove_one(struct pci_dev *pdev)
14589{
14590 struct net_device *dev = pci_get_drvdata(pdev);
14591
14592 if (dev) {
14593 struct tg3 *tp = netdev_priv(dev);
14594
077f849d
JSR
14595 if (tp->fw)
14596 release_firmware(tp->fw);
14597
7faa006f 14598 flush_scheduled_work();
158d7abd 14599
b02fd9e3
MC
14600 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
14601 tg3_phy_fini(tp);
158d7abd 14602 tg3_mdio_fini(tp);
b02fd9e3 14603 }
158d7abd 14604
1da177e4 14605 unregister_netdev(dev);
0d3031d9
MC
14606 if (tp->aperegs) {
14607 iounmap(tp->aperegs);
14608 tp->aperegs = NULL;
14609 }
6892914f
MC
14610 if (tp->regs) {
14611 iounmap(tp->regs);
22abe310 14612 tp->regs = NULL;
6892914f 14613 }
1da177e4
LT
14614 free_netdev(dev);
14615 pci_release_regions(pdev);
14616 pci_disable_device(pdev);
14617 pci_set_drvdata(pdev, NULL);
14618 }
14619}
14620
14621static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
14622{
14623 struct net_device *dev = pci_get_drvdata(pdev);
14624 struct tg3 *tp = netdev_priv(dev);
12dac075 14625 pci_power_t target_state;
1da177e4
LT
14626 int err;
14627
3e0c95fd
MC
14628 /* PCI register 4 needs to be saved whether netif_running() or not.
14629 * MSI address and data need to be saved if using MSI and
14630 * netif_running().
14631 */
14632 pci_save_state(pdev);
14633
1da177e4
LT
14634 if (!netif_running(dev))
14635 return 0;
14636
7faa006f 14637 flush_scheduled_work();
b02fd9e3 14638 tg3_phy_stop(tp);
1da177e4
LT
14639 tg3_netif_stop(tp);
14640
14641 del_timer_sync(&tp->timer);
14642
f47c11ee 14643 tg3_full_lock(tp, 1);
1da177e4 14644 tg3_disable_ints(tp);
f47c11ee 14645 tg3_full_unlock(tp);
1da177e4
LT
14646
14647 netif_device_detach(dev);
14648
f47c11ee 14649 tg3_full_lock(tp, 0);
944d980e 14650 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
6a9eba15 14651 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
f47c11ee 14652 tg3_full_unlock(tp);
1da177e4 14653
12dac075
RW
14654 target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
14655
14656 err = tg3_set_power_state(tp, target_state);
1da177e4 14657 if (err) {
b02fd9e3
MC
14658 int err2;
14659
f47c11ee 14660 tg3_full_lock(tp, 0);
1da177e4 14661
6a9eba15 14662 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
b02fd9e3
MC
14663 err2 = tg3_restart_hw(tp, 1);
14664 if (err2)
b9ec6c1b 14665 goto out;
1da177e4
LT
14666
14667 tp->timer.expires = jiffies + tp->timer_offset;
14668 add_timer(&tp->timer);
14669
14670 netif_device_attach(dev);
14671 tg3_netif_start(tp);
14672
b9ec6c1b 14673out:
f47c11ee 14674 tg3_full_unlock(tp);
b02fd9e3
MC
14675
14676 if (!err2)
14677 tg3_phy_start(tp);
1da177e4
LT
14678 }
14679
14680 return err;
14681}
14682
14683static int tg3_resume(struct pci_dev *pdev)
14684{
14685 struct net_device *dev = pci_get_drvdata(pdev);
14686 struct tg3 *tp = netdev_priv(dev);
14687 int err;
14688
3e0c95fd
MC
14689 pci_restore_state(tp->pdev);
14690
1da177e4
LT
14691 if (!netif_running(dev))
14692 return 0;
14693
bc1c7567 14694 err = tg3_set_power_state(tp, PCI_D0);
1da177e4
LT
14695 if (err)
14696 return err;
14697
14698 netif_device_attach(dev);
14699
f47c11ee 14700 tg3_full_lock(tp, 0);
1da177e4 14701
6a9eba15 14702 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
b9ec6c1b
MC
14703 err = tg3_restart_hw(tp, 1);
14704 if (err)
14705 goto out;
1da177e4
LT
14706
14707 tp->timer.expires = jiffies + tp->timer_offset;
14708 add_timer(&tp->timer);
14709
1da177e4
LT
14710 tg3_netif_start(tp);
14711
b9ec6c1b 14712out:
f47c11ee 14713 tg3_full_unlock(tp);
1da177e4 14714
b02fd9e3
MC
14715 if (!err)
14716 tg3_phy_start(tp);
14717
b9ec6c1b 14718 return err;
1da177e4
LT
14719}
14720
14721static struct pci_driver tg3_driver = {
14722 .name = DRV_MODULE_NAME,
14723 .id_table = tg3_pci_tbl,
14724 .probe = tg3_init_one,
14725 .remove = __devexit_p(tg3_remove_one),
14726 .suspend = tg3_suspend,
14727 .resume = tg3_resume
14728};
14729
14730static int __init tg3_init(void)
14731{
29917620 14732 return pci_register_driver(&tg3_driver);
1da177e4
LT
14733}
14734
14735static void __exit tg3_cleanup(void)
14736{
14737 pci_unregister_driver(&tg3_driver);
14738}
14739
14740module_init(tg3_init);
14741module_exit(tg3_cleanup);