]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/net/tg3.c
tg3: Add error reporting to tg3_phydsp_write()
[net-next-2.6.git] / drivers / net / tg3.c
CommitLineData
1da177e4
LT
1/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
ba5b0bfa 7 * Copyright (C) 2005-2010 Broadcom Corporation.
1da177e4
LT
8 *
9 * Firmware is:
49cabf49
MC
10 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
1da177e4
LT
16 */
17
1da177e4
LT
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
6867c843 21#include <linux/stringify.h>
1da177e4
LT
22#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
14c85021 27#include <linux/in.h>
1da177e4
LT
28#include <linux/init.h>
29#include <linux/ioport.h>
30#include <linux/pci.h>
31#include <linux/netdevice.h>
32#include <linux/etherdevice.h>
33#include <linux/skbuff.h>
34#include <linux/ethtool.h>
35#include <linux/mii.h>
158d7abd 36#include <linux/phy.h>
a9daf367 37#include <linux/brcmphy.h>
1da177e4
LT
38#include <linux/if_vlan.h>
39#include <linux/ip.h>
40#include <linux/tcp.h>
41#include <linux/workqueue.h>
61487480 42#include <linux/prefetch.h>
f9a5f7d3 43#include <linux/dma-mapping.h>
077f849d 44#include <linux/firmware.h>
1da177e4
LT
45
46#include <net/checksum.h>
c9bdd4b5 47#include <net/ip.h>
1da177e4
LT
48
49#include <asm/system.h>
50#include <asm/io.h>
51#include <asm/byteorder.h>
52#include <asm/uaccess.h>
53
49b6e95f 54#ifdef CONFIG_SPARC
1da177e4 55#include <asm/idprom.h>
49b6e95f 56#include <asm/prom.h>
1da177e4
LT
57#endif
58
63532394
MC
59#define BAR_0 0
60#define BAR_2 2
61
1da177e4
LT
62#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
63#define TG3_VLAN_TAG_USED 1
64#else
65#define TG3_VLAN_TAG_USED 0
66#endif
67
1da177e4
LT
68#include "tg3.h"
69
70#define DRV_MODULE_NAME "tg3"
6867c843 71#define TG3_MAJ_NUM 3
98e32a9c 72#define TG3_MIN_NUM 112
6867c843
MC
73#define DRV_MODULE_VERSION \
74 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
98e32a9c 75#define DRV_MODULE_RELDATE "July 11, 2010"
1da177e4
LT
76
77#define TG3_DEF_MAC_MODE 0
78#define TG3_DEF_RX_MODE 0
79#define TG3_DEF_TX_MODE 0
80#define TG3_DEF_MSG_ENABLE \
81 (NETIF_MSG_DRV | \
82 NETIF_MSG_PROBE | \
83 NETIF_MSG_LINK | \
84 NETIF_MSG_TIMER | \
85 NETIF_MSG_IFDOWN | \
86 NETIF_MSG_IFUP | \
87 NETIF_MSG_RX_ERR | \
88 NETIF_MSG_TX_ERR)
89
90/* length of time before we decide the hardware is borked,
91 * and dev->tx_timeout() should be called to fix the problem
92 */
93#define TG3_TX_TIMEOUT (5 * HZ)
94
95/* hardware minimum and maximum for a single frame's data payload */
96#define TG3_MIN_MTU 60
97#define TG3_MAX_MTU(tp) \
8f666b07 98 ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
1da177e4
LT
99
100/* These numbers seem to be hard coded in the NIC firmware somehow.
101 * You can't change the ring sizes, but you can change where you place
102 * them in the NIC onboard memory.
103 */
104#define TG3_RX_RING_SIZE 512
105#define TG3_DEF_RX_RING_PENDING 200
106#define TG3_RX_JUMBO_RING_SIZE 256
107#define TG3_DEF_RX_JUMBO_RING_PENDING 100
c6cdf436 108#define TG3_RSS_INDIR_TBL_SIZE 128
1da177e4
LT
109
110/* Do not place this n-ring entries value into the tp struct itself,
111 * we really want to expose these constants to GCC so that modulo et
112 * al. operations are done with shifts and masks instead of with
113 * hw multiply/modulo instructions. Another solution would be to
114 * replace things like '% foo' with '& (foo - 1)'.
115 */
116#define TG3_RX_RCB_RING_SIZE(tp) \
f6eb9b1f 117 (((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) && \
5ea1c506 118 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) ? 1024 : 512)
1da177e4
LT
119
120#define TG3_TX_RING_SIZE 512
121#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
122
123#define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
124 TG3_RX_RING_SIZE)
79ed5ac7
MC
125#define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_ext_rx_buffer_desc) * \
126 TG3_RX_JUMBO_RING_SIZE)
1da177e4 127#define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
79ed5ac7 128 TG3_RX_RCB_RING_SIZE(tp))
1da177e4
LT
129#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
130 TG3_TX_RING_SIZE)
1da177e4
LT
131#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
132
9dc7a113
MC
133#define TG3_RX_DMA_ALIGN 16
134#define TG3_RX_HEADROOM ALIGN(VLAN_HLEN, TG3_RX_DMA_ALIGN)
135
287be12e
MC
136#define TG3_DMA_BYTE_ENAB 64
137
138#define TG3_RX_STD_DMA_SZ 1536
139#define TG3_RX_JMB_DMA_SZ 9046
140
141#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
142
143#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
144#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
1da177e4 145
2b2cdb65
MC
146#define TG3_RX_STD_BUFF_RING_SIZE \
147 (sizeof(struct ring_info) * TG3_RX_RING_SIZE)
148
149#define TG3_RX_JMB_BUFF_RING_SIZE \
150 (sizeof(struct ring_info) * TG3_RX_JUMBO_RING_SIZE)
151
d2757fc4
MC
152/* Due to a hardware bug, the 5701 can only DMA to memory addresses
153 * that are at least dword aligned when used in PCIX mode. The driver
154 * works around this bug by double copying the packet. This workaround
155 * is built into the normal double copy length check for efficiency.
156 *
157 * However, the double copy is only necessary on those architectures
158 * where unaligned memory accesses are inefficient. For those architectures
159 * where unaligned memory accesses incur little penalty, we can reintegrate
160 * the 5701 in the normal rx path. Doing so saves a device structure
161 * dereference by hardcoding the double copy threshold in place.
162 */
163#define TG3_RX_COPY_THRESHOLD 256
164#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
165 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
166#else
167 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
168#endif
169
1da177e4 170/* minimum number of free TX descriptors required to wake up TX process */
f3f3f27e 171#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
1da177e4 172
ad829268
MC
173#define TG3_RAW_IP_ALIGN 2
174
1da177e4
LT
175/* number of ETHTOOL_GSTATS u64's */
176#define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
177
4cafd3f5
MC
178#define TG3_NUM_TEST 6
179
c6cdf436
MC
180#define TG3_FW_UPDATE_TIMEOUT_SEC 5
181
077f849d
JSR
182#define FIRMWARE_TG3 "tigon/tg3.bin"
183#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
184#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
185
1da177e4 186static char version[] __devinitdata =
05dbe005 187 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
1da177e4
LT
188
189MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
190MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
191MODULE_LICENSE("GPL");
192MODULE_VERSION(DRV_MODULE_VERSION);
077f849d
JSR
193MODULE_FIRMWARE(FIRMWARE_TG3);
194MODULE_FIRMWARE(FIRMWARE_TG3TSO);
195MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
196
1da177e4
LT
197static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
198module_param(tg3_debug, int, 0);
199MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
200
a3aa1884 201static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
13185217
HK
202 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
203 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
204 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
205 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
206 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
207 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
208 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
209 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
210 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
211 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
212 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
213 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
214 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
215 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
216 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
217 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
218 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
219 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
220 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
221 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
222 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
223 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
13185217 224 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
126a3368 225 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
13185217 226 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
13185217
HK
227 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
228 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
229 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
230 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
231 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
232 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
233 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
234 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
235 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
236 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
126a3368 238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
13185217
HK
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
676917d4 242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
13185217
HK
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
b5d3772c
MC
250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
d30cdd28
MC
252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
6c7af27c 254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
9936bcf6
MC
255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
c88e668b
MC
257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
2befdcea
MC
259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
260 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
321d32a0
MC
261 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
5e7ccf20 264 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
5001e2f6
MC
265 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5724)},
b0f75221
MC
268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
271 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
272 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
302b500b 274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
13185217
HK
275 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
276 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
277 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
278 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
279 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
280 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
281 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
282 {}
1da177e4
LT
283};
284
285MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
286
50da859d 287static const struct {
1da177e4
LT
288 const char string[ETH_GSTRING_LEN];
289} ethtool_stats_keys[TG3_NUM_STATS] = {
290 { "rx_octets" },
291 { "rx_fragments" },
292 { "rx_ucast_packets" },
293 { "rx_mcast_packets" },
294 { "rx_bcast_packets" },
295 { "rx_fcs_errors" },
296 { "rx_align_errors" },
297 { "rx_xon_pause_rcvd" },
298 { "rx_xoff_pause_rcvd" },
299 { "rx_mac_ctrl_rcvd" },
300 { "rx_xoff_entered" },
301 { "rx_frame_too_long_errors" },
302 { "rx_jabbers" },
303 { "rx_undersize_packets" },
304 { "rx_in_length_errors" },
305 { "rx_out_length_errors" },
306 { "rx_64_or_less_octet_packets" },
307 { "rx_65_to_127_octet_packets" },
308 { "rx_128_to_255_octet_packets" },
309 { "rx_256_to_511_octet_packets" },
310 { "rx_512_to_1023_octet_packets" },
311 { "rx_1024_to_1522_octet_packets" },
312 { "rx_1523_to_2047_octet_packets" },
313 { "rx_2048_to_4095_octet_packets" },
314 { "rx_4096_to_8191_octet_packets" },
315 { "rx_8192_to_9022_octet_packets" },
316
317 { "tx_octets" },
318 { "tx_collisions" },
319
320 { "tx_xon_sent" },
321 { "tx_xoff_sent" },
322 { "tx_flow_control" },
323 { "tx_mac_errors" },
324 { "tx_single_collisions" },
325 { "tx_mult_collisions" },
326 { "tx_deferred" },
327 { "tx_excessive_collisions" },
328 { "tx_late_collisions" },
329 { "tx_collide_2times" },
330 { "tx_collide_3times" },
331 { "tx_collide_4times" },
332 { "tx_collide_5times" },
333 { "tx_collide_6times" },
334 { "tx_collide_7times" },
335 { "tx_collide_8times" },
336 { "tx_collide_9times" },
337 { "tx_collide_10times" },
338 { "tx_collide_11times" },
339 { "tx_collide_12times" },
340 { "tx_collide_13times" },
341 { "tx_collide_14times" },
342 { "tx_collide_15times" },
343 { "tx_ucast_packets" },
344 { "tx_mcast_packets" },
345 { "tx_bcast_packets" },
346 { "tx_carrier_sense_errors" },
347 { "tx_discards" },
348 { "tx_errors" },
349
350 { "dma_writeq_full" },
351 { "dma_write_prioq_full" },
352 { "rxbds_empty" },
353 { "rx_discards" },
354 { "rx_errors" },
355 { "rx_threshold_hit" },
356
357 { "dma_readq_full" },
358 { "dma_read_prioq_full" },
359 { "tx_comp_queue_full" },
360
361 { "ring_set_send_prod_index" },
362 { "ring_status_update" },
363 { "nic_irqs" },
364 { "nic_avoided_irqs" },
365 { "nic_tx_threshold_hit" }
366};
367
50da859d 368static const struct {
4cafd3f5
MC
369 const char string[ETH_GSTRING_LEN];
370} ethtool_test_keys[TG3_NUM_TEST] = {
371 { "nvram test (online) " },
372 { "link test (online) " },
373 { "register test (offline)" },
374 { "memory test (offline)" },
375 { "loopback test (offline)" },
376 { "interrupt test (offline)" },
377};
378
b401e9e2
MC
379static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
380{
381 writel(val, tp->regs + off);
382}
383
384static u32 tg3_read32(struct tg3 *tp, u32 off)
385{
de6f31eb 386 return readl(tp->regs + off);
b401e9e2
MC
387}
388
0d3031d9
MC
389static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
390{
391 writel(val, tp->aperegs + off);
392}
393
394static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
395{
de6f31eb 396 return readl(tp->aperegs + off);
0d3031d9
MC
397}
398
1da177e4
LT
399static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
400{
6892914f
MC
401 unsigned long flags;
402
403 spin_lock_irqsave(&tp->indirect_lock, flags);
1ee582d8
MC
404 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
405 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
6892914f 406 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1ee582d8
MC
407}
408
409static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
410{
411 writel(val, tp->regs + off);
412 readl(tp->regs + off);
1da177e4
LT
413}
414
6892914f 415static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
1da177e4 416{
6892914f
MC
417 unsigned long flags;
418 u32 val;
419
420 spin_lock_irqsave(&tp->indirect_lock, flags);
421 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
422 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
423 spin_unlock_irqrestore(&tp->indirect_lock, flags);
424 return val;
425}
426
427static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
428{
429 unsigned long flags;
430
431 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
432 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
433 TG3_64BIT_REG_LOW, val);
434 return;
435 }
66711e66 436 if (off == TG3_RX_STD_PROD_IDX_REG) {
6892914f
MC
437 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
438 TG3_64BIT_REG_LOW, val);
439 return;
1da177e4 440 }
6892914f
MC
441
442 spin_lock_irqsave(&tp->indirect_lock, flags);
443 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
444 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
445 spin_unlock_irqrestore(&tp->indirect_lock, flags);
446
447 /* In indirect mode when disabling interrupts, we also need
448 * to clear the interrupt bit in the GRC local ctrl register.
449 */
450 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
451 (val == 0x1)) {
452 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
453 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
454 }
455}
456
457static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
458{
459 unsigned long flags;
460 u32 val;
461
462 spin_lock_irqsave(&tp->indirect_lock, flags);
463 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
464 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
465 spin_unlock_irqrestore(&tp->indirect_lock, flags);
466 return val;
467}
468
b401e9e2
MC
469/* usec_wait specifies the wait time in usec when writing to certain registers
470 * where it is unsafe to read back the register without some delay.
471 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
472 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
473 */
474static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
6892914f 475{
b401e9e2
MC
476 if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
477 (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
478 /* Non-posted methods */
479 tp->write32(tp, off, val);
480 else {
481 /* Posted method */
482 tg3_write32(tp, off, val);
483 if (usec_wait)
484 udelay(usec_wait);
485 tp->read32(tp, off);
486 }
487 /* Wait again after the read for the posted method to guarantee that
488 * the wait time is met.
489 */
490 if (usec_wait)
491 udelay(usec_wait);
1da177e4
LT
492}
493
09ee929c
MC
494static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
495{
496 tp->write32_mbox(tp, off, val);
6892914f
MC
497 if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
498 !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
499 tp->read32_mbox(tp, off);
09ee929c
MC
500}
501
20094930 502static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
1da177e4
LT
503{
504 void __iomem *mbox = tp->regs + off;
505 writel(val, mbox);
506 if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
507 writel(val, mbox);
508 if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
509 readl(mbox);
510}
511
b5d3772c
MC
512static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
513{
de6f31eb 514 return readl(tp->regs + off + GRCMBOX_BASE);
b5d3772c
MC
515}
516
517static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
518{
519 writel(val, tp->regs + off + GRCMBOX_BASE);
520}
521
c6cdf436 522#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
09ee929c 523#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
c6cdf436
MC
524#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
525#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
526#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
20094930 527
c6cdf436
MC
528#define tw32(reg, val) tp->write32(tp, reg, val)
529#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
530#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
531#define tr32(reg) tp->read32(tp, reg)
1da177e4
LT
532
533static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
534{
6892914f
MC
535 unsigned long flags;
536
b5d3772c
MC
537 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
538 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
539 return;
540
6892914f 541 spin_lock_irqsave(&tp->indirect_lock, flags);
bbadf503
MC
542 if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
543 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
544 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 545
bbadf503
MC
546 /* Always leave this as zero. */
547 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
548 } else {
549 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
550 tw32_f(TG3PCI_MEM_WIN_DATA, val);
28fbef78 551
bbadf503
MC
552 /* Always leave this as zero. */
553 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
554 }
555 spin_unlock_irqrestore(&tp->indirect_lock, flags);
758a6139
DM
556}
557
1da177e4
LT
558static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
559{
6892914f
MC
560 unsigned long flags;
561
b5d3772c
MC
562 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
563 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
564 *val = 0;
565 return;
566 }
567
6892914f 568 spin_lock_irqsave(&tp->indirect_lock, flags);
bbadf503
MC
569 if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
570 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
571 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 572
bbadf503
MC
573 /* Always leave this as zero. */
574 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
575 } else {
576 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
577 *val = tr32(TG3PCI_MEM_WIN_DATA);
578
579 /* Always leave this as zero. */
580 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
581 }
6892914f 582 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1da177e4
LT
583}
584
0d3031d9
MC
585static void tg3_ape_lock_init(struct tg3 *tp)
586{
587 int i;
f92d9dc1
MC
588 u32 regbase;
589
590 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
591 regbase = TG3_APE_LOCK_GRANT;
592 else
593 regbase = TG3_APE_PER_LOCK_GRANT;
0d3031d9
MC
594
595 /* Make sure the driver hasn't any stale locks. */
596 for (i = 0; i < 8; i++)
f92d9dc1 597 tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
0d3031d9
MC
598}
599
600static int tg3_ape_lock(struct tg3 *tp, int locknum)
601{
602 int i, off;
603 int ret = 0;
f92d9dc1 604 u32 status, req, gnt;
0d3031d9
MC
605
606 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
607 return 0;
608
609 switch (locknum) {
33f401ae
MC
610 case TG3_APE_LOCK_GRC:
611 case TG3_APE_LOCK_MEM:
612 break;
613 default:
614 return -EINVAL;
0d3031d9
MC
615 }
616
f92d9dc1
MC
617 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
618 req = TG3_APE_LOCK_REQ;
619 gnt = TG3_APE_LOCK_GRANT;
620 } else {
621 req = TG3_APE_PER_LOCK_REQ;
622 gnt = TG3_APE_PER_LOCK_GRANT;
623 }
624
0d3031d9
MC
625 off = 4 * locknum;
626
f92d9dc1 627 tg3_ape_write32(tp, req + off, APE_LOCK_REQ_DRIVER);
0d3031d9
MC
628
629 /* Wait for up to 1 millisecond to acquire lock. */
630 for (i = 0; i < 100; i++) {
f92d9dc1 631 status = tg3_ape_read32(tp, gnt + off);
0d3031d9
MC
632 if (status == APE_LOCK_GRANT_DRIVER)
633 break;
634 udelay(10);
635 }
636
637 if (status != APE_LOCK_GRANT_DRIVER) {
638 /* Revoke the lock request. */
f92d9dc1 639 tg3_ape_write32(tp, gnt + off,
0d3031d9
MC
640 APE_LOCK_GRANT_DRIVER);
641
642 ret = -EBUSY;
643 }
644
645 return ret;
646}
647
648static void tg3_ape_unlock(struct tg3 *tp, int locknum)
649{
f92d9dc1 650 u32 gnt;
0d3031d9
MC
651
652 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
653 return;
654
655 switch (locknum) {
33f401ae
MC
656 case TG3_APE_LOCK_GRC:
657 case TG3_APE_LOCK_MEM:
658 break;
659 default:
660 return;
0d3031d9
MC
661 }
662
f92d9dc1
MC
663 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
664 gnt = TG3_APE_LOCK_GRANT;
665 else
666 gnt = TG3_APE_PER_LOCK_GRANT;
667
668 tg3_ape_write32(tp, gnt + 4 * locknum, APE_LOCK_GRANT_DRIVER);
0d3031d9
MC
669}
670
1da177e4
LT
671static void tg3_disable_ints(struct tg3 *tp)
672{
89aeb3bc
MC
673 int i;
674
1da177e4
LT
675 tw32(TG3PCI_MISC_HOST_CTRL,
676 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc
MC
677 for (i = 0; i < tp->irq_max; i++)
678 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
1da177e4
LT
679}
680
1da177e4
LT
681static void tg3_enable_ints(struct tg3 *tp)
682{
89aeb3bc 683 int i;
89aeb3bc 684
bbe832c0
MC
685 tp->irq_sync = 0;
686 wmb();
687
1da177e4
LT
688 tw32(TG3PCI_MISC_HOST_CTRL,
689 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc 690
f89f38b8 691 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
89aeb3bc
MC
692 for (i = 0; i < tp->irq_cnt; i++) {
693 struct tg3_napi *tnapi = &tp->napi[i];
c6cdf436 694
898a56f8 695 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
89aeb3bc
MC
696 if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
697 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
f19af9c2 698
f89f38b8 699 tp->coal_now |= tnapi->coal_now;
89aeb3bc 700 }
f19af9c2
MC
701
702 /* Force an initial interrupt */
703 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
704 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
705 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
706 else
f89f38b8
MC
707 tw32(HOSTCC_MODE, tp->coal_now);
708
709 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
1da177e4
LT
710}
711
17375d25 712static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
04237ddd 713{
17375d25 714 struct tg3 *tp = tnapi->tp;
898a56f8 715 struct tg3_hw_status *sblk = tnapi->hw_status;
04237ddd
MC
716 unsigned int work_exists = 0;
717
718 /* check for phy events */
719 if (!(tp->tg3_flags &
720 (TG3_FLAG_USE_LINKCHG_REG |
721 TG3_FLAG_POLL_SERDES))) {
722 if (sblk->status & SD_STATUS_LINK_CHG)
723 work_exists = 1;
724 }
725 /* check for RX/TX work to do */
f3f3f27e 726 if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
8d9d7cfc 727 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
04237ddd
MC
728 work_exists = 1;
729
730 return work_exists;
731}
732
17375d25 733/* tg3_int_reenable
04237ddd
MC
734 * similar to tg3_enable_ints, but it accurately determines whether there
735 * is new work pending and can return without flushing the PIO write
6aa20a22 736 * which reenables interrupts
1da177e4 737 */
17375d25 738static void tg3_int_reenable(struct tg3_napi *tnapi)
1da177e4 739{
17375d25
MC
740 struct tg3 *tp = tnapi->tp;
741
898a56f8 742 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
1da177e4
LT
743 mmiowb();
744
fac9b83e
DM
745 /* When doing tagged status, this work check is unnecessary.
746 * The last_tag we write above tells the chip which piece of
747 * work we've completed.
748 */
749 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
17375d25 750 tg3_has_work(tnapi))
04237ddd 751 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 752 HOSTCC_MODE_ENABLE | tnapi->coal_now);
1da177e4
LT
753}
754
fed97810
MC
755static void tg3_napi_disable(struct tg3 *tp)
756{
757 int i;
758
759 for (i = tp->irq_cnt - 1; i >= 0; i--)
760 napi_disable(&tp->napi[i].napi);
761}
762
763static void tg3_napi_enable(struct tg3 *tp)
764{
765 int i;
766
767 for (i = 0; i < tp->irq_cnt; i++)
768 napi_enable(&tp->napi[i].napi);
769}
770
1da177e4
LT
771static inline void tg3_netif_stop(struct tg3 *tp)
772{
bbe832c0 773 tp->dev->trans_start = jiffies; /* prevent tx timeout */
fed97810 774 tg3_napi_disable(tp);
1da177e4
LT
775 netif_tx_disable(tp->dev);
776}
777
778static inline void tg3_netif_start(struct tg3 *tp)
779{
fe5f5787
MC
780 /* NOTE: unconditional netif_tx_wake_all_queues is only
781 * appropriate so long as all callers are assured to
782 * have free tx slots (such as after tg3_init_hw)
1da177e4 783 */
fe5f5787
MC
784 netif_tx_wake_all_queues(tp->dev);
785
fed97810
MC
786 tg3_napi_enable(tp);
787 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
f47c11ee 788 tg3_enable_ints(tp);
1da177e4
LT
789}
790
791static void tg3_switch_clocks(struct tg3 *tp)
792{
f6eb9b1f 793 u32 clock_ctrl;
1da177e4
LT
794 u32 orig_clock_ctrl;
795
795d01c5
MC
796 if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
797 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
4cf78e4f
MC
798 return;
799
f6eb9b1f
MC
800 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
801
1da177e4
LT
802 orig_clock_ctrl = clock_ctrl;
803 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
804 CLOCK_CTRL_CLKRUN_OENABLE |
805 0x1f);
806 tp->pci_clock_ctrl = clock_ctrl;
807
808 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
809 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
b401e9e2
MC
810 tw32_wait_f(TG3PCI_CLOCK_CTRL,
811 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
1da177e4
LT
812 }
813 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
b401e9e2
MC
814 tw32_wait_f(TG3PCI_CLOCK_CTRL,
815 clock_ctrl |
816 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
817 40);
818 tw32_wait_f(TG3PCI_CLOCK_CTRL,
819 clock_ctrl | (CLOCK_CTRL_ALTCLK),
820 40);
1da177e4 821 }
b401e9e2 822 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
1da177e4
LT
823}
824
825#define PHY_BUSY_LOOPS 5000
826
827static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
828{
829 u32 frame_val;
830 unsigned int loops;
831 int ret;
832
833 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
834 tw32_f(MAC_MI_MODE,
835 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
836 udelay(80);
837 }
838
839 *val = 0x0;
840
882e9793 841 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
842 MI_COM_PHY_ADDR_MASK);
843 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
844 MI_COM_REG_ADDR_MASK);
845 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
6aa20a22 846
1da177e4
LT
847 tw32_f(MAC_MI_COM, frame_val);
848
849 loops = PHY_BUSY_LOOPS;
850 while (loops != 0) {
851 udelay(10);
852 frame_val = tr32(MAC_MI_COM);
853
854 if ((frame_val & MI_COM_BUSY) == 0) {
855 udelay(5);
856 frame_val = tr32(MAC_MI_COM);
857 break;
858 }
859 loops -= 1;
860 }
861
862 ret = -EBUSY;
863 if (loops != 0) {
864 *val = frame_val & MI_COM_DATA_MASK;
865 ret = 0;
866 }
867
868 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
869 tw32_f(MAC_MI_MODE, tp->mi_mode);
870 udelay(80);
871 }
872
873 return ret;
874}
875
876static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
877{
878 u32 frame_val;
879 unsigned int loops;
880 int ret;
881
7f97a4bd 882 if ((tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
b5d3772c
MC
883 (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
884 return 0;
885
1da177e4
LT
886 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
887 tw32_f(MAC_MI_MODE,
888 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
889 udelay(80);
890 }
891
882e9793 892 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
893 MI_COM_PHY_ADDR_MASK);
894 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
895 MI_COM_REG_ADDR_MASK);
896 frame_val |= (val & MI_COM_DATA_MASK);
897 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
6aa20a22 898
1da177e4
LT
899 tw32_f(MAC_MI_COM, frame_val);
900
901 loops = PHY_BUSY_LOOPS;
902 while (loops != 0) {
903 udelay(10);
904 frame_val = tr32(MAC_MI_COM);
905 if ((frame_val & MI_COM_BUSY) == 0) {
906 udelay(5);
907 frame_val = tr32(MAC_MI_COM);
908 break;
909 }
910 loops -= 1;
911 }
912
913 ret = -EBUSY;
914 if (loops != 0)
915 ret = 0;
916
917 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
918 tw32_f(MAC_MI_MODE, tp->mi_mode);
919 udelay(80);
920 }
921
922 return ret;
923}
924
95e2869a
MC
925static int tg3_bmcr_reset(struct tg3 *tp)
926{
927 u32 phy_control;
928 int limit, err;
929
930 /* OK, reset it, and poll the BMCR_RESET bit until it
931 * clears or we time out.
932 */
933 phy_control = BMCR_RESET;
934 err = tg3_writephy(tp, MII_BMCR, phy_control);
935 if (err != 0)
936 return -EBUSY;
937
938 limit = 5000;
939 while (limit--) {
940 err = tg3_readphy(tp, MII_BMCR, &phy_control);
941 if (err != 0)
942 return -EBUSY;
943
944 if ((phy_control & BMCR_RESET) == 0) {
945 udelay(40);
946 break;
947 }
948 udelay(10);
949 }
d4675b52 950 if (limit < 0)
95e2869a
MC
951 return -EBUSY;
952
953 return 0;
954}
955
158d7abd
MC
956static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
957{
3d16543d 958 struct tg3 *tp = bp->priv;
158d7abd
MC
959 u32 val;
960
24bb4fb6 961 spin_lock_bh(&tp->lock);
158d7abd
MC
962
963 if (tg3_readphy(tp, reg, &val))
24bb4fb6
MC
964 val = -EIO;
965
966 spin_unlock_bh(&tp->lock);
158d7abd
MC
967
968 return val;
969}
970
971static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
972{
3d16543d 973 struct tg3 *tp = bp->priv;
24bb4fb6 974 u32 ret = 0;
158d7abd 975
24bb4fb6 976 spin_lock_bh(&tp->lock);
158d7abd
MC
977
978 if (tg3_writephy(tp, reg, val))
24bb4fb6 979 ret = -EIO;
158d7abd 980
24bb4fb6
MC
981 spin_unlock_bh(&tp->lock);
982
983 return ret;
158d7abd
MC
984}
985
986static int tg3_mdio_reset(struct mii_bus *bp)
987{
988 return 0;
989}
990
9c61d6bc 991static void tg3_mdio_config_5785(struct tg3 *tp)
a9daf367
MC
992{
993 u32 val;
fcb389df 994 struct phy_device *phydev;
a9daf367 995
3f0e3ad7 996 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
fcb389df 997 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f
MC
998 case PHY_ID_BCM50610:
999 case PHY_ID_BCM50610M:
fcb389df
MC
1000 val = MAC_PHYCFG2_50610_LED_MODES;
1001 break;
6a443a0f 1002 case PHY_ID_BCMAC131:
fcb389df
MC
1003 val = MAC_PHYCFG2_AC131_LED_MODES;
1004 break;
6a443a0f 1005 case PHY_ID_RTL8211C:
fcb389df
MC
1006 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1007 break;
6a443a0f 1008 case PHY_ID_RTL8201E:
fcb389df
MC
1009 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1010 break;
1011 default:
a9daf367 1012 return;
fcb389df
MC
1013 }
1014
1015 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1016 tw32(MAC_PHYCFG2, val);
1017
1018 val = tr32(MAC_PHYCFG1);
bb85fbb6
MC
1019 val &= ~(MAC_PHYCFG1_RGMII_INT |
1020 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1021 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
fcb389df
MC
1022 tw32(MAC_PHYCFG1, val);
1023
1024 return;
1025 }
1026
14417063 1027 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE))
fcb389df
MC
1028 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1029 MAC_PHYCFG2_FMODE_MASK_MASK |
1030 MAC_PHYCFG2_GMODE_MASK_MASK |
1031 MAC_PHYCFG2_ACT_MASK_MASK |
1032 MAC_PHYCFG2_QUAL_MASK_MASK |
1033 MAC_PHYCFG2_INBAND_ENABLE;
1034
1035 tw32(MAC_PHYCFG2, val);
a9daf367 1036
bb85fbb6
MC
1037 val = tr32(MAC_PHYCFG1);
1038 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1039 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
14417063 1040 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
a9daf367
MC
1041 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1042 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
1043 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1044 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1045 }
bb85fbb6
MC
1046 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1047 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1048 tw32(MAC_PHYCFG1, val);
a9daf367 1049
a9daf367
MC
1050 val = tr32(MAC_EXT_RGMII_MODE);
1051 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1052 MAC_RGMII_MODE_RX_QUALITY |
1053 MAC_RGMII_MODE_RX_ACTIVITY |
1054 MAC_RGMII_MODE_RX_ENG_DET |
1055 MAC_RGMII_MODE_TX_ENABLE |
1056 MAC_RGMII_MODE_TX_LOWPWR |
1057 MAC_RGMII_MODE_TX_RESET);
14417063 1058 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
a9daf367
MC
1059 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1060 val |= MAC_RGMII_MODE_RX_INT_B |
1061 MAC_RGMII_MODE_RX_QUALITY |
1062 MAC_RGMII_MODE_RX_ACTIVITY |
1063 MAC_RGMII_MODE_RX_ENG_DET;
1064 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1065 val |= MAC_RGMII_MODE_TX_ENABLE |
1066 MAC_RGMII_MODE_TX_LOWPWR |
1067 MAC_RGMII_MODE_TX_RESET;
1068 }
1069 tw32(MAC_EXT_RGMII_MODE, val);
1070}
1071
158d7abd
MC
1072static void tg3_mdio_start(struct tg3 *tp)
1073{
158d7abd
MC
1074 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1075 tw32_f(MAC_MI_MODE, tp->mi_mode);
1076 udelay(80);
a9daf367 1077
9ea4818d
MC
1078 if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
1079 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1080 tg3_mdio_config_5785(tp);
1081}
1082
1083static int tg3_mdio_init(struct tg3 *tp)
1084{
1085 int i;
1086 u32 reg;
1087 struct phy_device *phydev;
1088
a50d0796
MC
1089 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
1090 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
9c7df915 1091 u32 is_serdes;
882e9793 1092
9c7df915 1093 tp->phy_addr = PCI_FUNC(tp->pdev->devfn) + 1;
882e9793 1094
d1ec96af
MC
1095 if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
1096 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1097 else
1098 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1099 TG3_CPMU_PHY_STRAP_IS_SERDES;
882e9793
MC
1100 if (is_serdes)
1101 tp->phy_addr += 7;
1102 } else
3f0e3ad7 1103 tp->phy_addr = TG3_PHY_MII_ADDR;
882e9793 1104
158d7abd
MC
1105 tg3_mdio_start(tp);
1106
1107 if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
1108 (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
1109 return 0;
1110
298cf9be
LB
1111 tp->mdio_bus = mdiobus_alloc();
1112 if (tp->mdio_bus == NULL)
1113 return -ENOMEM;
158d7abd 1114
298cf9be
LB
1115 tp->mdio_bus->name = "tg3 mdio bus";
1116 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
158d7abd 1117 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
298cf9be
LB
1118 tp->mdio_bus->priv = tp;
1119 tp->mdio_bus->parent = &tp->pdev->dev;
1120 tp->mdio_bus->read = &tg3_mdio_read;
1121 tp->mdio_bus->write = &tg3_mdio_write;
1122 tp->mdio_bus->reset = &tg3_mdio_reset;
3f0e3ad7 1123 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
298cf9be 1124 tp->mdio_bus->irq = &tp->mdio_irq[0];
158d7abd
MC
1125
1126 for (i = 0; i < PHY_MAX_ADDR; i++)
298cf9be 1127 tp->mdio_bus->irq[i] = PHY_POLL;
158d7abd
MC
1128
1129 /* The bus registration will look for all the PHYs on the mdio bus.
1130 * Unfortunately, it does not ensure the PHY is powered up before
1131 * accessing the PHY ID registers. A chip reset is the
1132 * quickest way to bring the device back to an operational state..
1133 */
1134 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1135 tg3_bmcr_reset(tp);
1136
298cf9be 1137 i = mdiobus_register(tp->mdio_bus);
a9daf367 1138 if (i) {
ab96b241 1139 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
9c61d6bc 1140 mdiobus_free(tp->mdio_bus);
a9daf367
MC
1141 return i;
1142 }
158d7abd 1143
3f0e3ad7 1144 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
a9daf367 1145
9c61d6bc 1146 if (!phydev || !phydev->drv) {
ab96b241 1147 dev_warn(&tp->pdev->dev, "No PHY devices\n");
9c61d6bc
MC
1148 mdiobus_unregister(tp->mdio_bus);
1149 mdiobus_free(tp->mdio_bus);
1150 return -ENODEV;
1151 }
1152
1153 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f 1154 case PHY_ID_BCM57780:
321d32a0 1155 phydev->interface = PHY_INTERFACE_MODE_GMII;
c704dc23 1156 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
321d32a0 1157 break;
6a443a0f
MC
1158 case PHY_ID_BCM50610:
1159 case PHY_ID_BCM50610M:
32e5a8d6 1160 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
c704dc23 1161 PHY_BRCM_RX_REFCLK_UNUSED |
52fae083 1162 PHY_BRCM_DIS_TXCRXC_NOENRGY |
c704dc23 1163 PHY_BRCM_AUTO_PWRDWN_ENABLE;
14417063 1164 if (tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)
a9daf367
MC
1165 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
1166 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1167 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
1168 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1169 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
fcb389df 1170 /* fallthru */
6a443a0f 1171 case PHY_ID_RTL8211C:
fcb389df 1172 phydev->interface = PHY_INTERFACE_MODE_RGMII;
a9daf367 1173 break;
6a443a0f
MC
1174 case PHY_ID_RTL8201E:
1175 case PHY_ID_BCMAC131:
a9daf367 1176 phydev->interface = PHY_INTERFACE_MODE_MII;
cdd4e09d 1177 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
7f97a4bd 1178 tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
a9daf367
MC
1179 break;
1180 }
1181
9c61d6bc
MC
1182 tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
1183
1184 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1185 tg3_mdio_config_5785(tp);
a9daf367
MC
1186
1187 return 0;
158d7abd
MC
1188}
1189
1190static void tg3_mdio_fini(struct tg3 *tp)
1191{
1192 if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
1193 tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
298cf9be
LB
1194 mdiobus_unregister(tp->mdio_bus);
1195 mdiobus_free(tp->mdio_bus);
158d7abd
MC
1196 }
1197}
1198
4ba526ce
MC
1199/* tp->lock is held. */
1200static inline void tg3_generate_fw_event(struct tg3 *tp)
1201{
1202 u32 val;
1203
1204 val = tr32(GRC_RX_CPU_EVENT);
1205 val |= GRC_RX_CPU_DRIVER_EVENT;
1206 tw32_f(GRC_RX_CPU_EVENT, val);
1207
1208 tp->last_event_jiffies = jiffies;
1209}
1210
1211#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1212
95e2869a
MC
1213/* tp->lock is held. */
1214static void tg3_wait_for_event_ack(struct tg3 *tp)
1215{
1216 int i;
4ba526ce
MC
1217 unsigned int delay_cnt;
1218 long time_remain;
1219
1220 /* If enough time has passed, no wait is necessary. */
1221 time_remain = (long)(tp->last_event_jiffies + 1 +
1222 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1223 (long)jiffies;
1224 if (time_remain < 0)
1225 return;
1226
1227 /* Check if we can shorten the wait time. */
1228 delay_cnt = jiffies_to_usecs(time_remain);
1229 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1230 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1231 delay_cnt = (delay_cnt >> 3) + 1;
95e2869a 1232
4ba526ce 1233 for (i = 0; i < delay_cnt; i++) {
95e2869a
MC
1234 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1235 break;
4ba526ce 1236 udelay(8);
95e2869a
MC
1237 }
1238}
1239
1240/* tp->lock is held. */
1241static void tg3_ump_link_report(struct tg3 *tp)
1242{
1243 u32 reg;
1244 u32 val;
1245
1246 if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
1247 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
1248 return;
1249
1250 tg3_wait_for_event_ack(tp);
1251
1252 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1253
1254 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1255
1256 val = 0;
1257 if (!tg3_readphy(tp, MII_BMCR, &reg))
1258 val = reg << 16;
1259 if (!tg3_readphy(tp, MII_BMSR, &reg))
1260 val |= (reg & 0xffff);
1261 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
1262
1263 val = 0;
1264 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1265 val = reg << 16;
1266 if (!tg3_readphy(tp, MII_LPA, &reg))
1267 val |= (reg & 0xffff);
1268 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
1269
1270 val = 0;
1271 if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
1272 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1273 val = reg << 16;
1274 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1275 val |= (reg & 0xffff);
1276 }
1277 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
1278
1279 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1280 val = reg << 16;
1281 else
1282 val = 0;
1283 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
1284
4ba526ce 1285 tg3_generate_fw_event(tp);
95e2869a
MC
1286}
1287
1288static void tg3_link_report(struct tg3 *tp)
1289{
1290 if (!netif_carrier_ok(tp->dev)) {
05dbe005 1291 netif_info(tp, link, tp->dev, "Link is down\n");
95e2869a
MC
1292 tg3_ump_link_report(tp);
1293 } else if (netif_msg_link(tp)) {
05dbe005
JP
1294 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1295 (tp->link_config.active_speed == SPEED_1000 ?
1296 1000 :
1297 (tp->link_config.active_speed == SPEED_100 ?
1298 100 : 10)),
1299 (tp->link_config.active_duplex == DUPLEX_FULL ?
1300 "full" : "half"));
1301
1302 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1303 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1304 "on" : "off",
1305 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1306 "on" : "off");
95e2869a
MC
1307 tg3_ump_link_report(tp);
1308 }
1309}
1310
1311static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
1312{
1313 u16 miireg;
1314
e18ce346 1315 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1316 miireg = ADVERTISE_PAUSE_CAP;
e18ce346 1317 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1318 miireg = ADVERTISE_PAUSE_ASYM;
e18ce346 1319 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1320 miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1321 else
1322 miireg = 0;
1323
1324 return miireg;
1325}
1326
1327static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1328{
1329 u16 miireg;
1330
e18ce346 1331 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1332 miireg = ADVERTISE_1000XPAUSE;
e18ce346 1333 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1334 miireg = ADVERTISE_1000XPSE_ASYM;
e18ce346 1335 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1336 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1337 else
1338 miireg = 0;
1339
1340 return miireg;
1341}
1342
95e2869a
MC
1343static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1344{
1345 u8 cap = 0;
1346
1347 if (lcladv & ADVERTISE_1000XPAUSE) {
1348 if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1349 if (rmtadv & LPA_1000XPAUSE)
e18ce346 1350 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
95e2869a 1351 else if (rmtadv & LPA_1000XPAUSE_ASYM)
e18ce346 1352 cap = FLOW_CTRL_RX;
95e2869a
MC
1353 } else {
1354 if (rmtadv & LPA_1000XPAUSE)
e18ce346 1355 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
95e2869a
MC
1356 }
1357 } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1358 if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
e18ce346 1359 cap = FLOW_CTRL_TX;
95e2869a
MC
1360 }
1361
1362 return cap;
1363}
1364
f51f3562 1365static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
95e2869a 1366{
b02fd9e3 1367 u8 autoneg;
f51f3562 1368 u8 flowctrl = 0;
95e2869a
MC
1369 u32 old_rx_mode = tp->rx_mode;
1370 u32 old_tx_mode = tp->tx_mode;
1371
b02fd9e3 1372 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
3f0e3ad7 1373 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
b02fd9e3
MC
1374 else
1375 autoneg = tp->link_config.autoneg;
1376
1377 if (autoneg == AUTONEG_ENABLE &&
95e2869a
MC
1378 (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
1379 if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
f51f3562 1380 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
95e2869a 1381 else
bc02ff95 1382 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
f51f3562
MC
1383 } else
1384 flowctrl = tp->link_config.flowctrl;
95e2869a 1385
f51f3562 1386 tp->link_config.active_flowctrl = flowctrl;
95e2869a 1387
e18ce346 1388 if (flowctrl & FLOW_CTRL_RX)
95e2869a
MC
1389 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1390 else
1391 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1392
f51f3562 1393 if (old_rx_mode != tp->rx_mode)
95e2869a 1394 tw32_f(MAC_RX_MODE, tp->rx_mode);
95e2869a 1395
e18ce346 1396 if (flowctrl & FLOW_CTRL_TX)
95e2869a
MC
1397 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1398 else
1399 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1400
f51f3562 1401 if (old_tx_mode != tp->tx_mode)
95e2869a 1402 tw32_f(MAC_TX_MODE, tp->tx_mode);
95e2869a
MC
1403}
1404
b02fd9e3
MC
1405static void tg3_adjust_link(struct net_device *dev)
1406{
1407 u8 oldflowctrl, linkmesg = 0;
1408 u32 mac_mode, lcl_adv, rmt_adv;
1409 struct tg3 *tp = netdev_priv(dev);
3f0e3ad7 1410 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1411
24bb4fb6 1412 spin_lock_bh(&tp->lock);
b02fd9e3
MC
1413
1414 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1415 MAC_MODE_HALF_DUPLEX);
1416
1417 oldflowctrl = tp->link_config.active_flowctrl;
1418
1419 if (phydev->link) {
1420 lcl_adv = 0;
1421 rmt_adv = 0;
1422
1423 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1424 mac_mode |= MAC_MODE_PORT_MODE_MII;
c3df0748
MC
1425 else if (phydev->speed == SPEED_1000 ||
1426 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
b02fd9e3 1427 mac_mode |= MAC_MODE_PORT_MODE_GMII;
c3df0748
MC
1428 else
1429 mac_mode |= MAC_MODE_PORT_MODE_MII;
b02fd9e3
MC
1430
1431 if (phydev->duplex == DUPLEX_HALF)
1432 mac_mode |= MAC_MODE_HALF_DUPLEX;
1433 else {
1434 lcl_adv = tg3_advert_flowctrl_1000T(
1435 tp->link_config.flowctrl);
1436
1437 if (phydev->pause)
1438 rmt_adv = LPA_PAUSE_CAP;
1439 if (phydev->asym_pause)
1440 rmt_adv |= LPA_PAUSE_ASYM;
1441 }
1442
1443 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1444 } else
1445 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1446
1447 if (mac_mode != tp->mac_mode) {
1448 tp->mac_mode = mac_mode;
1449 tw32_f(MAC_MODE, tp->mac_mode);
1450 udelay(40);
1451 }
1452
fcb389df
MC
1453 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
1454 if (phydev->speed == SPEED_10)
1455 tw32(MAC_MI_STAT,
1456 MAC_MI_STAT_10MBPS_MODE |
1457 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1458 else
1459 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1460 }
1461
b02fd9e3
MC
1462 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
1463 tw32(MAC_TX_LENGTHS,
1464 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1465 (6 << TX_LENGTHS_IPG_SHIFT) |
1466 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
1467 else
1468 tw32(MAC_TX_LENGTHS,
1469 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1470 (6 << TX_LENGTHS_IPG_SHIFT) |
1471 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
1472
1473 if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
1474 (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
1475 phydev->speed != tp->link_config.active_speed ||
1476 phydev->duplex != tp->link_config.active_duplex ||
1477 oldflowctrl != tp->link_config.active_flowctrl)
c6cdf436 1478 linkmesg = 1;
b02fd9e3
MC
1479
1480 tp->link_config.active_speed = phydev->speed;
1481 tp->link_config.active_duplex = phydev->duplex;
1482
24bb4fb6 1483 spin_unlock_bh(&tp->lock);
b02fd9e3
MC
1484
1485 if (linkmesg)
1486 tg3_link_report(tp);
1487}
1488
1489static int tg3_phy_init(struct tg3 *tp)
1490{
1491 struct phy_device *phydev;
1492
1493 if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
1494 return 0;
1495
1496 /* Bring the PHY back to a known state. */
1497 tg3_bmcr_reset(tp);
1498
3f0e3ad7 1499 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
1500
1501 /* Attach the MAC to the PHY. */
fb28ad35 1502 phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
a9daf367 1503 phydev->dev_flags, phydev->interface);
b02fd9e3 1504 if (IS_ERR(phydev)) {
ab96b241 1505 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
b02fd9e3
MC
1506 return PTR_ERR(phydev);
1507 }
1508
b02fd9e3 1509 /* Mask with MAC supported features. */
9c61d6bc
MC
1510 switch (phydev->interface) {
1511 case PHY_INTERFACE_MODE_GMII:
1512 case PHY_INTERFACE_MODE_RGMII:
321d32a0
MC
1513 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
1514 phydev->supported &= (PHY_GBIT_FEATURES |
1515 SUPPORTED_Pause |
1516 SUPPORTED_Asym_Pause);
1517 break;
1518 }
1519 /* fallthru */
9c61d6bc
MC
1520 case PHY_INTERFACE_MODE_MII:
1521 phydev->supported &= (PHY_BASIC_FEATURES |
1522 SUPPORTED_Pause |
1523 SUPPORTED_Asym_Pause);
1524 break;
1525 default:
3f0e3ad7 1526 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
9c61d6bc
MC
1527 return -EINVAL;
1528 }
1529
1530 tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
b02fd9e3
MC
1531
1532 phydev->advertising = phydev->supported;
1533
b02fd9e3
MC
1534 return 0;
1535}
1536
1537static void tg3_phy_start(struct tg3 *tp)
1538{
1539 struct phy_device *phydev;
1540
1541 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
1542 return;
1543
3f0e3ad7 1544 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
1545
1546 if (tp->link_config.phy_is_low_power) {
1547 tp->link_config.phy_is_low_power = 0;
1548 phydev->speed = tp->link_config.orig_speed;
1549 phydev->duplex = tp->link_config.orig_duplex;
1550 phydev->autoneg = tp->link_config.orig_autoneg;
1551 phydev->advertising = tp->link_config.orig_advertising;
1552 }
1553
1554 phy_start(phydev);
1555
1556 phy_start_aneg(phydev);
1557}
1558
1559static void tg3_phy_stop(struct tg3 *tp)
1560{
1561 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
1562 return;
1563
3f0e3ad7 1564 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
1565}
1566
1567static void tg3_phy_fini(struct tg3 *tp)
1568{
1569 if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
3f0e3ad7 1570 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
1571 tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
1572 }
1573}
1574
6ee7c0a0 1575static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
b2a5c19c 1576{
6ee7c0a0
MC
1577 int err;
1578
1579 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1580 if (!err)
1581 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1582
1583 return err;
b2a5c19c
MC
1584}
1585
7f97a4bd
MC
1586static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
1587{
1588 u32 phytest;
1589
1590 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
1591 u32 phy;
1592
1593 tg3_writephy(tp, MII_TG3_FET_TEST,
1594 phytest | MII_TG3_FET_SHADOW_EN);
1595 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
1596 if (enable)
1597 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
1598 else
1599 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
1600 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
1601 }
1602 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
1603 }
1604}
1605
6833c043
MC
1606static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
1607{
1608 u32 reg;
1609
ecf1410b 1610 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
a50d0796
MC
1611 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
1612 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) &&
ecf1410b 1613 (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
6833c043
MC
1614 return;
1615
7f97a4bd
MC
1616 if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
1617 tg3_phy_fet_toggle_apd(tp, enable);
1618 return;
1619 }
1620
6833c043
MC
1621 reg = MII_TG3_MISC_SHDW_WREN |
1622 MII_TG3_MISC_SHDW_SCR5_SEL |
1623 MII_TG3_MISC_SHDW_SCR5_LPED |
1624 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
1625 MII_TG3_MISC_SHDW_SCR5_SDTL |
1626 MII_TG3_MISC_SHDW_SCR5_C125OE;
1627 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
1628 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
1629
1630 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1631
1632
1633 reg = MII_TG3_MISC_SHDW_WREN |
1634 MII_TG3_MISC_SHDW_APD_SEL |
1635 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
1636 if (enable)
1637 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
1638
1639 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1640}
1641
9ef8ca99
MC
1642static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
1643{
1644 u32 phy;
1645
1646 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
1647 (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
1648 return;
1649
7f97a4bd 1650 if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
9ef8ca99
MC
1651 u32 ephy;
1652
535ef6e1
MC
1653 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
1654 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
1655
1656 tg3_writephy(tp, MII_TG3_FET_TEST,
1657 ephy | MII_TG3_FET_SHADOW_EN);
1658 if (!tg3_readphy(tp, reg, &phy)) {
9ef8ca99 1659 if (enable)
535ef6e1 1660 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
9ef8ca99 1661 else
535ef6e1
MC
1662 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
1663 tg3_writephy(tp, reg, phy);
9ef8ca99 1664 }
535ef6e1 1665 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
9ef8ca99
MC
1666 }
1667 } else {
1668 phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
1669 MII_TG3_AUXCTL_SHDWSEL_MISC;
1670 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
1671 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
1672 if (enable)
1673 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
1674 else
1675 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
1676 phy |= MII_TG3_AUXCTL_MISC_WREN;
1677 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1678 }
1679 }
1680}
1681
1da177e4
LT
1682static void tg3_phy_set_wirespeed(struct tg3 *tp)
1683{
1684 u32 val;
1685
1686 if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
1687 return;
1688
1689 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
1690 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
1691 tg3_writephy(tp, MII_TG3_AUX_CTRL,
1692 (val | (1 << 15) | (1 << 4)));
1693}
1694
b2a5c19c
MC
1695static void tg3_phy_apply_otp(struct tg3 *tp)
1696{
1697 u32 otp, phy;
1698
1699 if (!tp->phy_otp)
1700 return;
1701
1702 otp = tp->phy_otp;
1703
1704 /* Enable SM_DSP clock and tx 6dB coding. */
1705 phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
1706 MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
1707 MII_TG3_AUXCTL_ACTL_TX_6DB;
1708 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1709
1710 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
1711 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
1712 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
1713
1714 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
1715 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
1716 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
1717
1718 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
1719 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
1720 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
1721
1722 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
1723 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
1724
1725 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
1726 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
1727
1728 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
1729 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
1730 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
1731
1732 /* Turn off SM_DSP clock. */
1733 phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
1734 MII_TG3_AUXCTL_ACTL_TX_6DB;
1735 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1736}
1737
1da177e4
LT
1738static int tg3_wait_macro_done(struct tg3 *tp)
1739{
1740 int limit = 100;
1741
1742 while (limit--) {
1743 u32 tmp32;
1744
1745 if (!tg3_readphy(tp, 0x16, &tmp32)) {
1746 if ((tmp32 & 0x1000) == 0)
1747 break;
1748 }
1749 }
d4675b52 1750 if (limit < 0)
1da177e4
LT
1751 return -EBUSY;
1752
1753 return 0;
1754}
1755
1756static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
1757{
1758 static const u32 test_pat[4][6] = {
1759 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
1760 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
1761 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
1762 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
1763 };
1764 int chan;
1765
1766 for (chan = 0; chan < 4; chan++) {
1767 int i;
1768
1769 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1770 (chan * 0x2000) | 0x0200);
1771 tg3_writephy(tp, 0x16, 0x0002);
1772
1773 for (i = 0; i < 6; i++)
1774 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
1775 test_pat[chan][i]);
1776
1777 tg3_writephy(tp, 0x16, 0x0202);
1778 if (tg3_wait_macro_done(tp)) {
1779 *resetp = 1;
1780 return -EBUSY;
1781 }
1782
1783 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1784 (chan * 0x2000) | 0x0200);
1785 tg3_writephy(tp, 0x16, 0x0082);
1786 if (tg3_wait_macro_done(tp)) {
1787 *resetp = 1;
1788 return -EBUSY;
1789 }
1790
1791 tg3_writephy(tp, 0x16, 0x0802);
1792 if (tg3_wait_macro_done(tp)) {
1793 *resetp = 1;
1794 return -EBUSY;
1795 }
1796
1797 for (i = 0; i < 6; i += 2) {
1798 u32 low, high;
1799
1800 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
1801 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
1802 tg3_wait_macro_done(tp)) {
1803 *resetp = 1;
1804 return -EBUSY;
1805 }
1806 low &= 0x7fff;
1807 high &= 0x000f;
1808 if (low != test_pat[chan][i] ||
1809 high != test_pat[chan][i+1]) {
1810 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
1811 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
1812 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
1813
1814 return -EBUSY;
1815 }
1816 }
1817 }
1818
1819 return 0;
1820}
1821
1822static int tg3_phy_reset_chanpat(struct tg3 *tp)
1823{
1824 int chan;
1825
1826 for (chan = 0; chan < 4; chan++) {
1827 int i;
1828
1829 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1830 (chan * 0x2000) | 0x0200);
1831 tg3_writephy(tp, 0x16, 0x0002);
1832 for (i = 0; i < 6; i++)
1833 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
1834 tg3_writephy(tp, 0x16, 0x0202);
1835 if (tg3_wait_macro_done(tp))
1836 return -EBUSY;
1837 }
1838
1839 return 0;
1840}
1841
1842static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
1843{
1844 u32 reg32, phy9_orig;
1845 int retries, do_phy_reset, err;
1846
1847 retries = 10;
1848 do_phy_reset = 1;
1849 do {
1850 if (do_phy_reset) {
1851 err = tg3_bmcr_reset(tp);
1852 if (err)
1853 return err;
1854 do_phy_reset = 0;
1855 }
1856
1857 /* Disable transmitter and interrupt. */
1858 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
1859 continue;
1860
1861 reg32 |= 0x3000;
1862 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
1863
1864 /* Set full-duplex, 1000 mbps. */
1865 tg3_writephy(tp, MII_BMCR,
1866 BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
1867
1868 /* Set to master mode. */
1869 if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
1870 continue;
1871
1872 tg3_writephy(tp, MII_TG3_CTRL,
1873 (MII_TG3_CTRL_AS_MASTER |
1874 MII_TG3_CTRL_ENABLE_AS_MASTER));
1875
1876 /* Enable SM_DSP_CLOCK and 6dB. */
1877 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
1878
1879 /* Block the PHY control access. */
6ee7c0a0 1880 tg3_phydsp_write(tp, 0x8005, 0x0800);
1da177e4
LT
1881
1882 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
1883 if (!err)
1884 break;
1885 } while (--retries);
1886
1887 err = tg3_phy_reset_chanpat(tp);
1888 if (err)
1889 return err;
1890
6ee7c0a0 1891 tg3_phydsp_write(tp, 0x8005, 0x0000);
1da177e4
LT
1892
1893 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
1894 tg3_writephy(tp, 0x16, 0x0000);
1895
1896 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
1897 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
1898 /* Set Extended packet length bit for jumbo frames */
1899 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
859a5887 1900 } else {
1da177e4
LT
1901 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
1902 }
1903
1904 tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
1905
1906 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
1907 reg32 &= ~0x3000;
1908 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
1909 } else if (!err)
1910 err = -EBUSY;
1911
1912 return err;
1913}
1914
1915/* This will reset the tigon3 PHY if there is no valid
1916 * link unless the FORCE argument is non-zero.
1917 */
1918static int tg3_phy_reset(struct tg3 *tp)
1919{
b2a5c19c 1920 u32 cpmuctrl;
1da177e4
LT
1921 u32 phy_status;
1922 int err;
1923
60189ddf
MC
1924 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
1925 u32 val;
1926
1927 val = tr32(GRC_MISC_CFG);
1928 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
1929 udelay(40);
1930 }
1da177e4
LT
1931 err = tg3_readphy(tp, MII_BMSR, &phy_status);
1932 err |= tg3_readphy(tp, MII_BMSR, &phy_status);
1933 if (err != 0)
1934 return -EBUSY;
1935
c8e1e82b
MC
1936 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
1937 netif_carrier_off(tp->dev);
1938 tg3_link_report(tp);
1939 }
1940
1da177e4
LT
1941 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
1942 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
1943 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1944 err = tg3_phy_reset_5703_4_5(tp);
1945 if (err)
1946 return err;
1947 goto out;
1948 }
1949
b2a5c19c
MC
1950 cpmuctrl = 0;
1951 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
1952 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
1953 cpmuctrl = tr32(TG3_CPMU_CTRL);
1954 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
1955 tw32(TG3_CPMU_CTRL,
1956 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
1957 }
1958
1da177e4
LT
1959 err = tg3_bmcr_reset(tp);
1960 if (err)
1961 return err;
1962
b2a5c19c
MC
1963 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
1964 u32 phy;
1965
1966 phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
1967 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
1968
1969 tw32(TG3_CPMU_CTRL, cpmuctrl);
1970 }
1971
bcb37f6c
MC
1972 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
1973 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
1974 u32 val;
1975
1976 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
1977 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
1978 CPMU_LSPD_1000MB_MACCLK_12_5) {
1979 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
1980 udelay(40);
1981 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
1982 }
1983 }
1984
a50d0796
MC
1985 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
1986 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) &&
ecf1410b
MC
1987 (tp->tg3_flags2 & TG3_FLG2_MII_SERDES))
1988 return 0;
1989
b2a5c19c
MC
1990 tg3_phy_apply_otp(tp);
1991
6833c043
MC
1992 if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
1993 tg3_phy_toggle_apd(tp, true);
1994 else
1995 tg3_phy_toggle_apd(tp, false);
1996
1da177e4
LT
1997out:
1998 if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
1999 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
6ee7c0a0
MC
2000 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2001 tg3_phydsp_write(tp, 0x000a, 0x0323);
1da177e4
LT
2002 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
2003 }
2004 if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
2005 tg3_writephy(tp, 0x1c, 0x8d68);
2006 tg3_writephy(tp, 0x1c, 0x8d68);
2007 }
2008 if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
2009 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
6ee7c0a0
MC
2010 tg3_phydsp_write(tp, 0x000a, 0x310b);
2011 tg3_phydsp_write(tp, 0x201f, 0x9506);
2012 tg3_phydsp_write(tp, 0x401f, 0x14e2);
1da177e4 2013 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
859a5887 2014 } else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
c424cb24
MC
2015 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
2016 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
c1d2a196
MC
2017 if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
2018 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2019 tg3_writephy(tp, MII_TG3_TEST1,
2020 MII_TG3_TEST1_TRIM_EN | 0x4);
2021 } else
2022 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
c424cb24
MC
2023 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
2024 }
1da177e4
LT
2025 /* Set Extended packet length bit (bit 14) on all chips that */
2026 /* support jumbo frames */
79eb6904 2027 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
2028 /* Cannot do read-modify-write on 5401 */
2029 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
8f666b07 2030 } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
1da177e4
LT
2031 u32 phy_reg;
2032
2033 /* Set bit 14 with read-modify-write to preserve other bits */
2034 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
2035 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
2036 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
2037 }
2038
2039 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2040 * jumbo frames transmission.
2041 */
8f666b07 2042 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
1da177e4
LT
2043 u32 phy_reg;
2044
2045 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
c6cdf436
MC
2046 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2047 phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
1da177e4
LT
2048 }
2049
715116a1 2050 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
715116a1 2051 /* adjust output voltage */
535ef6e1 2052 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
715116a1
MC
2053 }
2054
9ef8ca99 2055 tg3_phy_toggle_automdix(tp, 1);
1da177e4
LT
2056 tg3_phy_set_wirespeed(tp);
2057 return 0;
2058}
2059
2060static void tg3_frob_aux_power(struct tg3 *tp)
2061{
2062 struct tg3 *tp_peer = tp;
2063
334355aa
MC
2064 /* The GPIOs do something completely different on 57765. */
2065 if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0 ||
a50d0796 2066 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
334355aa 2067 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
1da177e4
LT
2068 return;
2069
f6eb9b1f
MC
2070 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2071 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
2072 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
8c2dc7e1
MC
2073 struct net_device *dev_peer;
2074
2075 dev_peer = pci_get_drvdata(tp->pdev_peer);
bc1c7567 2076 /* remove_one() may have been run on the peer. */
8c2dc7e1 2077 if (!dev_peer)
bc1c7567
MC
2078 tp_peer = tp;
2079 else
2080 tp_peer = netdev_priv(dev_peer);
1da177e4
LT
2081 }
2082
1da177e4 2083 if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
6921d201
MC
2084 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
2085 (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
2086 (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
1da177e4
LT
2087 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2088 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
b401e9e2
MC
2089 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2090 (GRC_LCLCTRL_GPIO_OE0 |
2091 GRC_LCLCTRL_GPIO_OE1 |
2092 GRC_LCLCTRL_GPIO_OE2 |
2093 GRC_LCLCTRL_GPIO_OUTPUT0 |
2094 GRC_LCLCTRL_GPIO_OUTPUT1),
2095 100);
8d519ab2
MC
2096 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2097 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
2098 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2099 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2100 GRC_LCLCTRL_GPIO_OE1 |
2101 GRC_LCLCTRL_GPIO_OE2 |
2102 GRC_LCLCTRL_GPIO_OUTPUT0 |
2103 GRC_LCLCTRL_GPIO_OUTPUT1 |
2104 tp->grc_local_ctrl;
2105 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
2106
2107 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2108 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
2109
2110 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2111 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
1da177e4
LT
2112 } else {
2113 u32 no_gpio2;
dc56b7d4 2114 u32 grc_local_ctrl = 0;
1da177e4
LT
2115
2116 if (tp_peer != tp &&
2117 (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
2118 return;
2119
dc56b7d4
MC
2120 /* Workaround to prevent overdrawing Amps. */
2121 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2122 ASIC_REV_5714) {
2123 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
b401e9e2
MC
2124 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2125 grc_local_ctrl, 100);
dc56b7d4
MC
2126 }
2127
1da177e4
LT
2128 /* On 5753 and variants, GPIO2 cannot be used. */
2129 no_gpio2 = tp->nic_sram_data_cfg &
2130 NIC_SRAM_DATA_CFG_NO_GPIO2;
2131
dc56b7d4 2132 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
1da177e4
LT
2133 GRC_LCLCTRL_GPIO_OE1 |
2134 GRC_LCLCTRL_GPIO_OE2 |
2135 GRC_LCLCTRL_GPIO_OUTPUT1 |
2136 GRC_LCLCTRL_GPIO_OUTPUT2;
2137 if (no_gpio2) {
2138 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2139 GRC_LCLCTRL_GPIO_OUTPUT2);
2140 }
b401e9e2
MC
2141 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2142 grc_local_ctrl, 100);
1da177e4
LT
2143
2144 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2145
b401e9e2
MC
2146 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2147 grc_local_ctrl, 100);
1da177e4
LT
2148
2149 if (!no_gpio2) {
2150 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
b401e9e2
MC
2151 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2152 grc_local_ctrl, 100);
1da177e4
LT
2153 }
2154 }
2155 } else {
2156 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
2157 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
2158 if (tp_peer != tp &&
2159 (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
2160 return;
2161
b401e9e2
MC
2162 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2163 (GRC_LCLCTRL_GPIO_OE1 |
2164 GRC_LCLCTRL_GPIO_OUTPUT1), 100);
1da177e4 2165
b401e9e2
MC
2166 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2167 GRC_LCLCTRL_GPIO_OE1, 100);
1da177e4 2168
b401e9e2
MC
2169 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2170 (GRC_LCLCTRL_GPIO_OE1 |
2171 GRC_LCLCTRL_GPIO_OUTPUT1), 100);
1da177e4
LT
2172 }
2173 }
2174}
2175
e8f3f6ca
MC
2176static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2177{
2178 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2179 return 1;
79eb6904 2180 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
e8f3f6ca
MC
2181 if (speed != SPEED_10)
2182 return 1;
2183 } else if (speed == SPEED_10)
2184 return 1;
2185
2186 return 0;
2187}
2188
1da177e4
LT
2189static int tg3_setup_phy(struct tg3 *, int);
2190
2191#define RESET_KIND_SHUTDOWN 0
2192#define RESET_KIND_INIT 1
2193#define RESET_KIND_SUSPEND 2
2194
2195static void tg3_write_sig_post_reset(struct tg3 *, int);
2196static int tg3_halt_cpu(struct tg3 *, u32);
2197
0a459aac 2198static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
15c3b696 2199{
ce057f01
MC
2200 u32 val;
2201
5129724a
MC
2202 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
2203 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2204 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2205 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2206
2207 sg_dig_ctrl |=
2208 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2209 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2210 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2211 }
3f7045c1 2212 return;
5129724a 2213 }
3f7045c1 2214
60189ddf 2215 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2216 tg3_bmcr_reset(tp);
2217 val = tr32(GRC_MISC_CFG);
2218 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2219 udelay(40);
2220 return;
0e5f784c
MC
2221 } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
2222 u32 phytest;
2223 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2224 u32 phy;
2225
2226 tg3_writephy(tp, MII_ADVERTISE, 0);
2227 tg3_writephy(tp, MII_BMCR,
2228 BMCR_ANENABLE | BMCR_ANRESTART);
2229
2230 tg3_writephy(tp, MII_TG3_FET_TEST,
2231 phytest | MII_TG3_FET_SHADOW_EN);
2232 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2233 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2234 tg3_writephy(tp,
2235 MII_TG3_FET_SHDW_AUXMODE4,
2236 phy);
2237 }
2238 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2239 }
2240 return;
0a459aac 2241 } else if (do_low_power) {
715116a1
MC
2242 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2243 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
0a459aac
MC
2244
2245 tg3_writephy(tp, MII_TG3_AUX_CTRL,
2246 MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
2247 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2248 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2249 MII_TG3_AUXCTL_PCTL_VREG_11V);
715116a1 2250 }
3f7045c1 2251
15c3b696
MC
2252 /* The PHY should not be powered down on some chips because
2253 * of bugs.
2254 */
2255 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2256 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2257 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
2258 (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
2259 return;
ce057f01 2260
bcb37f6c
MC
2261 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2262 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2263 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2264 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2265 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2266 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2267 }
2268
15c3b696
MC
2269 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2270}
2271
ffbcfed4
MC
2272/* tp->lock is held. */
2273static int tg3_nvram_lock(struct tg3 *tp)
2274{
2275 if (tp->tg3_flags & TG3_FLAG_NVRAM) {
2276 int i;
2277
2278 if (tp->nvram_lock_cnt == 0) {
2279 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
2280 for (i = 0; i < 8000; i++) {
2281 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
2282 break;
2283 udelay(20);
2284 }
2285 if (i == 8000) {
2286 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
2287 return -ENODEV;
2288 }
2289 }
2290 tp->nvram_lock_cnt++;
2291 }
2292 return 0;
2293}
2294
2295/* tp->lock is held. */
2296static void tg3_nvram_unlock(struct tg3 *tp)
2297{
2298 if (tp->tg3_flags & TG3_FLAG_NVRAM) {
2299 if (tp->nvram_lock_cnt > 0)
2300 tp->nvram_lock_cnt--;
2301 if (tp->nvram_lock_cnt == 0)
2302 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
2303 }
2304}
2305
2306/* tp->lock is held. */
2307static void tg3_enable_nvram_access(struct tg3 *tp)
2308{
2309 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
f66a29b0 2310 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
ffbcfed4
MC
2311 u32 nvaccess = tr32(NVRAM_ACCESS);
2312
2313 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
2314 }
2315}
2316
2317/* tp->lock is held. */
2318static void tg3_disable_nvram_access(struct tg3 *tp)
2319{
2320 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
f66a29b0 2321 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
ffbcfed4
MC
2322 u32 nvaccess = tr32(NVRAM_ACCESS);
2323
2324 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
2325 }
2326}
2327
2328static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
2329 u32 offset, u32 *val)
2330{
2331 u32 tmp;
2332 int i;
2333
2334 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
2335 return -EINVAL;
2336
2337 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
2338 EEPROM_ADDR_DEVID_MASK |
2339 EEPROM_ADDR_READ);
2340 tw32(GRC_EEPROM_ADDR,
2341 tmp |
2342 (0 << EEPROM_ADDR_DEVID_SHIFT) |
2343 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
2344 EEPROM_ADDR_ADDR_MASK) |
2345 EEPROM_ADDR_READ | EEPROM_ADDR_START);
2346
2347 for (i = 0; i < 1000; i++) {
2348 tmp = tr32(GRC_EEPROM_ADDR);
2349
2350 if (tmp & EEPROM_ADDR_COMPLETE)
2351 break;
2352 msleep(1);
2353 }
2354 if (!(tmp & EEPROM_ADDR_COMPLETE))
2355 return -EBUSY;
2356
62cedd11
MC
2357 tmp = tr32(GRC_EEPROM_DATA);
2358
2359 /*
2360 * The data will always be opposite the native endian
2361 * format. Perform a blind byteswap to compensate.
2362 */
2363 *val = swab32(tmp);
2364
ffbcfed4
MC
2365 return 0;
2366}
2367
2368#define NVRAM_CMD_TIMEOUT 10000
2369
2370static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
2371{
2372 int i;
2373
2374 tw32(NVRAM_CMD, nvram_cmd);
2375 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
2376 udelay(10);
2377 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
2378 udelay(10);
2379 break;
2380 }
2381 }
2382
2383 if (i == NVRAM_CMD_TIMEOUT)
2384 return -EBUSY;
2385
2386 return 0;
2387}
2388
2389static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
2390{
2391 if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
2392 (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
2393 (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
2394 !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
2395 (tp->nvram_jedecnum == JEDEC_ATMEL))
2396
2397 addr = ((addr / tp->nvram_pagesize) <<
2398 ATMEL_AT45DB0X1B_PAGE_POS) +
2399 (addr % tp->nvram_pagesize);
2400
2401 return addr;
2402}
2403
2404static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
2405{
2406 if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
2407 (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
2408 (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
2409 !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
2410 (tp->nvram_jedecnum == JEDEC_ATMEL))
2411
2412 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
2413 tp->nvram_pagesize) +
2414 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
2415
2416 return addr;
2417}
2418
e4f34110
MC
2419/* NOTE: Data read in from NVRAM is byteswapped according to
2420 * the byteswapping settings for all other register accesses.
2421 * tg3 devices are BE devices, so on a BE machine, the data
2422 * returned will be exactly as it is seen in NVRAM. On a LE
2423 * machine, the 32-bit value will be byteswapped.
2424 */
ffbcfed4
MC
2425static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
2426{
2427 int ret;
2428
2429 if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
2430 return tg3_nvram_read_using_eeprom(tp, offset, val);
2431
2432 offset = tg3_nvram_phys_addr(tp, offset);
2433
2434 if (offset > NVRAM_ADDR_MSK)
2435 return -EINVAL;
2436
2437 ret = tg3_nvram_lock(tp);
2438 if (ret)
2439 return ret;
2440
2441 tg3_enable_nvram_access(tp);
2442
2443 tw32(NVRAM_ADDR, offset);
2444 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
2445 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
2446
2447 if (ret == 0)
e4f34110 2448 *val = tr32(NVRAM_RDDATA);
ffbcfed4
MC
2449
2450 tg3_disable_nvram_access(tp);
2451
2452 tg3_nvram_unlock(tp);
2453
2454 return ret;
2455}
2456
a9dc529d
MC
2457/* Ensures NVRAM data is in bytestream format. */
2458static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
ffbcfed4
MC
2459{
2460 u32 v;
a9dc529d 2461 int res = tg3_nvram_read(tp, offset, &v);
ffbcfed4 2462 if (!res)
a9dc529d 2463 *val = cpu_to_be32(v);
ffbcfed4
MC
2464 return res;
2465}
2466
3f007891
MC
2467/* tp->lock is held. */
2468static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
2469{
2470 u32 addr_high, addr_low;
2471 int i;
2472
2473 addr_high = ((tp->dev->dev_addr[0] << 8) |
2474 tp->dev->dev_addr[1]);
2475 addr_low = ((tp->dev->dev_addr[2] << 24) |
2476 (tp->dev->dev_addr[3] << 16) |
2477 (tp->dev->dev_addr[4] << 8) |
2478 (tp->dev->dev_addr[5] << 0));
2479 for (i = 0; i < 4; i++) {
2480 if (i == 1 && skip_mac_1)
2481 continue;
2482 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
2483 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
2484 }
2485
2486 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2487 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2488 for (i = 0; i < 12; i++) {
2489 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
2490 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
2491 }
2492 }
2493
2494 addr_high = (tp->dev->dev_addr[0] +
2495 tp->dev->dev_addr[1] +
2496 tp->dev->dev_addr[2] +
2497 tp->dev->dev_addr[3] +
2498 tp->dev->dev_addr[4] +
2499 tp->dev->dev_addr[5]) &
2500 TX_BACKOFF_SEED_MASK;
2501 tw32(MAC_TX_BACKOFF_SEED, addr_high);
2502}
2503
bc1c7567 2504static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
1da177e4
LT
2505{
2506 u32 misc_host_ctrl;
0a459aac 2507 bool device_should_wake, do_low_power;
1da177e4
LT
2508
2509 /* Make sure register accesses (indirect or otherwise)
2510 * will function correctly.
2511 */
2512 pci_write_config_dword(tp->pdev,
2513 TG3PCI_MISC_HOST_CTRL,
2514 tp->misc_host_ctrl);
2515
1da177e4 2516 switch (state) {
bc1c7567 2517 case PCI_D0:
12dac075
RW
2518 pci_enable_wake(tp->pdev, state, false);
2519 pci_set_power_state(tp->pdev, PCI_D0);
8c6bda1a 2520
9d26e213
MC
2521 /* Switch out of Vaux if it is a NIC */
2522 if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
b401e9e2 2523 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
1da177e4
LT
2524
2525 return 0;
2526
bc1c7567 2527 case PCI_D1:
bc1c7567 2528 case PCI_D2:
bc1c7567 2529 case PCI_D3hot:
1da177e4
LT
2530 break;
2531
2532 default:
05dbe005
JP
2533 netdev_err(tp->dev, "Invalid power state (D%d) requested\n",
2534 state);
1da177e4 2535 return -EINVAL;
855e1111 2536 }
5e7dfd0f
MC
2537
2538 /* Restore the CLKREQ setting. */
2539 if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
2540 u16 lnkctl;
2541
2542 pci_read_config_word(tp->pdev,
2543 tp->pcie_cap + PCI_EXP_LNKCTL,
2544 &lnkctl);
2545 lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
2546 pci_write_config_word(tp->pdev,
2547 tp->pcie_cap + PCI_EXP_LNKCTL,
2548 lnkctl);
2549 }
2550
1da177e4
LT
2551 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
2552 tw32(TG3PCI_MISC_HOST_CTRL,
2553 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
2554
05ac4cb7
MC
2555 device_should_wake = pci_pme_capable(tp->pdev, state) &&
2556 device_may_wakeup(&tp->pdev->dev) &&
2557 (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
2558
dd477003 2559 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
0a459aac 2560 do_low_power = false;
b02fd9e3
MC
2561 if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
2562 !tp->link_config.phy_is_low_power) {
2563 struct phy_device *phydev;
0a459aac 2564 u32 phyid, advertising;
b02fd9e3 2565
3f0e3ad7 2566 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
2567
2568 tp->link_config.phy_is_low_power = 1;
2569
2570 tp->link_config.orig_speed = phydev->speed;
2571 tp->link_config.orig_duplex = phydev->duplex;
2572 tp->link_config.orig_autoneg = phydev->autoneg;
2573 tp->link_config.orig_advertising = phydev->advertising;
2574
2575 advertising = ADVERTISED_TP |
2576 ADVERTISED_Pause |
2577 ADVERTISED_Autoneg |
2578 ADVERTISED_10baseT_Half;
2579
2580 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
05ac4cb7 2581 device_should_wake) {
b02fd9e3
MC
2582 if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
2583 advertising |=
2584 ADVERTISED_100baseT_Half |
2585 ADVERTISED_100baseT_Full |
2586 ADVERTISED_10baseT_Full;
2587 else
2588 advertising |= ADVERTISED_10baseT_Full;
2589 }
2590
2591 phydev->advertising = advertising;
2592
2593 phy_start_aneg(phydev);
0a459aac
MC
2594
2595 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
6a443a0f
MC
2596 if (phyid != PHY_ID_BCMAC131) {
2597 phyid &= PHY_BCM_OUI_MASK;
2598 if (phyid == PHY_BCM_OUI_1 ||
2599 phyid == PHY_BCM_OUI_2 ||
2600 phyid == PHY_BCM_OUI_3)
0a459aac
MC
2601 do_low_power = true;
2602 }
b02fd9e3 2603 }
dd477003 2604 } else {
2023276e 2605 do_low_power = true;
0a459aac 2606
dd477003
MC
2607 if (tp->link_config.phy_is_low_power == 0) {
2608 tp->link_config.phy_is_low_power = 1;
2609 tp->link_config.orig_speed = tp->link_config.speed;
2610 tp->link_config.orig_duplex = tp->link_config.duplex;
2611 tp->link_config.orig_autoneg = tp->link_config.autoneg;
2612 }
1da177e4 2613
dd477003
MC
2614 if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
2615 tp->link_config.speed = SPEED_10;
2616 tp->link_config.duplex = DUPLEX_HALF;
2617 tp->link_config.autoneg = AUTONEG_ENABLE;
2618 tg3_setup_phy(tp, 0);
2619 }
1da177e4
LT
2620 }
2621
b5d3772c
MC
2622 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
2623 u32 val;
2624
2625 val = tr32(GRC_VCPU_EXT_CTRL);
2626 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
2627 } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
6921d201
MC
2628 int i;
2629 u32 val;
2630
2631 for (i = 0; i < 200; i++) {
2632 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
2633 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
2634 break;
2635 msleep(1);
2636 }
2637 }
a85feb8c
GZ
2638 if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
2639 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
2640 WOL_DRV_STATE_SHUTDOWN |
2641 WOL_DRV_WOL |
2642 WOL_SET_MAGIC_PKT);
6921d201 2643
05ac4cb7 2644 if (device_should_wake) {
1da177e4
LT
2645 u32 mac_mode;
2646
2647 if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
0a459aac 2648 if (do_low_power) {
dd477003
MC
2649 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
2650 udelay(40);
2651 }
1da177e4 2652
3f7045c1
MC
2653 if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
2654 mac_mode = MAC_MODE_PORT_MODE_GMII;
2655 else
2656 mac_mode = MAC_MODE_PORT_MODE_MII;
1da177e4 2657
e8f3f6ca
MC
2658 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
2659 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2660 ASIC_REV_5700) {
2661 u32 speed = (tp->tg3_flags &
2662 TG3_FLAG_WOL_SPEED_100MB) ?
2663 SPEED_100 : SPEED_10;
2664 if (tg3_5700_link_polarity(tp, speed))
2665 mac_mode |= MAC_MODE_LINK_POLARITY;
2666 else
2667 mac_mode &= ~MAC_MODE_LINK_POLARITY;
2668 }
1da177e4
LT
2669 } else {
2670 mac_mode = MAC_MODE_PORT_MODE_TBI;
2671 }
2672
cbf46853 2673 if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
1da177e4
LT
2674 tw32(MAC_LED_CTRL, tp->led_ctrl);
2675
05ac4cb7
MC
2676 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
2677 if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
2678 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
2679 ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
2680 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
2681 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
1da177e4 2682
3bda1258
MC
2683 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
2684 mac_mode |= tp->mac_mode &
2685 (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
2686 if (mac_mode & MAC_MODE_APE_TX_EN)
2687 mac_mode |= MAC_MODE_TDE_ENABLE;
2688 }
2689
1da177e4
LT
2690 tw32_f(MAC_MODE, mac_mode);
2691 udelay(100);
2692
2693 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
2694 udelay(10);
2695 }
2696
2697 if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
2698 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2699 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
2700 u32 base_val;
2701
2702 base_val = tp->pci_clock_ctrl;
2703 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
2704 CLOCK_CTRL_TXCLK_DISABLE);
2705
b401e9e2
MC
2706 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
2707 CLOCK_CTRL_PWRDOWN_PLL133, 40);
d7b0a857 2708 } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
795d01c5 2709 (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
d7b0a857 2710 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
4cf78e4f 2711 /* do nothing */
85e94ced 2712 } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
1da177e4
LT
2713 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
2714 u32 newbits1, newbits2;
2715
2716 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2717 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2718 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
2719 CLOCK_CTRL_TXCLK_DISABLE |
2720 CLOCK_CTRL_ALTCLK);
2721 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
2722 } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
2723 newbits1 = CLOCK_CTRL_625_CORE;
2724 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
2725 } else {
2726 newbits1 = CLOCK_CTRL_ALTCLK;
2727 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
2728 }
2729
b401e9e2
MC
2730 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
2731 40);
1da177e4 2732
b401e9e2
MC
2733 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
2734 40);
1da177e4
LT
2735
2736 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
2737 u32 newbits3;
2738
2739 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2740 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2741 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
2742 CLOCK_CTRL_TXCLK_DISABLE |
2743 CLOCK_CTRL_44MHZ_CORE);
2744 } else {
2745 newbits3 = CLOCK_CTRL_44MHZ_CORE;
2746 }
2747
b401e9e2
MC
2748 tw32_wait_f(TG3PCI_CLOCK_CTRL,
2749 tp->pci_clock_ctrl | newbits3, 40);
1da177e4
LT
2750 }
2751 }
2752
05ac4cb7 2753 if (!(device_should_wake) &&
22435849 2754 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
0a459aac 2755 tg3_power_down_phy(tp, do_low_power);
6921d201 2756
1da177e4
LT
2757 tg3_frob_aux_power(tp);
2758
2759 /* Workaround for unstable PLL clock */
2760 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
2761 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
2762 u32 val = tr32(0x7d00);
2763
2764 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
2765 tw32(0x7d00, val);
6921d201 2766 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
ec41c7df
MC
2767 int err;
2768
2769 err = tg3_nvram_lock(tp);
1da177e4 2770 tg3_halt_cpu(tp, RX_CPU_BASE);
ec41c7df
MC
2771 if (!err)
2772 tg3_nvram_unlock(tp);
6921d201 2773 }
1da177e4
LT
2774 }
2775
bbadf503
MC
2776 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
2777
05ac4cb7 2778 if (device_should_wake)
12dac075
RW
2779 pci_enable_wake(tp->pdev, state, true);
2780
1da177e4 2781 /* Finally, set the new power state. */
12dac075 2782 pci_set_power_state(tp->pdev, state);
1da177e4 2783
1da177e4
LT
2784 return 0;
2785}
2786
1da177e4
LT
2787static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
2788{
2789 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
2790 case MII_TG3_AUX_STAT_10HALF:
2791 *speed = SPEED_10;
2792 *duplex = DUPLEX_HALF;
2793 break;
2794
2795 case MII_TG3_AUX_STAT_10FULL:
2796 *speed = SPEED_10;
2797 *duplex = DUPLEX_FULL;
2798 break;
2799
2800 case MII_TG3_AUX_STAT_100HALF:
2801 *speed = SPEED_100;
2802 *duplex = DUPLEX_HALF;
2803 break;
2804
2805 case MII_TG3_AUX_STAT_100FULL:
2806 *speed = SPEED_100;
2807 *duplex = DUPLEX_FULL;
2808 break;
2809
2810 case MII_TG3_AUX_STAT_1000HALF:
2811 *speed = SPEED_1000;
2812 *duplex = DUPLEX_HALF;
2813 break;
2814
2815 case MII_TG3_AUX_STAT_1000FULL:
2816 *speed = SPEED_1000;
2817 *duplex = DUPLEX_FULL;
2818 break;
2819
2820 default:
7f97a4bd 2821 if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
715116a1
MC
2822 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
2823 SPEED_10;
2824 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
2825 DUPLEX_HALF;
2826 break;
2827 }
1da177e4
LT
2828 *speed = SPEED_INVALID;
2829 *duplex = DUPLEX_INVALID;
2830 break;
855e1111 2831 }
1da177e4
LT
2832}
2833
2834static void tg3_phy_copper_begin(struct tg3 *tp)
2835{
2836 u32 new_adv;
2837 int i;
2838
2839 if (tp->link_config.phy_is_low_power) {
2840 /* Entering low power mode. Disable gigabit and
2841 * 100baseT advertisements.
2842 */
2843 tg3_writephy(tp, MII_TG3_CTRL, 0);
2844
2845 new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
2846 ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
2847 if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
2848 new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
2849
2850 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2851 } else if (tp->link_config.speed == SPEED_INVALID) {
1da177e4
LT
2852 if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
2853 tp->link_config.advertising &=
2854 ~(ADVERTISED_1000baseT_Half |
2855 ADVERTISED_1000baseT_Full);
2856
ba4d07a8 2857 new_adv = ADVERTISE_CSMA;
1da177e4
LT
2858 if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
2859 new_adv |= ADVERTISE_10HALF;
2860 if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
2861 new_adv |= ADVERTISE_10FULL;
2862 if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
2863 new_adv |= ADVERTISE_100HALF;
2864 if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
2865 new_adv |= ADVERTISE_100FULL;
ba4d07a8
MC
2866
2867 new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
2868
1da177e4
LT
2869 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2870
2871 if (tp->link_config.advertising &
2872 (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
2873 new_adv = 0;
2874 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
2875 new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
2876 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
2877 new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
2878 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
2879 (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
2880 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
2881 new_adv |= (MII_TG3_CTRL_AS_MASTER |
2882 MII_TG3_CTRL_ENABLE_AS_MASTER);
2883 tg3_writephy(tp, MII_TG3_CTRL, new_adv);
2884 } else {
2885 tg3_writephy(tp, MII_TG3_CTRL, 0);
2886 }
2887 } else {
ba4d07a8
MC
2888 new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
2889 new_adv |= ADVERTISE_CSMA;
2890
1da177e4
LT
2891 /* Asking for a specific link mode. */
2892 if (tp->link_config.speed == SPEED_1000) {
1da177e4
LT
2893 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2894
2895 if (tp->link_config.duplex == DUPLEX_FULL)
2896 new_adv = MII_TG3_CTRL_ADV_1000_FULL;
2897 else
2898 new_adv = MII_TG3_CTRL_ADV_1000_HALF;
2899 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
2900 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
2901 new_adv |= (MII_TG3_CTRL_AS_MASTER |
2902 MII_TG3_CTRL_ENABLE_AS_MASTER);
1da177e4 2903 } else {
1da177e4
LT
2904 if (tp->link_config.speed == SPEED_100) {
2905 if (tp->link_config.duplex == DUPLEX_FULL)
2906 new_adv |= ADVERTISE_100FULL;
2907 else
2908 new_adv |= ADVERTISE_100HALF;
2909 } else {
2910 if (tp->link_config.duplex == DUPLEX_FULL)
2911 new_adv |= ADVERTISE_10FULL;
2912 else
2913 new_adv |= ADVERTISE_10HALF;
2914 }
2915 tg3_writephy(tp, MII_ADVERTISE, new_adv);
ba4d07a8
MC
2916
2917 new_adv = 0;
1da177e4 2918 }
ba4d07a8
MC
2919
2920 tg3_writephy(tp, MII_TG3_CTRL, new_adv);
1da177e4
LT
2921 }
2922
2923 if (tp->link_config.autoneg == AUTONEG_DISABLE &&
2924 tp->link_config.speed != SPEED_INVALID) {
2925 u32 bmcr, orig_bmcr;
2926
2927 tp->link_config.active_speed = tp->link_config.speed;
2928 tp->link_config.active_duplex = tp->link_config.duplex;
2929
2930 bmcr = 0;
2931 switch (tp->link_config.speed) {
2932 default:
2933 case SPEED_10:
2934 break;
2935
2936 case SPEED_100:
2937 bmcr |= BMCR_SPEED100;
2938 break;
2939
2940 case SPEED_1000:
2941 bmcr |= TG3_BMCR_SPEED1000;
2942 break;
855e1111 2943 }
1da177e4
LT
2944
2945 if (tp->link_config.duplex == DUPLEX_FULL)
2946 bmcr |= BMCR_FULLDPLX;
2947
2948 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
2949 (bmcr != orig_bmcr)) {
2950 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
2951 for (i = 0; i < 1500; i++) {
2952 u32 tmp;
2953
2954 udelay(10);
2955 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
2956 tg3_readphy(tp, MII_BMSR, &tmp))
2957 continue;
2958 if (!(tmp & BMSR_LSTATUS)) {
2959 udelay(40);
2960 break;
2961 }
2962 }
2963 tg3_writephy(tp, MII_BMCR, bmcr);
2964 udelay(40);
2965 }
2966 } else {
2967 tg3_writephy(tp, MII_BMCR,
2968 BMCR_ANENABLE | BMCR_ANRESTART);
2969 }
2970}
2971
2972static int tg3_init_5401phy_dsp(struct tg3 *tp)
2973{
2974 int err;
2975
2976 /* Turn off tap power management. */
2977 /* Set Extended packet length bit */
2978 err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
2979
6ee7c0a0
MC
2980 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
2981 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
2982 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
2983 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
2984 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
1da177e4
LT
2985
2986 udelay(40);
2987
2988 return err;
2989}
2990
3600d918 2991static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
1da177e4 2992{
3600d918
MC
2993 u32 adv_reg, all_mask = 0;
2994
2995 if (mask & ADVERTISED_10baseT_Half)
2996 all_mask |= ADVERTISE_10HALF;
2997 if (mask & ADVERTISED_10baseT_Full)
2998 all_mask |= ADVERTISE_10FULL;
2999 if (mask & ADVERTISED_100baseT_Half)
3000 all_mask |= ADVERTISE_100HALF;
3001 if (mask & ADVERTISED_100baseT_Full)
3002 all_mask |= ADVERTISE_100FULL;
1da177e4
LT
3003
3004 if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
3005 return 0;
3006
1da177e4
LT
3007 if ((adv_reg & all_mask) != all_mask)
3008 return 0;
3009 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
3010 u32 tg3_ctrl;
3011
3600d918
MC
3012 all_mask = 0;
3013 if (mask & ADVERTISED_1000baseT_Half)
3014 all_mask |= ADVERTISE_1000HALF;
3015 if (mask & ADVERTISED_1000baseT_Full)
3016 all_mask |= ADVERTISE_1000FULL;
3017
1da177e4
LT
3018 if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
3019 return 0;
3020
1da177e4
LT
3021 if ((tg3_ctrl & all_mask) != all_mask)
3022 return 0;
3023 }
3024 return 1;
3025}
3026
ef167e27
MC
3027static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
3028{
3029 u32 curadv, reqadv;
3030
3031 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
3032 return 1;
3033
3034 curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3035 reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
3036
3037 if (tp->link_config.active_duplex == DUPLEX_FULL) {
3038 if (curadv != reqadv)
3039 return 0;
3040
3041 if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
3042 tg3_readphy(tp, MII_LPA, rmtadv);
3043 } else {
3044 /* Reprogram the advertisement register, even if it
3045 * does not affect the current link. If the link
3046 * gets renegotiated in the future, we can save an
3047 * additional renegotiation cycle by advertising
3048 * it correctly in the first place.
3049 */
3050 if (curadv != reqadv) {
3051 *lcladv &= ~(ADVERTISE_PAUSE_CAP |
3052 ADVERTISE_PAUSE_ASYM);
3053 tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
3054 }
3055 }
3056
3057 return 1;
3058}
3059
1da177e4
LT
3060static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
3061{
3062 int current_link_up;
3063 u32 bmsr, dummy;
ef167e27 3064 u32 lcl_adv, rmt_adv;
1da177e4
LT
3065 u16 current_speed;
3066 u8 current_duplex;
3067 int i, err;
3068
3069 tw32(MAC_EVENT, 0);
3070
3071 tw32_f(MAC_STATUS,
3072 (MAC_STATUS_SYNC_CHANGED |
3073 MAC_STATUS_CFG_CHANGED |
3074 MAC_STATUS_MI_COMPLETION |
3075 MAC_STATUS_LNKSTATE_CHANGED));
3076 udelay(40);
3077
8ef21428
MC
3078 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
3079 tw32_f(MAC_MI_MODE,
3080 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
3081 udelay(80);
3082 }
1da177e4
LT
3083
3084 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
3085
3086 /* Some third-party PHYs need to be reset on link going
3087 * down.
3088 */
3089 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3090 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3091 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
3092 netif_carrier_ok(tp->dev)) {
3093 tg3_readphy(tp, MII_BMSR, &bmsr);
3094 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3095 !(bmsr & BMSR_LSTATUS))
3096 force_reset = 1;
3097 }
3098 if (force_reset)
3099 tg3_phy_reset(tp);
3100
79eb6904 3101 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
3102 tg3_readphy(tp, MII_BMSR, &bmsr);
3103 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
3104 !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
3105 bmsr = 0;
3106
3107 if (!(bmsr & BMSR_LSTATUS)) {
3108 err = tg3_init_5401phy_dsp(tp);
3109 if (err)
3110 return err;
3111
3112 tg3_readphy(tp, MII_BMSR, &bmsr);
3113 for (i = 0; i < 1000; i++) {
3114 udelay(10);
3115 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3116 (bmsr & BMSR_LSTATUS)) {
3117 udelay(40);
3118 break;
3119 }
3120 }
3121
79eb6904
MC
3122 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
3123 TG3_PHY_REV_BCM5401_B0 &&
1da177e4
LT
3124 !(bmsr & BMSR_LSTATUS) &&
3125 tp->link_config.active_speed == SPEED_1000) {
3126 err = tg3_phy_reset(tp);
3127 if (!err)
3128 err = tg3_init_5401phy_dsp(tp);
3129 if (err)
3130 return err;
3131 }
3132 }
3133 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3134 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
3135 /* 5701 {A0,B0} CRC bug workaround */
3136 tg3_writephy(tp, 0x15, 0x0a75);
3137 tg3_writephy(tp, 0x1c, 0x8c68);
3138 tg3_writephy(tp, 0x1c, 0x8d68);
3139 tg3_writephy(tp, 0x1c, 0x8c68);
3140 }
3141
3142 /* Clear pending interrupts... */
3143 tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
3144 tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
3145
3146 if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
3147 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
7f97a4bd 3148 else if (!(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
1da177e4
LT
3149 tg3_writephy(tp, MII_TG3_IMASK, ~0);
3150
3151 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3152 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3153 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
3154 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3155 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
3156 else
3157 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
3158 }
3159
3160 current_link_up = 0;
3161 current_speed = SPEED_INVALID;
3162 current_duplex = DUPLEX_INVALID;
3163
3164 if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
3165 u32 val;
3166
3167 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
3168 tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
3169 if (!(val & (1 << 10))) {
3170 val |= (1 << 10);
3171 tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
3172 goto relink;
3173 }
3174 }
3175
3176 bmsr = 0;
3177 for (i = 0; i < 100; i++) {
3178 tg3_readphy(tp, MII_BMSR, &bmsr);
3179 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3180 (bmsr & BMSR_LSTATUS))
3181 break;
3182 udelay(40);
3183 }
3184
3185 if (bmsr & BMSR_LSTATUS) {
3186 u32 aux_stat, bmcr;
3187
3188 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
3189 for (i = 0; i < 2000; i++) {
3190 udelay(10);
3191 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
3192 aux_stat)
3193 break;
3194 }
3195
3196 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
3197 &current_speed,
3198 &current_duplex);
3199
3200 bmcr = 0;
3201 for (i = 0; i < 200; i++) {
3202 tg3_readphy(tp, MII_BMCR, &bmcr);
3203 if (tg3_readphy(tp, MII_BMCR, &bmcr))
3204 continue;
3205 if (bmcr && bmcr != 0x7fff)
3206 break;
3207 udelay(10);
3208 }
3209
ef167e27
MC
3210 lcl_adv = 0;
3211 rmt_adv = 0;
1da177e4 3212
ef167e27
MC
3213 tp->link_config.active_speed = current_speed;
3214 tp->link_config.active_duplex = current_duplex;
3215
3216 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
3217 if ((bmcr & BMCR_ANENABLE) &&
3218 tg3_copper_is_advertising_all(tp,
3219 tp->link_config.advertising)) {
3220 if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
3221 &rmt_adv))
3222 current_link_up = 1;
1da177e4
LT
3223 }
3224 } else {
3225 if (!(bmcr & BMCR_ANENABLE) &&
3226 tp->link_config.speed == current_speed &&
ef167e27
MC
3227 tp->link_config.duplex == current_duplex &&
3228 tp->link_config.flowctrl ==
3229 tp->link_config.active_flowctrl) {
1da177e4 3230 current_link_up = 1;
1da177e4
LT
3231 }
3232 }
3233
ef167e27
MC
3234 if (current_link_up == 1 &&
3235 tp->link_config.active_duplex == DUPLEX_FULL)
3236 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1da177e4
LT
3237 }
3238
1da177e4 3239relink:
6921d201 3240 if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
1da177e4
LT
3241 u32 tmp;
3242
3243 tg3_phy_copper_begin(tp);
3244
3245 tg3_readphy(tp, MII_BMSR, &tmp);
3246 if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
3247 (tmp & BMSR_LSTATUS))
3248 current_link_up = 1;
3249 }
3250
3251 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
3252 if (current_link_up == 1) {
3253 if (tp->link_config.active_speed == SPEED_100 ||
3254 tp->link_config.active_speed == SPEED_10)
3255 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3256 else
3257 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
7f97a4bd
MC
3258 } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)
3259 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3260 else
1da177e4
LT
3261 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
3262
3263 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
3264 if (tp->link_config.active_duplex == DUPLEX_HALF)
3265 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
3266
1da177e4 3267 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
e8f3f6ca
MC
3268 if (current_link_up == 1 &&
3269 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
1da177e4 3270 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
e8f3f6ca
MC
3271 else
3272 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
1da177e4
LT
3273 }
3274
3275 /* ??? Without this setting Netgear GA302T PHY does not
3276 * ??? send/receive packets...
3277 */
79eb6904 3278 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
1da177e4
LT
3279 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
3280 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
3281 tw32_f(MAC_MI_MODE, tp->mi_mode);
3282 udelay(80);
3283 }
3284
3285 tw32_f(MAC_MODE, tp->mac_mode);
3286 udelay(40);
3287
3288 if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
3289 /* Polled via timer. */
3290 tw32_f(MAC_EVENT, 0);
3291 } else {
3292 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3293 }
3294 udelay(40);
3295
3296 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
3297 current_link_up == 1 &&
3298 tp->link_config.active_speed == SPEED_1000 &&
3299 ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
3300 (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
3301 udelay(120);
3302 tw32_f(MAC_STATUS,
3303 (MAC_STATUS_SYNC_CHANGED |
3304 MAC_STATUS_CFG_CHANGED));
3305 udelay(40);
3306 tg3_write_mem(tp,
3307 NIC_SRAM_FIRMWARE_MBOX,
3308 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
3309 }
3310
5e7dfd0f
MC
3311 /* Prevent send BD corruption. */
3312 if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
3313 u16 oldlnkctl, newlnkctl;
3314
3315 pci_read_config_word(tp->pdev,
3316 tp->pcie_cap + PCI_EXP_LNKCTL,
3317 &oldlnkctl);
3318 if (tp->link_config.active_speed == SPEED_100 ||
3319 tp->link_config.active_speed == SPEED_10)
3320 newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
3321 else
3322 newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
3323 if (newlnkctl != oldlnkctl)
3324 pci_write_config_word(tp->pdev,
3325 tp->pcie_cap + PCI_EXP_LNKCTL,
3326 newlnkctl);
3327 }
3328
1da177e4
LT
3329 if (current_link_up != netif_carrier_ok(tp->dev)) {
3330 if (current_link_up)
3331 netif_carrier_on(tp->dev);
3332 else
3333 netif_carrier_off(tp->dev);
3334 tg3_link_report(tp);
3335 }
3336
3337 return 0;
3338}
3339
3340struct tg3_fiber_aneginfo {
3341 int state;
3342#define ANEG_STATE_UNKNOWN 0
3343#define ANEG_STATE_AN_ENABLE 1
3344#define ANEG_STATE_RESTART_INIT 2
3345#define ANEG_STATE_RESTART 3
3346#define ANEG_STATE_DISABLE_LINK_OK 4
3347#define ANEG_STATE_ABILITY_DETECT_INIT 5
3348#define ANEG_STATE_ABILITY_DETECT 6
3349#define ANEG_STATE_ACK_DETECT_INIT 7
3350#define ANEG_STATE_ACK_DETECT 8
3351#define ANEG_STATE_COMPLETE_ACK_INIT 9
3352#define ANEG_STATE_COMPLETE_ACK 10
3353#define ANEG_STATE_IDLE_DETECT_INIT 11
3354#define ANEG_STATE_IDLE_DETECT 12
3355#define ANEG_STATE_LINK_OK 13
3356#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
3357#define ANEG_STATE_NEXT_PAGE_WAIT 15
3358
3359 u32 flags;
3360#define MR_AN_ENABLE 0x00000001
3361#define MR_RESTART_AN 0x00000002
3362#define MR_AN_COMPLETE 0x00000004
3363#define MR_PAGE_RX 0x00000008
3364#define MR_NP_LOADED 0x00000010
3365#define MR_TOGGLE_TX 0x00000020
3366#define MR_LP_ADV_FULL_DUPLEX 0x00000040
3367#define MR_LP_ADV_HALF_DUPLEX 0x00000080
3368#define MR_LP_ADV_SYM_PAUSE 0x00000100
3369#define MR_LP_ADV_ASYM_PAUSE 0x00000200
3370#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
3371#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
3372#define MR_LP_ADV_NEXT_PAGE 0x00001000
3373#define MR_TOGGLE_RX 0x00002000
3374#define MR_NP_RX 0x00004000
3375
3376#define MR_LINK_OK 0x80000000
3377
3378 unsigned long link_time, cur_time;
3379
3380 u32 ability_match_cfg;
3381 int ability_match_count;
3382
3383 char ability_match, idle_match, ack_match;
3384
3385 u32 txconfig, rxconfig;
3386#define ANEG_CFG_NP 0x00000080
3387#define ANEG_CFG_ACK 0x00000040
3388#define ANEG_CFG_RF2 0x00000020
3389#define ANEG_CFG_RF1 0x00000010
3390#define ANEG_CFG_PS2 0x00000001
3391#define ANEG_CFG_PS1 0x00008000
3392#define ANEG_CFG_HD 0x00004000
3393#define ANEG_CFG_FD 0x00002000
3394#define ANEG_CFG_INVAL 0x00001f06
3395
3396};
3397#define ANEG_OK 0
3398#define ANEG_DONE 1
3399#define ANEG_TIMER_ENAB 2
3400#define ANEG_FAILED -1
3401
3402#define ANEG_STATE_SETTLE_TIME 10000
3403
3404static int tg3_fiber_aneg_smachine(struct tg3 *tp,
3405 struct tg3_fiber_aneginfo *ap)
3406{
5be73b47 3407 u16 flowctrl;
1da177e4
LT
3408 unsigned long delta;
3409 u32 rx_cfg_reg;
3410 int ret;
3411
3412 if (ap->state == ANEG_STATE_UNKNOWN) {
3413 ap->rxconfig = 0;
3414 ap->link_time = 0;
3415 ap->cur_time = 0;
3416 ap->ability_match_cfg = 0;
3417 ap->ability_match_count = 0;
3418 ap->ability_match = 0;
3419 ap->idle_match = 0;
3420 ap->ack_match = 0;
3421 }
3422 ap->cur_time++;
3423
3424 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
3425 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
3426
3427 if (rx_cfg_reg != ap->ability_match_cfg) {
3428 ap->ability_match_cfg = rx_cfg_reg;
3429 ap->ability_match = 0;
3430 ap->ability_match_count = 0;
3431 } else {
3432 if (++ap->ability_match_count > 1) {
3433 ap->ability_match = 1;
3434 ap->ability_match_cfg = rx_cfg_reg;
3435 }
3436 }
3437 if (rx_cfg_reg & ANEG_CFG_ACK)
3438 ap->ack_match = 1;
3439 else
3440 ap->ack_match = 0;
3441
3442 ap->idle_match = 0;
3443 } else {
3444 ap->idle_match = 1;
3445 ap->ability_match_cfg = 0;
3446 ap->ability_match_count = 0;
3447 ap->ability_match = 0;
3448 ap->ack_match = 0;
3449
3450 rx_cfg_reg = 0;
3451 }
3452
3453 ap->rxconfig = rx_cfg_reg;
3454 ret = ANEG_OK;
3455
33f401ae 3456 switch (ap->state) {
1da177e4
LT
3457 case ANEG_STATE_UNKNOWN:
3458 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
3459 ap->state = ANEG_STATE_AN_ENABLE;
3460
3461 /* fallthru */
3462 case ANEG_STATE_AN_ENABLE:
3463 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
3464 if (ap->flags & MR_AN_ENABLE) {
3465 ap->link_time = 0;
3466 ap->cur_time = 0;
3467 ap->ability_match_cfg = 0;
3468 ap->ability_match_count = 0;
3469 ap->ability_match = 0;
3470 ap->idle_match = 0;
3471 ap->ack_match = 0;
3472
3473 ap->state = ANEG_STATE_RESTART_INIT;
3474 } else {
3475 ap->state = ANEG_STATE_DISABLE_LINK_OK;
3476 }
3477 break;
3478
3479 case ANEG_STATE_RESTART_INIT:
3480 ap->link_time = ap->cur_time;
3481 ap->flags &= ~(MR_NP_LOADED);
3482 ap->txconfig = 0;
3483 tw32(MAC_TX_AUTO_NEG, 0);
3484 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3485 tw32_f(MAC_MODE, tp->mac_mode);
3486 udelay(40);
3487
3488 ret = ANEG_TIMER_ENAB;
3489 ap->state = ANEG_STATE_RESTART;
3490
3491 /* fallthru */
3492 case ANEG_STATE_RESTART:
3493 delta = ap->cur_time - ap->link_time;
859a5887 3494 if (delta > ANEG_STATE_SETTLE_TIME)
1da177e4 3495 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
859a5887 3496 else
1da177e4 3497 ret = ANEG_TIMER_ENAB;
1da177e4
LT
3498 break;
3499
3500 case ANEG_STATE_DISABLE_LINK_OK:
3501 ret = ANEG_DONE;
3502 break;
3503
3504 case ANEG_STATE_ABILITY_DETECT_INIT:
3505 ap->flags &= ~(MR_TOGGLE_TX);
5be73b47
MC
3506 ap->txconfig = ANEG_CFG_FD;
3507 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3508 if (flowctrl & ADVERTISE_1000XPAUSE)
3509 ap->txconfig |= ANEG_CFG_PS1;
3510 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3511 ap->txconfig |= ANEG_CFG_PS2;
1da177e4
LT
3512 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3513 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3514 tw32_f(MAC_MODE, tp->mac_mode);
3515 udelay(40);
3516
3517 ap->state = ANEG_STATE_ABILITY_DETECT;
3518 break;
3519
3520 case ANEG_STATE_ABILITY_DETECT:
859a5887 3521 if (ap->ability_match != 0 && ap->rxconfig != 0)
1da177e4 3522 ap->state = ANEG_STATE_ACK_DETECT_INIT;
1da177e4
LT
3523 break;
3524
3525 case ANEG_STATE_ACK_DETECT_INIT:
3526 ap->txconfig |= ANEG_CFG_ACK;
3527 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3528 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3529 tw32_f(MAC_MODE, tp->mac_mode);
3530 udelay(40);
3531
3532 ap->state = ANEG_STATE_ACK_DETECT;
3533
3534 /* fallthru */
3535 case ANEG_STATE_ACK_DETECT:
3536 if (ap->ack_match != 0) {
3537 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
3538 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
3539 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
3540 } else {
3541 ap->state = ANEG_STATE_AN_ENABLE;
3542 }
3543 } else if (ap->ability_match != 0 &&
3544 ap->rxconfig == 0) {
3545 ap->state = ANEG_STATE_AN_ENABLE;
3546 }
3547 break;
3548
3549 case ANEG_STATE_COMPLETE_ACK_INIT:
3550 if (ap->rxconfig & ANEG_CFG_INVAL) {
3551 ret = ANEG_FAILED;
3552 break;
3553 }
3554 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
3555 MR_LP_ADV_HALF_DUPLEX |
3556 MR_LP_ADV_SYM_PAUSE |
3557 MR_LP_ADV_ASYM_PAUSE |
3558 MR_LP_ADV_REMOTE_FAULT1 |
3559 MR_LP_ADV_REMOTE_FAULT2 |
3560 MR_LP_ADV_NEXT_PAGE |
3561 MR_TOGGLE_RX |
3562 MR_NP_RX);
3563 if (ap->rxconfig & ANEG_CFG_FD)
3564 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
3565 if (ap->rxconfig & ANEG_CFG_HD)
3566 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
3567 if (ap->rxconfig & ANEG_CFG_PS1)
3568 ap->flags |= MR_LP_ADV_SYM_PAUSE;
3569 if (ap->rxconfig & ANEG_CFG_PS2)
3570 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
3571 if (ap->rxconfig & ANEG_CFG_RF1)
3572 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
3573 if (ap->rxconfig & ANEG_CFG_RF2)
3574 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
3575 if (ap->rxconfig & ANEG_CFG_NP)
3576 ap->flags |= MR_LP_ADV_NEXT_PAGE;
3577
3578 ap->link_time = ap->cur_time;
3579
3580 ap->flags ^= (MR_TOGGLE_TX);
3581 if (ap->rxconfig & 0x0008)
3582 ap->flags |= MR_TOGGLE_RX;
3583 if (ap->rxconfig & ANEG_CFG_NP)
3584 ap->flags |= MR_NP_RX;
3585 ap->flags |= MR_PAGE_RX;
3586
3587 ap->state = ANEG_STATE_COMPLETE_ACK;
3588 ret = ANEG_TIMER_ENAB;
3589 break;
3590
3591 case ANEG_STATE_COMPLETE_ACK:
3592 if (ap->ability_match != 0 &&
3593 ap->rxconfig == 0) {
3594 ap->state = ANEG_STATE_AN_ENABLE;
3595 break;
3596 }
3597 delta = ap->cur_time - ap->link_time;
3598 if (delta > ANEG_STATE_SETTLE_TIME) {
3599 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
3600 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3601 } else {
3602 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
3603 !(ap->flags & MR_NP_RX)) {
3604 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3605 } else {
3606 ret = ANEG_FAILED;
3607 }
3608 }
3609 }
3610 break;
3611
3612 case ANEG_STATE_IDLE_DETECT_INIT:
3613 ap->link_time = ap->cur_time;
3614 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3615 tw32_f(MAC_MODE, tp->mac_mode);
3616 udelay(40);
3617
3618 ap->state = ANEG_STATE_IDLE_DETECT;
3619 ret = ANEG_TIMER_ENAB;
3620 break;
3621
3622 case ANEG_STATE_IDLE_DETECT:
3623 if (ap->ability_match != 0 &&
3624 ap->rxconfig == 0) {
3625 ap->state = ANEG_STATE_AN_ENABLE;
3626 break;
3627 }
3628 delta = ap->cur_time - ap->link_time;
3629 if (delta > ANEG_STATE_SETTLE_TIME) {
3630 /* XXX another gem from the Broadcom driver :( */
3631 ap->state = ANEG_STATE_LINK_OK;
3632 }
3633 break;
3634
3635 case ANEG_STATE_LINK_OK:
3636 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
3637 ret = ANEG_DONE;
3638 break;
3639
3640 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
3641 /* ??? unimplemented */
3642 break;
3643
3644 case ANEG_STATE_NEXT_PAGE_WAIT:
3645 /* ??? unimplemented */
3646 break;
3647
3648 default:
3649 ret = ANEG_FAILED;
3650 break;
855e1111 3651 }
1da177e4
LT
3652
3653 return ret;
3654}
3655
5be73b47 3656static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
1da177e4
LT
3657{
3658 int res = 0;
3659 struct tg3_fiber_aneginfo aninfo;
3660 int status = ANEG_FAILED;
3661 unsigned int tick;
3662 u32 tmp;
3663
3664 tw32_f(MAC_TX_AUTO_NEG, 0);
3665
3666 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
3667 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
3668 udelay(40);
3669
3670 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
3671 udelay(40);
3672
3673 memset(&aninfo, 0, sizeof(aninfo));
3674 aninfo.flags |= MR_AN_ENABLE;
3675 aninfo.state = ANEG_STATE_UNKNOWN;
3676 aninfo.cur_time = 0;
3677 tick = 0;
3678 while (++tick < 195000) {
3679 status = tg3_fiber_aneg_smachine(tp, &aninfo);
3680 if (status == ANEG_DONE || status == ANEG_FAILED)
3681 break;
3682
3683 udelay(1);
3684 }
3685
3686 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3687 tw32_f(MAC_MODE, tp->mac_mode);
3688 udelay(40);
3689
5be73b47
MC
3690 *txflags = aninfo.txconfig;
3691 *rxflags = aninfo.flags;
1da177e4
LT
3692
3693 if (status == ANEG_DONE &&
3694 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
3695 MR_LP_ADV_FULL_DUPLEX)))
3696 res = 1;
3697
3698 return res;
3699}
3700
3701static void tg3_init_bcm8002(struct tg3 *tp)
3702{
3703 u32 mac_status = tr32(MAC_STATUS);
3704 int i;
3705
3706 /* Reset when initting first time or we have a link. */
3707 if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
3708 !(mac_status & MAC_STATUS_PCS_SYNCED))
3709 return;
3710
3711 /* Set PLL lock range. */
3712 tg3_writephy(tp, 0x16, 0x8007);
3713
3714 /* SW reset */
3715 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
3716
3717 /* Wait for reset to complete. */
3718 /* XXX schedule_timeout() ... */
3719 for (i = 0; i < 500; i++)
3720 udelay(10);
3721
3722 /* Config mode; select PMA/Ch 1 regs. */
3723 tg3_writephy(tp, 0x10, 0x8411);
3724
3725 /* Enable auto-lock and comdet, select txclk for tx. */
3726 tg3_writephy(tp, 0x11, 0x0a10);
3727
3728 tg3_writephy(tp, 0x18, 0x00a0);
3729 tg3_writephy(tp, 0x16, 0x41ff);
3730
3731 /* Assert and deassert POR. */
3732 tg3_writephy(tp, 0x13, 0x0400);
3733 udelay(40);
3734 tg3_writephy(tp, 0x13, 0x0000);
3735
3736 tg3_writephy(tp, 0x11, 0x0a50);
3737 udelay(40);
3738 tg3_writephy(tp, 0x11, 0x0a10);
3739
3740 /* Wait for signal to stabilize */
3741 /* XXX schedule_timeout() ... */
3742 for (i = 0; i < 15000; i++)
3743 udelay(10);
3744
3745 /* Deselect the channel register so we can read the PHYID
3746 * later.
3747 */
3748 tg3_writephy(tp, 0x10, 0x8011);
3749}
3750
3751static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
3752{
82cd3d11 3753 u16 flowctrl;
1da177e4
LT
3754 u32 sg_dig_ctrl, sg_dig_status;
3755 u32 serdes_cfg, expected_sg_dig_ctrl;
3756 int workaround, port_a;
3757 int current_link_up;
3758
3759 serdes_cfg = 0;
3760 expected_sg_dig_ctrl = 0;
3761 workaround = 0;
3762 port_a = 1;
3763 current_link_up = 0;
3764
3765 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
3766 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
3767 workaround = 1;
3768 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
3769 port_a = 0;
3770
3771 /* preserve bits 0-11,13,14 for signal pre-emphasis */
3772 /* preserve bits 20-23 for voltage regulator */
3773 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
3774 }
3775
3776 sg_dig_ctrl = tr32(SG_DIG_CTRL);
3777
3778 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
c98f6e3b 3779 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
1da177e4
LT
3780 if (workaround) {
3781 u32 val = serdes_cfg;
3782
3783 if (port_a)
3784 val |= 0xc010000;
3785 else
3786 val |= 0x4010000;
3787 tw32_f(MAC_SERDES_CFG, val);
3788 }
c98f6e3b
MC
3789
3790 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
3791 }
3792 if (mac_status & MAC_STATUS_PCS_SYNCED) {
3793 tg3_setup_flow_control(tp, 0, 0);
3794 current_link_up = 1;
3795 }
3796 goto out;
3797 }
3798
3799 /* Want auto-negotiation. */
c98f6e3b 3800 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
1da177e4 3801
82cd3d11
MC
3802 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3803 if (flowctrl & ADVERTISE_1000XPAUSE)
3804 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
3805 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3806 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
1da177e4
LT
3807
3808 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
3d3ebe74
MC
3809 if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
3810 tp->serdes_counter &&
3811 ((mac_status & (MAC_STATUS_PCS_SYNCED |
3812 MAC_STATUS_RCVD_CFG)) ==
3813 MAC_STATUS_PCS_SYNCED)) {
3814 tp->serdes_counter--;
3815 current_link_up = 1;
3816 goto out;
3817 }
3818restart_autoneg:
1da177e4
LT
3819 if (workaround)
3820 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
c98f6e3b 3821 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
1da177e4
LT
3822 udelay(5);
3823 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
3824
3d3ebe74
MC
3825 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
3826 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
1da177e4
LT
3827 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
3828 MAC_STATUS_SIGNAL_DET)) {
3d3ebe74 3829 sg_dig_status = tr32(SG_DIG_STATUS);
1da177e4
LT
3830 mac_status = tr32(MAC_STATUS);
3831
c98f6e3b 3832 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
1da177e4 3833 (mac_status & MAC_STATUS_PCS_SYNCED)) {
82cd3d11
MC
3834 u32 local_adv = 0, remote_adv = 0;
3835
3836 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
3837 local_adv |= ADVERTISE_1000XPAUSE;
3838 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
3839 local_adv |= ADVERTISE_1000XPSE_ASYM;
1da177e4 3840
c98f6e3b 3841 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
82cd3d11 3842 remote_adv |= LPA_1000XPAUSE;
c98f6e3b 3843 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
82cd3d11 3844 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
3845
3846 tg3_setup_flow_control(tp, local_adv, remote_adv);
3847 current_link_up = 1;
3d3ebe74
MC
3848 tp->serdes_counter = 0;
3849 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
c98f6e3b 3850 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
3d3ebe74
MC
3851 if (tp->serdes_counter)
3852 tp->serdes_counter--;
1da177e4
LT
3853 else {
3854 if (workaround) {
3855 u32 val = serdes_cfg;
3856
3857 if (port_a)
3858 val |= 0xc010000;
3859 else
3860 val |= 0x4010000;
3861
3862 tw32_f(MAC_SERDES_CFG, val);
3863 }
3864
c98f6e3b 3865 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
3866 udelay(40);
3867
3868 /* Link parallel detection - link is up */
3869 /* only if we have PCS_SYNC and not */
3870 /* receiving config code words */
3871 mac_status = tr32(MAC_STATUS);
3872 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
3873 !(mac_status & MAC_STATUS_RCVD_CFG)) {
3874 tg3_setup_flow_control(tp, 0, 0);
3875 current_link_up = 1;
3d3ebe74
MC
3876 tp->tg3_flags2 |=
3877 TG3_FLG2_PARALLEL_DETECT;
3878 tp->serdes_counter =
3879 SERDES_PARALLEL_DET_TIMEOUT;
3880 } else
3881 goto restart_autoneg;
1da177e4
LT
3882 }
3883 }
3d3ebe74
MC
3884 } else {
3885 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
3886 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
1da177e4
LT
3887 }
3888
3889out:
3890 return current_link_up;
3891}
3892
3893static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
3894{
3895 int current_link_up = 0;
3896
5cf64b8a 3897 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
1da177e4 3898 goto out;
1da177e4
LT
3899
3900 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5be73b47 3901 u32 txflags, rxflags;
1da177e4 3902 int i;
6aa20a22 3903
5be73b47
MC
3904 if (fiber_autoneg(tp, &txflags, &rxflags)) {
3905 u32 local_adv = 0, remote_adv = 0;
1da177e4 3906
5be73b47
MC
3907 if (txflags & ANEG_CFG_PS1)
3908 local_adv |= ADVERTISE_1000XPAUSE;
3909 if (txflags & ANEG_CFG_PS2)
3910 local_adv |= ADVERTISE_1000XPSE_ASYM;
3911
3912 if (rxflags & MR_LP_ADV_SYM_PAUSE)
3913 remote_adv |= LPA_1000XPAUSE;
3914 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
3915 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
3916
3917 tg3_setup_flow_control(tp, local_adv, remote_adv);
3918
1da177e4
LT
3919 current_link_up = 1;
3920 }
3921 for (i = 0; i < 30; i++) {
3922 udelay(20);
3923 tw32_f(MAC_STATUS,
3924 (MAC_STATUS_SYNC_CHANGED |
3925 MAC_STATUS_CFG_CHANGED));
3926 udelay(40);
3927 if ((tr32(MAC_STATUS) &
3928 (MAC_STATUS_SYNC_CHANGED |
3929 MAC_STATUS_CFG_CHANGED)) == 0)
3930 break;
3931 }
3932
3933 mac_status = tr32(MAC_STATUS);
3934 if (current_link_up == 0 &&
3935 (mac_status & MAC_STATUS_PCS_SYNCED) &&
3936 !(mac_status & MAC_STATUS_RCVD_CFG))
3937 current_link_up = 1;
3938 } else {
5be73b47
MC
3939 tg3_setup_flow_control(tp, 0, 0);
3940
1da177e4
LT
3941 /* Forcing 1000FD link up. */
3942 current_link_up = 1;
1da177e4
LT
3943
3944 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
3945 udelay(40);
e8f3f6ca
MC
3946
3947 tw32_f(MAC_MODE, tp->mac_mode);
3948 udelay(40);
1da177e4
LT
3949 }
3950
3951out:
3952 return current_link_up;
3953}
3954
3955static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
3956{
3957 u32 orig_pause_cfg;
3958 u16 orig_active_speed;
3959 u8 orig_active_duplex;
3960 u32 mac_status;
3961 int current_link_up;
3962 int i;
3963
8d018621 3964 orig_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
3965 orig_active_speed = tp->link_config.active_speed;
3966 orig_active_duplex = tp->link_config.active_duplex;
3967
3968 if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
3969 netif_carrier_ok(tp->dev) &&
3970 (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
3971 mac_status = tr32(MAC_STATUS);
3972 mac_status &= (MAC_STATUS_PCS_SYNCED |
3973 MAC_STATUS_SIGNAL_DET |
3974 MAC_STATUS_CFG_CHANGED |
3975 MAC_STATUS_RCVD_CFG);
3976 if (mac_status == (MAC_STATUS_PCS_SYNCED |
3977 MAC_STATUS_SIGNAL_DET)) {
3978 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
3979 MAC_STATUS_CFG_CHANGED));
3980 return 0;
3981 }
3982 }
3983
3984 tw32_f(MAC_TX_AUTO_NEG, 0);
3985
3986 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
3987 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
3988 tw32_f(MAC_MODE, tp->mac_mode);
3989 udelay(40);
3990
79eb6904 3991 if (tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
3992 tg3_init_bcm8002(tp);
3993
3994 /* Enable link change event even when serdes polling. */
3995 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3996 udelay(40);
3997
3998 current_link_up = 0;
3999 mac_status = tr32(MAC_STATUS);
4000
4001 if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
4002 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
4003 else
4004 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
4005
898a56f8 4006 tp->napi[0].hw_status->status =
1da177e4 4007 (SD_STATUS_UPDATED |
898a56f8 4008 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
1da177e4
LT
4009
4010 for (i = 0; i < 100; i++) {
4011 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4012 MAC_STATUS_CFG_CHANGED));
4013 udelay(5);
4014 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
3d3ebe74
MC
4015 MAC_STATUS_CFG_CHANGED |
4016 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
1da177e4
LT
4017 break;
4018 }
4019
4020 mac_status = tr32(MAC_STATUS);
4021 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
4022 current_link_up = 0;
3d3ebe74
MC
4023 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
4024 tp->serdes_counter == 0) {
1da177e4
LT
4025 tw32_f(MAC_MODE, (tp->mac_mode |
4026 MAC_MODE_SEND_CONFIGS));
4027 udelay(1);
4028 tw32_f(MAC_MODE, tp->mac_mode);
4029 }
4030 }
4031
4032 if (current_link_up == 1) {
4033 tp->link_config.active_speed = SPEED_1000;
4034 tp->link_config.active_duplex = DUPLEX_FULL;
4035 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4036 LED_CTRL_LNKLED_OVERRIDE |
4037 LED_CTRL_1000MBPS_ON));
4038 } else {
4039 tp->link_config.active_speed = SPEED_INVALID;
4040 tp->link_config.active_duplex = DUPLEX_INVALID;
4041 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4042 LED_CTRL_LNKLED_OVERRIDE |
4043 LED_CTRL_TRAFFIC_OVERRIDE));
4044 }
4045
4046 if (current_link_up != netif_carrier_ok(tp->dev)) {
4047 if (current_link_up)
4048 netif_carrier_on(tp->dev);
4049 else
4050 netif_carrier_off(tp->dev);
4051 tg3_link_report(tp);
4052 } else {
8d018621 4053 u32 now_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4054 if (orig_pause_cfg != now_pause_cfg ||
4055 orig_active_speed != tp->link_config.active_speed ||
4056 orig_active_duplex != tp->link_config.active_duplex)
4057 tg3_link_report(tp);
4058 }
4059
4060 return 0;
4061}
4062
747e8f8b
MC
4063static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
4064{
4065 int current_link_up, err = 0;
4066 u32 bmsr, bmcr;
4067 u16 current_speed;
4068 u8 current_duplex;
ef167e27 4069 u32 local_adv, remote_adv;
747e8f8b
MC
4070
4071 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4072 tw32_f(MAC_MODE, tp->mac_mode);
4073 udelay(40);
4074
4075 tw32(MAC_EVENT, 0);
4076
4077 tw32_f(MAC_STATUS,
4078 (MAC_STATUS_SYNC_CHANGED |
4079 MAC_STATUS_CFG_CHANGED |
4080 MAC_STATUS_MI_COMPLETION |
4081 MAC_STATUS_LNKSTATE_CHANGED));
4082 udelay(40);
4083
4084 if (force_reset)
4085 tg3_phy_reset(tp);
4086
4087 current_link_up = 0;
4088 current_speed = SPEED_INVALID;
4089 current_duplex = DUPLEX_INVALID;
4090
4091 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4092 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4093 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
4094 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4095 bmsr |= BMSR_LSTATUS;
4096 else
4097 bmsr &= ~BMSR_LSTATUS;
4098 }
747e8f8b
MC
4099
4100 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
4101
4102 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
2bd3ed04 4103 (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
747e8f8b
MC
4104 /* do nothing, just check for link up at the end */
4105 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
4106 u32 adv, new_adv;
4107
4108 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4109 new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
4110 ADVERTISE_1000XPAUSE |
4111 ADVERTISE_1000XPSE_ASYM |
4112 ADVERTISE_SLCT);
4113
ba4d07a8 4114 new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
747e8f8b
MC
4115
4116 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
4117 new_adv |= ADVERTISE_1000XHALF;
4118 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
4119 new_adv |= ADVERTISE_1000XFULL;
4120
4121 if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
4122 tg3_writephy(tp, MII_ADVERTISE, new_adv);
4123 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
4124 tg3_writephy(tp, MII_BMCR, bmcr);
4125
4126 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3d3ebe74 4127 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
747e8f8b
MC
4128 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
4129
4130 return err;
4131 }
4132 } else {
4133 u32 new_bmcr;
4134
4135 bmcr &= ~BMCR_SPEED1000;
4136 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
4137
4138 if (tp->link_config.duplex == DUPLEX_FULL)
4139 new_bmcr |= BMCR_FULLDPLX;
4140
4141 if (new_bmcr != bmcr) {
4142 /* BMCR_SPEED1000 is a reserved bit that needs
4143 * to be set on write.
4144 */
4145 new_bmcr |= BMCR_SPEED1000;
4146
4147 /* Force a linkdown */
4148 if (netif_carrier_ok(tp->dev)) {
4149 u32 adv;
4150
4151 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4152 adv &= ~(ADVERTISE_1000XFULL |
4153 ADVERTISE_1000XHALF |
4154 ADVERTISE_SLCT);
4155 tg3_writephy(tp, MII_ADVERTISE, adv);
4156 tg3_writephy(tp, MII_BMCR, bmcr |
4157 BMCR_ANRESTART |
4158 BMCR_ANENABLE);
4159 udelay(10);
4160 netif_carrier_off(tp->dev);
4161 }
4162 tg3_writephy(tp, MII_BMCR, new_bmcr);
4163 bmcr = new_bmcr;
4164 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4165 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4166 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
4167 ASIC_REV_5714) {
4168 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4169 bmsr |= BMSR_LSTATUS;
4170 else
4171 bmsr &= ~BMSR_LSTATUS;
4172 }
747e8f8b
MC
4173 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
4174 }
4175 }
4176
4177 if (bmsr & BMSR_LSTATUS) {
4178 current_speed = SPEED_1000;
4179 current_link_up = 1;
4180 if (bmcr & BMCR_FULLDPLX)
4181 current_duplex = DUPLEX_FULL;
4182 else
4183 current_duplex = DUPLEX_HALF;
4184
ef167e27
MC
4185 local_adv = 0;
4186 remote_adv = 0;
4187
747e8f8b 4188 if (bmcr & BMCR_ANENABLE) {
ef167e27 4189 u32 common;
747e8f8b
MC
4190
4191 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
4192 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
4193 common = local_adv & remote_adv;
4194 if (common & (ADVERTISE_1000XHALF |
4195 ADVERTISE_1000XFULL)) {
4196 if (common & ADVERTISE_1000XFULL)
4197 current_duplex = DUPLEX_FULL;
4198 else
4199 current_duplex = DUPLEX_HALF;
57d8b880
MC
4200 } else if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
4201 /* Link is up via parallel detect */
859a5887 4202 } else {
747e8f8b 4203 current_link_up = 0;
859a5887 4204 }
747e8f8b
MC
4205 }
4206 }
4207
ef167e27
MC
4208 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
4209 tg3_setup_flow_control(tp, local_adv, remote_adv);
4210
747e8f8b
MC
4211 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4212 if (tp->link_config.active_duplex == DUPLEX_HALF)
4213 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4214
4215 tw32_f(MAC_MODE, tp->mac_mode);
4216 udelay(40);
4217
4218 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4219
4220 tp->link_config.active_speed = current_speed;
4221 tp->link_config.active_duplex = current_duplex;
4222
4223 if (current_link_up != netif_carrier_ok(tp->dev)) {
4224 if (current_link_up)
4225 netif_carrier_on(tp->dev);
4226 else {
4227 netif_carrier_off(tp->dev);
4228 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
4229 }
4230 tg3_link_report(tp);
4231 }
4232 return err;
4233}
4234
4235static void tg3_serdes_parallel_detect(struct tg3 *tp)
4236{
3d3ebe74 4237 if (tp->serdes_counter) {
747e8f8b 4238 /* Give autoneg time to complete. */
3d3ebe74 4239 tp->serdes_counter--;
747e8f8b
MC
4240 return;
4241 }
c6cdf436 4242
747e8f8b
MC
4243 if (!netif_carrier_ok(tp->dev) &&
4244 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
4245 u32 bmcr;
4246
4247 tg3_readphy(tp, MII_BMCR, &bmcr);
4248 if (bmcr & BMCR_ANENABLE) {
4249 u32 phy1, phy2;
4250
4251 /* Select shadow register 0x1f */
4252 tg3_writephy(tp, 0x1c, 0x7c00);
4253 tg3_readphy(tp, 0x1c, &phy1);
4254
4255 /* Select expansion interrupt status register */
4256 tg3_writephy(tp, 0x17, 0x0f01);
4257 tg3_readphy(tp, 0x15, &phy2);
4258 tg3_readphy(tp, 0x15, &phy2);
4259
4260 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
4261 /* We have signal detect and not receiving
4262 * config code words, link is up by parallel
4263 * detection.
4264 */
4265
4266 bmcr &= ~BMCR_ANENABLE;
4267 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
4268 tg3_writephy(tp, MII_BMCR, bmcr);
4269 tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
4270 }
4271 }
859a5887
MC
4272 } else if (netif_carrier_ok(tp->dev) &&
4273 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
4274 (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
747e8f8b
MC
4275 u32 phy2;
4276
4277 /* Select expansion interrupt status register */
4278 tg3_writephy(tp, 0x17, 0x0f01);
4279 tg3_readphy(tp, 0x15, &phy2);
4280 if (phy2 & 0x20) {
4281 u32 bmcr;
4282
4283 /* Config code words received, turn on autoneg. */
4284 tg3_readphy(tp, MII_BMCR, &bmcr);
4285 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
4286
4287 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
4288
4289 }
4290 }
4291}
4292
1da177e4
LT
4293static int tg3_setup_phy(struct tg3 *tp, int force_reset)
4294{
4295 int err;
4296
859a5887 4297 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
1da177e4 4298 err = tg3_setup_fiber_phy(tp, force_reset);
859a5887 4299 else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
747e8f8b 4300 err = tg3_setup_fiber_mii_phy(tp, force_reset);
859a5887 4301 else
1da177e4 4302 err = tg3_setup_copper_phy(tp, force_reset);
1da177e4 4303
bcb37f6c 4304 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
aa6c91fe
MC
4305 u32 val, scale;
4306
4307 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
4308 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
4309 scale = 65;
4310 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
4311 scale = 6;
4312 else
4313 scale = 12;
4314
4315 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
4316 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
4317 tw32(GRC_MISC_CFG, val);
4318 }
4319
1da177e4
LT
4320 if (tp->link_config.active_speed == SPEED_1000 &&
4321 tp->link_config.active_duplex == DUPLEX_HALF)
4322 tw32(MAC_TX_LENGTHS,
4323 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
4324 (6 << TX_LENGTHS_IPG_SHIFT) |
4325 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
4326 else
4327 tw32(MAC_TX_LENGTHS,
4328 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
4329 (6 << TX_LENGTHS_IPG_SHIFT) |
4330 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
4331
4332 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
4333 if (netif_carrier_ok(tp->dev)) {
4334 tw32(HOSTCC_STAT_COAL_TICKS,
15f9850d 4335 tp->coal.stats_block_coalesce_usecs);
1da177e4
LT
4336 } else {
4337 tw32(HOSTCC_STAT_COAL_TICKS, 0);
4338 }
4339 }
4340
8ed5d97e
MC
4341 if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
4342 u32 val = tr32(PCIE_PWR_MGMT_THRESH);
4343 if (!netif_carrier_ok(tp->dev))
4344 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
4345 tp->pwrmgmt_thresh;
4346 else
4347 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
4348 tw32(PCIE_PWR_MGMT_THRESH, val);
4349 }
4350
1da177e4
LT
4351 return err;
4352}
4353
df3e6548
MC
4354/* This is called whenever we suspect that the system chipset is re-
4355 * ordering the sequence of MMIO to the tx send mailbox. The symptom
4356 * is bogus tx completions. We try to recover by setting the
4357 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
4358 * in the workqueue.
4359 */
4360static void tg3_tx_recover(struct tg3 *tp)
4361{
4362 BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
4363 tp->write32_tx_mbox == tg3_write_indirect_mbox);
4364
5129c3a3
MC
4365 netdev_warn(tp->dev,
4366 "The system may be re-ordering memory-mapped I/O "
4367 "cycles to the network device, attempting to recover. "
4368 "Please report the problem to the driver maintainer "
4369 "and include system chipset information.\n");
df3e6548
MC
4370
4371 spin_lock(&tp->lock);
df3e6548 4372 tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
df3e6548
MC
4373 spin_unlock(&tp->lock);
4374}
4375
f3f3f27e 4376static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
1b2a7205 4377{
f65aac16
MC
4378 /* Tell compiler to fetch tx indices from memory. */
4379 barrier();
f3f3f27e
MC
4380 return tnapi->tx_pending -
4381 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
1b2a7205
MC
4382}
4383
1da177e4
LT
4384/* Tigon3 never reports partial packet sends. So we do not
4385 * need special logic to handle SKBs that have not had all
4386 * of their frags sent yet, like SunGEM does.
4387 */
17375d25 4388static void tg3_tx(struct tg3_napi *tnapi)
1da177e4 4389{
17375d25 4390 struct tg3 *tp = tnapi->tp;
898a56f8 4391 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
f3f3f27e 4392 u32 sw_idx = tnapi->tx_cons;
fe5f5787
MC
4393 struct netdev_queue *txq;
4394 int index = tnapi - tp->napi;
4395
19cfaecc 4396 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
fe5f5787
MC
4397 index--;
4398
4399 txq = netdev_get_tx_queue(tp->dev, index);
1da177e4
LT
4400
4401 while (sw_idx != hw_idx) {
f4188d8a 4402 struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
1da177e4 4403 struct sk_buff *skb = ri->skb;
df3e6548
MC
4404 int i, tx_bug = 0;
4405
4406 if (unlikely(skb == NULL)) {
4407 tg3_tx_recover(tp);
4408 return;
4409 }
1da177e4 4410
f4188d8a 4411 pci_unmap_single(tp->pdev,
4e5e4f0d 4412 dma_unmap_addr(ri, mapping),
f4188d8a
AD
4413 skb_headlen(skb),
4414 PCI_DMA_TODEVICE);
1da177e4
LT
4415
4416 ri->skb = NULL;
4417
4418 sw_idx = NEXT_TX(sw_idx);
4419
4420 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
f3f3f27e 4421 ri = &tnapi->tx_buffers[sw_idx];
df3e6548
MC
4422 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
4423 tx_bug = 1;
f4188d8a
AD
4424
4425 pci_unmap_page(tp->pdev,
4e5e4f0d 4426 dma_unmap_addr(ri, mapping),
f4188d8a
AD
4427 skb_shinfo(skb)->frags[i].size,
4428 PCI_DMA_TODEVICE);
1da177e4
LT
4429 sw_idx = NEXT_TX(sw_idx);
4430 }
4431
f47c11ee 4432 dev_kfree_skb(skb);
df3e6548
MC
4433
4434 if (unlikely(tx_bug)) {
4435 tg3_tx_recover(tp);
4436 return;
4437 }
1da177e4
LT
4438 }
4439
f3f3f27e 4440 tnapi->tx_cons = sw_idx;
1da177e4 4441
1b2a7205
MC
4442 /* Need to make the tx_cons update visible to tg3_start_xmit()
4443 * before checking for netif_queue_stopped(). Without the
4444 * memory barrier, there is a small possibility that tg3_start_xmit()
4445 * will miss it and cause the queue to be stopped forever.
4446 */
4447 smp_mb();
4448
fe5f5787 4449 if (unlikely(netif_tx_queue_stopped(txq) &&
f3f3f27e 4450 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
fe5f5787
MC
4451 __netif_tx_lock(txq, smp_processor_id());
4452 if (netif_tx_queue_stopped(txq) &&
f3f3f27e 4453 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
fe5f5787
MC
4454 netif_tx_wake_queue(txq);
4455 __netif_tx_unlock(txq);
51b91468 4456 }
1da177e4
LT
4457}
4458
2b2cdb65
MC
4459static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
4460{
4461 if (!ri->skb)
4462 return;
4463
4e5e4f0d 4464 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
2b2cdb65
MC
4465 map_sz, PCI_DMA_FROMDEVICE);
4466 dev_kfree_skb_any(ri->skb);
4467 ri->skb = NULL;
4468}
4469
1da177e4
LT
4470/* Returns size of skb allocated or < 0 on error.
4471 *
4472 * We only need to fill in the address because the other members
4473 * of the RX descriptor are invariant, see tg3_init_rings.
4474 *
4475 * Note the purposeful assymetry of cpu vs. chip accesses. For
4476 * posting buffers we only dirty the first cache line of the RX
4477 * descriptor (containing the address). Whereas for the RX status
4478 * buffers the cpu only reads the last cacheline of the RX descriptor
4479 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
4480 */
86b21e59 4481static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
a3896167 4482 u32 opaque_key, u32 dest_idx_unmasked)
1da177e4
LT
4483{
4484 struct tg3_rx_buffer_desc *desc;
4485 struct ring_info *map, *src_map;
4486 struct sk_buff *skb;
4487 dma_addr_t mapping;
4488 int skb_size, dest_idx;
4489
4490 src_map = NULL;
4491 switch (opaque_key) {
4492 case RXD_OPAQUE_RING_STD:
4493 dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
21f581a5
MC
4494 desc = &tpr->rx_std[dest_idx];
4495 map = &tpr->rx_std_buffers[dest_idx];
287be12e 4496 skb_size = tp->rx_pkt_map_sz;
1da177e4
LT
4497 break;
4498
4499 case RXD_OPAQUE_RING_JUMBO:
4500 dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
79ed5ac7 4501 desc = &tpr->rx_jmb[dest_idx].std;
21f581a5 4502 map = &tpr->rx_jmb_buffers[dest_idx];
287be12e 4503 skb_size = TG3_RX_JMB_MAP_SZ;
1da177e4
LT
4504 break;
4505
4506 default:
4507 return -EINVAL;
855e1111 4508 }
1da177e4
LT
4509
4510 /* Do not overwrite any of the map or rp information
4511 * until we are sure we can commit to a new buffer.
4512 *
4513 * Callers depend upon this behavior and assume that
4514 * we leave everything unchanged if we fail.
4515 */
287be12e 4516 skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
1da177e4
LT
4517 if (skb == NULL)
4518 return -ENOMEM;
4519
1da177e4
LT
4520 skb_reserve(skb, tp->rx_offset);
4521
287be12e 4522 mapping = pci_map_single(tp->pdev, skb->data, skb_size,
1da177e4 4523 PCI_DMA_FROMDEVICE);
a21771dd
MC
4524 if (pci_dma_mapping_error(tp->pdev, mapping)) {
4525 dev_kfree_skb(skb);
4526 return -EIO;
4527 }
1da177e4
LT
4528
4529 map->skb = skb;
4e5e4f0d 4530 dma_unmap_addr_set(map, mapping, mapping);
1da177e4 4531
1da177e4
LT
4532 desc->addr_hi = ((u64)mapping >> 32);
4533 desc->addr_lo = ((u64)mapping & 0xffffffff);
4534
4535 return skb_size;
4536}
4537
4538/* We only need to move over in the address because the other
4539 * members of the RX descriptor are invariant. See notes above
4540 * tg3_alloc_rx_skb for full details.
4541 */
a3896167
MC
4542static void tg3_recycle_rx(struct tg3_napi *tnapi,
4543 struct tg3_rx_prodring_set *dpr,
4544 u32 opaque_key, int src_idx,
4545 u32 dest_idx_unmasked)
1da177e4 4546{
17375d25 4547 struct tg3 *tp = tnapi->tp;
1da177e4
LT
4548 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
4549 struct ring_info *src_map, *dest_map;
a3896167 4550 struct tg3_rx_prodring_set *spr = &tp->prodring[0];
c6cdf436 4551 int dest_idx;
1da177e4
LT
4552
4553 switch (opaque_key) {
4554 case RXD_OPAQUE_RING_STD:
4555 dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
a3896167
MC
4556 dest_desc = &dpr->rx_std[dest_idx];
4557 dest_map = &dpr->rx_std_buffers[dest_idx];
4558 src_desc = &spr->rx_std[src_idx];
4559 src_map = &spr->rx_std_buffers[src_idx];
1da177e4
LT
4560 break;
4561
4562 case RXD_OPAQUE_RING_JUMBO:
4563 dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
a3896167
MC
4564 dest_desc = &dpr->rx_jmb[dest_idx].std;
4565 dest_map = &dpr->rx_jmb_buffers[dest_idx];
4566 src_desc = &spr->rx_jmb[src_idx].std;
4567 src_map = &spr->rx_jmb_buffers[src_idx];
1da177e4
LT
4568 break;
4569
4570 default:
4571 return;
855e1111 4572 }
1da177e4
LT
4573
4574 dest_map->skb = src_map->skb;
4e5e4f0d
FT
4575 dma_unmap_addr_set(dest_map, mapping,
4576 dma_unmap_addr(src_map, mapping));
1da177e4
LT
4577 dest_desc->addr_hi = src_desc->addr_hi;
4578 dest_desc->addr_lo = src_desc->addr_lo;
e92967bf
MC
4579
4580 /* Ensure that the update to the skb happens after the physical
4581 * addresses have been transferred to the new BD location.
4582 */
4583 smp_wmb();
4584
1da177e4
LT
4585 src_map->skb = NULL;
4586}
4587
1da177e4
LT
4588/* The RX ring scheme is composed of multiple rings which post fresh
4589 * buffers to the chip, and one special ring the chip uses to report
4590 * status back to the host.
4591 *
4592 * The special ring reports the status of received packets to the
4593 * host. The chip does not write into the original descriptor the
4594 * RX buffer was obtained from. The chip simply takes the original
4595 * descriptor as provided by the host, updates the status and length
4596 * field, then writes this into the next status ring entry.
4597 *
4598 * Each ring the host uses to post buffers to the chip is described
4599 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
4600 * it is first placed into the on-chip ram. When the packet's length
4601 * is known, it walks down the TG3_BDINFO entries to select the ring.
4602 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
4603 * which is within the range of the new packet's length is chosen.
4604 *
4605 * The "separate ring for rx status" scheme may sound queer, but it makes
4606 * sense from a cache coherency perspective. If only the host writes
4607 * to the buffer post rings, and only the chip writes to the rx status
4608 * rings, then cache lines never move beyond shared-modified state.
4609 * If both the host and chip were to write into the same ring, cache line
4610 * eviction could occur since both entities want it in an exclusive state.
4611 */
17375d25 4612static int tg3_rx(struct tg3_napi *tnapi, int budget)
1da177e4 4613{
17375d25 4614 struct tg3 *tp = tnapi->tp;
f92905de 4615 u32 work_mask, rx_std_posted = 0;
4361935a 4616 u32 std_prod_idx, jmb_prod_idx;
72334482 4617 u32 sw_idx = tnapi->rx_rcb_ptr;
483ba50b 4618 u16 hw_idx;
1da177e4 4619 int received;
b196c7e4 4620 struct tg3_rx_prodring_set *tpr = tnapi->prodring;
1da177e4 4621
8d9d7cfc 4622 hw_idx = *(tnapi->rx_rcb_prod_idx);
1da177e4
LT
4623 /*
4624 * We need to order the read of hw_idx and the read of
4625 * the opaque cookie.
4626 */
4627 rmb();
1da177e4
LT
4628 work_mask = 0;
4629 received = 0;
4361935a
MC
4630 std_prod_idx = tpr->rx_std_prod_idx;
4631 jmb_prod_idx = tpr->rx_jmb_prod_idx;
1da177e4 4632 while (sw_idx != hw_idx && budget > 0) {
afc081f8 4633 struct ring_info *ri;
72334482 4634 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
1da177e4
LT
4635 unsigned int len;
4636 struct sk_buff *skb;
4637 dma_addr_t dma_addr;
4638 u32 opaque_key, desc_idx, *post_ptr;
9dc7a113
MC
4639 bool hw_vlan __maybe_unused = false;
4640 u16 vtag __maybe_unused = 0;
1da177e4
LT
4641
4642 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
4643 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
4644 if (opaque_key == RXD_OPAQUE_RING_STD) {
b196c7e4 4645 ri = &tp->prodring[0].rx_std_buffers[desc_idx];
4e5e4f0d 4646 dma_addr = dma_unmap_addr(ri, mapping);
21f581a5 4647 skb = ri->skb;
4361935a 4648 post_ptr = &std_prod_idx;
f92905de 4649 rx_std_posted++;
1da177e4 4650 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
b196c7e4 4651 ri = &tp->prodring[0].rx_jmb_buffers[desc_idx];
4e5e4f0d 4652 dma_addr = dma_unmap_addr(ri, mapping);
21f581a5 4653 skb = ri->skb;
4361935a 4654 post_ptr = &jmb_prod_idx;
21f581a5 4655 } else
1da177e4 4656 goto next_pkt_nopost;
1da177e4
LT
4657
4658 work_mask |= opaque_key;
4659
4660 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
4661 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
4662 drop_it:
a3896167 4663 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
4664 desc_idx, *post_ptr);
4665 drop_it_no_recycle:
4666 /* Other statistics kept track of by card. */
4667 tp->net_stats.rx_dropped++;
4668 goto next_pkt;
4669 }
4670
ad829268
MC
4671 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
4672 ETH_FCS_LEN;
1da177e4 4673
d2757fc4 4674 if (len > TG3_RX_COPY_THRESH(tp)) {
1da177e4
LT
4675 int skb_size;
4676
86b21e59 4677 skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
afc081f8 4678 *post_ptr);
1da177e4
LT
4679 if (skb_size < 0)
4680 goto drop_it;
4681
287be12e 4682 pci_unmap_single(tp->pdev, dma_addr, skb_size,
1da177e4
LT
4683 PCI_DMA_FROMDEVICE);
4684
61e800cf
MC
4685 /* Ensure that the update to the skb happens
4686 * after the usage of the old DMA mapping.
4687 */
4688 smp_wmb();
4689
4690 ri->skb = NULL;
4691
1da177e4
LT
4692 skb_put(skb, len);
4693 } else {
4694 struct sk_buff *copy_skb;
4695
a3896167 4696 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
4697 desc_idx, *post_ptr);
4698
9dc7a113
MC
4699 copy_skb = netdev_alloc_skb(tp->dev, len + VLAN_HLEN +
4700 TG3_RAW_IP_ALIGN);
1da177e4
LT
4701 if (copy_skb == NULL)
4702 goto drop_it_no_recycle;
4703
9dc7a113 4704 skb_reserve(copy_skb, TG3_RAW_IP_ALIGN + VLAN_HLEN);
1da177e4
LT
4705 skb_put(copy_skb, len);
4706 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
d626f62b 4707 skb_copy_from_linear_data(skb, copy_skb->data, len);
1da177e4
LT
4708 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
4709
4710 /* We'll reuse the original ring buffer. */
4711 skb = copy_skb;
4712 }
4713
4714 if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
4715 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
4716 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
4717 >> RXD_TCPCSUM_SHIFT) == 0xffff))
4718 skb->ip_summed = CHECKSUM_UNNECESSARY;
4719 else
4720 skb->ip_summed = CHECKSUM_NONE;
4721
4722 skb->protocol = eth_type_trans(skb, tp->dev);
f7b493e0
MC
4723
4724 if (len > (tp->dev->mtu + ETH_HLEN) &&
4725 skb->protocol != htons(ETH_P_8021Q)) {
4726 dev_kfree_skb(skb);
4727 goto next_pkt;
4728 }
4729
9dc7a113
MC
4730 if (desc->type_flags & RXD_FLAG_VLAN &&
4731 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG)) {
4732 vtag = desc->err_vlan & RXD_VLAN_MASK;
1da177e4 4733#if TG3_VLAN_TAG_USED
9dc7a113
MC
4734 if (tp->vlgrp)
4735 hw_vlan = true;
4736 else
4737#endif
4738 {
4739 struct vlan_ethhdr *ve = (struct vlan_ethhdr *)
4740 __skb_push(skb, VLAN_HLEN);
4741
4742 memmove(ve, skb->data + VLAN_HLEN,
4743 ETH_ALEN * 2);
4744 ve->h_vlan_proto = htons(ETH_P_8021Q);
4745 ve->h_vlan_TCI = htons(vtag);
4746 }
4747 }
4748
4749#if TG3_VLAN_TAG_USED
4750 if (hw_vlan)
4751 vlan_gro_receive(&tnapi->napi, tp->vlgrp, vtag, skb);
4752 else
1da177e4 4753#endif
17375d25 4754 napi_gro_receive(&tnapi->napi, skb);
1da177e4 4755
1da177e4
LT
4756 received++;
4757 budget--;
4758
4759next_pkt:
4760 (*post_ptr)++;
f92905de
MC
4761
4762 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
86cfe4ff
MC
4763 tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
4764 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
4765 tpr->rx_std_prod_idx);
f92905de
MC
4766 work_mask &= ~RXD_OPAQUE_RING_STD;
4767 rx_std_posted = 0;
4768 }
1da177e4 4769next_pkt_nopost:
483ba50b 4770 sw_idx++;
6b31a515 4771 sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
52f6d697
MC
4772
4773 /* Refresh hw_idx to see if there is new work */
4774 if (sw_idx == hw_idx) {
8d9d7cfc 4775 hw_idx = *(tnapi->rx_rcb_prod_idx);
52f6d697
MC
4776 rmb();
4777 }
1da177e4
LT
4778 }
4779
4780 /* ACK the status ring. */
72334482
MC
4781 tnapi->rx_rcb_ptr = sw_idx;
4782 tw32_rx_mbox(tnapi->consmbox, sw_idx);
1da177e4
LT
4783
4784 /* Refill RX ring(s). */
e4af1af9 4785 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
b196c7e4
MC
4786 if (work_mask & RXD_OPAQUE_RING_STD) {
4787 tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
4788 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
4789 tpr->rx_std_prod_idx);
4790 }
4791 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
4792 tpr->rx_jmb_prod_idx = jmb_prod_idx %
4793 TG3_RX_JUMBO_RING_SIZE;
4794 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
4795 tpr->rx_jmb_prod_idx);
4796 }
4797 mmiowb();
4798 } else if (work_mask) {
4799 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
4800 * updated before the producer indices can be updated.
4801 */
4802 smp_wmb();
4803
4361935a 4804 tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
4361935a 4805 tpr->rx_jmb_prod_idx = jmb_prod_idx % TG3_RX_JUMBO_RING_SIZE;
b196c7e4 4806
e4af1af9
MC
4807 if (tnapi != &tp->napi[1])
4808 napi_schedule(&tp->napi[1].napi);
1da177e4 4809 }
1da177e4
LT
4810
4811 return received;
4812}
4813
35f2d7d0 4814static void tg3_poll_link(struct tg3 *tp)
1da177e4 4815{
1da177e4
LT
4816 /* handle link change and other phy events */
4817 if (!(tp->tg3_flags &
4818 (TG3_FLAG_USE_LINKCHG_REG |
4819 TG3_FLAG_POLL_SERDES))) {
35f2d7d0
MC
4820 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
4821
1da177e4
LT
4822 if (sblk->status & SD_STATUS_LINK_CHG) {
4823 sblk->status = SD_STATUS_UPDATED |
35f2d7d0 4824 (sblk->status & ~SD_STATUS_LINK_CHG);
f47c11ee 4825 spin_lock(&tp->lock);
dd477003
MC
4826 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
4827 tw32_f(MAC_STATUS,
4828 (MAC_STATUS_SYNC_CHANGED |
4829 MAC_STATUS_CFG_CHANGED |
4830 MAC_STATUS_MI_COMPLETION |
4831 MAC_STATUS_LNKSTATE_CHANGED));
4832 udelay(40);
4833 } else
4834 tg3_setup_phy(tp, 0);
f47c11ee 4835 spin_unlock(&tp->lock);
1da177e4
LT
4836 }
4837 }
35f2d7d0
MC
4838}
4839
f89f38b8
MC
4840static int tg3_rx_prodring_xfer(struct tg3 *tp,
4841 struct tg3_rx_prodring_set *dpr,
4842 struct tg3_rx_prodring_set *spr)
b196c7e4
MC
4843{
4844 u32 si, di, cpycnt, src_prod_idx;
f89f38b8 4845 int i, err = 0;
b196c7e4
MC
4846
4847 while (1) {
4848 src_prod_idx = spr->rx_std_prod_idx;
4849
4850 /* Make sure updates to the rx_std_buffers[] entries and the
4851 * standard producer index are seen in the correct order.
4852 */
4853 smp_rmb();
4854
4855 if (spr->rx_std_cons_idx == src_prod_idx)
4856 break;
4857
4858 if (spr->rx_std_cons_idx < src_prod_idx)
4859 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
4860 else
4861 cpycnt = TG3_RX_RING_SIZE - spr->rx_std_cons_idx;
4862
4863 cpycnt = min(cpycnt, TG3_RX_RING_SIZE - dpr->rx_std_prod_idx);
4864
4865 si = spr->rx_std_cons_idx;
4866 di = dpr->rx_std_prod_idx;
4867
e92967bf
MC
4868 for (i = di; i < di + cpycnt; i++) {
4869 if (dpr->rx_std_buffers[i].skb) {
4870 cpycnt = i - di;
f89f38b8 4871 err = -ENOSPC;
e92967bf
MC
4872 break;
4873 }
4874 }
4875
4876 if (!cpycnt)
4877 break;
4878
4879 /* Ensure that updates to the rx_std_buffers ring and the
4880 * shadowed hardware producer ring from tg3_recycle_skb() are
4881 * ordered correctly WRT the skb check above.
4882 */
4883 smp_rmb();
4884
b196c7e4
MC
4885 memcpy(&dpr->rx_std_buffers[di],
4886 &spr->rx_std_buffers[si],
4887 cpycnt * sizeof(struct ring_info));
4888
4889 for (i = 0; i < cpycnt; i++, di++, si++) {
4890 struct tg3_rx_buffer_desc *sbd, *dbd;
4891 sbd = &spr->rx_std[si];
4892 dbd = &dpr->rx_std[di];
4893 dbd->addr_hi = sbd->addr_hi;
4894 dbd->addr_lo = sbd->addr_lo;
4895 }
4896
4897 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) %
4898 TG3_RX_RING_SIZE;
4899 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) %
4900 TG3_RX_RING_SIZE;
4901 }
4902
4903 while (1) {
4904 src_prod_idx = spr->rx_jmb_prod_idx;
4905
4906 /* Make sure updates to the rx_jmb_buffers[] entries and
4907 * the jumbo producer index are seen in the correct order.
4908 */
4909 smp_rmb();
4910
4911 if (spr->rx_jmb_cons_idx == src_prod_idx)
4912 break;
4913
4914 if (spr->rx_jmb_cons_idx < src_prod_idx)
4915 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
4916 else
4917 cpycnt = TG3_RX_JUMBO_RING_SIZE - spr->rx_jmb_cons_idx;
4918
4919 cpycnt = min(cpycnt,
4920 TG3_RX_JUMBO_RING_SIZE - dpr->rx_jmb_prod_idx);
4921
4922 si = spr->rx_jmb_cons_idx;
4923 di = dpr->rx_jmb_prod_idx;
4924
e92967bf
MC
4925 for (i = di; i < di + cpycnt; i++) {
4926 if (dpr->rx_jmb_buffers[i].skb) {
4927 cpycnt = i - di;
f89f38b8 4928 err = -ENOSPC;
e92967bf
MC
4929 break;
4930 }
4931 }
4932
4933 if (!cpycnt)
4934 break;
4935
4936 /* Ensure that updates to the rx_jmb_buffers ring and the
4937 * shadowed hardware producer ring from tg3_recycle_skb() are
4938 * ordered correctly WRT the skb check above.
4939 */
4940 smp_rmb();
4941
b196c7e4
MC
4942 memcpy(&dpr->rx_jmb_buffers[di],
4943 &spr->rx_jmb_buffers[si],
4944 cpycnt * sizeof(struct ring_info));
4945
4946 for (i = 0; i < cpycnt; i++, di++, si++) {
4947 struct tg3_rx_buffer_desc *sbd, *dbd;
4948 sbd = &spr->rx_jmb[si].std;
4949 dbd = &dpr->rx_jmb[di].std;
4950 dbd->addr_hi = sbd->addr_hi;
4951 dbd->addr_lo = sbd->addr_lo;
4952 }
4953
4954 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) %
4955 TG3_RX_JUMBO_RING_SIZE;
4956 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) %
4957 TG3_RX_JUMBO_RING_SIZE;
4958 }
f89f38b8
MC
4959
4960 return err;
b196c7e4
MC
4961}
4962
35f2d7d0
MC
4963static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
4964{
4965 struct tg3 *tp = tnapi->tp;
1da177e4
LT
4966
4967 /* run TX completion thread */
f3f3f27e 4968 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
17375d25 4969 tg3_tx(tnapi);
6f535763 4970 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
4fd7ab59 4971 return work_done;
1da177e4
LT
4972 }
4973
1da177e4
LT
4974 /* run RX thread, within the bounds set by NAPI.
4975 * All RX "locking" is done by ensuring outside
bea3348e 4976 * code synchronizes with tg3->napi.poll()
1da177e4 4977 */
8d9d7cfc 4978 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
17375d25 4979 work_done += tg3_rx(tnapi, budget - work_done);
1da177e4 4980
b196c7e4 4981 if ((tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) && tnapi == &tp->napi[1]) {
e4af1af9 4982 struct tg3_rx_prodring_set *dpr = &tp->prodring[0];
f89f38b8 4983 int i, err = 0;
e4af1af9
MC
4984 u32 std_prod_idx = dpr->rx_std_prod_idx;
4985 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
b196c7e4 4986
e4af1af9 4987 for (i = 1; i < tp->irq_cnt; i++)
f89f38b8
MC
4988 err |= tg3_rx_prodring_xfer(tp, dpr,
4989 tp->napi[i].prodring);
b196c7e4
MC
4990
4991 wmb();
4992
e4af1af9
MC
4993 if (std_prod_idx != dpr->rx_std_prod_idx)
4994 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
4995 dpr->rx_std_prod_idx);
b196c7e4 4996
e4af1af9
MC
4997 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
4998 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
4999 dpr->rx_jmb_prod_idx);
b196c7e4
MC
5000
5001 mmiowb();
f89f38b8
MC
5002
5003 if (err)
5004 tw32_f(HOSTCC_MODE, tp->coal_now);
b196c7e4
MC
5005 }
5006
6f535763
DM
5007 return work_done;
5008}
5009
35f2d7d0
MC
5010static int tg3_poll_msix(struct napi_struct *napi, int budget)
5011{
5012 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5013 struct tg3 *tp = tnapi->tp;
5014 int work_done = 0;
5015 struct tg3_hw_status *sblk = tnapi->hw_status;
5016
5017 while (1) {
5018 work_done = tg3_poll_work(tnapi, work_done, budget);
5019
5020 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
5021 goto tx_recovery;
5022
5023 if (unlikely(work_done >= budget))
5024 break;
5025
c6cdf436 5026 /* tp->last_tag is used in tg3_int_reenable() below
35f2d7d0
MC
5027 * to tell the hw how much work has been processed,
5028 * so we must read it before checking for more work.
5029 */
5030 tnapi->last_tag = sblk->status_tag;
5031 tnapi->last_irq_tag = tnapi->last_tag;
5032 rmb();
5033
5034 /* check for RX/TX work to do */
6d40db7b
MC
5035 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
5036 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
35f2d7d0
MC
5037 napi_complete(napi);
5038 /* Reenable interrupts. */
5039 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
5040 mmiowb();
5041 break;
5042 }
5043 }
5044
5045 return work_done;
5046
5047tx_recovery:
5048 /* work_done is guaranteed to be less than budget. */
5049 napi_complete(napi);
5050 schedule_work(&tp->reset_task);
5051 return work_done;
5052}
5053
6f535763
DM
5054static int tg3_poll(struct napi_struct *napi, int budget)
5055{
8ef0442f
MC
5056 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5057 struct tg3 *tp = tnapi->tp;
6f535763 5058 int work_done = 0;
898a56f8 5059 struct tg3_hw_status *sblk = tnapi->hw_status;
6f535763
DM
5060
5061 while (1) {
35f2d7d0
MC
5062 tg3_poll_link(tp);
5063
17375d25 5064 work_done = tg3_poll_work(tnapi, work_done, budget);
6f535763
DM
5065
5066 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
5067 goto tx_recovery;
5068
5069 if (unlikely(work_done >= budget))
5070 break;
5071
4fd7ab59 5072 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
17375d25 5073 /* tp->last_tag is used in tg3_int_reenable() below
4fd7ab59
MC
5074 * to tell the hw how much work has been processed,
5075 * so we must read it before checking for more work.
5076 */
898a56f8
MC
5077 tnapi->last_tag = sblk->status_tag;
5078 tnapi->last_irq_tag = tnapi->last_tag;
4fd7ab59
MC
5079 rmb();
5080 } else
5081 sblk->status &= ~SD_STATUS_UPDATED;
6f535763 5082
17375d25 5083 if (likely(!tg3_has_work(tnapi))) {
288379f0 5084 napi_complete(napi);
17375d25 5085 tg3_int_reenable(tnapi);
6f535763
DM
5086 break;
5087 }
1da177e4
LT
5088 }
5089
bea3348e 5090 return work_done;
6f535763
DM
5091
5092tx_recovery:
4fd7ab59 5093 /* work_done is guaranteed to be less than budget. */
288379f0 5094 napi_complete(napi);
6f535763 5095 schedule_work(&tp->reset_task);
4fd7ab59 5096 return work_done;
1da177e4
LT
5097}
5098
f47c11ee
DM
5099static void tg3_irq_quiesce(struct tg3 *tp)
5100{
4f125f42
MC
5101 int i;
5102
f47c11ee
DM
5103 BUG_ON(tp->irq_sync);
5104
5105 tp->irq_sync = 1;
5106 smp_mb();
5107
4f125f42
MC
5108 for (i = 0; i < tp->irq_cnt; i++)
5109 synchronize_irq(tp->napi[i].irq_vec);
f47c11ee
DM
5110}
5111
5112static inline int tg3_irq_sync(struct tg3 *tp)
5113{
5114 return tp->irq_sync;
5115}
5116
5117/* Fully shutdown all tg3 driver activity elsewhere in the system.
5118 * If irq_sync is non-zero, then the IRQ handler must be synchronized
5119 * with as well. Most of the time, this is not necessary except when
5120 * shutting down the device.
5121 */
5122static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
5123{
46966545 5124 spin_lock_bh(&tp->lock);
f47c11ee
DM
5125 if (irq_sync)
5126 tg3_irq_quiesce(tp);
f47c11ee
DM
5127}
5128
5129static inline void tg3_full_unlock(struct tg3 *tp)
5130{
f47c11ee
DM
5131 spin_unlock_bh(&tp->lock);
5132}
5133
fcfa0a32
MC
5134/* One-shot MSI handler - Chip automatically disables interrupt
5135 * after sending MSI so driver doesn't have to do it.
5136 */
7d12e780 5137static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
fcfa0a32 5138{
09943a18
MC
5139 struct tg3_napi *tnapi = dev_id;
5140 struct tg3 *tp = tnapi->tp;
fcfa0a32 5141
898a56f8 5142 prefetch(tnapi->hw_status);
0c1d0e2b
MC
5143 if (tnapi->rx_rcb)
5144 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
fcfa0a32
MC
5145
5146 if (likely(!tg3_irq_sync(tp)))
09943a18 5147 napi_schedule(&tnapi->napi);
fcfa0a32
MC
5148
5149 return IRQ_HANDLED;
5150}
5151
88b06bc2
MC
5152/* MSI ISR - No need to check for interrupt sharing and no need to
5153 * flush status block and interrupt mailbox. PCI ordering rules
5154 * guarantee that MSI will arrive after the status block.
5155 */
7d12e780 5156static irqreturn_t tg3_msi(int irq, void *dev_id)
88b06bc2 5157{
09943a18
MC
5158 struct tg3_napi *tnapi = dev_id;
5159 struct tg3 *tp = tnapi->tp;
88b06bc2 5160
898a56f8 5161 prefetch(tnapi->hw_status);
0c1d0e2b
MC
5162 if (tnapi->rx_rcb)
5163 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
88b06bc2 5164 /*
fac9b83e 5165 * Writing any value to intr-mbox-0 clears PCI INTA# and
88b06bc2 5166 * chip-internal interrupt pending events.
fac9b83e 5167 * Writing non-zero to intr-mbox-0 additional tells the
88b06bc2
MC
5168 * NIC to stop sending us irqs, engaging "in-intr-handler"
5169 * event coalescing.
5170 */
5171 tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
61487480 5172 if (likely(!tg3_irq_sync(tp)))
09943a18 5173 napi_schedule(&tnapi->napi);
61487480 5174
88b06bc2
MC
5175 return IRQ_RETVAL(1);
5176}
5177
7d12e780 5178static irqreturn_t tg3_interrupt(int irq, void *dev_id)
1da177e4 5179{
09943a18
MC
5180 struct tg3_napi *tnapi = dev_id;
5181 struct tg3 *tp = tnapi->tp;
898a56f8 5182 struct tg3_hw_status *sblk = tnapi->hw_status;
1da177e4
LT
5183 unsigned int handled = 1;
5184
1da177e4
LT
5185 /* In INTx mode, it is possible for the interrupt to arrive at
5186 * the CPU before the status block posted prior to the interrupt.
5187 * Reading the PCI State register will confirm whether the
5188 * interrupt is ours and will flush the status block.
5189 */
d18edcb2
MC
5190 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
5191 if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
5192 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5193 handled = 0;
f47c11ee 5194 goto out;
fac9b83e 5195 }
d18edcb2
MC
5196 }
5197
5198 /*
5199 * Writing any value to intr-mbox-0 clears PCI INTA# and
5200 * chip-internal interrupt pending events.
5201 * Writing non-zero to intr-mbox-0 additional tells the
5202 * NIC to stop sending us irqs, engaging "in-intr-handler"
5203 * event coalescing.
c04cb347
MC
5204 *
5205 * Flush the mailbox to de-assert the IRQ immediately to prevent
5206 * spurious interrupts. The flush impacts performance but
5207 * excessive spurious interrupts can be worse in some cases.
d18edcb2 5208 */
c04cb347 5209 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
d18edcb2
MC
5210 if (tg3_irq_sync(tp))
5211 goto out;
5212 sblk->status &= ~SD_STATUS_UPDATED;
17375d25 5213 if (likely(tg3_has_work(tnapi))) {
72334482 5214 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
09943a18 5215 napi_schedule(&tnapi->napi);
d18edcb2
MC
5216 } else {
5217 /* No work, shared interrupt perhaps? re-enable
5218 * interrupts, and flush that PCI write
5219 */
5220 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
5221 0x00000000);
fac9b83e 5222 }
f47c11ee 5223out:
fac9b83e
DM
5224 return IRQ_RETVAL(handled);
5225}
5226
7d12e780 5227static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
fac9b83e 5228{
09943a18
MC
5229 struct tg3_napi *tnapi = dev_id;
5230 struct tg3 *tp = tnapi->tp;
898a56f8 5231 struct tg3_hw_status *sblk = tnapi->hw_status;
fac9b83e
DM
5232 unsigned int handled = 1;
5233
fac9b83e
DM
5234 /* In INTx mode, it is possible for the interrupt to arrive at
5235 * the CPU before the status block posted prior to the interrupt.
5236 * Reading the PCI State register will confirm whether the
5237 * interrupt is ours and will flush the status block.
5238 */
898a56f8 5239 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
d18edcb2
MC
5240 if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
5241 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5242 handled = 0;
f47c11ee 5243 goto out;
1da177e4 5244 }
d18edcb2
MC
5245 }
5246
5247 /*
5248 * writing any value to intr-mbox-0 clears PCI INTA# and
5249 * chip-internal interrupt pending events.
5250 * writing non-zero to intr-mbox-0 additional tells the
5251 * NIC to stop sending us irqs, engaging "in-intr-handler"
5252 * event coalescing.
c04cb347
MC
5253 *
5254 * Flush the mailbox to de-assert the IRQ immediately to prevent
5255 * spurious interrupts. The flush impacts performance but
5256 * excessive spurious interrupts can be worse in some cases.
d18edcb2 5257 */
c04cb347 5258 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
624f8e50
MC
5259
5260 /*
5261 * In a shared interrupt configuration, sometimes other devices'
5262 * interrupts will scream. We record the current status tag here
5263 * so that the above check can report that the screaming interrupts
5264 * are unhandled. Eventually they will be silenced.
5265 */
898a56f8 5266 tnapi->last_irq_tag = sblk->status_tag;
624f8e50 5267
d18edcb2
MC
5268 if (tg3_irq_sync(tp))
5269 goto out;
624f8e50 5270
72334482 5271 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
624f8e50 5272
09943a18 5273 napi_schedule(&tnapi->napi);
624f8e50 5274
f47c11ee 5275out:
1da177e4
LT
5276 return IRQ_RETVAL(handled);
5277}
5278
7938109f 5279/* ISR for interrupt test */
7d12e780 5280static irqreturn_t tg3_test_isr(int irq, void *dev_id)
7938109f 5281{
09943a18
MC
5282 struct tg3_napi *tnapi = dev_id;
5283 struct tg3 *tp = tnapi->tp;
898a56f8 5284 struct tg3_hw_status *sblk = tnapi->hw_status;
7938109f 5285
f9804ddb
MC
5286 if ((sblk->status & SD_STATUS_UPDATED) ||
5287 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
b16250e3 5288 tg3_disable_ints(tp);
7938109f
MC
5289 return IRQ_RETVAL(1);
5290 }
5291 return IRQ_RETVAL(0);
5292}
5293
8e7a22e3 5294static int tg3_init_hw(struct tg3 *, int);
944d980e 5295static int tg3_halt(struct tg3 *, int, int);
1da177e4 5296
b9ec6c1b
MC
5297/* Restart hardware after configuration changes, self-test, etc.
5298 * Invoked with tp->lock held.
5299 */
5300static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
78c6146f
ED
5301 __releases(tp->lock)
5302 __acquires(tp->lock)
b9ec6c1b
MC
5303{
5304 int err;
5305
5306 err = tg3_init_hw(tp, reset_phy);
5307 if (err) {
5129c3a3
MC
5308 netdev_err(tp->dev,
5309 "Failed to re-initialize device, aborting\n");
b9ec6c1b
MC
5310 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
5311 tg3_full_unlock(tp);
5312 del_timer_sync(&tp->timer);
5313 tp->irq_sync = 0;
fed97810 5314 tg3_napi_enable(tp);
b9ec6c1b
MC
5315 dev_close(tp->dev);
5316 tg3_full_lock(tp, 0);
5317 }
5318 return err;
5319}
5320
1da177e4
LT
5321#ifdef CONFIG_NET_POLL_CONTROLLER
5322static void tg3_poll_controller(struct net_device *dev)
5323{
4f125f42 5324 int i;
88b06bc2
MC
5325 struct tg3 *tp = netdev_priv(dev);
5326
4f125f42 5327 for (i = 0; i < tp->irq_cnt; i++)
fe234f0e 5328 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
1da177e4
LT
5329}
5330#endif
5331
c4028958 5332static void tg3_reset_task(struct work_struct *work)
1da177e4 5333{
c4028958 5334 struct tg3 *tp = container_of(work, struct tg3, reset_task);
b02fd9e3 5335 int err;
1da177e4
LT
5336 unsigned int restart_timer;
5337
7faa006f 5338 tg3_full_lock(tp, 0);
7faa006f
MC
5339
5340 if (!netif_running(tp->dev)) {
7faa006f
MC
5341 tg3_full_unlock(tp);
5342 return;
5343 }
5344
5345 tg3_full_unlock(tp);
5346
b02fd9e3
MC
5347 tg3_phy_stop(tp);
5348
1da177e4
LT
5349 tg3_netif_stop(tp);
5350
f47c11ee 5351 tg3_full_lock(tp, 1);
1da177e4
LT
5352
5353 restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
5354 tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
5355
df3e6548
MC
5356 if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
5357 tp->write32_tx_mbox = tg3_write32_tx_mbox;
5358 tp->write32_rx_mbox = tg3_write_flush_reg32;
5359 tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
5360 tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
5361 }
5362
944d980e 5363 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
b02fd9e3
MC
5364 err = tg3_init_hw(tp, 1);
5365 if (err)
b9ec6c1b 5366 goto out;
1da177e4
LT
5367
5368 tg3_netif_start(tp);
5369
1da177e4
LT
5370 if (restart_timer)
5371 mod_timer(&tp->timer, jiffies + 1);
7faa006f 5372
b9ec6c1b 5373out:
7faa006f 5374 tg3_full_unlock(tp);
b02fd9e3
MC
5375
5376 if (!err)
5377 tg3_phy_start(tp);
1da177e4
LT
5378}
5379
b0408751
MC
5380static void tg3_dump_short_state(struct tg3 *tp)
5381{
05dbe005
JP
5382 netdev_err(tp->dev, "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
5383 tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
5384 netdev_err(tp->dev, "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
5385 tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
b0408751
MC
5386}
5387
1da177e4
LT
5388static void tg3_tx_timeout(struct net_device *dev)
5389{
5390 struct tg3 *tp = netdev_priv(dev);
5391
b0408751 5392 if (netif_msg_tx_err(tp)) {
05dbe005 5393 netdev_err(dev, "transmit timed out, resetting\n");
b0408751
MC
5394 tg3_dump_short_state(tp);
5395 }
1da177e4
LT
5396
5397 schedule_work(&tp->reset_task);
5398}
5399
c58ec932
MC
5400/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
5401static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
5402{
5403 u32 base = (u32) mapping & 0xffffffff;
5404
5405 return ((base > 0xffffdcc0) &&
5406 (base + len + 8 < base));
5407}
5408
72f2afb8
MC
5409/* Test for DMA addresses > 40-bit */
5410static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
5411 int len)
5412{
5413#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
6728a8e2 5414 if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
50cf156a 5415 return (((u64) mapping + len) > DMA_BIT_MASK(40));
72f2afb8
MC
5416 return 0;
5417#else
5418 return 0;
5419#endif
5420}
5421
f3f3f27e 5422static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
1da177e4 5423
72f2afb8 5424/* Workaround 4GB and 40-bit hardware DMA bugs. */
24f4efd4
MC
5425static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
5426 struct sk_buff *skb, u32 last_plus_one,
5427 u32 *start, u32 base_flags, u32 mss)
1da177e4 5428{
24f4efd4 5429 struct tg3 *tp = tnapi->tp;
41588ba1 5430 struct sk_buff *new_skb;
c58ec932 5431 dma_addr_t new_addr = 0;
1da177e4 5432 u32 entry = *start;
c58ec932 5433 int i, ret = 0;
1da177e4 5434
41588ba1
MC
5435 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
5436 new_skb = skb_copy(skb, GFP_ATOMIC);
5437 else {
5438 int more_headroom = 4 - ((unsigned long)skb->data & 3);
5439
5440 new_skb = skb_copy_expand(skb,
5441 skb_headroom(skb) + more_headroom,
5442 skb_tailroom(skb), GFP_ATOMIC);
5443 }
5444
1da177e4 5445 if (!new_skb) {
c58ec932
MC
5446 ret = -1;
5447 } else {
5448 /* New SKB is guaranteed to be linear. */
5449 entry = *start;
f4188d8a
AD
5450 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
5451 PCI_DMA_TODEVICE);
5452 /* Make sure the mapping succeeded */
5453 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
5454 ret = -1;
5455 dev_kfree_skb(new_skb);
5456 new_skb = NULL;
90079ce8 5457
c58ec932
MC
5458 /* Make sure new skb does not cross any 4G boundaries.
5459 * Drop the packet if it does.
5460 */
f4188d8a
AD
5461 } else if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
5462 tg3_4g_overflow_test(new_addr, new_skb->len)) {
5463 pci_unmap_single(tp->pdev, new_addr, new_skb->len,
5464 PCI_DMA_TODEVICE);
c58ec932
MC
5465 ret = -1;
5466 dev_kfree_skb(new_skb);
5467 new_skb = NULL;
5468 } else {
f3f3f27e 5469 tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
c58ec932
MC
5470 base_flags, 1 | (mss << 1));
5471 *start = NEXT_TX(entry);
5472 }
1da177e4
LT
5473 }
5474
1da177e4
LT
5475 /* Now clean up the sw ring entries. */
5476 i = 0;
5477 while (entry != last_plus_one) {
f4188d8a
AD
5478 int len;
5479
f3f3f27e 5480 if (i == 0)
f4188d8a 5481 len = skb_headlen(skb);
f3f3f27e 5482 else
f4188d8a
AD
5483 len = skb_shinfo(skb)->frags[i-1].size;
5484
5485 pci_unmap_single(tp->pdev,
4e5e4f0d 5486 dma_unmap_addr(&tnapi->tx_buffers[entry],
f4188d8a
AD
5487 mapping),
5488 len, PCI_DMA_TODEVICE);
5489 if (i == 0) {
5490 tnapi->tx_buffers[entry].skb = new_skb;
4e5e4f0d 5491 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a
AD
5492 new_addr);
5493 } else {
f3f3f27e 5494 tnapi->tx_buffers[entry].skb = NULL;
f4188d8a 5495 }
1da177e4
LT
5496 entry = NEXT_TX(entry);
5497 i++;
5498 }
5499
5500 dev_kfree_skb(skb);
5501
c58ec932 5502 return ret;
1da177e4
LT
5503}
5504
f3f3f27e 5505static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
1da177e4
LT
5506 dma_addr_t mapping, int len, u32 flags,
5507 u32 mss_and_is_end)
5508{
f3f3f27e 5509 struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
1da177e4
LT
5510 int is_end = (mss_and_is_end & 0x1);
5511 u32 mss = (mss_and_is_end >> 1);
5512 u32 vlan_tag = 0;
5513
5514 if (is_end)
5515 flags |= TXD_FLAG_END;
5516 if (flags & TXD_FLAG_VLAN) {
5517 vlan_tag = flags >> 16;
5518 flags &= 0xffff;
5519 }
5520 vlan_tag |= (mss << TXD_MSS_SHIFT);
5521
5522 txd->addr_hi = ((u64) mapping >> 32);
5523 txd->addr_lo = ((u64) mapping & 0xffffffff);
5524 txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
5525 txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
5526}
5527
5a6f3074 5528/* hard_start_xmit for devices that don't have any bugs and
e849cdc3 5529 * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
5a6f3074 5530 */
61357325
SH
5531static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
5532 struct net_device *dev)
5a6f3074
MC
5533{
5534 struct tg3 *tp = netdev_priv(dev);
5a6f3074 5535 u32 len, entry, base_flags, mss;
90079ce8 5536 dma_addr_t mapping;
fe5f5787
MC
5537 struct tg3_napi *tnapi;
5538 struct netdev_queue *txq;
f4188d8a
AD
5539 unsigned int i, last;
5540
fe5f5787
MC
5541 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
5542 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
19cfaecc 5543 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
fe5f5787 5544 tnapi++;
5a6f3074 5545
00b70504 5546 /* We are running in BH disabled context with netif_tx_lock
bea3348e 5547 * and TX reclaim runs via tp->napi.poll inside of a software
5a6f3074
MC
5548 * interrupt. Furthermore, IRQ processing runs lockless so we have
5549 * no IRQ context deadlocks to worry about either. Rejoice!
5550 */
f3f3f27e 5551 if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
fe5f5787
MC
5552 if (!netif_tx_queue_stopped(txq)) {
5553 netif_tx_stop_queue(txq);
5a6f3074
MC
5554
5555 /* This is a hard error, log it. */
5129c3a3
MC
5556 netdev_err(dev,
5557 "BUG! Tx Ring full when queue awake!\n");
5a6f3074 5558 }
5a6f3074
MC
5559 return NETDEV_TX_BUSY;
5560 }
5561
f3f3f27e 5562 entry = tnapi->tx_prod;
5a6f3074 5563 base_flags = 0;
be98da6a
MC
5564 mss = skb_shinfo(skb)->gso_size;
5565 if (mss) {
5a6f3074 5566 int tcp_opt_len, ip_tcp_len;
f6eb9b1f 5567 u32 hdrlen;
5a6f3074
MC
5568
5569 if (skb_header_cloned(skb) &&
5570 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
5571 dev_kfree_skb(skb);
5572 goto out_unlock;
5573 }
5574
b0026624 5575 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
f6eb9b1f 5576 hdrlen = skb_headlen(skb) - ETH_HLEN;
b0026624 5577 else {
eddc9ec5
ACM
5578 struct iphdr *iph = ip_hdr(skb);
5579
ab6a5bb6 5580 tcp_opt_len = tcp_optlen(skb);
c9bdd4b5 5581 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
b0026624 5582
eddc9ec5
ACM
5583 iph->check = 0;
5584 iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
f6eb9b1f 5585 hdrlen = ip_tcp_len + tcp_opt_len;
b0026624 5586 }
5a6f3074 5587
e849cdc3 5588 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
f6eb9b1f
MC
5589 mss |= (hdrlen & 0xc) << 12;
5590 if (hdrlen & 0x10)
5591 base_flags |= 0x00000010;
5592 base_flags |= (hdrlen & 0x3e0) << 5;
5593 } else
5594 mss |= hdrlen << 9;
5595
5a6f3074
MC
5596 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
5597 TXD_FLAG_CPU_POST_DMA);
5598
aa8223c7 5599 tcp_hdr(skb)->check = 0;
5a6f3074 5600
859a5887 5601 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
5a6f3074 5602 base_flags |= TXD_FLAG_TCPUDP_CSUM;
859a5887
MC
5603 }
5604
5a6f3074
MC
5605#if TG3_VLAN_TAG_USED
5606 if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
5607 base_flags |= (TXD_FLAG_VLAN |
5608 (vlan_tx_tag_get(skb) << 16));
5609#endif
5610
f4188d8a
AD
5611 len = skb_headlen(skb);
5612
5613 /* Queue skb data, a.k.a. the main skb fragment. */
5614 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
5615 if (pci_dma_mapping_error(tp->pdev, mapping)) {
90079ce8
DM
5616 dev_kfree_skb(skb);
5617 goto out_unlock;
5618 }
5619
f3f3f27e 5620 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 5621 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
fe5f5787 5622
b703df6f 5623 if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
f6eb9b1f
MC
5624 !mss && skb->len > ETH_DATA_LEN)
5625 base_flags |= TXD_FLAG_JMB_PKT;
5626
f3f3f27e 5627 tg3_set_txd(tnapi, entry, mapping, len, base_flags,
5a6f3074
MC
5628 (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
5629
5630 entry = NEXT_TX(entry);
5631
5632 /* Now loop through additional data fragments, and queue them. */
5633 if (skb_shinfo(skb)->nr_frags > 0) {
5a6f3074
MC
5634 last = skb_shinfo(skb)->nr_frags - 1;
5635 for (i = 0; i <= last; i++) {
5636 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5637
5638 len = frag->size;
f4188d8a
AD
5639 mapping = pci_map_page(tp->pdev,
5640 frag->page,
5641 frag->page_offset,
5642 len, PCI_DMA_TODEVICE);
5643 if (pci_dma_mapping_error(tp->pdev, mapping))
5644 goto dma_error;
5645
f3f3f27e 5646 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 5647 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a 5648 mapping);
5a6f3074 5649
f3f3f27e 5650 tg3_set_txd(tnapi, entry, mapping, len,
5a6f3074
MC
5651 base_flags, (i == last) | (mss << 1));
5652
5653 entry = NEXT_TX(entry);
5654 }
5655 }
5656
5657 /* Packets are ready, update Tx producer idx local and on card. */
f3f3f27e 5658 tw32_tx_mbox(tnapi->prodmbox, entry);
5a6f3074 5659
f3f3f27e
MC
5660 tnapi->tx_prod = entry;
5661 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
fe5f5787 5662 netif_tx_stop_queue(txq);
f65aac16
MC
5663
5664 /* netif_tx_stop_queue() must be done before checking
5665 * checking tx index in tg3_tx_avail() below, because in
5666 * tg3_tx(), we update tx index before checking for
5667 * netif_tx_queue_stopped().
5668 */
5669 smp_mb();
f3f3f27e 5670 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
fe5f5787 5671 netif_tx_wake_queue(txq);
5a6f3074
MC
5672 }
5673
5674out_unlock:
cdd0db05 5675 mmiowb();
5a6f3074
MC
5676
5677 return NETDEV_TX_OK;
f4188d8a
AD
5678
5679dma_error:
5680 last = i;
5681 entry = tnapi->tx_prod;
5682 tnapi->tx_buffers[entry].skb = NULL;
5683 pci_unmap_single(tp->pdev,
4e5e4f0d 5684 dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
f4188d8a
AD
5685 skb_headlen(skb),
5686 PCI_DMA_TODEVICE);
5687 for (i = 0; i <= last; i++) {
5688 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5689 entry = NEXT_TX(entry);
5690
5691 pci_unmap_page(tp->pdev,
4e5e4f0d 5692 dma_unmap_addr(&tnapi->tx_buffers[entry],
f4188d8a
AD
5693 mapping),
5694 frag->size, PCI_DMA_TODEVICE);
5695 }
5696
5697 dev_kfree_skb(skb);
5698 return NETDEV_TX_OK;
5a6f3074
MC
5699}
5700
61357325
SH
5701static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
5702 struct net_device *);
52c0fd83
MC
5703
5704/* Use GSO to workaround a rare TSO bug that may be triggered when the
5705 * TSO header is greater than 80 bytes.
5706 */
5707static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
5708{
5709 struct sk_buff *segs, *nskb;
f3f3f27e 5710 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
52c0fd83
MC
5711
5712 /* Estimate the number of fragments in the worst case */
f3f3f27e 5713 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
52c0fd83 5714 netif_stop_queue(tp->dev);
f65aac16
MC
5715
5716 /* netif_tx_stop_queue() must be done before checking
5717 * checking tx index in tg3_tx_avail() below, because in
5718 * tg3_tx(), we update tx index before checking for
5719 * netif_tx_queue_stopped().
5720 */
5721 smp_mb();
f3f3f27e 5722 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
7f62ad5d
MC
5723 return NETDEV_TX_BUSY;
5724
5725 netif_wake_queue(tp->dev);
52c0fd83
MC
5726 }
5727
5728 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
801678c5 5729 if (IS_ERR(segs))
52c0fd83
MC
5730 goto tg3_tso_bug_end;
5731
5732 do {
5733 nskb = segs;
5734 segs = segs->next;
5735 nskb->next = NULL;
5736 tg3_start_xmit_dma_bug(nskb, tp->dev);
5737 } while (segs);
5738
5739tg3_tso_bug_end:
5740 dev_kfree_skb(skb);
5741
5742 return NETDEV_TX_OK;
5743}
52c0fd83 5744
5a6f3074
MC
5745/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
5746 * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
5747 */
61357325
SH
5748static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
5749 struct net_device *dev)
1da177e4
LT
5750{
5751 struct tg3 *tp = netdev_priv(dev);
1da177e4
LT
5752 u32 len, entry, base_flags, mss;
5753 int would_hit_hwbug;
90079ce8 5754 dma_addr_t mapping;
24f4efd4
MC
5755 struct tg3_napi *tnapi;
5756 struct netdev_queue *txq;
f4188d8a
AD
5757 unsigned int i, last;
5758
24f4efd4
MC
5759 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
5760 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
19cfaecc 5761 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
24f4efd4 5762 tnapi++;
1da177e4 5763
00b70504 5764 /* We are running in BH disabled context with netif_tx_lock
bea3348e 5765 * and TX reclaim runs via tp->napi.poll inside of a software
f47c11ee
DM
5766 * interrupt. Furthermore, IRQ processing runs lockless so we have
5767 * no IRQ context deadlocks to worry about either. Rejoice!
1da177e4 5768 */
f3f3f27e 5769 if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
24f4efd4
MC
5770 if (!netif_tx_queue_stopped(txq)) {
5771 netif_tx_stop_queue(txq);
1f064a87
SH
5772
5773 /* This is a hard error, log it. */
5129c3a3
MC
5774 netdev_err(dev,
5775 "BUG! Tx Ring full when queue awake!\n");
1f064a87 5776 }
1da177e4
LT
5777 return NETDEV_TX_BUSY;
5778 }
5779
f3f3f27e 5780 entry = tnapi->tx_prod;
1da177e4 5781 base_flags = 0;
84fa7933 5782 if (skb->ip_summed == CHECKSUM_PARTIAL)
1da177e4 5783 base_flags |= TXD_FLAG_TCPUDP_CSUM;
24f4efd4 5784
be98da6a
MC
5785 mss = skb_shinfo(skb)->gso_size;
5786 if (mss) {
eddc9ec5 5787 struct iphdr *iph;
34195c3d 5788 u32 tcp_opt_len, hdr_len;
1da177e4
LT
5789
5790 if (skb_header_cloned(skb) &&
5791 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
5792 dev_kfree_skb(skb);
5793 goto out_unlock;
5794 }
5795
34195c3d 5796 iph = ip_hdr(skb);
ab6a5bb6 5797 tcp_opt_len = tcp_optlen(skb);
1da177e4 5798
34195c3d
MC
5799 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6) {
5800 hdr_len = skb_headlen(skb) - ETH_HLEN;
5801 } else {
5802 u32 ip_tcp_len;
5803
5804 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
5805 hdr_len = ip_tcp_len + tcp_opt_len;
5806
5807 iph->check = 0;
5808 iph->tot_len = htons(mss + hdr_len);
5809 }
5810
52c0fd83 5811 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
7f62ad5d 5812 (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
de6f31eb 5813 return tg3_tso_bug(tp, skb);
52c0fd83 5814
1da177e4
LT
5815 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
5816 TXD_FLAG_CPU_POST_DMA);
5817
1da177e4 5818 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
aa8223c7 5819 tcp_hdr(skb)->check = 0;
1da177e4 5820 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
aa8223c7
ACM
5821 } else
5822 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
5823 iph->daddr, 0,
5824 IPPROTO_TCP,
5825 0);
1da177e4 5826
615774fe
MC
5827 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
5828 mss |= (hdr_len & 0xc) << 12;
5829 if (hdr_len & 0x10)
5830 base_flags |= 0x00000010;
5831 base_flags |= (hdr_len & 0x3e0) << 5;
5832 } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
92c6b8d1
MC
5833 mss |= hdr_len << 9;
5834 else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
5835 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
eddc9ec5 5836 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
5837 int tsflags;
5838
eddc9ec5 5839 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
5840 mss |= (tsflags << 11);
5841 }
5842 } else {
eddc9ec5 5843 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
5844 int tsflags;
5845
eddc9ec5 5846 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
5847 base_flags |= tsflags << 12;
5848 }
5849 }
5850 }
1da177e4
LT
5851#if TG3_VLAN_TAG_USED
5852 if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
5853 base_flags |= (TXD_FLAG_VLAN |
5854 (vlan_tx_tag_get(skb) << 16));
5855#endif
5856
b703df6f 5857 if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
615774fe
MC
5858 !mss && skb->len > ETH_DATA_LEN)
5859 base_flags |= TXD_FLAG_JMB_PKT;
5860
f4188d8a
AD
5861 len = skb_headlen(skb);
5862
5863 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
5864 if (pci_dma_mapping_error(tp->pdev, mapping)) {
90079ce8
DM
5865 dev_kfree_skb(skb);
5866 goto out_unlock;
5867 }
5868
f3f3f27e 5869 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 5870 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
1da177e4
LT
5871
5872 would_hit_hwbug = 0;
5873
92c6b8d1
MC
5874 if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
5875 would_hit_hwbug = 1;
5876
0e1406dd
MC
5877 if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
5878 tg3_4g_overflow_test(mapping, len))
5879 would_hit_hwbug = 1;
5880
5881 if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
5882 tg3_40bit_overflow_test(tp, mapping, len))
41588ba1 5883 would_hit_hwbug = 1;
0e1406dd
MC
5884
5885 if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
c58ec932 5886 would_hit_hwbug = 1;
1da177e4 5887
f3f3f27e 5888 tg3_set_txd(tnapi, entry, mapping, len, base_flags,
1da177e4
LT
5889 (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
5890
5891 entry = NEXT_TX(entry);
5892
5893 /* Now loop through additional data fragments, and queue them. */
5894 if (skb_shinfo(skb)->nr_frags > 0) {
1da177e4
LT
5895 last = skb_shinfo(skb)->nr_frags - 1;
5896 for (i = 0; i <= last; i++) {
5897 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5898
5899 len = frag->size;
f4188d8a
AD
5900 mapping = pci_map_page(tp->pdev,
5901 frag->page,
5902 frag->page_offset,
5903 len, PCI_DMA_TODEVICE);
1da177e4 5904
f3f3f27e 5905 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 5906 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a
AD
5907 mapping);
5908 if (pci_dma_mapping_error(tp->pdev, mapping))
5909 goto dma_error;
1da177e4 5910
92c6b8d1
MC
5911 if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
5912 len <= 8)
5913 would_hit_hwbug = 1;
5914
0e1406dd
MC
5915 if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
5916 tg3_4g_overflow_test(mapping, len))
c58ec932 5917 would_hit_hwbug = 1;
1da177e4 5918
0e1406dd
MC
5919 if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
5920 tg3_40bit_overflow_test(tp, mapping, len))
72f2afb8
MC
5921 would_hit_hwbug = 1;
5922
1da177e4 5923 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
f3f3f27e 5924 tg3_set_txd(tnapi, entry, mapping, len,
1da177e4
LT
5925 base_flags, (i == last)|(mss << 1));
5926 else
f3f3f27e 5927 tg3_set_txd(tnapi, entry, mapping, len,
1da177e4
LT
5928 base_flags, (i == last));
5929
5930 entry = NEXT_TX(entry);
5931 }
5932 }
5933
5934 if (would_hit_hwbug) {
5935 u32 last_plus_one = entry;
5936 u32 start;
1da177e4 5937
c58ec932
MC
5938 start = entry - 1 - skb_shinfo(skb)->nr_frags;
5939 start &= (TG3_TX_RING_SIZE - 1);
1da177e4
LT
5940
5941 /* If the workaround fails due to memory/mapping
5942 * failure, silently drop this packet.
5943 */
24f4efd4 5944 if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
c58ec932 5945 &start, base_flags, mss))
1da177e4
LT
5946 goto out_unlock;
5947
5948 entry = start;
5949 }
5950
5951 /* Packets are ready, update Tx producer idx local and on card. */
24f4efd4 5952 tw32_tx_mbox(tnapi->prodmbox, entry);
1da177e4 5953
f3f3f27e
MC
5954 tnapi->tx_prod = entry;
5955 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
24f4efd4 5956 netif_tx_stop_queue(txq);
f65aac16
MC
5957
5958 /* netif_tx_stop_queue() must be done before checking
5959 * checking tx index in tg3_tx_avail() below, because in
5960 * tg3_tx(), we update tx index before checking for
5961 * netif_tx_queue_stopped().
5962 */
5963 smp_mb();
f3f3f27e 5964 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
24f4efd4 5965 netif_tx_wake_queue(txq);
51b91468 5966 }
1da177e4
LT
5967
5968out_unlock:
cdd0db05 5969 mmiowb();
1da177e4
LT
5970
5971 return NETDEV_TX_OK;
f4188d8a
AD
5972
5973dma_error:
5974 last = i;
5975 entry = tnapi->tx_prod;
5976 tnapi->tx_buffers[entry].skb = NULL;
5977 pci_unmap_single(tp->pdev,
4e5e4f0d 5978 dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
f4188d8a
AD
5979 skb_headlen(skb),
5980 PCI_DMA_TODEVICE);
5981 for (i = 0; i <= last; i++) {
5982 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5983 entry = NEXT_TX(entry);
5984
5985 pci_unmap_page(tp->pdev,
4e5e4f0d 5986 dma_unmap_addr(&tnapi->tx_buffers[entry],
f4188d8a
AD
5987 mapping),
5988 frag->size, PCI_DMA_TODEVICE);
5989 }
5990
5991 dev_kfree_skb(skb);
5992 return NETDEV_TX_OK;
1da177e4
LT
5993}
5994
5995static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
5996 int new_mtu)
5997{
5998 dev->mtu = new_mtu;
5999
ef7f5ec0 6000 if (new_mtu > ETH_DATA_LEN) {
a4e2b347 6001 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
ef7f5ec0
MC
6002 tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
6003 ethtool_op_set_tso(dev, 0);
859a5887 6004 } else {
ef7f5ec0 6005 tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
859a5887 6006 }
ef7f5ec0 6007 } else {
a4e2b347 6008 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
ef7f5ec0 6009 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
0f893dc6 6010 tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
ef7f5ec0 6011 }
1da177e4
LT
6012}
6013
6014static int tg3_change_mtu(struct net_device *dev, int new_mtu)
6015{
6016 struct tg3 *tp = netdev_priv(dev);
b9ec6c1b 6017 int err;
1da177e4
LT
6018
6019 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
6020 return -EINVAL;
6021
6022 if (!netif_running(dev)) {
6023 /* We'll just catch it later when the
6024 * device is up'd.
6025 */
6026 tg3_set_mtu(dev, tp, new_mtu);
6027 return 0;
6028 }
6029
b02fd9e3
MC
6030 tg3_phy_stop(tp);
6031
1da177e4 6032 tg3_netif_stop(tp);
f47c11ee
DM
6033
6034 tg3_full_lock(tp, 1);
1da177e4 6035
944d980e 6036 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
6037
6038 tg3_set_mtu(dev, tp, new_mtu);
6039
b9ec6c1b 6040 err = tg3_restart_hw(tp, 0);
1da177e4 6041
b9ec6c1b
MC
6042 if (!err)
6043 tg3_netif_start(tp);
1da177e4 6044
f47c11ee 6045 tg3_full_unlock(tp);
1da177e4 6046
b02fd9e3
MC
6047 if (!err)
6048 tg3_phy_start(tp);
6049
b9ec6c1b 6050 return err;
1da177e4
LT
6051}
6052
21f581a5
MC
6053static void tg3_rx_prodring_free(struct tg3 *tp,
6054 struct tg3_rx_prodring_set *tpr)
1da177e4 6055{
1da177e4
LT
6056 int i;
6057
b196c7e4
MC
6058 if (tpr != &tp->prodring[0]) {
6059 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
6060 i = (i + 1) % TG3_RX_RING_SIZE)
6061 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6062 tp->rx_pkt_map_sz);
6063
6064 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
6065 for (i = tpr->rx_jmb_cons_idx;
6066 i != tpr->rx_jmb_prod_idx;
6067 i = (i + 1) % TG3_RX_JUMBO_RING_SIZE) {
6068 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6069 TG3_RX_JMB_MAP_SZ);
6070 }
6071 }
6072
2b2cdb65 6073 return;
b196c7e4 6074 }
1da177e4 6075
2b2cdb65
MC
6076 for (i = 0; i < TG3_RX_RING_SIZE; i++)
6077 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6078 tp->rx_pkt_map_sz);
1da177e4 6079
cf7a7298 6080 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
2b2cdb65
MC
6081 for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++)
6082 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6083 TG3_RX_JMB_MAP_SZ);
1da177e4
LT
6084 }
6085}
6086
c6cdf436 6087/* Initialize rx rings for packet processing.
1da177e4
LT
6088 *
6089 * The chip has been shut down and the driver detached from
6090 * the networking, so no interrupts or new tx packets will
6091 * end up in the driver. tp->{tx,}lock are held and thus
6092 * we may not sleep.
6093 */
21f581a5
MC
6094static int tg3_rx_prodring_alloc(struct tg3 *tp,
6095 struct tg3_rx_prodring_set *tpr)
1da177e4 6096{
287be12e 6097 u32 i, rx_pkt_dma_sz;
1da177e4 6098
b196c7e4
MC
6099 tpr->rx_std_cons_idx = 0;
6100 tpr->rx_std_prod_idx = 0;
6101 tpr->rx_jmb_cons_idx = 0;
6102 tpr->rx_jmb_prod_idx = 0;
6103
2b2cdb65
MC
6104 if (tpr != &tp->prodring[0]) {
6105 memset(&tpr->rx_std_buffers[0], 0, TG3_RX_STD_BUFF_RING_SIZE);
6106 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE)
6107 memset(&tpr->rx_jmb_buffers[0], 0,
6108 TG3_RX_JMB_BUFF_RING_SIZE);
6109 goto done;
6110 }
6111
1da177e4 6112 /* Zero out all descriptors. */
21f581a5 6113 memset(tpr->rx_std, 0, TG3_RX_RING_BYTES);
1da177e4 6114
287be12e 6115 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
a4e2b347 6116 if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
287be12e
MC
6117 tp->dev->mtu > ETH_DATA_LEN)
6118 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
6119 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
7e72aad4 6120
1da177e4
LT
6121 /* Initialize invariants of the rings, we only set this
6122 * stuff once. This works because the card does not
6123 * write into the rx buffer posting rings.
6124 */
6125 for (i = 0; i < TG3_RX_RING_SIZE; i++) {
6126 struct tg3_rx_buffer_desc *rxd;
6127
21f581a5 6128 rxd = &tpr->rx_std[i];
287be12e 6129 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
1da177e4
LT
6130 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
6131 rxd->opaque = (RXD_OPAQUE_RING_STD |
6132 (i << RXD_OPAQUE_INDEX_SHIFT));
6133 }
6134
1da177e4
LT
6135 /* Now allocate fresh SKBs for each rx ring. */
6136 for (i = 0; i < tp->rx_pending; i++) {
86b21e59 6137 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
5129c3a3
MC
6138 netdev_warn(tp->dev,
6139 "Using a smaller RX standard ring. Only "
6140 "%d out of %d buffers were allocated "
6141 "successfully\n", i, tp->rx_pending);
32d8c572 6142 if (i == 0)
cf7a7298 6143 goto initfail;
32d8c572 6144 tp->rx_pending = i;
1da177e4 6145 break;
32d8c572 6146 }
1da177e4
LT
6147 }
6148
cf7a7298
MC
6149 if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE))
6150 goto done;
6151
21f581a5 6152 memset(tpr->rx_jmb, 0, TG3_RX_JUMBO_RING_BYTES);
cf7a7298 6153
0d86df80
MC
6154 if (!(tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE))
6155 goto done;
cf7a7298 6156
0d86df80
MC
6157 for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
6158 struct tg3_rx_buffer_desc *rxd;
6159
6160 rxd = &tpr->rx_jmb[i].std;
6161 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
6162 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
6163 RXD_FLAG_JUMBO;
6164 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
6165 (i << RXD_OPAQUE_INDEX_SHIFT));
6166 }
6167
6168 for (i = 0; i < tp->rx_jumbo_pending; i++) {
6169 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
5129c3a3
MC
6170 netdev_warn(tp->dev,
6171 "Using a smaller RX jumbo ring. Only %d "
6172 "out of %d buffers were allocated "
6173 "successfully\n", i, tp->rx_jumbo_pending);
0d86df80
MC
6174 if (i == 0)
6175 goto initfail;
6176 tp->rx_jumbo_pending = i;
6177 break;
1da177e4
LT
6178 }
6179 }
cf7a7298
MC
6180
6181done:
32d8c572 6182 return 0;
cf7a7298
MC
6183
6184initfail:
21f581a5 6185 tg3_rx_prodring_free(tp, tpr);
cf7a7298 6186 return -ENOMEM;
1da177e4
LT
6187}
6188
21f581a5
MC
6189static void tg3_rx_prodring_fini(struct tg3 *tp,
6190 struct tg3_rx_prodring_set *tpr)
1da177e4 6191{
21f581a5
MC
6192 kfree(tpr->rx_std_buffers);
6193 tpr->rx_std_buffers = NULL;
6194 kfree(tpr->rx_jmb_buffers);
6195 tpr->rx_jmb_buffers = NULL;
6196 if (tpr->rx_std) {
1da177e4 6197 pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
21f581a5
MC
6198 tpr->rx_std, tpr->rx_std_mapping);
6199 tpr->rx_std = NULL;
1da177e4 6200 }
21f581a5 6201 if (tpr->rx_jmb) {
1da177e4 6202 pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
21f581a5
MC
6203 tpr->rx_jmb, tpr->rx_jmb_mapping);
6204 tpr->rx_jmb = NULL;
1da177e4 6205 }
cf7a7298
MC
6206}
6207
21f581a5
MC
6208static int tg3_rx_prodring_init(struct tg3 *tp,
6209 struct tg3_rx_prodring_set *tpr)
cf7a7298 6210{
2b2cdb65 6211 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE, GFP_KERNEL);
21f581a5 6212 if (!tpr->rx_std_buffers)
cf7a7298
MC
6213 return -ENOMEM;
6214
21f581a5
MC
6215 tpr->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
6216 &tpr->rx_std_mapping);
6217 if (!tpr->rx_std)
cf7a7298
MC
6218 goto err_out;
6219
6220 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
2b2cdb65 6221 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE,
21f581a5
MC
6222 GFP_KERNEL);
6223 if (!tpr->rx_jmb_buffers)
cf7a7298
MC
6224 goto err_out;
6225
21f581a5
MC
6226 tpr->rx_jmb = pci_alloc_consistent(tp->pdev,
6227 TG3_RX_JUMBO_RING_BYTES,
6228 &tpr->rx_jmb_mapping);
6229 if (!tpr->rx_jmb)
cf7a7298
MC
6230 goto err_out;
6231 }
6232
6233 return 0;
6234
6235err_out:
21f581a5 6236 tg3_rx_prodring_fini(tp, tpr);
cf7a7298
MC
6237 return -ENOMEM;
6238}
6239
6240/* Free up pending packets in all rx/tx rings.
6241 *
6242 * The chip has been shut down and the driver detached from
6243 * the networking, so no interrupts or new tx packets will
6244 * end up in the driver. tp->{tx,}lock is not held and we are not
6245 * in an interrupt context and thus may sleep.
6246 */
6247static void tg3_free_rings(struct tg3 *tp)
6248{
f77a6a8e 6249 int i, j;
cf7a7298 6250
f77a6a8e
MC
6251 for (j = 0; j < tp->irq_cnt; j++) {
6252 struct tg3_napi *tnapi = &tp->napi[j];
cf7a7298 6253
b28f6428
MC
6254 tg3_rx_prodring_free(tp, &tp->prodring[j]);
6255
0c1d0e2b
MC
6256 if (!tnapi->tx_buffers)
6257 continue;
6258
f77a6a8e 6259 for (i = 0; i < TG3_TX_RING_SIZE; ) {
f4188d8a 6260 struct ring_info *txp;
f77a6a8e 6261 struct sk_buff *skb;
f4188d8a 6262 unsigned int k;
cf7a7298 6263
f77a6a8e
MC
6264 txp = &tnapi->tx_buffers[i];
6265 skb = txp->skb;
cf7a7298 6266
f77a6a8e
MC
6267 if (skb == NULL) {
6268 i++;
6269 continue;
6270 }
cf7a7298 6271
f4188d8a 6272 pci_unmap_single(tp->pdev,
4e5e4f0d 6273 dma_unmap_addr(txp, mapping),
f4188d8a
AD
6274 skb_headlen(skb),
6275 PCI_DMA_TODEVICE);
f77a6a8e 6276 txp->skb = NULL;
cf7a7298 6277
f4188d8a
AD
6278 i++;
6279
6280 for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
6281 txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
6282 pci_unmap_page(tp->pdev,
4e5e4f0d 6283 dma_unmap_addr(txp, mapping),
f4188d8a
AD
6284 skb_shinfo(skb)->frags[k].size,
6285 PCI_DMA_TODEVICE);
6286 i++;
6287 }
f77a6a8e
MC
6288
6289 dev_kfree_skb_any(skb);
6290 }
2b2cdb65 6291 }
cf7a7298
MC
6292}
6293
6294/* Initialize tx/rx rings for packet processing.
6295 *
6296 * The chip has been shut down and the driver detached from
6297 * the networking, so no interrupts or new tx packets will
6298 * end up in the driver. tp->{tx,}lock are held and thus
6299 * we may not sleep.
6300 */
6301static int tg3_init_rings(struct tg3 *tp)
6302{
f77a6a8e 6303 int i;
72334482 6304
cf7a7298
MC
6305 /* Free up all the SKBs. */
6306 tg3_free_rings(tp);
6307
f77a6a8e
MC
6308 for (i = 0; i < tp->irq_cnt; i++) {
6309 struct tg3_napi *tnapi = &tp->napi[i];
6310
6311 tnapi->last_tag = 0;
6312 tnapi->last_irq_tag = 0;
6313 tnapi->hw_status->status = 0;
6314 tnapi->hw_status->status_tag = 0;
6315 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
cf7a7298 6316
f77a6a8e
MC
6317 tnapi->tx_prod = 0;
6318 tnapi->tx_cons = 0;
0c1d0e2b
MC
6319 if (tnapi->tx_ring)
6320 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
f77a6a8e
MC
6321
6322 tnapi->rx_rcb_ptr = 0;
0c1d0e2b
MC
6323 if (tnapi->rx_rcb)
6324 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
2b2cdb65 6325
e4af1af9
MC
6326 if (tg3_rx_prodring_alloc(tp, &tp->prodring[i])) {
6327 tg3_free_rings(tp);
2b2cdb65 6328 return -ENOMEM;
e4af1af9 6329 }
f77a6a8e 6330 }
72334482 6331
2b2cdb65 6332 return 0;
cf7a7298
MC
6333}
6334
6335/*
6336 * Must not be invoked with interrupt sources disabled and
6337 * the hardware shutdown down.
6338 */
6339static void tg3_free_consistent(struct tg3 *tp)
6340{
f77a6a8e 6341 int i;
898a56f8 6342
f77a6a8e
MC
6343 for (i = 0; i < tp->irq_cnt; i++) {
6344 struct tg3_napi *tnapi = &tp->napi[i];
6345
6346 if (tnapi->tx_ring) {
6347 pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
6348 tnapi->tx_ring, tnapi->tx_desc_mapping);
6349 tnapi->tx_ring = NULL;
6350 }
6351
6352 kfree(tnapi->tx_buffers);
6353 tnapi->tx_buffers = NULL;
6354
6355 if (tnapi->rx_rcb) {
6356 pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
6357 tnapi->rx_rcb,
6358 tnapi->rx_rcb_mapping);
6359 tnapi->rx_rcb = NULL;
6360 }
6361
6362 if (tnapi->hw_status) {
6363 pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
6364 tnapi->hw_status,
6365 tnapi->status_mapping);
6366 tnapi->hw_status = NULL;
6367 }
1da177e4 6368 }
f77a6a8e 6369
1da177e4
LT
6370 if (tp->hw_stats) {
6371 pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
6372 tp->hw_stats, tp->stats_mapping);
6373 tp->hw_stats = NULL;
6374 }
f77a6a8e 6375
e4af1af9 6376 for (i = 0; i < tp->irq_cnt; i++)
2b2cdb65 6377 tg3_rx_prodring_fini(tp, &tp->prodring[i]);
1da177e4
LT
6378}
6379
6380/*
6381 * Must not be invoked with interrupt sources disabled and
6382 * the hardware shutdown down. Can sleep.
6383 */
6384static int tg3_alloc_consistent(struct tg3 *tp)
6385{
f77a6a8e 6386 int i;
898a56f8 6387
e4af1af9 6388 for (i = 0; i < tp->irq_cnt; i++) {
2b2cdb65
MC
6389 if (tg3_rx_prodring_init(tp, &tp->prodring[i]))
6390 goto err_out;
6391 }
1da177e4 6392
f77a6a8e
MC
6393 tp->hw_stats = pci_alloc_consistent(tp->pdev,
6394 sizeof(struct tg3_hw_stats),
6395 &tp->stats_mapping);
6396 if (!tp->hw_stats)
1da177e4
LT
6397 goto err_out;
6398
f77a6a8e 6399 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
1da177e4 6400
f77a6a8e
MC
6401 for (i = 0; i < tp->irq_cnt; i++) {
6402 struct tg3_napi *tnapi = &tp->napi[i];
8d9d7cfc 6403 struct tg3_hw_status *sblk;
1da177e4 6404
f77a6a8e
MC
6405 tnapi->hw_status = pci_alloc_consistent(tp->pdev,
6406 TG3_HW_STATUS_SIZE,
6407 &tnapi->status_mapping);
6408 if (!tnapi->hw_status)
6409 goto err_out;
898a56f8 6410
f77a6a8e 6411 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8d9d7cfc
MC
6412 sblk = tnapi->hw_status;
6413
19cfaecc
MC
6414 /* If multivector TSS is enabled, vector 0 does not handle
6415 * tx interrupts. Don't allocate any resources for it.
6416 */
6417 if ((!i && !(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) ||
6418 (i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))) {
6419 tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
6420 TG3_TX_RING_SIZE,
6421 GFP_KERNEL);
6422 if (!tnapi->tx_buffers)
6423 goto err_out;
6424
6425 tnapi->tx_ring = pci_alloc_consistent(tp->pdev,
6426 TG3_TX_RING_BYTES,
6427 &tnapi->tx_desc_mapping);
6428 if (!tnapi->tx_ring)
6429 goto err_out;
6430 }
6431
8d9d7cfc
MC
6432 /*
6433 * When RSS is enabled, the status block format changes
6434 * slightly. The "rx_jumbo_consumer", "reserved",
6435 * and "rx_mini_consumer" members get mapped to the
6436 * other three rx return ring producer indexes.
6437 */
6438 switch (i) {
6439 default:
6440 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
6441 break;
6442 case 2:
6443 tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
6444 break;
6445 case 3:
6446 tnapi->rx_rcb_prod_idx = &sblk->reserved;
6447 break;
6448 case 4:
6449 tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
6450 break;
6451 }
72334482 6452
e4af1af9 6453 tnapi->prodring = &tp->prodring[i];
b196c7e4 6454
0c1d0e2b
MC
6455 /*
6456 * If multivector RSS is enabled, vector 0 does not handle
6457 * rx or tx interrupts. Don't allocate any resources for it.
6458 */
6459 if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
6460 continue;
6461
f77a6a8e
MC
6462 tnapi->rx_rcb = pci_alloc_consistent(tp->pdev,
6463 TG3_RX_RCB_RING_BYTES(tp),
6464 &tnapi->rx_rcb_mapping);
6465 if (!tnapi->rx_rcb)
6466 goto err_out;
72334482 6467
f77a6a8e 6468 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
f77a6a8e 6469 }
1da177e4
LT
6470
6471 return 0;
6472
6473err_out:
6474 tg3_free_consistent(tp);
6475 return -ENOMEM;
6476}
6477
6478#define MAX_WAIT_CNT 1000
6479
6480/* To stop a block, clear the enable bit and poll till it
6481 * clears. tp->lock is held.
6482 */
b3b7d6be 6483static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
1da177e4
LT
6484{
6485 unsigned int i;
6486 u32 val;
6487
6488 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
6489 switch (ofs) {
6490 case RCVLSC_MODE:
6491 case DMAC_MODE:
6492 case MBFREE_MODE:
6493 case BUFMGR_MODE:
6494 case MEMARB_MODE:
6495 /* We can't enable/disable these bits of the
6496 * 5705/5750, just say success.
6497 */
6498 return 0;
6499
6500 default:
6501 break;
855e1111 6502 }
1da177e4
LT
6503 }
6504
6505 val = tr32(ofs);
6506 val &= ~enable_bit;
6507 tw32_f(ofs, val);
6508
6509 for (i = 0; i < MAX_WAIT_CNT; i++) {
6510 udelay(100);
6511 val = tr32(ofs);
6512 if ((val & enable_bit) == 0)
6513 break;
6514 }
6515
b3b7d6be 6516 if (i == MAX_WAIT_CNT && !silent) {
2445e461
MC
6517 dev_err(&tp->pdev->dev,
6518 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
6519 ofs, enable_bit);
1da177e4
LT
6520 return -ENODEV;
6521 }
6522
6523 return 0;
6524}
6525
6526/* tp->lock is held. */
b3b7d6be 6527static int tg3_abort_hw(struct tg3 *tp, int silent)
1da177e4
LT
6528{
6529 int i, err;
6530
6531 tg3_disable_ints(tp);
6532
6533 tp->rx_mode &= ~RX_MODE_ENABLE;
6534 tw32_f(MAC_RX_MODE, tp->rx_mode);
6535 udelay(10);
6536
b3b7d6be
DM
6537 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
6538 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
6539 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
6540 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
6541 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
6542 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
6543
6544 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
6545 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
6546 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
6547 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
6548 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
6549 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
6550 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
1da177e4
LT
6551
6552 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
6553 tw32_f(MAC_MODE, tp->mac_mode);
6554 udelay(40);
6555
6556 tp->tx_mode &= ~TX_MODE_ENABLE;
6557 tw32_f(MAC_TX_MODE, tp->tx_mode);
6558
6559 for (i = 0; i < MAX_WAIT_CNT; i++) {
6560 udelay(100);
6561 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
6562 break;
6563 }
6564 if (i >= MAX_WAIT_CNT) {
ab96b241
MC
6565 dev_err(&tp->pdev->dev,
6566 "%s timed out, TX_MODE_ENABLE will not clear "
6567 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
e6de8ad1 6568 err |= -ENODEV;
1da177e4
LT
6569 }
6570
e6de8ad1 6571 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
b3b7d6be
DM
6572 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
6573 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
1da177e4
LT
6574
6575 tw32(FTQ_RESET, 0xffffffff);
6576 tw32(FTQ_RESET, 0x00000000);
6577
b3b7d6be
DM
6578 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
6579 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
1da177e4 6580
f77a6a8e
MC
6581 for (i = 0; i < tp->irq_cnt; i++) {
6582 struct tg3_napi *tnapi = &tp->napi[i];
6583 if (tnapi->hw_status)
6584 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
6585 }
1da177e4
LT
6586 if (tp->hw_stats)
6587 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
6588
1da177e4
LT
6589 return err;
6590}
6591
0d3031d9
MC
6592static void tg3_ape_send_event(struct tg3 *tp, u32 event)
6593{
6594 int i;
6595 u32 apedata;
6596
6597 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
6598 if (apedata != APE_SEG_SIG_MAGIC)
6599 return;
6600
6601 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
731fd79c 6602 if (!(apedata & APE_FW_STATUS_READY))
0d3031d9
MC
6603 return;
6604
6605 /* Wait for up to 1 millisecond for APE to service previous event. */
6606 for (i = 0; i < 10; i++) {
6607 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
6608 return;
6609
6610 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
6611
6612 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6613 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
6614 event | APE_EVENT_STATUS_EVENT_PENDING);
6615
6616 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
6617
6618 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6619 break;
6620
6621 udelay(100);
6622 }
6623
6624 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6625 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
6626}
6627
6628static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
6629{
6630 u32 event;
6631 u32 apedata;
6632
6633 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
6634 return;
6635
6636 switch (kind) {
33f401ae
MC
6637 case RESET_KIND_INIT:
6638 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
6639 APE_HOST_SEG_SIG_MAGIC);
6640 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
6641 APE_HOST_SEG_LEN_MAGIC);
6642 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
6643 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
6644 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
6867c843 6645 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
33f401ae
MC
6646 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
6647 APE_HOST_BEHAV_NO_PHYLOCK);
6648
6649 event = APE_EVENT_STATUS_STATE_START;
6650 break;
6651 case RESET_KIND_SHUTDOWN:
6652 /* With the interface we are currently using,
6653 * APE does not track driver state. Wiping
6654 * out the HOST SEGMENT SIGNATURE forces
6655 * the APE to assume OS absent status.
6656 */
6657 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
b2aee154 6658
33f401ae
MC
6659 event = APE_EVENT_STATUS_STATE_UNLOAD;
6660 break;
6661 case RESET_KIND_SUSPEND:
6662 event = APE_EVENT_STATUS_STATE_SUSPEND;
6663 break;
6664 default:
6665 return;
0d3031d9
MC
6666 }
6667
6668 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
6669
6670 tg3_ape_send_event(tp, event);
6671}
6672
1da177e4
LT
6673/* tp->lock is held. */
6674static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
6675{
f49639e6
DM
6676 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
6677 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1da177e4
LT
6678
6679 if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
6680 switch (kind) {
6681 case RESET_KIND_INIT:
6682 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6683 DRV_STATE_START);
6684 break;
6685
6686 case RESET_KIND_SHUTDOWN:
6687 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6688 DRV_STATE_UNLOAD);
6689 break;
6690
6691 case RESET_KIND_SUSPEND:
6692 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6693 DRV_STATE_SUSPEND);
6694 break;
6695
6696 default:
6697 break;
855e1111 6698 }
1da177e4 6699 }
0d3031d9
MC
6700
6701 if (kind == RESET_KIND_INIT ||
6702 kind == RESET_KIND_SUSPEND)
6703 tg3_ape_driver_state_change(tp, kind);
1da177e4
LT
6704}
6705
6706/* tp->lock is held. */
6707static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
6708{
6709 if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
6710 switch (kind) {
6711 case RESET_KIND_INIT:
6712 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6713 DRV_STATE_START_DONE);
6714 break;
6715
6716 case RESET_KIND_SHUTDOWN:
6717 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6718 DRV_STATE_UNLOAD_DONE);
6719 break;
6720
6721 default:
6722 break;
855e1111 6723 }
1da177e4 6724 }
0d3031d9
MC
6725
6726 if (kind == RESET_KIND_SHUTDOWN)
6727 tg3_ape_driver_state_change(tp, kind);
1da177e4
LT
6728}
6729
6730/* tp->lock is held. */
6731static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
6732{
6733 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
6734 switch (kind) {
6735 case RESET_KIND_INIT:
6736 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6737 DRV_STATE_START);
6738 break;
6739
6740 case RESET_KIND_SHUTDOWN:
6741 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6742 DRV_STATE_UNLOAD);
6743 break;
6744
6745 case RESET_KIND_SUSPEND:
6746 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6747 DRV_STATE_SUSPEND);
6748 break;
6749
6750 default:
6751 break;
855e1111 6752 }
1da177e4
LT
6753 }
6754}
6755
7a6f4369
MC
6756static int tg3_poll_fw(struct tg3 *tp)
6757{
6758 int i;
6759 u32 val;
6760
b5d3772c 6761 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
0ccead18
GZ
6762 /* Wait up to 20ms for init done. */
6763 for (i = 0; i < 200; i++) {
b5d3772c
MC
6764 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
6765 return 0;
0ccead18 6766 udelay(100);
b5d3772c
MC
6767 }
6768 return -ENODEV;
6769 }
6770
7a6f4369
MC
6771 /* Wait for firmware initialization to complete. */
6772 for (i = 0; i < 100000; i++) {
6773 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
6774 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
6775 break;
6776 udelay(10);
6777 }
6778
6779 /* Chip might not be fitted with firmware. Some Sun onboard
6780 * parts are configured like that. So don't signal the timeout
6781 * of the above loop as an error, but do report the lack of
6782 * running firmware once.
6783 */
6784 if (i >= 100000 &&
6785 !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
6786 tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
6787
05dbe005 6788 netdev_info(tp->dev, "No firmware running\n");
7a6f4369
MC
6789 }
6790
6b10c165
MC
6791 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
6792 /* The 57765 A0 needs a little more
6793 * time to do some important work.
6794 */
6795 mdelay(10);
6796 }
6797
7a6f4369
MC
6798 return 0;
6799}
6800
ee6a99b5
MC
6801/* Save PCI command register before chip reset */
6802static void tg3_save_pci_state(struct tg3 *tp)
6803{
8a6eac90 6804 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
ee6a99b5
MC
6805}
6806
6807/* Restore PCI state after chip reset */
6808static void tg3_restore_pci_state(struct tg3 *tp)
6809{
6810 u32 val;
6811
6812 /* Re-enable indirect register accesses. */
6813 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
6814 tp->misc_host_ctrl);
6815
6816 /* Set MAX PCI retry to zero. */
6817 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
6818 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
6819 (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
6820 val |= PCISTATE_RETRY_SAME_DMA;
0d3031d9
MC
6821 /* Allow reads and writes to the APE register and memory space. */
6822 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
6823 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
6824 PCISTATE_ALLOW_APE_SHMEM_WR |
6825 PCISTATE_ALLOW_APE_PSPACE_WR;
ee6a99b5
MC
6826 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
6827
8a6eac90 6828 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
ee6a99b5 6829
fcb389df
MC
6830 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
6831 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
6832 pcie_set_readrq(tp->pdev, 4096);
6833 else {
6834 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
6835 tp->pci_cacheline_sz);
6836 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
6837 tp->pci_lat_timer);
6838 }
114342f2 6839 }
5f5c51e3 6840
ee6a99b5 6841 /* Make sure PCI-X relaxed ordering bit is clear. */
52f4490c 6842 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
9974a356
MC
6843 u16 pcix_cmd;
6844
6845 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
6846 &pcix_cmd);
6847 pcix_cmd &= ~PCI_X_CMD_ERO;
6848 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
6849 pcix_cmd);
6850 }
ee6a99b5
MC
6851
6852 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
ee6a99b5
MC
6853
6854 /* Chip reset on 5780 will reset MSI enable bit,
6855 * so need to restore it.
6856 */
6857 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
6858 u16 ctrl;
6859
6860 pci_read_config_word(tp->pdev,
6861 tp->msi_cap + PCI_MSI_FLAGS,
6862 &ctrl);
6863 pci_write_config_word(tp->pdev,
6864 tp->msi_cap + PCI_MSI_FLAGS,
6865 ctrl | PCI_MSI_FLAGS_ENABLE);
6866 val = tr32(MSGINT_MODE);
6867 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
6868 }
6869 }
6870}
6871
1da177e4
LT
6872static void tg3_stop_fw(struct tg3 *);
6873
6874/* tp->lock is held. */
6875static int tg3_chip_reset(struct tg3 *tp)
6876{
6877 u32 val;
1ee582d8 6878 void (*write_op)(struct tg3 *, u32, u32);
4f125f42 6879 int i, err;
1da177e4 6880
f49639e6
DM
6881 tg3_nvram_lock(tp);
6882
77b483f1
MC
6883 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
6884
f49639e6
DM
6885 /* No matching tg3_nvram_unlock() after this because
6886 * chip reset below will undo the nvram lock.
6887 */
6888 tp->nvram_lock_cnt = 0;
1da177e4 6889
ee6a99b5
MC
6890 /* GRC_MISC_CFG core clock reset will clear the memory
6891 * enable bit in PCI register 4 and the MSI enable bit
6892 * on some chips, so we save relevant registers here.
6893 */
6894 tg3_save_pci_state(tp);
6895
d9ab5ad1 6896 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
321d32a0 6897 (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
d9ab5ad1
MC
6898 tw32(GRC_FASTBOOT_PC, 0);
6899
1da177e4
LT
6900 /*
6901 * We must avoid the readl() that normally takes place.
6902 * It locks machines, causes machine checks, and other
6903 * fun things. So, temporarily disable the 5701
6904 * hardware workaround, while we do the reset.
6905 */
1ee582d8
MC
6906 write_op = tp->write32;
6907 if (write_op == tg3_write_flush_reg32)
6908 tp->write32 = tg3_write32;
1da177e4 6909
d18edcb2
MC
6910 /* Prevent the irq handler from reading or writing PCI registers
6911 * during chip reset when the memory enable bit in the PCI command
6912 * register may be cleared. The chip does not generate interrupt
6913 * at this time, but the irq handler may still be called due to irq
6914 * sharing or irqpoll.
6915 */
6916 tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
f77a6a8e
MC
6917 for (i = 0; i < tp->irq_cnt; i++) {
6918 struct tg3_napi *tnapi = &tp->napi[i];
6919 if (tnapi->hw_status) {
6920 tnapi->hw_status->status = 0;
6921 tnapi->hw_status->status_tag = 0;
6922 }
6923 tnapi->last_tag = 0;
6924 tnapi->last_irq_tag = 0;
b8fa2f3a 6925 }
d18edcb2 6926 smp_mb();
4f125f42
MC
6927
6928 for (i = 0; i < tp->irq_cnt; i++)
6929 synchronize_irq(tp->napi[i].irq_vec);
d18edcb2 6930
255ca311
MC
6931 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
6932 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
6933 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
6934 }
6935
1da177e4
LT
6936 /* do the reset */
6937 val = GRC_MISC_CFG_CORECLK_RESET;
6938
6939 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
88075d91
MC
6940 /* Force PCIe 1.0a mode */
6941 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
6942 !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
6943 tr32(TG3_PCIE_PHY_TSTCTL) ==
6944 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
6945 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
6946
1da177e4
LT
6947 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
6948 tw32(GRC_MISC_CFG, (1 << 29));
6949 val |= (1 << 29);
6950 }
6951 }
6952
b5d3772c
MC
6953 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
6954 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
6955 tw32(GRC_VCPU_EXT_CTRL,
6956 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
6957 }
6958
f37500d3
MC
6959 /* Manage gphy power for all CPMU absent PCIe devices. */
6960 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
6961 !(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
1da177e4 6962 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
f37500d3 6963
1da177e4
LT
6964 tw32(GRC_MISC_CFG, val);
6965
1ee582d8
MC
6966 /* restore 5701 hardware bug workaround write method */
6967 tp->write32 = write_op;
1da177e4
LT
6968
6969 /* Unfortunately, we have to delay before the PCI read back.
6970 * Some 575X chips even will not respond to a PCI cfg access
6971 * when the reset command is given to the chip.
6972 *
6973 * How do these hardware designers expect things to work
6974 * properly if the PCI write is posted for a long period
6975 * of time? It is always necessary to have some method by
6976 * which a register read back can occur to push the write
6977 * out which does the reset.
6978 *
6979 * For most tg3 variants the trick below was working.
6980 * Ho hum...
6981 */
6982 udelay(120);
6983
6984 /* Flush PCI posted writes. The normal MMIO registers
6985 * are inaccessible at this time so this is the only
6986 * way to make this reliably (actually, this is no longer
6987 * the case, see above). I tried to use indirect
6988 * register read/write but this upset some 5701 variants.
6989 */
6990 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
6991
6992 udelay(120);
6993
5e7dfd0f 6994 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
e7126997
MC
6995 u16 val16;
6996
1da177e4
LT
6997 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
6998 int i;
6999 u32 cfg_val;
7000
7001 /* Wait for link training to complete. */
7002 for (i = 0; i < 5000; i++)
7003 udelay(100);
7004
7005 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
7006 pci_write_config_dword(tp->pdev, 0xc4,
7007 cfg_val | (1 << 15));
7008 }
5e7dfd0f 7009
e7126997
MC
7010 /* Clear the "no snoop" and "relaxed ordering" bits. */
7011 pci_read_config_word(tp->pdev,
7012 tp->pcie_cap + PCI_EXP_DEVCTL,
7013 &val16);
7014 val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
7015 PCI_EXP_DEVCTL_NOSNOOP_EN);
7016 /*
7017 * Older PCIe devices only support the 128 byte
7018 * MPS setting. Enforce the restriction.
5e7dfd0f 7019 */
6de34cb9 7020 if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
e7126997 7021 val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
5e7dfd0f
MC
7022 pci_write_config_word(tp->pdev,
7023 tp->pcie_cap + PCI_EXP_DEVCTL,
e7126997 7024 val16);
5e7dfd0f
MC
7025
7026 pcie_set_readrq(tp->pdev, 4096);
7027
7028 /* Clear error status */
7029 pci_write_config_word(tp->pdev,
7030 tp->pcie_cap + PCI_EXP_DEVSTA,
7031 PCI_EXP_DEVSTA_CED |
7032 PCI_EXP_DEVSTA_NFED |
7033 PCI_EXP_DEVSTA_FED |
7034 PCI_EXP_DEVSTA_URD);
1da177e4
LT
7035 }
7036
ee6a99b5 7037 tg3_restore_pci_state(tp);
1da177e4 7038
d18edcb2
MC
7039 tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
7040
ee6a99b5
MC
7041 val = 0;
7042 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
4cf78e4f 7043 val = tr32(MEMARB_MODE);
ee6a99b5 7044 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
1da177e4
LT
7045
7046 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
7047 tg3_stop_fw(tp);
7048 tw32(0x5000, 0x400);
7049 }
7050
7051 tw32(GRC_MODE, tp->grc_mode);
7052
7053 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
ab0049b4 7054 val = tr32(0xc4);
1da177e4
LT
7055
7056 tw32(0xc4, val | (1 << 15));
7057 }
7058
7059 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
7060 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
7061 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
7062 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
7063 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
7064 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7065 }
7066
7067 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
7068 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
7069 tw32_f(MAC_MODE, tp->mac_mode);
747e8f8b
MC
7070 } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
7071 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
7072 tw32_f(MAC_MODE, tp->mac_mode);
3bda1258
MC
7073 } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
7074 tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
7075 if (tp->mac_mode & MAC_MODE_APE_TX_EN)
7076 tp->mac_mode |= MAC_MODE_TDE_ENABLE;
7077 tw32_f(MAC_MODE, tp->mac_mode);
1da177e4
LT
7078 } else
7079 tw32_f(MAC_MODE, 0);
7080 udelay(40);
7081
77b483f1
MC
7082 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
7083
7a6f4369
MC
7084 err = tg3_poll_fw(tp);
7085 if (err)
7086 return err;
1da177e4 7087
0a9140cf
MC
7088 tg3_mdio_start(tp);
7089
1da177e4 7090 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
f6eb9b1f
MC
7091 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
7092 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
c885e824 7093 !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
ab0049b4 7094 val = tr32(0x7c00);
1da177e4
LT
7095
7096 tw32(0x7c00, val | (1 << 25));
7097 }
7098
7099 /* Reprobe ASF enable state. */
7100 tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
7101 tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
7102 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
7103 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
7104 u32 nic_cfg;
7105
7106 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
7107 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
7108 tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
4ba526ce 7109 tp->last_event_jiffies = jiffies;
cbf46853 7110 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
1da177e4
LT
7111 tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
7112 }
7113 }
7114
7115 return 0;
7116}
7117
7118/* tp->lock is held. */
7119static void tg3_stop_fw(struct tg3 *tp)
7120{
0d3031d9
MC
7121 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
7122 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
7c5026aa
MC
7123 /* Wait for RX cpu to ACK the previous event. */
7124 tg3_wait_for_event_ack(tp);
1da177e4
LT
7125
7126 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
4ba526ce
MC
7127
7128 tg3_generate_fw_event(tp);
1da177e4 7129
7c5026aa
MC
7130 /* Wait for RX cpu to ACK this event. */
7131 tg3_wait_for_event_ack(tp);
1da177e4
LT
7132 }
7133}
7134
7135/* tp->lock is held. */
944d980e 7136static int tg3_halt(struct tg3 *tp, int kind, int silent)
1da177e4
LT
7137{
7138 int err;
7139
7140 tg3_stop_fw(tp);
7141
944d980e 7142 tg3_write_sig_pre_reset(tp, kind);
1da177e4 7143
b3b7d6be 7144 tg3_abort_hw(tp, silent);
1da177e4
LT
7145 err = tg3_chip_reset(tp);
7146
daba2a63
MC
7147 __tg3_set_mac_addr(tp, 0);
7148
944d980e
MC
7149 tg3_write_sig_legacy(tp, kind);
7150 tg3_write_sig_post_reset(tp, kind);
1da177e4
LT
7151
7152 if (err)
7153 return err;
7154
7155 return 0;
7156}
7157
1da177e4
LT
7158#define RX_CPU_SCRATCH_BASE 0x30000
7159#define RX_CPU_SCRATCH_SIZE 0x04000
7160#define TX_CPU_SCRATCH_BASE 0x34000
7161#define TX_CPU_SCRATCH_SIZE 0x04000
7162
7163/* tp->lock is held. */
7164static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
7165{
7166 int i;
7167
5d9428de
ES
7168 BUG_ON(offset == TX_CPU_BASE &&
7169 (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
1da177e4 7170
b5d3772c
MC
7171 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7172 u32 val = tr32(GRC_VCPU_EXT_CTRL);
7173
7174 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
7175 return 0;
7176 }
1da177e4
LT
7177 if (offset == RX_CPU_BASE) {
7178 for (i = 0; i < 10000; i++) {
7179 tw32(offset + CPU_STATE, 0xffffffff);
7180 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7181 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7182 break;
7183 }
7184
7185 tw32(offset + CPU_STATE, 0xffffffff);
7186 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
7187 udelay(10);
7188 } else {
7189 for (i = 0; i < 10000; i++) {
7190 tw32(offset + CPU_STATE, 0xffffffff);
7191 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7192 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7193 break;
7194 }
7195 }
7196
7197 if (i >= 10000) {
05dbe005
JP
7198 netdev_err(tp->dev, "%s timed out, %s CPU\n",
7199 __func__, offset == RX_CPU_BASE ? "RX" : "TX");
1da177e4
LT
7200 return -ENODEV;
7201 }
ec41c7df
MC
7202
7203 /* Clear firmware's nvram arbitration. */
7204 if (tp->tg3_flags & TG3_FLAG_NVRAM)
7205 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
1da177e4
LT
7206 return 0;
7207}
7208
7209struct fw_info {
077f849d
JSR
7210 unsigned int fw_base;
7211 unsigned int fw_len;
7212 const __be32 *fw_data;
1da177e4
LT
7213};
7214
7215/* tp->lock is held. */
7216static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
7217 int cpu_scratch_size, struct fw_info *info)
7218{
ec41c7df 7219 int err, lock_err, i;
1da177e4
LT
7220 void (*write_op)(struct tg3 *, u32, u32);
7221
7222 if (cpu_base == TX_CPU_BASE &&
7223 (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
5129c3a3
MC
7224 netdev_err(tp->dev,
7225 "%s: Trying to load TX cpu firmware which is 5705\n",
05dbe005 7226 __func__);
1da177e4
LT
7227 return -EINVAL;
7228 }
7229
7230 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
7231 write_op = tg3_write_mem;
7232 else
7233 write_op = tg3_write_indirect_reg32;
7234
1b628151
MC
7235 /* It is possible that bootcode is still loading at this point.
7236 * Get the nvram lock first before halting the cpu.
7237 */
ec41c7df 7238 lock_err = tg3_nvram_lock(tp);
1da177e4 7239 err = tg3_halt_cpu(tp, cpu_base);
ec41c7df
MC
7240 if (!lock_err)
7241 tg3_nvram_unlock(tp);
1da177e4
LT
7242 if (err)
7243 goto out;
7244
7245 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
7246 write_op(tp, cpu_scratch_base + i, 0);
7247 tw32(cpu_base + CPU_STATE, 0xffffffff);
7248 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
077f849d 7249 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
1da177e4 7250 write_op(tp, (cpu_scratch_base +
077f849d 7251 (info->fw_base & 0xffff) +
1da177e4 7252 (i * sizeof(u32))),
077f849d 7253 be32_to_cpu(info->fw_data[i]));
1da177e4
LT
7254
7255 err = 0;
7256
7257out:
1da177e4
LT
7258 return err;
7259}
7260
7261/* tp->lock is held. */
7262static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
7263{
7264 struct fw_info info;
077f849d 7265 const __be32 *fw_data;
1da177e4
LT
7266 int err, i;
7267
077f849d
JSR
7268 fw_data = (void *)tp->fw->data;
7269
7270 /* Firmware blob starts with version numbers, followed by
7271 start address and length. We are setting complete length.
7272 length = end_address_of_bss - start_address_of_text.
7273 Remainder is the blob to be loaded contiguously
7274 from start address. */
7275
7276 info.fw_base = be32_to_cpu(fw_data[1]);
7277 info.fw_len = tp->fw->size - 12;
7278 info.fw_data = &fw_data[3];
1da177e4
LT
7279
7280 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
7281 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
7282 &info);
7283 if (err)
7284 return err;
7285
7286 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
7287 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
7288 &info);
7289 if (err)
7290 return err;
7291
7292 /* Now startup only the RX cpu. */
7293 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
077f849d 7294 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
1da177e4
LT
7295
7296 for (i = 0; i < 5; i++) {
077f849d 7297 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
1da177e4
LT
7298 break;
7299 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7300 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
077f849d 7301 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
1da177e4
LT
7302 udelay(1000);
7303 }
7304 if (i >= 5) {
5129c3a3
MC
7305 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
7306 "should be %08x\n", __func__,
05dbe005 7307 tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
1da177e4
LT
7308 return -ENODEV;
7309 }
7310 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7311 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
7312
7313 return 0;
7314}
7315
1da177e4 7316/* 5705 needs a special version of the TSO firmware. */
1da177e4
LT
7317
7318/* tp->lock is held. */
7319static int tg3_load_tso_firmware(struct tg3 *tp)
7320{
7321 struct fw_info info;
077f849d 7322 const __be32 *fw_data;
1da177e4
LT
7323 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
7324 int err, i;
7325
7326 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
7327 return 0;
7328
077f849d
JSR
7329 fw_data = (void *)tp->fw->data;
7330
7331 /* Firmware blob starts with version numbers, followed by
7332 start address and length. We are setting complete length.
7333 length = end_address_of_bss - start_address_of_text.
7334 Remainder is the blob to be loaded contiguously
7335 from start address. */
7336
7337 info.fw_base = be32_to_cpu(fw_data[1]);
7338 cpu_scratch_size = tp->fw_len;
7339 info.fw_len = tp->fw->size - 12;
7340 info.fw_data = &fw_data[3];
7341
1da177e4 7342 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
7343 cpu_base = RX_CPU_BASE;
7344 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
1da177e4 7345 } else {
1da177e4
LT
7346 cpu_base = TX_CPU_BASE;
7347 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
7348 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
7349 }
7350
7351 err = tg3_load_firmware_cpu(tp, cpu_base,
7352 cpu_scratch_base, cpu_scratch_size,
7353 &info);
7354 if (err)
7355 return err;
7356
7357 /* Now startup the cpu. */
7358 tw32(cpu_base + CPU_STATE, 0xffffffff);
077f849d 7359 tw32_f(cpu_base + CPU_PC, info.fw_base);
1da177e4
LT
7360
7361 for (i = 0; i < 5; i++) {
077f849d 7362 if (tr32(cpu_base + CPU_PC) == info.fw_base)
1da177e4
LT
7363 break;
7364 tw32(cpu_base + CPU_STATE, 0xffffffff);
7365 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
077f849d 7366 tw32_f(cpu_base + CPU_PC, info.fw_base);
1da177e4
LT
7367 udelay(1000);
7368 }
7369 if (i >= 5) {
5129c3a3
MC
7370 netdev_err(tp->dev,
7371 "%s fails to set CPU PC, is %08x should be %08x\n",
05dbe005 7372 __func__, tr32(cpu_base + CPU_PC), info.fw_base);
1da177e4
LT
7373 return -ENODEV;
7374 }
7375 tw32(cpu_base + CPU_STATE, 0xffffffff);
7376 tw32_f(cpu_base + CPU_MODE, 0x00000000);
7377 return 0;
7378}
7379
1da177e4 7380
1da177e4
LT
7381static int tg3_set_mac_addr(struct net_device *dev, void *p)
7382{
7383 struct tg3 *tp = netdev_priv(dev);
7384 struct sockaddr *addr = p;
986e0aeb 7385 int err = 0, skip_mac_1 = 0;
1da177e4 7386
f9804ddb
MC
7387 if (!is_valid_ether_addr(addr->sa_data))
7388 return -EINVAL;
7389
1da177e4
LT
7390 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7391
e75f7c90
MC
7392 if (!netif_running(dev))
7393 return 0;
7394
58712ef9 7395 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
986e0aeb 7396 u32 addr0_high, addr0_low, addr1_high, addr1_low;
58712ef9 7397
986e0aeb
MC
7398 addr0_high = tr32(MAC_ADDR_0_HIGH);
7399 addr0_low = tr32(MAC_ADDR_0_LOW);
7400 addr1_high = tr32(MAC_ADDR_1_HIGH);
7401 addr1_low = tr32(MAC_ADDR_1_LOW);
7402
7403 /* Skip MAC addr 1 if ASF is using it. */
7404 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
7405 !(addr1_high == 0 && addr1_low == 0))
7406 skip_mac_1 = 1;
58712ef9 7407 }
986e0aeb
MC
7408 spin_lock_bh(&tp->lock);
7409 __tg3_set_mac_addr(tp, skip_mac_1);
7410 spin_unlock_bh(&tp->lock);
1da177e4 7411
b9ec6c1b 7412 return err;
1da177e4
LT
7413}
7414
7415/* tp->lock is held. */
7416static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
7417 dma_addr_t mapping, u32 maxlen_flags,
7418 u32 nic_addr)
7419{
7420 tg3_write_mem(tp,
7421 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
7422 ((u64) mapping >> 32));
7423 tg3_write_mem(tp,
7424 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
7425 ((u64) mapping & 0xffffffff));
7426 tg3_write_mem(tp,
7427 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
7428 maxlen_flags);
7429
7430 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
7431 tg3_write_mem(tp,
7432 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
7433 nic_addr);
7434}
7435
7436static void __tg3_set_rx_mode(struct net_device *);
d244c892 7437static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
15f9850d 7438{
b6080e12
MC
7439 int i;
7440
19cfaecc 7441 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) {
b6080e12
MC
7442 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
7443 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
7444 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
b6080e12
MC
7445 } else {
7446 tw32(HOSTCC_TXCOL_TICKS, 0);
7447 tw32(HOSTCC_TXMAX_FRAMES, 0);
7448 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
19cfaecc 7449 }
b6080e12 7450
20d7375c 7451 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
19cfaecc
MC
7452 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
7453 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
7454 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
7455 } else {
b6080e12
MC
7456 tw32(HOSTCC_RXCOL_TICKS, 0);
7457 tw32(HOSTCC_RXMAX_FRAMES, 0);
7458 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
15f9850d 7459 }
b6080e12 7460
15f9850d
DM
7461 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
7462 u32 val = ec->stats_block_coalesce_usecs;
7463
b6080e12
MC
7464 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
7465 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
7466
15f9850d
DM
7467 if (!netif_carrier_ok(tp->dev))
7468 val = 0;
7469
7470 tw32(HOSTCC_STAT_COAL_TICKS, val);
7471 }
b6080e12
MC
7472
7473 for (i = 0; i < tp->irq_cnt - 1; i++) {
7474 u32 reg;
7475
7476 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
7477 tw32(reg, ec->rx_coalesce_usecs);
b6080e12
MC
7478 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
7479 tw32(reg, ec->rx_max_coalesced_frames);
b6080e12
MC
7480 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
7481 tw32(reg, ec->rx_max_coalesced_frames_irq);
19cfaecc
MC
7482
7483 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
7484 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
7485 tw32(reg, ec->tx_coalesce_usecs);
7486 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
7487 tw32(reg, ec->tx_max_coalesced_frames);
7488 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
7489 tw32(reg, ec->tx_max_coalesced_frames_irq);
7490 }
b6080e12
MC
7491 }
7492
7493 for (; i < tp->irq_max - 1; i++) {
7494 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
b6080e12 7495 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
b6080e12 7496 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
19cfaecc
MC
7497
7498 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
7499 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
7500 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
7501 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
7502 }
b6080e12 7503 }
15f9850d 7504}
1da177e4 7505
2d31ecaf
MC
7506/* tp->lock is held. */
7507static void tg3_rings_reset(struct tg3 *tp)
7508{
7509 int i;
f77a6a8e 7510 u32 stblk, txrcb, rxrcb, limit;
2d31ecaf
MC
7511 struct tg3_napi *tnapi = &tp->napi[0];
7512
7513 /* Disable all transmit rings but the first. */
7514 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
7515 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
b703df6f
MC
7516 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
7517 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
2d31ecaf
MC
7518 else
7519 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7520
7521 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7522 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
7523 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
7524 BDINFO_FLAGS_DISABLED);
7525
7526
7527 /* Disable all receive return rings but the first. */
a50d0796
MC
7528 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
7529 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
f6eb9b1f
MC
7530 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
7531 else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
2d31ecaf 7532 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
b703df6f
MC
7533 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
7534 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
2d31ecaf
MC
7535 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
7536 else
7537 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7538
7539 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7540 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
7541 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
7542 BDINFO_FLAGS_DISABLED);
7543
7544 /* Disable interrupts */
7545 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
7546
7547 /* Zero mailbox registers. */
f77a6a8e
MC
7548 if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
7549 for (i = 1; i < TG3_IRQ_MAX_VECS; i++) {
7550 tp->napi[i].tx_prod = 0;
7551 tp->napi[i].tx_cons = 0;
c2353a32
MC
7552 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
7553 tw32_mailbox(tp->napi[i].prodmbox, 0);
f77a6a8e
MC
7554 tw32_rx_mbox(tp->napi[i].consmbox, 0);
7555 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
7556 }
c2353a32
MC
7557 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))
7558 tw32_mailbox(tp->napi[0].prodmbox, 0);
f77a6a8e
MC
7559 } else {
7560 tp->napi[0].tx_prod = 0;
7561 tp->napi[0].tx_cons = 0;
7562 tw32_mailbox(tp->napi[0].prodmbox, 0);
7563 tw32_rx_mbox(tp->napi[0].consmbox, 0);
7564 }
2d31ecaf
MC
7565
7566 /* Make sure the NIC-based send BD rings are disabled. */
7567 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
7568 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
7569 for (i = 0; i < 16; i++)
7570 tw32_tx_mbox(mbox + i * 8, 0);
7571 }
7572
7573 txrcb = NIC_SRAM_SEND_RCB;
7574 rxrcb = NIC_SRAM_RCV_RET_RCB;
7575
7576 /* Clear status block in ram. */
7577 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7578
7579 /* Set status block DMA address */
7580 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
7581 ((u64) tnapi->status_mapping >> 32));
7582 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
7583 ((u64) tnapi->status_mapping & 0xffffffff));
7584
f77a6a8e
MC
7585 if (tnapi->tx_ring) {
7586 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7587 (TG3_TX_RING_SIZE <<
7588 BDINFO_FLAGS_MAXLEN_SHIFT),
7589 NIC_SRAM_TX_BUFFER_DESC);
7590 txrcb += TG3_BDINFO_SIZE;
7591 }
7592
7593 if (tnapi->rx_rcb) {
7594 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7595 (TG3_RX_RCB_RING_SIZE(tp) <<
7596 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
7597 rxrcb += TG3_BDINFO_SIZE;
7598 }
7599
7600 stblk = HOSTCC_STATBLCK_RING1;
2d31ecaf 7601
f77a6a8e
MC
7602 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
7603 u64 mapping = (u64)tnapi->status_mapping;
7604 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
7605 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
7606
7607 /* Clear status block in ram. */
7608 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7609
19cfaecc
MC
7610 if (tnapi->tx_ring) {
7611 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7612 (TG3_TX_RING_SIZE <<
7613 BDINFO_FLAGS_MAXLEN_SHIFT),
7614 NIC_SRAM_TX_BUFFER_DESC);
7615 txrcb += TG3_BDINFO_SIZE;
7616 }
f77a6a8e
MC
7617
7618 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7619 (TG3_RX_RCB_RING_SIZE(tp) <<
7620 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
7621
7622 stblk += 8;
f77a6a8e
MC
7623 rxrcb += TG3_BDINFO_SIZE;
7624 }
2d31ecaf
MC
7625}
7626
1da177e4 7627/* tp->lock is held. */
8e7a22e3 7628static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
1da177e4
LT
7629{
7630 u32 val, rdmac_mode;
7631 int i, err, limit;
21f581a5 7632 struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
1da177e4
LT
7633
7634 tg3_disable_ints(tp);
7635
7636 tg3_stop_fw(tp);
7637
7638 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
7639
859a5887 7640 if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)
e6de8ad1 7641 tg3_abort_hw(tp, 1);
1da177e4 7642
603f1173 7643 if (reset_phy)
d4d2c558
MC
7644 tg3_phy_reset(tp);
7645
1da177e4
LT
7646 err = tg3_chip_reset(tp);
7647 if (err)
7648 return err;
7649
7650 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
7651
bcb37f6c 7652 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
d30cdd28
MC
7653 val = tr32(TG3_CPMU_CTRL);
7654 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
7655 tw32(TG3_CPMU_CTRL, val);
9acb961e
MC
7656
7657 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
7658 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
7659 val |= CPMU_LSPD_10MB_MACCLK_6_25;
7660 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
7661
7662 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
7663 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
7664 val |= CPMU_LNK_AWARE_MACCLK_6_25;
7665 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
7666
7667 val = tr32(TG3_CPMU_HST_ACC);
7668 val &= ~CPMU_HST_ACC_MACCLK_MASK;
7669 val |= CPMU_HST_ACC_MACCLK_6_25;
7670 tw32(TG3_CPMU_HST_ACC, val);
d30cdd28
MC
7671 }
7672
33466d93
MC
7673 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7674 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
7675 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
7676 PCIE_PWR_MGMT_L1_THRESH_4MS;
7677 tw32(PCIE_PWR_MGMT_THRESH, val);
521e6b90
MC
7678
7679 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
7680 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
7681
7682 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
33466d93 7683
f40386c8
MC
7684 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7685 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
255ca311
MC
7686 }
7687
614b0590
MC
7688 if (tp->tg3_flags3 & TG3_FLG3_L1PLLPD_EN) {
7689 u32 grc_mode = tr32(GRC_MODE);
7690
7691 /* Access the lower 1K of PL PCIE block registers. */
7692 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
7693 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
7694
7695 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
7696 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
7697 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
7698
7699 tw32(GRC_MODE, grc_mode);
7700 }
7701
cea46462
MC
7702 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
7703 u32 grc_mode = tr32(GRC_MODE);
7704
7705 /* Access the lower 1K of PL PCIE block registers. */
7706 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
7707 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
7708
7709 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5);
7710 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
7711 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
7712
7713 tw32(GRC_MODE, grc_mode);
a977dbe8
MC
7714
7715 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
7716 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
7717 val |= CPMU_LSPD_10MB_MACCLK_6_25;
7718 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
cea46462
MC
7719 }
7720
1da177e4
LT
7721 /* This works around an issue with Athlon chipsets on
7722 * B3 tigon3 silicon. This bit has no effect on any
7723 * other revision. But do not set this on PCI Express
795d01c5 7724 * chips and don't even touch the clocks if the CPMU is present.
1da177e4 7725 */
795d01c5
MC
7726 if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
7727 if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
7728 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
7729 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7730 }
1da177e4
LT
7731
7732 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
7733 (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
7734 val = tr32(TG3PCI_PCISTATE);
7735 val |= PCISTATE_RETRY_SAME_DMA;
7736 tw32(TG3PCI_PCISTATE, val);
7737 }
7738
0d3031d9
MC
7739 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
7740 /* Allow reads and writes to the
7741 * APE register and memory space.
7742 */
7743 val = tr32(TG3PCI_PCISTATE);
7744 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
7745 PCISTATE_ALLOW_APE_SHMEM_WR |
7746 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
7747 tw32(TG3PCI_PCISTATE, val);
7748 }
7749
1da177e4
LT
7750 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
7751 /* Enable some hw fixes. */
7752 val = tr32(TG3PCI_MSI_DATA);
7753 val |= (1 << 26) | (1 << 28) | (1 << 29);
7754 tw32(TG3PCI_MSI_DATA, val);
7755 }
7756
7757 /* Descriptor ring init may make accesses to the
7758 * NIC SRAM area to setup the TX descriptors, so we
7759 * can only do this after the hardware has been
7760 * successfully reset.
7761 */
32d8c572
MC
7762 err = tg3_init_rings(tp);
7763 if (err)
7764 return err;
1da177e4 7765
c885e824 7766 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
cbf9ca6c
MC
7767 val = tr32(TG3PCI_DMA_RW_CTRL) &
7768 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
1a319025
MC
7769 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
7770 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
cbf9ca6c
MC
7771 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
7772 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
7773 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
d30cdd28
MC
7774 /* This value is determined during the probe time DMA
7775 * engine test, tg3_test_dma.
7776 */
7777 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
7778 }
1da177e4
LT
7779
7780 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
7781 GRC_MODE_4X_NIC_SEND_RINGS |
7782 GRC_MODE_NO_TX_PHDR_CSUM |
7783 GRC_MODE_NO_RX_PHDR_CSUM);
7784 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
d2d746f8
MC
7785
7786 /* Pseudo-header checksum is done by hardware logic and not
7787 * the offload processers, so make the chip do the pseudo-
7788 * header checksums on receive. For transmit it is more
7789 * convenient to do the pseudo-header checksum in software
7790 * as Linux does that on transmit for us in all cases.
7791 */
7792 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
1da177e4
LT
7793
7794 tw32(GRC_MODE,
7795 tp->grc_mode |
7796 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
7797
7798 /* Setup the timer prescalar register. Clock is always 66Mhz. */
7799 val = tr32(GRC_MISC_CFG);
7800 val &= ~0xff;
7801 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
7802 tw32(GRC_MISC_CFG, val);
7803
7804 /* Initialize MBUF/DESC pool. */
cbf46853 7805 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
1da177e4
LT
7806 /* Do nothing. */
7807 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
7808 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
7809 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
7810 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
7811 else
7812 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
7813 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
7814 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
859a5887 7815 } else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
1da177e4
LT
7816 int fw_len;
7817
077f849d 7818 fw_len = tp->fw_len;
1da177e4
LT
7819 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
7820 tw32(BUFMGR_MB_POOL_ADDR,
7821 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
7822 tw32(BUFMGR_MB_POOL_SIZE,
7823 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
7824 }
1da177e4 7825
0f893dc6 7826 if (tp->dev->mtu <= ETH_DATA_LEN) {
1da177e4
LT
7827 tw32(BUFMGR_MB_RDMA_LOW_WATER,
7828 tp->bufmgr_config.mbuf_read_dma_low_water);
7829 tw32(BUFMGR_MB_MACRX_LOW_WATER,
7830 tp->bufmgr_config.mbuf_mac_rx_low_water);
7831 tw32(BUFMGR_MB_HIGH_WATER,
7832 tp->bufmgr_config.mbuf_high_water);
7833 } else {
7834 tw32(BUFMGR_MB_RDMA_LOW_WATER,
7835 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
7836 tw32(BUFMGR_MB_MACRX_LOW_WATER,
7837 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
7838 tw32(BUFMGR_MB_HIGH_WATER,
7839 tp->bufmgr_config.mbuf_high_water_jumbo);
7840 }
7841 tw32(BUFMGR_DMA_LOW_WATER,
7842 tp->bufmgr_config.dma_low_water);
7843 tw32(BUFMGR_DMA_HIGH_WATER,
7844 tp->bufmgr_config.dma_high_water);
7845
7846 tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
7847 for (i = 0; i < 2000; i++) {
7848 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
7849 break;
7850 udelay(10);
7851 }
7852 if (i >= 2000) {
05dbe005 7853 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
1da177e4
LT
7854 return -ENODEV;
7855 }
7856
7857 /* Setup replenish threshold. */
f92905de
MC
7858 val = tp->rx_pending / 8;
7859 if (val == 0)
7860 val = 1;
7861 else if (val > tp->rx_std_max_post)
7862 val = tp->rx_std_max_post;
b5d3772c
MC
7863 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7864 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
7865 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
7866
7867 if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
7868 val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
7869 }
f92905de
MC
7870
7871 tw32(RCVBDI_STD_THRESH, val);
1da177e4
LT
7872
7873 /* Initialize TG3_BDINFO's at:
7874 * RCVDBDI_STD_BD: standard eth size rx ring
7875 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
7876 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
7877 *
7878 * like so:
7879 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
7880 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
7881 * ring attribute flags
7882 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
7883 *
7884 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
7885 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
7886 *
7887 * The size of each ring is fixed in the firmware, but the location is
7888 * configurable.
7889 */
7890 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 7891 ((u64) tpr->rx_std_mapping >> 32));
1da177e4 7892 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 7893 ((u64) tpr->rx_std_mapping & 0xffffffff));
a50d0796
MC
7894 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
7895 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
87668d35
MC
7896 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
7897 NIC_SRAM_RX_BUFFER_DESC);
1da177e4 7898
fdb72b38
MC
7899 /* Disable the mini ring */
7900 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
1da177e4
LT
7901 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
7902 BDINFO_FLAGS_DISABLED);
7903
fdb72b38
MC
7904 /* Program the jumbo buffer descriptor ring control
7905 * blocks on those devices that have them.
7906 */
8f666b07 7907 if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
fdb72b38 7908 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
1da177e4
LT
7909 /* Setup replenish threshold. */
7910 tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
7911
0f893dc6 7912 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
1da177e4 7913 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 7914 ((u64) tpr->rx_jmb_mapping >> 32));
1da177e4 7915 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 7916 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
1da177e4 7917 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
79ed5ac7
MC
7918 (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
7919 BDINFO_FLAGS_USE_EXT_RECV);
a50d0796
MC
7920 if (!(tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) ||
7921 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
87668d35
MC
7922 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
7923 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
1da177e4
LT
7924 } else {
7925 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
7926 BDINFO_FLAGS_DISABLED);
7927 }
7928
c885e824 7929 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
f6eb9b1f 7930 val = (RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT) |
04380d40 7931 (TG3_RX_STD_DMA_SZ << 2);
f6eb9b1f 7932 else
04380d40 7933 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38
MC
7934 } else
7935 val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
7936
7937 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
1da177e4 7938
411da640 7939 tpr->rx_std_prod_idx = tp->rx_pending;
66711e66 7940 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
1da177e4 7941
411da640 7942 tpr->rx_jmb_prod_idx = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
21f581a5 7943 tp->rx_jumbo_pending : 0;
66711e66 7944 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
1da177e4 7945
c885e824 7946 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
f6eb9b1f
MC
7947 tw32(STD_REPLENISH_LWM, 32);
7948 tw32(JMB_REPLENISH_LWM, 16);
7949 }
7950
2d31ecaf
MC
7951 tg3_rings_reset(tp);
7952
1da177e4 7953 /* Initialize MAC address and backoff seed. */
986e0aeb 7954 __tg3_set_mac_addr(tp, 0);
1da177e4
LT
7955
7956 /* MTU + ethernet header + FCS + optional VLAN tag */
f7b493e0
MC
7957 tw32(MAC_RX_MTU_SIZE,
7958 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
1da177e4
LT
7959
7960 /* The slot time is changed by tg3_setup_phy if we
7961 * run at gigabit with half duplex.
7962 */
7963 tw32(MAC_TX_LENGTHS,
7964 (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
7965 (6 << TX_LENGTHS_IPG_SHIFT) |
7966 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
7967
7968 /* Receive rules. */
7969 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
7970 tw32(RCVLPC_CONFIG, 0x0181);
7971
7972 /* Calculate RDMAC_MODE setting early, we need it to determine
7973 * the RCVLPC_STATE_ENABLE mask.
7974 */
7975 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
7976 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
7977 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
7978 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
7979 RDMAC_MODE_LNGREAD_ENAB);
85e94ced 7980
a50d0796
MC
7981 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
7982 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
0339e4e3
MC
7983 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
7984
57e6983c 7985 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0
MC
7986 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
7987 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
d30cdd28
MC
7988 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
7989 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
7990 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
7991
85e94ced
MC
7992 /* If statement applies to 5705 and 5750 PCI devices only */
7993 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
7994 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
7995 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
1da177e4 7996 if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
c13e3713 7997 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
7998 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
7999 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
8000 !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
8001 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8002 }
8003 }
8004
85e94ced
MC
8005 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
8006 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8007
1da177e4 8008 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
027455ad
MC
8009 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
8010
e849cdc3
MC
8011 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
8012 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
027455ad
MC
8013 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
8014 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
1da177e4
LT
8015
8016 /* Receive/send statistics. */
1661394e
MC
8017 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
8018 val = tr32(RCVLPC_STATS_ENABLE);
8019 val &= ~RCVLPC_STATSENAB_DACK_FIX;
8020 tw32(RCVLPC_STATS_ENABLE, val);
8021 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
8022 (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
1da177e4
LT
8023 val = tr32(RCVLPC_STATS_ENABLE);
8024 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
8025 tw32(RCVLPC_STATS_ENABLE, val);
8026 } else {
8027 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
8028 }
8029 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
8030 tw32(SNDDATAI_STATSENAB, 0xffffff);
8031 tw32(SNDDATAI_STATSCTRL,
8032 (SNDDATAI_SCTRL_ENABLE |
8033 SNDDATAI_SCTRL_FASTUPD));
8034
8035 /* Setup host coalescing engine. */
8036 tw32(HOSTCC_MODE, 0);
8037 for (i = 0; i < 2000; i++) {
8038 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
8039 break;
8040 udelay(10);
8041 }
8042
d244c892 8043 __tg3_set_coalesce(tp, &tp->coal);
1da177e4 8044
1da177e4
LT
8045 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
8046 /* Status/statistics block address. See tg3_timer,
8047 * the tg3_periodic_fetch_stats call there, and
8048 * tg3_get_stats to see how this works for 5705/5750 chips.
8049 */
1da177e4
LT
8050 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8051 ((u64) tp->stats_mapping >> 32));
8052 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8053 ((u64) tp->stats_mapping & 0xffffffff));
8054 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
2d31ecaf 8055
1da177e4 8056 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
2d31ecaf
MC
8057
8058 /* Clear statistics and status block memory areas */
8059 for (i = NIC_SRAM_STATS_BLK;
8060 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
8061 i += sizeof(u32)) {
8062 tg3_write_mem(tp, i, 0);
8063 udelay(40);
8064 }
1da177e4
LT
8065 }
8066
8067 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
8068
8069 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
8070 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
8071 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
8072 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
8073
c94e3941
MC
8074 if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
8075 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
8076 /* reset to prevent losing 1st rx packet intermittently */
8077 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8078 udelay(10);
8079 }
8080
3bda1258
MC
8081 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
8082 tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
8083 else
8084 tp->mac_mode = 0;
8085 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
1da177e4 8086 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
e8f3f6ca
MC
8087 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
8088 !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
8089 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
8090 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
1da177e4
LT
8091 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
8092 udelay(40);
8093
314fba34 8094 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
9d26e213 8095 * If TG3_FLG2_IS_NIC is zero, we should read the
314fba34
MC
8096 * register to preserve the GPIO settings for LOMs. The GPIOs,
8097 * whether used as inputs or outputs, are set by boot code after
8098 * reset.
8099 */
9d26e213 8100 if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
314fba34
MC
8101 u32 gpio_mask;
8102
9d26e213
MC
8103 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
8104 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
8105 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
3e7d83bc
MC
8106
8107 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
8108 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
8109 GRC_LCLCTRL_GPIO_OUTPUT3;
8110
af36e6b6
MC
8111 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
8112 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
8113
aaf84465 8114 tp->grc_local_ctrl &= ~gpio_mask;
314fba34
MC
8115 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
8116
8117 /* GPIO1 must be driven high for eeprom write protect */
9d26e213
MC
8118 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
8119 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
8120 GRC_LCLCTRL_GPIO_OUTPUT1);
314fba34 8121 }
1da177e4
LT
8122 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8123 udelay(100);
8124
baf8a94a
MC
8125 if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX) {
8126 val = tr32(MSGINT_MODE);
8127 val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
8128 tw32(MSGINT_MODE, val);
8129 }
8130
1da177e4
LT
8131 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
8132 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
8133 udelay(40);
8134 }
8135
8136 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
8137 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
8138 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
8139 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
8140 WDMAC_MODE_LNGREAD_ENAB);
8141
85e94ced
MC
8142 /* If statement applies to 5705 and 5750 PCI devices only */
8143 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8144 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
8145 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
29ea095f 8146 if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
1da177e4
LT
8147 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
8148 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
8149 /* nothing */
8150 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
8151 !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
8152 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
8153 val |= WDMAC_MODE_RX_ACCEL;
8154 }
8155 }
8156
d9ab5ad1 8157 /* Enable host coalescing bug fix */
321d32a0 8158 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
f51f3562 8159 val |= WDMAC_MODE_STATUS_TAG_FIX;
d9ab5ad1 8160
788a035e
MC
8161 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
8162 val |= WDMAC_MODE_BURST_ALL_DATA;
8163
1da177e4
LT
8164 tw32_f(WDMAC_MODE, val);
8165 udelay(40);
8166
9974a356
MC
8167 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
8168 u16 pcix_cmd;
8169
8170 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8171 &pcix_cmd);
1da177e4 8172 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
9974a356
MC
8173 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
8174 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8175 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
9974a356
MC
8176 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
8177 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8178 }
9974a356
MC
8179 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8180 pcix_cmd);
1da177e4
LT
8181 }
8182
8183 tw32_f(RDMAC_MODE, rdmac_mode);
8184 udelay(40);
8185
8186 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
8187 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
8188 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
9936bcf6
MC
8189
8190 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
8191 tw32(SNDDATAC_MODE,
8192 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
8193 else
8194 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
8195
1da177e4
LT
8196 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
8197 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
8198 tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
8199 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
1da177e4
LT
8200 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
8201 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
baf8a94a 8202 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
19cfaecc 8203 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
baf8a94a
MC
8204 val |= SNDBDI_MODE_MULTI_TXQ_EN;
8205 tw32(SNDBDI_MODE, val);
1da177e4
LT
8206 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
8207
8208 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
8209 err = tg3_load_5701_a0_firmware_fix(tp);
8210 if (err)
8211 return err;
8212 }
8213
1da177e4
LT
8214 if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
8215 err = tg3_load_tso_firmware(tp);
8216 if (err)
8217 return err;
8218 }
1da177e4
LT
8219
8220 tp->tx_mode = TX_MODE_ENABLE;
b1d05210
MC
8221 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
8222 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
8223 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
1da177e4
LT
8224 tw32_f(MAC_TX_MODE, tp->tx_mode);
8225 udelay(100);
8226
baf8a94a
MC
8227 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
8228 u32 reg = MAC_RSS_INDIR_TBL_0;
8229 u8 *ent = (u8 *)&val;
8230
8231 /* Setup the indirection table */
8232 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
8233 int idx = i % sizeof(val);
8234
5efeeea1 8235 ent[idx] = i % (tp->irq_cnt - 1);
baf8a94a
MC
8236 if (idx == sizeof(val) - 1) {
8237 tw32(reg, val);
8238 reg += 4;
8239 }
8240 }
8241
8242 /* Setup the "secret" hash key. */
8243 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
8244 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
8245 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
8246 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
8247 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
8248 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
8249 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
8250 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
8251 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
8252 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
8253 }
8254
1da177e4 8255 tp->rx_mode = RX_MODE_ENABLE;
321d32a0 8256 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
af36e6b6
MC
8257 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
8258
baf8a94a
MC
8259 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
8260 tp->rx_mode |= RX_MODE_RSS_ENABLE |
8261 RX_MODE_RSS_ITBL_HASH_BITS_7 |
8262 RX_MODE_RSS_IPV6_HASH_EN |
8263 RX_MODE_RSS_TCP_IPV6_HASH_EN |
8264 RX_MODE_RSS_IPV4_HASH_EN |
8265 RX_MODE_RSS_TCP_IPV4_HASH_EN;
8266
1da177e4
LT
8267 tw32_f(MAC_RX_MODE, tp->rx_mode);
8268 udelay(10);
8269
1da177e4
LT
8270 tw32(MAC_LED_CTRL, tp->led_ctrl);
8271
8272 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
c94e3941 8273 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
1da177e4
LT
8274 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8275 udelay(10);
8276 }
8277 tw32_f(MAC_RX_MODE, tp->rx_mode);
8278 udelay(10);
8279
8280 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
8281 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
8282 !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
8283 /* Set drive transmission level to 1.2V */
8284 /* only if the signal pre-emphasis bit is not set */
8285 val = tr32(MAC_SERDES_CFG);
8286 val &= 0xfffff000;
8287 val |= 0x880;
8288 tw32(MAC_SERDES_CFG, val);
8289 }
8290 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
8291 tw32(MAC_SERDES_CFG, 0x616000);
8292 }
8293
8294 /* Prevent chip from dropping frames when flow control
8295 * is enabled.
8296 */
666bc831
MC
8297 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8298 val = 1;
8299 else
8300 val = 2;
8301 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
1da177e4
LT
8302
8303 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
8304 (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
8305 /* Use hardware link auto-negotiation */
8306 tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
8307 }
8308
d4d2c558
MC
8309 if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
8310 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
8311 u32 tmp;
8312
8313 tmp = tr32(SERDES_RX_CTRL);
8314 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
8315 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
8316 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
8317 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8318 }
8319
dd477003
MC
8320 if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
8321 if (tp->link_config.phy_is_low_power) {
8322 tp->link_config.phy_is_low_power = 0;
8323 tp->link_config.speed = tp->link_config.orig_speed;
8324 tp->link_config.duplex = tp->link_config.orig_duplex;
8325 tp->link_config.autoneg = tp->link_config.orig_autoneg;
8326 }
1da177e4 8327
dd477003
MC
8328 err = tg3_setup_phy(tp, 0);
8329 if (err)
8330 return err;
1da177e4 8331
dd477003 8332 if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
7f97a4bd 8333 !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)) {
dd477003
MC
8334 u32 tmp;
8335
8336 /* Clear CRC stats. */
8337 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
8338 tg3_writephy(tp, MII_TG3_TEST1,
8339 tmp | MII_TG3_TEST1_CRC_EN);
8340 tg3_readphy(tp, 0x14, &tmp);
8341 }
1da177e4
LT
8342 }
8343 }
8344
8345 __tg3_set_rx_mode(tp->dev);
8346
8347 /* Initialize receive rules. */
8348 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
8349 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
8350 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
8351 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
8352
4cf78e4f 8353 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
a4e2b347 8354 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
1da177e4
LT
8355 limit = 8;
8356 else
8357 limit = 16;
8358 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
8359 limit -= 4;
8360 switch (limit) {
8361 case 16:
8362 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
8363 case 15:
8364 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
8365 case 14:
8366 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
8367 case 13:
8368 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
8369 case 12:
8370 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
8371 case 11:
8372 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
8373 case 10:
8374 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
8375 case 9:
8376 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
8377 case 8:
8378 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
8379 case 7:
8380 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
8381 case 6:
8382 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
8383 case 5:
8384 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
8385 case 4:
8386 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
8387 case 3:
8388 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
8389 case 2:
8390 case 1:
8391
8392 default:
8393 break;
855e1111 8394 }
1da177e4 8395
9ce768ea
MC
8396 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
8397 /* Write our heartbeat update interval to APE. */
8398 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
8399 APE_HOST_HEARTBEAT_INT_DISABLE);
0d3031d9 8400
1da177e4
LT
8401 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
8402
1da177e4
LT
8403 return 0;
8404}
8405
8406/* Called at device open time to get the chip ready for
8407 * packet processing. Invoked with tp->lock held.
8408 */
8e7a22e3 8409static int tg3_init_hw(struct tg3 *tp, int reset_phy)
1da177e4 8410{
1da177e4
LT
8411 tg3_switch_clocks(tp);
8412
8413 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
8414
2f751b67 8415 return tg3_reset_hw(tp, reset_phy);
1da177e4
LT
8416}
8417
8418#define TG3_STAT_ADD32(PSTAT, REG) \
8419do { u32 __val = tr32(REG); \
8420 (PSTAT)->low += __val; \
8421 if ((PSTAT)->low < __val) \
8422 (PSTAT)->high += 1; \
8423} while (0)
8424
8425static void tg3_periodic_fetch_stats(struct tg3 *tp)
8426{
8427 struct tg3_hw_stats *sp = tp->hw_stats;
8428
8429 if (!netif_carrier_ok(tp->dev))
8430 return;
8431
8432 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
8433 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
8434 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
8435 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
8436 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
8437 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
8438 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
8439 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
8440 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
8441 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
8442 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
8443 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
8444 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
8445
8446 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
8447 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
8448 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
8449 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
8450 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
8451 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
8452 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
8453 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
8454 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
8455 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
8456 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
8457 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
8458 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
8459 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
463d305b
MC
8460
8461 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
8462 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
8463 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
1da177e4
LT
8464}
8465
8466static void tg3_timer(unsigned long __opaque)
8467{
8468 struct tg3 *tp = (struct tg3 *) __opaque;
1da177e4 8469
f475f163
MC
8470 if (tp->irq_sync)
8471 goto restart_timer;
8472
f47c11ee 8473 spin_lock(&tp->lock);
1da177e4 8474
fac9b83e
DM
8475 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
8476 /* All of this garbage is because when using non-tagged
8477 * IRQ status the mailbox/status_block protocol the chip
8478 * uses with the cpu is race prone.
8479 */
898a56f8 8480 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
fac9b83e
DM
8481 tw32(GRC_LOCAL_CTRL,
8482 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
8483 } else {
8484 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 8485 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
fac9b83e 8486 }
1da177e4 8487
fac9b83e
DM
8488 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
8489 tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
f47c11ee 8490 spin_unlock(&tp->lock);
fac9b83e
DM
8491 schedule_work(&tp->reset_task);
8492 return;
8493 }
1da177e4
LT
8494 }
8495
1da177e4
LT
8496 /* This part only runs once per second. */
8497 if (!--tp->timer_counter) {
fac9b83e
DM
8498 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
8499 tg3_periodic_fetch_stats(tp);
8500
1da177e4
LT
8501 if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
8502 u32 mac_stat;
8503 int phy_event;
8504
8505 mac_stat = tr32(MAC_STATUS);
8506
8507 phy_event = 0;
8508 if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
8509 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
8510 phy_event = 1;
8511 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
8512 phy_event = 1;
8513
8514 if (phy_event)
8515 tg3_setup_phy(tp, 0);
8516 } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
8517 u32 mac_stat = tr32(MAC_STATUS);
8518 int need_setup = 0;
8519
8520 if (netif_carrier_ok(tp->dev) &&
8521 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
8522 need_setup = 1;
8523 }
be98da6a 8524 if (!netif_carrier_ok(tp->dev) &&
1da177e4
LT
8525 (mac_stat & (MAC_STATUS_PCS_SYNCED |
8526 MAC_STATUS_SIGNAL_DET))) {
8527 need_setup = 1;
8528 }
8529 if (need_setup) {
3d3ebe74
MC
8530 if (!tp->serdes_counter) {
8531 tw32_f(MAC_MODE,
8532 (tp->mac_mode &
8533 ~MAC_MODE_PORT_MODE_MASK));
8534 udelay(40);
8535 tw32_f(MAC_MODE, tp->mac_mode);
8536 udelay(40);
8537 }
1da177e4
LT
8538 tg3_setup_phy(tp, 0);
8539 }
57d8b880 8540 } else if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
2138c002 8541 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
747e8f8b 8542 tg3_serdes_parallel_detect(tp);
57d8b880 8543 }
1da177e4
LT
8544
8545 tp->timer_counter = tp->timer_multiplier;
8546 }
8547
130b8e4d
MC
8548 /* Heartbeat is only sent once every 2 seconds.
8549 *
8550 * The heartbeat is to tell the ASF firmware that the host
8551 * driver is still alive. In the event that the OS crashes,
8552 * ASF needs to reset the hardware to free up the FIFO space
8553 * that may be filled with rx packets destined for the host.
8554 * If the FIFO is full, ASF will no longer function properly.
8555 *
8556 * Unintended resets have been reported on real time kernels
8557 * where the timer doesn't run on time. Netpoll will also have
8558 * same problem.
8559 *
8560 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
8561 * to check the ring condition when the heartbeat is expiring
8562 * before doing the reset. This will prevent most unintended
8563 * resets.
8564 */
1da177e4 8565 if (!--tp->asf_counter) {
bc7959b2
MC
8566 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
8567 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
7c5026aa
MC
8568 tg3_wait_for_event_ack(tp);
8569
bbadf503 8570 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
130b8e4d 8571 FWCMD_NICDRV_ALIVE3);
bbadf503 8572 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
c6cdf436
MC
8573 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
8574 TG3_FW_UPDATE_TIMEOUT_SEC);
4ba526ce
MC
8575
8576 tg3_generate_fw_event(tp);
1da177e4
LT
8577 }
8578 tp->asf_counter = tp->asf_multiplier;
8579 }
8580
f47c11ee 8581 spin_unlock(&tp->lock);
1da177e4 8582
f475f163 8583restart_timer:
1da177e4
LT
8584 tp->timer.expires = jiffies + tp->timer_offset;
8585 add_timer(&tp->timer);
8586}
8587
4f125f42 8588static int tg3_request_irq(struct tg3 *tp, int irq_num)
fcfa0a32 8589{
7d12e780 8590 irq_handler_t fn;
fcfa0a32 8591 unsigned long flags;
4f125f42
MC
8592 char *name;
8593 struct tg3_napi *tnapi = &tp->napi[irq_num];
8594
8595 if (tp->irq_cnt == 1)
8596 name = tp->dev->name;
8597 else {
8598 name = &tnapi->irq_lbl[0];
8599 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
8600 name[IFNAMSIZ-1] = 0;
8601 }
fcfa0a32 8602
679563f4 8603 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
fcfa0a32
MC
8604 fn = tg3_msi;
8605 if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
8606 fn = tg3_msi_1shot;
1fb9df5d 8607 flags = IRQF_SAMPLE_RANDOM;
fcfa0a32
MC
8608 } else {
8609 fn = tg3_interrupt;
8610 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
8611 fn = tg3_interrupt_tagged;
1fb9df5d 8612 flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
fcfa0a32 8613 }
4f125f42
MC
8614
8615 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
fcfa0a32
MC
8616}
8617
7938109f
MC
8618static int tg3_test_interrupt(struct tg3 *tp)
8619{
09943a18 8620 struct tg3_napi *tnapi = &tp->napi[0];
7938109f 8621 struct net_device *dev = tp->dev;
b16250e3 8622 int err, i, intr_ok = 0;
f6eb9b1f 8623 u32 val;
7938109f 8624
d4bc3927
MC
8625 if (!netif_running(dev))
8626 return -ENODEV;
8627
7938109f
MC
8628 tg3_disable_ints(tp);
8629
4f125f42 8630 free_irq(tnapi->irq_vec, tnapi);
7938109f 8631
f6eb9b1f
MC
8632 /*
8633 * Turn off MSI one shot mode. Otherwise this test has no
8634 * observable way to know whether the interrupt was delivered.
8635 */
c885e824 8636 if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
f6eb9b1f
MC
8637 (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
8638 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
8639 tw32(MSGINT_MODE, val);
8640 }
8641
4f125f42 8642 err = request_irq(tnapi->irq_vec, tg3_test_isr,
09943a18 8643 IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
7938109f
MC
8644 if (err)
8645 return err;
8646
898a56f8 8647 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
7938109f
MC
8648 tg3_enable_ints(tp);
8649
8650 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 8651 tnapi->coal_now);
7938109f
MC
8652
8653 for (i = 0; i < 5; i++) {
b16250e3
MC
8654 u32 int_mbox, misc_host_ctrl;
8655
898a56f8 8656 int_mbox = tr32_mailbox(tnapi->int_mbox);
b16250e3
MC
8657 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
8658
8659 if ((int_mbox != 0) ||
8660 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
8661 intr_ok = 1;
7938109f 8662 break;
b16250e3
MC
8663 }
8664
7938109f
MC
8665 msleep(10);
8666 }
8667
8668 tg3_disable_ints(tp);
8669
4f125f42 8670 free_irq(tnapi->irq_vec, tnapi);
6aa20a22 8671
4f125f42 8672 err = tg3_request_irq(tp, 0);
7938109f
MC
8673
8674 if (err)
8675 return err;
8676
f6eb9b1f
MC
8677 if (intr_ok) {
8678 /* Reenable MSI one shot mode. */
c885e824 8679 if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
f6eb9b1f
MC
8680 (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
8681 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
8682 tw32(MSGINT_MODE, val);
8683 }
7938109f 8684 return 0;
f6eb9b1f 8685 }
7938109f
MC
8686
8687 return -EIO;
8688}
8689
8690/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
8691 * successfully restored
8692 */
8693static int tg3_test_msi(struct tg3 *tp)
8694{
7938109f
MC
8695 int err;
8696 u16 pci_cmd;
8697
8698 if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
8699 return 0;
8700
8701 /* Turn off SERR reporting in case MSI terminates with Master
8702 * Abort.
8703 */
8704 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
8705 pci_write_config_word(tp->pdev, PCI_COMMAND,
8706 pci_cmd & ~PCI_COMMAND_SERR);
8707
8708 err = tg3_test_interrupt(tp);
8709
8710 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
8711
8712 if (!err)
8713 return 0;
8714
8715 /* other failures */
8716 if (err != -EIO)
8717 return err;
8718
8719 /* MSI test failed, go back to INTx mode */
5129c3a3
MC
8720 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
8721 "to INTx mode. Please report this failure to the PCI "
8722 "maintainer and include system chipset information\n");
7938109f 8723
4f125f42 8724 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
09943a18 8725
7938109f
MC
8726 pci_disable_msi(tp->pdev);
8727
8728 tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
dc8bf1b1 8729 tp->napi[0].irq_vec = tp->pdev->irq;
7938109f 8730
4f125f42 8731 err = tg3_request_irq(tp, 0);
7938109f
MC
8732 if (err)
8733 return err;
8734
8735 /* Need to reset the chip because the MSI cycle may have terminated
8736 * with Master Abort.
8737 */
f47c11ee 8738 tg3_full_lock(tp, 1);
7938109f 8739
944d980e 8740 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
8e7a22e3 8741 err = tg3_init_hw(tp, 1);
7938109f 8742
f47c11ee 8743 tg3_full_unlock(tp);
7938109f
MC
8744
8745 if (err)
4f125f42 8746 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
7938109f
MC
8747
8748 return err;
8749}
8750
9e9fd12d
MC
8751static int tg3_request_firmware(struct tg3 *tp)
8752{
8753 const __be32 *fw_data;
8754
8755 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
05dbe005
JP
8756 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
8757 tp->fw_needed);
9e9fd12d
MC
8758 return -ENOENT;
8759 }
8760
8761 fw_data = (void *)tp->fw->data;
8762
8763 /* Firmware blob starts with version numbers, followed by
8764 * start address and _full_ length including BSS sections
8765 * (which must be longer than the actual data, of course
8766 */
8767
8768 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
8769 if (tp->fw_len < (tp->fw->size - 12)) {
05dbe005
JP
8770 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
8771 tp->fw_len, tp->fw_needed);
9e9fd12d
MC
8772 release_firmware(tp->fw);
8773 tp->fw = NULL;
8774 return -EINVAL;
8775 }
8776
8777 /* We no longer need firmware; we have it. */
8778 tp->fw_needed = NULL;
8779 return 0;
8780}
8781
679563f4
MC
8782static bool tg3_enable_msix(struct tg3 *tp)
8783{
8784 int i, rc, cpus = num_online_cpus();
8785 struct msix_entry msix_ent[tp->irq_max];
8786
8787 if (cpus == 1)
8788 /* Just fallback to the simpler MSI mode. */
8789 return false;
8790
8791 /*
8792 * We want as many rx rings enabled as there are cpus.
8793 * The first MSIX vector only deals with link interrupts, etc,
8794 * so we add one to the number of vectors we are requesting.
8795 */
8796 tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
8797
8798 for (i = 0; i < tp->irq_max; i++) {
8799 msix_ent[i].entry = i;
8800 msix_ent[i].vector = 0;
8801 }
8802
8803 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
2430b031
MC
8804 if (rc < 0) {
8805 return false;
8806 } else if (rc != 0) {
679563f4
MC
8807 if (pci_enable_msix(tp->pdev, msix_ent, rc))
8808 return false;
05dbe005
JP
8809 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
8810 tp->irq_cnt, rc);
679563f4
MC
8811 tp->irq_cnt = rc;
8812 }
8813
8814 for (i = 0; i < tp->irq_max; i++)
8815 tp->napi[i].irq_vec = msix_ent[i].vector;
8816
2430b031
MC
8817 tp->dev->real_num_tx_queues = 1;
8818 if (tp->irq_cnt > 1) {
8819 tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
8820
a50d0796
MC
8821 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8822 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
2430b031
MC
8823 tp->tg3_flags3 |= TG3_FLG3_ENABLE_TSS;
8824 tp->dev->real_num_tx_queues = tp->irq_cnt - 1;
8825 }
8826 }
fe5f5787 8827
679563f4
MC
8828 return true;
8829}
8830
07b0173c
MC
8831static void tg3_ints_init(struct tg3 *tp)
8832{
679563f4
MC
8833 if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
8834 !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
07b0173c
MC
8835 /* All MSI supporting chips should support tagged
8836 * status. Assert that this is the case.
8837 */
5129c3a3
MC
8838 netdev_warn(tp->dev,
8839 "MSI without TAGGED_STATUS? Not using MSI\n");
679563f4 8840 goto defcfg;
07b0173c 8841 }
4f125f42 8842
679563f4
MC
8843 if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
8844 tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
8845 else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
8846 pci_enable_msi(tp->pdev) == 0)
8847 tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
8848
8849 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
8850 u32 msi_mode = tr32(MSGINT_MODE);
baf8a94a
MC
8851 if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
8852 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
679563f4
MC
8853 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
8854 }
8855defcfg:
8856 if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
8857 tp->irq_cnt = 1;
8858 tp->napi[0].irq_vec = tp->pdev->irq;
fe5f5787 8859 tp->dev->real_num_tx_queues = 1;
679563f4 8860 }
07b0173c
MC
8861}
8862
8863static void tg3_ints_fini(struct tg3 *tp)
8864{
679563f4
MC
8865 if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
8866 pci_disable_msix(tp->pdev);
8867 else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
8868 pci_disable_msi(tp->pdev);
8869 tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
774ee752 8870 tp->tg3_flags3 &= ~(TG3_FLG3_ENABLE_RSS | TG3_FLG3_ENABLE_TSS);
07b0173c
MC
8871}
8872
1da177e4
LT
8873static int tg3_open(struct net_device *dev)
8874{
8875 struct tg3 *tp = netdev_priv(dev);
4f125f42 8876 int i, err;
1da177e4 8877
9e9fd12d
MC
8878 if (tp->fw_needed) {
8879 err = tg3_request_firmware(tp);
8880 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
8881 if (err)
8882 return err;
8883 } else if (err) {
05dbe005 8884 netdev_warn(tp->dev, "TSO capability disabled\n");
9e9fd12d
MC
8885 tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
8886 } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
05dbe005 8887 netdev_notice(tp->dev, "TSO capability restored\n");
9e9fd12d
MC
8888 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
8889 }
8890 }
8891
c49a1561
MC
8892 netif_carrier_off(tp->dev);
8893
bc1c7567 8894 err = tg3_set_power_state(tp, PCI_D0);
2f751b67 8895 if (err)
bc1c7567 8896 return err;
2f751b67
MC
8897
8898 tg3_full_lock(tp, 0);
bc1c7567 8899
1da177e4
LT
8900 tg3_disable_ints(tp);
8901 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
8902
f47c11ee 8903 tg3_full_unlock(tp);
1da177e4 8904
679563f4
MC
8905 /*
8906 * Setup interrupts first so we know how
8907 * many NAPI resources to allocate
8908 */
8909 tg3_ints_init(tp);
8910
1da177e4
LT
8911 /* The placement of this call is tied
8912 * to the setup and use of Host TX descriptors.
8913 */
8914 err = tg3_alloc_consistent(tp);
8915 if (err)
679563f4 8916 goto err_out1;
88b06bc2 8917
fed97810 8918 tg3_napi_enable(tp);
1da177e4 8919
4f125f42
MC
8920 for (i = 0; i < tp->irq_cnt; i++) {
8921 struct tg3_napi *tnapi = &tp->napi[i];
8922 err = tg3_request_irq(tp, i);
8923 if (err) {
8924 for (i--; i >= 0; i--)
8925 free_irq(tnapi->irq_vec, tnapi);
8926 break;
8927 }
8928 }
1da177e4 8929
07b0173c 8930 if (err)
679563f4 8931 goto err_out2;
bea3348e 8932
f47c11ee 8933 tg3_full_lock(tp, 0);
1da177e4 8934
8e7a22e3 8935 err = tg3_init_hw(tp, 1);
1da177e4 8936 if (err) {
944d980e 8937 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
8938 tg3_free_rings(tp);
8939 } else {
fac9b83e
DM
8940 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
8941 tp->timer_offset = HZ;
8942 else
8943 tp->timer_offset = HZ / 10;
8944
8945 BUG_ON(tp->timer_offset > HZ);
8946 tp->timer_counter = tp->timer_multiplier =
8947 (HZ / tp->timer_offset);
8948 tp->asf_counter = tp->asf_multiplier =
28fbef78 8949 ((HZ / tp->timer_offset) * 2);
1da177e4
LT
8950
8951 init_timer(&tp->timer);
8952 tp->timer.expires = jiffies + tp->timer_offset;
8953 tp->timer.data = (unsigned long) tp;
8954 tp->timer.function = tg3_timer;
1da177e4
LT
8955 }
8956
f47c11ee 8957 tg3_full_unlock(tp);
1da177e4 8958
07b0173c 8959 if (err)
679563f4 8960 goto err_out3;
1da177e4 8961
7938109f
MC
8962 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
8963 err = tg3_test_msi(tp);
fac9b83e 8964
7938109f 8965 if (err) {
f47c11ee 8966 tg3_full_lock(tp, 0);
944d980e 8967 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
7938109f 8968 tg3_free_rings(tp);
f47c11ee 8969 tg3_full_unlock(tp);
7938109f 8970
679563f4 8971 goto err_out2;
7938109f 8972 }
fcfa0a32 8973
c885e824
MC
8974 if (!(tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
8975 (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
f6eb9b1f 8976 u32 val = tr32(PCIE_TRANSACTION_CFG);
fcfa0a32 8977
f6eb9b1f
MC
8978 tw32(PCIE_TRANSACTION_CFG,
8979 val | PCIE_TRANS_CFG_1SHOT_MSI);
fcfa0a32 8980 }
7938109f
MC
8981 }
8982
b02fd9e3
MC
8983 tg3_phy_start(tp);
8984
f47c11ee 8985 tg3_full_lock(tp, 0);
1da177e4 8986
7938109f
MC
8987 add_timer(&tp->timer);
8988 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
1da177e4
LT
8989 tg3_enable_ints(tp);
8990
f47c11ee 8991 tg3_full_unlock(tp);
1da177e4 8992
fe5f5787 8993 netif_tx_start_all_queues(dev);
1da177e4
LT
8994
8995 return 0;
07b0173c 8996
679563f4 8997err_out3:
4f125f42
MC
8998 for (i = tp->irq_cnt - 1; i >= 0; i--) {
8999 struct tg3_napi *tnapi = &tp->napi[i];
9000 free_irq(tnapi->irq_vec, tnapi);
9001 }
07b0173c 9002
679563f4 9003err_out2:
fed97810 9004 tg3_napi_disable(tp);
07b0173c 9005 tg3_free_consistent(tp);
679563f4
MC
9006
9007err_out1:
9008 tg3_ints_fini(tp);
07b0173c 9009 return err;
1da177e4
LT
9010}
9011
511d2224
ED
9012static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
9013 struct rtnl_link_stats64 *);
1da177e4
LT
9014static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
9015
9016static int tg3_close(struct net_device *dev)
9017{
4f125f42 9018 int i;
1da177e4
LT
9019 struct tg3 *tp = netdev_priv(dev);
9020
fed97810 9021 tg3_napi_disable(tp);
28e53bdd 9022 cancel_work_sync(&tp->reset_task);
7faa006f 9023
fe5f5787 9024 netif_tx_stop_all_queues(dev);
1da177e4
LT
9025
9026 del_timer_sync(&tp->timer);
9027
24bb4fb6
MC
9028 tg3_phy_stop(tp);
9029
f47c11ee 9030 tg3_full_lock(tp, 1);
1da177e4
LT
9031
9032 tg3_disable_ints(tp);
9033
944d980e 9034 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 9035 tg3_free_rings(tp);
5cf64b8a 9036 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
1da177e4 9037
f47c11ee 9038 tg3_full_unlock(tp);
1da177e4 9039
4f125f42
MC
9040 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9041 struct tg3_napi *tnapi = &tp->napi[i];
9042 free_irq(tnapi->irq_vec, tnapi);
9043 }
07b0173c
MC
9044
9045 tg3_ints_fini(tp);
1da177e4 9046
511d2224
ED
9047 tg3_get_stats64(tp->dev, &tp->net_stats_prev);
9048
1da177e4
LT
9049 memcpy(&tp->estats_prev, tg3_get_estats(tp),
9050 sizeof(tp->estats_prev));
9051
9052 tg3_free_consistent(tp);
9053
bc1c7567
MC
9054 tg3_set_power_state(tp, PCI_D3hot);
9055
9056 netif_carrier_off(tp->dev);
9057
1da177e4
LT
9058 return 0;
9059}
9060
511d2224 9061static inline u64 get_stat64(tg3_stat64_t *val)
816f8b86
SB
9062{
9063 return ((u64)val->high << 32) | ((u64)val->low);
9064}
9065
511d2224 9066static u64 calc_crc_errors(struct tg3 *tp)
1da177e4
LT
9067{
9068 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9069
9070 if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
9071 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
9072 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
1da177e4
LT
9073 u32 val;
9074
f47c11ee 9075 spin_lock_bh(&tp->lock);
569a5df8
MC
9076 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
9077 tg3_writephy(tp, MII_TG3_TEST1,
9078 val | MII_TG3_TEST1_CRC_EN);
1da177e4
LT
9079 tg3_readphy(tp, 0x14, &val);
9080 } else
9081 val = 0;
f47c11ee 9082 spin_unlock_bh(&tp->lock);
1da177e4
LT
9083
9084 tp->phy_crc_errors += val;
9085
9086 return tp->phy_crc_errors;
9087 }
9088
9089 return get_stat64(&hw_stats->rx_fcs_errors);
9090}
9091
9092#define ESTAT_ADD(member) \
9093 estats->member = old_estats->member + \
511d2224 9094 get_stat64(&hw_stats->member)
1da177e4
LT
9095
9096static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
9097{
9098 struct tg3_ethtool_stats *estats = &tp->estats;
9099 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
9100 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9101
9102 if (!hw_stats)
9103 return old_estats;
9104
9105 ESTAT_ADD(rx_octets);
9106 ESTAT_ADD(rx_fragments);
9107 ESTAT_ADD(rx_ucast_packets);
9108 ESTAT_ADD(rx_mcast_packets);
9109 ESTAT_ADD(rx_bcast_packets);
9110 ESTAT_ADD(rx_fcs_errors);
9111 ESTAT_ADD(rx_align_errors);
9112 ESTAT_ADD(rx_xon_pause_rcvd);
9113 ESTAT_ADD(rx_xoff_pause_rcvd);
9114 ESTAT_ADD(rx_mac_ctrl_rcvd);
9115 ESTAT_ADD(rx_xoff_entered);
9116 ESTAT_ADD(rx_frame_too_long_errors);
9117 ESTAT_ADD(rx_jabbers);
9118 ESTAT_ADD(rx_undersize_packets);
9119 ESTAT_ADD(rx_in_length_errors);
9120 ESTAT_ADD(rx_out_length_errors);
9121 ESTAT_ADD(rx_64_or_less_octet_packets);
9122 ESTAT_ADD(rx_65_to_127_octet_packets);
9123 ESTAT_ADD(rx_128_to_255_octet_packets);
9124 ESTAT_ADD(rx_256_to_511_octet_packets);
9125 ESTAT_ADD(rx_512_to_1023_octet_packets);
9126 ESTAT_ADD(rx_1024_to_1522_octet_packets);
9127 ESTAT_ADD(rx_1523_to_2047_octet_packets);
9128 ESTAT_ADD(rx_2048_to_4095_octet_packets);
9129 ESTAT_ADD(rx_4096_to_8191_octet_packets);
9130 ESTAT_ADD(rx_8192_to_9022_octet_packets);
9131
9132 ESTAT_ADD(tx_octets);
9133 ESTAT_ADD(tx_collisions);
9134 ESTAT_ADD(tx_xon_sent);
9135 ESTAT_ADD(tx_xoff_sent);
9136 ESTAT_ADD(tx_flow_control);
9137 ESTAT_ADD(tx_mac_errors);
9138 ESTAT_ADD(tx_single_collisions);
9139 ESTAT_ADD(tx_mult_collisions);
9140 ESTAT_ADD(tx_deferred);
9141 ESTAT_ADD(tx_excessive_collisions);
9142 ESTAT_ADD(tx_late_collisions);
9143 ESTAT_ADD(tx_collide_2times);
9144 ESTAT_ADD(tx_collide_3times);
9145 ESTAT_ADD(tx_collide_4times);
9146 ESTAT_ADD(tx_collide_5times);
9147 ESTAT_ADD(tx_collide_6times);
9148 ESTAT_ADD(tx_collide_7times);
9149 ESTAT_ADD(tx_collide_8times);
9150 ESTAT_ADD(tx_collide_9times);
9151 ESTAT_ADD(tx_collide_10times);
9152 ESTAT_ADD(tx_collide_11times);
9153 ESTAT_ADD(tx_collide_12times);
9154 ESTAT_ADD(tx_collide_13times);
9155 ESTAT_ADD(tx_collide_14times);
9156 ESTAT_ADD(tx_collide_15times);
9157 ESTAT_ADD(tx_ucast_packets);
9158 ESTAT_ADD(tx_mcast_packets);
9159 ESTAT_ADD(tx_bcast_packets);
9160 ESTAT_ADD(tx_carrier_sense_errors);
9161 ESTAT_ADD(tx_discards);
9162 ESTAT_ADD(tx_errors);
9163
9164 ESTAT_ADD(dma_writeq_full);
9165 ESTAT_ADD(dma_write_prioq_full);
9166 ESTAT_ADD(rxbds_empty);
9167 ESTAT_ADD(rx_discards);
9168 ESTAT_ADD(rx_errors);
9169 ESTAT_ADD(rx_threshold_hit);
9170
9171 ESTAT_ADD(dma_readq_full);
9172 ESTAT_ADD(dma_read_prioq_full);
9173 ESTAT_ADD(tx_comp_queue_full);
9174
9175 ESTAT_ADD(ring_set_send_prod_index);
9176 ESTAT_ADD(ring_status_update);
9177 ESTAT_ADD(nic_irqs);
9178 ESTAT_ADD(nic_avoided_irqs);
9179 ESTAT_ADD(nic_tx_threshold_hit);
9180
9181 return estats;
9182}
9183
511d2224
ED
9184static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
9185 struct rtnl_link_stats64 *stats)
1da177e4
LT
9186{
9187 struct tg3 *tp = netdev_priv(dev);
511d2224 9188 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
1da177e4
LT
9189 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9190
9191 if (!hw_stats)
9192 return old_stats;
9193
9194 stats->rx_packets = old_stats->rx_packets +
9195 get_stat64(&hw_stats->rx_ucast_packets) +
9196 get_stat64(&hw_stats->rx_mcast_packets) +
9197 get_stat64(&hw_stats->rx_bcast_packets);
6aa20a22 9198
1da177e4
LT
9199 stats->tx_packets = old_stats->tx_packets +
9200 get_stat64(&hw_stats->tx_ucast_packets) +
9201 get_stat64(&hw_stats->tx_mcast_packets) +
9202 get_stat64(&hw_stats->tx_bcast_packets);
9203
9204 stats->rx_bytes = old_stats->rx_bytes +
9205 get_stat64(&hw_stats->rx_octets);
9206 stats->tx_bytes = old_stats->tx_bytes +
9207 get_stat64(&hw_stats->tx_octets);
9208
9209 stats->rx_errors = old_stats->rx_errors +
4f63b877 9210 get_stat64(&hw_stats->rx_errors);
1da177e4
LT
9211 stats->tx_errors = old_stats->tx_errors +
9212 get_stat64(&hw_stats->tx_errors) +
9213 get_stat64(&hw_stats->tx_mac_errors) +
9214 get_stat64(&hw_stats->tx_carrier_sense_errors) +
9215 get_stat64(&hw_stats->tx_discards);
9216
9217 stats->multicast = old_stats->multicast +
9218 get_stat64(&hw_stats->rx_mcast_packets);
9219 stats->collisions = old_stats->collisions +
9220 get_stat64(&hw_stats->tx_collisions);
9221
9222 stats->rx_length_errors = old_stats->rx_length_errors +
9223 get_stat64(&hw_stats->rx_frame_too_long_errors) +
9224 get_stat64(&hw_stats->rx_undersize_packets);
9225
9226 stats->rx_over_errors = old_stats->rx_over_errors +
9227 get_stat64(&hw_stats->rxbds_empty);
9228 stats->rx_frame_errors = old_stats->rx_frame_errors +
9229 get_stat64(&hw_stats->rx_align_errors);
9230 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
9231 get_stat64(&hw_stats->tx_discards);
9232 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
9233 get_stat64(&hw_stats->tx_carrier_sense_errors);
9234
9235 stats->rx_crc_errors = old_stats->rx_crc_errors +
9236 calc_crc_errors(tp);
9237
4f63b877
JL
9238 stats->rx_missed_errors = old_stats->rx_missed_errors +
9239 get_stat64(&hw_stats->rx_discards);
9240
1da177e4
LT
9241 return stats;
9242}
9243
9244static inline u32 calc_crc(unsigned char *buf, int len)
9245{
9246 u32 reg;
9247 u32 tmp;
9248 int j, k;
9249
9250 reg = 0xffffffff;
9251
9252 for (j = 0; j < len; j++) {
9253 reg ^= buf[j];
9254
9255 for (k = 0; k < 8; k++) {
9256 tmp = reg & 0x01;
9257
9258 reg >>= 1;
9259
859a5887 9260 if (tmp)
1da177e4 9261 reg ^= 0xedb88320;
1da177e4
LT
9262 }
9263 }
9264
9265 return ~reg;
9266}
9267
9268static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
9269{
9270 /* accept or reject all multicast frames */
9271 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
9272 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
9273 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
9274 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
9275}
9276
9277static void __tg3_set_rx_mode(struct net_device *dev)
9278{
9279 struct tg3 *tp = netdev_priv(dev);
9280 u32 rx_mode;
9281
9282 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
9283 RX_MODE_KEEP_VLAN_TAG);
9284
9285 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
9286 * flag clear.
9287 */
9288#if TG3_VLAN_TAG_USED
9289 if (!tp->vlgrp &&
9290 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
9291 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
9292#else
9293 /* By definition, VLAN is disabled always in this
9294 * case.
9295 */
9296 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
9297 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
9298#endif
9299
9300 if (dev->flags & IFF_PROMISC) {
9301 /* Promiscuous mode. */
9302 rx_mode |= RX_MODE_PROMISC;
9303 } else if (dev->flags & IFF_ALLMULTI) {
9304 /* Accept all multicast. */
de6f31eb 9305 tg3_set_multi(tp, 1);
4cd24eaf 9306 } else if (netdev_mc_empty(dev)) {
1da177e4 9307 /* Reject all multicast. */
de6f31eb 9308 tg3_set_multi(tp, 0);
1da177e4
LT
9309 } else {
9310 /* Accept one or more multicast(s). */
22bedad3 9311 struct netdev_hw_addr *ha;
1da177e4
LT
9312 u32 mc_filter[4] = { 0, };
9313 u32 regidx;
9314 u32 bit;
9315 u32 crc;
9316
22bedad3
JP
9317 netdev_for_each_mc_addr(ha, dev) {
9318 crc = calc_crc(ha->addr, ETH_ALEN);
1da177e4
LT
9319 bit = ~crc & 0x7f;
9320 regidx = (bit & 0x60) >> 5;
9321 bit &= 0x1f;
9322 mc_filter[regidx] |= (1 << bit);
9323 }
9324
9325 tw32(MAC_HASH_REG_0, mc_filter[0]);
9326 tw32(MAC_HASH_REG_1, mc_filter[1]);
9327 tw32(MAC_HASH_REG_2, mc_filter[2]);
9328 tw32(MAC_HASH_REG_3, mc_filter[3]);
9329 }
9330
9331 if (rx_mode != tp->rx_mode) {
9332 tp->rx_mode = rx_mode;
9333 tw32_f(MAC_RX_MODE, rx_mode);
9334 udelay(10);
9335 }
9336}
9337
9338static void tg3_set_rx_mode(struct net_device *dev)
9339{
9340 struct tg3 *tp = netdev_priv(dev);
9341
e75f7c90
MC
9342 if (!netif_running(dev))
9343 return;
9344
f47c11ee 9345 tg3_full_lock(tp, 0);
1da177e4 9346 __tg3_set_rx_mode(dev);
f47c11ee 9347 tg3_full_unlock(tp);
1da177e4
LT
9348}
9349
9350#define TG3_REGDUMP_LEN (32 * 1024)
9351
9352static int tg3_get_regs_len(struct net_device *dev)
9353{
9354 return TG3_REGDUMP_LEN;
9355}
9356
9357static void tg3_get_regs(struct net_device *dev,
9358 struct ethtool_regs *regs, void *_p)
9359{
9360 u32 *p = _p;
9361 struct tg3 *tp = netdev_priv(dev);
9362 u8 *orig_p = _p;
9363 int i;
9364
9365 regs->version = 0;
9366
9367 memset(p, 0, TG3_REGDUMP_LEN);
9368
bc1c7567
MC
9369 if (tp->link_config.phy_is_low_power)
9370 return;
9371
f47c11ee 9372 tg3_full_lock(tp, 0);
1da177e4
LT
9373
9374#define __GET_REG32(reg) (*(p)++ = tr32(reg))
be98da6a 9375#define GET_REG32_LOOP(base, len) \
1da177e4
LT
9376do { p = (u32 *)(orig_p + (base)); \
9377 for (i = 0; i < len; i += 4) \
9378 __GET_REG32((base) + i); \
9379} while (0)
9380#define GET_REG32_1(reg) \
9381do { p = (u32 *)(orig_p + (reg)); \
9382 __GET_REG32((reg)); \
9383} while (0)
9384
9385 GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
9386 GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
9387 GET_REG32_LOOP(MAC_MODE, 0x4f0);
9388 GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
9389 GET_REG32_1(SNDDATAC_MODE);
9390 GET_REG32_LOOP(SNDBDS_MODE, 0x80);
9391 GET_REG32_LOOP(SNDBDI_MODE, 0x48);
9392 GET_REG32_1(SNDBDC_MODE);
9393 GET_REG32_LOOP(RCVLPC_MODE, 0x20);
9394 GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
9395 GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
9396 GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
9397 GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
9398 GET_REG32_1(RCVDCC_MODE);
9399 GET_REG32_LOOP(RCVBDI_MODE, 0x20);
9400 GET_REG32_LOOP(RCVCC_MODE, 0x14);
9401 GET_REG32_LOOP(RCVLSC_MODE, 0x08);
9402 GET_REG32_1(MBFREE_MODE);
9403 GET_REG32_LOOP(HOSTCC_MODE, 0x100);
9404 GET_REG32_LOOP(MEMARB_MODE, 0x10);
9405 GET_REG32_LOOP(BUFMGR_MODE, 0x58);
9406 GET_REG32_LOOP(RDMAC_MODE, 0x08);
9407 GET_REG32_LOOP(WDMAC_MODE, 0x08);
091465d7
CE
9408 GET_REG32_1(RX_CPU_MODE);
9409 GET_REG32_1(RX_CPU_STATE);
9410 GET_REG32_1(RX_CPU_PGMCTR);
9411 GET_REG32_1(RX_CPU_HWBKPT);
9412 GET_REG32_1(TX_CPU_MODE);
9413 GET_REG32_1(TX_CPU_STATE);
9414 GET_REG32_1(TX_CPU_PGMCTR);
1da177e4
LT
9415 GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
9416 GET_REG32_LOOP(FTQ_RESET, 0x120);
9417 GET_REG32_LOOP(MSGINT_MODE, 0x0c);
9418 GET_REG32_1(DMAC_MODE);
9419 GET_REG32_LOOP(GRC_MODE, 0x4c);
9420 if (tp->tg3_flags & TG3_FLAG_NVRAM)
9421 GET_REG32_LOOP(NVRAM_CMD, 0x24);
9422
9423#undef __GET_REG32
9424#undef GET_REG32_LOOP
9425#undef GET_REG32_1
9426
f47c11ee 9427 tg3_full_unlock(tp);
1da177e4
LT
9428}
9429
9430static int tg3_get_eeprom_len(struct net_device *dev)
9431{
9432 struct tg3 *tp = netdev_priv(dev);
9433
9434 return tp->nvram_size;
9435}
9436
1da177e4
LT
9437static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
9438{
9439 struct tg3 *tp = netdev_priv(dev);
9440 int ret;
9441 u8 *pd;
b9fc7dc5 9442 u32 i, offset, len, b_offset, b_count;
a9dc529d 9443 __be32 val;
1da177e4 9444
df259d8c
MC
9445 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
9446 return -EINVAL;
9447
bc1c7567
MC
9448 if (tp->link_config.phy_is_low_power)
9449 return -EAGAIN;
9450
1da177e4
LT
9451 offset = eeprom->offset;
9452 len = eeprom->len;
9453 eeprom->len = 0;
9454
9455 eeprom->magic = TG3_EEPROM_MAGIC;
9456
9457 if (offset & 3) {
9458 /* adjustments to start on required 4 byte boundary */
9459 b_offset = offset & 3;
9460 b_count = 4 - b_offset;
9461 if (b_count > len) {
9462 /* i.e. offset=1 len=2 */
9463 b_count = len;
9464 }
a9dc529d 9465 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
1da177e4
LT
9466 if (ret)
9467 return ret;
be98da6a 9468 memcpy(data, ((char *)&val) + b_offset, b_count);
1da177e4
LT
9469 len -= b_count;
9470 offset += b_count;
c6cdf436 9471 eeprom->len += b_count;
1da177e4
LT
9472 }
9473
9474 /* read bytes upto the last 4 byte boundary */
9475 pd = &data[eeprom->len];
9476 for (i = 0; i < (len - (len & 3)); i += 4) {
a9dc529d 9477 ret = tg3_nvram_read_be32(tp, offset + i, &val);
1da177e4
LT
9478 if (ret) {
9479 eeprom->len += i;
9480 return ret;
9481 }
1da177e4
LT
9482 memcpy(pd + i, &val, 4);
9483 }
9484 eeprom->len += i;
9485
9486 if (len & 3) {
9487 /* read last bytes not ending on 4 byte boundary */
9488 pd = &data[eeprom->len];
9489 b_count = len & 3;
9490 b_offset = offset + len - b_count;
a9dc529d 9491 ret = tg3_nvram_read_be32(tp, b_offset, &val);
1da177e4
LT
9492 if (ret)
9493 return ret;
b9fc7dc5 9494 memcpy(pd, &val, b_count);
1da177e4
LT
9495 eeprom->len += b_count;
9496 }
9497 return 0;
9498}
9499
6aa20a22 9500static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
1da177e4
LT
9501
9502static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
9503{
9504 struct tg3 *tp = netdev_priv(dev);
9505 int ret;
b9fc7dc5 9506 u32 offset, len, b_offset, odd_len;
1da177e4 9507 u8 *buf;
a9dc529d 9508 __be32 start, end;
1da177e4 9509
bc1c7567
MC
9510 if (tp->link_config.phy_is_low_power)
9511 return -EAGAIN;
9512
df259d8c
MC
9513 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
9514 eeprom->magic != TG3_EEPROM_MAGIC)
1da177e4
LT
9515 return -EINVAL;
9516
9517 offset = eeprom->offset;
9518 len = eeprom->len;
9519
9520 if ((b_offset = (offset & 3))) {
9521 /* adjustments to start on required 4 byte boundary */
a9dc529d 9522 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
1da177e4
LT
9523 if (ret)
9524 return ret;
1da177e4
LT
9525 len += b_offset;
9526 offset &= ~3;
1c8594b4
MC
9527 if (len < 4)
9528 len = 4;
1da177e4
LT
9529 }
9530
9531 odd_len = 0;
1c8594b4 9532 if (len & 3) {
1da177e4
LT
9533 /* adjustments to end on required 4 byte boundary */
9534 odd_len = 1;
9535 len = (len + 3) & ~3;
a9dc529d 9536 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
1da177e4
LT
9537 if (ret)
9538 return ret;
1da177e4
LT
9539 }
9540
9541 buf = data;
9542 if (b_offset || odd_len) {
9543 buf = kmalloc(len, GFP_KERNEL);
ab0049b4 9544 if (!buf)
1da177e4
LT
9545 return -ENOMEM;
9546 if (b_offset)
9547 memcpy(buf, &start, 4);
9548 if (odd_len)
9549 memcpy(buf+len-4, &end, 4);
9550 memcpy(buf + b_offset, data, eeprom->len);
9551 }
9552
9553 ret = tg3_nvram_write_block(tp, offset, len, buf);
9554
9555 if (buf != data)
9556 kfree(buf);
9557
9558 return ret;
9559}
9560
9561static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
9562{
b02fd9e3
MC
9563 struct tg3 *tp = netdev_priv(dev);
9564
9565 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
3f0e3ad7 9566 struct phy_device *phydev;
b02fd9e3
MC
9567 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
9568 return -EAGAIN;
3f0e3ad7
MC
9569 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
9570 return phy_ethtool_gset(phydev, cmd);
b02fd9e3 9571 }
6aa20a22 9572
1da177e4
LT
9573 cmd->supported = (SUPPORTED_Autoneg);
9574
9575 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
9576 cmd->supported |= (SUPPORTED_1000baseT_Half |
9577 SUPPORTED_1000baseT_Full);
9578
ef348144 9579 if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
1da177e4
LT
9580 cmd->supported |= (SUPPORTED_100baseT_Half |
9581 SUPPORTED_100baseT_Full |
9582 SUPPORTED_10baseT_Half |
9583 SUPPORTED_10baseT_Full |
3bebab59 9584 SUPPORTED_TP);
ef348144
KK
9585 cmd->port = PORT_TP;
9586 } else {
1da177e4 9587 cmd->supported |= SUPPORTED_FIBRE;
ef348144
KK
9588 cmd->port = PORT_FIBRE;
9589 }
6aa20a22 9590
1da177e4
LT
9591 cmd->advertising = tp->link_config.advertising;
9592 if (netif_running(dev)) {
9593 cmd->speed = tp->link_config.active_speed;
9594 cmd->duplex = tp->link_config.active_duplex;
9595 }
882e9793 9596 cmd->phy_address = tp->phy_addr;
7e5856bd 9597 cmd->transceiver = XCVR_INTERNAL;
1da177e4
LT
9598 cmd->autoneg = tp->link_config.autoneg;
9599 cmd->maxtxpkt = 0;
9600 cmd->maxrxpkt = 0;
9601 return 0;
9602}
6aa20a22 9603
1da177e4
LT
9604static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
9605{
9606 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9607
b02fd9e3 9608 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
3f0e3ad7 9609 struct phy_device *phydev;
b02fd9e3
MC
9610 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
9611 return -EAGAIN;
3f0e3ad7
MC
9612 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
9613 return phy_ethtool_sset(phydev, cmd);
b02fd9e3
MC
9614 }
9615
7e5856bd
MC
9616 if (cmd->autoneg != AUTONEG_ENABLE &&
9617 cmd->autoneg != AUTONEG_DISABLE)
37ff238d 9618 return -EINVAL;
7e5856bd
MC
9619
9620 if (cmd->autoneg == AUTONEG_DISABLE &&
9621 cmd->duplex != DUPLEX_FULL &&
9622 cmd->duplex != DUPLEX_HALF)
37ff238d 9623 return -EINVAL;
1da177e4 9624
7e5856bd
MC
9625 if (cmd->autoneg == AUTONEG_ENABLE) {
9626 u32 mask = ADVERTISED_Autoneg |
9627 ADVERTISED_Pause |
9628 ADVERTISED_Asym_Pause;
9629
3f07d129 9630 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
7e5856bd
MC
9631 mask |= ADVERTISED_1000baseT_Half |
9632 ADVERTISED_1000baseT_Full;
9633
9634 if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
9635 mask |= ADVERTISED_100baseT_Half |
9636 ADVERTISED_100baseT_Full |
9637 ADVERTISED_10baseT_Half |
9638 ADVERTISED_10baseT_Full |
9639 ADVERTISED_TP;
9640 else
9641 mask |= ADVERTISED_FIBRE;
9642
9643 if (cmd->advertising & ~mask)
9644 return -EINVAL;
9645
9646 mask &= (ADVERTISED_1000baseT_Half |
9647 ADVERTISED_1000baseT_Full |
9648 ADVERTISED_100baseT_Half |
9649 ADVERTISED_100baseT_Full |
9650 ADVERTISED_10baseT_Half |
9651 ADVERTISED_10baseT_Full);
9652
9653 cmd->advertising &= mask;
9654 } else {
9655 if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
9656 if (cmd->speed != SPEED_1000)
9657 return -EINVAL;
9658
9659 if (cmd->duplex != DUPLEX_FULL)
9660 return -EINVAL;
9661 } else {
9662 if (cmd->speed != SPEED_100 &&
9663 cmd->speed != SPEED_10)
9664 return -EINVAL;
9665 }
9666 }
9667
f47c11ee 9668 tg3_full_lock(tp, 0);
1da177e4
LT
9669
9670 tp->link_config.autoneg = cmd->autoneg;
9671 if (cmd->autoneg == AUTONEG_ENABLE) {
405d8e5c
AG
9672 tp->link_config.advertising = (cmd->advertising |
9673 ADVERTISED_Autoneg);
1da177e4
LT
9674 tp->link_config.speed = SPEED_INVALID;
9675 tp->link_config.duplex = DUPLEX_INVALID;
9676 } else {
9677 tp->link_config.advertising = 0;
9678 tp->link_config.speed = cmd->speed;
9679 tp->link_config.duplex = cmd->duplex;
b02fd9e3 9680 }
6aa20a22 9681
24fcad6b
MC
9682 tp->link_config.orig_speed = tp->link_config.speed;
9683 tp->link_config.orig_duplex = tp->link_config.duplex;
9684 tp->link_config.orig_autoneg = tp->link_config.autoneg;
9685
1da177e4
LT
9686 if (netif_running(dev))
9687 tg3_setup_phy(tp, 1);
9688
f47c11ee 9689 tg3_full_unlock(tp);
6aa20a22 9690
1da177e4
LT
9691 return 0;
9692}
6aa20a22 9693
1da177e4
LT
9694static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
9695{
9696 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9697
1da177e4
LT
9698 strcpy(info->driver, DRV_MODULE_NAME);
9699 strcpy(info->version, DRV_MODULE_VERSION);
c4e6575c 9700 strcpy(info->fw_version, tp->fw_ver);
1da177e4
LT
9701 strcpy(info->bus_info, pci_name(tp->pdev));
9702}
6aa20a22 9703
1da177e4
LT
9704static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
9705{
9706 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9707
12dac075
RW
9708 if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
9709 device_can_wakeup(&tp->pdev->dev))
a85feb8c
GZ
9710 wol->supported = WAKE_MAGIC;
9711 else
9712 wol->supported = 0;
1da177e4 9713 wol->wolopts = 0;
05ac4cb7
MC
9714 if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
9715 device_can_wakeup(&tp->pdev->dev))
1da177e4
LT
9716 wol->wolopts = WAKE_MAGIC;
9717 memset(&wol->sopass, 0, sizeof(wol->sopass));
9718}
6aa20a22 9719
1da177e4
LT
9720static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
9721{
9722 struct tg3 *tp = netdev_priv(dev);
12dac075 9723 struct device *dp = &tp->pdev->dev;
6aa20a22 9724
1da177e4
LT
9725 if (wol->wolopts & ~WAKE_MAGIC)
9726 return -EINVAL;
9727 if ((wol->wolopts & WAKE_MAGIC) &&
12dac075 9728 !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
1da177e4 9729 return -EINVAL;
6aa20a22 9730
f47c11ee 9731 spin_lock_bh(&tp->lock);
12dac075 9732 if (wol->wolopts & WAKE_MAGIC) {
1da177e4 9733 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
12dac075
RW
9734 device_set_wakeup_enable(dp, true);
9735 } else {
1da177e4 9736 tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
12dac075
RW
9737 device_set_wakeup_enable(dp, false);
9738 }
f47c11ee 9739 spin_unlock_bh(&tp->lock);
6aa20a22 9740
1da177e4
LT
9741 return 0;
9742}
6aa20a22 9743
1da177e4
LT
9744static u32 tg3_get_msglevel(struct net_device *dev)
9745{
9746 struct tg3 *tp = netdev_priv(dev);
9747 return tp->msg_enable;
9748}
6aa20a22 9749
1da177e4
LT
9750static void tg3_set_msglevel(struct net_device *dev, u32 value)
9751{
9752 struct tg3 *tp = netdev_priv(dev);
9753 tp->msg_enable = value;
9754}
6aa20a22 9755
1da177e4
LT
9756static int tg3_set_tso(struct net_device *dev, u32 value)
9757{
9758 struct tg3 *tp = netdev_priv(dev);
9759
9760 if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
9761 if (value)
9762 return -EINVAL;
9763 return 0;
9764 }
027455ad 9765 if ((dev->features & NETIF_F_IPV6_CSUM) &&
e849cdc3
MC
9766 ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
9767 (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3))) {
9936bcf6 9768 if (value) {
b0026624 9769 dev->features |= NETIF_F_TSO6;
e849cdc3
MC
9770 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
9771 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c
MC
9772 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
9773 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
321d32a0 9774 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
e849cdc3 9775 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
9936bcf6
MC
9776 dev->features |= NETIF_F_TSO_ECN;
9777 } else
9778 dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
b0026624 9779 }
1da177e4
LT
9780 return ethtool_op_set_tso(dev, value);
9781}
6aa20a22 9782
1da177e4
LT
9783static int tg3_nway_reset(struct net_device *dev)
9784{
9785 struct tg3 *tp = netdev_priv(dev);
1da177e4 9786 int r;
6aa20a22 9787
1da177e4
LT
9788 if (!netif_running(dev))
9789 return -EAGAIN;
9790
c94e3941
MC
9791 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
9792 return -EINVAL;
9793
b02fd9e3
MC
9794 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
9795 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
9796 return -EAGAIN;
3f0e3ad7 9797 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
9798 } else {
9799 u32 bmcr;
9800
9801 spin_lock_bh(&tp->lock);
9802 r = -EINVAL;
9803 tg3_readphy(tp, MII_BMCR, &bmcr);
9804 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
9805 ((bmcr & BMCR_ANENABLE) ||
9806 (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
9807 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
9808 BMCR_ANENABLE);
9809 r = 0;
9810 }
9811 spin_unlock_bh(&tp->lock);
1da177e4 9812 }
6aa20a22 9813
1da177e4
LT
9814 return r;
9815}
6aa20a22 9816
1da177e4
LT
9817static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
9818{
9819 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9820
1da177e4
LT
9821 ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
9822 ering->rx_mini_max_pending = 0;
4f81c32b
MC
9823 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
9824 ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
9825 else
9826 ering->rx_jumbo_max_pending = 0;
9827
9828 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
1da177e4
LT
9829
9830 ering->rx_pending = tp->rx_pending;
9831 ering->rx_mini_pending = 0;
4f81c32b
MC
9832 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
9833 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
9834 else
9835 ering->rx_jumbo_pending = 0;
9836
f3f3f27e 9837 ering->tx_pending = tp->napi[0].tx_pending;
1da177e4 9838}
6aa20a22 9839
1da177e4
LT
9840static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
9841{
9842 struct tg3 *tp = netdev_priv(dev);
646c9edd 9843 int i, irq_sync = 0, err = 0;
6aa20a22 9844
1da177e4
LT
9845 if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
9846 (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
bc3a9254
MC
9847 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
9848 (ering->tx_pending <= MAX_SKB_FRAGS) ||
7f62ad5d 9849 ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
bc3a9254 9850 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
1da177e4 9851 return -EINVAL;
6aa20a22 9852
bbe832c0 9853 if (netif_running(dev)) {
b02fd9e3 9854 tg3_phy_stop(tp);
1da177e4 9855 tg3_netif_stop(tp);
bbe832c0
MC
9856 irq_sync = 1;
9857 }
1da177e4 9858
bbe832c0 9859 tg3_full_lock(tp, irq_sync);
6aa20a22 9860
1da177e4
LT
9861 tp->rx_pending = ering->rx_pending;
9862
9863 if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
9864 tp->rx_pending > 63)
9865 tp->rx_pending = 63;
9866 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
646c9edd
MC
9867
9868 for (i = 0; i < TG3_IRQ_MAX_VECS; i++)
9869 tp->napi[i].tx_pending = ering->tx_pending;
1da177e4
LT
9870
9871 if (netif_running(dev)) {
944d980e 9872 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
b9ec6c1b
MC
9873 err = tg3_restart_hw(tp, 1);
9874 if (!err)
9875 tg3_netif_start(tp);
1da177e4
LT
9876 }
9877
f47c11ee 9878 tg3_full_unlock(tp);
6aa20a22 9879
b02fd9e3
MC
9880 if (irq_sync && !err)
9881 tg3_phy_start(tp);
9882
b9ec6c1b 9883 return err;
1da177e4 9884}
6aa20a22 9885
1da177e4
LT
9886static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
9887{
9888 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9889
1da177e4 9890 epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
8d018621 9891
e18ce346 9892 if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
8d018621
MC
9893 epause->rx_pause = 1;
9894 else
9895 epause->rx_pause = 0;
9896
e18ce346 9897 if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
8d018621
MC
9898 epause->tx_pause = 1;
9899 else
9900 epause->tx_pause = 0;
1da177e4 9901}
6aa20a22 9902
1da177e4
LT
9903static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
9904{
9905 struct tg3 *tp = netdev_priv(dev);
b02fd9e3 9906 int err = 0;
6aa20a22 9907
b02fd9e3 9908 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
2712168f
MC
9909 u32 newadv;
9910 struct phy_device *phydev;
1da177e4 9911
2712168f 9912 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
f47c11ee 9913
2712168f
MC
9914 if (!(phydev->supported & SUPPORTED_Pause) ||
9915 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
9916 ((epause->rx_pause && !epause->tx_pause) ||
9917 (!epause->rx_pause && epause->tx_pause))))
9918 return -EINVAL;
1da177e4 9919
2712168f
MC
9920 tp->link_config.flowctrl = 0;
9921 if (epause->rx_pause) {
9922 tp->link_config.flowctrl |= FLOW_CTRL_RX;
9923
9924 if (epause->tx_pause) {
9925 tp->link_config.flowctrl |= FLOW_CTRL_TX;
9926 newadv = ADVERTISED_Pause;
b02fd9e3 9927 } else
2712168f
MC
9928 newadv = ADVERTISED_Pause |
9929 ADVERTISED_Asym_Pause;
9930 } else if (epause->tx_pause) {
9931 tp->link_config.flowctrl |= FLOW_CTRL_TX;
9932 newadv = ADVERTISED_Asym_Pause;
9933 } else
9934 newadv = 0;
9935
9936 if (epause->autoneg)
9937 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
9938 else
9939 tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
9940
9941 if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
9942 u32 oldadv = phydev->advertising &
9943 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
9944 if (oldadv != newadv) {
9945 phydev->advertising &=
9946 ~(ADVERTISED_Pause |
9947 ADVERTISED_Asym_Pause);
9948 phydev->advertising |= newadv;
9949 if (phydev->autoneg) {
9950 /*
9951 * Always renegotiate the link to
9952 * inform our link partner of our
9953 * flow control settings, even if the
9954 * flow control is forced. Let
9955 * tg3_adjust_link() do the final
9956 * flow control setup.
9957 */
9958 return phy_start_aneg(phydev);
b02fd9e3 9959 }
b02fd9e3 9960 }
b02fd9e3 9961
2712168f 9962 if (!epause->autoneg)
b02fd9e3 9963 tg3_setup_flow_control(tp, 0, 0);
2712168f
MC
9964 } else {
9965 tp->link_config.orig_advertising &=
9966 ~(ADVERTISED_Pause |
9967 ADVERTISED_Asym_Pause);
9968 tp->link_config.orig_advertising |= newadv;
b02fd9e3
MC
9969 }
9970 } else {
9971 int irq_sync = 0;
9972
9973 if (netif_running(dev)) {
9974 tg3_netif_stop(tp);
9975 irq_sync = 1;
9976 }
9977
9978 tg3_full_lock(tp, irq_sync);
9979
9980 if (epause->autoneg)
9981 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
9982 else
9983 tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
9984 if (epause->rx_pause)
e18ce346 9985 tp->link_config.flowctrl |= FLOW_CTRL_RX;
b02fd9e3 9986 else
e18ce346 9987 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
b02fd9e3 9988 if (epause->tx_pause)
e18ce346 9989 tp->link_config.flowctrl |= FLOW_CTRL_TX;
b02fd9e3 9990 else
e18ce346 9991 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
b02fd9e3
MC
9992
9993 if (netif_running(dev)) {
9994 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
9995 err = tg3_restart_hw(tp, 1);
9996 if (!err)
9997 tg3_netif_start(tp);
9998 }
9999
10000 tg3_full_unlock(tp);
10001 }
6aa20a22 10002
b9ec6c1b 10003 return err;
1da177e4 10004}
6aa20a22 10005
1da177e4
LT
10006static u32 tg3_get_rx_csum(struct net_device *dev)
10007{
10008 struct tg3 *tp = netdev_priv(dev);
10009 return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
10010}
6aa20a22 10011
1da177e4
LT
10012static int tg3_set_rx_csum(struct net_device *dev, u32 data)
10013{
10014 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10015
1da177e4
LT
10016 if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
10017 if (data != 0)
10018 return -EINVAL;
c6cdf436
MC
10019 return 0;
10020 }
6aa20a22 10021
f47c11ee 10022 spin_lock_bh(&tp->lock);
1da177e4
LT
10023 if (data)
10024 tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
10025 else
10026 tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
f47c11ee 10027 spin_unlock_bh(&tp->lock);
6aa20a22 10028
1da177e4
LT
10029 return 0;
10030}
6aa20a22 10031
1da177e4
LT
10032static int tg3_set_tx_csum(struct net_device *dev, u32 data)
10033{
10034 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10035
1da177e4
LT
10036 if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
10037 if (data != 0)
10038 return -EINVAL;
c6cdf436
MC
10039 return 0;
10040 }
6aa20a22 10041
321d32a0 10042 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
6460d948 10043 ethtool_op_set_tx_ipv6_csum(dev, data);
1da177e4 10044 else
9c27dbdf 10045 ethtool_op_set_tx_csum(dev, data);
1da177e4
LT
10046
10047 return 0;
10048}
10049
de6f31eb 10050static int tg3_get_sset_count(struct net_device *dev, int sset)
1da177e4 10051{
b9f2c044
JG
10052 switch (sset) {
10053 case ETH_SS_TEST:
10054 return TG3_NUM_TEST;
10055 case ETH_SS_STATS:
10056 return TG3_NUM_STATS;
10057 default:
10058 return -EOPNOTSUPP;
10059 }
4cafd3f5
MC
10060}
10061
de6f31eb 10062static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
1da177e4
LT
10063{
10064 switch (stringset) {
10065 case ETH_SS_STATS:
10066 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
10067 break;
4cafd3f5
MC
10068 case ETH_SS_TEST:
10069 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
10070 break;
1da177e4
LT
10071 default:
10072 WARN_ON(1); /* we need a WARN() */
10073 break;
10074 }
10075}
10076
4009a93d
MC
10077static int tg3_phys_id(struct net_device *dev, u32 data)
10078{
10079 struct tg3 *tp = netdev_priv(dev);
10080 int i;
10081
10082 if (!netif_running(tp->dev))
10083 return -EAGAIN;
10084
10085 if (data == 0)
759afc31 10086 data = UINT_MAX / 2;
4009a93d
MC
10087
10088 for (i = 0; i < (data * 2); i++) {
10089 if ((i % 2) == 0)
10090 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10091 LED_CTRL_1000MBPS_ON |
10092 LED_CTRL_100MBPS_ON |
10093 LED_CTRL_10MBPS_ON |
10094 LED_CTRL_TRAFFIC_OVERRIDE |
10095 LED_CTRL_TRAFFIC_BLINK |
10096 LED_CTRL_TRAFFIC_LED);
6aa20a22 10097
4009a93d
MC
10098 else
10099 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10100 LED_CTRL_TRAFFIC_OVERRIDE);
10101
10102 if (msleep_interruptible(500))
10103 break;
10104 }
10105 tw32(MAC_LED_CTRL, tp->led_ctrl);
10106 return 0;
10107}
10108
de6f31eb 10109static void tg3_get_ethtool_stats(struct net_device *dev,
1da177e4
LT
10110 struct ethtool_stats *estats, u64 *tmp_stats)
10111{
10112 struct tg3 *tp = netdev_priv(dev);
10113 memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
10114}
10115
566f86ad 10116#define NVRAM_TEST_SIZE 0x100
a5767dec
MC
10117#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
10118#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
10119#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
b16250e3
MC
10120#define NVRAM_SELFBOOT_HW_SIZE 0x20
10121#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
566f86ad
MC
10122
10123static int tg3_test_nvram(struct tg3 *tp)
10124{
b9fc7dc5 10125 u32 csum, magic;
a9dc529d 10126 __be32 *buf;
ab0049b4 10127 int i, j, k, err = 0, size;
566f86ad 10128
df259d8c
MC
10129 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
10130 return 0;
10131
e4f34110 10132 if (tg3_nvram_read(tp, 0, &magic) != 0)
1b27777a
MC
10133 return -EIO;
10134
1b27777a
MC
10135 if (magic == TG3_EEPROM_MAGIC)
10136 size = NVRAM_TEST_SIZE;
b16250e3 10137 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
a5767dec
MC
10138 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
10139 TG3_EEPROM_SB_FORMAT_1) {
10140 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
10141 case TG3_EEPROM_SB_REVISION_0:
10142 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
10143 break;
10144 case TG3_EEPROM_SB_REVISION_2:
10145 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
10146 break;
10147 case TG3_EEPROM_SB_REVISION_3:
10148 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
10149 break;
10150 default:
10151 return 0;
10152 }
10153 } else
1b27777a 10154 return 0;
b16250e3
MC
10155 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
10156 size = NVRAM_SELFBOOT_HW_SIZE;
10157 else
1b27777a
MC
10158 return -EIO;
10159
10160 buf = kmalloc(size, GFP_KERNEL);
566f86ad
MC
10161 if (buf == NULL)
10162 return -ENOMEM;
10163
1b27777a
MC
10164 err = -EIO;
10165 for (i = 0, j = 0; i < size; i += 4, j++) {
a9dc529d
MC
10166 err = tg3_nvram_read_be32(tp, i, &buf[j]);
10167 if (err)
566f86ad 10168 break;
566f86ad 10169 }
1b27777a 10170 if (i < size)
566f86ad
MC
10171 goto out;
10172
1b27777a 10173 /* Selfboot format */
a9dc529d 10174 magic = be32_to_cpu(buf[0]);
b9fc7dc5 10175 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
b16250e3 10176 TG3_EEPROM_MAGIC_FW) {
1b27777a
MC
10177 u8 *buf8 = (u8 *) buf, csum8 = 0;
10178
b9fc7dc5 10179 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
a5767dec
MC
10180 TG3_EEPROM_SB_REVISION_2) {
10181 /* For rev 2, the csum doesn't include the MBA. */
10182 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
10183 csum8 += buf8[i];
10184 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
10185 csum8 += buf8[i];
10186 } else {
10187 for (i = 0; i < size; i++)
10188 csum8 += buf8[i];
10189 }
1b27777a 10190
ad96b485
AB
10191 if (csum8 == 0) {
10192 err = 0;
10193 goto out;
10194 }
10195
10196 err = -EIO;
10197 goto out;
1b27777a 10198 }
566f86ad 10199
b9fc7dc5 10200 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
b16250e3
MC
10201 TG3_EEPROM_MAGIC_HW) {
10202 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
a9dc529d 10203 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
b16250e3 10204 u8 *buf8 = (u8 *) buf;
b16250e3
MC
10205
10206 /* Separate the parity bits and the data bytes. */
10207 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
10208 if ((i == 0) || (i == 8)) {
10209 int l;
10210 u8 msk;
10211
10212 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
10213 parity[k++] = buf8[i] & msk;
10214 i++;
859a5887 10215 } else if (i == 16) {
b16250e3
MC
10216 int l;
10217 u8 msk;
10218
10219 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
10220 parity[k++] = buf8[i] & msk;
10221 i++;
10222
10223 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
10224 parity[k++] = buf8[i] & msk;
10225 i++;
10226 }
10227 data[j++] = buf8[i];
10228 }
10229
10230 err = -EIO;
10231 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
10232 u8 hw8 = hweight8(data[i]);
10233
10234 if ((hw8 & 0x1) && parity[i])
10235 goto out;
10236 else if (!(hw8 & 0x1) && !parity[i])
10237 goto out;
10238 }
10239 err = 0;
10240 goto out;
10241 }
10242
566f86ad
MC
10243 /* Bootstrap checksum at offset 0x10 */
10244 csum = calc_crc((unsigned char *) buf, 0x10);
a9dc529d 10245 if (csum != be32_to_cpu(buf[0x10/4]))
566f86ad
MC
10246 goto out;
10247
10248 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
10249 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
a9dc529d
MC
10250 if (csum != be32_to_cpu(buf[0xfc/4]))
10251 goto out;
566f86ad
MC
10252
10253 err = 0;
10254
10255out:
10256 kfree(buf);
10257 return err;
10258}
10259
ca43007a
MC
10260#define TG3_SERDES_TIMEOUT_SEC 2
10261#define TG3_COPPER_TIMEOUT_SEC 6
10262
10263static int tg3_test_link(struct tg3 *tp)
10264{
10265 int i, max;
10266
10267 if (!netif_running(tp->dev))
10268 return -ENODEV;
10269
4c987487 10270 if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
ca43007a
MC
10271 max = TG3_SERDES_TIMEOUT_SEC;
10272 else
10273 max = TG3_COPPER_TIMEOUT_SEC;
10274
10275 for (i = 0; i < max; i++) {
10276 if (netif_carrier_ok(tp->dev))
10277 return 0;
10278
10279 if (msleep_interruptible(1000))
10280 break;
10281 }
10282
10283 return -EIO;
10284}
10285
a71116d1 10286/* Only test the commonly used registers */
30ca3e37 10287static int tg3_test_registers(struct tg3 *tp)
a71116d1 10288{
b16250e3 10289 int i, is_5705, is_5750;
a71116d1
MC
10290 u32 offset, read_mask, write_mask, val, save_val, read_val;
10291 static struct {
10292 u16 offset;
10293 u16 flags;
10294#define TG3_FL_5705 0x1
10295#define TG3_FL_NOT_5705 0x2
10296#define TG3_FL_NOT_5788 0x4
b16250e3 10297#define TG3_FL_NOT_5750 0x8
a71116d1
MC
10298 u32 read_mask;
10299 u32 write_mask;
10300 } reg_tbl[] = {
10301 /* MAC Control Registers */
10302 { MAC_MODE, TG3_FL_NOT_5705,
10303 0x00000000, 0x00ef6f8c },
10304 { MAC_MODE, TG3_FL_5705,
10305 0x00000000, 0x01ef6b8c },
10306 { MAC_STATUS, TG3_FL_NOT_5705,
10307 0x03800107, 0x00000000 },
10308 { MAC_STATUS, TG3_FL_5705,
10309 0x03800100, 0x00000000 },
10310 { MAC_ADDR_0_HIGH, 0x0000,
10311 0x00000000, 0x0000ffff },
10312 { MAC_ADDR_0_LOW, 0x0000,
c6cdf436 10313 0x00000000, 0xffffffff },
a71116d1
MC
10314 { MAC_RX_MTU_SIZE, 0x0000,
10315 0x00000000, 0x0000ffff },
10316 { MAC_TX_MODE, 0x0000,
10317 0x00000000, 0x00000070 },
10318 { MAC_TX_LENGTHS, 0x0000,
10319 0x00000000, 0x00003fff },
10320 { MAC_RX_MODE, TG3_FL_NOT_5705,
10321 0x00000000, 0x000007fc },
10322 { MAC_RX_MODE, TG3_FL_5705,
10323 0x00000000, 0x000007dc },
10324 { MAC_HASH_REG_0, 0x0000,
10325 0x00000000, 0xffffffff },
10326 { MAC_HASH_REG_1, 0x0000,
10327 0x00000000, 0xffffffff },
10328 { MAC_HASH_REG_2, 0x0000,
10329 0x00000000, 0xffffffff },
10330 { MAC_HASH_REG_3, 0x0000,
10331 0x00000000, 0xffffffff },
10332
10333 /* Receive Data and Receive BD Initiator Control Registers. */
10334 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
10335 0x00000000, 0xffffffff },
10336 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
10337 0x00000000, 0xffffffff },
10338 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
10339 0x00000000, 0x00000003 },
10340 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
10341 0x00000000, 0xffffffff },
10342 { RCVDBDI_STD_BD+0, 0x0000,
10343 0x00000000, 0xffffffff },
10344 { RCVDBDI_STD_BD+4, 0x0000,
10345 0x00000000, 0xffffffff },
10346 { RCVDBDI_STD_BD+8, 0x0000,
10347 0x00000000, 0xffff0002 },
10348 { RCVDBDI_STD_BD+0xc, 0x0000,
10349 0x00000000, 0xffffffff },
6aa20a22 10350
a71116d1
MC
10351 /* Receive BD Initiator Control Registers. */
10352 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
10353 0x00000000, 0xffffffff },
10354 { RCVBDI_STD_THRESH, TG3_FL_5705,
10355 0x00000000, 0x000003ff },
10356 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
10357 0x00000000, 0xffffffff },
6aa20a22 10358
a71116d1
MC
10359 /* Host Coalescing Control Registers. */
10360 { HOSTCC_MODE, TG3_FL_NOT_5705,
10361 0x00000000, 0x00000004 },
10362 { HOSTCC_MODE, TG3_FL_5705,
10363 0x00000000, 0x000000f6 },
10364 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
10365 0x00000000, 0xffffffff },
10366 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
10367 0x00000000, 0x000003ff },
10368 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
10369 0x00000000, 0xffffffff },
10370 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
10371 0x00000000, 0x000003ff },
10372 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
10373 0x00000000, 0xffffffff },
10374 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10375 0x00000000, 0x000000ff },
10376 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
10377 0x00000000, 0xffffffff },
10378 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10379 0x00000000, 0x000000ff },
10380 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
10381 0x00000000, 0xffffffff },
10382 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
10383 0x00000000, 0xffffffff },
10384 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10385 0x00000000, 0xffffffff },
10386 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10387 0x00000000, 0x000000ff },
10388 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10389 0x00000000, 0xffffffff },
10390 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10391 0x00000000, 0x000000ff },
10392 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
10393 0x00000000, 0xffffffff },
10394 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
10395 0x00000000, 0xffffffff },
10396 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
10397 0x00000000, 0xffffffff },
10398 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
10399 0x00000000, 0xffffffff },
10400 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
10401 0x00000000, 0xffffffff },
10402 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
10403 0xffffffff, 0x00000000 },
10404 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
10405 0xffffffff, 0x00000000 },
10406
10407 /* Buffer Manager Control Registers. */
b16250e3 10408 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
a71116d1 10409 0x00000000, 0x007fff80 },
b16250e3 10410 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
a71116d1
MC
10411 0x00000000, 0x007fffff },
10412 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
10413 0x00000000, 0x0000003f },
10414 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
10415 0x00000000, 0x000001ff },
10416 { BUFMGR_MB_HIGH_WATER, 0x0000,
10417 0x00000000, 0x000001ff },
10418 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
10419 0xffffffff, 0x00000000 },
10420 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
10421 0xffffffff, 0x00000000 },
6aa20a22 10422
a71116d1
MC
10423 /* Mailbox Registers */
10424 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
10425 0x00000000, 0x000001ff },
10426 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
10427 0x00000000, 0x000001ff },
10428 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
10429 0x00000000, 0x000007ff },
10430 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
10431 0x00000000, 0x000001ff },
10432
10433 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
10434 };
10435
b16250e3
MC
10436 is_5705 = is_5750 = 0;
10437 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
a71116d1 10438 is_5705 = 1;
b16250e3
MC
10439 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
10440 is_5750 = 1;
10441 }
a71116d1
MC
10442
10443 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
10444 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
10445 continue;
10446
10447 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
10448 continue;
10449
10450 if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
10451 (reg_tbl[i].flags & TG3_FL_NOT_5788))
10452 continue;
10453
b16250e3
MC
10454 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
10455 continue;
10456
a71116d1
MC
10457 offset = (u32) reg_tbl[i].offset;
10458 read_mask = reg_tbl[i].read_mask;
10459 write_mask = reg_tbl[i].write_mask;
10460
10461 /* Save the original register content */
10462 save_val = tr32(offset);
10463
10464 /* Determine the read-only value. */
10465 read_val = save_val & read_mask;
10466
10467 /* Write zero to the register, then make sure the read-only bits
10468 * are not changed and the read/write bits are all zeros.
10469 */
10470 tw32(offset, 0);
10471
10472 val = tr32(offset);
10473
10474 /* Test the read-only and read/write bits. */
10475 if (((val & read_mask) != read_val) || (val & write_mask))
10476 goto out;
10477
10478 /* Write ones to all the bits defined by RdMask and WrMask, then
10479 * make sure the read-only bits are not changed and the
10480 * read/write bits are all ones.
10481 */
10482 tw32(offset, read_mask | write_mask);
10483
10484 val = tr32(offset);
10485
10486 /* Test the read-only bits. */
10487 if ((val & read_mask) != read_val)
10488 goto out;
10489
10490 /* Test the read/write bits. */
10491 if ((val & write_mask) != write_mask)
10492 goto out;
10493
10494 tw32(offset, save_val);
10495 }
10496
10497 return 0;
10498
10499out:
9f88f29f 10500 if (netif_msg_hw(tp))
2445e461
MC
10501 netdev_err(tp->dev,
10502 "Register test failed at offset %x\n", offset);
a71116d1
MC
10503 tw32(offset, save_val);
10504 return -EIO;
10505}
10506
7942e1db
MC
10507static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
10508{
f71e1309 10509 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
7942e1db
MC
10510 int i;
10511 u32 j;
10512
e9edda69 10513 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
7942e1db
MC
10514 for (j = 0; j < len; j += 4) {
10515 u32 val;
10516
10517 tg3_write_mem(tp, offset + j, test_pattern[i]);
10518 tg3_read_mem(tp, offset + j, &val);
10519 if (val != test_pattern[i])
10520 return -EIO;
10521 }
10522 }
10523 return 0;
10524}
10525
10526static int tg3_test_memory(struct tg3 *tp)
10527{
10528 static struct mem_entry {
10529 u32 offset;
10530 u32 len;
10531 } mem_tbl_570x[] = {
38690194 10532 { 0x00000000, 0x00b50},
7942e1db
MC
10533 { 0x00002000, 0x1c000},
10534 { 0xffffffff, 0x00000}
10535 }, mem_tbl_5705[] = {
10536 { 0x00000100, 0x0000c},
10537 { 0x00000200, 0x00008},
7942e1db
MC
10538 { 0x00004000, 0x00800},
10539 { 0x00006000, 0x01000},
10540 { 0x00008000, 0x02000},
10541 { 0x00010000, 0x0e000},
10542 { 0xffffffff, 0x00000}
79f4d13a
MC
10543 }, mem_tbl_5755[] = {
10544 { 0x00000200, 0x00008},
10545 { 0x00004000, 0x00800},
10546 { 0x00006000, 0x00800},
10547 { 0x00008000, 0x02000},
10548 { 0x00010000, 0x0c000},
10549 { 0xffffffff, 0x00000}
b16250e3
MC
10550 }, mem_tbl_5906[] = {
10551 { 0x00000200, 0x00008},
10552 { 0x00004000, 0x00400},
10553 { 0x00006000, 0x00400},
10554 { 0x00008000, 0x01000},
10555 { 0x00010000, 0x01000},
10556 { 0xffffffff, 0x00000}
8b5a6c42
MC
10557 }, mem_tbl_5717[] = {
10558 { 0x00000200, 0x00008},
10559 { 0x00010000, 0x0a000},
10560 { 0x00020000, 0x13c00},
10561 { 0xffffffff, 0x00000}
10562 }, mem_tbl_57765[] = {
10563 { 0x00000200, 0x00008},
10564 { 0x00004000, 0x00800},
10565 { 0x00006000, 0x09800},
10566 { 0x00010000, 0x0a000},
10567 { 0xffffffff, 0x00000}
7942e1db
MC
10568 };
10569 struct mem_entry *mem_tbl;
10570 int err = 0;
10571 int i;
10572
a50d0796
MC
10573 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
10574 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8b5a6c42
MC
10575 mem_tbl = mem_tbl_5717;
10576 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
10577 mem_tbl = mem_tbl_57765;
10578 else if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
321d32a0
MC
10579 mem_tbl = mem_tbl_5755;
10580 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
10581 mem_tbl = mem_tbl_5906;
10582 else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
10583 mem_tbl = mem_tbl_5705;
10584 else
7942e1db
MC
10585 mem_tbl = mem_tbl_570x;
10586
10587 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
be98da6a
MC
10588 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
10589 if (err)
7942e1db
MC
10590 break;
10591 }
6aa20a22 10592
7942e1db
MC
10593 return err;
10594}
10595
9f40dead
MC
10596#define TG3_MAC_LOOPBACK 0
10597#define TG3_PHY_LOOPBACK 1
10598
10599static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
c76949a6 10600{
9f40dead 10601 u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
fd2ce37f 10602 u32 desc_idx, coal_now;
c76949a6
MC
10603 struct sk_buff *skb, *rx_skb;
10604 u8 *tx_data;
10605 dma_addr_t map;
10606 int num_pkts, tx_len, rx_len, i, err;
10607 struct tg3_rx_buffer_desc *desc;
898a56f8 10608 struct tg3_napi *tnapi, *rnapi;
21f581a5 10609 struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
c76949a6 10610
c8873405
MC
10611 tnapi = &tp->napi[0];
10612 rnapi = &tp->napi[0];
0c1d0e2b 10613 if (tp->irq_cnt > 1) {
0c1d0e2b 10614 rnapi = &tp->napi[1];
c8873405
MC
10615 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
10616 tnapi = &tp->napi[1];
0c1d0e2b 10617 }
fd2ce37f 10618 coal_now = tnapi->coal_now | rnapi->coal_now;
898a56f8 10619
9f40dead 10620 if (loopback_mode == TG3_MAC_LOOPBACK) {
c94e3941
MC
10621 /* HW errata - mac loopback fails in some cases on 5780.
10622 * Normal traffic and PHY loopback are not affected by
10623 * errata.
10624 */
10625 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
10626 return 0;
10627
9f40dead 10628 mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
e8f3f6ca
MC
10629 MAC_MODE_PORT_INT_LPBACK;
10630 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
10631 mac_mode |= MAC_MODE_LINK_POLARITY;
3f7045c1
MC
10632 if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
10633 mac_mode |= MAC_MODE_PORT_MODE_MII;
10634 else
10635 mac_mode |= MAC_MODE_PORT_MODE_GMII;
9f40dead
MC
10636 tw32(MAC_MODE, mac_mode);
10637 } else if (loopback_mode == TG3_PHY_LOOPBACK) {
3f7045c1
MC
10638 u32 val;
10639
7f97a4bd
MC
10640 if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
10641 tg3_phy_fet_toggle_apd(tp, false);
5d64ad34
MC
10642 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
10643 } else
10644 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
3f7045c1 10645
9ef8ca99
MC
10646 tg3_phy_toggle_automdix(tp, 0);
10647
3f7045c1 10648 tg3_writephy(tp, MII_BMCR, val);
c94e3941 10649 udelay(40);
5d64ad34 10650
e8f3f6ca 10651 mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
7f97a4bd 10652 if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
1061b7c5
MC
10653 tg3_writephy(tp, MII_TG3_FET_PTEST,
10654 MII_TG3_FET_PTEST_FRC_TX_LINK |
10655 MII_TG3_FET_PTEST_FRC_TX_LOCK);
10656 /* The write needs to be flushed for the AC131 */
10657 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
10658 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
5d64ad34
MC
10659 mac_mode |= MAC_MODE_PORT_MODE_MII;
10660 } else
10661 mac_mode |= MAC_MODE_PORT_MODE_GMII;
b16250e3 10662
c94e3941
MC
10663 /* reset to prevent losing 1st rx packet intermittently */
10664 if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
10665 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
10666 udelay(10);
10667 tw32_f(MAC_RX_MODE, tp->rx_mode);
10668 }
e8f3f6ca 10669 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
79eb6904
MC
10670 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
10671 if (masked_phy_id == TG3_PHY_ID_BCM5401)
e8f3f6ca 10672 mac_mode &= ~MAC_MODE_LINK_POLARITY;
79eb6904 10673 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
e8f3f6ca 10674 mac_mode |= MAC_MODE_LINK_POLARITY;
ff18ff02
MC
10675 tg3_writephy(tp, MII_TG3_EXT_CTRL,
10676 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
10677 }
9f40dead 10678 tw32(MAC_MODE, mac_mode);
859a5887 10679 } else {
9f40dead 10680 return -EINVAL;
859a5887 10681 }
c76949a6
MC
10682
10683 err = -EIO;
10684
c76949a6 10685 tx_len = 1514;
a20e9c62 10686 skb = netdev_alloc_skb(tp->dev, tx_len);
a50bb7b9
JJ
10687 if (!skb)
10688 return -ENOMEM;
10689
c76949a6
MC
10690 tx_data = skb_put(skb, tx_len);
10691 memcpy(tx_data, tp->dev->dev_addr, 6);
10692 memset(tx_data + 6, 0x0, 8);
10693
10694 tw32(MAC_RX_MTU_SIZE, tx_len + 4);
10695
10696 for (i = 14; i < tx_len; i++)
10697 tx_data[i] = (u8) (i & 0xff);
10698
f4188d8a
AD
10699 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
10700 if (pci_dma_mapping_error(tp->pdev, map)) {
a21771dd
MC
10701 dev_kfree_skb(skb);
10702 return -EIO;
10703 }
c76949a6
MC
10704
10705 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 10706 rnapi->coal_now);
c76949a6
MC
10707
10708 udelay(10);
10709
898a56f8 10710 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
c76949a6 10711
c76949a6
MC
10712 num_pkts = 0;
10713
f4188d8a 10714 tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
c76949a6 10715
f3f3f27e 10716 tnapi->tx_prod++;
c76949a6
MC
10717 num_pkts++;
10718
f3f3f27e
MC
10719 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
10720 tr32_mailbox(tnapi->prodmbox);
c76949a6
MC
10721
10722 udelay(10);
10723
303fc921
MC
10724 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
10725 for (i = 0; i < 35; i++) {
c76949a6 10726 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 10727 coal_now);
c76949a6
MC
10728
10729 udelay(10);
10730
898a56f8
MC
10731 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
10732 rx_idx = rnapi->hw_status->idx[0].rx_producer;
f3f3f27e 10733 if ((tx_idx == tnapi->tx_prod) &&
c76949a6
MC
10734 (rx_idx == (rx_start_idx + num_pkts)))
10735 break;
10736 }
10737
f4188d8a 10738 pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
c76949a6
MC
10739 dev_kfree_skb(skb);
10740
f3f3f27e 10741 if (tx_idx != tnapi->tx_prod)
c76949a6
MC
10742 goto out;
10743
10744 if (rx_idx != rx_start_idx + num_pkts)
10745 goto out;
10746
72334482 10747 desc = &rnapi->rx_rcb[rx_start_idx];
c76949a6
MC
10748 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
10749 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
10750 if (opaque_key != RXD_OPAQUE_RING_STD)
10751 goto out;
10752
10753 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
10754 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
10755 goto out;
10756
10757 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
10758 if (rx_len != tx_len)
10759 goto out;
10760
21f581a5 10761 rx_skb = tpr->rx_std_buffers[desc_idx].skb;
c76949a6 10762
4e5e4f0d 10763 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
c76949a6
MC
10764 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
10765
10766 for (i = 14; i < tx_len; i++) {
10767 if (*(rx_skb->data + i) != (u8) (i & 0xff))
10768 goto out;
10769 }
10770 err = 0;
6aa20a22 10771
c76949a6
MC
10772 /* tg3_free_rings will unmap and free the rx_skb */
10773out:
10774 return err;
10775}
10776
9f40dead
MC
10777#define TG3_MAC_LOOPBACK_FAILED 1
10778#define TG3_PHY_LOOPBACK_FAILED 2
10779#define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
10780 TG3_PHY_LOOPBACK_FAILED)
10781
10782static int tg3_test_loopback(struct tg3 *tp)
10783{
10784 int err = 0;
9936bcf6 10785 u32 cpmuctrl = 0;
9f40dead
MC
10786
10787 if (!netif_running(tp->dev))
10788 return TG3_LOOPBACK_FAILED;
10789
b9ec6c1b
MC
10790 err = tg3_reset_hw(tp, 1);
10791 if (err)
10792 return TG3_LOOPBACK_FAILED;
9f40dead 10793
6833c043
MC
10794 /* Turn off gphy autopowerdown. */
10795 if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
10796 tg3_phy_toggle_apd(tp, false);
10797
321d32a0 10798 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
9936bcf6
MC
10799 int i;
10800 u32 status;
10801
10802 tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
10803
10804 /* Wait for up to 40 microseconds to acquire lock. */
10805 for (i = 0; i < 4; i++) {
10806 status = tr32(TG3_CPMU_MUTEX_GNT);
10807 if (status == CPMU_MUTEX_GNT_DRIVER)
10808 break;
10809 udelay(10);
10810 }
10811
10812 if (status != CPMU_MUTEX_GNT_DRIVER)
10813 return TG3_LOOPBACK_FAILED;
10814
b2a5c19c 10815 /* Turn off link-based power management. */
e875093c 10816 cpmuctrl = tr32(TG3_CPMU_CTRL);
109115e1
MC
10817 tw32(TG3_CPMU_CTRL,
10818 cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
10819 CPMU_CTRL_LINK_AWARE_MODE));
9936bcf6
MC
10820 }
10821
9f40dead
MC
10822 if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
10823 err |= TG3_MAC_LOOPBACK_FAILED;
9936bcf6 10824
321d32a0 10825 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
9936bcf6
MC
10826 tw32(TG3_CPMU_CTRL, cpmuctrl);
10827
10828 /* Release the mutex */
10829 tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
10830 }
10831
dd477003
MC
10832 if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
10833 !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
9f40dead
MC
10834 if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
10835 err |= TG3_PHY_LOOPBACK_FAILED;
10836 }
10837
6833c043
MC
10838 /* Re-enable gphy autopowerdown. */
10839 if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
10840 tg3_phy_toggle_apd(tp, true);
10841
9f40dead
MC
10842 return err;
10843}
10844
4cafd3f5
MC
10845static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
10846 u64 *data)
10847{
566f86ad
MC
10848 struct tg3 *tp = netdev_priv(dev);
10849
bc1c7567
MC
10850 if (tp->link_config.phy_is_low_power)
10851 tg3_set_power_state(tp, PCI_D0);
10852
566f86ad
MC
10853 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
10854
10855 if (tg3_test_nvram(tp) != 0) {
10856 etest->flags |= ETH_TEST_FL_FAILED;
10857 data[0] = 1;
10858 }
ca43007a
MC
10859 if (tg3_test_link(tp) != 0) {
10860 etest->flags |= ETH_TEST_FL_FAILED;
10861 data[1] = 1;
10862 }
a71116d1 10863 if (etest->flags & ETH_TEST_FL_OFFLINE) {
b02fd9e3 10864 int err, err2 = 0, irq_sync = 0;
bbe832c0
MC
10865
10866 if (netif_running(dev)) {
b02fd9e3 10867 tg3_phy_stop(tp);
a71116d1 10868 tg3_netif_stop(tp);
bbe832c0
MC
10869 irq_sync = 1;
10870 }
a71116d1 10871
bbe832c0 10872 tg3_full_lock(tp, irq_sync);
a71116d1
MC
10873
10874 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
ec41c7df 10875 err = tg3_nvram_lock(tp);
a71116d1
MC
10876 tg3_halt_cpu(tp, RX_CPU_BASE);
10877 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
10878 tg3_halt_cpu(tp, TX_CPU_BASE);
ec41c7df
MC
10879 if (!err)
10880 tg3_nvram_unlock(tp);
a71116d1 10881
d9ab5ad1
MC
10882 if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
10883 tg3_phy_reset(tp);
10884
a71116d1
MC
10885 if (tg3_test_registers(tp) != 0) {
10886 etest->flags |= ETH_TEST_FL_FAILED;
10887 data[2] = 1;
10888 }
7942e1db
MC
10889 if (tg3_test_memory(tp) != 0) {
10890 etest->flags |= ETH_TEST_FL_FAILED;
10891 data[3] = 1;
10892 }
9f40dead 10893 if ((data[4] = tg3_test_loopback(tp)) != 0)
c76949a6 10894 etest->flags |= ETH_TEST_FL_FAILED;
a71116d1 10895
f47c11ee
DM
10896 tg3_full_unlock(tp);
10897
d4bc3927
MC
10898 if (tg3_test_interrupt(tp) != 0) {
10899 etest->flags |= ETH_TEST_FL_FAILED;
10900 data[5] = 1;
10901 }
f47c11ee
DM
10902
10903 tg3_full_lock(tp, 0);
d4bc3927 10904
a71116d1
MC
10905 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10906 if (netif_running(dev)) {
10907 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
b02fd9e3
MC
10908 err2 = tg3_restart_hw(tp, 1);
10909 if (!err2)
b9ec6c1b 10910 tg3_netif_start(tp);
a71116d1 10911 }
f47c11ee
DM
10912
10913 tg3_full_unlock(tp);
b02fd9e3
MC
10914
10915 if (irq_sync && !err2)
10916 tg3_phy_start(tp);
a71116d1 10917 }
bc1c7567
MC
10918 if (tp->link_config.phy_is_low_power)
10919 tg3_set_power_state(tp, PCI_D3hot);
10920
4cafd3f5
MC
10921}
10922
1da177e4
LT
10923static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
10924{
10925 struct mii_ioctl_data *data = if_mii(ifr);
10926 struct tg3 *tp = netdev_priv(dev);
10927 int err;
10928
b02fd9e3 10929 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
3f0e3ad7 10930 struct phy_device *phydev;
b02fd9e3
MC
10931 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
10932 return -EAGAIN;
3f0e3ad7 10933 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
28b04113 10934 return phy_mii_ioctl(phydev, ifr, cmd);
b02fd9e3
MC
10935 }
10936
33f401ae 10937 switch (cmd) {
1da177e4 10938 case SIOCGMIIPHY:
882e9793 10939 data->phy_id = tp->phy_addr;
1da177e4
LT
10940
10941 /* fallthru */
10942 case SIOCGMIIREG: {
10943 u32 mii_regval;
10944
10945 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
10946 break; /* We have no PHY */
10947
bc1c7567
MC
10948 if (tp->link_config.phy_is_low_power)
10949 return -EAGAIN;
10950
f47c11ee 10951 spin_lock_bh(&tp->lock);
1da177e4 10952 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
f47c11ee 10953 spin_unlock_bh(&tp->lock);
1da177e4
LT
10954
10955 data->val_out = mii_regval;
10956
10957 return err;
10958 }
10959
10960 case SIOCSMIIREG:
10961 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
10962 break; /* We have no PHY */
10963
bc1c7567
MC
10964 if (tp->link_config.phy_is_low_power)
10965 return -EAGAIN;
10966
f47c11ee 10967 spin_lock_bh(&tp->lock);
1da177e4 10968 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
f47c11ee 10969 spin_unlock_bh(&tp->lock);
1da177e4
LT
10970
10971 return err;
10972
10973 default:
10974 /* do nothing */
10975 break;
10976 }
10977 return -EOPNOTSUPP;
10978}
10979
10980#if TG3_VLAN_TAG_USED
10981static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
10982{
10983 struct tg3 *tp = netdev_priv(dev);
10984
844b3eed
MC
10985 if (!netif_running(dev)) {
10986 tp->vlgrp = grp;
10987 return;
10988 }
10989
10990 tg3_netif_stop(tp);
29315e87 10991
f47c11ee 10992 tg3_full_lock(tp, 0);
1da177e4
LT
10993
10994 tp->vlgrp = grp;
10995
10996 /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
10997 __tg3_set_rx_mode(dev);
10998
844b3eed 10999 tg3_netif_start(tp);
46966545
MC
11000
11001 tg3_full_unlock(tp);
1da177e4 11002}
1da177e4
LT
11003#endif
11004
15f9850d
DM
11005static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11006{
11007 struct tg3 *tp = netdev_priv(dev);
11008
11009 memcpy(ec, &tp->coal, sizeof(*ec));
11010 return 0;
11011}
11012
d244c892
MC
11013static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11014{
11015 struct tg3 *tp = netdev_priv(dev);
11016 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
11017 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
11018
11019 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
11020 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
11021 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
11022 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
11023 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
11024 }
11025
11026 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
11027 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
11028 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
11029 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
11030 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
11031 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
11032 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
11033 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
11034 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
11035 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
11036 return -EINVAL;
11037
11038 /* No rx interrupts will be generated if both are zero */
11039 if ((ec->rx_coalesce_usecs == 0) &&
11040 (ec->rx_max_coalesced_frames == 0))
11041 return -EINVAL;
11042
11043 /* No tx interrupts will be generated if both are zero */
11044 if ((ec->tx_coalesce_usecs == 0) &&
11045 (ec->tx_max_coalesced_frames == 0))
11046 return -EINVAL;
11047
11048 /* Only copy relevant parameters, ignore all others. */
11049 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
11050 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
11051 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
11052 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
11053 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
11054 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
11055 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
11056 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
11057 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
11058
11059 if (netif_running(dev)) {
11060 tg3_full_lock(tp, 0);
11061 __tg3_set_coalesce(tp, &tp->coal);
11062 tg3_full_unlock(tp);
11063 }
11064 return 0;
11065}
11066
7282d491 11067static const struct ethtool_ops tg3_ethtool_ops = {
1da177e4
LT
11068 .get_settings = tg3_get_settings,
11069 .set_settings = tg3_set_settings,
11070 .get_drvinfo = tg3_get_drvinfo,
11071 .get_regs_len = tg3_get_regs_len,
11072 .get_regs = tg3_get_regs,
11073 .get_wol = tg3_get_wol,
11074 .set_wol = tg3_set_wol,
11075 .get_msglevel = tg3_get_msglevel,
11076 .set_msglevel = tg3_set_msglevel,
11077 .nway_reset = tg3_nway_reset,
11078 .get_link = ethtool_op_get_link,
11079 .get_eeprom_len = tg3_get_eeprom_len,
11080 .get_eeprom = tg3_get_eeprom,
11081 .set_eeprom = tg3_set_eeprom,
11082 .get_ringparam = tg3_get_ringparam,
11083 .set_ringparam = tg3_set_ringparam,
11084 .get_pauseparam = tg3_get_pauseparam,
11085 .set_pauseparam = tg3_set_pauseparam,
11086 .get_rx_csum = tg3_get_rx_csum,
11087 .set_rx_csum = tg3_set_rx_csum,
1da177e4 11088 .set_tx_csum = tg3_set_tx_csum,
1da177e4 11089 .set_sg = ethtool_op_set_sg,
1da177e4 11090 .set_tso = tg3_set_tso,
4cafd3f5 11091 .self_test = tg3_self_test,
1da177e4 11092 .get_strings = tg3_get_strings,
4009a93d 11093 .phys_id = tg3_phys_id,
1da177e4 11094 .get_ethtool_stats = tg3_get_ethtool_stats,
15f9850d 11095 .get_coalesce = tg3_get_coalesce,
d244c892 11096 .set_coalesce = tg3_set_coalesce,
b9f2c044 11097 .get_sset_count = tg3_get_sset_count,
1da177e4
LT
11098};
11099
11100static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
11101{
1b27777a 11102 u32 cursize, val, magic;
1da177e4
LT
11103
11104 tp->nvram_size = EEPROM_CHIP_SIZE;
11105
e4f34110 11106 if (tg3_nvram_read(tp, 0, &magic) != 0)
1da177e4
LT
11107 return;
11108
b16250e3
MC
11109 if ((magic != TG3_EEPROM_MAGIC) &&
11110 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
11111 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
1da177e4
LT
11112 return;
11113
11114 /*
11115 * Size the chip by reading offsets at increasing powers of two.
11116 * When we encounter our validation signature, we know the addressing
11117 * has wrapped around, and thus have our chip size.
11118 */
1b27777a 11119 cursize = 0x10;
1da177e4
LT
11120
11121 while (cursize < tp->nvram_size) {
e4f34110 11122 if (tg3_nvram_read(tp, cursize, &val) != 0)
1da177e4
LT
11123 return;
11124
1820180b 11125 if (val == magic)
1da177e4
LT
11126 break;
11127
11128 cursize <<= 1;
11129 }
11130
11131 tp->nvram_size = cursize;
11132}
6aa20a22 11133
1da177e4
LT
11134static void __devinit tg3_get_nvram_size(struct tg3 *tp)
11135{
11136 u32 val;
11137
df259d8c
MC
11138 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
11139 tg3_nvram_read(tp, 0, &val) != 0)
1b27777a
MC
11140 return;
11141
11142 /* Selfboot format */
1820180b 11143 if (val != TG3_EEPROM_MAGIC) {
1b27777a
MC
11144 tg3_get_eeprom_size(tp);
11145 return;
11146 }
11147
6d348f2c 11148 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
1da177e4 11149 if (val != 0) {
6d348f2c
MC
11150 /* This is confusing. We want to operate on the
11151 * 16-bit value at offset 0xf2. The tg3_nvram_read()
11152 * call will read from NVRAM and byteswap the data
11153 * according to the byteswapping settings for all
11154 * other register accesses. This ensures the data we
11155 * want will always reside in the lower 16-bits.
11156 * However, the data in NVRAM is in LE format, which
11157 * means the data from the NVRAM read will always be
11158 * opposite the endianness of the CPU. The 16-bit
11159 * byteswap then brings the data to CPU endianness.
11160 */
11161 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
1da177e4
LT
11162 return;
11163 }
11164 }
fd1122a2 11165 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
1da177e4
LT
11166}
11167
11168static void __devinit tg3_get_nvram_info(struct tg3 *tp)
11169{
11170 u32 nvcfg1;
11171
11172 nvcfg1 = tr32(NVRAM_CFG1);
11173 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
11174 tp->tg3_flags2 |= TG3_FLG2_FLASH;
8590a603 11175 } else {
1da177e4
LT
11176 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11177 tw32(NVRAM_CFG1, nvcfg1);
11178 }
11179
4c987487 11180 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
a4e2b347 11181 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
1da177e4 11182 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
8590a603
MC
11183 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
11184 tp->nvram_jedecnum = JEDEC_ATMEL;
11185 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
11186 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11187 break;
11188 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
11189 tp->nvram_jedecnum = JEDEC_ATMEL;
11190 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
11191 break;
11192 case FLASH_VENDOR_ATMEL_EEPROM:
11193 tp->nvram_jedecnum = JEDEC_ATMEL;
11194 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11195 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11196 break;
11197 case FLASH_VENDOR_ST:
11198 tp->nvram_jedecnum = JEDEC_ST;
11199 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
11200 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11201 break;
11202 case FLASH_VENDOR_SAIFUN:
11203 tp->nvram_jedecnum = JEDEC_SAIFUN;
11204 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
11205 break;
11206 case FLASH_VENDOR_SST_SMALL:
11207 case FLASH_VENDOR_SST_LARGE:
11208 tp->nvram_jedecnum = JEDEC_SST;
11209 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
11210 break;
1da177e4 11211 }
8590a603 11212 } else {
1da177e4
LT
11213 tp->nvram_jedecnum = JEDEC_ATMEL;
11214 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
11215 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11216 }
11217}
11218
a1b950d5
MC
11219static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
11220{
11221 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
11222 case FLASH_5752PAGE_SIZE_256:
11223 tp->nvram_pagesize = 256;
11224 break;
11225 case FLASH_5752PAGE_SIZE_512:
11226 tp->nvram_pagesize = 512;
11227 break;
11228 case FLASH_5752PAGE_SIZE_1K:
11229 tp->nvram_pagesize = 1024;
11230 break;
11231 case FLASH_5752PAGE_SIZE_2K:
11232 tp->nvram_pagesize = 2048;
11233 break;
11234 case FLASH_5752PAGE_SIZE_4K:
11235 tp->nvram_pagesize = 4096;
11236 break;
11237 case FLASH_5752PAGE_SIZE_264:
11238 tp->nvram_pagesize = 264;
11239 break;
11240 case FLASH_5752PAGE_SIZE_528:
11241 tp->nvram_pagesize = 528;
11242 break;
11243 }
11244}
11245
361b4ac2
MC
11246static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
11247{
11248 u32 nvcfg1;
11249
11250 nvcfg1 = tr32(NVRAM_CFG1);
11251
e6af301b
MC
11252 /* NVRAM protection for TPM */
11253 if (nvcfg1 & (1 << 27))
f66a29b0 11254 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
e6af301b 11255
361b4ac2 11256 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
11257 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
11258 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
11259 tp->nvram_jedecnum = JEDEC_ATMEL;
11260 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11261 break;
11262 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11263 tp->nvram_jedecnum = JEDEC_ATMEL;
11264 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11265 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11266 break;
11267 case FLASH_5752VENDOR_ST_M45PE10:
11268 case FLASH_5752VENDOR_ST_M45PE20:
11269 case FLASH_5752VENDOR_ST_M45PE40:
11270 tp->nvram_jedecnum = JEDEC_ST;
11271 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11272 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11273 break;
361b4ac2
MC
11274 }
11275
11276 if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
a1b950d5 11277 tg3_nvram_get_pagesize(tp, nvcfg1);
8590a603 11278 } else {
361b4ac2
MC
11279 /* For eeprom, set pagesize to maximum eeprom size */
11280 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11281
11282 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11283 tw32(NVRAM_CFG1, nvcfg1);
11284 }
11285}
11286
d3c7b886
MC
11287static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
11288{
989a9d23 11289 u32 nvcfg1, protect = 0;
d3c7b886
MC
11290
11291 nvcfg1 = tr32(NVRAM_CFG1);
11292
11293 /* NVRAM protection for TPM */
989a9d23 11294 if (nvcfg1 & (1 << 27)) {
f66a29b0 11295 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
989a9d23
MC
11296 protect = 1;
11297 }
d3c7b886 11298
989a9d23
MC
11299 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
11300 switch (nvcfg1) {
8590a603
MC
11301 case FLASH_5755VENDOR_ATMEL_FLASH_1:
11302 case FLASH_5755VENDOR_ATMEL_FLASH_2:
11303 case FLASH_5755VENDOR_ATMEL_FLASH_3:
11304 case FLASH_5755VENDOR_ATMEL_FLASH_5:
11305 tp->nvram_jedecnum = JEDEC_ATMEL;
11306 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11307 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11308 tp->nvram_pagesize = 264;
11309 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
11310 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
11311 tp->nvram_size = (protect ? 0x3e200 :
11312 TG3_NVRAM_SIZE_512KB);
11313 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
11314 tp->nvram_size = (protect ? 0x1f200 :
11315 TG3_NVRAM_SIZE_256KB);
11316 else
11317 tp->nvram_size = (protect ? 0x1f200 :
11318 TG3_NVRAM_SIZE_128KB);
11319 break;
11320 case FLASH_5752VENDOR_ST_M45PE10:
11321 case FLASH_5752VENDOR_ST_M45PE20:
11322 case FLASH_5752VENDOR_ST_M45PE40:
11323 tp->nvram_jedecnum = JEDEC_ST;
11324 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11325 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11326 tp->nvram_pagesize = 256;
11327 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
11328 tp->nvram_size = (protect ?
11329 TG3_NVRAM_SIZE_64KB :
11330 TG3_NVRAM_SIZE_128KB);
11331 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
11332 tp->nvram_size = (protect ?
11333 TG3_NVRAM_SIZE_64KB :
11334 TG3_NVRAM_SIZE_256KB);
11335 else
11336 tp->nvram_size = (protect ?
11337 TG3_NVRAM_SIZE_128KB :
11338 TG3_NVRAM_SIZE_512KB);
11339 break;
d3c7b886
MC
11340 }
11341}
11342
1b27777a
MC
11343static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
11344{
11345 u32 nvcfg1;
11346
11347 nvcfg1 = tr32(NVRAM_CFG1);
11348
11349 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
11350 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
11351 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
11352 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
11353 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
11354 tp->nvram_jedecnum = JEDEC_ATMEL;
11355 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11356 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
1b27777a 11357
8590a603
MC
11358 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11359 tw32(NVRAM_CFG1, nvcfg1);
11360 break;
11361 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11362 case FLASH_5755VENDOR_ATMEL_FLASH_1:
11363 case FLASH_5755VENDOR_ATMEL_FLASH_2:
11364 case FLASH_5755VENDOR_ATMEL_FLASH_3:
11365 tp->nvram_jedecnum = JEDEC_ATMEL;
11366 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11367 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11368 tp->nvram_pagesize = 264;
11369 break;
11370 case FLASH_5752VENDOR_ST_M45PE10:
11371 case FLASH_5752VENDOR_ST_M45PE20:
11372 case FLASH_5752VENDOR_ST_M45PE40:
11373 tp->nvram_jedecnum = JEDEC_ST;
11374 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11375 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11376 tp->nvram_pagesize = 256;
11377 break;
1b27777a
MC
11378 }
11379}
11380
6b91fa02
MC
11381static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
11382{
11383 u32 nvcfg1, protect = 0;
11384
11385 nvcfg1 = tr32(NVRAM_CFG1);
11386
11387 /* NVRAM protection for TPM */
11388 if (nvcfg1 & (1 << 27)) {
f66a29b0 11389 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
6b91fa02
MC
11390 protect = 1;
11391 }
11392
11393 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
11394 switch (nvcfg1) {
8590a603
MC
11395 case FLASH_5761VENDOR_ATMEL_ADB021D:
11396 case FLASH_5761VENDOR_ATMEL_ADB041D:
11397 case FLASH_5761VENDOR_ATMEL_ADB081D:
11398 case FLASH_5761VENDOR_ATMEL_ADB161D:
11399 case FLASH_5761VENDOR_ATMEL_MDB021D:
11400 case FLASH_5761VENDOR_ATMEL_MDB041D:
11401 case FLASH_5761VENDOR_ATMEL_MDB081D:
11402 case FLASH_5761VENDOR_ATMEL_MDB161D:
11403 tp->nvram_jedecnum = JEDEC_ATMEL;
11404 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11405 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11406 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
11407 tp->nvram_pagesize = 256;
11408 break;
11409 case FLASH_5761VENDOR_ST_A_M45PE20:
11410 case FLASH_5761VENDOR_ST_A_M45PE40:
11411 case FLASH_5761VENDOR_ST_A_M45PE80:
11412 case FLASH_5761VENDOR_ST_A_M45PE16:
11413 case FLASH_5761VENDOR_ST_M_M45PE20:
11414 case FLASH_5761VENDOR_ST_M_M45PE40:
11415 case FLASH_5761VENDOR_ST_M_M45PE80:
11416 case FLASH_5761VENDOR_ST_M_M45PE16:
11417 tp->nvram_jedecnum = JEDEC_ST;
11418 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11419 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11420 tp->nvram_pagesize = 256;
11421 break;
6b91fa02
MC
11422 }
11423
11424 if (protect) {
11425 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
11426 } else {
11427 switch (nvcfg1) {
8590a603
MC
11428 case FLASH_5761VENDOR_ATMEL_ADB161D:
11429 case FLASH_5761VENDOR_ATMEL_MDB161D:
11430 case FLASH_5761VENDOR_ST_A_M45PE16:
11431 case FLASH_5761VENDOR_ST_M_M45PE16:
11432 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
11433 break;
11434 case FLASH_5761VENDOR_ATMEL_ADB081D:
11435 case FLASH_5761VENDOR_ATMEL_MDB081D:
11436 case FLASH_5761VENDOR_ST_A_M45PE80:
11437 case FLASH_5761VENDOR_ST_M_M45PE80:
11438 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
11439 break;
11440 case FLASH_5761VENDOR_ATMEL_ADB041D:
11441 case FLASH_5761VENDOR_ATMEL_MDB041D:
11442 case FLASH_5761VENDOR_ST_A_M45PE40:
11443 case FLASH_5761VENDOR_ST_M_M45PE40:
11444 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11445 break;
11446 case FLASH_5761VENDOR_ATMEL_ADB021D:
11447 case FLASH_5761VENDOR_ATMEL_MDB021D:
11448 case FLASH_5761VENDOR_ST_A_M45PE20:
11449 case FLASH_5761VENDOR_ST_M_M45PE20:
11450 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11451 break;
6b91fa02
MC
11452 }
11453 }
11454}
11455
b5d3772c
MC
11456static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
11457{
11458 tp->nvram_jedecnum = JEDEC_ATMEL;
11459 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11460 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11461}
11462
321d32a0
MC
11463static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
11464{
11465 u32 nvcfg1;
11466
11467 nvcfg1 = tr32(NVRAM_CFG1);
11468
11469 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11470 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
11471 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
11472 tp->nvram_jedecnum = JEDEC_ATMEL;
11473 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11474 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11475
11476 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11477 tw32(NVRAM_CFG1, nvcfg1);
11478 return;
11479 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11480 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
11481 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
11482 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
11483 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
11484 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
11485 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
11486 tp->nvram_jedecnum = JEDEC_ATMEL;
11487 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11488 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11489
11490 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11491 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11492 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
11493 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
11494 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11495 break;
11496 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
11497 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
11498 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11499 break;
11500 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
11501 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
11502 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11503 break;
11504 }
11505 break;
11506 case FLASH_5752VENDOR_ST_M45PE10:
11507 case FLASH_5752VENDOR_ST_M45PE20:
11508 case FLASH_5752VENDOR_ST_M45PE40:
11509 tp->nvram_jedecnum = JEDEC_ST;
11510 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11511 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11512
11513 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11514 case FLASH_5752VENDOR_ST_M45PE10:
11515 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11516 break;
11517 case FLASH_5752VENDOR_ST_M45PE20:
11518 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11519 break;
11520 case FLASH_5752VENDOR_ST_M45PE40:
11521 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11522 break;
11523 }
11524 break;
11525 default:
df259d8c 11526 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
321d32a0
MC
11527 return;
11528 }
11529
a1b950d5
MC
11530 tg3_nvram_get_pagesize(tp, nvcfg1);
11531 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
321d32a0 11532 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
a1b950d5
MC
11533}
11534
11535
11536static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
11537{
11538 u32 nvcfg1;
11539
11540 nvcfg1 = tr32(NVRAM_CFG1);
11541
11542 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11543 case FLASH_5717VENDOR_ATMEL_EEPROM:
11544 case FLASH_5717VENDOR_MICRO_EEPROM:
11545 tp->nvram_jedecnum = JEDEC_ATMEL;
11546 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11547 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11548
11549 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11550 tw32(NVRAM_CFG1, nvcfg1);
11551 return;
11552 case FLASH_5717VENDOR_ATMEL_MDB011D:
11553 case FLASH_5717VENDOR_ATMEL_ADB011B:
11554 case FLASH_5717VENDOR_ATMEL_ADB011D:
11555 case FLASH_5717VENDOR_ATMEL_MDB021D:
11556 case FLASH_5717VENDOR_ATMEL_ADB021B:
11557 case FLASH_5717VENDOR_ATMEL_ADB021D:
11558 case FLASH_5717VENDOR_ATMEL_45USPT:
11559 tp->nvram_jedecnum = JEDEC_ATMEL;
11560 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11561 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11562
11563 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11564 case FLASH_5717VENDOR_ATMEL_MDB021D:
11565 case FLASH_5717VENDOR_ATMEL_ADB021B:
11566 case FLASH_5717VENDOR_ATMEL_ADB021D:
11567 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11568 break;
11569 default:
11570 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11571 break;
11572 }
321d32a0 11573 break;
a1b950d5
MC
11574 case FLASH_5717VENDOR_ST_M_M25PE10:
11575 case FLASH_5717VENDOR_ST_A_M25PE10:
11576 case FLASH_5717VENDOR_ST_M_M45PE10:
11577 case FLASH_5717VENDOR_ST_A_M45PE10:
11578 case FLASH_5717VENDOR_ST_M_M25PE20:
11579 case FLASH_5717VENDOR_ST_A_M25PE20:
11580 case FLASH_5717VENDOR_ST_M_M45PE20:
11581 case FLASH_5717VENDOR_ST_A_M45PE20:
11582 case FLASH_5717VENDOR_ST_25USPT:
11583 case FLASH_5717VENDOR_ST_45USPT:
11584 tp->nvram_jedecnum = JEDEC_ST;
11585 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11586 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11587
11588 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11589 case FLASH_5717VENDOR_ST_M_M25PE20:
11590 case FLASH_5717VENDOR_ST_A_M25PE20:
11591 case FLASH_5717VENDOR_ST_M_M45PE20:
11592 case FLASH_5717VENDOR_ST_A_M45PE20:
11593 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11594 break;
11595 default:
11596 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11597 break;
11598 }
321d32a0 11599 break;
a1b950d5
MC
11600 default:
11601 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
11602 return;
321d32a0 11603 }
a1b950d5
MC
11604
11605 tg3_nvram_get_pagesize(tp, nvcfg1);
11606 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
11607 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
321d32a0
MC
11608}
11609
1da177e4
LT
11610/* Chips other than 5700/5701 use the NVRAM for fetching info. */
11611static void __devinit tg3_nvram_init(struct tg3 *tp)
11612{
1da177e4
LT
11613 tw32_f(GRC_EEPROM_ADDR,
11614 (EEPROM_ADDR_FSM_RESET |
11615 (EEPROM_DEFAULT_CLOCK_PERIOD <<
11616 EEPROM_ADDR_CLKPERD_SHIFT)));
11617
9d57f01c 11618 msleep(1);
1da177e4
LT
11619
11620 /* Enable seeprom accesses. */
11621 tw32_f(GRC_LOCAL_CTRL,
11622 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
11623 udelay(100);
11624
11625 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
11626 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
11627 tp->tg3_flags |= TG3_FLAG_NVRAM;
11628
ec41c7df 11629 if (tg3_nvram_lock(tp)) {
5129c3a3
MC
11630 netdev_warn(tp->dev,
11631 "Cannot get nvram lock, %s failed\n",
05dbe005 11632 __func__);
ec41c7df
MC
11633 return;
11634 }
e6af301b 11635 tg3_enable_nvram_access(tp);
1da177e4 11636
989a9d23
MC
11637 tp->nvram_size = 0;
11638
361b4ac2
MC
11639 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
11640 tg3_get_5752_nvram_info(tp);
d3c7b886
MC
11641 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
11642 tg3_get_5755_nvram_info(tp);
d30cdd28 11643 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
57e6983c
MC
11644 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
11645 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1b27777a 11646 tg3_get_5787_nvram_info(tp);
6b91fa02
MC
11647 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
11648 tg3_get_5761_nvram_info(tp);
b5d3772c
MC
11649 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
11650 tg3_get_5906_nvram_info(tp);
b703df6f
MC
11651 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
11652 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
321d32a0 11653 tg3_get_57780_nvram_info(tp);
a50d0796
MC
11654 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
11655 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
a1b950d5 11656 tg3_get_5717_nvram_info(tp);
361b4ac2
MC
11657 else
11658 tg3_get_nvram_info(tp);
11659
989a9d23
MC
11660 if (tp->nvram_size == 0)
11661 tg3_get_nvram_size(tp);
1da177e4 11662
e6af301b 11663 tg3_disable_nvram_access(tp);
381291b7 11664 tg3_nvram_unlock(tp);
1da177e4
LT
11665
11666 } else {
11667 tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
11668
11669 tg3_get_eeprom_size(tp);
11670 }
11671}
11672
1da177e4
LT
11673static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
11674 u32 offset, u32 len, u8 *buf)
11675{
11676 int i, j, rc = 0;
11677 u32 val;
11678
11679 for (i = 0; i < len; i += 4) {
b9fc7dc5 11680 u32 addr;
a9dc529d 11681 __be32 data;
1da177e4
LT
11682
11683 addr = offset + i;
11684
11685 memcpy(&data, buf + i, 4);
11686
62cedd11
MC
11687 /*
11688 * The SEEPROM interface expects the data to always be opposite
11689 * the native endian format. We accomplish this by reversing
11690 * all the operations that would have been performed on the
11691 * data from a call to tg3_nvram_read_be32().
11692 */
11693 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
1da177e4
LT
11694
11695 val = tr32(GRC_EEPROM_ADDR);
11696 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
11697
11698 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
11699 EEPROM_ADDR_READ);
11700 tw32(GRC_EEPROM_ADDR, val |
11701 (0 << EEPROM_ADDR_DEVID_SHIFT) |
11702 (addr & EEPROM_ADDR_ADDR_MASK) |
11703 EEPROM_ADDR_START |
11704 EEPROM_ADDR_WRITE);
6aa20a22 11705
9d57f01c 11706 for (j = 0; j < 1000; j++) {
1da177e4
LT
11707 val = tr32(GRC_EEPROM_ADDR);
11708
11709 if (val & EEPROM_ADDR_COMPLETE)
11710 break;
9d57f01c 11711 msleep(1);
1da177e4
LT
11712 }
11713 if (!(val & EEPROM_ADDR_COMPLETE)) {
11714 rc = -EBUSY;
11715 break;
11716 }
11717 }
11718
11719 return rc;
11720}
11721
11722/* offset and length are dword aligned */
11723static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
11724 u8 *buf)
11725{
11726 int ret = 0;
11727 u32 pagesize = tp->nvram_pagesize;
11728 u32 pagemask = pagesize - 1;
11729 u32 nvram_cmd;
11730 u8 *tmp;
11731
11732 tmp = kmalloc(pagesize, GFP_KERNEL);
11733 if (tmp == NULL)
11734 return -ENOMEM;
11735
11736 while (len) {
11737 int j;
e6af301b 11738 u32 phy_addr, page_off, size;
1da177e4
LT
11739
11740 phy_addr = offset & ~pagemask;
6aa20a22 11741
1da177e4 11742 for (j = 0; j < pagesize; j += 4) {
a9dc529d
MC
11743 ret = tg3_nvram_read_be32(tp, phy_addr + j,
11744 (__be32 *) (tmp + j));
11745 if (ret)
1da177e4
LT
11746 break;
11747 }
11748 if (ret)
11749 break;
11750
c6cdf436 11751 page_off = offset & pagemask;
1da177e4
LT
11752 size = pagesize;
11753 if (len < size)
11754 size = len;
11755
11756 len -= size;
11757
11758 memcpy(tmp + page_off, buf, size);
11759
11760 offset = offset + (pagesize - page_off);
11761
e6af301b 11762 tg3_enable_nvram_access(tp);
1da177e4
LT
11763
11764 /*
11765 * Before we can erase the flash page, we need
11766 * to issue a special "write enable" command.
11767 */
11768 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
11769
11770 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
11771 break;
11772
11773 /* Erase the target page */
11774 tw32(NVRAM_ADDR, phy_addr);
11775
11776 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
11777 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
11778
c6cdf436 11779 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
1da177e4
LT
11780 break;
11781
11782 /* Issue another write enable to start the write. */
11783 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
11784
11785 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
11786 break;
11787
11788 for (j = 0; j < pagesize; j += 4) {
b9fc7dc5 11789 __be32 data;
1da177e4 11790
b9fc7dc5 11791 data = *((__be32 *) (tmp + j));
a9dc529d 11792
b9fc7dc5 11793 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4
LT
11794
11795 tw32(NVRAM_ADDR, phy_addr + j);
11796
11797 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
11798 NVRAM_CMD_WR;
11799
11800 if (j == 0)
11801 nvram_cmd |= NVRAM_CMD_FIRST;
11802 else if (j == (pagesize - 4))
11803 nvram_cmd |= NVRAM_CMD_LAST;
11804
11805 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
11806 break;
11807 }
11808 if (ret)
11809 break;
11810 }
11811
11812 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
11813 tg3_nvram_exec_cmd(tp, nvram_cmd);
11814
11815 kfree(tmp);
11816
11817 return ret;
11818}
11819
11820/* offset and length are dword aligned */
11821static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
11822 u8 *buf)
11823{
11824 int i, ret = 0;
11825
11826 for (i = 0; i < len; i += 4, offset += 4) {
b9fc7dc5
AV
11827 u32 page_off, phy_addr, nvram_cmd;
11828 __be32 data;
1da177e4
LT
11829
11830 memcpy(&data, buf + i, 4);
b9fc7dc5 11831 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4 11832
c6cdf436 11833 page_off = offset % tp->nvram_pagesize;
1da177e4 11834
1820180b 11835 phy_addr = tg3_nvram_phys_addr(tp, offset);
1da177e4
LT
11836
11837 tw32(NVRAM_ADDR, phy_addr);
11838
11839 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
11840
c6cdf436 11841 if (page_off == 0 || i == 0)
1da177e4 11842 nvram_cmd |= NVRAM_CMD_FIRST;
f6d9a256 11843 if (page_off == (tp->nvram_pagesize - 4))
1da177e4
LT
11844 nvram_cmd |= NVRAM_CMD_LAST;
11845
11846 if (i == (len - 4))
11847 nvram_cmd |= NVRAM_CMD_LAST;
11848
321d32a0
MC
11849 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
11850 !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
4c987487
MC
11851 (tp->nvram_jedecnum == JEDEC_ST) &&
11852 (nvram_cmd & NVRAM_CMD_FIRST)) {
1da177e4
LT
11853
11854 if ((ret = tg3_nvram_exec_cmd(tp,
11855 NVRAM_CMD_WREN | NVRAM_CMD_GO |
11856 NVRAM_CMD_DONE)))
11857
11858 break;
11859 }
11860 if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
11861 /* We always do complete word writes to eeprom. */
11862 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
11863 }
11864
11865 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
11866 break;
11867 }
11868 return ret;
11869}
11870
11871/* offset and length are dword aligned */
11872static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
11873{
11874 int ret;
11875
1da177e4 11876 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
314fba34
MC
11877 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
11878 ~GRC_LCLCTRL_GPIO_OUTPUT1);
1da177e4
LT
11879 udelay(40);
11880 }
11881
11882 if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
11883 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
859a5887 11884 } else {
1da177e4
LT
11885 u32 grc_mode;
11886
ec41c7df
MC
11887 ret = tg3_nvram_lock(tp);
11888 if (ret)
11889 return ret;
1da177e4 11890
e6af301b
MC
11891 tg3_enable_nvram_access(tp);
11892 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
f66a29b0 11893 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
1da177e4 11894 tw32(NVRAM_WRITE1, 0x406);
1da177e4
LT
11895
11896 grc_mode = tr32(GRC_MODE);
11897 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
11898
11899 if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
11900 !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
11901
11902 ret = tg3_nvram_write_block_buffered(tp, offset, len,
11903 buf);
859a5887 11904 } else {
1da177e4
LT
11905 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
11906 buf);
11907 }
11908
11909 grc_mode = tr32(GRC_MODE);
11910 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
11911
e6af301b 11912 tg3_disable_nvram_access(tp);
1da177e4
LT
11913 tg3_nvram_unlock(tp);
11914 }
11915
11916 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
314fba34 11917 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
1da177e4
LT
11918 udelay(40);
11919 }
11920
11921 return ret;
11922}
11923
11924struct subsys_tbl_ent {
11925 u16 subsys_vendor, subsys_devid;
11926 u32 phy_id;
11927};
11928
24daf2b0 11929static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
1da177e4 11930 /* Broadcom boards. */
24daf2b0 11931 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 11932 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
24daf2b0 11933 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 11934 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
24daf2b0 11935 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 11936 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
24daf2b0
MC
11937 { TG3PCI_SUBVENDOR_ID_BROADCOM,
11938 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
11939 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 11940 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
24daf2b0 11941 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 11942 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
11943 { TG3PCI_SUBVENDOR_ID_BROADCOM,
11944 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
11945 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 11946 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
24daf2b0 11947 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 11948 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
24daf2b0 11949 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 11950 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
24daf2b0 11951 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 11952 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
1da177e4
LT
11953
11954 /* 3com boards. */
24daf2b0 11955 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 11956 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
24daf2b0 11957 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 11958 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
11959 { TG3PCI_SUBVENDOR_ID_3COM,
11960 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
11961 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 11962 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
24daf2b0 11963 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 11964 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
1da177e4
LT
11965
11966 /* DELL boards. */
24daf2b0 11967 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 11968 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
24daf2b0 11969 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 11970 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
24daf2b0 11971 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 11972 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
24daf2b0 11973 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 11974 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
1da177e4
LT
11975
11976 /* Compaq boards. */
24daf2b0 11977 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 11978 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
24daf2b0 11979 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 11980 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
11981 { TG3PCI_SUBVENDOR_ID_COMPAQ,
11982 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
11983 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 11984 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
24daf2b0 11985 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 11986 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
1da177e4
LT
11987
11988 /* IBM boards. */
24daf2b0
MC
11989 { TG3PCI_SUBVENDOR_ID_IBM,
11990 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
1da177e4
LT
11991};
11992
24daf2b0 11993static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
1da177e4
LT
11994{
11995 int i;
11996
11997 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
11998 if ((subsys_id_to_phy_id[i].subsys_vendor ==
11999 tp->pdev->subsystem_vendor) &&
12000 (subsys_id_to_phy_id[i].subsys_devid ==
12001 tp->pdev->subsystem_device))
12002 return &subsys_id_to_phy_id[i];
12003 }
12004 return NULL;
12005}
12006
7d0c41ef 12007static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
1da177e4 12008{
1da177e4 12009 u32 val;
caf636c7
MC
12010 u16 pmcsr;
12011
12012 /* On some early chips the SRAM cannot be accessed in D3hot state,
12013 * so need make sure we're in D0.
12014 */
12015 pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
12016 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
12017 pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
12018 msleep(1);
7d0c41ef
MC
12019
12020 /* Make sure register accesses (indirect or otherwise)
12021 * will function correctly.
12022 */
12023 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
12024 tp->misc_host_ctrl);
1da177e4 12025
f49639e6
DM
12026 /* The memory arbiter has to be enabled in order for SRAM accesses
12027 * to succeed. Normally on powerup the tg3 chip firmware will make
12028 * sure it is enabled, but other entities such as system netboot
12029 * code might disable it.
12030 */
12031 val = tr32(MEMARB_MODE);
12032 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
12033
79eb6904 12034 tp->phy_id = TG3_PHY_ID_INVALID;
7d0c41ef
MC
12035 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12036
a85feb8c
GZ
12037 /* Assume an onboard device and WOL capable by default. */
12038 tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
72b845e0 12039
b5d3772c 12040 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
9d26e213 12041 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
b5d3772c 12042 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
9d26e213
MC
12043 tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
12044 }
0527ba35
MC
12045 val = tr32(VCPU_CFGSHDW);
12046 if (val & VCPU_CFGSHDW_ASPM_DBNC)
8ed5d97e 12047 tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
0527ba35 12048 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
2023276e 12049 (val & VCPU_CFGSHDW_WOL_MAGPKT))
0527ba35 12050 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
05ac4cb7 12051 goto done;
b5d3772c
MC
12052 }
12053
1da177e4
LT
12054 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
12055 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
12056 u32 nic_cfg, led_cfg;
a9daf367 12057 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
7d0c41ef 12058 int eeprom_phy_serdes = 0;
1da177e4
LT
12059
12060 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
12061 tp->nic_sram_data_cfg = nic_cfg;
12062
12063 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
12064 ver >>= NIC_SRAM_DATA_VER_SHIFT;
12065 if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
12066 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
12067 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
12068 (ver > 0) && (ver < 0x100))
12069 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
12070
a9daf367
MC
12071 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
12072 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
12073
1da177e4
LT
12074 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
12075 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
12076 eeprom_phy_serdes = 1;
12077
12078 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
12079 if (nic_phy_id != 0) {
12080 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
12081 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
12082
12083 eeprom_phy_id = (id1 >> 16) << 10;
12084 eeprom_phy_id |= (id2 & 0xfc00) << 16;
12085 eeprom_phy_id |= (id2 & 0x03ff) << 0;
12086 } else
12087 eeprom_phy_id = 0;
12088
7d0c41ef 12089 tp->phy_id = eeprom_phy_id;
747e8f8b 12090 if (eeprom_phy_serdes) {
a50d0796 12091 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
747e8f8b 12092 tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
a50d0796
MC
12093 else
12094 tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
747e8f8b 12095 }
7d0c41ef 12096
cbf46853 12097 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
1da177e4
LT
12098 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
12099 SHASTA_EXT_LED_MODE_MASK);
cbf46853 12100 else
1da177e4
LT
12101 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
12102
12103 switch (led_cfg) {
12104 default:
12105 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
12106 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12107 break;
12108
12109 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
12110 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12111 break;
12112
12113 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
12114 tp->led_ctrl = LED_CTRL_MODE_MAC;
9ba27794
MC
12115
12116 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
12117 * read on some older 5700/5701 bootcode.
12118 */
12119 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
12120 ASIC_REV_5700 ||
12121 GET_ASIC_REV(tp->pci_chip_rev_id) ==
12122 ASIC_REV_5701)
12123 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12124
1da177e4
LT
12125 break;
12126
12127 case SHASTA_EXT_LED_SHARED:
12128 tp->led_ctrl = LED_CTRL_MODE_SHARED;
12129 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
12130 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
12131 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12132 LED_CTRL_MODE_PHY_2);
12133 break;
12134
12135 case SHASTA_EXT_LED_MAC:
12136 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
12137 break;
12138
12139 case SHASTA_EXT_LED_COMBO:
12140 tp->led_ctrl = LED_CTRL_MODE_COMBO;
12141 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
12142 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12143 LED_CTRL_MODE_PHY_2);
12144 break;
12145
855e1111 12146 }
1da177e4
LT
12147
12148 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
12149 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
12150 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
12151 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12152
b2a5c19c
MC
12153 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
12154 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
5f60891b 12155
9d26e213 12156 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
1da177e4 12157 tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
9d26e213
MC
12158 if ((tp->pdev->subsystem_vendor ==
12159 PCI_VENDOR_ID_ARIMA) &&
12160 (tp->pdev->subsystem_device == 0x205a ||
12161 tp->pdev->subsystem_device == 0x2063))
12162 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
12163 } else {
f49639e6 12164 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
9d26e213
MC
12165 tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
12166 }
1da177e4
LT
12167
12168 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
12169 tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
cbf46853 12170 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
1da177e4
LT
12171 tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
12172 }
b2b98d4a
MC
12173
12174 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
12175 (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
0d3031d9 12176 tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
b2b98d4a 12177
a85feb8c
GZ
12178 if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
12179 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
12180 tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
1da177e4 12181
12dac075 12182 if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
05ac4cb7 12183 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
0527ba35
MC
12184 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
12185
1da177e4
LT
12186 if (cfg2 & (1 << 17))
12187 tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
12188
12189 /* serdes signal pre-emphasis in register 0x590 set by */
12190 /* bootcode if bit 18 is set */
12191 if (cfg2 & (1 << 18))
12192 tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
8ed5d97e 12193
321d32a0
MC
12194 if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
12195 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
6833c043
MC
12196 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
12197 tp->tg3_flags3 |= TG3_FLG3_PHY_ENABLE_APD;
12198
8c69b1e7
MC
12199 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
12200 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
12201 !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
8ed5d97e
MC
12202 u32 cfg3;
12203
12204 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
12205 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
12206 tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
12207 }
a9daf367 12208
14417063
MC
12209 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
12210 tp->tg3_flags3 |= TG3_FLG3_RGMII_INBAND_DISABLE;
a9daf367
MC
12211 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
12212 tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
12213 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
12214 tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
1da177e4 12215 }
05ac4cb7
MC
12216done:
12217 device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
12218 device_set_wakeup_enable(&tp->pdev->dev,
12219 tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
7d0c41ef
MC
12220}
12221
b2a5c19c
MC
12222static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
12223{
12224 int i;
12225 u32 val;
12226
12227 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
12228 tw32(OTP_CTRL, cmd);
12229
12230 /* Wait for up to 1 ms for command to execute. */
12231 for (i = 0; i < 100; i++) {
12232 val = tr32(OTP_STATUS);
12233 if (val & OTP_STATUS_CMD_DONE)
12234 break;
12235 udelay(10);
12236 }
12237
12238 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
12239}
12240
12241/* Read the gphy configuration from the OTP region of the chip. The gphy
12242 * configuration is a 32-bit value that straddles the alignment boundary.
12243 * We do two 32-bit reads and then shift and merge the results.
12244 */
12245static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
12246{
12247 u32 bhalf_otp, thalf_otp;
12248
12249 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
12250
12251 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
12252 return 0;
12253
12254 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
12255
12256 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
12257 return 0;
12258
12259 thalf_otp = tr32(OTP_READ_DATA);
12260
12261 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
12262
12263 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
12264 return 0;
12265
12266 bhalf_otp = tr32(OTP_READ_DATA);
12267
12268 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
12269}
12270
7d0c41ef
MC
12271static int __devinit tg3_phy_probe(struct tg3 *tp)
12272{
12273 u32 hw_phy_id_1, hw_phy_id_2;
12274 u32 hw_phy_id, hw_phy_id_masked;
12275 int err;
1da177e4 12276
b02fd9e3
MC
12277 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
12278 return tg3_phy_init(tp);
12279
1da177e4 12280 /* Reading the PHY ID register can conflict with ASF
877d0310 12281 * firmware access to the PHY hardware.
1da177e4
LT
12282 */
12283 err = 0;
0d3031d9
MC
12284 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
12285 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
79eb6904 12286 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
1da177e4
LT
12287 } else {
12288 /* Now read the physical PHY_ID from the chip and verify
12289 * that it is sane. If it doesn't look good, we fall back
12290 * to either the hard-coded table based PHY_ID and failing
12291 * that the value found in the eeprom area.
12292 */
12293 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
12294 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
12295
12296 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
12297 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
12298 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
12299
79eb6904 12300 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
1da177e4
LT
12301 }
12302
79eb6904 12303 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
1da177e4 12304 tp->phy_id = hw_phy_id;
79eb6904 12305 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
1da177e4 12306 tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
da6b2d01
MC
12307 else
12308 tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
1da177e4 12309 } else {
79eb6904 12310 if (tp->phy_id != TG3_PHY_ID_INVALID) {
7d0c41ef
MC
12311 /* Do nothing, phy ID already set up in
12312 * tg3_get_eeprom_hw_cfg().
12313 */
1da177e4
LT
12314 } else {
12315 struct subsys_tbl_ent *p;
12316
12317 /* No eeprom signature? Try the hardcoded
12318 * subsys device table.
12319 */
24daf2b0 12320 p = tg3_lookup_by_subsys(tp);
1da177e4
LT
12321 if (!p)
12322 return -ENODEV;
12323
12324 tp->phy_id = p->phy_id;
12325 if (!tp->phy_id ||
79eb6904 12326 tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
12327 tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
12328 }
12329 }
12330
747e8f8b 12331 if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
0d3031d9 12332 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
1da177e4 12333 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
3600d918 12334 u32 bmsr, adv_reg, tg3_ctrl, mask;
1da177e4
LT
12335
12336 tg3_readphy(tp, MII_BMSR, &bmsr);
12337 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
12338 (bmsr & BMSR_LSTATUS))
12339 goto skip_phy_reset;
6aa20a22 12340
1da177e4
LT
12341 err = tg3_phy_reset(tp);
12342 if (err)
12343 return err;
12344
12345 adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
12346 ADVERTISE_100HALF | ADVERTISE_100FULL |
12347 ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
12348 tg3_ctrl = 0;
12349 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
12350 tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
12351 MII_TG3_CTRL_ADV_1000_FULL);
12352 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
12353 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
12354 tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
12355 MII_TG3_CTRL_ENABLE_AS_MASTER);
12356 }
12357
3600d918
MC
12358 mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
12359 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
12360 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
12361 if (!tg3_copper_is_advertising_all(tp, mask)) {
1da177e4
LT
12362 tg3_writephy(tp, MII_ADVERTISE, adv_reg);
12363
12364 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
12365 tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
12366
12367 tg3_writephy(tp, MII_BMCR,
12368 BMCR_ANENABLE | BMCR_ANRESTART);
12369 }
12370 tg3_phy_set_wirespeed(tp);
12371
12372 tg3_writephy(tp, MII_ADVERTISE, adv_reg);
12373 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
12374 tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
12375 }
12376
12377skip_phy_reset:
79eb6904 12378 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
12379 err = tg3_init_5401phy_dsp(tp);
12380 if (err)
12381 return err;
1da177e4 12382
1da177e4
LT
12383 err = tg3_init_5401phy_dsp(tp);
12384 }
12385
747e8f8b 12386 if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
1da177e4
LT
12387 tp->link_config.advertising =
12388 (ADVERTISED_1000baseT_Half |
12389 ADVERTISED_1000baseT_Full |
12390 ADVERTISED_Autoneg |
12391 ADVERTISED_FIBRE);
12392 if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
12393 tp->link_config.advertising &=
12394 ~(ADVERTISED_1000baseT_Half |
12395 ADVERTISED_1000baseT_Full);
12396
12397 return err;
12398}
12399
184b8904 12400static void __devinit tg3_read_vpd(struct tg3 *tp)
1da177e4 12401{
184b8904 12402 u8 vpd_data[TG3_NVM_VPD_LEN];
4181b2c8 12403 unsigned int block_end, rosize, len;
184b8904 12404 int j, i = 0;
1b27777a 12405 u32 magic;
1da177e4 12406
df259d8c
MC
12407 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
12408 tg3_nvram_read(tp, 0x0, &magic))
f49639e6 12409 goto out_not_found;
1da177e4 12410
1820180b 12411 if (magic == TG3_EEPROM_MAGIC) {
141518c9 12412 for (i = 0; i < TG3_NVM_VPD_LEN; i += 4) {
1b27777a 12413 u32 tmp;
1da177e4 12414
6d348f2c
MC
12415 /* The data is in little-endian format in NVRAM.
12416 * Use the big-endian read routines to preserve
12417 * the byte order as it exists in NVRAM.
12418 */
141518c9 12419 if (tg3_nvram_read_be32(tp, TG3_NVM_VPD_OFF + i, &tmp))
1b27777a
MC
12420 goto out_not_found;
12421
6d348f2c 12422 memcpy(&vpd_data[i], &tmp, sizeof(tmp));
1b27777a
MC
12423 }
12424 } else {
94c982bd 12425 ssize_t cnt;
4181b2c8 12426 unsigned int pos = 0;
94c982bd
MC
12427
12428 for (; pos < TG3_NVM_VPD_LEN && i < 3; i++, pos += cnt) {
12429 cnt = pci_read_vpd(tp->pdev, pos,
12430 TG3_NVM_VPD_LEN - pos,
12431 &vpd_data[pos]);
12432 if (cnt == -ETIMEDOUT || -EINTR)
12433 cnt = 0;
12434 else if (cnt < 0)
f49639e6 12435 goto out_not_found;
1b27777a 12436 }
94c982bd
MC
12437 if (pos != TG3_NVM_VPD_LEN)
12438 goto out_not_found;
1da177e4
LT
12439 }
12440
4181b2c8
MC
12441 i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
12442 PCI_VPD_LRDT_RO_DATA);
12443 if (i < 0)
12444 goto out_not_found;
1da177e4 12445
4181b2c8
MC
12446 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
12447 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
12448 i += PCI_VPD_LRDT_TAG_SIZE;
1da177e4 12449
4181b2c8
MC
12450 if (block_end > TG3_NVM_VPD_LEN)
12451 goto out_not_found;
af2c6a4a 12452
184b8904
MC
12453 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
12454 PCI_VPD_RO_KEYWORD_MFR_ID);
12455 if (j > 0) {
12456 len = pci_vpd_info_field_size(&vpd_data[j]);
12457
12458 j += PCI_VPD_INFO_FLD_HDR_SIZE;
12459 if (j + len > block_end || len != 4 ||
12460 memcmp(&vpd_data[j], "1028", 4))
12461 goto partno;
12462
12463 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
12464 PCI_VPD_RO_KEYWORD_VENDOR0);
12465 if (j < 0)
12466 goto partno;
12467
12468 len = pci_vpd_info_field_size(&vpd_data[j]);
12469
12470 j += PCI_VPD_INFO_FLD_HDR_SIZE;
12471 if (j + len > block_end)
12472 goto partno;
12473
12474 memcpy(tp->fw_ver, &vpd_data[j], len);
12475 strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
12476 }
12477
12478partno:
4181b2c8
MC
12479 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
12480 PCI_VPD_RO_KEYWORD_PARTNO);
12481 if (i < 0)
12482 goto out_not_found;
af2c6a4a 12483
4181b2c8 12484 len = pci_vpd_info_field_size(&vpd_data[i]);
1da177e4 12485
4181b2c8
MC
12486 i += PCI_VPD_INFO_FLD_HDR_SIZE;
12487 if (len > TG3_BPN_SIZE ||
12488 (len + i) > TG3_NVM_VPD_LEN)
12489 goto out_not_found;
1da177e4 12490
4181b2c8 12491 memcpy(tp->board_part_number, &vpd_data[i], len);
1da177e4 12492
4181b2c8 12493 return;
1da177e4
LT
12494
12495out_not_found:
b5d3772c
MC
12496 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
12497 strcpy(tp->board_part_number, "BCM95906");
df259d8c
MC
12498 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
12499 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
12500 strcpy(tp->board_part_number, "BCM57780");
12501 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
12502 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
12503 strcpy(tp->board_part_number, "BCM57760");
12504 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
12505 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
12506 strcpy(tp->board_part_number, "BCM57790");
5e7ccf20
MC
12507 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
12508 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
12509 strcpy(tp->board_part_number, "BCM57788");
b474eca7
MC
12510 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
12511 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
12512 strcpy(tp->board_part_number, "BCM57761");
12513 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
12514 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
b703df6f 12515 strcpy(tp->board_part_number, "BCM57765");
b474eca7
MC
12516 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
12517 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
12518 strcpy(tp->board_part_number, "BCM57781");
12519 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
12520 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
12521 strcpy(tp->board_part_number, "BCM57785");
12522 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
12523 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
12524 strcpy(tp->board_part_number, "BCM57791");
12525 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
12526 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
12527 strcpy(tp->board_part_number, "BCM57795");
b5d3772c
MC
12528 else
12529 strcpy(tp->board_part_number, "none");
1da177e4
LT
12530}
12531
9c8a620e
MC
12532static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
12533{
12534 u32 val;
12535
e4f34110 12536 if (tg3_nvram_read(tp, offset, &val) ||
9c8a620e 12537 (val & 0xfc000000) != 0x0c000000 ||
e4f34110 12538 tg3_nvram_read(tp, offset + 4, &val) ||
9c8a620e
MC
12539 val != 0)
12540 return 0;
12541
12542 return 1;
12543}
12544
acd9c119
MC
12545static void __devinit tg3_read_bc_ver(struct tg3 *tp)
12546{
ff3a7cb2 12547 u32 val, offset, start, ver_offset;
75f9936e 12548 int i, dst_off;
ff3a7cb2 12549 bool newver = false;
acd9c119
MC
12550
12551 if (tg3_nvram_read(tp, 0xc, &offset) ||
12552 tg3_nvram_read(tp, 0x4, &start))
12553 return;
12554
12555 offset = tg3_nvram_logical_addr(tp, offset);
12556
ff3a7cb2 12557 if (tg3_nvram_read(tp, offset, &val))
acd9c119
MC
12558 return;
12559
ff3a7cb2
MC
12560 if ((val & 0xfc000000) == 0x0c000000) {
12561 if (tg3_nvram_read(tp, offset + 4, &val))
acd9c119
MC
12562 return;
12563
ff3a7cb2
MC
12564 if (val == 0)
12565 newver = true;
12566 }
12567
75f9936e
MC
12568 dst_off = strlen(tp->fw_ver);
12569
ff3a7cb2 12570 if (newver) {
75f9936e
MC
12571 if (TG3_VER_SIZE - dst_off < 16 ||
12572 tg3_nvram_read(tp, offset + 8, &ver_offset))
ff3a7cb2
MC
12573 return;
12574
12575 offset = offset + ver_offset - start;
12576 for (i = 0; i < 16; i += 4) {
12577 __be32 v;
12578 if (tg3_nvram_read_be32(tp, offset + i, &v))
12579 return;
12580
75f9936e 12581 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
ff3a7cb2
MC
12582 }
12583 } else {
12584 u32 major, minor;
12585
12586 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
12587 return;
12588
12589 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
12590 TG3_NVM_BCVER_MAJSFT;
12591 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
75f9936e
MC
12592 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
12593 "v%d.%02d", major, minor);
acd9c119
MC
12594 }
12595}
12596
a6f6cb1c
MC
12597static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
12598{
12599 u32 val, major, minor;
12600
12601 /* Use native endian representation */
12602 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
12603 return;
12604
12605 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
12606 TG3_NVM_HWSB_CFG1_MAJSFT;
12607 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
12608 TG3_NVM_HWSB_CFG1_MINSFT;
12609
12610 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
12611}
12612
dfe00d7d
MC
12613static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
12614{
12615 u32 offset, major, minor, build;
12616
75f9936e 12617 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
dfe00d7d
MC
12618
12619 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
12620 return;
12621
12622 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
12623 case TG3_EEPROM_SB_REVISION_0:
12624 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
12625 break;
12626 case TG3_EEPROM_SB_REVISION_2:
12627 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
12628 break;
12629 case TG3_EEPROM_SB_REVISION_3:
12630 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
12631 break;
a4153d40
MC
12632 case TG3_EEPROM_SB_REVISION_4:
12633 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
12634 break;
12635 case TG3_EEPROM_SB_REVISION_5:
12636 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
12637 break;
dfe00d7d
MC
12638 default:
12639 return;
12640 }
12641
e4f34110 12642 if (tg3_nvram_read(tp, offset, &val))
dfe00d7d
MC
12643 return;
12644
12645 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
12646 TG3_EEPROM_SB_EDH_BLD_SHFT;
12647 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
12648 TG3_EEPROM_SB_EDH_MAJ_SHFT;
12649 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
12650
12651 if (minor > 99 || build > 26)
12652 return;
12653
75f9936e
MC
12654 offset = strlen(tp->fw_ver);
12655 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
12656 " v%d.%02d", major, minor);
dfe00d7d
MC
12657
12658 if (build > 0) {
75f9936e
MC
12659 offset = strlen(tp->fw_ver);
12660 if (offset < TG3_VER_SIZE - 1)
12661 tp->fw_ver[offset] = 'a' + build - 1;
dfe00d7d
MC
12662 }
12663}
12664
acd9c119 12665static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
c4e6575c
MC
12666{
12667 u32 val, offset, start;
acd9c119 12668 int i, vlen;
9c8a620e
MC
12669
12670 for (offset = TG3_NVM_DIR_START;
12671 offset < TG3_NVM_DIR_END;
12672 offset += TG3_NVM_DIRENT_SIZE) {
e4f34110 12673 if (tg3_nvram_read(tp, offset, &val))
c4e6575c
MC
12674 return;
12675
9c8a620e
MC
12676 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
12677 break;
12678 }
12679
12680 if (offset == TG3_NVM_DIR_END)
12681 return;
12682
12683 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
12684 start = 0x08000000;
e4f34110 12685 else if (tg3_nvram_read(tp, offset - 4, &start))
9c8a620e
MC
12686 return;
12687
e4f34110 12688 if (tg3_nvram_read(tp, offset + 4, &offset) ||
9c8a620e 12689 !tg3_fw_img_is_valid(tp, offset) ||
e4f34110 12690 tg3_nvram_read(tp, offset + 8, &val))
9c8a620e
MC
12691 return;
12692
12693 offset += val - start;
12694
acd9c119 12695 vlen = strlen(tp->fw_ver);
9c8a620e 12696
acd9c119
MC
12697 tp->fw_ver[vlen++] = ',';
12698 tp->fw_ver[vlen++] = ' ';
9c8a620e
MC
12699
12700 for (i = 0; i < 4; i++) {
a9dc529d
MC
12701 __be32 v;
12702 if (tg3_nvram_read_be32(tp, offset, &v))
c4e6575c
MC
12703 return;
12704
b9fc7dc5 12705 offset += sizeof(v);
c4e6575c 12706
acd9c119
MC
12707 if (vlen > TG3_VER_SIZE - sizeof(v)) {
12708 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
9c8a620e 12709 break;
c4e6575c 12710 }
9c8a620e 12711
acd9c119
MC
12712 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
12713 vlen += sizeof(v);
c4e6575c 12714 }
acd9c119
MC
12715}
12716
7fd76445
MC
12717static void __devinit tg3_read_dash_ver(struct tg3 *tp)
12718{
12719 int vlen;
12720 u32 apedata;
ecc79648 12721 char *fwtype;
7fd76445
MC
12722
12723 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
12724 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
12725 return;
12726
12727 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
12728 if (apedata != APE_SEG_SIG_MAGIC)
12729 return;
12730
12731 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
12732 if (!(apedata & APE_FW_STATUS_READY))
12733 return;
12734
12735 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
12736
ecc79648
MC
12737 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI)
12738 fwtype = "NCSI";
12739 else
12740 fwtype = "DASH";
12741
7fd76445
MC
12742 vlen = strlen(tp->fw_ver);
12743
ecc79648
MC
12744 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
12745 fwtype,
7fd76445
MC
12746 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
12747 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
12748 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
12749 (apedata & APE_FW_VERSION_BLDMSK));
12750}
12751
acd9c119
MC
12752static void __devinit tg3_read_fw_ver(struct tg3 *tp)
12753{
12754 u32 val;
75f9936e 12755 bool vpd_vers = false;
acd9c119 12756
75f9936e
MC
12757 if (tp->fw_ver[0] != 0)
12758 vpd_vers = true;
df259d8c 12759
75f9936e
MC
12760 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
12761 strcat(tp->fw_ver, "sb");
df259d8c
MC
12762 return;
12763 }
12764
acd9c119
MC
12765 if (tg3_nvram_read(tp, 0, &val))
12766 return;
12767
12768 if (val == TG3_EEPROM_MAGIC)
12769 tg3_read_bc_ver(tp);
12770 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
12771 tg3_read_sb_ver(tp, val);
a6f6cb1c
MC
12772 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
12773 tg3_read_hwsb_ver(tp);
acd9c119
MC
12774 else
12775 return;
12776
12777 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
75f9936e
MC
12778 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) || vpd_vers)
12779 goto done;
acd9c119
MC
12780
12781 tg3_read_mgmtfw_ver(tp);
9c8a620e 12782
75f9936e 12783done:
9c8a620e 12784 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
c4e6575c
MC
12785}
12786
7544b097
MC
12787static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
12788
7fe876af
ED
12789static void inline vlan_features_add(struct net_device *dev, unsigned long flags)
12790{
12791#if TG3_VLAN_TAG_USED
12792 dev->vlan_features |= flags;
12793#endif
12794}
12795
1da177e4
LT
12796static int __devinit tg3_get_invariants(struct tg3 *tp)
12797{
12798 static struct pci_device_id write_reorder_chipsets[] = {
1da177e4 12799 { PCI_DEVICE(PCI_VENDOR_ID_AMD,
c6cdf436 12800 PCI_DEVICE_ID_AMD_FE_GATE_700C) },
c165b004 12801 { PCI_DEVICE(PCI_VENDOR_ID_AMD,
c6cdf436 12802 PCI_DEVICE_ID_AMD_8131_BRIDGE) },
399de50b
MC
12803 { PCI_DEVICE(PCI_VENDOR_ID_VIA,
12804 PCI_DEVICE_ID_VIA_8385_0) },
1da177e4
LT
12805 { },
12806 };
12807 u32 misc_ctrl_reg;
1da177e4
LT
12808 u32 pci_state_reg, grc_misc_cfg;
12809 u32 val;
12810 u16 pci_cmd;
5e7dfd0f 12811 int err;
1da177e4 12812
1da177e4
LT
12813 /* Force memory write invalidate off. If we leave it on,
12814 * then on 5700_BX chips we have to enable a workaround.
12815 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
12816 * to match the cacheline size. The Broadcom driver have this
12817 * workaround but turns MWI off all the times so never uses
12818 * it. This seems to suggest that the workaround is insufficient.
12819 */
12820 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
12821 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
12822 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
12823
12824 /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
12825 * has the register indirect write enable bit set before
12826 * we try to access any of the MMIO registers. It is also
12827 * critical that the PCI-X hw workaround situation is decided
12828 * before that as well.
12829 */
12830 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
12831 &misc_ctrl_reg);
12832
12833 tp->pci_chip_rev_id = (misc_ctrl_reg >>
12834 MISC_HOST_CTRL_CHIPREV_SHIFT);
795d01c5
MC
12835 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
12836 u32 prod_id_asic_rev;
12837
5001e2f6
MC
12838 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
12839 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
a50d0796
MC
12840 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5724 ||
12841 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719)
f6eb9b1f
MC
12842 pci_read_config_dword(tp->pdev,
12843 TG3PCI_GEN2_PRODID_ASICREV,
12844 &prod_id_asic_rev);
b703df6f
MC
12845 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
12846 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
12847 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
12848 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
12849 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
12850 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
12851 pci_read_config_dword(tp->pdev,
12852 TG3PCI_GEN15_PRODID_ASICREV,
12853 &prod_id_asic_rev);
f6eb9b1f
MC
12854 else
12855 pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
12856 &prod_id_asic_rev);
12857
321d32a0 12858 tp->pci_chip_rev_id = prod_id_asic_rev;
795d01c5 12859 }
1da177e4 12860
ff645bec
MC
12861 /* Wrong chip ID in 5752 A0. This code can be removed later
12862 * as A0 is not in production.
12863 */
12864 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
12865 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
12866
6892914f
MC
12867 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
12868 * we need to disable memory and use config. cycles
12869 * only to access all registers. The 5702/03 chips
12870 * can mistakenly decode the special cycles from the
12871 * ICH chipsets as memory write cycles, causing corruption
12872 * of register and memory space. Only certain ICH bridges
12873 * will drive special cycles with non-zero data during the
12874 * address phase which can fall within the 5703's address
12875 * range. This is not an ICH bug as the PCI spec allows
12876 * non-zero address during special cycles. However, only
12877 * these ICH bridges are known to drive non-zero addresses
12878 * during special cycles.
12879 *
12880 * Since special cycles do not cross PCI bridges, we only
12881 * enable this workaround if the 5703 is on the secondary
12882 * bus of these ICH bridges.
12883 */
12884 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
12885 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
12886 static struct tg3_dev_id {
12887 u32 vendor;
12888 u32 device;
12889 u32 rev;
12890 } ich_chipsets[] = {
12891 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
12892 PCI_ANY_ID },
12893 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
12894 PCI_ANY_ID },
12895 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
12896 0xa },
12897 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
12898 PCI_ANY_ID },
12899 { },
12900 };
12901 struct tg3_dev_id *pci_id = &ich_chipsets[0];
12902 struct pci_dev *bridge = NULL;
12903
12904 while (pci_id->vendor != 0) {
12905 bridge = pci_get_device(pci_id->vendor, pci_id->device,
12906 bridge);
12907 if (!bridge) {
12908 pci_id++;
12909 continue;
12910 }
12911 if (pci_id->rev != PCI_ANY_ID) {
44c10138 12912 if (bridge->revision > pci_id->rev)
6892914f
MC
12913 continue;
12914 }
12915 if (bridge->subordinate &&
12916 (bridge->subordinate->number ==
12917 tp->pdev->bus->number)) {
12918
12919 tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
12920 pci_dev_put(bridge);
12921 break;
12922 }
12923 }
12924 }
12925
41588ba1
MC
12926 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
12927 static struct tg3_dev_id {
12928 u32 vendor;
12929 u32 device;
12930 } bridge_chipsets[] = {
12931 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
12932 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
12933 { },
12934 };
12935 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
12936 struct pci_dev *bridge = NULL;
12937
12938 while (pci_id->vendor != 0) {
12939 bridge = pci_get_device(pci_id->vendor,
12940 pci_id->device,
12941 bridge);
12942 if (!bridge) {
12943 pci_id++;
12944 continue;
12945 }
12946 if (bridge->subordinate &&
12947 (bridge->subordinate->number <=
12948 tp->pdev->bus->number) &&
12949 (bridge->subordinate->subordinate >=
12950 tp->pdev->bus->number)) {
12951 tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
12952 pci_dev_put(bridge);
12953 break;
12954 }
12955 }
12956 }
12957
4a29cc2e
MC
12958 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
12959 * DMA addresses > 40-bit. This bridge may have other additional
12960 * 57xx devices behind it in some 4-port NIC designs for example.
12961 * Any tg3 device found behind the bridge will also need the 40-bit
12962 * DMA workaround.
12963 */
a4e2b347
MC
12964 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
12965 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
12966 tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
4a29cc2e 12967 tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
4cf78e4f 12968 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
859a5887 12969 } else {
4a29cc2e
MC
12970 struct pci_dev *bridge = NULL;
12971
12972 do {
12973 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
12974 PCI_DEVICE_ID_SERVERWORKS_EPB,
12975 bridge);
12976 if (bridge && bridge->subordinate &&
12977 (bridge->subordinate->number <=
12978 tp->pdev->bus->number) &&
12979 (bridge->subordinate->subordinate >=
12980 tp->pdev->bus->number)) {
12981 tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
12982 pci_dev_put(bridge);
12983 break;
12984 }
12985 } while (bridge);
12986 }
4cf78e4f 12987
1da177e4
LT
12988 /* Initialize misc host control in PCI block. */
12989 tp->misc_host_ctrl |= (misc_ctrl_reg &
12990 MISC_HOST_CTRL_CHIPREV);
12991 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
12992 tp->misc_host_ctrl);
12993
f6eb9b1f
MC
12994 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
12995 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
12996 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
7544b097
MC
12997 tp->pdev_peer = tg3_find_peer(tp);
12998
c885e824
MC
12999 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13000 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13001 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
13002 tp->tg3_flags3 |= TG3_FLG3_5717_PLUS;
13003
321d32a0
MC
13004 /* Intentionally exclude ASIC_REV_5906 */
13005 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d9ab5ad1 13006 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
d30cdd28 13007 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
9936bcf6 13008 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c 13009 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 13010 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
c885e824 13011 (tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
321d32a0
MC
13012 tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
13013
13014 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13015 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
b5d3772c 13016 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
321d32a0 13017 (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
a4e2b347 13018 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
6708e5cc
JL
13019 tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
13020
1b440c56
JL
13021 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
13022 (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
13023 tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
13024
027455ad
MC
13025 /* 5700 B0 chips do not support checksumming correctly due
13026 * to hardware bugs.
13027 */
13028 if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
13029 tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
13030 else {
7fe876af
ED
13031 unsigned long features = NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_GRO;
13032
027455ad 13033 tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
027455ad 13034 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
7fe876af
ED
13035 features |= NETIF_F_IPV6_CSUM;
13036 tp->dev->features |= features;
13037 vlan_features_add(tp->dev, features);
027455ad
MC
13038 }
13039
507399f1 13040 /* Determine TSO capabilities */
c885e824 13041 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
e849cdc3
MC
13042 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
13043 else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
13044 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
507399f1
MC
13045 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
13046 else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
13047 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
13048 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
13049 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
13050 tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
13051 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13052 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13053 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
13054 tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
13055 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
13056 tp->fw_needed = FIRMWARE_TG3TSO5;
13057 else
13058 tp->fw_needed = FIRMWARE_TG3TSO;
13059 }
13060
13061 tp->irq_max = 1;
13062
5a6f3074 13063 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
7544b097
MC
13064 tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
13065 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
13066 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
13067 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
13068 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
13069 tp->pdev_peer == tp->pdev))
13070 tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
13071
321d32a0 13072 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
b5d3772c 13073 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
fcfa0a32 13074 tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
52c0fd83 13075 }
4f125f42 13076
c885e824 13077 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
507399f1
MC
13078 tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
13079 tp->irq_max = TG3_IRQ_MAX_VECS;
13080 }
f6eb9b1f 13081 }
0e1406dd 13082
615774fe 13083 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
a50d0796 13084 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
615774fe
MC
13085 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
13086 tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
13087 else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
13088 tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
13089 tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
0e1406dd 13090 }
f6eb9b1f 13091
c885e824 13092 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
b703df6f
MC
13093 tp->tg3_flags3 |= TG3_FLG3_USE_JUMBO_BDFLAG;
13094
f51f3562 13095 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
c6cdf436
MC
13096 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
13097 (tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG))
8f666b07 13098 tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
0f893dc6 13099
52f4490c
MC
13100 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
13101 &pci_state_reg);
13102
5e7dfd0f
MC
13103 tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
13104 if (tp->pcie_cap != 0) {
13105 u16 lnkctl;
13106
1da177e4 13107 tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
5f5c51e3
MC
13108
13109 pcie_set_readrq(tp->pdev, 4096);
13110
5e7dfd0f
MC
13111 pci_read_config_word(tp->pdev,
13112 tp->pcie_cap + PCI_EXP_LNKCTL,
13113 &lnkctl);
13114 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
13115 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
c7835a77 13116 tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
5e7dfd0f 13117 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0 13118 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
9cf74ebb
MC
13119 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
13120 tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
5e7dfd0f 13121 tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
614b0590
MC
13122 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
13123 tp->tg3_flags3 |= TG3_FLG3_L1PLLPD_EN;
c7835a77 13124 }
52f4490c 13125 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
fcb389df 13126 tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
52f4490c
MC
13127 } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
13128 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
13129 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
13130 if (!tp->pcix_cap) {
2445e461
MC
13131 dev_err(&tp->pdev->dev,
13132 "Cannot find PCI-X capability, aborting\n");
52f4490c
MC
13133 return -EIO;
13134 }
13135
13136 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
13137 tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
13138 }
1da177e4 13139
399de50b
MC
13140 /* If we have an AMD 762 or VIA K8T800 chipset, write
13141 * reordering to the mailbox registers done by the host
13142 * controller can cause major troubles. We read back from
13143 * every mailbox register write to force the writes to be
13144 * posted to the chip in order.
13145 */
13146 if (pci_dev_present(write_reorder_chipsets) &&
13147 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
13148 tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
13149
69fc4053
MC
13150 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
13151 &tp->pci_cacheline_sz);
13152 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13153 &tp->pci_lat_timer);
1da177e4
LT
13154 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
13155 tp->pci_lat_timer < 64) {
13156 tp->pci_lat_timer = 64;
69fc4053
MC
13157 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13158 tp->pci_lat_timer);
1da177e4
LT
13159 }
13160
52f4490c
MC
13161 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
13162 /* 5700 BX chips need to have their TX producer index
13163 * mailboxes written twice to workaround a bug.
13164 */
13165 tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
1da177e4 13166
52f4490c 13167 /* If we are in PCI-X mode, enable register write workaround.
1da177e4
LT
13168 *
13169 * The workaround is to use indirect register accesses
13170 * for all chip writes not to mailbox registers.
13171 */
52f4490c 13172 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
1da177e4 13173 u32 pm_reg;
1da177e4
LT
13174
13175 tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
13176
13177 /* The chip can have it's power management PCI config
13178 * space registers clobbered due to this bug.
13179 * So explicitly force the chip into D0 here.
13180 */
9974a356
MC
13181 pci_read_config_dword(tp->pdev,
13182 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
13183 &pm_reg);
13184 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
13185 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
9974a356
MC
13186 pci_write_config_dword(tp->pdev,
13187 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
13188 pm_reg);
13189
13190 /* Also, force SERR#/PERR# in PCI command. */
13191 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13192 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
13193 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13194 }
13195 }
13196
1da177e4
LT
13197 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
13198 tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
13199 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
13200 tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
13201
13202 /* Chip-specific fixup from Broadcom driver */
13203 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
13204 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
13205 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
13206 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
13207 }
13208
1ee582d8 13209 /* Default fast path register access methods */
20094930 13210 tp->read32 = tg3_read32;
1ee582d8 13211 tp->write32 = tg3_write32;
09ee929c 13212 tp->read32_mbox = tg3_read32;
20094930 13213 tp->write32_mbox = tg3_write32;
1ee582d8
MC
13214 tp->write32_tx_mbox = tg3_write32;
13215 tp->write32_rx_mbox = tg3_write32;
13216
13217 /* Various workaround register access methods */
13218 if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
13219 tp->write32 = tg3_write_indirect_reg32;
98efd8a6
MC
13220 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
13221 ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
13222 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
13223 /*
13224 * Back to back register writes can cause problems on these
13225 * chips, the workaround is to read back all reg writes
13226 * except those to mailbox regs.
13227 *
13228 * See tg3_write_indirect_reg32().
13229 */
1ee582d8 13230 tp->write32 = tg3_write_flush_reg32;
98efd8a6
MC
13231 }
13232
1ee582d8
MC
13233 if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
13234 (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
13235 tp->write32_tx_mbox = tg3_write32_tx_mbox;
13236 if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
13237 tp->write32_rx_mbox = tg3_write_flush_reg32;
13238 }
20094930 13239
6892914f
MC
13240 if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
13241 tp->read32 = tg3_read_indirect_reg32;
13242 tp->write32 = tg3_write_indirect_reg32;
13243 tp->read32_mbox = tg3_read_indirect_mbox;
13244 tp->write32_mbox = tg3_write_indirect_mbox;
13245 tp->write32_tx_mbox = tg3_write_indirect_mbox;
13246 tp->write32_rx_mbox = tg3_write_indirect_mbox;
13247
13248 iounmap(tp->regs);
22abe310 13249 tp->regs = NULL;
6892914f
MC
13250
13251 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13252 pci_cmd &= ~PCI_COMMAND_MEMORY;
13253 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13254 }
b5d3772c
MC
13255 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
13256 tp->read32_mbox = tg3_read32_mbox_5906;
13257 tp->write32_mbox = tg3_write32_mbox_5906;
13258 tp->write32_tx_mbox = tg3_write32_mbox_5906;
13259 tp->write32_rx_mbox = tg3_write32_mbox_5906;
13260 }
6892914f 13261
bbadf503
MC
13262 if (tp->write32 == tg3_write_indirect_reg32 ||
13263 ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
13264 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
f49639e6 13265 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
bbadf503
MC
13266 tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
13267
7d0c41ef 13268 /* Get eeprom hw config before calling tg3_set_power_state().
9d26e213 13269 * In particular, the TG3_FLG2_IS_NIC flag must be
7d0c41ef
MC
13270 * determined before calling tg3_set_power_state() so that
13271 * we know whether or not to switch out of Vaux power.
13272 * When the flag is set, it means that GPIO1 is used for eeprom
13273 * write protect and also implies that it is a LOM where GPIOs
13274 * are not used to switch power.
6aa20a22 13275 */
7d0c41ef
MC
13276 tg3_get_eeprom_hw_cfg(tp);
13277
0d3031d9
MC
13278 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
13279 /* Allow reads and writes to the
13280 * APE register and memory space.
13281 */
13282 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
13283 PCISTATE_ALLOW_APE_SHMEM_WR |
13284 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
13285 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
13286 pci_state_reg);
13287 }
13288
9936bcf6 13289 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
57e6983c 13290 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
321d32a0 13291 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 13292 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
c885e824 13293 (tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
d30cdd28
MC
13294 tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
13295
314fba34
MC
13296 /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
13297 * GPIO1 driven high will bring 5700's external PHY out of reset.
13298 * It is also used as eeprom write protect on LOMs.
13299 */
13300 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
13301 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
13302 (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
13303 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
13304 GRC_LCLCTRL_GPIO_OUTPUT1);
3e7d83bc
MC
13305 /* Unused GPIO3 must be driven as output on 5752 because there
13306 * are no pull-up resistors on unused GPIO pins.
13307 */
13308 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
13309 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
314fba34 13310
321d32a0 13311 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
cb4ed1fd
MC
13312 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
13313 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
af36e6b6
MC
13314 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
13315
8d519ab2
MC
13316 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
13317 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
13318 /* Turn off the debug UART. */
13319 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
13320 if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
13321 /* Keep VMain power. */
13322 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
13323 GRC_LCLCTRL_GPIO_OUTPUT0;
13324 }
13325
1da177e4 13326 /* Force the chip into D0. */
bc1c7567 13327 err = tg3_set_power_state(tp, PCI_D0);
1da177e4 13328 if (err) {
2445e461 13329 dev_err(&tp->pdev->dev, "Transition to D0 failed\n");
1da177e4
LT
13330 return err;
13331 }
13332
1da177e4
LT
13333 /* Derive initial jumbo mode from MTU assigned in
13334 * ether_setup() via the alloc_etherdev() call
13335 */
0f893dc6 13336 if (tp->dev->mtu > ETH_DATA_LEN &&
a4e2b347 13337 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
0f893dc6 13338 tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
1da177e4
LT
13339
13340 /* Determine WakeOnLan speed to use. */
13341 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
13342 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
13343 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
13344 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
13345 tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
13346 } else {
13347 tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
13348 }
13349
7f97a4bd
MC
13350 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
13351 tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
13352
1da177e4
LT
13353 /* A few boards don't want Ethernet@WireSpeed phy feature */
13354 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
13355 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
13356 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
747e8f8b 13357 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
7f97a4bd 13358 (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) ||
747e8f8b 13359 (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
1da177e4
LT
13360 tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
13361
13362 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
13363 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
13364 tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
13365 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
13366 tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
13367
321d32a0 13368 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
7f97a4bd 13369 !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
321d32a0 13370 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
f6eb9b1f 13371 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
c885e824 13372 !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
c424cb24 13373 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d30cdd28 13374 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
9936bcf6
MC
13375 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
13376 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
d4011ada
MC
13377 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
13378 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
13379 tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
c1d2a196
MC
13380 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
13381 tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
321d32a0 13382 } else
c424cb24
MC
13383 tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
13384 }
1da177e4 13385
b2a5c19c
MC
13386 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
13387 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
13388 tp->phy_otp = tg3_read_otp_phycfg(tp);
13389 if (tp->phy_otp == 0)
13390 tp->phy_otp = TG3_OTP_DEFAULT;
13391 }
13392
f51f3562 13393 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
8ef21428
MC
13394 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
13395 else
13396 tp->mi_mode = MAC_MI_MODE_BASE;
13397
1da177e4 13398 tp->coalesce_mode = 0;
1da177e4
LT
13399 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
13400 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
13401 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
13402
321d32a0
MC
13403 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
13404 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
57e6983c
MC
13405 tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
13406
158d7abd
MC
13407 err = tg3_mdio_init(tp);
13408 if (err)
13409 return err;
1da177e4 13410
55dffe79 13411 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
2138c002 13412 tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
55dffe79
MC
13413 return -ENOTSUPP;
13414
1da177e4
LT
13415 /* Initialize data/descriptor byte/word swapping. */
13416 val = tr32(GRC_MODE);
13417 val &= GRC_MODE_HOST_STACKUP;
13418 tw32(GRC_MODE, val | tp->grc_mode);
13419
13420 tg3_switch_clocks(tp);
13421
13422 /* Clear this out for sanity. */
13423 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
13424
13425 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
13426 &pci_state_reg);
13427 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
13428 (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
13429 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
13430
13431 if (chiprevid == CHIPREV_ID_5701_A0 ||
13432 chiprevid == CHIPREV_ID_5701_B0 ||
13433 chiprevid == CHIPREV_ID_5701_B2 ||
13434 chiprevid == CHIPREV_ID_5701_B5) {
13435 void __iomem *sram_base;
13436
13437 /* Write some dummy words into the SRAM status block
13438 * area, see if it reads back correctly. If the return
13439 * value is bad, force enable the PCIX workaround.
13440 */
13441 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
13442
13443 writel(0x00000000, sram_base);
13444 writel(0x00000000, sram_base + 4);
13445 writel(0xffffffff, sram_base + 4);
13446 if (readl(sram_base) != 0x00000000)
13447 tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
13448 }
13449 }
13450
13451 udelay(50);
13452 tg3_nvram_init(tp);
13453
13454 grc_misc_cfg = tr32(GRC_MISC_CFG);
13455 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
13456
1da177e4
LT
13457 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
13458 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
13459 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
13460 tp->tg3_flags2 |= TG3_FLG2_IS_5788;
13461
fac9b83e
DM
13462 if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
13463 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
13464 tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
13465 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
13466 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
13467 HOSTCC_MODE_CLRTICK_TXBD);
13468
13469 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
13470 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13471 tp->misc_host_ctrl);
13472 }
13473
3bda1258
MC
13474 /* Preserve the APE MAC_MODE bits */
13475 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
13476 tp->mac_mode = tr32(MAC_MODE) |
13477 MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
13478 else
13479 tp->mac_mode = TG3_DEF_MAC_MODE;
13480
1da177e4
LT
13481 /* these are limited to 10/100 only */
13482 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
13483 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
13484 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
13485 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
13486 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
13487 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
13488 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
13489 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
13490 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
676917d4
MC
13491 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
13492 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
321d32a0 13493 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
d1101142
MC
13494 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
13495 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
7f97a4bd 13496 (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
1da177e4
LT
13497 tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
13498
13499 err = tg3_phy_probe(tp);
13500 if (err) {
2445e461 13501 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
1da177e4 13502 /* ... but do not return immediately ... */
b02fd9e3 13503 tg3_mdio_fini(tp);
1da177e4
LT
13504 }
13505
184b8904 13506 tg3_read_vpd(tp);
c4e6575c 13507 tg3_read_fw_ver(tp);
1da177e4
LT
13508
13509 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
13510 tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
13511 } else {
13512 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
13513 tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
13514 else
13515 tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
13516 }
13517
13518 /* 5700 {AX,BX} chips have a broken status block link
13519 * change bit implementation, so we must use the
13520 * status register in those cases.
13521 */
13522 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
13523 tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
13524 else
13525 tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
13526
13527 /* The led_ctrl is set during tg3_phy_probe, here we might
13528 * have to force the link status polling mechanism based
13529 * upon subsystem IDs.
13530 */
13531 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
007a880d 13532 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
1da177e4
LT
13533 !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
13534 tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
13535 TG3_FLAG_USE_LINKCHG_REG);
13536 }
13537
13538 /* For all SERDES we poll the MAC status register. */
13539 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
13540 tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
13541 else
13542 tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
13543
9dc7a113 13544 tp->rx_offset = NET_IP_ALIGN + TG3_RX_HEADROOM;
d2757fc4 13545 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
1da177e4 13546 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
d2757fc4 13547 (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
9dc7a113 13548 tp->rx_offset -= NET_IP_ALIGN;
d2757fc4 13549#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
9dc7a113 13550 tp->rx_copy_thresh = ~(u16)0;
d2757fc4
MC
13551#endif
13552 }
1da177e4 13553
f92905de
MC
13554 tp->rx_std_max_post = TG3_RX_RING_SIZE;
13555
13556 /* Increment the rx prod index on the rx std ring by at most
13557 * 8 for these chips to workaround hw errata.
13558 */
13559 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13560 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
13561 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
13562 tp->rx_std_max_post = 8;
13563
8ed5d97e
MC
13564 if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
13565 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
13566 PCIE_PWR_MGMT_L1_THRESH_MSK;
13567
1da177e4
LT
13568 return err;
13569}
13570
49b6e95f 13571#ifdef CONFIG_SPARC
1da177e4
LT
13572static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
13573{
13574 struct net_device *dev = tp->dev;
13575 struct pci_dev *pdev = tp->pdev;
49b6e95f 13576 struct device_node *dp = pci_device_to_OF_node(pdev);
374d4cac 13577 const unsigned char *addr;
49b6e95f
DM
13578 int len;
13579
13580 addr = of_get_property(dp, "local-mac-address", &len);
13581 if (addr && len == 6) {
13582 memcpy(dev->dev_addr, addr, 6);
13583 memcpy(dev->perm_addr, dev->dev_addr, 6);
13584 return 0;
1da177e4
LT
13585 }
13586 return -ENODEV;
13587}
13588
13589static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
13590{
13591 struct net_device *dev = tp->dev;
13592
13593 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
2ff43697 13594 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
1da177e4
LT
13595 return 0;
13596}
13597#endif
13598
13599static int __devinit tg3_get_device_address(struct tg3 *tp)
13600{
13601 struct net_device *dev = tp->dev;
13602 u32 hi, lo, mac_offset;
008652b3 13603 int addr_ok = 0;
1da177e4 13604
49b6e95f 13605#ifdef CONFIG_SPARC
1da177e4
LT
13606 if (!tg3_get_macaddr_sparc(tp))
13607 return 0;
13608#endif
13609
13610 mac_offset = 0x7c;
f49639e6 13611 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
a4e2b347 13612 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
1da177e4
LT
13613 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
13614 mac_offset = 0xcc;
13615 if (tg3_nvram_lock(tp))
13616 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
13617 else
13618 tg3_nvram_unlock(tp);
a50d0796
MC
13619 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13620 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
13621 if (PCI_FUNC(tp->pdev->devfn) & 1)
a1b950d5 13622 mac_offset = 0xcc;
a50d0796
MC
13623 if (PCI_FUNC(tp->pdev->devfn) > 1)
13624 mac_offset += 0x18c;
a1b950d5 13625 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
b5d3772c 13626 mac_offset = 0x10;
1da177e4
LT
13627
13628 /* First try to get it from MAC address mailbox. */
13629 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
13630 if ((hi >> 16) == 0x484b) {
13631 dev->dev_addr[0] = (hi >> 8) & 0xff;
13632 dev->dev_addr[1] = (hi >> 0) & 0xff;
13633
13634 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
13635 dev->dev_addr[2] = (lo >> 24) & 0xff;
13636 dev->dev_addr[3] = (lo >> 16) & 0xff;
13637 dev->dev_addr[4] = (lo >> 8) & 0xff;
13638 dev->dev_addr[5] = (lo >> 0) & 0xff;
1da177e4 13639
008652b3
MC
13640 /* Some old bootcode may report a 0 MAC address in SRAM */
13641 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
13642 }
13643 if (!addr_ok) {
13644 /* Next, try NVRAM. */
df259d8c
MC
13645 if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
13646 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
6d348f2c 13647 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
62cedd11
MC
13648 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
13649 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
008652b3
MC
13650 }
13651 /* Finally just fetch it out of the MAC control regs. */
13652 else {
13653 hi = tr32(MAC_ADDR_0_HIGH);
13654 lo = tr32(MAC_ADDR_0_LOW);
13655
13656 dev->dev_addr[5] = lo & 0xff;
13657 dev->dev_addr[4] = (lo >> 8) & 0xff;
13658 dev->dev_addr[3] = (lo >> 16) & 0xff;
13659 dev->dev_addr[2] = (lo >> 24) & 0xff;
13660 dev->dev_addr[1] = hi & 0xff;
13661 dev->dev_addr[0] = (hi >> 8) & 0xff;
13662 }
1da177e4
LT
13663 }
13664
13665 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
7582a335 13666#ifdef CONFIG_SPARC
1da177e4
LT
13667 if (!tg3_get_default_macaddr_sparc(tp))
13668 return 0;
13669#endif
13670 return -EINVAL;
13671 }
2ff43697 13672 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
1da177e4
LT
13673 return 0;
13674}
13675
59e6b434
DM
13676#define BOUNDARY_SINGLE_CACHELINE 1
13677#define BOUNDARY_MULTI_CACHELINE 2
13678
13679static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
13680{
13681 int cacheline_size;
13682 u8 byte;
13683 int goal;
13684
13685 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
13686 if (byte == 0)
13687 cacheline_size = 1024;
13688 else
13689 cacheline_size = (int) byte * 4;
13690
13691 /* On 5703 and later chips, the boundary bits have no
13692 * effect.
13693 */
13694 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13695 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13696 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
13697 goto out;
13698
13699#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
13700 goal = BOUNDARY_MULTI_CACHELINE;
13701#else
13702#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
13703 goal = BOUNDARY_SINGLE_CACHELINE;
13704#else
13705 goal = 0;
13706#endif
13707#endif
13708
c885e824 13709 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
cbf9ca6c
MC
13710 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
13711 goto out;
13712 }
13713
59e6b434
DM
13714 if (!goal)
13715 goto out;
13716
13717 /* PCI controllers on most RISC systems tend to disconnect
13718 * when a device tries to burst across a cache-line boundary.
13719 * Therefore, letting tg3 do so just wastes PCI bandwidth.
13720 *
13721 * Unfortunately, for PCI-E there are only limited
13722 * write-side controls for this, and thus for reads
13723 * we will still get the disconnects. We'll also waste
13724 * these PCI cycles for both read and write for chips
13725 * other than 5700 and 5701 which do not implement the
13726 * boundary bits.
13727 */
13728 if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
13729 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
13730 switch (cacheline_size) {
13731 case 16:
13732 case 32:
13733 case 64:
13734 case 128:
13735 if (goal == BOUNDARY_SINGLE_CACHELINE) {
13736 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
13737 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
13738 } else {
13739 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
13740 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
13741 }
13742 break;
13743
13744 case 256:
13745 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
13746 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
13747 break;
13748
13749 default:
13750 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
13751 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
13752 break;
855e1111 13753 }
59e6b434
DM
13754 } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
13755 switch (cacheline_size) {
13756 case 16:
13757 case 32:
13758 case 64:
13759 if (goal == BOUNDARY_SINGLE_CACHELINE) {
13760 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
13761 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
13762 break;
13763 }
13764 /* fallthrough */
13765 case 128:
13766 default:
13767 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
13768 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
13769 break;
855e1111 13770 }
59e6b434
DM
13771 } else {
13772 switch (cacheline_size) {
13773 case 16:
13774 if (goal == BOUNDARY_SINGLE_CACHELINE) {
13775 val |= (DMA_RWCTRL_READ_BNDRY_16 |
13776 DMA_RWCTRL_WRITE_BNDRY_16);
13777 break;
13778 }
13779 /* fallthrough */
13780 case 32:
13781 if (goal == BOUNDARY_SINGLE_CACHELINE) {
13782 val |= (DMA_RWCTRL_READ_BNDRY_32 |
13783 DMA_RWCTRL_WRITE_BNDRY_32);
13784 break;
13785 }
13786 /* fallthrough */
13787 case 64:
13788 if (goal == BOUNDARY_SINGLE_CACHELINE) {
13789 val |= (DMA_RWCTRL_READ_BNDRY_64 |
13790 DMA_RWCTRL_WRITE_BNDRY_64);
13791 break;
13792 }
13793 /* fallthrough */
13794 case 128:
13795 if (goal == BOUNDARY_SINGLE_CACHELINE) {
13796 val |= (DMA_RWCTRL_READ_BNDRY_128 |
13797 DMA_RWCTRL_WRITE_BNDRY_128);
13798 break;
13799 }
13800 /* fallthrough */
13801 case 256:
13802 val |= (DMA_RWCTRL_READ_BNDRY_256 |
13803 DMA_RWCTRL_WRITE_BNDRY_256);
13804 break;
13805 case 512:
13806 val |= (DMA_RWCTRL_READ_BNDRY_512 |
13807 DMA_RWCTRL_WRITE_BNDRY_512);
13808 break;
13809 case 1024:
13810 default:
13811 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
13812 DMA_RWCTRL_WRITE_BNDRY_1024);
13813 break;
855e1111 13814 }
59e6b434
DM
13815 }
13816
13817out:
13818 return val;
13819}
13820
1da177e4
LT
13821static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
13822{
13823 struct tg3_internal_buffer_desc test_desc;
13824 u32 sram_dma_descs;
13825 int i, ret;
13826
13827 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
13828
13829 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
13830 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
13831 tw32(RDMAC_STATUS, 0);
13832 tw32(WDMAC_STATUS, 0);
13833
13834 tw32(BUFMGR_MODE, 0);
13835 tw32(FTQ_RESET, 0);
13836
13837 test_desc.addr_hi = ((u64) buf_dma) >> 32;
13838 test_desc.addr_lo = buf_dma & 0xffffffff;
13839 test_desc.nic_mbuf = 0x00002100;
13840 test_desc.len = size;
13841
13842 /*
13843 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
13844 * the *second* time the tg3 driver was getting loaded after an
13845 * initial scan.
13846 *
13847 * Broadcom tells me:
13848 * ...the DMA engine is connected to the GRC block and a DMA
13849 * reset may affect the GRC block in some unpredictable way...
13850 * The behavior of resets to individual blocks has not been tested.
13851 *
13852 * Broadcom noted the GRC reset will also reset all sub-components.
13853 */
13854 if (to_device) {
13855 test_desc.cqid_sqid = (13 << 8) | 2;
13856
13857 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
13858 udelay(40);
13859 } else {
13860 test_desc.cqid_sqid = (16 << 8) | 7;
13861
13862 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
13863 udelay(40);
13864 }
13865 test_desc.flags = 0x00000005;
13866
13867 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
13868 u32 val;
13869
13870 val = *(((u32 *)&test_desc) + i);
13871 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
13872 sram_dma_descs + (i * sizeof(u32)));
13873 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
13874 }
13875 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
13876
859a5887 13877 if (to_device)
1da177e4 13878 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
859a5887 13879 else
1da177e4 13880 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
1da177e4
LT
13881
13882 ret = -ENODEV;
13883 for (i = 0; i < 40; i++) {
13884 u32 val;
13885
13886 if (to_device)
13887 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
13888 else
13889 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
13890 if ((val & 0xffff) == sram_dma_descs) {
13891 ret = 0;
13892 break;
13893 }
13894
13895 udelay(100);
13896 }
13897
13898 return ret;
13899}
13900
ded7340d 13901#define TEST_BUFFER_SIZE 0x2000
1da177e4
LT
13902
13903static int __devinit tg3_test_dma(struct tg3 *tp)
13904{
13905 dma_addr_t buf_dma;
59e6b434 13906 u32 *buf, saved_dma_rwctrl;
cbf9ca6c 13907 int ret = 0;
1da177e4
LT
13908
13909 buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
13910 if (!buf) {
13911 ret = -ENOMEM;
13912 goto out_nofree;
13913 }
13914
13915 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
13916 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
13917
59e6b434 13918 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
1da177e4 13919
c885e824 13920 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
cbf9ca6c
MC
13921 goto out;
13922
1da177e4
LT
13923 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
13924 /* DMA read watermark not used on PCIE */
13925 tp->dma_rwctrl |= 0x00180000;
13926 } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
85e94ced
MC
13927 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
13928 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
1da177e4
LT
13929 tp->dma_rwctrl |= 0x003f0000;
13930 else
13931 tp->dma_rwctrl |= 0x003f000f;
13932 } else {
13933 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
13934 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
13935 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
49afdeb6 13936 u32 read_water = 0x7;
1da177e4 13937
4a29cc2e
MC
13938 /* If the 5704 is behind the EPB bridge, we can
13939 * do the less restrictive ONE_DMA workaround for
13940 * better performance.
13941 */
13942 if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
13943 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
13944 tp->dma_rwctrl |= 0x8000;
13945 else if (ccval == 0x6 || ccval == 0x7)
1da177e4
LT
13946 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
13947
49afdeb6
MC
13948 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
13949 read_water = 4;
59e6b434 13950 /* Set bit 23 to enable PCIX hw bug fix */
49afdeb6
MC
13951 tp->dma_rwctrl |=
13952 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
13953 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
13954 (1 << 23);
4cf78e4f
MC
13955 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
13956 /* 5780 always in PCIX mode */
13957 tp->dma_rwctrl |= 0x00144000;
a4e2b347
MC
13958 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
13959 /* 5714 always in PCIX mode */
13960 tp->dma_rwctrl |= 0x00148000;
1da177e4
LT
13961 } else {
13962 tp->dma_rwctrl |= 0x001b000f;
13963 }
13964 }
13965
13966 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
13967 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
13968 tp->dma_rwctrl &= 0xfffffff0;
13969
13970 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
13971 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
13972 /* Remove this if it causes problems for some boards. */
13973 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
13974
13975 /* On 5700/5701 chips, we need to set this bit.
13976 * Otherwise the chip will issue cacheline transactions
13977 * to streamable DMA memory with not all the byte
13978 * enables turned on. This is an error on several
13979 * RISC PCI controllers, in particular sparc64.
13980 *
13981 * On 5703/5704 chips, this bit has been reassigned
13982 * a different meaning. In particular, it is used
13983 * on those chips to enable a PCI-X workaround.
13984 */
13985 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
13986 }
13987
13988 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
13989
13990#if 0
13991 /* Unneeded, already done by tg3_get_invariants. */
13992 tg3_switch_clocks(tp);
13993#endif
13994
1da177e4
LT
13995 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13996 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
13997 goto out;
13998
59e6b434
DM
13999 /* It is best to perform DMA test with maximum write burst size
14000 * to expose the 5700/5701 write DMA bug.
14001 */
14002 saved_dma_rwctrl = tp->dma_rwctrl;
14003 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14004 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14005
1da177e4
LT
14006 while (1) {
14007 u32 *p = buf, i;
14008
14009 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
14010 p[i] = i;
14011
14012 /* Send the buffer to the chip. */
14013 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
14014 if (ret) {
2445e461
MC
14015 dev_err(&tp->pdev->dev,
14016 "%s: Buffer write failed. err = %d\n",
14017 __func__, ret);
1da177e4
LT
14018 break;
14019 }
14020
14021#if 0
14022 /* validate data reached card RAM correctly. */
14023 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14024 u32 val;
14025 tg3_read_mem(tp, 0x2100 + (i*4), &val);
14026 if (le32_to_cpu(val) != p[i]) {
2445e461
MC
14027 dev_err(&tp->pdev->dev,
14028 "%s: Buffer corrupted on device! "
14029 "(%d != %d)\n", __func__, val, i);
1da177e4
LT
14030 /* ret = -ENODEV here? */
14031 }
14032 p[i] = 0;
14033 }
14034#endif
14035 /* Now read it back. */
14036 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
14037 if (ret) {
5129c3a3
MC
14038 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
14039 "err = %d\n", __func__, ret);
1da177e4
LT
14040 break;
14041 }
14042
14043 /* Verify it. */
14044 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14045 if (p[i] == i)
14046 continue;
14047
59e6b434
DM
14048 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14049 DMA_RWCTRL_WRITE_BNDRY_16) {
14050 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
1da177e4
LT
14051 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
14052 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14053 break;
14054 } else {
2445e461
MC
14055 dev_err(&tp->pdev->dev,
14056 "%s: Buffer corrupted on read back! "
14057 "(%d != %d)\n", __func__, p[i], i);
1da177e4
LT
14058 ret = -ENODEV;
14059 goto out;
14060 }
14061 }
14062
14063 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
14064 /* Success. */
14065 ret = 0;
14066 break;
14067 }
14068 }
59e6b434
DM
14069 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14070 DMA_RWCTRL_WRITE_BNDRY_16) {
6d1cfbab
MC
14071 static struct pci_device_id dma_wait_state_chipsets[] = {
14072 { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
14073 PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
14074 { },
14075 };
14076
59e6b434 14077 /* DMA test passed without adjusting DMA boundary,
6d1cfbab
MC
14078 * now look for chipsets that are known to expose the
14079 * DMA bug without failing the test.
59e6b434 14080 */
6d1cfbab
MC
14081 if (pci_dev_present(dma_wait_state_chipsets)) {
14082 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14083 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
859a5887 14084 } else {
6d1cfbab
MC
14085 /* Safe to use the calculated DMA boundary. */
14086 tp->dma_rwctrl = saved_dma_rwctrl;
859a5887 14087 }
6d1cfbab 14088
59e6b434
DM
14089 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14090 }
1da177e4
LT
14091
14092out:
14093 pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
14094out_nofree:
14095 return ret;
14096}
14097
14098static void __devinit tg3_init_link_config(struct tg3 *tp)
14099{
14100 tp->link_config.advertising =
14101 (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
14102 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
14103 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
14104 ADVERTISED_Autoneg | ADVERTISED_MII);
14105 tp->link_config.speed = SPEED_INVALID;
14106 tp->link_config.duplex = DUPLEX_INVALID;
14107 tp->link_config.autoneg = AUTONEG_ENABLE;
1da177e4
LT
14108 tp->link_config.active_speed = SPEED_INVALID;
14109 tp->link_config.active_duplex = DUPLEX_INVALID;
14110 tp->link_config.phy_is_low_power = 0;
14111 tp->link_config.orig_speed = SPEED_INVALID;
14112 tp->link_config.orig_duplex = DUPLEX_INVALID;
14113 tp->link_config.orig_autoneg = AUTONEG_INVALID;
14114}
14115
14116static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
14117{
c885e824 14118 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
666bc831
MC
14119 tp->bufmgr_config.mbuf_read_dma_low_water =
14120 DEFAULT_MB_RDMA_LOW_WATER_5705;
14121 tp->bufmgr_config.mbuf_mac_rx_low_water =
14122 DEFAULT_MB_MACRX_LOW_WATER_57765;
14123 tp->bufmgr_config.mbuf_high_water =
14124 DEFAULT_MB_HIGH_WATER_57765;
14125
14126 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14127 DEFAULT_MB_RDMA_LOW_WATER_5705;
14128 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14129 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
14130 tp->bufmgr_config.mbuf_high_water_jumbo =
14131 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
14132 } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
fdfec172
MC
14133 tp->bufmgr_config.mbuf_read_dma_low_water =
14134 DEFAULT_MB_RDMA_LOW_WATER_5705;
14135 tp->bufmgr_config.mbuf_mac_rx_low_water =
14136 DEFAULT_MB_MACRX_LOW_WATER_5705;
14137 tp->bufmgr_config.mbuf_high_water =
14138 DEFAULT_MB_HIGH_WATER_5705;
b5d3772c
MC
14139 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14140 tp->bufmgr_config.mbuf_mac_rx_low_water =
14141 DEFAULT_MB_MACRX_LOW_WATER_5906;
14142 tp->bufmgr_config.mbuf_high_water =
14143 DEFAULT_MB_HIGH_WATER_5906;
14144 }
fdfec172
MC
14145
14146 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14147 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
14148 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14149 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
14150 tp->bufmgr_config.mbuf_high_water_jumbo =
14151 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
14152 } else {
14153 tp->bufmgr_config.mbuf_read_dma_low_water =
14154 DEFAULT_MB_RDMA_LOW_WATER;
14155 tp->bufmgr_config.mbuf_mac_rx_low_water =
14156 DEFAULT_MB_MACRX_LOW_WATER;
14157 tp->bufmgr_config.mbuf_high_water =
14158 DEFAULT_MB_HIGH_WATER;
14159
14160 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14161 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
14162 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14163 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
14164 tp->bufmgr_config.mbuf_high_water_jumbo =
14165 DEFAULT_MB_HIGH_WATER_JUMBO;
14166 }
1da177e4
LT
14167
14168 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
14169 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
14170}
14171
14172static char * __devinit tg3_phy_string(struct tg3 *tp)
14173{
79eb6904
MC
14174 switch (tp->phy_id & TG3_PHY_ID_MASK) {
14175 case TG3_PHY_ID_BCM5400: return "5400";
14176 case TG3_PHY_ID_BCM5401: return "5401";
14177 case TG3_PHY_ID_BCM5411: return "5411";
14178 case TG3_PHY_ID_BCM5701: return "5701";
14179 case TG3_PHY_ID_BCM5703: return "5703";
14180 case TG3_PHY_ID_BCM5704: return "5704";
14181 case TG3_PHY_ID_BCM5705: return "5705";
14182 case TG3_PHY_ID_BCM5750: return "5750";
14183 case TG3_PHY_ID_BCM5752: return "5752";
14184 case TG3_PHY_ID_BCM5714: return "5714";
14185 case TG3_PHY_ID_BCM5780: return "5780";
14186 case TG3_PHY_ID_BCM5755: return "5755";
14187 case TG3_PHY_ID_BCM5787: return "5787";
14188 case TG3_PHY_ID_BCM5784: return "5784";
14189 case TG3_PHY_ID_BCM5756: return "5722/5756";
14190 case TG3_PHY_ID_BCM5906: return "5906";
14191 case TG3_PHY_ID_BCM5761: return "5761";
14192 case TG3_PHY_ID_BCM5718C: return "5718C";
14193 case TG3_PHY_ID_BCM5718S: return "5718S";
14194 case TG3_PHY_ID_BCM57765: return "57765";
302b500b 14195 case TG3_PHY_ID_BCM5719C: return "5719C";
79eb6904 14196 case TG3_PHY_ID_BCM8002: return "8002/serdes";
1da177e4
LT
14197 case 0: return "serdes";
14198 default: return "unknown";
855e1111 14199 }
1da177e4
LT
14200}
14201
f9804ddb
MC
14202static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
14203{
14204 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
14205 strcpy(str, "PCI Express");
14206 return str;
14207 } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
14208 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
14209
14210 strcpy(str, "PCIX:");
14211
14212 if ((clock_ctrl == 7) ||
14213 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
14214 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
14215 strcat(str, "133MHz");
14216 else if (clock_ctrl == 0)
14217 strcat(str, "33MHz");
14218 else if (clock_ctrl == 2)
14219 strcat(str, "50MHz");
14220 else if (clock_ctrl == 4)
14221 strcat(str, "66MHz");
14222 else if (clock_ctrl == 6)
14223 strcat(str, "100MHz");
f9804ddb
MC
14224 } else {
14225 strcpy(str, "PCI:");
14226 if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
14227 strcat(str, "66MHz");
14228 else
14229 strcat(str, "33MHz");
14230 }
14231 if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
14232 strcat(str, ":32-bit");
14233 else
14234 strcat(str, ":64-bit");
14235 return str;
14236}
14237
8c2dc7e1 14238static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
1da177e4
LT
14239{
14240 struct pci_dev *peer;
14241 unsigned int func, devnr = tp->pdev->devfn & ~7;
14242
14243 for (func = 0; func < 8; func++) {
14244 peer = pci_get_slot(tp->pdev->bus, devnr | func);
14245 if (peer && peer != tp->pdev)
14246 break;
14247 pci_dev_put(peer);
14248 }
16fe9d74
MC
14249 /* 5704 can be configured in single-port mode, set peer to
14250 * tp->pdev in that case.
14251 */
14252 if (!peer) {
14253 peer = tp->pdev;
14254 return peer;
14255 }
1da177e4
LT
14256
14257 /*
14258 * We don't need to keep the refcount elevated; there's no way
14259 * to remove one half of this device without removing the other
14260 */
14261 pci_dev_put(peer);
14262
14263 return peer;
14264}
14265
15f9850d
DM
14266static void __devinit tg3_init_coal(struct tg3 *tp)
14267{
14268 struct ethtool_coalesce *ec = &tp->coal;
14269
14270 memset(ec, 0, sizeof(*ec));
14271 ec->cmd = ETHTOOL_GCOALESCE;
14272 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
14273 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
14274 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
14275 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
14276 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
14277 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
14278 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
14279 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
14280 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
14281
14282 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
14283 HOSTCC_MODE_CLRTICK_TXBD)) {
14284 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
14285 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
14286 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
14287 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
14288 }
d244c892
MC
14289
14290 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
14291 ec->rx_coalesce_usecs_irq = 0;
14292 ec->tx_coalesce_usecs_irq = 0;
14293 ec->stats_block_coalesce_usecs = 0;
14294 }
15f9850d
DM
14295}
14296
7c7d64b8
SH
14297static const struct net_device_ops tg3_netdev_ops = {
14298 .ndo_open = tg3_open,
14299 .ndo_stop = tg3_close,
00829823 14300 .ndo_start_xmit = tg3_start_xmit,
511d2224 14301 .ndo_get_stats64 = tg3_get_stats64,
00829823
SH
14302 .ndo_validate_addr = eth_validate_addr,
14303 .ndo_set_multicast_list = tg3_set_rx_mode,
14304 .ndo_set_mac_address = tg3_set_mac_addr,
14305 .ndo_do_ioctl = tg3_ioctl,
14306 .ndo_tx_timeout = tg3_tx_timeout,
14307 .ndo_change_mtu = tg3_change_mtu,
14308#if TG3_VLAN_TAG_USED
14309 .ndo_vlan_rx_register = tg3_vlan_rx_register,
14310#endif
14311#ifdef CONFIG_NET_POLL_CONTROLLER
14312 .ndo_poll_controller = tg3_poll_controller,
14313#endif
14314};
14315
14316static const struct net_device_ops tg3_netdev_ops_dma_bug = {
14317 .ndo_open = tg3_open,
14318 .ndo_stop = tg3_close,
14319 .ndo_start_xmit = tg3_start_xmit_dma_bug,
511d2224 14320 .ndo_get_stats64 = tg3_get_stats64,
7c7d64b8
SH
14321 .ndo_validate_addr = eth_validate_addr,
14322 .ndo_set_multicast_list = tg3_set_rx_mode,
14323 .ndo_set_mac_address = tg3_set_mac_addr,
14324 .ndo_do_ioctl = tg3_ioctl,
14325 .ndo_tx_timeout = tg3_tx_timeout,
14326 .ndo_change_mtu = tg3_change_mtu,
14327#if TG3_VLAN_TAG_USED
14328 .ndo_vlan_rx_register = tg3_vlan_rx_register,
14329#endif
14330#ifdef CONFIG_NET_POLL_CONTROLLER
14331 .ndo_poll_controller = tg3_poll_controller,
14332#endif
14333};
14334
1da177e4
LT
14335static int __devinit tg3_init_one(struct pci_dev *pdev,
14336 const struct pci_device_id *ent)
14337{
1da177e4
LT
14338 struct net_device *dev;
14339 struct tg3 *tp;
646c9edd
MC
14340 int i, err, pm_cap;
14341 u32 sndmbx, rcvmbx, intmbx;
f9804ddb 14342 char str[40];
72f2afb8 14343 u64 dma_mask, persist_dma_mask;
1da177e4 14344
05dbe005 14345 printk_once(KERN_INFO "%s\n", version);
1da177e4
LT
14346
14347 err = pci_enable_device(pdev);
14348 if (err) {
2445e461 14349 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
1da177e4
LT
14350 return err;
14351 }
14352
1da177e4
LT
14353 err = pci_request_regions(pdev, DRV_MODULE_NAME);
14354 if (err) {
2445e461 14355 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
1da177e4
LT
14356 goto err_out_disable_pdev;
14357 }
14358
14359 pci_set_master(pdev);
14360
14361 /* Find power-management capability. */
14362 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
14363 if (pm_cap == 0) {
2445e461
MC
14364 dev_err(&pdev->dev,
14365 "Cannot find Power Management capability, aborting\n");
1da177e4
LT
14366 err = -EIO;
14367 goto err_out_free_res;
14368 }
14369
fe5f5787 14370 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
1da177e4 14371 if (!dev) {
2445e461 14372 dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
1da177e4
LT
14373 err = -ENOMEM;
14374 goto err_out_free_res;
14375 }
14376
1da177e4
LT
14377 SET_NETDEV_DEV(dev, &pdev->dev);
14378
1da177e4
LT
14379#if TG3_VLAN_TAG_USED
14380 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
1da177e4
LT
14381#endif
14382
14383 tp = netdev_priv(dev);
14384 tp->pdev = pdev;
14385 tp->dev = dev;
14386 tp->pm_cap = pm_cap;
1da177e4
LT
14387 tp->rx_mode = TG3_DEF_RX_MODE;
14388 tp->tx_mode = TG3_DEF_TX_MODE;
8ef21428 14389
1da177e4
LT
14390 if (tg3_debug > 0)
14391 tp->msg_enable = tg3_debug;
14392 else
14393 tp->msg_enable = TG3_DEF_MSG_ENABLE;
14394
14395 /* The word/byte swap controls here control register access byte
14396 * swapping. DMA data byte swapping is controlled in the GRC_MODE
14397 * setting below.
14398 */
14399 tp->misc_host_ctrl =
14400 MISC_HOST_CTRL_MASK_PCI_INT |
14401 MISC_HOST_CTRL_WORD_SWAP |
14402 MISC_HOST_CTRL_INDIR_ACCESS |
14403 MISC_HOST_CTRL_PCISTATE_RW;
14404
14405 /* The NONFRM (non-frame) byte/word swap controls take effect
14406 * on descriptor entries, anything which isn't packet data.
14407 *
14408 * The StrongARM chips on the board (one for tx, one for rx)
14409 * are running in big-endian mode.
14410 */
14411 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
14412 GRC_MODE_WSWAP_NONFRM_DATA);
14413#ifdef __BIG_ENDIAN
14414 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
14415#endif
14416 spin_lock_init(&tp->lock);
1da177e4 14417 spin_lock_init(&tp->indirect_lock);
c4028958 14418 INIT_WORK(&tp->reset_task, tg3_reset_task);
1da177e4 14419
d5fe488a 14420 tp->regs = pci_ioremap_bar(pdev, BAR_0);
ab0049b4 14421 if (!tp->regs) {
ab96b241 14422 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
1da177e4
LT
14423 err = -ENOMEM;
14424 goto err_out_free_dev;
14425 }
14426
14427 tg3_init_link_config(tp);
14428
1da177e4
LT
14429 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
14430 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
1da177e4 14431
1da177e4 14432 dev->ethtool_ops = &tg3_ethtool_ops;
1da177e4 14433 dev->watchdog_timeo = TG3_TX_TIMEOUT;
1da177e4 14434 dev->irq = pdev->irq;
1da177e4
LT
14435
14436 err = tg3_get_invariants(tp);
14437 if (err) {
ab96b241
MC
14438 dev_err(&pdev->dev,
14439 "Problem fetching invariants of chip, aborting\n");
1da177e4
LT
14440 goto err_out_iounmap;
14441 }
14442
615774fe 14443 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
a50d0796
MC
14444 tp->pci_chip_rev_id != CHIPREV_ID_5717_A0 &&
14445 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
00829823
SH
14446 dev->netdev_ops = &tg3_netdev_ops;
14447 else
14448 dev->netdev_ops = &tg3_netdev_ops_dma_bug;
14449
14450
4a29cc2e
MC
14451 /* The EPB bridge inside 5714, 5715, and 5780 and any
14452 * device behind the EPB cannot support DMA addresses > 40-bit.
72f2afb8
MC
14453 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
14454 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
14455 * do DMA address check in tg3_start_xmit().
14456 */
4a29cc2e 14457 if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
284901a9 14458 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
4a29cc2e 14459 else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
50cf156a 14460 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
72f2afb8 14461#ifdef CONFIG_HIGHMEM
6a35528a 14462 dma_mask = DMA_BIT_MASK(64);
72f2afb8 14463#endif
4a29cc2e 14464 } else
6a35528a 14465 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
72f2afb8
MC
14466
14467 /* Configure DMA attributes. */
284901a9 14468 if (dma_mask > DMA_BIT_MASK(32)) {
72f2afb8
MC
14469 err = pci_set_dma_mask(pdev, dma_mask);
14470 if (!err) {
14471 dev->features |= NETIF_F_HIGHDMA;
14472 err = pci_set_consistent_dma_mask(pdev,
14473 persist_dma_mask);
14474 if (err < 0) {
ab96b241
MC
14475 dev_err(&pdev->dev, "Unable to obtain 64 bit "
14476 "DMA for consistent allocations\n");
72f2afb8
MC
14477 goto err_out_iounmap;
14478 }
14479 }
14480 }
284901a9
YH
14481 if (err || dma_mask == DMA_BIT_MASK(32)) {
14482 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
72f2afb8 14483 if (err) {
ab96b241
MC
14484 dev_err(&pdev->dev,
14485 "No usable DMA configuration, aborting\n");
72f2afb8
MC
14486 goto err_out_iounmap;
14487 }
14488 }
14489
fdfec172 14490 tg3_init_bufmgr_config(tp);
1da177e4 14491
507399f1
MC
14492 /* Selectively allow TSO based on operating conditions */
14493 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
14494 (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
1da177e4 14495 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
507399f1
MC
14496 else {
14497 tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
14498 tp->fw_needed = NULL;
1da177e4 14499 }
507399f1
MC
14500
14501 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
14502 tp->fw_needed = FIRMWARE_TG3;
1da177e4 14503
4e3a7aaa
MC
14504 /* TSO is on by default on chips that support hardware TSO.
14505 * Firmware TSO on older chips gives lower performance, so it
14506 * is off by default, but can be enabled using ethtool.
14507 */
e849cdc3 14508 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
7fe876af 14509 (dev->features & NETIF_F_IP_CSUM)) {
e849cdc3 14510 dev->features |= NETIF_F_TSO;
7fe876af
ED
14511 vlan_features_add(dev, NETIF_F_TSO);
14512 }
e849cdc3
MC
14513 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
14514 (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
7fe876af 14515 if (dev->features & NETIF_F_IPV6_CSUM) {
b0026624 14516 dev->features |= NETIF_F_TSO6;
7fe876af
ED
14517 vlan_features_add(dev, NETIF_F_TSO6);
14518 }
e849cdc3
MC
14519 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
14520 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c
MC
14521 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
14522 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
321d32a0 14523 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
7fe876af 14524 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
9936bcf6 14525 dev->features |= NETIF_F_TSO_ECN;
7fe876af
ED
14526 vlan_features_add(dev, NETIF_F_TSO_ECN);
14527 }
b0026624 14528 }
1da177e4 14529
1da177e4
LT
14530 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
14531 !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
14532 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
14533 tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
14534 tp->rx_pending = 63;
14535 }
14536
1da177e4
LT
14537 err = tg3_get_device_address(tp);
14538 if (err) {
ab96b241
MC
14539 dev_err(&pdev->dev,
14540 "Could not obtain valid ethernet address, aborting\n");
026a6c21 14541 goto err_out_iounmap;
1da177e4
LT
14542 }
14543
c88864df 14544 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
63532394 14545 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
79ea13ce 14546 if (!tp->aperegs) {
ab96b241
MC
14547 dev_err(&pdev->dev,
14548 "Cannot map APE registers, aborting\n");
c88864df 14549 err = -ENOMEM;
026a6c21 14550 goto err_out_iounmap;
c88864df
MC
14551 }
14552
14553 tg3_ape_lock_init(tp);
7fd76445
MC
14554
14555 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
14556 tg3_read_dash_ver(tp);
c88864df
MC
14557 }
14558
1da177e4
LT
14559 /*
14560 * Reset chip in case UNDI or EFI driver did not shutdown
14561 * DMA self test will enable WDMAC and we'll see (spurious)
14562 * pending DMA on the PCI bus at that point.
14563 */
14564 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
14565 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
1da177e4 14566 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
944d980e 14567 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
14568 }
14569
14570 err = tg3_test_dma(tp);
14571 if (err) {
ab96b241 14572 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
c88864df 14573 goto err_out_apeunmap;
1da177e4
LT
14574 }
14575
1da177e4
LT
14576 /* flow control autonegotiation is default behavior */
14577 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
e18ce346 14578 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
1da177e4 14579
78f90dcf
MC
14580 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
14581 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
14582 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
14583 for (i = 0; i < TG3_IRQ_MAX_VECS; i++) {
14584 struct tg3_napi *tnapi = &tp->napi[i];
14585
14586 tnapi->tp = tp;
14587 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
14588
14589 tnapi->int_mbox = intmbx;
14590 if (i < 4)
14591 intmbx += 0x8;
14592 else
14593 intmbx += 0x4;
14594
14595 tnapi->consmbox = rcvmbx;
14596 tnapi->prodmbox = sndmbx;
14597
14598 if (i) {
14599 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
14600 netif_napi_add(dev, &tnapi->napi, tg3_poll_msix, 64);
14601 } else {
14602 tnapi->coal_now = HOSTCC_MODE_NOW;
14603 netif_napi_add(dev, &tnapi->napi, tg3_poll, 64);
14604 }
14605
14606 if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
14607 break;
14608
14609 /*
14610 * If we support MSIX, we'll be using RSS. If we're using
14611 * RSS, the first vector only handles link interrupts and the
14612 * remaining vectors handle rx and tx interrupts. Reuse the
14613 * mailbox values for the next iteration. The values we setup
14614 * above are still useful for the single vectored mode.
14615 */
14616 if (!i)
14617 continue;
14618
14619 rcvmbx += 0x8;
14620
14621 if (sndmbx & 0x4)
14622 sndmbx -= 0x4;
14623 else
14624 sndmbx += 0xc;
14625 }
14626
15f9850d
DM
14627 tg3_init_coal(tp);
14628
c49a1561
MC
14629 pci_set_drvdata(pdev, dev);
14630
1da177e4
LT
14631 err = register_netdev(dev);
14632 if (err) {
ab96b241 14633 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
0d3031d9 14634 goto err_out_apeunmap;
1da177e4
LT
14635 }
14636
05dbe005
JP
14637 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
14638 tp->board_part_number,
14639 tp->pci_chip_rev_id,
14640 tg3_bus_string(tp, str),
14641 dev->dev_addr);
1da177e4 14642
3f0e3ad7
MC
14643 if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
14644 struct phy_device *phydev;
14645 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
5129c3a3
MC
14646 netdev_info(dev,
14647 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
05dbe005 14648 phydev->drv->name, dev_name(&phydev->dev));
3f0e3ad7 14649 } else
5129c3a3
MC
14650 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
14651 "(WireSpeed[%d])\n", tg3_phy_string(tp),
05dbe005
JP
14652 ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
14653 ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
14654 "10/100/1000Base-T")),
14655 (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0);
14656
14657 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
14658 (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
14659 (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
14660 (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
14661 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
14662 (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
14663 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
14664 tp->dma_rwctrl,
14665 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
14666 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
1da177e4
LT
14667
14668 return 0;
14669
0d3031d9
MC
14670err_out_apeunmap:
14671 if (tp->aperegs) {
14672 iounmap(tp->aperegs);
14673 tp->aperegs = NULL;
14674 }
14675
1da177e4 14676err_out_iounmap:
6892914f
MC
14677 if (tp->regs) {
14678 iounmap(tp->regs);
22abe310 14679 tp->regs = NULL;
6892914f 14680 }
1da177e4
LT
14681
14682err_out_free_dev:
14683 free_netdev(dev);
14684
14685err_out_free_res:
14686 pci_release_regions(pdev);
14687
14688err_out_disable_pdev:
14689 pci_disable_device(pdev);
14690 pci_set_drvdata(pdev, NULL);
14691 return err;
14692}
14693
14694static void __devexit tg3_remove_one(struct pci_dev *pdev)
14695{
14696 struct net_device *dev = pci_get_drvdata(pdev);
14697
14698 if (dev) {
14699 struct tg3 *tp = netdev_priv(dev);
14700
077f849d
JSR
14701 if (tp->fw)
14702 release_firmware(tp->fw);
14703
7faa006f 14704 flush_scheduled_work();
158d7abd 14705
b02fd9e3
MC
14706 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
14707 tg3_phy_fini(tp);
158d7abd 14708 tg3_mdio_fini(tp);
b02fd9e3 14709 }
158d7abd 14710
1da177e4 14711 unregister_netdev(dev);
0d3031d9
MC
14712 if (tp->aperegs) {
14713 iounmap(tp->aperegs);
14714 tp->aperegs = NULL;
14715 }
6892914f
MC
14716 if (tp->regs) {
14717 iounmap(tp->regs);
22abe310 14718 tp->regs = NULL;
6892914f 14719 }
1da177e4
LT
14720 free_netdev(dev);
14721 pci_release_regions(pdev);
14722 pci_disable_device(pdev);
14723 pci_set_drvdata(pdev, NULL);
14724 }
14725}
14726
14727static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
14728{
14729 struct net_device *dev = pci_get_drvdata(pdev);
14730 struct tg3 *tp = netdev_priv(dev);
12dac075 14731 pci_power_t target_state;
1da177e4
LT
14732 int err;
14733
3e0c95fd
MC
14734 /* PCI register 4 needs to be saved whether netif_running() or not.
14735 * MSI address and data need to be saved if using MSI and
14736 * netif_running().
14737 */
14738 pci_save_state(pdev);
14739
1da177e4
LT
14740 if (!netif_running(dev))
14741 return 0;
14742
7faa006f 14743 flush_scheduled_work();
b02fd9e3 14744 tg3_phy_stop(tp);
1da177e4
LT
14745 tg3_netif_stop(tp);
14746
14747 del_timer_sync(&tp->timer);
14748
f47c11ee 14749 tg3_full_lock(tp, 1);
1da177e4 14750 tg3_disable_ints(tp);
f47c11ee 14751 tg3_full_unlock(tp);
1da177e4
LT
14752
14753 netif_device_detach(dev);
14754
f47c11ee 14755 tg3_full_lock(tp, 0);
944d980e 14756 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
6a9eba15 14757 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
f47c11ee 14758 tg3_full_unlock(tp);
1da177e4 14759
12dac075
RW
14760 target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
14761
14762 err = tg3_set_power_state(tp, target_state);
1da177e4 14763 if (err) {
b02fd9e3
MC
14764 int err2;
14765
f47c11ee 14766 tg3_full_lock(tp, 0);
1da177e4 14767
6a9eba15 14768 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
b02fd9e3
MC
14769 err2 = tg3_restart_hw(tp, 1);
14770 if (err2)
b9ec6c1b 14771 goto out;
1da177e4
LT
14772
14773 tp->timer.expires = jiffies + tp->timer_offset;
14774 add_timer(&tp->timer);
14775
14776 netif_device_attach(dev);
14777 tg3_netif_start(tp);
14778
b9ec6c1b 14779out:
f47c11ee 14780 tg3_full_unlock(tp);
b02fd9e3
MC
14781
14782 if (!err2)
14783 tg3_phy_start(tp);
1da177e4
LT
14784 }
14785
14786 return err;
14787}
14788
14789static int tg3_resume(struct pci_dev *pdev)
14790{
14791 struct net_device *dev = pci_get_drvdata(pdev);
14792 struct tg3 *tp = netdev_priv(dev);
14793 int err;
14794
3e0c95fd
MC
14795 pci_restore_state(tp->pdev);
14796
1da177e4
LT
14797 if (!netif_running(dev))
14798 return 0;
14799
bc1c7567 14800 err = tg3_set_power_state(tp, PCI_D0);
1da177e4
LT
14801 if (err)
14802 return err;
14803
14804 netif_device_attach(dev);
14805
f47c11ee 14806 tg3_full_lock(tp, 0);
1da177e4 14807
6a9eba15 14808 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
b9ec6c1b
MC
14809 err = tg3_restart_hw(tp, 1);
14810 if (err)
14811 goto out;
1da177e4
LT
14812
14813 tp->timer.expires = jiffies + tp->timer_offset;
14814 add_timer(&tp->timer);
14815
1da177e4
LT
14816 tg3_netif_start(tp);
14817
b9ec6c1b 14818out:
f47c11ee 14819 tg3_full_unlock(tp);
1da177e4 14820
b02fd9e3
MC
14821 if (!err)
14822 tg3_phy_start(tp);
14823
b9ec6c1b 14824 return err;
1da177e4
LT
14825}
14826
14827static struct pci_driver tg3_driver = {
14828 .name = DRV_MODULE_NAME,
14829 .id_table = tg3_pci_tbl,
14830 .probe = tg3_init_one,
14831 .remove = __devexit_p(tg3_remove_one),
14832 .suspend = tg3_suspend,
14833 .resume = tg3_resume
14834};
14835
14836static int __init tg3_init(void)
14837{
29917620 14838 return pci_register_driver(&tg3_driver);
1da177e4
LT
14839}
14840
14841static void __exit tg3_cleanup(void)
14842{
14843 pci_unregister_driver(&tg3_driver);
14844}
14845
14846module_init(tg3_init);
14847module_exit(tg3_cleanup);