]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/net/tg3.c
tg3: Don't access phy test ctrl reg for 5717+
[net-next-2.6.git] / drivers / net / tg3.c
CommitLineData
1da177e4
LT
1/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
ba5b0bfa 7 * Copyright (C) 2005-2010 Broadcom Corporation.
1da177e4
LT
8 *
9 * Firmware is:
49cabf49
MC
10 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
1da177e4
LT
16 */
17
1da177e4
LT
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
6867c843 21#include <linux/stringify.h>
1da177e4
LT
22#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
14c85021 27#include <linux/in.h>
1da177e4
LT
28#include <linux/init.h>
29#include <linux/ioport.h>
30#include <linux/pci.h>
31#include <linux/netdevice.h>
32#include <linux/etherdevice.h>
33#include <linux/skbuff.h>
34#include <linux/ethtool.h>
35#include <linux/mii.h>
158d7abd 36#include <linux/phy.h>
a9daf367 37#include <linux/brcmphy.h>
1da177e4
LT
38#include <linux/if_vlan.h>
39#include <linux/ip.h>
40#include <linux/tcp.h>
41#include <linux/workqueue.h>
61487480 42#include <linux/prefetch.h>
f9a5f7d3 43#include <linux/dma-mapping.h>
077f849d 44#include <linux/firmware.h>
1da177e4
LT
45
46#include <net/checksum.h>
c9bdd4b5 47#include <net/ip.h>
1da177e4
LT
48
49#include <asm/system.h>
50#include <asm/io.h>
51#include <asm/byteorder.h>
52#include <asm/uaccess.h>
53
49b6e95f 54#ifdef CONFIG_SPARC
1da177e4 55#include <asm/idprom.h>
49b6e95f 56#include <asm/prom.h>
1da177e4
LT
57#endif
58
63532394
MC
59#define BAR_0 0
60#define BAR_2 2
61
1da177e4
LT
62#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
63#define TG3_VLAN_TAG_USED 1
64#else
65#define TG3_VLAN_TAG_USED 0
66#endif
67
1da177e4
LT
68#include "tg3.h"
69
70#define DRV_MODULE_NAME "tg3"
6867c843 71#define TG3_MAJ_NUM 3
98e32a9c 72#define TG3_MIN_NUM 112
6867c843
MC
73#define DRV_MODULE_VERSION \
74 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
98e32a9c 75#define DRV_MODULE_RELDATE "July 11, 2010"
1da177e4
LT
76
77#define TG3_DEF_MAC_MODE 0
78#define TG3_DEF_RX_MODE 0
79#define TG3_DEF_TX_MODE 0
80#define TG3_DEF_MSG_ENABLE \
81 (NETIF_MSG_DRV | \
82 NETIF_MSG_PROBE | \
83 NETIF_MSG_LINK | \
84 NETIF_MSG_TIMER | \
85 NETIF_MSG_IFDOWN | \
86 NETIF_MSG_IFUP | \
87 NETIF_MSG_RX_ERR | \
88 NETIF_MSG_TX_ERR)
89
90/* length of time before we decide the hardware is borked,
91 * and dev->tx_timeout() should be called to fix the problem
92 */
93#define TG3_TX_TIMEOUT (5 * HZ)
94
95/* hardware minimum and maximum for a single frame's data payload */
96#define TG3_MIN_MTU 60
97#define TG3_MAX_MTU(tp) \
8f666b07 98 ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
1da177e4
LT
99
100/* These numbers seem to be hard coded in the NIC firmware somehow.
101 * You can't change the ring sizes, but you can change where you place
102 * them in the NIC onboard memory.
103 */
104#define TG3_RX_RING_SIZE 512
105#define TG3_DEF_RX_RING_PENDING 200
106#define TG3_RX_JUMBO_RING_SIZE 256
107#define TG3_DEF_RX_JUMBO_RING_PENDING 100
c6cdf436 108#define TG3_RSS_INDIR_TBL_SIZE 128
1da177e4
LT
109
110/* Do not place this n-ring entries value into the tp struct itself,
111 * we really want to expose these constants to GCC so that modulo et
112 * al. operations are done with shifts and masks instead of with
113 * hw multiply/modulo instructions. Another solution would be to
114 * replace things like '% foo' with '& (foo - 1)'.
115 */
116#define TG3_RX_RCB_RING_SIZE(tp) \
f6eb9b1f 117 (((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) && \
5ea1c506 118 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) ? 1024 : 512)
1da177e4
LT
119
120#define TG3_TX_RING_SIZE 512
121#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
122
123#define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
124 TG3_RX_RING_SIZE)
79ed5ac7
MC
125#define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_ext_rx_buffer_desc) * \
126 TG3_RX_JUMBO_RING_SIZE)
1da177e4 127#define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
79ed5ac7 128 TG3_RX_RCB_RING_SIZE(tp))
1da177e4
LT
129#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
130 TG3_TX_RING_SIZE)
1da177e4
LT
131#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
132
9dc7a113
MC
133#define TG3_RX_DMA_ALIGN 16
134#define TG3_RX_HEADROOM ALIGN(VLAN_HLEN, TG3_RX_DMA_ALIGN)
135
287be12e
MC
136#define TG3_DMA_BYTE_ENAB 64
137
138#define TG3_RX_STD_DMA_SZ 1536
139#define TG3_RX_JMB_DMA_SZ 9046
140
141#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
142
143#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
144#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
1da177e4 145
2b2cdb65
MC
146#define TG3_RX_STD_BUFF_RING_SIZE \
147 (sizeof(struct ring_info) * TG3_RX_RING_SIZE)
148
149#define TG3_RX_JMB_BUFF_RING_SIZE \
150 (sizeof(struct ring_info) * TG3_RX_JUMBO_RING_SIZE)
151
d2757fc4
MC
152/* Due to a hardware bug, the 5701 can only DMA to memory addresses
153 * that are at least dword aligned when used in PCIX mode. The driver
154 * works around this bug by double copying the packet. This workaround
155 * is built into the normal double copy length check for efficiency.
156 *
157 * However, the double copy is only necessary on those architectures
158 * where unaligned memory accesses are inefficient. For those architectures
159 * where unaligned memory accesses incur little penalty, we can reintegrate
160 * the 5701 in the normal rx path. Doing so saves a device structure
161 * dereference by hardcoding the double copy threshold in place.
162 */
163#define TG3_RX_COPY_THRESHOLD 256
164#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
165 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
166#else
167 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
168#endif
169
1da177e4 170/* minimum number of free TX descriptors required to wake up TX process */
f3f3f27e 171#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
1da177e4 172
ad829268
MC
173#define TG3_RAW_IP_ALIGN 2
174
1da177e4
LT
175/* number of ETHTOOL_GSTATS u64's */
176#define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
177
4cafd3f5
MC
178#define TG3_NUM_TEST 6
179
c6cdf436
MC
180#define TG3_FW_UPDATE_TIMEOUT_SEC 5
181
077f849d
JSR
182#define FIRMWARE_TG3 "tigon/tg3.bin"
183#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
184#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
185
1da177e4 186static char version[] __devinitdata =
05dbe005 187 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
1da177e4
LT
188
189MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
190MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
191MODULE_LICENSE("GPL");
192MODULE_VERSION(DRV_MODULE_VERSION);
077f849d
JSR
193MODULE_FIRMWARE(FIRMWARE_TG3);
194MODULE_FIRMWARE(FIRMWARE_TG3TSO);
195MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
196
1da177e4
LT
197static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
198module_param(tg3_debug, int, 0);
199MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
200
a3aa1884 201static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
13185217
HK
202 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
203 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
204 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
205 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
206 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
207 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
208 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
209 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
210 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
211 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
212 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
213 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
214 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
215 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
216 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
217 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
218 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
219 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
220 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
221 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
222 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
223 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
224 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
225 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
126a3368 226 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
13185217
HK
227 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
228 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
229 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
230 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
231 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
232 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
233 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
234 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
235 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
236 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
126a3368 241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
13185217
HK
242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
676917d4 245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
13185217
HK
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
b5d3772c
MC
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
d30cdd28
MC
255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
6c7af27c 257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
9936bcf6
MC
258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
c88e668b
MC
260 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
261 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
2befdcea
MC
262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
321d32a0
MC
264 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
265 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
5e7ccf20 267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
5001e2f6
MC
268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5724)},
b0f75221
MC
271 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
272 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
275 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
276 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
302b500b 277 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
13185217
HK
278 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
279 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
280 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
281 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
282 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
283 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
284 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
285 {}
1da177e4
LT
286};
287
288MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
289
50da859d 290static const struct {
1da177e4
LT
291 const char string[ETH_GSTRING_LEN];
292} ethtool_stats_keys[TG3_NUM_STATS] = {
293 { "rx_octets" },
294 { "rx_fragments" },
295 { "rx_ucast_packets" },
296 { "rx_mcast_packets" },
297 { "rx_bcast_packets" },
298 { "rx_fcs_errors" },
299 { "rx_align_errors" },
300 { "rx_xon_pause_rcvd" },
301 { "rx_xoff_pause_rcvd" },
302 { "rx_mac_ctrl_rcvd" },
303 { "rx_xoff_entered" },
304 { "rx_frame_too_long_errors" },
305 { "rx_jabbers" },
306 { "rx_undersize_packets" },
307 { "rx_in_length_errors" },
308 { "rx_out_length_errors" },
309 { "rx_64_or_less_octet_packets" },
310 { "rx_65_to_127_octet_packets" },
311 { "rx_128_to_255_octet_packets" },
312 { "rx_256_to_511_octet_packets" },
313 { "rx_512_to_1023_octet_packets" },
314 { "rx_1024_to_1522_octet_packets" },
315 { "rx_1523_to_2047_octet_packets" },
316 { "rx_2048_to_4095_octet_packets" },
317 { "rx_4096_to_8191_octet_packets" },
318 { "rx_8192_to_9022_octet_packets" },
319
320 { "tx_octets" },
321 { "tx_collisions" },
322
323 { "tx_xon_sent" },
324 { "tx_xoff_sent" },
325 { "tx_flow_control" },
326 { "tx_mac_errors" },
327 { "tx_single_collisions" },
328 { "tx_mult_collisions" },
329 { "tx_deferred" },
330 { "tx_excessive_collisions" },
331 { "tx_late_collisions" },
332 { "tx_collide_2times" },
333 { "tx_collide_3times" },
334 { "tx_collide_4times" },
335 { "tx_collide_5times" },
336 { "tx_collide_6times" },
337 { "tx_collide_7times" },
338 { "tx_collide_8times" },
339 { "tx_collide_9times" },
340 { "tx_collide_10times" },
341 { "tx_collide_11times" },
342 { "tx_collide_12times" },
343 { "tx_collide_13times" },
344 { "tx_collide_14times" },
345 { "tx_collide_15times" },
346 { "tx_ucast_packets" },
347 { "tx_mcast_packets" },
348 { "tx_bcast_packets" },
349 { "tx_carrier_sense_errors" },
350 { "tx_discards" },
351 { "tx_errors" },
352
353 { "dma_writeq_full" },
354 { "dma_write_prioq_full" },
355 { "rxbds_empty" },
356 { "rx_discards" },
357 { "rx_errors" },
358 { "rx_threshold_hit" },
359
360 { "dma_readq_full" },
361 { "dma_read_prioq_full" },
362 { "tx_comp_queue_full" },
363
364 { "ring_set_send_prod_index" },
365 { "ring_status_update" },
366 { "nic_irqs" },
367 { "nic_avoided_irqs" },
368 { "nic_tx_threshold_hit" }
369};
370
50da859d 371static const struct {
4cafd3f5
MC
372 const char string[ETH_GSTRING_LEN];
373} ethtool_test_keys[TG3_NUM_TEST] = {
374 { "nvram test (online) " },
375 { "link test (online) " },
376 { "register test (offline)" },
377 { "memory test (offline)" },
378 { "loopback test (offline)" },
379 { "interrupt test (offline)" },
380};
381
b401e9e2
MC
382static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
383{
384 writel(val, tp->regs + off);
385}
386
387static u32 tg3_read32(struct tg3 *tp, u32 off)
388{
de6f31eb 389 return readl(tp->regs + off);
b401e9e2
MC
390}
391
0d3031d9
MC
392static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
393{
394 writel(val, tp->aperegs + off);
395}
396
397static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
398{
de6f31eb 399 return readl(tp->aperegs + off);
0d3031d9
MC
400}
401
1da177e4
LT
402static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
403{
6892914f
MC
404 unsigned long flags;
405
406 spin_lock_irqsave(&tp->indirect_lock, flags);
1ee582d8
MC
407 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
408 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
6892914f 409 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1ee582d8
MC
410}
411
412static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
413{
414 writel(val, tp->regs + off);
415 readl(tp->regs + off);
1da177e4
LT
416}
417
6892914f 418static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
1da177e4 419{
6892914f
MC
420 unsigned long flags;
421 u32 val;
422
423 spin_lock_irqsave(&tp->indirect_lock, flags);
424 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
425 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
426 spin_unlock_irqrestore(&tp->indirect_lock, flags);
427 return val;
428}
429
430static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
431{
432 unsigned long flags;
433
434 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
435 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
436 TG3_64BIT_REG_LOW, val);
437 return;
438 }
66711e66 439 if (off == TG3_RX_STD_PROD_IDX_REG) {
6892914f
MC
440 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
441 TG3_64BIT_REG_LOW, val);
442 return;
1da177e4 443 }
6892914f
MC
444
445 spin_lock_irqsave(&tp->indirect_lock, flags);
446 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
447 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
448 spin_unlock_irqrestore(&tp->indirect_lock, flags);
449
450 /* In indirect mode when disabling interrupts, we also need
451 * to clear the interrupt bit in the GRC local ctrl register.
452 */
453 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
454 (val == 0x1)) {
455 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
456 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
457 }
458}
459
460static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
461{
462 unsigned long flags;
463 u32 val;
464
465 spin_lock_irqsave(&tp->indirect_lock, flags);
466 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
467 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
468 spin_unlock_irqrestore(&tp->indirect_lock, flags);
469 return val;
470}
471
b401e9e2
MC
472/* usec_wait specifies the wait time in usec when writing to certain registers
473 * where it is unsafe to read back the register without some delay.
474 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
475 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
476 */
477static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
6892914f 478{
b401e9e2
MC
479 if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
480 (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
481 /* Non-posted methods */
482 tp->write32(tp, off, val);
483 else {
484 /* Posted method */
485 tg3_write32(tp, off, val);
486 if (usec_wait)
487 udelay(usec_wait);
488 tp->read32(tp, off);
489 }
490 /* Wait again after the read for the posted method to guarantee that
491 * the wait time is met.
492 */
493 if (usec_wait)
494 udelay(usec_wait);
1da177e4
LT
495}
496
09ee929c
MC
497static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
498{
499 tp->write32_mbox(tp, off, val);
6892914f
MC
500 if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
501 !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
502 tp->read32_mbox(tp, off);
09ee929c
MC
503}
504
20094930 505static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
1da177e4
LT
506{
507 void __iomem *mbox = tp->regs + off;
508 writel(val, mbox);
509 if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
510 writel(val, mbox);
511 if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
512 readl(mbox);
513}
514
b5d3772c
MC
515static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
516{
de6f31eb 517 return readl(tp->regs + off + GRCMBOX_BASE);
b5d3772c
MC
518}
519
520static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
521{
522 writel(val, tp->regs + off + GRCMBOX_BASE);
523}
524
c6cdf436 525#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
09ee929c 526#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
c6cdf436
MC
527#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
528#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
529#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
20094930 530
c6cdf436
MC
531#define tw32(reg, val) tp->write32(tp, reg, val)
532#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
533#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
534#define tr32(reg) tp->read32(tp, reg)
1da177e4
LT
535
536static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
537{
6892914f
MC
538 unsigned long flags;
539
b5d3772c
MC
540 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
541 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
542 return;
543
6892914f 544 spin_lock_irqsave(&tp->indirect_lock, flags);
bbadf503
MC
545 if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
546 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
547 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 548
bbadf503
MC
549 /* Always leave this as zero. */
550 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
551 } else {
552 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
553 tw32_f(TG3PCI_MEM_WIN_DATA, val);
28fbef78 554
bbadf503
MC
555 /* Always leave this as zero. */
556 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
557 }
558 spin_unlock_irqrestore(&tp->indirect_lock, flags);
758a6139
DM
559}
560
1da177e4
LT
561static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
562{
6892914f
MC
563 unsigned long flags;
564
b5d3772c
MC
565 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
566 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
567 *val = 0;
568 return;
569 }
570
6892914f 571 spin_lock_irqsave(&tp->indirect_lock, flags);
bbadf503
MC
572 if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
573 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
574 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 575
bbadf503
MC
576 /* Always leave this as zero. */
577 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
578 } else {
579 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
580 *val = tr32(TG3PCI_MEM_WIN_DATA);
581
582 /* Always leave this as zero. */
583 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
584 }
6892914f 585 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1da177e4
LT
586}
587
0d3031d9
MC
588static void tg3_ape_lock_init(struct tg3 *tp)
589{
590 int i;
f92d9dc1
MC
591 u32 regbase;
592
593 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
594 regbase = TG3_APE_LOCK_GRANT;
595 else
596 regbase = TG3_APE_PER_LOCK_GRANT;
0d3031d9
MC
597
598 /* Make sure the driver hasn't any stale locks. */
599 for (i = 0; i < 8; i++)
f92d9dc1 600 tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
0d3031d9
MC
601}
602
603static int tg3_ape_lock(struct tg3 *tp, int locknum)
604{
605 int i, off;
606 int ret = 0;
f92d9dc1 607 u32 status, req, gnt;
0d3031d9
MC
608
609 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
610 return 0;
611
612 switch (locknum) {
33f401ae
MC
613 case TG3_APE_LOCK_GRC:
614 case TG3_APE_LOCK_MEM:
615 break;
616 default:
617 return -EINVAL;
0d3031d9
MC
618 }
619
f92d9dc1
MC
620 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
621 req = TG3_APE_LOCK_REQ;
622 gnt = TG3_APE_LOCK_GRANT;
623 } else {
624 req = TG3_APE_PER_LOCK_REQ;
625 gnt = TG3_APE_PER_LOCK_GRANT;
626 }
627
0d3031d9
MC
628 off = 4 * locknum;
629
f92d9dc1 630 tg3_ape_write32(tp, req + off, APE_LOCK_REQ_DRIVER);
0d3031d9
MC
631
632 /* Wait for up to 1 millisecond to acquire lock. */
633 for (i = 0; i < 100; i++) {
f92d9dc1 634 status = tg3_ape_read32(tp, gnt + off);
0d3031d9
MC
635 if (status == APE_LOCK_GRANT_DRIVER)
636 break;
637 udelay(10);
638 }
639
640 if (status != APE_LOCK_GRANT_DRIVER) {
641 /* Revoke the lock request. */
f92d9dc1 642 tg3_ape_write32(tp, gnt + off,
0d3031d9
MC
643 APE_LOCK_GRANT_DRIVER);
644
645 ret = -EBUSY;
646 }
647
648 return ret;
649}
650
651static void tg3_ape_unlock(struct tg3 *tp, int locknum)
652{
f92d9dc1 653 u32 gnt;
0d3031d9
MC
654
655 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
656 return;
657
658 switch (locknum) {
33f401ae
MC
659 case TG3_APE_LOCK_GRC:
660 case TG3_APE_LOCK_MEM:
661 break;
662 default:
663 return;
0d3031d9
MC
664 }
665
f92d9dc1
MC
666 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
667 gnt = TG3_APE_LOCK_GRANT;
668 else
669 gnt = TG3_APE_PER_LOCK_GRANT;
670
671 tg3_ape_write32(tp, gnt + 4 * locknum, APE_LOCK_GRANT_DRIVER);
0d3031d9
MC
672}
673
1da177e4
LT
674static void tg3_disable_ints(struct tg3 *tp)
675{
89aeb3bc
MC
676 int i;
677
1da177e4
LT
678 tw32(TG3PCI_MISC_HOST_CTRL,
679 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc
MC
680 for (i = 0; i < tp->irq_max; i++)
681 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
1da177e4
LT
682}
683
1da177e4
LT
684static void tg3_enable_ints(struct tg3 *tp)
685{
89aeb3bc 686 int i;
89aeb3bc 687
bbe832c0
MC
688 tp->irq_sync = 0;
689 wmb();
690
1da177e4
LT
691 tw32(TG3PCI_MISC_HOST_CTRL,
692 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc 693
f89f38b8 694 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
89aeb3bc
MC
695 for (i = 0; i < tp->irq_cnt; i++) {
696 struct tg3_napi *tnapi = &tp->napi[i];
c6cdf436 697
898a56f8 698 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
89aeb3bc
MC
699 if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
700 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
f19af9c2 701
f89f38b8 702 tp->coal_now |= tnapi->coal_now;
89aeb3bc 703 }
f19af9c2
MC
704
705 /* Force an initial interrupt */
706 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
707 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
708 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
709 else
f89f38b8
MC
710 tw32(HOSTCC_MODE, tp->coal_now);
711
712 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
1da177e4
LT
713}
714
17375d25 715static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
04237ddd 716{
17375d25 717 struct tg3 *tp = tnapi->tp;
898a56f8 718 struct tg3_hw_status *sblk = tnapi->hw_status;
04237ddd
MC
719 unsigned int work_exists = 0;
720
721 /* check for phy events */
722 if (!(tp->tg3_flags &
723 (TG3_FLAG_USE_LINKCHG_REG |
724 TG3_FLAG_POLL_SERDES))) {
725 if (sblk->status & SD_STATUS_LINK_CHG)
726 work_exists = 1;
727 }
728 /* check for RX/TX work to do */
f3f3f27e 729 if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
8d9d7cfc 730 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
04237ddd
MC
731 work_exists = 1;
732
733 return work_exists;
734}
735
17375d25 736/* tg3_int_reenable
04237ddd
MC
737 * similar to tg3_enable_ints, but it accurately determines whether there
738 * is new work pending and can return without flushing the PIO write
6aa20a22 739 * which reenables interrupts
1da177e4 740 */
17375d25 741static void tg3_int_reenable(struct tg3_napi *tnapi)
1da177e4 742{
17375d25
MC
743 struct tg3 *tp = tnapi->tp;
744
898a56f8 745 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
1da177e4
LT
746 mmiowb();
747
fac9b83e
DM
748 /* When doing tagged status, this work check is unnecessary.
749 * The last_tag we write above tells the chip which piece of
750 * work we've completed.
751 */
752 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
17375d25 753 tg3_has_work(tnapi))
04237ddd 754 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 755 HOSTCC_MODE_ENABLE | tnapi->coal_now);
1da177e4
LT
756}
757
fed97810
MC
758static void tg3_napi_disable(struct tg3 *tp)
759{
760 int i;
761
762 for (i = tp->irq_cnt - 1; i >= 0; i--)
763 napi_disable(&tp->napi[i].napi);
764}
765
766static void tg3_napi_enable(struct tg3 *tp)
767{
768 int i;
769
770 for (i = 0; i < tp->irq_cnt; i++)
771 napi_enable(&tp->napi[i].napi);
772}
773
1da177e4
LT
774static inline void tg3_netif_stop(struct tg3 *tp)
775{
bbe832c0 776 tp->dev->trans_start = jiffies; /* prevent tx timeout */
fed97810 777 tg3_napi_disable(tp);
1da177e4
LT
778 netif_tx_disable(tp->dev);
779}
780
781static inline void tg3_netif_start(struct tg3 *tp)
782{
fe5f5787
MC
783 /* NOTE: unconditional netif_tx_wake_all_queues is only
784 * appropriate so long as all callers are assured to
785 * have free tx slots (such as after tg3_init_hw)
1da177e4 786 */
fe5f5787
MC
787 netif_tx_wake_all_queues(tp->dev);
788
fed97810
MC
789 tg3_napi_enable(tp);
790 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
f47c11ee 791 tg3_enable_ints(tp);
1da177e4
LT
792}
793
794static void tg3_switch_clocks(struct tg3 *tp)
795{
f6eb9b1f 796 u32 clock_ctrl;
1da177e4
LT
797 u32 orig_clock_ctrl;
798
795d01c5
MC
799 if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
800 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
4cf78e4f
MC
801 return;
802
f6eb9b1f
MC
803 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
804
1da177e4
LT
805 orig_clock_ctrl = clock_ctrl;
806 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
807 CLOCK_CTRL_CLKRUN_OENABLE |
808 0x1f);
809 tp->pci_clock_ctrl = clock_ctrl;
810
811 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
812 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
b401e9e2
MC
813 tw32_wait_f(TG3PCI_CLOCK_CTRL,
814 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
1da177e4
LT
815 }
816 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
b401e9e2
MC
817 tw32_wait_f(TG3PCI_CLOCK_CTRL,
818 clock_ctrl |
819 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
820 40);
821 tw32_wait_f(TG3PCI_CLOCK_CTRL,
822 clock_ctrl | (CLOCK_CTRL_ALTCLK),
823 40);
1da177e4 824 }
b401e9e2 825 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
1da177e4
LT
826}
827
828#define PHY_BUSY_LOOPS 5000
829
830static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
831{
832 u32 frame_val;
833 unsigned int loops;
834 int ret;
835
836 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
837 tw32_f(MAC_MI_MODE,
838 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
839 udelay(80);
840 }
841
842 *val = 0x0;
843
882e9793 844 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
845 MI_COM_PHY_ADDR_MASK);
846 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
847 MI_COM_REG_ADDR_MASK);
848 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
6aa20a22 849
1da177e4
LT
850 tw32_f(MAC_MI_COM, frame_val);
851
852 loops = PHY_BUSY_LOOPS;
853 while (loops != 0) {
854 udelay(10);
855 frame_val = tr32(MAC_MI_COM);
856
857 if ((frame_val & MI_COM_BUSY) == 0) {
858 udelay(5);
859 frame_val = tr32(MAC_MI_COM);
860 break;
861 }
862 loops -= 1;
863 }
864
865 ret = -EBUSY;
866 if (loops != 0) {
867 *val = frame_val & MI_COM_DATA_MASK;
868 ret = 0;
869 }
870
871 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
872 tw32_f(MAC_MI_MODE, tp->mi_mode);
873 udelay(80);
874 }
875
876 return ret;
877}
878
879static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
880{
881 u32 frame_val;
882 unsigned int loops;
883 int ret;
884
7f97a4bd 885 if ((tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
b5d3772c
MC
886 (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
887 return 0;
888
1da177e4
LT
889 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
890 tw32_f(MAC_MI_MODE,
891 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
892 udelay(80);
893 }
894
882e9793 895 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
896 MI_COM_PHY_ADDR_MASK);
897 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
898 MI_COM_REG_ADDR_MASK);
899 frame_val |= (val & MI_COM_DATA_MASK);
900 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
6aa20a22 901
1da177e4
LT
902 tw32_f(MAC_MI_COM, frame_val);
903
904 loops = PHY_BUSY_LOOPS;
905 while (loops != 0) {
906 udelay(10);
907 frame_val = tr32(MAC_MI_COM);
908 if ((frame_val & MI_COM_BUSY) == 0) {
909 udelay(5);
910 frame_val = tr32(MAC_MI_COM);
911 break;
912 }
913 loops -= 1;
914 }
915
916 ret = -EBUSY;
917 if (loops != 0)
918 ret = 0;
919
920 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
921 tw32_f(MAC_MI_MODE, tp->mi_mode);
922 udelay(80);
923 }
924
925 return ret;
926}
927
95e2869a
MC
928static int tg3_bmcr_reset(struct tg3 *tp)
929{
930 u32 phy_control;
931 int limit, err;
932
933 /* OK, reset it, and poll the BMCR_RESET bit until it
934 * clears or we time out.
935 */
936 phy_control = BMCR_RESET;
937 err = tg3_writephy(tp, MII_BMCR, phy_control);
938 if (err != 0)
939 return -EBUSY;
940
941 limit = 5000;
942 while (limit--) {
943 err = tg3_readphy(tp, MII_BMCR, &phy_control);
944 if (err != 0)
945 return -EBUSY;
946
947 if ((phy_control & BMCR_RESET) == 0) {
948 udelay(40);
949 break;
950 }
951 udelay(10);
952 }
d4675b52 953 if (limit < 0)
95e2869a
MC
954 return -EBUSY;
955
956 return 0;
957}
958
158d7abd
MC
959static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
960{
3d16543d 961 struct tg3 *tp = bp->priv;
158d7abd
MC
962 u32 val;
963
24bb4fb6 964 spin_lock_bh(&tp->lock);
158d7abd
MC
965
966 if (tg3_readphy(tp, reg, &val))
24bb4fb6
MC
967 val = -EIO;
968
969 spin_unlock_bh(&tp->lock);
158d7abd
MC
970
971 return val;
972}
973
974static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
975{
3d16543d 976 struct tg3 *tp = bp->priv;
24bb4fb6 977 u32 ret = 0;
158d7abd 978
24bb4fb6 979 spin_lock_bh(&tp->lock);
158d7abd
MC
980
981 if (tg3_writephy(tp, reg, val))
24bb4fb6 982 ret = -EIO;
158d7abd 983
24bb4fb6
MC
984 spin_unlock_bh(&tp->lock);
985
986 return ret;
158d7abd
MC
987}
988
989static int tg3_mdio_reset(struct mii_bus *bp)
990{
991 return 0;
992}
993
9c61d6bc 994static void tg3_mdio_config_5785(struct tg3 *tp)
a9daf367
MC
995{
996 u32 val;
fcb389df 997 struct phy_device *phydev;
a9daf367 998
3f0e3ad7 999 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
fcb389df 1000 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f
MC
1001 case PHY_ID_BCM50610:
1002 case PHY_ID_BCM50610M:
fcb389df
MC
1003 val = MAC_PHYCFG2_50610_LED_MODES;
1004 break;
6a443a0f 1005 case PHY_ID_BCMAC131:
fcb389df
MC
1006 val = MAC_PHYCFG2_AC131_LED_MODES;
1007 break;
6a443a0f 1008 case PHY_ID_RTL8211C:
fcb389df
MC
1009 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1010 break;
6a443a0f 1011 case PHY_ID_RTL8201E:
fcb389df
MC
1012 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1013 break;
1014 default:
a9daf367 1015 return;
fcb389df
MC
1016 }
1017
1018 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1019 tw32(MAC_PHYCFG2, val);
1020
1021 val = tr32(MAC_PHYCFG1);
bb85fbb6
MC
1022 val &= ~(MAC_PHYCFG1_RGMII_INT |
1023 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1024 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
fcb389df
MC
1025 tw32(MAC_PHYCFG1, val);
1026
1027 return;
1028 }
1029
14417063 1030 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE))
fcb389df
MC
1031 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1032 MAC_PHYCFG2_FMODE_MASK_MASK |
1033 MAC_PHYCFG2_GMODE_MASK_MASK |
1034 MAC_PHYCFG2_ACT_MASK_MASK |
1035 MAC_PHYCFG2_QUAL_MASK_MASK |
1036 MAC_PHYCFG2_INBAND_ENABLE;
1037
1038 tw32(MAC_PHYCFG2, val);
a9daf367 1039
bb85fbb6
MC
1040 val = tr32(MAC_PHYCFG1);
1041 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1042 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
14417063 1043 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
a9daf367
MC
1044 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1045 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
1046 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1047 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1048 }
bb85fbb6
MC
1049 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1050 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1051 tw32(MAC_PHYCFG1, val);
a9daf367 1052
a9daf367
MC
1053 val = tr32(MAC_EXT_RGMII_MODE);
1054 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1055 MAC_RGMII_MODE_RX_QUALITY |
1056 MAC_RGMII_MODE_RX_ACTIVITY |
1057 MAC_RGMII_MODE_RX_ENG_DET |
1058 MAC_RGMII_MODE_TX_ENABLE |
1059 MAC_RGMII_MODE_TX_LOWPWR |
1060 MAC_RGMII_MODE_TX_RESET);
14417063 1061 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
a9daf367
MC
1062 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1063 val |= MAC_RGMII_MODE_RX_INT_B |
1064 MAC_RGMII_MODE_RX_QUALITY |
1065 MAC_RGMII_MODE_RX_ACTIVITY |
1066 MAC_RGMII_MODE_RX_ENG_DET;
1067 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1068 val |= MAC_RGMII_MODE_TX_ENABLE |
1069 MAC_RGMII_MODE_TX_LOWPWR |
1070 MAC_RGMII_MODE_TX_RESET;
1071 }
1072 tw32(MAC_EXT_RGMII_MODE, val);
1073}
1074
158d7abd
MC
1075static void tg3_mdio_start(struct tg3 *tp)
1076{
158d7abd
MC
1077 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1078 tw32_f(MAC_MI_MODE, tp->mi_mode);
1079 udelay(80);
a9daf367 1080
9ea4818d
MC
1081 if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
1082 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1083 tg3_mdio_config_5785(tp);
1084}
1085
1086static int tg3_mdio_init(struct tg3 *tp)
1087{
1088 int i;
1089 u32 reg;
1090 struct phy_device *phydev;
1091
a50d0796
MC
1092 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
1093 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
9c7df915 1094 u32 is_serdes;
882e9793 1095
9c7df915 1096 tp->phy_addr = PCI_FUNC(tp->pdev->devfn) + 1;
882e9793 1097
d1ec96af
MC
1098 if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
1099 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1100 else
1101 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1102 TG3_CPMU_PHY_STRAP_IS_SERDES;
882e9793
MC
1103 if (is_serdes)
1104 tp->phy_addr += 7;
1105 } else
3f0e3ad7 1106 tp->phy_addr = TG3_PHY_MII_ADDR;
882e9793 1107
158d7abd
MC
1108 tg3_mdio_start(tp);
1109
1110 if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
1111 (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
1112 return 0;
1113
298cf9be
LB
1114 tp->mdio_bus = mdiobus_alloc();
1115 if (tp->mdio_bus == NULL)
1116 return -ENOMEM;
158d7abd 1117
298cf9be
LB
1118 tp->mdio_bus->name = "tg3 mdio bus";
1119 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
158d7abd 1120 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
298cf9be
LB
1121 tp->mdio_bus->priv = tp;
1122 tp->mdio_bus->parent = &tp->pdev->dev;
1123 tp->mdio_bus->read = &tg3_mdio_read;
1124 tp->mdio_bus->write = &tg3_mdio_write;
1125 tp->mdio_bus->reset = &tg3_mdio_reset;
3f0e3ad7 1126 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
298cf9be 1127 tp->mdio_bus->irq = &tp->mdio_irq[0];
158d7abd
MC
1128
1129 for (i = 0; i < PHY_MAX_ADDR; i++)
298cf9be 1130 tp->mdio_bus->irq[i] = PHY_POLL;
158d7abd
MC
1131
1132 /* The bus registration will look for all the PHYs on the mdio bus.
1133 * Unfortunately, it does not ensure the PHY is powered up before
1134 * accessing the PHY ID registers. A chip reset is the
1135 * quickest way to bring the device back to an operational state..
1136 */
1137 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1138 tg3_bmcr_reset(tp);
1139
298cf9be 1140 i = mdiobus_register(tp->mdio_bus);
a9daf367 1141 if (i) {
ab96b241 1142 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
9c61d6bc 1143 mdiobus_free(tp->mdio_bus);
a9daf367
MC
1144 return i;
1145 }
158d7abd 1146
3f0e3ad7 1147 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
a9daf367 1148
9c61d6bc 1149 if (!phydev || !phydev->drv) {
ab96b241 1150 dev_warn(&tp->pdev->dev, "No PHY devices\n");
9c61d6bc
MC
1151 mdiobus_unregister(tp->mdio_bus);
1152 mdiobus_free(tp->mdio_bus);
1153 return -ENODEV;
1154 }
1155
1156 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f 1157 case PHY_ID_BCM57780:
321d32a0 1158 phydev->interface = PHY_INTERFACE_MODE_GMII;
c704dc23 1159 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
321d32a0 1160 break;
6a443a0f
MC
1161 case PHY_ID_BCM50610:
1162 case PHY_ID_BCM50610M:
32e5a8d6 1163 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
c704dc23 1164 PHY_BRCM_RX_REFCLK_UNUSED |
52fae083 1165 PHY_BRCM_DIS_TXCRXC_NOENRGY |
c704dc23 1166 PHY_BRCM_AUTO_PWRDWN_ENABLE;
14417063 1167 if (tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)
a9daf367
MC
1168 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
1169 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1170 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
1171 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1172 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
fcb389df 1173 /* fallthru */
6a443a0f 1174 case PHY_ID_RTL8211C:
fcb389df 1175 phydev->interface = PHY_INTERFACE_MODE_RGMII;
a9daf367 1176 break;
6a443a0f
MC
1177 case PHY_ID_RTL8201E:
1178 case PHY_ID_BCMAC131:
a9daf367 1179 phydev->interface = PHY_INTERFACE_MODE_MII;
cdd4e09d 1180 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
7f97a4bd 1181 tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
a9daf367
MC
1182 break;
1183 }
1184
9c61d6bc
MC
1185 tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
1186
1187 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1188 tg3_mdio_config_5785(tp);
a9daf367
MC
1189
1190 return 0;
158d7abd
MC
1191}
1192
1193static void tg3_mdio_fini(struct tg3 *tp)
1194{
1195 if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
1196 tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
298cf9be
LB
1197 mdiobus_unregister(tp->mdio_bus);
1198 mdiobus_free(tp->mdio_bus);
158d7abd
MC
1199 }
1200}
1201
4ba526ce
MC
1202/* tp->lock is held. */
1203static inline void tg3_generate_fw_event(struct tg3 *tp)
1204{
1205 u32 val;
1206
1207 val = tr32(GRC_RX_CPU_EVENT);
1208 val |= GRC_RX_CPU_DRIVER_EVENT;
1209 tw32_f(GRC_RX_CPU_EVENT, val);
1210
1211 tp->last_event_jiffies = jiffies;
1212}
1213
1214#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1215
95e2869a
MC
1216/* tp->lock is held. */
1217static void tg3_wait_for_event_ack(struct tg3 *tp)
1218{
1219 int i;
4ba526ce
MC
1220 unsigned int delay_cnt;
1221 long time_remain;
1222
1223 /* If enough time has passed, no wait is necessary. */
1224 time_remain = (long)(tp->last_event_jiffies + 1 +
1225 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1226 (long)jiffies;
1227 if (time_remain < 0)
1228 return;
1229
1230 /* Check if we can shorten the wait time. */
1231 delay_cnt = jiffies_to_usecs(time_remain);
1232 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1233 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1234 delay_cnt = (delay_cnt >> 3) + 1;
95e2869a 1235
4ba526ce 1236 for (i = 0; i < delay_cnt; i++) {
95e2869a
MC
1237 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1238 break;
4ba526ce 1239 udelay(8);
95e2869a
MC
1240 }
1241}
1242
1243/* tp->lock is held. */
1244static void tg3_ump_link_report(struct tg3 *tp)
1245{
1246 u32 reg;
1247 u32 val;
1248
1249 if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
1250 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
1251 return;
1252
1253 tg3_wait_for_event_ack(tp);
1254
1255 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1256
1257 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1258
1259 val = 0;
1260 if (!tg3_readphy(tp, MII_BMCR, &reg))
1261 val = reg << 16;
1262 if (!tg3_readphy(tp, MII_BMSR, &reg))
1263 val |= (reg & 0xffff);
1264 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
1265
1266 val = 0;
1267 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1268 val = reg << 16;
1269 if (!tg3_readphy(tp, MII_LPA, &reg))
1270 val |= (reg & 0xffff);
1271 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
1272
1273 val = 0;
1274 if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
1275 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1276 val = reg << 16;
1277 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1278 val |= (reg & 0xffff);
1279 }
1280 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
1281
1282 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1283 val = reg << 16;
1284 else
1285 val = 0;
1286 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
1287
4ba526ce 1288 tg3_generate_fw_event(tp);
95e2869a
MC
1289}
1290
1291static void tg3_link_report(struct tg3 *tp)
1292{
1293 if (!netif_carrier_ok(tp->dev)) {
05dbe005 1294 netif_info(tp, link, tp->dev, "Link is down\n");
95e2869a
MC
1295 tg3_ump_link_report(tp);
1296 } else if (netif_msg_link(tp)) {
05dbe005
JP
1297 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1298 (tp->link_config.active_speed == SPEED_1000 ?
1299 1000 :
1300 (tp->link_config.active_speed == SPEED_100 ?
1301 100 : 10)),
1302 (tp->link_config.active_duplex == DUPLEX_FULL ?
1303 "full" : "half"));
1304
1305 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1306 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1307 "on" : "off",
1308 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1309 "on" : "off");
95e2869a
MC
1310 tg3_ump_link_report(tp);
1311 }
1312}
1313
1314static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
1315{
1316 u16 miireg;
1317
e18ce346 1318 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1319 miireg = ADVERTISE_PAUSE_CAP;
e18ce346 1320 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1321 miireg = ADVERTISE_PAUSE_ASYM;
e18ce346 1322 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1323 miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1324 else
1325 miireg = 0;
1326
1327 return miireg;
1328}
1329
1330static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1331{
1332 u16 miireg;
1333
e18ce346 1334 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1335 miireg = ADVERTISE_1000XPAUSE;
e18ce346 1336 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1337 miireg = ADVERTISE_1000XPSE_ASYM;
e18ce346 1338 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1339 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1340 else
1341 miireg = 0;
1342
1343 return miireg;
1344}
1345
95e2869a
MC
1346static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1347{
1348 u8 cap = 0;
1349
1350 if (lcladv & ADVERTISE_1000XPAUSE) {
1351 if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1352 if (rmtadv & LPA_1000XPAUSE)
e18ce346 1353 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
95e2869a 1354 else if (rmtadv & LPA_1000XPAUSE_ASYM)
e18ce346 1355 cap = FLOW_CTRL_RX;
95e2869a
MC
1356 } else {
1357 if (rmtadv & LPA_1000XPAUSE)
e18ce346 1358 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
95e2869a
MC
1359 }
1360 } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1361 if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
e18ce346 1362 cap = FLOW_CTRL_TX;
95e2869a
MC
1363 }
1364
1365 return cap;
1366}
1367
f51f3562 1368static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
95e2869a 1369{
b02fd9e3 1370 u8 autoneg;
f51f3562 1371 u8 flowctrl = 0;
95e2869a
MC
1372 u32 old_rx_mode = tp->rx_mode;
1373 u32 old_tx_mode = tp->tx_mode;
1374
b02fd9e3 1375 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
3f0e3ad7 1376 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
b02fd9e3
MC
1377 else
1378 autoneg = tp->link_config.autoneg;
1379
1380 if (autoneg == AUTONEG_ENABLE &&
95e2869a
MC
1381 (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
1382 if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
f51f3562 1383 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
95e2869a 1384 else
bc02ff95 1385 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
f51f3562
MC
1386 } else
1387 flowctrl = tp->link_config.flowctrl;
95e2869a 1388
f51f3562 1389 tp->link_config.active_flowctrl = flowctrl;
95e2869a 1390
e18ce346 1391 if (flowctrl & FLOW_CTRL_RX)
95e2869a
MC
1392 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1393 else
1394 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1395
f51f3562 1396 if (old_rx_mode != tp->rx_mode)
95e2869a 1397 tw32_f(MAC_RX_MODE, tp->rx_mode);
95e2869a 1398
e18ce346 1399 if (flowctrl & FLOW_CTRL_TX)
95e2869a
MC
1400 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1401 else
1402 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1403
f51f3562 1404 if (old_tx_mode != tp->tx_mode)
95e2869a 1405 tw32_f(MAC_TX_MODE, tp->tx_mode);
95e2869a
MC
1406}
1407
b02fd9e3
MC
1408static void tg3_adjust_link(struct net_device *dev)
1409{
1410 u8 oldflowctrl, linkmesg = 0;
1411 u32 mac_mode, lcl_adv, rmt_adv;
1412 struct tg3 *tp = netdev_priv(dev);
3f0e3ad7 1413 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1414
24bb4fb6 1415 spin_lock_bh(&tp->lock);
b02fd9e3
MC
1416
1417 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1418 MAC_MODE_HALF_DUPLEX);
1419
1420 oldflowctrl = tp->link_config.active_flowctrl;
1421
1422 if (phydev->link) {
1423 lcl_adv = 0;
1424 rmt_adv = 0;
1425
1426 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1427 mac_mode |= MAC_MODE_PORT_MODE_MII;
c3df0748
MC
1428 else if (phydev->speed == SPEED_1000 ||
1429 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
b02fd9e3 1430 mac_mode |= MAC_MODE_PORT_MODE_GMII;
c3df0748
MC
1431 else
1432 mac_mode |= MAC_MODE_PORT_MODE_MII;
b02fd9e3
MC
1433
1434 if (phydev->duplex == DUPLEX_HALF)
1435 mac_mode |= MAC_MODE_HALF_DUPLEX;
1436 else {
1437 lcl_adv = tg3_advert_flowctrl_1000T(
1438 tp->link_config.flowctrl);
1439
1440 if (phydev->pause)
1441 rmt_adv = LPA_PAUSE_CAP;
1442 if (phydev->asym_pause)
1443 rmt_adv |= LPA_PAUSE_ASYM;
1444 }
1445
1446 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1447 } else
1448 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1449
1450 if (mac_mode != tp->mac_mode) {
1451 tp->mac_mode = mac_mode;
1452 tw32_f(MAC_MODE, tp->mac_mode);
1453 udelay(40);
1454 }
1455
fcb389df
MC
1456 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
1457 if (phydev->speed == SPEED_10)
1458 tw32(MAC_MI_STAT,
1459 MAC_MI_STAT_10MBPS_MODE |
1460 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1461 else
1462 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1463 }
1464
b02fd9e3
MC
1465 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
1466 tw32(MAC_TX_LENGTHS,
1467 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1468 (6 << TX_LENGTHS_IPG_SHIFT) |
1469 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
1470 else
1471 tw32(MAC_TX_LENGTHS,
1472 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1473 (6 << TX_LENGTHS_IPG_SHIFT) |
1474 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
1475
1476 if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
1477 (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
1478 phydev->speed != tp->link_config.active_speed ||
1479 phydev->duplex != tp->link_config.active_duplex ||
1480 oldflowctrl != tp->link_config.active_flowctrl)
c6cdf436 1481 linkmesg = 1;
b02fd9e3
MC
1482
1483 tp->link_config.active_speed = phydev->speed;
1484 tp->link_config.active_duplex = phydev->duplex;
1485
24bb4fb6 1486 spin_unlock_bh(&tp->lock);
b02fd9e3
MC
1487
1488 if (linkmesg)
1489 tg3_link_report(tp);
1490}
1491
1492static int tg3_phy_init(struct tg3 *tp)
1493{
1494 struct phy_device *phydev;
1495
1496 if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
1497 return 0;
1498
1499 /* Bring the PHY back to a known state. */
1500 tg3_bmcr_reset(tp);
1501
3f0e3ad7 1502 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
1503
1504 /* Attach the MAC to the PHY. */
fb28ad35 1505 phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
a9daf367 1506 phydev->dev_flags, phydev->interface);
b02fd9e3 1507 if (IS_ERR(phydev)) {
ab96b241 1508 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
b02fd9e3
MC
1509 return PTR_ERR(phydev);
1510 }
1511
b02fd9e3 1512 /* Mask with MAC supported features. */
9c61d6bc
MC
1513 switch (phydev->interface) {
1514 case PHY_INTERFACE_MODE_GMII:
1515 case PHY_INTERFACE_MODE_RGMII:
321d32a0
MC
1516 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
1517 phydev->supported &= (PHY_GBIT_FEATURES |
1518 SUPPORTED_Pause |
1519 SUPPORTED_Asym_Pause);
1520 break;
1521 }
1522 /* fallthru */
9c61d6bc
MC
1523 case PHY_INTERFACE_MODE_MII:
1524 phydev->supported &= (PHY_BASIC_FEATURES |
1525 SUPPORTED_Pause |
1526 SUPPORTED_Asym_Pause);
1527 break;
1528 default:
3f0e3ad7 1529 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
9c61d6bc
MC
1530 return -EINVAL;
1531 }
1532
1533 tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
b02fd9e3
MC
1534
1535 phydev->advertising = phydev->supported;
1536
b02fd9e3
MC
1537 return 0;
1538}
1539
1540static void tg3_phy_start(struct tg3 *tp)
1541{
1542 struct phy_device *phydev;
1543
1544 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
1545 return;
1546
3f0e3ad7 1547 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
1548
1549 if (tp->link_config.phy_is_low_power) {
1550 tp->link_config.phy_is_low_power = 0;
1551 phydev->speed = tp->link_config.orig_speed;
1552 phydev->duplex = tp->link_config.orig_duplex;
1553 phydev->autoneg = tp->link_config.orig_autoneg;
1554 phydev->advertising = tp->link_config.orig_advertising;
1555 }
1556
1557 phy_start(phydev);
1558
1559 phy_start_aneg(phydev);
1560}
1561
1562static void tg3_phy_stop(struct tg3 *tp)
1563{
1564 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
1565 return;
1566
3f0e3ad7 1567 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
1568}
1569
1570static void tg3_phy_fini(struct tg3 *tp)
1571{
1572 if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
3f0e3ad7 1573 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
1574 tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
1575 }
1576}
1577
b2a5c19c
MC
1578static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
1579{
1580 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1581 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1582}
1583
7f97a4bd
MC
1584static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
1585{
1586 u32 phytest;
1587
1588 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
1589 u32 phy;
1590
1591 tg3_writephy(tp, MII_TG3_FET_TEST,
1592 phytest | MII_TG3_FET_SHADOW_EN);
1593 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
1594 if (enable)
1595 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
1596 else
1597 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
1598 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
1599 }
1600 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
1601 }
1602}
1603
6833c043
MC
1604static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
1605{
1606 u32 reg;
1607
ecf1410b 1608 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
a50d0796
MC
1609 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
1610 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) &&
ecf1410b 1611 (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
6833c043
MC
1612 return;
1613
7f97a4bd
MC
1614 if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
1615 tg3_phy_fet_toggle_apd(tp, enable);
1616 return;
1617 }
1618
6833c043
MC
1619 reg = MII_TG3_MISC_SHDW_WREN |
1620 MII_TG3_MISC_SHDW_SCR5_SEL |
1621 MII_TG3_MISC_SHDW_SCR5_LPED |
1622 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
1623 MII_TG3_MISC_SHDW_SCR5_SDTL |
1624 MII_TG3_MISC_SHDW_SCR5_C125OE;
1625 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
1626 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
1627
1628 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1629
1630
1631 reg = MII_TG3_MISC_SHDW_WREN |
1632 MII_TG3_MISC_SHDW_APD_SEL |
1633 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
1634 if (enable)
1635 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
1636
1637 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1638}
1639
9ef8ca99
MC
1640static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
1641{
1642 u32 phy;
1643
1644 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
1645 (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
1646 return;
1647
7f97a4bd 1648 if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
9ef8ca99
MC
1649 u32 ephy;
1650
535ef6e1
MC
1651 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
1652 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
1653
1654 tg3_writephy(tp, MII_TG3_FET_TEST,
1655 ephy | MII_TG3_FET_SHADOW_EN);
1656 if (!tg3_readphy(tp, reg, &phy)) {
9ef8ca99 1657 if (enable)
535ef6e1 1658 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
9ef8ca99 1659 else
535ef6e1
MC
1660 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
1661 tg3_writephy(tp, reg, phy);
9ef8ca99 1662 }
535ef6e1 1663 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
9ef8ca99
MC
1664 }
1665 } else {
1666 phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
1667 MII_TG3_AUXCTL_SHDWSEL_MISC;
1668 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
1669 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
1670 if (enable)
1671 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
1672 else
1673 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
1674 phy |= MII_TG3_AUXCTL_MISC_WREN;
1675 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1676 }
1677 }
1678}
1679
1da177e4
LT
1680static void tg3_phy_set_wirespeed(struct tg3 *tp)
1681{
1682 u32 val;
1683
1684 if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
1685 return;
1686
1687 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
1688 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
1689 tg3_writephy(tp, MII_TG3_AUX_CTRL,
1690 (val | (1 << 15) | (1 << 4)));
1691}
1692
b2a5c19c
MC
1693static void tg3_phy_apply_otp(struct tg3 *tp)
1694{
1695 u32 otp, phy;
1696
1697 if (!tp->phy_otp)
1698 return;
1699
1700 otp = tp->phy_otp;
1701
1702 /* Enable SM_DSP clock and tx 6dB coding. */
1703 phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
1704 MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
1705 MII_TG3_AUXCTL_ACTL_TX_6DB;
1706 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1707
1708 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
1709 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
1710 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
1711
1712 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
1713 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
1714 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
1715
1716 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
1717 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
1718 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
1719
1720 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
1721 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
1722
1723 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
1724 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
1725
1726 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
1727 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
1728 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
1729
1730 /* Turn off SM_DSP clock. */
1731 phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
1732 MII_TG3_AUXCTL_ACTL_TX_6DB;
1733 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1734}
1735
1da177e4
LT
1736static int tg3_wait_macro_done(struct tg3 *tp)
1737{
1738 int limit = 100;
1739
1740 while (limit--) {
1741 u32 tmp32;
1742
1743 if (!tg3_readphy(tp, 0x16, &tmp32)) {
1744 if ((tmp32 & 0x1000) == 0)
1745 break;
1746 }
1747 }
d4675b52 1748 if (limit < 0)
1da177e4
LT
1749 return -EBUSY;
1750
1751 return 0;
1752}
1753
1754static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
1755{
1756 static const u32 test_pat[4][6] = {
1757 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
1758 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
1759 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
1760 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
1761 };
1762 int chan;
1763
1764 for (chan = 0; chan < 4; chan++) {
1765 int i;
1766
1767 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1768 (chan * 0x2000) | 0x0200);
1769 tg3_writephy(tp, 0x16, 0x0002);
1770
1771 for (i = 0; i < 6; i++)
1772 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
1773 test_pat[chan][i]);
1774
1775 tg3_writephy(tp, 0x16, 0x0202);
1776 if (tg3_wait_macro_done(tp)) {
1777 *resetp = 1;
1778 return -EBUSY;
1779 }
1780
1781 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1782 (chan * 0x2000) | 0x0200);
1783 tg3_writephy(tp, 0x16, 0x0082);
1784 if (tg3_wait_macro_done(tp)) {
1785 *resetp = 1;
1786 return -EBUSY;
1787 }
1788
1789 tg3_writephy(tp, 0x16, 0x0802);
1790 if (tg3_wait_macro_done(tp)) {
1791 *resetp = 1;
1792 return -EBUSY;
1793 }
1794
1795 for (i = 0; i < 6; i += 2) {
1796 u32 low, high;
1797
1798 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
1799 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
1800 tg3_wait_macro_done(tp)) {
1801 *resetp = 1;
1802 return -EBUSY;
1803 }
1804 low &= 0x7fff;
1805 high &= 0x000f;
1806 if (low != test_pat[chan][i] ||
1807 high != test_pat[chan][i+1]) {
1808 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
1809 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
1810 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
1811
1812 return -EBUSY;
1813 }
1814 }
1815 }
1816
1817 return 0;
1818}
1819
1820static int tg3_phy_reset_chanpat(struct tg3 *tp)
1821{
1822 int chan;
1823
1824 for (chan = 0; chan < 4; chan++) {
1825 int i;
1826
1827 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1828 (chan * 0x2000) | 0x0200);
1829 tg3_writephy(tp, 0x16, 0x0002);
1830 for (i = 0; i < 6; i++)
1831 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
1832 tg3_writephy(tp, 0x16, 0x0202);
1833 if (tg3_wait_macro_done(tp))
1834 return -EBUSY;
1835 }
1836
1837 return 0;
1838}
1839
1840static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
1841{
1842 u32 reg32, phy9_orig;
1843 int retries, do_phy_reset, err;
1844
1845 retries = 10;
1846 do_phy_reset = 1;
1847 do {
1848 if (do_phy_reset) {
1849 err = tg3_bmcr_reset(tp);
1850 if (err)
1851 return err;
1852 do_phy_reset = 0;
1853 }
1854
1855 /* Disable transmitter and interrupt. */
1856 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
1857 continue;
1858
1859 reg32 |= 0x3000;
1860 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
1861
1862 /* Set full-duplex, 1000 mbps. */
1863 tg3_writephy(tp, MII_BMCR,
1864 BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
1865
1866 /* Set to master mode. */
1867 if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
1868 continue;
1869
1870 tg3_writephy(tp, MII_TG3_CTRL,
1871 (MII_TG3_CTRL_AS_MASTER |
1872 MII_TG3_CTRL_ENABLE_AS_MASTER));
1873
1874 /* Enable SM_DSP_CLOCK and 6dB. */
1875 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
1876
1877 /* Block the PHY control access. */
1878 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
1879 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
1880
1881 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
1882 if (!err)
1883 break;
1884 } while (--retries);
1885
1886 err = tg3_phy_reset_chanpat(tp);
1887 if (err)
1888 return err;
1889
1890 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
1891 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
1892
1893 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
1894 tg3_writephy(tp, 0x16, 0x0000);
1895
1896 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
1897 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
1898 /* Set Extended packet length bit for jumbo frames */
1899 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
859a5887 1900 } else {
1da177e4
LT
1901 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
1902 }
1903
1904 tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
1905
1906 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
1907 reg32 &= ~0x3000;
1908 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
1909 } else if (!err)
1910 err = -EBUSY;
1911
1912 return err;
1913}
1914
1915/* This will reset the tigon3 PHY if there is no valid
1916 * link unless the FORCE argument is non-zero.
1917 */
1918static int tg3_phy_reset(struct tg3 *tp)
1919{
b2a5c19c 1920 u32 cpmuctrl;
1da177e4
LT
1921 u32 phy_status;
1922 int err;
1923
60189ddf
MC
1924 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
1925 u32 val;
1926
1927 val = tr32(GRC_MISC_CFG);
1928 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
1929 udelay(40);
1930 }
1da177e4
LT
1931 err = tg3_readphy(tp, MII_BMSR, &phy_status);
1932 err |= tg3_readphy(tp, MII_BMSR, &phy_status);
1933 if (err != 0)
1934 return -EBUSY;
1935
c8e1e82b
MC
1936 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
1937 netif_carrier_off(tp->dev);
1938 tg3_link_report(tp);
1939 }
1940
1da177e4
LT
1941 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
1942 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
1943 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1944 err = tg3_phy_reset_5703_4_5(tp);
1945 if (err)
1946 return err;
1947 goto out;
1948 }
1949
b2a5c19c
MC
1950 cpmuctrl = 0;
1951 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
1952 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
1953 cpmuctrl = tr32(TG3_CPMU_CTRL);
1954 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
1955 tw32(TG3_CPMU_CTRL,
1956 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
1957 }
1958
1da177e4
LT
1959 err = tg3_bmcr_reset(tp);
1960 if (err)
1961 return err;
1962
b2a5c19c
MC
1963 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
1964 u32 phy;
1965
1966 phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
1967 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
1968
1969 tw32(TG3_CPMU_CTRL, cpmuctrl);
1970 }
1971
bcb37f6c
MC
1972 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
1973 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
1974 u32 val;
1975
1976 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
1977 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
1978 CPMU_LSPD_1000MB_MACCLK_12_5) {
1979 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
1980 udelay(40);
1981 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
1982 }
1983 }
1984
a50d0796
MC
1985 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
1986 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) &&
ecf1410b
MC
1987 (tp->tg3_flags2 & TG3_FLG2_MII_SERDES))
1988 return 0;
1989
b2a5c19c
MC
1990 tg3_phy_apply_otp(tp);
1991
6833c043
MC
1992 if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
1993 tg3_phy_toggle_apd(tp, true);
1994 else
1995 tg3_phy_toggle_apd(tp, false);
1996
1da177e4
LT
1997out:
1998 if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
1999 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
2000 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
2001 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
2002 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
2003 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
2004 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
2005 }
2006 if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
2007 tg3_writephy(tp, 0x1c, 0x8d68);
2008 tg3_writephy(tp, 0x1c, 0x8d68);
2009 }
2010 if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
2011 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
2012 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
2013 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
2014 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
2015 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
2016 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
2017 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
2018 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
859a5887 2019 } else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
c424cb24
MC
2020 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
2021 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
c1d2a196
MC
2022 if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
2023 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2024 tg3_writephy(tp, MII_TG3_TEST1,
2025 MII_TG3_TEST1_TRIM_EN | 0x4);
2026 } else
2027 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
c424cb24
MC
2028 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
2029 }
1da177e4
LT
2030 /* Set Extended packet length bit (bit 14) on all chips that */
2031 /* support jumbo frames */
79eb6904 2032 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
2033 /* Cannot do read-modify-write on 5401 */
2034 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
8f666b07 2035 } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
1da177e4
LT
2036 u32 phy_reg;
2037
2038 /* Set bit 14 with read-modify-write to preserve other bits */
2039 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
2040 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
2041 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
2042 }
2043
2044 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2045 * jumbo frames transmission.
2046 */
8f666b07 2047 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
1da177e4
LT
2048 u32 phy_reg;
2049
2050 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
c6cdf436
MC
2051 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2052 phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
1da177e4
LT
2053 }
2054
715116a1 2055 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
715116a1 2056 /* adjust output voltage */
535ef6e1 2057 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
715116a1
MC
2058 }
2059
9ef8ca99 2060 tg3_phy_toggle_automdix(tp, 1);
1da177e4
LT
2061 tg3_phy_set_wirespeed(tp);
2062 return 0;
2063}
2064
2065static void tg3_frob_aux_power(struct tg3 *tp)
2066{
2067 struct tg3 *tp_peer = tp;
2068
334355aa
MC
2069 /* The GPIOs do something completely different on 57765. */
2070 if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0 ||
a50d0796 2071 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
334355aa 2072 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
1da177e4
LT
2073 return;
2074
f6eb9b1f
MC
2075 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2076 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
2077 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
8c2dc7e1
MC
2078 struct net_device *dev_peer;
2079
2080 dev_peer = pci_get_drvdata(tp->pdev_peer);
bc1c7567 2081 /* remove_one() may have been run on the peer. */
8c2dc7e1 2082 if (!dev_peer)
bc1c7567
MC
2083 tp_peer = tp;
2084 else
2085 tp_peer = netdev_priv(dev_peer);
1da177e4
LT
2086 }
2087
1da177e4 2088 if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
6921d201
MC
2089 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
2090 (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
2091 (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
1da177e4
LT
2092 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2093 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
b401e9e2
MC
2094 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2095 (GRC_LCLCTRL_GPIO_OE0 |
2096 GRC_LCLCTRL_GPIO_OE1 |
2097 GRC_LCLCTRL_GPIO_OE2 |
2098 GRC_LCLCTRL_GPIO_OUTPUT0 |
2099 GRC_LCLCTRL_GPIO_OUTPUT1),
2100 100);
8d519ab2
MC
2101 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2102 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
2103 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2104 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2105 GRC_LCLCTRL_GPIO_OE1 |
2106 GRC_LCLCTRL_GPIO_OE2 |
2107 GRC_LCLCTRL_GPIO_OUTPUT0 |
2108 GRC_LCLCTRL_GPIO_OUTPUT1 |
2109 tp->grc_local_ctrl;
2110 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
2111
2112 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2113 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
2114
2115 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2116 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
1da177e4
LT
2117 } else {
2118 u32 no_gpio2;
dc56b7d4 2119 u32 grc_local_ctrl = 0;
1da177e4
LT
2120
2121 if (tp_peer != tp &&
2122 (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
2123 return;
2124
dc56b7d4
MC
2125 /* Workaround to prevent overdrawing Amps. */
2126 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2127 ASIC_REV_5714) {
2128 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
b401e9e2
MC
2129 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2130 grc_local_ctrl, 100);
dc56b7d4
MC
2131 }
2132
1da177e4
LT
2133 /* On 5753 and variants, GPIO2 cannot be used. */
2134 no_gpio2 = tp->nic_sram_data_cfg &
2135 NIC_SRAM_DATA_CFG_NO_GPIO2;
2136
dc56b7d4 2137 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
1da177e4
LT
2138 GRC_LCLCTRL_GPIO_OE1 |
2139 GRC_LCLCTRL_GPIO_OE2 |
2140 GRC_LCLCTRL_GPIO_OUTPUT1 |
2141 GRC_LCLCTRL_GPIO_OUTPUT2;
2142 if (no_gpio2) {
2143 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2144 GRC_LCLCTRL_GPIO_OUTPUT2);
2145 }
b401e9e2
MC
2146 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2147 grc_local_ctrl, 100);
1da177e4
LT
2148
2149 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2150
b401e9e2
MC
2151 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2152 grc_local_ctrl, 100);
1da177e4
LT
2153
2154 if (!no_gpio2) {
2155 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
b401e9e2
MC
2156 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2157 grc_local_ctrl, 100);
1da177e4
LT
2158 }
2159 }
2160 } else {
2161 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
2162 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
2163 if (tp_peer != tp &&
2164 (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
2165 return;
2166
b401e9e2
MC
2167 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2168 (GRC_LCLCTRL_GPIO_OE1 |
2169 GRC_LCLCTRL_GPIO_OUTPUT1), 100);
1da177e4 2170
b401e9e2
MC
2171 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2172 GRC_LCLCTRL_GPIO_OE1, 100);
1da177e4 2173
b401e9e2
MC
2174 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2175 (GRC_LCLCTRL_GPIO_OE1 |
2176 GRC_LCLCTRL_GPIO_OUTPUT1), 100);
1da177e4
LT
2177 }
2178 }
2179}
2180
e8f3f6ca
MC
2181static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2182{
2183 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2184 return 1;
79eb6904 2185 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
e8f3f6ca
MC
2186 if (speed != SPEED_10)
2187 return 1;
2188 } else if (speed == SPEED_10)
2189 return 1;
2190
2191 return 0;
2192}
2193
1da177e4
LT
2194static int tg3_setup_phy(struct tg3 *, int);
2195
2196#define RESET_KIND_SHUTDOWN 0
2197#define RESET_KIND_INIT 1
2198#define RESET_KIND_SUSPEND 2
2199
2200static void tg3_write_sig_post_reset(struct tg3 *, int);
2201static int tg3_halt_cpu(struct tg3 *, u32);
2202
0a459aac 2203static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
15c3b696 2204{
ce057f01
MC
2205 u32 val;
2206
5129724a
MC
2207 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
2208 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2209 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2210 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2211
2212 sg_dig_ctrl |=
2213 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2214 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2215 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2216 }
3f7045c1 2217 return;
5129724a 2218 }
3f7045c1 2219
60189ddf 2220 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2221 tg3_bmcr_reset(tp);
2222 val = tr32(GRC_MISC_CFG);
2223 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2224 udelay(40);
2225 return;
0e5f784c
MC
2226 } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
2227 u32 phytest;
2228 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2229 u32 phy;
2230
2231 tg3_writephy(tp, MII_ADVERTISE, 0);
2232 tg3_writephy(tp, MII_BMCR,
2233 BMCR_ANENABLE | BMCR_ANRESTART);
2234
2235 tg3_writephy(tp, MII_TG3_FET_TEST,
2236 phytest | MII_TG3_FET_SHADOW_EN);
2237 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2238 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2239 tg3_writephy(tp,
2240 MII_TG3_FET_SHDW_AUXMODE4,
2241 phy);
2242 }
2243 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2244 }
2245 return;
0a459aac 2246 } else if (do_low_power) {
715116a1
MC
2247 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2248 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
0a459aac
MC
2249
2250 tg3_writephy(tp, MII_TG3_AUX_CTRL,
2251 MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
2252 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2253 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2254 MII_TG3_AUXCTL_PCTL_VREG_11V);
715116a1 2255 }
3f7045c1 2256
15c3b696
MC
2257 /* The PHY should not be powered down on some chips because
2258 * of bugs.
2259 */
2260 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2261 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2262 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
2263 (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
2264 return;
ce057f01 2265
bcb37f6c
MC
2266 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2267 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2268 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2269 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2270 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2271 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2272 }
2273
15c3b696
MC
2274 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2275}
2276
ffbcfed4
MC
2277/* tp->lock is held. */
2278static int tg3_nvram_lock(struct tg3 *tp)
2279{
2280 if (tp->tg3_flags & TG3_FLAG_NVRAM) {
2281 int i;
2282
2283 if (tp->nvram_lock_cnt == 0) {
2284 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
2285 for (i = 0; i < 8000; i++) {
2286 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
2287 break;
2288 udelay(20);
2289 }
2290 if (i == 8000) {
2291 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
2292 return -ENODEV;
2293 }
2294 }
2295 tp->nvram_lock_cnt++;
2296 }
2297 return 0;
2298}
2299
2300/* tp->lock is held. */
2301static void tg3_nvram_unlock(struct tg3 *tp)
2302{
2303 if (tp->tg3_flags & TG3_FLAG_NVRAM) {
2304 if (tp->nvram_lock_cnt > 0)
2305 tp->nvram_lock_cnt--;
2306 if (tp->nvram_lock_cnt == 0)
2307 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
2308 }
2309}
2310
2311/* tp->lock is held. */
2312static void tg3_enable_nvram_access(struct tg3 *tp)
2313{
2314 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
f66a29b0 2315 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
ffbcfed4
MC
2316 u32 nvaccess = tr32(NVRAM_ACCESS);
2317
2318 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
2319 }
2320}
2321
2322/* tp->lock is held. */
2323static void tg3_disable_nvram_access(struct tg3 *tp)
2324{
2325 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
f66a29b0 2326 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
ffbcfed4
MC
2327 u32 nvaccess = tr32(NVRAM_ACCESS);
2328
2329 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
2330 }
2331}
2332
2333static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
2334 u32 offset, u32 *val)
2335{
2336 u32 tmp;
2337 int i;
2338
2339 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
2340 return -EINVAL;
2341
2342 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
2343 EEPROM_ADDR_DEVID_MASK |
2344 EEPROM_ADDR_READ);
2345 tw32(GRC_EEPROM_ADDR,
2346 tmp |
2347 (0 << EEPROM_ADDR_DEVID_SHIFT) |
2348 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
2349 EEPROM_ADDR_ADDR_MASK) |
2350 EEPROM_ADDR_READ | EEPROM_ADDR_START);
2351
2352 for (i = 0; i < 1000; i++) {
2353 tmp = tr32(GRC_EEPROM_ADDR);
2354
2355 if (tmp & EEPROM_ADDR_COMPLETE)
2356 break;
2357 msleep(1);
2358 }
2359 if (!(tmp & EEPROM_ADDR_COMPLETE))
2360 return -EBUSY;
2361
62cedd11
MC
2362 tmp = tr32(GRC_EEPROM_DATA);
2363
2364 /*
2365 * The data will always be opposite the native endian
2366 * format. Perform a blind byteswap to compensate.
2367 */
2368 *val = swab32(tmp);
2369
ffbcfed4
MC
2370 return 0;
2371}
2372
2373#define NVRAM_CMD_TIMEOUT 10000
2374
2375static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
2376{
2377 int i;
2378
2379 tw32(NVRAM_CMD, nvram_cmd);
2380 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
2381 udelay(10);
2382 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
2383 udelay(10);
2384 break;
2385 }
2386 }
2387
2388 if (i == NVRAM_CMD_TIMEOUT)
2389 return -EBUSY;
2390
2391 return 0;
2392}
2393
2394static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
2395{
2396 if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
2397 (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
2398 (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
2399 !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
2400 (tp->nvram_jedecnum == JEDEC_ATMEL))
2401
2402 addr = ((addr / tp->nvram_pagesize) <<
2403 ATMEL_AT45DB0X1B_PAGE_POS) +
2404 (addr % tp->nvram_pagesize);
2405
2406 return addr;
2407}
2408
2409static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
2410{
2411 if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
2412 (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
2413 (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
2414 !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
2415 (tp->nvram_jedecnum == JEDEC_ATMEL))
2416
2417 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
2418 tp->nvram_pagesize) +
2419 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
2420
2421 return addr;
2422}
2423
e4f34110
MC
2424/* NOTE: Data read in from NVRAM is byteswapped according to
2425 * the byteswapping settings for all other register accesses.
2426 * tg3 devices are BE devices, so on a BE machine, the data
2427 * returned will be exactly as it is seen in NVRAM. On a LE
2428 * machine, the 32-bit value will be byteswapped.
2429 */
ffbcfed4
MC
2430static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
2431{
2432 int ret;
2433
2434 if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
2435 return tg3_nvram_read_using_eeprom(tp, offset, val);
2436
2437 offset = tg3_nvram_phys_addr(tp, offset);
2438
2439 if (offset > NVRAM_ADDR_MSK)
2440 return -EINVAL;
2441
2442 ret = tg3_nvram_lock(tp);
2443 if (ret)
2444 return ret;
2445
2446 tg3_enable_nvram_access(tp);
2447
2448 tw32(NVRAM_ADDR, offset);
2449 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
2450 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
2451
2452 if (ret == 0)
e4f34110 2453 *val = tr32(NVRAM_RDDATA);
ffbcfed4
MC
2454
2455 tg3_disable_nvram_access(tp);
2456
2457 tg3_nvram_unlock(tp);
2458
2459 return ret;
2460}
2461
a9dc529d
MC
2462/* Ensures NVRAM data is in bytestream format. */
2463static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
ffbcfed4
MC
2464{
2465 u32 v;
a9dc529d 2466 int res = tg3_nvram_read(tp, offset, &v);
ffbcfed4 2467 if (!res)
a9dc529d 2468 *val = cpu_to_be32(v);
ffbcfed4
MC
2469 return res;
2470}
2471
3f007891
MC
2472/* tp->lock is held. */
2473static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
2474{
2475 u32 addr_high, addr_low;
2476 int i;
2477
2478 addr_high = ((tp->dev->dev_addr[0] << 8) |
2479 tp->dev->dev_addr[1]);
2480 addr_low = ((tp->dev->dev_addr[2] << 24) |
2481 (tp->dev->dev_addr[3] << 16) |
2482 (tp->dev->dev_addr[4] << 8) |
2483 (tp->dev->dev_addr[5] << 0));
2484 for (i = 0; i < 4; i++) {
2485 if (i == 1 && skip_mac_1)
2486 continue;
2487 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
2488 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
2489 }
2490
2491 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2492 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2493 for (i = 0; i < 12; i++) {
2494 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
2495 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
2496 }
2497 }
2498
2499 addr_high = (tp->dev->dev_addr[0] +
2500 tp->dev->dev_addr[1] +
2501 tp->dev->dev_addr[2] +
2502 tp->dev->dev_addr[3] +
2503 tp->dev->dev_addr[4] +
2504 tp->dev->dev_addr[5]) &
2505 TX_BACKOFF_SEED_MASK;
2506 tw32(MAC_TX_BACKOFF_SEED, addr_high);
2507}
2508
bc1c7567 2509static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
1da177e4
LT
2510{
2511 u32 misc_host_ctrl;
0a459aac 2512 bool device_should_wake, do_low_power;
1da177e4
LT
2513
2514 /* Make sure register accesses (indirect or otherwise)
2515 * will function correctly.
2516 */
2517 pci_write_config_dword(tp->pdev,
2518 TG3PCI_MISC_HOST_CTRL,
2519 tp->misc_host_ctrl);
2520
1da177e4 2521 switch (state) {
bc1c7567 2522 case PCI_D0:
12dac075
RW
2523 pci_enable_wake(tp->pdev, state, false);
2524 pci_set_power_state(tp->pdev, PCI_D0);
8c6bda1a 2525
9d26e213
MC
2526 /* Switch out of Vaux if it is a NIC */
2527 if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
b401e9e2 2528 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
1da177e4
LT
2529
2530 return 0;
2531
bc1c7567 2532 case PCI_D1:
bc1c7567 2533 case PCI_D2:
bc1c7567 2534 case PCI_D3hot:
1da177e4
LT
2535 break;
2536
2537 default:
05dbe005
JP
2538 netdev_err(tp->dev, "Invalid power state (D%d) requested\n",
2539 state);
1da177e4 2540 return -EINVAL;
855e1111 2541 }
5e7dfd0f
MC
2542
2543 /* Restore the CLKREQ setting. */
2544 if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
2545 u16 lnkctl;
2546
2547 pci_read_config_word(tp->pdev,
2548 tp->pcie_cap + PCI_EXP_LNKCTL,
2549 &lnkctl);
2550 lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
2551 pci_write_config_word(tp->pdev,
2552 tp->pcie_cap + PCI_EXP_LNKCTL,
2553 lnkctl);
2554 }
2555
1da177e4
LT
2556 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
2557 tw32(TG3PCI_MISC_HOST_CTRL,
2558 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
2559
05ac4cb7
MC
2560 device_should_wake = pci_pme_capable(tp->pdev, state) &&
2561 device_may_wakeup(&tp->pdev->dev) &&
2562 (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
2563
dd477003 2564 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
0a459aac 2565 do_low_power = false;
b02fd9e3
MC
2566 if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
2567 !tp->link_config.phy_is_low_power) {
2568 struct phy_device *phydev;
0a459aac 2569 u32 phyid, advertising;
b02fd9e3 2570
3f0e3ad7 2571 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
2572
2573 tp->link_config.phy_is_low_power = 1;
2574
2575 tp->link_config.orig_speed = phydev->speed;
2576 tp->link_config.orig_duplex = phydev->duplex;
2577 tp->link_config.orig_autoneg = phydev->autoneg;
2578 tp->link_config.orig_advertising = phydev->advertising;
2579
2580 advertising = ADVERTISED_TP |
2581 ADVERTISED_Pause |
2582 ADVERTISED_Autoneg |
2583 ADVERTISED_10baseT_Half;
2584
2585 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
05ac4cb7 2586 device_should_wake) {
b02fd9e3
MC
2587 if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
2588 advertising |=
2589 ADVERTISED_100baseT_Half |
2590 ADVERTISED_100baseT_Full |
2591 ADVERTISED_10baseT_Full;
2592 else
2593 advertising |= ADVERTISED_10baseT_Full;
2594 }
2595
2596 phydev->advertising = advertising;
2597
2598 phy_start_aneg(phydev);
0a459aac
MC
2599
2600 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
6a443a0f
MC
2601 if (phyid != PHY_ID_BCMAC131) {
2602 phyid &= PHY_BCM_OUI_MASK;
2603 if (phyid == PHY_BCM_OUI_1 ||
2604 phyid == PHY_BCM_OUI_2 ||
2605 phyid == PHY_BCM_OUI_3)
0a459aac
MC
2606 do_low_power = true;
2607 }
b02fd9e3 2608 }
dd477003 2609 } else {
2023276e 2610 do_low_power = true;
0a459aac 2611
dd477003
MC
2612 if (tp->link_config.phy_is_low_power == 0) {
2613 tp->link_config.phy_is_low_power = 1;
2614 tp->link_config.orig_speed = tp->link_config.speed;
2615 tp->link_config.orig_duplex = tp->link_config.duplex;
2616 tp->link_config.orig_autoneg = tp->link_config.autoneg;
2617 }
1da177e4 2618
dd477003
MC
2619 if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
2620 tp->link_config.speed = SPEED_10;
2621 tp->link_config.duplex = DUPLEX_HALF;
2622 tp->link_config.autoneg = AUTONEG_ENABLE;
2623 tg3_setup_phy(tp, 0);
2624 }
1da177e4
LT
2625 }
2626
b5d3772c
MC
2627 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
2628 u32 val;
2629
2630 val = tr32(GRC_VCPU_EXT_CTRL);
2631 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
2632 } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
6921d201
MC
2633 int i;
2634 u32 val;
2635
2636 for (i = 0; i < 200; i++) {
2637 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
2638 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
2639 break;
2640 msleep(1);
2641 }
2642 }
a85feb8c
GZ
2643 if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
2644 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
2645 WOL_DRV_STATE_SHUTDOWN |
2646 WOL_DRV_WOL |
2647 WOL_SET_MAGIC_PKT);
6921d201 2648
05ac4cb7 2649 if (device_should_wake) {
1da177e4
LT
2650 u32 mac_mode;
2651
2652 if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
0a459aac 2653 if (do_low_power) {
dd477003
MC
2654 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
2655 udelay(40);
2656 }
1da177e4 2657
3f7045c1
MC
2658 if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
2659 mac_mode = MAC_MODE_PORT_MODE_GMII;
2660 else
2661 mac_mode = MAC_MODE_PORT_MODE_MII;
1da177e4 2662
e8f3f6ca
MC
2663 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
2664 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2665 ASIC_REV_5700) {
2666 u32 speed = (tp->tg3_flags &
2667 TG3_FLAG_WOL_SPEED_100MB) ?
2668 SPEED_100 : SPEED_10;
2669 if (tg3_5700_link_polarity(tp, speed))
2670 mac_mode |= MAC_MODE_LINK_POLARITY;
2671 else
2672 mac_mode &= ~MAC_MODE_LINK_POLARITY;
2673 }
1da177e4
LT
2674 } else {
2675 mac_mode = MAC_MODE_PORT_MODE_TBI;
2676 }
2677
cbf46853 2678 if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
1da177e4
LT
2679 tw32(MAC_LED_CTRL, tp->led_ctrl);
2680
05ac4cb7
MC
2681 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
2682 if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
2683 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
2684 ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
2685 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
2686 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
1da177e4 2687
3bda1258
MC
2688 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
2689 mac_mode |= tp->mac_mode &
2690 (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
2691 if (mac_mode & MAC_MODE_APE_TX_EN)
2692 mac_mode |= MAC_MODE_TDE_ENABLE;
2693 }
2694
1da177e4
LT
2695 tw32_f(MAC_MODE, mac_mode);
2696 udelay(100);
2697
2698 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
2699 udelay(10);
2700 }
2701
2702 if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
2703 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2704 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
2705 u32 base_val;
2706
2707 base_val = tp->pci_clock_ctrl;
2708 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
2709 CLOCK_CTRL_TXCLK_DISABLE);
2710
b401e9e2
MC
2711 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
2712 CLOCK_CTRL_PWRDOWN_PLL133, 40);
d7b0a857 2713 } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
795d01c5 2714 (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
d7b0a857 2715 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
4cf78e4f 2716 /* do nothing */
85e94ced 2717 } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
1da177e4
LT
2718 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
2719 u32 newbits1, newbits2;
2720
2721 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2722 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2723 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
2724 CLOCK_CTRL_TXCLK_DISABLE |
2725 CLOCK_CTRL_ALTCLK);
2726 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
2727 } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
2728 newbits1 = CLOCK_CTRL_625_CORE;
2729 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
2730 } else {
2731 newbits1 = CLOCK_CTRL_ALTCLK;
2732 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
2733 }
2734
b401e9e2
MC
2735 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
2736 40);
1da177e4 2737
b401e9e2
MC
2738 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
2739 40);
1da177e4
LT
2740
2741 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
2742 u32 newbits3;
2743
2744 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2745 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2746 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
2747 CLOCK_CTRL_TXCLK_DISABLE |
2748 CLOCK_CTRL_44MHZ_CORE);
2749 } else {
2750 newbits3 = CLOCK_CTRL_44MHZ_CORE;
2751 }
2752
b401e9e2
MC
2753 tw32_wait_f(TG3PCI_CLOCK_CTRL,
2754 tp->pci_clock_ctrl | newbits3, 40);
1da177e4
LT
2755 }
2756 }
2757
05ac4cb7 2758 if (!(device_should_wake) &&
22435849 2759 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
0a459aac 2760 tg3_power_down_phy(tp, do_low_power);
6921d201 2761
1da177e4
LT
2762 tg3_frob_aux_power(tp);
2763
2764 /* Workaround for unstable PLL clock */
2765 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
2766 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
2767 u32 val = tr32(0x7d00);
2768
2769 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
2770 tw32(0x7d00, val);
6921d201 2771 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
ec41c7df
MC
2772 int err;
2773
2774 err = tg3_nvram_lock(tp);
1da177e4 2775 tg3_halt_cpu(tp, RX_CPU_BASE);
ec41c7df
MC
2776 if (!err)
2777 tg3_nvram_unlock(tp);
6921d201 2778 }
1da177e4
LT
2779 }
2780
bbadf503
MC
2781 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
2782
05ac4cb7 2783 if (device_should_wake)
12dac075
RW
2784 pci_enable_wake(tp->pdev, state, true);
2785
1da177e4 2786 /* Finally, set the new power state. */
12dac075 2787 pci_set_power_state(tp->pdev, state);
1da177e4 2788
1da177e4
LT
2789 return 0;
2790}
2791
1da177e4
LT
2792static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
2793{
2794 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
2795 case MII_TG3_AUX_STAT_10HALF:
2796 *speed = SPEED_10;
2797 *duplex = DUPLEX_HALF;
2798 break;
2799
2800 case MII_TG3_AUX_STAT_10FULL:
2801 *speed = SPEED_10;
2802 *duplex = DUPLEX_FULL;
2803 break;
2804
2805 case MII_TG3_AUX_STAT_100HALF:
2806 *speed = SPEED_100;
2807 *duplex = DUPLEX_HALF;
2808 break;
2809
2810 case MII_TG3_AUX_STAT_100FULL:
2811 *speed = SPEED_100;
2812 *duplex = DUPLEX_FULL;
2813 break;
2814
2815 case MII_TG3_AUX_STAT_1000HALF:
2816 *speed = SPEED_1000;
2817 *duplex = DUPLEX_HALF;
2818 break;
2819
2820 case MII_TG3_AUX_STAT_1000FULL:
2821 *speed = SPEED_1000;
2822 *duplex = DUPLEX_FULL;
2823 break;
2824
2825 default:
7f97a4bd 2826 if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
715116a1
MC
2827 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
2828 SPEED_10;
2829 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
2830 DUPLEX_HALF;
2831 break;
2832 }
1da177e4
LT
2833 *speed = SPEED_INVALID;
2834 *duplex = DUPLEX_INVALID;
2835 break;
855e1111 2836 }
1da177e4
LT
2837}
2838
2839static void tg3_phy_copper_begin(struct tg3 *tp)
2840{
2841 u32 new_adv;
2842 int i;
2843
2844 if (tp->link_config.phy_is_low_power) {
2845 /* Entering low power mode. Disable gigabit and
2846 * 100baseT advertisements.
2847 */
2848 tg3_writephy(tp, MII_TG3_CTRL, 0);
2849
2850 new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
2851 ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
2852 if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
2853 new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
2854
2855 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2856 } else if (tp->link_config.speed == SPEED_INVALID) {
1da177e4
LT
2857 if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
2858 tp->link_config.advertising &=
2859 ~(ADVERTISED_1000baseT_Half |
2860 ADVERTISED_1000baseT_Full);
2861
ba4d07a8 2862 new_adv = ADVERTISE_CSMA;
1da177e4
LT
2863 if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
2864 new_adv |= ADVERTISE_10HALF;
2865 if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
2866 new_adv |= ADVERTISE_10FULL;
2867 if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
2868 new_adv |= ADVERTISE_100HALF;
2869 if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
2870 new_adv |= ADVERTISE_100FULL;
ba4d07a8
MC
2871
2872 new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
2873
1da177e4
LT
2874 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2875
2876 if (tp->link_config.advertising &
2877 (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
2878 new_adv = 0;
2879 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
2880 new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
2881 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
2882 new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
2883 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
2884 (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
2885 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
2886 new_adv |= (MII_TG3_CTRL_AS_MASTER |
2887 MII_TG3_CTRL_ENABLE_AS_MASTER);
2888 tg3_writephy(tp, MII_TG3_CTRL, new_adv);
2889 } else {
2890 tg3_writephy(tp, MII_TG3_CTRL, 0);
2891 }
2892 } else {
ba4d07a8
MC
2893 new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
2894 new_adv |= ADVERTISE_CSMA;
2895
1da177e4
LT
2896 /* Asking for a specific link mode. */
2897 if (tp->link_config.speed == SPEED_1000) {
1da177e4
LT
2898 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2899
2900 if (tp->link_config.duplex == DUPLEX_FULL)
2901 new_adv = MII_TG3_CTRL_ADV_1000_FULL;
2902 else
2903 new_adv = MII_TG3_CTRL_ADV_1000_HALF;
2904 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
2905 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
2906 new_adv |= (MII_TG3_CTRL_AS_MASTER |
2907 MII_TG3_CTRL_ENABLE_AS_MASTER);
1da177e4 2908 } else {
1da177e4
LT
2909 if (tp->link_config.speed == SPEED_100) {
2910 if (tp->link_config.duplex == DUPLEX_FULL)
2911 new_adv |= ADVERTISE_100FULL;
2912 else
2913 new_adv |= ADVERTISE_100HALF;
2914 } else {
2915 if (tp->link_config.duplex == DUPLEX_FULL)
2916 new_adv |= ADVERTISE_10FULL;
2917 else
2918 new_adv |= ADVERTISE_10HALF;
2919 }
2920 tg3_writephy(tp, MII_ADVERTISE, new_adv);
ba4d07a8
MC
2921
2922 new_adv = 0;
1da177e4 2923 }
ba4d07a8
MC
2924
2925 tg3_writephy(tp, MII_TG3_CTRL, new_adv);
1da177e4
LT
2926 }
2927
2928 if (tp->link_config.autoneg == AUTONEG_DISABLE &&
2929 tp->link_config.speed != SPEED_INVALID) {
2930 u32 bmcr, orig_bmcr;
2931
2932 tp->link_config.active_speed = tp->link_config.speed;
2933 tp->link_config.active_duplex = tp->link_config.duplex;
2934
2935 bmcr = 0;
2936 switch (tp->link_config.speed) {
2937 default:
2938 case SPEED_10:
2939 break;
2940
2941 case SPEED_100:
2942 bmcr |= BMCR_SPEED100;
2943 break;
2944
2945 case SPEED_1000:
2946 bmcr |= TG3_BMCR_SPEED1000;
2947 break;
855e1111 2948 }
1da177e4
LT
2949
2950 if (tp->link_config.duplex == DUPLEX_FULL)
2951 bmcr |= BMCR_FULLDPLX;
2952
2953 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
2954 (bmcr != orig_bmcr)) {
2955 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
2956 for (i = 0; i < 1500; i++) {
2957 u32 tmp;
2958
2959 udelay(10);
2960 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
2961 tg3_readphy(tp, MII_BMSR, &tmp))
2962 continue;
2963 if (!(tmp & BMSR_LSTATUS)) {
2964 udelay(40);
2965 break;
2966 }
2967 }
2968 tg3_writephy(tp, MII_BMCR, bmcr);
2969 udelay(40);
2970 }
2971 } else {
2972 tg3_writephy(tp, MII_BMCR,
2973 BMCR_ANENABLE | BMCR_ANRESTART);
2974 }
2975}
2976
2977static int tg3_init_5401phy_dsp(struct tg3 *tp)
2978{
2979 int err;
2980
2981 /* Turn off tap power management. */
2982 /* Set Extended packet length bit */
2983 err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
2984
2985 err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
2986 err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
2987
2988 err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
2989 err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
2990
2991 err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
2992 err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
2993
2994 err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
2995 err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
2996
2997 err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
2998 err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
2999
3000 udelay(40);
3001
3002 return err;
3003}
3004
3600d918 3005static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
1da177e4 3006{
3600d918
MC
3007 u32 adv_reg, all_mask = 0;
3008
3009 if (mask & ADVERTISED_10baseT_Half)
3010 all_mask |= ADVERTISE_10HALF;
3011 if (mask & ADVERTISED_10baseT_Full)
3012 all_mask |= ADVERTISE_10FULL;
3013 if (mask & ADVERTISED_100baseT_Half)
3014 all_mask |= ADVERTISE_100HALF;
3015 if (mask & ADVERTISED_100baseT_Full)
3016 all_mask |= ADVERTISE_100FULL;
1da177e4
LT
3017
3018 if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
3019 return 0;
3020
1da177e4
LT
3021 if ((adv_reg & all_mask) != all_mask)
3022 return 0;
3023 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
3024 u32 tg3_ctrl;
3025
3600d918
MC
3026 all_mask = 0;
3027 if (mask & ADVERTISED_1000baseT_Half)
3028 all_mask |= ADVERTISE_1000HALF;
3029 if (mask & ADVERTISED_1000baseT_Full)
3030 all_mask |= ADVERTISE_1000FULL;
3031
1da177e4
LT
3032 if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
3033 return 0;
3034
1da177e4
LT
3035 if ((tg3_ctrl & all_mask) != all_mask)
3036 return 0;
3037 }
3038 return 1;
3039}
3040
ef167e27
MC
3041static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
3042{
3043 u32 curadv, reqadv;
3044
3045 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
3046 return 1;
3047
3048 curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3049 reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
3050
3051 if (tp->link_config.active_duplex == DUPLEX_FULL) {
3052 if (curadv != reqadv)
3053 return 0;
3054
3055 if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
3056 tg3_readphy(tp, MII_LPA, rmtadv);
3057 } else {
3058 /* Reprogram the advertisement register, even if it
3059 * does not affect the current link. If the link
3060 * gets renegotiated in the future, we can save an
3061 * additional renegotiation cycle by advertising
3062 * it correctly in the first place.
3063 */
3064 if (curadv != reqadv) {
3065 *lcladv &= ~(ADVERTISE_PAUSE_CAP |
3066 ADVERTISE_PAUSE_ASYM);
3067 tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
3068 }
3069 }
3070
3071 return 1;
3072}
3073
1da177e4
LT
3074static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
3075{
3076 int current_link_up;
3077 u32 bmsr, dummy;
ef167e27 3078 u32 lcl_adv, rmt_adv;
1da177e4
LT
3079 u16 current_speed;
3080 u8 current_duplex;
3081 int i, err;
3082
3083 tw32(MAC_EVENT, 0);
3084
3085 tw32_f(MAC_STATUS,
3086 (MAC_STATUS_SYNC_CHANGED |
3087 MAC_STATUS_CFG_CHANGED |
3088 MAC_STATUS_MI_COMPLETION |
3089 MAC_STATUS_LNKSTATE_CHANGED));
3090 udelay(40);
3091
8ef21428
MC
3092 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
3093 tw32_f(MAC_MI_MODE,
3094 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
3095 udelay(80);
3096 }
1da177e4
LT
3097
3098 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
3099
3100 /* Some third-party PHYs need to be reset on link going
3101 * down.
3102 */
3103 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3104 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3105 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
3106 netif_carrier_ok(tp->dev)) {
3107 tg3_readphy(tp, MII_BMSR, &bmsr);
3108 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3109 !(bmsr & BMSR_LSTATUS))
3110 force_reset = 1;
3111 }
3112 if (force_reset)
3113 tg3_phy_reset(tp);
3114
79eb6904 3115 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
3116 tg3_readphy(tp, MII_BMSR, &bmsr);
3117 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
3118 !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
3119 bmsr = 0;
3120
3121 if (!(bmsr & BMSR_LSTATUS)) {
3122 err = tg3_init_5401phy_dsp(tp);
3123 if (err)
3124 return err;
3125
3126 tg3_readphy(tp, MII_BMSR, &bmsr);
3127 for (i = 0; i < 1000; i++) {
3128 udelay(10);
3129 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3130 (bmsr & BMSR_LSTATUS)) {
3131 udelay(40);
3132 break;
3133 }
3134 }
3135
79eb6904
MC
3136 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
3137 TG3_PHY_REV_BCM5401_B0 &&
1da177e4
LT
3138 !(bmsr & BMSR_LSTATUS) &&
3139 tp->link_config.active_speed == SPEED_1000) {
3140 err = tg3_phy_reset(tp);
3141 if (!err)
3142 err = tg3_init_5401phy_dsp(tp);
3143 if (err)
3144 return err;
3145 }
3146 }
3147 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3148 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
3149 /* 5701 {A0,B0} CRC bug workaround */
3150 tg3_writephy(tp, 0x15, 0x0a75);
3151 tg3_writephy(tp, 0x1c, 0x8c68);
3152 tg3_writephy(tp, 0x1c, 0x8d68);
3153 tg3_writephy(tp, 0x1c, 0x8c68);
3154 }
3155
3156 /* Clear pending interrupts... */
3157 tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
3158 tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
3159
3160 if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
3161 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
7f97a4bd 3162 else if (!(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
1da177e4
LT
3163 tg3_writephy(tp, MII_TG3_IMASK, ~0);
3164
3165 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3166 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3167 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
3168 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3169 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
3170 else
3171 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
3172 }
3173
3174 current_link_up = 0;
3175 current_speed = SPEED_INVALID;
3176 current_duplex = DUPLEX_INVALID;
3177
3178 if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
3179 u32 val;
3180
3181 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
3182 tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
3183 if (!(val & (1 << 10))) {
3184 val |= (1 << 10);
3185 tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
3186 goto relink;
3187 }
3188 }
3189
3190 bmsr = 0;
3191 for (i = 0; i < 100; i++) {
3192 tg3_readphy(tp, MII_BMSR, &bmsr);
3193 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3194 (bmsr & BMSR_LSTATUS))
3195 break;
3196 udelay(40);
3197 }
3198
3199 if (bmsr & BMSR_LSTATUS) {
3200 u32 aux_stat, bmcr;
3201
3202 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
3203 for (i = 0; i < 2000; i++) {
3204 udelay(10);
3205 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
3206 aux_stat)
3207 break;
3208 }
3209
3210 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
3211 &current_speed,
3212 &current_duplex);
3213
3214 bmcr = 0;
3215 for (i = 0; i < 200; i++) {
3216 tg3_readphy(tp, MII_BMCR, &bmcr);
3217 if (tg3_readphy(tp, MII_BMCR, &bmcr))
3218 continue;
3219 if (bmcr && bmcr != 0x7fff)
3220 break;
3221 udelay(10);
3222 }
3223
ef167e27
MC
3224 lcl_adv = 0;
3225 rmt_adv = 0;
1da177e4 3226
ef167e27
MC
3227 tp->link_config.active_speed = current_speed;
3228 tp->link_config.active_duplex = current_duplex;
3229
3230 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
3231 if ((bmcr & BMCR_ANENABLE) &&
3232 tg3_copper_is_advertising_all(tp,
3233 tp->link_config.advertising)) {
3234 if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
3235 &rmt_adv))
3236 current_link_up = 1;
1da177e4
LT
3237 }
3238 } else {
3239 if (!(bmcr & BMCR_ANENABLE) &&
3240 tp->link_config.speed == current_speed &&
ef167e27
MC
3241 tp->link_config.duplex == current_duplex &&
3242 tp->link_config.flowctrl ==
3243 tp->link_config.active_flowctrl) {
1da177e4 3244 current_link_up = 1;
1da177e4
LT
3245 }
3246 }
3247
ef167e27
MC
3248 if (current_link_up == 1 &&
3249 tp->link_config.active_duplex == DUPLEX_FULL)
3250 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1da177e4
LT
3251 }
3252
1da177e4 3253relink:
6921d201 3254 if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
1da177e4
LT
3255 u32 tmp;
3256
3257 tg3_phy_copper_begin(tp);
3258
3259 tg3_readphy(tp, MII_BMSR, &tmp);
3260 if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
3261 (tmp & BMSR_LSTATUS))
3262 current_link_up = 1;
3263 }
3264
3265 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
3266 if (current_link_up == 1) {
3267 if (tp->link_config.active_speed == SPEED_100 ||
3268 tp->link_config.active_speed == SPEED_10)
3269 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3270 else
3271 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
7f97a4bd
MC
3272 } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)
3273 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3274 else
1da177e4
LT
3275 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
3276
3277 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
3278 if (tp->link_config.active_duplex == DUPLEX_HALF)
3279 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
3280
1da177e4 3281 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
e8f3f6ca
MC
3282 if (current_link_up == 1 &&
3283 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
1da177e4 3284 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
e8f3f6ca
MC
3285 else
3286 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
1da177e4
LT
3287 }
3288
3289 /* ??? Without this setting Netgear GA302T PHY does not
3290 * ??? send/receive packets...
3291 */
79eb6904 3292 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
1da177e4
LT
3293 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
3294 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
3295 tw32_f(MAC_MI_MODE, tp->mi_mode);
3296 udelay(80);
3297 }
3298
3299 tw32_f(MAC_MODE, tp->mac_mode);
3300 udelay(40);
3301
3302 if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
3303 /* Polled via timer. */
3304 tw32_f(MAC_EVENT, 0);
3305 } else {
3306 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3307 }
3308 udelay(40);
3309
3310 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
3311 current_link_up == 1 &&
3312 tp->link_config.active_speed == SPEED_1000 &&
3313 ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
3314 (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
3315 udelay(120);
3316 tw32_f(MAC_STATUS,
3317 (MAC_STATUS_SYNC_CHANGED |
3318 MAC_STATUS_CFG_CHANGED));
3319 udelay(40);
3320 tg3_write_mem(tp,
3321 NIC_SRAM_FIRMWARE_MBOX,
3322 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
3323 }
3324
5e7dfd0f
MC
3325 /* Prevent send BD corruption. */
3326 if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
3327 u16 oldlnkctl, newlnkctl;
3328
3329 pci_read_config_word(tp->pdev,
3330 tp->pcie_cap + PCI_EXP_LNKCTL,
3331 &oldlnkctl);
3332 if (tp->link_config.active_speed == SPEED_100 ||
3333 tp->link_config.active_speed == SPEED_10)
3334 newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
3335 else
3336 newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
3337 if (newlnkctl != oldlnkctl)
3338 pci_write_config_word(tp->pdev,
3339 tp->pcie_cap + PCI_EXP_LNKCTL,
3340 newlnkctl);
3341 }
3342
1da177e4
LT
3343 if (current_link_up != netif_carrier_ok(tp->dev)) {
3344 if (current_link_up)
3345 netif_carrier_on(tp->dev);
3346 else
3347 netif_carrier_off(tp->dev);
3348 tg3_link_report(tp);
3349 }
3350
3351 return 0;
3352}
3353
3354struct tg3_fiber_aneginfo {
3355 int state;
3356#define ANEG_STATE_UNKNOWN 0
3357#define ANEG_STATE_AN_ENABLE 1
3358#define ANEG_STATE_RESTART_INIT 2
3359#define ANEG_STATE_RESTART 3
3360#define ANEG_STATE_DISABLE_LINK_OK 4
3361#define ANEG_STATE_ABILITY_DETECT_INIT 5
3362#define ANEG_STATE_ABILITY_DETECT 6
3363#define ANEG_STATE_ACK_DETECT_INIT 7
3364#define ANEG_STATE_ACK_DETECT 8
3365#define ANEG_STATE_COMPLETE_ACK_INIT 9
3366#define ANEG_STATE_COMPLETE_ACK 10
3367#define ANEG_STATE_IDLE_DETECT_INIT 11
3368#define ANEG_STATE_IDLE_DETECT 12
3369#define ANEG_STATE_LINK_OK 13
3370#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
3371#define ANEG_STATE_NEXT_PAGE_WAIT 15
3372
3373 u32 flags;
3374#define MR_AN_ENABLE 0x00000001
3375#define MR_RESTART_AN 0x00000002
3376#define MR_AN_COMPLETE 0x00000004
3377#define MR_PAGE_RX 0x00000008
3378#define MR_NP_LOADED 0x00000010
3379#define MR_TOGGLE_TX 0x00000020
3380#define MR_LP_ADV_FULL_DUPLEX 0x00000040
3381#define MR_LP_ADV_HALF_DUPLEX 0x00000080
3382#define MR_LP_ADV_SYM_PAUSE 0x00000100
3383#define MR_LP_ADV_ASYM_PAUSE 0x00000200
3384#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
3385#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
3386#define MR_LP_ADV_NEXT_PAGE 0x00001000
3387#define MR_TOGGLE_RX 0x00002000
3388#define MR_NP_RX 0x00004000
3389
3390#define MR_LINK_OK 0x80000000
3391
3392 unsigned long link_time, cur_time;
3393
3394 u32 ability_match_cfg;
3395 int ability_match_count;
3396
3397 char ability_match, idle_match, ack_match;
3398
3399 u32 txconfig, rxconfig;
3400#define ANEG_CFG_NP 0x00000080
3401#define ANEG_CFG_ACK 0x00000040
3402#define ANEG_CFG_RF2 0x00000020
3403#define ANEG_CFG_RF1 0x00000010
3404#define ANEG_CFG_PS2 0x00000001
3405#define ANEG_CFG_PS1 0x00008000
3406#define ANEG_CFG_HD 0x00004000
3407#define ANEG_CFG_FD 0x00002000
3408#define ANEG_CFG_INVAL 0x00001f06
3409
3410};
3411#define ANEG_OK 0
3412#define ANEG_DONE 1
3413#define ANEG_TIMER_ENAB 2
3414#define ANEG_FAILED -1
3415
3416#define ANEG_STATE_SETTLE_TIME 10000
3417
3418static int tg3_fiber_aneg_smachine(struct tg3 *tp,
3419 struct tg3_fiber_aneginfo *ap)
3420{
5be73b47 3421 u16 flowctrl;
1da177e4
LT
3422 unsigned long delta;
3423 u32 rx_cfg_reg;
3424 int ret;
3425
3426 if (ap->state == ANEG_STATE_UNKNOWN) {
3427 ap->rxconfig = 0;
3428 ap->link_time = 0;
3429 ap->cur_time = 0;
3430 ap->ability_match_cfg = 0;
3431 ap->ability_match_count = 0;
3432 ap->ability_match = 0;
3433 ap->idle_match = 0;
3434 ap->ack_match = 0;
3435 }
3436 ap->cur_time++;
3437
3438 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
3439 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
3440
3441 if (rx_cfg_reg != ap->ability_match_cfg) {
3442 ap->ability_match_cfg = rx_cfg_reg;
3443 ap->ability_match = 0;
3444 ap->ability_match_count = 0;
3445 } else {
3446 if (++ap->ability_match_count > 1) {
3447 ap->ability_match = 1;
3448 ap->ability_match_cfg = rx_cfg_reg;
3449 }
3450 }
3451 if (rx_cfg_reg & ANEG_CFG_ACK)
3452 ap->ack_match = 1;
3453 else
3454 ap->ack_match = 0;
3455
3456 ap->idle_match = 0;
3457 } else {
3458 ap->idle_match = 1;
3459 ap->ability_match_cfg = 0;
3460 ap->ability_match_count = 0;
3461 ap->ability_match = 0;
3462 ap->ack_match = 0;
3463
3464 rx_cfg_reg = 0;
3465 }
3466
3467 ap->rxconfig = rx_cfg_reg;
3468 ret = ANEG_OK;
3469
33f401ae 3470 switch (ap->state) {
1da177e4
LT
3471 case ANEG_STATE_UNKNOWN:
3472 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
3473 ap->state = ANEG_STATE_AN_ENABLE;
3474
3475 /* fallthru */
3476 case ANEG_STATE_AN_ENABLE:
3477 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
3478 if (ap->flags & MR_AN_ENABLE) {
3479 ap->link_time = 0;
3480 ap->cur_time = 0;
3481 ap->ability_match_cfg = 0;
3482 ap->ability_match_count = 0;
3483 ap->ability_match = 0;
3484 ap->idle_match = 0;
3485 ap->ack_match = 0;
3486
3487 ap->state = ANEG_STATE_RESTART_INIT;
3488 } else {
3489 ap->state = ANEG_STATE_DISABLE_LINK_OK;
3490 }
3491 break;
3492
3493 case ANEG_STATE_RESTART_INIT:
3494 ap->link_time = ap->cur_time;
3495 ap->flags &= ~(MR_NP_LOADED);
3496 ap->txconfig = 0;
3497 tw32(MAC_TX_AUTO_NEG, 0);
3498 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3499 tw32_f(MAC_MODE, tp->mac_mode);
3500 udelay(40);
3501
3502 ret = ANEG_TIMER_ENAB;
3503 ap->state = ANEG_STATE_RESTART;
3504
3505 /* fallthru */
3506 case ANEG_STATE_RESTART:
3507 delta = ap->cur_time - ap->link_time;
859a5887 3508 if (delta > ANEG_STATE_SETTLE_TIME)
1da177e4 3509 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
859a5887 3510 else
1da177e4 3511 ret = ANEG_TIMER_ENAB;
1da177e4
LT
3512 break;
3513
3514 case ANEG_STATE_DISABLE_LINK_OK:
3515 ret = ANEG_DONE;
3516 break;
3517
3518 case ANEG_STATE_ABILITY_DETECT_INIT:
3519 ap->flags &= ~(MR_TOGGLE_TX);
5be73b47
MC
3520 ap->txconfig = ANEG_CFG_FD;
3521 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3522 if (flowctrl & ADVERTISE_1000XPAUSE)
3523 ap->txconfig |= ANEG_CFG_PS1;
3524 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3525 ap->txconfig |= ANEG_CFG_PS2;
1da177e4
LT
3526 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3527 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3528 tw32_f(MAC_MODE, tp->mac_mode);
3529 udelay(40);
3530
3531 ap->state = ANEG_STATE_ABILITY_DETECT;
3532 break;
3533
3534 case ANEG_STATE_ABILITY_DETECT:
859a5887 3535 if (ap->ability_match != 0 && ap->rxconfig != 0)
1da177e4 3536 ap->state = ANEG_STATE_ACK_DETECT_INIT;
1da177e4
LT
3537 break;
3538
3539 case ANEG_STATE_ACK_DETECT_INIT:
3540 ap->txconfig |= ANEG_CFG_ACK;
3541 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3542 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3543 tw32_f(MAC_MODE, tp->mac_mode);
3544 udelay(40);
3545
3546 ap->state = ANEG_STATE_ACK_DETECT;
3547
3548 /* fallthru */
3549 case ANEG_STATE_ACK_DETECT:
3550 if (ap->ack_match != 0) {
3551 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
3552 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
3553 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
3554 } else {
3555 ap->state = ANEG_STATE_AN_ENABLE;
3556 }
3557 } else if (ap->ability_match != 0 &&
3558 ap->rxconfig == 0) {
3559 ap->state = ANEG_STATE_AN_ENABLE;
3560 }
3561 break;
3562
3563 case ANEG_STATE_COMPLETE_ACK_INIT:
3564 if (ap->rxconfig & ANEG_CFG_INVAL) {
3565 ret = ANEG_FAILED;
3566 break;
3567 }
3568 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
3569 MR_LP_ADV_HALF_DUPLEX |
3570 MR_LP_ADV_SYM_PAUSE |
3571 MR_LP_ADV_ASYM_PAUSE |
3572 MR_LP_ADV_REMOTE_FAULT1 |
3573 MR_LP_ADV_REMOTE_FAULT2 |
3574 MR_LP_ADV_NEXT_PAGE |
3575 MR_TOGGLE_RX |
3576 MR_NP_RX);
3577 if (ap->rxconfig & ANEG_CFG_FD)
3578 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
3579 if (ap->rxconfig & ANEG_CFG_HD)
3580 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
3581 if (ap->rxconfig & ANEG_CFG_PS1)
3582 ap->flags |= MR_LP_ADV_SYM_PAUSE;
3583 if (ap->rxconfig & ANEG_CFG_PS2)
3584 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
3585 if (ap->rxconfig & ANEG_CFG_RF1)
3586 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
3587 if (ap->rxconfig & ANEG_CFG_RF2)
3588 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
3589 if (ap->rxconfig & ANEG_CFG_NP)
3590 ap->flags |= MR_LP_ADV_NEXT_PAGE;
3591
3592 ap->link_time = ap->cur_time;
3593
3594 ap->flags ^= (MR_TOGGLE_TX);
3595 if (ap->rxconfig & 0x0008)
3596 ap->flags |= MR_TOGGLE_RX;
3597 if (ap->rxconfig & ANEG_CFG_NP)
3598 ap->flags |= MR_NP_RX;
3599 ap->flags |= MR_PAGE_RX;
3600
3601 ap->state = ANEG_STATE_COMPLETE_ACK;
3602 ret = ANEG_TIMER_ENAB;
3603 break;
3604
3605 case ANEG_STATE_COMPLETE_ACK:
3606 if (ap->ability_match != 0 &&
3607 ap->rxconfig == 0) {
3608 ap->state = ANEG_STATE_AN_ENABLE;
3609 break;
3610 }
3611 delta = ap->cur_time - ap->link_time;
3612 if (delta > ANEG_STATE_SETTLE_TIME) {
3613 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
3614 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3615 } else {
3616 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
3617 !(ap->flags & MR_NP_RX)) {
3618 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3619 } else {
3620 ret = ANEG_FAILED;
3621 }
3622 }
3623 }
3624 break;
3625
3626 case ANEG_STATE_IDLE_DETECT_INIT:
3627 ap->link_time = ap->cur_time;
3628 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3629 tw32_f(MAC_MODE, tp->mac_mode);
3630 udelay(40);
3631
3632 ap->state = ANEG_STATE_IDLE_DETECT;
3633 ret = ANEG_TIMER_ENAB;
3634 break;
3635
3636 case ANEG_STATE_IDLE_DETECT:
3637 if (ap->ability_match != 0 &&
3638 ap->rxconfig == 0) {
3639 ap->state = ANEG_STATE_AN_ENABLE;
3640 break;
3641 }
3642 delta = ap->cur_time - ap->link_time;
3643 if (delta > ANEG_STATE_SETTLE_TIME) {
3644 /* XXX another gem from the Broadcom driver :( */
3645 ap->state = ANEG_STATE_LINK_OK;
3646 }
3647 break;
3648
3649 case ANEG_STATE_LINK_OK:
3650 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
3651 ret = ANEG_DONE;
3652 break;
3653
3654 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
3655 /* ??? unimplemented */
3656 break;
3657
3658 case ANEG_STATE_NEXT_PAGE_WAIT:
3659 /* ??? unimplemented */
3660 break;
3661
3662 default:
3663 ret = ANEG_FAILED;
3664 break;
855e1111 3665 }
1da177e4
LT
3666
3667 return ret;
3668}
3669
5be73b47 3670static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
1da177e4
LT
3671{
3672 int res = 0;
3673 struct tg3_fiber_aneginfo aninfo;
3674 int status = ANEG_FAILED;
3675 unsigned int tick;
3676 u32 tmp;
3677
3678 tw32_f(MAC_TX_AUTO_NEG, 0);
3679
3680 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
3681 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
3682 udelay(40);
3683
3684 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
3685 udelay(40);
3686
3687 memset(&aninfo, 0, sizeof(aninfo));
3688 aninfo.flags |= MR_AN_ENABLE;
3689 aninfo.state = ANEG_STATE_UNKNOWN;
3690 aninfo.cur_time = 0;
3691 tick = 0;
3692 while (++tick < 195000) {
3693 status = tg3_fiber_aneg_smachine(tp, &aninfo);
3694 if (status == ANEG_DONE || status == ANEG_FAILED)
3695 break;
3696
3697 udelay(1);
3698 }
3699
3700 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3701 tw32_f(MAC_MODE, tp->mac_mode);
3702 udelay(40);
3703
5be73b47
MC
3704 *txflags = aninfo.txconfig;
3705 *rxflags = aninfo.flags;
1da177e4
LT
3706
3707 if (status == ANEG_DONE &&
3708 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
3709 MR_LP_ADV_FULL_DUPLEX)))
3710 res = 1;
3711
3712 return res;
3713}
3714
3715static void tg3_init_bcm8002(struct tg3 *tp)
3716{
3717 u32 mac_status = tr32(MAC_STATUS);
3718 int i;
3719
3720 /* Reset when initting first time or we have a link. */
3721 if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
3722 !(mac_status & MAC_STATUS_PCS_SYNCED))
3723 return;
3724
3725 /* Set PLL lock range. */
3726 tg3_writephy(tp, 0x16, 0x8007);
3727
3728 /* SW reset */
3729 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
3730
3731 /* Wait for reset to complete. */
3732 /* XXX schedule_timeout() ... */
3733 for (i = 0; i < 500; i++)
3734 udelay(10);
3735
3736 /* Config mode; select PMA/Ch 1 regs. */
3737 tg3_writephy(tp, 0x10, 0x8411);
3738
3739 /* Enable auto-lock and comdet, select txclk for tx. */
3740 tg3_writephy(tp, 0x11, 0x0a10);
3741
3742 tg3_writephy(tp, 0x18, 0x00a0);
3743 tg3_writephy(tp, 0x16, 0x41ff);
3744
3745 /* Assert and deassert POR. */
3746 tg3_writephy(tp, 0x13, 0x0400);
3747 udelay(40);
3748 tg3_writephy(tp, 0x13, 0x0000);
3749
3750 tg3_writephy(tp, 0x11, 0x0a50);
3751 udelay(40);
3752 tg3_writephy(tp, 0x11, 0x0a10);
3753
3754 /* Wait for signal to stabilize */
3755 /* XXX schedule_timeout() ... */
3756 for (i = 0; i < 15000; i++)
3757 udelay(10);
3758
3759 /* Deselect the channel register so we can read the PHYID
3760 * later.
3761 */
3762 tg3_writephy(tp, 0x10, 0x8011);
3763}
3764
3765static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
3766{
82cd3d11 3767 u16 flowctrl;
1da177e4
LT
3768 u32 sg_dig_ctrl, sg_dig_status;
3769 u32 serdes_cfg, expected_sg_dig_ctrl;
3770 int workaround, port_a;
3771 int current_link_up;
3772
3773 serdes_cfg = 0;
3774 expected_sg_dig_ctrl = 0;
3775 workaround = 0;
3776 port_a = 1;
3777 current_link_up = 0;
3778
3779 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
3780 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
3781 workaround = 1;
3782 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
3783 port_a = 0;
3784
3785 /* preserve bits 0-11,13,14 for signal pre-emphasis */
3786 /* preserve bits 20-23 for voltage regulator */
3787 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
3788 }
3789
3790 sg_dig_ctrl = tr32(SG_DIG_CTRL);
3791
3792 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
c98f6e3b 3793 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
1da177e4
LT
3794 if (workaround) {
3795 u32 val = serdes_cfg;
3796
3797 if (port_a)
3798 val |= 0xc010000;
3799 else
3800 val |= 0x4010000;
3801 tw32_f(MAC_SERDES_CFG, val);
3802 }
c98f6e3b
MC
3803
3804 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
3805 }
3806 if (mac_status & MAC_STATUS_PCS_SYNCED) {
3807 tg3_setup_flow_control(tp, 0, 0);
3808 current_link_up = 1;
3809 }
3810 goto out;
3811 }
3812
3813 /* Want auto-negotiation. */
c98f6e3b 3814 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
1da177e4 3815
82cd3d11
MC
3816 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3817 if (flowctrl & ADVERTISE_1000XPAUSE)
3818 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
3819 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3820 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
1da177e4
LT
3821
3822 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
3d3ebe74
MC
3823 if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
3824 tp->serdes_counter &&
3825 ((mac_status & (MAC_STATUS_PCS_SYNCED |
3826 MAC_STATUS_RCVD_CFG)) ==
3827 MAC_STATUS_PCS_SYNCED)) {
3828 tp->serdes_counter--;
3829 current_link_up = 1;
3830 goto out;
3831 }
3832restart_autoneg:
1da177e4
LT
3833 if (workaround)
3834 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
c98f6e3b 3835 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
1da177e4
LT
3836 udelay(5);
3837 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
3838
3d3ebe74
MC
3839 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
3840 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
1da177e4
LT
3841 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
3842 MAC_STATUS_SIGNAL_DET)) {
3d3ebe74 3843 sg_dig_status = tr32(SG_DIG_STATUS);
1da177e4
LT
3844 mac_status = tr32(MAC_STATUS);
3845
c98f6e3b 3846 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
1da177e4 3847 (mac_status & MAC_STATUS_PCS_SYNCED)) {
82cd3d11
MC
3848 u32 local_adv = 0, remote_adv = 0;
3849
3850 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
3851 local_adv |= ADVERTISE_1000XPAUSE;
3852 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
3853 local_adv |= ADVERTISE_1000XPSE_ASYM;
1da177e4 3854
c98f6e3b 3855 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
82cd3d11 3856 remote_adv |= LPA_1000XPAUSE;
c98f6e3b 3857 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
82cd3d11 3858 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
3859
3860 tg3_setup_flow_control(tp, local_adv, remote_adv);
3861 current_link_up = 1;
3d3ebe74
MC
3862 tp->serdes_counter = 0;
3863 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
c98f6e3b 3864 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
3d3ebe74
MC
3865 if (tp->serdes_counter)
3866 tp->serdes_counter--;
1da177e4
LT
3867 else {
3868 if (workaround) {
3869 u32 val = serdes_cfg;
3870
3871 if (port_a)
3872 val |= 0xc010000;
3873 else
3874 val |= 0x4010000;
3875
3876 tw32_f(MAC_SERDES_CFG, val);
3877 }
3878
c98f6e3b 3879 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
3880 udelay(40);
3881
3882 /* Link parallel detection - link is up */
3883 /* only if we have PCS_SYNC and not */
3884 /* receiving config code words */
3885 mac_status = tr32(MAC_STATUS);
3886 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
3887 !(mac_status & MAC_STATUS_RCVD_CFG)) {
3888 tg3_setup_flow_control(tp, 0, 0);
3889 current_link_up = 1;
3d3ebe74
MC
3890 tp->tg3_flags2 |=
3891 TG3_FLG2_PARALLEL_DETECT;
3892 tp->serdes_counter =
3893 SERDES_PARALLEL_DET_TIMEOUT;
3894 } else
3895 goto restart_autoneg;
1da177e4
LT
3896 }
3897 }
3d3ebe74
MC
3898 } else {
3899 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
3900 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
1da177e4
LT
3901 }
3902
3903out:
3904 return current_link_up;
3905}
3906
3907static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
3908{
3909 int current_link_up = 0;
3910
5cf64b8a 3911 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
1da177e4 3912 goto out;
1da177e4
LT
3913
3914 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5be73b47 3915 u32 txflags, rxflags;
1da177e4 3916 int i;
6aa20a22 3917
5be73b47
MC
3918 if (fiber_autoneg(tp, &txflags, &rxflags)) {
3919 u32 local_adv = 0, remote_adv = 0;
1da177e4 3920
5be73b47
MC
3921 if (txflags & ANEG_CFG_PS1)
3922 local_adv |= ADVERTISE_1000XPAUSE;
3923 if (txflags & ANEG_CFG_PS2)
3924 local_adv |= ADVERTISE_1000XPSE_ASYM;
3925
3926 if (rxflags & MR_LP_ADV_SYM_PAUSE)
3927 remote_adv |= LPA_1000XPAUSE;
3928 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
3929 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
3930
3931 tg3_setup_flow_control(tp, local_adv, remote_adv);
3932
1da177e4
LT
3933 current_link_up = 1;
3934 }
3935 for (i = 0; i < 30; i++) {
3936 udelay(20);
3937 tw32_f(MAC_STATUS,
3938 (MAC_STATUS_SYNC_CHANGED |
3939 MAC_STATUS_CFG_CHANGED));
3940 udelay(40);
3941 if ((tr32(MAC_STATUS) &
3942 (MAC_STATUS_SYNC_CHANGED |
3943 MAC_STATUS_CFG_CHANGED)) == 0)
3944 break;
3945 }
3946
3947 mac_status = tr32(MAC_STATUS);
3948 if (current_link_up == 0 &&
3949 (mac_status & MAC_STATUS_PCS_SYNCED) &&
3950 !(mac_status & MAC_STATUS_RCVD_CFG))
3951 current_link_up = 1;
3952 } else {
5be73b47
MC
3953 tg3_setup_flow_control(tp, 0, 0);
3954
1da177e4
LT
3955 /* Forcing 1000FD link up. */
3956 current_link_up = 1;
1da177e4
LT
3957
3958 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
3959 udelay(40);
e8f3f6ca
MC
3960
3961 tw32_f(MAC_MODE, tp->mac_mode);
3962 udelay(40);
1da177e4
LT
3963 }
3964
3965out:
3966 return current_link_up;
3967}
3968
3969static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
3970{
3971 u32 orig_pause_cfg;
3972 u16 orig_active_speed;
3973 u8 orig_active_duplex;
3974 u32 mac_status;
3975 int current_link_up;
3976 int i;
3977
8d018621 3978 orig_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
3979 orig_active_speed = tp->link_config.active_speed;
3980 orig_active_duplex = tp->link_config.active_duplex;
3981
3982 if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
3983 netif_carrier_ok(tp->dev) &&
3984 (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
3985 mac_status = tr32(MAC_STATUS);
3986 mac_status &= (MAC_STATUS_PCS_SYNCED |
3987 MAC_STATUS_SIGNAL_DET |
3988 MAC_STATUS_CFG_CHANGED |
3989 MAC_STATUS_RCVD_CFG);
3990 if (mac_status == (MAC_STATUS_PCS_SYNCED |
3991 MAC_STATUS_SIGNAL_DET)) {
3992 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
3993 MAC_STATUS_CFG_CHANGED));
3994 return 0;
3995 }
3996 }
3997
3998 tw32_f(MAC_TX_AUTO_NEG, 0);
3999
4000 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
4001 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
4002 tw32_f(MAC_MODE, tp->mac_mode);
4003 udelay(40);
4004
79eb6904 4005 if (tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
4006 tg3_init_bcm8002(tp);
4007
4008 /* Enable link change event even when serdes polling. */
4009 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4010 udelay(40);
4011
4012 current_link_up = 0;
4013 mac_status = tr32(MAC_STATUS);
4014
4015 if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
4016 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
4017 else
4018 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
4019
898a56f8 4020 tp->napi[0].hw_status->status =
1da177e4 4021 (SD_STATUS_UPDATED |
898a56f8 4022 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
1da177e4
LT
4023
4024 for (i = 0; i < 100; i++) {
4025 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4026 MAC_STATUS_CFG_CHANGED));
4027 udelay(5);
4028 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
3d3ebe74
MC
4029 MAC_STATUS_CFG_CHANGED |
4030 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
1da177e4
LT
4031 break;
4032 }
4033
4034 mac_status = tr32(MAC_STATUS);
4035 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
4036 current_link_up = 0;
3d3ebe74
MC
4037 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
4038 tp->serdes_counter == 0) {
1da177e4
LT
4039 tw32_f(MAC_MODE, (tp->mac_mode |
4040 MAC_MODE_SEND_CONFIGS));
4041 udelay(1);
4042 tw32_f(MAC_MODE, tp->mac_mode);
4043 }
4044 }
4045
4046 if (current_link_up == 1) {
4047 tp->link_config.active_speed = SPEED_1000;
4048 tp->link_config.active_duplex = DUPLEX_FULL;
4049 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4050 LED_CTRL_LNKLED_OVERRIDE |
4051 LED_CTRL_1000MBPS_ON));
4052 } else {
4053 tp->link_config.active_speed = SPEED_INVALID;
4054 tp->link_config.active_duplex = DUPLEX_INVALID;
4055 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4056 LED_CTRL_LNKLED_OVERRIDE |
4057 LED_CTRL_TRAFFIC_OVERRIDE));
4058 }
4059
4060 if (current_link_up != netif_carrier_ok(tp->dev)) {
4061 if (current_link_up)
4062 netif_carrier_on(tp->dev);
4063 else
4064 netif_carrier_off(tp->dev);
4065 tg3_link_report(tp);
4066 } else {
8d018621 4067 u32 now_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4068 if (orig_pause_cfg != now_pause_cfg ||
4069 orig_active_speed != tp->link_config.active_speed ||
4070 orig_active_duplex != tp->link_config.active_duplex)
4071 tg3_link_report(tp);
4072 }
4073
4074 return 0;
4075}
4076
747e8f8b
MC
4077static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
4078{
4079 int current_link_up, err = 0;
4080 u32 bmsr, bmcr;
4081 u16 current_speed;
4082 u8 current_duplex;
ef167e27 4083 u32 local_adv, remote_adv;
747e8f8b
MC
4084
4085 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4086 tw32_f(MAC_MODE, tp->mac_mode);
4087 udelay(40);
4088
4089 tw32(MAC_EVENT, 0);
4090
4091 tw32_f(MAC_STATUS,
4092 (MAC_STATUS_SYNC_CHANGED |
4093 MAC_STATUS_CFG_CHANGED |
4094 MAC_STATUS_MI_COMPLETION |
4095 MAC_STATUS_LNKSTATE_CHANGED));
4096 udelay(40);
4097
4098 if (force_reset)
4099 tg3_phy_reset(tp);
4100
4101 current_link_up = 0;
4102 current_speed = SPEED_INVALID;
4103 current_duplex = DUPLEX_INVALID;
4104
4105 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4106 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4107 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
4108 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4109 bmsr |= BMSR_LSTATUS;
4110 else
4111 bmsr &= ~BMSR_LSTATUS;
4112 }
747e8f8b
MC
4113
4114 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
4115
4116 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
2bd3ed04 4117 (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
747e8f8b
MC
4118 /* do nothing, just check for link up at the end */
4119 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
4120 u32 adv, new_adv;
4121
4122 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4123 new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
4124 ADVERTISE_1000XPAUSE |
4125 ADVERTISE_1000XPSE_ASYM |
4126 ADVERTISE_SLCT);
4127
ba4d07a8 4128 new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
747e8f8b
MC
4129
4130 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
4131 new_adv |= ADVERTISE_1000XHALF;
4132 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
4133 new_adv |= ADVERTISE_1000XFULL;
4134
4135 if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
4136 tg3_writephy(tp, MII_ADVERTISE, new_adv);
4137 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
4138 tg3_writephy(tp, MII_BMCR, bmcr);
4139
4140 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3d3ebe74 4141 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
747e8f8b
MC
4142 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
4143
4144 return err;
4145 }
4146 } else {
4147 u32 new_bmcr;
4148
4149 bmcr &= ~BMCR_SPEED1000;
4150 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
4151
4152 if (tp->link_config.duplex == DUPLEX_FULL)
4153 new_bmcr |= BMCR_FULLDPLX;
4154
4155 if (new_bmcr != bmcr) {
4156 /* BMCR_SPEED1000 is a reserved bit that needs
4157 * to be set on write.
4158 */
4159 new_bmcr |= BMCR_SPEED1000;
4160
4161 /* Force a linkdown */
4162 if (netif_carrier_ok(tp->dev)) {
4163 u32 adv;
4164
4165 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4166 adv &= ~(ADVERTISE_1000XFULL |
4167 ADVERTISE_1000XHALF |
4168 ADVERTISE_SLCT);
4169 tg3_writephy(tp, MII_ADVERTISE, adv);
4170 tg3_writephy(tp, MII_BMCR, bmcr |
4171 BMCR_ANRESTART |
4172 BMCR_ANENABLE);
4173 udelay(10);
4174 netif_carrier_off(tp->dev);
4175 }
4176 tg3_writephy(tp, MII_BMCR, new_bmcr);
4177 bmcr = new_bmcr;
4178 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4179 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4180 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
4181 ASIC_REV_5714) {
4182 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4183 bmsr |= BMSR_LSTATUS;
4184 else
4185 bmsr &= ~BMSR_LSTATUS;
4186 }
747e8f8b
MC
4187 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
4188 }
4189 }
4190
4191 if (bmsr & BMSR_LSTATUS) {
4192 current_speed = SPEED_1000;
4193 current_link_up = 1;
4194 if (bmcr & BMCR_FULLDPLX)
4195 current_duplex = DUPLEX_FULL;
4196 else
4197 current_duplex = DUPLEX_HALF;
4198
ef167e27
MC
4199 local_adv = 0;
4200 remote_adv = 0;
4201
747e8f8b 4202 if (bmcr & BMCR_ANENABLE) {
ef167e27 4203 u32 common;
747e8f8b
MC
4204
4205 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
4206 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
4207 common = local_adv & remote_adv;
4208 if (common & (ADVERTISE_1000XHALF |
4209 ADVERTISE_1000XFULL)) {
4210 if (common & ADVERTISE_1000XFULL)
4211 current_duplex = DUPLEX_FULL;
4212 else
4213 current_duplex = DUPLEX_HALF;
57d8b880
MC
4214 } else if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
4215 /* Link is up via parallel detect */
859a5887 4216 } else {
747e8f8b 4217 current_link_up = 0;
859a5887 4218 }
747e8f8b
MC
4219 }
4220 }
4221
ef167e27
MC
4222 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
4223 tg3_setup_flow_control(tp, local_adv, remote_adv);
4224
747e8f8b
MC
4225 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4226 if (tp->link_config.active_duplex == DUPLEX_HALF)
4227 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4228
4229 tw32_f(MAC_MODE, tp->mac_mode);
4230 udelay(40);
4231
4232 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4233
4234 tp->link_config.active_speed = current_speed;
4235 tp->link_config.active_duplex = current_duplex;
4236
4237 if (current_link_up != netif_carrier_ok(tp->dev)) {
4238 if (current_link_up)
4239 netif_carrier_on(tp->dev);
4240 else {
4241 netif_carrier_off(tp->dev);
4242 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
4243 }
4244 tg3_link_report(tp);
4245 }
4246 return err;
4247}
4248
4249static void tg3_serdes_parallel_detect(struct tg3 *tp)
4250{
3d3ebe74 4251 if (tp->serdes_counter) {
747e8f8b 4252 /* Give autoneg time to complete. */
3d3ebe74 4253 tp->serdes_counter--;
747e8f8b
MC
4254 return;
4255 }
c6cdf436 4256
747e8f8b
MC
4257 if (!netif_carrier_ok(tp->dev) &&
4258 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
4259 u32 bmcr;
4260
4261 tg3_readphy(tp, MII_BMCR, &bmcr);
4262 if (bmcr & BMCR_ANENABLE) {
4263 u32 phy1, phy2;
4264
4265 /* Select shadow register 0x1f */
4266 tg3_writephy(tp, 0x1c, 0x7c00);
4267 tg3_readphy(tp, 0x1c, &phy1);
4268
4269 /* Select expansion interrupt status register */
4270 tg3_writephy(tp, 0x17, 0x0f01);
4271 tg3_readphy(tp, 0x15, &phy2);
4272 tg3_readphy(tp, 0x15, &phy2);
4273
4274 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
4275 /* We have signal detect and not receiving
4276 * config code words, link is up by parallel
4277 * detection.
4278 */
4279
4280 bmcr &= ~BMCR_ANENABLE;
4281 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
4282 tg3_writephy(tp, MII_BMCR, bmcr);
4283 tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
4284 }
4285 }
859a5887
MC
4286 } else if (netif_carrier_ok(tp->dev) &&
4287 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
4288 (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
747e8f8b
MC
4289 u32 phy2;
4290
4291 /* Select expansion interrupt status register */
4292 tg3_writephy(tp, 0x17, 0x0f01);
4293 tg3_readphy(tp, 0x15, &phy2);
4294 if (phy2 & 0x20) {
4295 u32 bmcr;
4296
4297 /* Config code words received, turn on autoneg. */
4298 tg3_readphy(tp, MII_BMCR, &bmcr);
4299 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
4300
4301 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
4302
4303 }
4304 }
4305}
4306
1da177e4
LT
4307static int tg3_setup_phy(struct tg3 *tp, int force_reset)
4308{
4309 int err;
4310
859a5887 4311 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
1da177e4 4312 err = tg3_setup_fiber_phy(tp, force_reset);
859a5887 4313 else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
747e8f8b 4314 err = tg3_setup_fiber_mii_phy(tp, force_reset);
859a5887 4315 else
1da177e4 4316 err = tg3_setup_copper_phy(tp, force_reset);
1da177e4 4317
bcb37f6c 4318 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
aa6c91fe
MC
4319 u32 val, scale;
4320
4321 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
4322 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
4323 scale = 65;
4324 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
4325 scale = 6;
4326 else
4327 scale = 12;
4328
4329 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
4330 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
4331 tw32(GRC_MISC_CFG, val);
4332 }
4333
1da177e4
LT
4334 if (tp->link_config.active_speed == SPEED_1000 &&
4335 tp->link_config.active_duplex == DUPLEX_HALF)
4336 tw32(MAC_TX_LENGTHS,
4337 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
4338 (6 << TX_LENGTHS_IPG_SHIFT) |
4339 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
4340 else
4341 tw32(MAC_TX_LENGTHS,
4342 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
4343 (6 << TX_LENGTHS_IPG_SHIFT) |
4344 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
4345
4346 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
4347 if (netif_carrier_ok(tp->dev)) {
4348 tw32(HOSTCC_STAT_COAL_TICKS,
15f9850d 4349 tp->coal.stats_block_coalesce_usecs);
1da177e4
LT
4350 } else {
4351 tw32(HOSTCC_STAT_COAL_TICKS, 0);
4352 }
4353 }
4354
8ed5d97e
MC
4355 if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
4356 u32 val = tr32(PCIE_PWR_MGMT_THRESH);
4357 if (!netif_carrier_ok(tp->dev))
4358 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
4359 tp->pwrmgmt_thresh;
4360 else
4361 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
4362 tw32(PCIE_PWR_MGMT_THRESH, val);
4363 }
4364
1da177e4
LT
4365 return err;
4366}
4367
df3e6548
MC
4368/* This is called whenever we suspect that the system chipset is re-
4369 * ordering the sequence of MMIO to the tx send mailbox. The symptom
4370 * is bogus tx completions. We try to recover by setting the
4371 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
4372 * in the workqueue.
4373 */
4374static void tg3_tx_recover(struct tg3 *tp)
4375{
4376 BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
4377 tp->write32_tx_mbox == tg3_write_indirect_mbox);
4378
5129c3a3
MC
4379 netdev_warn(tp->dev,
4380 "The system may be re-ordering memory-mapped I/O "
4381 "cycles to the network device, attempting to recover. "
4382 "Please report the problem to the driver maintainer "
4383 "and include system chipset information.\n");
df3e6548
MC
4384
4385 spin_lock(&tp->lock);
df3e6548 4386 tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
df3e6548
MC
4387 spin_unlock(&tp->lock);
4388}
4389
f3f3f27e 4390static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
1b2a7205
MC
4391{
4392 smp_mb();
f3f3f27e
MC
4393 return tnapi->tx_pending -
4394 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
1b2a7205
MC
4395}
4396
1da177e4
LT
4397/* Tigon3 never reports partial packet sends. So we do not
4398 * need special logic to handle SKBs that have not had all
4399 * of their frags sent yet, like SunGEM does.
4400 */
17375d25 4401static void tg3_tx(struct tg3_napi *tnapi)
1da177e4 4402{
17375d25 4403 struct tg3 *tp = tnapi->tp;
898a56f8 4404 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
f3f3f27e 4405 u32 sw_idx = tnapi->tx_cons;
fe5f5787
MC
4406 struct netdev_queue *txq;
4407 int index = tnapi - tp->napi;
4408
19cfaecc 4409 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
fe5f5787
MC
4410 index--;
4411
4412 txq = netdev_get_tx_queue(tp->dev, index);
1da177e4
LT
4413
4414 while (sw_idx != hw_idx) {
f4188d8a 4415 struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
1da177e4 4416 struct sk_buff *skb = ri->skb;
df3e6548
MC
4417 int i, tx_bug = 0;
4418
4419 if (unlikely(skb == NULL)) {
4420 tg3_tx_recover(tp);
4421 return;
4422 }
1da177e4 4423
f4188d8a 4424 pci_unmap_single(tp->pdev,
4e5e4f0d 4425 dma_unmap_addr(ri, mapping),
f4188d8a
AD
4426 skb_headlen(skb),
4427 PCI_DMA_TODEVICE);
1da177e4
LT
4428
4429 ri->skb = NULL;
4430
4431 sw_idx = NEXT_TX(sw_idx);
4432
4433 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
f3f3f27e 4434 ri = &tnapi->tx_buffers[sw_idx];
df3e6548
MC
4435 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
4436 tx_bug = 1;
f4188d8a
AD
4437
4438 pci_unmap_page(tp->pdev,
4e5e4f0d 4439 dma_unmap_addr(ri, mapping),
f4188d8a
AD
4440 skb_shinfo(skb)->frags[i].size,
4441 PCI_DMA_TODEVICE);
1da177e4
LT
4442 sw_idx = NEXT_TX(sw_idx);
4443 }
4444
f47c11ee 4445 dev_kfree_skb(skb);
df3e6548
MC
4446
4447 if (unlikely(tx_bug)) {
4448 tg3_tx_recover(tp);
4449 return;
4450 }
1da177e4
LT
4451 }
4452
f3f3f27e 4453 tnapi->tx_cons = sw_idx;
1da177e4 4454
1b2a7205
MC
4455 /* Need to make the tx_cons update visible to tg3_start_xmit()
4456 * before checking for netif_queue_stopped(). Without the
4457 * memory barrier, there is a small possibility that tg3_start_xmit()
4458 * will miss it and cause the queue to be stopped forever.
4459 */
4460 smp_mb();
4461
fe5f5787 4462 if (unlikely(netif_tx_queue_stopped(txq) &&
f3f3f27e 4463 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
fe5f5787
MC
4464 __netif_tx_lock(txq, smp_processor_id());
4465 if (netif_tx_queue_stopped(txq) &&
f3f3f27e 4466 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
fe5f5787
MC
4467 netif_tx_wake_queue(txq);
4468 __netif_tx_unlock(txq);
51b91468 4469 }
1da177e4
LT
4470}
4471
2b2cdb65
MC
4472static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
4473{
4474 if (!ri->skb)
4475 return;
4476
4e5e4f0d 4477 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
2b2cdb65
MC
4478 map_sz, PCI_DMA_FROMDEVICE);
4479 dev_kfree_skb_any(ri->skb);
4480 ri->skb = NULL;
4481}
4482
1da177e4
LT
4483/* Returns size of skb allocated or < 0 on error.
4484 *
4485 * We only need to fill in the address because the other members
4486 * of the RX descriptor are invariant, see tg3_init_rings.
4487 *
4488 * Note the purposeful assymetry of cpu vs. chip accesses. For
4489 * posting buffers we only dirty the first cache line of the RX
4490 * descriptor (containing the address). Whereas for the RX status
4491 * buffers the cpu only reads the last cacheline of the RX descriptor
4492 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
4493 */
86b21e59 4494static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
a3896167 4495 u32 opaque_key, u32 dest_idx_unmasked)
1da177e4
LT
4496{
4497 struct tg3_rx_buffer_desc *desc;
4498 struct ring_info *map, *src_map;
4499 struct sk_buff *skb;
4500 dma_addr_t mapping;
4501 int skb_size, dest_idx;
4502
4503 src_map = NULL;
4504 switch (opaque_key) {
4505 case RXD_OPAQUE_RING_STD:
4506 dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
21f581a5
MC
4507 desc = &tpr->rx_std[dest_idx];
4508 map = &tpr->rx_std_buffers[dest_idx];
287be12e 4509 skb_size = tp->rx_pkt_map_sz;
1da177e4
LT
4510 break;
4511
4512 case RXD_OPAQUE_RING_JUMBO:
4513 dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
79ed5ac7 4514 desc = &tpr->rx_jmb[dest_idx].std;
21f581a5 4515 map = &tpr->rx_jmb_buffers[dest_idx];
287be12e 4516 skb_size = TG3_RX_JMB_MAP_SZ;
1da177e4
LT
4517 break;
4518
4519 default:
4520 return -EINVAL;
855e1111 4521 }
1da177e4
LT
4522
4523 /* Do not overwrite any of the map or rp information
4524 * until we are sure we can commit to a new buffer.
4525 *
4526 * Callers depend upon this behavior and assume that
4527 * we leave everything unchanged if we fail.
4528 */
287be12e 4529 skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
1da177e4
LT
4530 if (skb == NULL)
4531 return -ENOMEM;
4532
1da177e4
LT
4533 skb_reserve(skb, tp->rx_offset);
4534
287be12e 4535 mapping = pci_map_single(tp->pdev, skb->data, skb_size,
1da177e4 4536 PCI_DMA_FROMDEVICE);
a21771dd
MC
4537 if (pci_dma_mapping_error(tp->pdev, mapping)) {
4538 dev_kfree_skb(skb);
4539 return -EIO;
4540 }
1da177e4
LT
4541
4542 map->skb = skb;
4e5e4f0d 4543 dma_unmap_addr_set(map, mapping, mapping);
1da177e4 4544
1da177e4
LT
4545 desc->addr_hi = ((u64)mapping >> 32);
4546 desc->addr_lo = ((u64)mapping & 0xffffffff);
4547
4548 return skb_size;
4549}
4550
4551/* We only need to move over in the address because the other
4552 * members of the RX descriptor are invariant. See notes above
4553 * tg3_alloc_rx_skb for full details.
4554 */
a3896167
MC
4555static void tg3_recycle_rx(struct tg3_napi *tnapi,
4556 struct tg3_rx_prodring_set *dpr,
4557 u32 opaque_key, int src_idx,
4558 u32 dest_idx_unmasked)
1da177e4 4559{
17375d25 4560 struct tg3 *tp = tnapi->tp;
1da177e4
LT
4561 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
4562 struct ring_info *src_map, *dest_map;
a3896167 4563 struct tg3_rx_prodring_set *spr = &tp->prodring[0];
c6cdf436 4564 int dest_idx;
1da177e4
LT
4565
4566 switch (opaque_key) {
4567 case RXD_OPAQUE_RING_STD:
4568 dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
a3896167
MC
4569 dest_desc = &dpr->rx_std[dest_idx];
4570 dest_map = &dpr->rx_std_buffers[dest_idx];
4571 src_desc = &spr->rx_std[src_idx];
4572 src_map = &spr->rx_std_buffers[src_idx];
1da177e4
LT
4573 break;
4574
4575 case RXD_OPAQUE_RING_JUMBO:
4576 dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
a3896167
MC
4577 dest_desc = &dpr->rx_jmb[dest_idx].std;
4578 dest_map = &dpr->rx_jmb_buffers[dest_idx];
4579 src_desc = &spr->rx_jmb[src_idx].std;
4580 src_map = &spr->rx_jmb_buffers[src_idx];
1da177e4
LT
4581 break;
4582
4583 default:
4584 return;
855e1111 4585 }
1da177e4
LT
4586
4587 dest_map->skb = src_map->skb;
4e5e4f0d
FT
4588 dma_unmap_addr_set(dest_map, mapping,
4589 dma_unmap_addr(src_map, mapping));
1da177e4
LT
4590 dest_desc->addr_hi = src_desc->addr_hi;
4591 dest_desc->addr_lo = src_desc->addr_lo;
e92967bf
MC
4592
4593 /* Ensure that the update to the skb happens after the physical
4594 * addresses have been transferred to the new BD location.
4595 */
4596 smp_wmb();
4597
1da177e4
LT
4598 src_map->skb = NULL;
4599}
4600
1da177e4
LT
4601/* The RX ring scheme is composed of multiple rings which post fresh
4602 * buffers to the chip, and one special ring the chip uses to report
4603 * status back to the host.
4604 *
4605 * The special ring reports the status of received packets to the
4606 * host. The chip does not write into the original descriptor the
4607 * RX buffer was obtained from. The chip simply takes the original
4608 * descriptor as provided by the host, updates the status and length
4609 * field, then writes this into the next status ring entry.
4610 *
4611 * Each ring the host uses to post buffers to the chip is described
4612 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
4613 * it is first placed into the on-chip ram. When the packet's length
4614 * is known, it walks down the TG3_BDINFO entries to select the ring.
4615 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
4616 * which is within the range of the new packet's length is chosen.
4617 *
4618 * The "separate ring for rx status" scheme may sound queer, but it makes
4619 * sense from a cache coherency perspective. If only the host writes
4620 * to the buffer post rings, and only the chip writes to the rx status
4621 * rings, then cache lines never move beyond shared-modified state.
4622 * If both the host and chip were to write into the same ring, cache line
4623 * eviction could occur since both entities want it in an exclusive state.
4624 */
17375d25 4625static int tg3_rx(struct tg3_napi *tnapi, int budget)
1da177e4 4626{
17375d25 4627 struct tg3 *tp = tnapi->tp;
f92905de 4628 u32 work_mask, rx_std_posted = 0;
4361935a 4629 u32 std_prod_idx, jmb_prod_idx;
72334482 4630 u32 sw_idx = tnapi->rx_rcb_ptr;
483ba50b 4631 u16 hw_idx;
1da177e4 4632 int received;
b196c7e4 4633 struct tg3_rx_prodring_set *tpr = tnapi->prodring;
1da177e4 4634
8d9d7cfc 4635 hw_idx = *(tnapi->rx_rcb_prod_idx);
1da177e4
LT
4636 /*
4637 * We need to order the read of hw_idx and the read of
4638 * the opaque cookie.
4639 */
4640 rmb();
1da177e4
LT
4641 work_mask = 0;
4642 received = 0;
4361935a
MC
4643 std_prod_idx = tpr->rx_std_prod_idx;
4644 jmb_prod_idx = tpr->rx_jmb_prod_idx;
1da177e4 4645 while (sw_idx != hw_idx && budget > 0) {
afc081f8 4646 struct ring_info *ri;
72334482 4647 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
1da177e4
LT
4648 unsigned int len;
4649 struct sk_buff *skb;
4650 dma_addr_t dma_addr;
4651 u32 opaque_key, desc_idx, *post_ptr;
9dc7a113
MC
4652 bool hw_vlan __maybe_unused = false;
4653 u16 vtag __maybe_unused = 0;
1da177e4
LT
4654
4655 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
4656 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
4657 if (opaque_key == RXD_OPAQUE_RING_STD) {
b196c7e4 4658 ri = &tp->prodring[0].rx_std_buffers[desc_idx];
4e5e4f0d 4659 dma_addr = dma_unmap_addr(ri, mapping);
21f581a5 4660 skb = ri->skb;
4361935a 4661 post_ptr = &std_prod_idx;
f92905de 4662 rx_std_posted++;
1da177e4 4663 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
b196c7e4 4664 ri = &tp->prodring[0].rx_jmb_buffers[desc_idx];
4e5e4f0d 4665 dma_addr = dma_unmap_addr(ri, mapping);
21f581a5 4666 skb = ri->skb;
4361935a 4667 post_ptr = &jmb_prod_idx;
21f581a5 4668 } else
1da177e4 4669 goto next_pkt_nopost;
1da177e4
LT
4670
4671 work_mask |= opaque_key;
4672
4673 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
4674 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
4675 drop_it:
a3896167 4676 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
4677 desc_idx, *post_ptr);
4678 drop_it_no_recycle:
4679 /* Other statistics kept track of by card. */
4680 tp->net_stats.rx_dropped++;
4681 goto next_pkt;
4682 }
4683
ad829268
MC
4684 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
4685 ETH_FCS_LEN;
1da177e4 4686
d2757fc4 4687 if (len > TG3_RX_COPY_THRESH(tp)) {
1da177e4
LT
4688 int skb_size;
4689
86b21e59 4690 skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
afc081f8 4691 *post_ptr);
1da177e4
LT
4692 if (skb_size < 0)
4693 goto drop_it;
4694
287be12e 4695 pci_unmap_single(tp->pdev, dma_addr, skb_size,
1da177e4
LT
4696 PCI_DMA_FROMDEVICE);
4697
61e800cf
MC
4698 /* Ensure that the update to the skb happens
4699 * after the usage of the old DMA mapping.
4700 */
4701 smp_wmb();
4702
4703 ri->skb = NULL;
4704
1da177e4
LT
4705 skb_put(skb, len);
4706 } else {
4707 struct sk_buff *copy_skb;
4708
a3896167 4709 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
4710 desc_idx, *post_ptr);
4711
9dc7a113
MC
4712 copy_skb = netdev_alloc_skb(tp->dev, len + VLAN_HLEN +
4713 TG3_RAW_IP_ALIGN);
1da177e4
LT
4714 if (copy_skb == NULL)
4715 goto drop_it_no_recycle;
4716
9dc7a113 4717 skb_reserve(copy_skb, TG3_RAW_IP_ALIGN + VLAN_HLEN);
1da177e4
LT
4718 skb_put(copy_skb, len);
4719 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
d626f62b 4720 skb_copy_from_linear_data(skb, copy_skb->data, len);
1da177e4
LT
4721 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
4722
4723 /* We'll reuse the original ring buffer. */
4724 skb = copy_skb;
4725 }
4726
4727 if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
4728 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
4729 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
4730 >> RXD_TCPCSUM_SHIFT) == 0xffff))
4731 skb->ip_summed = CHECKSUM_UNNECESSARY;
4732 else
4733 skb->ip_summed = CHECKSUM_NONE;
4734
4735 skb->protocol = eth_type_trans(skb, tp->dev);
f7b493e0
MC
4736
4737 if (len > (tp->dev->mtu + ETH_HLEN) &&
4738 skb->protocol != htons(ETH_P_8021Q)) {
4739 dev_kfree_skb(skb);
4740 goto next_pkt;
4741 }
4742
9dc7a113
MC
4743 if (desc->type_flags & RXD_FLAG_VLAN &&
4744 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG)) {
4745 vtag = desc->err_vlan & RXD_VLAN_MASK;
1da177e4 4746#if TG3_VLAN_TAG_USED
9dc7a113
MC
4747 if (tp->vlgrp)
4748 hw_vlan = true;
4749 else
4750#endif
4751 {
4752 struct vlan_ethhdr *ve = (struct vlan_ethhdr *)
4753 __skb_push(skb, VLAN_HLEN);
4754
4755 memmove(ve, skb->data + VLAN_HLEN,
4756 ETH_ALEN * 2);
4757 ve->h_vlan_proto = htons(ETH_P_8021Q);
4758 ve->h_vlan_TCI = htons(vtag);
4759 }
4760 }
4761
4762#if TG3_VLAN_TAG_USED
4763 if (hw_vlan)
4764 vlan_gro_receive(&tnapi->napi, tp->vlgrp, vtag, skb);
4765 else
1da177e4 4766#endif
17375d25 4767 napi_gro_receive(&tnapi->napi, skb);
1da177e4 4768
1da177e4
LT
4769 received++;
4770 budget--;
4771
4772next_pkt:
4773 (*post_ptr)++;
f92905de
MC
4774
4775 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
86cfe4ff
MC
4776 tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
4777 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
4778 tpr->rx_std_prod_idx);
f92905de
MC
4779 work_mask &= ~RXD_OPAQUE_RING_STD;
4780 rx_std_posted = 0;
4781 }
1da177e4 4782next_pkt_nopost:
483ba50b 4783 sw_idx++;
6b31a515 4784 sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
52f6d697
MC
4785
4786 /* Refresh hw_idx to see if there is new work */
4787 if (sw_idx == hw_idx) {
8d9d7cfc 4788 hw_idx = *(tnapi->rx_rcb_prod_idx);
52f6d697
MC
4789 rmb();
4790 }
1da177e4
LT
4791 }
4792
4793 /* ACK the status ring. */
72334482
MC
4794 tnapi->rx_rcb_ptr = sw_idx;
4795 tw32_rx_mbox(tnapi->consmbox, sw_idx);
1da177e4
LT
4796
4797 /* Refill RX ring(s). */
e4af1af9 4798 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
b196c7e4
MC
4799 if (work_mask & RXD_OPAQUE_RING_STD) {
4800 tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
4801 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
4802 tpr->rx_std_prod_idx);
4803 }
4804 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
4805 tpr->rx_jmb_prod_idx = jmb_prod_idx %
4806 TG3_RX_JUMBO_RING_SIZE;
4807 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
4808 tpr->rx_jmb_prod_idx);
4809 }
4810 mmiowb();
4811 } else if (work_mask) {
4812 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
4813 * updated before the producer indices can be updated.
4814 */
4815 smp_wmb();
4816
4361935a 4817 tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
4361935a 4818 tpr->rx_jmb_prod_idx = jmb_prod_idx % TG3_RX_JUMBO_RING_SIZE;
b196c7e4 4819
e4af1af9
MC
4820 if (tnapi != &tp->napi[1])
4821 napi_schedule(&tp->napi[1].napi);
1da177e4 4822 }
1da177e4
LT
4823
4824 return received;
4825}
4826
35f2d7d0 4827static void tg3_poll_link(struct tg3 *tp)
1da177e4 4828{
1da177e4
LT
4829 /* handle link change and other phy events */
4830 if (!(tp->tg3_flags &
4831 (TG3_FLAG_USE_LINKCHG_REG |
4832 TG3_FLAG_POLL_SERDES))) {
35f2d7d0
MC
4833 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
4834
1da177e4
LT
4835 if (sblk->status & SD_STATUS_LINK_CHG) {
4836 sblk->status = SD_STATUS_UPDATED |
35f2d7d0 4837 (sblk->status & ~SD_STATUS_LINK_CHG);
f47c11ee 4838 spin_lock(&tp->lock);
dd477003
MC
4839 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
4840 tw32_f(MAC_STATUS,
4841 (MAC_STATUS_SYNC_CHANGED |
4842 MAC_STATUS_CFG_CHANGED |
4843 MAC_STATUS_MI_COMPLETION |
4844 MAC_STATUS_LNKSTATE_CHANGED));
4845 udelay(40);
4846 } else
4847 tg3_setup_phy(tp, 0);
f47c11ee 4848 spin_unlock(&tp->lock);
1da177e4
LT
4849 }
4850 }
35f2d7d0
MC
4851}
4852
f89f38b8
MC
4853static int tg3_rx_prodring_xfer(struct tg3 *tp,
4854 struct tg3_rx_prodring_set *dpr,
4855 struct tg3_rx_prodring_set *spr)
b196c7e4
MC
4856{
4857 u32 si, di, cpycnt, src_prod_idx;
f89f38b8 4858 int i, err = 0;
b196c7e4
MC
4859
4860 while (1) {
4861 src_prod_idx = spr->rx_std_prod_idx;
4862
4863 /* Make sure updates to the rx_std_buffers[] entries and the
4864 * standard producer index are seen in the correct order.
4865 */
4866 smp_rmb();
4867
4868 if (spr->rx_std_cons_idx == src_prod_idx)
4869 break;
4870
4871 if (spr->rx_std_cons_idx < src_prod_idx)
4872 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
4873 else
4874 cpycnt = TG3_RX_RING_SIZE - spr->rx_std_cons_idx;
4875
4876 cpycnt = min(cpycnt, TG3_RX_RING_SIZE - dpr->rx_std_prod_idx);
4877
4878 si = spr->rx_std_cons_idx;
4879 di = dpr->rx_std_prod_idx;
4880
e92967bf
MC
4881 for (i = di; i < di + cpycnt; i++) {
4882 if (dpr->rx_std_buffers[i].skb) {
4883 cpycnt = i - di;
f89f38b8 4884 err = -ENOSPC;
e92967bf
MC
4885 break;
4886 }
4887 }
4888
4889 if (!cpycnt)
4890 break;
4891
4892 /* Ensure that updates to the rx_std_buffers ring and the
4893 * shadowed hardware producer ring from tg3_recycle_skb() are
4894 * ordered correctly WRT the skb check above.
4895 */
4896 smp_rmb();
4897
b196c7e4
MC
4898 memcpy(&dpr->rx_std_buffers[di],
4899 &spr->rx_std_buffers[si],
4900 cpycnt * sizeof(struct ring_info));
4901
4902 for (i = 0; i < cpycnt; i++, di++, si++) {
4903 struct tg3_rx_buffer_desc *sbd, *dbd;
4904 sbd = &spr->rx_std[si];
4905 dbd = &dpr->rx_std[di];
4906 dbd->addr_hi = sbd->addr_hi;
4907 dbd->addr_lo = sbd->addr_lo;
4908 }
4909
4910 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) %
4911 TG3_RX_RING_SIZE;
4912 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) %
4913 TG3_RX_RING_SIZE;
4914 }
4915
4916 while (1) {
4917 src_prod_idx = spr->rx_jmb_prod_idx;
4918
4919 /* Make sure updates to the rx_jmb_buffers[] entries and
4920 * the jumbo producer index are seen in the correct order.
4921 */
4922 smp_rmb();
4923
4924 if (spr->rx_jmb_cons_idx == src_prod_idx)
4925 break;
4926
4927 if (spr->rx_jmb_cons_idx < src_prod_idx)
4928 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
4929 else
4930 cpycnt = TG3_RX_JUMBO_RING_SIZE - spr->rx_jmb_cons_idx;
4931
4932 cpycnt = min(cpycnt,
4933 TG3_RX_JUMBO_RING_SIZE - dpr->rx_jmb_prod_idx);
4934
4935 si = spr->rx_jmb_cons_idx;
4936 di = dpr->rx_jmb_prod_idx;
4937
e92967bf
MC
4938 for (i = di; i < di + cpycnt; i++) {
4939 if (dpr->rx_jmb_buffers[i].skb) {
4940 cpycnt = i - di;
f89f38b8 4941 err = -ENOSPC;
e92967bf
MC
4942 break;
4943 }
4944 }
4945
4946 if (!cpycnt)
4947 break;
4948
4949 /* Ensure that updates to the rx_jmb_buffers ring and the
4950 * shadowed hardware producer ring from tg3_recycle_skb() are
4951 * ordered correctly WRT the skb check above.
4952 */
4953 smp_rmb();
4954
b196c7e4
MC
4955 memcpy(&dpr->rx_jmb_buffers[di],
4956 &spr->rx_jmb_buffers[si],
4957 cpycnt * sizeof(struct ring_info));
4958
4959 for (i = 0; i < cpycnt; i++, di++, si++) {
4960 struct tg3_rx_buffer_desc *sbd, *dbd;
4961 sbd = &spr->rx_jmb[si].std;
4962 dbd = &dpr->rx_jmb[di].std;
4963 dbd->addr_hi = sbd->addr_hi;
4964 dbd->addr_lo = sbd->addr_lo;
4965 }
4966
4967 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) %
4968 TG3_RX_JUMBO_RING_SIZE;
4969 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) %
4970 TG3_RX_JUMBO_RING_SIZE;
4971 }
f89f38b8
MC
4972
4973 return err;
b196c7e4
MC
4974}
4975
35f2d7d0
MC
4976static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
4977{
4978 struct tg3 *tp = tnapi->tp;
1da177e4
LT
4979
4980 /* run TX completion thread */
f3f3f27e 4981 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
17375d25 4982 tg3_tx(tnapi);
6f535763 4983 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
4fd7ab59 4984 return work_done;
1da177e4
LT
4985 }
4986
1da177e4
LT
4987 /* run RX thread, within the bounds set by NAPI.
4988 * All RX "locking" is done by ensuring outside
bea3348e 4989 * code synchronizes with tg3->napi.poll()
1da177e4 4990 */
8d9d7cfc 4991 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
17375d25 4992 work_done += tg3_rx(tnapi, budget - work_done);
1da177e4 4993
b196c7e4 4994 if ((tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) && tnapi == &tp->napi[1]) {
e4af1af9 4995 struct tg3_rx_prodring_set *dpr = &tp->prodring[0];
f89f38b8 4996 int i, err = 0;
e4af1af9
MC
4997 u32 std_prod_idx = dpr->rx_std_prod_idx;
4998 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
b196c7e4 4999
e4af1af9 5000 for (i = 1; i < tp->irq_cnt; i++)
f89f38b8
MC
5001 err |= tg3_rx_prodring_xfer(tp, dpr,
5002 tp->napi[i].prodring);
b196c7e4
MC
5003
5004 wmb();
5005
e4af1af9
MC
5006 if (std_prod_idx != dpr->rx_std_prod_idx)
5007 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5008 dpr->rx_std_prod_idx);
b196c7e4 5009
e4af1af9
MC
5010 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
5011 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5012 dpr->rx_jmb_prod_idx);
b196c7e4
MC
5013
5014 mmiowb();
f89f38b8
MC
5015
5016 if (err)
5017 tw32_f(HOSTCC_MODE, tp->coal_now);
b196c7e4
MC
5018 }
5019
6f535763
DM
5020 return work_done;
5021}
5022
35f2d7d0
MC
5023static int tg3_poll_msix(struct napi_struct *napi, int budget)
5024{
5025 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5026 struct tg3 *tp = tnapi->tp;
5027 int work_done = 0;
5028 struct tg3_hw_status *sblk = tnapi->hw_status;
5029
5030 while (1) {
5031 work_done = tg3_poll_work(tnapi, work_done, budget);
5032
5033 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
5034 goto tx_recovery;
5035
5036 if (unlikely(work_done >= budget))
5037 break;
5038
c6cdf436 5039 /* tp->last_tag is used in tg3_int_reenable() below
35f2d7d0
MC
5040 * to tell the hw how much work has been processed,
5041 * so we must read it before checking for more work.
5042 */
5043 tnapi->last_tag = sblk->status_tag;
5044 tnapi->last_irq_tag = tnapi->last_tag;
5045 rmb();
5046
5047 /* check for RX/TX work to do */
6d40db7b
MC
5048 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
5049 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
35f2d7d0
MC
5050 napi_complete(napi);
5051 /* Reenable interrupts. */
5052 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
5053 mmiowb();
5054 break;
5055 }
5056 }
5057
5058 return work_done;
5059
5060tx_recovery:
5061 /* work_done is guaranteed to be less than budget. */
5062 napi_complete(napi);
5063 schedule_work(&tp->reset_task);
5064 return work_done;
5065}
5066
6f535763
DM
5067static int tg3_poll(struct napi_struct *napi, int budget)
5068{
8ef0442f
MC
5069 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5070 struct tg3 *tp = tnapi->tp;
6f535763 5071 int work_done = 0;
898a56f8 5072 struct tg3_hw_status *sblk = tnapi->hw_status;
6f535763
DM
5073
5074 while (1) {
35f2d7d0
MC
5075 tg3_poll_link(tp);
5076
17375d25 5077 work_done = tg3_poll_work(tnapi, work_done, budget);
6f535763
DM
5078
5079 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
5080 goto tx_recovery;
5081
5082 if (unlikely(work_done >= budget))
5083 break;
5084
4fd7ab59 5085 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
17375d25 5086 /* tp->last_tag is used in tg3_int_reenable() below
4fd7ab59
MC
5087 * to tell the hw how much work has been processed,
5088 * so we must read it before checking for more work.
5089 */
898a56f8
MC
5090 tnapi->last_tag = sblk->status_tag;
5091 tnapi->last_irq_tag = tnapi->last_tag;
4fd7ab59
MC
5092 rmb();
5093 } else
5094 sblk->status &= ~SD_STATUS_UPDATED;
6f535763 5095
17375d25 5096 if (likely(!tg3_has_work(tnapi))) {
288379f0 5097 napi_complete(napi);
17375d25 5098 tg3_int_reenable(tnapi);
6f535763
DM
5099 break;
5100 }
1da177e4
LT
5101 }
5102
bea3348e 5103 return work_done;
6f535763
DM
5104
5105tx_recovery:
4fd7ab59 5106 /* work_done is guaranteed to be less than budget. */
288379f0 5107 napi_complete(napi);
6f535763 5108 schedule_work(&tp->reset_task);
4fd7ab59 5109 return work_done;
1da177e4
LT
5110}
5111
f47c11ee
DM
5112static void tg3_irq_quiesce(struct tg3 *tp)
5113{
4f125f42
MC
5114 int i;
5115
f47c11ee
DM
5116 BUG_ON(tp->irq_sync);
5117
5118 tp->irq_sync = 1;
5119 smp_mb();
5120
4f125f42
MC
5121 for (i = 0; i < tp->irq_cnt; i++)
5122 synchronize_irq(tp->napi[i].irq_vec);
f47c11ee
DM
5123}
5124
5125static inline int tg3_irq_sync(struct tg3 *tp)
5126{
5127 return tp->irq_sync;
5128}
5129
5130/* Fully shutdown all tg3 driver activity elsewhere in the system.
5131 * If irq_sync is non-zero, then the IRQ handler must be synchronized
5132 * with as well. Most of the time, this is not necessary except when
5133 * shutting down the device.
5134 */
5135static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
5136{
46966545 5137 spin_lock_bh(&tp->lock);
f47c11ee
DM
5138 if (irq_sync)
5139 tg3_irq_quiesce(tp);
f47c11ee
DM
5140}
5141
5142static inline void tg3_full_unlock(struct tg3 *tp)
5143{
f47c11ee
DM
5144 spin_unlock_bh(&tp->lock);
5145}
5146
fcfa0a32
MC
5147/* One-shot MSI handler - Chip automatically disables interrupt
5148 * after sending MSI so driver doesn't have to do it.
5149 */
7d12e780 5150static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
fcfa0a32 5151{
09943a18
MC
5152 struct tg3_napi *tnapi = dev_id;
5153 struct tg3 *tp = tnapi->tp;
fcfa0a32 5154
898a56f8 5155 prefetch(tnapi->hw_status);
0c1d0e2b
MC
5156 if (tnapi->rx_rcb)
5157 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
fcfa0a32
MC
5158
5159 if (likely(!tg3_irq_sync(tp)))
09943a18 5160 napi_schedule(&tnapi->napi);
fcfa0a32
MC
5161
5162 return IRQ_HANDLED;
5163}
5164
88b06bc2
MC
5165/* MSI ISR - No need to check for interrupt sharing and no need to
5166 * flush status block and interrupt mailbox. PCI ordering rules
5167 * guarantee that MSI will arrive after the status block.
5168 */
7d12e780 5169static irqreturn_t tg3_msi(int irq, void *dev_id)
88b06bc2 5170{
09943a18
MC
5171 struct tg3_napi *tnapi = dev_id;
5172 struct tg3 *tp = tnapi->tp;
88b06bc2 5173
898a56f8 5174 prefetch(tnapi->hw_status);
0c1d0e2b
MC
5175 if (tnapi->rx_rcb)
5176 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
88b06bc2 5177 /*
fac9b83e 5178 * Writing any value to intr-mbox-0 clears PCI INTA# and
88b06bc2 5179 * chip-internal interrupt pending events.
fac9b83e 5180 * Writing non-zero to intr-mbox-0 additional tells the
88b06bc2
MC
5181 * NIC to stop sending us irqs, engaging "in-intr-handler"
5182 * event coalescing.
5183 */
5184 tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
61487480 5185 if (likely(!tg3_irq_sync(tp)))
09943a18 5186 napi_schedule(&tnapi->napi);
61487480 5187
88b06bc2
MC
5188 return IRQ_RETVAL(1);
5189}
5190
7d12e780 5191static irqreturn_t tg3_interrupt(int irq, void *dev_id)
1da177e4 5192{
09943a18
MC
5193 struct tg3_napi *tnapi = dev_id;
5194 struct tg3 *tp = tnapi->tp;
898a56f8 5195 struct tg3_hw_status *sblk = tnapi->hw_status;
1da177e4
LT
5196 unsigned int handled = 1;
5197
1da177e4
LT
5198 /* In INTx mode, it is possible for the interrupt to arrive at
5199 * the CPU before the status block posted prior to the interrupt.
5200 * Reading the PCI State register will confirm whether the
5201 * interrupt is ours and will flush the status block.
5202 */
d18edcb2
MC
5203 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
5204 if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
5205 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5206 handled = 0;
f47c11ee 5207 goto out;
fac9b83e 5208 }
d18edcb2
MC
5209 }
5210
5211 /*
5212 * Writing any value to intr-mbox-0 clears PCI INTA# and
5213 * chip-internal interrupt pending events.
5214 * Writing non-zero to intr-mbox-0 additional tells the
5215 * NIC to stop sending us irqs, engaging "in-intr-handler"
5216 * event coalescing.
c04cb347
MC
5217 *
5218 * Flush the mailbox to de-assert the IRQ immediately to prevent
5219 * spurious interrupts. The flush impacts performance but
5220 * excessive spurious interrupts can be worse in some cases.
d18edcb2 5221 */
c04cb347 5222 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
d18edcb2
MC
5223 if (tg3_irq_sync(tp))
5224 goto out;
5225 sblk->status &= ~SD_STATUS_UPDATED;
17375d25 5226 if (likely(tg3_has_work(tnapi))) {
72334482 5227 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
09943a18 5228 napi_schedule(&tnapi->napi);
d18edcb2
MC
5229 } else {
5230 /* No work, shared interrupt perhaps? re-enable
5231 * interrupts, and flush that PCI write
5232 */
5233 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
5234 0x00000000);
fac9b83e 5235 }
f47c11ee 5236out:
fac9b83e
DM
5237 return IRQ_RETVAL(handled);
5238}
5239
7d12e780 5240static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
fac9b83e 5241{
09943a18
MC
5242 struct tg3_napi *tnapi = dev_id;
5243 struct tg3 *tp = tnapi->tp;
898a56f8 5244 struct tg3_hw_status *sblk = tnapi->hw_status;
fac9b83e
DM
5245 unsigned int handled = 1;
5246
fac9b83e
DM
5247 /* In INTx mode, it is possible for the interrupt to arrive at
5248 * the CPU before the status block posted prior to the interrupt.
5249 * Reading the PCI State register will confirm whether the
5250 * interrupt is ours and will flush the status block.
5251 */
898a56f8 5252 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
d18edcb2
MC
5253 if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
5254 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5255 handled = 0;
f47c11ee 5256 goto out;
1da177e4 5257 }
d18edcb2
MC
5258 }
5259
5260 /*
5261 * writing any value to intr-mbox-0 clears PCI INTA# and
5262 * chip-internal interrupt pending events.
5263 * writing non-zero to intr-mbox-0 additional tells the
5264 * NIC to stop sending us irqs, engaging "in-intr-handler"
5265 * event coalescing.
c04cb347
MC
5266 *
5267 * Flush the mailbox to de-assert the IRQ immediately to prevent
5268 * spurious interrupts. The flush impacts performance but
5269 * excessive spurious interrupts can be worse in some cases.
d18edcb2 5270 */
c04cb347 5271 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
624f8e50
MC
5272
5273 /*
5274 * In a shared interrupt configuration, sometimes other devices'
5275 * interrupts will scream. We record the current status tag here
5276 * so that the above check can report that the screaming interrupts
5277 * are unhandled. Eventually they will be silenced.
5278 */
898a56f8 5279 tnapi->last_irq_tag = sblk->status_tag;
624f8e50 5280
d18edcb2
MC
5281 if (tg3_irq_sync(tp))
5282 goto out;
624f8e50 5283
72334482 5284 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
624f8e50 5285
09943a18 5286 napi_schedule(&tnapi->napi);
624f8e50 5287
f47c11ee 5288out:
1da177e4
LT
5289 return IRQ_RETVAL(handled);
5290}
5291
7938109f 5292/* ISR for interrupt test */
7d12e780 5293static irqreturn_t tg3_test_isr(int irq, void *dev_id)
7938109f 5294{
09943a18
MC
5295 struct tg3_napi *tnapi = dev_id;
5296 struct tg3 *tp = tnapi->tp;
898a56f8 5297 struct tg3_hw_status *sblk = tnapi->hw_status;
7938109f 5298
f9804ddb
MC
5299 if ((sblk->status & SD_STATUS_UPDATED) ||
5300 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
b16250e3 5301 tg3_disable_ints(tp);
7938109f
MC
5302 return IRQ_RETVAL(1);
5303 }
5304 return IRQ_RETVAL(0);
5305}
5306
8e7a22e3 5307static int tg3_init_hw(struct tg3 *, int);
944d980e 5308static int tg3_halt(struct tg3 *, int, int);
1da177e4 5309
b9ec6c1b
MC
5310/* Restart hardware after configuration changes, self-test, etc.
5311 * Invoked with tp->lock held.
5312 */
5313static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
78c6146f
ED
5314 __releases(tp->lock)
5315 __acquires(tp->lock)
b9ec6c1b
MC
5316{
5317 int err;
5318
5319 err = tg3_init_hw(tp, reset_phy);
5320 if (err) {
5129c3a3
MC
5321 netdev_err(tp->dev,
5322 "Failed to re-initialize device, aborting\n");
b9ec6c1b
MC
5323 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
5324 tg3_full_unlock(tp);
5325 del_timer_sync(&tp->timer);
5326 tp->irq_sync = 0;
fed97810 5327 tg3_napi_enable(tp);
b9ec6c1b
MC
5328 dev_close(tp->dev);
5329 tg3_full_lock(tp, 0);
5330 }
5331 return err;
5332}
5333
1da177e4
LT
5334#ifdef CONFIG_NET_POLL_CONTROLLER
5335static void tg3_poll_controller(struct net_device *dev)
5336{
4f125f42 5337 int i;
88b06bc2
MC
5338 struct tg3 *tp = netdev_priv(dev);
5339
4f125f42 5340 for (i = 0; i < tp->irq_cnt; i++)
fe234f0e 5341 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
1da177e4
LT
5342}
5343#endif
5344
c4028958 5345static void tg3_reset_task(struct work_struct *work)
1da177e4 5346{
c4028958 5347 struct tg3 *tp = container_of(work, struct tg3, reset_task);
b02fd9e3 5348 int err;
1da177e4
LT
5349 unsigned int restart_timer;
5350
7faa006f 5351 tg3_full_lock(tp, 0);
7faa006f
MC
5352
5353 if (!netif_running(tp->dev)) {
7faa006f
MC
5354 tg3_full_unlock(tp);
5355 return;
5356 }
5357
5358 tg3_full_unlock(tp);
5359
b02fd9e3
MC
5360 tg3_phy_stop(tp);
5361
1da177e4
LT
5362 tg3_netif_stop(tp);
5363
f47c11ee 5364 tg3_full_lock(tp, 1);
1da177e4
LT
5365
5366 restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
5367 tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
5368
df3e6548
MC
5369 if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
5370 tp->write32_tx_mbox = tg3_write32_tx_mbox;
5371 tp->write32_rx_mbox = tg3_write_flush_reg32;
5372 tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
5373 tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
5374 }
5375
944d980e 5376 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
b02fd9e3
MC
5377 err = tg3_init_hw(tp, 1);
5378 if (err)
b9ec6c1b 5379 goto out;
1da177e4
LT
5380
5381 tg3_netif_start(tp);
5382
1da177e4
LT
5383 if (restart_timer)
5384 mod_timer(&tp->timer, jiffies + 1);
7faa006f 5385
b9ec6c1b 5386out:
7faa006f 5387 tg3_full_unlock(tp);
b02fd9e3
MC
5388
5389 if (!err)
5390 tg3_phy_start(tp);
1da177e4
LT
5391}
5392
b0408751
MC
5393static void tg3_dump_short_state(struct tg3 *tp)
5394{
05dbe005
JP
5395 netdev_err(tp->dev, "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
5396 tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
5397 netdev_err(tp->dev, "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
5398 tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
b0408751
MC
5399}
5400
1da177e4
LT
5401static void tg3_tx_timeout(struct net_device *dev)
5402{
5403 struct tg3 *tp = netdev_priv(dev);
5404
b0408751 5405 if (netif_msg_tx_err(tp)) {
05dbe005 5406 netdev_err(dev, "transmit timed out, resetting\n");
b0408751
MC
5407 tg3_dump_short_state(tp);
5408 }
1da177e4
LT
5409
5410 schedule_work(&tp->reset_task);
5411}
5412
c58ec932
MC
5413/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
5414static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
5415{
5416 u32 base = (u32) mapping & 0xffffffff;
5417
5418 return ((base > 0xffffdcc0) &&
5419 (base + len + 8 < base));
5420}
5421
72f2afb8
MC
5422/* Test for DMA addresses > 40-bit */
5423static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
5424 int len)
5425{
5426#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
6728a8e2 5427 if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
50cf156a 5428 return (((u64) mapping + len) > DMA_BIT_MASK(40));
72f2afb8
MC
5429 return 0;
5430#else
5431 return 0;
5432#endif
5433}
5434
f3f3f27e 5435static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
1da177e4 5436
72f2afb8 5437/* Workaround 4GB and 40-bit hardware DMA bugs. */
24f4efd4
MC
5438static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
5439 struct sk_buff *skb, u32 last_plus_one,
5440 u32 *start, u32 base_flags, u32 mss)
1da177e4 5441{
24f4efd4 5442 struct tg3 *tp = tnapi->tp;
41588ba1 5443 struct sk_buff *new_skb;
c58ec932 5444 dma_addr_t new_addr = 0;
1da177e4 5445 u32 entry = *start;
c58ec932 5446 int i, ret = 0;
1da177e4 5447
41588ba1
MC
5448 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
5449 new_skb = skb_copy(skb, GFP_ATOMIC);
5450 else {
5451 int more_headroom = 4 - ((unsigned long)skb->data & 3);
5452
5453 new_skb = skb_copy_expand(skb,
5454 skb_headroom(skb) + more_headroom,
5455 skb_tailroom(skb), GFP_ATOMIC);
5456 }
5457
1da177e4 5458 if (!new_skb) {
c58ec932
MC
5459 ret = -1;
5460 } else {
5461 /* New SKB is guaranteed to be linear. */
5462 entry = *start;
f4188d8a
AD
5463 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
5464 PCI_DMA_TODEVICE);
5465 /* Make sure the mapping succeeded */
5466 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
5467 ret = -1;
5468 dev_kfree_skb(new_skb);
5469 new_skb = NULL;
90079ce8 5470
c58ec932
MC
5471 /* Make sure new skb does not cross any 4G boundaries.
5472 * Drop the packet if it does.
5473 */
f4188d8a
AD
5474 } else if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
5475 tg3_4g_overflow_test(new_addr, new_skb->len)) {
5476 pci_unmap_single(tp->pdev, new_addr, new_skb->len,
5477 PCI_DMA_TODEVICE);
c58ec932
MC
5478 ret = -1;
5479 dev_kfree_skb(new_skb);
5480 new_skb = NULL;
5481 } else {
f3f3f27e 5482 tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
c58ec932
MC
5483 base_flags, 1 | (mss << 1));
5484 *start = NEXT_TX(entry);
5485 }
1da177e4
LT
5486 }
5487
1da177e4
LT
5488 /* Now clean up the sw ring entries. */
5489 i = 0;
5490 while (entry != last_plus_one) {
f4188d8a
AD
5491 int len;
5492
f3f3f27e 5493 if (i == 0)
f4188d8a 5494 len = skb_headlen(skb);
f3f3f27e 5495 else
f4188d8a
AD
5496 len = skb_shinfo(skb)->frags[i-1].size;
5497
5498 pci_unmap_single(tp->pdev,
4e5e4f0d 5499 dma_unmap_addr(&tnapi->tx_buffers[entry],
f4188d8a
AD
5500 mapping),
5501 len, PCI_DMA_TODEVICE);
5502 if (i == 0) {
5503 tnapi->tx_buffers[entry].skb = new_skb;
4e5e4f0d 5504 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a
AD
5505 new_addr);
5506 } else {
f3f3f27e 5507 tnapi->tx_buffers[entry].skb = NULL;
f4188d8a 5508 }
1da177e4
LT
5509 entry = NEXT_TX(entry);
5510 i++;
5511 }
5512
5513 dev_kfree_skb(skb);
5514
c58ec932 5515 return ret;
1da177e4
LT
5516}
5517
f3f3f27e 5518static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
1da177e4
LT
5519 dma_addr_t mapping, int len, u32 flags,
5520 u32 mss_and_is_end)
5521{
f3f3f27e 5522 struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
1da177e4
LT
5523 int is_end = (mss_and_is_end & 0x1);
5524 u32 mss = (mss_and_is_end >> 1);
5525 u32 vlan_tag = 0;
5526
5527 if (is_end)
5528 flags |= TXD_FLAG_END;
5529 if (flags & TXD_FLAG_VLAN) {
5530 vlan_tag = flags >> 16;
5531 flags &= 0xffff;
5532 }
5533 vlan_tag |= (mss << TXD_MSS_SHIFT);
5534
5535 txd->addr_hi = ((u64) mapping >> 32);
5536 txd->addr_lo = ((u64) mapping & 0xffffffff);
5537 txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
5538 txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
5539}
5540
5a6f3074 5541/* hard_start_xmit for devices that don't have any bugs and
e849cdc3 5542 * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
5a6f3074 5543 */
61357325
SH
5544static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
5545 struct net_device *dev)
5a6f3074
MC
5546{
5547 struct tg3 *tp = netdev_priv(dev);
5a6f3074 5548 u32 len, entry, base_flags, mss;
90079ce8 5549 dma_addr_t mapping;
fe5f5787
MC
5550 struct tg3_napi *tnapi;
5551 struct netdev_queue *txq;
f4188d8a
AD
5552 unsigned int i, last;
5553
fe5f5787
MC
5554 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
5555 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
19cfaecc 5556 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
fe5f5787 5557 tnapi++;
5a6f3074 5558
00b70504 5559 /* We are running in BH disabled context with netif_tx_lock
bea3348e 5560 * and TX reclaim runs via tp->napi.poll inside of a software
5a6f3074
MC
5561 * interrupt. Furthermore, IRQ processing runs lockless so we have
5562 * no IRQ context deadlocks to worry about either. Rejoice!
5563 */
f3f3f27e 5564 if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
fe5f5787
MC
5565 if (!netif_tx_queue_stopped(txq)) {
5566 netif_tx_stop_queue(txq);
5a6f3074
MC
5567
5568 /* This is a hard error, log it. */
5129c3a3
MC
5569 netdev_err(dev,
5570 "BUG! Tx Ring full when queue awake!\n");
5a6f3074 5571 }
5a6f3074
MC
5572 return NETDEV_TX_BUSY;
5573 }
5574
f3f3f27e 5575 entry = tnapi->tx_prod;
5a6f3074 5576 base_flags = 0;
be98da6a
MC
5577 mss = skb_shinfo(skb)->gso_size;
5578 if (mss) {
5a6f3074 5579 int tcp_opt_len, ip_tcp_len;
f6eb9b1f 5580 u32 hdrlen;
5a6f3074
MC
5581
5582 if (skb_header_cloned(skb) &&
5583 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
5584 dev_kfree_skb(skb);
5585 goto out_unlock;
5586 }
5587
b0026624 5588 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
f6eb9b1f 5589 hdrlen = skb_headlen(skb) - ETH_HLEN;
b0026624 5590 else {
eddc9ec5
ACM
5591 struct iphdr *iph = ip_hdr(skb);
5592
ab6a5bb6 5593 tcp_opt_len = tcp_optlen(skb);
c9bdd4b5 5594 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
b0026624 5595
eddc9ec5
ACM
5596 iph->check = 0;
5597 iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
f6eb9b1f 5598 hdrlen = ip_tcp_len + tcp_opt_len;
b0026624 5599 }
5a6f3074 5600
e849cdc3 5601 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
f6eb9b1f
MC
5602 mss |= (hdrlen & 0xc) << 12;
5603 if (hdrlen & 0x10)
5604 base_flags |= 0x00000010;
5605 base_flags |= (hdrlen & 0x3e0) << 5;
5606 } else
5607 mss |= hdrlen << 9;
5608
5a6f3074
MC
5609 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
5610 TXD_FLAG_CPU_POST_DMA);
5611
aa8223c7 5612 tcp_hdr(skb)->check = 0;
5a6f3074 5613
859a5887 5614 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
5a6f3074 5615 base_flags |= TXD_FLAG_TCPUDP_CSUM;
859a5887
MC
5616 }
5617
5a6f3074
MC
5618#if TG3_VLAN_TAG_USED
5619 if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
5620 base_flags |= (TXD_FLAG_VLAN |
5621 (vlan_tx_tag_get(skb) << 16));
5622#endif
5623
f4188d8a
AD
5624 len = skb_headlen(skb);
5625
5626 /* Queue skb data, a.k.a. the main skb fragment. */
5627 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
5628 if (pci_dma_mapping_error(tp->pdev, mapping)) {
90079ce8
DM
5629 dev_kfree_skb(skb);
5630 goto out_unlock;
5631 }
5632
f3f3f27e 5633 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 5634 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
fe5f5787 5635
b703df6f 5636 if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
f6eb9b1f
MC
5637 !mss && skb->len > ETH_DATA_LEN)
5638 base_flags |= TXD_FLAG_JMB_PKT;
5639
f3f3f27e 5640 tg3_set_txd(tnapi, entry, mapping, len, base_flags,
5a6f3074
MC
5641 (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
5642
5643 entry = NEXT_TX(entry);
5644
5645 /* Now loop through additional data fragments, and queue them. */
5646 if (skb_shinfo(skb)->nr_frags > 0) {
5a6f3074
MC
5647 last = skb_shinfo(skb)->nr_frags - 1;
5648 for (i = 0; i <= last; i++) {
5649 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5650
5651 len = frag->size;
f4188d8a
AD
5652 mapping = pci_map_page(tp->pdev,
5653 frag->page,
5654 frag->page_offset,
5655 len, PCI_DMA_TODEVICE);
5656 if (pci_dma_mapping_error(tp->pdev, mapping))
5657 goto dma_error;
5658
f3f3f27e 5659 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 5660 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a 5661 mapping);
5a6f3074 5662
f3f3f27e 5663 tg3_set_txd(tnapi, entry, mapping, len,
5a6f3074
MC
5664 base_flags, (i == last) | (mss << 1));
5665
5666 entry = NEXT_TX(entry);
5667 }
5668 }
5669
5670 /* Packets are ready, update Tx producer idx local and on card. */
f3f3f27e 5671 tw32_tx_mbox(tnapi->prodmbox, entry);
5a6f3074 5672
f3f3f27e
MC
5673 tnapi->tx_prod = entry;
5674 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
fe5f5787 5675 netif_tx_stop_queue(txq);
f3f3f27e 5676 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
fe5f5787 5677 netif_tx_wake_queue(txq);
5a6f3074
MC
5678 }
5679
5680out_unlock:
cdd0db05 5681 mmiowb();
5a6f3074
MC
5682
5683 return NETDEV_TX_OK;
f4188d8a
AD
5684
5685dma_error:
5686 last = i;
5687 entry = tnapi->tx_prod;
5688 tnapi->tx_buffers[entry].skb = NULL;
5689 pci_unmap_single(tp->pdev,
4e5e4f0d 5690 dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
f4188d8a
AD
5691 skb_headlen(skb),
5692 PCI_DMA_TODEVICE);
5693 for (i = 0; i <= last; i++) {
5694 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5695 entry = NEXT_TX(entry);
5696
5697 pci_unmap_page(tp->pdev,
4e5e4f0d 5698 dma_unmap_addr(&tnapi->tx_buffers[entry],
f4188d8a
AD
5699 mapping),
5700 frag->size, PCI_DMA_TODEVICE);
5701 }
5702
5703 dev_kfree_skb(skb);
5704 return NETDEV_TX_OK;
5a6f3074
MC
5705}
5706
61357325
SH
5707static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
5708 struct net_device *);
52c0fd83
MC
5709
5710/* Use GSO to workaround a rare TSO bug that may be triggered when the
5711 * TSO header is greater than 80 bytes.
5712 */
5713static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
5714{
5715 struct sk_buff *segs, *nskb;
f3f3f27e 5716 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
52c0fd83
MC
5717
5718 /* Estimate the number of fragments in the worst case */
f3f3f27e 5719 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
52c0fd83 5720 netif_stop_queue(tp->dev);
f3f3f27e 5721 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
7f62ad5d
MC
5722 return NETDEV_TX_BUSY;
5723
5724 netif_wake_queue(tp->dev);
52c0fd83
MC
5725 }
5726
5727 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
801678c5 5728 if (IS_ERR(segs))
52c0fd83
MC
5729 goto tg3_tso_bug_end;
5730
5731 do {
5732 nskb = segs;
5733 segs = segs->next;
5734 nskb->next = NULL;
5735 tg3_start_xmit_dma_bug(nskb, tp->dev);
5736 } while (segs);
5737
5738tg3_tso_bug_end:
5739 dev_kfree_skb(skb);
5740
5741 return NETDEV_TX_OK;
5742}
52c0fd83 5743
5a6f3074
MC
5744/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
5745 * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
5746 */
61357325
SH
5747static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
5748 struct net_device *dev)
1da177e4
LT
5749{
5750 struct tg3 *tp = netdev_priv(dev);
1da177e4
LT
5751 u32 len, entry, base_flags, mss;
5752 int would_hit_hwbug;
90079ce8 5753 dma_addr_t mapping;
24f4efd4
MC
5754 struct tg3_napi *tnapi;
5755 struct netdev_queue *txq;
f4188d8a
AD
5756 unsigned int i, last;
5757
24f4efd4
MC
5758 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
5759 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
19cfaecc 5760 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
24f4efd4 5761 tnapi++;
1da177e4 5762
00b70504 5763 /* We are running in BH disabled context with netif_tx_lock
bea3348e 5764 * and TX reclaim runs via tp->napi.poll inside of a software
f47c11ee
DM
5765 * interrupt. Furthermore, IRQ processing runs lockless so we have
5766 * no IRQ context deadlocks to worry about either. Rejoice!
1da177e4 5767 */
f3f3f27e 5768 if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
24f4efd4
MC
5769 if (!netif_tx_queue_stopped(txq)) {
5770 netif_tx_stop_queue(txq);
1f064a87
SH
5771
5772 /* This is a hard error, log it. */
5129c3a3
MC
5773 netdev_err(dev,
5774 "BUG! Tx Ring full when queue awake!\n");
1f064a87 5775 }
1da177e4
LT
5776 return NETDEV_TX_BUSY;
5777 }
5778
f3f3f27e 5779 entry = tnapi->tx_prod;
1da177e4 5780 base_flags = 0;
84fa7933 5781 if (skb->ip_summed == CHECKSUM_PARTIAL)
1da177e4 5782 base_flags |= TXD_FLAG_TCPUDP_CSUM;
24f4efd4 5783
be98da6a
MC
5784 mss = skb_shinfo(skb)->gso_size;
5785 if (mss) {
eddc9ec5 5786 struct iphdr *iph;
34195c3d 5787 u32 tcp_opt_len, hdr_len;
1da177e4
LT
5788
5789 if (skb_header_cloned(skb) &&
5790 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
5791 dev_kfree_skb(skb);
5792 goto out_unlock;
5793 }
5794
34195c3d 5795 iph = ip_hdr(skb);
ab6a5bb6 5796 tcp_opt_len = tcp_optlen(skb);
1da177e4 5797
34195c3d
MC
5798 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6) {
5799 hdr_len = skb_headlen(skb) - ETH_HLEN;
5800 } else {
5801 u32 ip_tcp_len;
5802
5803 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
5804 hdr_len = ip_tcp_len + tcp_opt_len;
5805
5806 iph->check = 0;
5807 iph->tot_len = htons(mss + hdr_len);
5808 }
5809
52c0fd83 5810 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
7f62ad5d 5811 (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
de6f31eb 5812 return tg3_tso_bug(tp, skb);
52c0fd83 5813
1da177e4
LT
5814 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
5815 TXD_FLAG_CPU_POST_DMA);
5816
1da177e4 5817 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
aa8223c7 5818 tcp_hdr(skb)->check = 0;
1da177e4 5819 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
aa8223c7
ACM
5820 } else
5821 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
5822 iph->daddr, 0,
5823 IPPROTO_TCP,
5824 0);
1da177e4 5825
615774fe
MC
5826 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
5827 mss |= (hdr_len & 0xc) << 12;
5828 if (hdr_len & 0x10)
5829 base_flags |= 0x00000010;
5830 base_flags |= (hdr_len & 0x3e0) << 5;
5831 } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
92c6b8d1
MC
5832 mss |= hdr_len << 9;
5833 else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
5834 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
eddc9ec5 5835 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
5836 int tsflags;
5837
eddc9ec5 5838 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
5839 mss |= (tsflags << 11);
5840 }
5841 } else {
eddc9ec5 5842 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
5843 int tsflags;
5844
eddc9ec5 5845 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
5846 base_flags |= tsflags << 12;
5847 }
5848 }
5849 }
1da177e4
LT
5850#if TG3_VLAN_TAG_USED
5851 if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
5852 base_flags |= (TXD_FLAG_VLAN |
5853 (vlan_tx_tag_get(skb) << 16));
5854#endif
5855
b703df6f 5856 if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
615774fe
MC
5857 !mss && skb->len > ETH_DATA_LEN)
5858 base_flags |= TXD_FLAG_JMB_PKT;
5859
f4188d8a
AD
5860 len = skb_headlen(skb);
5861
5862 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
5863 if (pci_dma_mapping_error(tp->pdev, mapping)) {
90079ce8
DM
5864 dev_kfree_skb(skb);
5865 goto out_unlock;
5866 }
5867
f3f3f27e 5868 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 5869 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
1da177e4
LT
5870
5871 would_hit_hwbug = 0;
5872
92c6b8d1
MC
5873 if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
5874 would_hit_hwbug = 1;
5875
0e1406dd
MC
5876 if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
5877 tg3_4g_overflow_test(mapping, len))
5878 would_hit_hwbug = 1;
5879
5880 if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
5881 tg3_40bit_overflow_test(tp, mapping, len))
41588ba1 5882 would_hit_hwbug = 1;
0e1406dd
MC
5883
5884 if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
c58ec932 5885 would_hit_hwbug = 1;
1da177e4 5886
f3f3f27e 5887 tg3_set_txd(tnapi, entry, mapping, len, base_flags,
1da177e4
LT
5888 (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
5889
5890 entry = NEXT_TX(entry);
5891
5892 /* Now loop through additional data fragments, and queue them. */
5893 if (skb_shinfo(skb)->nr_frags > 0) {
1da177e4
LT
5894 last = skb_shinfo(skb)->nr_frags - 1;
5895 for (i = 0; i <= last; i++) {
5896 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5897
5898 len = frag->size;
f4188d8a
AD
5899 mapping = pci_map_page(tp->pdev,
5900 frag->page,
5901 frag->page_offset,
5902 len, PCI_DMA_TODEVICE);
1da177e4 5903
f3f3f27e 5904 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 5905 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a
AD
5906 mapping);
5907 if (pci_dma_mapping_error(tp->pdev, mapping))
5908 goto dma_error;
1da177e4 5909
92c6b8d1
MC
5910 if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
5911 len <= 8)
5912 would_hit_hwbug = 1;
5913
0e1406dd
MC
5914 if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
5915 tg3_4g_overflow_test(mapping, len))
c58ec932 5916 would_hit_hwbug = 1;
1da177e4 5917
0e1406dd
MC
5918 if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
5919 tg3_40bit_overflow_test(tp, mapping, len))
72f2afb8
MC
5920 would_hit_hwbug = 1;
5921
1da177e4 5922 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
f3f3f27e 5923 tg3_set_txd(tnapi, entry, mapping, len,
1da177e4
LT
5924 base_flags, (i == last)|(mss << 1));
5925 else
f3f3f27e 5926 tg3_set_txd(tnapi, entry, mapping, len,
1da177e4
LT
5927 base_flags, (i == last));
5928
5929 entry = NEXT_TX(entry);
5930 }
5931 }
5932
5933 if (would_hit_hwbug) {
5934 u32 last_plus_one = entry;
5935 u32 start;
1da177e4 5936
c58ec932
MC
5937 start = entry - 1 - skb_shinfo(skb)->nr_frags;
5938 start &= (TG3_TX_RING_SIZE - 1);
1da177e4
LT
5939
5940 /* If the workaround fails due to memory/mapping
5941 * failure, silently drop this packet.
5942 */
24f4efd4 5943 if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
c58ec932 5944 &start, base_flags, mss))
1da177e4
LT
5945 goto out_unlock;
5946
5947 entry = start;
5948 }
5949
5950 /* Packets are ready, update Tx producer idx local and on card. */
24f4efd4 5951 tw32_tx_mbox(tnapi->prodmbox, entry);
1da177e4 5952
f3f3f27e
MC
5953 tnapi->tx_prod = entry;
5954 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
24f4efd4 5955 netif_tx_stop_queue(txq);
f3f3f27e 5956 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
24f4efd4 5957 netif_tx_wake_queue(txq);
51b91468 5958 }
1da177e4
LT
5959
5960out_unlock:
cdd0db05 5961 mmiowb();
1da177e4
LT
5962
5963 return NETDEV_TX_OK;
f4188d8a
AD
5964
5965dma_error:
5966 last = i;
5967 entry = tnapi->tx_prod;
5968 tnapi->tx_buffers[entry].skb = NULL;
5969 pci_unmap_single(tp->pdev,
4e5e4f0d 5970 dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
f4188d8a
AD
5971 skb_headlen(skb),
5972 PCI_DMA_TODEVICE);
5973 for (i = 0; i <= last; i++) {
5974 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5975 entry = NEXT_TX(entry);
5976
5977 pci_unmap_page(tp->pdev,
4e5e4f0d 5978 dma_unmap_addr(&tnapi->tx_buffers[entry],
f4188d8a
AD
5979 mapping),
5980 frag->size, PCI_DMA_TODEVICE);
5981 }
5982
5983 dev_kfree_skb(skb);
5984 return NETDEV_TX_OK;
1da177e4
LT
5985}
5986
5987static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
5988 int new_mtu)
5989{
5990 dev->mtu = new_mtu;
5991
ef7f5ec0 5992 if (new_mtu > ETH_DATA_LEN) {
a4e2b347 5993 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
ef7f5ec0
MC
5994 tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
5995 ethtool_op_set_tso(dev, 0);
859a5887 5996 } else {
ef7f5ec0 5997 tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
859a5887 5998 }
ef7f5ec0 5999 } else {
a4e2b347 6000 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
ef7f5ec0 6001 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
0f893dc6 6002 tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
ef7f5ec0 6003 }
1da177e4
LT
6004}
6005
6006static int tg3_change_mtu(struct net_device *dev, int new_mtu)
6007{
6008 struct tg3 *tp = netdev_priv(dev);
b9ec6c1b 6009 int err;
1da177e4
LT
6010
6011 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
6012 return -EINVAL;
6013
6014 if (!netif_running(dev)) {
6015 /* We'll just catch it later when the
6016 * device is up'd.
6017 */
6018 tg3_set_mtu(dev, tp, new_mtu);
6019 return 0;
6020 }
6021
b02fd9e3
MC
6022 tg3_phy_stop(tp);
6023
1da177e4 6024 tg3_netif_stop(tp);
f47c11ee
DM
6025
6026 tg3_full_lock(tp, 1);
1da177e4 6027
944d980e 6028 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
6029
6030 tg3_set_mtu(dev, tp, new_mtu);
6031
b9ec6c1b 6032 err = tg3_restart_hw(tp, 0);
1da177e4 6033
b9ec6c1b
MC
6034 if (!err)
6035 tg3_netif_start(tp);
1da177e4 6036
f47c11ee 6037 tg3_full_unlock(tp);
1da177e4 6038
b02fd9e3
MC
6039 if (!err)
6040 tg3_phy_start(tp);
6041
b9ec6c1b 6042 return err;
1da177e4
LT
6043}
6044
21f581a5
MC
6045static void tg3_rx_prodring_free(struct tg3 *tp,
6046 struct tg3_rx_prodring_set *tpr)
1da177e4 6047{
1da177e4
LT
6048 int i;
6049
b196c7e4
MC
6050 if (tpr != &tp->prodring[0]) {
6051 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
6052 i = (i + 1) % TG3_RX_RING_SIZE)
6053 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6054 tp->rx_pkt_map_sz);
6055
6056 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
6057 for (i = tpr->rx_jmb_cons_idx;
6058 i != tpr->rx_jmb_prod_idx;
6059 i = (i + 1) % TG3_RX_JUMBO_RING_SIZE) {
6060 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6061 TG3_RX_JMB_MAP_SZ);
6062 }
6063 }
6064
2b2cdb65 6065 return;
b196c7e4 6066 }
1da177e4 6067
2b2cdb65
MC
6068 for (i = 0; i < TG3_RX_RING_SIZE; i++)
6069 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6070 tp->rx_pkt_map_sz);
1da177e4 6071
cf7a7298 6072 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
2b2cdb65
MC
6073 for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++)
6074 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6075 TG3_RX_JMB_MAP_SZ);
1da177e4
LT
6076 }
6077}
6078
c6cdf436 6079/* Initialize rx rings for packet processing.
1da177e4
LT
6080 *
6081 * The chip has been shut down and the driver detached from
6082 * the networking, so no interrupts or new tx packets will
6083 * end up in the driver. tp->{tx,}lock are held and thus
6084 * we may not sleep.
6085 */
21f581a5
MC
6086static int tg3_rx_prodring_alloc(struct tg3 *tp,
6087 struct tg3_rx_prodring_set *tpr)
1da177e4 6088{
287be12e 6089 u32 i, rx_pkt_dma_sz;
1da177e4 6090
b196c7e4
MC
6091 tpr->rx_std_cons_idx = 0;
6092 tpr->rx_std_prod_idx = 0;
6093 tpr->rx_jmb_cons_idx = 0;
6094 tpr->rx_jmb_prod_idx = 0;
6095
2b2cdb65
MC
6096 if (tpr != &tp->prodring[0]) {
6097 memset(&tpr->rx_std_buffers[0], 0, TG3_RX_STD_BUFF_RING_SIZE);
6098 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE)
6099 memset(&tpr->rx_jmb_buffers[0], 0,
6100 TG3_RX_JMB_BUFF_RING_SIZE);
6101 goto done;
6102 }
6103
1da177e4 6104 /* Zero out all descriptors. */
21f581a5 6105 memset(tpr->rx_std, 0, TG3_RX_RING_BYTES);
1da177e4 6106
287be12e 6107 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
a4e2b347 6108 if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
287be12e
MC
6109 tp->dev->mtu > ETH_DATA_LEN)
6110 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
6111 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
7e72aad4 6112
1da177e4
LT
6113 /* Initialize invariants of the rings, we only set this
6114 * stuff once. This works because the card does not
6115 * write into the rx buffer posting rings.
6116 */
6117 for (i = 0; i < TG3_RX_RING_SIZE; i++) {
6118 struct tg3_rx_buffer_desc *rxd;
6119
21f581a5 6120 rxd = &tpr->rx_std[i];
287be12e 6121 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
1da177e4
LT
6122 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
6123 rxd->opaque = (RXD_OPAQUE_RING_STD |
6124 (i << RXD_OPAQUE_INDEX_SHIFT));
6125 }
6126
1da177e4
LT
6127 /* Now allocate fresh SKBs for each rx ring. */
6128 for (i = 0; i < tp->rx_pending; i++) {
86b21e59 6129 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
5129c3a3
MC
6130 netdev_warn(tp->dev,
6131 "Using a smaller RX standard ring. Only "
6132 "%d out of %d buffers were allocated "
6133 "successfully\n", i, tp->rx_pending);
32d8c572 6134 if (i == 0)
cf7a7298 6135 goto initfail;
32d8c572 6136 tp->rx_pending = i;
1da177e4 6137 break;
32d8c572 6138 }
1da177e4
LT
6139 }
6140
cf7a7298
MC
6141 if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE))
6142 goto done;
6143
21f581a5 6144 memset(tpr->rx_jmb, 0, TG3_RX_JUMBO_RING_BYTES);
cf7a7298 6145
0d86df80
MC
6146 if (!(tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE))
6147 goto done;
cf7a7298 6148
0d86df80
MC
6149 for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
6150 struct tg3_rx_buffer_desc *rxd;
6151
6152 rxd = &tpr->rx_jmb[i].std;
6153 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
6154 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
6155 RXD_FLAG_JUMBO;
6156 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
6157 (i << RXD_OPAQUE_INDEX_SHIFT));
6158 }
6159
6160 for (i = 0; i < tp->rx_jumbo_pending; i++) {
6161 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
5129c3a3
MC
6162 netdev_warn(tp->dev,
6163 "Using a smaller RX jumbo ring. Only %d "
6164 "out of %d buffers were allocated "
6165 "successfully\n", i, tp->rx_jumbo_pending);
0d86df80
MC
6166 if (i == 0)
6167 goto initfail;
6168 tp->rx_jumbo_pending = i;
6169 break;
1da177e4
LT
6170 }
6171 }
cf7a7298
MC
6172
6173done:
32d8c572 6174 return 0;
cf7a7298
MC
6175
6176initfail:
21f581a5 6177 tg3_rx_prodring_free(tp, tpr);
cf7a7298 6178 return -ENOMEM;
1da177e4
LT
6179}
6180
21f581a5
MC
6181static void tg3_rx_prodring_fini(struct tg3 *tp,
6182 struct tg3_rx_prodring_set *tpr)
1da177e4 6183{
21f581a5
MC
6184 kfree(tpr->rx_std_buffers);
6185 tpr->rx_std_buffers = NULL;
6186 kfree(tpr->rx_jmb_buffers);
6187 tpr->rx_jmb_buffers = NULL;
6188 if (tpr->rx_std) {
1da177e4 6189 pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
21f581a5
MC
6190 tpr->rx_std, tpr->rx_std_mapping);
6191 tpr->rx_std = NULL;
1da177e4 6192 }
21f581a5 6193 if (tpr->rx_jmb) {
1da177e4 6194 pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
21f581a5
MC
6195 tpr->rx_jmb, tpr->rx_jmb_mapping);
6196 tpr->rx_jmb = NULL;
1da177e4 6197 }
cf7a7298
MC
6198}
6199
21f581a5
MC
6200static int tg3_rx_prodring_init(struct tg3 *tp,
6201 struct tg3_rx_prodring_set *tpr)
cf7a7298 6202{
2b2cdb65 6203 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE, GFP_KERNEL);
21f581a5 6204 if (!tpr->rx_std_buffers)
cf7a7298
MC
6205 return -ENOMEM;
6206
21f581a5
MC
6207 tpr->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
6208 &tpr->rx_std_mapping);
6209 if (!tpr->rx_std)
cf7a7298
MC
6210 goto err_out;
6211
6212 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
2b2cdb65 6213 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE,
21f581a5
MC
6214 GFP_KERNEL);
6215 if (!tpr->rx_jmb_buffers)
cf7a7298
MC
6216 goto err_out;
6217
21f581a5
MC
6218 tpr->rx_jmb = pci_alloc_consistent(tp->pdev,
6219 TG3_RX_JUMBO_RING_BYTES,
6220 &tpr->rx_jmb_mapping);
6221 if (!tpr->rx_jmb)
cf7a7298
MC
6222 goto err_out;
6223 }
6224
6225 return 0;
6226
6227err_out:
21f581a5 6228 tg3_rx_prodring_fini(tp, tpr);
cf7a7298
MC
6229 return -ENOMEM;
6230}
6231
6232/* Free up pending packets in all rx/tx rings.
6233 *
6234 * The chip has been shut down and the driver detached from
6235 * the networking, so no interrupts or new tx packets will
6236 * end up in the driver. tp->{tx,}lock is not held and we are not
6237 * in an interrupt context and thus may sleep.
6238 */
6239static void tg3_free_rings(struct tg3 *tp)
6240{
f77a6a8e 6241 int i, j;
cf7a7298 6242
f77a6a8e
MC
6243 for (j = 0; j < tp->irq_cnt; j++) {
6244 struct tg3_napi *tnapi = &tp->napi[j];
cf7a7298 6245
b28f6428
MC
6246 tg3_rx_prodring_free(tp, &tp->prodring[j]);
6247
0c1d0e2b
MC
6248 if (!tnapi->tx_buffers)
6249 continue;
6250
f77a6a8e 6251 for (i = 0; i < TG3_TX_RING_SIZE; ) {
f4188d8a 6252 struct ring_info *txp;
f77a6a8e 6253 struct sk_buff *skb;
f4188d8a 6254 unsigned int k;
cf7a7298 6255
f77a6a8e
MC
6256 txp = &tnapi->tx_buffers[i];
6257 skb = txp->skb;
cf7a7298 6258
f77a6a8e
MC
6259 if (skb == NULL) {
6260 i++;
6261 continue;
6262 }
cf7a7298 6263
f4188d8a 6264 pci_unmap_single(tp->pdev,
4e5e4f0d 6265 dma_unmap_addr(txp, mapping),
f4188d8a
AD
6266 skb_headlen(skb),
6267 PCI_DMA_TODEVICE);
f77a6a8e 6268 txp->skb = NULL;
cf7a7298 6269
f4188d8a
AD
6270 i++;
6271
6272 for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
6273 txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
6274 pci_unmap_page(tp->pdev,
4e5e4f0d 6275 dma_unmap_addr(txp, mapping),
f4188d8a
AD
6276 skb_shinfo(skb)->frags[k].size,
6277 PCI_DMA_TODEVICE);
6278 i++;
6279 }
f77a6a8e
MC
6280
6281 dev_kfree_skb_any(skb);
6282 }
2b2cdb65 6283 }
cf7a7298
MC
6284}
6285
6286/* Initialize tx/rx rings for packet processing.
6287 *
6288 * The chip has been shut down and the driver detached from
6289 * the networking, so no interrupts or new tx packets will
6290 * end up in the driver. tp->{tx,}lock are held and thus
6291 * we may not sleep.
6292 */
6293static int tg3_init_rings(struct tg3 *tp)
6294{
f77a6a8e 6295 int i;
72334482 6296
cf7a7298
MC
6297 /* Free up all the SKBs. */
6298 tg3_free_rings(tp);
6299
f77a6a8e
MC
6300 for (i = 0; i < tp->irq_cnt; i++) {
6301 struct tg3_napi *tnapi = &tp->napi[i];
6302
6303 tnapi->last_tag = 0;
6304 tnapi->last_irq_tag = 0;
6305 tnapi->hw_status->status = 0;
6306 tnapi->hw_status->status_tag = 0;
6307 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
cf7a7298 6308
f77a6a8e
MC
6309 tnapi->tx_prod = 0;
6310 tnapi->tx_cons = 0;
0c1d0e2b
MC
6311 if (tnapi->tx_ring)
6312 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
f77a6a8e
MC
6313
6314 tnapi->rx_rcb_ptr = 0;
0c1d0e2b
MC
6315 if (tnapi->rx_rcb)
6316 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
2b2cdb65 6317
e4af1af9
MC
6318 if (tg3_rx_prodring_alloc(tp, &tp->prodring[i])) {
6319 tg3_free_rings(tp);
2b2cdb65 6320 return -ENOMEM;
e4af1af9 6321 }
f77a6a8e 6322 }
72334482 6323
2b2cdb65 6324 return 0;
cf7a7298
MC
6325}
6326
6327/*
6328 * Must not be invoked with interrupt sources disabled and
6329 * the hardware shutdown down.
6330 */
6331static void tg3_free_consistent(struct tg3 *tp)
6332{
f77a6a8e 6333 int i;
898a56f8 6334
f77a6a8e
MC
6335 for (i = 0; i < tp->irq_cnt; i++) {
6336 struct tg3_napi *tnapi = &tp->napi[i];
6337
6338 if (tnapi->tx_ring) {
6339 pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
6340 tnapi->tx_ring, tnapi->tx_desc_mapping);
6341 tnapi->tx_ring = NULL;
6342 }
6343
6344 kfree(tnapi->tx_buffers);
6345 tnapi->tx_buffers = NULL;
6346
6347 if (tnapi->rx_rcb) {
6348 pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
6349 tnapi->rx_rcb,
6350 tnapi->rx_rcb_mapping);
6351 tnapi->rx_rcb = NULL;
6352 }
6353
6354 if (tnapi->hw_status) {
6355 pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
6356 tnapi->hw_status,
6357 tnapi->status_mapping);
6358 tnapi->hw_status = NULL;
6359 }
1da177e4 6360 }
f77a6a8e 6361
1da177e4
LT
6362 if (tp->hw_stats) {
6363 pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
6364 tp->hw_stats, tp->stats_mapping);
6365 tp->hw_stats = NULL;
6366 }
f77a6a8e 6367
e4af1af9 6368 for (i = 0; i < tp->irq_cnt; i++)
2b2cdb65 6369 tg3_rx_prodring_fini(tp, &tp->prodring[i]);
1da177e4
LT
6370}
6371
6372/*
6373 * Must not be invoked with interrupt sources disabled and
6374 * the hardware shutdown down. Can sleep.
6375 */
6376static int tg3_alloc_consistent(struct tg3 *tp)
6377{
f77a6a8e 6378 int i;
898a56f8 6379
e4af1af9 6380 for (i = 0; i < tp->irq_cnt; i++) {
2b2cdb65
MC
6381 if (tg3_rx_prodring_init(tp, &tp->prodring[i]))
6382 goto err_out;
6383 }
1da177e4 6384
f77a6a8e
MC
6385 tp->hw_stats = pci_alloc_consistent(tp->pdev,
6386 sizeof(struct tg3_hw_stats),
6387 &tp->stats_mapping);
6388 if (!tp->hw_stats)
1da177e4
LT
6389 goto err_out;
6390
f77a6a8e 6391 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
1da177e4 6392
f77a6a8e
MC
6393 for (i = 0; i < tp->irq_cnt; i++) {
6394 struct tg3_napi *tnapi = &tp->napi[i];
8d9d7cfc 6395 struct tg3_hw_status *sblk;
1da177e4 6396
f77a6a8e
MC
6397 tnapi->hw_status = pci_alloc_consistent(tp->pdev,
6398 TG3_HW_STATUS_SIZE,
6399 &tnapi->status_mapping);
6400 if (!tnapi->hw_status)
6401 goto err_out;
898a56f8 6402
f77a6a8e 6403 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8d9d7cfc
MC
6404 sblk = tnapi->hw_status;
6405
19cfaecc
MC
6406 /* If multivector TSS is enabled, vector 0 does not handle
6407 * tx interrupts. Don't allocate any resources for it.
6408 */
6409 if ((!i && !(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) ||
6410 (i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))) {
6411 tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
6412 TG3_TX_RING_SIZE,
6413 GFP_KERNEL);
6414 if (!tnapi->tx_buffers)
6415 goto err_out;
6416
6417 tnapi->tx_ring = pci_alloc_consistent(tp->pdev,
6418 TG3_TX_RING_BYTES,
6419 &tnapi->tx_desc_mapping);
6420 if (!tnapi->tx_ring)
6421 goto err_out;
6422 }
6423
8d9d7cfc
MC
6424 /*
6425 * When RSS is enabled, the status block format changes
6426 * slightly. The "rx_jumbo_consumer", "reserved",
6427 * and "rx_mini_consumer" members get mapped to the
6428 * other three rx return ring producer indexes.
6429 */
6430 switch (i) {
6431 default:
6432 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
6433 break;
6434 case 2:
6435 tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
6436 break;
6437 case 3:
6438 tnapi->rx_rcb_prod_idx = &sblk->reserved;
6439 break;
6440 case 4:
6441 tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
6442 break;
6443 }
72334482 6444
e4af1af9 6445 tnapi->prodring = &tp->prodring[i];
b196c7e4 6446
0c1d0e2b
MC
6447 /*
6448 * If multivector RSS is enabled, vector 0 does not handle
6449 * rx or tx interrupts. Don't allocate any resources for it.
6450 */
6451 if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
6452 continue;
6453
f77a6a8e
MC
6454 tnapi->rx_rcb = pci_alloc_consistent(tp->pdev,
6455 TG3_RX_RCB_RING_BYTES(tp),
6456 &tnapi->rx_rcb_mapping);
6457 if (!tnapi->rx_rcb)
6458 goto err_out;
72334482 6459
f77a6a8e 6460 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
f77a6a8e 6461 }
1da177e4
LT
6462
6463 return 0;
6464
6465err_out:
6466 tg3_free_consistent(tp);
6467 return -ENOMEM;
6468}
6469
6470#define MAX_WAIT_CNT 1000
6471
6472/* To stop a block, clear the enable bit and poll till it
6473 * clears. tp->lock is held.
6474 */
b3b7d6be 6475static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
1da177e4
LT
6476{
6477 unsigned int i;
6478 u32 val;
6479
6480 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
6481 switch (ofs) {
6482 case RCVLSC_MODE:
6483 case DMAC_MODE:
6484 case MBFREE_MODE:
6485 case BUFMGR_MODE:
6486 case MEMARB_MODE:
6487 /* We can't enable/disable these bits of the
6488 * 5705/5750, just say success.
6489 */
6490 return 0;
6491
6492 default:
6493 break;
855e1111 6494 }
1da177e4
LT
6495 }
6496
6497 val = tr32(ofs);
6498 val &= ~enable_bit;
6499 tw32_f(ofs, val);
6500
6501 for (i = 0; i < MAX_WAIT_CNT; i++) {
6502 udelay(100);
6503 val = tr32(ofs);
6504 if ((val & enable_bit) == 0)
6505 break;
6506 }
6507
b3b7d6be 6508 if (i == MAX_WAIT_CNT && !silent) {
2445e461
MC
6509 dev_err(&tp->pdev->dev,
6510 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
6511 ofs, enable_bit);
1da177e4
LT
6512 return -ENODEV;
6513 }
6514
6515 return 0;
6516}
6517
6518/* tp->lock is held. */
b3b7d6be 6519static int tg3_abort_hw(struct tg3 *tp, int silent)
1da177e4
LT
6520{
6521 int i, err;
6522
6523 tg3_disable_ints(tp);
6524
6525 tp->rx_mode &= ~RX_MODE_ENABLE;
6526 tw32_f(MAC_RX_MODE, tp->rx_mode);
6527 udelay(10);
6528
b3b7d6be
DM
6529 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
6530 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
6531 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
6532 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
6533 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
6534 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
6535
6536 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
6537 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
6538 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
6539 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
6540 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
6541 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
6542 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
1da177e4
LT
6543
6544 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
6545 tw32_f(MAC_MODE, tp->mac_mode);
6546 udelay(40);
6547
6548 tp->tx_mode &= ~TX_MODE_ENABLE;
6549 tw32_f(MAC_TX_MODE, tp->tx_mode);
6550
6551 for (i = 0; i < MAX_WAIT_CNT; i++) {
6552 udelay(100);
6553 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
6554 break;
6555 }
6556 if (i >= MAX_WAIT_CNT) {
ab96b241
MC
6557 dev_err(&tp->pdev->dev,
6558 "%s timed out, TX_MODE_ENABLE will not clear "
6559 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
e6de8ad1 6560 err |= -ENODEV;
1da177e4
LT
6561 }
6562
e6de8ad1 6563 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
b3b7d6be
DM
6564 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
6565 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
1da177e4
LT
6566
6567 tw32(FTQ_RESET, 0xffffffff);
6568 tw32(FTQ_RESET, 0x00000000);
6569
b3b7d6be
DM
6570 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
6571 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
1da177e4 6572
f77a6a8e
MC
6573 for (i = 0; i < tp->irq_cnt; i++) {
6574 struct tg3_napi *tnapi = &tp->napi[i];
6575 if (tnapi->hw_status)
6576 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
6577 }
1da177e4
LT
6578 if (tp->hw_stats)
6579 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
6580
1da177e4
LT
6581 return err;
6582}
6583
0d3031d9
MC
6584static void tg3_ape_send_event(struct tg3 *tp, u32 event)
6585{
6586 int i;
6587 u32 apedata;
6588
6589 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
6590 if (apedata != APE_SEG_SIG_MAGIC)
6591 return;
6592
6593 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
731fd79c 6594 if (!(apedata & APE_FW_STATUS_READY))
0d3031d9
MC
6595 return;
6596
6597 /* Wait for up to 1 millisecond for APE to service previous event. */
6598 for (i = 0; i < 10; i++) {
6599 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
6600 return;
6601
6602 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
6603
6604 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6605 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
6606 event | APE_EVENT_STATUS_EVENT_PENDING);
6607
6608 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
6609
6610 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6611 break;
6612
6613 udelay(100);
6614 }
6615
6616 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6617 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
6618}
6619
6620static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
6621{
6622 u32 event;
6623 u32 apedata;
6624
6625 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
6626 return;
6627
6628 switch (kind) {
33f401ae
MC
6629 case RESET_KIND_INIT:
6630 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
6631 APE_HOST_SEG_SIG_MAGIC);
6632 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
6633 APE_HOST_SEG_LEN_MAGIC);
6634 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
6635 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
6636 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
6867c843 6637 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
33f401ae
MC
6638 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
6639 APE_HOST_BEHAV_NO_PHYLOCK);
6640
6641 event = APE_EVENT_STATUS_STATE_START;
6642 break;
6643 case RESET_KIND_SHUTDOWN:
6644 /* With the interface we are currently using,
6645 * APE does not track driver state. Wiping
6646 * out the HOST SEGMENT SIGNATURE forces
6647 * the APE to assume OS absent status.
6648 */
6649 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
b2aee154 6650
33f401ae
MC
6651 event = APE_EVENT_STATUS_STATE_UNLOAD;
6652 break;
6653 case RESET_KIND_SUSPEND:
6654 event = APE_EVENT_STATUS_STATE_SUSPEND;
6655 break;
6656 default:
6657 return;
0d3031d9
MC
6658 }
6659
6660 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
6661
6662 tg3_ape_send_event(tp, event);
6663}
6664
1da177e4
LT
6665/* tp->lock is held. */
6666static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
6667{
f49639e6
DM
6668 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
6669 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1da177e4
LT
6670
6671 if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
6672 switch (kind) {
6673 case RESET_KIND_INIT:
6674 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6675 DRV_STATE_START);
6676 break;
6677
6678 case RESET_KIND_SHUTDOWN:
6679 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6680 DRV_STATE_UNLOAD);
6681 break;
6682
6683 case RESET_KIND_SUSPEND:
6684 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6685 DRV_STATE_SUSPEND);
6686 break;
6687
6688 default:
6689 break;
855e1111 6690 }
1da177e4 6691 }
0d3031d9
MC
6692
6693 if (kind == RESET_KIND_INIT ||
6694 kind == RESET_KIND_SUSPEND)
6695 tg3_ape_driver_state_change(tp, kind);
1da177e4
LT
6696}
6697
6698/* tp->lock is held. */
6699static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
6700{
6701 if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
6702 switch (kind) {
6703 case RESET_KIND_INIT:
6704 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6705 DRV_STATE_START_DONE);
6706 break;
6707
6708 case RESET_KIND_SHUTDOWN:
6709 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6710 DRV_STATE_UNLOAD_DONE);
6711 break;
6712
6713 default:
6714 break;
855e1111 6715 }
1da177e4 6716 }
0d3031d9
MC
6717
6718 if (kind == RESET_KIND_SHUTDOWN)
6719 tg3_ape_driver_state_change(tp, kind);
1da177e4
LT
6720}
6721
6722/* tp->lock is held. */
6723static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
6724{
6725 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
6726 switch (kind) {
6727 case RESET_KIND_INIT:
6728 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6729 DRV_STATE_START);
6730 break;
6731
6732 case RESET_KIND_SHUTDOWN:
6733 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6734 DRV_STATE_UNLOAD);
6735 break;
6736
6737 case RESET_KIND_SUSPEND:
6738 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6739 DRV_STATE_SUSPEND);
6740 break;
6741
6742 default:
6743 break;
855e1111 6744 }
1da177e4
LT
6745 }
6746}
6747
7a6f4369
MC
6748static int tg3_poll_fw(struct tg3 *tp)
6749{
6750 int i;
6751 u32 val;
6752
b5d3772c 6753 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
0ccead18
GZ
6754 /* Wait up to 20ms for init done. */
6755 for (i = 0; i < 200; i++) {
b5d3772c
MC
6756 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
6757 return 0;
0ccead18 6758 udelay(100);
b5d3772c
MC
6759 }
6760 return -ENODEV;
6761 }
6762
7a6f4369
MC
6763 /* Wait for firmware initialization to complete. */
6764 for (i = 0; i < 100000; i++) {
6765 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
6766 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
6767 break;
6768 udelay(10);
6769 }
6770
6771 /* Chip might not be fitted with firmware. Some Sun onboard
6772 * parts are configured like that. So don't signal the timeout
6773 * of the above loop as an error, but do report the lack of
6774 * running firmware once.
6775 */
6776 if (i >= 100000 &&
6777 !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
6778 tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
6779
05dbe005 6780 netdev_info(tp->dev, "No firmware running\n");
7a6f4369
MC
6781 }
6782
6b10c165
MC
6783 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
6784 /* The 57765 A0 needs a little more
6785 * time to do some important work.
6786 */
6787 mdelay(10);
6788 }
6789
7a6f4369
MC
6790 return 0;
6791}
6792
ee6a99b5
MC
6793/* Save PCI command register before chip reset */
6794static void tg3_save_pci_state(struct tg3 *tp)
6795{
8a6eac90 6796 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
ee6a99b5
MC
6797}
6798
6799/* Restore PCI state after chip reset */
6800static void tg3_restore_pci_state(struct tg3 *tp)
6801{
6802 u32 val;
6803
6804 /* Re-enable indirect register accesses. */
6805 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
6806 tp->misc_host_ctrl);
6807
6808 /* Set MAX PCI retry to zero. */
6809 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
6810 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
6811 (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
6812 val |= PCISTATE_RETRY_SAME_DMA;
0d3031d9
MC
6813 /* Allow reads and writes to the APE register and memory space. */
6814 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
6815 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
6816 PCISTATE_ALLOW_APE_SHMEM_WR |
6817 PCISTATE_ALLOW_APE_PSPACE_WR;
ee6a99b5
MC
6818 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
6819
8a6eac90 6820 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
ee6a99b5 6821
fcb389df
MC
6822 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
6823 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
6824 pcie_set_readrq(tp->pdev, 4096);
6825 else {
6826 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
6827 tp->pci_cacheline_sz);
6828 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
6829 tp->pci_lat_timer);
6830 }
114342f2 6831 }
5f5c51e3 6832
ee6a99b5 6833 /* Make sure PCI-X relaxed ordering bit is clear. */
52f4490c 6834 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
9974a356
MC
6835 u16 pcix_cmd;
6836
6837 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
6838 &pcix_cmd);
6839 pcix_cmd &= ~PCI_X_CMD_ERO;
6840 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
6841 pcix_cmd);
6842 }
ee6a99b5
MC
6843
6844 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
ee6a99b5
MC
6845
6846 /* Chip reset on 5780 will reset MSI enable bit,
6847 * so need to restore it.
6848 */
6849 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
6850 u16 ctrl;
6851
6852 pci_read_config_word(tp->pdev,
6853 tp->msi_cap + PCI_MSI_FLAGS,
6854 &ctrl);
6855 pci_write_config_word(tp->pdev,
6856 tp->msi_cap + PCI_MSI_FLAGS,
6857 ctrl | PCI_MSI_FLAGS_ENABLE);
6858 val = tr32(MSGINT_MODE);
6859 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
6860 }
6861 }
6862}
6863
1da177e4
LT
6864static void tg3_stop_fw(struct tg3 *);
6865
6866/* tp->lock is held. */
6867static int tg3_chip_reset(struct tg3 *tp)
6868{
6869 u32 val;
1ee582d8 6870 void (*write_op)(struct tg3 *, u32, u32);
4f125f42 6871 int i, err;
1da177e4 6872
f49639e6
DM
6873 tg3_nvram_lock(tp);
6874
77b483f1
MC
6875 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
6876
f49639e6
DM
6877 /* No matching tg3_nvram_unlock() after this because
6878 * chip reset below will undo the nvram lock.
6879 */
6880 tp->nvram_lock_cnt = 0;
1da177e4 6881
ee6a99b5
MC
6882 /* GRC_MISC_CFG core clock reset will clear the memory
6883 * enable bit in PCI register 4 and the MSI enable bit
6884 * on some chips, so we save relevant registers here.
6885 */
6886 tg3_save_pci_state(tp);
6887
d9ab5ad1 6888 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
321d32a0 6889 (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
d9ab5ad1
MC
6890 tw32(GRC_FASTBOOT_PC, 0);
6891
1da177e4
LT
6892 /*
6893 * We must avoid the readl() that normally takes place.
6894 * It locks machines, causes machine checks, and other
6895 * fun things. So, temporarily disable the 5701
6896 * hardware workaround, while we do the reset.
6897 */
1ee582d8
MC
6898 write_op = tp->write32;
6899 if (write_op == tg3_write_flush_reg32)
6900 tp->write32 = tg3_write32;
1da177e4 6901
d18edcb2
MC
6902 /* Prevent the irq handler from reading or writing PCI registers
6903 * during chip reset when the memory enable bit in the PCI command
6904 * register may be cleared. The chip does not generate interrupt
6905 * at this time, but the irq handler may still be called due to irq
6906 * sharing or irqpoll.
6907 */
6908 tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
f77a6a8e
MC
6909 for (i = 0; i < tp->irq_cnt; i++) {
6910 struct tg3_napi *tnapi = &tp->napi[i];
6911 if (tnapi->hw_status) {
6912 tnapi->hw_status->status = 0;
6913 tnapi->hw_status->status_tag = 0;
6914 }
6915 tnapi->last_tag = 0;
6916 tnapi->last_irq_tag = 0;
b8fa2f3a 6917 }
d18edcb2 6918 smp_mb();
4f125f42
MC
6919
6920 for (i = 0; i < tp->irq_cnt; i++)
6921 synchronize_irq(tp->napi[i].irq_vec);
d18edcb2 6922
255ca311
MC
6923 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
6924 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
6925 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
6926 }
6927
1da177e4
LT
6928 /* do the reset */
6929 val = GRC_MISC_CFG_CORECLK_RESET;
6930
6931 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
88075d91
MC
6932 /* Force PCIe 1.0a mode */
6933 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
6934 !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
6935 tr32(TG3_PCIE_PHY_TSTCTL) ==
6936 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
6937 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
6938
1da177e4
LT
6939 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
6940 tw32(GRC_MISC_CFG, (1 << 29));
6941 val |= (1 << 29);
6942 }
6943 }
6944
b5d3772c
MC
6945 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
6946 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
6947 tw32(GRC_VCPU_EXT_CTRL,
6948 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
6949 }
6950
1da177e4
LT
6951 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
6952 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
6953 tw32(GRC_MISC_CFG, val);
6954
1ee582d8
MC
6955 /* restore 5701 hardware bug workaround write method */
6956 tp->write32 = write_op;
1da177e4
LT
6957
6958 /* Unfortunately, we have to delay before the PCI read back.
6959 * Some 575X chips even will not respond to a PCI cfg access
6960 * when the reset command is given to the chip.
6961 *
6962 * How do these hardware designers expect things to work
6963 * properly if the PCI write is posted for a long period
6964 * of time? It is always necessary to have some method by
6965 * which a register read back can occur to push the write
6966 * out which does the reset.
6967 *
6968 * For most tg3 variants the trick below was working.
6969 * Ho hum...
6970 */
6971 udelay(120);
6972
6973 /* Flush PCI posted writes. The normal MMIO registers
6974 * are inaccessible at this time so this is the only
6975 * way to make this reliably (actually, this is no longer
6976 * the case, see above). I tried to use indirect
6977 * register read/write but this upset some 5701 variants.
6978 */
6979 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
6980
6981 udelay(120);
6982
5e7dfd0f 6983 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
e7126997
MC
6984 u16 val16;
6985
1da177e4
LT
6986 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
6987 int i;
6988 u32 cfg_val;
6989
6990 /* Wait for link training to complete. */
6991 for (i = 0; i < 5000; i++)
6992 udelay(100);
6993
6994 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
6995 pci_write_config_dword(tp->pdev, 0xc4,
6996 cfg_val | (1 << 15));
6997 }
5e7dfd0f 6998
e7126997
MC
6999 /* Clear the "no snoop" and "relaxed ordering" bits. */
7000 pci_read_config_word(tp->pdev,
7001 tp->pcie_cap + PCI_EXP_DEVCTL,
7002 &val16);
7003 val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
7004 PCI_EXP_DEVCTL_NOSNOOP_EN);
7005 /*
7006 * Older PCIe devices only support the 128 byte
7007 * MPS setting. Enforce the restriction.
5e7dfd0f 7008 */
6de34cb9 7009 if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
e7126997 7010 val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
5e7dfd0f
MC
7011 pci_write_config_word(tp->pdev,
7012 tp->pcie_cap + PCI_EXP_DEVCTL,
e7126997 7013 val16);
5e7dfd0f
MC
7014
7015 pcie_set_readrq(tp->pdev, 4096);
7016
7017 /* Clear error status */
7018 pci_write_config_word(tp->pdev,
7019 tp->pcie_cap + PCI_EXP_DEVSTA,
7020 PCI_EXP_DEVSTA_CED |
7021 PCI_EXP_DEVSTA_NFED |
7022 PCI_EXP_DEVSTA_FED |
7023 PCI_EXP_DEVSTA_URD);
1da177e4
LT
7024 }
7025
ee6a99b5 7026 tg3_restore_pci_state(tp);
1da177e4 7027
d18edcb2
MC
7028 tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
7029
ee6a99b5
MC
7030 val = 0;
7031 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
4cf78e4f 7032 val = tr32(MEMARB_MODE);
ee6a99b5 7033 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
1da177e4
LT
7034
7035 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
7036 tg3_stop_fw(tp);
7037 tw32(0x5000, 0x400);
7038 }
7039
7040 tw32(GRC_MODE, tp->grc_mode);
7041
7042 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
ab0049b4 7043 val = tr32(0xc4);
1da177e4
LT
7044
7045 tw32(0xc4, val | (1 << 15));
7046 }
7047
7048 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
7049 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
7050 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
7051 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
7052 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
7053 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7054 }
7055
7056 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
7057 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
7058 tw32_f(MAC_MODE, tp->mac_mode);
747e8f8b
MC
7059 } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
7060 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
7061 tw32_f(MAC_MODE, tp->mac_mode);
3bda1258
MC
7062 } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
7063 tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
7064 if (tp->mac_mode & MAC_MODE_APE_TX_EN)
7065 tp->mac_mode |= MAC_MODE_TDE_ENABLE;
7066 tw32_f(MAC_MODE, tp->mac_mode);
1da177e4
LT
7067 } else
7068 tw32_f(MAC_MODE, 0);
7069 udelay(40);
7070
77b483f1
MC
7071 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
7072
7a6f4369
MC
7073 err = tg3_poll_fw(tp);
7074 if (err)
7075 return err;
1da177e4 7076
0a9140cf
MC
7077 tg3_mdio_start(tp);
7078
1da177e4 7079 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
f6eb9b1f
MC
7080 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
7081 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
c885e824 7082 !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
ab0049b4 7083 val = tr32(0x7c00);
1da177e4
LT
7084
7085 tw32(0x7c00, val | (1 << 25));
7086 }
7087
7088 /* Reprobe ASF enable state. */
7089 tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
7090 tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
7091 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
7092 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
7093 u32 nic_cfg;
7094
7095 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
7096 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
7097 tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
4ba526ce 7098 tp->last_event_jiffies = jiffies;
cbf46853 7099 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
1da177e4
LT
7100 tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
7101 }
7102 }
7103
7104 return 0;
7105}
7106
7107/* tp->lock is held. */
7108static void tg3_stop_fw(struct tg3 *tp)
7109{
0d3031d9
MC
7110 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
7111 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
7c5026aa
MC
7112 /* Wait for RX cpu to ACK the previous event. */
7113 tg3_wait_for_event_ack(tp);
1da177e4
LT
7114
7115 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
4ba526ce
MC
7116
7117 tg3_generate_fw_event(tp);
1da177e4 7118
7c5026aa
MC
7119 /* Wait for RX cpu to ACK this event. */
7120 tg3_wait_for_event_ack(tp);
1da177e4
LT
7121 }
7122}
7123
7124/* tp->lock is held. */
944d980e 7125static int tg3_halt(struct tg3 *tp, int kind, int silent)
1da177e4
LT
7126{
7127 int err;
7128
7129 tg3_stop_fw(tp);
7130
944d980e 7131 tg3_write_sig_pre_reset(tp, kind);
1da177e4 7132
b3b7d6be 7133 tg3_abort_hw(tp, silent);
1da177e4
LT
7134 err = tg3_chip_reset(tp);
7135
daba2a63
MC
7136 __tg3_set_mac_addr(tp, 0);
7137
944d980e
MC
7138 tg3_write_sig_legacy(tp, kind);
7139 tg3_write_sig_post_reset(tp, kind);
1da177e4
LT
7140
7141 if (err)
7142 return err;
7143
7144 return 0;
7145}
7146
1da177e4
LT
7147#define RX_CPU_SCRATCH_BASE 0x30000
7148#define RX_CPU_SCRATCH_SIZE 0x04000
7149#define TX_CPU_SCRATCH_BASE 0x34000
7150#define TX_CPU_SCRATCH_SIZE 0x04000
7151
7152/* tp->lock is held. */
7153static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
7154{
7155 int i;
7156
5d9428de
ES
7157 BUG_ON(offset == TX_CPU_BASE &&
7158 (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
1da177e4 7159
b5d3772c
MC
7160 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7161 u32 val = tr32(GRC_VCPU_EXT_CTRL);
7162
7163 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
7164 return 0;
7165 }
1da177e4
LT
7166 if (offset == RX_CPU_BASE) {
7167 for (i = 0; i < 10000; i++) {
7168 tw32(offset + CPU_STATE, 0xffffffff);
7169 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7170 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7171 break;
7172 }
7173
7174 tw32(offset + CPU_STATE, 0xffffffff);
7175 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
7176 udelay(10);
7177 } else {
7178 for (i = 0; i < 10000; i++) {
7179 tw32(offset + CPU_STATE, 0xffffffff);
7180 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7181 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7182 break;
7183 }
7184 }
7185
7186 if (i >= 10000) {
05dbe005
JP
7187 netdev_err(tp->dev, "%s timed out, %s CPU\n",
7188 __func__, offset == RX_CPU_BASE ? "RX" : "TX");
1da177e4
LT
7189 return -ENODEV;
7190 }
ec41c7df
MC
7191
7192 /* Clear firmware's nvram arbitration. */
7193 if (tp->tg3_flags & TG3_FLAG_NVRAM)
7194 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
1da177e4
LT
7195 return 0;
7196}
7197
7198struct fw_info {
077f849d
JSR
7199 unsigned int fw_base;
7200 unsigned int fw_len;
7201 const __be32 *fw_data;
1da177e4
LT
7202};
7203
7204/* tp->lock is held. */
7205static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
7206 int cpu_scratch_size, struct fw_info *info)
7207{
ec41c7df 7208 int err, lock_err, i;
1da177e4
LT
7209 void (*write_op)(struct tg3 *, u32, u32);
7210
7211 if (cpu_base == TX_CPU_BASE &&
7212 (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
5129c3a3
MC
7213 netdev_err(tp->dev,
7214 "%s: Trying to load TX cpu firmware which is 5705\n",
05dbe005 7215 __func__);
1da177e4
LT
7216 return -EINVAL;
7217 }
7218
7219 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
7220 write_op = tg3_write_mem;
7221 else
7222 write_op = tg3_write_indirect_reg32;
7223
1b628151
MC
7224 /* It is possible that bootcode is still loading at this point.
7225 * Get the nvram lock first before halting the cpu.
7226 */
ec41c7df 7227 lock_err = tg3_nvram_lock(tp);
1da177e4 7228 err = tg3_halt_cpu(tp, cpu_base);
ec41c7df
MC
7229 if (!lock_err)
7230 tg3_nvram_unlock(tp);
1da177e4
LT
7231 if (err)
7232 goto out;
7233
7234 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
7235 write_op(tp, cpu_scratch_base + i, 0);
7236 tw32(cpu_base + CPU_STATE, 0xffffffff);
7237 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
077f849d 7238 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
1da177e4 7239 write_op(tp, (cpu_scratch_base +
077f849d 7240 (info->fw_base & 0xffff) +
1da177e4 7241 (i * sizeof(u32))),
077f849d 7242 be32_to_cpu(info->fw_data[i]));
1da177e4
LT
7243
7244 err = 0;
7245
7246out:
1da177e4
LT
7247 return err;
7248}
7249
7250/* tp->lock is held. */
7251static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
7252{
7253 struct fw_info info;
077f849d 7254 const __be32 *fw_data;
1da177e4
LT
7255 int err, i;
7256
077f849d
JSR
7257 fw_data = (void *)tp->fw->data;
7258
7259 /* Firmware blob starts with version numbers, followed by
7260 start address and length. We are setting complete length.
7261 length = end_address_of_bss - start_address_of_text.
7262 Remainder is the blob to be loaded contiguously
7263 from start address. */
7264
7265 info.fw_base = be32_to_cpu(fw_data[1]);
7266 info.fw_len = tp->fw->size - 12;
7267 info.fw_data = &fw_data[3];
1da177e4
LT
7268
7269 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
7270 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
7271 &info);
7272 if (err)
7273 return err;
7274
7275 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
7276 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
7277 &info);
7278 if (err)
7279 return err;
7280
7281 /* Now startup only the RX cpu. */
7282 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
077f849d 7283 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
1da177e4
LT
7284
7285 for (i = 0; i < 5; i++) {
077f849d 7286 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
1da177e4
LT
7287 break;
7288 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7289 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
077f849d 7290 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
1da177e4
LT
7291 udelay(1000);
7292 }
7293 if (i >= 5) {
5129c3a3
MC
7294 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
7295 "should be %08x\n", __func__,
05dbe005 7296 tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
1da177e4
LT
7297 return -ENODEV;
7298 }
7299 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7300 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
7301
7302 return 0;
7303}
7304
1da177e4 7305/* 5705 needs a special version of the TSO firmware. */
1da177e4
LT
7306
7307/* tp->lock is held. */
7308static int tg3_load_tso_firmware(struct tg3 *tp)
7309{
7310 struct fw_info info;
077f849d 7311 const __be32 *fw_data;
1da177e4
LT
7312 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
7313 int err, i;
7314
7315 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
7316 return 0;
7317
077f849d
JSR
7318 fw_data = (void *)tp->fw->data;
7319
7320 /* Firmware blob starts with version numbers, followed by
7321 start address and length. We are setting complete length.
7322 length = end_address_of_bss - start_address_of_text.
7323 Remainder is the blob to be loaded contiguously
7324 from start address. */
7325
7326 info.fw_base = be32_to_cpu(fw_data[1]);
7327 cpu_scratch_size = tp->fw_len;
7328 info.fw_len = tp->fw->size - 12;
7329 info.fw_data = &fw_data[3];
7330
1da177e4 7331 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
7332 cpu_base = RX_CPU_BASE;
7333 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
1da177e4 7334 } else {
1da177e4
LT
7335 cpu_base = TX_CPU_BASE;
7336 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
7337 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
7338 }
7339
7340 err = tg3_load_firmware_cpu(tp, cpu_base,
7341 cpu_scratch_base, cpu_scratch_size,
7342 &info);
7343 if (err)
7344 return err;
7345
7346 /* Now startup the cpu. */
7347 tw32(cpu_base + CPU_STATE, 0xffffffff);
077f849d 7348 tw32_f(cpu_base + CPU_PC, info.fw_base);
1da177e4
LT
7349
7350 for (i = 0; i < 5; i++) {
077f849d 7351 if (tr32(cpu_base + CPU_PC) == info.fw_base)
1da177e4
LT
7352 break;
7353 tw32(cpu_base + CPU_STATE, 0xffffffff);
7354 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
077f849d 7355 tw32_f(cpu_base + CPU_PC, info.fw_base);
1da177e4
LT
7356 udelay(1000);
7357 }
7358 if (i >= 5) {
5129c3a3
MC
7359 netdev_err(tp->dev,
7360 "%s fails to set CPU PC, is %08x should be %08x\n",
05dbe005 7361 __func__, tr32(cpu_base + CPU_PC), info.fw_base);
1da177e4
LT
7362 return -ENODEV;
7363 }
7364 tw32(cpu_base + CPU_STATE, 0xffffffff);
7365 tw32_f(cpu_base + CPU_MODE, 0x00000000);
7366 return 0;
7367}
7368
1da177e4 7369
1da177e4
LT
7370static int tg3_set_mac_addr(struct net_device *dev, void *p)
7371{
7372 struct tg3 *tp = netdev_priv(dev);
7373 struct sockaddr *addr = p;
986e0aeb 7374 int err = 0, skip_mac_1 = 0;
1da177e4 7375
f9804ddb
MC
7376 if (!is_valid_ether_addr(addr->sa_data))
7377 return -EINVAL;
7378
1da177e4
LT
7379 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7380
e75f7c90
MC
7381 if (!netif_running(dev))
7382 return 0;
7383
58712ef9 7384 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
986e0aeb 7385 u32 addr0_high, addr0_low, addr1_high, addr1_low;
58712ef9 7386
986e0aeb
MC
7387 addr0_high = tr32(MAC_ADDR_0_HIGH);
7388 addr0_low = tr32(MAC_ADDR_0_LOW);
7389 addr1_high = tr32(MAC_ADDR_1_HIGH);
7390 addr1_low = tr32(MAC_ADDR_1_LOW);
7391
7392 /* Skip MAC addr 1 if ASF is using it. */
7393 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
7394 !(addr1_high == 0 && addr1_low == 0))
7395 skip_mac_1 = 1;
58712ef9 7396 }
986e0aeb
MC
7397 spin_lock_bh(&tp->lock);
7398 __tg3_set_mac_addr(tp, skip_mac_1);
7399 spin_unlock_bh(&tp->lock);
1da177e4 7400
b9ec6c1b 7401 return err;
1da177e4
LT
7402}
7403
7404/* tp->lock is held. */
7405static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
7406 dma_addr_t mapping, u32 maxlen_flags,
7407 u32 nic_addr)
7408{
7409 tg3_write_mem(tp,
7410 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
7411 ((u64) mapping >> 32));
7412 tg3_write_mem(tp,
7413 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
7414 ((u64) mapping & 0xffffffff));
7415 tg3_write_mem(tp,
7416 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
7417 maxlen_flags);
7418
7419 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
7420 tg3_write_mem(tp,
7421 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
7422 nic_addr);
7423}
7424
7425static void __tg3_set_rx_mode(struct net_device *);
d244c892 7426static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
15f9850d 7427{
b6080e12
MC
7428 int i;
7429
19cfaecc 7430 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) {
b6080e12
MC
7431 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
7432 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
7433 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
b6080e12
MC
7434 } else {
7435 tw32(HOSTCC_TXCOL_TICKS, 0);
7436 tw32(HOSTCC_TXMAX_FRAMES, 0);
7437 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
19cfaecc 7438 }
b6080e12 7439
20d7375c 7440 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
19cfaecc
MC
7441 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
7442 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
7443 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
7444 } else {
b6080e12
MC
7445 tw32(HOSTCC_RXCOL_TICKS, 0);
7446 tw32(HOSTCC_RXMAX_FRAMES, 0);
7447 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
15f9850d 7448 }
b6080e12 7449
15f9850d
DM
7450 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
7451 u32 val = ec->stats_block_coalesce_usecs;
7452
b6080e12
MC
7453 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
7454 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
7455
15f9850d
DM
7456 if (!netif_carrier_ok(tp->dev))
7457 val = 0;
7458
7459 tw32(HOSTCC_STAT_COAL_TICKS, val);
7460 }
b6080e12
MC
7461
7462 for (i = 0; i < tp->irq_cnt - 1; i++) {
7463 u32 reg;
7464
7465 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
7466 tw32(reg, ec->rx_coalesce_usecs);
b6080e12
MC
7467 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
7468 tw32(reg, ec->rx_max_coalesced_frames);
b6080e12
MC
7469 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
7470 tw32(reg, ec->rx_max_coalesced_frames_irq);
19cfaecc
MC
7471
7472 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
7473 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
7474 tw32(reg, ec->tx_coalesce_usecs);
7475 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
7476 tw32(reg, ec->tx_max_coalesced_frames);
7477 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
7478 tw32(reg, ec->tx_max_coalesced_frames_irq);
7479 }
b6080e12
MC
7480 }
7481
7482 for (; i < tp->irq_max - 1; i++) {
7483 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
b6080e12 7484 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
b6080e12 7485 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
19cfaecc
MC
7486
7487 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
7488 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
7489 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
7490 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
7491 }
b6080e12 7492 }
15f9850d 7493}
1da177e4 7494
2d31ecaf
MC
7495/* tp->lock is held. */
7496static void tg3_rings_reset(struct tg3 *tp)
7497{
7498 int i;
f77a6a8e 7499 u32 stblk, txrcb, rxrcb, limit;
2d31ecaf
MC
7500 struct tg3_napi *tnapi = &tp->napi[0];
7501
7502 /* Disable all transmit rings but the first. */
7503 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
7504 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
b703df6f
MC
7505 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
7506 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
2d31ecaf
MC
7507 else
7508 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7509
7510 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7511 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
7512 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
7513 BDINFO_FLAGS_DISABLED);
7514
7515
7516 /* Disable all receive return rings but the first. */
a50d0796
MC
7517 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
7518 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
f6eb9b1f
MC
7519 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
7520 else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
2d31ecaf 7521 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
b703df6f
MC
7522 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
7523 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
2d31ecaf
MC
7524 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
7525 else
7526 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7527
7528 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7529 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
7530 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
7531 BDINFO_FLAGS_DISABLED);
7532
7533 /* Disable interrupts */
7534 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
7535
7536 /* Zero mailbox registers. */
f77a6a8e
MC
7537 if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
7538 for (i = 1; i < TG3_IRQ_MAX_VECS; i++) {
7539 tp->napi[i].tx_prod = 0;
7540 tp->napi[i].tx_cons = 0;
c2353a32
MC
7541 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
7542 tw32_mailbox(tp->napi[i].prodmbox, 0);
f77a6a8e
MC
7543 tw32_rx_mbox(tp->napi[i].consmbox, 0);
7544 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
7545 }
c2353a32
MC
7546 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))
7547 tw32_mailbox(tp->napi[0].prodmbox, 0);
f77a6a8e
MC
7548 } else {
7549 tp->napi[0].tx_prod = 0;
7550 tp->napi[0].tx_cons = 0;
7551 tw32_mailbox(tp->napi[0].prodmbox, 0);
7552 tw32_rx_mbox(tp->napi[0].consmbox, 0);
7553 }
2d31ecaf
MC
7554
7555 /* Make sure the NIC-based send BD rings are disabled. */
7556 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
7557 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
7558 for (i = 0; i < 16; i++)
7559 tw32_tx_mbox(mbox + i * 8, 0);
7560 }
7561
7562 txrcb = NIC_SRAM_SEND_RCB;
7563 rxrcb = NIC_SRAM_RCV_RET_RCB;
7564
7565 /* Clear status block in ram. */
7566 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7567
7568 /* Set status block DMA address */
7569 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
7570 ((u64) tnapi->status_mapping >> 32));
7571 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
7572 ((u64) tnapi->status_mapping & 0xffffffff));
7573
f77a6a8e
MC
7574 if (tnapi->tx_ring) {
7575 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7576 (TG3_TX_RING_SIZE <<
7577 BDINFO_FLAGS_MAXLEN_SHIFT),
7578 NIC_SRAM_TX_BUFFER_DESC);
7579 txrcb += TG3_BDINFO_SIZE;
7580 }
7581
7582 if (tnapi->rx_rcb) {
7583 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7584 (TG3_RX_RCB_RING_SIZE(tp) <<
7585 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
7586 rxrcb += TG3_BDINFO_SIZE;
7587 }
7588
7589 stblk = HOSTCC_STATBLCK_RING1;
2d31ecaf 7590
f77a6a8e
MC
7591 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
7592 u64 mapping = (u64)tnapi->status_mapping;
7593 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
7594 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
7595
7596 /* Clear status block in ram. */
7597 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7598
19cfaecc
MC
7599 if (tnapi->tx_ring) {
7600 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7601 (TG3_TX_RING_SIZE <<
7602 BDINFO_FLAGS_MAXLEN_SHIFT),
7603 NIC_SRAM_TX_BUFFER_DESC);
7604 txrcb += TG3_BDINFO_SIZE;
7605 }
f77a6a8e
MC
7606
7607 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7608 (TG3_RX_RCB_RING_SIZE(tp) <<
7609 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
7610
7611 stblk += 8;
f77a6a8e
MC
7612 rxrcb += TG3_BDINFO_SIZE;
7613 }
2d31ecaf
MC
7614}
7615
1da177e4 7616/* tp->lock is held. */
8e7a22e3 7617static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
1da177e4
LT
7618{
7619 u32 val, rdmac_mode;
7620 int i, err, limit;
21f581a5 7621 struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
1da177e4
LT
7622
7623 tg3_disable_ints(tp);
7624
7625 tg3_stop_fw(tp);
7626
7627 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
7628
859a5887 7629 if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)
e6de8ad1 7630 tg3_abort_hw(tp, 1);
1da177e4 7631
603f1173 7632 if (reset_phy)
d4d2c558
MC
7633 tg3_phy_reset(tp);
7634
1da177e4
LT
7635 err = tg3_chip_reset(tp);
7636 if (err)
7637 return err;
7638
7639 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
7640
bcb37f6c 7641 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
d30cdd28
MC
7642 val = tr32(TG3_CPMU_CTRL);
7643 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
7644 tw32(TG3_CPMU_CTRL, val);
9acb961e
MC
7645
7646 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
7647 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
7648 val |= CPMU_LSPD_10MB_MACCLK_6_25;
7649 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
7650
7651 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
7652 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
7653 val |= CPMU_LNK_AWARE_MACCLK_6_25;
7654 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
7655
7656 val = tr32(TG3_CPMU_HST_ACC);
7657 val &= ~CPMU_HST_ACC_MACCLK_MASK;
7658 val |= CPMU_HST_ACC_MACCLK_6_25;
7659 tw32(TG3_CPMU_HST_ACC, val);
d30cdd28
MC
7660 }
7661
33466d93
MC
7662 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7663 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
7664 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
7665 PCIE_PWR_MGMT_L1_THRESH_4MS;
7666 tw32(PCIE_PWR_MGMT_THRESH, val);
521e6b90
MC
7667
7668 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
7669 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
7670
7671 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
33466d93 7672
f40386c8
MC
7673 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7674 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
255ca311
MC
7675 }
7676
614b0590
MC
7677 if (tp->tg3_flags3 & TG3_FLG3_L1PLLPD_EN) {
7678 u32 grc_mode = tr32(GRC_MODE);
7679
7680 /* Access the lower 1K of PL PCIE block registers. */
7681 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
7682 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
7683
7684 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
7685 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
7686 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
7687
7688 tw32(GRC_MODE, grc_mode);
7689 }
7690
cea46462
MC
7691 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
7692 u32 grc_mode = tr32(GRC_MODE);
7693
7694 /* Access the lower 1K of PL PCIE block registers. */
7695 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
7696 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
7697
7698 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5);
7699 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
7700 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
7701
7702 tw32(GRC_MODE, grc_mode);
a977dbe8
MC
7703
7704 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
7705 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
7706 val |= CPMU_LSPD_10MB_MACCLK_6_25;
7707 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
cea46462
MC
7708 }
7709
1da177e4
LT
7710 /* This works around an issue with Athlon chipsets on
7711 * B3 tigon3 silicon. This bit has no effect on any
7712 * other revision. But do not set this on PCI Express
795d01c5 7713 * chips and don't even touch the clocks if the CPMU is present.
1da177e4 7714 */
795d01c5
MC
7715 if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
7716 if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
7717 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
7718 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7719 }
1da177e4
LT
7720
7721 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
7722 (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
7723 val = tr32(TG3PCI_PCISTATE);
7724 val |= PCISTATE_RETRY_SAME_DMA;
7725 tw32(TG3PCI_PCISTATE, val);
7726 }
7727
0d3031d9
MC
7728 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
7729 /* Allow reads and writes to the
7730 * APE register and memory space.
7731 */
7732 val = tr32(TG3PCI_PCISTATE);
7733 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
7734 PCISTATE_ALLOW_APE_SHMEM_WR |
7735 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
7736 tw32(TG3PCI_PCISTATE, val);
7737 }
7738
1da177e4
LT
7739 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
7740 /* Enable some hw fixes. */
7741 val = tr32(TG3PCI_MSI_DATA);
7742 val |= (1 << 26) | (1 << 28) | (1 << 29);
7743 tw32(TG3PCI_MSI_DATA, val);
7744 }
7745
7746 /* Descriptor ring init may make accesses to the
7747 * NIC SRAM area to setup the TX descriptors, so we
7748 * can only do this after the hardware has been
7749 * successfully reset.
7750 */
32d8c572
MC
7751 err = tg3_init_rings(tp);
7752 if (err)
7753 return err;
1da177e4 7754
c885e824 7755 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
cbf9ca6c
MC
7756 val = tr32(TG3PCI_DMA_RW_CTRL) &
7757 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
1a319025
MC
7758 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
7759 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
cbf9ca6c
MC
7760 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
7761 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
7762 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
d30cdd28
MC
7763 /* This value is determined during the probe time DMA
7764 * engine test, tg3_test_dma.
7765 */
7766 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
7767 }
1da177e4
LT
7768
7769 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
7770 GRC_MODE_4X_NIC_SEND_RINGS |
7771 GRC_MODE_NO_TX_PHDR_CSUM |
7772 GRC_MODE_NO_RX_PHDR_CSUM);
7773 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
d2d746f8
MC
7774
7775 /* Pseudo-header checksum is done by hardware logic and not
7776 * the offload processers, so make the chip do the pseudo-
7777 * header checksums on receive. For transmit it is more
7778 * convenient to do the pseudo-header checksum in software
7779 * as Linux does that on transmit for us in all cases.
7780 */
7781 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
1da177e4
LT
7782
7783 tw32(GRC_MODE,
7784 tp->grc_mode |
7785 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
7786
7787 /* Setup the timer prescalar register. Clock is always 66Mhz. */
7788 val = tr32(GRC_MISC_CFG);
7789 val &= ~0xff;
7790 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
7791 tw32(GRC_MISC_CFG, val);
7792
7793 /* Initialize MBUF/DESC pool. */
cbf46853 7794 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
1da177e4
LT
7795 /* Do nothing. */
7796 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
7797 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
7798 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
7799 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
7800 else
7801 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
7802 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
7803 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
859a5887 7804 } else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
1da177e4
LT
7805 int fw_len;
7806
077f849d 7807 fw_len = tp->fw_len;
1da177e4
LT
7808 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
7809 tw32(BUFMGR_MB_POOL_ADDR,
7810 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
7811 tw32(BUFMGR_MB_POOL_SIZE,
7812 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
7813 }
1da177e4 7814
0f893dc6 7815 if (tp->dev->mtu <= ETH_DATA_LEN) {
1da177e4
LT
7816 tw32(BUFMGR_MB_RDMA_LOW_WATER,
7817 tp->bufmgr_config.mbuf_read_dma_low_water);
7818 tw32(BUFMGR_MB_MACRX_LOW_WATER,
7819 tp->bufmgr_config.mbuf_mac_rx_low_water);
7820 tw32(BUFMGR_MB_HIGH_WATER,
7821 tp->bufmgr_config.mbuf_high_water);
7822 } else {
7823 tw32(BUFMGR_MB_RDMA_LOW_WATER,
7824 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
7825 tw32(BUFMGR_MB_MACRX_LOW_WATER,
7826 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
7827 tw32(BUFMGR_MB_HIGH_WATER,
7828 tp->bufmgr_config.mbuf_high_water_jumbo);
7829 }
7830 tw32(BUFMGR_DMA_LOW_WATER,
7831 tp->bufmgr_config.dma_low_water);
7832 tw32(BUFMGR_DMA_HIGH_WATER,
7833 tp->bufmgr_config.dma_high_water);
7834
7835 tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
7836 for (i = 0; i < 2000; i++) {
7837 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
7838 break;
7839 udelay(10);
7840 }
7841 if (i >= 2000) {
05dbe005 7842 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
1da177e4
LT
7843 return -ENODEV;
7844 }
7845
7846 /* Setup replenish threshold. */
f92905de
MC
7847 val = tp->rx_pending / 8;
7848 if (val == 0)
7849 val = 1;
7850 else if (val > tp->rx_std_max_post)
7851 val = tp->rx_std_max_post;
b5d3772c
MC
7852 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7853 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
7854 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
7855
7856 if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
7857 val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
7858 }
f92905de
MC
7859
7860 tw32(RCVBDI_STD_THRESH, val);
1da177e4
LT
7861
7862 /* Initialize TG3_BDINFO's at:
7863 * RCVDBDI_STD_BD: standard eth size rx ring
7864 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
7865 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
7866 *
7867 * like so:
7868 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
7869 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
7870 * ring attribute flags
7871 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
7872 *
7873 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
7874 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
7875 *
7876 * The size of each ring is fixed in the firmware, but the location is
7877 * configurable.
7878 */
7879 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 7880 ((u64) tpr->rx_std_mapping >> 32));
1da177e4 7881 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 7882 ((u64) tpr->rx_std_mapping & 0xffffffff));
a50d0796
MC
7883 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
7884 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
87668d35
MC
7885 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
7886 NIC_SRAM_RX_BUFFER_DESC);
1da177e4 7887
fdb72b38
MC
7888 /* Disable the mini ring */
7889 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
1da177e4
LT
7890 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
7891 BDINFO_FLAGS_DISABLED);
7892
fdb72b38
MC
7893 /* Program the jumbo buffer descriptor ring control
7894 * blocks on those devices that have them.
7895 */
8f666b07 7896 if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
fdb72b38 7897 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
1da177e4
LT
7898 /* Setup replenish threshold. */
7899 tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
7900
0f893dc6 7901 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
1da177e4 7902 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 7903 ((u64) tpr->rx_jmb_mapping >> 32));
1da177e4 7904 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 7905 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
1da177e4 7906 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
79ed5ac7
MC
7907 (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
7908 BDINFO_FLAGS_USE_EXT_RECV);
a50d0796
MC
7909 if (!(tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) ||
7910 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
87668d35
MC
7911 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
7912 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
1da177e4
LT
7913 } else {
7914 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
7915 BDINFO_FLAGS_DISABLED);
7916 }
7917
c885e824 7918 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
f6eb9b1f 7919 val = (RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT) |
04380d40 7920 (TG3_RX_STD_DMA_SZ << 2);
f6eb9b1f 7921 else
04380d40 7922 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38
MC
7923 } else
7924 val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
7925
7926 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
1da177e4 7927
411da640 7928 tpr->rx_std_prod_idx = tp->rx_pending;
66711e66 7929 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
1da177e4 7930
411da640 7931 tpr->rx_jmb_prod_idx = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
21f581a5 7932 tp->rx_jumbo_pending : 0;
66711e66 7933 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
1da177e4 7934
c885e824 7935 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
f6eb9b1f
MC
7936 tw32(STD_REPLENISH_LWM, 32);
7937 tw32(JMB_REPLENISH_LWM, 16);
7938 }
7939
2d31ecaf
MC
7940 tg3_rings_reset(tp);
7941
1da177e4 7942 /* Initialize MAC address and backoff seed. */
986e0aeb 7943 __tg3_set_mac_addr(tp, 0);
1da177e4
LT
7944
7945 /* MTU + ethernet header + FCS + optional VLAN tag */
f7b493e0
MC
7946 tw32(MAC_RX_MTU_SIZE,
7947 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
1da177e4
LT
7948
7949 /* The slot time is changed by tg3_setup_phy if we
7950 * run at gigabit with half duplex.
7951 */
7952 tw32(MAC_TX_LENGTHS,
7953 (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
7954 (6 << TX_LENGTHS_IPG_SHIFT) |
7955 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
7956
7957 /* Receive rules. */
7958 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
7959 tw32(RCVLPC_CONFIG, 0x0181);
7960
7961 /* Calculate RDMAC_MODE setting early, we need it to determine
7962 * the RCVLPC_STATE_ENABLE mask.
7963 */
7964 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
7965 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
7966 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
7967 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
7968 RDMAC_MODE_LNGREAD_ENAB);
85e94ced 7969
a50d0796
MC
7970 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
7971 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
0339e4e3
MC
7972 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
7973
57e6983c 7974 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0
MC
7975 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
7976 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
d30cdd28
MC
7977 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
7978 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
7979 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
7980
85e94ced
MC
7981 /* If statement applies to 5705 and 5750 PCI devices only */
7982 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
7983 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
7984 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
1da177e4 7985 if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
c13e3713 7986 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
7987 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
7988 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
7989 !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
7990 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
7991 }
7992 }
7993
85e94ced
MC
7994 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
7995 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
7996
1da177e4 7997 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
027455ad
MC
7998 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
7999
e849cdc3
MC
8000 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
8001 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
027455ad
MC
8002 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
8003 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
1da177e4
LT
8004
8005 /* Receive/send statistics. */
1661394e
MC
8006 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
8007 val = tr32(RCVLPC_STATS_ENABLE);
8008 val &= ~RCVLPC_STATSENAB_DACK_FIX;
8009 tw32(RCVLPC_STATS_ENABLE, val);
8010 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
8011 (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
1da177e4
LT
8012 val = tr32(RCVLPC_STATS_ENABLE);
8013 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
8014 tw32(RCVLPC_STATS_ENABLE, val);
8015 } else {
8016 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
8017 }
8018 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
8019 tw32(SNDDATAI_STATSENAB, 0xffffff);
8020 tw32(SNDDATAI_STATSCTRL,
8021 (SNDDATAI_SCTRL_ENABLE |
8022 SNDDATAI_SCTRL_FASTUPD));
8023
8024 /* Setup host coalescing engine. */
8025 tw32(HOSTCC_MODE, 0);
8026 for (i = 0; i < 2000; i++) {
8027 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
8028 break;
8029 udelay(10);
8030 }
8031
d244c892 8032 __tg3_set_coalesce(tp, &tp->coal);
1da177e4 8033
1da177e4
LT
8034 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
8035 /* Status/statistics block address. See tg3_timer,
8036 * the tg3_periodic_fetch_stats call there, and
8037 * tg3_get_stats to see how this works for 5705/5750 chips.
8038 */
1da177e4
LT
8039 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8040 ((u64) tp->stats_mapping >> 32));
8041 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8042 ((u64) tp->stats_mapping & 0xffffffff));
8043 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
2d31ecaf 8044
1da177e4 8045 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
2d31ecaf
MC
8046
8047 /* Clear statistics and status block memory areas */
8048 for (i = NIC_SRAM_STATS_BLK;
8049 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
8050 i += sizeof(u32)) {
8051 tg3_write_mem(tp, i, 0);
8052 udelay(40);
8053 }
1da177e4
LT
8054 }
8055
8056 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
8057
8058 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
8059 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
8060 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
8061 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
8062
c94e3941
MC
8063 if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
8064 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
8065 /* reset to prevent losing 1st rx packet intermittently */
8066 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8067 udelay(10);
8068 }
8069
3bda1258
MC
8070 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
8071 tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
8072 else
8073 tp->mac_mode = 0;
8074 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
1da177e4 8075 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
e8f3f6ca
MC
8076 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
8077 !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
8078 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
8079 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
1da177e4
LT
8080 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
8081 udelay(40);
8082
314fba34 8083 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
9d26e213 8084 * If TG3_FLG2_IS_NIC is zero, we should read the
314fba34
MC
8085 * register to preserve the GPIO settings for LOMs. The GPIOs,
8086 * whether used as inputs or outputs, are set by boot code after
8087 * reset.
8088 */
9d26e213 8089 if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
314fba34
MC
8090 u32 gpio_mask;
8091
9d26e213
MC
8092 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
8093 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
8094 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
3e7d83bc
MC
8095
8096 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
8097 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
8098 GRC_LCLCTRL_GPIO_OUTPUT3;
8099
af36e6b6
MC
8100 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
8101 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
8102
aaf84465 8103 tp->grc_local_ctrl &= ~gpio_mask;
314fba34
MC
8104 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
8105
8106 /* GPIO1 must be driven high for eeprom write protect */
9d26e213
MC
8107 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
8108 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
8109 GRC_LCLCTRL_GPIO_OUTPUT1);
314fba34 8110 }
1da177e4
LT
8111 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8112 udelay(100);
8113
baf8a94a
MC
8114 if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX) {
8115 val = tr32(MSGINT_MODE);
8116 val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
8117 tw32(MSGINT_MODE, val);
8118 }
8119
1da177e4
LT
8120 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
8121 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
8122 udelay(40);
8123 }
8124
8125 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
8126 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
8127 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
8128 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
8129 WDMAC_MODE_LNGREAD_ENAB);
8130
85e94ced
MC
8131 /* If statement applies to 5705 and 5750 PCI devices only */
8132 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8133 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
8134 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
29ea095f 8135 if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
1da177e4
LT
8136 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
8137 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
8138 /* nothing */
8139 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
8140 !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
8141 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
8142 val |= WDMAC_MODE_RX_ACCEL;
8143 }
8144 }
8145
d9ab5ad1 8146 /* Enable host coalescing bug fix */
321d32a0 8147 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
f51f3562 8148 val |= WDMAC_MODE_STATUS_TAG_FIX;
d9ab5ad1 8149
788a035e
MC
8150 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
8151 val |= WDMAC_MODE_BURST_ALL_DATA;
8152
1da177e4
LT
8153 tw32_f(WDMAC_MODE, val);
8154 udelay(40);
8155
9974a356
MC
8156 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
8157 u16 pcix_cmd;
8158
8159 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8160 &pcix_cmd);
1da177e4 8161 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
9974a356
MC
8162 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
8163 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8164 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
9974a356
MC
8165 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
8166 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8167 }
9974a356
MC
8168 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8169 pcix_cmd);
1da177e4
LT
8170 }
8171
8172 tw32_f(RDMAC_MODE, rdmac_mode);
8173 udelay(40);
8174
8175 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
8176 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
8177 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
9936bcf6
MC
8178
8179 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
8180 tw32(SNDDATAC_MODE,
8181 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
8182 else
8183 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
8184
1da177e4
LT
8185 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
8186 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
8187 tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
8188 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
1da177e4
LT
8189 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
8190 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
baf8a94a 8191 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
19cfaecc 8192 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
baf8a94a
MC
8193 val |= SNDBDI_MODE_MULTI_TXQ_EN;
8194 tw32(SNDBDI_MODE, val);
1da177e4
LT
8195 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
8196
8197 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
8198 err = tg3_load_5701_a0_firmware_fix(tp);
8199 if (err)
8200 return err;
8201 }
8202
1da177e4
LT
8203 if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
8204 err = tg3_load_tso_firmware(tp);
8205 if (err)
8206 return err;
8207 }
1da177e4
LT
8208
8209 tp->tx_mode = TX_MODE_ENABLE;
b1d05210
MC
8210 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
8211 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
8212 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
1da177e4
LT
8213 tw32_f(MAC_TX_MODE, tp->tx_mode);
8214 udelay(100);
8215
baf8a94a
MC
8216 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
8217 u32 reg = MAC_RSS_INDIR_TBL_0;
8218 u8 *ent = (u8 *)&val;
8219
8220 /* Setup the indirection table */
8221 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
8222 int idx = i % sizeof(val);
8223
5efeeea1 8224 ent[idx] = i % (tp->irq_cnt - 1);
baf8a94a
MC
8225 if (idx == sizeof(val) - 1) {
8226 tw32(reg, val);
8227 reg += 4;
8228 }
8229 }
8230
8231 /* Setup the "secret" hash key. */
8232 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
8233 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
8234 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
8235 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
8236 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
8237 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
8238 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
8239 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
8240 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
8241 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
8242 }
8243
1da177e4 8244 tp->rx_mode = RX_MODE_ENABLE;
321d32a0 8245 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
af36e6b6
MC
8246 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
8247
baf8a94a
MC
8248 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
8249 tp->rx_mode |= RX_MODE_RSS_ENABLE |
8250 RX_MODE_RSS_ITBL_HASH_BITS_7 |
8251 RX_MODE_RSS_IPV6_HASH_EN |
8252 RX_MODE_RSS_TCP_IPV6_HASH_EN |
8253 RX_MODE_RSS_IPV4_HASH_EN |
8254 RX_MODE_RSS_TCP_IPV4_HASH_EN;
8255
1da177e4
LT
8256 tw32_f(MAC_RX_MODE, tp->rx_mode);
8257 udelay(10);
8258
1da177e4
LT
8259 tw32(MAC_LED_CTRL, tp->led_ctrl);
8260
8261 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
c94e3941 8262 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
1da177e4
LT
8263 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8264 udelay(10);
8265 }
8266 tw32_f(MAC_RX_MODE, tp->rx_mode);
8267 udelay(10);
8268
8269 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
8270 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
8271 !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
8272 /* Set drive transmission level to 1.2V */
8273 /* only if the signal pre-emphasis bit is not set */
8274 val = tr32(MAC_SERDES_CFG);
8275 val &= 0xfffff000;
8276 val |= 0x880;
8277 tw32(MAC_SERDES_CFG, val);
8278 }
8279 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
8280 tw32(MAC_SERDES_CFG, 0x616000);
8281 }
8282
8283 /* Prevent chip from dropping frames when flow control
8284 * is enabled.
8285 */
666bc831
MC
8286 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8287 val = 1;
8288 else
8289 val = 2;
8290 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
1da177e4
LT
8291
8292 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
8293 (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
8294 /* Use hardware link auto-negotiation */
8295 tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
8296 }
8297
d4d2c558
MC
8298 if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
8299 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
8300 u32 tmp;
8301
8302 tmp = tr32(SERDES_RX_CTRL);
8303 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
8304 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
8305 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
8306 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8307 }
8308
dd477003
MC
8309 if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
8310 if (tp->link_config.phy_is_low_power) {
8311 tp->link_config.phy_is_low_power = 0;
8312 tp->link_config.speed = tp->link_config.orig_speed;
8313 tp->link_config.duplex = tp->link_config.orig_duplex;
8314 tp->link_config.autoneg = tp->link_config.orig_autoneg;
8315 }
1da177e4 8316
dd477003
MC
8317 err = tg3_setup_phy(tp, 0);
8318 if (err)
8319 return err;
1da177e4 8320
dd477003 8321 if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
7f97a4bd 8322 !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)) {
dd477003
MC
8323 u32 tmp;
8324
8325 /* Clear CRC stats. */
8326 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
8327 tg3_writephy(tp, MII_TG3_TEST1,
8328 tmp | MII_TG3_TEST1_CRC_EN);
8329 tg3_readphy(tp, 0x14, &tmp);
8330 }
1da177e4
LT
8331 }
8332 }
8333
8334 __tg3_set_rx_mode(tp->dev);
8335
8336 /* Initialize receive rules. */
8337 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
8338 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
8339 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
8340 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
8341
4cf78e4f 8342 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
a4e2b347 8343 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
1da177e4
LT
8344 limit = 8;
8345 else
8346 limit = 16;
8347 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
8348 limit -= 4;
8349 switch (limit) {
8350 case 16:
8351 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
8352 case 15:
8353 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
8354 case 14:
8355 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
8356 case 13:
8357 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
8358 case 12:
8359 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
8360 case 11:
8361 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
8362 case 10:
8363 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
8364 case 9:
8365 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
8366 case 8:
8367 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
8368 case 7:
8369 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
8370 case 6:
8371 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
8372 case 5:
8373 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
8374 case 4:
8375 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
8376 case 3:
8377 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
8378 case 2:
8379 case 1:
8380
8381 default:
8382 break;
855e1111 8383 }
1da177e4 8384
9ce768ea
MC
8385 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
8386 /* Write our heartbeat update interval to APE. */
8387 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
8388 APE_HOST_HEARTBEAT_INT_DISABLE);
0d3031d9 8389
1da177e4
LT
8390 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
8391
1da177e4
LT
8392 return 0;
8393}
8394
8395/* Called at device open time to get the chip ready for
8396 * packet processing. Invoked with tp->lock held.
8397 */
8e7a22e3 8398static int tg3_init_hw(struct tg3 *tp, int reset_phy)
1da177e4 8399{
1da177e4
LT
8400 tg3_switch_clocks(tp);
8401
8402 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
8403
2f751b67 8404 return tg3_reset_hw(tp, reset_phy);
1da177e4
LT
8405}
8406
8407#define TG3_STAT_ADD32(PSTAT, REG) \
8408do { u32 __val = tr32(REG); \
8409 (PSTAT)->low += __val; \
8410 if ((PSTAT)->low < __val) \
8411 (PSTAT)->high += 1; \
8412} while (0)
8413
8414static void tg3_periodic_fetch_stats(struct tg3 *tp)
8415{
8416 struct tg3_hw_stats *sp = tp->hw_stats;
8417
8418 if (!netif_carrier_ok(tp->dev))
8419 return;
8420
8421 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
8422 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
8423 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
8424 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
8425 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
8426 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
8427 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
8428 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
8429 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
8430 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
8431 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
8432 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
8433 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
8434
8435 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
8436 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
8437 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
8438 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
8439 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
8440 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
8441 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
8442 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
8443 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
8444 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
8445 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
8446 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
8447 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
8448 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
463d305b
MC
8449
8450 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
8451 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
8452 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
1da177e4
LT
8453}
8454
8455static void tg3_timer(unsigned long __opaque)
8456{
8457 struct tg3 *tp = (struct tg3 *) __opaque;
1da177e4 8458
f475f163
MC
8459 if (tp->irq_sync)
8460 goto restart_timer;
8461
f47c11ee 8462 spin_lock(&tp->lock);
1da177e4 8463
fac9b83e
DM
8464 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
8465 /* All of this garbage is because when using non-tagged
8466 * IRQ status the mailbox/status_block protocol the chip
8467 * uses with the cpu is race prone.
8468 */
898a56f8 8469 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
fac9b83e
DM
8470 tw32(GRC_LOCAL_CTRL,
8471 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
8472 } else {
8473 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 8474 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
fac9b83e 8475 }
1da177e4 8476
fac9b83e
DM
8477 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
8478 tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
f47c11ee 8479 spin_unlock(&tp->lock);
fac9b83e
DM
8480 schedule_work(&tp->reset_task);
8481 return;
8482 }
1da177e4
LT
8483 }
8484
1da177e4
LT
8485 /* This part only runs once per second. */
8486 if (!--tp->timer_counter) {
fac9b83e
DM
8487 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
8488 tg3_periodic_fetch_stats(tp);
8489
1da177e4
LT
8490 if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
8491 u32 mac_stat;
8492 int phy_event;
8493
8494 mac_stat = tr32(MAC_STATUS);
8495
8496 phy_event = 0;
8497 if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
8498 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
8499 phy_event = 1;
8500 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
8501 phy_event = 1;
8502
8503 if (phy_event)
8504 tg3_setup_phy(tp, 0);
8505 } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
8506 u32 mac_stat = tr32(MAC_STATUS);
8507 int need_setup = 0;
8508
8509 if (netif_carrier_ok(tp->dev) &&
8510 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
8511 need_setup = 1;
8512 }
be98da6a 8513 if (!netif_carrier_ok(tp->dev) &&
1da177e4
LT
8514 (mac_stat & (MAC_STATUS_PCS_SYNCED |
8515 MAC_STATUS_SIGNAL_DET))) {
8516 need_setup = 1;
8517 }
8518 if (need_setup) {
3d3ebe74
MC
8519 if (!tp->serdes_counter) {
8520 tw32_f(MAC_MODE,
8521 (tp->mac_mode &
8522 ~MAC_MODE_PORT_MODE_MASK));
8523 udelay(40);
8524 tw32_f(MAC_MODE, tp->mac_mode);
8525 udelay(40);
8526 }
1da177e4
LT
8527 tg3_setup_phy(tp, 0);
8528 }
57d8b880 8529 } else if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
2138c002 8530 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
747e8f8b 8531 tg3_serdes_parallel_detect(tp);
57d8b880 8532 }
1da177e4
LT
8533
8534 tp->timer_counter = tp->timer_multiplier;
8535 }
8536
130b8e4d
MC
8537 /* Heartbeat is only sent once every 2 seconds.
8538 *
8539 * The heartbeat is to tell the ASF firmware that the host
8540 * driver is still alive. In the event that the OS crashes,
8541 * ASF needs to reset the hardware to free up the FIFO space
8542 * that may be filled with rx packets destined for the host.
8543 * If the FIFO is full, ASF will no longer function properly.
8544 *
8545 * Unintended resets have been reported on real time kernels
8546 * where the timer doesn't run on time. Netpoll will also have
8547 * same problem.
8548 *
8549 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
8550 * to check the ring condition when the heartbeat is expiring
8551 * before doing the reset. This will prevent most unintended
8552 * resets.
8553 */
1da177e4 8554 if (!--tp->asf_counter) {
bc7959b2
MC
8555 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
8556 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
7c5026aa
MC
8557 tg3_wait_for_event_ack(tp);
8558
bbadf503 8559 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
130b8e4d 8560 FWCMD_NICDRV_ALIVE3);
bbadf503 8561 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
c6cdf436
MC
8562 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
8563 TG3_FW_UPDATE_TIMEOUT_SEC);
4ba526ce
MC
8564
8565 tg3_generate_fw_event(tp);
1da177e4
LT
8566 }
8567 tp->asf_counter = tp->asf_multiplier;
8568 }
8569
f47c11ee 8570 spin_unlock(&tp->lock);
1da177e4 8571
f475f163 8572restart_timer:
1da177e4
LT
8573 tp->timer.expires = jiffies + tp->timer_offset;
8574 add_timer(&tp->timer);
8575}
8576
4f125f42 8577static int tg3_request_irq(struct tg3 *tp, int irq_num)
fcfa0a32 8578{
7d12e780 8579 irq_handler_t fn;
fcfa0a32 8580 unsigned long flags;
4f125f42
MC
8581 char *name;
8582 struct tg3_napi *tnapi = &tp->napi[irq_num];
8583
8584 if (tp->irq_cnt == 1)
8585 name = tp->dev->name;
8586 else {
8587 name = &tnapi->irq_lbl[0];
8588 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
8589 name[IFNAMSIZ-1] = 0;
8590 }
fcfa0a32 8591
679563f4 8592 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
fcfa0a32
MC
8593 fn = tg3_msi;
8594 if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
8595 fn = tg3_msi_1shot;
1fb9df5d 8596 flags = IRQF_SAMPLE_RANDOM;
fcfa0a32
MC
8597 } else {
8598 fn = tg3_interrupt;
8599 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
8600 fn = tg3_interrupt_tagged;
1fb9df5d 8601 flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
fcfa0a32 8602 }
4f125f42
MC
8603
8604 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
fcfa0a32
MC
8605}
8606
7938109f
MC
8607static int tg3_test_interrupt(struct tg3 *tp)
8608{
09943a18 8609 struct tg3_napi *tnapi = &tp->napi[0];
7938109f 8610 struct net_device *dev = tp->dev;
b16250e3 8611 int err, i, intr_ok = 0;
f6eb9b1f 8612 u32 val;
7938109f 8613
d4bc3927
MC
8614 if (!netif_running(dev))
8615 return -ENODEV;
8616
7938109f
MC
8617 tg3_disable_ints(tp);
8618
4f125f42 8619 free_irq(tnapi->irq_vec, tnapi);
7938109f 8620
f6eb9b1f
MC
8621 /*
8622 * Turn off MSI one shot mode. Otherwise this test has no
8623 * observable way to know whether the interrupt was delivered.
8624 */
c885e824 8625 if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
f6eb9b1f
MC
8626 (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
8627 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
8628 tw32(MSGINT_MODE, val);
8629 }
8630
4f125f42 8631 err = request_irq(tnapi->irq_vec, tg3_test_isr,
09943a18 8632 IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
7938109f
MC
8633 if (err)
8634 return err;
8635
898a56f8 8636 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
7938109f
MC
8637 tg3_enable_ints(tp);
8638
8639 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 8640 tnapi->coal_now);
7938109f
MC
8641
8642 for (i = 0; i < 5; i++) {
b16250e3
MC
8643 u32 int_mbox, misc_host_ctrl;
8644
898a56f8 8645 int_mbox = tr32_mailbox(tnapi->int_mbox);
b16250e3
MC
8646 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
8647
8648 if ((int_mbox != 0) ||
8649 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
8650 intr_ok = 1;
7938109f 8651 break;
b16250e3
MC
8652 }
8653
7938109f
MC
8654 msleep(10);
8655 }
8656
8657 tg3_disable_ints(tp);
8658
4f125f42 8659 free_irq(tnapi->irq_vec, tnapi);
6aa20a22 8660
4f125f42 8661 err = tg3_request_irq(tp, 0);
7938109f
MC
8662
8663 if (err)
8664 return err;
8665
f6eb9b1f
MC
8666 if (intr_ok) {
8667 /* Reenable MSI one shot mode. */
c885e824 8668 if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
f6eb9b1f
MC
8669 (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
8670 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
8671 tw32(MSGINT_MODE, val);
8672 }
7938109f 8673 return 0;
f6eb9b1f 8674 }
7938109f
MC
8675
8676 return -EIO;
8677}
8678
8679/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
8680 * successfully restored
8681 */
8682static int tg3_test_msi(struct tg3 *tp)
8683{
7938109f
MC
8684 int err;
8685 u16 pci_cmd;
8686
8687 if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
8688 return 0;
8689
8690 /* Turn off SERR reporting in case MSI terminates with Master
8691 * Abort.
8692 */
8693 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
8694 pci_write_config_word(tp->pdev, PCI_COMMAND,
8695 pci_cmd & ~PCI_COMMAND_SERR);
8696
8697 err = tg3_test_interrupt(tp);
8698
8699 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
8700
8701 if (!err)
8702 return 0;
8703
8704 /* other failures */
8705 if (err != -EIO)
8706 return err;
8707
8708 /* MSI test failed, go back to INTx mode */
5129c3a3
MC
8709 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
8710 "to INTx mode. Please report this failure to the PCI "
8711 "maintainer and include system chipset information\n");
7938109f 8712
4f125f42 8713 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
09943a18 8714
7938109f
MC
8715 pci_disable_msi(tp->pdev);
8716
8717 tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
dc8bf1b1 8718 tp->napi[0].irq_vec = tp->pdev->irq;
7938109f 8719
4f125f42 8720 err = tg3_request_irq(tp, 0);
7938109f
MC
8721 if (err)
8722 return err;
8723
8724 /* Need to reset the chip because the MSI cycle may have terminated
8725 * with Master Abort.
8726 */
f47c11ee 8727 tg3_full_lock(tp, 1);
7938109f 8728
944d980e 8729 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
8e7a22e3 8730 err = tg3_init_hw(tp, 1);
7938109f 8731
f47c11ee 8732 tg3_full_unlock(tp);
7938109f
MC
8733
8734 if (err)
4f125f42 8735 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
7938109f
MC
8736
8737 return err;
8738}
8739
9e9fd12d
MC
8740static int tg3_request_firmware(struct tg3 *tp)
8741{
8742 const __be32 *fw_data;
8743
8744 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
05dbe005
JP
8745 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
8746 tp->fw_needed);
9e9fd12d
MC
8747 return -ENOENT;
8748 }
8749
8750 fw_data = (void *)tp->fw->data;
8751
8752 /* Firmware blob starts with version numbers, followed by
8753 * start address and _full_ length including BSS sections
8754 * (which must be longer than the actual data, of course
8755 */
8756
8757 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
8758 if (tp->fw_len < (tp->fw->size - 12)) {
05dbe005
JP
8759 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
8760 tp->fw_len, tp->fw_needed);
9e9fd12d
MC
8761 release_firmware(tp->fw);
8762 tp->fw = NULL;
8763 return -EINVAL;
8764 }
8765
8766 /* We no longer need firmware; we have it. */
8767 tp->fw_needed = NULL;
8768 return 0;
8769}
8770
679563f4
MC
8771static bool tg3_enable_msix(struct tg3 *tp)
8772{
8773 int i, rc, cpus = num_online_cpus();
8774 struct msix_entry msix_ent[tp->irq_max];
8775
8776 if (cpus == 1)
8777 /* Just fallback to the simpler MSI mode. */
8778 return false;
8779
8780 /*
8781 * We want as many rx rings enabled as there are cpus.
8782 * The first MSIX vector only deals with link interrupts, etc,
8783 * so we add one to the number of vectors we are requesting.
8784 */
8785 tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
8786
8787 for (i = 0; i < tp->irq_max; i++) {
8788 msix_ent[i].entry = i;
8789 msix_ent[i].vector = 0;
8790 }
8791
8792 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
2430b031
MC
8793 if (rc < 0) {
8794 return false;
8795 } else if (rc != 0) {
679563f4
MC
8796 if (pci_enable_msix(tp->pdev, msix_ent, rc))
8797 return false;
05dbe005
JP
8798 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
8799 tp->irq_cnt, rc);
679563f4
MC
8800 tp->irq_cnt = rc;
8801 }
8802
8803 for (i = 0; i < tp->irq_max; i++)
8804 tp->napi[i].irq_vec = msix_ent[i].vector;
8805
2430b031
MC
8806 tp->dev->real_num_tx_queues = 1;
8807 if (tp->irq_cnt > 1) {
8808 tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
8809
a50d0796
MC
8810 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8811 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
2430b031
MC
8812 tp->tg3_flags3 |= TG3_FLG3_ENABLE_TSS;
8813 tp->dev->real_num_tx_queues = tp->irq_cnt - 1;
8814 }
8815 }
fe5f5787 8816
679563f4
MC
8817 return true;
8818}
8819
07b0173c
MC
8820static void tg3_ints_init(struct tg3 *tp)
8821{
679563f4
MC
8822 if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
8823 !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
07b0173c
MC
8824 /* All MSI supporting chips should support tagged
8825 * status. Assert that this is the case.
8826 */
5129c3a3
MC
8827 netdev_warn(tp->dev,
8828 "MSI without TAGGED_STATUS? Not using MSI\n");
679563f4 8829 goto defcfg;
07b0173c 8830 }
4f125f42 8831
679563f4
MC
8832 if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
8833 tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
8834 else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
8835 pci_enable_msi(tp->pdev) == 0)
8836 tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
8837
8838 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
8839 u32 msi_mode = tr32(MSGINT_MODE);
baf8a94a
MC
8840 if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
8841 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
679563f4
MC
8842 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
8843 }
8844defcfg:
8845 if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
8846 tp->irq_cnt = 1;
8847 tp->napi[0].irq_vec = tp->pdev->irq;
fe5f5787 8848 tp->dev->real_num_tx_queues = 1;
679563f4 8849 }
07b0173c
MC
8850}
8851
8852static void tg3_ints_fini(struct tg3 *tp)
8853{
679563f4
MC
8854 if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
8855 pci_disable_msix(tp->pdev);
8856 else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
8857 pci_disable_msi(tp->pdev);
8858 tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
774ee752 8859 tp->tg3_flags3 &= ~(TG3_FLG3_ENABLE_RSS | TG3_FLG3_ENABLE_TSS);
07b0173c
MC
8860}
8861
1da177e4
LT
8862static int tg3_open(struct net_device *dev)
8863{
8864 struct tg3 *tp = netdev_priv(dev);
4f125f42 8865 int i, err;
1da177e4 8866
9e9fd12d
MC
8867 if (tp->fw_needed) {
8868 err = tg3_request_firmware(tp);
8869 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
8870 if (err)
8871 return err;
8872 } else if (err) {
05dbe005 8873 netdev_warn(tp->dev, "TSO capability disabled\n");
9e9fd12d
MC
8874 tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
8875 } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
05dbe005 8876 netdev_notice(tp->dev, "TSO capability restored\n");
9e9fd12d
MC
8877 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
8878 }
8879 }
8880
c49a1561
MC
8881 netif_carrier_off(tp->dev);
8882
bc1c7567 8883 err = tg3_set_power_state(tp, PCI_D0);
2f751b67 8884 if (err)
bc1c7567 8885 return err;
2f751b67
MC
8886
8887 tg3_full_lock(tp, 0);
bc1c7567 8888
1da177e4
LT
8889 tg3_disable_ints(tp);
8890 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
8891
f47c11ee 8892 tg3_full_unlock(tp);
1da177e4 8893
679563f4
MC
8894 /*
8895 * Setup interrupts first so we know how
8896 * many NAPI resources to allocate
8897 */
8898 tg3_ints_init(tp);
8899
1da177e4
LT
8900 /* The placement of this call is tied
8901 * to the setup and use of Host TX descriptors.
8902 */
8903 err = tg3_alloc_consistent(tp);
8904 if (err)
679563f4 8905 goto err_out1;
88b06bc2 8906
fed97810 8907 tg3_napi_enable(tp);
1da177e4 8908
4f125f42
MC
8909 for (i = 0; i < tp->irq_cnt; i++) {
8910 struct tg3_napi *tnapi = &tp->napi[i];
8911 err = tg3_request_irq(tp, i);
8912 if (err) {
8913 for (i--; i >= 0; i--)
8914 free_irq(tnapi->irq_vec, tnapi);
8915 break;
8916 }
8917 }
1da177e4 8918
07b0173c 8919 if (err)
679563f4 8920 goto err_out2;
bea3348e 8921
f47c11ee 8922 tg3_full_lock(tp, 0);
1da177e4 8923
8e7a22e3 8924 err = tg3_init_hw(tp, 1);
1da177e4 8925 if (err) {
944d980e 8926 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
8927 tg3_free_rings(tp);
8928 } else {
fac9b83e
DM
8929 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
8930 tp->timer_offset = HZ;
8931 else
8932 tp->timer_offset = HZ / 10;
8933
8934 BUG_ON(tp->timer_offset > HZ);
8935 tp->timer_counter = tp->timer_multiplier =
8936 (HZ / tp->timer_offset);
8937 tp->asf_counter = tp->asf_multiplier =
28fbef78 8938 ((HZ / tp->timer_offset) * 2);
1da177e4
LT
8939
8940 init_timer(&tp->timer);
8941 tp->timer.expires = jiffies + tp->timer_offset;
8942 tp->timer.data = (unsigned long) tp;
8943 tp->timer.function = tg3_timer;
1da177e4
LT
8944 }
8945
f47c11ee 8946 tg3_full_unlock(tp);
1da177e4 8947
07b0173c 8948 if (err)
679563f4 8949 goto err_out3;
1da177e4 8950
7938109f
MC
8951 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
8952 err = tg3_test_msi(tp);
fac9b83e 8953
7938109f 8954 if (err) {
f47c11ee 8955 tg3_full_lock(tp, 0);
944d980e 8956 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
7938109f 8957 tg3_free_rings(tp);
f47c11ee 8958 tg3_full_unlock(tp);
7938109f 8959
679563f4 8960 goto err_out2;
7938109f 8961 }
fcfa0a32 8962
c885e824
MC
8963 if (!(tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
8964 (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
f6eb9b1f 8965 u32 val = tr32(PCIE_TRANSACTION_CFG);
fcfa0a32 8966
f6eb9b1f
MC
8967 tw32(PCIE_TRANSACTION_CFG,
8968 val | PCIE_TRANS_CFG_1SHOT_MSI);
fcfa0a32 8969 }
7938109f
MC
8970 }
8971
b02fd9e3
MC
8972 tg3_phy_start(tp);
8973
f47c11ee 8974 tg3_full_lock(tp, 0);
1da177e4 8975
7938109f
MC
8976 add_timer(&tp->timer);
8977 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
1da177e4
LT
8978 tg3_enable_ints(tp);
8979
f47c11ee 8980 tg3_full_unlock(tp);
1da177e4 8981
fe5f5787 8982 netif_tx_start_all_queues(dev);
1da177e4
LT
8983
8984 return 0;
07b0173c 8985
679563f4 8986err_out3:
4f125f42
MC
8987 for (i = tp->irq_cnt - 1; i >= 0; i--) {
8988 struct tg3_napi *tnapi = &tp->napi[i];
8989 free_irq(tnapi->irq_vec, tnapi);
8990 }
07b0173c 8991
679563f4 8992err_out2:
fed97810 8993 tg3_napi_disable(tp);
07b0173c 8994 tg3_free_consistent(tp);
679563f4
MC
8995
8996err_out1:
8997 tg3_ints_fini(tp);
07b0173c 8998 return err;
1da177e4
LT
8999}
9000
511d2224
ED
9001static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
9002 struct rtnl_link_stats64 *);
1da177e4
LT
9003static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
9004
9005static int tg3_close(struct net_device *dev)
9006{
4f125f42 9007 int i;
1da177e4
LT
9008 struct tg3 *tp = netdev_priv(dev);
9009
fed97810 9010 tg3_napi_disable(tp);
28e53bdd 9011 cancel_work_sync(&tp->reset_task);
7faa006f 9012
fe5f5787 9013 netif_tx_stop_all_queues(dev);
1da177e4
LT
9014
9015 del_timer_sync(&tp->timer);
9016
24bb4fb6
MC
9017 tg3_phy_stop(tp);
9018
f47c11ee 9019 tg3_full_lock(tp, 1);
1da177e4
LT
9020
9021 tg3_disable_ints(tp);
9022
944d980e 9023 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 9024 tg3_free_rings(tp);
5cf64b8a 9025 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
1da177e4 9026
f47c11ee 9027 tg3_full_unlock(tp);
1da177e4 9028
4f125f42
MC
9029 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9030 struct tg3_napi *tnapi = &tp->napi[i];
9031 free_irq(tnapi->irq_vec, tnapi);
9032 }
07b0173c
MC
9033
9034 tg3_ints_fini(tp);
1da177e4 9035
511d2224
ED
9036 tg3_get_stats64(tp->dev, &tp->net_stats_prev);
9037
1da177e4
LT
9038 memcpy(&tp->estats_prev, tg3_get_estats(tp),
9039 sizeof(tp->estats_prev));
9040
9041 tg3_free_consistent(tp);
9042
bc1c7567
MC
9043 tg3_set_power_state(tp, PCI_D3hot);
9044
9045 netif_carrier_off(tp->dev);
9046
1da177e4
LT
9047 return 0;
9048}
9049
511d2224 9050static inline u64 get_stat64(tg3_stat64_t *val)
816f8b86
SB
9051{
9052 return ((u64)val->high << 32) | ((u64)val->low);
9053}
9054
511d2224 9055static u64 calc_crc_errors(struct tg3 *tp)
1da177e4
LT
9056{
9057 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9058
9059 if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
9060 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
9061 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
1da177e4
LT
9062 u32 val;
9063
f47c11ee 9064 spin_lock_bh(&tp->lock);
569a5df8
MC
9065 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
9066 tg3_writephy(tp, MII_TG3_TEST1,
9067 val | MII_TG3_TEST1_CRC_EN);
1da177e4
LT
9068 tg3_readphy(tp, 0x14, &val);
9069 } else
9070 val = 0;
f47c11ee 9071 spin_unlock_bh(&tp->lock);
1da177e4
LT
9072
9073 tp->phy_crc_errors += val;
9074
9075 return tp->phy_crc_errors;
9076 }
9077
9078 return get_stat64(&hw_stats->rx_fcs_errors);
9079}
9080
9081#define ESTAT_ADD(member) \
9082 estats->member = old_estats->member + \
511d2224 9083 get_stat64(&hw_stats->member)
1da177e4
LT
9084
9085static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
9086{
9087 struct tg3_ethtool_stats *estats = &tp->estats;
9088 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
9089 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9090
9091 if (!hw_stats)
9092 return old_estats;
9093
9094 ESTAT_ADD(rx_octets);
9095 ESTAT_ADD(rx_fragments);
9096 ESTAT_ADD(rx_ucast_packets);
9097 ESTAT_ADD(rx_mcast_packets);
9098 ESTAT_ADD(rx_bcast_packets);
9099 ESTAT_ADD(rx_fcs_errors);
9100 ESTAT_ADD(rx_align_errors);
9101 ESTAT_ADD(rx_xon_pause_rcvd);
9102 ESTAT_ADD(rx_xoff_pause_rcvd);
9103 ESTAT_ADD(rx_mac_ctrl_rcvd);
9104 ESTAT_ADD(rx_xoff_entered);
9105 ESTAT_ADD(rx_frame_too_long_errors);
9106 ESTAT_ADD(rx_jabbers);
9107 ESTAT_ADD(rx_undersize_packets);
9108 ESTAT_ADD(rx_in_length_errors);
9109 ESTAT_ADD(rx_out_length_errors);
9110 ESTAT_ADD(rx_64_or_less_octet_packets);
9111 ESTAT_ADD(rx_65_to_127_octet_packets);
9112 ESTAT_ADD(rx_128_to_255_octet_packets);
9113 ESTAT_ADD(rx_256_to_511_octet_packets);
9114 ESTAT_ADD(rx_512_to_1023_octet_packets);
9115 ESTAT_ADD(rx_1024_to_1522_octet_packets);
9116 ESTAT_ADD(rx_1523_to_2047_octet_packets);
9117 ESTAT_ADD(rx_2048_to_4095_octet_packets);
9118 ESTAT_ADD(rx_4096_to_8191_octet_packets);
9119 ESTAT_ADD(rx_8192_to_9022_octet_packets);
9120
9121 ESTAT_ADD(tx_octets);
9122 ESTAT_ADD(tx_collisions);
9123 ESTAT_ADD(tx_xon_sent);
9124 ESTAT_ADD(tx_xoff_sent);
9125 ESTAT_ADD(tx_flow_control);
9126 ESTAT_ADD(tx_mac_errors);
9127 ESTAT_ADD(tx_single_collisions);
9128 ESTAT_ADD(tx_mult_collisions);
9129 ESTAT_ADD(tx_deferred);
9130 ESTAT_ADD(tx_excessive_collisions);
9131 ESTAT_ADD(tx_late_collisions);
9132 ESTAT_ADD(tx_collide_2times);
9133 ESTAT_ADD(tx_collide_3times);
9134 ESTAT_ADD(tx_collide_4times);
9135 ESTAT_ADD(tx_collide_5times);
9136 ESTAT_ADD(tx_collide_6times);
9137 ESTAT_ADD(tx_collide_7times);
9138 ESTAT_ADD(tx_collide_8times);
9139 ESTAT_ADD(tx_collide_9times);
9140 ESTAT_ADD(tx_collide_10times);
9141 ESTAT_ADD(tx_collide_11times);
9142 ESTAT_ADD(tx_collide_12times);
9143 ESTAT_ADD(tx_collide_13times);
9144 ESTAT_ADD(tx_collide_14times);
9145 ESTAT_ADD(tx_collide_15times);
9146 ESTAT_ADD(tx_ucast_packets);
9147 ESTAT_ADD(tx_mcast_packets);
9148 ESTAT_ADD(tx_bcast_packets);
9149 ESTAT_ADD(tx_carrier_sense_errors);
9150 ESTAT_ADD(tx_discards);
9151 ESTAT_ADD(tx_errors);
9152
9153 ESTAT_ADD(dma_writeq_full);
9154 ESTAT_ADD(dma_write_prioq_full);
9155 ESTAT_ADD(rxbds_empty);
9156 ESTAT_ADD(rx_discards);
9157 ESTAT_ADD(rx_errors);
9158 ESTAT_ADD(rx_threshold_hit);
9159
9160 ESTAT_ADD(dma_readq_full);
9161 ESTAT_ADD(dma_read_prioq_full);
9162 ESTAT_ADD(tx_comp_queue_full);
9163
9164 ESTAT_ADD(ring_set_send_prod_index);
9165 ESTAT_ADD(ring_status_update);
9166 ESTAT_ADD(nic_irqs);
9167 ESTAT_ADD(nic_avoided_irqs);
9168 ESTAT_ADD(nic_tx_threshold_hit);
9169
9170 return estats;
9171}
9172
511d2224
ED
9173static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
9174 struct rtnl_link_stats64 *stats)
1da177e4
LT
9175{
9176 struct tg3 *tp = netdev_priv(dev);
511d2224 9177 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
1da177e4
LT
9178 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9179
9180 if (!hw_stats)
9181 return old_stats;
9182
9183 stats->rx_packets = old_stats->rx_packets +
9184 get_stat64(&hw_stats->rx_ucast_packets) +
9185 get_stat64(&hw_stats->rx_mcast_packets) +
9186 get_stat64(&hw_stats->rx_bcast_packets);
6aa20a22 9187
1da177e4
LT
9188 stats->tx_packets = old_stats->tx_packets +
9189 get_stat64(&hw_stats->tx_ucast_packets) +
9190 get_stat64(&hw_stats->tx_mcast_packets) +
9191 get_stat64(&hw_stats->tx_bcast_packets);
9192
9193 stats->rx_bytes = old_stats->rx_bytes +
9194 get_stat64(&hw_stats->rx_octets);
9195 stats->tx_bytes = old_stats->tx_bytes +
9196 get_stat64(&hw_stats->tx_octets);
9197
9198 stats->rx_errors = old_stats->rx_errors +
4f63b877 9199 get_stat64(&hw_stats->rx_errors);
1da177e4
LT
9200 stats->tx_errors = old_stats->tx_errors +
9201 get_stat64(&hw_stats->tx_errors) +
9202 get_stat64(&hw_stats->tx_mac_errors) +
9203 get_stat64(&hw_stats->tx_carrier_sense_errors) +
9204 get_stat64(&hw_stats->tx_discards);
9205
9206 stats->multicast = old_stats->multicast +
9207 get_stat64(&hw_stats->rx_mcast_packets);
9208 stats->collisions = old_stats->collisions +
9209 get_stat64(&hw_stats->tx_collisions);
9210
9211 stats->rx_length_errors = old_stats->rx_length_errors +
9212 get_stat64(&hw_stats->rx_frame_too_long_errors) +
9213 get_stat64(&hw_stats->rx_undersize_packets);
9214
9215 stats->rx_over_errors = old_stats->rx_over_errors +
9216 get_stat64(&hw_stats->rxbds_empty);
9217 stats->rx_frame_errors = old_stats->rx_frame_errors +
9218 get_stat64(&hw_stats->rx_align_errors);
9219 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
9220 get_stat64(&hw_stats->tx_discards);
9221 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
9222 get_stat64(&hw_stats->tx_carrier_sense_errors);
9223
9224 stats->rx_crc_errors = old_stats->rx_crc_errors +
9225 calc_crc_errors(tp);
9226
4f63b877
JL
9227 stats->rx_missed_errors = old_stats->rx_missed_errors +
9228 get_stat64(&hw_stats->rx_discards);
9229
1da177e4
LT
9230 return stats;
9231}
9232
9233static inline u32 calc_crc(unsigned char *buf, int len)
9234{
9235 u32 reg;
9236 u32 tmp;
9237 int j, k;
9238
9239 reg = 0xffffffff;
9240
9241 for (j = 0; j < len; j++) {
9242 reg ^= buf[j];
9243
9244 for (k = 0; k < 8; k++) {
9245 tmp = reg & 0x01;
9246
9247 reg >>= 1;
9248
859a5887 9249 if (tmp)
1da177e4 9250 reg ^= 0xedb88320;
1da177e4
LT
9251 }
9252 }
9253
9254 return ~reg;
9255}
9256
9257static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
9258{
9259 /* accept or reject all multicast frames */
9260 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
9261 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
9262 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
9263 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
9264}
9265
9266static void __tg3_set_rx_mode(struct net_device *dev)
9267{
9268 struct tg3 *tp = netdev_priv(dev);
9269 u32 rx_mode;
9270
9271 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
9272 RX_MODE_KEEP_VLAN_TAG);
9273
9274 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
9275 * flag clear.
9276 */
9277#if TG3_VLAN_TAG_USED
9278 if (!tp->vlgrp &&
9279 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
9280 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
9281#else
9282 /* By definition, VLAN is disabled always in this
9283 * case.
9284 */
9285 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
9286 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
9287#endif
9288
9289 if (dev->flags & IFF_PROMISC) {
9290 /* Promiscuous mode. */
9291 rx_mode |= RX_MODE_PROMISC;
9292 } else if (dev->flags & IFF_ALLMULTI) {
9293 /* Accept all multicast. */
de6f31eb 9294 tg3_set_multi(tp, 1);
4cd24eaf 9295 } else if (netdev_mc_empty(dev)) {
1da177e4 9296 /* Reject all multicast. */
de6f31eb 9297 tg3_set_multi(tp, 0);
1da177e4
LT
9298 } else {
9299 /* Accept one or more multicast(s). */
22bedad3 9300 struct netdev_hw_addr *ha;
1da177e4
LT
9301 u32 mc_filter[4] = { 0, };
9302 u32 regidx;
9303 u32 bit;
9304 u32 crc;
9305
22bedad3
JP
9306 netdev_for_each_mc_addr(ha, dev) {
9307 crc = calc_crc(ha->addr, ETH_ALEN);
1da177e4
LT
9308 bit = ~crc & 0x7f;
9309 regidx = (bit & 0x60) >> 5;
9310 bit &= 0x1f;
9311 mc_filter[regidx] |= (1 << bit);
9312 }
9313
9314 tw32(MAC_HASH_REG_0, mc_filter[0]);
9315 tw32(MAC_HASH_REG_1, mc_filter[1]);
9316 tw32(MAC_HASH_REG_2, mc_filter[2]);
9317 tw32(MAC_HASH_REG_3, mc_filter[3]);
9318 }
9319
9320 if (rx_mode != tp->rx_mode) {
9321 tp->rx_mode = rx_mode;
9322 tw32_f(MAC_RX_MODE, rx_mode);
9323 udelay(10);
9324 }
9325}
9326
9327static void tg3_set_rx_mode(struct net_device *dev)
9328{
9329 struct tg3 *tp = netdev_priv(dev);
9330
e75f7c90
MC
9331 if (!netif_running(dev))
9332 return;
9333
f47c11ee 9334 tg3_full_lock(tp, 0);
1da177e4 9335 __tg3_set_rx_mode(dev);
f47c11ee 9336 tg3_full_unlock(tp);
1da177e4
LT
9337}
9338
9339#define TG3_REGDUMP_LEN (32 * 1024)
9340
9341static int tg3_get_regs_len(struct net_device *dev)
9342{
9343 return TG3_REGDUMP_LEN;
9344}
9345
9346static void tg3_get_regs(struct net_device *dev,
9347 struct ethtool_regs *regs, void *_p)
9348{
9349 u32 *p = _p;
9350 struct tg3 *tp = netdev_priv(dev);
9351 u8 *orig_p = _p;
9352 int i;
9353
9354 regs->version = 0;
9355
9356 memset(p, 0, TG3_REGDUMP_LEN);
9357
bc1c7567
MC
9358 if (tp->link_config.phy_is_low_power)
9359 return;
9360
f47c11ee 9361 tg3_full_lock(tp, 0);
1da177e4
LT
9362
9363#define __GET_REG32(reg) (*(p)++ = tr32(reg))
be98da6a 9364#define GET_REG32_LOOP(base, len) \
1da177e4
LT
9365do { p = (u32 *)(orig_p + (base)); \
9366 for (i = 0; i < len; i += 4) \
9367 __GET_REG32((base) + i); \
9368} while (0)
9369#define GET_REG32_1(reg) \
9370do { p = (u32 *)(orig_p + (reg)); \
9371 __GET_REG32((reg)); \
9372} while (0)
9373
9374 GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
9375 GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
9376 GET_REG32_LOOP(MAC_MODE, 0x4f0);
9377 GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
9378 GET_REG32_1(SNDDATAC_MODE);
9379 GET_REG32_LOOP(SNDBDS_MODE, 0x80);
9380 GET_REG32_LOOP(SNDBDI_MODE, 0x48);
9381 GET_REG32_1(SNDBDC_MODE);
9382 GET_REG32_LOOP(RCVLPC_MODE, 0x20);
9383 GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
9384 GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
9385 GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
9386 GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
9387 GET_REG32_1(RCVDCC_MODE);
9388 GET_REG32_LOOP(RCVBDI_MODE, 0x20);
9389 GET_REG32_LOOP(RCVCC_MODE, 0x14);
9390 GET_REG32_LOOP(RCVLSC_MODE, 0x08);
9391 GET_REG32_1(MBFREE_MODE);
9392 GET_REG32_LOOP(HOSTCC_MODE, 0x100);
9393 GET_REG32_LOOP(MEMARB_MODE, 0x10);
9394 GET_REG32_LOOP(BUFMGR_MODE, 0x58);
9395 GET_REG32_LOOP(RDMAC_MODE, 0x08);
9396 GET_REG32_LOOP(WDMAC_MODE, 0x08);
091465d7
CE
9397 GET_REG32_1(RX_CPU_MODE);
9398 GET_REG32_1(RX_CPU_STATE);
9399 GET_REG32_1(RX_CPU_PGMCTR);
9400 GET_REG32_1(RX_CPU_HWBKPT);
9401 GET_REG32_1(TX_CPU_MODE);
9402 GET_REG32_1(TX_CPU_STATE);
9403 GET_REG32_1(TX_CPU_PGMCTR);
1da177e4
LT
9404 GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
9405 GET_REG32_LOOP(FTQ_RESET, 0x120);
9406 GET_REG32_LOOP(MSGINT_MODE, 0x0c);
9407 GET_REG32_1(DMAC_MODE);
9408 GET_REG32_LOOP(GRC_MODE, 0x4c);
9409 if (tp->tg3_flags & TG3_FLAG_NVRAM)
9410 GET_REG32_LOOP(NVRAM_CMD, 0x24);
9411
9412#undef __GET_REG32
9413#undef GET_REG32_LOOP
9414#undef GET_REG32_1
9415
f47c11ee 9416 tg3_full_unlock(tp);
1da177e4
LT
9417}
9418
9419static int tg3_get_eeprom_len(struct net_device *dev)
9420{
9421 struct tg3 *tp = netdev_priv(dev);
9422
9423 return tp->nvram_size;
9424}
9425
1da177e4
LT
9426static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
9427{
9428 struct tg3 *tp = netdev_priv(dev);
9429 int ret;
9430 u8 *pd;
b9fc7dc5 9431 u32 i, offset, len, b_offset, b_count;
a9dc529d 9432 __be32 val;
1da177e4 9433
df259d8c
MC
9434 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
9435 return -EINVAL;
9436
bc1c7567
MC
9437 if (tp->link_config.phy_is_low_power)
9438 return -EAGAIN;
9439
1da177e4
LT
9440 offset = eeprom->offset;
9441 len = eeprom->len;
9442 eeprom->len = 0;
9443
9444 eeprom->magic = TG3_EEPROM_MAGIC;
9445
9446 if (offset & 3) {
9447 /* adjustments to start on required 4 byte boundary */
9448 b_offset = offset & 3;
9449 b_count = 4 - b_offset;
9450 if (b_count > len) {
9451 /* i.e. offset=1 len=2 */
9452 b_count = len;
9453 }
a9dc529d 9454 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
1da177e4
LT
9455 if (ret)
9456 return ret;
be98da6a 9457 memcpy(data, ((char *)&val) + b_offset, b_count);
1da177e4
LT
9458 len -= b_count;
9459 offset += b_count;
c6cdf436 9460 eeprom->len += b_count;
1da177e4
LT
9461 }
9462
9463 /* read bytes upto the last 4 byte boundary */
9464 pd = &data[eeprom->len];
9465 for (i = 0; i < (len - (len & 3)); i += 4) {
a9dc529d 9466 ret = tg3_nvram_read_be32(tp, offset + i, &val);
1da177e4
LT
9467 if (ret) {
9468 eeprom->len += i;
9469 return ret;
9470 }
1da177e4
LT
9471 memcpy(pd + i, &val, 4);
9472 }
9473 eeprom->len += i;
9474
9475 if (len & 3) {
9476 /* read last bytes not ending on 4 byte boundary */
9477 pd = &data[eeprom->len];
9478 b_count = len & 3;
9479 b_offset = offset + len - b_count;
a9dc529d 9480 ret = tg3_nvram_read_be32(tp, b_offset, &val);
1da177e4
LT
9481 if (ret)
9482 return ret;
b9fc7dc5 9483 memcpy(pd, &val, b_count);
1da177e4
LT
9484 eeprom->len += b_count;
9485 }
9486 return 0;
9487}
9488
6aa20a22 9489static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
1da177e4
LT
9490
9491static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
9492{
9493 struct tg3 *tp = netdev_priv(dev);
9494 int ret;
b9fc7dc5 9495 u32 offset, len, b_offset, odd_len;
1da177e4 9496 u8 *buf;
a9dc529d 9497 __be32 start, end;
1da177e4 9498
bc1c7567
MC
9499 if (tp->link_config.phy_is_low_power)
9500 return -EAGAIN;
9501
df259d8c
MC
9502 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
9503 eeprom->magic != TG3_EEPROM_MAGIC)
1da177e4
LT
9504 return -EINVAL;
9505
9506 offset = eeprom->offset;
9507 len = eeprom->len;
9508
9509 if ((b_offset = (offset & 3))) {
9510 /* adjustments to start on required 4 byte boundary */
a9dc529d 9511 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
1da177e4
LT
9512 if (ret)
9513 return ret;
1da177e4
LT
9514 len += b_offset;
9515 offset &= ~3;
1c8594b4
MC
9516 if (len < 4)
9517 len = 4;
1da177e4
LT
9518 }
9519
9520 odd_len = 0;
1c8594b4 9521 if (len & 3) {
1da177e4
LT
9522 /* adjustments to end on required 4 byte boundary */
9523 odd_len = 1;
9524 len = (len + 3) & ~3;
a9dc529d 9525 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
1da177e4
LT
9526 if (ret)
9527 return ret;
1da177e4
LT
9528 }
9529
9530 buf = data;
9531 if (b_offset || odd_len) {
9532 buf = kmalloc(len, GFP_KERNEL);
ab0049b4 9533 if (!buf)
1da177e4
LT
9534 return -ENOMEM;
9535 if (b_offset)
9536 memcpy(buf, &start, 4);
9537 if (odd_len)
9538 memcpy(buf+len-4, &end, 4);
9539 memcpy(buf + b_offset, data, eeprom->len);
9540 }
9541
9542 ret = tg3_nvram_write_block(tp, offset, len, buf);
9543
9544 if (buf != data)
9545 kfree(buf);
9546
9547 return ret;
9548}
9549
9550static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
9551{
b02fd9e3
MC
9552 struct tg3 *tp = netdev_priv(dev);
9553
9554 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
3f0e3ad7 9555 struct phy_device *phydev;
b02fd9e3
MC
9556 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
9557 return -EAGAIN;
3f0e3ad7
MC
9558 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
9559 return phy_ethtool_gset(phydev, cmd);
b02fd9e3 9560 }
6aa20a22 9561
1da177e4
LT
9562 cmd->supported = (SUPPORTED_Autoneg);
9563
9564 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
9565 cmd->supported |= (SUPPORTED_1000baseT_Half |
9566 SUPPORTED_1000baseT_Full);
9567
ef348144 9568 if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
1da177e4
LT
9569 cmd->supported |= (SUPPORTED_100baseT_Half |
9570 SUPPORTED_100baseT_Full |
9571 SUPPORTED_10baseT_Half |
9572 SUPPORTED_10baseT_Full |
3bebab59 9573 SUPPORTED_TP);
ef348144
KK
9574 cmd->port = PORT_TP;
9575 } else {
1da177e4 9576 cmd->supported |= SUPPORTED_FIBRE;
ef348144
KK
9577 cmd->port = PORT_FIBRE;
9578 }
6aa20a22 9579
1da177e4
LT
9580 cmd->advertising = tp->link_config.advertising;
9581 if (netif_running(dev)) {
9582 cmd->speed = tp->link_config.active_speed;
9583 cmd->duplex = tp->link_config.active_duplex;
9584 }
882e9793 9585 cmd->phy_address = tp->phy_addr;
7e5856bd 9586 cmd->transceiver = XCVR_INTERNAL;
1da177e4
LT
9587 cmd->autoneg = tp->link_config.autoneg;
9588 cmd->maxtxpkt = 0;
9589 cmd->maxrxpkt = 0;
9590 return 0;
9591}
6aa20a22 9592
1da177e4
LT
9593static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
9594{
9595 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9596
b02fd9e3 9597 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
3f0e3ad7 9598 struct phy_device *phydev;
b02fd9e3
MC
9599 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
9600 return -EAGAIN;
3f0e3ad7
MC
9601 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
9602 return phy_ethtool_sset(phydev, cmd);
b02fd9e3
MC
9603 }
9604
7e5856bd
MC
9605 if (cmd->autoneg != AUTONEG_ENABLE &&
9606 cmd->autoneg != AUTONEG_DISABLE)
37ff238d 9607 return -EINVAL;
7e5856bd
MC
9608
9609 if (cmd->autoneg == AUTONEG_DISABLE &&
9610 cmd->duplex != DUPLEX_FULL &&
9611 cmd->duplex != DUPLEX_HALF)
37ff238d 9612 return -EINVAL;
1da177e4 9613
7e5856bd
MC
9614 if (cmd->autoneg == AUTONEG_ENABLE) {
9615 u32 mask = ADVERTISED_Autoneg |
9616 ADVERTISED_Pause |
9617 ADVERTISED_Asym_Pause;
9618
3f07d129 9619 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
7e5856bd
MC
9620 mask |= ADVERTISED_1000baseT_Half |
9621 ADVERTISED_1000baseT_Full;
9622
9623 if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
9624 mask |= ADVERTISED_100baseT_Half |
9625 ADVERTISED_100baseT_Full |
9626 ADVERTISED_10baseT_Half |
9627 ADVERTISED_10baseT_Full |
9628 ADVERTISED_TP;
9629 else
9630 mask |= ADVERTISED_FIBRE;
9631
9632 if (cmd->advertising & ~mask)
9633 return -EINVAL;
9634
9635 mask &= (ADVERTISED_1000baseT_Half |
9636 ADVERTISED_1000baseT_Full |
9637 ADVERTISED_100baseT_Half |
9638 ADVERTISED_100baseT_Full |
9639 ADVERTISED_10baseT_Half |
9640 ADVERTISED_10baseT_Full);
9641
9642 cmd->advertising &= mask;
9643 } else {
9644 if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
9645 if (cmd->speed != SPEED_1000)
9646 return -EINVAL;
9647
9648 if (cmd->duplex != DUPLEX_FULL)
9649 return -EINVAL;
9650 } else {
9651 if (cmd->speed != SPEED_100 &&
9652 cmd->speed != SPEED_10)
9653 return -EINVAL;
9654 }
9655 }
9656
f47c11ee 9657 tg3_full_lock(tp, 0);
1da177e4
LT
9658
9659 tp->link_config.autoneg = cmd->autoneg;
9660 if (cmd->autoneg == AUTONEG_ENABLE) {
405d8e5c
AG
9661 tp->link_config.advertising = (cmd->advertising |
9662 ADVERTISED_Autoneg);
1da177e4
LT
9663 tp->link_config.speed = SPEED_INVALID;
9664 tp->link_config.duplex = DUPLEX_INVALID;
9665 } else {
9666 tp->link_config.advertising = 0;
9667 tp->link_config.speed = cmd->speed;
9668 tp->link_config.duplex = cmd->duplex;
b02fd9e3 9669 }
6aa20a22 9670
24fcad6b
MC
9671 tp->link_config.orig_speed = tp->link_config.speed;
9672 tp->link_config.orig_duplex = tp->link_config.duplex;
9673 tp->link_config.orig_autoneg = tp->link_config.autoneg;
9674
1da177e4
LT
9675 if (netif_running(dev))
9676 tg3_setup_phy(tp, 1);
9677
f47c11ee 9678 tg3_full_unlock(tp);
6aa20a22 9679
1da177e4
LT
9680 return 0;
9681}
6aa20a22 9682
1da177e4
LT
9683static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
9684{
9685 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9686
1da177e4
LT
9687 strcpy(info->driver, DRV_MODULE_NAME);
9688 strcpy(info->version, DRV_MODULE_VERSION);
c4e6575c 9689 strcpy(info->fw_version, tp->fw_ver);
1da177e4
LT
9690 strcpy(info->bus_info, pci_name(tp->pdev));
9691}
6aa20a22 9692
1da177e4
LT
9693static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
9694{
9695 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9696
12dac075
RW
9697 if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
9698 device_can_wakeup(&tp->pdev->dev))
a85feb8c
GZ
9699 wol->supported = WAKE_MAGIC;
9700 else
9701 wol->supported = 0;
1da177e4 9702 wol->wolopts = 0;
05ac4cb7
MC
9703 if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
9704 device_can_wakeup(&tp->pdev->dev))
1da177e4
LT
9705 wol->wolopts = WAKE_MAGIC;
9706 memset(&wol->sopass, 0, sizeof(wol->sopass));
9707}
6aa20a22 9708
1da177e4
LT
9709static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
9710{
9711 struct tg3 *tp = netdev_priv(dev);
12dac075 9712 struct device *dp = &tp->pdev->dev;
6aa20a22 9713
1da177e4
LT
9714 if (wol->wolopts & ~WAKE_MAGIC)
9715 return -EINVAL;
9716 if ((wol->wolopts & WAKE_MAGIC) &&
12dac075 9717 !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
1da177e4 9718 return -EINVAL;
6aa20a22 9719
f47c11ee 9720 spin_lock_bh(&tp->lock);
12dac075 9721 if (wol->wolopts & WAKE_MAGIC) {
1da177e4 9722 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
12dac075
RW
9723 device_set_wakeup_enable(dp, true);
9724 } else {
1da177e4 9725 tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
12dac075
RW
9726 device_set_wakeup_enable(dp, false);
9727 }
f47c11ee 9728 spin_unlock_bh(&tp->lock);
6aa20a22 9729
1da177e4
LT
9730 return 0;
9731}
6aa20a22 9732
1da177e4
LT
9733static u32 tg3_get_msglevel(struct net_device *dev)
9734{
9735 struct tg3 *tp = netdev_priv(dev);
9736 return tp->msg_enable;
9737}
6aa20a22 9738
1da177e4
LT
9739static void tg3_set_msglevel(struct net_device *dev, u32 value)
9740{
9741 struct tg3 *tp = netdev_priv(dev);
9742 tp->msg_enable = value;
9743}
6aa20a22 9744
1da177e4
LT
9745static int tg3_set_tso(struct net_device *dev, u32 value)
9746{
9747 struct tg3 *tp = netdev_priv(dev);
9748
9749 if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
9750 if (value)
9751 return -EINVAL;
9752 return 0;
9753 }
027455ad 9754 if ((dev->features & NETIF_F_IPV6_CSUM) &&
e849cdc3
MC
9755 ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
9756 (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3))) {
9936bcf6 9757 if (value) {
b0026624 9758 dev->features |= NETIF_F_TSO6;
e849cdc3
MC
9759 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
9760 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c
MC
9761 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
9762 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
321d32a0 9763 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
e849cdc3 9764 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
9936bcf6
MC
9765 dev->features |= NETIF_F_TSO_ECN;
9766 } else
9767 dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
b0026624 9768 }
1da177e4
LT
9769 return ethtool_op_set_tso(dev, value);
9770}
6aa20a22 9771
1da177e4
LT
9772static int tg3_nway_reset(struct net_device *dev)
9773{
9774 struct tg3 *tp = netdev_priv(dev);
1da177e4 9775 int r;
6aa20a22 9776
1da177e4
LT
9777 if (!netif_running(dev))
9778 return -EAGAIN;
9779
c94e3941
MC
9780 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
9781 return -EINVAL;
9782
b02fd9e3
MC
9783 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
9784 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
9785 return -EAGAIN;
3f0e3ad7 9786 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
9787 } else {
9788 u32 bmcr;
9789
9790 spin_lock_bh(&tp->lock);
9791 r = -EINVAL;
9792 tg3_readphy(tp, MII_BMCR, &bmcr);
9793 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
9794 ((bmcr & BMCR_ANENABLE) ||
9795 (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
9796 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
9797 BMCR_ANENABLE);
9798 r = 0;
9799 }
9800 spin_unlock_bh(&tp->lock);
1da177e4 9801 }
6aa20a22 9802
1da177e4
LT
9803 return r;
9804}
6aa20a22 9805
1da177e4
LT
9806static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
9807{
9808 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9809
1da177e4
LT
9810 ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
9811 ering->rx_mini_max_pending = 0;
4f81c32b
MC
9812 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
9813 ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
9814 else
9815 ering->rx_jumbo_max_pending = 0;
9816
9817 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
1da177e4
LT
9818
9819 ering->rx_pending = tp->rx_pending;
9820 ering->rx_mini_pending = 0;
4f81c32b
MC
9821 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
9822 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
9823 else
9824 ering->rx_jumbo_pending = 0;
9825
f3f3f27e 9826 ering->tx_pending = tp->napi[0].tx_pending;
1da177e4 9827}
6aa20a22 9828
1da177e4
LT
9829static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
9830{
9831 struct tg3 *tp = netdev_priv(dev);
646c9edd 9832 int i, irq_sync = 0, err = 0;
6aa20a22 9833
1da177e4
LT
9834 if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
9835 (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
bc3a9254
MC
9836 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
9837 (ering->tx_pending <= MAX_SKB_FRAGS) ||
7f62ad5d 9838 ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
bc3a9254 9839 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
1da177e4 9840 return -EINVAL;
6aa20a22 9841
bbe832c0 9842 if (netif_running(dev)) {
b02fd9e3 9843 tg3_phy_stop(tp);
1da177e4 9844 tg3_netif_stop(tp);
bbe832c0
MC
9845 irq_sync = 1;
9846 }
1da177e4 9847
bbe832c0 9848 tg3_full_lock(tp, irq_sync);
6aa20a22 9849
1da177e4
LT
9850 tp->rx_pending = ering->rx_pending;
9851
9852 if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
9853 tp->rx_pending > 63)
9854 tp->rx_pending = 63;
9855 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
646c9edd
MC
9856
9857 for (i = 0; i < TG3_IRQ_MAX_VECS; i++)
9858 tp->napi[i].tx_pending = ering->tx_pending;
1da177e4
LT
9859
9860 if (netif_running(dev)) {
944d980e 9861 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
b9ec6c1b
MC
9862 err = tg3_restart_hw(tp, 1);
9863 if (!err)
9864 tg3_netif_start(tp);
1da177e4
LT
9865 }
9866
f47c11ee 9867 tg3_full_unlock(tp);
6aa20a22 9868
b02fd9e3
MC
9869 if (irq_sync && !err)
9870 tg3_phy_start(tp);
9871
b9ec6c1b 9872 return err;
1da177e4 9873}
6aa20a22 9874
1da177e4
LT
9875static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
9876{
9877 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9878
1da177e4 9879 epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
8d018621 9880
e18ce346 9881 if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
8d018621
MC
9882 epause->rx_pause = 1;
9883 else
9884 epause->rx_pause = 0;
9885
e18ce346 9886 if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
8d018621
MC
9887 epause->tx_pause = 1;
9888 else
9889 epause->tx_pause = 0;
1da177e4 9890}
6aa20a22 9891
1da177e4
LT
9892static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
9893{
9894 struct tg3 *tp = netdev_priv(dev);
b02fd9e3 9895 int err = 0;
6aa20a22 9896
b02fd9e3 9897 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
2712168f
MC
9898 u32 newadv;
9899 struct phy_device *phydev;
1da177e4 9900
2712168f 9901 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
f47c11ee 9902
2712168f
MC
9903 if (!(phydev->supported & SUPPORTED_Pause) ||
9904 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
9905 ((epause->rx_pause && !epause->tx_pause) ||
9906 (!epause->rx_pause && epause->tx_pause))))
9907 return -EINVAL;
1da177e4 9908
2712168f
MC
9909 tp->link_config.flowctrl = 0;
9910 if (epause->rx_pause) {
9911 tp->link_config.flowctrl |= FLOW_CTRL_RX;
9912
9913 if (epause->tx_pause) {
9914 tp->link_config.flowctrl |= FLOW_CTRL_TX;
9915 newadv = ADVERTISED_Pause;
b02fd9e3 9916 } else
2712168f
MC
9917 newadv = ADVERTISED_Pause |
9918 ADVERTISED_Asym_Pause;
9919 } else if (epause->tx_pause) {
9920 tp->link_config.flowctrl |= FLOW_CTRL_TX;
9921 newadv = ADVERTISED_Asym_Pause;
9922 } else
9923 newadv = 0;
9924
9925 if (epause->autoneg)
9926 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
9927 else
9928 tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
9929
9930 if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
9931 u32 oldadv = phydev->advertising &
9932 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
9933 if (oldadv != newadv) {
9934 phydev->advertising &=
9935 ~(ADVERTISED_Pause |
9936 ADVERTISED_Asym_Pause);
9937 phydev->advertising |= newadv;
9938 if (phydev->autoneg) {
9939 /*
9940 * Always renegotiate the link to
9941 * inform our link partner of our
9942 * flow control settings, even if the
9943 * flow control is forced. Let
9944 * tg3_adjust_link() do the final
9945 * flow control setup.
9946 */
9947 return phy_start_aneg(phydev);
b02fd9e3 9948 }
b02fd9e3 9949 }
b02fd9e3 9950
2712168f 9951 if (!epause->autoneg)
b02fd9e3 9952 tg3_setup_flow_control(tp, 0, 0);
2712168f
MC
9953 } else {
9954 tp->link_config.orig_advertising &=
9955 ~(ADVERTISED_Pause |
9956 ADVERTISED_Asym_Pause);
9957 tp->link_config.orig_advertising |= newadv;
b02fd9e3
MC
9958 }
9959 } else {
9960 int irq_sync = 0;
9961
9962 if (netif_running(dev)) {
9963 tg3_netif_stop(tp);
9964 irq_sync = 1;
9965 }
9966
9967 tg3_full_lock(tp, irq_sync);
9968
9969 if (epause->autoneg)
9970 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
9971 else
9972 tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
9973 if (epause->rx_pause)
e18ce346 9974 tp->link_config.flowctrl |= FLOW_CTRL_RX;
b02fd9e3 9975 else
e18ce346 9976 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
b02fd9e3 9977 if (epause->tx_pause)
e18ce346 9978 tp->link_config.flowctrl |= FLOW_CTRL_TX;
b02fd9e3 9979 else
e18ce346 9980 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
b02fd9e3
MC
9981
9982 if (netif_running(dev)) {
9983 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
9984 err = tg3_restart_hw(tp, 1);
9985 if (!err)
9986 tg3_netif_start(tp);
9987 }
9988
9989 tg3_full_unlock(tp);
9990 }
6aa20a22 9991
b9ec6c1b 9992 return err;
1da177e4 9993}
6aa20a22 9994
1da177e4
LT
9995static u32 tg3_get_rx_csum(struct net_device *dev)
9996{
9997 struct tg3 *tp = netdev_priv(dev);
9998 return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
9999}
6aa20a22 10000
1da177e4
LT
10001static int tg3_set_rx_csum(struct net_device *dev, u32 data)
10002{
10003 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10004
1da177e4
LT
10005 if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
10006 if (data != 0)
10007 return -EINVAL;
c6cdf436
MC
10008 return 0;
10009 }
6aa20a22 10010
f47c11ee 10011 spin_lock_bh(&tp->lock);
1da177e4
LT
10012 if (data)
10013 tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
10014 else
10015 tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
f47c11ee 10016 spin_unlock_bh(&tp->lock);
6aa20a22 10017
1da177e4
LT
10018 return 0;
10019}
6aa20a22 10020
1da177e4
LT
10021static int tg3_set_tx_csum(struct net_device *dev, u32 data)
10022{
10023 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10024
1da177e4
LT
10025 if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
10026 if (data != 0)
10027 return -EINVAL;
c6cdf436
MC
10028 return 0;
10029 }
6aa20a22 10030
321d32a0 10031 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
6460d948 10032 ethtool_op_set_tx_ipv6_csum(dev, data);
1da177e4 10033 else
9c27dbdf 10034 ethtool_op_set_tx_csum(dev, data);
1da177e4
LT
10035
10036 return 0;
10037}
10038
de6f31eb 10039static int tg3_get_sset_count(struct net_device *dev, int sset)
1da177e4 10040{
b9f2c044
JG
10041 switch (sset) {
10042 case ETH_SS_TEST:
10043 return TG3_NUM_TEST;
10044 case ETH_SS_STATS:
10045 return TG3_NUM_STATS;
10046 default:
10047 return -EOPNOTSUPP;
10048 }
4cafd3f5
MC
10049}
10050
de6f31eb 10051static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
1da177e4
LT
10052{
10053 switch (stringset) {
10054 case ETH_SS_STATS:
10055 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
10056 break;
4cafd3f5
MC
10057 case ETH_SS_TEST:
10058 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
10059 break;
1da177e4
LT
10060 default:
10061 WARN_ON(1); /* we need a WARN() */
10062 break;
10063 }
10064}
10065
4009a93d
MC
10066static int tg3_phys_id(struct net_device *dev, u32 data)
10067{
10068 struct tg3 *tp = netdev_priv(dev);
10069 int i;
10070
10071 if (!netif_running(tp->dev))
10072 return -EAGAIN;
10073
10074 if (data == 0)
759afc31 10075 data = UINT_MAX / 2;
4009a93d
MC
10076
10077 for (i = 0; i < (data * 2); i++) {
10078 if ((i % 2) == 0)
10079 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10080 LED_CTRL_1000MBPS_ON |
10081 LED_CTRL_100MBPS_ON |
10082 LED_CTRL_10MBPS_ON |
10083 LED_CTRL_TRAFFIC_OVERRIDE |
10084 LED_CTRL_TRAFFIC_BLINK |
10085 LED_CTRL_TRAFFIC_LED);
6aa20a22 10086
4009a93d
MC
10087 else
10088 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10089 LED_CTRL_TRAFFIC_OVERRIDE);
10090
10091 if (msleep_interruptible(500))
10092 break;
10093 }
10094 tw32(MAC_LED_CTRL, tp->led_ctrl);
10095 return 0;
10096}
10097
de6f31eb 10098static void tg3_get_ethtool_stats(struct net_device *dev,
1da177e4
LT
10099 struct ethtool_stats *estats, u64 *tmp_stats)
10100{
10101 struct tg3 *tp = netdev_priv(dev);
10102 memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
10103}
10104
566f86ad 10105#define NVRAM_TEST_SIZE 0x100
a5767dec
MC
10106#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
10107#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
10108#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
b16250e3
MC
10109#define NVRAM_SELFBOOT_HW_SIZE 0x20
10110#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
566f86ad
MC
10111
10112static int tg3_test_nvram(struct tg3 *tp)
10113{
b9fc7dc5 10114 u32 csum, magic;
a9dc529d 10115 __be32 *buf;
ab0049b4 10116 int i, j, k, err = 0, size;
566f86ad 10117
df259d8c
MC
10118 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
10119 return 0;
10120
e4f34110 10121 if (tg3_nvram_read(tp, 0, &magic) != 0)
1b27777a
MC
10122 return -EIO;
10123
1b27777a
MC
10124 if (magic == TG3_EEPROM_MAGIC)
10125 size = NVRAM_TEST_SIZE;
b16250e3 10126 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
a5767dec
MC
10127 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
10128 TG3_EEPROM_SB_FORMAT_1) {
10129 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
10130 case TG3_EEPROM_SB_REVISION_0:
10131 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
10132 break;
10133 case TG3_EEPROM_SB_REVISION_2:
10134 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
10135 break;
10136 case TG3_EEPROM_SB_REVISION_3:
10137 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
10138 break;
10139 default:
10140 return 0;
10141 }
10142 } else
1b27777a 10143 return 0;
b16250e3
MC
10144 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
10145 size = NVRAM_SELFBOOT_HW_SIZE;
10146 else
1b27777a
MC
10147 return -EIO;
10148
10149 buf = kmalloc(size, GFP_KERNEL);
566f86ad
MC
10150 if (buf == NULL)
10151 return -ENOMEM;
10152
1b27777a
MC
10153 err = -EIO;
10154 for (i = 0, j = 0; i < size; i += 4, j++) {
a9dc529d
MC
10155 err = tg3_nvram_read_be32(tp, i, &buf[j]);
10156 if (err)
566f86ad 10157 break;
566f86ad 10158 }
1b27777a 10159 if (i < size)
566f86ad
MC
10160 goto out;
10161
1b27777a 10162 /* Selfboot format */
a9dc529d 10163 magic = be32_to_cpu(buf[0]);
b9fc7dc5 10164 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
b16250e3 10165 TG3_EEPROM_MAGIC_FW) {
1b27777a
MC
10166 u8 *buf8 = (u8 *) buf, csum8 = 0;
10167
b9fc7dc5 10168 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
a5767dec
MC
10169 TG3_EEPROM_SB_REVISION_2) {
10170 /* For rev 2, the csum doesn't include the MBA. */
10171 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
10172 csum8 += buf8[i];
10173 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
10174 csum8 += buf8[i];
10175 } else {
10176 for (i = 0; i < size; i++)
10177 csum8 += buf8[i];
10178 }
1b27777a 10179
ad96b485
AB
10180 if (csum8 == 0) {
10181 err = 0;
10182 goto out;
10183 }
10184
10185 err = -EIO;
10186 goto out;
1b27777a 10187 }
566f86ad 10188
b9fc7dc5 10189 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
b16250e3
MC
10190 TG3_EEPROM_MAGIC_HW) {
10191 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
a9dc529d 10192 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
b16250e3 10193 u8 *buf8 = (u8 *) buf;
b16250e3
MC
10194
10195 /* Separate the parity bits and the data bytes. */
10196 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
10197 if ((i == 0) || (i == 8)) {
10198 int l;
10199 u8 msk;
10200
10201 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
10202 parity[k++] = buf8[i] & msk;
10203 i++;
859a5887 10204 } else if (i == 16) {
b16250e3
MC
10205 int l;
10206 u8 msk;
10207
10208 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
10209 parity[k++] = buf8[i] & msk;
10210 i++;
10211
10212 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
10213 parity[k++] = buf8[i] & msk;
10214 i++;
10215 }
10216 data[j++] = buf8[i];
10217 }
10218
10219 err = -EIO;
10220 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
10221 u8 hw8 = hweight8(data[i]);
10222
10223 if ((hw8 & 0x1) && parity[i])
10224 goto out;
10225 else if (!(hw8 & 0x1) && !parity[i])
10226 goto out;
10227 }
10228 err = 0;
10229 goto out;
10230 }
10231
566f86ad
MC
10232 /* Bootstrap checksum at offset 0x10 */
10233 csum = calc_crc((unsigned char *) buf, 0x10);
a9dc529d 10234 if (csum != be32_to_cpu(buf[0x10/4]))
566f86ad
MC
10235 goto out;
10236
10237 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
10238 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
a9dc529d
MC
10239 if (csum != be32_to_cpu(buf[0xfc/4]))
10240 goto out;
566f86ad
MC
10241
10242 err = 0;
10243
10244out:
10245 kfree(buf);
10246 return err;
10247}
10248
ca43007a
MC
10249#define TG3_SERDES_TIMEOUT_SEC 2
10250#define TG3_COPPER_TIMEOUT_SEC 6
10251
10252static int tg3_test_link(struct tg3 *tp)
10253{
10254 int i, max;
10255
10256 if (!netif_running(tp->dev))
10257 return -ENODEV;
10258
4c987487 10259 if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
ca43007a
MC
10260 max = TG3_SERDES_TIMEOUT_SEC;
10261 else
10262 max = TG3_COPPER_TIMEOUT_SEC;
10263
10264 for (i = 0; i < max; i++) {
10265 if (netif_carrier_ok(tp->dev))
10266 return 0;
10267
10268 if (msleep_interruptible(1000))
10269 break;
10270 }
10271
10272 return -EIO;
10273}
10274
a71116d1 10275/* Only test the commonly used registers */
30ca3e37 10276static int tg3_test_registers(struct tg3 *tp)
a71116d1 10277{
b16250e3 10278 int i, is_5705, is_5750;
a71116d1
MC
10279 u32 offset, read_mask, write_mask, val, save_val, read_val;
10280 static struct {
10281 u16 offset;
10282 u16 flags;
10283#define TG3_FL_5705 0x1
10284#define TG3_FL_NOT_5705 0x2
10285#define TG3_FL_NOT_5788 0x4
b16250e3 10286#define TG3_FL_NOT_5750 0x8
a71116d1
MC
10287 u32 read_mask;
10288 u32 write_mask;
10289 } reg_tbl[] = {
10290 /* MAC Control Registers */
10291 { MAC_MODE, TG3_FL_NOT_5705,
10292 0x00000000, 0x00ef6f8c },
10293 { MAC_MODE, TG3_FL_5705,
10294 0x00000000, 0x01ef6b8c },
10295 { MAC_STATUS, TG3_FL_NOT_5705,
10296 0x03800107, 0x00000000 },
10297 { MAC_STATUS, TG3_FL_5705,
10298 0x03800100, 0x00000000 },
10299 { MAC_ADDR_0_HIGH, 0x0000,
10300 0x00000000, 0x0000ffff },
10301 { MAC_ADDR_0_LOW, 0x0000,
c6cdf436 10302 0x00000000, 0xffffffff },
a71116d1
MC
10303 { MAC_RX_MTU_SIZE, 0x0000,
10304 0x00000000, 0x0000ffff },
10305 { MAC_TX_MODE, 0x0000,
10306 0x00000000, 0x00000070 },
10307 { MAC_TX_LENGTHS, 0x0000,
10308 0x00000000, 0x00003fff },
10309 { MAC_RX_MODE, TG3_FL_NOT_5705,
10310 0x00000000, 0x000007fc },
10311 { MAC_RX_MODE, TG3_FL_5705,
10312 0x00000000, 0x000007dc },
10313 { MAC_HASH_REG_0, 0x0000,
10314 0x00000000, 0xffffffff },
10315 { MAC_HASH_REG_1, 0x0000,
10316 0x00000000, 0xffffffff },
10317 { MAC_HASH_REG_2, 0x0000,
10318 0x00000000, 0xffffffff },
10319 { MAC_HASH_REG_3, 0x0000,
10320 0x00000000, 0xffffffff },
10321
10322 /* Receive Data and Receive BD Initiator Control Registers. */
10323 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
10324 0x00000000, 0xffffffff },
10325 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
10326 0x00000000, 0xffffffff },
10327 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
10328 0x00000000, 0x00000003 },
10329 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
10330 0x00000000, 0xffffffff },
10331 { RCVDBDI_STD_BD+0, 0x0000,
10332 0x00000000, 0xffffffff },
10333 { RCVDBDI_STD_BD+4, 0x0000,
10334 0x00000000, 0xffffffff },
10335 { RCVDBDI_STD_BD+8, 0x0000,
10336 0x00000000, 0xffff0002 },
10337 { RCVDBDI_STD_BD+0xc, 0x0000,
10338 0x00000000, 0xffffffff },
6aa20a22 10339
a71116d1
MC
10340 /* Receive BD Initiator Control Registers. */
10341 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
10342 0x00000000, 0xffffffff },
10343 { RCVBDI_STD_THRESH, TG3_FL_5705,
10344 0x00000000, 0x000003ff },
10345 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
10346 0x00000000, 0xffffffff },
6aa20a22 10347
a71116d1
MC
10348 /* Host Coalescing Control Registers. */
10349 { HOSTCC_MODE, TG3_FL_NOT_5705,
10350 0x00000000, 0x00000004 },
10351 { HOSTCC_MODE, TG3_FL_5705,
10352 0x00000000, 0x000000f6 },
10353 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
10354 0x00000000, 0xffffffff },
10355 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
10356 0x00000000, 0x000003ff },
10357 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
10358 0x00000000, 0xffffffff },
10359 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
10360 0x00000000, 0x000003ff },
10361 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
10362 0x00000000, 0xffffffff },
10363 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10364 0x00000000, 0x000000ff },
10365 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
10366 0x00000000, 0xffffffff },
10367 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10368 0x00000000, 0x000000ff },
10369 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
10370 0x00000000, 0xffffffff },
10371 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
10372 0x00000000, 0xffffffff },
10373 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10374 0x00000000, 0xffffffff },
10375 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10376 0x00000000, 0x000000ff },
10377 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10378 0x00000000, 0xffffffff },
10379 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10380 0x00000000, 0x000000ff },
10381 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
10382 0x00000000, 0xffffffff },
10383 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
10384 0x00000000, 0xffffffff },
10385 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
10386 0x00000000, 0xffffffff },
10387 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
10388 0x00000000, 0xffffffff },
10389 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
10390 0x00000000, 0xffffffff },
10391 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
10392 0xffffffff, 0x00000000 },
10393 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
10394 0xffffffff, 0x00000000 },
10395
10396 /* Buffer Manager Control Registers. */
b16250e3 10397 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
a71116d1 10398 0x00000000, 0x007fff80 },
b16250e3 10399 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
a71116d1
MC
10400 0x00000000, 0x007fffff },
10401 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
10402 0x00000000, 0x0000003f },
10403 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
10404 0x00000000, 0x000001ff },
10405 { BUFMGR_MB_HIGH_WATER, 0x0000,
10406 0x00000000, 0x000001ff },
10407 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
10408 0xffffffff, 0x00000000 },
10409 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
10410 0xffffffff, 0x00000000 },
6aa20a22 10411
a71116d1
MC
10412 /* Mailbox Registers */
10413 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
10414 0x00000000, 0x000001ff },
10415 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
10416 0x00000000, 0x000001ff },
10417 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
10418 0x00000000, 0x000007ff },
10419 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
10420 0x00000000, 0x000001ff },
10421
10422 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
10423 };
10424
b16250e3
MC
10425 is_5705 = is_5750 = 0;
10426 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
a71116d1 10427 is_5705 = 1;
b16250e3
MC
10428 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
10429 is_5750 = 1;
10430 }
a71116d1
MC
10431
10432 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
10433 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
10434 continue;
10435
10436 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
10437 continue;
10438
10439 if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
10440 (reg_tbl[i].flags & TG3_FL_NOT_5788))
10441 continue;
10442
b16250e3
MC
10443 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
10444 continue;
10445
a71116d1
MC
10446 offset = (u32) reg_tbl[i].offset;
10447 read_mask = reg_tbl[i].read_mask;
10448 write_mask = reg_tbl[i].write_mask;
10449
10450 /* Save the original register content */
10451 save_val = tr32(offset);
10452
10453 /* Determine the read-only value. */
10454 read_val = save_val & read_mask;
10455
10456 /* Write zero to the register, then make sure the read-only bits
10457 * are not changed and the read/write bits are all zeros.
10458 */
10459 tw32(offset, 0);
10460
10461 val = tr32(offset);
10462
10463 /* Test the read-only and read/write bits. */
10464 if (((val & read_mask) != read_val) || (val & write_mask))
10465 goto out;
10466
10467 /* Write ones to all the bits defined by RdMask and WrMask, then
10468 * make sure the read-only bits are not changed and the
10469 * read/write bits are all ones.
10470 */
10471 tw32(offset, read_mask | write_mask);
10472
10473 val = tr32(offset);
10474
10475 /* Test the read-only bits. */
10476 if ((val & read_mask) != read_val)
10477 goto out;
10478
10479 /* Test the read/write bits. */
10480 if ((val & write_mask) != write_mask)
10481 goto out;
10482
10483 tw32(offset, save_val);
10484 }
10485
10486 return 0;
10487
10488out:
9f88f29f 10489 if (netif_msg_hw(tp))
2445e461
MC
10490 netdev_err(tp->dev,
10491 "Register test failed at offset %x\n", offset);
a71116d1
MC
10492 tw32(offset, save_val);
10493 return -EIO;
10494}
10495
7942e1db
MC
10496static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
10497{
f71e1309 10498 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
7942e1db
MC
10499 int i;
10500 u32 j;
10501
e9edda69 10502 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
7942e1db
MC
10503 for (j = 0; j < len; j += 4) {
10504 u32 val;
10505
10506 tg3_write_mem(tp, offset + j, test_pattern[i]);
10507 tg3_read_mem(tp, offset + j, &val);
10508 if (val != test_pattern[i])
10509 return -EIO;
10510 }
10511 }
10512 return 0;
10513}
10514
10515static int tg3_test_memory(struct tg3 *tp)
10516{
10517 static struct mem_entry {
10518 u32 offset;
10519 u32 len;
10520 } mem_tbl_570x[] = {
38690194 10521 { 0x00000000, 0x00b50},
7942e1db
MC
10522 { 0x00002000, 0x1c000},
10523 { 0xffffffff, 0x00000}
10524 }, mem_tbl_5705[] = {
10525 { 0x00000100, 0x0000c},
10526 { 0x00000200, 0x00008},
7942e1db
MC
10527 { 0x00004000, 0x00800},
10528 { 0x00006000, 0x01000},
10529 { 0x00008000, 0x02000},
10530 { 0x00010000, 0x0e000},
10531 { 0xffffffff, 0x00000}
79f4d13a
MC
10532 }, mem_tbl_5755[] = {
10533 { 0x00000200, 0x00008},
10534 { 0x00004000, 0x00800},
10535 { 0x00006000, 0x00800},
10536 { 0x00008000, 0x02000},
10537 { 0x00010000, 0x0c000},
10538 { 0xffffffff, 0x00000}
b16250e3
MC
10539 }, mem_tbl_5906[] = {
10540 { 0x00000200, 0x00008},
10541 { 0x00004000, 0x00400},
10542 { 0x00006000, 0x00400},
10543 { 0x00008000, 0x01000},
10544 { 0x00010000, 0x01000},
10545 { 0xffffffff, 0x00000}
8b5a6c42
MC
10546 }, mem_tbl_5717[] = {
10547 { 0x00000200, 0x00008},
10548 { 0x00010000, 0x0a000},
10549 { 0x00020000, 0x13c00},
10550 { 0xffffffff, 0x00000}
10551 }, mem_tbl_57765[] = {
10552 { 0x00000200, 0x00008},
10553 { 0x00004000, 0x00800},
10554 { 0x00006000, 0x09800},
10555 { 0x00010000, 0x0a000},
10556 { 0xffffffff, 0x00000}
7942e1db
MC
10557 };
10558 struct mem_entry *mem_tbl;
10559 int err = 0;
10560 int i;
10561
a50d0796
MC
10562 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
10563 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8b5a6c42
MC
10564 mem_tbl = mem_tbl_5717;
10565 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
10566 mem_tbl = mem_tbl_57765;
10567 else if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
321d32a0
MC
10568 mem_tbl = mem_tbl_5755;
10569 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
10570 mem_tbl = mem_tbl_5906;
10571 else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
10572 mem_tbl = mem_tbl_5705;
10573 else
7942e1db
MC
10574 mem_tbl = mem_tbl_570x;
10575
10576 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
be98da6a
MC
10577 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
10578 if (err)
7942e1db
MC
10579 break;
10580 }
6aa20a22 10581
7942e1db
MC
10582 return err;
10583}
10584
9f40dead
MC
10585#define TG3_MAC_LOOPBACK 0
10586#define TG3_PHY_LOOPBACK 1
10587
10588static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
c76949a6 10589{
9f40dead 10590 u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
fd2ce37f 10591 u32 desc_idx, coal_now;
c76949a6
MC
10592 struct sk_buff *skb, *rx_skb;
10593 u8 *tx_data;
10594 dma_addr_t map;
10595 int num_pkts, tx_len, rx_len, i, err;
10596 struct tg3_rx_buffer_desc *desc;
898a56f8 10597 struct tg3_napi *tnapi, *rnapi;
21f581a5 10598 struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
c76949a6 10599
c8873405
MC
10600 tnapi = &tp->napi[0];
10601 rnapi = &tp->napi[0];
0c1d0e2b 10602 if (tp->irq_cnt > 1) {
0c1d0e2b 10603 rnapi = &tp->napi[1];
c8873405
MC
10604 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
10605 tnapi = &tp->napi[1];
0c1d0e2b 10606 }
fd2ce37f 10607 coal_now = tnapi->coal_now | rnapi->coal_now;
898a56f8 10608
9f40dead 10609 if (loopback_mode == TG3_MAC_LOOPBACK) {
c94e3941
MC
10610 /* HW errata - mac loopback fails in some cases on 5780.
10611 * Normal traffic and PHY loopback are not affected by
10612 * errata.
10613 */
10614 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
10615 return 0;
10616
9f40dead 10617 mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
e8f3f6ca
MC
10618 MAC_MODE_PORT_INT_LPBACK;
10619 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
10620 mac_mode |= MAC_MODE_LINK_POLARITY;
3f7045c1
MC
10621 if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
10622 mac_mode |= MAC_MODE_PORT_MODE_MII;
10623 else
10624 mac_mode |= MAC_MODE_PORT_MODE_GMII;
9f40dead
MC
10625 tw32(MAC_MODE, mac_mode);
10626 } else if (loopback_mode == TG3_PHY_LOOPBACK) {
3f7045c1
MC
10627 u32 val;
10628
7f97a4bd
MC
10629 if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
10630 tg3_phy_fet_toggle_apd(tp, false);
5d64ad34
MC
10631 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
10632 } else
10633 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
3f7045c1 10634
9ef8ca99
MC
10635 tg3_phy_toggle_automdix(tp, 0);
10636
3f7045c1 10637 tg3_writephy(tp, MII_BMCR, val);
c94e3941 10638 udelay(40);
5d64ad34 10639
e8f3f6ca 10640 mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
7f97a4bd 10641 if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
1061b7c5
MC
10642 tg3_writephy(tp, MII_TG3_FET_PTEST,
10643 MII_TG3_FET_PTEST_FRC_TX_LINK |
10644 MII_TG3_FET_PTEST_FRC_TX_LOCK);
10645 /* The write needs to be flushed for the AC131 */
10646 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
10647 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
5d64ad34
MC
10648 mac_mode |= MAC_MODE_PORT_MODE_MII;
10649 } else
10650 mac_mode |= MAC_MODE_PORT_MODE_GMII;
b16250e3 10651
c94e3941
MC
10652 /* reset to prevent losing 1st rx packet intermittently */
10653 if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
10654 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
10655 udelay(10);
10656 tw32_f(MAC_RX_MODE, tp->rx_mode);
10657 }
e8f3f6ca 10658 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
79eb6904
MC
10659 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
10660 if (masked_phy_id == TG3_PHY_ID_BCM5401)
e8f3f6ca 10661 mac_mode &= ~MAC_MODE_LINK_POLARITY;
79eb6904 10662 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
e8f3f6ca 10663 mac_mode |= MAC_MODE_LINK_POLARITY;
ff18ff02
MC
10664 tg3_writephy(tp, MII_TG3_EXT_CTRL,
10665 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
10666 }
9f40dead 10667 tw32(MAC_MODE, mac_mode);
859a5887 10668 } else {
9f40dead 10669 return -EINVAL;
859a5887 10670 }
c76949a6
MC
10671
10672 err = -EIO;
10673
c76949a6 10674 tx_len = 1514;
a20e9c62 10675 skb = netdev_alloc_skb(tp->dev, tx_len);
a50bb7b9
JJ
10676 if (!skb)
10677 return -ENOMEM;
10678
c76949a6
MC
10679 tx_data = skb_put(skb, tx_len);
10680 memcpy(tx_data, tp->dev->dev_addr, 6);
10681 memset(tx_data + 6, 0x0, 8);
10682
10683 tw32(MAC_RX_MTU_SIZE, tx_len + 4);
10684
10685 for (i = 14; i < tx_len; i++)
10686 tx_data[i] = (u8) (i & 0xff);
10687
f4188d8a
AD
10688 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
10689 if (pci_dma_mapping_error(tp->pdev, map)) {
a21771dd
MC
10690 dev_kfree_skb(skb);
10691 return -EIO;
10692 }
c76949a6
MC
10693
10694 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 10695 rnapi->coal_now);
c76949a6
MC
10696
10697 udelay(10);
10698
898a56f8 10699 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
c76949a6 10700
c76949a6
MC
10701 num_pkts = 0;
10702
f4188d8a 10703 tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
c76949a6 10704
f3f3f27e 10705 tnapi->tx_prod++;
c76949a6
MC
10706 num_pkts++;
10707
f3f3f27e
MC
10708 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
10709 tr32_mailbox(tnapi->prodmbox);
c76949a6
MC
10710
10711 udelay(10);
10712
303fc921
MC
10713 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
10714 for (i = 0; i < 35; i++) {
c76949a6 10715 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 10716 coal_now);
c76949a6
MC
10717
10718 udelay(10);
10719
898a56f8
MC
10720 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
10721 rx_idx = rnapi->hw_status->idx[0].rx_producer;
f3f3f27e 10722 if ((tx_idx == tnapi->tx_prod) &&
c76949a6
MC
10723 (rx_idx == (rx_start_idx + num_pkts)))
10724 break;
10725 }
10726
f4188d8a 10727 pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
c76949a6
MC
10728 dev_kfree_skb(skb);
10729
f3f3f27e 10730 if (tx_idx != tnapi->tx_prod)
c76949a6
MC
10731 goto out;
10732
10733 if (rx_idx != rx_start_idx + num_pkts)
10734 goto out;
10735
72334482 10736 desc = &rnapi->rx_rcb[rx_start_idx];
c76949a6
MC
10737 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
10738 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
10739 if (opaque_key != RXD_OPAQUE_RING_STD)
10740 goto out;
10741
10742 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
10743 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
10744 goto out;
10745
10746 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
10747 if (rx_len != tx_len)
10748 goto out;
10749
21f581a5 10750 rx_skb = tpr->rx_std_buffers[desc_idx].skb;
c76949a6 10751
4e5e4f0d 10752 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
c76949a6
MC
10753 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
10754
10755 for (i = 14; i < tx_len; i++) {
10756 if (*(rx_skb->data + i) != (u8) (i & 0xff))
10757 goto out;
10758 }
10759 err = 0;
6aa20a22 10760
c76949a6
MC
10761 /* tg3_free_rings will unmap and free the rx_skb */
10762out:
10763 return err;
10764}
10765
9f40dead
MC
10766#define TG3_MAC_LOOPBACK_FAILED 1
10767#define TG3_PHY_LOOPBACK_FAILED 2
10768#define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
10769 TG3_PHY_LOOPBACK_FAILED)
10770
10771static int tg3_test_loopback(struct tg3 *tp)
10772{
10773 int err = 0;
9936bcf6 10774 u32 cpmuctrl = 0;
9f40dead
MC
10775
10776 if (!netif_running(tp->dev))
10777 return TG3_LOOPBACK_FAILED;
10778
b9ec6c1b
MC
10779 err = tg3_reset_hw(tp, 1);
10780 if (err)
10781 return TG3_LOOPBACK_FAILED;
9f40dead 10782
6833c043
MC
10783 /* Turn off gphy autopowerdown. */
10784 if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
10785 tg3_phy_toggle_apd(tp, false);
10786
321d32a0 10787 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
9936bcf6
MC
10788 int i;
10789 u32 status;
10790
10791 tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
10792
10793 /* Wait for up to 40 microseconds to acquire lock. */
10794 for (i = 0; i < 4; i++) {
10795 status = tr32(TG3_CPMU_MUTEX_GNT);
10796 if (status == CPMU_MUTEX_GNT_DRIVER)
10797 break;
10798 udelay(10);
10799 }
10800
10801 if (status != CPMU_MUTEX_GNT_DRIVER)
10802 return TG3_LOOPBACK_FAILED;
10803
b2a5c19c 10804 /* Turn off link-based power management. */
e875093c 10805 cpmuctrl = tr32(TG3_CPMU_CTRL);
109115e1
MC
10806 tw32(TG3_CPMU_CTRL,
10807 cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
10808 CPMU_CTRL_LINK_AWARE_MODE));
9936bcf6
MC
10809 }
10810
9f40dead
MC
10811 if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
10812 err |= TG3_MAC_LOOPBACK_FAILED;
9936bcf6 10813
321d32a0 10814 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
9936bcf6
MC
10815 tw32(TG3_CPMU_CTRL, cpmuctrl);
10816
10817 /* Release the mutex */
10818 tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
10819 }
10820
dd477003
MC
10821 if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
10822 !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
9f40dead
MC
10823 if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
10824 err |= TG3_PHY_LOOPBACK_FAILED;
10825 }
10826
6833c043
MC
10827 /* Re-enable gphy autopowerdown. */
10828 if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
10829 tg3_phy_toggle_apd(tp, true);
10830
9f40dead
MC
10831 return err;
10832}
10833
4cafd3f5
MC
10834static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
10835 u64 *data)
10836{
566f86ad
MC
10837 struct tg3 *tp = netdev_priv(dev);
10838
bc1c7567
MC
10839 if (tp->link_config.phy_is_low_power)
10840 tg3_set_power_state(tp, PCI_D0);
10841
566f86ad
MC
10842 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
10843
10844 if (tg3_test_nvram(tp) != 0) {
10845 etest->flags |= ETH_TEST_FL_FAILED;
10846 data[0] = 1;
10847 }
ca43007a
MC
10848 if (tg3_test_link(tp) != 0) {
10849 etest->flags |= ETH_TEST_FL_FAILED;
10850 data[1] = 1;
10851 }
a71116d1 10852 if (etest->flags & ETH_TEST_FL_OFFLINE) {
b02fd9e3 10853 int err, err2 = 0, irq_sync = 0;
bbe832c0
MC
10854
10855 if (netif_running(dev)) {
b02fd9e3 10856 tg3_phy_stop(tp);
a71116d1 10857 tg3_netif_stop(tp);
bbe832c0
MC
10858 irq_sync = 1;
10859 }
a71116d1 10860
bbe832c0 10861 tg3_full_lock(tp, irq_sync);
a71116d1
MC
10862
10863 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
ec41c7df 10864 err = tg3_nvram_lock(tp);
a71116d1
MC
10865 tg3_halt_cpu(tp, RX_CPU_BASE);
10866 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
10867 tg3_halt_cpu(tp, TX_CPU_BASE);
ec41c7df
MC
10868 if (!err)
10869 tg3_nvram_unlock(tp);
a71116d1 10870
d9ab5ad1
MC
10871 if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
10872 tg3_phy_reset(tp);
10873
a71116d1
MC
10874 if (tg3_test_registers(tp) != 0) {
10875 etest->flags |= ETH_TEST_FL_FAILED;
10876 data[2] = 1;
10877 }
7942e1db
MC
10878 if (tg3_test_memory(tp) != 0) {
10879 etest->flags |= ETH_TEST_FL_FAILED;
10880 data[3] = 1;
10881 }
9f40dead 10882 if ((data[4] = tg3_test_loopback(tp)) != 0)
c76949a6 10883 etest->flags |= ETH_TEST_FL_FAILED;
a71116d1 10884
f47c11ee
DM
10885 tg3_full_unlock(tp);
10886
d4bc3927
MC
10887 if (tg3_test_interrupt(tp) != 0) {
10888 etest->flags |= ETH_TEST_FL_FAILED;
10889 data[5] = 1;
10890 }
f47c11ee
DM
10891
10892 tg3_full_lock(tp, 0);
d4bc3927 10893
a71116d1
MC
10894 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10895 if (netif_running(dev)) {
10896 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
b02fd9e3
MC
10897 err2 = tg3_restart_hw(tp, 1);
10898 if (!err2)
b9ec6c1b 10899 tg3_netif_start(tp);
a71116d1 10900 }
f47c11ee
DM
10901
10902 tg3_full_unlock(tp);
b02fd9e3
MC
10903
10904 if (irq_sync && !err2)
10905 tg3_phy_start(tp);
a71116d1 10906 }
bc1c7567
MC
10907 if (tp->link_config.phy_is_low_power)
10908 tg3_set_power_state(tp, PCI_D3hot);
10909
4cafd3f5
MC
10910}
10911
1da177e4
LT
10912static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
10913{
10914 struct mii_ioctl_data *data = if_mii(ifr);
10915 struct tg3 *tp = netdev_priv(dev);
10916 int err;
10917
b02fd9e3 10918 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
3f0e3ad7 10919 struct phy_device *phydev;
b02fd9e3
MC
10920 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
10921 return -EAGAIN;
3f0e3ad7 10922 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
28b04113 10923 return phy_mii_ioctl(phydev, ifr, cmd);
b02fd9e3
MC
10924 }
10925
33f401ae 10926 switch (cmd) {
1da177e4 10927 case SIOCGMIIPHY:
882e9793 10928 data->phy_id = tp->phy_addr;
1da177e4
LT
10929
10930 /* fallthru */
10931 case SIOCGMIIREG: {
10932 u32 mii_regval;
10933
10934 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
10935 break; /* We have no PHY */
10936
bc1c7567
MC
10937 if (tp->link_config.phy_is_low_power)
10938 return -EAGAIN;
10939
f47c11ee 10940 spin_lock_bh(&tp->lock);
1da177e4 10941 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
f47c11ee 10942 spin_unlock_bh(&tp->lock);
1da177e4
LT
10943
10944 data->val_out = mii_regval;
10945
10946 return err;
10947 }
10948
10949 case SIOCSMIIREG:
10950 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
10951 break; /* We have no PHY */
10952
bc1c7567
MC
10953 if (tp->link_config.phy_is_low_power)
10954 return -EAGAIN;
10955
f47c11ee 10956 spin_lock_bh(&tp->lock);
1da177e4 10957 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
f47c11ee 10958 spin_unlock_bh(&tp->lock);
1da177e4
LT
10959
10960 return err;
10961
10962 default:
10963 /* do nothing */
10964 break;
10965 }
10966 return -EOPNOTSUPP;
10967}
10968
10969#if TG3_VLAN_TAG_USED
10970static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
10971{
10972 struct tg3 *tp = netdev_priv(dev);
10973
844b3eed
MC
10974 if (!netif_running(dev)) {
10975 tp->vlgrp = grp;
10976 return;
10977 }
10978
10979 tg3_netif_stop(tp);
29315e87 10980
f47c11ee 10981 tg3_full_lock(tp, 0);
1da177e4
LT
10982
10983 tp->vlgrp = grp;
10984
10985 /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
10986 __tg3_set_rx_mode(dev);
10987
844b3eed 10988 tg3_netif_start(tp);
46966545
MC
10989
10990 tg3_full_unlock(tp);
1da177e4 10991}
1da177e4
LT
10992#endif
10993
15f9850d
DM
10994static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
10995{
10996 struct tg3 *tp = netdev_priv(dev);
10997
10998 memcpy(ec, &tp->coal, sizeof(*ec));
10999 return 0;
11000}
11001
d244c892
MC
11002static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11003{
11004 struct tg3 *tp = netdev_priv(dev);
11005 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
11006 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
11007
11008 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
11009 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
11010 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
11011 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
11012 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
11013 }
11014
11015 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
11016 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
11017 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
11018 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
11019 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
11020 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
11021 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
11022 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
11023 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
11024 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
11025 return -EINVAL;
11026
11027 /* No rx interrupts will be generated if both are zero */
11028 if ((ec->rx_coalesce_usecs == 0) &&
11029 (ec->rx_max_coalesced_frames == 0))
11030 return -EINVAL;
11031
11032 /* No tx interrupts will be generated if both are zero */
11033 if ((ec->tx_coalesce_usecs == 0) &&
11034 (ec->tx_max_coalesced_frames == 0))
11035 return -EINVAL;
11036
11037 /* Only copy relevant parameters, ignore all others. */
11038 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
11039 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
11040 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
11041 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
11042 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
11043 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
11044 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
11045 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
11046 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
11047
11048 if (netif_running(dev)) {
11049 tg3_full_lock(tp, 0);
11050 __tg3_set_coalesce(tp, &tp->coal);
11051 tg3_full_unlock(tp);
11052 }
11053 return 0;
11054}
11055
7282d491 11056static const struct ethtool_ops tg3_ethtool_ops = {
1da177e4
LT
11057 .get_settings = tg3_get_settings,
11058 .set_settings = tg3_set_settings,
11059 .get_drvinfo = tg3_get_drvinfo,
11060 .get_regs_len = tg3_get_regs_len,
11061 .get_regs = tg3_get_regs,
11062 .get_wol = tg3_get_wol,
11063 .set_wol = tg3_set_wol,
11064 .get_msglevel = tg3_get_msglevel,
11065 .set_msglevel = tg3_set_msglevel,
11066 .nway_reset = tg3_nway_reset,
11067 .get_link = ethtool_op_get_link,
11068 .get_eeprom_len = tg3_get_eeprom_len,
11069 .get_eeprom = tg3_get_eeprom,
11070 .set_eeprom = tg3_set_eeprom,
11071 .get_ringparam = tg3_get_ringparam,
11072 .set_ringparam = tg3_set_ringparam,
11073 .get_pauseparam = tg3_get_pauseparam,
11074 .set_pauseparam = tg3_set_pauseparam,
11075 .get_rx_csum = tg3_get_rx_csum,
11076 .set_rx_csum = tg3_set_rx_csum,
1da177e4 11077 .set_tx_csum = tg3_set_tx_csum,
1da177e4 11078 .set_sg = ethtool_op_set_sg,
1da177e4 11079 .set_tso = tg3_set_tso,
4cafd3f5 11080 .self_test = tg3_self_test,
1da177e4 11081 .get_strings = tg3_get_strings,
4009a93d 11082 .phys_id = tg3_phys_id,
1da177e4 11083 .get_ethtool_stats = tg3_get_ethtool_stats,
15f9850d 11084 .get_coalesce = tg3_get_coalesce,
d244c892 11085 .set_coalesce = tg3_set_coalesce,
b9f2c044 11086 .get_sset_count = tg3_get_sset_count,
1da177e4
LT
11087};
11088
11089static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
11090{
1b27777a 11091 u32 cursize, val, magic;
1da177e4
LT
11092
11093 tp->nvram_size = EEPROM_CHIP_SIZE;
11094
e4f34110 11095 if (tg3_nvram_read(tp, 0, &magic) != 0)
1da177e4
LT
11096 return;
11097
b16250e3
MC
11098 if ((magic != TG3_EEPROM_MAGIC) &&
11099 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
11100 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
1da177e4
LT
11101 return;
11102
11103 /*
11104 * Size the chip by reading offsets at increasing powers of two.
11105 * When we encounter our validation signature, we know the addressing
11106 * has wrapped around, and thus have our chip size.
11107 */
1b27777a 11108 cursize = 0x10;
1da177e4
LT
11109
11110 while (cursize < tp->nvram_size) {
e4f34110 11111 if (tg3_nvram_read(tp, cursize, &val) != 0)
1da177e4
LT
11112 return;
11113
1820180b 11114 if (val == magic)
1da177e4
LT
11115 break;
11116
11117 cursize <<= 1;
11118 }
11119
11120 tp->nvram_size = cursize;
11121}
6aa20a22 11122
1da177e4
LT
11123static void __devinit tg3_get_nvram_size(struct tg3 *tp)
11124{
11125 u32 val;
11126
df259d8c
MC
11127 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
11128 tg3_nvram_read(tp, 0, &val) != 0)
1b27777a
MC
11129 return;
11130
11131 /* Selfboot format */
1820180b 11132 if (val != TG3_EEPROM_MAGIC) {
1b27777a
MC
11133 tg3_get_eeprom_size(tp);
11134 return;
11135 }
11136
6d348f2c 11137 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
1da177e4 11138 if (val != 0) {
6d348f2c
MC
11139 /* This is confusing. We want to operate on the
11140 * 16-bit value at offset 0xf2. The tg3_nvram_read()
11141 * call will read from NVRAM and byteswap the data
11142 * according to the byteswapping settings for all
11143 * other register accesses. This ensures the data we
11144 * want will always reside in the lower 16-bits.
11145 * However, the data in NVRAM is in LE format, which
11146 * means the data from the NVRAM read will always be
11147 * opposite the endianness of the CPU. The 16-bit
11148 * byteswap then brings the data to CPU endianness.
11149 */
11150 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
1da177e4
LT
11151 return;
11152 }
11153 }
fd1122a2 11154 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
1da177e4
LT
11155}
11156
11157static void __devinit tg3_get_nvram_info(struct tg3 *tp)
11158{
11159 u32 nvcfg1;
11160
11161 nvcfg1 = tr32(NVRAM_CFG1);
11162 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
11163 tp->tg3_flags2 |= TG3_FLG2_FLASH;
8590a603 11164 } else {
1da177e4
LT
11165 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11166 tw32(NVRAM_CFG1, nvcfg1);
11167 }
11168
4c987487 11169 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
a4e2b347 11170 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
1da177e4 11171 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
8590a603
MC
11172 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
11173 tp->nvram_jedecnum = JEDEC_ATMEL;
11174 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
11175 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11176 break;
11177 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
11178 tp->nvram_jedecnum = JEDEC_ATMEL;
11179 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
11180 break;
11181 case FLASH_VENDOR_ATMEL_EEPROM:
11182 tp->nvram_jedecnum = JEDEC_ATMEL;
11183 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11184 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11185 break;
11186 case FLASH_VENDOR_ST:
11187 tp->nvram_jedecnum = JEDEC_ST;
11188 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
11189 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11190 break;
11191 case FLASH_VENDOR_SAIFUN:
11192 tp->nvram_jedecnum = JEDEC_SAIFUN;
11193 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
11194 break;
11195 case FLASH_VENDOR_SST_SMALL:
11196 case FLASH_VENDOR_SST_LARGE:
11197 tp->nvram_jedecnum = JEDEC_SST;
11198 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
11199 break;
1da177e4 11200 }
8590a603 11201 } else {
1da177e4
LT
11202 tp->nvram_jedecnum = JEDEC_ATMEL;
11203 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
11204 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11205 }
11206}
11207
a1b950d5
MC
11208static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
11209{
11210 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
11211 case FLASH_5752PAGE_SIZE_256:
11212 tp->nvram_pagesize = 256;
11213 break;
11214 case FLASH_5752PAGE_SIZE_512:
11215 tp->nvram_pagesize = 512;
11216 break;
11217 case FLASH_5752PAGE_SIZE_1K:
11218 tp->nvram_pagesize = 1024;
11219 break;
11220 case FLASH_5752PAGE_SIZE_2K:
11221 tp->nvram_pagesize = 2048;
11222 break;
11223 case FLASH_5752PAGE_SIZE_4K:
11224 tp->nvram_pagesize = 4096;
11225 break;
11226 case FLASH_5752PAGE_SIZE_264:
11227 tp->nvram_pagesize = 264;
11228 break;
11229 case FLASH_5752PAGE_SIZE_528:
11230 tp->nvram_pagesize = 528;
11231 break;
11232 }
11233}
11234
361b4ac2
MC
11235static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
11236{
11237 u32 nvcfg1;
11238
11239 nvcfg1 = tr32(NVRAM_CFG1);
11240
e6af301b
MC
11241 /* NVRAM protection for TPM */
11242 if (nvcfg1 & (1 << 27))
f66a29b0 11243 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
e6af301b 11244
361b4ac2 11245 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
11246 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
11247 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
11248 tp->nvram_jedecnum = JEDEC_ATMEL;
11249 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11250 break;
11251 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11252 tp->nvram_jedecnum = JEDEC_ATMEL;
11253 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11254 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11255 break;
11256 case FLASH_5752VENDOR_ST_M45PE10:
11257 case FLASH_5752VENDOR_ST_M45PE20:
11258 case FLASH_5752VENDOR_ST_M45PE40:
11259 tp->nvram_jedecnum = JEDEC_ST;
11260 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11261 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11262 break;
361b4ac2
MC
11263 }
11264
11265 if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
a1b950d5 11266 tg3_nvram_get_pagesize(tp, nvcfg1);
8590a603 11267 } else {
361b4ac2
MC
11268 /* For eeprom, set pagesize to maximum eeprom size */
11269 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11270
11271 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11272 tw32(NVRAM_CFG1, nvcfg1);
11273 }
11274}
11275
d3c7b886
MC
11276static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
11277{
989a9d23 11278 u32 nvcfg1, protect = 0;
d3c7b886
MC
11279
11280 nvcfg1 = tr32(NVRAM_CFG1);
11281
11282 /* NVRAM protection for TPM */
989a9d23 11283 if (nvcfg1 & (1 << 27)) {
f66a29b0 11284 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
989a9d23
MC
11285 protect = 1;
11286 }
d3c7b886 11287
989a9d23
MC
11288 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
11289 switch (nvcfg1) {
8590a603
MC
11290 case FLASH_5755VENDOR_ATMEL_FLASH_1:
11291 case FLASH_5755VENDOR_ATMEL_FLASH_2:
11292 case FLASH_5755VENDOR_ATMEL_FLASH_3:
11293 case FLASH_5755VENDOR_ATMEL_FLASH_5:
11294 tp->nvram_jedecnum = JEDEC_ATMEL;
11295 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11296 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11297 tp->nvram_pagesize = 264;
11298 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
11299 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
11300 tp->nvram_size = (protect ? 0x3e200 :
11301 TG3_NVRAM_SIZE_512KB);
11302 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
11303 tp->nvram_size = (protect ? 0x1f200 :
11304 TG3_NVRAM_SIZE_256KB);
11305 else
11306 tp->nvram_size = (protect ? 0x1f200 :
11307 TG3_NVRAM_SIZE_128KB);
11308 break;
11309 case FLASH_5752VENDOR_ST_M45PE10:
11310 case FLASH_5752VENDOR_ST_M45PE20:
11311 case FLASH_5752VENDOR_ST_M45PE40:
11312 tp->nvram_jedecnum = JEDEC_ST;
11313 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11314 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11315 tp->nvram_pagesize = 256;
11316 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
11317 tp->nvram_size = (protect ?
11318 TG3_NVRAM_SIZE_64KB :
11319 TG3_NVRAM_SIZE_128KB);
11320 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
11321 tp->nvram_size = (protect ?
11322 TG3_NVRAM_SIZE_64KB :
11323 TG3_NVRAM_SIZE_256KB);
11324 else
11325 tp->nvram_size = (protect ?
11326 TG3_NVRAM_SIZE_128KB :
11327 TG3_NVRAM_SIZE_512KB);
11328 break;
d3c7b886
MC
11329 }
11330}
11331
1b27777a
MC
11332static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
11333{
11334 u32 nvcfg1;
11335
11336 nvcfg1 = tr32(NVRAM_CFG1);
11337
11338 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
11339 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
11340 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
11341 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
11342 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
11343 tp->nvram_jedecnum = JEDEC_ATMEL;
11344 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11345 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
1b27777a 11346
8590a603
MC
11347 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11348 tw32(NVRAM_CFG1, nvcfg1);
11349 break;
11350 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11351 case FLASH_5755VENDOR_ATMEL_FLASH_1:
11352 case FLASH_5755VENDOR_ATMEL_FLASH_2:
11353 case FLASH_5755VENDOR_ATMEL_FLASH_3:
11354 tp->nvram_jedecnum = JEDEC_ATMEL;
11355 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11356 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11357 tp->nvram_pagesize = 264;
11358 break;
11359 case FLASH_5752VENDOR_ST_M45PE10:
11360 case FLASH_5752VENDOR_ST_M45PE20:
11361 case FLASH_5752VENDOR_ST_M45PE40:
11362 tp->nvram_jedecnum = JEDEC_ST;
11363 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11364 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11365 tp->nvram_pagesize = 256;
11366 break;
1b27777a
MC
11367 }
11368}
11369
6b91fa02
MC
11370static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
11371{
11372 u32 nvcfg1, protect = 0;
11373
11374 nvcfg1 = tr32(NVRAM_CFG1);
11375
11376 /* NVRAM protection for TPM */
11377 if (nvcfg1 & (1 << 27)) {
f66a29b0 11378 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
6b91fa02
MC
11379 protect = 1;
11380 }
11381
11382 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
11383 switch (nvcfg1) {
8590a603
MC
11384 case FLASH_5761VENDOR_ATMEL_ADB021D:
11385 case FLASH_5761VENDOR_ATMEL_ADB041D:
11386 case FLASH_5761VENDOR_ATMEL_ADB081D:
11387 case FLASH_5761VENDOR_ATMEL_ADB161D:
11388 case FLASH_5761VENDOR_ATMEL_MDB021D:
11389 case FLASH_5761VENDOR_ATMEL_MDB041D:
11390 case FLASH_5761VENDOR_ATMEL_MDB081D:
11391 case FLASH_5761VENDOR_ATMEL_MDB161D:
11392 tp->nvram_jedecnum = JEDEC_ATMEL;
11393 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11394 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11395 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
11396 tp->nvram_pagesize = 256;
11397 break;
11398 case FLASH_5761VENDOR_ST_A_M45PE20:
11399 case FLASH_5761VENDOR_ST_A_M45PE40:
11400 case FLASH_5761VENDOR_ST_A_M45PE80:
11401 case FLASH_5761VENDOR_ST_A_M45PE16:
11402 case FLASH_5761VENDOR_ST_M_M45PE20:
11403 case FLASH_5761VENDOR_ST_M_M45PE40:
11404 case FLASH_5761VENDOR_ST_M_M45PE80:
11405 case FLASH_5761VENDOR_ST_M_M45PE16:
11406 tp->nvram_jedecnum = JEDEC_ST;
11407 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11408 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11409 tp->nvram_pagesize = 256;
11410 break;
6b91fa02
MC
11411 }
11412
11413 if (protect) {
11414 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
11415 } else {
11416 switch (nvcfg1) {
8590a603
MC
11417 case FLASH_5761VENDOR_ATMEL_ADB161D:
11418 case FLASH_5761VENDOR_ATMEL_MDB161D:
11419 case FLASH_5761VENDOR_ST_A_M45PE16:
11420 case FLASH_5761VENDOR_ST_M_M45PE16:
11421 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
11422 break;
11423 case FLASH_5761VENDOR_ATMEL_ADB081D:
11424 case FLASH_5761VENDOR_ATMEL_MDB081D:
11425 case FLASH_5761VENDOR_ST_A_M45PE80:
11426 case FLASH_5761VENDOR_ST_M_M45PE80:
11427 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
11428 break;
11429 case FLASH_5761VENDOR_ATMEL_ADB041D:
11430 case FLASH_5761VENDOR_ATMEL_MDB041D:
11431 case FLASH_5761VENDOR_ST_A_M45PE40:
11432 case FLASH_5761VENDOR_ST_M_M45PE40:
11433 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11434 break;
11435 case FLASH_5761VENDOR_ATMEL_ADB021D:
11436 case FLASH_5761VENDOR_ATMEL_MDB021D:
11437 case FLASH_5761VENDOR_ST_A_M45PE20:
11438 case FLASH_5761VENDOR_ST_M_M45PE20:
11439 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11440 break;
6b91fa02
MC
11441 }
11442 }
11443}
11444
b5d3772c
MC
11445static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
11446{
11447 tp->nvram_jedecnum = JEDEC_ATMEL;
11448 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11449 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11450}
11451
321d32a0
MC
11452static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
11453{
11454 u32 nvcfg1;
11455
11456 nvcfg1 = tr32(NVRAM_CFG1);
11457
11458 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11459 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
11460 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
11461 tp->nvram_jedecnum = JEDEC_ATMEL;
11462 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11463 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11464
11465 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11466 tw32(NVRAM_CFG1, nvcfg1);
11467 return;
11468 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11469 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
11470 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
11471 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
11472 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
11473 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
11474 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
11475 tp->nvram_jedecnum = JEDEC_ATMEL;
11476 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11477 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11478
11479 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11480 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11481 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
11482 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
11483 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11484 break;
11485 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
11486 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
11487 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11488 break;
11489 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
11490 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
11491 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11492 break;
11493 }
11494 break;
11495 case FLASH_5752VENDOR_ST_M45PE10:
11496 case FLASH_5752VENDOR_ST_M45PE20:
11497 case FLASH_5752VENDOR_ST_M45PE40:
11498 tp->nvram_jedecnum = JEDEC_ST;
11499 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11500 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11501
11502 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11503 case FLASH_5752VENDOR_ST_M45PE10:
11504 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11505 break;
11506 case FLASH_5752VENDOR_ST_M45PE20:
11507 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11508 break;
11509 case FLASH_5752VENDOR_ST_M45PE40:
11510 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11511 break;
11512 }
11513 break;
11514 default:
df259d8c 11515 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
321d32a0
MC
11516 return;
11517 }
11518
a1b950d5
MC
11519 tg3_nvram_get_pagesize(tp, nvcfg1);
11520 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
321d32a0 11521 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
a1b950d5
MC
11522}
11523
11524
11525static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
11526{
11527 u32 nvcfg1;
11528
11529 nvcfg1 = tr32(NVRAM_CFG1);
11530
11531 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11532 case FLASH_5717VENDOR_ATMEL_EEPROM:
11533 case FLASH_5717VENDOR_MICRO_EEPROM:
11534 tp->nvram_jedecnum = JEDEC_ATMEL;
11535 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11536 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11537
11538 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11539 tw32(NVRAM_CFG1, nvcfg1);
11540 return;
11541 case FLASH_5717VENDOR_ATMEL_MDB011D:
11542 case FLASH_5717VENDOR_ATMEL_ADB011B:
11543 case FLASH_5717VENDOR_ATMEL_ADB011D:
11544 case FLASH_5717VENDOR_ATMEL_MDB021D:
11545 case FLASH_5717VENDOR_ATMEL_ADB021B:
11546 case FLASH_5717VENDOR_ATMEL_ADB021D:
11547 case FLASH_5717VENDOR_ATMEL_45USPT:
11548 tp->nvram_jedecnum = JEDEC_ATMEL;
11549 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11550 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11551
11552 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11553 case FLASH_5717VENDOR_ATMEL_MDB021D:
11554 case FLASH_5717VENDOR_ATMEL_ADB021B:
11555 case FLASH_5717VENDOR_ATMEL_ADB021D:
11556 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11557 break;
11558 default:
11559 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11560 break;
11561 }
321d32a0 11562 break;
a1b950d5
MC
11563 case FLASH_5717VENDOR_ST_M_M25PE10:
11564 case FLASH_5717VENDOR_ST_A_M25PE10:
11565 case FLASH_5717VENDOR_ST_M_M45PE10:
11566 case FLASH_5717VENDOR_ST_A_M45PE10:
11567 case FLASH_5717VENDOR_ST_M_M25PE20:
11568 case FLASH_5717VENDOR_ST_A_M25PE20:
11569 case FLASH_5717VENDOR_ST_M_M45PE20:
11570 case FLASH_5717VENDOR_ST_A_M45PE20:
11571 case FLASH_5717VENDOR_ST_25USPT:
11572 case FLASH_5717VENDOR_ST_45USPT:
11573 tp->nvram_jedecnum = JEDEC_ST;
11574 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11575 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11576
11577 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11578 case FLASH_5717VENDOR_ST_M_M25PE20:
11579 case FLASH_5717VENDOR_ST_A_M25PE20:
11580 case FLASH_5717VENDOR_ST_M_M45PE20:
11581 case FLASH_5717VENDOR_ST_A_M45PE20:
11582 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11583 break;
11584 default:
11585 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11586 break;
11587 }
321d32a0 11588 break;
a1b950d5
MC
11589 default:
11590 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
11591 return;
321d32a0 11592 }
a1b950d5
MC
11593
11594 tg3_nvram_get_pagesize(tp, nvcfg1);
11595 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
11596 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
321d32a0
MC
11597}
11598
1da177e4
LT
11599/* Chips other than 5700/5701 use the NVRAM for fetching info. */
11600static void __devinit tg3_nvram_init(struct tg3 *tp)
11601{
1da177e4
LT
11602 tw32_f(GRC_EEPROM_ADDR,
11603 (EEPROM_ADDR_FSM_RESET |
11604 (EEPROM_DEFAULT_CLOCK_PERIOD <<
11605 EEPROM_ADDR_CLKPERD_SHIFT)));
11606
9d57f01c 11607 msleep(1);
1da177e4
LT
11608
11609 /* Enable seeprom accesses. */
11610 tw32_f(GRC_LOCAL_CTRL,
11611 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
11612 udelay(100);
11613
11614 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
11615 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
11616 tp->tg3_flags |= TG3_FLAG_NVRAM;
11617
ec41c7df 11618 if (tg3_nvram_lock(tp)) {
5129c3a3
MC
11619 netdev_warn(tp->dev,
11620 "Cannot get nvram lock, %s failed\n",
05dbe005 11621 __func__);
ec41c7df
MC
11622 return;
11623 }
e6af301b 11624 tg3_enable_nvram_access(tp);
1da177e4 11625
989a9d23
MC
11626 tp->nvram_size = 0;
11627
361b4ac2
MC
11628 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
11629 tg3_get_5752_nvram_info(tp);
d3c7b886
MC
11630 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
11631 tg3_get_5755_nvram_info(tp);
d30cdd28 11632 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
57e6983c
MC
11633 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
11634 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1b27777a 11635 tg3_get_5787_nvram_info(tp);
6b91fa02
MC
11636 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
11637 tg3_get_5761_nvram_info(tp);
b5d3772c
MC
11638 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
11639 tg3_get_5906_nvram_info(tp);
b703df6f
MC
11640 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
11641 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
321d32a0 11642 tg3_get_57780_nvram_info(tp);
a50d0796
MC
11643 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
11644 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
a1b950d5 11645 tg3_get_5717_nvram_info(tp);
361b4ac2
MC
11646 else
11647 tg3_get_nvram_info(tp);
11648
989a9d23
MC
11649 if (tp->nvram_size == 0)
11650 tg3_get_nvram_size(tp);
1da177e4 11651
e6af301b 11652 tg3_disable_nvram_access(tp);
381291b7 11653 tg3_nvram_unlock(tp);
1da177e4
LT
11654
11655 } else {
11656 tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
11657
11658 tg3_get_eeprom_size(tp);
11659 }
11660}
11661
1da177e4
LT
11662static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
11663 u32 offset, u32 len, u8 *buf)
11664{
11665 int i, j, rc = 0;
11666 u32 val;
11667
11668 for (i = 0; i < len; i += 4) {
b9fc7dc5 11669 u32 addr;
a9dc529d 11670 __be32 data;
1da177e4
LT
11671
11672 addr = offset + i;
11673
11674 memcpy(&data, buf + i, 4);
11675
62cedd11
MC
11676 /*
11677 * The SEEPROM interface expects the data to always be opposite
11678 * the native endian format. We accomplish this by reversing
11679 * all the operations that would have been performed on the
11680 * data from a call to tg3_nvram_read_be32().
11681 */
11682 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
1da177e4
LT
11683
11684 val = tr32(GRC_EEPROM_ADDR);
11685 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
11686
11687 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
11688 EEPROM_ADDR_READ);
11689 tw32(GRC_EEPROM_ADDR, val |
11690 (0 << EEPROM_ADDR_DEVID_SHIFT) |
11691 (addr & EEPROM_ADDR_ADDR_MASK) |
11692 EEPROM_ADDR_START |
11693 EEPROM_ADDR_WRITE);
6aa20a22 11694
9d57f01c 11695 for (j = 0; j < 1000; j++) {
1da177e4
LT
11696 val = tr32(GRC_EEPROM_ADDR);
11697
11698 if (val & EEPROM_ADDR_COMPLETE)
11699 break;
9d57f01c 11700 msleep(1);
1da177e4
LT
11701 }
11702 if (!(val & EEPROM_ADDR_COMPLETE)) {
11703 rc = -EBUSY;
11704 break;
11705 }
11706 }
11707
11708 return rc;
11709}
11710
11711/* offset and length are dword aligned */
11712static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
11713 u8 *buf)
11714{
11715 int ret = 0;
11716 u32 pagesize = tp->nvram_pagesize;
11717 u32 pagemask = pagesize - 1;
11718 u32 nvram_cmd;
11719 u8 *tmp;
11720
11721 tmp = kmalloc(pagesize, GFP_KERNEL);
11722 if (tmp == NULL)
11723 return -ENOMEM;
11724
11725 while (len) {
11726 int j;
e6af301b 11727 u32 phy_addr, page_off, size;
1da177e4
LT
11728
11729 phy_addr = offset & ~pagemask;
6aa20a22 11730
1da177e4 11731 for (j = 0; j < pagesize; j += 4) {
a9dc529d
MC
11732 ret = tg3_nvram_read_be32(tp, phy_addr + j,
11733 (__be32 *) (tmp + j));
11734 if (ret)
1da177e4
LT
11735 break;
11736 }
11737 if (ret)
11738 break;
11739
c6cdf436 11740 page_off = offset & pagemask;
1da177e4
LT
11741 size = pagesize;
11742 if (len < size)
11743 size = len;
11744
11745 len -= size;
11746
11747 memcpy(tmp + page_off, buf, size);
11748
11749 offset = offset + (pagesize - page_off);
11750
e6af301b 11751 tg3_enable_nvram_access(tp);
1da177e4
LT
11752
11753 /*
11754 * Before we can erase the flash page, we need
11755 * to issue a special "write enable" command.
11756 */
11757 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
11758
11759 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
11760 break;
11761
11762 /* Erase the target page */
11763 tw32(NVRAM_ADDR, phy_addr);
11764
11765 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
11766 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
11767
c6cdf436 11768 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
1da177e4
LT
11769 break;
11770
11771 /* Issue another write enable to start the write. */
11772 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
11773
11774 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
11775 break;
11776
11777 for (j = 0; j < pagesize; j += 4) {
b9fc7dc5 11778 __be32 data;
1da177e4 11779
b9fc7dc5 11780 data = *((__be32 *) (tmp + j));
a9dc529d 11781
b9fc7dc5 11782 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4
LT
11783
11784 tw32(NVRAM_ADDR, phy_addr + j);
11785
11786 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
11787 NVRAM_CMD_WR;
11788
11789 if (j == 0)
11790 nvram_cmd |= NVRAM_CMD_FIRST;
11791 else if (j == (pagesize - 4))
11792 nvram_cmd |= NVRAM_CMD_LAST;
11793
11794 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
11795 break;
11796 }
11797 if (ret)
11798 break;
11799 }
11800
11801 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
11802 tg3_nvram_exec_cmd(tp, nvram_cmd);
11803
11804 kfree(tmp);
11805
11806 return ret;
11807}
11808
11809/* offset and length are dword aligned */
11810static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
11811 u8 *buf)
11812{
11813 int i, ret = 0;
11814
11815 for (i = 0; i < len; i += 4, offset += 4) {
b9fc7dc5
AV
11816 u32 page_off, phy_addr, nvram_cmd;
11817 __be32 data;
1da177e4
LT
11818
11819 memcpy(&data, buf + i, 4);
b9fc7dc5 11820 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4 11821
c6cdf436 11822 page_off = offset % tp->nvram_pagesize;
1da177e4 11823
1820180b 11824 phy_addr = tg3_nvram_phys_addr(tp, offset);
1da177e4
LT
11825
11826 tw32(NVRAM_ADDR, phy_addr);
11827
11828 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
11829
c6cdf436 11830 if (page_off == 0 || i == 0)
1da177e4 11831 nvram_cmd |= NVRAM_CMD_FIRST;
f6d9a256 11832 if (page_off == (tp->nvram_pagesize - 4))
1da177e4
LT
11833 nvram_cmd |= NVRAM_CMD_LAST;
11834
11835 if (i == (len - 4))
11836 nvram_cmd |= NVRAM_CMD_LAST;
11837
321d32a0
MC
11838 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
11839 !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
4c987487
MC
11840 (tp->nvram_jedecnum == JEDEC_ST) &&
11841 (nvram_cmd & NVRAM_CMD_FIRST)) {
1da177e4
LT
11842
11843 if ((ret = tg3_nvram_exec_cmd(tp,
11844 NVRAM_CMD_WREN | NVRAM_CMD_GO |
11845 NVRAM_CMD_DONE)))
11846
11847 break;
11848 }
11849 if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
11850 /* We always do complete word writes to eeprom. */
11851 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
11852 }
11853
11854 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
11855 break;
11856 }
11857 return ret;
11858}
11859
11860/* offset and length are dword aligned */
11861static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
11862{
11863 int ret;
11864
1da177e4 11865 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
314fba34
MC
11866 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
11867 ~GRC_LCLCTRL_GPIO_OUTPUT1);
1da177e4
LT
11868 udelay(40);
11869 }
11870
11871 if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
11872 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
859a5887 11873 } else {
1da177e4
LT
11874 u32 grc_mode;
11875
ec41c7df
MC
11876 ret = tg3_nvram_lock(tp);
11877 if (ret)
11878 return ret;
1da177e4 11879
e6af301b
MC
11880 tg3_enable_nvram_access(tp);
11881 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
f66a29b0 11882 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
1da177e4 11883 tw32(NVRAM_WRITE1, 0x406);
1da177e4
LT
11884
11885 grc_mode = tr32(GRC_MODE);
11886 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
11887
11888 if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
11889 !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
11890
11891 ret = tg3_nvram_write_block_buffered(tp, offset, len,
11892 buf);
859a5887 11893 } else {
1da177e4
LT
11894 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
11895 buf);
11896 }
11897
11898 grc_mode = tr32(GRC_MODE);
11899 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
11900
e6af301b 11901 tg3_disable_nvram_access(tp);
1da177e4
LT
11902 tg3_nvram_unlock(tp);
11903 }
11904
11905 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
314fba34 11906 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
1da177e4
LT
11907 udelay(40);
11908 }
11909
11910 return ret;
11911}
11912
11913struct subsys_tbl_ent {
11914 u16 subsys_vendor, subsys_devid;
11915 u32 phy_id;
11916};
11917
24daf2b0 11918static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
1da177e4 11919 /* Broadcom boards. */
24daf2b0 11920 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 11921 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
24daf2b0 11922 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 11923 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
24daf2b0 11924 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 11925 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
24daf2b0
MC
11926 { TG3PCI_SUBVENDOR_ID_BROADCOM,
11927 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
11928 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 11929 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
24daf2b0 11930 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 11931 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
11932 { TG3PCI_SUBVENDOR_ID_BROADCOM,
11933 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
11934 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 11935 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
24daf2b0 11936 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 11937 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
24daf2b0 11938 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 11939 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
24daf2b0 11940 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 11941 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
1da177e4
LT
11942
11943 /* 3com boards. */
24daf2b0 11944 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 11945 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
24daf2b0 11946 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 11947 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
11948 { TG3PCI_SUBVENDOR_ID_3COM,
11949 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
11950 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 11951 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
24daf2b0 11952 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 11953 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
1da177e4
LT
11954
11955 /* DELL boards. */
24daf2b0 11956 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 11957 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
24daf2b0 11958 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 11959 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
24daf2b0 11960 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 11961 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
24daf2b0 11962 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 11963 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
1da177e4
LT
11964
11965 /* Compaq boards. */
24daf2b0 11966 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 11967 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
24daf2b0 11968 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 11969 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
11970 { TG3PCI_SUBVENDOR_ID_COMPAQ,
11971 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
11972 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 11973 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
24daf2b0 11974 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 11975 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
1da177e4
LT
11976
11977 /* IBM boards. */
24daf2b0
MC
11978 { TG3PCI_SUBVENDOR_ID_IBM,
11979 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
1da177e4
LT
11980};
11981
24daf2b0 11982static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
1da177e4
LT
11983{
11984 int i;
11985
11986 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
11987 if ((subsys_id_to_phy_id[i].subsys_vendor ==
11988 tp->pdev->subsystem_vendor) &&
11989 (subsys_id_to_phy_id[i].subsys_devid ==
11990 tp->pdev->subsystem_device))
11991 return &subsys_id_to_phy_id[i];
11992 }
11993 return NULL;
11994}
11995
7d0c41ef 11996static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
1da177e4 11997{
1da177e4 11998 u32 val;
caf636c7
MC
11999 u16 pmcsr;
12000
12001 /* On some early chips the SRAM cannot be accessed in D3hot state,
12002 * so need make sure we're in D0.
12003 */
12004 pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
12005 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
12006 pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
12007 msleep(1);
7d0c41ef
MC
12008
12009 /* Make sure register accesses (indirect or otherwise)
12010 * will function correctly.
12011 */
12012 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
12013 tp->misc_host_ctrl);
1da177e4 12014
f49639e6
DM
12015 /* The memory arbiter has to be enabled in order for SRAM accesses
12016 * to succeed. Normally on powerup the tg3 chip firmware will make
12017 * sure it is enabled, but other entities such as system netboot
12018 * code might disable it.
12019 */
12020 val = tr32(MEMARB_MODE);
12021 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
12022
79eb6904 12023 tp->phy_id = TG3_PHY_ID_INVALID;
7d0c41ef
MC
12024 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12025
a85feb8c
GZ
12026 /* Assume an onboard device and WOL capable by default. */
12027 tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
72b845e0 12028
b5d3772c 12029 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
9d26e213 12030 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
b5d3772c 12031 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
9d26e213
MC
12032 tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
12033 }
0527ba35
MC
12034 val = tr32(VCPU_CFGSHDW);
12035 if (val & VCPU_CFGSHDW_ASPM_DBNC)
8ed5d97e 12036 tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
0527ba35 12037 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
2023276e 12038 (val & VCPU_CFGSHDW_WOL_MAGPKT))
0527ba35 12039 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
05ac4cb7 12040 goto done;
b5d3772c
MC
12041 }
12042
1da177e4
LT
12043 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
12044 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
12045 u32 nic_cfg, led_cfg;
a9daf367 12046 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
7d0c41ef 12047 int eeprom_phy_serdes = 0;
1da177e4
LT
12048
12049 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
12050 tp->nic_sram_data_cfg = nic_cfg;
12051
12052 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
12053 ver >>= NIC_SRAM_DATA_VER_SHIFT;
12054 if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
12055 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
12056 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
12057 (ver > 0) && (ver < 0x100))
12058 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
12059
a9daf367
MC
12060 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
12061 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
12062
1da177e4
LT
12063 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
12064 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
12065 eeprom_phy_serdes = 1;
12066
12067 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
12068 if (nic_phy_id != 0) {
12069 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
12070 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
12071
12072 eeprom_phy_id = (id1 >> 16) << 10;
12073 eeprom_phy_id |= (id2 & 0xfc00) << 16;
12074 eeprom_phy_id |= (id2 & 0x03ff) << 0;
12075 } else
12076 eeprom_phy_id = 0;
12077
7d0c41ef 12078 tp->phy_id = eeprom_phy_id;
747e8f8b 12079 if (eeprom_phy_serdes) {
a50d0796 12080 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
747e8f8b 12081 tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
a50d0796
MC
12082 else
12083 tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
747e8f8b 12084 }
7d0c41ef 12085
cbf46853 12086 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
1da177e4
LT
12087 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
12088 SHASTA_EXT_LED_MODE_MASK);
cbf46853 12089 else
1da177e4
LT
12090 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
12091
12092 switch (led_cfg) {
12093 default:
12094 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
12095 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12096 break;
12097
12098 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
12099 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12100 break;
12101
12102 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
12103 tp->led_ctrl = LED_CTRL_MODE_MAC;
9ba27794
MC
12104
12105 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
12106 * read on some older 5700/5701 bootcode.
12107 */
12108 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
12109 ASIC_REV_5700 ||
12110 GET_ASIC_REV(tp->pci_chip_rev_id) ==
12111 ASIC_REV_5701)
12112 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12113
1da177e4
LT
12114 break;
12115
12116 case SHASTA_EXT_LED_SHARED:
12117 tp->led_ctrl = LED_CTRL_MODE_SHARED;
12118 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
12119 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
12120 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12121 LED_CTRL_MODE_PHY_2);
12122 break;
12123
12124 case SHASTA_EXT_LED_MAC:
12125 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
12126 break;
12127
12128 case SHASTA_EXT_LED_COMBO:
12129 tp->led_ctrl = LED_CTRL_MODE_COMBO;
12130 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
12131 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12132 LED_CTRL_MODE_PHY_2);
12133 break;
12134
855e1111 12135 }
1da177e4
LT
12136
12137 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
12138 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
12139 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
12140 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12141
b2a5c19c
MC
12142 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
12143 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
5f60891b 12144
9d26e213 12145 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
1da177e4 12146 tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
9d26e213
MC
12147 if ((tp->pdev->subsystem_vendor ==
12148 PCI_VENDOR_ID_ARIMA) &&
12149 (tp->pdev->subsystem_device == 0x205a ||
12150 tp->pdev->subsystem_device == 0x2063))
12151 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
12152 } else {
f49639e6 12153 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
9d26e213
MC
12154 tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
12155 }
1da177e4
LT
12156
12157 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
12158 tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
cbf46853 12159 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
1da177e4
LT
12160 tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
12161 }
b2b98d4a
MC
12162
12163 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
12164 (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
0d3031d9 12165 tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
b2b98d4a 12166
a85feb8c
GZ
12167 if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
12168 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
12169 tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
1da177e4 12170
12dac075 12171 if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
05ac4cb7 12172 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
0527ba35
MC
12173 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
12174
1da177e4
LT
12175 if (cfg2 & (1 << 17))
12176 tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
12177
12178 /* serdes signal pre-emphasis in register 0x590 set by */
12179 /* bootcode if bit 18 is set */
12180 if (cfg2 & (1 << 18))
12181 tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
8ed5d97e 12182
321d32a0
MC
12183 if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
12184 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
6833c043
MC
12185 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
12186 tp->tg3_flags3 |= TG3_FLG3_PHY_ENABLE_APD;
12187
8ed5d97e
MC
12188 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
12189 u32 cfg3;
12190
12191 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
12192 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
12193 tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
12194 }
a9daf367 12195
14417063
MC
12196 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
12197 tp->tg3_flags3 |= TG3_FLG3_RGMII_INBAND_DISABLE;
a9daf367
MC
12198 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
12199 tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
12200 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
12201 tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
1da177e4 12202 }
05ac4cb7
MC
12203done:
12204 device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
12205 device_set_wakeup_enable(&tp->pdev->dev,
12206 tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
7d0c41ef
MC
12207}
12208
b2a5c19c
MC
12209static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
12210{
12211 int i;
12212 u32 val;
12213
12214 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
12215 tw32(OTP_CTRL, cmd);
12216
12217 /* Wait for up to 1 ms for command to execute. */
12218 for (i = 0; i < 100; i++) {
12219 val = tr32(OTP_STATUS);
12220 if (val & OTP_STATUS_CMD_DONE)
12221 break;
12222 udelay(10);
12223 }
12224
12225 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
12226}
12227
12228/* Read the gphy configuration from the OTP region of the chip. The gphy
12229 * configuration is a 32-bit value that straddles the alignment boundary.
12230 * We do two 32-bit reads and then shift and merge the results.
12231 */
12232static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
12233{
12234 u32 bhalf_otp, thalf_otp;
12235
12236 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
12237
12238 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
12239 return 0;
12240
12241 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
12242
12243 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
12244 return 0;
12245
12246 thalf_otp = tr32(OTP_READ_DATA);
12247
12248 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
12249
12250 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
12251 return 0;
12252
12253 bhalf_otp = tr32(OTP_READ_DATA);
12254
12255 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
12256}
12257
7d0c41ef
MC
12258static int __devinit tg3_phy_probe(struct tg3 *tp)
12259{
12260 u32 hw_phy_id_1, hw_phy_id_2;
12261 u32 hw_phy_id, hw_phy_id_masked;
12262 int err;
1da177e4 12263
b02fd9e3
MC
12264 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
12265 return tg3_phy_init(tp);
12266
1da177e4 12267 /* Reading the PHY ID register can conflict with ASF
877d0310 12268 * firmware access to the PHY hardware.
1da177e4
LT
12269 */
12270 err = 0;
0d3031d9
MC
12271 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
12272 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
79eb6904 12273 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
1da177e4
LT
12274 } else {
12275 /* Now read the physical PHY_ID from the chip and verify
12276 * that it is sane. If it doesn't look good, we fall back
12277 * to either the hard-coded table based PHY_ID and failing
12278 * that the value found in the eeprom area.
12279 */
12280 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
12281 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
12282
12283 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
12284 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
12285 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
12286
79eb6904 12287 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
1da177e4
LT
12288 }
12289
79eb6904 12290 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
1da177e4 12291 tp->phy_id = hw_phy_id;
79eb6904 12292 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
1da177e4 12293 tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
da6b2d01
MC
12294 else
12295 tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
1da177e4 12296 } else {
79eb6904 12297 if (tp->phy_id != TG3_PHY_ID_INVALID) {
7d0c41ef
MC
12298 /* Do nothing, phy ID already set up in
12299 * tg3_get_eeprom_hw_cfg().
12300 */
1da177e4
LT
12301 } else {
12302 struct subsys_tbl_ent *p;
12303
12304 /* No eeprom signature? Try the hardcoded
12305 * subsys device table.
12306 */
24daf2b0 12307 p = tg3_lookup_by_subsys(tp);
1da177e4
LT
12308 if (!p)
12309 return -ENODEV;
12310
12311 tp->phy_id = p->phy_id;
12312 if (!tp->phy_id ||
79eb6904 12313 tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
12314 tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
12315 }
12316 }
12317
747e8f8b 12318 if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
0d3031d9 12319 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
1da177e4 12320 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
3600d918 12321 u32 bmsr, adv_reg, tg3_ctrl, mask;
1da177e4
LT
12322
12323 tg3_readphy(tp, MII_BMSR, &bmsr);
12324 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
12325 (bmsr & BMSR_LSTATUS))
12326 goto skip_phy_reset;
6aa20a22 12327
1da177e4
LT
12328 err = tg3_phy_reset(tp);
12329 if (err)
12330 return err;
12331
12332 adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
12333 ADVERTISE_100HALF | ADVERTISE_100FULL |
12334 ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
12335 tg3_ctrl = 0;
12336 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
12337 tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
12338 MII_TG3_CTRL_ADV_1000_FULL);
12339 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
12340 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
12341 tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
12342 MII_TG3_CTRL_ENABLE_AS_MASTER);
12343 }
12344
3600d918
MC
12345 mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
12346 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
12347 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
12348 if (!tg3_copper_is_advertising_all(tp, mask)) {
1da177e4
LT
12349 tg3_writephy(tp, MII_ADVERTISE, adv_reg);
12350
12351 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
12352 tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
12353
12354 tg3_writephy(tp, MII_BMCR,
12355 BMCR_ANENABLE | BMCR_ANRESTART);
12356 }
12357 tg3_phy_set_wirespeed(tp);
12358
12359 tg3_writephy(tp, MII_ADVERTISE, adv_reg);
12360 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
12361 tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
12362 }
12363
12364skip_phy_reset:
79eb6904 12365 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
12366 err = tg3_init_5401phy_dsp(tp);
12367 if (err)
12368 return err;
1da177e4 12369
1da177e4
LT
12370 err = tg3_init_5401phy_dsp(tp);
12371 }
12372
747e8f8b 12373 if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
1da177e4
LT
12374 tp->link_config.advertising =
12375 (ADVERTISED_1000baseT_Half |
12376 ADVERTISED_1000baseT_Full |
12377 ADVERTISED_Autoneg |
12378 ADVERTISED_FIBRE);
12379 if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
12380 tp->link_config.advertising &=
12381 ~(ADVERTISED_1000baseT_Half |
12382 ADVERTISED_1000baseT_Full);
12383
12384 return err;
12385}
12386
184b8904 12387static void __devinit tg3_read_vpd(struct tg3 *tp)
1da177e4 12388{
184b8904 12389 u8 vpd_data[TG3_NVM_VPD_LEN];
4181b2c8 12390 unsigned int block_end, rosize, len;
184b8904 12391 int j, i = 0;
1b27777a 12392 u32 magic;
1da177e4 12393
df259d8c
MC
12394 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
12395 tg3_nvram_read(tp, 0x0, &magic))
f49639e6 12396 goto out_not_found;
1da177e4 12397
1820180b 12398 if (magic == TG3_EEPROM_MAGIC) {
141518c9 12399 for (i = 0; i < TG3_NVM_VPD_LEN; i += 4) {
1b27777a 12400 u32 tmp;
1da177e4 12401
6d348f2c
MC
12402 /* The data is in little-endian format in NVRAM.
12403 * Use the big-endian read routines to preserve
12404 * the byte order as it exists in NVRAM.
12405 */
141518c9 12406 if (tg3_nvram_read_be32(tp, TG3_NVM_VPD_OFF + i, &tmp))
1b27777a
MC
12407 goto out_not_found;
12408
6d348f2c 12409 memcpy(&vpd_data[i], &tmp, sizeof(tmp));
1b27777a
MC
12410 }
12411 } else {
94c982bd 12412 ssize_t cnt;
4181b2c8 12413 unsigned int pos = 0;
94c982bd
MC
12414
12415 for (; pos < TG3_NVM_VPD_LEN && i < 3; i++, pos += cnt) {
12416 cnt = pci_read_vpd(tp->pdev, pos,
12417 TG3_NVM_VPD_LEN - pos,
12418 &vpd_data[pos]);
12419 if (cnt == -ETIMEDOUT || -EINTR)
12420 cnt = 0;
12421 else if (cnt < 0)
f49639e6 12422 goto out_not_found;
1b27777a 12423 }
94c982bd
MC
12424 if (pos != TG3_NVM_VPD_LEN)
12425 goto out_not_found;
1da177e4
LT
12426 }
12427
4181b2c8
MC
12428 i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
12429 PCI_VPD_LRDT_RO_DATA);
12430 if (i < 0)
12431 goto out_not_found;
1da177e4 12432
4181b2c8
MC
12433 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
12434 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
12435 i += PCI_VPD_LRDT_TAG_SIZE;
1da177e4 12436
4181b2c8
MC
12437 if (block_end > TG3_NVM_VPD_LEN)
12438 goto out_not_found;
af2c6a4a 12439
184b8904
MC
12440 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
12441 PCI_VPD_RO_KEYWORD_MFR_ID);
12442 if (j > 0) {
12443 len = pci_vpd_info_field_size(&vpd_data[j]);
12444
12445 j += PCI_VPD_INFO_FLD_HDR_SIZE;
12446 if (j + len > block_end || len != 4 ||
12447 memcmp(&vpd_data[j], "1028", 4))
12448 goto partno;
12449
12450 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
12451 PCI_VPD_RO_KEYWORD_VENDOR0);
12452 if (j < 0)
12453 goto partno;
12454
12455 len = pci_vpd_info_field_size(&vpd_data[j]);
12456
12457 j += PCI_VPD_INFO_FLD_HDR_SIZE;
12458 if (j + len > block_end)
12459 goto partno;
12460
12461 memcpy(tp->fw_ver, &vpd_data[j], len);
12462 strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
12463 }
12464
12465partno:
4181b2c8
MC
12466 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
12467 PCI_VPD_RO_KEYWORD_PARTNO);
12468 if (i < 0)
12469 goto out_not_found;
af2c6a4a 12470
4181b2c8 12471 len = pci_vpd_info_field_size(&vpd_data[i]);
1da177e4 12472
4181b2c8
MC
12473 i += PCI_VPD_INFO_FLD_HDR_SIZE;
12474 if (len > TG3_BPN_SIZE ||
12475 (len + i) > TG3_NVM_VPD_LEN)
12476 goto out_not_found;
1da177e4 12477
4181b2c8 12478 memcpy(tp->board_part_number, &vpd_data[i], len);
1da177e4 12479
4181b2c8 12480 return;
1da177e4
LT
12481
12482out_not_found:
b5d3772c
MC
12483 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
12484 strcpy(tp->board_part_number, "BCM95906");
df259d8c
MC
12485 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
12486 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
12487 strcpy(tp->board_part_number, "BCM57780");
12488 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
12489 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
12490 strcpy(tp->board_part_number, "BCM57760");
12491 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
12492 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
12493 strcpy(tp->board_part_number, "BCM57790");
5e7ccf20
MC
12494 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
12495 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
12496 strcpy(tp->board_part_number, "BCM57788");
b474eca7
MC
12497 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
12498 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
12499 strcpy(tp->board_part_number, "BCM57761");
12500 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
12501 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
b703df6f 12502 strcpy(tp->board_part_number, "BCM57765");
b474eca7
MC
12503 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
12504 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
12505 strcpy(tp->board_part_number, "BCM57781");
12506 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
12507 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
12508 strcpy(tp->board_part_number, "BCM57785");
12509 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
12510 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
12511 strcpy(tp->board_part_number, "BCM57791");
12512 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
12513 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
12514 strcpy(tp->board_part_number, "BCM57795");
b5d3772c
MC
12515 else
12516 strcpy(tp->board_part_number, "none");
1da177e4
LT
12517}
12518
9c8a620e
MC
12519static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
12520{
12521 u32 val;
12522
e4f34110 12523 if (tg3_nvram_read(tp, offset, &val) ||
9c8a620e 12524 (val & 0xfc000000) != 0x0c000000 ||
e4f34110 12525 tg3_nvram_read(tp, offset + 4, &val) ||
9c8a620e
MC
12526 val != 0)
12527 return 0;
12528
12529 return 1;
12530}
12531
acd9c119
MC
12532static void __devinit tg3_read_bc_ver(struct tg3 *tp)
12533{
ff3a7cb2 12534 u32 val, offset, start, ver_offset;
75f9936e 12535 int i, dst_off;
ff3a7cb2 12536 bool newver = false;
acd9c119
MC
12537
12538 if (tg3_nvram_read(tp, 0xc, &offset) ||
12539 tg3_nvram_read(tp, 0x4, &start))
12540 return;
12541
12542 offset = tg3_nvram_logical_addr(tp, offset);
12543
ff3a7cb2 12544 if (tg3_nvram_read(tp, offset, &val))
acd9c119
MC
12545 return;
12546
ff3a7cb2
MC
12547 if ((val & 0xfc000000) == 0x0c000000) {
12548 if (tg3_nvram_read(tp, offset + 4, &val))
acd9c119
MC
12549 return;
12550
ff3a7cb2
MC
12551 if (val == 0)
12552 newver = true;
12553 }
12554
75f9936e
MC
12555 dst_off = strlen(tp->fw_ver);
12556
ff3a7cb2 12557 if (newver) {
75f9936e
MC
12558 if (TG3_VER_SIZE - dst_off < 16 ||
12559 tg3_nvram_read(tp, offset + 8, &ver_offset))
ff3a7cb2
MC
12560 return;
12561
12562 offset = offset + ver_offset - start;
12563 for (i = 0; i < 16; i += 4) {
12564 __be32 v;
12565 if (tg3_nvram_read_be32(tp, offset + i, &v))
12566 return;
12567
75f9936e 12568 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
ff3a7cb2
MC
12569 }
12570 } else {
12571 u32 major, minor;
12572
12573 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
12574 return;
12575
12576 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
12577 TG3_NVM_BCVER_MAJSFT;
12578 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
75f9936e
MC
12579 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
12580 "v%d.%02d", major, minor);
acd9c119
MC
12581 }
12582}
12583
a6f6cb1c
MC
12584static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
12585{
12586 u32 val, major, minor;
12587
12588 /* Use native endian representation */
12589 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
12590 return;
12591
12592 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
12593 TG3_NVM_HWSB_CFG1_MAJSFT;
12594 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
12595 TG3_NVM_HWSB_CFG1_MINSFT;
12596
12597 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
12598}
12599
dfe00d7d
MC
12600static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
12601{
12602 u32 offset, major, minor, build;
12603
75f9936e 12604 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
dfe00d7d
MC
12605
12606 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
12607 return;
12608
12609 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
12610 case TG3_EEPROM_SB_REVISION_0:
12611 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
12612 break;
12613 case TG3_EEPROM_SB_REVISION_2:
12614 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
12615 break;
12616 case TG3_EEPROM_SB_REVISION_3:
12617 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
12618 break;
a4153d40
MC
12619 case TG3_EEPROM_SB_REVISION_4:
12620 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
12621 break;
12622 case TG3_EEPROM_SB_REVISION_5:
12623 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
12624 break;
dfe00d7d
MC
12625 default:
12626 return;
12627 }
12628
e4f34110 12629 if (tg3_nvram_read(tp, offset, &val))
dfe00d7d
MC
12630 return;
12631
12632 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
12633 TG3_EEPROM_SB_EDH_BLD_SHFT;
12634 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
12635 TG3_EEPROM_SB_EDH_MAJ_SHFT;
12636 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
12637
12638 if (minor > 99 || build > 26)
12639 return;
12640
75f9936e
MC
12641 offset = strlen(tp->fw_ver);
12642 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
12643 " v%d.%02d", major, minor);
dfe00d7d
MC
12644
12645 if (build > 0) {
75f9936e
MC
12646 offset = strlen(tp->fw_ver);
12647 if (offset < TG3_VER_SIZE - 1)
12648 tp->fw_ver[offset] = 'a' + build - 1;
dfe00d7d
MC
12649 }
12650}
12651
acd9c119 12652static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
c4e6575c
MC
12653{
12654 u32 val, offset, start;
acd9c119 12655 int i, vlen;
9c8a620e
MC
12656
12657 for (offset = TG3_NVM_DIR_START;
12658 offset < TG3_NVM_DIR_END;
12659 offset += TG3_NVM_DIRENT_SIZE) {
e4f34110 12660 if (tg3_nvram_read(tp, offset, &val))
c4e6575c
MC
12661 return;
12662
9c8a620e
MC
12663 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
12664 break;
12665 }
12666
12667 if (offset == TG3_NVM_DIR_END)
12668 return;
12669
12670 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
12671 start = 0x08000000;
e4f34110 12672 else if (tg3_nvram_read(tp, offset - 4, &start))
9c8a620e
MC
12673 return;
12674
e4f34110 12675 if (tg3_nvram_read(tp, offset + 4, &offset) ||
9c8a620e 12676 !tg3_fw_img_is_valid(tp, offset) ||
e4f34110 12677 tg3_nvram_read(tp, offset + 8, &val))
9c8a620e
MC
12678 return;
12679
12680 offset += val - start;
12681
acd9c119 12682 vlen = strlen(tp->fw_ver);
9c8a620e 12683
acd9c119
MC
12684 tp->fw_ver[vlen++] = ',';
12685 tp->fw_ver[vlen++] = ' ';
9c8a620e
MC
12686
12687 for (i = 0; i < 4; i++) {
a9dc529d
MC
12688 __be32 v;
12689 if (tg3_nvram_read_be32(tp, offset, &v))
c4e6575c
MC
12690 return;
12691
b9fc7dc5 12692 offset += sizeof(v);
c4e6575c 12693
acd9c119
MC
12694 if (vlen > TG3_VER_SIZE - sizeof(v)) {
12695 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
9c8a620e 12696 break;
c4e6575c 12697 }
9c8a620e 12698
acd9c119
MC
12699 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
12700 vlen += sizeof(v);
c4e6575c 12701 }
acd9c119
MC
12702}
12703
7fd76445
MC
12704static void __devinit tg3_read_dash_ver(struct tg3 *tp)
12705{
12706 int vlen;
12707 u32 apedata;
12708
12709 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
12710 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
12711 return;
12712
12713 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
12714 if (apedata != APE_SEG_SIG_MAGIC)
12715 return;
12716
12717 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
12718 if (!(apedata & APE_FW_STATUS_READY))
12719 return;
12720
12721 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
12722
12723 vlen = strlen(tp->fw_ver);
12724
12725 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " DASH v%d.%d.%d.%d",
12726 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
12727 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
12728 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
12729 (apedata & APE_FW_VERSION_BLDMSK));
12730}
12731
acd9c119
MC
12732static void __devinit tg3_read_fw_ver(struct tg3 *tp)
12733{
12734 u32 val;
75f9936e 12735 bool vpd_vers = false;
acd9c119 12736
75f9936e
MC
12737 if (tp->fw_ver[0] != 0)
12738 vpd_vers = true;
df259d8c 12739
75f9936e
MC
12740 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
12741 strcat(tp->fw_ver, "sb");
df259d8c
MC
12742 return;
12743 }
12744
acd9c119
MC
12745 if (tg3_nvram_read(tp, 0, &val))
12746 return;
12747
12748 if (val == TG3_EEPROM_MAGIC)
12749 tg3_read_bc_ver(tp);
12750 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
12751 tg3_read_sb_ver(tp, val);
a6f6cb1c
MC
12752 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
12753 tg3_read_hwsb_ver(tp);
acd9c119
MC
12754 else
12755 return;
12756
12757 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
75f9936e
MC
12758 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) || vpd_vers)
12759 goto done;
acd9c119
MC
12760
12761 tg3_read_mgmtfw_ver(tp);
9c8a620e 12762
75f9936e 12763done:
9c8a620e 12764 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
c4e6575c
MC
12765}
12766
7544b097
MC
12767static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
12768
7fe876af
ED
12769static void inline vlan_features_add(struct net_device *dev, unsigned long flags)
12770{
12771#if TG3_VLAN_TAG_USED
12772 dev->vlan_features |= flags;
12773#endif
12774}
12775
1da177e4
LT
12776static int __devinit tg3_get_invariants(struct tg3 *tp)
12777{
12778 static struct pci_device_id write_reorder_chipsets[] = {
1da177e4 12779 { PCI_DEVICE(PCI_VENDOR_ID_AMD,
c6cdf436 12780 PCI_DEVICE_ID_AMD_FE_GATE_700C) },
c165b004 12781 { PCI_DEVICE(PCI_VENDOR_ID_AMD,
c6cdf436 12782 PCI_DEVICE_ID_AMD_8131_BRIDGE) },
399de50b
MC
12783 { PCI_DEVICE(PCI_VENDOR_ID_VIA,
12784 PCI_DEVICE_ID_VIA_8385_0) },
1da177e4
LT
12785 { },
12786 };
12787 u32 misc_ctrl_reg;
1da177e4
LT
12788 u32 pci_state_reg, grc_misc_cfg;
12789 u32 val;
12790 u16 pci_cmd;
5e7dfd0f 12791 int err;
1da177e4 12792
1da177e4
LT
12793 /* Force memory write invalidate off. If we leave it on,
12794 * then on 5700_BX chips we have to enable a workaround.
12795 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
12796 * to match the cacheline size. The Broadcom driver have this
12797 * workaround but turns MWI off all the times so never uses
12798 * it. This seems to suggest that the workaround is insufficient.
12799 */
12800 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
12801 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
12802 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
12803
12804 /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
12805 * has the register indirect write enable bit set before
12806 * we try to access any of the MMIO registers. It is also
12807 * critical that the PCI-X hw workaround situation is decided
12808 * before that as well.
12809 */
12810 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
12811 &misc_ctrl_reg);
12812
12813 tp->pci_chip_rev_id = (misc_ctrl_reg >>
12814 MISC_HOST_CTRL_CHIPREV_SHIFT);
795d01c5
MC
12815 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
12816 u32 prod_id_asic_rev;
12817
5001e2f6
MC
12818 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
12819 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
a50d0796
MC
12820 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5724 ||
12821 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719)
f6eb9b1f
MC
12822 pci_read_config_dword(tp->pdev,
12823 TG3PCI_GEN2_PRODID_ASICREV,
12824 &prod_id_asic_rev);
b703df6f
MC
12825 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
12826 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
12827 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
12828 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
12829 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
12830 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
12831 pci_read_config_dword(tp->pdev,
12832 TG3PCI_GEN15_PRODID_ASICREV,
12833 &prod_id_asic_rev);
f6eb9b1f
MC
12834 else
12835 pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
12836 &prod_id_asic_rev);
12837
321d32a0 12838 tp->pci_chip_rev_id = prod_id_asic_rev;
795d01c5 12839 }
1da177e4 12840
ff645bec
MC
12841 /* Wrong chip ID in 5752 A0. This code can be removed later
12842 * as A0 is not in production.
12843 */
12844 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
12845 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
12846
6892914f
MC
12847 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
12848 * we need to disable memory and use config. cycles
12849 * only to access all registers. The 5702/03 chips
12850 * can mistakenly decode the special cycles from the
12851 * ICH chipsets as memory write cycles, causing corruption
12852 * of register and memory space. Only certain ICH bridges
12853 * will drive special cycles with non-zero data during the
12854 * address phase which can fall within the 5703's address
12855 * range. This is not an ICH bug as the PCI spec allows
12856 * non-zero address during special cycles. However, only
12857 * these ICH bridges are known to drive non-zero addresses
12858 * during special cycles.
12859 *
12860 * Since special cycles do not cross PCI bridges, we only
12861 * enable this workaround if the 5703 is on the secondary
12862 * bus of these ICH bridges.
12863 */
12864 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
12865 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
12866 static struct tg3_dev_id {
12867 u32 vendor;
12868 u32 device;
12869 u32 rev;
12870 } ich_chipsets[] = {
12871 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
12872 PCI_ANY_ID },
12873 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
12874 PCI_ANY_ID },
12875 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
12876 0xa },
12877 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
12878 PCI_ANY_ID },
12879 { },
12880 };
12881 struct tg3_dev_id *pci_id = &ich_chipsets[0];
12882 struct pci_dev *bridge = NULL;
12883
12884 while (pci_id->vendor != 0) {
12885 bridge = pci_get_device(pci_id->vendor, pci_id->device,
12886 bridge);
12887 if (!bridge) {
12888 pci_id++;
12889 continue;
12890 }
12891 if (pci_id->rev != PCI_ANY_ID) {
44c10138 12892 if (bridge->revision > pci_id->rev)
6892914f
MC
12893 continue;
12894 }
12895 if (bridge->subordinate &&
12896 (bridge->subordinate->number ==
12897 tp->pdev->bus->number)) {
12898
12899 tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
12900 pci_dev_put(bridge);
12901 break;
12902 }
12903 }
12904 }
12905
41588ba1
MC
12906 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
12907 static struct tg3_dev_id {
12908 u32 vendor;
12909 u32 device;
12910 } bridge_chipsets[] = {
12911 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
12912 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
12913 { },
12914 };
12915 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
12916 struct pci_dev *bridge = NULL;
12917
12918 while (pci_id->vendor != 0) {
12919 bridge = pci_get_device(pci_id->vendor,
12920 pci_id->device,
12921 bridge);
12922 if (!bridge) {
12923 pci_id++;
12924 continue;
12925 }
12926 if (bridge->subordinate &&
12927 (bridge->subordinate->number <=
12928 tp->pdev->bus->number) &&
12929 (bridge->subordinate->subordinate >=
12930 tp->pdev->bus->number)) {
12931 tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
12932 pci_dev_put(bridge);
12933 break;
12934 }
12935 }
12936 }
12937
4a29cc2e
MC
12938 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
12939 * DMA addresses > 40-bit. This bridge may have other additional
12940 * 57xx devices behind it in some 4-port NIC designs for example.
12941 * Any tg3 device found behind the bridge will also need the 40-bit
12942 * DMA workaround.
12943 */
a4e2b347
MC
12944 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
12945 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
12946 tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
4a29cc2e 12947 tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
4cf78e4f 12948 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
859a5887 12949 } else {
4a29cc2e
MC
12950 struct pci_dev *bridge = NULL;
12951
12952 do {
12953 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
12954 PCI_DEVICE_ID_SERVERWORKS_EPB,
12955 bridge);
12956 if (bridge && bridge->subordinate &&
12957 (bridge->subordinate->number <=
12958 tp->pdev->bus->number) &&
12959 (bridge->subordinate->subordinate >=
12960 tp->pdev->bus->number)) {
12961 tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
12962 pci_dev_put(bridge);
12963 break;
12964 }
12965 } while (bridge);
12966 }
4cf78e4f 12967
1da177e4
LT
12968 /* Initialize misc host control in PCI block. */
12969 tp->misc_host_ctrl |= (misc_ctrl_reg &
12970 MISC_HOST_CTRL_CHIPREV);
12971 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
12972 tp->misc_host_ctrl);
12973
f6eb9b1f
MC
12974 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
12975 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
12976 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
7544b097
MC
12977 tp->pdev_peer = tg3_find_peer(tp);
12978
c885e824
MC
12979 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
12980 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
12981 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
12982 tp->tg3_flags3 |= TG3_FLG3_5717_PLUS;
12983
321d32a0
MC
12984 /* Intentionally exclude ASIC_REV_5906 */
12985 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d9ab5ad1 12986 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
d30cdd28 12987 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
9936bcf6 12988 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c 12989 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 12990 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
c885e824 12991 (tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
321d32a0
MC
12992 tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
12993
12994 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
12995 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
b5d3772c 12996 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
321d32a0 12997 (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
a4e2b347 12998 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
6708e5cc
JL
12999 tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
13000
1b440c56
JL
13001 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
13002 (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
13003 tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
13004
027455ad
MC
13005 /* 5700 B0 chips do not support checksumming correctly due
13006 * to hardware bugs.
13007 */
13008 if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
13009 tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
13010 else {
7fe876af
ED
13011 unsigned long features = NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_GRO;
13012
027455ad 13013 tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
027455ad 13014 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
7fe876af
ED
13015 features |= NETIF_F_IPV6_CSUM;
13016 tp->dev->features |= features;
13017 vlan_features_add(tp->dev, features);
027455ad
MC
13018 }
13019
507399f1 13020 /* Determine TSO capabilities */
c885e824 13021 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
e849cdc3
MC
13022 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
13023 else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
13024 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
507399f1
MC
13025 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
13026 else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
13027 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
13028 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
13029 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
13030 tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
13031 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13032 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13033 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
13034 tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
13035 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
13036 tp->fw_needed = FIRMWARE_TG3TSO5;
13037 else
13038 tp->fw_needed = FIRMWARE_TG3TSO;
13039 }
13040
13041 tp->irq_max = 1;
13042
5a6f3074 13043 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
7544b097
MC
13044 tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
13045 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
13046 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
13047 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
13048 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
13049 tp->pdev_peer == tp->pdev))
13050 tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
13051
321d32a0 13052 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
b5d3772c 13053 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
fcfa0a32 13054 tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
52c0fd83 13055 }
4f125f42 13056
c885e824 13057 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
507399f1
MC
13058 tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
13059 tp->irq_max = TG3_IRQ_MAX_VECS;
13060 }
f6eb9b1f 13061 }
0e1406dd 13062
615774fe 13063 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
a50d0796 13064 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
615774fe
MC
13065 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
13066 tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
13067 else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
13068 tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
13069 tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
0e1406dd 13070 }
f6eb9b1f 13071
c885e824 13072 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
b703df6f
MC
13073 tp->tg3_flags3 |= TG3_FLG3_USE_JUMBO_BDFLAG;
13074
f51f3562 13075 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
c6cdf436
MC
13076 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
13077 (tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG))
8f666b07 13078 tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
0f893dc6 13079
52f4490c
MC
13080 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
13081 &pci_state_reg);
13082
5e7dfd0f
MC
13083 tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
13084 if (tp->pcie_cap != 0) {
13085 u16 lnkctl;
13086
1da177e4 13087 tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
5f5c51e3
MC
13088
13089 pcie_set_readrq(tp->pdev, 4096);
13090
5e7dfd0f
MC
13091 pci_read_config_word(tp->pdev,
13092 tp->pcie_cap + PCI_EXP_LNKCTL,
13093 &lnkctl);
13094 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
13095 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
c7835a77 13096 tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
5e7dfd0f 13097 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0 13098 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
9cf74ebb
MC
13099 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
13100 tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
5e7dfd0f 13101 tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
614b0590
MC
13102 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
13103 tp->tg3_flags3 |= TG3_FLG3_L1PLLPD_EN;
c7835a77 13104 }
52f4490c 13105 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
fcb389df 13106 tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
52f4490c
MC
13107 } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
13108 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
13109 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
13110 if (!tp->pcix_cap) {
2445e461
MC
13111 dev_err(&tp->pdev->dev,
13112 "Cannot find PCI-X capability, aborting\n");
52f4490c
MC
13113 return -EIO;
13114 }
13115
13116 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
13117 tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
13118 }
1da177e4 13119
399de50b
MC
13120 /* If we have an AMD 762 or VIA K8T800 chipset, write
13121 * reordering to the mailbox registers done by the host
13122 * controller can cause major troubles. We read back from
13123 * every mailbox register write to force the writes to be
13124 * posted to the chip in order.
13125 */
13126 if (pci_dev_present(write_reorder_chipsets) &&
13127 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
13128 tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
13129
69fc4053
MC
13130 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
13131 &tp->pci_cacheline_sz);
13132 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13133 &tp->pci_lat_timer);
1da177e4
LT
13134 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
13135 tp->pci_lat_timer < 64) {
13136 tp->pci_lat_timer = 64;
69fc4053
MC
13137 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13138 tp->pci_lat_timer);
1da177e4
LT
13139 }
13140
52f4490c
MC
13141 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
13142 /* 5700 BX chips need to have their TX producer index
13143 * mailboxes written twice to workaround a bug.
13144 */
13145 tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
1da177e4 13146
52f4490c 13147 /* If we are in PCI-X mode, enable register write workaround.
1da177e4
LT
13148 *
13149 * The workaround is to use indirect register accesses
13150 * for all chip writes not to mailbox registers.
13151 */
52f4490c 13152 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
1da177e4 13153 u32 pm_reg;
1da177e4
LT
13154
13155 tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
13156
13157 /* The chip can have it's power management PCI config
13158 * space registers clobbered due to this bug.
13159 * So explicitly force the chip into D0 here.
13160 */
9974a356
MC
13161 pci_read_config_dword(tp->pdev,
13162 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
13163 &pm_reg);
13164 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
13165 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
9974a356
MC
13166 pci_write_config_dword(tp->pdev,
13167 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
13168 pm_reg);
13169
13170 /* Also, force SERR#/PERR# in PCI command. */
13171 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13172 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
13173 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13174 }
13175 }
13176
1da177e4
LT
13177 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
13178 tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
13179 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
13180 tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
13181
13182 /* Chip-specific fixup from Broadcom driver */
13183 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
13184 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
13185 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
13186 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
13187 }
13188
1ee582d8 13189 /* Default fast path register access methods */
20094930 13190 tp->read32 = tg3_read32;
1ee582d8 13191 tp->write32 = tg3_write32;
09ee929c 13192 tp->read32_mbox = tg3_read32;
20094930 13193 tp->write32_mbox = tg3_write32;
1ee582d8
MC
13194 tp->write32_tx_mbox = tg3_write32;
13195 tp->write32_rx_mbox = tg3_write32;
13196
13197 /* Various workaround register access methods */
13198 if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
13199 tp->write32 = tg3_write_indirect_reg32;
98efd8a6
MC
13200 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
13201 ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
13202 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
13203 /*
13204 * Back to back register writes can cause problems on these
13205 * chips, the workaround is to read back all reg writes
13206 * except those to mailbox regs.
13207 *
13208 * See tg3_write_indirect_reg32().
13209 */
1ee582d8 13210 tp->write32 = tg3_write_flush_reg32;
98efd8a6
MC
13211 }
13212
1ee582d8
MC
13213 if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
13214 (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
13215 tp->write32_tx_mbox = tg3_write32_tx_mbox;
13216 if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
13217 tp->write32_rx_mbox = tg3_write_flush_reg32;
13218 }
20094930 13219
6892914f
MC
13220 if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
13221 tp->read32 = tg3_read_indirect_reg32;
13222 tp->write32 = tg3_write_indirect_reg32;
13223 tp->read32_mbox = tg3_read_indirect_mbox;
13224 tp->write32_mbox = tg3_write_indirect_mbox;
13225 tp->write32_tx_mbox = tg3_write_indirect_mbox;
13226 tp->write32_rx_mbox = tg3_write_indirect_mbox;
13227
13228 iounmap(tp->regs);
22abe310 13229 tp->regs = NULL;
6892914f
MC
13230
13231 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13232 pci_cmd &= ~PCI_COMMAND_MEMORY;
13233 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13234 }
b5d3772c
MC
13235 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
13236 tp->read32_mbox = tg3_read32_mbox_5906;
13237 tp->write32_mbox = tg3_write32_mbox_5906;
13238 tp->write32_tx_mbox = tg3_write32_mbox_5906;
13239 tp->write32_rx_mbox = tg3_write32_mbox_5906;
13240 }
6892914f 13241
bbadf503
MC
13242 if (tp->write32 == tg3_write_indirect_reg32 ||
13243 ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
13244 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
f49639e6 13245 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
bbadf503
MC
13246 tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
13247
7d0c41ef 13248 /* Get eeprom hw config before calling tg3_set_power_state().
9d26e213 13249 * In particular, the TG3_FLG2_IS_NIC flag must be
7d0c41ef
MC
13250 * determined before calling tg3_set_power_state() so that
13251 * we know whether or not to switch out of Vaux power.
13252 * When the flag is set, it means that GPIO1 is used for eeprom
13253 * write protect and also implies that it is a LOM where GPIOs
13254 * are not used to switch power.
6aa20a22 13255 */
7d0c41ef
MC
13256 tg3_get_eeprom_hw_cfg(tp);
13257
0d3031d9
MC
13258 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
13259 /* Allow reads and writes to the
13260 * APE register and memory space.
13261 */
13262 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
13263 PCISTATE_ALLOW_APE_SHMEM_WR |
13264 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
13265 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
13266 pci_state_reg);
13267 }
13268
9936bcf6 13269 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
57e6983c 13270 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
321d32a0 13271 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 13272 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
c885e824 13273 (tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
d30cdd28
MC
13274 tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
13275
314fba34
MC
13276 /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
13277 * GPIO1 driven high will bring 5700's external PHY out of reset.
13278 * It is also used as eeprom write protect on LOMs.
13279 */
13280 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
13281 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
13282 (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
13283 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
13284 GRC_LCLCTRL_GPIO_OUTPUT1);
3e7d83bc
MC
13285 /* Unused GPIO3 must be driven as output on 5752 because there
13286 * are no pull-up resistors on unused GPIO pins.
13287 */
13288 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
13289 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
314fba34 13290
321d32a0 13291 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
cb4ed1fd
MC
13292 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
13293 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
af36e6b6
MC
13294 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
13295
8d519ab2
MC
13296 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
13297 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
13298 /* Turn off the debug UART. */
13299 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
13300 if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
13301 /* Keep VMain power. */
13302 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
13303 GRC_LCLCTRL_GPIO_OUTPUT0;
13304 }
13305
1da177e4 13306 /* Force the chip into D0. */
bc1c7567 13307 err = tg3_set_power_state(tp, PCI_D0);
1da177e4 13308 if (err) {
2445e461 13309 dev_err(&tp->pdev->dev, "Transition to D0 failed\n");
1da177e4
LT
13310 return err;
13311 }
13312
1da177e4
LT
13313 /* Derive initial jumbo mode from MTU assigned in
13314 * ether_setup() via the alloc_etherdev() call
13315 */
0f893dc6 13316 if (tp->dev->mtu > ETH_DATA_LEN &&
a4e2b347 13317 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
0f893dc6 13318 tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
1da177e4
LT
13319
13320 /* Determine WakeOnLan speed to use. */
13321 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
13322 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
13323 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
13324 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
13325 tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
13326 } else {
13327 tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
13328 }
13329
7f97a4bd
MC
13330 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
13331 tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
13332
1da177e4
LT
13333 /* A few boards don't want Ethernet@WireSpeed phy feature */
13334 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
13335 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
13336 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
747e8f8b 13337 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
7f97a4bd 13338 (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) ||
747e8f8b 13339 (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
1da177e4
LT
13340 tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
13341
13342 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
13343 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
13344 tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
13345 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
13346 tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
13347
321d32a0 13348 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
7f97a4bd 13349 !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
321d32a0 13350 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
f6eb9b1f 13351 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
c885e824 13352 !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
c424cb24 13353 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d30cdd28 13354 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
9936bcf6
MC
13355 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
13356 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
d4011ada
MC
13357 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
13358 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
13359 tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
c1d2a196
MC
13360 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
13361 tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
321d32a0 13362 } else
c424cb24
MC
13363 tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
13364 }
1da177e4 13365
b2a5c19c
MC
13366 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
13367 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
13368 tp->phy_otp = tg3_read_otp_phycfg(tp);
13369 if (tp->phy_otp == 0)
13370 tp->phy_otp = TG3_OTP_DEFAULT;
13371 }
13372
f51f3562 13373 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
8ef21428
MC
13374 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
13375 else
13376 tp->mi_mode = MAC_MI_MODE_BASE;
13377
1da177e4 13378 tp->coalesce_mode = 0;
1da177e4
LT
13379 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
13380 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
13381 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
13382
321d32a0
MC
13383 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
13384 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
57e6983c
MC
13385 tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
13386
158d7abd
MC
13387 err = tg3_mdio_init(tp);
13388 if (err)
13389 return err;
1da177e4 13390
55dffe79 13391 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
2138c002 13392 tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
55dffe79
MC
13393 return -ENOTSUPP;
13394
1da177e4
LT
13395 /* Initialize data/descriptor byte/word swapping. */
13396 val = tr32(GRC_MODE);
13397 val &= GRC_MODE_HOST_STACKUP;
13398 tw32(GRC_MODE, val | tp->grc_mode);
13399
13400 tg3_switch_clocks(tp);
13401
13402 /* Clear this out for sanity. */
13403 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
13404
13405 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
13406 &pci_state_reg);
13407 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
13408 (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
13409 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
13410
13411 if (chiprevid == CHIPREV_ID_5701_A0 ||
13412 chiprevid == CHIPREV_ID_5701_B0 ||
13413 chiprevid == CHIPREV_ID_5701_B2 ||
13414 chiprevid == CHIPREV_ID_5701_B5) {
13415 void __iomem *sram_base;
13416
13417 /* Write some dummy words into the SRAM status block
13418 * area, see if it reads back correctly. If the return
13419 * value is bad, force enable the PCIX workaround.
13420 */
13421 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
13422
13423 writel(0x00000000, sram_base);
13424 writel(0x00000000, sram_base + 4);
13425 writel(0xffffffff, sram_base + 4);
13426 if (readl(sram_base) != 0x00000000)
13427 tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
13428 }
13429 }
13430
13431 udelay(50);
13432 tg3_nvram_init(tp);
13433
13434 grc_misc_cfg = tr32(GRC_MISC_CFG);
13435 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
13436
1da177e4
LT
13437 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
13438 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
13439 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
13440 tp->tg3_flags2 |= TG3_FLG2_IS_5788;
13441
fac9b83e
DM
13442 if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
13443 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
13444 tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
13445 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
13446 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
13447 HOSTCC_MODE_CLRTICK_TXBD);
13448
13449 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
13450 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13451 tp->misc_host_ctrl);
13452 }
13453
3bda1258
MC
13454 /* Preserve the APE MAC_MODE bits */
13455 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
13456 tp->mac_mode = tr32(MAC_MODE) |
13457 MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
13458 else
13459 tp->mac_mode = TG3_DEF_MAC_MODE;
13460
1da177e4
LT
13461 /* these are limited to 10/100 only */
13462 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
13463 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
13464 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
13465 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
13466 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
13467 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
13468 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
13469 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
13470 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
676917d4
MC
13471 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
13472 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
321d32a0 13473 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
d1101142
MC
13474 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
13475 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
7f97a4bd 13476 (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
1da177e4
LT
13477 tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
13478
13479 err = tg3_phy_probe(tp);
13480 if (err) {
2445e461 13481 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
1da177e4 13482 /* ... but do not return immediately ... */
b02fd9e3 13483 tg3_mdio_fini(tp);
1da177e4
LT
13484 }
13485
184b8904 13486 tg3_read_vpd(tp);
c4e6575c 13487 tg3_read_fw_ver(tp);
1da177e4
LT
13488
13489 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
13490 tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
13491 } else {
13492 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
13493 tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
13494 else
13495 tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
13496 }
13497
13498 /* 5700 {AX,BX} chips have a broken status block link
13499 * change bit implementation, so we must use the
13500 * status register in those cases.
13501 */
13502 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
13503 tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
13504 else
13505 tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
13506
13507 /* The led_ctrl is set during tg3_phy_probe, here we might
13508 * have to force the link status polling mechanism based
13509 * upon subsystem IDs.
13510 */
13511 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
007a880d 13512 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
1da177e4
LT
13513 !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
13514 tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
13515 TG3_FLAG_USE_LINKCHG_REG);
13516 }
13517
13518 /* For all SERDES we poll the MAC status register. */
13519 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
13520 tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
13521 else
13522 tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
13523
9dc7a113 13524 tp->rx_offset = NET_IP_ALIGN + TG3_RX_HEADROOM;
d2757fc4 13525 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
1da177e4 13526 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
d2757fc4 13527 (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
9dc7a113 13528 tp->rx_offset -= NET_IP_ALIGN;
d2757fc4 13529#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
9dc7a113 13530 tp->rx_copy_thresh = ~(u16)0;
d2757fc4
MC
13531#endif
13532 }
1da177e4 13533
f92905de
MC
13534 tp->rx_std_max_post = TG3_RX_RING_SIZE;
13535
13536 /* Increment the rx prod index on the rx std ring by at most
13537 * 8 for these chips to workaround hw errata.
13538 */
13539 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13540 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
13541 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
13542 tp->rx_std_max_post = 8;
13543
8ed5d97e
MC
13544 if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
13545 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
13546 PCIE_PWR_MGMT_L1_THRESH_MSK;
13547
1da177e4
LT
13548 return err;
13549}
13550
49b6e95f 13551#ifdef CONFIG_SPARC
1da177e4
LT
13552static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
13553{
13554 struct net_device *dev = tp->dev;
13555 struct pci_dev *pdev = tp->pdev;
49b6e95f 13556 struct device_node *dp = pci_device_to_OF_node(pdev);
374d4cac 13557 const unsigned char *addr;
49b6e95f
DM
13558 int len;
13559
13560 addr = of_get_property(dp, "local-mac-address", &len);
13561 if (addr && len == 6) {
13562 memcpy(dev->dev_addr, addr, 6);
13563 memcpy(dev->perm_addr, dev->dev_addr, 6);
13564 return 0;
1da177e4
LT
13565 }
13566 return -ENODEV;
13567}
13568
13569static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
13570{
13571 struct net_device *dev = tp->dev;
13572
13573 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
2ff43697 13574 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
1da177e4
LT
13575 return 0;
13576}
13577#endif
13578
13579static int __devinit tg3_get_device_address(struct tg3 *tp)
13580{
13581 struct net_device *dev = tp->dev;
13582 u32 hi, lo, mac_offset;
008652b3 13583 int addr_ok = 0;
1da177e4 13584
49b6e95f 13585#ifdef CONFIG_SPARC
1da177e4
LT
13586 if (!tg3_get_macaddr_sparc(tp))
13587 return 0;
13588#endif
13589
13590 mac_offset = 0x7c;
f49639e6 13591 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
a4e2b347 13592 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
1da177e4
LT
13593 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
13594 mac_offset = 0xcc;
13595 if (tg3_nvram_lock(tp))
13596 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
13597 else
13598 tg3_nvram_unlock(tp);
a50d0796
MC
13599 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13600 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
13601 if (PCI_FUNC(tp->pdev->devfn) & 1)
a1b950d5 13602 mac_offset = 0xcc;
a50d0796
MC
13603 if (PCI_FUNC(tp->pdev->devfn) > 1)
13604 mac_offset += 0x18c;
a1b950d5 13605 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
b5d3772c 13606 mac_offset = 0x10;
1da177e4
LT
13607
13608 /* First try to get it from MAC address mailbox. */
13609 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
13610 if ((hi >> 16) == 0x484b) {
13611 dev->dev_addr[0] = (hi >> 8) & 0xff;
13612 dev->dev_addr[1] = (hi >> 0) & 0xff;
13613
13614 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
13615 dev->dev_addr[2] = (lo >> 24) & 0xff;
13616 dev->dev_addr[3] = (lo >> 16) & 0xff;
13617 dev->dev_addr[4] = (lo >> 8) & 0xff;
13618 dev->dev_addr[5] = (lo >> 0) & 0xff;
1da177e4 13619
008652b3
MC
13620 /* Some old bootcode may report a 0 MAC address in SRAM */
13621 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
13622 }
13623 if (!addr_ok) {
13624 /* Next, try NVRAM. */
df259d8c
MC
13625 if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
13626 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
6d348f2c 13627 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
62cedd11
MC
13628 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
13629 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
008652b3
MC
13630 }
13631 /* Finally just fetch it out of the MAC control regs. */
13632 else {
13633 hi = tr32(MAC_ADDR_0_HIGH);
13634 lo = tr32(MAC_ADDR_0_LOW);
13635
13636 dev->dev_addr[5] = lo & 0xff;
13637 dev->dev_addr[4] = (lo >> 8) & 0xff;
13638 dev->dev_addr[3] = (lo >> 16) & 0xff;
13639 dev->dev_addr[2] = (lo >> 24) & 0xff;
13640 dev->dev_addr[1] = hi & 0xff;
13641 dev->dev_addr[0] = (hi >> 8) & 0xff;
13642 }
1da177e4
LT
13643 }
13644
13645 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
7582a335 13646#ifdef CONFIG_SPARC
1da177e4
LT
13647 if (!tg3_get_default_macaddr_sparc(tp))
13648 return 0;
13649#endif
13650 return -EINVAL;
13651 }
2ff43697 13652 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
1da177e4
LT
13653 return 0;
13654}
13655
59e6b434
DM
13656#define BOUNDARY_SINGLE_CACHELINE 1
13657#define BOUNDARY_MULTI_CACHELINE 2
13658
13659static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
13660{
13661 int cacheline_size;
13662 u8 byte;
13663 int goal;
13664
13665 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
13666 if (byte == 0)
13667 cacheline_size = 1024;
13668 else
13669 cacheline_size = (int) byte * 4;
13670
13671 /* On 5703 and later chips, the boundary bits have no
13672 * effect.
13673 */
13674 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13675 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13676 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
13677 goto out;
13678
13679#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
13680 goal = BOUNDARY_MULTI_CACHELINE;
13681#else
13682#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
13683 goal = BOUNDARY_SINGLE_CACHELINE;
13684#else
13685 goal = 0;
13686#endif
13687#endif
13688
c885e824 13689 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
cbf9ca6c
MC
13690 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
13691 goto out;
13692 }
13693
59e6b434
DM
13694 if (!goal)
13695 goto out;
13696
13697 /* PCI controllers on most RISC systems tend to disconnect
13698 * when a device tries to burst across a cache-line boundary.
13699 * Therefore, letting tg3 do so just wastes PCI bandwidth.
13700 *
13701 * Unfortunately, for PCI-E there are only limited
13702 * write-side controls for this, and thus for reads
13703 * we will still get the disconnects. We'll also waste
13704 * these PCI cycles for both read and write for chips
13705 * other than 5700 and 5701 which do not implement the
13706 * boundary bits.
13707 */
13708 if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
13709 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
13710 switch (cacheline_size) {
13711 case 16:
13712 case 32:
13713 case 64:
13714 case 128:
13715 if (goal == BOUNDARY_SINGLE_CACHELINE) {
13716 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
13717 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
13718 } else {
13719 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
13720 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
13721 }
13722 break;
13723
13724 case 256:
13725 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
13726 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
13727 break;
13728
13729 default:
13730 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
13731 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
13732 break;
855e1111 13733 }
59e6b434
DM
13734 } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
13735 switch (cacheline_size) {
13736 case 16:
13737 case 32:
13738 case 64:
13739 if (goal == BOUNDARY_SINGLE_CACHELINE) {
13740 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
13741 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
13742 break;
13743 }
13744 /* fallthrough */
13745 case 128:
13746 default:
13747 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
13748 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
13749 break;
855e1111 13750 }
59e6b434
DM
13751 } else {
13752 switch (cacheline_size) {
13753 case 16:
13754 if (goal == BOUNDARY_SINGLE_CACHELINE) {
13755 val |= (DMA_RWCTRL_READ_BNDRY_16 |
13756 DMA_RWCTRL_WRITE_BNDRY_16);
13757 break;
13758 }
13759 /* fallthrough */
13760 case 32:
13761 if (goal == BOUNDARY_SINGLE_CACHELINE) {
13762 val |= (DMA_RWCTRL_READ_BNDRY_32 |
13763 DMA_RWCTRL_WRITE_BNDRY_32);
13764 break;
13765 }
13766 /* fallthrough */
13767 case 64:
13768 if (goal == BOUNDARY_SINGLE_CACHELINE) {
13769 val |= (DMA_RWCTRL_READ_BNDRY_64 |
13770 DMA_RWCTRL_WRITE_BNDRY_64);
13771 break;
13772 }
13773 /* fallthrough */
13774 case 128:
13775 if (goal == BOUNDARY_SINGLE_CACHELINE) {
13776 val |= (DMA_RWCTRL_READ_BNDRY_128 |
13777 DMA_RWCTRL_WRITE_BNDRY_128);
13778 break;
13779 }
13780 /* fallthrough */
13781 case 256:
13782 val |= (DMA_RWCTRL_READ_BNDRY_256 |
13783 DMA_RWCTRL_WRITE_BNDRY_256);
13784 break;
13785 case 512:
13786 val |= (DMA_RWCTRL_READ_BNDRY_512 |
13787 DMA_RWCTRL_WRITE_BNDRY_512);
13788 break;
13789 case 1024:
13790 default:
13791 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
13792 DMA_RWCTRL_WRITE_BNDRY_1024);
13793 break;
855e1111 13794 }
59e6b434
DM
13795 }
13796
13797out:
13798 return val;
13799}
13800
1da177e4
LT
13801static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
13802{
13803 struct tg3_internal_buffer_desc test_desc;
13804 u32 sram_dma_descs;
13805 int i, ret;
13806
13807 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
13808
13809 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
13810 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
13811 tw32(RDMAC_STATUS, 0);
13812 tw32(WDMAC_STATUS, 0);
13813
13814 tw32(BUFMGR_MODE, 0);
13815 tw32(FTQ_RESET, 0);
13816
13817 test_desc.addr_hi = ((u64) buf_dma) >> 32;
13818 test_desc.addr_lo = buf_dma & 0xffffffff;
13819 test_desc.nic_mbuf = 0x00002100;
13820 test_desc.len = size;
13821
13822 /*
13823 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
13824 * the *second* time the tg3 driver was getting loaded after an
13825 * initial scan.
13826 *
13827 * Broadcom tells me:
13828 * ...the DMA engine is connected to the GRC block and a DMA
13829 * reset may affect the GRC block in some unpredictable way...
13830 * The behavior of resets to individual blocks has not been tested.
13831 *
13832 * Broadcom noted the GRC reset will also reset all sub-components.
13833 */
13834 if (to_device) {
13835 test_desc.cqid_sqid = (13 << 8) | 2;
13836
13837 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
13838 udelay(40);
13839 } else {
13840 test_desc.cqid_sqid = (16 << 8) | 7;
13841
13842 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
13843 udelay(40);
13844 }
13845 test_desc.flags = 0x00000005;
13846
13847 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
13848 u32 val;
13849
13850 val = *(((u32 *)&test_desc) + i);
13851 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
13852 sram_dma_descs + (i * sizeof(u32)));
13853 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
13854 }
13855 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
13856
859a5887 13857 if (to_device)
1da177e4 13858 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
859a5887 13859 else
1da177e4 13860 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
1da177e4
LT
13861
13862 ret = -ENODEV;
13863 for (i = 0; i < 40; i++) {
13864 u32 val;
13865
13866 if (to_device)
13867 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
13868 else
13869 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
13870 if ((val & 0xffff) == sram_dma_descs) {
13871 ret = 0;
13872 break;
13873 }
13874
13875 udelay(100);
13876 }
13877
13878 return ret;
13879}
13880
ded7340d 13881#define TEST_BUFFER_SIZE 0x2000
1da177e4
LT
13882
13883static int __devinit tg3_test_dma(struct tg3 *tp)
13884{
13885 dma_addr_t buf_dma;
59e6b434 13886 u32 *buf, saved_dma_rwctrl;
cbf9ca6c 13887 int ret = 0;
1da177e4
LT
13888
13889 buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
13890 if (!buf) {
13891 ret = -ENOMEM;
13892 goto out_nofree;
13893 }
13894
13895 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
13896 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
13897
59e6b434 13898 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
1da177e4 13899
c885e824 13900 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
cbf9ca6c
MC
13901 goto out;
13902
1da177e4
LT
13903 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
13904 /* DMA read watermark not used on PCIE */
13905 tp->dma_rwctrl |= 0x00180000;
13906 } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
85e94ced
MC
13907 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
13908 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
1da177e4
LT
13909 tp->dma_rwctrl |= 0x003f0000;
13910 else
13911 tp->dma_rwctrl |= 0x003f000f;
13912 } else {
13913 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
13914 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
13915 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
49afdeb6 13916 u32 read_water = 0x7;
1da177e4 13917
4a29cc2e
MC
13918 /* If the 5704 is behind the EPB bridge, we can
13919 * do the less restrictive ONE_DMA workaround for
13920 * better performance.
13921 */
13922 if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
13923 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
13924 tp->dma_rwctrl |= 0x8000;
13925 else if (ccval == 0x6 || ccval == 0x7)
1da177e4
LT
13926 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
13927
49afdeb6
MC
13928 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
13929 read_water = 4;
59e6b434 13930 /* Set bit 23 to enable PCIX hw bug fix */
49afdeb6
MC
13931 tp->dma_rwctrl |=
13932 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
13933 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
13934 (1 << 23);
4cf78e4f
MC
13935 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
13936 /* 5780 always in PCIX mode */
13937 tp->dma_rwctrl |= 0x00144000;
a4e2b347
MC
13938 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
13939 /* 5714 always in PCIX mode */
13940 tp->dma_rwctrl |= 0x00148000;
1da177e4
LT
13941 } else {
13942 tp->dma_rwctrl |= 0x001b000f;
13943 }
13944 }
13945
13946 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
13947 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
13948 tp->dma_rwctrl &= 0xfffffff0;
13949
13950 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
13951 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
13952 /* Remove this if it causes problems for some boards. */
13953 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
13954
13955 /* On 5700/5701 chips, we need to set this bit.
13956 * Otherwise the chip will issue cacheline transactions
13957 * to streamable DMA memory with not all the byte
13958 * enables turned on. This is an error on several
13959 * RISC PCI controllers, in particular sparc64.
13960 *
13961 * On 5703/5704 chips, this bit has been reassigned
13962 * a different meaning. In particular, it is used
13963 * on those chips to enable a PCI-X workaround.
13964 */
13965 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
13966 }
13967
13968 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
13969
13970#if 0
13971 /* Unneeded, already done by tg3_get_invariants. */
13972 tg3_switch_clocks(tp);
13973#endif
13974
1da177e4
LT
13975 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13976 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
13977 goto out;
13978
59e6b434
DM
13979 /* It is best to perform DMA test with maximum write burst size
13980 * to expose the 5700/5701 write DMA bug.
13981 */
13982 saved_dma_rwctrl = tp->dma_rwctrl;
13983 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
13984 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
13985
1da177e4
LT
13986 while (1) {
13987 u32 *p = buf, i;
13988
13989 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
13990 p[i] = i;
13991
13992 /* Send the buffer to the chip. */
13993 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
13994 if (ret) {
2445e461
MC
13995 dev_err(&tp->pdev->dev,
13996 "%s: Buffer write failed. err = %d\n",
13997 __func__, ret);
1da177e4
LT
13998 break;
13999 }
14000
14001#if 0
14002 /* validate data reached card RAM correctly. */
14003 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14004 u32 val;
14005 tg3_read_mem(tp, 0x2100 + (i*4), &val);
14006 if (le32_to_cpu(val) != p[i]) {
2445e461
MC
14007 dev_err(&tp->pdev->dev,
14008 "%s: Buffer corrupted on device! "
14009 "(%d != %d)\n", __func__, val, i);
1da177e4
LT
14010 /* ret = -ENODEV here? */
14011 }
14012 p[i] = 0;
14013 }
14014#endif
14015 /* Now read it back. */
14016 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
14017 if (ret) {
5129c3a3
MC
14018 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
14019 "err = %d\n", __func__, ret);
1da177e4
LT
14020 break;
14021 }
14022
14023 /* Verify it. */
14024 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14025 if (p[i] == i)
14026 continue;
14027
59e6b434
DM
14028 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14029 DMA_RWCTRL_WRITE_BNDRY_16) {
14030 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
1da177e4
LT
14031 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
14032 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14033 break;
14034 } else {
2445e461
MC
14035 dev_err(&tp->pdev->dev,
14036 "%s: Buffer corrupted on read back! "
14037 "(%d != %d)\n", __func__, p[i], i);
1da177e4
LT
14038 ret = -ENODEV;
14039 goto out;
14040 }
14041 }
14042
14043 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
14044 /* Success. */
14045 ret = 0;
14046 break;
14047 }
14048 }
59e6b434
DM
14049 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14050 DMA_RWCTRL_WRITE_BNDRY_16) {
6d1cfbab
MC
14051 static struct pci_device_id dma_wait_state_chipsets[] = {
14052 { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
14053 PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
14054 { },
14055 };
14056
59e6b434 14057 /* DMA test passed without adjusting DMA boundary,
6d1cfbab
MC
14058 * now look for chipsets that are known to expose the
14059 * DMA bug without failing the test.
59e6b434 14060 */
6d1cfbab
MC
14061 if (pci_dev_present(dma_wait_state_chipsets)) {
14062 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14063 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
859a5887 14064 } else {
6d1cfbab
MC
14065 /* Safe to use the calculated DMA boundary. */
14066 tp->dma_rwctrl = saved_dma_rwctrl;
859a5887 14067 }
6d1cfbab 14068
59e6b434
DM
14069 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14070 }
1da177e4
LT
14071
14072out:
14073 pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
14074out_nofree:
14075 return ret;
14076}
14077
14078static void __devinit tg3_init_link_config(struct tg3 *tp)
14079{
14080 tp->link_config.advertising =
14081 (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
14082 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
14083 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
14084 ADVERTISED_Autoneg | ADVERTISED_MII);
14085 tp->link_config.speed = SPEED_INVALID;
14086 tp->link_config.duplex = DUPLEX_INVALID;
14087 tp->link_config.autoneg = AUTONEG_ENABLE;
1da177e4
LT
14088 tp->link_config.active_speed = SPEED_INVALID;
14089 tp->link_config.active_duplex = DUPLEX_INVALID;
14090 tp->link_config.phy_is_low_power = 0;
14091 tp->link_config.orig_speed = SPEED_INVALID;
14092 tp->link_config.orig_duplex = DUPLEX_INVALID;
14093 tp->link_config.orig_autoneg = AUTONEG_INVALID;
14094}
14095
14096static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
14097{
c885e824 14098 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
666bc831
MC
14099 tp->bufmgr_config.mbuf_read_dma_low_water =
14100 DEFAULT_MB_RDMA_LOW_WATER_5705;
14101 tp->bufmgr_config.mbuf_mac_rx_low_water =
14102 DEFAULT_MB_MACRX_LOW_WATER_57765;
14103 tp->bufmgr_config.mbuf_high_water =
14104 DEFAULT_MB_HIGH_WATER_57765;
14105
14106 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14107 DEFAULT_MB_RDMA_LOW_WATER_5705;
14108 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14109 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
14110 tp->bufmgr_config.mbuf_high_water_jumbo =
14111 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
14112 } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
fdfec172
MC
14113 tp->bufmgr_config.mbuf_read_dma_low_water =
14114 DEFAULT_MB_RDMA_LOW_WATER_5705;
14115 tp->bufmgr_config.mbuf_mac_rx_low_water =
14116 DEFAULT_MB_MACRX_LOW_WATER_5705;
14117 tp->bufmgr_config.mbuf_high_water =
14118 DEFAULT_MB_HIGH_WATER_5705;
b5d3772c
MC
14119 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14120 tp->bufmgr_config.mbuf_mac_rx_low_water =
14121 DEFAULT_MB_MACRX_LOW_WATER_5906;
14122 tp->bufmgr_config.mbuf_high_water =
14123 DEFAULT_MB_HIGH_WATER_5906;
14124 }
fdfec172
MC
14125
14126 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14127 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
14128 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14129 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
14130 tp->bufmgr_config.mbuf_high_water_jumbo =
14131 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
14132 } else {
14133 tp->bufmgr_config.mbuf_read_dma_low_water =
14134 DEFAULT_MB_RDMA_LOW_WATER;
14135 tp->bufmgr_config.mbuf_mac_rx_low_water =
14136 DEFAULT_MB_MACRX_LOW_WATER;
14137 tp->bufmgr_config.mbuf_high_water =
14138 DEFAULT_MB_HIGH_WATER;
14139
14140 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14141 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
14142 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14143 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
14144 tp->bufmgr_config.mbuf_high_water_jumbo =
14145 DEFAULT_MB_HIGH_WATER_JUMBO;
14146 }
1da177e4
LT
14147
14148 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
14149 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
14150}
14151
14152static char * __devinit tg3_phy_string(struct tg3 *tp)
14153{
79eb6904
MC
14154 switch (tp->phy_id & TG3_PHY_ID_MASK) {
14155 case TG3_PHY_ID_BCM5400: return "5400";
14156 case TG3_PHY_ID_BCM5401: return "5401";
14157 case TG3_PHY_ID_BCM5411: return "5411";
14158 case TG3_PHY_ID_BCM5701: return "5701";
14159 case TG3_PHY_ID_BCM5703: return "5703";
14160 case TG3_PHY_ID_BCM5704: return "5704";
14161 case TG3_PHY_ID_BCM5705: return "5705";
14162 case TG3_PHY_ID_BCM5750: return "5750";
14163 case TG3_PHY_ID_BCM5752: return "5752";
14164 case TG3_PHY_ID_BCM5714: return "5714";
14165 case TG3_PHY_ID_BCM5780: return "5780";
14166 case TG3_PHY_ID_BCM5755: return "5755";
14167 case TG3_PHY_ID_BCM5787: return "5787";
14168 case TG3_PHY_ID_BCM5784: return "5784";
14169 case TG3_PHY_ID_BCM5756: return "5722/5756";
14170 case TG3_PHY_ID_BCM5906: return "5906";
14171 case TG3_PHY_ID_BCM5761: return "5761";
14172 case TG3_PHY_ID_BCM5718C: return "5718C";
14173 case TG3_PHY_ID_BCM5718S: return "5718S";
14174 case TG3_PHY_ID_BCM57765: return "57765";
302b500b 14175 case TG3_PHY_ID_BCM5719C: return "5719C";
79eb6904 14176 case TG3_PHY_ID_BCM8002: return "8002/serdes";
1da177e4
LT
14177 case 0: return "serdes";
14178 default: return "unknown";
855e1111 14179 }
1da177e4
LT
14180}
14181
f9804ddb
MC
14182static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
14183{
14184 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
14185 strcpy(str, "PCI Express");
14186 return str;
14187 } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
14188 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
14189
14190 strcpy(str, "PCIX:");
14191
14192 if ((clock_ctrl == 7) ||
14193 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
14194 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
14195 strcat(str, "133MHz");
14196 else if (clock_ctrl == 0)
14197 strcat(str, "33MHz");
14198 else if (clock_ctrl == 2)
14199 strcat(str, "50MHz");
14200 else if (clock_ctrl == 4)
14201 strcat(str, "66MHz");
14202 else if (clock_ctrl == 6)
14203 strcat(str, "100MHz");
f9804ddb
MC
14204 } else {
14205 strcpy(str, "PCI:");
14206 if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
14207 strcat(str, "66MHz");
14208 else
14209 strcat(str, "33MHz");
14210 }
14211 if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
14212 strcat(str, ":32-bit");
14213 else
14214 strcat(str, ":64-bit");
14215 return str;
14216}
14217
8c2dc7e1 14218static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
1da177e4
LT
14219{
14220 struct pci_dev *peer;
14221 unsigned int func, devnr = tp->pdev->devfn & ~7;
14222
14223 for (func = 0; func < 8; func++) {
14224 peer = pci_get_slot(tp->pdev->bus, devnr | func);
14225 if (peer && peer != tp->pdev)
14226 break;
14227 pci_dev_put(peer);
14228 }
16fe9d74
MC
14229 /* 5704 can be configured in single-port mode, set peer to
14230 * tp->pdev in that case.
14231 */
14232 if (!peer) {
14233 peer = tp->pdev;
14234 return peer;
14235 }
1da177e4
LT
14236
14237 /*
14238 * We don't need to keep the refcount elevated; there's no way
14239 * to remove one half of this device without removing the other
14240 */
14241 pci_dev_put(peer);
14242
14243 return peer;
14244}
14245
15f9850d
DM
14246static void __devinit tg3_init_coal(struct tg3 *tp)
14247{
14248 struct ethtool_coalesce *ec = &tp->coal;
14249
14250 memset(ec, 0, sizeof(*ec));
14251 ec->cmd = ETHTOOL_GCOALESCE;
14252 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
14253 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
14254 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
14255 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
14256 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
14257 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
14258 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
14259 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
14260 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
14261
14262 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
14263 HOSTCC_MODE_CLRTICK_TXBD)) {
14264 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
14265 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
14266 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
14267 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
14268 }
d244c892
MC
14269
14270 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
14271 ec->rx_coalesce_usecs_irq = 0;
14272 ec->tx_coalesce_usecs_irq = 0;
14273 ec->stats_block_coalesce_usecs = 0;
14274 }
15f9850d
DM
14275}
14276
7c7d64b8
SH
14277static const struct net_device_ops tg3_netdev_ops = {
14278 .ndo_open = tg3_open,
14279 .ndo_stop = tg3_close,
00829823 14280 .ndo_start_xmit = tg3_start_xmit,
511d2224 14281 .ndo_get_stats64 = tg3_get_stats64,
00829823
SH
14282 .ndo_validate_addr = eth_validate_addr,
14283 .ndo_set_multicast_list = tg3_set_rx_mode,
14284 .ndo_set_mac_address = tg3_set_mac_addr,
14285 .ndo_do_ioctl = tg3_ioctl,
14286 .ndo_tx_timeout = tg3_tx_timeout,
14287 .ndo_change_mtu = tg3_change_mtu,
14288#if TG3_VLAN_TAG_USED
14289 .ndo_vlan_rx_register = tg3_vlan_rx_register,
14290#endif
14291#ifdef CONFIG_NET_POLL_CONTROLLER
14292 .ndo_poll_controller = tg3_poll_controller,
14293#endif
14294};
14295
14296static const struct net_device_ops tg3_netdev_ops_dma_bug = {
14297 .ndo_open = tg3_open,
14298 .ndo_stop = tg3_close,
14299 .ndo_start_xmit = tg3_start_xmit_dma_bug,
511d2224 14300 .ndo_get_stats64 = tg3_get_stats64,
7c7d64b8
SH
14301 .ndo_validate_addr = eth_validate_addr,
14302 .ndo_set_multicast_list = tg3_set_rx_mode,
14303 .ndo_set_mac_address = tg3_set_mac_addr,
14304 .ndo_do_ioctl = tg3_ioctl,
14305 .ndo_tx_timeout = tg3_tx_timeout,
14306 .ndo_change_mtu = tg3_change_mtu,
14307#if TG3_VLAN_TAG_USED
14308 .ndo_vlan_rx_register = tg3_vlan_rx_register,
14309#endif
14310#ifdef CONFIG_NET_POLL_CONTROLLER
14311 .ndo_poll_controller = tg3_poll_controller,
14312#endif
14313};
14314
1da177e4
LT
14315static int __devinit tg3_init_one(struct pci_dev *pdev,
14316 const struct pci_device_id *ent)
14317{
1da177e4
LT
14318 struct net_device *dev;
14319 struct tg3 *tp;
646c9edd
MC
14320 int i, err, pm_cap;
14321 u32 sndmbx, rcvmbx, intmbx;
f9804ddb 14322 char str[40];
72f2afb8 14323 u64 dma_mask, persist_dma_mask;
1da177e4 14324
05dbe005 14325 printk_once(KERN_INFO "%s\n", version);
1da177e4
LT
14326
14327 err = pci_enable_device(pdev);
14328 if (err) {
2445e461 14329 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
1da177e4
LT
14330 return err;
14331 }
14332
1da177e4
LT
14333 err = pci_request_regions(pdev, DRV_MODULE_NAME);
14334 if (err) {
2445e461 14335 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
1da177e4
LT
14336 goto err_out_disable_pdev;
14337 }
14338
14339 pci_set_master(pdev);
14340
14341 /* Find power-management capability. */
14342 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
14343 if (pm_cap == 0) {
2445e461
MC
14344 dev_err(&pdev->dev,
14345 "Cannot find Power Management capability, aborting\n");
1da177e4
LT
14346 err = -EIO;
14347 goto err_out_free_res;
14348 }
14349
fe5f5787 14350 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
1da177e4 14351 if (!dev) {
2445e461 14352 dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
1da177e4
LT
14353 err = -ENOMEM;
14354 goto err_out_free_res;
14355 }
14356
1da177e4
LT
14357 SET_NETDEV_DEV(dev, &pdev->dev);
14358
1da177e4
LT
14359#if TG3_VLAN_TAG_USED
14360 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
1da177e4
LT
14361#endif
14362
14363 tp = netdev_priv(dev);
14364 tp->pdev = pdev;
14365 tp->dev = dev;
14366 tp->pm_cap = pm_cap;
1da177e4
LT
14367 tp->rx_mode = TG3_DEF_RX_MODE;
14368 tp->tx_mode = TG3_DEF_TX_MODE;
8ef21428 14369
1da177e4
LT
14370 if (tg3_debug > 0)
14371 tp->msg_enable = tg3_debug;
14372 else
14373 tp->msg_enable = TG3_DEF_MSG_ENABLE;
14374
14375 /* The word/byte swap controls here control register access byte
14376 * swapping. DMA data byte swapping is controlled in the GRC_MODE
14377 * setting below.
14378 */
14379 tp->misc_host_ctrl =
14380 MISC_HOST_CTRL_MASK_PCI_INT |
14381 MISC_HOST_CTRL_WORD_SWAP |
14382 MISC_HOST_CTRL_INDIR_ACCESS |
14383 MISC_HOST_CTRL_PCISTATE_RW;
14384
14385 /* The NONFRM (non-frame) byte/word swap controls take effect
14386 * on descriptor entries, anything which isn't packet data.
14387 *
14388 * The StrongARM chips on the board (one for tx, one for rx)
14389 * are running in big-endian mode.
14390 */
14391 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
14392 GRC_MODE_WSWAP_NONFRM_DATA);
14393#ifdef __BIG_ENDIAN
14394 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
14395#endif
14396 spin_lock_init(&tp->lock);
1da177e4 14397 spin_lock_init(&tp->indirect_lock);
c4028958 14398 INIT_WORK(&tp->reset_task, tg3_reset_task);
1da177e4 14399
d5fe488a 14400 tp->regs = pci_ioremap_bar(pdev, BAR_0);
ab0049b4 14401 if (!tp->regs) {
ab96b241 14402 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
1da177e4
LT
14403 err = -ENOMEM;
14404 goto err_out_free_dev;
14405 }
14406
14407 tg3_init_link_config(tp);
14408
1da177e4
LT
14409 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
14410 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
1da177e4 14411
1da177e4 14412 dev->ethtool_ops = &tg3_ethtool_ops;
1da177e4 14413 dev->watchdog_timeo = TG3_TX_TIMEOUT;
1da177e4 14414 dev->irq = pdev->irq;
1da177e4
LT
14415
14416 err = tg3_get_invariants(tp);
14417 if (err) {
ab96b241
MC
14418 dev_err(&pdev->dev,
14419 "Problem fetching invariants of chip, aborting\n");
1da177e4
LT
14420 goto err_out_iounmap;
14421 }
14422
615774fe 14423 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
a50d0796
MC
14424 tp->pci_chip_rev_id != CHIPREV_ID_5717_A0 &&
14425 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
00829823
SH
14426 dev->netdev_ops = &tg3_netdev_ops;
14427 else
14428 dev->netdev_ops = &tg3_netdev_ops_dma_bug;
14429
14430
4a29cc2e
MC
14431 /* The EPB bridge inside 5714, 5715, and 5780 and any
14432 * device behind the EPB cannot support DMA addresses > 40-bit.
72f2afb8
MC
14433 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
14434 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
14435 * do DMA address check in tg3_start_xmit().
14436 */
4a29cc2e 14437 if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
284901a9 14438 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
4a29cc2e 14439 else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
50cf156a 14440 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
72f2afb8 14441#ifdef CONFIG_HIGHMEM
6a35528a 14442 dma_mask = DMA_BIT_MASK(64);
72f2afb8 14443#endif
4a29cc2e 14444 } else
6a35528a 14445 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
72f2afb8
MC
14446
14447 /* Configure DMA attributes. */
284901a9 14448 if (dma_mask > DMA_BIT_MASK(32)) {
72f2afb8
MC
14449 err = pci_set_dma_mask(pdev, dma_mask);
14450 if (!err) {
14451 dev->features |= NETIF_F_HIGHDMA;
14452 err = pci_set_consistent_dma_mask(pdev,
14453 persist_dma_mask);
14454 if (err < 0) {
ab96b241
MC
14455 dev_err(&pdev->dev, "Unable to obtain 64 bit "
14456 "DMA for consistent allocations\n");
72f2afb8
MC
14457 goto err_out_iounmap;
14458 }
14459 }
14460 }
284901a9
YH
14461 if (err || dma_mask == DMA_BIT_MASK(32)) {
14462 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
72f2afb8 14463 if (err) {
ab96b241
MC
14464 dev_err(&pdev->dev,
14465 "No usable DMA configuration, aborting\n");
72f2afb8
MC
14466 goto err_out_iounmap;
14467 }
14468 }
14469
fdfec172 14470 tg3_init_bufmgr_config(tp);
1da177e4 14471
507399f1
MC
14472 /* Selectively allow TSO based on operating conditions */
14473 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
14474 (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
1da177e4 14475 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
507399f1
MC
14476 else {
14477 tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
14478 tp->fw_needed = NULL;
1da177e4 14479 }
507399f1
MC
14480
14481 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
14482 tp->fw_needed = FIRMWARE_TG3;
1da177e4 14483
4e3a7aaa
MC
14484 /* TSO is on by default on chips that support hardware TSO.
14485 * Firmware TSO on older chips gives lower performance, so it
14486 * is off by default, but can be enabled using ethtool.
14487 */
e849cdc3 14488 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
7fe876af 14489 (dev->features & NETIF_F_IP_CSUM)) {
e849cdc3 14490 dev->features |= NETIF_F_TSO;
7fe876af
ED
14491 vlan_features_add(dev, NETIF_F_TSO);
14492 }
e849cdc3
MC
14493 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
14494 (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
7fe876af 14495 if (dev->features & NETIF_F_IPV6_CSUM) {
b0026624 14496 dev->features |= NETIF_F_TSO6;
7fe876af
ED
14497 vlan_features_add(dev, NETIF_F_TSO6);
14498 }
e849cdc3
MC
14499 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
14500 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c
MC
14501 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
14502 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
321d32a0 14503 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
7fe876af 14504 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
9936bcf6 14505 dev->features |= NETIF_F_TSO_ECN;
7fe876af
ED
14506 vlan_features_add(dev, NETIF_F_TSO_ECN);
14507 }
b0026624 14508 }
1da177e4 14509
1da177e4
LT
14510 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
14511 !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
14512 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
14513 tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
14514 tp->rx_pending = 63;
14515 }
14516
1da177e4
LT
14517 err = tg3_get_device_address(tp);
14518 if (err) {
ab96b241
MC
14519 dev_err(&pdev->dev,
14520 "Could not obtain valid ethernet address, aborting\n");
026a6c21 14521 goto err_out_iounmap;
1da177e4
LT
14522 }
14523
c88864df 14524 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
63532394 14525 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
79ea13ce 14526 if (!tp->aperegs) {
ab96b241
MC
14527 dev_err(&pdev->dev,
14528 "Cannot map APE registers, aborting\n");
c88864df 14529 err = -ENOMEM;
026a6c21 14530 goto err_out_iounmap;
c88864df
MC
14531 }
14532
14533 tg3_ape_lock_init(tp);
7fd76445
MC
14534
14535 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
14536 tg3_read_dash_ver(tp);
c88864df
MC
14537 }
14538
1da177e4
LT
14539 /*
14540 * Reset chip in case UNDI or EFI driver did not shutdown
14541 * DMA self test will enable WDMAC and we'll see (spurious)
14542 * pending DMA on the PCI bus at that point.
14543 */
14544 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
14545 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
1da177e4 14546 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
944d980e 14547 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
14548 }
14549
14550 err = tg3_test_dma(tp);
14551 if (err) {
ab96b241 14552 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
c88864df 14553 goto err_out_apeunmap;
1da177e4
LT
14554 }
14555
1da177e4
LT
14556 /* flow control autonegotiation is default behavior */
14557 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
e18ce346 14558 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
1da177e4 14559
78f90dcf
MC
14560 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
14561 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
14562 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
14563 for (i = 0; i < TG3_IRQ_MAX_VECS; i++) {
14564 struct tg3_napi *tnapi = &tp->napi[i];
14565
14566 tnapi->tp = tp;
14567 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
14568
14569 tnapi->int_mbox = intmbx;
14570 if (i < 4)
14571 intmbx += 0x8;
14572 else
14573 intmbx += 0x4;
14574
14575 tnapi->consmbox = rcvmbx;
14576 tnapi->prodmbox = sndmbx;
14577
14578 if (i) {
14579 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
14580 netif_napi_add(dev, &tnapi->napi, tg3_poll_msix, 64);
14581 } else {
14582 tnapi->coal_now = HOSTCC_MODE_NOW;
14583 netif_napi_add(dev, &tnapi->napi, tg3_poll, 64);
14584 }
14585
14586 if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
14587 break;
14588
14589 /*
14590 * If we support MSIX, we'll be using RSS. If we're using
14591 * RSS, the first vector only handles link interrupts and the
14592 * remaining vectors handle rx and tx interrupts. Reuse the
14593 * mailbox values for the next iteration. The values we setup
14594 * above are still useful for the single vectored mode.
14595 */
14596 if (!i)
14597 continue;
14598
14599 rcvmbx += 0x8;
14600
14601 if (sndmbx & 0x4)
14602 sndmbx -= 0x4;
14603 else
14604 sndmbx += 0xc;
14605 }
14606
15f9850d
DM
14607 tg3_init_coal(tp);
14608
c49a1561
MC
14609 pci_set_drvdata(pdev, dev);
14610
1da177e4
LT
14611 err = register_netdev(dev);
14612 if (err) {
ab96b241 14613 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
0d3031d9 14614 goto err_out_apeunmap;
1da177e4
LT
14615 }
14616
05dbe005
JP
14617 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
14618 tp->board_part_number,
14619 tp->pci_chip_rev_id,
14620 tg3_bus_string(tp, str),
14621 dev->dev_addr);
1da177e4 14622
3f0e3ad7
MC
14623 if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
14624 struct phy_device *phydev;
14625 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
5129c3a3
MC
14626 netdev_info(dev,
14627 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
05dbe005 14628 phydev->drv->name, dev_name(&phydev->dev));
3f0e3ad7 14629 } else
5129c3a3
MC
14630 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
14631 "(WireSpeed[%d])\n", tg3_phy_string(tp),
05dbe005
JP
14632 ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
14633 ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
14634 "10/100/1000Base-T")),
14635 (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0);
14636
14637 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
14638 (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
14639 (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
14640 (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
14641 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
14642 (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
14643 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
14644 tp->dma_rwctrl,
14645 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
14646 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
1da177e4
LT
14647
14648 return 0;
14649
0d3031d9
MC
14650err_out_apeunmap:
14651 if (tp->aperegs) {
14652 iounmap(tp->aperegs);
14653 tp->aperegs = NULL;
14654 }
14655
1da177e4 14656err_out_iounmap:
6892914f
MC
14657 if (tp->regs) {
14658 iounmap(tp->regs);
22abe310 14659 tp->regs = NULL;
6892914f 14660 }
1da177e4
LT
14661
14662err_out_free_dev:
14663 free_netdev(dev);
14664
14665err_out_free_res:
14666 pci_release_regions(pdev);
14667
14668err_out_disable_pdev:
14669 pci_disable_device(pdev);
14670 pci_set_drvdata(pdev, NULL);
14671 return err;
14672}
14673
14674static void __devexit tg3_remove_one(struct pci_dev *pdev)
14675{
14676 struct net_device *dev = pci_get_drvdata(pdev);
14677
14678 if (dev) {
14679 struct tg3 *tp = netdev_priv(dev);
14680
077f849d
JSR
14681 if (tp->fw)
14682 release_firmware(tp->fw);
14683
7faa006f 14684 flush_scheduled_work();
158d7abd 14685
b02fd9e3
MC
14686 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
14687 tg3_phy_fini(tp);
158d7abd 14688 tg3_mdio_fini(tp);
b02fd9e3 14689 }
158d7abd 14690
1da177e4 14691 unregister_netdev(dev);
0d3031d9
MC
14692 if (tp->aperegs) {
14693 iounmap(tp->aperegs);
14694 tp->aperegs = NULL;
14695 }
6892914f
MC
14696 if (tp->regs) {
14697 iounmap(tp->regs);
22abe310 14698 tp->regs = NULL;
6892914f 14699 }
1da177e4
LT
14700 free_netdev(dev);
14701 pci_release_regions(pdev);
14702 pci_disable_device(pdev);
14703 pci_set_drvdata(pdev, NULL);
14704 }
14705}
14706
14707static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
14708{
14709 struct net_device *dev = pci_get_drvdata(pdev);
14710 struct tg3 *tp = netdev_priv(dev);
12dac075 14711 pci_power_t target_state;
1da177e4
LT
14712 int err;
14713
3e0c95fd
MC
14714 /* PCI register 4 needs to be saved whether netif_running() or not.
14715 * MSI address and data need to be saved if using MSI and
14716 * netif_running().
14717 */
14718 pci_save_state(pdev);
14719
1da177e4
LT
14720 if (!netif_running(dev))
14721 return 0;
14722
7faa006f 14723 flush_scheduled_work();
b02fd9e3 14724 tg3_phy_stop(tp);
1da177e4
LT
14725 tg3_netif_stop(tp);
14726
14727 del_timer_sync(&tp->timer);
14728
f47c11ee 14729 tg3_full_lock(tp, 1);
1da177e4 14730 tg3_disable_ints(tp);
f47c11ee 14731 tg3_full_unlock(tp);
1da177e4
LT
14732
14733 netif_device_detach(dev);
14734
f47c11ee 14735 tg3_full_lock(tp, 0);
944d980e 14736 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
6a9eba15 14737 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
f47c11ee 14738 tg3_full_unlock(tp);
1da177e4 14739
12dac075
RW
14740 target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
14741
14742 err = tg3_set_power_state(tp, target_state);
1da177e4 14743 if (err) {
b02fd9e3
MC
14744 int err2;
14745
f47c11ee 14746 tg3_full_lock(tp, 0);
1da177e4 14747
6a9eba15 14748 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
b02fd9e3
MC
14749 err2 = tg3_restart_hw(tp, 1);
14750 if (err2)
b9ec6c1b 14751 goto out;
1da177e4
LT
14752
14753 tp->timer.expires = jiffies + tp->timer_offset;
14754 add_timer(&tp->timer);
14755
14756 netif_device_attach(dev);
14757 tg3_netif_start(tp);
14758
b9ec6c1b 14759out:
f47c11ee 14760 tg3_full_unlock(tp);
b02fd9e3
MC
14761
14762 if (!err2)
14763 tg3_phy_start(tp);
1da177e4
LT
14764 }
14765
14766 return err;
14767}
14768
14769static int tg3_resume(struct pci_dev *pdev)
14770{
14771 struct net_device *dev = pci_get_drvdata(pdev);
14772 struct tg3 *tp = netdev_priv(dev);
14773 int err;
14774
3e0c95fd
MC
14775 pci_restore_state(tp->pdev);
14776
1da177e4
LT
14777 if (!netif_running(dev))
14778 return 0;
14779
bc1c7567 14780 err = tg3_set_power_state(tp, PCI_D0);
1da177e4
LT
14781 if (err)
14782 return err;
14783
14784 netif_device_attach(dev);
14785
f47c11ee 14786 tg3_full_lock(tp, 0);
1da177e4 14787
6a9eba15 14788 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
b9ec6c1b
MC
14789 err = tg3_restart_hw(tp, 1);
14790 if (err)
14791 goto out;
1da177e4
LT
14792
14793 tp->timer.expires = jiffies + tp->timer_offset;
14794 add_timer(&tp->timer);
14795
1da177e4
LT
14796 tg3_netif_start(tp);
14797
b9ec6c1b 14798out:
f47c11ee 14799 tg3_full_unlock(tp);
1da177e4 14800
b02fd9e3
MC
14801 if (!err)
14802 tg3_phy_start(tp);
14803
b9ec6c1b 14804 return err;
1da177e4
LT
14805}
14806
14807static struct pci_driver tg3_driver = {
14808 .name = DRV_MODULE_NAME,
14809 .id_table = tg3_pci_tbl,
14810 .probe = tg3_init_one,
14811 .remove = __devexit_p(tg3_remove_one),
14812 .suspend = tg3_suspend,
14813 .resume = tg3_resume
14814};
14815
14816static int __init tg3_init(void)
14817{
29917620 14818 return pci_register_driver(&tg3_driver);
1da177e4
LT
14819}
14820
14821static void __exit tg3_cleanup(void)
14822{
14823 pci_unregister_driver(&tg3_driver);
14824}
14825
14826module_init(tg3_init);
14827module_exit(tg3_cleanup);