]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/net/3c59x.c
sky2: don't do GRO on second port
[net-next-2.6.git] / drivers / net / 3c59x.c
CommitLineData
1da177e4
LT
1/* EtherLinkXL.c: A 3Com EtherLink PCI III/XL ethernet driver for linux. */
2/*
3 Written 1996-1999 by Donald Becker.
4
5 This software may be used and distributed according to the terms
6 of the GNU General Public License, incorporated herein by reference.
7
8 This driver is for the 3Com "Vortex" and "Boomerang" series ethercards.
9 Members of the series include Fast EtherLink 3c590/3c592/3c595/3c597
10 and the EtherLink XL 3c900 and 3c905 cards.
11
12 Problem reports and questions should be directed to
13 vortex@scyld.com
14
15 The author may be reached as becker@scyld.com, or C/O
16 Scyld Computing Corporation
17 410 Severn Ave., Suite 210
18 Annapolis MD 21403
19
1da177e4
LT
20*/
21
22/*
23 * FIXME: This driver _could_ support MTU changing, but doesn't. See Don's hamachi.c implementation
24 * as well as other drivers
25 *
26 * NOTE: If you make 'vortex_debug' a constant (#define vortex_debug 0) the driver shrinks by 2k
27 * due to dead code elimination. There will be some performance benefits from this due to
28 * elimination of all the tests and reduced cache footprint.
29 */
30
31
32#define DRV_NAME "3c59x"
1da177e4
LT
33
34
35
36/* A few values that may be tweaked. */
37/* Keep the ring sizes a power of two for efficiency. */
38#define TX_RING_SIZE 16
39#define RX_RING_SIZE 32
40#define PKT_BUF_SZ 1536 /* Size of each temporary Rx buffer.*/
41
42/* "Knobs" that adjust features and parameters. */
43/* Set the copy breakpoint for the copy-only-tiny-frames scheme.
44 Setting to > 1512 effectively disables this feature. */
45#ifndef __arm__
46static int rx_copybreak = 200;
47#else
48/* ARM systems perform better by disregarding the bus-master
49 transfer capability of these cards. -- rmk */
50static int rx_copybreak = 1513;
51#endif
52/* Allow setting MTU to a larger size, bypassing the normal ethernet setup. */
53static const int mtu = 1500;
54/* Maximum events (Rx packets, etc.) to handle at each interrupt. */
55static int max_interrupt_work = 32;
56/* Tx timeout interval (millisecs) */
57static int watchdog = 5000;
58
59/* Allow aggregation of Tx interrupts. Saves CPU load at the cost
60 * of possible Tx stalls if the system is blocking interrupts
61 * somewhere else. Undefine this to disable.
62 */
63#define tx_interrupt_mitigation 1
64
65/* Put out somewhat more debugging messages. (0: no msg, 1 minimal .. 6). */
66#define vortex_debug debug
67#ifdef VORTEX_DEBUG
68static int vortex_debug = VORTEX_DEBUG;
69#else
70static int vortex_debug = 1;
71#endif
72
1da177e4
LT
73#include <linux/module.h>
74#include <linux/kernel.h>
75#include <linux/string.h>
76#include <linux/timer.h>
77#include <linux/errno.h>
78#include <linux/in.h>
79#include <linux/ioport.h>
1da177e4
LT
80#include <linux/interrupt.h>
81#include <linux/pci.h>
82#include <linux/mii.h>
83#include <linux/init.h>
84#include <linux/netdevice.h>
85#include <linux/etherdevice.h>
86#include <linux/skbuff.h>
87#include <linux/ethtool.h>
88#include <linux/highmem.h>
89#include <linux/eisa.h>
90#include <linux/bitops.h>
ff5688ae 91#include <linux/jiffies.h>
5a0e3ad6 92#include <linux/gfp.h>
60e4ad7a 93#include <asm/irq.h> /* For nr_irqs only. */
1da177e4
LT
94#include <asm/io.h>
95#include <asm/uaccess.h>
96
97/* Kernel compatibility defines, some common to David Hinds' PCMCIA package.
98 This is only in the support-all-kernels source code. */
99
100#define RUN_AT(x) (jiffies + (x))
101
102#include <linux/delay.h>
103
104
86de79b6
SH
105static const char version[] __devinitconst =
106 DRV_NAME ": Donald Becker and others.\n";
1da177e4
LT
107
108MODULE_AUTHOR("Donald Becker <becker@scyld.com>");
61238602 109MODULE_DESCRIPTION("3Com 3c59x/3c9xx ethernet driver ");
1da177e4 110MODULE_LICENSE("GPL");
1da177e4
LT
111
112
113/* Operational parameter that usually are not changed. */
114
115/* The Vortex size is twice that of the original EtherLinkIII series: the
116 runtime register window, window 1, is now always mapped in.
117 The Boomerang size is twice as large as the Vortex -- it has additional
118 bus master control registers. */
119#define VORTEX_TOTAL_SIZE 0x20
120#define BOOMERANG_TOTAL_SIZE 0x40
121
122/* Set iff a MII transceiver on any interface requires mdio preamble.
123 This only set with the original DP83840 on older 3c905 boards, so the extra
124 code size of a per-interface flag is not worthwhile. */
125static char mii_preamble_required;
126
127#define PFX DRV_NAME ": "
128
129
130
131/*
132 Theory of Operation
133
134I. Board Compatibility
135
136This device driver is designed for the 3Com FastEtherLink and FastEtherLink
137XL, 3Com's PCI to 10/100baseT adapters. It also works with the 10Mbs
138versions of the FastEtherLink cards. The supported product IDs are
139 3c590, 3c592, 3c595, 3c597, 3c900, 3c905
140
141The related ISA 3c515 is supported with a separate driver, 3c515.c, included
142with the kernel source or available from
143 cesdis.gsfc.nasa.gov:/pub/linux/drivers/3c515.html
144
145II. Board-specific settings
146
147PCI bus devices are configured by the system at boot time, so no jumpers
148need to be set on the board. The system BIOS should be set to assign the
149PCI INTA signal to an otherwise unused system IRQ line.
150
151The EEPROM settings for media type and forced-full-duplex are observed.
152The EEPROM media type should be left at the default "autoselect" unless using
15310base2 or AUI connections which cannot be reliably detected.
154
155III. Driver operation
156
157The 3c59x series use an interface that's very similar to the previous 3c5x9
158series. The primary interface is two programmed-I/O FIFOs, with an
159alternate single-contiguous-region bus-master transfer (see next).
160
161The 3c900 "Boomerang" series uses a full-bus-master interface with separate
162lists of transmit and receive descriptors, similar to the AMD LANCE/PCnet,
163DEC Tulip and Intel Speedo3. The first chip version retains a compatible
164programmed-I/O interface that has been removed in 'B' and subsequent board
165revisions.
166
167One extension that is advertised in a very large font is that the adapters
168are capable of being bus masters. On the Vortex chip this capability was
169only for a single contiguous region making it far less useful than the full
170bus master capability. There is a significant performance impact of taking
171an extra interrupt or polling for the completion of each transfer, as well
172as difficulty sharing the single transfer engine between the transmit and
173receive threads. Using DMA transfers is a win only with large blocks or
174with the flawed versions of the Intel Orion motherboard PCI controller.
175
176The Boomerang chip's full-bus-master interface is useful, and has the
177currently-unused advantages over other similar chips that queued transmit
178packets may be reordered and receive buffer groups are associated with a
179single frame.
180
181With full-bus-master support, this driver uses a "RX_COPYBREAK" scheme.
182Rather than a fixed intermediate receive buffer, this scheme allocates
183full-sized skbuffs as receive buffers. The value RX_COPYBREAK is used as
184the copying breakpoint: it is chosen to trade-off the memory wasted by
185passing the full-sized skbuff to the queue layer for all frames vs. the
186copying cost of copying a frame to a correctly-sized skbuff.
187
188IIIC. Synchronization
189The driver runs as two independent, single-threaded flows of control. One
190is the send-packet routine, which enforces single-threaded use by the
191dev->tbusy flag. The other thread is the interrupt handler, which is single
192threaded by the hardware and other software.
193
194IV. Notes
195
196Thanks to Cameron Spitzer and Terry Murphy of 3Com for providing development
1973c590, 3c595, and 3c900 boards.
198The name "Vortex" is the internal 3Com project name for the PCI ASIC, and
199the EISA version is called "Demon". According to Terry these names come
200from rides at the local amusement park.
201
202The new chips support both ethernet (1.5K) and FDDI (4.5K) packet sizes!
203This driver only supports ethernet packets because of the skbuff allocation
204limit of 4K.
205*/
206
207/* This table drives the PCI probe routines. It's mostly boilerplate in all
208 of the drivers, and will likely be provided by some future kernel.
209*/
210enum pci_flags_bit {
1f1bd5fc 211 PCI_USES_MASTER=4,
1da177e4
LT
212};
213
214enum { IS_VORTEX=1, IS_BOOMERANG=2, IS_CYCLONE=4, IS_TORNADO=8,
215 EEPROM_8BIT=0x10, /* AKPM: Uses 0x230 as the base bitmaps for EEPROM reads */
216 HAS_PWR_CTRL=0x20, HAS_MII=0x40, HAS_NWAY=0x80, HAS_CB_FNS=0x100,
217 INVERT_MII_PWR=0x200, INVERT_LED_PWR=0x400, MAX_COLLISION_RESET=0x800,
218 EEPROM_OFFSET=0x1000, HAS_HWCKSM=0x2000, WNO_XCVR_PWR=0x4000,
219 EXTRA_PREAMBLE=0x8000, EEPROM_RESET=0x10000, };
220
221enum vortex_chips {
222 CH_3C590 = 0,
223 CH_3C592,
224 CH_3C597,
225 CH_3C595_1,
226 CH_3C595_2,
227
228 CH_3C595_3,
229 CH_3C900_1,
230 CH_3C900_2,
231 CH_3C900_3,
232 CH_3C900_4,
233
234 CH_3C900_5,
235 CH_3C900B_FL,
236 CH_3C905_1,
237 CH_3C905_2,
b4adbb4d 238 CH_3C905B_TX,
1da177e4
LT
239 CH_3C905B_1,
240
241 CH_3C905B_2,
242 CH_3C905B_FX,
243 CH_3C905C,
244 CH_3C9202,
245 CH_3C980,
246 CH_3C9805,
247
248 CH_3CSOHO100_TX,
249 CH_3C555,
250 CH_3C556,
251 CH_3C556B,
252 CH_3C575,
253
254 CH_3C575_1,
255 CH_3CCFE575,
256 CH_3CCFE575CT,
257 CH_3CCFE656,
258 CH_3CCFEM656,
259
260 CH_3CCFEM656_1,
261 CH_3C450,
262 CH_3C920,
263 CH_3C982A,
264 CH_3C982B,
265
266 CH_905BT4,
267 CH_920B_EMB_WNM,
268};
269
270
271/* note: this array directly indexed by above enums, and MUST
272 * be kept in sync with both the enums above, and the PCI device
273 * table below
274 */
275static struct vortex_chip_info {
276 const char *name;
277 int flags;
278 int drv_flags;
279 int io_size;
280} vortex_info_tbl[] __devinitdata = {
281 {"3c590 Vortex 10Mbps",
1f1bd5fc 282 PCI_USES_MASTER, IS_VORTEX, 32, },
1da177e4 283 {"3c592 EISA 10Mbps Demon/Vortex", /* AKPM: from Don's 3c59x_cb.c 0.49H */
1f1bd5fc 284 PCI_USES_MASTER, IS_VORTEX, 32, },
1da177e4 285 {"3c597 EISA Fast Demon/Vortex", /* AKPM: from Don's 3c59x_cb.c 0.49H */
1f1bd5fc 286 PCI_USES_MASTER, IS_VORTEX, 32, },
1da177e4 287 {"3c595 Vortex 100baseTx",
1f1bd5fc 288 PCI_USES_MASTER, IS_VORTEX, 32, },
1da177e4 289 {"3c595 Vortex 100baseT4",
1f1bd5fc 290 PCI_USES_MASTER, IS_VORTEX, 32, },
1da177e4
LT
291
292 {"3c595 Vortex 100base-MII",
1f1bd5fc 293 PCI_USES_MASTER, IS_VORTEX, 32, },
1da177e4 294 {"3c900 Boomerang 10baseT",
1f1bd5fc 295 PCI_USES_MASTER, IS_BOOMERANG|EEPROM_RESET, 64, },
1da177e4 296 {"3c900 Boomerang 10Mbps Combo",
1f1bd5fc 297 PCI_USES_MASTER, IS_BOOMERANG|EEPROM_RESET, 64, },
1da177e4 298 {"3c900 Cyclone 10Mbps TPO", /* AKPM: from Don's 0.99M */
1f1bd5fc 299 PCI_USES_MASTER, IS_CYCLONE|HAS_HWCKSM, 128, },
1da177e4 300 {"3c900 Cyclone 10Mbps Combo",
1f1bd5fc 301 PCI_USES_MASTER, IS_CYCLONE|HAS_HWCKSM, 128, },
1da177e4
LT
302
303 {"3c900 Cyclone 10Mbps TPC", /* AKPM: from Don's 0.99M */
1f1bd5fc 304 PCI_USES_MASTER, IS_CYCLONE|HAS_HWCKSM, 128, },
1da177e4 305 {"3c900B-FL Cyclone 10base-FL",
1f1bd5fc 306 PCI_USES_MASTER, IS_CYCLONE|HAS_HWCKSM, 128, },
1da177e4 307 {"3c905 Boomerang 100baseTx",
1f1bd5fc 308 PCI_USES_MASTER, IS_BOOMERANG|HAS_MII|EEPROM_RESET, 64, },
1da177e4 309 {"3c905 Boomerang 100baseT4",
1f1bd5fc 310 PCI_USES_MASTER, IS_BOOMERANG|HAS_MII|EEPROM_RESET, 64, },
b4adbb4d
PT
311 {"3C905B-TX Fast Etherlink XL PCI",
312 PCI_USES_MASTER, IS_CYCLONE|HAS_NWAY|HAS_HWCKSM|EXTRA_PREAMBLE, 128, },
1da177e4 313 {"3c905B Cyclone 100baseTx",
1f1bd5fc 314 PCI_USES_MASTER, IS_CYCLONE|HAS_NWAY|HAS_HWCKSM|EXTRA_PREAMBLE, 128, },
1da177e4
LT
315
316 {"3c905B Cyclone 10/100/BNC",
1f1bd5fc 317 PCI_USES_MASTER, IS_CYCLONE|HAS_NWAY|HAS_HWCKSM, 128, },
1da177e4 318 {"3c905B-FX Cyclone 100baseFx",
1f1bd5fc 319 PCI_USES_MASTER, IS_CYCLONE|HAS_HWCKSM, 128, },
1da177e4 320 {"3c905C Tornado",
1f1bd5fc 321 PCI_USES_MASTER, IS_TORNADO|HAS_NWAY|HAS_HWCKSM|EXTRA_PREAMBLE, 128, },
1da177e4 322 {"3c920B-EMB-WNM (ATI Radeon 9100 IGP)",
1f1bd5fc 323 PCI_USES_MASTER, IS_TORNADO|HAS_MII|HAS_HWCKSM, 128, },
1da177e4 324 {"3c980 Cyclone",
aa807f79 325 PCI_USES_MASTER, IS_CYCLONE|HAS_HWCKSM|EXTRA_PREAMBLE, 128, },
1da177e4
LT
326
327 {"3c980C Python-T",
1f1bd5fc 328 PCI_USES_MASTER, IS_CYCLONE|HAS_NWAY|HAS_HWCKSM, 128, },
1da177e4 329 {"3cSOHO100-TX Hurricane",
b8a1fcee 330 PCI_USES_MASTER, IS_CYCLONE|HAS_NWAY|HAS_HWCKSM|EXTRA_PREAMBLE, 128, },
1da177e4 331 {"3c555 Laptop Hurricane",
1f1bd5fc 332 PCI_USES_MASTER, IS_CYCLONE|EEPROM_8BIT|HAS_HWCKSM, 128, },
1da177e4 333 {"3c556 Laptop Tornado",
1f1bd5fc 334 PCI_USES_MASTER, IS_TORNADO|HAS_NWAY|EEPROM_8BIT|HAS_CB_FNS|INVERT_MII_PWR|
1da177e4
LT
335 HAS_HWCKSM, 128, },
336 {"3c556B Laptop Hurricane",
1f1bd5fc 337 PCI_USES_MASTER, IS_TORNADO|HAS_NWAY|EEPROM_OFFSET|HAS_CB_FNS|INVERT_MII_PWR|
1da177e4
LT
338 WNO_XCVR_PWR|HAS_HWCKSM, 128, },
339
340 {"3c575 [Megahertz] 10/100 LAN CardBus",
1f1bd5fc 341 PCI_USES_MASTER, IS_BOOMERANG|HAS_MII|EEPROM_8BIT, 128, },
1da177e4 342 {"3c575 Boomerang CardBus",
1f1bd5fc 343 PCI_USES_MASTER, IS_BOOMERANG|HAS_MII|EEPROM_8BIT, 128, },
1da177e4 344 {"3CCFE575BT Cyclone CardBus",
1f1bd5fc 345 PCI_USES_MASTER, IS_CYCLONE|HAS_NWAY|HAS_CB_FNS|EEPROM_8BIT|
1da177e4
LT
346 INVERT_LED_PWR|HAS_HWCKSM, 128, },
347 {"3CCFE575CT Tornado CardBus",
1f1bd5fc 348 PCI_USES_MASTER, IS_TORNADO|HAS_NWAY|HAS_CB_FNS|EEPROM_8BIT|INVERT_MII_PWR|
1da177e4
LT
349 MAX_COLLISION_RESET|HAS_HWCKSM, 128, },
350 {"3CCFE656 Cyclone CardBus",
1f1bd5fc 351 PCI_USES_MASTER, IS_CYCLONE|HAS_NWAY|HAS_CB_FNS|EEPROM_8BIT|INVERT_MII_PWR|
1da177e4
LT
352 INVERT_LED_PWR|HAS_HWCKSM, 128, },
353
354 {"3CCFEM656B Cyclone+Winmodem CardBus",
1f1bd5fc 355 PCI_USES_MASTER, IS_CYCLONE|HAS_NWAY|HAS_CB_FNS|EEPROM_8BIT|INVERT_MII_PWR|
1da177e4
LT
356 INVERT_LED_PWR|HAS_HWCKSM, 128, },
357 {"3CXFEM656C Tornado+Winmodem CardBus", /* From pcmcia-cs-3.1.5 */
1f1bd5fc 358 PCI_USES_MASTER, IS_TORNADO|HAS_NWAY|HAS_CB_FNS|EEPROM_8BIT|INVERT_MII_PWR|
1da177e4
LT
359 MAX_COLLISION_RESET|HAS_HWCKSM, 128, },
360 {"3c450 HomePNA Tornado", /* AKPM: from Don's 0.99Q */
1f1bd5fc 361 PCI_USES_MASTER, IS_TORNADO|HAS_NWAY|HAS_HWCKSM, 128, },
1da177e4 362 {"3c920 Tornado",
1f1bd5fc 363 PCI_USES_MASTER, IS_TORNADO|HAS_NWAY|HAS_HWCKSM, 128, },
1da177e4 364 {"3c982 Hydra Dual Port A",
1f1bd5fc 365 PCI_USES_MASTER, IS_TORNADO|HAS_HWCKSM|HAS_NWAY, 128, },
1da177e4
LT
366
367 {"3c982 Hydra Dual Port B",
1f1bd5fc 368 PCI_USES_MASTER, IS_TORNADO|HAS_HWCKSM|HAS_NWAY, 128, },
1da177e4 369 {"3c905B-T4",
1f1bd5fc 370 PCI_USES_MASTER, IS_CYCLONE|HAS_NWAY|HAS_HWCKSM|EXTRA_PREAMBLE, 128, },
1da177e4 371 {"3c920B-EMB-WNM Tornado",
1f1bd5fc 372 PCI_USES_MASTER, IS_TORNADO|HAS_NWAY|HAS_HWCKSM, 128, },
1da177e4
LT
373
374 {NULL,}, /* NULL terminated list. */
375};
376
377
a3aa1884 378static DEFINE_PCI_DEVICE_TABLE(vortex_pci_tbl) = {
1da177e4
LT
379 { 0x10B7, 0x5900, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C590 },
380 { 0x10B7, 0x5920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C592 },
381 { 0x10B7, 0x5970, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C597 },
382 { 0x10B7, 0x5950, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C595_1 },
383 { 0x10B7, 0x5951, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C595_2 },
384
385 { 0x10B7, 0x5952, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C595_3 },
386 { 0x10B7, 0x9000, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C900_1 },
387 { 0x10B7, 0x9001, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C900_2 },
388 { 0x10B7, 0x9004, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C900_3 },
389 { 0x10B7, 0x9005, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C900_4 },
390
391 { 0x10B7, 0x9006, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C900_5 },
392 { 0x10B7, 0x900A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C900B_FL },
393 { 0x10B7, 0x9050, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C905_1 },
394 { 0x10B7, 0x9051, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C905_2 },
b4adbb4d 395 { 0x10B7, 0x9054, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C905B_TX },
1da177e4
LT
396 { 0x10B7, 0x9055, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C905B_1 },
397
398 { 0x10B7, 0x9058, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C905B_2 },
399 { 0x10B7, 0x905A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C905B_FX },
400 { 0x10B7, 0x9200, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C905C },
401 { 0x10B7, 0x9202, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C9202 },
402 { 0x10B7, 0x9800, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C980 },
403 { 0x10B7, 0x9805, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C9805 },
404
405 { 0x10B7, 0x7646, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3CSOHO100_TX },
406 { 0x10B7, 0x5055, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C555 },
407 { 0x10B7, 0x6055, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C556 },
408 { 0x10B7, 0x6056, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C556B },
409 { 0x10B7, 0x5b57, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C575 },
410
411 { 0x10B7, 0x5057, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C575_1 },
412 { 0x10B7, 0x5157, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3CCFE575 },
413 { 0x10B7, 0x5257, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3CCFE575CT },
414 { 0x10B7, 0x6560, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3CCFE656 },
415 { 0x10B7, 0x6562, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3CCFEM656 },
416
417 { 0x10B7, 0x6564, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3CCFEM656_1 },
418 { 0x10B7, 0x4500, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C450 },
419 { 0x10B7, 0x9201, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C920 },
420 { 0x10B7, 0x1201, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C982A },
421 { 0x10B7, 0x1202, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C982B },
422
423 { 0x10B7, 0x9056, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_905BT4 },
424 { 0x10B7, 0x9210, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_920B_EMB_WNM },
425
426 {0,} /* 0 terminated list. */
427};
428MODULE_DEVICE_TABLE(pci, vortex_pci_tbl);
429
430
431/* Operational definitions.
432 These are not used by other compilation units and thus are not
433 exported in a ".h" file.
434
435 First the windows. There are eight register windows, with the command
436 and status registers available in each.
437 */
1da177e4
LT
438#define EL3_CMD 0x0e
439#define EL3_STATUS 0x0e
440
441/* The top five bits written to EL3_CMD are a command, the lower
442 11 bits are the parameter, if applicable.
443 Note that 11 parameters bits was fine for ethernet, but the new chip
444 can handle FDDI length frames (~4500 octets) and now parameters count
445 32-bit 'Dwords' rather than octets. */
446
447enum vortex_cmd {
448 TotalReset = 0<<11, SelectWindow = 1<<11, StartCoax = 2<<11,
449 RxDisable = 3<<11, RxEnable = 4<<11, RxReset = 5<<11,
450 UpStall = 6<<11, UpUnstall = (6<<11)+1,
451 DownStall = (6<<11)+2, DownUnstall = (6<<11)+3,
452 RxDiscard = 8<<11, TxEnable = 9<<11, TxDisable = 10<<11, TxReset = 11<<11,
453 FakeIntr = 12<<11, AckIntr = 13<<11, SetIntrEnb = 14<<11,
454 SetStatusEnb = 15<<11, SetRxFilter = 16<<11, SetRxThreshold = 17<<11,
455 SetTxThreshold = 18<<11, SetTxStart = 19<<11,
456 StartDMAUp = 20<<11, StartDMADown = (20<<11)+1, StatsEnable = 21<<11,
457 StatsDisable = 22<<11, StopCoax = 23<<11, SetFilterBit = 25<<11,};
458
459/* The SetRxFilter command accepts the following classes: */
460enum RxFilter {
461 RxStation = 1, RxMulticast = 2, RxBroadcast = 4, RxProm = 8 };
462
463/* Bits in the general status register. */
464enum vortex_status {
465 IntLatch = 0x0001, HostError = 0x0002, TxComplete = 0x0004,
466 TxAvailable = 0x0008, RxComplete = 0x0010, RxEarly = 0x0020,
467 IntReq = 0x0040, StatsFull = 0x0080,
468 DMADone = 1<<8, DownComplete = 1<<9, UpComplete = 1<<10,
469 DMAInProgress = 1<<11, /* DMA controller is still busy.*/
470 CmdInProgress = 1<<12, /* EL3_CMD is still busy.*/
471};
472
473/* Register window 1 offsets, the window used in normal operation.
474 On the Vortex this window is always mapped at offsets 0x10-0x1f. */
475enum Window1 {
476 TX_FIFO = 0x10, RX_FIFO = 0x10, RxErrors = 0x14,
477 RxStatus = 0x18, Timer=0x1A, TxStatus = 0x1B,
478 TxFree = 0x1C, /* Remaining free bytes in Tx buffer. */
479};
480enum Window0 {
481 Wn0EepromCmd = 10, /* Window 0: EEPROM command register. */
482 Wn0EepromData = 12, /* Window 0: EEPROM results register. */
483 IntrStatus=0x0E, /* Valid in all windows. */
484};
485enum Win0_EEPROM_bits {
486 EEPROM_Read = 0x80, EEPROM_WRITE = 0x40, EEPROM_ERASE = 0xC0,
487 EEPROM_EWENB = 0x30, /* Enable erasing/writing for 10 msec. */
488 EEPROM_EWDIS = 0x00, /* Disable EWENB before 10 msec timeout. */
489};
490/* EEPROM locations. */
491enum eeprom_offset {
492 PhysAddr01=0, PhysAddr23=1, PhysAddr45=2, ModelID=3,
493 EtherLink3ID=7, IFXcvrIO=8, IRQLine=9,
494 NodeAddr01=10, NodeAddr23=11, NodeAddr45=12,
495 DriverTune=13, Checksum=15};
496
497enum Window2 { /* Window 2. */
498 Wn2_ResetOptions=12,
499};
500enum Window3 { /* Window 3: MAC/config bits. */
501 Wn3_Config=0, Wn3_MaxPktSize=4, Wn3_MAC_Ctrl=6, Wn3_Options=8,
502};
503
504#define BFEXT(value, offset, bitcount) \
505 ((((unsigned long)(value)) >> (offset)) & ((1 << (bitcount)) - 1))
506
507#define BFINS(lhs, rhs, offset, bitcount) \
508 (((lhs) & ~((((1 << (bitcount)) - 1)) << (offset))) | \
509 (((rhs) & ((1 << (bitcount)) - 1)) << (offset)))
510
511#define RAM_SIZE(v) BFEXT(v, 0, 3)
512#define RAM_WIDTH(v) BFEXT(v, 3, 1)
513#define RAM_SPEED(v) BFEXT(v, 4, 2)
514#define ROM_SIZE(v) BFEXT(v, 6, 2)
515#define RAM_SPLIT(v) BFEXT(v, 16, 2)
516#define XCVR(v) BFEXT(v, 20, 4)
517#define AUTOSELECT(v) BFEXT(v, 24, 1)
518
519enum Window4 { /* Window 4: Xcvr/media bits. */
520 Wn4_FIFODiag = 4, Wn4_NetDiag = 6, Wn4_PhysicalMgmt=8, Wn4_Media = 10,
521};
522enum Win4_Media_bits {
523 Media_SQE = 0x0008, /* Enable SQE error counting for AUI. */
524 Media_10TP = 0x00C0, /* Enable link beat and jabber for 10baseT. */
525 Media_Lnk = 0x0080, /* Enable just link beat for 100TX/100FX. */
526 Media_LnkBeat = 0x0800,
527};
528enum Window7 { /* Window 7: Bus Master control. */
529 Wn7_MasterAddr = 0, Wn7_VlanEtherType=4, Wn7_MasterLen = 6,
530 Wn7_MasterStatus = 12,
531};
532/* Boomerang bus master control registers. */
533enum MasterCtrl {
534 PktStatus = 0x20, DownListPtr = 0x24, FragAddr = 0x28, FragLen = 0x2c,
535 TxFreeThreshold = 0x2f, UpPktStatus = 0x30, UpListPtr = 0x38,
536};
537
538/* The Rx and Tx descriptor lists.
539 Caution Alpha hackers: these types are 32 bits! Note also the 8 byte
540 alignment contraint on tx_ring[] and rx_ring[]. */
541#define LAST_FRAG 0x80000000 /* Last Addr/Len pair in descriptor. */
542#define DN_COMPLETE 0x00010000 /* This packet has been downloaded */
543struct boom_rx_desc {
cc2d6596
AV
544 __le32 next; /* Last entry points to 0. */
545 __le32 status;
546 __le32 addr; /* Up to 63 addr/len pairs possible. */
547 __le32 length; /* Set LAST_FRAG to indicate last pair. */
1da177e4
LT
548};
549/* Values for the Rx status entry. */
550enum rx_desc_status {
551 RxDComplete=0x00008000, RxDError=0x4000,
552 /* See boomerang_rx() for actual error bits */
553 IPChksumErr=1<<25, TCPChksumErr=1<<26, UDPChksumErr=1<<27,
554 IPChksumValid=1<<29, TCPChksumValid=1<<30, UDPChksumValid=1<<31,
555};
556
557#ifdef MAX_SKB_FRAGS
558#define DO_ZEROCOPY 1
559#else
560#define DO_ZEROCOPY 0
561#endif
562
563struct boom_tx_desc {
cc2d6596
AV
564 __le32 next; /* Last entry points to 0. */
565 __le32 status; /* bits 0:12 length, others see below. */
1da177e4
LT
566#if DO_ZEROCOPY
567 struct {
cc2d6596
AV
568 __le32 addr;
569 __le32 length;
1da177e4
LT
570 } frag[1+MAX_SKB_FRAGS];
571#else
cc2d6596
AV
572 __le32 addr;
573 __le32 length;
1da177e4
LT
574#endif
575};
576
577/* Values for the Tx status entry. */
578enum tx_desc_status {
579 CRCDisable=0x2000, TxDComplete=0x8000,
580 AddIPChksum=0x02000000, AddTCPChksum=0x04000000, AddUDPChksum=0x08000000,
581 TxIntrUploaded=0x80000000, /* IRQ when in FIFO, but maybe not sent. */
582};
583
584/* Chip features we care about in vp->capabilities, read from the EEPROM. */
585enum ChipCaps { CapBusMaster=0x20, CapPwrMgmt=0x2000 };
586
587struct vortex_extra_stats {
8d1d0340
SK
588 unsigned long tx_deferred;
589 unsigned long tx_max_collisions;
590 unsigned long tx_multiple_collisions;
591 unsigned long tx_single_collisions;
592 unsigned long rx_bad_ssd;
1da177e4
LT
593};
594
595struct vortex_private {
596 /* The Rx and Tx rings should be quad-word-aligned. */
597 struct boom_rx_desc* rx_ring;
598 struct boom_tx_desc* tx_ring;
599 dma_addr_t rx_ring_dma;
600 dma_addr_t tx_ring_dma;
601 /* The addresses of transmit- and receive-in-place skbuffs. */
602 struct sk_buff* rx_skbuff[RX_RING_SIZE];
603 struct sk_buff* tx_skbuff[TX_RING_SIZE];
604 unsigned int cur_rx, cur_tx; /* The next free ring entry */
605 unsigned int dirty_rx, dirty_tx; /* The ring entries to be free()ed. */
1da177e4
LT
606 struct vortex_extra_stats xstats; /* NIC-specific extra stats */
607 struct sk_buff *tx_skb; /* Packet being eaten by bus master ctrl. */
608 dma_addr_t tx_skb_dma; /* Allocated DMA address for bus master ctrl DMA. */
609
610 /* PCI configuration space information. */
611 struct device *gendev;
62afe595
JL
612 void __iomem *ioaddr; /* IO address space */
613 void __iomem *cb_fn_base; /* CardBus function status addr space. */
1da177e4
LT
614
615 /* Some values here only for performance evaluation and path-coverage */
616 int rx_nocopy, rx_copy, queued_packet, rx_csumhits;
617 int card_idx;
618
619 /* The remainder are related to chip state, mostly media selection. */
620 struct timer_list timer; /* Media selection timer. */
621 struct timer_list rx_oom_timer; /* Rx skb allocation retry timer */
622 int options; /* User-settable misc. driver options. */
623 unsigned int media_override:4, /* Passed-in media type. */
624 default_media:4, /* Read from the EEPROM/Wn3_Config. */
09ce3512 625 full_duplex:1, autoselect:1,
1da177e4
LT
626 bus_master:1, /* Vortex can only do a fragment bus-m. */
627 full_bus_master_tx:1, full_bus_master_rx:2, /* Boomerang */
628 flow_ctrl:1, /* Use 802.3x flow control (PAUSE only) */
629 partner_flow_ctrl:1, /* Partner supports flow control */
630 has_nway:1,
631 enable_wol:1, /* Wake-on-LAN is enabled */
632 pm_state_valid:1, /* pci_dev->saved_config_space has sane contents */
633 open:1,
634 medialock:1,
635 must_free_region:1, /* Flag: if zero, Cardbus owns the I/O region */
aa25ab7d
NH
636 large_frames:1, /* accept large frames */
637 handling_irq:1; /* private in_irq indicator */
1da177e4
LT
638 int drv_flags;
639 u16 status_enable;
640 u16 intr_enable;
641 u16 available_media; /* From Wn3_Options. */
642 u16 capabilities, info1, info2; /* Various, from EEPROM. */
643 u16 advertising; /* NWay media advertisement */
644 unsigned char phys[2]; /* MII device addresses. */
645 u16 deferred; /* Resend these interrupts when we
646 * bale from the ISR */
647 u16 io_size; /* Size of PCI region (for release_region) */
de847272
BH
648
649 /* Serialises access to hardware other than MII and variables below.
650 * The lock hierarchy is rtnl_lock > lock > mii_lock > window_lock. */
651 spinlock_t lock;
652
653 spinlock_t mii_lock; /* Serialises access to MII */
654 struct mii_if_info mii; /* MII lib hooks/info */
655 spinlock_t window_lock; /* Serialises access to windowed regs */
656 int window; /* Register window */
1da177e4
LT
657};
658
a095cfc4
BH
659static void window_set(struct vortex_private *vp, int window)
660{
661 if (window != vp->window) {
662 iowrite16(SelectWindow + window, vp->ioaddr + EL3_CMD);
663 vp->window = window;
664 }
665}
666
667#define DEFINE_WINDOW_IO(size) \
668static u ## size \
669window_read ## size(struct vortex_private *vp, int window, int addr) \
670{ \
de847272
BH
671 unsigned long flags; \
672 u ## size ret; \
673 spin_lock_irqsave(&vp->window_lock, flags); \
a095cfc4 674 window_set(vp, window); \
de847272
BH
675 ret = ioread ## size(vp->ioaddr + addr); \
676 spin_unlock_irqrestore(&vp->window_lock, flags); \
677 return ret; \
a095cfc4
BH
678} \
679static void \
680window_write ## size(struct vortex_private *vp, u ## size value, \
681 int window, int addr) \
682{ \
de847272
BH
683 unsigned long flags; \
684 spin_lock_irqsave(&vp->window_lock, flags); \
a095cfc4
BH
685 window_set(vp, window); \
686 iowrite ## size(value, vp->ioaddr + addr); \
de847272 687 spin_unlock_irqrestore(&vp->window_lock, flags); \
a095cfc4
BH
688}
689DEFINE_WINDOW_IO(8)
690DEFINE_WINDOW_IO(16)
691DEFINE_WINDOW_IO(32)
692
1da177e4
LT
693#ifdef CONFIG_PCI
694#define DEVICE_PCI(dev) (((dev)->bus == &pci_bus_type) ? to_pci_dev((dev)) : NULL)
695#else
696#define DEVICE_PCI(dev) NULL
697#endif
698
699#define VORTEX_PCI(vp) (((vp)->gendev) ? DEVICE_PCI((vp)->gendev) : NULL)
700
701#ifdef CONFIG_EISA
702#define DEVICE_EISA(dev) (((dev)->bus == &eisa_bus_type) ? to_eisa_device((dev)) : NULL)
703#else
704#define DEVICE_EISA(dev) NULL
705#endif
706
707#define VORTEX_EISA(vp) (((vp)->gendev) ? DEVICE_EISA((vp)->gendev) : NULL)
708
709/* The action to take with a media selection timer tick.
710 Note that we deviate from the 3Com order by checking 10base2 before AUI.
711 */
712enum xcvr_types {
713 XCVR_10baseT=0, XCVR_AUI, XCVR_10baseTOnly, XCVR_10base2, XCVR_100baseTx,
714 XCVR_100baseFx, XCVR_MII=6, XCVR_NWAY=8, XCVR_ExtMII=9, XCVR_Default=10,
715};
716
f71e1309 717static const struct media_table {
1da177e4
LT
718 char *name;
719 unsigned int media_bits:16, /* Bits to set in Wn4_Media register. */
720 mask:8, /* The transceiver-present bit in Wn3_Config.*/
721 next:8; /* The media type to try next. */
722 int wait; /* Time before we check media status. */
723} media_tbl[] = {
724 { "10baseT", Media_10TP,0x08, XCVR_10base2, (14*HZ)/10},
725 { "10Mbs AUI", Media_SQE, 0x20, XCVR_Default, (1*HZ)/10},
726 { "undefined", 0, 0x80, XCVR_10baseT, 10000},
727 { "10base2", 0, 0x10, XCVR_AUI, (1*HZ)/10},
728 { "100baseTX", Media_Lnk, 0x02, XCVR_100baseFx, (14*HZ)/10},
729 { "100baseFX", Media_Lnk, 0x04, XCVR_MII, (14*HZ)/10},
730 { "MII", 0, 0x41, XCVR_10baseT, 3*HZ },
731 { "undefined", 0, 0x01, XCVR_10baseT, 10000},
732 { "Autonegotiate", 0, 0x41, XCVR_10baseT, 3*HZ},
733 { "MII-External", 0, 0x41, XCVR_10baseT, 3*HZ },
734 { "Default", 0, 0xFF, XCVR_10baseT, 10000},
735};
736
737static struct {
738 const char str[ETH_GSTRING_LEN];
739} ethtool_stats_keys[] = {
740 { "tx_deferred" },
8d1d0340 741 { "tx_max_collisions" },
1da177e4 742 { "tx_multiple_collisions" },
8d1d0340 743 { "tx_single_collisions" },
1da177e4
LT
744 { "rx_bad_ssd" },
745};
746
747/* number of ETHTOOL_GSTATS u64's */
8d1d0340 748#define VORTEX_NUM_STATS 5
1da177e4 749
62afe595 750static int vortex_probe1(struct device *gendev, void __iomem *ioaddr, int irq,
1da177e4 751 int chip_idx, int card_idx);
c8303d10 752static int vortex_up(struct net_device *dev);
1da177e4
LT
753static void vortex_down(struct net_device *dev, int final);
754static int vortex_open(struct net_device *dev);
a095cfc4 755static void mdio_sync(struct vortex_private *vp, int bits);
1da177e4
LT
756static int mdio_read(struct net_device *dev, int phy_id, int location);
757static void mdio_write(struct net_device *vp, int phy_id, int location, int value);
758static void vortex_timer(unsigned long arg);
759static void rx_oom_timer(unsigned long arg);
27a1de95
SH
760static netdev_tx_t vortex_start_xmit(struct sk_buff *skb,
761 struct net_device *dev);
762static netdev_tx_t boomerang_start_xmit(struct sk_buff *skb,
763 struct net_device *dev);
1da177e4
LT
764static int vortex_rx(struct net_device *dev);
765static int boomerang_rx(struct net_device *dev);
7d12e780
DH
766static irqreturn_t vortex_interrupt(int irq, void *dev_id);
767static irqreturn_t boomerang_interrupt(int irq, void *dev_id);
1da177e4
LT
768static int vortex_close(struct net_device *dev);
769static void dump_tx_ring(struct net_device *dev);
62afe595 770static void update_stats(void __iomem *ioaddr, struct net_device *dev);
1da177e4
LT
771static struct net_device_stats *vortex_get_stats(struct net_device *dev);
772static void set_rx_mode(struct net_device *dev);
773#ifdef CONFIG_PCI
774static int vortex_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
775#endif
776static void vortex_tx_timeout(struct net_device *dev);
777static void acpi_set_WOL(struct net_device *dev);
7282d491 778static const struct ethtool_ops vortex_ethtool_ops;
1da177e4
LT
779static void set_8021q_mode(struct net_device *dev, int enable);
780
1da177e4
LT
781/* This driver uses 'options' to pass the media type, full-duplex flag, etc. */
782/* Option count limit only -- unlimited interfaces are supported. */
783#define MAX_UNITS 8
9954ab7f
JL
784static int options[MAX_UNITS] = { [0 ... MAX_UNITS-1] = -1 };
785static int full_duplex[MAX_UNITS] = {[0 ... MAX_UNITS-1] = -1 };
786static int hw_checksums[MAX_UNITS] = {[0 ... MAX_UNITS-1] = -1 };
787static int flow_ctrl[MAX_UNITS] = {[0 ... MAX_UNITS-1] = -1 };
788static int enable_wol[MAX_UNITS] = {[0 ... MAX_UNITS-1] = -1 };
900fd17d 789static int use_mmio[MAX_UNITS] = {[0 ... MAX_UNITS-1] = -1 };
1da177e4
LT
790static int global_options = -1;
791static int global_full_duplex = -1;
792static int global_enable_wol = -1;
900fd17d 793static int global_use_mmio = -1;
1da177e4 794
1da177e4
LT
795/* Variables to work-around the Compaq PCI BIOS32 problem. */
796static int compaq_ioaddr, compaq_irq, compaq_device_id = 0x5900;
797static struct net_device *compaq_net_device;
798
799static int vortex_cards_found;
800
801module_param(debug, int, 0);
802module_param(global_options, int, 0);
803module_param_array(options, int, NULL, 0);
804module_param(global_full_duplex, int, 0);
805module_param_array(full_duplex, int, NULL, 0);
806module_param_array(hw_checksums, int, NULL, 0);
807module_param_array(flow_ctrl, int, NULL, 0);
808module_param(global_enable_wol, int, 0);
809module_param_array(enable_wol, int, NULL, 0);
810module_param(rx_copybreak, int, 0);
811module_param(max_interrupt_work, int, 0);
812module_param(compaq_ioaddr, int, 0);
813module_param(compaq_irq, int, 0);
814module_param(compaq_device_id, int, 0);
815module_param(watchdog, int, 0);
900fd17d
JL
816module_param(global_use_mmio, int, 0);
817module_param_array(use_mmio, int, NULL, 0);
1da177e4
LT
818MODULE_PARM_DESC(debug, "3c59x debug level (0-6)");
819MODULE_PARM_DESC(options, "3c59x: Bits 0-3: media type, bit 4: bus mastering, bit 9: full duplex");
820MODULE_PARM_DESC(global_options, "3c59x: same as options, but applies to all NICs if options is unset");
821MODULE_PARM_DESC(full_duplex, "3c59x full duplex setting(s) (1)");
46e5e4a8 822MODULE_PARM_DESC(global_full_duplex, "3c59x: same as full_duplex, but applies to all NICs if full_duplex is unset");
1da177e4
LT
823MODULE_PARM_DESC(hw_checksums, "3c59x Hardware checksum checking by adapter(s) (0-1)");
824MODULE_PARM_DESC(flow_ctrl, "3c59x 802.3x flow control usage (PAUSE only) (0-1)");
825MODULE_PARM_DESC(enable_wol, "3c59x: Turn on Wake-on-LAN for adapter(s) (0-1)");
46e5e4a8 826MODULE_PARM_DESC(global_enable_wol, "3c59x: same as enable_wol, but applies to all NICs if enable_wol is unset");
1da177e4
LT
827MODULE_PARM_DESC(rx_copybreak, "3c59x copy breakpoint for copy-only-tiny-frames");
828MODULE_PARM_DESC(max_interrupt_work, "3c59x maximum events handled per interrupt");
829MODULE_PARM_DESC(compaq_ioaddr, "3c59x PCI I/O base address (Compaq BIOS problem workaround)");
830MODULE_PARM_DESC(compaq_irq, "3c59x PCI IRQ number (Compaq BIOS problem workaround)");
831MODULE_PARM_DESC(compaq_device_id, "3c59x PCI device ID (Compaq BIOS problem workaround)");
832MODULE_PARM_DESC(watchdog, "3c59x transmit timeout in milliseconds");
900fd17d
JL
833MODULE_PARM_DESC(global_use_mmio, "3c59x: same as use_mmio, but applies to all NICs if options is unset");
834MODULE_PARM_DESC(use_mmio, "3c59x: use memory-mapped PCI I/O resource (0-1)");
1da177e4
LT
835
836#ifdef CONFIG_NET_POLL_CONTROLLER
837static void poll_vortex(struct net_device *dev)
838{
839 struct vortex_private *vp = netdev_priv(dev);
840 unsigned long flags;
0d38ff1d 841 local_irq_save(flags);
7d12e780 842 (vp->full_bus_master_rx ? boomerang_interrupt:vortex_interrupt)(dev->irq,dev);
1da177e4 843 local_irq_restore(flags);
6aa20a22 844}
1da177e4
LT
845#endif
846
847#ifdef CONFIG_PM
848
7bfc4ab5 849static int vortex_suspend(struct device *dev)
1da177e4 850{
7bfc4ab5
AV
851 struct pci_dev *pdev = to_pci_dev(dev);
852 struct net_device *ndev = pci_get_drvdata(pdev);
853
854 if (!ndev || !netif_running(ndev))
855 return 0;
856
857 netif_device_detach(ndev);
858 vortex_down(ndev, 1);
1da177e4 859
1da177e4
LT
860 return 0;
861}
862
7bfc4ab5 863static int vortex_resume(struct device *dev)
1da177e4 864{
7bfc4ab5
AV
865 struct pci_dev *pdev = to_pci_dev(dev);
866 struct net_device *ndev = pci_get_drvdata(pdev);
e1265153 867 int err;
1da177e4 868
7bfc4ab5
AV
869 if (!ndev || !netif_running(ndev))
870 return 0;
871
872 err = vortex_up(ndev);
873 if (err)
874 return err;
875
876 netif_device_attach(ndev);
877
1da177e4
LT
878 return 0;
879}
880
47145210 881static const struct dev_pm_ops vortex_pm_ops = {
7bfc4ab5
AV
882 .suspend = vortex_suspend,
883 .resume = vortex_resume,
884 .freeze = vortex_suspend,
885 .thaw = vortex_resume,
886 .poweroff = vortex_suspend,
887 .restore = vortex_resume,
888};
889
890#define VORTEX_PM_OPS (&vortex_pm_ops)
891
892#else /* !CONFIG_PM */
893
894#define VORTEX_PM_OPS NULL
895
896#endif /* !CONFIG_PM */
1da177e4
LT
897
898#ifdef CONFIG_EISA
899static struct eisa_device_id vortex_eisa_ids[] = {
900 { "TCM5920", CH_3C592 },
901 { "TCM5970", CH_3C597 },
902 { "" }
903};
07563c71 904MODULE_DEVICE_TABLE(eisa, vortex_eisa_ids);
1da177e4 905
95c408a9 906static int __init vortex_eisa_probe(struct device *device)
1da177e4 907{
62afe595 908 void __iomem *ioaddr;
1da177e4
LT
909 struct eisa_device *edev;
910
a880c4cd 911 edev = to_eisa_device(device);
1da177e4 912
62afe595 913 if (!request_region(edev->base_addr, VORTEX_TOTAL_SIZE, DRV_NAME))
1da177e4
LT
914 return -EBUSY;
915
62afe595
JL
916 ioaddr = ioport_map(edev->base_addr, VORTEX_TOTAL_SIZE);
917
918 if (vortex_probe1(device, ioaddr, ioread16(ioaddr + 0xC88) >> 12,
1da177e4 919 edev->id.driver_data, vortex_cards_found)) {
a880c4cd 920 release_region(edev->base_addr, VORTEX_TOTAL_SIZE);
1da177e4
LT
921 return -ENODEV;
922 }
923
924 vortex_cards_found++;
925
926 return 0;
927}
928
95c408a9 929static int __devexit vortex_eisa_remove(struct device *device)
1da177e4
LT
930{
931 struct eisa_device *edev;
932 struct net_device *dev;
933 struct vortex_private *vp;
62afe595 934 void __iomem *ioaddr;
1da177e4 935
a880c4cd
SK
936 edev = to_eisa_device(device);
937 dev = eisa_get_drvdata(edev);
1da177e4
LT
938
939 if (!dev) {
39738e16 940 pr_err("vortex_eisa_remove called for Compaq device!\n");
1da177e4
LT
941 BUG();
942 }
943
944 vp = netdev_priv(dev);
62afe595 945 ioaddr = vp->ioaddr;
6aa20a22 946
a880c4cd
SK
947 unregister_netdev(dev);
948 iowrite16(TotalReset|0x14, ioaddr + EL3_CMD);
949 release_region(dev->base_addr, VORTEX_TOTAL_SIZE);
1da177e4 950
a880c4cd 951 free_netdev(dev);
1da177e4
LT
952 return 0;
953}
95c408a9
RB
954
955static struct eisa_driver vortex_eisa_driver = {
956 .id_table = vortex_eisa_ids,
957 .driver = {
958 .name = "3c59x",
959 .probe = vortex_eisa_probe,
960 .remove = __devexit_p(vortex_eisa_remove)
961 }
962};
963
964#endif /* CONFIG_EISA */
1da177e4
LT
965
966/* returns count found (>= 0), or negative on error */
a880c4cd 967static int __init vortex_eisa_init(void)
1da177e4
LT
968{
969 int eisa_found = 0;
970 int orig_cards_found = vortex_cards_found;
971
972#ifdef CONFIG_EISA
c2f6fabb
BH
973 int err;
974
975 err = eisa_driver_register (&vortex_eisa_driver);
976 if (!err) {
977 /*
978 * Because of the way EISA bus is probed, we cannot assume
979 * any device have been found when we exit from
980 * eisa_driver_register (the bus root driver may not be
981 * initialized yet). So we blindly assume something was
982 * found, and let the sysfs magic happend...
983 */
984 eisa_found = 1;
1da177e4
LT
985 }
986#endif
6aa20a22 987
1da177e4
LT
988 /* Special code to work-around the Compaq PCI BIOS32 problem. */
989 if (compaq_ioaddr) {
62afe595
JL
990 vortex_probe1(NULL, ioport_map(compaq_ioaddr, VORTEX_TOTAL_SIZE),
991 compaq_irq, compaq_device_id, vortex_cards_found++);
1da177e4
LT
992 }
993
994 return vortex_cards_found - orig_cards_found + eisa_found;
995}
996
997/* returns count (>= 0), or negative on error */
a880c4cd 998static int __devinit vortex_init_one(struct pci_dev *pdev,
1da177e4
LT
999 const struct pci_device_id *ent)
1000{
900fd17d
JL
1001 int rc, unit, pci_bar;
1002 struct vortex_chip_info *vci;
1003 void __iomem *ioaddr;
1da177e4 1004
6aa20a22 1005 /* wake up and enable device */
a880c4cd 1006 rc = pci_enable_device(pdev);
1da177e4
LT
1007 if (rc < 0)
1008 goto out;
1009
900fd17d
JL
1010 unit = vortex_cards_found;
1011
1012 if (global_use_mmio < 0 && (unit >= MAX_UNITS || use_mmio[unit] < 0)) {
1013 /* Determine the default if the user didn't override us */
1014 vci = &vortex_info_tbl[ent->driver_data];
1015 pci_bar = vci->drv_flags & (IS_CYCLONE | IS_TORNADO) ? 1 : 0;
1016 } else if (unit < MAX_UNITS && use_mmio[unit] >= 0)
1017 pci_bar = use_mmio[unit] ? 1 : 0;
1018 else
1019 pci_bar = global_use_mmio ? 1 : 0;
1020
1021 ioaddr = pci_iomap(pdev, pci_bar, 0);
1022 if (!ioaddr) /* If mapping fails, fall-back to BAR 0... */
1023 ioaddr = pci_iomap(pdev, 0, 0);
8cd47ea1
KV
1024 if (!ioaddr) {
1025 pci_disable_device(pdev);
1026 rc = -ENOMEM;
1027 goto out;
1028 }
900fd17d
JL
1029
1030 rc = vortex_probe1(&pdev->dev, ioaddr, pdev->irq,
1031 ent->driver_data, unit);
1da177e4 1032 if (rc < 0) {
f89f5d0e 1033 pci_iounmap(pdev, ioaddr);
a880c4cd 1034 pci_disable_device(pdev);
1da177e4
LT
1035 goto out;
1036 }
1037
1038 vortex_cards_found++;
1039
1040out:
1041 return rc;
1042}
1043
48b47a5e
SH
1044static const struct net_device_ops boomrang_netdev_ops = {
1045 .ndo_open = vortex_open,
1046 .ndo_stop = vortex_close,
1047 .ndo_start_xmit = boomerang_start_xmit,
1048 .ndo_tx_timeout = vortex_tx_timeout,
1049 .ndo_get_stats = vortex_get_stats,
1050#ifdef CONFIG_PCI
1051 .ndo_do_ioctl = vortex_ioctl,
1052#endif
1053 .ndo_set_multicast_list = set_rx_mode,
1054 .ndo_change_mtu = eth_change_mtu,
1055 .ndo_set_mac_address = eth_mac_addr,
1056 .ndo_validate_addr = eth_validate_addr,
1057#ifdef CONFIG_NET_POLL_CONTROLLER
1058 .ndo_poll_controller = poll_vortex,
1059#endif
1060};
1061
1062static const struct net_device_ops vortex_netdev_ops = {
1063 .ndo_open = vortex_open,
1064 .ndo_stop = vortex_close,
1065 .ndo_start_xmit = vortex_start_xmit,
1066 .ndo_tx_timeout = vortex_tx_timeout,
1067 .ndo_get_stats = vortex_get_stats,
1068#ifdef CONFIG_PCI
1069 .ndo_do_ioctl = vortex_ioctl,
1070#endif
1071 .ndo_set_multicast_list = set_rx_mode,
1072 .ndo_change_mtu = eth_change_mtu,
1073 .ndo_set_mac_address = eth_mac_addr,
1074 .ndo_validate_addr = eth_validate_addr,
1075#ifdef CONFIG_NET_POLL_CONTROLLER
1076 .ndo_poll_controller = poll_vortex,
1077#endif
1078};
1079
1da177e4
LT
1080/*
1081 * Start up the PCI/EISA device which is described by *gendev.
1082 * Return 0 on success.
1083 *
1084 * NOTE: pdev can be NULL, for the case of a Compaq device
1085 */
1086static int __devinit vortex_probe1(struct device *gendev,
62afe595 1087 void __iomem *ioaddr, int irq,
1da177e4
LT
1088 int chip_idx, int card_idx)
1089{
1090 struct vortex_private *vp;
1091 int option;
1092 unsigned int eeprom[0x40], checksum = 0; /* EEPROM contents */
1093 int i, step;
1094 struct net_device *dev;
1095 static int printed_version;
1096 int retval, print_info;
1097 struct vortex_chip_info * const vci = &vortex_info_tbl[chip_idx];
361d5ee3 1098 const char *print_name = "3c59x";
1da177e4
LT
1099 struct pci_dev *pdev = NULL;
1100 struct eisa_device *edev = NULL;
1101
1102 if (!printed_version) {
39738e16 1103 pr_info("%s", version);
1da177e4
LT
1104 printed_version = 1;
1105 }
1106
1107 if (gendev) {
1108 if ((pdev = DEVICE_PCI(gendev))) {
1109 print_name = pci_name(pdev);
1110 }
1111
1112 if ((edev = DEVICE_EISA(gendev))) {
fb28ad35 1113 print_name = dev_name(&edev->dev);
1da177e4
LT
1114 }
1115 }
1116
1117 dev = alloc_etherdev(sizeof(*vp));
1118 retval = -ENOMEM;
1119 if (!dev) {
39738e16 1120 pr_err(PFX "unable to allocate etherdev, aborting\n");
1da177e4
LT
1121 goto out;
1122 }
1da177e4
LT
1123 SET_NETDEV_DEV(dev, gendev);
1124 vp = netdev_priv(dev);
1125
1126 option = global_options;
1127
1128 /* The lower four bits are the media type. */
1129 if (dev->mem_start) {
1130 /*
1131 * The 'options' param is passed in as the third arg to the
1132 * LILO 'ether=' argument for non-modular use
1133 */
1134 option = dev->mem_start;
1135 }
1136 else if (card_idx < MAX_UNITS) {
1137 if (options[card_idx] >= 0)
1138 option = options[card_idx];
1139 }
1140
1141 if (option > 0) {
1142 if (option & 0x8000)
1143 vortex_debug = 7;
1144 if (option & 0x4000)
1145 vortex_debug = 2;
1146 if (option & 0x0400)
1147 vp->enable_wol = 1;
1148 }
1149
1150 print_info = (vortex_debug > 1);
1151 if (print_info)
39738e16 1152 pr_info("See Documentation/networking/vortex.txt\n");
1da177e4 1153
39738e16 1154 pr_info("%s: 3Com %s %s at %p.\n",
1da177e4
LT
1155 print_name,
1156 pdev ? "PCI" : "EISA",
1157 vci->name,
1158 ioaddr);
1159
62afe595 1160 dev->base_addr = (unsigned long)ioaddr;
1da177e4
LT
1161 dev->irq = irq;
1162 dev->mtu = mtu;
62afe595 1163 vp->ioaddr = ioaddr;
1da177e4
LT
1164 vp->large_frames = mtu > 1500;
1165 vp->drv_flags = vci->drv_flags;
1166 vp->has_nway = (vci->drv_flags & HAS_NWAY) ? 1 : 0;
1167 vp->io_size = vci->io_size;
1168 vp->card_idx = card_idx;
a095cfc4 1169 vp->window = -1;
1da177e4
LT
1170
1171 /* module list only for Compaq device */
1172 if (gendev == NULL) {
1173 compaq_net_device = dev;
1174 }
1175
1176 /* PCI-only startup logic */
1177 if (pdev) {
1178 /* EISA resources already marked, so only PCI needs to do this here */
1179 /* Ignore return value, because Cardbus drivers already allocate for us */
62afe595 1180 if (request_region(dev->base_addr, vci->io_size, print_name) != NULL)
1da177e4
LT
1181 vp->must_free_region = 1;
1182
6aa20a22 1183 /* enable bus-mastering if necessary */
1da177e4 1184 if (vci->flags & PCI_USES_MASTER)
a880c4cd 1185 pci_set_master(pdev);
1da177e4
LT
1186
1187 if (vci->drv_flags & IS_VORTEX) {
1188 u8 pci_latency;
1189 u8 new_latency = 248;
1190
1191 /* Check the PCI latency value. On the 3c590 series the latency timer
1192 must be set to the maximum value to avoid data corruption that occurs
1193 when the timer expires during a transfer. This bug exists the Vortex
1194 chip only. */
1195 pci_read_config_byte(pdev, PCI_LATENCY_TIMER, &pci_latency);
1196 if (pci_latency < new_latency) {
39738e16 1197 pr_info("%s: Overriding PCI latency timer (CFLT) setting of %d, new value is %d.\n",
1da177e4 1198 print_name, pci_latency, new_latency);
39738e16 1199 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, new_latency);
1da177e4
LT
1200 }
1201 }
1202 }
1203
1204 spin_lock_init(&vp->lock);
de847272
BH
1205 spin_lock_init(&vp->mii_lock);
1206 spin_lock_init(&vp->window_lock);
1da177e4
LT
1207 vp->gendev = gendev;
1208 vp->mii.dev = dev;
1209 vp->mii.mdio_read = mdio_read;
1210 vp->mii.mdio_write = mdio_write;
1211 vp->mii.phy_id_mask = 0x1f;
1212 vp->mii.reg_num_mask = 0x1f;
1213
1214 /* Makes sure rings are at least 16 byte aligned. */
1215 vp->rx_ring = pci_alloc_consistent(pdev, sizeof(struct boom_rx_desc) * RX_RING_SIZE
1216 + sizeof(struct boom_tx_desc) * TX_RING_SIZE,
1217 &vp->rx_ring_dma);
1218 retval = -ENOMEM;
cc2d6596 1219 if (!vp->rx_ring)
1da177e4
LT
1220 goto free_region;
1221
1222 vp->tx_ring = (struct boom_tx_desc *)(vp->rx_ring + RX_RING_SIZE);
1223 vp->tx_ring_dma = vp->rx_ring_dma + sizeof(struct boom_rx_desc) * RX_RING_SIZE;
1224
1225 /* if we are a PCI driver, we store info in pdev->driver_data
6aa20a22 1226 * instead of a module list */
1da177e4
LT
1227 if (pdev)
1228 pci_set_drvdata(pdev, dev);
1229 if (edev)
a880c4cd 1230 eisa_set_drvdata(edev, dev);
1da177e4
LT
1231
1232 vp->media_override = 7;
1233 if (option >= 0) {
1234 vp->media_override = ((option & 7) == 2) ? 0 : option & 15;
1235 if (vp->media_override != 7)
1236 vp->medialock = 1;
1237 vp->full_duplex = (option & 0x200) ? 1 : 0;
1238 vp->bus_master = (option & 16) ? 1 : 0;
1239 }
1240
1241 if (global_full_duplex > 0)
1242 vp->full_duplex = 1;
1243 if (global_enable_wol > 0)
1244 vp->enable_wol = 1;
1245
1246 if (card_idx < MAX_UNITS) {
1247 if (full_duplex[card_idx] > 0)
1248 vp->full_duplex = 1;
1249 if (flow_ctrl[card_idx] > 0)
1250 vp->flow_ctrl = 1;
1251 if (enable_wol[card_idx] > 0)
1252 vp->enable_wol = 1;
1253 }
1254
125d5ce8 1255 vp->mii.force_media = vp->full_duplex;
1da177e4
LT
1256 vp->options = option;
1257 /* Read the station address from the EEPROM. */
1da177e4
LT
1258 {
1259 int base;
1260
1261 if (vci->drv_flags & EEPROM_8BIT)
1262 base = 0x230;
1263 else if (vci->drv_flags & EEPROM_OFFSET)
1264 base = EEPROM_Read + 0x30;
1265 else
1266 base = EEPROM_Read;
1267
1268 for (i = 0; i < 0x40; i++) {
1269 int timer;
a095cfc4 1270 window_write16(vp, base + i, 0, Wn0EepromCmd);
1da177e4
LT
1271 /* Pause for at least 162 us. for the read to take place. */
1272 for (timer = 10; timer >= 0; timer--) {
1273 udelay(162);
a095cfc4
BH
1274 if ((window_read16(vp, 0, Wn0EepromCmd) &
1275 0x8000) == 0)
1da177e4
LT
1276 break;
1277 }
a095cfc4 1278 eeprom[i] = window_read16(vp, 0, Wn0EepromData);
1da177e4
LT
1279 }
1280 }
1281 for (i = 0; i < 0x18; i++)
1282 checksum ^= eeprom[i];
1283 checksum = (checksum ^ (checksum >> 8)) & 0xff;
1284 if (checksum != 0x00) { /* Grrr, needless incompatible change 3Com. */
1285 while (i < 0x21)
1286 checksum ^= eeprom[i++];
1287 checksum = (checksum ^ (checksum >> 8)) & 0xff;
1288 }
1289 if ((checksum != 0x00) && !(vci->drv_flags & IS_TORNADO))
39738e16 1290 pr_cont(" ***INVALID CHECKSUM %4.4x*** ", checksum);
1da177e4 1291 for (i = 0; i < 3; i++)
cc2d6596 1292 ((__be16 *)dev->dev_addr)[i] = htons(eeprom[i + 10]);
bb531fc0 1293 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
0795af57 1294 if (print_info)
39738e16 1295 pr_cont(" %pM", dev->dev_addr);
1da177e4
LT
1296 /* Unfortunately an all zero eeprom passes the checksum and this
1297 gets found in the wild in failure cases. Crypto is hard 8) */
1298 if (!is_valid_ether_addr(dev->dev_addr)) {
1299 retval = -EINVAL;
39738e16 1300 pr_err("*** EEPROM MAC address is invalid.\n");
1da177e4
LT
1301 goto free_ring; /* With every pack */
1302 }
1da177e4 1303 for (i = 0; i < 6; i++)
a095cfc4 1304 window_write8(vp, dev->dev_addr[i], 2, i);
1da177e4 1305
1da177e4 1306 if (print_info)
39738e16 1307 pr_cont(", IRQ %d\n", dev->irq);
1da177e4 1308 /* Tell them about an invalid IRQ. */
60e4ad7a 1309 if (dev->irq <= 0 || dev->irq >= nr_irqs)
39738e16 1310 pr_warning(" *** Warning: IRQ %d is unlikely to work! ***\n",
1da177e4 1311 dev->irq);
1da177e4 1312
a095cfc4 1313 step = (window_read8(vp, 4, Wn4_NetDiag) & 0x1e) >> 1;
1da177e4 1314 if (print_info) {
39738e16
AB
1315 pr_info(" product code %02x%02x rev %02x.%d date %02d-%02d-%02d\n",
1316 eeprom[6]&0xff, eeprom[6]>>8, eeprom[0x14],
1da177e4
LT
1317 step, (eeprom[4]>>5) & 15, eeprom[4] & 31, eeprom[4]>>9);
1318 }
1319
1320
1321 if (pdev && vci->drv_flags & HAS_CB_FNS) {
1da177e4
LT
1322 unsigned short n;
1323
62afe595
JL
1324 vp->cb_fn_base = pci_iomap(pdev, 2, 0);
1325 if (!vp->cb_fn_base) {
1da177e4 1326 retval = -ENOMEM;
62afe595 1327 goto free_ring;
1da177e4 1328 }
62afe595 1329
1da177e4 1330 if (print_info) {
39738e16 1331 pr_info("%s: CardBus functions mapped %16.16llx->%p\n",
7c7459d1
GKH
1332 print_name,
1333 (unsigned long long)pci_resource_start(pdev, 2),
62afe595 1334 vp->cb_fn_base);
1da177e4 1335 }
1da177e4 1336
a095cfc4 1337 n = window_read16(vp, 2, Wn2_ResetOptions) & ~0x4010;
1da177e4
LT
1338 if (vp->drv_flags & INVERT_LED_PWR)
1339 n |= 0x10;
1340 if (vp->drv_flags & INVERT_MII_PWR)
1341 n |= 0x4000;
a095cfc4 1342 window_write16(vp, n, 2, Wn2_ResetOptions);
1da177e4 1343 if (vp->drv_flags & WNO_XCVR_PWR) {
a095cfc4 1344 window_write16(vp, 0x0800, 0, 0);
1da177e4
LT
1345 }
1346 }
1347
1348 /* Extract our information from the EEPROM data. */
1349 vp->info1 = eeprom[13];
1350 vp->info2 = eeprom[15];
1351 vp->capabilities = eeprom[16];
1352
1353 if (vp->info1 & 0x8000) {
1354 vp->full_duplex = 1;
1355 if (print_info)
39738e16 1356 pr_info("Full duplex capable\n");
1da177e4
LT
1357 }
1358
1359 {
f71e1309 1360 static const char * const ram_split[] = {"5:3", "3:1", "1:1", "3:5"};
1da177e4 1361 unsigned int config;
a095cfc4 1362 vp->available_media = window_read16(vp, 3, Wn3_Options);
1da177e4
LT
1363 if ((vp->available_media & 0xff) == 0) /* Broken 3c916 */
1364 vp->available_media = 0x40;
a095cfc4 1365 config = window_read32(vp, 3, Wn3_Config);
1da177e4 1366 if (print_info) {
39738e16 1367 pr_debug(" Internal config register is %4.4x, transceivers %#x.\n",
a095cfc4 1368 config, window_read16(vp, 3, Wn3_Options));
39738e16 1369 pr_info(" %dK %s-wide RAM %s Rx:Tx split, %s%s interface.\n",
1da177e4
LT
1370 8 << RAM_SIZE(config),
1371 RAM_WIDTH(config) ? "word" : "byte",
1372 ram_split[RAM_SPLIT(config)],
1373 AUTOSELECT(config) ? "autoselect/" : "",
1374 XCVR(config) > XCVR_ExtMII ? "<invalid transceiver>" :
1375 media_tbl[XCVR(config)].name);
1376 }
1377 vp->default_media = XCVR(config);
1378 if (vp->default_media == XCVR_NWAY)
1379 vp->has_nway = 1;
1380 vp->autoselect = AUTOSELECT(config);
1381 }
1382
1383 if (vp->media_override != 7) {
39738e16 1384 pr_info("%s: Media override to transceiver type %d (%s).\n",
1da177e4
LT
1385 print_name, vp->media_override,
1386 media_tbl[vp->media_override].name);
1387 dev->if_port = vp->media_override;
1388 } else
1389 dev->if_port = vp->default_media;
1390
1391 if ((vp->available_media & 0x40) || (vci->drv_flags & HAS_NWAY) ||
1392 dev->if_port == XCVR_MII || dev->if_port == XCVR_NWAY) {
1393 int phy, phy_idx = 0;
1da177e4
LT
1394 mii_preamble_required++;
1395 if (vp->drv_flags & EXTRA_PREAMBLE)
1396 mii_preamble_required++;
344e0f62 1397 mdio_sync(vp, 32);
106427e6 1398 mdio_read(dev, 24, MII_BMSR);
1da177e4
LT
1399 for (phy = 0; phy < 32 && phy_idx < 1; phy++) {
1400 int mii_status, phyx;
1401
1402 /*
1403 * For the 3c905CX we look at index 24 first, because it bogusly
1404 * reports an external PHY at all indices
1405 */
1406 if (phy == 0)
1407 phyx = 24;
1408 else if (phy <= 24)
1409 phyx = phy - 1;
1410 else
1411 phyx = phy;
106427e6 1412 mii_status = mdio_read(dev, phyx, MII_BMSR);
1da177e4
LT
1413 if (mii_status && mii_status != 0xffff) {
1414 vp->phys[phy_idx++] = phyx;
1415 if (print_info) {
39738e16
AB
1416 pr_info(" MII transceiver found at address %d, status %4x.\n",
1417 phyx, mii_status);
1da177e4
LT
1418 }
1419 if ((mii_status & 0x0040) == 0)
1420 mii_preamble_required++;
1421 }
1422 }
1423 mii_preamble_required--;
1424 if (phy_idx == 0) {
39738e16 1425 pr_warning(" ***WARNING*** No MII transceivers found!\n");
1da177e4
LT
1426 vp->phys[0] = 24;
1427 } else {
106427e6 1428 vp->advertising = mdio_read(dev, vp->phys[0], MII_ADVERTISE);
1da177e4
LT
1429 if (vp->full_duplex) {
1430 /* Only advertise the FD media types. */
1431 vp->advertising &= ~0x02A0;
1432 mdio_write(dev, vp->phys[0], 4, vp->advertising);
1433 }
1434 }
1435 vp->mii.phy_id = vp->phys[0];
1436 }
1437
1438 if (vp->capabilities & CapBusMaster) {
1439 vp->full_bus_master_tx = 1;
1440 if (print_info) {
39738e16 1441 pr_info(" Enabling bus-master transmits and %s receives.\n",
1da177e4
LT
1442 (vp->info2 & 1) ? "early" : "whole-frame" );
1443 }
1444 vp->full_bus_master_rx = (vp->info2 & 1) ? 1 : 2;
1445 vp->bus_master = 0; /* AKPM: vortex only */
1446 }
1447
1448 /* The 3c59x-specific entries in the device structure. */
1da177e4 1449 if (vp->full_bus_master_tx) {
48b47a5e 1450 dev->netdev_ops = &boomrang_netdev_ops;
1da177e4 1451 /* Actually, it still should work with iommu. */
32fb5f06
JL
1452 if (card_idx < MAX_UNITS &&
1453 ((hw_checksums[card_idx] == -1 && (vp->drv_flags & HAS_HWCKSM)) ||
1454 hw_checksums[card_idx] == 1)) {
d311b0d3 1455 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
1da177e4 1456 }
48b47a5e
SH
1457 } else
1458 dev->netdev_ops = &vortex_netdev_ops;
1da177e4
LT
1459
1460 if (print_info) {
39738e16 1461 pr_info("%s: scatter/gather %sabled. h/w checksums %sabled\n",
1da177e4
LT
1462 print_name,
1463 (dev->features & NETIF_F_SG) ? "en":"dis",
1464 (dev->features & NETIF_F_IP_CSUM) ? "en":"dis");
1465 }
1466
1da177e4 1467 dev->ethtool_ops = &vortex_ethtool_ops;
1da177e4 1468 dev->watchdog_timeo = (watchdog * HZ) / 1000;
48b47a5e 1469
1da177e4
LT
1470 if (pdev) {
1471 vp->pm_state_valid = 1;
1472 pci_save_state(VORTEX_PCI(vp));
1473 acpi_set_WOL(dev);
1474 }
1475 retval = register_netdev(dev);
1476 if (retval == 0)
1477 return 0;
1478
1479free_ring:
1480 pci_free_consistent(pdev,
1481 sizeof(struct boom_rx_desc) * RX_RING_SIZE
1482 + sizeof(struct boom_tx_desc) * TX_RING_SIZE,
1483 vp->rx_ring,
1484 vp->rx_ring_dma);
1485free_region:
1486 if (vp->must_free_region)
62afe595 1487 release_region(dev->base_addr, vci->io_size);
1da177e4 1488 free_netdev(dev);
39738e16 1489 pr_err(PFX "vortex_probe1 fails. Returns %d\n", retval);
1da177e4
LT
1490out:
1491 return retval;
1492}
1493
1494static void
1495issue_and_wait(struct net_device *dev, int cmd)
1496{
62afe595
JL
1497 struct vortex_private *vp = netdev_priv(dev);
1498 void __iomem *ioaddr = vp->ioaddr;
1da177e4
LT
1499 int i;
1500
62afe595 1501 iowrite16(cmd, ioaddr + EL3_CMD);
1da177e4 1502 for (i = 0; i < 2000; i++) {
62afe595 1503 if (!(ioread16(ioaddr + EL3_STATUS) & CmdInProgress))
1da177e4
LT
1504 return;
1505 }
1506
1507 /* OK, that didn't work. Do it the slow way. One second */
1508 for (i = 0; i < 100000; i++) {
62afe595 1509 if (!(ioread16(ioaddr + EL3_STATUS) & CmdInProgress)) {
1da177e4 1510 if (vortex_debug > 1)
39738e16 1511 pr_info("%s: command 0x%04x took %d usecs\n",
1da177e4
LT
1512 dev->name, cmd, i * 10);
1513 return;
1514 }
1515 udelay(10);
1516 }
39738e16 1517 pr_err("%s: command 0x%04x did not complete! Status=0x%x\n",
62afe595 1518 dev->name, cmd, ioread16(ioaddr + EL3_STATUS));
1da177e4
LT
1519}
1520
125d5ce8
SK
1521static void
1522vortex_set_duplex(struct net_device *dev)
1523{
1524 struct vortex_private *vp = netdev_priv(dev);
125d5ce8 1525
39738e16 1526 pr_info("%s: setting %s-duplex.\n",
125d5ce8
SK
1527 dev->name, (vp->full_duplex) ? "full" : "half");
1528
125d5ce8 1529 /* Set the full-duplex bit. */
a095cfc4
BH
1530 window_write16(vp,
1531 ((vp->info1 & 0x8000) || vp->full_duplex ? 0x20 : 0) |
1532 (vp->large_frames ? 0x40 : 0) |
1533 ((vp->full_duplex && vp->flow_ctrl && vp->partner_flow_ctrl) ?
1534 0x100 : 0),
1535 3, Wn3_MAC_Ctrl);
125d5ce8
SK
1536}
1537
1538static void vortex_check_media(struct net_device *dev, unsigned int init)
1539{
1540 struct vortex_private *vp = netdev_priv(dev);
1541 unsigned int ok_to_print = 0;
1542
1543 if (vortex_debug > 3)
1544 ok_to_print = 1;
1545
1546 if (mii_check_media(&vp->mii, ok_to_print, init)) {
1547 vp->full_duplex = vp->mii.full_duplex;
1548 vortex_set_duplex(dev);
1549 } else if (init) {
1550 vortex_set_duplex(dev);
1551 }
1552}
1553
c8303d10 1554static int
1da177e4
LT
1555vortex_up(struct net_device *dev)
1556{
1da177e4 1557 struct vortex_private *vp = netdev_priv(dev);
62afe595 1558 void __iomem *ioaddr = vp->ioaddr;
1da177e4 1559 unsigned int config;
0280f9f9 1560 int i, mii_reg1, mii_reg5, err = 0;
1da177e4
LT
1561
1562 if (VORTEX_PCI(vp)) {
1563 pci_set_power_state(VORTEX_PCI(vp), PCI_D0); /* Go active */
3c8fad18
DR
1564 if (vp->pm_state_valid)
1565 pci_restore_state(VORTEX_PCI(vp));
c8303d10
MH
1566 err = pci_enable_device(VORTEX_PCI(vp));
1567 if (err) {
39738e16 1568 pr_warning("%s: Could not enable device\n",
c8303d10
MH
1569 dev->name);
1570 goto err_out;
1571 }
1da177e4
LT
1572 }
1573
1574 /* Before initializing select the active media port. */
a095cfc4 1575 config = window_read32(vp, 3, Wn3_Config);
1da177e4
LT
1576
1577 if (vp->media_override != 7) {
39738e16 1578 pr_info("%s: Media override to transceiver %d (%s).\n",
1da177e4
LT
1579 dev->name, vp->media_override,
1580 media_tbl[vp->media_override].name);
1581 dev->if_port = vp->media_override;
1582 } else if (vp->autoselect) {
1583 if (vp->has_nway) {
1584 if (vortex_debug > 1)
39738e16 1585 pr_info("%s: using NWAY device table, not %d\n",
1da177e4
LT
1586 dev->name, dev->if_port);
1587 dev->if_port = XCVR_NWAY;
1588 } else {
1589 /* Find first available media type, starting with 100baseTx. */
1590 dev->if_port = XCVR_100baseTx;
1591 while (! (vp->available_media & media_tbl[dev->if_port].mask))
1592 dev->if_port = media_tbl[dev->if_port].next;
1593 if (vortex_debug > 1)
39738e16 1594 pr_info("%s: first available media type: %s\n",
1da177e4
LT
1595 dev->name, media_tbl[dev->if_port].name);
1596 }
1597 } else {
1598 dev->if_port = vp->default_media;
1599 if (vortex_debug > 1)
39738e16 1600 pr_info("%s: using default media %s\n",
1da177e4
LT
1601 dev->name, media_tbl[dev->if_port].name);
1602 }
1603
1604 init_timer(&vp->timer);
1605 vp->timer.expires = RUN_AT(media_tbl[dev->if_port].wait);
1606 vp->timer.data = (unsigned long)dev;
1607 vp->timer.function = vortex_timer; /* timer handler */
1608 add_timer(&vp->timer);
1609
1610 init_timer(&vp->rx_oom_timer);
1611 vp->rx_oom_timer.data = (unsigned long)dev;
1612 vp->rx_oom_timer.function = rx_oom_timer;
1613
1614 if (vortex_debug > 1)
39738e16 1615 pr_debug("%s: Initial media type %s.\n",
1da177e4
LT
1616 dev->name, media_tbl[dev->if_port].name);
1617
125d5ce8 1618 vp->full_duplex = vp->mii.force_media;
1da177e4
LT
1619 config = BFINS(config, dev->if_port, 20, 4);
1620 if (vortex_debug > 6)
39738e16 1621 pr_debug("vortex_up(): writing 0x%x to InternalConfig\n", config);
a095cfc4 1622 window_write32(vp, config, 3, Wn3_Config);
1da177e4
LT
1623
1624 if (dev->if_port == XCVR_MII || dev->if_port == XCVR_NWAY) {
09ce3512
SK
1625 mii_reg1 = mdio_read(dev, vp->phys[0], MII_BMSR);
1626 mii_reg5 = mdio_read(dev, vp->phys[0], MII_LPA);
1627 vp->partner_flow_ctrl = ((mii_reg5 & 0x0400) != 0);
373492d0 1628 vp->mii.full_duplex = vp->full_duplex;
09ce3512 1629
125d5ce8 1630 vortex_check_media(dev, 1);
1da177e4 1631 }
125d5ce8
SK
1632 else
1633 vortex_set_duplex(dev);
1da177e4 1634
09ce3512
SK
1635 issue_and_wait(dev, TxReset);
1636 /*
1637 * Don't reset the PHY - that upsets autonegotiation during DHCP operations.
1638 */
1639 issue_and_wait(dev, RxReset|0x04);
1640
1da177e4 1641
62afe595 1642 iowrite16(SetStatusEnb | 0x00, ioaddr + EL3_CMD);
1da177e4
LT
1643
1644 if (vortex_debug > 1) {
39738e16 1645 pr_debug("%s: vortex_up() irq %d media status %4.4x.\n",
a095cfc4 1646 dev->name, dev->irq, window_read16(vp, 4, Wn4_Media));
1da177e4
LT
1647 }
1648
1649 /* Set the station address and mask in window 2 each time opened. */
1da177e4 1650 for (i = 0; i < 6; i++)
a095cfc4 1651 window_write8(vp, dev->dev_addr[i], 2, i);
1da177e4 1652 for (; i < 12; i+=2)
a095cfc4 1653 window_write16(vp, 0, 2, i);
1da177e4
LT
1654
1655 if (vp->cb_fn_base) {
a095cfc4 1656 unsigned short n = window_read16(vp, 2, Wn2_ResetOptions) & ~0x4010;
1da177e4
LT
1657 if (vp->drv_flags & INVERT_LED_PWR)
1658 n |= 0x10;
1659 if (vp->drv_flags & INVERT_MII_PWR)
1660 n |= 0x4000;
a095cfc4 1661 window_write16(vp, n, 2, Wn2_ResetOptions);
1da177e4
LT
1662 }
1663
1664 if (dev->if_port == XCVR_10base2)
1665 /* Start the thinnet transceiver. We should really wait 50ms...*/
62afe595 1666 iowrite16(StartCoax, ioaddr + EL3_CMD);
1da177e4 1667 if (dev->if_port != XCVR_NWAY) {
a095cfc4
BH
1668 window_write16(vp,
1669 (window_read16(vp, 4, Wn4_Media) &
1670 ~(Media_10TP|Media_SQE)) |
1671 media_tbl[dev->if_port].media_bits,
1672 4, Wn4_Media);
1da177e4
LT
1673 }
1674
1675 /* Switch to the stats window, and clear all stats by reading. */
62afe595 1676 iowrite16(StatsDisable, ioaddr + EL3_CMD);
1da177e4 1677 for (i = 0; i < 10; i++)
a095cfc4
BH
1678 window_read8(vp, 6, i);
1679 window_read16(vp, 6, 10);
1680 window_read16(vp, 6, 12);
1da177e4 1681 /* New: On the Vortex we must also clear the BadSSD counter. */
a095cfc4 1682 window_read8(vp, 4, 12);
1da177e4 1683 /* ..and on the Boomerang we enable the extra statistics bits. */
a095cfc4 1684 window_write16(vp, 0x0040, 4, Wn4_NetDiag);
1da177e4
LT
1685
1686 if (vp->full_bus_master_rx) { /* Boomerang bus master. */
1687 vp->cur_rx = vp->dirty_rx = 0;
1688 /* Initialize the RxEarly register as recommended. */
62afe595
JL
1689 iowrite16(SetRxThreshold + (1536>>2), ioaddr + EL3_CMD);
1690 iowrite32(0x0020, ioaddr + PktStatus);
1691 iowrite32(vp->rx_ring_dma, ioaddr + UpListPtr);
1da177e4
LT
1692 }
1693 if (vp->full_bus_master_tx) { /* Boomerang bus master Tx. */
1694 vp->cur_tx = vp->dirty_tx = 0;
1695 if (vp->drv_flags & IS_BOOMERANG)
62afe595 1696 iowrite8(PKT_BUF_SZ>>8, ioaddr + TxFreeThreshold); /* Room for a packet. */
1da177e4
LT
1697 /* Clear the Rx, Tx rings. */
1698 for (i = 0; i < RX_RING_SIZE; i++) /* AKPM: this is done in vortex_open, too */
1699 vp->rx_ring[i].status = 0;
1700 for (i = 0; i < TX_RING_SIZE; i++)
1701 vp->tx_skbuff[i] = NULL;
62afe595 1702 iowrite32(0, ioaddr + DownListPtr);
1da177e4
LT
1703 }
1704 /* Set receiver mode: presumably accept b-case and phys addr only. */
1705 set_rx_mode(dev);
1706 /* enable 802.1q tagged frames */
1707 set_8021q_mode(dev, 1);
62afe595 1708 iowrite16(StatsEnable, ioaddr + EL3_CMD); /* Turn on statistics. */
1da177e4 1709
62afe595
JL
1710 iowrite16(RxEnable, ioaddr + EL3_CMD); /* Enable the receiver. */
1711 iowrite16(TxEnable, ioaddr + EL3_CMD); /* Enable transmitter. */
1da177e4
LT
1712 /* Allow status bits to be seen. */
1713 vp->status_enable = SetStatusEnb | HostError|IntReq|StatsFull|TxComplete|
1714 (vp->full_bus_master_tx ? DownComplete : TxAvailable) |
1715 (vp->full_bus_master_rx ? UpComplete : RxComplete) |
1716 (vp->bus_master ? DMADone : 0);
1717 vp->intr_enable = SetIntrEnb | IntLatch | TxAvailable |
1718 (vp->full_bus_master_rx ? 0 : RxComplete) |
1719 StatsFull | HostError | TxComplete | IntReq
1720 | (vp->bus_master ? DMADone : 0) | UpComplete | DownComplete;
62afe595 1721 iowrite16(vp->status_enable, ioaddr + EL3_CMD);
1da177e4 1722 /* Ack all pending events, and set active indicator mask. */
62afe595 1723 iowrite16(AckIntr | IntLatch | TxAvailable | RxEarly | IntReq,
1da177e4 1724 ioaddr + EL3_CMD);
62afe595 1725 iowrite16(vp->intr_enable, ioaddr + EL3_CMD);
1da177e4 1726 if (vp->cb_fn_base) /* The PCMCIA people are idiots. */
62afe595 1727 iowrite32(0x8000, vp->cb_fn_base + 4);
1da177e4 1728 netif_start_queue (dev);
c8303d10
MH
1729err_out:
1730 return err;
1da177e4
LT
1731}
1732
1733static int
1734vortex_open(struct net_device *dev)
1735{
1736 struct vortex_private *vp = netdev_priv(dev);
1737 int i;
1738 int retval;
1739
1740 /* Use the now-standard shared IRQ implementation. */
1741 if ((retval = request_irq(dev->irq, vp->full_bus_master_rx ?
1fb9df5d 1742 &boomerang_interrupt : &vortex_interrupt, IRQF_SHARED, dev->name, dev))) {
39738e16 1743 pr_err("%s: Could not reserve IRQ %d\n", dev->name, dev->irq);
c8303d10 1744 goto err;
1da177e4
LT
1745 }
1746
1747 if (vp->full_bus_master_rx) { /* Boomerang bus master. */
1748 if (vortex_debug > 2)
39738e16 1749 pr_debug("%s: Filling in the Rx ring.\n", dev->name);
1da177e4
LT
1750 for (i = 0; i < RX_RING_SIZE; i++) {
1751 struct sk_buff *skb;
1752 vp->rx_ring[i].next = cpu_to_le32(vp->rx_ring_dma + sizeof(struct boom_rx_desc) * (i+1));
1753 vp->rx_ring[i].status = 0; /* Clear complete bit. */
1754 vp->rx_ring[i].length = cpu_to_le32(PKT_BUF_SZ | LAST_FRAG);
9a5d3414
SH
1755
1756 skb = __netdev_alloc_skb(dev, PKT_BUF_SZ + NET_IP_ALIGN,
1757 GFP_KERNEL);
1da177e4
LT
1758 vp->rx_skbuff[i] = skb;
1759 if (skb == NULL)
1760 break; /* Bad news! */
9a5d3414
SH
1761
1762 skb_reserve(skb, NET_IP_ALIGN); /* Align IP on 16 byte boundaries */
689be439 1763 vp->rx_ring[i].addr = cpu_to_le32(pci_map_single(VORTEX_PCI(vp), skb->data, PKT_BUF_SZ, PCI_DMA_FROMDEVICE));
1da177e4
LT
1764 }
1765 if (i != RX_RING_SIZE) {
1766 int j;
39738e16 1767 pr_emerg("%s: no memory for rx ring\n", dev->name);
1da177e4
LT
1768 for (j = 0; j < i; j++) {
1769 if (vp->rx_skbuff[j]) {
1770 dev_kfree_skb(vp->rx_skbuff[j]);
1771 vp->rx_skbuff[j] = NULL;
1772 }
1773 }
1774 retval = -ENOMEM;
c8303d10 1775 goto err_free_irq;
1da177e4
LT
1776 }
1777 /* Wrap the ring. */
1778 vp->rx_ring[i-1].next = cpu_to_le32(vp->rx_ring_dma);
1779 }
1780
c8303d10
MH
1781 retval = vortex_up(dev);
1782 if (!retval)
1783 goto out;
1da177e4 1784
c8303d10 1785err_free_irq:
1da177e4 1786 free_irq(dev->irq, dev);
c8303d10 1787err:
1da177e4 1788 if (vortex_debug > 1)
39738e16 1789 pr_err("%s: vortex_open() fails: returning %d\n", dev->name, retval);
c8303d10 1790out:
1da177e4
LT
1791 return retval;
1792}
1793
1794static void
1795vortex_timer(unsigned long data)
1796{
1797 struct net_device *dev = (struct net_device *)data;
1798 struct vortex_private *vp = netdev_priv(dev);
62afe595 1799 void __iomem *ioaddr = vp->ioaddr;
1da177e4
LT
1800 int next_tick = 60*HZ;
1801 int ok = 0;
a095cfc4 1802 int media_status;
1da177e4
LT
1803
1804 if (vortex_debug > 2) {
39738e16 1805 pr_debug("%s: Media selection timer tick happened, %s.\n",
1da177e4 1806 dev->name, media_tbl[dev->if_port].name);
39738e16 1807 pr_debug("dev->watchdog_timeo=%d\n", dev->watchdog_timeo);
1da177e4
LT
1808 }
1809
a095cfc4 1810 media_status = window_read16(vp, 4, Wn4_Media);
1da177e4
LT
1811 switch (dev->if_port) {
1812 case XCVR_10baseT: case XCVR_100baseTx: case XCVR_100baseFx:
1813 if (media_status & Media_LnkBeat) {
1814 netif_carrier_on(dev);
1815 ok = 1;
1816 if (vortex_debug > 1)
39738e16 1817 pr_debug("%s: Media %s has link beat, %x.\n",
1da177e4
LT
1818 dev->name, media_tbl[dev->if_port].name, media_status);
1819 } else {
1820 netif_carrier_off(dev);
1821 if (vortex_debug > 1) {
39738e16 1822 pr_debug("%s: Media %s has no link beat, %x.\n",
1da177e4
LT
1823 dev->name, media_tbl[dev->if_port].name, media_status);
1824 }
1825 }
1826 break;
1827 case XCVR_MII: case XCVR_NWAY:
1828 {
1da177e4 1829 ok = 1;
125d5ce8 1830 vortex_check_media(dev, 0);
1da177e4
LT
1831 }
1832 break;
1833 default: /* Other media types handled by Tx timeouts. */
1834 if (vortex_debug > 1)
39738e16 1835 pr_debug("%s: Media %s has no indication, %x.\n",
1da177e4
LT
1836 dev->name, media_tbl[dev->if_port].name, media_status);
1837 ok = 1;
1838 }
b4ff6450
SK
1839
1840 if (!netif_carrier_ok(dev))
1841 next_tick = 5*HZ;
1842
e94d10eb
SK
1843 if (vp->medialock)
1844 goto leave_media_alone;
1845
a880c4cd 1846 if (!ok) {
1da177e4
LT
1847 unsigned int config;
1848
de847272
BH
1849 spin_lock_irq(&vp->lock);
1850
1da177e4
LT
1851 do {
1852 dev->if_port = media_tbl[dev->if_port].next;
1853 } while ( ! (vp->available_media & media_tbl[dev->if_port].mask));
1854 if (dev->if_port == XCVR_Default) { /* Go back to default. */
1855 dev->if_port = vp->default_media;
1856 if (vortex_debug > 1)
39738e16 1857 pr_debug("%s: Media selection failing, using default %s port.\n",
1da177e4
LT
1858 dev->name, media_tbl[dev->if_port].name);
1859 } else {
1860 if (vortex_debug > 1)
39738e16 1861 pr_debug("%s: Media selection failed, now trying %s port.\n",
1da177e4
LT
1862 dev->name, media_tbl[dev->if_port].name);
1863 next_tick = media_tbl[dev->if_port].wait;
1864 }
a095cfc4
BH
1865 window_write16(vp,
1866 (media_status & ~(Media_10TP|Media_SQE)) |
1867 media_tbl[dev->if_port].media_bits,
1868 4, Wn4_Media);
1da177e4 1869
a095cfc4 1870 config = window_read32(vp, 3, Wn3_Config);
1da177e4 1871 config = BFINS(config, dev->if_port, 20, 4);
a095cfc4 1872 window_write32(vp, config, 3, Wn3_Config);
1da177e4 1873
62afe595 1874 iowrite16(dev->if_port == XCVR_10base2 ? StartCoax : StopCoax,
1da177e4
LT
1875 ioaddr + EL3_CMD);
1876 if (vortex_debug > 1)
39738e16 1877 pr_debug("wrote 0x%08x to Wn3_Config\n", config);
1da177e4 1878 /* AKPM: FIXME: Should reset Rx & Tx here. P60 of 3c90xc.pdf */
de847272
BH
1879
1880 spin_unlock_irq(&vp->lock);
1da177e4 1881 }
1da177e4
LT
1882
1883leave_media_alone:
1884 if (vortex_debug > 2)
39738e16 1885 pr_debug("%s: Media selection timer finished, %s.\n",
1da177e4
LT
1886 dev->name, media_tbl[dev->if_port].name);
1887
1888 mod_timer(&vp->timer, RUN_AT(next_tick));
1889 if (vp->deferred)
62afe595 1890 iowrite16(FakeIntr, ioaddr + EL3_CMD);
1da177e4
LT
1891}
1892
1893static void vortex_tx_timeout(struct net_device *dev)
1894{
1895 struct vortex_private *vp = netdev_priv(dev);
62afe595 1896 void __iomem *ioaddr = vp->ioaddr;
1da177e4 1897
39738e16 1898 pr_err("%s: transmit timed out, tx_status %2.2x status %4.4x.\n",
62afe595
JL
1899 dev->name, ioread8(ioaddr + TxStatus),
1900 ioread16(ioaddr + EL3_STATUS));
39738e16 1901 pr_err(" diagnostics: net %04x media %04x dma %08x fifo %04x\n",
a095cfc4
BH
1902 window_read16(vp, 4, Wn4_NetDiag),
1903 window_read16(vp, 4, Wn4_Media),
62afe595 1904 ioread32(ioaddr + PktStatus),
a095cfc4 1905 window_read16(vp, 4, Wn4_FIFODiag));
1da177e4 1906 /* Slight code bloat to be user friendly. */
62afe595 1907 if ((ioread8(ioaddr + TxStatus) & 0x88) == 0x88)
39738e16 1908 pr_err("%s: Transmitter encountered 16 collisions --"
1da177e4 1909 " network cable problem?\n", dev->name);
62afe595 1910 if (ioread16(ioaddr + EL3_STATUS) & IntLatch) {
39738e16 1911 pr_err("%s: Interrupt posted but not delivered --"
1da177e4
LT
1912 " IRQ blocked by another device?\n", dev->name);
1913 /* Bad idea here.. but we might as well handle a few events. */
1914 {
1915 /*
1916 * Block interrupts because vortex_interrupt does a bare spin_lock()
1917 */
1918 unsigned long flags;
1919 local_irq_save(flags);
1920 if (vp->full_bus_master_tx)
7d12e780 1921 boomerang_interrupt(dev->irq, dev);
1da177e4 1922 else
7d12e780 1923 vortex_interrupt(dev->irq, dev);
1da177e4
LT
1924 local_irq_restore(flags);
1925 }
1926 }
1927
1928 if (vortex_debug > 0)
1929 dump_tx_ring(dev);
1930
1931 issue_and_wait(dev, TxReset);
1932
1daad055 1933 dev->stats.tx_errors++;
1da177e4 1934 if (vp->full_bus_master_tx) {
39738e16 1935 pr_debug("%s: Resetting the Tx ring pointer.\n", dev->name);
62afe595
JL
1936 if (vp->cur_tx - vp->dirty_tx > 0 && ioread32(ioaddr + DownListPtr) == 0)
1937 iowrite32(vp->tx_ring_dma + (vp->dirty_tx % TX_RING_SIZE) * sizeof(struct boom_tx_desc),
1da177e4
LT
1938 ioaddr + DownListPtr);
1939 if (vp->cur_tx - vp->dirty_tx < TX_RING_SIZE)
1940 netif_wake_queue (dev);
1941 if (vp->drv_flags & IS_BOOMERANG)
62afe595
JL
1942 iowrite8(PKT_BUF_SZ>>8, ioaddr + TxFreeThreshold);
1943 iowrite16(DownUnstall, ioaddr + EL3_CMD);
1da177e4 1944 } else {
1daad055 1945 dev->stats.tx_dropped++;
1da177e4
LT
1946 netif_wake_queue(dev);
1947 }
6aa20a22 1948
1da177e4 1949 /* Issue Tx Enable */
62afe595 1950 iowrite16(TxEnable, ioaddr + EL3_CMD);
1ae5dc34 1951 dev->trans_start = jiffies; /* prevent tx timeout */
1da177e4
LT
1952}
1953
1954/*
1955 * Handle uncommon interrupt sources. This is a separate routine to minimize
1956 * the cache impact.
1957 */
1958static void
1959vortex_error(struct net_device *dev, int status)
1960{
1961 struct vortex_private *vp = netdev_priv(dev);
62afe595 1962 void __iomem *ioaddr = vp->ioaddr;
1da177e4
LT
1963 int do_tx_reset = 0, reset_mask = 0;
1964 unsigned char tx_status = 0;
1965
1966 if (vortex_debug > 2) {
39738e16 1967 pr_err("%s: vortex_error(), status=0x%x\n", dev->name, status);
1da177e4
LT
1968 }
1969
1970 if (status & TxComplete) { /* Really "TxError" for us. */
62afe595 1971 tx_status = ioread8(ioaddr + TxStatus);
1da177e4 1972 /* Presumably a tx-timeout. We must merely re-enable. */
8e95a202
JP
1973 if (vortex_debug > 2 ||
1974 (tx_status != 0x88 && vortex_debug > 0)) {
39738e16 1975 pr_err("%s: Transmit error, Tx status register %2.2x.\n",
1da177e4
LT
1976 dev->name, tx_status);
1977 if (tx_status == 0x82) {
39738e16 1978 pr_err("Probably a duplex mismatch. See "
1da177e4
LT
1979 "Documentation/networking/vortex.txt\n");
1980 }
1981 dump_tx_ring(dev);
1982 }
1daad055
PZ
1983 if (tx_status & 0x14) dev->stats.tx_fifo_errors++;
1984 if (tx_status & 0x38) dev->stats.tx_aborted_errors++;
0000754c 1985 if (tx_status & 0x08) vp->xstats.tx_max_collisions++;
62afe595 1986 iowrite8(0, ioaddr + TxStatus);
1da177e4
LT
1987 if (tx_status & 0x30) { /* txJabber or txUnderrun */
1988 do_tx_reset = 1;
0000754c
AM
1989 } else if ((tx_status & 0x08) && (vp->drv_flags & MAX_COLLISION_RESET)) { /* maxCollisions */
1990 do_tx_reset = 1;
1991 reset_mask = 0x0108; /* Reset interface logic, but not download logic */
1992 } else { /* Merely re-enable the transmitter. */
62afe595 1993 iowrite16(TxEnable, ioaddr + EL3_CMD);
1da177e4
LT
1994 }
1995 }
1996
1997 if (status & RxEarly) { /* Rx early is unused. */
1998 vortex_rx(dev);
62afe595 1999 iowrite16(AckIntr | RxEarly, ioaddr + EL3_CMD);
1da177e4
LT
2000 }
2001 if (status & StatsFull) { /* Empty statistics. */
2002 static int DoneDidThat;
2003 if (vortex_debug > 4)
39738e16 2004 pr_debug("%s: Updating stats.\n", dev->name);
1da177e4
LT
2005 update_stats(ioaddr, dev);
2006 /* HACK: Disable statistics as an interrupt source. */
2007 /* This occurs when we have the wrong media type! */
2008 if (DoneDidThat == 0 &&
62afe595 2009 ioread16(ioaddr + EL3_STATUS) & StatsFull) {
39738e16 2010 pr_warning("%s: Updating statistics failed, disabling "
1da177e4 2011 "stats as an interrupt source.\n", dev->name);
a095cfc4
BH
2012 iowrite16(SetIntrEnb |
2013 (window_read16(vp, 5, 10) & ~StatsFull),
2014 ioaddr + EL3_CMD);
1da177e4 2015 vp->intr_enable &= ~StatsFull;
1da177e4
LT
2016 DoneDidThat++;
2017 }
2018 }
2019 if (status & IntReq) { /* Restore all interrupt sources. */
62afe595
JL
2020 iowrite16(vp->status_enable, ioaddr + EL3_CMD);
2021 iowrite16(vp->intr_enable, ioaddr + EL3_CMD);
1da177e4
LT
2022 }
2023 if (status & HostError) {
2024 u16 fifo_diag;
a095cfc4 2025 fifo_diag = window_read16(vp, 4, Wn4_FIFODiag);
39738e16 2026 pr_err("%s: Host error, FIFO diagnostic register %4.4x.\n",
1da177e4
LT
2027 dev->name, fifo_diag);
2028 /* Adapter failure requires Tx/Rx reset and reinit. */
2029 if (vp->full_bus_master_tx) {
62afe595 2030 int bus_status = ioread32(ioaddr + PktStatus);
1da177e4
LT
2031 /* 0x80000000 PCI master abort. */
2032 /* 0x40000000 PCI target abort. */
2033 if (vortex_debug)
39738e16 2034 pr_err("%s: PCI bus error, bus status %8.8x\n", dev->name, bus_status);
1da177e4
LT
2035
2036 /* In this case, blow the card away */
2037 /* Must not enter D3 or we can't legally issue the reset! */
2038 vortex_down(dev, 0);
2039 issue_and_wait(dev, TotalReset | 0xff);
2040 vortex_up(dev); /* AKPM: bug. vortex_up() assumes that the rx ring is full. It may not be. */
2041 } else if (fifo_diag & 0x0400)
2042 do_tx_reset = 1;
2043 if (fifo_diag & 0x3000) {
2044 /* Reset Rx fifo and upload logic */
2045 issue_and_wait(dev, RxReset|0x07);
2046 /* Set the Rx filter to the current state. */
2047 set_rx_mode(dev);
2048 /* enable 802.1q VLAN tagged frames */
2049 set_8021q_mode(dev, 1);
62afe595
JL
2050 iowrite16(RxEnable, ioaddr + EL3_CMD); /* Re-enable the receiver. */
2051 iowrite16(AckIntr | HostError, ioaddr + EL3_CMD);
1da177e4
LT
2052 }
2053 }
2054
2055 if (do_tx_reset) {
2056 issue_and_wait(dev, TxReset|reset_mask);
62afe595 2057 iowrite16(TxEnable, ioaddr + EL3_CMD);
1da177e4
LT
2058 if (!vp->full_bus_master_tx)
2059 netif_wake_queue(dev);
2060 }
2061}
2062
27a1de95 2063static netdev_tx_t
1da177e4
LT
2064vortex_start_xmit(struct sk_buff *skb, struct net_device *dev)
2065{
2066 struct vortex_private *vp = netdev_priv(dev);
62afe595 2067 void __iomem *ioaddr = vp->ioaddr;
1da177e4
LT
2068
2069 /* Put out the doubleword header... */
62afe595 2070 iowrite32(skb->len, ioaddr + TX_FIFO);
1da177e4
LT
2071 if (vp->bus_master) {
2072 /* Set the bus-master controller to transfer the packet. */
2073 int len = (skb->len + 3) & ~3;
a095cfc4
BH
2074 vp->tx_skb_dma = pci_map_single(VORTEX_PCI(vp), skb->data, len,
2075 PCI_DMA_TODEVICE);
de847272 2076 spin_lock_irq(&vp->window_lock);
a095cfc4
BH
2077 window_set(vp, 7);
2078 iowrite32(vp->tx_skb_dma, ioaddr + Wn7_MasterAddr);
62afe595 2079 iowrite16(len, ioaddr + Wn7_MasterLen);
de847272 2080 spin_unlock_irq(&vp->window_lock);
1da177e4 2081 vp->tx_skb = skb;
62afe595 2082 iowrite16(StartDMADown, ioaddr + EL3_CMD);
1da177e4
LT
2083 /* netif_wake_queue() will be called at the DMADone interrupt. */
2084 } else {
2085 /* ... and the packet rounded to a doubleword. */
62afe595 2086 iowrite32_rep(ioaddr + TX_FIFO, skb->data, (skb->len + 3) >> 2);
1da177e4 2087 dev_kfree_skb (skb);
62afe595 2088 if (ioread16(ioaddr + TxFree) > 1536) {
1da177e4
LT
2089 netif_start_queue (dev); /* AKPM: redundant? */
2090 } else {
2091 /* Interrupt us when the FIFO has room for max-sized packet. */
2092 netif_stop_queue(dev);
62afe595 2093 iowrite16(SetTxThreshold + (1536>>2), ioaddr + EL3_CMD);
1da177e4
LT
2094 }
2095 }
2096
1da177e4
LT
2097
2098 /* Clear the Tx status stack. */
2099 {
2100 int tx_status;
2101 int i = 32;
2102
62afe595 2103 while (--i > 0 && (tx_status = ioread8(ioaddr + TxStatus)) > 0) {
1da177e4
LT
2104 if (tx_status & 0x3C) { /* A Tx-disabling error occurred. */
2105 if (vortex_debug > 2)
39738e16 2106 pr_debug("%s: Tx error, status %2.2x.\n",
1da177e4 2107 dev->name, tx_status);
1daad055
PZ
2108 if (tx_status & 0x04) dev->stats.tx_fifo_errors++;
2109 if (tx_status & 0x38) dev->stats.tx_aborted_errors++;
1da177e4
LT
2110 if (tx_status & 0x30) {
2111 issue_and_wait(dev, TxReset);
2112 }
62afe595 2113 iowrite16(TxEnable, ioaddr + EL3_CMD);
1da177e4 2114 }
62afe595 2115 iowrite8(0x00, ioaddr + TxStatus); /* Pop the status stack. */
1da177e4
LT
2116 }
2117 }
6ed10654 2118 return NETDEV_TX_OK;
1da177e4
LT
2119}
2120
27a1de95 2121static netdev_tx_t
1da177e4
LT
2122boomerang_start_xmit(struct sk_buff *skb, struct net_device *dev)
2123{
2124 struct vortex_private *vp = netdev_priv(dev);
62afe595 2125 void __iomem *ioaddr = vp->ioaddr;
1da177e4
LT
2126 /* Calculate the next Tx descriptor entry. */
2127 int entry = vp->cur_tx % TX_RING_SIZE;
2128 struct boom_tx_desc *prev_entry = &vp->tx_ring[(vp->cur_tx-1) % TX_RING_SIZE];
2129 unsigned long flags;
2130
2131 if (vortex_debug > 6) {
39738e16
AB
2132 pr_debug("boomerang_start_xmit()\n");
2133 pr_debug("%s: Trying to send a packet, Tx index %d.\n",
0f667ff5 2134 dev->name, vp->cur_tx);
1da177e4
LT
2135 }
2136
aa25ab7d
NH
2137 /*
2138 * We can't allow a recursion from our interrupt handler back into the
2139 * tx routine, as they take the same spin lock, and that causes
2140 * deadlock. Just return NETDEV_TX_BUSY and let the stack try again in
2141 * a bit
2142 */
2143 if (vp->handling_irq)
2144 return NETDEV_TX_BUSY;
2145
1da177e4
LT
2146 if (vp->cur_tx - vp->dirty_tx >= TX_RING_SIZE) {
2147 if (vortex_debug > 0)
39738e16 2148 pr_warning("%s: BUG! Tx Ring full, refusing to send buffer.\n",
1da177e4
LT
2149 dev->name);
2150 netif_stop_queue(dev);
5b548140 2151 return NETDEV_TX_BUSY;
1da177e4
LT
2152 }
2153
2154 vp->tx_skbuff[entry] = skb;
2155
2156 vp->tx_ring[entry].next = 0;
2157#if DO_ZEROCOPY
84fa7933 2158 if (skb->ip_summed != CHECKSUM_PARTIAL)
1da177e4
LT
2159 vp->tx_ring[entry].status = cpu_to_le32(skb->len | TxIntrUploaded);
2160 else
2161 vp->tx_ring[entry].status = cpu_to_le32(skb->len | TxIntrUploaded | AddTCPChksum | AddUDPChksum);
2162
2163 if (!skb_shinfo(skb)->nr_frags) {
2164 vp->tx_ring[entry].frag[0].addr = cpu_to_le32(pci_map_single(VORTEX_PCI(vp), skb->data,
2165 skb->len, PCI_DMA_TODEVICE));
2166 vp->tx_ring[entry].frag[0].length = cpu_to_le32(skb->len | LAST_FRAG);
2167 } else {
2168 int i;
2169
2170 vp->tx_ring[entry].frag[0].addr = cpu_to_le32(pci_map_single(VORTEX_PCI(vp), skb->data,
e743d313
ED
2171 skb_headlen(skb), PCI_DMA_TODEVICE));
2172 vp->tx_ring[entry].frag[0].length = cpu_to_le32(skb_headlen(skb));
1da177e4
LT
2173
2174 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
2175 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2176
2177 vp->tx_ring[entry].frag[i+1].addr =
2178 cpu_to_le32(pci_map_single(VORTEX_PCI(vp),
2179 (void*)page_address(frag->page) + frag->page_offset,
2180 frag->size, PCI_DMA_TODEVICE));
2181
2182 if (i == skb_shinfo(skb)->nr_frags-1)
2183 vp->tx_ring[entry].frag[i+1].length = cpu_to_le32(frag->size|LAST_FRAG);
2184 else
2185 vp->tx_ring[entry].frag[i+1].length = cpu_to_le32(frag->size);
2186 }
2187 }
2188#else
2189 vp->tx_ring[entry].addr = cpu_to_le32(pci_map_single(VORTEX_PCI(vp), skb->data, skb->len, PCI_DMA_TODEVICE));
2190 vp->tx_ring[entry].length = cpu_to_le32(skb->len | LAST_FRAG);
2191 vp->tx_ring[entry].status = cpu_to_le32(skb->len | TxIntrUploaded);
2192#endif
2193
2194 spin_lock_irqsave(&vp->lock, flags);
2195 /* Wait for the stall to complete. */
2196 issue_and_wait(dev, DownStall);
2197 prev_entry->next = cpu_to_le32(vp->tx_ring_dma + entry * sizeof(struct boom_tx_desc));
62afe595
JL
2198 if (ioread32(ioaddr + DownListPtr) == 0) {
2199 iowrite32(vp->tx_ring_dma + entry * sizeof(struct boom_tx_desc), ioaddr + DownListPtr);
1da177e4
LT
2200 vp->queued_packet++;
2201 }
2202
2203 vp->cur_tx++;
2204 if (vp->cur_tx - vp->dirty_tx > TX_RING_SIZE - 1) {
2205 netif_stop_queue (dev);
2206 } else { /* Clear previous interrupt enable. */
2207#if defined(tx_interrupt_mitigation)
2208 /* Dubious. If in boomeang_interrupt "faster" cyclone ifdef
2209 * were selected, this would corrupt DN_COMPLETE. No?
2210 */
2211 prev_entry->status &= cpu_to_le32(~TxIntrUploaded);
2212#endif
2213 }
62afe595 2214 iowrite16(DownUnstall, ioaddr + EL3_CMD);
1da177e4 2215 spin_unlock_irqrestore(&vp->lock, flags);
6ed10654 2216 return NETDEV_TX_OK;
1da177e4
LT
2217}
2218
2219/* The interrupt handler does all of the Rx thread work and cleans up
2220 after the Tx thread. */
2221
2222/*
2223 * This is the ISR for the vortex series chips.
2224 * full_bus_master_tx == 0 && full_bus_master_rx == 0
2225 */
2226
2227static irqreturn_t
7d12e780 2228vortex_interrupt(int irq, void *dev_id)
1da177e4
LT
2229{
2230 struct net_device *dev = dev_id;
2231 struct vortex_private *vp = netdev_priv(dev);
62afe595 2232 void __iomem *ioaddr;
1da177e4
LT
2233 int status;
2234 int work_done = max_interrupt_work;
2235 int handled = 0;
2236
62afe595 2237 ioaddr = vp->ioaddr;
1da177e4
LT
2238 spin_lock(&vp->lock);
2239
62afe595 2240 status = ioread16(ioaddr + EL3_STATUS);
1da177e4
LT
2241
2242 if (vortex_debug > 6)
39738e16 2243 pr_debug("vortex_interrupt(). status=0x%4x\n", status);
1da177e4
LT
2244
2245 if ((status & IntLatch) == 0)
2246 goto handler_exit; /* No interrupt: shared IRQs cause this */
2247 handled = 1;
2248
2249 if (status & IntReq) {
2250 status |= vp->deferred;
2251 vp->deferred = 0;
2252 }
2253
2254 if (status == 0xffff) /* h/w no longer present (hotplug)? */
2255 goto handler_exit;
2256
2257 if (vortex_debug > 4)
39738e16 2258 pr_debug("%s: interrupt, status %4.4x, latency %d ticks.\n",
62afe595 2259 dev->name, status, ioread8(ioaddr + Timer));
1da177e4 2260
de847272 2261 spin_lock(&vp->window_lock);
a095cfc4
BH
2262 window_set(vp, 7);
2263
1da177e4
LT
2264 do {
2265 if (vortex_debug > 5)
39738e16 2266 pr_debug("%s: In interrupt loop, status %4.4x.\n",
1da177e4
LT
2267 dev->name, status);
2268 if (status & RxComplete)
2269 vortex_rx(dev);
2270
2271 if (status & TxAvailable) {
2272 if (vortex_debug > 5)
39738e16 2273 pr_debug(" TX room bit was handled.\n");
1da177e4 2274 /* There's room in the FIFO for a full-sized packet. */
62afe595 2275 iowrite16(AckIntr | TxAvailable, ioaddr + EL3_CMD);
1da177e4
LT
2276 netif_wake_queue (dev);
2277 }
2278
2279 if (status & DMADone) {
62afe595
JL
2280 if (ioread16(ioaddr + Wn7_MasterStatus) & 0x1000) {
2281 iowrite16(0x1000, ioaddr + Wn7_MasterStatus); /* Ack the event. */
1da177e4
LT
2282 pci_unmap_single(VORTEX_PCI(vp), vp->tx_skb_dma, (vp->tx_skb->len + 3) & ~3, PCI_DMA_TODEVICE);
2283 dev_kfree_skb_irq(vp->tx_skb); /* Release the transferred buffer */
62afe595 2284 if (ioread16(ioaddr + TxFree) > 1536) {
1da177e4
LT
2285 /*
2286 * AKPM: FIXME: I don't think we need this. If the queue was stopped due to
2287 * insufficient FIFO room, the TxAvailable test will succeed and call
2288 * netif_wake_queue()
2289 */
2290 netif_wake_queue(dev);
2291 } else { /* Interrupt when FIFO has room for max-sized packet. */
62afe595 2292 iowrite16(SetTxThreshold + (1536>>2), ioaddr + EL3_CMD);
1da177e4
LT
2293 netif_stop_queue(dev);
2294 }
2295 }
2296 }
2297 /* Check for all uncommon interrupts at once. */
2298 if (status & (HostError | RxEarly | StatsFull | TxComplete | IntReq)) {
2299 if (status == 0xffff)
2300 break;
2301 vortex_error(dev, status);
2302 }
2303
2304 if (--work_done < 0) {
39738e16
AB
2305 pr_warning("%s: Too much work in interrupt, status %4.4x.\n",
2306 dev->name, status);
1da177e4
LT
2307 /* Disable all pending interrupts. */
2308 do {
2309 vp->deferred |= status;
62afe595 2310 iowrite16(SetStatusEnb | (~vp->deferred & vp->status_enable),
1da177e4 2311 ioaddr + EL3_CMD);
62afe595
JL
2312 iowrite16(AckIntr | (vp->deferred & 0x7ff), ioaddr + EL3_CMD);
2313 } while ((status = ioread16(ioaddr + EL3_CMD)) & IntLatch);
1da177e4
LT
2314 /* The timer will reenable interrupts. */
2315 mod_timer(&vp->timer, jiffies + 1*HZ);
2316 break;
2317 }
2318 /* Acknowledge the IRQ. */
62afe595
JL
2319 iowrite16(AckIntr | IntReq | IntLatch, ioaddr + EL3_CMD);
2320 } while ((status = ioread16(ioaddr + EL3_STATUS)) & (IntLatch | RxComplete));
1da177e4 2321
de847272
BH
2322 spin_unlock(&vp->window_lock);
2323
1da177e4 2324 if (vortex_debug > 4)
39738e16 2325 pr_debug("%s: exiting interrupt, status %4.4x.\n",
1da177e4
LT
2326 dev->name, status);
2327handler_exit:
2328 spin_unlock(&vp->lock);
2329 return IRQ_RETVAL(handled);
2330}
2331
2332/*
2333 * This is the ISR for the boomerang series chips.
2334 * full_bus_master_tx == 1 && full_bus_master_rx == 1
2335 */
2336
2337static irqreturn_t
7d12e780 2338boomerang_interrupt(int irq, void *dev_id)
1da177e4
LT
2339{
2340 struct net_device *dev = dev_id;
2341 struct vortex_private *vp = netdev_priv(dev);
62afe595 2342 void __iomem *ioaddr;
1da177e4
LT
2343 int status;
2344 int work_done = max_interrupt_work;
2345
62afe595 2346 ioaddr = vp->ioaddr;
1da177e4 2347
aa25ab7d 2348
1da177e4
LT
2349 /*
2350 * It seems dopey to put the spinlock this early, but we could race against vortex_tx_timeout
2351 * and boomerang_start_xmit
2352 */
2353 spin_lock(&vp->lock);
aa25ab7d 2354 vp->handling_irq = 1;
1da177e4 2355
62afe595 2356 status = ioread16(ioaddr + EL3_STATUS);
1da177e4
LT
2357
2358 if (vortex_debug > 6)
39738e16 2359 pr_debug("boomerang_interrupt. status=0x%4x\n", status);
1da177e4
LT
2360
2361 if ((status & IntLatch) == 0)
2362 goto handler_exit; /* No interrupt: shared IRQs can cause this */
2363
2364 if (status == 0xffff) { /* h/w no longer present (hotplug)? */
2365 if (vortex_debug > 1)
39738e16 2366 pr_debug("boomerang_interrupt(1): status = 0xffff\n");
1da177e4
LT
2367 goto handler_exit;
2368 }
2369
2370 if (status & IntReq) {
2371 status |= vp->deferred;
2372 vp->deferred = 0;
2373 }
2374
2375 if (vortex_debug > 4)
39738e16 2376 pr_debug("%s: interrupt, status %4.4x, latency %d ticks.\n",
62afe595 2377 dev->name, status, ioread8(ioaddr + Timer));
1da177e4
LT
2378 do {
2379 if (vortex_debug > 5)
39738e16 2380 pr_debug("%s: In interrupt loop, status %4.4x.\n",
1da177e4
LT
2381 dev->name, status);
2382 if (status & UpComplete) {
62afe595 2383 iowrite16(AckIntr | UpComplete, ioaddr + EL3_CMD);
1da177e4 2384 if (vortex_debug > 5)
39738e16 2385 pr_debug("boomerang_interrupt->boomerang_rx\n");
1da177e4
LT
2386 boomerang_rx(dev);
2387 }
2388
2389 if (status & DownComplete) {
2390 unsigned int dirty_tx = vp->dirty_tx;
2391
62afe595 2392 iowrite16(AckIntr | DownComplete, ioaddr + EL3_CMD);
1da177e4
LT
2393 while (vp->cur_tx - dirty_tx > 0) {
2394 int entry = dirty_tx % TX_RING_SIZE;
2395#if 1 /* AKPM: the latter is faster, but cyclone-only */
62afe595 2396 if (ioread32(ioaddr + DownListPtr) ==
1da177e4
LT
2397 vp->tx_ring_dma + entry * sizeof(struct boom_tx_desc))
2398 break; /* It still hasn't been processed. */
2399#else
2400 if ((vp->tx_ring[entry].status & DN_COMPLETE) == 0)
2401 break; /* It still hasn't been processed. */
2402#endif
6aa20a22 2403
1da177e4
LT
2404 if (vp->tx_skbuff[entry]) {
2405 struct sk_buff *skb = vp->tx_skbuff[entry];
6aa20a22 2406#if DO_ZEROCOPY
1da177e4
LT
2407 int i;
2408 for (i=0; i<=skb_shinfo(skb)->nr_frags; i++)
2409 pci_unmap_single(VORTEX_PCI(vp),
2410 le32_to_cpu(vp->tx_ring[entry].frag[i].addr),
2411 le32_to_cpu(vp->tx_ring[entry].frag[i].length)&0xFFF,
2412 PCI_DMA_TODEVICE);
2413#else
2414 pci_unmap_single(VORTEX_PCI(vp),
2415 le32_to_cpu(vp->tx_ring[entry].addr), skb->len, PCI_DMA_TODEVICE);
2416#endif
2417 dev_kfree_skb_irq(skb);
2418 vp->tx_skbuff[entry] = NULL;
2419 } else {
39738e16 2420 pr_debug("boomerang_interrupt: no skb!\n");
1da177e4 2421 }
1daad055 2422 /* dev->stats.tx_packets++; Counted below. */
1da177e4
LT
2423 dirty_tx++;
2424 }
2425 vp->dirty_tx = dirty_tx;
2426 if (vp->cur_tx - dirty_tx <= TX_RING_SIZE - 1) {
2427 if (vortex_debug > 6)
39738e16 2428 pr_debug("boomerang_interrupt: wake queue\n");
1da177e4
LT
2429 netif_wake_queue (dev);
2430 }
2431 }
2432
2433 /* Check for all uncommon interrupts at once. */
2434 if (status & (HostError | RxEarly | StatsFull | TxComplete | IntReq))
2435 vortex_error(dev, status);
2436
2437 if (--work_done < 0) {
39738e16
AB
2438 pr_warning("%s: Too much work in interrupt, status %4.4x.\n",
2439 dev->name, status);
1da177e4
LT
2440 /* Disable all pending interrupts. */
2441 do {
2442 vp->deferred |= status;
62afe595 2443 iowrite16(SetStatusEnb | (~vp->deferred & vp->status_enable),
1da177e4 2444 ioaddr + EL3_CMD);
62afe595
JL
2445 iowrite16(AckIntr | (vp->deferred & 0x7ff), ioaddr + EL3_CMD);
2446 } while ((status = ioread16(ioaddr + EL3_CMD)) & IntLatch);
1da177e4
LT
2447 /* The timer will reenable interrupts. */
2448 mod_timer(&vp->timer, jiffies + 1*HZ);
2449 break;
2450 }
2451 /* Acknowledge the IRQ. */
62afe595 2452 iowrite16(AckIntr | IntReq | IntLatch, ioaddr + EL3_CMD);
1da177e4 2453 if (vp->cb_fn_base) /* The PCMCIA people are idiots. */
62afe595 2454 iowrite32(0x8000, vp->cb_fn_base + 4);
1da177e4 2455
62afe595 2456 } while ((status = ioread16(ioaddr + EL3_STATUS)) & IntLatch);
1da177e4
LT
2457
2458 if (vortex_debug > 4)
39738e16 2459 pr_debug("%s: exiting interrupt, status %4.4x.\n",
1da177e4
LT
2460 dev->name, status);
2461handler_exit:
aa25ab7d 2462 vp->handling_irq = 0;
1da177e4
LT
2463 spin_unlock(&vp->lock);
2464 return IRQ_HANDLED;
2465}
2466
2467static int vortex_rx(struct net_device *dev)
2468{
2469 struct vortex_private *vp = netdev_priv(dev);
62afe595 2470 void __iomem *ioaddr = vp->ioaddr;
1da177e4
LT
2471 int i;
2472 short rx_status;
2473
2474 if (vortex_debug > 5)
39738e16 2475 pr_debug("vortex_rx(): status %4.4x, rx_status %4.4x.\n",
62afe595
JL
2476 ioread16(ioaddr+EL3_STATUS), ioread16(ioaddr+RxStatus));
2477 while ((rx_status = ioread16(ioaddr + RxStatus)) > 0) {
1da177e4 2478 if (rx_status & 0x4000) { /* Error, update stats. */
62afe595 2479 unsigned char rx_error = ioread8(ioaddr + RxErrors);
1da177e4 2480 if (vortex_debug > 2)
39738e16 2481 pr_debug(" Rx error: status %2.2x.\n", rx_error);
1daad055
PZ
2482 dev->stats.rx_errors++;
2483 if (rx_error & 0x01) dev->stats.rx_over_errors++;
2484 if (rx_error & 0x02) dev->stats.rx_length_errors++;
2485 if (rx_error & 0x04) dev->stats.rx_frame_errors++;
2486 if (rx_error & 0x08) dev->stats.rx_crc_errors++;
2487 if (rx_error & 0x10) dev->stats.rx_length_errors++;
1da177e4
LT
2488 } else {
2489 /* The packet length: up to 4.5K!. */
2490 int pkt_len = rx_status & 0x1fff;
2491 struct sk_buff *skb;
2492
2493 skb = dev_alloc_skb(pkt_len + 5);
2494 if (vortex_debug > 4)
39738e16 2495 pr_debug("Receiving packet size %d status %4.4x.\n",
1da177e4
LT
2496 pkt_len, rx_status);
2497 if (skb != NULL) {
1da177e4
LT
2498 skb_reserve(skb, 2); /* Align IP on 16 byte boundaries */
2499 /* 'skb_put()' points to the start of sk_buff data area. */
2500 if (vp->bus_master &&
62afe595 2501 ! (ioread16(ioaddr + Wn7_MasterStatus) & 0x8000)) {
1da177e4
LT
2502 dma_addr_t dma = pci_map_single(VORTEX_PCI(vp), skb_put(skb, pkt_len),
2503 pkt_len, PCI_DMA_FROMDEVICE);
62afe595
JL
2504 iowrite32(dma, ioaddr + Wn7_MasterAddr);
2505 iowrite16((skb->len + 3) & ~3, ioaddr + Wn7_MasterLen);
2506 iowrite16(StartDMAUp, ioaddr + EL3_CMD);
2507 while (ioread16(ioaddr + Wn7_MasterStatus) & 0x8000)
1da177e4
LT
2508 ;
2509 pci_unmap_single(VORTEX_PCI(vp), dma, pkt_len, PCI_DMA_FROMDEVICE);
2510 } else {
62afe595
JL
2511 ioread32_rep(ioaddr + RX_FIFO,
2512 skb_put(skb, pkt_len),
2513 (pkt_len + 3) >> 2);
1da177e4 2514 }
62afe595 2515 iowrite16(RxDiscard, ioaddr + EL3_CMD); /* Pop top Rx packet. */
1da177e4
LT
2516 skb->protocol = eth_type_trans(skb, dev);
2517 netif_rx(skb);
1daad055 2518 dev->stats.rx_packets++;
1da177e4
LT
2519 /* Wait a limited time to go to next packet. */
2520 for (i = 200; i >= 0; i--)
62afe595 2521 if ( ! (ioread16(ioaddr + EL3_STATUS) & CmdInProgress))
1da177e4
LT
2522 break;
2523 continue;
2524 } else if (vortex_debug > 0)
39738e16
AB
2525 pr_notice("%s: No memory to allocate a sk_buff of size %d.\n",
2526 dev->name, pkt_len);
1daad055 2527 dev->stats.rx_dropped++;
1da177e4 2528 }
1da177e4
LT
2529 issue_and_wait(dev, RxDiscard);
2530 }
2531
2532 return 0;
2533}
2534
2535static int
2536boomerang_rx(struct net_device *dev)
2537{
2538 struct vortex_private *vp = netdev_priv(dev);
2539 int entry = vp->cur_rx % RX_RING_SIZE;
62afe595 2540 void __iomem *ioaddr = vp->ioaddr;
1da177e4
LT
2541 int rx_status;
2542 int rx_work_limit = vp->dirty_rx + RX_RING_SIZE - vp->cur_rx;
2543
2544 if (vortex_debug > 5)
39738e16 2545 pr_debug("boomerang_rx(): status %4.4x\n", ioread16(ioaddr+EL3_STATUS));
1da177e4
LT
2546
2547 while ((rx_status = le32_to_cpu(vp->rx_ring[entry].status)) & RxDComplete){
2548 if (--rx_work_limit < 0)
2549 break;
2550 if (rx_status & RxDError) { /* Error, update stats. */
2551 unsigned char rx_error = rx_status >> 16;
2552 if (vortex_debug > 2)
39738e16 2553 pr_debug(" Rx error: status %2.2x.\n", rx_error);
1daad055
PZ
2554 dev->stats.rx_errors++;
2555 if (rx_error & 0x01) dev->stats.rx_over_errors++;
2556 if (rx_error & 0x02) dev->stats.rx_length_errors++;
2557 if (rx_error & 0x04) dev->stats.rx_frame_errors++;
2558 if (rx_error & 0x08) dev->stats.rx_crc_errors++;
2559 if (rx_error & 0x10) dev->stats.rx_length_errors++;
1da177e4
LT
2560 } else {
2561 /* The packet length: up to 4.5K!. */
2562 int pkt_len = rx_status & 0x1fff;
2563 struct sk_buff *skb;
2564 dma_addr_t dma = le32_to_cpu(vp->rx_ring[entry].addr);
2565
2566 if (vortex_debug > 4)
39738e16 2567 pr_debug("Receiving packet size %d status %4.4x.\n",
1da177e4
LT
2568 pkt_len, rx_status);
2569
2570 /* Check if the packet is long enough to just accept without
2571 copying to a properly sized skbuff. */
cc2d6596 2572 if (pkt_len < rx_copybreak && (skb = dev_alloc_skb(pkt_len + 2)) != NULL) {
1da177e4
LT
2573 skb_reserve(skb, 2); /* Align IP on 16 byte boundaries */
2574 pci_dma_sync_single_for_cpu(VORTEX_PCI(vp), dma, PKT_BUF_SZ, PCI_DMA_FROMDEVICE);
2575 /* 'skb_put()' points to the start of sk_buff data area. */
2576 memcpy(skb_put(skb, pkt_len),
689be439 2577 vp->rx_skbuff[entry]->data,
1da177e4
LT
2578 pkt_len);
2579 pci_dma_sync_single_for_device(VORTEX_PCI(vp), dma, PKT_BUF_SZ, PCI_DMA_FROMDEVICE);
2580 vp->rx_copy++;
2581 } else {
2582 /* Pass up the skbuff already on the Rx ring. */
2583 skb = vp->rx_skbuff[entry];
2584 vp->rx_skbuff[entry] = NULL;
2585 skb_put(skb, pkt_len);
2586 pci_unmap_single(VORTEX_PCI(vp), dma, PKT_BUF_SZ, PCI_DMA_FROMDEVICE);
2587 vp->rx_nocopy++;
2588 }
2589 skb->protocol = eth_type_trans(skb, dev);
2590 { /* Use hardware checksum info. */
2591 int csum_bits = rx_status & 0xee000000;
2592 if (csum_bits &&
2593 (csum_bits == (IPChksumValid | TCPChksumValid) ||
2594 csum_bits == (IPChksumValid | UDPChksumValid))) {
2595 skb->ip_summed = CHECKSUM_UNNECESSARY;
2596 vp->rx_csumhits++;
2597 }
2598 }
2599 netif_rx(skb);
1daad055 2600 dev->stats.rx_packets++;
1da177e4
LT
2601 }
2602 entry = (++vp->cur_rx) % RX_RING_SIZE;
2603 }
2604 /* Refill the Rx ring buffers. */
2605 for (; vp->cur_rx - vp->dirty_rx > 0; vp->dirty_rx++) {
2606 struct sk_buff *skb;
2607 entry = vp->dirty_rx % RX_RING_SIZE;
2608 if (vp->rx_skbuff[entry] == NULL) {
89d71a66 2609 skb = netdev_alloc_skb_ip_align(dev, PKT_BUF_SZ);
1da177e4
LT
2610 if (skb == NULL) {
2611 static unsigned long last_jif;
ff5688ae 2612 if (time_after(jiffies, last_jif + 10 * HZ)) {
39738e16 2613 pr_warning("%s: memory shortage\n", dev->name);
1da177e4
LT
2614 last_jif = jiffies;
2615 }
2616 if ((vp->cur_rx - vp->dirty_rx) == RX_RING_SIZE)
2617 mod_timer(&vp->rx_oom_timer, RUN_AT(HZ * 1));
2618 break; /* Bad news! */
2619 }
9a5d3414 2620
689be439 2621 vp->rx_ring[entry].addr = cpu_to_le32(pci_map_single(VORTEX_PCI(vp), skb->data, PKT_BUF_SZ, PCI_DMA_FROMDEVICE));
1da177e4
LT
2622 vp->rx_skbuff[entry] = skb;
2623 }
2624 vp->rx_ring[entry].status = 0; /* Clear complete bit. */
62afe595 2625 iowrite16(UpUnstall, ioaddr + EL3_CMD);
1da177e4
LT
2626 }
2627 return 0;
2628}
2629
2630/*
2631 * If we've hit a total OOM refilling the Rx ring we poll once a second
2632 * for some memory. Otherwise there is no way to restart the rx process.
2633 */
2634static void
2635rx_oom_timer(unsigned long arg)
2636{
2637 struct net_device *dev = (struct net_device *)arg;
2638 struct vortex_private *vp = netdev_priv(dev);
2639
2640 spin_lock_irq(&vp->lock);
2641 if ((vp->cur_rx - vp->dirty_rx) == RX_RING_SIZE) /* This test is redundant, but makes me feel good */
2642 boomerang_rx(dev);
2643 if (vortex_debug > 1) {
39738e16 2644 pr_debug("%s: rx_oom_timer %s\n", dev->name,
1da177e4
LT
2645 ((vp->cur_rx - vp->dirty_rx) != RX_RING_SIZE) ? "succeeded" : "retrying");
2646 }
2647 spin_unlock_irq(&vp->lock);
2648}
2649
2650static void
2651vortex_down(struct net_device *dev, int final_down)
2652{
2653 struct vortex_private *vp = netdev_priv(dev);
62afe595 2654 void __iomem *ioaddr = vp->ioaddr;
1da177e4
LT
2655
2656 netif_stop_queue (dev);
2657
2658 del_timer_sync(&vp->rx_oom_timer);
2659 del_timer_sync(&vp->timer);
2660
1daad055 2661 /* Turn off statistics ASAP. We update dev->stats below. */
62afe595 2662 iowrite16(StatsDisable, ioaddr + EL3_CMD);
1da177e4
LT
2663
2664 /* Disable the receiver and transmitter. */
62afe595
JL
2665 iowrite16(RxDisable, ioaddr + EL3_CMD);
2666 iowrite16(TxDisable, ioaddr + EL3_CMD);
1da177e4
LT
2667
2668 /* Disable receiving 802.1q tagged frames */
2669 set_8021q_mode(dev, 0);
2670
2671 if (dev->if_port == XCVR_10base2)
2672 /* Turn off thinnet power. Green! */
62afe595 2673 iowrite16(StopCoax, ioaddr + EL3_CMD);
1da177e4 2674
62afe595 2675 iowrite16(SetIntrEnb | 0x0000, ioaddr + EL3_CMD);
1da177e4
LT
2676
2677 update_stats(ioaddr, dev);
2678 if (vp->full_bus_master_rx)
62afe595 2679 iowrite32(0, ioaddr + UpListPtr);
1da177e4 2680 if (vp->full_bus_master_tx)
62afe595 2681 iowrite32(0, ioaddr + DownListPtr);
1da177e4
LT
2682
2683 if (final_down && VORTEX_PCI(vp)) {
3c8fad18 2684 vp->pm_state_valid = 1;
1da177e4
LT
2685 pci_save_state(VORTEX_PCI(vp));
2686 acpi_set_WOL(dev);
2687 }
2688}
2689
2690static int
2691vortex_close(struct net_device *dev)
2692{
2693 struct vortex_private *vp = netdev_priv(dev);
62afe595 2694 void __iomem *ioaddr = vp->ioaddr;
1da177e4
LT
2695 int i;
2696
2697 if (netif_device_present(dev))
2698 vortex_down(dev, 1);
2699
2700 if (vortex_debug > 1) {
39738e16 2701 pr_debug("%s: vortex_close() status %4.4x, Tx status %2.2x.\n",
62afe595 2702 dev->name, ioread16(ioaddr + EL3_STATUS), ioread8(ioaddr + TxStatus));
39738e16 2703 pr_debug("%s: vortex close stats: rx_nocopy %d rx_copy %d"
1da177e4
LT
2704 " tx_queued %d Rx pre-checksummed %d.\n",
2705 dev->name, vp->rx_nocopy, vp->rx_copy, vp->queued_packet, vp->rx_csumhits);
2706 }
2707
2708#if DO_ZEROCOPY
32fb5f06
JL
2709 if (vp->rx_csumhits &&
2710 (vp->drv_flags & HAS_HWCKSM) == 0 &&
2711 (vp->card_idx >= MAX_UNITS || hw_checksums[vp->card_idx] == -1)) {
39738e16 2712 pr_warning("%s supports hardware checksums, and we're not using them!\n", dev->name);
1da177e4
LT
2713 }
2714#endif
6aa20a22 2715
1da177e4
LT
2716 free_irq(dev->irq, dev);
2717
2718 if (vp->full_bus_master_rx) { /* Free Boomerang bus master Rx buffers. */
2719 for (i = 0; i < RX_RING_SIZE; i++)
2720 if (vp->rx_skbuff[i]) {
2721 pci_unmap_single( VORTEX_PCI(vp), le32_to_cpu(vp->rx_ring[i].addr),
2722 PKT_BUF_SZ, PCI_DMA_FROMDEVICE);
2723 dev_kfree_skb(vp->rx_skbuff[i]);
2724 vp->rx_skbuff[i] = NULL;
2725 }
2726 }
2727 if (vp->full_bus_master_tx) { /* Free Boomerang bus master Tx buffers. */
2728 for (i = 0; i < TX_RING_SIZE; i++) {
2729 if (vp->tx_skbuff[i]) {
2730 struct sk_buff *skb = vp->tx_skbuff[i];
2731#if DO_ZEROCOPY
2732 int k;
2733
2734 for (k=0; k<=skb_shinfo(skb)->nr_frags; k++)
2735 pci_unmap_single(VORTEX_PCI(vp),
2736 le32_to_cpu(vp->tx_ring[i].frag[k].addr),
2737 le32_to_cpu(vp->tx_ring[i].frag[k].length)&0xFFF,
2738 PCI_DMA_TODEVICE);
2739#else
2740 pci_unmap_single(VORTEX_PCI(vp), le32_to_cpu(vp->tx_ring[i].addr), skb->len, PCI_DMA_TODEVICE);
2741#endif
2742 dev_kfree_skb(skb);
2743 vp->tx_skbuff[i] = NULL;
2744 }
2745 }
2746 }
2747
2748 return 0;
2749}
2750
2751static void
2752dump_tx_ring(struct net_device *dev)
2753{
2754 if (vortex_debug > 0) {
2755 struct vortex_private *vp = netdev_priv(dev);
62afe595 2756 void __iomem *ioaddr = vp->ioaddr;
6aa20a22 2757
1da177e4
LT
2758 if (vp->full_bus_master_tx) {
2759 int i;
62afe595 2760 int stalled = ioread32(ioaddr + PktStatus) & 0x04; /* Possible racy. But it's only debug stuff */
1da177e4 2761
39738e16 2762 pr_err(" Flags; bus-master %d, dirty %d(%d) current %d(%d)\n",
1da177e4
LT
2763 vp->full_bus_master_tx,
2764 vp->dirty_tx, vp->dirty_tx % TX_RING_SIZE,
2765 vp->cur_tx, vp->cur_tx % TX_RING_SIZE);
39738e16 2766 pr_err(" Transmit list %8.8x vs. %p.\n",
62afe595 2767 ioread32(ioaddr + DownListPtr),
1da177e4
LT
2768 &vp->tx_ring[vp->dirty_tx % TX_RING_SIZE]);
2769 issue_and_wait(dev, DownStall);
2770 for (i = 0; i < TX_RING_SIZE; i++) {
0cb13536
JD
2771 unsigned int length;
2772
1da177e4 2773#if DO_ZEROCOPY
0cb13536 2774 length = le32_to_cpu(vp->tx_ring[i].frag[0].length);
1da177e4 2775#else
0cb13536 2776 length = le32_to_cpu(vp->tx_ring[i].length);
1da177e4 2777#endif
0cb13536
JD
2778 pr_err(" %d: @%p length %8.8x status %8.8x\n",
2779 i, &vp->tx_ring[i], length,
1da177e4
LT
2780 le32_to_cpu(vp->tx_ring[i].status));
2781 }
2782 if (!stalled)
62afe595 2783 iowrite16(DownUnstall, ioaddr + EL3_CMD);
1da177e4
LT
2784 }
2785 }
2786}
2787
2788static struct net_device_stats *vortex_get_stats(struct net_device *dev)
2789{
2790 struct vortex_private *vp = netdev_priv(dev);
62afe595 2791 void __iomem *ioaddr = vp->ioaddr;
1da177e4
LT
2792 unsigned long flags;
2793
2794 if (netif_device_present(dev)) { /* AKPM: Used to be netif_running */
2795 spin_lock_irqsave (&vp->lock, flags);
62afe595 2796 update_stats(ioaddr, dev);
1da177e4
LT
2797 spin_unlock_irqrestore (&vp->lock, flags);
2798 }
1daad055 2799 return &dev->stats;
1da177e4
LT
2800}
2801
2802/* Update statistics.
2803 Unlike with the EL3 we need not worry about interrupts changing
2804 the window setting from underneath us, but we must still guard
2805 against a race condition with a StatsUpdate interrupt updating the
2806 table. This is done by checking that the ASM (!) code generated uses
2807 atomic updates with '+='.
2808 */
62afe595 2809static void update_stats(void __iomem *ioaddr, struct net_device *dev)
1da177e4
LT
2810{
2811 struct vortex_private *vp = netdev_priv(dev);
1da177e4 2812
1da177e4
LT
2813 /* Unlike the 3c5x9 we need not turn off stats updates while reading. */
2814 /* Switch to the stats window, and read everything. */
a095cfc4
BH
2815 dev->stats.tx_carrier_errors += window_read8(vp, 6, 0);
2816 dev->stats.tx_heartbeat_errors += window_read8(vp, 6, 1);
2817 dev->stats.tx_window_errors += window_read8(vp, 6, 4);
2818 dev->stats.rx_fifo_errors += window_read8(vp, 6, 5);
2819 dev->stats.tx_packets += window_read8(vp, 6, 6);
2820 dev->stats.tx_packets += (window_read8(vp, 6, 9) &
2821 0x30) << 4;
2822 /* Rx packets */ window_read8(vp, 6, 7); /* Must read to clear */
1da177e4
LT
2823 /* Don't bother with register 9, an extension of registers 6&7.
2824 If we do use the 6&7 values the atomic update assumption above
2825 is invalid. */
a095cfc4
BH
2826 dev->stats.rx_bytes += window_read16(vp, 6, 10);
2827 dev->stats.tx_bytes += window_read16(vp, 6, 12);
1da177e4 2828 /* Extra stats for get_ethtool_stats() */
a095cfc4
BH
2829 vp->xstats.tx_multiple_collisions += window_read8(vp, 6, 2);
2830 vp->xstats.tx_single_collisions += window_read8(vp, 6, 3);
2831 vp->xstats.tx_deferred += window_read8(vp, 6, 8);
2832 vp->xstats.rx_bad_ssd += window_read8(vp, 4, 12);
1da177e4 2833
1daad055 2834 dev->stats.collisions = vp->xstats.tx_multiple_collisions
8d1d0340
SK
2835 + vp->xstats.tx_single_collisions
2836 + vp->xstats.tx_max_collisions;
2837
1da177e4 2838 {
a095cfc4 2839 u8 up = window_read8(vp, 4, 13);
1daad055
PZ
2840 dev->stats.rx_bytes += (up & 0x0f) << 16;
2841 dev->stats.tx_bytes += (up & 0xf0) << 12;
1da177e4 2842 }
1da177e4
LT
2843}
2844
2845static int vortex_nway_reset(struct net_device *dev)
2846{
2847 struct vortex_private *vp = netdev_priv(dev);
1da177e4 2848
de847272 2849 return mii_nway_restart(&vp->mii);
1da177e4
LT
2850}
2851
1da177e4
LT
2852static int vortex_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
2853{
2854 struct vortex_private *vp = netdev_priv(dev);
1da177e4 2855
de847272 2856 return mii_ethtool_gset(&vp->mii, cmd);
1da177e4
LT
2857}
2858
2859static int vortex_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
2860{
2861 struct vortex_private *vp = netdev_priv(dev);
1da177e4 2862
de847272 2863 return mii_ethtool_sset(&vp->mii, cmd);
1da177e4
LT
2864}
2865
2866static u32 vortex_get_msglevel(struct net_device *dev)
2867{
2868 return vortex_debug;
2869}
2870
2871static void vortex_set_msglevel(struct net_device *dev, u32 dbg)
2872{
2873 vortex_debug = dbg;
2874}
2875
b9f2c044 2876static int vortex_get_sset_count(struct net_device *dev, int sset)
1da177e4 2877{
b9f2c044
JG
2878 switch (sset) {
2879 case ETH_SS_STATS:
2880 return VORTEX_NUM_STATS;
2881 default:
2882 return -EOPNOTSUPP;
2883 }
1da177e4
LT
2884}
2885
2886static void vortex_get_ethtool_stats(struct net_device *dev,
2887 struct ethtool_stats *stats, u64 *data)
2888{
2889 struct vortex_private *vp = netdev_priv(dev);
62afe595 2890 void __iomem *ioaddr = vp->ioaddr;
1da177e4
LT
2891 unsigned long flags;
2892
2893 spin_lock_irqsave(&vp->lock, flags);
62afe595 2894 update_stats(ioaddr, dev);
1da177e4
LT
2895 spin_unlock_irqrestore(&vp->lock, flags);
2896
2897 data[0] = vp->xstats.tx_deferred;
8d1d0340
SK
2898 data[1] = vp->xstats.tx_max_collisions;
2899 data[2] = vp->xstats.tx_multiple_collisions;
2900 data[3] = vp->xstats.tx_single_collisions;
2901 data[4] = vp->xstats.rx_bad_ssd;
1da177e4
LT
2902}
2903
2904
2905static void vortex_get_strings(struct net_device *dev, u32 stringset, u8 *data)
2906{
2907 switch (stringset) {
2908 case ETH_SS_STATS:
2909 memcpy(data, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
2910 break;
2911 default:
2912 WARN_ON(1);
2913 break;
2914 }
2915}
2916
2917static void vortex_get_drvinfo(struct net_device *dev,
2918 struct ethtool_drvinfo *info)
2919{
2920 struct vortex_private *vp = netdev_priv(dev);
2921
2922 strcpy(info->driver, DRV_NAME);
1da177e4
LT
2923 if (VORTEX_PCI(vp)) {
2924 strcpy(info->bus_info, pci_name(VORTEX_PCI(vp)));
2925 } else {
2926 if (VORTEX_EISA(vp))
86de79b6 2927 strcpy(info->bus_info, dev_name(vp->gendev));
1da177e4
LT
2928 else
2929 sprintf(info->bus_info, "EISA 0x%lx %d",
2930 dev->base_addr, dev->irq);
2931 }
2932}
2933
690a1f20
AS
2934static void vortex_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2935{
2936 struct vortex_private *vp = netdev_priv(dev);
2937
2938 spin_lock_irq(&vp->lock);
2939 wol->supported = WAKE_MAGIC;
2940
2941 wol->wolopts = 0;
2942 if (vp->enable_wol)
2943 wol->wolopts |= WAKE_MAGIC;
2944 spin_unlock_irq(&vp->lock);
2945}
2946
2947static int vortex_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2948{
2949 struct vortex_private *vp = netdev_priv(dev);
2950 if (wol->wolopts & ~WAKE_MAGIC)
2951 return -EINVAL;
2952
2953 spin_lock_irq(&vp->lock);
2954 if (wol->wolopts & WAKE_MAGIC)
2955 vp->enable_wol = 1;
2956 else
2957 vp->enable_wol = 0;
2958 acpi_set_WOL(dev);
2959 spin_unlock_irq(&vp->lock);
2960
2961 return 0;
2962}
2963
7282d491 2964static const struct ethtool_ops vortex_ethtool_ops = {
1da177e4
LT
2965 .get_drvinfo = vortex_get_drvinfo,
2966 .get_strings = vortex_get_strings,
2967 .get_msglevel = vortex_get_msglevel,
2968 .set_msglevel = vortex_set_msglevel,
2969 .get_ethtool_stats = vortex_get_ethtool_stats,
b9f2c044 2970 .get_sset_count = vortex_get_sset_count,
1da177e4
LT
2971 .get_settings = vortex_get_settings,
2972 .set_settings = vortex_set_settings,
373a6887 2973 .get_link = ethtool_op_get_link,
1da177e4 2974 .nway_reset = vortex_nway_reset,
690a1f20
AS
2975 .get_wol = vortex_get_wol,
2976 .set_wol = vortex_set_wol,
1da177e4
LT
2977};
2978
2979#ifdef CONFIG_PCI
2980/*
2981 * Must power the device up to do MDIO operations
2982 */
2983static int vortex_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
2984{
2985 int err;
2986 struct vortex_private *vp = netdev_priv(dev);
1da177e4 2987 unsigned long flags;
cc2d6596 2988 pci_power_t state = 0;
1da177e4
LT
2989
2990 if(VORTEX_PCI(vp))
2991 state = VORTEX_PCI(vp)->current_state;
2992
2993 /* The kernel core really should have pci_get_power_state() */
2994
2995 if(state != 0)
2996 pci_set_power_state(VORTEX_PCI(vp), PCI_D0);
2997 spin_lock_irqsave(&vp->lock, flags);
1da177e4
LT
2998 err = generic_mii_ioctl(&vp->mii, if_mii(rq), cmd, NULL);
2999 spin_unlock_irqrestore(&vp->lock, flags);
3000 if(state != 0)
3001 pci_set_power_state(VORTEX_PCI(vp), state);
3002
3003 return err;
3004}
3005#endif
3006
3007
3008/* Pre-Cyclone chips have no documented multicast filter, so the only
3009 multicast setting is to receive all multicast frames. At least
3010 the chip has a very clean way to set the mode, unlike many others. */
3011static void set_rx_mode(struct net_device *dev)
3012{
62afe595
JL
3013 struct vortex_private *vp = netdev_priv(dev);
3014 void __iomem *ioaddr = vp->ioaddr;
1da177e4
LT
3015 int new_mode;
3016
3017 if (dev->flags & IFF_PROMISC) {
d5b20697 3018 if (vortex_debug > 3)
39738e16 3019 pr_notice("%s: Setting promiscuous mode.\n", dev->name);
1da177e4 3020 new_mode = SetRxFilter|RxStation|RxMulticast|RxBroadcast|RxProm;
59ce25d9 3021 } else if (!netdev_mc_empty(dev) || dev->flags & IFF_ALLMULTI) {
1da177e4
LT
3022 new_mode = SetRxFilter|RxStation|RxMulticast|RxBroadcast;
3023 } else
3024 new_mode = SetRxFilter | RxStation | RxBroadcast;
3025
62afe595 3026 iowrite16(new_mode, ioaddr + EL3_CMD);
1da177e4
LT
3027}
3028
3029#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
3030/* Setup the card so that it can receive frames with an 802.1q VLAN tag.
3031 Note that this must be done after each RxReset due to some backwards
3032 compatibility logic in the Cyclone and Tornado ASICs */
3033
3034/* The Ethernet Type used for 802.1q tagged frames */
3035#define VLAN_ETHER_TYPE 0x8100
3036
3037static void set_8021q_mode(struct net_device *dev, int enable)
3038{
3039 struct vortex_private *vp = netdev_priv(dev);
1da177e4
LT
3040 int mac_ctrl;
3041
3042 if ((vp->drv_flags&IS_CYCLONE) || (vp->drv_flags&IS_TORNADO)) {
3043 /* cyclone and tornado chipsets can recognize 802.1q
3044 * tagged frames and treat them correctly */
3045
3046 int max_pkt_size = dev->mtu+14; /* MTU+Ethernet header */
3047 if (enable)
3048 max_pkt_size += 4; /* 802.1Q VLAN tag */
3049
a095cfc4 3050 window_write16(vp, max_pkt_size, 3, Wn3_MaxPktSize);
1da177e4
LT
3051
3052 /* set VlanEtherType to let the hardware checksumming
3053 treat tagged frames correctly */
a095cfc4 3054 window_write16(vp, VLAN_ETHER_TYPE, 7, Wn7_VlanEtherType);
1da177e4
LT
3055 } else {
3056 /* on older cards we have to enable large frames */
3057
3058 vp->large_frames = dev->mtu > 1500 || enable;
3059
a095cfc4 3060 mac_ctrl = window_read16(vp, 3, Wn3_MAC_Ctrl);
1da177e4
LT
3061 if (vp->large_frames)
3062 mac_ctrl |= 0x40;
3063 else
3064 mac_ctrl &= ~0x40;
a095cfc4 3065 window_write16(vp, mac_ctrl, 3, Wn3_MAC_Ctrl);
1da177e4 3066 }
1da177e4
LT
3067}
3068#else
3069
3070static void set_8021q_mode(struct net_device *dev, int enable)
3071{
3072}
3073
3074
3075#endif
3076
3077/* MII transceiver control section.
3078 Read and write the MII registers using software-generated serial
3079 MDIO protocol. See the MII specifications or DP83840A data sheet
3080 for details. */
3081
3082/* The maximum data clock rate is 2.5 Mhz. The minimum timing is usually
3083 met by back-to-back PCI I/O cycles, but we insert a delay to avoid
3084 "overclocking" issues. */
a095cfc4
BH
3085static void mdio_delay(struct vortex_private *vp)
3086{
3087 window_read32(vp, 4, Wn4_PhysicalMgmt);
3088}
1da177e4
LT
3089
3090#define MDIO_SHIFT_CLK 0x01
3091#define MDIO_DIR_WRITE 0x04
3092#define MDIO_DATA_WRITE0 (0x00 | MDIO_DIR_WRITE)
3093#define MDIO_DATA_WRITE1 (0x02 | MDIO_DIR_WRITE)
3094#define MDIO_DATA_READ 0x02
3095#define MDIO_ENB_IN 0x00
3096
3097/* Generate the preamble required for initial synchronization and
3098 a few older transceivers. */
a095cfc4 3099static void mdio_sync(struct vortex_private *vp, int bits)
1da177e4 3100{
1da177e4
LT
3101 /* Establish sync by sending at least 32 logic ones. */
3102 while (-- bits >= 0) {
a095cfc4
BH
3103 window_write16(vp, MDIO_DATA_WRITE1, 4, Wn4_PhysicalMgmt);
3104 mdio_delay(vp);
3105 window_write16(vp, MDIO_DATA_WRITE1 | MDIO_SHIFT_CLK,
3106 4, Wn4_PhysicalMgmt);
3107 mdio_delay(vp);
1da177e4
LT
3108 }
3109}
3110
3111static int mdio_read(struct net_device *dev, int phy_id, int location)
3112{
3113 int i;
62afe595 3114 struct vortex_private *vp = netdev_priv(dev);
1da177e4
LT
3115 int read_cmd = (0xf6 << 10) | (phy_id << 5) | location;
3116 unsigned int retval = 0;
1da177e4 3117
de847272
BH
3118 spin_lock_bh(&vp->mii_lock);
3119
1da177e4 3120 if (mii_preamble_required)
a095cfc4 3121 mdio_sync(vp, 32);
1da177e4
LT
3122
3123 /* Shift the read command bits out. */
3124 for (i = 14; i >= 0; i--) {
3125 int dataval = (read_cmd&(1<<i)) ? MDIO_DATA_WRITE1 : MDIO_DATA_WRITE0;
a095cfc4
BH
3126 window_write16(vp, dataval, 4, Wn4_PhysicalMgmt);
3127 mdio_delay(vp);
3128 window_write16(vp, dataval | MDIO_SHIFT_CLK,
3129 4, Wn4_PhysicalMgmt);
3130 mdio_delay(vp);
1da177e4
LT
3131 }
3132 /* Read the two transition, 16 data, and wire-idle bits. */
3133 for (i = 19; i > 0; i--) {
a095cfc4
BH
3134 window_write16(vp, MDIO_ENB_IN, 4, Wn4_PhysicalMgmt);
3135 mdio_delay(vp);
3136 retval = (retval << 1) |
3137 ((window_read16(vp, 4, Wn4_PhysicalMgmt) &
3138 MDIO_DATA_READ) ? 1 : 0);
3139 window_write16(vp, MDIO_ENB_IN | MDIO_SHIFT_CLK,
3140 4, Wn4_PhysicalMgmt);
3141 mdio_delay(vp);
1da177e4 3142 }
de847272
BH
3143
3144 spin_unlock_bh(&vp->mii_lock);
3145
1da177e4
LT
3146 return retval & 0x20000 ? 0xffff : retval>>1 & 0xffff;
3147}
3148
3149static void mdio_write(struct net_device *dev, int phy_id, int location, int value)
3150{
62afe595 3151 struct vortex_private *vp = netdev_priv(dev);
1da177e4 3152 int write_cmd = 0x50020000 | (phy_id << 23) | (location << 18) | value;
1da177e4
LT
3153 int i;
3154
de847272
BH
3155 spin_lock_bh(&vp->mii_lock);
3156
1da177e4 3157 if (mii_preamble_required)
a095cfc4 3158 mdio_sync(vp, 32);
1da177e4
LT
3159
3160 /* Shift the command bits out. */
3161 for (i = 31; i >= 0; i--) {
3162 int dataval = (write_cmd&(1<<i)) ? MDIO_DATA_WRITE1 : MDIO_DATA_WRITE0;
a095cfc4
BH
3163 window_write16(vp, dataval, 4, Wn4_PhysicalMgmt);
3164 mdio_delay(vp);
3165 window_write16(vp, dataval | MDIO_SHIFT_CLK,
3166 4, Wn4_PhysicalMgmt);
3167 mdio_delay(vp);
1da177e4
LT
3168 }
3169 /* Leave the interface idle. */
3170 for (i = 1; i >= 0; i--) {
a095cfc4
BH
3171 window_write16(vp, MDIO_ENB_IN, 4, Wn4_PhysicalMgmt);
3172 mdio_delay(vp);
3173 window_write16(vp, MDIO_ENB_IN | MDIO_SHIFT_CLK,
3174 4, Wn4_PhysicalMgmt);
3175 mdio_delay(vp);
1da177e4 3176 }
de847272
BH
3177
3178 spin_unlock_bh(&vp->mii_lock);
1da177e4 3179}
a880c4cd 3180
1da177e4
LT
3181/* ACPI: Advanced Configuration and Power Interface. */
3182/* Set Wake-On-LAN mode and put the board into D3 (power-down) state. */
3183static void acpi_set_WOL(struct net_device *dev)
3184{
3185 struct vortex_private *vp = netdev_priv(dev);
62afe595 3186 void __iomem *ioaddr = vp->ioaddr;
1da177e4 3187
c17931c5
SK
3188 device_set_wakeup_enable(vp->gendev, vp->enable_wol);
3189
1da177e4
LT
3190 if (vp->enable_wol) {
3191 /* Power up on: 1==Downloaded Filter, 2==Magic Packets, 4==Link Status. */
a095cfc4 3192 window_write16(vp, 2, 7, 0x0c);
1da177e4 3193 /* The RxFilter must accept the WOL frames. */
62afe595
JL
3194 iowrite16(SetRxFilter|RxStation|RxMulticast|RxBroadcast, ioaddr + EL3_CMD);
3195 iowrite16(RxEnable, ioaddr + EL3_CMD);
1da177e4 3196
1a1769f3 3197 if (pci_enable_wake(VORTEX_PCI(vp), PCI_D3hot, 1)) {
39738e16 3198 pr_info("%s: WOL not supported.\n", pci_name(VORTEX_PCI(vp)));
1a1769f3
SK
3199
3200 vp->enable_wol = 0;
3201 return;
3202 }
3c8fad18
DR
3203
3204 /* Change the power state to D3; RxEnable doesn't take effect. */
3205 pci_set_power_state(VORTEX_PCI(vp), PCI_D3hot);
1da177e4 3206 }
1da177e4
LT
3207}
3208
3209
a880c4cd 3210static void __devexit vortex_remove_one(struct pci_dev *pdev)
1da177e4
LT
3211{
3212 struct net_device *dev = pci_get_drvdata(pdev);
3213 struct vortex_private *vp;
3214
3215 if (!dev) {
39738e16 3216 pr_err("vortex_remove_one called for Compaq device!\n");
1da177e4
LT
3217 BUG();
3218 }
3219
3220 vp = netdev_priv(dev);
3221
62afe595
JL
3222 if (vp->cb_fn_base)
3223 pci_iounmap(VORTEX_PCI(vp), vp->cb_fn_base);
3224
1da177e4
LT
3225 unregister_netdev(dev);
3226
3227 if (VORTEX_PCI(vp)) {
3228 pci_set_power_state(VORTEX_PCI(vp), PCI_D0); /* Go active */
3229 if (vp->pm_state_valid)
3230 pci_restore_state(VORTEX_PCI(vp));
3231 pci_disable_device(VORTEX_PCI(vp));
3232 }
3233 /* Should really use issue_and_wait() here */
62afe595
JL
3234 iowrite16(TotalReset | ((vp->drv_flags & EEPROM_RESET) ? 0x04 : 0x14),
3235 vp->ioaddr + EL3_CMD);
3236
3237 pci_iounmap(VORTEX_PCI(vp), vp->ioaddr);
1da177e4
LT
3238
3239 pci_free_consistent(pdev,
3240 sizeof(struct boom_rx_desc) * RX_RING_SIZE
3241 + sizeof(struct boom_tx_desc) * TX_RING_SIZE,
3242 vp->rx_ring,
3243 vp->rx_ring_dma);
3244 if (vp->must_free_region)
3245 release_region(dev->base_addr, vp->io_size);
3246 free_netdev(dev);
3247}
3248
3249
3250static struct pci_driver vortex_driver = {
3251 .name = "3c59x",
3252 .probe = vortex_init_one,
3253 .remove = __devexit_p(vortex_remove_one),
3254 .id_table = vortex_pci_tbl,
7bfc4ab5 3255 .driver.pm = VORTEX_PM_OPS,
1da177e4
LT
3256};
3257
3258
3259static int vortex_have_pci;
3260static int vortex_have_eisa;
3261
3262
a880c4cd 3263static int __init vortex_init(void)
1da177e4
LT
3264{
3265 int pci_rc, eisa_rc;
3266
29917620 3267 pci_rc = pci_register_driver(&vortex_driver);
1da177e4
LT
3268 eisa_rc = vortex_eisa_init();
3269
3270 if (pci_rc == 0)
3271 vortex_have_pci = 1;
3272 if (eisa_rc > 0)
3273 vortex_have_eisa = 1;
3274
3275 return (vortex_have_pci + vortex_have_eisa) ? 0 : -ENODEV;
3276}
3277
3278
a880c4cd 3279static void __exit vortex_eisa_cleanup(void)
1da177e4
LT
3280{
3281 struct vortex_private *vp;
62afe595 3282 void __iomem *ioaddr;
1da177e4
LT
3283
3284#ifdef CONFIG_EISA
3285 /* Take care of the EISA devices */
a880c4cd 3286 eisa_driver_unregister(&vortex_eisa_driver);
1da177e4 3287#endif
6aa20a22 3288
1da177e4 3289 if (compaq_net_device) {
454d7c9b 3290 vp = netdev_priv(compaq_net_device);
62afe595
JL
3291 ioaddr = ioport_map(compaq_net_device->base_addr,
3292 VORTEX_TOTAL_SIZE);
1da177e4 3293
a880c4cd
SK
3294 unregister_netdev(compaq_net_device);
3295 iowrite16(TotalReset, ioaddr + EL3_CMD);
62afe595
JL
3296 release_region(compaq_net_device->base_addr,
3297 VORTEX_TOTAL_SIZE);
1da177e4 3298
a880c4cd 3299 free_netdev(compaq_net_device);
1da177e4
LT
3300 }
3301}
3302
3303
a880c4cd 3304static void __exit vortex_cleanup(void)
1da177e4
LT
3305{
3306 if (vortex_have_pci)
a880c4cd 3307 pci_unregister_driver(&vortex_driver);
1da177e4 3308 if (vortex_have_eisa)
a880c4cd 3309 vortex_eisa_cleanup();
1da177e4
LT
3310}
3311
3312
3313module_init(vortex_init);
3314module_exit(vortex_cleanup);