]> bbs.cooldavid.org Git - jme.git/blame - jme.h
ethtool: Use full 32 bit speed range in ethtool's set_settings
[jme.git] / jme.h
CommitLineData
4330c2f2
GFT
1/*
2 * JMicron JMC2x0 series PCIe Ethernet Linux Device Driver
3 *
4 * Copyright 2008 JMicron Technology Corporation
5 * http://www.jmicron.com/
d3d584f5 6 * Copyright (c) 2009 - 2010 Guo-Fu Tseng <cooldavid@cooldavid.org>
4330c2f2 7 *
3bf61c55
GFT
8 * Author: Guo-Fu Tseng <cooldavid@cooldavid.org>
9 *
4330c2f2
GFT
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
22 *
23 */
24
cd0ff491 25#ifndef __JME_H_INCLUDED__
3b70a6fa 26#define __JME_H_INCLUDED__
678e26f9 27#include <linux/interrupt.h>
d7699f87
GFT
28
29#define DRV_NAME "jme"
b34adbb0 30#define DRV_VERSION "1.0.8-jmmod"
cd0ff491 31#define PFX DRV_NAME ": "
d7699f87 32
cd0ff491
GFT
33#define PCI_DEVICE_ID_JMICRON_JMC250 0x0250
34#define PCI_DEVICE_ID_JMICRON_JMC260 0x0260
8d27293f 35
cd0ff491
GFT
36/*
37 * Message related definitions
38 */
39#define JME_DEF_MSG_ENABLE \
40 (NETIF_MSG_PROBE | \
41 NETIF_MSG_LINK | \
42 NETIF_MSG_RX_ERR | \
43 NETIF_MSG_TX_ERR | \
44 NETIF_MSG_HW)
45
937ef75a
JP
46#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,23)
47#define pr_err(fmt, arg...) \
48 printk(KERN_ERR fmt, ##arg)
49#endif
50#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,33)
51#define netdev_err(netdev, fmt, arg...) \
52 pr_err(fmt, ##arg)
53#endif
d7699f87 54
3bf61c55 55#ifdef TX_DEBUG
7ca9ebee
GFT
56#define tx_dbg(priv, fmt, args...) \
57 printk(KERN_DEBUG "%s: " fmt, (priv)->dev->name, ##args)
3bf61c55 58#else
7ca9ebee
GFT
59#define tx_dbg(priv, fmt, args...) \
60do { \
61 if (0) \
62 printk(KERN_DEBUG "%s: " fmt, (priv)->dev->name, ##args); \
63} while (0)
3bf61c55
GFT
64#endif
65
7ca9ebee 66#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,33)
cd0ff491
GFT
67#define jme_msg(msglvl, type, priv, fmt, args...) \
68 if (netif_msg_##type(priv)) \
69 printk(msglvl "%s: " fmt, (priv)->dev->name, ## args)
3bf61c55 70
cd0ff491
GFT
71#define msg_probe(priv, fmt, args...) \
72 jme_msg(KERN_INFO, probe, priv, fmt, ## args)
29bdd921 73
cd0ff491
GFT
74#define msg_link(priv, fmt, args...) \
75 jme_msg(KERN_INFO, link, priv, fmt, ## args)
79ce639c 76
cd0ff491
GFT
77#define msg_intr(priv, fmt, args...) \
78 jme_msg(KERN_INFO, intr, priv, fmt, ## args)
79
80#define msg_rx_err(priv, fmt, args...) \
81 jme_msg(KERN_ERR, rx_err, priv, fmt, ## args)
b3821cc5 82
cd0ff491
GFT
83#define msg_rx_status(priv, fmt, args...) \
84 jme_msg(KERN_INFO, rx_status, priv, fmt, ## args)
4330c2f2 85
cd0ff491
GFT
86#define msg_tx_err(priv, fmt, args...) \
87 jme_msg(KERN_ERR, tx_err, priv, fmt, ## args)
4330c2f2 88
cd0ff491
GFT
89#define msg_tx_done(priv, fmt, args...) \
90 jme_msg(KERN_INFO, tx_done, priv, fmt, ## args)
d7699f87 91
cd0ff491
GFT
92#define msg_tx_queued(priv, fmt, args...) \
93 jme_msg(KERN_INFO, tx_queued, priv, fmt, ## args)
94
95#define msg_hw(priv, fmt, args...) \
96 jme_msg(KERN_ERR, hw, priv, fmt, ## args)
937ef75a
JP
97
98#define netif_info(priv, type, dev, fmt, args...) \
99 msg_ ## type(priv, fmt, ## args)
100#define netif_err(priv, type, dev, fmt, args...) \
101 msg_ ## type(priv, fmt, ## args)
7ca9ebee 102#endif
cd0ff491 103
1a0b42f4
MM
104#ifndef NETIF_F_TSO6
105#define NETIF_F_TSO6 0
106#endif
107#ifndef NETIF_F_IPV6_CSUM
108#define NETIF_F_IPV6_CSUM 0
109#endif
110
cd0ff491
GFT
111/*
112 * Extra PCI Configuration space interface
113 */
114#define PCI_DCSR_MRRS 0x59
115#define PCI_DCSR_MRRS_MASK 0x70
116
117enum pci_dcsr_mrrs_vals {
4330c2f2
GFT
118 MRRS_128B = 0x00,
119 MRRS_256B = 0x10,
120 MRRS_512B = 0x20,
121 MRRS_1024B = 0x30,
122 MRRS_2048B = 0x40,
123 MRRS_4096B = 0x50,
124};
d7699f87 125
cd0ff491
GFT
126#define PCI_SPI 0xB0
127
128enum pci_spi_bits {
129 SPI_EN = 0x10,
130 SPI_MISO = 0x08,
131 SPI_MOSI = 0x04,
132 SPI_SCLK = 0x02,
133 SPI_CS = 0x01,
134};
135
136struct jme_spi_op {
137 void __user *uwbuf;
138 void __user *urbuf;
139 __u8 wn; /* Number of write actions */
140 __u8 rn; /* Number of read actions */
141 __u8 bitn; /* Number of bits per action */
142 __u8 spd; /* The maxim acceptable speed of controller, in MHz.*/
143 __u8 mode; /* CPOL, CPHA, and Duplex mode of SPI */
144
145 /* Internal use only */
146 u8 *kwbuf;
147 u8 *krbuf;
148 u8 sr;
149 u16 halfclk; /* Half of clock cycle calculated from spd, in ns */
150};
79ce639c 151
cd0ff491
GFT
152enum jme_spi_op_bits {
153 SPI_MODE_CPHA = 0x01,
154 SPI_MODE_CPOL = 0x02,
155 SPI_MODE_DUP = 0x80,
156};
157
158#define HALF_US 500 /* 500 ns */
159#define JMESPIIOCTL SIOCDEVPRIVATE
160
ed457bcc
GFT
161#define PCI_PRIV_PE1 0xE4
162
163enum pci_priv_pe1_bit_masks {
164 PE1_ASPMSUPRT = 0x00000003, /*
165 * RW:
166 * Aspm_support[1:0]
167 * (R/W Port of 5C[11:10])
168 */
169 PE1_MULTIFUN = 0x00000004, /* RW: Multi_fun_bit */
170 PE1_RDYDMA = 0x00000008, /* RO: ~link.rdy_for_dma */
171 PE1_ASPMOPTL = 0x00000030, /* RW: link.rx10s_option[1:0] */
172 PE1_ASPMOPTH = 0x000000C0, /* RW: 10_req=[3]?HW:[2] */
173 PE1_GPREG0 = 0x0000FF00, /*
174 * SRW:
175 * Cfg_gp_reg0
176 * [7:6] phy_giga BG control
177 * [5] CREQ_N as CREQ_N1 (CPPE# as CREQ#)
178 * [4:0] Reserved
179 */
180 PE1_GPREG0_PBG = 0x0000C000, /* phy_giga BG control */
181 PE1_GPREG1 = 0x00FF0000, /* RW: Cfg_gp_reg1 */
182 PE1_REVID = 0xFF000000, /* RO: Rev ID */
183};
184
185enum pci_priv_pe1_values {
186 PE1_GPREG0_ENBG = 0x00000000, /* en BG */
187 PE1_GPREG0_PDD3COLD = 0x00004000, /* giga_PD + d3cold */
188 PE1_GPREG0_PDPCIESD = 0x00008000, /* giga_PD + pcie_shutdown */
189 PE1_GPREG0_PDPCIEIDDQ = 0x0000C000, /* giga_PD + pcie_iddq */
190};
191
cd0ff491
GFT
192/*
193 * Dynamic(adaptive)/Static PCC values
194 */
3bf61c55 195enum dynamic_pcc_values {
192570e0 196 PCC_OFF = 0,
3bf61c55
GFT
197 PCC_P1 = 1,
198 PCC_P2 = 2,
199 PCC_P3 = 3,
200
192570e0 201 PCC_OFF_TO = 0,
3bf61c55 202 PCC_P1_TO = 1,
192570e0
GFT
203 PCC_P2_TO = 64,
204 PCC_P3_TO = 128,
3bf61c55 205
192570e0 206 PCC_OFF_CNT = 0,
3bf61c55 207 PCC_P1_CNT = 1,
192570e0
GFT
208 PCC_P2_CNT = 16,
209 PCC_P3_CNT = 32,
3bf61c55
GFT
210};
211struct dynpcc_info {
3bf61c55
GFT
212 unsigned long last_bytes;
213 unsigned long last_pkts;
79ce639c 214 unsigned long intr_cnt;
3bf61c55
GFT
215 unsigned char cur;
216 unsigned char attempt;
217 unsigned char cnt;
218};
79ce639c 219#define PCC_INTERVAL_US 100000
cd0ff491
GFT
220#define PCC_INTERVAL (HZ / (1000000 / PCC_INTERVAL_US))
221#define PCC_P3_THRESHOLD (2 * 1024 * 1024)
79ce639c
GFT
222#define PCC_P2_THRESHOLD 800
223#define PCC_INTR_THRESHOLD 800
47220951 224#define PCC_TX_TO 1000
b3821cc5 225#define PCC_TX_CNT 8
3bf61c55 226
d7699f87
GFT
227/*
228 * TX/RX Descriptors
4330c2f2 229 *
cd0ff491 230 * TX/RX Ring DESC Count Must be multiple of 16 and <= 1024
d7699f87 231 */
4330c2f2 232#define RING_DESC_ALIGN 16 /* Descriptor alignment */
d7699f87
GFT
233#define TX_DESC_SIZE 16
234#define TX_RING_NR 8
cd0ff491 235#define TX_RING_ALLOC_SIZE(s) ((s * TX_DESC_SIZE) + RING_DESC_ALIGN)
d7699f87 236
3bf61c55 237struct txdesc {
d7699f87 238 union {
cd0ff491
GFT
239 __u8 all[16];
240 __le32 dw[4];
d7699f87
GFT
241 struct {
242 /* DW0 */
cd0ff491
GFT
243 __le16 vlan;
244 __u8 rsv1;
245 __u8 flags;
d7699f87
GFT
246
247 /* DW1 */
cd0ff491
GFT
248 __le16 datalen;
249 __le16 mss;
d7699f87
GFT
250
251 /* DW2 */
cd0ff491
GFT
252 __le16 pktsize;
253 __le16 rsv2;
d7699f87
GFT
254
255 /* DW3 */
cd0ff491 256 __le32 bufaddr;
d7699f87 257 } desc1;
3bf61c55
GFT
258 struct {
259 /* DW0 */
cd0ff491
GFT
260 __le16 rsv1;
261 __u8 rsv2;
262 __u8 flags;
3bf61c55
GFT
263
264 /* DW1 */
cd0ff491
GFT
265 __le16 datalen;
266 __le16 rsv3;
3bf61c55
GFT
267
268 /* DW2 */
cd0ff491 269 __le32 bufaddrh;
3bf61c55
GFT
270
271 /* DW3 */
cd0ff491 272 __le32 bufaddrl;
3bf61c55 273 } desc2;
8c198884
GFT
274 struct {
275 /* DW0 */
cd0ff491
GFT
276 __u8 ehdrsz;
277 __u8 rsv1;
278 __u8 rsv2;
279 __u8 flags;
8c198884
GFT
280
281 /* DW1 */
cd0ff491
GFT
282 __le16 trycnt;
283 __le16 segcnt;
8c198884
GFT
284
285 /* DW2 */
cd0ff491
GFT
286 __le16 pktsz;
287 __le16 rsv3;
8c198884
GFT
288
289 /* DW3 */
cd0ff491 290 __le32 bufaddrl;
8c198884 291 } descwb;
d7699f87
GFT
292 };
293};
cd0ff491 294
8c198884 295enum jme_txdesc_flags_bits {
d7699f87
GFT
296 TXFLAG_OWN = 0x80,
297 TXFLAG_INT = 0x40,
3bf61c55 298 TXFLAG_64BIT = 0x20,
d7699f87
GFT
299 TXFLAG_TCPCS = 0x10,
300 TXFLAG_UDPCS = 0x08,
301 TXFLAG_IPCS = 0x04,
302 TXFLAG_LSEN = 0x02,
303 TXFLAG_TAGON = 0x01,
304};
cd0ff491 305
b3821cc5 306#define TXDESC_MSS_SHIFT 2
0ede469c 307enum jme_txwbdesc_flags_bits {
8c198884
GFT
308 TXWBFLAG_OWN = 0x80,
309 TXWBFLAG_INT = 0x40,
310 TXWBFLAG_TMOUT = 0x20,
311 TXWBFLAG_TRYOUT = 0x10,
312 TXWBFLAG_COL = 0x08,
313
314 TXWBFLAG_ALLERR = TXWBFLAG_TMOUT |
315 TXWBFLAG_TRYOUT |
316 TXWBFLAG_COL,
317};
d7699f87 318
d7699f87
GFT
319#define RX_DESC_SIZE 16
320#define RX_RING_NR 4
cd0ff491 321#define RX_RING_ALLOC_SIZE(s) ((s * RX_DESC_SIZE) + RING_DESC_ALIGN)
d7699f87 322#define RX_BUF_DMA_ALIGN 8
3bf61c55 323#define RX_PREPAD_SIZE 10
79ce639c
GFT
324#define ETH_CRC_LEN 2
325#define RX_VLANHDR_LEN 2
326#define RX_EXTRA_LEN (RX_PREPAD_SIZE + \
327 ETH_HLEN + \
328 ETH_CRC_LEN + \
329 RX_VLANHDR_LEN + \
330 RX_BUF_DMA_ALIGN)
d7699f87 331
3bf61c55 332struct rxdesc {
d7699f87 333 union {
cd0ff491
GFT
334 __u8 all[16];
335 __le32 dw[4];
d7699f87
GFT
336 struct {
337 /* DW0 */
cd0ff491
GFT
338 __le16 rsv2;
339 __u8 rsv1;
340 __u8 flags;
d7699f87
GFT
341
342 /* DW1 */
cd0ff491
GFT
343 __le16 datalen;
344 __le16 wbcpl;
d7699f87
GFT
345
346 /* DW2 */
cd0ff491 347 __le32 bufaddrh;
d7699f87
GFT
348
349 /* DW3 */
cd0ff491 350 __le32 bufaddrl;
d7699f87
GFT
351 } desc1;
352 struct {
353 /* DW0 */
cd0ff491
GFT
354 __le16 vlan;
355 __le16 flags;
d7699f87
GFT
356
357 /* DW1 */
cd0ff491
GFT
358 __le16 framesize;
359 __u8 errstat;
360 __u8 desccnt;
d7699f87
GFT
361
362 /* DW2 */
cd0ff491 363 __le32 rsshash;
d7699f87
GFT
364
365 /* DW3 */
cd0ff491
GFT
366 __u8 hashfun;
367 __u8 hashtype;
368 __le16 resrv;
d7699f87
GFT
369 } descwb;
370 };
371};
cd0ff491 372
d7699f87
GFT
373enum jme_rxdesc_flags_bits {
374 RXFLAG_OWN = 0x80,
375 RXFLAG_INT = 0x40,
376 RXFLAG_64BIT = 0x20,
377};
cd0ff491 378
d7699f87 379enum jme_rxwbdesc_flags_bits {
4330c2f2
GFT
380 RXWBFLAG_OWN = 0x8000,
381 RXWBFLAG_INT = 0x4000,
382 RXWBFLAG_MF = 0x2000,
383 RXWBFLAG_64BIT = 0x2000,
384 RXWBFLAG_TCPON = 0x1000,
385 RXWBFLAG_UDPON = 0x0800,
386 RXWBFLAG_IPCS = 0x0400,
387 RXWBFLAG_TCPCS = 0x0200,
388 RXWBFLAG_UDPCS = 0x0100,
389 RXWBFLAG_TAGON = 0x0080,
390 RXWBFLAG_IPV4 = 0x0040,
391 RXWBFLAG_IPV6 = 0x0020,
392 RXWBFLAG_PAUSE = 0x0010,
393 RXWBFLAG_MAGIC = 0x0008,
394 RXWBFLAG_WAKEUP = 0x0004,
395 RXWBFLAG_DEST = 0x0003,
396 RXWBFLAG_DEST_UNI = 0x0001,
397 RXWBFLAG_DEST_MUL = 0x0002,
398 RXWBFLAG_DEST_BRO = 0x0003,
d7699f87 399};
cd0ff491 400
d7699f87
GFT
401enum jme_rxwbdesc_desccnt_mask {
402 RXWBDCNT_WBCPL = 0x80,
403 RXWBDCNT_DCNT = 0x7F,
404};
cd0ff491 405
4330c2f2
GFT
406enum jme_rxwbdesc_errstat_bits {
407 RXWBERR_LIMIT = 0x80,
408 RXWBERR_MIIER = 0x40,
409 RXWBERR_NIBON = 0x20,
410 RXWBERR_COLON = 0x10,
411 RXWBERR_ABORT = 0x08,
412 RXWBERR_SHORT = 0x04,
413 RXWBERR_OVERUN = 0x02,
414 RXWBERR_CRCERR = 0x01,
415 RXWBERR_ALLERR = 0xFF,
416};
417
cd0ff491
GFT
418/*
419 * Buffer information corresponding to ring descriptors.
420 */
4330c2f2
GFT
421struct jme_buffer_info {
422 struct sk_buff *skb;
423 dma_addr_t mapping;
424 int len;
3bf61c55 425 int nr_desc;
cdcdc9eb 426 unsigned long start_xmit;
4330c2f2 427};
d7699f87 428
cd0ff491
GFT
429/*
430 * The structure holding buffer information and ring descriptors all together.
431 */
d7699f87 432struct jme_ring {
cd0ff491
GFT
433 void *alloc; /* pointer to allocated memory */
434 void *desc; /* pointer to ring memory */
435 dma_addr_t dmaalloc; /* phys address of ring alloc */
436 dma_addr_t dma; /* phys address for ring dma */
d7699f87 437
4330c2f2 438 /* Buffer information corresponding to each descriptor */
0ede469c 439 struct jme_buffer_info *bufinf;
d7699f87 440
cd0ff491
GFT
441 int next_to_use;
442 atomic_t next_to_clean;
79ce639c 443 atomic_t nr_free;
d7699f87
GFT
444};
445
3b70a6fa
GFT
446#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,18)
447#define false 0
448#define true 0
449#define netdev_alloc_skb(dev, len) dev_alloc_skb(len)
450#define PCI_VENDOR_ID_JMICRON 0x197B
451#endif
452
453#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,19)
454#define PCI_VDEVICE(vendor, device) \
455 PCI_VENDOR_ID_##vendor, (device), \
456 PCI_ANY_ID, PCI_ANY_ID, 0, 0
457#endif
458
85776f33
GFT
459#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,21)
460#define NET_STAT(priv) priv->stats
461#define NETDEV_GET_STATS(netdev, fun_ptr) \
462 netdev->get_stats = fun_ptr
463#define DECLARE_NET_DEVICE_STATS struct net_device_stats stats;
e5169728 464/*
d1d139de 465 * CentOS 5.2 have *_hdr helpers back-ported
e5169728
GFT
466 */
467#ifdef RHEL_RELEASE_CODE
d1d139de 468#if RHEL_RELEASE_CODE < RHEL_RELEASE_VERSION(5,2)
e5169728
GFT
469#define __DEFINE_IPHDR_HELPERS__
470#endif
471#else
472#define __DEFINE_IPHDR_HELPERS__
473#endif
474#else
475#define NET_STAT(priv) (priv->dev->stats)
476#define NETDEV_GET_STATS(netdev, fun_ptr)
477#define DECLARE_NET_DEVICE_STATS
478#endif
479
480#ifdef __DEFINE_IPHDR_HELPERS__
3b70a6fa
GFT
481static inline struct iphdr *ip_hdr(const struct sk_buff *skb)
482{
483 return skb->nh.iph;
484}
485
486static inline struct ipv6hdr *ipv6_hdr(const struct sk_buff *skb)
487{
488 return skb->nh.ipv6h;
489}
490
491static inline struct tcphdr *tcp_hdr(const struct sk_buff *skb)
492{
493 return skb->h.th;
494}
85776f33 495#endif
3bf61c55 496
85776f33
GFT
497#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,23)
498#define DECLARE_NAPI_STRUCT
499#define NETIF_NAPI_SET(dev, napis, pollfn, q) \
500 dev->poll = pollfn; \
501 dev->weight = q;
502#define JME_NAPI_HOLDER(holder) struct net_device *holder
503#define JME_NAPI_WEIGHT(w) int *w
504#define JME_NAPI_WEIGHT_VAL(w) *w
505#define JME_NAPI_WEIGHT_SET(w, r) *w = r
3b70a6fa 506#define DECLARE_NETDEV struct net_device *netdev = jme->dev;
85776f33
GFT
507#define JME_RX_COMPLETE(dev, napis) netif_rx_complete(dev)
508#define JME_NAPI_ENABLE(priv) netif_poll_enable(priv->dev);
509#define JME_NAPI_DISABLE(priv) netif_poll_disable(priv->dev);
510#define JME_RX_SCHEDULE_PREP(priv) \
511 netif_rx_schedule_prep(priv->dev)
512#define JME_RX_SCHEDULE(priv) \
513 __netif_rx_schedule(priv->dev);
0ede469c 514#else
3b70a6fa
GFT
515#define DECLARE_NAPI_STRUCT struct napi_struct napi;
516#define NETIF_NAPI_SET(dev, napis, pollfn, q) \
517 netif_napi_add(dev, napis, pollfn, q);
518#define JME_NAPI_HOLDER(holder) struct napi_struct *holder
519#define JME_NAPI_WEIGHT(w) int w
520#define JME_NAPI_WEIGHT_VAL(w) w
521#define JME_NAPI_WEIGHT_SET(w, r)
522#define DECLARE_NETDEV
523#define JME_RX_COMPLETE(dev, napis) napi_complete(napis)
524#define JME_NAPI_ENABLE(priv) napi_enable(&priv->napi);
525#define JME_NAPI_DISABLE(priv) \
526 if (!napi_disable_pending(&priv->napi)) \
527 napi_disable(&priv->napi);
528#define JME_RX_SCHEDULE_PREP(priv) \
529 napi_schedule_prep(&priv->napi)
530#define JME_RX_SCHEDULE(priv) \
531 __napi_schedule(&priv->napi);
85776f33 532#endif
cdcdc9eb 533
3d12cc1b
GFT
534#if LINUX_VERSION_CODE > KERNEL_VERSION(2,6,38)
535#define JME_NEW_PM_API
536#endif
537
8588b84b
DD
538#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,26)
539static inline __u32 ethtool_cmd_speed(struct ethtool_cmd *ep)
540{
541 return ep->speed;
542}
543#endif
544
d7699f87
GFT
545/*
546 * Jmac Adapter Private data
547 */
548struct jme_adapter {
cd0ff491
GFT
549 struct pci_dev *pdev;
550 struct net_device *dev;
551 void __iomem *regs;
d7699f87
GFT
552 struct mii_if_info mii_if;
553 struct jme_ring rxring[RX_RING_NR];
554 struct jme_ring txring[TX_RING_NR];
d7699f87 555 spinlock_t phy_lock;
fcf45b4c 556 spinlock_t macaddr_lock;
8c198884 557 spinlock_t rxmcs_lock;
fcf45b4c 558 struct tasklet_struct rxempty_task;
4330c2f2
GFT
559 struct tasklet_struct rxclean_task;
560 struct tasklet_struct txclean_task;
561 struct tasklet_struct linkch_task;
79ce639c 562 struct tasklet_struct pcc_task;
cd0ff491
GFT
563 unsigned long flags;
564 u32 reg_txcs;
565 u32 reg_txpfc;
566 u32 reg_rxcs;
567 u32 reg_rxmcs;
568 u32 reg_ghc;
569 u32 reg_pmcs;
dc4185bd 570 u32 reg_gpreg1;
cd0ff491
GFT
571 u32 phylink;
572 u32 tx_ring_size;
573 u32 tx_ring_mask;
574 u32 tx_wake_threshold;
575 u32 rx_ring_size;
576 u32 rx_ring_mask;
577 u8 mrrs;
578 unsigned int fpgaver;
98ef18f1
GFT
579 u8 chiprev;
580 u8 chip_main_rev;
581 u8 chip_sub_rev;
582 u8 pcirev;
cd0ff491 583 u32 msg_enable;
29bdd921
GFT
584 struct ethtool_cmd old_ecmd;
585 unsigned int old_mtu;
cd0ff491 586 struct vlan_group *vlgrp;
3bf61c55
GFT
587 struct dynpcc_info dpi;
588 atomic_t intr_sem;
fcf45b4c
GFT
589 atomic_t link_changing;
590 atomic_t tx_cleaning;
591 atomic_t rx_cleaning;
192570e0 592 atomic_t rx_empty;
cdcdc9eb
GFT
593 int (*jme_rx)(struct sk_buff *skb);
594 int (*jme_vlan_rx)(struct sk_buff *skb,
595 struct vlan_group *grp,
596 unsigned short vlan_tag);
597 DECLARE_NAPI_STRUCT
3bf61c55 598 DECLARE_NET_DEVICE_STATS
d7699f87 599};
cd0ff491 600
3b70a6fa
GFT
601#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,21)
602static struct net_device_stats *
603jme_get_stats(struct net_device *netdev)
604{
605 struct jme_adapter *jme = netdev_priv(netdev);
606 return &jme->stats;
607}
608#endif
609
79ce639c 610enum jme_flags_bits {
cd0ff491
GFT
611 JME_FLAG_MSI = 1,
612 JME_FLAG_SSET = 2,
613 JME_FLAG_TXCSUM = 3,
614 JME_FLAG_TSO = 4,
615 JME_FLAG_POLL = 5,
616 JME_FLAG_SHUTDOWN = 6,
8c198884 617};
cd0ff491
GFT
618
619#define TX_TIMEOUT (5 * HZ)
186fc259 620#define JME_REG_LEN 0x500
cd0ff491 621#define MAX_ETHERNET_JUMBO_PACKET_SIZE 9216
8c198884 622
85776f33 623#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,23)
7ee473a3 624static inline struct jme_adapter*
85776f33
GFT
625jme_napi_priv(struct net_device *holder)
626{
7ee473a3 627 struct jme_adapter *jme;
85776f33
GFT
628 jme = netdev_priv(holder);
629 return jme;
630}
631#else
7ee473a3 632static inline struct jme_adapter*
cdcdc9eb
GFT
633jme_napi_priv(struct napi_struct *napi)
634{
7ee473a3 635 struct jme_adapter *jme;
cdcdc9eb
GFT
636 jme = container_of(napi, struct jme_adapter, napi);
637 return jme;
638}
85776f33 639#endif
d7699f87
GFT
640
641/*
642 * MMaped I/O Resters
643 */
644enum jme_iomap_offsets {
4330c2f2
GFT
645 JME_MAC = 0x0000,
646 JME_PHY = 0x0400,
d7699f87 647 JME_MISC = 0x0800,
4330c2f2 648 JME_RSS = 0x0C00,
d7699f87
GFT
649};
650
8c198884
GFT
651enum jme_iomap_lens {
652 JME_MAC_LEN = 0x80,
653 JME_PHY_LEN = 0x58,
654 JME_MISC_LEN = 0x98,
655 JME_RSS_LEN = 0xFF,
656};
657
d7699f87
GFT
658enum jme_iomap_regs {
659 JME_TXCS = JME_MAC | 0x00, /* Transmit Control and Status */
3bf61c55
GFT
660 JME_TXDBA_LO = JME_MAC | 0x04, /* Transmit Queue Desc Base Addr */
661 JME_TXDBA_HI = JME_MAC | 0x08, /* Transmit Queue Desc Base Addr */
d7699f87
GFT
662 JME_TXQDC = JME_MAC | 0x0C, /* Transmit Queue Desc Count */
663 JME_TXNDA = JME_MAC | 0x10, /* Transmit Queue Next Desc Addr */
664 JME_TXMCS = JME_MAC | 0x14, /* Transmit MAC Control Status */
665 JME_TXPFC = JME_MAC | 0x18, /* Transmit Pause Frame Control */
666 JME_TXTRHD = JME_MAC | 0x1C, /* Transmit Timer/Retry@Half-Dup */
667
668 JME_RXCS = JME_MAC | 0x20, /* Receive Control and Status */
3bf61c55
GFT
669 JME_RXDBA_LO = JME_MAC | 0x24, /* Receive Queue Desc Base Addr */
670 JME_RXDBA_HI = JME_MAC | 0x28, /* Receive Queue Desc Base Addr */
d7699f87
GFT
671 JME_RXQDC = JME_MAC | 0x2C, /* Receive Queue Desc Count */
672 JME_RXNDA = JME_MAC | 0x30, /* Receive Queue Next Desc Addr */
673 JME_RXMCS = JME_MAC | 0x34, /* Receive MAC Control Status */
4330c2f2
GFT
674 JME_RXUMA_LO = JME_MAC | 0x38, /* Receive Unicast MAC Address */
675 JME_RXUMA_HI = JME_MAC | 0x3C, /* Receive Unicast MAC Address */
3bf61c55
GFT
676 JME_RXMCHT_LO = JME_MAC | 0x40, /* Recv Multicast Addr HashTable */
677 JME_RXMCHT_HI = JME_MAC | 0x44, /* Recv Multicast Addr HashTable */
d7699f87
GFT
678 JME_WFODP = JME_MAC | 0x48, /* Wakeup Frame Output Data Port */
679 JME_WFOI = JME_MAC | 0x4C, /* Wakeup Frame Output Interface */
680
681 JME_SMI = JME_MAC | 0x50, /* Station Management Interface */
682 JME_GHC = JME_MAC | 0x54, /* Global Host Control */
683 JME_PMCS = JME_MAC | 0x60, /* Power Management Control/Stat */
684
685
ed457bcc 686 JME_PHY_PWR = JME_PHY | 0x24, /* New PHY Power Ctrl Register */
3bf61c55 687 JME_PHY_CS = JME_PHY | 0x28, /* PHY Ctrl and Status Register */
d7699f87
GFT
688 JME_PHY_LINK = JME_PHY | 0x30, /* PHY Link Status Register */
689 JME_SMBCSR = JME_PHY | 0x40, /* SMB Control and Status */
186fc259 690 JME_SMBINTF = JME_PHY | 0x44, /* SMB Interface */
d7699f87
GFT
691
692
cd0ff491
GFT
693 JME_TMCSR = JME_MISC | 0x00, /* Timer Control/Status Register */
694 JME_GPREG0 = JME_MISC | 0x08, /* General purpose REG-0 */
695 JME_GPREG1 = JME_MISC | 0x0C, /* General purpose REG-1 */
696 JME_IEVE = JME_MISC | 0x20, /* Interrupt Event Status */
697 JME_IREQ = JME_MISC | 0x24, /* Intr Req Status(For Debug) */
698 JME_IENS = JME_MISC | 0x28, /* Intr Enable - Setting Port */
699 JME_IENC = JME_MISC | 0x2C, /* Interrupt Enable - Clear Port */
700 JME_PCCRX0 = JME_MISC | 0x30, /* PCC Control for RX Queue 0 */
701 JME_PCCTX = JME_MISC | 0x40, /* PCC Control for TX Queues */
702 JME_CHIPMODE = JME_MISC | 0x44, /* Identify FPGA Version */
703 JME_SHBA_HI = JME_MISC | 0x48, /* Shadow Register Base HI */
704 JME_SHBA_LO = JME_MISC | 0x4C, /* Shadow Register Base LO */
705 JME_TIMER1 = JME_MISC | 0x70, /* Timer1 */
706 JME_TIMER2 = JME_MISC | 0x74, /* Timer2 */
707 JME_APMC = JME_MISC | 0x7C, /* Aggressive Power Mode Control */
708 JME_PCCSRX0 = JME_MISC | 0x80, /* PCC Status of RX0 */
d7699f87
GFT
709};
710
711/*
712 * TX Control/Status Bits
713 */
714enum jme_txcs_bits {
715 TXCS_QUEUE7S = 0x00008000,
716 TXCS_QUEUE6S = 0x00004000,
717 TXCS_QUEUE5S = 0x00002000,
718 TXCS_QUEUE4S = 0x00001000,
719 TXCS_QUEUE3S = 0x00000800,
720 TXCS_QUEUE2S = 0x00000400,
721 TXCS_QUEUE1S = 0x00000200,
722 TXCS_QUEUE0S = 0x00000100,
723 TXCS_FIFOTH = 0x000000C0,
724 TXCS_DMASIZE = 0x00000030,
725 TXCS_BURST = 0x00000004,
726 TXCS_ENABLE = 0x00000001,
727};
cd0ff491 728
d7699f87
GFT
729enum jme_txcs_value {
730 TXCS_FIFOTH_16QW = 0x000000C0,
731 TXCS_FIFOTH_12QW = 0x00000080,
732 TXCS_FIFOTH_8QW = 0x00000040,
733 TXCS_FIFOTH_4QW = 0x00000000,
734
735 TXCS_DMASIZE_64B = 0x00000000,
736 TXCS_DMASIZE_128B = 0x00000010,
737 TXCS_DMASIZE_256B = 0x00000020,
738 TXCS_DMASIZE_512B = 0x00000030,
739
740 TXCS_SELECT_QUEUE0 = 0x00000000,
741 TXCS_SELECT_QUEUE1 = 0x00010000,
742 TXCS_SELECT_QUEUE2 = 0x00020000,
743 TXCS_SELECT_QUEUE3 = 0x00030000,
744 TXCS_SELECT_QUEUE4 = 0x00040000,
745 TXCS_SELECT_QUEUE5 = 0x00050000,
746 TXCS_SELECT_QUEUE6 = 0x00060000,
747 TXCS_SELECT_QUEUE7 = 0x00070000,
748
749 TXCS_DEFAULT = TXCS_FIFOTH_4QW |
d7699f87
GFT
750 TXCS_BURST,
751};
cd0ff491 752
29bdd921 753#define JME_TX_DISABLE_TIMEOUT 10 /* 10 msec */
d7699f87
GFT
754
755/*
756 * TX MAC Control/Status Bits
757 */
758enum jme_txmcs_bit_masks {
759 TXMCS_IFG2 = 0xC0000000,
760 TXMCS_IFG1 = 0x30000000,
761 TXMCS_TTHOLD = 0x00000300,
762 TXMCS_FBURST = 0x00000080,
763 TXMCS_CARRIEREXT = 0x00000040,
764 TXMCS_DEFER = 0x00000020,
765 TXMCS_BACKOFF = 0x00000010,
766 TXMCS_CARRIERSENSE = 0x00000008,
767 TXMCS_COLLISION = 0x00000004,
768 TXMCS_CRC = 0x00000002,
769 TXMCS_PADDING = 0x00000001,
770};
cd0ff491 771
d7699f87
GFT
772enum jme_txmcs_values {
773 TXMCS_IFG2_6_4 = 0x00000000,
774 TXMCS_IFG2_8_5 = 0x40000000,
775 TXMCS_IFG2_10_6 = 0x80000000,
776 TXMCS_IFG2_12_7 = 0xC0000000,
777
778 TXMCS_IFG1_8_4 = 0x00000000,
779 TXMCS_IFG1_12_6 = 0x10000000,
780 TXMCS_IFG1_16_8 = 0x20000000,
781 TXMCS_IFG1_20_10 = 0x30000000,
782
783 TXMCS_TTHOLD_1_8 = 0x00000000,
784 TXMCS_TTHOLD_1_4 = 0x00000100,
785 TXMCS_TTHOLD_1_2 = 0x00000200,
786 TXMCS_TTHOLD_FULL = 0x00000300,
787
788 TXMCS_DEFAULT = TXMCS_IFG2_8_5 |
789 TXMCS_IFG1_16_8 |
790 TXMCS_TTHOLD_FULL |
791 TXMCS_DEFER |
792 TXMCS_CRC |
793 TXMCS_PADDING,
794};
795
8c198884
GFT
796enum jme_txpfc_bits_masks {
797 TXPFC_VLAN_TAG = 0xFFFF0000,
798 TXPFC_VLAN_EN = 0x00008000,
799 TXPFC_PF_EN = 0x00000001,
800};
801
802enum jme_txtrhd_bits_masks {
803 TXTRHD_TXPEN = 0x80000000,
804 TXTRHD_TXP = 0x7FFFFF00,
805 TXTRHD_TXREN = 0x00000080,
806 TXTRHD_TXRL = 0x0000007F,
807};
cd0ff491 808
8c198884
GFT
809enum jme_txtrhd_shifts {
810 TXTRHD_TXP_SHIFT = 8,
811 TXTRHD_TXRL_SHIFT = 0,
812};
813
809b2798
GFT
814enum jme_txtrhd_values {
815 TXTRHD_FULLDUPLEX = 0x00000000,
816 TXTRHD_HALFDUPLEX = TXTRHD_TXPEN |
817 ((0x2000 << TXTRHD_TXP_SHIFT) & TXTRHD_TXP) |
818 TXTRHD_TXREN |
819 ((8 << TXTRHD_TXRL_SHIFT) & TXTRHD_TXRL),
820};
821
d7699f87
GFT
822/*
823 * RX Control/Status Bits
824 */
4330c2f2 825enum jme_rxcs_bit_masks {
3bf61c55
GFT
826 /* FIFO full threshold for transmitting Tx Pause Packet */
827 RXCS_FIFOTHTP = 0x30000000,
828 /* FIFO threshold for processing next packet */
829 RXCS_FIFOTHNP = 0x0C000000,
4330c2f2
GFT
830 RXCS_DMAREQSZ = 0x03000000, /* DMA Request Size */
831 RXCS_QUEUESEL = 0x00030000, /* Queue selection */
832 RXCS_RETRYGAP = 0x0000F000, /* RX Desc full retry gap */
833 RXCS_RETRYCNT = 0x00000F00, /* RX Desc full retry counter */
834 RXCS_WAKEUP = 0x00000040, /* Enable receive wakeup packet */
835 RXCS_MAGIC = 0x00000020, /* Enable receive magic packet */
836 RXCS_SHORT = 0x00000010, /* Enable receive short packet */
837 RXCS_ABORT = 0x00000008, /* Enable receive errorr packet */
838 RXCS_QST = 0x00000004, /* Receive queue start */
839 RXCS_SUSPEND = 0x00000002,
d7699f87
GFT
840 RXCS_ENABLE = 0x00000001,
841};
cd0ff491 842
4330c2f2
GFT
843enum jme_rxcs_values {
844 RXCS_FIFOTHTP_16T = 0x00000000,
845 RXCS_FIFOTHTP_32T = 0x10000000,
846 RXCS_FIFOTHTP_64T = 0x20000000,
847 RXCS_FIFOTHTP_128T = 0x30000000,
848
849 RXCS_FIFOTHNP_16QW = 0x00000000,
850 RXCS_FIFOTHNP_32QW = 0x04000000,
851 RXCS_FIFOTHNP_64QW = 0x08000000,
852 RXCS_FIFOTHNP_128QW = 0x0C000000,
853
854 RXCS_DMAREQSZ_16B = 0x00000000,
855 RXCS_DMAREQSZ_32B = 0x01000000,
856 RXCS_DMAREQSZ_64B = 0x02000000,
857 RXCS_DMAREQSZ_128B = 0x03000000,
858
859 RXCS_QUEUESEL_Q0 = 0x00000000,
860 RXCS_QUEUESEL_Q1 = 0x00010000,
861 RXCS_QUEUESEL_Q2 = 0x00020000,
862 RXCS_QUEUESEL_Q3 = 0x00030000,
863
864 RXCS_RETRYGAP_256ns = 0x00000000,
865 RXCS_RETRYGAP_512ns = 0x00001000,
866 RXCS_RETRYGAP_1024ns = 0x00002000,
867 RXCS_RETRYGAP_2048ns = 0x00003000,
868 RXCS_RETRYGAP_4096ns = 0x00004000,
869 RXCS_RETRYGAP_8192ns = 0x00005000,
870 RXCS_RETRYGAP_16384ns = 0x00006000,
871 RXCS_RETRYGAP_32768ns = 0x00007000,
872
873 RXCS_RETRYCNT_0 = 0x00000000,
874 RXCS_RETRYCNT_4 = 0x00000100,
875 RXCS_RETRYCNT_8 = 0x00000200,
876 RXCS_RETRYCNT_12 = 0x00000300,
877 RXCS_RETRYCNT_16 = 0x00000400,
878 RXCS_RETRYCNT_20 = 0x00000500,
879 RXCS_RETRYCNT_24 = 0x00000600,
880 RXCS_RETRYCNT_28 = 0x00000700,
881 RXCS_RETRYCNT_32 = 0x00000800,
882 RXCS_RETRYCNT_36 = 0x00000900,
883 RXCS_RETRYCNT_40 = 0x00000A00,
884 RXCS_RETRYCNT_44 = 0x00000B00,
885 RXCS_RETRYCNT_48 = 0x00000C00,
886 RXCS_RETRYCNT_52 = 0x00000D00,
887 RXCS_RETRYCNT_56 = 0x00000E00,
888 RXCS_RETRYCNT_60 = 0x00000F00,
889
890 RXCS_DEFAULT = RXCS_FIFOTHTP_128T |
79ce639c 891 RXCS_FIFOTHNP_128QW |
4330c2f2
GFT
892 RXCS_DMAREQSZ_128B |
893 RXCS_RETRYGAP_256ns |
894 RXCS_RETRYCNT_32,
895};
cd0ff491 896
29bdd921 897#define JME_RX_DISABLE_TIMEOUT 10 /* 10 msec */
d7699f87
GFT
898
899/*
900 * RX MAC Control/Status Bits
901 */
902enum jme_rxmcs_bits {
903 RXMCS_ALLFRAME = 0x00000800,
904 RXMCS_BRDFRAME = 0x00000400,
905 RXMCS_MULFRAME = 0x00000200,
906 RXMCS_UNIFRAME = 0x00000100,
907 RXMCS_ALLMULFRAME = 0x00000080,
908 RXMCS_MULFILTERED = 0x00000040,
3bf61c55
GFT
909 RXMCS_RXCOLLDEC = 0x00000020,
910 RXMCS_FLOWCTRL = 0x00000008,
911 RXMCS_VTAGRM = 0x00000004,
912 RXMCS_PREPAD = 0x00000002,
913 RXMCS_CHECKSUM = 0x00000001,
b3821cc5 914
8c198884
GFT
915 RXMCS_DEFAULT = RXMCS_VTAGRM |
916 RXMCS_PREPAD |
917 RXMCS_FLOWCTRL |
918 RXMCS_CHECKSUM,
d7699f87
GFT
919};
920
b3821cc5
GFT
921/*
922 * Wakeup Frame setup interface registers
923 */
924#define WAKEUP_FRAME_NR 8
925#define WAKEUP_FRAME_MASK_DWNR 4
cd0ff491 926
b3821cc5
GFT
927enum jme_wfoi_bit_masks {
928 WFOI_MASK_SEL = 0x00000070,
929 WFOI_CRC_SEL = 0x00000008,
930 WFOI_FRAME_SEL = 0x00000007,
931};
cd0ff491 932
b3821cc5
GFT
933enum jme_wfoi_shifts {
934 WFOI_MASK_SHIFT = 4,
935};
936
d7699f87
GFT
937/*
938 * SMI Related definitions
939 */
cd0ff491 940enum jme_smi_bit_mask {
d7699f87
GFT
941 SMI_DATA_MASK = 0xFFFF0000,
942 SMI_REG_ADDR_MASK = 0x0000F800,
943 SMI_PHY_ADDR_MASK = 0x000007C0,
944 SMI_OP_WRITE = 0x00000020,
3bf61c55
GFT
945 /* Set to 1, after req done it'll be cleared to 0 */
946 SMI_OP_REQ = 0x00000010,
d7699f87
GFT
947 SMI_OP_MDIO = 0x00000008, /* Software assess In/Out */
948 SMI_OP_MDOE = 0x00000004, /* Software Output Enable */
949 SMI_OP_MDC = 0x00000002, /* Software CLK Control */
950 SMI_OP_MDEN = 0x00000001, /* Software access Enable */
951};
cd0ff491
GFT
952
953enum jme_smi_bit_shift {
d7699f87
GFT
954 SMI_DATA_SHIFT = 16,
955 SMI_REG_ADDR_SHIFT = 11,
956 SMI_PHY_ADDR_SHIFT = 6,
957};
cd0ff491
GFT
958
959static inline u32 smi_reg_addr(int x)
d7699f87 960{
cd0ff491 961 return (x << SMI_REG_ADDR_SHIFT) & SMI_REG_ADDR_MASK;
d7699f87 962}
cd0ff491
GFT
963
964static inline u32 smi_phy_addr(int x)
d7699f87 965{
cd0ff491 966 return (x << SMI_PHY_ADDR_SHIFT) & SMI_PHY_ADDR_MASK;
d7699f87 967}
cd0ff491 968
8d27293f 969#define JME_PHY_TIMEOUT 100 /* 100 msec */
186fc259 970#define JME_PHY_REG_NR 32
d7699f87
GFT
971
972/*
973 * Global Host Control
974 */
975enum jme_ghc_bit_mask {
3b70a6fa 976 GHC_SWRST = 0x40000000,
dc4185bd
GFT
977 GHC_TO_CLK_SRC = 0x00C00000,
978 GHC_TXMAC_CLK_SRC = 0x00300000,
3b70a6fa
GFT
979 GHC_DPX = 0x00000040,
980 GHC_SPEED = 0x00000030,
981 GHC_LINK_POLL = 0x00000001,
d7699f87 982};
cd0ff491 983
d7699f87 984enum jme_ghc_speed_val {
3b70a6fa
GFT
985 GHC_SPEED_10M = 0x00000010,
986 GHC_SPEED_100M = 0x00000020,
987 GHC_SPEED_1000M = 0x00000030,
988};
989
990enum jme_ghc_to_clk {
991 GHC_TO_CLK_OFF = 0x00000000,
992 GHC_TO_CLK_GPHY = 0x00400000,
993 GHC_TO_CLK_PCIE = 0x00800000,
994 GHC_TO_CLK_INVALID = 0x00C00000,
995};
996
997enum jme_ghc_txmac_clk {
998 GHC_TXMAC_CLK_OFF = 0x00000000,
999 GHC_TXMAC_CLK_GPHY = 0x00100000,
1000 GHC_TXMAC_CLK_PCIE = 0x00200000,
1001 GHC_TXMAC_CLK_INVALID = 0x00300000,
d7699f87
GFT
1002};
1003
29bdd921
GFT
1004/*
1005 * Power management control and status register
1006 */
1007enum jme_pmcs_bit_masks {
3d12cc1b 1008 PMCS_STMASK = 0xFFFF0000,
29bdd921
GFT
1009 PMCS_WF7DET = 0x80000000,
1010 PMCS_WF6DET = 0x40000000,
1011 PMCS_WF5DET = 0x20000000,
1012 PMCS_WF4DET = 0x10000000,
1013 PMCS_WF3DET = 0x08000000,
1014 PMCS_WF2DET = 0x04000000,
1015 PMCS_WF1DET = 0x02000000,
1016 PMCS_WF0DET = 0x01000000,
1017 PMCS_LFDET = 0x00040000,
1018 PMCS_LRDET = 0x00020000,
1019 PMCS_MFDET = 0x00010000,
3d12cc1b 1020 PMCS_ENMASK = 0x0000FFFF,
29bdd921
GFT
1021 PMCS_WF7EN = 0x00008000,
1022 PMCS_WF6EN = 0x00004000,
1023 PMCS_WF5EN = 0x00002000,
1024 PMCS_WF4EN = 0x00001000,
1025 PMCS_WF3EN = 0x00000800,
1026 PMCS_WF2EN = 0x00000400,
1027 PMCS_WF1EN = 0x00000200,
1028 PMCS_WF0EN = 0x00000100,
1029 PMCS_LFEN = 0x00000004,
1030 PMCS_LREN = 0x00000002,
1031 PMCS_MFEN = 0x00000001,
1032};
1033
ed457bcc
GFT
1034/*
1035 * New PHY Power Control Register
1036 */
1037enum jme_phy_pwr_bit_masks {
1038 PHY_PWR_DWN1SEL = 0x01000000, /* Phy_giga.p_PWR_DOWN1_SEL */
1039 PHY_PWR_DWN1SW = 0x02000000, /* Phy_giga.p_PWR_DOWN1_SW */
1040 PHY_PWR_DWN2 = 0x04000000, /* Phy_giga.p_PWR_DOWN2 */
1041 PHY_PWR_CLKSEL = 0x08000000, /*
1042 * XTL_OUT Clock select
1043 * (an internal free-running clock)
1044 * 0: xtl_out = phy_giga.A_XTL25_O
1045 * 1: xtl_out = phy_giga.PD_OSC
1046 */
1047};
1048
d7699f87 1049/*
3bf61c55 1050 * Giga PHY Status Registers
d7699f87
GFT
1051 */
1052enum jme_phy_link_bit_mask {
1053 PHY_LINK_SPEED_MASK = 0x0000C000,
1054 PHY_LINK_DUPLEX = 0x00002000,
1055 PHY_LINK_SPEEDDPU_RESOLVED = 0x00000800,
1056 PHY_LINK_UP = 0x00000400,
1057 PHY_LINK_AUTONEG_COMPLETE = 0x00000200,
fcf45b4c 1058 PHY_LINK_MDI_STAT = 0x00000040,
d7699f87 1059};
cd0ff491 1060
d7699f87
GFT
1061enum jme_phy_link_speed_val {
1062 PHY_LINK_SPEED_10M = 0x00000000,
1063 PHY_LINK_SPEED_100M = 0x00004000,
1064 PHY_LINK_SPEED_1000M = 0x00008000,
1065};
cd0ff491 1066
fcf45b4c 1067#define JME_SPDRSV_TIMEOUT 500 /* 500 us */
d7699f87
GFT
1068
1069/*
1070 * SMB Control and Status
1071 */
79ce639c 1072enum jme_smbcsr_bit_mask {
d7699f87
GFT
1073 SMBCSR_CNACK = 0x00020000,
1074 SMBCSR_RELOAD = 0x00010000,
1075 SMBCSR_EEPROMD = 0x00000020,
186fc259
GFT
1076 SMBCSR_INITDONE = 0x00000010,
1077 SMBCSR_BUSY = 0x0000000F,
1078};
cd0ff491 1079
186fc259
GFT
1080enum jme_smbintf_bit_mask {
1081 SMBINTF_HWDATR = 0xFF000000,
1082 SMBINTF_HWDATW = 0x00FF0000,
1083 SMBINTF_HWADDR = 0x0000FF00,
1084 SMBINTF_HWRWN = 0x00000020,
1085 SMBINTF_HWCMD = 0x00000010,
1086 SMBINTF_FASTM = 0x00000008,
1087 SMBINTF_GPIOSCL = 0x00000004,
1088 SMBINTF_GPIOSDA = 0x00000002,
1089 SMBINTF_GPIOEN = 0x00000001,
1090};
cd0ff491 1091
186fc259
GFT
1092enum jme_smbintf_vals {
1093 SMBINTF_HWRWN_READ = 0x00000020,
1094 SMBINTF_HWRWN_WRITE = 0x00000000,
1095};
cd0ff491 1096
186fc259
GFT
1097enum jme_smbintf_shifts {
1098 SMBINTF_HWDATR_SHIFT = 24,
1099 SMBINTF_HWDATW_SHIFT = 16,
1100 SMBINTF_HWADDR_SHIFT = 8,
1101};
cd0ff491 1102
186fc259
GFT
1103#define JME_EEPROM_RELOAD_TIMEOUT 2000 /* 2000 msec */
1104#define JME_SMB_BUSY_TIMEOUT 20 /* 20 msec */
1105#define JME_SMB_LEN 256
1106#define JME_EEPROM_MAGIC 0x250
d7699f87 1107
79ce639c
GFT
1108/*
1109 * Timer Control/Status Register
1110 */
1111enum jme_tmcsr_bit_masks {
1112 TMCSR_SWIT = 0x80000000,
1113 TMCSR_EN = 0x01000000,
1114 TMCSR_CNT = 0x00FFFFFF,
1115};
1116
4330c2f2 1117/*
cd0ff491 1118 * General Purpose REG-0
4330c2f2
GFT
1119 */
1120enum jme_gpreg0_masks {
3bf61c55
GFT
1121 GPREG0_DISSH = 0xFF000000,
1122 GPREG0_PCIRLMT = 0x00300000,
1123 GPREG0_PCCNOMUTCLR = 0x00040000,
cdcdc9eb 1124 GPREG0_LNKINTPOLL = 0x00001000,
3bf61c55
GFT
1125 GPREG0_PCCTMR = 0x00000300,
1126 GPREG0_PHYADDR = 0x0000001F,
4330c2f2 1127};
cd0ff491 1128
4330c2f2
GFT
1129enum jme_gpreg0_vals {
1130 GPREG0_DISSH_DW7 = 0x80000000,
1131 GPREG0_DISSH_DW6 = 0x40000000,
1132 GPREG0_DISSH_DW5 = 0x20000000,
1133 GPREG0_DISSH_DW4 = 0x10000000,
1134 GPREG0_DISSH_DW3 = 0x08000000,
1135 GPREG0_DISSH_DW2 = 0x04000000,
1136 GPREG0_DISSH_DW1 = 0x02000000,
1137 GPREG0_DISSH_DW0 = 0x01000000,
1138 GPREG0_DISSH_ALL = 0xFF000000,
1139
1140 GPREG0_PCIRLMT_8 = 0x00000000,
1141 GPREG0_PCIRLMT_6 = 0x00100000,
1142 GPREG0_PCIRLMT_5 = 0x00200000,
1143 GPREG0_PCIRLMT_4 = 0x00300000,
1144
1145 GPREG0_PCCTMR_16ns = 0x00000000,
3bf61c55
GFT
1146 GPREG0_PCCTMR_256ns = 0x00000100,
1147 GPREG0_PCCTMR_1us = 0x00000200,
1148 GPREG0_PCCTMR_1ms = 0x00000300,
4330c2f2
GFT
1149
1150 GPREG0_PHYADDR_1 = 0x00000001,
1151
1152 GPREG0_DEFAULT = GPREG0_PCIRLMT_4 |
3bf61c55
GFT
1153 GPREG0_PCCTMR_1us |
1154 GPREG0_PHYADDR_1,
4330c2f2
GFT
1155};
1156
7ee473a3
GFT
1157/*
1158 * General Purpose REG-1
7ee473a3 1159 */
dc4185bd
GFT
1160enum jme_gpreg1_bit_masks {
1161 GPREG1_RXCLKOFF = 0x04000000,
1162 GPREG1_PCREQN = 0x00020000,
1163 GPREG1_HALFMODEPATCH = 0x00000040, /* For Chip revision 0x11 only */
1164 GPREG1_RSSPATCH = 0x00000020, /* For Chip revision 0x11 only */
7ee473a3
GFT
1165 GPREG1_INTRDELAYUNIT = 0x00000018,
1166 GPREG1_INTRDELAYENABLE = 0x00000007,
1167};
1168
1169enum jme_gpreg1_vals {
7ee473a3
GFT
1170 GPREG1_INTDLYUNIT_16NS = 0x00000000,
1171 GPREG1_INTDLYUNIT_256NS = 0x00000008,
1172 GPREG1_INTDLYUNIT_1US = 0x00000010,
1173 GPREG1_INTDLYUNIT_16US = 0x00000018,
1174
1175 GPREG1_INTDLYEN_1U = 0x00000001,
1176 GPREG1_INTDLYEN_2U = 0x00000002,
1177 GPREG1_INTDLYEN_3U = 0x00000003,
1178 GPREG1_INTDLYEN_4U = 0x00000004,
1179 GPREG1_INTDLYEN_5U = 0x00000005,
1180 GPREG1_INTDLYEN_6U = 0x00000006,
1181 GPREG1_INTDLYEN_7U = 0x00000007,
1182
dc4185bd 1183 GPREG1_DEFAULT = GPREG1_PCREQN,
7ee473a3
GFT
1184};
1185
d7699f87
GFT
1186/*
1187 * Interrupt Status Bits
1188 */
cd0ff491 1189enum jme_interrupt_bits {
d7699f87
GFT
1190 INTR_SWINTR = 0x80000000,
1191 INTR_TMINTR = 0x40000000,
1192 INTR_LINKCH = 0x20000000,
1193 INTR_PAUSERCV = 0x10000000,
1194 INTR_MAGICRCV = 0x08000000,
1195 INTR_WAKERCV = 0x04000000,
1196 INTR_PCCRX0TO = 0x02000000,
1197 INTR_PCCRX1TO = 0x01000000,
1198 INTR_PCCRX2TO = 0x00800000,
1199 INTR_PCCRX3TO = 0x00400000,
1200 INTR_PCCTXTO = 0x00200000,
1201 INTR_PCCRX0 = 0x00100000,
1202 INTR_PCCRX1 = 0x00080000,
1203 INTR_PCCRX2 = 0x00040000,
1204 INTR_PCCRX3 = 0x00020000,
1205 INTR_PCCTX = 0x00010000,
1206 INTR_RX3EMP = 0x00008000,
1207 INTR_RX2EMP = 0x00004000,
1208 INTR_RX1EMP = 0x00002000,
1209 INTR_RX0EMP = 0x00001000,
1210 INTR_RX3 = 0x00000800,
1211 INTR_RX2 = 0x00000400,
1212 INTR_RX1 = 0x00000200,
1213 INTR_RX0 = 0x00000100,
1214 INTR_TX7 = 0x00000080,
1215 INTR_TX6 = 0x00000040,
1216 INTR_TX5 = 0x00000020,
1217 INTR_TX4 = 0x00000010,
1218 INTR_TX3 = 0x00000008,
1219 INTR_TX2 = 0x00000004,
1220 INTR_TX1 = 0x00000002,
1221 INTR_TX0 = 0x00000001,
1222};
cd0ff491
GFT
1223
1224static const u32 INTR_ENABLE = INTR_SWINTR |
79ce639c
GFT
1225 INTR_TMINTR |
1226 INTR_LINKCH |
3bf61c55
GFT
1227 INTR_PCCRX0TO |
1228 INTR_PCCRX0 |
1229 INTR_PCCTXTO |
cdcdc9eb
GFT
1230 INTR_PCCTX |
1231 INTR_RX0EMP;
3bf61c55
GFT
1232
1233/*
1234 * PCC Control Registers
1235 */
1236enum jme_pccrx_masks {
1237 PCCRXTO_MASK = 0xFFFF0000,
1238 PCCRX_MASK = 0x0000FF00,
1239};
cd0ff491 1240
3bf61c55
GFT
1241enum jme_pcctx_masks {
1242 PCCTXTO_MASK = 0xFFFF0000,
1243 PCCTX_MASK = 0x0000FF00,
1244 PCCTX_QS_MASK = 0x000000FF,
1245};
cd0ff491 1246
3bf61c55
GFT
1247enum jme_pccrx_shifts {
1248 PCCRXTO_SHIFT = 16,
1249 PCCRX_SHIFT = 8,
1250};
cd0ff491 1251
3bf61c55
GFT
1252enum jme_pcctx_shifts {
1253 PCCTXTO_SHIFT = 16,
1254 PCCTX_SHIFT = 8,
1255};
cd0ff491 1256
3bf61c55
GFT
1257enum jme_pcctx_bits {
1258 PCCTXQ0_EN = 0x00000001,
1259 PCCTXQ1_EN = 0x00000002,
1260 PCCTXQ2_EN = 0x00000004,
1261 PCCTXQ3_EN = 0x00000008,
1262 PCCTXQ4_EN = 0x00000010,
1263 PCCTXQ5_EN = 0x00000020,
1264 PCCTXQ6_EN = 0x00000040,
1265 PCCTXQ7_EN = 0x00000080,
1266};
1267
cdcdc9eb
GFT
1268/*
1269 * Chip Mode Register
1270 */
1271enum jme_chipmode_bit_masks {
1272 CM_FPGAVER_MASK = 0xFFFF0000,
58c92f28 1273 CM_CHIPREV_MASK = 0x0000FF00,
cdcdc9eb
GFT
1274 CM_CHIPMODE_MASK = 0x0000000F,
1275};
cd0ff491 1276
cdcdc9eb
GFT
1277enum jme_chipmode_shifts {
1278 CM_FPGAVER_SHIFT = 16,
58c92f28 1279 CM_CHIPREV_SHIFT = 8,
cdcdc9eb 1280};
d7699f87 1281
cd0ff491
GFT
1282/*
1283 * Aggressive Power Mode Control
1284 */
1285enum jme_apmc_bits {
1286 JME_APMC_PCIE_SD_EN = 0x40000000,
1287 JME_APMC_PSEUDO_HP_EN = 0x20000000,
1288 JME_APMC_EPIEN = 0x04000000,
1289 JME_APMC_EPIEN_CTRL = 0x03000000,
1290};
1291
1292enum jme_apmc_values {
1293 JME_APMC_EPIEN_CTRL_EN = 0x02000000,
1294 JME_APMC_EPIEN_CTRL_DIS = 0x01000000,
1295};
1296
1297#define APMC_PHP_SHUTDOWN_DELAY (10 * 1000 * 1000)
1298
1299#ifdef REG_DEBUG
1300static char *MAC_REG_NAME[] = {
1301 "JME_TXCS", "JME_TXDBA_LO", "JME_TXDBA_HI", "JME_TXQDC",
1302 "JME_TXNDA", "JME_TXMCS", "JME_TXPFC", "JME_TXTRHD",
1303 "JME_RXCS", "JME_RXDBA_LO", "JME_RXDBA_HI", "JME_RXQDC",
1304 "JME_RXNDA", "JME_RXMCS", "JME_RXUMA_LO", "JME_RXUMA_HI",
1305 "JME_RXMCHT_LO", "JME_RXMCHT_HI", "JME_WFODP", "JME_WFOI",
1306 "JME_SMI", "JME_GHC", "UNKNOWN", "UNKNOWN",
1307 "JME_PMCS"};
7ee473a3 1308
cd0ff491
GFT
1309static char *PE_REG_NAME[] = {
1310 "UNKNOWN", "UNKNOWN", "UNKNOWN", "UNKNOWN",
1311 "UNKNOWN", "UNKNOWN", "UNKNOWN", "UNKNOWN",
1312 "UNKNOWN", "UNKNOWN", "JME_PHY_CS", "UNKNOWN",
1313 "JME_PHY_LINK", "UNKNOWN", "UNKNOWN", "UNKNOWN",
1314 "JME_SMBCSR", "JME_SMBINTF"};
7ee473a3 1315
cd0ff491
GFT
1316static char *MISC_REG_NAME[] = {
1317 "JME_TMCSR", "JME_GPIO", "JME_GPREG0", "JME_GPREG1",
1318 "JME_IEVE", "JME_IREQ", "JME_IENS", "JME_IENC",
1319 "JME_PCCRX0", "JME_PCCRX1", "JME_PCCRX2", "JME_PCCRX3",
1320 "JME_PCCTX0", "JME_CHIPMODE", "JME_SHBA_HI", "JME_SHBA_LO",
1321 "UNKNOWN", "UNKNOWN", "UNKNOWN", "UNKNOWN",
1322 "UNKNOWN", "UNKNOWN", "UNKNOWN", "UNKNOWN",
1323 "UNKNOWN", "UNKNOWN", "UNKNOWN", "UNKNOWN",
1324 "JME_TIMER1", "JME_TIMER2", "UNKNOWN", "JME_APMC",
1325 "JME_PCCSRX0"};
7ee473a3 1326
cd0ff491
GFT
1327static inline void reg_dbg(const struct jme_adapter *jme,
1328 const char *msg, u32 val, u32 reg)
1329{
1330 const char *regname;
58c92f28 1331 switch (reg & 0xF00) {
cd0ff491
GFT
1332 case 0x000:
1333 regname = MAC_REG_NAME[(reg & 0xFF) >> 2];
1334 break;
1335 case 0x400:
1336 regname = PE_REG_NAME[(reg & 0xFF) >> 2];
1337 break;
1338 case 0x800:
58c92f28 1339 regname = MISC_REG_NAME[(reg & 0xFF) >> 2];
cd0ff491
GFT
1340 break;
1341 default:
1342 regname = PE_REG_NAME[0];
1343 }
1344 printk(KERN_DEBUG "%s: %-20s %08x@%s\n", jme->dev->name,
1345 msg, val, regname);
1346}
1347#else
1348static inline void reg_dbg(const struct jme_adapter *jme,
1349 const char *msg, u32 val, u32 reg) {}
1350#endif
1351
d7699f87
GFT
1352/*
1353 * Read/Write MMaped I/O Registers
1354 */
cd0ff491 1355static inline u32 jread32(struct jme_adapter *jme, u32 reg)
d7699f87 1356{
cd0ff491 1357 return readl(jme->regs + reg);
d7699f87 1358}
cd0ff491
GFT
1359
1360static inline void jwrite32(struct jme_adapter *jme, u32 reg, u32 val)
d7699f87 1361{
cd0ff491
GFT
1362 reg_dbg(jme, "REG WRITE", val, reg);
1363 writel(val, jme->regs + reg);
1364 reg_dbg(jme, "VAL AFTER WRITE", readl(jme->regs + reg), reg);
d7699f87 1365}
cd0ff491
GFT
1366
1367static inline void jwrite32f(struct jme_adapter *jme, u32 reg, u32 val)
d7699f87
GFT
1368{
1369 /*
1370 * Read after write should cause flush
1371 */
cd0ff491
GFT
1372 reg_dbg(jme, "REG WRITE FLUSH", val, reg);
1373 writel(val, jme->regs + reg);
1374 readl(jme->regs + reg);
1375 reg_dbg(jme, "VAL AFTER WRITE", readl(jme->regs + reg), reg);
d7699f87
GFT
1376}
1377
cdcdc9eb
GFT
1378/*
1379 * PHY Regs
1380 */
1381enum jme_phy_reg17_bit_masks {
1382 PREG17_SPEED = 0xC000,
1383 PREG17_DUPLEX = 0x2000,
1384 PREG17_SPDRSV = 0x0800,
1385 PREG17_LNKUP = 0x0400,
1386 PREG17_MDI = 0x0040,
1387};
cd0ff491 1388
cdcdc9eb
GFT
1389enum jme_phy_reg17_vals {
1390 PREG17_SPEED_10M = 0x0000,
1391 PREG17_SPEED_100M = 0x4000,
1392 PREG17_SPEED_1000M = 0x8000,
1393};
cd0ff491 1394
8d27293f 1395#define BMSR_ANCOMP 0x0020
cdcdc9eb 1396
58c92f28
GFT
1397/*
1398 * Workaround
1399 */
98ef18f1 1400static inline int is_buggy250(unsigned short device, u8 chiprev)
58c92f28
GFT
1401{
1402 return device == PCI_DEVICE_ID_JMICRON_JMC250 && chiprev == 0x11;
1403}
1404
ed457bcc
GFT
1405static inline int new_phy_power_ctrl(u8 chip_main_rev)
1406{
1407 return chip_main_rev >= 5;
1408}
1409
d7699f87 1410/*
cd0ff491 1411 * Function prototypes
d7699f87 1412 */
d7699f87 1413static int jme_set_settings(struct net_device *netdev,
cd0ff491 1414 struct ethtool_cmd *ecmd);
e523cd89 1415static void jme_set_unicastaddr(struct net_device *netdev);
d7699f87
GFT
1416static void jme_set_multi(struct net_device *netdev);
1417
cd0ff491 1418#endif
e5169728 1419