]> bbs.cooldavid.org Git - jme.git/blame - jme.h
Import jme 1.0.3-backport source
[jme.git] / jme.h
CommitLineData
4330c2f2
GFT
1/*
2 * JMicron JMC2x0 series PCIe Ethernet Linux Device Driver
3 *
4 * Copyright 2008 JMicron Technology Corporation
5 * http://www.jmicron.com/
6 *
3bf61c55
GFT
7 * Author: Guo-Fu Tseng <cooldavid@cooldavid.org>
8 *
4330c2f2
GFT
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 *
22 */
23
cd0ff491
GFT
24#ifndef __JME_H_INCLUDED__
25#define __JME_H_INCLUDEE__
d7699f87
GFT
26
27#define DRV_NAME "jme"
7ee473a3 28#define DRV_VERSION "1.0.3"
cd0ff491 29#define PFX DRV_NAME ": "
d7699f87 30
cd0ff491
GFT
31#define PCI_DEVICE_ID_JMICRON_JMC250 0x0250
32#define PCI_DEVICE_ID_JMICRON_JMC260 0x0260
8d27293f 33
cd0ff491
GFT
34/*
35 * Message related definitions
36 */
37#define JME_DEF_MSG_ENABLE \
38 (NETIF_MSG_PROBE | \
39 NETIF_MSG_LINK | \
40 NETIF_MSG_RX_ERR | \
41 NETIF_MSG_TX_ERR | \
42 NETIF_MSG_HW)
43
44#define jeprintk(pdev, fmt, args...) \
45 printk(KERN_ERR PFX fmt, ## args)
d7699f87 46
3bf61c55 47#ifdef TX_DEBUG
cd0ff491
GFT
48#define tx_dbg(priv, fmt, args...) \
49 printk(KERN_DEBUG "%s: " fmt, (priv)->dev->name, ## args)
3bf61c55 50#else
cd0ff491 51#define tx_dbg(priv, fmt, args...)
3bf61c55
GFT
52#endif
53
cd0ff491
GFT
54#define jme_msg(msglvl, type, priv, fmt, args...) \
55 if (netif_msg_##type(priv)) \
56 printk(msglvl "%s: " fmt, (priv)->dev->name, ## args)
3bf61c55 57
cd0ff491
GFT
58#define msg_probe(priv, fmt, args...) \
59 jme_msg(KERN_INFO, probe, priv, fmt, ## args)
29bdd921 60
cd0ff491
GFT
61#define msg_link(priv, fmt, args...) \
62 jme_msg(KERN_INFO, link, priv, fmt, ## args)
79ce639c 63
cd0ff491
GFT
64#define msg_intr(priv, fmt, args...) \
65 jme_msg(KERN_INFO, intr, priv, fmt, ## args)
66
67#define msg_rx_err(priv, fmt, args...) \
68 jme_msg(KERN_ERR, rx_err, priv, fmt, ## args)
b3821cc5 69
cd0ff491
GFT
70#define msg_rx_status(priv, fmt, args...) \
71 jme_msg(KERN_INFO, rx_status, priv, fmt, ## args)
4330c2f2 72
cd0ff491
GFT
73#define msg_tx_err(priv, fmt, args...) \
74 jme_msg(KERN_ERR, tx_err, priv, fmt, ## args)
4330c2f2 75
cd0ff491
GFT
76#define msg_tx_done(priv, fmt, args...) \
77 jme_msg(KERN_INFO, tx_done, priv, fmt, ## args)
d7699f87 78
cd0ff491
GFT
79#define msg_tx_queued(priv, fmt, args...) \
80 jme_msg(KERN_INFO, tx_queued, priv, fmt, ## args)
81
82#define msg_hw(priv, fmt, args...) \
83 jme_msg(KERN_ERR, hw, priv, fmt, ## args)
84
85/*
86 * Extra PCI Configuration space interface
87 */
88#define PCI_DCSR_MRRS 0x59
89#define PCI_DCSR_MRRS_MASK 0x70
90
91enum pci_dcsr_mrrs_vals {
4330c2f2
GFT
92 MRRS_128B = 0x00,
93 MRRS_256B = 0x10,
94 MRRS_512B = 0x20,
95 MRRS_1024B = 0x30,
96 MRRS_2048B = 0x40,
97 MRRS_4096B = 0x50,
98};
d7699f87 99
cd0ff491
GFT
100#define PCI_SPI 0xB0
101
102enum pci_spi_bits {
103 SPI_EN = 0x10,
104 SPI_MISO = 0x08,
105 SPI_MOSI = 0x04,
106 SPI_SCLK = 0x02,
107 SPI_CS = 0x01,
108};
109
110struct jme_spi_op {
111 void __user *uwbuf;
112 void __user *urbuf;
113 __u8 wn; /* Number of write actions */
114 __u8 rn; /* Number of read actions */
115 __u8 bitn; /* Number of bits per action */
116 __u8 spd; /* The maxim acceptable speed of controller, in MHz.*/
117 __u8 mode; /* CPOL, CPHA, and Duplex mode of SPI */
118
119 /* Internal use only */
120 u8 *kwbuf;
121 u8 *krbuf;
122 u8 sr;
123 u16 halfclk; /* Half of clock cycle calculated from spd, in ns */
124};
79ce639c 125
cd0ff491
GFT
126enum jme_spi_op_bits {
127 SPI_MODE_CPHA = 0x01,
128 SPI_MODE_CPOL = 0x02,
129 SPI_MODE_DUP = 0x80,
130};
131
132#define HALF_US 500 /* 500 ns */
133#define JMESPIIOCTL SIOCDEVPRIVATE
134
135/*
136 * Dynamic(adaptive)/Static PCC values
137 */
3bf61c55 138enum dynamic_pcc_values {
192570e0 139 PCC_OFF = 0,
3bf61c55
GFT
140 PCC_P1 = 1,
141 PCC_P2 = 2,
142 PCC_P3 = 3,
143
192570e0 144 PCC_OFF_TO = 0,
3bf61c55 145 PCC_P1_TO = 1,
192570e0
GFT
146 PCC_P2_TO = 64,
147 PCC_P3_TO = 128,
3bf61c55 148
192570e0 149 PCC_OFF_CNT = 0,
3bf61c55 150 PCC_P1_CNT = 1,
192570e0
GFT
151 PCC_P2_CNT = 16,
152 PCC_P3_CNT = 32,
3bf61c55
GFT
153};
154struct dynpcc_info {
3bf61c55
GFT
155 unsigned long last_bytes;
156 unsigned long last_pkts;
79ce639c 157 unsigned long intr_cnt;
3bf61c55
GFT
158 unsigned char cur;
159 unsigned char attempt;
160 unsigned char cnt;
161};
79ce639c 162#define PCC_INTERVAL_US 100000
cd0ff491
GFT
163#define PCC_INTERVAL (HZ / (1000000 / PCC_INTERVAL_US))
164#define PCC_P3_THRESHOLD (2 * 1024 * 1024)
79ce639c
GFT
165#define PCC_P2_THRESHOLD 800
166#define PCC_INTR_THRESHOLD 800
47220951 167#define PCC_TX_TO 1000
b3821cc5 168#define PCC_TX_CNT 8
3bf61c55 169
d7699f87
GFT
170/*
171 * TX/RX Descriptors
4330c2f2 172 *
cd0ff491 173 * TX/RX Ring DESC Count Must be multiple of 16 and <= 1024
d7699f87 174 */
4330c2f2 175#define RING_DESC_ALIGN 16 /* Descriptor alignment */
d7699f87
GFT
176#define TX_DESC_SIZE 16
177#define TX_RING_NR 8
cd0ff491 178#define TX_RING_ALLOC_SIZE(s) ((s * TX_DESC_SIZE) + RING_DESC_ALIGN)
d7699f87 179
3bf61c55 180struct txdesc {
d7699f87 181 union {
cd0ff491
GFT
182 __u8 all[16];
183 __le32 dw[4];
d7699f87
GFT
184 struct {
185 /* DW0 */
cd0ff491
GFT
186 __le16 vlan;
187 __u8 rsv1;
188 __u8 flags;
d7699f87
GFT
189
190 /* DW1 */
cd0ff491
GFT
191 __le16 datalen;
192 __le16 mss;
d7699f87
GFT
193
194 /* DW2 */
cd0ff491
GFT
195 __le16 pktsize;
196 __le16 rsv2;
d7699f87
GFT
197
198 /* DW3 */
cd0ff491 199 __le32 bufaddr;
d7699f87 200 } desc1;
3bf61c55
GFT
201 struct {
202 /* DW0 */
cd0ff491
GFT
203 __le16 rsv1;
204 __u8 rsv2;
205 __u8 flags;
3bf61c55
GFT
206
207 /* DW1 */
cd0ff491
GFT
208 __le16 datalen;
209 __le16 rsv3;
3bf61c55
GFT
210
211 /* DW2 */
cd0ff491 212 __le32 bufaddrh;
3bf61c55
GFT
213
214 /* DW3 */
cd0ff491 215 __le32 bufaddrl;
3bf61c55 216 } desc2;
8c198884
GFT
217 struct {
218 /* DW0 */
cd0ff491
GFT
219 __u8 ehdrsz;
220 __u8 rsv1;
221 __u8 rsv2;
222 __u8 flags;
8c198884
GFT
223
224 /* DW1 */
cd0ff491
GFT
225 __le16 trycnt;
226 __le16 segcnt;
8c198884
GFT
227
228 /* DW2 */
cd0ff491
GFT
229 __le16 pktsz;
230 __le16 rsv3;
8c198884
GFT
231
232 /* DW3 */
cd0ff491 233 __le32 bufaddrl;
8c198884 234 } descwb;
d7699f87
GFT
235 };
236};
cd0ff491 237
8c198884 238enum jme_txdesc_flags_bits {
d7699f87
GFT
239 TXFLAG_OWN = 0x80,
240 TXFLAG_INT = 0x40,
3bf61c55 241 TXFLAG_64BIT = 0x20,
d7699f87
GFT
242 TXFLAG_TCPCS = 0x10,
243 TXFLAG_UDPCS = 0x08,
244 TXFLAG_IPCS = 0x04,
245 TXFLAG_LSEN = 0x02,
246 TXFLAG_TAGON = 0x01,
247};
cd0ff491 248
b3821cc5 249#define TXDESC_MSS_SHIFT 2
8c198884
GFT
250enum jme_rxdescwb_flags_bits {
251 TXWBFLAG_OWN = 0x80,
252 TXWBFLAG_INT = 0x40,
253 TXWBFLAG_TMOUT = 0x20,
254 TXWBFLAG_TRYOUT = 0x10,
255 TXWBFLAG_COL = 0x08,
256
257 TXWBFLAG_ALLERR = TXWBFLAG_TMOUT |
258 TXWBFLAG_TRYOUT |
259 TXWBFLAG_COL,
260};
d7699f87 261
d7699f87
GFT
262#define RX_DESC_SIZE 16
263#define RX_RING_NR 4
cd0ff491 264#define RX_RING_ALLOC_SIZE(s) ((s * RX_DESC_SIZE) + RING_DESC_ALIGN)
d7699f87 265#define RX_BUF_DMA_ALIGN 8
3bf61c55 266#define RX_PREPAD_SIZE 10
79ce639c
GFT
267#define ETH_CRC_LEN 2
268#define RX_VLANHDR_LEN 2
269#define RX_EXTRA_LEN (RX_PREPAD_SIZE + \
270 ETH_HLEN + \
271 ETH_CRC_LEN + \
272 RX_VLANHDR_LEN + \
273 RX_BUF_DMA_ALIGN)
d7699f87 274
3bf61c55 275struct rxdesc {
d7699f87 276 union {
cd0ff491
GFT
277 __u8 all[16];
278 __le32 dw[4];
d7699f87
GFT
279 struct {
280 /* DW0 */
cd0ff491
GFT
281 __le16 rsv2;
282 __u8 rsv1;
283 __u8 flags;
d7699f87
GFT
284
285 /* DW1 */
cd0ff491
GFT
286 __le16 datalen;
287 __le16 wbcpl;
d7699f87
GFT
288
289 /* DW2 */
cd0ff491 290 __le32 bufaddrh;
d7699f87
GFT
291
292 /* DW3 */
cd0ff491 293 __le32 bufaddrl;
d7699f87
GFT
294 } desc1;
295 struct {
296 /* DW0 */
cd0ff491
GFT
297 __le16 vlan;
298 __le16 flags;
d7699f87
GFT
299
300 /* DW1 */
cd0ff491
GFT
301 __le16 framesize;
302 __u8 errstat;
303 __u8 desccnt;
d7699f87
GFT
304
305 /* DW2 */
cd0ff491 306 __le32 rsshash;
d7699f87
GFT
307
308 /* DW3 */
cd0ff491
GFT
309 __u8 hashfun;
310 __u8 hashtype;
311 __le16 resrv;
d7699f87
GFT
312 } descwb;
313 };
314};
cd0ff491 315
d7699f87
GFT
316enum jme_rxdesc_flags_bits {
317 RXFLAG_OWN = 0x80,
318 RXFLAG_INT = 0x40,
319 RXFLAG_64BIT = 0x20,
320};
cd0ff491 321
d7699f87 322enum jme_rxwbdesc_flags_bits {
4330c2f2
GFT
323 RXWBFLAG_OWN = 0x8000,
324 RXWBFLAG_INT = 0x4000,
325 RXWBFLAG_MF = 0x2000,
326 RXWBFLAG_64BIT = 0x2000,
327 RXWBFLAG_TCPON = 0x1000,
328 RXWBFLAG_UDPON = 0x0800,
329 RXWBFLAG_IPCS = 0x0400,
330 RXWBFLAG_TCPCS = 0x0200,
331 RXWBFLAG_UDPCS = 0x0100,
332 RXWBFLAG_TAGON = 0x0080,
333 RXWBFLAG_IPV4 = 0x0040,
334 RXWBFLAG_IPV6 = 0x0020,
335 RXWBFLAG_PAUSE = 0x0010,
336 RXWBFLAG_MAGIC = 0x0008,
337 RXWBFLAG_WAKEUP = 0x0004,
338 RXWBFLAG_DEST = 0x0003,
339 RXWBFLAG_DEST_UNI = 0x0001,
340 RXWBFLAG_DEST_MUL = 0x0002,
341 RXWBFLAG_DEST_BRO = 0x0003,
d7699f87 342};
cd0ff491 343
d7699f87
GFT
344enum jme_rxwbdesc_desccnt_mask {
345 RXWBDCNT_WBCPL = 0x80,
346 RXWBDCNT_DCNT = 0x7F,
347};
cd0ff491 348
4330c2f2
GFT
349enum jme_rxwbdesc_errstat_bits {
350 RXWBERR_LIMIT = 0x80,
351 RXWBERR_MIIER = 0x40,
352 RXWBERR_NIBON = 0x20,
353 RXWBERR_COLON = 0x10,
354 RXWBERR_ABORT = 0x08,
355 RXWBERR_SHORT = 0x04,
356 RXWBERR_OVERUN = 0x02,
357 RXWBERR_CRCERR = 0x01,
358 RXWBERR_ALLERR = 0xFF,
359};
360
cd0ff491
GFT
361/*
362 * Buffer information corresponding to ring descriptors.
363 */
4330c2f2
GFT
364struct jme_buffer_info {
365 struct sk_buff *skb;
366 dma_addr_t mapping;
367 int len;
3bf61c55 368 int nr_desc;
cdcdc9eb 369 unsigned long start_xmit;
4330c2f2 370};
d7699f87 371
cd0ff491
GFT
372/*
373 * The structure holding buffer information and ring descriptors all together.
374 */
b3821cc5 375#define MAX_RING_DESC_NR 1024
d7699f87 376struct jme_ring {
cd0ff491
GFT
377 void *alloc; /* pointer to allocated memory */
378 void *desc; /* pointer to ring memory */
379 dma_addr_t dmaalloc; /* phys address of ring alloc */
380 dma_addr_t dma; /* phys address for ring dma */
d7699f87 381
4330c2f2 382 /* Buffer information corresponding to each descriptor */
b3821cc5 383 struct jme_buffer_info bufinf[MAX_RING_DESC_NR];
d7699f87 384
cd0ff491
GFT
385 int next_to_use;
386 atomic_t next_to_clean;
79ce639c 387 atomic_t nr_free;
d7699f87
GFT
388};
389
85776f33
GFT
390#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,21)
391#define NET_STAT(priv) priv->stats
392#define NETDEV_GET_STATS(netdev, fun_ptr) \
393 netdev->get_stats = fun_ptr
394#define DECLARE_NET_DEVICE_STATS struct net_device_stats stats;
395#else
396#define NET_STAT(priv) priv->dev->stats
3bf61c55
GFT
397#define NETDEV_GET_STATS(netdev, fun_ptr)
398#define DECLARE_NET_DEVICE_STATS
85776f33 399#endif
3bf61c55 400
85776f33
GFT
401#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,23)
402#define DECLARE_NAPI_STRUCT
403#define NETIF_NAPI_SET(dev, napis, pollfn, q) \
404 dev->poll = pollfn; \
405 dev->weight = q;
406#define JME_NAPI_HOLDER(holder) struct net_device *holder
407#define JME_NAPI_WEIGHT(w) int *w
408#define JME_NAPI_WEIGHT_VAL(w) *w
409#define JME_NAPI_WEIGHT_SET(w, r) *w = r
410#define JME_RX_COMPLETE(dev, napis) netif_rx_complete(dev)
411#define JME_NAPI_ENABLE(priv) netif_poll_enable(priv->dev);
412#define JME_NAPI_DISABLE(priv) netif_poll_disable(priv->dev);
413#define JME_RX_SCHEDULE_PREP(priv) \
414 netif_rx_schedule_prep(priv->dev)
415#define JME_RX_SCHEDULE(priv) \
416 __netif_rx_schedule(priv->dev);
417#else
cdcdc9eb
GFT
418#define DECLARE_NAPI_STRUCT struct napi_struct napi;
419#define NETIF_NAPI_SET(dev, napis, pollfn, q) \
420 netif_napi_add(dev, napis, pollfn, q);
421#define JME_NAPI_HOLDER(holder) struct napi_struct *holder
422#define JME_NAPI_WEIGHT(w) int w
423#define JME_NAPI_WEIGHT_VAL(w) w
424#define JME_NAPI_WEIGHT_SET(w, r)
425#define JME_RX_COMPLETE(dev, napis) netif_rx_complete(dev, napis)
426#define JME_NAPI_ENABLE(priv) napi_enable(&priv->napi);
427#define JME_NAPI_DISABLE(priv) \
7ee473a3 428 if (!napi_disable_pending(&priv->napi)) \
cdcdc9eb
GFT
429 napi_disable(&priv->napi);
430#define JME_RX_SCHEDULE_PREP(priv) \
431 netif_rx_schedule_prep(priv->dev, &priv->napi)
432#define JME_RX_SCHEDULE(priv) \
433 __netif_rx_schedule(priv->dev, &priv->napi);
85776f33 434#endif
cdcdc9eb 435
d7699f87
GFT
436/*
437 * Jmac Adapter Private data
438 */
4330c2f2 439#define SHADOW_REG_NR 8
d7699f87 440struct jme_adapter {
cd0ff491
GFT
441 struct pci_dev *pdev;
442 struct net_device *dev;
443 void __iomem *regs;
4330c2f2 444 dma_addr_t shadow_dma;
cd0ff491 445 u32 *shadow_regs;
d7699f87
GFT
446 struct mii_if_info mii_if;
447 struct jme_ring rxring[RX_RING_NR];
448 struct jme_ring txring[TX_RING_NR];
d7699f87 449 spinlock_t phy_lock;
fcf45b4c 450 spinlock_t macaddr_lock;
8c198884 451 spinlock_t rxmcs_lock;
fcf45b4c 452 struct tasklet_struct rxempty_task;
4330c2f2
GFT
453 struct tasklet_struct rxclean_task;
454 struct tasklet_struct txclean_task;
455 struct tasklet_struct linkch_task;
79ce639c 456 struct tasklet_struct pcc_task;
cd0ff491
GFT
457 unsigned long flags;
458 u32 reg_txcs;
459 u32 reg_txpfc;
460 u32 reg_rxcs;
461 u32 reg_rxmcs;
462 u32 reg_ghc;
463 u32 reg_pmcs;
464 u32 phylink;
465 u32 tx_ring_size;
466 u32 tx_ring_mask;
467 u32 tx_wake_threshold;
468 u32 rx_ring_size;
469 u32 rx_ring_mask;
470 u8 mrrs;
471 unsigned int fpgaver;
58c92f28 472 unsigned int chiprev;
cd0ff491
GFT
473 u8 rev;
474 u32 msg_enable;
29bdd921
GFT
475 struct ethtool_cmd old_ecmd;
476 unsigned int old_mtu;
cd0ff491 477 struct vlan_group *vlgrp;
3bf61c55
GFT
478 struct dynpcc_info dpi;
479 atomic_t intr_sem;
fcf45b4c
GFT
480 atomic_t link_changing;
481 atomic_t tx_cleaning;
482 atomic_t rx_cleaning;
192570e0 483 atomic_t rx_empty;
cdcdc9eb
GFT
484 int (*jme_rx)(struct sk_buff *skb);
485 int (*jme_vlan_rx)(struct sk_buff *skb,
486 struct vlan_group *grp,
487 unsigned short vlan_tag);
488 DECLARE_NAPI_STRUCT
3bf61c55 489 DECLARE_NET_DEVICE_STATS
d7699f87 490};
cd0ff491 491
4330c2f2
GFT
492enum shadow_reg_val {
493 SHADOW_IEVE = 0,
494};
cd0ff491 495
79ce639c 496enum jme_flags_bits {
cd0ff491
GFT
497 JME_FLAG_MSI = 1,
498 JME_FLAG_SSET = 2,
499 JME_FLAG_TXCSUM = 3,
500 JME_FLAG_TSO = 4,
501 JME_FLAG_POLL = 5,
502 JME_FLAG_SHUTDOWN = 6,
8c198884 503};
cd0ff491
GFT
504
505#define TX_TIMEOUT (5 * HZ)
186fc259 506#define JME_REG_LEN 0x500
cd0ff491 507#define MAX_ETHERNET_JUMBO_PACKET_SIZE 9216
8c198884 508
85776f33 509#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,23)
7ee473a3 510static inline struct jme_adapter*
85776f33
GFT
511jme_napi_priv(struct net_device *holder)
512{
7ee473a3 513 struct jme_adapter *jme;
85776f33
GFT
514 jme = netdev_priv(holder);
515 return jme;
516}
517#else
7ee473a3 518static inline struct jme_adapter*
cdcdc9eb
GFT
519jme_napi_priv(struct napi_struct *napi)
520{
7ee473a3 521 struct jme_adapter *jme;
cdcdc9eb
GFT
522 jme = container_of(napi, struct jme_adapter, napi);
523 return jme;
524}
85776f33 525#endif
d7699f87
GFT
526
527/*
528 * MMaped I/O Resters
529 */
530enum jme_iomap_offsets {
4330c2f2
GFT
531 JME_MAC = 0x0000,
532 JME_PHY = 0x0400,
d7699f87 533 JME_MISC = 0x0800,
4330c2f2 534 JME_RSS = 0x0C00,
d7699f87
GFT
535};
536
8c198884
GFT
537enum jme_iomap_lens {
538 JME_MAC_LEN = 0x80,
539 JME_PHY_LEN = 0x58,
540 JME_MISC_LEN = 0x98,
541 JME_RSS_LEN = 0xFF,
542};
543
d7699f87
GFT
544enum jme_iomap_regs {
545 JME_TXCS = JME_MAC | 0x00, /* Transmit Control and Status */
3bf61c55
GFT
546 JME_TXDBA_LO = JME_MAC | 0x04, /* Transmit Queue Desc Base Addr */
547 JME_TXDBA_HI = JME_MAC | 0x08, /* Transmit Queue Desc Base Addr */
d7699f87
GFT
548 JME_TXQDC = JME_MAC | 0x0C, /* Transmit Queue Desc Count */
549 JME_TXNDA = JME_MAC | 0x10, /* Transmit Queue Next Desc Addr */
550 JME_TXMCS = JME_MAC | 0x14, /* Transmit MAC Control Status */
551 JME_TXPFC = JME_MAC | 0x18, /* Transmit Pause Frame Control */
552 JME_TXTRHD = JME_MAC | 0x1C, /* Transmit Timer/Retry@Half-Dup */
553
554 JME_RXCS = JME_MAC | 0x20, /* Receive Control and Status */
3bf61c55
GFT
555 JME_RXDBA_LO = JME_MAC | 0x24, /* Receive Queue Desc Base Addr */
556 JME_RXDBA_HI = JME_MAC | 0x28, /* Receive Queue Desc Base Addr */
d7699f87
GFT
557 JME_RXQDC = JME_MAC | 0x2C, /* Receive Queue Desc Count */
558 JME_RXNDA = JME_MAC | 0x30, /* Receive Queue Next Desc Addr */
559 JME_RXMCS = JME_MAC | 0x34, /* Receive MAC Control Status */
4330c2f2
GFT
560 JME_RXUMA_LO = JME_MAC | 0x38, /* Receive Unicast MAC Address */
561 JME_RXUMA_HI = JME_MAC | 0x3C, /* Receive Unicast MAC Address */
3bf61c55
GFT
562 JME_RXMCHT_LO = JME_MAC | 0x40, /* Recv Multicast Addr HashTable */
563 JME_RXMCHT_HI = JME_MAC | 0x44, /* Recv Multicast Addr HashTable */
d7699f87
GFT
564 JME_WFODP = JME_MAC | 0x48, /* Wakeup Frame Output Data Port */
565 JME_WFOI = JME_MAC | 0x4C, /* Wakeup Frame Output Interface */
566
567 JME_SMI = JME_MAC | 0x50, /* Station Management Interface */
568 JME_GHC = JME_MAC | 0x54, /* Global Host Control */
569 JME_PMCS = JME_MAC | 0x60, /* Power Management Control/Stat */
570
571
3bf61c55 572 JME_PHY_CS = JME_PHY | 0x28, /* PHY Ctrl and Status Register */
d7699f87
GFT
573 JME_PHY_LINK = JME_PHY | 0x30, /* PHY Link Status Register */
574 JME_SMBCSR = JME_PHY | 0x40, /* SMB Control and Status */
186fc259 575 JME_SMBINTF = JME_PHY | 0x44, /* SMB Interface */
d7699f87
GFT
576
577
cd0ff491
GFT
578 JME_TMCSR = JME_MISC | 0x00, /* Timer Control/Status Register */
579 JME_GPREG0 = JME_MISC | 0x08, /* General purpose REG-0 */
580 JME_GPREG1 = JME_MISC | 0x0C, /* General purpose REG-1 */
581 JME_IEVE = JME_MISC | 0x20, /* Interrupt Event Status */
582 JME_IREQ = JME_MISC | 0x24, /* Intr Req Status(For Debug) */
583 JME_IENS = JME_MISC | 0x28, /* Intr Enable - Setting Port */
584 JME_IENC = JME_MISC | 0x2C, /* Interrupt Enable - Clear Port */
585 JME_PCCRX0 = JME_MISC | 0x30, /* PCC Control for RX Queue 0 */
586 JME_PCCTX = JME_MISC | 0x40, /* PCC Control for TX Queues */
587 JME_CHIPMODE = JME_MISC | 0x44, /* Identify FPGA Version */
588 JME_SHBA_HI = JME_MISC | 0x48, /* Shadow Register Base HI */
589 JME_SHBA_LO = JME_MISC | 0x4C, /* Shadow Register Base LO */
590 JME_TIMER1 = JME_MISC | 0x70, /* Timer1 */
591 JME_TIMER2 = JME_MISC | 0x74, /* Timer2 */
592 JME_APMC = JME_MISC | 0x7C, /* Aggressive Power Mode Control */
593 JME_PCCSRX0 = JME_MISC | 0x80, /* PCC Status of RX0 */
d7699f87
GFT
594};
595
596/*
597 * TX Control/Status Bits
598 */
599enum jme_txcs_bits {
600 TXCS_QUEUE7S = 0x00008000,
601 TXCS_QUEUE6S = 0x00004000,
602 TXCS_QUEUE5S = 0x00002000,
603 TXCS_QUEUE4S = 0x00001000,
604 TXCS_QUEUE3S = 0x00000800,
605 TXCS_QUEUE2S = 0x00000400,
606 TXCS_QUEUE1S = 0x00000200,
607 TXCS_QUEUE0S = 0x00000100,
608 TXCS_FIFOTH = 0x000000C0,
609 TXCS_DMASIZE = 0x00000030,
610 TXCS_BURST = 0x00000004,
611 TXCS_ENABLE = 0x00000001,
612};
cd0ff491 613
d7699f87
GFT
614enum jme_txcs_value {
615 TXCS_FIFOTH_16QW = 0x000000C0,
616 TXCS_FIFOTH_12QW = 0x00000080,
617 TXCS_FIFOTH_8QW = 0x00000040,
618 TXCS_FIFOTH_4QW = 0x00000000,
619
620 TXCS_DMASIZE_64B = 0x00000000,
621 TXCS_DMASIZE_128B = 0x00000010,
622 TXCS_DMASIZE_256B = 0x00000020,
623 TXCS_DMASIZE_512B = 0x00000030,
624
625 TXCS_SELECT_QUEUE0 = 0x00000000,
626 TXCS_SELECT_QUEUE1 = 0x00010000,
627 TXCS_SELECT_QUEUE2 = 0x00020000,
628 TXCS_SELECT_QUEUE3 = 0x00030000,
629 TXCS_SELECT_QUEUE4 = 0x00040000,
630 TXCS_SELECT_QUEUE5 = 0x00050000,
631 TXCS_SELECT_QUEUE6 = 0x00060000,
632 TXCS_SELECT_QUEUE7 = 0x00070000,
633
634 TXCS_DEFAULT = TXCS_FIFOTH_4QW |
d7699f87
GFT
635 TXCS_BURST,
636};
cd0ff491 637
29bdd921 638#define JME_TX_DISABLE_TIMEOUT 10 /* 10 msec */
d7699f87
GFT
639
640/*
641 * TX MAC Control/Status Bits
642 */
643enum jme_txmcs_bit_masks {
644 TXMCS_IFG2 = 0xC0000000,
645 TXMCS_IFG1 = 0x30000000,
646 TXMCS_TTHOLD = 0x00000300,
647 TXMCS_FBURST = 0x00000080,
648 TXMCS_CARRIEREXT = 0x00000040,
649 TXMCS_DEFER = 0x00000020,
650 TXMCS_BACKOFF = 0x00000010,
651 TXMCS_CARRIERSENSE = 0x00000008,
652 TXMCS_COLLISION = 0x00000004,
653 TXMCS_CRC = 0x00000002,
654 TXMCS_PADDING = 0x00000001,
655};
cd0ff491 656
d7699f87
GFT
657enum jme_txmcs_values {
658 TXMCS_IFG2_6_4 = 0x00000000,
659 TXMCS_IFG2_8_5 = 0x40000000,
660 TXMCS_IFG2_10_6 = 0x80000000,
661 TXMCS_IFG2_12_7 = 0xC0000000,
662
663 TXMCS_IFG1_8_4 = 0x00000000,
664 TXMCS_IFG1_12_6 = 0x10000000,
665 TXMCS_IFG1_16_8 = 0x20000000,
666 TXMCS_IFG1_20_10 = 0x30000000,
667
668 TXMCS_TTHOLD_1_8 = 0x00000000,
669 TXMCS_TTHOLD_1_4 = 0x00000100,
670 TXMCS_TTHOLD_1_2 = 0x00000200,
671 TXMCS_TTHOLD_FULL = 0x00000300,
672
673 TXMCS_DEFAULT = TXMCS_IFG2_8_5 |
674 TXMCS_IFG1_16_8 |
675 TXMCS_TTHOLD_FULL |
676 TXMCS_DEFER |
677 TXMCS_CRC |
678 TXMCS_PADDING,
679};
680
8c198884
GFT
681enum jme_txpfc_bits_masks {
682 TXPFC_VLAN_TAG = 0xFFFF0000,
683 TXPFC_VLAN_EN = 0x00008000,
684 TXPFC_PF_EN = 0x00000001,
685};
686
687enum jme_txtrhd_bits_masks {
688 TXTRHD_TXPEN = 0x80000000,
689 TXTRHD_TXP = 0x7FFFFF00,
690 TXTRHD_TXREN = 0x00000080,
691 TXTRHD_TXRL = 0x0000007F,
692};
cd0ff491 693
8c198884
GFT
694enum jme_txtrhd_shifts {
695 TXTRHD_TXP_SHIFT = 8,
696 TXTRHD_TXRL_SHIFT = 0,
697};
698
d7699f87
GFT
699/*
700 * RX Control/Status Bits
701 */
4330c2f2 702enum jme_rxcs_bit_masks {
3bf61c55
GFT
703 /* FIFO full threshold for transmitting Tx Pause Packet */
704 RXCS_FIFOTHTP = 0x30000000,
705 /* FIFO threshold for processing next packet */
706 RXCS_FIFOTHNP = 0x0C000000,
4330c2f2
GFT
707 RXCS_DMAREQSZ = 0x03000000, /* DMA Request Size */
708 RXCS_QUEUESEL = 0x00030000, /* Queue selection */
709 RXCS_RETRYGAP = 0x0000F000, /* RX Desc full retry gap */
710 RXCS_RETRYCNT = 0x00000F00, /* RX Desc full retry counter */
711 RXCS_WAKEUP = 0x00000040, /* Enable receive wakeup packet */
712 RXCS_MAGIC = 0x00000020, /* Enable receive magic packet */
713 RXCS_SHORT = 0x00000010, /* Enable receive short packet */
714 RXCS_ABORT = 0x00000008, /* Enable receive errorr packet */
715 RXCS_QST = 0x00000004, /* Receive queue start */
716 RXCS_SUSPEND = 0x00000002,
d7699f87
GFT
717 RXCS_ENABLE = 0x00000001,
718};
cd0ff491 719
4330c2f2
GFT
720enum jme_rxcs_values {
721 RXCS_FIFOTHTP_16T = 0x00000000,
722 RXCS_FIFOTHTP_32T = 0x10000000,
723 RXCS_FIFOTHTP_64T = 0x20000000,
724 RXCS_FIFOTHTP_128T = 0x30000000,
725
726 RXCS_FIFOTHNP_16QW = 0x00000000,
727 RXCS_FIFOTHNP_32QW = 0x04000000,
728 RXCS_FIFOTHNP_64QW = 0x08000000,
729 RXCS_FIFOTHNP_128QW = 0x0C000000,
730
731 RXCS_DMAREQSZ_16B = 0x00000000,
732 RXCS_DMAREQSZ_32B = 0x01000000,
733 RXCS_DMAREQSZ_64B = 0x02000000,
734 RXCS_DMAREQSZ_128B = 0x03000000,
735
736 RXCS_QUEUESEL_Q0 = 0x00000000,
737 RXCS_QUEUESEL_Q1 = 0x00010000,
738 RXCS_QUEUESEL_Q2 = 0x00020000,
739 RXCS_QUEUESEL_Q3 = 0x00030000,
740
741 RXCS_RETRYGAP_256ns = 0x00000000,
742 RXCS_RETRYGAP_512ns = 0x00001000,
743 RXCS_RETRYGAP_1024ns = 0x00002000,
744 RXCS_RETRYGAP_2048ns = 0x00003000,
745 RXCS_RETRYGAP_4096ns = 0x00004000,
746 RXCS_RETRYGAP_8192ns = 0x00005000,
747 RXCS_RETRYGAP_16384ns = 0x00006000,
748 RXCS_RETRYGAP_32768ns = 0x00007000,
749
750 RXCS_RETRYCNT_0 = 0x00000000,
751 RXCS_RETRYCNT_4 = 0x00000100,
752 RXCS_RETRYCNT_8 = 0x00000200,
753 RXCS_RETRYCNT_12 = 0x00000300,
754 RXCS_RETRYCNT_16 = 0x00000400,
755 RXCS_RETRYCNT_20 = 0x00000500,
756 RXCS_RETRYCNT_24 = 0x00000600,
757 RXCS_RETRYCNT_28 = 0x00000700,
758 RXCS_RETRYCNT_32 = 0x00000800,
759 RXCS_RETRYCNT_36 = 0x00000900,
760 RXCS_RETRYCNT_40 = 0x00000A00,
761 RXCS_RETRYCNT_44 = 0x00000B00,
762 RXCS_RETRYCNT_48 = 0x00000C00,
763 RXCS_RETRYCNT_52 = 0x00000D00,
764 RXCS_RETRYCNT_56 = 0x00000E00,
765 RXCS_RETRYCNT_60 = 0x00000F00,
766
767 RXCS_DEFAULT = RXCS_FIFOTHTP_128T |
79ce639c 768 RXCS_FIFOTHNP_128QW |
4330c2f2
GFT
769 RXCS_DMAREQSZ_128B |
770 RXCS_RETRYGAP_256ns |
771 RXCS_RETRYCNT_32,
772};
cd0ff491 773
29bdd921 774#define JME_RX_DISABLE_TIMEOUT 10 /* 10 msec */
d7699f87
GFT
775
776/*
777 * RX MAC Control/Status Bits
778 */
779enum jme_rxmcs_bits {
780 RXMCS_ALLFRAME = 0x00000800,
781 RXMCS_BRDFRAME = 0x00000400,
782 RXMCS_MULFRAME = 0x00000200,
783 RXMCS_UNIFRAME = 0x00000100,
784 RXMCS_ALLMULFRAME = 0x00000080,
785 RXMCS_MULFILTERED = 0x00000040,
3bf61c55
GFT
786 RXMCS_RXCOLLDEC = 0x00000020,
787 RXMCS_FLOWCTRL = 0x00000008,
788 RXMCS_VTAGRM = 0x00000004,
789 RXMCS_PREPAD = 0x00000002,
790 RXMCS_CHECKSUM = 0x00000001,
b3821cc5 791
8c198884
GFT
792 RXMCS_DEFAULT = RXMCS_VTAGRM |
793 RXMCS_PREPAD |
794 RXMCS_FLOWCTRL |
795 RXMCS_CHECKSUM,
d7699f87
GFT
796};
797
b3821cc5
GFT
798/*
799 * Wakeup Frame setup interface registers
800 */
801#define WAKEUP_FRAME_NR 8
802#define WAKEUP_FRAME_MASK_DWNR 4
cd0ff491 803
b3821cc5
GFT
804enum jme_wfoi_bit_masks {
805 WFOI_MASK_SEL = 0x00000070,
806 WFOI_CRC_SEL = 0x00000008,
807 WFOI_FRAME_SEL = 0x00000007,
808};
cd0ff491 809
b3821cc5
GFT
810enum jme_wfoi_shifts {
811 WFOI_MASK_SHIFT = 4,
812};
813
d7699f87
GFT
814/*
815 * SMI Related definitions
816 */
cd0ff491 817enum jme_smi_bit_mask {
d7699f87
GFT
818 SMI_DATA_MASK = 0xFFFF0000,
819 SMI_REG_ADDR_MASK = 0x0000F800,
820 SMI_PHY_ADDR_MASK = 0x000007C0,
821 SMI_OP_WRITE = 0x00000020,
3bf61c55
GFT
822 /* Set to 1, after req done it'll be cleared to 0 */
823 SMI_OP_REQ = 0x00000010,
d7699f87
GFT
824 SMI_OP_MDIO = 0x00000008, /* Software assess In/Out */
825 SMI_OP_MDOE = 0x00000004, /* Software Output Enable */
826 SMI_OP_MDC = 0x00000002, /* Software CLK Control */
827 SMI_OP_MDEN = 0x00000001, /* Software access Enable */
828};
cd0ff491
GFT
829
830enum jme_smi_bit_shift {
d7699f87
GFT
831 SMI_DATA_SHIFT = 16,
832 SMI_REG_ADDR_SHIFT = 11,
833 SMI_PHY_ADDR_SHIFT = 6,
834};
cd0ff491
GFT
835
836static inline u32 smi_reg_addr(int x)
d7699f87 837{
cd0ff491 838 return (x << SMI_REG_ADDR_SHIFT) & SMI_REG_ADDR_MASK;
d7699f87 839}
cd0ff491
GFT
840
841static inline u32 smi_phy_addr(int x)
d7699f87 842{
cd0ff491 843 return (x << SMI_PHY_ADDR_SHIFT) & SMI_PHY_ADDR_MASK;
d7699f87 844}
cd0ff491 845
8d27293f 846#define JME_PHY_TIMEOUT 100 /* 100 msec */
186fc259 847#define JME_PHY_REG_NR 32
d7699f87
GFT
848
849/*
850 * Global Host Control
851 */
852enum jme_ghc_bit_mask {
853 GHC_SWRST = 0x40000000,
854 GHC_DPX = 0x00000040,
855 GHC_SPEED = 0x00000030,
856 GHC_LINK_POLL = 0x00000001,
857};
cd0ff491 858
d7699f87
GFT
859enum jme_ghc_speed_val {
860 GHC_SPEED_10M = 0x00000010,
861 GHC_SPEED_100M = 0x00000020,
862 GHC_SPEED_1000M = 0x00000030,
863};
864
29bdd921
GFT
865/*
866 * Power management control and status register
867 */
868enum jme_pmcs_bit_masks {
869 PMCS_WF7DET = 0x80000000,
870 PMCS_WF6DET = 0x40000000,
871 PMCS_WF5DET = 0x20000000,
872 PMCS_WF4DET = 0x10000000,
873 PMCS_WF3DET = 0x08000000,
874 PMCS_WF2DET = 0x04000000,
875 PMCS_WF1DET = 0x02000000,
876 PMCS_WF0DET = 0x01000000,
877 PMCS_LFDET = 0x00040000,
878 PMCS_LRDET = 0x00020000,
879 PMCS_MFDET = 0x00010000,
880 PMCS_WF7EN = 0x00008000,
881 PMCS_WF6EN = 0x00004000,
882 PMCS_WF5EN = 0x00002000,
883 PMCS_WF4EN = 0x00001000,
884 PMCS_WF3EN = 0x00000800,
885 PMCS_WF2EN = 0x00000400,
886 PMCS_WF1EN = 0x00000200,
887 PMCS_WF0EN = 0x00000100,
888 PMCS_LFEN = 0x00000004,
889 PMCS_LREN = 0x00000002,
890 PMCS_MFEN = 0x00000001,
891};
892
d7699f87 893/*
3bf61c55 894 * Giga PHY Status Registers
d7699f87
GFT
895 */
896enum jme_phy_link_bit_mask {
897 PHY_LINK_SPEED_MASK = 0x0000C000,
898 PHY_LINK_DUPLEX = 0x00002000,
899 PHY_LINK_SPEEDDPU_RESOLVED = 0x00000800,
900 PHY_LINK_UP = 0x00000400,
901 PHY_LINK_AUTONEG_COMPLETE = 0x00000200,
fcf45b4c 902 PHY_LINK_MDI_STAT = 0x00000040,
d7699f87 903};
cd0ff491 904
d7699f87
GFT
905enum jme_phy_link_speed_val {
906 PHY_LINK_SPEED_10M = 0x00000000,
907 PHY_LINK_SPEED_100M = 0x00004000,
908 PHY_LINK_SPEED_1000M = 0x00008000,
909};
cd0ff491 910
fcf45b4c 911#define JME_SPDRSV_TIMEOUT 500 /* 500 us */
d7699f87
GFT
912
913/*
914 * SMB Control and Status
915 */
79ce639c 916enum jme_smbcsr_bit_mask {
d7699f87
GFT
917 SMBCSR_CNACK = 0x00020000,
918 SMBCSR_RELOAD = 0x00010000,
919 SMBCSR_EEPROMD = 0x00000020,
186fc259
GFT
920 SMBCSR_INITDONE = 0x00000010,
921 SMBCSR_BUSY = 0x0000000F,
922};
cd0ff491 923
186fc259
GFT
924enum jme_smbintf_bit_mask {
925 SMBINTF_HWDATR = 0xFF000000,
926 SMBINTF_HWDATW = 0x00FF0000,
927 SMBINTF_HWADDR = 0x0000FF00,
928 SMBINTF_HWRWN = 0x00000020,
929 SMBINTF_HWCMD = 0x00000010,
930 SMBINTF_FASTM = 0x00000008,
931 SMBINTF_GPIOSCL = 0x00000004,
932 SMBINTF_GPIOSDA = 0x00000002,
933 SMBINTF_GPIOEN = 0x00000001,
934};
cd0ff491 935
186fc259
GFT
936enum jme_smbintf_vals {
937 SMBINTF_HWRWN_READ = 0x00000020,
938 SMBINTF_HWRWN_WRITE = 0x00000000,
939};
cd0ff491 940
186fc259
GFT
941enum jme_smbintf_shifts {
942 SMBINTF_HWDATR_SHIFT = 24,
943 SMBINTF_HWDATW_SHIFT = 16,
944 SMBINTF_HWADDR_SHIFT = 8,
945};
cd0ff491 946
186fc259
GFT
947#define JME_EEPROM_RELOAD_TIMEOUT 2000 /* 2000 msec */
948#define JME_SMB_BUSY_TIMEOUT 20 /* 20 msec */
949#define JME_SMB_LEN 256
950#define JME_EEPROM_MAGIC 0x250
d7699f87 951
79ce639c
GFT
952/*
953 * Timer Control/Status Register
954 */
955enum jme_tmcsr_bit_masks {
956 TMCSR_SWIT = 0x80000000,
957 TMCSR_EN = 0x01000000,
958 TMCSR_CNT = 0x00FFFFFF,
959};
960
4330c2f2 961/*
cd0ff491 962 * General Purpose REG-0
4330c2f2
GFT
963 */
964enum jme_gpreg0_masks {
3bf61c55
GFT
965 GPREG0_DISSH = 0xFF000000,
966 GPREG0_PCIRLMT = 0x00300000,
967 GPREG0_PCCNOMUTCLR = 0x00040000,
cdcdc9eb 968 GPREG0_LNKINTPOLL = 0x00001000,
3bf61c55
GFT
969 GPREG0_PCCTMR = 0x00000300,
970 GPREG0_PHYADDR = 0x0000001F,
4330c2f2 971};
cd0ff491 972
4330c2f2
GFT
973enum jme_gpreg0_vals {
974 GPREG0_DISSH_DW7 = 0x80000000,
975 GPREG0_DISSH_DW6 = 0x40000000,
976 GPREG0_DISSH_DW5 = 0x20000000,
977 GPREG0_DISSH_DW4 = 0x10000000,
978 GPREG0_DISSH_DW3 = 0x08000000,
979 GPREG0_DISSH_DW2 = 0x04000000,
980 GPREG0_DISSH_DW1 = 0x02000000,
981 GPREG0_DISSH_DW0 = 0x01000000,
982 GPREG0_DISSH_ALL = 0xFF000000,
983
984 GPREG0_PCIRLMT_8 = 0x00000000,
985 GPREG0_PCIRLMT_6 = 0x00100000,
986 GPREG0_PCIRLMT_5 = 0x00200000,
987 GPREG0_PCIRLMT_4 = 0x00300000,
988
989 GPREG0_PCCTMR_16ns = 0x00000000,
3bf61c55
GFT
990 GPREG0_PCCTMR_256ns = 0x00000100,
991 GPREG0_PCCTMR_1us = 0x00000200,
992 GPREG0_PCCTMR_1ms = 0x00000300,
4330c2f2
GFT
993
994 GPREG0_PHYADDR_1 = 0x00000001,
995
996 GPREG0_DEFAULT = GPREG0_PCIRLMT_4 |
3bf61c55
GFT
997 GPREG0_PCCTMR_1us |
998 GPREG0_PHYADDR_1,
4330c2f2
GFT
999};
1000
7ee473a3
GFT
1001/*
1002 * General Purpose REG-1
1003 * Note: All theses bits defined here are for
1004 * Chip mode revision 0x11 only
1005 */
1006enum jme_gpreg1_masks {
1007 GPREG1_INTRDELAYUNIT = 0x00000018,
1008 GPREG1_INTRDELAYENABLE = 0x00000007,
1009};
1010
1011enum jme_gpreg1_vals {
1012 GPREG1_RSSPATCH = 0x00000040,
1013 GPREG1_HALFMODEPATCH = 0x00000020,
1014
1015 GPREG1_INTDLYUNIT_16NS = 0x00000000,
1016 GPREG1_INTDLYUNIT_256NS = 0x00000008,
1017 GPREG1_INTDLYUNIT_1US = 0x00000010,
1018 GPREG1_INTDLYUNIT_16US = 0x00000018,
1019
1020 GPREG1_INTDLYEN_1U = 0x00000001,
1021 GPREG1_INTDLYEN_2U = 0x00000002,
1022 GPREG1_INTDLYEN_3U = 0x00000003,
1023 GPREG1_INTDLYEN_4U = 0x00000004,
1024 GPREG1_INTDLYEN_5U = 0x00000005,
1025 GPREG1_INTDLYEN_6U = 0x00000006,
1026 GPREG1_INTDLYEN_7U = 0x00000007,
1027
1028 GPREG1_DEFAULT = 0x00000000,
1029};
1030
d7699f87
GFT
1031/*
1032 * Interrupt Status Bits
1033 */
cd0ff491 1034enum jme_interrupt_bits {
d7699f87
GFT
1035 INTR_SWINTR = 0x80000000,
1036 INTR_TMINTR = 0x40000000,
1037 INTR_LINKCH = 0x20000000,
1038 INTR_PAUSERCV = 0x10000000,
1039 INTR_MAGICRCV = 0x08000000,
1040 INTR_WAKERCV = 0x04000000,
1041 INTR_PCCRX0TO = 0x02000000,
1042 INTR_PCCRX1TO = 0x01000000,
1043 INTR_PCCRX2TO = 0x00800000,
1044 INTR_PCCRX3TO = 0x00400000,
1045 INTR_PCCTXTO = 0x00200000,
1046 INTR_PCCRX0 = 0x00100000,
1047 INTR_PCCRX1 = 0x00080000,
1048 INTR_PCCRX2 = 0x00040000,
1049 INTR_PCCRX3 = 0x00020000,
1050 INTR_PCCTX = 0x00010000,
1051 INTR_RX3EMP = 0x00008000,
1052 INTR_RX2EMP = 0x00004000,
1053 INTR_RX1EMP = 0x00002000,
1054 INTR_RX0EMP = 0x00001000,
1055 INTR_RX3 = 0x00000800,
1056 INTR_RX2 = 0x00000400,
1057 INTR_RX1 = 0x00000200,
1058 INTR_RX0 = 0x00000100,
1059 INTR_TX7 = 0x00000080,
1060 INTR_TX6 = 0x00000040,
1061 INTR_TX5 = 0x00000020,
1062 INTR_TX4 = 0x00000010,
1063 INTR_TX3 = 0x00000008,
1064 INTR_TX2 = 0x00000004,
1065 INTR_TX1 = 0x00000002,
1066 INTR_TX0 = 0x00000001,
1067};
cd0ff491
GFT
1068
1069static const u32 INTR_ENABLE = INTR_SWINTR |
79ce639c
GFT
1070 INTR_TMINTR |
1071 INTR_LINKCH |
3bf61c55
GFT
1072 INTR_PCCRX0TO |
1073 INTR_PCCRX0 |
1074 INTR_PCCTXTO |
cdcdc9eb
GFT
1075 INTR_PCCTX |
1076 INTR_RX0EMP;
3bf61c55
GFT
1077
1078/*
1079 * PCC Control Registers
1080 */
1081enum jme_pccrx_masks {
1082 PCCRXTO_MASK = 0xFFFF0000,
1083 PCCRX_MASK = 0x0000FF00,
1084};
cd0ff491 1085
3bf61c55
GFT
1086enum jme_pcctx_masks {
1087 PCCTXTO_MASK = 0xFFFF0000,
1088 PCCTX_MASK = 0x0000FF00,
1089 PCCTX_QS_MASK = 0x000000FF,
1090};
cd0ff491 1091
3bf61c55
GFT
1092enum jme_pccrx_shifts {
1093 PCCRXTO_SHIFT = 16,
1094 PCCRX_SHIFT = 8,
1095};
cd0ff491 1096
3bf61c55
GFT
1097enum jme_pcctx_shifts {
1098 PCCTXTO_SHIFT = 16,
1099 PCCTX_SHIFT = 8,
1100};
cd0ff491 1101
3bf61c55
GFT
1102enum jme_pcctx_bits {
1103 PCCTXQ0_EN = 0x00000001,
1104 PCCTXQ1_EN = 0x00000002,
1105 PCCTXQ2_EN = 0x00000004,
1106 PCCTXQ3_EN = 0x00000008,
1107 PCCTXQ4_EN = 0x00000010,
1108 PCCTXQ5_EN = 0x00000020,
1109 PCCTXQ6_EN = 0x00000040,
1110 PCCTXQ7_EN = 0x00000080,
1111};
1112
cdcdc9eb
GFT
1113/*
1114 * Chip Mode Register
1115 */
1116enum jme_chipmode_bit_masks {
1117 CM_FPGAVER_MASK = 0xFFFF0000,
58c92f28 1118 CM_CHIPREV_MASK = 0x0000FF00,
cdcdc9eb
GFT
1119 CM_CHIPMODE_MASK = 0x0000000F,
1120};
cd0ff491 1121
cdcdc9eb
GFT
1122enum jme_chipmode_shifts {
1123 CM_FPGAVER_SHIFT = 16,
58c92f28 1124 CM_CHIPREV_SHIFT = 8,
cdcdc9eb 1125};
d7699f87 1126
4330c2f2
GFT
1127/*
1128 * Shadow base address register bits
1129 */
1130enum jme_shadow_base_address_bits {
1131 SHBA_POSTEN = 0x1,
1132};
1133
cd0ff491
GFT
1134/*
1135 * Aggressive Power Mode Control
1136 */
1137enum jme_apmc_bits {
1138 JME_APMC_PCIE_SD_EN = 0x40000000,
1139 JME_APMC_PSEUDO_HP_EN = 0x20000000,
1140 JME_APMC_EPIEN = 0x04000000,
1141 JME_APMC_EPIEN_CTRL = 0x03000000,
1142};
1143
1144enum jme_apmc_values {
1145 JME_APMC_EPIEN_CTRL_EN = 0x02000000,
1146 JME_APMC_EPIEN_CTRL_DIS = 0x01000000,
1147};
1148
1149#define APMC_PHP_SHUTDOWN_DELAY (10 * 1000 * 1000)
1150
1151#ifdef REG_DEBUG
1152static char *MAC_REG_NAME[] = {
1153 "JME_TXCS", "JME_TXDBA_LO", "JME_TXDBA_HI", "JME_TXQDC",
1154 "JME_TXNDA", "JME_TXMCS", "JME_TXPFC", "JME_TXTRHD",
1155 "JME_RXCS", "JME_RXDBA_LO", "JME_RXDBA_HI", "JME_RXQDC",
1156 "JME_RXNDA", "JME_RXMCS", "JME_RXUMA_LO", "JME_RXUMA_HI",
1157 "JME_RXMCHT_LO", "JME_RXMCHT_HI", "JME_WFODP", "JME_WFOI",
1158 "JME_SMI", "JME_GHC", "UNKNOWN", "UNKNOWN",
1159 "JME_PMCS"};
7ee473a3 1160
cd0ff491
GFT
1161static char *PE_REG_NAME[] = {
1162 "UNKNOWN", "UNKNOWN", "UNKNOWN", "UNKNOWN",
1163 "UNKNOWN", "UNKNOWN", "UNKNOWN", "UNKNOWN",
1164 "UNKNOWN", "UNKNOWN", "JME_PHY_CS", "UNKNOWN",
1165 "JME_PHY_LINK", "UNKNOWN", "UNKNOWN", "UNKNOWN",
1166 "JME_SMBCSR", "JME_SMBINTF"};
7ee473a3 1167
cd0ff491
GFT
1168static char *MISC_REG_NAME[] = {
1169 "JME_TMCSR", "JME_GPIO", "JME_GPREG0", "JME_GPREG1",
1170 "JME_IEVE", "JME_IREQ", "JME_IENS", "JME_IENC",
1171 "JME_PCCRX0", "JME_PCCRX1", "JME_PCCRX2", "JME_PCCRX3",
1172 "JME_PCCTX0", "JME_CHIPMODE", "JME_SHBA_HI", "JME_SHBA_LO",
1173 "UNKNOWN", "UNKNOWN", "UNKNOWN", "UNKNOWN",
1174 "UNKNOWN", "UNKNOWN", "UNKNOWN", "UNKNOWN",
1175 "UNKNOWN", "UNKNOWN", "UNKNOWN", "UNKNOWN",
1176 "JME_TIMER1", "JME_TIMER2", "UNKNOWN", "JME_APMC",
1177 "JME_PCCSRX0"};
7ee473a3 1178
cd0ff491
GFT
1179static inline void reg_dbg(const struct jme_adapter *jme,
1180 const char *msg, u32 val, u32 reg)
1181{
1182 const char *regname;
58c92f28 1183 switch (reg & 0xF00) {
cd0ff491
GFT
1184 case 0x000:
1185 regname = MAC_REG_NAME[(reg & 0xFF) >> 2];
1186 break;
1187 case 0x400:
1188 regname = PE_REG_NAME[(reg & 0xFF) >> 2];
1189 break;
1190 case 0x800:
58c92f28 1191 regname = MISC_REG_NAME[(reg & 0xFF) >> 2];
cd0ff491
GFT
1192 break;
1193 default:
1194 regname = PE_REG_NAME[0];
1195 }
1196 printk(KERN_DEBUG "%s: %-20s %08x@%s\n", jme->dev->name,
1197 msg, val, regname);
1198}
1199#else
1200static inline void reg_dbg(const struct jme_adapter *jme,
1201 const char *msg, u32 val, u32 reg) {}
1202#endif
1203
d7699f87
GFT
1204/*
1205 * Read/Write MMaped I/O Registers
1206 */
cd0ff491 1207static inline u32 jread32(struct jme_adapter *jme, u32 reg)
d7699f87 1208{
cd0ff491 1209 return readl(jme->regs + reg);
d7699f87 1210}
cd0ff491
GFT
1211
1212static inline void jwrite32(struct jme_adapter *jme, u32 reg, u32 val)
d7699f87 1213{
cd0ff491
GFT
1214 reg_dbg(jme, "REG WRITE", val, reg);
1215 writel(val, jme->regs + reg);
1216 reg_dbg(jme, "VAL AFTER WRITE", readl(jme->regs + reg), reg);
d7699f87 1217}
cd0ff491
GFT
1218
1219static inline void jwrite32f(struct jme_adapter *jme, u32 reg, u32 val)
d7699f87
GFT
1220{
1221 /*
1222 * Read after write should cause flush
1223 */
cd0ff491
GFT
1224 reg_dbg(jme, "REG WRITE FLUSH", val, reg);
1225 writel(val, jme->regs + reg);
1226 readl(jme->regs + reg);
1227 reg_dbg(jme, "VAL AFTER WRITE", readl(jme->regs + reg), reg);
d7699f87
GFT
1228}
1229
cdcdc9eb
GFT
1230/*
1231 * PHY Regs
1232 */
1233enum jme_phy_reg17_bit_masks {
1234 PREG17_SPEED = 0xC000,
1235 PREG17_DUPLEX = 0x2000,
1236 PREG17_SPDRSV = 0x0800,
1237 PREG17_LNKUP = 0x0400,
1238 PREG17_MDI = 0x0040,
1239};
cd0ff491 1240
cdcdc9eb
GFT
1241enum jme_phy_reg17_vals {
1242 PREG17_SPEED_10M = 0x0000,
1243 PREG17_SPEED_100M = 0x4000,
1244 PREG17_SPEED_1000M = 0x8000,
1245};
cd0ff491 1246
8d27293f 1247#define BMSR_ANCOMP 0x0020
cdcdc9eb 1248
58c92f28
GFT
1249/*
1250 * Workaround
1251 */
1252static inline int is_buggy250(unsigned short device, unsigned int chiprev)
1253{
1254 return device == PCI_DEVICE_ID_JMICRON_JMC250 && chiprev == 0x11;
1255}
1256
d7699f87 1257/*
cd0ff491 1258 * Function prototypes
d7699f87 1259 */
d7699f87 1260static int jme_set_settings(struct net_device *netdev,
cd0ff491 1261 struct ethtool_cmd *ecmd);
d7699f87
GFT
1262static void jme_set_multi(struct net_device *netdev);
1263
cd0ff491 1264#endif