]> bbs.cooldavid.org Git - jme.git/blame - jme.c
jme: Refill receive unicase MAC addr after resume
[jme.git] / jme.c
CommitLineData
d7699f87
GFT
1/*
2 * JMicron JMC2x0 series PCIe Ethernet Linux Device Driver
3 *
4 * Copyright 2008 JMicron Technology Corporation
5 * http://www.jmicron.com/
d3d584f5 6 * Copyright (c) 2009 - 2010 Guo-Fu Tseng <cooldavid@cooldavid.org>
d7699f87 7 *
3bf61c55
GFT
8 * Author: Guo-Fu Tseng <cooldavid@cooldavid.org>
9 *
d7699f87
GFT
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
22 *
23 */
24
2e582300 25#include <linux/version.h>
937ef75a
JP
26#if LINUX_VERSION_CODE >= KERNEL_VERSION(2,6,28)
27#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
28#endif
29
d7699f87
GFT
30#include <linux/module.h>
31#include <linux/kernel.h>
32#include <linux/pci.h>
33#include <linux/netdevice.h>
34#include <linux/etherdevice.h>
35#include <linux/ethtool.h>
36#include <linux/mii.h>
37#include <linux/crc32.h>
4330c2f2 38#include <linux/delay.h>
29bdd921 39#include <linux/spinlock.h>
8c198884
GFT
40#include <linux/in.h>
41#include <linux/ip.h>
79ce639c
GFT
42#include <linux/ipv6.h>
43#include <linux/tcp.h>
44#include <linux/udp.h>
42b1055e 45#include <linux/if_vlan.h>
38d1bc09 46#include <linux/slab.h>
3b70a6fa 47#include <net/ip6_checksum.h>
d7699f87
GFT
48#include "jme.h"
49
cd0ff491
GFT
50static int force_pseudohp = -1;
51static int no_pseudohp = -1;
52static int no_extplug = -1;
53module_param(force_pseudohp, int, 0);
54MODULE_PARM_DESC(force_pseudohp,
55 "Enable pseudo hot-plug feature manually by driver instead of BIOS.");
56module_param(no_pseudohp, int, 0);
57MODULE_PARM_DESC(no_pseudohp, "Disable pseudo hot-plug feature.");
58module_param(no_extplug, int, 0);
59MODULE_PARM_DESC(no_extplug,
60 "Do not use external plug signal for pseudo hot-plug.");
4330c2f2 61
3bf61c55
GFT
62static int
63jme_mdio_read(struct net_device *netdev, int phy, int reg)
d7699f87
GFT
64{
65 struct jme_adapter *jme = netdev_priv(netdev);
cd0ff491 66 int i, val, again = (reg == MII_BMSR) ? 1 : 0;
d7699f87 67
186fc259 68read_again:
cd0ff491 69 jwrite32(jme, JME_SMI, SMI_OP_REQ |
3bf61c55
GFT
70 smi_phy_addr(phy) |
71 smi_reg_addr(reg));
d7699f87
GFT
72
73 wmb();
cd0ff491 74 for (i = JME_PHY_TIMEOUT * 50 ; i > 0 ; --i) {
cdcdc9eb 75 udelay(20);
b3821cc5
GFT
76 val = jread32(jme, JME_SMI);
77 if ((val & SMI_OP_REQ) == 0)
3bf61c55 78 break;
cd0ff491 79 }
d7699f87 80
cd0ff491 81 if (i == 0) {
937ef75a 82 pr_err("phy(%d) read timeout : %d\n", phy, reg);
3bf61c55 83 return 0;
cd0ff491 84 }
d7699f87 85
cd0ff491 86 if (again--)
186fc259
GFT
87 goto read_again;
88
cd0ff491 89 return (val & SMI_DATA_MASK) >> SMI_DATA_SHIFT;
d7699f87
GFT
90}
91
3bf61c55
GFT
92static void
93jme_mdio_write(struct net_device *netdev,
94 int phy, int reg, int val)
d7699f87
GFT
95{
96 struct jme_adapter *jme = netdev_priv(netdev);
97 int i;
98
3bf61c55
GFT
99 jwrite32(jme, JME_SMI, SMI_OP_WRITE | SMI_OP_REQ |
100 ((val << SMI_DATA_SHIFT) & SMI_DATA_MASK) |
101 smi_phy_addr(phy) | smi_reg_addr(reg));
d7699f87
GFT
102
103 wmb();
cdcdc9eb
GFT
104 for (i = JME_PHY_TIMEOUT * 50 ; i > 0 ; --i) {
105 udelay(20);
8d27293f 106 if ((jread32(jme, JME_SMI) & SMI_OP_REQ) == 0)
3bf61c55
GFT
107 break;
108 }
d7699f87 109
3bf61c55 110 if (i == 0)
937ef75a 111 pr_err("phy(%d) write timeout : %d\n", phy, reg);
d7699f87
GFT
112}
113
cd0ff491 114static inline void
3bf61c55 115jme_reset_phy_processor(struct jme_adapter *jme)
d7699f87 116{
cd0ff491 117 u32 val;
3bf61c55
GFT
118
119 jme_mdio_write(jme->dev,
120 jme->mii_if.phy_id,
8c198884
GFT
121 MII_ADVERTISE, ADVERTISE_ALL |
122 ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3bf61c55 123
cd0ff491 124 if (jme->pdev->device == PCI_DEVICE_ID_JMICRON_JMC250)
8d27293f
GFT
125 jme_mdio_write(jme->dev,
126 jme->mii_if.phy_id,
127 MII_CTRL1000,
128 ADVERTISE_1000FULL | ADVERTISE_1000HALF);
3bf61c55 129
fcf45b4c
GFT
130 val = jme_mdio_read(jme->dev,
131 jme->mii_if.phy_id,
132 MII_BMCR);
133
134 jme_mdio_write(jme->dev,
135 jme->mii_if.phy_id,
136 MII_BMCR, val | BMCR_RESET);
3bf61c55
GFT
137}
138
b3821cc5
GFT
139static void
140jme_setup_wakeup_frame(struct jme_adapter *jme,
a4181cd4 141 const u32 *mask, u32 crc, int fnr)
b3821cc5
GFT
142{
143 int i;
144
145 /*
146 * Setup CRC pattern
147 */
148 jwrite32(jme, JME_WFOI, WFOI_CRC_SEL | (fnr & WFOI_FRAME_SEL));
149 wmb();
150 jwrite32(jme, JME_WFODP, crc);
151 wmb();
152
153 /*
154 * Setup Mask
155 */
cd0ff491 156 for (i = 0 ; i < WAKEUP_FRAME_MASK_DWNR ; ++i) {
b3821cc5
GFT
157 jwrite32(jme, JME_WFOI,
158 ((i << WFOI_MASK_SHIFT) & WFOI_MASK_SEL) |
159 (fnr & WFOI_FRAME_SEL));
160 wmb();
161 jwrite32(jme, JME_WFODP, mask[i]);
162 wmb();
163 }
164}
3bf61c55 165
dc4185bd
GFT
166static inline void
167jme_mac_rxclk_off(struct jme_adapter *jme)
168{
169 jme->reg_gpreg1 |= GPREG1_RXCLKOFF;
170 jwrite32f(jme, JME_GPREG1, jme->reg_gpreg1);
171}
172
173static inline void
174jme_mac_rxclk_on(struct jme_adapter *jme)
175{
176 jme->reg_gpreg1 &= ~GPREG1_RXCLKOFF;
177 jwrite32f(jme, JME_GPREG1, jme->reg_gpreg1);
178}
179
180static inline void
181jme_mac_txclk_off(struct jme_adapter *jme)
182{
183 jme->reg_ghc &= ~(GHC_TO_CLK_SRC | GHC_TXMAC_CLK_SRC);
184 jwrite32f(jme, JME_GHC, jme->reg_ghc);
185}
186
187static inline void
188jme_mac_txclk_on(struct jme_adapter *jme)
189{
190 u32 speed = jme->reg_ghc & GHC_SPEED;
191 if (speed == GHC_SPEED_1000M)
192 jme->reg_ghc |= GHC_TO_CLK_GPHY | GHC_TXMAC_CLK_GPHY;
193 else
194 jme->reg_ghc |= GHC_TO_CLK_PCIE | GHC_TXMAC_CLK_PCIE;
195 jwrite32f(jme, JME_GHC, jme->reg_ghc);
196}
197
198static inline void
199jme_reset_ghc_speed(struct jme_adapter *jme)
200{
201 jme->reg_ghc &= ~(GHC_SPEED | GHC_DPX);
202 jwrite32f(jme, JME_GHC, jme->reg_ghc);
203}
204
205static inline void
206jme_reset_250A2_workaround(struct jme_adapter *jme)
207{
208 jme->reg_gpreg1 &= ~(GPREG1_HALFMODEPATCH |
209 GPREG1_RSSPATCH);
210 jwrite32(jme, JME_GPREG1, jme->reg_gpreg1);
211}
212
213static inline void
214jme_assert_ghc_reset(struct jme_adapter *jme)
215{
216 jme->reg_ghc |= GHC_SWRST;
217 jwrite32f(jme, JME_GHC, jme->reg_ghc);
218}
219
220static inline void
221jme_clear_ghc_reset(struct jme_adapter *jme)
222{
223 jme->reg_ghc &= ~GHC_SWRST;
224 jwrite32f(jme, JME_GHC, jme->reg_ghc);
225}
226
cd0ff491 227static inline void
3bf61c55
GFT
228jme_reset_mac_processor(struct jme_adapter *jme)
229{
a4181cd4 230 static const u32 mask[WAKEUP_FRAME_MASK_DWNR] = {0, 0, 0, 0};
cd0ff491
GFT
231 u32 crc = 0xCDCDCDCD;
232 u32 gpreg0;
b3821cc5
GFT
233 int i;
234
dc4185bd
GFT
235 jme_reset_ghc_speed(jme);
236 jme_reset_250A2_workaround(jme);
237
238 jme_mac_rxclk_on(jme);
239 jme_mac_txclk_on(jme);
240 udelay(1);
241 jme_assert_ghc_reset(jme);
242 udelay(1);
243 jme_mac_rxclk_off(jme);
244 jme_mac_txclk_off(jme);
245 udelay(1);
246 jme_clear_ghc_reset(jme);
247 udelay(1);
248 jme_mac_rxclk_on(jme);
249 jme_mac_txclk_on(jme);
250 udelay(1);
251 jme_mac_rxclk_off(jme);
252 jme_mac_txclk_off(jme);
cd0ff491
GFT
253
254 jwrite32(jme, JME_RXDBA_LO, 0x00000000);
255 jwrite32(jme, JME_RXDBA_HI, 0x00000000);
256 jwrite32(jme, JME_RXQDC, 0x00000000);
257 jwrite32(jme, JME_RXNDA, 0x00000000);
258 jwrite32(jme, JME_TXDBA_LO, 0x00000000);
259 jwrite32(jme, JME_TXDBA_HI, 0x00000000);
260 jwrite32(jme, JME_TXQDC, 0x00000000);
261 jwrite32(jme, JME_TXNDA, 0x00000000);
262
4330c2f2
GFT
263 jwrite32(jme, JME_RXMCHT_LO, 0x00000000);
264 jwrite32(jme, JME_RXMCHT_HI, 0x00000000);
cd0ff491 265 for (i = 0 ; i < WAKEUP_FRAME_NR ; ++i)
b3821cc5 266 jme_setup_wakeup_frame(jme, mask, crc, i);
cd0ff491 267 if (jme->fpgaver)
cdcdc9eb
GFT
268 gpreg0 = GPREG0_DEFAULT | GPREG0_LNKINTPOLL;
269 else
270 gpreg0 = GPREG0_DEFAULT;
271 jwrite32(jme, JME_GPREG0, gpreg0);
cd0ff491
GFT
272}
273
274static inline void
3bf61c55 275jme_clear_pm(struct jme_adapter *jme)
d7699f87 276{
29bdd921 277 jwrite32(jme, JME_PMCS, 0xFFFF0000 | jme->reg_pmcs);
4330c2f2 278 pci_set_power_state(jme->pdev, PCI_D0);
42b1055e 279 pci_enable_wake(jme->pdev, PCI_D0, false);
d7699f87
GFT
280}
281
3bf61c55
GFT
282static int
283jme_reload_eeprom(struct jme_adapter *jme)
d7699f87 284{
cd0ff491 285 u32 val;
d7699f87
GFT
286 int i;
287
288 val = jread32(jme, JME_SMBCSR);
289
cd0ff491 290 if (val & SMBCSR_EEPROMD) {
d7699f87
GFT
291 val |= SMBCSR_CNACK;
292 jwrite32(jme, JME_SMBCSR, val);
293 val |= SMBCSR_RELOAD;
294 jwrite32(jme, JME_SMBCSR, val);
295 mdelay(12);
296
cd0ff491 297 for (i = JME_EEPROM_RELOAD_TIMEOUT; i > 0; --i) {
d7699f87
GFT
298 mdelay(1);
299 if ((jread32(jme, JME_SMBCSR) & SMBCSR_RELOAD) == 0)
300 break;
301 }
302
cd0ff491 303 if (i == 0) {
937ef75a 304 pr_err("eeprom reload timeout\n");
d7699f87
GFT
305 return -EIO;
306 }
307 }
3bf61c55 308
d7699f87
GFT
309 return 0;
310}
311
3bf61c55
GFT
312static void
313jme_load_macaddr(struct net_device *netdev)
d7699f87
GFT
314{
315 struct jme_adapter *jme = netdev_priv(netdev);
316 unsigned char macaddr[6];
cd0ff491 317 u32 val;
d7699f87 318
cd0ff491 319 spin_lock_bh(&jme->macaddr_lock);
4330c2f2 320 val = jread32(jme, JME_RXUMA_LO);
d7699f87
GFT
321 macaddr[0] = (val >> 0) & 0xFF;
322 macaddr[1] = (val >> 8) & 0xFF;
323 macaddr[2] = (val >> 16) & 0xFF;
324 macaddr[3] = (val >> 24) & 0xFF;
4330c2f2 325 val = jread32(jme, JME_RXUMA_HI);
d7699f87
GFT
326 macaddr[4] = (val >> 0) & 0xFF;
327 macaddr[5] = (val >> 8) & 0xFF;
cd0ff491
GFT
328 memcpy(netdev->dev_addr, macaddr, 6);
329 spin_unlock_bh(&jme->macaddr_lock);
3bf61c55
GFT
330}
331
cd0ff491 332static inline void
3bf61c55
GFT
333jme_set_rx_pcc(struct jme_adapter *jme, int p)
334{
cd0ff491 335 switch (p) {
192570e0
GFT
336 case PCC_OFF:
337 jwrite32(jme, JME_PCCRX0,
338 ((PCC_OFF_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
339 ((PCC_OFF_CNT << PCCRX_SHIFT) & PCCRX_MASK));
340 break;
3bf61c55
GFT
341 case PCC_P1:
342 jwrite32(jme, JME_PCCRX0,
343 ((PCC_P1_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
344 ((PCC_P1_CNT << PCCRX_SHIFT) & PCCRX_MASK));
345 break;
346 case PCC_P2:
347 jwrite32(jme, JME_PCCRX0,
348 ((PCC_P2_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
349 ((PCC_P2_CNT << PCCRX_SHIFT) & PCCRX_MASK));
350 break;
351 case PCC_P3:
352 jwrite32(jme, JME_PCCRX0,
353 ((PCC_P3_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
354 ((PCC_P3_CNT << PCCRX_SHIFT) & PCCRX_MASK));
355 break;
356 default:
357 break;
358 }
192570e0 359 wmb();
3bf61c55 360
cd0ff491 361 if (!(test_bit(JME_FLAG_POLL, &jme->flags)))
7ca9ebee 362 netif_info(jme, rx_status, jme->dev, "Switched to PCC_P%d\n", p);
d7699f87
GFT
363}
364
fcf45b4c 365static void
3bf61c55 366jme_start_irq(struct jme_adapter *jme)
d7699f87 367{
3bf61c55
GFT
368 register struct dynpcc_info *dpi = &(jme->dpi);
369
370 jme_set_rx_pcc(jme, PCC_P1);
3bf61c55
GFT
371 dpi->cur = PCC_P1;
372 dpi->attempt = PCC_P1;
373 dpi->cnt = 0;
374
375 jwrite32(jme, JME_PCCTX,
8c198884
GFT
376 ((PCC_TX_TO << PCCTXTO_SHIFT) & PCCTXTO_MASK) |
377 ((PCC_TX_CNT << PCCTX_SHIFT) & PCCTX_MASK) |
3bf61c55
GFT
378 PCCTXQ0_EN
379 );
380
d7699f87
GFT
381 /*
382 * Enable Interrupts
383 */
384 jwrite32(jme, JME_IENS, INTR_ENABLE);
385}
386
cd0ff491 387static inline void
3bf61c55 388jme_stop_irq(struct jme_adapter *jme)
d7699f87
GFT
389{
390 /*
391 * Disable Interrupts
392 */
cd0ff491 393 jwrite32f(jme, JME_IENC, INTR_ENABLE);
d7699f87
GFT
394}
395
cd0ff491 396static u32
cdcdc9eb
GFT
397jme_linkstat_from_phy(struct jme_adapter *jme)
398{
cd0ff491 399 u32 phylink, bmsr;
cdcdc9eb
GFT
400
401 phylink = jme_mdio_read(jme->dev, jme->mii_if.phy_id, 17);
402 bmsr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMSR);
cd0ff491 403 if (bmsr & BMSR_ANCOMP)
cdcdc9eb
GFT
404 phylink |= PHY_LINK_AUTONEG_COMPLETE;
405
406 return phylink;
407}
408
cd0ff491 409static inline void
55d19799 410jme_set_phyfifo_5level(struct jme_adapter *jme)
cd0ff491
GFT
411{
412 jme_mdio_write(jme->dev, jme->mii_if.phy_id, 27, 0x0004);
413}
414
415static inline void
55d19799 416jme_set_phyfifo_8level(struct jme_adapter *jme)
cd0ff491
GFT
417{
418 jme_mdio_write(jme->dev, jme->mii_if.phy_id, 27, 0x0000);
419}
420
fcf45b4c
GFT
421static int
422jme_check_link(struct net_device *netdev, int testonly)
d7699f87
GFT
423{
424 struct jme_adapter *jme = netdev_priv(netdev);
dc4185bd 425 u32 phylink, cnt = JME_SPDRSV_TIMEOUT, bmcr;
79ce639c 426 char linkmsg[64];
fcf45b4c 427 int rc = 0;
d7699f87 428
b3821cc5 429 linkmsg[0] = '\0';
cdcdc9eb 430
cd0ff491 431 if (jme->fpgaver)
cdcdc9eb
GFT
432 phylink = jme_linkstat_from_phy(jme);
433 else
434 phylink = jread32(jme, JME_PHY_LINK);
d7699f87 435
cd0ff491
GFT
436 if (phylink & PHY_LINK_UP) {
437 if (!(phylink & PHY_LINK_AUTONEG_COMPLETE)) {
8c198884
GFT
438 /*
439 * If we did not enable AN
440 * Speed/Duplex Info should be obtained from SMI
441 */
442 phylink = PHY_LINK_UP;
443
444 bmcr = jme_mdio_read(jme->dev,
445 jme->mii_if.phy_id,
446 MII_BMCR);
447
448 phylink |= ((bmcr & BMCR_SPEED1000) &&
449 (bmcr & BMCR_SPEED100) == 0) ?
450 PHY_LINK_SPEED_1000M :
451 (bmcr & BMCR_SPEED100) ?
452 PHY_LINK_SPEED_100M :
453 PHY_LINK_SPEED_10M;
454
455 phylink |= (bmcr & BMCR_FULLDPLX) ?
456 PHY_LINK_DUPLEX : 0;
79ce639c 457
b3821cc5 458 strcat(linkmsg, "Forced: ");
cd0ff491 459 } else {
8c198884
GFT
460 /*
461 * Keep polling for speed/duplex resolve complete
462 */
cd0ff491 463 while (!(phylink & PHY_LINK_SPEEDDPU_RESOLVED) &&
8c198884
GFT
464 --cnt) {
465
466 udelay(1);
8c198884 467
cd0ff491 468 if (jme->fpgaver)
cdcdc9eb
GFT
469 phylink = jme_linkstat_from_phy(jme);
470 else
471 phylink = jread32(jme, JME_PHY_LINK);
8c198884 472 }
cd0ff491 473 if (!cnt)
937ef75a 474 pr_err("Waiting speed resolve timeout\n");
79ce639c 475
b3821cc5 476 strcat(linkmsg, "ANed: ");
d7699f87
GFT
477 }
478
cd0ff491 479 if (jme->phylink == phylink) {
fcf45b4c
GFT
480 rc = 1;
481 goto out;
482 }
cd0ff491 483 if (testonly)
fcf45b4c
GFT
484 goto out;
485
486 jme->phylink = phylink;
487
dc4185bd
GFT
488 /*
489 * The speed/duplex setting of jme->reg_ghc already cleared
490 * by jme_reset_mac_processor()
491 */
cd0ff491
GFT
492 switch (phylink & PHY_LINK_SPEED_MASK) {
493 case PHY_LINK_SPEED_10M:
dc4185bd 494 jme->reg_ghc |= GHC_SPEED_10M;
cd0ff491 495 strcat(linkmsg, "10 Mbps, ");
cd0ff491
GFT
496 break;
497 case PHY_LINK_SPEED_100M:
dc4185bd 498 jme->reg_ghc |= GHC_SPEED_100M;
cd0ff491 499 strcat(linkmsg, "100 Mbps, ");
cd0ff491
GFT
500 break;
501 case PHY_LINK_SPEED_1000M:
dc4185bd 502 jme->reg_ghc |= GHC_SPEED_1000M;
cd0ff491 503 strcat(linkmsg, "1000 Mbps, ");
cd0ff491
GFT
504 break;
505 default:
506 break;
d7699f87 507 }
d7699f87 508
cd0ff491 509 if (phylink & PHY_LINK_DUPLEX) {
d7699f87 510 jwrite32(jme, JME_TXMCS, TXMCS_DEFAULT);
809b2798 511 jwrite32(jme, JME_TXTRHD, TXTRHD_FULLDUPLEX);
dc4185bd 512 jme->reg_ghc |= GHC_DPX;
cd0ff491 513 } else {
d7699f87 514 jwrite32(jme, JME_TXMCS, TXMCS_DEFAULT |
3bf61c55
GFT
515 TXMCS_BACKOFF |
516 TXMCS_CARRIERSENSE |
517 TXMCS_COLLISION);
809b2798 518 jwrite32(jme, JME_TXTRHD, TXTRHD_HALFDUPLEX);
8c198884 519 }
7ee473a3 520
dc4185bd
GFT
521 jwrite32(jme, JME_GHC, jme->reg_ghc);
522
7ee473a3 523 if (is_buggy250(jme->pdev->device, jme->chiprev)) {
dc4185bd
GFT
524 jme->reg_gpreg1 &= ~(GPREG1_HALFMODEPATCH |
525 GPREG1_RSSPATCH);
7ee473a3 526 if (!(phylink & PHY_LINK_DUPLEX))
dc4185bd 527 jme->reg_gpreg1 |= GPREG1_HALFMODEPATCH;
7ee473a3
GFT
528 switch (phylink & PHY_LINK_SPEED_MASK) {
529 case PHY_LINK_SPEED_10M:
55d19799 530 jme_set_phyfifo_8level(jme);
dc4185bd 531 jme->reg_gpreg1 |= GPREG1_RSSPATCH;
7ee473a3
GFT
532 break;
533 case PHY_LINK_SPEED_100M:
55d19799 534 jme_set_phyfifo_5level(jme);
dc4185bd 535 jme->reg_gpreg1 |= GPREG1_RSSPATCH;
7ee473a3
GFT
536 break;
537 case PHY_LINK_SPEED_1000M:
55d19799 538 jme_set_phyfifo_8level(jme);
7ee473a3
GFT
539 break;
540 default:
541 break;
542 }
543 }
dc4185bd 544 jwrite32(jme, JME_GPREG1, jme->reg_gpreg1);
fcf45b4c 545
3b70a6fa
GFT
546 strcat(linkmsg, (phylink & PHY_LINK_DUPLEX) ?
547 "Full-Duplex, " :
548 "Half-Duplex, ");
549 strcat(linkmsg, (phylink & PHY_LINK_MDI_STAT) ?
550 "MDI-X" :
551 "MDI");
937ef75a 552 netif_info(jme, link, jme->dev, "Link is up at %s\n", linkmsg);
cd0ff491
GFT
553 netif_carrier_on(netdev);
554 } else {
555 if (testonly)
fcf45b4c
GFT
556 goto out;
557
937ef75a 558 netif_info(jme, link, jme->dev, "Link is down\n");
fcf45b4c 559 jme->phylink = 0;
cd0ff491 560 netif_carrier_off(netdev);
d7699f87 561 }
fcf45b4c
GFT
562
563out:
564 return rc;
d7699f87
GFT
565}
566
3bf61c55
GFT
567static int
568jme_setup_tx_resources(struct jme_adapter *jme)
d7699f87 569{
d7699f87
GFT
570 struct jme_ring *txring = &(jme->txring[0]);
571
572 txring->alloc = dma_alloc_coherent(&(jme->pdev->dev),
b3821cc5
GFT
573 TX_RING_ALLOC_SIZE(jme->tx_ring_size),
574 &(txring->dmaalloc),
575 GFP_ATOMIC);
fcf45b4c 576
0ede469c
GFT
577 if (!txring->alloc)
578 goto err_set_null;
d7699f87
GFT
579
580 /*
581 * 16 Bytes align
582 */
cd0ff491 583 txring->desc = (void *)ALIGN((unsigned long)(txring->alloc),
3bf61c55 584 RING_DESC_ALIGN);
4330c2f2 585 txring->dma = ALIGN(txring->dmaalloc, RING_DESC_ALIGN);
d7699f87 586 txring->next_to_use = 0;
cdcdc9eb 587 atomic_set(&txring->next_to_clean, 0);
b3821cc5 588 atomic_set(&txring->nr_free, jme->tx_ring_size);
d7699f87 589
0ede469c
GFT
590 txring->bufinf = kmalloc(sizeof(struct jme_buffer_info) *
591 jme->tx_ring_size, GFP_ATOMIC);
592 if (unlikely(!(txring->bufinf)))
593 goto err_free_txring;
594
d7699f87 595 /*
b3821cc5 596 * Initialize Transmit Descriptors
d7699f87 597 */
b3821cc5 598 memset(txring->alloc, 0, TX_RING_ALLOC_SIZE(jme->tx_ring_size));
3bf61c55 599 memset(txring->bufinf, 0,
b3821cc5 600 sizeof(struct jme_buffer_info) * jme->tx_ring_size);
d7699f87
GFT
601
602 return 0;
0ede469c
GFT
603
604err_free_txring:
605 dma_free_coherent(&(jme->pdev->dev),
606 TX_RING_ALLOC_SIZE(jme->tx_ring_size),
607 txring->alloc,
608 txring->dmaalloc);
609
610err_set_null:
611 txring->desc = NULL;
612 txring->dmaalloc = 0;
613 txring->dma = 0;
614 txring->bufinf = NULL;
615
616 return -ENOMEM;
d7699f87
GFT
617}
618
3bf61c55
GFT
619static void
620jme_free_tx_resources(struct jme_adapter *jme)
d7699f87
GFT
621{
622 int i;
623 struct jme_ring *txring = &(jme->txring[0]);
0ede469c 624 struct jme_buffer_info *txbi;
d7699f87 625
cd0ff491 626 if (txring->alloc) {
0ede469c
GFT
627 if (txring->bufinf) {
628 for (i = 0 ; i < jme->tx_ring_size ; ++i) {
629 txbi = txring->bufinf + i;
630 if (txbi->skb) {
631 dev_kfree_skb(txbi->skb);
632 txbi->skb = NULL;
633 }
634 txbi->mapping = 0;
635 txbi->len = 0;
636 txbi->nr_desc = 0;
637 txbi->start_xmit = 0;
d7699f87 638 }
0ede469c 639 kfree(txring->bufinf);
d7699f87
GFT
640 }
641
642 dma_free_coherent(&(jme->pdev->dev),
b3821cc5 643 TX_RING_ALLOC_SIZE(jme->tx_ring_size),
d7699f87
GFT
644 txring->alloc,
645 txring->dmaalloc);
3bf61c55
GFT
646
647 txring->alloc = NULL;
648 txring->desc = NULL;
649 txring->dmaalloc = 0;
650 txring->dma = 0;
0ede469c 651 txring->bufinf = NULL;
d7699f87 652 }
3bf61c55 653 txring->next_to_use = 0;
cdcdc9eb 654 atomic_set(&txring->next_to_clean, 0);
79ce639c 655 atomic_set(&txring->nr_free, 0);
d7699f87
GFT
656}
657
cd0ff491 658static inline void
3bf61c55 659jme_enable_tx_engine(struct jme_adapter *jme)
d7699f87
GFT
660{
661 /*
662 * Select Queue 0
663 */
664 jwrite32(jme, JME_TXCS, TXCS_DEFAULT | TXCS_SELECT_QUEUE0);
cd0ff491 665 wmb();
d7699f87
GFT
666
667 /*
668 * Setup TX Queue 0 DMA Bass Address
669 */
fcf45b4c 670 jwrite32(jme, JME_TXDBA_LO, (__u64)jme->txring[0].dma & 0xFFFFFFFFUL);
3bf61c55 671 jwrite32(jme, JME_TXDBA_HI, (__u64)(jme->txring[0].dma) >> 32);
fcf45b4c 672 jwrite32(jme, JME_TXNDA, (__u64)jme->txring[0].dma & 0xFFFFFFFFUL);
d7699f87
GFT
673
674 /*
675 * Setup TX Descptor Count
676 */
b3821cc5 677 jwrite32(jme, JME_TXQDC, jme->tx_ring_size);
d7699f87
GFT
678
679 /*
680 * Enable TX Engine
681 */
682 wmb();
dc4185bd 683 jwrite32f(jme, JME_TXCS, jme->reg_txcs |
4330c2f2
GFT
684 TXCS_SELECT_QUEUE0 |
685 TXCS_ENABLE);
d7699f87 686
dc4185bd
GFT
687 /*
688 * Start clock for TX MAC Processor
689 */
690 jme_mac_txclk_on(jme);
d7699f87
GFT
691}
692
cd0ff491 693static inline void
29bdd921
GFT
694jme_restart_tx_engine(struct jme_adapter *jme)
695{
696 /*
697 * Restart TX Engine
698 */
699 jwrite32(jme, JME_TXCS, jme->reg_txcs |
700 TXCS_SELECT_QUEUE0 |
701 TXCS_ENABLE);
702}
703
cd0ff491 704static inline void
3bf61c55 705jme_disable_tx_engine(struct jme_adapter *jme)
d7699f87
GFT
706{
707 int i;
cd0ff491 708 u32 val;
d7699f87
GFT
709
710 /*
711 * Disable TX Engine
712 */
fcf45b4c 713 jwrite32(jme, JME_TXCS, jme->reg_txcs | TXCS_SELECT_QUEUE0);
cd0ff491 714 wmb();
d7699f87
GFT
715
716 val = jread32(jme, JME_TXCS);
cd0ff491 717 for (i = JME_TX_DISABLE_TIMEOUT ; (val & TXCS_ENABLE) && i > 0 ; --i) {
fcf45b4c 718 mdelay(1);
d7699f87 719 val = jread32(jme, JME_TXCS);
cd0ff491 720 rmb();
d7699f87
GFT
721 }
722
cd0ff491 723 if (!i)
937ef75a 724 pr_err("Disable TX engine timeout\n");
dc4185bd
GFT
725
726 /*
727 * Stop clock for TX MAC Processor
728 */
729 jme_mac_txclk_off(jme);
d7699f87
GFT
730}
731
3bf61c55
GFT
732static void
733jme_set_clean_rxdesc(struct jme_adapter *jme, int i)
d7699f87 734{
0ede469c 735 struct jme_ring *rxring = &(jme->rxring[0]);
cd0ff491 736 register struct rxdesc *rxdesc = rxring->desc;
4330c2f2
GFT
737 struct jme_buffer_info *rxbi = rxring->bufinf;
738 rxdesc += i;
739 rxbi += i;
740
741 rxdesc->dw[0] = 0;
742 rxdesc->dw[1] = 0;
3bf61c55 743 rxdesc->desc1.bufaddrh = cpu_to_le32((__u64)rxbi->mapping >> 32);
fcf45b4c
GFT
744 rxdesc->desc1.bufaddrl = cpu_to_le32(
745 (__u64)rxbi->mapping & 0xFFFFFFFFUL);
3bf61c55 746 rxdesc->desc1.datalen = cpu_to_le16(rxbi->len);
cd0ff491 747 if (jme->dev->features & NETIF_F_HIGHDMA)
3bf61c55 748 rxdesc->desc1.flags = RXFLAG_64BIT;
d7699f87 749 wmb();
3bf61c55 750 rxdesc->desc1.flags |= RXFLAG_OWN | RXFLAG_INT;
d7699f87
GFT
751}
752
3bf61c55
GFT
753static int
754jme_make_new_rx_buf(struct jme_adapter *jme, int i)
4330c2f2
GFT
755{
756 struct jme_ring *rxring = &(jme->rxring[0]);
b3821cc5 757 struct jme_buffer_info *rxbi = rxring->bufinf + i;
cd0ff491 758 struct sk_buff *skb;
4330c2f2 759
79ce639c
GFT
760 skb = netdev_alloc_skb(jme->dev,
761 jme->dev->mtu + RX_EXTRA_LEN);
cd0ff491 762 if (unlikely(!skb))
4330c2f2 763 return -ENOMEM;
3b70a6fa
GFT
764#if LINUX_VERSION_CODE < KERNEL_VERSION(2,6,19)
765 skb->dev = jme->dev;
766#endif
3bf61c55 767
4330c2f2 768 rxbi->skb = skb;
3bf61c55 769 rxbi->len = skb_tailroom(skb);
b3821cc5
GFT
770 rxbi->mapping = pci_map_page(jme->pdev,
771 virt_to_page(skb->data),
772 offset_in_page(skb->data),
773 rxbi->len,
774 PCI_DMA_FROMDEVICE);
4330c2f2
GFT
775
776 return 0;
777}
778
3bf61c55
GFT
779static void
780jme_free_rx_buf(struct jme_adapter *jme, int i)
4330c2f2
GFT
781{
782 struct jme_ring *rxring = &(jme->rxring[0]);
783 struct jme_buffer_info *rxbi = rxring->bufinf;
784 rxbi += i;
785
cd0ff491 786 if (rxbi->skb) {
b3821cc5 787 pci_unmap_page(jme->pdev,
4330c2f2 788 rxbi->mapping,
3bf61c55 789 rxbi->len,
4330c2f2
GFT
790 PCI_DMA_FROMDEVICE);
791 dev_kfree_skb(rxbi->skb);
792 rxbi->skb = NULL;
793 rxbi->mapping = 0;
3bf61c55 794 rxbi->len = 0;
4330c2f2
GFT
795 }
796}
797
3bf61c55
GFT
798static void
799jme_free_rx_resources(struct jme_adapter *jme)
800{
801 int i;
802 struct jme_ring *rxring = &(jme->rxring[0]);
803
cd0ff491 804 if (rxring->alloc) {
0ede469c
GFT
805 if (rxring->bufinf) {
806 for (i = 0 ; i < jme->rx_ring_size ; ++i)
807 jme_free_rx_buf(jme, i);
808 kfree(rxring->bufinf);
809 }
3bf61c55
GFT
810
811 dma_free_coherent(&(jme->pdev->dev),
b3821cc5 812 RX_RING_ALLOC_SIZE(jme->rx_ring_size),
3bf61c55
GFT
813 rxring->alloc,
814 rxring->dmaalloc);
815 rxring->alloc = NULL;
816 rxring->desc = NULL;
817 rxring->dmaalloc = 0;
818 rxring->dma = 0;
0ede469c 819 rxring->bufinf = NULL;
3bf61c55
GFT
820 }
821 rxring->next_to_use = 0;
cdcdc9eb 822 atomic_set(&rxring->next_to_clean, 0);
3bf61c55
GFT
823}
824
825static int
826jme_setup_rx_resources(struct jme_adapter *jme)
d7699f87
GFT
827{
828 int i;
829 struct jme_ring *rxring = &(jme->rxring[0]);
830
831 rxring->alloc = dma_alloc_coherent(&(jme->pdev->dev),
b3821cc5
GFT
832 RX_RING_ALLOC_SIZE(jme->rx_ring_size),
833 &(rxring->dmaalloc),
834 GFP_ATOMIC);
0ede469c
GFT
835 if (!rxring->alloc)
836 goto err_set_null;
d7699f87
GFT
837
838 /*
839 * 16 Bytes align
840 */
cd0ff491 841 rxring->desc = (void *)ALIGN((unsigned long)(rxring->alloc),
3bf61c55 842 RING_DESC_ALIGN);
4330c2f2 843 rxring->dma = ALIGN(rxring->dmaalloc, RING_DESC_ALIGN);
d7699f87 844 rxring->next_to_use = 0;
cdcdc9eb 845 atomic_set(&rxring->next_to_clean, 0);
d7699f87 846
0ede469c
GFT
847 rxring->bufinf = kmalloc(sizeof(struct jme_buffer_info) *
848 jme->rx_ring_size, GFP_ATOMIC);
849 if (unlikely(!(rxring->bufinf)))
850 goto err_free_rxring;
851
d7699f87
GFT
852 /*
853 * Initiallize Receive Descriptors
854 */
0ede469c
GFT
855 memset(rxring->bufinf, 0,
856 sizeof(struct jme_buffer_info) * jme->rx_ring_size);
cd0ff491
GFT
857 for (i = 0 ; i < jme->rx_ring_size ; ++i) {
858 if (unlikely(jme_make_new_rx_buf(jme, i))) {
3bf61c55
GFT
859 jme_free_rx_resources(jme);
860 return -ENOMEM;
861 }
d7699f87
GFT
862
863 jme_set_clean_rxdesc(jme, i);
864 }
865
d7699f87 866 return 0;
0ede469c
GFT
867
868err_free_rxring:
869 dma_free_coherent(&(jme->pdev->dev),
870 RX_RING_ALLOC_SIZE(jme->rx_ring_size),
871 rxring->alloc,
872 rxring->dmaalloc);
873err_set_null:
874 rxring->desc = NULL;
875 rxring->dmaalloc = 0;
876 rxring->dma = 0;
877 rxring->bufinf = NULL;
878
879 return -ENOMEM;
d7699f87
GFT
880}
881
cd0ff491 882static inline void
3bf61c55 883jme_enable_rx_engine(struct jme_adapter *jme)
d7699f87 884{
cd0ff491
GFT
885 /*
886 * Select Queue 0
887 */
888 jwrite32(jme, JME_RXCS, jme->reg_rxcs |
889 RXCS_QUEUESEL_Q0);
890 wmb();
891
d7699f87
GFT
892 /*
893 * Setup RX DMA Bass Address
894 */
0ede469c 895 jwrite32(jme, JME_RXDBA_LO, (__u64)(jme->rxring[0].dma) & 0xFFFFFFFFUL);
3bf61c55 896 jwrite32(jme, JME_RXDBA_HI, (__u64)(jme->rxring[0].dma) >> 32);
0ede469c 897 jwrite32(jme, JME_RXNDA, (__u64)(jme->rxring[0].dma) & 0xFFFFFFFFUL);
d7699f87
GFT
898
899 /*
b3821cc5 900 * Setup RX Descriptor Count
d7699f87 901 */
b3821cc5 902 jwrite32(jme, JME_RXQDC, jme->rx_ring_size);
d7699f87 903
3bf61c55 904 /*
d7699f87
GFT
905 * Setup Unicast Filter
906 */
e523cd89 907 jme_set_unicastaddr(jme->dev);
d7699f87
GFT
908 jme_set_multi(jme->dev);
909
910 /*
911 * Enable RX Engine
912 */
913 wmb();
dc4185bd 914 jwrite32f(jme, JME_RXCS, jme->reg_rxcs |
4330c2f2
GFT
915 RXCS_QUEUESEL_Q0 |
916 RXCS_ENABLE |
917 RXCS_QST);
dc4185bd
GFT
918
919 /*
920 * Start clock for RX MAC Processor
921 */
922 jme_mac_rxclk_on(jme);
d7699f87
GFT
923}
924
cd0ff491 925static inline void
3bf61c55 926jme_restart_rx_engine(struct jme_adapter *jme)
4330c2f2
GFT
927{
928 /*
3bf61c55 929 * Start RX Engine
4330c2f2 930 */
79ce639c 931 jwrite32(jme, JME_RXCS, jme->reg_rxcs |
4330c2f2
GFT
932 RXCS_QUEUESEL_Q0 |
933 RXCS_ENABLE |
934 RXCS_QST);
935}
936
cd0ff491 937static inline void
3bf61c55 938jme_disable_rx_engine(struct jme_adapter *jme)
d7699f87
GFT
939{
940 int i;
cd0ff491 941 u32 val;
d7699f87
GFT
942
943 /*
944 * Disable RX Engine
945 */
29bdd921 946 jwrite32(jme, JME_RXCS, jme->reg_rxcs);
cd0ff491 947 wmb();
d7699f87
GFT
948
949 val = jread32(jme, JME_RXCS);
cd0ff491 950 for (i = JME_RX_DISABLE_TIMEOUT ; (val & RXCS_ENABLE) && i > 0 ; --i) {
29bdd921 951 mdelay(1);
d7699f87 952 val = jread32(jme, JME_RXCS);
cd0ff491 953 rmb();
d7699f87
GFT
954 }
955
cd0ff491 956 if (!i)
937ef75a 957 pr_err("Disable RX engine timeout\n");
d7699f87 958
dc4185bd
GFT
959 /*
960 * Stop clock for RX MAC Processor
961 */
962 jme_mac_rxclk_off(jme);
d7699f87
GFT
963}
964
192570e0 965static int
cd0ff491 966jme_rxsum_ok(struct jme_adapter *jme, u16 flags)
192570e0 967{
cd0ff491 968 if (!(flags & (RXWBFLAG_TCPON | RXWBFLAG_UDPON | RXWBFLAG_IPV4)))
192570e0
GFT
969 return false;
970
0ede469c
GFT
971 if (unlikely((flags & (RXWBFLAG_MF | RXWBFLAG_TCPON | RXWBFLAG_TCPCS))
972 == RXWBFLAG_TCPON)) {
973 if (flags & RXWBFLAG_IPV4)
7ca9ebee 974 netif_err(jme, rx_err, jme->dev, "TCP Checksum error\n");
0ede469c 975 return false;
192570e0
GFT
976 }
977
0ede469c
GFT
978 if (unlikely((flags & (RXWBFLAG_MF | RXWBFLAG_UDPON | RXWBFLAG_UDPCS))
979 == RXWBFLAG_UDPON)) {
980 if (flags & RXWBFLAG_IPV4)
937ef75a 981 netif_err(jme, rx_err, jme->dev, "UDP Checksum error\n");
0ede469c 982 return false;
192570e0
GFT
983 }
984
0ede469c
GFT
985 if (unlikely((flags & (RXWBFLAG_IPV4 | RXWBFLAG_IPCS))
986 == RXWBFLAG_IPV4)) {
937ef75a 987 netif_err(jme, rx_err, jme->dev, "IPv4 Checksum error\n");
0ede469c 988 return false;
192570e0
GFT
989 }
990
991 return true;
992}
993
3bf61c55 994static void
42b1055e 995jme_alloc_and_feed_skb(struct jme_adapter *jme, int idx)
d7699f87 996{
d7699f87 997 struct jme_ring *rxring = &(jme->rxring[0]);
cd0ff491 998 struct rxdesc *rxdesc = rxring->desc;
3bf61c55 999 struct jme_buffer_info *rxbi = rxring->bufinf;
d7699f87 1000 struct sk_buff *skb;
3bf61c55 1001 int framesize;
d7699f87 1002
3bf61c55
GFT
1003 rxdesc += idx;
1004 rxbi += idx;
d7699f87 1005
3bf61c55
GFT
1006 skb = rxbi->skb;
1007 pci_dma_sync_single_for_cpu(jme->pdev,
1008 rxbi->mapping,
1009 rxbi->len,
1010 PCI_DMA_FROMDEVICE);
1011
cd0ff491 1012 if (unlikely(jme_make_new_rx_buf(jme, idx))) {
3bf61c55
GFT
1013 pci_dma_sync_single_for_device(jme->pdev,
1014 rxbi->mapping,
1015 rxbi->len,
1016 PCI_DMA_FROMDEVICE);
1017
1018 ++(NET_STAT(jme).rx_dropped);
cd0ff491 1019 } else {
3bf61c55
GFT
1020 framesize = le16_to_cpu(rxdesc->descwb.framesize)
1021 - RX_PREPAD_SIZE;
1022
1023 skb_reserve(skb, RX_PREPAD_SIZE);
1024 skb_put(skb, framesize);
1025 skb->protocol = eth_type_trans(skb, jme->dev);
1026
3b70a6fa 1027 if (jme_rxsum_ok(jme, le16_to_cpu(rxdesc->descwb.flags)))
8c198884 1028 skb->ip_summed = CHECKSUM_UNNECESSARY;
29bdd921 1029 else
08f5fcfa 1030#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,35)
29bdd921 1031 skb->ip_summed = CHECKSUM_NONE;
08f5fcfa
ED
1032#else
1033 skb_checksum_none_assert(skb);
1034#endif
8c198884 1035
3b70a6fa 1036 if (rxdesc->descwb.flags & cpu_to_le16(RXWBFLAG_TAGON)) {
cd0ff491 1037 if (jme->vlgrp) {
cdcdc9eb 1038 jme->jme_vlan_rx(skb, jme->vlgrp,
3b70a6fa 1039 le16_to_cpu(rxdesc->descwb.vlan));
b3821cc5 1040 NET_STAT(jme).rx_bytes += 4;
7ca9ebee 1041 } else {
7ca9ebee 1042 dev_kfree_skb(skb);
b3821cc5 1043 }
cd0ff491 1044 } else {
cdcdc9eb 1045 jme->jme_rx(skb);
b3821cc5 1046 }
3bf61c55 1047
3b70a6fa
GFT
1048 if ((rxdesc->descwb.flags & cpu_to_le16(RXWBFLAG_DEST)) ==
1049 cpu_to_le16(RXWBFLAG_DEST_MUL))
3bf61c55
GFT
1050 ++(NET_STAT(jme).multicast);
1051
3bf61c55
GFT
1052 NET_STAT(jme).rx_bytes += framesize;
1053 ++(NET_STAT(jme).rx_packets);
1054 }
1055
1056 jme_set_clean_rxdesc(jme, idx);
1057
1058}
1059
1060static int
1061jme_process_receive(struct jme_adapter *jme, int limit)
1062{
1063 struct jme_ring *rxring = &(jme->rxring[0]);
cd0ff491 1064 struct rxdesc *rxdesc = rxring->desc;
b3821cc5 1065 int i, j, ccnt, desccnt, mask = jme->rx_ring_mask;
3bf61c55 1066
cd0ff491 1067 if (unlikely(!atomic_dec_and_test(&jme->rx_cleaning)))
192570e0
GFT
1068 goto out_inc;
1069
cd0ff491 1070 if (unlikely(atomic_read(&jme->link_changing) != 1))
192570e0
GFT
1071 goto out_inc;
1072
cd0ff491 1073 if (unlikely(!netif_carrier_ok(jme->dev)))
192570e0
GFT
1074 goto out_inc;
1075
cdcdc9eb 1076 i = atomic_read(&rxring->next_to_clean);
0ede469c 1077 while (limit > 0) {
3bf61c55
GFT
1078 rxdesc = rxring->desc;
1079 rxdesc += i;
1080
3b70a6fa 1081 if ((rxdesc->descwb.flags & cpu_to_le16(RXWBFLAG_OWN)) ||
3bf61c55
GFT
1082 !(rxdesc->descwb.desccnt & RXWBDCNT_WBCPL))
1083 goto out;
0ede469c 1084 --limit;
d7699f87 1085
9134abda 1086 rmb();
4330c2f2
GFT
1087 desccnt = rxdesc->descwb.desccnt & RXWBDCNT_DCNT;
1088
cd0ff491 1089 if (unlikely(desccnt > 1 ||
192570e0 1090 rxdesc->descwb.errstat & RXWBERR_ALLERR)) {
d7699f87 1091
cd0ff491 1092 if (rxdesc->descwb.errstat & RXWBERR_CRCERR)
3bf61c55 1093 ++(NET_STAT(jme).rx_crc_errors);
cd0ff491 1094 else if (rxdesc->descwb.errstat & RXWBERR_OVERUN)
3bf61c55
GFT
1095 ++(NET_STAT(jme).rx_fifo_errors);
1096 else
1097 ++(NET_STAT(jme).rx_errors);
4330c2f2 1098
cd0ff491 1099 if (desccnt > 1)
3bf61c55 1100 limit -= desccnt - 1;
4330c2f2 1101
cd0ff491 1102 for (j = i, ccnt = desccnt ; ccnt-- ; ) {
4330c2f2 1103 jme_set_clean_rxdesc(jme, j);
b3821cc5 1104 j = (j + 1) & (mask);
4330c2f2 1105 }
3bf61c55 1106
cd0ff491 1107 } else {
42b1055e 1108 jme_alloc_and_feed_skb(jme, i);
3bf61c55 1109 }
4330c2f2 1110
b3821cc5 1111 i = (i + desccnt) & (mask);
3bf61c55 1112 }
4330c2f2 1113
3bf61c55 1114out:
cdcdc9eb 1115 atomic_set(&rxring->next_to_clean, i);
4330c2f2 1116
192570e0
GFT
1117out_inc:
1118 atomic_inc(&jme->rx_cleaning);
1119
3bf61c55 1120 return limit > 0 ? limit : 0;
4330c2f2 1121
3bf61c55 1122}
d7699f87 1123
79ce639c
GFT
1124static void
1125jme_attempt_pcc(struct dynpcc_info *dpi, int atmp)
1126{
cd0ff491 1127 if (likely(atmp == dpi->cur)) {
192570e0 1128 dpi->cnt = 0;
79ce639c 1129 return;
192570e0 1130 }
79ce639c 1131
cd0ff491 1132 if (dpi->attempt == atmp) {
79ce639c 1133 ++(dpi->cnt);
cd0ff491 1134 } else {
79ce639c
GFT
1135 dpi->attempt = atmp;
1136 dpi->cnt = 0;
1137 }
1138
1139}
1140
1141static void
1142jme_dynamic_pcc(struct jme_adapter *jme)
1143{
1144 register struct dynpcc_info *dpi = &(jme->dpi);
1145
cd0ff491 1146 if ((NET_STAT(jme).rx_bytes - dpi->last_bytes) > PCC_P3_THRESHOLD)
79ce639c 1147 jme_attempt_pcc(dpi, PCC_P3);
7ca9ebee
GFT
1148 else if ((NET_STAT(jme).rx_packets - dpi->last_pkts) > PCC_P2_THRESHOLD ||
1149 dpi->intr_cnt > PCC_INTR_THRESHOLD)
79ce639c
GFT
1150 jme_attempt_pcc(dpi, PCC_P2);
1151 else
1152 jme_attempt_pcc(dpi, PCC_P1);
1153
cd0ff491
GFT
1154 if (unlikely(dpi->attempt != dpi->cur && dpi->cnt > 5)) {
1155 if (dpi->attempt < dpi->cur)
1156 tasklet_schedule(&jme->rxclean_task);
79ce639c
GFT
1157 jme_set_rx_pcc(jme, dpi->attempt);
1158 dpi->cur = dpi->attempt;
1159 dpi->cnt = 0;
1160 }
1161}
1162
1163static void
1164jme_start_pcc_timer(struct jme_adapter *jme)
1165{
1166 struct dynpcc_info *dpi = &(jme->dpi);
1167 dpi->last_bytes = NET_STAT(jme).rx_bytes;
1168 dpi->last_pkts = NET_STAT(jme).rx_packets;
1169 dpi->intr_cnt = 0;
1170 jwrite32(jme, JME_TMCSR,
1171 TMCSR_EN | ((0xFFFFFF - PCC_INTERVAL_US) & TMCSR_CNT));
1172}
1173
cd0ff491 1174static inline void
29bdd921
GFT
1175jme_stop_pcc_timer(struct jme_adapter *jme)
1176{
1177 jwrite32(jme, JME_TMCSR, 0);
1178}
1179
cd0ff491
GFT
1180static void
1181jme_shutdown_nic(struct jme_adapter *jme)
1182{
1183 u32 phylink;
1184
1185 phylink = jme_linkstat_from_phy(jme);
1186
1187 if (!(phylink & PHY_LINK_UP)) {
1188 /*
1189 * Disable all interrupt before issue timer
1190 */
1191 jme_stop_irq(jme);
1192 jwrite32(jme, JME_TIMER2, TMCSR_EN | 0xFFFFFE);
1193 }
1194}
1195
79ce639c
GFT
1196static void
1197jme_pcc_tasklet(unsigned long arg)
1198{
cd0ff491 1199 struct jme_adapter *jme = (struct jme_adapter *)arg;
79ce639c
GFT
1200 struct net_device *netdev = jme->dev;
1201
cd0ff491
GFT
1202 if (unlikely(test_bit(JME_FLAG_SHUTDOWN, &jme->flags))) {
1203 jme_shutdown_nic(jme);
1204 return;
1205 }
29bdd921 1206
cd0ff491 1207 if (unlikely(!netif_carrier_ok(netdev) ||
29bdd921
GFT
1208 (atomic_read(&jme->link_changing) != 1)
1209 )) {
1210 jme_stop_pcc_timer(jme);
79ce639c
GFT
1211 return;
1212 }
29bdd921 1213
cd0ff491 1214 if (!(test_bit(JME_FLAG_POLL, &jme->flags)))
192570e0
GFT
1215 jme_dynamic_pcc(jme);
1216
79ce639c
GFT
1217 jme_start_pcc_timer(jme);
1218}
1219
cd0ff491 1220static inline void
192570e0
GFT
1221jme_polling_mode(struct jme_adapter *jme)
1222{
1223 jme_set_rx_pcc(jme, PCC_OFF);
1224}
1225
cd0ff491 1226static inline void
192570e0
GFT
1227jme_interrupt_mode(struct jme_adapter *jme)
1228{
1229 jme_set_rx_pcc(jme, PCC_P1);
1230}
1231
cd0ff491
GFT
1232static inline int
1233jme_pseudo_hotplug_enabled(struct jme_adapter *jme)
1234{
1235 u32 apmc;
1236 apmc = jread32(jme, JME_APMC);
1237 return apmc & JME_APMC_PSEUDO_HP_EN;
1238}
1239
1240static void
1241jme_start_shutdown_timer(struct jme_adapter *jme)
1242{
1243 u32 apmc;
1244
1245 apmc = jread32(jme, JME_APMC) | JME_APMC_PCIE_SD_EN;
1246 apmc &= ~JME_APMC_EPIEN_CTRL;
1247 if (!no_extplug) {
1248 jwrite32f(jme, JME_APMC, apmc | JME_APMC_EPIEN_CTRL_EN);
1249 wmb();
1250 }
1251 jwrite32f(jme, JME_APMC, apmc);
1252
1253 jwrite32f(jme, JME_TIMER2, 0);
1254 set_bit(JME_FLAG_SHUTDOWN, &jme->flags);
1255 jwrite32(jme, JME_TMCSR,
1256 TMCSR_EN | ((0xFFFFFF - APMC_PHP_SHUTDOWN_DELAY) & TMCSR_CNT));
1257}
1258
1259static void
1260jme_stop_shutdown_timer(struct jme_adapter *jme)
1261{
1262 u32 apmc;
1263
1264 jwrite32f(jme, JME_TMCSR, 0);
1265 jwrite32f(jme, JME_TIMER2, 0);
1266 clear_bit(JME_FLAG_SHUTDOWN, &jme->flags);
1267
1268 apmc = jread32(jme, JME_APMC);
1269 apmc &= ~(JME_APMC_PCIE_SD_EN | JME_APMC_EPIEN_CTRL);
1270 jwrite32f(jme, JME_APMC, apmc | JME_APMC_EPIEN_CTRL_DIS);
1271 wmb();
1272 jwrite32f(jme, JME_APMC, apmc);
1273}
1274
3bf61c55
GFT
1275static void
1276jme_link_change_tasklet(unsigned long arg)
1277{
cd0ff491 1278 struct jme_adapter *jme = (struct jme_adapter *)arg;
fcf45b4c 1279 struct net_device *netdev = jme->dev;
fcf45b4c
GFT
1280 int rc;
1281
cd0ff491
GFT
1282 while (!atomic_dec_and_test(&jme->link_changing)) {
1283 atomic_inc(&jme->link_changing);
937ef75a 1284 netif_info(jme, intr, jme->dev, "Get link change lock failed\n");
58c92f28 1285 while (atomic_read(&jme->link_changing) != 1)
937ef75a 1286 netif_info(jme, intr, jme->dev, "Waiting link change lock\n");
cd0ff491 1287 }
fcf45b4c 1288
cd0ff491 1289 if (jme_check_link(netdev, 1) && jme->old_mtu == netdev->mtu)
fcf45b4c
GFT
1290 goto out;
1291
29bdd921 1292 jme->old_mtu = netdev->mtu;
fcf45b4c 1293 netif_stop_queue(netdev);
cd0ff491
GFT
1294 if (jme_pseudo_hotplug_enabled(jme))
1295 jme_stop_shutdown_timer(jme);
1296
1297 jme_stop_pcc_timer(jme);
1298 tasklet_disable(&jme->txclean_task);
1299 tasklet_disable(&jme->rxclean_task);
1300 tasklet_disable(&jme->rxempty_task);
1301
1302 if (netif_carrier_ok(netdev)) {
cd0ff491
GFT
1303 jme_disable_rx_engine(jme);
1304 jme_disable_tx_engine(jme);
fcf45b4c
GFT
1305 jme_reset_mac_processor(jme);
1306 jme_free_rx_resources(jme);
1307 jme_free_tx_resources(jme);
192570e0 1308
cd0ff491 1309 if (test_bit(JME_FLAG_POLL, &jme->flags))
192570e0 1310 jme_polling_mode(jme);
cd0ff491
GFT
1311
1312 netif_carrier_off(netdev);
fcf45b4c
GFT
1313 }
1314
1315 jme_check_link(netdev, 0);
cd0ff491 1316 if (netif_carrier_ok(netdev)) {
fcf45b4c 1317 rc = jme_setup_rx_resources(jme);
cd0ff491 1318 if (rc) {
937ef75a 1319 pr_err("Allocating resources for RX error, Device STOPPED!\n");
cd0ff491 1320 goto out_enable_tasklet;
fcf45b4c
GFT
1321 }
1322
fcf45b4c 1323 rc = jme_setup_tx_resources(jme);
cd0ff491 1324 if (rc) {
937ef75a 1325 pr_err("Allocating resources for TX error, Device STOPPED!\n");
fcf45b4c
GFT
1326 goto err_out_free_rx_resources;
1327 }
1328
1329 jme_enable_rx_engine(jme);
1330 jme_enable_tx_engine(jme);
1331
1332 netif_start_queue(netdev);
192570e0 1333
cd0ff491 1334 if (test_bit(JME_FLAG_POLL, &jme->flags))
192570e0 1335 jme_interrupt_mode(jme);
192570e0 1336
79ce639c 1337 jme_start_pcc_timer(jme);
cd0ff491
GFT
1338 } else if (jme_pseudo_hotplug_enabled(jme)) {
1339 jme_start_shutdown_timer(jme);
fcf45b4c
GFT
1340 }
1341
cd0ff491 1342 goto out_enable_tasklet;
fcf45b4c
GFT
1343
1344err_out_free_rx_resources:
1345 jme_free_rx_resources(jme);
cd0ff491
GFT
1346out_enable_tasklet:
1347 tasklet_enable(&jme->txclean_task);
1348 tasklet_hi_enable(&jme->rxclean_task);
1349 tasklet_hi_enable(&jme->rxempty_task);
fcf45b4c
GFT
1350out:
1351 atomic_inc(&jme->link_changing);
3bf61c55 1352}
d7699f87 1353
3bf61c55
GFT
1354static void
1355jme_rx_clean_tasklet(unsigned long arg)
1356{
cd0ff491 1357 struct jme_adapter *jme = (struct jme_adapter *)arg;
79ce639c 1358 struct dynpcc_info *dpi = &(jme->dpi);
d7699f87 1359
192570e0
GFT
1360 jme_process_receive(jme, jme->rx_ring_size);
1361 ++(dpi->intr_cnt);
42b1055e 1362
192570e0 1363}
fcf45b4c 1364
192570e0 1365static int
cdcdc9eb 1366jme_poll(JME_NAPI_HOLDER(holder), JME_NAPI_WEIGHT(budget))
192570e0 1367{
cdcdc9eb 1368 struct jme_adapter *jme = jme_napi_priv(holder);
3b70a6fa 1369 DECLARE_NETDEV
192570e0 1370 int rest;
fcf45b4c 1371
cdcdc9eb 1372 rest = jme_process_receive(jme, JME_NAPI_WEIGHT_VAL(budget));
fcf45b4c 1373
cd0ff491 1374 while (atomic_read(&jme->rx_empty) > 0) {
cdcdc9eb 1375 atomic_dec(&jme->rx_empty);
192570e0
GFT
1376 ++(NET_STAT(jme).rx_dropped);
1377 jme_restart_rx_engine(jme);
1378 }
1379 atomic_inc(&jme->rx_empty);
1380
cd0ff491 1381 if (rest) {
cdcdc9eb 1382 JME_RX_COMPLETE(netdev, holder);
192570e0
GFT
1383 jme_interrupt_mode(jme);
1384 }
1385
cdcdc9eb
GFT
1386 JME_NAPI_WEIGHT_SET(budget, rest);
1387 return JME_NAPI_WEIGHT_VAL(budget) - rest;
fcf45b4c
GFT
1388}
1389
1390static void
1391jme_rx_empty_tasklet(unsigned long arg)
1392{
cd0ff491 1393 struct jme_adapter *jme = (struct jme_adapter *)arg;
fcf45b4c 1394
cd0ff491 1395 if (unlikely(atomic_read(&jme->link_changing) != 1))
fcf45b4c
GFT
1396 return;
1397
cd0ff491 1398 if (unlikely(!netif_carrier_ok(jme->dev)))
fcf45b4c
GFT
1399 return;
1400
7ca9ebee 1401 netif_info(jme, rx_status, jme->dev, "RX Queue Full!\n");
29bdd921 1402
fcf45b4c 1403 jme_rx_clean_tasklet(arg);
cdcdc9eb 1404
cd0ff491 1405 while (atomic_read(&jme->rx_empty) > 0) {
cdcdc9eb
GFT
1406 atomic_dec(&jme->rx_empty);
1407 ++(NET_STAT(jme).rx_dropped);
1408 jme_restart_rx_engine(jme);
1409 }
1410 atomic_inc(&jme->rx_empty);
4330c2f2
GFT
1411}
1412
b3821cc5
GFT
1413static void
1414jme_wake_queue_if_stopped(struct jme_adapter *jme)
1415{
0ede469c 1416 struct jme_ring *txring = &(jme->txring[0]);
b3821cc5
GFT
1417
1418 smp_wmb();
cd0ff491 1419 if (unlikely(netif_queue_stopped(jme->dev) &&
b3821cc5 1420 atomic_read(&txring->nr_free) >= (jme->tx_wake_threshold))) {
937ef75a 1421 netif_info(jme, tx_done, jme->dev, "TX Queue Waked\n");
b3821cc5 1422 netif_wake_queue(jme->dev);
b3821cc5
GFT
1423 }
1424
1425}
1426
3bf61c55
GFT
1427static void
1428jme_tx_clean_tasklet(unsigned long arg)
4330c2f2 1429{
cd0ff491 1430 struct jme_adapter *jme = (struct jme_adapter *)arg;
3bf61c55 1431 struct jme_ring *txring = &(jme->txring[0]);
cd0ff491 1432 struct txdesc *txdesc = txring->desc;
3bf61c55 1433 struct jme_buffer_info *txbi = txring->bufinf, *ctxbi, *ttxbi;
b3821cc5 1434 int i, j, cnt = 0, max, err, mask;
3bf61c55 1435
937ef75a 1436 tx_dbg(jme, "Into txclean\n");
cd0ff491
GFT
1437
1438 if (unlikely(!atomic_dec_and_test(&jme->tx_cleaning)))
fcf45b4c
GFT
1439 goto out;
1440
cd0ff491 1441 if (unlikely(atomic_read(&jme->link_changing) != 1))
fcf45b4c
GFT
1442 goto out;
1443
cd0ff491 1444 if (unlikely(!netif_carrier_ok(jme->dev)))
fcf45b4c
GFT
1445 goto out;
1446
b3821cc5
GFT
1447 max = jme->tx_ring_size - atomic_read(&txring->nr_free);
1448 mask = jme->tx_ring_mask;
3bf61c55 1449
cd0ff491 1450 for (i = atomic_read(&txring->next_to_clean) ; cnt < max ; ) {
3bf61c55
GFT
1451
1452 ctxbi = txbi + i;
1453
cd0ff491 1454 if (likely(ctxbi->skb &&
b3821cc5 1455 !(txdesc[i].descwb.flags & TXWBFLAG_OWN))) {
8c198884 1456
cd0ff491 1457 tx_dbg(jme, "txclean: %d+%d@%lu\n",
937ef75a 1458 i, ctxbi->nr_desc, jiffies);
3bf61c55 1459
cd0ff491 1460 err = txdesc[i].descwb.flags & TXWBFLAG_ALLERR;
3bf61c55 1461
cd0ff491 1462 for (j = 1 ; j < ctxbi->nr_desc ; ++j) {
b3821cc5
GFT
1463 ttxbi = txbi + ((i + j) & (mask));
1464 txdesc[(i + j) & (mask)].dw[0] = 0;
3bf61c55 1465
b3821cc5 1466 pci_unmap_page(jme->pdev,
3bf61c55
GFT
1467 ttxbi->mapping,
1468 ttxbi->len,
1469 PCI_DMA_TODEVICE);
1470
3bf61c55
GFT
1471 ttxbi->mapping = 0;
1472 ttxbi->len = 0;
1473 }
1474
1475 dev_kfree_skb(ctxbi->skb);
3bf61c55
GFT
1476
1477 cnt += ctxbi->nr_desc;
1478
cd0ff491 1479 if (unlikely(err)) {
8c198884 1480 ++(NET_STAT(jme).tx_carrier_errors);
cd0ff491 1481 } else {
8c198884 1482 ++(NET_STAT(jme).tx_packets);
b3821cc5
GFT
1483 NET_STAT(jme).tx_bytes += ctxbi->len;
1484 }
1485
1486 ctxbi->skb = NULL;
1487 ctxbi->len = 0;
cdcdc9eb 1488 ctxbi->start_xmit = 0;
cd0ff491
GFT
1489
1490 } else {
3bf61c55
GFT
1491 break;
1492 }
1493
b3821cc5 1494 i = (i + ctxbi->nr_desc) & mask;
3bf61c55
GFT
1495
1496 ctxbi->nr_desc = 0;
d7699f87
GFT
1497 }
1498
937ef75a 1499 tx_dbg(jme, "txclean: done %d@%lu\n", i, jiffies);
cdcdc9eb 1500 atomic_set(&txring->next_to_clean, i);
79ce639c 1501 atomic_add(cnt, &txring->nr_free);
3bf61c55 1502
b3821cc5
GFT
1503 jme_wake_queue_if_stopped(jme);
1504
fcf45b4c
GFT
1505out:
1506 atomic_inc(&jme->tx_cleaning);
d7699f87
GFT
1507}
1508
79ce639c 1509static void
cd0ff491 1510jme_intr_msi(struct jme_adapter *jme, u32 intrstat)
d7699f87 1511{
3bf61c55
GFT
1512 /*
1513 * Disable interrupt
1514 */
1515 jwrite32f(jme, JME_IENC, INTR_ENABLE);
d7699f87 1516
cd0ff491 1517 if (intrstat & (INTR_LINKCH | INTR_SWINTR)) {
47220951
GFT
1518 /*
1519 * Link change event is critical
1520 * all other events are ignored
1521 */
1522 jwrite32(jme, JME_IEVE, intrstat);
3bf61c55 1523 tasklet_schedule(&jme->linkch_task);
29bdd921 1524 goto out_reenable;
fcf45b4c 1525 }
d7699f87 1526
cd0ff491 1527 if (intrstat & INTR_TMINTR) {
47220951 1528 jwrite32(jme, JME_IEVE, INTR_TMINTR);
79ce639c 1529 tasklet_schedule(&jme->pcc_task);
47220951 1530 }
79ce639c 1531
cd0ff491 1532 if (intrstat & (INTR_PCCTXTO | INTR_PCCTX)) {
47220951 1533 jwrite32(jme, JME_IEVE, INTR_PCCTXTO | INTR_PCCTX | INTR_TX0);
4330c2f2 1534 tasklet_schedule(&jme->txclean_task);
47220951
GFT
1535 }
1536
cd0ff491 1537 if ((intrstat & (INTR_PCCRX0TO | INTR_PCCRX0 | INTR_RX0EMP))) {
47220951
GFT
1538 jwrite32(jme, JME_IEVE, (intrstat & (INTR_PCCRX0TO |
1539 INTR_PCCRX0 |
1540 INTR_RX0EMP)) |
1541 INTR_RX0);
1542 }
d7699f87 1543
cd0ff491
GFT
1544 if (test_bit(JME_FLAG_POLL, &jme->flags)) {
1545 if (intrstat & INTR_RX0EMP)
192570e0
GFT
1546 atomic_inc(&jme->rx_empty);
1547
cd0ff491
GFT
1548 if ((intrstat & (INTR_PCCRX0TO | INTR_PCCRX0 | INTR_RX0EMP))) {
1549 if (likely(JME_RX_SCHEDULE_PREP(jme))) {
192570e0 1550 jme_polling_mode(jme);
cdcdc9eb 1551 JME_RX_SCHEDULE(jme);
192570e0
GFT
1552 }
1553 }
cd0ff491
GFT
1554 } else {
1555 if (intrstat & INTR_RX0EMP) {
cdcdc9eb 1556 atomic_inc(&jme->rx_empty);
cd0ff491
GFT
1557 tasklet_hi_schedule(&jme->rxempty_task);
1558 } else if (intrstat & (INTR_PCCRX0TO | INTR_PCCRX0)) {
1559 tasklet_hi_schedule(&jme->rxclean_task);
cdcdc9eb 1560 }
4330c2f2 1561 }
d7699f87 1562
29bdd921 1563out_reenable:
3bf61c55 1564 /*
fcf45b4c 1565 * Re-enable interrupt
3bf61c55 1566 */
fcf45b4c 1567 jwrite32f(jme, JME_IENS, INTR_ENABLE);
79ce639c
GFT
1568}
1569
3b70a6fa
GFT
1570#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,18)
1571static irqreturn_t
1572jme_intr(int irq, void *dev_id, struct pt_regs *regs)
1573#else
79ce639c
GFT
1574static irqreturn_t
1575jme_intr(int irq, void *dev_id)
3b70a6fa 1576#endif
79ce639c 1577{
cd0ff491
GFT
1578 struct net_device *netdev = dev_id;
1579 struct jme_adapter *jme = netdev_priv(netdev);
1580 u32 intrstat;
79ce639c
GFT
1581
1582 intrstat = jread32(jme, JME_IEVE);
1583
1584 /*
1585 * Check if it's really an interrupt for us
1586 */
7ee473a3 1587 if (unlikely((intrstat & INTR_ENABLE) == 0))
29bdd921 1588 return IRQ_NONE;
79ce639c
GFT
1589
1590 /*
1591 * Check if the device still exist
1592 */
cd0ff491
GFT
1593 if (unlikely(intrstat == ~((typeof(intrstat))0)))
1594 return IRQ_NONE;
79ce639c
GFT
1595
1596 jme_intr_msi(jme, intrstat);
1597
cd0ff491 1598 return IRQ_HANDLED;
d7699f87
GFT
1599}
1600
3b70a6fa
GFT
1601#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,18)
1602static irqreturn_t
1603jme_msi(int irq, void *dev_id, struct pt_regs *regs)
1604#else
79ce639c
GFT
1605static irqreturn_t
1606jme_msi(int irq, void *dev_id)
3b70a6fa 1607#endif
79ce639c 1608{
cd0ff491
GFT
1609 struct net_device *netdev = dev_id;
1610 struct jme_adapter *jme = netdev_priv(netdev);
1611 u32 intrstat;
79ce639c 1612
0ede469c 1613 intrstat = jread32(jme, JME_IEVE);
79ce639c
GFT
1614
1615 jme_intr_msi(jme, intrstat);
1616
cd0ff491 1617 return IRQ_HANDLED;
79ce639c
GFT
1618}
1619
79ce639c
GFT
1620static void
1621jme_reset_link(struct jme_adapter *jme)
1622{
1623 jwrite32(jme, JME_TMCSR, TMCSR_SWIT);
1624}
1625
fcf45b4c
GFT
1626static void
1627jme_restart_an(struct jme_adapter *jme)
1628{
cd0ff491 1629 u32 bmcr;
fcf45b4c 1630
cd0ff491 1631 spin_lock_bh(&jme->phy_lock);
fcf45b4c
GFT
1632 bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
1633 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
1634 jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, bmcr);
cd0ff491 1635 spin_unlock_bh(&jme->phy_lock);
79ce639c
GFT
1636}
1637
1638static int
1639jme_request_irq(struct jme_adapter *jme)
1640{
1641 int rc;
cd0ff491 1642 struct net_device *netdev = jme->dev;
3b70a6fa
GFT
1643#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,18)
1644 irqreturn_t (*handler)(int, void *, struct pt_regs *) = jme_intr;
1645 int irq_flags = SA_SHIRQ;
1646#else
cd0ff491
GFT
1647 irq_handler_t handler = jme_intr;
1648 int irq_flags = IRQF_SHARED;
3b70a6fa 1649#endif
cd0ff491
GFT
1650
1651 if (!pci_enable_msi(jme->pdev)) {
1652 set_bit(JME_FLAG_MSI, &jme->flags);
1653 handler = jme_msi;
1654 irq_flags = 0;
1655 }
1656
1657 rc = request_irq(jme->pdev->irq, handler, irq_flags, netdev->name,
1658 netdev);
1659 if (rc) {
937ef75a
JP
1660 netdev_err(netdev,
1661 "Unable to request %s interrupt (return: %d)\n",
1662 test_bit(JME_FLAG_MSI, &jme->flags) ? "MSI" : "INTx",
1663 rc);
79ce639c 1664
cd0ff491
GFT
1665 if (test_bit(JME_FLAG_MSI, &jme->flags)) {
1666 pci_disable_msi(jme->pdev);
1667 clear_bit(JME_FLAG_MSI, &jme->flags);
79ce639c 1668 }
cd0ff491 1669 } else {
79ce639c
GFT
1670 netdev->irq = jme->pdev->irq;
1671 }
1672
cd0ff491 1673 return rc;
79ce639c
GFT
1674}
1675
1676static void
1677jme_free_irq(struct jme_adapter *jme)
1678{
cd0ff491
GFT
1679 free_irq(jme->pdev->irq, jme->dev);
1680 if (test_bit(JME_FLAG_MSI, &jme->flags)) {
1681 pci_disable_msi(jme->pdev);
1682 clear_bit(JME_FLAG_MSI, &jme->flags);
79ce639c 1683 jme->dev->irq = jme->pdev->irq;
cd0ff491 1684 }
fcf45b4c
GFT
1685}
1686
ed457bcc
GFT
1687static inline void
1688jme_new_phy_on(struct jme_adapter *jme)
1689{
1690 u32 reg;
1691
1692 reg = jread32(jme, JME_PHY_PWR);
1693 reg &= ~(PHY_PWR_DWN1SEL | PHY_PWR_DWN1SW |
1694 PHY_PWR_DWN2 | PHY_PWR_CLKSEL);
1695 jwrite32(jme, JME_PHY_PWR, reg);
1696
1697 pci_read_config_dword(jme->pdev, PCI_PRIV_PE1, &reg);
1698 reg &= ~PE1_GPREG0_PBG;
1699 reg |= PE1_GPREG0_ENBG;
1700 pci_write_config_dword(jme->pdev, PCI_PRIV_PE1, reg);
1701}
1702
1703static inline void
1704jme_new_phy_off(struct jme_adapter *jme)
1705{
1706 u32 reg;
1707
1708 reg = jread32(jme, JME_PHY_PWR);
1709 reg |= PHY_PWR_DWN1SEL | PHY_PWR_DWN1SW |
1710 PHY_PWR_DWN2 | PHY_PWR_CLKSEL;
1711 jwrite32(jme, JME_PHY_PWR, reg);
1712
1713 pci_read_config_dword(jme->pdev, PCI_PRIV_PE1, &reg);
1714 reg &= ~PE1_GPREG0_PBG;
1715 reg |= PE1_GPREG0_PDD3COLD;
1716 pci_write_config_dword(jme->pdev, PCI_PRIV_PE1, reg);
1717}
1718
e58b908e
GFT
1719static inline void
1720jme_phy_on(struct jme_adapter *jme)
1721{
1722 u32 bmcr;
1723
1724 bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
1725 bmcr &= ~BMCR_PDOWN;
1726 jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, bmcr);
ed457bcc
GFT
1727
1728 if (new_phy_power_ctrl(jme->chip_main_rev))
1729 jme_new_phy_on(jme);
1730}
1731
1732static inline void
1733jme_phy_off(struct jme_adapter *jme)
1734{
1735 u32 bmcr;
1736
1737 bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
1738 bmcr |= BMCR_PDOWN;
1739 jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, bmcr);
1740
1741 if (new_phy_power_ctrl(jme->chip_main_rev))
1742 jme_new_phy_off(jme);
e58b908e
GFT
1743}
1744
3bf61c55
GFT
1745static int
1746jme_open(struct net_device *netdev)
d7699f87
GFT
1747{
1748 struct jme_adapter *jme = netdev_priv(netdev);
cd0ff491 1749 int rc;
79ce639c 1750
42b1055e 1751 jme_clear_pm(jme);
cdcdc9eb 1752 JME_NAPI_ENABLE(jme);
d7699f87 1753
0ede469c 1754 tasklet_enable(&jme->linkch_task);
cd0ff491
GFT
1755 tasklet_enable(&jme->txclean_task);
1756 tasklet_hi_enable(&jme->rxclean_task);
1757 tasklet_hi_enable(&jme->rxempty_task);
1758
79ce639c 1759 rc = jme_request_irq(jme);
cd0ff491 1760 if (rc)
4330c2f2 1761 goto err_out;
79ce639c 1762
d7699f87 1763 jme_start_irq(jme);
42b1055e 1764
ed457bcc
GFT
1765 jme_phy_on(jme);
1766 if (test_bit(JME_FLAG_SSET, &jme->flags))
42b1055e 1767 jme_set_settings(netdev, &jme->old_ecmd);
ed457bcc 1768 else
42b1055e
GFT
1769 jme_reset_phy_processor(jme);
1770
29bdd921 1771 jme_reset_link(jme);
d7699f87
GFT
1772
1773 return 0;
1774
d7699f87
GFT
1775err_out:
1776 netif_stop_queue(netdev);
1777 netif_carrier_off(netdev);
4330c2f2 1778 return rc;
d7699f87
GFT
1779}
1780
42b1055e
GFT
1781static void
1782jme_set_100m_half(struct jme_adapter *jme)
1783{
cd0ff491 1784 u32 bmcr, tmp;
42b1055e 1785
a82e368c 1786 jme_phy_on(jme);
42b1055e
GFT
1787 bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
1788 tmp = bmcr & ~(BMCR_ANENABLE | BMCR_SPEED100 |
1789 BMCR_SPEED1000 | BMCR_FULLDPLX);
1790 tmp |= BMCR_SPEED100;
1791
1792 if (bmcr != tmp)
1793 jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, tmp);
1794
cd0ff491 1795 if (jme->fpgaver)
cdcdc9eb
GFT
1796 jwrite32(jme, JME_GHC, GHC_SPEED_100M | GHC_LINK_POLL);
1797 else
1798 jwrite32(jme, JME_GHC, GHC_SPEED_100M);
42b1055e
GFT
1799}
1800
47220951
GFT
1801#define JME_WAIT_LINK_TIME 2000 /* 2000ms */
1802static void
1803jme_wait_link(struct jme_adapter *jme)
1804{
cd0ff491 1805 u32 phylink, to = JME_WAIT_LINK_TIME;
47220951
GFT
1806
1807 mdelay(1000);
1808 phylink = jme_linkstat_from_phy(jme);
cd0ff491 1809 while (!(phylink & PHY_LINK_UP) && (to -= 10) > 0) {
47220951
GFT
1810 mdelay(10);
1811 phylink = jme_linkstat_from_phy(jme);
1812 }
1813}
1814
a82e368c
GFT
1815static void
1816jme_powersave_phy(struct jme_adapter *jme)
1817{
1818 if (jme->reg_pmcs) {
1819 jme_set_100m_half(jme);
1820
1821 if (jme->reg_pmcs & (PMCS_LFEN | PMCS_LREN))
1822 jme_wait_link(jme);
1823
1824 jwrite32(jme, JME_PMCS, jme->reg_pmcs);
1825 } else {
1826 jme_phy_off(jme);
1827 }
1828}
1829
3bf61c55
GFT
1830static int
1831jme_close(struct net_device *netdev)
d7699f87
GFT
1832{
1833 struct jme_adapter *jme = netdev_priv(netdev);
1834
1835 netif_stop_queue(netdev);
1836 netif_carrier_off(netdev);
1837
1838 jme_stop_irq(jme);
79ce639c 1839 jme_free_irq(jme);
d7699f87 1840
cdcdc9eb 1841 JME_NAPI_DISABLE(jme);
192570e0 1842
0ede469c
GFT
1843 tasklet_disable(&jme->linkch_task);
1844 tasklet_disable(&jme->txclean_task);
1845 tasklet_disable(&jme->rxclean_task);
1846 tasklet_disable(&jme->rxempty_task);
8c198884 1847
cd0ff491
GFT
1848 jme_disable_rx_engine(jme);
1849 jme_disable_tx_engine(jme);
8c198884 1850 jme_reset_mac_processor(jme);
d7699f87
GFT
1851 jme_free_rx_resources(jme);
1852 jme_free_tx_resources(jme);
42b1055e 1853 jme->phylink = 0;
b3821cc5
GFT
1854 jme_phy_off(jme);
1855
1856 return 0;
1857}
1858
1859static int
1860jme_alloc_txdesc(struct jme_adapter *jme,
1861 struct sk_buff *skb)
1862{
0ede469c 1863 struct jme_ring *txring = &(jme->txring[0]);
b3821cc5
GFT
1864 int idx, nr_alloc, mask = jme->tx_ring_mask;
1865
1866 idx = txring->next_to_use;
1867 nr_alloc = skb_shinfo(skb)->nr_frags + 2;
1868
cd0ff491 1869 if (unlikely(atomic_read(&txring->nr_free) < nr_alloc))
b3821cc5
GFT
1870 return -1;
1871
1872 atomic_sub(nr_alloc, &txring->nr_free);
42b1055e 1873
b3821cc5
GFT
1874 txring->next_to_use = (txring->next_to_use + nr_alloc) & mask;
1875
1876 return idx;
1877}
1878
1879static void
1880jme_fill_tx_map(struct pci_dev *pdev,
cd0ff491 1881 struct txdesc *txdesc,
b3821cc5
GFT
1882 struct jme_buffer_info *txbi,
1883 struct page *page,
cd0ff491
GFT
1884 u32 page_offset,
1885 u32 len,
1886 u8 hidma)
b3821cc5
GFT
1887{
1888 dma_addr_t dmaaddr;
1889
1890 dmaaddr = pci_map_page(pdev,
1891 page,
1892 page_offset,
1893 len,
1894 PCI_DMA_TODEVICE);
1895
1896 pci_dma_sync_single_for_device(pdev,
1897 dmaaddr,
1898 len,
1899 PCI_DMA_TODEVICE);
1900
1901 txdesc->dw[0] = 0;
1902 txdesc->dw[1] = 0;
1903 txdesc->desc2.flags = TXFLAG_OWN;
cd0ff491 1904 txdesc->desc2.flags |= (hidma) ? TXFLAG_64BIT : 0;
b3821cc5
GFT
1905 txdesc->desc2.datalen = cpu_to_le16(len);
1906 txdesc->desc2.bufaddrh = cpu_to_le32((__u64)dmaaddr >> 32);
1907 txdesc->desc2.bufaddrl = cpu_to_le32(
1908 (__u64)dmaaddr & 0xFFFFFFFFUL);
1909
1910 txbi->mapping = dmaaddr;
1911 txbi->len = len;
1912}
1913
1914static void
1915jme_map_tx_skb(struct jme_adapter *jme, struct sk_buff *skb, int idx)
1916{
0ede469c 1917 struct jme_ring *txring = &(jme->txring[0]);
cd0ff491 1918 struct txdesc *txdesc = txring->desc, *ctxdesc;
b3821cc5 1919 struct jme_buffer_info *txbi = txring->bufinf, *ctxbi;
cd0ff491 1920 u8 hidma = jme->dev->features & NETIF_F_HIGHDMA;
b3821cc5
GFT
1921 int i, nr_frags = skb_shinfo(skb)->nr_frags;
1922 int mask = jme->tx_ring_mask;
1923 struct skb_frag_struct *frag;
cd0ff491 1924 u32 len;
b3821cc5 1925
cd0ff491
GFT
1926 for (i = 0 ; i < nr_frags ; ++i) {
1927 frag = &skb_shinfo(skb)->frags[i];
b3821cc5
GFT
1928 ctxdesc = txdesc + ((idx + i + 2) & (mask));
1929 ctxbi = txbi + ((idx + i + 2) & (mask));
1930
1931 jme_fill_tx_map(jme->pdev, ctxdesc, ctxbi, frag->page,
1932 frag->page_offset, frag->size, hidma);
42b1055e 1933 }
b3821cc5 1934
cd0ff491 1935 len = skb_is_nonlinear(skb) ? skb_headlen(skb) : skb->len;
b3821cc5
GFT
1936 ctxdesc = txdesc + ((idx + 1) & (mask));
1937 ctxbi = txbi + ((idx + 1) & (mask));
1938 jme_fill_tx_map(jme->pdev, ctxdesc, ctxbi, virt_to_page(skb->data),
1939 offset_in_page(skb->data), len, hidma);
1940
1941}
1942
1943static int
1944jme_expand_header(struct jme_adapter *jme, struct sk_buff *skb)
1945{
3b70a6fa 1946 if (unlikely(
0ede469c 1947#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,17)
3b70a6fa
GFT
1948 skb_shinfo(skb)->tso_size
1949#else
1950 skb_shinfo(skb)->gso_size
1951#endif
1952 && skb_header_cloned(skb) &&
b3821cc5
GFT
1953 pskb_expand_head(skb, 0, 0, GFP_ATOMIC))) {
1954 dev_kfree_skb(skb);
1955 return -1;
1956 }
1957
1958 return 0;
1959}
1960
1961static int
3b70a6fa 1962jme_tx_tso(struct sk_buff *skb, __le16 *mss, u8 *flags)
b3821cc5 1963{
0ede469c 1964#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,17)
3b70a6fa
GFT
1965 *mss = cpu_to_le16(skb_shinfo(skb)->tso_size << TXDESC_MSS_SHIFT);
1966#else
1967 *mss = cpu_to_le16(skb_shinfo(skb)->gso_size << TXDESC_MSS_SHIFT);
1968#endif
cd0ff491 1969 if (*mss) {
b3821cc5
GFT
1970 *flags |= TXFLAG_LSEN;
1971
cd0ff491 1972 if (skb->protocol == htons(ETH_P_IP)) {
b3821cc5
GFT
1973 struct iphdr *iph = ip_hdr(skb);
1974
1975 iph->check = 0;
cd0ff491 1976 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
b3821cc5
GFT
1977 iph->daddr, 0,
1978 IPPROTO_TCP,
1979 0);
cd0ff491 1980 } else {
b3821cc5
GFT
1981 struct ipv6hdr *ip6h = ipv6_hdr(skb);
1982
cd0ff491 1983 tcp_hdr(skb)->check = ~csum_ipv6_magic(&ip6h->saddr,
b3821cc5
GFT
1984 &ip6h->daddr, 0,
1985 IPPROTO_TCP,
1986 0);
1987 }
1988
1989 return 0;
1990 }
1991
1992 return 1;
1993}
1994
1995static void
cd0ff491 1996jme_tx_csum(struct jme_adapter *jme, struct sk_buff *skb, u8 *flags)
b3821cc5 1997{
3b70a6fa
GFT
1998#ifdef CHECKSUM_PARTIAL
1999 if (skb->ip_summed == CHECKSUM_PARTIAL)
2000#else
2001 if (skb->ip_summed == CHECKSUM_HW)
2002#endif
2003 {
cd0ff491 2004 u8 ip_proto;
b3821cc5 2005
3b70a6fa
GFT
2006#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,21)
2007 if (skb->protocol == htons(ETH_P_IP))
2008 ip_proto = ip_hdr(skb)->protocol;
2009 else if (skb->protocol == htons(ETH_P_IPV6))
2010 ip_proto = ipv6_hdr(skb)->nexthdr;
2011 else
2012 ip_proto = 0;
2013#else
b3821cc5 2014 switch (skb->protocol) {
cd0ff491 2015 case htons(ETH_P_IP):
b3821cc5
GFT
2016 ip_proto = ip_hdr(skb)->protocol;
2017 break;
cd0ff491 2018 case htons(ETH_P_IPV6):
b3821cc5
GFT
2019 ip_proto = ipv6_hdr(skb)->nexthdr;
2020 break;
2021 default:
2022 ip_proto = 0;
2023 break;
2024 }
3b70a6fa 2025#endif
b3821cc5 2026
cd0ff491 2027 switch (ip_proto) {
b3821cc5
GFT
2028 case IPPROTO_TCP:
2029 *flags |= TXFLAG_TCPCS;
2030 break;
2031 case IPPROTO_UDP:
2032 *flags |= TXFLAG_UDPCS;
2033 break;
2034 default:
937ef75a 2035 netif_err(jme, tx_err, jme->dev, "Error upper layer protocol\n");
b3821cc5
GFT
2036 break;
2037 }
2038 }
2039}
2040
cd0ff491 2041static inline void
3b70a6fa 2042jme_tx_vlan(struct sk_buff *skb, __le16 *vlan, u8 *flags)
b3821cc5 2043{
cd0ff491 2044 if (vlan_tx_tag_present(skb)) {
b3821cc5 2045 *flags |= TXFLAG_TAGON;
3b70a6fa 2046 *vlan = cpu_to_le16(vlan_tx_tag_get(skb));
42b1055e 2047 }
b3821cc5
GFT
2048}
2049
2050static int
3b70a6fa 2051jme_fill_tx_desc(struct jme_adapter *jme, struct sk_buff *skb, int idx)
b3821cc5 2052{
0ede469c 2053 struct jme_ring *txring = &(jme->txring[0]);
cd0ff491 2054 struct txdesc *txdesc;
b3821cc5 2055 struct jme_buffer_info *txbi;
cd0ff491 2056 u8 flags;
b3821cc5 2057
cd0ff491 2058 txdesc = (struct txdesc *)txring->desc + idx;
b3821cc5
GFT
2059 txbi = txring->bufinf + idx;
2060
2061 txdesc->dw[0] = 0;
2062 txdesc->dw[1] = 0;
2063 txdesc->dw[2] = 0;
2064 txdesc->dw[3] = 0;
2065 txdesc->desc1.pktsize = cpu_to_le16(skb->len);
2066 /*
2067 * Set OWN bit at final.
2068 * When kernel transmit faster than NIC.
2069 * And NIC trying to send this descriptor before we tell
2070 * it to start sending this TX queue.
2071 * Other fields are already filled correctly.
2072 */
2073 wmb();
2074 flags = TXFLAG_OWN | TXFLAG_INT;
cd0ff491
GFT
2075 /*
2076 * Set checksum flags while not tso
2077 */
2078 if (jme_tx_tso(skb, &txdesc->desc1.mss, &flags))
2079 jme_tx_csum(jme, skb, &flags);
b3821cc5 2080 jme_tx_vlan(skb, &txdesc->desc1.vlan, &flags);
3b70a6fa 2081 jme_map_tx_skb(jme, skb, idx);
b3821cc5
GFT
2082 txdesc->desc1.flags = flags;
2083 /*
2084 * Set tx buffer info after telling NIC to send
2085 * For better tx_clean timing
2086 */
2087 wmb();
2088 txbi->nr_desc = skb_shinfo(skb)->nr_frags + 2;
2089 txbi->skb = skb;
2090 txbi->len = skb->len;
cd0ff491
GFT
2091 txbi->start_xmit = jiffies;
2092 if (!txbi->start_xmit)
8d27293f 2093 txbi->start_xmit = (0UL-1);
d7699f87
GFT
2094
2095 return 0;
2096}
2097
b3821cc5
GFT
2098static void
2099jme_stop_queue_if_full(struct jme_adapter *jme)
2100{
0ede469c 2101 struct jme_ring *txring = &(jme->txring[0]);
cd0ff491
GFT
2102 struct jme_buffer_info *txbi = txring->bufinf;
2103 int idx = atomic_read(&txring->next_to_clean);
cdcdc9eb 2104
cd0ff491 2105 txbi += idx;
b3821cc5
GFT
2106
2107 smp_wmb();
cd0ff491 2108 if (unlikely(atomic_read(&txring->nr_free) < (MAX_SKB_FRAGS+2))) {
b3821cc5 2109 netif_stop_queue(jme->dev);
937ef75a 2110 netif_info(jme, tx_queued, jme->dev, "TX Queue Paused\n");
b3821cc5 2111 smp_wmb();
cd0ff491
GFT
2112 if (atomic_read(&txring->nr_free)
2113 >= (jme->tx_wake_threshold)) {
b3821cc5 2114 netif_wake_queue(jme->dev);
937ef75a 2115 netif_info(jme, tx_queued, jme->dev, "TX Queue Fast Waked\n");
b3821cc5
GFT
2116 }
2117 }
2118
cd0ff491 2119 if (unlikely(txbi->start_xmit &&
cdcdc9eb
GFT
2120 (jiffies - txbi->start_xmit) >= TX_TIMEOUT &&
2121 txbi->skb)) {
2122 netif_stop_queue(jme->dev);
937ef75a 2123 netif_info(jme, tx_queued, jme->dev, "TX Queue Stopped %d@%lu\n", idx, jiffies);
cdcdc9eb 2124 }
b3821cc5
GFT
2125}
2126
3bf61c55
GFT
2127/*
2128 * This function is already protected by netif_tx_lock()
2129 */
cd0ff491 2130
7ca9ebee 2131#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,31)
3bf61c55 2132static int
7ca9ebee
GFT
2133#else
2134static netdev_tx_t
2135#endif
3bf61c55 2136jme_start_xmit(struct sk_buff *skb, struct net_device *netdev)
d7699f87 2137{
cd0ff491 2138 struct jme_adapter *jme = netdev_priv(netdev);
b3821cc5 2139 int idx;
d7699f87 2140
cd0ff491 2141 if (unlikely(jme_expand_header(jme, skb))) {
b3821cc5
GFT
2142 ++(NET_STAT(jme).tx_dropped);
2143 return NETDEV_TX_OK;
2144 }
2145
2146 idx = jme_alloc_txdesc(jme, skb);
79ce639c 2147
cd0ff491 2148 if (unlikely(idx < 0)) {
b3821cc5 2149 netif_stop_queue(netdev);
937ef75a
JP
2150 netif_err(jme, tx_err, jme->dev,
2151 "BUG! Tx ring full when queue awake!\n");
d7699f87 2152
cd0ff491 2153 return NETDEV_TX_BUSY;
b3821cc5
GFT
2154 }
2155
3b70a6fa 2156 jme_fill_tx_desc(jme, skb, idx);
b3821cc5 2157
4330c2f2
GFT
2158 jwrite32(jme, JME_TXCS, jme->reg_txcs |
2159 TXCS_SELECT_QUEUE0 |
2160 TXCS_QUEUE0S |
2161 TXCS_ENABLE);
0ede469c 2162#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,29)
d7699f87 2163 netdev->trans_start = jiffies;
0ede469c 2164#endif
d7699f87 2165
937ef75a
JP
2166 tx_dbg(jme, "xmit: %d+%d@%lu\n",
2167 idx, skb_shinfo(skb)->nr_frags + 2, jiffies);
b3821cc5
GFT
2168 jme_stop_queue_if_full(jme);
2169
cd0ff491 2170 return NETDEV_TX_OK;
d7699f87
GFT
2171}
2172
e523cd89
GFT
2173static void
2174jme_set_unicastaddr(struct net_device *netdev)
2175{
2176 struct jme_adapter *jme = netdev_priv(netdev);
2177 u32 val;
2178
2179 val = (netdev->dev_addr[3] & 0xff) << 24 |
2180 (netdev->dev_addr[2] & 0xff) << 16 |
2181 (netdev->dev_addr[1] & 0xff) << 8 |
2182 (netdev->dev_addr[0] & 0xff);
2183 jwrite32(jme, JME_RXUMA_LO, val);
2184 val = (netdev->dev_addr[5] & 0xff) << 8 |
2185 (netdev->dev_addr[4] & 0xff);
2186 jwrite32(jme, JME_RXUMA_HI, val);
2187}
2188
3bf61c55
GFT
2189static int
2190jme_set_macaddr(struct net_device *netdev, void *p)
d7699f87 2191{
cd0ff491 2192 struct jme_adapter *jme = netdev_priv(netdev);
d7699f87 2193 struct sockaddr *addr = p;
d7699f87 2194
cd0ff491 2195 if (netif_running(netdev))
d7699f87
GFT
2196 return -EBUSY;
2197
cd0ff491 2198 spin_lock_bh(&jme->macaddr_lock);
d7699f87 2199 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
e523cd89 2200 jme_set_unicastaddr(netdev);
cd0ff491 2201 spin_unlock_bh(&jme->macaddr_lock);
d7699f87
GFT
2202
2203 return 0;
2204}
2205
3bf61c55
GFT
2206static void
2207jme_set_multi(struct net_device *netdev)
d7699f87 2208{
3bf61c55 2209 struct jme_adapter *jme = netdev_priv(netdev);
d7699f87 2210 u32 mc_hash[2] = {};
7ca9ebee 2211#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,33)
d7699f87 2212 int i;
7ca9ebee 2213#endif
d7699f87 2214
cd0ff491 2215 spin_lock_bh(&jme->rxmcs_lock);
8c198884
GFT
2216
2217 jme->reg_rxmcs |= RXMCS_BRDFRAME | RXMCS_UNIFRAME;
d7699f87 2218
cd0ff491 2219 if (netdev->flags & IFF_PROMISC) {
8c198884 2220 jme->reg_rxmcs |= RXMCS_ALLFRAME;
cd0ff491 2221 } else if (netdev->flags & IFF_ALLMULTI) {
8c198884 2222 jme->reg_rxmcs |= RXMCS_ALLMULFRAME;
cd0ff491 2223 } else if (netdev->flags & IFF_MULTICAST) {
8e14c278 2224#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,34)
3bf61c55 2225 struct dev_mc_list *mclist;
8e14c278
JP
2226#else
2227 struct netdev_hw_addr *ha;
2228#endif
3bf61c55 2229 int bit_nr;
d7699f87 2230
8c198884 2231 jme->reg_rxmcs |= RXMCS_MULFRAME | RXMCS_MULFILTERED;
7ca9ebee 2232#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,33)
3bf61c55
GFT
2233 for (i = 0, mclist = netdev->mc_list;
2234 mclist && i < netdev->mc_count;
2235 ++i, mclist = mclist->next) {
8e14c278 2236#elif LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,34)
7ca9ebee 2237 netdev_for_each_mc_addr(mclist, netdev) {
8e14c278
JP
2238#else
2239 netdev_for_each_mc_addr(ha, netdev) {
7ca9ebee 2240#endif
8e14c278 2241#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,34)
cd0ff491 2242 bit_nr = ether_crc(ETH_ALEN, mclist->dmi_addr) & 0x3F;
8e14c278
JP
2243#else
2244 bit_nr = ether_crc(ETH_ALEN, ha->addr) & 0x3F;
2245#endif
cd0ff491
GFT
2246 mc_hash[bit_nr >> 5] |= 1 << (bit_nr & 0x1F);
2247 }
d7699f87 2248
4330c2f2
GFT
2249 jwrite32(jme, JME_RXMCHT_LO, mc_hash[0]);
2250 jwrite32(jme, JME_RXMCHT_HI, mc_hash[1]);
d7699f87
GFT
2251 }
2252
d7699f87 2253 wmb();
8c198884
GFT
2254 jwrite32(jme, JME_RXMCS, jme->reg_rxmcs);
2255
cd0ff491 2256 spin_unlock_bh(&jme->rxmcs_lock);
d7699f87
GFT
2257}
2258
3bf61c55 2259static int
8c198884 2260jme_change_mtu(struct net_device *netdev, int new_mtu)
d7699f87 2261{
cd0ff491 2262 struct jme_adapter *jme = netdev_priv(netdev);
79ce639c 2263
cd0ff491 2264 if (new_mtu == jme->old_mtu)
29bdd921
GFT
2265 return 0;
2266
cd0ff491
GFT
2267 if (((new_mtu + ETH_HLEN) > MAX_ETHERNET_JUMBO_PACKET_SIZE) ||
2268 ((new_mtu) < IPV6_MIN_MTU))
2269 return -EINVAL;
79ce639c 2270
cd0ff491 2271 if (new_mtu > 4000) {
79ce639c
GFT
2272 jme->reg_rxcs &= ~RXCS_FIFOTHNP;
2273 jme->reg_rxcs |= RXCS_FIFOTHNP_64QW;
2274 jme_restart_rx_engine(jme);
cd0ff491 2275 } else {
79ce639c
GFT
2276 jme->reg_rxcs &= ~RXCS_FIFOTHNP;
2277 jme->reg_rxcs |= RXCS_FIFOTHNP_128QW;
2278 jme_restart_rx_engine(jme);
2279 }
2280
cd0ff491 2281 if (new_mtu > 1900) {
1a0b42f4
MM
2282 netdev->features &= ~(NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
2283 NETIF_F_TSO | NETIF_F_TSO6);
cd0ff491
GFT
2284 } else {
2285 if (test_bit(JME_FLAG_TXCSUM, &jme->flags))
1a0b42f4 2286 netdev->features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
cd0ff491 2287 if (test_bit(JME_FLAG_TSO, &jme->flags))
1a0b42f4 2288 netdev->features |= NETIF_F_TSO | NETIF_F_TSO6;
79ce639c
GFT
2289 }
2290
cd0ff491
GFT
2291 netdev->mtu = new_mtu;
2292 jme_reset_link(jme);
79ce639c
GFT
2293
2294 return 0;
d7699f87
GFT
2295}
2296
8c198884
GFT
2297static void
2298jme_tx_timeout(struct net_device *netdev)
2299{
cd0ff491 2300 struct jme_adapter *jme = netdev_priv(netdev);
8c198884 2301
cdcdc9eb
GFT
2302 jme->phylink = 0;
2303 jme_reset_phy_processor(jme);
cd0ff491 2304 if (test_bit(JME_FLAG_SSET, &jme->flags))
cdcdc9eb
GFT
2305 jme_set_settings(netdev, &jme->old_ecmd);
2306
8c198884 2307 /*
cdcdc9eb 2308 * Force to Reset the link again
8c198884 2309 */
29bdd921 2310 jme_reset_link(jme);
8c198884
GFT
2311}
2312
1e5ebebc
GFT
2313static inline void jme_pause_rx(struct jme_adapter *jme)
2314{
2315 atomic_dec(&jme->link_changing);
2316
2317 jme_set_rx_pcc(jme, PCC_OFF);
2318 if (test_bit(JME_FLAG_POLL, &jme->flags)) {
2319 JME_NAPI_DISABLE(jme);
2320 } else {
2321 tasklet_disable(&jme->rxclean_task);
2322 tasklet_disable(&jme->rxempty_task);
2323 }
2324}
2325
2326static inline void jme_resume_rx(struct jme_adapter *jme)
2327{
2328 struct dynpcc_info *dpi = &(jme->dpi);
2329
2330 if (test_bit(JME_FLAG_POLL, &jme->flags)) {
2331 JME_NAPI_ENABLE(jme);
2332 } else {
2333 tasklet_hi_enable(&jme->rxclean_task);
2334 tasklet_hi_enable(&jme->rxempty_task);
2335 }
2336 dpi->cur = PCC_P1;
2337 dpi->attempt = PCC_P1;
2338 dpi->cnt = 0;
2339 jme_set_rx_pcc(jme, PCC_P1);
2340
2341 atomic_inc(&jme->link_changing);
2342}
2343
42b1055e
GFT
2344static void
2345jme_vlan_rx_register(struct net_device *netdev, struct vlan_group *grp)
2346{
2347 struct jme_adapter *jme = netdev_priv(netdev);
2348
1e5ebebc 2349 jme_pause_rx(jme);
42b1055e 2350 jme->vlgrp = grp;
1e5ebebc 2351 jme_resume_rx(jme);
42b1055e
GFT
2352}
2353
7ca9ebee
GFT
2354#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,21)
2355static void
2356jme_vlan_rx_kill_vid(struct net_device *netdev, unsigned short vid)
2357{
2358 struct jme_adapter *jme = netdev_priv(netdev);
2359
7ca9ebee 2360 if(jme->vlgrp) {
1e5ebebc 2361 jme_pause_rx(jme);
7ca9ebee
GFT
2362#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,20)
2363 jme->vlgrp->vlan_devices[vid] = NULL;
2364#else
2365 vlan_group_set_device(jme->vlgrp, vid, NULL);
2366#endif
1e5ebebc 2367 jme_resume_rx(jme);
7ca9ebee 2368 }
7ca9ebee
GFT
2369}
2370#endif
2371
3bf61c55
GFT
2372static void
2373jme_get_drvinfo(struct net_device *netdev,
2374 struct ethtool_drvinfo *info)
d7699f87 2375{
cd0ff491 2376 struct jme_adapter *jme = netdev_priv(netdev);
d7699f87 2377
cd0ff491
GFT
2378 strcpy(info->driver, DRV_NAME);
2379 strcpy(info->version, DRV_VERSION);
2380 strcpy(info->bus_info, pci_name(jme->pdev));
d7699f87
GFT
2381}
2382
8c198884
GFT
2383static int
2384jme_get_regs_len(struct net_device *netdev)
2385{
cd0ff491 2386 return JME_REG_LEN;
8c198884
GFT
2387}
2388
2389static void
cd0ff491 2390mmapio_memcpy(struct jme_adapter *jme, u32 *p, u32 reg, int len)
8c198884
GFT
2391{
2392 int i;
2393
cd0ff491 2394 for (i = 0 ; i < len ; i += 4)
79ce639c 2395 p[i >> 2] = jread32(jme, reg + i);
186fc259 2396}
8c198884 2397
186fc259 2398static void
cd0ff491 2399mdio_memcpy(struct jme_adapter *jme, u32 *p, int reg_nr)
186fc259
GFT
2400{
2401 int i;
cd0ff491 2402 u16 *p16 = (u16 *)p;
186fc259 2403
cd0ff491 2404 for (i = 0 ; i < reg_nr ; ++i)
186fc259 2405 p16[i] = jme_mdio_read(jme->dev, jme->mii_if.phy_id, i);
8c198884
GFT
2406}
2407
2408static void
2409jme_get_regs(struct net_device *netdev, struct ethtool_regs *regs, void *p)
2410{
cd0ff491
GFT
2411 struct jme_adapter *jme = netdev_priv(netdev);
2412 u32 *p32 = (u32 *)p;
8c198884 2413
186fc259 2414 memset(p, 0xFF, JME_REG_LEN);
8c198884
GFT
2415
2416 regs->version = 1;
2417 mmapio_memcpy(jme, p32, JME_MAC, JME_MAC_LEN);
2418
2419 p32 += 0x100 >> 2;
2420 mmapio_memcpy(jme, p32, JME_PHY, JME_PHY_LEN);
2421
2422 p32 += 0x100 >> 2;
2423 mmapio_memcpy(jme, p32, JME_MISC, JME_MISC_LEN);
2424
2425 p32 += 0x100 >> 2;
2426 mmapio_memcpy(jme, p32, JME_RSS, JME_RSS_LEN);
2427
186fc259
GFT
2428 p32 += 0x100 >> 2;
2429 mdio_memcpy(jme, p32, JME_PHY_REG_NR);
8c198884
GFT
2430}
2431
2432static int
2433jme_get_coalesce(struct net_device *netdev, struct ethtool_coalesce *ecmd)
2434{
2435 struct jme_adapter *jme = netdev_priv(netdev);
2436
8c198884
GFT
2437 ecmd->tx_coalesce_usecs = PCC_TX_TO;
2438 ecmd->tx_max_coalesced_frames = PCC_TX_CNT;
2439
cd0ff491 2440 if (test_bit(JME_FLAG_POLL, &jme->flags)) {
cdcdc9eb
GFT
2441 ecmd->use_adaptive_rx_coalesce = false;
2442 ecmd->rx_coalesce_usecs = 0;
2443 ecmd->rx_max_coalesced_frames = 0;
2444 return 0;
2445 }
2446
2447 ecmd->use_adaptive_rx_coalesce = true;
2448
cd0ff491 2449 switch (jme->dpi.cur) {
8c198884
GFT
2450 case PCC_P1:
2451 ecmd->rx_coalesce_usecs = PCC_P1_TO;
2452 ecmd->rx_max_coalesced_frames = PCC_P1_CNT;
2453 break;
2454 case PCC_P2:
2455 ecmd->rx_coalesce_usecs = PCC_P2_TO;
2456 ecmd->rx_max_coalesced_frames = PCC_P2_CNT;
2457 break;
2458 case PCC_P3:
2459 ecmd->rx_coalesce_usecs = PCC_P3_TO;
2460 ecmd->rx_max_coalesced_frames = PCC_P3_CNT;
2461 break;
2462 default:
2463 break;
2464 }
2465
2466 return 0;
2467}
2468
192570e0
GFT
2469static int
2470jme_set_coalesce(struct net_device *netdev, struct ethtool_coalesce *ecmd)
2471{
2472 struct jme_adapter *jme = netdev_priv(netdev);
2473 struct dynpcc_info *dpi = &(jme->dpi);
2474
cd0ff491 2475 if (netif_running(netdev))
cdcdc9eb
GFT
2476 return -EBUSY;
2477
7ca9ebee
GFT
2478 if (ecmd->use_adaptive_rx_coalesce &&
2479 test_bit(JME_FLAG_POLL, &jme->flags)) {
cd0ff491 2480 clear_bit(JME_FLAG_POLL, &jme->flags);
cdcdc9eb
GFT
2481 jme->jme_rx = netif_rx;
2482 jme->jme_vlan_rx = vlan_hwaccel_rx;
192570e0
GFT
2483 dpi->cur = PCC_P1;
2484 dpi->attempt = PCC_P1;
2485 dpi->cnt = 0;
2486 jme_set_rx_pcc(jme, PCC_P1);
2487 jme_interrupt_mode(jme);
7ca9ebee
GFT
2488 } else if (!(ecmd->use_adaptive_rx_coalesce) &&
2489 !(test_bit(JME_FLAG_POLL, &jme->flags))) {
cd0ff491 2490 set_bit(JME_FLAG_POLL, &jme->flags);
cdcdc9eb
GFT
2491 jme->jme_rx = netif_receive_skb;
2492 jme->jme_vlan_rx = vlan_hwaccel_receive_skb;
192570e0
GFT
2493 jme_interrupt_mode(jme);
2494 }
2495
2496 return 0;
2497}
2498
8c198884
GFT
2499static void
2500jme_get_pauseparam(struct net_device *netdev,
2501 struct ethtool_pauseparam *ecmd)
2502{
2503 struct jme_adapter *jme = netdev_priv(netdev);
cd0ff491 2504 u32 val;
8c198884
GFT
2505
2506 ecmd->tx_pause = (jme->reg_txpfc & TXPFC_PF_EN) != 0;
2507 ecmd->rx_pause = (jme->reg_rxmcs & RXMCS_FLOWCTRL) != 0;
2508
cd0ff491
GFT
2509 spin_lock_bh(&jme->phy_lock);
2510 val = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_ADVERTISE);
2511 spin_unlock_bh(&jme->phy_lock);
b3821cc5
GFT
2512
2513 ecmd->autoneg =
2514 (val & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM)) != 0;
8c198884
GFT
2515}
2516
2517static int
2518jme_set_pauseparam(struct net_device *netdev,
2519 struct ethtool_pauseparam *ecmd)
2520{
2521 struct jme_adapter *jme = netdev_priv(netdev);
cd0ff491 2522 u32 val;
8c198884 2523
cd0ff491 2524 if (((jme->reg_txpfc & TXPFC_PF_EN) != 0) ^
8c198884
GFT
2525 (ecmd->tx_pause != 0)) {
2526
cd0ff491 2527 if (ecmd->tx_pause)
8c198884
GFT
2528 jme->reg_txpfc |= TXPFC_PF_EN;
2529 else
2530 jme->reg_txpfc &= ~TXPFC_PF_EN;
2531
2532 jwrite32(jme, JME_TXPFC, jme->reg_txpfc);
2533 }
2534
cd0ff491
GFT
2535 spin_lock_bh(&jme->rxmcs_lock);
2536 if (((jme->reg_rxmcs & RXMCS_FLOWCTRL) != 0) ^
8c198884
GFT
2537 (ecmd->rx_pause != 0)) {
2538
cd0ff491 2539 if (ecmd->rx_pause)
8c198884
GFT
2540 jme->reg_rxmcs |= RXMCS_FLOWCTRL;
2541 else
2542 jme->reg_rxmcs &= ~RXMCS_FLOWCTRL;
2543
2544 jwrite32(jme, JME_RXMCS, jme->reg_rxmcs);
2545 }
cd0ff491 2546 spin_unlock_bh(&jme->rxmcs_lock);
8c198884 2547
cd0ff491
GFT
2548 spin_lock_bh(&jme->phy_lock);
2549 val = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_ADVERTISE);
2550 if (((val & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM)) != 0) ^
8c198884
GFT
2551 (ecmd->autoneg != 0)) {
2552
cd0ff491 2553 if (ecmd->autoneg)
8c198884
GFT
2554 val |= (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
2555 else
2556 val &= ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
2557
b3821cc5
GFT
2558 jme_mdio_write(jme->dev, jme->mii_if.phy_id,
2559 MII_ADVERTISE, val);
8c198884 2560 }
cd0ff491 2561 spin_unlock_bh(&jme->phy_lock);
8c198884
GFT
2562
2563 return 0;
2564}
2565
29bdd921
GFT
2566static void
2567jme_get_wol(struct net_device *netdev,
2568 struct ethtool_wolinfo *wol)
2569{
2570 struct jme_adapter *jme = netdev_priv(netdev);
2571
2572 wol->supported = WAKE_MAGIC | WAKE_PHY;
2573
2574 wol->wolopts = 0;
2575
cd0ff491 2576 if (jme->reg_pmcs & (PMCS_LFEN | PMCS_LREN))
29bdd921
GFT
2577 wol->wolopts |= WAKE_PHY;
2578
cd0ff491 2579 if (jme->reg_pmcs & PMCS_MFEN)
29bdd921
GFT
2580 wol->wolopts |= WAKE_MAGIC;
2581
2582}
2583
2584static int
2585jme_set_wol(struct net_device *netdev,
2586 struct ethtool_wolinfo *wol)
2587{
2588 struct jme_adapter *jme = netdev_priv(netdev);
2589
cd0ff491 2590 if (wol->wolopts & (WAKE_MAGICSECURE |
29bdd921
GFT
2591 WAKE_UCAST |
2592 WAKE_MCAST |
2593 WAKE_BCAST |
2594 WAKE_ARP))
2595 return -EOPNOTSUPP;
2596
2597 jme->reg_pmcs = 0;
2598
cd0ff491 2599 if (wol->wolopts & WAKE_PHY)
29bdd921
GFT
2600 jme->reg_pmcs |= PMCS_LFEN | PMCS_LREN;
2601
cd0ff491 2602 if (wol->wolopts & WAKE_MAGIC)
29bdd921
GFT
2603 jme->reg_pmcs |= PMCS_MFEN;
2604
cd0ff491 2605 jwrite32(jme, JME_PMCS, jme->reg_pmcs);
42b1055e 2606
29bdd921
GFT
2607 return 0;
2608}
b3821cc5 2609
3bf61c55
GFT
2610static int
2611jme_get_settings(struct net_device *netdev,
2612 struct ethtool_cmd *ecmd)
d7699f87
GFT
2613{
2614 struct jme_adapter *jme = netdev_priv(netdev);
2615 int rc;
8c198884 2616
cd0ff491 2617 spin_lock_bh(&jme->phy_lock);
d7699f87 2618 rc = mii_ethtool_gset(&(jme->mii_if), ecmd);
cd0ff491 2619 spin_unlock_bh(&jme->phy_lock);
d7699f87
GFT
2620 return rc;
2621}
2622
3bf61c55
GFT
2623static int
2624jme_set_settings(struct net_device *netdev,
2625 struct ethtool_cmd *ecmd)
d7699f87
GFT
2626{
2627 struct jme_adapter *jme = netdev_priv(netdev);
cd0ff491 2628 int rc, fdc = 0;
fcf45b4c 2629
cd0ff491 2630 if (ecmd->speed == SPEED_1000 && ecmd->autoneg != AUTONEG_ENABLE)
8c198884
GFT
2631 return -EINVAL;
2632
e6b41b51
GFT
2633 /*
2634 * Check If user changed duplex only while force_media.
2635 * Hardware would not generate link change interrupt.
2636 */
cd0ff491 2637 if (jme->mii_if.force_media &&
79ce639c
GFT
2638 ecmd->autoneg != AUTONEG_ENABLE &&
2639 (jme->mii_if.full_duplex != ecmd->duplex))
2640 fdc = 1;
2641
cd0ff491 2642 spin_lock_bh(&jme->phy_lock);
d7699f87 2643 rc = mii_ethtool_sset(&(jme->mii_if), ecmd);
cd0ff491 2644 spin_unlock_bh(&jme->phy_lock);
fcf45b4c 2645
cd0ff491 2646 if (!rc) {
e6b41b51
GFT
2647 if (fdc)
2648 jme_reset_link(jme);
29bdd921 2649 jme->old_ecmd = *ecmd;
aa1e7189
GFT
2650 set_bit(JME_FLAG_SSET, &jme->flags);
2651 }
2652
2653 return rc;
2654}
2655
2656static int
2657jme_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd)
2658{
2659 int rc;
2660 struct jme_adapter *jme = netdev_priv(netdev);
2661 struct mii_ioctl_data *mii_data = if_mii(rq);
2662 unsigned int duplex_chg;
2663
2664 if (cmd == SIOCSMIIREG) {
2665 u16 val = mii_data->val_in;
2666 if (!(val & (BMCR_RESET|BMCR_ANENABLE)) &&
2667 (val & BMCR_SPEED1000))
2668 return -EINVAL;
2669 }
2670
2671 spin_lock_bh(&jme->phy_lock);
2672 rc = generic_mii_ioctl(&jme->mii_if, mii_data, cmd, &duplex_chg);
2673 spin_unlock_bh(&jme->phy_lock);
2674
2675 if (!rc && (cmd == SIOCSMIIREG)) {
2676 if (duplex_chg)
2677 jme_reset_link(jme);
2678 jme_get_settings(netdev, &jme->old_ecmd);
2679 set_bit(JME_FLAG_SSET, &jme->flags);
29bdd921
GFT
2680 }
2681
d7699f87
GFT
2682 return rc;
2683}
2684
cd0ff491 2685static u32
3bf61c55
GFT
2686jme_get_link(struct net_device *netdev)
2687{
d7699f87
GFT
2688 struct jme_adapter *jme = netdev_priv(netdev);
2689 return jread32(jme, JME_PHY_LINK) & PHY_LINK_UP;
2690}
2691
8c198884 2692static u32
cd0ff491
GFT
2693jme_get_msglevel(struct net_device *netdev)
2694{
2695 struct jme_adapter *jme = netdev_priv(netdev);
2696 return jme->msg_enable;
2697}
2698
2699static void
2700jme_set_msglevel(struct net_device *netdev, u32 value)
8c198884 2701{
cd0ff491
GFT
2702 struct jme_adapter *jme = netdev_priv(netdev);
2703 jme->msg_enable = value;
2704}
8c198884 2705
cd0ff491
GFT
2706static u32
2707jme_get_rx_csum(struct net_device *netdev)
2708{
2709 struct jme_adapter *jme = netdev_priv(netdev);
8c198884
GFT
2710 return jme->reg_rxmcs & RXMCS_CHECKSUM;
2711}
2712
2713static int
2714jme_set_rx_csum(struct net_device *netdev, u32 on)
2715{
cd0ff491 2716 struct jme_adapter *jme = netdev_priv(netdev);
b3821cc5 2717
cd0ff491
GFT
2718 spin_lock_bh(&jme->rxmcs_lock);
2719 if (on)
8c198884
GFT
2720 jme->reg_rxmcs |= RXMCS_CHECKSUM;
2721 else
2722 jme->reg_rxmcs &= ~RXMCS_CHECKSUM;
2723 jwrite32(jme, JME_RXMCS, jme->reg_rxmcs);
cd0ff491 2724 spin_unlock_bh(&jme->rxmcs_lock);
8c198884
GFT
2725
2726 return 0;
2727}
2728
2729static int
2730jme_set_tx_csum(struct net_device *netdev, u32 on)
2731{
cd0ff491 2732 struct jme_adapter *jme = netdev_priv(netdev);
b3821cc5 2733
cd0ff491
GFT
2734 if (on) {
2735 set_bit(JME_FLAG_TXCSUM, &jme->flags);
2736 if (netdev->mtu <= 1900)
1a0b42f4
MM
2737 netdev->features |=
2738 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
cd0ff491
GFT
2739 } else {
2740 clear_bit(JME_FLAG_TXCSUM, &jme->flags);
1a0b42f4
MM
2741 netdev->features &=
2742 ~(NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM);
b3821cc5 2743 }
8c198884
GFT
2744
2745 return 0;
2746}
2747
b3821cc5
GFT
2748static int
2749jme_set_tso(struct net_device *netdev, u32 on)
2750{
cd0ff491 2751 struct jme_adapter *jme = netdev_priv(netdev);
b3821cc5 2752
cd0ff491
GFT
2753 if (on) {
2754 set_bit(JME_FLAG_TSO, &jme->flags);
2755 if (netdev->mtu <= 1900)
1a0b42f4 2756 netdev->features |= NETIF_F_TSO | NETIF_F_TSO6;
cd0ff491
GFT
2757 } else {
2758 clear_bit(JME_FLAG_TSO, &jme->flags);
1a0b42f4 2759 netdev->features &= ~(NETIF_F_TSO | NETIF_F_TSO6);
b3821cc5
GFT
2760 }
2761
cd0ff491 2762 return 0;
b3821cc5
GFT
2763}
2764
8c198884
GFT
2765static int
2766jme_nway_reset(struct net_device *netdev)
2767{
cd0ff491 2768 struct jme_adapter *jme = netdev_priv(netdev);
8c198884
GFT
2769 jme_restart_an(jme);
2770 return 0;
2771}
2772
cd0ff491 2773static u8
186fc259
GFT
2774jme_smb_read(struct jme_adapter *jme, unsigned int addr)
2775{
cd0ff491 2776 u32 val;
186fc259
GFT
2777 int to;
2778
2779 val = jread32(jme, JME_SMBCSR);
2780 to = JME_SMB_BUSY_TIMEOUT;
cd0ff491 2781 while ((val & SMBCSR_BUSY) && --to) {
186fc259
GFT
2782 msleep(1);
2783 val = jread32(jme, JME_SMBCSR);
2784 }
cd0ff491 2785 if (!to) {
937ef75a 2786 netif_err(jme, hw, jme->dev, "SMB Bus Busy\n");
186fc259
GFT
2787 return 0xFF;
2788 }
2789
2790 jwrite32(jme, JME_SMBINTF,
2791 ((addr << SMBINTF_HWADDR_SHIFT) & SMBINTF_HWADDR) |
2792 SMBINTF_HWRWN_READ |
2793 SMBINTF_HWCMD);
2794
2795 val = jread32(jme, JME_SMBINTF);
2796 to = JME_SMB_BUSY_TIMEOUT;
cd0ff491 2797 while ((val & SMBINTF_HWCMD) && --to) {
186fc259
GFT
2798 msleep(1);
2799 val = jread32(jme, JME_SMBINTF);
2800 }
cd0ff491 2801 if (!to) {
937ef75a 2802 netif_err(jme, hw, jme->dev, "SMB Bus Busy\n");
186fc259
GFT
2803 return 0xFF;
2804 }
2805
2806 return (val & SMBINTF_HWDATR) >> SMBINTF_HWDATR_SHIFT;
2807}
2808
2809static void
cd0ff491 2810jme_smb_write(struct jme_adapter *jme, unsigned int addr, u8 data)
186fc259 2811{
cd0ff491 2812 u32 val;
186fc259
GFT
2813 int to;
2814
2815 val = jread32(jme, JME_SMBCSR);
2816 to = JME_SMB_BUSY_TIMEOUT;
cd0ff491 2817 while ((val & SMBCSR_BUSY) && --to) {
186fc259
GFT
2818 msleep(1);
2819 val = jread32(jme, JME_SMBCSR);
2820 }
cd0ff491 2821 if (!to) {
937ef75a 2822 netif_err(jme, hw, jme->dev, "SMB Bus Busy\n");
186fc259
GFT
2823 return;
2824 }
2825
2826 jwrite32(jme, JME_SMBINTF,
2827 ((data << SMBINTF_HWDATW_SHIFT) & SMBINTF_HWDATW) |
2828 ((addr << SMBINTF_HWADDR_SHIFT) & SMBINTF_HWADDR) |
2829 SMBINTF_HWRWN_WRITE |
2830 SMBINTF_HWCMD);
2831
2832 val = jread32(jme, JME_SMBINTF);
2833 to = JME_SMB_BUSY_TIMEOUT;
cd0ff491 2834 while ((val & SMBINTF_HWCMD) && --to) {
186fc259
GFT
2835 msleep(1);
2836 val = jread32(jme, JME_SMBINTF);
2837 }
cd0ff491 2838 if (!to) {
937ef75a 2839 netif_err(jme, hw, jme->dev, "SMB Bus Busy\n");
186fc259
GFT
2840 return;
2841 }
2842
2843 mdelay(2);
2844}
2845
2846static int
2847jme_get_eeprom_len(struct net_device *netdev)
2848{
cd0ff491
GFT
2849 struct jme_adapter *jme = netdev_priv(netdev);
2850 u32 val;
186fc259 2851 val = jread32(jme, JME_SMBCSR);
cd0ff491 2852 return (val & SMBCSR_EEPROMD) ? JME_SMB_LEN : 0;
186fc259
GFT
2853}
2854
2855static int
2856jme_get_eeprom(struct net_device *netdev,
2857 struct ethtool_eeprom *eeprom, u8 *data)
2858{
cd0ff491 2859 struct jme_adapter *jme = netdev_priv(netdev);
186fc259
GFT
2860 int i, offset = eeprom->offset, len = eeprom->len;
2861
2862 /*
8d27293f 2863 * ethtool will check the boundary for us
186fc259
GFT
2864 */
2865 eeprom->magic = JME_EEPROM_MAGIC;
cd0ff491 2866 for (i = 0 ; i < len ; ++i)
186fc259
GFT
2867 data[i] = jme_smb_read(jme, i + offset);
2868
2869 return 0;
2870}
2871
2872static int
2873jme_set_eeprom(struct net_device *netdev,
2874 struct ethtool_eeprom *eeprom, u8 *data)
2875{
cd0ff491 2876 struct jme_adapter *jme = netdev_priv(netdev);
186fc259
GFT
2877 int i, offset = eeprom->offset, len = eeprom->len;
2878
2879 if (eeprom->magic != JME_EEPROM_MAGIC)
2880 return -EINVAL;
2881
2882 /*
8d27293f 2883 * ethtool will check the boundary for us
186fc259 2884 */
cd0ff491 2885 for (i = 0 ; i < len ; ++i)
186fc259
GFT
2886 jme_smb_write(jme, i + offset, data[i]);
2887
2888 return 0;
2889}
2890
3b70a6fa
GFT
2891#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,18)
2892static struct ethtool_ops jme_ethtool_ops = {
2893#else
d7699f87 2894static const struct ethtool_ops jme_ethtool_ops = {
3b70a6fa 2895#endif
cd0ff491 2896 .get_drvinfo = jme_get_drvinfo,
8c198884
GFT
2897 .get_regs_len = jme_get_regs_len,
2898 .get_regs = jme_get_regs,
2899 .get_coalesce = jme_get_coalesce,
192570e0 2900 .set_coalesce = jme_set_coalesce,
cd0ff491
GFT
2901 .get_pauseparam = jme_get_pauseparam,
2902 .set_pauseparam = jme_set_pauseparam,
29bdd921
GFT
2903 .get_wol = jme_get_wol,
2904 .set_wol = jme_set_wol,
d7699f87
GFT
2905 .get_settings = jme_get_settings,
2906 .set_settings = jme_set_settings,
2907 .get_link = jme_get_link,
cd0ff491
GFT
2908 .get_msglevel = jme_get_msglevel,
2909 .set_msglevel = jme_set_msglevel,
8c198884
GFT
2910 .get_rx_csum = jme_get_rx_csum,
2911 .set_rx_csum = jme_set_rx_csum,
2912 .set_tx_csum = jme_set_tx_csum,
b3821cc5
GFT
2913 .set_tso = jme_set_tso,
2914 .set_sg = ethtool_op_set_sg,
8c198884 2915 .nway_reset = jme_nway_reset,
186fc259
GFT
2916 .get_eeprom_len = jme_get_eeprom_len,
2917 .get_eeprom = jme_get_eeprom,
2918 .set_eeprom = jme_set_eeprom,
d7699f87
GFT
2919};
2920
3bf61c55
GFT
2921static int
2922jme_pci_dma64(struct pci_dev *pdev)
d7699f87 2923{
3b70a6fa 2924 if (pdev->device == PCI_DEVICE_ID_JMICRON_JMC250 &&
0ede469c
GFT
2925#if LINUX_VERSION_CODE >= KERNEL_VERSION(2,6,29)
2926 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))
2927#else
2928 !pci_set_dma_mask(pdev, DMA_64BIT_MASK)
2929#endif
2930 )
2931#if LINUX_VERSION_CODE >= KERNEL_VERSION(2,6,29)
2932 if (!pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)))
2933#else
cd0ff491 2934 if (!pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK))
0ede469c 2935#endif
3bf61c55
GFT
2936 return 1;
2937
3b70a6fa 2938 if (pdev->device == PCI_DEVICE_ID_JMICRON_JMC250 &&
0ede469c
GFT
2939#if LINUX_VERSION_CODE >= KERNEL_VERSION(2,6,29)
2940 !pci_set_dma_mask(pdev, DMA_BIT_MASK(40))
2941#else
2942 !pci_set_dma_mask(pdev, DMA_40BIT_MASK)
2943#endif
2944 )
2945#if LINUX_VERSION_CODE >= KERNEL_VERSION(2,6,29)
2946 if (!pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(40)))
2947#else
cd0ff491 2948 if (!pci_set_consistent_dma_mask(pdev, DMA_40BIT_MASK))
0ede469c 2949#endif
8c198884
GFT
2950 return 1;
2951
0ede469c
GFT
2952#if LINUX_VERSION_CODE >= KERNEL_VERSION(2,6,29)
2953 if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(32)))
2954 if (!pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)))
2955#else
cd0ff491
GFT
2956 if (!pci_set_dma_mask(pdev, DMA_32BIT_MASK))
2957 if (!pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK))
0ede469c 2958#endif
3bf61c55
GFT
2959 return 0;
2960
2961 return -1;
2962}
2963
cd0ff491 2964static inline void
cdcdc9eb
GFT
2965jme_phy_init(struct jme_adapter *jme)
2966{
cd0ff491 2967 u16 reg26;
cdcdc9eb
GFT
2968
2969 reg26 = jme_mdio_read(jme->dev, jme->mii_if.phy_id, 26);
2970 jme_mdio_write(jme->dev, jme->mii_if.phy_id, 26, reg26 | 0x1000);
2971}
2972
cd0ff491 2973static inline void
cdcdc9eb 2974jme_check_hw_ver(struct jme_adapter *jme)
42b1055e 2975{
cd0ff491 2976 u32 chipmode;
cdcdc9eb
GFT
2977
2978 chipmode = jread32(jme, JME_CHIPMODE);
2979
2980 jme->fpgaver = (chipmode & CM_FPGAVER_MASK) >> CM_FPGAVER_SHIFT;
58c92f28 2981 jme->chiprev = (chipmode & CM_CHIPREV_MASK) >> CM_CHIPREV_SHIFT;
98ef18f1
GFT
2982 jme->chip_main_rev = jme->chiprev & 0xF;
2983 jme->chip_sub_rev = (jme->chiprev >> 4) & 0xF;
42b1055e
GFT
2984}
2985
3b70a6fa
GFT
2986#if LINUX_VERSION_CODE >= KERNEL_VERSION(2,6,29)
2987static const struct net_device_ops jme_netdev_ops = {
2988 .ndo_open = jme_open,
2989 .ndo_stop = jme_close,
2990 .ndo_validate_addr = eth_validate_addr,
aa1e7189 2991 .ndo_do_ioctl = jme_ioctl,
3b70a6fa
GFT
2992 .ndo_start_xmit = jme_start_xmit,
2993 .ndo_set_mac_address = jme_set_macaddr,
2994 .ndo_set_multicast_list = jme_set_multi,
2995 .ndo_change_mtu = jme_change_mtu,
2996 .ndo_tx_timeout = jme_tx_timeout,
2997 .ndo_vlan_rx_register = jme_vlan_rx_register,
2998};
2999#endif
3000
3bf61c55
GFT
3001static int __devinit
3002jme_init_one(struct pci_dev *pdev,
3003 const struct pci_device_id *ent)
3004{
cdcdc9eb 3005 int rc = 0, using_dac, i;
d7699f87
GFT
3006 struct net_device *netdev;
3007 struct jme_adapter *jme;
cd0ff491
GFT
3008 u16 bmcr, bmsr;
3009 u32 apmc;
d7699f87
GFT
3010
3011 /*
3012 * set up PCI device basics
3013 */
4330c2f2 3014 rc = pci_enable_device(pdev);
cd0ff491 3015 if (rc) {
937ef75a 3016 pr_err("Cannot enable PCI device\n");
4330c2f2
GFT
3017 goto err_out;
3018 }
d7699f87 3019
3bf61c55 3020 using_dac = jme_pci_dma64(pdev);
cd0ff491 3021 if (using_dac < 0) {
937ef75a 3022 pr_err("Cannot set PCI DMA Mask\n");
3bf61c55
GFT
3023 rc = -EIO;
3024 goto err_out_disable_pdev;
3025 }
3026
cd0ff491 3027 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
937ef75a 3028 pr_err("No PCI resource region found\n");
4330c2f2
GFT
3029 rc = -ENOMEM;
3030 goto err_out_disable_pdev;
3031 }
d7699f87 3032
4330c2f2 3033 rc = pci_request_regions(pdev, DRV_NAME);
cd0ff491 3034 if (rc) {
937ef75a 3035 pr_err("Cannot obtain PCI resource region\n");
4330c2f2
GFT
3036 goto err_out_disable_pdev;
3037 }
d7699f87
GFT
3038
3039 pci_set_master(pdev);
3040
3041 /*
3042 * alloc and init net device
3043 */
3bf61c55 3044 netdev = alloc_etherdev(sizeof(*jme));
cd0ff491 3045 if (!netdev) {
937ef75a 3046 pr_err("Cannot allocate netdev structure\n");
4330c2f2
GFT
3047 rc = -ENOMEM;
3048 goto err_out_release_regions;
d7699f87 3049 }
3b70a6fa
GFT
3050#if LINUX_VERSION_CODE >= KERNEL_VERSION(2,6,29)
3051 netdev->netdev_ops = &jme_netdev_ops;
3052#else
d7699f87
GFT
3053 netdev->open = jme_open;
3054 netdev->stop = jme_close;
aa1e7189 3055 netdev->do_ioctl = jme_ioctl;
d7699f87 3056 netdev->hard_start_xmit = jme_start_xmit;
d7699f87
GFT
3057 netdev->set_mac_address = jme_set_macaddr;
3058 netdev->set_multicast_list = jme_set_multi;
3059 netdev->change_mtu = jme_change_mtu;
8c198884 3060 netdev->tx_timeout = jme_tx_timeout;
42b1055e 3061 netdev->vlan_rx_register = jme_vlan_rx_register;
7ca9ebee
GFT
3062#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,21)
3063 netdev->vlan_rx_kill_vid = jme_vlan_rx_kill_vid;
3064#endif
3bf61c55 3065 NETDEV_GET_STATS(netdev, &jme_get_stats);
3b70a6fa
GFT
3066#endif
3067 netdev->ethtool_ops = &jme_ethtool_ops;
3068 netdev->watchdog_timeo = TX_TIMEOUT;
1a0b42f4
MM
3069 netdev->features = NETIF_F_IP_CSUM |
3070 NETIF_F_IPV6_CSUM |
b3821cc5
GFT
3071 NETIF_F_SG |
3072 NETIF_F_TSO |
3073 NETIF_F_TSO6 |
42b1055e
GFT
3074 NETIF_F_HW_VLAN_TX |
3075 NETIF_F_HW_VLAN_RX;
cd0ff491 3076 if (using_dac)
8c198884 3077 netdev->features |= NETIF_F_HIGHDMA;
d7699f87
GFT
3078
3079 SET_NETDEV_DEV(netdev, &pdev->dev);
3080 pci_set_drvdata(pdev, netdev);
3081
3082 /*
3083 * init adapter info
3084 */
3085 jme = netdev_priv(netdev);
3086 jme->pdev = pdev;
3087 jme->dev = netdev;
cdcdc9eb
GFT
3088 jme->jme_rx = netif_rx;
3089 jme->jme_vlan_rx = vlan_hwaccel_rx;
29bdd921 3090 jme->old_mtu = netdev->mtu = 1500;
fcf45b4c 3091 jme->phylink = 0;
b3821cc5 3092 jme->tx_ring_size = 1 << 10;
0ede469c 3093 jme->tx_ring_mask = jme->tx_ring_size - 1;
b3821cc5
GFT
3094 jme->tx_wake_threshold = 1 << 9;
3095 jme->rx_ring_size = 1 << 9;
3096 jme->rx_ring_mask = jme->rx_ring_size - 1;
cd0ff491 3097 jme->msg_enable = JME_DEF_MSG_ENABLE;
d7699f87
GFT
3098 jme->regs = ioremap(pci_resource_start(pdev, 0),
3099 pci_resource_len(pdev, 0));
4330c2f2 3100 if (!(jme->regs)) {
937ef75a 3101 pr_err("Mapping PCI resource region error\n");
d7699f87
GFT
3102 rc = -ENOMEM;
3103 goto err_out_free_netdev;
3104 }
4330c2f2 3105
cd0ff491
GFT
3106 if (no_pseudohp) {
3107 apmc = jread32(jme, JME_APMC) & ~JME_APMC_PSEUDO_HP_EN;
3108 jwrite32(jme, JME_APMC, apmc);
3109 } else if (force_pseudohp) {
3110 apmc = jread32(jme, JME_APMC) | JME_APMC_PSEUDO_HP_EN;
3111 jwrite32(jme, JME_APMC, apmc);
3112 }
3113
cdcdc9eb 3114 NETIF_NAPI_SET(netdev, &jme->napi, jme_poll, jme->rx_ring_size >> 2)
192570e0 3115
d7699f87 3116 spin_lock_init(&jme->phy_lock);
fcf45b4c 3117 spin_lock_init(&jme->macaddr_lock);
8c198884 3118 spin_lock_init(&jme->rxmcs_lock);
fcf45b4c 3119
fcf45b4c
GFT
3120 atomic_set(&jme->link_changing, 1);
3121 atomic_set(&jme->rx_cleaning, 1);
3122 atomic_set(&jme->tx_cleaning, 1);
192570e0 3123 atomic_set(&jme->rx_empty, 1);
fcf45b4c 3124
79ce639c 3125 tasklet_init(&jme->pcc_task,
7ca9ebee 3126 jme_pcc_tasklet,
79ce639c 3127 (unsigned long) jme);
4330c2f2 3128 tasklet_init(&jme->linkch_task,
7ca9ebee 3129 jme_link_change_tasklet,
4330c2f2
GFT
3130 (unsigned long) jme);
3131 tasklet_init(&jme->txclean_task,
7ca9ebee 3132 jme_tx_clean_tasklet,
4330c2f2
GFT
3133 (unsigned long) jme);
3134 tasklet_init(&jme->rxclean_task,
7ca9ebee 3135 jme_rx_clean_tasklet,
4330c2f2 3136 (unsigned long) jme);
fcf45b4c 3137 tasklet_init(&jme->rxempty_task,
7ca9ebee 3138 jme_rx_empty_tasklet,
fcf45b4c 3139 (unsigned long) jme);
0ede469c 3140 tasklet_disable_nosync(&jme->linkch_task);
cd0ff491
GFT
3141 tasklet_disable_nosync(&jme->txclean_task);
3142 tasklet_disable_nosync(&jme->rxclean_task);
3143 tasklet_disable_nosync(&jme->rxempty_task);
8c198884
GFT
3144 jme->dpi.cur = PCC_P1;
3145
cd0ff491 3146 jme->reg_ghc = 0;
79ce639c 3147 jme->reg_rxcs = RXCS_DEFAULT;
8c198884
GFT
3148 jme->reg_rxmcs = RXMCS_DEFAULT;
3149 jme->reg_txpfc = 0;
47220951 3150 jme->reg_pmcs = PMCS_MFEN;
dc4185bd 3151 jme->reg_gpreg1 = GPREG1_DEFAULT;
cd0ff491
GFT
3152 set_bit(JME_FLAG_TXCSUM, &jme->flags);
3153 set_bit(JME_FLAG_TSO, &jme->flags);
192570e0 3154
fcf45b4c
GFT
3155 /*
3156 * Get Max Read Req Size from PCI Config Space
3157 */
cd0ff491
GFT
3158 pci_read_config_byte(pdev, PCI_DCSR_MRRS, &jme->mrrs);
3159 jme->mrrs &= PCI_DCSR_MRRS_MASK;
3160 switch (jme->mrrs) {
3161 case MRRS_128B:
3162 jme->reg_txcs = TXCS_DEFAULT | TXCS_DMASIZE_128B;
3163 break;
3164 case MRRS_256B:
3165 jme->reg_txcs = TXCS_DEFAULT | TXCS_DMASIZE_256B;
3166 break;
3167 default:
3168 jme->reg_txcs = TXCS_DEFAULT | TXCS_DMASIZE_512B;
3169 break;
cd54cf32 3170 }
fcf45b4c 3171
d7699f87 3172 /*
cdcdc9eb 3173 * Must check before reset_mac_processor
d7699f87 3174 */
cdcdc9eb
GFT
3175 jme_check_hw_ver(jme);
3176 jme->mii_if.dev = netdev;
cd0ff491 3177 if (jme->fpgaver) {
cdcdc9eb 3178 jme->mii_if.phy_id = 0;
cd0ff491 3179 for (i = 1 ; i < 32 ; ++i) {
cdcdc9eb
GFT
3180 bmcr = jme_mdio_read(netdev, i, MII_BMCR);
3181 bmsr = jme_mdio_read(netdev, i, MII_BMSR);
cd0ff491 3182 if (bmcr != 0xFFFFU && (bmcr != 0 || bmsr != 0)) {
cdcdc9eb
GFT
3183 jme->mii_if.phy_id = i;
3184 break;
3185 }
3186 }
3187
cd0ff491 3188 if (!jme->mii_if.phy_id) {
cdcdc9eb 3189 rc = -EIO;
937ef75a
JP
3190 pr_err("Can not find phy_id\n");
3191 goto err_out_unmap;
cdcdc9eb
GFT
3192 }
3193
3194 jme->reg_ghc |= GHC_LINK_POLL;
cd0ff491 3195 } else {
cdcdc9eb
GFT
3196 jme->mii_if.phy_id = 1;
3197 }
cd0ff491 3198 if (pdev->device == PCI_DEVICE_ID_JMICRON_JMC250)
8d27293f
GFT
3199 jme->mii_if.supports_gmii = true;
3200 else
3201 jme->mii_if.supports_gmii = false;
aa1e7189
GFT
3202 jme->mii_if.phy_id_mask = 0x1F;
3203 jme->mii_if.reg_num_mask = 0x1F;
cdcdc9eb
GFT
3204 jme->mii_if.mdio_read = jme_mdio_read;
3205 jme->mii_if.mdio_write = jme_mdio_write;
3206
d7699f87 3207 jme_clear_pm(jme);
55d19799 3208 jme_set_phyfifo_5level(jme);
98ef18f1 3209 pci_read_config_byte(pdev, PCI_REVISION_ID, &jme->pcirev);
cd0ff491 3210 if (!jme->fpgaver)
cdcdc9eb 3211 jme_phy_init(jme);
42b1055e 3212 jme_phy_off(jme);
cdcdc9eb
GFT
3213
3214 /*
3215 * Reset MAC processor and reload EEPROM for MAC Address
3216 */
d7699f87 3217 jme_reset_mac_processor(jme);
4330c2f2 3218 rc = jme_reload_eeprom(jme);
cd0ff491 3219 if (rc) {
937ef75a 3220 pr_err("Reload eeprom for reading MAC Address error\n");
0ede469c 3221 goto err_out_unmap;
4330c2f2 3222 }
d7699f87
GFT
3223 jme_load_macaddr(netdev);
3224
d7699f87
GFT
3225 /*
3226 * Tell stack that we are not ready to work until open()
3227 */
3228 netif_carrier_off(netdev);
d7699f87 3229
4330c2f2 3230 rc = register_netdev(netdev);
cd0ff491 3231 if (rc) {
937ef75a 3232 pr_err("Cannot register net device\n");
0ede469c 3233 goto err_out_unmap;
4330c2f2 3234 }
d7699f87 3235
98ef18f1 3236 netif_info(jme, probe, jme->dev, "%s%s chipver:%x pcirev:%x "
937ef75a 3237 "macaddr: %02x:%02x:%02x:%02x:%02x:%02x\n",
7ca9ebee
GFT
3238 (jme->pdev->device == PCI_DEVICE_ID_JMICRON_JMC250) ?
3239 "JMC250 Gigabit Ethernet" :
3240 (jme->pdev->device == PCI_DEVICE_ID_JMICRON_JMC260) ?
3241 "JMC260 Fast Ethernet" : "Unknown",
3242 (jme->fpgaver != 0) ? " (FPGA)" : "",
3243 (jme->fpgaver != 0) ? jme->fpgaver : jme->chiprev,
98ef18f1 3244 jme->pcirev,
937ef75a
JP
3245 netdev->dev_addr[0],
3246 netdev->dev_addr[1],
3247 netdev->dev_addr[2],
3248 netdev->dev_addr[3],
3249 netdev->dev_addr[4],
3250 netdev->dev_addr[5]);
d7699f87
GFT
3251
3252 return 0;
3253
3254err_out_unmap:
3255 iounmap(jme->regs);
3256err_out_free_netdev:
3257 pci_set_drvdata(pdev, NULL);
3258 free_netdev(netdev);
4330c2f2
GFT
3259err_out_release_regions:
3260 pci_release_regions(pdev);
d7699f87 3261err_out_disable_pdev:
cd0ff491 3262 pci_disable_device(pdev);
d7699f87 3263err_out:
4330c2f2 3264 return rc;
d7699f87
GFT
3265}
3266
3bf61c55
GFT
3267static void __devexit
3268jme_remove_one(struct pci_dev *pdev)
3269{
d7699f87
GFT
3270 struct net_device *netdev = pci_get_drvdata(pdev);
3271 struct jme_adapter *jme = netdev_priv(netdev);
3272
3273 unregister_netdev(netdev);
3274 iounmap(jme->regs);
3275 pci_set_drvdata(pdev, NULL);
3276 free_netdev(netdev);
3277 pci_release_regions(pdev);
3278 pci_disable_device(pdev);
3279
3280}
3281
a82e368c
GFT
3282static void
3283jme_shutdown(struct pci_dev *pdev)
3284{
3285 struct net_device *netdev = pci_get_drvdata(pdev);
3286 struct jme_adapter *jme = netdev_priv(netdev);
3287
3288 jme_powersave_phy(jme);
3289#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,27)
3290 pci_enable_wake(pdev, PCI_D3hot, true);
3291#else
3292 pci_pme_active(pdev, true);
3293#endif
3294}
3295
7ee473a3 3296#ifdef CONFIG_PM
29bdd921
GFT
3297static int
3298jme_suspend(struct pci_dev *pdev, pm_message_t state)
3299{
3300 struct net_device *netdev = pci_get_drvdata(pdev);
3301 struct jme_adapter *jme = netdev_priv(netdev);
29bdd921
GFT
3302
3303 atomic_dec(&jme->link_changing);
3304
3305 netif_device_detach(netdev);
3306 netif_stop_queue(netdev);
3307 jme_stop_irq(jme);
29bdd921 3308
cd0ff491
GFT
3309 tasklet_disable(&jme->txclean_task);
3310 tasklet_disable(&jme->rxclean_task);
3311 tasklet_disable(&jme->rxempty_task);
3312
cd0ff491
GFT
3313 if (netif_carrier_ok(netdev)) {
3314 if (test_bit(JME_FLAG_POLL, &jme->flags))
47220951
GFT
3315 jme_polling_mode(jme);
3316
29bdd921 3317 jme_stop_pcc_timer(jme);
cd0ff491
GFT
3318 jme_disable_rx_engine(jme);
3319 jme_disable_tx_engine(jme);
29bdd921
GFT
3320 jme_reset_mac_processor(jme);
3321 jme_free_rx_resources(jme);
3322 jme_free_tx_resources(jme);
3323 netif_carrier_off(netdev);
3324 jme->phylink = 0;
3325 }
3326
cd0ff491
GFT
3327 tasklet_enable(&jme->txclean_task);
3328 tasklet_hi_enable(&jme->rxclean_task);
3329 tasklet_hi_enable(&jme->rxempty_task);
29bdd921
GFT
3330
3331 pci_save_state(pdev);
a82e368c 3332 jme_powersave_phy(jme);
44d44589 3333#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,27)
a82e368c 3334 pci_enable_wake(pdev, PCI_D3hot, true);
44d44589
AL
3335#else
3336 pci_pme_active(pdev, true);
3337#endif
a82e368c 3338 pci_set_power_state(pdev, PCI_D3hot);
29bdd921
GFT
3339
3340 return 0;
3341}
3342
3343static int
3344jme_resume(struct pci_dev *pdev)
3345{
3346 struct net_device *netdev = pci_get_drvdata(pdev);
3347 struct jme_adapter *jme = netdev_priv(netdev);
3348
3349 jme_clear_pm(jme);
3350 pci_restore_state(pdev);
3351
ed457bcc
GFT
3352 jme_phy_on(jme);
3353 if (test_bit(JME_FLAG_SSET, &jme->flags))
29bdd921 3354 jme_set_settings(netdev, &jme->old_ecmd);
ed457bcc 3355 else
29bdd921
GFT
3356 jme_reset_phy_processor(jme);
3357
29bdd921
GFT
3358 jme_start_irq(jme);
3359 netif_device_attach(netdev);
3360
3361 atomic_inc(&jme->link_changing);
3362
3363 jme_reset_link(jme);
3364
3365 return 0;
3366}
7ee473a3 3367#endif
29bdd921 3368
7ca9ebee 3369#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,24)
d7699f87 3370static struct pci_device_id jme_pci_tbl[] = {
7ca9ebee
GFT
3371#else
3372static DEFINE_PCI_DEVICE_TABLE(jme_pci_tbl) = {
3373#endif
cd0ff491
GFT
3374 { PCI_VDEVICE(JMICRON, PCI_DEVICE_ID_JMICRON_JMC250) },
3375 { PCI_VDEVICE(JMICRON, PCI_DEVICE_ID_JMICRON_JMC260) },
d7699f87
GFT
3376 { }
3377};
3378
3379static struct pci_driver jme_driver = {
cd0ff491
GFT
3380 .name = DRV_NAME,
3381 .id_table = jme_pci_tbl,
3382 .probe = jme_init_one,
3383 .remove = __devexit_p(jme_remove_one),
d7699f87 3384#ifdef CONFIG_PM
cd0ff491
GFT
3385 .suspend = jme_suspend,
3386 .resume = jme_resume,
d7699f87 3387#endif /* CONFIG_PM */
a82e368c 3388 .shutdown = jme_shutdown,
d7699f87
GFT
3389};
3390
3bf61c55
GFT
3391static int __init
3392jme_init_module(void)
d7699f87 3393{
937ef75a 3394 pr_info("JMicron JMC2XX ethernet driver version %s\n", DRV_VERSION);
d7699f87
GFT
3395 return pci_register_driver(&jme_driver);
3396}
3397
3bf61c55
GFT
3398static void __exit
3399jme_cleanup_module(void)
d7699f87
GFT
3400{
3401 pci_unregister_driver(&jme_driver);
3402}
3403
3404module_init(jme_init_module);
3405module_exit(jme_cleanup_module);
3406
3bf61c55 3407MODULE_AUTHOR("Guo-Fu Tseng <cooldavid@cooldavid.org>");
d7699f87
GFT
3408MODULE_DESCRIPTION("JMicron JMC2x0 PCI Express Ethernet driver");
3409MODULE_LICENSE("GPL");
3410MODULE_VERSION(DRV_VERSION);
3411MODULE_DEVICE_TABLE(pci, jme_pci_tbl);
3412