]> bbs.cooldavid.org Git - jme.git/blame - jme.c
jme: Reinit PHY processor after each PHY power on
[jme.git] / jme.c
CommitLineData
d7699f87
GFT
1/*
2 * JMicron JMC2x0 series PCIe Ethernet Linux Device Driver
3 *
4 * Copyright 2008 JMicron Technology Corporation
5 * http://www.jmicron.com/
d3d584f5 6 * Copyright (c) 2009 - 2010 Guo-Fu Tseng <cooldavid@cooldavid.org>
d7699f87 7 *
3bf61c55
GFT
8 * Author: Guo-Fu Tseng <cooldavid@cooldavid.org>
9 *
d7699f87
GFT
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
22 *
23 */
24
2e582300 25#include <linux/version.h>
937ef75a
JP
26#if LINUX_VERSION_CODE >= KERNEL_VERSION(2,6,28)
27#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
28#endif
29
d7699f87
GFT
30#include <linux/module.h>
31#include <linux/kernel.h>
32#include <linux/pci.h>
33#include <linux/netdevice.h>
34#include <linux/etherdevice.h>
35#include <linux/ethtool.h>
36#include <linux/mii.h>
37#include <linux/crc32.h>
4330c2f2 38#include <linux/delay.h>
29bdd921 39#include <linux/spinlock.h>
8c198884
GFT
40#include <linux/in.h>
41#include <linux/ip.h>
79ce639c
GFT
42#include <linux/ipv6.h>
43#include <linux/tcp.h>
44#include <linux/udp.h>
42b1055e 45#include <linux/if_vlan.h>
38d1bc09 46#include <linux/slab.h>
3b70a6fa 47#include <net/ip6_checksum.h>
d7699f87
GFT
48#include "jme.h"
49
cd0ff491
GFT
50static int force_pseudohp = -1;
51static int no_pseudohp = -1;
52static int no_extplug = -1;
53module_param(force_pseudohp, int, 0);
54MODULE_PARM_DESC(force_pseudohp,
55 "Enable pseudo hot-plug feature manually by driver instead of BIOS.");
56module_param(no_pseudohp, int, 0);
57MODULE_PARM_DESC(no_pseudohp, "Disable pseudo hot-plug feature.");
58module_param(no_extplug, int, 0);
59MODULE_PARM_DESC(no_extplug,
60 "Do not use external plug signal for pseudo hot-plug.");
4330c2f2 61
3bf61c55
GFT
62static int
63jme_mdio_read(struct net_device *netdev, int phy, int reg)
d7699f87
GFT
64{
65 struct jme_adapter *jme = netdev_priv(netdev);
cd0ff491 66 int i, val, again = (reg == MII_BMSR) ? 1 : 0;
d7699f87 67
186fc259 68read_again:
cd0ff491 69 jwrite32(jme, JME_SMI, SMI_OP_REQ |
3bf61c55
GFT
70 smi_phy_addr(phy) |
71 smi_reg_addr(reg));
d7699f87
GFT
72
73 wmb();
cd0ff491 74 for (i = JME_PHY_TIMEOUT * 50 ; i > 0 ; --i) {
cdcdc9eb 75 udelay(20);
b3821cc5
GFT
76 val = jread32(jme, JME_SMI);
77 if ((val & SMI_OP_REQ) == 0)
3bf61c55 78 break;
cd0ff491 79 }
d7699f87 80
cd0ff491 81 if (i == 0) {
937ef75a 82 pr_err("phy(%d) read timeout : %d\n", phy, reg);
3bf61c55 83 return 0;
cd0ff491 84 }
d7699f87 85
cd0ff491 86 if (again--)
186fc259
GFT
87 goto read_again;
88
cd0ff491 89 return (val & SMI_DATA_MASK) >> SMI_DATA_SHIFT;
d7699f87
GFT
90}
91
3bf61c55
GFT
92static void
93jme_mdio_write(struct net_device *netdev,
94 int phy, int reg, int val)
d7699f87
GFT
95{
96 struct jme_adapter *jme = netdev_priv(netdev);
97 int i;
98
3bf61c55
GFT
99 jwrite32(jme, JME_SMI, SMI_OP_WRITE | SMI_OP_REQ |
100 ((val << SMI_DATA_SHIFT) & SMI_DATA_MASK) |
101 smi_phy_addr(phy) | smi_reg_addr(reg));
d7699f87
GFT
102
103 wmb();
cdcdc9eb
GFT
104 for (i = JME_PHY_TIMEOUT * 50 ; i > 0 ; --i) {
105 udelay(20);
8d27293f 106 if ((jread32(jme, JME_SMI) & SMI_OP_REQ) == 0)
3bf61c55
GFT
107 break;
108 }
d7699f87 109
3bf61c55 110 if (i == 0)
937ef75a 111 pr_err("phy(%d) write timeout : %d\n", phy, reg);
d7699f87
GFT
112}
113
8a76ab5f
GFT
114static int
115jme_phyext_read(struct jme_adapter *jme, int reg)
116{
117 jme_mdio_write(jme->dev, jme->mii_if.phy_id,
118 JME_PHY_SPEC_ADDR_REG,
119 JME_PHY_SPEC_REG_READ | (reg & 0x3FFF));
120 return jme_mdio_read(jme->dev, jme->mii_if.phy_id,
121 JME_PHY_SPEC_DATA_REG);
122}
123
124static void
125jme_phyext_write(struct jme_adapter *jme, int reg, int val)
126{
127 jme_mdio_write(jme->dev, jme->mii_if.phy_id,
128 JME_PHY_SPEC_DATA_REG, val);
129 jme_mdio_write(jme->dev, jme->mii_if.phy_id,
130 JME_PHY_SPEC_ADDR_REG,
131 JME_PHY_SPEC_REG_WRITE | (reg & 0x3FFF));
132}
133
134static void
135jme_phyext_memcpy(struct jme_adapter *jme, u32 *p, int reg_nr)
136{
137 int i;
138 u16 *p16 = (u16 *)p;
139
140 for (i = 0 ; i < reg_nr ; ++i)
141 p16[i] = jme_phyext_read(jme, i);
142}
143
cd0ff491 144static inline void
3bf61c55 145jme_reset_phy_processor(struct jme_adapter *jme)
d7699f87 146{
cd0ff491 147 u32 val;
3bf61c55
GFT
148
149 jme_mdio_write(jme->dev,
150 jme->mii_if.phy_id,
8c198884
GFT
151 MII_ADVERTISE, ADVERTISE_ALL |
152 ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3bf61c55 153
cd0ff491 154 if (jme->pdev->device == PCI_DEVICE_ID_JMICRON_JMC250)
8d27293f
GFT
155 jme_mdio_write(jme->dev,
156 jme->mii_if.phy_id,
157 MII_CTRL1000,
158 ADVERTISE_1000FULL | ADVERTISE_1000HALF);
3bf61c55 159
fcf45b4c
GFT
160 val = jme_mdio_read(jme->dev,
161 jme->mii_if.phy_id,
162 MII_BMCR);
163
164 jme_mdio_write(jme->dev,
165 jme->mii_if.phy_id,
166 MII_BMCR, val | BMCR_RESET);
3bf61c55
GFT
167}
168
b3821cc5
GFT
169static void
170jme_setup_wakeup_frame(struct jme_adapter *jme,
a4181cd4 171 const u32 *mask, u32 crc, int fnr)
b3821cc5
GFT
172{
173 int i;
174
175 /*
176 * Setup CRC pattern
177 */
178 jwrite32(jme, JME_WFOI, WFOI_CRC_SEL | (fnr & WFOI_FRAME_SEL));
179 wmb();
180 jwrite32(jme, JME_WFODP, crc);
181 wmb();
182
183 /*
184 * Setup Mask
185 */
cd0ff491 186 for (i = 0 ; i < WAKEUP_FRAME_MASK_DWNR ; ++i) {
b3821cc5
GFT
187 jwrite32(jme, JME_WFOI,
188 ((i << WFOI_MASK_SHIFT) & WFOI_MASK_SEL) |
189 (fnr & WFOI_FRAME_SEL));
190 wmb();
191 jwrite32(jme, JME_WFODP, mask[i]);
192 wmb();
193 }
194}
3bf61c55 195
dc4185bd
GFT
196static inline void
197jme_mac_rxclk_off(struct jme_adapter *jme)
198{
199 jme->reg_gpreg1 |= GPREG1_RXCLKOFF;
200 jwrite32f(jme, JME_GPREG1, jme->reg_gpreg1);
201}
202
203static inline void
204jme_mac_rxclk_on(struct jme_adapter *jme)
205{
206 jme->reg_gpreg1 &= ~GPREG1_RXCLKOFF;
207 jwrite32f(jme, JME_GPREG1, jme->reg_gpreg1);
208}
209
210static inline void
211jme_mac_txclk_off(struct jme_adapter *jme)
212{
213 jme->reg_ghc &= ~(GHC_TO_CLK_SRC | GHC_TXMAC_CLK_SRC);
214 jwrite32f(jme, JME_GHC, jme->reg_ghc);
215}
216
217static inline void
218jme_mac_txclk_on(struct jme_adapter *jme)
219{
220 u32 speed = jme->reg_ghc & GHC_SPEED;
221 if (speed == GHC_SPEED_1000M)
222 jme->reg_ghc |= GHC_TO_CLK_GPHY | GHC_TXMAC_CLK_GPHY;
223 else
224 jme->reg_ghc |= GHC_TO_CLK_PCIE | GHC_TXMAC_CLK_PCIE;
225 jwrite32f(jme, JME_GHC, jme->reg_ghc);
226}
227
228static inline void
229jme_reset_ghc_speed(struct jme_adapter *jme)
230{
231 jme->reg_ghc &= ~(GHC_SPEED | GHC_DPX);
232 jwrite32f(jme, JME_GHC, jme->reg_ghc);
233}
234
235static inline void
236jme_reset_250A2_workaround(struct jme_adapter *jme)
237{
238 jme->reg_gpreg1 &= ~(GPREG1_HALFMODEPATCH |
239 GPREG1_RSSPATCH);
240 jwrite32(jme, JME_GPREG1, jme->reg_gpreg1);
241}
242
243static inline void
244jme_assert_ghc_reset(struct jme_adapter *jme)
245{
246 jme->reg_ghc |= GHC_SWRST;
247 jwrite32f(jme, JME_GHC, jme->reg_ghc);
248}
249
250static inline void
251jme_clear_ghc_reset(struct jme_adapter *jme)
252{
253 jme->reg_ghc &= ~GHC_SWRST;
254 jwrite32f(jme, JME_GHC, jme->reg_ghc);
255}
256
cd0ff491 257static inline void
3bf61c55
GFT
258jme_reset_mac_processor(struct jme_adapter *jme)
259{
a4181cd4 260 static const u32 mask[WAKEUP_FRAME_MASK_DWNR] = {0, 0, 0, 0};
cd0ff491
GFT
261 u32 crc = 0xCDCDCDCD;
262 u32 gpreg0;
b3821cc5
GFT
263 int i;
264
dc4185bd
GFT
265 jme_reset_ghc_speed(jme);
266 jme_reset_250A2_workaround(jme);
267
268 jme_mac_rxclk_on(jme);
269 jme_mac_txclk_on(jme);
270 udelay(1);
271 jme_assert_ghc_reset(jme);
272 udelay(1);
273 jme_mac_rxclk_off(jme);
274 jme_mac_txclk_off(jme);
275 udelay(1);
276 jme_clear_ghc_reset(jme);
277 udelay(1);
278 jme_mac_rxclk_on(jme);
279 jme_mac_txclk_on(jme);
280 udelay(1);
281 jme_mac_rxclk_off(jme);
282 jme_mac_txclk_off(jme);
cd0ff491
GFT
283
284 jwrite32(jme, JME_RXDBA_LO, 0x00000000);
285 jwrite32(jme, JME_RXDBA_HI, 0x00000000);
286 jwrite32(jme, JME_RXQDC, 0x00000000);
287 jwrite32(jme, JME_RXNDA, 0x00000000);
288 jwrite32(jme, JME_TXDBA_LO, 0x00000000);
289 jwrite32(jme, JME_TXDBA_HI, 0x00000000);
290 jwrite32(jme, JME_TXQDC, 0x00000000);
291 jwrite32(jme, JME_TXNDA, 0x00000000);
292
4330c2f2
GFT
293 jwrite32(jme, JME_RXMCHT_LO, 0x00000000);
294 jwrite32(jme, JME_RXMCHT_HI, 0x00000000);
cd0ff491 295 for (i = 0 ; i < WAKEUP_FRAME_NR ; ++i)
b3821cc5 296 jme_setup_wakeup_frame(jme, mask, crc, i);
cd0ff491 297 if (jme->fpgaver)
cdcdc9eb
GFT
298 gpreg0 = GPREG0_DEFAULT | GPREG0_LNKINTPOLL;
299 else
300 gpreg0 = GPREG0_DEFAULT;
301 jwrite32(jme, JME_GPREG0, gpreg0);
cd0ff491
GFT
302}
303
304static inline void
3bf61c55 305jme_clear_pm(struct jme_adapter *jme)
d7699f87 306{
29bdd921 307 jwrite32(jme, JME_PMCS, 0xFFFF0000 | jme->reg_pmcs);
4330c2f2 308 pci_set_power_state(jme->pdev, PCI_D0);
42b1055e 309 pci_enable_wake(jme->pdev, PCI_D0, false);
d7699f87
GFT
310}
311
3bf61c55
GFT
312static int
313jme_reload_eeprom(struct jme_adapter *jme)
d7699f87 314{
cd0ff491 315 u32 val;
d7699f87
GFT
316 int i;
317
318 val = jread32(jme, JME_SMBCSR);
319
cd0ff491 320 if (val & SMBCSR_EEPROMD) {
d7699f87
GFT
321 val |= SMBCSR_CNACK;
322 jwrite32(jme, JME_SMBCSR, val);
323 val |= SMBCSR_RELOAD;
324 jwrite32(jme, JME_SMBCSR, val);
325 mdelay(12);
326
cd0ff491 327 for (i = JME_EEPROM_RELOAD_TIMEOUT; i > 0; --i) {
d7699f87
GFT
328 mdelay(1);
329 if ((jread32(jme, JME_SMBCSR) & SMBCSR_RELOAD) == 0)
330 break;
331 }
332
cd0ff491 333 if (i == 0) {
937ef75a 334 pr_err("eeprom reload timeout\n");
d7699f87
GFT
335 return -EIO;
336 }
337 }
3bf61c55 338
d7699f87
GFT
339 return 0;
340}
341
3bf61c55
GFT
342static void
343jme_load_macaddr(struct net_device *netdev)
d7699f87
GFT
344{
345 struct jme_adapter *jme = netdev_priv(netdev);
346 unsigned char macaddr[6];
cd0ff491 347 u32 val;
d7699f87 348
cd0ff491 349 spin_lock_bh(&jme->macaddr_lock);
4330c2f2 350 val = jread32(jme, JME_RXUMA_LO);
d7699f87
GFT
351 macaddr[0] = (val >> 0) & 0xFF;
352 macaddr[1] = (val >> 8) & 0xFF;
353 macaddr[2] = (val >> 16) & 0xFF;
354 macaddr[3] = (val >> 24) & 0xFF;
4330c2f2 355 val = jread32(jme, JME_RXUMA_HI);
d7699f87
GFT
356 macaddr[4] = (val >> 0) & 0xFF;
357 macaddr[5] = (val >> 8) & 0xFF;
cd0ff491
GFT
358 memcpy(netdev->dev_addr, macaddr, 6);
359 spin_unlock_bh(&jme->macaddr_lock);
3bf61c55
GFT
360}
361
cd0ff491 362static inline void
3bf61c55
GFT
363jme_set_rx_pcc(struct jme_adapter *jme, int p)
364{
cd0ff491 365 switch (p) {
192570e0
GFT
366 case PCC_OFF:
367 jwrite32(jme, JME_PCCRX0,
368 ((PCC_OFF_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
369 ((PCC_OFF_CNT << PCCRX_SHIFT) & PCCRX_MASK));
370 break;
3bf61c55
GFT
371 case PCC_P1:
372 jwrite32(jme, JME_PCCRX0,
373 ((PCC_P1_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
374 ((PCC_P1_CNT << PCCRX_SHIFT) & PCCRX_MASK));
375 break;
376 case PCC_P2:
377 jwrite32(jme, JME_PCCRX0,
378 ((PCC_P2_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
379 ((PCC_P2_CNT << PCCRX_SHIFT) & PCCRX_MASK));
380 break;
381 case PCC_P3:
382 jwrite32(jme, JME_PCCRX0,
383 ((PCC_P3_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
384 ((PCC_P3_CNT << PCCRX_SHIFT) & PCCRX_MASK));
385 break;
386 default:
387 break;
388 }
192570e0 389 wmb();
3bf61c55 390
cd0ff491 391 if (!(test_bit(JME_FLAG_POLL, &jme->flags)))
7ca9ebee 392 netif_info(jme, rx_status, jme->dev, "Switched to PCC_P%d\n", p);
d7699f87
GFT
393}
394
fcf45b4c 395static void
3bf61c55 396jme_start_irq(struct jme_adapter *jme)
d7699f87 397{
3bf61c55
GFT
398 register struct dynpcc_info *dpi = &(jme->dpi);
399
400 jme_set_rx_pcc(jme, PCC_P1);
3bf61c55
GFT
401 dpi->cur = PCC_P1;
402 dpi->attempt = PCC_P1;
403 dpi->cnt = 0;
404
405 jwrite32(jme, JME_PCCTX,
8c198884
GFT
406 ((PCC_TX_TO << PCCTXTO_SHIFT) & PCCTXTO_MASK) |
407 ((PCC_TX_CNT << PCCTX_SHIFT) & PCCTX_MASK) |
3bf61c55
GFT
408 PCCTXQ0_EN
409 );
410
d7699f87
GFT
411 /*
412 * Enable Interrupts
413 */
414 jwrite32(jme, JME_IENS, INTR_ENABLE);
415}
416
cd0ff491 417static inline void
3bf61c55 418jme_stop_irq(struct jme_adapter *jme)
d7699f87
GFT
419{
420 /*
421 * Disable Interrupts
422 */
cd0ff491 423 jwrite32f(jme, JME_IENC, INTR_ENABLE);
d7699f87
GFT
424}
425
cd0ff491 426static u32
cdcdc9eb
GFT
427jme_linkstat_from_phy(struct jme_adapter *jme)
428{
cd0ff491 429 u32 phylink, bmsr;
cdcdc9eb
GFT
430
431 phylink = jme_mdio_read(jme->dev, jme->mii_if.phy_id, 17);
432 bmsr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMSR);
cd0ff491 433 if (bmsr & BMSR_ANCOMP)
cdcdc9eb
GFT
434 phylink |= PHY_LINK_AUTONEG_COMPLETE;
435
436 return phylink;
437}
438
cd0ff491 439static inline void
55d19799 440jme_set_phyfifo_5level(struct jme_adapter *jme)
cd0ff491
GFT
441{
442 jme_mdio_write(jme->dev, jme->mii_if.phy_id, 27, 0x0004);
443}
444
445static inline void
55d19799 446jme_set_phyfifo_8level(struct jme_adapter *jme)
cd0ff491
GFT
447{
448 jme_mdio_write(jme->dev, jme->mii_if.phy_id, 27, 0x0000);
449}
450
fcf45b4c
GFT
451static int
452jme_check_link(struct net_device *netdev, int testonly)
d7699f87
GFT
453{
454 struct jme_adapter *jme = netdev_priv(netdev);
dc4185bd 455 u32 phylink, cnt = JME_SPDRSV_TIMEOUT, bmcr;
79ce639c 456 char linkmsg[64];
fcf45b4c 457 int rc = 0;
d7699f87 458
b3821cc5 459 linkmsg[0] = '\0';
cdcdc9eb 460
cd0ff491 461 if (jme->fpgaver)
cdcdc9eb
GFT
462 phylink = jme_linkstat_from_phy(jme);
463 else
464 phylink = jread32(jme, JME_PHY_LINK);
d7699f87 465
cd0ff491
GFT
466 if (phylink & PHY_LINK_UP) {
467 if (!(phylink & PHY_LINK_AUTONEG_COMPLETE)) {
8c198884
GFT
468 /*
469 * If we did not enable AN
470 * Speed/Duplex Info should be obtained from SMI
471 */
472 phylink = PHY_LINK_UP;
473
474 bmcr = jme_mdio_read(jme->dev,
475 jme->mii_if.phy_id,
476 MII_BMCR);
477
478 phylink |= ((bmcr & BMCR_SPEED1000) &&
479 (bmcr & BMCR_SPEED100) == 0) ?
480 PHY_LINK_SPEED_1000M :
481 (bmcr & BMCR_SPEED100) ?
482 PHY_LINK_SPEED_100M :
483 PHY_LINK_SPEED_10M;
484
485 phylink |= (bmcr & BMCR_FULLDPLX) ?
486 PHY_LINK_DUPLEX : 0;
79ce639c 487
b3821cc5 488 strcat(linkmsg, "Forced: ");
cd0ff491 489 } else {
8c198884
GFT
490 /*
491 * Keep polling for speed/duplex resolve complete
492 */
cd0ff491 493 while (!(phylink & PHY_LINK_SPEEDDPU_RESOLVED) &&
8c198884
GFT
494 --cnt) {
495
496 udelay(1);
8c198884 497
cd0ff491 498 if (jme->fpgaver)
cdcdc9eb
GFT
499 phylink = jme_linkstat_from_phy(jme);
500 else
501 phylink = jread32(jme, JME_PHY_LINK);
8c198884 502 }
cd0ff491 503 if (!cnt)
937ef75a 504 pr_err("Waiting speed resolve timeout\n");
79ce639c 505
b3821cc5 506 strcat(linkmsg, "ANed: ");
d7699f87
GFT
507 }
508
cd0ff491 509 if (jme->phylink == phylink) {
fcf45b4c
GFT
510 rc = 1;
511 goto out;
512 }
cd0ff491 513 if (testonly)
fcf45b4c
GFT
514 goto out;
515
516 jme->phylink = phylink;
517
dc4185bd
GFT
518 /*
519 * The speed/duplex setting of jme->reg_ghc already cleared
520 * by jme_reset_mac_processor()
521 */
cd0ff491
GFT
522 switch (phylink & PHY_LINK_SPEED_MASK) {
523 case PHY_LINK_SPEED_10M:
dc4185bd 524 jme->reg_ghc |= GHC_SPEED_10M;
cd0ff491 525 strcat(linkmsg, "10 Mbps, ");
cd0ff491
GFT
526 break;
527 case PHY_LINK_SPEED_100M:
dc4185bd 528 jme->reg_ghc |= GHC_SPEED_100M;
cd0ff491 529 strcat(linkmsg, "100 Mbps, ");
cd0ff491
GFT
530 break;
531 case PHY_LINK_SPEED_1000M:
dc4185bd 532 jme->reg_ghc |= GHC_SPEED_1000M;
cd0ff491 533 strcat(linkmsg, "1000 Mbps, ");
cd0ff491
GFT
534 break;
535 default:
536 break;
d7699f87 537 }
d7699f87 538
cd0ff491 539 if (phylink & PHY_LINK_DUPLEX) {
d7699f87 540 jwrite32(jme, JME_TXMCS, TXMCS_DEFAULT);
809b2798 541 jwrite32(jme, JME_TXTRHD, TXTRHD_FULLDUPLEX);
dc4185bd 542 jme->reg_ghc |= GHC_DPX;
cd0ff491 543 } else {
d7699f87 544 jwrite32(jme, JME_TXMCS, TXMCS_DEFAULT |
3bf61c55
GFT
545 TXMCS_BACKOFF |
546 TXMCS_CARRIERSENSE |
547 TXMCS_COLLISION);
809b2798 548 jwrite32(jme, JME_TXTRHD, TXTRHD_HALFDUPLEX);
8c198884 549 }
7ee473a3 550
dc4185bd
GFT
551 jwrite32(jme, JME_GHC, jme->reg_ghc);
552
7ee473a3 553 if (is_buggy250(jme->pdev->device, jme->chiprev)) {
dc4185bd
GFT
554 jme->reg_gpreg1 &= ~(GPREG1_HALFMODEPATCH |
555 GPREG1_RSSPATCH);
7ee473a3 556 if (!(phylink & PHY_LINK_DUPLEX))
dc4185bd 557 jme->reg_gpreg1 |= GPREG1_HALFMODEPATCH;
7ee473a3
GFT
558 switch (phylink & PHY_LINK_SPEED_MASK) {
559 case PHY_LINK_SPEED_10M:
55d19799 560 jme_set_phyfifo_8level(jme);
dc4185bd 561 jme->reg_gpreg1 |= GPREG1_RSSPATCH;
7ee473a3
GFT
562 break;
563 case PHY_LINK_SPEED_100M:
55d19799 564 jme_set_phyfifo_5level(jme);
dc4185bd 565 jme->reg_gpreg1 |= GPREG1_RSSPATCH;
7ee473a3
GFT
566 break;
567 case PHY_LINK_SPEED_1000M:
55d19799 568 jme_set_phyfifo_8level(jme);
7ee473a3
GFT
569 break;
570 default:
571 break;
572 }
573 }
dc4185bd 574 jwrite32(jme, JME_GPREG1, jme->reg_gpreg1);
fcf45b4c 575
3b70a6fa
GFT
576 strcat(linkmsg, (phylink & PHY_LINK_DUPLEX) ?
577 "Full-Duplex, " :
578 "Half-Duplex, ");
579 strcat(linkmsg, (phylink & PHY_LINK_MDI_STAT) ?
580 "MDI-X" :
581 "MDI");
937ef75a 582 netif_info(jme, link, jme->dev, "Link is up at %s\n", linkmsg);
cd0ff491
GFT
583 netif_carrier_on(netdev);
584 } else {
585 if (testonly)
fcf45b4c
GFT
586 goto out;
587
937ef75a 588 netif_info(jme, link, jme->dev, "Link is down\n");
fcf45b4c 589 jme->phylink = 0;
cd0ff491 590 netif_carrier_off(netdev);
d7699f87 591 }
fcf45b4c
GFT
592
593out:
594 return rc;
d7699f87
GFT
595}
596
3bf61c55
GFT
597static int
598jme_setup_tx_resources(struct jme_adapter *jme)
d7699f87 599{
d7699f87
GFT
600 struct jme_ring *txring = &(jme->txring[0]);
601
602 txring->alloc = dma_alloc_coherent(&(jme->pdev->dev),
b3821cc5
GFT
603 TX_RING_ALLOC_SIZE(jme->tx_ring_size),
604 &(txring->dmaalloc),
605 GFP_ATOMIC);
fcf45b4c 606
0ede469c
GFT
607 if (!txring->alloc)
608 goto err_set_null;
d7699f87
GFT
609
610 /*
611 * 16 Bytes align
612 */
cd0ff491 613 txring->desc = (void *)ALIGN((unsigned long)(txring->alloc),
3bf61c55 614 RING_DESC_ALIGN);
4330c2f2 615 txring->dma = ALIGN(txring->dmaalloc, RING_DESC_ALIGN);
d7699f87 616 txring->next_to_use = 0;
cdcdc9eb 617 atomic_set(&txring->next_to_clean, 0);
b3821cc5 618 atomic_set(&txring->nr_free, jme->tx_ring_size);
d7699f87 619
0ede469c
GFT
620 txring->bufinf = kmalloc(sizeof(struct jme_buffer_info) *
621 jme->tx_ring_size, GFP_ATOMIC);
622 if (unlikely(!(txring->bufinf)))
623 goto err_free_txring;
624
d7699f87 625 /*
b3821cc5 626 * Initialize Transmit Descriptors
d7699f87 627 */
b3821cc5 628 memset(txring->alloc, 0, TX_RING_ALLOC_SIZE(jme->tx_ring_size));
3bf61c55 629 memset(txring->bufinf, 0,
b3821cc5 630 sizeof(struct jme_buffer_info) * jme->tx_ring_size);
d7699f87
GFT
631
632 return 0;
0ede469c
GFT
633
634err_free_txring:
635 dma_free_coherent(&(jme->pdev->dev),
636 TX_RING_ALLOC_SIZE(jme->tx_ring_size),
637 txring->alloc,
638 txring->dmaalloc);
639
640err_set_null:
641 txring->desc = NULL;
642 txring->dmaalloc = 0;
643 txring->dma = 0;
644 txring->bufinf = NULL;
645
646 return -ENOMEM;
d7699f87
GFT
647}
648
3bf61c55
GFT
649static void
650jme_free_tx_resources(struct jme_adapter *jme)
d7699f87
GFT
651{
652 int i;
653 struct jme_ring *txring = &(jme->txring[0]);
0ede469c 654 struct jme_buffer_info *txbi;
d7699f87 655
cd0ff491 656 if (txring->alloc) {
0ede469c
GFT
657 if (txring->bufinf) {
658 for (i = 0 ; i < jme->tx_ring_size ; ++i) {
659 txbi = txring->bufinf + i;
660 if (txbi->skb) {
661 dev_kfree_skb(txbi->skb);
662 txbi->skb = NULL;
663 }
664 txbi->mapping = 0;
665 txbi->len = 0;
666 txbi->nr_desc = 0;
667 txbi->start_xmit = 0;
d7699f87 668 }
0ede469c 669 kfree(txring->bufinf);
d7699f87
GFT
670 }
671
672 dma_free_coherent(&(jme->pdev->dev),
b3821cc5 673 TX_RING_ALLOC_SIZE(jme->tx_ring_size),
d7699f87
GFT
674 txring->alloc,
675 txring->dmaalloc);
3bf61c55
GFT
676
677 txring->alloc = NULL;
678 txring->desc = NULL;
679 txring->dmaalloc = 0;
680 txring->dma = 0;
0ede469c 681 txring->bufinf = NULL;
d7699f87 682 }
3bf61c55 683 txring->next_to_use = 0;
cdcdc9eb 684 atomic_set(&txring->next_to_clean, 0);
79ce639c 685 atomic_set(&txring->nr_free, 0);
d7699f87
GFT
686}
687
cd0ff491 688static inline void
3bf61c55 689jme_enable_tx_engine(struct jme_adapter *jme)
d7699f87
GFT
690{
691 /*
692 * Select Queue 0
693 */
694 jwrite32(jme, JME_TXCS, TXCS_DEFAULT | TXCS_SELECT_QUEUE0);
cd0ff491 695 wmb();
d7699f87
GFT
696
697 /*
698 * Setup TX Queue 0 DMA Bass Address
699 */
fcf45b4c 700 jwrite32(jme, JME_TXDBA_LO, (__u64)jme->txring[0].dma & 0xFFFFFFFFUL);
3bf61c55 701 jwrite32(jme, JME_TXDBA_HI, (__u64)(jme->txring[0].dma) >> 32);
fcf45b4c 702 jwrite32(jme, JME_TXNDA, (__u64)jme->txring[0].dma & 0xFFFFFFFFUL);
d7699f87
GFT
703
704 /*
705 * Setup TX Descptor Count
706 */
b3821cc5 707 jwrite32(jme, JME_TXQDC, jme->tx_ring_size);
d7699f87
GFT
708
709 /*
710 * Enable TX Engine
711 */
712 wmb();
dc4185bd 713 jwrite32f(jme, JME_TXCS, jme->reg_txcs |
4330c2f2
GFT
714 TXCS_SELECT_QUEUE0 |
715 TXCS_ENABLE);
d7699f87 716
dc4185bd
GFT
717 /*
718 * Start clock for TX MAC Processor
719 */
720 jme_mac_txclk_on(jme);
d7699f87
GFT
721}
722
cd0ff491 723static inline void
29bdd921
GFT
724jme_restart_tx_engine(struct jme_adapter *jme)
725{
726 /*
727 * Restart TX Engine
728 */
729 jwrite32(jme, JME_TXCS, jme->reg_txcs |
730 TXCS_SELECT_QUEUE0 |
731 TXCS_ENABLE);
732}
733
cd0ff491 734static inline void
3bf61c55 735jme_disable_tx_engine(struct jme_adapter *jme)
d7699f87
GFT
736{
737 int i;
cd0ff491 738 u32 val;
d7699f87
GFT
739
740 /*
741 * Disable TX Engine
742 */
fcf45b4c 743 jwrite32(jme, JME_TXCS, jme->reg_txcs | TXCS_SELECT_QUEUE0);
cd0ff491 744 wmb();
d7699f87
GFT
745
746 val = jread32(jme, JME_TXCS);
cd0ff491 747 for (i = JME_TX_DISABLE_TIMEOUT ; (val & TXCS_ENABLE) && i > 0 ; --i) {
fcf45b4c 748 mdelay(1);
d7699f87 749 val = jread32(jme, JME_TXCS);
cd0ff491 750 rmb();
d7699f87
GFT
751 }
752
cd0ff491 753 if (!i)
937ef75a 754 pr_err("Disable TX engine timeout\n");
dc4185bd
GFT
755
756 /*
757 * Stop clock for TX MAC Processor
758 */
759 jme_mac_txclk_off(jme);
d7699f87
GFT
760}
761
3bf61c55
GFT
762static void
763jme_set_clean_rxdesc(struct jme_adapter *jme, int i)
d7699f87 764{
0ede469c 765 struct jme_ring *rxring = &(jme->rxring[0]);
cd0ff491 766 register struct rxdesc *rxdesc = rxring->desc;
4330c2f2
GFT
767 struct jme_buffer_info *rxbi = rxring->bufinf;
768 rxdesc += i;
769 rxbi += i;
770
771 rxdesc->dw[0] = 0;
772 rxdesc->dw[1] = 0;
3bf61c55 773 rxdesc->desc1.bufaddrh = cpu_to_le32((__u64)rxbi->mapping >> 32);
fcf45b4c
GFT
774 rxdesc->desc1.bufaddrl = cpu_to_le32(
775 (__u64)rxbi->mapping & 0xFFFFFFFFUL);
3bf61c55 776 rxdesc->desc1.datalen = cpu_to_le16(rxbi->len);
cd0ff491 777 if (jme->dev->features & NETIF_F_HIGHDMA)
3bf61c55 778 rxdesc->desc1.flags = RXFLAG_64BIT;
d7699f87 779 wmb();
3bf61c55 780 rxdesc->desc1.flags |= RXFLAG_OWN | RXFLAG_INT;
d7699f87
GFT
781}
782
3bf61c55
GFT
783static int
784jme_make_new_rx_buf(struct jme_adapter *jme, int i)
4330c2f2
GFT
785{
786 struct jme_ring *rxring = &(jme->rxring[0]);
b3821cc5 787 struct jme_buffer_info *rxbi = rxring->bufinf + i;
cd0ff491 788 struct sk_buff *skb;
4330c2f2 789
79ce639c
GFT
790 skb = netdev_alloc_skb(jme->dev,
791 jme->dev->mtu + RX_EXTRA_LEN);
cd0ff491 792 if (unlikely(!skb))
4330c2f2 793 return -ENOMEM;
3b70a6fa
GFT
794#if LINUX_VERSION_CODE < KERNEL_VERSION(2,6,19)
795 skb->dev = jme->dev;
796#endif
3bf61c55 797
4330c2f2 798 rxbi->skb = skb;
3bf61c55 799 rxbi->len = skb_tailroom(skb);
b3821cc5
GFT
800 rxbi->mapping = pci_map_page(jme->pdev,
801 virt_to_page(skb->data),
802 offset_in_page(skb->data),
803 rxbi->len,
804 PCI_DMA_FROMDEVICE);
4330c2f2
GFT
805
806 return 0;
807}
808
3bf61c55
GFT
809static void
810jme_free_rx_buf(struct jme_adapter *jme, int i)
4330c2f2
GFT
811{
812 struct jme_ring *rxring = &(jme->rxring[0]);
813 struct jme_buffer_info *rxbi = rxring->bufinf;
814 rxbi += i;
815
cd0ff491 816 if (rxbi->skb) {
b3821cc5 817 pci_unmap_page(jme->pdev,
4330c2f2 818 rxbi->mapping,
3bf61c55 819 rxbi->len,
4330c2f2
GFT
820 PCI_DMA_FROMDEVICE);
821 dev_kfree_skb(rxbi->skb);
822 rxbi->skb = NULL;
823 rxbi->mapping = 0;
3bf61c55 824 rxbi->len = 0;
4330c2f2
GFT
825 }
826}
827
3bf61c55
GFT
828static void
829jme_free_rx_resources(struct jme_adapter *jme)
830{
831 int i;
832 struct jme_ring *rxring = &(jme->rxring[0]);
833
cd0ff491 834 if (rxring->alloc) {
0ede469c
GFT
835 if (rxring->bufinf) {
836 for (i = 0 ; i < jme->rx_ring_size ; ++i)
837 jme_free_rx_buf(jme, i);
838 kfree(rxring->bufinf);
839 }
3bf61c55
GFT
840
841 dma_free_coherent(&(jme->pdev->dev),
b3821cc5 842 RX_RING_ALLOC_SIZE(jme->rx_ring_size),
3bf61c55
GFT
843 rxring->alloc,
844 rxring->dmaalloc);
845 rxring->alloc = NULL;
846 rxring->desc = NULL;
847 rxring->dmaalloc = 0;
848 rxring->dma = 0;
0ede469c 849 rxring->bufinf = NULL;
3bf61c55
GFT
850 }
851 rxring->next_to_use = 0;
cdcdc9eb 852 atomic_set(&rxring->next_to_clean, 0);
3bf61c55
GFT
853}
854
855static int
856jme_setup_rx_resources(struct jme_adapter *jme)
d7699f87
GFT
857{
858 int i;
859 struct jme_ring *rxring = &(jme->rxring[0]);
860
861 rxring->alloc = dma_alloc_coherent(&(jme->pdev->dev),
b3821cc5
GFT
862 RX_RING_ALLOC_SIZE(jme->rx_ring_size),
863 &(rxring->dmaalloc),
864 GFP_ATOMIC);
0ede469c
GFT
865 if (!rxring->alloc)
866 goto err_set_null;
d7699f87
GFT
867
868 /*
869 * 16 Bytes align
870 */
cd0ff491 871 rxring->desc = (void *)ALIGN((unsigned long)(rxring->alloc),
3bf61c55 872 RING_DESC_ALIGN);
4330c2f2 873 rxring->dma = ALIGN(rxring->dmaalloc, RING_DESC_ALIGN);
d7699f87 874 rxring->next_to_use = 0;
cdcdc9eb 875 atomic_set(&rxring->next_to_clean, 0);
d7699f87 876
0ede469c
GFT
877 rxring->bufinf = kmalloc(sizeof(struct jme_buffer_info) *
878 jme->rx_ring_size, GFP_ATOMIC);
879 if (unlikely(!(rxring->bufinf)))
880 goto err_free_rxring;
881
d7699f87
GFT
882 /*
883 * Initiallize Receive Descriptors
884 */
0ede469c
GFT
885 memset(rxring->bufinf, 0,
886 sizeof(struct jme_buffer_info) * jme->rx_ring_size);
cd0ff491
GFT
887 for (i = 0 ; i < jme->rx_ring_size ; ++i) {
888 if (unlikely(jme_make_new_rx_buf(jme, i))) {
3bf61c55
GFT
889 jme_free_rx_resources(jme);
890 return -ENOMEM;
891 }
d7699f87
GFT
892
893 jme_set_clean_rxdesc(jme, i);
894 }
895
d7699f87 896 return 0;
0ede469c
GFT
897
898err_free_rxring:
899 dma_free_coherent(&(jme->pdev->dev),
900 RX_RING_ALLOC_SIZE(jme->rx_ring_size),
901 rxring->alloc,
902 rxring->dmaalloc);
903err_set_null:
904 rxring->desc = NULL;
905 rxring->dmaalloc = 0;
906 rxring->dma = 0;
907 rxring->bufinf = NULL;
908
909 return -ENOMEM;
d7699f87
GFT
910}
911
cd0ff491 912static inline void
3bf61c55 913jme_enable_rx_engine(struct jme_adapter *jme)
d7699f87 914{
cd0ff491
GFT
915 /*
916 * Select Queue 0
917 */
918 jwrite32(jme, JME_RXCS, jme->reg_rxcs |
919 RXCS_QUEUESEL_Q0);
920 wmb();
921
d7699f87
GFT
922 /*
923 * Setup RX DMA Bass Address
924 */
0ede469c 925 jwrite32(jme, JME_RXDBA_LO, (__u64)(jme->rxring[0].dma) & 0xFFFFFFFFUL);
3bf61c55 926 jwrite32(jme, JME_RXDBA_HI, (__u64)(jme->rxring[0].dma) >> 32);
0ede469c 927 jwrite32(jme, JME_RXNDA, (__u64)(jme->rxring[0].dma) & 0xFFFFFFFFUL);
d7699f87
GFT
928
929 /*
b3821cc5 930 * Setup RX Descriptor Count
d7699f87 931 */
b3821cc5 932 jwrite32(jme, JME_RXQDC, jme->rx_ring_size);
d7699f87 933
3bf61c55 934 /*
d7699f87
GFT
935 * Setup Unicast Filter
936 */
e523cd89 937 jme_set_unicastaddr(jme->dev);
d7699f87
GFT
938 jme_set_multi(jme->dev);
939
940 /*
941 * Enable RX Engine
942 */
943 wmb();
dc4185bd 944 jwrite32f(jme, JME_RXCS, jme->reg_rxcs |
4330c2f2
GFT
945 RXCS_QUEUESEL_Q0 |
946 RXCS_ENABLE |
947 RXCS_QST);
dc4185bd
GFT
948
949 /*
950 * Start clock for RX MAC Processor
951 */
952 jme_mac_rxclk_on(jme);
d7699f87
GFT
953}
954
cd0ff491 955static inline void
3bf61c55 956jme_restart_rx_engine(struct jme_adapter *jme)
4330c2f2
GFT
957{
958 /*
3bf61c55 959 * Start RX Engine
4330c2f2 960 */
79ce639c 961 jwrite32(jme, JME_RXCS, jme->reg_rxcs |
4330c2f2
GFT
962 RXCS_QUEUESEL_Q0 |
963 RXCS_ENABLE |
964 RXCS_QST);
965}
966
cd0ff491 967static inline void
3bf61c55 968jme_disable_rx_engine(struct jme_adapter *jme)
d7699f87
GFT
969{
970 int i;
cd0ff491 971 u32 val;
d7699f87
GFT
972
973 /*
974 * Disable RX Engine
975 */
29bdd921 976 jwrite32(jme, JME_RXCS, jme->reg_rxcs);
cd0ff491 977 wmb();
d7699f87
GFT
978
979 val = jread32(jme, JME_RXCS);
cd0ff491 980 for (i = JME_RX_DISABLE_TIMEOUT ; (val & RXCS_ENABLE) && i > 0 ; --i) {
29bdd921 981 mdelay(1);
d7699f87 982 val = jread32(jme, JME_RXCS);
cd0ff491 983 rmb();
d7699f87
GFT
984 }
985
cd0ff491 986 if (!i)
937ef75a 987 pr_err("Disable RX engine timeout\n");
d7699f87 988
dc4185bd
GFT
989 /*
990 * Stop clock for RX MAC Processor
991 */
992 jme_mac_rxclk_off(jme);
d7699f87
GFT
993}
994
93f698ca
GFT
995static u16
996jme_udpsum(struct sk_buff *skb)
997{
998 u16 csum = 0xFFFFu;
999
1000 if (skb->len < (ETH_HLEN + sizeof(struct iphdr)))
1001 return csum;
1002 if (skb->protocol != htons(ETH_P_IP))
1003 return csum;
1004 skb_set_network_header(skb, ETH_HLEN);
1005 if ((ip_hdr(skb)->protocol != IPPROTO_UDP) ||
1006 (skb->len < (ETH_HLEN +
1007 (ip_hdr(skb)->ihl << 2) +
1008 sizeof(struct udphdr)))) {
1009 skb_reset_network_header(skb);
1010 return csum;
1011 }
1012 skb_set_transport_header(skb,
1013 ETH_HLEN + (ip_hdr(skb)->ihl << 2));
1014 csum = udp_hdr(skb)->check;
1015 skb_reset_transport_header(skb);
1016 skb_reset_network_header(skb);
1017
1018 return csum;
1019}
1020
192570e0 1021static int
93f698ca 1022jme_rxsum_ok(struct jme_adapter *jme, u16 flags, struct sk_buff *skb)
192570e0 1023{
cd0ff491 1024 if (!(flags & (RXWBFLAG_TCPON | RXWBFLAG_UDPON | RXWBFLAG_IPV4)))
192570e0
GFT
1025 return false;
1026
0ede469c
GFT
1027 if (unlikely((flags & (RXWBFLAG_MF | RXWBFLAG_TCPON | RXWBFLAG_TCPCS))
1028 == RXWBFLAG_TCPON)) {
1029 if (flags & RXWBFLAG_IPV4)
7ca9ebee 1030 netif_err(jme, rx_err, jme->dev, "TCP Checksum error\n");
0ede469c 1031 return false;
192570e0
GFT
1032 }
1033
0ede469c 1034 if (unlikely((flags & (RXWBFLAG_MF | RXWBFLAG_UDPON | RXWBFLAG_UDPCS))
93f698ca 1035 == RXWBFLAG_UDPON) && jme_udpsum(skb)) {
0ede469c 1036 if (flags & RXWBFLAG_IPV4)
937ef75a 1037 netif_err(jme, rx_err, jme->dev, "UDP Checksum error\n");
0ede469c 1038 return false;
192570e0
GFT
1039 }
1040
0ede469c
GFT
1041 if (unlikely((flags & (RXWBFLAG_IPV4 | RXWBFLAG_IPCS))
1042 == RXWBFLAG_IPV4)) {
937ef75a 1043 netif_err(jme, rx_err, jme->dev, "IPv4 Checksum error\n");
0ede469c 1044 return false;
192570e0
GFT
1045 }
1046
1047 return true;
1048}
1049
3bf61c55 1050static void
42b1055e 1051jme_alloc_and_feed_skb(struct jme_adapter *jme, int idx)
d7699f87 1052{
d7699f87 1053 struct jme_ring *rxring = &(jme->rxring[0]);
cd0ff491 1054 struct rxdesc *rxdesc = rxring->desc;
3bf61c55 1055 struct jme_buffer_info *rxbi = rxring->bufinf;
d7699f87 1056 struct sk_buff *skb;
3bf61c55 1057 int framesize;
d7699f87 1058
3bf61c55
GFT
1059 rxdesc += idx;
1060 rxbi += idx;
d7699f87 1061
3bf61c55
GFT
1062 skb = rxbi->skb;
1063 pci_dma_sync_single_for_cpu(jme->pdev,
1064 rxbi->mapping,
1065 rxbi->len,
1066 PCI_DMA_FROMDEVICE);
1067
cd0ff491 1068 if (unlikely(jme_make_new_rx_buf(jme, idx))) {
3bf61c55
GFT
1069 pci_dma_sync_single_for_device(jme->pdev,
1070 rxbi->mapping,
1071 rxbi->len,
1072 PCI_DMA_FROMDEVICE);
1073
1074 ++(NET_STAT(jme).rx_dropped);
cd0ff491 1075 } else {
3bf61c55
GFT
1076 framesize = le16_to_cpu(rxdesc->descwb.framesize)
1077 - RX_PREPAD_SIZE;
1078
1079 skb_reserve(skb, RX_PREPAD_SIZE);
1080 skb_put(skb, framesize);
1081 skb->protocol = eth_type_trans(skb, jme->dev);
1082
93f698ca 1083 if (jme_rxsum_ok(jme, le16_to_cpu(rxdesc->descwb.flags), skb))
8c198884 1084 skb->ip_summed = CHECKSUM_UNNECESSARY;
29bdd921 1085 else
08f5fcfa 1086#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,35)
29bdd921 1087 skb->ip_summed = CHECKSUM_NONE;
08f5fcfa
ED
1088#else
1089 skb_checksum_none_assert(skb);
1090#endif
8c198884 1091
3b70a6fa 1092 if (rxdesc->descwb.flags & cpu_to_le16(RXWBFLAG_TAGON)) {
cd0ff491 1093 if (jme->vlgrp) {
cdcdc9eb 1094 jme->jme_vlan_rx(skb, jme->vlgrp,
3b70a6fa 1095 le16_to_cpu(rxdesc->descwb.vlan));
b3821cc5 1096 NET_STAT(jme).rx_bytes += 4;
7ca9ebee 1097 } else {
7ca9ebee 1098 dev_kfree_skb(skb);
b3821cc5 1099 }
cd0ff491 1100 } else {
cdcdc9eb 1101 jme->jme_rx(skb);
b3821cc5 1102 }
3bf61c55 1103
3b70a6fa
GFT
1104 if ((rxdesc->descwb.flags & cpu_to_le16(RXWBFLAG_DEST)) ==
1105 cpu_to_le16(RXWBFLAG_DEST_MUL))
3bf61c55
GFT
1106 ++(NET_STAT(jme).multicast);
1107
3bf61c55
GFT
1108 NET_STAT(jme).rx_bytes += framesize;
1109 ++(NET_STAT(jme).rx_packets);
1110 }
1111
1112 jme_set_clean_rxdesc(jme, idx);
1113
1114}
1115
1116static int
1117jme_process_receive(struct jme_adapter *jme, int limit)
1118{
1119 struct jme_ring *rxring = &(jme->rxring[0]);
cd0ff491 1120 struct rxdesc *rxdesc = rxring->desc;
b3821cc5 1121 int i, j, ccnt, desccnt, mask = jme->rx_ring_mask;
3bf61c55 1122
cd0ff491 1123 if (unlikely(!atomic_dec_and_test(&jme->rx_cleaning)))
192570e0
GFT
1124 goto out_inc;
1125
cd0ff491 1126 if (unlikely(atomic_read(&jme->link_changing) != 1))
192570e0
GFT
1127 goto out_inc;
1128
cd0ff491 1129 if (unlikely(!netif_carrier_ok(jme->dev)))
192570e0
GFT
1130 goto out_inc;
1131
cdcdc9eb 1132 i = atomic_read(&rxring->next_to_clean);
0ede469c 1133 while (limit > 0) {
3bf61c55
GFT
1134 rxdesc = rxring->desc;
1135 rxdesc += i;
1136
3b70a6fa 1137 if ((rxdesc->descwb.flags & cpu_to_le16(RXWBFLAG_OWN)) ||
3bf61c55
GFT
1138 !(rxdesc->descwb.desccnt & RXWBDCNT_WBCPL))
1139 goto out;
0ede469c 1140 --limit;
d7699f87 1141
9134abda 1142 rmb();
4330c2f2
GFT
1143 desccnt = rxdesc->descwb.desccnt & RXWBDCNT_DCNT;
1144
cd0ff491 1145 if (unlikely(desccnt > 1 ||
192570e0 1146 rxdesc->descwb.errstat & RXWBERR_ALLERR)) {
d7699f87 1147
cd0ff491 1148 if (rxdesc->descwb.errstat & RXWBERR_CRCERR)
3bf61c55 1149 ++(NET_STAT(jme).rx_crc_errors);
cd0ff491 1150 else if (rxdesc->descwb.errstat & RXWBERR_OVERUN)
3bf61c55
GFT
1151 ++(NET_STAT(jme).rx_fifo_errors);
1152 else
1153 ++(NET_STAT(jme).rx_errors);
4330c2f2 1154
cd0ff491 1155 if (desccnt > 1)
3bf61c55 1156 limit -= desccnt - 1;
4330c2f2 1157
cd0ff491 1158 for (j = i, ccnt = desccnt ; ccnt-- ; ) {
4330c2f2 1159 jme_set_clean_rxdesc(jme, j);
b3821cc5 1160 j = (j + 1) & (mask);
4330c2f2 1161 }
3bf61c55 1162
cd0ff491 1163 } else {
42b1055e 1164 jme_alloc_and_feed_skb(jme, i);
3bf61c55 1165 }
4330c2f2 1166
b3821cc5 1167 i = (i + desccnt) & (mask);
3bf61c55 1168 }
4330c2f2 1169
3bf61c55 1170out:
cdcdc9eb 1171 atomic_set(&rxring->next_to_clean, i);
4330c2f2 1172
192570e0
GFT
1173out_inc:
1174 atomic_inc(&jme->rx_cleaning);
1175
3bf61c55 1176 return limit > 0 ? limit : 0;
4330c2f2 1177
3bf61c55 1178}
d7699f87 1179
79ce639c
GFT
1180static void
1181jme_attempt_pcc(struct dynpcc_info *dpi, int atmp)
1182{
cd0ff491 1183 if (likely(atmp == dpi->cur)) {
192570e0 1184 dpi->cnt = 0;
79ce639c 1185 return;
192570e0 1186 }
79ce639c 1187
cd0ff491 1188 if (dpi->attempt == atmp) {
79ce639c 1189 ++(dpi->cnt);
cd0ff491 1190 } else {
79ce639c
GFT
1191 dpi->attempt = atmp;
1192 dpi->cnt = 0;
1193 }
1194
1195}
1196
1197static void
1198jme_dynamic_pcc(struct jme_adapter *jme)
1199{
1200 register struct dynpcc_info *dpi = &(jme->dpi);
1201
cd0ff491 1202 if ((NET_STAT(jme).rx_bytes - dpi->last_bytes) > PCC_P3_THRESHOLD)
79ce639c 1203 jme_attempt_pcc(dpi, PCC_P3);
7ca9ebee
GFT
1204 else if ((NET_STAT(jme).rx_packets - dpi->last_pkts) > PCC_P2_THRESHOLD ||
1205 dpi->intr_cnt > PCC_INTR_THRESHOLD)
79ce639c
GFT
1206 jme_attempt_pcc(dpi, PCC_P2);
1207 else
1208 jme_attempt_pcc(dpi, PCC_P1);
1209
cd0ff491
GFT
1210 if (unlikely(dpi->attempt != dpi->cur && dpi->cnt > 5)) {
1211 if (dpi->attempt < dpi->cur)
1212 tasklet_schedule(&jme->rxclean_task);
79ce639c
GFT
1213 jme_set_rx_pcc(jme, dpi->attempt);
1214 dpi->cur = dpi->attempt;
1215 dpi->cnt = 0;
1216 }
1217}
1218
1219static void
1220jme_start_pcc_timer(struct jme_adapter *jme)
1221{
1222 struct dynpcc_info *dpi = &(jme->dpi);
1223 dpi->last_bytes = NET_STAT(jme).rx_bytes;
1224 dpi->last_pkts = NET_STAT(jme).rx_packets;
1225 dpi->intr_cnt = 0;
1226 jwrite32(jme, JME_TMCSR,
1227 TMCSR_EN | ((0xFFFFFF - PCC_INTERVAL_US) & TMCSR_CNT));
1228}
1229
cd0ff491 1230static inline void
29bdd921
GFT
1231jme_stop_pcc_timer(struct jme_adapter *jme)
1232{
1233 jwrite32(jme, JME_TMCSR, 0);
1234}
1235
cd0ff491
GFT
1236static void
1237jme_shutdown_nic(struct jme_adapter *jme)
1238{
1239 u32 phylink;
1240
1241 phylink = jme_linkstat_from_phy(jme);
1242
1243 if (!(phylink & PHY_LINK_UP)) {
1244 /*
1245 * Disable all interrupt before issue timer
1246 */
1247 jme_stop_irq(jme);
1248 jwrite32(jme, JME_TIMER2, TMCSR_EN | 0xFFFFFE);
1249 }
1250}
1251
79ce639c
GFT
1252static void
1253jme_pcc_tasklet(unsigned long arg)
1254{
cd0ff491 1255 struct jme_adapter *jme = (struct jme_adapter *)arg;
79ce639c
GFT
1256 struct net_device *netdev = jme->dev;
1257
cd0ff491
GFT
1258 if (unlikely(test_bit(JME_FLAG_SHUTDOWN, &jme->flags))) {
1259 jme_shutdown_nic(jme);
1260 return;
1261 }
29bdd921 1262
cd0ff491 1263 if (unlikely(!netif_carrier_ok(netdev) ||
29bdd921
GFT
1264 (atomic_read(&jme->link_changing) != 1)
1265 )) {
1266 jme_stop_pcc_timer(jme);
79ce639c
GFT
1267 return;
1268 }
29bdd921 1269
cd0ff491 1270 if (!(test_bit(JME_FLAG_POLL, &jme->flags)))
192570e0
GFT
1271 jme_dynamic_pcc(jme);
1272
79ce639c
GFT
1273 jme_start_pcc_timer(jme);
1274}
1275
cd0ff491 1276static inline void
192570e0
GFT
1277jme_polling_mode(struct jme_adapter *jme)
1278{
1279 jme_set_rx_pcc(jme, PCC_OFF);
1280}
1281
cd0ff491 1282static inline void
192570e0
GFT
1283jme_interrupt_mode(struct jme_adapter *jme)
1284{
1285 jme_set_rx_pcc(jme, PCC_P1);
1286}
1287
cd0ff491
GFT
1288static inline int
1289jme_pseudo_hotplug_enabled(struct jme_adapter *jme)
1290{
1291 u32 apmc;
1292 apmc = jread32(jme, JME_APMC);
1293 return apmc & JME_APMC_PSEUDO_HP_EN;
1294}
1295
1296static void
1297jme_start_shutdown_timer(struct jme_adapter *jme)
1298{
1299 u32 apmc;
1300
1301 apmc = jread32(jme, JME_APMC) | JME_APMC_PCIE_SD_EN;
1302 apmc &= ~JME_APMC_EPIEN_CTRL;
1303 if (!no_extplug) {
1304 jwrite32f(jme, JME_APMC, apmc | JME_APMC_EPIEN_CTRL_EN);
1305 wmb();
1306 }
1307 jwrite32f(jme, JME_APMC, apmc);
1308
1309 jwrite32f(jme, JME_TIMER2, 0);
1310 set_bit(JME_FLAG_SHUTDOWN, &jme->flags);
1311 jwrite32(jme, JME_TMCSR,
1312 TMCSR_EN | ((0xFFFFFF - APMC_PHP_SHUTDOWN_DELAY) & TMCSR_CNT));
1313}
1314
1315static void
1316jme_stop_shutdown_timer(struct jme_adapter *jme)
1317{
1318 u32 apmc;
1319
1320 jwrite32f(jme, JME_TMCSR, 0);
1321 jwrite32f(jme, JME_TIMER2, 0);
1322 clear_bit(JME_FLAG_SHUTDOWN, &jme->flags);
1323
1324 apmc = jread32(jme, JME_APMC);
1325 apmc &= ~(JME_APMC_PCIE_SD_EN | JME_APMC_EPIEN_CTRL);
1326 jwrite32f(jme, JME_APMC, apmc | JME_APMC_EPIEN_CTRL_DIS);
1327 wmb();
1328 jwrite32f(jme, JME_APMC, apmc);
1329}
1330
3bf61c55
GFT
1331static void
1332jme_link_change_tasklet(unsigned long arg)
1333{
cd0ff491 1334 struct jme_adapter *jme = (struct jme_adapter *)arg;
fcf45b4c 1335 struct net_device *netdev = jme->dev;
fcf45b4c
GFT
1336 int rc;
1337
cd0ff491
GFT
1338 while (!atomic_dec_and_test(&jme->link_changing)) {
1339 atomic_inc(&jme->link_changing);
937ef75a 1340 netif_info(jme, intr, jme->dev, "Get link change lock failed\n");
58c92f28 1341 while (atomic_read(&jme->link_changing) != 1)
937ef75a 1342 netif_info(jme, intr, jme->dev, "Waiting link change lock\n");
cd0ff491 1343 }
fcf45b4c 1344
cd0ff491 1345 if (jme_check_link(netdev, 1) && jme->old_mtu == netdev->mtu)
fcf45b4c
GFT
1346 goto out;
1347
29bdd921 1348 jme->old_mtu = netdev->mtu;
fcf45b4c 1349 netif_stop_queue(netdev);
cd0ff491
GFT
1350 if (jme_pseudo_hotplug_enabled(jme))
1351 jme_stop_shutdown_timer(jme);
1352
1353 jme_stop_pcc_timer(jme);
1354 tasklet_disable(&jme->txclean_task);
1355 tasklet_disable(&jme->rxclean_task);
1356 tasklet_disable(&jme->rxempty_task);
1357
1358 if (netif_carrier_ok(netdev)) {
cd0ff491
GFT
1359 jme_disable_rx_engine(jme);
1360 jme_disable_tx_engine(jme);
fcf45b4c
GFT
1361 jme_reset_mac_processor(jme);
1362 jme_free_rx_resources(jme);
1363 jme_free_tx_resources(jme);
192570e0 1364
cd0ff491 1365 if (test_bit(JME_FLAG_POLL, &jme->flags))
192570e0 1366 jme_polling_mode(jme);
cd0ff491
GFT
1367
1368 netif_carrier_off(netdev);
fcf45b4c
GFT
1369 }
1370
1371 jme_check_link(netdev, 0);
cd0ff491 1372 if (netif_carrier_ok(netdev)) {
fcf45b4c 1373 rc = jme_setup_rx_resources(jme);
cd0ff491 1374 if (rc) {
937ef75a 1375 pr_err("Allocating resources for RX error, Device STOPPED!\n");
cd0ff491 1376 goto out_enable_tasklet;
fcf45b4c
GFT
1377 }
1378
fcf45b4c 1379 rc = jme_setup_tx_resources(jme);
cd0ff491 1380 if (rc) {
937ef75a 1381 pr_err("Allocating resources for TX error, Device STOPPED!\n");
fcf45b4c
GFT
1382 goto err_out_free_rx_resources;
1383 }
1384
1385 jme_enable_rx_engine(jme);
1386 jme_enable_tx_engine(jme);
1387
1388 netif_start_queue(netdev);
192570e0 1389
cd0ff491 1390 if (test_bit(JME_FLAG_POLL, &jme->flags))
192570e0 1391 jme_interrupt_mode(jme);
192570e0 1392
79ce639c 1393 jme_start_pcc_timer(jme);
cd0ff491
GFT
1394 } else if (jme_pseudo_hotplug_enabled(jme)) {
1395 jme_start_shutdown_timer(jme);
fcf45b4c
GFT
1396 }
1397
cd0ff491 1398 goto out_enable_tasklet;
fcf45b4c
GFT
1399
1400err_out_free_rx_resources:
1401 jme_free_rx_resources(jme);
cd0ff491
GFT
1402out_enable_tasklet:
1403 tasklet_enable(&jme->txclean_task);
1404 tasklet_hi_enable(&jme->rxclean_task);
1405 tasklet_hi_enable(&jme->rxempty_task);
fcf45b4c
GFT
1406out:
1407 atomic_inc(&jme->link_changing);
3bf61c55 1408}
d7699f87 1409
3bf61c55
GFT
1410static void
1411jme_rx_clean_tasklet(unsigned long arg)
1412{
cd0ff491 1413 struct jme_adapter *jme = (struct jme_adapter *)arg;
79ce639c 1414 struct dynpcc_info *dpi = &(jme->dpi);
d7699f87 1415
192570e0
GFT
1416 jme_process_receive(jme, jme->rx_ring_size);
1417 ++(dpi->intr_cnt);
42b1055e 1418
192570e0 1419}
fcf45b4c 1420
192570e0 1421static int
cdcdc9eb 1422jme_poll(JME_NAPI_HOLDER(holder), JME_NAPI_WEIGHT(budget))
192570e0 1423{
cdcdc9eb 1424 struct jme_adapter *jme = jme_napi_priv(holder);
3b70a6fa 1425 DECLARE_NETDEV
192570e0 1426 int rest;
fcf45b4c 1427
cdcdc9eb 1428 rest = jme_process_receive(jme, JME_NAPI_WEIGHT_VAL(budget));
fcf45b4c 1429
cd0ff491 1430 while (atomic_read(&jme->rx_empty) > 0) {
cdcdc9eb 1431 atomic_dec(&jme->rx_empty);
192570e0
GFT
1432 ++(NET_STAT(jme).rx_dropped);
1433 jme_restart_rx_engine(jme);
1434 }
1435 atomic_inc(&jme->rx_empty);
1436
cd0ff491 1437 if (rest) {
cdcdc9eb 1438 JME_RX_COMPLETE(netdev, holder);
192570e0
GFT
1439 jme_interrupt_mode(jme);
1440 }
1441
cdcdc9eb
GFT
1442 JME_NAPI_WEIGHT_SET(budget, rest);
1443 return JME_NAPI_WEIGHT_VAL(budget) - rest;
fcf45b4c
GFT
1444}
1445
1446static void
1447jme_rx_empty_tasklet(unsigned long arg)
1448{
cd0ff491 1449 struct jme_adapter *jme = (struct jme_adapter *)arg;
fcf45b4c 1450
cd0ff491 1451 if (unlikely(atomic_read(&jme->link_changing) != 1))
fcf45b4c
GFT
1452 return;
1453
cd0ff491 1454 if (unlikely(!netif_carrier_ok(jme->dev)))
fcf45b4c
GFT
1455 return;
1456
7ca9ebee 1457 netif_info(jme, rx_status, jme->dev, "RX Queue Full!\n");
29bdd921 1458
fcf45b4c 1459 jme_rx_clean_tasklet(arg);
cdcdc9eb 1460
cd0ff491 1461 while (atomic_read(&jme->rx_empty) > 0) {
cdcdc9eb
GFT
1462 atomic_dec(&jme->rx_empty);
1463 ++(NET_STAT(jme).rx_dropped);
1464 jme_restart_rx_engine(jme);
1465 }
1466 atomic_inc(&jme->rx_empty);
4330c2f2
GFT
1467}
1468
b3821cc5
GFT
1469static void
1470jme_wake_queue_if_stopped(struct jme_adapter *jme)
1471{
0ede469c 1472 struct jme_ring *txring = &(jme->txring[0]);
b3821cc5
GFT
1473
1474 smp_wmb();
cd0ff491 1475 if (unlikely(netif_queue_stopped(jme->dev) &&
b3821cc5 1476 atomic_read(&txring->nr_free) >= (jme->tx_wake_threshold))) {
937ef75a 1477 netif_info(jme, tx_done, jme->dev, "TX Queue Waked\n");
b3821cc5 1478 netif_wake_queue(jme->dev);
b3821cc5
GFT
1479 }
1480
1481}
1482
3bf61c55
GFT
1483static void
1484jme_tx_clean_tasklet(unsigned long arg)
4330c2f2 1485{
cd0ff491 1486 struct jme_adapter *jme = (struct jme_adapter *)arg;
3bf61c55 1487 struct jme_ring *txring = &(jme->txring[0]);
cd0ff491 1488 struct txdesc *txdesc = txring->desc;
3bf61c55 1489 struct jme_buffer_info *txbi = txring->bufinf, *ctxbi, *ttxbi;
b3821cc5 1490 int i, j, cnt = 0, max, err, mask;
3bf61c55 1491
937ef75a 1492 tx_dbg(jme, "Into txclean\n");
cd0ff491
GFT
1493
1494 if (unlikely(!atomic_dec_and_test(&jme->tx_cleaning)))
fcf45b4c
GFT
1495 goto out;
1496
cd0ff491 1497 if (unlikely(atomic_read(&jme->link_changing) != 1))
fcf45b4c
GFT
1498 goto out;
1499
cd0ff491 1500 if (unlikely(!netif_carrier_ok(jme->dev)))
fcf45b4c
GFT
1501 goto out;
1502
b3821cc5
GFT
1503 max = jme->tx_ring_size - atomic_read(&txring->nr_free);
1504 mask = jme->tx_ring_mask;
3bf61c55 1505
cd0ff491 1506 for (i = atomic_read(&txring->next_to_clean) ; cnt < max ; ) {
3bf61c55
GFT
1507
1508 ctxbi = txbi + i;
1509
cd0ff491 1510 if (likely(ctxbi->skb &&
b3821cc5 1511 !(txdesc[i].descwb.flags & TXWBFLAG_OWN))) {
8c198884 1512
cd0ff491 1513 tx_dbg(jme, "txclean: %d+%d@%lu\n",
937ef75a 1514 i, ctxbi->nr_desc, jiffies);
3bf61c55 1515
cd0ff491 1516 err = txdesc[i].descwb.flags & TXWBFLAG_ALLERR;
3bf61c55 1517
cd0ff491 1518 for (j = 1 ; j < ctxbi->nr_desc ; ++j) {
b3821cc5
GFT
1519 ttxbi = txbi + ((i + j) & (mask));
1520 txdesc[(i + j) & (mask)].dw[0] = 0;
3bf61c55 1521
b3821cc5 1522 pci_unmap_page(jme->pdev,
3bf61c55
GFT
1523 ttxbi->mapping,
1524 ttxbi->len,
1525 PCI_DMA_TODEVICE);
1526
3bf61c55
GFT
1527 ttxbi->mapping = 0;
1528 ttxbi->len = 0;
1529 }
1530
1531 dev_kfree_skb(ctxbi->skb);
3bf61c55
GFT
1532
1533 cnt += ctxbi->nr_desc;
1534
cd0ff491 1535 if (unlikely(err)) {
8c198884 1536 ++(NET_STAT(jme).tx_carrier_errors);
cd0ff491 1537 } else {
8c198884 1538 ++(NET_STAT(jme).tx_packets);
b3821cc5
GFT
1539 NET_STAT(jme).tx_bytes += ctxbi->len;
1540 }
1541
1542 ctxbi->skb = NULL;
1543 ctxbi->len = 0;
cdcdc9eb 1544 ctxbi->start_xmit = 0;
cd0ff491
GFT
1545
1546 } else {
3bf61c55
GFT
1547 break;
1548 }
1549
b3821cc5 1550 i = (i + ctxbi->nr_desc) & mask;
3bf61c55
GFT
1551
1552 ctxbi->nr_desc = 0;
d7699f87
GFT
1553 }
1554
937ef75a 1555 tx_dbg(jme, "txclean: done %d@%lu\n", i, jiffies);
cdcdc9eb 1556 atomic_set(&txring->next_to_clean, i);
79ce639c 1557 atomic_add(cnt, &txring->nr_free);
3bf61c55 1558
b3821cc5
GFT
1559 jme_wake_queue_if_stopped(jme);
1560
fcf45b4c
GFT
1561out:
1562 atomic_inc(&jme->tx_cleaning);
d7699f87
GFT
1563}
1564
79ce639c 1565static void
cd0ff491 1566jme_intr_msi(struct jme_adapter *jme, u32 intrstat)
d7699f87 1567{
3bf61c55
GFT
1568 /*
1569 * Disable interrupt
1570 */
1571 jwrite32f(jme, JME_IENC, INTR_ENABLE);
d7699f87 1572
cd0ff491 1573 if (intrstat & (INTR_LINKCH | INTR_SWINTR)) {
47220951
GFT
1574 /*
1575 * Link change event is critical
1576 * all other events are ignored
1577 */
1578 jwrite32(jme, JME_IEVE, intrstat);
3bf61c55 1579 tasklet_schedule(&jme->linkch_task);
29bdd921 1580 goto out_reenable;
fcf45b4c 1581 }
d7699f87 1582
cd0ff491 1583 if (intrstat & INTR_TMINTR) {
47220951 1584 jwrite32(jme, JME_IEVE, INTR_TMINTR);
79ce639c 1585 tasklet_schedule(&jme->pcc_task);
47220951 1586 }
79ce639c 1587
cd0ff491 1588 if (intrstat & (INTR_PCCTXTO | INTR_PCCTX)) {
47220951 1589 jwrite32(jme, JME_IEVE, INTR_PCCTXTO | INTR_PCCTX | INTR_TX0);
4330c2f2 1590 tasklet_schedule(&jme->txclean_task);
47220951
GFT
1591 }
1592
cd0ff491 1593 if ((intrstat & (INTR_PCCRX0TO | INTR_PCCRX0 | INTR_RX0EMP))) {
47220951
GFT
1594 jwrite32(jme, JME_IEVE, (intrstat & (INTR_PCCRX0TO |
1595 INTR_PCCRX0 |
1596 INTR_RX0EMP)) |
1597 INTR_RX0);
1598 }
d7699f87 1599
cd0ff491
GFT
1600 if (test_bit(JME_FLAG_POLL, &jme->flags)) {
1601 if (intrstat & INTR_RX0EMP)
192570e0
GFT
1602 atomic_inc(&jme->rx_empty);
1603
cd0ff491
GFT
1604 if ((intrstat & (INTR_PCCRX0TO | INTR_PCCRX0 | INTR_RX0EMP))) {
1605 if (likely(JME_RX_SCHEDULE_PREP(jme))) {
192570e0 1606 jme_polling_mode(jme);
cdcdc9eb 1607 JME_RX_SCHEDULE(jme);
192570e0
GFT
1608 }
1609 }
cd0ff491
GFT
1610 } else {
1611 if (intrstat & INTR_RX0EMP) {
cdcdc9eb 1612 atomic_inc(&jme->rx_empty);
cd0ff491
GFT
1613 tasklet_hi_schedule(&jme->rxempty_task);
1614 } else if (intrstat & (INTR_PCCRX0TO | INTR_PCCRX0)) {
1615 tasklet_hi_schedule(&jme->rxclean_task);
cdcdc9eb 1616 }
4330c2f2 1617 }
d7699f87 1618
29bdd921 1619out_reenable:
3bf61c55 1620 /*
fcf45b4c 1621 * Re-enable interrupt
3bf61c55 1622 */
fcf45b4c 1623 jwrite32f(jme, JME_IENS, INTR_ENABLE);
79ce639c
GFT
1624}
1625
3b70a6fa
GFT
1626#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,18)
1627static irqreturn_t
1628jme_intr(int irq, void *dev_id, struct pt_regs *regs)
1629#else
79ce639c
GFT
1630static irqreturn_t
1631jme_intr(int irq, void *dev_id)
3b70a6fa 1632#endif
79ce639c 1633{
cd0ff491
GFT
1634 struct net_device *netdev = dev_id;
1635 struct jme_adapter *jme = netdev_priv(netdev);
1636 u32 intrstat;
79ce639c
GFT
1637
1638 intrstat = jread32(jme, JME_IEVE);
1639
1640 /*
1641 * Check if it's really an interrupt for us
1642 */
7ee473a3 1643 if (unlikely((intrstat & INTR_ENABLE) == 0))
29bdd921 1644 return IRQ_NONE;
79ce639c
GFT
1645
1646 /*
1647 * Check if the device still exist
1648 */
cd0ff491
GFT
1649 if (unlikely(intrstat == ~((typeof(intrstat))0)))
1650 return IRQ_NONE;
79ce639c
GFT
1651
1652 jme_intr_msi(jme, intrstat);
1653
cd0ff491 1654 return IRQ_HANDLED;
d7699f87
GFT
1655}
1656
3b70a6fa
GFT
1657#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,18)
1658static irqreturn_t
1659jme_msi(int irq, void *dev_id, struct pt_regs *regs)
1660#else
79ce639c
GFT
1661static irqreturn_t
1662jme_msi(int irq, void *dev_id)
3b70a6fa 1663#endif
79ce639c 1664{
cd0ff491
GFT
1665 struct net_device *netdev = dev_id;
1666 struct jme_adapter *jme = netdev_priv(netdev);
1667 u32 intrstat;
79ce639c 1668
0ede469c 1669 intrstat = jread32(jme, JME_IEVE);
79ce639c
GFT
1670
1671 jme_intr_msi(jme, intrstat);
1672
cd0ff491 1673 return IRQ_HANDLED;
79ce639c
GFT
1674}
1675
79ce639c
GFT
1676static void
1677jme_reset_link(struct jme_adapter *jme)
1678{
1679 jwrite32(jme, JME_TMCSR, TMCSR_SWIT);
1680}
1681
fcf45b4c
GFT
1682static void
1683jme_restart_an(struct jme_adapter *jme)
1684{
cd0ff491 1685 u32 bmcr;
fcf45b4c 1686
cd0ff491 1687 spin_lock_bh(&jme->phy_lock);
fcf45b4c
GFT
1688 bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
1689 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
1690 jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, bmcr);
cd0ff491 1691 spin_unlock_bh(&jme->phy_lock);
79ce639c
GFT
1692}
1693
1694static int
1695jme_request_irq(struct jme_adapter *jme)
1696{
1697 int rc;
cd0ff491 1698 struct net_device *netdev = jme->dev;
3b70a6fa
GFT
1699#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,18)
1700 irqreturn_t (*handler)(int, void *, struct pt_regs *) = jme_intr;
1701 int irq_flags = SA_SHIRQ;
1702#else
cd0ff491
GFT
1703 irq_handler_t handler = jme_intr;
1704 int irq_flags = IRQF_SHARED;
3b70a6fa 1705#endif
cd0ff491
GFT
1706
1707 if (!pci_enable_msi(jme->pdev)) {
1708 set_bit(JME_FLAG_MSI, &jme->flags);
1709 handler = jme_msi;
1710 irq_flags = 0;
1711 }
1712
1713 rc = request_irq(jme->pdev->irq, handler, irq_flags, netdev->name,
1714 netdev);
1715 if (rc) {
937ef75a
JP
1716 netdev_err(netdev,
1717 "Unable to request %s interrupt (return: %d)\n",
1718 test_bit(JME_FLAG_MSI, &jme->flags) ? "MSI" : "INTx",
1719 rc);
79ce639c 1720
cd0ff491
GFT
1721 if (test_bit(JME_FLAG_MSI, &jme->flags)) {
1722 pci_disable_msi(jme->pdev);
1723 clear_bit(JME_FLAG_MSI, &jme->flags);
79ce639c 1724 }
cd0ff491 1725 } else {
79ce639c
GFT
1726 netdev->irq = jme->pdev->irq;
1727 }
1728
cd0ff491 1729 return rc;
79ce639c
GFT
1730}
1731
1732static void
1733jme_free_irq(struct jme_adapter *jme)
1734{
cd0ff491
GFT
1735 free_irq(jme->pdev->irq, jme->dev);
1736 if (test_bit(JME_FLAG_MSI, &jme->flags)) {
1737 pci_disable_msi(jme->pdev);
1738 clear_bit(JME_FLAG_MSI, &jme->flags);
79ce639c 1739 jme->dev->irq = jme->pdev->irq;
cd0ff491 1740 }
fcf45b4c
GFT
1741}
1742
ed457bcc
GFT
1743static inline void
1744jme_new_phy_on(struct jme_adapter *jme)
1745{
1746 u32 reg;
1747
1748 reg = jread32(jme, JME_PHY_PWR);
1749 reg &= ~(PHY_PWR_DWN1SEL | PHY_PWR_DWN1SW |
1750 PHY_PWR_DWN2 | PHY_PWR_CLKSEL);
1751 jwrite32(jme, JME_PHY_PWR, reg);
1752
1753 pci_read_config_dword(jme->pdev, PCI_PRIV_PE1, &reg);
1754 reg &= ~PE1_GPREG0_PBG;
1755 reg |= PE1_GPREG0_ENBG;
1756 pci_write_config_dword(jme->pdev, PCI_PRIV_PE1, reg);
1757}
1758
1759static inline void
1760jme_new_phy_off(struct jme_adapter *jme)
1761{
1762 u32 reg;
1763
1764 reg = jread32(jme, JME_PHY_PWR);
1765 reg |= PHY_PWR_DWN1SEL | PHY_PWR_DWN1SW |
1766 PHY_PWR_DWN2 | PHY_PWR_CLKSEL;
1767 jwrite32(jme, JME_PHY_PWR, reg);
1768
1769 pci_read_config_dword(jme->pdev, PCI_PRIV_PE1, &reg);
1770 reg &= ~PE1_GPREG0_PBG;
1771 reg |= PE1_GPREG0_PDD3COLD;
1772 pci_write_config_dword(jme->pdev, PCI_PRIV_PE1, reg);
1773}
1774
f6bba954
GFT
1775static inline void
1776jme_recal_phy(struct jme_adapter *jme)
1777{
1778 u32 miictl1000, comm2;
1779
1780 miictl1000 = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_CTRL1000);
1781 miictl1000 &= ~JME_PHY_GCTRL_TESTMASK;
1782 miictl1000 |= JME_PHY_GCTRL_TESTMODE1;
1783 jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_CTRL1000, miictl1000);
1784
1785 comm2 = jme_phyext_read(jme, JME_PHYEXT_COMM2);
1786 comm2 &= ~(0x0001u);
1787 comm2 |= 0x0011u;
1788 jme_phyext_write(jme, JME_PHYEXT_COMM2, comm2);
1789
1790 mdelay(20);
1791
1792 comm2 = jme_phyext_read(jme, JME_PHYEXT_COMM2);
1793 comm2 &= ~(0x0013u);
1794 jme_phyext_write(jme, JME_PHYEXT_COMM2, comm2);
1795
1796 miictl1000 = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_CTRL1000);
1797 miictl1000 &= ~JME_PHY_GCTRL_TESTMASK;
1798 jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_CTRL1000, miictl1000);
1799}
1800
1801static inline void
1802jme_set_phyparm(struct jme_adapter *jme, u32 val)
1803{
1804 u32 comm0, comm1;
1805
1806 comm0 = jme_phyext_read(jme, JME_PHYEXT_COMM0);
1807 comm1 = jme_phyext_read(jme, JME_PHYEXT_COMM1);
1808 comm0 &= ~(0xE000u);
1809 comm0 |= ((val << 13) & 0xE000u);
1810 comm1 &= ~(0x0001u);
1811 comm1 |= ((val >> 3) & 0x0001u);
1812 jme_phyext_write(jme, JME_PHYEXT_COMM0, comm0);
1813 jme_phyext_write(jme, JME_PHYEXT_COMM1, comm1);
1814}
1815
1816static inline void
1817jme_refill_phyparm(struct jme_adapter *jme)
1818{
1819 if (jme->chip_main_rev >= 6 ||
1820 (jme->chip_main_rev == 5 &&
1821 (jme->chip_sub_rev == 0 ||
1822 jme->chip_sub_rev == 1 ||
1823 jme->chip_sub_rev == 3))) {
1824 jme_set_phyparm(jme, 0x8);
1825 } else if (jme->chip_main_rev == 3 &&
1826 (jme->chip_sub_rev == 1 ||
1827 jme->chip_sub_rev == 2)) {
1828 jme_set_phyparm(jme, 0x7);
1829 } else if (jme->pdev->device == PCI_DEVICE_ID_JMICRON_JMC260 &&
1830 jme->chip_main_rev == 2) {
1831 if (jme->chip_sub_rev == 0)
1832 jme_set_phyparm(jme, 0x3);
1833 else if (jme->chip_sub_rev == 2)
1834 jme_set_phyparm(jme, 0x2);
1835 }
1836}
1837
e58b908e
GFT
1838static inline void
1839jme_phy_on(struct jme_adapter *jme)
1840{
1841 u32 bmcr;
1842
3ac41a14
GFT
1843 if (new_phy_power_ctrl(jme->chip_main_rev))
1844 jme_new_phy_on(jme);
1845
e58b908e
GFT
1846 bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
1847 bmcr &= ~BMCR_PDOWN;
1848 jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, bmcr);
f6bba954
GFT
1849
1850 jme_recal_phy(jme);
1851 jme_refill_phyparm(jme);
ed457bcc
GFT
1852}
1853
1854static inline void
1855jme_phy_off(struct jme_adapter *jme)
1856{
1857 u32 bmcr;
1858
1859 bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
1860 bmcr |= BMCR_PDOWN;
1861 jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, bmcr);
1862
1863 if (new_phy_power_ctrl(jme->chip_main_rev))
1864 jme_new_phy_off(jme);
e58b908e
GFT
1865}
1866
3bf61c55
GFT
1867static int
1868jme_open(struct net_device *netdev)
d7699f87
GFT
1869{
1870 struct jme_adapter *jme = netdev_priv(netdev);
cd0ff491 1871 int rc;
79ce639c 1872
42b1055e 1873 jme_clear_pm(jme);
cdcdc9eb 1874 JME_NAPI_ENABLE(jme);
d7699f87 1875
0ede469c 1876 tasklet_enable(&jme->linkch_task);
cd0ff491
GFT
1877 tasklet_enable(&jme->txclean_task);
1878 tasklet_hi_enable(&jme->rxclean_task);
1879 tasklet_hi_enable(&jme->rxempty_task);
1880
79ce639c 1881 rc = jme_request_irq(jme);
cd0ff491 1882 if (rc)
4330c2f2 1883 goto err_out;
79ce639c 1884
d7699f87 1885 jme_start_irq(jme);
42b1055e 1886
ed457bcc
GFT
1887 jme_phy_on(jme);
1888 if (test_bit(JME_FLAG_SSET, &jme->flags))
42b1055e 1889 jme_set_settings(netdev, &jme->old_ecmd);
ed457bcc 1890 else
42b1055e
GFT
1891 jme_reset_phy_processor(jme);
1892
29bdd921 1893 jme_reset_link(jme);
d7699f87
GFT
1894
1895 return 0;
1896
d7699f87
GFT
1897err_out:
1898 netif_stop_queue(netdev);
1899 netif_carrier_off(netdev);
4330c2f2 1900 return rc;
d7699f87
GFT
1901}
1902
42b1055e
GFT
1903static void
1904jme_set_100m_half(struct jme_adapter *jme)
1905{
cd0ff491 1906 u32 bmcr, tmp;
42b1055e 1907
a82e368c 1908 jme_phy_on(jme);
42b1055e
GFT
1909 bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
1910 tmp = bmcr & ~(BMCR_ANENABLE | BMCR_SPEED100 |
1911 BMCR_SPEED1000 | BMCR_FULLDPLX);
1912 tmp |= BMCR_SPEED100;
1913
1914 if (bmcr != tmp)
1915 jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, tmp);
1916
cd0ff491 1917 if (jme->fpgaver)
cdcdc9eb
GFT
1918 jwrite32(jme, JME_GHC, GHC_SPEED_100M | GHC_LINK_POLL);
1919 else
1920 jwrite32(jme, JME_GHC, GHC_SPEED_100M);
42b1055e
GFT
1921}
1922
47220951
GFT
1923#define JME_WAIT_LINK_TIME 2000 /* 2000ms */
1924static void
1925jme_wait_link(struct jme_adapter *jme)
1926{
cd0ff491 1927 u32 phylink, to = JME_WAIT_LINK_TIME;
47220951
GFT
1928
1929 mdelay(1000);
1930 phylink = jme_linkstat_from_phy(jme);
cd0ff491 1931 while (!(phylink & PHY_LINK_UP) && (to -= 10) > 0) {
47220951
GFT
1932 mdelay(10);
1933 phylink = jme_linkstat_from_phy(jme);
1934 }
1935}
1936
a82e368c
GFT
1937static void
1938jme_powersave_phy(struct jme_adapter *jme)
1939{
1940 if (jme->reg_pmcs) {
1941 jme_set_100m_half(jme);
1942
1943 if (jme->reg_pmcs & (PMCS_LFEN | PMCS_LREN))
1944 jme_wait_link(jme);
1945
1946 jwrite32(jme, JME_PMCS, jme->reg_pmcs);
1947 } else {
1948 jme_phy_off(jme);
1949 }
1950}
1951
3bf61c55
GFT
1952static int
1953jme_close(struct net_device *netdev)
d7699f87
GFT
1954{
1955 struct jme_adapter *jme = netdev_priv(netdev);
1956
1957 netif_stop_queue(netdev);
1958 netif_carrier_off(netdev);
1959
1960 jme_stop_irq(jme);
79ce639c 1961 jme_free_irq(jme);
d7699f87 1962
cdcdc9eb 1963 JME_NAPI_DISABLE(jme);
192570e0 1964
0ede469c
GFT
1965 tasklet_disable(&jme->linkch_task);
1966 tasklet_disable(&jme->txclean_task);
1967 tasklet_disable(&jme->rxclean_task);
1968 tasklet_disable(&jme->rxempty_task);
8c198884 1969
cd0ff491
GFT
1970 jme_disable_rx_engine(jme);
1971 jme_disable_tx_engine(jme);
8c198884 1972 jme_reset_mac_processor(jme);
d7699f87
GFT
1973 jme_free_rx_resources(jme);
1974 jme_free_tx_resources(jme);
42b1055e 1975 jme->phylink = 0;
b3821cc5
GFT
1976 jme_phy_off(jme);
1977
1978 return 0;
1979}
1980
1981static int
1982jme_alloc_txdesc(struct jme_adapter *jme,
1983 struct sk_buff *skb)
1984{
0ede469c 1985 struct jme_ring *txring = &(jme->txring[0]);
b3821cc5
GFT
1986 int idx, nr_alloc, mask = jme->tx_ring_mask;
1987
1988 idx = txring->next_to_use;
1989 nr_alloc = skb_shinfo(skb)->nr_frags + 2;
1990
cd0ff491 1991 if (unlikely(atomic_read(&txring->nr_free) < nr_alloc))
b3821cc5
GFT
1992 return -1;
1993
1994 atomic_sub(nr_alloc, &txring->nr_free);
42b1055e 1995
b3821cc5
GFT
1996 txring->next_to_use = (txring->next_to_use + nr_alloc) & mask;
1997
1998 return idx;
1999}
2000
2001static void
2002jme_fill_tx_map(struct pci_dev *pdev,
cd0ff491 2003 struct txdesc *txdesc,
b3821cc5
GFT
2004 struct jme_buffer_info *txbi,
2005 struct page *page,
cd0ff491
GFT
2006 u32 page_offset,
2007 u32 len,
2008 u8 hidma)
b3821cc5
GFT
2009{
2010 dma_addr_t dmaaddr;
2011
2012 dmaaddr = pci_map_page(pdev,
2013 page,
2014 page_offset,
2015 len,
2016 PCI_DMA_TODEVICE);
2017
2018 pci_dma_sync_single_for_device(pdev,
2019 dmaaddr,
2020 len,
2021 PCI_DMA_TODEVICE);
2022
2023 txdesc->dw[0] = 0;
2024 txdesc->dw[1] = 0;
2025 txdesc->desc2.flags = TXFLAG_OWN;
cd0ff491 2026 txdesc->desc2.flags |= (hidma) ? TXFLAG_64BIT : 0;
b3821cc5
GFT
2027 txdesc->desc2.datalen = cpu_to_le16(len);
2028 txdesc->desc2.bufaddrh = cpu_to_le32((__u64)dmaaddr >> 32);
2029 txdesc->desc2.bufaddrl = cpu_to_le32(
2030 (__u64)dmaaddr & 0xFFFFFFFFUL);
2031
2032 txbi->mapping = dmaaddr;
2033 txbi->len = len;
2034}
2035
2036static void
2037jme_map_tx_skb(struct jme_adapter *jme, struct sk_buff *skb, int idx)
2038{
0ede469c 2039 struct jme_ring *txring = &(jme->txring[0]);
cd0ff491 2040 struct txdesc *txdesc = txring->desc, *ctxdesc;
b3821cc5 2041 struct jme_buffer_info *txbi = txring->bufinf, *ctxbi;
cd0ff491 2042 u8 hidma = jme->dev->features & NETIF_F_HIGHDMA;
b3821cc5
GFT
2043 int i, nr_frags = skb_shinfo(skb)->nr_frags;
2044 int mask = jme->tx_ring_mask;
2045 struct skb_frag_struct *frag;
cd0ff491 2046 u32 len;
b3821cc5 2047
cd0ff491
GFT
2048 for (i = 0 ; i < nr_frags ; ++i) {
2049 frag = &skb_shinfo(skb)->frags[i];
b3821cc5
GFT
2050 ctxdesc = txdesc + ((idx + i + 2) & (mask));
2051 ctxbi = txbi + ((idx + i + 2) & (mask));
2052
2053 jme_fill_tx_map(jme->pdev, ctxdesc, ctxbi, frag->page,
2054 frag->page_offset, frag->size, hidma);
42b1055e 2055 }
b3821cc5 2056
cd0ff491 2057 len = skb_is_nonlinear(skb) ? skb_headlen(skb) : skb->len;
b3821cc5
GFT
2058 ctxdesc = txdesc + ((idx + 1) & (mask));
2059 ctxbi = txbi + ((idx + 1) & (mask));
2060 jme_fill_tx_map(jme->pdev, ctxdesc, ctxbi, virt_to_page(skb->data),
2061 offset_in_page(skb->data), len, hidma);
2062
2063}
2064
2065static int
2066jme_expand_header(struct jme_adapter *jme, struct sk_buff *skb)
2067{
3b70a6fa 2068 if (unlikely(
0ede469c 2069#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,17)
3b70a6fa
GFT
2070 skb_shinfo(skb)->tso_size
2071#else
2072 skb_shinfo(skb)->gso_size
2073#endif
2074 && skb_header_cloned(skb) &&
b3821cc5
GFT
2075 pskb_expand_head(skb, 0, 0, GFP_ATOMIC))) {
2076 dev_kfree_skb(skb);
2077 return -1;
2078 }
2079
2080 return 0;
2081}
2082
2083static int
3b70a6fa 2084jme_tx_tso(struct sk_buff *skb, __le16 *mss, u8 *flags)
b3821cc5 2085{
0ede469c 2086#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,17)
3b70a6fa
GFT
2087 *mss = cpu_to_le16(skb_shinfo(skb)->tso_size << TXDESC_MSS_SHIFT);
2088#else
2089 *mss = cpu_to_le16(skb_shinfo(skb)->gso_size << TXDESC_MSS_SHIFT);
2090#endif
cd0ff491 2091 if (*mss) {
b3821cc5
GFT
2092 *flags |= TXFLAG_LSEN;
2093
cd0ff491 2094 if (skb->protocol == htons(ETH_P_IP)) {
b3821cc5
GFT
2095 struct iphdr *iph = ip_hdr(skb);
2096
2097 iph->check = 0;
cd0ff491 2098 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
b3821cc5
GFT
2099 iph->daddr, 0,
2100 IPPROTO_TCP,
2101 0);
cd0ff491 2102 } else {
b3821cc5
GFT
2103 struct ipv6hdr *ip6h = ipv6_hdr(skb);
2104
cd0ff491 2105 tcp_hdr(skb)->check = ~csum_ipv6_magic(&ip6h->saddr,
b3821cc5
GFT
2106 &ip6h->daddr, 0,
2107 IPPROTO_TCP,
2108 0);
2109 }
2110
2111 return 0;
2112 }
2113
2114 return 1;
2115}
2116
2117static void
cd0ff491 2118jme_tx_csum(struct jme_adapter *jme, struct sk_buff *skb, u8 *flags)
b3821cc5 2119{
3b70a6fa
GFT
2120#ifdef CHECKSUM_PARTIAL
2121 if (skb->ip_summed == CHECKSUM_PARTIAL)
2122#else
2123 if (skb->ip_summed == CHECKSUM_HW)
2124#endif
2125 {
cd0ff491 2126 u8 ip_proto;
b3821cc5 2127
3b70a6fa
GFT
2128#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,21)
2129 if (skb->protocol == htons(ETH_P_IP))
2130 ip_proto = ip_hdr(skb)->protocol;
2131 else if (skb->protocol == htons(ETH_P_IPV6))
2132 ip_proto = ipv6_hdr(skb)->nexthdr;
2133 else
2134 ip_proto = 0;
2135#else
b3821cc5 2136 switch (skb->protocol) {
cd0ff491 2137 case htons(ETH_P_IP):
b3821cc5
GFT
2138 ip_proto = ip_hdr(skb)->protocol;
2139 break;
cd0ff491 2140 case htons(ETH_P_IPV6):
b3821cc5
GFT
2141 ip_proto = ipv6_hdr(skb)->nexthdr;
2142 break;
2143 default:
2144 ip_proto = 0;
2145 break;
2146 }
3b70a6fa 2147#endif
b3821cc5 2148
cd0ff491 2149 switch (ip_proto) {
b3821cc5
GFT
2150 case IPPROTO_TCP:
2151 *flags |= TXFLAG_TCPCS;
2152 break;
2153 case IPPROTO_UDP:
2154 *flags |= TXFLAG_UDPCS;
2155 break;
2156 default:
937ef75a 2157 netif_err(jme, tx_err, jme->dev, "Error upper layer protocol\n");
b3821cc5
GFT
2158 break;
2159 }
2160 }
2161}
2162
cd0ff491 2163static inline void
3b70a6fa 2164jme_tx_vlan(struct sk_buff *skb, __le16 *vlan, u8 *flags)
b3821cc5 2165{
cd0ff491 2166 if (vlan_tx_tag_present(skb)) {
b3821cc5 2167 *flags |= TXFLAG_TAGON;
3b70a6fa 2168 *vlan = cpu_to_le16(vlan_tx_tag_get(skb));
42b1055e 2169 }
b3821cc5
GFT
2170}
2171
2172static int
3b70a6fa 2173jme_fill_tx_desc(struct jme_adapter *jme, struct sk_buff *skb, int idx)
b3821cc5 2174{
0ede469c 2175 struct jme_ring *txring = &(jme->txring[0]);
cd0ff491 2176 struct txdesc *txdesc;
b3821cc5 2177 struct jme_buffer_info *txbi;
cd0ff491 2178 u8 flags;
b3821cc5 2179
cd0ff491 2180 txdesc = (struct txdesc *)txring->desc + idx;
b3821cc5
GFT
2181 txbi = txring->bufinf + idx;
2182
2183 txdesc->dw[0] = 0;
2184 txdesc->dw[1] = 0;
2185 txdesc->dw[2] = 0;
2186 txdesc->dw[3] = 0;
2187 txdesc->desc1.pktsize = cpu_to_le16(skb->len);
2188 /*
2189 * Set OWN bit at final.
2190 * When kernel transmit faster than NIC.
2191 * And NIC trying to send this descriptor before we tell
2192 * it to start sending this TX queue.
2193 * Other fields are already filled correctly.
2194 */
2195 wmb();
2196 flags = TXFLAG_OWN | TXFLAG_INT;
cd0ff491
GFT
2197 /*
2198 * Set checksum flags while not tso
2199 */
2200 if (jme_tx_tso(skb, &txdesc->desc1.mss, &flags))
2201 jme_tx_csum(jme, skb, &flags);
b3821cc5 2202 jme_tx_vlan(skb, &txdesc->desc1.vlan, &flags);
3b70a6fa 2203 jme_map_tx_skb(jme, skb, idx);
b3821cc5
GFT
2204 txdesc->desc1.flags = flags;
2205 /*
2206 * Set tx buffer info after telling NIC to send
2207 * For better tx_clean timing
2208 */
2209 wmb();
2210 txbi->nr_desc = skb_shinfo(skb)->nr_frags + 2;
2211 txbi->skb = skb;
2212 txbi->len = skb->len;
cd0ff491
GFT
2213 txbi->start_xmit = jiffies;
2214 if (!txbi->start_xmit)
8d27293f 2215 txbi->start_xmit = (0UL-1);
d7699f87
GFT
2216
2217 return 0;
2218}
2219
b3821cc5
GFT
2220static void
2221jme_stop_queue_if_full(struct jme_adapter *jme)
2222{
0ede469c 2223 struct jme_ring *txring = &(jme->txring[0]);
cd0ff491
GFT
2224 struct jme_buffer_info *txbi = txring->bufinf;
2225 int idx = atomic_read(&txring->next_to_clean);
cdcdc9eb 2226
cd0ff491 2227 txbi += idx;
b3821cc5
GFT
2228
2229 smp_wmb();
cd0ff491 2230 if (unlikely(atomic_read(&txring->nr_free) < (MAX_SKB_FRAGS+2))) {
b3821cc5 2231 netif_stop_queue(jme->dev);
937ef75a 2232 netif_info(jme, tx_queued, jme->dev, "TX Queue Paused\n");
b3821cc5 2233 smp_wmb();
cd0ff491
GFT
2234 if (atomic_read(&txring->nr_free)
2235 >= (jme->tx_wake_threshold)) {
b3821cc5 2236 netif_wake_queue(jme->dev);
937ef75a 2237 netif_info(jme, tx_queued, jme->dev, "TX Queue Fast Waked\n");
b3821cc5
GFT
2238 }
2239 }
2240
cd0ff491 2241 if (unlikely(txbi->start_xmit &&
cdcdc9eb
GFT
2242 (jiffies - txbi->start_xmit) >= TX_TIMEOUT &&
2243 txbi->skb)) {
2244 netif_stop_queue(jme->dev);
937ef75a 2245 netif_info(jme, tx_queued, jme->dev, "TX Queue Stopped %d@%lu\n", idx, jiffies);
cdcdc9eb 2246 }
b3821cc5
GFT
2247}
2248
3bf61c55
GFT
2249/*
2250 * This function is already protected by netif_tx_lock()
2251 */
cd0ff491 2252
7ca9ebee 2253#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,31)
3bf61c55 2254static int
7ca9ebee
GFT
2255#else
2256static netdev_tx_t
2257#endif
3bf61c55 2258jme_start_xmit(struct sk_buff *skb, struct net_device *netdev)
d7699f87 2259{
cd0ff491 2260 struct jme_adapter *jme = netdev_priv(netdev);
b3821cc5 2261 int idx;
d7699f87 2262
cd0ff491 2263 if (unlikely(jme_expand_header(jme, skb))) {
b3821cc5
GFT
2264 ++(NET_STAT(jme).tx_dropped);
2265 return NETDEV_TX_OK;
2266 }
2267
2268 idx = jme_alloc_txdesc(jme, skb);
79ce639c 2269
cd0ff491 2270 if (unlikely(idx < 0)) {
b3821cc5 2271 netif_stop_queue(netdev);
937ef75a
JP
2272 netif_err(jme, tx_err, jme->dev,
2273 "BUG! Tx ring full when queue awake!\n");
d7699f87 2274
cd0ff491 2275 return NETDEV_TX_BUSY;
b3821cc5
GFT
2276 }
2277
3b70a6fa 2278 jme_fill_tx_desc(jme, skb, idx);
b3821cc5 2279
4330c2f2
GFT
2280 jwrite32(jme, JME_TXCS, jme->reg_txcs |
2281 TXCS_SELECT_QUEUE0 |
2282 TXCS_QUEUE0S |
2283 TXCS_ENABLE);
0ede469c 2284#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,29)
d7699f87 2285 netdev->trans_start = jiffies;
0ede469c 2286#endif
d7699f87 2287
937ef75a
JP
2288 tx_dbg(jme, "xmit: %d+%d@%lu\n",
2289 idx, skb_shinfo(skb)->nr_frags + 2, jiffies);
b3821cc5
GFT
2290 jme_stop_queue_if_full(jme);
2291
cd0ff491 2292 return NETDEV_TX_OK;
d7699f87
GFT
2293}
2294
e523cd89
GFT
2295static void
2296jme_set_unicastaddr(struct net_device *netdev)
2297{
2298 struct jme_adapter *jme = netdev_priv(netdev);
2299 u32 val;
2300
2301 val = (netdev->dev_addr[3] & 0xff) << 24 |
2302 (netdev->dev_addr[2] & 0xff) << 16 |
2303 (netdev->dev_addr[1] & 0xff) << 8 |
2304 (netdev->dev_addr[0] & 0xff);
2305 jwrite32(jme, JME_RXUMA_LO, val);
2306 val = (netdev->dev_addr[5] & 0xff) << 8 |
2307 (netdev->dev_addr[4] & 0xff);
2308 jwrite32(jme, JME_RXUMA_HI, val);
2309}
2310
3bf61c55
GFT
2311static int
2312jme_set_macaddr(struct net_device *netdev, void *p)
d7699f87 2313{
cd0ff491 2314 struct jme_adapter *jme = netdev_priv(netdev);
d7699f87 2315 struct sockaddr *addr = p;
d7699f87 2316
cd0ff491 2317 if (netif_running(netdev))
d7699f87
GFT
2318 return -EBUSY;
2319
cd0ff491 2320 spin_lock_bh(&jme->macaddr_lock);
d7699f87 2321 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
e523cd89 2322 jme_set_unicastaddr(netdev);
cd0ff491 2323 spin_unlock_bh(&jme->macaddr_lock);
d7699f87
GFT
2324
2325 return 0;
2326}
2327
3bf61c55
GFT
2328static void
2329jme_set_multi(struct net_device *netdev)
d7699f87 2330{
3bf61c55 2331 struct jme_adapter *jme = netdev_priv(netdev);
d7699f87 2332 u32 mc_hash[2] = {};
7ca9ebee 2333#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,33)
d7699f87 2334 int i;
7ca9ebee 2335#endif
d7699f87 2336
cd0ff491 2337 spin_lock_bh(&jme->rxmcs_lock);
8c198884
GFT
2338
2339 jme->reg_rxmcs |= RXMCS_BRDFRAME | RXMCS_UNIFRAME;
d7699f87 2340
cd0ff491 2341 if (netdev->flags & IFF_PROMISC) {
8c198884 2342 jme->reg_rxmcs |= RXMCS_ALLFRAME;
cd0ff491 2343 } else if (netdev->flags & IFF_ALLMULTI) {
8c198884 2344 jme->reg_rxmcs |= RXMCS_ALLMULFRAME;
cd0ff491 2345 } else if (netdev->flags & IFF_MULTICAST) {
8e14c278 2346#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,34)
3bf61c55 2347 struct dev_mc_list *mclist;
8e14c278
JP
2348#else
2349 struct netdev_hw_addr *ha;
2350#endif
3bf61c55 2351 int bit_nr;
d7699f87 2352
8c198884 2353 jme->reg_rxmcs |= RXMCS_MULFRAME | RXMCS_MULFILTERED;
7ca9ebee 2354#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,33)
3bf61c55
GFT
2355 for (i = 0, mclist = netdev->mc_list;
2356 mclist && i < netdev->mc_count;
2357 ++i, mclist = mclist->next) {
8e14c278 2358#elif LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,34)
7ca9ebee 2359 netdev_for_each_mc_addr(mclist, netdev) {
8e14c278
JP
2360#else
2361 netdev_for_each_mc_addr(ha, netdev) {
7ca9ebee 2362#endif
8e14c278 2363#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,34)
cd0ff491 2364 bit_nr = ether_crc(ETH_ALEN, mclist->dmi_addr) & 0x3F;
8e14c278
JP
2365#else
2366 bit_nr = ether_crc(ETH_ALEN, ha->addr) & 0x3F;
2367#endif
cd0ff491
GFT
2368 mc_hash[bit_nr >> 5] |= 1 << (bit_nr & 0x1F);
2369 }
d7699f87 2370
4330c2f2
GFT
2371 jwrite32(jme, JME_RXMCHT_LO, mc_hash[0]);
2372 jwrite32(jme, JME_RXMCHT_HI, mc_hash[1]);
d7699f87
GFT
2373 }
2374
d7699f87 2375 wmb();
8c198884
GFT
2376 jwrite32(jme, JME_RXMCS, jme->reg_rxmcs);
2377
cd0ff491 2378 spin_unlock_bh(&jme->rxmcs_lock);
d7699f87
GFT
2379}
2380
3bf61c55 2381static int
8c198884 2382jme_change_mtu(struct net_device *netdev, int new_mtu)
d7699f87 2383{
cd0ff491 2384 struct jme_adapter *jme = netdev_priv(netdev);
79ce639c 2385
cd0ff491 2386 if (new_mtu == jme->old_mtu)
29bdd921
GFT
2387 return 0;
2388
cd0ff491
GFT
2389 if (((new_mtu + ETH_HLEN) > MAX_ETHERNET_JUMBO_PACKET_SIZE) ||
2390 ((new_mtu) < IPV6_MIN_MTU))
2391 return -EINVAL;
79ce639c 2392
cd0ff491 2393 if (new_mtu > 4000) {
79ce639c
GFT
2394 jme->reg_rxcs &= ~RXCS_FIFOTHNP;
2395 jme->reg_rxcs |= RXCS_FIFOTHNP_64QW;
2396 jme_restart_rx_engine(jme);
cd0ff491 2397 } else {
79ce639c
GFT
2398 jme->reg_rxcs &= ~RXCS_FIFOTHNP;
2399 jme->reg_rxcs |= RXCS_FIFOTHNP_128QW;
2400 jme_restart_rx_engine(jme);
2401 }
2402
cd0ff491 2403 if (new_mtu > 1900) {
1a0b42f4
MM
2404 netdev->features &= ~(NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
2405 NETIF_F_TSO | NETIF_F_TSO6);
cd0ff491
GFT
2406 } else {
2407 if (test_bit(JME_FLAG_TXCSUM, &jme->flags))
1a0b42f4 2408 netdev->features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
cd0ff491 2409 if (test_bit(JME_FLAG_TSO, &jme->flags))
1a0b42f4 2410 netdev->features |= NETIF_F_TSO | NETIF_F_TSO6;
79ce639c
GFT
2411 }
2412
cd0ff491
GFT
2413 netdev->mtu = new_mtu;
2414 jme_reset_link(jme);
79ce639c
GFT
2415
2416 return 0;
d7699f87
GFT
2417}
2418
8c198884
GFT
2419static void
2420jme_tx_timeout(struct net_device *netdev)
2421{
cd0ff491 2422 struct jme_adapter *jme = netdev_priv(netdev);
8c198884 2423
cdcdc9eb
GFT
2424 jme->phylink = 0;
2425 jme_reset_phy_processor(jme);
cd0ff491 2426 if (test_bit(JME_FLAG_SSET, &jme->flags))
cdcdc9eb
GFT
2427 jme_set_settings(netdev, &jme->old_ecmd);
2428
8c198884 2429 /*
cdcdc9eb 2430 * Force to Reset the link again
8c198884 2431 */
29bdd921 2432 jme_reset_link(jme);
8c198884
GFT
2433}
2434
1e5ebebc
GFT
2435static inline void jme_pause_rx(struct jme_adapter *jme)
2436{
2437 atomic_dec(&jme->link_changing);
2438
2439 jme_set_rx_pcc(jme, PCC_OFF);
2440 if (test_bit(JME_FLAG_POLL, &jme->flags)) {
2441 JME_NAPI_DISABLE(jme);
2442 } else {
2443 tasklet_disable(&jme->rxclean_task);
2444 tasklet_disable(&jme->rxempty_task);
2445 }
2446}
2447
2448static inline void jme_resume_rx(struct jme_adapter *jme)
2449{
2450 struct dynpcc_info *dpi = &(jme->dpi);
2451
2452 if (test_bit(JME_FLAG_POLL, &jme->flags)) {
2453 JME_NAPI_ENABLE(jme);
2454 } else {
2455 tasklet_hi_enable(&jme->rxclean_task);
2456 tasklet_hi_enable(&jme->rxempty_task);
2457 }
2458 dpi->cur = PCC_P1;
2459 dpi->attempt = PCC_P1;
2460 dpi->cnt = 0;
2461 jme_set_rx_pcc(jme, PCC_P1);
2462
2463 atomic_inc(&jme->link_changing);
2464}
2465
42b1055e
GFT
2466static void
2467jme_vlan_rx_register(struct net_device *netdev, struct vlan_group *grp)
2468{
2469 struct jme_adapter *jme = netdev_priv(netdev);
2470
1e5ebebc 2471 jme_pause_rx(jme);
42b1055e 2472 jme->vlgrp = grp;
1e5ebebc 2473 jme_resume_rx(jme);
42b1055e
GFT
2474}
2475
7ca9ebee
GFT
2476#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,21)
2477static void
2478jme_vlan_rx_kill_vid(struct net_device *netdev, unsigned short vid)
2479{
2480 struct jme_adapter *jme = netdev_priv(netdev);
2481
7ca9ebee 2482 if(jme->vlgrp) {
1e5ebebc 2483 jme_pause_rx(jme);
7ca9ebee
GFT
2484#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,20)
2485 jme->vlgrp->vlan_devices[vid] = NULL;
2486#else
2487 vlan_group_set_device(jme->vlgrp, vid, NULL);
2488#endif
1e5ebebc 2489 jme_resume_rx(jme);
7ca9ebee 2490 }
7ca9ebee
GFT
2491}
2492#endif
2493
3bf61c55
GFT
2494static void
2495jme_get_drvinfo(struct net_device *netdev,
2496 struct ethtool_drvinfo *info)
d7699f87 2497{
cd0ff491 2498 struct jme_adapter *jme = netdev_priv(netdev);
d7699f87 2499
cd0ff491
GFT
2500 strcpy(info->driver, DRV_NAME);
2501 strcpy(info->version, DRV_VERSION);
2502 strcpy(info->bus_info, pci_name(jme->pdev));
d7699f87
GFT
2503}
2504
8c198884
GFT
2505static int
2506jme_get_regs_len(struct net_device *netdev)
2507{
cd0ff491 2508 return JME_REG_LEN;
8c198884
GFT
2509}
2510
2511static void
cd0ff491 2512mmapio_memcpy(struct jme_adapter *jme, u32 *p, u32 reg, int len)
8c198884
GFT
2513{
2514 int i;
2515
cd0ff491 2516 for (i = 0 ; i < len ; i += 4)
79ce639c 2517 p[i >> 2] = jread32(jme, reg + i);
186fc259 2518}
8c198884 2519
186fc259 2520static void
cd0ff491 2521mdio_memcpy(struct jme_adapter *jme, u32 *p, int reg_nr)
186fc259
GFT
2522{
2523 int i;
cd0ff491 2524 u16 *p16 = (u16 *)p;
186fc259 2525
cd0ff491 2526 for (i = 0 ; i < reg_nr ; ++i)
186fc259 2527 p16[i] = jme_mdio_read(jme->dev, jme->mii_if.phy_id, i);
8c198884
GFT
2528}
2529
2530static void
2531jme_get_regs(struct net_device *netdev, struct ethtool_regs *regs, void *p)
2532{
cd0ff491
GFT
2533 struct jme_adapter *jme = netdev_priv(netdev);
2534 u32 *p32 = (u32 *)p;
8c198884 2535
186fc259 2536 memset(p, 0xFF, JME_REG_LEN);
8c198884
GFT
2537
2538 regs->version = 1;
2539 mmapio_memcpy(jme, p32, JME_MAC, JME_MAC_LEN);
2540
2541 p32 += 0x100 >> 2;
2542 mmapio_memcpy(jme, p32, JME_PHY, JME_PHY_LEN);
2543
2544 p32 += 0x100 >> 2;
2545 mmapio_memcpy(jme, p32, JME_MISC, JME_MISC_LEN);
2546
2547 p32 += 0x100 >> 2;
2548 mmapio_memcpy(jme, p32, JME_RSS, JME_RSS_LEN);
2549
186fc259
GFT
2550 p32 += 0x100 >> 2;
2551 mdio_memcpy(jme, p32, JME_PHY_REG_NR);
8a76ab5f
GFT
2552
2553 p32 += 0x100 >> 2;
2554 jme_phyext_memcpy(jme, p32, JME_PHY_SPEC_REG_NR);
8c198884
GFT
2555}
2556
2557static int
2558jme_get_coalesce(struct net_device *netdev, struct ethtool_coalesce *ecmd)
2559{
2560 struct jme_adapter *jme = netdev_priv(netdev);
2561
8c198884
GFT
2562 ecmd->tx_coalesce_usecs = PCC_TX_TO;
2563 ecmd->tx_max_coalesced_frames = PCC_TX_CNT;
2564
cd0ff491 2565 if (test_bit(JME_FLAG_POLL, &jme->flags)) {
cdcdc9eb
GFT
2566 ecmd->use_adaptive_rx_coalesce = false;
2567 ecmd->rx_coalesce_usecs = 0;
2568 ecmd->rx_max_coalesced_frames = 0;
2569 return 0;
2570 }
2571
2572 ecmd->use_adaptive_rx_coalesce = true;
2573
cd0ff491 2574 switch (jme->dpi.cur) {
8c198884
GFT
2575 case PCC_P1:
2576 ecmd->rx_coalesce_usecs = PCC_P1_TO;
2577 ecmd->rx_max_coalesced_frames = PCC_P1_CNT;
2578 break;
2579 case PCC_P2:
2580 ecmd->rx_coalesce_usecs = PCC_P2_TO;
2581 ecmd->rx_max_coalesced_frames = PCC_P2_CNT;
2582 break;
2583 case PCC_P3:
2584 ecmd->rx_coalesce_usecs = PCC_P3_TO;
2585 ecmd->rx_max_coalesced_frames = PCC_P3_CNT;
2586 break;
2587 default:
2588 break;
2589 }
2590
2591 return 0;
2592}
2593
192570e0
GFT
2594static int
2595jme_set_coalesce(struct net_device *netdev, struct ethtool_coalesce *ecmd)
2596{
2597 struct jme_adapter *jme = netdev_priv(netdev);
2598 struct dynpcc_info *dpi = &(jme->dpi);
2599
cd0ff491 2600 if (netif_running(netdev))
cdcdc9eb
GFT
2601 return -EBUSY;
2602
7ca9ebee
GFT
2603 if (ecmd->use_adaptive_rx_coalesce &&
2604 test_bit(JME_FLAG_POLL, &jme->flags)) {
cd0ff491 2605 clear_bit(JME_FLAG_POLL, &jme->flags);
cdcdc9eb
GFT
2606 jme->jme_rx = netif_rx;
2607 jme->jme_vlan_rx = vlan_hwaccel_rx;
192570e0
GFT
2608 dpi->cur = PCC_P1;
2609 dpi->attempt = PCC_P1;
2610 dpi->cnt = 0;
2611 jme_set_rx_pcc(jme, PCC_P1);
2612 jme_interrupt_mode(jme);
7ca9ebee
GFT
2613 } else if (!(ecmd->use_adaptive_rx_coalesce) &&
2614 !(test_bit(JME_FLAG_POLL, &jme->flags))) {
cd0ff491 2615 set_bit(JME_FLAG_POLL, &jme->flags);
cdcdc9eb
GFT
2616 jme->jme_rx = netif_receive_skb;
2617 jme->jme_vlan_rx = vlan_hwaccel_receive_skb;
192570e0
GFT
2618 jme_interrupt_mode(jme);
2619 }
2620
2621 return 0;
2622}
2623
8c198884
GFT
2624static void
2625jme_get_pauseparam(struct net_device *netdev,
2626 struct ethtool_pauseparam *ecmd)
2627{
2628 struct jme_adapter *jme = netdev_priv(netdev);
cd0ff491 2629 u32 val;
8c198884
GFT
2630
2631 ecmd->tx_pause = (jme->reg_txpfc & TXPFC_PF_EN) != 0;
2632 ecmd->rx_pause = (jme->reg_rxmcs & RXMCS_FLOWCTRL) != 0;
2633
cd0ff491
GFT
2634 spin_lock_bh(&jme->phy_lock);
2635 val = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_ADVERTISE);
2636 spin_unlock_bh(&jme->phy_lock);
b3821cc5
GFT
2637
2638 ecmd->autoneg =
2639 (val & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM)) != 0;
8c198884
GFT
2640}
2641
2642static int
2643jme_set_pauseparam(struct net_device *netdev,
2644 struct ethtool_pauseparam *ecmd)
2645{
2646 struct jme_adapter *jme = netdev_priv(netdev);
cd0ff491 2647 u32 val;
8c198884 2648
cd0ff491 2649 if (((jme->reg_txpfc & TXPFC_PF_EN) != 0) ^
8c198884
GFT
2650 (ecmd->tx_pause != 0)) {
2651
cd0ff491 2652 if (ecmd->tx_pause)
8c198884
GFT
2653 jme->reg_txpfc |= TXPFC_PF_EN;
2654 else
2655 jme->reg_txpfc &= ~TXPFC_PF_EN;
2656
2657 jwrite32(jme, JME_TXPFC, jme->reg_txpfc);
2658 }
2659
cd0ff491
GFT
2660 spin_lock_bh(&jme->rxmcs_lock);
2661 if (((jme->reg_rxmcs & RXMCS_FLOWCTRL) != 0) ^
8c198884
GFT
2662 (ecmd->rx_pause != 0)) {
2663
cd0ff491 2664 if (ecmd->rx_pause)
8c198884
GFT
2665 jme->reg_rxmcs |= RXMCS_FLOWCTRL;
2666 else
2667 jme->reg_rxmcs &= ~RXMCS_FLOWCTRL;
2668
2669 jwrite32(jme, JME_RXMCS, jme->reg_rxmcs);
2670 }
cd0ff491 2671 spin_unlock_bh(&jme->rxmcs_lock);
8c198884 2672
cd0ff491
GFT
2673 spin_lock_bh(&jme->phy_lock);
2674 val = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_ADVERTISE);
2675 if (((val & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM)) != 0) ^
8c198884
GFT
2676 (ecmd->autoneg != 0)) {
2677
cd0ff491 2678 if (ecmd->autoneg)
8c198884
GFT
2679 val |= (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
2680 else
2681 val &= ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
2682
b3821cc5
GFT
2683 jme_mdio_write(jme->dev, jme->mii_if.phy_id,
2684 MII_ADVERTISE, val);
8c198884 2685 }
cd0ff491 2686 spin_unlock_bh(&jme->phy_lock);
8c198884
GFT
2687
2688 return 0;
2689}
2690
29bdd921
GFT
2691static void
2692jme_get_wol(struct net_device *netdev,
2693 struct ethtool_wolinfo *wol)
2694{
2695 struct jme_adapter *jme = netdev_priv(netdev);
2696
2697 wol->supported = WAKE_MAGIC | WAKE_PHY;
2698
2699 wol->wolopts = 0;
2700
cd0ff491 2701 if (jme->reg_pmcs & (PMCS_LFEN | PMCS_LREN))
29bdd921
GFT
2702 wol->wolopts |= WAKE_PHY;
2703
cd0ff491 2704 if (jme->reg_pmcs & PMCS_MFEN)
29bdd921
GFT
2705 wol->wolopts |= WAKE_MAGIC;
2706
2707}
2708
2709static int
2710jme_set_wol(struct net_device *netdev,
2711 struct ethtool_wolinfo *wol)
2712{
2713 struct jme_adapter *jme = netdev_priv(netdev);
2714
cd0ff491 2715 if (wol->wolopts & (WAKE_MAGICSECURE |
29bdd921
GFT
2716 WAKE_UCAST |
2717 WAKE_MCAST |
2718 WAKE_BCAST |
2719 WAKE_ARP))
2720 return -EOPNOTSUPP;
2721
2722 jme->reg_pmcs = 0;
2723
cd0ff491 2724 if (wol->wolopts & WAKE_PHY)
29bdd921
GFT
2725 jme->reg_pmcs |= PMCS_LFEN | PMCS_LREN;
2726
cd0ff491 2727 if (wol->wolopts & WAKE_MAGIC)
29bdd921
GFT
2728 jme->reg_pmcs |= PMCS_MFEN;
2729
cd0ff491 2730 jwrite32(jme, JME_PMCS, jme->reg_pmcs);
42b1055e 2731
29bdd921
GFT
2732 return 0;
2733}
b3821cc5 2734
3bf61c55
GFT
2735static int
2736jme_get_settings(struct net_device *netdev,
2737 struct ethtool_cmd *ecmd)
d7699f87
GFT
2738{
2739 struct jme_adapter *jme = netdev_priv(netdev);
2740 int rc;
8c198884 2741
cd0ff491 2742 spin_lock_bh(&jme->phy_lock);
d7699f87 2743 rc = mii_ethtool_gset(&(jme->mii_if), ecmd);
cd0ff491 2744 spin_unlock_bh(&jme->phy_lock);
d7699f87
GFT
2745 return rc;
2746}
2747
3bf61c55
GFT
2748static int
2749jme_set_settings(struct net_device *netdev,
2750 struct ethtool_cmd *ecmd)
d7699f87
GFT
2751{
2752 struct jme_adapter *jme = netdev_priv(netdev);
cd0ff491 2753 int rc, fdc = 0;
fcf45b4c 2754
cd0ff491 2755 if (ecmd->speed == SPEED_1000 && ecmd->autoneg != AUTONEG_ENABLE)
8c198884
GFT
2756 return -EINVAL;
2757
e6b41b51
GFT
2758 /*
2759 * Check If user changed duplex only while force_media.
2760 * Hardware would not generate link change interrupt.
2761 */
cd0ff491 2762 if (jme->mii_if.force_media &&
79ce639c
GFT
2763 ecmd->autoneg != AUTONEG_ENABLE &&
2764 (jme->mii_if.full_duplex != ecmd->duplex))
2765 fdc = 1;
2766
cd0ff491 2767 spin_lock_bh(&jme->phy_lock);
d7699f87 2768 rc = mii_ethtool_sset(&(jme->mii_if), ecmd);
cd0ff491 2769 spin_unlock_bh(&jme->phy_lock);
fcf45b4c 2770
cd0ff491 2771 if (!rc) {
e6b41b51
GFT
2772 if (fdc)
2773 jme_reset_link(jme);
29bdd921 2774 jme->old_ecmd = *ecmd;
aa1e7189
GFT
2775 set_bit(JME_FLAG_SSET, &jme->flags);
2776 }
2777
2778 return rc;
2779}
2780
2781static int
2782jme_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd)
2783{
2784 int rc;
2785 struct jme_adapter *jme = netdev_priv(netdev);
2786 struct mii_ioctl_data *mii_data = if_mii(rq);
2787 unsigned int duplex_chg;
2788
2789 if (cmd == SIOCSMIIREG) {
2790 u16 val = mii_data->val_in;
2791 if (!(val & (BMCR_RESET|BMCR_ANENABLE)) &&
2792 (val & BMCR_SPEED1000))
2793 return -EINVAL;
2794 }
2795
2796 spin_lock_bh(&jme->phy_lock);
2797 rc = generic_mii_ioctl(&jme->mii_if, mii_data, cmd, &duplex_chg);
2798 spin_unlock_bh(&jme->phy_lock);
2799
2800 if (!rc && (cmd == SIOCSMIIREG)) {
2801 if (duplex_chg)
2802 jme_reset_link(jme);
2803 jme_get_settings(netdev, &jme->old_ecmd);
2804 set_bit(JME_FLAG_SSET, &jme->flags);
29bdd921
GFT
2805 }
2806
d7699f87
GFT
2807 return rc;
2808}
2809
cd0ff491 2810static u32
3bf61c55
GFT
2811jme_get_link(struct net_device *netdev)
2812{
d7699f87
GFT
2813 struct jme_adapter *jme = netdev_priv(netdev);
2814 return jread32(jme, JME_PHY_LINK) & PHY_LINK_UP;
2815}
2816
8c198884 2817static u32
cd0ff491
GFT
2818jme_get_msglevel(struct net_device *netdev)
2819{
2820 struct jme_adapter *jme = netdev_priv(netdev);
2821 return jme->msg_enable;
2822}
2823
2824static void
2825jme_set_msglevel(struct net_device *netdev, u32 value)
8c198884 2826{
cd0ff491
GFT
2827 struct jme_adapter *jme = netdev_priv(netdev);
2828 jme->msg_enable = value;
2829}
8c198884 2830
cd0ff491
GFT
2831static u32
2832jme_get_rx_csum(struct net_device *netdev)
2833{
2834 struct jme_adapter *jme = netdev_priv(netdev);
8c198884
GFT
2835 return jme->reg_rxmcs & RXMCS_CHECKSUM;
2836}
2837
2838static int
2839jme_set_rx_csum(struct net_device *netdev, u32 on)
2840{
cd0ff491 2841 struct jme_adapter *jme = netdev_priv(netdev);
b3821cc5 2842
cd0ff491
GFT
2843 spin_lock_bh(&jme->rxmcs_lock);
2844 if (on)
8c198884
GFT
2845 jme->reg_rxmcs |= RXMCS_CHECKSUM;
2846 else
2847 jme->reg_rxmcs &= ~RXMCS_CHECKSUM;
2848 jwrite32(jme, JME_RXMCS, jme->reg_rxmcs);
cd0ff491 2849 spin_unlock_bh(&jme->rxmcs_lock);
8c198884
GFT
2850
2851 return 0;
2852}
2853
2854static int
2855jme_set_tx_csum(struct net_device *netdev, u32 on)
2856{
cd0ff491 2857 struct jme_adapter *jme = netdev_priv(netdev);
b3821cc5 2858
cd0ff491
GFT
2859 if (on) {
2860 set_bit(JME_FLAG_TXCSUM, &jme->flags);
2861 if (netdev->mtu <= 1900)
1a0b42f4
MM
2862 netdev->features |=
2863 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
cd0ff491
GFT
2864 } else {
2865 clear_bit(JME_FLAG_TXCSUM, &jme->flags);
1a0b42f4
MM
2866 netdev->features &=
2867 ~(NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM);
b3821cc5 2868 }
8c198884
GFT
2869
2870 return 0;
2871}
2872
b3821cc5
GFT
2873static int
2874jme_set_tso(struct net_device *netdev, u32 on)
2875{
cd0ff491 2876 struct jme_adapter *jme = netdev_priv(netdev);
b3821cc5 2877
cd0ff491
GFT
2878 if (on) {
2879 set_bit(JME_FLAG_TSO, &jme->flags);
2880 if (netdev->mtu <= 1900)
1a0b42f4 2881 netdev->features |= NETIF_F_TSO | NETIF_F_TSO6;
cd0ff491
GFT
2882 } else {
2883 clear_bit(JME_FLAG_TSO, &jme->flags);
1a0b42f4 2884 netdev->features &= ~(NETIF_F_TSO | NETIF_F_TSO6);
b3821cc5
GFT
2885 }
2886
cd0ff491 2887 return 0;
b3821cc5
GFT
2888}
2889
8c198884
GFT
2890static int
2891jme_nway_reset(struct net_device *netdev)
2892{
cd0ff491 2893 struct jme_adapter *jme = netdev_priv(netdev);
8c198884
GFT
2894 jme_restart_an(jme);
2895 return 0;
2896}
2897
cd0ff491 2898static u8
186fc259
GFT
2899jme_smb_read(struct jme_adapter *jme, unsigned int addr)
2900{
cd0ff491 2901 u32 val;
186fc259
GFT
2902 int to;
2903
2904 val = jread32(jme, JME_SMBCSR);
2905 to = JME_SMB_BUSY_TIMEOUT;
cd0ff491 2906 while ((val & SMBCSR_BUSY) && --to) {
186fc259
GFT
2907 msleep(1);
2908 val = jread32(jme, JME_SMBCSR);
2909 }
cd0ff491 2910 if (!to) {
937ef75a 2911 netif_err(jme, hw, jme->dev, "SMB Bus Busy\n");
186fc259
GFT
2912 return 0xFF;
2913 }
2914
2915 jwrite32(jme, JME_SMBINTF,
2916 ((addr << SMBINTF_HWADDR_SHIFT) & SMBINTF_HWADDR) |
2917 SMBINTF_HWRWN_READ |
2918 SMBINTF_HWCMD);
2919
2920 val = jread32(jme, JME_SMBINTF);
2921 to = JME_SMB_BUSY_TIMEOUT;
cd0ff491 2922 while ((val & SMBINTF_HWCMD) && --to) {
186fc259
GFT
2923 msleep(1);
2924 val = jread32(jme, JME_SMBINTF);
2925 }
cd0ff491 2926 if (!to) {
937ef75a 2927 netif_err(jme, hw, jme->dev, "SMB Bus Busy\n");
186fc259
GFT
2928 return 0xFF;
2929 }
2930
2931 return (val & SMBINTF_HWDATR) >> SMBINTF_HWDATR_SHIFT;
2932}
2933
2934static void
cd0ff491 2935jme_smb_write(struct jme_adapter *jme, unsigned int addr, u8 data)
186fc259 2936{
cd0ff491 2937 u32 val;
186fc259
GFT
2938 int to;
2939
2940 val = jread32(jme, JME_SMBCSR);
2941 to = JME_SMB_BUSY_TIMEOUT;
cd0ff491 2942 while ((val & SMBCSR_BUSY) && --to) {
186fc259
GFT
2943 msleep(1);
2944 val = jread32(jme, JME_SMBCSR);
2945 }
cd0ff491 2946 if (!to) {
937ef75a 2947 netif_err(jme, hw, jme->dev, "SMB Bus Busy\n");
186fc259
GFT
2948 return;
2949 }
2950
2951 jwrite32(jme, JME_SMBINTF,
2952 ((data << SMBINTF_HWDATW_SHIFT) & SMBINTF_HWDATW) |
2953 ((addr << SMBINTF_HWADDR_SHIFT) & SMBINTF_HWADDR) |
2954 SMBINTF_HWRWN_WRITE |
2955 SMBINTF_HWCMD);
2956
2957 val = jread32(jme, JME_SMBINTF);
2958 to = JME_SMB_BUSY_TIMEOUT;
cd0ff491 2959 while ((val & SMBINTF_HWCMD) && --to) {
186fc259
GFT
2960 msleep(1);
2961 val = jread32(jme, JME_SMBINTF);
2962 }
cd0ff491 2963 if (!to) {
937ef75a 2964 netif_err(jme, hw, jme->dev, "SMB Bus Busy\n");
186fc259
GFT
2965 return;
2966 }
2967
2968 mdelay(2);
2969}
2970
2971static int
2972jme_get_eeprom_len(struct net_device *netdev)
2973{
cd0ff491
GFT
2974 struct jme_adapter *jme = netdev_priv(netdev);
2975 u32 val;
186fc259 2976 val = jread32(jme, JME_SMBCSR);
cd0ff491 2977 return (val & SMBCSR_EEPROMD) ? JME_SMB_LEN : 0;
186fc259
GFT
2978}
2979
2980static int
2981jme_get_eeprom(struct net_device *netdev,
2982 struct ethtool_eeprom *eeprom, u8 *data)
2983{
cd0ff491 2984 struct jme_adapter *jme = netdev_priv(netdev);
186fc259
GFT
2985 int i, offset = eeprom->offset, len = eeprom->len;
2986
2987 /*
8d27293f 2988 * ethtool will check the boundary for us
186fc259
GFT
2989 */
2990 eeprom->magic = JME_EEPROM_MAGIC;
cd0ff491 2991 for (i = 0 ; i < len ; ++i)
186fc259
GFT
2992 data[i] = jme_smb_read(jme, i + offset);
2993
2994 return 0;
2995}
2996
2997static int
2998jme_set_eeprom(struct net_device *netdev,
2999 struct ethtool_eeprom *eeprom, u8 *data)
3000{
cd0ff491 3001 struct jme_adapter *jme = netdev_priv(netdev);
186fc259
GFT
3002 int i, offset = eeprom->offset, len = eeprom->len;
3003
3004 if (eeprom->magic != JME_EEPROM_MAGIC)
3005 return -EINVAL;
3006
3007 /*
8d27293f 3008 * ethtool will check the boundary for us
186fc259 3009 */
cd0ff491 3010 for (i = 0 ; i < len ; ++i)
186fc259
GFT
3011 jme_smb_write(jme, i + offset, data[i]);
3012
3013 return 0;
3014}
3015
3b70a6fa
GFT
3016#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,18)
3017static struct ethtool_ops jme_ethtool_ops = {
3018#else
d7699f87 3019static const struct ethtool_ops jme_ethtool_ops = {
3b70a6fa 3020#endif
cd0ff491 3021 .get_drvinfo = jme_get_drvinfo,
8c198884
GFT
3022 .get_regs_len = jme_get_regs_len,
3023 .get_regs = jme_get_regs,
3024 .get_coalesce = jme_get_coalesce,
192570e0 3025 .set_coalesce = jme_set_coalesce,
cd0ff491
GFT
3026 .get_pauseparam = jme_get_pauseparam,
3027 .set_pauseparam = jme_set_pauseparam,
29bdd921
GFT
3028 .get_wol = jme_get_wol,
3029 .set_wol = jme_set_wol,
d7699f87
GFT
3030 .get_settings = jme_get_settings,
3031 .set_settings = jme_set_settings,
3032 .get_link = jme_get_link,
cd0ff491
GFT
3033 .get_msglevel = jme_get_msglevel,
3034 .set_msglevel = jme_set_msglevel,
8c198884
GFT
3035 .get_rx_csum = jme_get_rx_csum,
3036 .set_rx_csum = jme_set_rx_csum,
3037 .set_tx_csum = jme_set_tx_csum,
b3821cc5
GFT
3038 .set_tso = jme_set_tso,
3039 .set_sg = ethtool_op_set_sg,
8c198884 3040 .nway_reset = jme_nway_reset,
186fc259
GFT
3041 .get_eeprom_len = jme_get_eeprom_len,
3042 .get_eeprom = jme_get_eeprom,
3043 .set_eeprom = jme_set_eeprom,
d7699f87
GFT
3044};
3045
3bf61c55
GFT
3046static int
3047jme_pci_dma64(struct pci_dev *pdev)
d7699f87 3048{
3b70a6fa 3049 if (pdev->device == PCI_DEVICE_ID_JMICRON_JMC250 &&
0ede469c
GFT
3050#if LINUX_VERSION_CODE >= KERNEL_VERSION(2,6,29)
3051 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))
3052#else
3053 !pci_set_dma_mask(pdev, DMA_64BIT_MASK)
3054#endif
3055 )
3056#if LINUX_VERSION_CODE >= KERNEL_VERSION(2,6,29)
3057 if (!pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)))
3058#else
cd0ff491 3059 if (!pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK))
0ede469c 3060#endif
3bf61c55
GFT
3061 return 1;
3062
3b70a6fa 3063 if (pdev->device == PCI_DEVICE_ID_JMICRON_JMC250 &&
0ede469c
GFT
3064#if LINUX_VERSION_CODE >= KERNEL_VERSION(2,6,29)
3065 !pci_set_dma_mask(pdev, DMA_BIT_MASK(40))
3066#else
3067 !pci_set_dma_mask(pdev, DMA_40BIT_MASK)
3068#endif
3069 )
3070#if LINUX_VERSION_CODE >= KERNEL_VERSION(2,6,29)
3071 if (!pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(40)))
3072#else
cd0ff491 3073 if (!pci_set_consistent_dma_mask(pdev, DMA_40BIT_MASK))
0ede469c 3074#endif
8c198884
GFT
3075 return 1;
3076
0ede469c
GFT
3077#if LINUX_VERSION_CODE >= KERNEL_VERSION(2,6,29)
3078 if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(32)))
3079 if (!pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)))
3080#else
cd0ff491
GFT
3081 if (!pci_set_dma_mask(pdev, DMA_32BIT_MASK))
3082 if (!pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK))
0ede469c 3083#endif
3bf61c55
GFT
3084 return 0;
3085
3086 return -1;
3087}
3088
cd0ff491 3089static inline void
cdcdc9eb
GFT
3090jme_phy_init(struct jme_adapter *jme)
3091{
cd0ff491 3092 u16 reg26;
cdcdc9eb
GFT
3093
3094 reg26 = jme_mdio_read(jme->dev, jme->mii_if.phy_id, 26);
3095 jme_mdio_write(jme->dev, jme->mii_if.phy_id, 26, reg26 | 0x1000);
3096}
3097
cd0ff491 3098static inline void
cdcdc9eb 3099jme_check_hw_ver(struct jme_adapter *jme)
42b1055e 3100{
cd0ff491 3101 u32 chipmode;
cdcdc9eb
GFT
3102
3103 chipmode = jread32(jme, JME_CHIPMODE);
3104
3105 jme->fpgaver = (chipmode & CM_FPGAVER_MASK) >> CM_FPGAVER_SHIFT;
58c92f28 3106 jme->chiprev = (chipmode & CM_CHIPREV_MASK) >> CM_CHIPREV_SHIFT;
98ef18f1
GFT
3107 jme->chip_main_rev = jme->chiprev & 0xF;
3108 jme->chip_sub_rev = (jme->chiprev >> 4) & 0xF;
42b1055e
GFT
3109}
3110
3b70a6fa
GFT
3111#if LINUX_VERSION_CODE >= KERNEL_VERSION(2,6,29)
3112static const struct net_device_ops jme_netdev_ops = {
3113 .ndo_open = jme_open,
3114 .ndo_stop = jme_close,
3115 .ndo_validate_addr = eth_validate_addr,
aa1e7189 3116 .ndo_do_ioctl = jme_ioctl,
3b70a6fa
GFT
3117 .ndo_start_xmit = jme_start_xmit,
3118 .ndo_set_mac_address = jme_set_macaddr,
3119 .ndo_set_multicast_list = jme_set_multi,
3120 .ndo_change_mtu = jme_change_mtu,
3121 .ndo_tx_timeout = jme_tx_timeout,
3122 .ndo_vlan_rx_register = jme_vlan_rx_register,
3123};
3124#endif
3125
3bf61c55
GFT
3126static int __devinit
3127jme_init_one(struct pci_dev *pdev,
3128 const struct pci_device_id *ent)
3129{
cdcdc9eb 3130 int rc = 0, using_dac, i;
d7699f87
GFT
3131 struct net_device *netdev;
3132 struct jme_adapter *jme;
cd0ff491
GFT
3133 u16 bmcr, bmsr;
3134 u32 apmc;
d7699f87
GFT
3135
3136 /*
3137 * set up PCI device basics
3138 */
4330c2f2 3139 rc = pci_enable_device(pdev);
cd0ff491 3140 if (rc) {
937ef75a 3141 pr_err("Cannot enable PCI device\n");
4330c2f2
GFT
3142 goto err_out;
3143 }
d7699f87 3144
3bf61c55 3145 using_dac = jme_pci_dma64(pdev);
cd0ff491 3146 if (using_dac < 0) {
937ef75a 3147 pr_err("Cannot set PCI DMA Mask\n");
3bf61c55
GFT
3148 rc = -EIO;
3149 goto err_out_disable_pdev;
3150 }
3151
cd0ff491 3152 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
937ef75a 3153 pr_err("No PCI resource region found\n");
4330c2f2
GFT
3154 rc = -ENOMEM;
3155 goto err_out_disable_pdev;
3156 }
d7699f87 3157
4330c2f2 3158 rc = pci_request_regions(pdev, DRV_NAME);
cd0ff491 3159 if (rc) {
937ef75a 3160 pr_err("Cannot obtain PCI resource region\n");
4330c2f2
GFT
3161 goto err_out_disable_pdev;
3162 }
d7699f87
GFT
3163
3164 pci_set_master(pdev);
3165
3166 /*
3167 * alloc and init net device
3168 */
3bf61c55 3169 netdev = alloc_etherdev(sizeof(*jme));
cd0ff491 3170 if (!netdev) {
937ef75a 3171 pr_err("Cannot allocate netdev structure\n");
4330c2f2
GFT
3172 rc = -ENOMEM;
3173 goto err_out_release_regions;
d7699f87 3174 }
3b70a6fa
GFT
3175#if LINUX_VERSION_CODE >= KERNEL_VERSION(2,6,29)
3176 netdev->netdev_ops = &jme_netdev_ops;
3177#else
d7699f87
GFT
3178 netdev->open = jme_open;
3179 netdev->stop = jme_close;
aa1e7189 3180 netdev->do_ioctl = jme_ioctl;
d7699f87 3181 netdev->hard_start_xmit = jme_start_xmit;
d7699f87
GFT
3182 netdev->set_mac_address = jme_set_macaddr;
3183 netdev->set_multicast_list = jme_set_multi;
3184 netdev->change_mtu = jme_change_mtu;
8c198884 3185 netdev->tx_timeout = jme_tx_timeout;
42b1055e 3186 netdev->vlan_rx_register = jme_vlan_rx_register;
7ca9ebee
GFT
3187#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,21)
3188 netdev->vlan_rx_kill_vid = jme_vlan_rx_kill_vid;
3189#endif
3bf61c55 3190 NETDEV_GET_STATS(netdev, &jme_get_stats);
3b70a6fa
GFT
3191#endif
3192 netdev->ethtool_ops = &jme_ethtool_ops;
3193 netdev->watchdog_timeo = TX_TIMEOUT;
1a0b42f4
MM
3194 netdev->features = NETIF_F_IP_CSUM |
3195 NETIF_F_IPV6_CSUM |
b3821cc5
GFT
3196 NETIF_F_SG |
3197 NETIF_F_TSO |
3198 NETIF_F_TSO6 |
42b1055e
GFT
3199 NETIF_F_HW_VLAN_TX |
3200 NETIF_F_HW_VLAN_RX;
cd0ff491 3201 if (using_dac)
8c198884 3202 netdev->features |= NETIF_F_HIGHDMA;
d7699f87
GFT
3203
3204 SET_NETDEV_DEV(netdev, &pdev->dev);
3205 pci_set_drvdata(pdev, netdev);
3206
3207 /*
3208 * init adapter info
3209 */
3210 jme = netdev_priv(netdev);
3211 jme->pdev = pdev;
3212 jme->dev = netdev;
cdcdc9eb
GFT
3213 jme->jme_rx = netif_rx;
3214 jme->jme_vlan_rx = vlan_hwaccel_rx;
29bdd921 3215 jme->old_mtu = netdev->mtu = 1500;
fcf45b4c 3216 jme->phylink = 0;
b3821cc5 3217 jme->tx_ring_size = 1 << 10;
0ede469c 3218 jme->tx_ring_mask = jme->tx_ring_size - 1;
b3821cc5
GFT
3219 jme->tx_wake_threshold = 1 << 9;
3220 jme->rx_ring_size = 1 << 9;
3221 jme->rx_ring_mask = jme->rx_ring_size - 1;
cd0ff491 3222 jme->msg_enable = JME_DEF_MSG_ENABLE;
d7699f87
GFT
3223 jme->regs = ioremap(pci_resource_start(pdev, 0),
3224 pci_resource_len(pdev, 0));
4330c2f2 3225 if (!(jme->regs)) {
937ef75a 3226 pr_err("Mapping PCI resource region error\n");
d7699f87
GFT
3227 rc = -ENOMEM;
3228 goto err_out_free_netdev;
3229 }
4330c2f2 3230
cd0ff491
GFT
3231 if (no_pseudohp) {
3232 apmc = jread32(jme, JME_APMC) & ~JME_APMC_PSEUDO_HP_EN;
3233 jwrite32(jme, JME_APMC, apmc);
3234 } else if (force_pseudohp) {
3235 apmc = jread32(jme, JME_APMC) | JME_APMC_PSEUDO_HP_EN;
3236 jwrite32(jme, JME_APMC, apmc);
3237 }
3238
cdcdc9eb 3239 NETIF_NAPI_SET(netdev, &jme->napi, jme_poll, jme->rx_ring_size >> 2)
192570e0 3240
d7699f87 3241 spin_lock_init(&jme->phy_lock);
fcf45b4c 3242 spin_lock_init(&jme->macaddr_lock);
8c198884 3243 spin_lock_init(&jme->rxmcs_lock);
fcf45b4c 3244
fcf45b4c
GFT
3245 atomic_set(&jme->link_changing, 1);
3246 atomic_set(&jme->rx_cleaning, 1);
3247 atomic_set(&jme->tx_cleaning, 1);
192570e0 3248 atomic_set(&jme->rx_empty, 1);
fcf45b4c 3249
79ce639c 3250 tasklet_init(&jme->pcc_task,
7ca9ebee 3251 jme_pcc_tasklet,
79ce639c 3252 (unsigned long) jme);
4330c2f2 3253 tasklet_init(&jme->linkch_task,
7ca9ebee 3254 jme_link_change_tasklet,
4330c2f2
GFT
3255 (unsigned long) jme);
3256 tasklet_init(&jme->txclean_task,
7ca9ebee 3257 jme_tx_clean_tasklet,
4330c2f2
GFT
3258 (unsigned long) jme);
3259 tasklet_init(&jme->rxclean_task,
7ca9ebee 3260 jme_rx_clean_tasklet,
4330c2f2 3261 (unsigned long) jme);
fcf45b4c 3262 tasklet_init(&jme->rxempty_task,
7ca9ebee 3263 jme_rx_empty_tasklet,
fcf45b4c 3264 (unsigned long) jme);
0ede469c 3265 tasklet_disable_nosync(&jme->linkch_task);
cd0ff491
GFT
3266 tasklet_disable_nosync(&jme->txclean_task);
3267 tasklet_disable_nosync(&jme->rxclean_task);
3268 tasklet_disable_nosync(&jme->rxempty_task);
8c198884
GFT
3269 jme->dpi.cur = PCC_P1;
3270
cd0ff491 3271 jme->reg_ghc = 0;
79ce639c 3272 jme->reg_rxcs = RXCS_DEFAULT;
8c198884
GFT
3273 jme->reg_rxmcs = RXMCS_DEFAULT;
3274 jme->reg_txpfc = 0;
47220951 3275 jme->reg_pmcs = PMCS_MFEN;
dc4185bd 3276 jme->reg_gpreg1 = GPREG1_DEFAULT;
cd0ff491
GFT
3277 set_bit(JME_FLAG_TXCSUM, &jme->flags);
3278 set_bit(JME_FLAG_TSO, &jme->flags);
192570e0 3279
fcf45b4c
GFT
3280 /*
3281 * Get Max Read Req Size from PCI Config Space
3282 */
cd0ff491
GFT
3283 pci_read_config_byte(pdev, PCI_DCSR_MRRS, &jme->mrrs);
3284 jme->mrrs &= PCI_DCSR_MRRS_MASK;
3285 switch (jme->mrrs) {
3286 case MRRS_128B:
3287 jme->reg_txcs = TXCS_DEFAULT | TXCS_DMASIZE_128B;
3288 break;
3289 case MRRS_256B:
3290 jme->reg_txcs = TXCS_DEFAULT | TXCS_DMASIZE_256B;
3291 break;
3292 default:
3293 jme->reg_txcs = TXCS_DEFAULT | TXCS_DMASIZE_512B;
3294 break;
cd54cf32 3295 }
fcf45b4c 3296
d7699f87 3297 /*
cdcdc9eb 3298 * Must check before reset_mac_processor
d7699f87 3299 */
cdcdc9eb
GFT
3300 jme_check_hw_ver(jme);
3301 jme->mii_if.dev = netdev;
cd0ff491 3302 if (jme->fpgaver) {
cdcdc9eb 3303 jme->mii_if.phy_id = 0;
cd0ff491 3304 for (i = 1 ; i < 32 ; ++i) {
cdcdc9eb
GFT
3305 bmcr = jme_mdio_read(netdev, i, MII_BMCR);
3306 bmsr = jme_mdio_read(netdev, i, MII_BMSR);
cd0ff491 3307 if (bmcr != 0xFFFFU && (bmcr != 0 || bmsr != 0)) {
cdcdc9eb
GFT
3308 jme->mii_if.phy_id = i;
3309 break;
3310 }
3311 }
3312
cd0ff491 3313 if (!jme->mii_if.phy_id) {
cdcdc9eb 3314 rc = -EIO;
937ef75a
JP
3315 pr_err("Can not find phy_id\n");
3316 goto err_out_unmap;
cdcdc9eb
GFT
3317 }
3318
3319 jme->reg_ghc |= GHC_LINK_POLL;
cd0ff491 3320 } else {
cdcdc9eb
GFT
3321 jme->mii_if.phy_id = 1;
3322 }
cd0ff491 3323 if (pdev->device == PCI_DEVICE_ID_JMICRON_JMC250)
8d27293f
GFT
3324 jme->mii_if.supports_gmii = true;
3325 else
3326 jme->mii_if.supports_gmii = false;
aa1e7189
GFT
3327 jme->mii_if.phy_id_mask = 0x1F;
3328 jme->mii_if.reg_num_mask = 0x1F;
cdcdc9eb
GFT
3329 jme->mii_if.mdio_read = jme_mdio_read;
3330 jme->mii_if.mdio_write = jme_mdio_write;
3331
d7699f87 3332 jme_clear_pm(jme);
55d19799 3333 jme_set_phyfifo_5level(jme);
98ef18f1 3334 pci_read_config_byte(pdev, PCI_REVISION_ID, &jme->pcirev);
cd0ff491 3335 if (!jme->fpgaver)
cdcdc9eb 3336 jme_phy_init(jme);
42b1055e 3337 jme_phy_off(jme);
cdcdc9eb
GFT
3338
3339 /*
3340 * Reset MAC processor and reload EEPROM for MAC Address
3341 */
d7699f87 3342 jme_reset_mac_processor(jme);
4330c2f2 3343 rc = jme_reload_eeprom(jme);
cd0ff491 3344 if (rc) {
937ef75a 3345 pr_err("Reload eeprom for reading MAC Address error\n");
0ede469c 3346 goto err_out_unmap;
4330c2f2 3347 }
d7699f87
GFT
3348 jme_load_macaddr(netdev);
3349
d7699f87
GFT
3350 /*
3351 * Tell stack that we are not ready to work until open()
3352 */
3353 netif_carrier_off(netdev);
d7699f87 3354
4330c2f2 3355 rc = register_netdev(netdev);
cd0ff491 3356 if (rc) {
937ef75a 3357 pr_err("Cannot register net device\n");
0ede469c 3358 goto err_out_unmap;
4330c2f2 3359 }
d7699f87 3360
98ef18f1 3361 netif_info(jme, probe, jme->dev, "%s%s chipver:%x pcirev:%x "
937ef75a 3362 "macaddr: %02x:%02x:%02x:%02x:%02x:%02x\n",
7ca9ebee
GFT
3363 (jme->pdev->device == PCI_DEVICE_ID_JMICRON_JMC250) ?
3364 "JMC250 Gigabit Ethernet" :
3365 (jme->pdev->device == PCI_DEVICE_ID_JMICRON_JMC260) ?
3366 "JMC260 Fast Ethernet" : "Unknown",
3367 (jme->fpgaver != 0) ? " (FPGA)" : "",
3368 (jme->fpgaver != 0) ? jme->fpgaver : jme->chiprev,
98ef18f1 3369 jme->pcirev,
937ef75a
JP
3370 netdev->dev_addr[0],
3371 netdev->dev_addr[1],
3372 netdev->dev_addr[2],
3373 netdev->dev_addr[3],
3374 netdev->dev_addr[4],
3375 netdev->dev_addr[5]);
d7699f87
GFT
3376
3377 return 0;
3378
3379err_out_unmap:
3380 iounmap(jme->regs);
3381err_out_free_netdev:
3382 pci_set_drvdata(pdev, NULL);
3383 free_netdev(netdev);
4330c2f2
GFT
3384err_out_release_regions:
3385 pci_release_regions(pdev);
d7699f87 3386err_out_disable_pdev:
cd0ff491 3387 pci_disable_device(pdev);
d7699f87 3388err_out:
4330c2f2 3389 return rc;
d7699f87
GFT
3390}
3391
3bf61c55
GFT
3392static void __devexit
3393jme_remove_one(struct pci_dev *pdev)
3394{
d7699f87
GFT
3395 struct net_device *netdev = pci_get_drvdata(pdev);
3396 struct jme_adapter *jme = netdev_priv(netdev);
3397
3398 unregister_netdev(netdev);
3399 iounmap(jme->regs);
3400 pci_set_drvdata(pdev, NULL);
3401 free_netdev(netdev);
3402 pci_release_regions(pdev);
3403 pci_disable_device(pdev);
3404
3405}
3406
a82e368c
GFT
3407static void
3408jme_shutdown(struct pci_dev *pdev)
3409{
3410 struct net_device *netdev = pci_get_drvdata(pdev);
3411 struct jme_adapter *jme = netdev_priv(netdev);
3412
3413 jme_powersave_phy(jme);
3414#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,27)
3415 pci_enable_wake(pdev, PCI_D3hot, true);
3416#else
3417 pci_pme_active(pdev, true);
3418#endif
3419}
3420
7ee473a3 3421#ifdef CONFIG_PM
29bdd921
GFT
3422static int
3423jme_suspend(struct pci_dev *pdev, pm_message_t state)
3424{
3425 struct net_device *netdev = pci_get_drvdata(pdev);
3426 struct jme_adapter *jme = netdev_priv(netdev);
29bdd921
GFT
3427
3428 atomic_dec(&jme->link_changing);
3429
3430 netif_device_detach(netdev);
3431 netif_stop_queue(netdev);
3432 jme_stop_irq(jme);
29bdd921 3433
cd0ff491
GFT
3434 tasklet_disable(&jme->txclean_task);
3435 tasklet_disable(&jme->rxclean_task);
3436 tasklet_disable(&jme->rxempty_task);
3437
cd0ff491
GFT
3438 if (netif_carrier_ok(netdev)) {
3439 if (test_bit(JME_FLAG_POLL, &jme->flags))
47220951
GFT
3440 jme_polling_mode(jme);
3441
29bdd921 3442 jme_stop_pcc_timer(jme);
cd0ff491
GFT
3443 jme_disable_rx_engine(jme);
3444 jme_disable_tx_engine(jme);
29bdd921
GFT
3445 jme_reset_mac_processor(jme);
3446 jme_free_rx_resources(jme);
3447 jme_free_tx_resources(jme);
3448 netif_carrier_off(netdev);
3449 jme->phylink = 0;
3450 }
3451
cd0ff491
GFT
3452 tasklet_enable(&jme->txclean_task);
3453 tasklet_hi_enable(&jme->rxclean_task);
3454 tasklet_hi_enable(&jme->rxempty_task);
29bdd921
GFT
3455
3456 pci_save_state(pdev);
a82e368c 3457 jme_powersave_phy(jme);
44d44589 3458#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,27)
a82e368c 3459 pci_enable_wake(pdev, PCI_D3hot, true);
44d44589
AL
3460#else
3461 pci_pme_active(pdev, true);
3462#endif
a82e368c 3463 pci_set_power_state(pdev, PCI_D3hot);
29bdd921
GFT
3464
3465 return 0;
3466}
3467
3468static int
3469jme_resume(struct pci_dev *pdev)
3470{
3471 struct net_device *netdev = pci_get_drvdata(pdev);
3472 struct jme_adapter *jme = netdev_priv(netdev);
3473
3474 jme_clear_pm(jme);
3475 pci_restore_state(pdev);
3476
ed457bcc
GFT
3477 jme_phy_on(jme);
3478 if (test_bit(JME_FLAG_SSET, &jme->flags))
29bdd921 3479 jme_set_settings(netdev, &jme->old_ecmd);
ed457bcc 3480 else
29bdd921
GFT
3481 jme_reset_phy_processor(jme);
3482
29bdd921
GFT
3483 jme_start_irq(jme);
3484 netif_device_attach(netdev);
3485
3486 atomic_inc(&jme->link_changing);
3487
3488 jme_reset_link(jme);
3489
3490 return 0;
3491}
7ee473a3 3492#endif
29bdd921 3493
7ca9ebee 3494#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,24)
d7699f87 3495static struct pci_device_id jme_pci_tbl[] = {
7ca9ebee
GFT
3496#else
3497static DEFINE_PCI_DEVICE_TABLE(jme_pci_tbl) = {
3498#endif
cd0ff491
GFT
3499 { PCI_VDEVICE(JMICRON, PCI_DEVICE_ID_JMICRON_JMC250) },
3500 { PCI_VDEVICE(JMICRON, PCI_DEVICE_ID_JMICRON_JMC260) },
d7699f87
GFT
3501 { }
3502};
3503
3504static struct pci_driver jme_driver = {
cd0ff491
GFT
3505 .name = DRV_NAME,
3506 .id_table = jme_pci_tbl,
3507 .probe = jme_init_one,
3508 .remove = __devexit_p(jme_remove_one),
d7699f87 3509#ifdef CONFIG_PM
cd0ff491
GFT
3510 .suspend = jme_suspend,
3511 .resume = jme_resume,
d7699f87 3512#endif /* CONFIG_PM */
a82e368c 3513 .shutdown = jme_shutdown,
d7699f87
GFT
3514};
3515
3bf61c55
GFT
3516static int __init
3517jme_init_module(void)
d7699f87 3518{
937ef75a 3519 pr_info("JMicron JMC2XX ethernet driver version %s\n", DRV_VERSION);
d7699f87
GFT
3520 return pci_register_driver(&jme_driver);
3521}
3522
3bf61c55
GFT
3523static void __exit
3524jme_cleanup_module(void)
d7699f87
GFT
3525{
3526 pci_unregister_driver(&jme_driver);
3527}
3528
3529module_init(jme_init_module);
3530module_exit(jme_cleanup_module);
3531
3bf61c55 3532MODULE_AUTHOR("Guo-Fu Tseng <cooldavid@cooldavid.org>");
d7699f87
GFT
3533MODULE_DESCRIPTION("JMicron JMC2x0 PCI Express Ethernet driver");
3534MODULE_LICENSE("GPL");
3535MODULE_VERSION(DRV_VERSION);
3536MODULE_DEVICE_TABLE(pci, jme_pci_tbl);
3537