]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/net/qlcnic/qlcnic.h
qlcnic: Add description for CN1000Q adapter
[net-next-2.6.git] / drivers / net / qlcnic / qlcnic.h
CommitLineData
af19b491
AKS
1/*
2 * Copyright (C) 2009 - QLogic Corporation.
3 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful, but
11 * WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
18 * MA 02111-1307, USA.
19 *
20 * The full GNU General Public License is included in this distribution
21 * in the file called "COPYING".
22 *
23 */
24
25#ifndef _QLCNIC_H_
26#define _QLCNIC_H_
27
28#include <linux/module.h>
29#include <linux/kernel.h>
30#include <linux/types.h>
31#include <linux/ioport.h>
32#include <linux/pci.h>
33#include <linux/netdevice.h>
34#include <linux/etherdevice.h>
35#include <linux/ip.h>
36#include <linux/in.h>
37#include <linux/tcp.h>
38#include <linux/skbuff.h>
39#include <linux/firmware.h>
40
41#include <linux/ethtool.h>
42#include <linux/mii.h>
43#include <linux/timer.h>
44
45#include <linux/vmalloc.h>
46
47#include <linux/io.h>
48#include <asm/byteorder.h>
49
50#include "qlcnic_hdr.h"
51
52#define _QLCNIC_LINUX_MAJOR 5
53#define _QLCNIC_LINUX_MINOR 0
b1091fea
AKS
54#define _QLCNIC_LINUX_SUBVERSION 11
55#define QLCNIC_LINUX_VERSIONID "5.0.11"
96f8118c 56#define QLCNIC_DRV_IDC_VER 0x01
d4066833
SC
57#define QLCNIC_DRIVER_VERSION ((_QLCNIC_LINUX_MAJOR << 16) |\
58 (_QLCNIC_LINUX_MINOR << 8) | (_QLCNIC_LINUX_SUBVERSION))
af19b491
AKS
59
60#define QLCNIC_VERSION_CODE(a, b, c) (((a) << 24) + ((b) << 16) + (c))
61#define _major(v) (((v) >> 24) & 0xff)
62#define _minor(v) (((v) >> 16) & 0xff)
63#define _build(v) ((v) & 0xffff)
64
65/* version in image has weird encoding:
66 * 7:0 - major
67 * 15:8 - minor
68 * 31:16 - build (little endian)
69 */
70#define QLCNIC_DECODE_VERSION(v) \
71 QLCNIC_VERSION_CODE(((v) & 0xff), (((v) >> 8) & 0xff), ((v) >> 16))
72
8f891387 73#define QLCNIC_MIN_FW_VERSION QLCNIC_VERSION_CODE(4, 4, 2)
af19b491
AKS
74#define QLCNIC_NUM_FLASH_SECTORS (64)
75#define QLCNIC_FLASH_SECTOR_SIZE (64 * 1024)
76#define QLCNIC_FLASH_TOTAL_SIZE (QLCNIC_NUM_FLASH_SECTORS \
77 * QLCNIC_FLASH_SECTOR_SIZE)
78
79#define RCV_DESC_RINGSIZE(rds_ring) \
80 (sizeof(struct rcv_desc) * (rds_ring)->num_desc)
81#define RCV_BUFF_RINGSIZE(rds_ring) \
82 (sizeof(struct qlcnic_rx_buffer) * rds_ring->num_desc)
83#define STATUS_DESC_RINGSIZE(sds_ring) \
84 (sizeof(struct status_desc) * (sds_ring)->num_desc)
85#define TX_BUFF_RINGSIZE(tx_ring) \
86 (sizeof(struct qlcnic_cmd_buffer) * tx_ring->num_desc)
87#define TX_DESC_RINGSIZE(tx_ring) \
88 (sizeof(struct cmd_desc_type0) * tx_ring->num_desc)
89
90#define QLCNIC_P3P_A0 0x50
91
92#define QLCNIC_IS_REVISION_P3P(REVISION) (REVISION >= QLCNIC_P3P_A0)
93
94#define FIRST_PAGE_GROUP_START 0
95#define FIRST_PAGE_GROUP_END 0x100000
96
ff1b1bf8
SV
97#define P3P_MAX_MTU (9600)
98#define P3P_MIN_MTU (68)
af19b491
AKS
99#define QLCNIC_MAX_ETHERHDR 32 /* This contains some padding */
100
ff1b1bf8
SV
101#define QLCNIC_P3P_RX_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + ETH_DATA_LEN)
102#define QLCNIC_P3P_RX_JUMBO_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + P3P_MAX_MTU)
af19b491
AKS
103#define QLCNIC_CT_DEFAULT_RX_BUF_LEN 2048
104#define QLCNIC_LRO_BUFFER_EXTRA 2048
105
af19b491
AKS
106/* Opcodes to be used with the commands */
107#define TX_ETHER_PKT 0x01
108#define TX_TCP_PKT 0x02
109#define TX_UDP_PKT 0x03
110#define TX_IP_PKT 0x04
111#define TX_TCP_LSO 0x05
112#define TX_TCP_LSO6 0x06
113#define TX_IPSEC 0x07
114#define TX_IPSEC_CMD 0x0a
115#define TX_TCPV6_PKT 0x0b
116#define TX_UDPV6_PKT 0x0c
117
118/* Tx defines */
ef71ff83
RB
119#define MAX_TSO_HEADER_DESC 2
120#define MGMT_CMD_DESC_RESV 4
121#define TX_STOP_THRESH ((MAX_SKB_FRAGS >> 2) + MAX_TSO_HEADER_DESC \
122 + MGMT_CMD_DESC_RESV)
af19b491
AKS
123#define QLCNIC_MAX_TX_TIMEOUTS 2
124
125/*
126 * Following are the states of the Phantom. Phantom will set them and
127 * Host will read to check if the fields are correct.
128 */
129#define PHAN_INITIALIZE_FAILED 0xffff
130#define PHAN_INITIALIZE_COMPLETE 0xff01
131
132/* Host writes the following to notify that it has done the init-handshake */
133#define PHAN_INITIALIZE_ACK 0xf00f
134#define PHAN_PEG_RCV_INITIALIZED 0xff01
135
136#define NUM_RCV_DESC_RINGS 3
137#define NUM_STS_DESC_RINGS 4
138
139#define RCV_RING_NORMAL 0
140#define RCV_RING_JUMBO 1
af19b491
AKS
141
142#define MIN_CMD_DESCRIPTORS 64
143#define MIN_RCV_DESCRIPTORS 64
144#define MIN_JUMBO_DESCRIPTORS 32
145
146#define MAX_CMD_DESCRIPTORS 1024
147#define MAX_RCV_DESCRIPTORS_1G 4096
148#define MAX_RCV_DESCRIPTORS_10G 8192
90d19005 149#define MAX_RCV_DESCRIPTORS_VF 2048
af19b491
AKS
150#define MAX_JUMBO_RCV_DESCRIPTORS_1G 512
151#define MAX_JUMBO_RCV_DESCRIPTORS_10G 1024
af19b491
AKS
152
153#define DEFAULT_RCV_DESCRIPTORS_1G 2048
154#define DEFAULT_RCV_DESCRIPTORS_10G 4096
90d19005 155#define DEFAULT_RCV_DESCRIPTORS_VF 1024
251b036a 156#define MAX_RDS_RINGS 2
af19b491
AKS
157
158#define get_next_index(index, length) \
159 (((index) + 1) & ((length) - 1))
160
af19b491
AKS
161/*
162 * Following data structures describe the descriptors that will be used.
163 * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
164 * we are doing LSO (above the 1500 size packet) only.
165 */
166
167#define FLAGS_VLAN_TAGGED 0x10
168#define FLAGS_VLAN_OOB 0x40
169
170#define qlcnic_set_tx_vlan_tci(cmd_desc, v) \
171 (cmd_desc)->vlan_TCI = cpu_to_le16(v);
172#define qlcnic_set_cmd_desc_port(cmd_desc, var) \
173 ((cmd_desc)->port_ctxid |= ((var) & 0x0F))
174#define qlcnic_set_cmd_desc_ctxid(cmd_desc, var) \
175 ((cmd_desc)->port_ctxid |= ((var) << 4 & 0xF0))
176
177#define qlcnic_set_tx_port(_desc, _port) \
178 ((_desc)->port_ctxid = ((_port) & 0xf) | (((_port) << 4) & 0xf0))
179
180#define qlcnic_set_tx_flags_opcode(_desc, _flags, _opcode) \
8cf61f89 181 ((_desc)->flags_opcode |= \
af19b491
AKS
182 cpu_to_le16(((_flags) & 0x7f) | (((_opcode) & 0x3f) << 7)))
183
184#define qlcnic_set_tx_frags_len(_desc, _frags, _len) \
185 ((_desc)->nfrags__length = \
186 cpu_to_le32(((_frags) & 0xff) | (((_len) & 0xffffff) << 8)))
187
188struct cmd_desc_type0 {
189 u8 tcp_hdr_offset; /* For LSO only */
190 u8 ip_hdr_offset; /* For LSO only */
191 __le16 flags_opcode; /* 15:13 unused, 12:7 opcode, 6:0 flags */
192 __le32 nfrags__length; /* 31:8 total len, 7:0 frag count */
193
194 __le64 addr_buffer2;
195
196 __le16 reference_handle;
197 __le16 mss;
198 u8 port_ctxid; /* 7:4 ctxid 3:0 port */
199 u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
200 __le16 conn_id; /* IPSec offoad only */
201
202 __le64 addr_buffer3;
203 __le64 addr_buffer1;
204
205 __le16 buffer_length[4];
206
207 __le64 addr_buffer4;
208
2e9d722d 209 u8 eth_addr[ETH_ALEN];
af19b491
AKS
210 __le16 vlan_TCI;
211
212} __attribute__ ((aligned(64)));
213
214/* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
215struct rcv_desc {
216 __le16 reference_handle;
217 __le16 reserved;
218 __le32 buffer_length; /* allocated buffer length (usually 2K) */
219 __le64 addr_buffer;
220};
221
222/* opcode field in status_desc */
223#define QLCNIC_SYN_OFFLOAD 0x03
224#define QLCNIC_RXPKT_DESC 0x04
225#define QLCNIC_OLD_RXPKT_DESC 0x3f
226#define QLCNIC_RESPONSE_DESC 0x05
227#define QLCNIC_LRO_DESC 0x12
228
229/* for status field in status_desc */
d807b3f7
AKS
230#define STATUS_CKSUM_LOOP 0
231#define STATUS_CKSUM_OK 2
af19b491
AKS
232
233/* owner bits of status_desc */
234#define STATUS_OWNER_HOST (0x1ULL << 56)
235#define STATUS_OWNER_PHANTOM (0x2ULL << 56)
236
237/* Status descriptor:
238 0-3 port, 4-7 status, 8-11 type, 12-27 total_length
239 28-43 reference_handle, 44-47 protocol, 48-52 pkt_offset
240 53-55 desc_cnt, 56-57 owner, 58-63 opcode
241 */
242#define qlcnic_get_sts_port(sts_data) \
243 ((sts_data) & 0x0F)
244#define qlcnic_get_sts_status(sts_data) \
245 (((sts_data) >> 4) & 0x0F)
246#define qlcnic_get_sts_type(sts_data) \
247 (((sts_data) >> 8) & 0x0F)
248#define qlcnic_get_sts_totallength(sts_data) \
249 (((sts_data) >> 12) & 0xFFFF)
250#define qlcnic_get_sts_refhandle(sts_data) \
251 (((sts_data) >> 28) & 0xFFFF)
252#define qlcnic_get_sts_prot(sts_data) \
253 (((sts_data) >> 44) & 0x0F)
254#define qlcnic_get_sts_pkt_offset(sts_data) \
255 (((sts_data) >> 48) & 0x1F)
256#define qlcnic_get_sts_desc_cnt(sts_data) \
257 (((sts_data) >> 53) & 0x7)
258#define qlcnic_get_sts_opcode(sts_data) \
259 (((sts_data) >> 58) & 0x03F)
260
261#define qlcnic_get_lro_sts_refhandle(sts_data) \
262 ((sts_data) & 0x0FFFF)
263#define qlcnic_get_lro_sts_length(sts_data) \
264 (((sts_data) >> 16) & 0x0FFFF)
265#define qlcnic_get_lro_sts_l2_hdr_offset(sts_data) \
266 (((sts_data) >> 32) & 0x0FF)
267#define qlcnic_get_lro_sts_l4_hdr_offset(sts_data) \
268 (((sts_data) >> 40) & 0x0FF)
269#define qlcnic_get_lro_sts_timestamp(sts_data) \
270 (((sts_data) >> 48) & 0x1)
271#define qlcnic_get_lro_sts_type(sts_data) \
272 (((sts_data) >> 49) & 0x7)
273#define qlcnic_get_lro_sts_push_flag(sts_data) \
274 (((sts_data) >> 52) & 0x1)
275#define qlcnic_get_lro_sts_seq_number(sts_data) \
276 ((sts_data) & 0x0FFFFFFFF)
277
278
279struct status_desc {
280 __le64 status_desc_data[2];
281} __attribute__ ((aligned(16)));
282
283/* UNIFIED ROMIMAGE */
284#define QLCNIC_UNI_FW_MIN_SIZE 0xc8000
285#define QLCNIC_UNI_DIR_SECT_PRODUCT_TBL 0x0
286#define QLCNIC_UNI_DIR_SECT_BOOTLD 0x6
287#define QLCNIC_UNI_DIR_SECT_FW 0x7
288
289/*Offsets */
290#define QLCNIC_UNI_CHIP_REV_OFF 10
291#define QLCNIC_UNI_FLAGS_OFF 11
292#define QLCNIC_UNI_BIOS_VERSION_OFF 12
293#define QLCNIC_UNI_BOOTLD_IDX_OFF 27
294#define QLCNIC_UNI_FIRMWARE_IDX_OFF 29
295
296struct uni_table_desc{
297 u32 findex;
298 u32 num_entries;
299 u32 entry_size;
300 u32 reserved[5];
301};
302
303struct uni_data_desc{
304 u32 findex;
305 u32 size;
306 u32 reserved[5];
307};
308
309/* Magic number to let user know flash is programmed */
310#define QLCNIC_BDINFO_MAGIC 0x12345678
311
ff1b1bf8
SV
312#define QLCNIC_BRDTYPE_P3P_REF_QG 0x0021
313#define QLCNIC_BRDTYPE_P3P_HMEZ 0x0022
314#define QLCNIC_BRDTYPE_P3P_10G_CX4_LP 0x0023
315#define QLCNIC_BRDTYPE_P3P_4_GB 0x0024
316#define QLCNIC_BRDTYPE_P3P_IMEZ 0x0025
317#define QLCNIC_BRDTYPE_P3P_10G_SFP_PLUS 0x0026
318#define QLCNIC_BRDTYPE_P3P_10000_BASE_T 0x0027
319#define QLCNIC_BRDTYPE_P3P_XG_LOM 0x0028
320#define QLCNIC_BRDTYPE_P3P_4_GB_MM 0x0029
321#define QLCNIC_BRDTYPE_P3P_10G_SFP_CT 0x002a
322#define QLCNIC_BRDTYPE_P3P_10G_SFP_QT 0x002b
323#define QLCNIC_BRDTYPE_P3P_10G_CX4 0x0031
324#define QLCNIC_BRDTYPE_P3P_10G_XFP 0x0032
325#define QLCNIC_BRDTYPE_P3P_10G_TP 0x0080
af19b491 326
2e9d722d
AC
327#define QLCNIC_MSIX_TABLE_OFFSET 0x44
328
af19b491
AKS
329/* Flash memory map */
330#define QLCNIC_BRDCFG_START 0x4000 /* board config */
331#define QLCNIC_BOOTLD_START 0x10000 /* bootld */
332#define QLCNIC_IMAGE_START 0x43000 /* compressed image */
333#define QLCNIC_USER_START 0x3E8000 /* Firmare info */
334
335#define QLCNIC_FW_VERSION_OFFSET (QLCNIC_USER_START+0x408)
336#define QLCNIC_FW_SIZE_OFFSET (QLCNIC_USER_START+0x40c)
337#define QLCNIC_FW_SERIAL_NUM_OFFSET (QLCNIC_USER_START+0x81c)
338#define QLCNIC_BIOS_VERSION_OFFSET (QLCNIC_USER_START+0x83c)
339
340#define QLCNIC_BRDTYPE_OFFSET (QLCNIC_BRDCFG_START+0x8)
341#define QLCNIC_FW_MAGIC_OFFSET (QLCNIC_BRDCFG_START+0x128)
342
343#define QLCNIC_FW_MIN_SIZE (0x3fffff)
344#define QLCNIC_UNIFIED_ROMIMAGE 0
345#define QLCNIC_FLASH_ROMIMAGE 1
346#define QLCNIC_UNKNOWN_ROMIMAGE 0xff
347
348#define QLCNIC_UNIFIED_ROMIMAGE_NAME "phanfw.bin"
349#define QLCNIC_FLASH_ROMIMAGE_NAME "flash"
350
351extern char qlcnic_driver_name[];
352
353/* Number of status descriptors to handle per interrupt */
354#define MAX_STATUS_HANDLE (64)
355
356/*
357 * qlcnic_skb_frag{} is to contain mapping info for each SG list. This
358 * has to be freed when DMA is complete. This is part of qlcnic_tx_buffer{}.
359 */
360struct qlcnic_skb_frag {
361 u64 dma;
362 u64 length;
363};
364
365struct qlcnic_recv_crb {
366 u32 crb_rcv_producer[NUM_RCV_DESC_RINGS];
367 u32 crb_sts_consumer[NUM_STS_DESC_RINGS];
368 u32 sw_int_mask[NUM_STS_DESC_RINGS];
369};
370
371/* Following defines are for the state of the buffers */
372#define QLCNIC_BUFFER_FREE 0
373#define QLCNIC_BUFFER_BUSY 1
374
375/*
376 * There will be one qlcnic_buffer per skb packet. These will be
377 * used to save the dma info for pci_unmap_page()
378 */
379struct qlcnic_cmd_buffer {
380 struct sk_buff *skb;
ef71ff83 381 struct qlcnic_skb_frag frag_array[MAX_SKB_FRAGS + 1];
af19b491
AKS
382 u32 frag_count;
383};
384
385/* In rx_buffer, we do not need multiple fragments as is a single buffer */
386struct qlcnic_rx_buffer {
387 struct list_head list;
388 struct sk_buff *skb;
389 u64 dma;
390 u16 ref_handle;
af19b491
AKS
391};
392
393/* Board types */
394#define QLCNIC_GBE 0x01
395#define QLCNIC_XGBE 0x02
396
397/*
398 * One hardware_context{} per adapter
399 * contains interrupt info as well shared hardware info.
400 */
401struct qlcnic_hardware_context {
402 void __iomem *pci_base0;
403 void __iomem *ocm_win_crb;
404
405 unsigned long pci_len0;
406
af19b491
AKS
407 rwlock_t crb_lock;
408 struct mutex mem_lock;
409
af19b491
AKS
410 u8 revision_id;
411 u8 pci_func;
412 u8 linkup;
413 u16 port_type;
414 u16 board_type;
415};
416
417struct qlcnic_adapter_stats {
418 u64 xmitcalled;
419 u64 xmitfinished;
420 u64 rxdropped;
421 u64 txdropped;
422 u64 csummed;
423 u64 rx_pkts;
424 u64 lro_pkts;
425 u64 rxbytes;
426 u64 txbytes;
8bfe8b91
SC
427 u64 lrobytes;
428 u64 lso_frames;
429 u64 xmit_on;
430 u64 xmit_off;
431 u64 skb_alloc_failure;
8ae6df97
AKS
432 u64 null_rxbuf;
433 u64 rx_dma_map_error;
434 u64 tx_dma_map_error;
af19b491
AKS
435};
436
437/*
438 * Rcv Descriptor Context. One such per Rcv Descriptor. There may
439 * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
440 */
441struct qlcnic_host_rds_ring {
442 u32 producer;
443 u32 num_desc;
444 u32 dma_size;
445 u32 skb_size;
446 u32 flags;
447 void __iomem *crb_rcv_producer;
448 struct rcv_desc *desc_head;
449 struct qlcnic_rx_buffer *rx_buf_arr;
450 struct list_head free_list;
451 spinlock_t lock;
452 dma_addr_t phys_addr;
453};
454
455struct qlcnic_host_sds_ring {
456 u32 consumer;
457 u32 num_desc;
458 void __iomem *crb_sts_consumer;
459 void __iomem *crb_intr_mask;
460
461 struct status_desc *desc_head;
462 struct qlcnic_adapter *adapter;
463 struct napi_struct napi;
464 struct list_head free_list[NUM_RCV_DESC_RINGS];
465
466 int irq;
467
468 dma_addr_t phys_addr;
469 char name[IFNAMSIZ+4];
470};
471
472struct qlcnic_host_tx_ring {
473 u32 producer;
474 __le32 *hw_consumer;
475 u32 sw_consumer;
476 void __iomem *crb_cmd_producer;
477 u32 num_desc;
478
479 struct netdev_queue *txq;
480
481 struct qlcnic_cmd_buffer *cmd_buf_arr;
482 struct cmd_desc_type0 *desc_head;
483 dma_addr_t phys_addr;
484 dma_addr_t hw_cons_phys_addr;
485};
486
487/*
488 * Receive context. There is one such structure per instance of the
489 * receive processing. Any state information that is relevant to
490 * the receive, and is must be in this structure. The global data may be
491 * present elsewhere.
492 */
493struct qlcnic_recv_context {
494 u32 state;
495 u16 context_id;
496 u16 virt_port;
497
498 struct qlcnic_host_rds_ring *rds_rings;
499 struct qlcnic_host_sds_ring *sds_rings;
500};
501
502/* HW context creation */
503
504#define QLCNIC_OS_CRB_RETRY_COUNT 4000
505#define QLCNIC_CDRP_SIGNATURE_MAKE(pcifn, version) \
506 (((pcifn) & 0xff) | (((version) & 0xff) << 8) | (0xcafe << 16))
507
508#define QLCNIC_CDRP_CMD_BIT 0x80000000
509
510/*
511 * All responses must have the QLCNIC_CDRP_CMD_BIT cleared
512 * in the crb QLCNIC_CDRP_CRB_OFFSET.
513 */
514#define QLCNIC_CDRP_FORM_RSP(rsp) (rsp)
515#define QLCNIC_CDRP_IS_RSP(rsp) (((rsp) & QLCNIC_CDRP_CMD_BIT) == 0)
516
517#define QLCNIC_CDRP_RSP_OK 0x00000001
518#define QLCNIC_CDRP_RSP_FAIL 0x00000002
519#define QLCNIC_CDRP_RSP_TIMEOUT 0x00000003
520
521/*
522 * All commands must have the QLCNIC_CDRP_CMD_BIT set in
523 * the crb QLCNIC_CDRP_CRB_OFFSET.
524 */
525#define QLCNIC_CDRP_FORM_CMD(cmd) (QLCNIC_CDRP_CMD_BIT | (cmd))
526#define QLCNIC_CDRP_IS_CMD(cmd) (((cmd) & QLCNIC_CDRP_CMD_BIT) != 0)
527
528#define QLCNIC_CDRP_CMD_SUBMIT_CAPABILITIES 0x00000001
529#define QLCNIC_CDRP_CMD_READ_MAX_RDS_PER_CTX 0x00000002
530#define QLCNIC_CDRP_CMD_READ_MAX_SDS_PER_CTX 0x00000003
531#define QLCNIC_CDRP_CMD_READ_MAX_RULES_PER_CTX 0x00000004
532#define QLCNIC_CDRP_CMD_READ_MAX_RX_CTX 0x00000005
533#define QLCNIC_CDRP_CMD_READ_MAX_TX_CTX 0x00000006
534#define QLCNIC_CDRP_CMD_CREATE_RX_CTX 0x00000007
535#define QLCNIC_CDRP_CMD_DESTROY_RX_CTX 0x00000008
536#define QLCNIC_CDRP_CMD_CREATE_TX_CTX 0x00000009
537#define QLCNIC_CDRP_CMD_DESTROY_TX_CTX 0x0000000a
538#define QLCNIC_CDRP_CMD_SETUP_STATISTICS 0x0000000e
539#define QLCNIC_CDRP_CMD_GET_STATISTICS 0x0000000f
540#define QLCNIC_CDRP_CMD_DELETE_STATISTICS 0x00000010
541#define QLCNIC_CDRP_CMD_SET_MTU 0x00000012
542#define QLCNIC_CDRP_CMD_READ_PHY 0x00000013
543#define QLCNIC_CDRP_CMD_WRITE_PHY 0x00000014
544#define QLCNIC_CDRP_CMD_READ_HW_REG 0x00000015
545#define QLCNIC_CDRP_CMD_GET_FLOW_CTL 0x00000016
546#define QLCNIC_CDRP_CMD_SET_FLOW_CTL 0x00000017
547#define QLCNIC_CDRP_CMD_READ_MAX_MTU 0x00000018
548#define QLCNIC_CDRP_CMD_READ_MAX_LRO 0x00000019
549#define QLCNIC_CDRP_CMD_CONFIGURE_TOE 0x0000001a
550#define QLCNIC_CDRP_CMD_FUNC_ATTRIB 0x0000001b
551#define QLCNIC_CDRP_CMD_READ_PEXQ_PARAMETERS 0x0000001c
552#define QLCNIC_CDRP_CMD_GET_LIC_CAPABILITIES 0x0000001d
553#define QLCNIC_CDRP_CMD_READ_MAX_LRO_PER_BOARD 0x0000001e
2e9d722d
AC
554#define QLCNIC_CDRP_CMD_MAC_ADDRESS 0x0000001f
555
556#define QLCNIC_CDRP_CMD_GET_PCI_INFO 0x00000020
557#define QLCNIC_CDRP_CMD_GET_NIC_INFO 0x00000021
558#define QLCNIC_CDRP_CMD_SET_NIC_INFO 0x00000022
559#define QLCNIC_CDRP_CMD_RESET_NPAR 0x00000023
560#define QLCNIC_CDRP_CMD_GET_ESWITCH_CAPABILITY 0x00000024
561#define QLCNIC_CDRP_CMD_TOGGLE_ESWITCH 0x00000025
562#define QLCNIC_CDRP_CMD_GET_ESWITCH_STATUS 0x00000026
563#define QLCNIC_CDRP_CMD_SET_PORTMIRRORING 0x00000027
564#define QLCNIC_CDRP_CMD_CONFIGURE_ESWITCH 0x00000028
4e8acb01 565#define QLCNIC_CDRP_CMD_GET_ESWITCH_PORT_CONFIG 0x00000029
b6021212 566#define QLCNIC_CDRP_CMD_GET_ESWITCH_STATS 0x0000002a
af19b491
AKS
567
568#define QLCNIC_RCODE_SUCCESS 0
569#define QLCNIC_RCODE_TIMEOUT 17
570#define QLCNIC_DESTROY_CTX_RESET 0
571
572/*
573 * Capabilities Announced
574 */
575#define QLCNIC_CAP0_LEGACY_CONTEXT (1)
576#define QLCNIC_CAP0_LEGACY_MN (1 << 2)
577#define QLCNIC_CAP0_LSO (1 << 6)
578#define QLCNIC_CAP0_JUMBO_CONTIGUOUS (1 << 7)
579#define QLCNIC_CAP0_LRO_CONTIGUOUS (1 << 8)
8f891387 580#define QLCNIC_CAP0_VALIDOFF (1 << 11)
af19b491
AKS
581
582/*
583 * Context state
584 */
d626ad4d 585#define QLCNIC_HOST_CTX_STATE_FREED 0
af19b491
AKS
586#define QLCNIC_HOST_CTX_STATE_ACTIVE 2
587
588/*
589 * Rx context
590 */
591
592struct qlcnic_hostrq_sds_ring {
593 __le64 host_phys_addr; /* Ring base addr */
594 __le32 ring_size; /* Ring entries */
595 __le16 msi_index;
596 __le16 rsvd; /* Padding */
597};
598
599struct qlcnic_hostrq_rds_ring {
600 __le64 host_phys_addr; /* Ring base addr */
601 __le64 buff_size; /* Packet buffer size */
602 __le32 ring_size; /* Ring entries */
603 __le32 ring_kind; /* Class of ring */
604};
605
606struct qlcnic_hostrq_rx_ctx {
607 __le64 host_rsp_dma_addr; /* Response dma'd here */
608 __le32 capabilities[4]; /* Flag bit vector */
609 __le32 host_int_crb_mode; /* Interrupt crb usage */
610 __le32 host_rds_crb_mode; /* RDS crb usage */
611 /* These ring offsets are relative to data[0] below */
612 __le32 rds_ring_offset; /* Offset to RDS config */
613 __le32 sds_ring_offset; /* Offset to SDS config */
614 __le16 num_rds_rings; /* Count of RDS rings */
615 __le16 num_sds_rings; /* Count of SDS rings */
8f891387 616 __le16 valid_field_offset;
617 u8 txrx_sds_binding;
618 u8 msix_handler;
619 u8 reserved[128]; /* reserve space for future expansion*/
af19b491
AKS
620 /* MUST BE 64-bit aligned.
621 The following is packed:
622 - N hostrq_rds_rings
623 - N hostrq_sds_rings */
624 char data[0];
625};
626
627struct qlcnic_cardrsp_rds_ring{
628 __le32 host_producer_crb; /* Crb to use */
629 __le32 rsvd1; /* Padding */
630};
631
632struct qlcnic_cardrsp_sds_ring {
633 __le32 host_consumer_crb; /* Crb to use */
634 __le32 interrupt_crb; /* Crb to use */
635};
636
637struct qlcnic_cardrsp_rx_ctx {
638 /* These ring offsets are relative to data[0] below */
639 __le32 rds_ring_offset; /* Offset to RDS config */
640 __le32 sds_ring_offset; /* Offset to SDS config */
641 __le32 host_ctx_state; /* Starting State */
642 __le32 num_fn_per_port; /* How many PCI fn share the port */
643 __le16 num_rds_rings; /* Count of RDS rings */
644 __le16 num_sds_rings; /* Count of SDS rings */
645 __le16 context_id; /* Handle for context */
646 u8 phys_port; /* Physical id of port */
647 u8 virt_port; /* Virtual/Logical id of port */
648 u8 reserved[128]; /* save space for future expansion */
649 /* MUST BE 64-bit aligned.
650 The following is packed:
651 - N cardrsp_rds_rings
652 - N cardrs_sds_rings */
653 char data[0];
654};
655
656#define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings) \
657 (sizeof(HOSTRQ_RX) + \
658 (rds_rings)*(sizeof(struct qlcnic_hostrq_rds_ring)) + \
659 (sds_rings)*(sizeof(struct qlcnic_hostrq_sds_ring)))
660
661#define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) \
662 (sizeof(CARDRSP_RX) + \
663 (rds_rings)*(sizeof(struct qlcnic_cardrsp_rds_ring)) + \
664 (sds_rings)*(sizeof(struct qlcnic_cardrsp_sds_ring)))
665
666/*
667 * Tx context
668 */
669
670struct qlcnic_hostrq_cds_ring {
671 __le64 host_phys_addr; /* Ring base addr */
672 __le32 ring_size; /* Ring entries */
673 __le32 rsvd; /* Padding */
674};
675
676struct qlcnic_hostrq_tx_ctx {
677 __le64 host_rsp_dma_addr; /* Response dma'd here */
678 __le64 cmd_cons_dma_addr; /* */
679 __le64 dummy_dma_addr; /* */
680 __le32 capabilities[4]; /* Flag bit vector */
681 __le32 host_int_crb_mode; /* Interrupt crb usage */
682 __le32 rsvd1; /* Padding */
683 __le16 rsvd2; /* Padding */
684 __le16 interrupt_ctl;
685 __le16 msi_index;
686 __le16 rsvd3; /* Padding */
687 struct qlcnic_hostrq_cds_ring cds_ring; /* Desc of cds ring */
688 u8 reserved[128]; /* future expansion */
689};
690
691struct qlcnic_cardrsp_cds_ring {
692 __le32 host_producer_crb; /* Crb to use */
693 __le32 interrupt_crb; /* Crb to use */
694};
695
696struct qlcnic_cardrsp_tx_ctx {
697 __le32 host_ctx_state; /* Starting state */
698 __le16 context_id; /* Handle for context */
699 u8 phys_port; /* Physical id of port */
700 u8 virt_port; /* Virtual/Logical id of port */
701 struct qlcnic_cardrsp_cds_ring cds_ring; /* Card cds settings */
702 u8 reserved[128]; /* future expansion */
703};
704
705#define SIZEOF_HOSTRQ_TX(HOSTRQ_TX) (sizeof(HOSTRQ_TX))
706#define SIZEOF_CARDRSP_TX(CARDRSP_TX) (sizeof(CARDRSP_TX))
707
708/* CRB */
709
710#define QLCNIC_HOST_RDS_CRB_MODE_UNIQUE 0
711#define QLCNIC_HOST_RDS_CRB_MODE_SHARED 1
712#define QLCNIC_HOST_RDS_CRB_MODE_CUSTOM 2
713#define QLCNIC_HOST_RDS_CRB_MODE_MAX 3
714
715#define QLCNIC_HOST_INT_CRB_MODE_UNIQUE 0
716#define QLCNIC_HOST_INT_CRB_MODE_SHARED 1
717#define QLCNIC_HOST_INT_CRB_MODE_NORX 2
718#define QLCNIC_HOST_INT_CRB_MODE_NOTX 3
719#define QLCNIC_HOST_INT_CRB_MODE_NORXTX 4
720
721
722/* MAC */
723
ff1b1bf8 724#define MC_COUNT_P3P 38
af19b491
AKS
725
726#define QLCNIC_MAC_NOOP 0
727#define QLCNIC_MAC_ADD 1
728#define QLCNIC_MAC_DEL 2
03c5d770
AKS
729#define QLCNIC_MAC_VLAN_ADD 3
730#define QLCNIC_MAC_VLAN_DEL 4
af19b491
AKS
731
732struct qlcnic_mac_list_s {
733 struct list_head list;
734 uint8_t mac_addr[ETH_ALEN+2];
735};
736
737/*
738 * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
739 * adjusted based on configured MTU.
740 */
741#define QLCNIC_DEFAULT_INTR_COALESCE_RX_TIME_US 3
742#define QLCNIC_DEFAULT_INTR_COALESCE_RX_PACKETS 256
743#define QLCNIC_DEFAULT_INTR_COALESCE_TX_PACKETS 64
744#define QLCNIC_DEFAULT_INTR_COALESCE_TX_TIME_US 4
745
746#define QLCNIC_INTR_DEFAULT 0x04
747
748union qlcnic_nic_intr_coalesce_data {
749 struct {
750 u16 rx_packets;
751 u16 rx_time_us;
752 u16 tx_packets;
753 u16 tx_time_us;
754 } data;
755 u64 word;
756};
757
758struct qlcnic_nic_intr_coalesce {
759 u16 stats_time_us;
760 u16 rate_sample_time;
761 u16 flags;
762 u16 rsvd_1;
763 u32 low_threshold;
764 u32 high_threshold;
765 union qlcnic_nic_intr_coalesce_data normal;
766 union qlcnic_nic_intr_coalesce_data low;
767 union qlcnic_nic_intr_coalesce_data high;
768 union qlcnic_nic_intr_coalesce_data irq;
769};
770
771#define QLCNIC_HOST_REQUEST 0x13
772#define QLCNIC_REQUEST 0x14
773
774#define QLCNIC_MAC_EVENT 0x1
775
776#define QLCNIC_IP_UP 2
777#define QLCNIC_IP_DOWN 3
778
779/*
780 * Driver --> Firmware
781 */
782#define QLCNIC_H2C_OPCODE_START 0
783#define QLCNIC_H2C_OPCODE_CONFIG_RSS 1
784#define QLCNIC_H2C_OPCODE_CONFIG_RSS_TBL 2
785#define QLCNIC_H2C_OPCODE_CONFIG_INTR_COALESCE 3
786#define QLCNIC_H2C_OPCODE_CONFIG_LED 4
787#define QLCNIC_H2C_OPCODE_CONFIG_PROMISCUOUS 5
788#define QLCNIC_H2C_OPCODE_CONFIG_L2_MAC 6
789#define QLCNIC_H2C_OPCODE_LRO_REQUEST 7
790#define QLCNIC_H2C_OPCODE_GET_SNMP_STATS 8
791#define QLCNIC_H2C_OPCODE_PROXY_START_REQUEST 9
792#define QLCNIC_H2C_OPCODE_PROXY_STOP_REQUEST 10
793#define QLCNIC_H2C_OPCODE_PROXY_SET_MTU 11
794#define QLCNIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE 12
795#define QLCNIC_H2C_OPCODE_GET_FINGER_PRINT_REQUEST 13
796#define QLCNIC_H2C_OPCODE_INSTALL_LICENSE_REQUEST 14
797#define QLCNIC_H2C_OPCODE_GET_LICENSE_CAPABILITY_REQUEST 15
798#define QLCNIC_H2C_OPCODE_GET_NET_STATS 16
799#define QLCNIC_H2C_OPCODE_PROXY_UPDATE_P2V 17
800#define QLCNIC_H2C_OPCODE_CONFIG_IPADDR 18
801#define QLCNIC_H2C_OPCODE_CONFIG_LOOPBACK 19
802#define QLCNIC_H2C_OPCODE_PROXY_STOP_DONE 20
803#define QLCNIC_H2C_OPCODE_GET_LINKEVENT 21
804#define QLCNIC_C2C_OPCODE 22
805#define QLCNIC_H2C_OPCODE_CONFIG_BRIDGING 23
806#define QLCNIC_H2C_OPCODE_CONFIG_HW_LRO 24
807#define QLCNIC_H2C_OPCODE_LAST 25
808/*
809 * Firmware --> Driver
810 */
811
812#define QLCNIC_C2H_OPCODE_START 128
813#define QLCNIC_C2H_OPCODE_CONFIG_RSS_RESPONSE 129
814#define QLCNIC_C2H_OPCODE_CONFIG_RSS_TBL_RESPONSE 130
815#define QLCNIC_C2H_OPCODE_CONFIG_MAC_RESPONSE 131
816#define QLCNIC_C2H_OPCODE_CONFIG_PROMISCUOUS_RESPONSE 132
817#define QLCNIC_C2H_OPCODE_CONFIG_L2_MAC_RESPONSE 133
818#define QLCNIC_C2H_OPCODE_LRO_DELETE_RESPONSE 134
819#define QLCNIC_C2H_OPCODE_LRO_ADD_FAILURE_RESPONSE 135
820#define QLCNIC_C2H_OPCODE_GET_SNMP_STATS 136
821#define QLCNIC_C2H_OPCODE_GET_FINGER_PRINT_REPLY 137
822#define QLCNIC_C2H_OPCODE_INSTALL_LICENSE_REPLY 138
823#define QLCNIC_C2H_OPCODE_GET_LICENSE_CAPABILITIES_REPLY 139
824#define QLCNIC_C2H_OPCODE_GET_NET_STATS_RESPONSE 140
825#define QLCNIC_C2H_OPCODE_GET_LINKEVENT_RESPONSE 141
826#define QLCNIC_C2H_OPCODE_LAST 142
827
828#define VPORT_MISS_MODE_DROP 0 /* drop all unmatched */
829#define VPORT_MISS_MODE_ACCEPT_ALL 1 /* accept all packets */
830#define VPORT_MISS_MODE_ACCEPT_MULTI 2 /* accept unmatched multicast */
831
832#define QLCNIC_LRO_REQUEST_CLEANUP 4
833
834/* Capabilites received */
ac8d0c4f
AC
835#define QLCNIC_FW_CAPABILITY_TSO BIT_1
836#define QLCNIC_FW_CAPABILITY_BDG BIT_8
837#define QLCNIC_FW_CAPABILITY_FVLANTX BIT_9
838#define QLCNIC_FW_CAPABILITY_HW_LRO BIT_10
af19b491
AKS
839
840/* module types */
841#define LINKEVENT_MODULE_NOT_PRESENT 1
842#define LINKEVENT_MODULE_OPTICAL_UNKNOWN 2
843#define LINKEVENT_MODULE_OPTICAL_SRLR 3
844#define LINKEVENT_MODULE_OPTICAL_LRM 4
845#define LINKEVENT_MODULE_OPTICAL_SFP_1G 5
846#define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE 6
847#define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN 7
848#define LINKEVENT_MODULE_TWINAX 8
849
850#define LINKSPEED_10GBPS 10000
851#define LINKSPEED_1GBPS 1000
852#define LINKSPEED_100MBPS 100
853#define LINKSPEED_10MBPS 10
854
855#define LINKSPEED_ENCODED_10MBPS 0
856#define LINKSPEED_ENCODED_100MBPS 1
857#define LINKSPEED_ENCODED_1GBPS 2
858
859#define LINKEVENT_AUTONEG_DISABLED 0
860#define LINKEVENT_AUTONEG_ENABLED 1
861
862#define LINKEVENT_HALF_DUPLEX 0
863#define LINKEVENT_FULL_DUPLEX 1
864
865#define LINKEVENT_LINKSPEED_MBPS 0
866#define LINKEVENT_LINKSPEED_ENCODED 1
867
868#define AUTO_FW_RESET_ENABLED 0x01
869/* firmware response header:
870 * 63:58 - message type
871 * 57:56 - owner
872 * 55:53 - desc count
873 * 52:48 - reserved
874 * 47:40 - completion id
875 * 39:32 - opcode
876 * 31:16 - error code
877 * 15:00 - reserved
878 */
879#define qlcnic_get_nic_msg_opcode(msg_hdr) \
880 ((msg_hdr >> 32) & 0xFF)
881
882struct qlcnic_fw_msg {
883 union {
884 struct {
885 u64 hdr;
886 u64 body[7];
887 };
888 u64 words[8];
889 };
890};
891
892struct qlcnic_nic_req {
893 __le64 qhdr;
894 __le64 req_hdr;
895 __le64 words[6];
896};
897
898struct qlcnic_mac_req {
899 u8 op;
900 u8 tag;
901 u8 mac_addr[6];
902};
903
7e56cac4
SC
904struct qlcnic_vlan_req {
905 __le16 vlan_id;
906 __le16 rsvd[3];
907};
908
b501595c
SC
909struct qlcnic_ipaddr {
910 __be32 ipv4;
911 __be32 ipv6[4];
912};
913
af19b491
AKS
914#define QLCNIC_MSI_ENABLED 0x02
915#define QLCNIC_MSIX_ENABLED 0x04
916#define QLCNIC_LRO_ENABLED 0x08
24763d80 917#define QLCNIC_LRO_DISABLED 0x00
af19b491
AKS
918#define QLCNIC_BRIDGE_ENABLED 0X10
919#define QLCNIC_DIAG_ENABLED 0x20
0e33c664 920#define QLCNIC_ESWITCH_ENABLED 0x40
0866d96d 921#define QLCNIC_ADAPTER_INITIALIZED 0x80
8cf61f89 922#define QLCNIC_TAGGING_ENABLED 0x100
fe4d434d 923#define QLCNIC_MACSPOOF 0x200
7373373d 924#define QLCNIC_MAC_OVERRIDE_DISABLED 0x400
ee07c1a7 925#define QLCNIC_PROMISC_DISABLED 0x800
af19b491
AKS
926#define QLCNIC_IS_MSI_FAMILY(adapter) \
927 ((adapter)->flags & (QLCNIC_MSI_ENABLED | QLCNIC_MSIX_ENABLED))
928
929#define MSIX_ENTRIES_PER_ADAPTER NUM_STS_DESC_RINGS
930#define QLCNIC_MSIX_TBL_SPACE 8192
931#define QLCNIC_PCI_REG_MSIX_TBL 0x44
2e9d722d 932#define QLCNIC_MSIX_TBL_PGSIZE 4096
af19b491
AKS
933
934#define QLCNIC_NETDEV_WEIGHT 128
935#define QLCNIC_ADAPTER_UP_MAGIC 777
936
937#define __QLCNIC_FW_ATTACHED 0
938#define __QLCNIC_DEV_UP 1
939#define __QLCNIC_RESETTING 2
940#define __QLCNIC_START_FW 4
451724c8 941#define __QLCNIC_AER 5
af19b491 942
7eb9855d 943#define QLCNIC_INTERRUPT_TEST 1
cdaff185 944#define QLCNIC_LOOPBACK_TEST 2
7eb9855d 945
b5e5492c 946#define QLCNIC_FILTER_AGE 80
e5edb7b1 947#define QLCNIC_READD_AGE 20
b5e5492c
AKS
948#define QLCNIC_LB_MAX_FILTERS 64
949
950struct qlcnic_filter {
951 struct hlist_node fnode;
952 u8 faddr[ETH_ALEN];
7e56cac4 953 __le16 vlan_id;
b5e5492c
AKS
954 unsigned long ftime;
955};
956
957struct qlcnic_filter_hash {
958 struct hlist_head *fhead;
959 u8 fnum;
960 u8 fmax;
961};
962
af19b491
AKS
963struct qlcnic_adapter {
964 struct qlcnic_hardware_context ahw;
965
966 struct net_device *netdev;
967 struct pci_dev *pdev;
968 struct list_head mac_list;
969
970 spinlock_t tx_clean_lock;
b5e5492c 971 spinlock_t mac_learn_lock;
af19b491
AKS
972
973 u16 num_txd;
974 u16 num_rxd;
975 u16 num_jumbo_rxd;
90d19005
SC
976 u16 max_rxd;
977 u16 max_jumbo_rxd;
af19b491
AKS
978
979 u8 max_rds_rings;
980 u8 max_sds_rings;
af19b491
AKS
981 u8 msix_supported;
982 u8 rx_csum;
af19b491
AKS
983 u8 portnum;
984 u8 physical_port;
68bf1c68 985 u8 reset_context;
af19b491
AKS
986
987 u8 mc_enabled;
988 u8 max_mc_count;
989 u8 rss_supported;
af19b491
AKS
990 u8 fw_wait_cnt;
991 u8 fw_fail_cnt;
992 u8 tx_timeo_cnt;
993 u8 need_fw_reset;
994
995 u8 has_link_events;
996 u8 fw_type;
997 u16 tx_context_id;
af19b491
AKS
998 u16 is_up;
999
1000 u16 link_speed;
1001 u16 link_duplex;
1002 u16 link_autoneg;
1003 u16 module_type;
1004
2e9d722d
AC
1005 u16 op_mode;
1006 u16 switch_mode;
1007 u16 max_tx_ques;
1008 u16 max_rx_ques;
2e9d722d 1009 u16 max_mtu;
8cf61f89 1010 u16 pvid;
2e9d722d
AC
1011
1012 u32 fw_hal_version;
af19b491
AKS
1013 u32 capabilities;
1014 u32 flags;
1015 u32 irq;
1016 u32 temp;
1017
1018 u32 int_vec_bit;
4e70812b 1019 u32 heartbeat;
af19b491 1020
2e9d722d 1021 u8 max_mac_filters;
af19b491 1022 u8 dev_state;
7eb9855d
AKS
1023 u8 diag_test;
1024 u8 diag_cnt;
aa5e18c0
SC
1025 u8 reset_ack_timeo;
1026 u8 dev_init_timeo;
65b5b420 1027 u16 msg_enable;
af19b491
AKS
1028
1029 u8 mac_addr[ETH_ALEN];
1030
6df900e9
SC
1031 u64 dev_rst_time;
1032
d5790663 1033 struct vlan_group *vlgrp;
346fe763 1034 struct qlcnic_npar_info *npars;
2e9d722d
AC
1035 struct qlcnic_eswitch *eswitch;
1036 struct qlcnic_nic_template *nic_ops;
1037
af19b491
AKS
1038 struct qlcnic_adapter_stats stats;
1039
1040 struct qlcnic_recv_context recv_ctx;
1041 struct qlcnic_host_tx_ring *tx_ring;
1042
1043 void __iomem *tgt_mask_reg;
1044 void __iomem *tgt_status_reg;
1045 void __iomem *crb_int_state_reg;
1046 void __iomem *isr_int_vec;
1047
1048 struct msix_entry msix_entries[MSIX_ENTRIES_PER_ADAPTER];
1049
1050 struct delayed_work fw_work;
1051
af19b491
AKS
1052 struct qlcnic_nic_intr_coalesce coal;
1053
b5e5492c
AKS
1054 struct qlcnic_filter_hash fhash;
1055
af19b491
AKS
1056 unsigned long state;
1057 __le32 file_prd_off; /*File fw product offset*/
1058 u32 fw_version;
1059 const struct firmware *fw;
1060};
1061
2e9d722d
AC
1062struct qlcnic_info {
1063 __le16 pci_func;
1064 __le16 op_mode; /* 1 = Priv, 2 = NP, 3 = NP passthru */
1065 __le16 phys_port;
1066 __le16 switch_mode; /* 0 = disabled, 1 = int, 2 = ext */
1067
1068 __le32 capabilities;
1069 u8 max_mac_filters;
1070 u8 reserved1;
1071 __le16 max_mtu;
1072
1073 __le16 max_tx_ques;
1074 __le16 max_rx_ques;
1075 __le16 min_tx_bw;
1076 __le16 max_tx_bw;
1077 u8 reserved2[104];
1078};
1079
1080struct qlcnic_pci_info {
1081 __le16 id; /* pci function id */
1082 __le16 active; /* 1 = Enabled */
1083 __le16 type; /* 1 = NIC, 2 = FCoE, 3 = iSCSI */
1084 __le16 default_port; /* default port number */
1085
1086 __le16 tx_min_bw; /* Multiple of 100mbpc */
1087 __le16 tx_max_bw;
1088 __le16 reserved1[2];
1089
1090 u8 mac[ETH_ALEN];
1091 u8 reserved2[106];
1092};
1093
346fe763 1094struct qlcnic_npar_info {
4e8acb01 1095 u16 pvid;
cea8975e
AC
1096 u16 min_bw;
1097 u16 max_bw;
346fe763
RB
1098 u8 phy_port;
1099 u8 type;
1100 u8 active;
1101 u8 enable_pm;
1102 u8 dest_npar;
346fe763 1103 u8 discard_tagged;
7373373d 1104 u8 mac_override;
4e8acb01
RB
1105 u8 mac_anti_spoof;
1106 u8 promisc_mode;
1107 u8 offload_flags;
346fe763 1108};
4e8acb01 1109
2e9d722d
AC
1110struct qlcnic_eswitch {
1111 u8 port;
1112 u8 active_vports;
1113 u8 active_vlans;
1114 u8 active_ucast_filters;
1115 u8 max_ucast_filters;
1116 u8 max_active_vlans;
1117
1118 u32 flags;
1119#define QLCNIC_SWITCH_ENABLE BIT_1
1120#define QLCNIC_SWITCH_VLAN_FILTERING BIT_2
1121#define QLCNIC_SWITCH_PROMISC_MODE BIT_3
1122#define QLCNIC_SWITCH_PORT_MIRRORING BIT_4
1123};
1124
346fe763
RB
1125
1126/* Return codes for Error handling */
1127#define QL_STATUS_INVALID_PARAM -1
1128
2abea2f0 1129#define MAX_BW 100 /* % of link speed */
346fe763
RB
1130#define MAX_VLAN_ID 4095
1131#define MIN_VLAN_ID 2
1132#define MAX_TX_QUEUES 1
1133#define MAX_RX_QUEUES 4
1134#define DEFAULT_MAC_LEARN 1
1135
0184bbba 1136#define IS_VALID_VLAN(vlan) (vlan >= MIN_VLAN_ID && vlan < MAX_VLAN_ID)
2abea2f0 1137#define IS_VALID_BW(bw) (bw <= MAX_BW)
346fe763
RB
1138#define IS_VALID_TX_QUEUES(que) (que > 0 && que <= MAX_TX_QUEUES)
1139#define IS_VALID_RX_QUEUES(que) (que > 0 && que <= MAX_RX_QUEUES)
346fe763
RB
1140
1141struct qlcnic_pci_func_cfg {
1142 u16 func_type;
1143 u16 min_bw;
1144 u16 max_bw;
1145 u16 port_num;
1146 u8 pci_func;
1147 u8 func_state;
1148 u8 def_mac_addr[6];
1149};
1150
1151struct qlcnic_npar_func_cfg {
1152 u32 fw_capab;
1153 u16 port_num;
1154 u16 min_bw;
1155 u16 max_bw;
1156 u16 max_tx_queues;
1157 u16 max_rx_queues;
1158 u8 pci_func;
1159 u8 op_mode;
1160};
1161
1162struct qlcnic_pm_func_cfg {
1163 u8 pci_func;
1164 u8 action;
1165 u8 dest_npar;
1166 u8 reserved[5];
1167};
1168
1169struct qlcnic_esw_func_cfg {
1170 u16 vlan_id;
4e8acb01
RB
1171 u8 op_mode;
1172 u8 op_type;
346fe763
RB
1173 u8 pci_func;
1174 u8 host_vlan_tag;
1175 u8 promisc_mode;
1176 u8 discard_tagged;
7373373d 1177 u8 mac_override;
4e8acb01
RB
1178 u8 mac_anti_spoof;
1179 u8 offload_flags;
1180 u8 reserved[5];
346fe763
RB
1181};
1182
b6021212
AKS
1183#define QLCNIC_STATS_VERSION 1
1184#define QLCNIC_STATS_PORT 1
1185#define QLCNIC_STATS_ESWITCH 2
1186#define QLCNIC_QUERY_RX_COUNTER 0
1187#define QLCNIC_QUERY_TX_COUNTER 1
ef182805
AKS
1188#define QLCNIC_ESW_STATS_NOT_AVAIL 0xffffffffffffffffULL
1189
1190#define QLCNIC_ADD_ESW_STATS(VAL1, VAL2)\
1191do { \
1192 if (((VAL1) == QLCNIC_ESW_STATS_NOT_AVAIL) && \
1193 ((VAL2) != QLCNIC_ESW_STATS_NOT_AVAIL)) \
1194 (VAL1) = (VAL2); \
1195 else if (((VAL1) != QLCNIC_ESW_STATS_NOT_AVAIL) && \
1196 ((VAL2) != QLCNIC_ESW_STATS_NOT_AVAIL)) \
1197 (VAL1) += (VAL2); \
1198} while (0)
1199
b6021212
AKS
1200struct __qlcnic_esw_statistics {
1201 __le16 context_id;
1202 __le16 version;
1203 __le16 size;
1204 __le16 unused;
1205 __le64 unicast_frames;
1206 __le64 multicast_frames;
1207 __le64 broadcast_frames;
1208 __le64 dropped_frames;
1209 __le64 errors;
1210 __le64 local_frames;
1211 __le64 numbytes;
1212 __le64 rsvd[3];
1213};
1214
1215struct qlcnic_esw_statistics {
1216 struct __qlcnic_esw_statistics rx;
1217 struct __qlcnic_esw_statistics tx;
1218};
1219
af19b491
AKS
1220int qlcnic_fw_cmd_query_phy(struct qlcnic_adapter *adapter, u32 reg, u32 *val);
1221int qlcnic_fw_cmd_set_phy(struct qlcnic_adapter *adapter, u32 reg, u32 val);
1222
1223u32 qlcnic_hw_read_wx_2M(struct qlcnic_adapter *adapter, ulong off);
1224int qlcnic_hw_write_wx_2M(struct qlcnic_adapter *, ulong off, u32 data);
1225int qlcnic_pci_mem_write_2M(struct qlcnic_adapter *, u64 off, u64 data);
1226int qlcnic_pci_mem_read_2M(struct qlcnic_adapter *, u64 off, u64 *data);
897e8c7c
DP
1227void qlcnic_pci_camqm_read_2M(struct qlcnic_adapter *, u64, u64 *);
1228void qlcnic_pci_camqm_write_2M(struct qlcnic_adapter *, u64, u64);
1229
1230#define ADDR_IN_RANGE(addr, low, high) \
1231 (((addr) < (high)) && ((addr) >= (low)))
af19b491
AKS
1232
1233#define QLCRD32(adapter, off) \
1234 (qlcnic_hw_read_wx_2M(adapter, off))
1235#define QLCWR32(adapter, off, val) \
1236 (qlcnic_hw_write_wx_2M(adapter, off, val))
1237
1238int qlcnic_pcie_sem_lock(struct qlcnic_adapter *, int, u32);
1239void qlcnic_pcie_sem_unlock(struct qlcnic_adapter *, int);
1240
1241#define qlcnic_rom_lock(a) \
1242 qlcnic_pcie_sem_lock((a), 2, QLCNIC_ROM_LOCK_ID)
1243#define qlcnic_rom_unlock(a) \
1244 qlcnic_pcie_sem_unlock((a), 2)
1245#define qlcnic_phy_lock(a) \
1246 qlcnic_pcie_sem_lock((a), 3, QLCNIC_PHY_LOCK_ID)
1247#define qlcnic_phy_unlock(a) \
1248 qlcnic_pcie_sem_unlock((a), 3)
1249#define qlcnic_api_lock(a) \
1250 qlcnic_pcie_sem_lock((a), 5, 0)
1251#define qlcnic_api_unlock(a) \
1252 qlcnic_pcie_sem_unlock((a), 5)
1253#define qlcnic_sw_lock(a) \
1254 qlcnic_pcie_sem_lock((a), 6, 0)
1255#define qlcnic_sw_unlock(a) \
1256 qlcnic_pcie_sem_unlock((a), 6)
1257#define crb_win_lock(a) \
1258 qlcnic_pcie_sem_lock((a), 7, QLCNIC_CRB_WIN_LOCK_ID)
1259#define crb_win_unlock(a) \
1260 qlcnic_pcie_sem_unlock((a), 7)
1261
1262int qlcnic_get_board_info(struct qlcnic_adapter *adapter);
1263int qlcnic_wol_supported(struct qlcnic_adapter *adapter);
897d3596 1264int qlcnic_config_led(struct qlcnic_adapter *adapter, u32 state, u32 rate);
b5e5492c
AKS
1265void qlcnic_prune_lb_filters(struct qlcnic_adapter *adapter);
1266void qlcnic_delete_lb_filters(struct qlcnic_adapter *adapter);
af19b491
AKS
1267
1268/* Functions from qlcnic_init.c */
af19b491
AKS
1269int qlcnic_load_firmware(struct qlcnic_adapter *adapter);
1270int qlcnic_need_fw_reset(struct qlcnic_adapter *adapter);
1271void qlcnic_request_firmware(struct qlcnic_adapter *adapter);
1272void qlcnic_release_firmware(struct qlcnic_adapter *adapter);
1273int qlcnic_pinit_from_rom(struct qlcnic_adapter *adapter);
b3a24649 1274int qlcnic_setup_idc_param(struct qlcnic_adapter *adapter);
8f891387 1275int qlcnic_check_flash_fw_ver(struct qlcnic_adapter *adapter);
af19b491
AKS
1276
1277int qlcnic_rom_fast_read(struct qlcnic_adapter *adapter, int addr, int *valp);
1278int qlcnic_rom_fast_read_words(struct qlcnic_adapter *adapter, int addr,
1279 u8 *bytes, size_t size);
1280int qlcnic_alloc_sw_resources(struct qlcnic_adapter *adapter);
1281void qlcnic_free_sw_resources(struct qlcnic_adapter *adapter);
1282
1283void __iomem *qlcnic_get_ioaddr(struct qlcnic_adapter *, u32);
1284
1285int qlcnic_alloc_hw_resources(struct qlcnic_adapter *adapter);
1286void qlcnic_free_hw_resources(struct qlcnic_adapter *adapter);
1287
8a15ad1f
AKS
1288int qlcnic_fw_create_ctx(struct qlcnic_adapter *adapter);
1289void qlcnic_fw_destroy_ctx(struct qlcnic_adapter *adapter);
1290
1291void qlcnic_reset_rx_buffers_list(struct qlcnic_adapter *adapter);
af19b491
AKS
1292void qlcnic_release_rx_buffers(struct qlcnic_adapter *adapter);
1293void qlcnic_release_tx_buffers(struct qlcnic_adapter *adapter);
1294
d4066833 1295int qlcnic_check_fw_status(struct qlcnic_adapter *adapter);
af19b491
AKS
1296void qlcnic_watchdog_task(struct work_struct *work);
1297void qlcnic_post_rx_buffers(struct qlcnic_adapter *adapter, u32 ringid,
1298 struct qlcnic_host_rds_ring *rds_ring);
1299int qlcnic_process_rcv_ring(struct qlcnic_host_sds_ring *sds_ring, int max);
1300void qlcnic_set_multi(struct net_device *netdev);
1301void qlcnic_free_mac_list(struct qlcnic_adapter *adapter);
1302int qlcnic_nic_set_promisc(struct qlcnic_adapter *adapter, u32);
1303int qlcnic_config_intr_coalesce(struct qlcnic_adapter *adapter);
1304int qlcnic_config_rss(struct qlcnic_adapter *adapter, int enable);
b501595c 1305int qlcnic_config_ipaddr(struct qlcnic_adapter *adapter, __be32 ip, int cmd);
af19b491
AKS
1306int qlcnic_linkevent_request(struct qlcnic_adapter *adapter, int enable);
1307void qlcnic_advert_link_change(struct qlcnic_adapter *adapter, int linkup);
1308
1309int qlcnic_fw_cmd_set_mtu(struct qlcnic_adapter *adapter, int mtu);
1310int qlcnic_change_mtu(struct net_device *netdev, int new_mtu);
1311int qlcnic_config_hw_lro(struct qlcnic_adapter *adapter, int enable);
2e9d722d 1312int qlcnic_config_bridged_mode(struct qlcnic_adapter *adapter, u32 enable);
af19b491
AKS
1313int qlcnic_send_lro_cleanup(struct qlcnic_adapter *adapter);
1314void qlcnic_update_cmd_producer(struct qlcnic_adapter *adapter,
1315 struct qlcnic_host_tx_ring *tx_ring);
cdaff185
AKS
1316void qlcnic_clear_ilb_mode(struct qlcnic_adapter *adapter);
1317int qlcnic_set_ilb_mode(struct qlcnic_adapter *adapter);
2e9d722d 1318void qlcnic_fetch_mac(struct qlcnic_adapter *, u32, u32, u8, u8 *);
af19b491
AKS
1319
1320/* Functions from qlcnic_main.c */
b8c17620
AKS
1321int qlcnic_request_quiscent_mode(struct qlcnic_adapter *adapter);
1322void qlcnic_clear_quiscent_mode(struct qlcnic_adapter *adapter);
af19b491 1323int qlcnic_reset_context(struct qlcnic_adapter *);
7eb9855d
AKS
1324u32 qlcnic_issue_cmd(struct qlcnic_adapter *adapter,
1325 u32 pci_fn, u32 version, u32 arg1, u32 arg2, u32 arg3, u32 cmd);
1326void qlcnic_diag_free_res(struct net_device *netdev, int max_sds_rings);
1327int qlcnic_diag_alloc_res(struct net_device *netdev, int test);
cdaff185
AKS
1328int qlcnic_check_loopback_buff(unsigned char *data);
1329netdev_tx_t qlcnic_xmit_frame(struct sk_buff *skb, struct net_device *netdev);
1330void qlcnic_process_rcv_ring_diag(struct qlcnic_host_sds_ring *sds_ring);
af19b491 1331
2e9d722d 1332/* Management functions */
2e9d722d 1333int qlcnic_get_mac_address(struct qlcnic_adapter *, u8*);
346fe763 1334int qlcnic_get_nic_info(struct qlcnic_adapter *, struct qlcnic_info *, u8);
2e9d722d 1335int qlcnic_set_nic_info(struct qlcnic_adapter *, struct qlcnic_info *);
346fe763 1336int qlcnic_get_pci_info(struct qlcnic_adapter *, struct qlcnic_pci_info*);
2e9d722d
AC
1337
1338/* eSwitch management functions */
4e8acb01
RB
1339int qlcnic_config_switch_port(struct qlcnic_adapter *,
1340 struct qlcnic_esw_func_cfg *);
1341int qlcnic_get_eswitch_port_config(struct qlcnic_adapter *,
1342 struct qlcnic_esw_func_cfg *);
2e9d722d 1343int qlcnic_config_port_mirroring(struct qlcnic_adapter *, u8, u8, u8);
b6021212
AKS
1344int qlcnic_get_port_stats(struct qlcnic_adapter *, const u8, const u8,
1345 struct __qlcnic_esw_statistics *);
1346int qlcnic_get_eswitch_stats(struct qlcnic_adapter *, const u8, u8,
1347 struct __qlcnic_esw_statistics *);
1348int qlcnic_clear_esw_stats(struct qlcnic_adapter *adapter, u8, u8, u8);
2e9d722d
AC
1349extern int qlcnic_config_tso;
1350
af19b491
AKS
1351/*
1352 * QLOGIC Board information
1353 */
1354
02420be6 1355#define QLCNIC_MAX_BOARD_NAME_LEN 100
af19b491
AKS
1356struct qlcnic_brdinfo {
1357 unsigned short vendor;
1358 unsigned short device;
1359 unsigned short sub_vendor;
1360 unsigned short sub_device;
1361 char short_name[QLCNIC_MAX_BOARD_NAME_LEN];
1362};
1363
1364static const struct qlcnic_brdinfo qlcnic_boards[] = {
02420be6 1365 {0x1077, 0x8020, 0x1077, 0x203,
1515faf2
AKS
1366 "8200 Series Single Port 10GbE Converged Network Adapter "
1367 "(TCP/IP Networking)"},
02420be6 1368 {0x1077, 0x8020, 0x1077, 0x207,
1515faf2
AKS
1369 "8200 Series Dual Port 10GbE Converged Network Adapter "
1370 "(TCP/IP Networking)"},
af19b491
AKS
1371 {0x1077, 0x8020, 0x1077, 0x20b,
1372 "3200 Series Dual Port 10Gb Intelligent Ethernet Adapter"},
1373 {0x1077, 0x8020, 0x1077, 0x20c,
1374 "3200 Series Quad Port 1Gb Intelligent Ethernet Adapter"},
1375 {0x1077, 0x8020, 0x1077, 0x20f,
1376 "3200 Series Single Port 10Gb Intelligent Ethernet Adapter"},
e132d8d3 1377 {0x1077, 0x8020, 0x103c, 0x3733,
6336acd5 1378 "NC523SFP 10Gb 2-port Server Adapter"},
2679a135
SV
1379 {0x1077, 0x8020, 0x103c, 0x3346,
1380 "CN1000Q Dual Port Converged Network Adapter"},
af19b491
AKS
1381 {0x1077, 0x8020, 0x0, 0x0, "cLOM8214 1/10GbE Controller"},
1382};
1383
1384#define NUM_SUPPORTED_BOARDS ARRAY_SIZE(qlcnic_boards)
1385
1386static inline u32 qlcnic_tx_avail(struct qlcnic_host_tx_ring *tx_ring)
1387{
1388 smp_mb();
1389 if (tx_ring->producer < tx_ring->sw_consumer)
1390 return tx_ring->sw_consumer - tx_ring->producer;
1391 else
1392 return tx_ring->sw_consumer + tx_ring->num_desc -
1393 tx_ring->producer;
1394}
1395
1396extern const struct ethtool_ops qlcnic_ethtool_ops;
1397
2e9d722d 1398struct qlcnic_nic_template {
2e9d722d
AC
1399 int (*config_bridged_mode) (struct qlcnic_adapter *, u32);
1400 int (*config_led) (struct qlcnic_adapter *, u32, u32);
9f26f547 1401 int (*start_firmware) (struct qlcnic_adapter *);
2e9d722d
AC
1402};
1403
65b5b420
AKS
1404#define QLCDB(adapter, lvl, _fmt, _args...) do { \
1405 if (NETIF_MSG_##lvl & adapter->msg_enable) \
1406 printk(KERN_INFO "%s: %s: " _fmt, \
1407 dev_name(&adapter->pdev->dev), \
1408 __func__, ##_args); \
1409 } while (0)
1410
af19b491 1411#endif /* __QLCNIC_H_ */