]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/net/qlcnic/qlcnic.h
qlcnic: cleanup unused code
[net-next-2.6.git] / drivers / net / qlcnic / qlcnic.h
CommitLineData
af19b491
AKS
1/*
2 * Copyright (C) 2009 - QLogic Corporation.
3 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful, but
11 * WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
18 * MA 02111-1307, USA.
19 *
20 * The full GNU General Public License is included in this distribution
21 * in the file called "COPYING".
22 *
23 */
24
25#ifndef _QLCNIC_H_
26#define _QLCNIC_H_
27
28#include <linux/module.h>
29#include <linux/kernel.h>
30#include <linux/types.h>
31#include <linux/ioport.h>
32#include <linux/pci.h>
33#include <linux/netdevice.h>
34#include <linux/etherdevice.h>
35#include <linux/ip.h>
36#include <linux/in.h>
37#include <linux/tcp.h>
38#include <linux/skbuff.h>
39#include <linux/firmware.h>
40
41#include <linux/ethtool.h>
42#include <linux/mii.h>
43#include <linux/timer.h>
44
45#include <linux/vmalloc.h>
46
47#include <linux/io.h>
48#include <asm/byteorder.h>
49
50#include "qlcnic_hdr.h"
51
52#define _QLCNIC_LINUX_MAJOR 5
53#define _QLCNIC_LINUX_MINOR 0
927b1375
AKS
54#define _QLCNIC_LINUX_SUBVERSION 2
55#define QLCNIC_LINUX_VERSIONID "5.0.2"
af19b491
AKS
56
57#define QLCNIC_VERSION_CODE(a, b, c) (((a) << 24) + ((b) << 16) + (c))
58#define _major(v) (((v) >> 24) & 0xff)
59#define _minor(v) (((v) >> 16) & 0xff)
60#define _build(v) ((v) & 0xffff)
61
62/* version in image has weird encoding:
63 * 7:0 - major
64 * 15:8 - minor
65 * 31:16 - build (little endian)
66 */
67#define QLCNIC_DECODE_VERSION(v) \
68 QLCNIC_VERSION_CODE(((v) & 0xff), (((v) >> 8) & 0xff), ((v) >> 16))
69
70#define QLCNIC_NUM_FLASH_SECTORS (64)
71#define QLCNIC_FLASH_SECTOR_SIZE (64 * 1024)
72#define QLCNIC_FLASH_TOTAL_SIZE (QLCNIC_NUM_FLASH_SECTORS \
73 * QLCNIC_FLASH_SECTOR_SIZE)
74
75#define RCV_DESC_RINGSIZE(rds_ring) \
76 (sizeof(struct rcv_desc) * (rds_ring)->num_desc)
77#define RCV_BUFF_RINGSIZE(rds_ring) \
78 (sizeof(struct qlcnic_rx_buffer) * rds_ring->num_desc)
79#define STATUS_DESC_RINGSIZE(sds_ring) \
80 (sizeof(struct status_desc) * (sds_ring)->num_desc)
81#define TX_BUFF_RINGSIZE(tx_ring) \
82 (sizeof(struct qlcnic_cmd_buffer) * tx_ring->num_desc)
83#define TX_DESC_RINGSIZE(tx_ring) \
84 (sizeof(struct cmd_desc_type0) * tx_ring->num_desc)
85
86#define QLCNIC_P3P_A0 0x50
87
88#define QLCNIC_IS_REVISION_P3P(REVISION) (REVISION >= QLCNIC_P3P_A0)
89
90#define FIRST_PAGE_GROUP_START 0
91#define FIRST_PAGE_GROUP_END 0x100000
92
93#define P3_MAX_MTU (9600)
94#define QLCNIC_MAX_ETHERHDR 32 /* This contains some padding */
95
96#define QLCNIC_P3_RX_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + ETH_DATA_LEN)
97#define QLCNIC_P3_RX_JUMBO_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + P3_MAX_MTU)
98#define QLCNIC_CT_DEFAULT_RX_BUF_LEN 2048
99#define QLCNIC_LRO_BUFFER_EXTRA 2048
100
af19b491
AKS
101/* Opcodes to be used with the commands */
102#define TX_ETHER_PKT 0x01
103#define TX_TCP_PKT 0x02
104#define TX_UDP_PKT 0x03
105#define TX_IP_PKT 0x04
106#define TX_TCP_LSO 0x05
107#define TX_TCP_LSO6 0x06
108#define TX_IPSEC 0x07
109#define TX_IPSEC_CMD 0x0a
110#define TX_TCPV6_PKT 0x0b
111#define TX_UDPV6_PKT 0x0c
112
113/* Tx defines */
114#define MAX_BUFFERS_PER_CMD 32
115#define TX_STOP_THRESH ((MAX_SKB_FRAGS >> 2) + 4)
116#define QLCNIC_MAX_TX_TIMEOUTS 2
117
118/*
119 * Following are the states of the Phantom. Phantom will set them and
120 * Host will read to check if the fields are correct.
121 */
122#define PHAN_INITIALIZE_FAILED 0xffff
123#define PHAN_INITIALIZE_COMPLETE 0xff01
124
125/* Host writes the following to notify that it has done the init-handshake */
126#define PHAN_INITIALIZE_ACK 0xf00f
127#define PHAN_PEG_RCV_INITIALIZED 0xff01
128
129#define NUM_RCV_DESC_RINGS 3
130#define NUM_STS_DESC_RINGS 4
131
132#define RCV_RING_NORMAL 0
133#define RCV_RING_JUMBO 1
af19b491
AKS
134
135#define MIN_CMD_DESCRIPTORS 64
136#define MIN_RCV_DESCRIPTORS 64
137#define MIN_JUMBO_DESCRIPTORS 32
138
139#define MAX_CMD_DESCRIPTORS 1024
140#define MAX_RCV_DESCRIPTORS_1G 4096
141#define MAX_RCV_DESCRIPTORS_10G 8192
142#define MAX_JUMBO_RCV_DESCRIPTORS_1G 512
143#define MAX_JUMBO_RCV_DESCRIPTORS_10G 1024
af19b491
AKS
144
145#define DEFAULT_RCV_DESCRIPTORS_1G 2048
146#define DEFAULT_RCV_DESCRIPTORS_10G 4096
147
148#define get_next_index(index, length) \
149 (((index) + 1) & ((length) - 1))
150
151#define MPORT_MULTI_FUNCTION_MODE 0x2222
152
153/*
154 * Following data structures describe the descriptors that will be used.
155 * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
156 * we are doing LSO (above the 1500 size packet) only.
157 */
158
159#define FLAGS_VLAN_TAGGED 0x10
160#define FLAGS_VLAN_OOB 0x40
161
162#define qlcnic_set_tx_vlan_tci(cmd_desc, v) \
163 (cmd_desc)->vlan_TCI = cpu_to_le16(v);
164#define qlcnic_set_cmd_desc_port(cmd_desc, var) \
165 ((cmd_desc)->port_ctxid |= ((var) & 0x0F))
166#define qlcnic_set_cmd_desc_ctxid(cmd_desc, var) \
167 ((cmd_desc)->port_ctxid |= ((var) << 4 & 0xF0))
168
169#define qlcnic_set_tx_port(_desc, _port) \
170 ((_desc)->port_ctxid = ((_port) & 0xf) | (((_port) << 4) & 0xf0))
171
172#define qlcnic_set_tx_flags_opcode(_desc, _flags, _opcode) \
173 ((_desc)->flags_opcode = \
174 cpu_to_le16(((_flags) & 0x7f) | (((_opcode) & 0x3f) << 7)))
175
176#define qlcnic_set_tx_frags_len(_desc, _frags, _len) \
177 ((_desc)->nfrags__length = \
178 cpu_to_le32(((_frags) & 0xff) | (((_len) & 0xffffff) << 8)))
179
180struct cmd_desc_type0 {
181 u8 tcp_hdr_offset; /* For LSO only */
182 u8 ip_hdr_offset; /* For LSO only */
183 __le16 flags_opcode; /* 15:13 unused, 12:7 opcode, 6:0 flags */
184 __le32 nfrags__length; /* 31:8 total len, 7:0 frag count */
185
186 __le64 addr_buffer2;
187
188 __le16 reference_handle;
189 __le16 mss;
190 u8 port_ctxid; /* 7:4 ctxid 3:0 port */
191 u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
192 __le16 conn_id; /* IPSec offoad only */
193
194 __le64 addr_buffer3;
195 __le64 addr_buffer1;
196
197 __le16 buffer_length[4];
198
199 __le64 addr_buffer4;
200
201 __le32 reserved2;
202 __le16 reserved;
203 __le16 vlan_TCI;
204
205} __attribute__ ((aligned(64)));
206
207/* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
208struct rcv_desc {
209 __le16 reference_handle;
210 __le16 reserved;
211 __le32 buffer_length; /* allocated buffer length (usually 2K) */
212 __le64 addr_buffer;
213};
214
215/* opcode field in status_desc */
216#define QLCNIC_SYN_OFFLOAD 0x03
217#define QLCNIC_RXPKT_DESC 0x04
218#define QLCNIC_OLD_RXPKT_DESC 0x3f
219#define QLCNIC_RESPONSE_DESC 0x05
220#define QLCNIC_LRO_DESC 0x12
221
222/* for status field in status_desc */
223#define STATUS_CKSUM_OK (2)
224
225/* owner bits of status_desc */
226#define STATUS_OWNER_HOST (0x1ULL << 56)
227#define STATUS_OWNER_PHANTOM (0x2ULL << 56)
228
229/* Status descriptor:
230 0-3 port, 4-7 status, 8-11 type, 12-27 total_length
231 28-43 reference_handle, 44-47 protocol, 48-52 pkt_offset
232 53-55 desc_cnt, 56-57 owner, 58-63 opcode
233 */
234#define qlcnic_get_sts_port(sts_data) \
235 ((sts_data) & 0x0F)
236#define qlcnic_get_sts_status(sts_data) \
237 (((sts_data) >> 4) & 0x0F)
238#define qlcnic_get_sts_type(sts_data) \
239 (((sts_data) >> 8) & 0x0F)
240#define qlcnic_get_sts_totallength(sts_data) \
241 (((sts_data) >> 12) & 0xFFFF)
242#define qlcnic_get_sts_refhandle(sts_data) \
243 (((sts_data) >> 28) & 0xFFFF)
244#define qlcnic_get_sts_prot(sts_data) \
245 (((sts_data) >> 44) & 0x0F)
246#define qlcnic_get_sts_pkt_offset(sts_data) \
247 (((sts_data) >> 48) & 0x1F)
248#define qlcnic_get_sts_desc_cnt(sts_data) \
249 (((sts_data) >> 53) & 0x7)
250#define qlcnic_get_sts_opcode(sts_data) \
251 (((sts_data) >> 58) & 0x03F)
252
253#define qlcnic_get_lro_sts_refhandle(sts_data) \
254 ((sts_data) & 0x0FFFF)
255#define qlcnic_get_lro_sts_length(sts_data) \
256 (((sts_data) >> 16) & 0x0FFFF)
257#define qlcnic_get_lro_sts_l2_hdr_offset(sts_data) \
258 (((sts_data) >> 32) & 0x0FF)
259#define qlcnic_get_lro_sts_l4_hdr_offset(sts_data) \
260 (((sts_data) >> 40) & 0x0FF)
261#define qlcnic_get_lro_sts_timestamp(sts_data) \
262 (((sts_data) >> 48) & 0x1)
263#define qlcnic_get_lro_sts_type(sts_data) \
264 (((sts_data) >> 49) & 0x7)
265#define qlcnic_get_lro_sts_push_flag(sts_data) \
266 (((sts_data) >> 52) & 0x1)
267#define qlcnic_get_lro_sts_seq_number(sts_data) \
268 ((sts_data) & 0x0FFFFFFFF)
269
270
271struct status_desc {
272 __le64 status_desc_data[2];
273} __attribute__ ((aligned(16)));
274
275/* UNIFIED ROMIMAGE */
276#define QLCNIC_UNI_FW_MIN_SIZE 0xc8000
277#define QLCNIC_UNI_DIR_SECT_PRODUCT_TBL 0x0
278#define QLCNIC_UNI_DIR_SECT_BOOTLD 0x6
279#define QLCNIC_UNI_DIR_SECT_FW 0x7
280
281/*Offsets */
282#define QLCNIC_UNI_CHIP_REV_OFF 10
283#define QLCNIC_UNI_FLAGS_OFF 11
284#define QLCNIC_UNI_BIOS_VERSION_OFF 12
285#define QLCNIC_UNI_BOOTLD_IDX_OFF 27
286#define QLCNIC_UNI_FIRMWARE_IDX_OFF 29
287
288struct uni_table_desc{
289 u32 findex;
290 u32 num_entries;
291 u32 entry_size;
292 u32 reserved[5];
293};
294
295struct uni_data_desc{
296 u32 findex;
297 u32 size;
298 u32 reserved[5];
299};
300
301/* Magic number to let user know flash is programmed */
302#define QLCNIC_BDINFO_MAGIC 0x12345678
303
304#define QLCNIC_BRDTYPE_P3_REF_QG 0x0021
305#define QLCNIC_BRDTYPE_P3_HMEZ 0x0022
306#define QLCNIC_BRDTYPE_P3_10G_CX4_LP 0x0023
307#define QLCNIC_BRDTYPE_P3_4_GB 0x0024
308#define QLCNIC_BRDTYPE_P3_IMEZ 0x0025
309#define QLCNIC_BRDTYPE_P3_10G_SFP_PLUS 0x0026
310#define QLCNIC_BRDTYPE_P3_10000_BASE_T 0x0027
311#define QLCNIC_BRDTYPE_P3_XG_LOM 0x0028
312#define QLCNIC_BRDTYPE_P3_4_GB_MM 0x0029
313#define QLCNIC_BRDTYPE_P3_10G_SFP_CT 0x002a
314#define QLCNIC_BRDTYPE_P3_10G_SFP_QT 0x002b
315#define QLCNIC_BRDTYPE_P3_10G_CX4 0x0031
316#define QLCNIC_BRDTYPE_P3_10G_XFP 0x0032
317#define QLCNIC_BRDTYPE_P3_10G_TP 0x0080
318
319/* Flash memory map */
320#define QLCNIC_BRDCFG_START 0x4000 /* board config */
321#define QLCNIC_BOOTLD_START 0x10000 /* bootld */
322#define QLCNIC_IMAGE_START 0x43000 /* compressed image */
323#define QLCNIC_USER_START 0x3E8000 /* Firmare info */
324
325#define QLCNIC_FW_VERSION_OFFSET (QLCNIC_USER_START+0x408)
326#define QLCNIC_FW_SIZE_OFFSET (QLCNIC_USER_START+0x40c)
327#define QLCNIC_FW_SERIAL_NUM_OFFSET (QLCNIC_USER_START+0x81c)
328#define QLCNIC_BIOS_VERSION_OFFSET (QLCNIC_USER_START+0x83c)
329
330#define QLCNIC_BRDTYPE_OFFSET (QLCNIC_BRDCFG_START+0x8)
331#define QLCNIC_FW_MAGIC_OFFSET (QLCNIC_BRDCFG_START+0x128)
332
333#define QLCNIC_FW_MIN_SIZE (0x3fffff)
334#define QLCNIC_UNIFIED_ROMIMAGE 0
335#define QLCNIC_FLASH_ROMIMAGE 1
336#define QLCNIC_UNKNOWN_ROMIMAGE 0xff
337
338#define QLCNIC_UNIFIED_ROMIMAGE_NAME "phanfw.bin"
339#define QLCNIC_FLASH_ROMIMAGE_NAME "flash"
340
341extern char qlcnic_driver_name[];
342
343/* Number of status descriptors to handle per interrupt */
344#define MAX_STATUS_HANDLE (64)
345
346/*
347 * qlcnic_skb_frag{} is to contain mapping info for each SG list. This
348 * has to be freed when DMA is complete. This is part of qlcnic_tx_buffer{}.
349 */
350struct qlcnic_skb_frag {
351 u64 dma;
352 u64 length;
353};
354
355struct qlcnic_recv_crb {
356 u32 crb_rcv_producer[NUM_RCV_DESC_RINGS];
357 u32 crb_sts_consumer[NUM_STS_DESC_RINGS];
358 u32 sw_int_mask[NUM_STS_DESC_RINGS];
359};
360
361/* Following defines are for the state of the buffers */
362#define QLCNIC_BUFFER_FREE 0
363#define QLCNIC_BUFFER_BUSY 1
364
365/*
366 * There will be one qlcnic_buffer per skb packet. These will be
367 * used to save the dma info for pci_unmap_page()
368 */
369struct qlcnic_cmd_buffer {
370 struct sk_buff *skb;
371 struct qlcnic_skb_frag frag_array[MAX_BUFFERS_PER_CMD + 1];
372 u32 frag_count;
373};
374
375/* In rx_buffer, we do not need multiple fragments as is a single buffer */
376struct qlcnic_rx_buffer {
377 struct list_head list;
378 struct sk_buff *skb;
379 u64 dma;
380 u16 ref_handle;
381 u16 state;
382};
383
384/* Board types */
385#define QLCNIC_GBE 0x01
386#define QLCNIC_XGBE 0x02
387
388/*
389 * One hardware_context{} per adapter
390 * contains interrupt info as well shared hardware info.
391 */
392struct qlcnic_hardware_context {
393 void __iomem *pci_base0;
394 void __iomem *ocm_win_crb;
395
396 unsigned long pci_len0;
397
af19b491
AKS
398 rwlock_t crb_lock;
399 struct mutex mem_lock;
400
af19b491
AKS
401 u8 revision_id;
402 u8 pci_func;
403 u8 linkup;
404 u16 port_type;
405 u16 board_type;
406};
407
408struct qlcnic_adapter_stats {
409 u64 xmitcalled;
410 u64 xmitfinished;
411 u64 rxdropped;
412 u64 txdropped;
413 u64 csummed;
414 u64 rx_pkts;
415 u64 lro_pkts;
416 u64 rxbytes;
417 u64 txbytes;
8bfe8b91
SC
418 u64 lrobytes;
419 u64 lso_frames;
420 u64 xmit_on;
421 u64 xmit_off;
422 u64 skb_alloc_failure;
8ae6df97
AKS
423 u64 null_skb;
424 u64 null_rxbuf;
425 u64 rx_dma_map_error;
426 u64 tx_dma_map_error;
af19b491
AKS
427};
428
429/*
430 * Rcv Descriptor Context. One such per Rcv Descriptor. There may
431 * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
432 */
433struct qlcnic_host_rds_ring {
434 u32 producer;
435 u32 num_desc;
436 u32 dma_size;
437 u32 skb_size;
438 u32 flags;
439 void __iomem *crb_rcv_producer;
440 struct rcv_desc *desc_head;
441 struct qlcnic_rx_buffer *rx_buf_arr;
442 struct list_head free_list;
443 spinlock_t lock;
444 dma_addr_t phys_addr;
445};
446
447struct qlcnic_host_sds_ring {
448 u32 consumer;
449 u32 num_desc;
450 void __iomem *crb_sts_consumer;
451 void __iomem *crb_intr_mask;
452
453 struct status_desc *desc_head;
454 struct qlcnic_adapter *adapter;
455 struct napi_struct napi;
456 struct list_head free_list[NUM_RCV_DESC_RINGS];
457
458 int irq;
459
460 dma_addr_t phys_addr;
461 char name[IFNAMSIZ+4];
462};
463
464struct qlcnic_host_tx_ring {
465 u32 producer;
466 __le32 *hw_consumer;
467 u32 sw_consumer;
468 void __iomem *crb_cmd_producer;
469 u32 num_desc;
470
471 struct netdev_queue *txq;
472
473 struct qlcnic_cmd_buffer *cmd_buf_arr;
474 struct cmd_desc_type0 *desc_head;
475 dma_addr_t phys_addr;
476 dma_addr_t hw_cons_phys_addr;
477};
478
479/*
480 * Receive context. There is one such structure per instance of the
481 * receive processing. Any state information that is relevant to
482 * the receive, and is must be in this structure. The global data may be
483 * present elsewhere.
484 */
485struct qlcnic_recv_context {
486 u32 state;
487 u16 context_id;
488 u16 virt_port;
489
490 struct qlcnic_host_rds_ring *rds_rings;
491 struct qlcnic_host_sds_ring *sds_rings;
492};
493
494/* HW context creation */
495
496#define QLCNIC_OS_CRB_RETRY_COUNT 4000
497#define QLCNIC_CDRP_SIGNATURE_MAKE(pcifn, version) \
498 (((pcifn) & 0xff) | (((version) & 0xff) << 8) | (0xcafe << 16))
499
500#define QLCNIC_CDRP_CMD_BIT 0x80000000
501
502/*
503 * All responses must have the QLCNIC_CDRP_CMD_BIT cleared
504 * in the crb QLCNIC_CDRP_CRB_OFFSET.
505 */
506#define QLCNIC_CDRP_FORM_RSP(rsp) (rsp)
507#define QLCNIC_CDRP_IS_RSP(rsp) (((rsp) & QLCNIC_CDRP_CMD_BIT) == 0)
508
509#define QLCNIC_CDRP_RSP_OK 0x00000001
510#define QLCNIC_CDRP_RSP_FAIL 0x00000002
511#define QLCNIC_CDRP_RSP_TIMEOUT 0x00000003
512
513/*
514 * All commands must have the QLCNIC_CDRP_CMD_BIT set in
515 * the crb QLCNIC_CDRP_CRB_OFFSET.
516 */
517#define QLCNIC_CDRP_FORM_CMD(cmd) (QLCNIC_CDRP_CMD_BIT | (cmd))
518#define QLCNIC_CDRP_IS_CMD(cmd) (((cmd) & QLCNIC_CDRP_CMD_BIT) != 0)
519
520#define QLCNIC_CDRP_CMD_SUBMIT_CAPABILITIES 0x00000001
521#define QLCNIC_CDRP_CMD_READ_MAX_RDS_PER_CTX 0x00000002
522#define QLCNIC_CDRP_CMD_READ_MAX_SDS_PER_CTX 0x00000003
523#define QLCNIC_CDRP_CMD_READ_MAX_RULES_PER_CTX 0x00000004
524#define QLCNIC_CDRP_CMD_READ_MAX_RX_CTX 0x00000005
525#define QLCNIC_CDRP_CMD_READ_MAX_TX_CTX 0x00000006
526#define QLCNIC_CDRP_CMD_CREATE_RX_CTX 0x00000007
527#define QLCNIC_CDRP_CMD_DESTROY_RX_CTX 0x00000008
528#define QLCNIC_CDRP_CMD_CREATE_TX_CTX 0x00000009
529#define QLCNIC_CDRP_CMD_DESTROY_TX_CTX 0x0000000a
530#define QLCNIC_CDRP_CMD_SETUP_STATISTICS 0x0000000e
531#define QLCNIC_CDRP_CMD_GET_STATISTICS 0x0000000f
532#define QLCNIC_CDRP_CMD_DELETE_STATISTICS 0x00000010
533#define QLCNIC_CDRP_CMD_SET_MTU 0x00000012
534#define QLCNIC_CDRP_CMD_READ_PHY 0x00000013
535#define QLCNIC_CDRP_CMD_WRITE_PHY 0x00000014
536#define QLCNIC_CDRP_CMD_READ_HW_REG 0x00000015
537#define QLCNIC_CDRP_CMD_GET_FLOW_CTL 0x00000016
538#define QLCNIC_CDRP_CMD_SET_FLOW_CTL 0x00000017
539#define QLCNIC_CDRP_CMD_READ_MAX_MTU 0x00000018
540#define QLCNIC_CDRP_CMD_READ_MAX_LRO 0x00000019
541#define QLCNIC_CDRP_CMD_CONFIGURE_TOE 0x0000001a
542#define QLCNIC_CDRP_CMD_FUNC_ATTRIB 0x0000001b
543#define QLCNIC_CDRP_CMD_READ_PEXQ_PARAMETERS 0x0000001c
544#define QLCNIC_CDRP_CMD_GET_LIC_CAPABILITIES 0x0000001d
545#define QLCNIC_CDRP_CMD_READ_MAX_LRO_PER_BOARD 0x0000001e
546#define QLCNIC_CDRP_CMD_MAX 0x0000001f
547
548#define QLCNIC_RCODE_SUCCESS 0
549#define QLCNIC_RCODE_TIMEOUT 17
550#define QLCNIC_DESTROY_CTX_RESET 0
551
552/*
553 * Capabilities Announced
554 */
555#define QLCNIC_CAP0_LEGACY_CONTEXT (1)
556#define QLCNIC_CAP0_LEGACY_MN (1 << 2)
557#define QLCNIC_CAP0_LSO (1 << 6)
558#define QLCNIC_CAP0_JUMBO_CONTIGUOUS (1 << 7)
559#define QLCNIC_CAP0_LRO_CONTIGUOUS (1 << 8)
560
561/*
562 * Context state
563 */
7eb9855d
AKS
564#define QLCHAL_VERSION 1
565
af19b491
AKS
566#define QLCNIC_HOST_CTX_STATE_ACTIVE 2
567
568/*
569 * Rx context
570 */
571
572struct qlcnic_hostrq_sds_ring {
573 __le64 host_phys_addr; /* Ring base addr */
574 __le32 ring_size; /* Ring entries */
575 __le16 msi_index;
576 __le16 rsvd; /* Padding */
577};
578
579struct qlcnic_hostrq_rds_ring {
580 __le64 host_phys_addr; /* Ring base addr */
581 __le64 buff_size; /* Packet buffer size */
582 __le32 ring_size; /* Ring entries */
583 __le32 ring_kind; /* Class of ring */
584};
585
586struct qlcnic_hostrq_rx_ctx {
587 __le64 host_rsp_dma_addr; /* Response dma'd here */
588 __le32 capabilities[4]; /* Flag bit vector */
589 __le32 host_int_crb_mode; /* Interrupt crb usage */
590 __le32 host_rds_crb_mode; /* RDS crb usage */
591 /* These ring offsets are relative to data[0] below */
592 __le32 rds_ring_offset; /* Offset to RDS config */
593 __le32 sds_ring_offset; /* Offset to SDS config */
594 __le16 num_rds_rings; /* Count of RDS rings */
595 __le16 num_sds_rings; /* Count of SDS rings */
596 __le16 rsvd1; /* Padding */
597 __le16 rsvd2; /* Padding */
598 u8 reserved[128]; /* reserve space for future expansion*/
599 /* MUST BE 64-bit aligned.
600 The following is packed:
601 - N hostrq_rds_rings
602 - N hostrq_sds_rings */
603 char data[0];
604};
605
606struct qlcnic_cardrsp_rds_ring{
607 __le32 host_producer_crb; /* Crb to use */
608 __le32 rsvd1; /* Padding */
609};
610
611struct qlcnic_cardrsp_sds_ring {
612 __le32 host_consumer_crb; /* Crb to use */
613 __le32 interrupt_crb; /* Crb to use */
614};
615
616struct qlcnic_cardrsp_rx_ctx {
617 /* These ring offsets are relative to data[0] below */
618 __le32 rds_ring_offset; /* Offset to RDS config */
619 __le32 sds_ring_offset; /* Offset to SDS config */
620 __le32 host_ctx_state; /* Starting State */
621 __le32 num_fn_per_port; /* How many PCI fn share the port */
622 __le16 num_rds_rings; /* Count of RDS rings */
623 __le16 num_sds_rings; /* Count of SDS rings */
624 __le16 context_id; /* Handle for context */
625 u8 phys_port; /* Physical id of port */
626 u8 virt_port; /* Virtual/Logical id of port */
627 u8 reserved[128]; /* save space for future expansion */
628 /* MUST BE 64-bit aligned.
629 The following is packed:
630 - N cardrsp_rds_rings
631 - N cardrs_sds_rings */
632 char data[0];
633};
634
635#define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings) \
636 (sizeof(HOSTRQ_RX) + \
637 (rds_rings)*(sizeof(struct qlcnic_hostrq_rds_ring)) + \
638 (sds_rings)*(sizeof(struct qlcnic_hostrq_sds_ring)))
639
640#define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) \
641 (sizeof(CARDRSP_RX) + \
642 (rds_rings)*(sizeof(struct qlcnic_cardrsp_rds_ring)) + \
643 (sds_rings)*(sizeof(struct qlcnic_cardrsp_sds_ring)))
644
645/*
646 * Tx context
647 */
648
649struct qlcnic_hostrq_cds_ring {
650 __le64 host_phys_addr; /* Ring base addr */
651 __le32 ring_size; /* Ring entries */
652 __le32 rsvd; /* Padding */
653};
654
655struct qlcnic_hostrq_tx_ctx {
656 __le64 host_rsp_dma_addr; /* Response dma'd here */
657 __le64 cmd_cons_dma_addr; /* */
658 __le64 dummy_dma_addr; /* */
659 __le32 capabilities[4]; /* Flag bit vector */
660 __le32 host_int_crb_mode; /* Interrupt crb usage */
661 __le32 rsvd1; /* Padding */
662 __le16 rsvd2; /* Padding */
663 __le16 interrupt_ctl;
664 __le16 msi_index;
665 __le16 rsvd3; /* Padding */
666 struct qlcnic_hostrq_cds_ring cds_ring; /* Desc of cds ring */
667 u8 reserved[128]; /* future expansion */
668};
669
670struct qlcnic_cardrsp_cds_ring {
671 __le32 host_producer_crb; /* Crb to use */
672 __le32 interrupt_crb; /* Crb to use */
673};
674
675struct qlcnic_cardrsp_tx_ctx {
676 __le32 host_ctx_state; /* Starting state */
677 __le16 context_id; /* Handle for context */
678 u8 phys_port; /* Physical id of port */
679 u8 virt_port; /* Virtual/Logical id of port */
680 struct qlcnic_cardrsp_cds_ring cds_ring; /* Card cds settings */
681 u8 reserved[128]; /* future expansion */
682};
683
684#define SIZEOF_HOSTRQ_TX(HOSTRQ_TX) (sizeof(HOSTRQ_TX))
685#define SIZEOF_CARDRSP_TX(CARDRSP_TX) (sizeof(CARDRSP_TX))
686
687/* CRB */
688
689#define QLCNIC_HOST_RDS_CRB_MODE_UNIQUE 0
690#define QLCNIC_HOST_RDS_CRB_MODE_SHARED 1
691#define QLCNIC_HOST_RDS_CRB_MODE_CUSTOM 2
692#define QLCNIC_HOST_RDS_CRB_MODE_MAX 3
693
694#define QLCNIC_HOST_INT_CRB_MODE_UNIQUE 0
695#define QLCNIC_HOST_INT_CRB_MODE_SHARED 1
696#define QLCNIC_HOST_INT_CRB_MODE_NORX 2
697#define QLCNIC_HOST_INT_CRB_MODE_NOTX 3
698#define QLCNIC_HOST_INT_CRB_MODE_NORXTX 4
699
700
701/* MAC */
702
703#define MC_COUNT_P3 38
704
705#define QLCNIC_MAC_NOOP 0
706#define QLCNIC_MAC_ADD 1
707#define QLCNIC_MAC_DEL 2
708
709struct qlcnic_mac_list_s {
710 struct list_head list;
711 uint8_t mac_addr[ETH_ALEN+2];
712};
713
714/*
715 * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
716 * adjusted based on configured MTU.
717 */
718#define QLCNIC_DEFAULT_INTR_COALESCE_RX_TIME_US 3
719#define QLCNIC_DEFAULT_INTR_COALESCE_RX_PACKETS 256
720#define QLCNIC_DEFAULT_INTR_COALESCE_TX_PACKETS 64
721#define QLCNIC_DEFAULT_INTR_COALESCE_TX_TIME_US 4
722
723#define QLCNIC_INTR_DEFAULT 0x04
724
725union qlcnic_nic_intr_coalesce_data {
726 struct {
727 u16 rx_packets;
728 u16 rx_time_us;
729 u16 tx_packets;
730 u16 tx_time_us;
731 } data;
732 u64 word;
733};
734
735struct qlcnic_nic_intr_coalesce {
736 u16 stats_time_us;
737 u16 rate_sample_time;
738 u16 flags;
739 u16 rsvd_1;
740 u32 low_threshold;
741 u32 high_threshold;
742 union qlcnic_nic_intr_coalesce_data normal;
743 union qlcnic_nic_intr_coalesce_data low;
744 union qlcnic_nic_intr_coalesce_data high;
745 union qlcnic_nic_intr_coalesce_data irq;
746};
747
748#define QLCNIC_HOST_REQUEST 0x13
749#define QLCNIC_REQUEST 0x14
750
751#define QLCNIC_MAC_EVENT 0x1
752
753#define QLCNIC_IP_UP 2
754#define QLCNIC_IP_DOWN 3
755
756/*
757 * Driver --> Firmware
758 */
759#define QLCNIC_H2C_OPCODE_START 0
760#define QLCNIC_H2C_OPCODE_CONFIG_RSS 1
761#define QLCNIC_H2C_OPCODE_CONFIG_RSS_TBL 2
762#define QLCNIC_H2C_OPCODE_CONFIG_INTR_COALESCE 3
763#define QLCNIC_H2C_OPCODE_CONFIG_LED 4
764#define QLCNIC_H2C_OPCODE_CONFIG_PROMISCUOUS 5
765#define QLCNIC_H2C_OPCODE_CONFIG_L2_MAC 6
766#define QLCNIC_H2C_OPCODE_LRO_REQUEST 7
767#define QLCNIC_H2C_OPCODE_GET_SNMP_STATS 8
768#define QLCNIC_H2C_OPCODE_PROXY_START_REQUEST 9
769#define QLCNIC_H2C_OPCODE_PROXY_STOP_REQUEST 10
770#define QLCNIC_H2C_OPCODE_PROXY_SET_MTU 11
771#define QLCNIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE 12
772#define QLCNIC_H2C_OPCODE_GET_FINGER_PRINT_REQUEST 13
773#define QLCNIC_H2C_OPCODE_INSTALL_LICENSE_REQUEST 14
774#define QLCNIC_H2C_OPCODE_GET_LICENSE_CAPABILITY_REQUEST 15
775#define QLCNIC_H2C_OPCODE_GET_NET_STATS 16
776#define QLCNIC_H2C_OPCODE_PROXY_UPDATE_P2V 17
777#define QLCNIC_H2C_OPCODE_CONFIG_IPADDR 18
778#define QLCNIC_H2C_OPCODE_CONFIG_LOOPBACK 19
779#define QLCNIC_H2C_OPCODE_PROXY_STOP_DONE 20
780#define QLCNIC_H2C_OPCODE_GET_LINKEVENT 21
781#define QLCNIC_C2C_OPCODE 22
782#define QLCNIC_H2C_OPCODE_CONFIG_BRIDGING 23
783#define QLCNIC_H2C_OPCODE_CONFIG_HW_LRO 24
784#define QLCNIC_H2C_OPCODE_LAST 25
785/*
786 * Firmware --> Driver
787 */
788
789#define QLCNIC_C2H_OPCODE_START 128
790#define QLCNIC_C2H_OPCODE_CONFIG_RSS_RESPONSE 129
791#define QLCNIC_C2H_OPCODE_CONFIG_RSS_TBL_RESPONSE 130
792#define QLCNIC_C2H_OPCODE_CONFIG_MAC_RESPONSE 131
793#define QLCNIC_C2H_OPCODE_CONFIG_PROMISCUOUS_RESPONSE 132
794#define QLCNIC_C2H_OPCODE_CONFIG_L2_MAC_RESPONSE 133
795#define QLCNIC_C2H_OPCODE_LRO_DELETE_RESPONSE 134
796#define QLCNIC_C2H_OPCODE_LRO_ADD_FAILURE_RESPONSE 135
797#define QLCNIC_C2H_OPCODE_GET_SNMP_STATS 136
798#define QLCNIC_C2H_OPCODE_GET_FINGER_PRINT_REPLY 137
799#define QLCNIC_C2H_OPCODE_INSTALL_LICENSE_REPLY 138
800#define QLCNIC_C2H_OPCODE_GET_LICENSE_CAPABILITIES_REPLY 139
801#define QLCNIC_C2H_OPCODE_GET_NET_STATS_RESPONSE 140
802#define QLCNIC_C2H_OPCODE_GET_LINKEVENT_RESPONSE 141
803#define QLCNIC_C2H_OPCODE_LAST 142
804
805#define VPORT_MISS_MODE_DROP 0 /* drop all unmatched */
806#define VPORT_MISS_MODE_ACCEPT_ALL 1 /* accept all packets */
807#define VPORT_MISS_MODE_ACCEPT_MULTI 2 /* accept unmatched multicast */
808
809#define QLCNIC_LRO_REQUEST_CLEANUP 4
810
811/* Capabilites received */
812#define QLCNIC_FW_CAPABILITY_BDG (1 << 8)
813#define QLCNIC_FW_CAPABILITY_FVLANTX (1 << 9)
814#define QLCNIC_FW_CAPABILITY_HW_LRO (1 << 10)
815
816/* module types */
817#define LINKEVENT_MODULE_NOT_PRESENT 1
818#define LINKEVENT_MODULE_OPTICAL_UNKNOWN 2
819#define LINKEVENT_MODULE_OPTICAL_SRLR 3
820#define LINKEVENT_MODULE_OPTICAL_LRM 4
821#define LINKEVENT_MODULE_OPTICAL_SFP_1G 5
822#define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE 6
823#define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN 7
824#define LINKEVENT_MODULE_TWINAX 8
825
826#define LINKSPEED_10GBPS 10000
827#define LINKSPEED_1GBPS 1000
828#define LINKSPEED_100MBPS 100
829#define LINKSPEED_10MBPS 10
830
831#define LINKSPEED_ENCODED_10MBPS 0
832#define LINKSPEED_ENCODED_100MBPS 1
833#define LINKSPEED_ENCODED_1GBPS 2
834
835#define LINKEVENT_AUTONEG_DISABLED 0
836#define LINKEVENT_AUTONEG_ENABLED 1
837
838#define LINKEVENT_HALF_DUPLEX 0
839#define LINKEVENT_FULL_DUPLEX 1
840
841#define LINKEVENT_LINKSPEED_MBPS 0
842#define LINKEVENT_LINKSPEED_ENCODED 1
843
844#define AUTO_FW_RESET_ENABLED 0x01
845/* firmware response header:
846 * 63:58 - message type
847 * 57:56 - owner
848 * 55:53 - desc count
849 * 52:48 - reserved
850 * 47:40 - completion id
851 * 39:32 - opcode
852 * 31:16 - error code
853 * 15:00 - reserved
854 */
855#define qlcnic_get_nic_msg_opcode(msg_hdr) \
856 ((msg_hdr >> 32) & 0xFF)
857
858struct qlcnic_fw_msg {
859 union {
860 struct {
861 u64 hdr;
862 u64 body[7];
863 };
864 u64 words[8];
865 };
866};
867
868struct qlcnic_nic_req {
869 __le64 qhdr;
870 __le64 req_hdr;
871 __le64 words[6];
872};
873
874struct qlcnic_mac_req {
875 u8 op;
876 u8 tag;
877 u8 mac_addr[6];
878};
879
880#define QLCNIC_MSI_ENABLED 0x02
881#define QLCNIC_MSIX_ENABLED 0x04
882#define QLCNIC_LRO_ENABLED 0x08
883#define QLCNIC_BRIDGE_ENABLED 0X10
884#define QLCNIC_DIAG_ENABLED 0x20
885#define QLCNIC_IS_MSI_FAMILY(adapter) \
886 ((adapter)->flags & (QLCNIC_MSI_ENABLED | QLCNIC_MSIX_ENABLED))
887
888#define MSIX_ENTRIES_PER_ADAPTER NUM_STS_DESC_RINGS
889#define QLCNIC_MSIX_TBL_SPACE 8192
890#define QLCNIC_PCI_REG_MSIX_TBL 0x44
891
892#define QLCNIC_NETDEV_WEIGHT 128
893#define QLCNIC_ADAPTER_UP_MAGIC 777
894
895#define __QLCNIC_FW_ATTACHED 0
896#define __QLCNIC_DEV_UP 1
897#define __QLCNIC_RESETTING 2
898#define __QLCNIC_START_FW 4
899
7eb9855d 900#define QLCNIC_INTERRUPT_TEST 1
cdaff185 901#define QLCNIC_LOOPBACK_TEST 2
7eb9855d 902
af19b491
AKS
903struct qlcnic_adapter {
904 struct qlcnic_hardware_context ahw;
905
906 struct net_device *netdev;
907 struct pci_dev *pdev;
908 struct list_head mac_list;
909
910 spinlock_t tx_clean_lock;
911
912 u16 num_txd;
913 u16 num_rxd;
914 u16 num_jumbo_rxd;
af19b491
AKS
915
916 u8 max_rds_rings;
917 u8 max_sds_rings;
918 u8 driver_mismatch;
919 u8 msix_supported;
920 u8 rx_csum;
af19b491
AKS
921 u8 portnum;
922 u8 physical_port;
923
924 u8 mc_enabled;
925 u8 max_mc_count;
926 u8 rss_supported;
927 u8 rsrvd1;
928 u8 fw_wait_cnt;
929 u8 fw_fail_cnt;
930 u8 tx_timeo_cnt;
931 u8 need_fw_reset;
932
933 u8 has_link_events;
934 u8 fw_type;
935 u16 tx_context_id;
936 u16 mtu;
937 u16 is_up;
938
939 u16 link_speed;
940 u16 link_duplex;
941 u16 link_autoneg;
942 u16 module_type;
943
944 u32 capabilities;
945 u32 flags;
946 u32 irq;
947 u32 temp;
948
949 u32 int_vec_bit;
950 u32 heartbit;
951
952 u8 dev_state;
7eb9855d
AKS
953 u8 diag_test;
954 u8 diag_cnt;
aa5e18c0
SC
955 u8 reset_ack_timeo;
956 u8 dev_init_timeo;
af19b491 957 u8 rsrd1;
65b5b420 958 u16 msg_enable;
af19b491
AKS
959
960 u8 mac_addr[ETH_ALEN];
961
962 struct qlcnic_adapter_stats stats;
963
964 struct qlcnic_recv_context recv_ctx;
965 struct qlcnic_host_tx_ring *tx_ring;
966
967 void __iomem *tgt_mask_reg;
968 void __iomem *tgt_status_reg;
969 void __iomem *crb_int_state_reg;
970 void __iomem *isr_int_vec;
971
972 struct msix_entry msix_entries[MSIX_ENTRIES_PER_ADAPTER];
973
974 struct delayed_work fw_work;
975
976 struct work_struct tx_timeout_task;
977
978 struct qlcnic_nic_intr_coalesce coal;
979
980 unsigned long state;
981 __le32 file_prd_off; /*File fw product offset*/
982 u32 fw_version;
983 const struct firmware *fw;
984};
985
986int qlcnic_fw_cmd_query_phy(struct qlcnic_adapter *adapter, u32 reg, u32 *val);
987int qlcnic_fw_cmd_set_phy(struct qlcnic_adapter *adapter, u32 reg, u32 val);
988
989u32 qlcnic_hw_read_wx_2M(struct qlcnic_adapter *adapter, ulong off);
990int qlcnic_hw_write_wx_2M(struct qlcnic_adapter *, ulong off, u32 data);
991int qlcnic_pci_mem_write_2M(struct qlcnic_adapter *, u64 off, u64 data);
992int qlcnic_pci_mem_read_2M(struct qlcnic_adapter *, u64 off, u64 *data);
897e8c7c
DP
993void qlcnic_pci_camqm_read_2M(struct qlcnic_adapter *, u64, u64 *);
994void qlcnic_pci_camqm_write_2M(struct qlcnic_adapter *, u64, u64);
995
996#define ADDR_IN_RANGE(addr, low, high) \
997 (((addr) < (high)) && ((addr) >= (low)))
af19b491
AKS
998
999#define QLCRD32(adapter, off) \
1000 (qlcnic_hw_read_wx_2M(adapter, off))
1001#define QLCWR32(adapter, off, val) \
1002 (qlcnic_hw_write_wx_2M(adapter, off, val))
1003
1004int qlcnic_pcie_sem_lock(struct qlcnic_adapter *, int, u32);
1005void qlcnic_pcie_sem_unlock(struct qlcnic_adapter *, int);
1006
1007#define qlcnic_rom_lock(a) \
1008 qlcnic_pcie_sem_lock((a), 2, QLCNIC_ROM_LOCK_ID)
1009#define qlcnic_rom_unlock(a) \
1010 qlcnic_pcie_sem_unlock((a), 2)
1011#define qlcnic_phy_lock(a) \
1012 qlcnic_pcie_sem_lock((a), 3, QLCNIC_PHY_LOCK_ID)
1013#define qlcnic_phy_unlock(a) \
1014 qlcnic_pcie_sem_unlock((a), 3)
1015#define qlcnic_api_lock(a) \
1016 qlcnic_pcie_sem_lock((a), 5, 0)
1017#define qlcnic_api_unlock(a) \
1018 qlcnic_pcie_sem_unlock((a), 5)
1019#define qlcnic_sw_lock(a) \
1020 qlcnic_pcie_sem_lock((a), 6, 0)
1021#define qlcnic_sw_unlock(a) \
1022 qlcnic_pcie_sem_unlock((a), 6)
1023#define crb_win_lock(a) \
1024 qlcnic_pcie_sem_lock((a), 7, QLCNIC_CRB_WIN_LOCK_ID)
1025#define crb_win_unlock(a) \
1026 qlcnic_pcie_sem_unlock((a), 7)
1027
1028int qlcnic_get_board_info(struct qlcnic_adapter *adapter);
1029int qlcnic_wol_supported(struct qlcnic_adapter *adapter);
897d3596 1030int qlcnic_config_led(struct qlcnic_adapter *adapter, u32 state, u32 rate);
af19b491
AKS
1031
1032/* Functions from qlcnic_init.c */
1033int qlcnic_phantom_init(struct qlcnic_adapter *adapter);
1034int qlcnic_load_firmware(struct qlcnic_adapter *adapter);
1035int qlcnic_need_fw_reset(struct qlcnic_adapter *adapter);
1036void qlcnic_request_firmware(struct qlcnic_adapter *adapter);
1037void qlcnic_release_firmware(struct qlcnic_adapter *adapter);
1038int qlcnic_pinit_from_rom(struct qlcnic_adapter *adapter);
aa5e18c0 1039void qlcnic_setup_idc_param(struct qlcnic_adapter *adapter);
af19b491
AKS
1040
1041int qlcnic_rom_fast_read(struct qlcnic_adapter *adapter, int addr, int *valp);
1042int qlcnic_rom_fast_read_words(struct qlcnic_adapter *adapter, int addr,
1043 u8 *bytes, size_t size);
1044int qlcnic_alloc_sw_resources(struct qlcnic_adapter *adapter);
1045void qlcnic_free_sw_resources(struct qlcnic_adapter *adapter);
1046
1047void __iomem *qlcnic_get_ioaddr(struct qlcnic_adapter *, u32);
1048
1049int qlcnic_alloc_hw_resources(struct qlcnic_adapter *adapter);
1050void qlcnic_free_hw_resources(struct qlcnic_adapter *adapter);
1051
1052void qlcnic_release_rx_buffers(struct qlcnic_adapter *adapter);
1053void qlcnic_release_tx_buffers(struct qlcnic_adapter *adapter);
1054
1055int qlcnic_init_firmware(struct qlcnic_adapter *adapter);
1056void qlcnic_watchdog_task(struct work_struct *work);
1057void qlcnic_post_rx_buffers(struct qlcnic_adapter *adapter, u32 ringid,
1058 struct qlcnic_host_rds_ring *rds_ring);
1059int qlcnic_process_rcv_ring(struct qlcnic_host_sds_ring *sds_ring, int max);
1060void qlcnic_set_multi(struct net_device *netdev);
1061void qlcnic_free_mac_list(struct qlcnic_adapter *adapter);
1062int qlcnic_nic_set_promisc(struct qlcnic_adapter *adapter, u32);
1063int qlcnic_config_intr_coalesce(struct qlcnic_adapter *adapter);
1064int qlcnic_config_rss(struct qlcnic_adapter *adapter, int enable);
1065int qlcnic_config_ipaddr(struct qlcnic_adapter *adapter, u32 ip, int cmd);
1066int qlcnic_linkevent_request(struct qlcnic_adapter *adapter, int enable);
1067void qlcnic_advert_link_change(struct qlcnic_adapter *adapter, int linkup);
1068
1069int qlcnic_fw_cmd_set_mtu(struct qlcnic_adapter *adapter, int mtu);
1070int qlcnic_change_mtu(struct net_device *netdev, int new_mtu);
1071int qlcnic_config_hw_lro(struct qlcnic_adapter *adapter, int enable);
1072int qlcnic_config_bridged_mode(struct qlcnic_adapter *adapter, int enable);
1073int qlcnic_send_lro_cleanup(struct qlcnic_adapter *adapter);
1074void qlcnic_update_cmd_producer(struct qlcnic_adapter *adapter,
1075 struct qlcnic_host_tx_ring *tx_ring);
1076int qlcnic_get_mac_addr(struct qlcnic_adapter *adapter, u64 *mac);
cdaff185
AKS
1077void qlcnic_clear_ilb_mode(struct qlcnic_adapter *adapter);
1078int qlcnic_set_ilb_mode(struct qlcnic_adapter *adapter);
af19b491
AKS
1079
1080/* Functions from qlcnic_main.c */
1081int qlcnic_reset_context(struct qlcnic_adapter *);
7eb9855d
AKS
1082u32 qlcnic_issue_cmd(struct qlcnic_adapter *adapter,
1083 u32 pci_fn, u32 version, u32 arg1, u32 arg2, u32 arg3, u32 cmd);
1084void qlcnic_diag_free_res(struct net_device *netdev, int max_sds_rings);
1085int qlcnic_diag_alloc_res(struct net_device *netdev, int test);
cdaff185
AKS
1086int qlcnic_check_loopback_buff(unsigned char *data);
1087netdev_tx_t qlcnic_xmit_frame(struct sk_buff *skb, struct net_device *netdev);
1088void qlcnic_process_rcv_ring_diag(struct qlcnic_host_sds_ring *sds_ring);
af19b491
AKS
1089
1090/*
1091 * QLOGIC Board information
1092 */
1093
02420be6 1094#define QLCNIC_MAX_BOARD_NAME_LEN 100
af19b491
AKS
1095struct qlcnic_brdinfo {
1096 unsigned short vendor;
1097 unsigned short device;
1098 unsigned short sub_vendor;
1099 unsigned short sub_device;
1100 char short_name[QLCNIC_MAX_BOARD_NAME_LEN];
1101};
1102
1103static const struct qlcnic_brdinfo qlcnic_boards[] = {
02420be6 1104 {0x1077, 0x8020, 0x1077, 0x203,
1515faf2
AKS
1105 "8200 Series Single Port 10GbE Converged Network Adapter "
1106 "(TCP/IP Networking)"},
02420be6 1107 {0x1077, 0x8020, 0x1077, 0x207,
1515faf2
AKS
1108 "8200 Series Dual Port 10GbE Converged Network Adapter "
1109 "(TCP/IP Networking)"},
af19b491
AKS
1110 {0x1077, 0x8020, 0x1077, 0x20b,
1111 "3200 Series Dual Port 10Gb Intelligent Ethernet Adapter"},
1112 {0x1077, 0x8020, 0x1077, 0x20c,
1113 "3200 Series Quad Port 1Gb Intelligent Ethernet Adapter"},
1114 {0x1077, 0x8020, 0x1077, 0x20f,
1115 "3200 Series Single Port 10Gb Intelligent Ethernet Adapter"},
1116 {0x1077, 0x8020, 0x0, 0x0, "cLOM8214 1/10GbE Controller"},
1117};
1118
1119#define NUM_SUPPORTED_BOARDS ARRAY_SIZE(qlcnic_boards)
1120
1121static inline u32 qlcnic_tx_avail(struct qlcnic_host_tx_ring *tx_ring)
1122{
1123 smp_mb();
1124 if (tx_ring->producer < tx_ring->sw_consumer)
1125 return tx_ring->sw_consumer - tx_ring->producer;
1126 else
1127 return tx_ring->sw_consumer + tx_ring->num_desc -
1128 tx_ring->producer;
1129}
1130
1131extern const struct ethtool_ops qlcnic_ethtool_ops;
1132
65b5b420
AKS
1133#define QLCDB(adapter, lvl, _fmt, _args...) do { \
1134 if (NETIF_MSG_##lvl & adapter->msg_enable) \
1135 printk(KERN_INFO "%s: %s: " _fmt, \
1136 dev_name(&adapter->pdev->dev), \
1137 __func__, ##_args); \
1138 } while (0)
1139
af19b491 1140#endif /* __QLCNIC_H_ */