]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/net/qlcnic/qlcnic.h
qlcnic: fix endianess for lro
[net-next-2.6.git] / drivers / net / qlcnic / qlcnic.h
CommitLineData
af19b491
AKS
1/*
2 * Copyright (C) 2009 - QLogic Corporation.
3 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful, but
11 * WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
18 * MA 02111-1307, USA.
19 *
20 * The full GNU General Public License is included in this distribution
21 * in the file called "COPYING".
22 *
23 */
24
25#ifndef _QLCNIC_H_
26#define _QLCNIC_H_
27
28#include <linux/module.h>
29#include <linux/kernel.h>
30#include <linux/types.h>
31#include <linux/ioport.h>
32#include <linux/pci.h>
33#include <linux/netdevice.h>
34#include <linux/etherdevice.h>
35#include <linux/ip.h>
36#include <linux/in.h>
37#include <linux/tcp.h>
38#include <linux/skbuff.h>
39#include <linux/firmware.h>
40
41#include <linux/ethtool.h>
42#include <linux/mii.h>
43#include <linux/timer.h>
44
45#include <linux/vmalloc.h>
46
47#include <linux/io.h>
48#include <asm/byteorder.h>
49
50#include "qlcnic_hdr.h"
51
52#define _QLCNIC_LINUX_MAJOR 5
53#define _QLCNIC_LINUX_MINOR 0
457e9d22
AKS
54#define _QLCNIC_LINUX_SUBVERSION 10
55#define QLCNIC_LINUX_VERSIONID "5.0.10"
96f8118c 56#define QLCNIC_DRV_IDC_VER 0x01
d4066833
SC
57#define QLCNIC_DRIVER_VERSION ((_QLCNIC_LINUX_MAJOR << 16) |\
58 (_QLCNIC_LINUX_MINOR << 8) | (_QLCNIC_LINUX_SUBVERSION))
af19b491
AKS
59
60#define QLCNIC_VERSION_CODE(a, b, c) (((a) << 24) + ((b) << 16) + (c))
61#define _major(v) (((v) >> 24) & 0xff)
62#define _minor(v) (((v) >> 16) & 0xff)
63#define _build(v) ((v) & 0xffff)
64
65/* version in image has weird encoding:
66 * 7:0 - major
67 * 15:8 - minor
68 * 31:16 - build (little endian)
69 */
70#define QLCNIC_DECODE_VERSION(v) \
71 QLCNIC_VERSION_CODE(((v) & 0xff), (((v) >> 8) & 0xff), ((v) >> 16))
72
8f891387 73#define QLCNIC_MIN_FW_VERSION QLCNIC_VERSION_CODE(4, 4, 2)
af19b491
AKS
74#define QLCNIC_NUM_FLASH_SECTORS (64)
75#define QLCNIC_FLASH_SECTOR_SIZE (64 * 1024)
76#define QLCNIC_FLASH_TOTAL_SIZE (QLCNIC_NUM_FLASH_SECTORS \
77 * QLCNIC_FLASH_SECTOR_SIZE)
78
79#define RCV_DESC_RINGSIZE(rds_ring) \
80 (sizeof(struct rcv_desc) * (rds_ring)->num_desc)
81#define RCV_BUFF_RINGSIZE(rds_ring) \
82 (sizeof(struct qlcnic_rx_buffer) * rds_ring->num_desc)
83#define STATUS_DESC_RINGSIZE(sds_ring) \
84 (sizeof(struct status_desc) * (sds_ring)->num_desc)
85#define TX_BUFF_RINGSIZE(tx_ring) \
86 (sizeof(struct qlcnic_cmd_buffer) * tx_ring->num_desc)
87#define TX_DESC_RINGSIZE(tx_ring) \
88 (sizeof(struct cmd_desc_type0) * tx_ring->num_desc)
89
90#define QLCNIC_P3P_A0 0x50
91
92#define QLCNIC_IS_REVISION_P3P(REVISION) (REVISION >= QLCNIC_P3P_A0)
93
94#define FIRST_PAGE_GROUP_START 0
95#define FIRST_PAGE_GROUP_END 0x100000
96
97#define P3_MAX_MTU (9600)
98#define QLCNIC_MAX_ETHERHDR 32 /* This contains some padding */
99
100#define QLCNIC_P3_RX_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + ETH_DATA_LEN)
101#define QLCNIC_P3_RX_JUMBO_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + P3_MAX_MTU)
102#define QLCNIC_CT_DEFAULT_RX_BUF_LEN 2048
103#define QLCNIC_LRO_BUFFER_EXTRA 2048
104
af19b491
AKS
105/* Opcodes to be used with the commands */
106#define TX_ETHER_PKT 0x01
107#define TX_TCP_PKT 0x02
108#define TX_UDP_PKT 0x03
109#define TX_IP_PKT 0x04
110#define TX_TCP_LSO 0x05
111#define TX_TCP_LSO6 0x06
112#define TX_IPSEC 0x07
113#define TX_IPSEC_CMD 0x0a
114#define TX_TCPV6_PKT 0x0b
115#define TX_UDPV6_PKT 0x0c
116
117/* Tx defines */
ef71ff83
RB
118#define MAX_TSO_HEADER_DESC 2
119#define MGMT_CMD_DESC_RESV 4
120#define TX_STOP_THRESH ((MAX_SKB_FRAGS >> 2) + MAX_TSO_HEADER_DESC \
121 + MGMT_CMD_DESC_RESV)
af19b491
AKS
122#define QLCNIC_MAX_TX_TIMEOUTS 2
123
124/*
125 * Following are the states of the Phantom. Phantom will set them and
126 * Host will read to check if the fields are correct.
127 */
128#define PHAN_INITIALIZE_FAILED 0xffff
129#define PHAN_INITIALIZE_COMPLETE 0xff01
130
131/* Host writes the following to notify that it has done the init-handshake */
132#define PHAN_INITIALIZE_ACK 0xf00f
133#define PHAN_PEG_RCV_INITIALIZED 0xff01
134
135#define NUM_RCV_DESC_RINGS 3
136#define NUM_STS_DESC_RINGS 4
137
138#define RCV_RING_NORMAL 0
139#define RCV_RING_JUMBO 1
af19b491
AKS
140
141#define MIN_CMD_DESCRIPTORS 64
142#define MIN_RCV_DESCRIPTORS 64
143#define MIN_JUMBO_DESCRIPTORS 32
144
145#define MAX_CMD_DESCRIPTORS 1024
146#define MAX_RCV_DESCRIPTORS_1G 4096
147#define MAX_RCV_DESCRIPTORS_10G 8192
148#define MAX_JUMBO_RCV_DESCRIPTORS_1G 512
149#define MAX_JUMBO_RCV_DESCRIPTORS_10G 1024
af19b491
AKS
150
151#define DEFAULT_RCV_DESCRIPTORS_1G 2048
152#define DEFAULT_RCV_DESCRIPTORS_10G 4096
251b036a 153#define MAX_RDS_RINGS 2
af19b491
AKS
154
155#define get_next_index(index, length) \
156 (((index) + 1) & ((length) - 1))
157
af19b491
AKS
158/*
159 * Following data structures describe the descriptors that will be used.
160 * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
161 * we are doing LSO (above the 1500 size packet) only.
162 */
163
164#define FLAGS_VLAN_TAGGED 0x10
165#define FLAGS_VLAN_OOB 0x40
166
167#define qlcnic_set_tx_vlan_tci(cmd_desc, v) \
168 (cmd_desc)->vlan_TCI = cpu_to_le16(v);
169#define qlcnic_set_cmd_desc_port(cmd_desc, var) \
170 ((cmd_desc)->port_ctxid |= ((var) & 0x0F))
171#define qlcnic_set_cmd_desc_ctxid(cmd_desc, var) \
172 ((cmd_desc)->port_ctxid |= ((var) << 4 & 0xF0))
173
174#define qlcnic_set_tx_port(_desc, _port) \
175 ((_desc)->port_ctxid = ((_port) & 0xf) | (((_port) << 4) & 0xf0))
176
177#define qlcnic_set_tx_flags_opcode(_desc, _flags, _opcode) \
8cf61f89 178 ((_desc)->flags_opcode |= \
af19b491
AKS
179 cpu_to_le16(((_flags) & 0x7f) | (((_opcode) & 0x3f) << 7)))
180
181#define qlcnic_set_tx_frags_len(_desc, _frags, _len) \
182 ((_desc)->nfrags__length = \
183 cpu_to_le32(((_frags) & 0xff) | (((_len) & 0xffffff) << 8)))
184
185struct cmd_desc_type0 {
186 u8 tcp_hdr_offset; /* For LSO only */
187 u8 ip_hdr_offset; /* For LSO only */
188 __le16 flags_opcode; /* 15:13 unused, 12:7 opcode, 6:0 flags */
189 __le32 nfrags__length; /* 31:8 total len, 7:0 frag count */
190
191 __le64 addr_buffer2;
192
193 __le16 reference_handle;
194 __le16 mss;
195 u8 port_ctxid; /* 7:4 ctxid 3:0 port */
196 u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
197 __le16 conn_id; /* IPSec offoad only */
198
199 __le64 addr_buffer3;
200 __le64 addr_buffer1;
201
202 __le16 buffer_length[4];
203
204 __le64 addr_buffer4;
205
2e9d722d 206 u8 eth_addr[ETH_ALEN];
af19b491
AKS
207 __le16 vlan_TCI;
208
209} __attribute__ ((aligned(64)));
210
211/* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
212struct rcv_desc {
213 __le16 reference_handle;
214 __le16 reserved;
215 __le32 buffer_length; /* allocated buffer length (usually 2K) */
216 __le64 addr_buffer;
217};
218
219/* opcode field in status_desc */
220#define QLCNIC_SYN_OFFLOAD 0x03
221#define QLCNIC_RXPKT_DESC 0x04
222#define QLCNIC_OLD_RXPKT_DESC 0x3f
223#define QLCNIC_RESPONSE_DESC 0x05
224#define QLCNIC_LRO_DESC 0x12
225
226/* for status field in status_desc */
d807b3f7
AKS
227#define STATUS_CKSUM_LOOP 0
228#define STATUS_CKSUM_OK 2
af19b491
AKS
229
230/* owner bits of status_desc */
231#define STATUS_OWNER_HOST (0x1ULL << 56)
232#define STATUS_OWNER_PHANTOM (0x2ULL << 56)
233
234/* Status descriptor:
235 0-3 port, 4-7 status, 8-11 type, 12-27 total_length
236 28-43 reference_handle, 44-47 protocol, 48-52 pkt_offset
237 53-55 desc_cnt, 56-57 owner, 58-63 opcode
238 */
239#define qlcnic_get_sts_port(sts_data) \
240 ((sts_data) & 0x0F)
241#define qlcnic_get_sts_status(sts_data) \
242 (((sts_data) >> 4) & 0x0F)
243#define qlcnic_get_sts_type(sts_data) \
244 (((sts_data) >> 8) & 0x0F)
245#define qlcnic_get_sts_totallength(sts_data) \
246 (((sts_data) >> 12) & 0xFFFF)
247#define qlcnic_get_sts_refhandle(sts_data) \
248 (((sts_data) >> 28) & 0xFFFF)
249#define qlcnic_get_sts_prot(sts_data) \
250 (((sts_data) >> 44) & 0x0F)
251#define qlcnic_get_sts_pkt_offset(sts_data) \
252 (((sts_data) >> 48) & 0x1F)
253#define qlcnic_get_sts_desc_cnt(sts_data) \
254 (((sts_data) >> 53) & 0x7)
255#define qlcnic_get_sts_opcode(sts_data) \
256 (((sts_data) >> 58) & 0x03F)
257
258#define qlcnic_get_lro_sts_refhandle(sts_data) \
259 ((sts_data) & 0x0FFFF)
260#define qlcnic_get_lro_sts_length(sts_data) \
261 (((sts_data) >> 16) & 0x0FFFF)
262#define qlcnic_get_lro_sts_l2_hdr_offset(sts_data) \
263 (((sts_data) >> 32) & 0x0FF)
264#define qlcnic_get_lro_sts_l4_hdr_offset(sts_data) \
265 (((sts_data) >> 40) & 0x0FF)
266#define qlcnic_get_lro_sts_timestamp(sts_data) \
267 (((sts_data) >> 48) & 0x1)
268#define qlcnic_get_lro_sts_type(sts_data) \
269 (((sts_data) >> 49) & 0x7)
270#define qlcnic_get_lro_sts_push_flag(sts_data) \
271 (((sts_data) >> 52) & 0x1)
272#define qlcnic_get_lro_sts_seq_number(sts_data) \
273 ((sts_data) & 0x0FFFFFFFF)
274
275
276struct status_desc {
277 __le64 status_desc_data[2];
278} __attribute__ ((aligned(16)));
279
280/* UNIFIED ROMIMAGE */
281#define QLCNIC_UNI_FW_MIN_SIZE 0xc8000
282#define QLCNIC_UNI_DIR_SECT_PRODUCT_TBL 0x0
283#define QLCNIC_UNI_DIR_SECT_BOOTLD 0x6
284#define QLCNIC_UNI_DIR_SECT_FW 0x7
285
286/*Offsets */
287#define QLCNIC_UNI_CHIP_REV_OFF 10
288#define QLCNIC_UNI_FLAGS_OFF 11
289#define QLCNIC_UNI_BIOS_VERSION_OFF 12
290#define QLCNIC_UNI_BOOTLD_IDX_OFF 27
291#define QLCNIC_UNI_FIRMWARE_IDX_OFF 29
292
293struct uni_table_desc{
294 u32 findex;
295 u32 num_entries;
296 u32 entry_size;
297 u32 reserved[5];
298};
299
300struct uni_data_desc{
301 u32 findex;
302 u32 size;
303 u32 reserved[5];
304};
305
306/* Magic number to let user know flash is programmed */
307#define QLCNIC_BDINFO_MAGIC 0x12345678
308
309#define QLCNIC_BRDTYPE_P3_REF_QG 0x0021
310#define QLCNIC_BRDTYPE_P3_HMEZ 0x0022
311#define QLCNIC_BRDTYPE_P3_10G_CX4_LP 0x0023
312#define QLCNIC_BRDTYPE_P3_4_GB 0x0024
313#define QLCNIC_BRDTYPE_P3_IMEZ 0x0025
314#define QLCNIC_BRDTYPE_P3_10G_SFP_PLUS 0x0026
315#define QLCNIC_BRDTYPE_P3_10000_BASE_T 0x0027
316#define QLCNIC_BRDTYPE_P3_XG_LOM 0x0028
317#define QLCNIC_BRDTYPE_P3_4_GB_MM 0x0029
318#define QLCNIC_BRDTYPE_P3_10G_SFP_CT 0x002a
319#define QLCNIC_BRDTYPE_P3_10G_SFP_QT 0x002b
320#define QLCNIC_BRDTYPE_P3_10G_CX4 0x0031
321#define QLCNIC_BRDTYPE_P3_10G_XFP 0x0032
322#define QLCNIC_BRDTYPE_P3_10G_TP 0x0080
323
2e9d722d
AC
324#define QLCNIC_MSIX_TABLE_OFFSET 0x44
325
af19b491
AKS
326/* Flash memory map */
327#define QLCNIC_BRDCFG_START 0x4000 /* board config */
328#define QLCNIC_BOOTLD_START 0x10000 /* bootld */
329#define QLCNIC_IMAGE_START 0x43000 /* compressed image */
330#define QLCNIC_USER_START 0x3E8000 /* Firmare info */
331
332#define QLCNIC_FW_VERSION_OFFSET (QLCNIC_USER_START+0x408)
333#define QLCNIC_FW_SIZE_OFFSET (QLCNIC_USER_START+0x40c)
334#define QLCNIC_FW_SERIAL_NUM_OFFSET (QLCNIC_USER_START+0x81c)
335#define QLCNIC_BIOS_VERSION_OFFSET (QLCNIC_USER_START+0x83c)
336
337#define QLCNIC_BRDTYPE_OFFSET (QLCNIC_BRDCFG_START+0x8)
338#define QLCNIC_FW_MAGIC_OFFSET (QLCNIC_BRDCFG_START+0x128)
339
340#define QLCNIC_FW_MIN_SIZE (0x3fffff)
341#define QLCNIC_UNIFIED_ROMIMAGE 0
342#define QLCNIC_FLASH_ROMIMAGE 1
343#define QLCNIC_UNKNOWN_ROMIMAGE 0xff
344
345#define QLCNIC_UNIFIED_ROMIMAGE_NAME "phanfw.bin"
346#define QLCNIC_FLASH_ROMIMAGE_NAME "flash"
347
348extern char qlcnic_driver_name[];
349
350/* Number of status descriptors to handle per interrupt */
351#define MAX_STATUS_HANDLE (64)
352
353/*
354 * qlcnic_skb_frag{} is to contain mapping info for each SG list. This
355 * has to be freed when DMA is complete. This is part of qlcnic_tx_buffer{}.
356 */
357struct qlcnic_skb_frag {
358 u64 dma;
359 u64 length;
360};
361
362struct qlcnic_recv_crb {
363 u32 crb_rcv_producer[NUM_RCV_DESC_RINGS];
364 u32 crb_sts_consumer[NUM_STS_DESC_RINGS];
365 u32 sw_int_mask[NUM_STS_DESC_RINGS];
366};
367
368/* Following defines are for the state of the buffers */
369#define QLCNIC_BUFFER_FREE 0
370#define QLCNIC_BUFFER_BUSY 1
371
372/*
373 * There will be one qlcnic_buffer per skb packet. These will be
374 * used to save the dma info for pci_unmap_page()
375 */
376struct qlcnic_cmd_buffer {
377 struct sk_buff *skb;
ef71ff83 378 struct qlcnic_skb_frag frag_array[MAX_SKB_FRAGS + 1];
af19b491
AKS
379 u32 frag_count;
380};
381
382/* In rx_buffer, we do not need multiple fragments as is a single buffer */
383struct qlcnic_rx_buffer {
384 struct list_head list;
385 struct sk_buff *skb;
386 u64 dma;
387 u16 ref_handle;
af19b491
AKS
388};
389
390/* Board types */
391#define QLCNIC_GBE 0x01
392#define QLCNIC_XGBE 0x02
393
394/*
395 * One hardware_context{} per adapter
396 * contains interrupt info as well shared hardware info.
397 */
398struct qlcnic_hardware_context {
399 void __iomem *pci_base0;
400 void __iomem *ocm_win_crb;
401
402 unsigned long pci_len0;
403
af19b491
AKS
404 rwlock_t crb_lock;
405 struct mutex mem_lock;
406
af19b491
AKS
407 u8 revision_id;
408 u8 pci_func;
409 u8 linkup;
410 u16 port_type;
411 u16 board_type;
412};
413
414struct qlcnic_adapter_stats {
415 u64 xmitcalled;
416 u64 xmitfinished;
417 u64 rxdropped;
418 u64 txdropped;
419 u64 csummed;
420 u64 rx_pkts;
421 u64 lro_pkts;
422 u64 rxbytes;
423 u64 txbytes;
8bfe8b91
SC
424 u64 lrobytes;
425 u64 lso_frames;
426 u64 xmit_on;
427 u64 xmit_off;
428 u64 skb_alloc_failure;
8ae6df97
AKS
429 u64 null_rxbuf;
430 u64 rx_dma_map_error;
431 u64 tx_dma_map_error;
af19b491
AKS
432};
433
434/*
435 * Rcv Descriptor Context. One such per Rcv Descriptor. There may
436 * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
437 */
438struct qlcnic_host_rds_ring {
439 u32 producer;
440 u32 num_desc;
441 u32 dma_size;
442 u32 skb_size;
443 u32 flags;
444 void __iomem *crb_rcv_producer;
445 struct rcv_desc *desc_head;
446 struct qlcnic_rx_buffer *rx_buf_arr;
447 struct list_head free_list;
448 spinlock_t lock;
449 dma_addr_t phys_addr;
450};
451
452struct qlcnic_host_sds_ring {
453 u32 consumer;
454 u32 num_desc;
455 void __iomem *crb_sts_consumer;
456 void __iomem *crb_intr_mask;
457
458 struct status_desc *desc_head;
459 struct qlcnic_adapter *adapter;
460 struct napi_struct napi;
461 struct list_head free_list[NUM_RCV_DESC_RINGS];
462
463 int irq;
464
465 dma_addr_t phys_addr;
466 char name[IFNAMSIZ+4];
467};
468
469struct qlcnic_host_tx_ring {
470 u32 producer;
471 __le32 *hw_consumer;
472 u32 sw_consumer;
473 void __iomem *crb_cmd_producer;
474 u32 num_desc;
475
476 struct netdev_queue *txq;
477
478 struct qlcnic_cmd_buffer *cmd_buf_arr;
479 struct cmd_desc_type0 *desc_head;
480 dma_addr_t phys_addr;
481 dma_addr_t hw_cons_phys_addr;
482};
483
484/*
485 * Receive context. There is one such structure per instance of the
486 * receive processing. Any state information that is relevant to
487 * the receive, and is must be in this structure. The global data may be
488 * present elsewhere.
489 */
490struct qlcnic_recv_context {
491 u32 state;
492 u16 context_id;
493 u16 virt_port;
494
495 struct qlcnic_host_rds_ring *rds_rings;
496 struct qlcnic_host_sds_ring *sds_rings;
497};
498
499/* HW context creation */
500
501#define QLCNIC_OS_CRB_RETRY_COUNT 4000
502#define QLCNIC_CDRP_SIGNATURE_MAKE(pcifn, version) \
503 (((pcifn) & 0xff) | (((version) & 0xff) << 8) | (0xcafe << 16))
504
505#define QLCNIC_CDRP_CMD_BIT 0x80000000
506
507/*
508 * All responses must have the QLCNIC_CDRP_CMD_BIT cleared
509 * in the crb QLCNIC_CDRP_CRB_OFFSET.
510 */
511#define QLCNIC_CDRP_FORM_RSP(rsp) (rsp)
512#define QLCNIC_CDRP_IS_RSP(rsp) (((rsp) & QLCNIC_CDRP_CMD_BIT) == 0)
513
514#define QLCNIC_CDRP_RSP_OK 0x00000001
515#define QLCNIC_CDRP_RSP_FAIL 0x00000002
516#define QLCNIC_CDRP_RSP_TIMEOUT 0x00000003
517
518/*
519 * All commands must have the QLCNIC_CDRP_CMD_BIT set in
520 * the crb QLCNIC_CDRP_CRB_OFFSET.
521 */
522#define QLCNIC_CDRP_FORM_CMD(cmd) (QLCNIC_CDRP_CMD_BIT | (cmd))
523#define QLCNIC_CDRP_IS_CMD(cmd) (((cmd) & QLCNIC_CDRP_CMD_BIT) != 0)
524
525#define QLCNIC_CDRP_CMD_SUBMIT_CAPABILITIES 0x00000001
526#define QLCNIC_CDRP_CMD_READ_MAX_RDS_PER_CTX 0x00000002
527#define QLCNIC_CDRP_CMD_READ_MAX_SDS_PER_CTX 0x00000003
528#define QLCNIC_CDRP_CMD_READ_MAX_RULES_PER_CTX 0x00000004
529#define QLCNIC_CDRP_CMD_READ_MAX_RX_CTX 0x00000005
530#define QLCNIC_CDRP_CMD_READ_MAX_TX_CTX 0x00000006
531#define QLCNIC_CDRP_CMD_CREATE_RX_CTX 0x00000007
532#define QLCNIC_CDRP_CMD_DESTROY_RX_CTX 0x00000008
533#define QLCNIC_CDRP_CMD_CREATE_TX_CTX 0x00000009
534#define QLCNIC_CDRP_CMD_DESTROY_TX_CTX 0x0000000a
535#define QLCNIC_CDRP_CMD_SETUP_STATISTICS 0x0000000e
536#define QLCNIC_CDRP_CMD_GET_STATISTICS 0x0000000f
537#define QLCNIC_CDRP_CMD_DELETE_STATISTICS 0x00000010
538#define QLCNIC_CDRP_CMD_SET_MTU 0x00000012
539#define QLCNIC_CDRP_CMD_READ_PHY 0x00000013
540#define QLCNIC_CDRP_CMD_WRITE_PHY 0x00000014
541#define QLCNIC_CDRP_CMD_READ_HW_REG 0x00000015
542#define QLCNIC_CDRP_CMD_GET_FLOW_CTL 0x00000016
543#define QLCNIC_CDRP_CMD_SET_FLOW_CTL 0x00000017
544#define QLCNIC_CDRP_CMD_READ_MAX_MTU 0x00000018
545#define QLCNIC_CDRP_CMD_READ_MAX_LRO 0x00000019
546#define QLCNIC_CDRP_CMD_CONFIGURE_TOE 0x0000001a
547#define QLCNIC_CDRP_CMD_FUNC_ATTRIB 0x0000001b
548#define QLCNIC_CDRP_CMD_READ_PEXQ_PARAMETERS 0x0000001c
549#define QLCNIC_CDRP_CMD_GET_LIC_CAPABILITIES 0x0000001d
550#define QLCNIC_CDRP_CMD_READ_MAX_LRO_PER_BOARD 0x0000001e
2e9d722d
AC
551#define QLCNIC_CDRP_CMD_MAC_ADDRESS 0x0000001f
552
553#define QLCNIC_CDRP_CMD_GET_PCI_INFO 0x00000020
554#define QLCNIC_CDRP_CMD_GET_NIC_INFO 0x00000021
555#define QLCNIC_CDRP_CMD_SET_NIC_INFO 0x00000022
556#define QLCNIC_CDRP_CMD_RESET_NPAR 0x00000023
557#define QLCNIC_CDRP_CMD_GET_ESWITCH_CAPABILITY 0x00000024
558#define QLCNIC_CDRP_CMD_TOGGLE_ESWITCH 0x00000025
559#define QLCNIC_CDRP_CMD_GET_ESWITCH_STATUS 0x00000026
560#define QLCNIC_CDRP_CMD_SET_PORTMIRRORING 0x00000027
561#define QLCNIC_CDRP_CMD_CONFIGURE_ESWITCH 0x00000028
4e8acb01 562#define QLCNIC_CDRP_CMD_GET_ESWITCH_PORT_CONFIG 0x00000029
b6021212 563#define QLCNIC_CDRP_CMD_GET_ESWITCH_STATS 0x0000002a
af19b491
AKS
564
565#define QLCNIC_RCODE_SUCCESS 0
566#define QLCNIC_RCODE_TIMEOUT 17
567#define QLCNIC_DESTROY_CTX_RESET 0
568
569/*
570 * Capabilities Announced
571 */
572#define QLCNIC_CAP0_LEGACY_CONTEXT (1)
573#define QLCNIC_CAP0_LEGACY_MN (1 << 2)
574#define QLCNIC_CAP0_LSO (1 << 6)
575#define QLCNIC_CAP0_JUMBO_CONTIGUOUS (1 << 7)
576#define QLCNIC_CAP0_LRO_CONTIGUOUS (1 << 8)
8f891387 577#define QLCNIC_CAP0_VALIDOFF (1 << 11)
af19b491
AKS
578
579/*
580 * Context state
581 */
d626ad4d 582#define QLCNIC_HOST_CTX_STATE_FREED 0
af19b491
AKS
583#define QLCNIC_HOST_CTX_STATE_ACTIVE 2
584
585/*
586 * Rx context
587 */
588
589struct qlcnic_hostrq_sds_ring {
590 __le64 host_phys_addr; /* Ring base addr */
591 __le32 ring_size; /* Ring entries */
592 __le16 msi_index;
593 __le16 rsvd; /* Padding */
594};
595
596struct qlcnic_hostrq_rds_ring {
597 __le64 host_phys_addr; /* Ring base addr */
598 __le64 buff_size; /* Packet buffer size */
599 __le32 ring_size; /* Ring entries */
600 __le32 ring_kind; /* Class of ring */
601};
602
603struct qlcnic_hostrq_rx_ctx {
604 __le64 host_rsp_dma_addr; /* Response dma'd here */
605 __le32 capabilities[4]; /* Flag bit vector */
606 __le32 host_int_crb_mode; /* Interrupt crb usage */
607 __le32 host_rds_crb_mode; /* RDS crb usage */
608 /* These ring offsets are relative to data[0] below */
609 __le32 rds_ring_offset; /* Offset to RDS config */
610 __le32 sds_ring_offset; /* Offset to SDS config */
611 __le16 num_rds_rings; /* Count of RDS rings */
612 __le16 num_sds_rings; /* Count of SDS rings */
8f891387 613 __le16 valid_field_offset;
614 u8 txrx_sds_binding;
615 u8 msix_handler;
616 u8 reserved[128]; /* reserve space for future expansion*/
af19b491
AKS
617 /* MUST BE 64-bit aligned.
618 The following is packed:
619 - N hostrq_rds_rings
620 - N hostrq_sds_rings */
621 char data[0];
622};
623
624struct qlcnic_cardrsp_rds_ring{
625 __le32 host_producer_crb; /* Crb to use */
626 __le32 rsvd1; /* Padding */
627};
628
629struct qlcnic_cardrsp_sds_ring {
630 __le32 host_consumer_crb; /* Crb to use */
631 __le32 interrupt_crb; /* Crb to use */
632};
633
634struct qlcnic_cardrsp_rx_ctx {
635 /* These ring offsets are relative to data[0] below */
636 __le32 rds_ring_offset; /* Offset to RDS config */
637 __le32 sds_ring_offset; /* Offset to SDS config */
638 __le32 host_ctx_state; /* Starting State */
639 __le32 num_fn_per_port; /* How many PCI fn share the port */
640 __le16 num_rds_rings; /* Count of RDS rings */
641 __le16 num_sds_rings; /* Count of SDS rings */
642 __le16 context_id; /* Handle for context */
643 u8 phys_port; /* Physical id of port */
644 u8 virt_port; /* Virtual/Logical id of port */
645 u8 reserved[128]; /* save space for future expansion */
646 /* MUST BE 64-bit aligned.
647 The following is packed:
648 - N cardrsp_rds_rings
649 - N cardrs_sds_rings */
650 char data[0];
651};
652
653#define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings) \
654 (sizeof(HOSTRQ_RX) + \
655 (rds_rings)*(sizeof(struct qlcnic_hostrq_rds_ring)) + \
656 (sds_rings)*(sizeof(struct qlcnic_hostrq_sds_ring)))
657
658#define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) \
659 (sizeof(CARDRSP_RX) + \
660 (rds_rings)*(sizeof(struct qlcnic_cardrsp_rds_ring)) + \
661 (sds_rings)*(sizeof(struct qlcnic_cardrsp_sds_ring)))
662
663/*
664 * Tx context
665 */
666
667struct qlcnic_hostrq_cds_ring {
668 __le64 host_phys_addr; /* Ring base addr */
669 __le32 ring_size; /* Ring entries */
670 __le32 rsvd; /* Padding */
671};
672
673struct qlcnic_hostrq_tx_ctx {
674 __le64 host_rsp_dma_addr; /* Response dma'd here */
675 __le64 cmd_cons_dma_addr; /* */
676 __le64 dummy_dma_addr; /* */
677 __le32 capabilities[4]; /* Flag bit vector */
678 __le32 host_int_crb_mode; /* Interrupt crb usage */
679 __le32 rsvd1; /* Padding */
680 __le16 rsvd2; /* Padding */
681 __le16 interrupt_ctl;
682 __le16 msi_index;
683 __le16 rsvd3; /* Padding */
684 struct qlcnic_hostrq_cds_ring cds_ring; /* Desc of cds ring */
685 u8 reserved[128]; /* future expansion */
686};
687
688struct qlcnic_cardrsp_cds_ring {
689 __le32 host_producer_crb; /* Crb to use */
690 __le32 interrupt_crb; /* Crb to use */
691};
692
693struct qlcnic_cardrsp_tx_ctx {
694 __le32 host_ctx_state; /* Starting state */
695 __le16 context_id; /* Handle for context */
696 u8 phys_port; /* Physical id of port */
697 u8 virt_port; /* Virtual/Logical id of port */
698 struct qlcnic_cardrsp_cds_ring cds_ring; /* Card cds settings */
699 u8 reserved[128]; /* future expansion */
700};
701
702#define SIZEOF_HOSTRQ_TX(HOSTRQ_TX) (sizeof(HOSTRQ_TX))
703#define SIZEOF_CARDRSP_TX(CARDRSP_TX) (sizeof(CARDRSP_TX))
704
705/* CRB */
706
707#define QLCNIC_HOST_RDS_CRB_MODE_UNIQUE 0
708#define QLCNIC_HOST_RDS_CRB_MODE_SHARED 1
709#define QLCNIC_HOST_RDS_CRB_MODE_CUSTOM 2
710#define QLCNIC_HOST_RDS_CRB_MODE_MAX 3
711
712#define QLCNIC_HOST_INT_CRB_MODE_UNIQUE 0
713#define QLCNIC_HOST_INT_CRB_MODE_SHARED 1
714#define QLCNIC_HOST_INT_CRB_MODE_NORX 2
715#define QLCNIC_HOST_INT_CRB_MODE_NOTX 3
716#define QLCNIC_HOST_INT_CRB_MODE_NORXTX 4
717
718
719/* MAC */
720
721#define MC_COUNT_P3 38
722
723#define QLCNIC_MAC_NOOP 0
724#define QLCNIC_MAC_ADD 1
725#define QLCNIC_MAC_DEL 2
03c5d770
AKS
726#define QLCNIC_MAC_VLAN_ADD 3
727#define QLCNIC_MAC_VLAN_DEL 4
af19b491
AKS
728
729struct qlcnic_mac_list_s {
730 struct list_head list;
731 uint8_t mac_addr[ETH_ALEN+2];
732};
733
734/*
735 * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
736 * adjusted based on configured MTU.
737 */
738#define QLCNIC_DEFAULT_INTR_COALESCE_RX_TIME_US 3
739#define QLCNIC_DEFAULT_INTR_COALESCE_RX_PACKETS 256
740#define QLCNIC_DEFAULT_INTR_COALESCE_TX_PACKETS 64
741#define QLCNIC_DEFAULT_INTR_COALESCE_TX_TIME_US 4
742
743#define QLCNIC_INTR_DEFAULT 0x04
744
745union qlcnic_nic_intr_coalesce_data {
746 struct {
747 u16 rx_packets;
748 u16 rx_time_us;
749 u16 tx_packets;
750 u16 tx_time_us;
751 } data;
752 u64 word;
753};
754
755struct qlcnic_nic_intr_coalesce {
756 u16 stats_time_us;
757 u16 rate_sample_time;
758 u16 flags;
759 u16 rsvd_1;
760 u32 low_threshold;
761 u32 high_threshold;
762 union qlcnic_nic_intr_coalesce_data normal;
763 union qlcnic_nic_intr_coalesce_data low;
764 union qlcnic_nic_intr_coalesce_data high;
765 union qlcnic_nic_intr_coalesce_data irq;
766};
767
768#define QLCNIC_HOST_REQUEST 0x13
769#define QLCNIC_REQUEST 0x14
770
771#define QLCNIC_MAC_EVENT 0x1
772
773#define QLCNIC_IP_UP 2
774#define QLCNIC_IP_DOWN 3
775
776/*
777 * Driver --> Firmware
778 */
779#define QLCNIC_H2C_OPCODE_START 0
780#define QLCNIC_H2C_OPCODE_CONFIG_RSS 1
781#define QLCNIC_H2C_OPCODE_CONFIG_RSS_TBL 2
782#define QLCNIC_H2C_OPCODE_CONFIG_INTR_COALESCE 3
783#define QLCNIC_H2C_OPCODE_CONFIG_LED 4
784#define QLCNIC_H2C_OPCODE_CONFIG_PROMISCUOUS 5
785#define QLCNIC_H2C_OPCODE_CONFIG_L2_MAC 6
786#define QLCNIC_H2C_OPCODE_LRO_REQUEST 7
787#define QLCNIC_H2C_OPCODE_GET_SNMP_STATS 8
788#define QLCNIC_H2C_OPCODE_PROXY_START_REQUEST 9
789#define QLCNIC_H2C_OPCODE_PROXY_STOP_REQUEST 10
790#define QLCNIC_H2C_OPCODE_PROXY_SET_MTU 11
791#define QLCNIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE 12
792#define QLCNIC_H2C_OPCODE_GET_FINGER_PRINT_REQUEST 13
793#define QLCNIC_H2C_OPCODE_INSTALL_LICENSE_REQUEST 14
794#define QLCNIC_H2C_OPCODE_GET_LICENSE_CAPABILITY_REQUEST 15
795#define QLCNIC_H2C_OPCODE_GET_NET_STATS 16
796#define QLCNIC_H2C_OPCODE_PROXY_UPDATE_P2V 17
797#define QLCNIC_H2C_OPCODE_CONFIG_IPADDR 18
798#define QLCNIC_H2C_OPCODE_CONFIG_LOOPBACK 19
799#define QLCNIC_H2C_OPCODE_PROXY_STOP_DONE 20
800#define QLCNIC_H2C_OPCODE_GET_LINKEVENT 21
801#define QLCNIC_C2C_OPCODE 22
802#define QLCNIC_H2C_OPCODE_CONFIG_BRIDGING 23
803#define QLCNIC_H2C_OPCODE_CONFIG_HW_LRO 24
804#define QLCNIC_H2C_OPCODE_LAST 25
805/*
806 * Firmware --> Driver
807 */
808
809#define QLCNIC_C2H_OPCODE_START 128
810#define QLCNIC_C2H_OPCODE_CONFIG_RSS_RESPONSE 129
811#define QLCNIC_C2H_OPCODE_CONFIG_RSS_TBL_RESPONSE 130
812#define QLCNIC_C2H_OPCODE_CONFIG_MAC_RESPONSE 131
813#define QLCNIC_C2H_OPCODE_CONFIG_PROMISCUOUS_RESPONSE 132
814#define QLCNIC_C2H_OPCODE_CONFIG_L2_MAC_RESPONSE 133
815#define QLCNIC_C2H_OPCODE_LRO_DELETE_RESPONSE 134
816#define QLCNIC_C2H_OPCODE_LRO_ADD_FAILURE_RESPONSE 135
817#define QLCNIC_C2H_OPCODE_GET_SNMP_STATS 136
818#define QLCNIC_C2H_OPCODE_GET_FINGER_PRINT_REPLY 137
819#define QLCNIC_C2H_OPCODE_INSTALL_LICENSE_REPLY 138
820#define QLCNIC_C2H_OPCODE_GET_LICENSE_CAPABILITIES_REPLY 139
821#define QLCNIC_C2H_OPCODE_GET_NET_STATS_RESPONSE 140
822#define QLCNIC_C2H_OPCODE_GET_LINKEVENT_RESPONSE 141
823#define QLCNIC_C2H_OPCODE_LAST 142
824
825#define VPORT_MISS_MODE_DROP 0 /* drop all unmatched */
826#define VPORT_MISS_MODE_ACCEPT_ALL 1 /* accept all packets */
827#define VPORT_MISS_MODE_ACCEPT_MULTI 2 /* accept unmatched multicast */
828
829#define QLCNIC_LRO_REQUEST_CLEANUP 4
830
831/* Capabilites received */
ac8d0c4f
AC
832#define QLCNIC_FW_CAPABILITY_TSO BIT_1
833#define QLCNIC_FW_CAPABILITY_BDG BIT_8
834#define QLCNIC_FW_CAPABILITY_FVLANTX BIT_9
835#define QLCNIC_FW_CAPABILITY_HW_LRO BIT_10
af19b491
AKS
836
837/* module types */
838#define LINKEVENT_MODULE_NOT_PRESENT 1
839#define LINKEVENT_MODULE_OPTICAL_UNKNOWN 2
840#define LINKEVENT_MODULE_OPTICAL_SRLR 3
841#define LINKEVENT_MODULE_OPTICAL_LRM 4
842#define LINKEVENT_MODULE_OPTICAL_SFP_1G 5
843#define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE 6
844#define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN 7
845#define LINKEVENT_MODULE_TWINAX 8
846
847#define LINKSPEED_10GBPS 10000
848#define LINKSPEED_1GBPS 1000
849#define LINKSPEED_100MBPS 100
850#define LINKSPEED_10MBPS 10
851
852#define LINKSPEED_ENCODED_10MBPS 0
853#define LINKSPEED_ENCODED_100MBPS 1
854#define LINKSPEED_ENCODED_1GBPS 2
855
856#define LINKEVENT_AUTONEG_DISABLED 0
857#define LINKEVENT_AUTONEG_ENABLED 1
858
859#define LINKEVENT_HALF_DUPLEX 0
860#define LINKEVENT_FULL_DUPLEX 1
861
862#define LINKEVENT_LINKSPEED_MBPS 0
863#define LINKEVENT_LINKSPEED_ENCODED 1
864
865#define AUTO_FW_RESET_ENABLED 0x01
866/* firmware response header:
867 * 63:58 - message type
868 * 57:56 - owner
869 * 55:53 - desc count
870 * 52:48 - reserved
871 * 47:40 - completion id
872 * 39:32 - opcode
873 * 31:16 - error code
874 * 15:00 - reserved
875 */
876#define qlcnic_get_nic_msg_opcode(msg_hdr) \
877 ((msg_hdr >> 32) & 0xFF)
878
879struct qlcnic_fw_msg {
880 union {
881 struct {
882 u64 hdr;
883 u64 body[7];
884 };
885 u64 words[8];
886 };
887};
888
889struct qlcnic_nic_req {
890 __le64 qhdr;
891 __le64 req_hdr;
892 __le64 words[6];
893};
894
895struct qlcnic_mac_req {
896 u8 op;
897 u8 tag;
898 u8 mac_addr[6];
899};
900
b501595c
SC
901struct qlcnic_ipaddr {
902 __be32 ipv4;
903 __be32 ipv6[4];
904};
905
af19b491
AKS
906#define QLCNIC_MSI_ENABLED 0x02
907#define QLCNIC_MSIX_ENABLED 0x04
908#define QLCNIC_LRO_ENABLED 0x08
24763d80 909#define QLCNIC_LRO_DISABLED 0x00
af19b491
AKS
910#define QLCNIC_BRIDGE_ENABLED 0X10
911#define QLCNIC_DIAG_ENABLED 0x20
0e33c664 912#define QLCNIC_ESWITCH_ENABLED 0x40
0866d96d 913#define QLCNIC_ADAPTER_INITIALIZED 0x80
8cf61f89 914#define QLCNIC_TAGGING_ENABLED 0x100
fe4d434d 915#define QLCNIC_MACSPOOF 0x200
7373373d 916#define QLCNIC_MAC_OVERRIDE_DISABLED 0x400
af19b491
AKS
917#define QLCNIC_IS_MSI_FAMILY(adapter) \
918 ((adapter)->flags & (QLCNIC_MSI_ENABLED | QLCNIC_MSIX_ENABLED))
919
920#define MSIX_ENTRIES_PER_ADAPTER NUM_STS_DESC_RINGS
921#define QLCNIC_MSIX_TBL_SPACE 8192
922#define QLCNIC_PCI_REG_MSIX_TBL 0x44
2e9d722d 923#define QLCNIC_MSIX_TBL_PGSIZE 4096
af19b491
AKS
924
925#define QLCNIC_NETDEV_WEIGHT 128
926#define QLCNIC_ADAPTER_UP_MAGIC 777
927
928#define __QLCNIC_FW_ATTACHED 0
929#define __QLCNIC_DEV_UP 1
930#define __QLCNIC_RESETTING 2
931#define __QLCNIC_START_FW 4
451724c8 932#define __QLCNIC_AER 5
af19b491 933
7eb9855d 934#define QLCNIC_INTERRUPT_TEST 1
cdaff185 935#define QLCNIC_LOOPBACK_TEST 2
7eb9855d 936
b5e5492c
AKS
937#define QLCNIC_FILTER_AGE 80
938#define QLCNIC_LB_MAX_FILTERS 64
939
940struct qlcnic_filter {
941 struct hlist_node fnode;
942 u8 faddr[ETH_ALEN];
03c5d770 943 u16 vlan_id;
b5e5492c
AKS
944 unsigned long ftime;
945};
946
947struct qlcnic_filter_hash {
948 struct hlist_head *fhead;
949 u8 fnum;
950 u8 fmax;
951};
952
af19b491
AKS
953struct qlcnic_adapter {
954 struct qlcnic_hardware_context ahw;
955
956 struct net_device *netdev;
957 struct pci_dev *pdev;
958 struct list_head mac_list;
959
960 spinlock_t tx_clean_lock;
b5e5492c 961 spinlock_t mac_learn_lock;
af19b491
AKS
962
963 u16 num_txd;
964 u16 num_rxd;
965 u16 num_jumbo_rxd;
af19b491
AKS
966
967 u8 max_rds_rings;
968 u8 max_sds_rings;
af19b491
AKS
969 u8 msix_supported;
970 u8 rx_csum;
af19b491
AKS
971 u8 portnum;
972 u8 physical_port;
68bf1c68 973 u8 reset_context;
af19b491
AKS
974
975 u8 mc_enabled;
976 u8 max_mc_count;
977 u8 rss_supported;
af19b491
AKS
978 u8 fw_wait_cnt;
979 u8 fw_fail_cnt;
980 u8 tx_timeo_cnt;
981 u8 need_fw_reset;
982
983 u8 has_link_events;
984 u8 fw_type;
985 u16 tx_context_id;
af19b491
AKS
986 u16 is_up;
987
988 u16 link_speed;
989 u16 link_duplex;
990 u16 link_autoneg;
991 u16 module_type;
992
2e9d722d
AC
993 u16 op_mode;
994 u16 switch_mode;
995 u16 max_tx_ques;
996 u16 max_rx_ques;
2e9d722d 997 u16 max_mtu;
8cf61f89 998 u16 pvid;
2e9d722d
AC
999
1000 u32 fw_hal_version;
af19b491
AKS
1001 u32 capabilities;
1002 u32 flags;
1003 u32 irq;
1004 u32 temp;
1005
1006 u32 int_vec_bit;
4e70812b 1007 u32 heartbeat;
af19b491 1008
2e9d722d 1009 u8 max_mac_filters;
af19b491 1010 u8 dev_state;
7eb9855d
AKS
1011 u8 diag_test;
1012 u8 diag_cnt;
aa5e18c0
SC
1013 u8 reset_ack_timeo;
1014 u8 dev_init_timeo;
65b5b420 1015 u16 msg_enable;
af19b491
AKS
1016
1017 u8 mac_addr[ETH_ALEN];
1018
6df900e9
SC
1019 u64 dev_rst_time;
1020
d5790663 1021 struct vlan_group *vlgrp;
346fe763 1022 struct qlcnic_npar_info *npars;
2e9d722d
AC
1023 struct qlcnic_eswitch *eswitch;
1024 struct qlcnic_nic_template *nic_ops;
1025
af19b491
AKS
1026 struct qlcnic_adapter_stats stats;
1027
1028 struct qlcnic_recv_context recv_ctx;
1029 struct qlcnic_host_tx_ring *tx_ring;
1030
1031 void __iomem *tgt_mask_reg;
1032 void __iomem *tgt_status_reg;
1033 void __iomem *crb_int_state_reg;
1034 void __iomem *isr_int_vec;
1035
1036 struct msix_entry msix_entries[MSIX_ENTRIES_PER_ADAPTER];
1037
1038 struct delayed_work fw_work;
1039
af19b491
AKS
1040 struct qlcnic_nic_intr_coalesce coal;
1041
b5e5492c
AKS
1042 struct qlcnic_filter_hash fhash;
1043
af19b491
AKS
1044 unsigned long state;
1045 __le32 file_prd_off; /*File fw product offset*/
1046 u32 fw_version;
1047 const struct firmware *fw;
1048};
1049
2e9d722d
AC
1050struct qlcnic_info {
1051 __le16 pci_func;
1052 __le16 op_mode; /* 1 = Priv, 2 = NP, 3 = NP passthru */
1053 __le16 phys_port;
1054 __le16 switch_mode; /* 0 = disabled, 1 = int, 2 = ext */
1055
1056 __le32 capabilities;
1057 u8 max_mac_filters;
1058 u8 reserved1;
1059 __le16 max_mtu;
1060
1061 __le16 max_tx_ques;
1062 __le16 max_rx_ques;
1063 __le16 min_tx_bw;
1064 __le16 max_tx_bw;
1065 u8 reserved2[104];
1066};
1067
1068struct qlcnic_pci_info {
1069 __le16 id; /* pci function id */
1070 __le16 active; /* 1 = Enabled */
1071 __le16 type; /* 1 = NIC, 2 = FCoE, 3 = iSCSI */
1072 __le16 default_port; /* default port number */
1073
1074 __le16 tx_min_bw; /* Multiple of 100mbpc */
1075 __le16 tx_max_bw;
1076 __le16 reserved1[2];
1077
1078 u8 mac[ETH_ALEN];
1079 u8 reserved2[106];
1080};
1081
346fe763 1082struct qlcnic_npar_info {
4e8acb01 1083 u16 pvid;
cea8975e
AC
1084 u16 min_bw;
1085 u16 max_bw;
346fe763
RB
1086 u8 phy_port;
1087 u8 type;
1088 u8 active;
1089 u8 enable_pm;
1090 u8 dest_npar;
346fe763 1091 u8 discard_tagged;
7373373d 1092 u8 mac_override;
4e8acb01
RB
1093 u8 mac_anti_spoof;
1094 u8 promisc_mode;
1095 u8 offload_flags;
346fe763 1096};
4e8acb01 1097
2e9d722d
AC
1098struct qlcnic_eswitch {
1099 u8 port;
1100 u8 active_vports;
1101 u8 active_vlans;
1102 u8 active_ucast_filters;
1103 u8 max_ucast_filters;
1104 u8 max_active_vlans;
1105
1106 u32 flags;
1107#define QLCNIC_SWITCH_ENABLE BIT_1
1108#define QLCNIC_SWITCH_VLAN_FILTERING BIT_2
1109#define QLCNIC_SWITCH_PROMISC_MODE BIT_3
1110#define QLCNIC_SWITCH_PORT_MIRRORING BIT_4
1111};
1112
346fe763
RB
1113
1114/* Return codes for Error handling */
1115#define QL_STATUS_INVALID_PARAM -1
1116
9963a8bd
RB
1117#define MAX_BW 100
1118#define MIN_BW 1
346fe763
RB
1119#define MAX_VLAN_ID 4095
1120#define MIN_VLAN_ID 2
1121#define MAX_TX_QUEUES 1
1122#define MAX_RX_QUEUES 4
1123#define DEFAULT_MAC_LEARN 1
1124
1125#define IS_VALID_VLAN(vlan) (vlan >= MIN_VLAN_ID && vlan <= MAX_VLAN_ID)
9963a8bd 1126#define IS_VALID_BW(bw) (bw >= MIN_BW && bw <= MAX_BW)
346fe763
RB
1127#define IS_VALID_TX_QUEUES(que) (que > 0 && que <= MAX_TX_QUEUES)
1128#define IS_VALID_RX_QUEUES(que) (que > 0 && que <= MAX_RX_QUEUES)
346fe763
RB
1129
1130struct qlcnic_pci_func_cfg {
1131 u16 func_type;
1132 u16 min_bw;
1133 u16 max_bw;
1134 u16 port_num;
1135 u8 pci_func;
1136 u8 func_state;
1137 u8 def_mac_addr[6];
1138};
1139
1140struct qlcnic_npar_func_cfg {
1141 u32 fw_capab;
1142 u16 port_num;
1143 u16 min_bw;
1144 u16 max_bw;
1145 u16 max_tx_queues;
1146 u16 max_rx_queues;
1147 u8 pci_func;
1148 u8 op_mode;
1149};
1150
1151struct qlcnic_pm_func_cfg {
1152 u8 pci_func;
1153 u8 action;
1154 u8 dest_npar;
1155 u8 reserved[5];
1156};
1157
1158struct qlcnic_esw_func_cfg {
1159 u16 vlan_id;
4e8acb01
RB
1160 u8 op_mode;
1161 u8 op_type;
346fe763
RB
1162 u8 pci_func;
1163 u8 host_vlan_tag;
1164 u8 promisc_mode;
1165 u8 discard_tagged;
7373373d 1166 u8 mac_override;
4e8acb01
RB
1167 u8 mac_anti_spoof;
1168 u8 offload_flags;
1169 u8 reserved[5];
346fe763
RB
1170};
1171
b6021212
AKS
1172#define QLCNIC_STATS_VERSION 1
1173#define QLCNIC_STATS_PORT 1
1174#define QLCNIC_STATS_ESWITCH 2
1175#define QLCNIC_QUERY_RX_COUNTER 0
1176#define QLCNIC_QUERY_TX_COUNTER 1
ef182805
AKS
1177#define QLCNIC_ESW_STATS_NOT_AVAIL 0xffffffffffffffffULL
1178
1179#define QLCNIC_ADD_ESW_STATS(VAL1, VAL2)\
1180do { \
1181 if (((VAL1) == QLCNIC_ESW_STATS_NOT_AVAIL) && \
1182 ((VAL2) != QLCNIC_ESW_STATS_NOT_AVAIL)) \
1183 (VAL1) = (VAL2); \
1184 else if (((VAL1) != QLCNIC_ESW_STATS_NOT_AVAIL) && \
1185 ((VAL2) != QLCNIC_ESW_STATS_NOT_AVAIL)) \
1186 (VAL1) += (VAL2); \
1187} while (0)
1188
b6021212
AKS
1189struct __qlcnic_esw_statistics {
1190 __le16 context_id;
1191 __le16 version;
1192 __le16 size;
1193 __le16 unused;
1194 __le64 unicast_frames;
1195 __le64 multicast_frames;
1196 __le64 broadcast_frames;
1197 __le64 dropped_frames;
1198 __le64 errors;
1199 __le64 local_frames;
1200 __le64 numbytes;
1201 __le64 rsvd[3];
1202};
1203
1204struct qlcnic_esw_statistics {
1205 struct __qlcnic_esw_statistics rx;
1206 struct __qlcnic_esw_statistics tx;
1207};
1208
af19b491
AKS
1209int qlcnic_fw_cmd_query_phy(struct qlcnic_adapter *adapter, u32 reg, u32 *val);
1210int qlcnic_fw_cmd_set_phy(struct qlcnic_adapter *adapter, u32 reg, u32 val);
1211
1212u32 qlcnic_hw_read_wx_2M(struct qlcnic_adapter *adapter, ulong off);
1213int qlcnic_hw_write_wx_2M(struct qlcnic_adapter *, ulong off, u32 data);
1214int qlcnic_pci_mem_write_2M(struct qlcnic_adapter *, u64 off, u64 data);
1215int qlcnic_pci_mem_read_2M(struct qlcnic_adapter *, u64 off, u64 *data);
897e8c7c
DP
1216void qlcnic_pci_camqm_read_2M(struct qlcnic_adapter *, u64, u64 *);
1217void qlcnic_pci_camqm_write_2M(struct qlcnic_adapter *, u64, u64);
1218
1219#define ADDR_IN_RANGE(addr, low, high) \
1220 (((addr) < (high)) && ((addr) >= (low)))
af19b491
AKS
1221
1222#define QLCRD32(adapter, off) \
1223 (qlcnic_hw_read_wx_2M(adapter, off))
1224#define QLCWR32(adapter, off, val) \
1225 (qlcnic_hw_write_wx_2M(adapter, off, val))
1226
1227int qlcnic_pcie_sem_lock(struct qlcnic_adapter *, int, u32);
1228void qlcnic_pcie_sem_unlock(struct qlcnic_adapter *, int);
1229
1230#define qlcnic_rom_lock(a) \
1231 qlcnic_pcie_sem_lock((a), 2, QLCNIC_ROM_LOCK_ID)
1232#define qlcnic_rom_unlock(a) \
1233 qlcnic_pcie_sem_unlock((a), 2)
1234#define qlcnic_phy_lock(a) \
1235 qlcnic_pcie_sem_lock((a), 3, QLCNIC_PHY_LOCK_ID)
1236#define qlcnic_phy_unlock(a) \
1237 qlcnic_pcie_sem_unlock((a), 3)
1238#define qlcnic_api_lock(a) \
1239 qlcnic_pcie_sem_lock((a), 5, 0)
1240#define qlcnic_api_unlock(a) \
1241 qlcnic_pcie_sem_unlock((a), 5)
1242#define qlcnic_sw_lock(a) \
1243 qlcnic_pcie_sem_lock((a), 6, 0)
1244#define qlcnic_sw_unlock(a) \
1245 qlcnic_pcie_sem_unlock((a), 6)
1246#define crb_win_lock(a) \
1247 qlcnic_pcie_sem_lock((a), 7, QLCNIC_CRB_WIN_LOCK_ID)
1248#define crb_win_unlock(a) \
1249 qlcnic_pcie_sem_unlock((a), 7)
1250
1251int qlcnic_get_board_info(struct qlcnic_adapter *adapter);
1252int qlcnic_wol_supported(struct qlcnic_adapter *adapter);
897d3596 1253int qlcnic_config_led(struct qlcnic_adapter *adapter, u32 state, u32 rate);
b5e5492c
AKS
1254void qlcnic_prune_lb_filters(struct qlcnic_adapter *adapter);
1255void qlcnic_delete_lb_filters(struct qlcnic_adapter *adapter);
af19b491
AKS
1256
1257/* Functions from qlcnic_init.c */
af19b491
AKS
1258int qlcnic_load_firmware(struct qlcnic_adapter *adapter);
1259int qlcnic_need_fw_reset(struct qlcnic_adapter *adapter);
1260void qlcnic_request_firmware(struct qlcnic_adapter *adapter);
1261void qlcnic_release_firmware(struct qlcnic_adapter *adapter);
1262int qlcnic_pinit_from_rom(struct qlcnic_adapter *adapter);
b3a24649 1263int qlcnic_setup_idc_param(struct qlcnic_adapter *adapter);
8f891387 1264int qlcnic_check_flash_fw_ver(struct qlcnic_adapter *adapter);
af19b491
AKS
1265
1266int qlcnic_rom_fast_read(struct qlcnic_adapter *adapter, int addr, int *valp);
1267int qlcnic_rom_fast_read_words(struct qlcnic_adapter *adapter, int addr,
1268 u8 *bytes, size_t size);
1269int qlcnic_alloc_sw_resources(struct qlcnic_adapter *adapter);
1270void qlcnic_free_sw_resources(struct qlcnic_adapter *adapter);
1271
1272void __iomem *qlcnic_get_ioaddr(struct qlcnic_adapter *, u32);
1273
1274int qlcnic_alloc_hw_resources(struct qlcnic_adapter *adapter);
1275void qlcnic_free_hw_resources(struct qlcnic_adapter *adapter);
1276
8a15ad1f
AKS
1277int qlcnic_fw_create_ctx(struct qlcnic_adapter *adapter);
1278void qlcnic_fw_destroy_ctx(struct qlcnic_adapter *adapter);
1279
1280void qlcnic_reset_rx_buffers_list(struct qlcnic_adapter *adapter);
af19b491
AKS
1281void qlcnic_release_rx_buffers(struct qlcnic_adapter *adapter);
1282void qlcnic_release_tx_buffers(struct qlcnic_adapter *adapter);
1283
d4066833 1284int qlcnic_check_fw_status(struct qlcnic_adapter *adapter);
af19b491
AKS
1285void qlcnic_watchdog_task(struct work_struct *work);
1286void qlcnic_post_rx_buffers(struct qlcnic_adapter *adapter, u32 ringid,
1287 struct qlcnic_host_rds_ring *rds_ring);
1288int qlcnic_process_rcv_ring(struct qlcnic_host_sds_ring *sds_ring, int max);
1289void qlcnic_set_multi(struct net_device *netdev);
1290void qlcnic_free_mac_list(struct qlcnic_adapter *adapter);
1291int qlcnic_nic_set_promisc(struct qlcnic_adapter *adapter, u32);
1292int qlcnic_config_intr_coalesce(struct qlcnic_adapter *adapter);
1293int qlcnic_config_rss(struct qlcnic_adapter *adapter, int enable);
b501595c 1294int qlcnic_config_ipaddr(struct qlcnic_adapter *adapter, __be32 ip, int cmd);
af19b491
AKS
1295int qlcnic_linkevent_request(struct qlcnic_adapter *adapter, int enable);
1296void qlcnic_advert_link_change(struct qlcnic_adapter *adapter, int linkup);
1297
1298int qlcnic_fw_cmd_set_mtu(struct qlcnic_adapter *adapter, int mtu);
1299int qlcnic_change_mtu(struct net_device *netdev, int new_mtu);
1300int qlcnic_config_hw_lro(struct qlcnic_adapter *adapter, int enable);
2e9d722d 1301int qlcnic_config_bridged_mode(struct qlcnic_adapter *adapter, u32 enable);
af19b491
AKS
1302int qlcnic_send_lro_cleanup(struct qlcnic_adapter *adapter);
1303void qlcnic_update_cmd_producer(struct qlcnic_adapter *adapter,
1304 struct qlcnic_host_tx_ring *tx_ring);
cdaff185
AKS
1305void qlcnic_clear_ilb_mode(struct qlcnic_adapter *adapter);
1306int qlcnic_set_ilb_mode(struct qlcnic_adapter *adapter);
2e9d722d 1307void qlcnic_fetch_mac(struct qlcnic_adapter *, u32, u32, u8, u8 *);
af19b491
AKS
1308
1309/* Functions from qlcnic_main.c */
1310int qlcnic_reset_context(struct qlcnic_adapter *);
7eb9855d
AKS
1311u32 qlcnic_issue_cmd(struct qlcnic_adapter *adapter,
1312 u32 pci_fn, u32 version, u32 arg1, u32 arg2, u32 arg3, u32 cmd);
1313void qlcnic_diag_free_res(struct net_device *netdev, int max_sds_rings);
1314int qlcnic_diag_alloc_res(struct net_device *netdev, int test);
cdaff185
AKS
1315int qlcnic_check_loopback_buff(unsigned char *data);
1316netdev_tx_t qlcnic_xmit_frame(struct sk_buff *skb, struct net_device *netdev);
1317void qlcnic_process_rcv_ring_diag(struct qlcnic_host_sds_ring *sds_ring);
af19b491 1318
2e9d722d
AC
1319/* Management functions */
1320int qlcnic_set_mac_address(struct qlcnic_adapter *, u8*);
1321int qlcnic_get_mac_address(struct qlcnic_adapter *, u8*);
346fe763 1322int qlcnic_get_nic_info(struct qlcnic_adapter *, struct qlcnic_info *, u8);
2e9d722d 1323int qlcnic_set_nic_info(struct qlcnic_adapter *, struct qlcnic_info *);
346fe763 1324int qlcnic_get_pci_info(struct qlcnic_adapter *, struct qlcnic_pci_info*);
2e9d722d
AC
1325int qlcnic_reset_partition(struct qlcnic_adapter *, u8);
1326
1327/* eSwitch management functions */
1328int qlcnic_get_eswitch_capabilities(struct qlcnic_adapter *, u8,
1329 struct qlcnic_eswitch *);
1330int qlcnic_get_eswitch_status(struct qlcnic_adapter *, u8,
1331 struct qlcnic_eswitch *);
1332int qlcnic_toggle_eswitch(struct qlcnic_adapter *, u8, u8);
4e8acb01
RB
1333int qlcnic_config_switch_port(struct qlcnic_adapter *,
1334 struct qlcnic_esw_func_cfg *);
1335int qlcnic_get_eswitch_port_config(struct qlcnic_adapter *,
1336 struct qlcnic_esw_func_cfg *);
2e9d722d 1337int qlcnic_config_port_mirroring(struct qlcnic_adapter *, u8, u8, u8);
b6021212
AKS
1338int qlcnic_get_port_stats(struct qlcnic_adapter *, const u8, const u8,
1339 struct __qlcnic_esw_statistics *);
1340int qlcnic_get_eswitch_stats(struct qlcnic_adapter *, const u8, u8,
1341 struct __qlcnic_esw_statistics *);
1342int qlcnic_clear_esw_stats(struct qlcnic_adapter *adapter, u8, u8, u8);
2e9d722d
AC
1343extern int qlcnic_config_tso;
1344
af19b491
AKS
1345/*
1346 * QLOGIC Board information
1347 */
1348
02420be6 1349#define QLCNIC_MAX_BOARD_NAME_LEN 100
af19b491
AKS
1350struct qlcnic_brdinfo {
1351 unsigned short vendor;
1352 unsigned short device;
1353 unsigned short sub_vendor;
1354 unsigned short sub_device;
1355 char short_name[QLCNIC_MAX_BOARD_NAME_LEN];
1356};
1357
1358static const struct qlcnic_brdinfo qlcnic_boards[] = {
02420be6 1359 {0x1077, 0x8020, 0x1077, 0x203,
1515faf2
AKS
1360 "8200 Series Single Port 10GbE Converged Network Adapter "
1361 "(TCP/IP Networking)"},
02420be6 1362 {0x1077, 0x8020, 0x1077, 0x207,
1515faf2
AKS
1363 "8200 Series Dual Port 10GbE Converged Network Adapter "
1364 "(TCP/IP Networking)"},
af19b491
AKS
1365 {0x1077, 0x8020, 0x1077, 0x20b,
1366 "3200 Series Dual Port 10Gb Intelligent Ethernet Adapter"},
1367 {0x1077, 0x8020, 0x1077, 0x20c,
1368 "3200 Series Quad Port 1Gb Intelligent Ethernet Adapter"},
1369 {0x1077, 0x8020, 0x1077, 0x20f,
1370 "3200 Series Single Port 10Gb Intelligent Ethernet Adapter"},
e132d8d3
SV
1371 {0x1077, 0x8020, 0x103c, 0x3733,
1372 "NC523SFP 10Gb 2-port Flex-10 Server Adapter"},
af19b491
AKS
1373 {0x1077, 0x8020, 0x0, 0x0, "cLOM8214 1/10GbE Controller"},
1374};
1375
1376#define NUM_SUPPORTED_BOARDS ARRAY_SIZE(qlcnic_boards)
1377
1378static inline u32 qlcnic_tx_avail(struct qlcnic_host_tx_ring *tx_ring)
1379{
1380 smp_mb();
1381 if (tx_ring->producer < tx_ring->sw_consumer)
1382 return tx_ring->sw_consumer - tx_ring->producer;
1383 else
1384 return tx_ring->sw_consumer + tx_ring->num_desc -
1385 tx_ring->producer;
1386}
1387
1388extern const struct ethtool_ops qlcnic_ethtool_ops;
1389
2e9d722d 1390struct qlcnic_nic_template {
2e9d722d
AC
1391 int (*config_bridged_mode) (struct qlcnic_adapter *, u32);
1392 int (*config_led) (struct qlcnic_adapter *, u32, u32);
9f26f547 1393 int (*start_firmware) (struct qlcnic_adapter *);
2e9d722d
AC
1394};
1395
65b5b420
AKS
1396#define QLCDB(adapter, lvl, _fmt, _args...) do { \
1397 if (NETIF_MSG_##lvl & adapter->msg_enable) \
1398 printk(KERN_INFO "%s: %s: " _fmt, \
1399 dev_name(&adapter->pdev->dev), \
1400 __func__, ##_args); \
1401 } while (0)
1402
af19b491 1403#endif /* __QLCNIC_H_ */