]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/gpu/drm/radeon/radeon.h
DRM / radeon / KMS: Fix hibernation regression related to radeon PM (was: Re: [Regres...
[net-next-2.6.git] / drivers / gpu / drm / radeon / radeon.h
CommitLineData
771fe6b9
JG
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
771fe6b9
JG
31/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
d39c3b89
JG
45/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
771fe6b9
JG
63#include <asm/atomic.h>
64#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
4c788679
JG
68#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
72
c2142715 73#include "radeon_family.h"
771fe6b9
JG
74#include "radeon_mode.h"
75#include "radeon_reg.h"
771fe6b9
JG
76
77/*
78 * Modules parameters.
79 */
80extern int radeon_no_wb;
81extern int radeon_modeset;
82extern int radeon_dynclks;
83extern int radeon_r4xx_atom;
84extern int radeon_agpmode;
85extern int radeon_vram_limit;
86extern int radeon_gart_size;
87extern int radeon_benchmarking;
ecc0b326 88extern int radeon_testing;
771fe6b9 89extern int radeon_connector_table;
4ce001ab 90extern int radeon_tv;
b27b6375 91extern int radeon_new_pll;
dafc3bd5 92extern int radeon_audio;
f46c0120 93extern int radeon_disp_priority;
e2b0a8e1 94extern int radeon_hw_i2c;
771fe6b9
JG
95
96/*
97 * Copy from radeon_drv.h so we don't have to include both and have conflicting
98 * symbol;
99 */
100#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
225758d8 101#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
e821767b 102/* RADEON_IB_POOL_SIZE must be a power of 2 */
771fe6b9
JG
103#define RADEON_IB_POOL_SIZE 16
104#define RADEON_DEBUGFS_MAX_NUM_FILES 32
105#define RADEONFB_CONN_LIMIT 4
f657c2a7 106#define RADEON_BIOS_NUM_SCRATCH 8
771fe6b9 107
771fe6b9
JG
108/*
109 * Errata workarounds.
110 */
111enum radeon_pll_errata {
112 CHIP_ERRATA_R300_CG = 0x00000001,
113 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
114 CHIP_ERRATA_PLL_DELAY = 0x00000004
115};
116
117
118struct radeon_device;
119
120
121/*
122 * BIOS.
123 */
6a9ee8af
DA
124#define ATRM_BIOS_PAGE 4096
125
8edb381d 126#if defined(CONFIG_VGA_SWITCHEROO)
6a9ee8af
DA
127bool radeon_atrm_supported(struct pci_dev *pdev);
128int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
8edb381d
DA
129#else
130static inline bool radeon_atrm_supported(struct pci_dev *pdev)
131{
132 return false;
133}
134
135static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
136 return -EINVAL;
137}
138#endif
771fe6b9
JG
139bool radeon_get_bios(struct radeon_device *rdev);
140
3ce0a23d 141
771fe6b9 142/*
3ce0a23d 143 * Dummy page
771fe6b9 144 */
3ce0a23d
JG
145struct radeon_dummy_page {
146 struct page *page;
147 dma_addr_t addr;
148};
149int radeon_dummy_page_init(struct radeon_device *rdev);
150void radeon_dummy_page_fini(struct radeon_device *rdev);
151
771fe6b9 152
3ce0a23d
JG
153/*
154 * Clocks
155 */
771fe6b9
JG
156struct radeon_clock {
157 struct radeon_pll p1pll;
158 struct radeon_pll p2pll;
bcc1c2a1 159 struct radeon_pll dcpll;
771fe6b9
JG
160 struct radeon_pll spll;
161 struct radeon_pll mpll;
162 /* 10 Khz units */
163 uint32_t default_mclk;
164 uint32_t default_sclk;
bcc1c2a1
AD
165 uint32_t default_dispclk;
166 uint32_t dp_extclk;
771fe6b9
JG
167};
168
7433874e
RM
169/*
170 * Power management
171 */
172int radeon_pm_init(struct radeon_device *rdev);
29fb52ca 173void radeon_pm_fini(struct radeon_device *rdev);
c913e23a 174void radeon_pm_compute_clocks(struct radeon_device *rdev);
ce8f5370
AD
175void radeon_pm_suspend(struct radeon_device *rdev);
176void radeon_pm_resume(struct radeon_device *rdev);
56278a8e
AD
177void radeon_combios_get_power_modes(struct radeon_device *rdev);
178void radeon_atombios_get_power_modes(struct radeon_device *rdev);
7ac9aa5a 179void radeon_atom_set_voltage(struct radeon_device *rdev, u16 level);
f892034a 180void rs690_pm_info(struct radeon_device *rdev);
3ce0a23d 181
771fe6b9
JG
182/*
183 * Fences.
184 */
185struct radeon_fence_driver {
186 uint32_t scratch_reg;
187 atomic_t seq;
188 uint32_t last_seq;
225758d8
JG
189 unsigned long last_jiffies;
190 unsigned long last_timeout;
771fe6b9
JG
191 wait_queue_head_t queue;
192 rwlock_t lock;
193 struct list_head created;
194 struct list_head emited;
195 struct list_head signaled;
0a0c7596 196 bool initialized;
771fe6b9
JG
197};
198
199struct radeon_fence {
200 struct radeon_device *rdev;
201 struct kref kref;
202 struct list_head list;
203 /* protected by radeon_fence.lock */
204 uint32_t seq;
771fe6b9
JG
205 bool emited;
206 bool signaled;
207};
208
209int radeon_fence_driver_init(struct radeon_device *rdev);
210void radeon_fence_driver_fini(struct radeon_device *rdev);
211int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
212int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
213void radeon_fence_process(struct radeon_device *rdev);
214bool radeon_fence_signaled(struct radeon_fence *fence);
215int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
216int radeon_fence_wait_next(struct radeon_device *rdev);
217int radeon_fence_wait_last(struct radeon_device *rdev);
218struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
219void radeon_fence_unref(struct radeon_fence **fence);
220
e024e110
DA
221/*
222 * Tiling registers
223 */
224struct radeon_surface_reg {
4c788679 225 struct radeon_bo *bo;
e024e110
DA
226};
227
228#define RADEON_GEM_MAX_SURFACES 8
771fe6b9
JG
229
230/*
4c788679 231 * TTM.
771fe6b9 232 */
4c788679
JG
233struct radeon_mman {
234 struct ttm_bo_global_ref bo_global_ref;
235 struct ttm_global_reference mem_global_ref;
4c788679 236 struct ttm_bo_device bdev;
0a0c7596
JG
237 bool mem_global_referenced;
238 bool initialized;
4c788679
JG
239};
240
241struct radeon_bo {
242 /* Protected by gem.mutex */
243 struct list_head list;
244 /* Protected by tbo.reserved */
312ea8da
JG
245 u32 placements[3];
246 struct ttm_placement placement;
4c788679
JG
247 struct ttm_buffer_object tbo;
248 struct ttm_bo_kmap_obj kmap;
249 unsigned pin_count;
250 void *kptr;
251 u32 tiling_flags;
252 u32 pitch;
253 int surface_reg;
254 /* Constant after initialization */
255 struct radeon_device *rdev;
256 struct drm_gem_object *gobj;
257};
771fe6b9 258
4c788679 259struct radeon_bo_list {
771fe6b9 260 struct list_head list;
4c788679 261 struct radeon_bo *bo;
771fe6b9
JG
262 uint64_t gpu_offset;
263 unsigned rdomain;
264 unsigned wdomain;
4c788679 265 u32 tiling_flags;
e8652753 266 bool reserved;
771fe6b9
JG
267};
268
771fe6b9
JG
269/*
270 * GEM objects.
271 */
272struct radeon_gem {
4c788679 273 struct mutex mutex;
771fe6b9
JG
274 struct list_head objects;
275};
276
277int radeon_gem_init(struct radeon_device *rdev);
278void radeon_gem_fini(struct radeon_device *rdev);
279int radeon_gem_object_create(struct radeon_device *rdev, int size,
4c788679
JG
280 int alignment, int initial_domain,
281 bool discardable, bool kernel,
282 struct drm_gem_object **obj);
771fe6b9
JG
283int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
284 uint64_t *gpu_addr);
285void radeon_gem_object_unpin(struct drm_gem_object *obj);
286
287
288/*
289 * GART structures, functions & helpers
290 */
291struct radeon_mc;
292
293struct radeon_gart_table_ram {
294 volatile uint32_t *ptr;
295};
296
297struct radeon_gart_table_vram {
4c788679 298 struct radeon_bo *robj;
771fe6b9
JG
299 volatile uint32_t *ptr;
300};
301
302union radeon_gart_table {
303 struct radeon_gart_table_ram ram;
304 struct radeon_gart_table_vram vram;
305};
306
a77f1718 307#define RADEON_GPU_PAGE_SIZE 4096
d594e46a 308#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
a77f1718 309
771fe6b9
JG
310struct radeon_gart {
311 dma_addr_t table_addr;
312 unsigned num_gpu_pages;
313 unsigned num_cpu_pages;
314 unsigned table_size;
315 union radeon_gart_table table;
316 struct page **pages;
317 dma_addr_t *pages_addr;
318 bool ready;
319};
320
321int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
322void radeon_gart_table_ram_free(struct radeon_device *rdev);
323int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
324void radeon_gart_table_vram_free(struct radeon_device *rdev);
325int radeon_gart_init(struct radeon_device *rdev);
326void radeon_gart_fini(struct radeon_device *rdev);
327void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
328 int pages);
329int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
330 int pages, struct page **pagelist);
331
332
333/*
334 * GPU MC structures, functions & helpers
335 */
336struct radeon_mc {
337 resource_size_t aper_size;
338 resource_size_t aper_base;
339 resource_size_t agp_base;
7a50f01a
DA
340 /* for some chips with <= 32MB we need to lie
341 * about vram size near mc fb location */
3ce0a23d 342 u64 mc_vram_size;
d594e46a 343 u64 visible_vram_size;
3ce0a23d
JG
344 u64 gtt_size;
345 u64 gtt_start;
346 u64 gtt_end;
3ce0a23d
JG
347 u64 vram_start;
348 u64 vram_end;
771fe6b9 349 unsigned vram_width;
3ce0a23d 350 u64 real_vram_size;
771fe6b9
JG
351 int vram_mtrr;
352 bool vram_is_ddr;
d594e46a 353 bool igp_sideport_enabled;
771fe6b9
JG
354};
355
06b6476d
AD
356bool radeon_combios_sideport_present(struct radeon_device *rdev);
357bool radeon_atombios_sideport_present(struct radeon_device *rdev);
771fe6b9
JG
358
359/*
360 * GPU scratch registers structures, functions & helpers
361 */
362struct radeon_scratch {
363 unsigned num_reg;
364 bool free[32];
365 uint32_t reg[32];
366};
367
368int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
369void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
370
371
372/*
373 * IRQS.
374 */
375struct radeon_irq {
376 bool installed;
377 bool sw_int;
378 /* FIXME: use a define max crtc rather than hardcode it */
45f9a39b 379 bool crtc_vblank_int[6];
73a6d3fc 380 wait_queue_head_t vblank_queue;
b500f680
AD
381 /* FIXME: use defines for max hpd/dacs */
382 bool hpd[6];
2031f77c
AD
383 bool gui_idle;
384 bool gui_idle_acked;
385 wait_queue_head_t idle_queue;
f2594933
CK
386 /* FIXME: use defines for max HDMI blocks */
387 bool hdmi[2];
1614f8b1
DA
388 spinlock_t sw_lock;
389 int sw_refcount;
771fe6b9
JG
390};
391
392int radeon_irq_kms_init(struct radeon_device *rdev);
393void radeon_irq_kms_fini(struct radeon_device *rdev);
1614f8b1
DA
394void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
395void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
771fe6b9
JG
396
397/*
398 * CP & ring.
399 */
400struct radeon_ib {
401 struct list_head list;
e821767b 402 unsigned idx;
771fe6b9
JG
403 uint64_t gpu_addr;
404 struct radeon_fence *fence;
e821767b 405 uint32_t *ptr;
771fe6b9 406 uint32_t length_dw;
e821767b 407 bool free;
771fe6b9
JG
408};
409
ecb114a1
DA
410/*
411 * locking -
412 * mutex protects scheduled_ibs, ready, alloc_bm
413 */
771fe6b9
JG
414struct radeon_ib_pool {
415 struct mutex mutex;
4c788679 416 struct radeon_bo *robj;
9f93ed39 417 struct list_head bogus_ib;
771fe6b9
JG
418 struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
419 bool ready;
e821767b 420 unsigned head_id;
771fe6b9
JG
421};
422
423struct radeon_cp {
4c788679 424 struct radeon_bo *ring_obj;
771fe6b9
JG
425 volatile uint32_t *ring;
426 unsigned rptr;
427 unsigned wptr;
428 unsigned wptr_old;
429 unsigned ring_size;
430 unsigned ring_free_dw;
431 int count_dw;
432 uint64_t gpu_addr;
433 uint32_t align_mask;
434 uint32_t ptr_mask;
435 struct mutex mutex;
436 bool ready;
437};
438
d8f60cfc
AD
439/*
440 * R6xx+ IH ring
441 */
442struct r600_ih {
4c788679 443 struct radeon_bo *ring_obj;
d8f60cfc
AD
444 volatile uint32_t *ring;
445 unsigned rptr;
446 unsigned wptr;
447 unsigned wptr_old;
448 unsigned ring_size;
449 uint64_t gpu_addr;
d8f60cfc
AD
450 uint32_t ptr_mask;
451 spinlock_t lock;
452 bool enabled;
453};
454
3ce0a23d 455struct r600_blit {
ff82f052 456 struct mutex mutex;
4c788679 457 struct radeon_bo *shader_obj;
3ce0a23d
JG
458 u64 shader_gpu_addr;
459 u32 vs_offset, ps_offset;
460 u32 state_offset;
461 u32 state_len;
462 u32 vb_used, vb_total;
463 struct radeon_ib *vb_ib;
464};
465
771fe6b9
JG
466int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
467void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
468int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
469int radeon_ib_pool_init(struct radeon_device *rdev);
470void radeon_ib_pool_fini(struct radeon_device *rdev);
471int radeon_ib_test(struct radeon_device *rdev);
9f93ed39 472extern void radeon_ib_bogus_add(struct radeon_device *rdev, struct radeon_ib *ib);
771fe6b9
JG
473/* Ring access between begin & end cannot sleep */
474void radeon_ring_free_size(struct radeon_device *rdev);
91700f3c 475int radeon_ring_alloc(struct radeon_device *rdev, unsigned ndw);
771fe6b9 476int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
91700f3c 477void radeon_ring_commit(struct radeon_device *rdev);
771fe6b9
JG
478void radeon_ring_unlock_commit(struct radeon_device *rdev);
479void radeon_ring_unlock_undo(struct radeon_device *rdev);
480int radeon_ring_test(struct radeon_device *rdev);
481int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
482void radeon_ring_fini(struct radeon_device *rdev);
483
484
485/*
486 * CS.
487 */
488struct radeon_cs_reloc {
489 struct drm_gem_object *gobj;
4c788679
JG
490 struct radeon_bo *robj;
491 struct radeon_bo_list lobj;
771fe6b9
JG
492 uint32_t handle;
493 uint32_t flags;
494};
495
496struct radeon_cs_chunk {
497 uint32_t chunk_id;
498 uint32_t length_dw;
513bcb46
DA
499 int kpage_idx[2];
500 uint32_t *kpage[2];
771fe6b9 501 uint32_t *kdata;
513bcb46
DA
502 void __user *user_ptr;
503 int last_copied_page;
504 int last_page_index;
771fe6b9
JG
505};
506
507struct radeon_cs_parser {
c8c15ff1 508 struct device *dev;
771fe6b9
JG
509 struct radeon_device *rdev;
510 struct drm_file *filp;
511 /* chunks */
512 unsigned nchunks;
513 struct radeon_cs_chunk *chunks;
514 uint64_t *chunks_array;
515 /* IB */
516 unsigned idx;
517 /* relocations */
518 unsigned nrelocs;
519 struct radeon_cs_reloc *relocs;
520 struct radeon_cs_reloc **relocs_ptr;
521 struct list_head validated;
522 /* indices of various chunks */
523 int chunk_ib_idx;
524 int chunk_relocs_idx;
525 struct radeon_ib *ib;
526 void *track;
3ce0a23d 527 unsigned family;
513bcb46 528 int parser_error;
771fe6b9
JG
529};
530
513bcb46
DA
531extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
532extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
533
534
535static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
536{
537 struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
538 u32 pg_idx, pg_offset;
539 u32 idx_value = 0;
540 int new_page;
541
542 pg_idx = (idx * 4) / PAGE_SIZE;
543 pg_offset = (idx * 4) % PAGE_SIZE;
544
545 if (ibc->kpage_idx[0] == pg_idx)
546 return ibc->kpage[0][pg_offset/4];
547 if (ibc->kpage_idx[1] == pg_idx)
548 return ibc->kpage[1][pg_offset/4];
549
550 new_page = radeon_cs_update_pages(p, pg_idx);
551 if (new_page < 0) {
552 p->parser_error = new_page;
553 return 0;
554 }
555
556 idx_value = ibc->kpage[new_page][pg_offset/4];
557 return idx_value;
558}
559
771fe6b9
JG
560struct radeon_cs_packet {
561 unsigned idx;
562 unsigned type;
563 unsigned reg;
564 unsigned opcode;
565 int count;
566 unsigned one_reg_wr;
567};
568
569typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
570 struct radeon_cs_packet *pkt,
571 unsigned idx, unsigned reg);
572typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
573 struct radeon_cs_packet *pkt);
574
575
576/*
577 * AGP
578 */
579int radeon_agp_init(struct radeon_device *rdev);
0ebf1717 580void radeon_agp_resume(struct radeon_device *rdev);
10b06122 581void radeon_agp_suspend(struct radeon_device *rdev);
771fe6b9
JG
582void radeon_agp_fini(struct radeon_device *rdev);
583
584
585/*
586 * Writeback
587 */
588struct radeon_wb {
4c788679 589 struct radeon_bo *wb_obj;
771fe6b9
JG
590 volatile uint32_t *wb;
591 uint64_t gpu_addr;
592};
593
c93bb85b
JG
594/**
595 * struct radeon_pm - power management datas
596 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
597 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
598 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
599 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
600 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
601 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
602 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
603 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
604 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
605 * @sclk: GPU clock Mhz (core bandwith depends of this clock)
606 * @needed_bandwidth: current bandwidth needs
607 *
608 * It keeps track of various data needed to take powermanagement decision.
609 * Bandwith need is used to determine minimun clock of the GPU and memory.
610 * Equation between gpu/memory clock and available bandwidth is hw dependent
611 * (type of memory, bus size, efficiency, ...)
612 */
ce8f5370
AD
613
614enum radeon_pm_method {
615 PM_METHOD_PROFILE,
616 PM_METHOD_DYNPM,
617};
618
619enum radeon_dynpm_state {
620 DYNPM_STATE_DISABLED,
621 DYNPM_STATE_MINIMUM,
622 DYNPM_STATE_PAUSED,
3f53eb6f
RW
623 DYNPM_STATE_ACTIVE,
624 DYNPM_STATE_SUSPENDED,
c913e23a 625};
ce8f5370
AD
626enum radeon_dynpm_action {
627 DYNPM_ACTION_NONE,
628 DYNPM_ACTION_MINIMUM,
629 DYNPM_ACTION_DOWNCLOCK,
630 DYNPM_ACTION_UPCLOCK,
631 DYNPM_ACTION_DEFAULT
c913e23a 632};
56278a8e
AD
633
634enum radeon_voltage_type {
635 VOLTAGE_NONE = 0,
636 VOLTAGE_GPIO,
637 VOLTAGE_VDDC,
638 VOLTAGE_SW
639};
640
0ec0e74f
AD
641enum radeon_pm_state_type {
642 POWER_STATE_TYPE_DEFAULT,
643 POWER_STATE_TYPE_POWERSAVE,
644 POWER_STATE_TYPE_BATTERY,
645 POWER_STATE_TYPE_BALANCED,
646 POWER_STATE_TYPE_PERFORMANCE,
647};
648
ce8f5370
AD
649enum radeon_pm_profile_type {
650 PM_PROFILE_DEFAULT,
651 PM_PROFILE_AUTO,
652 PM_PROFILE_LOW,
c9e75b21 653 PM_PROFILE_MID,
ce8f5370
AD
654 PM_PROFILE_HIGH,
655};
656
657#define PM_PROFILE_DEFAULT_IDX 0
658#define PM_PROFILE_LOW_SH_IDX 1
c9e75b21
AD
659#define PM_PROFILE_MID_SH_IDX 2
660#define PM_PROFILE_HIGH_SH_IDX 3
661#define PM_PROFILE_LOW_MH_IDX 4
662#define PM_PROFILE_MID_MH_IDX 5
663#define PM_PROFILE_HIGH_MH_IDX 6
664#define PM_PROFILE_MAX 7
ce8f5370
AD
665
666struct radeon_pm_profile {
667 int dpms_off_ps_idx;
668 int dpms_on_ps_idx;
669 int dpms_off_cm_idx;
670 int dpms_on_cm_idx;
516d0e46
AD
671};
672
56278a8e
AD
673struct radeon_voltage {
674 enum radeon_voltage_type type;
675 /* gpio voltage */
676 struct radeon_gpio_rec gpio;
677 u32 delay; /* delay in usec from voltage drop to sclk change */
678 bool active_high; /* voltage drop is active when bit is high */
679 /* VDDC voltage */
680 u8 vddc_id; /* index into vddc voltage table */
681 u8 vddci_id; /* index into vddci voltage table */
682 bool vddci_enabled;
683 /* r6xx+ sw */
684 u32 voltage;
685};
686
d7311171
AD
687/* clock mode flags */
688#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
689
56278a8e
AD
690struct radeon_pm_clock_info {
691 /* memory clock */
692 u32 mclk;
693 /* engine clock */
694 u32 sclk;
695 /* voltage info */
696 struct radeon_voltage voltage;
d7311171 697 /* standardized clock flags */
56278a8e
AD
698 u32 flags;
699};
700
a48b9b4e 701/* state flags */
d7311171 702#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
a48b9b4e 703
56278a8e 704struct radeon_power_state {
0ec0e74f 705 enum radeon_pm_state_type type;
56278a8e
AD
706 /* XXX: use a define for num clock modes */
707 struct radeon_pm_clock_info clock_info[8];
708 /* number of valid clock modes in this power state */
709 int num_clock_modes;
56278a8e 710 struct radeon_pm_clock_info *default_clock_mode;
a48b9b4e
AD
711 /* standardized state flags */
712 u32 flags;
79daedc9
AD
713 u32 misc; /* vbios specific flags */
714 u32 misc2; /* vbios specific flags */
715 int pcie_lanes; /* pcie lanes */
56278a8e
AD
716};
717
27459324
RM
718/*
719 * Some modes are overclocked by very low value, accept them
720 */
721#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
722
c93bb85b 723struct radeon_pm {
c913e23a 724 struct mutex mutex;
a48b9b4e
AD
725 u32 active_crtcs;
726 int active_crtc_count;
c913e23a 727 int req_vblank;
839461d3 728 bool vblank_sync;
2031f77c 729 bool gui_idle;
c93bb85b
JG
730 fixed20_12 max_bandwidth;
731 fixed20_12 igp_sideport_mclk;
732 fixed20_12 igp_system_mclk;
733 fixed20_12 igp_ht_link_clk;
734 fixed20_12 igp_ht_link_width;
735 fixed20_12 k8_bandwidth;
736 fixed20_12 sideport_bandwidth;
737 fixed20_12 ht_bandwidth;
738 fixed20_12 core_bandwidth;
739 fixed20_12 sclk;
f47299c5 740 fixed20_12 mclk;
c93bb85b 741 fixed20_12 needed_bandwidth;
56278a8e
AD
742 /* XXX: use a define for num power modes */
743 struct radeon_power_state power_state[8];
744 /* number of valid power states */
745 int num_power_states;
a48b9b4e
AD
746 int current_power_state_index;
747 int current_clock_mode_index;
748 int requested_power_state_index;
749 int requested_clock_mode_index;
750 int default_power_state_index;
751 u32 current_sclk;
752 u32 current_mclk;
4d60173f 753 u32 current_vddc;
29fb52ca 754 struct radeon_i2c_chan *i2c_bus;
ce8f5370
AD
755 /* selected pm method */
756 enum radeon_pm_method pm_method;
757 /* dynpm power management */
758 struct delayed_work dynpm_idle_work;
759 enum radeon_dynpm_state dynpm_state;
760 enum radeon_dynpm_action dynpm_planned_action;
761 unsigned long dynpm_action_timeout;
762 bool dynpm_can_upclock;
763 bool dynpm_can_downclock;
764 /* profile-based power management */
765 enum radeon_pm_profile_type profile;
766 int profile_index;
767 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
c93bb85b
JG
768};
769
771fe6b9
JG
770
771/*
772 * Benchmarking
773 */
774void radeon_benchmark(struct radeon_device *rdev);
775
776
ecc0b326
MD
777/*
778 * Testing
779 */
780void radeon_test_moves(struct radeon_device *rdev);
781
782
771fe6b9
JG
783/*
784 * Debugfs
785 */
786int radeon_debugfs_add_files(struct radeon_device *rdev,
787 struct drm_info_list *files,
788 unsigned nfiles);
789int radeon_debugfs_fence_init(struct radeon_device *rdev);
771fe6b9
JG
790
791
792/*
793 * ASIC specific functions.
794 */
795struct radeon_asic {
068a117c 796 int (*init)(struct radeon_device *rdev);
3ce0a23d
JG
797 void (*fini)(struct radeon_device *rdev);
798 int (*resume)(struct radeon_device *rdev);
799 int (*suspend)(struct radeon_device *rdev);
28d52043 800 void (*vga_set_state)(struct radeon_device *rdev, bool state);
225758d8 801 bool (*gpu_is_lockup)(struct radeon_device *rdev);
a2d07b74 802 int (*asic_reset)(struct radeon_device *rdev);
771fe6b9
JG
803 void (*gart_tlb_flush)(struct radeon_device *rdev);
804 int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
805 int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
806 void (*cp_fini)(struct radeon_device *rdev);
807 void (*cp_disable)(struct radeon_device *rdev);
3ce0a23d 808 void (*cp_commit)(struct radeon_device *rdev);
771fe6b9 809 void (*ring_start)(struct radeon_device *rdev);
3ce0a23d
JG
810 int (*ring_test)(struct radeon_device *rdev);
811 void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
771fe6b9
JG
812 int (*irq_set)(struct radeon_device *rdev);
813 int (*irq_process)(struct radeon_device *rdev);
7ed220d7 814 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
771fe6b9
JG
815 void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
816 int (*cs_parse)(struct radeon_cs_parser *p);
817 int (*copy_blit)(struct radeon_device *rdev,
818 uint64_t src_offset,
819 uint64_t dst_offset,
820 unsigned num_pages,
821 struct radeon_fence *fence);
822 int (*copy_dma)(struct radeon_device *rdev,
823 uint64_t src_offset,
824 uint64_t dst_offset,
825 unsigned num_pages,
826 struct radeon_fence *fence);
827 int (*copy)(struct radeon_device *rdev,
828 uint64_t src_offset,
829 uint64_t dst_offset,
830 unsigned num_pages,
831 struct radeon_fence *fence);
7433874e 832 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
771fe6b9 833 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
7433874e 834 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
771fe6b9 835 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
c836a412 836 int (*get_pcie_lanes)(struct radeon_device *rdev);
771fe6b9
JG
837 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
838 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
e024e110
DA
839 int (*set_surface_reg)(struct radeon_device *rdev, int reg,
840 uint32_t tiling_flags, uint32_t pitch,
841 uint32_t offset, uint32_t obj_size);
9479c54f 842 void (*clear_surface_reg)(struct radeon_device *rdev, int reg);
c93bb85b 843 void (*bandwidth_update)(struct radeon_device *rdev);
429770b3
AD
844 void (*hpd_init)(struct radeon_device *rdev);
845 void (*hpd_fini)(struct radeon_device *rdev);
846 bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
847 void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
062b389c
JG
848 /* ioctl hw specific callback. Some hw might want to perform special
849 * operation on specific ioctl. For instance on wait idle some hw
850 * might want to perform and HDP flush through MMIO as it seems that
851 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
852 * through ring.
853 */
854 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
def9ba9c 855 bool (*gui_idle)(struct radeon_device *rdev);
ce8f5370 856 /* power management */
49e02b73
AD
857 void (*pm_misc)(struct radeon_device *rdev);
858 void (*pm_prepare)(struct radeon_device *rdev);
859 void (*pm_finish)(struct radeon_device *rdev);
ce8f5370
AD
860 void (*pm_init_profile)(struct radeon_device *rdev);
861 void (*pm_get_dynpm_state)(struct radeon_device *rdev);
771fe6b9
JG
862};
863
21f9a437
JG
864/*
865 * Asic structures
866 */
225758d8
JG
867struct r100_gpu_lockup {
868 unsigned long last_jiffies;
869 u32 last_cp_rptr;
870};
871
551ebd83 872struct r100_asic {
225758d8
JG
873 const unsigned *reg_safe_bm;
874 unsigned reg_safe_bm_size;
875 u32 hdp_cntl;
876 struct r100_gpu_lockup lockup;
551ebd83
DA
877};
878
21f9a437 879struct r300_asic {
225758d8
JG
880 const unsigned *reg_safe_bm;
881 unsigned reg_safe_bm_size;
882 u32 resync_scratch;
883 u32 hdp_cntl;
884 struct r100_gpu_lockup lockup;
21f9a437
JG
885};
886
887struct r600_asic {
225758d8
JG
888 unsigned max_pipes;
889 unsigned max_tile_pipes;
890 unsigned max_simds;
891 unsigned max_backends;
892 unsigned max_gprs;
893 unsigned max_threads;
894 unsigned max_stack_entries;
895 unsigned max_hw_contexts;
896 unsigned max_gs_threads;
897 unsigned sx_max_export_size;
898 unsigned sx_max_export_pos_size;
899 unsigned sx_max_export_smx_size;
900 unsigned sq_num_cf_insts;
901 unsigned tiling_nbanks;
902 unsigned tiling_npipes;
903 unsigned tiling_group_size;
904 struct r100_gpu_lockup lockup;
21f9a437
JG
905};
906
907struct rv770_asic {
225758d8
JG
908 unsigned max_pipes;
909 unsigned max_tile_pipes;
910 unsigned max_simds;
911 unsigned max_backends;
912 unsigned max_gprs;
913 unsigned max_threads;
914 unsigned max_stack_entries;
915 unsigned max_hw_contexts;
916 unsigned max_gs_threads;
917 unsigned sx_max_export_size;
918 unsigned sx_max_export_pos_size;
919 unsigned sx_max_export_smx_size;
920 unsigned sq_num_cf_insts;
921 unsigned sx_num_of_sets;
922 unsigned sc_prim_fifo_size;
923 unsigned sc_hiz_tile_fifo_size;
924 unsigned sc_earlyz_tile_fifo_fize;
925 unsigned tiling_nbanks;
926 unsigned tiling_npipes;
927 unsigned tiling_group_size;
928 struct r100_gpu_lockup lockup;
21f9a437
JG
929};
930
32fcdbf4
AD
931struct evergreen_asic {
932 unsigned num_ses;
933 unsigned max_pipes;
934 unsigned max_tile_pipes;
935 unsigned max_simds;
936 unsigned max_backends;
937 unsigned max_gprs;
938 unsigned max_threads;
939 unsigned max_stack_entries;
940 unsigned max_hw_contexts;
941 unsigned max_gs_threads;
942 unsigned sx_max_export_size;
943 unsigned sx_max_export_pos_size;
944 unsigned sx_max_export_smx_size;
945 unsigned sq_num_cf_insts;
946 unsigned sx_num_of_sets;
947 unsigned sc_prim_fifo_size;
948 unsigned sc_hiz_tile_fifo_size;
949 unsigned sc_earlyz_tile_fifo_size;
950 unsigned tiling_nbanks;
951 unsigned tiling_npipes;
952 unsigned tiling_group_size;
953};
954
068a117c
JG
955union radeon_asic_config {
956 struct r300_asic r300;
551ebd83 957 struct r100_asic r100;
3ce0a23d
JG
958 struct r600_asic r600;
959 struct rv770_asic rv770;
32fcdbf4 960 struct evergreen_asic evergreen;
068a117c
JG
961};
962
0a10c851
DV
963/*
964 * asic initizalization from radeon_asic.c
965 */
966void radeon_agp_disable(struct radeon_device *rdev);
967int radeon_asic_init(struct radeon_device *rdev);
968
771fe6b9
JG
969
970/*
971 * IOCTL.
972 */
973int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
974 struct drm_file *filp);
975int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
976 struct drm_file *filp);
977int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
978 struct drm_file *file_priv);
979int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
980 struct drm_file *file_priv);
981int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
982 struct drm_file *file_priv);
983int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
984 struct drm_file *file_priv);
985int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
986 struct drm_file *filp);
987int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
988 struct drm_file *filp);
989int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
990 struct drm_file *filp);
991int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
992 struct drm_file *filp);
993int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
e024e110
DA
994int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
995 struct drm_file *filp);
996int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
997 struct drm_file *filp);
771fe6b9
JG
998
999
1000/*
1001 * Core structure, functions and helpers.
1002 */
1003typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1004typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1005
1006struct radeon_device {
9f022ddf 1007 struct device *dev;
771fe6b9
JG
1008 struct drm_device *ddev;
1009 struct pci_dev *pdev;
1010 /* ASIC */
068a117c 1011 union radeon_asic_config config;
771fe6b9
JG
1012 enum radeon_family family;
1013 unsigned long flags;
1014 int usec_timeout;
1015 enum radeon_pll_errata pll_errata;
1016 int num_gb_pipes;
f779b3e5 1017 int num_z_pipes;
771fe6b9
JG
1018 int disp_priority;
1019 /* BIOS */
1020 uint8_t *bios;
1021 bool is_atom_bios;
1022 uint16_t bios_header_start;
4c788679 1023 struct radeon_bo *stollen_vga_memory;
771fe6b9 1024 /* Register mmio */
4c9bc75c
DA
1025 resource_size_t rmmio_base;
1026 resource_size_t rmmio_size;
771fe6b9 1027 void *rmmio;
771fe6b9
JG
1028 radeon_rreg_t mc_rreg;
1029 radeon_wreg_t mc_wreg;
1030 radeon_rreg_t pll_rreg;
1031 radeon_wreg_t pll_wreg;
de1b2898 1032 uint32_t pcie_reg_mask;
771fe6b9
JG
1033 radeon_rreg_t pciep_rreg;
1034 radeon_wreg_t pciep_wreg;
1035 struct radeon_clock clock;
1036 struct radeon_mc mc;
1037 struct radeon_gart gart;
1038 struct radeon_mode_info mode_info;
1039 struct radeon_scratch scratch;
1040 struct radeon_mman mman;
1041 struct radeon_fence_driver fence_drv;
1042 struct radeon_cp cp;
1043 struct radeon_ib_pool ib_pool;
1044 struct radeon_irq irq;
1045 struct radeon_asic *asic;
1046 struct radeon_gem gem;
c93bb85b 1047 struct radeon_pm pm;
f657c2a7 1048 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
771fe6b9
JG
1049 struct mutex cs_mutex;
1050 struct radeon_wb wb;
3ce0a23d 1051 struct radeon_dummy_page dummy_page;
771fe6b9
JG
1052 bool gpu_lockup;
1053 bool shutdown;
1054 bool suspend;
ad49f501 1055 bool need_dma32;
733289c2 1056 bool accel_working;
e024e110 1057 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
3ce0a23d
JG
1058 const struct firmware *me_fw; /* all family ME firmware */
1059 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
d8f60cfc 1060 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
3ce0a23d 1061 struct r600_blit r600_blit;
3e5cb98d 1062 int msi_enabled; /* msi enabled */
d8f60cfc 1063 struct r600_ih ih; /* r6/700 interrupt ring */
d4877cf2
AD
1064 struct workqueue_struct *wq;
1065 struct work_struct hotplug_work;
18917b60 1066 int num_crtc; /* number of crtcs */
40bacf16 1067 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
5876dd24 1068 struct mutex vram_mutex;
dafc3bd5
CK
1069
1070 /* audio stuff */
1071 struct timer_list audio_timer;
1072 int audio_channels;
1073 int audio_rate;
1074 int audio_bits_per_sample;
1075 uint8_t audio_status_bits;
1076 uint8_t audio_category_code;
6a9ee8af
DA
1077
1078 bool powered_down;
ce8f5370 1079 struct notifier_block acpi_nb;
771fe6b9
JG
1080};
1081
1082int radeon_device_init(struct radeon_device *rdev,
1083 struct drm_device *ddev,
1084 struct pci_dev *pdev,
1085 uint32_t flags);
1086void radeon_device_fini(struct radeon_device *rdev);
1087int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1088
3ce0a23d
JG
1089/* r600 blit */
1090int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
1091void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
1092void r600_kms_blit_copy(struct radeon_device *rdev,
1093 u64 src_gpu_addr, u64 dst_gpu_addr,
1094 int size_bytes);
1095
de1b2898
DA
1096static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
1097{
07bec2df 1098 if (reg < rdev->rmmio_size)
de1b2898
DA
1099 return readl(((void __iomem *)rdev->rmmio) + reg);
1100 else {
1101 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
1102 return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
1103 }
1104}
1105
1106static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1107{
07bec2df 1108 if (reg < rdev->rmmio_size)
de1b2898
DA
1109 writel(v, ((void __iomem *)rdev->rmmio) + reg);
1110 else {
1111 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
1112 writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
1113 }
1114}
1115
4c788679
JG
1116/*
1117 * Cast helper
1118 */
1119#define to_radeon_fence(p) ((struct radeon_fence *)(p))
771fe6b9
JG
1120
1121/*
1122 * Registers read & write functions.
1123 */
1124#define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
1125#define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
de1b2898 1126#define RREG32(reg) r100_mm_rreg(rdev, (reg))
3ce0a23d 1127#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
de1b2898 1128#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
771fe6b9
JG
1129#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1130#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1131#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1132#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1133#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1134#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
de1b2898
DA
1135#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1136#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
aa5120d2
RM
1137#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
1138#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
771fe6b9
JG
1139#define WREG32_P(reg, val, mask) \
1140 do { \
1141 uint32_t tmp_ = RREG32(reg); \
1142 tmp_ &= (mask); \
1143 tmp_ |= ((val) & ~(mask)); \
1144 WREG32(reg, tmp_); \
1145 } while (0)
1146#define WREG32_PLL_P(reg, val, mask) \
1147 do { \
1148 uint32_t tmp_ = RREG32_PLL(reg); \
1149 tmp_ &= (mask); \
1150 tmp_ |= ((val) & ~(mask)); \
1151 WREG32_PLL(reg, tmp_); \
1152 } while (0)
3ce0a23d 1153#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
771fe6b9 1154
de1b2898
DA
1155/*
1156 * Indirect registers accessor
1157 */
1158static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1159{
1160 uint32_t r;
1161
1162 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1163 r = RREG32(RADEON_PCIE_DATA);
1164 return r;
1165}
1166
1167static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1168{
1169 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1170 WREG32(RADEON_PCIE_DATA, (v));
1171}
1172
771fe6b9
JG
1173void r100_pll_errata_after_index(struct radeon_device *rdev);
1174
1175
1176/*
1177 * ASICs helpers.
1178 */
b995e433
DA
1179#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1180 (rdev->pdev->device == 0x5969))
771fe6b9
JG
1181#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1182 (rdev->family == CHIP_RV200) || \
1183 (rdev->family == CHIP_RS100) || \
1184 (rdev->family == CHIP_RS200) || \
1185 (rdev->family == CHIP_RV250) || \
1186 (rdev->family == CHIP_RV280) || \
1187 (rdev->family == CHIP_RS300))
1188#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1189 (rdev->family == CHIP_RV350) || \
1190 (rdev->family == CHIP_R350) || \
1191 (rdev->family == CHIP_RV380) || \
1192 (rdev->family == CHIP_R420) || \
1193 (rdev->family == CHIP_R423) || \
1194 (rdev->family == CHIP_RV410) || \
1195 (rdev->family == CHIP_RS400) || \
1196 (rdev->family == CHIP_RS480))
1197#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
1198#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1199#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
bcc1c2a1 1200#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
771fe6b9
JG
1201
1202/*
1203 * BIOS helpers.
1204 */
1205#define RBIOS8(i) (rdev->bios[i])
1206#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1207#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1208
1209int radeon_combios_init(struct radeon_device *rdev);
1210void radeon_combios_fini(struct radeon_device *rdev);
1211int radeon_atombios_init(struct radeon_device *rdev);
1212void radeon_atombios_fini(struct radeon_device *rdev);
1213
1214
1215/*
1216 * RING helpers.
1217 */
771fe6b9
JG
1218static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
1219{
1220#if DRM_DEBUG_CODE
1221 if (rdev->cp.count_dw <= 0) {
1222 DRM_ERROR("radeon: writting more dword to ring than expected !\n");
1223 }
1224#endif
1225 rdev->cp.ring[rdev->cp.wptr++] = v;
1226 rdev->cp.wptr &= rdev->cp.ptr_mask;
1227 rdev->cp.count_dw--;
1228 rdev->cp.ring_free_dw--;
1229}
1230
1231
1232/*
1233 * ASICs macro.
1234 */
068a117c 1235#define radeon_init(rdev) (rdev)->asic->init((rdev))
3ce0a23d
JG
1236#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1237#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1238#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
771fe6b9 1239#define radeon_cs_parse(p) rdev->asic->cs_parse((p))
28d52043 1240#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
225758d8 1241#define radeon_gpu_is_lockup(rdev) (rdev)->asic->gpu_is_lockup((rdev))
a2d07b74 1242#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
771fe6b9
JG
1243#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
1244#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
3ce0a23d 1245#define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
771fe6b9 1246#define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
3ce0a23d
JG
1247#define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
1248#define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
771fe6b9
JG
1249#define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
1250#define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
7ed220d7 1251#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
771fe6b9
JG
1252#define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
1253#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
1254#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
1255#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
7433874e 1256#define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
771fe6b9 1257#define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
7433874e 1258#define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
93e7de7b 1259#define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
c836a412 1260#define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev))
771fe6b9
JG
1261#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
1262#define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
e024e110
DA
1263#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
1264#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
c93bb85b 1265#define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
429770b3
AD
1266#define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
1267#define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
1268#define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
1269#define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
def9ba9c 1270#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
a424816f
AD
1271#define radeon_pm_misc(rdev) (rdev)->asic->pm_misc((rdev))
1272#define radeon_pm_prepare(rdev) (rdev)->asic->pm_prepare((rdev))
1273#define radeon_pm_finish(rdev) (rdev)->asic->pm_finish((rdev))
ce8f5370
AD
1274#define radeon_pm_init_profile(rdev) (rdev)->asic->pm_init_profile((rdev))
1275#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm_get_dynpm_state((rdev))
771fe6b9 1276
6cf8a3f5 1277/* Common functions */
700a0cc0 1278/* AGP */
90aca4d2 1279extern int radeon_gpu_reset(struct radeon_device *rdev);
700a0cc0 1280extern void radeon_agp_disable(struct radeon_device *rdev);
4aac0473 1281extern int radeon_gart_table_vram_pin(struct radeon_device *rdev);
82568565 1282extern void radeon_gart_restore(struct radeon_device *rdev);
21f9a437
JG
1283extern int radeon_modeset_init(struct radeon_device *rdev);
1284extern void radeon_modeset_fini(struct radeon_device *rdev);
9f022ddf 1285extern bool radeon_card_posted(struct radeon_device *rdev);
f47299c5 1286extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
f46c0120 1287extern void radeon_update_display_priority(struct radeon_device *rdev);
72542d77 1288extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
21f9a437
JG
1289extern int radeon_clocks_init(struct radeon_device *rdev);
1290extern void radeon_clocks_fini(struct radeon_device *rdev);
1291extern void radeon_scratch_init(struct radeon_device *rdev);
1292extern void radeon_surface_init(struct radeon_device *rdev);
1293extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
ca6ffc64 1294extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
d39c3b89 1295extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
312ea8da 1296extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
d03d8589 1297extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
d594e46a
JG
1298extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1299extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
6a9ee8af
DA
1300extern int radeon_resume_kms(struct drm_device *dev);
1301extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
6cf8a3f5 1302
a18d7ea1 1303/* r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 */
225758d8
JG
1304extern void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp);
1305extern bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp);
9f022ddf 1306
d4550907
JG
1307/* rv200,rv250,rv280 */
1308extern void r200_set_safe_registers(struct radeon_device *rdev);
9f022ddf
JG
1309
1310/* r300,r350,rv350,rv370,rv380 */
1311extern void r300_set_reg_safe(struct radeon_device *rdev);
1312extern void r300_mc_program(struct radeon_device *rdev);
d594e46a 1313extern void r300_mc_init(struct radeon_device *rdev);
ca6ffc64
JG
1314extern void r300_clock_startup(struct radeon_device *rdev);
1315extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
4aac0473
JG
1316extern int rv370_pcie_gart_init(struct radeon_device *rdev);
1317extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
1318extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
9f022ddf 1319extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
a18d7ea1 1320
905b6822 1321/* r420,r423,rv410 */
21f9a437
JG
1322extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
1323extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
9f022ddf 1324extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
d39c3b89 1325extern void r420_pipes_init(struct radeon_device *rdev);
905b6822 1326
21f9a437 1327/* rv515 */
d39c3b89
JG
1328struct rv515_mc_save {
1329 u32 d1vga_control;
1330 u32 d2vga_control;
1331 u32 vga_render_control;
1332 u32 vga_hdp_control;
1333 u32 d1crtc_control;
1334 u32 d2crtc_control;
1335};
21f9a437 1336extern void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
d39c3b89
JG
1337extern void rv515_vga_render_disable(struct radeon_device *rdev);
1338extern void rv515_set_safe_registers(struct radeon_device *rdev);
f0ed1f65
JG
1339extern void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
1340extern void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
1341extern void rv515_clock_startup(struct radeon_device *rdev);
1342extern void rv515_debugfs(struct radeon_device *rdev);
1343extern int rv515_suspend(struct radeon_device *rdev);
21f9a437 1344
3bc68535
JG
1345/* rs400 */
1346extern int rs400_gart_init(struct radeon_device *rdev);
1347extern int rs400_gart_enable(struct radeon_device *rdev);
1348extern void rs400_gart_adjust_size(struct radeon_device *rdev);
1349extern void rs400_gart_disable(struct radeon_device *rdev);
1350extern void rs400_gart_fini(struct radeon_device *rdev);
1351
1352/* rs600 */
1353extern void rs600_set_safe_registers(struct radeon_device *rdev);
ac447df4
JG
1354extern int rs600_irq_set(struct radeon_device *rdev);
1355extern void rs600_irq_disable(struct radeon_device *rdev);
3bc68535 1356
21f9a437
JG
1357/* rs690, rs740 */
1358extern void rs690_line_buffer_adjust(struct radeon_device *rdev,
1359 struct drm_display_mode *mode1,
1360 struct drm_display_mode *mode2);
1361
1362/* r600, rv610, rv630, rv620, rv635, rv670, rs780, rs880 */
d594e46a 1363extern void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
21f9a437
JG
1364extern bool r600_card_posted(struct radeon_device *rdev);
1365extern void r600_cp_stop(struct radeon_device *rdev);
fe251e2f 1366extern int r600_cp_start(struct radeon_device *rdev);
21f9a437
JG
1367extern void r600_ring_init(struct radeon_device *rdev, unsigned ring_size);
1368extern int r600_cp_resume(struct radeon_device *rdev);
655efd3d 1369extern void r600_cp_fini(struct radeon_device *rdev);
21f9a437 1370extern int r600_count_pipe_bits(uint32_t val);
21f9a437 1371extern int r600_mc_wait_for_idle(struct radeon_device *rdev);
4aac0473 1372extern int r600_pcie_gart_init(struct radeon_device *rdev);
21f9a437
JG
1373extern void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
1374extern int r600_ib_test(struct radeon_device *rdev);
1375extern int r600_ring_test(struct radeon_device *rdev);
21f9a437 1376extern void r600_wb_fini(struct radeon_device *rdev);
81cc35bf
JG
1377extern int r600_wb_enable(struct radeon_device *rdev);
1378extern void r600_wb_disable(struct radeon_device *rdev);
21f9a437
JG
1379extern void r600_scratch_init(struct radeon_device *rdev);
1380extern int r600_blit_init(struct radeon_device *rdev);
1381extern void r600_blit_fini(struct radeon_device *rdev);
d8f60cfc 1382extern int r600_init_microcode(struct radeon_device *rdev);
a2d07b74 1383extern int r600_asic_reset(struct radeon_device *rdev);
d8f60cfc
AD
1384/* r600 irq */
1385extern int r600_irq_init(struct radeon_device *rdev);
1386extern void r600_irq_fini(struct radeon_device *rdev);
1387extern void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
1388extern int r600_irq_set(struct radeon_device *rdev);
0c45249f 1389extern void r600_irq_suspend(struct radeon_device *rdev);
45f9a39b
AD
1390extern void r600_disable_interrupts(struct radeon_device *rdev);
1391extern void r600_rlc_stop(struct radeon_device *rdev);
0c45249f 1392/* r600 audio */
dafc3bd5
CK
1393extern int r600_audio_init(struct radeon_device *rdev);
1394extern int r600_audio_tmds_index(struct drm_encoder *encoder);
1395extern void r600_audio_set_clock(struct drm_encoder *encoder, int clock);
58bd0863
CK
1396extern int r600_audio_channels(struct radeon_device *rdev);
1397extern int r600_audio_bits_per_sample(struct radeon_device *rdev);
1398extern int r600_audio_rate(struct radeon_device *rdev);
1399extern uint8_t r600_audio_status_bits(struct radeon_device *rdev);
1400extern uint8_t r600_audio_category_code(struct radeon_device *rdev);
f2594933 1401extern void r600_audio_schedule_polling(struct radeon_device *rdev);
58bd0863
CK
1402extern void r600_audio_enable_polling(struct drm_encoder *encoder);
1403extern void r600_audio_disable_polling(struct drm_encoder *encoder);
dafc3bd5
CK
1404extern void r600_audio_fini(struct radeon_device *rdev);
1405extern void r600_hdmi_init(struct drm_encoder *encoder);
2cd6218c
RM
1406extern void r600_hdmi_enable(struct drm_encoder *encoder);
1407extern void r600_hdmi_disable(struct drm_encoder *encoder);
dafc3bd5
CK
1408extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
1409extern int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder);
58bd0863 1410extern void r600_hdmi_update_audio_settings(struct drm_encoder *encoder);
dafc3bd5 1411
fe251e2f
AD
1412extern void r700_cp_stop(struct radeon_device *rdev);
1413extern void r700_cp_fini(struct radeon_device *rdev);
0ca2ab52
AD
1414extern void evergreen_disable_interrupt_state(struct radeon_device *rdev);
1415extern int evergreen_irq_set(struct radeon_device *rdev);
fe251e2f 1416
bcc1c2a1
AD
1417/* evergreen */
1418struct evergreen_mc_save {
1419 u32 vga_control[6];
1420 u32 vga_render_control;
1421 u32 vga_hdp_control;
1422 u32 crtc_control[6];
1423};
1424
4c788679
JG
1425#include "radeon_object.h"
1426
771fe6b9 1427#endif