]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/gpu/drm/radeon/radeon.h
Merge branch 'for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/tiwai/sound-2.6
[net-next-2.6.git] / drivers / gpu / drm / radeon / radeon.h
CommitLineData
771fe6b9
JG
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
771fe6b9
JG
31/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
d39c3b89
JG
45/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
771fe6b9
JG
63#include <asm/atomic.h>
64#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
4c788679
JG
68#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
72
c2142715 73#include "radeon_family.h"
771fe6b9
JG
74#include "radeon_mode.h"
75#include "radeon_reg.h"
771fe6b9
JG
76
77/*
78 * Modules parameters.
79 */
80extern int radeon_no_wb;
81extern int radeon_modeset;
82extern int radeon_dynclks;
83extern int radeon_r4xx_atom;
84extern int radeon_agpmode;
85extern int radeon_vram_limit;
86extern int radeon_gart_size;
87extern int radeon_benchmarking;
ecc0b326 88extern int radeon_testing;
771fe6b9 89extern int radeon_connector_table;
4ce001ab 90extern int radeon_tv;
b27b6375 91extern int radeon_new_pll;
dafc3bd5 92extern int radeon_audio;
f46c0120 93extern int radeon_disp_priority;
e2b0a8e1 94extern int radeon_hw_i2c;
771fe6b9
JG
95
96/*
97 * Copy from radeon_drv.h so we don't have to include both and have conflicting
98 * symbol;
99 */
100#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
225758d8 101#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
e821767b 102/* RADEON_IB_POOL_SIZE must be a power of 2 */
771fe6b9
JG
103#define RADEON_IB_POOL_SIZE 16
104#define RADEON_DEBUGFS_MAX_NUM_FILES 32
105#define RADEONFB_CONN_LIMIT 4
f657c2a7 106#define RADEON_BIOS_NUM_SCRATCH 8
771fe6b9 107
771fe6b9
JG
108/*
109 * Errata workarounds.
110 */
111enum radeon_pll_errata {
112 CHIP_ERRATA_R300_CG = 0x00000001,
113 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
114 CHIP_ERRATA_PLL_DELAY = 0x00000004
115};
116
117
118struct radeon_device;
119
120
121/*
122 * BIOS.
123 */
6a9ee8af
DA
124#define ATRM_BIOS_PAGE 4096
125
8edb381d 126#if defined(CONFIG_VGA_SWITCHEROO)
6a9ee8af
DA
127bool radeon_atrm_supported(struct pci_dev *pdev);
128int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
8edb381d
DA
129#else
130static inline bool radeon_atrm_supported(struct pci_dev *pdev)
131{
132 return false;
133}
134
135static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
136 return -EINVAL;
137}
138#endif
771fe6b9
JG
139bool radeon_get_bios(struct radeon_device *rdev);
140
3ce0a23d 141
771fe6b9 142/*
3ce0a23d 143 * Dummy page
771fe6b9 144 */
3ce0a23d
JG
145struct radeon_dummy_page {
146 struct page *page;
147 dma_addr_t addr;
148};
149int radeon_dummy_page_init(struct radeon_device *rdev);
150void radeon_dummy_page_fini(struct radeon_device *rdev);
151
771fe6b9 152
3ce0a23d
JG
153/*
154 * Clocks
155 */
771fe6b9
JG
156struct radeon_clock {
157 struct radeon_pll p1pll;
158 struct radeon_pll p2pll;
bcc1c2a1 159 struct radeon_pll dcpll;
771fe6b9
JG
160 struct radeon_pll spll;
161 struct radeon_pll mpll;
162 /* 10 Khz units */
163 uint32_t default_mclk;
164 uint32_t default_sclk;
bcc1c2a1
AD
165 uint32_t default_dispclk;
166 uint32_t dp_extclk;
771fe6b9
JG
167};
168
7433874e
RM
169/*
170 * Power management
171 */
172int radeon_pm_init(struct radeon_device *rdev);
29fb52ca 173void radeon_pm_fini(struct radeon_device *rdev);
c913e23a 174void radeon_pm_compute_clocks(struct radeon_device *rdev);
ce8f5370
AD
175void radeon_pm_suspend(struct radeon_device *rdev);
176void radeon_pm_resume(struct radeon_device *rdev);
56278a8e
AD
177void radeon_combios_get_power_modes(struct radeon_device *rdev);
178void radeon_atombios_get_power_modes(struct radeon_device *rdev);
7ac9aa5a 179void radeon_atom_set_voltage(struct radeon_device *rdev, u16 level);
3ce0a23d 180
771fe6b9
JG
181/*
182 * Fences.
183 */
184struct radeon_fence_driver {
185 uint32_t scratch_reg;
186 atomic_t seq;
187 uint32_t last_seq;
225758d8
JG
188 unsigned long last_jiffies;
189 unsigned long last_timeout;
771fe6b9
JG
190 wait_queue_head_t queue;
191 rwlock_t lock;
192 struct list_head created;
193 struct list_head emited;
194 struct list_head signaled;
0a0c7596 195 bool initialized;
771fe6b9
JG
196};
197
198struct radeon_fence {
199 struct radeon_device *rdev;
200 struct kref kref;
201 struct list_head list;
202 /* protected by radeon_fence.lock */
203 uint32_t seq;
771fe6b9
JG
204 bool emited;
205 bool signaled;
206};
207
208int radeon_fence_driver_init(struct radeon_device *rdev);
209void radeon_fence_driver_fini(struct radeon_device *rdev);
210int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
211int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
212void radeon_fence_process(struct radeon_device *rdev);
213bool radeon_fence_signaled(struct radeon_fence *fence);
214int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
215int radeon_fence_wait_next(struct radeon_device *rdev);
216int radeon_fence_wait_last(struct radeon_device *rdev);
217struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
218void radeon_fence_unref(struct radeon_fence **fence);
219
e024e110
DA
220/*
221 * Tiling registers
222 */
223struct radeon_surface_reg {
4c788679 224 struct radeon_bo *bo;
e024e110
DA
225};
226
227#define RADEON_GEM_MAX_SURFACES 8
771fe6b9
JG
228
229/*
4c788679 230 * TTM.
771fe6b9 231 */
4c788679
JG
232struct radeon_mman {
233 struct ttm_bo_global_ref bo_global_ref;
234 struct ttm_global_reference mem_global_ref;
4c788679 235 struct ttm_bo_device bdev;
0a0c7596
JG
236 bool mem_global_referenced;
237 bool initialized;
4c788679
JG
238};
239
240struct radeon_bo {
241 /* Protected by gem.mutex */
242 struct list_head list;
243 /* Protected by tbo.reserved */
312ea8da
JG
244 u32 placements[3];
245 struct ttm_placement placement;
4c788679
JG
246 struct ttm_buffer_object tbo;
247 struct ttm_bo_kmap_obj kmap;
248 unsigned pin_count;
249 void *kptr;
250 u32 tiling_flags;
251 u32 pitch;
252 int surface_reg;
253 /* Constant after initialization */
254 struct radeon_device *rdev;
255 struct drm_gem_object *gobj;
256};
771fe6b9 257
4c788679 258struct radeon_bo_list {
771fe6b9 259 struct list_head list;
4c788679 260 struct radeon_bo *bo;
771fe6b9
JG
261 uint64_t gpu_offset;
262 unsigned rdomain;
263 unsigned wdomain;
4c788679 264 u32 tiling_flags;
e8652753 265 bool reserved;
771fe6b9
JG
266};
267
771fe6b9
JG
268/*
269 * GEM objects.
270 */
271struct radeon_gem {
4c788679 272 struct mutex mutex;
771fe6b9
JG
273 struct list_head objects;
274};
275
276int radeon_gem_init(struct radeon_device *rdev);
277void radeon_gem_fini(struct radeon_device *rdev);
278int radeon_gem_object_create(struct radeon_device *rdev, int size,
4c788679
JG
279 int alignment, int initial_domain,
280 bool discardable, bool kernel,
281 struct drm_gem_object **obj);
771fe6b9
JG
282int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
283 uint64_t *gpu_addr);
284void radeon_gem_object_unpin(struct drm_gem_object *obj);
285
286
287/*
288 * GART structures, functions & helpers
289 */
290struct radeon_mc;
291
292struct radeon_gart_table_ram {
293 volatile uint32_t *ptr;
294};
295
296struct radeon_gart_table_vram {
4c788679 297 struct radeon_bo *robj;
771fe6b9
JG
298 volatile uint32_t *ptr;
299};
300
301union radeon_gart_table {
302 struct radeon_gart_table_ram ram;
303 struct radeon_gart_table_vram vram;
304};
305
a77f1718 306#define RADEON_GPU_PAGE_SIZE 4096
d594e46a 307#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
a77f1718 308
771fe6b9
JG
309struct radeon_gart {
310 dma_addr_t table_addr;
311 unsigned num_gpu_pages;
312 unsigned num_cpu_pages;
313 unsigned table_size;
314 union radeon_gart_table table;
315 struct page **pages;
316 dma_addr_t *pages_addr;
317 bool ready;
318};
319
320int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
321void radeon_gart_table_ram_free(struct radeon_device *rdev);
322int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
323void radeon_gart_table_vram_free(struct radeon_device *rdev);
324int radeon_gart_init(struct radeon_device *rdev);
325void radeon_gart_fini(struct radeon_device *rdev);
326void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
327 int pages);
328int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
329 int pages, struct page **pagelist);
330
331
332/*
333 * GPU MC structures, functions & helpers
334 */
335struct radeon_mc {
336 resource_size_t aper_size;
337 resource_size_t aper_base;
338 resource_size_t agp_base;
7a50f01a
DA
339 /* for some chips with <= 32MB we need to lie
340 * about vram size near mc fb location */
3ce0a23d 341 u64 mc_vram_size;
d594e46a 342 u64 visible_vram_size;
3ce0a23d
JG
343 u64 gtt_size;
344 u64 gtt_start;
345 u64 gtt_end;
3ce0a23d
JG
346 u64 vram_start;
347 u64 vram_end;
771fe6b9 348 unsigned vram_width;
3ce0a23d 349 u64 real_vram_size;
771fe6b9
JG
350 int vram_mtrr;
351 bool vram_is_ddr;
d594e46a 352 bool igp_sideport_enabled;
771fe6b9
JG
353};
354
06b6476d
AD
355bool radeon_combios_sideport_present(struct radeon_device *rdev);
356bool radeon_atombios_sideport_present(struct radeon_device *rdev);
771fe6b9
JG
357
358/*
359 * GPU scratch registers structures, functions & helpers
360 */
361struct radeon_scratch {
362 unsigned num_reg;
363 bool free[32];
364 uint32_t reg[32];
365};
366
367int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
368void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
369
370
371/*
372 * IRQS.
373 */
374struct radeon_irq {
375 bool installed;
376 bool sw_int;
377 /* FIXME: use a define max crtc rather than hardcode it */
45f9a39b 378 bool crtc_vblank_int[6];
73a6d3fc 379 wait_queue_head_t vblank_queue;
b500f680
AD
380 /* FIXME: use defines for max hpd/dacs */
381 bool hpd[6];
2031f77c
AD
382 bool gui_idle;
383 bool gui_idle_acked;
384 wait_queue_head_t idle_queue;
f2594933
CK
385 /* FIXME: use defines for max HDMI blocks */
386 bool hdmi[2];
1614f8b1
DA
387 spinlock_t sw_lock;
388 int sw_refcount;
771fe6b9
JG
389};
390
391int radeon_irq_kms_init(struct radeon_device *rdev);
392void radeon_irq_kms_fini(struct radeon_device *rdev);
1614f8b1
DA
393void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
394void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
771fe6b9
JG
395
396/*
397 * CP & ring.
398 */
399struct radeon_ib {
400 struct list_head list;
e821767b 401 unsigned idx;
771fe6b9
JG
402 uint64_t gpu_addr;
403 struct radeon_fence *fence;
e821767b 404 uint32_t *ptr;
771fe6b9 405 uint32_t length_dw;
e821767b 406 bool free;
771fe6b9
JG
407};
408
ecb114a1
DA
409/*
410 * locking -
411 * mutex protects scheduled_ibs, ready, alloc_bm
412 */
771fe6b9
JG
413struct radeon_ib_pool {
414 struct mutex mutex;
4c788679 415 struct radeon_bo *robj;
9f93ed39 416 struct list_head bogus_ib;
771fe6b9
JG
417 struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
418 bool ready;
e821767b 419 unsigned head_id;
771fe6b9
JG
420};
421
422struct radeon_cp {
4c788679 423 struct radeon_bo *ring_obj;
771fe6b9
JG
424 volatile uint32_t *ring;
425 unsigned rptr;
426 unsigned wptr;
427 unsigned wptr_old;
428 unsigned ring_size;
429 unsigned ring_free_dw;
430 int count_dw;
431 uint64_t gpu_addr;
432 uint32_t align_mask;
433 uint32_t ptr_mask;
434 struct mutex mutex;
435 bool ready;
436};
437
d8f60cfc
AD
438/*
439 * R6xx+ IH ring
440 */
441struct r600_ih {
4c788679 442 struct radeon_bo *ring_obj;
d8f60cfc
AD
443 volatile uint32_t *ring;
444 unsigned rptr;
445 unsigned wptr;
446 unsigned wptr_old;
447 unsigned ring_size;
448 uint64_t gpu_addr;
d8f60cfc
AD
449 uint32_t ptr_mask;
450 spinlock_t lock;
451 bool enabled;
452};
453
3ce0a23d 454struct r600_blit {
ff82f052 455 struct mutex mutex;
4c788679 456 struct radeon_bo *shader_obj;
3ce0a23d
JG
457 u64 shader_gpu_addr;
458 u32 vs_offset, ps_offset;
459 u32 state_offset;
460 u32 state_len;
461 u32 vb_used, vb_total;
462 struct radeon_ib *vb_ib;
463};
464
771fe6b9
JG
465int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
466void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
467int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
468int radeon_ib_pool_init(struct radeon_device *rdev);
469void radeon_ib_pool_fini(struct radeon_device *rdev);
470int radeon_ib_test(struct radeon_device *rdev);
9f93ed39 471extern void radeon_ib_bogus_add(struct radeon_device *rdev, struct radeon_ib *ib);
771fe6b9
JG
472/* Ring access between begin & end cannot sleep */
473void radeon_ring_free_size(struct radeon_device *rdev);
91700f3c 474int radeon_ring_alloc(struct radeon_device *rdev, unsigned ndw);
771fe6b9 475int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
91700f3c 476void radeon_ring_commit(struct radeon_device *rdev);
771fe6b9
JG
477void radeon_ring_unlock_commit(struct radeon_device *rdev);
478void radeon_ring_unlock_undo(struct radeon_device *rdev);
479int radeon_ring_test(struct radeon_device *rdev);
480int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
481void radeon_ring_fini(struct radeon_device *rdev);
482
483
484/*
485 * CS.
486 */
487struct radeon_cs_reloc {
488 struct drm_gem_object *gobj;
4c788679
JG
489 struct radeon_bo *robj;
490 struct radeon_bo_list lobj;
771fe6b9
JG
491 uint32_t handle;
492 uint32_t flags;
493};
494
495struct radeon_cs_chunk {
496 uint32_t chunk_id;
497 uint32_t length_dw;
513bcb46
DA
498 int kpage_idx[2];
499 uint32_t *kpage[2];
771fe6b9 500 uint32_t *kdata;
513bcb46
DA
501 void __user *user_ptr;
502 int last_copied_page;
503 int last_page_index;
771fe6b9
JG
504};
505
506struct radeon_cs_parser {
c8c15ff1 507 struct device *dev;
771fe6b9
JG
508 struct radeon_device *rdev;
509 struct drm_file *filp;
510 /* chunks */
511 unsigned nchunks;
512 struct radeon_cs_chunk *chunks;
513 uint64_t *chunks_array;
514 /* IB */
515 unsigned idx;
516 /* relocations */
517 unsigned nrelocs;
518 struct radeon_cs_reloc *relocs;
519 struct radeon_cs_reloc **relocs_ptr;
520 struct list_head validated;
521 /* indices of various chunks */
522 int chunk_ib_idx;
523 int chunk_relocs_idx;
524 struct radeon_ib *ib;
525 void *track;
3ce0a23d 526 unsigned family;
513bcb46 527 int parser_error;
771fe6b9
JG
528};
529
513bcb46
DA
530extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
531extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
532
533
534static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
535{
536 struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
537 u32 pg_idx, pg_offset;
538 u32 idx_value = 0;
539 int new_page;
540
541 pg_idx = (idx * 4) / PAGE_SIZE;
542 pg_offset = (idx * 4) % PAGE_SIZE;
543
544 if (ibc->kpage_idx[0] == pg_idx)
545 return ibc->kpage[0][pg_offset/4];
546 if (ibc->kpage_idx[1] == pg_idx)
547 return ibc->kpage[1][pg_offset/4];
548
549 new_page = radeon_cs_update_pages(p, pg_idx);
550 if (new_page < 0) {
551 p->parser_error = new_page;
552 return 0;
553 }
554
555 idx_value = ibc->kpage[new_page][pg_offset/4];
556 return idx_value;
557}
558
771fe6b9
JG
559struct radeon_cs_packet {
560 unsigned idx;
561 unsigned type;
562 unsigned reg;
563 unsigned opcode;
564 int count;
565 unsigned one_reg_wr;
566};
567
568typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
569 struct radeon_cs_packet *pkt,
570 unsigned idx, unsigned reg);
571typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
572 struct radeon_cs_packet *pkt);
573
574
575/*
576 * AGP
577 */
578int radeon_agp_init(struct radeon_device *rdev);
0ebf1717 579void radeon_agp_resume(struct radeon_device *rdev);
10b06122 580void radeon_agp_suspend(struct radeon_device *rdev);
771fe6b9
JG
581void radeon_agp_fini(struct radeon_device *rdev);
582
583
584/*
585 * Writeback
586 */
587struct radeon_wb {
4c788679 588 struct radeon_bo *wb_obj;
771fe6b9
JG
589 volatile uint32_t *wb;
590 uint64_t gpu_addr;
591};
592
c93bb85b
JG
593/**
594 * struct radeon_pm - power management datas
595 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
596 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
597 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
598 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
599 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
600 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
601 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
602 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
603 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
604 * @sclk: GPU clock Mhz (core bandwith depends of this clock)
605 * @needed_bandwidth: current bandwidth needs
606 *
607 * It keeps track of various data needed to take powermanagement decision.
608 * Bandwith need is used to determine minimun clock of the GPU and memory.
609 * Equation between gpu/memory clock and available bandwidth is hw dependent
610 * (type of memory, bus size, efficiency, ...)
611 */
ce8f5370
AD
612
613enum radeon_pm_method {
614 PM_METHOD_PROFILE,
615 PM_METHOD_DYNPM,
616};
617
618enum radeon_dynpm_state {
619 DYNPM_STATE_DISABLED,
620 DYNPM_STATE_MINIMUM,
621 DYNPM_STATE_PAUSED,
622 DYNPM_STATE_ACTIVE
c913e23a 623};
ce8f5370
AD
624enum radeon_dynpm_action {
625 DYNPM_ACTION_NONE,
626 DYNPM_ACTION_MINIMUM,
627 DYNPM_ACTION_DOWNCLOCK,
628 DYNPM_ACTION_UPCLOCK,
629 DYNPM_ACTION_DEFAULT
c913e23a 630};
56278a8e
AD
631
632enum radeon_voltage_type {
633 VOLTAGE_NONE = 0,
634 VOLTAGE_GPIO,
635 VOLTAGE_VDDC,
636 VOLTAGE_SW
637};
638
0ec0e74f
AD
639enum radeon_pm_state_type {
640 POWER_STATE_TYPE_DEFAULT,
641 POWER_STATE_TYPE_POWERSAVE,
642 POWER_STATE_TYPE_BATTERY,
643 POWER_STATE_TYPE_BALANCED,
644 POWER_STATE_TYPE_PERFORMANCE,
645};
646
ce8f5370
AD
647enum radeon_pm_profile_type {
648 PM_PROFILE_DEFAULT,
649 PM_PROFILE_AUTO,
650 PM_PROFILE_LOW,
c9e75b21 651 PM_PROFILE_MID,
ce8f5370
AD
652 PM_PROFILE_HIGH,
653};
654
655#define PM_PROFILE_DEFAULT_IDX 0
656#define PM_PROFILE_LOW_SH_IDX 1
c9e75b21
AD
657#define PM_PROFILE_MID_SH_IDX 2
658#define PM_PROFILE_HIGH_SH_IDX 3
659#define PM_PROFILE_LOW_MH_IDX 4
660#define PM_PROFILE_MID_MH_IDX 5
661#define PM_PROFILE_HIGH_MH_IDX 6
662#define PM_PROFILE_MAX 7
ce8f5370
AD
663
664struct radeon_pm_profile {
665 int dpms_off_ps_idx;
666 int dpms_on_ps_idx;
667 int dpms_off_cm_idx;
668 int dpms_on_cm_idx;
516d0e46
AD
669};
670
56278a8e
AD
671struct radeon_voltage {
672 enum radeon_voltage_type type;
673 /* gpio voltage */
674 struct radeon_gpio_rec gpio;
675 u32 delay; /* delay in usec from voltage drop to sclk change */
676 bool active_high; /* voltage drop is active when bit is high */
677 /* VDDC voltage */
678 u8 vddc_id; /* index into vddc voltage table */
679 u8 vddci_id; /* index into vddci voltage table */
680 bool vddci_enabled;
681 /* r6xx+ sw */
682 u32 voltage;
683};
684
d7311171
AD
685/* clock mode flags */
686#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
687
56278a8e
AD
688struct radeon_pm_clock_info {
689 /* memory clock */
690 u32 mclk;
691 /* engine clock */
692 u32 sclk;
693 /* voltage info */
694 struct radeon_voltage voltage;
d7311171 695 /* standardized clock flags */
56278a8e
AD
696 u32 flags;
697};
698
a48b9b4e 699/* state flags */
d7311171 700#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
a48b9b4e 701
56278a8e 702struct radeon_power_state {
0ec0e74f 703 enum radeon_pm_state_type type;
56278a8e
AD
704 /* XXX: use a define for num clock modes */
705 struct radeon_pm_clock_info clock_info[8];
706 /* number of valid clock modes in this power state */
707 int num_clock_modes;
56278a8e 708 struct radeon_pm_clock_info *default_clock_mode;
a48b9b4e
AD
709 /* standardized state flags */
710 u32 flags;
79daedc9
AD
711 u32 misc; /* vbios specific flags */
712 u32 misc2; /* vbios specific flags */
713 int pcie_lanes; /* pcie lanes */
56278a8e
AD
714};
715
27459324
RM
716/*
717 * Some modes are overclocked by very low value, accept them
718 */
719#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
720
c93bb85b 721struct radeon_pm {
c913e23a 722 struct mutex mutex;
a48b9b4e
AD
723 u32 active_crtcs;
724 int active_crtc_count;
c913e23a 725 int req_vblank;
839461d3 726 bool vblank_sync;
2031f77c 727 bool gui_idle;
c93bb85b
JG
728 fixed20_12 max_bandwidth;
729 fixed20_12 igp_sideport_mclk;
730 fixed20_12 igp_system_mclk;
731 fixed20_12 igp_ht_link_clk;
732 fixed20_12 igp_ht_link_width;
733 fixed20_12 k8_bandwidth;
734 fixed20_12 sideport_bandwidth;
735 fixed20_12 ht_bandwidth;
736 fixed20_12 core_bandwidth;
737 fixed20_12 sclk;
f47299c5 738 fixed20_12 mclk;
c93bb85b 739 fixed20_12 needed_bandwidth;
56278a8e
AD
740 /* XXX: use a define for num power modes */
741 struct radeon_power_state power_state[8];
742 /* number of valid power states */
743 int num_power_states;
a48b9b4e
AD
744 int current_power_state_index;
745 int current_clock_mode_index;
746 int requested_power_state_index;
747 int requested_clock_mode_index;
748 int default_power_state_index;
749 u32 current_sclk;
750 u32 current_mclk;
4d60173f 751 u32 current_vddc;
29fb52ca 752 struct radeon_i2c_chan *i2c_bus;
ce8f5370
AD
753 /* selected pm method */
754 enum radeon_pm_method pm_method;
755 /* dynpm power management */
756 struct delayed_work dynpm_idle_work;
757 enum radeon_dynpm_state dynpm_state;
758 enum radeon_dynpm_action dynpm_planned_action;
759 unsigned long dynpm_action_timeout;
760 bool dynpm_can_upclock;
761 bool dynpm_can_downclock;
762 /* profile-based power management */
763 enum radeon_pm_profile_type profile;
764 int profile_index;
765 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
c93bb85b
JG
766};
767
771fe6b9
JG
768
769/*
770 * Benchmarking
771 */
772void radeon_benchmark(struct radeon_device *rdev);
773
774
ecc0b326
MD
775/*
776 * Testing
777 */
778void radeon_test_moves(struct radeon_device *rdev);
779
780
771fe6b9
JG
781/*
782 * Debugfs
783 */
784int radeon_debugfs_add_files(struct radeon_device *rdev,
785 struct drm_info_list *files,
786 unsigned nfiles);
787int radeon_debugfs_fence_init(struct radeon_device *rdev);
771fe6b9
JG
788
789
790/*
791 * ASIC specific functions.
792 */
793struct radeon_asic {
068a117c 794 int (*init)(struct radeon_device *rdev);
3ce0a23d
JG
795 void (*fini)(struct radeon_device *rdev);
796 int (*resume)(struct radeon_device *rdev);
797 int (*suspend)(struct radeon_device *rdev);
28d52043 798 void (*vga_set_state)(struct radeon_device *rdev, bool state);
225758d8 799 bool (*gpu_is_lockup)(struct radeon_device *rdev);
a2d07b74 800 int (*asic_reset)(struct radeon_device *rdev);
771fe6b9
JG
801 void (*gart_tlb_flush)(struct radeon_device *rdev);
802 int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
803 int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
804 void (*cp_fini)(struct radeon_device *rdev);
805 void (*cp_disable)(struct radeon_device *rdev);
3ce0a23d 806 void (*cp_commit)(struct radeon_device *rdev);
771fe6b9 807 void (*ring_start)(struct radeon_device *rdev);
3ce0a23d
JG
808 int (*ring_test)(struct radeon_device *rdev);
809 void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
771fe6b9
JG
810 int (*irq_set)(struct radeon_device *rdev);
811 int (*irq_process)(struct radeon_device *rdev);
7ed220d7 812 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
771fe6b9
JG
813 void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
814 int (*cs_parse)(struct radeon_cs_parser *p);
815 int (*copy_blit)(struct radeon_device *rdev,
816 uint64_t src_offset,
817 uint64_t dst_offset,
818 unsigned num_pages,
819 struct radeon_fence *fence);
820 int (*copy_dma)(struct radeon_device *rdev,
821 uint64_t src_offset,
822 uint64_t dst_offset,
823 unsigned num_pages,
824 struct radeon_fence *fence);
825 int (*copy)(struct radeon_device *rdev,
826 uint64_t src_offset,
827 uint64_t dst_offset,
828 unsigned num_pages,
829 struct radeon_fence *fence);
7433874e 830 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
771fe6b9 831 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
7433874e 832 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
771fe6b9 833 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
c836a412 834 int (*get_pcie_lanes)(struct radeon_device *rdev);
771fe6b9
JG
835 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
836 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
e024e110
DA
837 int (*set_surface_reg)(struct radeon_device *rdev, int reg,
838 uint32_t tiling_flags, uint32_t pitch,
839 uint32_t offset, uint32_t obj_size);
9479c54f 840 void (*clear_surface_reg)(struct radeon_device *rdev, int reg);
c93bb85b 841 void (*bandwidth_update)(struct radeon_device *rdev);
429770b3
AD
842 void (*hpd_init)(struct radeon_device *rdev);
843 void (*hpd_fini)(struct radeon_device *rdev);
844 bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
845 void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
062b389c
JG
846 /* ioctl hw specific callback. Some hw might want to perform special
847 * operation on specific ioctl. For instance on wait idle some hw
848 * might want to perform and HDP flush through MMIO as it seems that
849 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
850 * through ring.
851 */
852 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
def9ba9c 853 bool (*gui_idle)(struct radeon_device *rdev);
ce8f5370 854 /* power management */
49e02b73
AD
855 void (*pm_misc)(struct radeon_device *rdev);
856 void (*pm_prepare)(struct radeon_device *rdev);
857 void (*pm_finish)(struct radeon_device *rdev);
ce8f5370
AD
858 void (*pm_init_profile)(struct radeon_device *rdev);
859 void (*pm_get_dynpm_state)(struct radeon_device *rdev);
771fe6b9
JG
860};
861
21f9a437
JG
862/*
863 * Asic structures
864 */
225758d8
JG
865struct r100_gpu_lockup {
866 unsigned long last_jiffies;
867 u32 last_cp_rptr;
868};
869
551ebd83 870struct r100_asic {
225758d8
JG
871 const unsigned *reg_safe_bm;
872 unsigned reg_safe_bm_size;
873 u32 hdp_cntl;
874 struct r100_gpu_lockup lockup;
551ebd83
DA
875};
876
21f9a437 877struct r300_asic {
225758d8
JG
878 const unsigned *reg_safe_bm;
879 unsigned reg_safe_bm_size;
880 u32 resync_scratch;
881 u32 hdp_cntl;
882 struct r100_gpu_lockup lockup;
21f9a437
JG
883};
884
885struct r600_asic {
225758d8
JG
886 unsigned max_pipes;
887 unsigned max_tile_pipes;
888 unsigned max_simds;
889 unsigned max_backends;
890 unsigned max_gprs;
891 unsigned max_threads;
892 unsigned max_stack_entries;
893 unsigned max_hw_contexts;
894 unsigned max_gs_threads;
895 unsigned sx_max_export_size;
896 unsigned sx_max_export_pos_size;
897 unsigned sx_max_export_smx_size;
898 unsigned sq_num_cf_insts;
899 unsigned tiling_nbanks;
900 unsigned tiling_npipes;
901 unsigned tiling_group_size;
902 struct r100_gpu_lockup lockup;
21f9a437
JG
903};
904
905struct rv770_asic {
225758d8
JG
906 unsigned max_pipes;
907 unsigned max_tile_pipes;
908 unsigned max_simds;
909 unsigned max_backends;
910 unsigned max_gprs;
911 unsigned max_threads;
912 unsigned max_stack_entries;
913 unsigned max_hw_contexts;
914 unsigned max_gs_threads;
915 unsigned sx_max_export_size;
916 unsigned sx_max_export_pos_size;
917 unsigned sx_max_export_smx_size;
918 unsigned sq_num_cf_insts;
919 unsigned sx_num_of_sets;
920 unsigned sc_prim_fifo_size;
921 unsigned sc_hiz_tile_fifo_size;
922 unsigned sc_earlyz_tile_fifo_fize;
923 unsigned tiling_nbanks;
924 unsigned tiling_npipes;
925 unsigned tiling_group_size;
926 struct r100_gpu_lockup lockup;
21f9a437
JG
927};
928
32fcdbf4
AD
929struct evergreen_asic {
930 unsigned num_ses;
931 unsigned max_pipes;
932 unsigned max_tile_pipes;
933 unsigned max_simds;
934 unsigned max_backends;
935 unsigned max_gprs;
936 unsigned max_threads;
937 unsigned max_stack_entries;
938 unsigned max_hw_contexts;
939 unsigned max_gs_threads;
940 unsigned sx_max_export_size;
941 unsigned sx_max_export_pos_size;
942 unsigned sx_max_export_smx_size;
943 unsigned sq_num_cf_insts;
944 unsigned sx_num_of_sets;
945 unsigned sc_prim_fifo_size;
946 unsigned sc_hiz_tile_fifo_size;
947 unsigned sc_earlyz_tile_fifo_size;
948 unsigned tiling_nbanks;
949 unsigned tiling_npipes;
950 unsigned tiling_group_size;
951};
952
068a117c
JG
953union radeon_asic_config {
954 struct r300_asic r300;
551ebd83 955 struct r100_asic r100;
3ce0a23d
JG
956 struct r600_asic r600;
957 struct rv770_asic rv770;
32fcdbf4 958 struct evergreen_asic evergreen;
068a117c
JG
959};
960
0a10c851
DV
961/*
962 * asic initizalization from radeon_asic.c
963 */
964void radeon_agp_disable(struct radeon_device *rdev);
965int radeon_asic_init(struct radeon_device *rdev);
966
771fe6b9
JG
967
968/*
969 * IOCTL.
970 */
971int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
972 struct drm_file *filp);
973int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
974 struct drm_file *filp);
975int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
976 struct drm_file *file_priv);
977int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
978 struct drm_file *file_priv);
979int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
980 struct drm_file *file_priv);
981int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
982 struct drm_file *file_priv);
983int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
984 struct drm_file *filp);
985int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
986 struct drm_file *filp);
987int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
988 struct drm_file *filp);
989int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
990 struct drm_file *filp);
991int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
e024e110
DA
992int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
993 struct drm_file *filp);
994int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
995 struct drm_file *filp);
771fe6b9
JG
996
997
998/*
999 * Core structure, functions and helpers.
1000 */
1001typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1002typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1003
1004struct radeon_device {
9f022ddf 1005 struct device *dev;
771fe6b9
JG
1006 struct drm_device *ddev;
1007 struct pci_dev *pdev;
1008 /* ASIC */
068a117c 1009 union radeon_asic_config config;
771fe6b9
JG
1010 enum radeon_family family;
1011 unsigned long flags;
1012 int usec_timeout;
1013 enum radeon_pll_errata pll_errata;
1014 int num_gb_pipes;
f779b3e5 1015 int num_z_pipes;
771fe6b9
JG
1016 int disp_priority;
1017 /* BIOS */
1018 uint8_t *bios;
1019 bool is_atom_bios;
1020 uint16_t bios_header_start;
4c788679 1021 struct radeon_bo *stollen_vga_memory;
771fe6b9 1022 /* Register mmio */
4c9bc75c
DA
1023 resource_size_t rmmio_base;
1024 resource_size_t rmmio_size;
771fe6b9 1025 void *rmmio;
771fe6b9
JG
1026 radeon_rreg_t mc_rreg;
1027 radeon_wreg_t mc_wreg;
1028 radeon_rreg_t pll_rreg;
1029 radeon_wreg_t pll_wreg;
de1b2898 1030 uint32_t pcie_reg_mask;
771fe6b9
JG
1031 radeon_rreg_t pciep_rreg;
1032 radeon_wreg_t pciep_wreg;
1033 struct radeon_clock clock;
1034 struct radeon_mc mc;
1035 struct radeon_gart gart;
1036 struct radeon_mode_info mode_info;
1037 struct radeon_scratch scratch;
1038 struct radeon_mman mman;
1039 struct radeon_fence_driver fence_drv;
1040 struct radeon_cp cp;
1041 struct radeon_ib_pool ib_pool;
1042 struct radeon_irq irq;
1043 struct radeon_asic *asic;
1044 struct radeon_gem gem;
c93bb85b 1045 struct radeon_pm pm;
f657c2a7 1046 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
771fe6b9
JG
1047 struct mutex cs_mutex;
1048 struct radeon_wb wb;
3ce0a23d 1049 struct radeon_dummy_page dummy_page;
771fe6b9
JG
1050 bool gpu_lockup;
1051 bool shutdown;
1052 bool suspend;
ad49f501 1053 bool need_dma32;
733289c2 1054 bool accel_working;
e024e110 1055 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
3ce0a23d
JG
1056 const struct firmware *me_fw; /* all family ME firmware */
1057 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
d8f60cfc 1058 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
3ce0a23d 1059 struct r600_blit r600_blit;
3e5cb98d 1060 int msi_enabled; /* msi enabled */
d8f60cfc 1061 struct r600_ih ih; /* r6/700 interrupt ring */
d4877cf2
AD
1062 struct workqueue_struct *wq;
1063 struct work_struct hotplug_work;
18917b60 1064 int num_crtc; /* number of crtcs */
40bacf16 1065 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
5876dd24 1066 struct mutex vram_mutex;
dafc3bd5
CK
1067
1068 /* audio stuff */
1069 struct timer_list audio_timer;
1070 int audio_channels;
1071 int audio_rate;
1072 int audio_bits_per_sample;
1073 uint8_t audio_status_bits;
1074 uint8_t audio_category_code;
6a9ee8af
DA
1075
1076 bool powered_down;
ce8f5370 1077 struct notifier_block acpi_nb;
771fe6b9
JG
1078};
1079
1080int radeon_device_init(struct radeon_device *rdev,
1081 struct drm_device *ddev,
1082 struct pci_dev *pdev,
1083 uint32_t flags);
1084void radeon_device_fini(struct radeon_device *rdev);
1085int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1086
3ce0a23d
JG
1087/* r600 blit */
1088int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
1089void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
1090void r600_kms_blit_copy(struct radeon_device *rdev,
1091 u64 src_gpu_addr, u64 dst_gpu_addr,
1092 int size_bytes);
1093
de1b2898
DA
1094static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
1095{
07bec2df 1096 if (reg < rdev->rmmio_size)
de1b2898
DA
1097 return readl(((void __iomem *)rdev->rmmio) + reg);
1098 else {
1099 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
1100 return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
1101 }
1102}
1103
1104static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1105{
07bec2df 1106 if (reg < rdev->rmmio_size)
de1b2898
DA
1107 writel(v, ((void __iomem *)rdev->rmmio) + reg);
1108 else {
1109 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
1110 writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
1111 }
1112}
1113
4c788679
JG
1114/*
1115 * Cast helper
1116 */
1117#define to_radeon_fence(p) ((struct radeon_fence *)(p))
771fe6b9
JG
1118
1119/*
1120 * Registers read & write functions.
1121 */
1122#define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
1123#define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
de1b2898 1124#define RREG32(reg) r100_mm_rreg(rdev, (reg))
3ce0a23d 1125#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
de1b2898 1126#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
771fe6b9
JG
1127#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1128#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1129#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1130#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1131#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1132#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
de1b2898
DA
1133#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1134#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
aa5120d2
RM
1135#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
1136#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
771fe6b9
JG
1137#define WREG32_P(reg, val, mask) \
1138 do { \
1139 uint32_t tmp_ = RREG32(reg); \
1140 tmp_ &= (mask); \
1141 tmp_ |= ((val) & ~(mask)); \
1142 WREG32(reg, tmp_); \
1143 } while (0)
1144#define WREG32_PLL_P(reg, val, mask) \
1145 do { \
1146 uint32_t tmp_ = RREG32_PLL(reg); \
1147 tmp_ &= (mask); \
1148 tmp_ |= ((val) & ~(mask)); \
1149 WREG32_PLL(reg, tmp_); \
1150 } while (0)
3ce0a23d 1151#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
771fe6b9 1152
de1b2898
DA
1153/*
1154 * Indirect registers accessor
1155 */
1156static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1157{
1158 uint32_t r;
1159
1160 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1161 r = RREG32(RADEON_PCIE_DATA);
1162 return r;
1163}
1164
1165static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1166{
1167 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1168 WREG32(RADEON_PCIE_DATA, (v));
1169}
1170
771fe6b9
JG
1171void r100_pll_errata_after_index(struct radeon_device *rdev);
1172
1173
1174/*
1175 * ASICs helpers.
1176 */
b995e433
DA
1177#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1178 (rdev->pdev->device == 0x5969))
771fe6b9
JG
1179#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1180 (rdev->family == CHIP_RV200) || \
1181 (rdev->family == CHIP_RS100) || \
1182 (rdev->family == CHIP_RS200) || \
1183 (rdev->family == CHIP_RV250) || \
1184 (rdev->family == CHIP_RV280) || \
1185 (rdev->family == CHIP_RS300))
1186#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1187 (rdev->family == CHIP_RV350) || \
1188 (rdev->family == CHIP_R350) || \
1189 (rdev->family == CHIP_RV380) || \
1190 (rdev->family == CHIP_R420) || \
1191 (rdev->family == CHIP_R423) || \
1192 (rdev->family == CHIP_RV410) || \
1193 (rdev->family == CHIP_RS400) || \
1194 (rdev->family == CHIP_RS480))
1195#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
1196#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1197#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
bcc1c2a1 1198#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
771fe6b9
JG
1199
1200/*
1201 * BIOS helpers.
1202 */
1203#define RBIOS8(i) (rdev->bios[i])
1204#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1205#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1206
1207int radeon_combios_init(struct radeon_device *rdev);
1208void radeon_combios_fini(struct radeon_device *rdev);
1209int radeon_atombios_init(struct radeon_device *rdev);
1210void radeon_atombios_fini(struct radeon_device *rdev);
1211
1212
1213/*
1214 * RING helpers.
1215 */
771fe6b9
JG
1216static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
1217{
1218#if DRM_DEBUG_CODE
1219 if (rdev->cp.count_dw <= 0) {
1220 DRM_ERROR("radeon: writting more dword to ring than expected !\n");
1221 }
1222#endif
1223 rdev->cp.ring[rdev->cp.wptr++] = v;
1224 rdev->cp.wptr &= rdev->cp.ptr_mask;
1225 rdev->cp.count_dw--;
1226 rdev->cp.ring_free_dw--;
1227}
1228
1229
1230/*
1231 * ASICs macro.
1232 */
068a117c 1233#define radeon_init(rdev) (rdev)->asic->init((rdev))
3ce0a23d
JG
1234#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1235#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1236#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
771fe6b9 1237#define radeon_cs_parse(p) rdev->asic->cs_parse((p))
28d52043 1238#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
225758d8 1239#define radeon_gpu_is_lockup(rdev) (rdev)->asic->gpu_is_lockup((rdev))
a2d07b74 1240#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
771fe6b9
JG
1241#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
1242#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
3ce0a23d 1243#define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
771fe6b9 1244#define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
3ce0a23d
JG
1245#define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
1246#define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
771fe6b9
JG
1247#define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
1248#define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
7ed220d7 1249#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
771fe6b9
JG
1250#define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
1251#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
1252#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
1253#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
7433874e 1254#define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
771fe6b9 1255#define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
7433874e 1256#define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
93e7de7b 1257#define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
c836a412 1258#define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev))
771fe6b9
JG
1259#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
1260#define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
e024e110
DA
1261#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
1262#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
c93bb85b 1263#define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
429770b3
AD
1264#define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
1265#define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
1266#define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
1267#define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
def9ba9c 1268#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
a424816f
AD
1269#define radeon_pm_misc(rdev) (rdev)->asic->pm_misc((rdev))
1270#define radeon_pm_prepare(rdev) (rdev)->asic->pm_prepare((rdev))
1271#define radeon_pm_finish(rdev) (rdev)->asic->pm_finish((rdev))
ce8f5370
AD
1272#define radeon_pm_init_profile(rdev) (rdev)->asic->pm_init_profile((rdev))
1273#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm_get_dynpm_state((rdev))
771fe6b9 1274
6cf8a3f5 1275/* Common functions */
700a0cc0 1276/* AGP */
90aca4d2 1277extern int radeon_gpu_reset(struct radeon_device *rdev);
700a0cc0 1278extern void radeon_agp_disable(struct radeon_device *rdev);
4aac0473 1279extern int radeon_gart_table_vram_pin(struct radeon_device *rdev);
82568565 1280extern void radeon_gart_restore(struct radeon_device *rdev);
21f9a437
JG
1281extern int radeon_modeset_init(struct radeon_device *rdev);
1282extern void radeon_modeset_fini(struct radeon_device *rdev);
9f022ddf 1283extern bool radeon_card_posted(struct radeon_device *rdev);
f47299c5 1284extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
f46c0120 1285extern void radeon_update_display_priority(struct radeon_device *rdev);
72542d77 1286extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
21f9a437
JG
1287extern int radeon_clocks_init(struct radeon_device *rdev);
1288extern void radeon_clocks_fini(struct radeon_device *rdev);
1289extern void radeon_scratch_init(struct radeon_device *rdev);
1290extern void radeon_surface_init(struct radeon_device *rdev);
1291extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
ca6ffc64 1292extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
d39c3b89 1293extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
312ea8da 1294extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
d03d8589 1295extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
d594e46a
JG
1296extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1297extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
6a9ee8af
DA
1298extern int radeon_resume_kms(struct drm_device *dev);
1299extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
6cf8a3f5 1300
a18d7ea1 1301/* r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 */
225758d8
JG
1302extern void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp);
1303extern bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp);
9f022ddf 1304
d4550907
JG
1305/* rv200,rv250,rv280 */
1306extern void r200_set_safe_registers(struct radeon_device *rdev);
9f022ddf
JG
1307
1308/* r300,r350,rv350,rv370,rv380 */
1309extern void r300_set_reg_safe(struct radeon_device *rdev);
1310extern void r300_mc_program(struct radeon_device *rdev);
d594e46a 1311extern void r300_mc_init(struct radeon_device *rdev);
ca6ffc64
JG
1312extern void r300_clock_startup(struct radeon_device *rdev);
1313extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
4aac0473
JG
1314extern int rv370_pcie_gart_init(struct radeon_device *rdev);
1315extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
1316extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
9f022ddf 1317extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
a18d7ea1 1318
905b6822 1319/* r420,r423,rv410 */
21f9a437
JG
1320extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
1321extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
9f022ddf 1322extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
d39c3b89 1323extern void r420_pipes_init(struct radeon_device *rdev);
905b6822 1324
21f9a437 1325/* rv515 */
d39c3b89
JG
1326struct rv515_mc_save {
1327 u32 d1vga_control;
1328 u32 d2vga_control;
1329 u32 vga_render_control;
1330 u32 vga_hdp_control;
1331 u32 d1crtc_control;
1332 u32 d2crtc_control;
1333};
21f9a437 1334extern void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
d39c3b89
JG
1335extern void rv515_vga_render_disable(struct radeon_device *rdev);
1336extern void rv515_set_safe_registers(struct radeon_device *rdev);
f0ed1f65
JG
1337extern void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
1338extern void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
1339extern void rv515_clock_startup(struct radeon_device *rdev);
1340extern void rv515_debugfs(struct radeon_device *rdev);
1341extern int rv515_suspend(struct radeon_device *rdev);
21f9a437 1342
3bc68535
JG
1343/* rs400 */
1344extern int rs400_gart_init(struct radeon_device *rdev);
1345extern int rs400_gart_enable(struct radeon_device *rdev);
1346extern void rs400_gart_adjust_size(struct radeon_device *rdev);
1347extern void rs400_gart_disable(struct radeon_device *rdev);
1348extern void rs400_gart_fini(struct radeon_device *rdev);
1349
1350/* rs600 */
1351extern void rs600_set_safe_registers(struct radeon_device *rdev);
ac447df4
JG
1352extern int rs600_irq_set(struct radeon_device *rdev);
1353extern void rs600_irq_disable(struct radeon_device *rdev);
3bc68535 1354
21f9a437
JG
1355/* rs690, rs740 */
1356extern void rs690_line_buffer_adjust(struct radeon_device *rdev,
1357 struct drm_display_mode *mode1,
1358 struct drm_display_mode *mode2);
1359
1360/* r600, rv610, rv630, rv620, rv635, rv670, rs780, rs880 */
d594e46a 1361extern void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
21f9a437
JG
1362extern bool r600_card_posted(struct radeon_device *rdev);
1363extern void r600_cp_stop(struct radeon_device *rdev);
fe251e2f 1364extern int r600_cp_start(struct radeon_device *rdev);
21f9a437
JG
1365extern void r600_ring_init(struct radeon_device *rdev, unsigned ring_size);
1366extern int r600_cp_resume(struct radeon_device *rdev);
655efd3d 1367extern void r600_cp_fini(struct radeon_device *rdev);
21f9a437 1368extern int r600_count_pipe_bits(uint32_t val);
21f9a437 1369extern int r600_mc_wait_for_idle(struct radeon_device *rdev);
4aac0473 1370extern int r600_pcie_gart_init(struct radeon_device *rdev);
21f9a437
JG
1371extern void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
1372extern int r600_ib_test(struct radeon_device *rdev);
1373extern int r600_ring_test(struct radeon_device *rdev);
21f9a437 1374extern void r600_wb_fini(struct radeon_device *rdev);
81cc35bf
JG
1375extern int r600_wb_enable(struct radeon_device *rdev);
1376extern void r600_wb_disable(struct radeon_device *rdev);
21f9a437
JG
1377extern void r600_scratch_init(struct radeon_device *rdev);
1378extern int r600_blit_init(struct radeon_device *rdev);
1379extern void r600_blit_fini(struct radeon_device *rdev);
d8f60cfc 1380extern int r600_init_microcode(struct radeon_device *rdev);
a2d07b74 1381extern int r600_asic_reset(struct radeon_device *rdev);
d8f60cfc
AD
1382/* r600 irq */
1383extern int r600_irq_init(struct radeon_device *rdev);
1384extern void r600_irq_fini(struct radeon_device *rdev);
1385extern void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
1386extern int r600_irq_set(struct radeon_device *rdev);
0c45249f 1387extern void r600_irq_suspend(struct radeon_device *rdev);
45f9a39b
AD
1388extern void r600_disable_interrupts(struct radeon_device *rdev);
1389extern void r600_rlc_stop(struct radeon_device *rdev);
0c45249f 1390/* r600 audio */
dafc3bd5
CK
1391extern int r600_audio_init(struct radeon_device *rdev);
1392extern int r600_audio_tmds_index(struct drm_encoder *encoder);
1393extern void r600_audio_set_clock(struct drm_encoder *encoder, int clock);
58bd0863
CK
1394extern int r600_audio_channels(struct radeon_device *rdev);
1395extern int r600_audio_bits_per_sample(struct radeon_device *rdev);
1396extern int r600_audio_rate(struct radeon_device *rdev);
1397extern uint8_t r600_audio_status_bits(struct radeon_device *rdev);
1398extern uint8_t r600_audio_category_code(struct radeon_device *rdev);
f2594933 1399extern void r600_audio_schedule_polling(struct radeon_device *rdev);
58bd0863
CK
1400extern void r600_audio_enable_polling(struct drm_encoder *encoder);
1401extern void r600_audio_disable_polling(struct drm_encoder *encoder);
dafc3bd5
CK
1402extern void r600_audio_fini(struct radeon_device *rdev);
1403extern void r600_hdmi_init(struct drm_encoder *encoder);
2cd6218c
RM
1404extern void r600_hdmi_enable(struct drm_encoder *encoder);
1405extern void r600_hdmi_disable(struct drm_encoder *encoder);
dafc3bd5
CK
1406extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
1407extern int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder);
58bd0863 1408extern void r600_hdmi_update_audio_settings(struct drm_encoder *encoder);
dafc3bd5 1409
fe251e2f
AD
1410extern void r700_cp_stop(struct radeon_device *rdev);
1411extern void r700_cp_fini(struct radeon_device *rdev);
0ca2ab52
AD
1412extern void evergreen_disable_interrupt_state(struct radeon_device *rdev);
1413extern int evergreen_irq_set(struct radeon_device *rdev);
fe251e2f 1414
bcc1c2a1
AD
1415/* evergreen */
1416struct evergreen_mc_save {
1417 u32 vga_control[6];
1418 u32 vga_render_control;
1419 u32 vga_hdp_control;
1420 u32 crtc_control[6];
1421};
1422
4c788679
JG
1423#include "radeon_object.h"
1424
771fe6b9 1425#endif