]> bbs.cooldavid.org Git - net-next-2.6.git/blame - arch/x86/kernel/apic/io_apic.c
genirq: Remove irq_2_iommu
[net-next-2.6.git] / arch / x86 / kernel / apic / io_apic.c
CommitLineData
1da177e4
LT
1/*
2 * Intel IO-APIC support for multi-Pentium hosts.
3 *
8f47e163 4 * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
1da177e4
LT
5 *
6 * Many thanks to Stig Venaas for trying out countless experimental
7 * patches and reporting/debugging problems patiently!
8 *
9 * (c) 1999, Multiple IO-APIC support, developed by
10 * Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
11 * Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
12 * further tested and cleaned up by Zach Brown <zab@redhat.com>
13 * and Ingo Molnar <mingo@redhat.com>
14 *
15 * Fixes
16 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
17 * thanks to Eric Gilmore
18 * and Rolf G. Tews
19 * for testing these extensively
20 * Paul Diefenbaugh : Added full ACPI support
21 */
22
23#include <linux/mm.h>
1da177e4
LT
24#include <linux/interrupt.h>
25#include <linux/init.h>
26#include <linux/delay.h>
27#include <linux/sched.h>
d4057bdb 28#include <linux/pci.h>
1da177e4
LT
29#include <linux/mc146818rtc.h>
30#include <linux/compiler.h>
31#include <linux/acpi.h>
129f6946 32#include <linux/module.h>
1da177e4 33#include <linux/sysdev.h>
3b7d1921 34#include <linux/msi.h>
95d77884 35#include <linux/htirq.h>
7dfb7103 36#include <linux/freezer.h>
f26d6a2b 37#include <linux/kthread.h>
54168ed7 38#include <linux/jiffies.h> /* time_after() */
5a0e3ad6 39#include <linux/slab.h>
d4057bdb
YL
40#ifdef CONFIG_ACPI
41#include <acpi/acpi_bus.h>
42#endif
43#include <linux/bootmem.h>
44#include <linux/dmar.h>
58ac1e76 45#include <linux/hpet.h>
54d5d424 46
d4057bdb 47#include <asm/idle.h>
1da177e4
LT
48#include <asm/io.h>
49#include <asm/smp.h>
6d652ea1 50#include <asm/cpu.h>
1da177e4 51#include <asm/desc.h>
d4057bdb
YL
52#include <asm/proto.h>
53#include <asm/acpi.h>
54#include <asm/dma.h>
1da177e4 55#include <asm/timer.h>
306e440d 56#include <asm/i8259.h>
3e4ff115 57#include <asm/nmi.h>
2d3fcc1c 58#include <asm/msidef.h>
8b955b0d 59#include <asm/hypertransport.h>
a4dbc34d 60#include <asm/setup.h>
d4057bdb 61#include <asm/irq_remapping.h>
58ac1e76 62#include <asm/hpet.h>
2c1b284e 63#include <asm/hw_irq.h>
1da177e4 64
7b6aa335 65#include <asm/apic.h>
1da177e4 66
32f71aff 67#define __apicdebuginit(type) static type __init
2977fb3f
CG
68#define for_each_irq_pin(entry, head) \
69 for (entry = head; entry; entry = entry->next)
32f71aff 70
1da177e4 71/*
54168ed7
IM
72 * Is the SiS APIC rmw bug present ?
73 * -1 = don't know, 0 = no, 1 = yes
1da177e4
LT
74 */
75int sis_apic_bug = -1;
76
dade7716
TG
77static DEFINE_RAW_SPINLOCK(ioapic_lock);
78static DEFINE_RAW_SPINLOCK(vector_lock);
efa2559f 79
1da177e4
LT
80/*
81 * # of IRQ routing registers
82 */
83int nr_ioapic_registers[MAX_IO_APICS];
84
9f640ccb 85/* I/O APIC entries */
b5ba7e6d 86struct mpc_ioapic mp_ioapics[MAX_IO_APICS];
9f640ccb
AS
87int nr_ioapics;
88
2a4ab640
FT
89/* IO APIC gsi routing info */
90struct mp_ioapic_gsi mp_gsi_routing[MAX_IO_APICS];
91
a4384df3
EB
92/* The one past the highest gsi number used */
93u32 gsi_top;
5777372a 94
584f734d 95/* MP IRQ source entries */
c2c21745 96struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
584f734d
AS
97
98/* # of MP IRQ source entries */
99int mp_irq_entries;
100
bc07844a
TG
101/* GSI interrupts */
102static int nr_irqs_gsi = NR_IRQS_LEGACY;
103
8732fc4b
AS
104#if defined (CONFIG_MCA) || defined (CONFIG_EISA)
105int mp_bus_id_to_type[MAX_MP_BUSSES];
106#endif
107
108DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
109
efa2559f
YL
110int skip_ioapic_setup;
111
65a4e574
IM
112void arch_disable_smp_support(void)
113{
114#ifdef CONFIG_PCI
115 noioapicquirk = 1;
116 noioapicreroute = -1;
117#endif
118 skip_ioapic_setup = 1;
119}
120
54168ed7 121static int __init parse_noapic(char *str)
efa2559f
YL
122{
123 /* disable IO-APIC */
65a4e574 124 arch_disable_smp_support();
efa2559f
YL
125 return 0;
126}
127early_param("noapic", parse_noapic);
66759a01 128
0b8f1efa
YL
129struct irq_pin_list {
130 int apic, pin;
131 struct irq_pin_list *next;
132};
133
7e495529 134static struct irq_pin_list *alloc_irq_pin_list(int node)
0b8f1efa 135{
7e495529 136 return kzalloc_node(sizeof(struct irq_pin_list), GFP_ATOMIC, node);
0b8f1efa
YL
137}
138
a1420f39 139/* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
0b8f1efa 140#ifdef CONFIG_SPARSE_IRQ
97943390 141static struct irq_cfg irq_cfgx[NR_IRQS_LEGACY];
0b8f1efa 142#else
97943390 143static struct irq_cfg irq_cfgx[NR_IRQS];
0b8f1efa 144#endif
a1420f39 145
13a0c3c2 146int __init arch_early_irq_init(void)
8f09cd20 147{
0b8f1efa 148 struct irq_cfg *cfg;
60c69948 149 int count, node, i;
d6c88a50 150
1f91233c
JP
151 if (!legacy_pic->nr_legacy_irqs) {
152 nr_irqs_gsi = 0;
153 io_apic_irqs = ~0UL;
154 }
155
0b8f1efa
YL
156 cfg = irq_cfgx;
157 count = ARRAY_SIZE(irq_cfgx);
f6e9456c 158 node = cpu_to_node(0);
8f09cd20 159
fbc6bff0
TG
160 /* Make sure the legacy interrupts are marked in the bitmap */
161 irq_reserve_irqs(0, legacy_pic->nr_legacy_irqs);
162
0b8f1efa 163 for (i = 0; i < count; i++) {
60c69948 164 set_irq_chip_data(i, &cfg[i]);
12274e96
YL
165 zalloc_cpumask_var_node(&cfg[i].domain, GFP_NOWAIT, node);
166 zalloc_cpumask_var_node(&cfg[i].old_domain, GFP_NOWAIT, node);
97943390
SS
167 /*
168 * For legacy IRQ's, start with assigning irq0 to irq15 to
169 * IRQ0_VECTOR to IRQ15_VECTOR on cpu 0.
170 */
54b56170 171 if (i < legacy_pic->nr_legacy_irqs) {
97943390
SS
172 cfg[i].vector = IRQ0_VECTOR + i;
173 cpumask_set_cpu(0, cfg[i].domain);
174 }
0b8f1efa 175 }
13a0c3c2
YL
176
177 return 0;
0b8f1efa 178}
8f09cd20 179
0b8f1efa 180#ifdef CONFIG_SPARSE_IRQ
9338ad6f 181struct irq_cfg *irq_cfg(unsigned int irq)
8f09cd20 182{
60c69948 183 return get_irq_chip_data(irq);
8f09cd20 184}
d6c88a50 185
f981a3dc 186static struct irq_cfg *alloc_irq_cfg(unsigned int irq, int node)
8f09cd20 187{
0b8f1efa 188 struct irq_cfg *cfg;
0f978f45 189
0b8f1efa 190 cfg = kzalloc_node(sizeof(*cfg), GFP_ATOMIC, node);
6e2fff50
TG
191 if (!cfg)
192 return NULL;
193 if (!zalloc_cpumask_var_node(&cfg->domain, GFP_ATOMIC, node))
194 goto out_cfg;
195 if (!zalloc_cpumask_var_node(&cfg->old_domain, GFP_ATOMIC, node))
196 goto out_domain;
0b8f1efa 197 return cfg;
6e2fff50
TG
198out_domain:
199 free_cpumask_var(cfg->domain);
200out_cfg:
201 kfree(cfg);
202 return NULL;
8f09cd20
YL
203}
204
f981a3dc 205static void free_irq_cfg(unsigned int at, struct irq_cfg *cfg)
08c33db6 206{
fbc6bff0
TG
207 if (!cfg)
208 return;
209 set_irq_chip_data(at, NULL);
08c33db6
TG
210 free_cpumask_var(cfg->domain);
211 free_cpumask_var(cfg->old_domain);
212 kfree(cfg);
213}
214
0b8f1efa 215#else
08c33db6 216
9338ad6f 217struct irq_cfg *irq_cfg(unsigned int irq)
0b8f1efa
YL
218{
219 return irq < nr_irqs ? irq_cfgx + irq : NULL;
0f978f45 220}
1da177e4 221
f981a3dc 222static struct irq_cfg *alloc_irq_cfg(unsigned int irq, int node)
08c33db6
TG
223{
224 return irq_cfgx + irq;
225}
226
f981a3dc 227static inline void free_irq_cfg(unsigned int at, struct irq_cfg *cfg) { }
08c33db6 228
0b8f1efa
YL
229#endif
230
08c33db6
TG
231static struct irq_cfg *alloc_irq_and_cfg_at(unsigned int at, int node)
232{
233 int res = irq_alloc_desc_at(at, node);
234 struct irq_cfg *cfg;
235
236 if (res < 0) {
237 if (res != -EEXIST)
238 return NULL;
239 cfg = get_irq_chip_data(at);
240 if (cfg)
241 return cfg;
242 }
243
f981a3dc 244 cfg = alloc_irq_cfg(at, node);
08c33db6
TG
245 if (cfg)
246 set_irq_chip_data(at, cfg);
247 else
248 irq_free_desc(at);
249 return cfg;
250}
251
252static int alloc_irq_from(unsigned int from, int node)
253{
254 return irq_alloc_desc_from(from, node);
255}
256
257static void free_irq_at(unsigned int at, struct irq_cfg *cfg)
258{
f981a3dc 259 free_irq_cfg(at, cfg);
08c33db6
TG
260 irq_free_desc(at);
261}
262
130fe05d
LT
263struct io_apic {
264 unsigned int index;
265 unsigned int unused[3];
266 unsigned int data;
0280f7c4
SS
267 unsigned int unused2[11];
268 unsigned int eoi;
130fe05d
LT
269};
270
271static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
272{
273 return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
b5ba7e6d 274 + (mp_ioapics[idx].apicaddr & ~PAGE_MASK);
130fe05d
LT
275}
276
0280f7c4
SS
277static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
278{
279 struct io_apic __iomem *io_apic = io_apic_base(apic);
280 writel(vector, &io_apic->eoi);
281}
282
130fe05d
LT
283static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
284{
285 struct io_apic __iomem *io_apic = io_apic_base(apic);
286 writel(reg, &io_apic->index);
287 return readl(&io_apic->data);
288}
289
290static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
291{
292 struct io_apic __iomem *io_apic = io_apic_base(apic);
293 writel(reg, &io_apic->index);
294 writel(value, &io_apic->data);
295}
296
297/*
298 * Re-write a value: to be used for read-modify-write
299 * cycles where the read already set up the index register.
300 *
301 * Older SiS APIC requires we rewrite the index register
302 */
303static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
304{
54168ed7 305 struct io_apic __iomem *io_apic = io_apic_base(apic);
d6c88a50
TG
306
307 if (sis_apic_bug)
308 writel(reg, &io_apic->index);
130fe05d
LT
309 writel(value, &io_apic->data);
310}
311
3145e941 312static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
047c8fdb
YL
313{
314 struct irq_pin_list *entry;
315 unsigned long flags;
047c8fdb 316
dade7716 317 raw_spin_lock_irqsave(&ioapic_lock, flags);
2977fb3f 318 for_each_irq_pin(entry, cfg->irq_2_pin) {
047c8fdb
YL
319 unsigned int reg;
320 int pin;
321
047c8fdb
YL
322 pin = entry->pin;
323 reg = io_apic_read(entry->apic, 0x10 + pin*2);
324 /* Is the remote IRR bit set? */
325 if (reg & IO_APIC_REDIR_REMOTE_IRR) {
dade7716 326 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
047c8fdb
YL
327 return true;
328 }
047c8fdb 329 }
dade7716 330 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
047c8fdb
YL
331
332 return false;
333}
047c8fdb 334
cf4c6a2f
AK
335union entry_union {
336 struct { u32 w1, w2; };
337 struct IO_APIC_route_entry entry;
338};
339
340static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
341{
342 union entry_union eu;
343 unsigned long flags;
dade7716 344 raw_spin_lock_irqsave(&ioapic_lock, flags);
cf4c6a2f
AK
345 eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
346 eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
dade7716 347 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
cf4c6a2f
AK
348 return eu.entry;
349}
350
f9dadfa7
LT
351/*
352 * When we write a new IO APIC routing entry, we need to write the high
353 * word first! If the mask bit in the low word is clear, we will enable
354 * the interrupt, and we need to make sure the entry is fully populated
355 * before that happens.
356 */
d15512f4
AK
357static void
358__ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
cf4c6a2f 359{
50a8d4d2
F
360 union entry_union eu = {{0, 0}};
361
cf4c6a2f 362 eu.entry = e;
f9dadfa7
LT
363 io_apic_write(apic, 0x11 + 2*pin, eu.w2);
364 io_apic_write(apic, 0x10 + 2*pin, eu.w1);
d15512f4
AK
365}
366
ca97ab90 367void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
d15512f4
AK
368{
369 unsigned long flags;
dade7716 370 raw_spin_lock_irqsave(&ioapic_lock, flags);
d15512f4 371 __ioapic_write_entry(apic, pin, e);
dade7716 372 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
f9dadfa7
LT
373}
374
375/*
376 * When we mask an IO APIC routing entry, we need to write the low
377 * word first, in order to set the mask bit before we change the
378 * high bits!
379 */
380static void ioapic_mask_entry(int apic, int pin)
381{
382 unsigned long flags;
383 union entry_union eu = { .entry.mask = 1 };
384
dade7716 385 raw_spin_lock_irqsave(&ioapic_lock, flags);
cf4c6a2f
AK
386 io_apic_write(apic, 0x10 + 2*pin, eu.w1);
387 io_apic_write(apic, 0x11 + 2*pin, eu.w2);
dade7716 388 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
cf4c6a2f
AK
389}
390
1da177e4
LT
391/*
392 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
393 * shared ISA-space IRQs, so we have to support them. We are super
394 * fast in the common case, and fast for shared ISA-space IRQs.
395 */
f3d1915a 396static int
7e495529 397__add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
1da177e4 398{
2977fb3f 399 struct irq_pin_list **last, *entry;
0f978f45 400
2977fb3f
CG
401 /* don't allow duplicates */
402 last = &cfg->irq_2_pin;
403 for_each_irq_pin(entry, cfg->irq_2_pin) {
0f978f45 404 if (entry->apic == apic && entry->pin == pin)
f3d1915a 405 return 0;
2977fb3f 406 last = &entry->next;
1da177e4 407 }
0f978f45 408
7e495529 409 entry = alloc_irq_pin_list(node);
a7428cd2 410 if (!entry) {
f3d1915a
CG
411 printk(KERN_ERR "can not alloc irq_pin_list (%d,%d,%d)\n",
412 node, apic, pin);
413 return -ENOMEM;
a7428cd2 414 }
1da177e4
LT
415 entry->apic = apic;
416 entry->pin = pin;
875e68ec 417
2977fb3f 418 *last = entry;
f3d1915a
CG
419 return 0;
420}
421
422static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
423{
7e495529 424 if (__add_pin_to_irq_node(cfg, node, apic, pin))
f3d1915a 425 panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
1da177e4
LT
426}
427
428/*
429 * Reroute an IRQ to a different pin.
430 */
85ac16d0 431static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
4eea6fff
JF
432 int oldapic, int oldpin,
433 int newapic, int newpin)
1da177e4 434{
535b6429 435 struct irq_pin_list *entry;
1da177e4 436
2977fb3f 437 for_each_irq_pin(entry, cfg->irq_2_pin) {
1da177e4
LT
438 if (entry->apic == oldapic && entry->pin == oldpin) {
439 entry->apic = newapic;
440 entry->pin = newpin;
0f978f45 441 /* every one is different, right? */
4eea6fff 442 return;
0f978f45 443 }
1da177e4 444 }
0f978f45 445
4eea6fff
JF
446 /* old apic/pin didn't exist, so just add new ones */
447 add_pin_to_irq_node(cfg, node, newapic, newpin);
1da177e4
LT
448}
449
c29d9db3
SS
450static void __io_apic_modify_irq(struct irq_pin_list *entry,
451 int mask_and, int mask_or,
452 void (*final)(struct irq_pin_list *entry))
453{
454 unsigned int reg, pin;
455
456 pin = entry->pin;
457 reg = io_apic_read(entry->apic, 0x10 + pin * 2);
458 reg &= mask_and;
459 reg |= mask_or;
460 io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
461 if (final)
462 final(entry);
463}
464
2f210deb
JF
465static void io_apic_modify_irq(struct irq_cfg *cfg,
466 int mask_and, int mask_or,
467 void (*final)(struct irq_pin_list *entry))
87783be4 468{
87783be4 469 struct irq_pin_list *entry;
047c8fdb 470
c29d9db3
SS
471 for_each_irq_pin(entry, cfg->irq_2_pin)
472 __io_apic_modify_irq(entry, mask_and, mask_or, final);
473}
474
475static void __mask_and_edge_IO_APIC_irq(struct irq_pin_list *entry)
476{
477 __io_apic_modify_irq(entry, ~IO_APIC_REDIR_LEVEL_TRIGGER,
478 IO_APIC_REDIR_MASKED, NULL);
479}
480
481static void __unmask_and_level_IO_APIC_irq(struct irq_pin_list *entry)
482{
483 __io_apic_modify_irq(entry, ~IO_APIC_REDIR_MASKED,
484 IO_APIC_REDIR_LEVEL_TRIGGER, NULL);
87783be4 485}
047c8fdb 486
7f3e632f 487static void io_apic_sync(struct irq_pin_list *entry)
1da177e4 488{
87783be4
CG
489 /*
490 * Synchronize the IO-APIC and the CPU by doing
491 * a dummy read from the IO-APIC
492 */
493 struct io_apic __iomem *io_apic;
494 io_apic = io_apic_base(entry->apic);
4e738e2f 495 readl(&io_apic->data);
1da177e4
LT
496}
497
dd5f15e5 498static void mask_ioapic(struct irq_cfg *cfg)
87783be4 499{
dd5f15e5
TG
500 unsigned long flags;
501
502 raw_spin_lock_irqsave(&ioapic_lock, flags);
3145e941 503 io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
dd5f15e5 504 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
87783be4 505}
1da177e4 506
90297c5f 507static void mask_ioapic_irq(struct irq_data *data)
1da177e4 508{
90297c5f 509 mask_ioapic(data->chip_data);
dd5f15e5 510}
3145e941 511
dd5f15e5
TG
512static void __unmask_ioapic(struct irq_cfg *cfg)
513{
514 io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
1da177e4
LT
515}
516
dd5f15e5 517static void unmask_ioapic(struct irq_cfg *cfg)
1da177e4
LT
518{
519 unsigned long flags;
520
dade7716 521 raw_spin_lock_irqsave(&ioapic_lock, flags);
dd5f15e5 522 __unmask_ioapic(cfg);
dade7716 523 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1da177e4
LT
524}
525
90297c5f 526static void unmask_ioapic_irq(struct irq_data *data)
3145e941 527{
90297c5f 528 unmask_ioapic(data->chip_data);
3145e941
YL
529}
530
1da177e4
LT
531static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
532{
533 struct IO_APIC_route_entry entry;
36062448 534
1da177e4 535 /* Check delivery_mode to be sure we're not clearing an SMI pin */
cf4c6a2f 536 entry = ioapic_read_entry(apic, pin);
1da177e4
LT
537 if (entry.delivery_mode == dest_SMI)
538 return;
1da177e4
LT
539 /*
540 * Disable it in the IO-APIC irq-routing table:
541 */
f9dadfa7 542 ioapic_mask_entry(apic, pin);
1da177e4
LT
543}
544
54168ed7 545static void clear_IO_APIC (void)
1da177e4
LT
546{
547 int apic, pin;
548
549 for (apic = 0; apic < nr_ioapics; apic++)
550 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
551 clear_IO_APIC_pin(apic, pin);
552}
553
54168ed7 554#ifdef CONFIG_X86_32
1da177e4
LT
555/*
556 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
557 * specific CPU-side IRQs.
558 */
559
560#define MAX_PIRQS 8
3bd25d0f
YL
561static int pirq_entries[MAX_PIRQS] = {
562 [0 ... MAX_PIRQS - 1] = -1
563};
1da177e4 564
1da177e4
LT
565static int __init ioapic_pirq_setup(char *str)
566{
567 int i, max;
568 int ints[MAX_PIRQS+1];
569
570 get_options(str, ARRAY_SIZE(ints), ints);
571
1da177e4
LT
572 apic_printk(APIC_VERBOSE, KERN_INFO
573 "PIRQ redirection, working around broken MP-BIOS.\n");
574 max = MAX_PIRQS;
575 if (ints[0] < MAX_PIRQS)
576 max = ints[0];
577
578 for (i = 0; i < max; i++) {
579 apic_printk(APIC_VERBOSE, KERN_DEBUG
580 "... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
581 /*
582 * PIRQs are mapped upside down, usually.
583 */
584 pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
585 }
586 return 1;
587}
588
589__setup("pirq=", ioapic_pirq_setup);
54168ed7
IM
590#endif /* CONFIG_X86_32 */
591
b24696bc
FY
592struct IO_APIC_route_entry **alloc_ioapic_entries(void)
593{
594 int apic;
595 struct IO_APIC_route_entry **ioapic_entries;
596
597 ioapic_entries = kzalloc(sizeof(*ioapic_entries) * nr_ioapics,
598 GFP_ATOMIC);
599 if (!ioapic_entries)
600 return 0;
601
602 for (apic = 0; apic < nr_ioapics; apic++) {
603 ioapic_entries[apic] =
604 kzalloc(sizeof(struct IO_APIC_route_entry) *
605 nr_ioapic_registers[apic], GFP_ATOMIC);
606 if (!ioapic_entries[apic])
607 goto nomem;
608 }
609
610 return ioapic_entries;
611
612nomem:
613 while (--apic >= 0)
614 kfree(ioapic_entries[apic]);
615 kfree(ioapic_entries);
616
617 return 0;
618}
54168ed7
IM
619
620/*
05c3dc2c 621 * Saves all the IO-APIC RTE's
54168ed7 622 */
b24696bc 623int save_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
54168ed7 624{
54168ed7
IM
625 int apic, pin;
626
b24696bc
FY
627 if (!ioapic_entries)
628 return -ENOMEM;
54168ed7
IM
629
630 for (apic = 0; apic < nr_ioapics; apic++) {
b24696bc
FY
631 if (!ioapic_entries[apic])
632 return -ENOMEM;
54168ed7 633
05c3dc2c 634 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
b24696bc 635 ioapic_entries[apic][pin] =
54168ed7 636 ioapic_read_entry(apic, pin);
b24696bc 637 }
5ffa4eb2 638
54168ed7
IM
639 return 0;
640}
641
b24696bc
FY
642/*
643 * Mask all IO APIC entries.
644 */
645void mask_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
05c3dc2c
SS
646{
647 int apic, pin;
648
b24696bc
FY
649 if (!ioapic_entries)
650 return;
651
05c3dc2c 652 for (apic = 0; apic < nr_ioapics; apic++) {
b24696bc 653 if (!ioapic_entries[apic])
05c3dc2c 654 break;
b24696bc 655
05c3dc2c
SS
656 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
657 struct IO_APIC_route_entry entry;
658
b24696bc 659 entry = ioapic_entries[apic][pin];
05c3dc2c
SS
660 if (!entry.mask) {
661 entry.mask = 1;
662 ioapic_write_entry(apic, pin, entry);
663 }
664 }
665 }
666}
667
b24696bc
FY
668/*
669 * Restore IO APIC entries which was saved in ioapic_entries.
670 */
671int restore_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
54168ed7
IM
672{
673 int apic, pin;
674
b24696bc
FY
675 if (!ioapic_entries)
676 return -ENOMEM;
677
5ffa4eb2 678 for (apic = 0; apic < nr_ioapics; apic++) {
b24696bc
FY
679 if (!ioapic_entries[apic])
680 return -ENOMEM;
681
54168ed7
IM
682 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
683 ioapic_write_entry(apic, pin,
b24696bc 684 ioapic_entries[apic][pin]);
5ffa4eb2 685 }
b24696bc 686 return 0;
54168ed7
IM
687}
688
b24696bc
FY
689void free_ioapic_entries(struct IO_APIC_route_entry **ioapic_entries)
690{
691 int apic;
692
693 for (apic = 0; apic < nr_ioapics; apic++)
694 kfree(ioapic_entries[apic]);
695
696 kfree(ioapic_entries);
54168ed7 697}
1da177e4
LT
698
699/*
700 * Find the IRQ entry number of a certain pin.
701 */
702static int find_irq_entry(int apic, int pin, int type)
703{
704 int i;
705
706 for (i = 0; i < mp_irq_entries; i++)
c2c21745
JSR
707 if (mp_irqs[i].irqtype == type &&
708 (mp_irqs[i].dstapic == mp_ioapics[apic].apicid ||
709 mp_irqs[i].dstapic == MP_APIC_ALL) &&
710 mp_irqs[i].dstirq == pin)
1da177e4
LT
711 return i;
712
713 return -1;
714}
715
716/*
717 * Find the pin to which IRQ[irq] (ISA) is connected
718 */
fcfd636a 719static int __init find_isa_irq_pin(int irq, int type)
1da177e4
LT
720{
721 int i;
722
723 for (i = 0; i < mp_irq_entries; i++) {
c2c21745 724 int lbus = mp_irqs[i].srcbus;
1da177e4 725
d27e2b8e 726 if (test_bit(lbus, mp_bus_not_pci) &&
c2c21745
JSR
727 (mp_irqs[i].irqtype == type) &&
728 (mp_irqs[i].srcbusirq == irq))
1da177e4 729
c2c21745 730 return mp_irqs[i].dstirq;
1da177e4
LT
731 }
732 return -1;
733}
734
fcfd636a
EB
735static int __init find_isa_irq_apic(int irq, int type)
736{
737 int i;
738
739 for (i = 0; i < mp_irq_entries; i++) {
c2c21745 740 int lbus = mp_irqs[i].srcbus;
fcfd636a 741
73b2961b 742 if (test_bit(lbus, mp_bus_not_pci) &&
c2c21745
JSR
743 (mp_irqs[i].irqtype == type) &&
744 (mp_irqs[i].srcbusirq == irq))
fcfd636a
EB
745 break;
746 }
747 if (i < mp_irq_entries) {
748 int apic;
54168ed7 749 for(apic = 0; apic < nr_ioapics; apic++) {
c2c21745 750 if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic)
fcfd636a
EB
751 return apic;
752 }
753 }
754
755 return -1;
756}
757
c0a282c2 758#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
1da177e4
LT
759/*
760 * EISA Edge/Level control register, ELCR
761 */
762static int EISA_ELCR(unsigned int irq)
763{
b81bb373 764 if (irq < legacy_pic->nr_legacy_irqs) {
1da177e4
LT
765 unsigned int port = 0x4d0 + (irq >> 3);
766 return (inb(port) >> (irq & 7)) & 1;
767 }
768 apic_printk(APIC_VERBOSE, KERN_INFO
769 "Broken MPtable reports ISA irq %d\n", irq);
770 return 0;
771}
54168ed7 772
c0a282c2 773#endif
1da177e4 774
6728801d
AS
775/* ISA interrupts are always polarity zero edge triggered,
776 * when listed as conforming in the MP table. */
777
778#define default_ISA_trigger(idx) (0)
779#define default_ISA_polarity(idx) (0)
780
1da177e4
LT
781/* EISA interrupts are always polarity zero and can be edge or level
782 * trigger depending on the ELCR value. If an interrupt is listed as
783 * EISA conforming in the MP table, that means its trigger type must
784 * be read in from the ELCR */
785
c2c21745 786#define default_EISA_trigger(idx) (EISA_ELCR(mp_irqs[idx].srcbusirq))
6728801d 787#define default_EISA_polarity(idx) default_ISA_polarity(idx)
1da177e4
LT
788
789/* PCI interrupts are always polarity one level triggered,
790 * when listed as conforming in the MP table. */
791
792#define default_PCI_trigger(idx) (1)
793#define default_PCI_polarity(idx) (1)
794
795/* MCA interrupts are always polarity zero level triggered,
796 * when listed as conforming in the MP table. */
797
798#define default_MCA_trigger(idx) (1)
6728801d 799#define default_MCA_polarity(idx) default_ISA_polarity(idx)
1da177e4 800
61fd47e0 801static int MPBIOS_polarity(int idx)
1da177e4 802{
c2c21745 803 int bus = mp_irqs[idx].srcbus;
1da177e4
LT
804 int polarity;
805
806 /*
807 * Determine IRQ line polarity (high active or low active):
808 */
c2c21745 809 switch (mp_irqs[idx].irqflag & 3)
36062448 810 {
54168ed7
IM
811 case 0: /* conforms, ie. bus-type dependent polarity */
812 if (test_bit(bus, mp_bus_not_pci))
813 polarity = default_ISA_polarity(idx);
814 else
815 polarity = default_PCI_polarity(idx);
816 break;
817 case 1: /* high active */
818 {
819 polarity = 0;
820 break;
821 }
822 case 2: /* reserved */
823 {
824 printk(KERN_WARNING "broken BIOS!!\n");
825 polarity = 1;
826 break;
827 }
828 case 3: /* low active */
829 {
830 polarity = 1;
831 break;
832 }
833 default: /* invalid */
834 {
835 printk(KERN_WARNING "broken BIOS!!\n");
836 polarity = 1;
837 break;
838 }
1da177e4
LT
839 }
840 return polarity;
841}
842
843static int MPBIOS_trigger(int idx)
844{
c2c21745 845 int bus = mp_irqs[idx].srcbus;
1da177e4
LT
846 int trigger;
847
848 /*
849 * Determine IRQ trigger mode (edge or level sensitive):
850 */
c2c21745 851 switch ((mp_irqs[idx].irqflag>>2) & 3)
1da177e4 852 {
54168ed7
IM
853 case 0: /* conforms, ie. bus-type dependent */
854 if (test_bit(bus, mp_bus_not_pci))
855 trigger = default_ISA_trigger(idx);
856 else
857 trigger = default_PCI_trigger(idx);
c0a282c2 858#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
54168ed7
IM
859 switch (mp_bus_id_to_type[bus]) {
860 case MP_BUS_ISA: /* ISA pin */
861 {
862 /* set before the switch */
863 break;
864 }
865 case MP_BUS_EISA: /* EISA pin */
866 {
867 trigger = default_EISA_trigger(idx);
868 break;
869 }
870 case MP_BUS_PCI: /* PCI pin */
871 {
872 /* set before the switch */
873 break;
874 }
875 case MP_BUS_MCA: /* MCA pin */
876 {
877 trigger = default_MCA_trigger(idx);
878 break;
879 }
880 default:
881 {
882 printk(KERN_WARNING "broken BIOS!!\n");
883 trigger = 1;
884 break;
885 }
886 }
887#endif
1da177e4 888 break;
54168ed7 889 case 1: /* edge */
1da177e4 890 {
54168ed7 891 trigger = 0;
1da177e4
LT
892 break;
893 }
54168ed7 894 case 2: /* reserved */
1da177e4 895 {
54168ed7
IM
896 printk(KERN_WARNING "broken BIOS!!\n");
897 trigger = 1;
1da177e4
LT
898 break;
899 }
54168ed7 900 case 3: /* level */
1da177e4 901 {
54168ed7 902 trigger = 1;
1da177e4
LT
903 break;
904 }
54168ed7 905 default: /* invalid */
1da177e4
LT
906 {
907 printk(KERN_WARNING "broken BIOS!!\n");
54168ed7 908 trigger = 0;
1da177e4
LT
909 break;
910 }
911 }
912 return trigger;
913}
914
915static inline int irq_polarity(int idx)
916{
917 return MPBIOS_polarity(idx);
918}
919
920static inline int irq_trigger(int idx)
921{
922 return MPBIOS_trigger(idx);
923}
924
925static int pin_2_irq(int idx, int apic, int pin)
926{
d464207c 927 int irq;
c2c21745 928 int bus = mp_irqs[idx].srcbus;
1da177e4
LT
929
930 /*
931 * Debugging check, we are in big trouble if this message pops up!
932 */
c2c21745 933 if (mp_irqs[idx].dstirq != pin)
1da177e4
LT
934 printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");
935
54168ed7 936 if (test_bit(bus, mp_bus_not_pci)) {
c2c21745 937 irq = mp_irqs[idx].srcbusirq;
54168ed7 938 } else {
d464207c 939 u32 gsi = mp_gsi_routing[apic].gsi_base + pin;
988856ee
EB
940
941 if (gsi >= NR_IRQS_LEGACY)
942 irq = gsi;
943 else
a4384df3 944 irq = gsi_top + gsi;
1da177e4
LT
945 }
946
54168ed7 947#ifdef CONFIG_X86_32
1da177e4
LT
948 /*
949 * PCI IRQ command line redirection. Yes, limits are hardcoded.
950 */
951 if ((pin >= 16) && (pin <= 23)) {
952 if (pirq_entries[pin-16] != -1) {
953 if (!pirq_entries[pin-16]) {
954 apic_printk(APIC_VERBOSE, KERN_DEBUG
955 "disabling PIRQ%d\n", pin-16);
956 } else {
957 irq = pirq_entries[pin-16];
958 apic_printk(APIC_VERBOSE, KERN_DEBUG
959 "using PIRQ%d -> IRQ %d\n",
960 pin-16, irq);
961 }
962 }
963 }
54168ed7
IM
964#endif
965
1da177e4
LT
966 return irq;
967}
968
e20c06fd
YL
969/*
970 * Find a specific PCI IRQ entry.
971 * Not an __init, possibly needed by modules
972 */
973int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
e5198075 974 struct io_apic_irq_attr *irq_attr)
e20c06fd
YL
975{
976 int apic, i, best_guess = -1;
977
978 apic_printk(APIC_DEBUG,
979 "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
980 bus, slot, pin);
981 if (test_bit(bus, mp_bus_not_pci)) {
982 apic_printk(APIC_VERBOSE,
983 "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
984 return -1;
985 }
986 for (i = 0; i < mp_irq_entries; i++) {
987 int lbus = mp_irqs[i].srcbus;
988
989 for (apic = 0; apic < nr_ioapics; apic++)
990 if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic ||
991 mp_irqs[i].dstapic == MP_APIC_ALL)
992 break;
993
994 if (!test_bit(lbus, mp_bus_not_pci) &&
995 !mp_irqs[i].irqtype &&
996 (bus == lbus) &&
997 (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
998 int irq = pin_2_irq(i, apic, mp_irqs[i].dstirq);
999
1000 if (!(apic || IO_APIC_IRQ(irq)))
1001 continue;
1002
1003 if (pin == (mp_irqs[i].srcbusirq & 3)) {
e5198075
YL
1004 set_io_apic_irq_attr(irq_attr, apic,
1005 mp_irqs[i].dstirq,
1006 irq_trigger(i),
1007 irq_polarity(i));
e20c06fd
YL
1008 return irq;
1009 }
1010 /*
1011 * Use the first all-but-pin matching entry as a
1012 * best-guess fuzzy result for broken mptables.
1013 */
1014 if (best_guess < 0) {
e5198075
YL
1015 set_io_apic_irq_attr(irq_attr, apic,
1016 mp_irqs[i].dstirq,
1017 irq_trigger(i),
1018 irq_polarity(i));
e20c06fd
YL
1019 best_guess = irq;
1020 }
1021 }
1022 }
1023 return best_guess;
1024}
1025EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
1026
497c9a19
YL
1027void lock_vector_lock(void)
1028{
1029 /* Used to the online set of cpus does not change
1030 * during assign_irq_vector.
1031 */
dade7716 1032 raw_spin_lock(&vector_lock);
497c9a19 1033}
1da177e4 1034
497c9a19 1035void unlock_vector_lock(void)
1da177e4 1036{
dade7716 1037 raw_spin_unlock(&vector_lock);
497c9a19 1038}
1da177e4 1039
e7986739
MT
1040static int
1041__assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
497c9a19 1042{
047c8fdb
YL
1043 /*
1044 * NOTE! The local APIC isn't very good at handling
1045 * multiple interrupts at the same interrupt level.
1046 * As the interrupt level is determined by taking the
1047 * vector number and shifting that right by 4, we
1048 * want to spread these out a bit so that they don't
1049 * all fall in the same interrupt level.
1050 *
1051 * Also, we've got to be careful not to trash gate
1052 * 0x80, because int 0x80 is hm, kind of importantish. ;)
1053 */
6579b474 1054 static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
ea943966 1055 static int current_offset = VECTOR_OFFSET_START % 8;
54168ed7 1056 unsigned int old_vector;
22f65d31
MT
1057 int cpu, err;
1058 cpumask_var_t tmp_mask;
ace80ab7 1059
23359a88 1060 if (cfg->move_in_progress)
54168ed7 1061 return -EBUSY;
0a1ad60d 1062
22f65d31
MT
1063 if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
1064 return -ENOMEM;
ace80ab7 1065
54168ed7
IM
1066 old_vector = cfg->vector;
1067 if (old_vector) {
22f65d31
MT
1068 cpumask_and(tmp_mask, mask, cpu_online_mask);
1069 cpumask_and(tmp_mask, cfg->domain, tmp_mask);
1070 if (!cpumask_empty(tmp_mask)) {
1071 free_cpumask_var(tmp_mask);
54168ed7 1072 return 0;
22f65d31 1073 }
54168ed7 1074 }
497c9a19 1075
e7986739 1076 /* Only try and allocate irqs on cpus that are present */
22f65d31
MT
1077 err = -ENOSPC;
1078 for_each_cpu_and(cpu, mask, cpu_online_mask) {
54168ed7
IM
1079 int new_cpu;
1080 int vector, offset;
497c9a19 1081
e2d40b18 1082 apic->vector_allocation_domain(cpu, tmp_mask);
497c9a19 1083
54168ed7
IM
1084 vector = current_vector;
1085 offset = current_offset;
497c9a19 1086next:
54168ed7
IM
1087 vector += 8;
1088 if (vector >= first_system_vector) {
e7986739 1089 /* If out of vectors on large boxen, must share them. */
54168ed7 1090 offset = (offset + 1) % 8;
6579b474 1091 vector = FIRST_EXTERNAL_VECTOR + offset;
54168ed7
IM
1092 }
1093 if (unlikely(current_vector == vector))
1094 continue;
b77b881f
YL
1095
1096 if (test_bit(vector, used_vectors))
54168ed7 1097 goto next;
b77b881f 1098
22f65d31 1099 for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
54168ed7
IM
1100 if (per_cpu(vector_irq, new_cpu)[vector] != -1)
1101 goto next;
1102 /* Found one! */
1103 current_vector = vector;
1104 current_offset = offset;
1105 if (old_vector) {
1106 cfg->move_in_progress = 1;
22f65d31 1107 cpumask_copy(cfg->old_domain, cfg->domain);
7a959cff 1108 }
22f65d31 1109 for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
54168ed7
IM
1110 per_cpu(vector_irq, new_cpu)[vector] = irq;
1111 cfg->vector = vector;
22f65d31
MT
1112 cpumask_copy(cfg->domain, tmp_mask);
1113 err = 0;
1114 break;
54168ed7 1115 }
22f65d31
MT
1116 free_cpumask_var(tmp_mask);
1117 return err;
497c9a19
YL
1118}
1119
9338ad6f 1120int assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
497c9a19
YL
1121{
1122 int err;
ace80ab7 1123 unsigned long flags;
ace80ab7 1124
dade7716 1125 raw_spin_lock_irqsave(&vector_lock, flags);
3145e941 1126 err = __assign_irq_vector(irq, cfg, mask);
dade7716 1127 raw_spin_unlock_irqrestore(&vector_lock, flags);
497c9a19
YL
1128 return err;
1129}
1130
3145e941 1131static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
497c9a19 1132{
497c9a19
YL
1133 int cpu, vector;
1134
497c9a19
YL
1135 BUG_ON(!cfg->vector);
1136
1137 vector = cfg->vector;
22f65d31 1138 for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
497c9a19
YL
1139 per_cpu(vector_irq, cpu)[vector] = -1;
1140
1141 cfg->vector = 0;
22f65d31 1142 cpumask_clear(cfg->domain);
0ca4b6b0
MW
1143
1144 if (likely(!cfg->move_in_progress))
1145 return;
22f65d31 1146 for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
0ca4b6b0
MW
1147 for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
1148 vector++) {
1149 if (per_cpu(vector_irq, cpu)[vector] != irq)
1150 continue;
1151 per_cpu(vector_irq, cpu)[vector] = -1;
1152 break;
1153 }
1154 }
1155 cfg->move_in_progress = 0;
497c9a19
YL
1156}
1157
1158void __setup_vector_irq(int cpu)
1159{
1160 /* Initialize vector_irq on a new cpu */
497c9a19
YL
1161 int irq, vector;
1162 struct irq_cfg *cfg;
0b8f1efa 1163 struct irq_desc *desc;
497c9a19 1164
9d133e5d
SS
1165 /*
1166 * vector_lock will make sure that we don't run into irq vector
1167 * assignments that might be happening on another cpu in parallel,
1168 * while we setup our initial vector to irq mappings.
1169 */
dade7716 1170 raw_spin_lock(&vector_lock);
497c9a19 1171 /* Mark the inuse vectors */
0b8f1efa 1172 for_each_irq_desc(irq, desc) {
d4eba297 1173 cfg = get_irq_desc_chip_data(desc);
36e9e1ea
SS
1174
1175 /*
1176 * If it is a legacy IRQ handled by the legacy PIC, this cpu
1177 * will be part of the irq_cfg's domain.
1178 */
1179 if (irq < legacy_pic->nr_legacy_irqs && !IO_APIC_IRQ(irq))
1180 cpumask_set_cpu(cpu, cfg->domain);
1181
22f65d31 1182 if (!cpumask_test_cpu(cpu, cfg->domain))
497c9a19
YL
1183 continue;
1184 vector = cfg->vector;
497c9a19
YL
1185 per_cpu(vector_irq, cpu)[vector] = irq;
1186 }
1187 /* Mark the free vectors */
1188 for (vector = 0; vector < NR_VECTORS; ++vector) {
1189 irq = per_cpu(vector_irq, cpu)[vector];
1190 if (irq < 0)
1191 continue;
1192
1193 cfg = irq_cfg(irq);
22f65d31 1194 if (!cpumask_test_cpu(cpu, cfg->domain))
497c9a19 1195 per_cpu(vector_irq, cpu)[vector] = -1;
54168ed7 1196 }
dade7716 1197 raw_spin_unlock(&vector_lock);
1da177e4 1198}
3fde6900 1199
f5b9ed7a 1200static struct irq_chip ioapic_chip;
54168ed7 1201static struct irq_chip ir_ioapic_chip;
1da177e4 1202
54168ed7
IM
1203#define IOAPIC_AUTO -1
1204#define IOAPIC_EDGE 0
1205#define IOAPIC_LEVEL 1
1da177e4 1206
047c8fdb 1207#ifdef CONFIG_X86_32
1d025192
YL
1208static inline int IO_APIC_irq_trigger(int irq)
1209{
d6c88a50 1210 int apic, idx, pin;
1d025192 1211
d6c88a50
TG
1212 for (apic = 0; apic < nr_ioapics; apic++) {
1213 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
1214 idx = find_irq_entry(apic, pin, mp_INT);
1215 if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
1216 return irq_trigger(idx);
1217 }
1218 }
1219 /*
54168ed7
IM
1220 * nonexistent IRQs are edge default
1221 */
d6c88a50 1222 return 0;
1d025192 1223}
047c8fdb
YL
1224#else
1225static inline int IO_APIC_irq_trigger(int irq)
1226{
54168ed7 1227 return 1;
047c8fdb
YL
1228}
1229#endif
1d025192 1230
60c69948 1231static void ioapic_register_intr(unsigned int irq, unsigned long trigger)
1da177e4 1232{
199751d7 1233
6ebcc00e 1234 if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
047c8fdb 1235 trigger == IOAPIC_LEVEL)
60c69948 1236 irq_set_status_flags(irq, IRQ_LEVEL);
047c8fdb 1237 else
60c69948 1238 irq_clear_status_flags(irq, IRQ_LEVEL);
047c8fdb 1239
1a0730d6 1240 if (irq_remapped(get_irq_chip_data(irq))) {
60c69948 1241 irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
54168ed7
IM
1242 if (trigger)
1243 set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
1244 handle_fasteoi_irq,
1245 "fasteoi");
1246 else
1247 set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
1248 handle_edge_irq, "edge");
1249 return;
1250 }
29b61be6 1251
047c8fdb
YL
1252 if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1253 trigger == IOAPIC_LEVEL)
a460e745 1254 set_irq_chip_and_handler_name(irq, &ioapic_chip,
54168ed7
IM
1255 handle_fasteoi_irq,
1256 "fasteoi");
047c8fdb 1257 else
a460e745 1258 set_irq_chip_and_handler_name(irq, &ioapic_chip,
54168ed7 1259 handle_edge_irq, "edge");
1da177e4
LT
1260}
1261
ca97ab90
JF
1262int setup_ioapic_entry(int apic_id, int irq,
1263 struct IO_APIC_route_entry *entry,
1264 unsigned int destination, int trigger,
0280f7c4 1265 int polarity, int vector, int pin)
1da177e4 1266{
497c9a19
YL
1267 /*
1268 * add it to the IO-APIC irq-routing table:
1269 */
1270 memset(entry,0,sizeof(*entry));
1271
54168ed7 1272 if (intr_remapping_enabled) {
c8d46cf0 1273 struct intel_iommu *iommu = map_ioapic_to_ir(apic_id);
54168ed7
IM
1274 struct irte irte;
1275 struct IR_IO_APIC_route_entry *ir_entry =
1276 (struct IR_IO_APIC_route_entry *) entry;
1277 int index;
1278
1279 if (!iommu)
c8d46cf0 1280 panic("No mapping iommu for ioapic %d\n", apic_id);
54168ed7
IM
1281
1282 index = alloc_irte(iommu, irq, 1);
1283 if (index < 0)
c8d46cf0 1284 panic("Failed to allocate IRTE for ioapic %d\n", apic_id);
54168ed7 1285
62a92f4c 1286 prepare_irte(&irte, vector, destination);
54168ed7 1287
f007e99c
WH
1288 /* Set source-id of interrupt request */
1289 set_ioapic_sid(&irte, apic_id);
1290
54168ed7
IM
1291 modify_irte(irq, &irte);
1292
1293 ir_entry->index2 = (index >> 15) & 0x1;
1294 ir_entry->zero = 0;
1295 ir_entry->format = 1;
1296 ir_entry->index = (index & 0x7fff);
0280f7c4
SS
1297 /*
1298 * IO-APIC RTE will be configured with virtual vector.
1299 * irq handler will do the explicit EOI to the io-apic.
1300 */
1301 ir_entry->vector = pin;
29b61be6 1302 } else {
9b5bc8dc
IM
1303 entry->delivery_mode = apic->irq_delivery_mode;
1304 entry->dest_mode = apic->irq_dest_mode;
54168ed7 1305 entry->dest = destination;
0280f7c4 1306 entry->vector = vector;
54168ed7 1307 }
497c9a19 1308
54168ed7 1309 entry->mask = 0; /* enable IRQ */
497c9a19
YL
1310 entry->trigger = trigger;
1311 entry->polarity = polarity;
497c9a19
YL
1312
1313 /* Mask level triggered irqs.
1314 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
1315 */
1316 if (trigger)
1317 entry->mask = 1;
497c9a19
YL
1318 return 0;
1319}
1320
60c69948
TG
1321static void setup_ioapic_irq(int apic_id, int pin, unsigned int irq,
1322 struct irq_cfg *cfg, int trigger, int polarity)
497c9a19 1323{
1da177e4 1324 struct IO_APIC_route_entry entry;
22f65d31 1325 unsigned int dest;
497c9a19
YL
1326
1327 if (!IO_APIC_IRQ(irq))
1328 return;
69c89efb
SS
1329 /*
1330 * For legacy irqs, cfg->domain starts with cpu 0 for legacy
1331 * controllers like 8259. Now that IO-APIC can handle this irq, update
1332 * the cfg->domain.
1333 */
28c6a0ba 1334 if (irq < legacy_pic->nr_legacy_irqs && cpumask_test_cpu(0, cfg->domain))
69c89efb
SS
1335 apic->vector_allocation_domain(0, cfg->domain);
1336
fe402e1f 1337 if (assign_irq_vector(irq, cfg, apic->target_cpus()))
497c9a19
YL
1338 return;
1339
debccb3e 1340 dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
497c9a19
YL
1341
1342 apic_printk(APIC_VERBOSE,KERN_DEBUG
1343 "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
1344 "IRQ %d Mode:%i Active:%i)\n",
c8d46cf0 1345 apic_id, mp_ioapics[apic_id].apicid, pin, cfg->vector,
497c9a19
YL
1346 irq, trigger, polarity);
1347
1348
c8d46cf0 1349 if (setup_ioapic_entry(mp_ioapics[apic_id].apicid, irq, &entry,
0280f7c4 1350 dest, trigger, polarity, cfg->vector, pin)) {
497c9a19 1351 printk("Failed to setup ioapic entry for ioapic %d, pin %d\n",
c8d46cf0 1352 mp_ioapics[apic_id].apicid, pin);
3145e941 1353 __clear_irq_vector(irq, cfg);
497c9a19
YL
1354 return;
1355 }
1356
60c69948 1357 ioapic_register_intr(irq, trigger);
b81bb373 1358 if (irq < legacy_pic->nr_legacy_irqs)
4305df94 1359 legacy_pic->mask(irq);
497c9a19 1360
c8d46cf0 1361 ioapic_write_entry(apic_id, pin, entry);
497c9a19
YL
1362}
1363
b9c61b70
YL
1364static struct {
1365 DECLARE_BITMAP(pin_programmed, MP_MAX_IOAPIC_PIN + 1);
1366} mp_ioapic_routing[MAX_IO_APICS];
1367
497c9a19
YL
1368static void __init setup_IO_APIC_irqs(void)
1369{
fbc6bff0 1370 int apic_id, pin, idx, irq, notcon = 0;
f6e9456c 1371 int node = cpu_to_node(0);
fbc6bff0 1372 struct irq_cfg *cfg;
1da177e4
LT
1373
1374 apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");
1375
fad53995 1376 for (apic_id = 0; apic_id < nr_ioapics; apic_id++)
b9c61b70
YL
1377 for (pin = 0; pin < nr_ioapic_registers[apic_id]; pin++) {
1378 idx = find_irq_entry(apic_id, pin, mp_INT);
1379 if (idx == -1) {
1380 if (!notcon) {
1381 notcon = 1;
1382 apic_printk(APIC_VERBOSE,
1383 KERN_DEBUG " %d-%d",
1384 mp_ioapics[apic_id].apicid, pin);
1385 } else
1386 apic_printk(APIC_VERBOSE, " %d-%d",
1387 mp_ioapics[apic_id].apicid, pin);
1388 continue;
1389 }
1390 if (notcon) {
1391 apic_printk(APIC_VERBOSE,
1392 " (apicid-pin) not connected\n");
1393 notcon = 0;
1394 }
33a201fa 1395
b9c61b70 1396 irq = pin_2_irq(idx, apic_id, pin);
33a201fa 1397
fad53995
EB
1398 if ((apic_id > 0) && (irq > 16))
1399 continue;
1400
b9c61b70
YL
1401 /*
1402 * Skip the timer IRQ if there's a quirk handler
1403 * installed and if it returns 1:
1404 */
1405 if (apic->multi_timer_check &&
1406 apic->multi_timer_check(apic_id, irq))
1407 continue;
36062448 1408
fbc6bff0
TG
1409 cfg = alloc_irq_and_cfg_at(irq, node);
1410 if (!cfg)
b9c61b70 1411 continue;
fbc6bff0 1412
b9c61b70 1413 add_pin_to_irq_node(cfg, node, apic_id, pin);
4c6f18fc
YL
1414 /*
1415 * don't mark it in pin_programmed, so later acpi could
1416 * set it correctly when irq < 16
1417 */
60c69948
TG
1418 setup_ioapic_irq(apic_id, pin, irq, cfg, irq_trigger(idx),
1419 irq_polarity(idx));
1da177e4
LT
1420 }
1421
3c2cbd24
CG
1422 if (notcon)
1423 apic_printk(APIC_VERBOSE,
2a554fb1 1424 " (apicid-pin) not connected\n");
1da177e4
LT
1425}
1426
18dce6ba
YL
1427/*
1428 * for the gsit that is not in first ioapic
1429 * but could not use acpi_register_gsi()
1430 * like some special sci in IBM x3330
1431 */
1432void setup_IO_APIC_irq_extra(u32 gsi)
1433{
fbc6bff0 1434 int apic_id = 0, pin, idx, irq, node = cpu_to_node(0);
18dce6ba
YL
1435 struct irq_cfg *cfg;
1436
1437 /*
1438 * Convert 'gsi' to 'ioapic.pin'.
1439 */
1440 apic_id = mp_find_ioapic(gsi);
1441 if (apic_id < 0)
1442 return;
1443
1444 pin = mp_find_ioapic_pin(apic_id, gsi);
1445 idx = find_irq_entry(apic_id, pin, mp_INT);
1446 if (idx == -1)
1447 return;
1448
1449 irq = pin_2_irq(idx, apic_id, pin);
fe6dab4e
YL
1450
1451 /* Only handle the non legacy irqs on secondary ioapics */
1452 if (apic_id == 0 || irq < NR_IRQS_LEGACY)
18dce6ba 1453 return;
fe6dab4e 1454
fbc6bff0
TG
1455 cfg = alloc_irq_and_cfg_at(irq, node);
1456 if (!cfg)
18dce6ba 1457 return;
18dce6ba 1458
18dce6ba
YL
1459 add_pin_to_irq_node(cfg, node, apic_id, pin);
1460
1461 if (test_bit(pin, mp_ioapic_routing[apic_id].pin_programmed)) {
1462 pr_debug("Pin %d-%d already programmed\n",
1463 mp_ioapics[apic_id].apicid, pin);
1464 return;
1465 }
1466 set_bit(pin, mp_ioapic_routing[apic_id].pin_programmed);
1467
60c69948 1468 setup_ioapic_irq(apic_id, pin, irq, cfg,
18dce6ba
YL
1469 irq_trigger(idx), irq_polarity(idx));
1470}
1471
1da177e4 1472/*
f7633ce5 1473 * Set up the timer pin, possibly with the 8259A-master behind.
1da177e4 1474 */
c8d46cf0 1475static void __init setup_timer_IRQ0_pin(unsigned int apic_id, unsigned int pin,
f7633ce5 1476 int vector)
1da177e4
LT
1477{
1478 struct IO_APIC_route_entry entry;
1da177e4 1479
54168ed7
IM
1480 if (intr_remapping_enabled)
1481 return;
54168ed7 1482
36062448 1483 memset(&entry, 0, sizeof(entry));
1da177e4
LT
1484
1485 /*
1486 * We use logical delivery to get the timer IRQ
1487 * to the first CPU.
1488 */
9b5bc8dc 1489 entry.dest_mode = apic->irq_dest_mode;
f72dccac 1490 entry.mask = 0; /* don't mask IRQ for edge */
debccb3e 1491 entry.dest = apic->cpu_mask_to_apicid(apic->target_cpus());
9b5bc8dc 1492 entry.delivery_mode = apic->irq_delivery_mode;
1da177e4
LT
1493 entry.polarity = 0;
1494 entry.trigger = 0;
1495 entry.vector = vector;
1496
1497 /*
1498 * The timer IRQ doesn't have to know that behind the
f7633ce5 1499 * scene we may have a 8259A-master in AEOI mode ...
1da177e4 1500 */
54168ed7 1501 set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
1da177e4
LT
1502
1503 /*
1504 * Add it to the IO-APIC irq-routing table:
1505 */
c8d46cf0 1506 ioapic_write_entry(apic_id, pin, entry);
1da177e4
LT
1507}
1508
32f71aff
MR
1509
1510__apicdebuginit(void) print_IO_APIC(void)
1da177e4
LT
1511{
1512 int apic, i;
1513 union IO_APIC_reg_00 reg_00;
1514 union IO_APIC_reg_01 reg_01;
1515 union IO_APIC_reg_02 reg_02;
1516 union IO_APIC_reg_03 reg_03;
1517 unsigned long flags;
0f978f45 1518 struct irq_cfg *cfg;
0b8f1efa 1519 struct irq_desc *desc;
8f09cd20 1520 unsigned int irq;
1da177e4 1521
36062448 1522 printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
1da177e4
LT
1523 for (i = 0; i < nr_ioapics; i++)
1524 printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
b5ba7e6d 1525 mp_ioapics[i].apicid, nr_ioapic_registers[i]);
1da177e4
LT
1526
1527 /*
1528 * We are a bit conservative about what we expect. We have to
1529 * know about every hardware change ASAP.
1530 */
1531 printk(KERN_INFO "testing the IO APIC.......................\n");
1532
1533 for (apic = 0; apic < nr_ioapics; apic++) {
1534
dade7716 1535 raw_spin_lock_irqsave(&ioapic_lock, flags);
1da177e4
LT
1536 reg_00.raw = io_apic_read(apic, 0);
1537 reg_01.raw = io_apic_read(apic, 1);
1538 if (reg_01.bits.version >= 0x10)
1539 reg_02.raw = io_apic_read(apic, 2);
d6c88a50
TG
1540 if (reg_01.bits.version >= 0x20)
1541 reg_03.raw = io_apic_read(apic, 3);
dade7716 1542 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1da177e4 1543
54168ed7 1544 printk("\n");
b5ba7e6d 1545 printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].apicid);
1da177e4
LT
1546 printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
1547 printk(KERN_DEBUG "....... : physical APIC id: %02X\n", reg_00.bits.ID);
1548 printk(KERN_DEBUG "....... : Delivery Type: %X\n", reg_00.bits.delivery_type);
1549 printk(KERN_DEBUG "....... : LTS : %X\n", reg_00.bits.LTS);
1da177e4 1550
54168ed7 1551 printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
1da177e4 1552 printk(KERN_DEBUG "....... : max redirection entries: %04X\n", reg_01.bits.entries);
1da177e4
LT
1553
1554 printk(KERN_DEBUG "....... : PRQ implemented: %X\n", reg_01.bits.PRQ);
1555 printk(KERN_DEBUG "....... : IO APIC version: %04X\n", reg_01.bits.version);
1da177e4
LT
1556
1557 /*
1558 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
1559 * but the value of reg_02 is read as the previous read register
1560 * value, so ignore it if reg_02 == reg_01.
1561 */
1562 if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
1563 printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
1564 printk(KERN_DEBUG "....... : arbitration: %02X\n", reg_02.bits.arbitration);
1da177e4
LT
1565 }
1566
1567 /*
1568 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
1569 * or reg_03, but the value of reg_0[23] is read as the previous read
1570 * register value, so ignore it if reg_03 == reg_0[12].
1571 */
1572 if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
1573 reg_03.raw != reg_01.raw) {
1574 printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
1575 printk(KERN_DEBUG "....... : Boot DT : %X\n", reg_03.bits.boot_DT);
1da177e4
LT
1576 }
1577
1578 printk(KERN_DEBUG ".... IRQ redirection table:\n");
1579
d83e94ac 1580 printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
3235dc3f 1581 " Stat Dmod Deli Vect:\n");
1da177e4
LT
1582
1583 for (i = 0; i <= reg_01.bits.entries; i++) {
1584 struct IO_APIC_route_entry entry;
1585
cf4c6a2f 1586 entry = ioapic_read_entry(apic, i);
1da177e4 1587
54168ed7
IM
1588 printk(KERN_DEBUG " %02x %03X ",
1589 i,
1590 entry.dest
1591 );
1da177e4
LT
1592
1593 printk("%1d %1d %1d %1d %1d %1d %1d %02X\n",
1594 entry.mask,
1595 entry.trigger,
1596 entry.irr,
1597 entry.polarity,
1598 entry.delivery_status,
1599 entry.dest_mode,
1600 entry.delivery_mode,
1601 entry.vector
1602 );
1603 }
1604 }
1da177e4 1605 printk(KERN_DEBUG "IRQ to pin mappings:\n");
0b8f1efa
YL
1606 for_each_irq_desc(irq, desc) {
1607 struct irq_pin_list *entry;
1608
d4eba297 1609 cfg = get_irq_desc_chip_data(desc);
05e40760
DK
1610 if (!cfg)
1611 continue;
0b8f1efa 1612 entry = cfg->irq_2_pin;
0f978f45 1613 if (!entry)
1da177e4 1614 continue;
8f09cd20 1615 printk(KERN_DEBUG "IRQ%d ", irq);
2977fb3f 1616 for_each_irq_pin(entry, cfg->irq_2_pin)
1da177e4 1617 printk("-> %d:%d", entry->apic, entry->pin);
1da177e4
LT
1618 printk("\n");
1619 }
1620
1621 printk(KERN_INFO ".................................... done.\n");
1622
1623 return;
1624}
1625
251e1e44 1626__apicdebuginit(void) print_APIC_field(int base)
1da177e4 1627{
251e1e44 1628 int i;
1da177e4 1629
251e1e44
IM
1630 printk(KERN_DEBUG);
1631
1632 for (i = 0; i < 8; i++)
1633 printk(KERN_CONT "%08x", apic_read(base + i*0x10));
1634
1635 printk(KERN_CONT "\n");
1da177e4
LT
1636}
1637
32f71aff 1638__apicdebuginit(void) print_local_APIC(void *dummy)
1da177e4 1639{
97a52714 1640 unsigned int i, v, ver, maxlvt;
7ab6af7a 1641 u64 icr;
1da177e4 1642
251e1e44 1643 printk(KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
1da177e4 1644 smp_processor_id(), hard_smp_processor_id());
66823114 1645 v = apic_read(APIC_ID);
54168ed7 1646 printk(KERN_INFO "... APIC ID: %08x (%01x)\n", v, read_apic_id());
1da177e4
LT
1647 v = apic_read(APIC_LVR);
1648 printk(KERN_INFO "... APIC VERSION: %08x\n", v);
1649 ver = GET_APIC_VERSION(v);
e05d723f 1650 maxlvt = lapic_get_maxlvt();
1da177e4
LT
1651
1652 v = apic_read(APIC_TASKPRI);
1653 printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
1654
54168ed7 1655 if (APIC_INTEGRATED(ver)) { /* !82489DX */
a11b5abe
YL
1656 if (!APIC_XAPIC(ver)) {
1657 v = apic_read(APIC_ARBPRI);
1658 printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
1659 v & APIC_ARBPRI_MASK);
1660 }
1da177e4
LT
1661 v = apic_read(APIC_PROCPRI);
1662 printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
1663 }
1664
a11b5abe
YL
1665 /*
1666 * Remote read supported only in the 82489DX and local APIC for
1667 * Pentium processors.
1668 */
1669 if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
1670 v = apic_read(APIC_RRR);
1671 printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
1672 }
1673
1da177e4
LT
1674 v = apic_read(APIC_LDR);
1675 printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
a11b5abe
YL
1676 if (!x2apic_enabled()) {
1677 v = apic_read(APIC_DFR);
1678 printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
1679 }
1da177e4
LT
1680 v = apic_read(APIC_SPIV);
1681 printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);
1682
1683 printk(KERN_DEBUG "... APIC ISR field:\n");
251e1e44 1684 print_APIC_field(APIC_ISR);
1da177e4 1685 printk(KERN_DEBUG "... APIC TMR field:\n");
251e1e44 1686 print_APIC_field(APIC_TMR);
1da177e4 1687 printk(KERN_DEBUG "... APIC IRR field:\n");
251e1e44 1688 print_APIC_field(APIC_IRR);
1da177e4 1689
54168ed7
IM
1690 if (APIC_INTEGRATED(ver)) { /* !82489DX */
1691 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
1da177e4 1692 apic_write(APIC_ESR, 0);
54168ed7 1693
1da177e4
LT
1694 v = apic_read(APIC_ESR);
1695 printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
1696 }
1697
7ab6af7a 1698 icr = apic_icr_read();
0c425cec
IM
1699 printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
1700 printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
1da177e4
LT
1701
1702 v = apic_read(APIC_LVTT);
1703 printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);
1704
1705 if (maxlvt > 3) { /* PC is LVT#4. */
1706 v = apic_read(APIC_LVTPC);
1707 printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
1708 }
1709 v = apic_read(APIC_LVT0);
1710 printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
1711 v = apic_read(APIC_LVT1);
1712 printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);
1713
1714 if (maxlvt > 2) { /* ERR is LVT#3. */
1715 v = apic_read(APIC_LVTERR);
1716 printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
1717 }
1718
1719 v = apic_read(APIC_TMICT);
1720 printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
1721 v = apic_read(APIC_TMCCT);
1722 printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
1723 v = apic_read(APIC_TDCR);
1724 printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
97a52714
AH
1725
1726 if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
1727 v = apic_read(APIC_EFEAT);
1728 maxlvt = (v >> 16) & 0xff;
1729 printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
1730 v = apic_read(APIC_ECTRL);
1731 printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
1732 for (i = 0; i < maxlvt; i++) {
1733 v = apic_read(APIC_EILVTn(i));
1734 printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
1735 }
1736 }
1da177e4
LT
1737 printk("\n");
1738}
1739
2626eb2b 1740__apicdebuginit(void) print_local_APICs(int maxcpu)
1da177e4 1741{
ffd5aae7
YL
1742 int cpu;
1743
2626eb2b
CG
1744 if (!maxcpu)
1745 return;
1746
ffd5aae7 1747 preempt_disable();
2626eb2b
CG
1748 for_each_online_cpu(cpu) {
1749 if (cpu >= maxcpu)
1750 break;
ffd5aae7 1751 smp_call_function_single(cpu, print_local_APIC, NULL, 1);
2626eb2b 1752 }
ffd5aae7 1753 preempt_enable();
1da177e4
LT
1754}
1755
32f71aff 1756__apicdebuginit(void) print_PIC(void)
1da177e4 1757{
1da177e4
LT
1758 unsigned int v;
1759 unsigned long flags;
1760
b81bb373 1761 if (!legacy_pic->nr_legacy_irqs)
1da177e4
LT
1762 return;
1763
1764 printk(KERN_DEBUG "\nprinting PIC contents\n");
1765
5619c280 1766 raw_spin_lock_irqsave(&i8259A_lock, flags);
1da177e4
LT
1767
1768 v = inb(0xa1) << 8 | inb(0x21);
1769 printk(KERN_DEBUG "... PIC IMR: %04x\n", v);
1770
1771 v = inb(0xa0) << 8 | inb(0x20);
1772 printk(KERN_DEBUG "... PIC IRR: %04x\n", v);
1773
54168ed7
IM
1774 outb(0x0b,0xa0);
1775 outb(0x0b,0x20);
1da177e4 1776 v = inb(0xa0) << 8 | inb(0x20);
54168ed7
IM
1777 outb(0x0a,0xa0);
1778 outb(0x0a,0x20);
1da177e4 1779
5619c280 1780 raw_spin_unlock_irqrestore(&i8259A_lock, flags);
1da177e4
LT
1781
1782 printk(KERN_DEBUG "... PIC ISR: %04x\n", v);
1783
1784 v = inb(0x4d1) << 8 | inb(0x4d0);
1785 printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
1786}
1787
2626eb2b
CG
1788static int __initdata show_lapic = 1;
1789static __init int setup_show_lapic(char *arg)
1790{
1791 int num = -1;
1792
1793 if (strcmp(arg, "all") == 0) {
1794 show_lapic = CONFIG_NR_CPUS;
1795 } else {
1796 get_option(&arg, &num);
1797 if (num >= 0)
1798 show_lapic = num;
1799 }
1800
1801 return 1;
1802}
1803__setup("show_lapic=", setup_show_lapic);
1804
1805__apicdebuginit(int) print_ICs(void)
32f71aff 1806{
2626eb2b
CG
1807 if (apic_verbosity == APIC_QUIET)
1808 return 0;
1809
32f71aff 1810 print_PIC();
4797f6b0
YL
1811
1812 /* don't print out if apic is not there */
8312136f 1813 if (!cpu_has_apic && !apic_from_smp_config())
4797f6b0
YL
1814 return 0;
1815
2626eb2b 1816 print_local_APICs(show_lapic);
32f71aff
MR
1817 print_IO_APIC();
1818
1819 return 0;
1820}
1821
2626eb2b 1822fs_initcall(print_ICs);
32f71aff 1823
1da177e4 1824
efa2559f
YL
1825/* Where if anywhere is the i8259 connect in external int mode */
1826static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };
1827
54168ed7 1828void __init enable_IO_APIC(void)
1da177e4 1829{
fcfd636a 1830 int i8259_apic, i8259_pin;
54168ed7 1831 int apic;
bc07844a 1832
b81bb373 1833 if (!legacy_pic->nr_legacy_irqs)
bc07844a
TG
1834 return;
1835
54168ed7 1836 for(apic = 0; apic < nr_ioapics; apic++) {
fcfd636a
EB
1837 int pin;
1838 /* See if any of the pins is in ExtINT mode */
1008fddc 1839 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
fcfd636a 1840 struct IO_APIC_route_entry entry;
cf4c6a2f 1841 entry = ioapic_read_entry(apic, pin);
fcfd636a 1842
fcfd636a
EB
1843 /* If the interrupt line is enabled and in ExtInt mode
1844 * I have found the pin where the i8259 is connected.
1845 */
1846 if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
1847 ioapic_i8259.apic = apic;
1848 ioapic_i8259.pin = pin;
1849 goto found_i8259;
1850 }
1851 }
1852 }
1853 found_i8259:
1854 /* Look to see what if the MP table has reported the ExtINT */
1855 /* If we could not find the appropriate pin by looking at the ioapic
1856 * the i8259 probably is not connected the ioapic but give the
1857 * mptable a chance anyway.
1858 */
1859 i8259_pin = find_isa_irq_pin(0, mp_ExtINT);
1860 i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
1861 /* Trust the MP table if nothing is setup in the hardware */
1862 if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
1863 printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
1864 ioapic_i8259.pin = i8259_pin;
1865 ioapic_i8259.apic = i8259_apic;
1866 }
1867 /* Complain if the MP table and the hardware disagree */
1868 if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
1869 (i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
1870 {
1871 printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
1da177e4
LT
1872 }
1873
1874 /*
1875 * Do not trust the IO-APIC being empty at bootup
1876 */
1877 clear_IO_APIC();
1878}
1879
1880/*
1881 * Not an __init, needed by the reboot code
1882 */
1883void disable_IO_APIC(void)
1884{
1885 /*
1886 * Clear the IO-APIC before rebooting:
1887 */
1888 clear_IO_APIC();
1889
b81bb373 1890 if (!legacy_pic->nr_legacy_irqs)
bc07844a
TG
1891 return;
1892
650927ef 1893 /*
0b968d23 1894 * If the i8259 is routed through an IOAPIC
650927ef 1895 * Put that IOAPIC in virtual wire mode
0b968d23 1896 * so legacy interrupts can be delivered.
7c6d9f97
SS
1897 *
1898 * With interrupt-remapping, for now we will use virtual wire A mode,
1899 * as virtual wire B is little complex (need to configure both
1900 * IOAPIC RTE aswell as interrupt-remapping table entry).
1901 * As this gets called during crash dump, keep this simple for now.
650927ef 1902 */
7c6d9f97 1903 if (ioapic_i8259.pin != -1 && !intr_remapping_enabled) {
650927ef 1904 struct IO_APIC_route_entry entry;
650927ef
EB
1905
1906 memset(&entry, 0, sizeof(entry));
1907 entry.mask = 0; /* Enabled */
1908 entry.trigger = 0; /* Edge */
1909 entry.irr = 0;
1910 entry.polarity = 0; /* High */
1911 entry.delivery_status = 0;
1912 entry.dest_mode = 0; /* Physical */
fcfd636a 1913 entry.delivery_mode = dest_ExtINT; /* ExtInt */
650927ef 1914 entry.vector = 0;
54168ed7 1915 entry.dest = read_apic_id();
650927ef
EB
1916
1917 /*
1918 * Add it to the IO-APIC irq-routing table:
1919 */
cf4c6a2f 1920 ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
650927ef 1921 }
54168ed7 1922
7c6d9f97
SS
1923 /*
1924 * Use virtual wire A mode when interrupt remapping is enabled.
1925 */
8312136f 1926 if (cpu_has_apic || apic_from_smp_config())
3f4c3955
CG
1927 disconnect_bsp_APIC(!intr_remapping_enabled &&
1928 ioapic_i8259.pin != -1);
1da177e4
LT
1929}
1930
54168ed7 1931#ifdef CONFIG_X86_32
1da177e4
LT
1932/*
1933 * function to set the IO-APIC physical IDs based on the
1934 * values stored in the MPC table.
1935 *
1936 * by Matt Domsch <Matt_Domsch@dell.com> Tue Dec 21 12:25:05 CST 1999
1937 */
1938
de934103 1939void __init setup_ioapic_ids_from_mpc(void)
1da177e4
LT
1940{
1941 union IO_APIC_reg_00 reg_00;
1942 physid_mask_t phys_id_present_map;
c8d46cf0 1943 int apic_id;
1da177e4
LT
1944 int i;
1945 unsigned char old_id;
1946 unsigned long flags;
1947
de934103 1948 if (acpi_ioapic)
d49c4288 1949 return;
ca05fea6
NP
1950 /*
1951 * Don't check I/O APIC IDs for xAPIC systems. They have
1952 * no meaning without the serial APIC bus.
1953 */
7c5c1e42
SL
1954 if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
1955 || APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
ca05fea6 1956 return;
1da177e4
LT
1957 /*
1958 * This is broken; anything with a real cpu count has to
1959 * circumvent this idiocy regardless.
1960 */
7abc0753 1961 apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
1da177e4
LT
1962
1963 /*
1964 * Set the IOAPIC ID to the value stored in the MPC table.
1965 */
c8d46cf0 1966 for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
1da177e4
LT
1967
1968 /* Read the register 0 value */
dade7716 1969 raw_spin_lock_irqsave(&ioapic_lock, flags);
c8d46cf0 1970 reg_00.raw = io_apic_read(apic_id, 0);
dade7716 1971 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
36062448 1972
c8d46cf0 1973 old_id = mp_ioapics[apic_id].apicid;
1da177e4 1974
c8d46cf0 1975 if (mp_ioapics[apic_id].apicid >= get_physical_broadcast()) {
1da177e4 1976 printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
c8d46cf0 1977 apic_id, mp_ioapics[apic_id].apicid);
1da177e4
LT
1978 printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
1979 reg_00.bits.ID);
c8d46cf0 1980 mp_ioapics[apic_id].apicid = reg_00.bits.ID;
1da177e4
LT
1981 }
1982
1da177e4
LT
1983 /*
1984 * Sanity check, is the ID really free? Every APIC in a
1985 * system must have a unique ID or we get lots of nice
1986 * 'stuck on smp_invalidate_needed IPI wait' messages.
1987 */
7abc0753 1988 if (apic->check_apicid_used(&phys_id_present_map,
c8d46cf0 1989 mp_ioapics[apic_id].apicid)) {
1da177e4 1990 printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
c8d46cf0 1991 apic_id, mp_ioapics[apic_id].apicid);
1da177e4
LT
1992 for (i = 0; i < get_physical_broadcast(); i++)
1993 if (!physid_isset(i, phys_id_present_map))
1994 break;
1995 if (i >= get_physical_broadcast())
1996 panic("Max APIC ID exceeded!\n");
1997 printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
1998 i);
1999 physid_set(i, phys_id_present_map);
c8d46cf0 2000 mp_ioapics[apic_id].apicid = i;
1da177e4
LT
2001 } else {
2002 physid_mask_t tmp;
7abc0753 2003 apic->apicid_to_cpu_present(mp_ioapics[apic_id].apicid, &tmp);
1da177e4
LT
2004 apic_printk(APIC_VERBOSE, "Setting %d in the "
2005 "phys_id_present_map\n",
c8d46cf0 2006 mp_ioapics[apic_id].apicid);
1da177e4
LT
2007 physids_or(phys_id_present_map, phys_id_present_map, tmp);
2008 }
2009
2010
2011 /*
2012 * We need to adjust the IRQ routing table
2013 * if the ID changed.
2014 */
c8d46cf0 2015 if (old_id != mp_ioapics[apic_id].apicid)
1da177e4 2016 for (i = 0; i < mp_irq_entries; i++)
c2c21745
JSR
2017 if (mp_irqs[i].dstapic == old_id)
2018 mp_irqs[i].dstapic
c8d46cf0 2019 = mp_ioapics[apic_id].apicid;
1da177e4
LT
2020
2021 /*
2022 * Read the right value from the MPC table and
2023 * write it into the ID register.
36062448 2024 */
1da177e4
LT
2025 apic_printk(APIC_VERBOSE, KERN_INFO
2026 "...changing IO-APIC physical APIC ID to %d ...",
c8d46cf0 2027 mp_ioapics[apic_id].apicid);
1da177e4 2028
c8d46cf0 2029 reg_00.bits.ID = mp_ioapics[apic_id].apicid;
dade7716 2030 raw_spin_lock_irqsave(&ioapic_lock, flags);
c8d46cf0 2031 io_apic_write(apic_id, 0, reg_00.raw);
dade7716 2032 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1da177e4
LT
2033
2034 /*
2035 * Sanity check
2036 */
dade7716 2037 raw_spin_lock_irqsave(&ioapic_lock, flags);
c8d46cf0 2038 reg_00.raw = io_apic_read(apic_id, 0);
dade7716 2039 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
c8d46cf0 2040 if (reg_00.bits.ID != mp_ioapics[apic_id].apicid)
1da177e4
LT
2041 printk("could not set ID!\n");
2042 else
2043 apic_printk(APIC_VERBOSE, " ok.\n");
2044 }
2045}
54168ed7 2046#endif
1da177e4 2047
7ce0bcfd 2048int no_timer_check __initdata;
8542b200
ZA
2049
2050static int __init notimercheck(char *s)
2051{
2052 no_timer_check = 1;
2053 return 1;
2054}
2055__setup("no_timer_check", notimercheck);
2056
1da177e4
LT
2057/*
2058 * There is a nasty bug in some older SMP boards, their mptable lies
2059 * about the timer IRQ. We do the following to work around the situation:
2060 *
2061 * - timer IRQ defaults to IO-APIC IRQ
2062 * - if this function detects that timer IRQs are defunct, then we fall
2063 * back to ISA timer IRQs
2064 */
f0a7a5c9 2065static int __init timer_irq_works(void)
1da177e4
LT
2066{
2067 unsigned long t1 = jiffies;
4aae0702 2068 unsigned long flags;
1da177e4 2069
8542b200
ZA
2070 if (no_timer_check)
2071 return 1;
2072
4aae0702 2073 local_save_flags(flags);
1da177e4
LT
2074 local_irq_enable();
2075 /* Let ten ticks pass... */
2076 mdelay((10 * 1000) / HZ);
4aae0702 2077 local_irq_restore(flags);
1da177e4
LT
2078
2079 /*
2080 * Expect a few ticks at least, to be sure some possible
2081 * glue logic does not lock up after one or two first
2082 * ticks in a non-ExtINT mode. Also the local APIC
2083 * might have cached one ExtINT interrupt. Finally, at
2084 * least one tick may be lost due to delays.
2085 */
54168ed7
IM
2086
2087 /* jiffies wrap? */
1d16b53e 2088 if (time_after(jiffies, t1 + 4))
1da177e4 2089 return 1;
1da177e4
LT
2090 return 0;
2091}
2092
2093/*
2094 * In the SMP+IOAPIC case it might happen that there are an unspecified
2095 * number of pending IRQ events unhandled. These cases are very rare,
2096 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
2097 * better to do it this way as thus we do not have to be aware of
2098 * 'pending' interrupts in the IRQ path, except at this point.
2099 */
2100/*
2101 * Edge triggered needs to resend any interrupt
2102 * that was delayed but this is now handled in the device
2103 * independent code.
2104 */
2105
2106/*
2107 * Starting up a edge-triggered IO-APIC interrupt is
2108 * nasty - we need to make sure that we get the edge.
2109 * If it is already asserted for some reason, we need
2110 * return 1 to indicate that is was pending.
2111 *
2112 * This is not complete - we should be able to fake
2113 * an edge even if it isn't on the 8259A...
2114 */
54168ed7 2115
61a38ce3 2116static unsigned int startup_ioapic_irq(struct irq_data *data)
1da177e4 2117{
61a38ce3 2118 int was_pending = 0, irq = data->irq;
1da177e4
LT
2119 unsigned long flags;
2120
dade7716 2121 raw_spin_lock_irqsave(&ioapic_lock, flags);
b81bb373 2122 if (irq < legacy_pic->nr_legacy_irqs) {
4305df94 2123 legacy_pic->mask(irq);
b81bb373 2124 if (legacy_pic->irq_pending(irq))
1da177e4
LT
2125 was_pending = 1;
2126 }
61a38ce3 2127 __unmask_ioapic(data->chip_data);
dade7716 2128 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1da177e4
LT
2129
2130 return was_pending;
2131}
2132
90297c5f 2133static int ioapic_retrigger_irq(struct irq_data *data)
1da177e4 2134{
90297c5f 2135 struct irq_cfg *cfg = data->chip_data;
54168ed7
IM
2136 unsigned long flags;
2137
dade7716 2138 raw_spin_lock_irqsave(&vector_lock, flags);
dac5f412 2139 apic->send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
dade7716 2140 raw_spin_unlock_irqrestore(&vector_lock, flags);
c0ad90a3
IM
2141
2142 return 1;
2143}
497c9a19 2144
54168ed7
IM
2145/*
2146 * Level and edge triggered IO-APIC interrupts need different handling,
2147 * so we use two separate IRQ descriptors. Edge triggered IRQs can be
2148 * handled with the level-triggered descriptor, but that one has slightly
2149 * more overhead. Level-triggered interrupts cannot be handled with the
2150 * edge-triggered handler, without risking IRQ storms and other ugly
2151 * races.
2152 */
497c9a19 2153
54168ed7 2154#ifdef CONFIG_SMP
9338ad6f 2155void send_cleanup_vector(struct irq_cfg *cfg)
e85abf8f
GH
2156{
2157 cpumask_var_t cleanup_mask;
2158
2159 if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
2160 unsigned int i;
e85abf8f
GH
2161 for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
2162 apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
2163 } else {
2164 cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
e85abf8f
GH
2165 apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
2166 free_cpumask_var(cleanup_mask);
2167 }
2168 cfg->move_in_progress = 0;
2169}
2170
4420471f 2171static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
e85abf8f
GH
2172{
2173 int apic, pin;
2174 struct irq_pin_list *entry;
2175 u8 vector = cfg->vector;
2176
2977fb3f 2177 for_each_irq_pin(entry, cfg->irq_2_pin) {
e85abf8f
GH
2178 unsigned int reg;
2179
e85abf8f
GH
2180 apic = entry->apic;
2181 pin = entry->pin;
2182 /*
2183 * With interrupt-remapping, destination information comes
2184 * from interrupt-remapping table entry.
2185 */
1a0730d6 2186 if (!irq_remapped(cfg))
e85abf8f
GH
2187 io_apic_write(apic, 0x11 + pin*2, dest);
2188 reg = io_apic_read(apic, 0x10 + pin*2);
2189 reg &= ~IO_APIC_REDIR_VECTOR_MASK;
2190 reg |= vector;
2191 io_apic_modify(apic, 0x10 + pin*2, reg);
e85abf8f
GH
2192 }
2193}
2194
2195/*
f7e909ea 2196 * Either sets data->affinity to a valid value, and returns
18374d89 2197 * ->cpu_mask_to_apicid of that in dest_id, or returns -1 and
f7e909ea 2198 * leaves data->affinity untouched.
e85abf8f 2199 */
f7e909ea
TG
2200int __ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
2201 unsigned int *dest_id)
e85abf8f 2202{
f7e909ea 2203 struct irq_cfg *cfg = data->chip_data;
e85abf8f
GH
2204
2205 if (!cpumask_intersects(mask, cpu_online_mask))
18374d89 2206 return -1;
e85abf8f 2207
f7e909ea 2208 if (assign_irq_vector(data->irq, data->chip_data, mask))
18374d89 2209 return -1;
e85abf8f 2210
f7e909ea 2211 cpumask_copy(data->affinity, mask);
e85abf8f 2212
f7e909ea 2213 *dest_id = apic->cpu_mask_to_apicid_and(mask, cfg->domain);
18374d89 2214 return 0;
e85abf8f
GH
2215}
2216
4420471f 2217static int
f7e909ea
TG
2218ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
2219 bool force)
e85abf8f 2220{
f7e909ea 2221 unsigned int dest, irq = data->irq;
e85abf8f 2222 unsigned long flags;
f7e909ea 2223 int ret;
e85abf8f 2224
dade7716 2225 raw_spin_lock_irqsave(&ioapic_lock, flags);
f7e909ea 2226 ret = __ioapic_set_affinity(data, mask, &dest);
18374d89 2227 if (!ret) {
e85abf8f
GH
2228 /* Only the high 8 bits are valid. */
2229 dest = SET_APIC_LOGICAL_ID(dest);
f7e909ea 2230 __target_IO_APIC_irq(irq, dest, data->chip_data);
e85abf8f 2231 }
dade7716 2232 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
4420471f 2233 return ret;
e85abf8f
GH
2234}
2235
54168ed7 2236#ifdef CONFIG_INTR_REMAP
497c9a19 2237
54168ed7
IM
2238/*
2239 * Migrate the IO-APIC irq in the presence of intr-remapping.
2240 *
0280f7c4
SS
2241 * For both level and edge triggered, irq migration is a simple atomic
2242 * update(of vector and cpu destination) of IRTE and flush the hardware cache.
54168ed7 2243 *
0280f7c4
SS
2244 * For level triggered, we eliminate the io-apic RTE modification (with the
2245 * updated vector information), by using a virtual vector (io-apic pin number).
2246 * Real vector that is used for interrupting cpu will be coming from
2247 * the interrupt-remapping table entry.
54168ed7 2248 */
d5dedd45 2249static int
f19f5ecc
TG
2250ir_ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
2251 bool force)
497c9a19 2252{
f19f5ecc
TG
2253 struct irq_cfg *cfg = data->chip_data;
2254 unsigned int dest, irq = data->irq;
54168ed7 2255 struct irte irte;
497c9a19 2256
22f65d31 2257 if (!cpumask_intersects(mask, cpu_online_mask))
f19f5ecc 2258 return -EINVAL;
497c9a19 2259
54168ed7 2260 if (get_irte(irq, &irte))
f19f5ecc 2261 return -EBUSY;
497c9a19 2262
3145e941 2263 if (assign_irq_vector(irq, cfg, mask))
f19f5ecc 2264 return -EBUSY;
54168ed7 2265
debccb3e 2266 dest = apic->cpu_mask_to_apicid_and(cfg->domain, mask);
54168ed7 2267
54168ed7
IM
2268 irte.vector = cfg->vector;
2269 irte.dest_id = IRTE_DEST(dest);
2270
2271 /*
2272 * Modified the IRTE and flushes the Interrupt entry cache.
2273 */
2274 modify_irte(irq, &irte);
2275
22f65d31
MT
2276 if (cfg->move_in_progress)
2277 send_cleanup_vector(cfg);
54168ed7 2278
f19f5ecc 2279 cpumask_copy(data->affinity, mask);
d5dedd45 2280 return 0;
54168ed7
IM
2281}
2282
29b61be6 2283#else
f19f5ecc
TG
2284static inline int
2285ir_ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
2286 bool force)
29b61be6 2287{
d5dedd45 2288 return 0;
29b61be6 2289}
54168ed7
IM
2290#endif
2291
2292asmlinkage void smp_irq_move_cleanup_interrupt(void)
2293{
2294 unsigned vector, me;
8f2466f4 2295
54168ed7 2296 ack_APIC_irq();
54168ed7 2297 exit_idle();
54168ed7
IM
2298 irq_enter();
2299
2300 me = smp_processor_id();
2301 for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
2302 unsigned int irq;
68a8ca59 2303 unsigned int irr;
54168ed7
IM
2304 struct irq_desc *desc;
2305 struct irq_cfg *cfg;
2306 irq = __get_cpu_var(vector_irq)[vector];
2307
0b8f1efa
YL
2308 if (irq == -1)
2309 continue;
2310
54168ed7
IM
2311 desc = irq_to_desc(irq);
2312 if (!desc)
2313 continue;
2314
2315 cfg = irq_cfg(irq);
239007b8 2316 raw_spin_lock(&desc->lock);
54168ed7 2317
7f41c2e1
SS
2318 /*
2319 * Check if the irq migration is in progress. If so, we
2320 * haven't received the cleanup request yet for this irq.
2321 */
2322 if (cfg->move_in_progress)
2323 goto unlock;
2324
22f65d31 2325 if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
54168ed7
IM
2326 goto unlock;
2327
68a8ca59
SS
2328 irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
2329 /*
2330 * Check if the vector that needs to be cleanedup is
2331 * registered at the cpu's IRR. If so, then this is not
2332 * the best time to clean it up. Lets clean it up in the
2333 * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
2334 * to myself.
2335 */
2336 if (irr & (1 << (vector % 32))) {
2337 apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
2338 goto unlock;
2339 }
54168ed7 2340 __get_cpu_var(vector_irq)[vector] = -1;
54168ed7 2341unlock:
239007b8 2342 raw_spin_unlock(&desc->lock);
54168ed7
IM
2343 }
2344
2345 irq_exit();
2346}
2347
dd5f15e5 2348static void __irq_complete_move(struct irq_cfg *cfg, unsigned vector)
54168ed7 2349{
a5e74b84 2350 unsigned me;
54168ed7 2351
fcef5911 2352 if (likely(!cfg->move_in_progress))
54168ed7
IM
2353 return;
2354
54168ed7 2355 me = smp_processor_id();
10b888d6 2356
fcef5911 2357 if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
22f65d31 2358 send_cleanup_vector(cfg);
497c9a19 2359}
a5e74b84 2360
dd5f15e5 2361static void irq_complete_move(struct irq_cfg *cfg)
a5e74b84 2362{
dd5f15e5 2363 __irq_complete_move(cfg, ~get_irq_regs()->orig_ax);
a5e74b84
SS
2364}
2365
2366void irq_force_complete_move(int irq)
2367{
dd5f15e5 2368 struct irq_cfg *cfg = get_irq_chip_data(irq);
a5e74b84 2369
bbd391a1
PB
2370 if (!cfg)
2371 return;
2372
dd5f15e5 2373 __irq_complete_move(cfg, cfg->vector);
a5e74b84 2374}
497c9a19 2375#else
dd5f15e5 2376static inline void irq_complete_move(struct irq_cfg *cfg) { }
497c9a19 2377#endif
3145e941 2378
90297c5f 2379static void ack_apic_edge(struct irq_data *data)
1d025192 2380{
90297c5f
TG
2381 irq_complete_move(data->chip_data);
2382 move_native_irq(data->irq);
1d025192
YL
2383 ack_APIC_irq();
2384}
2385
3eb2cce8 2386atomic_t irq_mis_count;
3eb2cce8 2387
c29d9db3
SS
2388/*
2389 * IO-APIC versions below 0x20 don't support EOI register.
2390 * For the record, here is the information about various versions:
2391 * 0Xh 82489DX
2392 * 1Xh I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
2393 * 2Xh I/O(x)APIC which is PCI 2.2 Compliant
2394 * 30h-FFh Reserved
2395 *
2396 * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
2397 * version as 0x2. This is an error with documentation and these ICH chips
2398 * use io-apic's of version 0x20.
2399 *
2400 * For IO-APIC's with EOI register, we use that to do an explicit EOI.
2401 * Otherwise, we simulate the EOI message manually by changing the trigger
2402 * mode to edge and then back to level, with RTE being masked during this.
2403*/
dd5f15e5 2404static void eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
b3ec0a37
SS
2405{
2406 struct irq_pin_list *entry;
dd5f15e5 2407 unsigned long flags;
b3ec0a37 2408
dd5f15e5 2409 raw_spin_lock_irqsave(&ioapic_lock, flags);
b3ec0a37 2410 for_each_irq_pin(entry, cfg->irq_2_pin) {
c29d9db3
SS
2411 if (mp_ioapics[entry->apic].apicver >= 0x20) {
2412 /*
2413 * Intr-remapping uses pin number as the virtual vector
2414 * in the RTE. Actual vector is programmed in
2415 * intr-remapping table entry. Hence for the io-apic
2416 * EOI we use the pin number.
2417 */
1a0730d6 2418 if (irq_remapped(cfg))
c29d9db3
SS
2419 io_apic_eoi(entry->apic, entry->pin);
2420 else
2421 io_apic_eoi(entry->apic, cfg->vector);
2422 } else {
2423 __mask_and_edge_IO_APIC_irq(entry);
2424 __unmask_and_level_IO_APIC_irq(entry);
2425 }
b3ec0a37 2426 }
dade7716 2427 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
b3ec0a37
SS
2428}
2429
90297c5f 2430static void ack_apic_level(struct irq_data *data)
047c8fdb 2431{
90297c5f
TG
2432 struct irq_cfg *cfg = data->chip_data;
2433 int i, do_unmask_irq = 0, irq = data->irq;
3145e941 2434 struct irq_desc *desc = irq_to_desc(irq);
3eb2cce8 2435 unsigned long v;
047c8fdb 2436
dd5f15e5 2437 irq_complete_move(cfg);
047c8fdb 2438#ifdef CONFIG_GENERIC_PENDING_IRQ
54168ed7 2439 /* If we are moving the irq we need to mask it */
3145e941 2440 if (unlikely(desc->status & IRQ_MOVE_PENDING)) {
54168ed7 2441 do_unmask_irq = 1;
dd5f15e5 2442 mask_ioapic(cfg);
54168ed7 2443 }
047c8fdb
YL
2444#endif
2445
3eb2cce8 2446 /*
916a0fe7
JF
2447 * It appears there is an erratum which affects at least version 0x11
2448 * of I/O APIC (that's the 82093AA and cores integrated into various
2449 * chipsets). Under certain conditions a level-triggered interrupt is
2450 * erroneously delivered as edge-triggered one but the respective IRR
2451 * bit gets set nevertheless. As a result the I/O unit expects an EOI
2452 * message but it will never arrive and further interrupts are blocked
2453 * from the source. The exact reason is so far unknown, but the
2454 * phenomenon was observed when two consecutive interrupt requests
2455 * from a given source get delivered to the same CPU and the source is
2456 * temporarily disabled in between.
2457 *
2458 * A workaround is to simulate an EOI message manually. We achieve it
2459 * by setting the trigger mode to edge and then to level when the edge
2460 * trigger mode gets detected in the TMR of a local APIC for a
2461 * level-triggered interrupt. We mask the source for the time of the
2462 * operation to prevent an edge-triggered interrupt escaping meanwhile.
2463 * The idea is from Manfred Spraul. --macro
1c83995b
SS
2464 *
2465 * Also in the case when cpu goes offline, fixup_irqs() will forward
2466 * any unhandled interrupt on the offlined cpu to the new cpu
2467 * destination that is handling the corresponding interrupt. This
2468 * interrupt forwarding is done via IPI's. Hence, in this case also
2469 * level-triggered io-apic interrupt will be seen as an edge
2470 * interrupt in the IRR. And we can't rely on the cpu's EOI
2471 * to be broadcasted to the IO-APIC's which will clear the remoteIRR
2472 * corresponding to the level-triggered interrupt. Hence on IO-APIC's
2473 * supporting EOI register, we do an explicit EOI to clear the
2474 * remote IRR and on IO-APIC's which don't have an EOI register,
2475 * we use the above logic (mask+edge followed by unmask+level) from
2476 * Manfred Spraul to clear the remote IRR.
916a0fe7 2477 */
3145e941 2478 i = cfg->vector;
3eb2cce8 2479 v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));
3eb2cce8 2480
54168ed7
IM
2481 /*
2482 * We must acknowledge the irq before we move it or the acknowledge will
2483 * not propagate properly.
2484 */
2485 ack_APIC_irq();
2486
1c83995b
SS
2487 /*
2488 * Tail end of clearing remote IRR bit (either by delivering the EOI
2489 * message via io-apic EOI register write or simulating it using
2490 * mask+edge followed by unnask+level logic) manually when the
2491 * level triggered interrupt is seen as the edge triggered interrupt
2492 * at the cpu.
2493 */
ca64c47c
MR
2494 if (!(v & (1 << (i & 0x1f)))) {
2495 atomic_inc(&irq_mis_count);
2496
dd5f15e5 2497 eoi_ioapic_irq(irq, cfg);
ca64c47c
MR
2498 }
2499
54168ed7
IM
2500 /* Now we can move and renable the irq */
2501 if (unlikely(do_unmask_irq)) {
2502 /* Only migrate the irq if the ack has been received.
2503 *
2504 * On rare occasions the broadcast level triggered ack gets
2505 * delayed going to ioapics, and if we reprogram the
2506 * vector while Remote IRR is still set the irq will never
2507 * fire again.
2508 *
2509 * To prevent this scenario we read the Remote IRR bit
2510 * of the ioapic. This has two effects.
2511 * - On any sane system the read of the ioapic will
2512 * flush writes (and acks) going to the ioapic from
2513 * this cpu.
2514 * - We get to see if the ACK has actually been delivered.
2515 *
2516 * Based on failed experiments of reprogramming the
2517 * ioapic entry from outside of irq context starting
2518 * with masking the ioapic entry and then polling until
2519 * Remote IRR was clear before reprogramming the
2520 * ioapic I don't trust the Remote IRR bit to be
2521 * completey accurate.
2522 *
2523 * However there appears to be no other way to plug
2524 * this race, so if the Remote IRR bit is not
2525 * accurate and is causing problems then it is a hardware bug
2526 * and you can go talk to the chipset vendor about it.
2527 */
3145e941 2528 if (!io_apic_level_ack_pending(cfg))
54168ed7 2529 move_masked_irq(irq);
dd5f15e5 2530 unmask_ioapic(cfg);
54168ed7 2531 }
3eb2cce8 2532}
1d025192 2533
d0b03bd1 2534#ifdef CONFIG_INTR_REMAP
90297c5f 2535static void ir_ack_apic_edge(struct irq_data *data)
d0b03bd1 2536{
5d0ae2db 2537 ack_APIC_irq();
d0b03bd1
HW
2538}
2539
90297c5f 2540static void ir_ack_apic_level(struct irq_data *data)
d0b03bd1 2541{
5d0ae2db 2542 ack_APIC_irq();
90297c5f 2543 eoi_ioapic_irq(data->irq, data->chip_data);
d0b03bd1
HW
2544}
2545#endif /* CONFIG_INTR_REMAP */
2546
f5b9ed7a 2547static struct irq_chip ioapic_chip __read_mostly = {
f7e909ea
TG
2548 .name = "IO-APIC",
2549 .irq_startup = startup_ioapic_irq,
2550 .irq_mask = mask_ioapic_irq,
2551 .irq_unmask = unmask_ioapic_irq,
2552 .irq_ack = ack_apic_edge,
2553 .irq_eoi = ack_apic_level,
54d5d424 2554#ifdef CONFIG_SMP
f7e909ea 2555 .irq_set_affinity = ioapic_set_affinity,
54d5d424 2556#endif
f7e909ea 2557 .irq_retrigger = ioapic_retrigger_irq,
1da177e4
LT
2558};
2559
54168ed7 2560static struct irq_chip ir_ioapic_chip __read_mostly = {
f19f5ecc
TG
2561 .name = "IR-IO-APIC",
2562 .irq_startup = startup_ioapic_irq,
2563 .irq_mask = mask_ioapic_irq,
2564 .irq_unmask = unmask_ioapic_irq,
a1e38ca5 2565#ifdef CONFIG_INTR_REMAP
f19f5ecc
TG
2566 .irq_ack = ir_ack_apic_edge,
2567 .irq_eoi = ir_ack_apic_level,
54168ed7 2568#ifdef CONFIG_SMP
f19f5ecc 2569 .irq_set_affinity = ir_ioapic_set_affinity,
a1e38ca5 2570#endif
54168ed7 2571#endif
f19f5ecc 2572 .irq_retrigger = ioapic_retrigger_irq,
54168ed7 2573};
1da177e4
LT
2574
2575static inline void init_IO_APIC_traps(void)
2576{
2577 int irq;
08678b08 2578 struct irq_desc *desc;
da51a821 2579 struct irq_cfg *cfg;
1da177e4
LT
2580
2581 /*
2582 * NOTE! The local APIC isn't very good at handling
2583 * multiple interrupts at the same interrupt level.
2584 * As the interrupt level is determined by taking the
2585 * vector number and shifting that right by 4, we
2586 * want to spread these out a bit so that they don't
2587 * all fall in the same interrupt level.
2588 *
2589 * Also, we've got to be careful not to trash gate
2590 * 0x80, because int 0x80 is hm, kind of importantish. ;)
2591 */
0b8f1efa 2592 for_each_irq_desc(irq, desc) {
d4eba297 2593 cfg = get_irq_desc_chip_data(desc);
0b8f1efa 2594 if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
1da177e4
LT
2595 /*
2596 * Hmm.. We don't have an entry for this,
2597 * so default to an old-fashioned 8259
2598 * interrupt if we can..
2599 */
b81bb373
JP
2600 if (irq < legacy_pic->nr_legacy_irqs)
2601 legacy_pic->make_irq(irq);
0b8f1efa 2602 else
1da177e4 2603 /* Strange. Oh, well.. */
08678b08 2604 desc->chip = &no_irq_chip;
1da177e4
LT
2605 }
2606 }
2607}
2608
f5b9ed7a
IM
2609/*
2610 * The local APIC irq-chip implementation:
2611 */
1da177e4 2612
90297c5f 2613static void mask_lapic_irq(struct irq_data *data)
1da177e4
LT
2614{
2615 unsigned long v;
2616
2617 v = apic_read(APIC_LVT0);
593f4a78 2618 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
1da177e4
LT
2619}
2620
90297c5f 2621static void unmask_lapic_irq(struct irq_data *data)
1da177e4 2622{
f5b9ed7a 2623 unsigned long v;
1da177e4 2624
f5b9ed7a 2625 v = apic_read(APIC_LVT0);
593f4a78 2626 apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
f5b9ed7a 2627}
1da177e4 2628
90297c5f 2629static void ack_lapic_irq(struct irq_data *data)
1d025192
YL
2630{
2631 ack_APIC_irq();
2632}
2633
f5b9ed7a 2634static struct irq_chip lapic_chip __read_mostly = {
9a1c6192 2635 .name = "local-APIC",
90297c5f
TG
2636 .irq_mask = mask_lapic_irq,
2637 .irq_unmask = unmask_lapic_irq,
2638 .irq_ack = ack_lapic_irq,
1da177e4
LT
2639};
2640
60c69948 2641static void lapic_register_intr(int irq)
c88ac1df 2642{
60c69948 2643 irq_clear_status_flags(irq, IRQ_LEVEL);
c88ac1df
MR
2644 set_irq_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
2645 "edge");
c88ac1df
MR
2646}
2647
e9427101 2648static void __init setup_nmi(void)
1da177e4
LT
2649{
2650 /*
36062448 2651 * Dirty trick to enable the NMI watchdog ...
1da177e4
LT
2652 * We put the 8259A master into AEOI mode and
2653 * unmask on all local APICs LVT0 as NMI.
2654 *
2655 * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
2656 * is from Maciej W. Rozycki - so we do not have to EOI from
2657 * the NMI handler or the timer interrupt.
36062448 2658 */
1da177e4
LT
2659 apic_printk(APIC_VERBOSE, KERN_INFO "activating NMI Watchdog ...");
2660
e9427101 2661 enable_NMI_through_LVT0();
1da177e4
LT
2662
2663 apic_printk(APIC_VERBOSE, " done.\n");
2664}
2665
2666/*
2667 * This looks a bit hackish but it's about the only one way of sending
2668 * a few INTA cycles to 8259As and any associated glue logic. ICR does
2669 * not support the ExtINT mode, unfortunately. We need to send these
2670 * cycles as some i82489DX-based boards have glue logic that keeps the
2671 * 8259A interrupt line asserted until INTA. --macro
2672 */
28acf285 2673static inline void __init unlock_ExtINT_logic(void)
1da177e4 2674{
fcfd636a 2675 int apic, pin, i;
1da177e4
LT
2676 struct IO_APIC_route_entry entry0, entry1;
2677 unsigned char save_control, save_freq_select;
1da177e4 2678
fcfd636a 2679 pin = find_isa_irq_pin(8, mp_INT);
956fb531
AB
2680 if (pin == -1) {
2681 WARN_ON_ONCE(1);
2682 return;
2683 }
fcfd636a 2684 apic = find_isa_irq_apic(8, mp_INT);
956fb531
AB
2685 if (apic == -1) {
2686 WARN_ON_ONCE(1);
1da177e4 2687 return;
956fb531 2688 }
1da177e4 2689
cf4c6a2f 2690 entry0 = ioapic_read_entry(apic, pin);
fcfd636a 2691 clear_IO_APIC_pin(apic, pin);
1da177e4
LT
2692
2693 memset(&entry1, 0, sizeof(entry1));
2694
2695 entry1.dest_mode = 0; /* physical delivery */
2696 entry1.mask = 0; /* unmask IRQ now */
d83e94ac 2697 entry1.dest = hard_smp_processor_id();
1da177e4
LT
2698 entry1.delivery_mode = dest_ExtINT;
2699 entry1.polarity = entry0.polarity;
2700 entry1.trigger = 0;
2701 entry1.vector = 0;
2702
cf4c6a2f 2703 ioapic_write_entry(apic, pin, entry1);
1da177e4
LT
2704
2705 save_control = CMOS_READ(RTC_CONTROL);
2706 save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
2707 CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
2708 RTC_FREQ_SELECT);
2709 CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);
2710
2711 i = 100;
2712 while (i-- > 0) {
2713 mdelay(10);
2714 if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
2715 i -= 10;
2716 }
2717
2718 CMOS_WRITE(save_control, RTC_CONTROL);
2719 CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
fcfd636a 2720 clear_IO_APIC_pin(apic, pin);
1da177e4 2721
cf4c6a2f 2722 ioapic_write_entry(apic, pin, entry0);
1da177e4
LT
2723}
2724
efa2559f 2725static int disable_timer_pin_1 __initdata;
047c8fdb 2726/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
54168ed7 2727static int __init disable_timer_pin_setup(char *arg)
efa2559f
YL
2728{
2729 disable_timer_pin_1 = 1;
2730 return 0;
2731}
54168ed7 2732early_param("disable_timer_pin_1", disable_timer_pin_setup);
efa2559f
YL
2733
2734int timer_through_8259 __initdata;
2735
1da177e4
LT
2736/*
2737 * This code may look a bit paranoid, but it's supposed to cooperate with
2738 * a wide range of boards and BIOS bugs. Fortunately only the timer IRQ
2739 * is so screwy. Thanks to Brian Perkins for testing/hacking this beast
2740 * fanatically on his truly buggy board.
54168ed7
IM
2741 *
2742 * FIXME: really need to revamp this for all platforms.
1da177e4 2743 */
8542b200 2744static inline void __init check_timer(void)
1da177e4 2745{
60c69948 2746 struct irq_cfg *cfg = get_irq_chip_data(0);
f6e9456c 2747 int node = cpu_to_node(0);
fcfd636a 2748 int apic1, pin1, apic2, pin2;
4aae0702 2749 unsigned long flags;
047c8fdb 2750 int no_pin1 = 0;
4aae0702
IM
2751
2752 local_irq_save(flags);
d4d25dec 2753
1da177e4
LT
2754 /*
2755 * get/set the timer IRQ vector:
2756 */
4305df94 2757 legacy_pic->mask(0);
fe402e1f 2758 assign_irq_vector(0, cfg, apic->target_cpus());
1da177e4
LT
2759
2760 /*
d11d5794
MR
2761 * As IRQ0 is to be enabled in the 8259A, the virtual
2762 * wire has to be disabled in the local APIC. Also
2763 * timer interrupts need to be acknowledged manually in
2764 * the 8259A for the i82489DX when using the NMI
2765 * watchdog as that APIC treats NMIs as level-triggered.
2766 * The AEOI mode will finish them in the 8259A
2767 * automatically.
1da177e4 2768 */
593f4a78 2769 apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
b81bb373 2770 legacy_pic->init(1);
54168ed7 2771#ifdef CONFIG_X86_32
f72dccac
YL
2772 {
2773 unsigned int ver;
2774
2775 ver = apic_read(APIC_LVR);
2776 ver = GET_APIC_VERSION(ver);
2777 timer_ack = (nmi_watchdog == NMI_IO_APIC && !APIC_INTEGRATED(ver));
2778 }
54168ed7 2779#endif
1da177e4 2780
fcfd636a
EB
2781 pin1 = find_isa_irq_pin(0, mp_INT);
2782 apic1 = find_isa_irq_apic(0, mp_INT);
2783 pin2 = ioapic_i8259.pin;
2784 apic2 = ioapic_i8259.apic;
1da177e4 2785
49a66a0b
MR
2786 apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
2787 "apic1=%d pin1=%d apic2=%d pin2=%d\n",
497c9a19 2788 cfg->vector, apic1, pin1, apic2, pin2);
1da177e4 2789
691874fa
MR
2790 /*
2791 * Some BIOS writers are clueless and report the ExtINTA
2792 * I/O APIC input from the cascaded 8259A as the timer
2793 * interrupt input. So just in case, if only one pin
2794 * was found above, try it both directly and through the
2795 * 8259A.
2796 */
2797 if (pin1 == -1) {
54168ed7
IM
2798 if (intr_remapping_enabled)
2799 panic("BIOS bug: timer not connected to IO-APIC");
691874fa
MR
2800 pin1 = pin2;
2801 apic1 = apic2;
2802 no_pin1 = 1;
2803 } else if (pin2 == -1) {
2804 pin2 = pin1;
2805 apic2 = apic1;
2806 }
2807
1da177e4
LT
2808 if (pin1 != -1) {
2809 /*
2810 * Ok, does IRQ0 through the IOAPIC work?
2811 */
691874fa 2812 if (no_pin1) {
85ac16d0 2813 add_pin_to_irq_node(cfg, node, apic1, pin1);
497c9a19 2814 setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
f72dccac 2815 } else {
60c69948 2816 /* for edge trigger, setup_ioapic_irq already
f72dccac
YL
2817 * leave it unmasked.
2818 * so only need to unmask if it is level-trigger
2819 * do we really have level trigger timer?
2820 */
2821 int idx;
2822 idx = find_irq_entry(apic1, pin1, mp_INT);
2823 if (idx != -1 && irq_trigger(idx))
dd5f15e5 2824 unmask_ioapic(cfg);
691874fa 2825 }
1da177e4
LT
2826 if (timer_irq_works()) {
2827 if (nmi_watchdog == NMI_IO_APIC) {
1da177e4 2828 setup_nmi();
4305df94 2829 legacy_pic->unmask(0);
1da177e4 2830 }
66759a01
CE
2831 if (disable_timer_pin_1 > 0)
2832 clear_IO_APIC_pin(0, pin1);
4aae0702 2833 goto out;
1da177e4 2834 }
54168ed7
IM
2835 if (intr_remapping_enabled)
2836 panic("timer doesn't work through Interrupt-remapped IO-APIC");
f72dccac 2837 local_irq_disable();
fcfd636a 2838 clear_IO_APIC_pin(apic1, pin1);
691874fa 2839 if (!no_pin1)
49a66a0b
MR
2840 apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
2841 "8254 timer not connected to IO-APIC\n");
1da177e4 2842
49a66a0b
MR
2843 apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
2844 "(IRQ0) through the 8259A ...\n");
2845 apic_printk(APIC_QUIET, KERN_INFO
2846 "..... (found apic %d pin %d) ...\n", apic2, pin2);
1da177e4
LT
2847 /*
2848 * legacy devices should be connected to IO APIC #0
2849 */
85ac16d0 2850 replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
497c9a19 2851 setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
4305df94 2852 legacy_pic->unmask(0);
1da177e4 2853 if (timer_irq_works()) {
49a66a0b 2854 apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
35542c5e 2855 timer_through_8259 = 1;
1da177e4 2856 if (nmi_watchdog == NMI_IO_APIC) {
4305df94 2857 legacy_pic->mask(0);
1da177e4 2858 setup_nmi();
4305df94 2859 legacy_pic->unmask(0);
1da177e4 2860 }
4aae0702 2861 goto out;
1da177e4
LT
2862 }
2863 /*
2864 * Cleanup, just in case ...
2865 */
f72dccac 2866 local_irq_disable();
4305df94 2867 legacy_pic->mask(0);
fcfd636a 2868 clear_IO_APIC_pin(apic2, pin2);
49a66a0b 2869 apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
1da177e4 2870 }
1da177e4
LT
2871
2872 if (nmi_watchdog == NMI_IO_APIC) {
49a66a0b
MR
2873 apic_printk(APIC_QUIET, KERN_WARNING "timer doesn't work "
2874 "through the IO-APIC - disabling NMI Watchdog!\n");
067fa0ff 2875 nmi_watchdog = NMI_NONE;
1da177e4 2876 }
54168ed7 2877#ifdef CONFIG_X86_32
d11d5794 2878 timer_ack = 0;
54168ed7 2879#endif
1da177e4 2880
49a66a0b
MR
2881 apic_printk(APIC_QUIET, KERN_INFO
2882 "...trying to set up timer as Virtual Wire IRQ...\n");
1da177e4 2883
60c69948 2884 lapic_register_intr(0);
497c9a19 2885 apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector); /* Fixed mode */
4305df94 2886 legacy_pic->unmask(0);
1da177e4
LT
2887
2888 if (timer_irq_works()) {
49a66a0b 2889 apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
4aae0702 2890 goto out;
1da177e4 2891 }
f72dccac 2892 local_irq_disable();
4305df94 2893 legacy_pic->mask(0);
497c9a19 2894 apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
49a66a0b 2895 apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
1da177e4 2896
49a66a0b
MR
2897 apic_printk(APIC_QUIET, KERN_INFO
2898 "...trying to set up timer as ExtINT IRQ...\n");
1da177e4 2899
b81bb373
JP
2900 legacy_pic->init(0);
2901 legacy_pic->make_irq(0);
593f4a78 2902 apic_write(APIC_LVT0, APIC_DM_EXTINT);
1da177e4
LT
2903
2904 unlock_ExtINT_logic();
2905
2906 if (timer_irq_works()) {
49a66a0b 2907 apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
4aae0702 2908 goto out;
1da177e4 2909 }
f72dccac 2910 local_irq_disable();
49a66a0b 2911 apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
1da177e4 2912 panic("IO-APIC + timer doesn't work! Boot with apic=debug and send a "
49a66a0b 2913 "report. Then try booting with the 'noapic' option.\n");
4aae0702
IM
2914out:
2915 local_irq_restore(flags);
1da177e4
LT
2916}
2917
2918/*
af174783
MR
2919 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
2920 * to devices. However there may be an I/O APIC pin available for
2921 * this interrupt regardless. The pin may be left unconnected, but
2922 * typically it will be reused as an ExtINT cascade interrupt for
2923 * the master 8259A. In the MPS case such a pin will normally be
2924 * reported as an ExtINT interrupt in the MP table. With ACPI
2925 * there is no provision for ExtINT interrupts, and in the absence
2926 * of an override it would be treated as an ordinary ISA I/O APIC
2927 * interrupt, that is edge-triggered and unmasked by default. We
2928 * used to do this, but it caused problems on some systems because
2929 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
2930 * the same ExtINT cascade interrupt to drive the local APIC of the
2931 * bootstrap processor. Therefore we refrain from routing IRQ2 to
2932 * the I/O APIC in all cases now. No actual device should request
2933 * it anyway. --macro
1da177e4 2934 */
bc07844a 2935#define PIC_IRQS (1UL << PIC_CASCADE_IR)
1da177e4
LT
2936
2937void __init setup_IO_APIC(void)
2938{
54168ed7 2939
54168ed7
IM
2940 /*
2941 * calling enable_IO_APIC() is moved to setup_local_APIC for BP
2942 */
b81bb373 2943 io_apic_irqs = legacy_pic->nr_legacy_irqs ? ~PIC_IRQS : ~0UL;
1da177e4 2944
54168ed7 2945 apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
d6c88a50 2946 /*
54168ed7
IM
2947 * Set up IO-APIC IRQ routing.
2948 */
de934103
TG
2949 x86_init.mpparse.setup_ioapic_ids();
2950
1da177e4
LT
2951 sync_Arb_IDs();
2952 setup_IO_APIC_irqs();
2953 init_IO_APIC_traps();
b81bb373 2954 if (legacy_pic->nr_legacy_irqs)
bc07844a 2955 check_timer();
1da177e4
LT
2956}
2957
2958/*
54168ed7
IM
2959 * Called after all the initialization is done. If we didnt find any
2960 * APIC bugs then we can allow the modify fast path
1da177e4 2961 */
36062448 2962
1da177e4
LT
2963static int __init io_apic_bug_finalize(void)
2964{
d6c88a50
TG
2965 if (sis_apic_bug == -1)
2966 sis_apic_bug = 0;
2967 return 0;
1da177e4
LT
2968}
2969
2970late_initcall(io_apic_bug_finalize);
2971
2972struct sysfs_ioapic_data {
2973 struct sys_device dev;
2974 struct IO_APIC_route_entry entry[0];
2975};
54168ed7 2976static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
1da177e4 2977
438510f6 2978static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
1da177e4
LT
2979{
2980 struct IO_APIC_route_entry *entry;
2981 struct sysfs_ioapic_data *data;
1da177e4 2982 int i;
36062448 2983
1da177e4
LT
2984 data = container_of(dev, struct sysfs_ioapic_data, dev);
2985 entry = data->entry;
54168ed7
IM
2986 for (i = 0; i < nr_ioapic_registers[dev->id]; i ++, entry ++ )
2987 *entry = ioapic_read_entry(dev->id, i);
1da177e4
LT
2988
2989 return 0;
2990}
2991
2992static int ioapic_resume(struct sys_device *dev)
2993{
2994 struct IO_APIC_route_entry *entry;
2995 struct sysfs_ioapic_data *data;
2996 unsigned long flags;
2997 union IO_APIC_reg_00 reg_00;
2998 int i;
36062448 2999
1da177e4
LT
3000 data = container_of(dev, struct sysfs_ioapic_data, dev);
3001 entry = data->entry;
3002
dade7716 3003 raw_spin_lock_irqsave(&ioapic_lock, flags);
1da177e4 3004 reg_00.raw = io_apic_read(dev->id, 0);
b5ba7e6d
JSR
3005 if (reg_00.bits.ID != mp_ioapics[dev->id].apicid) {
3006 reg_00.bits.ID = mp_ioapics[dev->id].apicid;
1da177e4
LT
3007 io_apic_write(dev->id, 0, reg_00.raw);
3008 }
dade7716 3009 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
36062448 3010 for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
cf4c6a2f 3011 ioapic_write_entry(dev->id, i, entry[i]);
1da177e4
LT
3012
3013 return 0;
3014}
3015
3016static struct sysdev_class ioapic_sysdev_class = {
af5ca3f4 3017 .name = "ioapic",
1da177e4
LT
3018 .suspend = ioapic_suspend,
3019 .resume = ioapic_resume,
3020};
3021
3022static int __init ioapic_init_sysfs(void)
3023{
54168ed7
IM
3024 struct sys_device * dev;
3025 int i, size, error;
1da177e4
LT
3026
3027 error = sysdev_class_register(&ioapic_sysdev_class);
3028 if (error)
3029 return error;
3030
54168ed7 3031 for (i = 0; i < nr_ioapics; i++ ) {
36062448 3032 size = sizeof(struct sys_device) + nr_ioapic_registers[i]
1da177e4 3033 * sizeof(struct IO_APIC_route_entry);
25556c16 3034 mp_ioapic_data[i] = kzalloc(size, GFP_KERNEL);
1da177e4
LT
3035 if (!mp_ioapic_data[i]) {
3036 printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
3037 continue;
3038 }
1da177e4 3039 dev = &mp_ioapic_data[i]->dev;
36062448 3040 dev->id = i;
1da177e4
LT
3041 dev->cls = &ioapic_sysdev_class;
3042 error = sysdev_register(dev);
3043 if (error) {
3044 kfree(mp_ioapic_data[i]);
3045 mp_ioapic_data[i] = NULL;
3046 printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
3047 continue;
3048 }
3049 }
3050
3051 return 0;
3052}
3053
3054device_initcall(ioapic_init_sysfs);
3055
3fc471ed 3056/*
95d77884 3057 * Dynamic irq allocate and deallocation
3fc471ed 3058 */
fbc6bff0 3059unsigned int create_irq_nr(unsigned int from, int node)
3fc471ed 3060{
fbc6bff0 3061 struct irq_cfg *cfg;
3fc471ed 3062 unsigned long flags;
fbc6bff0
TG
3063 unsigned int ret = 0;
3064 int irq;
d047f53a 3065
fbc6bff0
TG
3066 if (from < nr_irqs_gsi)
3067 from = nr_irqs_gsi;
d047f53a 3068
fbc6bff0
TG
3069 irq = alloc_irq_from(from, node);
3070 if (irq < 0)
3071 return 0;
3072 cfg = alloc_irq_cfg(irq, node);
3073 if (!cfg) {
3074 free_irq_at(irq, NULL);
3075 return 0;
ace80ab7 3076 }
3fc471ed 3077
fbc6bff0
TG
3078 raw_spin_lock_irqsave(&vector_lock, flags);
3079 if (!__assign_irq_vector(irq, cfg, apic->target_cpus()))
3080 ret = irq;
3081 raw_spin_unlock_irqrestore(&vector_lock, flags);
3fc471ed 3082
fbc6bff0
TG
3083 if (ret) {
3084 set_irq_chip_data(irq, cfg);
3085 irq_clear_status_flags(irq, IRQ_NOREQUEST);
3086 } else {
3087 free_irq_at(irq, cfg);
3088 }
3089 return ret;
3fc471ed
EB
3090}
3091
199751d7
YL
3092int create_irq(void)
3093{
f6e9456c 3094 int node = cpu_to_node(0);
be5d5350 3095 unsigned int irq_want;
54168ed7
IM
3096 int irq;
3097
be5d5350 3098 irq_want = nr_irqs_gsi;
d047f53a 3099 irq = create_irq_nr(irq_want, node);
54168ed7
IM
3100
3101 if (irq == 0)
3102 irq = -1;
3103
3104 return irq;
199751d7
YL
3105}
3106
3fc471ed
EB
3107void destroy_irq(unsigned int irq)
3108{
fbc6bff0 3109 struct irq_cfg *cfg = get_irq_chip_data(irq);
3fc471ed 3110 unsigned long flags;
3fc471ed 3111
fbc6bff0 3112 irq_set_status_flags(irq, IRQ_NOREQUEST|IRQ_NOPROBE);
3fc471ed 3113
54168ed7 3114 free_irte(irq);
dade7716 3115 raw_spin_lock_irqsave(&vector_lock, flags);
fbc6bff0 3116 __clear_irq_vector(irq, cfg);
dade7716 3117 raw_spin_unlock_irqrestore(&vector_lock, flags);
fbc6bff0 3118 free_irq_at(irq, cfg);
3fc471ed 3119}
3fc471ed 3120
2d3fcc1c 3121/*
27b46d76 3122 * MSI message composition
2d3fcc1c
EB
3123 */
3124#ifdef CONFIG_PCI_MSI
c8bc6f3c
SS
3125static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq,
3126 struct msi_msg *msg, u8 hpet_id)
2d3fcc1c 3127{
497c9a19
YL
3128 struct irq_cfg *cfg;
3129 int err;
2d3fcc1c
EB
3130 unsigned dest;
3131
f1182638
JB
3132 if (disable_apic)
3133 return -ENXIO;
3134
3145e941 3135 cfg = irq_cfg(irq);
fe402e1f 3136 err = assign_irq_vector(irq, cfg, apic->target_cpus());
497c9a19
YL
3137 if (err)
3138 return err;
2d3fcc1c 3139
debccb3e 3140 dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
497c9a19 3141
1a0730d6 3142 if (irq_remapped(get_irq_chip_data(irq))) {
54168ed7
IM
3143 struct irte irte;
3144 int ir_index;
3145 u16 sub_handle;
3146
3147 ir_index = map_irq_to_irte_handle(irq, &sub_handle);
3148 BUG_ON(ir_index == -1);
3149
62a92f4c 3150 prepare_irte(&irte, cfg->vector, dest);
54168ed7 3151
f007e99c 3152 /* Set source-id of interrupt request */
c8bc6f3c
SS
3153 if (pdev)
3154 set_msi_sid(&irte, pdev);
3155 else
3156 set_hpet_sid(&irte, hpet_id);
f007e99c 3157
54168ed7
IM
3158 modify_irte(irq, &irte);
3159
3160 msg->address_hi = MSI_ADDR_BASE_HI;
3161 msg->data = sub_handle;
3162 msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
3163 MSI_ADDR_IR_SHV |
3164 MSI_ADDR_IR_INDEX1(ir_index) |
3165 MSI_ADDR_IR_INDEX2(ir_index);
29b61be6 3166 } else {
9d783ba0
SS
3167 if (x2apic_enabled())
3168 msg->address_hi = MSI_ADDR_BASE_HI |
3169 MSI_ADDR_EXT_DEST_ID(dest);
3170 else
3171 msg->address_hi = MSI_ADDR_BASE_HI;
3172
54168ed7
IM
3173 msg->address_lo =
3174 MSI_ADDR_BASE_LO |
9b5bc8dc 3175 ((apic->irq_dest_mode == 0) ?
54168ed7
IM
3176 MSI_ADDR_DEST_MODE_PHYSICAL:
3177 MSI_ADDR_DEST_MODE_LOGICAL) |
9b5bc8dc 3178 ((apic->irq_delivery_mode != dest_LowestPrio) ?
54168ed7
IM
3179 MSI_ADDR_REDIRECTION_CPU:
3180 MSI_ADDR_REDIRECTION_LOWPRI) |
3181 MSI_ADDR_DEST_ID(dest);
497c9a19 3182
54168ed7
IM
3183 msg->data =
3184 MSI_DATA_TRIGGER_EDGE |
3185 MSI_DATA_LEVEL_ASSERT |
9b5bc8dc 3186 ((apic->irq_delivery_mode != dest_LowestPrio) ?
54168ed7
IM
3187 MSI_DATA_DELIVERY_FIXED:
3188 MSI_DATA_DELIVERY_LOWPRI) |
3189 MSI_DATA_VECTOR(cfg->vector);
3190 }
497c9a19 3191 return err;
2d3fcc1c
EB
3192}
3193
3b7d1921 3194#ifdef CONFIG_SMP
5346b2a7
TG
3195static int
3196msi_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
2d3fcc1c 3197{
5346b2a7 3198 struct irq_cfg *cfg = data->chip_data;
3b7d1921
EB
3199 struct msi_msg msg;
3200 unsigned int dest;
3b7d1921 3201
5346b2a7 3202 if (__ioapic_set_affinity(data, mask, &dest))
d5dedd45 3203 return -1;
2d3fcc1c 3204
5346b2a7 3205 __get_cached_msi_msg(data->msi_desc, &msg);
3b7d1921
EB
3206
3207 msg.data &= ~MSI_DATA_VECTOR_MASK;
497c9a19 3208 msg.data |= MSI_DATA_VECTOR(cfg->vector);
3b7d1921
EB
3209 msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
3210 msg.address_lo |= MSI_ADDR_DEST_ID(dest);
3211
5346b2a7 3212 __write_msi_msg(data->msi_desc, &msg);
d5dedd45
YL
3213
3214 return 0;
2d3fcc1c 3215}
54168ed7
IM
3216#ifdef CONFIG_INTR_REMAP
3217/*
3218 * Migrate the MSI irq to another cpumask. This migration is
3219 * done in the process context using interrupt-remapping hardware.
3220 */
d5dedd45 3221static int
b5d1c465
TG
3222ir_msi_set_affinity(struct irq_data *data, const struct cpumask *mask,
3223 bool force)
54168ed7 3224{
b5d1c465
TG
3225 struct irq_cfg *cfg = data->chip_data;
3226 unsigned int dest, irq = data->irq;
54168ed7 3227 struct irte irte;
54168ed7
IM
3228
3229 if (get_irte(irq, &irte))
d5dedd45 3230 return -1;
54168ed7 3231
b5d1c465 3232 if (__ioapic_set_affinity(data, mask, &dest))
d5dedd45 3233 return -1;
54168ed7 3234
54168ed7
IM
3235 irte.vector = cfg->vector;
3236 irte.dest_id = IRTE_DEST(dest);
3237
3238 /*
3239 * atomically update the IRTE with the new destination and vector.
3240 */
3241 modify_irte(irq, &irte);
3242
3243 /*
3244 * After this point, all the interrupts will start arriving
3245 * at the new destination. So, time to cleanup the previous
3246 * vector allocation.
3247 */
22f65d31
MT
3248 if (cfg->move_in_progress)
3249 send_cleanup_vector(cfg);
d5dedd45
YL
3250
3251 return 0;
54168ed7 3252}
3145e941 3253
54168ed7 3254#endif
3b7d1921 3255#endif /* CONFIG_SMP */
2d3fcc1c 3256
3b7d1921
EB
3257/*
3258 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
3259 * which implement the MSI or MSI-X Capability Structure.
3260 */
3261static struct irq_chip msi_chip = {
5346b2a7
TG
3262 .name = "PCI-MSI",
3263 .irq_unmask = unmask_msi_irq,
3264 .irq_mask = mask_msi_irq,
3265 .irq_ack = ack_apic_edge,
3b7d1921 3266#ifdef CONFIG_SMP
5346b2a7 3267 .irq_set_affinity = msi_set_affinity,
3b7d1921 3268#endif
5346b2a7 3269 .irq_retrigger = ioapic_retrigger_irq,
2d3fcc1c
EB
3270};
3271
54168ed7 3272static struct irq_chip msi_ir_chip = {
b5d1c465
TG
3273 .name = "IR-PCI-MSI",
3274 .irq_unmask = unmask_msi_irq,
3275 .irq_mask = mask_msi_irq,
a1e38ca5 3276#ifdef CONFIG_INTR_REMAP
b5d1c465 3277 .irq_ack = ir_ack_apic_edge,
54168ed7 3278#ifdef CONFIG_SMP
b5d1c465 3279 .irq_set_affinity = ir_msi_set_affinity,
a1e38ca5 3280#endif
54168ed7 3281#endif
b5d1c465 3282 .irq_retrigger = ioapic_retrigger_irq,
54168ed7
IM
3283};
3284
3285/*
3286 * Map the PCI dev to the corresponding remapping hardware unit
3287 * and allocate 'nvec' consecutive interrupt-remapping table entries
3288 * in it.
3289 */
3290static int msi_alloc_irte(struct pci_dev *dev, int irq, int nvec)
3291{
3292 struct intel_iommu *iommu;
3293 int index;
3294
3295 iommu = map_dev_to_ir(dev);
3296 if (!iommu) {
3297 printk(KERN_ERR
3298 "Unable to map PCI %s to iommu\n", pci_name(dev));
3299 return -ENOENT;
3300 }
3301
3302 index = alloc_irte(iommu, irq, nvec);
3303 if (index < 0) {
3304 printk(KERN_ERR
3305 "Unable to allocate %d IRTE for PCI %s\n", nvec,
d6c88a50 3306 pci_name(dev));
54168ed7
IM
3307 return -ENOSPC;
3308 }
3309 return index;
3310}
1d025192 3311
3145e941 3312static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
1d025192 3313{
1d025192 3314 struct msi_msg msg;
60c69948 3315 int ret;
1d025192 3316
c8bc6f3c 3317 ret = msi_compose_msg(dev, irq, &msg, -1);
1d025192
YL
3318 if (ret < 0)
3319 return ret;
3320
3145e941 3321 set_irq_msi(irq, msidesc);
1d025192
YL
3322 write_msi_msg(irq, &msg);
3323
1a0730d6 3324 if (irq_remapped(get_irq_chip_data(irq))) {
60c69948 3325 irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
54168ed7
IM
3326 set_irq_chip_and_handler_name(irq, &msi_ir_chip, handle_edge_irq, "edge");
3327 } else
54168ed7 3328 set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq, "edge");
1d025192 3329
c81bba49
YL
3330 dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);
3331
1d025192
YL
3332 return 0;
3333}
3334
047c8fdb
YL
3335int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
3336{
60c69948
TG
3337 int node, ret, sub_handle, index = 0;
3338 unsigned int irq, irq_want;
0b8f1efa 3339 struct msi_desc *msidesc;
1cc18521 3340 struct intel_iommu *iommu = NULL;
54168ed7 3341
1c8d7b0a
MW
3342 /* x86 doesn't support multiple MSI yet */
3343 if (type == PCI_CAP_ID_MSI && nvec > 1)
3344 return 1;
3345
d047f53a 3346 node = dev_to_node(&dev->dev);
be5d5350 3347 irq_want = nr_irqs_gsi;
54168ed7 3348 sub_handle = 0;
0b8f1efa 3349 list_for_each_entry(msidesc, &dev->msi_list, list) {
d047f53a 3350 irq = create_irq_nr(irq_want, node);
54168ed7
IM
3351 if (irq == 0)
3352 return -1;
f1ee5548 3353 irq_want = irq + 1;
54168ed7
IM
3354 if (!intr_remapping_enabled)
3355 goto no_ir;
3356
3357 if (!sub_handle) {
3358 /*
3359 * allocate the consecutive block of IRTE's
3360 * for 'nvec'
3361 */
3362 index = msi_alloc_irte(dev, irq, nvec);
3363 if (index < 0) {
3364 ret = index;
3365 goto error;
3366 }
3367 } else {
3368 iommu = map_dev_to_ir(dev);
3369 if (!iommu) {
3370 ret = -ENOENT;
3371 goto error;
3372 }
3373 /*
3374 * setup the mapping between the irq and the IRTE
3375 * base index, the sub_handle pointing to the
3376 * appropriate interrupt remap table entry.
3377 */
3378 set_irte_irq(irq, iommu, index, sub_handle);
3379 }
3380no_ir:
0b8f1efa 3381 ret = setup_msi_irq(dev, msidesc, irq);
54168ed7
IM
3382 if (ret < 0)
3383 goto error;
3384 sub_handle++;
3385 }
3386 return 0;
047c8fdb
YL
3387
3388error:
54168ed7
IM
3389 destroy_irq(irq);
3390 return ret;
047c8fdb
YL
3391}
3392
3b7d1921
EB
3393void arch_teardown_msi_irq(unsigned int irq)
3394{
f7feaca7 3395 destroy_irq(irq);
3b7d1921
EB
3396}
3397
9d783ba0 3398#if defined (CONFIG_DMAR) || defined (CONFIG_INTR_REMAP)
54168ed7 3399#ifdef CONFIG_SMP
fe52b2d2
TG
3400static int
3401dmar_msi_set_affinity(struct irq_data *data, const struct cpumask *mask,
3402 bool force)
54168ed7 3403{
fe52b2d2
TG
3404 struct irq_cfg *cfg = data->chip_data;
3405 unsigned int dest, irq = data->irq;
54168ed7 3406 struct msi_msg msg;
54168ed7 3407
fe52b2d2 3408 if (__ioapic_set_affinity(data, mask, &dest))
d5dedd45 3409 return -1;
54168ed7 3410
54168ed7
IM
3411 dmar_msi_read(irq, &msg);
3412
3413 msg.data &= ~MSI_DATA_VECTOR_MASK;
3414 msg.data |= MSI_DATA_VECTOR(cfg->vector);
3415 msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
3416 msg.address_lo |= MSI_ADDR_DEST_ID(dest);
3417
3418 dmar_msi_write(irq, &msg);
d5dedd45
YL
3419
3420 return 0;
54168ed7 3421}
3145e941 3422
54168ed7
IM
3423#endif /* CONFIG_SMP */
3424
8f7007aa 3425static struct irq_chip dmar_msi_type = {
fe52b2d2
TG
3426 .name = "DMAR_MSI",
3427 .irq_unmask = dmar_msi_unmask,
3428 .irq_mask = dmar_msi_mask,
3429 .irq_ack = ack_apic_edge,
54168ed7 3430#ifdef CONFIG_SMP
fe52b2d2 3431 .irq_set_affinity = dmar_msi_set_affinity,
54168ed7 3432#endif
fe52b2d2 3433 .irq_retrigger = ioapic_retrigger_irq,
54168ed7
IM
3434};
3435
3436int arch_setup_dmar_msi(unsigned int irq)
3437{
3438 int ret;
3439 struct msi_msg msg;
2d3fcc1c 3440
c8bc6f3c 3441 ret = msi_compose_msg(NULL, irq, &msg, -1);
54168ed7
IM
3442 if (ret < 0)
3443 return ret;
3444 dmar_msi_write(irq, &msg);
3445 set_irq_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
3446 "edge");
3447 return 0;
3448}
3449#endif
3450
58ac1e76 3451#ifdef CONFIG_HPET_TIMER
3452
3453#ifdef CONFIG_SMP
d0fbca8f
TG
3454static int hpet_msi_set_affinity(struct irq_data *data,
3455 const struct cpumask *mask, bool force)
58ac1e76 3456{
d0fbca8f 3457 struct irq_cfg *cfg = data->chip_data;
58ac1e76 3458 struct msi_msg msg;
3459 unsigned int dest;
58ac1e76 3460
0e09ddf2 3461 if (__ioapic_set_affinity(data, mask, &dest))
d5dedd45 3462 return -1;
58ac1e76 3463
d0fbca8f 3464 hpet_msi_read(data->handler_data, &msg);
58ac1e76 3465
3466 msg.data &= ~MSI_DATA_VECTOR_MASK;
3467 msg.data |= MSI_DATA_VECTOR(cfg->vector);
3468 msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
3469 msg.address_lo |= MSI_ADDR_DEST_ID(dest);
3470
d0fbca8f 3471 hpet_msi_write(data->handler_data, &msg);
d5dedd45
YL
3472
3473 return 0;
58ac1e76 3474}
3145e941 3475
58ac1e76 3476#endif /* CONFIG_SMP */
3477
c8bc6f3c 3478static struct irq_chip ir_hpet_msi_type = {
b5d1c465
TG
3479 .name = "IR-HPET_MSI",
3480 .irq_unmask = hpet_msi_unmask,
3481 .irq_mask = hpet_msi_mask,
c8bc6f3c 3482#ifdef CONFIG_INTR_REMAP
b5d1c465 3483 .irq_ack = ir_ack_apic_edge,
c8bc6f3c 3484#ifdef CONFIG_SMP
b5d1c465 3485 .irq_set_affinity = ir_msi_set_affinity,
c8bc6f3c
SS
3486#endif
3487#endif
b5d1c465 3488 .irq_retrigger = ioapic_retrigger_irq,
c8bc6f3c
SS
3489};
3490
1cc18521 3491static struct irq_chip hpet_msi_type = {
58ac1e76 3492 .name = "HPET_MSI",
d0fbca8f
TG
3493 .irq_unmask = hpet_msi_unmask,
3494 .irq_mask = hpet_msi_mask,
90297c5f 3495 .irq_ack = ack_apic_edge,
58ac1e76 3496#ifdef CONFIG_SMP
d0fbca8f 3497 .irq_set_affinity = hpet_msi_set_affinity,
58ac1e76 3498#endif
90297c5f 3499 .irq_retrigger = ioapic_retrigger_irq,
58ac1e76 3500};
3501
c8bc6f3c 3502int arch_setup_hpet_msi(unsigned int irq, unsigned int id)
58ac1e76 3503{
58ac1e76 3504 struct msi_msg msg;
d0fbca8f 3505 int ret;
58ac1e76 3506
c8bc6f3c
SS
3507 if (intr_remapping_enabled) {
3508 struct intel_iommu *iommu = map_hpet_to_ir(id);
3509 int index;
3510
3511 if (!iommu)
3512 return -1;
3513
3514 index = alloc_irte(iommu, irq, 1);
3515 if (index < 0)
3516 return -1;
3517 }
3518
3519 ret = msi_compose_msg(NULL, irq, &msg, id);
58ac1e76 3520 if (ret < 0)
3521 return ret;
3522
d0fbca8f 3523 hpet_msi_write(get_irq_data(irq), &msg);
60c69948 3524 irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
1a0730d6 3525 if (irq_remapped(get_irq_chip_data(irq)))
c8bc6f3c
SS
3526 set_irq_chip_and_handler_name(irq, &ir_hpet_msi_type,
3527 handle_edge_irq, "edge");
3528 else
3529 set_irq_chip_and_handler_name(irq, &hpet_msi_type,
3530 handle_edge_irq, "edge");
c81bba49 3531
58ac1e76 3532 return 0;
3533}
3534#endif
3535
54168ed7 3536#endif /* CONFIG_PCI_MSI */
8b955b0d
EB
3537/*
3538 * Hypertransport interrupt support
3539 */
3540#ifdef CONFIG_HT_IRQ
3541
3542#ifdef CONFIG_SMP
3543
497c9a19 3544static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
8b955b0d 3545{
ec68307c
EB
3546 struct ht_irq_msg msg;
3547 fetch_ht_irq_msg(irq, &msg);
8b955b0d 3548
497c9a19 3549 msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
ec68307c 3550 msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
8b955b0d 3551
497c9a19 3552 msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
ec68307c 3553 msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
8b955b0d 3554
ec68307c 3555 write_ht_irq_msg(irq, &msg);
8b955b0d
EB
3556}
3557
be5b7bf7
TG
3558static int
3559ht_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
8b955b0d 3560{
be5b7bf7 3561 struct irq_cfg *cfg = data->chip_data;
8b955b0d 3562 unsigned int dest;
8b955b0d 3563
be5b7bf7 3564 if (__ioapic_set_affinity(data, mask, &dest))
d5dedd45 3565 return -1;
8b955b0d 3566
be5b7bf7 3567 target_ht_irq(data->irq, dest, cfg->vector);
d5dedd45 3568 return 0;
8b955b0d 3569}
3145e941 3570
8b955b0d
EB
3571#endif
3572
c37e108d 3573static struct irq_chip ht_irq_chip = {
be5b7bf7
TG
3574 .name = "PCI-HT",
3575 .irq_mask = mask_ht_irq,
3576 .irq_unmask = unmask_ht_irq,
3577 .irq_ack = ack_apic_edge,
8b955b0d 3578#ifdef CONFIG_SMP
be5b7bf7 3579 .irq_set_affinity = ht_set_affinity,
8b955b0d 3580#endif
be5b7bf7 3581 .irq_retrigger = ioapic_retrigger_irq,
8b955b0d
EB
3582};
3583
3584int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
3585{
497c9a19
YL
3586 struct irq_cfg *cfg;
3587 int err;
8b955b0d 3588
f1182638
JB
3589 if (disable_apic)
3590 return -ENXIO;
3591
3145e941 3592 cfg = irq_cfg(irq);
fe402e1f 3593 err = assign_irq_vector(irq, cfg, apic->target_cpus());
54168ed7 3594 if (!err) {
ec68307c 3595 struct ht_irq_msg msg;
8b955b0d 3596 unsigned dest;
8b955b0d 3597
debccb3e
IM
3598 dest = apic->cpu_mask_to_apicid_and(cfg->domain,
3599 apic->target_cpus());
8b955b0d 3600
ec68307c 3601 msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
8b955b0d 3602
ec68307c
EB
3603 msg.address_lo =
3604 HT_IRQ_LOW_BASE |
8b955b0d 3605 HT_IRQ_LOW_DEST_ID(dest) |
497c9a19 3606 HT_IRQ_LOW_VECTOR(cfg->vector) |
9b5bc8dc 3607 ((apic->irq_dest_mode == 0) ?
8b955b0d
EB
3608 HT_IRQ_LOW_DM_PHYSICAL :
3609 HT_IRQ_LOW_DM_LOGICAL) |
3610 HT_IRQ_LOW_RQEOI_EDGE |
9b5bc8dc 3611 ((apic->irq_delivery_mode != dest_LowestPrio) ?
8b955b0d
EB
3612 HT_IRQ_LOW_MT_FIXED :
3613 HT_IRQ_LOW_MT_ARBITRATED) |
3614 HT_IRQ_LOW_IRQ_MASKED;
3615
ec68307c 3616 write_ht_irq_msg(irq, &msg);
8b955b0d 3617
a460e745
IM
3618 set_irq_chip_and_handler_name(irq, &ht_irq_chip,
3619 handle_edge_irq, "edge");
c81bba49
YL
3620
3621 dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
8b955b0d 3622 }
497c9a19 3623 return err;
8b955b0d
EB
3624}
3625#endif /* CONFIG_HT_IRQ */
3626
9d6a4d08
YL
3627int __init io_apic_get_redir_entries (int ioapic)
3628{
3629 union IO_APIC_reg_01 reg_01;
3630 unsigned long flags;
3631
dade7716 3632 raw_spin_lock_irqsave(&ioapic_lock, flags);
9d6a4d08 3633 reg_01.raw = io_apic_read(ioapic, 1);
dade7716 3634 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
9d6a4d08 3635
4b6b19a1
EB
3636 /* The register returns the maximum index redir index
3637 * supported, which is one less than the total number of redir
3638 * entries.
3639 */
3640 return reg_01.bits.entries + 1;
9d6a4d08
YL
3641}
3642
be5d5350 3643void __init probe_nr_irqs_gsi(void)
9d6a4d08 3644{
4afc51a8 3645 int nr;
be5d5350 3646
a4384df3 3647 nr = gsi_top + NR_IRQS_LEGACY;
4afc51a8 3648 if (nr > nr_irqs_gsi)
be5d5350 3649 nr_irqs_gsi = nr;
cc6c5006
YL
3650
3651 printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
9d6a4d08
YL
3652}
3653
4a046d17
YL
3654#ifdef CONFIG_SPARSE_IRQ
3655int __init arch_probe_nr_irqs(void)
3656{
3657 int nr;
3658
f1ee5548
YL
3659 if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
3660 nr_irqs = NR_VECTORS * nr_cpu_ids;
4a046d17 3661
f1ee5548
YL
3662 nr = nr_irqs_gsi + 8 * nr_cpu_ids;
3663#if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
3664 /*
3665 * for MSI and HT dyn irq
3666 */
3667 nr += nr_irqs_gsi * 16;
3668#endif
3669 if (nr < nr_irqs)
4a046d17
YL
3670 nr_irqs = nr;
3671
b683de2b 3672 return NR_IRQS_LEGACY;
4a046d17
YL
3673}
3674#endif
3675
e5198075
YL
3676static int __io_apic_set_pci_routing(struct device *dev, int irq,
3677 struct io_apic_irq_attr *irq_attr)
5ef21837 3678{
5ef21837
YL
3679 struct irq_cfg *cfg;
3680 int node;
e5198075
YL
3681 int ioapic, pin;
3682 int trigger, polarity;
5ef21837 3683
e5198075 3684 ioapic = irq_attr->ioapic;
5ef21837
YL
3685 if (!IO_APIC_IRQ(irq)) {
3686 apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
3687 ioapic);
3688 return -EINVAL;
3689 }
3690
3691 if (dev)
3692 node = dev_to_node(dev);
3693 else
f6e9456c 3694 node = cpu_to_node(0);
5ef21837 3695
fbc6bff0
TG
3696 cfg = alloc_irq_and_cfg_at(irq, node);
3697 if (!cfg)
5ef21837 3698 return 0;
5ef21837 3699
e5198075
YL
3700 pin = irq_attr->ioapic_pin;
3701 trigger = irq_attr->trigger;
3702 polarity = irq_attr->polarity;
3703
5ef21837
YL
3704 /*
3705 * IRQs < 16 are already in the irq_2_pin[] map
3706 */
b81bb373 3707 if (irq >= legacy_pic->nr_legacy_irqs) {
7e495529 3708 if (__add_pin_to_irq_node(cfg, node, ioapic, pin)) {
f3d1915a
CG
3709 printk(KERN_INFO "can not add pin %d for irq %d\n",
3710 pin, irq);
3711 return 0;
3712 }
5ef21837
YL
3713 }
3714
60c69948 3715 setup_ioapic_irq(ioapic, pin, irq, cfg, trigger, polarity);
5ef21837
YL
3716
3717 return 0;
3718}
3719
e5198075
YL
3720int io_apic_set_pci_routing(struct device *dev, int irq,
3721 struct io_apic_irq_attr *irq_attr)
5ef21837 3722{
e5198075 3723 int ioapic, pin;
5ef21837
YL
3724 /*
3725 * Avoid pin reprogramming. PRTs typically include entries
3726 * with redundant pin->gsi mappings (but unique PCI devices);
3727 * we only program the IOAPIC on the first.
3728 */
e5198075
YL
3729 ioapic = irq_attr->ioapic;
3730 pin = irq_attr->ioapic_pin;
5ef21837
YL
3731 if (test_bit(pin, mp_ioapic_routing[ioapic].pin_programmed)) {
3732 pr_debug("Pin %d-%d already programmed\n",
3733 mp_ioapics[ioapic].apicid, pin);
3734 return 0;
3735 }
3736 set_bit(pin, mp_ioapic_routing[ioapic].pin_programmed);
3737
e5198075 3738 return __io_apic_set_pci_routing(dev, irq, irq_attr);
5ef21837
YL
3739}
3740
2a4ab640
FT
3741u8 __init io_apic_unique_id(u8 id)
3742{
3743#ifdef CONFIG_X86_32
3744 if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
3745 !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
3746 return io_apic_get_unique_id(nr_ioapics, id);
3747 else
3748 return id;
3749#else
3750 int i;
3751 DECLARE_BITMAP(used, 256);
1da177e4 3752
2a4ab640
FT
3753 bitmap_zero(used, 256);
3754 for (i = 0; i < nr_ioapics; i++) {
3755 struct mpc_ioapic *ia = &mp_ioapics[i];
3756 __set_bit(ia->apicid, used);
3757 }
3758 if (!test_bit(id, used))
3759 return id;
3760 return find_first_zero_bit(used, 256);
3761#endif
3762}
1da177e4 3763
54168ed7 3764#ifdef CONFIG_X86_32
36062448 3765int __init io_apic_get_unique_id(int ioapic, int apic_id)
1da177e4
LT
3766{
3767 union IO_APIC_reg_00 reg_00;
3768 static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
3769 physid_mask_t tmp;
3770 unsigned long flags;
3771 int i = 0;
3772
3773 /*
36062448
PC
3774 * The P4 platform supports up to 256 APIC IDs on two separate APIC
3775 * buses (one for LAPICs, one for IOAPICs), where predecessors only
1da177e4 3776 * supports up to 16 on one shared APIC bus.
36062448 3777 *
1da177e4
LT
3778 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
3779 * advantage of new APIC bus architecture.
3780 */
3781
3782 if (physids_empty(apic_id_map))
7abc0753 3783 apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
1da177e4 3784
dade7716 3785 raw_spin_lock_irqsave(&ioapic_lock, flags);
1da177e4 3786 reg_00.raw = io_apic_read(ioapic, 0);
dade7716 3787 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1da177e4
LT
3788
3789 if (apic_id >= get_physical_broadcast()) {
3790 printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
3791 "%d\n", ioapic, apic_id, reg_00.bits.ID);
3792 apic_id = reg_00.bits.ID;
3793 }
3794
3795 /*
36062448 3796 * Every APIC in a system must have a unique ID or we get lots of nice
1da177e4
LT
3797 * 'stuck on smp_invalidate_needed IPI wait' messages.
3798 */
7abc0753 3799 if (apic->check_apicid_used(&apic_id_map, apic_id)) {
1da177e4
LT
3800
3801 for (i = 0; i < get_physical_broadcast(); i++) {
7abc0753 3802 if (!apic->check_apicid_used(&apic_id_map, i))
1da177e4
LT
3803 break;
3804 }
3805
3806 if (i == get_physical_broadcast())
3807 panic("Max apic_id exceeded!\n");
3808
3809 printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
3810 "trying %d\n", ioapic, apic_id, i);
3811
3812 apic_id = i;
36062448 3813 }
1da177e4 3814
7abc0753 3815 apic->apicid_to_cpu_present(apic_id, &tmp);
1da177e4
LT
3816 physids_or(apic_id_map, apic_id_map, tmp);
3817
3818 if (reg_00.bits.ID != apic_id) {
3819 reg_00.bits.ID = apic_id;
3820
dade7716 3821 raw_spin_lock_irqsave(&ioapic_lock, flags);
1da177e4
LT
3822 io_apic_write(ioapic, 0, reg_00.raw);
3823 reg_00.raw = io_apic_read(ioapic, 0);
dade7716 3824 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1da177e4
LT
3825
3826 /* Sanity check */
6070f9ec
AD
3827 if (reg_00.bits.ID != apic_id) {
3828 printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
3829 return -1;
3830 }
1da177e4
LT
3831 }
3832
3833 apic_printk(APIC_VERBOSE, KERN_INFO
3834 "IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);
3835
3836 return apic_id;
3837}
58f892e0 3838#endif
1da177e4 3839
36062448 3840int __init io_apic_get_version(int ioapic)
1da177e4
LT
3841{
3842 union IO_APIC_reg_01 reg_01;
3843 unsigned long flags;
3844
dade7716 3845 raw_spin_lock_irqsave(&ioapic_lock, flags);
1da177e4 3846 reg_01.raw = io_apic_read(ioapic, 1);
dade7716 3847 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1da177e4
LT
3848
3849 return reg_01.bits.version;
3850}
3851
9a0a91bb 3852int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity)
61fd47e0 3853{
9a0a91bb 3854 int ioapic, pin, idx;
61fd47e0
SL
3855
3856 if (skip_ioapic_setup)
3857 return -1;
3858
9a0a91bb
EB
3859 ioapic = mp_find_ioapic(gsi);
3860 if (ioapic < 0)
61fd47e0
SL
3861 return -1;
3862
9a0a91bb
EB
3863 pin = mp_find_ioapic_pin(ioapic, gsi);
3864 if (pin < 0)
3865 return -1;
3866
3867 idx = find_irq_entry(ioapic, pin, mp_INT);
3868 if (idx < 0)
61fd47e0
SL
3869 return -1;
3870
9a0a91bb
EB
3871 *trigger = irq_trigger(idx);
3872 *polarity = irq_polarity(idx);
61fd47e0
SL
3873 return 0;
3874}
3875
497c9a19
YL
3876/*
3877 * This function currently is only a helper for the i386 smp boot process where
3878 * we need to reprogram the ioredtbls to cater for the cpus which have come online
fe402e1f 3879 * so mask in all cases should simply be apic->target_cpus()
497c9a19
YL
3880 */
3881#ifdef CONFIG_SMP
3882void __init setup_ioapic_dest(void)
3883{
fad53995 3884 int pin, ioapic, irq, irq_entry;
6c2e9403 3885 struct irq_desc *desc;
22f65d31 3886 const struct cpumask *mask;
497c9a19
YL
3887
3888 if (skip_ioapic_setup == 1)
3889 return;
3890
fad53995 3891 for (ioapic = 0; ioapic < nr_ioapics; ioapic++)
b9c61b70
YL
3892 for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
3893 irq_entry = find_irq_entry(ioapic, pin, mp_INT);
3894 if (irq_entry == -1)
3895 continue;
3896 irq = pin_2_irq(irq_entry, ioapic, pin);
6c2e9403 3897
fad53995
EB
3898 if ((ioapic > 0) && (irq > 16))
3899 continue;
3900
b9c61b70 3901 desc = irq_to_desc(irq);
6c2e9403 3902
b9c61b70
YL
3903 /*
3904 * Honour affinities which have been set in early boot
3905 */
3906 if (desc->status &
3907 (IRQ_NO_BALANCING | IRQ_AFFINITY_SET))
f7e909ea 3908 mask = desc->irq_data.affinity;
b9c61b70
YL
3909 else
3910 mask = apic->target_cpus();
497c9a19 3911
b9c61b70 3912 if (intr_remapping_enabled)
f19f5ecc 3913 ir_ioapic_set_affinity(&desc->irq_data, mask, false);
b9c61b70 3914 else
f7e909ea 3915 ioapic_set_affinity(&desc->irq_data, mask, false);
497c9a19 3916 }
b9c61b70 3917
497c9a19
YL
3918}
3919#endif
3920
54168ed7
IM
3921#define IOAPIC_RESOURCE_NAME_SIZE 11
3922
3923static struct resource *ioapic_resources;
3924
ffc43836 3925static struct resource * __init ioapic_setup_resources(int nr_ioapics)
54168ed7
IM
3926{
3927 unsigned long n;
3928 struct resource *res;
3929 char *mem;
3930 int i;
3931
3932 if (nr_ioapics <= 0)
3933 return NULL;
3934
3935 n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
3936 n *= nr_ioapics;
3937
3938 mem = alloc_bootmem(n);
3939 res = (void *)mem;
3940
ffc43836 3941 mem += sizeof(struct resource) * nr_ioapics;
54168ed7 3942
ffc43836
CG
3943 for (i = 0; i < nr_ioapics; i++) {
3944 res[i].name = mem;
3945 res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
4343fe10 3946 snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
ffc43836 3947 mem += IOAPIC_RESOURCE_NAME_SIZE;
54168ed7
IM
3948 }
3949
3950 ioapic_resources = res;
3951
3952 return res;
3953}
54168ed7 3954
f3294a33
YL
3955void __init ioapic_init_mappings(void)
3956{
3957 unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
54168ed7 3958 struct resource *ioapic_res;
d6c88a50 3959 int i;
f3294a33 3960
ffc43836 3961 ioapic_res = ioapic_setup_resources(nr_ioapics);
f3294a33
YL
3962 for (i = 0; i < nr_ioapics; i++) {
3963 if (smp_found_config) {
b5ba7e6d 3964 ioapic_phys = mp_ioapics[i].apicaddr;
54168ed7 3965#ifdef CONFIG_X86_32
d6c88a50
TG
3966 if (!ioapic_phys) {
3967 printk(KERN_ERR
3968 "WARNING: bogus zero IO-APIC "
3969 "address found in MPTABLE, "
3970 "disabling IO/APIC support!\n");
3971 smp_found_config = 0;
3972 skip_ioapic_setup = 1;
3973 goto fake_ioapic_page;
3974 }
54168ed7 3975#endif
f3294a33 3976 } else {
54168ed7 3977#ifdef CONFIG_X86_32
f3294a33 3978fake_ioapic_page:
54168ed7 3979#endif
e79c65a9 3980 ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
f3294a33
YL
3981 ioapic_phys = __pa(ioapic_phys);
3982 }
3983 set_fixmap_nocache(idx, ioapic_phys);
e79c65a9
CG
3984 apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
3985 __fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
3986 ioapic_phys);
f3294a33 3987 idx++;
54168ed7 3988
ffc43836 3989 ioapic_res->start = ioapic_phys;
e79c65a9 3990 ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
ffc43836 3991 ioapic_res++;
f3294a33
YL
3992 }
3993}
3994
857fdc53 3995void __init ioapic_insert_resources(void)
54168ed7
IM
3996{
3997 int i;
3998 struct resource *r = ioapic_resources;
3999
4000 if (!r) {
857fdc53 4001 if (nr_ioapics > 0)
04c93ce4
BZ
4002 printk(KERN_ERR
4003 "IO APIC resources couldn't be allocated.\n");
857fdc53 4004 return;
54168ed7
IM
4005 }
4006
4007 for (i = 0; i < nr_ioapics; i++) {
4008 insert_resource(&iomem_resource, r);
4009 r++;
4010 }
54168ed7 4011}
2a4ab640 4012
eddb0c55 4013int mp_find_ioapic(u32 gsi)
2a4ab640
FT
4014{
4015 int i = 0;
4016
4017 /* Find the IOAPIC that manages this GSI. */
4018 for (i = 0; i < nr_ioapics; i++) {
4019 if ((gsi >= mp_gsi_routing[i].gsi_base)
4020 && (gsi <= mp_gsi_routing[i].gsi_end))
4021 return i;
4022 }
54168ed7 4023
2a4ab640
FT
4024 printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
4025 return -1;
4026}
4027
eddb0c55 4028int mp_find_ioapic_pin(int ioapic, u32 gsi)
2a4ab640
FT
4029{
4030 if (WARN_ON(ioapic == -1))
4031 return -1;
4032 if (WARN_ON(gsi > mp_gsi_routing[ioapic].gsi_end))
4033 return -1;
4034
4035 return gsi - mp_gsi_routing[ioapic].gsi_base;
4036}
4037
4038static int bad_ioapic(unsigned long address)
4039{
4040 if (nr_ioapics >= MAX_IO_APICS) {
4041 printk(KERN_WARNING "WARING: Max # of I/O APICs (%d) exceeded "
4042 "(found %d), skipping\n", MAX_IO_APICS, nr_ioapics);
4043 return 1;
4044 }
4045 if (!address) {
4046 printk(KERN_WARNING "WARNING: Bogus (zero) I/O APIC address"
4047 " found in table, skipping!\n");
4048 return 1;
4049 }
54168ed7
IM
4050 return 0;
4051}
4052
2a4ab640
FT
4053void __init mp_register_ioapic(int id, u32 address, u32 gsi_base)
4054{
4055 int idx = 0;
7716a5c4 4056 int entries;
2a4ab640
FT
4057
4058 if (bad_ioapic(address))
4059 return;
4060
4061 idx = nr_ioapics;
4062
4063 mp_ioapics[idx].type = MP_IOAPIC;
4064 mp_ioapics[idx].flags = MPC_APIC_USABLE;
4065 mp_ioapics[idx].apicaddr = address;
4066
4067 set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
4068 mp_ioapics[idx].apicid = io_apic_unique_id(id);
4069 mp_ioapics[idx].apicver = io_apic_get_version(idx);
4070
4071 /*
4072 * Build basic GSI lookup table to facilitate gsi->io_apic lookups
4073 * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
4074 */
7716a5c4 4075 entries = io_apic_get_redir_entries(idx);
2a4ab640 4076 mp_gsi_routing[idx].gsi_base = gsi_base;
7716a5c4
EB
4077 mp_gsi_routing[idx].gsi_end = gsi_base + entries - 1;
4078
4079 /*
4080 * The number of IO-APIC IRQ registers (== #pins):
4081 */
4082 nr_ioapic_registers[idx] = entries;
2a4ab640 4083
a4384df3
EB
4084 if (mp_gsi_routing[idx].gsi_end >= gsi_top)
4085 gsi_top = mp_gsi_routing[idx].gsi_end + 1;
2a4ab640
FT
4086
4087 printk(KERN_INFO "IOAPIC[%d]: apic_id %d, version %d, address 0x%x, "
4088 "GSI %d-%d\n", idx, mp_ioapics[idx].apicid,
4089 mp_ioapics[idx].apicver, mp_ioapics[idx].apicaddr,
4090 mp_gsi_routing[idx].gsi_base, mp_gsi_routing[idx].gsi_end);
4091
4092 nr_ioapics++;
4093}
05ddafb1
JP
4094
4095/* Enable IOAPIC early just for system timer */
4096void __init pre_init_apic_IRQ0(void)
4097{
4098 struct irq_cfg *cfg;
05ddafb1
JP
4099
4100 printk(KERN_INFO "Early APIC setup for system timer0\n");
4101#ifndef CONFIG_SMP
4102 phys_cpu_present_map = physid_mask_of_physid(boot_cpu_physical_apicid);
4103#endif
fbc6bff0
TG
4104 /* Make sure the irq descriptor is set up */
4105 cfg = alloc_irq_and_cfg_at(0, 0);
05ddafb1
JP
4106
4107 setup_local_APIC();
4108
05ddafb1
JP
4109 add_pin_to_irq_node(cfg, 0, 0, 0);
4110 set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
4111
60c69948 4112 setup_ioapic_irq(0, 0, 0, cfg, 0, 0);
05ddafb1 4113}