]> bbs.cooldavid.org Git - net-next-2.6.git/blame - include/linux/pci.h
pci: Add large and small resource data type code
[net-next-2.6.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
16
17#ifndef LINUX_PCI_H
18#define LINUX_PCI_H
19
f46753c5 20#include <linux/pci_regs.h> /* The pci register defines */
1da177e4 21
1da177e4
LT
22/*
23 * The PCI interface treats multi-function devices as independent
24 * devices. The slot/function address of each device is encoded
25 * in a single byte as follows:
26 *
27 * 7:3 = slot
28 * 2:0 = function
29 */
05cca6e5 30#define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
1da177e4
LT
31#define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
32#define PCI_FUNC(devfn) ((devfn) & 0x07)
33
34/* Ioctls for /proc/bus/pci/X/Y nodes. */
35#define PCIIOC_BASE ('P' << 24 | 'C' << 16 | 'I' << 8)
36#define PCIIOC_CONTROLLER (PCIIOC_BASE | 0x00) /* Get controller for PCI device. */
37#define PCIIOC_MMAP_IS_IO (PCIIOC_BASE | 0x01) /* Set mmap state to I/O space. */
38#define PCIIOC_MMAP_IS_MEM (PCIIOC_BASE | 0x02) /* Set mmap state to MEM space. */
39#define PCIIOC_WRITE_COMBINE (PCIIOC_BASE | 0x03) /* Enable/disable write-combining. */
40
41#ifdef __KERNEL__
42
778382e0
DW
43#include <linux/mod_devicetable.h>
44
1da177e4 45#include <linux/types.h>
98db6f19 46#include <linux/init.h>
1da177e4
LT
47#include <linux/ioport.h>
48#include <linux/list.h>
4a7fb636 49#include <linux/compiler.h>
1da177e4 50#include <linux/errno.h>
f46753c5 51#include <linux/kobject.h>
bae94d02 52#include <asm/atomic.h>
1da177e4 53#include <linux/device.h>
1388cc96 54#include <linux/io.h>
74bb1bcc 55#include <linux/irqreturn.h>
1da177e4 56
7e7a43c3
AB
57/* Include the ID list */
58#include <linux/pci_ids.h>
59
f46753c5
AC
60/* pci_slot represents a physical slot */
61struct pci_slot {
62 struct pci_bus *bus; /* The bus this slot is on */
63 struct list_head list; /* node in list of slots on this bus */
64 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
65 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
66 struct kobject kobj;
67};
68
0ad772ec
AC
69static inline const char *pci_slot_name(const struct pci_slot *slot)
70{
71 return kobject_name(&slot->kobj);
72}
73
1da177e4
LT
74/* File state for mmap()s on /proc/bus/pci/X/Y */
75enum pci_mmap_state {
76 pci_mmap_io,
77 pci_mmap_mem
78};
79
80/* This defines the direction arg to the DMA mapping routines. */
81#define PCI_DMA_BIDIRECTIONAL 0
82#define PCI_DMA_TODEVICE 1
83#define PCI_DMA_FROMDEVICE 2
84#define PCI_DMA_NONE 3
85
fde09c6d
YZ
86/*
87 * For PCI devices, the region numbers are assigned this way:
88 */
89enum {
90 /* #0-5: standard PCI resources */
91 PCI_STD_RESOURCES,
92 PCI_STD_RESOURCE_END = 5,
93
94 /* #6: expansion ROM resource */
95 PCI_ROM_RESOURCE,
96
d1b054da
YZ
97 /* device specific resources */
98#ifdef CONFIG_PCI_IOV
99 PCI_IOV_RESOURCES,
100 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
101#endif
102
fde09c6d
YZ
103 /* resources assigned to buses behind the bridge */
104#define PCI_BRIDGE_RESOURCE_NUM 4
105
106 PCI_BRIDGE_RESOURCES,
107 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
108 PCI_BRIDGE_RESOURCE_NUM - 1,
109
110 /* total resources associated with a PCI device */
111 PCI_NUM_RESOURCES,
112
113 /* preserve this for compatibility */
114 DEVICE_COUNT_RESOURCE
115};
1da177e4
LT
116
117typedef int __bitwise pci_power_t;
118
4352dfd5
GKH
119#define PCI_D0 ((pci_power_t __force) 0)
120#define PCI_D1 ((pci_power_t __force) 1)
121#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
122#define PCI_D3hot ((pci_power_t __force) 3)
123#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 124#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 125#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 126
00240c38
AS
127/* Remember to update this when the list above changes! */
128extern const char *pci_power_names[];
129
130static inline const char *pci_power_name(pci_power_t state)
131{
132 return pci_power_names[1 + (int) state];
133}
134
aa8c6c93
RW
135#define PCI_PM_D2_DELAY 200
136#define PCI_PM_D3_WAIT 10
137#define PCI_PM_BUS_WAIT 50
138
392a1ce7
LV
139/** The pci_channel state describes connectivity between the CPU and
140 * the pci device. If some PCI bus between here and the pci device
141 * has crashed or locked up, this info is reflected here.
142 */
143typedef unsigned int __bitwise pci_channel_state_t;
144
145enum pci_channel_state {
146 /* I/O channel is in normal state */
147 pci_channel_io_normal = (__force pci_channel_state_t) 1,
148
149 /* I/O to channel is blocked */
150 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
151
152 /* PCI card is dead */
153 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
154};
155
f7bdd12d
BK
156typedef unsigned int __bitwise pcie_reset_state_t;
157
158enum pcie_reset_state {
159 /* Reset is NOT asserted (Use to deassert reset) */
160 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
161
162 /* Use #PERST to reset PCI-E device */
163 pcie_warm_reset = (__force pcie_reset_state_t) 2,
164
165 /* Use PCI-E Hot Reset to reset device */
166 pcie_hot_reset = (__force pcie_reset_state_t) 3
167};
168
ba698ad4
DM
169typedef unsigned short __bitwise pci_dev_flags_t;
170enum pci_dev_flags {
171 /* INTX_DISABLE in PCI_COMMAND register disables MSI
172 * generation too.
173 */
174 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) 1,
979b1791
AC
175 /* Device configuration is irrevocably lost if disabled into D3 */
176 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) 2,
ba698ad4
DM
177};
178
e1d3a908
SA
179enum pci_irq_reroute_variant {
180 INTEL_IRQ_REROUTE_VARIANT = 1,
181 MAX_IRQ_REROUTE_VARIANTS = 3
182};
183
6e325a62
MT
184typedef unsigned short __bitwise pci_bus_flags_t;
185enum pci_bus_flags {
d556ad4b
PO
186 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
187 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
6e325a62
MT
188};
189
41017f0c
SL
190struct pci_cap_saved_state {
191 struct hlist_node next;
192 char cap_nr;
193 u32 data[0];
194};
195
7d715a6c 196struct pcie_link_state;
ee69439c 197struct pci_vpd;
d1b054da 198struct pci_sriov;
302b4215 199struct pci_ats;
ee69439c 200
1da177e4
LT
201/*
202 * The pci_dev structure is used to describe PCI devices.
203 */
204struct pci_dev {
1da177e4
LT
205 struct list_head bus_list; /* node in per-bus list */
206 struct pci_bus *bus; /* bus this device is on */
207 struct pci_bus *subordinate; /* bus this device bridges to */
208
209 void *sysdata; /* hook for sys-specific extension */
210 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 211 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
212
213 unsigned int devfn; /* encoded device & function index */
214 unsigned short vendor;
215 unsigned short device;
216 unsigned short subsystem_vendor;
217 unsigned short subsystem_device;
218 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 219 u8 revision; /* PCI revision, low byte of class word */
1da177e4 220 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
0efea000 221 u8 pcie_cap; /* PCI-E capability offset */
994a65e2 222 u8 pcie_type; /* PCI-E device/port type */
1da177e4 223 u8 rom_base_reg; /* which config register controls the ROM */
ffeff788 224 u8 pin; /* which interrupt pin this device uses */
1da177e4
LT
225
226 struct pci_driver *driver; /* which driver has allocated this device */
227 u64 dma_mask; /* Mask of the bits of bus address this
228 device implements. Normally this is
229 0xffffffff. You only need to change
230 this if your device has broken DMA
231 or supports 64-bit transfers. */
232
4d57cdfa
FT
233 struct device_dma_parameters dma_parms;
234
1da177e4
LT
235 pci_power_t current_state; /* Current operating state. In ACPI-speak,
236 this is D0-D3, D0 being fully functional,
237 and D3 being off. */
337001b6
RW
238 int pm_cap; /* PM capability offset in the
239 configuration space */
240 unsigned int pme_support:5; /* Bitmask of states from which PME#
241 can be generated */
242 unsigned int d1_support:1; /* Low power state D1 is supported */
243 unsigned int d2_support:1; /* Low power state D2 is supported */
244 unsigned int no_d1d2:1; /* Only allow D0 and D3 */
e80bb09d 245 unsigned int wakeup_prepared:1;
1ae861e6 246 unsigned int d3_delay; /* D3->D0 transition time in ms */
1da177e4 247
7d715a6c
SL
248#ifdef CONFIG_PCIEASPM
249 struct pcie_link_state *link_state; /* ASPM link state. */
250#endif
251
392a1ce7 252 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
253 struct device dev; /* Generic device interface */
254
1da177e4
LT
255 int cfg_size; /* Size of configuration space */
256
257 /*
258 * Instead of touching interrupt line and base address registers
259 * directly, use the values stored here. They might be different!
260 */
261 unsigned int irq;
262 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
263
264 /* These fields are used by common fixups */
265 unsigned int transparent:1; /* Transparent PCI bridge */
266 unsigned int multifunction:1;/* Part of multi-function device */
267 /* keep track of device state */
8a1bc901 268 unsigned int is_added:1;
1da177e4 269 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 270 unsigned int no_msi:1; /* device may not use msi */
e04b0ea2 271 unsigned int block_ucfg_access:1; /* userspace config space access is blocked */
bd8481e1 272 unsigned int broken_parity_status:1; /* Device generates false positive parity */
e1d3a908 273 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
99dc804d
SL
274 unsigned int msi_enabled:1;
275 unsigned int msix_enabled:1;
58c3a727 276 unsigned int ari_enabled:1; /* ARI forwarding */
9ac7849e 277 unsigned int is_managed:1;
994a65e2 278 unsigned int is_pcie:1;
260d703a 279 unsigned int needs_freset:1; /* Dev requires fundamental reset */
aa8c6c93 280 unsigned int state_saved:1;
d1b054da 281 unsigned int is_physfn:1;
dd7cc44d 282 unsigned int is_virtfn:1;
711d5779 283 unsigned int reset_fn:1;
28760489 284 unsigned int is_hotplug_bridge:1;
05843961 285 unsigned int aer_firmware_first:1;
ba698ad4 286 pci_dev_flags_t dev_flags;
bae94d02 287 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 288
1da177e4 289 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 290 struct hlist_head saved_cap_space;
1da177e4
LT
291 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
292 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
293 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 294 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
ded86d8d 295#ifdef CONFIG_PCI_MSI
4aa9bc95 296 struct list_head msi_list;
ded86d8d 297#endif
94e61088 298 struct pci_vpd *vpd;
d1b054da 299#ifdef CONFIG_PCI_IOV
dd7cc44d
YZ
300 union {
301 struct pci_sriov *sriov; /* SR-IOV capability related */
302 struct pci_dev *physfn; /* the PF this VF is associated with */
303 };
302b4215 304 struct pci_ats *ats; /* Address Translation Service */
d1b054da 305#endif
1da177e4
LT
306};
307
65891215
ME
308extern struct pci_dev *alloc_pci_dev(void);
309
1da177e4
LT
310#define pci_dev_b(n) list_entry(n, struct pci_dev, bus_list)
311#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
312#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
313
a7369f1f
LV
314static inline int pci_channel_offline(struct pci_dev *pdev)
315{
316 return (pdev->error_state != pci_channel_io_normal);
317}
318
41017f0c 319static inline struct pci_cap_saved_state *pci_find_saved_cap(
05cca6e5 320 struct pci_dev *pci_dev, char cap)
41017f0c
SL
321{
322 struct pci_cap_saved_state *tmp;
323 struct hlist_node *pos;
324
325 hlist_for_each_entry(tmp, pos, &pci_dev->saved_cap_space, next) {
326 if (tmp->cap_nr == cap)
327 return tmp;
328 }
329 return NULL;
330}
331
332static inline void pci_add_saved_cap(struct pci_dev *pci_dev,
333 struct pci_cap_saved_state *new_cap)
334{
335 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
336}
337
1da177e4 338#ifndef PCI_BUS_NUM_RESOURCES
30a18d6c 339#define PCI_BUS_NUM_RESOURCES 16
1da177e4 340#endif
4352dfd5
GKH
341
342#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
343
344struct pci_bus {
345 struct list_head node; /* node in list of buses */
346 struct pci_bus *parent; /* parent bus this bridge is on */
347 struct list_head children; /* list of child buses */
348 struct list_head devices; /* list of devices on this bus */
349 struct pci_dev *self; /* bridge device as seen by parent */
f46753c5 350 struct list_head slots; /* list of slots on this bus */
1da177e4
LT
351 struct resource *resource[PCI_BUS_NUM_RESOURCES];
352 /* address space routed to this bus */
353
354 struct pci_ops *ops; /* configuration access functions */
355 void *sysdata; /* hook for sys-specific extension */
356 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
357
358 unsigned char number; /* bus number */
359 unsigned char primary; /* number of primary bridge */
360 unsigned char secondary; /* number of secondary bridge */
361 unsigned char subordinate; /* max number of subordinate buses */
362
363 char name[48];
364
365 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
6e325a62 366 pci_bus_flags_t bus_flags; /* Inherited by child busses */
1da177e4 367 struct device *bridge;
fd7d1ced 368 struct device dev;
1da177e4
LT
369 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
370 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 371 unsigned int is_added:1;
1da177e4
LT
372};
373
374#define pci_bus_b(n) list_entry(n, struct pci_bus, node)
fd7d1ced 375#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 376
79af72d7
KK
377/*
378 * Returns true if the pci bus is root (behind host-pci bridge),
379 * false otherwise
380 */
381static inline bool pci_is_root_bus(struct pci_bus *pbus)
382{
383 return !(pbus->parent);
384}
385
16cf0ebc
RW
386#ifdef CONFIG_PCI_MSI
387static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
388{
389 return pci_dev->msi_enabled || pci_dev->msix_enabled;
390}
391#else
392static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
393#endif
394
1da177e4
LT
395/*
396 * Error values that may be returned by PCI functions.
397 */
398#define PCIBIOS_SUCCESSFUL 0x00
399#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
400#define PCIBIOS_BAD_VENDOR_ID 0x83
401#define PCIBIOS_DEVICE_NOT_FOUND 0x86
402#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
403#define PCIBIOS_SET_FAILED 0x88
404#define PCIBIOS_BUFFER_TOO_SMALL 0x89
405
406/* Low-level architecture-dependent routines */
407
408struct pci_ops {
409 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
410 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
411};
412
b6ce068a
MW
413/*
414 * ACPI needs to be able to access PCI config space before we've done a
415 * PCI bus scan and created pci_bus structures.
416 */
417extern int raw_pci_read(unsigned int domain, unsigned int bus,
418 unsigned int devfn, int reg, int len, u32 *val);
419extern int raw_pci_write(unsigned int domain, unsigned int bus,
420 unsigned int devfn, int reg, int len, u32 val);
1da177e4
LT
421
422struct pci_bus_region {
c40a22e0
BH
423 resource_size_t start;
424 resource_size_t end;
1da177e4
LT
425};
426
427struct pci_dynids {
428 spinlock_t lock; /* protects list, index */
429 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
430};
431
392a1ce7
LV
432/* ---------------------------------------------------------------- */
433/** PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
579082df 434 * a set of callbacks in struct pci_error_handlers, then that device driver
392a1ce7
LV
435 * will be notified of PCI bus errors, and will be driven to recovery
436 * when an error occurs.
437 */
438
439typedef unsigned int __bitwise pci_ers_result_t;
440
441enum pci_ers_result {
442 /* no result/none/not supported in device driver */
443 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
444
445 /* Device driver can recover without slot reset */
446 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
447
448 /* Device driver wants slot to be reset. */
449 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
450
451 /* Device has completely failed, is unrecoverable */
452 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
453
454 /* Device driver is fully recovered and operational */
455 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
456};
457
458/* PCI bus error event callbacks */
05cca6e5 459struct pci_error_handlers {
392a1ce7
LV
460 /* PCI bus error detected on this device */
461 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 462 enum pci_channel_state error);
392a1ce7
LV
463
464 /* MMIO has been re-enabled, but not DMA */
465 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
466
467 /* PCI Express link has been reset */
468 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
469
470 /* PCI slot has been reset */
471 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
472
473 /* Device driver may resume normal operations */
474 void (*resume)(struct pci_dev *dev);
475};
476
477/* ---------------------------------------------------------------- */
478
1da177e4
LT
479struct module;
480struct pci_driver {
481 struct list_head node;
482 char *name;
1da177e4
LT
483 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
484 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
485 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
486 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
487 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
488 int (*resume_early) (struct pci_dev *dev);
1da177e4 489 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 490 void (*shutdown) (struct pci_dev *dev);
392a1ce7 491 struct pci_error_handlers *err_handler;
1da177e4
LT
492 struct device_driver driver;
493 struct pci_dynids dynids;
494};
495
05cca6e5 496#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4 497
90a1ba0c 498/**
9f9351bb 499 * DEFINE_PCI_DEVICE_TABLE - macro used to describe a pci device table
90a1ba0c
JB
500 * @_table: device table name
501 *
502 * This macro is used to create a struct pci_device_id array (a device table)
503 * in a generic manner.
504 */
9f9351bb 505#define DEFINE_PCI_DEVICE_TABLE(_table) \
90a1ba0c
JB
506 const struct pci_device_id _table[] __devinitconst
507
1da177e4
LT
508/**
509 * PCI_DEVICE - macro used to describe a specific pci device
510 * @vend: the 16 bit PCI Vendor ID
511 * @dev: the 16 bit PCI Device ID
512 *
513 * This macro is used to create a struct pci_device_id that matches a
514 * specific device. The subvendor and subdevice fields will be set to
515 * PCI_ANY_ID.
516 */
517#define PCI_DEVICE(vend,dev) \
518 .vendor = (vend), .device = (dev), \
519 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
520
521/**
522 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
523 * @dev_class: the class, subclass, prog-if triple for this device
524 * @dev_class_mask: the class mask for this device
525 *
526 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 527 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
528 * fields will be set to PCI_ANY_ID.
529 */
530#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
531 .class = (dev_class), .class_mask = (dev_class_mask), \
532 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
533 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
534
1597cacb
AC
535/**
536 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c322b28a
ZY
537 * @vendor: the vendor name
538 * @device: the 16 bit PCI Device ID
1597cacb
AC
539 *
540 * This macro is used to create a struct pci_device_id that matches a
541 * specific PCI device. The subvendor, and subdevice fields will be set
542 * to PCI_ANY_ID. The macro allows the next field to follow as the device
543 * private data.
544 */
545
546#define PCI_VDEVICE(vendor, device) \
547 PCI_VENDOR_ID_##vendor, (device), \
548 PCI_ANY_ID, PCI_ANY_ID, 0, 0
549
1da177e4
LT
550/* these external functions are only available when PCI support is enabled */
551#ifdef CONFIG_PCI
552
553extern struct bus_type pci_bus_type;
554
555/* Do NOT directly access these two variables, unless you are arch specific pci
556 * code, or pci core code. */
557extern struct list_head pci_root_buses; /* list of all known PCI buses */
ed4aaadb
ZY
558/* Some device drivers need know if pci is initiated */
559extern int no_pci_devices(void);
1da177e4
LT
560
561void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 562int __must_check pcibios_enable_device(struct pci_dev *, int mask);
05cca6e5 563char *pcibios_setup(char *str);
1da177e4
LT
564
565/* Used only when drivers/pci/setup.c is used */
e31dd6e4
GKH
566void pcibios_align_resource(void *, struct resource *, resource_size_t,
567 resource_size_t);
1da177e4
LT
568void pcibios_update_irq(struct pci_dev *, int irq);
569
2d1c8618
BH
570/* Weak but can be overriden by arch */
571void pci_fixup_cardbus(struct pci_bus *);
572
1da177e4
LT
573/* Generic PCI functions used internally */
574
575extern struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 576void pci_bus_add_devices(const struct pci_bus *bus);
05cca6e5
GKH
577struct pci_bus *pci_scan_bus_parented(struct device *parent, int bus,
578 struct pci_ops *ops, void *sysdata);
98db6f19 579static inline struct pci_bus * __devinit pci_scan_bus(int bus, struct pci_ops *ops,
05cca6e5 580 void *sysdata)
1da177e4 581{
c431ada4
RS
582 struct pci_bus *root_bus;
583 root_bus = pci_scan_bus_parented(NULL, bus, ops, sysdata);
584 if (root_bus)
585 pci_bus_add_devices(root_bus);
586 return root_bus;
1da177e4 587}
05cca6e5
GKH
588struct pci_bus *pci_create_bus(struct device *parent, int bus,
589 struct pci_ops *ops, void *sysdata);
590struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
591 int busnr);
f46753c5 592struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
593 const char *name,
594 struct hotplug_slot *hotplug);
f46753c5 595void pci_destroy_slot(struct pci_slot *slot);
d25b7c8d 596void pci_renumber_slot(struct pci_slot *slot, int slot_nr);
1da177e4 597int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 598struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 599void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 600unsigned int pci_scan_child_bus(struct pci_bus *bus);
b19441af 601int __must_check pci_bus_add_device(struct pci_dev *dev);
1da177e4 602void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
603struct resource *pci_find_parent_resource(const struct pci_dev *dev,
604 struct resource *res);
57c2cf71 605u8 pci_swizzle_interrupt_pin(struct pci_dev *dev, u8 pin);
1da177e4 606int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 607u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
1da177e4
LT
608extern struct pci_dev *pci_dev_get(struct pci_dev *dev);
609extern void pci_dev_put(struct pci_dev *dev);
610extern void pci_remove_bus(struct pci_bus *b);
611extern void pci_remove_bus_device(struct pci_dev *dev);
24f8aa9b 612extern void pci_stop_bus_device(struct pci_dev *dev);
b3743fa4 613void pci_setup_cardbus(struct pci_bus *bus);
6b4b78fe 614extern void pci_sort_breadthfirst(void);
fb8a0d9d
WM
615#define dev_is_pci(d) ((d)->bus == &pci_bus_type)
616#define dev_is_pf(d) ((dev_is_pci(d) ? to_pci_dev(d)->is_physfn : false))
617#define dev_num_vf(d) ((dev_is_pci(d) ? pci_num_vf(to_pci_dev(d)) : 0))
1da177e4
LT
618
619/* Generic PCI functions exported to card drivers */
620
bd3989e0 621#ifdef CONFIG_PCI_LEGACY
05cca6e5
GKH
622struct pci_dev __deprecated *pci_find_device(unsigned int vendor,
623 unsigned int device,
b08508c4 624 struct pci_dev *from);
bd3989e0
JG
625#endif /* CONFIG_PCI_LEGACY */
626
388c8c16
JB
627enum pci_lost_interrupt_reason {
628 PCI_LOST_IRQ_NO_INFORMATION = 0,
629 PCI_LOST_IRQ_DISABLE_MSI,
630 PCI_LOST_IRQ_DISABLE_MSIX,
631 PCI_LOST_IRQ_DISABLE_ACPI,
632};
633enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
05cca6e5
GKH
634int pci_find_capability(struct pci_dev *dev, int cap);
635int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
636int pci_find_ext_capability(struct pci_dev *dev, int cap);
637int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
638int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 639struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 640
d42552c3
AM
641struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
642 struct pci_dev *from);
05cca6e5 643struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 644 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 645 struct pci_dev *from);
05cca6e5 646struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
3c299dc2
AP
647struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
648 unsigned int devfn);
649static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
650 unsigned int devfn)
651{
652 return pci_get_domain_bus_and_slot(0, bus, devfn);
653}
05cca6e5 654struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
655int pci_dev_present(const struct pci_device_id *ids);
656
05cca6e5
GKH
657int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
658 int where, u8 *val);
659int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
660 int where, u16 *val);
661int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
662 int where, u32 *val);
663int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
664 int where, u8 val);
665int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
666 int where, u16 val);
667int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
668 int where, u32 val);
a72b46c3 669struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1da177e4
LT
670
671static inline int pci_read_config_byte(struct pci_dev *dev, int where, u8 *val)
672{
05cca6e5 673 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
674}
675static inline int pci_read_config_word(struct pci_dev *dev, int where, u16 *val)
676{
05cca6e5 677 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
1da177e4 678}
05cca6e5
GKH
679static inline int pci_read_config_dword(struct pci_dev *dev, int where,
680 u32 *val)
1da177e4 681{
05cca6e5 682 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
683}
684static inline int pci_write_config_byte(struct pci_dev *dev, int where, u8 val)
685{
05cca6e5 686 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
687}
688static inline int pci_write_config_word(struct pci_dev *dev, int where, u16 val)
689{
05cca6e5 690 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
1da177e4 691}
05cca6e5
GKH
692static inline int pci_write_config_dword(struct pci_dev *dev, int where,
693 u32 val)
1da177e4 694{
05cca6e5 695 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
696}
697
4a7fb636 698int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
699int __must_check pci_enable_device_io(struct pci_dev *dev);
700int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 701int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
702int __must_check pcim_enable_device(struct pci_dev *pdev);
703void pcim_pin_device(struct pci_dev *pdev);
704
296ccb08
YS
705static inline int pci_is_enabled(struct pci_dev *pdev)
706{
707 return (atomic_read(&pdev->enable_cnt) > 0);
708}
709
9ac7849e
TH
710static inline int pci_is_managed(struct pci_dev *pdev)
711{
712 return pdev->is_managed;
713}
714
1da177e4
LT
715void pci_disable_device(struct pci_dev *dev);
716void pci_set_master(struct pci_dev *dev);
6a479079 717void pci_clear_master(struct pci_dev *dev);
f7bdd12d 718int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
15ea76d4 719int pci_set_cacheline_size(struct pci_dev *dev);
1da177e4 720#define HAVE_PCI_SET_MWI
4a7fb636 721int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 722int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 723void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 724void pci_intx(struct pci_dev *dev, int enable);
f5f2b131 725void pci_msi_off(struct pci_dev *dev);
9c8550ee
LT
726int pci_set_dma_mask(struct pci_dev *dev, u64 mask);
727int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask);
4d57cdfa 728int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size);
59fc67de 729int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask);
d556ad4b
PO
730int pcix_get_max_mmrbc(struct pci_dev *dev);
731int pcix_get_mmrbc(struct pci_dev *dev);
732int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 733int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 734int pcie_set_readrq(struct pci_dev *dev, int rq);
8c1c699f 735int __pci_reset_function(struct pci_dev *dev);
8dd7f803 736int pci_reset_function(struct pci_dev *dev);
14add80b 737void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 738int __must_check pci_assign_resource(struct pci_dev *dev, int i);
c87deff7 739int pci_select_bars(struct pci_dev *dev, unsigned long flags);
1da177e4
LT
740
741/* ROM control related routines */
e416de5e
AC
742int pci_enable_rom(struct pci_dev *pdev);
743void pci_disable_rom(struct pci_dev *pdev);
144a50ea 744void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 745void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
97c44836 746size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
1da177e4
LT
747
748/* Power management related routines */
749int pci_save_state(struct pci_dev *dev);
750int pci_restore_state(struct pci_dev *dev);
0e5dd46b 751int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
9c8550ee
LT
752int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
753pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 754bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 755void pci_pme_active(struct pci_dev *dev, bool enable);
7d9a73f6 756int pci_enable_wake(struct pci_dev *dev, pci_power_t state, bool enable);
0235c4fc 757int pci_wake_from_d3(struct pci_dev *dev, bool enable);
e5899e1b 758pci_power_t pci_target_state(struct pci_dev *dev);
404cc2d8
RW
759int pci_prepare_to_sleep(struct pci_dev *dev);
760int pci_back_from_sleep(struct pci_dev *dev);
1da177e4 761
bb209c82
BH
762/* For use by arch with custom probe code */
763void set_pcie_port_type(struct pci_dev *pdev);
764void set_pcie_hotplug_bridge(struct pci_dev *pdev);
765
ce5ccdef 766/* Functions for PCI Hotplug drivers to use */
05cca6e5 767int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
3ed4fd96
AC
768#ifdef CONFIG_HOTPLUG
769unsigned int pci_rescan_bus(struct pci_bus *bus);
770#endif
ce5ccdef 771
287d19ce
SH
772/* Vital product data routines */
773ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
774ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
db567943 775int pci_vpd_truncate(struct pci_dev *dev, size_t size);
287d19ce 776
1da177e4 777/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
ea741551 778void pci_bus_assign_resources(const struct pci_bus *bus);
1da177e4
LT
779void pci_bus_size_bridges(struct pci_bus *bus);
780int pci_claim_resource(struct pci_dev *, int);
781void pci_assign_unassigned_resources(void);
782void pdev_enable_device(struct pci_dev *);
783void pdev_sort_resources(struct pci_dev *, struct resource_list *);
842de40d 784int pci_enable_resources(struct pci_dev *, int mask);
1da177e4
LT
785void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
786 int (*)(struct pci_dev *, u8, u8));
787#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 788int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 789int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 790void pci_release_regions(struct pci_dev *);
4a7fb636 791int __must_check pci_request_region(struct pci_dev *, int, const char *);
e8de1481 792int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1da177e4 793void pci_release_region(struct pci_dev *, int);
c87deff7 794int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 795int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 796void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
797
798/* drivers/pci/bus.c */
4a7fb636
AM
799int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
800 struct resource *res, resource_size_t size,
801 resource_size_t align, resource_size_t min,
802 unsigned int type_mask,
803 void (*alignf)(void *, struct resource *,
804 resource_size_t, resource_size_t),
805 void *alignf_data);
1da177e4
LT
806void pci_enable_bridges(struct pci_bus *bus);
807
863b18f4 808/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
809int __must_check __pci_register_driver(struct pci_driver *, struct module *,
810 const char *mod_name);
bba81165
AM
811
812/*
813 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
814 */
815#define pci_register_driver(driver) \
816 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 817
05cca6e5
GKH
818void pci_unregister_driver(struct pci_driver *dev);
819void pci_remove_behind_bridge(struct pci_dev *dev);
820struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
9dba910e
TH
821int pci_add_dynid(struct pci_driver *drv,
822 unsigned int vendor, unsigned int device,
823 unsigned int subvendor, unsigned int subdevice,
824 unsigned int class, unsigned int class_mask,
825 unsigned long driver_data);
05cca6e5
GKH
826const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
827 struct pci_dev *dev);
828int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
829 int pass);
1da177e4 830
70298c6e 831void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
cecf4864 832 void *userdata);
70b9f7dc 833int pci_cfg_space_size_ext(struct pci_dev *dev);
ac7dc65a 834int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 835unsigned char pci_bus_max_busnr(struct pci_bus *bus);
cecf4864 836
deb2d2ec
BH
837int pci_set_vga_state(struct pci_dev *pdev, bool decode,
838 unsigned int command_bits, bool change_bridge);
1da177e4
LT
839/* kmem_cache style wrapper around pci_alloc_consistent() */
840
841#include <linux/dmapool.h>
842
843#define pci_pool dma_pool
844#define pci_pool_create(name, pdev, size, align, allocation) \
845 dma_pool_create(name, &pdev->dev, size, align, allocation)
846#define pci_pool_destroy(pool) dma_pool_destroy(pool)
847#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
848#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
849
e24c2d96
DM
850enum pci_dma_burst_strategy {
851 PCI_DMA_BURST_INFINITY, /* make bursts as large as possible,
852 strategy_parameter is N/A */
853 PCI_DMA_BURST_BOUNDARY, /* disconnect at every strategy_parameter
854 byte boundaries */
855 PCI_DMA_BURST_MULTIPLE, /* disconnect at some multiple of
856 strategy_parameter byte boundaries */
857};
858
1da177e4 859struct msix_entry {
16dbef4a 860 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
861 u16 entry; /* driver uses to specify entry, OS writes */
862};
863
0366f8f7 864
1da177e4 865#ifndef CONFIG_PCI_MSI
1c8d7b0a 866static inline int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec)
05cca6e5
GKH
867{
868 return -1;
869}
870
d52877c7
YL
871static inline void pci_msi_shutdown(struct pci_dev *dev)
872{ }
05cca6e5
GKH
873static inline void pci_disable_msi(struct pci_dev *dev)
874{ }
875
a52e2e35
RW
876static inline int pci_msix_table_size(struct pci_dev *dev)
877{
878 return 0;
879}
05cca6e5
GKH
880static inline int pci_enable_msix(struct pci_dev *dev,
881 struct msix_entry *entries, int nvec)
882{
883 return -1;
884}
885
d52877c7
YL
886static inline void pci_msix_shutdown(struct pci_dev *dev)
887{ }
05cca6e5
GKH
888static inline void pci_disable_msix(struct pci_dev *dev)
889{ }
890
891static inline void msi_remove_pci_irq_vectors(struct pci_dev *dev)
892{ }
893
894static inline void pci_restore_msi_state(struct pci_dev *dev)
895{ }
07ae95f9
AP
896static inline int pci_msi_enabled(void)
897{
898 return 0;
899}
1da177e4 900#else
1c8d7b0a 901extern int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec);
d52877c7 902extern void pci_msi_shutdown(struct pci_dev *dev);
1da177e4 903extern void pci_disable_msi(struct pci_dev *dev);
a52e2e35 904extern int pci_msix_table_size(struct pci_dev *dev);
05cca6e5 905extern int pci_enable_msix(struct pci_dev *dev,
1da177e4 906 struct msix_entry *entries, int nvec);
d52877c7 907extern void pci_msix_shutdown(struct pci_dev *dev);
1da177e4
LT
908extern void pci_disable_msix(struct pci_dev *dev);
909extern void msi_remove_pci_irq_vectors(struct pci_dev *dev);
94688cf2 910extern void pci_restore_msi_state(struct pci_dev *dev);
07ae95f9 911extern int pci_msi_enabled(void);
1da177e4
LT
912#endif
913
3e1b1600
AP
914#ifndef CONFIG_PCIEASPM
915static inline int pcie_aspm_enabled(void)
916{
917 return 0;
918}
919#else
920extern int pcie_aspm_enabled(void);
921#endif
922
43c16408
AP
923#ifndef CONFIG_PCIE_ECRC
924static inline void pcie_set_ecrc_checking(struct pci_dev *dev)
925{
926 return;
927}
928static inline void pcie_ecrc_get_policy(char *str) {};
929#else
930extern void pcie_set_ecrc_checking(struct pci_dev *dev);
931extern void pcie_ecrc_get_policy(char *str);
932#endif
933
1c8d7b0a
MW
934#define pci_enable_msi(pdev) pci_enable_msi_block(pdev, 1)
935
8b955b0d 936#ifdef CONFIG_HT_IRQ
8b955b0d
EB
937/* The functions a driver should call */
938int ht_create_irq(struct pci_dev *dev, int idx);
939void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
940#endif /* CONFIG_HT_IRQ */
941
e04b0ea2
BK
942extern void pci_block_user_cfg_access(struct pci_dev *dev);
943extern void pci_unblock_user_cfg_access(struct pci_dev *dev);
944
4352dfd5
GKH
945/*
946 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
947 * a PCI domain is defined to be a set of PCI busses which share
948 * configuration space.
949 */
32a2eea7
JG
950#ifdef CONFIG_PCI_DOMAINS
951extern int pci_domains_supported;
952#else
953enum { pci_domains_supported = 0 };
05cca6e5
GKH
954static inline int pci_domain_nr(struct pci_bus *bus)
955{
956 return 0;
957}
958
4352dfd5
GKH
959static inline int pci_proc_domain(struct pci_bus *bus)
960{
961 return 0;
962}
32a2eea7 963#endif /* CONFIG_PCI_DOMAINS */
1da177e4 964
4352dfd5 965#else /* CONFIG_PCI is not enabled */
1da177e4
LT
966
967/*
968 * If the system does not have PCI, clearly these return errors. Define
969 * these as simple inline functions to avoid hair in drivers.
970 */
971
05cca6e5
GKH
972#define _PCI_NOP(o, s, t) \
973 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
974 int where, t val) \
1da177e4 975 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
976
977#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
978 _PCI_NOP(o, word, u16 x) \
979 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
980_PCI_NOP_ALL(read, *)
981_PCI_NOP_ALL(write,)
982
05cca6e5
GKH
983static inline struct pci_dev *pci_find_device(unsigned int vendor,
984 unsigned int device,
b08508c4 985 struct pci_dev *from)
05cca6e5
GKH
986{
987 return NULL;
988}
1da177e4 989
d42552c3 990static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
991 unsigned int device,
992 struct pci_dev *from)
993{
994 return NULL;
995}
d42552c3 996
05cca6e5
GKH
997static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
998 unsigned int device,
999 unsigned int ss_vendor,
1000 unsigned int ss_device,
b08508c4 1001 struct pci_dev *from)
05cca6e5
GKH
1002{
1003 return NULL;
1004}
1da177e4 1005
05cca6e5
GKH
1006static inline struct pci_dev *pci_get_class(unsigned int class,
1007 struct pci_dev *from)
1008{
1009 return NULL;
1010}
1da177e4
LT
1011
1012#define pci_dev_present(ids) (0)
ed4aaadb 1013#define no_pci_devices() (1)
1da177e4
LT
1014#define pci_dev_put(dev) do { } while (0)
1015
05cca6e5
GKH
1016static inline void pci_set_master(struct pci_dev *dev)
1017{ }
1018
1019static inline int pci_enable_device(struct pci_dev *dev)
1020{
1021 return -EIO;
1022}
1023
1024static inline void pci_disable_device(struct pci_dev *dev)
1025{ }
1026
1027static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
1028{
1029 return -EIO;
1030}
1031
80be0385
RD
1032static inline int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
1033{
1034 return -EIO;
1035}
1036
4d57cdfa
FT
1037static inline int pci_set_dma_max_seg_size(struct pci_dev *dev,
1038 unsigned int size)
1039{
1040 return -EIO;
1041}
1042
59fc67de
FT
1043static inline int pci_set_dma_seg_boundary(struct pci_dev *dev,
1044 unsigned long mask)
1045{
1046 return -EIO;
1047}
1048
05cca6e5
GKH
1049static inline int pci_assign_resource(struct pci_dev *dev, int i)
1050{
1051 return -EBUSY;
1052}
1053
1054static inline int __pci_register_driver(struct pci_driver *drv,
1055 struct module *owner)
1056{
1057 return 0;
1058}
1059
1060static inline int pci_register_driver(struct pci_driver *drv)
1061{
1062 return 0;
1063}
1064
1065static inline void pci_unregister_driver(struct pci_driver *drv)
1066{ }
1067
1068static inline int pci_find_capability(struct pci_dev *dev, int cap)
1069{
1070 return 0;
1071}
1072
1073static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1074 int cap)
1075{
1076 return 0;
1077}
1078
1079static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
1080{
1081 return 0;
1082}
1083
1da177e4 1084/* Power management related routines */
05cca6e5
GKH
1085static inline int pci_save_state(struct pci_dev *dev)
1086{
1087 return 0;
1088}
1089
1090static inline int pci_restore_state(struct pci_dev *dev)
1091{
1092 return 0;
1093}
1da177e4 1094
05cca6e5
GKH
1095static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
1096{
1097 return 0;
1098}
1099
1100static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1101 pm_message_t state)
1102{
1103 return PCI_D0;
1104}
1105
1106static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1107 int enable)
1108{
1109 return 0;
1110}
1111
1112static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
1113{
1114 return -EIO;
1115}
1116
1117static inline void pci_release_regions(struct pci_dev *dev)
1118{ }
0da0ead9 1119
a46e8126
KG
1120#define pci_dma_burst_advice(pdev, strat, strategy_parameter) do { } while (0)
1121
05cca6e5
GKH
1122static inline void pci_block_user_cfg_access(struct pci_dev *dev)
1123{ }
1124
1125static inline void pci_unblock_user_cfg_access(struct pci_dev *dev)
1126{ }
e04b0ea2 1127
d80d0217
RD
1128static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1129{ return NULL; }
1130
1131static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1132 unsigned int devfn)
1133{ return NULL; }
1134
1135static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1136 unsigned int devfn)
1137{ return NULL; }
1138
fb8a0d9d
WM
1139#define dev_is_pci(d) (false)
1140#define dev_is_pf(d) (false)
1141#define dev_num_vf(d) (0)
4352dfd5 1142#endif /* CONFIG_PCI */
1da177e4 1143
4352dfd5
GKH
1144/* Include architecture-dependent settings and functions */
1145
1146#include <asm/pci.h>
1da177e4 1147
1f82de10
YL
1148#ifndef PCIBIOS_MAX_MEM_32
1149#define PCIBIOS_MAX_MEM_32 (-1)
1150#endif
1151
1da177e4
LT
1152/* these helpers provide future and backwards compatibility
1153 * for accessing popular PCI BAR info */
05cca6e5
GKH
1154#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1155#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1156#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1157#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1158 ((pci_resource_start((dev), (bar)) == 0 && \
1159 pci_resource_end((dev), (bar)) == \
1160 pci_resource_start((dev), (bar))) ? 0 : \
1161 \
1162 (pci_resource_end((dev), (bar)) - \
1163 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1164
1165/* Similar to the helpers above, these manipulate per-pci_dev
1166 * driver-specific data. They are really just a wrapper around
1167 * the generic device structure functions of these calls.
1168 */
05cca6e5 1169static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1170{
1171 return dev_get_drvdata(&pdev->dev);
1172}
1173
05cca6e5 1174static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1175{
1176 dev_set_drvdata(&pdev->dev, data);
1177}
1178
1179/* If you want to know what to call your pci_dev, ask this function.
1180 * Again, it's a wrapper around the generic device.
1181 */
2fc90f61 1182static inline const char *pci_name(const struct pci_dev *pdev)
1da177e4 1183{
c6c4f070 1184 return dev_name(&pdev->dev);
1da177e4
LT
1185}
1186
2311b1f2
ME
1187
1188/* Some archs don't want to expose struct resource to userland as-is
1189 * in sysfs and /proc
1190 */
1191#ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
1192static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1193 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1194 resource_size_t *end)
2311b1f2
ME
1195{
1196 *start = rsrc->start;
1197 *end = rsrc->end;
1198}
1199#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1200
1201
1da177e4
LT
1202/*
1203 * The world is not perfect and supplies us with broken PCI devices.
1204 * For at least a part of these bugs we need a work-around, so both
1205 * generic (drivers/pci/quirks.c) and per-architecture code can define
1206 * fixup hooks to be called for particular buggy devices.
1207 */
1208
1209struct pci_fixup {
1210 u16 vendor, device; /* You can use PCI_ANY_ID here of course */
1211 void (*hook)(struct pci_dev *dev);
1212};
1213
1214enum pci_fixup_pass {
1215 pci_fixup_early, /* Before probing BARs */
1216 pci_fixup_header, /* After reading configuration header */
1217 pci_fixup_final, /* Final phase of device fixups */
1218 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e
RW
1219 pci_fixup_resume, /* pci_device_resume() */
1220 pci_fixup_suspend, /* pci_device_suspend */
1221 pci_fixup_resume_early, /* pci_device_resume_early() */
1da177e4
LT
1222};
1223
1224/* Anonymous variables would be nice... */
1225#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, hook) \
3ff6eecc 1226 static const struct pci_fixup __pci_fixup_##name __used \
1da177e4
LT
1227 __attribute__((__section__(#section))) = { vendor, device, hook };
1228#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1229 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
1230 vendor##device##hook, vendor, device, hook)
1231#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1232 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
1233 vendor##device##hook, vendor, device, hook)
1234#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1235 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
1236 vendor##device##hook, vendor, device, hook)
1237#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1238 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
1239 vendor##device##hook, vendor, device, hook)
1597cacb
AC
1240#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1241 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
1242 resume##vendor##device##hook, vendor, device, hook)
e1a2a51e
RW
1243#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1244 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
1245 resume_early##vendor##device##hook, vendor, device, hook)
1246#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1247 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
1248 suspend##vendor##device##hook, vendor, device, hook)
1da177e4
LT
1249
1250
1251void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
1252
05cca6e5 1253void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1254void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1255void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
5ea81769 1256int pcim_iomap_regions(struct pci_dev *pdev, u16 mask, const char *name);
916fbfb7
TH
1257int pcim_iomap_regions_request_all(struct pci_dev *pdev, u16 mask,
1258 const char *name);
ec04b075 1259void pcim_iounmap_regions(struct pci_dev *pdev, u16 mask);
5ea81769 1260
1da177e4 1261extern int pci_pci_problems;
236561e5 1262#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1263#define PCIPCI_TRITON 2
1264#define PCIPCI_NATOMA 4
1265#define PCIPCI_VIAETBF 8
1266#define PCIPCI_VSFX 16
236561e5
AC
1267#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1268#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1269
4516a618
AN
1270extern unsigned long pci_cardbus_io_size;
1271extern unsigned long pci_cardbus_mem_size;
491424c0 1272extern u8 __devinitdata pci_dfl_cache_line_size;
ac1aa47b 1273extern u8 pci_cache_line_size;
4516a618 1274
28760489
EB
1275extern unsigned long pci_hotplug_io_size;
1276extern unsigned long pci_hotplug_mem_size;
1277
19792a08
AB
1278int pcibios_add_platform_entries(struct pci_dev *dev);
1279void pcibios_disable_device(struct pci_dev *dev);
1280int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1281 enum pcie_reset_state state);
575e3348 1282
7752d5cf 1283#ifdef CONFIG_PCI_MMCONFIG
bb63b421 1284extern void __init pci_mmcfg_early_init(void);
7752d5cf
RH
1285extern void __init pci_mmcfg_late_init(void);
1286#else
bb63b421 1287static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1288static inline void pci_mmcfg_late_init(void) { }
1289#endif
1290
0ef5f8f6
AP
1291int pci_ext_cfg_avail(struct pci_dev *dev);
1292
1684f5dd 1293void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
aa42d7c6 1294
dd7cc44d
YZ
1295#ifdef CONFIG_PCI_IOV
1296extern int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1297extern void pci_disable_sriov(struct pci_dev *dev);
74bb1bcc 1298extern irqreturn_t pci_sriov_migration(struct pci_dev *dev);
fb8a0d9d 1299extern int pci_num_vf(struct pci_dev *dev);
dd7cc44d
YZ
1300#else
1301static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
1302{
1303 return -ENODEV;
1304}
1305static inline void pci_disable_sriov(struct pci_dev *dev)
1306{
1307}
74bb1bcc
YZ
1308static inline irqreturn_t pci_sriov_migration(struct pci_dev *dev)
1309{
1310 return IRQ_NONE;
1311}
fb8a0d9d
WM
1312static inline int pci_num_vf(struct pci_dev *dev)
1313{
1314 return 0;
1315}
dd7cc44d
YZ
1316#endif
1317
c825bc94
KK
1318#if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
1319extern void pci_hp_create_module_link(struct pci_slot *pci_slot);
1320extern void pci_hp_remove_module_link(struct pci_slot *pci_slot);
1321#endif
1322
d7b7e605
KK
1323/**
1324 * pci_pcie_cap - get the saved PCIe capability offset
1325 * @dev: PCI device
1326 *
1327 * PCIe capability offset is calculated at PCI device initialization
1328 * time and saved in the data structure. This function returns saved
1329 * PCIe capability offset. Using this instead of pci_find_capability()
1330 * reduces unnecessary search in the PCI configuration space. If you
1331 * need to calculate PCIe capability offset from raw device for some
1332 * reasons, please use pci_find_capability() instead.
1333 */
1334static inline int pci_pcie_cap(struct pci_dev *dev)
1335{
1336 return dev->pcie_cap;
1337}
1338
7eb776c4
KK
1339/**
1340 * pci_is_pcie - check if the PCI device is PCI Express capable
1341 * @dev: PCI device
1342 *
1343 * Retrun true if the PCI device is PCI Express capable, false otherwise.
1344 */
1345static inline bool pci_is_pcie(struct pci_dev *dev)
1346{
1347 return !!pci_pcie_cap(dev);
1348}
1349
5d990b62
CW
1350void pci_request_acs(void);
1351
a2ce7662 1352
7ad506fa
MC
1353#define PCI_VPD_LRDT 0x80 /* Large Resource Data Type */
1354#define PCI_VPD_LRDT_ID(x) (x | PCI_VPD_LRDT)
1355
1356/* Large Resource Data Type Tag Item Names */
1357#define PCI_VPD_LTIN_ID_STRING 0x02 /* Identifier String */
1358#define PCI_VPD_LTIN_RO_DATA 0x10 /* Read-Only Data */
1359#define PCI_VPD_LTIN_RW_DATA 0x11 /* Read-Write Data */
1360
1361#define PCI_VPD_LRDT_ID_STRING PCI_VPD_LRDT_ID(PCI_VPD_LTIN_ID_STRING)
1362#define PCI_VPD_LRDT_RO_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RO_DATA)
1363#define PCI_VPD_LRDT_RW_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RW_DATA)
1364
1365/* Small Resource Data Type Tag Item Names */
1366#define PCI_VPD_STIN_END 0x78 /* End */
1367
1368#define PCI_VPD_SRDT_END PCI_VPD_STIN_END
1369
1370#define PCI_VPD_SRDT_TIN_MASK 0x78
1371#define PCI_VPD_SRDT_LEN_MASK 0x07
1372
1373#define PCI_VPD_LRDT_TAG_SIZE 3
1374#define PCI_VPD_SRDT_TAG_SIZE 1
a2ce7662
MC
1375
1376/**
1377 * pci_vpd_lrdt_size - Extracts the Large Resource Data Type length
1378 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
1379 *
1380 * Returns the extracted Large Resource Data Type length.
1381 */
1382static inline u16 pci_vpd_lrdt_size(const u8 *lrdt)
1383{
1384 return (u16)lrdt[1] + ((u16)lrdt[2] << 8);
1385}
1386
7ad506fa
MC
1387/**
1388 * pci_vpd_srdt_size - Extracts the Small Resource Data Type length
1389 * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
1390 *
1391 * Returns the extracted Small Resource Data Type length.
1392 */
1393static inline u8 pci_vpd_srdt_size(const u8 *srdt)
1394{
1395 return (*srdt) & PCI_VPD_SRDT_LEN_MASK;
1396}
1397
1da177e4
LT
1398#endif /* __KERNEL__ */
1399#endif /* LINUX_PCI_H */