]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/scsi/qla2xxx/qla_def.h
[SCSI] qla2xxx: fix for multiqueue in MISX disabled case
[net-next-2.6.git] / drivers / scsi / qla2xxx / qla_def.h
CommitLineData
fa90c54f
AV
1/*
2 * QLogic Fibre Channel HBA Driver
01e58d8e 3 * Copyright (c) 2003-2008 QLogic Corporation
fa90c54f
AV
4 *
5 * See LICENSE.qla2xxx for copyright and licensing details.
6 */
1da177e4
LT
7#ifndef __QLA_DEF_H
8#define __QLA_DEF_H
9
10#include <linux/kernel.h>
11#include <linux/init.h>
12#include <linux/types.h>
13#include <linux/module.h>
14#include <linux/list.h>
15#include <linux/pci.h>
16#include <linux/dma-mapping.h>
17#include <linux/sched.h>
18#include <linux/slab.h>
19#include <linux/dmapool.h>
20#include <linux/mempool.h>
21#include <linux/spinlock.h>
22#include <linux/completion.h>
abbd8870 23#include <linux/interrupt.h>
19a7b4ae 24#include <linux/workqueue.h>
5433383e 25#include <linux/firmware.h>
14e660e6 26#include <linux/aer.h>
4d4df193 27#include <linux/mutex.h>
1da177e4
LT
28
29#include <scsi/scsi.h>
30#include <scsi/scsi_host.h>
31#include <scsi/scsi_device.h>
32#include <scsi/scsi_cmnd.h>
392e2f65 33#include <scsi/scsi_transport_fc.h>
1da177e4 34
cb63067a
AV
35#define QLA2XXX_DRIVER_NAME "qla2xxx"
36
1da177e4
LT
37/*
38 * We have MAILBOX_REGISTER_COUNT sized arrays in a few places,
39 * but that's fine as we don't look at the last 24 ones for
40 * ISP2100 HBAs.
41 */
42#define MAILBOX_REGISTER_COUNT_2100 8
43#define MAILBOX_REGISTER_COUNT 32
44
45#define QLA2200A_RISC_ROM_VER 4
46#define FPM_2300 6
47#define FPM_2310 7
48
49#include "qla_settings.h"
50
fa2a1ce5 51/*
1da177e4
LT
52 * Data bit definitions
53 */
54#define BIT_0 0x1
55#define BIT_1 0x2
56#define BIT_2 0x4
57#define BIT_3 0x8
58#define BIT_4 0x10
59#define BIT_5 0x20
60#define BIT_6 0x40
61#define BIT_7 0x80
62#define BIT_8 0x100
63#define BIT_9 0x200
64#define BIT_10 0x400
65#define BIT_11 0x800
66#define BIT_12 0x1000
67#define BIT_13 0x2000
68#define BIT_14 0x4000
69#define BIT_15 0x8000
70#define BIT_16 0x10000
71#define BIT_17 0x20000
72#define BIT_18 0x40000
73#define BIT_19 0x80000
74#define BIT_20 0x100000
75#define BIT_21 0x200000
76#define BIT_22 0x400000
77#define BIT_23 0x800000
78#define BIT_24 0x1000000
79#define BIT_25 0x2000000
80#define BIT_26 0x4000000
81#define BIT_27 0x8000000
82#define BIT_28 0x10000000
83#define BIT_29 0x20000000
84#define BIT_30 0x40000000
85#define BIT_31 0x80000000
86
87#define LSB(x) ((uint8_t)(x))
88#define MSB(x) ((uint8_t)((uint16_t)(x) >> 8))
89
90#define LSW(x) ((uint16_t)(x))
91#define MSW(x) ((uint16_t)((uint32_t)(x) >> 16))
92
93#define LSD(x) ((uint32_t)((uint64_t)(x)))
94#define MSD(x) ((uint32_t)((((uint64_t)(x)) >> 16) >> 16))
95
2afa19a9 96#define MAKE_HANDLE(x, y) ((uint32_t)((((uint32_t)(x)) << 16) | (uint32_t)(y)))
1da177e4
LT
97
98/*
99 * I/O register
100*/
101
102#define RD_REG_BYTE(addr) readb(addr)
103#define RD_REG_WORD(addr) readw(addr)
104#define RD_REG_DWORD(addr) readl(addr)
105#define RD_REG_BYTE_RELAXED(addr) readb_relaxed(addr)
106#define RD_REG_WORD_RELAXED(addr) readw_relaxed(addr)
107#define RD_REG_DWORD_RELAXED(addr) readl_relaxed(addr)
108#define WRT_REG_BYTE(addr, data) writeb(data,addr)
109#define WRT_REG_WORD(addr, data) writew(data,addr)
110#define WRT_REG_DWORD(addr, data) writel(data,addr)
111
f6df144c
AV
112/*
113 * The ISP2312 v2 chip cannot access the FLASH/GPIO registers via MMIO in an
114 * 133Mhz slot.
115 */
116#define RD_REG_WORD_PIO(addr) (inw((unsigned long)addr))
117#define WRT_REG_WORD_PIO(addr, data) (outw(data,(unsigned long)addr))
118
1da177e4
LT
119/*
120 * Fibre Channel device definitions.
121 */
122#define WWN_SIZE 8 /* Size of WWPN, WWN & WWNN */
123#define MAX_FIBRE_DEVICES 512
cc4731f5 124#define MAX_FIBRE_LUNS 0xFFFF
1da177e4
LT
125#define MAX_RSCN_COUNT 32
126#define MAX_HOST_COUNT 16
127
128/*
129 * Host adapter default definitions.
130 */
131#define MAX_BUSES 1 /* We only have one bus today */
132#define MAX_TARGETS_2100 MAX_FIBRE_DEVICES
133#define MAX_TARGETS_2200 MAX_FIBRE_DEVICES
1da177e4
LT
134#define MIN_LUNS 8
135#define MAX_LUNS MAX_FIBRE_LUNS
fa2a1ce5
AV
136#define MAX_CMDS_PER_LUN 255
137
1da177e4
LT
138/*
139 * Fibre Channel device definitions.
140 */
141#define SNS_LAST_LOOP_ID_2100 0xfe
142#define SNS_LAST_LOOP_ID_2300 0x7ff
143
144#define LAST_LOCAL_LOOP_ID 0x7d
145#define SNS_FL_PORT 0x7e
146#define FABRIC_CONTROLLER 0x7f
147#define SIMPLE_NAME_SERVER 0x80
148#define SNS_FIRST_LOOP_ID 0x81
149#define MANAGEMENT_SERVER 0xfe
150#define BROADCAST 0xff
151
3d71644c
AV
152/*
153 * There is no correspondence between an N-PORT id and an AL_PA. Therefore the
154 * valid range of an N-PORT id is 0 through 0x7ef.
155 */
156#define NPH_LAST_HANDLE 0x7ef
cca5335c 157#define NPH_MGMT_SERVER 0x7fa /* FFFFFA */
3d71644c
AV
158#define NPH_SNS 0x7fc /* FFFFFC */
159#define NPH_FABRIC_CONTROLLER 0x7fd /* FFFFFD */
160#define NPH_F_PORT 0x7fe /* FFFFFE */
161#define NPH_IP_BROADCAST 0x7ff /* FFFFFF */
162
163#define MAX_CMDSZ 16 /* SCSI maximum CDB size. */
164#include "qla_fw.h"
1da177e4
LT
165
166/*
167 * Timeout timer counts in seconds
168 */
8482e118 169#define PORT_RETRY_TIME 1
1da177e4
LT
170#define LOOP_DOWN_TIMEOUT 60
171#define LOOP_DOWN_TIME 255 /* 240 */
172#define LOOP_DOWN_RESET (LOOP_DOWN_TIME - 30)
173
174/* Maximum outstanding commands in ISP queues (1-65535) */
175#define MAX_OUTSTANDING_COMMANDS 1024
176
177/* ISP request and response entry counts (37-65535) */
178#define REQUEST_ENTRY_CNT_2100 128 /* Number of request entries. */
179#define REQUEST_ENTRY_CNT_2200 2048 /* Number of request entries. */
d743de66 180#define REQUEST_ENTRY_CNT_24XX 2048 /* Number of request entries. */
1da177e4
LT
181#define RESPONSE_ENTRY_CNT_2100 64 /* Number of response entries.*/
182#define RESPONSE_ENTRY_CNT_2300 512 /* Number of response entries.*/
2afa19a9 183#define RESPONSE_ENTRY_CNT_MQ 128 /* Number of response entries.*/
1da177e4 184
17d98630
AC
185struct req_que;
186
1da177e4 187/*
fa2a1ce5 188 * SCSI Request Block
1da177e4
LT
189 */
190typedef struct srb {
bdf79621 191 struct fc_port *fcport;
cf53b069 192 uint32_t handle;
1da177e4
LT
193
194 struct scsi_cmnd *cmd; /* Linux SCSI command pkt */
195
1da177e4
LT
196 uint16_t flags;
197
1da177e4
LT
198 uint32_t request_sense_length;
199 uint8_t *request_sense_ptr;
cf53b069
AV
200
201 void *ctx;
1da177e4
LT
202} srb_t;
203
204/*
205 * SRB flag definitions
206 */
ddb9b126 207#define SRB_DMA_VALID BIT_0 /* Command sent to ISP */
1da177e4 208
ac280b67
AV
209/*
210 * SRB extensions.
211 */
212struct srb_ctx {
213#define SRB_LOGIN_CMD 1
214#define SRB_LOGOUT_CMD 2
215 uint16_t type;
216 struct timer_list timer;
217
218 void (*free)(srb_t *sp);
219 void (*timeout)(srb_t *sp);
220};
221
222struct srb_logio {
223 struct srb_ctx ctx;
224
225#define SRB_LOGIN_RETRIED BIT_0
226#define SRB_LOGIN_COND_PLOGI BIT_1
227#define SRB_LOGIN_SKIP_PRLI BIT_2
228 uint16_t flags;
229};
230
1da177e4
LT
231/*
232 * ISP I/O Register Set structure definitions.
233 */
3d71644c
AV
234struct device_reg_2xxx {
235 uint16_t flash_address; /* Flash BIOS address */
236 uint16_t flash_data; /* Flash BIOS data */
1da177e4 237 uint16_t unused_1[1]; /* Gap */
3d71644c 238 uint16_t ctrl_status; /* Control/Status */
fa2a1ce5 239#define CSR_FLASH_64K_BANK BIT_3 /* Flash upper 64K bank select */
1da177e4
LT
240#define CSR_FLASH_ENABLE BIT_1 /* Flash BIOS Read/Write enable */
241#define CSR_ISP_SOFT_RESET BIT_0 /* ISP soft reset */
242
3d71644c 243 uint16_t ictrl; /* Interrupt control */
1da177e4
LT
244#define ICR_EN_INT BIT_15 /* ISP enable interrupts. */
245#define ICR_EN_RISC BIT_3 /* ISP enable RISC interrupts. */
246
3d71644c 247 uint16_t istatus; /* Interrupt status */
1da177e4
LT
248#define ISR_RISC_INT BIT_3 /* RISC interrupt */
249
3d71644c
AV
250 uint16_t semaphore; /* Semaphore */
251 uint16_t nvram; /* NVRAM register. */
1da177e4
LT
252#define NVR_DESELECT 0
253#define NVR_BUSY BIT_15
254#define NVR_WRT_ENABLE BIT_14 /* Write enable */
255#define NVR_PR_ENABLE BIT_13 /* Protection register enable */
256#define NVR_DATA_IN BIT_3
257#define NVR_DATA_OUT BIT_2
258#define NVR_SELECT BIT_1
259#define NVR_CLOCK BIT_0
260
45aeaf1e
RA
261#define NVR_WAIT_CNT 20000
262
1da177e4
LT
263 union {
264 struct {
3d71644c
AV
265 uint16_t mailbox0;
266 uint16_t mailbox1;
267 uint16_t mailbox2;
268 uint16_t mailbox3;
269 uint16_t mailbox4;
270 uint16_t mailbox5;
271 uint16_t mailbox6;
272 uint16_t mailbox7;
273 uint16_t unused_2[59]; /* Gap */
1da177e4
LT
274 } __attribute__((packed)) isp2100;
275 struct {
3d71644c
AV
276 /* Request Queue */
277 uint16_t req_q_in; /* In-Pointer */
278 uint16_t req_q_out; /* Out-Pointer */
279 /* Response Queue */
280 uint16_t rsp_q_in; /* In-Pointer */
281 uint16_t rsp_q_out; /* Out-Pointer */
1da177e4
LT
282
283 /* RISC to Host Status */
fa2a1ce5 284 uint32_t host_status;
1da177e4
LT
285#define HSR_RISC_INT BIT_15 /* RISC interrupt */
286#define HSR_RISC_PAUSED BIT_8 /* RISC Paused */
287
288 /* Host to Host Semaphore */
fa2a1ce5 289 uint16_t host_semaphore;
3d71644c
AV
290 uint16_t unused_3[17]; /* Gap */
291 uint16_t mailbox0;
292 uint16_t mailbox1;
293 uint16_t mailbox2;
294 uint16_t mailbox3;
295 uint16_t mailbox4;
296 uint16_t mailbox5;
297 uint16_t mailbox6;
298 uint16_t mailbox7;
299 uint16_t mailbox8;
300 uint16_t mailbox9;
301 uint16_t mailbox10;
302 uint16_t mailbox11;
303 uint16_t mailbox12;
304 uint16_t mailbox13;
305 uint16_t mailbox14;
306 uint16_t mailbox15;
307 uint16_t mailbox16;
308 uint16_t mailbox17;
309 uint16_t mailbox18;
310 uint16_t mailbox19;
311 uint16_t mailbox20;
312 uint16_t mailbox21;
313 uint16_t mailbox22;
314 uint16_t mailbox23;
315 uint16_t mailbox24;
316 uint16_t mailbox25;
317 uint16_t mailbox26;
318 uint16_t mailbox27;
319 uint16_t mailbox28;
320 uint16_t mailbox29;
321 uint16_t mailbox30;
322 uint16_t mailbox31;
323 uint16_t fb_cmd;
324 uint16_t unused_4[10]; /* Gap */
1da177e4
LT
325 } __attribute__((packed)) isp2300;
326 } u;
327
3d71644c 328 uint16_t fpm_diag_config;
c81d04c9
AV
329 uint16_t unused_5[0x4]; /* Gap */
330 uint16_t risc_hw;
331 uint16_t unused_5_1; /* Gap */
3d71644c 332 uint16_t pcr; /* Processor Control Register. */
1da177e4 333 uint16_t unused_6[0x5]; /* Gap */
3d71644c 334 uint16_t mctr; /* Memory Configuration and Timing. */
1da177e4 335 uint16_t unused_7[0x3]; /* Gap */
3d71644c 336 uint16_t fb_cmd_2100; /* Unused on 23XX */
1da177e4 337 uint16_t unused_8[0x3]; /* Gap */
3d71644c 338 uint16_t hccr; /* Host command & control register. */
1da177e4
LT
339#define HCCR_HOST_INT BIT_7 /* Host interrupt bit */
340#define HCCR_RISC_PAUSE BIT_5 /* Pause mode bit */
341 /* HCCR commands */
342#define HCCR_RESET_RISC 0x1000 /* Reset RISC */
343#define HCCR_PAUSE_RISC 0x2000 /* Pause RISC */
344#define HCCR_RELEASE_RISC 0x3000 /* Release RISC from reset. */
345#define HCCR_SET_HOST_INT 0x5000 /* Set host interrupt */
346#define HCCR_CLR_HOST_INT 0x6000 /* Clear HOST interrupt */
347#define HCCR_CLR_RISC_INT 0x7000 /* Clear RISC interrupt */
348#define HCCR_DISABLE_PARITY_PAUSE 0x4001 /* Disable parity error RISC pause. */
349#define HCCR_ENABLE_PARITY 0xA000 /* Enable PARITY interrupt */
350
351 uint16_t unused_9[5]; /* Gap */
3d71644c
AV
352 uint16_t gpiod; /* GPIO Data register. */
353 uint16_t gpioe; /* GPIO Enable register. */
1da177e4
LT
354#define GPIO_LED_MASK 0x00C0
355#define GPIO_LED_GREEN_OFF_AMBER_OFF 0x0000
356#define GPIO_LED_GREEN_ON_AMBER_OFF 0x0040
357#define GPIO_LED_GREEN_OFF_AMBER_ON 0x0080
358#define GPIO_LED_GREEN_ON_AMBER_ON 0x00C0
f6df144c
AV
359#define GPIO_LED_ALL_OFF 0x0000
360#define GPIO_LED_RED_ON_OTHER_OFF 0x0001 /* isp2322 */
361#define GPIO_LED_RGA_ON 0x00C1 /* isp2322: red green amber */
1da177e4
LT
362
363 union {
364 struct {
3d71644c
AV
365 uint16_t unused_10[8]; /* Gap */
366 uint16_t mailbox8;
367 uint16_t mailbox9;
368 uint16_t mailbox10;
369 uint16_t mailbox11;
370 uint16_t mailbox12;
371 uint16_t mailbox13;
372 uint16_t mailbox14;
373 uint16_t mailbox15;
374 uint16_t mailbox16;
375 uint16_t mailbox17;
376 uint16_t mailbox18;
377 uint16_t mailbox19;
378 uint16_t mailbox20;
379 uint16_t mailbox21;
380 uint16_t mailbox22;
381 uint16_t mailbox23; /* Also probe reg. */
1da177e4
LT
382 } __attribute__((packed)) isp2200;
383 } u_end;
3d71644c
AV
384};
385
73208dfd 386struct device_reg_25xxmq {
08029990
AV
387 uint32_t req_q_in;
388 uint32_t req_q_out;
389 uint32_t rsp_q_in;
390 uint32_t rsp_q_out;
73208dfd
AC
391};
392
9a168bdd 393typedef union {
3d71644c
AV
394 struct device_reg_2xxx isp;
395 struct device_reg_24xx isp24;
73208dfd 396 struct device_reg_25xxmq isp25mq;
1da177e4
LT
397} device_reg_t;
398
399#define ISP_REQ_Q_IN(ha, reg) \
400 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
401 &(reg)->u.isp2100.mailbox4 : \
402 &(reg)->u.isp2300.req_q_in)
403#define ISP_REQ_Q_OUT(ha, reg) \
404 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
405 &(reg)->u.isp2100.mailbox4 : \
406 &(reg)->u.isp2300.req_q_out)
407#define ISP_RSP_Q_IN(ha, reg) \
408 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
409 &(reg)->u.isp2100.mailbox5 : \
410 &(reg)->u.isp2300.rsp_q_in)
411#define ISP_RSP_Q_OUT(ha, reg) \
412 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
413 &(reg)->u.isp2100.mailbox5 : \
414 &(reg)->u.isp2300.rsp_q_out)
415
416#define MAILBOX_REG(ha, reg, num) \
417 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
418 (num < 8 ? \
419 &(reg)->u.isp2100.mailbox0 + (num) : \
420 &(reg)->u_end.isp2200.mailbox8 + (num) - 8) : \
421 &(reg)->u.isp2300.mailbox0 + (num))
422#define RD_MAILBOX_REG(ha, reg, num) \
423 RD_REG_WORD(MAILBOX_REG(ha, reg, num))
424#define WRT_MAILBOX_REG(ha, reg, num, data) \
425 WRT_REG_WORD(MAILBOX_REG(ha, reg, num), data)
426
427#define FB_CMD_REG(ha, reg) \
428 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
429 &(reg)->fb_cmd_2100 : \
430 &(reg)->u.isp2300.fb_cmd)
431#define RD_FB_CMD_REG(ha, reg) \
432 RD_REG_WORD(FB_CMD_REG(ha, reg))
433#define WRT_FB_CMD_REG(ha, reg, data) \
434 WRT_REG_WORD(FB_CMD_REG(ha, reg), data)
435
436typedef struct {
437 uint32_t out_mb; /* outbound from driver */
438 uint32_t in_mb; /* Incoming from RISC */
439 uint16_t mb[MAILBOX_REGISTER_COUNT];
440 long buf_size;
441 void *bufp;
442 uint32_t tov;
443 uint8_t flags;
444#define MBX_DMA_IN BIT_0
445#define MBX_DMA_OUT BIT_1
446#define IOCTL_CMD BIT_2
447} mbx_cmd_t;
448
449#define MBX_TOV_SECONDS 30
450
451/*
452 * ISP product identification definitions in mailboxes after reset.
453 */
454#define PROD_ID_1 0x4953
455#define PROD_ID_2 0x0000
456#define PROD_ID_2a 0x5020
457#define PROD_ID_3 0x2020
458
459/*
460 * ISP mailbox Self-Test status codes
461 */
462#define MBS_FRM_ALIVE 0 /* Firmware Alive. */
463#define MBS_CHKSUM_ERR 1 /* Checksum Error. */
464#define MBS_BUSY 4 /* Busy. */
465
466/*
467 * ISP mailbox command complete status codes
468 */
469#define MBS_COMMAND_COMPLETE 0x4000
470#define MBS_INVALID_COMMAND 0x4001
471#define MBS_HOST_INTERFACE_ERROR 0x4002
472#define MBS_TEST_FAILED 0x4003
473#define MBS_COMMAND_ERROR 0x4005
474#define MBS_COMMAND_PARAMETER_ERROR 0x4006
475#define MBS_PORT_ID_USED 0x4007
476#define MBS_LOOP_ID_USED 0x4008
477#define MBS_ALL_IDS_IN_USE 0x4009
478#define MBS_NOT_LOGGED_IN 0x400A
3d71644c
AV
479#define MBS_LINK_DOWN_ERROR 0x400B
480#define MBS_DIAG_ECHO_TEST_ERROR 0x400C
1da177e4
LT
481
482/*
483 * ISP mailbox asynchronous event status codes
484 */
485#define MBA_ASYNC_EVENT 0x8000 /* Asynchronous event. */
486#define MBA_RESET 0x8001 /* Reset Detected. */
487#define MBA_SYSTEM_ERR 0x8002 /* System Error. */
488#define MBA_REQ_TRANSFER_ERR 0x8003 /* Request Transfer Error. */
489#define MBA_RSP_TRANSFER_ERR 0x8004 /* Response Transfer Error. */
490#define MBA_WAKEUP_THRES 0x8005 /* Request Queue Wake-up. */
491#define MBA_LIP_OCCURRED 0x8010 /* Loop Initialization Procedure */
492 /* occurred. */
493#define MBA_LOOP_UP 0x8011 /* FC Loop UP. */
494#define MBA_LOOP_DOWN 0x8012 /* FC Loop Down. */
495#define MBA_LIP_RESET 0x8013 /* LIP reset occurred. */
496#define MBA_PORT_UPDATE 0x8014 /* Port Database update. */
497#define MBA_RSCN_UPDATE 0x8015 /* Register State Chg Notification. */
498#define MBA_LIP_F8 0x8016 /* Received a LIP F8. */
499#define MBA_LOOP_INIT_ERR 0x8017 /* Loop Initialization Error. */
500#define MBA_FABRIC_AUTH_REQ 0x801b /* Fabric Authentication Required. */
501#define MBA_SCSI_COMPLETION 0x8020 /* SCSI Command Complete. */
502#define MBA_CTIO_COMPLETION 0x8021 /* CTIO Complete. */
503#define MBA_IP_COMPLETION 0x8022 /* IP Transmit Command Complete. */
504#define MBA_IP_RECEIVE 0x8023 /* IP Received. */
505#define MBA_IP_BROADCAST 0x8024 /* IP Broadcast Received. */
506#define MBA_IP_LOW_WATER_MARK 0x8025 /* IP Low Water Mark reached. */
507#define MBA_IP_RCV_BUFFER_EMPTY 0x8026 /* IP receive buffer queue empty. */
508#define MBA_IP_HDR_DATA_SPLIT 0x8027 /* IP header/data splitting feature */
509 /* used. */
45ebeb56 510#define MBA_TRACE_NOTIFICATION 0x8028 /* Trace/Diagnostic notification. */
1da177e4
LT
511#define MBA_POINT_TO_POINT 0x8030 /* Point to point mode. */
512#define MBA_CMPLT_1_16BIT 0x8031 /* Completion 1 16bit IOSB. */
513#define MBA_CMPLT_2_16BIT 0x8032 /* Completion 2 16bit IOSB. */
514#define MBA_CMPLT_3_16BIT 0x8033 /* Completion 3 16bit IOSB. */
515#define MBA_CMPLT_4_16BIT 0x8034 /* Completion 4 16bit IOSB. */
516#define MBA_CMPLT_5_16BIT 0x8035 /* Completion 5 16bit IOSB. */
517#define MBA_CHG_IN_CONNECTION 0x8036 /* Change in connection mode. */
518#define MBA_RIO_RESPONSE 0x8040 /* RIO response queue update. */
519#define MBA_ZIO_RESPONSE 0x8040 /* ZIO response queue update. */
520#define MBA_CMPLT_2_32BIT 0x8042 /* Completion 2 32bit IOSB. */
521#define MBA_BYPASS_NOTIFICATION 0x8043 /* Auto bypass notification. */
522#define MBA_DISCARD_RND_FRAME 0x8048 /* discard RND frame due to error. */
523#define MBA_REJECTED_FCP_CMD 0x8049 /* rejected FCP_CMD. */
524
525/*
526 * Firmware options 1, 2, 3.
527 */
528#define FO1_AE_ON_LIPF8 BIT_0
529#define FO1_AE_ALL_LIP_RESET BIT_1
530#define FO1_CTIO_RETRY BIT_3
531#define FO1_DISABLE_LIP_F7_SW BIT_4
532#define FO1_DISABLE_100MS_LOS_WAIT BIT_5
3d71644c 533#define FO1_DISABLE_GPIO6_7 BIT_6 /* LED bits */
1da177e4
LT
534#define FO1_AE_ON_LOOP_INIT_ERR BIT_7
535#define FO1_SET_EMPHASIS_SWING BIT_8
536#define FO1_AE_AUTO_BYPASS BIT_9
537#define FO1_ENABLE_PURE_IOCB BIT_10
538#define FO1_AE_PLOGI_RJT BIT_11
539#define FO1_ENABLE_ABORT_SEQUENCE BIT_12
540#define FO1_AE_QUEUE_FULL BIT_13
541
542#define FO2_ENABLE_ATIO_TYPE_3 BIT_0
543#define FO2_REV_LOOPBACK BIT_1
544
545#define FO3_ENABLE_EMERG_IOCB BIT_0
546#define FO3_AE_RND_ERROR BIT_1
547
3d71644c
AV
548/* 24XX additional firmware options */
549#define ADD_FO_COUNT 3
550#define ADD_FO1_DISABLE_GPIO_LED_CTRL BIT_6 /* LED bits */
551#define ADD_FO1_ENABLE_PUREX_IOCB BIT_10
552
553#define ADD_FO2_ENABLE_SEL_CLS2 BIT_5
554
555#define ADD_FO3_NO_ABT_ON_LINK_DOWN BIT_14
556
1da177e4
LT
557/*
558 * ISP mailbox commands
559 */
560#define MBC_LOAD_RAM 1 /* Load RAM. */
561#define MBC_EXECUTE_FIRMWARE 2 /* Execute firmware. */
562#define MBC_WRITE_RAM_WORD 4 /* Write RAM word. */
563#define MBC_READ_RAM_WORD 5 /* Read RAM word. */
564#define MBC_MAILBOX_REGISTER_TEST 6 /* Wrap incoming mailboxes */
565#define MBC_VERIFY_CHECKSUM 7 /* Verify checksum. */
566#define MBC_GET_FIRMWARE_VERSION 8 /* Get firmware revision. */
567#define MBC_LOAD_RISC_RAM 9 /* Load RAM command. */
568#define MBC_DUMP_RISC_RAM 0xa /* Dump RAM command. */
569#define MBC_LOAD_RISC_RAM_EXTENDED 0xb /* Load RAM extended. */
570#define MBC_DUMP_RISC_RAM_EXTENDED 0xc /* Dump RAM extended. */
571#define MBC_WRITE_RAM_WORD_EXTENDED 0xd /* Write RAM word extended */
572#define MBC_READ_RAM_EXTENDED 0xf /* Read RAM extended. */
573#define MBC_IOCB_COMMAND 0x12 /* Execute IOCB command. */
f6ef3b18 574#define MBC_STOP_FIRMWARE 0x14 /* Stop firmware. */
1da177e4
LT
575#define MBC_ABORT_COMMAND 0x15 /* Abort IOCB command. */
576#define MBC_ABORT_DEVICE 0x16 /* Abort device (ID/LUN). */
577#define MBC_ABORT_TARGET 0x17 /* Abort target (ID). */
578#define MBC_RESET 0x18 /* Reset. */
579#define MBC_GET_ADAPTER_LOOP_ID 0x20 /* Get loop id of ISP2200. */
580#define MBC_GET_RETRY_COUNT 0x22 /* Get f/w retry cnt/delay. */
581#define MBC_DISABLE_VI 0x24 /* Disable VI operation. */
582#define MBC_ENABLE_VI 0x25 /* Enable VI operation. */
583#define MBC_GET_FIRMWARE_OPTION 0x28 /* Get Firmware Options. */
584#define MBC_SET_FIRMWARE_OPTION 0x38 /* Set Firmware Options. */
585#define MBC_LOOP_PORT_BYPASS 0x40 /* Loop Port Bypass. */
586#define MBC_LOOP_PORT_ENABLE 0x41 /* Loop Port Enable. */
587#define MBC_GET_RESOURCE_COUNTS 0x42 /* Get Resource Counts. */
588#define MBC_NON_PARTICIPATE 0x43 /* Non-Participating Mode. */
589#define MBC_DIAGNOSTIC_ECHO 0x44 /* Diagnostic echo. */
590#define MBC_DIAGNOSTIC_LOOP_BACK 0x45 /* Diagnostic loop back. */
591#define MBC_ONLINE_SELF_TEST 0x46 /* Online self-test. */
592#define MBC_ENHANCED_GET_PORT_DATABASE 0x47 /* Get port database + login */
593#define MBC_RESET_LINK_STATUS 0x52 /* Reset Link Error Status */
594#define MBC_IOCB_COMMAND_A64 0x54 /* Execute IOCB command (64) */
595#define MBC_SEND_RNID_ELS 0x57 /* Send RNID ELS request */
596#define MBC_SET_RNID_PARAMS 0x59 /* Set RNID parameters */
597#define MBC_GET_RNID_PARAMS 0x5a /* Data Rate */
598#define MBC_DATA_RATE 0x5d /* Get RNID parameters */
599#define MBC_INITIALIZE_FIRMWARE 0x60 /* Initialize firmware */
600#define MBC_INITIATE_LIP 0x62 /* Initiate Loop */
601 /* Initialization Procedure */
602#define MBC_GET_FC_AL_POSITION_MAP 0x63 /* Get FC_AL Position Map. */
603#define MBC_GET_PORT_DATABASE 0x64 /* Get Port Database. */
604#define MBC_CLEAR_ACA 0x65 /* Clear ACA. */
605#define MBC_TARGET_RESET 0x66 /* Target Reset. */
606#define MBC_CLEAR_TASK_SET 0x67 /* Clear Task Set. */
607#define MBC_ABORT_TASK_SET 0x68 /* Abort Task Set. */
608#define MBC_GET_FIRMWARE_STATE 0x69 /* Get firmware state. */
609#define MBC_GET_PORT_NAME 0x6a /* Get port name. */
610#define MBC_GET_LINK_STATUS 0x6b /* Get port link status. */
611#define MBC_LIP_RESET 0x6c /* LIP reset. */
612#define MBC_SEND_SNS_COMMAND 0x6e /* Send Simple Name Server */
613 /* commandd. */
614#define MBC_LOGIN_FABRIC_PORT 0x6f /* Login fabric port. */
615#define MBC_SEND_CHANGE_REQUEST 0x70 /* Send Change Request. */
616#define MBC_LOGOUT_FABRIC_PORT 0x71 /* Logout fabric port. */
617#define MBC_LIP_FULL_LOGIN 0x72 /* Full login LIP. */
618#define MBC_LOGIN_LOOP_PORT 0x74 /* Login Loop Port. */
619#define MBC_PORT_NODE_NAME_LIST 0x75 /* Get port/node name list. */
620#define MBC_INITIALIZE_RECEIVE_QUEUE 0x77 /* Initialize receive queue */
621#define MBC_UNLOAD_IP 0x79 /* Shutdown IP */
622#define MBC_GET_ID_LIST 0x7C /* Get Port ID list. */
623#define MBC_SEND_LFA_COMMAND 0x7D /* Send Loop Fabric Address */
624#define MBC_LUN_RESET 0x7E /* Send LUN reset */
625
3d71644c
AV
626/*
627 * ISP24xx mailbox commands
628 */
629#define MBC_SERDES_PARAMS 0x10 /* Serdes Tx Parameters. */
630#define MBC_GET_IOCB_STATUS 0x12 /* Get IOCB status command. */
d8b45213 631#define MBC_PORT_PARAMS 0x1A /* Port iDMA Parameters. */
3d71644c 632#define MBC_GET_TIMEOUT_PARAMS 0x22 /* Get FW timeouts. */
a7a167bf 633#define MBC_TRACE_CONTROL 0x27 /* Trace control command. */
3d71644c 634#define MBC_GEN_SYSTEM_ERROR 0x2a /* Generate System Error. */
ad0ecd61 635#define MBC_WRITE_SFP 0x30 /* Write SFP Data. */
88729e53 636#define MBC_READ_SFP 0x31 /* Read SFP Data. */
3d71644c
AV
637#define MBC_SET_TIMEOUT_PARAMS 0x32 /* Set FW timeouts. */
638#define MBC_MID_INITIALIZE_FIRMWARE 0x48 /* MID Initialize firmware. */
639#define MBC_MID_GET_VP_DATABASE 0x49 /* MID Get VP Database. */
640#define MBC_MID_GET_VP_ENTRY 0x4a /* MID Get VP Entry. */
641#define MBC_HOST_MEMORY_COPY 0x53 /* Host Memory Copy. */
642#define MBC_SEND_RNFT_ELS 0x5e /* Send RNFT ELS request */
643#define MBC_GET_LINK_PRIV_STATS 0x6d /* Get link & private data. */
644#define MBC_SET_VENDOR_ID 0x76 /* Set Vendor ID. */
645
1da177e4
LT
646/* Firmware return data sizes */
647#define FCAL_MAP_SIZE 128
648
649/* Mailbox bit definitions for out_mb and in_mb */
650#define MBX_31 BIT_31
651#define MBX_30 BIT_30
652#define MBX_29 BIT_29
653#define MBX_28 BIT_28
654#define MBX_27 BIT_27
655#define MBX_26 BIT_26
656#define MBX_25 BIT_25
657#define MBX_24 BIT_24
658#define MBX_23 BIT_23
659#define MBX_22 BIT_22
660#define MBX_21 BIT_21
661#define MBX_20 BIT_20
662#define MBX_19 BIT_19
663#define MBX_18 BIT_18
664#define MBX_17 BIT_17
665#define MBX_16 BIT_16
666#define MBX_15 BIT_15
667#define MBX_14 BIT_14
668#define MBX_13 BIT_13
669#define MBX_12 BIT_12
670#define MBX_11 BIT_11
671#define MBX_10 BIT_10
672#define MBX_9 BIT_9
673#define MBX_8 BIT_8
674#define MBX_7 BIT_7
675#define MBX_6 BIT_6
676#define MBX_5 BIT_5
677#define MBX_4 BIT_4
678#define MBX_3 BIT_3
679#define MBX_2 BIT_2
680#define MBX_1 BIT_1
681#define MBX_0 BIT_0
682
683/*
684 * Firmware state codes from get firmware state mailbox command
685 */
686#define FSTATE_CONFIG_WAIT 0
687#define FSTATE_WAIT_AL_PA 1
688#define FSTATE_WAIT_LOGIN 2
689#define FSTATE_READY 3
690#define FSTATE_LOSS_OF_SYNC 4
691#define FSTATE_ERROR 5
692#define FSTATE_REINIT 6
693#define FSTATE_NON_PART 7
694
695#define FSTATE_CONFIG_CORRECT 0
696#define FSTATE_P2P_RCV_LIP 1
697#define FSTATE_P2P_CHOOSE_LOOP 2
698#define FSTATE_P2P_RCV_UNIDEN_LIP 3
699#define FSTATE_FATAL_ERROR 4
700#define FSTATE_LOOP_BACK_CONN 5
701
702/*
703 * Port Database structure definition
704 * Little endian except where noted.
705 */
706#define PORT_DATABASE_SIZE 128 /* bytes */
707typedef struct {
708 uint8_t options;
709 uint8_t control;
710 uint8_t master_state;
711 uint8_t slave_state;
712 uint8_t reserved[2];
713 uint8_t hard_address;
714 uint8_t reserved_1;
715 uint8_t port_id[4];
716 uint8_t node_name[WWN_SIZE];
717 uint8_t port_name[WWN_SIZE];
718 uint16_t execution_throttle;
719 uint16_t execution_count;
720 uint8_t reset_count;
721 uint8_t reserved_2;
722 uint16_t resource_allocation;
723 uint16_t current_allocation;
724 uint16_t queue_head;
725 uint16_t queue_tail;
726 uint16_t transmit_execution_list_next;
727 uint16_t transmit_execution_list_previous;
728 uint16_t common_features;
729 uint16_t total_concurrent_sequences;
730 uint16_t RO_by_information_category;
731 uint8_t recipient;
732 uint8_t initiator;
733 uint16_t receive_data_size;
734 uint16_t concurrent_sequences;
735 uint16_t open_sequences_per_exchange;
736 uint16_t lun_abort_flags;
737 uint16_t lun_stop_flags;
738 uint16_t stop_queue_head;
739 uint16_t stop_queue_tail;
740 uint16_t port_retry_timer;
741 uint16_t next_sequence_id;
742 uint16_t frame_count;
743 uint16_t PRLI_payload_length;
744 uint8_t prli_svc_param_word_0[2]; /* Big endian */
745 /* Bits 15-0 of word 0 */
746 uint8_t prli_svc_param_word_3[2]; /* Big endian */
747 /* Bits 15-0 of word 3 */
748 uint16_t loop_id;
749 uint16_t extended_lun_info_list_pointer;
750 uint16_t extended_lun_stop_list_pointer;
751} port_database_t;
752
753/*
754 * Port database slave/master states
755 */
756#define PD_STATE_DISCOVERY 0
757#define PD_STATE_WAIT_DISCOVERY_ACK 1
758#define PD_STATE_PORT_LOGIN 2
759#define PD_STATE_WAIT_PORT_LOGIN_ACK 3
760#define PD_STATE_PROCESS_LOGIN 4
761#define PD_STATE_WAIT_PROCESS_LOGIN_ACK 5
762#define PD_STATE_PORT_LOGGED_IN 6
763#define PD_STATE_PORT_UNAVAILABLE 7
764#define PD_STATE_PROCESS_LOGOUT 8
765#define PD_STATE_WAIT_PROCESS_LOGOUT_ACK 9
766#define PD_STATE_PORT_LOGOUT 10
767#define PD_STATE_WAIT_PORT_LOGOUT_ACK 11
768
769
4fdfefe5
AV
770#define QLA_ZIO_MODE_6 (BIT_2 | BIT_1)
771#define QLA_ZIO_DISABLED 0
772#define QLA_ZIO_DEFAULT_TIMER 2
773
1da177e4
LT
774/*
775 * ISP Initialization Control Block.
776 * Little endian except where noted.
777 */
778#define ICB_VERSION 1
779typedef struct {
780 uint8_t version;
781 uint8_t reserved_1;
782
783 /*
784 * LSB BIT 0 = Enable Hard Loop Id
785 * LSB BIT 1 = Enable Fairness
786 * LSB BIT 2 = Enable Full-Duplex
787 * LSB BIT 3 = Enable Fast Posting
788 * LSB BIT 4 = Enable Target Mode
789 * LSB BIT 5 = Disable Initiator Mode
790 * LSB BIT 6 = Enable ADISC
791 * LSB BIT 7 = Enable Target Inquiry Data
792 *
793 * MSB BIT 0 = Enable PDBC Notify
794 * MSB BIT 1 = Non Participating LIP
795 * MSB BIT 2 = Descending Loop ID Search
796 * MSB BIT 3 = Acquire Loop ID in LIPA
797 * MSB BIT 4 = Stop PortQ on Full Status
798 * MSB BIT 5 = Full Login after LIP
799 * MSB BIT 6 = Node Name Option
800 * MSB BIT 7 = Ext IFWCB enable bit
801 */
802 uint8_t firmware_options[2];
803
804 uint16_t frame_payload_size;
805 uint16_t max_iocb_allocation;
806 uint16_t execution_throttle;
807 uint8_t retry_count;
808 uint8_t retry_delay; /* unused */
809 uint8_t port_name[WWN_SIZE]; /* Big endian. */
810 uint16_t hard_address;
811 uint8_t inquiry_data;
812 uint8_t login_timeout;
813 uint8_t node_name[WWN_SIZE]; /* Big endian. */
814
815 uint16_t request_q_outpointer;
816 uint16_t response_q_inpointer;
817 uint16_t request_q_length;
818 uint16_t response_q_length;
819 uint32_t request_q_address[2];
820 uint32_t response_q_address[2];
821
822 uint16_t lun_enables;
823 uint8_t command_resource_count;
824 uint8_t immediate_notify_resource_count;
825 uint16_t timeout;
826 uint8_t reserved_2[2];
827
828 /*
829 * LSB BIT 0 = Timer Operation mode bit 0
830 * LSB BIT 1 = Timer Operation mode bit 1
831 * LSB BIT 2 = Timer Operation mode bit 2
832 * LSB BIT 3 = Timer Operation mode bit 3
833 * LSB BIT 4 = Init Config Mode bit 0
834 * LSB BIT 5 = Init Config Mode bit 1
835 * LSB BIT 6 = Init Config Mode bit 2
836 * LSB BIT 7 = Enable Non part on LIHA failure
837 *
838 * MSB BIT 0 = Enable class 2
839 * MSB BIT 1 = Enable ACK0
840 * MSB BIT 2 =
841 * MSB BIT 3 =
842 * MSB BIT 4 = FC Tape Enable
843 * MSB BIT 5 = Enable FC Confirm
844 * MSB BIT 6 = Enable command queuing in target mode
845 * MSB BIT 7 = No Logo On Link Down
846 */
847 uint8_t add_firmware_options[2];
848
849 uint8_t response_accumulation_timer;
850 uint8_t interrupt_delay_timer;
851
852 /*
853 * LSB BIT 0 = Enable Read xfr_rdy
854 * LSB BIT 1 = Soft ID only
855 * LSB BIT 2 =
856 * LSB BIT 3 =
857 * LSB BIT 4 = FCP RSP Payload [0]
858 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
859 * LSB BIT 6 = Enable Out-of-Order frame handling
860 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
861 *
862 * MSB BIT 0 = Sbus enable - 2300
863 * MSB BIT 1 =
864 * MSB BIT 2 =
865 * MSB BIT 3 =
06c22bd1 866 * MSB BIT 4 = LED mode
1da177e4
LT
867 * MSB BIT 5 = enable 50 ohm termination
868 * MSB BIT 6 = Data Rate (2300 only)
869 * MSB BIT 7 = Data Rate (2300 only)
870 */
871 uint8_t special_options[2];
872
873 uint8_t reserved_3[26];
874} init_cb_t;
875
876/*
877 * Get Link Status mailbox command return buffer.
878 */
3d71644c
AV
879#define GLSO_SEND_RPS BIT_0
880#define GLSO_USE_DID BIT_3
881
43ef0580
AV
882struct link_statistics {
883 uint32_t link_fail_cnt;
884 uint32_t loss_sync_cnt;
885 uint32_t loss_sig_cnt;
886 uint32_t prim_seq_err_cnt;
887 uint32_t inval_xmit_word_cnt;
888 uint32_t inval_crc_cnt;
032d8dd7
HZ
889 uint32_t lip_cnt;
890 uint32_t unused1[0x1a];
43ef0580
AV
891 uint32_t tx_frames;
892 uint32_t rx_frames;
893 uint32_t dumped_frames;
894 uint32_t unused2[2];
895 uint32_t nos_rcvd;
896};
1da177e4
LT
897
898/*
899 * NVRAM Command values.
900 */
901#define NV_START_BIT BIT_2
902#define NV_WRITE_OP (BIT_26+BIT_24)
903#define NV_READ_OP (BIT_26+BIT_25)
904#define NV_ERASE_OP (BIT_26+BIT_25+BIT_24)
905#define NV_MASK_OP (BIT_26+BIT_25+BIT_24)
906#define NV_DELAY_COUNT 10
907
908/*
909 * QLogic ISP2100, ISP2200 and ISP2300 NVRAM structure definition.
910 */
911typedef struct {
912 /*
913 * NVRAM header
914 */
915 uint8_t id[4];
916 uint8_t nvram_version;
917 uint8_t reserved_0;
918
919 /*
920 * NVRAM RISC parameter block
921 */
922 uint8_t parameter_block_version;
923 uint8_t reserved_1;
924
925 /*
926 * LSB BIT 0 = Enable Hard Loop Id
927 * LSB BIT 1 = Enable Fairness
928 * LSB BIT 2 = Enable Full-Duplex
929 * LSB BIT 3 = Enable Fast Posting
930 * LSB BIT 4 = Enable Target Mode
931 * LSB BIT 5 = Disable Initiator Mode
932 * LSB BIT 6 = Enable ADISC
933 * LSB BIT 7 = Enable Target Inquiry Data
934 *
935 * MSB BIT 0 = Enable PDBC Notify
936 * MSB BIT 1 = Non Participating LIP
937 * MSB BIT 2 = Descending Loop ID Search
938 * MSB BIT 3 = Acquire Loop ID in LIPA
939 * MSB BIT 4 = Stop PortQ on Full Status
940 * MSB BIT 5 = Full Login after LIP
941 * MSB BIT 6 = Node Name Option
942 * MSB BIT 7 = Ext IFWCB enable bit
943 */
944 uint8_t firmware_options[2];
945
946 uint16_t frame_payload_size;
947 uint16_t max_iocb_allocation;
948 uint16_t execution_throttle;
949 uint8_t retry_count;
950 uint8_t retry_delay; /* unused */
951 uint8_t port_name[WWN_SIZE]; /* Big endian. */
952 uint16_t hard_address;
953 uint8_t inquiry_data;
954 uint8_t login_timeout;
955 uint8_t node_name[WWN_SIZE]; /* Big endian. */
956
957 /*
958 * LSB BIT 0 = Timer Operation mode bit 0
959 * LSB BIT 1 = Timer Operation mode bit 1
960 * LSB BIT 2 = Timer Operation mode bit 2
961 * LSB BIT 3 = Timer Operation mode bit 3
962 * LSB BIT 4 = Init Config Mode bit 0
963 * LSB BIT 5 = Init Config Mode bit 1
964 * LSB BIT 6 = Init Config Mode bit 2
965 * LSB BIT 7 = Enable Non part on LIHA failure
966 *
967 * MSB BIT 0 = Enable class 2
968 * MSB BIT 1 = Enable ACK0
969 * MSB BIT 2 =
970 * MSB BIT 3 =
971 * MSB BIT 4 = FC Tape Enable
972 * MSB BIT 5 = Enable FC Confirm
973 * MSB BIT 6 = Enable command queuing in target mode
974 * MSB BIT 7 = No Logo On Link Down
975 */
976 uint8_t add_firmware_options[2];
977
978 uint8_t response_accumulation_timer;
979 uint8_t interrupt_delay_timer;
980
981 /*
982 * LSB BIT 0 = Enable Read xfr_rdy
983 * LSB BIT 1 = Soft ID only
984 * LSB BIT 2 =
985 * LSB BIT 3 =
986 * LSB BIT 4 = FCP RSP Payload [0]
987 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
988 * LSB BIT 6 = Enable Out-of-Order frame handling
989 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
990 *
991 * MSB BIT 0 = Sbus enable - 2300
992 * MSB BIT 1 =
993 * MSB BIT 2 =
994 * MSB BIT 3 =
06c22bd1 995 * MSB BIT 4 = LED mode
1da177e4
LT
996 * MSB BIT 5 = enable 50 ohm termination
997 * MSB BIT 6 = Data Rate (2300 only)
998 * MSB BIT 7 = Data Rate (2300 only)
999 */
1000 uint8_t special_options[2];
1001
1002 /* Reserved for expanded RISC parameter block */
1003 uint8_t reserved_2[22];
1004
1005 /*
1006 * LSB BIT 0 = Tx Sensitivity 1G bit 0
1007 * LSB BIT 1 = Tx Sensitivity 1G bit 1
1008 * LSB BIT 2 = Tx Sensitivity 1G bit 2
1009 * LSB BIT 3 = Tx Sensitivity 1G bit 3
1010 * LSB BIT 4 = Rx Sensitivity 1G bit 0
1011 * LSB BIT 5 = Rx Sensitivity 1G bit 1
1012 * LSB BIT 6 = Rx Sensitivity 1G bit 2
1013 * LSB BIT 7 = Rx Sensitivity 1G bit 3
fa2a1ce5 1014 *
1da177e4
LT
1015 * MSB BIT 0 = Tx Sensitivity 2G bit 0
1016 * MSB BIT 1 = Tx Sensitivity 2G bit 1
1017 * MSB BIT 2 = Tx Sensitivity 2G bit 2
1018 * MSB BIT 3 = Tx Sensitivity 2G bit 3
1019 * MSB BIT 4 = Rx Sensitivity 2G bit 0
1020 * MSB BIT 5 = Rx Sensitivity 2G bit 1
1021 * MSB BIT 6 = Rx Sensitivity 2G bit 2
1022 * MSB BIT 7 = Rx Sensitivity 2G bit 3
1023 *
1024 * LSB BIT 0 = Output Swing 1G bit 0
1025 * LSB BIT 1 = Output Swing 1G bit 1
1026 * LSB BIT 2 = Output Swing 1G bit 2
1027 * LSB BIT 3 = Output Emphasis 1G bit 0
1028 * LSB BIT 4 = Output Emphasis 1G bit 1
1029 * LSB BIT 5 = Output Swing 2G bit 0
1030 * LSB BIT 6 = Output Swing 2G bit 1
1031 * LSB BIT 7 = Output Swing 2G bit 2
fa2a1ce5 1032 *
1da177e4
LT
1033 * MSB BIT 0 = Output Emphasis 2G bit 0
1034 * MSB BIT 1 = Output Emphasis 2G bit 1
1035 * MSB BIT 2 = Output Enable
1036 * MSB BIT 3 =
1037 * MSB BIT 4 =
1038 * MSB BIT 5 =
1039 * MSB BIT 6 =
1040 * MSB BIT 7 =
1041 */
1042 uint8_t seriallink_options[4];
1043
1044 /*
1045 * NVRAM host parameter block
1046 *
1047 * LSB BIT 0 = Enable spinup delay
1048 * LSB BIT 1 = Disable BIOS
1049 * LSB BIT 2 = Enable Memory Map BIOS
1050 * LSB BIT 3 = Enable Selectable Boot
1051 * LSB BIT 4 = Disable RISC code load
1052 * LSB BIT 5 = Set cache line size 1
1053 * LSB BIT 6 = PCI Parity Disable
1054 * LSB BIT 7 = Enable extended logging
1055 *
1056 * MSB BIT 0 = Enable 64bit addressing
1057 * MSB BIT 1 = Enable lip reset
1058 * MSB BIT 2 = Enable lip full login
1059 * MSB BIT 3 = Enable target reset
1060 * MSB BIT 4 = Enable database storage
1061 * MSB BIT 5 = Enable cache flush read
1062 * MSB BIT 6 = Enable database load
1063 * MSB BIT 7 = Enable alternate WWN
1064 */
1065 uint8_t host_p[2];
1066
1067 uint8_t boot_node_name[WWN_SIZE];
1068 uint8_t boot_lun_number;
1069 uint8_t reset_delay;
1070 uint8_t port_down_retry_count;
1071 uint8_t boot_id_number;
1072 uint16_t max_luns_per_target;
1073 uint8_t fcode_boot_port_name[WWN_SIZE];
1074 uint8_t alternate_port_name[WWN_SIZE];
1075 uint8_t alternate_node_name[WWN_SIZE];
1076
1077 /*
1078 * BIT 0 = Selective Login
1079 * BIT 1 = Alt-Boot Enable
1080 * BIT 2 =
1081 * BIT 3 = Boot Order List
1082 * BIT 4 =
1083 * BIT 5 = Selective LUN
1084 * BIT 6 =
1085 * BIT 7 = unused
1086 */
1087 uint8_t efi_parameters;
1088
1089 uint8_t link_down_timeout;
1090
cca5335c 1091 uint8_t adapter_id[16];
1da177e4
LT
1092
1093 uint8_t alt1_boot_node_name[WWN_SIZE];
1094 uint16_t alt1_boot_lun_number;
1095 uint8_t alt2_boot_node_name[WWN_SIZE];
1096 uint16_t alt2_boot_lun_number;
1097 uint8_t alt3_boot_node_name[WWN_SIZE];
1098 uint16_t alt3_boot_lun_number;
1099 uint8_t alt4_boot_node_name[WWN_SIZE];
1100 uint16_t alt4_boot_lun_number;
1101 uint8_t alt5_boot_node_name[WWN_SIZE];
1102 uint16_t alt5_boot_lun_number;
1103 uint8_t alt6_boot_node_name[WWN_SIZE];
1104 uint16_t alt6_boot_lun_number;
1105 uint8_t alt7_boot_node_name[WWN_SIZE];
1106 uint16_t alt7_boot_lun_number;
1107
1108 uint8_t reserved_3[2];
1109
1110 /* Offset 200-215 : Model Number */
1111 uint8_t model_number[16];
1112
1113 /* OEM related items */
1114 uint8_t oem_specific[16];
1115
1116 /*
1117 * NVRAM Adapter Features offset 232-239
1118 *
1119 * LSB BIT 0 = External GBIC
1120 * LSB BIT 1 = Risc RAM parity
1121 * LSB BIT 2 = Buffer Plus Module
1122 * LSB BIT 3 = Multi Chip Adapter
1123 * LSB BIT 4 = Internal connector
1124 * LSB BIT 5 =
1125 * LSB BIT 6 =
1126 * LSB BIT 7 =
1127 *
1128 * MSB BIT 0 =
1129 * MSB BIT 1 =
1130 * MSB BIT 2 =
1131 * MSB BIT 3 =
1132 * MSB BIT 4 =
1133 * MSB BIT 5 =
1134 * MSB BIT 6 =
1135 * MSB BIT 7 =
1136 */
1137 uint8_t adapter_features[2];
1138
1139 uint8_t reserved_4[16];
1140
1141 /* Subsystem vendor ID for ISP2200 */
1142 uint16_t subsystem_vendor_id_2200;
1143
1144 /* Subsystem device ID for ISP2200 */
1145 uint16_t subsystem_device_id_2200;
1146
1147 uint8_t reserved_5;
1148 uint8_t checksum;
1149} nvram_t;
1150
1151/*
1152 * ISP queue - response queue entry definition.
1153 */
1154typedef struct {
1155 uint8_t data[60];
1156 uint32_t signature;
1157#define RESPONSE_PROCESSED 0xDEADDEAD /* Signature */
1158} response_t;
1159
1160typedef union {
1161 uint16_t extended;
1162 struct {
1163 uint8_t reserved;
1164 uint8_t standard;
1165 } id;
1166} target_id_t;
1167
1168#define SET_TARGET_ID(ha, to, from) \
1169do { \
1170 if (HAS_EXTENDED_IDS(ha)) \
1171 to.extended = cpu_to_le16(from); \
1172 else \
1173 to.id.standard = (uint8_t)from; \
1174} while (0)
1175
1176/*
1177 * ISP queue - command entry structure definition.
1178 */
1179#define COMMAND_TYPE 0x11 /* Command entry */
1da177e4
LT
1180typedef struct {
1181 uint8_t entry_type; /* Entry type. */
1182 uint8_t entry_count; /* Entry count. */
1183 uint8_t sys_define; /* System defined. */
1184 uint8_t entry_status; /* Entry Status. */
1185 uint32_t handle; /* System handle. */
1186 target_id_t target; /* SCSI ID */
1187 uint16_t lun; /* SCSI LUN */
1188 uint16_t control_flags; /* Control flags. */
1189#define CF_WRITE BIT_6
1190#define CF_READ BIT_5
1191#define CF_SIMPLE_TAG BIT_3
1192#define CF_ORDERED_TAG BIT_2
1193#define CF_HEAD_TAG BIT_1
1194 uint16_t reserved_1;
1195 uint16_t timeout; /* Command timeout. */
1196 uint16_t dseg_count; /* Data segment count. */
1197 uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
1198 uint32_t byte_count; /* Total byte count. */
1199 uint32_t dseg_0_address; /* Data segment 0 address. */
1200 uint32_t dseg_0_length; /* Data segment 0 length. */
1201 uint32_t dseg_1_address; /* Data segment 1 address. */
1202 uint32_t dseg_1_length; /* Data segment 1 length. */
1203 uint32_t dseg_2_address; /* Data segment 2 address. */
1204 uint32_t dseg_2_length; /* Data segment 2 length. */
1205} cmd_entry_t;
1206
1207/*
1208 * ISP queue - 64-Bit addressing, command entry structure definition.
1209 */
1210#define COMMAND_A64_TYPE 0x19 /* Command A64 entry */
1211typedef struct {
1212 uint8_t entry_type; /* Entry type. */
1213 uint8_t entry_count; /* Entry count. */
1214 uint8_t sys_define; /* System defined. */
1215 uint8_t entry_status; /* Entry Status. */
1216 uint32_t handle; /* System handle. */
1217 target_id_t target; /* SCSI ID */
1218 uint16_t lun; /* SCSI LUN */
1219 uint16_t control_flags; /* Control flags. */
1220 uint16_t reserved_1;
1221 uint16_t timeout; /* Command timeout. */
1222 uint16_t dseg_count; /* Data segment count. */
1223 uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
1224 uint32_t byte_count; /* Total byte count. */
1225 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
1226 uint32_t dseg_0_length; /* Data segment 0 length. */
1227 uint32_t dseg_1_address[2]; /* Data segment 1 address. */
1228 uint32_t dseg_1_length; /* Data segment 1 length. */
1229} cmd_a64_entry_t, request_t;
1230
1231/*
1232 * ISP queue - continuation entry structure definition.
1233 */
1234#define CONTINUE_TYPE 0x02 /* Continuation entry. */
1235typedef struct {
1236 uint8_t entry_type; /* Entry type. */
1237 uint8_t entry_count; /* Entry count. */
1238 uint8_t sys_define; /* System defined. */
1239 uint8_t entry_status; /* Entry Status. */
1240 uint32_t reserved;
1241 uint32_t dseg_0_address; /* Data segment 0 address. */
1242 uint32_t dseg_0_length; /* Data segment 0 length. */
1243 uint32_t dseg_1_address; /* Data segment 1 address. */
1244 uint32_t dseg_1_length; /* Data segment 1 length. */
1245 uint32_t dseg_2_address; /* Data segment 2 address. */
1246 uint32_t dseg_2_length; /* Data segment 2 length. */
1247 uint32_t dseg_3_address; /* Data segment 3 address. */
1248 uint32_t dseg_3_length; /* Data segment 3 length. */
1249 uint32_t dseg_4_address; /* Data segment 4 address. */
1250 uint32_t dseg_4_length; /* Data segment 4 length. */
1251 uint32_t dseg_5_address; /* Data segment 5 address. */
1252 uint32_t dseg_5_length; /* Data segment 5 length. */
1253 uint32_t dseg_6_address; /* Data segment 6 address. */
1254 uint32_t dseg_6_length; /* Data segment 6 length. */
1255} cont_entry_t;
1256
1257/*
1258 * ISP queue - 64-Bit addressing, continuation entry structure definition.
1259 */
1260#define CONTINUE_A64_TYPE 0x0A /* Continuation A64 entry. */
1261typedef struct {
1262 uint8_t entry_type; /* Entry type. */
1263 uint8_t entry_count; /* Entry count. */
1264 uint8_t sys_define; /* System defined. */
1265 uint8_t entry_status; /* Entry Status. */
1266 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
1267 uint32_t dseg_0_length; /* Data segment 0 length. */
1268 uint32_t dseg_1_address[2]; /* Data segment 1 address. */
1269 uint32_t dseg_1_length; /* Data segment 1 length. */
1270 uint32_t dseg_2_address [2]; /* Data segment 2 address. */
1271 uint32_t dseg_2_length; /* Data segment 2 length. */
1272 uint32_t dseg_3_address[2]; /* Data segment 3 address. */
1273 uint32_t dseg_3_length; /* Data segment 3 length. */
1274 uint32_t dseg_4_address[2]; /* Data segment 4 address. */
1275 uint32_t dseg_4_length; /* Data segment 4 length. */
1276} cont_a64_entry_t;
1277
1278/*
1279 * ISP queue - status entry structure definition.
1280 */
1281#define STATUS_TYPE 0x03 /* Status entry. */
1282typedef struct {
1283 uint8_t entry_type; /* Entry type. */
1284 uint8_t entry_count; /* Entry count. */
1285 uint8_t sys_define; /* System defined. */
1286 uint8_t entry_status; /* Entry Status. */
1287 uint32_t handle; /* System handle. */
1288 uint16_t scsi_status; /* SCSI status. */
1289 uint16_t comp_status; /* Completion status. */
1290 uint16_t state_flags; /* State flags. */
1291 uint16_t status_flags; /* Status flags. */
1292 uint16_t rsp_info_len; /* Response Info Length. */
1293 uint16_t req_sense_length; /* Request sense data length. */
1294 uint32_t residual_length; /* Residual transfer length. */
1295 uint8_t rsp_info[8]; /* FCP response information. */
1296 uint8_t req_sense_data[32]; /* Request sense data. */
1297} sts_entry_t;
1298
1299/*
1300 * Status entry entry status
1301 */
3d71644c 1302#define RF_RQ_DMA_ERROR BIT_6 /* Request Queue DMA error. */
1da177e4
LT
1303#define RF_INV_E_ORDER BIT_5 /* Invalid entry order. */
1304#define RF_INV_E_COUNT BIT_4 /* Invalid entry count. */
1305#define RF_INV_E_PARAM BIT_3 /* Invalid entry parameter. */
1306#define RF_INV_E_TYPE BIT_2 /* Invalid entry type. */
1307#define RF_BUSY BIT_1 /* Busy */
3d71644c
AV
1308#define RF_MASK (RF_RQ_DMA_ERROR | RF_INV_E_ORDER | RF_INV_E_COUNT | \
1309 RF_INV_E_PARAM | RF_INV_E_TYPE | RF_BUSY)
1310#define RF_MASK_24XX (RF_INV_E_ORDER | RF_INV_E_COUNT | RF_INV_E_PARAM | \
1311 RF_INV_E_TYPE)
1da177e4
LT
1312
1313/*
1314 * Status entry SCSI status bit definitions.
1315 */
1316#define SS_MASK 0xfff /* Reserved bits BIT_12-BIT_15*/
1317#define SS_RESIDUAL_UNDER BIT_11
1318#define SS_RESIDUAL_OVER BIT_10
1319#define SS_SENSE_LEN_VALID BIT_9
1320#define SS_RESPONSE_INFO_LEN_VALID BIT_8
1321
1322#define SS_RESERVE_CONFLICT (BIT_4 | BIT_3)
1323#define SS_BUSY_CONDITION BIT_3
1324#define SS_CONDITION_MET BIT_2
1325#define SS_CHECK_CONDITION BIT_1
1326
1327/*
1328 * Status entry completion status
1329 */
1330#define CS_COMPLETE 0x0 /* No errors */
1331#define CS_INCOMPLETE 0x1 /* Incomplete transfer of cmd. */
1332#define CS_DMA 0x2 /* A DMA direction error. */
1333#define CS_TRANSPORT 0x3 /* Transport error. */
1334#define CS_RESET 0x4 /* SCSI bus reset occurred */
1335#define CS_ABORTED 0x5 /* System aborted command. */
1336#define CS_TIMEOUT 0x6 /* Timeout error. */
1337#define CS_DATA_OVERRUN 0x7 /* Data overrun. */
1338
1339#define CS_DATA_UNDERRUN 0x15 /* Data Underrun. */
1340#define CS_QUEUE_FULL 0x1C /* Queue Full. */
1341#define CS_PORT_UNAVAILABLE 0x28 /* Port unavailable */
1342 /* (selection timeout) */
1343#define CS_PORT_LOGGED_OUT 0x29 /* Port Logged Out */
1344#define CS_PORT_CONFIG_CHG 0x2A /* Port Configuration Changed */
1345#define CS_PORT_BUSY 0x2B /* Port Busy */
1346#define CS_COMPLETE_CHKCOND 0x30 /* Error? */
1347#define CS_BAD_PAYLOAD 0x80 /* Driver defined */
1348#define CS_UNKNOWN 0x81 /* Driver defined */
1349#define CS_RETRY 0x82 /* Driver defined */
1350#define CS_LOOP_DOWN_ABORT 0x83 /* Driver defined */
1351
1352/*
1353 * Status entry status flags
1354 */
1355#define SF_ABTS_TERMINATED BIT_10
1356#define SF_LOGOUT_SENT BIT_13
1357
1358/*
1359 * ISP queue - status continuation entry structure definition.
1360 */
1361#define STATUS_CONT_TYPE 0x10 /* Status continuation entry. */
1362typedef struct {
1363 uint8_t entry_type; /* Entry type. */
1364 uint8_t entry_count; /* Entry count. */
1365 uint8_t sys_define; /* System defined. */
1366 uint8_t entry_status; /* Entry Status. */
1367 uint8_t data[60]; /* data */
1368} sts_cont_entry_t;
1369
1370/*
1371 * ISP queue - RIO Type 1 status entry (32 bit I/O entry handles)
1372 * structure definition.
1373 */
1374#define STATUS_TYPE_21 0x21 /* Status entry. */
1375typedef struct {
1376 uint8_t entry_type; /* Entry type. */
1377 uint8_t entry_count; /* Entry count. */
1378 uint8_t handle_count; /* Handle count. */
1379 uint8_t entry_status; /* Entry Status. */
1380 uint32_t handle[15]; /* System handles. */
1381} sts21_entry_t;
1382
1383/*
1384 * ISP queue - RIO Type 2 status entry (16 bit I/O entry handles)
1385 * structure definition.
1386 */
1387#define STATUS_TYPE_22 0x22 /* Status entry. */
1388typedef struct {
1389 uint8_t entry_type; /* Entry type. */
1390 uint8_t entry_count; /* Entry count. */
1391 uint8_t handle_count; /* Handle count. */
1392 uint8_t entry_status; /* Entry Status. */
1393 uint16_t handle[30]; /* System handles. */
1394} sts22_entry_t;
1395
1396/*
1397 * ISP queue - marker entry structure definition.
1398 */
1399#define MARKER_TYPE 0x04 /* Marker entry. */
1400typedef struct {
1401 uint8_t entry_type; /* Entry type. */
1402 uint8_t entry_count; /* Entry count. */
1403 uint8_t handle_count; /* Handle count. */
1404 uint8_t entry_status; /* Entry Status. */
1405 uint32_t sys_define_2; /* System defined. */
1406 target_id_t target; /* SCSI ID */
1407 uint8_t modifier; /* Modifier (7-0). */
1408#define MK_SYNC_ID_LUN 0 /* Synchronize ID/LUN */
1409#define MK_SYNC_ID 1 /* Synchronize ID */
1410#define MK_SYNC_ALL 2 /* Synchronize all ID/LUN */
1411#define MK_SYNC_LIP 3 /* Synchronize all ID/LUN, */
1412 /* clear port changed, */
1413 /* use sequence number. */
1414 uint8_t reserved_1;
1415 uint16_t sequence_number; /* Sequence number of event */
1416 uint16_t lun; /* SCSI LUN */
1417 uint8_t reserved_2[48];
1418} mrk_entry_t;
1419
1420/*
1421 * ISP queue - Management Server entry structure definition.
1422 */
1423#define MS_IOCB_TYPE 0x29 /* Management Server IOCB entry */
1424typedef struct {
1425 uint8_t entry_type; /* Entry type. */
1426 uint8_t entry_count; /* Entry count. */
1427 uint8_t handle_count; /* Handle count. */
1428 uint8_t entry_status; /* Entry Status. */
1429 uint32_t handle1; /* System handle. */
1430 target_id_t loop_id;
1431 uint16_t status;
1432 uint16_t control_flags; /* Control flags. */
1433 uint16_t reserved2;
1434 uint16_t timeout;
1435 uint16_t cmd_dsd_count;
1436 uint16_t total_dsd_count;
1437 uint8_t type;
1438 uint8_t r_ctl;
1439 uint16_t rx_id;
1440 uint16_t reserved3;
1441 uint32_t handle2;
1442 uint32_t rsp_bytecount;
1443 uint32_t req_bytecount;
1444 uint32_t dseg_req_address[2]; /* Data segment 0 address. */
1445 uint32_t dseg_req_length; /* Data segment 0 length. */
1446 uint32_t dseg_rsp_address[2]; /* Data segment 1 address. */
1447 uint32_t dseg_rsp_length; /* Data segment 1 length. */
1448} ms_iocb_entry_t;
1449
1450
1451/*
1452 * ISP queue - Mailbox Command entry structure definition.
1453 */
1454#define MBX_IOCB_TYPE 0x39
1455struct mbx_entry {
1456 uint8_t entry_type;
1457 uint8_t entry_count;
1458 uint8_t sys_define1;
1459 /* Use sys_define1 for source type */
1460#define SOURCE_SCSI 0x00
1461#define SOURCE_IP 0x01
1462#define SOURCE_VI 0x02
1463#define SOURCE_SCTP 0x03
1464#define SOURCE_MP 0x04
1465#define SOURCE_MPIOCTL 0x05
1466#define SOURCE_ASYNC_IOCB 0x07
1467
1468 uint8_t entry_status;
1469
1470 uint32_t handle;
1471 target_id_t loop_id;
1472
1473 uint16_t status;
1474 uint16_t state_flags;
1475 uint16_t status_flags;
1476
1477 uint32_t sys_define2[2];
1478
1479 uint16_t mb0;
1480 uint16_t mb1;
1481 uint16_t mb2;
1482 uint16_t mb3;
1483 uint16_t mb6;
1484 uint16_t mb7;
1485 uint16_t mb9;
1486 uint16_t mb10;
1487 uint32_t reserved_2[2];
1488 uint8_t node_name[WWN_SIZE];
1489 uint8_t port_name[WWN_SIZE];
1490};
1491
1492/*
1493 * ISP request and response queue entry sizes
1494 */
1495#define RESPONSE_ENTRY_SIZE (sizeof(response_t))
1496#define REQUEST_ENTRY_SIZE (sizeof(request_t))
1497
1498
1499/*
1500 * 24 bit port ID type definition.
1501 */
1502typedef union {
1503 uint32_t b24 : 24;
1504
1505 struct {
b889d531
MN
1506#ifdef __BIG_ENDIAN
1507 uint8_t domain;
1508 uint8_t area;
1509 uint8_t al_pa;
0fd30f77 1510#elif defined(__LITTLE_ENDIAN)
1da177e4
LT
1511 uint8_t al_pa;
1512 uint8_t area;
1513 uint8_t domain;
b889d531
MN
1514#else
1515#error "__BIG_ENDIAN or __LITTLE_ENDIAN must be defined!"
1516#endif
1da177e4
LT
1517 uint8_t rsvd_1;
1518 } b;
1519} port_id_t;
1520#define INVALID_PORT_ID 0xFFFFFF
1521
1522/*
1523 * Switch info gathering structure.
1524 */
1525typedef struct {
1526 port_id_t d_id;
1527 uint8_t node_name[WWN_SIZE];
1528 uint8_t port_name[WWN_SIZE];
d8b45213 1529 uint8_t fabric_port_name[WWN_SIZE];
d8b45213 1530 uint16_t fp_speed;
1da177e4
LT
1531} sw_info_t;
1532
1da177e4
LT
1533/*
1534 * Fibre channel port type.
1535 */
1536 typedef enum {
1537 FCT_UNKNOWN,
1538 FCT_RSCN,
1539 FCT_SWITCH,
1540 FCT_BROADCAST,
1541 FCT_INITIATOR,
1542 FCT_TARGET
1543} fc_port_type_t;
1544
1545/*
1546 * Fibre channel port structure.
1547 */
1548typedef struct fc_port {
1549 struct list_head list;
7b867cf7 1550 struct scsi_qla_host *vha;
1da177e4
LT
1551
1552 uint8_t node_name[WWN_SIZE];
1553 uint8_t port_name[WWN_SIZE];
1554 port_id_t d_id;
1555 uint16_t loop_id;
1556 uint16_t old_loop_id;
1557
d8b45213
AV
1558 uint8_t fabric_port_name[WWN_SIZE];
1559 uint16_t fp_speed;
1560
1da177e4
LT
1561 fc_port_type_t port_type;
1562
1563 atomic_t state;
1564 uint32_t flags;
1565
1da177e4
LT
1566 int port_login_retry_count;
1567 int login_retry;
1568 atomic_t port_down_timer;
1569
d97994dc 1570 struct fc_rport *rport, *drport;
ad3e0eda 1571 u32 supported_classes;
df7baa50 1572
2c3dfe3f 1573 uint16_t vp_idx;
1da177e4
LT
1574} fc_port_t;
1575
1576/*
1577 * Fibre channel port/lun states.
1578 */
1579#define FCS_UNCONFIGURED 1
1580#define FCS_DEVICE_DEAD 2
1581#define FCS_DEVICE_LOST 3
1582#define FCS_ONLINE 4
1da177e4
LT
1583
1584/*
1585 * FC port flags.
1586 */
1587#define FCF_FABRIC_DEVICE BIT_0
1588#define FCF_LOGIN_NEEDED BIT_1
ddb9b126 1589#define FCF_TAPE_PRESENT BIT_2
8474f3a0 1590#define FCF_FCP2_DEVICE BIT_3
1da177e4
LT
1591
1592/* No loop ID flag. */
1593#define FC_NO_LOOP_ID 0x1000
1594
1da177e4
LT
1595/*
1596 * FC-CT interface
1597 *
1598 * NOTE: All structures are big-endian in form.
1599 */
1600
1601#define CT_REJECT_RESPONSE 0x8001
1602#define CT_ACCEPT_RESPONSE 0x8002
4346b149 1603#define CT_REASON_INVALID_COMMAND_CODE 0x01
cca5335c 1604#define CT_REASON_CANNOT_PERFORM 0x09
3fe7cfb9 1605#define CT_REASON_COMMAND_UNSUPPORTED 0x0b
cca5335c 1606#define CT_EXPL_ALREADY_REGISTERED 0x10
1da177e4
LT
1607
1608#define NS_N_PORT_TYPE 0x01
1609#define NS_NL_PORT_TYPE 0x02
1610#define NS_NX_PORT_TYPE 0x7F
1611
1612#define GA_NXT_CMD 0x100
1613#define GA_NXT_REQ_SIZE (16 + 4)
1614#define GA_NXT_RSP_SIZE (16 + 620)
1615
1616#define GID_PT_CMD 0x1A1
1617#define GID_PT_REQ_SIZE (16 + 4)
1618#define GID_PT_RSP_SIZE (16 + (MAX_FIBRE_DEVICES * 4))
1619
1620#define GPN_ID_CMD 0x112
1621#define GPN_ID_REQ_SIZE (16 + 4)
1622#define GPN_ID_RSP_SIZE (16 + 8)
1623
1624#define GNN_ID_CMD 0x113
1625#define GNN_ID_REQ_SIZE (16 + 4)
1626#define GNN_ID_RSP_SIZE (16 + 8)
1627
1628#define GFT_ID_CMD 0x117
1629#define GFT_ID_REQ_SIZE (16 + 4)
1630#define GFT_ID_RSP_SIZE (16 + 32)
1631
1632#define RFT_ID_CMD 0x217
1633#define RFT_ID_REQ_SIZE (16 + 4 + 32)
1634#define RFT_ID_RSP_SIZE 16
1635
1636#define RFF_ID_CMD 0x21F
1637#define RFF_ID_REQ_SIZE (16 + 4 + 2 + 1 + 1)
1638#define RFF_ID_RSP_SIZE 16
1639
1640#define RNN_ID_CMD 0x213
1641#define RNN_ID_REQ_SIZE (16 + 4 + 8)
1642#define RNN_ID_RSP_SIZE 16
1643
1644#define RSNN_NN_CMD 0x239
1645#define RSNN_NN_REQ_SIZE (16 + 8 + 1 + 255)
1646#define RSNN_NN_RSP_SIZE 16
1647
d8b45213
AV
1648#define GFPN_ID_CMD 0x11C
1649#define GFPN_ID_REQ_SIZE (16 + 4)
1650#define GFPN_ID_RSP_SIZE (16 + 8)
1651
1652#define GPSC_CMD 0x127
1653#define GPSC_REQ_SIZE (16 + 8)
1654#define GPSC_RSP_SIZE (16 + 2 + 2)
1655
1656
cca5335c
AV
1657/*
1658 * HBA attribute types.
1659 */
1660#define FDMI_HBA_ATTR_COUNT 9
1661#define FDMI_HBA_NODE_NAME 1
1662#define FDMI_HBA_MANUFACTURER 2
1663#define FDMI_HBA_SERIAL_NUMBER 3
1664#define FDMI_HBA_MODEL 4
1665#define FDMI_HBA_MODEL_DESCRIPTION 5
1666#define FDMI_HBA_HARDWARE_VERSION 6
1667#define FDMI_HBA_DRIVER_VERSION 7
1668#define FDMI_HBA_OPTION_ROM_VERSION 8
1669#define FDMI_HBA_FIRMWARE_VERSION 9
1670#define FDMI_HBA_OS_NAME_AND_VERSION 0xa
1671#define FDMI_HBA_MAXIMUM_CT_PAYLOAD_LENGTH 0xb
1672
1673struct ct_fdmi_hba_attr {
1674 uint16_t type;
1675 uint16_t len;
1676 union {
1677 uint8_t node_name[WWN_SIZE];
1678 uint8_t manufacturer[32];
1679 uint8_t serial_num[8];
1680 uint8_t model[16];
1681 uint8_t model_desc[80];
1682 uint8_t hw_version[16];
1683 uint8_t driver_version[32];
1684 uint8_t orom_version[16];
1685 uint8_t fw_version[16];
1686 uint8_t os_version[128];
1687 uint8_t max_ct_len[4];
1688 } a;
1689};
1690
1691struct ct_fdmi_hba_attributes {
1692 uint32_t count;
1693 struct ct_fdmi_hba_attr entry[FDMI_HBA_ATTR_COUNT];
1694};
1695
1696/*
1697 * Port attribute types.
1698 */
8a85e171 1699#define FDMI_PORT_ATTR_COUNT 6
cca5335c
AV
1700#define FDMI_PORT_FC4_TYPES 1
1701#define FDMI_PORT_SUPPORT_SPEED 2
1702#define FDMI_PORT_CURRENT_SPEED 3
1703#define FDMI_PORT_MAX_FRAME_SIZE 4
1704#define FDMI_PORT_OS_DEVICE_NAME 5
1705#define FDMI_PORT_HOST_NAME 6
1706
5881569b
AV
1707#define FDMI_PORT_SPEED_1GB 0x1
1708#define FDMI_PORT_SPEED_2GB 0x2
1709#define FDMI_PORT_SPEED_10GB 0x4
1710#define FDMI_PORT_SPEED_4GB 0x8
1711#define FDMI_PORT_SPEED_8GB 0x10
1712#define FDMI_PORT_SPEED_16GB 0x20
1713#define FDMI_PORT_SPEED_UNKNOWN 0x8000
1714
cca5335c
AV
1715struct ct_fdmi_port_attr {
1716 uint16_t type;
1717 uint16_t len;
1718 union {
1719 uint8_t fc4_types[32];
1720 uint32_t sup_speed;
1721 uint32_t cur_speed;
1722 uint32_t max_frame_size;
1723 uint8_t os_dev_name[32];
1724 uint8_t host_name[32];
1725 } a;
1726};
1727
1728/*
1729 * Port Attribute Block.
1730 */
1731struct ct_fdmi_port_attributes {
1732 uint32_t count;
1733 struct ct_fdmi_port_attr entry[FDMI_PORT_ATTR_COUNT];
1734};
1735
1736/* FDMI definitions. */
1737#define GRHL_CMD 0x100
1738#define GHAT_CMD 0x101
1739#define GRPL_CMD 0x102
1740#define GPAT_CMD 0x110
1741
1742#define RHBA_CMD 0x200
1743#define RHBA_RSP_SIZE 16
1744
1745#define RHAT_CMD 0x201
1746#define RPRT_CMD 0x210
1747
1748#define RPA_CMD 0x211
1749#define RPA_RSP_SIZE 16
1750
1751#define DHBA_CMD 0x300
1752#define DHBA_REQ_SIZE (16 + 8)
1753#define DHBA_RSP_SIZE 16
1754
1755#define DHAT_CMD 0x301
1756#define DPRT_CMD 0x310
1757#define DPA_CMD 0x311
1758
1da177e4
LT
1759/* CT command header -- request/response common fields */
1760struct ct_cmd_hdr {
1761 uint8_t revision;
1762 uint8_t in_id[3];
1763 uint8_t gs_type;
1764 uint8_t gs_subtype;
1765 uint8_t options;
1766 uint8_t reserved;
1767};
1768
1769/* CT command request */
1770struct ct_sns_req {
1771 struct ct_cmd_hdr header;
1772 uint16_t command;
1773 uint16_t max_rsp_size;
1774 uint8_t fragment_id;
1775 uint8_t reserved[3];
1776
1777 union {
d8b45213 1778 /* GA_NXT, GPN_ID, GNN_ID, GFT_ID, GFPN_ID */
1da177e4
LT
1779 struct {
1780 uint8_t reserved;
1781 uint8_t port_id[3];
1782 } port_id;
1783
1784 struct {
1785 uint8_t port_type;
1786 uint8_t domain;
1787 uint8_t area;
1788 uint8_t reserved;
1789 } gid_pt;
1790
1791 struct {
1792 uint8_t reserved;
1793 uint8_t port_id[3];
1794 uint8_t fc4_types[32];
1795 } rft_id;
1796
1797 struct {
1798 uint8_t reserved;
1799 uint8_t port_id[3];
1800 uint16_t reserved2;
1801 uint8_t fc4_feature;
1802 uint8_t fc4_type;
1803 } rff_id;
1804
1805 struct {
1806 uint8_t reserved;
1807 uint8_t port_id[3];
1808 uint8_t node_name[8];
1809 } rnn_id;
1810
1811 struct {
1812 uint8_t node_name[8];
1813 uint8_t name_len;
1814 uint8_t sym_node_name[255];
1815 } rsnn_nn;
cca5335c
AV
1816
1817 struct {
1818 uint8_t hba_indentifier[8];
1819 } ghat;
1820
1821 struct {
1822 uint8_t hba_identifier[8];
1823 uint32_t entry_count;
1824 uint8_t port_name[8];
1825 struct ct_fdmi_hba_attributes attrs;
1826 } rhba;
1827
1828 struct {
1829 uint8_t hba_identifier[8];
1830 struct ct_fdmi_hba_attributes attrs;
1831 } rhat;
1832
1833 struct {
1834 uint8_t port_name[8];
1835 struct ct_fdmi_port_attributes attrs;
1836 } rpa;
1837
1838 struct {
1839 uint8_t port_name[8];
1840 } dhba;
1841
1842 struct {
1843 uint8_t port_name[8];
1844 } dhat;
1845
1846 struct {
1847 uint8_t port_name[8];
1848 } dprt;
1849
1850 struct {
1851 uint8_t port_name[8];
1852 } dpa;
d8b45213
AV
1853
1854 struct {
1855 uint8_t port_name[8];
1856 } gpsc;
1da177e4
LT
1857 } req;
1858};
1859
1860/* CT command response header */
1861struct ct_rsp_hdr {
1862 struct ct_cmd_hdr header;
1863 uint16_t response;
1864 uint16_t residual;
1865 uint8_t fragment_id;
1866 uint8_t reason_code;
1867 uint8_t explanation_code;
1868 uint8_t vendor_unique;
1869};
1870
1871struct ct_sns_gid_pt_data {
1872 uint8_t control_byte;
1873 uint8_t port_id[3];
1874};
1875
1876struct ct_sns_rsp {
1877 struct ct_rsp_hdr header;
1878
1879 union {
1880 struct {
1881 uint8_t port_type;
1882 uint8_t port_id[3];
1883 uint8_t port_name[8];
1884 uint8_t sym_port_name_len;
1885 uint8_t sym_port_name[255];
1886 uint8_t node_name[8];
1887 uint8_t sym_node_name_len;
1888 uint8_t sym_node_name[255];
1889 uint8_t init_proc_assoc[8];
1890 uint8_t node_ip_addr[16];
1891 uint8_t class_of_service[4];
1892 uint8_t fc4_types[32];
1893 uint8_t ip_address[16];
1894 uint8_t fabric_port_name[8];
1895 uint8_t reserved;
1896 uint8_t hard_address[3];
1897 } ga_nxt;
1898
1899 struct {
1900 struct ct_sns_gid_pt_data entries[MAX_FIBRE_DEVICES];
1901 } gid_pt;
1902
1903 struct {
1904 uint8_t port_name[8];
1905 } gpn_id;
1906
1907 struct {
1908 uint8_t node_name[8];
1909 } gnn_id;
1910
1911 struct {
1912 uint8_t fc4_types[32];
1913 } gft_id;
cca5335c
AV
1914
1915 struct {
1916 uint32_t entry_count;
1917 uint8_t port_name[8];
1918 struct ct_fdmi_hba_attributes attrs;
1919 } ghat;
d8b45213
AV
1920
1921 struct {
1922 uint8_t port_name[8];
1923 } gfpn_id;
1924
1925 struct {
1926 uint16_t speeds;
1927 uint16_t speed;
1928 } gpsc;
1da177e4
LT
1929 } rsp;
1930};
1931
1932struct ct_sns_pkt {
1933 union {
1934 struct ct_sns_req req;
1935 struct ct_sns_rsp rsp;
1936 } p;
1937};
1938
1939/*
1940 * SNS command structures -- for 2200 compatability.
1941 */
1942#define RFT_ID_SNS_SCMD_LEN 22
1943#define RFT_ID_SNS_CMD_SIZE 60
1944#define RFT_ID_SNS_DATA_SIZE 16
1945
1946#define RNN_ID_SNS_SCMD_LEN 10
1947#define RNN_ID_SNS_CMD_SIZE 36
1948#define RNN_ID_SNS_DATA_SIZE 16
1949
1950#define GA_NXT_SNS_SCMD_LEN 6
1951#define GA_NXT_SNS_CMD_SIZE 28
1952#define GA_NXT_SNS_DATA_SIZE (620 + 16)
1953
1954#define GID_PT_SNS_SCMD_LEN 6
1955#define GID_PT_SNS_CMD_SIZE 28
1956#define GID_PT_SNS_DATA_SIZE (MAX_FIBRE_DEVICES * 4 + 16)
1957
1958#define GPN_ID_SNS_SCMD_LEN 6
1959#define GPN_ID_SNS_CMD_SIZE 28
1960#define GPN_ID_SNS_DATA_SIZE (8 + 16)
1961
1962#define GNN_ID_SNS_SCMD_LEN 6
1963#define GNN_ID_SNS_CMD_SIZE 28
1964#define GNN_ID_SNS_DATA_SIZE (8 + 16)
1965
1966struct sns_cmd_pkt {
1967 union {
1968 struct {
1969 uint16_t buffer_length;
1970 uint16_t reserved_1;
1971 uint32_t buffer_address[2];
1972 uint16_t subcommand_length;
1973 uint16_t reserved_2;
1974 uint16_t subcommand;
1975 uint16_t size;
1976 uint32_t reserved_3;
1977 uint8_t param[36];
1978 } cmd;
1979
1980 uint8_t rft_data[RFT_ID_SNS_DATA_SIZE];
1981 uint8_t rnn_data[RNN_ID_SNS_DATA_SIZE];
1982 uint8_t gan_data[GA_NXT_SNS_DATA_SIZE];
1983 uint8_t gid_data[GID_PT_SNS_DATA_SIZE];
1984 uint8_t gpn_data[GPN_ID_SNS_DATA_SIZE];
1985 uint8_t gnn_data[GNN_ID_SNS_DATA_SIZE];
1986 } p;
1987};
1988
5433383e
AV
1989struct fw_blob {
1990 char *name;
1991 uint32_t segs[4];
1992 const struct firmware *fw;
1993};
1994
1da177e4
LT
1995/* Return data from MBC_GET_ID_LIST call. */
1996struct gid_list_info {
1997 uint8_t al_pa;
1998 uint8_t area;
fa2a1ce5 1999 uint8_t domain;
1da177e4
LT
2000 uint8_t loop_id_2100; /* ISP2100/ISP2200 -- 4 bytes. */
2001 uint16_t loop_id; /* ISP23XX -- 6 bytes. */
3d71644c 2002 uint16_t reserved_1; /* ISP24XX -- 8 bytes. */
1da177e4
LT
2003};
2004#define GID_LIST_SIZE (sizeof(struct gid_list_info) * MAX_FIBRE_DEVICES)
2005
2c3dfe3f
SJ
2006/* NPIV */
2007typedef struct vport_info {
2008 uint8_t port_name[WWN_SIZE];
2009 uint8_t node_name[WWN_SIZE];
2010 int vp_id;
2011 uint16_t loop_id;
2012 unsigned long host_no;
2013 uint8_t port_id[3];
2014 int loop_state;
2015} vport_info_t;
2016
2017typedef struct vport_params {
2018 uint8_t port_name[WWN_SIZE];
2019 uint8_t node_name[WWN_SIZE];
2020 uint32_t options;
2021#define VP_OPTS_RETRY_ENABLE BIT_0
2022#define VP_OPTS_VP_DISABLE BIT_1
2023} vport_params_t;
2024
2025/* NPIV - return codes of VP create and modify */
2026#define VP_RET_CODE_OK 0
2027#define VP_RET_CODE_FATAL 1
2028#define VP_RET_CODE_WRONG_ID 2
2029#define VP_RET_CODE_WWPN 3
2030#define VP_RET_CODE_RESOURCES 4
2031#define VP_RET_CODE_NO_MEM 5
2032#define VP_RET_CODE_NOT_FOUND 6
2033
7b867cf7 2034struct qla_hw_data;
2afa19a9 2035struct rsp_que;
abbd8870
AV
2036/*
2037 * ISP operations
2038 */
2039struct isp_operations {
2040
2041 int (*pci_config) (struct scsi_qla_host *);
2042 void (*reset_chip) (struct scsi_qla_host *);
2043 int (*chip_diag) (struct scsi_qla_host *);
2044 void (*config_rings) (struct scsi_qla_host *);
2045 void (*reset_adapter) (struct scsi_qla_host *);
2046 int (*nvram_config) (struct scsi_qla_host *);
2047 void (*update_fw_options) (struct scsi_qla_host *);
2048 int (*load_risc) (struct scsi_qla_host *, uint32_t *);
2049
2050 char * (*pci_info_str) (struct scsi_qla_host *, char *);
2051 char * (*fw_version_str) (struct scsi_qla_host *, char *);
2052
7d12e780 2053 irq_handler_t intr_handler;
7b867cf7
AC
2054 void (*enable_intrs) (struct qla_hw_data *);
2055 void (*disable_intrs) (struct qla_hw_data *);
abbd8870 2056
2afa19a9
AC
2057 int (*abort_command) (srb_t *);
2058 int (*target_reset) (struct fc_port *, unsigned int, int);
2059 int (*lun_reset) (struct fc_port *, unsigned int, int);
abbd8870
AV
2060 int (*fabric_login) (struct scsi_qla_host *, uint16_t, uint8_t,
2061 uint8_t, uint8_t, uint16_t *, uint8_t);
1c7c6357
AV
2062 int (*fabric_logout) (struct scsi_qla_host *, uint16_t, uint8_t,
2063 uint8_t, uint8_t);
abbd8870
AV
2064
2065 uint16_t (*calc_req_entries) (uint16_t);
2066 void (*build_iocbs) (srb_t *, cmd_entry_t *, uint16_t);
8c958a99 2067 void * (*prep_ms_iocb) (struct scsi_qla_host *, uint32_t, uint32_t);
cca5335c
AV
2068 void * (*prep_ms_fdmi_iocb) (struct scsi_qla_host *, uint32_t,
2069 uint32_t);
abbd8870
AV
2070
2071 uint8_t * (*read_nvram) (struct scsi_qla_host *, uint8_t *,
2072 uint32_t, uint32_t);
2073 int (*write_nvram) (struct scsi_qla_host *, uint8_t *, uint32_t,
2074 uint32_t);
2075
2076 void (*fw_dump) (struct scsi_qla_host *, int);
f6df144c
AV
2077
2078 int (*beacon_on) (struct scsi_qla_host *);
2079 int (*beacon_off) (struct scsi_qla_host *);
2080 void (*beacon_blink) (struct scsi_qla_host *);
854165f4
AV
2081
2082 uint8_t * (*read_optrom) (struct scsi_qla_host *, uint8_t *,
2083 uint32_t, uint32_t);
2084 int (*write_optrom) (struct scsi_qla_host *, uint8_t *, uint32_t,
2085 uint32_t);
30c47662
AV
2086
2087 int (*get_flash_version) (struct scsi_qla_host *, void *);
7b867cf7 2088 int (*start_scsi) (srb_t *);
abbd8870
AV
2089};
2090
a8488abe
AV
2091/* MSI-X Support *************************************************************/
2092
2093#define QLA_MSIX_CHIP_REV_24XX 3
2094#define QLA_MSIX_FW_MODE(m) (((m) & (BIT_7|BIT_8|BIT_9)) >> 7)
2095#define QLA_MSIX_FW_MODE_1(m) (QLA_MSIX_FW_MODE(m) == 1)
2096
2097#define QLA_MSIX_DEFAULT 0x00
2098#define QLA_MSIX_RSP_Q 0x01
2099
a8488abe
AV
2100#define QLA_MIDX_DEFAULT 0
2101#define QLA_MIDX_RSP_Q 1
73208dfd 2102#define QLA_PCI_MSIX_CONTROL 0xa2
a8488abe
AV
2103
2104struct scsi_qla_host;
2105
2106struct qla_msix_entry {
2107 int have_irq;
73208dfd
AC
2108 uint32_t vector;
2109 uint16_t entry;
2110 struct rsp_que *rsp;
a8488abe
AV
2111};
2112
2c3dfe3f
SJ
2113#define WATCH_INTERVAL 1 /* number of seconds */
2114
0971de7f
AV
2115/* Work events. */
2116enum qla_work_type {
2117 QLA_EVT_AEN,
8a659571 2118 QLA_EVT_IDC_ACK,
ac280b67
AV
2119 QLA_EVT_ASYNC_LOGIN,
2120 QLA_EVT_ASYNC_LOGIN_DONE,
2121 QLA_EVT_ASYNC_LOGOUT,
2122 QLA_EVT_ASYNC_LOGOUT_DONE,
3420d36c 2123 QLA_EVT_UEVENT,
0971de7f
AV
2124};
2125
2126
2127struct qla_work_evt {
2128 struct list_head list;
2129 enum qla_work_type type;
2130 u32 flags;
2131#define QLA_EVT_FLAG_FREE 0x1
2132
2133 union {
2134 struct {
2135 enum fc_host_event_code code;
2136 u32 data;
2137 } aen;
8a659571
AV
2138 struct {
2139#define QLA_IDC_ACK_REGS 7
2140 uint16_t mb[QLA_IDC_ACK_REGS];
2141 } idc_ack;
ac280b67
AV
2142 struct {
2143 struct fc_port *fcport;
2144#define QLA_LOGIO_LOGIN_RETRIED BIT_0
2145 u16 data[2];
2146 } logio;
3420d36c
AV
2147 struct {
2148 u32 code;
2149#define QLA_UEVENT_CODE_FW_DUMP 0
2150 } uevent;
0971de7f
AV
2151 } u;
2152};
2153
4d4df193
HK
2154struct qla_chip_state_84xx {
2155 struct list_head list;
2156 struct kref kref;
2157
2158 void *bus;
2159 spinlock_t access_lock;
2160 struct mutex fw_update_mutex;
2161 uint32_t fw_update;
2162 uint32_t op_fw_version;
2163 uint32_t op_fw_size;
2164 uint32_t op_fw_seq_size;
2165 uint32_t diag_fw_version;
2166 uint32_t gold_fw_version;
2167};
2168
e5f5f6f7
HZ
2169struct qla_statistics {
2170 uint32_t total_isp_aborts;
49fd462a
HZ
2171 uint64_t input_bytes;
2172 uint64_t output_bytes;
e5f5f6f7
HZ
2173};
2174
73208dfd
AC
2175/* Multi queue support */
2176#define MBC_INITIALIZE_MULTIQ 0x1f
2177#define QLA_QUE_PAGE 0X1000
2178#define QLA_MQ_SIZE 32
73208dfd
AC
2179#define QLA_MAX_QUEUES 256
2180#define ISP_QUE_REG(ha, id) \
2181 ((ha->mqenable) ? \
2182 ((void *)(ha->mqiobase) +\
2183 (QLA_QUE_PAGE * id)) :\
2184 ((void *)(ha->iobase)))
2185#define QLA_REQ_QUE_ID(tag) \
2186 ((tag < QLA_MAX_QUEUES && tag > 0) ? tag : 0)
2187#define QLA_DEFAULT_QUE_QOS 5
2188#define QLA_PRECONFIG_VPORTS 32
2189#define QLA_MAX_VPORTS_QLA24XX 128
2190#define QLA_MAX_VPORTS_QLA25XX 256
7b867cf7
AC
2191/* Response queue data structure */
2192struct rsp_que {
2193 dma_addr_t dma;
2194 response_t *ring;
2195 response_t *ring_ptr;
08029990
AV
2196 uint32_t __iomem *rsp_q_in; /* FWI2-capable only. */
2197 uint32_t __iomem *rsp_q_out;
7b867cf7
AC
2198 uint16_t ring_index;
2199 uint16_t out_ptr;
2200 uint16_t length;
2201 uint16_t options;
7b867cf7 2202 uint16_t rid;
73208dfd
AC
2203 uint16_t id;
2204 uint16_t vp_idx;
7b867cf7 2205 struct qla_hw_data *hw;
73208dfd
AC
2206 struct qla_msix_entry *msix;
2207 struct req_que *req;
2afa19a9 2208 srb_t *status_srb; /* status continuation entry */
68ca949c 2209 struct work_struct q_work;
7b867cf7 2210};
1da177e4 2211
7b867cf7
AC
2212/* Request queue data structure */
2213struct req_que {
2214 dma_addr_t dma;
2215 request_t *ring;
2216 request_t *ring_ptr;
08029990
AV
2217 uint32_t __iomem *req_q_in; /* FWI2-capable only. */
2218 uint32_t __iomem *req_q_out;
7b867cf7
AC
2219 uint16_t ring_index;
2220 uint16_t in_ptr;
2221 uint16_t cnt;
2222 uint16_t length;
2223 uint16_t options;
2224 uint16_t rid;
73208dfd 2225 uint16_t id;
7b867cf7
AC
2226 uint16_t qos;
2227 uint16_t vp_idx;
73208dfd 2228 struct rsp_que *rsp;
7b867cf7
AC
2229 srb_t *outstanding_cmds[MAX_OUTSTANDING_COMMANDS];
2230 uint32_t current_outstanding_cmd;
2231 int max_q_depth;
2232};
1da177e4 2233
7b867cf7
AC
2234/*
2235 * Qlogic host adapter specific data structure.
2236*/
2237struct qla_hw_data {
2238 struct pci_dev *pdev;
2239 /* SRB cache. */
2240#define SRB_MIN_REQ 128
2241 mempool_t *srb_mempool;
1da177e4
LT
2242
2243 volatile struct {
1da177e4
LT
2244 uint32_t mbox_int :1;
2245 uint32_t mbox_busy :1;
1da177e4
LT
2246
2247 uint32_t disable_risc_code_load :1;
2248 uint32_t enable_64bit_addressing :1;
2249 uint32_t enable_lip_reset :1;
1da177e4 2250 uint32_t enable_target_reset :1;
7b867cf7 2251 uint32_t enable_lip_full_login :1;
1da177e4 2252 uint32_t enable_led_scheme :1;
d88021a6 2253 uint32_t inta_enabled :1;
3d71644c
AV
2254 uint32_t msi_enabled :1;
2255 uint32_t msix_enabled :1;
d4c760c2 2256 uint32_t disable_serdes :1;
4346b149 2257 uint32_t gpsc_supported :1;
2c3dfe3f 2258 uint32_t npiv_supported :1;
df613b96 2259 uint32_t fce_enabled :1;
1d2874de 2260 uint32_t fac_supported :1;
2533cf67 2261 uint32_t chip_reset_done :1;
e5b68a61 2262 uint32_t port0 :1;
cbc8eb67 2263 uint32_t running_gold_fw :1;
7163ea81 2264 uint32_t cpu_affinity_enabled :1;
3155754a 2265 uint32_t disable_msix_handshake :1;
1da177e4
LT
2266 } flags;
2267
fa2a1ce5 2268 /* This spinlock is used to protect "io transactions", you must
7b867cf7
AC
2269 * acquire it before doing any IO to the card, eg with RD_REG*() and
2270 * WRT_REG*() for the duration of your entire commandtransaction.
2271 *
2272 * This spinlock is of lower priority than the io request lock.
2273 */
1da177e4 2274
7b867cf7 2275 spinlock_t hardware_lock ____cacheline_aligned;
285d0321 2276 int bars;
09483916 2277 int mem_only;
7b867cf7 2278 device_reg_t __iomem *iobase; /* Base I/O address */
3776541d 2279 resource_size_t pio_address;
fa2a1ce5 2280
7b867cf7 2281#define MIN_IOBASE_LEN 0x100
73208dfd 2282/* Multi queue data structs */
08029990 2283 device_reg_t __iomem *mqiobase;
73208dfd
AC
2284 uint16_t msix_count;
2285 uint8_t mqenable;
2286 struct req_que **req_q_map;
2287 struct rsp_que **rsp_q_map;
2288 unsigned long req_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
2289 unsigned long rsp_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
2afa19a9
AC
2290 uint8_t max_req_queues;
2291 uint8_t max_rsp_queues;
73208dfd
AC
2292 struct qla_npiv_entry *npiv_info;
2293 uint16_t nvram_npiv_size;
1da177e4 2294
7b867cf7
AC
2295 uint16_t switch_cap;
2296#define FLOGI_SEQ_DEL BIT_8
2297#define FLOGI_MID_SUPPORT BIT_10
2298#define FLOGI_VSAN_SUPPORT BIT_12
2299#define FLOGI_SP_SUPPORT BIT_13
e5b68a61
AC
2300
2301 uint8_t port_no; /* Physical port of adapter */
2302
7b867cf7
AC
2303 /* Timeout timers. */
2304 uint8_t loop_down_abort_time; /* port down timer */
2305 atomic_t loop_down_timer; /* loop down timer */
2306 uint8_t link_down_timeout; /* link down timeout */
2307 uint16_t max_loop_id;
1da177e4 2308
1da177e4 2309 uint16_t fb_rev;
7b867cf7 2310 uint16_t min_external_loopid; /* First external loop Id */
1da177e4 2311
d8b45213 2312#define PORT_SPEED_UNKNOWN 0xFFFF
7b867cf7
AC
2313#define PORT_SPEED_1GB 0x00
2314#define PORT_SPEED_2GB 0x01
2315#define PORT_SPEED_4GB 0x03
2316#define PORT_SPEED_8GB 0x04
3a03eb79 2317#define PORT_SPEED_10GB 0x13
7b867cf7 2318 uint16_t link_data_rate; /* F/W operating speed */
1da177e4
LT
2319
2320 uint8_t current_topology;
2321 uint8_t prev_topology;
2322#define ISP_CFG_NL 1
2323#define ISP_CFG_N 2
2324#define ISP_CFG_FL 4
2325#define ISP_CFG_F 8
2326
7b867cf7 2327 uint8_t operating_mode; /* F/W operating mode */
1da177e4
LT
2328#define LOOP 0
2329#define P2P 1
2330#define LOOP_P2P 2
2331#define P2P_LOOP 3
1da177e4 2332 uint8_t interrupts_on;
7b867cf7
AC
2333 uint32_t isp_abort_cnt;
2334
2335#define PCI_DEVICE_ID_QLOGIC_ISP2532 0x2532
2336#define PCI_DEVICE_ID_QLOGIC_ISP8432 0x8432
3a03eb79 2337#define PCI_DEVICE_ID_QLOGIC_ISP8001 0x8001
7b867cf7
AC
2338 uint32_t device_type;
2339#define DT_ISP2100 BIT_0
2340#define DT_ISP2200 BIT_1
2341#define DT_ISP2300 BIT_2
2342#define DT_ISP2312 BIT_3
2343#define DT_ISP2322 BIT_4
2344#define DT_ISP6312 BIT_5
2345#define DT_ISP6322 BIT_6
2346#define DT_ISP2422 BIT_7
2347#define DT_ISP2432 BIT_8
2348#define DT_ISP5422 BIT_9
2349#define DT_ISP5432 BIT_10
2350#define DT_ISP2532 BIT_11
2351#define DT_ISP8432 BIT_12
3a03eb79
AV
2352#define DT_ISP8001 BIT_13
2353#define DT_ISP_LAST (DT_ISP8001 << 1)
7b867cf7
AC
2354
2355#define DT_IIDMA BIT_26
2356#define DT_FWI2 BIT_27
2357#define DT_ZIO_SUPPORTED BIT_28
2358#define DT_OEM_001 BIT_29
2359#define DT_ISP2200A BIT_30
2360#define DT_EXTENDED_IDS BIT_31
2361#define DT_MASK(ha) ((ha)->device_type & (DT_ISP_LAST - 1))
2362#define IS_QLA2100(ha) (DT_MASK(ha) & DT_ISP2100)
2363#define IS_QLA2200(ha) (DT_MASK(ha) & DT_ISP2200)
2364#define IS_QLA2300(ha) (DT_MASK(ha) & DT_ISP2300)
2365#define IS_QLA2312(ha) (DT_MASK(ha) & DT_ISP2312)
2366#define IS_QLA2322(ha) (DT_MASK(ha) & DT_ISP2322)
2367#define IS_QLA6312(ha) (DT_MASK(ha) & DT_ISP6312)
2368#define IS_QLA6322(ha) (DT_MASK(ha) & DT_ISP6322)
2369#define IS_QLA2422(ha) (DT_MASK(ha) & DT_ISP2422)
2370#define IS_QLA2432(ha) (DT_MASK(ha) & DT_ISP2432)
2371#define IS_QLA5422(ha) (DT_MASK(ha) & DT_ISP5422)
2372#define IS_QLA5432(ha) (DT_MASK(ha) & DT_ISP5432)
2373#define IS_QLA2532(ha) (DT_MASK(ha) & DT_ISP2532)
2374#define IS_QLA8432(ha) (DT_MASK(ha) & DT_ISP8432)
3a03eb79 2375#define IS_QLA8001(ha) (DT_MASK(ha) & DT_ISP8001)
7b867cf7
AC
2376
2377#define IS_QLA23XX(ha) (IS_QLA2300(ha) || IS_QLA2312(ha) || IS_QLA2322(ha) || \
2378 IS_QLA6312(ha) || IS_QLA6322(ha))
2379#define IS_QLA24XX(ha) (IS_QLA2422(ha) || IS_QLA2432(ha))
2380#define IS_QLA54XX(ha) (IS_QLA5422(ha) || IS_QLA5432(ha))
2381#define IS_QLA25XX(ha) (IS_QLA2532(ha))
2382#define IS_QLA84XX(ha) (IS_QLA8432(ha))
2383#define IS_QLA24XX_TYPE(ha) (IS_QLA24XX(ha) || IS_QLA54XX(ha) || \
2384 IS_QLA84XX(ha))
3a03eb79 2385#define IS_QLA81XX(ha) (IS_QLA8001(ha))
7b867cf7 2386#define IS_QLA2XXX_MIDTYPE(ha) (IS_QLA24XX(ha) || IS_QLA84XX(ha) || \
3a03eb79 2387 IS_QLA25XX(ha) || IS_QLA81XX(ha))
3155754a 2388#define IS_MSIX_NACK_CAPABLE(ha) (IS_QLA81XX(ha))
3a03eb79 2389#define IS_NOPOLLING_TYPE(ha) ((IS_QLA25XX(ha) || IS_QLA81XX(ha)) && \
124f85e6 2390 (ha)->flags.msix_enabled)
1d2874de 2391#define IS_FAC_REQUIRED(ha) (IS_QLA81XX(ha))
6749ce36 2392#define IS_NOCACHE_VPD_TYPE(ha) (IS_QLA81XX(ha))
ac280b67 2393#define IS_ALOGIO_CAPABLE(ha) (IS_QLA23XX(ha) || IS_FWI2_CAPABLE(ha))
7b867cf7
AC
2394
2395#define IS_IIDMA_CAPABLE(ha) ((ha)->device_type & DT_IIDMA)
2396#define IS_FWI2_CAPABLE(ha) ((ha)->device_type & DT_FWI2)
2397#define IS_ZIO_SUPPORTED(ha) ((ha)->device_type & DT_ZIO_SUPPORTED)
2398#define IS_OEM_001(ha) ((ha)->device_type & DT_OEM_001)
2399#define HAS_EXTENDED_IDS(ha) ((ha)->device_type & DT_EXTENDED_IDS)
1da177e4
LT
2400
2401 /* HBA serial number */
2402 uint8_t serial0;
2403 uint8_t serial1;
2404 uint8_t serial2;
2405
2406 /* NVRAM configuration data */
7b867cf7
AC
2407#define MAX_NVRAM_SIZE 4096
2408#define VPD_OFFSET MAX_NVRAM_SIZE / 2
3d71644c 2409 uint16_t nvram_size;
1da177e4 2410 uint16_t nvram_base;
281afe19 2411 void *nvram;
6f641790
AV
2412 uint16_t vpd_size;
2413 uint16_t vpd_base;
281afe19 2414 void *vpd;
1da177e4
LT
2415
2416 uint16_t loop_reset_delay;
1da177e4
LT
2417 uint8_t retry_count;
2418 uint8_t login_timeout;
2419 uint16_t r_a_tov;
2420 int port_down_retry_count;
1da177e4 2421 uint8_t mbx_count;
1da177e4 2422
7b867cf7 2423 uint32_t login_retry_count;
1da177e4
LT
2424 /* SNS command interfaces. */
2425 ms_iocb_entry_t *ms_iocb;
2426 dma_addr_t ms_iocb_dma;
2427 struct ct_sns_pkt *ct_sns;
2428 dma_addr_t ct_sns_dma;
2429 /* SNS command interfaces for 2200. */
2430 struct sns_cmd_pkt *sns_cmd;
2431 dma_addr_t sns_cmd_dma;
2432
7b867cf7
AC
2433#define SFP_DEV_SIZE 256
2434#define SFP_BLOCK_SIZE 64
2435 void *sfp_data;
2436 dma_addr_t sfp_data_dma;
88729e53 2437
ad0ecd61
JC
2438 uint8_t *edc_data;
2439 dma_addr_t edc_data_dma;
2440 uint16_t edc_data_len;
2441
b5d0329f 2442#define XGMAC_DATA_SIZE 4096
ce0423f4
AV
2443 void *xgmac_data;
2444 dma_addr_t xgmac_data_dma;
2445
b5d0329f 2446#define DCBX_TLV_DATA_SIZE 4096
11bbc1d8
AV
2447 void *dcbx_tlv;
2448 dma_addr_t dcbx_tlv_dma;
2449
39a11240 2450 struct task_struct *dpc_thread;
1da177e4
LT
2451 uint8_t dpc_active; /* DPC routine is active */
2452
1da177e4
LT
2453 dma_addr_t gid_list_dma;
2454 struct gid_list_info *gid_list;
abbd8870 2455 int gid_list_info_size;
1da177e4 2456
fa2a1ce5 2457 /* Small DMA pool allocations -- maximum 256 bytes in length. */
7b867cf7 2458#define DMA_POOL_SIZE 256
1da177e4
LT
2459 struct dma_pool *s_dma_pool;
2460
2461 dma_addr_t init_cb_dma;
3d71644c
AV
2462 init_cb_t *init_cb;
2463 int init_cb_size;
b64b0e8f
AV
2464 dma_addr_t ex_init_cb_dma;
2465 struct ex_init_cb_81xx *ex_init_cb;
1da177e4 2466
1da177e4
LT
2467 /* These are used by mailbox operations. */
2468 volatile uint16_t mailbox_out[MAILBOX_REGISTER_COUNT];
2469
2470 mbx_cmd_t *mcp;
2471 unsigned long mbx_cmd_flags;
7b867cf7
AC
2472#define MBX_INTERRUPT 1
2473#define MBX_INTR_WAIT 2
1da177e4
LT
2474#define MBX_UPDATE_FLASH_ACTIVE 3
2475
7b867cf7
AC
2476 struct mutex vport_lock; /* Virtual port synchronization */
2477 struct completion mbx_cmd_comp; /* Serialize mbx access */
0b05a1f0 2478 struct completion mbx_intr_comp; /* Used for completion notification */
1da177e4 2479
1da177e4 2480 /* Basic firmware related information. */
1da177e4
LT
2481 uint16_t fw_major_version;
2482 uint16_t fw_minor_version;
2483 uint16_t fw_subminor_version;
2484 uint16_t fw_attributes;
2485 uint32_t fw_memory_size;
2486 uint32_t fw_transfer_size;
441d1072
AV
2487 uint32_t fw_srisc_address;
2488#define RISC_START_ADDRESS_2100 0x1000
2489#define RISC_START_ADDRESS_2300 0x800
2490#define RISC_START_ADDRESS_2400 0x100000
24a08138 2491 uint16_t fw_xcb_count;
1da177e4 2492
7b867cf7 2493 uint16_t fw_options[16]; /* slots: 1,2,3,10,11 */
1da177e4 2494 uint8_t fw_seriallink_options[4];
3d71644c 2495 uint16_t fw_seriallink_options24[4];
1da177e4 2496
55a96158 2497 uint8_t mpi_version[3];
3a03eb79 2498 uint32_t mpi_capabilities;
55a96158 2499 uint8_t phy_version[3];
3a03eb79 2500
1da177e4 2501 /* Firmware dump information. */
a7a167bf
AV
2502 struct qla2xxx_fw_dump *fw_dump;
2503 uint32_t fw_dump_len;
d4e3e04d 2504 int fw_dumped;
1da177e4 2505 int fw_dump_reading;
a7a167bf
AV
2506 dma_addr_t eft_dma;
2507 void *eft;
1da177e4 2508
bb99de67 2509 uint32_t chain_offset;
df613b96
AV
2510 struct dentry *dfs_dir;
2511 struct dentry *dfs_fce;
2512 dma_addr_t fce_dma;
2513 void *fce;
2514 uint32_t fce_bufs;
2515 uint16_t fce_mb[8];
2516 uint64_t fce_wr, fce_rd;
2517 struct mutex fce_mutex;
2518
3d71644c 2519 uint32_t pci_attr;
a8488abe 2520 uint16_t chip_revision;
1da177e4
LT
2521
2522 uint16_t product_id[4];
2523
2524 uint8_t model_number[16+1];
2525#define BINZERO "\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0"
1ee27146 2526 char model_desc[80];
cca5335c 2527 uint8_t adapter_id[16+1];
1da177e4 2528
854165f4
AV
2529 /* Option ROM information. */
2530 char *optrom_buffer;
2531 uint32_t optrom_size;
2532 int optrom_state;
2533#define QLA_SWAITING 0
2534#define QLA_SREADING 1
2535#define QLA_SWRITING 2
b7cc176c
JC
2536 uint32_t optrom_region_start;
2537 uint32_t optrom_region_size;
854165f4 2538
7b867cf7 2539/* PCI expansion ROM image information. */
30c47662
AV
2540#define ROM_CODE_TYPE_BIOS 0
2541#define ROM_CODE_TYPE_FCODE 1
2542#define ROM_CODE_TYPE_EFI 3
7b867cf7
AC
2543 uint8_t bios_revision[2];
2544 uint8_t efi_revision[2];
2545 uint8_t fcode_revision[16];
30c47662
AV
2546 uint32_t fw_revision[4];
2547
3a03eb79
AV
2548 /* Offsets for flash/nvram access (set to ~0 if not used). */
2549 uint32_t flash_conf_off;
2550 uint32_t flash_data_off;
2551 uint32_t nvram_conf_off;
2552 uint32_t nvram_data_off;
2553
7d232c74
AV
2554 uint32_t fdt_wrt_disable;
2555 uint32_t fdt_erase_cmd;
2556 uint32_t fdt_block_size;
2557 uint32_t fdt_unprotect_sec_cmd;
2558 uint32_t fdt_protect_sec_cmd;
2559
7b867cf7
AC
2560 uint32_t flt_region_flt;
2561 uint32_t flt_region_fdt;
2562 uint32_t flt_region_boot;
2563 uint32_t flt_region_fw;
2564 uint32_t flt_region_vpd_nvram;
3d79038f
AV
2565 uint32_t flt_region_vpd;
2566 uint32_t flt_region_nvram;
7b867cf7 2567 uint32_t flt_region_npiv_conf;
cbc8eb67 2568 uint32_t flt_region_gold_fw;
c00d8994 2569
1da177e4 2570 /* Needed for BEACON */
7b867cf7
AC
2571 uint16_t beacon_blink_led;
2572 uint8_t beacon_color_state;
f6df144c
AV
2573#define QLA_LED_GRN_ON 0x01
2574#define QLA_LED_YLW_ON 0x02
2575#define QLA_LED_ABR_ON 0x04
2576#define QLA_LED_ALL_ON 0x07 /* yellow, green, amber. */
2577 /* ISP2322: red, green, amber. */
7b867cf7
AC
2578 uint16_t zio_mode;
2579 uint16_t zio_timer;
392e2f65 2580 struct fc_host_statistics fc_host_stat;
a8488abe 2581
73208dfd 2582 struct qla_msix_entry *msix_entries;
2c3dfe3f 2583
7b867cf7
AC
2584 struct list_head vp_list; /* list of VP */
2585 unsigned long vp_idx_map[(MAX_MULTI_ID_FABRIC / 8) /
2586 sizeof(unsigned long)];
2587 uint16_t num_vhosts; /* number of vports created */
2588 uint16_t num_vsans; /* number of vsan created */
2589 uint16_t max_npiv_vports; /* 63 or 125 per topoloty */
2590 int cur_vport_count;
2591
2592 struct qla_chip_state_84xx *cs84xx;
2593 struct qla_statistics qla_stats;
2594 struct isp_operations *isp_ops;
68ca949c 2595 struct workqueue_struct *wq;
7b867cf7
AC
2596};
2597
2598/*
2599 * Qlogic scsi host structure
2600 */
2601typedef struct scsi_qla_host {
2602 struct list_head list;
2603 struct list_head vp_fcports; /* list of fcports */
2604 struct list_head work_list;
f999f4c1
AV
2605 spinlock_t work_lock;
2606
7b867cf7
AC
2607 /* Commonly used flags and state information. */
2608 struct Scsi_Host *host;
2609 unsigned long host_no;
2610 uint8_t host_str[16];
2611
2612 volatile struct {
2613 uint32_t init_done :1;
2614 uint32_t online :1;
2615 uint32_t rscn_queue_overflow :1;
2616 uint32_t reset_active :1;
2617
2618 uint32_t management_server_logged_in :1;
2619 uint32_t process_response_queue :1;
2620 } flags;
2621
2622 atomic_t loop_state;
2623#define LOOP_TIMEOUT 1
2624#define LOOP_DOWN 2
2625#define LOOP_UP 3
2626#define LOOP_UPDATE 4
2627#define LOOP_READY 5
2628#define LOOP_DEAD 6
2629
2630 unsigned long dpc_flags;
2631#define RESET_MARKER_NEEDED 0 /* Send marker to ISP. */
2632#define RESET_ACTIVE 1
2633#define ISP_ABORT_NEEDED 2 /* Initiate ISP abort. */
2634#define ABORT_ISP_ACTIVE 3 /* ISP abort in progress. */
2635#define LOOP_RESYNC_NEEDED 4 /* Device Resync needed. */
2636#define LOOP_RESYNC_ACTIVE 5
2637#define LOCAL_LOOP_UPDATE 6 /* Perform a local loop update. */
2638#define RSCN_UPDATE 7 /* Perform an RSCN update. */
ddb9b126
SS
2639#define RELOGIN_NEEDED 8
2640#define REGISTER_FC4_NEEDED 9 /* SNS FC4 registration required. */
2641#define ISP_ABORT_RETRY 10 /* ISP aborted. */
2642#define BEACON_BLINK_NEEDED 11
2643#define REGISTER_FDMI_NEEDED 12
2644#define FCPORT_UPDATE_NEEDED 13
2645#define VP_DPC_NEEDED 14 /* wake up for VP dpc handling */
2646#define UNLOADING 15
2647#define NPIV_CONFIG_NEEDED 16
7b867cf7
AC
2648
2649 uint32_t device_flags;
ddb9b126
SS
2650#define SWITCH_FOUND BIT_0
2651#define DFLG_NO_CABLE BIT_1
7b867cf7 2652
7b867cf7
AC
2653 /* ISP configuration data. */
2654 uint16_t loop_id; /* Host adapter loop id */
2655
2656 port_id_t d_id; /* Host adapter port id */
2657 uint8_t marker_needed;
2658 uint16_t mgmt_svr_loop_id;
2659
2660
2661
2662 /* RSCN queue. */
2663 uint32_t rscn_queue[MAX_RSCN_COUNT];
2664 uint8_t rscn_in_ptr;
2665 uint8_t rscn_out_ptr;
2666
2667 /* Timeout timers. */
2668 uint8_t loop_down_abort_time; /* port down timer */
2669 atomic_t loop_down_timer; /* loop down timer */
2670 uint8_t link_down_timeout; /* link down timeout */
2671
2672 uint32_t timer_active;
2673 struct timer_list timer;
2674
2675 uint8_t node_name[WWN_SIZE];
2676 uint8_t port_name[WWN_SIZE];
2677 uint8_t fabric_node_name[WWN_SIZE];
bad7001c
AV
2678
2679 uint16_t fcoe_vlan_id;
2680 uint16_t fcoe_fcf_idx;
2681 uint8_t fcoe_vn_port_mac[6];
2682
7b867cf7
AC
2683 uint32_t vp_abort_cnt;
2684
2c3dfe3f 2685 struct fc_vport *fc_vport; /* holds fc_vport * for each vport */
2c3dfe3f
SJ
2686 uint16_t vp_idx; /* vport ID */
2687
2c3dfe3f 2688 unsigned long vp_flags;
2c3dfe3f
SJ
2689#define VP_IDX_ACQUIRED 0 /* bit no 0 */
2690#define VP_CREATE_NEEDED 1
2691#define VP_BIND_NEEDED 2
2692#define VP_DELETE_NEEDED 3
2693#define VP_SCR_NEEDED 4 /* State Change Request registration */
2694 atomic_t vp_state;
2695#define VP_OFFLINE 0
2696#define VP_ACTIVE 1
2697#define VP_FAILED 2
2698// #define VP_DISABLE 3
2699 uint16_t vp_err_state;
2700 uint16_t vp_prev_err_state;
2701#define VP_ERR_UNKWN 0
2702#define VP_ERR_PORTDWN 1
2703#define VP_ERR_FAB_UNSUPPORTED 2
2704#define VP_ERR_FAB_NORESOURCES 3
2705#define VP_ERR_FAB_LOGOUT 4
2706#define VP_ERR_ADAP_NORESOURCES 5
7b867cf7 2707 struct qla_hw_data *hw;
2afa19a9 2708 struct req_que *req;
1da177e4
LT
2709} scsi_qla_host_t;
2710
1da177e4
LT
2711/*
2712 * Macros to help code, maintain, etc.
2713 */
2714#define LOOP_TRANSITION(ha) \
2715 (test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \
23443b1d 2716 test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags) || \
1da177e4 2717 atomic_read(&ha->loop_state) == LOOP_DOWN)
fa2a1ce5 2718
1da177e4
LT
2719#define qla_printk(level, ha, format, arg...) \
2720 dev_printk(level , &((ha)->pdev->dev) , format , ## arg)
2721
2722/*
2723 * qla2x00 local function return status codes
2724 */
2725#define MBS_MASK 0x3fff
2726
2727#define QLA_SUCCESS (MBS_COMMAND_COMPLETE & MBS_MASK)
2728#define QLA_INVALID_COMMAND (MBS_INVALID_COMMAND & MBS_MASK)
2729#define QLA_INTERFACE_ERROR (MBS_HOST_INTERFACE_ERROR & MBS_MASK)
2730#define QLA_TEST_FAILED (MBS_TEST_FAILED & MBS_MASK)
2731#define QLA_COMMAND_ERROR (MBS_COMMAND_ERROR & MBS_MASK)
2732#define QLA_PARAMETER_ERROR (MBS_COMMAND_PARAMETER_ERROR & MBS_MASK)
2733#define QLA_PORT_ID_USED (MBS_PORT_ID_USED & MBS_MASK)
2734#define QLA_LOOP_ID_USED (MBS_LOOP_ID_USED & MBS_MASK)
2735#define QLA_ALL_IDS_IN_USE (MBS_ALL_IDS_IN_USE & MBS_MASK)
2736#define QLA_NOT_LOGGED_IN (MBS_NOT_LOGGED_IN & MBS_MASK)
2737
2738#define QLA_FUNCTION_TIMEOUT 0x100
2739#define QLA_FUNCTION_PARAMETER_ERROR 0x101
2740#define QLA_FUNCTION_FAILED 0x102
2741#define QLA_MEMORY_ALLOC_FAILED 0x103
2742#define QLA_LOCK_TIMEOUT 0x104
2743#define QLA_ABORTED 0x105
2744#define QLA_SUSPENDED 0x106
2745#define QLA_BUSY 0x107
2746#define QLA_RSCNS_HANDLED 0x108
cca5335c 2747#define QLA_ALREADY_REGISTERED 0x109
1da177e4 2748
1da177e4
LT
2749#define NVRAM_DELAY() udelay(10)
2750
2751#define INVALID_HANDLE (MAX_OUTSTANDING_COMMANDS+1)
2752
2753/*
2754 * Flash support definitions
2755 */
854165f4
AV
2756#define OPTROM_SIZE_2300 0x20000
2757#define OPTROM_SIZE_2322 0x100000
2758#define OPTROM_SIZE_24XX 0x100000
c3a2f0df 2759#define OPTROM_SIZE_25XX 0x200000
3a03eb79 2760#define OPTROM_SIZE_81XX 0x400000
1da177e4
LT
2761
2762#include "qla_gbl.h"
2763#include "qla_dbg.h"
2764#include "qla_inline.h"
1da177e4 2765
1da177e4 2766#define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr)
1da177e4
LT
2767
2768#endif