]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/net/tg3.h
tg3: Use pci_ioremap_bar()
[net-next-2.6.git] / drivers / net / tg3.h
CommitLineData
1da177e4
LT
1/* $Id: tg3.h,v 1.37.2.32 2002/03/11 12:18:18 davem Exp $
2 * tg3.h: Definitions for Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
7 */
8
9#ifndef _T3_H
10#define _T3_H
11
12#define TG3_64BIT_REG_HIGH 0x00UL
13#define TG3_64BIT_REG_LOW 0x04UL
14
15/* Descriptor block info. */
16#define TG3_BDINFO_HOST_ADDR 0x0UL /* 64-bit */
17#define TG3_BDINFO_MAXLEN_FLAGS 0x8UL /* 32-bit */
18#define BDINFO_FLAGS_USE_EXT_RECV 0x00000001 /* ext rx_buffer_desc */
19#define BDINFO_FLAGS_DISABLED 0x00000002
20#define BDINFO_FLAGS_MAXLEN_MASK 0xffff0000
21#define BDINFO_FLAGS_MAXLEN_SHIFT 16
22#define TG3_BDINFO_NIC_ADDR 0xcUL /* 32-bit */
23#define TG3_BDINFO_SIZE 0x10UL
24
25#define RX_COPY_THRESHOLD 256
26
b5d3772c
MC
27#define TG3_RX_INTERNAL_RING_SZ_5906 32
28
1da177e4
LT
29#define RX_STD_MAX_SIZE 1536
30#define RX_STD_MAX_SIZE_5705 512
31#define RX_JUMBO_MAX_SIZE 0xdeadbeef /* XXX */
32
33/* First 256 bytes are a mirror of PCI config space. */
34#define TG3PCI_VENDOR 0x00000000
35#define TG3PCI_VENDOR_BROADCOM 0x14e4
36#define TG3PCI_DEVICE 0x00000002
37#define TG3PCI_DEVICE_TIGON3_1 0x1644 /* BCM5700 */
38#define TG3PCI_DEVICE_TIGON3_2 0x1645 /* BCM5701 */
39#define TG3PCI_DEVICE_TIGON3_3 0x1646 /* BCM5702 */
40#define TG3PCI_DEVICE_TIGON3_4 0x1647 /* BCM5703 */
c88e668b
MC
41#define TG3PCI_DEVICE_TIGON3_5761S 0x1688
42#define TG3PCI_DEVICE_TIGON3_5761SE 0x1689
1da177e4
LT
43#define TG3PCI_COMMAND 0x00000004
44#define TG3PCI_STATUS 0x00000006
45#define TG3PCI_CCREVID 0x00000008
46#define TG3PCI_CACHELINESZ 0x0000000c
47#define TG3PCI_LATTIMER 0x0000000d
48#define TG3PCI_HEADERTYPE 0x0000000e
49#define TG3PCI_BIST 0x0000000f
50#define TG3PCI_BASE0_LOW 0x00000010
51#define TG3PCI_BASE0_HIGH 0x00000014
52/* 0x18 --> 0x2c unused */
53#define TG3PCI_SUBSYSVENID 0x0000002c
54#define TG3PCI_SUBSYSID 0x0000002e
55#define TG3PCI_ROMADDR 0x00000030
56#define TG3PCI_CAPLIST 0x00000034
57/* 0x35 --> 0x3c unused */
58#define TG3PCI_IRQ_LINE 0x0000003c
59#define TG3PCI_IRQ_PIN 0x0000003d
60#define TG3PCI_MIN_GNT 0x0000003e
61#define TG3PCI_MAX_LAT 0x0000003f
9974a356 62/* 0x40 --> 0x64 unused */
1da177e4
LT
63#define TG3PCI_MSI_DATA 0x00000064
64/* 0x66 --> 0x68 unused */
65#define TG3PCI_MISC_HOST_CTRL 0x00000068
66#define MISC_HOST_CTRL_CLEAR_INT 0x00000001
67#define MISC_HOST_CTRL_MASK_PCI_INT 0x00000002
68#define MISC_HOST_CTRL_BYTE_SWAP 0x00000004
69#define MISC_HOST_CTRL_WORD_SWAP 0x00000008
70#define MISC_HOST_CTRL_PCISTATE_RW 0x00000010
71#define MISC_HOST_CTRL_CLKREG_RW 0x00000020
72#define MISC_HOST_CTRL_REGWORD_SWAP 0x00000040
73#define MISC_HOST_CTRL_INDIR_ACCESS 0x00000080
74#define MISC_HOST_CTRL_IRQ_MASK_MODE 0x00000100
75#define MISC_HOST_CTRL_TAGGED_STATUS 0x00000200
76#define MISC_HOST_CTRL_CHIPREV 0xffff0000
77#define MISC_HOST_CTRL_CHIPREV_SHIFT 16
78#define GET_CHIP_REV_ID(MISC_HOST_CTRL) \
79 (((MISC_HOST_CTRL) & MISC_HOST_CTRL_CHIPREV) >> \
80 MISC_HOST_CTRL_CHIPREV_SHIFT)
81#define CHIPREV_ID_5700_A0 0x7000
82#define CHIPREV_ID_5700_A1 0x7001
83#define CHIPREV_ID_5700_B0 0x7100
84#define CHIPREV_ID_5700_B1 0x7101
85#define CHIPREV_ID_5700_B3 0x7102
86#define CHIPREV_ID_5700_ALTIMA 0x7104
87#define CHIPREV_ID_5700_C0 0x7200
88#define CHIPREV_ID_5701_A0 0x0000
89#define CHIPREV_ID_5701_B0 0x0100
90#define CHIPREV_ID_5701_B2 0x0102
91#define CHIPREV_ID_5701_B5 0x0105
92#define CHIPREV_ID_5703_A0 0x1000
93#define CHIPREV_ID_5703_A1 0x1001
94#define CHIPREV_ID_5703_A2 0x1002
95#define CHIPREV_ID_5703_A3 0x1003
96#define CHIPREV_ID_5704_A0 0x2000
97#define CHIPREV_ID_5704_A1 0x2001
98#define CHIPREV_ID_5704_A2 0x2002
99#define CHIPREV_ID_5704_A3 0x2003
100#define CHIPREV_ID_5705_A0 0x3000
101#define CHIPREV_ID_5705_A1 0x3001
102#define CHIPREV_ID_5705_A2 0x3002
103#define CHIPREV_ID_5705_A3 0x3003
104#define CHIPREV_ID_5750_A0 0x4000
105#define CHIPREV_ID_5750_A1 0x4001
106#define CHIPREV_ID_5750_A3 0x4003
52c0fd83 107#define CHIPREV_ID_5750_C2 0x4202
ff645bec
MC
108#define CHIPREV_ID_5752_A0_HW 0x5000
109#define CHIPREV_ID_5752_A0 0x6000
053d7800 110#define CHIPREV_ID_5752_A1 0x6001
7544b097 111#define CHIPREV_ID_5714_A2 0x9002
b5d3772c 112#define CHIPREV_ID_5906_A1 0xc001
d30cdd28 113#define CHIPREV_ID_5784_A0 0x5784000
b5af7126 114#define CHIPREV_ID_5784_A1 0x5784001
ce057f01 115#define CHIPREV_ID_5761_A0 0x5761000
b5af7126 116#define CHIPREV_ID_5761_A1 0x5761001
1da177e4
LT
117#define GET_ASIC_REV(CHIP_REV_ID) ((CHIP_REV_ID) >> 12)
118#define ASIC_REV_5700 0x07
119#define ASIC_REV_5701 0x00
120#define ASIC_REV_5703 0x01
121#define ASIC_REV_5704 0x02
122#define ASIC_REV_5705 0x03
123#define ASIC_REV_5750 0x04
ff645bec 124#define ASIC_REV_5752 0x06
4cf78e4f 125#define ASIC_REV_5780 0x08
a4e2b347 126#define ASIC_REV_5714 0x09
af36e6b6 127#define ASIC_REV_5755 0x0a
d9ab5ad1 128#define ASIC_REV_5787 0x0b
b5d3772c 129#define ASIC_REV_5906 0x0c
795d01c5 130#define ASIC_REV_USE_PROD_ID_REG 0x0f
d30cdd28 131#define ASIC_REV_5784 0x5784
6b91fa02 132#define ASIC_REV_5761 0x5761
57e6983c 133#define ASIC_REV_5785 0x5785
1da177e4
LT
134#define GET_CHIP_REV(CHIP_REV_ID) ((CHIP_REV_ID) >> 8)
135#define CHIPREV_5700_AX 0x70
136#define CHIPREV_5700_BX 0x71
137#define CHIPREV_5700_CX 0x72
138#define CHIPREV_5701_AX 0x00
139#define CHIPREV_5703_AX 0x10
140#define CHIPREV_5704_AX 0x20
141#define CHIPREV_5704_BX 0x21
142#define CHIPREV_5750_AX 0x40
143#define CHIPREV_5750_BX 0x41
b2a5c19c
MC
144#define CHIPREV_5784_AX 0x57840
145#define CHIPREV_5761_AX 0x57610
1da177e4
LT
146#define GET_METAL_REV(CHIP_REV_ID) ((CHIP_REV_ID) & 0xff)
147#define METAL_REV_A0 0x00
148#define METAL_REV_A1 0x01
149#define METAL_REV_B0 0x00
150#define METAL_REV_B1 0x01
151#define METAL_REV_B2 0x02
152#define TG3PCI_DMA_RW_CTRL 0x0000006c
153#define DMA_RWCTRL_MIN_DMA 0x000000ff
154#define DMA_RWCTRL_MIN_DMA_SHIFT 0
155#define DMA_RWCTRL_READ_BNDRY_MASK 0x00000700
156#define DMA_RWCTRL_READ_BNDRY_DISAB 0x00000000
157#define DMA_RWCTRL_READ_BNDRY_16 0x00000100
158#define DMA_RWCTRL_READ_BNDRY_128_PCIX 0x00000100
159#define DMA_RWCTRL_READ_BNDRY_32 0x00000200
160#define DMA_RWCTRL_READ_BNDRY_256_PCIX 0x00000200
161#define DMA_RWCTRL_READ_BNDRY_64 0x00000300
162#define DMA_RWCTRL_READ_BNDRY_384_PCIX 0x00000300
163#define DMA_RWCTRL_READ_BNDRY_128 0x00000400
164#define DMA_RWCTRL_READ_BNDRY_256 0x00000500
165#define DMA_RWCTRL_READ_BNDRY_512 0x00000600
166#define DMA_RWCTRL_READ_BNDRY_1024 0x00000700
167#define DMA_RWCTRL_WRITE_BNDRY_MASK 0x00003800
168#define DMA_RWCTRL_WRITE_BNDRY_DISAB 0x00000000
169#define DMA_RWCTRL_WRITE_BNDRY_16 0x00000800
170#define DMA_RWCTRL_WRITE_BNDRY_128_PCIX 0x00000800
171#define DMA_RWCTRL_WRITE_BNDRY_32 0x00001000
172#define DMA_RWCTRL_WRITE_BNDRY_256_PCIX 0x00001000
173#define DMA_RWCTRL_WRITE_BNDRY_64 0x00001800
174#define DMA_RWCTRL_WRITE_BNDRY_384_PCIX 0x00001800
175#define DMA_RWCTRL_WRITE_BNDRY_128 0x00002000
176#define DMA_RWCTRL_WRITE_BNDRY_256 0x00002800
177#define DMA_RWCTRL_WRITE_BNDRY_512 0x00003000
178#define DMA_RWCTRL_WRITE_BNDRY_1024 0x00003800
179#define DMA_RWCTRL_ONE_DMA 0x00004000
180#define DMA_RWCTRL_READ_WATER 0x00070000
181#define DMA_RWCTRL_READ_WATER_SHIFT 16
182#define DMA_RWCTRL_WRITE_WATER 0x00380000
183#define DMA_RWCTRL_WRITE_WATER_SHIFT 19
184#define DMA_RWCTRL_USE_MEM_READ_MULT 0x00400000
185#define DMA_RWCTRL_ASSERT_ALL_BE 0x00800000
186#define DMA_RWCTRL_PCI_READ_CMD 0x0f000000
187#define DMA_RWCTRL_PCI_READ_CMD_SHIFT 24
188#define DMA_RWCTRL_PCI_WRITE_CMD 0xf0000000
189#define DMA_RWCTRL_PCI_WRITE_CMD_SHIFT 28
190#define DMA_RWCTRL_WRITE_BNDRY_64_PCIE 0x10000000
191#define DMA_RWCTRL_WRITE_BNDRY_128_PCIE 0x30000000
192#define DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE 0x70000000
193#define TG3PCI_PCISTATE 0x00000070
194#define PCISTATE_FORCE_RESET 0x00000001
195#define PCISTATE_INT_NOT_ACTIVE 0x00000002
196#define PCISTATE_CONV_PCI_MODE 0x00000004
197#define PCISTATE_BUS_SPEED_HIGH 0x00000008
198#define PCISTATE_BUS_32BIT 0x00000010
199#define PCISTATE_ROM_ENABLE 0x00000020
200#define PCISTATE_ROM_RETRY_ENABLE 0x00000040
201#define PCISTATE_FLAT_VIEW 0x00000100
202#define PCISTATE_RETRY_SAME_DMA 0x00002000
0d3031d9
MC
203#define PCISTATE_ALLOW_APE_CTLSPC_WR 0x00010000
204#define PCISTATE_ALLOW_APE_SHMEM_WR 0x00020000
1da177e4
LT
205#define TG3PCI_CLOCK_CTRL 0x00000074
206#define CLOCK_CTRL_CORECLK_DISABLE 0x00000200
207#define CLOCK_CTRL_RXCLK_DISABLE 0x00000400
208#define CLOCK_CTRL_TXCLK_DISABLE 0x00000800
209#define CLOCK_CTRL_ALTCLK 0x00001000
210#define CLOCK_CTRL_PWRDOWN_PLL133 0x00008000
211#define CLOCK_CTRL_44MHZ_CORE 0x00040000
212#define CLOCK_CTRL_625_CORE 0x00100000
213#define CLOCK_CTRL_FORCE_CLKRUN 0x00200000
214#define CLOCK_CTRL_CLKRUN_OENABLE 0x00400000
215#define CLOCK_CTRL_DELAY_PCI_GRANT 0x80000000
216#define TG3PCI_REG_BASE_ADDR 0x00000078
217#define TG3PCI_MEM_WIN_BASE_ADDR 0x0000007c
218#define TG3PCI_REG_DATA 0x00000080
219#define TG3PCI_MEM_WIN_DATA 0x00000084
220#define TG3PCI_MODE_CTRL 0x00000088
221#define TG3PCI_MISC_CFG 0x0000008c
222#define TG3PCI_MISC_LOCAL_CTRL 0x00000090
223/* 0x94 --> 0x98 unused */
224#define TG3PCI_STD_RING_PROD_IDX 0x00000098 /* 64-bit */
225#define TG3PCI_RCV_RET_RING_CON_IDX 0x000000a0 /* 64-bit */
226#define TG3PCI_SND_PROD_IDX 0x000000a8 /* 64-bit */
227/* 0xb0 --> 0xb8 unused */
228#define TG3PCI_DUAL_MAC_CTRL 0x000000b8
229#define DUAL_MAC_CTRL_CH_MASK 0x00000003
230#define DUAL_MAC_CTRL_ID 0x00000004
795d01c5
MC
231#define TG3PCI_PRODID_ASICREV 0x000000bc
232#define PROD_ID_ASIC_REV_MASK 0x0fffffff
233/* 0xc0 --> 0x100 unused */
1da177e4
LT
234
235/* 0x100 --> 0x200 unused */
236
237/* Mailbox registers */
238#define MAILBOX_INTERRUPT_0 0x00000200 /* 64-bit */
239#define MAILBOX_INTERRUPT_1 0x00000208 /* 64-bit */
240#define MAILBOX_INTERRUPT_2 0x00000210 /* 64-bit */
241#define MAILBOX_INTERRUPT_3 0x00000218 /* 64-bit */
242#define MAILBOX_GENERAL_0 0x00000220 /* 64-bit */
243#define MAILBOX_GENERAL_1 0x00000228 /* 64-bit */
244#define MAILBOX_GENERAL_2 0x00000230 /* 64-bit */
245#define MAILBOX_GENERAL_3 0x00000238 /* 64-bit */
246#define MAILBOX_GENERAL_4 0x00000240 /* 64-bit */
247#define MAILBOX_GENERAL_5 0x00000248 /* 64-bit */
248#define MAILBOX_GENERAL_6 0x00000250 /* 64-bit */
249#define MAILBOX_GENERAL_7 0x00000258 /* 64-bit */
250#define MAILBOX_RELOAD_STAT 0x00000260 /* 64-bit */
251#define MAILBOX_RCV_STD_PROD_IDX 0x00000268 /* 64-bit */
252#define MAILBOX_RCV_JUMBO_PROD_IDX 0x00000270 /* 64-bit */
253#define MAILBOX_RCV_MINI_PROD_IDX 0x00000278 /* 64-bit */
254#define MAILBOX_RCVRET_CON_IDX_0 0x00000280 /* 64-bit */
255#define MAILBOX_RCVRET_CON_IDX_1 0x00000288 /* 64-bit */
256#define MAILBOX_RCVRET_CON_IDX_2 0x00000290 /* 64-bit */
257#define MAILBOX_RCVRET_CON_IDX_3 0x00000298 /* 64-bit */
258#define MAILBOX_RCVRET_CON_IDX_4 0x000002a0 /* 64-bit */
259#define MAILBOX_RCVRET_CON_IDX_5 0x000002a8 /* 64-bit */
260#define MAILBOX_RCVRET_CON_IDX_6 0x000002b0 /* 64-bit */
261#define MAILBOX_RCVRET_CON_IDX_7 0x000002b8 /* 64-bit */
262#define MAILBOX_RCVRET_CON_IDX_8 0x000002c0 /* 64-bit */
263#define MAILBOX_RCVRET_CON_IDX_9 0x000002c8 /* 64-bit */
264#define MAILBOX_RCVRET_CON_IDX_10 0x000002d0 /* 64-bit */
265#define MAILBOX_RCVRET_CON_IDX_11 0x000002d8 /* 64-bit */
266#define MAILBOX_RCVRET_CON_IDX_12 0x000002e0 /* 64-bit */
267#define MAILBOX_RCVRET_CON_IDX_13 0x000002e8 /* 64-bit */
268#define MAILBOX_RCVRET_CON_IDX_14 0x000002f0 /* 64-bit */
269#define MAILBOX_RCVRET_CON_IDX_15 0x000002f8 /* 64-bit */
270#define MAILBOX_SNDHOST_PROD_IDX_0 0x00000300 /* 64-bit */
271#define MAILBOX_SNDHOST_PROD_IDX_1 0x00000308 /* 64-bit */
272#define MAILBOX_SNDHOST_PROD_IDX_2 0x00000310 /* 64-bit */
273#define MAILBOX_SNDHOST_PROD_IDX_3 0x00000318 /* 64-bit */
274#define MAILBOX_SNDHOST_PROD_IDX_4 0x00000320 /* 64-bit */
275#define MAILBOX_SNDHOST_PROD_IDX_5 0x00000328 /* 64-bit */
276#define MAILBOX_SNDHOST_PROD_IDX_6 0x00000330 /* 64-bit */
277#define MAILBOX_SNDHOST_PROD_IDX_7 0x00000338 /* 64-bit */
278#define MAILBOX_SNDHOST_PROD_IDX_8 0x00000340 /* 64-bit */
279#define MAILBOX_SNDHOST_PROD_IDX_9 0x00000348 /* 64-bit */
280#define MAILBOX_SNDHOST_PROD_IDX_10 0x00000350 /* 64-bit */
281#define MAILBOX_SNDHOST_PROD_IDX_11 0x00000358 /* 64-bit */
282#define MAILBOX_SNDHOST_PROD_IDX_12 0x00000360 /* 64-bit */
283#define MAILBOX_SNDHOST_PROD_IDX_13 0x00000368 /* 64-bit */
284#define MAILBOX_SNDHOST_PROD_IDX_14 0x00000370 /* 64-bit */
285#define MAILBOX_SNDHOST_PROD_IDX_15 0x00000378 /* 64-bit */
286#define MAILBOX_SNDNIC_PROD_IDX_0 0x00000380 /* 64-bit */
287#define MAILBOX_SNDNIC_PROD_IDX_1 0x00000388 /* 64-bit */
288#define MAILBOX_SNDNIC_PROD_IDX_2 0x00000390 /* 64-bit */
289#define MAILBOX_SNDNIC_PROD_IDX_3 0x00000398 /* 64-bit */
290#define MAILBOX_SNDNIC_PROD_IDX_4 0x000003a0 /* 64-bit */
291#define MAILBOX_SNDNIC_PROD_IDX_5 0x000003a8 /* 64-bit */
292#define MAILBOX_SNDNIC_PROD_IDX_6 0x000003b0 /* 64-bit */
293#define MAILBOX_SNDNIC_PROD_IDX_7 0x000003b8 /* 64-bit */
294#define MAILBOX_SNDNIC_PROD_IDX_8 0x000003c0 /* 64-bit */
295#define MAILBOX_SNDNIC_PROD_IDX_9 0x000003c8 /* 64-bit */
296#define MAILBOX_SNDNIC_PROD_IDX_10 0x000003d0 /* 64-bit */
297#define MAILBOX_SNDNIC_PROD_IDX_11 0x000003d8 /* 64-bit */
298#define MAILBOX_SNDNIC_PROD_IDX_12 0x000003e0 /* 64-bit */
299#define MAILBOX_SNDNIC_PROD_IDX_13 0x000003e8 /* 64-bit */
300#define MAILBOX_SNDNIC_PROD_IDX_14 0x000003f0 /* 64-bit */
301#define MAILBOX_SNDNIC_PROD_IDX_15 0x000003f8 /* 64-bit */
302
303/* MAC control registers */
304#define MAC_MODE 0x00000400
305#define MAC_MODE_RESET 0x00000001
306#define MAC_MODE_HALF_DUPLEX 0x00000002
307#define MAC_MODE_PORT_MODE_MASK 0x0000000c
308#define MAC_MODE_PORT_MODE_TBI 0x0000000c
309#define MAC_MODE_PORT_MODE_GMII 0x00000008
310#define MAC_MODE_PORT_MODE_MII 0x00000004
311#define MAC_MODE_PORT_MODE_NONE 0x00000000
312#define MAC_MODE_PORT_INT_LPBACK 0x00000010
313#define MAC_MODE_TAGGED_MAC_CTRL 0x00000080
314#define MAC_MODE_TX_BURSTING 0x00000100
315#define MAC_MODE_MAX_DEFER 0x00000200
316#define MAC_MODE_LINK_POLARITY 0x00000400
317#define MAC_MODE_RXSTAT_ENABLE 0x00000800
318#define MAC_MODE_RXSTAT_CLEAR 0x00001000
319#define MAC_MODE_RXSTAT_FLUSH 0x00002000
320#define MAC_MODE_TXSTAT_ENABLE 0x00004000
321#define MAC_MODE_TXSTAT_CLEAR 0x00008000
322#define MAC_MODE_TXSTAT_FLUSH 0x00010000
323#define MAC_MODE_SEND_CONFIGS 0x00020000
324#define MAC_MODE_MAGIC_PKT_ENABLE 0x00040000
325#define MAC_MODE_ACPI_ENABLE 0x00080000
326#define MAC_MODE_MIP_ENABLE 0x00100000
327#define MAC_MODE_TDE_ENABLE 0x00200000
328#define MAC_MODE_RDE_ENABLE 0x00400000
329#define MAC_MODE_FHDE_ENABLE 0x00800000
3bda1258
MC
330#define MAC_MODE_APE_RX_EN 0x08000000
331#define MAC_MODE_APE_TX_EN 0x10000000
1da177e4
LT
332#define MAC_STATUS 0x00000404
333#define MAC_STATUS_PCS_SYNCED 0x00000001
334#define MAC_STATUS_SIGNAL_DET 0x00000002
335#define MAC_STATUS_RCVD_CFG 0x00000004
336#define MAC_STATUS_CFG_CHANGED 0x00000008
337#define MAC_STATUS_SYNC_CHANGED 0x00000010
338#define MAC_STATUS_PORT_DEC_ERR 0x00000400
339#define MAC_STATUS_LNKSTATE_CHANGED 0x00001000
340#define MAC_STATUS_MI_COMPLETION 0x00400000
341#define MAC_STATUS_MI_INTERRUPT 0x00800000
342#define MAC_STATUS_AP_ERROR 0x01000000
343#define MAC_STATUS_ODI_ERROR 0x02000000
344#define MAC_STATUS_RXSTAT_OVERRUN 0x04000000
345#define MAC_STATUS_TXSTAT_OVERRUN 0x08000000
346#define MAC_EVENT 0x00000408
347#define MAC_EVENT_PORT_DECODE_ERR 0x00000400
348#define MAC_EVENT_LNKSTATE_CHANGED 0x00001000
349#define MAC_EVENT_MI_COMPLETION 0x00400000
350#define MAC_EVENT_MI_INTERRUPT 0x00800000
351#define MAC_EVENT_AP_ERROR 0x01000000
352#define MAC_EVENT_ODI_ERROR 0x02000000
353#define MAC_EVENT_RXSTAT_OVERRUN 0x04000000
354#define MAC_EVENT_TXSTAT_OVERRUN 0x08000000
355#define MAC_LED_CTRL 0x0000040c
356#define LED_CTRL_LNKLED_OVERRIDE 0x00000001
357#define LED_CTRL_1000MBPS_ON 0x00000002
358#define LED_CTRL_100MBPS_ON 0x00000004
359#define LED_CTRL_10MBPS_ON 0x00000008
360#define LED_CTRL_TRAFFIC_OVERRIDE 0x00000010
361#define LED_CTRL_TRAFFIC_BLINK 0x00000020
362#define LED_CTRL_TRAFFIC_LED 0x00000040
363#define LED_CTRL_1000MBPS_STATUS 0x00000080
364#define LED_CTRL_100MBPS_STATUS 0x00000100
365#define LED_CTRL_10MBPS_STATUS 0x00000200
366#define LED_CTRL_TRAFFIC_STATUS 0x00000400
367#define LED_CTRL_MODE_MAC 0x00000000
368#define LED_CTRL_MODE_PHY_1 0x00000800
369#define LED_CTRL_MODE_PHY_2 0x00001000
370#define LED_CTRL_MODE_SHASTA_MAC 0x00002000
371#define LED_CTRL_MODE_SHARED 0x00004000
372#define LED_CTRL_MODE_COMBO 0x00008000
373#define LED_CTRL_BLINK_RATE_MASK 0x7ff80000
374#define LED_CTRL_BLINK_RATE_SHIFT 19
375#define LED_CTRL_BLINK_PER_OVERRIDE 0x00080000
376#define LED_CTRL_BLINK_RATE_OVERRIDE 0x80000000
377#define MAC_ADDR_0_HIGH 0x00000410 /* upper 2 bytes */
378#define MAC_ADDR_0_LOW 0x00000414 /* lower 4 bytes */
379#define MAC_ADDR_1_HIGH 0x00000418 /* upper 2 bytes */
380#define MAC_ADDR_1_LOW 0x0000041c /* lower 4 bytes */
381#define MAC_ADDR_2_HIGH 0x00000420 /* upper 2 bytes */
382#define MAC_ADDR_2_LOW 0x00000424 /* lower 4 bytes */
383#define MAC_ADDR_3_HIGH 0x00000428 /* upper 2 bytes */
384#define MAC_ADDR_3_LOW 0x0000042c /* lower 4 bytes */
385#define MAC_ACPI_MBUF_PTR 0x00000430
386#define MAC_ACPI_LEN_OFFSET 0x00000434
387#define ACPI_LENOFF_LEN_MASK 0x0000ffff
388#define ACPI_LENOFF_LEN_SHIFT 0
389#define ACPI_LENOFF_OFF_MASK 0x0fff0000
390#define ACPI_LENOFF_OFF_SHIFT 16
391#define MAC_TX_BACKOFF_SEED 0x00000438
392#define TX_BACKOFF_SEED_MASK 0x000003ff
393#define MAC_RX_MTU_SIZE 0x0000043c
394#define RX_MTU_SIZE_MASK 0x0000ffff
395#define MAC_PCS_TEST 0x00000440
396#define PCS_TEST_PATTERN_MASK 0x000fffff
397#define PCS_TEST_PATTERN_SHIFT 0
398#define PCS_TEST_ENABLE 0x00100000
399#define MAC_TX_AUTO_NEG 0x00000444
400#define TX_AUTO_NEG_MASK 0x0000ffff
401#define TX_AUTO_NEG_SHIFT 0
402#define MAC_RX_AUTO_NEG 0x00000448
403#define RX_AUTO_NEG_MASK 0x0000ffff
404#define RX_AUTO_NEG_SHIFT 0
405#define MAC_MI_COM 0x0000044c
406#define MI_COM_CMD_MASK 0x0c000000
407#define MI_COM_CMD_WRITE 0x04000000
408#define MI_COM_CMD_READ 0x08000000
409#define MI_COM_READ_FAILED 0x10000000
410#define MI_COM_START 0x20000000
411#define MI_COM_BUSY 0x20000000
412#define MI_COM_PHY_ADDR_MASK 0x03e00000
413#define MI_COM_PHY_ADDR_SHIFT 21
414#define MI_COM_REG_ADDR_MASK 0x001f0000
415#define MI_COM_REG_ADDR_SHIFT 16
416#define MI_COM_DATA_MASK 0x0000ffff
417#define MAC_MI_STAT 0x00000450
418#define MAC_MI_STAT_LNKSTAT_ATTN_ENAB 0x00000001
419#define MAC_MI_MODE 0x00000454
420#define MAC_MI_MODE_CLK_10MHZ 0x00000001
421#define MAC_MI_MODE_SHORT_PREAMBLE 0x00000002
422#define MAC_MI_MODE_AUTO_POLL 0x00000010
8ef21428 423#define MAC_MI_MODE_500KHZ_CONST 0x00008000
1da177e4
LT
424#define MAC_MI_MODE_BASE 0x000c0000 /* XXX magic values XXX */
425#define MAC_AUTO_POLL_STATUS 0x00000458
426#define MAC_AUTO_POLL_ERROR 0x00000001
427#define MAC_TX_MODE 0x0000045c
428#define TX_MODE_RESET 0x00000001
429#define TX_MODE_ENABLE 0x00000002
430#define TX_MODE_FLOW_CTRL_ENABLE 0x00000010
431#define TX_MODE_BIG_BCKOFF_ENABLE 0x00000020
432#define TX_MODE_LONG_PAUSE_ENABLE 0x00000040
433#define MAC_TX_STATUS 0x00000460
434#define TX_STATUS_XOFFED 0x00000001
435#define TX_STATUS_SENT_XOFF 0x00000002
436#define TX_STATUS_SENT_XON 0x00000004
437#define TX_STATUS_LINK_UP 0x00000008
438#define TX_STATUS_ODI_UNDERRUN 0x00000010
439#define TX_STATUS_ODI_OVERRUN 0x00000020
440#define MAC_TX_LENGTHS 0x00000464
441#define TX_LENGTHS_SLOT_TIME_MASK 0x000000ff
442#define TX_LENGTHS_SLOT_TIME_SHIFT 0
443#define TX_LENGTHS_IPG_MASK 0x00000f00
444#define TX_LENGTHS_IPG_SHIFT 8
445#define TX_LENGTHS_IPG_CRS_MASK 0x00003000
446#define TX_LENGTHS_IPG_CRS_SHIFT 12
447#define MAC_RX_MODE 0x00000468
448#define RX_MODE_RESET 0x00000001
449#define RX_MODE_ENABLE 0x00000002
450#define RX_MODE_FLOW_CTRL_ENABLE 0x00000004
451#define RX_MODE_KEEP_MAC_CTRL 0x00000008
452#define RX_MODE_KEEP_PAUSE 0x00000010
453#define RX_MODE_ACCEPT_OVERSIZED 0x00000020
454#define RX_MODE_ACCEPT_RUNTS 0x00000040
455#define RX_MODE_LEN_CHECK 0x00000080
456#define RX_MODE_PROMISC 0x00000100
457#define RX_MODE_NO_CRC_CHECK 0x00000200
458#define RX_MODE_KEEP_VLAN_TAG 0x00000400
af36e6b6 459#define RX_MODE_IPV6_CSUM_ENABLE 0x01000000
1da177e4
LT
460#define MAC_RX_STATUS 0x0000046c
461#define RX_STATUS_REMOTE_TX_XOFFED 0x00000001
462#define RX_STATUS_XOFF_RCVD 0x00000002
463#define RX_STATUS_XON_RCVD 0x00000004
464#define MAC_HASH_REG_0 0x00000470
465#define MAC_HASH_REG_1 0x00000474
466#define MAC_HASH_REG_2 0x00000478
467#define MAC_HASH_REG_3 0x0000047c
468#define MAC_RCV_RULE_0 0x00000480
469#define MAC_RCV_VALUE_0 0x00000484
470#define MAC_RCV_RULE_1 0x00000488
471#define MAC_RCV_VALUE_1 0x0000048c
472#define MAC_RCV_RULE_2 0x00000490
473#define MAC_RCV_VALUE_2 0x00000494
474#define MAC_RCV_RULE_3 0x00000498
475#define MAC_RCV_VALUE_3 0x0000049c
476#define MAC_RCV_RULE_4 0x000004a0
477#define MAC_RCV_VALUE_4 0x000004a4
478#define MAC_RCV_RULE_5 0x000004a8
479#define MAC_RCV_VALUE_5 0x000004ac
480#define MAC_RCV_RULE_6 0x000004b0
481#define MAC_RCV_VALUE_6 0x000004b4
482#define MAC_RCV_RULE_7 0x000004b8
483#define MAC_RCV_VALUE_7 0x000004bc
484#define MAC_RCV_RULE_8 0x000004c0
485#define MAC_RCV_VALUE_8 0x000004c4
486#define MAC_RCV_RULE_9 0x000004c8
487#define MAC_RCV_VALUE_9 0x000004cc
488#define MAC_RCV_RULE_10 0x000004d0
489#define MAC_RCV_VALUE_10 0x000004d4
490#define MAC_RCV_RULE_11 0x000004d8
491#define MAC_RCV_VALUE_11 0x000004dc
492#define MAC_RCV_RULE_12 0x000004e0
493#define MAC_RCV_VALUE_12 0x000004e4
494#define MAC_RCV_RULE_13 0x000004e8
495#define MAC_RCV_VALUE_13 0x000004ec
496#define MAC_RCV_RULE_14 0x000004f0
497#define MAC_RCV_VALUE_14 0x000004f4
498#define MAC_RCV_RULE_15 0x000004f8
499#define MAC_RCV_VALUE_15 0x000004fc
500#define RCV_RULE_DISABLE_MASK 0x7fffffff
501#define MAC_RCV_RULE_CFG 0x00000500
502#define RCV_RULE_CFG_DEFAULT_CLASS 0x00000008
503#define MAC_LOW_WMARK_MAX_RX_FRAME 0x00000504
504/* 0x508 --> 0x520 unused */
505#define MAC_HASHREGU_0 0x00000520
506#define MAC_HASHREGU_1 0x00000524
507#define MAC_HASHREGU_2 0x00000528
508#define MAC_HASHREGU_3 0x0000052c
509#define MAC_EXTADDR_0_HIGH 0x00000530
510#define MAC_EXTADDR_0_LOW 0x00000534
511#define MAC_EXTADDR_1_HIGH 0x00000538
512#define MAC_EXTADDR_1_LOW 0x0000053c
513#define MAC_EXTADDR_2_HIGH 0x00000540
514#define MAC_EXTADDR_2_LOW 0x00000544
515#define MAC_EXTADDR_3_HIGH 0x00000548
516#define MAC_EXTADDR_3_LOW 0x0000054c
517#define MAC_EXTADDR_4_HIGH 0x00000550
518#define MAC_EXTADDR_4_LOW 0x00000554
519#define MAC_EXTADDR_5_HIGH 0x00000558
520#define MAC_EXTADDR_5_LOW 0x0000055c
521#define MAC_EXTADDR_6_HIGH 0x00000560
522#define MAC_EXTADDR_6_LOW 0x00000564
523#define MAC_EXTADDR_7_HIGH 0x00000568
524#define MAC_EXTADDR_7_LOW 0x0000056c
525#define MAC_EXTADDR_8_HIGH 0x00000570
526#define MAC_EXTADDR_8_LOW 0x00000574
527#define MAC_EXTADDR_9_HIGH 0x00000578
528#define MAC_EXTADDR_9_LOW 0x0000057c
529#define MAC_EXTADDR_10_HIGH 0x00000580
530#define MAC_EXTADDR_10_LOW 0x00000584
531#define MAC_EXTADDR_11_HIGH 0x00000588
532#define MAC_EXTADDR_11_LOW 0x0000058c
533#define MAC_SERDES_CFG 0x00000590
534#define MAC_SERDES_CFG_EDGE_SELECT 0x00001000
535#define MAC_SERDES_STAT 0x00000594
a9daf367
MC
536/* 0x598 --> 0x5a0 unused */
537#define MAC_PHYCFG1 0x000005a0
538#define MAC_PHYCFG1_RGMII_INT 0x00000001
539#define MAC_PHYCFG1_RGMII_EXT_RX_DEC 0x02000000
540#define MAC_PHYCFG1_RGMII_SND_STAT_EN 0x04000000
541#define MAC_PHYCFG1_TXC_DRV 0x20000000
542#define MAC_PHYCFG2 0x000005a4
543#define MAC_PHYCFG2_INBAND_ENABLE 0x00000001
544#define MAC_EXT_RGMII_MODE 0x000005a8
545#define MAC_RGMII_MODE_TX_ENABLE 0x00000001
546#define MAC_RGMII_MODE_TX_LOWPWR 0x00000002
547#define MAC_RGMII_MODE_TX_RESET 0x00000004
548#define MAC_RGMII_MODE_RX_INT_B 0x00000100
549#define MAC_RGMII_MODE_RX_QUALITY 0x00000200
550#define MAC_RGMII_MODE_RX_ACTIVITY 0x00000400
551#define MAC_RGMII_MODE_RX_ENG_DET 0x00000800
552/* 0x5ac --> 0x5b0 unused */
a4e2b347
MC
553#define SERDES_RX_CTRL 0x000005b0 /* 5780/5714 only */
554#define SERDES_RX_SIG_DETECT 0x00000400
1da177e4
LT
555#define SG_DIG_CTRL 0x000005b0
556#define SG_DIG_USING_HW_AUTONEG 0x80000000
557#define SG_DIG_SOFT_RESET 0x40000000
558#define SG_DIG_DISABLE_LINKRDY 0x20000000
559#define SG_DIG_CRC16_CLEAR_N 0x01000000
560#define SG_DIG_EN10B 0x00800000
561#define SG_DIG_CLEAR_STATUS 0x00400000
562#define SG_DIG_LOCAL_DUPLEX_STATUS 0x00200000
563#define SG_DIG_LOCAL_LINK_STATUS 0x00100000
564#define SG_DIG_SPEED_STATUS_MASK 0x000c0000
565#define SG_DIG_SPEED_STATUS_SHIFT 18
566#define SG_DIG_JUMBO_PACKET_DISABLE 0x00020000
567#define SG_DIG_RESTART_AUTONEG 0x00010000
568#define SG_DIG_FIBER_MODE 0x00008000
569#define SG_DIG_REMOTE_FAULT_MASK 0x00006000
570#define SG_DIG_PAUSE_MASK 0x00001800
c98f6e3b
MC
571#define SG_DIG_PAUSE_CAP 0x00000800
572#define SG_DIG_ASYM_PAUSE 0x00001000
1da177e4
LT
573#define SG_DIG_GBIC_ENABLE 0x00000400
574#define SG_DIG_CHECK_END_ENABLE 0x00000200
575#define SG_DIG_SGMII_AUTONEG_TIMER 0x00000100
576#define SG_DIG_CLOCK_PHASE_SELECT 0x00000080
577#define SG_DIG_GMII_INPUT_SELECT 0x00000040
578#define SG_DIG_MRADV_CRC16_SELECT 0x00000020
579#define SG_DIG_COMMA_DETECT_ENABLE 0x00000010
580#define SG_DIG_AUTONEG_TIMER_REDUCE 0x00000008
581#define SG_DIG_AUTONEG_LOW_ENABLE 0x00000004
582#define SG_DIG_REMOTE_LOOPBACK 0x00000002
583#define SG_DIG_LOOPBACK 0x00000001
c98f6e3b
MC
584#define SG_DIG_COMMON_SETUP (SG_DIG_CRC16_CLEAR_N | \
585 SG_DIG_LOCAL_DUPLEX_STATUS | \
586 SG_DIG_LOCAL_LINK_STATUS | \
587 (0x2 << SG_DIG_SPEED_STATUS_SHIFT) | \
588 SG_DIG_FIBER_MODE | SG_DIG_GBIC_ENABLE)
1da177e4
LT
589#define SG_DIG_STATUS 0x000005b4
590#define SG_DIG_CRC16_BUS_MASK 0xffff0000
591#define SG_DIG_PARTNER_FAULT_MASK 0x00600000 /* If !MRADV_CRC16_SELECT */
592#define SG_DIG_PARTNER_ASYM_PAUSE 0x00100000 /* If !MRADV_CRC16_SELECT */
593#define SG_DIG_PARTNER_PAUSE_CAPABLE 0x00080000 /* If !MRADV_CRC16_SELECT */
594#define SG_DIG_PARTNER_HALF_DUPLEX 0x00040000 /* If !MRADV_CRC16_SELECT */
595#define SG_DIG_PARTNER_FULL_DUPLEX 0x00020000 /* If !MRADV_CRC16_SELECT */
596#define SG_DIG_PARTNER_NEXT_PAGE 0x00010000 /* If !MRADV_CRC16_SELECT */
597#define SG_DIG_AUTONEG_STATE_MASK 0x00000ff0
598#define SG_DIG_COMMA_DETECTOR 0x00000008
599#define SG_DIG_MAC_ACK_STATUS 0x00000004
600#define SG_DIG_AUTONEG_COMPLETE 0x00000002
601#define SG_DIG_AUTONEG_ERROR 0x00000001
602/* 0x5b8 --> 0x600 unused */
603#define MAC_TX_MAC_STATE_BASE 0x00000600 /* 16 bytes */
604#define MAC_RX_MAC_STATE_BASE 0x00000610 /* 20 bytes */
605/* 0x624 --> 0x800 unused */
606#define MAC_TX_STATS_OCTETS 0x00000800
607#define MAC_TX_STATS_RESV1 0x00000804
608#define MAC_TX_STATS_COLLISIONS 0x00000808
609#define MAC_TX_STATS_XON_SENT 0x0000080c
610#define MAC_TX_STATS_XOFF_SENT 0x00000810
611#define MAC_TX_STATS_RESV2 0x00000814
612#define MAC_TX_STATS_MAC_ERRORS 0x00000818
613#define MAC_TX_STATS_SINGLE_COLLISIONS 0x0000081c
614#define MAC_TX_STATS_MULT_COLLISIONS 0x00000820
615#define MAC_TX_STATS_DEFERRED 0x00000824
616#define MAC_TX_STATS_RESV3 0x00000828
617#define MAC_TX_STATS_EXCESSIVE_COL 0x0000082c
618#define MAC_TX_STATS_LATE_COL 0x00000830
619#define MAC_TX_STATS_RESV4_1 0x00000834
620#define MAC_TX_STATS_RESV4_2 0x00000838
621#define MAC_TX_STATS_RESV4_3 0x0000083c
622#define MAC_TX_STATS_RESV4_4 0x00000840
623#define MAC_TX_STATS_RESV4_5 0x00000844
624#define MAC_TX_STATS_RESV4_6 0x00000848
625#define MAC_TX_STATS_RESV4_7 0x0000084c
626#define MAC_TX_STATS_RESV4_8 0x00000850
627#define MAC_TX_STATS_RESV4_9 0x00000854
628#define MAC_TX_STATS_RESV4_10 0x00000858
629#define MAC_TX_STATS_RESV4_11 0x0000085c
630#define MAC_TX_STATS_RESV4_12 0x00000860
631#define MAC_TX_STATS_RESV4_13 0x00000864
632#define MAC_TX_STATS_RESV4_14 0x00000868
633#define MAC_TX_STATS_UCAST 0x0000086c
634#define MAC_TX_STATS_MCAST 0x00000870
635#define MAC_TX_STATS_BCAST 0x00000874
636#define MAC_TX_STATS_RESV5_1 0x00000878
637#define MAC_TX_STATS_RESV5_2 0x0000087c
638#define MAC_RX_STATS_OCTETS 0x00000880
639#define MAC_RX_STATS_RESV1 0x00000884
640#define MAC_RX_STATS_FRAGMENTS 0x00000888
641#define MAC_RX_STATS_UCAST 0x0000088c
642#define MAC_RX_STATS_MCAST 0x00000890
643#define MAC_RX_STATS_BCAST 0x00000894
644#define MAC_RX_STATS_FCS_ERRORS 0x00000898
645#define MAC_RX_STATS_ALIGN_ERRORS 0x0000089c
646#define MAC_RX_STATS_XON_PAUSE_RECVD 0x000008a0
647#define MAC_RX_STATS_XOFF_PAUSE_RECVD 0x000008a4
648#define MAC_RX_STATS_MAC_CTRL_RECVD 0x000008a8
649#define MAC_RX_STATS_XOFF_ENTERED 0x000008ac
650#define MAC_RX_STATS_FRAME_TOO_LONG 0x000008b0
651#define MAC_RX_STATS_JABBERS 0x000008b4
652#define MAC_RX_STATS_UNDERSIZE 0x000008b8
653/* 0x8bc --> 0xc00 unused */
654
655/* Send data initiator control registers */
656#define SNDDATAI_MODE 0x00000c00
657#define SNDDATAI_MODE_RESET 0x00000001
658#define SNDDATAI_MODE_ENABLE 0x00000002
659#define SNDDATAI_MODE_STAT_OFLOW_ENAB 0x00000004
660#define SNDDATAI_STATUS 0x00000c04
661#define SNDDATAI_STATUS_STAT_OFLOW 0x00000004
662#define SNDDATAI_STATSCTRL 0x00000c08
663#define SNDDATAI_SCTRL_ENABLE 0x00000001
664#define SNDDATAI_SCTRL_FASTUPD 0x00000002
665#define SNDDATAI_SCTRL_CLEAR 0x00000004
666#define SNDDATAI_SCTRL_FLUSH 0x00000008
667#define SNDDATAI_SCTRL_FORCE_ZERO 0x00000010
668#define SNDDATAI_STATSENAB 0x00000c0c
669#define SNDDATAI_STATSINCMASK 0x00000c10
b5d3772c
MC
670#define ISO_PKT_TX 0x00000c20
671/* 0xc24 --> 0xc80 unused */
1da177e4
LT
672#define SNDDATAI_COS_CNT_0 0x00000c80
673#define SNDDATAI_COS_CNT_1 0x00000c84
674#define SNDDATAI_COS_CNT_2 0x00000c88
675#define SNDDATAI_COS_CNT_3 0x00000c8c
676#define SNDDATAI_COS_CNT_4 0x00000c90
677#define SNDDATAI_COS_CNT_5 0x00000c94
678#define SNDDATAI_COS_CNT_6 0x00000c98
679#define SNDDATAI_COS_CNT_7 0x00000c9c
680#define SNDDATAI_COS_CNT_8 0x00000ca0
681#define SNDDATAI_COS_CNT_9 0x00000ca4
682#define SNDDATAI_COS_CNT_10 0x00000ca8
683#define SNDDATAI_COS_CNT_11 0x00000cac
684#define SNDDATAI_COS_CNT_12 0x00000cb0
685#define SNDDATAI_COS_CNT_13 0x00000cb4
686#define SNDDATAI_COS_CNT_14 0x00000cb8
687#define SNDDATAI_COS_CNT_15 0x00000cbc
688#define SNDDATAI_DMA_RDQ_FULL_CNT 0x00000cc0
689#define SNDDATAI_DMA_PRIO_RDQ_FULL_CNT 0x00000cc4
690#define SNDDATAI_SDCQ_FULL_CNT 0x00000cc8
691#define SNDDATAI_NICRNG_SSND_PIDX_CNT 0x00000ccc
692#define SNDDATAI_STATS_UPDATED_CNT 0x00000cd0
693#define SNDDATAI_INTERRUPTS_CNT 0x00000cd4
694#define SNDDATAI_AVOID_INTERRUPTS_CNT 0x00000cd8
695#define SNDDATAI_SND_THRESH_HIT_CNT 0x00000cdc
696/* 0xce0 --> 0x1000 unused */
697
698/* Send data completion control registers */
699#define SNDDATAC_MODE 0x00001000
700#define SNDDATAC_MODE_RESET 0x00000001
701#define SNDDATAC_MODE_ENABLE 0x00000002
9936bcf6 702#define SNDDATAC_MODE_CDELAY 0x00000010
1da177e4
LT
703/* 0x1004 --> 0x1400 unused */
704
705/* Send BD ring selector */
706#define SNDBDS_MODE 0x00001400
707#define SNDBDS_MODE_RESET 0x00000001
708#define SNDBDS_MODE_ENABLE 0x00000002
709#define SNDBDS_MODE_ATTN_ENABLE 0x00000004
710#define SNDBDS_STATUS 0x00001404
711#define SNDBDS_STATUS_ERROR_ATTN 0x00000004
712#define SNDBDS_HWDIAG 0x00001408
713/* 0x140c --> 0x1440 */
714#define SNDBDS_SEL_CON_IDX_0 0x00001440
715#define SNDBDS_SEL_CON_IDX_1 0x00001444
716#define SNDBDS_SEL_CON_IDX_2 0x00001448
717#define SNDBDS_SEL_CON_IDX_3 0x0000144c
718#define SNDBDS_SEL_CON_IDX_4 0x00001450
719#define SNDBDS_SEL_CON_IDX_5 0x00001454
720#define SNDBDS_SEL_CON_IDX_6 0x00001458
721#define SNDBDS_SEL_CON_IDX_7 0x0000145c
722#define SNDBDS_SEL_CON_IDX_8 0x00001460
723#define SNDBDS_SEL_CON_IDX_9 0x00001464
724#define SNDBDS_SEL_CON_IDX_10 0x00001468
725#define SNDBDS_SEL_CON_IDX_11 0x0000146c
726#define SNDBDS_SEL_CON_IDX_12 0x00001470
727#define SNDBDS_SEL_CON_IDX_13 0x00001474
728#define SNDBDS_SEL_CON_IDX_14 0x00001478
729#define SNDBDS_SEL_CON_IDX_15 0x0000147c
730/* 0x1480 --> 0x1800 unused */
731
732/* Send BD initiator control registers */
733#define SNDBDI_MODE 0x00001800
734#define SNDBDI_MODE_RESET 0x00000001
735#define SNDBDI_MODE_ENABLE 0x00000002
736#define SNDBDI_MODE_ATTN_ENABLE 0x00000004
737#define SNDBDI_STATUS 0x00001804
738#define SNDBDI_STATUS_ERROR_ATTN 0x00000004
739#define SNDBDI_IN_PROD_IDX_0 0x00001808
740#define SNDBDI_IN_PROD_IDX_1 0x0000180c
741#define SNDBDI_IN_PROD_IDX_2 0x00001810
742#define SNDBDI_IN_PROD_IDX_3 0x00001814
743#define SNDBDI_IN_PROD_IDX_4 0x00001818
744#define SNDBDI_IN_PROD_IDX_5 0x0000181c
745#define SNDBDI_IN_PROD_IDX_6 0x00001820
746#define SNDBDI_IN_PROD_IDX_7 0x00001824
747#define SNDBDI_IN_PROD_IDX_8 0x00001828
748#define SNDBDI_IN_PROD_IDX_9 0x0000182c
749#define SNDBDI_IN_PROD_IDX_10 0x00001830
750#define SNDBDI_IN_PROD_IDX_11 0x00001834
751#define SNDBDI_IN_PROD_IDX_12 0x00001838
752#define SNDBDI_IN_PROD_IDX_13 0x0000183c
753#define SNDBDI_IN_PROD_IDX_14 0x00001840
754#define SNDBDI_IN_PROD_IDX_15 0x00001844
755/* 0x1848 --> 0x1c00 unused */
756
757/* Send BD completion control registers */
758#define SNDBDC_MODE 0x00001c00
759#define SNDBDC_MODE_RESET 0x00000001
760#define SNDBDC_MODE_ENABLE 0x00000002
761#define SNDBDC_MODE_ATTN_ENABLE 0x00000004
762/* 0x1c04 --> 0x2000 unused */
763
764/* Receive list placement control registers */
765#define RCVLPC_MODE 0x00002000
766#define RCVLPC_MODE_RESET 0x00000001
767#define RCVLPC_MODE_ENABLE 0x00000002
768#define RCVLPC_MODE_CLASS0_ATTN_ENAB 0x00000004
769#define RCVLPC_MODE_MAPOOR_AATTN_ENAB 0x00000008
770#define RCVLPC_MODE_STAT_OFLOW_ENAB 0x00000010
771#define RCVLPC_STATUS 0x00002004
772#define RCVLPC_STATUS_CLASS0 0x00000004
773#define RCVLPC_STATUS_MAPOOR 0x00000008
774#define RCVLPC_STATUS_STAT_OFLOW 0x00000010
775#define RCVLPC_LOCK 0x00002008
776#define RCVLPC_LOCK_REQ_MASK 0x0000ffff
777#define RCVLPC_LOCK_REQ_SHIFT 0
778#define RCVLPC_LOCK_GRANT_MASK 0xffff0000
779#define RCVLPC_LOCK_GRANT_SHIFT 16
780#define RCVLPC_NON_EMPTY_BITS 0x0000200c
781#define RCVLPC_NON_EMPTY_BITS_MASK 0x0000ffff
782#define RCVLPC_CONFIG 0x00002010
783#define RCVLPC_STATSCTRL 0x00002014
784#define RCVLPC_STATSCTRL_ENABLE 0x00000001
785#define RCVLPC_STATSCTRL_FASTUPD 0x00000002
786#define RCVLPC_STATS_ENABLE 0x00002018
1661394e 787#define RCVLPC_STATSENAB_DACK_FIX 0x00040000
1da177e4
LT
788#define RCVLPC_STATSENAB_LNGBRST_RFIX 0x00400000
789#define RCVLPC_STATS_INCMASK 0x0000201c
790/* 0x2020 --> 0x2100 unused */
791#define RCVLPC_SELLST_BASE 0x00002100 /* 16 16-byte entries */
792#define SELLST_TAIL 0x00000004
793#define SELLST_CONT 0x00000008
794#define SELLST_UNUSED 0x0000000c
795#define RCVLPC_COS_CNTL_BASE 0x00002200 /* 16 4-byte entries */
796#define RCVLPC_DROP_FILTER_CNT 0x00002240
797#define RCVLPC_DMA_WQ_FULL_CNT 0x00002244
798#define RCVLPC_DMA_HIPRIO_WQ_FULL_CNT 0x00002248
799#define RCVLPC_NO_RCV_BD_CNT 0x0000224c
800#define RCVLPC_IN_DISCARDS_CNT 0x00002250
801#define RCVLPC_IN_ERRORS_CNT 0x00002254
802#define RCVLPC_RCV_THRESH_HIT_CNT 0x00002258
803/* 0x225c --> 0x2400 unused */
804
805/* Receive Data and Receive BD Initiator Control */
806#define RCVDBDI_MODE 0x00002400
807#define RCVDBDI_MODE_RESET 0x00000001
808#define RCVDBDI_MODE_ENABLE 0x00000002
809#define RCVDBDI_MODE_JUMBOBD_NEEDED 0x00000004
810#define RCVDBDI_MODE_FRM_TOO_BIG 0x00000008
811#define RCVDBDI_MODE_INV_RING_SZ 0x00000010
812#define RCVDBDI_STATUS 0x00002404
813#define RCVDBDI_STATUS_JUMBOBD_NEEDED 0x00000004
814#define RCVDBDI_STATUS_FRM_TOO_BIG 0x00000008
815#define RCVDBDI_STATUS_INV_RING_SZ 0x00000010
816#define RCVDBDI_SPLIT_FRAME_MINSZ 0x00002408
817/* 0x240c --> 0x2440 unused */
818#define RCVDBDI_JUMBO_BD 0x00002440 /* TG3_BDINFO_... */
819#define RCVDBDI_STD_BD 0x00002450 /* TG3_BDINFO_... */
820#define RCVDBDI_MINI_BD 0x00002460 /* TG3_BDINFO_... */
821#define RCVDBDI_JUMBO_CON_IDX 0x00002470
822#define RCVDBDI_STD_CON_IDX 0x00002474
823#define RCVDBDI_MINI_CON_IDX 0x00002478
824/* 0x247c --> 0x2480 unused */
825#define RCVDBDI_BD_PROD_IDX_0 0x00002480
826#define RCVDBDI_BD_PROD_IDX_1 0x00002484
827#define RCVDBDI_BD_PROD_IDX_2 0x00002488
828#define RCVDBDI_BD_PROD_IDX_3 0x0000248c
829#define RCVDBDI_BD_PROD_IDX_4 0x00002490
830#define RCVDBDI_BD_PROD_IDX_5 0x00002494
831#define RCVDBDI_BD_PROD_IDX_6 0x00002498
832#define RCVDBDI_BD_PROD_IDX_7 0x0000249c
833#define RCVDBDI_BD_PROD_IDX_8 0x000024a0
834#define RCVDBDI_BD_PROD_IDX_9 0x000024a4
835#define RCVDBDI_BD_PROD_IDX_10 0x000024a8
836#define RCVDBDI_BD_PROD_IDX_11 0x000024ac
837#define RCVDBDI_BD_PROD_IDX_12 0x000024b0
838#define RCVDBDI_BD_PROD_IDX_13 0x000024b4
839#define RCVDBDI_BD_PROD_IDX_14 0x000024b8
840#define RCVDBDI_BD_PROD_IDX_15 0x000024bc
841#define RCVDBDI_HWDIAG 0x000024c0
842/* 0x24c4 --> 0x2800 unused */
843
844/* Receive Data Completion Control */
845#define RCVDCC_MODE 0x00002800
846#define RCVDCC_MODE_RESET 0x00000001
847#define RCVDCC_MODE_ENABLE 0x00000002
848#define RCVDCC_MODE_ATTN_ENABLE 0x00000004
849/* 0x2804 --> 0x2c00 unused */
850
851/* Receive BD Initiator Control Registers */
852#define RCVBDI_MODE 0x00002c00
853#define RCVBDI_MODE_RESET 0x00000001
854#define RCVBDI_MODE_ENABLE 0x00000002
855#define RCVBDI_MODE_RCB_ATTN_ENAB 0x00000004
856#define RCVBDI_STATUS 0x00002c04
857#define RCVBDI_STATUS_RCB_ATTN 0x00000004
858#define RCVBDI_JUMBO_PROD_IDX 0x00002c08
859#define RCVBDI_STD_PROD_IDX 0x00002c0c
860#define RCVBDI_MINI_PROD_IDX 0x00002c10
861#define RCVBDI_MINI_THRESH 0x00002c14
862#define RCVBDI_STD_THRESH 0x00002c18
863#define RCVBDI_JUMBO_THRESH 0x00002c1c
864/* 0x2c20 --> 0x3000 unused */
865
866/* Receive BD Completion Control Registers */
867#define RCVCC_MODE 0x00003000
868#define RCVCC_MODE_RESET 0x00000001
869#define RCVCC_MODE_ENABLE 0x00000002
870#define RCVCC_MODE_ATTN_ENABLE 0x00000004
871#define RCVCC_STATUS 0x00003004
872#define RCVCC_STATUS_ERROR_ATTN 0x00000004
873#define RCVCC_JUMP_PROD_IDX 0x00003008
874#define RCVCC_STD_PROD_IDX 0x0000300c
875#define RCVCC_MINI_PROD_IDX 0x00003010
876/* 0x3014 --> 0x3400 unused */
877
878/* Receive list selector control registers */
879#define RCVLSC_MODE 0x00003400
880#define RCVLSC_MODE_RESET 0x00000001
881#define RCVLSC_MODE_ENABLE 0x00000002
882#define RCVLSC_MODE_ATTN_ENABLE 0x00000004
883#define RCVLSC_STATUS 0x00003404
884#define RCVLSC_STATUS_ERROR_ATTN 0x00000004
d30cdd28
MC
885/* 0x3408 --> 0x3600 unused */
886
887/* CPMU registers */
888#define TG3_CPMU_CTRL 0x00003600
889#define CPMU_CTRL_LINK_IDLE_MODE 0x00000200
890#define CPMU_CTRL_LINK_AWARE_MODE 0x00000400
9936bcf6 891#define CPMU_CTRL_LINK_SPEED_MODE 0x00004000
b2a5c19c 892#define CPMU_CTRL_GPHY_10MB_RXONLY 0x00010000
9acb961e
MC
893#define TG3_CPMU_LSPD_10MB_CLK 0x00003604
894#define CPMU_LSPD_10MB_MACCLK_MASK 0x001f0000
895#define CPMU_LSPD_10MB_MACCLK_6_25 0x00130000
896/* 0x3608 --> 0x360c unused */
ce057f01
MC
897
898#define TG3_CPMU_LSPD_1000MB_CLK 0x0000360c
899#define CPMU_LSPD_1000MB_MACCLK_62_5 0x00000000
900#define CPMU_LSPD_1000MB_MACCLK_12_5 0x00110000
901#define CPMU_LSPD_1000MB_MACCLK_MASK 0x001f0000
9acb961e
MC
902#define TG3_CPMU_LNK_AWARE_PWRMD 0x00003610
903#define CPMU_LNK_AWARE_MACCLK_MASK 0x001f0000
904#define CPMU_LNK_AWARE_MACCLK_6_25 0x00130000
905/* 0x3614 --> 0x361c unused */
906
907#define TG3_CPMU_HST_ACC 0x0000361c
908#define CPMU_HST_ACC_MACCLK_MASK 0x001f0000
909#define CPMU_HST_ACC_MACCLK_6_25 0x00130000
aa6c91fe
MC
910/* 0x3620 --> 0x3630 unused */
911
912#define TG3_CPMU_CLCK_STAT 0x00003630
913#define CPMU_CLCK_STAT_MAC_CLCK_MASK 0x001f0000
914#define CPMU_CLCK_STAT_MAC_CLCK_62_5 0x00000000
915#define CPMU_CLCK_STAT_MAC_CLCK_12_5 0x00110000
916#define CPMU_CLCK_STAT_MAC_CLCK_6_25 0x00130000
917/* 0x3634 --> 0x365c unused */
9936bcf6
MC
918
919#define TG3_CPMU_MUTEX_REQ 0x0000365c
920#define CPMU_MUTEX_REQ_DRIVER 0x00001000
921#define TG3_CPMU_MUTEX_GNT 0x00003660
922#define CPMU_MUTEX_GNT_DRIVER 0x00001000
923/* 0x3664 --> 0x3800 unused */
1da177e4
LT
924
925/* Mbuf cluster free registers */
926#define MBFREE_MODE 0x00003800
927#define MBFREE_MODE_RESET 0x00000001
928#define MBFREE_MODE_ENABLE 0x00000002
929#define MBFREE_STATUS 0x00003804
930/* 0x3808 --> 0x3c00 unused */
931
932/* Host coalescing control registers */
933#define HOSTCC_MODE 0x00003c00
934#define HOSTCC_MODE_RESET 0x00000001
935#define HOSTCC_MODE_ENABLE 0x00000002
936#define HOSTCC_MODE_ATTN 0x00000004
937#define HOSTCC_MODE_NOW 0x00000008
938#define HOSTCC_MODE_FULL_STATUS 0x00000000
939#define HOSTCC_MODE_64BYTE 0x00000080
940#define HOSTCC_MODE_32BYTE 0x00000100
941#define HOSTCC_MODE_CLRTICK_RXBD 0x00000200
942#define HOSTCC_MODE_CLRTICK_TXBD 0x00000400
943#define HOSTCC_MODE_NOINT_ON_NOW 0x00000800
944#define HOSTCC_MODE_NOINT_ON_FORCE 0x00001000
945#define HOSTCC_STATUS 0x00003c04
946#define HOSTCC_STATUS_ERROR_ATTN 0x00000004
947#define HOSTCC_RXCOL_TICKS 0x00003c08
948#define LOW_RXCOL_TICKS 0x00000032
15f9850d 949#define LOW_RXCOL_TICKS_CLRTCKS 0x00000014
1da177e4
LT
950#define DEFAULT_RXCOL_TICKS 0x00000048
951#define HIGH_RXCOL_TICKS 0x00000096
d244c892 952#define MAX_RXCOL_TICKS 0x000003ff
1da177e4
LT
953#define HOSTCC_TXCOL_TICKS 0x00003c0c
954#define LOW_TXCOL_TICKS 0x00000096
15f9850d 955#define LOW_TXCOL_TICKS_CLRTCKS 0x00000048
1da177e4
LT
956#define DEFAULT_TXCOL_TICKS 0x0000012c
957#define HIGH_TXCOL_TICKS 0x00000145
d244c892 958#define MAX_TXCOL_TICKS 0x000003ff
1da177e4
LT
959#define HOSTCC_RXMAX_FRAMES 0x00003c10
960#define LOW_RXMAX_FRAMES 0x00000005
961#define DEFAULT_RXMAX_FRAMES 0x00000008
962#define HIGH_RXMAX_FRAMES 0x00000012
d244c892 963#define MAX_RXMAX_FRAMES 0x000000ff
1da177e4
LT
964#define HOSTCC_TXMAX_FRAMES 0x00003c14
965#define LOW_TXMAX_FRAMES 0x00000035
966#define DEFAULT_TXMAX_FRAMES 0x0000004b
967#define HIGH_TXMAX_FRAMES 0x00000052
d244c892 968#define MAX_TXMAX_FRAMES 0x000000ff
1da177e4
LT
969#define HOSTCC_RXCOAL_TICK_INT 0x00003c18
970#define DEFAULT_RXCOAL_TICK_INT 0x00000019
15f9850d 971#define DEFAULT_RXCOAL_TICK_INT_CLRTCKS 0x00000014
d244c892 972#define MAX_RXCOAL_TICK_INT 0x000003ff
1da177e4
LT
973#define HOSTCC_TXCOAL_TICK_INT 0x00003c1c
974#define DEFAULT_TXCOAL_TICK_INT 0x00000019
15f9850d 975#define DEFAULT_TXCOAL_TICK_INT_CLRTCKS 0x00000014
d244c892 976#define MAX_TXCOAL_TICK_INT 0x000003ff
1da177e4
LT
977#define HOSTCC_RXCOAL_MAXF_INT 0x00003c20
978#define DEFAULT_RXCOAL_MAXF_INT 0x00000005
d244c892 979#define MAX_RXCOAL_MAXF_INT 0x000000ff
1da177e4
LT
980#define HOSTCC_TXCOAL_MAXF_INT 0x00003c24
981#define DEFAULT_TXCOAL_MAXF_INT 0x00000005
d244c892 982#define MAX_TXCOAL_MAXF_INT 0x000000ff
1da177e4
LT
983#define HOSTCC_STAT_COAL_TICKS 0x00003c28
984#define DEFAULT_STAT_COAL_TICKS 0x000f4240
d244c892
MC
985#define MAX_STAT_COAL_TICKS 0xd693d400
986#define MIN_STAT_COAL_TICKS 0x00000064
1da177e4
LT
987/* 0x3c2c --> 0x3c30 unused */
988#define HOSTCC_STATS_BLK_HOST_ADDR 0x00003c30 /* 64-bit */
989#define HOSTCC_STATUS_BLK_HOST_ADDR 0x00003c38 /* 64-bit */
990#define HOSTCC_STATS_BLK_NIC_ADDR 0x00003c40
991#define HOSTCC_STATUS_BLK_NIC_ADDR 0x00003c44
992#define HOSTCC_FLOW_ATTN 0x00003c48
993/* 0x3c4c --> 0x3c50 unused */
994#define HOSTCC_JUMBO_CON_IDX 0x00003c50
995#define HOSTCC_STD_CON_IDX 0x00003c54
996#define HOSTCC_MINI_CON_IDX 0x00003c58
997/* 0x3c5c --> 0x3c80 unused */
998#define HOSTCC_RET_PROD_IDX_0 0x00003c80
999#define HOSTCC_RET_PROD_IDX_1 0x00003c84
1000#define HOSTCC_RET_PROD_IDX_2 0x00003c88
1001#define HOSTCC_RET_PROD_IDX_3 0x00003c8c
1002#define HOSTCC_RET_PROD_IDX_4 0x00003c90
1003#define HOSTCC_RET_PROD_IDX_5 0x00003c94
1004#define HOSTCC_RET_PROD_IDX_6 0x00003c98
1005#define HOSTCC_RET_PROD_IDX_7 0x00003c9c
1006#define HOSTCC_RET_PROD_IDX_8 0x00003ca0
1007#define HOSTCC_RET_PROD_IDX_9 0x00003ca4
1008#define HOSTCC_RET_PROD_IDX_10 0x00003ca8
1009#define HOSTCC_RET_PROD_IDX_11 0x00003cac
1010#define HOSTCC_RET_PROD_IDX_12 0x00003cb0
1011#define HOSTCC_RET_PROD_IDX_13 0x00003cb4
1012#define HOSTCC_RET_PROD_IDX_14 0x00003cb8
1013#define HOSTCC_RET_PROD_IDX_15 0x00003cbc
1014#define HOSTCC_SND_CON_IDX_0 0x00003cc0
1015#define HOSTCC_SND_CON_IDX_1 0x00003cc4
1016#define HOSTCC_SND_CON_IDX_2 0x00003cc8
1017#define HOSTCC_SND_CON_IDX_3 0x00003ccc
1018#define HOSTCC_SND_CON_IDX_4 0x00003cd0
1019#define HOSTCC_SND_CON_IDX_5 0x00003cd4
1020#define HOSTCC_SND_CON_IDX_6 0x00003cd8
1021#define HOSTCC_SND_CON_IDX_7 0x00003cdc
1022#define HOSTCC_SND_CON_IDX_8 0x00003ce0
1023#define HOSTCC_SND_CON_IDX_9 0x00003ce4
1024#define HOSTCC_SND_CON_IDX_10 0x00003ce8
1025#define HOSTCC_SND_CON_IDX_11 0x00003cec
1026#define HOSTCC_SND_CON_IDX_12 0x00003cf0
1027#define HOSTCC_SND_CON_IDX_13 0x00003cf4
1028#define HOSTCC_SND_CON_IDX_14 0x00003cf8
1029#define HOSTCC_SND_CON_IDX_15 0x00003cfc
1030/* 0x3d00 --> 0x4000 unused */
1031
1032/* Memory arbiter control registers */
1033#define MEMARB_MODE 0x00004000
1034#define MEMARB_MODE_RESET 0x00000001
1035#define MEMARB_MODE_ENABLE 0x00000002
1036#define MEMARB_STATUS 0x00004004
1037#define MEMARB_TRAP_ADDR_LOW 0x00004008
1038#define MEMARB_TRAP_ADDR_HIGH 0x0000400c
1039/* 0x4010 --> 0x4400 unused */
1040
1041/* Buffer manager control registers */
1042#define BUFMGR_MODE 0x00004400
1043#define BUFMGR_MODE_RESET 0x00000001
1044#define BUFMGR_MODE_ENABLE 0x00000002
1045#define BUFMGR_MODE_ATTN_ENABLE 0x00000004
1046#define BUFMGR_MODE_BM_TEST 0x00000008
1047#define BUFMGR_MODE_MBLOW_ATTN_ENAB 0x00000010
1048#define BUFMGR_STATUS 0x00004404
1049#define BUFMGR_STATUS_ERROR 0x00000004
1050#define BUFMGR_STATUS_MBLOW 0x00000010
1051#define BUFMGR_MB_POOL_ADDR 0x00004408
1052#define BUFMGR_MB_POOL_SIZE 0x0000440c
1053#define BUFMGR_MB_RDMA_LOW_WATER 0x00004410
1054#define DEFAULT_MB_RDMA_LOW_WATER 0x00000050
1055#define DEFAULT_MB_RDMA_LOW_WATER_5705 0x00000000
1056#define DEFAULT_MB_RDMA_LOW_WATER_JUMBO 0x00000130
fdfec172 1057#define DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780 0x00000000
1da177e4
LT
1058#define BUFMGR_MB_MACRX_LOW_WATER 0x00004414
1059#define DEFAULT_MB_MACRX_LOW_WATER 0x00000020
1060#define DEFAULT_MB_MACRX_LOW_WATER_5705 0x00000010
b5d3772c 1061#define DEFAULT_MB_MACRX_LOW_WATER_5906 0x00000004
1da177e4 1062#define DEFAULT_MB_MACRX_LOW_WATER_JUMBO 0x00000098
fdfec172 1063#define DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780 0x0000004b
1da177e4
LT
1064#define BUFMGR_MB_HIGH_WATER 0x00004418
1065#define DEFAULT_MB_HIGH_WATER 0x00000060
1066#define DEFAULT_MB_HIGH_WATER_5705 0x00000060
b5d3772c 1067#define DEFAULT_MB_HIGH_WATER_5906 0x00000010
1da177e4 1068#define DEFAULT_MB_HIGH_WATER_JUMBO 0x0000017c
fdfec172 1069#define DEFAULT_MB_HIGH_WATER_JUMBO_5780 0x00000096
1da177e4
LT
1070#define BUFMGR_RX_MB_ALLOC_REQ 0x0000441c
1071#define BUFMGR_MB_ALLOC_BIT 0x10000000
1072#define BUFMGR_RX_MB_ALLOC_RESP 0x00004420
1073#define BUFMGR_TX_MB_ALLOC_REQ 0x00004424
1074#define BUFMGR_TX_MB_ALLOC_RESP 0x00004428
1075#define BUFMGR_DMA_DESC_POOL_ADDR 0x0000442c
1076#define BUFMGR_DMA_DESC_POOL_SIZE 0x00004430
1077#define BUFMGR_DMA_LOW_WATER 0x00004434
1078#define DEFAULT_DMA_LOW_WATER 0x00000005
1079#define BUFMGR_DMA_HIGH_WATER 0x00004438
1080#define DEFAULT_DMA_HIGH_WATER 0x0000000a
1081#define BUFMGR_RX_DMA_ALLOC_REQ 0x0000443c
1082#define BUFMGR_RX_DMA_ALLOC_RESP 0x00004440
1083#define BUFMGR_TX_DMA_ALLOC_REQ 0x00004444
1084#define BUFMGR_TX_DMA_ALLOC_RESP 0x00004448
1085#define BUFMGR_HWDIAG_0 0x0000444c
1086#define BUFMGR_HWDIAG_1 0x00004450
1087#define BUFMGR_HWDIAG_2 0x00004454
1088/* 0x4458 --> 0x4800 unused */
1089
1090/* Read DMA control registers */
1091#define RDMAC_MODE 0x00004800
1092#define RDMAC_MODE_RESET 0x00000001
1093#define RDMAC_MODE_ENABLE 0x00000002
1094#define RDMAC_MODE_TGTABORT_ENAB 0x00000004
1095#define RDMAC_MODE_MSTABORT_ENAB 0x00000008
1096#define RDMAC_MODE_PARITYERR_ENAB 0x00000010
1097#define RDMAC_MODE_ADDROFLOW_ENAB 0x00000020
1098#define RDMAC_MODE_FIFOOFLOW_ENAB 0x00000040
1099#define RDMAC_MODE_FIFOURUN_ENAB 0x00000080
1100#define RDMAC_MODE_FIFOOREAD_ENAB 0x00000100
1101#define RDMAC_MODE_LNGREAD_ENAB 0x00000200
1102#define RDMAC_MODE_SPLIT_ENABLE 0x00000800
d30cdd28 1103#define RDMAC_MODE_BD_SBD_CRPT_ENAB 0x00000800
1da177e4 1104#define RDMAC_MODE_SPLIT_RESET 0x00001000
d30cdd28
MC
1105#define RDMAC_MODE_MBUF_RBD_CRPT_ENAB 0x00001000
1106#define RDMAC_MODE_MBUF_SBD_CRPT_ENAB 0x00002000
1da177e4
LT
1107#define RDMAC_MODE_FIFO_SIZE_128 0x00020000
1108#define RDMAC_MODE_FIFO_LONG_BURST 0x00030000
1109#define RDMAC_STATUS 0x00004804
1110#define RDMAC_STATUS_TGTABORT 0x00000004
1111#define RDMAC_STATUS_MSTABORT 0x00000008
1112#define RDMAC_STATUS_PARITYERR 0x00000010
1113#define RDMAC_STATUS_ADDROFLOW 0x00000020
1114#define RDMAC_STATUS_FIFOOFLOW 0x00000040
1115#define RDMAC_STATUS_FIFOURUN 0x00000080
1116#define RDMAC_STATUS_FIFOOREAD 0x00000100
1117#define RDMAC_STATUS_LNGREAD 0x00000200
1118/* 0x4808 --> 0x4c00 unused */
1119
1120/* Write DMA control registers */
1121#define WDMAC_MODE 0x00004c00
1122#define WDMAC_MODE_RESET 0x00000001
1123#define WDMAC_MODE_ENABLE 0x00000002
1124#define WDMAC_MODE_TGTABORT_ENAB 0x00000004
1125#define WDMAC_MODE_MSTABORT_ENAB 0x00000008
1126#define WDMAC_MODE_PARITYERR_ENAB 0x00000010
1127#define WDMAC_MODE_ADDROFLOW_ENAB 0x00000020
1128#define WDMAC_MODE_FIFOOFLOW_ENAB 0x00000040
1129#define WDMAC_MODE_FIFOURUN_ENAB 0x00000080
1130#define WDMAC_MODE_FIFOOREAD_ENAB 0x00000100
1131#define WDMAC_MODE_LNGREAD_ENAB 0x00000200
1132#define WDMAC_MODE_RX_ACCEL 0x00000400
f51f3562 1133#define WDMAC_MODE_STATUS_TAG_FIX 0x20000000
1da177e4
LT
1134#define WDMAC_STATUS 0x00004c04
1135#define WDMAC_STATUS_TGTABORT 0x00000004
1136#define WDMAC_STATUS_MSTABORT 0x00000008
1137#define WDMAC_STATUS_PARITYERR 0x00000010
1138#define WDMAC_STATUS_ADDROFLOW 0x00000020
1139#define WDMAC_STATUS_FIFOOFLOW 0x00000040
1140#define WDMAC_STATUS_FIFOURUN 0x00000080
1141#define WDMAC_STATUS_FIFOOREAD 0x00000100
1142#define WDMAC_STATUS_LNGREAD 0x00000200
1143/* 0x4c08 --> 0x5000 unused */
1144
1145/* Per-cpu register offsets (arm9) */
1146#define CPU_MODE 0x00000000
1147#define CPU_MODE_RESET 0x00000001
1148#define CPU_MODE_HALT 0x00000400
1149#define CPU_STATE 0x00000004
1150#define CPU_EVTMASK 0x00000008
1151/* 0xc --> 0x1c reserved */
1152#define CPU_PC 0x0000001c
1153#define CPU_INSN 0x00000020
1154#define CPU_SPAD_UFLOW 0x00000024
1155#define CPU_WDOG_CLEAR 0x00000028
1156#define CPU_WDOG_VECTOR 0x0000002c
1157#define CPU_WDOG_PC 0x00000030
1158#define CPU_HW_BP 0x00000034
1159/* 0x38 --> 0x44 unused */
1160#define CPU_WDOG_SAVED_STATE 0x00000044
1161#define CPU_LAST_BRANCH_ADDR 0x00000048
1162#define CPU_SPAD_UFLOW_SET 0x0000004c
1163/* 0x50 --> 0x200 unused */
1164#define CPU_R0 0x00000200
1165#define CPU_R1 0x00000204
1166#define CPU_R2 0x00000208
1167#define CPU_R3 0x0000020c
1168#define CPU_R4 0x00000210
1169#define CPU_R5 0x00000214
1170#define CPU_R6 0x00000218
1171#define CPU_R7 0x0000021c
1172#define CPU_R8 0x00000220
1173#define CPU_R9 0x00000224
1174#define CPU_R10 0x00000228
1175#define CPU_R11 0x0000022c
1176#define CPU_R12 0x00000230
1177#define CPU_R13 0x00000234
1178#define CPU_R14 0x00000238
1179#define CPU_R15 0x0000023c
1180#define CPU_R16 0x00000240
1181#define CPU_R17 0x00000244
1182#define CPU_R18 0x00000248
1183#define CPU_R19 0x0000024c
1184#define CPU_R20 0x00000250
1185#define CPU_R21 0x00000254
1186#define CPU_R22 0x00000258
1187#define CPU_R23 0x0000025c
1188#define CPU_R24 0x00000260
1189#define CPU_R25 0x00000264
1190#define CPU_R26 0x00000268
1191#define CPU_R27 0x0000026c
1192#define CPU_R28 0x00000270
1193#define CPU_R29 0x00000274
1194#define CPU_R30 0x00000278
1195#define CPU_R31 0x0000027c
1196/* 0x280 --> 0x400 unused */
1197
1198#define RX_CPU_BASE 0x00005000
091465d7
CE
1199#define RX_CPU_MODE 0x00005000
1200#define RX_CPU_STATE 0x00005004
1201#define RX_CPU_PGMCTR 0x0000501c
1202#define RX_CPU_HWBKPT 0x00005034
1da177e4 1203#define TX_CPU_BASE 0x00005400
091465d7
CE
1204#define TX_CPU_MODE 0x00005400
1205#define TX_CPU_STATE 0x00005404
1206#define TX_CPU_PGMCTR 0x0000541c
1da177e4 1207
b5d3772c
MC
1208#define VCPU_STATUS 0x00005100
1209#define VCPU_STATUS_INIT_DONE 0x04000000
1210#define VCPU_STATUS_DRV_RESET 0x08000000
1211
8ed5d97e 1212#define VCPU_CFGSHDW 0x00005104
0527ba35
MC
1213#define VCPU_CFGSHDW_WOL_ENABLE 0x00000001
1214#define VCPU_CFGSHDW_WOL_MAGPKT 0x00000004
8ed5d97e
MC
1215#define VCPU_CFGSHDW_ASPM_DBNC 0x00001000
1216
1da177e4 1217/* Mailboxes */
b5d3772c 1218#define GRCMBOX_BASE 0x00005600
1da177e4
LT
1219#define GRCMBOX_INTERRUPT_0 0x00005800 /* 64-bit */
1220#define GRCMBOX_INTERRUPT_1 0x00005808 /* 64-bit */
1221#define GRCMBOX_INTERRUPT_2 0x00005810 /* 64-bit */
1222#define GRCMBOX_INTERRUPT_3 0x00005818 /* 64-bit */
1223#define GRCMBOX_GENERAL_0 0x00005820 /* 64-bit */
1224#define GRCMBOX_GENERAL_1 0x00005828 /* 64-bit */
1225#define GRCMBOX_GENERAL_2 0x00005830 /* 64-bit */
1226#define GRCMBOX_GENERAL_3 0x00005838 /* 64-bit */
1227#define GRCMBOX_GENERAL_4 0x00005840 /* 64-bit */
1228#define GRCMBOX_GENERAL_5 0x00005848 /* 64-bit */
1229#define GRCMBOX_GENERAL_6 0x00005850 /* 64-bit */
1230#define GRCMBOX_GENERAL_7 0x00005858 /* 64-bit */
1231#define GRCMBOX_RELOAD_STAT 0x00005860 /* 64-bit */
1232#define GRCMBOX_RCVSTD_PROD_IDX 0x00005868 /* 64-bit */
1233#define GRCMBOX_RCVJUMBO_PROD_IDX 0x00005870 /* 64-bit */
1234#define GRCMBOX_RCVMINI_PROD_IDX 0x00005878 /* 64-bit */
1235#define GRCMBOX_RCVRET_CON_IDX_0 0x00005880 /* 64-bit */
1236#define GRCMBOX_RCVRET_CON_IDX_1 0x00005888 /* 64-bit */
1237#define GRCMBOX_RCVRET_CON_IDX_2 0x00005890 /* 64-bit */
1238#define GRCMBOX_RCVRET_CON_IDX_3 0x00005898 /* 64-bit */
1239#define GRCMBOX_RCVRET_CON_IDX_4 0x000058a0 /* 64-bit */
1240#define GRCMBOX_RCVRET_CON_IDX_5 0x000058a8 /* 64-bit */
1241#define GRCMBOX_RCVRET_CON_IDX_6 0x000058b0 /* 64-bit */
1242#define GRCMBOX_RCVRET_CON_IDX_7 0x000058b8 /* 64-bit */
1243#define GRCMBOX_RCVRET_CON_IDX_8 0x000058c0 /* 64-bit */
1244#define GRCMBOX_RCVRET_CON_IDX_9 0x000058c8 /* 64-bit */
1245#define GRCMBOX_RCVRET_CON_IDX_10 0x000058d0 /* 64-bit */
1246#define GRCMBOX_RCVRET_CON_IDX_11 0x000058d8 /* 64-bit */
1247#define GRCMBOX_RCVRET_CON_IDX_12 0x000058e0 /* 64-bit */
1248#define GRCMBOX_RCVRET_CON_IDX_13 0x000058e8 /* 64-bit */
1249#define GRCMBOX_RCVRET_CON_IDX_14 0x000058f0 /* 64-bit */
1250#define GRCMBOX_RCVRET_CON_IDX_15 0x000058f8 /* 64-bit */
1251#define GRCMBOX_SNDHOST_PROD_IDX_0 0x00005900 /* 64-bit */
1252#define GRCMBOX_SNDHOST_PROD_IDX_1 0x00005908 /* 64-bit */
1253#define GRCMBOX_SNDHOST_PROD_IDX_2 0x00005910 /* 64-bit */
1254#define GRCMBOX_SNDHOST_PROD_IDX_3 0x00005918 /* 64-bit */
1255#define GRCMBOX_SNDHOST_PROD_IDX_4 0x00005920 /* 64-bit */
1256#define GRCMBOX_SNDHOST_PROD_IDX_5 0x00005928 /* 64-bit */
1257#define GRCMBOX_SNDHOST_PROD_IDX_6 0x00005930 /* 64-bit */
1258#define GRCMBOX_SNDHOST_PROD_IDX_7 0x00005938 /* 64-bit */
1259#define GRCMBOX_SNDHOST_PROD_IDX_8 0x00005940 /* 64-bit */
1260#define GRCMBOX_SNDHOST_PROD_IDX_9 0x00005948 /* 64-bit */
1261#define GRCMBOX_SNDHOST_PROD_IDX_10 0x00005950 /* 64-bit */
1262#define GRCMBOX_SNDHOST_PROD_IDX_11 0x00005958 /* 64-bit */
1263#define GRCMBOX_SNDHOST_PROD_IDX_12 0x00005960 /* 64-bit */
1264#define GRCMBOX_SNDHOST_PROD_IDX_13 0x00005968 /* 64-bit */
1265#define GRCMBOX_SNDHOST_PROD_IDX_14 0x00005970 /* 64-bit */
1266#define GRCMBOX_SNDHOST_PROD_IDX_15 0x00005978 /* 64-bit */
1267#define GRCMBOX_SNDNIC_PROD_IDX_0 0x00005980 /* 64-bit */
1268#define GRCMBOX_SNDNIC_PROD_IDX_1 0x00005988 /* 64-bit */
1269#define GRCMBOX_SNDNIC_PROD_IDX_2 0x00005990 /* 64-bit */
1270#define GRCMBOX_SNDNIC_PROD_IDX_3 0x00005998 /* 64-bit */
1271#define GRCMBOX_SNDNIC_PROD_IDX_4 0x000059a0 /* 64-bit */
1272#define GRCMBOX_SNDNIC_PROD_IDX_5 0x000059a8 /* 64-bit */
1273#define GRCMBOX_SNDNIC_PROD_IDX_6 0x000059b0 /* 64-bit */
1274#define GRCMBOX_SNDNIC_PROD_IDX_7 0x000059b8 /* 64-bit */
1275#define GRCMBOX_SNDNIC_PROD_IDX_8 0x000059c0 /* 64-bit */
1276#define GRCMBOX_SNDNIC_PROD_IDX_9 0x000059c8 /* 64-bit */
1277#define GRCMBOX_SNDNIC_PROD_IDX_10 0x000059d0 /* 64-bit */
1278#define GRCMBOX_SNDNIC_PROD_IDX_11 0x000059d8 /* 64-bit */
1279#define GRCMBOX_SNDNIC_PROD_IDX_12 0x000059e0 /* 64-bit */
1280#define GRCMBOX_SNDNIC_PROD_IDX_13 0x000059e8 /* 64-bit */
1281#define GRCMBOX_SNDNIC_PROD_IDX_14 0x000059f0 /* 64-bit */
1282#define GRCMBOX_SNDNIC_PROD_IDX_15 0x000059f8 /* 64-bit */
1283#define GRCMBOX_HIGH_PRIO_EV_VECTOR 0x00005a00
1284#define GRCMBOX_HIGH_PRIO_EV_MASK 0x00005a04
1285#define GRCMBOX_LOW_PRIO_EV_VEC 0x00005a08
1286#define GRCMBOX_LOW_PRIO_EV_MASK 0x00005a0c
1287/* 0x5a10 --> 0x5c00 */
1288
1289/* Flow Through queues */
1290#define FTQ_RESET 0x00005c00
1291/* 0x5c04 --> 0x5c10 unused */
1292#define FTQ_DMA_NORM_READ_CTL 0x00005c10
1293#define FTQ_DMA_NORM_READ_FULL_CNT 0x00005c14
1294#define FTQ_DMA_NORM_READ_FIFO_ENQDEQ 0x00005c18
1295#define FTQ_DMA_NORM_READ_WRITE_PEEK 0x00005c1c
1296#define FTQ_DMA_HIGH_READ_CTL 0x00005c20
1297#define FTQ_DMA_HIGH_READ_FULL_CNT 0x00005c24
1298#define FTQ_DMA_HIGH_READ_FIFO_ENQDEQ 0x00005c28
1299#define FTQ_DMA_HIGH_READ_WRITE_PEEK 0x00005c2c
1300#define FTQ_DMA_COMP_DISC_CTL 0x00005c30
1301#define FTQ_DMA_COMP_DISC_FULL_CNT 0x00005c34
1302#define FTQ_DMA_COMP_DISC_FIFO_ENQDEQ 0x00005c38
1303#define FTQ_DMA_COMP_DISC_WRITE_PEEK 0x00005c3c
1304#define FTQ_SEND_BD_COMP_CTL 0x00005c40
1305#define FTQ_SEND_BD_COMP_FULL_CNT 0x00005c44
1306#define FTQ_SEND_BD_COMP_FIFO_ENQDEQ 0x00005c48
1307#define FTQ_SEND_BD_COMP_WRITE_PEEK 0x00005c4c
1308#define FTQ_SEND_DATA_INIT_CTL 0x00005c50
1309#define FTQ_SEND_DATA_INIT_FULL_CNT 0x00005c54
1310#define FTQ_SEND_DATA_INIT_FIFO_ENQDEQ 0x00005c58
1311#define FTQ_SEND_DATA_INIT_WRITE_PEEK 0x00005c5c
1312#define FTQ_DMA_NORM_WRITE_CTL 0x00005c60
1313#define FTQ_DMA_NORM_WRITE_FULL_CNT 0x00005c64
1314#define FTQ_DMA_NORM_WRITE_FIFO_ENQDEQ 0x00005c68
1315#define FTQ_DMA_NORM_WRITE_WRITE_PEEK 0x00005c6c
1316#define FTQ_DMA_HIGH_WRITE_CTL 0x00005c70
1317#define FTQ_DMA_HIGH_WRITE_FULL_CNT 0x00005c74
1318#define FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ 0x00005c78
1319#define FTQ_DMA_HIGH_WRITE_WRITE_PEEK 0x00005c7c
1320#define FTQ_SWTYPE1_CTL 0x00005c80
1321#define FTQ_SWTYPE1_FULL_CNT 0x00005c84
1322#define FTQ_SWTYPE1_FIFO_ENQDEQ 0x00005c88
1323#define FTQ_SWTYPE1_WRITE_PEEK 0x00005c8c
1324#define FTQ_SEND_DATA_COMP_CTL 0x00005c90
1325#define FTQ_SEND_DATA_COMP_FULL_CNT 0x00005c94
1326#define FTQ_SEND_DATA_COMP_FIFO_ENQDEQ 0x00005c98
1327#define FTQ_SEND_DATA_COMP_WRITE_PEEK 0x00005c9c
1328#define FTQ_HOST_COAL_CTL 0x00005ca0
1329#define FTQ_HOST_COAL_FULL_CNT 0x00005ca4
1330#define FTQ_HOST_COAL_FIFO_ENQDEQ 0x00005ca8
1331#define FTQ_HOST_COAL_WRITE_PEEK 0x00005cac
1332#define FTQ_MAC_TX_CTL 0x00005cb0
1333#define FTQ_MAC_TX_FULL_CNT 0x00005cb4
1334#define FTQ_MAC_TX_FIFO_ENQDEQ 0x00005cb8
1335#define FTQ_MAC_TX_WRITE_PEEK 0x00005cbc
1336#define FTQ_MB_FREE_CTL 0x00005cc0
1337#define FTQ_MB_FREE_FULL_CNT 0x00005cc4
1338#define FTQ_MB_FREE_FIFO_ENQDEQ 0x00005cc8
1339#define FTQ_MB_FREE_WRITE_PEEK 0x00005ccc
1340#define FTQ_RCVBD_COMP_CTL 0x00005cd0
1341#define FTQ_RCVBD_COMP_FULL_CNT 0x00005cd4
1342#define FTQ_RCVBD_COMP_FIFO_ENQDEQ 0x00005cd8
1343#define FTQ_RCVBD_COMP_WRITE_PEEK 0x00005cdc
1344#define FTQ_RCVLST_PLMT_CTL 0x00005ce0
1345#define FTQ_RCVLST_PLMT_FULL_CNT 0x00005ce4
1346#define FTQ_RCVLST_PLMT_FIFO_ENQDEQ 0x00005ce8
1347#define FTQ_RCVLST_PLMT_WRITE_PEEK 0x00005cec
1348#define FTQ_RCVDATA_INI_CTL 0x00005cf0
1349#define FTQ_RCVDATA_INI_FULL_CNT 0x00005cf4
1350#define FTQ_RCVDATA_INI_FIFO_ENQDEQ 0x00005cf8
1351#define FTQ_RCVDATA_INI_WRITE_PEEK 0x00005cfc
1352#define FTQ_RCVDATA_COMP_CTL 0x00005d00
1353#define FTQ_RCVDATA_COMP_FULL_CNT 0x00005d04
1354#define FTQ_RCVDATA_COMP_FIFO_ENQDEQ 0x00005d08
1355#define FTQ_RCVDATA_COMP_WRITE_PEEK 0x00005d0c
1356#define FTQ_SWTYPE2_CTL 0x00005d10
1357#define FTQ_SWTYPE2_FULL_CNT 0x00005d14
1358#define FTQ_SWTYPE2_FIFO_ENQDEQ 0x00005d18
1359#define FTQ_SWTYPE2_WRITE_PEEK 0x00005d1c
1360/* 0x5d20 --> 0x6000 unused */
1361
1362/* Message signaled interrupt registers */
1363#define MSGINT_MODE 0x00006000
1364#define MSGINT_MODE_RESET 0x00000001
1365#define MSGINT_MODE_ENABLE 0x00000002
1366#define MSGINT_STATUS 0x00006004
1367#define MSGINT_FIFO 0x00006008
1368/* 0x600c --> 0x6400 unused */
1369
1370/* DMA completion registers */
1371#define DMAC_MODE 0x00006400
1372#define DMAC_MODE_RESET 0x00000001
1373#define DMAC_MODE_ENABLE 0x00000002
1374/* 0x6404 --> 0x6800 unused */
1375
1376/* GRC registers */
1377#define GRC_MODE 0x00006800
1378#define GRC_MODE_UPD_ON_COAL 0x00000001
1379#define GRC_MODE_BSWAP_NONFRM_DATA 0x00000002
1380#define GRC_MODE_WSWAP_NONFRM_DATA 0x00000004
1381#define GRC_MODE_BSWAP_DATA 0x00000010
1382#define GRC_MODE_WSWAP_DATA 0x00000020
1383#define GRC_MODE_SPLITHDR 0x00000100
1384#define GRC_MODE_NOFRM_CRACKING 0x00000200
1385#define GRC_MODE_INCL_CRC 0x00000400
1386#define GRC_MODE_ALLOW_BAD_FRMS 0x00000800
1387#define GRC_MODE_NOIRQ_ON_SENDS 0x00002000
1388#define GRC_MODE_NOIRQ_ON_RCV 0x00004000
1389#define GRC_MODE_FORCE_PCI32BIT 0x00008000
1390#define GRC_MODE_HOST_STACKUP 0x00010000
1391#define GRC_MODE_HOST_SENDBDS 0x00020000
1392#define GRC_MODE_NO_TX_PHDR_CSUM 0x00100000
1393#define GRC_MODE_NVRAM_WR_ENABLE 0x00200000
1394#define GRC_MODE_NO_RX_PHDR_CSUM 0x00800000
1395#define GRC_MODE_IRQ_ON_TX_CPU_ATTN 0x01000000
1396#define GRC_MODE_IRQ_ON_RX_CPU_ATTN 0x02000000
1397#define GRC_MODE_IRQ_ON_MAC_ATTN 0x04000000
1398#define GRC_MODE_IRQ_ON_DMA_ATTN 0x08000000
1399#define GRC_MODE_IRQ_ON_FLOW_ATTN 0x10000000
1400#define GRC_MODE_4X_NIC_SEND_RINGS 0x20000000
1401#define GRC_MODE_MCAST_FRM_ENABLE 0x40000000
1402#define GRC_MISC_CFG 0x00006804
1403#define GRC_MISC_CFG_CORECLK_RESET 0x00000001
1404#define GRC_MISC_CFG_PRESCALAR_MASK 0x000000fe
1405#define GRC_MISC_CFG_PRESCALAR_SHIFT 1
1406#define GRC_MISC_CFG_BOARD_ID_MASK 0x0001e000
1407#define GRC_MISC_CFG_BOARD_ID_5700 0x0001e000
1408#define GRC_MISC_CFG_BOARD_ID_5701 0x00000000
1409#define GRC_MISC_CFG_BOARD_ID_5702FE 0x00004000
1410#define GRC_MISC_CFG_BOARD_ID_5703 0x00000000
1411#define GRC_MISC_CFG_BOARD_ID_5703S 0x00002000
1412#define GRC_MISC_CFG_BOARD_ID_5704 0x00000000
1413#define GRC_MISC_CFG_BOARD_ID_5704CIOBE 0x00004000
1414#define GRC_MISC_CFG_BOARD_ID_5704_A2 0x00008000
1415#define GRC_MISC_CFG_BOARD_ID_5788 0x00010000
1416#define GRC_MISC_CFG_BOARD_ID_5788M 0x00018000
1417#define GRC_MISC_CFG_BOARD_ID_AC91002A1 0x00018000
60189ddf 1418#define GRC_MISC_CFG_EPHY_IDDQ 0x00200000
1da177e4
LT
1419#define GRC_MISC_CFG_KEEP_GPHY_POWER 0x04000000
1420#define GRC_LOCAL_CTRL 0x00006808
1421#define GRC_LCLCTRL_INT_ACTIVE 0x00000001
1422#define GRC_LCLCTRL_CLEARINT 0x00000002
1423#define GRC_LCLCTRL_SETINT 0x00000004
1424#define GRC_LCLCTRL_INT_ON_ATTN 0x00000008
af36e6b6 1425#define GRC_LCLCTRL_GPIO_UART_SEL 0x00000010 /* 5755 only */
a4e2b347
MC
1426#define GRC_LCLCTRL_USE_SIG_DETECT 0x00000010 /* 5714/5780 only */
1427#define GRC_LCLCTRL_USE_EXT_SIG_DETECT 0x00000020 /* 5714/5780 only */
3e7d83bc
MC
1428#define GRC_LCLCTRL_GPIO_INPUT3 0x00000020
1429#define GRC_LCLCTRL_GPIO_OE3 0x00000040
1430#define GRC_LCLCTRL_GPIO_OUTPUT3 0x00000080
1da177e4
LT
1431#define GRC_LCLCTRL_GPIO_INPUT0 0x00000100
1432#define GRC_LCLCTRL_GPIO_INPUT1 0x00000200
1433#define GRC_LCLCTRL_GPIO_INPUT2 0x00000400
1434#define GRC_LCLCTRL_GPIO_OE0 0x00000800
1435#define GRC_LCLCTRL_GPIO_OE1 0x00001000
1436#define GRC_LCLCTRL_GPIO_OE2 0x00002000
1437#define GRC_LCLCTRL_GPIO_OUTPUT0 0x00004000
1438#define GRC_LCLCTRL_GPIO_OUTPUT1 0x00008000
1439#define GRC_LCLCTRL_GPIO_OUTPUT2 0x00010000
1440#define GRC_LCLCTRL_EXTMEM_ENABLE 0x00020000
1441#define GRC_LCLCTRL_MEMSZ_MASK 0x001c0000
1442#define GRC_LCLCTRL_MEMSZ_256K 0x00000000
1443#define GRC_LCLCTRL_MEMSZ_512K 0x00040000
1444#define GRC_LCLCTRL_MEMSZ_1M 0x00080000
1445#define GRC_LCLCTRL_MEMSZ_2M 0x000c0000
1446#define GRC_LCLCTRL_MEMSZ_4M 0x00100000
1447#define GRC_LCLCTRL_MEMSZ_8M 0x00140000
1448#define GRC_LCLCTRL_MEMSZ_16M 0x00180000
1449#define GRC_LCLCTRL_BANK_SELECT 0x00200000
1450#define GRC_LCLCTRL_SSRAM_TYPE 0x00400000
1451#define GRC_LCLCTRL_AUTO_SEEPROM 0x01000000
1452#define GRC_TIMER 0x0000680c
1453#define GRC_RX_CPU_EVENT 0x00006810
7c5026aa 1454#define GRC_RX_CPU_DRIVER_EVENT 0x00004000
1da177e4
LT
1455#define GRC_RX_TIMER_REF 0x00006814
1456#define GRC_RX_CPU_SEM 0x00006818
1457#define GRC_REMOTE_RX_CPU_ATTN 0x0000681c
1458#define GRC_TX_CPU_EVENT 0x00006820
1459#define GRC_TX_TIMER_REF 0x00006824
1460#define GRC_TX_CPU_SEM 0x00006828
1461#define GRC_REMOTE_TX_CPU_ATTN 0x0000682c
1462#define GRC_MEM_POWER_UP 0x00006830 /* 64-bit */
1463#define GRC_EEPROM_ADDR 0x00006838
1464#define EEPROM_ADDR_WRITE 0x00000000
1465#define EEPROM_ADDR_READ 0x80000000
1466#define EEPROM_ADDR_COMPLETE 0x40000000
1467#define EEPROM_ADDR_FSM_RESET 0x20000000
1468#define EEPROM_ADDR_DEVID_MASK 0x1c000000
1469#define EEPROM_ADDR_DEVID_SHIFT 26
1470#define EEPROM_ADDR_START 0x02000000
1471#define EEPROM_ADDR_CLKPERD_SHIFT 16
1472#define EEPROM_ADDR_ADDR_MASK 0x0000ffff
1473#define EEPROM_ADDR_ADDR_SHIFT 0
1474#define EEPROM_DEFAULT_CLOCK_PERIOD 0x60
1475#define EEPROM_CHIP_SIZE (64 * 1024)
1476#define GRC_EEPROM_DATA 0x0000683c
1477#define GRC_EEPROM_CTRL 0x00006840
1478#define GRC_MDI_CTRL 0x00006844
1479#define GRC_SEEPROM_DELAY 0x00006848
b5d3772c
MC
1480/* 0x684c --> 0x6890 unused */
1481#define GRC_VCPU_EXT_CTRL 0x00006890
1482#define GRC_VCPU_EXT_CTRL_HALT_CPU 0x00400000
1483#define GRC_VCPU_EXT_CTRL_DISABLE_WOL 0x20000000
d9ab5ad1 1484#define GRC_FASTBOOT_PC 0x00006894 /* 5752, 5755, 5787 */
1da177e4
LT
1485
1486/* 0x6c00 --> 0x7000 unused */
1487
1488/* NVRAM Control registers */
1489#define NVRAM_CMD 0x00007000
1490#define NVRAM_CMD_RESET 0x00000001
1491#define NVRAM_CMD_DONE 0x00000008
1492#define NVRAM_CMD_GO 0x00000010
1493#define NVRAM_CMD_WR 0x00000020
1494#define NVRAM_CMD_RD 0x00000000
1495#define NVRAM_CMD_ERASE 0x00000040
1496#define NVRAM_CMD_FIRST 0x00000080
1497#define NVRAM_CMD_LAST 0x00000100
1498#define NVRAM_CMD_WREN 0x00010000
1499#define NVRAM_CMD_WRDI 0x00020000
1500#define NVRAM_STAT 0x00007004
1501#define NVRAM_WRDATA 0x00007008
1502#define NVRAM_ADDR 0x0000700c
1503#define NVRAM_ADDR_MSK 0x00ffffff
1504#define NVRAM_RDDATA 0x00007010
1505#define NVRAM_CFG1 0x00007014
1506#define NVRAM_CFG1_FLASHIF_ENAB 0x00000001
1507#define NVRAM_CFG1_BUFFERED_MODE 0x00000002
1508#define NVRAM_CFG1_PASS_THRU 0x00000004
1509#define NVRAM_CFG1_STATUS_BITS 0x00000070
1510#define NVRAM_CFG1_BIT_BANG 0x00000008
1511#define NVRAM_CFG1_FLASH_SIZE 0x02000000
1512#define NVRAM_CFG1_COMPAT_BYPASS 0x80000000
1513#define NVRAM_CFG1_VENDOR_MASK 0x03000003
1514#define FLASH_VENDOR_ATMEL_EEPROM 0x02000000
1515#define FLASH_VENDOR_ATMEL_FLASH_BUFFERED 0x02000003
1516#define FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED 0x00000003
1517#define FLASH_VENDOR_ST 0x03000001
1518#define FLASH_VENDOR_SAIFUN 0x01000003
1519#define FLASH_VENDOR_SST_SMALL 0x00000001
1520#define FLASH_VENDOR_SST_LARGE 0x02000001
361b4ac2
MC
1521#define NVRAM_CFG1_5752VENDOR_MASK 0x03c00003
1522#define FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ 0x00000000
1523#define FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ 0x02000000
1524#define FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED 0x02000003
1525#define FLASH_5752VENDOR_ST_M45PE10 0x02400000
1526#define FLASH_5752VENDOR_ST_M45PE20 0x02400002
1527#define FLASH_5752VENDOR_ST_M45PE40 0x02400001
1b27777a
MC
1528#define FLASH_5755VENDOR_ATMEL_FLASH_1 0x03400001
1529#define FLASH_5755VENDOR_ATMEL_FLASH_2 0x03400002
1530#define FLASH_5755VENDOR_ATMEL_FLASH_3 0x03400000
d3c7b886 1531#define FLASH_5755VENDOR_ATMEL_FLASH_4 0x00000003
70b65a2d 1532#define FLASH_5755VENDOR_ATMEL_FLASH_5 0x02000003
d3c7b886
MC
1533#define FLASH_5755VENDOR_ATMEL_EEPROM_64KHZ 0x03c00003
1534#define FLASH_5755VENDOR_ATMEL_EEPROM_376KHZ 0x03c00002
1b27777a
MC
1535#define FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ 0x03000003
1536#define FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ 0x03000002
1537#define FLASH_5787VENDOR_MICRO_EEPROM_64KHZ 0x03000000
1538#define FLASH_5787VENDOR_MICRO_EEPROM_376KHZ 0x02000000
6b91fa02
MC
1539#define FLASH_5761VENDOR_ATMEL_MDB021D 0x00800003
1540#define FLASH_5761VENDOR_ATMEL_MDB041D 0x00800000
1541#define FLASH_5761VENDOR_ATMEL_MDB081D 0x00800002
1542#define FLASH_5761VENDOR_ATMEL_MDB161D 0x00800001
1543#define FLASH_5761VENDOR_ATMEL_ADB021D 0x00000003
1544#define FLASH_5761VENDOR_ATMEL_ADB041D 0x00000000
1545#define FLASH_5761VENDOR_ATMEL_ADB081D 0x00000002
1546#define FLASH_5761VENDOR_ATMEL_ADB161D 0x00000001
1547#define FLASH_5761VENDOR_ST_M_M45PE20 0x02800001
1548#define FLASH_5761VENDOR_ST_M_M45PE40 0x02800000
1549#define FLASH_5761VENDOR_ST_M_M45PE80 0x02800002
1550#define FLASH_5761VENDOR_ST_M_M45PE16 0x02800003
1551#define FLASH_5761VENDOR_ST_A_M45PE20 0x02000001
1552#define FLASH_5761VENDOR_ST_A_M45PE40 0x02000000
1553#define FLASH_5761VENDOR_ST_A_M45PE80 0x02000002
1554#define FLASH_5761VENDOR_ST_A_M45PE16 0x02000003
361b4ac2
MC
1555#define NVRAM_CFG1_5752PAGE_SIZE_MASK 0x70000000
1556#define FLASH_5752PAGE_SIZE_256 0x00000000
1557#define FLASH_5752PAGE_SIZE_512 0x10000000
1558#define FLASH_5752PAGE_SIZE_1K 0x20000000
1559#define FLASH_5752PAGE_SIZE_2K 0x30000000
1560#define FLASH_5752PAGE_SIZE_4K 0x40000000
1561#define FLASH_5752PAGE_SIZE_264 0x50000000
1da177e4
LT
1562#define NVRAM_CFG2 0x00007018
1563#define NVRAM_CFG3 0x0000701c
1564#define NVRAM_SWARB 0x00007020
1565#define SWARB_REQ_SET0 0x00000001
1566#define SWARB_REQ_SET1 0x00000002
1567#define SWARB_REQ_SET2 0x00000004
1568#define SWARB_REQ_SET3 0x00000008
1569#define SWARB_REQ_CLR0 0x00000010
1570#define SWARB_REQ_CLR1 0x00000020
1571#define SWARB_REQ_CLR2 0x00000040
1572#define SWARB_REQ_CLR3 0x00000080
1573#define SWARB_GNT0 0x00000100
1574#define SWARB_GNT1 0x00000200
1575#define SWARB_GNT2 0x00000400
1576#define SWARB_GNT3 0x00000800
1577#define SWARB_REQ0 0x00001000
1578#define SWARB_REQ1 0x00002000
1579#define SWARB_REQ2 0x00004000
1580#define SWARB_REQ3 0x00008000
1581#define NVRAM_ACCESS 0x00007024
1582#define ACCESS_ENABLE 0x00000001
1583#define ACCESS_WR_ENABLE 0x00000002
1584#define NVRAM_WRITE1 0x00007028
6b91fa02
MC
1585/* 0x702c unused */
1586
1587#define NVRAM_ADDR_LOCKOUT 0x00007030
b2a5c19c
MC
1588/* 0x7034 --> 0x7500 unused */
1589
1590#define OTP_MODE 0x00007500
1591#define OTP_MODE_OTP_THRU_GRC 0x00000001
1592#define OTP_CTRL 0x00007504
1593#define OTP_CTRL_OTP_PROG_ENABLE 0x00200000
1594#define OTP_CTRL_OTP_CMD_READ 0x00000000
1595#define OTP_CTRL_OTP_CMD_INIT 0x00000008
1596#define OTP_CTRL_OTP_CMD_START 0x00000001
1597#define OTP_STATUS 0x00007508
1598#define OTP_STATUS_CMD_DONE 0x00000001
1599#define OTP_ADDRESS 0x0000750c
1600#define OTP_ADDRESS_MAGIC1 0x000000a0
1601#define OTP_ADDRESS_MAGIC2 0x00000080
1602/* 0x7510 unused */
1603
1604#define OTP_READ_DATA 0x00007514
1605/* 0x7518 --> 0x7c04 unused */
1da177e4 1606
b5d3772c
MC
1607#define PCIE_TRANSACTION_CFG 0x00007c04
1608#define PCIE_TRANS_CFG_1SHOT_MSI 0x20000000
1609#define PCIE_TRANS_CFG_LOM 0x00000020
1610
8ed5d97e
MC
1611#define PCIE_PWR_MGMT_THRESH 0x00007d28
1612#define PCIE_PWR_MGMT_L1_THRESH_MSK 0x0000ff00
1da177e4 1613
b2a5c19c
MC
1614
1615/* OTP bit definitions */
1616#define TG3_OTP_AGCTGT_MASK 0x000000e0
1617#define TG3_OTP_AGCTGT_SHIFT 1
1618#define TG3_OTP_HPFFLTR_MASK 0x00000300
1619#define TG3_OTP_HPFFLTR_SHIFT 1
1620#define TG3_OTP_HPFOVER_MASK 0x00000400
1621#define TG3_OTP_HPFOVER_SHIFT 1
1622#define TG3_OTP_LPFDIS_MASK 0x00000800
1623#define TG3_OTP_LPFDIS_SHIFT 11
1624#define TG3_OTP_VDAC_MASK 0xff000000
1625#define TG3_OTP_VDAC_SHIFT 24
1626#define TG3_OTP_10BTAMP_MASK 0x0000f000
1627#define TG3_OTP_10BTAMP_SHIFT 8
1628#define TG3_OTP_ROFF_MASK 0x00e00000
1629#define TG3_OTP_ROFF_SHIFT 11
1630#define TG3_OTP_RCOFF_MASK 0x001c0000
1631#define TG3_OTP_RCOFF_SHIFT 16
1632
1633#define TG3_OTP_DEFAULT 0x286c1640
1634
1635
1da177e4 1636#define TG3_EEPROM_MAGIC 0x669955aa
b16250e3
MC
1637#define TG3_EEPROM_MAGIC_FW 0xa5000000
1638#define TG3_EEPROM_MAGIC_FW_MSK 0xff000000
a5767dec
MC
1639#define TG3_EEPROM_SB_FORMAT_MASK 0x00e00000
1640#define TG3_EEPROM_SB_FORMAT_1 0x00200000
1641#define TG3_EEPROM_SB_REVISION_MASK 0x001f0000
1642#define TG3_EEPROM_SB_REVISION_0 0x00000000
1643#define TG3_EEPROM_SB_REVISION_2 0x00020000
1644#define TG3_EEPROM_SB_REVISION_3 0x00030000
b16250e3
MC
1645#define TG3_EEPROM_MAGIC_HW 0xabcd
1646#define TG3_EEPROM_MAGIC_HW_MSK 0xffff
1da177e4 1647
9c8a620e
MC
1648#define TG3_NVM_DIR_START 0x18
1649#define TG3_NVM_DIR_END 0x78
1650#define TG3_NVM_DIRENT_SIZE 0xc
1651#define TG3_NVM_DIRTYPE_SHIFT 24
1652#define TG3_NVM_DIRTYPE_ASFINI 1
1653
1da177e4
LT
1654/* 32K Window into NIC internal memory */
1655#define NIC_SRAM_WIN_BASE 0x00008000
1656
1657/* Offsets into first 32k of NIC internal memory. */
1658#define NIC_SRAM_PAGE_ZERO 0x00000000
1659#define NIC_SRAM_SEND_RCB 0x00000100 /* 16 * TG3_BDINFO_... */
1660#define NIC_SRAM_RCV_RET_RCB 0x00000200 /* 16 * TG3_BDINFO_... */
1661#define NIC_SRAM_STATS_BLK 0x00000300
1662#define NIC_SRAM_STATUS_BLK 0x00000b00
1663
1664#define NIC_SRAM_FIRMWARE_MBOX 0x00000b50
1665#define NIC_SRAM_FIRMWARE_MBOX_MAGIC1 0x4B657654
1666#define NIC_SRAM_FIRMWARE_MBOX_MAGIC2 0x4861764b /* !dma on linkchg */
1667
1668#define NIC_SRAM_DATA_SIG 0x00000b54
1669#define NIC_SRAM_DATA_SIG_MAGIC 0x4b657654 /* ascii for 'KevT' */
1670
1671#define NIC_SRAM_DATA_CFG 0x00000b58
1672#define NIC_SRAM_DATA_CFG_LED_MODE_MASK 0x0000000c
1673#define NIC_SRAM_DATA_CFG_LED_MODE_MAC 0x00000000
1674#define NIC_SRAM_DATA_CFG_LED_MODE_PHY_1 0x00000004
1675#define NIC_SRAM_DATA_CFG_LED_MODE_PHY_2 0x00000008
1676#define NIC_SRAM_DATA_CFG_PHY_TYPE_MASK 0x00000030
1677#define NIC_SRAM_DATA_CFG_PHY_TYPE_UNKNOWN 0x00000000
1678#define NIC_SRAM_DATA_CFG_PHY_TYPE_COPPER 0x00000010
1679#define NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER 0x00000020
1680#define NIC_SRAM_DATA_CFG_WOL_ENABLE 0x00000040
1681#define NIC_SRAM_DATA_CFG_ASF_ENABLE 0x00000080
1682#define NIC_SRAM_DATA_CFG_EEPROM_WP 0x00000100
1683#define NIC_SRAM_DATA_CFG_MINI_PCI 0x00001000
1684#define NIC_SRAM_DATA_CFG_FIBER_WOL 0x00004000
1685#define NIC_SRAM_DATA_CFG_NO_GPIO2 0x00100000
0d3031d9 1686#define NIC_SRAM_DATA_CFG_APE_ENABLE 0x00200000
1da177e4
LT
1687
1688#define NIC_SRAM_DATA_VER 0x00000b5c
1689#define NIC_SRAM_DATA_VER_SHIFT 16
1690
1691#define NIC_SRAM_DATA_PHY_ID 0x00000b74
1692#define NIC_SRAM_DATA_PHY_ID1_MASK 0xffff0000
1693#define NIC_SRAM_DATA_PHY_ID2_MASK 0x0000ffff
1694
1695#define NIC_SRAM_FW_CMD_MBOX 0x00000b78
1696#define FWCMD_NICDRV_ALIVE 0x00000001
1697#define FWCMD_NICDRV_PAUSE_FW 0x00000002
1698#define FWCMD_NICDRV_IPV4ADDR_CHG 0x00000003
1699#define FWCMD_NICDRV_IPV6ADDR_CHG 0x00000004
1700#define FWCMD_NICDRV_FIX_DMAR 0x00000005
1701#define FWCMD_NICDRV_FIX_DMAW 0x00000006
7c5026aa 1702#define FWCMD_NICDRV_LINK_UPDATE 0x0000000c
28fbef78 1703#define FWCMD_NICDRV_ALIVE2 0x0000000d
130b8e4d 1704#define FWCMD_NICDRV_ALIVE3 0x0000000e
1da177e4
LT
1705#define NIC_SRAM_FW_CMD_LEN_MBOX 0x00000b7c
1706#define NIC_SRAM_FW_CMD_DATA_MBOX 0x00000b80
1707#define NIC_SRAM_FW_ASF_STATUS_MBOX 0x00000c00
1708#define NIC_SRAM_FW_DRV_STATE_MBOX 0x00000c04
1709#define DRV_STATE_START 0x00000001
1710#define DRV_STATE_START_DONE 0x80000001
1711#define DRV_STATE_UNLOAD 0x00000002
1712#define DRV_STATE_UNLOAD_DONE 0x80000002
1713#define DRV_STATE_WOL 0x00000003
1714#define DRV_STATE_SUSPEND 0x00000004
1715
1716#define NIC_SRAM_FW_RESET_TYPE_MBOX 0x00000c08
1717
1718#define NIC_SRAM_MAC_ADDR_HIGH_MBOX 0x00000c14
1719#define NIC_SRAM_MAC_ADDR_LOW_MBOX 0x00000c18
1720
6921d201
MC
1721#define NIC_SRAM_WOL_MBOX 0x00000d30
1722#define WOL_SIGNATURE 0x474c0000
1723#define WOL_DRV_STATE_SHUTDOWN 0x00000001
1724#define WOL_DRV_WOL 0x00000002
1725#define WOL_SET_MAGIC_PKT 0x00000004
1726
1da177e4
LT
1727#define NIC_SRAM_DATA_CFG_2 0x00000d38
1728
1729#define SHASTA_EXT_LED_MODE_MASK 0x00018000
1730#define SHASTA_EXT_LED_LEGACY 0x00000000
1731#define SHASTA_EXT_LED_SHARED 0x00008000
1732#define SHASTA_EXT_LED_MAC 0x00010000
1733#define SHASTA_EXT_LED_COMBO 0x00018000
1734
8ed5d97e
MC
1735#define NIC_SRAM_DATA_CFG_3 0x00000d3c
1736#define NIC_SRAM_ASPM_DEBOUNCE 0x00000002
1737
a9daf367
MC
1738#define NIC_SRAM_DATA_CFG_4 0x00000d60
1739#define NIC_SRAM_GMII_MODE 0x00000002
1740#define NIC_SRAM_RGMII_STD_IBND_DISABLE 0x00000004
1741#define NIC_SRAM_RGMII_EXT_IBND_RX_EN 0x00000008
1742#define NIC_SRAM_RGMII_EXT_IBND_TX_EN 0x00000010
1743
1da177e4
LT
1744#define NIC_SRAM_RX_MINI_BUFFER_DESC 0x00001000
1745
1746#define NIC_SRAM_DMA_DESC_POOL_BASE 0x00002000
1747#define NIC_SRAM_DMA_DESC_POOL_SIZE 0x00002000
1748#define NIC_SRAM_TX_BUFFER_DESC 0x00004000 /* 512 entries */
1749#define NIC_SRAM_RX_BUFFER_DESC 0x00006000 /* 256 entries */
1750#define NIC_SRAM_RX_JUMBO_BUFFER_DESC 0x00007000 /* 256 entries */
1751#define NIC_SRAM_MBUF_POOL_BASE 0x00008000
1752#define NIC_SRAM_MBUF_POOL_SIZE96 0x00018000
1753#define NIC_SRAM_MBUF_POOL_SIZE64 0x00010000
1754#define NIC_SRAM_MBUF_POOL_BASE5705 0x00010000
1755#define NIC_SRAM_MBUF_POOL_SIZE5705 0x0000e000
1756
1757/* Currently this is fixed. */
1758#define PHY_ADDR 0x01
1759
1760/* Tigon3 specific PHY MII registers. */
1761#define TG3_BMCR_SPEED1000 0x0040
1762
1763#define MII_TG3_CTRL 0x09 /* 1000-baseT control register */
1764#define MII_TG3_CTRL_ADV_1000_HALF 0x0100
1765#define MII_TG3_CTRL_ADV_1000_FULL 0x0200
1766#define MII_TG3_CTRL_AS_MASTER 0x0800
1767#define MII_TG3_CTRL_ENABLE_AS_MASTER 0x1000
1768
1769#define MII_TG3_EXT_CTRL 0x10 /* Extended control register */
1770#define MII_TG3_EXT_CTRL_FIFO_ELASTIC 0x0001
1771#define MII_TG3_EXT_CTRL_LNK3_LED_MODE 0x0002
6921d201 1772#define MII_TG3_EXT_CTRL_FORCE_LED_OFF 0x0008
1da177e4
LT
1773#define MII_TG3_EXT_CTRL_TBI 0x8000
1774
1775#define MII_TG3_EXT_STAT 0x11 /* Extended status register */
1776#define MII_TG3_EXT_STAT_LPASS 0x0100
1777
1778#define MII_TG3_DSP_RW_PORT 0x15 /* DSP coefficient read/write port */
1779
715116a1 1780#define MII_TG3_EPHY_PTEST 0x17 /* 5906 PHY register */
b2a5c19c
MC
1781#define MII_TG3_DSP_ADDRESS 0x17 /* DSP address register */
1782
1783#define MII_TG3_DSP_TAP1 0x0001
1784#define MII_TG3_DSP_TAP1_AGCTGT_DFLT 0x0007
1785#define MII_TG3_DSP_AADJ1CH0 0x001f
1786#define MII_TG3_DSP_AADJ1CH3 0x601f
1787#define MII_TG3_DSP_AADJ1CH3_ADCCKADJ 0x0002
1788#define MII_TG3_DSP_EXP8 0x0708
1789#define MII_TG3_DSP_EXP8_REJ2MHz 0x0001
1790#define MII_TG3_DSP_EXP8_AEDW 0x0200
1791#define MII_TG3_DSP_EXP75 0x0f75
1792#define MII_TG3_DSP_EXP96 0x0f96
1793#define MII_TG3_DSP_EXP97 0x0f97
1da177e4
LT
1794
1795#define MII_TG3_AUX_CTRL 0x18 /* auxilliary control register */
1796
9ef8ca99
MC
1797#define MII_TG3_AUXCTL_MISC_WREN 0x8000
1798#define MII_TG3_AUXCTL_MISC_FORCE_AMDIX 0x0200
1799#define MII_TG3_AUXCTL_MISC_RDSEL_MISC 0x7000
b2a5c19c
MC
1800#define MII_TG3_AUXCTL_SHDWSEL_MISC 0x0007
1801
1802#define MII_TG3_AUXCTL_ACTL_SMDSP_ENA 0x0800
1803#define MII_TG3_AUXCTL_ACTL_TX_6DB 0x0400
1804#define MII_TG3_AUXCTL_SHDWSEL_AUXCTL 0x0000
9ef8ca99 1805
1da177e4
LT
1806#define MII_TG3_AUX_STAT 0x19 /* auxilliary status register */
1807#define MII_TG3_AUX_STAT_LPASS 0x0004
1808#define MII_TG3_AUX_STAT_SPDMASK 0x0700
1809#define MII_TG3_AUX_STAT_10HALF 0x0100
1810#define MII_TG3_AUX_STAT_10FULL 0x0200
1811#define MII_TG3_AUX_STAT_100HALF 0x0300
1812#define MII_TG3_AUX_STAT_100_4 0x0400
1813#define MII_TG3_AUX_STAT_100FULL 0x0500
1814#define MII_TG3_AUX_STAT_1000HALF 0x0600
1815#define MII_TG3_AUX_STAT_1000FULL 0x0700
715116a1
MC
1816#define MII_TG3_AUX_STAT_100 0x0008
1817#define MII_TG3_AUX_STAT_FULL 0x0001
1da177e4
LT
1818
1819#define MII_TG3_ISTAT 0x1a /* IRQ status register */
1820#define MII_TG3_IMASK 0x1b /* IRQ mask register */
1821
662f38d2
MC
1822#define MII_TG3_MISC_SHDW 0x1c
1823#define MII_TG3_MISC_SHDW_WREN 0x8000
1824#define MII_TG3_MISC_SHDW_APD_SEL 0x2800
1825
1826#define MII_TG3_MISC_SHDW_APD_WKTM_84MS 0x0001
1827
1da177e4
LT
1828/* ISTAT/IMASK event bits */
1829#define MII_TG3_INT_LINKCHG 0x0002
1830#define MII_TG3_INT_SPEEDCHG 0x0004
1831#define MII_TG3_INT_DUPLEXCHG 0x0008
1832#define MII_TG3_INT_ANEG_PAGE_RX 0x0400
1833
b2a5c19c
MC
1834#define MII_TG3_MISC_SHDW 0x1c
1835#define MII_TG3_MISC_SHDW_WREN 0x8000
1836#define MII_TG3_MISC_SHDW_SCR5_SEL 0x1400
1837#define MII_TG3_MISC_SHDW_APD_SEL 0x2800
1838
1839#define MII_TG3_MISC_SHDW_SCR5_C125OE 0x0001
1840#define MII_TG3_MISC_SHDW_SCR5_DLLAPD 0x0002
1841#define MII_TG3_MISC_SHDW_SCR5_SDTL 0x0004
1842#define MII_TG3_MISC_SHDW_SCR5_DLPTLM 0x0008
1843#define MII_TG3_MISC_SHDW_SCR5_LPED 0x0010
1844
1845#define MII_TG3_MISC_SHDW_APD_WKTM_84MS 0x0001
1846#define MII_TG3_MISC_SHDW_APD_ENABLE 0x0020
1847
715116a1
MC
1848#define MII_TG3_EPHY_TEST 0x1f /* 5906 PHY register */
1849#define MII_TG3_EPHY_SHADOW_EN 0x80
1850
9ef8ca99
MC
1851#define MII_TG3_EPHYTST_MISCCTRL 0x10 /* 5906 EPHY misc ctrl shadow register */
1852#define MII_TG3_EPHYTST_MISCCTRL_MDIX 0x4000
1853
c1d2a196
MC
1854#define MII_TG3_TEST1 0x1e
1855#define MII_TG3_TEST1_TRIM_EN 0x0010
569a5df8 1856#define MII_TG3_TEST1_CRC_EN 0x8000
c1d2a196 1857
0d3031d9
MC
1858/* APE registers. Accessible through BAR1 */
1859#define TG3_APE_EVENT 0x000c
1860#define APE_EVENT_1 0x00000001
1861#define TG3_APE_LOCK_REQ 0x002c
1862#define APE_LOCK_REQ_DRIVER 0x00001000
1863#define TG3_APE_LOCK_GRANT 0x004c
1864#define APE_LOCK_GRANT_DRIVER 0x00001000
1865#define TG3_APE_SEG_SIG 0x4000
1866#define APE_SEG_SIG_MAGIC 0x41504521
1867
1868/* APE shared memory. Accessible through BAR1 */
1869#define TG3_APE_FW_STATUS 0x400c
1870#define APE_FW_STATUS_READY 0x00000100
1871#define TG3_APE_HOST_SEG_SIG 0x4200
1872#define APE_HOST_SEG_SIG_MAGIC 0x484f5354
1873#define TG3_APE_HOST_SEG_LEN 0x4204
1874#define APE_HOST_SEG_LEN_MAGIC 0x0000001c
1875#define TG3_APE_HOST_INIT_COUNT 0x4208
1876#define TG3_APE_HOST_DRIVER_ID 0x420c
1877#define APE_HOST_DRIVER_ID_MAGIC 0xf0035100
1878#define TG3_APE_HOST_BEHAVIOR 0x4210
1879#define APE_HOST_BEHAV_NO_PHYLOCK 0x00000001
1880#define TG3_APE_HOST_HEARTBEAT_INT_MS 0x4214
1881#define APE_HOST_HEARTBEAT_INT_DISABLE 0
1882#define APE_HOST_HEARTBEAT_INT_5SEC 5000
1883#define TG3_APE_HOST_HEARTBEAT_COUNT 0x4218
1884
1885#define TG3_APE_EVENT_STATUS 0x4300
1886
1887#define APE_EVENT_STATUS_DRIVER_EVNT 0x00000010
1888#define APE_EVENT_STATUS_STATE_CHNGE 0x00000500
1889#define APE_EVENT_STATUS_STATE_START 0x00010000
1890#define APE_EVENT_STATUS_STATE_UNLOAD 0x00020000
1891#define APE_EVENT_STATUS_STATE_WOL 0x00030000
1892#define APE_EVENT_STATUS_STATE_SUSPEND 0x00040000
1893#define APE_EVENT_STATUS_EVENT_PENDING 0x80000000
1894
1895/* APE convenience enumerations. */
77b483f1 1896#define TG3_APE_LOCK_GRC 1
0d3031d9
MC
1897#define TG3_APE_LOCK_MEM 4
1898
a5767dec
MC
1899#define TG3_EEPROM_SB_F1R2_MBA_OFF 0x10
1900
0d3031d9 1901
1da177e4
LT
1902/* There are two ways to manage the TX descriptors on the tigon3.
1903 * Either the descriptors are in host DMA'able memory, or they
1904 * exist only in the cards on-chip SRAM. All 16 send bds are under
1905 * the same mode, they may not be configured individually.
1906 *
1907 * This driver always uses host memory TX descriptors.
1908 *
1909 * To use host memory TX descriptors:
1910 * 1) Set GRC_MODE_HOST_SENDBDS in GRC_MODE register.
1911 * Make sure GRC_MODE_4X_NIC_SEND_RINGS is clear.
1912 * 2) Allocate DMA'able memory.
1913 * 3) In NIC_SRAM_SEND_RCB (of desired index) of on-chip SRAM:
1914 * a) Set TG3_BDINFO_HOST_ADDR to DMA address of memory
1915 * obtained in step 2
1916 * b) Set TG3_BDINFO_NIC_ADDR to NIC_SRAM_TX_BUFFER_DESC.
1917 * c) Set len field of TG3_BDINFO_MAXLEN_FLAGS to number
1918 * of TX descriptors. Leave flags field clear.
1919 * 4) Access TX descriptors via host memory. The chip
1920 * will refetch into local SRAM as needed when producer
1921 * index mailboxes are updated.
1922 *
1923 * To use on-chip TX descriptors:
1924 * 1) Set GRC_MODE_4X_NIC_SEND_RINGS in GRC_MODE register.
1925 * Make sure GRC_MODE_HOST_SENDBDS is clear.
1926 * 2) In NIC_SRAM_SEND_RCB (of desired index) of on-chip SRAM:
1927 * a) Set TG3_BDINFO_HOST_ADDR to zero.
1928 * b) Set TG3_BDINFO_NIC_ADDR to NIC_SRAM_TX_BUFFER_DESC
1929 * c) TG3_BDINFO_MAXLEN_FLAGS is don't care.
1930 * 3) Access TX descriptors directly in on-chip SRAM
1931 * using normal {read,write}l(). (and not using
1932 * pointer dereferencing of ioremap()'d memory like
1933 * the broken Broadcom driver does)
1934 *
1935 * Note that BDINFO_FLAGS_DISABLED should be set in the flags field of
1936 * TG3_BDINFO_MAXLEN_FLAGS of all unused SEND_RCB indices.
1937 */
1938struct tg3_tx_buffer_desc {
1939 u32 addr_hi;
1940 u32 addr_lo;
1941
1942 u32 len_flags;
1943#define TXD_FLAG_TCPUDP_CSUM 0x0001
1944#define TXD_FLAG_IP_CSUM 0x0002
1945#define TXD_FLAG_END 0x0004
1946#define TXD_FLAG_IP_FRAG 0x0008
1947#define TXD_FLAG_IP_FRAG_END 0x0010
1948#define TXD_FLAG_VLAN 0x0040
1949#define TXD_FLAG_COAL_NOW 0x0080
1950#define TXD_FLAG_CPU_PRE_DMA 0x0100
1951#define TXD_FLAG_CPU_POST_DMA 0x0200
1952#define TXD_FLAG_ADD_SRC_ADDR 0x1000
1953#define TXD_FLAG_CHOOSE_SRC_ADDR 0x6000
1954#define TXD_FLAG_NO_CRC 0x8000
1955#define TXD_LEN_SHIFT 16
1956
1957 u32 vlan_tag;
1958#define TXD_VLAN_TAG_SHIFT 0
1959#define TXD_MSS_SHIFT 16
1960};
1961
1962#define TXD_ADDR 0x00UL /* 64-bit */
1963#define TXD_LEN_FLAGS 0x08UL /* 32-bit (upper 16-bits are len) */
1964#define TXD_VLAN_TAG 0x0cUL /* 32-bit (upper 16-bits are tag) */
1965#define TXD_SIZE 0x10UL
1966
1967struct tg3_rx_buffer_desc {
1968 u32 addr_hi;
1969 u32 addr_lo;
1970
1971 u32 idx_len;
1972#define RXD_IDX_MASK 0xffff0000
1973#define RXD_IDX_SHIFT 16
1974#define RXD_LEN_MASK 0x0000ffff
1975#define RXD_LEN_SHIFT 0
1976
1977 u32 type_flags;
1978#define RXD_TYPE_SHIFT 16
1979#define RXD_FLAGS_SHIFT 0
1980
1981#define RXD_FLAG_END 0x0004
1982#define RXD_FLAG_MINI 0x0800
1983#define RXD_FLAG_JUMBO 0x0020
1984#define RXD_FLAG_VLAN 0x0040
1985#define RXD_FLAG_ERROR 0x0400
1986#define RXD_FLAG_IP_CSUM 0x1000
1987#define RXD_FLAG_TCPUDP_CSUM 0x2000
1988#define RXD_FLAG_IS_TCP 0x4000
1989
1990 u32 ip_tcp_csum;
1991#define RXD_IPCSUM_MASK 0xffff0000
1992#define RXD_IPCSUM_SHIFT 16
1993#define RXD_TCPCSUM_MASK 0x0000ffff
1994#define RXD_TCPCSUM_SHIFT 0
1995
1996 u32 err_vlan;
1997
1998#define RXD_VLAN_MASK 0x0000ffff
1999
2000#define RXD_ERR_BAD_CRC 0x00010000
2001#define RXD_ERR_COLLISION 0x00020000
2002#define RXD_ERR_LINK_LOST 0x00040000
2003#define RXD_ERR_PHY_DECODE 0x00080000
2004#define RXD_ERR_ODD_NIBBLE_RCVD_MII 0x00100000
2005#define RXD_ERR_MAC_ABRT 0x00200000
2006#define RXD_ERR_TOO_SMALL 0x00400000
2007#define RXD_ERR_NO_RESOURCES 0x00800000
2008#define RXD_ERR_HUGE_FRAME 0x01000000
2009#define RXD_ERR_MASK 0xffff0000
2010
2011 u32 reserved;
2012 u32 opaque;
2013#define RXD_OPAQUE_INDEX_MASK 0x0000ffff
2014#define RXD_OPAQUE_INDEX_SHIFT 0
2015#define RXD_OPAQUE_RING_STD 0x00010000
2016#define RXD_OPAQUE_RING_JUMBO 0x00020000
2017#define RXD_OPAQUE_RING_MINI 0x00040000
2018#define RXD_OPAQUE_RING_MASK 0x00070000
2019};
2020
2021struct tg3_ext_rx_buffer_desc {
2022 struct {
2023 u32 addr_hi;
2024 u32 addr_lo;
2025 } addrlist[3];
2026 u32 len2_len1;
2027 u32 resv_len3;
2028 struct tg3_rx_buffer_desc std;
2029};
2030
2031/* We only use this when testing out the DMA engine
2032 * at probe time. This is the internal format of buffer
2033 * descriptors used by the chip at NIC_SRAM_DMA_DESCS.
2034 */
2035struct tg3_internal_buffer_desc {
2036 u32 addr_hi;
2037 u32 addr_lo;
2038 u32 nic_mbuf;
2039 /* XXX FIX THIS */
2040#ifdef __BIG_ENDIAN
2041 u16 cqid_sqid;
2042 u16 len;
2043#else
2044 u16 len;
2045 u16 cqid_sqid;
2046#endif
2047 u32 flags;
2048 u32 __cookie1;
2049 u32 __cookie2;
2050 u32 __cookie3;
2051};
2052
2053#define TG3_HW_STATUS_SIZE 0x50
2054struct tg3_hw_status {
2055 u32 status;
2056#define SD_STATUS_UPDATED 0x00000001
2057#define SD_STATUS_LINK_CHG 0x00000002
2058#define SD_STATUS_ERROR 0x00000004
2059
2060 u32 status_tag;
2061
2062#ifdef __BIG_ENDIAN
2063 u16 rx_consumer;
2064 u16 rx_jumbo_consumer;
2065#else
2066 u16 rx_jumbo_consumer;
2067 u16 rx_consumer;
2068#endif
2069
2070#ifdef __BIG_ENDIAN
2071 u16 reserved;
2072 u16 rx_mini_consumer;
2073#else
2074 u16 rx_mini_consumer;
2075 u16 reserved;
2076#endif
2077 struct {
2078#ifdef __BIG_ENDIAN
2079 u16 tx_consumer;
2080 u16 rx_producer;
2081#else
2082 u16 rx_producer;
2083 u16 tx_consumer;
2084#endif
2085 } idx[16];
2086};
2087
2088typedef struct {
2089 u32 high, low;
2090} tg3_stat64_t;
2091
2092struct tg3_hw_stats {
2093 u8 __reserved0[0x400-0x300];
2094
2095 /* Statistics maintained by Receive MAC. */
2096 tg3_stat64_t rx_octets;
2097 u64 __reserved1;
2098 tg3_stat64_t rx_fragments;
2099 tg3_stat64_t rx_ucast_packets;
2100 tg3_stat64_t rx_mcast_packets;
2101 tg3_stat64_t rx_bcast_packets;
2102 tg3_stat64_t rx_fcs_errors;
2103 tg3_stat64_t rx_align_errors;
2104 tg3_stat64_t rx_xon_pause_rcvd;
2105 tg3_stat64_t rx_xoff_pause_rcvd;
2106 tg3_stat64_t rx_mac_ctrl_rcvd;
2107 tg3_stat64_t rx_xoff_entered;
2108 tg3_stat64_t rx_frame_too_long_errors;
2109 tg3_stat64_t rx_jabbers;
2110 tg3_stat64_t rx_undersize_packets;
2111 tg3_stat64_t rx_in_length_errors;
2112 tg3_stat64_t rx_out_length_errors;
2113 tg3_stat64_t rx_64_or_less_octet_packets;
2114 tg3_stat64_t rx_65_to_127_octet_packets;
2115 tg3_stat64_t rx_128_to_255_octet_packets;
2116 tg3_stat64_t rx_256_to_511_octet_packets;
2117 tg3_stat64_t rx_512_to_1023_octet_packets;
2118 tg3_stat64_t rx_1024_to_1522_octet_packets;
2119 tg3_stat64_t rx_1523_to_2047_octet_packets;
2120 tg3_stat64_t rx_2048_to_4095_octet_packets;
2121 tg3_stat64_t rx_4096_to_8191_octet_packets;
2122 tg3_stat64_t rx_8192_to_9022_octet_packets;
2123
2124 u64 __unused0[37];
2125
2126 /* Statistics maintained by Transmit MAC. */
2127 tg3_stat64_t tx_octets;
2128 u64 __reserved2;
2129 tg3_stat64_t tx_collisions;
2130 tg3_stat64_t tx_xon_sent;
2131 tg3_stat64_t tx_xoff_sent;
2132 tg3_stat64_t tx_flow_control;
2133 tg3_stat64_t tx_mac_errors;
2134 tg3_stat64_t tx_single_collisions;
2135 tg3_stat64_t tx_mult_collisions;
2136 tg3_stat64_t tx_deferred;
2137 u64 __reserved3;
2138 tg3_stat64_t tx_excessive_collisions;
2139 tg3_stat64_t tx_late_collisions;
2140 tg3_stat64_t tx_collide_2times;
2141 tg3_stat64_t tx_collide_3times;
2142 tg3_stat64_t tx_collide_4times;
2143 tg3_stat64_t tx_collide_5times;
2144 tg3_stat64_t tx_collide_6times;
2145 tg3_stat64_t tx_collide_7times;
2146 tg3_stat64_t tx_collide_8times;
2147 tg3_stat64_t tx_collide_9times;
2148 tg3_stat64_t tx_collide_10times;
2149 tg3_stat64_t tx_collide_11times;
2150 tg3_stat64_t tx_collide_12times;
2151 tg3_stat64_t tx_collide_13times;
2152 tg3_stat64_t tx_collide_14times;
2153 tg3_stat64_t tx_collide_15times;
2154 tg3_stat64_t tx_ucast_packets;
2155 tg3_stat64_t tx_mcast_packets;
2156 tg3_stat64_t tx_bcast_packets;
2157 tg3_stat64_t tx_carrier_sense_errors;
2158 tg3_stat64_t tx_discards;
2159 tg3_stat64_t tx_errors;
2160
2161 u64 __unused1[31];
2162
2163 /* Statistics maintained by Receive List Placement. */
2164 tg3_stat64_t COS_rx_packets[16];
2165 tg3_stat64_t COS_rx_filter_dropped;
2166 tg3_stat64_t dma_writeq_full;
2167 tg3_stat64_t dma_write_prioq_full;
2168 tg3_stat64_t rxbds_empty;
2169 tg3_stat64_t rx_discards;
2170 tg3_stat64_t rx_errors;
2171 tg3_stat64_t rx_threshold_hit;
2172
2173 u64 __unused2[9];
2174
2175 /* Statistics maintained by Send Data Initiator. */
2176 tg3_stat64_t COS_out_packets[16];
2177 tg3_stat64_t dma_readq_full;
2178 tg3_stat64_t dma_read_prioq_full;
2179 tg3_stat64_t tx_comp_queue_full;
2180
2181 /* Statistics maintained by Host Coalescing. */
2182 tg3_stat64_t ring_set_send_prod_index;
2183 tg3_stat64_t ring_status_update;
2184 tg3_stat64_t nic_irqs;
2185 tg3_stat64_t nic_avoided_irqs;
2186 tg3_stat64_t nic_tx_threshold_hit;
2187
2188 u8 __reserved4[0xb00-0x9c0];
2189};
2190
2191/* 'mapping' is superfluous as the chip does not write into
2192 * the tx/rx post rings so we could just fetch it from there.
2193 * But the cache behavior is better how we are doing it now.
2194 */
2195struct ring_info {
2196 struct sk_buff *skb;
2197 DECLARE_PCI_UNMAP_ADDR(mapping)
2198};
2199
2200struct tx_ring_info {
2201 struct sk_buff *skb;
1da177e4
LT
2202 u32 prev_vlan_tag;
2203};
2204
2205struct tg3_config_info {
2206 u32 flags;
2207};
2208
2209struct tg3_link_config {
2210 /* Describes what we're trying to get. */
2211 u32 advertising;
2212 u16 speed;
2213 u8 duplex;
2214 u8 autoneg;
8d018621
MC
2215 u8 flowctrl;
2216#define TG3_FLOW_CTRL_TX 0x01
2217#define TG3_FLOW_CTRL_RX 0x02
1da177e4
LT
2218
2219 /* Describes what we actually have. */
8d018621
MC
2220 u8 active_flowctrl;
2221
1da177e4
LT
2222 u8 active_duplex;
2223#define SPEED_INVALID 0xffff
2224#define DUPLEX_INVALID 0xff
2225#define AUTONEG_INVALID 0xff
8d018621 2226 u16 active_speed;
1da177e4
LT
2227
2228 /* When we go in and out of low power mode we need
2229 * to swap with this state.
2230 */
2231 int phy_is_low_power;
2232 u16 orig_speed;
2233 u8 orig_duplex;
2234 u8 orig_autoneg;
b02fd9e3 2235 u32 orig_advertising;
1da177e4
LT
2236};
2237
2238struct tg3_bufmgr_config {
2239 u32 mbuf_read_dma_low_water;
2240 u32 mbuf_mac_rx_low_water;
2241 u32 mbuf_high_water;
2242
2243 u32 mbuf_read_dma_low_water_jumbo;
2244 u32 mbuf_mac_rx_low_water_jumbo;
2245 u32 mbuf_high_water_jumbo;
2246
2247 u32 dma_low_water;
2248 u32 dma_high_water;
2249};
2250
2251struct tg3_ethtool_stats {
2252 /* Statistics maintained by Receive MAC. */
2253 u64 rx_octets;
2254 u64 rx_fragments;
2255 u64 rx_ucast_packets;
2256 u64 rx_mcast_packets;
2257 u64 rx_bcast_packets;
2258 u64 rx_fcs_errors;
2259 u64 rx_align_errors;
2260 u64 rx_xon_pause_rcvd;
2261 u64 rx_xoff_pause_rcvd;
2262 u64 rx_mac_ctrl_rcvd;
2263 u64 rx_xoff_entered;
2264 u64 rx_frame_too_long_errors;
2265 u64 rx_jabbers;
2266 u64 rx_undersize_packets;
2267 u64 rx_in_length_errors;
2268 u64 rx_out_length_errors;
2269 u64 rx_64_or_less_octet_packets;
2270 u64 rx_65_to_127_octet_packets;
2271 u64 rx_128_to_255_octet_packets;
2272 u64 rx_256_to_511_octet_packets;
2273 u64 rx_512_to_1023_octet_packets;
2274 u64 rx_1024_to_1522_octet_packets;
2275 u64 rx_1523_to_2047_octet_packets;
2276 u64 rx_2048_to_4095_octet_packets;
2277 u64 rx_4096_to_8191_octet_packets;
2278 u64 rx_8192_to_9022_octet_packets;
2279
2280 /* Statistics maintained by Transmit MAC. */
2281 u64 tx_octets;
2282 u64 tx_collisions;
2283 u64 tx_xon_sent;
2284 u64 tx_xoff_sent;
2285 u64 tx_flow_control;
2286 u64 tx_mac_errors;
2287 u64 tx_single_collisions;
2288 u64 tx_mult_collisions;
2289 u64 tx_deferred;
2290 u64 tx_excessive_collisions;
2291 u64 tx_late_collisions;
2292 u64 tx_collide_2times;
2293 u64 tx_collide_3times;
2294 u64 tx_collide_4times;
2295 u64 tx_collide_5times;
2296 u64 tx_collide_6times;
2297 u64 tx_collide_7times;
2298 u64 tx_collide_8times;
2299 u64 tx_collide_9times;
2300 u64 tx_collide_10times;
2301 u64 tx_collide_11times;
2302 u64 tx_collide_12times;
2303 u64 tx_collide_13times;
2304 u64 tx_collide_14times;
2305 u64 tx_collide_15times;
2306 u64 tx_ucast_packets;
2307 u64 tx_mcast_packets;
2308 u64 tx_bcast_packets;
2309 u64 tx_carrier_sense_errors;
2310 u64 tx_discards;
2311 u64 tx_errors;
2312
2313 /* Statistics maintained by Receive List Placement. */
2314 u64 dma_writeq_full;
2315 u64 dma_write_prioq_full;
2316 u64 rxbds_empty;
2317 u64 rx_discards;
2318 u64 rx_errors;
2319 u64 rx_threshold_hit;
2320
2321 /* Statistics maintained by Send Data Initiator. */
2322 u64 dma_readq_full;
2323 u64 dma_read_prioq_full;
2324 u64 tx_comp_queue_full;
2325
2326 /* Statistics maintained by Host Coalescing. */
2327 u64 ring_set_send_prod_index;
2328 u64 ring_status_update;
2329 u64 nic_irqs;
2330 u64 nic_avoided_irqs;
2331 u64 nic_tx_threshold_hit;
2332};
2333
2334struct tg3 {
2335 /* begin "general, frequently-used members" cacheline section */
2336
f47c11ee
DM
2337 /* If the IRQ handler (which runs lockless) needs to be
2338 * quiesced, the following bitmask state is used. The
2339 * SYNC flag is set by non-IRQ context code to initiate
2340 * the quiescence.
2341 *
2342 * When the IRQ handler notices that SYNC is set, it
2343 * disables interrupts and returns.
2344 *
2345 * When all outstanding IRQ handlers have returned after
2346 * the SYNC flag has been set, the setter can be assured
2347 * that interrupts will no longer get run.
2348 *
2349 * In this way all SMP driver locks are never acquired
2350 * in hw IRQ context, only sw IRQ context or lower.
2351 */
2352 unsigned int irq_sync;
2353
1da177e4
LT
2354 /* SMP locking strategy:
2355 *
00b70504
MC
2356 * lock: Held during reset, PHY access, timer, and when
2357 * updating tg3_flags and tg3_flags2.
1da177e4 2358 *
1b2a7205
MC
2359 * netif_tx_lock: Held during tg3_start_xmit. tg3_tx holds
2360 * netif_tx_lock when it needs to call
2361 * netif_wake_queue.
1da177e4 2362 *
f47c11ee 2363 * Both of these locks are to be held with BH safety.
00b70504
MC
2364 *
2365 * Because the IRQ handler, tg3_poll, and tg3_start_xmit
2366 * are running lockless, it is necessary to completely
2367 * quiesce the chip with tg3_netif_stop and tg3_full_lock
2368 * before reconfiguring the device.
2369 *
2370 * indirect_lock: Held when accessing registers indirectly
2371 * with IRQ disabling.
1da177e4
LT
2372 */
2373 spinlock_t lock;
2374 spinlock_t indirect_lock;
2375
20094930
MC
2376 u32 (*read32) (struct tg3 *, u32);
2377 void (*write32) (struct tg3 *, u32, u32);
09ee929c 2378 u32 (*read32_mbox) (struct tg3 *, u32);
20094930
MC
2379 void (*write32_mbox) (struct tg3 *, u32,
2380 u32);
1da177e4 2381 void __iomem *regs;
0d3031d9 2382 void __iomem *aperegs;
1da177e4
LT
2383 struct net_device *dev;
2384 struct pci_dev *pdev;
2385
2386 struct tg3_hw_status *hw_status;
2387 dma_addr_t status_mapping;
fac9b83e 2388 u32 last_tag;
1da177e4
LT
2389
2390 u32 msg_enable;
2391
2392 /* begin "tx thread" cacheline section */
20094930
MC
2393 void (*write32_tx_mbox) (struct tg3 *, u32,
2394 u32);
1da177e4
LT
2395 u32 tx_prod;
2396 u32 tx_cons;
2397 u32 tx_pending;
2398
1da177e4
LT
2399 struct tg3_tx_buffer_desc *tx_ring;
2400 struct tx_ring_info *tx_buffers;
2401 dma_addr_t tx_desc_mapping;
2402
2403 /* begin "rx thread" cacheline section */
bea3348e 2404 struct napi_struct napi;
20094930
MC
2405 void (*write32_rx_mbox) (struct tg3 *, u32,
2406 u32);
1da177e4
LT
2407 u32 rx_rcb_ptr;
2408 u32 rx_std_ptr;
2409 u32 rx_jumbo_ptr;
2410 u32 rx_pending;
2411 u32 rx_jumbo_pending;
2412#if TG3_VLAN_TAG_USED
2413 struct vlan_group *vlgrp;
2414#endif
2415
2416 struct tg3_rx_buffer_desc *rx_std;
2417 struct ring_info *rx_std_buffers;
2418 dma_addr_t rx_std_mapping;
f92905de 2419 u32 rx_std_max_post;
1da177e4
LT
2420
2421 struct tg3_rx_buffer_desc *rx_jumbo;
2422 struct ring_info *rx_jumbo_buffers;
2423 dma_addr_t rx_jumbo_mapping;
2424
2425 struct tg3_rx_buffer_desc *rx_rcb;
2426 dma_addr_t rx_rcb_mapping;
2427
7e72aad4
MC
2428 u32 rx_pkt_buf_sz;
2429
1da177e4
LT
2430 /* begin "everything else" cacheline(s) section */
2431 struct net_device_stats net_stats;
2432 struct net_device_stats net_stats_prev;
2433 struct tg3_ethtool_stats estats;
2434 struct tg3_ethtool_stats estats_prev;
2435
4ba526ce 2436 union {
1da177e4 2437 unsigned long phy_crc_errors;
4ba526ce
MC
2438 unsigned long last_event_jiffies;
2439 };
1da177e4
LT
2440
2441 u32 rx_offset;
2442 u32 tg3_flags;
fac9b83e 2443#define TG3_FLAG_TAGGED_STATUS 0x00000001
1da177e4
LT
2444#define TG3_FLAG_TXD_MBOX_HWBUG 0x00000002
2445#define TG3_FLAG_RX_CHECKSUMS 0x00000004
2446#define TG3_FLAG_USE_LINKCHG_REG 0x00000008
2447#define TG3_FLAG_USE_MI_INTERRUPT 0x00000010
2448#define TG3_FLAG_ENABLE_ASF 0x00000020
8ed5d97e 2449#define TG3_FLAG_ASPM_WORKAROUND 0x00000040
1da177e4 2450#define TG3_FLAG_POLL_SERDES 0x00000080
1da177e4 2451#define TG3_FLAG_MBOX_WRITE_REORDER 0x00000100
1da177e4
LT
2452#define TG3_FLAG_PCIX_TARGET_HWBUG 0x00000200
2453#define TG3_FLAG_WOL_SPEED_100MB 0x00000400
2454#define TG3_FLAG_WOL_ENABLE 0x00000800
2455#define TG3_FLAG_EEPROM_WRITE_PROT 0x00001000
2456#define TG3_FLAG_NVRAM 0x00002000
2457#define TG3_FLAG_NVRAM_BUFFERED 0x00004000
1da177e4
LT
2458#define TG3_FLAG_PCIX_MODE 0x00020000
2459#define TG3_FLAG_PCI_HIGH_SPEED 0x00040000
2460#define TG3_FLAG_PCI_32BIT 0x00080000
bbadf503 2461#define TG3_FLAG_SRAM_USE_CONFIG 0x00100000
df3e6548 2462#define TG3_FLAG_TX_RECOVERY_PENDING 0x00200000
a85feb8c 2463#define TG3_FLAG_WOL_CAP 0x00400000
0f893dc6 2464#define TG3_FLAG_JUMBO_RING_ENABLE 0x00800000
1da177e4
LT
2465#define TG3_FLAG_10_100_ONLY 0x01000000
2466#define TG3_FLAG_PAUSE_AUTONEG 0x02000000
795d01c5 2467#define TG3_FLAG_CPMU_PRESENT 0x04000000
4a29cc2e 2468#define TG3_FLAG_40BIT_DMA_BUG 0x08000000
1da177e4 2469#define TG3_FLAG_BROKEN_CHECKSUMS 0x10000000
7544b097 2470#define TG3_FLAG_SUPPORT_MSI 0x20000000
d18edcb2 2471#define TG3_FLAG_CHIP_RESETTING 0x40000000
1da177e4
LT
2472#define TG3_FLAG_INIT_COMPLETE 0x80000000
2473 u32 tg3_flags2;
2474#define TG3_FLG2_RESTART_TIMER 0x00000001
7f62ad5d 2475#define TG3_FLG2_TSO_BUG 0x00000002
1da177e4
LT
2476#define TG3_FLG2_NO_ETH_WIRE_SPEED 0x00000004
2477#define TG3_FLG2_IS_5788 0x00000008
2478#define TG3_FLG2_MAX_RXPEND_64 0x00000010
2479#define TG3_FLG2_TSO_CAPABLE 0x00000020
2480#define TG3_FLG2_PHY_ADC_BUG 0x00000040
2481#define TG3_FLG2_PHY_5704_A0_BUG 0x00000080
2482#define TG3_FLG2_PHY_BER_BUG 0x00000100
2483#define TG3_FLG2_PCI_EXPRESS 0x00000200
2484#define TG3_FLG2_ASF_NEW_HANDSHAKE 0x00000400
2485#define TG3_FLG2_HW_AUTONEG 0x00000800
9d26e213 2486#define TG3_FLG2_IS_NIC 0x00001000
1da177e4
LT
2487#define TG3_FLG2_PHY_SERDES 0x00002000
2488#define TG3_FLG2_CAPACITIVE_COUPLING 0x00004000
2489#define TG3_FLG2_FLASH 0x00008000
5a6f3074 2490#define TG3_FLG2_HW_TSO_1 0x00010000
1da177e4
LT
2491#define TG3_FLG2_SERDES_PREEMPHASIS 0x00020000
2492#define TG3_FLG2_5705_PLUS 0x00040000
6708e5cc 2493#define TG3_FLG2_5750_PLUS 0x00080000
e6af301b 2494#define TG3_FLG2_PROTECTED_NVRAM 0x00100000
88b06bc2 2495#define TG3_FLG2_USING_MSI 0x00200000
0f893dc6 2496#define TG3_FLG2_JUMBO_CAPABLE 0x00400000
747e8f8b
MC
2497#define TG3_FLG2_MII_SERDES 0x00800000
2498#define TG3_FLG2_ANY_SERDES (TG3_FLG2_PHY_SERDES | \
2499 TG3_FLG2_MII_SERDES)
2500#define TG3_FLG2_PARALLEL_DETECT 0x01000000
6892914f 2501#define TG3_FLG2_ICH_WORKAROUND 0x02000000
a4e2b347 2502#define TG3_FLG2_5780_CLASS 0x04000000
5a6f3074
MC
2503#define TG3_FLG2_HW_TSO_2 0x08000000
2504#define TG3_FLG2_HW_TSO (TG3_FLG2_HW_TSO_1 | TG3_FLG2_HW_TSO_2)
fcfa0a32 2505#define TG3_FLG2_1SHOT_MSI 0x10000000
c424cb24 2506#define TG3_FLG2_PHY_JITTER_BUG 0x20000000
f49639e6 2507#define TG3_FLG2_NO_FWARE_REPORTED 0x40000000
c1d2a196 2508#define TG3_FLG2_PHY_ADJUST_TRIM 0x80000000
6b91fa02
MC
2509 u32 tg3_flags3;
2510#define TG3_FLG3_NO_NVRAM_ADDR_TRANS 0x00000001
0d3031d9 2511#define TG3_FLG3_ENABLE_APE 0x00000002
b5af7126 2512#define TG3_FLG3_5761_5784_AX_FIXES 0x00000004
41588ba1 2513#define TG3_FLG3_5701_DMA_BUG 0x00000008
dd477003 2514#define TG3_FLG3_USE_PHYLIB 0x00000010
158d7abd
MC
2515#define TG3_FLG3_MDIOBUS_INITED 0x00000020
2516#define TG3_FLG3_MDIOBUS_PAUSED 0x00000040
b02fd9e3 2517#define TG3_FLG3_PHY_CONNECTED 0x00000080
a9daf367
MC
2518#define TG3_FLG3_RGMII_STD_IBND_DISABLE 0x00000100
2519#define TG3_FLG3_RGMII_EXT_IBND_RX_EN 0x00000200
2520#define TG3_FLG3_RGMII_EXT_IBND_TX_EN 0x00000400
1da177e4 2521
1da177e4
LT
2522 struct timer_list timer;
2523 u16 timer_counter;
2524 u16 timer_multiplier;
2525 u32 timer_offset;
2526 u16 asf_counter;
2527 u16 asf_multiplier;
2528
3d3ebe74
MC
2529 /* 1 second counter for transient serdes link events */
2530 u32 serdes_counter;
2531#define SERDES_AN_TIMEOUT_5704S 2
2532#define SERDES_PARALLEL_DET_TIMEOUT 1
2533#define SERDES_AN_TIMEOUT_5714S 1
2534
1da177e4
LT
2535 struct tg3_link_config link_config;
2536 struct tg3_bufmgr_config bufmgr_config;
2537
2538 /* cache h/w values, often passed straight to h/w */
2539 u32 rx_mode;
2540 u32 tx_mode;
2541 u32 mac_mode;
2542 u32 mi_mode;
2543 u32 misc_host_ctrl;
2544 u32 grc_mode;
2545 u32 grc_local_ctrl;
2546 u32 dma_rwctrl;
2547 u32 coalesce_mode;
8ed5d97e 2548 u32 pwrmgmt_thresh;
1da177e4
LT
2549
2550 /* PCI block */
795d01c5 2551 u32 pci_chip_rev_id;
1da177e4
LT
2552 u8 pci_cacheline_sz;
2553 u8 pci_lat_timer;
2554 u8 pci_hdr_type;
2555 u8 pci_bist;
2556
2557 int pm_cap;
4cf78e4f 2558 int msi_cap;
9974a356 2559 int pcix_cap;
1da177e4 2560
298cf9be 2561 struct mii_bus *mdio_bus;
158d7abd
MC
2562 int mdio_irq[PHY_MAX_ADDR];
2563
1da177e4
LT
2564 /* PHY info */
2565 u32 phy_id;
2566#define PHY_ID_MASK 0xfffffff0
2567#define PHY_ID_BCM5400 0x60008040
2568#define PHY_ID_BCM5401 0x60008050
2569#define PHY_ID_BCM5411 0x60008070
2570#define PHY_ID_BCM5701 0x60008110
2571#define PHY_ID_BCM5703 0x60008160
2572#define PHY_ID_BCM5704 0x60008190
2573#define PHY_ID_BCM5705 0x600081a0
2574#define PHY_ID_BCM5750 0x60008180
85e94ced 2575#define PHY_ID_BCM5752 0x60008100
a4e2b347 2576#define PHY_ID_BCM5714 0x60008340
4cf78e4f 2577#define PHY_ID_BCM5780 0x60008350
af36e6b6 2578#define PHY_ID_BCM5755 0xbc050cc0
d9ab5ad1 2579#define PHY_ID_BCM5787 0xbc050ce0
126a3368 2580#define PHY_ID_BCM5756 0xbc050ed0
d30cdd28 2581#define PHY_ID_BCM5784 0xbc050fa0
9936bcf6 2582#define PHY_ID_BCM5761 0xbc050fd0
b5d3772c 2583#define PHY_ID_BCM5906 0xdc00ac40
1da177e4
LT
2584#define PHY_ID_BCM8002 0x60010140
2585#define PHY_ID_INVALID 0xffffffff
2586#define PHY_ID_REV_MASK 0x0000000f
2587#define PHY_REV_BCM5401_B0 0x1
2588#define PHY_REV_BCM5401_B2 0x3
2589#define PHY_REV_BCM5401_C0 0x6
2590#define PHY_REV_BCM5411_X0 0x1 /* Found on Netgear GA302T */
a9daf367
MC
2591#define TG3_PHY_ID_BCM50610 0x143bd60
2592#define TG3_PHY_ID_BCMAC131 0x143bc70
2593
1da177e4
LT
2594
2595 u32 led_ctrl;
b2a5c19c 2596 u32 phy_otp;
8a6eac90 2597 u16 pci_cmd;
1da177e4
LT
2598
2599 char board_part_number[24];
9c8a620e
MC
2600#define TG3_VER_SIZE 32
2601 char fw_ver[TG3_VER_SIZE];
1da177e4
LT
2602 u32 nic_sram_data_cfg;
2603 u32 pci_clock_ctrl;
2604 struct pci_dev *pdev_peer;
2605
2606 /* This macro assumes the passed PHY ID is already masked
2607 * with PHY_ID_MASK.
2608 */
2609#define KNOWN_PHY_ID(X) \
2610 ((X) == PHY_ID_BCM5400 || (X) == PHY_ID_BCM5401 || \
2611 (X) == PHY_ID_BCM5411 || (X) == PHY_ID_BCM5701 || \
2612 (X) == PHY_ID_BCM5703 || (X) == PHY_ID_BCM5704 || \
2613 (X) == PHY_ID_BCM5705 || (X) == PHY_ID_BCM5750 || \
a4e2b347 2614 (X) == PHY_ID_BCM5752 || (X) == PHY_ID_BCM5714 || \
d9ab5ad1 2615 (X) == PHY_ID_BCM5780 || (X) == PHY_ID_BCM5787 || \
126a3368 2616 (X) == PHY_ID_BCM5755 || (X) == PHY_ID_BCM5756 || \
9936bcf6
MC
2617 (X) == PHY_ID_BCM5906 || (X) == PHY_ID_BCM5761 || \
2618 (X) == PHY_ID_BCM8002)
1da177e4
LT
2619
2620 struct tg3_hw_stats *hw_stats;
2621 dma_addr_t stats_mapping;
2622 struct work_struct reset_task;
2623
ec41c7df 2624 int nvram_lock_cnt;
1da177e4 2625 u32 nvram_size;
fd1122a2
MC
2626#define TG3_NVRAM_SIZE_64KB 0x00010000
2627#define TG3_NVRAM_SIZE_128KB 0x00020000
2628#define TG3_NVRAM_SIZE_256KB 0x00040000
2629#define TG3_NVRAM_SIZE_512KB 0x00080000
2630#define TG3_NVRAM_SIZE_1MB 0x00100000
2631#define TG3_NVRAM_SIZE_2MB 0x00200000
2632
1da177e4
LT
2633 u32 nvram_pagesize;
2634 u32 nvram_jedecnum;
2635
2636#define JEDEC_ATMEL 0x1f
2637#define JEDEC_ST 0x20
2638#define JEDEC_SAIFUN 0x4f
2639#define JEDEC_SST 0xbf
2640
fd1122a2 2641#define ATMEL_AT24C64_CHIP_SIZE TG3_NVRAM_SIZE_64KB
1da177e4
LT
2642#define ATMEL_AT24C64_PAGE_SIZE (32)
2643
fd1122a2 2644#define ATMEL_AT24C512_CHIP_SIZE TG3_NVRAM_SIZE_512KB
1da177e4
LT
2645#define ATMEL_AT24C512_PAGE_SIZE (128)
2646
2647#define ATMEL_AT45DB0X1B_PAGE_POS 9
2648#define ATMEL_AT45DB0X1B_PAGE_SIZE 264
2649
2650#define ATMEL_AT25F512_PAGE_SIZE 256
2651
2652#define ST_M45PEX0_PAGE_SIZE 256
2653
2654#define SAIFUN_SA25F0XX_PAGE_SIZE 256
2655
2656#define SST_25VF0X0_PAGE_SIZE 4098
2657
15f9850d 2658 struct ethtool_coalesce coal;
1da177e4
LT
2659};
2660
2661#endif /* !(_T3_H) */