]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/net/au1000_eth.c
xps: Transmit Packet Steering
[net-next-2.6.git] / drivers / net / au1000_eth.c
CommitLineData
1da177e4
LT
1/*
2 *
3 * Alchemy Au1x00 ethernet driver
4 *
89be0501 5 * Copyright 2001-2003, 2006 MontaVista Software Inc.
1da177e4
LT
6 * Copyright 2002 TimeSys Corp.
7 * Added ethtool/mii-tool support,
8 * Copyright 2004 Matt Porter <mporter@kernel.crashing.org>
6aa20a22
JG
9 * Update: 2004 Bjoern Riemer, riemer@fokus.fraunhofer.de
10 * or riemer@riemer-nt.de: fixed the link beat detection with
1da177e4 11 * ioctls (SIOCGMIIPHY)
0638dec0
HVR
12 * Copyright 2006 Herbert Valerio Riedel <hvr@gnu.org>
13 * converted to use linux-2.6.x's PHY framework
14 *
1da177e4 15 * Author: MontaVista Software, Inc.
ec7eabdd 16 * ppopov@mvista.com or source@mvista.com
1da177e4
LT
17 *
18 * ########################################################################
19 *
20 * This program is free software; you can distribute it and/or modify it
21 * under the terms of the GNU General Public License (Version 2) as
22 * published by the Free Software Foundation.
23 *
24 * This program is distributed in the hope it will be useful, but WITHOUT
25 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
26 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
27 * for more details.
28 *
29 * You should have received a copy of the GNU General Public License along
30 * with this program; if not, write to the Free Software Foundation, Inc.,
31 * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
32 *
33 * ########################################################################
34 *
6aa20a22 35 *
1da177e4 36 */
215e17be
FF
37#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
38
bc36b428 39#include <linux/capability.h>
d791c2bd 40#include <linux/dma-mapping.h>
1da177e4
LT
41#include <linux/module.h>
42#include <linux/kernel.h>
1da177e4
LT
43#include <linux/string.h>
44#include <linux/timer.h>
45#include <linux/errno.h>
46#include <linux/in.h>
47#include <linux/ioport.h>
48#include <linux/bitops.h>
49#include <linux/slab.h>
50#include <linux/interrupt.h>
1da177e4
LT
51#include <linux/init.h>
52#include <linux/netdevice.h>
53#include <linux/etherdevice.h>
54#include <linux/ethtool.h>
55#include <linux/mii.h>
56#include <linux/skbuff.h>
57#include <linux/delay.h>
8cd35da0 58#include <linux/crc32.h>
0638dec0 59#include <linux/phy.h>
bd2302c2 60#include <linux/platform_device.h>
49a42c08
FF
61#include <linux/cpu.h>
62#include <linux/io.h>
25b31cb1 63
1da177e4
LT
64#include <asm/mipsregs.h>
65#include <asm/irq.h>
1da177e4
LT
66#include <asm/processor.h>
67
25b31cb1 68#include <au1000.h>
bd2302c2 69#include <au1xxx_eth.h>
25b31cb1
YY
70#include <prom.h>
71
1da177e4
LT
72#include "au1000_eth.h"
73
74#ifdef AU1000_ETH_DEBUG
75static int au1000_debug = 5;
76#else
77static int au1000_debug = 3;
78#endif
79
7cd2e6e3
FF
80#define AU1000_DEF_MSG_ENABLE (NETIF_MSG_DRV | \
81 NETIF_MSG_PROBE | \
82 NETIF_MSG_LINK)
83
89be0501 84#define DRV_NAME "au1000_eth"
8020eb82 85#define DRV_VERSION "1.7"
1da177e4
LT
86#define DRV_AUTHOR "Pete Popov <ppopov@embeddedalley.com>"
87#define DRV_DESC "Au1xxx on-chip Ethernet driver"
88
89MODULE_AUTHOR(DRV_AUTHOR);
90MODULE_DESCRIPTION(DRV_DESC);
91MODULE_LICENSE("GPL");
13130c7a 92MODULE_VERSION(DRV_VERSION);
1da177e4 93
1da177e4
LT
94/*
95 * Theory of operation
96 *
6aa20a22
JG
97 * The Au1000 MACs use a simple rx and tx descriptor ring scheme.
98 * There are four receive and four transmit descriptors. These
99 * descriptors are not in memory; rather, they are just a set of
1da177e4
LT
100 * hardware registers.
101 *
102 * Since the Au1000 has a coherent data cache, the receive and
6aa20a22 103 * transmit buffers are allocated from the KSEG0 segment. The
1da177e4
LT
104 * hardware registers, however, are still mapped at KSEG1 to
105 * make sure there's no out-of-order writes, and that all writes
106 * complete immediately.
107 */
108
1da177e4
LT
109struct au1000_private *au_macs[NUM_ETH_INTERFACES];
110
0638dec0
HVR
111/*
112 * board-specific configurations
113 *
114 * PHY detection algorithm
115 *
bd2302c2 116 * If phy_static_config is undefined, the PHY setup is
0638dec0
HVR
117 * autodetected:
118 *
119 * mii_probe() first searches the current MAC's MII bus for a PHY,
bd2302c2 120 * selecting the first (or last, if phy_search_highest_addr is
0638dec0
HVR
121 * defined) PHY address not already claimed by another netdev.
122 *
123 * If nothing was found that way when searching for the 2nd ethernet
bd2302c2 124 * controller's PHY and phy1_search_mac0 is defined, then
0638dec0
HVR
125 * the first MII bus is searched as well for an unclaimed PHY; this is
126 * needed in case of a dual-PHY accessible only through the MAC0's MII
127 * bus.
128 *
129 * Finally, if no PHY is found, then the corresponding ethernet
130 * controller is not registered to the network subsystem.
1da177e4
LT
131 */
132
bd2302c2 133/* autodetection defaults: phy1_search_mac0 */
1da177e4 134
0638dec0
HVR
135/* static PHY setup
136 *
137 * most boards PHY setup should be detectable properly with the
138 * autodetection algorithm in mii_probe(), but in some cases (e.g. if
139 * you have a switch attached, or want to use the PHY's interrupt
140 * notification capabilities) you can provide a static PHY
141 * configuration here
142 *
143 * IRQs may only be set, if a PHY address was configured
144 * If a PHY address is given, also a bus id is required to be set
145 *
146 * ps: make sure the used irqs are configured properly in the board
147 * specific irq-map
148 */
1da177e4 149
eb049630 150static void au1000_enable_mac(struct net_device *dev, int force_reset)
5ef3041e
FF
151{
152 unsigned long flags;
153 struct au1000_private *aup = netdev_priv(dev);
154
155 spin_lock_irqsave(&aup->lock, flags);
156
ec7eabdd 157 if (force_reset || (!aup->mac_enabled)) {
d0e7cb5d 158 writel(MAC_EN_CLOCK_ENABLE, &aup->enable);
5ef3041e 159 au_sync_delay(2);
d0e7cb5d
FF
160 writel((MAC_EN_RESET0 | MAC_EN_RESET1 | MAC_EN_RESET2
161 | MAC_EN_CLOCK_ENABLE), &aup->enable);
5ef3041e
FF
162 au_sync_delay(2);
163
164 aup->mac_enabled = 1;
165 }
166
167 spin_unlock_irqrestore(&aup->lock, flags);
168}
169
0638dec0
HVR
170/*
171 * MII operations
172 */
1210dde7 173static int au1000_mdio_read(struct net_device *dev, int phy_addr, int reg)
1da177e4 174{
454d7c9b 175 struct au1000_private *aup = netdev_priv(dev);
d0e7cb5d
FF
176 u32 *const mii_control_reg = &aup->mac->mii_control;
177 u32 *const mii_data_reg = &aup->mac->mii_data;
1da177e4
LT
178 u32 timedout = 20;
179 u32 mii_control;
180
d0e7cb5d 181 while (readl(mii_control_reg) & MAC_MII_BUSY) {
1da177e4
LT
182 mdelay(1);
183 if (--timedout == 0) {
5368c726 184 netdev_err(dev, "read_MII busy timeout!!\n");
1da177e4
LT
185 return -1;
186 }
187 }
188
6aa20a22 189 mii_control = MAC_SET_MII_SELECT_REG(reg) |
0638dec0 190 MAC_SET_MII_SELECT_PHY(phy_addr) | MAC_MII_READ;
1da177e4 191
d0e7cb5d 192 writel(mii_control, mii_control_reg);
1da177e4
LT
193
194 timedout = 20;
d0e7cb5d 195 while (readl(mii_control_reg) & MAC_MII_BUSY) {
1da177e4
LT
196 mdelay(1);
197 if (--timedout == 0) {
5368c726 198 netdev_err(dev, "mdio_read busy timeout!!\n");
1da177e4
LT
199 return -1;
200 }
201 }
d0e7cb5d 202 return readl(mii_data_reg);
1da177e4
LT
203}
204
1210dde7
AB
205static void au1000_mdio_write(struct net_device *dev, int phy_addr,
206 int reg, u16 value)
1da177e4 207{
454d7c9b 208 struct au1000_private *aup = netdev_priv(dev);
d0e7cb5d
FF
209 u32 *const mii_control_reg = &aup->mac->mii_control;
210 u32 *const mii_data_reg = &aup->mac->mii_data;
1da177e4
LT
211 u32 timedout = 20;
212 u32 mii_control;
213
d0e7cb5d 214 while (readl(mii_control_reg) & MAC_MII_BUSY) {
1da177e4
LT
215 mdelay(1);
216 if (--timedout == 0) {
5368c726 217 netdev_err(dev, "mdio_write busy timeout!!\n");
1da177e4
LT
218 return;
219 }
220 }
221
6aa20a22 222 mii_control = MAC_SET_MII_SELECT_REG(reg) |
0638dec0 223 MAC_SET_MII_SELECT_PHY(phy_addr) | MAC_MII_WRITE;
1da177e4 224
d0e7cb5d
FF
225 writel(value, mii_data_reg);
226 writel(mii_control, mii_control_reg);
1da177e4
LT
227}
228
1210dde7 229static int au1000_mdiobus_read(struct mii_bus *bus, int phy_addr, int regnum)
0638dec0
HVR
230{
231 /* WARNING: bus->phy_map[phy_addr].attached_dev == dev does
dc99839c
FF
232 * _NOT_ hold (e.g. when PHY is accessed through other MAC's MII bus)
233 */
0638dec0
HVR
234 struct net_device *const dev = bus->priv;
235
dc99839c
FF
236 /* make sure the MAC associated with this
237 * mii_bus is enabled
238 */
239 au1000_enable_mac(dev, 0);
240
1210dde7 241 return au1000_mdio_read(dev, phy_addr, regnum);
0638dec0 242}
1da177e4 243
1210dde7
AB
244static int au1000_mdiobus_write(struct mii_bus *bus, int phy_addr, int regnum,
245 u16 value)
1da177e4 246{
0638dec0 247 struct net_device *const dev = bus->priv;
1da177e4 248
dc99839c
FF
249 /* make sure the MAC associated with this
250 * mii_bus is enabled
251 */
252 au1000_enable_mac(dev, 0);
253
1210dde7 254 au1000_mdio_write(dev, phy_addr, regnum, value);
0638dec0 255 return 0;
1da177e4
LT
256}
257
1210dde7 258static int au1000_mdiobus_reset(struct mii_bus *bus)
1da177e4 259{
0638dec0 260 struct net_device *const dev = bus->priv;
1da177e4 261
dc99839c
FF
262 /* make sure the MAC associated with this
263 * mii_bus is enabled
264 */
265 au1000_enable_mac(dev, 0);
266
0638dec0
HVR
267 return 0;
268}
1da177e4 269
eb049630 270static void au1000_hard_stop(struct net_device *dev)
5ef3041e
FF
271{
272 struct au1000_private *aup = netdev_priv(dev);
d0e7cb5d 273 u32 reg;
5ef3041e 274
5368c726 275 netif_dbg(aup, drv, dev, "hard stop\n");
5ef3041e 276
d0e7cb5d
FF
277 reg = readl(&aup->mac->control);
278 reg &= ~(MAC_RX_ENABLE | MAC_TX_ENABLE);
279 writel(reg, &aup->mac->control);
5ef3041e
FF
280 au_sync_delay(10);
281}
282
eb049630 283static void au1000_enable_rx_tx(struct net_device *dev)
5ef3041e
FF
284{
285 struct au1000_private *aup = netdev_priv(dev);
d0e7cb5d 286 u32 reg;
5ef3041e 287
5368c726 288 netif_dbg(aup, hw, dev, "enable_rx_tx\n");
5ef3041e 289
d0e7cb5d
FF
290 reg = readl(&aup->mac->control);
291 reg |= (MAC_RX_ENABLE | MAC_TX_ENABLE);
292 writel(reg, &aup->mac->control);
5ef3041e
FF
293 au_sync_delay(10);
294}
295
296static void
297au1000_adjust_link(struct net_device *dev)
298{
299 struct au1000_private *aup = netdev_priv(dev);
300 struct phy_device *phydev = aup->phy_dev;
301 unsigned long flags;
d0e7cb5d 302 u32 reg;
5ef3041e
FF
303
304 int status_change = 0;
305
306 BUG_ON(!aup->phy_dev);
307
308 spin_lock_irqsave(&aup->lock, flags);
309
310 if (phydev->link && (aup->old_speed != phydev->speed)) {
2cc3c6b1 311 /* speed changed */
5ef3041e 312
2cc3c6b1 313 switch (phydev->speed) {
5ef3041e
FF
314 case SPEED_10:
315 case SPEED_100:
316 break;
317 default:
5368c726
FF
318 netdev_warn(dev, "Speed (%d) is not 10/100 ???\n",
319 phydev->speed);
5ef3041e
FF
320 break;
321 }
322
323 aup->old_speed = phydev->speed;
324
325 status_change = 1;
326 }
327
328 if (phydev->link && (aup->old_duplex != phydev->duplex)) {
2cc3c6b1 329 /* duplex mode changed */
5ef3041e
FF
330
331 /* switching duplex mode requires to disable rx and tx! */
eb049630 332 au1000_hard_stop(dev);
5ef3041e 333
d0e7cb5d
FF
334 reg = readl(&aup->mac->control);
335 if (DUPLEX_FULL == phydev->duplex) {
336 reg |= MAC_FULL_DUPLEX;
337 reg &= ~MAC_DISABLE_RX_OWN;
338 } else {
339 reg &= ~MAC_FULL_DUPLEX;
340 reg |= MAC_DISABLE_RX_OWN;
341 }
342 writel(reg, &aup->mac->control);
5ef3041e
FF
343 au_sync_delay(1);
344
eb049630 345 au1000_enable_rx_tx(dev);
5ef3041e
FF
346 aup->old_duplex = phydev->duplex;
347
348 status_change = 1;
349 }
350
2cc3c6b1
FF
351 if (phydev->link != aup->old_link) {
352 /* link state changed */
5ef3041e
FF
353
354 if (!phydev->link) {
355 /* link went down */
356 aup->old_speed = 0;
357 aup->old_duplex = -1;
358 }
359
360 aup->old_link = phydev->link;
361 status_change = 1;
362 }
363
364 spin_unlock_irqrestore(&aup->lock, flags);
365
366 if (status_change) {
367 if (phydev->link)
5368c726
FF
368 netdev_info(dev, "link up (%d/%s)\n",
369 phydev->speed,
5ef3041e
FF
370 DUPLEX_FULL == phydev->duplex ? "Full" : "Half");
371 else
5368c726 372 netdev_info(dev, "link down\n");
5ef3041e
FF
373 }
374}
375
ec7eabdd 376static int au1000_mii_probe(struct net_device *dev)
0638dec0 377{
454d7c9b 378 struct au1000_private *const aup = netdev_priv(dev);
0638dec0 379 struct phy_device *phydev = NULL;
18b8e15b 380 int phy_addr;
0638dec0 381
bd2302c2
FF
382 if (aup->phy_static_config) {
383 BUG_ON(aup->mac_id < 0 || aup->mac_id > 1);
0638dec0 384
bd2302c2
FF
385 if (aup->phy_addr)
386 phydev = aup->mii_bus->phy_map[aup->phy_addr];
387 else
5368c726 388 netdev_info(dev, "using PHY-less setup\n");
0638dec0 389 return 0;
18b8e15b 390 }
0638dec0 391
18b8e15b 392 /* find the first (lowest address) PHY
dc99839c
FF
393 * on the current MAC's MII bus
394 */
18b8e15b
FF
395 for (phy_addr = 0; phy_addr < PHY_MAX_ADDR; phy_addr++)
396 if (aup->mii_bus->phy_map[phy_addr]) {
397 phydev = aup->mii_bus->phy_map[phy_addr];
398 if (!aup->phy_search_highest_addr)
399 /* break out with first one found */
400 break;
401 }
0638dec0 402
18b8e15b
FF
403 if (aup->phy1_search_mac0) {
404 /* try harder to find a PHY */
405 if (!phydev && (aup->mac_id == 1)) {
406 /* no PHY found, maybe we have a dual PHY? */
407 dev_info(&dev->dev, ": no PHY found on MAC1, "
408 "let's see if it's attached to MAC0...\n");
409
410 /* find the first (lowest address) non-attached
411 * PHY on the MAC0 MII bus
412 */
413 for (phy_addr = 0; phy_addr < PHY_MAX_ADDR; phy_addr++) {
414 struct phy_device *const tmp_phydev =
415 aup->mii_bus->phy_map[phy_addr];
416
417 if (aup->mac_id == 1)
418 break;
419
420 /* no PHY here... */
421 if (!tmp_phydev)
422 continue;
423
424 /* already claimed by MAC0 */
425 if (tmp_phydev->attached_dev)
426 continue;
427
428 phydev = tmp_phydev;
429 break; /* found it */
bd2302c2 430 }
1da177e4
LT
431 }
432 }
1da177e4 433
0638dec0 434 if (!phydev) {
5368c726 435 netdev_err(dev, "no PHY found\n");
1da177e4
LT
436 return -1;
437 }
438
0638dec0 439 /* now we are supposed to have a proper phydev, to attach to... */
0638dec0
HVR
440 BUG_ON(phydev->attached_dev);
441
db1d7bf7
KS
442 phydev = phy_connect(dev, dev_name(&phydev->dev), &au1000_adjust_link,
443 0, PHY_INTERFACE_MODE_MII);
0638dec0
HVR
444
445 if (IS_ERR(phydev)) {
5368c726 446 netdev_err(dev, "Could not attach to PHY\n");
0638dec0
HVR
447 return PTR_ERR(phydev);
448 }
449
450 /* mask with MAC supported features */
451 phydev->supported &= (SUPPORTED_10baseT_Half
452 | SUPPORTED_10baseT_Full
453 | SUPPORTED_100baseT_Half
454 | SUPPORTED_100baseT_Full
455 | SUPPORTED_Autoneg
456 /* | SUPPORTED_Pause | SUPPORTED_Asym_Pause */
457 | SUPPORTED_MII
458 | SUPPORTED_TP);
459
460 phydev->advertising = phydev->supported;
461
462 aup->old_link = 0;
463 aup->old_speed = 0;
464 aup->old_duplex = -1;
465 aup->phy_dev = phydev;
466
5368c726
FF
467 netdev_info(dev, "attached PHY driver [%s] "
468 "(mii_bus:phy_addr=%s, irq=%d)\n",
db1d7bf7 469 phydev->drv->name, dev_name(&phydev->dev), phydev->irq);
1da177e4
LT
470
471 return 0;
472}
473
474
475/*
476 * Buffer allocation/deallocation routines. The buffer descriptor returned
6aa20a22 477 * has the virtual and dma address of a buffer suitable for
1da177e4
LT
478 * both, receive and transmit operations.
479 */
3441592b 480static struct db_dest *au1000_GetFreeDB(struct au1000_private *aup)
1da177e4 481{
3441592b 482 struct db_dest *pDB;
1da177e4
LT
483 pDB = aup->pDBfree;
484
ec7eabdd 485 if (pDB)
1da177e4 486 aup->pDBfree = pDB->pnext;
ec7eabdd 487
1da177e4
LT
488 return pDB;
489}
490
3441592b 491void au1000_ReleaseDB(struct au1000_private *aup, struct db_dest *pDB)
1da177e4 492{
3441592b 493 struct db_dest *pDBfree = aup->pDBfree;
1da177e4
LT
494 if (pDBfree)
495 pDBfree->pnext = pDB;
496 aup->pDBfree = pDB;
497}
498
eb049630 499static void au1000_reset_mac_unlocked(struct net_device *dev)
0638dec0 500{
454d7c9b 501 struct au1000_private *const aup = netdev_priv(dev);
0638dec0
HVR
502 int i;
503
eb049630 504 au1000_hard_stop(dev);
0638dec0 505
d0e7cb5d 506 writel(MAC_EN_CLOCK_ENABLE, &aup->enable);
0638dec0 507 au_sync_delay(2);
d0e7cb5d 508 writel(0, &aup->enable);
0638dec0
HVR
509 au_sync_delay(2);
510
1da177e4
LT
511 aup->tx_full = 0;
512 for (i = 0; i < NUM_RX_DMA; i++) {
513 /* reset control bits */
514 aup->rx_dma_ring[i]->buff_stat &= ~0xf;
515 }
516 for (i = 0; i < NUM_TX_DMA; i++) {
517 /* reset control bits */
518 aup->tx_dma_ring[i]->buff_stat &= ~0xf;
519 }
0638dec0
HVR
520
521 aup->mac_enabled = 0;
522
1da177e4
LT
523}
524
eb049630 525static void au1000_reset_mac(struct net_device *dev)
0638dec0 526{
454d7c9b 527 struct au1000_private *const aup = netdev_priv(dev);
0638dec0
HVR
528 unsigned long flags;
529
5368c726
FF
530 netif_dbg(aup, hw, dev, "reset mac, aup %x\n",
531 (unsigned)aup);
0638dec0
HVR
532
533 spin_lock_irqsave(&aup->lock, flags);
534
ec7eabdd 535 au1000_reset_mac_unlocked(dev);
0638dec0
HVR
536
537 spin_unlock_irqrestore(&aup->lock, flags);
538}
1da177e4 539
6aa20a22 540/*
1da177e4
LT
541 * Setup the receive and transmit "rings". These pointers are the addresses
542 * of the rx and tx MAC DMA registers so they are fixed by the hardware --
543 * these are not descriptors sitting in memory.
544 */
6aa20a22 545static void
eb049630 546au1000_setup_hw_rings(struct au1000_private *aup, u32 rx_base, u32 tx_base)
1da177e4
LT
547{
548 int i;
549
550 for (i = 0; i < NUM_RX_DMA; i++) {
6aa20a22 551 aup->rx_dma_ring[i] =
d0e7cb5d 552 (struct rx_dma *)
18b8e15b 553 (rx_base + sizeof(struct rx_dma)*i);
1da177e4
LT
554 }
555 for (i = 0; i < NUM_TX_DMA; i++) {
6aa20a22 556 aup->tx_dma_ring[i] =
d0e7cb5d 557 (struct tx_dma *)
18b8e15b 558 (tx_base + sizeof(struct tx_dma)*i);
1da177e4
LT
559 }
560}
561
0638dec0
HVR
562/*
563 * ethtool operations
564 */
1da177e4 565
0638dec0 566static int au1000_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1da177e4 567{
454d7c9b 568 struct au1000_private *aup = netdev_priv(dev);
1da177e4 569
0638dec0
HVR
570 if (aup->phy_dev)
571 return phy_ethtool_gset(aup->phy_dev, cmd);
1da177e4 572
0638dec0 573 return -EINVAL;
1da177e4
LT
574}
575
0638dec0 576static int au1000_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1da177e4 577{
454d7c9b 578 struct au1000_private *aup = netdev_priv(dev);
1da177e4 579
0638dec0
HVR
580 if (!capable(CAP_NET_ADMIN))
581 return -EPERM;
1da177e4 582
0638dec0
HVR
583 if (aup->phy_dev)
584 return phy_ethtool_sset(aup->phy_dev, cmd);
1da177e4 585
0638dec0 586 return -EINVAL;
1da177e4
LT
587}
588
589static void
590au1000_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
591{
454d7c9b 592 struct au1000_private *aup = netdev_priv(dev);
1da177e4
LT
593
594 strcpy(info->driver, DRV_NAME);
595 strcpy(info->version, DRV_VERSION);
596 info->fw_version[0] = '\0';
597 sprintf(info->bus_info, "%s %d", DRV_NAME, aup->mac_id);
598 info->regdump_len = 0;
599}
600
7cd2e6e3
FF
601static void au1000_set_msglevel(struct net_device *dev, u32 value)
602{
603 struct au1000_private *aup = netdev_priv(dev);
604 aup->msg_enable = value;
605}
606
607static u32 au1000_get_msglevel(struct net_device *dev)
608{
609 struct au1000_private *aup = netdev_priv(dev);
610 return aup->msg_enable;
611}
612
7282d491 613static const struct ethtool_ops au1000_ethtool_ops = {
1da177e4
LT
614 .get_settings = au1000_get_settings,
615 .set_settings = au1000_set_settings,
616 .get_drvinfo = au1000_get_drvinfo,
0638dec0 617 .get_link = ethtool_op_get_link,
7cd2e6e3
FF
618 .get_msglevel = au1000_get_msglevel,
619 .set_msglevel = au1000_set_msglevel,
1da177e4
LT
620};
621
5ef3041e
FF
622
623/*
624 * Initialize the interface.
625 *
626 * When the device powers up, the clocks are disabled and the
627 * mac is in reset state. When the interface is closed, we
628 * do the same -- reset the device and disable the clocks to
629 * conserve power. Thus, whenever au1000_init() is called,
630 * the device should already be in reset state.
631 */
632static int au1000_init(struct net_device *dev)
1da177e4 633{
5ef3041e
FF
634 struct au1000_private *aup = netdev_priv(dev);
635 unsigned long flags;
636 int i;
637 u32 control;
89be0501 638
5368c726 639 netif_dbg(aup, hw, dev, "au1000_init\n");
1da177e4 640
5ef3041e 641 /* bring the device out of reset */
eb049630 642 au1000_enable_mac(dev, 1);
89be0501 643
5ef3041e 644 spin_lock_irqsave(&aup->lock, flags);
1da177e4 645
d0e7cb5d 646 writel(0, &aup->mac->control);
5ef3041e
FF
647 aup->tx_head = (aup->tx_dma_ring[0]->buff_stat & 0xC) >> 2;
648 aup->tx_tail = aup->tx_head;
649 aup->rx_head = (aup->rx_dma_ring[0]->buff_stat & 0xC) >> 2;
1da177e4 650
d0e7cb5d
FF
651 writel(dev->dev_addr[5]<<8 | dev->dev_addr[4],
652 &aup->mac->mac_addr_high);
653 writel(dev->dev_addr[3]<<24 | dev->dev_addr[2]<<16 |
654 dev->dev_addr[1]<<8 | dev->dev_addr[0],
655 &aup->mac->mac_addr_low);
5ef3041e 656
18b8e15b 657
ec7eabdd 658 for (i = 0; i < NUM_RX_DMA; i++)
5ef3041e 659 aup->rx_dma_ring[i]->buff_stat |= RX_DMA_ENABLE;
ec7eabdd 660
5ef3041e 661 au_sync();
1da177e4 662
5ef3041e
FF
663 control = MAC_RX_ENABLE | MAC_TX_ENABLE;
664#ifndef CONFIG_CPU_LITTLE_ENDIAN
665 control |= MAC_BIG_ENDIAN;
666#endif
667 if (aup->phy_dev) {
668 if (aup->phy_dev->link && (DUPLEX_FULL == aup->phy_dev->duplex))
669 control |= MAC_FULL_DUPLEX;
670 else
671 control |= MAC_DISABLE_RX_OWN;
672 } else { /* PHY-less op, assume full-duplex */
673 control |= MAC_FULL_DUPLEX;
1da177e4
LT
674 }
675
d0e7cb5d
FF
676 writel(control, &aup->mac->control);
677 writel(0x8100, &aup->mac->vlan1_tag); /* activate vlan support */
5ef3041e 678 au_sync();
1da177e4 679
5ef3041e
FF
680 spin_unlock_irqrestore(&aup->lock, flags);
681 return 0;
682}
1da177e4 683
eb049630 684static inline void au1000_update_rx_stats(struct net_device *dev, u32 status)
5ef3041e 685{
5ef3041e 686 struct net_device_stats *ps = &dev->stats;
1da177e4 687
5ef3041e
FF
688 ps->rx_packets++;
689 if (status & RX_MCAST_FRAME)
690 ps->multicast++;
1da177e4 691
5ef3041e
FF
692 if (status & RX_ERROR) {
693 ps->rx_errors++;
694 if (status & RX_MISSED_FRAME)
695 ps->rx_missed_errors++;
4989ccb2 696 if (status & (RX_OVERLEN | RX_RUNT | RX_LEN_ERROR))
5ef3041e
FF
697 ps->rx_length_errors++;
698 if (status & RX_CRC_ERROR)
699 ps->rx_crc_errors++;
700 if (status & RX_COLL)
701 ps->collisions++;
2cc3c6b1 702 } else
5ef3041e 703 ps->rx_bytes += status & RX_FRAME_LEN_MASK;
298cf9be 704
1da177e4
LT
705}
706
6aa20a22 707/*
5ef3041e 708 * Au1000 receive routine.
1da177e4 709 */
5ef3041e 710static int au1000_rx(struct net_device *dev)
1da177e4 711{
454d7c9b 712 struct au1000_private *aup = netdev_priv(dev);
5ef3041e 713 struct sk_buff *skb;
d0e7cb5d 714 struct rx_dma *prxd;
5ef3041e 715 u32 buff_stat, status;
3441592b 716 struct db_dest *pDB;
5ef3041e 717 u32 frmlen;
1da177e4 718
5368c726 719 netif_dbg(aup, rx_status, dev, "au1000_rx head %d\n", aup->rx_head);
1da177e4 720
5ef3041e
FF
721 prxd = aup->rx_dma_ring[aup->rx_head];
722 buff_stat = prxd->buff_stat;
723 while (buff_stat & RX_T_DONE) {
724 status = prxd->status;
725 pDB = aup->rx_db_inuse[aup->rx_head];
eb049630 726 au1000_update_rx_stats(dev, status);
5ef3041e 727 if (!(status & RX_ERROR)) {
1da177e4 728
5ef3041e
FF
729 /* good frame */
730 frmlen = (status & RX_FRAME_LEN_MASK);
731 frmlen -= 4; /* Remove FCS */
732 skb = dev_alloc_skb(frmlen + 2);
733 if (skb == NULL) {
5368c726 734 netdev_err(dev, "Memory squeeze, dropping packet.\n");
5ef3041e
FF
735 dev->stats.rx_dropped++;
736 continue;
737 }
738 skb_reserve(skb, 2); /* 16 byte IP header align */
739 skb_copy_to_linear_data(skb,
740 (unsigned char *)pDB->vaddr, frmlen);
741 skb_put(skb, frmlen);
742 skb->protocol = eth_type_trans(skb, dev);
743 netif_rx(skb); /* pass the packet to upper layers */
2cc3c6b1 744 } else {
5ef3041e 745 if (au1000_debug > 4) {
215e17be 746 pr_err("rx_error(s):");
5ef3041e 747 if (status & RX_MISSED_FRAME)
215e17be 748 pr_cont(" miss");
5ef3041e 749 if (status & RX_WDOG_TIMER)
215e17be 750 pr_cont(" wdog");
5ef3041e 751 if (status & RX_RUNT)
215e17be 752 pr_cont(" runt");
5ef3041e 753 if (status & RX_OVERLEN)
215e17be 754 pr_cont(" overlen");
5ef3041e 755 if (status & RX_COLL)
215e17be 756 pr_cont(" coll");
5ef3041e 757 if (status & RX_MII_ERROR)
215e17be 758 pr_cont(" mii error");
5ef3041e 759 if (status & RX_CRC_ERROR)
215e17be 760 pr_cont(" crc error");
5ef3041e 761 if (status & RX_LEN_ERROR)
215e17be 762 pr_cont(" len error");
5ef3041e 763 if (status & RX_U_CNTRL_FRAME)
215e17be
FF
764 pr_cont(" u control frame");
765 pr_cont("\n");
5ef3041e
FF
766 }
767 }
768 prxd->buff_stat = (u32)(pDB->dma_addr | RX_DMA_ENABLE);
769 aup->rx_head = (aup->rx_head + 1) & (NUM_RX_DMA - 1);
770 au_sync();
1da177e4 771
5ef3041e
FF
772 /* next descriptor */
773 prxd = aup->rx_dma_ring[aup->rx_head];
774 buff_stat = prxd->buff_stat;
1da177e4 775 }
1da177e4
LT
776 return 0;
777}
778
eb049630 779static void au1000_update_tx_stats(struct net_device *dev, u32 status)
1da177e4 780{
454d7c9b 781 struct au1000_private *aup = netdev_priv(dev);
5ef3041e 782 struct net_device_stats *ps = &dev->stats;
0638dec0 783
5ef3041e
FF
784 if (status & TX_FRAME_ABORTED) {
785 if (!aup->phy_dev || (DUPLEX_FULL == aup->phy_dev->duplex)) {
786 if (status & (TX_JAB_TIMEOUT | TX_UNDERRUN)) {
787 /* any other tx errors are only valid
dc99839c
FF
788 * in half duplex mode
789 */
5ef3041e
FF
790 ps->tx_errors++;
791 ps->tx_aborted_errors++;
792 }
2cc3c6b1 793 } else {
5ef3041e
FF
794 ps->tx_errors++;
795 ps->tx_aborted_errors++;
796 if (status & (TX_NO_CARRIER | TX_LOSS_CARRIER))
797 ps->tx_carrier_errors++;
798 }
799 }
800}
0638dec0 801
5ef3041e
FF
802/*
803 * Called from the interrupt service routine to acknowledge
804 * the TX DONE bits. This is a must if the irq is setup as
805 * edge triggered.
806 */
807static void au1000_tx_ack(struct net_device *dev)
808{
809 struct au1000_private *aup = netdev_priv(dev);
d0e7cb5d 810 struct tx_dma *ptxd;
0638dec0 811
5ef3041e 812 ptxd = aup->tx_dma_ring[aup->tx_tail];
0638dec0 813
5ef3041e 814 while (ptxd->buff_stat & TX_T_DONE) {
eb049630 815 au1000_update_tx_stats(dev, ptxd->status);
5ef3041e
FF
816 ptxd->buff_stat &= ~TX_T_DONE;
817 ptxd->len = 0;
818 au_sync();
0638dec0 819
5ef3041e
FF
820 aup->tx_tail = (aup->tx_tail + 1) & (NUM_TX_DMA - 1);
821 ptxd = aup->tx_dma_ring[aup->tx_tail];
0638dec0 822
5ef3041e
FF
823 if (aup->tx_full) {
824 aup->tx_full = 0;
825 netif_wake_queue(dev);
826 }
1da177e4 827 }
5ef3041e 828}
1da177e4 829
5ef3041e
FF
830/*
831 * Au1000 interrupt service routine.
832 */
833static irqreturn_t au1000_interrupt(int irq, void *dev_id)
834{
835 struct net_device *dev = dev_id;
1da177e4 836
5ef3041e
FF
837 /* Handle RX interrupts first to minimize chance of overrun */
838
839 au1000_rx(dev);
840 au1000_tx_ack(dev);
841 return IRQ_RETVAL(1);
1da177e4
LT
842}
843
844static int au1000_open(struct net_device *dev)
845{
846 int retval;
454d7c9b 847 struct au1000_private *aup = netdev_priv(dev);
1da177e4 848
5368c726 849 netif_dbg(aup, drv, dev, "open: dev=%p\n", dev);
1da177e4 850
2cc3c6b1
FF
851 retval = request_irq(dev->irq, au1000_interrupt, 0,
852 dev->name, dev);
853 if (retval) {
5368c726 854 netdev_err(dev, "unable to get IRQ %d\n", dev->irq);
0638dec0
HVR
855 return retval;
856 }
857
2cc3c6b1
FF
858 retval = au1000_init(dev);
859 if (retval) {
5368c726 860 netdev_err(dev, "error in au1000_init\n");
1da177e4
LT
861 free_irq(dev->irq, dev);
862 return retval;
863 }
1da177e4 864
0638dec0
HVR
865 if (aup->phy_dev) {
866 /* cause the PHY state machine to schedule a link state check */
867 aup->phy_dev->state = PHY_CHANGELINK;
868 phy_start(aup->phy_dev);
1da177e4
LT
869 }
870
0638dec0 871 netif_start_queue(dev);
1da177e4 872
5368c726 873 netif_dbg(aup, drv, dev, "open: Initialization done.\n");
1da177e4
LT
874
875 return 0;
876}
877
878static int au1000_close(struct net_device *dev)
879{
0638dec0 880 unsigned long flags;
454d7c9b 881 struct au1000_private *const aup = netdev_priv(dev);
1da177e4 882
5368c726 883 netif_dbg(aup, drv, dev, "close: dev=%p\n", dev);
1da177e4 884
0638dec0
HVR
885 if (aup->phy_dev)
886 phy_stop(aup->phy_dev);
1da177e4
LT
887
888 spin_lock_irqsave(&aup->lock, flags);
0638dec0 889
ec7eabdd 890 au1000_reset_mac_unlocked(dev);
0638dec0 891
1da177e4
LT
892 /* stop the device */
893 netif_stop_queue(dev);
894
895 /* disable the interrupt */
896 free_irq(dev->irq, dev);
897 spin_unlock_irqrestore(&aup->lock, flags);
898
899 return 0;
900}
901
1da177e4
LT
902/*
903 * Au1000 transmit routine.
904 */
61357325 905static netdev_tx_t au1000_tx(struct sk_buff *skb, struct net_device *dev)
1da177e4 906{
454d7c9b 907 struct au1000_private *aup = netdev_priv(dev);
09f75cd7 908 struct net_device_stats *ps = &dev->stats;
d0e7cb5d 909 struct tx_dma *ptxd;
1da177e4 910 u32 buff_stat;
3441592b 911 struct db_dest *pDB;
1da177e4
LT
912 int i;
913
5368c726
FF
914 netif_dbg(aup, tx_queued, dev, "tx: aup %x len=%d, data=%p, head %d\n",
915 (unsigned)aup, skb->len,
1da177e4
LT
916 skb->data, aup->tx_head);
917
918 ptxd = aup->tx_dma_ring[aup->tx_head];
919 buff_stat = ptxd->buff_stat;
920 if (buff_stat & TX_DMA_ENABLE) {
921 /* We've wrapped around and the transmitter is still busy */
922 netif_stop_queue(dev);
923 aup->tx_full = 1;
5b548140 924 return NETDEV_TX_BUSY;
2cc3c6b1 925 } else if (buff_stat & TX_T_DONE) {
eb049630 926 au1000_update_tx_stats(dev, ptxd->status);
1da177e4
LT
927 ptxd->len = 0;
928 }
929
930 if (aup->tx_full) {
931 aup->tx_full = 0;
932 netif_wake_queue(dev);
933 }
934
935 pDB = aup->tx_db_inuse[aup->tx_head];
bd2302c2 936 skb_copy_from_linear_data(skb, (void *)pDB->vaddr, skb->len);
1da177e4 937 if (skb->len < ETH_ZLEN) {
ec7eabdd 938 for (i = skb->len; i < ETH_ZLEN; i++)
1da177e4 939 ((char *)pDB->vaddr)[i] = 0;
ec7eabdd 940
1da177e4 941 ptxd->len = ETH_ZLEN;
2cc3c6b1 942 } else
5ef3041e 943 ptxd->len = skb->len;
1da177e4 944
5ef3041e
FF
945 ps->tx_packets++;
946 ps->tx_bytes += ptxd->len;
1da177e4 947
5ef3041e
FF
948 ptxd->buff_stat = pDB->dma_addr | TX_DMA_ENABLE;
949 au_sync();
950 dev_kfree_skb(skb);
951 aup->tx_head = (aup->tx_head + 1) & (NUM_TX_DMA - 1);
6ed10654 952 return NETDEV_TX_OK;
1da177e4
LT
953}
954
1da177e4
LT
955/*
956 * The Tx ring has been full longer than the watchdog timeout
957 * value. The transmitter must be hung?
958 */
959static void au1000_tx_timeout(struct net_device *dev)
960{
5368c726 961 netdev_err(dev, "au1000_tx_timeout: dev=%p\n", dev);
eb049630 962 au1000_reset_mac(dev);
1da177e4 963 au1000_init(dev);
1ae5dc34 964 dev->trans_start = jiffies; /* prevent tx timeout */
1da177e4
LT
965 netif_wake_queue(dev);
966}
967
d9a92cee 968static void au1000_multicast_list(struct net_device *dev)
1da177e4 969{
454d7c9b 970 struct au1000_private *aup = netdev_priv(dev);
d0e7cb5d 971 u32 reg;
1da177e4 972
18b8e15b 973 netif_dbg(aup, drv, dev, "%s: flags=%x\n", __func__, dev->flags);
d0e7cb5d 974 reg = readl(&aup->mac->control);
1da177e4 975 if (dev->flags & IFF_PROMISC) { /* Set promiscuous. */
d0e7cb5d 976 reg |= MAC_PROMISCUOUS;
1da177e4 977 } else if ((dev->flags & IFF_ALLMULTI) ||
4cd24eaf 978 netdev_mc_count(dev) > MULTICAST_FILTER_LIMIT) {
d0e7cb5d
FF
979 reg |= MAC_PASS_ALL_MULTI;
980 reg &= ~MAC_PROMISCUOUS;
5368c726 981 netdev_info(dev, "Pass all multicast\n");
1da177e4 982 } else {
22bedad3 983 struct netdev_hw_addr *ha;
1da177e4
LT
984 u32 mc_filter[2]; /* Multicast hash filter */
985
986 mc_filter[1] = mc_filter[0] = 0;
22bedad3
JP
987 netdev_for_each_mc_addr(ha, dev)
988 set_bit(ether_crc(ETH_ALEN, ha->addr)>>26,
1da177e4 989 (long *)mc_filter);
d0e7cb5d
FF
990 writel(mc_filter[1], &aup->mac->multi_hash_high);
991 writel(mc_filter[0], &aup->mac->multi_hash_low);
992 reg &= ~MAC_PROMISCUOUS;
993 reg |= MAC_HASH_MODE;
1da177e4 994 }
d0e7cb5d 995 writel(reg, &aup->mac->control);
1da177e4
LT
996}
997
1da177e4
LT
998static int au1000_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
999{
454d7c9b 1000 struct au1000_private *aup = netdev_priv(dev);
1da177e4 1001
2cc3c6b1
FF
1002 if (!netif_running(dev))
1003 return -EINVAL;
1da177e4 1004
2cc3c6b1
FF
1005 if (!aup->phy_dev)
1006 return -EINVAL; /* PHY not controllable */
1da177e4 1007
28b04113 1008 return phy_mii_ioctl(aup->phy_dev, rq, cmd);
1da177e4
LT
1009}
1010
d9a92cee
AB
1011static const struct net_device_ops au1000_netdev_ops = {
1012 .ndo_open = au1000_open,
1013 .ndo_stop = au1000_close,
1014 .ndo_start_xmit = au1000_tx,
1015 .ndo_set_multicast_list = au1000_multicast_list,
1016 .ndo_do_ioctl = au1000_ioctl,
1017 .ndo_tx_timeout = au1000_tx_timeout,
1018 .ndo_set_mac_address = eth_mac_addr,
1019 .ndo_validate_addr = eth_validate_addr,
1020 .ndo_change_mtu = eth_change_mtu,
1021};
1022
bd2302c2 1023static int __devinit au1000_probe(struct platform_device *pdev)
5ef3041e 1024{
2cc3c6b1 1025 static unsigned version_printed;
5ef3041e 1026 struct au1000_private *aup = NULL;
bd2302c2 1027 struct au1000_eth_platform_data *pd;
5ef3041e 1028 struct net_device *dev = NULL;
3441592b 1029 struct db_dest *pDB, *pDBfree;
bd2302c2
FF
1030 int irq, i, err = 0;
1031 struct resource *base, *macen;
5ef3041e 1032
bd2302c2
FF
1033 base = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1034 if (!base) {
5368c726 1035 dev_err(&pdev->dev, "failed to retrieve base register\n");
bd2302c2
FF
1036 err = -ENODEV;
1037 goto out;
1038 }
5ef3041e 1039
bd2302c2
FF
1040 macen = platform_get_resource(pdev, IORESOURCE_MEM, 1);
1041 if (!macen) {
5368c726 1042 dev_err(&pdev->dev, "failed to retrieve MAC Enable register\n");
bd2302c2
FF
1043 err = -ENODEV;
1044 goto out;
1045 }
5ef3041e 1046
bd2302c2
FF
1047 irq = platform_get_irq(pdev, 0);
1048 if (irq < 0) {
5368c726 1049 dev_err(&pdev->dev, "failed to retrieve IRQ\n");
bd2302c2
FF
1050 err = -ENODEV;
1051 goto out;
1052 }
5ef3041e 1053
18b8e15b
FF
1054 if (!request_mem_region(base->start, resource_size(base),
1055 pdev->name)) {
5368c726 1056 dev_err(&pdev->dev, "failed to request memory region for base registers\n");
bd2302c2
FF
1057 err = -ENXIO;
1058 goto out;
1059 }
1060
18b8e15b
FF
1061 if (!request_mem_region(macen->start, resource_size(macen),
1062 pdev->name)) {
5368c726 1063 dev_err(&pdev->dev, "failed to request memory region for MAC enable register\n");
bd2302c2
FF
1064 err = -ENXIO;
1065 goto err_request;
1066 }
5ef3041e
FF
1067
1068 dev = alloc_etherdev(sizeof(struct au1000_private));
1069 if (!dev) {
5368c726 1070 dev_err(&pdev->dev, "alloc_etherdev failed\n");
bd2302c2
FF
1071 err = -ENOMEM;
1072 goto err_alloc;
5ef3041e
FF
1073 }
1074
bd2302c2
FF
1075 SET_NETDEV_DEV(dev, &pdev->dev);
1076 platform_set_drvdata(pdev, dev);
5ef3041e
FF
1077 aup = netdev_priv(dev);
1078
1079 spin_lock_init(&aup->lock);
18b8e15b
FF
1080 aup->msg_enable = (au1000_debug < 4 ?
1081 AU1000_DEF_MSG_ENABLE : au1000_debug);
5ef3041e 1082
dc99839c
FF
1083 /* Allocate the data buffers
1084 * Snooping works fine with eth on all au1xxx
1085 */
5ef3041e
FF
1086 aup->vaddr = (u32)dma_alloc_noncoherent(NULL, MAX_BUF_SIZE *
1087 (NUM_TX_BUFFS + NUM_RX_BUFFS),
1088 &aup->dma_addr, 0);
1089 if (!aup->vaddr) {
5368c726 1090 dev_err(&pdev->dev, "failed to allocate data buffers\n");
bd2302c2
FF
1091 err = -ENOMEM;
1092 goto err_vaddr;
5ef3041e
FF
1093 }
1094
1095 /* aup->mac is the base address of the MAC's registers */
d0e7cb5d 1096 aup->mac = (struct mac_reg *)
18b8e15b 1097 ioremap_nocache(base->start, resource_size(base));
bd2302c2 1098 if (!aup->mac) {
5368c726 1099 dev_err(&pdev->dev, "failed to ioremap MAC registers\n");
bd2302c2
FF
1100 err = -ENXIO;
1101 goto err_remap1;
1102 }
5ef3041e 1103
ec7eabdd 1104 /* Setup some variables for quick register address access */
d0e7cb5d 1105 aup->enable = (u32 *)ioremap_nocache(macen->start,
18b8e15b 1106 resource_size(macen));
bd2302c2 1107 if (!aup->enable) {
5368c726 1108 dev_err(&pdev->dev, "failed to ioremap MAC enable register\n");
bd2302c2
FF
1109 err = -ENXIO;
1110 goto err_remap2;
1111 }
1112 aup->mac_id = pdev->id;
5ef3041e 1113
f6673653 1114 if (pdev->id == 0)
eb049630 1115 au1000_setup_hw_rings(aup, MAC0_RX_DMA_ADDR, MAC0_TX_DMA_ADDR);
f6673653 1116 else if (pdev->id == 1)
eb049630 1117 au1000_setup_hw_rings(aup, MAC1_RX_DMA_ADDR, MAC1_TX_DMA_ADDR);
5ef3041e 1118
f6673653
ML
1119 /* set a random MAC now in case platform_data doesn't provide one */
1120 random_ether_addr(dev->dev_addr);
5ef3041e 1121
d0e7cb5d 1122 writel(0, &aup->enable);
5ef3041e
FF
1123 aup->mac_enabled = 0;
1124
bd2302c2
FF
1125 pd = pdev->dev.platform_data;
1126 if (!pd) {
18b8e15b
FF
1127 dev_info(&pdev->dev, "no platform_data passed,"
1128 " PHY search on MAC0\n");
bd2302c2
FF
1129 aup->phy1_search_mac0 = 1;
1130 } else {
f6673653
ML
1131 if (is_valid_ether_addr(pd->mac))
1132 memcpy(dev->dev_addr, pd->mac, 6);
1133
bd2302c2
FF
1134 aup->phy_static_config = pd->phy_static_config;
1135 aup->phy_search_highest_addr = pd->phy_search_highest_addr;
1136 aup->phy1_search_mac0 = pd->phy1_search_mac0;
1137 aup->phy_addr = pd->phy_addr;
1138 aup->phy_busid = pd->phy_busid;
1139 aup->phy_irq = pd->phy_irq;
1140 }
1141
1142 if (aup->phy_busid && aup->phy_busid > 0) {
18b8e15b 1143 dev_err(&pdev->dev, "MAC0-associated PHY attached 2nd MACs MII bus not supported yet\n");
bd2302c2
FF
1144 err = -ENODEV;
1145 goto err_mdiobus_alloc;
1146 }
1147
5ef3041e 1148 aup->mii_bus = mdiobus_alloc();
bd2302c2 1149 if (aup->mii_bus == NULL) {
5368c726 1150 dev_err(&pdev->dev, "failed to allocate mdiobus structure\n");
bd2302c2
FF
1151 err = -ENOMEM;
1152 goto err_mdiobus_alloc;
1153 }
5ef3041e
FF
1154
1155 aup->mii_bus->priv = dev;
1156 aup->mii_bus->read = au1000_mdiobus_read;
1157 aup->mii_bus->write = au1000_mdiobus_write;
1158 aup->mii_bus->reset = au1000_mdiobus_reset;
1159 aup->mii_bus->name = "au1000_eth_mii";
1160 snprintf(aup->mii_bus->id, MII_BUS_ID_SIZE, "%x", aup->mac_id);
1161 aup->mii_bus->irq = kmalloc(sizeof(int)*PHY_MAX_ADDR, GFP_KERNEL);
dcbfef82 1162 if (aup->mii_bus->irq == NULL)
1163 goto err_out;
1164
2cc3c6b1 1165 for (i = 0; i < PHY_MAX_ADDR; ++i)
5ef3041e 1166 aup->mii_bus->irq[i] = PHY_POLL;
5ef3041e 1167 /* if known, set corresponding PHY IRQs */
bd2302c2
FF
1168 if (aup->phy_static_config)
1169 if (aup->phy_irq && aup->phy_busid == aup->mac_id)
1170 aup->mii_bus->irq[aup->phy_addr] = aup->phy_irq;
1171
1172 err = mdiobus_register(aup->mii_bus);
1173 if (err) {
5368c726 1174 dev_err(&pdev->dev, "failed to register MDIO bus\n");
bd2302c2
FF
1175 goto err_mdiobus_reg;
1176 }
5ef3041e 1177
eb049630 1178 if (au1000_mii_probe(dev) != 0)
5ef3041e 1179 goto err_out;
5ef3041e
FF
1180
1181 pDBfree = NULL;
1182 /* setup the data buffer descriptors and attach a buffer to each one */
1183 pDB = aup->db;
1184 for (i = 0; i < (NUM_TX_BUFFS+NUM_RX_BUFFS); i++) {
1185 pDB->pnext = pDBfree;
1186 pDBfree = pDB;
1187 pDB->vaddr = (u32 *)((unsigned)aup->vaddr + MAX_BUF_SIZE*i);
1188 pDB->dma_addr = (dma_addr_t)virt_to_bus(pDB->vaddr);
1189 pDB++;
1190 }
1191 aup->pDBfree = pDBfree;
1192
1193 for (i = 0; i < NUM_RX_DMA; i++) {
eb049630 1194 pDB = au1000_GetFreeDB(aup);
ec7eabdd 1195 if (!pDB)
5ef3041e 1196 goto err_out;
ec7eabdd 1197
5ef3041e
FF
1198 aup->rx_dma_ring[i]->buff_stat = (unsigned)pDB->dma_addr;
1199 aup->rx_db_inuse[i] = pDB;
1200 }
1201 for (i = 0; i < NUM_TX_DMA; i++) {
eb049630 1202 pDB = au1000_GetFreeDB(aup);
ec7eabdd 1203 if (!pDB)
5ef3041e 1204 goto err_out;
ec7eabdd 1205
5ef3041e
FF
1206 aup->tx_dma_ring[i]->buff_stat = (unsigned)pDB->dma_addr;
1207 aup->tx_dma_ring[i]->len = 0;
1208 aup->tx_db_inuse[i] = pDB;
1209 }
1210
bd2302c2
FF
1211 dev->base_addr = base->start;
1212 dev->irq = irq;
1213 dev->netdev_ops = &au1000_netdev_ops;
1214 SET_ETHTOOL_OPS(dev, &au1000_ethtool_ops);
1215 dev->watchdog_timeo = ETH_TX_TIMEOUT;
1216
5ef3041e
FF
1217 /*
1218 * The boot code uses the ethernet controller, so reset it to start
1219 * fresh. au1000_init() expects that the device is in reset state.
1220 */
eb049630 1221 au1000_reset_mac(dev);
5ef3041e 1222
bd2302c2
FF
1223 err = register_netdev(dev);
1224 if (err) {
5368c726 1225 netdev_err(dev, "Cannot register net device, aborting.\n");
bd2302c2
FF
1226 goto err_out;
1227 }
1228
5368c726
FF
1229 netdev_info(dev, "Au1xx0 Ethernet found at 0x%lx, irq %d\n",
1230 (unsigned long)base->start, irq);
bd2302c2 1231 if (version_printed++ == 0)
215e17be
FF
1232 pr_info("%s version %s %s\n",
1233 DRV_NAME, DRV_VERSION, DRV_AUTHOR);
bd2302c2
FF
1234
1235 return 0;
5ef3041e
FF
1236
1237err_out:
bd2302c2 1238 if (aup->mii_bus != NULL)
5ef3041e 1239 mdiobus_unregister(aup->mii_bus);
5ef3041e
FF
1240
1241 /* here we should have a valid dev plus aup-> register addresses
dc99839c
FF
1242 * so we can reset the mac properly.
1243 */
eb049630 1244 au1000_reset_mac(dev);
5ef3041e
FF
1245
1246 for (i = 0; i < NUM_RX_DMA; i++) {
1247 if (aup->rx_db_inuse[i])
eb049630 1248 au1000_ReleaseDB(aup, aup->rx_db_inuse[i]);
5ef3041e
FF
1249 }
1250 for (i = 0; i < NUM_TX_DMA; i++) {
1251 if (aup->tx_db_inuse[i])
eb049630 1252 au1000_ReleaseDB(aup, aup->tx_db_inuse[i]);
5ef3041e 1253 }
bd2302c2
FF
1254err_mdiobus_reg:
1255 mdiobus_free(aup->mii_bus);
1256err_mdiobus_alloc:
1257 iounmap(aup->enable);
1258err_remap2:
1259 iounmap(aup->mac);
1260err_remap1:
5ef3041e
FF
1261 dma_free_noncoherent(NULL, MAX_BUF_SIZE * (NUM_TX_BUFFS + NUM_RX_BUFFS),
1262 (void *)aup->vaddr, aup->dma_addr);
bd2302c2 1263err_vaddr:
5ef3041e 1264 free_netdev(dev);
bd2302c2
FF
1265err_alloc:
1266 release_mem_region(macen->start, resource_size(macen));
1267err_request:
1268 release_mem_region(base->start, resource_size(base));
1269out:
1270 return err;
5ef3041e
FF
1271}
1272
bd2302c2 1273static int __devexit au1000_remove(struct platform_device *pdev)
5ef3041e 1274{
bd2302c2
FF
1275 struct net_device *dev = platform_get_drvdata(pdev);
1276 struct au1000_private *aup = netdev_priv(dev);
1277 int i;
1278 struct resource *base, *macen;
5ef3041e 1279
bd2302c2
FF
1280 platform_set_drvdata(pdev, NULL);
1281
1282 unregister_netdev(dev);
1283 mdiobus_unregister(aup->mii_bus);
1284 mdiobus_free(aup->mii_bus);
1285
1286 for (i = 0; i < NUM_RX_DMA; i++)
1287 if (aup->rx_db_inuse[i])
eb049630 1288 au1000_ReleaseDB(aup, aup->rx_db_inuse[i]);
bd2302c2
FF
1289
1290 for (i = 0; i < NUM_TX_DMA; i++)
1291 if (aup->tx_db_inuse[i])
eb049630 1292 au1000_ReleaseDB(aup, aup->tx_db_inuse[i]);
bd2302c2
FF
1293
1294 dma_free_noncoherent(NULL, MAX_BUF_SIZE *
1295 (NUM_TX_BUFFS + NUM_RX_BUFFS),
1296 (void *)aup->vaddr, aup->dma_addr);
1297
1298 iounmap(aup->mac);
1299 iounmap(aup->enable);
1300
1301 base = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1302 release_mem_region(base->start, resource_size(base));
1303
1304 macen = platform_get_resource(pdev, IORESOURCE_MEM, 1);
1305 release_mem_region(macen->start, resource_size(macen));
1306
1307 free_netdev(dev);
5ef3041e 1308
5ef3041e
FF
1309 return 0;
1310}
1311
bd2302c2
FF
1312static struct platform_driver au1000_eth_driver = {
1313 .probe = au1000_probe,
1314 .remove = __devexit_p(au1000_remove),
1315 .driver = {
1316 .name = "au1000-eth",
1317 .owner = THIS_MODULE,
1318 },
1319};
1320MODULE_ALIAS("platform:au1000-eth");
1321
1322
1323static int __init au1000_init_module(void)
1324{
1325 return platform_driver_register(&au1000_eth_driver);
1326}
1327
1328static void __exit au1000_exit_module(void)
5ef3041e 1329{
bd2302c2 1330 platform_driver_unregister(&au1000_eth_driver);
5ef3041e
FF
1331}
1332
1da177e4 1333module_init(au1000_init_module);
bd2302c2 1334module_exit(au1000_exit_module);