]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/mmc/host/au1xmmc.c
mmc: remove the "state" argument to mmc_suspend_host()
[net-next-2.6.git] / drivers / mmc / host / au1xmmc.c
CommitLineData
ba264b34 1/*
70f10482 2 * linux/drivers/mmc/host/au1xmmc.c - AU1XX0 MMC driver
ba264b34
PP
3 *
4 * Copyright (c) 2005, Advanced Micro Devices, Inc.
5 *
6 * Developed with help from the 2.4.30 MMC AU1XXX controller including
7 * the following copyright notices:
8 * Copyright (c) 2003-2004 Embedded Edge, LLC.
9 * Portions Copyright (C) 2002 Embedix, Inc
10 * Copyright 2002 Hewlett-Packard Company
11
12 * 2.6 version of this driver inspired by:
13 * (drivers/mmc/wbsd.c) Copyright (C) 2004-2005 Pierre Ossman,
14 * All Rights Reserved.
15 * (drivers/mmc/pxa.c) Copyright (C) 2003 Russell King,
16 * All Rights Reserved.
17 *
18
19 * This program is free software; you can redistribute it and/or modify
20 * it under the terms of the GNU General Public License version 2 as
21 * published by the Free Software Foundation.
22 */
23
e2d26477 24/* Why don't we use the SD controllers' carddetect feature?
ba264b34
PP
25 *
26 * From the AU1100 MMC application guide:
27 * If the Au1100-based design is intended to support both MultiMediaCards
28 * and 1- or 4-data bit SecureDigital cards, then the solution is to
29 * connect a weak (560KOhm) pull-up resistor to connector pin 1.
30 * In doing so, a MMC card never enters SPI-mode communications,
31 * but now the SecureDigital card-detect feature of CD/DAT3 is ineffective
32 * (the low to high transition will not occur).
ba264b34
PP
33 */
34
ba264b34
PP
35#include <linux/module.h>
36#include <linux/init.h>
b256f9df 37#include <linux/platform_device.h>
ba264b34
PP
38#include <linux/mm.h>
39#include <linux/interrupt.h>
40#include <linux/dma-mapping.h>
0ada7a02 41#include <linux/scatterlist.h>
c4223c2c 42#include <linux/leds.h>
ba264b34 43#include <linux/mmc/host.h>
5a0e3ad6 44#include <linux/slab.h>
c4223c2c 45
ba264b34
PP
46#include <asm/io.h>
47#include <asm/mach-au1x00/au1000.h>
48#include <asm/mach-au1x00/au1xxx_dbdma.h>
49#include <asm/mach-au1x00/au1100_mmc.h>
ba264b34 50
ba264b34
PP
51#define DRIVER_NAME "au1xxx-mmc"
52
53/* Set this to enable special debugging macros */
c4223c2c 54/* #define DEBUG */
ba264b34 55
c6563178 56#ifdef DEBUG
5c0a889d
ML
57#define DBG(fmt, idx, args...) \
58 printk(KERN_DEBUG "au1xmmc(%d): DEBUG: " fmt, idx, ##args)
ba264b34 59#else
5c0a889d 60#define DBG(fmt, idx, args...) do {} while (0)
ba264b34
PP
61#endif
62
5c0a889d
ML
63/* Hardware definitions */
64#define AU1XMMC_DESCRIPTOR_COUNT 1
e491d230
ML
65
66/* max DMA seg size: 64KB on Au1100, 4MB on Au1200 */
67#ifdef CONFIG_SOC_AU1100
68#define AU1XMMC_DESCRIPTOR_SIZE 0x0000ffff
69#else /* Au1200 */
70#define AU1XMMC_DESCRIPTOR_SIZE 0x003fffff
71#endif
5c0a889d
ML
72
73#define AU1XMMC_OCR (MMC_VDD_27_28 | MMC_VDD_28_29 | MMC_VDD_29_30 | \
74 MMC_VDD_30_31 | MMC_VDD_31_32 | MMC_VDD_32_33 | \
75 MMC_VDD_33_34 | MMC_VDD_34_35 | MMC_VDD_35_36)
76
77/* This gives us a hard value for the stop command that we can write directly
78 * to the command register.
79 */
80#define STOP_CMD \
81 (SD_CMD_RT_1B | SD_CMD_CT_7 | (0xC << SD_CMD_CI_SHIFT) | SD_CMD_GO)
82
83/* This is the set of interrupts that we configure by default. */
84#define AU1XMMC_INTERRUPTS \
85 (SD_CONFIG_SC | SD_CONFIG_DT | SD_CONFIG_RAT | \
86 SD_CONFIG_CR | SD_CONFIG_I)
87
88/* The poll event (looking for insert/remove events runs twice a second. */
89#define AU1XMMC_DETECT_TIMEOUT (HZ/2)
90
91struct au1xmmc_host {
92 struct mmc_host *mmc;
93 struct mmc_request *mrq;
94
95 u32 flags;
96 u32 iobase;
97 u32 clock;
98 u32 bus_width;
99 u32 power_mode;
100
101 int status;
102
103 struct {
104 int len;
105 int dir;
106 } dma;
107
108 struct {
109 int index;
110 int offset;
111 int len;
112 } pio;
113
114 u32 tx_chan;
115 u32 rx_chan;
116
117 int irq;
118
5c0a889d
ML
119 struct tasklet_struct finish_task;
120 struct tasklet_struct data_task;
121 struct au1xmmc_platform_data *platdata;
122 struct platform_device *pdev;
123 struct resource *ioarea;
124};
125
126/* Status flags used by the host structure */
127#define HOST_F_XMIT 0x0001
128#define HOST_F_RECV 0x0002
129#define HOST_F_DMA 0x0010
130#define HOST_F_ACTIVE 0x0100
131#define HOST_F_STOP 0x1000
132
133#define HOST_S_IDLE 0x0001
134#define HOST_S_CMD 0x0002
135#define HOST_S_DATA 0x0003
136#define HOST_S_STOP 0x0004
137
138/* Easy access macros */
139#define HOST_STATUS(h) ((h)->iobase + SD_STATUS)
140#define HOST_CONFIG(h) ((h)->iobase + SD_CONFIG)
141#define HOST_ENABLE(h) ((h)->iobase + SD_ENABLE)
142#define HOST_TXPORT(h) ((h)->iobase + SD_TXPORT)
143#define HOST_RXPORT(h) ((h)->iobase + SD_RXPORT)
144#define HOST_CMDARG(h) ((h)->iobase + SD_CMDARG)
145#define HOST_BLKSIZE(h) ((h)->iobase + SD_BLKSIZE)
146#define HOST_CMD(h) ((h)->iobase + SD_CMD)
147#define HOST_CONFIG2(h) ((h)->iobase + SD_CONFIG2)
148#define HOST_TIMEOUT(h) ((h)->iobase + SD_TIMEOUT)
149#define HOST_DEBUG(h) ((h)->iobase + SD_DEBUG)
150
151#define DMA_CHANNEL(h) \
152 (((h)->flags & HOST_F_XMIT) ? (h)->tx_chan : (h)->rx_chan)
153
ba264b34
PP
154static inline void IRQ_ON(struct au1xmmc_host *host, u32 mask)
155{
156 u32 val = au_readl(HOST_CONFIG(host));
157 val |= mask;
158 au_writel(val, HOST_CONFIG(host));
159 au_sync();
160}
161
162static inline void FLUSH_FIFO(struct au1xmmc_host *host)
163{
164 u32 val = au_readl(HOST_CONFIG2(host));
165
166 au_writel(val | SD_CONFIG2_FF, HOST_CONFIG2(host));
167 au_sync_delay(1);
168
169 /* SEND_STOP will turn off clock control - this re-enables it */
170 val &= ~SD_CONFIG2_DF;
171
172 au_writel(val, HOST_CONFIG2(host));
173 au_sync();
174}
175
176static inline void IRQ_OFF(struct au1xmmc_host *host, u32 mask)
177{
178 u32 val = au_readl(HOST_CONFIG(host));
179 val &= ~mask;
180 au_writel(val, HOST_CONFIG(host));
181 au_sync();
182}
183
184static inline void SEND_STOP(struct au1xmmc_host *host)
185{
281dd23e 186 u32 config2;
ba264b34
PP
187
188 WARN_ON(host->status != HOST_S_DATA);
189 host->status = HOST_S_STOP;
190
281dd23e
ML
191 config2 = au_readl(HOST_CONFIG2(host));
192 au_writel(config2 | SD_CONFIG2_DF, HOST_CONFIG2(host));
ba264b34
PP
193 au_sync();
194
195 /* Send the stop commmand */
196 au_writel(STOP_CMD, HOST_CMD(host));
197}
198
199static void au1xmmc_set_power(struct au1xmmc_host *host, int state)
200{
c4223c2c
ML
201 if (host->platdata && host->platdata->set_power)
202 host->platdata->set_power(host->mmc, state);
ba264b34
PP
203}
204
e2d26477 205static int au1xmmc_card_inserted(struct mmc_host *mmc)
ba264b34 206{
e2d26477 207 struct au1xmmc_host *host = mmc_priv(mmc);
c4223c2c
ML
208
209 if (host->platdata && host->platdata->card_inserted)
e2d26477 210 return !!host->platdata->card_inserted(host->mmc);
c4223c2c 211
e2d26477 212 return -ENOSYS;
ba264b34
PP
213}
214
82999770 215static int au1xmmc_card_readonly(struct mmc_host *mmc)
ba264b34 216{
82999770 217 struct au1xmmc_host *host = mmc_priv(mmc);
c4223c2c
ML
218
219 if (host->platdata && host->platdata->card_readonly)
e2d26477 220 return !!host->platdata->card_readonly(mmc);
c4223c2c 221
e2d26477 222 return -ENOSYS;
ba264b34
PP
223}
224
225static void au1xmmc_finish_request(struct au1xmmc_host *host)
226{
ba264b34
PP
227 struct mmc_request *mrq = host->mrq;
228
229 host->mrq = NULL;
c4223c2c 230 host->flags &= HOST_F_ACTIVE | HOST_F_DMA;
ba264b34
PP
231
232 host->dma.len = 0;
233 host->dma.dir = 0;
234
235 host->pio.index = 0;
236 host->pio.offset = 0;
237 host->pio.len = 0;
238
239 host->status = HOST_S_IDLE;
240
ba264b34
PP
241 mmc_request_done(host->mmc, mrq);
242}
243
244static void au1xmmc_tasklet_finish(unsigned long param)
245{
246 struct au1xmmc_host *host = (struct au1xmmc_host *) param;
247 au1xmmc_finish_request(host);
248}
249
250static int au1xmmc_send_command(struct au1xmmc_host *host, int wait,
be0192aa 251 struct mmc_command *cmd, struct mmc_data *data)
ba264b34 252{
ba264b34
PP
253 u32 mmccmd = (cmd->opcode << SD_CMD_CI_SHIFT);
254
e142c24c 255 switch (mmc_resp_type(cmd)) {
279bc445
ML
256 case MMC_RSP_NONE:
257 break;
ba264b34
PP
258 case MMC_RSP_R1:
259 mmccmd |= SD_CMD_RT_1;
260 break;
261 case MMC_RSP_R1B:
262 mmccmd |= SD_CMD_RT_1B;
263 break;
264 case MMC_RSP_R2:
265 mmccmd |= SD_CMD_RT_2;
266 break;
267 case MMC_RSP_R3:
268 mmccmd |= SD_CMD_RT_3;
269 break;
279bc445
ML
270 default:
271 printk(KERN_INFO "au1xmmc: unhandled response type %02x\n",
272 mmc_resp_type(cmd));
17b0429d 273 return -EINVAL;
ba264b34
PP
274 }
275
be0192aa 276 if (data) {
6356a9d9 277 if (data->flags & MMC_DATA_READ) {
be0192aa
PO
278 if (data->blocks > 1)
279 mmccmd |= SD_CMD_CT_4;
280 else
281 mmccmd |= SD_CMD_CT_2;
6356a9d9 282 } else if (data->flags & MMC_DATA_WRITE) {
be0192aa
PO
283 if (data->blocks > 1)
284 mmccmd |= SD_CMD_CT_3;
285 else
286 mmccmd |= SD_CMD_CT_1;
287 }
ba264b34
PP
288 }
289
290 au_writel(cmd->arg, HOST_CMDARG(host));
291 au_sync();
292
293 if (wait)
294 IRQ_OFF(host, SD_CONFIG_CR);
295
296 au_writel((mmccmd | SD_CMD_GO), HOST_CMD(host));
297 au_sync();
298
299 /* Wait for the command to go on the line */
5c0a889d
ML
300 while (au_readl(HOST_CMD(host)) & SD_CMD_GO)
301 /* nop */;
ba264b34
PP
302
303 /* Wait for the command to come back */
ba264b34
PP
304 if (wait) {
305 u32 status = au_readl(HOST_STATUS(host));
306
5c0a889d 307 while (!(status & SD_STATUS_CR))
ba264b34
PP
308 status = au_readl(HOST_STATUS(host));
309
310 /* Clear the CR status */
311 au_writel(SD_STATUS_CR, HOST_STATUS(host));
312
313 IRQ_ON(host, SD_CONFIG_CR);
314 }
315
17b0429d 316 return 0;
ba264b34
PP
317}
318
319static void au1xmmc_data_complete(struct au1xmmc_host *host, u32 status)
320{
ba264b34
PP
321 struct mmc_request *mrq = host->mrq;
322 struct mmc_data *data;
323 u32 crc;
324
5c0a889d 325 WARN_ON((host->status != HOST_S_DATA) && (host->status != HOST_S_STOP));
ba264b34
PP
326
327 if (host->mrq == NULL)
328 return;
329
330 data = mrq->cmd->data;
331
332 if (status == 0)
333 status = au_readl(HOST_STATUS(host));
334
335 /* The transaction is really over when the SD_STATUS_DB bit is clear */
5c0a889d 336 while ((host->flags & HOST_F_XMIT) && (status & SD_STATUS_DB))
ba264b34
PP
337 status = au_readl(HOST_STATUS(host));
338
17b0429d 339 data->error = 0;
ba264b34
PP
340 dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len, host->dma.dir);
341
342 /* Process any errors */
ba264b34
PP
343 crc = (status & (SD_STATUS_WC | SD_STATUS_RC));
344 if (host->flags & HOST_F_XMIT)
345 crc |= ((status & 0x07) == 0x02) ? 0 : 1;
346
347 if (crc)
17b0429d 348 data->error = -EILSEQ;
ba264b34
PP
349
350 /* Clear the CRC bits */
351 au_writel(SD_STATUS_WC | SD_STATUS_RC, HOST_STATUS(host));
352
353 data->bytes_xfered = 0;
354
17b0429d 355 if (!data->error) {
ba264b34 356 if (host->flags & HOST_F_DMA) {
c4223c2c 357#ifdef CONFIG_SOC_AU1200 /* DBDMA */
ba264b34
PP
358 u32 chan = DMA_CHANNEL(host);
359
5c0a889d 360 chan_tab_t *c = *((chan_tab_t **)chan);
ba264b34
PP
361 au1x_dma_chan_t *cp = c->chan_ptr;
362 data->bytes_xfered = cp->ddma_bytecnt;
c4223c2c 363#endif
5c0a889d 364 } else
ba264b34 365 data->bytes_xfered =
5c0a889d 366 (data->blocks * data->blksz) - host->pio.len;
ba264b34
PP
367 }
368
369 au1xmmc_finish_request(host);
370}
371
372static void au1xmmc_tasklet_data(unsigned long param)
373{
5c0a889d 374 struct au1xmmc_host *host = (struct au1xmmc_host *)param;
ba264b34
PP
375
376 u32 status = au_readl(HOST_STATUS(host));
377 au1xmmc_data_complete(host, status);
378}
379
380#define AU1XMMC_MAX_TRANSFER 8
381
382static void au1xmmc_send_pio(struct au1xmmc_host *host)
383{
5c0a889d
ML
384 struct mmc_data *data;
385 int sg_len, max, count;
386 unsigned char *sg_ptr, val;
387 u32 status;
ba264b34
PP
388 struct scatterlist *sg;
389
390 data = host->mrq->data;
391
392 if (!(host->flags & HOST_F_XMIT))
393 return;
394
395 /* This is the pointer to the data buffer */
396 sg = &data->sg[host->pio.index];
45711f1a 397 sg_ptr = sg_virt(sg) + host->pio.offset;
ba264b34
PP
398
399 /* This is the space left inside the buffer */
400 sg_len = data->sg[host->pio.index].length - host->pio.offset;
401
5c0a889d 402 /* Check if we need less than the size of the sg_buffer */
ba264b34 403 max = (sg_len > host->pio.len) ? host->pio.len : sg_len;
5c0a889d
ML
404 if (max > AU1XMMC_MAX_TRANSFER)
405 max = AU1XMMC_MAX_TRANSFER;
ba264b34 406
5c0a889d 407 for (count = 0; count < max; count++) {
ba264b34
PP
408 status = au_readl(HOST_STATUS(host));
409
410 if (!(status & SD_STATUS_TH))
411 break;
412
413 val = *sg_ptr++;
414
5c0a889d 415 au_writel((unsigned long)val, HOST_TXPORT(host));
ba264b34
PP
416 au_sync();
417 }
418
419 host->pio.len -= count;
420 host->pio.offset += count;
421
422 if (count == sg_len) {
423 host->pio.index++;
424 host->pio.offset = 0;
425 }
426
427 if (host->pio.len == 0) {
428 IRQ_OFF(host, SD_CONFIG_TH);
429
430 if (host->flags & HOST_F_STOP)
431 SEND_STOP(host);
432
433 tasklet_schedule(&host->data_task);
434 }
435}
436
437static void au1xmmc_receive_pio(struct au1xmmc_host *host)
438{
5c0a889d
ML
439 struct mmc_data *data;
440 int max, count, sg_len = 0;
441 unsigned char *sg_ptr = NULL;
442 u32 status, val;
ba264b34
PP
443 struct scatterlist *sg;
444
445 data = host->mrq->data;
446
447 if (!(host->flags & HOST_F_RECV))
448 return;
449
450 max = host->pio.len;
451
452 if (host->pio.index < host->dma.len) {
453 sg = &data->sg[host->pio.index];
45711f1a 454 sg_ptr = sg_virt(sg) + host->pio.offset;
ba264b34
PP
455
456 /* This is the space left inside the buffer */
457 sg_len = sg_dma_len(&data->sg[host->pio.index]) - host->pio.offset;
458
5c0a889d
ML
459 /* Check if we need less than the size of the sg_buffer */
460 if (sg_len < max)
461 max = sg_len;
ba264b34
PP
462 }
463
464 if (max > AU1XMMC_MAX_TRANSFER)
465 max = AU1XMMC_MAX_TRANSFER;
466
5c0a889d 467 for (count = 0; count < max; count++) {
ba264b34
PP
468 status = au_readl(HOST_STATUS(host));
469
470 if (!(status & SD_STATUS_NE))
471 break;
472
473 if (status & SD_STATUS_RC) {
c4223c2c 474 DBG("RX CRC Error [%d + %d].\n", host->pdev->id,
ba264b34
PP
475 host->pio.len, count);
476 break;
477 }
478
479 if (status & SD_STATUS_RO) {
c4223c2c 480 DBG("RX Overrun [%d + %d]\n", host->pdev->id,
ba264b34
PP
481 host->pio.len, count);
482 break;
483 }
484 else if (status & SD_STATUS_RU) {
c4223c2c 485 DBG("RX Underrun [%d + %d]\n", host->pdev->id,
ba264b34
PP
486 host->pio.len, count);
487 break;
488 }
489
490 val = au_readl(HOST_RXPORT(host));
491
492 if (sg_ptr)
5c0a889d 493 *sg_ptr++ = (unsigned char)(val & 0xFF);
ba264b34
PP
494 }
495
496 host->pio.len -= count;
497 host->pio.offset += count;
498
499 if (sg_len && count == sg_len) {
500 host->pio.index++;
501 host->pio.offset = 0;
502 }
503
504 if (host->pio.len == 0) {
5c0a889d 505 /* IRQ_OFF(host, SD_CONFIG_RA | SD_CONFIG_RF); */
ba264b34
PP
506 IRQ_OFF(host, SD_CONFIG_NE);
507
508 if (host->flags & HOST_F_STOP)
509 SEND_STOP(host);
510
511 tasklet_schedule(&host->data_task);
512 }
513}
514
5c0a889d
ML
515/* This is called when a command has been completed - grab the response
516 * and check for errors. Then start the data transfer if it is indicated.
517 */
ba264b34
PP
518static void au1xmmc_cmd_complete(struct au1xmmc_host *host, u32 status)
519{
ba264b34
PP
520 struct mmc_request *mrq = host->mrq;
521 struct mmc_command *cmd;
5c0a889d
ML
522 u32 r[4];
523 int i, trans;
ba264b34
PP
524
525 if (!host->mrq)
526 return;
527
528 cmd = mrq->cmd;
17b0429d 529 cmd->error = 0;
ba264b34 530
e9225176
RK
531 if (cmd->flags & MMC_RSP_PRESENT) {
532 if (cmd->flags & MMC_RSP_136) {
e9225176
RK
533 r[0] = au_readl(host->iobase + SD_RESP3);
534 r[1] = au_readl(host->iobase + SD_RESP2);
535 r[2] = au_readl(host->iobase + SD_RESP1);
536 r[3] = au_readl(host->iobase + SD_RESP0);
537
538 /* The CRC is omitted from the response, so really
539 * we only got 120 bytes, but the engine expects
5c0a889d 540 * 128 bits, so we have to shift things up.
e9225176 541 */
5c0a889d 542 for (i = 0; i < 4; i++) {
e9225176
RK
543 cmd->resp[i] = (r[i] & 0x00FFFFFF) << 8;
544 if (i != 3)
545 cmd->resp[i] |= (r[i + 1] & 0xFF000000) >> 24;
546 }
547 } else {
548 /* Techincally, we should be getting all 48 bits of
549 * the response (SD_RESP1 + SD_RESP2), but because
550 * our response omits the CRC, our data ends up
551 * being shifted 8 bits to the right. In this case,
552 * that means that the OSR data starts at bit 31,
5c0a889d 553 * so we can just read RESP0 and return that.
e9225176
RK
554 */
555 cmd->resp[0] = au_readl(host->iobase + SD_RESP0);
ba264b34
PP
556 }
557 }
558
559 /* Figure out errors */
ba264b34 560 if (status & (SD_STATUS_SC | SD_STATUS_WC | SD_STATUS_RC))
17b0429d 561 cmd->error = -EILSEQ;
ba264b34
PP
562
563 trans = host->flags & (HOST_F_XMIT | HOST_F_RECV);
564
17b0429d 565 if (!trans || cmd->error) {
5c0a889d 566 IRQ_OFF(host, SD_CONFIG_TH | SD_CONFIG_RA | SD_CONFIG_RF);
ba264b34
PP
567 tasklet_schedule(&host->finish_task);
568 return;
569 }
570
571 host->status = HOST_S_DATA;
572
573 if (host->flags & HOST_F_DMA) {
c4223c2c 574#ifdef CONFIG_SOC_AU1200 /* DBDMA */
ba264b34
PP
575 u32 channel = DMA_CHANNEL(host);
576
577 /* Start the DMA as soon as the buffer gets something in it */
578
579 if (host->flags & HOST_F_RECV) {
580 u32 mask = SD_STATUS_DB | SD_STATUS_NE;
581
582 while((status & mask) != mask)
583 status = au_readl(HOST_STATUS(host));
584 }
585
586 au1xxx_dbdma_start(channel);
c4223c2c 587#endif
ba264b34
PP
588 }
589}
590
591static void au1xmmc_set_clock(struct au1xmmc_host *host, int rate)
592{
ba264b34
PP
593 unsigned int pbus = get_au1x00_speed();
594 unsigned int divisor;
595 u32 config;
596
597 /* From databook:
5c0a889d
ML
598 * divisor = ((((cpuclock / sbus_divisor) / 2) / mmcclock) / 2) - 1
599 */
ba264b34
PP
600 pbus /= ((au_readl(SYS_POWERCTRL) & 0x3) + 2);
601 pbus /= 2;
ba264b34
PP
602 divisor = ((pbus / rate) / 2) - 1;
603
604 config = au_readl(HOST_CONFIG(host));
605
606 config &= ~(SD_CONFIG_DIV);
607 config |= (divisor & SD_CONFIG_DIV) | SD_CONFIG_DE;
608
609 au_writel(config, HOST_CONFIG(host));
610 au_sync();
611}
612
5c0a889d
ML
613static int au1xmmc_prepare_data(struct au1xmmc_host *host,
614 struct mmc_data *data)
ba264b34 615{
2c171bf1 616 int datalen = data->blocks * data->blksz;
ba264b34 617
ba264b34
PP
618 if (data->flags & MMC_DATA_READ)
619 host->flags |= HOST_F_RECV;
620 else
621 host->flags |= HOST_F_XMIT;
622
623 if (host->mrq->stop)
624 host->flags |= HOST_F_STOP;
625
626 host->dma.dir = DMA_BIDIRECTIONAL;
627
628 host->dma.len = dma_map_sg(mmc_dev(host->mmc), data->sg,
629 data->sg_len, host->dma.dir);
630
631 if (host->dma.len == 0)
17b0429d 632 return -ETIMEDOUT;
ba264b34 633
2c171bf1 634 au_writel(data->blksz - 1, HOST_BLKSIZE(host));
ba264b34
PP
635
636 if (host->flags & HOST_F_DMA) {
c4223c2c 637#ifdef CONFIG_SOC_AU1200 /* DBDMA */
ba264b34
PP
638 int i;
639 u32 channel = DMA_CHANNEL(host);
640
641 au1xxx_dbdma_stop(channel);
642
5c0a889d 643 for (i = 0; i < host->dma.len; i++) {
ba264b34
PP
644 u32 ret = 0, flags = DDMA_FLAGS_NOIE;
645 struct scatterlist *sg = &data->sg[i];
646 int sg_len = sg->length;
647
648 int len = (datalen > sg_len) ? sg_len : datalen;
649
650 if (i == host->dma.len - 1)
651 flags = DDMA_FLAGS_IE;
652
5c0a889d 653 if (host->flags & HOST_F_XMIT) {
ea071cc7 654 ret = au1xxx_dbdma_put_source(channel,
963accbc 655 sg_phys(sg), len, flags);
5c0a889d 656 } else {
ea071cc7 657 ret = au1xxx_dbdma_put_dest(channel,
963accbc 658 sg_phys(sg), len, flags);
ba264b34
PP
659 }
660
c4223c2c 661 if (!ret)
ba264b34
PP
662 goto dataerr;
663
664 datalen -= len;
665 }
c4223c2c 666#endif
5c0a889d 667 } else {
ba264b34
PP
668 host->pio.index = 0;
669 host->pio.offset = 0;
670 host->pio.len = datalen;
671
672 if (host->flags & HOST_F_XMIT)
673 IRQ_ON(host, SD_CONFIG_TH);
674 else
675 IRQ_ON(host, SD_CONFIG_NE);
5c0a889d 676 /* IRQ_ON(host, SD_CONFIG_RA | SD_CONFIG_RF); */
ba264b34
PP
677 }
678
17b0429d 679 return 0;
ba264b34 680
c4223c2c
ML
681dataerr:
682 dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
683 host->dma.dir);
17b0429d 684 return -ETIMEDOUT;
ba264b34
PP
685}
686
5c0a889d 687/* This actually starts a command or data transaction */
ba264b34
PP
688static void au1xmmc_request(struct mmc_host* mmc, struct mmc_request* mrq)
689{
ba264b34 690 struct au1xmmc_host *host = mmc_priv(mmc);
17b0429d 691 int ret = 0;
ba264b34
PP
692
693 WARN_ON(irqs_disabled());
694 WARN_ON(host->status != HOST_S_IDLE);
695
696 host->mrq = mrq;
697 host->status = HOST_S_CMD;
698
88b8d9a8 699 /* fail request immediately if no card is present */
e2d26477 700 if (0 == au1xmmc_card_inserted(mmc)) {
88b8d9a8
ML
701 mrq->cmd->error = -ENOMEDIUM;
702 au1xmmc_finish_request(host);
703 return;
704 }
705
ba264b34
PP
706 if (mrq->data) {
707 FLUSH_FIFO(host);
708 ret = au1xmmc_prepare_data(host, mrq->data);
709 }
710
17b0429d 711 if (!ret)
be0192aa 712 ret = au1xmmc_send_command(host, 0, mrq->cmd, mrq->data);
ba264b34 713
17b0429d 714 if (ret) {
ba264b34
PP
715 mrq->cmd->error = ret;
716 au1xmmc_finish_request(host);
717 }
718}
719
720static void au1xmmc_reset_controller(struct au1xmmc_host *host)
721{
ba264b34
PP
722 /* Apply the clock */
723 au_writel(SD_ENABLE_CE, HOST_ENABLE(host));
724 au_sync_delay(1);
725
726 au_writel(SD_ENABLE_R | SD_ENABLE_CE, HOST_ENABLE(host));
727 au_sync_delay(5);
728
729 au_writel(~0, HOST_STATUS(host));
730 au_sync();
731
732 au_writel(0, HOST_BLKSIZE(host));
733 au_writel(0x001fffff, HOST_TIMEOUT(host));
734 au_sync();
735
736 au_writel(SD_CONFIG2_EN, HOST_CONFIG2(host));
737 au_sync();
738
739 au_writel(SD_CONFIG2_EN | SD_CONFIG2_FF, HOST_CONFIG2(host));
740 au_sync_delay(1);
741
742 au_writel(SD_CONFIG2_EN, HOST_CONFIG2(host));
743 au_sync();
744
745 /* Configure interrupts */
746 au_writel(AU1XMMC_INTERRUPTS, HOST_CONFIG(host));
747 au_sync();
748}
749
750
5c0a889d 751static void au1xmmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
ba264b34
PP
752{
753 struct au1xmmc_host *host = mmc_priv(mmc);
281dd23e 754 u32 config2;
ba264b34 755
ba264b34
PP
756 if (ios->power_mode == MMC_POWER_OFF)
757 au1xmmc_set_power(host, 0);
758 else if (ios->power_mode == MMC_POWER_ON) {
759 au1xmmc_set_power(host, 1);
760 }
761
762 if (ios->clock && ios->clock != host->clock) {
763 au1xmmc_set_clock(host, ios->clock);
764 host->clock = ios->clock;
765 }
281dd23e
ML
766
767 config2 = au_readl(HOST_CONFIG2(host));
768 switch (ios->bus_width) {
769 case MMC_BUS_WIDTH_4:
770 config2 |= SD_CONFIG2_WB;
771 break;
772 case MMC_BUS_WIDTH_1:
773 config2 &= ~SD_CONFIG2_WB;
774 break;
775 }
776 au_writel(config2, HOST_CONFIG2(host));
777 au_sync();
ba264b34
PP
778}
779
ba264b34
PP
780#define STATUS_TIMEOUT (SD_STATUS_RAT | SD_STATUS_DT)
781#define STATUS_DATA_IN (SD_STATUS_NE)
782#define STATUS_DATA_OUT (SD_STATUS_TH)
783
7d12e780 784static irqreturn_t au1xmmc_irq(int irq, void *dev_id)
ba264b34 785{
c4223c2c 786 struct au1xmmc_host *host = dev_id;
ba264b34 787 u32 status;
ba264b34 788
c4223c2c 789 status = au_readl(HOST_STATUS(host));
ba264b34 790
c4223c2c
ML
791 if (!(status & SD_STATUS_I))
792 return IRQ_NONE; /* not ours */
ba264b34 793
20f522ff
ML
794 if (status & SD_STATUS_SI) /* SDIO */
795 mmc_signal_sdio_irq(host->mmc);
796
c4223c2c
ML
797 if (host->mrq && (status & STATUS_TIMEOUT)) {
798 if (status & SD_STATUS_RAT)
799 host->mrq->cmd->error = -ETIMEDOUT;
800 else if (status & SD_STATUS_DT)
801 host->mrq->data->error = -ETIMEDOUT;
ba264b34 802
c4223c2c
ML
803 /* In PIO mode, interrupts might still be enabled */
804 IRQ_OFF(host, SD_CONFIG_NE | SD_CONFIG_TH);
ba264b34 805
c4223c2c
ML
806 /* IRQ_OFF(host, SD_CONFIG_TH | SD_CONFIG_RA | SD_CONFIG_RF); */
807 tasklet_schedule(&host->finish_task);
808 }
ba264b34 809#if 0
c4223c2c
ML
810 else if (status & SD_STATUS_DD) {
811 /* Sometimes we get a DD before a NE in PIO mode */
812 if (!(host->flags & HOST_F_DMA) && (status & SD_STATUS_NE))
813 au1xmmc_receive_pio(host);
814 else {
815 au1xmmc_data_complete(host, status);
816 /* tasklet_schedule(&host->data_task); */
ba264b34 817 }
ba264b34 818 }
c4223c2c
ML
819#endif
820 else if (status & SD_STATUS_CR) {
821 if (host->status == HOST_S_CMD)
822 au1xmmc_cmd_complete(host, status);
823
824 } else if (!(host->flags & HOST_F_DMA)) {
825 if ((host->flags & HOST_F_XMIT) && (status & STATUS_DATA_OUT))
826 au1xmmc_send_pio(host);
827 else if ((host->flags & HOST_F_RECV) && (status & STATUS_DATA_IN))
828 au1xmmc_receive_pio(host);
829
830 } else if (status & 0x203F3C70) {
831 DBG("Unhandled status %8.8x\n", host->pdev->id,
832 status);
ba264b34
PP
833 }
834
c4223c2c
ML
835 au_writel(status, HOST_STATUS(host));
836 au_sync();
ba264b34 837
c4223c2c 838 return IRQ_HANDLED;
ba264b34
PP
839}
840
c4223c2c
ML
841#ifdef CONFIG_SOC_AU1200
842/* 8bit memory DMA device */
843static dbdev_tab_t au1xmmc_mem_dbdev = {
844 .dev_id = DSCR_CMD0_ALWAYS,
845 .dev_flags = DEV_FLAGS_ANYUSE,
846 .dev_tsize = 0,
847 .dev_devwidth = 8,
848 .dev_physaddr = 0x00000000,
849 .dev_intlevel = 0,
850 .dev_intpolarity = 0,
ba264b34 851};
c4223c2c 852static int memid;
ba264b34 853
c4223c2c 854static void au1xmmc_dbdma_callback(int irq, void *dev_id)
ba264b34 855{
c4223c2c 856 struct au1xmmc_host *host = (struct au1xmmc_host *)dev_id;
ba264b34 857
c4223c2c
ML
858 /* Avoid spurious interrupts */
859 if (!host->mrq)
860 return;
ba264b34 861
c4223c2c
ML
862 if (host->flags & HOST_F_STOP)
863 SEND_STOP(host);
ba264b34 864
c4223c2c
ML
865 tasklet_schedule(&host->data_task);
866}
ba264b34 867
c4223c2c
ML
868static int au1xmmc_dbdma_init(struct au1xmmc_host *host)
869{
870 struct resource *res;
871 int txid, rxid;
872
873 res = platform_get_resource(host->pdev, IORESOURCE_DMA, 0);
874 if (!res)
875 return -ENODEV;
876 txid = res->start;
877
878 res = platform_get_resource(host->pdev, IORESOURCE_DMA, 1);
879 if (!res)
880 return -ENODEV;
881 rxid = res->start;
882
883 if (!memid)
884 return -ENODEV;
885
886 host->tx_chan = au1xxx_dbdma_chan_alloc(memid, txid,
887 au1xmmc_dbdma_callback, (void *)host);
888 if (!host->tx_chan) {
889 dev_err(&host->pdev->dev, "cannot allocate TX DMA\n");
890 return -ENODEV;
891 }
892
893 host->rx_chan = au1xxx_dbdma_chan_alloc(rxid, memid,
894 au1xmmc_dbdma_callback, (void *)host);
895 if (!host->rx_chan) {
896 dev_err(&host->pdev->dev, "cannot allocate RX DMA\n");
897 au1xxx_dbdma_chan_free(host->tx_chan);
898 return -ENODEV;
899 }
ba264b34 900
c4223c2c
ML
901 au1xxx_dbdma_set_devwidth(host->tx_chan, 8);
902 au1xxx_dbdma_set_devwidth(host->rx_chan, 8);
ba264b34 903
c4223c2c
ML
904 au1xxx_dbdma_ring_alloc(host->tx_chan, AU1XMMC_DESCRIPTOR_COUNT);
905 au1xxx_dbdma_ring_alloc(host->rx_chan, AU1XMMC_DESCRIPTOR_COUNT);
ba264b34 906
c4223c2c
ML
907 /* DBDMA is good to go */
908 host->flags |= HOST_F_DMA;
ba264b34 909
c4223c2c
ML
910 return 0;
911}
ba264b34 912
c4223c2c
ML
913static void au1xmmc_dbdma_shutdown(struct au1xmmc_host *host)
914{
915 if (host->flags & HOST_F_DMA) {
916 host->flags &= ~HOST_F_DMA;
917 au1xxx_dbdma_chan_free(host->tx_chan);
918 au1xxx_dbdma_chan_free(host->rx_chan);
919 }
ba264b34 920}
c4223c2c 921#endif
ba264b34 922
20f522ff
ML
923static void au1xmmc_enable_sdio_irq(struct mmc_host *mmc, int en)
924{
925 struct au1xmmc_host *host = mmc_priv(mmc);
926
927 if (en)
928 IRQ_ON(host, SD_CONFIG_SI);
929 else
930 IRQ_OFF(host, SD_CONFIG_SI);
931}
932
bf8c80a6 933static const struct mmc_host_ops au1xmmc_ops = {
ba264b34
PP
934 .request = au1xmmc_request,
935 .set_ios = au1xmmc_set_ios,
82999770 936 .get_ro = au1xmmc_card_readonly,
e2d26477 937 .get_cd = au1xmmc_card_inserted,
20f522ff 938 .enable_sdio_irq = au1xmmc_enable_sdio_irq,
ba264b34
PP
939};
940
c4223c2c
ML
941static int __devinit au1xmmc_probe(struct platform_device *pdev)
942{
943 struct mmc_host *mmc;
944 struct au1xmmc_host *host;
945 struct resource *r;
946 int ret;
947
948 mmc = mmc_alloc_host(sizeof(struct au1xmmc_host), &pdev->dev);
949 if (!mmc) {
950 dev_err(&pdev->dev, "no memory for mmc_host\n");
951 ret = -ENOMEM;
952 goto out0;
ba264b34
PP
953 }
954
c4223c2c
ML
955 host = mmc_priv(mmc);
956 host->mmc = mmc;
957 host->platdata = pdev->dev.platform_data;
958 host->pdev = pdev;
ba264b34 959
c4223c2c
ML
960 ret = -ENODEV;
961 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
962 if (!r) {
963 dev_err(&pdev->dev, "no mmio defined\n");
964 goto out1;
965 }
ba264b34 966
c4223c2c
ML
967 host->ioarea = request_mem_region(r->start, r->end - r->start + 1,
968 pdev->name);
969 if (!host->ioarea) {
970 dev_err(&pdev->dev, "mmio already in use\n");
971 goto out1;
972 }
ba264b34 973
c4223c2c
ML
974 host->iobase = (unsigned long)ioremap(r->start, 0x3c);
975 if (!host->iobase) {
976 dev_err(&pdev->dev, "cannot remap mmio\n");
977 goto out2;
978 }
979
980 r = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
981 if (!r) {
982 dev_err(&pdev->dev, "no IRQ defined\n");
983 goto out3;
984 }
ba264b34 985
c4223c2c
ML
986 host->irq = r->start;
987 /* IRQ is shared among both SD controllers */
988 ret = request_irq(host->irq, au1xmmc_irq, IRQF_SHARED,
989 DRIVER_NAME, host);
990 if (ret) {
991 dev_err(&pdev->dev, "cannot grab IRQ\n");
992 goto out3;
993 }
ba264b34 994
c4223c2c 995 mmc->ops = &au1xmmc_ops;
ba264b34 996
c4223c2c
ML
997 mmc->f_min = 450000;
998 mmc->f_max = 24000000;
fe4a3c7a 999
c4223c2c
ML
1000 mmc->max_seg_size = AU1XMMC_DESCRIPTOR_SIZE;
1001 mmc->max_phys_segs = AU1XMMC_DESCRIPTOR_COUNT;
ba264b34 1002
c4223c2c
ML
1003 mmc->max_blk_size = 2048;
1004 mmc->max_blk_count = 512;
ba264b34 1005
c4223c2c 1006 mmc->ocr_avail = AU1XMMC_OCR;
20f522ff 1007 mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_SDIO_IRQ;
ba264b34 1008
c4223c2c 1009 host->status = HOST_S_IDLE;
ba264b34 1010
c4223c2c
ML
1011 /* board-specific carddetect setup, if any */
1012 if (host->platdata && host->platdata->cd_setup) {
1013 ret = host->platdata->cd_setup(mmc, 1);
1014 if (ret) {
e2d26477
ML
1015 dev_warn(&pdev->dev, "board CD setup failed\n");
1016 mmc->caps |= MMC_CAP_NEEDS_POLL;
c4223c2c 1017 }
e2d26477
ML
1018 } else
1019 mmc->caps |= MMC_CAP_NEEDS_POLL;
ba264b34 1020
3b839070
ML
1021 /* platform may not be able to use all advertised caps */
1022 if (host->platdata)
1023 mmc->caps &= ~(host->platdata->mask_host_caps);
1024
c4223c2c
ML
1025 tasklet_init(&host->data_task, au1xmmc_tasklet_data,
1026 (unsigned long)host);
ba264b34 1027
c4223c2c
ML
1028 tasklet_init(&host->finish_task, au1xmmc_tasklet_finish,
1029 (unsigned long)host);
ba264b34 1030
c4223c2c
ML
1031#ifdef CONFIG_SOC_AU1200
1032 ret = au1xmmc_dbdma_init(host);
1033 if (ret)
1034 printk(KERN_INFO DRIVER_NAME ": DBDMA init failed; using PIO\n");
1035#endif
ba264b34 1036
c4223c2c
ML
1037#ifdef CONFIG_LEDS_CLASS
1038 if (host->platdata && host->platdata->led) {
1039 struct led_classdev *led = host->platdata->led;
1040 led->name = mmc_hostname(mmc);
1041 led->brightness = LED_OFF;
1042 led->default_trigger = mmc_hostname(mmc);
1043 ret = led_classdev_register(mmc_dev(mmc), led);
1044 if (ret)
1045 goto out5;
1046 }
1047#endif
ba264b34 1048
c4223c2c 1049 au1xmmc_reset_controller(host);
ba264b34 1050
c4223c2c
ML
1051 ret = mmc_add_host(mmc);
1052 if (ret) {
1053 dev_err(&pdev->dev, "cannot add mmc host\n");
1054 goto out6;
1055 }
ba264b34 1056
dd8572af 1057 platform_set_drvdata(pdev, host);
ba264b34 1058
c4223c2c
ML
1059 printk(KERN_INFO DRIVER_NAME ": MMC Controller %d set up at %8.8X"
1060 " (mode=%s)\n", pdev->id, host->iobase,
1061 host->flags & HOST_F_DMA ? "dma" : "pio");
ba264b34 1062
c4223c2c 1063 return 0; /* all ok */
ba264b34 1064
c4223c2c
ML
1065out6:
1066#ifdef CONFIG_LEDS_CLASS
1067 if (host->platdata && host->platdata->led)
1068 led_classdev_unregister(host->platdata->led);
1069out5:
1070#endif
1071 au_writel(0, HOST_ENABLE(host));
1072 au_writel(0, HOST_CONFIG(host));
1073 au_writel(0, HOST_CONFIG2(host));
1074 au_sync();
1075
1076#ifdef CONFIG_SOC_AU1200
1077 au1xmmc_dbdma_shutdown(host);
1078#endif
1079
1080 tasklet_kill(&host->data_task);
1081 tasklet_kill(&host->finish_task);
1082
e2d26477
ML
1083 if (host->platdata && host->platdata->cd_setup &&
1084 !(mmc->caps & MMC_CAP_NEEDS_POLL))
c4223c2c 1085 host->platdata->cd_setup(mmc, 0);
e2d26477 1086
c4223c2c
ML
1087 free_irq(host->irq, host);
1088out3:
1089 iounmap((void *)host->iobase);
1090out2:
1091 release_resource(host->ioarea);
1092 kfree(host->ioarea);
1093out1:
1094 mmc_free_host(mmc);
1095out0:
1096 return ret;
ba264b34
PP
1097}
1098
b256f9df 1099static int __devexit au1xmmc_remove(struct platform_device *pdev)
ba264b34 1100{
dd8572af 1101 struct au1xmmc_host *host = platform_get_drvdata(pdev);
c4223c2c 1102
dd8572af
ML
1103 if (host) {
1104 mmc_remove_host(host->mmc);
ba264b34 1105
c4223c2c
ML
1106#ifdef CONFIG_LEDS_CLASS
1107 if (host->platdata && host->platdata->led)
1108 led_classdev_unregister(host->platdata->led);
1109#endif
ba264b34 1110
e2d26477 1111 if (host->platdata && host->platdata->cd_setup &&
dd8572af
ML
1112 !(host->mmc->caps & MMC_CAP_NEEDS_POLL))
1113 host->platdata->cd_setup(host->mmc, 0);
ba264b34 1114
c4223c2c
ML
1115 au_writel(0, HOST_ENABLE(host));
1116 au_writel(0, HOST_CONFIG(host));
1117 au_writel(0, HOST_CONFIG2(host));
1118 au_sync();
ba264b34
PP
1119
1120 tasklet_kill(&host->data_task);
1121 tasklet_kill(&host->finish_task);
1122
c4223c2c
ML
1123#ifdef CONFIG_SOC_AU1200
1124 au1xmmc_dbdma_shutdown(host);
1125#endif
ba264b34
PP
1126 au1xmmc_set_power(host, 0);
1127
c4223c2c
ML
1128 free_irq(host->irq, host);
1129 iounmap((void *)host->iobase);
1130 release_resource(host->ioarea);
1131 kfree(host->ioarea);
ba264b34 1132
dd8572af
ML
1133 mmc_free_host(host->mmc);
1134 platform_set_drvdata(pdev, NULL);
ba264b34 1135 }
ba264b34
PP
1136 return 0;
1137}
1138
dd8572af
ML
1139#ifdef CONFIG_PM
1140static int au1xmmc_suspend(struct platform_device *pdev, pm_message_t state)
1141{
1142 struct au1xmmc_host *host = platform_get_drvdata(pdev);
1143 int ret;
1144
1a13f8fa 1145 ret = mmc_suspend_host(host->mmc);
dd8572af
ML
1146 if (ret)
1147 return ret;
1148
1149 au_writel(0, HOST_CONFIG2(host));
1150 au_writel(0, HOST_CONFIG(host));
1151 au_writel(0xffffffff, HOST_STATUS(host));
1152 au_writel(0, HOST_ENABLE(host));
1153 au_sync();
1154
1155 return 0;
1156}
1157
1158static int au1xmmc_resume(struct platform_device *pdev)
1159{
1160 struct au1xmmc_host *host = platform_get_drvdata(pdev);
1161
1162 au1xmmc_reset_controller(host);
1163
1164 return mmc_resume_host(host->mmc);
1165}
1166#else
1167#define au1xmmc_suspend NULL
1168#define au1xmmc_resume NULL
1169#endif
1170
b256f9df 1171static struct platform_driver au1xmmc_driver = {
ba264b34
PP
1172 .probe = au1xmmc_probe,
1173 .remove = au1xmmc_remove,
dd8572af
ML
1174 .suspend = au1xmmc_suspend,
1175 .resume = au1xmmc_resume,
b256f9df
MM
1176 .driver = {
1177 .name = DRIVER_NAME,
bc65c724 1178 .owner = THIS_MODULE,
b256f9df 1179 },
ba264b34
PP
1180};
1181
1182static int __init au1xmmc_init(void)
1183{
c4223c2c
ML
1184#ifdef CONFIG_SOC_AU1200
1185 /* DSCR_CMD0_ALWAYS has a stride of 32 bits, we need a stride
1186 * of 8 bits. And since devices are shared, we need to create
1187 * our own to avoid freaking out other devices.
1188 */
1189 memid = au1xxx_ddma_add_device(&au1xmmc_mem_dbdev);
1190 if (!memid)
1191 printk(KERN_ERR "au1xmmc: cannot add memory dbdma dev\n");
1192#endif
b256f9df 1193 return platform_driver_register(&au1xmmc_driver);
ba264b34
PP
1194}
1195
1196static void __exit au1xmmc_exit(void)
1197{
c4223c2c
ML
1198#ifdef CONFIG_SOC_AU1200
1199 if (memid)
1200 au1xxx_ddma_del_device(memid);
1201#endif
b256f9df 1202 platform_driver_unregister(&au1xmmc_driver);
ba264b34
PP
1203}
1204
1205module_init(au1xmmc_init);
1206module_exit(au1xmmc_exit);
1207
ba264b34
PP
1208MODULE_AUTHOR("Advanced Micro Devices, Inc");
1209MODULE_DESCRIPTION("MMC/SD driver for the Alchemy Au1XXX");
1210MODULE_LICENSE("GPL");
bc65c724 1211MODULE_ALIAS("platform:au1xxx-mmc");