]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/gpu/drm/radeon/radeon_ttm.c
drivers/gpu/drm: Update WARN uses
[net-next-2.6.git] / drivers / gpu / drm / radeon / radeon_ttm.c
CommitLineData
771fe6b9
JG
1/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
32#include <ttm/ttm_bo_api.h>
33#include <ttm/ttm_bo_driver.h>
34#include <ttm/ttm_placement.h>
35#include <ttm/ttm_module.h>
8d7cddcd 36#include <ttm/ttm_page_alloc.h>
771fe6b9
JG
37#include <drm/drmP.h>
38#include <drm/radeon_drm.h>
fa8a1238 39#include <linux/seq_file.h>
5a0e3ad6 40#include <linux/slab.h>
771fe6b9
JG
41#include "radeon_reg.h"
42#include "radeon.h"
43
44#define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
45
fa8a1238
DA
46static int radeon_ttm_debugfs_init(struct radeon_device *rdev);
47
771fe6b9
JG
48static struct radeon_device *radeon_get_rdev(struct ttm_bo_device *bdev)
49{
50 struct radeon_mman *mman;
51 struct radeon_device *rdev;
52
53 mman = container_of(bdev, struct radeon_mman, bdev);
54 rdev = container_of(mman, struct radeon_device, mman);
55 return rdev;
56}
57
58
59/*
60 * Global memory.
61 */
ba4420c2 62static int radeon_ttm_mem_global_init(struct drm_global_reference *ref)
771fe6b9
JG
63{
64 return ttm_mem_global_init(ref->object);
65}
66
ba4420c2 67static void radeon_ttm_mem_global_release(struct drm_global_reference *ref)
771fe6b9
JG
68{
69 ttm_mem_global_release(ref->object);
70}
71
72static int radeon_ttm_global_init(struct radeon_device *rdev)
73{
ba4420c2 74 struct drm_global_reference *global_ref;
771fe6b9
JG
75 int r;
76
77 rdev->mman.mem_global_referenced = false;
78 global_ref = &rdev->mman.mem_global_ref;
ba4420c2 79 global_ref->global_type = DRM_GLOBAL_TTM_MEM;
771fe6b9
JG
80 global_ref->size = sizeof(struct ttm_mem_global);
81 global_ref->init = &radeon_ttm_mem_global_init;
82 global_ref->release = &radeon_ttm_mem_global_release;
ba4420c2 83 r = drm_global_item_ref(global_ref);
771fe6b9 84 if (r != 0) {
a987fcaa
TH
85 DRM_ERROR("Failed setting up TTM memory accounting "
86 "subsystem.\n");
771fe6b9
JG
87 return r;
88 }
a987fcaa
TH
89
90 rdev->mman.bo_global_ref.mem_glob =
91 rdev->mman.mem_global_ref.object;
92 global_ref = &rdev->mman.bo_global_ref.ref;
ba4420c2 93 global_ref->global_type = DRM_GLOBAL_TTM_BO;
7f5f4db2 94 global_ref->size = sizeof(struct ttm_bo_global);
a987fcaa
TH
95 global_ref->init = &ttm_bo_global_init;
96 global_ref->release = &ttm_bo_global_release;
ba4420c2 97 r = drm_global_item_ref(global_ref);
a987fcaa
TH
98 if (r != 0) {
99 DRM_ERROR("Failed setting up TTM BO subsystem.\n");
ba4420c2 100 drm_global_item_unref(&rdev->mman.mem_global_ref);
a987fcaa
TH
101 return r;
102 }
103
771fe6b9
JG
104 rdev->mman.mem_global_referenced = true;
105 return 0;
106}
107
108static void radeon_ttm_global_fini(struct radeon_device *rdev)
109{
110 if (rdev->mman.mem_global_referenced) {
ba4420c2
DA
111 drm_global_item_unref(&rdev->mman.bo_global_ref.ref);
112 drm_global_item_unref(&rdev->mman.mem_global_ref);
771fe6b9
JG
113 rdev->mman.mem_global_referenced = false;
114 }
115}
116
117struct ttm_backend *radeon_ttm_backend_create(struct radeon_device *rdev);
118
119static struct ttm_backend*
120radeon_create_ttm_backend_entry(struct ttm_bo_device *bdev)
121{
122 struct radeon_device *rdev;
123
124 rdev = radeon_get_rdev(bdev);
125#if __OS_HAS_AGP
126 if (rdev->flags & RADEON_IS_AGP) {
127 return ttm_agp_backend_init(bdev, rdev->ddev->agp->bridge);
128 } else
129#endif
130 {
131 return radeon_ttm_backend_create(rdev);
132 }
133}
134
135static int radeon_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
136{
137 return 0;
138}
139
140static int radeon_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
141 struct ttm_mem_type_manager *man)
142{
143 struct radeon_device *rdev;
144
145 rdev = radeon_get_rdev(bdev);
146
147 switch (type) {
148 case TTM_PL_SYSTEM:
149 /* System memory */
150 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
151 man->available_caching = TTM_PL_MASK_CACHING;
152 man->default_caching = TTM_PL_FLAG_CACHED;
153 break;
154 case TTM_PL_TT:
d961db75 155 man->func = &ttm_bo_manager_func;
d594e46a 156 man->gpu_offset = rdev->mc.gtt_start;
771fe6b9
JG
157 man->available_caching = TTM_PL_MASK_CACHING;
158 man->default_caching = TTM_PL_FLAG_CACHED;
55c93278 159 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
771fe6b9
JG
160#if __OS_HAS_AGP
161 if (rdev->flags & RADEON_IS_AGP) {
162 if (!(drm_core_has_AGP(rdev->ddev) && rdev->ddev->agp)) {
163 DRM_ERROR("AGP is not enabled for memory type %u\n",
164 (unsigned)type);
165 return -EINVAL;
166 }
55c93278 167 if (!rdev->ddev->agp->cant_use_aperture)
0a2d50e3 168 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
771fe6b9
JG
169 man->available_caching = TTM_PL_FLAG_UNCACHED |
170 TTM_PL_FLAG_WC;
171 man->default_caching = TTM_PL_FLAG_WC;
771fe6b9 172 }
0c321c79 173#endif
771fe6b9
JG
174 break;
175 case TTM_PL_VRAM:
176 /* "On-card" video ram */
d961db75 177 man->func = &ttm_bo_manager_func;
d594e46a 178 man->gpu_offset = rdev->mc.vram_start;
771fe6b9 179 man->flags = TTM_MEMTYPE_FLAG_FIXED |
771fe6b9
JG
180 TTM_MEMTYPE_FLAG_MAPPABLE;
181 man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
182 man->default_caching = TTM_PL_FLAG_WC;
771fe6b9
JG
183 break;
184 default:
185 DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
186 return -EINVAL;
187 }
188 return 0;
189}
190
312ea8da
JG
191static void radeon_evict_flags(struct ttm_buffer_object *bo,
192 struct ttm_placement *placement)
771fe6b9 193{
d03d8589
JG
194 struct radeon_bo *rbo;
195 static u32 placements = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
196
197 if (!radeon_ttm_bo_is_radeon_bo(bo)) {
198 placement->fpfn = 0;
199 placement->lpfn = 0;
200 placement->placement = &placements;
201 placement->busy_placement = &placements;
202 placement->num_placement = 1;
203 placement->num_busy_placement = 1;
204 return;
205 }
206 rbo = container_of(bo, struct radeon_bo, tbo);
771fe6b9 207 switch (bo->mem.mem_type) {
312ea8da 208 case TTM_PL_VRAM:
9270eb1b
DA
209 if (rbo->rdev->cp.ready == false)
210 radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_CPU);
211 else
212 radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_GTT);
312ea8da
JG
213 break;
214 case TTM_PL_TT:
771fe6b9 215 default:
312ea8da 216 radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_CPU);
771fe6b9 217 }
eaa5fd1a 218 *placement = rbo->placement;
771fe6b9
JG
219}
220
221static int radeon_verify_access(struct ttm_buffer_object *bo, struct file *filp)
222{
223 return 0;
224}
225
226static void radeon_move_null(struct ttm_buffer_object *bo,
227 struct ttm_mem_reg *new_mem)
228{
229 struct ttm_mem_reg *old_mem = &bo->mem;
230
231 BUG_ON(old_mem->mm_node != NULL);
232 *old_mem = *new_mem;
233 new_mem->mm_node = NULL;
234}
235
236static int radeon_move_blit(struct ttm_buffer_object *bo,
9d87fa21
JG
237 bool evict, int no_wait_reserve, bool no_wait_gpu,
238 struct ttm_mem_reg *new_mem,
239 struct ttm_mem_reg *old_mem)
771fe6b9
JG
240{
241 struct radeon_device *rdev;
242 uint64_t old_start, new_start;
243 struct radeon_fence *fence;
244 int r;
245
246 rdev = radeon_get_rdev(bo->bdev);
247 r = radeon_fence_create(rdev, &fence);
248 if (unlikely(r)) {
249 return r;
250 }
d961db75
BS
251 old_start = old_mem->start << PAGE_SHIFT;
252 new_start = new_mem->start << PAGE_SHIFT;
771fe6b9
JG
253
254 switch (old_mem->mem_type) {
255 case TTM_PL_VRAM:
d594e46a 256 old_start += rdev->mc.vram_start;
771fe6b9
JG
257 break;
258 case TTM_PL_TT:
d594e46a 259 old_start += rdev->mc.gtt_start;
771fe6b9
JG
260 break;
261 default:
262 DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
263 return -EINVAL;
264 }
265 switch (new_mem->mem_type) {
266 case TTM_PL_VRAM:
d594e46a 267 new_start += rdev->mc.vram_start;
771fe6b9
JG
268 break;
269 case TTM_PL_TT:
d594e46a 270 new_start += rdev->mc.gtt_start;
771fe6b9
JG
271 break;
272 default:
273 DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
274 return -EINVAL;
275 }
276 if (!rdev->cp.ready) {
277 DRM_ERROR("Trying to move memory with CP turned off.\n");
278 return -EINVAL;
279 }
280 r = radeon_copy(rdev, old_start, new_start, new_mem->num_pages, fence);
281 /* FIXME: handle copy error */
282 r = ttm_bo_move_accel_cleanup(bo, (void *)fence, NULL,
9d87fa21 283 evict, no_wait_reserve, no_wait_gpu, new_mem);
771fe6b9
JG
284 radeon_fence_unref(&fence);
285 return r;
286}
287
288static int radeon_move_vram_ram(struct ttm_buffer_object *bo,
9d87fa21
JG
289 bool evict, bool interruptible,
290 bool no_wait_reserve, bool no_wait_gpu,
771fe6b9
JG
291 struct ttm_mem_reg *new_mem)
292{
293 struct radeon_device *rdev;
294 struct ttm_mem_reg *old_mem = &bo->mem;
295 struct ttm_mem_reg tmp_mem;
312ea8da
JG
296 u32 placements;
297 struct ttm_placement placement;
771fe6b9
JG
298 int r;
299
300 rdev = radeon_get_rdev(bo->bdev);
301 tmp_mem = *new_mem;
302 tmp_mem.mm_node = NULL;
312ea8da
JG
303 placement.fpfn = 0;
304 placement.lpfn = 0;
305 placement.num_placement = 1;
306 placement.placement = &placements;
307 placement.num_busy_placement = 1;
308 placement.busy_placement = &placements;
309 placements = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
310 r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
9d87fa21 311 interruptible, no_wait_reserve, no_wait_gpu);
771fe6b9
JG
312 if (unlikely(r)) {
313 return r;
314 }
df67bed9
DA
315
316 r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
317 if (unlikely(r)) {
318 goto out_cleanup;
319 }
320
771fe6b9
JG
321 r = ttm_tt_bind(bo->ttm, &tmp_mem);
322 if (unlikely(r)) {
323 goto out_cleanup;
324 }
9d87fa21 325 r = radeon_move_blit(bo, true, no_wait_reserve, no_wait_gpu, &tmp_mem, old_mem);
771fe6b9
JG
326 if (unlikely(r)) {
327 goto out_cleanup;
328 }
9d87fa21 329 r = ttm_bo_move_ttm(bo, true, no_wait_reserve, no_wait_gpu, new_mem);
771fe6b9 330out_cleanup:
42311ff9 331 ttm_bo_mem_put(bo, &tmp_mem);
771fe6b9
JG
332 return r;
333}
334
335static int radeon_move_ram_vram(struct ttm_buffer_object *bo,
9d87fa21
JG
336 bool evict, bool interruptible,
337 bool no_wait_reserve, bool no_wait_gpu,
771fe6b9
JG
338 struct ttm_mem_reg *new_mem)
339{
340 struct radeon_device *rdev;
341 struct ttm_mem_reg *old_mem = &bo->mem;
342 struct ttm_mem_reg tmp_mem;
312ea8da
JG
343 struct ttm_placement placement;
344 u32 placements;
771fe6b9
JG
345 int r;
346
347 rdev = radeon_get_rdev(bo->bdev);
348 tmp_mem = *new_mem;
349 tmp_mem.mm_node = NULL;
312ea8da
JG
350 placement.fpfn = 0;
351 placement.lpfn = 0;
352 placement.num_placement = 1;
353 placement.placement = &placements;
354 placement.num_busy_placement = 1;
355 placement.busy_placement = &placements;
356 placements = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
9d87fa21 357 r = ttm_bo_mem_space(bo, &placement, &tmp_mem, interruptible, no_wait_reserve, no_wait_gpu);
771fe6b9
JG
358 if (unlikely(r)) {
359 return r;
360 }
9d87fa21 361 r = ttm_bo_move_ttm(bo, true, no_wait_reserve, no_wait_gpu, &tmp_mem);
771fe6b9
JG
362 if (unlikely(r)) {
363 goto out_cleanup;
364 }
9d87fa21 365 r = radeon_move_blit(bo, true, no_wait_reserve, no_wait_gpu, new_mem, old_mem);
771fe6b9
JG
366 if (unlikely(r)) {
367 goto out_cleanup;
368 }
369out_cleanup:
42311ff9 370 ttm_bo_mem_put(bo, &tmp_mem);
771fe6b9
JG
371 return r;
372}
373
374static int radeon_bo_move(struct ttm_buffer_object *bo,
9d87fa21
JG
375 bool evict, bool interruptible,
376 bool no_wait_reserve, bool no_wait_gpu,
377 struct ttm_mem_reg *new_mem)
771fe6b9
JG
378{
379 struct radeon_device *rdev;
380 struct ttm_mem_reg *old_mem = &bo->mem;
381 int r;
382
383 rdev = radeon_get_rdev(bo->bdev);
384 if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
385 radeon_move_null(bo, new_mem);
386 return 0;
387 }
388 if ((old_mem->mem_type == TTM_PL_TT &&
389 new_mem->mem_type == TTM_PL_SYSTEM) ||
390 (old_mem->mem_type == TTM_PL_SYSTEM &&
391 new_mem->mem_type == TTM_PL_TT)) {
af901ca1 392 /* bind is enough */
771fe6b9
JG
393 radeon_move_null(bo, new_mem);
394 return 0;
395 }
3ce0a23d 396 if (!rdev->cp.ready || rdev->asic->copy == NULL) {
771fe6b9 397 /* use memcpy */
1ab2e105 398 goto memcpy;
771fe6b9
JG
399 }
400
401 if (old_mem->mem_type == TTM_PL_VRAM &&
402 new_mem->mem_type == TTM_PL_SYSTEM) {
1ab2e105 403 r = radeon_move_vram_ram(bo, evict, interruptible,
9d87fa21 404 no_wait_reserve, no_wait_gpu, new_mem);
771fe6b9
JG
405 } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
406 new_mem->mem_type == TTM_PL_VRAM) {
1ab2e105 407 r = radeon_move_ram_vram(bo, evict, interruptible,
9d87fa21 408 no_wait_reserve, no_wait_gpu, new_mem);
771fe6b9 409 } else {
9d87fa21 410 r = radeon_move_blit(bo, evict, no_wait_reserve, no_wait_gpu, new_mem, old_mem);
771fe6b9 411 }
1ab2e105
MD
412
413 if (r) {
414memcpy:
9d87fa21 415 r = ttm_bo_move_memcpy(bo, evict, no_wait_reserve, no_wait_gpu, new_mem);
1ab2e105 416 }
771fe6b9
JG
417 return r;
418}
419
0a2d50e3
JG
420static int radeon_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
421{
422 struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
423 struct radeon_device *rdev = radeon_get_rdev(bdev);
424
425 mem->bus.addr = NULL;
426 mem->bus.offset = 0;
427 mem->bus.size = mem->num_pages << PAGE_SHIFT;
428 mem->bus.base = 0;
429 mem->bus.is_iomem = false;
430 if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
431 return -EINVAL;
432 switch (mem->mem_type) {
433 case TTM_PL_SYSTEM:
434 /* system memory */
435 return 0;
436 case TTM_PL_TT:
437#if __OS_HAS_AGP
438 if (rdev->flags & RADEON_IS_AGP) {
439 /* RADEON_IS_AGP is set only if AGP is active */
d961db75 440 mem->bus.offset = mem->start << PAGE_SHIFT;
0a2d50e3 441 mem->bus.base = rdev->mc.agp_base;
365048ff 442 mem->bus.is_iomem = !rdev->ddev->agp->cant_use_aperture;
0a2d50e3
JG
443 }
444#endif
445 break;
446 case TTM_PL_VRAM:
d961db75 447 mem->bus.offset = mem->start << PAGE_SHIFT;
0a2d50e3
JG
448 /* check if it's visible */
449 if ((mem->bus.offset + mem->bus.size) > rdev->mc.visible_vram_size)
450 return -EINVAL;
451 mem->bus.base = rdev->mc.aper_base;
452 mem->bus.is_iomem = true;
453 break;
454 default:
455 return -EINVAL;
456 }
457 return 0;
458}
459
460static void radeon_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
461{
462}
463
771fe6b9
JG
464static int radeon_sync_obj_wait(void *sync_obj, void *sync_arg,
465 bool lazy, bool interruptible)
466{
467 return radeon_fence_wait((struct radeon_fence *)sync_obj, interruptible);
468}
469
470static int radeon_sync_obj_flush(void *sync_obj, void *sync_arg)
471{
472 return 0;
473}
474
475static void radeon_sync_obj_unref(void **sync_obj)
476{
477 radeon_fence_unref((struct radeon_fence **)sync_obj);
478}
479
480static void *radeon_sync_obj_ref(void *sync_obj)
481{
482 return radeon_fence_ref((struct radeon_fence *)sync_obj);
483}
484
485static bool radeon_sync_obj_signaled(void *sync_obj, void *sync_arg)
486{
487 return radeon_fence_signaled((struct radeon_fence *)sync_obj);
488}
489
490static struct ttm_bo_driver radeon_bo_driver = {
771fe6b9
JG
491 .create_ttm_backend_entry = &radeon_create_ttm_backend_entry,
492 .invalidate_caches = &radeon_invalidate_caches,
493 .init_mem_type = &radeon_init_mem_type,
494 .evict_flags = &radeon_evict_flags,
495 .move = &radeon_bo_move,
496 .verify_access = &radeon_verify_access,
497 .sync_obj_signaled = &radeon_sync_obj_signaled,
498 .sync_obj_wait = &radeon_sync_obj_wait,
499 .sync_obj_flush = &radeon_sync_obj_flush,
500 .sync_obj_unref = &radeon_sync_obj_unref,
501 .sync_obj_ref = &radeon_sync_obj_ref,
e024e110
DA
502 .move_notify = &radeon_bo_move_notify,
503 .fault_reserve_notify = &radeon_bo_fault_reserve_notify,
0a2d50e3
JG
504 .io_mem_reserve = &radeon_ttm_io_mem_reserve,
505 .io_mem_free = &radeon_ttm_io_mem_free,
771fe6b9
JG
506};
507
508int radeon_ttm_init(struct radeon_device *rdev)
509{
510 int r;
511
512 r = radeon_ttm_global_init(rdev);
513 if (r) {
514 return r;
515 }
516 /* No others user of address space so set it to 0 */
517 r = ttm_bo_device_init(&rdev->mman.bdev,
a987fcaa 518 rdev->mman.bo_global_ref.ref.object,
ad49f501
DA
519 &radeon_bo_driver, DRM_FILE_PAGE_OFFSET,
520 rdev->need_dma32);
771fe6b9
JG
521 if (r) {
522 DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
523 return r;
524 }
0a0c7596 525 rdev->mman.initialized = true;
4c788679 526 r = ttm_bo_init_mm(&rdev->mman.bdev, TTM_PL_VRAM,
312ea8da 527 rdev->mc.real_vram_size >> PAGE_SHIFT);
771fe6b9
JG
528 if (r) {
529 DRM_ERROR("Failed initializing VRAM heap.\n");
530 return r;
531 }
4c788679
JG
532 r = radeon_bo_create(rdev, NULL, 256 * 1024, true,
533 RADEON_GEM_DOMAIN_VRAM,
534 &rdev->stollen_vga_memory);
771fe6b9
JG
535 if (r) {
536 return r;
537 }
4c788679
JG
538 r = radeon_bo_reserve(rdev->stollen_vga_memory, false);
539 if (r)
540 return r;
541 r = radeon_bo_pin(rdev->stollen_vga_memory, RADEON_GEM_DOMAIN_VRAM, NULL);
542 radeon_bo_unreserve(rdev->stollen_vga_memory);
771fe6b9 543 if (r) {
4c788679 544 radeon_bo_unref(&rdev->stollen_vga_memory);
771fe6b9
JG
545 return r;
546 }
547 DRM_INFO("radeon: %uM of VRAM memory ready\n",
3ce0a23d 548 (unsigned)rdev->mc.real_vram_size / (1024 * 1024));
4c788679 549 r = ttm_bo_init_mm(&rdev->mman.bdev, TTM_PL_TT,
312ea8da 550 rdev->mc.gtt_size >> PAGE_SHIFT);
771fe6b9
JG
551 if (r) {
552 DRM_ERROR("Failed initializing GTT heap.\n");
553 return r;
554 }
555 DRM_INFO("radeon: %uM of GTT memory ready.\n",
3ce0a23d 556 (unsigned)(rdev->mc.gtt_size / (1024 * 1024)));
771fe6b9
JG
557 if (unlikely(rdev->mman.bdev.dev_mapping == NULL)) {
558 rdev->mman.bdev.dev_mapping = rdev->ddev->dev_mapping;
559 }
fa8a1238
DA
560
561 r = radeon_ttm_debugfs_init(rdev);
562 if (r) {
563 DRM_ERROR("Failed to init debugfs\n");
564 return r;
565 }
771fe6b9
JG
566 return 0;
567}
568
569void radeon_ttm_fini(struct radeon_device *rdev)
570{
4c788679
JG
571 int r;
572
0a0c7596
JG
573 if (!rdev->mman.initialized)
574 return;
771fe6b9 575 if (rdev->stollen_vga_memory) {
4c788679
JG
576 r = radeon_bo_reserve(rdev->stollen_vga_memory, false);
577 if (r == 0) {
578 radeon_bo_unpin(rdev->stollen_vga_memory);
579 radeon_bo_unreserve(rdev->stollen_vga_memory);
580 }
581 radeon_bo_unref(&rdev->stollen_vga_memory);
771fe6b9
JG
582 }
583 ttm_bo_clean_mm(&rdev->mman.bdev, TTM_PL_VRAM);
584 ttm_bo_clean_mm(&rdev->mman.bdev, TTM_PL_TT);
585 ttm_bo_device_release(&rdev->mman.bdev);
586 radeon_gart_fini(rdev);
587 radeon_ttm_global_fini(rdev);
0a0c7596 588 rdev->mman.initialized = false;
771fe6b9
JG
589 DRM_INFO("radeon: ttm finalized\n");
590}
591
592static struct vm_operations_struct radeon_ttm_vm_ops;
f0f37e2f 593static const struct vm_operations_struct *ttm_vm_ops = NULL;
771fe6b9
JG
594
595static int radeon_ttm_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
596{
597 struct ttm_buffer_object *bo;
5876dd24 598 struct radeon_device *rdev;
771fe6b9
JG
599 int r;
600
5876dd24 601 bo = (struct ttm_buffer_object *)vma->vm_private_data;
771fe6b9
JG
602 if (bo == NULL) {
603 return VM_FAULT_NOPAGE;
604 }
5876dd24
MG
605 rdev = radeon_get_rdev(bo->bdev);
606 mutex_lock(&rdev->vram_mutex);
771fe6b9 607 r = ttm_vm_ops->fault(vma, vmf);
5876dd24 608 mutex_unlock(&rdev->vram_mutex);
771fe6b9
JG
609 return r;
610}
611
612int radeon_mmap(struct file *filp, struct vm_area_struct *vma)
613{
614 struct drm_file *file_priv;
615 struct radeon_device *rdev;
616 int r;
617
618 if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET)) {
619 return drm_mmap(filp, vma);
620 }
621
40b3be3f 622 file_priv = filp->private_data;
771fe6b9
JG
623 rdev = file_priv->minor->dev->dev_private;
624 if (rdev == NULL) {
625 return -EINVAL;
626 }
627 r = ttm_bo_mmap(filp, vma, &rdev->mman.bdev);
628 if (unlikely(r != 0)) {
629 return r;
630 }
631 if (unlikely(ttm_vm_ops == NULL)) {
632 ttm_vm_ops = vma->vm_ops;
633 radeon_ttm_vm_ops = *ttm_vm_ops;
634 radeon_ttm_vm_ops.fault = &radeon_ttm_fault;
635 }
636 vma->vm_ops = &radeon_ttm_vm_ops;
637 return 0;
638}
639
640
641/*
642 * TTM backend functions.
643 */
644struct radeon_ttm_backend {
645 struct ttm_backend backend;
646 struct radeon_device *rdev;
647 unsigned long num_pages;
648 struct page **pages;
649 struct page *dummy_read_page;
650 bool populated;
651 bool bound;
652 unsigned offset;
653};
654
655static int radeon_ttm_backend_populate(struct ttm_backend *backend,
656 unsigned long num_pages,
657 struct page **pages,
658 struct page *dummy_read_page)
659{
660 struct radeon_ttm_backend *gtt;
661
662 gtt = container_of(backend, struct radeon_ttm_backend, backend);
663 gtt->pages = pages;
664 gtt->num_pages = num_pages;
665 gtt->dummy_read_page = dummy_read_page;
666 gtt->populated = true;
667 return 0;
668}
669
670static void radeon_ttm_backend_clear(struct ttm_backend *backend)
671{
672 struct radeon_ttm_backend *gtt;
673
674 gtt = container_of(backend, struct radeon_ttm_backend, backend);
675 gtt->pages = NULL;
676 gtt->num_pages = 0;
677 gtt->dummy_read_page = NULL;
678 gtt->populated = false;
679 gtt->bound = false;
680}
681
682
683static int radeon_ttm_backend_bind(struct ttm_backend *backend,
684 struct ttm_mem_reg *bo_mem)
685{
686 struct radeon_ttm_backend *gtt;
687 int r;
688
689 gtt = container_of(backend, struct radeon_ttm_backend, backend);
d961db75 690 gtt->offset = bo_mem->start << PAGE_SHIFT;
771fe6b9 691 if (!gtt->num_pages) {
fce7d61b
JP
692 WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
693 gtt->num_pages, bo_mem, backend);
771fe6b9
JG
694 }
695 r = radeon_gart_bind(gtt->rdev, gtt->offset,
696 gtt->num_pages, gtt->pages);
697 if (r) {
698 DRM_ERROR("failed to bind %lu pages at 0x%08X\n",
699 gtt->num_pages, gtt->offset);
700 return r;
701 }
702 gtt->bound = true;
703 return 0;
704}
705
706static int radeon_ttm_backend_unbind(struct ttm_backend *backend)
707{
708 struct radeon_ttm_backend *gtt;
709
710 gtt = container_of(backend, struct radeon_ttm_backend, backend);
711 radeon_gart_unbind(gtt->rdev, gtt->offset, gtt->num_pages);
712 gtt->bound = false;
713 return 0;
714}
715
716static void radeon_ttm_backend_destroy(struct ttm_backend *backend)
717{
718 struct radeon_ttm_backend *gtt;
719
720 gtt = container_of(backend, struct radeon_ttm_backend, backend);
721 if (gtt->bound) {
722 radeon_ttm_backend_unbind(backend);
723 }
724 kfree(gtt);
725}
726
727static struct ttm_backend_func radeon_backend_func = {
728 .populate = &radeon_ttm_backend_populate,
729 .clear = &radeon_ttm_backend_clear,
730 .bind = &radeon_ttm_backend_bind,
731 .unbind = &radeon_ttm_backend_unbind,
732 .destroy = &radeon_ttm_backend_destroy,
733};
734
735struct ttm_backend *radeon_ttm_backend_create(struct radeon_device *rdev)
736{
737 struct radeon_ttm_backend *gtt;
738
739 gtt = kzalloc(sizeof(struct radeon_ttm_backend), GFP_KERNEL);
740 if (gtt == NULL) {
741 return NULL;
742 }
743 gtt->backend.bdev = &rdev->mman.bdev;
744 gtt->backend.flags = 0;
745 gtt->backend.func = &radeon_backend_func;
746 gtt->rdev = rdev;
747 gtt->pages = NULL;
748 gtt->num_pages = 0;
749 gtt->dummy_read_page = NULL;
750 gtt->populated = false;
751 gtt->bound = false;
752 return &gtt->backend;
753}
fa8a1238
DA
754
755#define RADEON_DEBUGFS_MEM_TYPES 2
756
fa8a1238
DA
757#if defined(CONFIG_DEBUG_FS)
758static int radeon_mm_dump_table(struct seq_file *m, void *data)
759{
760 struct drm_info_node *node = (struct drm_info_node *)m->private;
761 struct drm_mm *mm = (struct drm_mm *)node->info_ent->data;
762 struct drm_device *dev = node->minor->dev;
763 struct radeon_device *rdev = dev->dev_private;
764 int ret;
765 struct ttm_bo_global *glob = rdev->mman.bdev.glob;
766
767 spin_lock(&glob->lru_lock);
768 ret = drm_mm_dump_table(m, mm);
769 spin_unlock(&glob->lru_lock);
770 return ret;
771}
772#endif
773
774static int radeon_ttm_debugfs_init(struct radeon_device *rdev)
775{
f4e45d02 776#if defined(CONFIG_DEBUG_FS)
8d7cddcd
PN
777 static struct drm_info_list radeon_mem_types_list[RADEON_DEBUGFS_MEM_TYPES+1];
778 static char radeon_mem_types_names[RADEON_DEBUGFS_MEM_TYPES+1][32];
fa8a1238
DA
779 unsigned i;
780
fa8a1238
DA
781 for (i = 0; i < RADEON_DEBUGFS_MEM_TYPES; i++) {
782 if (i == 0)
783 sprintf(radeon_mem_types_names[i], "radeon_vram_mm");
784 else
785 sprintf(radeon_mem_types_names[i], "radeon_gtt_mm");
786 radeon_mem_types_list[i].name = radeon_mem_types_names[i];
787 radeon_mem_types_list[i].show = &radeon_mm_dump_table;
788 radeon_mem_types_list[i].driver_features = 0;
789 if (i == 0)
d961db75 790 radeon_mem_types_list[i].data = &rdev->mman.bdev.man[TTM_PL_VRAM].priv;
fa8a1238 791 else
d961db75 792 radeon_mem_types_list[i].data = &rdev->mman.bdev.man[TTM_PL_TT].priv;
fa8a1238
DA
793
794 }
8d7cddcd
PN
795 /* Add ttm page pool to debugfs */
796 sprintf(radeon_mem_types_names[i], "ttm_page_pool");
797 radeon_mem_types_list[i].name = radeon_mem_types_names[i];
798 radeon_mem_types_list[i].show = &ttm_page_alloc_debugfs;
799 radeon_mem_types_list[i].driver_features = 0;
800 radeon_mem_types_list[i].data = NULL;
801 return radeon_debugfs_add_files(rdev, radeon_mem_types_list, RADEON_DEBUGFS_MEM_TYPES+1);
fa8a1238
DA
802
803#endif
804 return 0;
805}