]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: introduce intel_ring_buffer structure (V2)
[net-next-2.6.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
585fb111 33#include "i915_reg.h"
79e53945 34#include "intel_bios.h"
8187a2b7 35#include "intel_ringbuffer.h"
0839ccb8 36#include <linux/io-mapping.h>
585fb111 37
1da177e4
LT
38/* General customization:
39 */
40
41#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
42
43#define DRIVER_NAME "i915"
44#define DRIVER_DESC "Intel Graphics"
673a394b 45#define DRIVER_DATE "20080730"
1da177e4 46
317c35d1
JB
47enum pipe {
48 PIPE_A = 0,
49 PIPE_B,
50};
51
80824003
JB
52enum plane {
53 PLANE_A = 0,
54 PLANE_B,
55};
56
52440211
KP
57#define I915_NUM_PIPE 2
58
62fdfeaf
EA
59#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
60
1da177e4
LT
61/* Interface history:
62 *
63 * 1.1: Original.
0d6aa60b
DA
64 * 1.2: Add Power Management
65 * 1.3: Add vblank support
de227f5f 66 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 67 * 1.5: Add vblank pipe configuration
2228ed67
MD
68 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
69 * - Support vertical blank on secondary display pipe
1da177e4
LT
70 */
71#define DRIVER_MAJOR 1
2228ed67 72#define DRIVER_MINOR 6
1da177e4
LT
73#define DRIVER_PATCHLEVEL 0
74
673a394b
EA
75#define WATCH_COHERENCY 0
76#define WATCH_BUF 0
77#define WATCH_EXEC 0
78#define WATCH_LRU 0
79#define WATCH_RELOC 0
80#define WATCH_INACTIVE 0
81#define WATCH_PWRITE 0
82
71acb5eb
DA
83#define I915_GEM_PHYS_CURSOR_0 1
84#define I915_GEM_PHYS_CURSOR_1 2
85#define I915_GEM_PHYS_OVERLAY_REGS 3
86#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
87
88struct drm_i915_gem_phys_object {
89 int id;
90 struct page **page_list;
91 drm_dma_handle_t *handle;
92 struct drm_gem_object *cur_obj;
93};
94
1da177e4
LT
95struct mem_block {
96 struct mem_block *next;
97 struct mem_block *prev;
98 int start;
99 int size;
6c340eac 100 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
1da177e4
LT
101};
102
0a3e67a4
JB
103struct opregion_header;
104struct opregion_acpi;
105struct opregion_swsci;
106struct opregion_asle;
107
8ee1c3db
MG
108struct intel_opregion {
109 struct opregion_header *header;
110 struct opregion_acpi *acpi;
111 struct opregion_swsci *swsci;
112 struct opregion_asle *asle;
113 int enabled;
114};
115
7c1c2871
DA
116struct drm_i915_master_private {
117 drm_local_map_t *sarea;
118 struct _drm_i915_sarea *sarea_priv;
119};
de151cf6
JB
120#define I915_FENCE_REG_NONE -1
121
122struct drm_i915_fence_reg {
123 struct drm_gem_object *obj;
007cc8ac 124 struct list_head lru_list;
de151cf6 125};
7c1c2871 126
9b9d172d 127struct sdvo_device_mapping {
128 u8 dvo_port;
129 u8 slave_addr;
130 u8 dvo_wiring;
131 u8 initialized;
b1083333 132 u8 ddc_pin;
9b9d172d 133};
134
63eeaf38
JB
135struct drm_i915_error_state {
136 u32 eir;
137 u32 pgtbl_er;
138 u32 pipeastat;
139 u32 pipebstat;
140 u32 ipeir;
141 u32 ipehr;
142 u32 instdone;
143 u32 acthd;
144 u32 instpm;
145 u32 instps;
146 u32 instdone1;
147 u32 seqno;
9df30794 148 u64 bbaddr;
63eeaf38 149 struct timeval time;
9df30794
CW
150 struct drm_i915_error_object {
151 int page_count;
152 u32 gtt_offset;
153 u32 *pages[0];
154 } *ringbuffer, *batchbuffer[2];
155 struct drm_i915_error_buffer {
156 size_t size;
157 u32 name;
158 u32 seqno;
159 u32 gtt_offset;
160 u32 read_domains;
161 u32 write_domain;
162 u32 fence_reg;
163 s32 pinned:2;
164 u32 tiling:2;
165 u32 dirty:1;
166 u32 purgeable:1;
167 } *active_bo;
168 u32 active_bo_count;
63eeaf38
JB
169};
170
e70236a8
JB
171struct drm_i915_display_funcs {
172 void (*dpms)(struct drm_crtc *crtc, int mode);
ee5382ae 173 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
174 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
175 void (*disable_fbc)(struct drm_device *dev);
176 int (*get_display_clock_speed)(struct drm_device *dev);
177 int (*get_fifo_size)(struct drm_device *dev, int plane);
178 void (*update_wm)(struct drm_device *dev, int planea_clock,
179 int planeb_clock, int sr_hdisplay, int pixel_size);
180 /* clock updates for mode set */
181 /* cursor updates */
182 /* render clock increase/decrease */
183 /* display clock increase/decrease */
184 /* pll clock increase/decrease */
185 /* clock gating init */
186};
187
02e792fb
DV
188struct intel_overlay;
189
cfdf1fa2
KH
190struct intel_device_info {
191 u8 is_mobile : 1;
192 u8 is_i8xx : 1;
5ce8ba7c 193 u8 is_i85x : 1;
cfdf1fa2
KH
194 u8 is_i915g : 1;
195 u8 is_i9xx : 1;
196 u8 is_i945gm : 1;
197 u8 is_i965g : 1;
198 u8 is_i965gm : 1;
199 u8 is_g33 : 1;
200 u8 need_gfx_hws : 1;
201 u8 is_g4x : 1;
202 u8 is_pineview : 1;
203 u8 is_ironlake : 1;
59f2d0fc 204 u8 is_gen6 : 1;
cfdf1fa2
KH
205 u8 has_fbc : 1;
206 u8 has_rc6 : 1;
207 u8 has_pipe_cxsr : 1;
208 u8 has_hotplug : 1;
b295d1b6 209 u8 cursor_needs_physical : 1;
cfdf1fa2
KH
210};
211
b5e50c3f
JB
212enum no_fbc_reason {
213 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
214 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
215 FBC_MODE_TOO_LARGE, /* mode too large for compression */
216 FBC_BAD_PLANE, /* fbc not supported on plane */
217 FBC_NOT_TILED, /* buffer not tiled */
218};
219
3bad0781
ZW
220enum intel_pch {
221 PCH_IBX, /* Ibexpeak PCH */
222 PCH_CPT, /* Cougarpoint PCH */
223};
224
8be48d92 225struct intel_fbdev;
38651674 226
1da177e4 227typedef struct drm_i915_private {
673a394b
EA
228 struct drm_device *dev;
229
cfdf1fa2
KH
230 const struct intel_device_info *info;
231
ac5c4e76
DA
232 int has_gem;
233
3043c60c 234 void __iomem *regs;
1da177e4 235
ec2a4c3f 236 struct pci_dev *bridge_dev;
8187a2b7 237 struct intel_ring_buffer render_ring;
1da177e4 238
9c8da5eb 239 drm_dma_handle_t *status_page_dmah;
1da177e4 240 void *hw_status_page;
e552eb70 241 void *seqno_page;
1da177e4 242 dma_addr_t dma_status_page;
0a3e67a4 243 uint32_t counter;
dc7a9319 244 unsigned int status_gfx_addr;
e552eb70 245 unsigned int seqno_gfx_addr;
dc7a9319 246 drm_local_map_t hws_map;
673a394b 247 struct drm_gem_object *hws_obj;
e552eb70 248 struct drm_gem_object *seqno_obj;
97f5ab66 249 struct drm_gem_object *pwrctx;
1da177e4 250
d7658989
JB
251 struct resource mch_res;
252
a6b54f3f 253 unsigned int cpp;
1da177e4
LT
254 int back_offset;
255 int front_offset;
256 int current_page;
257 int page_flipping;
1da177e4
LT
258
259 wait_queue_head_t irq_queue;
260 atomic_t irq_received;
ed4cb414
EA
261 /** Protects user_irq_refcount and irq_mask_reg */
262 spinlock_t user_irq_lock;
9d34e5db 263 u32 trace_irq_seqno;
ed4cb414
EA
264 /** Cached value of IMR to avoid reads in updating the bitfield */
265 u32 irq_mask_reg;
7c463586 266 u32 pipestat[2];
f2b115e6 267 /** splitted irq regs for graphics and display engine on Ironlake,
036a4a7d
ZW
268 irq_mask_reg is still used for display irq. */
269 u32 gt_irq_mask_reg;
270 u32 gt_irq_enable_reg;
271 u32 de_irq_enable_reg;
c650156a
ZW
272 u32 pch_irq_mask_reg;
273 u32 pch_irq_enable_reg;
1da177e4 274
5ca58282
JB
275 u32 hotplug_supported_mask;
276 struct work_struct hotplug_work;
277
1da177e4
LT
278 int tex_lru_log_granularity;
279 int allow_batchbuffer;
280 struct mem_block *agp_heap;
0d6aa60b 281 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
702880f2 282 int vblank_pipe;
a6b54f3f 283
f65d9421
BG
284 /* For hangcheck timer */
285#define DRM_I915_HANGCHECK_PERIOD 75 /* in jiffies */
286 struct timer_list hangcheck_timer;
287 int hangcheck_count;
288 uint32_t last_acthd;
289
79e53945
JB
290 struct drm_mm vram;
291
80824003
JB
292 unsigned long cfb_size;
293 unsigned long cfb_pitch;
294 int cfb_fence;
295 int cfb_plane;
296
79e53945
JB
297 int irq_enabled;
298
8ee1c3db
MG
299 struct intel_opregion opregion;
300
02e792fb
DV
301 /* overlay */
302 struct intel_overlay *overlay;
303
79e53945
JB
304 /* LVDS info */
305 int backlight_duty_cycle; /* restore backlight to this value */
306 bool panel_wants_dither;
307 struct drm_display_mode *panel_fixed_mode;
88631706
ML
308 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
309 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
79e53945
JB
310
311 /* Feature bits from the VBIOS */
95281e35
HE
312 unsigned int int_tv_support:1;
313 unsigned int lvds_dither:1;
314 unsigned int lvds_vbt:1;
315 unsigned int int_crt_support:1;
43565a06 316 unsigned int lvds_use_ssc:1;
32f9d658 317 unsigned int edp_support:1;
43565a06 318 int lvds_ssc_freq;
500a8cc4 319 int edp_bpp;
79e53945 320
c1c7af60
JB
321 struct notifier_block lid_notifier;
322
29874f44 323 int crt_ddc_bus; /* 0 = unknown, else GPIO to use for CRT DDC */
de151cf6
JB
324 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
325 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
326 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
327
7662c8bd
SL
328 unsigned int fsb_freq, mem_freq;
329
63eeaf38
JB
330 spinlock_t error_lock;
331 struct drm_i915_error_state *first_error;
8a905236 332 struct work_struct error_work;
9c9fe1f8 333 struct workqueue_struct *wq;
63eeaf38 334
e70236a8
JB
335 /* Display functions */
336 struct drm_i915_display_funcs display;
337
3bad0781
ZW
338 /* PCH chipset type */
339 enum intel_pch pch_type;
340
ba8bbcf6 341 /* Register state */
c9354c85 342 bool modeset_on_lid;
ba8bbcf6
JB
343 u8 saveLBB;
344 u32 saveDSPACNTR;
345 u32 saveDSPBCNTR;
e948e994 346 u32 saveDSPARB;
461cba2d 347 u32 saveHWS;
ba8bbcf6
JB
348 u32 savePIPEACONF;
349 u32 savePIPEBCONF;
350 u32 savePIPEASRC;
351 u32 savePIPEBSRC;
352 u32 saveFPA0;
353 u32 saveFPA1;
354 u32 saveDPLL_A;
355 u32 saveDPLL_A_MD;
356 u32 saveHTOTAL_A;
357 u32 saveHBLANK_A;
358 u32 saveHSYNC_A;
359 u32 saveVTOTAL_A;
360 u32 saveVBLANK_A;
361 u32 saveVSYNC_A;
362 u32 saveBCLRPAT_A;
5586c8bc 363 u32 saveTRANSACONF;
42048781
ZW
364 u32 saveTRANS_HTOTAL_A;
365 u32 saveTRANS_HBLANK_A;
366 u32 saveTRANS_HSYNC_A;
367 u32 saveTRANS_VTOTAL_A;
368 u32 saveTRANS_VBLANK_A;
369 u32 saveTRANS_VSYNC_A;
0da3ea12 370 u32 savePIPEASTAT;
ba8bbcf6
JB
371 u32 saveDSPASTRIDE;
372 u32 saveDSPASIZE;
373 u32 saveDSPAPOS;
585fb111 374 u32 saveDSPAADDR;
ba8bbcf6
JB
375 u32 saveDSPASURF;
376 u32 saveDSPATILEOFF;
377 u32 savePFIT_PGM_RATIOS;
0eb96d6e 378 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
379 u32 saveBLC_PWM_CTL;
380 u32 saveBLC_PWM_CTL2;
42048781
ZW
381 u32 saveBLC_CPU_PWM_CTL;
382 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
383 u32 saveFPB0;
384 u32 saveFPB1;
385 u32 saveDPLL_B;
386 u32 saveDPLL_B_MD;
387 u32 saveHTOTAL_B;
388 u32 saveHBLANK_B;
389 u32 saveHSYNC_B;
390 u32 saveVTOTAL_B;
391 u32 saveVBLANK_B;
392 u32 saveVSYNC_B;
393 u32 saveBCLRPAT_B;
5586c8bc 394 u32 saveTRANSBCONF;
42048781
ZW
395 u32 saveTRANS_HTOTAL_B;
396 u32 saveTRANS_HBLANK_B;
397 u32 saveTRANS_HSYNC_B;
398 u32 saveTRANS_VTOTAL_B;
399 u32 saveTRANS_VBLANK_B;
400 u32 saveTRANS_VSYNC_B;
0da3ea12 401 u32 savePIPEBSTAT;
ba8bbcf6
JB
402 u32 saveDSPBSTRIDE;
403 u32 saveDSPBSIZE;
404 u32 saveDSPBPOS;
585fb111 405 u32 saveDSPBADDR;
ba8bbcf6
JB
406 u32 saveDSPBSURF;
407 u32 saveDSPBTILEOFF;
585fb111
JB
408 u32 saveVGA0;
409 u32 saveVGA1;
410 u32 saveVGA_PD;
ba8bbcf6
JB
411 u32 saveVGACNTRL;
412 u32 saveADPA;
413 u32 saveLVDS;
585fb111
JB
414 u32 savePP_ON_DELAYS;
415 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
416 u32 saveDVOA;
417 u32 saveDVOB;
418 u32 saveDVOC;
419 u32 savePP_ON;
420 u32 savePP_OFF;
421 u32 savePP_CONTROL;
585fb111 422 u32 savePP_DIVISOR;
ba8bbcf6
JB
423 u32 savePFIT_CONTROL;
424 u32 save_palette_a[256];
425 u32 save_palette_b[256];
06027f91 426 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
427 u32 saveFBC_CFB_BASE;
428 u32 saveFBC_LL_BASE;
429 u32 saveFBC_CONTROL;
430 u32 saveFBC_CONTROL2;
0da3ea12
JB
431 u32 saveIER;
432 u32 saveIIR;
433 u32 saveIMR;
42048781
ZW
434 u32 saveDEIER;
435 u32 saveDEIMR;
436 u32 saveGTIER;
437 u32 saveGTIMR;
438 u32 saveFDI_RXA_IMR;
439 u32 saveFDI_RXB_IMR;
1f84e550 440 u32 saveCACHE_MODE_0;
1f84e550 441 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
442 u32 saveSWF0[16];
443 u32 saveSWF1[16];
444 u32 saveSWF2[3];
445 u8 saveMSR;
446 u8 saveSR[8];
123f794f 447 u8 saveGR[25];
ba8bbcf6 448 u8 saveAR_INDEX;
a59e122a 449 u8 saveAR[21];
ba8bbcf6 450 u8 saveDACMASK;
a59e122a 451 u8 saveCR[37];
79f11c19 452 uint64_t saveFENCE[16];
1fd1c624
EA
453 u32 saveCURACNTR;
454 u32 saveCURAPOS;
455 u32 saveCURABASE;
456 u32 saveCURBCNTR;
457 u32 saveCURBPOS;
458 u32 saveCURBBASE;
459 u32 saveCURSIZE;
a4fc5ed6
KP
460 u32 saveDP_B;
461 u32 saveDP_C;
462 u32 saveDP_D;
463 u32 savePIPEA_GMCH_DATA_M;
464 u32 savePIPEB_GMCH_DATA_M;
465 u32 savePIPEA_GMCH_DATA_N;
466 u32 savePIPEB_GMCH_DATA_N;
467 u32 savePIPEA_DP_LINK_M;
468 u32 savePIPEB_DP_LINK_M;
469 u32 savePIPEA_DP_LINK_N;
470 u32 savePIPEB_DP_LINK_N;
42048781
ZW
471 u32 saveFDI_RXA_CTL;
472 u32 saveFDI_TXA_CTL;
473 u32 saveFDI_RXB_CTL;
474 u32 saveFDI_TXB_CTL;
475 u32 savePFA_CTL_1;
476 u32 savePFB_CTL_1;
477 u32 savePFA_WIN_SZ;
478 u32 savePFB_WIN_SZ;
479 u32 savePFA_WIN_POS;
480 u32 savePFB_WIN_POS;
5586c8bc
ZW
481 u32 savePCH_DREF_CONTROL;
482 u32 saveDISP_ARB_CTL;
483 u32 savePIPEA_DATA_M1;
484 u32 savePIPEA_DATA_N1;
485 u32 savePIPEA_LINK_M1;
486 u32 savePIPEA_LINK_N1;
487 u32 savePIPEB_DATA_M1;
488 u32 savePIPEB_DATA_N1;
489 u32 savePIPEB_LINK_M1;
490 u32 savePIPEB_LINK_N1;
b5b72e89 491 u32 saveMCHBAR_RENDER_STANDBY;
673a394b
EA
492
493 struct {
494 struct drm_mm gtt_space;
495
0839ccb8 496 struct io_mapping *gtt_mapping;
ab657db1 497 int gtt_mtrr;
0839ccb8 498
31169714
CW
499 /**
500 * Membership on list of all loaded devices, used to evict
501 * inactive buffers under memory pressure.
502 *
503 * Modifications should only be done whilst holding the
504 * shrink_list_lock spinlock.
505 */
506 struct list_head shrink_list;
507
673a394b
EA
508 /**
509 * List of objects currently involved in rendering from the
510 * ringbuffer.
511 *
ce44b0ea
EA
512 * Includes buffers having the contents of their GPU caches
513 * flushed, not necessarily primitives. last_rendering_seqno
514 * represents when the rendering involved will be completed.
515 *
673a394b
EA
516 * A reference is held on the buffer while on this list.
517 */
5e118f41 518 spinlock_t active_list_lock;
673a394b
EA
519 struct list_head active_list;
520
521 /**
522 * List of objects which are not in the ringbuffer but which
523 * still have a write_domain which needs to be flushed before
524 * unbinding.
525 *
ce44b0ea
EA
526 * last_rendering_seqno is 0 while an object is in this list.
527 *
673a394b
EA
528 * A reference is held on the buffer while on this list.
529 */
530 struct list_head flushing_list;
531
99fcb766
DV
532 /**
533 * List of objects currently pending a GPU write flush.
534 *
535 * All elements on this list will belong to either the
536 * active_list or flushing_list, last_rendering_seqno can
537 * be used to differentiate between the two elements.
538 */
539 struct list_head gpu_write_list;
540
673a394b
EA
541 /**
542 * LRU list of objects which are not in the ringbuffer and
543 * are ready to unbind, but are still in the GTT.
544 *
ce44b0ea
EA
545 * last_rendering_seqno is 0 while an object is in this list.
546 *
673a394b
EA
547 * A reference is not held on the buffer while on this list,
548 * as merely being GTT-bound shouldn't prevent its being
549 * freed, and we'll pull it off the list in the free path.
550 */
551 struct list_head inactive_list;
552
a09ba7fa
EA
553 /** LRU list of objects with fence regs on them. */
554 struct list_head fence_list;
555
673a394b
EA
556 /**
557 * List of breadcrumbs associated with GPU requests currently
558 * outstanding.
559 */
560 struct list_head request_list;
561
562 /**
563 * We leave the user IRQ off as much as possible,
564 * but this means that requests will finish and never
565 * be retired once the system goes idle. Set a timer to
566 * fire periodically while the ring is running. When it
567 * fires, go retire requests.
568 */
569 struct delayed_work retire_work;
570
571 uint32_t next_gem_seqno;
572
573 /**
574 * Waiting sequence number, if any
575 */
576 uint32_t waiting_gem_seqno;
577
578 /**
579 * Last seq seen at irq time
580 */
581 uint32_t irq_gem_seqno;
582
583 /**
584 * Flag if the X Server, and thus DRM, is not currently in
585 * control of the device.
586 *
587 * This is set between LeaveVT and EnterVT. It needs to be
588 * replaced with a semaphore. It also needs to be
589 * transitioned away from for kernel modesetting.
590 */
591 int suspended;
592
593 /**
594 * Flag if the hardware appears to be wedged.
595 *
596 * This is set when attempts to idle the device timeout.
597 * It prevents command submission from occuring and makes
598 * every pending request fail
599 */
ba1234d1 600 atomic_t wedged;
673a394b
EA
601
602 /** Bit 6 swizzling required for X tiling */
603 uint32_t bit_6_swizzle_x;
604 /** Bit 6 swizzling required for Y tiling */
605 uint32_t bit_6_swizzle_y;
71acb5eb
DA
606
607 /* storage for physical objects */
608 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
673a394b 609 } mm;
9b9d172d 610 struct sdvo_device_mapping sdvo_mappings[2];
a3e17eb8
ZY
611 /* indicate whether the LVDS_BORDER should be enabled or not */
612 unsigned int lvds_border_bits;
652c393a 613
6b95a207
KH
614 struct drm_crtc *plane_to_crtc_mapping[2];
615 struct drm_crtc *pipe_to_crtc_mapping[2];
616 wait_queue_head_t pending_flip_queue;
617
652c393a
JB
618 /* Reclocking support */
619 bool render_reclock_avail;
620 bool lvds_downclock_avail;
bfac4d67
ZY
621 /* indicate whether the LVDS EDID is OK */
622 bool lvds_edid_good;
18f9ed12
ZY
623 /* indicates the reduced downclock for LVDS*/
624 int lvds_downclock;
652c393a
JB
625 struct work_struct idle_work;
626 struct timer_list idle_timer;
627 bool busy;
628 u16 orig_clock;
6363ee6f
ZY
629 int child_dev_num;
630 struct child_device_config *child_dev;
a2565377 631 struct drm_connector *int_lvds_connector;
f97108d1 632
c4804411 633 bool mchbar_need_disable;
f97108d1
JB
634
635 u8 cur_delay;
636 u8 min_delay;
637 u8 max_delay;
b5e50c3f
JB
638
639 enum no_fbc_reason no_fbc_reason;
38651674 640
20bf377e
JB
641 struct drm_mm_node *compressed_fb;
642 struct drm_mm_node *compressed_llb;
34dc4d44 643
8be48d92
DA
644 /* list of fbdev register on this device */
645 struct intel_fbdev *fbdev;
1da177e4
LT
646} drm_i915_private_t;
647
673a394b
EA
648/** driver private structure attached to each drm_gem_object */
649struct drm_i915_gem_object {
c397b908 650 struct drm_gem_object base;
673a394b
EA
651
652 /** Current space allocated to this object in the GTT, if any. */
653 struct drm_mm_node *gtt_space;
654
655 /** This object's place on the active/flushing/inactive lists */
656 struct list_head list;
99fcb766
DV
657 /** This object's place on GPU write list */
658 struct list_head gpu_write_list;
673a394b
EA
659
660 /**
661 * This is set if the object is on the active or flushing lists
662 * (has pending rendering), and is not set if it's on inactive (ready
663 * to be unbound).
664 */
665 int active;
666
667 /**
668 * This is set if the object has been written to since last bound
669 * to the GTT
670 */
671 int dirty;
672
673 /** AGP memory structure for our GTT binding. */
674 DRM_AGP_MEM *agp_mem;
675
856fa198
EA
676 struct page **pages;
677 int pages_refcount;
673a394b
EA
678
679 /**
680 * Current offset of the object in GTT space.
681 *
682 * This is the same as gtt_space->start
683 */
684 uint32_t gtt_offset;
e67b8ce1 685
de151cf6
JB
686 /**
687 * Fake offset for use by mmap(2)
688 */
689 uint64_t mmap_offset;
690
691 /**
692 * Fence register bits (if any) for this object. Will be set
693 * as needed when mapped into the GTT.
694 * Protected by dev->struct_mutex.
695 */
696 int fence_reg;
673a394b 697
673a394b
EA
698 /** How many users have pinned this object in GTT space */
699 int pin_count;
700
701 /** Breadcrumb of last rendering to the buffer. */
702 uint32_t last_rendering_seqno;
703
704 /** Current tiling mode for the object. */
705 uint32_t tiling_mode;
de151cf6 706 uint32_t stride;
673a394b 707
280b713b
EA
708 /** Record of address bit 17 of each page at last unbind. */
709 long *bit_17;
710
ba1eb1d8
KP
711 /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
712 uint32_t agp_type;
713
673a394b 714 /**
e47c68e9
EA
715 * If present, while GEM_DOMAIN_CPU is in the read domain this array
716 * flags which individual pages are valid.
673a394b
EA
717 */
718 uint8_t *page_cpu_valid;
79e53945
JB
719
720 /** User space pin count and filp owning the pin */
721 uint32_t user_pin_count;
722 struct drm_file *pin_filp;
71acb5eb
DA
723
724 /** for phy allocated objects */
725 struct drm_i915_gem_phys_object *phys_obj;
b70d11da
KH
726
727 /**
728 * Used for checking the object doesn't appear more than once
729 * in an execbuffer object list.
730 */
731 int in_execbuffer;
3ef94daa
CW
732
733 /**
734 * Advice: are the backing pages purgeable?
735 */
736 int madv;
6b95a207
KH
737
738 /**
739 * Number of crtcs where this object is currently the fb, but
740 * will be page flipped away on the next vblank. When it
741 * reaches 0, dev_priv->pending_flip_queue will be woken up.
742 */
743 atomic_t pending_flip;
673a394b
EA
744};
745
62b8b215 746#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 747
673a394b
EA
748/**
749 * Request queue structure.
750 *
751 * The request queue allows us to note sequence numbers that have been emitted
752 * and may be associated with active buffers to be retired.
753 *
754 * By keeping this list, we can avoid having to do questionable
755 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
756 * an emission time with seqnos for tracking how far ahead of the GPU we are.
757 */
758struct drm_i915_gem_request {
759 /** GEM sequence number associated with this request. */
760 uint32_t seqno;
761
762 /** Time at which this request was emitted, in jiffies. */
763 unsigned long emitted_jiffies;
764
b962442e 765 /** global list entry for this request */
673a394b 766 struct list_head list;
b962442e
EA
767
768 /** file_priv list entry for this request */
769 struct list_head client_list;
673a394b
EA
770};
771
772struct drm_i915_file_private {
773 struct {
b962442e 774 struct list_head request_list;
673a394b
EA
775 } mm;
776};
777
79e53945
JB
778enum intel_chip_family {
779 CHIP_I8XX = 0x01,
780 CHIP_I9XX = 0x02,
781 CHIP_I915 = 0x04,
782 CHIP_I965 = 0x08,
783};
784
c153f45f 785extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 786extern int i915_max_ioctl;
79e53945 787extern unsigned int i915_fbpercrtc;
652c393a 788extern unsigned int i915_powersave;
33814341 789extern unsigned int i915_lvds_downclock;
b3a83639 790
6a9ee8af
DA
791extern int i915_suspend(struct drm_device *dev, pm_message_t state);
792extern int i915_resume(struct drm_device *dev);
1341d655
BG
793extern void i915_save_display(struct drm_device *dev);
794extern void i915_restore_display(struct drm_device *dev);
7c1c2871
DA
795extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
796extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
797
1da177e4 798 /* i915_dma.c */
84b1fd10 799extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 800extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 801extern int i915_driver_unload(struct drm_device *);
673a394b 802extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 803extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
804extern void i915_driver_preclose(struct drm_device *dev,
805 struct drm_file *file_priv);
673a394b
EA
806extern void i915_driver_postclose(struct drm_device *dev,
807 struct drm_file *file_priv);
84b1fd10 808extern int i915_driver_device_is_agp(struct drm_device * dev);
0d6aa60b
DA
809extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
810 unsigned long arg);
673a394b 811extern int i915_emit_box(struct drm_device *dev,
201361a5 812 struct drm_clip_rect *boxes,
673a394b 813 int i, int DR1, int DR4);
11ed50ec 814extern int i965_reset(struct drm_device *dev, u8 flags);
af6061af 815
1da177e4 816/* i915_irq.c */
f65d9421 817void i915_hangcheck_elapsed(unsigned long data);
9df30794 818void i915_destroy_error_state(struct drm_device *dev);
c153f45f
EA
819extern int i915_irq_emit(struct drm_device *dev, void *data,
820 struct drm_file *file_priv);
821extern int i915_irq_wait(struct drm_device *dev, void *data,
822 struct drm_file *file_priv);
9d34e5db 823void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
79e53945 824extern void i915_enable_interrupt (struct drm_device *dev);
1da177e4
LT
825
826extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
84b1fd10 827extern void i915_driver_irq_preinstall(struct drm_device * dev);
0a3e67a4 828extern int i915_driver_irq_postinstall(struct drm_device *dev);
84b1fd10 829extern void i915_driver_irq_uninstall(struct drm_device * dev);
c153f45f
EA
830extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
831 struct drm_file *file_priv);
832extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
833 struct drm_file *file_priv);
0a3e67a4
JB
834extern int i915_enable_vblank(struct drm_device *dev, int crtc);
835extern void i915_disable_vblank(struct drm_device *dev, int crtc);
836extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
9880b7a5 837extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
c153f45f
EA
838extern int i915_vblank_swap(struct drm_device *dev, void *data,
839 struct drm_file *file_priv);
8ee1c3db 840extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
62fdfeaf 841extern void i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask);
8187a2b7
ZN
842extern void ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv,
843 u32 mask);
844extern void ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv,
845 u32 mask);
1da177e4 846
7c463586
KP
847void
848i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
849
850void
851i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
852
01c66889
ZY
853void intel_enable_asle (struct drm_device *dev);
854
7c463586 855
1da177e4 856/* i915_mem.c */
c153f45f
EA
857extern int i915_mem_alloc(struct drm_device *dev, void *data,
858 struct drm_file *file_priv);
859extern int i915_mem_free(struct drm_device *dev, void *data,
860 struct drm_file *file_priv);
861extern int i915_mem_init_heap(struct drm_device *dev, void *data,
862 struct drm_file *file_priv);
863extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
864 struct drm_file *file_priv);
1da177e4 865extern void i915_mem_takedown(struct mem_block **heap);
84b1fd10 866extern void i915_mem_release(struct drm_device * dev,
6c340eac 867 struct drm_file *file_priv, struct mem_block *heap);
673a394b
EA
868/* i915_gem.c */
869int i915_gem_init_ioctl(struct drm_device *dev, void *data,
870 struct drm_file *file_priv);
871int i915_gem_create_ioctl(struct drm_device *dev, void *data,
872 struct drm_file *file_priv);
873int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
874 struct drm_file *file_priv);
875int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
876 struct drm_file *file_priv);
877int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
878 struct drm_file *file_priv);
de151cf6
JB
879int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
880 struct drm_file *file_priv);
673a394b
EA
881int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
882 struct drm_file *file_priv);
883int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
884 struct drm_file *file_priv);
885int i915_gem_execbuffer(struct drm_device *dev, void *data,
886 struct drm_file *file_priv);
76446cac
JB
887int i915_gem_execbuffer2(struct drm_device *dev, void *data,
888 struct drm_file *file_priv);
673a394b
EA
889int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
890 struct drm_file *file_priv);
891int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
892 struct drm_file *file_priv);
893int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
894 struct drm_file *file_priv);
895int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
896 struct drm_file *file_priv);
3ef94daa
CW
897int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
898 struct drm_file *file_priv);
673a394b
EA
899int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
900 struct drm_file *file_priv);
901int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
902 struct drm_file *file_priv);
903int i915_gem_set_tiling(struct drm_device *dev, void *data,
904 struct drm_file *file_priv);
905int i915_gem_get_tiling(struct drm_device *dev, void *data,
906 struct drm_file *file_priv);
5a125c3c
EA
907int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
908 struct drm_file *file_priv);
673a394b 909void i915_gem_load(struct drm_device *dev);
673a394b 910int i915_gem_init_object(struct drm_gem_object *obj);
ac52bc56
DV
911struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
912 size_t size);
673a394b
EA
913void i915_gem_free_object(struct drm_gem_object *obj);
914int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
915void i915_gem_object_unpin(struct drm_gem_object *obj);
0f973f27 916int i915_gem_object_unbind(struct drm_gem_object *obj);
d05ca301 917void i915_gem_release_mmap(struct drm_gem_object *obj);
673a394b
EA
918void i915_gem_lastclose(struct drm_device *dev);
919uint32_t i915_get_gem_seqno(struct drm_device *dev);
22be1724 920bool i915_seqno_passed(uint32_t seq1, uint32_t seq2);
8c4b8c3f 921int i915_gem_object_get_fence_reg(struct drm_gem_object *obj);
52dc7d32 922int i915_gem_object_put_fence_reg(struct drm_gem_object *obj);
673a394b
EA
923void i915_gem_retire_requests(struct drm_device *dev);
924void i915_gem_retire_work_handler(struct work_struct *work);
925void i915_gem_clflush_object(struct drm_gem_object *obj);
79e53945
JB
926int i915_gem_object_set_domain(struct drm_gem_object *obj,
927 uint32_t read_domains,
928 uint32_t write_domain);
929int i915_gem_init_ringbuffer(struct drm_device *dev);
930void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
931int i915_gem_do_init(struct drm_device *dev, unsigned long start,
932 unsigned long end);
5669fcac 933int i915_gem_idle(struct drm_device *dev);
5a5a0c64
DV
934uint32_t i915_add_request(struct drm_device *dev, struct drm_file *file_priv,
935 uint32_t flush_domains);
936int i915_do_wait_request(struct drm_device *dev, uint32_t seqno, int interruptible);
de151cf6 937int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
79e53945
JB
938int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
939 int write);
b9241ea3 940int i915_gem_object_set_to_display_plane(struct drm_gem_object *obj);
71acb5eb
DA
941int i915_gem_attach_phys_object(struct drm_device *dev,
942 struct drm_gem_object *obj, int id);
943void i915_gem_detach_phys_object(struct drm_device *dev,
944 struct drm_gem_object *obj);
945void i915_gem_free_all_phys_object(struct drm_device *dev);
4bdadb97 946int i915_gem_object_get_pages(struct drm_gem_object *obj, gfp_t gfpmask);
6911a9b8 947void i915_gem_object_put_pages(struct drm_gem_object *obj);
1fd1c624 948void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
6b95a207 949void i915_gem_object_flush_write_domain(struct drm_gem_object *obj);
673a394b 950
31169714
CW
951void i915_gem_shrinker_init(void);
952void i915_gem_shrinker_exit(void);
953
673a394b
EA
954/* i915_gem_tiling.c */
955void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
280b713b
EA
956void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
957void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
76446cac
JB
958bool i915_tiling_ok(struct drm_device *dev, int stride, int size,
959 int tiling_mode);
f590d279
OA
960bool i915_gem_object_fence_offset_ok(struct drm_gem_object *obj,
961 int tiling_mode);
673a394b
EA
962
963/* i915_gem_debug.c */
964void i915_gem_dump_object(struct drm_gem_object *obj, int len,
965 const char *where, uint32_t mark);
966#if WATCH_INACTIVE
967void i915_verify_inactive(struct drm_device *dev, char *file, int line);
968#else
969#define i915_verify_inactive(dev, file, line)
970#endif
971void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
972void i915_gem_dump_object(struct drm_gem_object *obj, int len,
973 const char *where, uint32_t mark);
974void i915_dump_lru(struct drm_device *dev, const char *where);
1da177e4 975
2017263e 976/* i915_debugfs.c */
27c202ad
BG
977int i915_debugfs_init(struct drm_minor *minor);
978void i915_debugfs_cleanup(struct drm_minor *minor);
2017263e 979
317c35d1
JB
980/* i915_suspend.c */
981extern int i915_save_state(struct drm_device *dev);
982extern int i915_restore_state(struct drm_device *dev);
0a3e67a4
JB
983
984/* i915_suspend.c */
985extern int i915_save_state(struct drm_device *dev);
986extern int i915_restore_state(struct drm_device *dev);
317c35d1 987
65e082c9 988#ifdef CONFIG_ACPI
8ee1c3db 989/* i915_opregion.c */
74a365b3 990extern int intel_opregion_init(struct drm_device *dev, int resume);
3b1c1c11 991extern void intel_opregion_free(struct drm_device *dev, int suspend);
8ee1c3db 992extern void opregion_asle_intr(struct drm_device *dev);
01c66889 993extern void ironlake_opregion_gse_intr(struct drm_device *dev);
8ee1c3db 994extern void opregion_enable_asle(struct drm_device *dev);
65e082c9 995#else
03ae61dd 996static inline int intel_opregion_init(struct drm_device *dev, int resume) { return 0; }
3b1c1c11 997static inline void intel_opregion_free(struct drm_device *dev, int suspend) { return; }
65e082c9 998static inline void opregion_asle_intr(struct drm_device *dev) { return; }
01c66889 999static inline void ironlake_opregion_gse_intr(struct drm_device *dev) { return; }
65e082c9
LB
1000static inline void opregion_enable_asle(struct drm_device *dev) { return; }
1001#endif
8ee1c3db 1002
79e53945
JB
1003/* modesetting */
1004extern void intel_modeset_init(struct drm_device *dev);
1005extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 1006extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
80824003 1007extern void i8xx_disable_fbc(struct drm_device *dev);
74dff282 1008extern void g4x_disable_fbc(struct drm_device *dev);
ee5382ae
AJ
1009extern void intel_disable_fbc(struct drm_device *dev);
1010extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
1011extern bool intel_fbc_enabled(struct drm_device *dev);
79e53945 1012
3bad0781 1013extern void intel_detect_pch (struct drm_device *dev);
e3421a18 1014extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
3bad0781 1015
546b0974
EA
1016/**
1017 * Lock test for when it's just for synchronization of ring access.
1018 *
1019 * In that case, we don't need to do it when GEM is initialized as nobody else
1020 * has access to the ring.
1021 */
1022#define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
8187a2b7
ZN
1023 if (((drm_i915_private_t *)dev->dev_private)->render_ring.gem_object \
1024 == NULL) \
546b0974
EA
1025 LOCK_TEST_WITH_RETURN(dev, file_priv); \
1026} while (0)
1027
3043c60c
EA
1028#define I915_READ(reg) readl(dev_priv->regs + (reg))
1029#define I915_WRITE(reg, val) writel(val, dev_priv->regs + (reg))
1030#define I915_READ16(reg) readw(dev_priv->regs + (reg))
1031#define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
1032#define I915_READ8(reg) readb(dev_priv->regs + (reg))
1033#define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
de151cf6 1034#define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
049ef7e4 1035#define I915_READ64(reg) readq(dev_priv->regs + (reg))
7d57382e 1036#define POSTING_READ(reg) (void)I915_READ(reg)
1da177e4
LT
1037
1038#define I915_VERBOSE 0
1039
8187a2b7
ZN
1040#define BEGIN_LP_RING(n) do { \
1041 drm_i915_private_t *dev_priv = dev->dev_private; \
1042 if (I915_VERBOSE) \
1043 DRM_DEBUG(" BEGIN_LP_RING %x\n", (int)(n)); \
1044 intel_ring_begin(dev, &dev_priv->render_ring, 4*(n)); \
1da177e4
LT
1045} while (0)
1046
8187a2b7
ZN
1047
1048#define OUT_RING(x) do { \
1049 drm_i915_private_t *dev_priv = dev->dev_private; \
1050 if (I915_VERBOSE) \
1051 DRM_DEBUG(" OUT_RING %x\n", (int)(x)); \
1052 intel_ring_emit(dev, &dev_priv->render_ring, x); \
1da177e4
LT
1053} while (0)
1054
1055#define ADVANCE_LP_RING() do { \
8187a2b7 1056 drm_i915_private_t *dev_priv = dev->dev_private; \
0ef82af7 1057 if (I915_VERBOSE) \
8187a2b7
ZN
1058 DRM_DEBUG("ADVANCE_LP_RING %x\n", \
1059 dev_priv->render_ring.tail); \
1060 intel_ring_advance(dev, &dev_priv->render_ring); \
1da177e4
LT
1061} while(0)
1062
ba8bbcf6 1063/**
585fb111
JB
1064 * Reads a dword out of the status page, which is written to from the command
1065 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
1066 * MI_STORE_DATA_IMM.
ba8bbcf6 1067 *
585fb111 1068 * The following dwords have a reserved meaning:
0cdad7e8
KP
1069 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
1070 * 0x04: ring 0 head pointer
1071 * 0x05: ring 1 head pointer (915-class)
1072 * 0x06: ring 2 head pointer (915-class)
1073 * 0x10-0x1b: Context status DWords (GM45)
1074 * 0x1f: Last written status offset. (GM45)
ba8bbcf6 1075 *
0cdad7e8 1076 * The area from dword 0x20 to 0x3ff is available for driver usage.
ba8bbcf6 1077 */
8187a2b7
ZN
1078#define READ_HWSP(dev_priv, reg) (((volatile u32 *)\
1079 (dev_priv->render_ring.status_page.page_addr))[reg])
0baf823a 1080#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
0cdad7e8 1081#define I915_GEM_HWS_INDEX 0x20
0baf823a 1082#define I915_BREADCRUMB_INDEX 0x21
ba8bbcf6 1083
cfdf1fa2
KH
1084#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1085
1086#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1087#define IS_845G(dev) ((dev)->pci_device == 0x2562)
5ce8ba7c 1088#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
cfdf1fa2 1089#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
bad720ff 1090#define IS_GEN2(dev) (INTEL_INFO(dev)->is_i8xx)
cfdf1fa2
KH
1091#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1092#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1093#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1094#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1095#define IS_I965G(dev) (INTEL_INFO(dev)->is_i965g)
1096#define IS_I965GM(dev) (INTEL_INFO(dev)->is_i965gm)
1097#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1098#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1099#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1100#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1101#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1102#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
f2b115e6
AJ
1103#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1104#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
cfdf1fa2
KH
1105#define IS_IRONLAKE(dev) (INTEL_INFO(dev)->is_ironlake)
1106#define IS_I9XX(dev) (INTEL_INFO(dev)->is_i9xx)
59f2d0fc 1107#define IS_GEN6(dev) (INTEL_INFO(dev)->is_gen6)
cfdf1fa2 1108#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ba8bbcf6 1109
bad720ff
EA
1110#define IS_GEN3(dev) (IS_I915G(dev) || \
1111 IS_I915GM(dev) || \
1112 IS_I945G(dev) || \
1113 IS_I945GM(dev) || \
1114 IS_G33(dev) || \
1115 IS_PINEVIEW(dev))
1116#define IS_GEN4(dev) ((dev)->pci_device == 0x2972 || \
1117 (dev)->pci_device == 0x2982 || \
1118 (dev)->pci_device == 0x2992 || \
1119 (dev)->pci_device == 0x29A2 || \
1120 (dev)->pci_device == 0x2A02 || \
1121 (dev)->pci_device == 0x2A12 || \
1122 (dev)->pci_device == 0x2E02 || \
1123 (dev)->pci_device == 0x2E12 || \
1124 (dev)->pci_device == 0x2E22 || \
1125 (dev)->pci_device == 0x2E32 || \
1126 (dev)->pci_device == 0x2A42 || \
1127 (dev)->pci_device == 0x2E42)
1128
cfdf1fa2 1129#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
ba8bbcf6 1130
0f973f27
JB
1131/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1132 * rows, which changed the alignment requirements and fence programming.
1133 */
1134#define HAS_128_BYTE_Y_TILING(dev) (IS_I9XX(dev) && !(IS_I915G(dev) || \
1135 IS_I915GM(dev)))
f2b115e6
AJ
1136#define SUPPORTS_DIGITAL_OUTPUTS(dev) (IS_I9XX(dev) && !IS_PINEVIEW(dev))
1137#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1138#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1139#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
103a196f 1140#define SUPPORTS_TV(dev) (IS_I9XX(dev) && IS_MOBILE(dev) && \
7da9f6cb
ZW
1141 !IS_IRONLAKE(dev) && !IS_PINEVIEW(dev) && \
1142 !IS_GEN6(dev))
cfdf1fa2 1143#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
7662c8bd 1144/* dsparb controlled by hw only */
f2b115e6 1145#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
b39d50e5 1146
f2b115e6 1147#define HAS_FW_BLC(dev) (IS_I9XX(dev) || IS_G4X(dev) || IS_IRONLAKE(dev))
cfdf1fa2
KH
1148#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1149#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
1150#define I915_HAS_RC6(dev) (INTEL_INFO(dev)->has_rc6)
652c393a 1151
bad720ff
EA
1152#define HAS_PCH_SPLIT(dev) (IS_IRONLAKE(dev) || \
1153 IS_GEN6(dev))
e552eb70 1154#define HAS_PIPE_CONTROL(dev) (IS_IRONLAKE(dev) || IS_GEN6(dev))
bad720ff 1155
3bad0781
ZW
1156#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
1157#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1158
ba8bbcf6 1159#define PRIMARY_RINGBUFFER_SIZE (128*1024)
0d6aa60b 1160
1da177e4 1161#endif