]> bbs.cooldavid.org Git - net-next-2.6.git/blob - drivers/net/wireless/rtl818x/rtl8187_dev.c
rtl8187: Increase receive queue depth
[net-next-2.6.git] / drivers / net / wireless / rtl818x / rtl8187_dev.c
1 /*
2  * Linux device driver for RTL8187
3  *
4  * Copyright 2007 Michael Wu <flamingice@sourmilk.net>
5  * Copyright 2007 Andrea Merello <andreamrl@tiscali.it>
6  *
7  * Based on the r8187 driver, which is:
8  * Copyright 2005 Andrea Merello <andreamrl@tiscali.it>, et al.
9  *
10  * The driver was extended to the RTL8187B in 2008 by:
11  *      Herton Ronaldo Krzesinski <herton@mandriva.com.br>
12  *      Hin-Tak Leung <htl10@users.sourceforge.net>
13  *      Larry Finger <Larry.Finger@lwfinger.net>
14  *
15  * Magic delays and register offsets below are taken from the original
16  * r8187 driver sources.  Thanks to Realtek for their support!
17  *
18  * This program is free software; you can redistribute it and/or modify
19  * it under the terms of the GNU General Public License version 2 as
20  * published by the Free Software Foundation.
21  */
22
23 #include <linux/init.h>
24 #include <linux/usb.h>
25 #include <linux/delay.h>
26 #include <linux/etherdevice.h>
27 #include <linux/eeprom_93cx6.h>
28 #include <net/mac80211.h>
29
30 #include "rtl8187.h"
31 #include "rtl8187_rtl8225.h"
32
33 MODULE_AUTHOR("Michael Wu <flamingice@sourmilk.net>");
34 MODULE_AUTHOR("Andrea Merello <andreamrl@tiscali.it>");
35 MODULE_AUTHOR("Herton Ronaldo Krzesinski <herton@mandriva.com.br>");
36 MODULE_AUTHOR("Hin-Tak Leung <htl10@users.sourceforge.net>");
37 MODULE_AUTHOR("Larry Finger <Larry.Finger@lwfinger.net>");
38 MODULE_DESCRIPTION("RTL8187/RTL8187B USB wireless driver");
39 MODULE_LICENSE("GPL");
40
41 static struct usb_device_id rtl8187_table[] __devinitdata = {
42         /* Asus */
43         {USB_DEVICE(0x0b05, 0x171d), .driver_info = DEVICE_RTL8187},
44         /* Belkin */
45         {USB_DEVICE(0x050d, 0x705e), .driver_info = DEVICE_RTL8187B},
46         /* Realtek */
47         {USB_DEVICE(0x0bda, 0x8187), .driver_info = DEVICE_RTL8187},
48         {USB_DEVICE(0x0bda, 0x8189), .driver_info = DEVICE_RTL8187B},
49         {USB_DEVICE(0x0bda, 0x8197), .driver_info = DEVICE_RTL8187B},
50         {USB_DEVICE(0x0bda, 0x8198), .driver_info = DEVICE_RTL8187B},
51         /* Netgear */
52         {USB_DEVICE(0x0846, 0x6100), .driver_info = DEVICE_RTL8187},
53         {USB_DEVICE(0x0846, 0x6a00), .driver_info = DEVICE_RTL8187},
54         {USB_DEVICE(0x0846, 0x4260), .driver_info = DEVICE_RTL8187B},
55         /* HP */
56         {USB_DEVICE(0x03f0, 0xca02), .driver_info = DEVICE_RTL8187},
57         /* Sitecom */
58         {USB_DEVICE(0x0df6, 0x000d), .driver_info = DEVICE_RTL8187},
59         {USB_DEVICE(0x0df6, 0x0028), .driver_info = DEVICE_RTL8187B},
60         /* Abocom */
61         {USB_DEVICE(0x13d1, 0xabe6), .driver_info = DEVICE_RTL8187},
62         {}
63 };
64
65 MODULE_DEVICE_TABLE(usb, rtl8187_table);
66
67 static const struct ieee80211_rate rtl818x_rates[] = {
68         { .bitrate = 10, .hw_value = 0, },
69         { .bitrate = 20, .hw_value = 1, },
70         { .bitrate = 55, .hw_value = 2, },
71         { .bitrate = 110, .hw_value = 3, },
72         { .bitrate = 60, .hw_value = 4, },
73         { .bitrate = 90, .hw_value = 5, },
74         { .bitrate = 120, .hw_value = 6, },
75         { .bitrate = 180, .hw_value = 7, },
76         { .bitrate = 240, .hw_value = 8, },
77         { .bitrate = 360, .hw_value = 9, },
78         { .bitrate = 480, .hw_value = 10, },
79         { .bitrate = 540, .hw_value = 11, },
80 };
81
82 static const struct ieee80211_channel rtl818x_channels[] = {
83         { .center_freq = 2412 },
84         { .center_freq = 2417 },
85         { .center_freq = 2422 },
86         { .center_freq = 2427 },
87         { .center_freq = 2432 },
88         { .center_freq = 2437 },
89         { .center_freq = 2442 },
90         { .center_freq = 2447 },
91         { .center_freq = 2452 },
92         { .center_freq = 2457 },
93         { .center_freq = 2462 },
94         { .center_freq = 2467 },
95         { .center_freq = 2472 },
96         { .center_freq = 2484 },
97 };
98
99 static void rtl8187_iowrite_async_cb(struct urb *urb)
100 {
101         kfree(urb->context);
102 }
103
104 static void rtl8187_iowrite_async(struct rtl8187_priv *priv, __le16 addr,
105                                   void *data, u16 len)
106 {
107         struct usb_ctrlrequest *dr;
108         struct urb *urb;
109         struct rtl8187_async_write_data {
110                 u8 data[4];
111                 struct usb_ctrlrequest dr;
112         } *buf;
113         int rc;
114
115         buf = kmalloc(sizeof(*buf), GFP_ATOMIC);
116         if (!buf)
117                 return;
118
119         urb = usb_alloc_urb(0, GFP_ATOMIC);
120         if (!urb) {
121                 kfree(buf);
122                 return;
123         }
124
125         dr = &buf->dr;
126
127         dr->bRequestType = RTL8187_REQT_WRITE;
128         dr->bRequest = RTL8187_REQ_SET_REG;
129         dr->wValue = addr;
130         dr->wIndex = 0;
131         dr->wLength = cpu_to_le16(len);
132
133         memcpy(buf, data, len);
134
135         usb_fill_control_urb(urb, priv->udev, usb_sndctrlpipe(priv->udev, 0),
136                              (unsigned char *)dr, buf, len,
137                              rtl8187_iowrite_async_cb, buf);
138         usb_anchor_urb(urb, &priv->anchored);
139         rc = usb_submit_urb(urb, GFP_ATOMIC);
140         if (rc < 0) {
141                 kfree(buf);
142                 usb_unanchor_urb(urb);
143         }
144         usb_free_urb(urb);
145 }
146
147 static inline void rtl818x_iowrite32_async(struct rtl8187_priv *priv,
148                                            __le32 *addr, u32 val)
149 {
150         __le32 buf = cpu_to_le32(val);
151
152         rtl8187_iowrite_async(priv, cpu_to_le16((unsigned long)addr),
153                               &buf, sizeof(buf));
154 }
155
156 void rtl8187_write_phy(struct ieee80211_hw *dev, u8 addr, u32 data)
157 {
158         struct rtl8187_priv *priv = dev->priv;
159
160         data <<= 8;
161         data |= addr | 0x80;
162
163         rtl818x_iowrite8(priv, &priv->map->PHY[3], (data >> 24) & 0xFF);
164         rtl818x_iowrite8(priv, &priv->map->PHY[2], (data >> 16) & 0xFF);
165         rtl818x_iowrite8(priv, &priv->map->PHY[1], (data >> 8) & 0xFF);
166         rtl818x_iowrite8(priv, &priv->map->PHY[0], data & 0xFF);
167 }
168
169 static void rtl8187_tx_cb(struct urb *urb)
170 {
171         struct sk_buff *skb = (struct sk_buff *)urb->context;
172         struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
173         struct ieee80211_hw *hw = info->rate_driver_data[0];
174         struct rtl8187_priv *priv = hw->priv;
175
176         skb_pull(skb, priv->is_rtl8187b ? sizeof(struct rtl8187b_tx_hdr) :
177                                           sizeof(struct rtl8187_tx_hdr));
178         ieee80211_tx_info_clear_status(info);
179
180         if (!urb->status &&
181             !(info->flags & IEEE80211_TX_CTL_NO_ACK) &&
182             priv->is_rtl8187b) {
183                 skb_queue_tail(&priv->b_tx_status.queue, skb);
184
185                 /* queue is "full", discard last items */
186                 while (skb_queue_len(&priv->b_tx_status.queue) > 5) {
187                         struct sk_buff *old_skb;
188
189                         dev_dbg(&priv->udev->dev,
190                                 "transmit status queue full\n");
191
192                         old_skb = skb_dequeue(&priv->b_tx_status.queue);
193                         ieee80211_tx_status_irqsafe(hw, old_skb);
194                 }
195         } else {
196                 if (!(info->flags & IEEE80211_TX_CTL_NO_ACK) && !urb->status)
197                         info->flags |= IEEE80211_TX_STAT_ACK;
198                 ieee80211_tx_status_irqsafe(hw, skb);
199         }
200 }
201
202 static int rtl8187_tx(struct ieee80211_hw *dev, struct sk_buff *skb)
203 {
204         struct rtl8187_priv *priv = dev->priv;
205         struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
206         unsigned int ep;
207         void *buf;
208         struct urb *urb;
209         __le16 rts_dur = 0;
210         u32 flags;
211         int rc;
212
213         urb = usb_alloc_urb(0, GFP_ATOMIC);
214         if (!urb) {
215                 kfree_skb(skb);
216                 return NETDEV_TX_OK;
217         }
218
219         flags = skb->len;
220         flags |= RTL818X_TX_DESC_FLAG_NO_ENC;
221
222         flags |= ieee80211_get_tx_rate(dev, info)->hw_value << 24;
223         if (ieee80211_has_morefrags(((struct ieee80211_hdr *)skb->data)->frame_control))
224                 flags |= RTL818X_TX_DESC_FLAG_MOREFRAG;
225         if (info->control.rates[0].flags & IEEE80211_TX_RC_USE_RTS_CTS) {
226                 flags |= RTL818X_TX_DESC_FLAG_RTS;
227                 flags |= ieee80211_get_rts_cts_rate(dev, info)->hw_value << 19;
228                 rts_dur = ieee80211_rts_duration(dev, priv->vif,
229                                                  skb->len, info);
230         } else if (info->control.rates[0].flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
231                 flags |= RTL818X_TX_DESC_FLAG_CTS;
232                 flags |= ieee80211_get_rts_cts_rate(dev, info)->hw_value << 19;
233         }
234
235         if (!priv->is_rtl8187b) {
236                 struct rtl8187_tx_hdr *hdr =
237                         (struct rtl8187_tx_hdr *)skb_push(skb, sizeof(*hdr));
238                 hdr->flags = cpu_to_le32(flags);
239                 hdr->len = 0;
240                 hdr->rts_duration = rts_dur;
241                 hdr->retry = cpu_to_le32((info->control.rates[0].count - 1) << 8);
242                 buf = hdr;
243
244                 ep = 2;
245         } else {
246                 /* fc needs to be calculated before skb_push() */
247                 unsigned int epmap[4] = { 6, 7, 5, 4 };
248                 struct ieee80211_hdr *tx_hdr =
249                         (struct ieee80211_hdr *)(skb->data);
250                 u16 fc = le16_to_cpu(tx_hdr->frame_control);
251
252                 struct rtl8187b_tx_hdr *hdr =
253                         (struct rtl8187b_tx_hdr *)skb_push(skb, sizeof(*hdr));
254                 struct ieee80211_rate *txrate =
255                         ieee80211_get_tx_rate(dev, info);
256                 memset(hdr, 0, sizeof(*hdr));
257                 hdr->flags = cpu_to_le32(flags);
258                 hdr->rts_duration = rts_dur;
259                 hdr->retry = cpu_to_le32((info->control.rates[0].count - 1) << 8);
260                 hdr->tx_duration =
261                         ieee80211_generic_frame_duration(dev, priv->vif,
262                                                          skb->len, txrate);
263                 buf = hdr;
264
265                 if ((fc & IEEE80211_FCTL_FTYPE) == IEEE80211_FTYPE_MGMT)
266                         ep = 12;
267                 else
268                         ep = epmap[skb_get_queue_mapping(skb)];
269         }
270
271         info->rate_driver_data[0] = dev;
272         info->rate_driver_data[1] = urb;
273
274         usb_fill_bulk_urb(urb, priv->udev, usb_sndbulkpipe(priv->udev, ep),
275                           buf, skb->len, rtl8187_tx_cb, skb);
276         urb->transfer_flags |= URB_ZERO_PACKET;
277         usb_anchor_urb(urb, &priv->anchored);
278         rc = usb_submit_urb(urb, GFP_ATOMIC);
279         if (rc < 0) {
280                 usb_unanchor_urb(urb);
281                 kfree_skb(skb);
282         }
283         usb_free_urb(urb);
284
285         return NETDEV_TX_OK;
286 }
287
288 static void rtl8187_rx_cb(struct urb *urb)
289 {
290         struct sk_buff *skb = (struct sk_buff *)urb->context;
291         struct rtl8187_rx_info *info = (struct rtl8187_rx_info *)skb->cb;
292         struct ieee80211_hw *dev = info->dev;
293         struct rtl8187_priv *priv = dev->priv;
294         struct ieee80211_rx_status rx_status = { 0 };
295         int rate, signal;
296         u32 flags;
297         u32 quality;
298         unsigned long f;
299
300         spin_lock_irqsave(&priv->rx_queue.lock, f);
301         if (skb->next)
302                 __skb_unlink(skb, &priv->rx_queue);
303         else {
304                 spin_unlock_irqrestore(&priv->rx_queue.lock, f);
305                 return;
306         }
307         spin_unlock_irqrestore(&priv->rx_queue.lock, f);
308         skb_put(skb, urb->actual_length);
309
310         if (unlikely(urb->status)) {
311                 dev_kfree_skb_irq(skb);
312                 return;
313         }
314
315         if (!priv->is_rtl8187b) {
316                 struct rtl8187_rx_hdr *hdr =
317                         (typeof(hdr))(skb_tail_pointer(skb) - sizeof(*hdr));
318                 flags = le32_to_cpu(hdr->flags);
319                 /* As with the RTL8187B below, the AGC is used to calculate
320                  * signal strength and quality. In this case, the scaling
321                  * constants are derived from the output of p54usb.
322                  */
323                 quality = 130 - ((41 * hdr->agc) >> 6);
324                 signal = -4 - ((27 * hdr->agc) >> 6);
325                 rx_status.antenna = (hdr->signal >> 7) & 1;
326                 rx_status.mactime = le64_to_cpu(hdr->mac_time);
327         } else {
328                 struct rtl8187b_rx_hdr *hdr =
329                         (typeof(hdr))(skb_tail_pointer(skb) - sizeof(*hdr));
330                 /* The Realtek datasheet for the RTL8187B shows that the RX
331                  * header contains the following quantities: signal quality,
332                  * RSSI, AGC, the received power in dB, and the measured SNR.
333                  * In testing, none of these quantities show qualitative
334                  * agreement with AP signal strength, except for the AGC,
335                  * which is inversely proportional to the strength of the
336                  * signal. In the following, the quality and signal strength
337                  * are derived from the AGC. The arbitrary scaling constants
338                  * are chosen to make the results close to the values obtained
339                  * for a BCM4312 using b43 as the driver. The noise is ignored
340                  * for now.
341                  */
342                 flags = le32_to_cpu(hdr->flags);
343                 quality = 170 - hdr->agc;
344                 signal = 14 - hdr->agc / 2;
345                 rx_status.antenna = (hdr->rssi >> 7) & 1;
346                 rx_status.mactime = le64_to_cpu(hdr->mac_time);
347         }
348
349         if (quality > 100)
350                 quality = 100;
351         rx_status.qual = quality;
352         priv->quality = quality;
353         rx_status.signal = signal;
354         priv->signal = signal;
355         rate = (flags >> 20) & 0xF;
356         skb_trim(skb, flags & 0x0FFF);
357         rx_status.rate_idx = rate;
358         rx_status.freq = dev->conf.channel->center_freq;
359         rx_status.band = dev->conf.channel->band;
360         rx_status.flag |= RX_FLAG_TSFT;
361         if (flags & RTL818X_RX_DESC_FLAG_CRC32_ERR)
362                 rx_status.flag |= RX_FLAG_FAILED_FCS_CRC;
363         ieee80211_rx_irqsafe(dev, skb, &rx_status);
364
365         skb = dev_alloc_skb(RTL8187_MAX_RX);
366         if (unlikely(!skb)) {
367                 /* TODO check rx queue length and refill *somewhere* */
368                 return;
369         }
370
371         info = (struct rtl8187_rx_info *)skb->cb;
372         info->urb = urb;
373         info->dev = dev;
374         urb->transfer_buffer = skb_tail_pointer(skb);
375         urb->context = skb;
376         skb_queue_tail(&priv->rx_queue, skb);
377
378         usb_anchor_urb(urb, &priv->anchored);
379         if (usb_submit_urb(urb, GFP_ATOMIC)) {
380                 usb_unanchor_urb(urb);
381                 skb_unlink(skb, &priv->rx_queue);
382                 dev_kfree_skb_irq(skb);
383         }
384 }
385
386 static int rtl8187_init_urbs(struct ieee80211_hw *dev)
387 {
388         struct rtl8187_priv *priv = dev->priv;
389         struct urb *entry = NULL;
390         struct sk_buff *skb;
391         struct rtl8187_rx_info *info;
392         int ret = 0;
393
394         while (skb_queue_len(&priv->rx_queue) < 16) {
395                 skb = __dev_alloc_skb(RTL8187_MAX_RX, GFP_KERNEL);
396                 if (!skb) {
397                         ret = -ENOMEM;
398                         goto err;
399                 }
400                 entry = usb_alloc_urb(0, GFP_KERNEL);
401                 if (!entry) {
402                         ret = -ENOMEM;
403                         goto err;
404                 }
405                 usb_fill_bulk_urb(entry, priv->udev,
406                                   usb_rcvbulkpipe(priv->udev,
407                                   priv->is_rtl8187b ? 3 : 1),
408                                   skb_tail_pointer(skb),
409                                   RTL8187_MAX_RX, rtl8187_rx_cb, skb);
410                 info = (struct rtl8187_rx_info *)skb->cb;
411                 info->urb = entry;
412                 info->dev = dev;
413                 skb_queue_tail(&priv->rx_queue, skb);
414                 usb_anchor_urb(entry, &priv->anchored);
415                 ret = usb_submit_urb(entry, GFP_KERNEL);
416                 if (ret) {
417                         skb_unlink(skb, &priv->rx_queue);
418                         usb_unanchor_urb(entry);
419                         goto err;
420                 }
421                 usb_free_urb(entry);
422         }
423         return ret;
424
425 err:
426         usb_free_urb(entry);
427         kfree_skb(skb);
428         usb_kill_anchored_urbs(&priv->anchored);
429         return ret;
430 }
431
432 static void rtl8187b_status_cb(struct urb *urb)
433 {
434         struct ieee80211_hw *hw = (struct ieee80211_hw *)urb->context;
435         struct rtl8187_priv *priv = hw->priv;
436         u64 val;
437         unsigned int cmd_type;
438
439         if (unlikely(urb->status))
440                 return;
441
442         /*
443          * Read from status buffer:
444          *
445          * bits [30:31] = cmd type:
446          * - 0 indicates tx beacon interrupt
447          * - 1 indicates tx close descriptor
448          *
449          * In the case of tx beacon interrupt:
450          * [0:9] = Last Beacon CW
451          * [10:29] = reserved
452          * [30:31] = 00b
453          * [32:63] = Last Beacon TSF
454          *
455          * If it's tx close descriptor:
456          * [0:7] = Packet Retry Count
457          * [8:14] = RTS Retry Count
458          * [15] = TOK
459          * [16:27] = Sequence No
460          * [28] = LS
461          * [29] = FS
462          * [30:31] = 01b
463          * [32:47] = unused (reserved?)
464          * [48:63] = MAC Used Time
465          */
466         val = le64_to_cpu(priv->b_tx_status.buf);
467
468         cmd_type = (val >> 30) & 0x3;
469         if (cmd_type == 1) {
470                 unsigned int pkt_rc, seq_no;
471                 bool tok;
472                 struct sk_buff *skb;
473                 struct ieee80211_hdr *ieee80211hdr;
474                 unsigned long flags;
475
476                 pkt_rc = val & 0xFF;
477                 tok = val & (1 << 15);
478                 seq_no = (val >> 16) & 0xFFF;
479
480                 spin_lock_irqsave(&priv->b_tx_status.queue.lock, flags);
481                 skb_queue_reverse_walk(&priv->b_tx_status.queue, skb) {
482                         ieee80211hdr = (struct ieee80211_hdr *)skb->data;
483
484                         /*
485                          * While testing, it was discovered that the seq_no
486                          * doesn't actually contains the sequence number.
487                          * Instead of returning just the 12 bits of sequence
488                          * number, hardware is returning entire sequence control
489                          * (fragment number plus sequence number) in a 12 bit
490                          * only field overflowing after some time. As a
491                          * workaround, just consider the lower bits, and expect
492                          * it's unlikely we wrongly ack some sent data
493                          */
494                         if ((le16_to_cpu(ieee80211hdr->seq_ctrl)
495                             & 0xFFF) == seq_no)
496                                 break;
497                 }
498                 if (skb != (struct sk_buff *) &priv->b_tx_status.queue) {
499                         struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
500
501                         __skb_unlink(skb, &priv->b_tx_status.queue);
502                         if (tok)
503                                 info->flags |= IEEE80211_TX_STAT_ACK;
504                         info->status.rates[0].count = pkt_rc + 1;
505
506                         ieee80211_tx_status_irqsafe(hw, skb);
507                 }
508                 spin_unlock_irqrestore(&priv->b_tx_status.queue.lock, flags);
509         }
510
511         usb_anchor_urb(urb, &priv->anchored);
512         if (usb_submit_urb(urb, GFP_ATOMIC))
513                 usb_unanchor_urb(urb);
514 }
515
516 static int rtl8187b_init_status_urb(struct ieee80211_hw *dev)
517 {
518         struct rtl8187_priv *priv = dev->priv;
519         struct urb *entry;
520         int ret = 0;
521
522         entry = usb_alloc_urb(0, GFP_KERNEL);
523         if (!entry)
524                 return -ENOMEM;
525
526         usb_fill_bulk_urb(entry, priv->udev, usb_rcvbulkpipe(priv->udev, 9),
527                           &priv->b_tx_status.buf, sizeof(priv->b_tx_status.buf),
528                           rtl8187b_status_cb, dev);
529
530         usb_anchor_urb(entry, &priv->anchored);
531         ret = usb_submit_urb(entry, GFP_KERNEL);
532         if (ret)
533                 usb_unanchor_urb(entry);
534         usb_free_urb(entry);
535
536         return ret;
537 }
538
539 static int rtl8187_cmd_reset(struct ieee80211_hw *dev)
540 {
541         struct rtl8187_priv *priv = dev->priv;
542         u8 reg;
543         int i;
544
545         reg = rtl818x_ioread8(priv, &priv->map->CMD);
546         reg &= (1 << 1);
547         reg |= RTL818X_CMD_RESET;
548         rtl818x_iowrite8(priv, &priv->map->CMD, reg);
549
550         i = 10;
551         do {
552                 msleep(2);
553                 if (!(rtl818x_ioread8(priv, &priv->map->CMD) &
554                       RTL818X_CMD_RESET))
555                         break;
556         } while (--i);
557
558         if (!i) {
559                 printk(KERN_ERR "%s: Reset timeout!\n", wiphy_name(dev->wiphy));
560                 return -ETIMEDOUT;
561         }
562
563         /* reload registers from eeprom */
564         rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_LOAD);
565
566         i = 10;
567         do {
568                 msleep(4);
569                 if (!(rtl818x_ioread8(priv, &priv->map->EEPROM_CMD) &
570                       RTL818X_EEPROM_CMD_CONFIG))
571                         break;
572         } while (--i);
573
574         if (!i) {
575                 printk(KERN_ERR "%s: eeprom reset timeout!\n",
576                        wiphy_name(dev->wiphy));
577                 return -ETIMEDOUT;
578         }
579
580         return 0;
581 }
582
583 static int rtl8187_init_hw(struct ieee80211_hw *dev)
584 {
585         struct rtl8187_priv *priv = dev->priv;
586         u8 reg;
587         int res;
588
589         /* reset */
590         rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD,
591                          RTL818X_EEPROM_CMD_CONFIG);
592         reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
593         rtl818x_iowrite8(priv, &priv->map->CONFIG3, reg |
594                          RTL818X_CONFIG3_ANAPARAM_WRITE);
595         rtl818x_iowrite32(priv, &priv->map->ANAPARAM,
596                           RTL8187_RTL8225_ANAPARAM_ON);
597         rtl818x_iowrite32(priv, &priv->map->ANAPARAM2,
598                           RTL8187_RTL8225_ANAPARAM2_ON);
599         rtl818x_iowrite8(priv, &priv->map->CONFIG3, reg &
600                          ~RTL818X_CONFIG3_ANAPARAM_WRITE);
601         rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD,
602                          RTL818X_EEPROM_CMD_NORMAL);
603
604         rtl818x_iowrite16(priv, &priv->map->INT_MASK, 0);
605
606         msleep(200);
607         rtl818x_iowrite8(priv, (u8 *)0xFE18, 0x10);
608         rtl818x_iowrite8(priv, (u8 *)0xFE18, 0x11);
609         rtl818x_iowrite8(priv, (u8 *)0xFE18, 0x00);
610         msleep(200);
611
612         res = rtl8187_cmd_reset(dev);
613         if (res)
614                 return res;
615
616         rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
617         reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
618         rtl818x_iowrite8(priv, &priv->map->CONFIG3,
619                         reg | RTL818X_CONFIG3_ANAPARAM_WRITE);
620         rtl818x_iowrite32(priv, &priv->map->ANAPARAM,
621                           RTL8187_RTL8225_ANAPARAM_ON);
622         rtl818x_iowrite32(priv, &priv->map->ANAPARAM2,
623                           RTL8187_RTL8225_ANAPARAM2_ON);
624         rtl818x_iowrite8(priv, &priv->map->CONFIG3,
625                         reg & ~RTL818X_CONFIG3_ANAPARAM_WRITE);
626         rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
627
628         /* setup card */
629         rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, 0);
630         rtl818x_iowrite8(priv, &priv->map->GPIO, 0);
631
632         rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, (4 << 8));
633         rtl818x_iowrite8(priv, &priv->map->GPIO, 1);
634         rtl818x_iowrite8(priv, &priv->map->GP_ENABLE, 0);
635
636         rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
637
638         rtl818x_iowrite16(priv, (__le16 *)0xFFF4, 0xFFFF);
639         reg = rtl818x_ioread8(priv, &priv->map->CONFIG1);
640         reg &= 0x3F;
641         reg |= 0x80;
642         rtl818x_iowrite8(priv, &priv->map->CONFIG1, reg);
643
644         rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
645
646         rtl818x_iowrite32(priv, &priv->map->INT_TIMEOUT, 0);
647         rtl818x_iowrite8(priv, &priv->map->WPA_CONF, 0);
648         rtl818x_iowrite8(priv, &priv->map->RATE_FALLBACK, 0x81);
649
650         // TODO: set RESP_RATE and BRSR properly
651         rtl818x_iowrite8(priv, &priv->map->RESP_RATE, (8 << 4) | 0);
652         rtl818x_iowrite16(priv, &priv->map->BRSR, 0x01F3);
653
654         /* host_usb_init */
655         rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, 0);
656         rtl818x_iowrite8(priv, &priv->map->GPIO, 0);
657         reg = rtl818x_ioread8(priv, (u8 *)0xFE53);
658         rtl818x_iowrite8(priv, (u8 *)0xFE53, reg | (1 << 7));
659         rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, (4 << 8));
660         rtl818x_iowrite8(priv, &priv->map->GPIO, 0x20);
661         rtl818x_iowrite8(priv, &priv->map->GP_ENABLE, 0);
662         rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, 0x80);
663         rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, 0x80);
664         rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, 0x80);
665         msleep(100);
666
667         rtl818x_iowrite32(priv, &priv->map->RF_TIMING, 0x000a8008);
668         rtl818x_iowrite16(priv, &priv->map->BRSR, 0xFFFF);
669         rtl818x_iowrite32(priv, &priv->map->RF_PARA, 0x00100044);
670         rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD,
671                          RTL818X_EEPROM_CMD_CONFIG);
672         rtl818x_iowrite8(priv, &priv->map->CONFIG3, 0x44);
673         rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD,
674                          RTL818X_EEPROM_CMD_NORMAL);
675         rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, 0x1FF7);
676         msleep(100);
677
678         priv->rf->init(dev);
679
680         rtl818x_iowrite16(priv, &priv->map->BRSR, 0x01F3);
681         reg = rtl818x_ioread8(priv, &priv->map->PGSELECT) & ~1;
682         rtl818x_iowrite8(priv, &priv->map->PGSELECT, reg | 1);
683         rtl818x_iowrite16(priv, (__le16 *)0xFFFE, 0x10);
684         rtl818x_iowrite8(priv, &priv->map->TALLY_SEL, 0x80);
685         rtl818x_iowrite8(priv, (u8 *)0xFFFF, 0x60);
686         rtl818x_iowrite8(priv, &priv->map->PGSELECT, reg);
687
688         return 0;
689 }
690
691 static const u8 rtl8187b_reg_table[][3] = {
692         {0xF0, 0x32, 0}, {0xF1, 0x32, 0}, {0xF2, 0x00, 0}, {0xF3, 0x00, 0},
693         {0xF4, 0x32, 0}, {0xF5, 0x43, 0}, {0xF6, 0x00, 0}, {0xF7, 0x00, 0},
694         {0xF8, 0x46, 0}, {0xF9, 0xA4, 0}, {0xFA, 0x00, 0}, {0xFB, 0x00, 0},
695         {0xFC, 0x96, 0}, {0xFD, 0xA4, 0}, {0xFE, 0x00, 0}, {0xFF, 0x00, 0},
696
697         {0x58, 0x4B, 1}, {0x59, 0x00, 1}, {0x5A, 0x4B, 1}, {0x5B, 0x00, 1},
698         {0x60, 0x4B, 1}, {0x61, 0x09, 1}, {0x62, 0x4B, 1}, {0x63, 0x09, 1},
699         {0xCE, 0x0F, 1}, {0xCF, 0x00, 1}, {0xE0, 0xFF, 1}, {0xE1, 0x0F, 1},
700         {0xE2, 0x00, 1}, {0xF0, 0x4E, 1}, {0xF1, 0x01, 1}, {0xF2, 0x02, 1},
701         {0xF3, 0x03, 1}, {0xF4, 0x04, 1}, {0xF5, 0x05, 1}, {0xF6, 0x06, 1},
702         {0xF7, 0x07, 1}, {0xF8, 0x08, 1},
703
704         {0x4E, 0x00, 2}, {0x0C, 0x04, 2}, {0x21, 0x61, 2}, {0x22, 0x68, 2},
705         {0x23, 0x6F, 2}, {0x24, 0x76, 2}, {0x25, 0x7D, 2}, {0x26, 0x84, 2},
706         {0x27, 0x8D, 2}, {0x4D, 0x08, 2}, {0x50, 0x05, 2}, {0x51, 0xF5, 2},
707         {0x52, 0x04, 2}, {0x53, 0xA0, 2}, {0x54, 0x1F, 2}, {0x55, 0x23, 2},
708         {0x56, 0x45, 2}, {0x57, 0x67, 2}, {0x58, 0x08, 2}, {0x59, 0x08, 2},
709         {0x5A, 0x08, 2}, {0x5B, 0x08, 2}, {0x60, 0x08, 2}, {0x61, 0x08, 2},
710         {0x62, 0x08, 2}, {0x63, 0x08, 2}, {0x64, 0xCF, 2}, {0x72, 0x56, 2},
711         {0x73, 0x9A, 2},
712
713         {0x34, 0xF0, 0}, {0x35, 0x0F, 0}, {0x5B, 0x40, 0}, {0x84, 0x88, 0},
714         {0x85, 0x24, 0}, {0x88, 0x54, 0}, {0x8B, 0xB8, 0}, {0x8C, 0x07, 0},
715         {0x8D, 0x00, 0}, {0x94, 0x1B, 0}, {0x95, 0x12, 0}, {0x96, 0x00, 0},
716         {0x97, 0x06, 0}, {0x9D, 0x1A, 0}, {0x9F, 0x10, 0}, {0xB4, 0x22, 0},
717         {0xBE, 0x80, 0}, {0xDB, 0x00, 0}, {0xEE, 0x00, 0}, {0x91, 0x03, 0},
718
719         {0x4C, 0x00, 2}, {0x9F, 0x00, 3}, {0x8C, 0x01, 0}, {0x8D, 0x10, 0},
720         {0x8E, 0x08, 0}, {0x8F, 0x00, 0}
721 };
722
723 static int rtl8187b_init_hw(struct ieee80211_hw *dev)
724 {
725         struct rtl8187_priv *priv = dev->priv;
726         int res, i;
727         u8 reg;
728
729         rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD,
730                          RTL818X_EEPROM_CMD_CONFIG);
731
732         reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
733         reg |= RTL818X_CONFIG3_ANAPARAM_WRITE | RTL818X_CONFIG3_GNT_SELECT;
734         rtl818x_iowrite8(priv, &priv->map->CONFIG3, reg);
735         rtl818x_iowrite32(priv, &priv->map->ANAPARAM2,
736                           RTL8187B_RTL8225_ANAPARAM2_ON);
737         rtl818x_iowrite32(priv, &priv->map->ANAPARAM,
738                           RTL8187B_RTL8225_ANAPARAM_ON);
739         rtl818x_iowrite8(priv, &priv->map->ANAPARAM3,
740                          RTL8187B_RTL8225_ANAPARAM3_ON);
741
742         rtl818x_iowrite8(priv, (u8 *)0xFF61, 0x10);
743         reg = rtl818x_ioread8(priv, (u8 *)0xFF62);
744         rtl818x_iowrite8(priv, (u8 *)0xFF62, reg & ~(1 << 5));
745         rtl818x_iowrite8(priv, (u8 *)0xFF62, reg | (1 << 5));
746
747         reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
748         reg &= ~RTL818X_CONFIG3_ANAPARAM_WRITE;
749         rtl818x_iowrite8(priv, &priv->map->CONFIG3, reg);
750
751         rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD,
752                          RTL818X_EEPROM_CMD_NORMAL);
753
754         res = rtl8187_cmd_reset(dev);
755         if (res)
756                 return res;
757
758         rtl818x_iowrite16(priv, (__le16 *)0xFF2D, 0x0FFF);
759         reg = rtl818x_ioread8(priv, &priv->map->CW_CONF);
760         reg |= RTL818X_CW_CONF_PERPACKET_RETRY_SHIFT;
761         rtl818x_iowrite8(priv, &priv->map->CW_CONF, reg);
762         reg = rtl818x_ioread8(priv, &priv->map->TX_AGC_CTL);
763         reg |= RTL818X_TX_AGC_CTL_PERPACKET_GAIN_SHIFT |
764                RTL818X_TX_AGC_CTL_PERPACKET_ANTSEL_SHIFT;
765         rtl818x_iowrite8(priv, &priv->map->TX_AGC_CTL, reg);
766
767         rtl818x_iowrite16_idx(priv, (__le16 *)0xFFE0, 0x0FFF, 1);
768         reg = rtl818x_ioread8(priv, &priv->map->RATE_FALLBACK);
769         reg |= RTL818X_RATE_FALLBACK_ENABLE;
770         rtl818x_iowrite8(priv, &priv->map->RATE_FALLBACK, reg);
771
772         rtl818x_iowrite16(priv, &priv->map->BEACON_INTERVAL, 100);
773         rtl818x_iowrite16(priv, &priv->map->ATIM_WND, 2);
774         rtl818x_iowrite16_idx(priv, (__le16 *)0xFFD4, 0xFFFF, 1);
775
776         rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD,
777                          RTL818X_EEPROM_CMD_CONFIG);
778         reg = rtl818x_ioread8(priv, &priv->map->CONFIG1);
779         rtl818x_iowrite8(priv, &priv->map->CONFIG1, (reg & 0x3F) | 0x80);
780         rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD,
781                          RTL818X_EEPROM_CMD_NORMAL);
782
783         rtl818x_iowrite8(priv, &priv->map->WPA_CONF, 0);
784         for (i = 0; i < ARRAY_SIZE(rtl8187b_reg_table); i++) {
785                 rtl818x_iowrite8_idx(priv,
786                                      (u8 *)(uintptr_t)
787                                      (rtl8187b_reg_table[i][0] | 0xFF00),
788                                      rtl8187b_reg_table[i][1],
789                                      rtl8187b_reg_table[i][2]);
790         }
791
792         rtl818x_iowrite16(priv, &priv->map->TID_AC_MAP, 0xFA50);
793         rtl818x_iowrite16(priv, &priv->map->INT_MIG, 0);
794
795         rtl818x_iowrite32_idx(priv, (__le32 *)0xFFF0, 0, 1);
796         rtl818x_iowrite32_idx(priv, (__le32 *)0xFFF4, 0, 1);
797         rtl818x_iowrite8_idx(priv, (u8 *)0xFFF8, 0, 1);
798
799         rtl818x_iowrite32(priv, &priv->map->RF_TIMING, 0x00004001);
800
801         rtl818x_iowrite16_idx(priv, (__le16 *)0xFF72, 0x569A, 2);
802
803         rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD,
804                          RTL818X_EEPROM_CMD_CONFIG);
805         reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
806         reg |= RTL818X_CONFIG3_ANAPARAM_WRITE;
807         rtl818x_iowrite8(priv, &priv->map->CONFIG3, reg);
808         rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD,
809                          RTL818X_EEPROM_CMD_NORMAL);
810
811         rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, 0x0480);
812         rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, 0x2488);
813         rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, 0x1FFF);
814         msleep(100);
815
816         priv->rf->init(dev);
817
818         reg = RTL818X_CMD_TX_ENABLE | RTL818X_CMD_RX_ENABLE;
819         rtl818x_iowrite8(priv, &priv->map->CMD, reg);
820         rtl818x_iowrite16(priv, &priv->map->INT_MASK, 0xFFFF);
821
822         rtl818x_iowrite8(priv, (u8 *)0xFE41, 0xF4);
823         rtl818x_iowrite8(priv, (u8 *)0xFE40, 0x00);
824         rtl818x_iowrite8(priv, (u8 *)0xFE42, 0x00);
825         rtl818x_iowrite8(priv, (u8 *)0xFE42, 0x01);
826         rtl818x_iowrite8(priv, (u8 *)0xFE40, 0x0F);
827         rtl818x_iowrite8(priv, (u8 *)0xFE42, 0x00);
828         rtl818x_iowrite8(priv, (u8 *)0xFE42, 0x01);
829
830         reg = rtl818x_ioread8(priv, (u8 *)0xFFDB);
831         rtl818x_iowrite8(priv, (u8 *)0xFFDB, reg | (1 << 2));
832         rtl818x_iowrite16_idx(priv, (__le16 *)0xFF72, 0x59FA, 3);
833         rtl818x_iowrite16_idx(priv, (__le16 *)0xFF74, 0x59D2, 3);
834         rtl818x_iowrite16_idx(priv, (__le16 *)0xFF76, 0x59D2, 3);
835         rtl818x_iowrite16_idx(priv, (__le16 *)0xFF78, 0x19FA, 3);
836         rtl818x_iowrite16_idx(priv, (__le16 *)0xFF7A, 0x19FA, 3);
837         rtl818x_iowrite16_idx(priv, (__le16 *)0xFF7C, 0x00D0, 3);
838         rtl818x_iowrite8(priv, (u8 *)0xFF61, 0);
839         rtl818x_iowrite8_idx(priv, (u8 *)0xFF80, 0x0F, 1);
840         rtl818x_iowrite8_idx(priv, (u8 *)0xFF83, 0x03, 1);
841         rtl818x_iowrite8(priv, (u8 *)0xFFDA, 0x10);
842         rtl818x_iowrite8_idx(priv, (u8 *)0xFF4D, 0x08, 2);
843
844         rtl818x_iowrite32(priv, &priv->map->HSSI_PARA, 0x0600321B);
845
846         rtl818x_iowrite16_idx(priv, (__le16 *)0xFFEC, 0x0800, 1);
847
848         priv->slot_time = 0x9;
849         priv->aifsn[0] = 2; /* AIFSN[AC_VO] */
850         priv->aifsn[1] = 2; /* AIFSN[AC_VI] */
851         priv->aifsn[2] = 7; /* AIFSN[AC_BK] */
852         priv->aifsn[3] = 3; /* AIFSN[AC_BE] */
853         rtl818x_iowrite8(priv, &priv->map->ACM_CONTROL, 0);
854
855         return 0;
856 }
857
858 static int rtl8187_start(struct ieee80211_hw *dev)
859 {
860         struct rtl8187_priv *priv = dev->priv;
861         u32 reg;
862         int ret;
863
864         ret = (!priv->is_rtl8187b) ? rtl8187_init_hw(dev) :
865                                      rtl8187b_init_hw(dev);
866         if (ret)
867                 return ret;
868
869         mutex_lock(&priv->conf_mutex);
870
871         init_usb_anchor(&priv->anchored);
872
873         if (priv->is_rtl8187b) {
874                 reg = RTL818X_RX_CONF_MGMT |
875                       RTL818X_RX_CONF_DATA |
876                       RTL818X_RX_CONF_BROADCAST |
877                       RTL818X_RX_CONF_NICMAC |
878                       RTL818X_RX_CONF_BSSID |
879                       (7 << 13 /* RX FIFO threshold NONE */) |
880                       (7 << 10 /* MAX RX DMA */) |
881                       RTL818X_RX_CONF_RX_AUTORESETPHY |
882                       RTL818X_RX_CONF_ONLYERLPKT |
883                       RTL818X_RX_CONF_MULTICAST;
884                 priv->rx_conf = reg;
885                 rtl818x_iowrite32(priv, &priv->map->RX_CONF, reg);
886
887                 rtl818x_iowrite32(priv, &priv->map->TX_CONF,
888                                   RTL818X_TX_CONF_HW_SEQNUM |
889                                   RTL818X_TX_CONF_DISREQQSIZE |
890                                   (7 << 8  /* short retry limit */) |
891                                   (7 << 0  /* long retry limit */) |
892                                   (7 << 21 /* MAX TX DMA */));
893                 rtl8187_init_urbs(dev);
894                 rtl8187b_init_status_urb(dev);
895                 mutex_unlock(&priv->conf_mutex);
896                 return 0;
897         }
898
899         rtl818x_iowrite16(priv, &priv->map->INT_MASK, 0xFFFF);
900
901         rtl818x_iowrite32(priv, &priv->map->MAR[0], ~0);
902         rtl818x_iowrite32(priv, &priv->map->MAR[1], ~0);
903
904         rtl8187_init_urbs(dev);
905
906         reg = RTL818X_RX_CONF_ONLYERLPKT |
907               RTL818X_RX_CONF_RX_AUTORESETPHY |
908               RTL818X_RX_CONF_BSSID |
909               RTL818X_RX_CONF_MGMT |
910               RTL818X_RX_CONF_DATA |
911               (7 << 13 /* RX FIFO threshold NONE */) |
912               (7 << 10 /* MAX RX DMA */) |
913               RTL818X_RX_CONF_BROADCAST |
914               RTL818X_RX_CONF_NICMAC;
915
916         priv->rx_conf = reg;
917         rtl818x_iowrite32(priv, &priv->map->RX_CONF, reg);
918
919         reg = rtl818x_ioread8(priv, &priv->map->CW_CONF);
920         reg &= ~RTL818X_CW_CONF_PERPACKET_CW_SHIFT;
921         reg |= RTL818X_CW_CONF_PERPACKET_RETRY_SHIFT;
922         rtl818x_iowrite8(priv, &priv->map->CW_CONF, reg);
923
924         reg = rtl818x_ioread8(priv, &priv->map->TX_AGC_CTL);
925         reg &= ~RTL818X_TX_AGC_CTL_PERPACKET_GAIN_SHIFT;
926         reg &= ~RTL818X_TX_AGC_CTL_PERPACKET_ANTSEL_SHIFT;
927         reg &= ~RTL818X_TX_AGC_CTL_FEEDBACK_ANT;
928         rtl818x_iowrite8(priv, &priv->map->TX_AGC_CTL, reg);
929
930         reg  = RTL818X_TX_CONF_CW_MIN |
931                (7 << 21 /* MAX TX DMA */) |
932                RTL818X_TX_CONF_NO_ICV;
933         rtl818x_iowrite32(priv, &priv->map->TX_CONF, reg);
934
935         reg = rtl818x_ioread8(priv, &priv->map->CMD);
936         reg |= RTL818X_CMD_TX_ENABLE;
937         reg |= RTL818X_CMD_RX_ENABLE;
938         rtl818x_iowrite8(priv, &priv->map->CMD, reg);
939         mutex_unlock(&priv->conf_mutex);
940
941         return 0;
942 }
943
944 static void rtl8187_stop(struct ieee80211_hw *dev)
945 {
946         struct rtl8187_priv *priv = dev->priv;
947         struct sk_buff *skb;
948         u32 reg;
949
950         mutex_lock(&priv->conf_mutex);
951         rtl818x_iowrite16(priv, &priv->map->INT_MASK, 0);
952
953         reg = rtl818x_ioread8(priv, &priv->map->CMD);
954         reg &= ~RTL818X_CMD_TX_ENABLE;
955         reg &= ~RTL818X_CMD_RX_ENABLE;
956         rtl818x_iowrite8(priv, &priv->map->CMD, reg);
957
958         priv->rf->stop(dev);
959
960         rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
961         reg = rtl818x_ioread8(priv, &priv->map->CONFIG4);
962         rtl818x_iowrite8(priv, &priv->map->CONFIG4, reg | RTL818X_CONFIG4_VCOOFF);
963         rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
964
965         while ((skb = skb_dequeue(&priv->b_tx_status.queue)))
966                 dev_kfree_skb_any(skb);
967
968         usb_kill_anchored_urbs(&priv->anchored);
969         mutex_unlock(&priv->conf_mutex);
970 }
971
972 static int rtl8187_add_interface(struct ieee80211_hw *dev,
973                                  struct ieee80211_if_init_conf *conf)
974 {
975         struct rtl8187_priv *priv = dev->priv;
976         int i;
977         int ret = -EOPNOTSUPP;
978
979         mutex_lock(&priv->conf_mutex);
980         if (priv->mode != NL80211_IFTYPE_MONITOR)
981                 goto exit;
982
983         switch (conf->type) {
984         case NL80211_IFTYPE_STATION:
985                 priv->mode = conf->type;
986                 break;
987         default:
988                 goto exit;
989         }
990
991         ret = 0;
992         priv->vif = conf->vif;
993
994         rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
995         for (i = 0; i < ETH_ALEN; i++)
996                 rtl818x_iowrite8(priv, &priv->map->MAC[i],
997                                  ((u8 *)conf->mac_addr)[i]);
998         rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
999
1000 exit:
1001         mutex_unlock(&priv->conf_mutex);
1002         return ret;
1003 }
1004
1005 static void rtl8187_remove_interface(struct ieee80211_hw *dev,
1006                                      struct ieee80211_if_init_conf *conf)
1007 {
1008         struct rtl8187_priv *priv = dev->priv;
1009         mutex_lock(&priv->conf_mutex);
1010         priv->mode = NL80211_IFTYPE_MONITOR;
1011         priv->vif = NULL;
1012         mutex_unlock(&priv->conf_mutex);
1013 }
1014
1015 static int rtl8187_config(struct ieee80211_hw *dev, u32 changed)
1016 {
1017         struct rtl8187_priv *priv = dev->priv;
1018         struct ieee80211_conf *conf = &dev->conf;
1019         u32 reg;
1020
1021         mutex_lock(&priv->conf_mutex);
1022         reg = rtl818x_ioread32(priv, &priv->map->TX_CONF);
1023         /* Enable TX loopback on MAC level to avoid TX during channel
1024          * changes, as this has be seen to causes problems and the
1025          * card will stop work until next reset
1026          */
1027         rtl818x_iowrite32(priv, &priv->map->TX_CONF,
1028                           reg | RTL818X_TX_CONF_LOOPBACK_MAC);
1029         priv->rf->set_chan(dev, conf);
1030         msleep(10);
1031         rtl818x_iowrite32(priv, &priv->map->TX_CONF, reg);
1032
1033         rtl818x_iowrite16(priv, &priv->map->ATIM_WND, 2);
1034         rtl818x_iowrite16(priv, &priv->map->ATIMTR_INTERVAL, 100);
1035         rtl818x_iowrite16(priv, &priv->map->BEACON_INTERVAL, 100);
1036         rtl818x_iowrite16(priv, &priv->map->BEACON_INTERVAL_TIME, 100);
1037         mutex_unlock(&priv->conf_mutex);
1038         return 0;
1039 }
1040
1041 static int rtl8187_config_interface(struct ieee80211_hw *dev,
1042                                     struct ieee80211_vif *vif,
1043                                     struct ieee80211_if_conf *conf)
1044 {
1045         struct rtl8187_priv *priv = dev->priv;
1046         int i;
1047         u8 reg;
1048
1049         mutex_lock(&priv->conf_mutex);
1050         for (i = 0; i < ETH_ALEN; i++)
1051                 rtl818x_iowrite8(priv, &priv->map->BSSID[i], conf->bssid[i]);
1052
1053         if (is_valid_ether_addr(conf->bssid)) {
1054                 reg = RTL818X_MSR_INFRA;
1055                 if (priv->is_rtl8187b)
1056                         reg |= RTL818X_MSR_ENEDCA;
1057                 rtl818x_iowrite8(priv, &priv->map->MSR, reg);
1058         } else {
1059                 reg = RTL818X_MSR_NO_LINK;
1060                 rtl818x_iowrite8(priv, &priv->map->MSR, reg);
1061         }
1062
1063         mutex_unlock(&priv->conf_mutex);
1064         return 0;
1065 }
1066
1067 /*
1068  * With 8187B, AC_*_PARAM clashes with FEMR definition in struct rtl818x_csr for
1069  * example. Thus we have to use raw values for AC_*_PARAM register addresses.
1070  */
1071 static __le32 *rtl8187b_ac_addr[4] = {
1072         (__le32 *) 0xFFF0, /* AC_VO */
1073         (__le32 *) 0xFFF4, /* AC_VI */
1074         (__le32 *) 0xFFFC, /* AC_BK */
1075         (__le32 *) 0xFFF8, /* AC_BE */
1076 };
1077
1078 #define SIFS_TIME 0xa
1079
1080 static void rtl8187_conf_erp(struct rtl8187_priv *priv, bool use_short_slot,
1081                              bool use_short_preamble)
1082 {
1083         if (priv->is_rtl8187b) {
1084                 u8 difs, eifs;
1085                 u16 ack_timeout;
1086                 int queue;
1087
1088                 if (use_short_slot) {
1089                         priv->slot_time = 0x9;
1090                         difs = 0x1c;
1091                         eifs = 0x53;
1092                 } else {
1093                         priv->slot_time = 0x14;
1094                         difs = 0x32;
1095                         eifs = 0x5b;
1096                 }
1097                 rtl818x_iowrite8(priv, &priv->map->SIFS, 0x22);
1098                 rtl818x_iowrite8(priv, &priv->map->SLOT, priv->slot_time);
1099                 rtl818x_iowrite8(priv, &priv->map->DIFS, difs);
1100
1101                 /*
1102                  * BRSR+1 on 8187B is in fact EIFS register
1103                  * Value in units of 4 us
1104                  */
1105                 rtl818x_iowrite8(priv, (u8 *)&priv->map->BRSR + 1, eifs);
1106
1107                 /*
1108                  * For 8187B, CARRIER_SENSE_COUNTER is in fact ack timeout
1109                  * register. In units of 4 us like eifs register
1110                  * ack_timeout = ack duration + plcp + difs + preamble
1111                  */
1112                 ack_timeout = 112 + 48 + difs;
1113                 if (use_short_preamble)
1114                         ack_timeout += 72;
1115                 else
1116                         ack_timeout += 144;
1117                 rtl818x_iowrite8(priv, &priv->map->CARRIER_SENSE_COUNTER,
1118                                  DIV_ROUND_UP(ack_timeout, 4));
1119
1120                 for (queue = 0; queue < 4; queue++)
1121                         rtl818x_iowrite8(priv, (u8 *) rtl8187b_ac_addr[queue],
1122                                          priv->aifsn[queue] * priv->slot_time +
1123                                          SIFS_TIME);
1124         } else {
1125                 rtl818x_iowrite8(priv, &priv->map->SIFS, 0x22);
1126                 if (use_short_slot) {
1127                         rtl818x_iowrite8(priv, &priv->map->SLOT, 0x9);
1128                         rtl818x_iowrite8(priv, &priv->map->DIFS, 0x14);
1129                         rtl818x_iowrite8(priv, &priv->map->EIFS, 91 - 0x14);
1130                 } else {
1131                         rtl818x_iowrite8(priv, &priv->map->SLOT, 0x14);
1132                         rtl818x_iowrite8(priv, &priv->map->DIFS, 0x24);
1133                         rtl818x_iowrite8(priv, &priv->map->EIFS, 91 - 0x24);
1134                 }
1135         }
1136 }
1137
1138 static void rtl8187_bss_info_changed(struct ieee80211_hw *dev,
1139                                      struct ieee80211_vif *vif,
1140                                      struct ieee80211_bss_conf *info,
1141                                      u32 changed)
1142 {
1143         struct rtl8187_priv *priv = dev->priv;
1144
1145         if (changed & (BSS_CHANGED_ERP_SLOT | BSS_CHANGED_ERP_PREAMBLE))
1146                 rtl8187_conf_erp(priv, info->use_short_slot,
1147                                  info->use_short_preamble);
1148 }
1149
1150 static void rtl8187_configure_filter(struct ieee80211_hw *dev,
1151                                      unsigned int changed_flags,
1152                                      unsigned int *total_flags,
1153                                      int mc_count, struct dev_addr_list *mclist)
1154 {
1155         struct rtl8187_priv *priv = dev->priv;
1156
1157         if (changed_flags & FIF_FCSFAIL)
1158                 priv->rx_conf ^= RTL818X_RX_CONF_FCS;
1159         if (changed_flags & FIF_CONTROL)
1160                 priv->rx_conf ^= RTL818X_RX_CONF_CTRL;
1161         if (changed_flags & FIF_OTHER_BSS)
1162                 priv->rx_conf ^= RTL818X_RX_CONF_MONITOR;
1163         if (*total_flags & FIF_ALLMULTI || mc_count > 0)
1164                 priv->rx_conf |= RTL818X_RX_CONF_MULTICAST;
1165         else
1166                 priv->rx_conf &= ~RTL818X_RX_CONF_MULTICAST;
1167
1168         *total_flags = 0;
1169
1170         if (priv->rx_conf & RTL818X_RX_CONF_FCS)
1171                 *total_flags |= FIF_FCSFAIL;
1172         if (priv->rx_conf & RTL818X_RX_CONF_CTRL)
1173                 *total_flags |= FIF_CONTROL;
1174         if (priv->rx_conf & RTL818X_RX_CONF_MONITOR)
1175                 *total_flags |= FIF_OTHER_BSS;
1176         if (priv->rx_conf & RTL818X_RX_CONF_MULTICAST)
1177                 *total_flags |= FIF_ALLMULTI;
1178
1179         rtl818x_iowrite32_async(priv, &priv->map->RX_CONF, priv->rx_conf);
1180 }
1181
1182 static int rtl8187_conf_tx(struct ieee80211_hw *dev, u16 queue,
1183                            const struct ieee80211_tx_queue_params *params)
1184 {
1185         struct rtl8187_priv *priv = dev->priv;
1186         u8 cw_min, cw_max;
1187
1188         if (queue > 3)
1189                 return -EINVAL;
1190
1191         cw_min = fls(params->cw_min);
1192         cw_max = fls(params->cw_max);
1193
1194         if (priv->is_rtl8187b) {
1195                 priv->aifsn[queue] = params->aifs;
1196
1197                 /*
1198                  * This is the structure of AC_*_PARAM registers in 8187B:
1199                  * - TXOP limit field, bit offset = 16
1200                  * - ECWmax, bit offset = 12
1201                  * - ECWmin, bit offset = 8
1202                  * - AIFS, bit offset = 0
1203                  */
1204                 rtl818x_iowrite32(priv, rtl8187b_ac_addr[queue],
1205                                   (params->txop << 16) | (cw_max << 12) |
1206                                   (cw_min << 8) | (params->aifs *
1207                                   priv->slot_time + SIFS_TIME));
1208         } else {
1209                 if (queue != 0)
1210                         return -EINVAL;
1211
1212                 rtl818x_iowrite8(priv, &priv->map->CW_VAL,
1213                                  cw_min | (cw_max << 4));
1214         }
1215         return 0;
1216 }
1217
1218 static const struct ieee80211_ops rtl8187_ops = {
1219         .tx                     = rtl8187_tx,
1220         .start                  = rtl8187_start,
1221         .stop                   = rtl8187_stop,
1222         .add_interface          = rtl8187_add_interface,
1223         .remove_interface       = rtl8187_remove_interface,
1224         .config                 = rtl8187_config,
1225         .config_interface       = rtl8187_config_interface,
1226         .bss_info_changed       = rtl8187_bss_info_changed,
1227         .configure_filter       = rtl8187_configure_filter,
1228         .conf_tx                = rtl8187_conf_tx
1229 };
1230
1231 static void rtl8187_eeprom_register_read(struct eeprom_93cx6 *eeprom)
1232 {
1233         struct ieee80211_hw *dev = eeprom->data;
1234         struct rtl8187_priv *priv = dev->priv;
1235         u8 reg = rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
1236
1237         eeprom->reg_data_in = reg & RTL818X_EEPROM_CMD_WRITE;
1238         eeprom->reg_data_out = reg & RTL818X_EEPROM_CMD_READ;
1239         eeprom->reg_data_clock = reg & RTL818X_EEPROM_CMD_CK;
1240         eeprom->reg_chip_select = reg & RTL818X_EEPROM_CMD_CS;
1241 }
1242
1243 static void rtl8187_eeprom_register_write(struct eeprom_93cx6 *eeprom)
1244 {
1245         struct ieee80211_hw *dev = eeprom->data;
1246         struct rtl8187_priv *priv = dev->priv;
1247         u8 reg = RTL818X_EEPROM_CMD_PROGRAM;
1248
1249         if (eeprom->reg_data_in)
1250                 reg |= RTL818X_EEPROM_CMD_WRITE;
1251         if (eeprom->reg_data_out)
1252                 reg |= RTL818X_EEPROM_CMD_READ;
1253         if (eeprom->reg_data_clock)
1254                 reg |= RTL818X_EEPROM_CMD_CK;
1255         if (eeprom->reg_chip_select)
1256                 reg |= RTL818X_EEPROM_CMD_CS;
1257
1258         rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, reg);
1259         udelay(10);
1260 }
1261
1262 static int __devinit rtl8187_probe(struct usb_interface *intf,
1263                                    const struct usb_device_id *id)
1264 {
1265         struct usb_device *udev = interface_to_usbdev(intf);
1266         struct ieee80211_hw *dev;
1267         struct rtl8187_priv *priv;
1268         struct eeprom_93cx6 eeprom;
1269         struct ieee80211_channel *channel;
1270         const char *chip_name;
1271         u16 txpwr, reg;
1272         int err, i;
1273
1274         dev = ieee80211_alloc_hw(sizeof(*priv), &rtl8187_ops);
1275         if (!dev) {
1276                 printk(KERN_ERR "rtl8187: ieee80211 alloc failed\n");
1277                 return -ENOMEM;
1278         }
1279
1280         priv = dev->priv;
1281         priv->is_rtl8187b = (id->driver_info == DEVICE_RTL8187B);
1282
1283         SET_IEEE80211_DEV(dev, &intf->dev);
1284         usb_set_intfdata(intf, dev);
1285         priv->udev = udev;
1286
1287         usb_get_dev(udev);
1288
1289         skb_queue_head_init(&priv->rx_queue);
1290
1291         BUILD_BUG_ON(sizeof(priv->channels) != sizeof(rtl818x_channels));
1292         BUILD_BUG_ON(sizeof(priv->rates) != sizeof(rtl818x_rates));
1293
1294         memcpy(priv->channels, rtl818x_channels, sizeof(rtl818x_channels));
1295         memcpy(priv->rates, rtl818x_rates, sizeof(rtl818x_rates));
1296         priv->map = (struct rtl818x_csr *)0xFF00;
1297
1298         priv->band.band = IEEE80211_BAND_2GHZ;
1299         priv->band.channels = priv->channels;
1300         priv->band.n_channels = ARRAY_SIZE(rtl818x_channels);
1301         priv->band.bitrates = priv->rates;
1302         priv->band.n_bitrates = ARRAY_SIZE(rtl818x_rates);
1303         dev->wiphy->bands[IEEE80211_BAND_2GHZ] = &priv->band;
1304
1305
1306         priv->mode = NL80211_IFTYPE_MONITOR;
1307         dev->flags = IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
1308                      IEEE80211_HW_SIGNAL_DBM |
1309                      IEEE80211_HW_RX_INCLUDES_FCS;
1310
1311         eeprom.data = dev;
1312         eeprom.register_read = rtl8187_eeprom_register_read;
1313         eeprom.register_write = rtl8187_eeprom_register_write;
1314         if (rtl818x_ioread32(priv, &priv->map->RX_CONF) & (1 << 6))
1315                 eeprom.width = PCI_EEPROM_WIDTH_93C66;
1316         else
1317                 eeprom.width = PCI_EEPROM_WIDTH_93C46;
1318
1319         rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
1320         udelay(10);
1321
1322         eeprom_93cx6_multiread(&eeprom, RTL8187_EEPROM_MAC_ADDR,
1323                                (__le16 __force *)dev->wiphy->perm_addr, 3);
1324         if (!is_valid_ether_addr(dev->wiphy->perm_addr)) {
1325                 printk(KERN_WARNING "rtl8187: Invalid hwaddr! Using randomly "
1326                        "generated MAC address\n");
1327                 random_ether_addr(dev->wiphy->perm_addr);
1328         }
1329
1330         channel = priv->channels;
1331         for (i = 0; i < 3; i++) {
1332                 eeprom_93cx6_read(&eeprom, RTL8187_EEPROM_TXPWR_CHAN_1 + i,
1333                                   &txpwr);
1334                 (*channel++).hw_value = txpwr & 0xFF;
1335                 (*channel++).hw_value = txpwr >> 8;
1336         }
1337         for (i = 0; i < 2; i++) {
1338                 eeprom_93cx6_read(&eeprom, RTL8187_EEPROM_TXPWR_CHAN_4 + i,
1339                                   &txpwr);
1340                 (*channel++).hw_value = txpwr & 0xFF;
1341                 (*channel++).hw_value = txpwr >> 8;
1342         }
1343
1344         eeprom_93cx6_read(&eeprom, RTL8187_EEPROM_TXPWR_BASE,
1345                           &priv->txpwr_base);
1346
1347         reg = rtl818x_ioread8(priv, &priv->map->PGSELECT) & ~1;
1348         rtl818x_iowrite8(priv, &priv->map->PGSELECT, reg | 1);
1349         /* 0 means asic B-cut, we should use SW 3 wire
1350          * bit-by-bit banging for radio. 1 means we can use
1351          * USB specific request to write radio registers */
1352         priv->asic_rev = rtl818x_ioread8(priv, (u8 *)0xFFFE) & 0x3;
1353         rtl818x_iowrite8(priv, &priv->map->PGSELECT, reg);
1354         rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
1355
1356         if (!priv->is_rtl8187b) {
1357                 u32 reg32;
1358                 reg32 = rtl818x_ioread32(priv, &priv->map->TX_CONF);
1359                 reg32 &= RTL818X_TX_CONF_HWVER_MASK;
1360                 switch (reg32) {
1361                 case RTL818X_TX_CONF_R8187vD_B:
1362                         /* Some RTL8187B devices have a USB ID of 0x8187
1363                          * detect them here */
1364                         chip_name = "RTL8187BvB(early)";
1365                         priv->is_rtl8187b = 1;
1366                         priv->hw_rev = RTL8187BvB;
1367                         break;
1368                 case RTL818X_TX_CONF_R8187vD:
1369                         chip_name = "RTL8187vD";
1370                         break;
1371                 default:
1372                         chip_name = "RTL8187vB (default)";
1373                 }
1374        } else {
1375                 /*
1376                  * Force USB request to write radio registers for 8187B, Realtek
1377                  * only uses it in their sources
1378                  */
1379                 /*if (priv->asic_rev == 0) {
1380                         printk(KERN_WARNING "rtl8187: Forcing use of USB "
1381                                "requests to write to radio registers\n");
1382                         priv->asic_rev = 1;
1383                 }*/
1384                 switch (rtl818x_ioread8(priv, (u8 *)0xFFE1)) {
1385                 case RTL818X_R8187B_B:
1386                         chip_name = "RTL8187BvB";
1387                         priv->hw_rev = RTL8187BvB;
1388                         break;
1389                 case RTL818X_R8187B_D:
1390                         chip_name = "RTL8187BvD";
1391                         priv->hw_rev = RTL8187BvD;
1392                         break;
1393                 case RTL818X_R8187B_E:
1394                         chip_name = "RTL8187BvE";
1395                         priv->hw_rev = RTL8187BvE;
1396                         break;
1397                 default:
1398                         chip_name = "RTL8187BvB (default)";
1399                         priv->hw_rev = RTL8187BvB;
1400                 }
1401         }
1402
1403         if (!priv->is_rtl8187b) {
1404                 for (i = 0; i < 2; i++) {
1405                         eeprom_93cx6_read(&eeprom,
1406                                           RTL8187_EEPROM_TXPWR_CHAN_6 + i,
1407                                           &txpwr);
1408                         (*channel++).hw_value = txpwr & 0xFF;
1409                         (*channel++).hw_value = txpwr >> 8;
1410                 }
1411         } else {
1412                 eeprom_93cx6_read(&eeprom, RTL8187_EEPROM_TXPWR_CHAN_6,
1413                                   &txpwr);
1414                 (*channel++).hw_value = txpwr & 0xFF;
1415
1416                 eeprom_93cx6_read(&eeprom, 0x0A, &txpwr);
1417                 (*channel++).hw_value = txpwr & 0xFF;
1418
1419                 eeprom_93cx6_read(&eeprom, 0x1C, &txpwr);
1420                 (*channel++).hw_value = txpwr & 0xFF;
1421                 (*channel++).hw_value = txpwr >> 8;
1422         }
1423
1424         if (priv->is_rtl8187b)
1425                 printk(KERN_WARNING "rtl8187: 8187B chip detected.\n");
1426
1427         /*
1428          * XXX: Once this driver supports anything that requires
1429          *      beacons it must implement IEEE80211_TX_CTL_ASSIGN_SEQ.
1430          */
1431         dev->wiphy->interface_modes = BIT(NL80211_IFTYPE_STATION);
1432
1433         if ((id->driver_info == DEVICE_RTL8187) && priv->is_rtl8187b)
1434                 printk(KERN_INFO "rtl8187: inconsistency between id with OEM"
1435                        " info!\n");
1436
1437         priv->rf = rtl8187_detect_rf(dev);
1438         dev->extra_tx_headroom = (!priv->is_rtl8187b) ?
1439                                   sizeof(struct rtl8187_tx_hdr) :
1440                                   sizeof(struct rtl8187b_tx_hdr);
1441         if (!priv->is_rtl8187b)
1442                 dev->queues = 1;
1443         else
1444                 dev->queues = 4;
1445
1446         err = ieee80211_register_hw(dev);
1447         if (err) {
1448                 printk(KERN_ERR "rtl8187: Cannot register device\n");
1449                 goto err_free_dev;
1450         }
1451         mutex_init(&priv->conf_mutex);
1452         skb_queue_head_init(&priv->b_tx_status.queue);
1453
1454         printk(KERN_INFO "%s: hwaddr %pM, %s V%d + %s\n",
1455                wiphy_name(dev->wiphy), dev->wiphy->perm_addr,
1456                chip_name, priv->asic_rev, priv->rf->name);
1457
1458         return 0;
1459
1460  err_free_dev:
1461         ieee80211_free_hw(dev);
1462         usb_set_intfdata(intf, NULL);
1463         usb_put_dev(udev);
1464         return err;
1465 }
1466
1467 static void __devexit rtl8187_disconnect(struct usb_interface *intf)
1468 {
1469         struct ieee80211_hw *dev = usb_get_intfdata(intf);
1470         struct rtl8187_priv *priv;
1471
1472         if (!dev)
1473                 return;
1474
1475         ieee80211_unregister_hw(dev);
1476
1477         priv = dev->priv;
1478         usb_reset_device(priv->udev);
1479         usb_put_dev(interface_to_usbdev(intf));
1480         ieee80211_free_hw(dev);
1481 }
1482
1483 static struct usb_driver rtl8187_driver = {
1484         .name           = KBUILD_MODNAME,
1485         .id_table       = rtl8187_table,
1486         .probe          = rtl8187_probe,
1487         .disconnect     = __devexit_p(rtl8187_disconnect),
1488 };
1489
1490 static int __init rtl8187_init(void)
1491 {
1492         return usb_register(&rtl8187_driver);
1493 }
1494
1495 static void __exit rtl8187_exit(void)
1496 {
1497         usb_deregister(&rtl8187_driver);
1498 }
1499
1500 module_init(rtl8187_init);
1501 module_exit(rtl8187_exit);