1 #ifndef _IPATH_KERNEL_H
2 #define _IPATH_KERNEL_H
4 * Copyright (c) 2006, 2007 QLogic Corporation. All rights reserved.
5 * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved.
7 * This software is available to you under a choice of one of two
8 * licenses. You may choose to be licensed under the terms of the GNU
9 * General Public License (GPL) Version 2, available from the file
10 * COPYING in the main directory of this source tree, or the
11 * OpenIB.org BSD license below:
13 * Redistribution and use in source and binary forms, with or
14 * without modification, are permitted provided that the following
17 * - Redistributions of source code must retain the above
18 * copyright notice, this list of conditions and the following
21 * - Redistributions in binary form must reproduce the above
22 * copyright notice, this list of conditions and the following
23 * disclaimer in the documentation and/or other materials
24 * provided with the distribution.
26 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
27 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
28 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
29 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
30 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
31 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
32 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
37 * This header file is the base header file for infinipath kernel code
38 * ipath_user.h serves a similar purpose for user code.
41 #include <linux/interrupt.h>
42 #include <linux/pci.h>
43 #include <linux/dma-mapping.h>
44 #include <linux/mutex.h>
46 #include <rdma/ib_verbs.h>
48 #include "ipath_common.h"
49 #include "ipath_debug.h"
50 #include "ipath_registers.h"
52 /* only s/w major version of InfiniPath we can handle */
53 #define IPATH_CHIP_VERS_MAJ 2U
55 /* don't care about this except printing */
56 #define IPATH_CHIP_VERS_MIN 0U
58 /* temporary, maybe always */
59 extern struct infinipath_stats ipath_stats;
61 #define IPATH_CHIP_SWVERSION IPATH_CHIP_VERS_MAJ
63 * First-cut critierion for "device is active" is
64 * two thousand dwords combined Tx, Rx traffic per
65 * 5-second interval. SMA packets are 64 dwords,
66 * and occur "a few per second", presumably each way.
68 #define IPATH_TRAFFIC_ACTIVE_THRESHOLD (2000)
70 * Struct used to indicate which errors are logged in each of the
71 * error-counters that are logged to EEPROM. A counter is incremented
72 * _once_ (saturating at 255) for each event with any bits set in
73 * the error or hwerror register masks below.
75 #define IPATH_EEP_LOG_CNT (4)
76 struct ipath_eep_log_mask {
81 struct ipath_portdata {
82 void **port_rcvegrbuf;
83 dma_addr_t *port_rcvegrbuf_phys;
84 /* rcvhdrq base, needs mmap before useful */
86 /* kernel virtual address where hdrqtail is updated */
87 void *port_rcvhdrtail_kvaddr;
89 * temp buffer for expected send setup, allocated at open, instead
92 void *port_tid_pg_list;
93 /* when waiting for rcv or pioavail */
94 wait_queue_head_t port_wait;
96 * rcvegr bufs base, physical, must fit
97 * in 44 bits so 32 bit programs mmap64 44 bit works)
99 dma_addr_t port_rcvegr_phys;
100 /* mmap of hdrq, must fit in 44 bits */
101 dma_addr_t port_rcvhdrq_phys;
102 dma_addr_t port_rcvhdrqtailaddr_phys;
104 * number of opens (including slave subports) on this instance
105 * (ignoring forks, dup, etc. for now)
109 * how much space to leave at start of eager TID entries for
110 * protocol use, on each TID
112 /* instead of calculating it */
114 /* non-zero if port is being shared. */
115 u16 port_subport_cnt;
116 /* non-zero if port is being shared. */
118 /* chip offset of PIO buffers for this port */
120 /* how many alloc_pages() chunks in port_rcvegrbuf_pages */
121 u32 port_rcvegrbuf_chunks;
122 /* how many egrbufs per chunk */
123 u32 port_rcvegrbufs_perchunk;
124 /* order for port_rcvegrbuf_pages */
125 size_t port_rcvegrbuf_size;
126 /* rcvhdrq size (for freeing) */
127 size_t port_rcvhdrq_size;
128 /* next expected TID to check when looking for free */
130 /* next expected TID to check */
131 unsigned long port_flag;
133 unsigned long int_flag;
134 /* WAIT_RCV that timed out, no interrupt */
136 /* WAIT_PIO that timed out, no interrupt */
138 /* WAIT_RCV already happened, no wait */
140 /* WAIT_PIO already happened, no wait */
142 /* total number of rcvhdrqfull errors */
144 /* saved total number of rcvhdrqfull errors for poll edge trigger */
145 u32 port_hdrqfull_poll;
146 /* total number of polled urgent packets */
148 /* saved total number of polled urgent packets for poll edge trigger */
149 u32 port_urgent_poll;
150 /* pid of process using this port */
152 /* same size as task_struct .comm[] */
154 /* pkeys set by this use of this port */
156 /* so file ops can get at unit */
157 struct ipath_devdata *port_dd;
158 /* A page of memory for rcvhdrhead, rcvegrhead, rcvegrtail * N */
159 void *subport_uregbase;
160 /* An array of pages for the eager receive buffers * N */
161 void *subport_rcvegrbuf;
162 /* An array of pages for the eager header queue entries * N */
163 void *subport_rcvhdr_base;
164 /* The version of the library which opened this port */
166 /* Bitmask of active slaves */
168 /* Type of packets or conditions we want to poll for */
170 /* port rcvhdrq head offset */
177 * control information for layered drivers
179 struct _ipath_layer {
183 struct ipath_skbinfo {
188 struct ipath_devdata {
189 struct list_head ipath_list;
191 struct ipath_kregs const *ipath_kregs;
192 struct ipath_cregs const *ipath_cregs;
194 /* mem-mapped pointer to base of chip regs */
195 u64 __iomem *ipath_kregbase;
196 /* end of mem-mapped chip space; range checking */
197 u64 __iomem *ipath_kregend;
198 /* physical address of chip for io_remap, etc. */
199 unsigned long ipath_physaddr;
200 /* base of memory alloced for ipath_kregbase, for free */
201 u64 *ipath_kregalloc;
203 * virtual address where port0 rcvhdrqtail updated for this unit.
204 * only written to by the chip, not the driver.
206 volatile __le64 *ipath_hdrqtailptr;
207 /* ipath_cfgports pointers */
208 struct ipath_portdata **ipath_pd;
209 /* sk_buffs used by port 0 eager receive queue */
210 struct ipath_skbinfo *ipath_port0_skbinfo;
211 /* kvirt address of 1st 2k pio buffer */
212 void __iomem *ipath_pio2kbase;
213 /* kvirt address of 1st 4k pio buffer */
214 void __iomem *ipath_pio4kbase;
216 * points to area where PIOavail registers will be DMA'ed.
217 * Has to be on a page of it's own, because the page will be
218 * mapped into user program space. This copy is *ONLY* ever
219 * written by DMA, not by the driver! Need a copy per device
220 * when we get to multiple devices
222 volatile __le64 *ipath_pioavailregs_dma;
223 /* physical address where updates occur */
224 dma_addr_t ipath_pioavailregs_phys;
225 struct _ipath_layer ipath_layer;
227 int (*ipath_f_intrsetup)(struct ipath_devdata *);
228 /* setup on-chip bus config */
229 int (*ipath_f_bus)(struct ipath_devdata *, struct pci_dev *);
230 /* hard reset chip */
231 int (*ipath_f_reset)(struct ipath_devdata *);
232 int (*ipath_f_get_boardname)(struct ipath_devdata *, char *,
234 void (*ipath_f_init_hwerrors)(struct ipath_devdata *);
235 void (*ipath_f_handle_hwerrors)(struct ipath_devdata *, char *,
237 void (*ipath_f_quiet_serdes)(struct ipath_devdata *);
238 int (*ipath_f_bringup_serdes)(struct ipath_devdata *);
239 int (*ipath_f_early_init)(struct ipath_devdata *);
240 void (*ipath_f_clear_tids)(struct ipath_devdata *, unsigned);
241 void (*ipath_f_put_tid)(struct ipath_devdata *, u64 __iomem*,
243 void (*ipath_f_tidtemplate)(struct ipath_devdata *);
244 void (*ipath_f_cleanup)(struct ipath_devdata *);
245 void (*ipath_f_setextled)(struct ipath_devdata *, u64, u64);
246 /* fill out chip-specific fields */
247 int (*ipath_f_get_base_info)(struct ipath_portdata *, void *);
249 void (*ipath_f_free_irq)(struct ipath_devdata *);
250 struct ipath_ibdev *verbs_dev;
251 struct timer_list verbs_timer;
252 /* total dwords sent (summed from counter) */
254 /* total dwords rcvd (summed from counter) */
256 /* total packets sent (summed from counter) */
258 /* total packets rcvd (summed from counter) */
260 /* ipath_statusp initially points to this. */
262 /* GUID for this interface, in network order */
265 * aggregrate of error bits reported since last cleared, for
266 * limiting of error reporting
268 ipath_err_t ipath_lasterror;
270 * aggregrate of error bits reported since last cleared, for
271 * limiting of hwerror reporting
273 ipath_err_t ipath_lasthwerror;
274 /* errors masked because they occur too fast */
275 ipath_err_t ipath_maskederrs;
276 /* time in jiffies at which to re-enable maskederrs */
277 unsigned long ipath_unmasktime;
278 /* count of egrfull errors, combined for all ports */
279 u64 ipath_last_tidfull;
280 /* for ipath_qcheck() */
281 u64 ipath_lastport0rcv_cnt;
282 /* template for writing TIDs */
283 u64 ipath_tidtemplate;
284 /* value to write to free TIDs */
285 u64 ipath_tidinvalid;
286 /* IBA6120 rcv interrupt setup */
287 u64 ipath_rhdrhead_intr_off;
289 /* size of memory at ipath_kregbase */
291 /* number of registers used for pioavail */
293 /* IPATH_POLL, etc. */
295 /* ipath_flags driver is waiting for */
296 u32 ipath_state_wanted;
297 /* last buffer for user use, first buf for kernel use is this
299 u32 ipath_lastport_piobuf;
300 /* is a stats timer active */
301 u32 ipath_stats_timer_active;
302 /* number of interrupts for this device -- saturates... */
303 u32 ipath_int_counter;
304 /* dwords sent read from counter */
306 /* dwords received read from counter */
308 /* sent packets read from counter */
310 /* received packets read from counter */
312 /* pio bufs allocated per port */
315 * number of ports configured as max; zero is set to number chip
316 * supports, less gives more pio bufs/port, etc.
319 /* count of port 0 hdrqfull errors */
320 u32 ipath_p0_hdrqfull;
323 * (*cfgports) used to suppress multiple instances of same
324 * port staying stuck at same point
326 u32 *ipath_lastrcvhdrqtails;
328 * (*cfgports) used to suppress multiple instances of same
329 * port staying stuck at same point
331 u32 *ipath_lastegrheads;
333 * index of last piobuffer we used. Speeds up searching, by
334 * starting at this point. Doesn't matter if multiple cpu's use and
335 * update, last updater is only write that matters. Whenever it
336 * wraps, we update shadow copies. Need a copy per device when we
337 * get to multiple devices
339 u32 ipath_lastpioindex;
340 /* max length of freezemsg */
343 * consecutive times we wanted a PIO buffer but were unable to
346 u32 ipath_consec_nopiobuf;
348 * hint that we should update ipath_pioavailshadow before
349 * looking for a PIO buffer
351 u32 ipath_upd_pio_shadow;
352 /* so we can rewrite it after a chip reset */
354 /* so we can rewrite it after a chip reset */
357 /* interrupt number */
359 /* HT/PCI Vendor ID (here for NodeInfo) */
361 /* HT/PCI Device ID (here for NodeInfo) */
363 /* offset in HT config space of slave/primary interface block */
364 u8 ipath_ht_slave_off;
365 /* for write combining settings */
366 unsigned long ipath_wc_cookie;
367 unsigned long ipath_wc_base;
368 unsigned long ipath_wc_len;
369 /* ref count for each pkey */
370 atomic_t ipath_pkeyrefs[4];
371 /* shadow copy of all exptids physaddr; used only by funcsim */
372 u64 *ipath_tidsimshadow;
373 /* shadow copy of struct page *'s for exp tid pages */
374 struct page **ipath_pageshadow;
375 /* shadow copy of dma handles for exp tid pages */
376 dma_addr_t *ipath_physshadow;
377 /* lock to workaround chip bug 9437 */
378 spinlock_t ipath_tid_lock;
379 spinlock_t ipath_sendctrl_lock;
383 * this address is mapped readonly into user processes so they can
384 * get status cheaply, whenever they want.
387 /* freeze msg if hw error put chip in freeze */
388 char *ipath_freezemsg;
389 /* pci access data structure */
390 struct pci_dev *pcidev;
391 struct cdev *user_cdev;
392 struct cdev *diag_cdev;
393 struct class_device *user_class_dev;
394 struct class_device *diag_class_dev;
395 /* timer used to prevent stats overflow, error throttling, etc. */
396 struct timer_list ipath_stats_timer;
397 void *ipath_dummy_hdrq; /* used after port close */
398 dma_addr_t ipath_dummy_hdrq_phys;
401 * Shadow copies of registers; size indicates read access size.
402 * Most of them are readonly, but some are write-only register,
403 * where we manipulate the bits in the shadow copy, and then write
404 * the shadow copy to infinipath.
406 * We deliberately make most of these 32 bits, since they have
407 * restricted range. For any that we read, we won't to generate 32
408 * bit accesses, since Opteron will generate 2 separate 32 bit HT
409 * transactions for a 64 bit read, and we want to avoid unnecessary
413 /* This is the 64 bit group */
416 * shadow of pioavail, check to be sure it's large enough at
419 unsigned long ipath_pioavailshadow[8];
420 /* shadow of kr_gpio_out, for rmw ops */
422 /* shadow the gpio mask register */
424 /* shadow the gpio output enable, etc... */
426 /* kr_revision shadow */
429 * shadow of ibcctrl, for interrupt handling of link changes,
434 * last ibcstatus, to suppress "duplicate" status change messages,
437 u64 ipath_lastibcstat;
438 /* hwerrmask shadow */
439 ipath_err_t ipath_hwerrmask;
440 ipath_err_t ipath_errormask; /* errormask shadow */
441 /* interrupt config reg shadow */
443 /* kr_sendpiobufbase value */
444 u64 ipath_piobufbase;
446 /* these are the "32 bit" regs */
449 * number of GUIDs in the flash for this interface; may need some
450 * rethinking for setting on other ifaces
454 * the following two are 32-bit bitmasks, but {test,clear,set}_bit
455 * all expect bit fields to be "unsigned long"
457 /* shadow kr_rcvctrl */
458 unsigned long ipath_rcvctrl;
459 /* shadow kr_sendctrl */
460 unsigned long ipath_sendctrl;
461 unsigned long ipath_lastcancel; /* to not count armlaunch after cancel */
463 /* value we put in kr_rcvhdrcnt */
465 /* value we put in kr_rcvhdrsize */
466 u32 ipath_rcvhdrsize;
467 /* value we put in kr_rcvhdrentsize */
468 u32 ipath_rcvhdrentsize;
469 /* offset of last entry in rcvhdrq */
471 /* kr_portcnt value */
473 /* kr_pagealign value */
475 /* number of "2KB" PIO buffers */
477 /* size in bytes of "2KB" PIO buffers */
479 /* number of "4KB" PIO buffers */
481 /* size in bytes of "4KB" PIO buffers */
483 /* kr_rcvegrbase value */
484 u32 ipath_rcvegrbase;
485 /* kr_rcvegrcnt value */
487 /* kr_rcvtidbase value */
488 u32 ipath_rcvtidbase;
489 /* kr_rcvtidcnt value */
495 /* kr_counterregbase */
497 /* shadow the control register contents */
499 /* PCI revision register (HTC rev on FPGA) */
502 /* chip address space used by 4k pio buffers */
504 /* The MTU programmed for this unit */
507 * The max size IB packet, included IB headers that we can send.
508 * Starts same as ipath_piosize, but is affected when ibmtu is
509 * changed, or by size of eager buffers
513 * ibmaxlen at init time, limited by chip and by receive buffer
514 * size. Not changed after init.
516 u32 ipath_init_ibmaxlen;
517 /* size of each rcvegrbuffer */
518 u32 ipath_rcvegrbufsize;
519 /* width (2,4,8,16,32) from HT config reg */
521 /* HT speed (200,400,800,1000) from HT config */
524 * number of sequential ibcstatus change for polling active/quiet
525 * (i.e., link not coming up).
528 /* low and high portions of MSI capability/vector */
530 /* saved after PCIe init for restore after reset */
532 /* MSI data (vector) saved for restore */
534 /* MLID programmed for this instance */
536 /* LID programmed for this instance */
538 /* list of pkeys programmed; 0 if not set */
541 * ASCII serial number, from flash, large enough for original
542 * all digit strings, and longer QLogic serial number format
545 /* human readable board version */
546 u8 ipath_boardversion[80];
547 /* chip major rev, from ipath_revision */
549 /* chip minor rev, from ipath_revision */
551 /* board rev, from ipath_revision */
553 /* unit # of this chip, if present */
555 /* saved for restore after reset */
556 u8 ipath_pci_cacheline;
557 /* LID mask control */
559 /* Rx Polarity inversion (compensate for ~tx on partner) */
562 /* local link integrity counter */
563 u32 ipath_lli_counter;
564 /* local link integrity errors */
565 u32 ipath_lli_errors;
567 * Above counts only cases where _successive_ LocalLinkIntegrity
568 * errors were seen in the receive headers of kern-packets.
569 * Below are the three (monotonically increasing) counters
570 * maintained via GPIO interrupts on iba6120-rev2.
572 u32 ipath_rxfc_unsupvl_errs;
573 u32 ipath_overrun_thresh_errs;
576 /* status check work */
577 struct delayed_work status_work;
580 * Not all devices managed by a driver instance are the same
581 * type, so these fields must be per-device.
583 u64 ipath_i_bitsextant;
584 ipath_err_t ipath_e_bitsextant;
585 ipath_err_t ipath_hwe_bitsextant;
588 * Below should be computable from number of ports,
589 * since they are never modified.
591 u32 ipath_i_rcvavail_mask;
592 u32 ipath_i_rcvurg_mask;
595 * Register bits for selecting i2c direction and values, used for
598 u16 ipath_gpio_sda_num;
599 u16 ipath_gpio_scl_num;
603 /* lock for doing RMW of shadows/regs for ExtCtrl and GPIO */
604 spinlock_t ipath_gpio_lock;
606 /* used to override LED behavior */
607 u8 ipath_led_override; /* Substituted for normal value, if non-zero */
608 u16 ipath_led_override_timeoff; /* delta to next timer event */
609 u8 ipath_led_override_vals[2]; /* Alternates per blink-frame */
610 u8 ipath_led_override_phase; /* Just counts, LSB picks from vals[] */
611 atomic_t ipath_led_override_timer_active;
612 /* Used to flash LEDs in override mode */
613 struct timer_list ipath_led_override_timer;
615 /* Support (including locks) for EEPROM logging of errors and time */
616 /* control access to actual counters, timer */
617 spinlock_t ipath_eep_st_lock;
618 /* control high-level access to EEPROM */
619 struct mutex ipath_eep_lock;
620 /* Below inc'd by ipath_snap_cntrs(), locked by ipath_eep_st_lock */
621 uint64_t ipath_traffic_wds;
622 /* active time is kept in seconds, but logged in hours */
623 atomic_t ipath_active_time;
624 /* Below are nominal shadow of EEPROM, new since last EEPROM update */
625 uint8_t ipath_eep_st_errs[IPATH_EEP_LOG_CNT];
626 uint8_t ipath_eep_st_new_errs[IPATH_EEP_LOG_CNT];
627 uint16_t ipath_eep_hrs;
629 * masks for which bits of errs, hwerrs that cause
630 * each of the counters to increment.
632 struct ipath_eep_log_mask ipath_eep_st_masks[IPATH_EEP_LOG_CNT];
635 /* Private data for file operations */
636 struct ipath_filedata {
637 struct ipath_portdata *pd;
641 extern struct list_head ipath_dev_list;
642 extern spinlock_t ipath_devs_lock;
643 extern struct ipath_devdata *ipath_lookup(int unit);
645 int ipath_init_chip(struct ipath_devdata *, int);
646 int ipath_enable_wc(struct ipath_devdata *dd);
647 void ipath_disable_wc(struct ipath_devdata *dd);
648 int ipath_count_units(int *npresentp, int *nupp, u32 *maxportsp);
649 void ipath_shutdown_device(struct ipath_devdata *);
650 void ipath_clear_freeze(struct ipath_devdata *);
652 struct file_operations;
653 int ipath_cdev_init(int minor, char *name, const struct file_operations *fops,
654 struct cdev **cdevp, struct class_device **class_devp);
655 void ipath_cdev_cleanup(struct cdev **cdevp,
656 struct class_device **class_devp);
658 int ipath_diag_add(struct ipath_devdata *);
659 void ipath_diag_remove(struct ipath_devdata *);
661 extern wait_queue_head_t ipath_state_wait;
663 int ipath_user_add(struct ipath_devdata *dd);
664 void ipath_user_remove(struct ipath_devdata *dd);
666 struct sk_buff *ipath_alloc_skb(struct ipath_devdata *dd, gfp_t);
668 extern int ipath_diag_inuse;
670 irqreturn_t ipath_intr(int irq, void *devid);
671 int ipath_decode_err(char *buf, size_t blen, ipath_err_t err);
672 #if __IPATH_INFO || __IPATH_DBG
673 extern const char *ipath_ibcstatus_str[];
676 /* clean up any per-chip chip-specific stuff */
677 void ipath_chip_cleanup(struct ipath_devdata *);
678 /* clean up any chip type-specific stuff */
679 void ipath_chip_done(void);
681 /* check to see if we have to force ordering for write combining */
682 int ipath_unordered_wc(void);
684 void ipath_disarm_piobufs(struct ipath_devdata *, unsigned first,
686 void ipath_cancel_sends(struct ipath_devdata *, int);
688 int ipath_create_rcvhdrq(struct ipath_devdata *, struct ipath_portdata *);
689 void ipath_free_pddata(struct ipath_devdata *, struct ipath_portdata *);
691 int ipath_parse_ushort(const char *str, unsigned short *valp);
693 void ipath_kreceive(struct ipath_portdata *);
694 int ipath_setrcvhdrsize(struct ipath_devdata *, unsigned);
695 int ipath_reset_device(int);
696 void ipath_get_faststats(unsigned long);
697 int ipath_set_linkstate(struct ipath_devdata *, u8);
698 int ipath_set_mtu(struct ipath_devdata *, u16);
699 int ipath_set_lid(struct ipath_devdata *, u32, u8);
700 int ipath_set_rx_pol_inv(struct ipath_devdata *dd, u8 new_pol_inv);
702 /* for use in system calls, where we want to know device type, etc. */
703 #define port_fp(fp) ((struct ipath_filedata *)(fp)->private_data)->pd
704 #define subport_fp(fp) \
705 ((struct ipath_filedata *)(fp)->private_data)->subport
706 #define tidcursor_fp(fp) \
707 ((struct ipath_filedata *)(fp)->private_data)->tidcursor
710 * values for ipath_flags
712 /* The chip is up and initted */
713 #define IPATH_INITTED 0x2
714 /* set if any user code has set kr_rcvhdrsize */
715 #define IPATH_RCVHDRSZ_SET 0x4
716 /* The chip is present and valid for accesses */
717 #define IPATH_PRESENT 0x8
718 /* HT link0 is only 8 bits wide, ignore upper byte crc
720 #define IPATH_8BIT_IN_HT0 0x10
721 /* HT link1 is only 8 bits wide, ignore upper byte crc
723 #define IPATH_8BIT_IN_HT1 0x20
724 /* The link is down */
725 #define IPATH_LINKDOWN 0x40
726 /* The link level is up (0x11) */
727 #define IPATH_LINKINIT 0x80
728 /* The link is in the armed (0x21) state */
729 #define IPATH_LINKARMED 0x100
730 /* The link is in the active (0x31) state */
731 #define IPATH_LINKACTIVE 0x200
732 /* link current state is unknown */
733 #define IPATH_LINKUNK 0x400
734 /* Write combining flush needed for PIO */
735 #define IPATH_PIO_FLUSH_WC 0x1000
736 /* no IB cable, or no device on IB cable */
737 #define IPATH_NOCABLE 0x4000
738 /* Supports port zero per packet receive interrupts via
740 #define IPATH_GPIO_INTR 0x8000
741 /* uses the coded 4byte TID, not 8 byte */
742 #define IPATH_4BYTE_TID 0x10000
743 /* packet/word counters are 32 bit, else those 4 counters
745 #define IPATH_32BITCOUNTERS 0x20000
746 /* can miss port0 rx interrupts */
747 #define IPATH_DISABLED 0x80000 /* administratively disabled */
748 /* Use GPIO interrupts for new counters */
749 #define IPATH_GPIO_ERRINTRS 0x100000
751 /* Bits in GPIO for the added interrupts */
752 #define IPATH_GPIO_PORT0_BIT 2
753 #define IPATH_GPIO_RXUVL_BIT 3
754 #define IPATH_GPIO_OVRUN_BIT 4
755 #define IPATH_GPIO_LLI_BIT 5
756 #define IPATH_GPIO_ERRINTR_MASK 0x38
758 /* portdata flag bit offsets */
759 /* waiting for a packet to arrive */
760 #define IPATH_PORT_WAITING_RCV 2
761 /* master has not finished initializing */
762 #define IPATH_PORT_MASTER_UNINIT 4
763 /* waiting for an urgent packet to arrive */
764 #define IPATH_PORT_WAITING_URG 5
766 /* free up any allocated data at closes */
767 void ipath_free_data(struct ipath_portdata *dd);
768 int ipath_waitfor_mdio_cmdready(struct ipath_devdata *);
769 int ipath_waitfor_complete(struct ipath_devdata *, ipath_kreg, u64, u64 *);
770 u32 __iomem *ipath_getpiobuf(struct ipath_devdata *, u32 *);
771 void ipath_init_iba6120_funcs(struct ipath_devdata *);
772 void ipath_init_iba6110_funcs(struct ipath_devdata *);
773 void ipath_get_eeprom_info(struct ipath_devdata *);
774 int ipath_update_eeprom_log(struct ipath_devdata *dd);
775 void ipath_inc_eeprom_err(struct ipath_devdata *dd, u32 eidx, u32 incr);
776 u64 ipath_snap_cntr(struct ipath_devdata *, ipath_creg);
777 void signal_ib_event(struct ipath_devdata *dd, enum ib_event_type ev);
780 * Set LED override, only the two LSBs have "public" meaning, but
781 * any non-zero value substitutes them for the Link and LinkTrain
784 #define IPATH_LED_PHYS 1 /* Physical (linktraining) GREEN LED */
785 #define IPATH_LED_LOG 2 /* Logical (link) YELLOW LED */
786 void ipath_set_led_override(struct ipath_devdata *dd, unsigned int val);
789 * number of words used for protocol header if not set by ipath_userinit();
791 #define IPATH_DFLT_RCVHDRSIZE 9
793 #define IPATH_MDIO_CMD_WRITE 1
794 #define IPATH_MDIO_CMD_READ 2
795 #define IPATH_MDIO_CLD_DIV 25 /* to get 2.5 Mhz mdio clock */
796 #define IPATH_MDIO_CMDVALID 0x40000000 /* bit 30 */
797 #define IPATH_MDIO_DATAVALID 0x80000000 /* bit 31 */
798 #define IPATH_MDIO_CTRL_STD 0x0
800 static inline u64 ipath_mdio_req(int cmd, int dev, int reg, int data)
802 return (((u64) IPATH_MDIO_CLD_DIV) << 32) |
809 /* signal and fifo status, in bank 31 */
810 #define IPATH_MDIO_CTRL_XGXS_REG_8 0x8
811 /* controls loopback, redundancy */
812 #define IPATH_MDIO_CTRL_8355_REG_1 0x10
813 /* premph, encdec, etc. */
814 #define IPATH_MDIO_CTRL_8355_REG_2 0x11
816 #define IPATH_MDIO_CTRL_8355_REG_6 0x15
817 #define IPATH_MDIO_CTRL_8355_REG_9 0x18
818 #define IPATH_MDIO_CTRL_8355_REG_10 0x1D
820 int ipath_get_user_pages(unsigned long, size_t, struct page **);
821 void ipath_release_user_pages(struct page **, size_t);
822 void ipath_release_user_pages_on_close(struct page **, size_t);
823 int ipath_eeprom_read(struct ipath_devdata *, u8, void *, int);
824 int ipath_eeprom_write(struct ipath_devdata *, u8, const void *, int);
826 /* these are used for the registers that vary with port */
827 void ipath_write_kreg_port(const struct ipath_devdata *, ipath_kreg,
831 * We could have a single register get/put routine, that takes a group type,
832 * but this is somewhat clearer and cleaner. It also gives us some error
833 * checking. 64 bit register reads should always work, but are inefficient
834 * on opteron (the northbridge always generates 2 separate HT 32 bit reads),
835 * so we use kreg32 wherever possible. User register and counter register
836 * reads are always 32 bit reads, so only one form of those routines.
840 * At the moment, none of the s-registers are writable, so no
841 * ipath_write_sreg(), and none of the c-registers are writable, so no
842 * ipath_write_creg().
846 * ipath_read_ureg32 - read 32-bit virtualized per-port register
848 * @regno: register number
851 * Return the contents of a register that is virtualized to be per port.
852 * Returns -1 on errors (not distinguishable from valid contents at
853 * runtime; we may add a separate error variable at some point).
855 static inline u32 ipath_read_ureg32(const struct ipath_devdata *dd,
856 ipath_ureg regno, int port)
858 if (!dd->ipath_kregbase || !(dd->ipath_flags & IPATH_PRESENT))
861 return readl(regno + (u64 __iomem *)
862 (dd->ipath_uregbase +
863 (char __iomem *)dd->ipath_kregbase +
864 dd->ipath_palign * port));
868 * ipath_write_ureg - write 32-bit virtualized per-port register
870 * @regno: register number
874 * Write the contents of a register that is virtualized to be per port.
876 static inline void ipath_write_ureg(const struct ipath_devdata *dd,
877 ipath_ureg regno, u64 value, int port)
879 u64 __iomem *ubase = (u64 __iomem *)
880 (dd->ipath_uregbase + (char __iomem *) dd->ipath_kregbase +
881 dd->ipath_palign * port);
882 if (dd->ipath_kregbase)
883 writeq(value, &ubase[regno]);
886 static inline u32 ipath_read_kreg32(const struct ipath_devdata *dd,
889 if (!dd->ipath_kregbase || !(dd->ipath_flags & IPATH_PRESENT))
891 return readl((u32 __iomem *) & dd->ipath_kregbase[regno]);
894 static inline u64 ipath_read_kreg64(const struct ipath_devdata *dd,
897 if (!dd->ipath_kregbase || !(dd->ipath_flags & IPATH_PRESENT))
900 return readq(&dd->ipath_kregbase[regno]);
903 static inline void ipath_write_kreg(const struct ipath_devdata *dd,
904 ipath_kreg regno, u64 value)
906 if (dd->ipath_kregbase)
907 writeq(value, &dd->ipath_kregbase[regno]);
910 static inline u64 ipath_read_creg(const struct ipath_devdata *dd,
913 if (!dd->ipath_kregbase || !(dd->ipath_flags & IPATH_PRESENT))
916 return readq(regno + (u64 __iomem *)
917 (dd->ipath_cregbase +
918 (char __iomem *)dd->ipath_kregbase));
921 static inline u32 ipath_read_creg32(const struct ipath_devdata *dd,
924 if (!dd->ipath_kregbase || !(dd->ipath_flags & IPATH_PRESENT))
926 return readl(regno + (u64 __iomem *)
927 (dd->ipath_cregbase +
928 (char __iomem *)dd->ipath_kregbase));
931 static inline void ipath_clear_rcvhdrtail(const struct ipath_portdata *pd)
933 *((u64 *) pd->port_rcvhdrtail_kvaddr) = 0ULL;
936 static inline u32 ipath_get_rcvhdrtail(const struct ipath_portdata *pd)
938 return (u32) le64_to_cpu(*((volatile __le64 *)
939 pd->port_rcvhdrtail_kvaddr));
946 struct device_driver;
948 extern const char ib_ipath_version[];
950 extern struct attribute_group *ipath_driver_attr_groups[];
952 int ipath_device_create_group(struct device *, struct ipath_devdata *);
953 void ipath_device_remove_group(struct device *, struct ipath_devdata *);
954 int ipath_expose_reset(struct device *);
956 int ipath_init_ipathfs(void);
957 void ipath_exit_ipathfs(void);
958 int ipathfs_add_device(struct ipath_devdata *);
959 int ipathfs_remove_device(struct ipath_devdata *);
962 * dma_addr wrappers - all 0's invalid for hw
964 dma_addr_t ipath_map_page(struct pci_dev *, struct page *, unsigned long,
966 dma_addr_t ipath_map_single(struct pci_dev *, void *, size_t, int);
969 * Flush write combining store buffers (if present) and perform a write
972 #if defined(CONFIG_X86_64)
973 #define ipath_flush_wc() asm volatile("sfence" ::: "memory")
975 #define ipath_flush_wc() wmb()
978 extern unsigned ipath_debug; /* debugging bit mask */
980 #define IPATH_MAX_PARITY_ATTEMPTS 10000 /* max times to try recovery */
982 const char *ipath_get_unit_name(int unit);
984 extern struct mutex ipath_mutex;
986 #define IPATH_DRV_NAME "ib_ipath"
987 #define IPATH_MAJOR 233
988 #define IPATH_USER_MINOR_BASE 0
989 #define IPATH_DIAGPKT_MINOR 127
990 #define IPATH_DIAG_MINOR_BASE 129
991 #define IPATH_NMINORS 255
993 #define ipath_dev_err(dd,fmt,...) \
995 const struct ipath_devdata *__dd = (dd); \
997 dev_err(&__dd->pcidev->dev, "%s: " fmt, \
998 ipath_get_unit_name(__dd->ipath_unit), \
1001 printk(KERN_ERR IPATH_DRV_NAME ": %s: " fmt, \
1002 ipath_get_unit_name(__dd->ipath_unit), \
1006 #if _IPATH_DEBUGGING
1008 # define __IPATH_DBG_WHICH(which,fmt,...) \
1010 if(unlikely(ipath_debug&(which))) \
1011 printk(KERN_DEBUG IPATH_DRV_NAME ": %s: " fmt, \
1012 __func__,##__VA_ARGS__); \
1015 # define ipath_dbg(fmt,...) \
1016 __IPATH_DBG_WHICH(__IPATH_DBG,fmt,##__VA_ARGS__)
1017 # define ipath_cdbg(which,fmt,...) \
1018 __IPATH_DBG_WHICH(__IPATH_##which##DBG,fmt,##__VA_ARGS__)
1020 #else /* ! _IPATH_DEBUGGING */
1022 # define ipath_dbg(fmt,...)
1023 # define ipath_cdbg(which,fmt,...)
1025 #endif /* _IPATH_DEBUGGING */
1028 * this is used for formatting hw error messages...
1030 struct ipath_hwerror_msgs {
1035 #define INFINIPATH_HWE_MSG(a, b) { .mask = INFINIPATH_HWE_##a, .msg = b }
1037 /* in ipath_intr.c... */
1038 void ipath_format_hwerrors(u64 hwerrs,
1039 const struct ipath_hwerror_msgs *hwerrmsgs,
1041 char *msg, size_t lmsg);
1043 #endif /* _IPATH_KERNEL_H */