]> bbs.cooldavid.org Git - net-next-2.6.git/blob - arch/mips/powertv/asic/asic-cronus.c
netfilter: ebtables: mark: add CONFIG_COMPAT support
[net-next-2.6.git] / arch / mips / powertv / asic / asic-cronus.c
1 /*
2  * Locations of devices in the Cronus ASIC
3  *
4  * Copyright (C) 2005-2009 Scientific-Atlanta, Inc.
5  *
6  * This program is free software; you can redistribute it and/or modify
7  * it under the terms of the GNU General Public License as published by
8  * the Free Software Foundation; either version 2 of the License, or
9  * (at your option) any later version.
10  *
11  * This program is distributed in the hope that it will be useful,
12  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14  * GNU General Public License for more details.
15  *
16  * You should have received a copy of the GNU General Public License
17  * along with this program; if not, write to the Free Software
18  * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19  *
20  * Author:       Ken Eppinett
21  *               David Schleef <ds@schleef.org>
22  *
23  * Description:  Defines the platform resources for the SA settop.
24  */
25
26 #include <asm/mach-powertv/asic.h>
27
28 const struct register_map cronus_register_map = {
29         .eic_slow0_strt_add = 0x000000,
30         .eic_cfg_bits = 0x000038,
31         .eic_ready_status = 0x00004C,
32
33         .chipver3 = 0x2A0800,
34         .chipver2 = 0x2A0804,
35         .chipver1 = 0x2A0808,
36         .chipver0 = 0x2A080C,
37
38         /* The registers of IRBlaster */
39         .uart1_intstat = 0x2A1800,
40         .uart1_inten = 0x2A1804,
41         .uart1_config1 = 0x2A1808,
42         .uart1_config2 = 0x2A180C,
43         .uart1_divisorhi = 0x2A1810,
44         .uart1_divisorlo = 0x2A1814,
45         .uart1_data = 0x2A1818,
46         .uart1_status = 0x2A181C,
47
48         .int_stat_3 = 0x2A2800,
49         .int_stat_2 = 0x2A2804,
50         .int_stat_1 = 0x2A2808,
51         .int_stat_0 = 0x2A280C,
52         .int_config = 0x2A2810,
53         .int_int_scan = 0x2A2818,
54         .ien_int_3 = 0x2A2830,
55         .ien_int_2 = 0x2A2834,
56         .ien_int_1 = 0x2A2838,
57         .ien_int_0 = 0x2A283C,
58         .int_level_3_3 = 0x2A2880,
59         .int_level_3_2 = 0x2A2884,
60         .int_level_3_1 = 0x2A2888,
61         .int_level_3_0 = 0x2A288C,
62         .int_level_2_3 = 0x2A2890,
63         .int_level_2_2 = 0x2A2894,
64         .int_level_2_1 = 0x2A2898,
65         .int_level_2_0 = 0x2A289C,
66         .int_level_1_3 = 0x2A28A0,
67         .int_level_1_2 = 0x2A28A4,
68         .int_level_1_1 = 0x2A28A8,
69         .int_level_1_0 = 0x2A28AC,
70         .int_level_0_3 = 0x2A28B0,
71         .int_level_0_2 = 0x2A28B4,
72         .int_level_0_1 = 0x2A28B8,
73         .int_level_0_0 = 0x2A28BC,
74         .int_docsis_en = 0x2A28F4,
75
76         .mips_pll_setup = 0x1C0000,
77         .usb_fs = 0x1C0018,
78         .test_bus = 0x1C00CC,
79         .crt_spare = 0x1c00d4,
80         .usb2_ohci_int_mask = 0x20000C,
81         .usb2_strap = 0x200014,
82         .ehci_hcapbase = 0x21FE00,
83         .ohci_hc_revision = 0x1E0000,
84         .bcm1_bs_lmi_steer = 0x2E0008,
85         .usb2_control = 0x2E004C,
86         .usb2_stbus_obc = 0x21FF00,
87         .usb2_stbus_mess_size = 0x21FF04,
88         .usb2_stbus_chunk_size = 0x21FF08,
89
90         .pcie_regs = 0x220000,
91         .tim_ch = 0x2A2C10,
92         .tim_cl = 0x2A2C14,
93         .gpio_dout = 0x2A2C20,
94         .gpio_din = 0x2A2C24,
95         .gpio_dir = 0x2A2C2C,
96         .watchdog = 0x2A2C30,
97         .front_panel = 0x2A3800,
98 };