]> bbs.cooldavid.org Git - net-next-2.6.git/blame - include/linux/sm501-regs.h
SM501: Add Documentation/SM501.txt
[net-next-2.6.git] / include / linux / sm501-regs.h
CommitLineData
b6d6454f
BD
1/* sm501-regs.h
2 *
3 * Copyright 2006 Simtec Electronics
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 *
9 * Silicon Motion SM501 register definitions
10*/
11
12/* System Configuration area */
13/* System config base */
14#define SM501_SYS_CONFIG (0x000000)
15
16/* config 1 */
17#define SM501_SYSTEM_CONTROL (0x000000)
18#define SM501_MISC_CONTROL (0x000004)
19
20#define SM501_MISC_BUS_SH (0x0)
21#define SM501_MISC_BUS_PCI (0x1)
22#define SM501_MISC_BUS_XSCALE (0x2)
23#define SM501_MISC_BUS_NEC (0x6)
24#define SM501_MISC_BUS_MASK (0x7)
25
26#define SM501_MISC_VR_62MB (1<<3)
27#define SM501_MISC_CDR_RESET (1<<7)
28#define SM501_MISC_USB_LB (1<<8)
29#define SM501_MISC_USB_SLAVE (1<<9)
30#define SM501_MISC_BL_1 (1<<10)
31#define SM501_MISC_MC (1<<11)
32#define SM501_MISC_DAC_POWER (1<<12)
33#define SM501_MISC_IRQ_INVERT (1<<16)
34#define SM501_MISC_SH (1<<17)
35
36#define SM501_MISC_HOLD_EMPTY (0<<18)
37#define SM501_MISC_HOLD_8 (1<<18)
38#define SM501_MISC_HOLD_16 (2<<18)
39#define SM501_MISC_HOLD_24 (3<<18)
40#define SM501_MISC_HOLD_32 (4<<18)
41#define SM501_MISC_HOLD_MASK (7<<18)
42
43#define SM501_MISC_FREQ_12 (1<<24)
44#define SM501_MISC_PNL_24BIT (1<<25)
45#define SM501_MISC_8051_LE (1<<26)
46
47
48
49#define SM501_GPIO31_0_CONTROL (0x000008)
50#define SM501_GPIO63_32_CONTROL (0x00000C)
51#define SM501_DRAM_CONTROL (0x000010)
52
53/* command list */
54#define SM501_ARBTRTN_CONTROL (0x000014)
55
56/* command list */
57#define SM501_COMMAND_LIST_STATUS (0x000024)
58
59/* interrupt debug */
60#define SM501_RAW_IRQ_STATUS (0x000028)
61#define SM501_RAW_IRQ_CLEAR (0x000028)
62#define SM501_IRQ_STATUS (0x00002C)
63#define SM501_IRQ_MASK (0x000030)
64#define SM501_DEBUG_CONTROL (0x000034)
65
66/* power management */
81906221
BD
67#define SM501_POWERMODE_P2X_SRC (1<<29)
68#define SM501_POWERMODE_V2X_SRC (1<<20)
69#define SM501_POWERMODE_M_SRC (1<<12)
70#define SM501_POWERMODE_M1_SRC (1<<4)
71
b6d6454f
BD
72#define SM501_CURRENT_GATE (0x000038)
73#define SM501_CURRENT_CLOCK (0x00003C)
74#define SM501_POWER_MODE_0_GATE (0x000040)
75#define SM501_POWER_MODE_0_CLOCK (0x000044)
76#define SM501_POWER_MODE_1_GATE (0x000048)
77#define SM501_POWER_MODE_1_CLOCK (0x00004C)
78#define SM501_SLEEP_MODE_GATE (0x000050)
79#define SM501_POWER_MODE_CONTROL (0x000054)
80
81/* power gates for units within the 501 */
82#define SM501_GATE_HOST (0)
83#define SM501_GATE_MEMORY (1)
84#define SM501_GATE_DISPLAY (2)
85#define SM501_GATE_2D_ENGINE (3)
86#define SM501_GATE_CSC (4)
87#define SM501_GATE_ZVPORT (5)
88#define SM501_GATE_GPIO (6)
89#define SM501_GATE_UART0 (7)
90#define SM501_GATE_UART1 (8)
91#define SM501_GATE_SSP (10)
92#define SM501_GATE_USB_HOST (11)
93#define SM501_GATE_USB_GADGET (12)
94#define SM501_GATE_UCONTROLLER (17)
95#define SM501_GATE_AC97 (18)
96
97/* panel clock */
98#define SM501_CLOCK_P2XCLK (24)
99/* crt clock */
100#define SM501_CLOCK_V2XCLK (16)
101/* main clock */
102#define SM501_CLOCK_MCLK (8)
103/* SDRAM controller clock */
104#define SM501_CLOCK_M1XCLK (0)
105
106/* config 2 */
107#define SM501_PCI_MASTER_BASE (0x000058)
108#define SM501_ENDIAN_CONTROL (0x00005C)
109#define SM501_DEVICEID (0x000060)
110/* 0x050100A0 */
111
112#define SM501_PLLCLOCK_COUNT (0x000064)
113#define SM501_MISC_TIMING (0x000068)
114#define SM501_CURRENT_SDRAM_CLOCK (0x00006C)
115
116/* GPIO base */
117#define SM501_GPIO (0x010000)
118#define SM501_GPIO_DATA_LOW (0x00)
119#define SM501_GPIO_DATA_HIGH (0x04)
120#define SM501_GPIO_DDR_LOW (0x08)
121#define SM501_GPIO_DDR_HIGH (0x0C)
122#define SM501_GPIO_IRQ_SETUP (0x10)
123#define SM501_GPIO_IRQ_STATUS (0x14)
124#define SM501_GPIO_IRQ_RESET (0x14)
125
126/* I2C controller base */
127#define SM501_I2C (0x010040)
128#define SM501_I2C_BYTE_COUNT (0x00)
129#define SM501_I2C_CONTROL (0x01)
130#define SM501_I2C_STATUS (0x02)
131#define SM501_I2C_RESET (0x02)
132#define SM501_I2C_SLAVE_ADDRESS (0x03)
133#define SM501_I2C_DATA (0x04)
134
135/* SSP base */
136#define SM501_SSP (0x020000)
137
138/* Uart 0 base */
139#define SM501_UART0 (0x030000)
140
141/* Uart 1 base */
142#define SM501_UART1 (0x030020)
143
144/* USB host port base */
145#define SM501_USB_HOST (0x040000)
146
147/* USB slave/gadget base */
148#define SM501_USB_GADGET (0x060000)
149
150/* USB slave/gadget data port base */
151#define SM501_USB_GADGET_DATA (0x070000)
152
153/* Display contoller/video engine base */
154#define SM501_DC (0x080000)
155
156/* common defines for the SM501 address registers */
157#define SM501_ADDR_FLIP (1<<31)
158#define SM501_ADDR_EXT (1<<27)
159#define SM501_ADDR_CS1 (1<<26)
160#define SM501_ADDR_MASK (0x3f << 26)
161
162#define SM501_FIFO_MASK (0x3 << 16)
163#define SM501_FIFO_1 (0x0 << 16)
164#define SM501_FIFO_3 (0x1 << 16)
165#define SM501_FIFO_7 (0x2 << 16)
166#define SM501_FIFO_11 (0x3 << 16)
167
168/* common registers for panel and the crt */
169#define SM501_OFF_DC_H_TOT (0x000)
170#define SM501_OFF_DC_V_TOT (0x008)
171#define SM501_OFF_DC_H_SYNC (0x004)
172#define SM501_OFF_DC_V_SYNC (0x00C)
173
174#define SM501_DC_PANEL_CONTROL (0x000)
175
176#define SM501_DC_PANEL_CONTROL_FPEN (1<<27)
177#define SM501_DC_PANEL_CONTROL_BIAS (1<<26)
178#define SM501_DC_PANEL_CONTROL_DATA (1<<25)
179#define SM501_DC_PANEL_CONTROL_VDD (1<<24)
180#define SM501_DC_PANEL_CONTROL_DP (1<<23)
181
182#define SM501_DC_PANEL_CONTROL_TFT_888 (0<<21)
183#define SM501_DC_PANEL_CONTROL_TFT_333 (1<<21)
184#define SM501_DC_PANEL_CONTROL_TFT_444 (2<<21)
185
186#define SM501_DC_PANEL_CONTROL_DE (1<<20)
187
188#define SM501_DC_PANEL_CONTROL_LCD_TFT (0<<18)
189#define SM501_DC_PANEL_CONTROL_LCD_STN8 (1<<18)
190#define SM501_DC_PANEL_CONTROL_LCD_STN12 (2<<18)
191
192#define SM501_DC_PANEL_CONTROL_CP (1<<14)
193#define SM501_DC_PANEL_CONTROL_VSP (1<<13)
194#define SM501_DC_PANEL_CONTROL_HSP (1<<12)
195#define SM501_DC_PANEL_CONTROL_CK (1<<9)
196#define SM501_DC_PANEL_CONTROL_TE (1<<8)
197#define SM501_DC_PANEL_CONTROL_VPD (1<<7)
198#define SM501_DC_PANEL_CONTROL_VP (1<<6)
199#define SM501_DC_PANEL_CONTROL_HPD (1<<5)
200#define SM501_DC_PANEL_CONTROL_HP (1<<4)
201#define SM501_DC_PANEL_CONTROL_GAMMA (1<<3)
202#define SM501_DC_PANEL_CONTROL_EN (1<<2)
203
204#define SM501_DC_PANEL_CONTROL_8BPP (0<<0)
205#define SM501_DC_PANEL_CONTROL_16BPP (1<<0)
206#define SM501_DC_PANEL_CONTROL_32BPP (2<<0)
207
208
209#define SM501_DC_PANEL_PANNING_CONTROL (0x004)
210#define SM501_DC_PANEL_COLOR_KEY (0x008)
211#define SM501_DC_PANEL_FB_ADDR (0x00C)
212#define SM501_DC_PANEL_FB_OFFSET (0x010)
213#define SM501_DC_PANEL_FB_WIDTH (0x014)
214#define SM501_DC_PANEL_FB_HEIGHT (0x018)
215#define SM501_DC_PANEL_TL_LOC (0x01C)
216#define SM501_DC_PANEL_BR_LOC (0x020)
217#define SM501_DC_PANEL_H_TOT (0x024)
218#define SM501_DC_PANEL_H_SYNC (0x028)
219#define SM501_DC_PANEL_V_TOT (0x02C)
220#define SM501_DC_PANEL_V_SYNC (0x030)
221#define SM501_DC_PANEL_CUR_LINE (0x034)
222
223#define SM501_DC_VIDEO_CONTROL (0x040)
224#define SM501_DC_VIDEO_FB0_ADDR (0x044)
225#define SM501_DC_VIDEO_FB_WIDTH (0x048)
226#define SM501_DC_VIDEO_FB0_LAST_ADDR (0x04C)
227#define SM501_DC_VIDEO_TL_LOC (0x050)
228#define SM501_DC_VIDEO_BR_LOC (0x054)
229#define SM501_DC_VIDEO_SCALE (0x058)
230#define SM501_DC_VIDEO_INIT_SCALE (0x05C)
231#define SM501_DC_VIDEO_YUV_CONSTANTS (0x060)
232#define SM501_DC_VIDEO_FB1_ADDR (0x064)
233#define SM501_DC_VIDEO_FB1_LAST_ADDR (0x068)
234
235#define SM501_DC_VIDEO_ALPHA_CONTROL (0x080)
236#define SM501_DC_VIDEO_ALPHA_FB_ADDR (0x084)
237#define SM501_DC_VIDEO_ALPHA_FB_OFFSET (0x088)
238#define SM501_DC_VIDEO_ALPHA_FB_LAST_ADDR (0x08C)
239#define SM501_DC_VIDEO_ALPHA_TL_LOC (0x090)
240#define SM501_DC_VIDEO_ALPHA_BR_LOC (0x094)
241#define SM501_DC_VIDEO_ALPHA_SCALE (0x098)
242#define SM501_DC_VIDEO_ALPHA_INIT_SCALE (0x09C)
243#define SM501_DC_VIDEO_ALPHA_CHROMA_KEY (0x0A0)
244#define SM501_DC_VIDEO_ALPHA_COLOR_LOOKUP (0x0A4)
245
246#define SM501_DC_PANEL_HWC_BASE (0x0F0)
247#define SM501_DC_PANEL_HWC_ADDR (0x0F0)
248#define SM501_DC_PANEL_HWC_LOC (0x0F4)
249#define SM501_DC_PANEL_HWC_COLOR_1_2 (0x0F8)
250#define SM501_DC_PANEL_HWC_COLOR_3 (0x0FC)
251
252#define SM501_HWC_EN (1<<31)
253
254#define SM501_OFF_HWC_ADDR (0x00)
255#define SM501_OFF_HWC_LOC (0x04)
256#define SM501_OFF_HWC_COLOR_1_2 (0x08)
257#define SM501_OFF_HWC_COLOR_3 (0x0C)
258
259#define SM501_DC_ALPHA_CONTROL (0x100)
260#define SM501_DC_ALPHA_FB_ADDR (0x104)
261#define SM501_DC_ALPHA_FB_OFFSET (0x108)
262#define SM501_DC_ALPHA_TL_LOC (0x10C)
263#define SM501_DC_ALPHA_BR_LOC (0x110)
264#define SM501_DC_ALPHA_CHROMA_KEY (0x114)
265#define SM501_DC_ALPHA_COLOR_LOOKUP (0x118)
266
267#define SM501_DC_CRT_CONTROL (0x200)
268
269#define SM501_DC_CRT_CONTROL_TVP (1<<15)
270#define SM501_DC_CRT_CONTROL_CP (1<<14)
271#define SM501_DC_CRT_CONTROL_VSP (1<<13)
272#define SM501_DC_CRT_CONTROL_HSP (1<<12)
273#define SM501_DC_CRT_CONTROL_VS (1<<11)
274#define SM501_DC_CRT_CONTROL_BLANK (1<<10)
275#define SM501_DC_CRT_CONTROL_SEL (1<<9)
276#define SM501_DC_CRT_CONTROL_TE (1<<8)
277#define SM501_DC_CRT_CONTROL_PIXEL_MASK (0xF << 4)
278#define SM501_DC_CRT_CONTROL_GAMMA (1<<3)
279#define SM501_DC_CRT_CONTROL_ENABLE (1<<2)
280
281#define SM501_DC_CRT_CONTROL_8BPP (0<<0)
282#define SM501_DC_CRT_CONTROL_16BPP (1<<0)
283#define SM501_DC_CRT_CONTROL_32BPP (2<<0)
284
285#define SM501_DC_CRT_FB_ADDR (0x204)
286#define SM501_DC_CRT_FB_OFFSET (0x208)
287#define SM501_DC_CRT_H_TOT (0x20C)
288#define SM501_DC_CRT_H_SYNC (0x210)
289#define SM501_DC_CRT_V_TOT (0x214)
290#define SM501_DC_CRT_V_SYNC (0x218)
291#define SM501_DC_CRT_SIGNATURE_ANALYZER (0x21C)
292#define SM501_DC_CRT_CUR_LINE (0x220)
293#define SM501_DC_CRT_MONITOR_DETECT (0x224)
294
295#define SM501_DC_CRT_HWC_BASE (0x230)
296#define SM501_DC_CRT_HWC_ADDR (0x230)
297#define SM501_DC_CRT_HWC_LOC (0x234)
298#define SM501_DC_CRT_HWC_COLOR_1_2 (0x238)
299#define SM501_DC_CRT_HWC_COLOR_3 (0x23C)
300
301#define SM501_DC_PANEL_PALETTE (0x400)
302
303#define SM501_DC_VIDEO_PALETTE (0x800)
304
305#define SM501_DC_CRT_PALETTE (0xC00)
306
307/* Zoom Video port base */
308#define SM501_ZVPORT (0x090000)
309
310/* AC97/I2S base */
311#define SM501_AC97 (0x0A0000)
312
313/* 8051 micro controller base */
314#define SM501_UCONTROLLER (0x0B0000)
315
316/* 8051 micro controller SRAM base */
317#define SM501_UCONTROLLER_SRAM (0x0C0000)
318
319/* DMA base */
320#define SM501_DMA (0x0D0000)
321
322/* 2d engine base */
323#define SM501_2D_ENGINE (0x100000)
324#define SM501_2D_SOURCE (0x00)
325#define SM501_2D_DESTINATION (0x04)
326#define SM501_2D_DIMENSION (0x08)
327#define SM501_2D_CONTROL (0x0C)
328#define SM501_2D_PITCH (0x10)
329#define SM501_2D_FOREGROUND (0x14)
330#define SM501_2D_BACKGROUND (0x18)
331#define SM501_2D_STRETCH (0x1C)
332#define SM501_2D_COLOR_COMPARE (0x20)
333#define SM501_2D_COLOR_COMPARE_MASK (0x24)
334#define SM501_2D_MASK (0x28)
335#define SM501_2D_CLIP_TL (0x2C)
336#define SM501_2D_CLIP_BR (0x30)
337#define SM501_2D_MONO_PATTERN_LOW (0x34)
338#define SM501_2D_MONO_PATTERN_HIGH (0x38)
339#define SM501_2D_WINDOW_WIDTH (0x3C)
340#define SM501_2D_SOURCE_BASE (0x40)
341#define SM501_2D_DESTINATION_BASE (0x44)
342#define SM501_2D_ALPHA (0x48)
343#define SM501_2D_WRAP (0x4C)
344#define SM501_2D_STATUS (0x50)
345
346#define SM501_CSC_Y_SOURCE_BASE (0xC8)
347#define SM501_CSC_CONSTANTS (0xCC)
348#define SM501_CSC_Y_SOURCE_X (0xD0)
349#define SM501_CSC_Y_SOURCE_Y (0xD4)
350#define SM501_CSC_U_SOURCE_BASE (0xD8)
351#define SM501_CSC_V_SOURCE_BASE (0xDC)
352#define SM501_CSC_SOURCE_DIMENSION (0xE0)
353#define SM501_CSC_SOURCE_PITCH (0xE4)
354#define SM501_CSC_DESTINATION (0xE8)
355#define SM501_CSC_DESTINATION_DIMENSION (0xEC)
356#define SM501_CSC_DESTINATION_PITCH (0xF0)
357#define SM501_CSC_SCALE_FACTOR (0xF4)
358#define SM501_CSC_DESTINATION_BASE (0xF8)
359#define SM501_CSC_CONTROL (0xFC)
360
361/* 2d engine data port base */
362#define SM501_2D_ENGINE_DATA (0x110000)