]> bbs.cooldavid.org Git - net-next-2.6.git/blame - include/linux/pci.h
PCI: populate subsystem vendor and device IDs for PCI bridges
[net-next-2.6.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
16
17#ifndef LINUX_PCI_H
18#define LINUX_PCI_H
19
f46753c5 20#include <linux/pci_regs.h> /* The pci register defines */
1da177e4 21
1da177e4
LT
22/*
23 * The PCI interface treats multi-function devices as independent
24 * devices. The slot/function address of each device is encoded
25 * in a single byte as follows:
26 *
27 * 7:3 = slot
28 * 2:0 = function
29 */
05cca6e5 30#define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
1da177e4
LT
31#define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
32#define PCI_FUNC(devfn) ((devfn) & 0x07)
33
34/* Ioctls for /proc/bus/pci/X/Y nodes. */
35#define PCIIOC_BASE ('P' << 24 | 'C' << 16 | 'I' << 8)
36#define PCIIOC_CONTROLLER (PCIIOC_BASE | 0x00) /* Get controller for PCI device. */
37#define PCIIOC_MMAP_IS_IO (PCIIOC_BASE | 0x01) /* Set mmap state to I/O space. */
38#define PCIIOC_MMAP_IS_MEM (PCIIOC_BASE | 0x02) /* Set mmap state to MEM space. */
39#define PCIIOC_WRITE_COMBINE (PCIIOC_BASE | 0x03) /* Enable/disable write-combining. */
40
41#ifdef __KERNEL__
42
778382e0
DW
43#include <linux/mod_devicetable.h>
44
1da177e4 45#include <linux/types.h>
98db6f19 46#include <linux/init.h>
1da177e4
LT
47#include <linux/ioport.h>
48#include <linux/list.h>
4a7fb636 49#include <linux/compiler.h>
1da177e4 50#include <linux/errno.h>
f46753c5 51#include <linux/kobject.h>
bae94d02 52#include <asm/atomic.h>
1da177e4 53#include <linux/device.h>
1388cc96 54#include <linux/io.h>
74bb1bcc 55#include <linux/irqreturn.h>
1da177e4 56
7e7a43c3
AB
57/* Include the ID list */
58#include <linux/pci_ids.h>
59
f46753c5
AC
60/* pci_slot represents a physical slot */
61struct pci_slot {
62 struct pci_bus *bus; /* The bus this slot is on */
63 struct list_head list; /* node in list of slots on this bus */
64 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
65 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
66 struct kobject kobj;
67};
68
0ad772ec
AC
69static inline const char *pci_slot_name(const struct pci_slot *slot)
70{
71 return kobject_name(&slot->kobj);
72}
73
1da177e4
LT
74/* File state for mmap()s on /proc/bus/pci/X/Y */
75enum pci_mmap_state {
76 pci_mmap_io,
77 pci_mmap_mem
78};
79
80/* This defines the direction arg to the DMA mapping routines. */
81#define PCI_DMA_BIDIRECTIONAL 0
82#define PCI_DMA_TODEVICE 1
83#define PCI_DMA_FROMDEVICE 2
84#define PCI_DMA_NONE 3
85
fde09c6d
YZ
86/*
87 * For PCI devices, the region numbers are assigned this way:
88 */
89enum {
90 /* #0-5: standard PCI resources */
91 PCI_STD_RESOURCES,
92 PCI_STD_RESOURCE_END = 5,
93
94 /* #6: expansion ROM resource */
95 PCI_ROM_RESOURCE,
96
d1b054da
YZ
97 /* device specific resources */
98#ifdef CONFIG_PCI_IOV
99 PCI_IOV_RESOURCES,
100 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
101#endif
102
fde09c6d
YZ
103 /* resources assigned to buses behind the bridge */
104#define PCI_BRIDGE_RESOURCE_NUM 4
105
106 PCI_BRIDGE_RESOURCES,
107 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
108 PCI_BRIDGE_RESOURCE_NUM - 1,
109
110 /* total resources associated with a PCI device */
111 PCI_NUM_RESOURCES,
112
113 /* preserve this for compatibility */
114 DEVICE_COUNT_RESOURCE
115};
1da177e4
LT
116
117typedef int __bitwise pci_power_t;
118
4352dfd5
GKH
119#define PCI_D0 ((pci_power_t __force) 0)
120#define PCI_D1 ((pci_power_t __force) 1)
121#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
122#define PCI_D3hot ((pci_power_t __force) 3)
123#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 124#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 125#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 126
00240c38
AS
127/* Remember to update this when the list above changes! */
128extern const char *pci_power_names[];
129
130static inline const char *pci_power_name(pci_power_t state)
131{
132 return pci_power_names[1 + (int) state];
133}
134
aa8c6c93
RW
135#define PCI_PM_D2_DELAY 200
136#define PCI_PM_D3_WAIT 10
137#define PCI_PM_BUS_WAIT 50
138
392a1ce7
LV
139/** The pci_channel state describes connectivity between the CPU and
140 * the pci device. If some PCI bus between here and the pci device
141 * has crashed or locked up, this info is reflected here.
142 */
143typedef unsigned int __bitwise pci_channel_state_t;
144
145enum pci_channel_state {
146 /* I/O channel is in normal state */
147 pci_channel_io_normal = (__force pci_channel_state_t) 1,
148
149 /* I/O to channel is blocked */
150 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
151
152 /* PCI card is dead */
153 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
154};
155
f7bdd12d
BK
156typedef unsigned int __bitwise pcie_reset_state_t;
157
158enum pcie_reset_state {
159 /* Reset is NOT asserted (Use to deassert reset) */
160 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
161
162 /* Use #PERST to reset PCI-E device */
163 pcie_warm_reset = (__force pcie_reset_state_t) 2,
164
165 /* Use PCI-E Hot Reset to reset device */
166 pcie_hot_reset = (__force pcie_reset_state_t) 3
167};
168
ba698ad4
DM
169typedef unsigned short __bitwise pci_dev_flags_t;
170enum pci_dev_flags {
171 /* INTX_DISABLE in PCI_COMMAND register disables MSI
172 * generation too.
173 */
174 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) 1,
979b1791
AC
175 /* Device configuration is irrevocably lost if disabled into D3 */
176 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) 2,
ba698ad4
DM
177};
178
e1d3a908
SA
179enum pci_irq_reroute_variant {
180 INTEL_IRQ_REROUTE_VARIANT = 1,
181 MAX_IRQ_REROUTE_VARIANTS = 3
182};
183
6e325a62
MT
184typedef unsigned short __bitwise pci_bus_flags_t;
185enum pci_bus_flags {
d556ad4b
PO
186 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
187 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
6e325a62
MT
188};
189
41017f0c
SL
190struct pci_cap_saved_state {
191 struct hlist_node next;
192 char cap_nr;
193 u32 data[0];
194};
195
7d715a6c 196struct pcie_link_state;
ee69439c 197struct pci_vpd;
d1b054da 198struct pci_sriov;
302b4215 199struct pci_ats;
ee69439c 200
1da177e4
LT
201/*
202 * The pci_dev structure is used to describe PCI devices.
203 */
204struct pci_dev {
1da177e4
LT
205 struct list_head bus_list; /* node in per-bus list */
206 struct pci_bus *bus; /* bus this device is on */
207 struct pci_bus *subordinate; /* bus this device bridges to */
208
209 void *sysdata; /* hook for sys-specific extension */
210 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 211 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
212
213 unsigned int devfn; /* encoded device & function index */
214 unsigned short vendor;
215 unsigned short device;
216 unsigned short subsystem_vendor;
217 unsigned short subsystem_device;
218 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 219 u8 revision; /* PCI revision, low byte of class word */
1da177e4 220 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
994a65e2 221 u8 pcie_type; /* PCI-E device/port type */
1da177e4 222 u8 rom_base_reg; /* which config register controls the ROM */
ffeff788 223 u8 pin; /* which interrupt pin this device uses */
1da177e4
LT
224
225 struct pci_driver *driver; /* which driver has allocated this device */
226 u64 dma_mask; /* Mask of the bits of bus address this
227 device implements. Normally this is
228 0xffffffff. You only need to change
229 this if your device has broken DMA
230 or supports 64-bit transfers. */
231
4d57cdfa
FT
232 struct device_dma_parameters dma_parms;
233
1da177e4
LT
234 pci_power_t current_state; /* Current operating state. In ACPI-speak,
235 this is D0-D3, D0 being fully functional,
236 and D3 being off. */
337001b6
RW
237 int pm_cap; /* PM capability offset in the
238 configuration space */
239 unsigned int pme_support:5; /* Bitmask of states from which PME#
240 can be generated */
241 unsigned int d1_support:1; /* Low power state D1 is supported */
242 unsigned int d2_support:1; /* Low power state D2 is supported */
243 unsigned int no_d1d2:1; /* Only allow D0 and D3 */
e80bb09d 244 unsigned int wakeup_prepared:1;
1da177e4 245
7d715a6c
SL
246#ifdef CONFIG_PCIEASPM
247 struct pcie_link_state *link_state; /* ASPM link state. */
248#endif
249
392a1ce7 250 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
251 struct device dev; /* Generic device interface */
252
1da177e4
LT
253 int cfg_size; /* Size of configuration space */
254
255 /*
256 * Instead of touching interrupt line and base address registers
257 * directly, use the values stored here. They might be different!
258 */
259 unsigned int irq;
260 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
261
262 /* These fields are used by common fixups */
263 unsigned int transparent:1; /* Transparent PCI bridge */
264 unsigned int multifunction:1;/* Part of multi-function device */
265 /* keep track of device state */
8a1bc901 266 unsigned int is_added:1;
1da177e4 267 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 268 unsigned int no_msi:1; /* device may not use msi */
e04b0ea2 269 unsigned int block_ucfg_access:1; /* userspace config space access is blocked */
bd8481e1 270 unsigned int broken_parity_status:1; /* Device generates false positive parity */
e1d3a908 271 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
99dc804d
SL
272 unsigned int msi_enabled:1;
273 unsigned int msix_enabled:1;
58c3a727 274 unsigned int ari_enabled:1; /* ARI forwarding */
9ac7849e 275 unsigned int is_managed:1;
994a65e2 276 unsigned int is_pcie:1;
260d703a 277 unsigned int needs_freset:1; /* Dev requires fundamental reset */
aa8c6c93 278 unsigned int state_saved:1;
d1b054da 279 unsigned int is_physfn:1;
dd7cc44d 280 unsigned int is_virtfn:1;
711d5779 281 unsigned int reset_fn:1;
28760489 282 unsigned int is_hotplug_bridge:1;
05843961 283 unsigned int aer_firmware_first:1;
ba698ad4 284 pci_dev_flags_t dev_flags;
bae94d02 285 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 286
1da177e4 287 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 288 struct hlist_head saved_cap_space;
1da177e4
LT
289 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
290 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
291 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 292 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
ded86d8d 293#ifdef CONFIG_PCI_MSI
4aa9bc95 294 struct list_head msi_list;
ded86d8d 295#endif
94e61088 296 struct pci_vpd *vpd;
d1b054da 297#ifdef CONFIG_PCI_IOV
dd7cc44d
YZ
298 union {
299 struct pci_sriov *sriov; /* SR-IOV capability related */
300 struct pci_dev *physfn; /* the PF this VF is associated with */
301 };
302b4215 302 struct pci_ats *ats; /* Address Translation Service */
d1b054da 303#endif
1da177e4
LT
304};
305
65891215
ME
306extern struct pci_dev *alloc_pci_dev(void);
307
1da177e4
LT
308#define pci_dev_b(n) list_entry(n, struct pci_dev, bus_list)
309#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
310#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
311
a7369f1f
LV
312static inline int pci_channel_offline(struct pci_dev *pdev)
313{
314 return (pdev->error_state != pci_channel_io_normal);
315}
316
41017f0c 317static inline struct pci_cap_saved_state *pci_find_saved_cap(
05cca6e5 318 struct pci_dev *pci_dev, char cap)
41017f0c
SL
319{
320 struct pci_cap_saved_state *tmp;
321 struct hlist_node *pos;
322
323 hlist_for_each_entry(tmp, pos, &pci_dev->saved_cap_space, next) {
324 if (tmp->cap_nr == cap)
325 return tmp;
326 }
327 return NULL;
328}
329
330static inline void pci_add_saved_cap(struct pci_dev *pci_dev,
331 struct pci_cap_saved_state *new_cap)
332{
333 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
334}
335
1da177e4 336#ifndef PCI_BUS_NUM_RESOURCES
30a18d6c 337#define PCI_BUS_NUM_RESOURCES 16
1da177e4 338#endif
4352dfd5
GKH
339
340#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
341
342struct pci_bus {
343 struct list_head node; /* node in list of buses */
344 struct pci_bus *parent; /* parent bus this bridge is on */
345 struct list_head children; /* list of child buses */
346 struct list_head devices; /* list of devices on this bus */
347 struct pci_dev *self; /* bridge device as seen by parent */
f46753c5 348 struct list_head slots; /* list of slots on this bus */
1da177e4
LT
349 struct resource *resource[PCI_BUS_NUM_RESOURCES];
350 /* address space routed to this bus */
351
352 struct pci_ops *ops; /* configuration access functions */
353 void *sysdata; /* hook for sys-specific extension */
354 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
355
356 unsigned char number; /* bus number */
357 unsigned char primary; /* number of primary bridge */
358 unsigned char secondary; /* number of secondary bridge */
359 unsigned char subordinate; /* max number of subordinate buses */
360
361 char name[48];
362
363 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
6e325a62 364 pci_bus_flags_t bus_flags; /* Inherited by child busses */
1da177e4 365 struct device *bridge;
fd7d1ced 366 struct device dev;
1da177e4
LT
367 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
368 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 369 unsigned int is_added:1;
1da177e4
LT
370};
371
372#define pci_bus_b(n) list_entry(n, struct pci_bus, node)
fd7d1ced 373#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 374
79af72d7
KK
375/*
376 * Returns true if the pci bus is root (behind host-pci bridge),
377 * false otherwise
378 */
379static inline bool pci_is_root_bus(struct pci_bus *pbus)
380{
381 return !(pbus->parent);
382}
383
16cf0ebc
RW
384#ifdef CONFIG_PCI_MSI
385static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
386{
387 return pci_dev->msi_enabled || pci_dev->msix_enabled;
388}
389#else
390static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
391#endif
392
1da177e4
LT
393/*
394 * Error values that may be returned by PCI functions.
395 */
396#define PCIBIOS_SUCCESSFUL 0x00
397#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
398#define PCIBIOS_BAD_VENDOR_ID 0x83
399#define PCIBIOS_DEVICE_NOT_FOUND 0x86
400#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
401#define PCIBIOS_SET_FAILED 0x88
402#define PCIBIOS_BUFFER_TOO_SMALL 0x89
403
404/* Low-level architecture-dependent routines */
405
406struct pci_ops {
407 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
408 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
409};
410
b6ce068a
MW
411/*
412 * ACPI needs to be able to access PCI config space before we've done a
413 * PCI bus scan and created pci_bus structures.
414 */
415extern int raw_pci_read(unsigned int domain, unsigned int bus,
416 unsigned int devfn, int reg, int len, u32 *val);
417extern int raw_pci_write(unsigned int domain, unsigned int bus,
418 unsigned int devfn, int reg, int len, u32 val);
1da177e4
LT
419
420struct pci_bus_region {
c40a22e0
BH
421 resource_size_t start;
422 resource_size_t end;
1da177e4
LT
423};
424
425struct pci_dynids {
426 spinlock_t lock; /* protects list, index */
427 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
428};
429
392a1ce7
LV
430/* ---------------------------------------------------------------- */
431/** PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
579082df 432 * a set of callbacks in struct pci_error_handlers, then that device driver
392a1ce7
LV
433 * will be notified of PCI bus errors, and will be driven to recovery
434 * when an error occurs.
435 */
436
437typedef unsigned int __bitwise pci_ers_result_t;
438
439enum pci_ers_result {
440 /* no result/none/not supported in device driver */
441 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
442
443 /* Device driver can recover without slot reset */
444 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
445
446 /* Device driver wants slot to be reset. */
447 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
448
449 /* Device has completely failed, is unrecoverable */
450 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
451
452 /* Device driver is fully recovered and operational */
453 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
454};
455
456/* PCI bus error event callbacks */
05cca6e5 457struct pci_error_handlers {
392a1ce7
LV
458 /* PCI bus error detected on this device */
459 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 460 enum pci_channel_state error);
392a1ce7
LV
461
462 /* MMIO has been re-enabled, but not DMA */
463 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
464
465 /* PCI Express link has been reset */
466 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
467
468 /* PCI slot has been reset */
469 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
470
471 /* Device driver may resume normal operations */
472 void (*resume)(struct pci_dev *dev);
473};
474
475/* ---------------------------------------------------------------- */
476
1da177e4
LT
477struct module;
478struct pci_driver {
479 struct list_head node;
480 char *name;
1da177e4
LT
481 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
482 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
483 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
484 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
485 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
486 int (*resume_early) (struct pci_dev *dev);
1da177e4 487 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 488 void (*shutdown) (struct pci_dev *dev);
392a1ce7 489 struct pci_error_handlers *err_handler;
1da177e4
LT
490 struct device_driver driver;
491 struct pci_dynids dynids;
492};
493
05cca6e5 494#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4 495
90a1ba0c 496/**
9f9351bb 497 * DEFINE_PCI_DEVICE_TABLE - macro used to describe a pci device table
90a1ba0c
JB
498 * @_table: device table name
499 *
500 * This macro is used to create a struct pci_device_id array (a device table)
501 * in a generic manner.
502 */
9f9351bb 503#define DEFINE_PCI_DEVICE_TABLE(_table) \
90a1ba0c
JB
504 const struct pci_device_id _table[] __devinitconst
505
1da177e4
LT
506/**
507 * PCI_DEVICE - macro used to describe a specific pci device
508 * @vend: the 16 bit PCI Vendor ID
509 * @dev: the 16 bit PCI Device ID
510 *
511 * This macro is used to create a struct pci_device_id that matches a
512 * specific device. The subvendor and subdevice fields will be set to
513 * PCI_ANY_ID.
514 */
515#define PCI_DEVICE(vend,dev) \
516 .vendor = (vend), .device = (dev), \
517 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
518
519/**
520 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
521 * @dev_class: the class, subclass, prog-if triple for this device
522 * @dev_class_mask: the class mask for this device
523 *
524 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 525 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
526 * fields will be set to PCI_ANY_ID.
527 */
528#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
529 .class = (dev_class), .class_mask = (dev_class_mask), \
530 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
531 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
532
1597cacb
AC
533/**
534 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c322b28a
ZY
535 * @vendor: the vendor name
536 * @device: the 16 bit PCI Device ID
1597cacb
AC
537 *
538 * This macro is used to create a struct pci_device_id that matches a
539 * specific PCI device. The subvendor, and subdevice fields will be set
540 * to PCI_ANY_ID. The macro allows the next field to follow as the device
541 * private data.
542 */
543
544#define PCI_VDEVICE(vendor, device) \
545 PCI_VENDOR_ID_##vendor, (device), \
546 PCI_ANY_ID, PCI_ANY_ID, 0, 0
547
1da177e4
LT
548/* these external functions are only available when PCI support is enabled */
549#ifdef CONFIG_PCI
550
551extern struct bus_type pci_bus_type;
552
553/* Do NOT directly access these two variables, unless you are arch specific pci
554 * code, or pci core code. */
555extern struct list_head pci_root_buses; /* list of all known PCI buses */
ed4aaadb
ZY
556/* Some device drivers need know if pci is initiated */
557extern int no_pci_devices(void);
1da177e4
LT
558
559void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 560int __must_check pcibios_enable_device(struct pci_dev *, int mask);
05cca6e5 561char *pcibios_setup(char *str);
1da177e4
LT
562
563/* Used only when drivers/pci/setup.c is used */
e31dd6e4
GKH
564void pcibios_align_resource(void *, struct resource *, resource_size_t,
565 resource_size_t);
1da177e4
LT
566void pcibios_update_irq(struct pci_dev *, int irq);
567
568/* Generic PCI functions used internally */
569
570extern struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 571void pci_bus_add_devices(const struct pci_bus *bus);
05cca6e5
GKH
572struct pci_bus *pci_scan_bus_parented(struct device *parent, int bus,
573 struct pci_ops *ops, void *sysdata);
98db6f19 574static inline struct pci_bus * __devinit pci_scan_bus(int bus, struct pci_ops *ops,
05cca6e5 575 void *sysdata)
1da177e4 576{
c431ada4
RS
577 struct pci_bus *root_bus;
578 root_bus = pci_scan_bus_parented(NULL, bus, ops, sysdata);
579 if (root_bus)
580 pci_bus_add_devices(root_bus);
581 return root_bus;
1da177e4 582}
05cca6e5
GKH
583struct pci_bus *pci_create_bus(struct device *parent, int bus,
584 struct pci_ops *ops, void *sysdata);
585struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
586 int busnr);
f46753c5 587struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
588 const char *name,
589 struct hotplug_slot *hotplug);
f46753c5 590void pci_destroy_slot(struct pci_slot *slot);
d25b7c8d 591void pci_renumber_slot(struct pci_slot *slot, int slot_nr);
1da177e4 592int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 593struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 594void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 595unsigned int pci_scan_child_bus(struct pci_bus *bus);
b19441af 596int __must_check pci_bus_add_device(struct pci_dev *dev);
1da177e4 597void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
598struct resource *pci_find_parent_resource(const struct pci_dev *dev,
599 struct resource *res);
57c2cf71 600u8 pci_swizzle_interrupt_pin(struct pci_dev *dev, u8 pin);
1da177e4 601int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 602u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
1da177e4
LT
603extern struct pci_dev *pci_dev_get(struct pci_dev *dev);
604extern void pci_dev_put(struct pci_dev *dev);
605extern void pci_remove_bus(struct pci_bus *b);
606extern void pci_remove_bus_device(struct pci_dev *dev);
24f8aa9b 607extern void pci_stop_bus_device(struct pci_dev *dev);
b3743fa4 608void pci_setup_cardbus(struct pci_bus *bus);
6b4b78fe 609extern void pci_sort_breadthfirst(void);
1da177e4
LT
610
611/* Generic PCI functions exported to card drivers */
612
bd3989e0 613#ifdef CONFIG_PCI_LEGACY
05cca6e5
GKH
614struct pci_dev __deprecated *pci_find_device(unsigned int vendor,
615 unsigned int device,
b08508c4 616 struct pci_dev *from);
bd3989e0
JG
617#endif /* CONFIG_PCI_LEGACY */
618
388c8c16
JB
619enum pci_lost_interrupt_reason {
620 PCI_LOST_IRQ_NO_INFORMATION = 0,
621 PCI_LOST_IRQ_DISABLE_MSI,
622 PCI_LOST_IRQ_DISABLE_MSIX,
623 PCI_LOST_IRQ_DISABLE_ACPI,
624};
625enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
05cca6e5
GKH
626int pci_find_capability(struct pci_dev *dev, int cap);
627int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
628int pci_find_ext_capability(struct pci_dev *dev, int cap);
629int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
630int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 631struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 632
d42552c3
AM
633struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
634 struct pci_dev *from);
05cca6e5 635struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 636 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 637 struct pci_dev *from);
05cca6e5
GKH
638struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
639struct pci_dev *pci_get_bus_and_slot(unsigned int bus, unsigned int devfn);
640struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
641int pci_dev_present(const struct pci_device_id *ids);
642
05cca6e5
GKH
643int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
644 int where, u8 *val);
645int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
646 int where, u16 *val);
647int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
648 int where, u32 *val);
649int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
650 int where, u8 val);
651int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
652 int where, u16 val);
653int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
654 int where, u32 val);
a72b46c3 655struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1da177e4
LT
656
657static inline int pci_read_config_byte(struct pci_dev *dev, int where, u8 *val)
658{
05cca6e5 659 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
660}
661static inline int pci_read_config_word(struct pci_dev *dev, int where, u16 *val)
662{
05cca6e5 663 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
1da177e4 664}
05cca6e5
GKH
665static inline int pci_read_config_dword(struct pci_dev *dev, int where,
666 u32 *val)
1da177e4 667{
05cca6e5 668 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
669}
670static inline int pci_write_config_byte(struct pci_dev *dev, int where, u8 val)
671{
05cca6e5 672 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
673}
674static inline int pci_write_config_word(struct pci_dev *dev, int where, u16 val)
675{
05cca6e5 676 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
1da177e4 677}
05cca6e5
GKH
678static inline int pci_write_config_dword(struct pci_dev *dev, int where,
679 u32 val)
1da177e4 680{
05cca6e5 681 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
682}
683
4a7fb636 684int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
685int __must_check pci_enable_device_io(struct pci_dev *dev);
686int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 687int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
688int __must_check pcim_enable_device(struct pci_dev *pdev);
689void pcim_pin_device(struct pci_dev *pdev);
690
296ccb08
YS
691static inline int pci_is_enabled(struct pci_dev *pdev)
692{
693 return (atomic_read(&pdev->enable_cnt) > 0);
694}
695
9ac7849e
TH
696static inline int pci_is_managed(struct pci_dev *pdev)
697{
698 return pdev->is_managed;
699}
700
1da177e4
LT
701void pci_disable_device(struct pci_dev *dev);
702void pci_set_master(struct pci_dev *dev);
6a479079 703void pci_clear_master(struct pci_dev *dev);
f7bdd12d 704int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
15ea76d4 705int pci_set_cacheline_size(struct pci_dev *dev);
1da177e4 706#define HAVE_PCI_SET_MWI
4a7fb636 707int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 708int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 709void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 710void pci_intx(struct pci_dev *dev, int enable);
f5f2b131 711void pci_msi_off(struct pci_dev *dev);
9c8550ee
LT
712int pci_set_dma_mask(struct pci_dev *dev, u64 mask);
713int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask);
4d57cdfa 714int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size);
59fc67de 715int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask);
d556ad4b
PO
716int pcix_get_max_mmrbc(struct pci_dev *dev);
717int pcix_get_mmrbc(struct pci_dev *dev);
718int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 719int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 720int pcie_set_readrq(struct pci_dev *dev, int rq);
8c1c699f 721int __pci_reset_function(struct pci_dev *dev);
8dd7f803 722int pci_reset_function(struct pci_dev *dev);
14add80b 723void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 724int __must_check pci_assign_resource(struct pci_dev *dev, int i);
c87deff7 725int pci_select_bars(struct pci_dev *dev, unsigned long flags);
1da177e4
LT
726
727/* ROM control related routines */
e416de5e
AC
728int pci_enable_rom(struct pci_dev *pdev);
729void pci_disable_rom(struct pci_dev *pdev);
144a50ea 730void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 731void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
97c44836 732size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
1da177e4
LT
733
734/* Power management related routines */
735int pci_save_state(struct pci_dev *dev);
736int pci_restore_state(struct pci_dev *dev);
0e5dd46b 737int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
9c8550ee
LT
738int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
739pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 740bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 741void pci_pme_active(struct pci_dev *dev, bool enable);
7d9a73f6 742int pci_enable_wake(struct pci_dev *dev, pci_power_t state, bool enable);
0235c4fc 743int pci_wake_from_d3(struct pci_dev *dev, bool enable);
e5899e1b 744pci_power_t pci_target_state(struct pci_dev *dev);
404cc2d8
RW
745int pci_prepare_to_sleep(struct pci_dev *dev);
746int pci_back_from_sleep(struct pci_dev *dev);
1da177e4 747
ce5ccdef 748/* Functions for PCI Hotplug drivers to use */
05cca6e5 749int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
3ed4fd96
AC
750#ifdef CONFIG_HOTPLUG
751unsigned int pci_rescan_bus(struct pci_bus *bus);
752#endif
ce5ccdef 753
287d19ce
SH
754/* Vital product data routines */
755ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
756ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
db567943 757int pci_vpd_truncate(struct pci_dev *dev, size_t size);
287d19ce 758
1da177e4 759/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
ea741551 760void pci_bus_assign_resources(const struct pci_bus *bus);
1da177e4
LT
761void pci_bus_size_bridges(struct pci_bus *bus);
762int pci_claim_resource(struct pci_dev *, int);
763void pci_assign_unassigned_resources(void);
764void pdev_enable_device(struct pci_dev *);
765void pdev_sort_resources(struct pci_dev *, struct resource_list *);
842de40d 766int pci_enable_resources(struct pci_dev *, int mask);
1da177e4
LT
767void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
768 int (*)(struct pci_dev *, u8, u8));
769#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 770int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 771int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 772void pci_release_regions(struct pci_dev *);
4a7fb636 773int __must_check pci_request_region(struct pci_dev *, int, const char *);
e8de1481 774int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1da177e4 775void pci_release_region(struct pci_dev *, int);
c87deff7 776int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 777int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 778void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
779
780/* drivers/pci/bus.c */
4a7fb636
AM
781int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
782 struct resource *res, resource_size_t size,
783 resource_size_t align, resource_size_t min,
784 unsigned int type_mask,
785 void (*alignf)(void *, struct resource *,
786 resource_size_t, resource_size_t),
787 void *alignf_data);
1da177e4
LT
788void pci_enable_bridges(struct pci_bus *bus);
789
863b18f4 790/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
791int __must_check __pci_register_driver(struct pci_driver *, struct module *,
792 const char *mod_name);
bba81165
AM
793
794/*
795 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
796 */
797#define pci_register_driver(driver) \
798 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 799
05cca6e5
GKH
800void pci_unregister_driver(struct pci_driver *dev);
801void pci_remove_behind_bridge(struct pci_dev *dev);
802struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
9dba910e
TH
803int pci_add_dynid(struct pci_driver *drv,
804 unsigned int vendor, unsigned int device,
805 unsigned int subvendor, unsigned int subdevice,
806 unsigned int class, unsigned int class_mask,
807 unsigned long driver_data);
05cca6e5
GKH
808const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
809 struct pci_dev *dev);
810int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
811 int pass);
1da177e4 812
70298c6e 813void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
cecf4864 814 void *userdata);
70b9f7dc 815int pci_cfg_space_size_ext(struct pci_dev *dev);
ac7dc65a 816int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 817unsigned char pci_bus_max_busnr(struct pci_bus *bus);
cecf4864 818
deb2d2ec
BH
819int pci_set_vga_state(struct pci_dev *pdev, bool decode,
820 unsigned int command_bits, bool change_bridge);
1da177e4
LT
821/* kmem_cache style wrapper around pci_alloc_consistent() */
822
823#include <linux/dmapool.h>
824
825#define pci_pool dma_pool
826#define pci_pool_create(name, pdev, size, align, allocation) \
827 dma_pool_create(name, &pdev->dev, size, align, allocation)
828#define pci_pool_destroy(pool) dma_pool_destroy(pool)
829#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
830#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
831
e24c2d96
DM
832enum pci_dma_burst_strategy {
833 PCI_DMA_BURST_INFINITY, /* make bursts as large as possible,
834 strategy_parameter is N/A */
835 PCI_DMA_BURST_BOUNDARY, /* disconnect at every strategy_parameter
836 byte boundaries */
837 PCI_DMA_BURST_MULTIPLE, /* disconnect at some multiple of
838 strategy_parameter byte boundaries */
839};
840
1da177e4 841struct msix_entry {
16dbef4a 842 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
843 u16 entry; /* driver uses to specify entry, OS writes */
844};
845
0366f8f7 846
1da177e4 847#ifndef CONFIG_PCI_MSI
1c8d7b0a 848static inline int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec)
05cca6e5
GKH
849{
850 return -1;
851}
852
d52877c7
YL
853static inline void pci_msi_shutdown(struct pci_dev *dev)
854{ }
05cca6e5
GKH
855static inline void pci_disable_msi(struct pci_dev *dev)
856{ }
857
a52e2e35
RW
858static inline int pci_msix_table_size(struct pci_dev *dev)
859{
860 return 0;
861}
05cca6e5
GKH
862static inline int pci_enable_msix(struct pci_dev *dev,
863 struct msix_entry *entries, int nvec)
864{
865 return -1;
866}
867
d52877c7
YL
868static inline void pci_msix_shutdown(struct pci_dev *dev)
869{ }
05cca6e5
GKH
870static inline void pci_disable_msix(struct pci_dev *dev)
871{ }
872
873static inline void msi_remove_pci_irq_vectors(struct pci_dev *dev)
874{ }
875
876static inline void pci_restore_msi_state(struct pci_dev *dev)
877{ }
07ae95f9
AP
878static inline int pci_msi_enabled(void)
879{
880 return 0;
881}
1da177e4 882#else
1c8d7b0a 883extern int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec);
d52877c7 884extern void pci_msi_shutdown(struct pci_dev *dev);
1da177e4 885extern void pci_disable_msi(struct pci_dev *dev);
a52e2e35 886extern int pci_msix_table_size(struct pci_dev *dev);
05cca6e5 887extern int pci_enable_msix(struct pci_dev *dev,
1da177e4 888 struct msix_entry *entries, int nvec);
d52877c7 889extern void pci_msix_shutdown(struct pci_dev *dev);
1da177e4
LT
890extern void pci_disable_msix(struct pci_dev *dev);
891extern void msi_remove_pci_irq_vectors(struct pci_dev *dev);
94688cf2 892extern void pci_restore_msi_state(struct pci_dev *dev);
07ae95f9 893extern int pci_msi_enabled(void);
1da177e4
LT
894#endif
895
3e1b1600
AP
896#ifndef CONFIG_PCIEASPM
897static inline int pcie_aspm_enabled(void)
898{
899 return 0;
900}
901#else
902extern int pcie_aspm_enabled(void);
903#endif
904
43c16408
AP
905#ifndef CONFIG_PCIE_ECRC
906static inline void pcie_set_ecrc_checking(struct pci_dev *dev)
907{
908 return;
909}
910static inline void pcie_ecrc_get_policy(char *str) {};
911#else
912extern void pcie_set_ecrc_checking(struct pci_dev *dev);
913extern void pcie_ecrc_get_policy(char *str);
914#endif
915
1c8d7b0a
MW
916#define pci_enable_msi(pdev) pci_enable_msi_block(pdev, 1)
917
8b955b0d 918#ifdef CONFIG_HT_IRQ
8b955b0d
EB
919/* The functions a driver should call */
920int ht_create_irq(struct pci_dev *dev, int idx);
921void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
922#endif /* CONFIG_HT_IRQ */
923
e04b0ea2
BK
924extern void pci_block_user_cfg_access(struct pci_dev *dev);
925extern void pci_unblock_user_cfg_access(struct pci_dev *dev);
926
4352dfd5
GKH
927/*
928 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
929 * a PCI domain is defined to be a set of PCI busses which share
930 * configuration space.
931 */
32a2eea7
JG
932#ifdef CONFIG_PCI_DOMAINS
933extern int pci_domains_supported;
934#else
935enum { pci_domains_supported = 0 };
05cca6e5
GKH
936static inline int pci_domain_nr(struct pci_bus *bus)
937{
938 return 0;
939}
940
4352dfd5
GKH
941static inline int pci_proc_domain(struct pci_bus *bus)
942{
943 return 0;
944}
32a2eea7 945#endif /* CONFIG_PCI_DOMAINS */
1da177e4 946
4352dfd5 947#else /* CONFIG_PCI is not enabled */
1da177e4
LT
948
949/*
950 * If the system does not have PCI, clearly these return errors. Define
951 * these as simple inline functions to avoid hair in drivers.
952 */
953
05cca6e5
GKH
954#define _PCI_NOP(o, s, t) \
955 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
956 int where, t val) \
1da177e4 957 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
958
959#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
960 _PCI_NOP(o, word, u16 x) \
961 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
962_PCI_NOP_ALL(read, *)
963_PCI_NOP_ALL(write,)
964
05cca6e5
GKH
965static inline struct pci_dev *pci_find_device(unsigned int vendor,
966 unsigned int device,
b08508c4 967 struct pci_dev *from)
05cca6e5
GKH
968{
969 return NULL;
970}
1da177e4 971
d42552c3 972static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
973 unsigned int device,
974 struct pci_dev *from)
975{
976 return NULL;
977}
d42552c3 978
05cca6e5
GKH
979static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
980 unsigned int device,
981 unsigned int ss_vendor,
982 unsigned int ss_device,
b08508c4 983 struct pci_dev *from)
05cca6e5
GKH
984{
985 return NULL;
986}
1da177e4 987
05cca6e5
GKH
988static inline struct pci_dev *pci_get_class(unsigned int class,
989 struct pci_dev *from)
990{
991 return NULL;
992}
1da177e4
LT
993
994#define pci_dev_present(ids) (0)
ed4aaadb 995#define no_pci_devices() (1)
1da177e4
LT
996#define pci_dev_put(dev) do { } while (0)
997
05cca6e5
GKH
998static inline void pci_set_master(struct pci_dev *dev)
999{ }
1000
1001static inline int pci_enable_device(struct pci_dev *dev)
1002{
1003 return -EIO;
1004}
1005
1006static inline void pci_disable_device(struct pci_dev *dev)
1007{ }
1008
1009static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
1010{
1011 return -EIO;
1012}
1013
80be0385
RD
1014static inline int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
1015{
1016 return -EIO;
1017}
1018
4d57cdfa
FT
1019static inline int pci_set_dma_max_seg_size(struct pci_dev *dev,
1020 unsigned int size)
1021{
1022 return -EIO;
1023}
1024
59fc67de
FT
1025static inline int pci_set_dma_seg_boundary(struct pci_dev *dev,
1026 unsigned long mask)
1027{
1028 return -EIO;
1029}
1030
05cca6e5
GKH
1031static inline int pci_assign_resource(struct pci_dev *dev, int i)
1032{
1033 return -EBUSY;
1034}
1035
1036static inline int __pci_register_driver(struct pci_driver *drv,
1037 struct module *owner)
1038{
1039 return 0;
1040}
1041
1042static inline int pci_register_driver(struct pci_driver *drv)
1043{
1044 return 0;
1045}
1046
1047static inline void pci_unregister_driver(struct pci_driver *drv)
1048{ }
1049
1050static inline int pci_find_capability(struct pci_dev *dev, int cap)
1051{
1052 return 0;
1053}
1054
1055static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1056 int cap)
1057{
1058 return 0;
1059}
1060
1061static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
1062{
1063 return 0;
1064}
1065
1da177e4 1066/* Power management related routines */
05cca6e5
GKH
1067static inline int pci_save_state(struct pci_dev *dev)
1068{
1069 return 0;
1070}
1071
1072static inline int pci_restore_state(struct pci_dev *dev)
1073{
1074 return 0;
1075}
1da177e4 1076
05cca6e5
GKH
1077static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
1078{
1079 return 0;
1080}
1081
1082static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1083 pm_message_t state)
1084{
1085 return PCI_D0;
1086}
1087
1088static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1089 int enable)
1090{
1091 return 0;
1092}
1093
1094static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
1095{
1096 return -EIO;
1097}
1098
1099static inline void pci_release_regions(struct pci_dev *dev)
1100{ }
0da0ead9 1101
a46e8126
KG
1102#define pci_dma_burst_advice(pdev, strat, strategy_parameter) do { } while (0)
1103
05cca6e5
GKH
1104static inline void pci_block_user_cfg_access(struct pci_dev *dev)
1105{ }
1106
1107static inline void pci_unblock_user_cfg_access(struct pci_dev *dev)
1108{ }
e04b0ea2 1109
d80d0217
RD
1110static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1111{ return NULL; }
1112
1113static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1114 unsigned int devfn)
1115{ return NULL; }
1116
1117static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1118 unsigned int devfn)
1119{ return NULL; }
1120
4352dfd5 1121#endif /* CONFIG_PCI */
1da177e4 1122
4352dfd5
GKH
1123/* Include architecture-dependent settings and functions */
1124
1125#include <asm/pci.h>
1da177e4 1126
1f82de10
YL
1127#ifndef PCIBIOS_MAX_MEM_32
1128#define PCIBIOS_MAX_MEM_32 (-1)
1129#endif
1130
1da177e4
LT
1131/* these helpers provide future and backwards compatibility
1132 * for accessing popular PCI BAR info */
05cca6e5
GKH
1133#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1134#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1135#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1136#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1137 ((pci_resource_start((dev), (bar)) == 0 && \
1138 pci_resource_end((dev), (bar)) == \
1139 pci_resource_start((dev), (bar))) ? 0 : \
1140 \
1141 (pci_resource_end((dev), (bar)) - \
1142 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1143
1144/* Similar to the helpers above, these manipulate per-pci_dev
1145 * driver-specific data. They are really just a wrapper around
1146 * the generic device structure functions of these calls.
1147 */
05cca6e5 1148static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1149{
1150 return dev_get_drvdata(&pdev->dev);
1151}
1152
05cca6e5 1153static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1154{
1155 dev_set_drvdata(&pdev->dev, data);
1156}
1157
1158/* If you want to know what to call your pci_dev, ask this function.
1159 * Again, it's a wrapper around the generic device.
1160 */
2fc90f61 1161static inline const char *pci_name(const struct pci_dev *pdev)
1da177e4 1162{
c6c4f070 1163 return dev_name(&pdev->dev);
1da177e4
LT
1164}
1165
2311b1f2
ME
1166
1167/* Some archs don't want to expose struct resource to userland as-is
1168 * in sysfs and /proc
1169 */
1170#ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
1171static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1172 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1173 resource_size_t *end)
2311b1f2
ME
1174{
1175 *start = rsrc->start;
1176 *end = rsrc->end;
1177}
1178#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1179
1180
1da177e4
LT
1181/*
1182 * The world is not perfect and supplies us with broken PCI devices.
1183 * For at least a part of these bugs we need a work-around, so both
1184 * generic (drivers/pci/quirks.c) and per-architecture code can define
1185 * fixup hooks to be called for particular buggy devices.
1186 */
1187
1188struct pci_fixup {
1189 u16 vendor, device; /* You can use PCI_ANY_ID here of course */
1190 void (*hook)(struct pci_dev *dev);
1191};
1192
1193enum pci_fixup_pass {
1194 pci_fixup_early, /* Before probing BARs */
1195 pci_fixup_header, /* After reading configuration header */
1196 pci_fixup_final, /* Final phase of device fixups */
1197 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e
RW
1198 pci_fixup_resume, /* pci_device_resume() */
1199 pci_fixup_suspend, /* pci_device_suspend */
1200 pci_fixup_resume_early, /* pci_device_resume_early() */
1da177e4
LT
1201};
1202
1203/* Anonymous variables would be nice... */
1204#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, hook) \
3ff6eecc 1205 static const struct pci_fixup __pci_fixup_##name __used \
1da177e4
LT
1206 __attribute__((__section__(#section))) = { vendor, device, hook };
1207#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1208 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
1209 vendor##device##hook, vendor, device, hook)
1210#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1211 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
1212 vendor##device##hook, vendor, device, hook)
1213#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1214 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
1215 vendor##device##hook, vendor, device, hook)
1216#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1217 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
1218 vendor##device##hook, vendor, device, hook)
1597cacb
AC
1219#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1220 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
1221 resume##vendor##device##hook, vendor, device, hook)
e1a2a51e
RW
1222#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1223 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
1224 resume_early##vendor##device##hook, vendor, device, hook)
1225#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1226 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
1227 suspend##vendor##device##hook, vendor, device, hook)
1da177e4
LT
1228
1229
1230void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
1231
05cca6e5 1232void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1233void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1234void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
5ea81769 1235int pcim_iomap_regions(struct pci_dev *pdev, u16 mask, const char *name);
916fbfb7
TH
1236int pcim_iomap_regions_request_all(struct pci_dev *pdev, u16 mask,
1237 const char *name);
ec04b075 1238void pcim_iounmap_regions(struct pci_dev *pdev, u16 mask);
5ea81769 1239
1da177e4 1240extern int pci_pci_problems;
236561e5 1241#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1242#define PCIPCI_TRITON 2
1243#define PCIPCI_NATOMA 4
1244#define PCIPCI_VIAETBF 8
1245#define PCIPCI_VSFX 16
236561e5
AC
1246#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1247#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1248
4516a618
AN
1249extern unsigned long pci_cardbus_io_size;
1250extern unsigned long pci_cardbus_mem_size;
ac1aa47b
JB
1251extern u8 pci_dfl_cache_line_size;
1252extern u8 pci_cache_line_size;
4516a618 1253
28760489
EB
1254extern unsigned long pci_hotplug_io_size;
1255extern unsigned long pci_hotplug_mem_size;
1256
19792a08
AB
1257int pcibios_add_platform_entries(struct pci_dev *dev);
1258void pcibios_disable_device(struct pci_dev *dev);
1259int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1260 enum pcie_reset_state state);
575e3348 1261
7752d5cf 1262#ifdef CONFIG_PCI_MMCONFIG
bb63b421 1263extern void __init pci_mmcfg_early_init(void);
7752d5cf
RH
1264extern void __init pci_mmcfg_late_init(void);
1265#else
bb63b421 1266static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1267static inline void pci_mmcfg_late_init(void) { }
1268#endif
1269
0ef5f8f6
AP
1270int pci_ext_cfg_avail(struct pci_dev *dev);
1271
1684f5dd 1272void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
aa42d7c6 1273
dd7cc44d
YZ
1274#ifdef CONFIG_PCI_IOV
1275extern int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1276extern void pci_disable_sriov(struct pci_dev *dev);
74bb1bcc 1277extern irqreturn_t pci_sriov_migration(struct pci_dev *dev);
dd7cc44d
YZ
1278#else
1279static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
1280{
1281 return -ENODEV;
1282}
1283static inline void pci_disable_sriov(struct pci_dev *dev)
1284{
1285}
74bb1bcc
YZ
1286static inline irqreturn_t pci_sriov_migration(struct pci_dev *dev)
1287{
1288 return IRQ_NONE;
1289}
dd7cc44d
YZ
1290#endif
1291
c825bc94
KK
1292#if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
1293extern void pci_hp_create_module_link(struct pci_slot *pci_slot);
1294extern void pci_hp_remove_module_link(struct pci_slot *pci_slot);
1295#endif
1296
1da177e4
LT
1297#endif /* __KERNEL__ */
1298#endif /* LINUX_PCI_H */