]> bbs.cooldavid.org Git - net-next-2.6.git/blame - include/linux/pci.h
PCI: Flush MSI-X table writes
[net-next-2.6.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
16
17#ifndef LINUX_PCI_H
18#define LINUX_PCI_H
19
4352dfd5
GKH
20/* Include the pci register defines */
21#include <linux/pci_regs.h>
1da177e4 22
1da177e4
LT
23/*
24 * The PCI interface treats multi-function devices as independent
25 * devices. The slot/function address of each device is encoded
26 * in a single byte as follows:
27 *
28 * 7:3 = slot
29 * 2:0 = function
30 */
31#define PCI_DEVFN(slot,func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
32#define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
33#define PCI_FUNC(devfn) ((devfn) & 0x07)
34
35/* Ioctls for /proc/bus/pci/X/Y nodes. */
36#define PCIIOC_BASE ('P' << 24 | 'C' << 16 | 'I' << 8)
37#define PCIIOC_CONTROLLER (PCIIOC_BASE | 0x00) /* Get controller for PCI device. */
38#define PCIIOC_MMAP_IS_IO (PCIIOC_BASE | 0x01) /* Set mmap state to I/O space. */
39#define PCIIOC_MMAP_IS_MEM (PCIIOC_BASE | 0x02) /* Set mmap state to MEM space. */
40#define PCIIOC_WRITE_COMBINE (PCIIOC_BASE | 0x03) /* Enable/disable write-combining. */
41
42#ifdef __KERNEL__
43
778382e0
DW
44#include <linux/mod_devicetable.h>
45
1da177e4 46#include <linux/types.h>
1da177e4
LT
47#include <linux/ioport.h>
48#include <linux/list.h>
4a7fb636 49#include <linux/compiler.h>
1da177e4 50#include <linux/errno.h>
bae94d02 51#include <asm/atomic.h>
1da177e4
LT
52#include <linux/device.h>
53
7e7a43c3
AB
54/* Include the ID list */
55#include <linux/pci_ids.h>
56
1da177e4
LT
57/* File state for mmap()s on /proc/bus/pci/X/Y */
58enum pci_mmap_state {
59 pci_mmap_io,
60 pci_mmap_mem
61};
62
63/* This defines the direction arg to the DMA mapping routines. */
64#define PCI_DMA_BIDIRECTIONAL 0
65#define PCI_DMA_TODEVICE 1
66#define PCI_DMA_FROMDEVICE 2
67#define PCI_DMA_NONE 3
68
69#define DEVICE_COUNT_COMPATIBLE 4
70#define DEVICE_COUNT_RESOURCE 12
71
72typedef int __bitwise pci_power_t;
73
4352dfd5
GKH
74#define PCI_D0 ((pci_power_t __force) 0)
75#define PCI_D1 ((pci_power_t __force) 1)
76#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
77#define PCI_D3hot ((pci_power_t __force) 3)
78#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 79#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 80#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 81
392a1ce7
LV
82/** The pci_channel state describes connectivity between the CPU and
83 * the pci device. If some PCI bus between here and the pci device
84 * has crashed or locked up, this info is reflected here.
85 */
86typedef unsigned int __bitwise pci_channel_state_t;
87
88enum pci_channel_state {
89 /* I/O channel is in normal state */
90 pci_channel_io_normal = (__force pci_channel_state_t) 1,
91
92 /* I/O to channel is blocked */
93 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
94
95 /* PCI card is dead */
96 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
97};
98
6e325a62
MT
99typedef unsigned short __bitwise pci_bus_flags_t;
100enum pci_bus_flags {
e778272d 101 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
6e325a62
MT
102};
103
41017f0c
SL
104struct pci_cap_saved_state {
105 struct hlist_node next;
106 char cap_nr;
107 u32 data[0];
108};
109
1da177e4
LT
110/*
111 * The pci_dev structure is used to describe PCI devices.
112 */
113struct pci_dev {
114 struct list_head global_list; /* node in list of all PCI devices */
115 struct list_head bus_list; /* node in per-bus list */
116 struct pci_bus *bus; /* bus this device is on */
117 struct pci_bus *subordinate; /* bus this device bridges to */
118
119 void *sysdata; /* hook for sys-specific extension */
120 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
121
122 unsigned int devfn; /* encoded device & function index */
123 unsigned short vendor;
124 unsigned short device;
125 unsigned short subsystem_vendor;
126 unsigned short subsystem_device;
127 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
128 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
129 u8 rom_base_reg; /* which config register controls the ROM */
ffeff788 130 u8 pin; /* which interrupt pin this device uses */
1da177e4
LT
131
132 struct pci_driver *driver; /* which driver has allocated this device */
133 u64 dma_mask; /* Mask of the bits of bus address this
134 device implements. Normally this is
135 0xffffffff. You only need to change
136 this if your device has broken DMA
137 or supports 64-bit transfers. */
138
139 pci_power_t current_state; /* Current operating state. In ACPI-speak,
140 this is D0-D3, D0 being fully functional,
141 and D3 being off. */
142
392a1ce7 143 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
144 struct device dev; /* Generic device interface */
145
146 /* device is compatible with these IDs */
147 unsigned short vendor_compatible[DEVICE_COUNT_COMPATIBLE];
148 unsigned short device_compatible[DEVICE_COUNT_COMPATIBLE];
149
150 int cfg_size; /* Size of configuration space */
151
152 /*
153 * Instead of touching interrupt line and base address registers
154 * directly, use the values stored here. They might be different!
155 */
156 unsigned int irq;
157 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
158
159 /* These fields are used by common fixups */
160 unsigned int transparent:1; /* Transparent PCI bridge */
161 unsigned int multifunction:1;/* Part of multi-function device */
162 /* keep track of device state */
1da177e4 163 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 164 unsigned int no_msi:1; /* device may not use msi */
ffadcc2f 165 unsigned int no_d1d2:1; /* only allow d0 or d3 */
e04b0ea2 166 unsigned int block_ucfg_access:1; /* userspace config space access is blocked */
bd8481e1 167 unsigned int broken_parity_status:1; /* Device generates false positive parity */
99dc804d
SL
168 unsigned int msi_enabled:1;
169 unsigned int msix_enabled:1;
9ac7849e 170 unsigned int is_managed:1;
bae94d02 171 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 172
1da177e4 173 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 174 struct hlist_head saved_cap_space;
1da177e4
LT
175 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
176 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
177 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
ded86d8d
EB
178#ifdef CONFIG_PCI_MSI
179 unsigned int first_msi_irq;
180#endif
1da177e4
LT
181};
182
183#define pci_dev_g(n) list_entry(n, struct pci_dev, global_list)
184#define pci_dev_b(n) list_entry(n, struct pci_dev, bus_list)
185#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
186#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
187
a7369f1f
LV
188static inline int pci_channel_offline(struct pci_dev *pdev)
189{
190 return (pdev->error_state != pci_channel_io_normal);
191}
192
41017f0c
SL
193static inline struct pci_cap_saved_state *pci_find_saved_cap(
194 struct pci_dev *pci_dev,char cap)
195{
196 struct pci_cap_saved_state *tmp;
197 struct hlist_node *pos;
198
199 hlist_for_each_entry(tmp, pos, &pci_dev->saved_cap_space, next) {
200 if (tmp->cap_nr == cap)
201 return tmp;
202 }
203 return NULL;
204}
205
206static inline void pci_add_saved_cap(struct pci_dev *pci_dev,
207 struct pci_cap_saved_state *new_cap)
208{
209 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
210}
211
1da177e4
LT
212/*
213 * For PCI devices, the region numbers are assigned this way:
214 *
215 * 0-5 standard PCI regions
216 * 6 expansion ROM
217 * 7-10 bridges: address space assigned to buses behind the bridge
218 */
219
4352dfd5
GKH
220#define PCI_ROM_RESOURCE 6
221#define PCI_BRIDGE_RESOURCES 7
222#define PCI_NUM_RESOURCES 11
1da177e4
LT
223
224#ifndef PCI_BUS_NUM_RESOURCES
4352dfd5 225#define PCI_BUS_NUM_RESOURCES 8
1da177e4 226#endif
4352dfd5
GKH
227
228#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
229
230struct pci_bus {
231 struct list_head node; /* node in list of buses */
232 struct pci_bus *parent; /* parent bus this bridge is on */
233 struct list_head children; /* list of child buses */
234 struct list_head devices; /* list of devices on this bus */
235 struct pci_dev *self; /* bridge device as seen by parent */
236 struct resource *resource[PCI_BUS_NUM_RESOURCES];
237 /* address space routed to this bus */
238
239 struct pci_ops *ops; /* configuration access functions */
240 void *sysdata; /* hook for sys-specific extension */
241 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
242
243 unsigned char number; /* bus number */
244 unsigned char primary; /* number of primary bridge */
245 unsigned char secondary; /* number of secondary bridge */
246 unsigned char subordinate; /* max number of subordinate buses */
247
248 char name[48];
249
250 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
6e325a62 251 pci_bus_flags_t bus_flags; /* Inherited by child busses */
1da177e4
LT
252 struct device *bridge;
253 struct class_device class_dev;
254 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
255 struct bin_attribute *legacy_mem; /* legacy mem */
256};
257
258#define pci_bus_b(n) list_entry(n, struct pci_bus, node)
259#define to_pci_bus(n) container_of(n, struct pci_bus, class_dev)
260
261/*
262 * Error values that may be returned by PCI functions.
263 */
264#define PCIBIOS_SUCCESSFUL 0x00
265#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
266#define PCIBIOS_BAD_VENDOR_ID 0x83
267#define PCIBIOS_DEVICE_NOT_FOUND 0x86
268#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
269#define PCIBIOS_SET_FAILED 0x88
270#define PCIBIOS_BUFFER_TOO_SMALL 0x89
271
272/* Low-level architecture-dependent routines */
273
274struct pci_ops {
275 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
276 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
277};
278
279struct pci_raw_ops {
280 int (*read)(unsigned int domain, unsigned int bus, unsigned int devfn,
281 int reg, int len, u32 *val);
282 int (*write)(unsigned int domain, unsigned int bus, unsigned int devfn,
283 int reg, int len, u32 val);
284};
285
286extern struct pci_raw_ops *raw_pci_ops;
287
288struct pci_bus_region {
289 unsigned long start;
290 unsigned long end;
291};
292
293struct pci_dynids {
294 spinlock_t lock; /* protects list, index */
295 struct list_head list; /* for IDs added at runtime */
296 unsigned int use_driver_data:1; /* pci_driver->driver_data is used */
297};
298
392a1ce7
LV
299/* ---------------------------------------------------------------- */
300/** PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
301 * a set fof callbacks in struct pci_error_handlers, then that device driver
302 * will be notified of PCI bus errors, and will be driven to recovery
303 * when an error occurs.
304 */
305
306typedef unsigned int __bitwise pci_ers_result_t;
307
308enum pci_ers_result {
309 /* no result/none/not supported in device driver */
310 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
311
312 /* Device driver can recover without slot reset */
313 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
314
315 /* Device driver wants slot to be reset. */
316 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
317
318 /* Device has completely failed, is unrecoverable */
319 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
320
321 /* Device driver is fully recovered and operational */
322 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
323};
324
325/* PCI bus error event callbacks */
326struct pci_error_handlers
327{
328 /* PCI bus error detected on this device */
329 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
330 enum pci_channel_state error);
331
332 /* MMIO has been re-enabled, but not DMA */
333 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
334
335 /* PCI Express link has been reset */
336 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
337
338 /* PCI slot has been reset */
339 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
340
341 /* Device driver may resume normal operations */
342 void (*resume)(struct pci_dev *dev);
343};
344
345/* ---------------------------------------------------------------- */
346
1da177e4
LT
347struct module;
348struct pci_driver {
349 struct list_head node;
350 char *name;
1da177e4
LT
351 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
352 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
353 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
354 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
355 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
356 int (*resume_early) (struct pci_dev *dev);
1da177e4 357 int (*resume) (struct pci_dev *dev); /* Device woken up */
438510f6 358 int (*enable_wake) (struct pci_dev *dev, pci_power_t state, int enable); /* Enable wake event */
c8958177 359 void (*shutdown) (struct pci_dev *dev);
1da177e4 360
392a1ce7 361 struct pci_error_handlers *err_handler;
1da177e4
LT
362 struct device_driver driver;
363 struct pci_dynids dynids;
364};
365
366#define to_pci_driver(drv) container_of(drv,struct pci_driver, driver)
367
368/**
369 * PCI_DEVICE - macro used to describe a specific pci device
370 * @vend: the 16 bit PCI Vendor ID
371 * @dev: the 16 bit PCI Device ID
372 *
373 * This macro is used to create a struct pci_device_id that matches a
374 * specific device. The subvendor and subdevice fields will be set to
375 * PCI_ANY_ID.
376 */
377#define PCI_DEVICE(vend,dev) \
378 .vendor = (vend), .device = (dev), \
379 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
380
381/**
382 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
383 * @dev_class: the class, subclass, prog-if triple for this device
384 * @dev_class_mask: the class mask for this device
385 *
386 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 387 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
388 * fields will be set to PCI_ANY_ID.
389 */
390#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
391 .class = (dev_class), .class_mask = (dev_class_mask), \
392 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
393 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
394
4352dfd5 395/*
1da177e4
LT
396 * pci_module_init is obsolete, this stays here till we fix up all usages of it
397 * in the tree.
398 */
399#define pci_module_init pci_register_driver
400
1597cacb
AC
401/**
402 * PCI_VDEVICE - macro used to describe a specific pci device in short form
403 * @vend: the vendor name
404 * @dev: the 16 bit PCI Device ID
405 *
406 * This macro is used to create a struct pci_device_id that matches a
407 * specific PCI device. The subvendor, and subdevice fields will be set
408 * to PCI_ANY_ID. The macro allows the next field to follow as the device
409 * private data.
410 */
411
412#define PCI_VDEVICE(vendor, device) \
413 PCI_VENDOR_ID_##vendor, (device), \
414 PCI_ANY_ID, PCI_ANY_ID, 0, 0
415
1da177e4
LT
416/* these external functions are only available when PCI support is enabled */
417#ifdef CONFIG_PCI
418
419extern struct bus_type pci_bus_type;
420
421/* Do NOT directly access these two variables, unless you are arch specific pci
422 * code, or pci core code. */
423extern struct list_head pci_root_buses; /* list of all known PCI buses */
424extern struct list_head pci_devices; /* list of all devices */
425
426void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 427int __must_check pcibios_enable_device(struct pci_dev *, int mask);
1da177e4
LT
428char *pcibios_setup (char *str);
429
430/* Used only when drivers/pci/setup.c is used */
e31dd6e4
GKH
431void pcibios_align_resource(void *, struct resource *, resource_size_t,
432 resource_size_t);
1da177e4
LT
433void pcibios_update_irq(struct pci_dev *, int irq);
434
435/* Generic PCI functions used internally */
436
437extern struct pci_bus *pci_find_bus(int domain, int busnr);
c431ada4 438void pci_bus_add_devices(struct pci_bus *bus);
1da177e4
LT
439struct pci_bus *pci_scan_bus_parented(struct device *parent, int bus, struct pci_ops *ops, void *sysdata);
440static inline struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops, void *sysdata)
441{
c431ada4
RS
442 struct pci_bus *root_bus;
443 root_bus = pci_scan_bus_parented(NULL, bus, ops, sysdata);
444 if (root_bus)
445 pci_bus_add_devices(root_bus);
446 return root_bus;
1da177e4 447}
cdb9b9f7
PM
448struct pci_bus *pci_create_bus(struct device *parent, int bus, struct pci_ops *ops, void *sysdata);
449struct pci_bus * pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr);
1da177e4
LT
450int pci_scan_slot(struct pci_bus *bus, int devfn);
451struct pci_dev * pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 452void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 453unsigned int pci_scan_child_bus(struct pci_bus *bus);
b19441af 454int __must_check pci_bus_add_device(struct pci_dev *dev);
1da177e4
LT
455void pci_read_bridge_bases(struct pci_bus *child);
456struct resource *pci_find_parent_resource(const struct pci_dev *dev, struct resource *res);
457int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
458extern struct pci_dev *pci_dev_get(struct pci_dev *dev);
459extern void pci_dev_put(struct pci_dev *dev);
460extern void pci_remove_bus(struct pci_bus *b);
461extern void pci_remove_bus_device(struct pci_dev *dev);
24f8aa9b 462extern void pci_stop_bus_device(struct pci_dev *dev);
b3743fa4 463void pci_setup_cardbus(struct pci_bus *bus);
6b4b78fe 464extern void pci_sort_breadthfirst(void);
1da177e4
LT
465
466/* Generic PCI functions exported to card drivers */
467
429538ad 468struct pci_dev __deprecated *pci_find_device (unsigned int vendor, unsigned int device, const struct pci_dev *from);
1da177e4
LT
469struct pci_dev *pci_find_slot (unsigned int bus, unsigned int devfn);
470int pci_find_capability (struct pci_dev *dev, int cap);
24a4e377 471int pci_find_next_capability (struct pci_dev *dev, u8 pos, int cap);
3a720d72 472int pci_find_ext_capability (struct pci_dev *dev, int cap);
687d5fe3
ME
473int pci_find_ht_capability (struct pci_dev *dev, int ht_cap);
474int pci_find_next_ht_capability (struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 475struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 476
d42552c3
AM
477struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
478 struct pci_dev *from);
479struct pci_dev *pci_get_device_reverse(unsigned int vendor, unsigned int device,
480 struct pci_dev *from);
481
1da177e4
LT
482struct pci_dev *pci_get_subsys (unsigned int vendor, unsigned int device,
483 unsigned int ss_vendor, unsigned int ss_device,
484 struct pci_dev *from);
485struct pci_dev *pci_get_slot (struct pci_bus *bus, unsigned int devfn);
29f3eb64 486struct pci_dev *pci_get_bus_and_slot (unsigned int bus, unsigned int devfn);
1da177e4
LT
487struct pci_dev *pci_get_class (unsigned int class, struct pci_dev *from);
488int pci_dev_present(const struct pci_device_id *ids);
d86f90f9 489const struct pci_device_id *pci_find_present(const struct pci_device_id *ids);
1da177e4
LT
490
491int pci_bus_read_config_byte (struct pci_bus *bus, unsigned int devfn, int where, u8 *val);
492int pci_bus_read_config_word (struct pci_bus *bus, unsigned int devfn, int where, u16 *val);
493int pci_bus_read_config_dword (struct pci_bus *bus, unsigned int devfn, int where, u32 *val);
494int pci_bus_write_config_byte (struct pci_bus *bus, unsigned int devfn, int where, u8 val);
495int pci_bus_write_config_word (struct pci_bus *bus, unsigned int devfn, int where, u16 val);
496int pci_bus_write_config_dword (struct pci_bus *bus, unsigned int devfn, int where, u32 val);
497
498static inline int pci_read_config_byte(struct pci_dev *dev, int where, u8 *val)
499{
500 return pci_bus_read_config_byte (dev->bus, dev->devfn, where, val);
501}
502static inline int pci_read_config_word(struct pci_dev *dev, int where, u16 *val)
503{
504 return pci_bus_read_config_word (dev->bus, dev->devfn, where, val);
505}
506static inline int pci_read_config_dword(struct pci_dev *dev, int where, u32 *val)
507{
508 return pci_bus_read_config_dword (dev->bus, dev->devfn, where, val);
509}
510static inline int pci_write_config_byte(struct pci_dev *dev, int where, u8 val)
511{
512 return pci_bus_write_config_byte (dev->bus, dev->devfn, where, val);
513}
514static inline int pci_write_config_word(struct pci_dev *dev, int where, u16 val)
515{
516 return pci_bus_write_config_word (dev->bus, dev->devfn, where, val);
517}
518static inline int pci_write_config_dword(struct pci_dev *dev, int where, u32 val)
519{
520 return pci_bus_write_config_dword (dev->bus, dev->devfn, where, val);
521}
522
4a7fb636
AM
523int __must_check pci_enable_device(struct pci_dev *dev);
524int __must_check pci_enable_device_bars(struct pci_dev *dev, int mask);
9ac7849e
TH
525int __must_check pcim_enable_device(struct pci_dev *pdev);
526void pcim_pin_device(struct pci_dev *pdev);
527
528static inline int pci_is_managed(struct pci_dev *pdev)
529{
530 return pdev->is_managed;
531}
532
1da177e4
LT
533void pci_disable_device(struct pci_dev *dev);
534void pci_set_master(struct pci_dev *dev);
535#define HAVE_PCI_SET_MWI
4a7fb636 536int __must_check pci_set_mwi(struct pci_dev *dev);
1da177e4 537void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 538void pci_intx(struct pci_dev *dev, int enable);
f5f2b131 539void pci_msi_off(struct pci_dev *dev);
9c8550ee
LT
540int pci_set_dma_mask(struct pci_dev *dev, u64 mask);
541int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask);
064b53db 542void pci_update_resource(struct pci_dev *dev, struct resource *res, int resno);
4a7fb636
AM
543int __must_check pci_assign_resource(struct pci_dev *dev, int i);
544int __must_check pci_assign_resource_fixed(struct pci_dev *dev, int i);
064b53db 545void pci_restore_bars(struct pci_dev *dev);
c87deff7 546int pci_select_bars(struct pci_dev *dev, unsigned long flags);
1da177e4
LT
547
548/* ROM control related routines */
144a50ea
DJ
549void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
550void __iomem __must_check *pci_map_rom_copy(struct pci_dev *pdev, size_t *size);
1da177e4
LT
551void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
552void pci_remove_rom(struct pci_dev *pdev);
553
554/* Power management related routines */
555int pci_save_state(struct pci_dev *dev);
556int pci_restore_state(struct pci_dev *dev);
9c8550ee
LT
557int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
558pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
559int pci_enable_wake(struct pci_dev *dev, pci_power_t state, int enable);
1da177e4
LT
560
561/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
562void pci_bus_assign_resources(struct pci_bus *bus);
563void pci_bus_size_bridges(struct pci_bus *bus);
564int pci_claim_resource(struct pci_dev *, int);
565void pci_assign_unassigned_resources(void);
566void pdev_enable_device(struct pci_dev *);
567void pdev_sort_resources(struct pci_dev *, struct resource_list *);
568void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
569 int (*)(struct pci_dev *, u8, u8));
570#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 571int __must_check pci_request_regions(struct pci_dev *, const char *);
1da177e4 572void pci_release_regions(struct pci_dev *);
4a7fb636 573int __must_check pci_request_region(struct pci_dev *, int, const char *);
1da177e4 574void pci_release_region(struct pci_dev *, int);
c87deff7
HS
575int pci_request_selected_regions(struct pci_dev *, int, const char *);
576void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
577
578/* drivers/pci/bus.c */
4a7fb636
AM
579int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
580 struct resource *res, resource_size_t size,
581 resource_size_t align, resource_size_t min,
582 unsigned int type_mask,
583 void (*alignf)(void *, struct resource *,
584 resource_size_t, resource_size_t),
585 void *alignf_data);
1da177e4
LT
586void pci_enable_bridges(struct pci_bus *bus);
587
863b18f4 588/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
589int __must_check __pci_register_driver(struct pci_driver *, struct module *,
590 const char *mod_name);
4a7fb636 591static inline int __must_check pci_register_driver(struct pci_driver *driver)
863b18f4 592{
725522b5 593 return __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME);
863b18f4
L
594}
595
1da177e4
LT
596void pci_unregister_driver(struct pci_driver *);
597void pci_remove_behind_bridge(struct pci_dev *);
598struct pci_driver *pci_dev_driver(const struct pci_dev *);
75865858
GKH
599const struct pci_device_id *pci_match_device(struct pci_driver *drv, struct pci_dev *dev);
600const struct pci_device_id *pci_match_id(const struct pci_device_id *ids, struct pci_dev *dev);
1da177e4
LT
601int pci_scan_bridge(struct pci_bus *bus, struct pci_dev * dev, int max, int pass);
602
cecf4864
PM
603void pci_walk_bus(struct pci_bus *top, void (*cb)(struct pci_dev *, void *),
604 void *userdata);
ac7dc65a 605int pci_cfg_space_size(struct pci_dev *dev);
b82db5ce 606unsigned char pci_bus_max_busnr(struct pci_bus* bus);
cecf4864 607
1da177e4
LT
608/* kmem_cache style wrapper around pci_alloc_consistent() */
609
610#include <linux/dmapool.h>
611
612#define pci_pool dma_pool
613#define pci_pool_create(name, pdev, size, align, allocation) \
614 dma_pool_create(name, &pdev->dev, size, align, allocation)
615#define pci_pool_destroy(pool) dma_pool_destroy(pool)
616#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
617#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
618
e24c2d96
DM
619enum pci_dma_burst_strategy {
620 PCI_DMA_BURST_INFINITY, /* make bursts as large as possible,
621 strategy_parameter is N/A */
622 PCI_DMA_BURST_BOUNDARY, /* disconnect at every strategy_parameter
623 byte boundaries */
624 PCI_DMA_BURST_MULTIPLE, /* disconnect at some multiple of
625 strategy_parameter byte boundaries */
626};
627
1da177e4
LT
628struct msix_entry {
629 u16 vector; /* kernel uses to write allocated vector */
630 u16 entry; /* driver uses to specify entry, OS writes */
631};
632
0366f8f7 633
1da177e4 634#ifndef CONFIG_PCI_MSI
1da177e4
LT
635static inline int pci_enable_msi(struct pci_dev *dev) {return -1;}
636static inline void pci_disable_msi(struct pci_dev *dev) {}
637static inline int pci_enable_msix(struct pci_dev* dev,
638 struct msix_entry *entries, int nvec) {return -1;}
639static inline void pci_disable_msix(struct pci_dev *dev) {}
640static inline void msi_remove_pci_irq_vectors(struct pci_dev *dev) {}
641#else
1da177e4
LT
642extern int pci_enable_msi(struct pci_dev *dev);
643extern void pci_disable_msi(struct pci_dev *dev);
644extern int pci_enable_msix(struct pci_dev* dev,
645 struct msix_entry *entries, int nvec);
646extern void pci_disable_msix(struct pci_dev *dev);
647extern void msi_remove_pci_irq_vectors(struct pci_dev *dev);
648#endif
649
8b955b0d 650#ifdef CONFIG_HT_IRQ
8b955b0d
EB
651/* The functions a driver should call */
652int ht_create_irq(struct pci_dev *dev, int idx);
653void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
654#endif /* CONFIG_HT_IRQ */
655
e04b0ea2
BK
656extern void pci_block_user_cfg_access(struct pci_dev *dev);
657extern void pci_unblock_user_cfg_access(struct pci_dev *dev);
658
4352dfd5
GKH
659/*
660 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
661 * a PCI domain is defined to be a set of PCI busses which share
662 * configuration space.
663 */
664#ifndef CONFIG_PCI_DOMAINS
665static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
666static inline int pci_proc_domain(struct pci_bus *bus)
667{
668 return 0;
669}
670#endif
1da177e4 671
4352dfd5 672#else /* CONFIG_PCI is not enabled */
1da177e4
LT
673
674/*
675 * If the system does not have PCI, clearly these return errors. Define
676 * these as simple inline functions to avoid hair in drivers.
677 */
678
1da177e4
LT
679#define _PCI_NOP(o,s,t) \
680 static inline int pci_##o##_config_##s (struct pci_dev *dev, int where, t val) \
681 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
682#define _PCI_NOP_ALL(o,x) _PCI_NOP(o,byte,u8 x) \
683 _PCI_NOP(o,word,u16 x) \
684 _PCI_NOP(o,dword,u32 x)
685_PCI_NOP_ALL(read, *)
686_PCI_NOP_ALL(write,)
687
688static inline struct pci_dev *pci_find_device(unsigned int vendor, unsigned int device, const struct pci_dev *from)
689{ return NULL; }
690
691static inline struct pci_dev *pci_find_slot(unsigned int bus, unsigned int devfn)
692{ return NULL; }
693
d42552c3
AM
694static inline struct pci_dev *pci_get_device(unsigned int vendor,
695 unsigned int device, struct pci_dev *from)
696{ return NULL; }
697
698static inline struct pci_dev *pci_get_device_reverse(unsigned int vendor,
699 unsigned int device, struct pci_dev *from)
1da177e4
LT
700{ return NULL; }
701
702static inline struct pci_dev *pci_get_subsys (unsigned int vendor, unsigned int device,
703unsigned int ss_vendor, unsigned int ss_device, struct pci_dev *from)
704{ return NULL; }
705
706static inline struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from)
707{ return NULL; }
708
709#define pci_dev_present(ids) (0)
d86f90f9 710#define pci_find_present(ids) (NULL)
1da177e4
LT
711#define pci_dev_put(dev) do { } while (0)
712
713static inline void pci_set_master(struct pci_dev *dev) { }
714static inline int pci_enable_device(struct pci_dev *dev) { return -EIO; }
715static inline void pci_disable_device(struct pci_dev *dev) { }
716static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask) { return -EIO; }
1da177e4 717static inline int pci_assign_resource(struct pci_dev *dev, int i) { return -EBUSY;}
863b18f4 718static inline int __pci_register_driver(struct pci_driver *drv, struct module *owner) { return 0;}
1da177e4
LT
719static inline int pci_register_driver(struct pci_driver *drv) { return 0;}
720static inline void pci_unregister_driver(struct pci_driver *drv) { }
721static inline int pci_find_capability (struct pci_dev *dev, int cap) {return 0; }
24a4e377 722static inline int pci_find_next_capability (struct pci_dev *dev, u8 post, int cap) { return 0; }
3a720d72 723static inline int pci_find_ext_capability (struct pci_dev *dev, int cap) {return 0; }
1da177e4
LT
724static inline const struct pci_device_id *pci_match_device(const struct pci_device_id *ids, const struct pci_dev *dev) { return NULL; }
725
726/* Power management related routines */
727static inline int pci_save_state(struct pci_dev *dev) { return 0; }
728static inline int pci_restore_state(struct pci_dev *dev) { return 0; }
729static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state) { return 0; }
438510f6 730static inline pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state) { return PCI_D0; }
1da177e4
LT
731static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state, int enable) { return 0; }
732
a46e8126
KG
733#define pci_dma_burst_advice(pdev, strat, strategy_parameter) do { } while (0)
734
e04b0ea2
BK
735static inline void pci_block_user_cfg_access(struct pci_dev *dev) { }
736static inline void pci_unblock_user_cfg_access(struct pci_dev *dev) { }
737
4352dfd5 738#endif /* CONFIG_PCI */
1da177e4 739
4352dfd5
GKH
740/* Include architecture-dependent settings and functions */
741
742#include <asm/pci.h>
1da177e4
LT
743
744/* these helpers provide future and backwards compatibility
745 * for accessing popular PCI BAR info */
746#define pci_resource_start(dev,bar) ((dev)->resource[(bar)].start)
747#define pci_resource_end(dev,bar) ((dev)->resource[(bar)].end)
748#define pci_resource_flags(dev,bar) ((dev)->resource[(bar)].flags)
749#define pci_resource_len(dev,bar) \
750 ((pci_resource_start((dev),(bar)) == 0 && \
751 pci_resource_end((dev),(bar)) == \
752 pci_resource_start((dev),(bar))) ? 0 : \
753 \
754 (pci_resource_end((dev),(bar)) - \
755 pci_resource_start((dev),(bar)) + 1))
756
757/* Similar to the helpers above, these manipulate per-pci_dev
758 * driver-specific data. They are really just a wrapper around
759 * the generic device structure functions of these calls.
760 */
761static inline void *pci_get_drvdata (struct pci_dev *pdev)
762{
763 return dev_get_drvdata(&pdev->dev);
764}
765
766static inline void pci_set_drvdata (struct pci_dev *pdev, void *data)
767{
768 dev_set_drvdata(&pdev->dev, data);
769}
770
771/* If you want to know what to call your pci_dev, ask this function.
772 * Again, it's a wrapper around the generic device.
773 */
774static inline char *pci_name(struct pci_dev *pdev)
775{
776 return pdev->dev.bus_id;
777}
778
2311b1f2
ME
779
780/* Some archs don't want to expose struct resource to userland as-is
781 * in sysfs and /proc
782 */
783#ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
784static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
e31dd6e4
GKH
785 const struct resource *rsrc, resource_size_t *start,
786 resource_size_t *end)
2311b1f2
ME
787{
788 *start = rsrc->start;
789 *end = rsrc->end;
790}
791#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
792
793
1da177e4
LT
794/*
795 * The world is not perfect and supplies us with broken PCI devices.
796 * For at least a part of these bugs we need a work-around, so both
797 * generic (drivers/pci/quirks.c) and per-architecture code can define
798 * fixup hooks to be called for particular buggy devices.
799 */
800
801struct pci_fixup {
802 u16 vendor, device; /* You can use PCI_ANY_ID here of course */
803 void (*hook)(struct pci_dev *dev);
804};
805
806enum pci_fixup_pass {
807 pci_fixup_early, /* Before probing BARs */
808 pci_fixup_header, /* After reading configuration header */
809 pci_fixup_final, /* Final phase of device fixups */
810 pci_fixup_enable, /* pci_enable_device() time */
1597cacb 811 pci_fixup_resume, /* pci_enable_device() time */
1da177e4
LT
812};
813
814/* Anonymous variables would be nice... */
815#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, hook) \
74d863ee 816 static const struct pci_fixup __pci_fixup_##name __attribute_used__ \
1da177e4
LT
817 __attribute__((__section__(#section))) = { vendor, device, hook };
818#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
819 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
820 vendor##device##hook, vendor, device, hook)
821#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
822 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
823 vendor##device##hook, vendor, device, hook)
824#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
825 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
826 vendor##device##hook, vendor, device, hook)
827#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
828 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
829 vendor##device##hook, vendor, device, hook)
1597cacb
AC
830#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
831 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
832 resume##vendor##device##hook, vendor, device, hook)
1da177e4
LT
833
834
835void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
836
5ea81769
AV
837void __iomem * pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
838void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
839void __iomem * const * pcim_iomap_table(struct pci_dev *pdev);
840int pcim_iomap_regions(struct pci_dev *pdev, u16 mask, const char *name);
ec04b075 841void pcim_iounmap_regions(struct pci_dev *pdev, u16 mask);
5ea81769 842
1da177e4 843extern int pci_pci_problems;
236561e5 844#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
845#define PCIPCI_TRITON 2
846#define PCIPCI_NATOMA 4
847#define PCIPCI_VIAETBF 8
848#define PCIPCI_VSFX 16
236561e5
AC
849#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
850#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 851
4516a618
AN
852extern unsigned long pci_cardbus_io_size;
853extern unsigned long pci_cardbus_mem_size;
854
1da177e4
LT
855#endif /* __KERNEL__ */
856#endif /* LINUX_PCI_H */