]> bbs.cooldavid.org Git - net-next-2.6.git/blame - include/linux/pci.h
PCI: Check the node argument passed to cpumask_of_node
[net-next-2.6.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
16
17#ifndef LINUX_PCI_H
18#define LINUX_PCI_H
19
f46753c5 20#include <linux/pci_regs.h> /* The pci register defines */
1da177e4 21
1da177e4
LT
22/*
23 * The PCI interface treats multi-function devices as independent
24 * devices. The slot/function address of each device is encoded
25 * in a single byte as follows:
26 *
27 * 7:3 = slot
28 * 2:0 = function
29 */
05cca6e5 30#define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
1da177e4
LT
31#define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
32#define PCI_FUNC(devfn) ((devfn) & 0x07)
33
34/* Ioctls for /proc/bus/pci/X/Y nodes. */
35#define PCIIOC_BASE ('P' << 24 | 'C' << 16 | 'I' << 8)
36#define PCIIOC_CONTROLLER (PCIIOC_BASE | 0x00) /* Get controller for PCI device. */
37#define PCIIOC_MMAP_IS_IO (PCIIOC_BASE | 0x01) /* Set mmap state to I/O space. */
38#define PCIIOC_MMAP_IS_MEM (PCIIOC_BASE | 0x02) /* Set mmap state to MEM space. */
39#define PCIIOC_WRITE_COMBINE (PCIIOC_BASE | 0x03) /* Enable/disable write-combining. */
40
41#ifdef __KERNEL__
42
778382e0
DW
43#include <linux/mod_devicetable.h>
44
1da177e4 45#include <linux/types.h>
98db6f19 46#include <linux/init.h>
1da177e4
LT
47#include <linux/ioport.h>
48#include <linux/list.h>
4a7fb636 49#include <linux/compiler.h>
1da177e4 50#include <linux/errno.h>
f46753c5 51#include <linux/kobject.h>
bae94d02 52#include <asm/atomic.h>
1da177e4 53#include <linux/device.h>
1388cc96 54#include <linux/io.h>
74bb1bcc 55#include <linux/irqreturn.h>
1da177e4 56
7e7a43c3
AB
57/* Include the ID list */
58#include <linux/pci_ids.h>
59
f46753c5
AC
60/* pci_slot represents a physical slot */
61struct pci_slot {
62 struct pci_bus *bus; /* The bus this slot is on */
63 struct list_head list; /* node in list of slots on this bus */
64 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
65 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
66 struct kobject kobj;
67};
68
0ad772ec
AC
69static inline const char *pci_slot_name(const struct pci_slot *slot)
70{
71 return kobject_name(&slot->kobj);
72}
73
1da177e4
LT
74/* File state for mmap()s on /proc/bus/pci/X/Y */
75enum pci_mmap_state {
76 pci_mmap_io,
77 pci_mmap_mem
78};
79
80/* This defines the direction arg to the DMA mapping routines. */
81#define PCI_DMA_BIDIRECTIONAL 0
82#define PCI_DMA_TODEVICE 1
83#define PCI_DMA_FROMDEVICE 2
84#define PCI_DMA_NONE 3
85
fde09c6d
YZ
86/*
87 * For PCI devices, the region numbers are assigned this way:
88 */
89enum {
90 /* #0-5: standard PCI resources */
91 PCI_STD_RESOURCES,
92 PCI_STD_RESOURCE_END = 5,
93
94 /* #6: expansion ROM resource */
95 PCI_ROM_RESOURCE,
96
d1b054da
YZ
97 /* device specific resources */
98#ifdef CONFIG_PCI_IOV
99 PCI_IOV_RESOURCES,
100 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
101#endif
102
fde09c6d
YZ
103 /* resources assigned to buses behind the bridge */
104#define PCI_BRIDGE_RESOURCE_NUM 4
105
106 PCI_BRIDGE_RESOURCES,
107 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
108 PCI_BRIDGE_RESOURCE_NUM - 1,
109
110 /* total resources associated with a PCI device */
111 PCI_NUM_RESOURCES,
112
113 /* preserve this for compatibility */
114 DEVICE_COUNT_RESOURCE
115};
1da177e4
LT
116
117typedef int __bitwise pci_power_t;
118
4352dfd5
GKH
119#define PCI_D0 ((pci_power_t __force) 0)
120#define PCI_D1 ((pci_power_t __force) 1)
121#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
122#define PCI_D3hot ((pci_power_t __force) 3)
123#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 124#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 125#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 126
00240c38
AS
127/* Remember to update this when the list above changes! */
128extern const char *pci_power_names[];
129
130static inline const char *pci_power_name(pci_power_t state)
131{
132 return pci_power_names[1 + (int) state];
133}
134
aa8c6c93
RW
135#define PCI_PM_D2_DELAY 200
136#define PCI_PM_D3_WAIT 10
137#define PCI_PM_BUS_WAIT 50
138
392a1ce7
LV
139/** The pci_channel state describes connectivity between the CPU and
140 * the pci device. If some PCI bus between here and the pci device
141 * has crashed or locked up, this info is reflected here.
142 */
143typedef unsigned int __bitwise pci_channel_state_t;
144
145enum pci_channel_state {
146 /* I/O channel is in normal state */
147 pci_channel_io_normal = (__force pci_channel_state_t) 1,
148
149 /* I/O to channel is blocked */
150 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
151
152 /* PCI card is dead */
153 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
154};
155
f7bdd12d
BK
156typedef unsigned int __bitwise pcie_reset_state_t;
157
158enum pcie_reset_state {
159 /* Reset is NOT asserted (Use to deassert reset) */
160 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
161
162 /* Use #PERST to reset PCI-E device */
163 pcie_warm_reset = (__force pcie_reset_state_t) 2,
164
165 /* Use PCI-E Hot Reset to reset device */
166 pcie_hot_reset = (__force pcie_reset_state_t) 3
167};
168
ba698ad4
DM
169typedef unsigned short __bitwise pci_dev_flags_t;
170enum pci_dev_flags {
171 /* INTX_DISABLE in PCI_COMMAND register disables MSI
172 * generation too.
173 */
174 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) 1,
979b1791
AC
175 /* Device configuration is irrevocably lost if disabled into D3 */
176 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) 2,
ba698ad4
DM
177};
178
e1d3a908
SA
179enum pci_irq_reroute_variant {
180 INTEL_IRQ_REROUTE_VARIANT = 1,
181 MAX_IRQ_REROUTE_VARIANTS = 3
182};
183
6e325a62
MT
184typedef unsigned short __bitwise pci_bus_flags_t;
185enum pci_bus_flags {
d556ad4b
PO
186 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
187 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
6e325a62
MT
188};
189
41017f0c
SL
190struct pci_cap_saved_state {
191 struct hlist_node next;
192 char cap_nr;
193 u32 data[0];
194};
195
7d715a6c 196struct pcie_link_state;
ee69439c 197struct pci_vpd;
d1b054da 198struct pci_sriov;
302b4215 199struct pci_ats;
ee69439c 200
1da177e4
LT
201/*
202 * The pci_dev structure is used to describe PCI devices.
203 */
204struct pci_dev {
1da177e4
LT
205 struct list_head bus_list; /* node in per-bus list */
206 struct pci_bus *bus; /* bus this device is on */
207 struct pci_bus *subordinate; /* bus this device bridges to */
208
209 void *sysdata; /* hook for sys-specific extension */
210 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 211 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
212
213 unsigned int devfn; /* encoded device & function index */
214 unsigned short vendor;
215 unsigned short device;
216 unsigned short subsystem_vendor;
217 unsigned short subsystem_device;
218 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 219 u8 revision; /* PCI revision, low byte of class word */
1da177e4 220 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
0efea000 221 u8 pcie_cap; /* PCI-E capability offset */
994a65e2 222 u8 pcie_type; /* PCI-E device/port type */
1da177e4 223 u8 rom_base_reg; /* which config register controls the ROM */
ffeff788 224 u8 pin; /* which interrupt pin this device uses */
1da177e4
LT
225
226 struct pci_driver *driver; /* which driver has allocated this device */
227 u64 dma_mask; /* Mask of the bits of bus address this
228 device implements. Normally this is
229 0xffffffff. You only need to change
230 this if your device has broken DMA
231 or supports 64-bit transfers. */
232
4d57cdfa
FT
233 struct device_dma_parameters dma_parms;
234
1da177e4
LT
235 pci_power_t current_state; /* Current operating state. In ACPI-speak,
236 this is D0-D3, D0 being fully functional,
237 and D3 being off. */
337001b6
RW
238 int pm_cap; /* PM capability offset in the
239 configuration space */
240 unsigned int pme_support:5; /* Bitmask of states from which PME#
241 can be generated */
242 unsigned int d1_support:1; /* Low power state D1 is supported */
243 unsigned int d2_support:1; /* Low power state D2 is supported */
244 unsigned int no_d1d2:1; /* Only allow D0 and D3 */
e80bb09d 245 unsigned int wakeup_prepared:1;
1da177e4 246
7d715a6c
SL
247#ifdef CONFIG_PCIEASPM
248 struct pcie_link_state *link_state; /* ASPM link state. */
249#endif
250
392a1ce7 251 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
252 struct device dev; /* Generic device interface */
253
1da177e4
LT
254 int cfg_size; /* Size of configuration space */
255
256 /*
257 * Instead of touching interrupt line and base address registers
258 * directly, use the values stored here. They might be different!
259 */
260 unsigned int irq;
261 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
262
263 /* These fields are used by common fixups */
264 unsigned int transparent:1; /* Transparent PCI bridge */
265 unsigned int multifunction:1;/* Part of multi-function device */
266 /* keep track of device state */
8a1bc901 267 unsigned int is_added:1;
1da177e4 268 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 269 unsigned int no_msi:1; /* device may not use msi */
e04b0ea2 270 unsigned int block_ucfg_access:1; /* userspace config space access is blocked */
bd8481e1 271 unsigned int broken_parity_status:1; /* Device generates false positive parity */
e1d3a908 272 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
99dc804d
SL
273 unsigned int msi_enabled:1;
274 unsigned int msix_enabled:1;
58c3a727 275 unsigned int ari_enabled:1; /* ARI forwarding */
9ac7849e 276 unsigned int is_managed:1;
994a65e2 277 unsigned int is_pcie:1;
260d703a 278 unsigned int needs_freset:1; /* Dev requires fundamental reset */
aa8c6c93 279 unsigned int state_saved:1;
d1b054da 280 unsigned int is_physfn:1;
dd7cc44d 281 unsigned int is_virtfn:1;
711d5779 282 unsigned int reset_fn:1;
28760489 283 unsigned int is_hotplug_bridge:1;
05843961 284 unsigned int aer_firmware_first:1;
ba698ad4 285 pci_dev_flags_t dev_flags;
bae94d02 286 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 287
1da177e4 288 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 289 struct hlist_head saved_cap_space;
1da177e4
LT
290 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
291 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
292 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 293 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
ded86d8d 294#ifdef CONFIG_PCI_MSI
4aa9bc95 295 struct list_head msi_list;
ded86d8d 296#endif
94e61088 297 struct pci_vpd *vpd;
d1b054da 298#ifdef CONFIG_PCI_IOV
dd7cc44d
YZ
299 union {
300 struct pci_sriov *sriov; /* SR-IOV capability related */
301 struct pci_dev *physfn; /* the PF this VF is associated with */
302 };
302b4215 303 struct pci_ats *ats; /* Address Translation Service */
d1b054da 304#endif
1da177e4
LT
305};
306
65891215
ME
307extern struct pci_dev *alloc_pci_dev(void);
308
1da177e4
LT
309#define pci_dev_b(n) list_entry(n, struct pci_dev, bus_list)
310#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
311#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
312
a7369f1f
LV
313static inline int pci_channel_offline(struct pci_dev *pdev)
314{
315 return (pdev->error_state != pci_channel_io_normal);
316}
317
41017f0c 318static inline struct pci_cap_saved_state *pci_find_saved_cap(
05cca6e5 319 struct pci_dev *pci_dev, char cap)
41017f0c
SL
320{
321 struct pci_cap_saved_state *tmp;
322 struct hlist_node *pos;
323
324 hlist_for_each_entry(tmp, pos, &pci_dev->saved_cap_space, next) {
325 if (tmp->cap_nr == cap)
326 return tmp;
327 }
328 return NULL;
329}
330
331static inline void pci_add_saved_cap(struct pci_dev *pci_dev,
332 struct pci_cap_saved_state *new_cap)
333{
334 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
335}
336
1da177e4 337#ifndef PCI_BUS_NUM_RESOURCES
30a18d6c 338#define PCI_BUS_NUM_RESOURCES 16
1da177e4 339#endif
4352dfd5
GKH
340
341#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
342
343struct pci_bus {
344 struct list_head node; /* node in list of buses */
345 struct pci_bus *parent; /* parent bus this bridge is on */
346 struct list_head children; /* list of child buses */
347 struct list_head devices; /* list of devices on this bus */
348 struct pci_dev *self; /* bridge device as seen by parent */
f46753c5 349 struct list_head slots; /* list of slots on this bus */
1da177e4
LT
350 struct resource *resource[PCI_BUS_NUM_RESOURCES];
351 /* address space routed to this bus */
352
353 struct pci_ops *ops; /* configuration access functions */
354 void *sysdata; /* hook for sys-specific extension */
355 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
356
357 unsigned char number; /* bus number */
358 unsigned char primary; /* number of primary bridge */
359 unsigned char secondary; /* number of secondary bridge */
360 unsigned char subordinate; /* max number of subordinate buses */
361
362 char name[48];
363
364 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
6e325a62 365 pci_bus_flags_t bus_flags; /* Inherited by child busses */
1da177e4 366 struct device *bridge;
fd7d1ced 367 struct device dev;
1da177e4
LT
368 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
369 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 370 unsigned int is_added:1;
1da177e4
LT
371};
372
373#define pci_bus_b(n) list_entry(n, struct pci_bus, node)
fd7d1ced 374#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 375
79af72d7
KK
376/*
377 * Returns true if the pci bus is root (behind host-pci bridge),
378 * false otherwise
379 */
380static inline bool pci_is_root_bus(struct pci_bus *pbus)
381{
382 return !(pbus->parent);
383}
384
16cf0ebc
RW
385#ifdef CONFIG_PCI_MSI
386static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
387{
388 return pci_dev->msi_enabled || pci_dev->msix_enabled;
389}
390#else
391static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
392#endif
393
1da177e4
LT
394/*
395 * Error values that may be returned by PCI functions.
396 */
397#define PCIBIOS_SUCCESSFUL 0x00
398#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
399#define PCIBIOS_BAD_VENDOR_ID 0x83
400#define PCIBIOS_DEVICE_NOT_FOUND 0x86
401#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
402#define PCIBIOS_SET_FAILED 0x88
403#define PCIBIOS_BUFFER_TOO_SMALL 0x89
404
405/* Low-level architecture-dependent routines */
406
407struct pci_ops {
408 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
409 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
410};
411
b6ce068a
MW
412/*
413 * ACPI needs to be able to access PCI config space before we've done a
414 * PCI bus scan and created pci_bus structures.
415 */
416extern int raw_pci_read(unsigned int domain, unsigned int bus,
417 unsigned int devfn, int reg, int len, u32 *val);
418extern int raw_pci_write(unsigned int domain, unsigned int bus,
419 unsigned int devfn, int reg, int len, u32 val);
1da177e4
LT
420
421struct pci_bus_region {
c40a22e0
BH
422 resource_size_t start;
423 resource_size_t end;
1da177e4
LT
424};
425
426struct pci_dynids {
427 spinlock_t lock; /* protects list, index */
428 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
429};
430
392a1ce7
LV
431/* ---------------------------------------------------------------- */
432/** PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
579082df 433 * a set of callbacks in struct pci_error_handlers, then that device driver
392a1ce7
LV
434 * will be notified of PCI bus errors, and will be driven to recovery
435 * when an error occurs.
436 */
437
438typedef unsigned int __bitwise pci_ers_result_t;
439
440enum pci_ers_result {
441 /* no result/none/not supported in device driver */
442 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
443
444 /* Device driver can recover without slot reset */
445 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
446
447 /* Device driver wants slot to be reset. */
448 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
449
450 /* Device has completely failed, is unrecoverable */
451 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
452
453 /* Device driver is fully recovered and operational */
454 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
455};
456
457/* PCI bus error event callbacks */
05cca6e5 458struct pci_error_handlers {
392a1ce7
LV
459 /* PCI bus error detected on this device */
460 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 461 enum pci_channel_state error);
392a1ce7
LV
462
463 /* MMIO has been re-enabled, but not DMA */
464 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
465
466 /* PCI Express link has been reset */
467 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
468
469 /* PCI slot has been reset */
470 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
471
472 /* Device driver may resume normal operations */
473 void (*resume)(struct pci_dev *dev);
474};
475
476/* ---------------------------------------------------------------- */
477
1da177e4
LT
478struct module;
479struct pci_driver {
480 struct list_head node;
481 char *name;
1da177e4
LT
482 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
483 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
484 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
485 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
486 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
487 int (*resume_early) (struct pci_dev *dev);
1da177e4 488 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 489 void (*shutdown) (struct pci_dev *dev);
392a1ce7 490 struct pci_error_handlers *err_handler;
1da177e4
LT
491 struct device_driver driver;
492 struct pci_dynids dynids;
493};
494
05cca6e5 495#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4 496
90a1ba0c 497/**
9f9351bb 498 * DEFINE_PCI_DEVICE_TABLE - macro used to describe a pci device table
90a1ba0c
JB
499 * @_table: device table name
500 *
501 * This macro is used to create a struct pci_device_id array (a device table)
502 * in a generic manner.
503 */
9f9351bb 504#define DEFINE_PCI_DEVICE_TABLE(_table) \
90a1ba0c
JB
505 const struct pci_device_id _table[] __devinitconst
506
1da177e4
LT
507/**
508 * PCI_DEVICE - macro used to describe a specific pci device
509 * @vend: the 16 bit PCI Vendor ID
510 * @dev: the 16 bit PCI Device ID
511 *
512 * This macro is used to create a struct pci_device_id that matches a
513 * specific device. The subvendor and subdevice fields will be set to
514 * PCI_ANY_ID.
515 */
516#define PCI_DEVICE(vend,dev) \
517 .vendor = (vend), .device = (dev), \
518 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
519
520/**
521 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
522 * @dev_class: the class, subclass, prog-if triple for this device
523 * @dev_class_mask: the class mask for this device
524 *
525 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 526 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
527 * fields will be set to PCI_ANY_ID.
528 */
529#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
530 .class = (dev_class), .class_mask = (dev_class_mask), \
531 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
532 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
533
1597cacb
AC
534/**
535 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c322b28a
ZY
536 * @vendor: the vendor name
537 * @device: the 16 bit PCI Device ID
1597cacb
AC
538 *
539 * This macro is used to create a struct pci_device_id that matches a
540 * specific PCI device. The subvendor, and subdevice fields will be set
541 * to PCI_ANY_ID. The macro allows the next field to follow as the device
542 * private data.
543 */
544
545#define PCI_VDEVICE(vendor, device) \
546 PCI_VENDOR_ID_##vendor, (device), \
547 PCI_ANY_ID, PCI_ANY_ID, 0, 0
548
1da177e4
LT
549/* these external functions are only available when PCI support is enabled */
550#ifdef CONFIG_PCI
551
552extern struct bus_type pci_bus_type;
553
554/* Do NOT directly access these two variables, unless you are arch specific pci
555 * code, or pci core code. */
556extern struct list_head pci_root_buses; /* list of all known PCI buses */
ed4aaadb
ZY
557/* Some device drivers need know if pci is initiated */
558extern int no_pci_devices(void);
1da177e4
LT
559
560void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 561int __must_check pcibios_enable_device(struct pci_dev *, int mask);
05cca6e5 562char *pcibios_setup(char *str);
1da177e4
LT
563
564/* Used only when drivers/pci/setup.c is used */
e31dd6e4
GKH
565void pcibios_align_resource(void *, struct resource *, resource_size_t,
566 resource_size_t);
1da177e4
LT
567void pcibios_update_irq(struct pci_dev *, int irq);
568
2d1c8618
BH
569/* Weak but can be overriden by arch */
570void pci_fixup_cardbus(struct pci_bus *);
571
1da177e4
LT
572/* Generic PCI functions used internally */
573
574extern struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 575void pci_bus_add_devices(const struct pci_bus *bus);
05cca6e5
GKH
576struct pci_bus *pci_scan_bus_parented(struct device *parent, int bus,
577 struct pci_ops *ops, void *sysdata);
98db6f19 578static inline struct pci_bus * __devinit pci_scan_bus(int bus, struct pci_ops *ops,
05cca6e5 579 void *sysdata)
1da177e4 580{
c431ada4
RS
581 struct pci_bus *root_bus;
582 root_bus = pci_scan_bus_parented(NULL, bus, ops, sysdata);
583 if (root_bus)
584 pci_bus_add_devices(root_bus);
585 return root_bus;
1da177e4 586}
05cca6e5
GKH
587struct pci_bus *pci_create_bus(struct device *parent, int bus,
588 struct pci_ops *ops, void *sysdata);
589struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
590 int busnr);
f46753c5 591struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
592 const char *name,
593 struct hotplug_slot *hotplug);
f46753c5 594void pci_destroy_slot(struct pci_slot *slot);
d25b7c8d 595void pci_renumber_slot(struct pci_slot *slot, int slot_nr);
1da177e4 596int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 597struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 598void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 599unsigned int pci_scan_child_bus(struct pci_bus *bus);
b19441af 600int __must_check pci_bus_add_device(struct pci_dev *dev);
1da177e4 601void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
602struct resource *pci_find_parent_resource(const struct pci_dev *dev,
603 struct resource *res);
57c2cf71 604u8 pci_swizzle_interrupt_pin(struct pci_dev *dev, u8 pin);
1da177e4 605int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 606u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
1da177e4
LT
607extern struct pci_dev *pci_dev_get(struct pci_dev *dev);
608extern void pci_dev_put(struct pci_dev *dev);
609extern void pci_remove_bus(struct pci_bus *b);
610extern void pci_remove_bus_device(struct pci_dev *dev);
24f8aa9b 611extern void pci_stop_bus_device(struct pci_dev *dev);
b3743fa4 612void pci_setup_cardbus(struct pci_bus *bus);
6b4b78fe 613extern void pci_sort_breadthfirst(void);
1da177e4
LT
614
615/* Generic PCI functions exported to card drivers */
616
bd3989e0 617#ifdef CONFIG_PCI_LEGACY
05cca6e5
GKH
618struct pci_dev __deprecated *pci_find_device(unsigned int vendor,
619 unsigned int device,
b08508c4 620 struct pci_dev *from);
bd3989e0
JG
621#endif /* CONFIG_PCI_LEGACY */
622
388c8c16
JB
623enum pci_lost_interrupt_reason {
624 PCI_LOST_IRQ_NO_INFORMATION = 0,
625 PCI_LOST_IRQ_DISABLE_MSI,
626 PCI_LOST_IRQ_DISABLE_MSIX,
627 PCI_LOST_IRQ_DISABLE_ACPI,
628};
629enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
05cca6e5
GKH
630int pci_find_capability(struct pci_dev *dev, int cap);
631int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
632int pci_find_ext_capability(struct pci_dev *dev, int cap);
633int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
634int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 635struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 636
d42552c3
AM
637struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
638 struct pci_dev *from);
05cca6e5 639struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 640 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 641 struct pci_dev *from);
05cca6e5 642struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
3c299dc2
AP
643struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
644 unsigned int devfn);
645static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
646 unsigned int devfn)
647{
648 return pci_get_domain_bus_and_slot(0, bus, devfn);
649}
05cca6e5 650struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
651int pci_dev_present(const struct pci_device_id *ids);
652
05cca6e5
GKH
653int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
654 int where, u8 *val);
655int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
656 int where, u16 *val);
657int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
658 int where, u32 *val);
659int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
660 int where, u8 val);
661int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
662 int where, u16 val);
663int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
664 int where, u32 val);
a72b46c3 665struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1da177e4
LT
666
667static inline int pci_read_config_byte(struct pci_dev *dev, int where, u8 *val)
668{
05cca6e5 669 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
670}
671static inline int pci_read_config_word(struct pci_dev *dev, int where, u16 *val)
672{
05cca6e5 673 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
1da177e4 674}
05cca6e5
GKH
675static inline int pci_read_config_dword(struct pci_dev *dev, int where,
676 u32 *val)
1da177e4 677{
05cca6e5 678 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
679}
680static inline int pci_write_config_byte(struct pci_dev *dev, int where, u8 val)
681{
05cca6e5 682 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
683}
684static inline int pci_write_config_word(struct pci_dev *dev, int where, u16 val)
685{
05cca6e5 686 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
1da177e4 687}
05cca6e5
GKH
688static inline int pci_write_config_dword(struct pci_dev *dev, int where,
689 u32 val)
1da177e4 690{
05cca6e5 691 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
692}
693
4a7fb636 694int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
695int __must_check pci_enable_device_io(struct pci_dev *dev);
696int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 697int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
698int __must_check pcim_enable_device(struct pci_dev *pdev);
699void pcim_pin_device(struct pci_dev *pdev);
700
296ccb08
YS
701static inline int pci_is_enabled(struct pci_dev *pdev)
702{
703 return (atomic_read(&pdev->enable_cnt) > 0);
704}
705
9ac7849e
TH
706static inline int pci_is_managed(struct pci_dev *pdev)
707{
708 return pdev->is_managed;
709}
710
1da177e4
LT
711void pci_disable_device(struct pci_dev *dev);
712void pci_set_master(struct pci_dev *dev);
6a479079 713void pci_clear_master(struct pci_dev *dev);
f7bdd12d 714int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
15ea76d4 715int pci_set_cacheline_size(struct pci_dev *dev);
1da177e4 716#define HAVE_PCI_SET_MWI
4a7fb636 717int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 718int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 719void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 720void pci_intx(struct pci_dev *dev, int enable);
f5f2b131 721void pci_msi_off(struct pci_dev *dev);
9c8550ee
LT
722int pci_set_dma_mask(struct pci_dev *dev, u64 mask);
723int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask);
4d57cdfa 724int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size);
59fc67de 725int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask);
d556ad4b
PO
726int pcix_get_max_mmrbc(struct pci_dev *dev);
727int pcix_get_mmrbc(struct pci_dev *dev);
728int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 729int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 730int pcie_set_readrq(struct pci_dev *dev, int rq);
8c1c699f 731int __pci_reset_function(struct pci_dev *dev);
8dd7f803 732int pci_reset_function(struct pci_dev *dev);
14add80b 733void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 734int __must_check pci_assign_resource(struct pci_dev *dev, int i);
c87deff7 735int pci_select_bars(struct pci_dev *dev, unsigned long flags);
1da177e4
LT
736
737/* ROM control related routines */
e416de5e
AC
738int pci_enable_rom(struct pci_dev *pdev);
739void pci_disable_rom(struct pci_dev *pdev);
144a50ea 740void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 741void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
97c44836 742size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
1da177e4
LT
743
744/* Power management related routines */
745int pci_save_state(struct pci_dev *dev);
746int pci_restore_state(struct pci_dev *dev);
0e5dd46b 747int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
9c8550ee
LT
748int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
749pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 750bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 751void pci_pme_active(struct pci_dev *dev, bool enable);
7d9a73f6 752int pci_enable_wake(struct pci_dev *dev, pci_power_t state, bool enable);
0235c4fc 753int pci_wake_from_d3(struct pci_dev *dev, bool enable);
e5899e1b 754pci_power_t pci_target_state(struct pci_dev *dev);
404cc2d8
RW
755int pci_prepare_to_sleep(struct pci_dev *dev);
756int pci_back_from_sleep(struct pci_dev *dev);
1da177e4 757
ce5ccdef 758/* Functions for PCI Hotplug drivers to use */
05cca6e5 759int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
3ed4fd96
AC
760#ifdef CONFIG_HOTPLUG
761unsigned int pci_rescan_bus(struct pci_bus *bus);
762#endif
ce5ccdef 763
287d19ce
SH
764/* Vital product data routines */
765ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
766ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
db567943 767int pci_vpd_truncate(struct pci_dev *dev, size_t size);
287d19ce 768
1da177e4 769/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
ea741551 770void pci_bus_assign_resources(const struct pci_bus *bus);
1da177e4
LT
771void pci_bus_size_bridges(struct pci_bus *bus);
772int pci_claim_resource(struct pci_dev *, int);
773void pci_assign_unassigned_resources(void);
774void pdev_enable_device(struct pci_dev *);
775void pdev_sort_resources(struct pci_dev *, struct resource_list *);
842de40d 776int pci_enable_resources(struct pci_dev *, int mask);
1da177e4
LT
777void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
778 int (*)(struct pci_dev *, u8, u8));
779#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 780int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 781int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 782void pci_release_regions(struct pci_dev *);
4a7fb636 783int __must_check pci_request_region(struct pci_dev *, int, const char *);
e8de1481 784int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1da177e4 785void pci_release_region(struct pci_dev *, int);
c87deff7 786int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 787int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 788void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
789
790/* drivers/pci/bus.c */
4a7fb636
AM
791int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
792 struct resource *res, resource_size_t size,
793 resource_size_t align, resource_size_t min,
794 unsigned int type_mask,
795 void (*alignf)(void *, struct resource *,
796 resource_size_t, resource_size_t),
797 void *alignf_data);
1da177e4
LT
798void pci_enable_bridges(struct pci_bus *bus);
799
863b18f4 800/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
801int __must_check __pci_register_driver(struct pci_driver *, struct module *,
802 const char *mod_name);
bba81165
AM
803
804/*
805 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
806 */
807#define pci_register_driver(driver) \
808 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 809
05cca6e5
GKH
810void pci_unregister_driver(struct pci_driver *dev);
811void pci_remove_behind_bridge(struct pci_dev *dev);
812struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
9dba910e
TH
813int pci_add_dynid(struct pci_driver *drv,
814 unsigned int vendor, unsigned int device,
815 unsigned int subvendor, unsigned int subdevice,
816 unsigned int class, unsigned int class_mask,
817 unsigned long driver_data);
05cca6e5
GKH
818const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
819 struct pci_dev *dev);
820int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
821 int pass);
1da177e4 822
70298c6e 823void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
cecf4864 824 void *userdata);
70b9f7dc 825int pci_cfg_space_size_ext(struct pci_dev *dev);
ac7dc65a 826int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 827unsigned char pci_bus_max_busnr(struct pci_bus *bus);
cecf4864 828
deb2d2ec
BH
829int pci_set_vga_state(struct pci_dev *pdev, bool decode,
830 unsigned int command_bits, bool change_bridge);
1da177e4
LT
831/* kmem_cache style wrapper around pci_alloc_consistent() */
832
833#include <linux/dmapool.h>
834
835#define pci_pool dma_pool
836#define pci_pool_create(name, pdev, size, align, allocation) \
837 dma_pool_create(name, &pdev->dev, size, align, allocation)
838#define pci_pool_destroy(pool) dma_pool_destroy(pool)
839#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
840#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
841
e24c2d96
DM
842enum pci_dma_burst_strategy {
843 PCI_DMA_BURST_INFINITY, /* make bursts as large as possible,
844 strategy_parameter is N/A */
845 PCI_DMA_BURST_BOUNDARY, /* disconnect at every strategy_parameter
846 byte boundaries */
847 PCI_DMA_BURST_MULTIPLE, /* disconnect at some multiple of
848 strategy_parameter byte boundaries */
849};
850
1da177e4 851struct msix_entry {
16dbef4a 852 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
853 u16 entry; /* driver uses to specify entry, OS writes */
854};
855
0366f8f7 856
1da177e4 857#ifndef CONFIG_PCI_MSI
1c8d7b0a 858static inline int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec)
05cca6e5
GKH
859{
860 return -1;
861}
862
d52877c7
YL
863static inline void pci_msi_shutdown(struct pci_dev *dev)
864{ }
05cca6e5
GKH
865static inline void pci_disable_msi(struct pci_dev *dev)
866{ }
867
a52e2e35
RW
868static inline int pci_msix_table_size(struct pci_dev *dev)
869{
870 return 0;
871}
05cca6e5
GKH
872static inline int pci_enable_msix(struct pci_dev *dev,
873 struct msix_entry *entries, int nvec)
874{
875 return -1;
876}
877
d52877c7
YL
878static inline void pci_msix_shutdown(struct pci_dev *dev)
879{ }
05cca6e5
GKH
880static inline void pci_disable_msix(struct pci_dev *dev)
881{ }
882
883static inline void msi_remove_pci_irq_vectors(struct pci_dev *dev)
884{ }
885
886static inline void pci_restore_msi_state(struct pci_dev *dev)
887{ }
07ae95f9
AP
888static inline int pci_msi_enabled(void)
889{
890 return 0;
891}
1da177e4 892#else
1c8d7b0a 893extern int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec);
d52877c7 894extern void pci_msi_shutdown(struct pci_dev *dev);
1da177e4 895extern void pci_disable_msi(struct pci_dev *dev);
a52e2e35 896extern int pci_msix_table_size(struct pci_dev *dev);
05cca6e5 897extern int pci_enable_msix(struct pci_dev *dev,
1da177e4 898 struct msix_entry *entries, int nvec);
d52877c7 899extern void pci_msix_shutdown(struct pci_dev *dev);
1da177e4
LT
900extern void pci_disable_msix(struct pci_dev *dev);
901extern void msi_remove_pci_irq_vectors(struct pci_dev *dev);
94688cf2 902extern void pci_restore_msi_state(struct pci_dev *dev);
07ae95f9 903extern int pci_msi_enabled(void);
1da177e4
LT
904#endif
905
3e1b1600
AP
906#ifndef CONFIG_PCIEASPM
907static inline int pcie_aspm_enabled(void)
908{
909 return 0;
910}
911#else
912extern int pcie_aspm_enabled(void);
913#endif
914
43c16408
AP
915#ifndef CONFIG_PCIE_ECRC
916static inline void pcie_set_ecrc_checking(struct pci_dev *dev)
917{
918 return;
919}
920static inline void pcie_ecrc_get_policy(char *str) {};
921#else
922extern void pcie_set_ecrc_checking(struct pci_dev *dev);
923extern void pcie_ecrc_get_policy(char *str);
924#endif
925
1c8d7b0a
MW
926#define pci_enable_msi(pdev) pci_enable_msi_block(pdev, 1)
927
8b955b0d 928#ifdef CONFIG_HT_IRQ
8b955b0d
EB
929/* The functions a driver should call */
930int ht_create_irq(struct pci_dev *dev, int idx);
931void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
932#endif /* CONFIG_HT_IRQ */
933
e04b0ea2
BK
934extern void pci_block_user_cfg_access(struct pci_dev *dev);
935extern void pci_unblock_user_cfg_access(struct pci_dev *dev);
936
4352dfd5
GKH
937/*
938 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
939 * a PCI domain is defined to be a set of PCI busses which share
940 * configuration space.
941 */
32a2eea7
JG
942#ifdef CONFIG_PCI_DOMAINS
943extern int pci_domains_supported;
944#else
945enum { pci_domains_supported = 0 };
05cca6e5
GKH
946static inline int pci_domain_nr(struct pci_bus *bus)
947{
948 return 0;
949}
950
4352dfd5
GKH
951static inline int pci_proc_domain(struct pci_bus *bus)
952{
953 return 0;
954}
32a2eea7 955#endif /* CONFIG_PCI_DOMAINS */
1da177e4 956
4352dfd5 957#else /* CONFIG_PCI is not enabled */
1da177e4
LT
958
959/*
960 * If the system does not have PCI, clearly these return errors. Define
961 * these as simple inline functions to avoid hair in drivers.
962 */
963
05cca6e5
GKH
964#define _PCI_NOP(o, s, t) \
965 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
966 int where, t val) \
1da177e4 967 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
968
969#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
970 _PCI_NOP(o, word, u16 x) \
971 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
972_PCI_NOP_ALL(read, *)
973_PCI_NOP_ALL(write,)
974
05cca6e5
GKH
975static inline struct pci_dev *pci_find_device(unsigned int vendor,
976 unsigned int device,
b08508c4 977 struct pci_dev *from)
05cca6e5
GKH
978{
979 return NULL;
980}
1da177e4 981
d42552c3 982static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
983 unsigned int device,
984 struct pci_dev *from)
985{
986 return NULL;
987}
d42552c3 988
05cca6e5
GKH
989static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
990 unsigned int device,
991 unsigned int ss_vendor,
992 unsigned int ss_device,
b08508c4 993 struct pci_dev *from)
05cca6e5
GKH
994{
995 return NULL;
996}
1da177e4 997
05cca6e5
GKH
998static inline struct pci_dev *pci_get_class(unsigned int class,
999 struct pci_dev *from)
1000{
1001 return NULL;
1002}
1da177e4
LT
1003
1004#define pci_dev_present(ids) (0)
ed4aaadb 1005#define no_pci_devices() (1)
1da177e4
LT
1006#define pci_dev_put(dev) do { } while (0)
1007
05cca6e5
GKH
1008static inline void pci_set_master(struct pci_dev *dev)
1009{ }
1010
1011static inline int pci_enable_device(struct pci_dev *dev)
1012{
1013 return -EIO;
1014}
1015
1016static inline void pci_disable_device(struct pci_dev *dev)
1017{ }
1018
1019static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
1020{
1021 return -EIO;
1022}
1023
80be0385
RD
1024static inline int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
1025{
1026 return -EIO;
1027}
1028
4d57cdfa
FT
1029static inline int pci_set_dma_max_seg_size(struct pci_dev *dev,
1030 unsigned int size)
1031{
1032 return -EIO;
1033}
1034
59fc67de
FT
1035static inline int pci_set_dma_seg_boundary(struct pci_dev *dev,
1036 unsigned long mask)
1037{
1038 return -EIO;
1039}
1040
05cca6e5
GKH
1041static inline int pci_assign_resource(struct pci_dev *dev, int i)
1042{
1043 return -EBUSY;
1044}
1045
1046static inline int __pci_register_driver(struct pci_driver *drv,
1047 struct module *owner)
1048{
1049 return 0;
1050}
1051
1052static inline int pci_register_driver(struct pci_driver *drv)
1053{
1054 return 0;
1055}
1056
1057static inline void pci_unregister_driver(struct pci_driver *drv)
1058{ }
1059
1060static inline int pci_find_capability(struct pci_dev *dev, int cap)
1061{
1062 return 0;
1063}
1064
1065static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1066 int cap)
1067{
1068 return 0;
1069}
1070
1071static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
1072{
1073 return 0;
1074}
1075
1da177e4 1076/* Power management related routines */
05cca6e5
GKH
1077static inline int pci_save_state(struct pci_dev *dev)
1078{
1079 return 0;
1080}
1081
1082static inline int pci_restore_state(struct pci_dev *dev)
1083{
1084 return 0;
1085}
1da177e4 1086
05cca6e5
GKH
1087static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
1088{
1089 return 0;
1090}
1091
1092static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1093 pm_message_t state)
1094{
1095 return PCI_D0;
1096}
1097
1098static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1099 int enable)
1100{
1101 return 0;
1102}
1103
1104static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
1105{
1106 return -EIO;
1107}
1108
1109static inline void pci_release_regions(struct pci_dev *dev)
1110{ }
0da0ead9 1111
a46e8126
KG
1112#define pci_dma_burst_advice(pdev, strat, strategy_parameter) do { } while (0)
1113
05cca6e5
GKH
1114static inline void pci_block_user_cfg_access(struct pci_dev *dev)
1115{ }
1116
1117static inline void pci_unblock_user_cfg_access(struct pci_dev *dev)
1118{ }
e04b0ea2 1119
d80d0217
RD
1120static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1121{ return NULL; }
1122
1123static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1124 unsigned int devfn)
1125{ return NULL; }
1126
1127static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1128 unsigned int devfn)
1129{ return NULL; }
1130
4352dfd5 1131#endif /* CONFIG_PCI */
1da177e4 1132
4352dfd5
GKH
1133/* Include architecture-dependent settings and functions */
1134
1135#include <asm/pci.h>
1da177e4 1136
1f82de10
YL
1137#ifndef PCIBIOS_MAX_MEM_32
1138#define PCIBIOS_MAX_MEM_32 (-1)
1139#endif
1140
1da177e4
LT
1141/* these helpers provide future and backwards compatibility
1142 * for accessing popular PCI BAR info */
05cca6e5
GKH
1143#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1144#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1145#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1146#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1147 ((pci_resource_start((dev), (bar)) == 0 && \
1148 pci_resource_end((dev), (bar)) == \
1149 pci_resource_start((dev), (bar))) ? 0 : \
1150 \
1151 (pci_resource_end((dev), (bar)) - \
1152 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1153
1154/* Similar to the helpers above, these manipulate per-pci_dev
1155 * driver-specific data. They are really just a wrapper around
1156 * the generic device structure functions of these calls.
1157 */
05cca6e5 1158static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1159{
1160 return dev_get_drvdata(&pdev->dev);
1161}
1162
05cca6e5 1163static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1164{
1165 dev_set_drvdata(&pdev->dev, data);
1166}
1167
1168/* If you want to know what to call your pci_dev, ask this function.
1169 * Again, it's a wrapper around the generic device.
1170 */
2fc90f61 1171static inline const char *pci_name(const struct pci_dev *pdev)
1da177e4 1172{
c6c4f070 1173 return dev_name(&pdev->dev);
1da177e4
LT
1174}
1175
2311b1f2
ME
1176
1177/* Some archs don't want to expose struct resource to userland as-is
1178 * in sysfs and /proc
1179 */
1180#ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
1181static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1182 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1183 resource_size_t *end)
2311b1f2
ME
1184{
1185 *start = rsrc->start;
1186 *end = rsrc->end;
1187}
1188#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1189
1190
1da177e4
LT
1191/*
1192 * The world is not perfect and supplies us with broken PCI devices.
1193 * For at least a part of these bugs we need a work-around, so both
1194 * generic (drivers/pci/quirks.c) and per-architecture code can define
1195 * fixup hooks to be called for particular buggy devices.
1196 */
1197
1198struct pci_fixup {
1199 u16 vendor, device; /* You can use PCI_ANY_ID here of course */
1200 void (*hook)(struct pci_dev *dev);
1201};
1202
1203enum pci_fixup_pass {
1204 pci_fixup_early, /* Before probing BARs */
1205 pci_fixup_header, /* After reading configuration header */
1206 pci_fixup_final, /* Final phase of device fixups */
1207 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e
RW
1208 pci_fixup_resume, /* pci_device_resume() */
1209 pci_fixup_suspend, /* pci_device_suspend */
1210 pci_fixup_resume_early, /* pci_device_resume_early() */
1da177e4
LT
1211};
1212
1213/* Anonymous variables would be nice... */
1214#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, hook) \
3ff6eecc 1215 static const struct pci_fixup __pci_fixup_##name __used \
1da177e4
LT
1216 __attribute__((__section__(#section))) = { vendor, device, hook };
1217#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1218 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
1219 vendor##device##hook, vendor, device, hook)
1220#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1221 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
1222 vendor##device##hook, vendor, device, hook)
1223#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1224 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
1225 vendor##device##hook, vendor, device, hook)
1226#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1227 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
1228 vendor##device##hook, vendor, device, hook)
1597cacb
AC
1229#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1230 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
1231 resume##vendor##device##hook, vendor, device, hook)
e1a2a51e
RW
1232#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1233 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
1234 resume_early##vendor##device##hook, vendor, device, hook)
1235#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1236 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
1237 suspend##vendor##device##hook, vendor, device, hook)
1da177e4
LT
1238
1239
1240void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
1241
05cca6e5 1242void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1243void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1244void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
5ea81769 1245int pcim_iomap_regions(struct pci_dev *pdev, u16 mask, const char *name);
916fbfb7
TH
1246int pcim_iomap_regions_request_all(struct pci_dev *pdev, u16 mask,
1247 const char *name);
ec04b075 1248void pcim_iounmap_regions(struct pci_dev *pdev, u16 mask);
5ea81769 1249
1da177e4 1250extern int pci_pci_problems;
236561e5 1251#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1252#define PCIPCI_TRITON 2
1253#define PCIPCI_NATOMA 4
1254#define PCIPCI_VIAETBF 8
1255#define PCIPCI_VSFX 16
236561e5
AC
1256#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1257#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1258
4516a618
AN
1259extern unsigned long pci_cardbus_io_size;
1260extern unsigned long pci_cardbus_mem_size;
491424c0 1261extern u8 __devinitdata pci_dfl_cache_line_size;
ac1aa47b 1262extern u8 pci_cache_line_size;
4516a618 1263
28760489
EB
1264extern unsigned long pci_hotplug_io_size;
1265extern unsigned long pci_hotplug_mem_size;
1266
19792a08
AB
1267int pcibios_add_platform_entries(struct pci_dev *dev);
1268void pcibios_disable_device(struct pci_dev *dev);
1269int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1270 enum pcie_reset_state state);
575e3348 1271
7752d5cf 1272#ifdef CONFIG_PCI_MMCONFIG
bb63b421 1273extern void __init pci_mmcfg_early_init(void);
7752d5cf
RH
1274extern void __init pci_mmcfg_late_init(void);
1275#else
bb63b421 1276static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1277static inline void pci_mmcfg_late_init(void) { }
1278#endif
1279
0ef5f8f6
AP
1280int pci_ext_cfg_avail(struct pci_dev *dev);
1281
1684f5dd 1282void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
aa42d7c6 1283
dd7cc44d
YZ
1284#ifdef CONFIG_PCI_IOV
1285extern int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1286extern void pci_disable_sriov(struct pci_dev *dev);
74bb1bcc 1287extern irqreturn_t pci_sriov_migration(struct pci_dev *dev);
dd7cc44d
YZ
1288#else
1289static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
1290{
1291 return -ENODEV;
1292}
1293static inline void pci_disable_sriov(struct pci_dev *dev)
1294{
1295}
74bb1bcc
YZ
1296static inline irqreturn_t pci_sriov_migration(struct pci_dev *dev)
1297{
1298 return IRQ_NONE;
1299}
dd7cc44d
YZ
1300#endif
1301
c825bc94
KK
1302#if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
1303extern void pci_hp_create_module_link(struct pci_slot *pci_slot);
1304extern void pci_hp_remove_module_link(struct pci_slot *pci_slot);
1305#endif
1306
d7b7e605
KK
1307/**
1308 * pci_pcie_cap - get the saved PCIe capability offset
1309 * @dev: PCI device
1310 *
1311 * PCIe capability offset is calculated at PCI device initialization
1312 * time and saved in the data structure. This function returns saved
1313 * PCIe capability offset. Using this instead of pci_find_capability()
1314 * reduces unnecessary search in the PCI configuration space. If you
1315 * need to calculate PCIe capability offset from raw device for some
1316 * reasons, please use pci_find_capability() instead.
1317 */
1318static inline int pci_pcie_cap(struct pci_dev *dev)
1319{
1320 return dev->pcie_cap;
1321}
1322
7eb776c4
KK
1323/**
1324 * pci_is_pcie - check if the PCI device is PCI Express capable
1325 * @dev: PCI device
1326 *
1327 * Retrun true if the PCI device is PCI Express capable, false otherwise.
1328 */
1329static inline bool pci_is_pcie(struct pci_dev *dev)
1330{
1331 return !!pci_pcie_cap(dev);
1332}
1333
5d990b62
CW
1334void pci_request_acs(void);
1335
1da177e4
LT
1336#endif /* __KERNEL__ */
1337#endif /* LINUX_PCI_H */