]> bbs.cooldavid.org Git - net-next-2.6.git/blame - include/linux/pci.h
PCI: PCI_QUIRKS depends on PCI
[net-next-2.6.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
16
17#ifndef LINUX_PCI_H
18#define LINUX_PCI_H
19
f46753c5 20#include <linux/pci_regs.h> /* The pci register defines */
64c7f63c 21#include <linux/io.h>
1da177e4 22
1da177e4
LT
23/*
24 * The PCI interface treats multi-function devices as independent
25 * devices. The slot/function address of each device is encoded
26 * in a single byte as follows:
27 *
28 * 7:3 = slot
29 * 2:0 = function
30 */
05cca6e5 31#define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
1da177e4
LT
32#define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
33#define PCI_FUNC(devfn) ((devfn) & 0x07)
34
35/* Ioctls for /proc/bus/pci/X/Y nodes. */
36#define PCIIOC_BASE ('P' << 24 | 'C' << 16 | 'I' << 8)
37#define PCIIOC_CONTROLLER (PCIIOC_BASE | 0x00) /* Get controller for PCI device. */
38#define PCIIOC_MMAP_IS_IO (PCIIOC_BASE | 0x01) /* Set mmap state to I/O space. */
39#define PCIIOC_MMAP_IS_MEM (PCIIOC_BASE | 0x02) /* Set mmap state to MEM space. */
40#define PCIIOC_WRITE_COMBINE (PCIIOC_BASE | 0x03) /* Enable/disable write-combining. */
41
42#ifdef __KERNEL__
43
778382e0
DW
44#include <linux/mod_devicetable.h>
45
1da177e4 46#include <linux/types.h>
98db6f19 47#include <linux/init.h>
1da177e4
LT
48#include <linux/ioport.h>
49#include <linux/list.h>
4a7fb636 50#include <linux/compiler.h>
1da177e4 51#include <linux/errno.h>
f46753c5 52#include <linux/kobject.h>
bae94d02 53#include <asm/atomic.h>
1da177e4
LT
54#include <linux/device.h>
55
7e7a43c3
AB
56/* Include the ID list */
57#include <linux/pci_ids.h>
58
f46753c5
AC
59/* pci_slot represents a physical slot */
60struct pci_slot {
61 struct pci_bus *bus; /* The bus this slot is on */
62 struct list_head list; /* node in list of slots on this bus */
63 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
64 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
65 struct kobject kobj;
66};
67
0ad772ec
AC
68static inline const char *pci_slot_name(const struct pci_slot *slot)
69{
70 return kobject_name(&slot->kobj);
71}
72
1da177e4
LT
73/* File state for mmap()s on /proc/bus/pci/X/Y */
74enum pci_mmap_state {
75 pci_mmap_io,
76 pci_mmap_mem
77};
78
79/* This defines the direction arg to the DMA mapping routines. */
80#define PCI_DMA_BIDIRECTIONAL 0
81#define PCI_DMA_TODEVICE 1
82#define PCI_DMA_FROMDEVICE 2
83#define PCI_DMA_NONE 3
84
1da177e4
LT
85#define DEVICE_COUNT_RESOURCE 12
86
87typedef int __bitwise pci_power_t;
88
4352dfd5
GKH
89#define PCI_D0 ((pci_power_t __force) 0)
90#define PCI_D1 ((pci_power_t __force) 1)
91#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
92#define PCI_D3hot ((pci_power_t __force) 3)
93#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 94#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 95#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 96
392a1ce7
LV
97/** The pci_channel state describes connectivity between the CPU and
98 * the pci device. If some PCI bus between here and the pci device
99 * has crashed or locked up, this info is reflected here.
100 */
101typedef unsigned int __bitwise pci_channel_state_t;
102
103enum pci_channel_state {
104 /* I/O channel is in normal state */
105 pci_channel_io_normal = (__force pci_channel_state_t) 1,
106
107 /* I/O to channel is blocked */
108 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
109
110 /* PCI card is dead */
111 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
112};
113
f7bdd12d
BK
114typedef unsigned int __bitwise pcie_reset_state_t;
115
116enum pcie_reset_state {
117 /* Reset is NOT asserted (Use to deassert reset) */
118 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
119
120 /* Use #PERST to reset PCI-E device */
121 pcie_warm_reset = (__force pcie_reset_state_t) 2,
122
123 /* Use PCI-E Hot Reset to reset device */
124 pcie_hot_reset = (__force pcie_reset_state_t) 3
125};
126
ba698ad4
DM
127typedef unsigned short __bitwise pci_dev_flags_t;
128enum pci_dev_flags {
129 /* INTX_DISABLE in PCI_COMMAND register disables MSI
130 * generation too.
131 */
132 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) 1,
979b1791
AC
133 /* Device configuration is irrevocably lost if disabled into D3 */
134 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) 2,
ba698ad4
DM
135};
136
6e325a62
MT
137typedef unsigned short __bitwise pci_bus_flags_t;
138enum pci_bus_flags {
d556ad4b
PO
139 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
140 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
6e325a62
MT
141};
142
41017f0c
SL
143struct pci_cap_saved_state {
144 struct hlist_node next;
145 char cap_nr;
146 u32 data[0];
147};
148
7d715a6c 149struct pcie_link_state;
ee69439c
JB
150struct pci_vpd;
151
1da177e4
LT
152/*
153 * The pci_dev structure is used to describe PCI devices.
154 */
155struct pci_dev {
1da177e4
LT
156 struct list_head bus_list; /* node in per-bus list */
157 struct pci_bus *bus; /* bus this device is on */
158 struct pci_bus *subordinate; /* bus this device bridges to */
159
160 void *sysdata; /* hook for sys-specific extension */
161 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 162 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
163
164 unsigned int devfn; /* encoded device & function index */
165 unsigned short vendor;
166 unsigned short device;
167 unsigned short subsystem_vendor;
168 unsigned short subsystem_device;
169 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 170 u8 revision; /* PCI revision, low byte of class word */
1da177e4 171 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
994a65e2 172 u8 pcie_type; /* PCI-E device/port type */
1da177e4 173 u8 rom_base_reg; /* which config register controls the ROM */
ffeff788 174 u8 pin; /* which interrupt pin this device uses */
1da177e4
LT
175
176 struct pci_driver *driver; /* which driver has allocated this device */
177 u64 dma_mask; /* Mask of the bits of bus address this
178 device implements. Normally this is
179 0xffffffff. You only need to change
180 this if your device has broken DMA
181 or supports 64-bit transfers. */
182
4d57cdfa
FT
183 struct device_dma_parameters dma_parms;
184
1da177e4
LT
185 pci_power_t current_state; /* Current operating state. In ACPI-speak,
186 this is D0-D3, D0 being fully functional,
187 and D3 being off. */
337001b6
RW
188 int pm_cap; /* PM capability offset in the
189 configuration space */
190 unsigned int pme_support:5; /* Bitmask of states from which PME#
191 can be generated */
192 unsigned int d1_support:1; /* Low power state D1 is supported */
193 unsigned int d2_support:1; /* Low power state D2 is supported */
194 unsigned int no_d1d2:1; /* Only allow D0 and D3 */
1da177e4 195
7d715a6c
SL
196#ifdef CONFIG_PCIEASPM
197 struct pcie_link_state *link_state; /* ASPM link state. */
198#endif
199
392a1ce7 200 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
201 struct device dev; /* Generic device interface */
202
1da177e4
LT
203 int cfg_size; /* Size of configuration space */
204
205 /*
206 * Instead of touching interrupt line and base address registers
207 * directly, use the values stored here. They might be different!
208 */
209 unsigned int irq;
210 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
211
212 /* These fields are used by common fixups */
213 unsigned int transparent:1; /* Transparent PCI bridge */
214 unsigned int multifunction:1;/* Part of multi-function device */
215 /* keep track of device state */
8a1bc901 216 unsigned int is_added:1;
1da177e4 217 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 218 unsigned int no_msi:1; /* device may not use msi */
e04b0ea2 219 unsigned int block_ucfg_access:1; /* userspace config space access is blocked */
bd8481e1 220 unsigned int broken_parity_status:1; /* Device generates false positive parity */
99dc804d
SL
221 unsigned int msi_enabled:1;
222 unsigned int msix_enabled:1;
58c3a727 223 unsigned int ari_enabled:1; /* ARI forwarding */
9ac7849e 224 unsigned int is_managed:1;
994a65e2 225 unsigned int is_pcie:1;
ba698ad4 226 pci_dev_flags_t dev_flags;
bae94d02 227 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 228
1da177e4 229 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 230 struct hlist_head saved_cap_space;
1da177e4
LT
231 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
232 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
233 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 234 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
ded86d8d 235#ifdef CONFIG_PCI_MSI
4aa9bc95 236 struct list_head msi_list;
ded86d8d 237#endif
94e61088 238 struct pci_vpd *vpd;
1da177e4
LT
239};
240
65891215
ME
241extern struct pci_dev *alloc_pci_dev(void);
242
1da177e4
LT
243#define pci_dev_b(n) list_entry(n, struct pci_dev, bus_list)
244#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
245#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
246
a7369f1f
LV
247static inline int pci_channel_offline(struct pci_dev *pdev)
248{
249 return (pdev->error_state != pci_channel_io_normal);
250}
251
41017f0c 252static inline struct pci_cap_saved_state *pci_find_saved_cap(
05cca6e5 253 struct pci_dev *pci_dev, char cap)
41017f0c
SL
254{
255 struct pci_cap_saved_state *tmp;
256 struct hlist_node *pos;
257
258 hlist_for_each_entry(tmp, pos, &pci_dev->saved_cap_space, next) {
259 if (tmp->cap_nr == cap)
260 return tmp;
261 }
262 return NULL;
263}
264
265static inline void pci_add_saved_cap(struct pci_dev *pci_dev,
266 struct pci_cap_saved_state *new_cap)
267{
268 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
269}
270
1da177e4
LT
271/*
272 * For PCI devices, the region numbers are assigned this way:
273 *
274 * 0-5 standard PCI regions
275 * 6 expansion ROM
276 * 7-10 bridges: address space assigned to buses behind the bridge
277 */
278
4352dfd5
GKH
279#define PCI_ROM_RESOURCE 6
280#define PCI_BRIDGE_RESOURCES 7
281#define PCI_NUM_RESOURCES 11
1da177e4
LT
282
283#ifndef PCI_BUS_NUM_RESOURCES
30a18d6c 284#define PCI_BUS_NUM_RESOURCES 16
1da177e4 285#endif
4352dfd5
GKH
286
287#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
288
289struct pci_bus {
290 struct list_head node; /* node in list of buses */
291 struct pci_bus *parent; /* parent bus this bridge is on */
292 struct list_head children; /* list of child buses */
293 struct list_head devices; /* list of devices on this bus */
294 struct pci_dev *self; /* bridge device as seen by parent */
f46753c5 295 struct list_head slots; /* list of slots on this bus */
1da177e4
LT
296 struct resource *resource[PCI_BUS_NUM_RESOURCES];
297 /* address space routed to this bus */
298
299 struct pci_ops *ops; /* configuration access functions */
300 void *sysdata; /* hook for sys-specific extension */
301 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
302
303 unsigned char number; /* bus number */
304 unsigned char primary; /* number of primary bridge */
305 unsigned char secondary; /* number of secondary bridge */
306 unsigned char subordinate; /* max number of subordinate buses */
307
308 char name[48];
309
310 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
6e325a62 311 pci_bus_flags_t bus_flags; /* Inherited by child busses */
1da177e4 312 struct device *bridge;
fd7d1ced 313 struct device dev;
1da177e4
LT
314 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
315 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 316 unsigned int is_added:1;
1da177e4
LT
317};
318
319#define pci_bus_b(n) list_entry(n, struct pci_bus, node)
fd7d1ced 320#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4
LT
321
322/*
323 * Error values that may be returned by PCI functions.
324 */
325#define PCIBIOS_SUCCESSFUL 0x00
326#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
327#define PCIBIOS_BAD_VENDOR_ID 0x83
328#define PCIBIOS_DEVICE_NOT_FOUND 0x86
329#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
330#define PCIBIOS_SET_FAILED 0x88
331#define PCIBIOS_BUFFER_TOO_SMALL 0x89
332
333/* Low-level architecture-dependent routines */
334
335struct pci_ops {
336 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
337 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
338};
339
b6ce068a
MW
340/*
341 * ACPI needs to be able to access PCI config space before we've done a
342 * PCI bus scan and created pci_bus structures.
343 */
344extern int raw_pci_read(unsigned int domain, unsigned int bus,
345 unsigned int devfn, int reg, int len, u32 *val);
346extern int raw_pci_write(unsigned int domain, unsigned int bus,
347 unsigned int devfn, int reg, int len, u32 val);
1da177e4
LT
348
349struct pci_bus_region {
c40a22e0
BH
350 resource_size_t start;
351 resource_size_t end;
1da177e4
LT
352};
353
354struct pci_dynids {
355 spinlock_t lock; /* protects list, index */
356 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
357};
358
392a1ce7
LV
359/* ---------------------------------------------------------------- */
360/** PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
579082df 361 * a set of callbacks in struct pci_error_handlers, then that device driver
392a1ce7
LV
362 * will be notified of PCI bus errors, and will be driven to recovery
363 * when an error occurs.
364 */
365
366typedef unsigned int __bitwise pci_ers_result_t;
367
368enum pci_ers_result {
369 /* no result/none/not supported in device driver */
370 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
371
372 /* Device driver can recover without slot reset */
373 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
374
375 /* Device driver wants slot to be reset. */
376 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
377
378 /* Device has completely failed, is unrecoverable */
379 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
380
381 /* Device driver is fully recovered and operational */
382 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
383};
384
385/* PCI bus error event callbacks */
05cca6e5 386struct pci_error_handlers {
392a1ce7
LV
387 /* PCI bus error detected on this device */
388 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 389 enum pci_channel_state error);
392a1ce7
LV
390
391 /* MMIO has been re-enabled, but not DMA */
392 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
393
394 /* PCI Express link has been reset */
395 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
396
397 /* PCI slot has been reset */
398 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
399
400 /* Device driver may resume normal operations */
401 void (*resume)(struct pci_dev *dev);
402};
403
404/* ---------------------------------------------------------------- */
405
1da177e4
LT
406struct module;
407struct pci_driver {
408 struct list_head node;
409 char *name;
1da177e4
LT
410 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
411 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
412 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
413 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
414 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
415 int (*resume_early) (struct pci_dev *dev);
1da177e4 416 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 417 void (*shutdown) (struct pci_dev *dev);
bbb44d9f 418 struct pm_ext_ops *pm;
392a1ce7 419 struct pci_error_handlers *err_handler;
1da177e4
LT
420 struct device_driver driver;
421 struct pci_dynids dynids;
422};
423
05cca6e5 424#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4 425
90a1ba0c 426/**
9f9351bb 427 * DEFINE_PCI_DEVICE_TABLE - macro used to describe a pci device table
90a1ba0c
JB
428 * @_table: device table name
429 *
430 * This macro is used to create a struct pci_device_id array (a device table)
431 * in a generic manner.
432 */
9f9351bb 433#define DEFINE_PCI_DEVICE_TABLE(_table) \
90a1ba0c
JB
434 const struct pci_device_id _table[] __devinitconst
435
1da177e4
LT
436/**
437 * PCI_DEVICE - macro used to describe a specific pci device
438 * @vend: the 16 bit PCI Vendor ID
439 * @dev: the 16 bit PCI Device ID
440 *
441 * This macro is used to create a struct pci_device_id that matches a
442 * specific device. The subvendor and subdevice fields will be set to
443 * PCI_ANY_ID.
444 */
445#define PCI_DEVICE(vend,dev) \
446 .vendor = (vend), .device = (dev), \
447 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
448
449/**
450 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
451 * @dev_class: the class, subclass, prog-if triple for this device
452 * @dev_class_mask: the class mask for this device
453 *
454 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 455 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
456 * fields will be set to PCI_ANY_ID.
457 */
458#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
459 .class = (dev_class), .class_mask = (dev_class_mask), \
460 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
461 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
462
1597cacb
AC
463/**
464 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c322b28a
ZY
465 * @vendor: the vendor name
466 * @device: the 16 bit PCI Device ID
1597cacb
AC
467 *
468 * This macro is used to create a struct pci_device_id that matches a
469 * specific PCI device. The subvendor, and subdevice fields will be set
470 * to PCI_ANY_ID. The macro allows the next field to follow as the device
471 * private data.
472 */
473
474#define PCI_VDEVICE(vendor, device) \
475 PCI_VENDOR_ID_##vendor, (device), \
476 PCI_ANY_ID, PCI_ANY_ID, 0, 0
477
1da177e4
LT
478/* these external functions are only available when PCI support is enabled */
479#ifdef CONFIG_PCI
480
481extern struct bus_type pci_bus_type;
482
483/* Do NOT directly access these two variables, unless you are arch specific pci
484 * code, or pci core code. */
485extern struct list_head pci_root_buses; /* list of all known PCI buses */
ed4aaadb
ZY
486/* Some device drivers need know if pci is initiated */
487extern int no_pci_devices(void);
1da177e4
LT
488
489void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 490int __must_check pcibios_enable_device(struct pci_dev *, int mask);
05cca6e5 491char *pcibios_setup(char *str);
1da177e4
LT
492
493/* Used only when drivers/pci/setup.c is used */
e31dd6e4
GKH
494void pcibios_align_resource(void *, struct resource *, resource_size_t,
495 resource_size_t);
1da177e4
LT
496void pcibios_update_irq(struct pci_dev *, int irq);
497
498/* Generic PCI functions used internally */
499
500extern struct pci_bus *pci_find_bus(int domain, int busnr);
c431ada4 501void pci_bus_add_devices(struct pci_bus *bus);
05cca6e5
GKH
502struct pci_bus *pci_scan_bus_parented(struct device *parent, int bus,
503 struct pci_ops *ops, void *sysdata);
98db6f19 504static inline struct pci_bus * __devinit pci_scan_bus(int bus, struct pci_ops *ops,
05cca6e5 505 void *sysdata)
1da177e4 506{
c431ada4
RS
507 struct pci_bus *root_bus;
508 root_bus = pci_scan_bus_parented(NULL, bus, ops, sysdata);
509 if (root_bus)
510 pci_bus_add_devices(root_bus);
511 return root_bus;
1da177e4 512}
05cca6e5
GKH
513struct pci_bus *pci_create_bus(struct device *parent, int bus,
514 struct pci_ops *ops, void *sysdata);
515struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
516 int busnr);
f46753c5 517struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
518 const char *name,
519 struct hotplug_slot *hotplug);
f46753c5 520void pci_destroy_slot(struct pci_slot *slot);
d25b7c8d 521void pci_renumber_slot(struct pci_slot *slot, int slot_nr);
1da177e4 522int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 523struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 524void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 525unsigned int pci_scan_child_bus(struct pci_bus *bus);
b19441af 526int __must_check pci_bus_add_device(struct pci_dev *dev);
1da177e4 527void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
528struct resource *pci_find_parent_resource(const struct pci_dev *dev,
529 struct resource *res);
1da177e4
LT
530int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
531extern struct pci_dev *pci_dev_get(struct pci_dev *dev);
532extern void pci_dev_put(struct pci_dev *dev);
533extern void pci_remove_bus(struct pci_bus *b);
534extern void pci_remove_bus_device(struct pci_dev *dev);
24f8aa9b 535extern void pci_stop_bus_device(struct pci_dev *dev);
b3743fa4 536void pci_setup_cardbus(struct pci_bus *bus);
6b4b78fe 537extern void pci_sort_breadthfirst(void);
1da177e4
LT
538
539/* Generic PCI functions exported to card drivers */
540
bd3989e0 541#ifdef CONFIG_PCI_LEGACY
05cca6e5
GKH
542struct pci_dev __deprecated *pci_find_device(unsigned int vendor,
543 unsigned int device,
b08508c4 544 struct pci_dev *from);
05cca6e5
GKH
545struct pci_dev __deprecated *pci_find_slot(unsigned int bus,
546 unsigned int devfn);
bd3989e0
JG
547#endif /* CONFIG_PCI_LEGACY */
548
05cca6e5
GKH
549int pci_find_capability(struct pci_dev *dev, int cap);
550int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
551int pci_find_ext_capability(struct pci_dev *dev, int cap);
552int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
553int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 554struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 555
d42552c3
AM
556struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
557 struct pci_dev *from);
05cca6e5 558struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 559 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 560 struct pci_dev *from);
05cca6e5
GKH
561struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
562struct pci_dev *pci_get_bus_and_slot(unsigned int bus, unsigned int devfn);
563struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
564int pci_dev_present(const struct pci_device_id *ids);
565
05cca6e5
GKH
566int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
567 int where, u8 *val);
568int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
569 int where, u16 *val);
570int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
571 int where, u32 *val);
572int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
573 int where, u8 val);
574int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
575 int where, u16 val);
576int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
577 int where, u32 val);
1da177e4
LT
578
579static inline int pci_read_config_byte(struct pci_dev *dev, int where, u8 *val)
580{
05cca6e5 581 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
582}
583static inline int pci_read_config_word(struct pci_dev *dev, int where, u16 *val)
584{
05cca6e5 585 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
1da177e4 586}
05cca6e5
GKH
587static inline int pci_read_config_dword(struct pci_dev *dev, int where,
588 u32 *val)
1da177e4 589{
05cca6e5 590 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
591}
592static inline int pci_write_config_byte(struct pci_dev *dev, int where, u8 val)
593{
05cca6e5 594 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
595}
596static inline int pci_write_config_word(struct pci_dev *dev, int where, u16 val)
597{
05cca6e5 598 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
1da177e4 599}
05cca6e5
GKH
600static inline int pci_write_config_dword(struct pci_dev *dev, int where,
601 u32 val)
1da177e4 602{
05cca6e5 603 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
604}
605
4a7fb636 606int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
607int __must_check pci_enable_device_io(struct pci_dev *dev);
608int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 609int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
610int __must_check pcim_enable_device(struct pci_dev *pdev);
611void pcim_pin_device(struct pci_dev *pdev);
612
613static inline int pci_is_managed(struct pci_dev *pdev)
614{
615 return pdev->is_managed;
616}
617
1da177e4
LT
618void pci_disable_device(struct pci_dev *dev);
619void pci_set_master(struct pci_dev *dev);
f7bdd12d 620int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
1da177e4 621#define HAVE_PCI_SET_MWI
4a7fb636 622int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 623int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 624void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 625void pci_intx(struct pci_dev *dev, int enable);
f5f2b131 626void pci_msi_off(struct pci_dev *dev);
9c8550ee
LT
627int pci_set_dma_mask(struct pci_dev *dev, u64 mask);
628int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask);
4d57cdfa 629int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size);
59fc67de 630int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask);
d556ad4b
PO
631int pcix_get_max_mmrbc(struct pci_dev *dev);
632int pcix_get_mmrbc(struct pci_dev *dev);
633int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 634int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 635int pcie_set_readrq(struct pci_dev *dev, int rq);
8dd7f803
SY
636int pci_reset_function(struct pci_dev *dev);
637int pci_execute_reset_function(struct pci_dev *dev);
064b53db 638void pci_update_resource(struct pci_dev *dev, struct resource *res, int resno);
4a7fb636 639int __must_check pci_assign_resource(struct pci_dev *dev, int i);
c87deff7 640int pci_select_bars(struct pci_dev *dev, unsigned long flags);
1da177e4
LT
641
642/* ROM control related routines */
e416de5e
AC
643int pci_enable_rom(struct pci_dev *pdev);
644void pci_disable_rom(struct pci_dev *pdev);
144a50ea 645void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 646void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
d7ad2254 647size_t pci_get_rom_size(void __iomem *rom, size_t size);
1da177e4
LT
648
649/* Power management related routines */
650int pci_save_state(struct pci_dev *dev);
651int pci_restore_state(struct pci_dev *dev);
9c8550ee
LT
652int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
653pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 654bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 655void pci_pme_active(struct pci_dev *dev, bool enable);
9c8550ee 656int pci_enable_wake(struct pci_dev *dev, pci_power_t state, int enable);
0235c4fc 657int pci_wake_from_d3(struct pci_dev *dev, bool enable);
e5899e1b 658pci_power_t pci_target_state(struct pci_dev *dev);
404cc2d8
RW
659int pci_prepare_to_sleep(struct pci_dev *dev);
660int pci_back_from_sleep(struct pci_dev *dev);
1da177e4 661
ce5ccdef 662/* Functions for PCI Hotplug drivers to use */
05cca6e5 663int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
ce5ccdef 664
1da177e4
LT
665/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
666void pci_bus_assign_resources(struct pci_bus *bus);
667void pci_bus_size_bridges(struct pci_bus *bus);
668int pci_claim_resource(struct pci_dev *, int);
669void pci_assign_unassigned_resources(void);
670void pdev_enable_device(struct pci_dev *);
671void pdev_sort_resources(struct pci_dev *, struct resource_list *);
842de40d 672int pci_enable_resources(struct pci_dev *, int mask);
1da177e4
LT
673void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
674 int (*)(struct pci_dev *, u8, u8));
675#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 676int __must_check pci_request_regions(struct pci_dev *, const char *);
1da177e4 677void pci_release_regions(struct pci_dev *);
4a7fb636 678int __must_check pci_request_region(struct pci_dev *, int, const char *);
1da177e4 679void pci_release_region(struct pci_dev *, int);
c87deff7
HS
680int pci_request_selected_regions(struct pci_dev *, int, const char *);
681void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
682
683/* drivers/pci/bus.c */
4a7fb636
AM
684int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
685 struct resource *res, resource_size_t size,
686 resource_size_t align, resource_size_t min,
687 unsigned int type_mask,
688 void (*alignf)(void *, struct resource *,
689 resource_size_t, resource_size_t),
690 void *alignf_data);
1da177e4
LT
691void pci_enable_bridges(struct pci_bus *bus);
692
863b18f4 693/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
694int __must_check __pci_register_driver(struct pci_driver *, struct module *,
695 const char *mod_name);
bba81165
AM
696
697/*
698 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
699 */
700#define pci_register_driver(driver) \
701 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 702
05cca6e5
GKH
703void pci_unregister_driver(struct pci_driver *dev);
704void pci_remove_behind_bridge(struct pci_dev *dev);
705struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
706const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
707 struct pci_dev *dev);
708int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
709 int pass);
1da177e4 710
cecf4864
PM
711void pci_walk_bus(struct pci_bus *top, void (*cb)(struct pci_dev *, void *),
712 void *userdata);
70b9f7dc 713int pci_cfg_space_size_ext(struct pci_dev *dev);
ac7dc65a 714int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 715unsigned char pci_bus_max_busnr(struct pci_bus *bus);
cecf4864 716
1da177e4
LT
717/* kmem_cache style wrapper around pci_alloc_consistent() */
718
719#include <linux/dmapool.h>
720
721#define pci_pool dma_pool
722#define pci_pool_create(name, pdev, size, align, allocation) \
723 dma_pool_create(name, &pdev->dev, size, align, allocation)
724#define pci_pool_destroy(pool) dma_pool_destroy(pool)
725#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
726#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
727
e24c2d96
DM
728enum pci_dma_burst_strategy {
729 PCI_DMA_BURST_INFINITY, /* make bursts as large as possible,
730 strategy_parameter is N/A */
731 PCI_DMA_BURST_BOUNDARY, /* disconnect at every strategy_parameter
732 byte boundaries */
733 PCI_DMA_BURST_MULTIPLE, /* disconnect at some multiple of
734 strategy_parameter byte boundaries */
735};
736
1da177e4 737struct msix_entry {
16dbef4a 738 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
739 u16 entry; /* driver uses to specify entry, OS writes */
740};
741
0366f8f7 742
1da177e4 743#ifndef CONFIG_PCI_MSI
05cca6e5
GKH
744static inline int pci_enable_msi(struct pci_dev *dev)
745{
746 return -1;
747}
748
d52877c7
YL
749static inline void pci_msi_shutdown(struct pci_dev *dev)
750{ }
05cca6e5
GKH
751static inline void pci_disable_msi(struct pci_dev *dev)
752{ }
753
754static inline int pci_enable_msix(struct pci_dev *dev,
755 struct msix_entry *entries, int nvec)
756{
757 return -1;
758}
759
d52877c7
YL
760static inline void pci_msix_shutdown(struct pci_dev *dev)
761{ }
05cca6e5
GKH
762static inline void pci_disable_msix(struct pci_dev *dev)
763{ }
764
765static inline void msi_remove_pci_irq_vectors(struct pci_dev *dev)
766{ }
767
768static inline void pci_restore_msi_state(struct pci_dev *dev)
769{ }
1da177e4 770#else
1da177e4 771extern int pci_enable_msi(struct pci_dev *dev);
d52877c7 772extern void pci_msi_shutdown(struct pci_dev *dev);
1da177e4 773extern void pci_disable_msi(struct pci_dev *dev);
05cca6e5 774extern int pci_enable_msix(struct pci_dev *dev,
1da177e4 775 struct msix_entry *entries, int nvec);
d52877c7 776extern void pci_msix_shutdown(struct pci_dev *dev);
1da177e4
LT
777extern void pci_disable_msix(struct pci_dev *dev);
778extern void msi_remove_pci_irq_vectors(struct pci_dev *dev);
94688cf2 779extern void pci_restore_msi_state(struct pci_dev *dev);
1da177e4
LT
780#endif
781
8b955b0d 782#ifdef CONFIG_HT_IRQ
8b955b0d
EB
783/* The functions a driver should call */
784int ht_create_irq(struct pci_dev *dev, int idx);
785void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
786#endif /* CONFIG_HT_IRQ */
787
e04b0ea2
BK
788extern void pci_block_user_cfg_access(struct pci_dev *dev);
789extern void pci_unblock_user_cfg_access(struct pci_dev *dev);
790
4352dfd5
GKH
791/*
792 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
793 * a PCI domain is defined to be a set of PCI busses which share
794 * configuration space.
795 */
32a2eea7
JG
796#ifdef CONFIG_PCI_DOMAINS
797extern int pci_domains_supported;
798#else
799enum { pci_domains_supported = 0 };
05cca6e5
GKH
800static inline int pci_domain_nr(struct pci_bus *bus)
801{
802 return 0;
803}
804
4352dfd5
GKH
805static inline int pci_proc_domain(struct pci_bus *bus)
806{
807 return 0;
808}
32a2eea7 809#endif /* CONFIG_PCI_DOMAINS */
1da177e4 810
4352dfd5 811#else /* CONFIG_PCI is not enabled */
1da177e4
LT
812
813/*
814 * If the system does not have PCI, clearly these return errors. Define
815 * these as simple inline functions to avoid hair in drivers.
816 */
817
05cca6e5
GKH
818#define _PCI_NOP(o, s, t) \
819 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
820 int where, t val) \
1da177e4 821 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
822
823#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
824 _PCI_NOP(o, word, u16 x) \
825 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
826_PCI_NOP_ALL(read, *)
827_PCI_NOP_ALL(write,)
828
05cca6e5
GKH
829static inline struct pci_dev *pci_find_device(unsigned int vendor,
830 unsigned int device,
b08508c4 831 struct pci_dev *from)
05cca6e5
GKH
832{
833 return NULL;
834}
1da177e4 835
05cca6e5
GKH
836static inline struct pci_dev *pci_find_slot(unsigned int bus,
837 unsigned int devfn)
838{
839 return NULL;
840}
1da177e4 841
d42552c3 842static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
843 unsigned int device,
844 struct pci_dev *from)
845{
846 return NULL;
847}
d42552c3 848
05cca6e5
GKH
849static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
850 unsigned int device,
851 unsigned int ss_vendor,
852 unsigned int ss_device,
b08508c4 853 struct pci_dev *from)
05cca6e5
GKH
854{
855 return NULL;
856}
1da177e4 857
05cca6e5
GKH
858static inline struct pci_dev *pci_get_class(unsigned int class,
859 struct pci_dev *from)
860{
861 return NULL;
862}
1da177e4
LT
863
864#define pci_dev_present(ids) (0)
ed4aaadb 865#define no_pci_devices() (1)
1da177e4
LT
866#define pci_dev_put(dev) do { } while (0)
867
05cca6e5
GKH
868static inline void pci_set_master(struct pci_dev *dev)
869{ }
870
871static inline int pci_enable_device(struct pci_dev *dev)
872{
873 return -EIO;
874}
875
876static inline void pci_disable_device(struct pci_dev *dev)
877{ }
878
879static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
880{
881 return -EIO;
882}
883
80be0385
RD
884static inline int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
885{
886 return -EIO;
887}
888
4d57cdfa
FT
889static inline int pci_set_dma_max_seg_size(struct pci_dev *dev,
890 unsigned int size)
891{
892 return -EIO;
893}
894
59fc67de
FT
895static inline int pci_set_dma_seg_boundary(struct pci_dev *dev,
896 unsigned long mask)
897{
898 return -EIO;
899}
900
05cca6e5
GKH
901static inline int pci_assign_resource(struct pci_dev *dev, int i)
902{
903 return -EBUSY;
904}
905
906static inline int __pci_register_driver(struct pci_driver *drv,
907 struct module *owner)
908{
909 return 0;
910}
911
912static inline int pci_register_driver(struct pci_driver *drv)
913{
914 return 0;
915}
916
917static inline void pci_unregister_driver(struct pci_driver *drv)
918{ }
919
920static inline int pci_find_capability(struct pci_dev *dev, int cap)
921{
922 return 0;
923}
924
925static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
926 int cap)
927{
928 return 0;
929}
930
931static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
932{
933 return 0;
934}
935
1da177e4 936/* Power management related routines */
05cca6e5
GKH
937static inline int pci_save_state(struct pci_dev *dev)
938{
939 return 0;
940}
941
942static inline int pci_restore_state(struct pci_dev *dev)
943{
944 return 0;
945}
1da177e4 946
05cca6e5
GKH
947static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
948{
949 return 0;
950}
951
952static inline pci_power_t pci_choose_state(struct pci_dev *dev,
953 pm_message_t state)
954{
955 return PCI_D0;
956}
957
958static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
959 int enable)
960{
961 return 0;
962}
963
964static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
965{
966 return -EIO;
967}
968
969static inline void pci_release_regions(struct pci_dev *dev)
970{ }
0da0ead9 971
a46e8126
KG
972#define pci_dma_burst_advice(pdev, strat, strategy_parameter) do { } while (0)
973
05cca6e5
GKH
974static inline void pci_block_user_cfg_access(struct pci_dev *dev)
975{ }
976
977static inline void pci_unblock_user_cfg_access(struct pci_dev *dev)
978{ }
e04b0ea2 979
d80d0217
RD
980static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
981{ return NULL; }
982
983static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
984 unsigned int devfn)
985{ return NULL; }
986
987static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
988 unsigned int devfn)
989{ return NULL; }
990
4352dfd5 991#endif /* CONFIG_PCI */
1da177e4 992
4352dfd5
GKH
993/* Include architecture-dependent settings and functions */
994
995#include <asm/pci.h>
1da177e4
LT
996
997/* these helpers provide future and backwards compatibility
998 * for accessing popular PCI BAR info */
05cca6e5
GKH
999#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1000#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1001#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1002#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1003 ((pci_resource_start((dev), (bar)) == 0 && \
1004 pci_resource_end((dev), (bar)) == \
1005 pci_resource_start((dev), (bar))) ? 0 : \
1006 \
1007 (pci_resource_end((dev), (bar)) - \
1008 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1009
1010/* Similar to the helpers above, these manipulate per-pci_dev
1011 * driver-specific data. They are really just a wrapper around
1012 * the generic device structure functions of these calls.
1013 */
05cca6e5 1014static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1015{
1016 return dev_get_drvdata(&pdev->dev);
1017}
1018
05cca6e5 1019static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1020{
1021 dev_set_drvdata(&pdev->dev, data);
1022}
1023
1024/* If you want to know what to call your pci_dev, ask this function.
1025 * Again, it's a wrapper around the generic device.
1026 */
c6c4f070 1027static inline const char *pci_name(struct pci_dev *pdev)
1da177e4 1028{
c6c4f070 1029 return dev_name(&pdev->dev);
1da177e4
LT
1030}
1031
2311b1f2
ME
1032
1033/* Some archs don't want to expose struct resource to userland as-is
1034 * in sysfs and /proc
1035 */
1036#ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
1037static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1038 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1039 resource_size_t *end)
2311b1f2
ME
1040{
1041 *start = rsrc->start;
1042 *end = rsrc->end;
1043}
1044#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1045
1046
1da177e4
LT
1047/*
1048 * The world is not perfect and supplies us with broken PCI devices.
1049 * For at least a part of these bugs we need a work-around, so both
1050 * generic (drivers/pci/quirks.c) and per-architecture code can define
1051 * fixup hooks to be called for particular buggy devices.
1052 */
1053
1054struct pci_fixup {
1055 u16 vendor, device; /* You can use PCI_ANY_ID here of course */
1056 void (*hook)(struct pci_dev *dev);
1057};
1058
1059enum pci_fixup_pass {
1060 pci_fixup_early, /* Before probing BARs */
1061 pci_fixup_header, /* After reading configuration header */
1062 pci_fixup_final, /* Final phase of device fixups */
1063 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e
RW
1064 pci_fixup_resume, /* pci_device_resume() */
1065 pci_fixup_suspend, /* pci_device_suspend */
1066 pci_fixup_resume_early, /* pci_device_resume_early() */
1da177e4
LT
1067};
1068
1069/* Anonymous variables would be nice... */
1070#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, hook) \
3ff6eecc 1071 static const struct pci_fixup __pci_fixup_##name __used \
1da177e4
LT
1072 __attribute__((__section__(#section))) = { vendor, device, hook };
1073#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1074 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
1075 vendor##device##hook, vendor, device, hook)
1076#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1077 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
1078 vendor##device##hook, vendor, device, hook)
1079#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1080 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
1081 vendor##device##hook, vendor, device, hook)
1082#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1083 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
1084 vendor##device##hook, vendor, device, hook)
1597cacb
AC
1085#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1086 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
1087 resume##vendor##device##hook, vendor, device, hook)
e1a2a51e
RW
1088#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1089 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
1090 resume_early##vendor##device##hook, vendor, device, hook)
1091#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1092 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
1093 suspend##vendor##device##hook, vendor, device, hook)
1da177e4
LT
1094
1095
1096void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
1097
05cca6e5 1098void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1099void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1100void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
5ea81769 1101int pcim_iomap_regions(struct pci_dev *pdev, u16 mask, const char *name);
916fbfb7
TH
1102int pcim_iomap_regions_request_all(struct pci_dev *pdev, u16 mask,
1103 const char *name);
ec04b075 1104void pcim_iounmap_regions(struct pci_dev *pdev, u16 mask);
5ea81769 1105
1da177e4 1106extern int pci_pci_problems;
236561e5 1107#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1108#define PCIPCI_TRITON 2
1109#define PCIPCI_NATOMA 4
1110#define PCIPCI_VIAETBF 8
1111#define PCIPCI_VSFX 16
236561e5
AC
1112#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1113#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1114
4516a618
AN
1115extern unsigned long pci_cardbus_io_size;
1116extern unsigned long pci_cardbus_mem_size;
1117
19792a08
AB
1118int pcibios_add_platform_entries(struct pci_dev *dev);
1119void pcibios_disable_device(struct pci_dev *dev);
1120int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1121 enum pcie_reset_state state);
575e3348 1122
7752d5cf 1123#ifdef CONFIG_PCI_MMCONFIG
bb63b421 1124extern void __init pci_mmcfg_early_init(void);
7752d5cf
RH
1125extern void __init pci_mmcfg_late_init(void);
1126#else
bb63b421 1127static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1128static inline void pci_mmcfg_late_init(void) { }
1129#endif
1130
96499871 1131#ifdef CONFIG_HAS_IOMEM
aa42d7c6
AV
1132static inline void * pci_ioremap_bar(struct pci_dev *pdev, int bar)
1133{
1134 /*
1135 * Make sure the BAR is actually a memory resource, not an IO resource
1136 */
1137 if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
1138 WARN_ON(1);
1139 return NULL;
1140 }
1141 return ioremap_nocache(pci_resource_start(pdev, bar),
1142 pci_resource_len(pdev, bar));
1143}
96499871 1144#endif
aa42d7c6 1145
1da177e4
LT
1146#endif /* __KERNEL__ */
1147#endif /* LINUX_PCI_H */