]> bbs.cooldavid.org Git - net-next-2.6.git/blame - include/linux/pci.h
PCI: iommu: iotlb flushing
[net-next-2.6.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
16
17#ifndef LINUX_PCI_H
18#define LINUX_PCI_H
19
4352dfd5
GKH
20/* Include the pci register defines */
21#include <linux/pci_regs.h>
1da177e4 22
1da177e4
LT
23/*
24 * The PCI interface treats multi-function devices as independent
25 * devices. The slot/function address of each device is encoded
26 * in a single byte as follows:
27 *
28 * 7:3 = slot
29 * 2:0 = function
30 */
05cca6e5 31#define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
1da177e4
LT
32#define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
33#define PCI_FUNC(devfn) ((devfn) & 0x07)
34
35/* Ioctls for /proc/bus/pci/X/Y nodes. */
36#define PCIIOC_BASE ('P' << 24 | 'C' << 16 | 'I' << 8)
37#define PCIIOC_CONTROLLER (PCIIOC_BASE | 0x00) /* Get controller for PCI device. */
38#define PCIIOC_MMAP_IS_IO (PCIIOC_BASE | 0x01) /* Set mmap state to I/O space. */
39#define PCIIOC_MMAP_IS_MEM (PCIIOC_BASE | 0x02) /* Set mmap state to MEM space. */
40#define PCIIOC_WRITE_COMBINE (PCIIOC_BASE | 0x03) /* Enable/disable write-combining. */
41
42#ifdef __KERNEL__
43
778382e0
DW
44#include <linux/mod_devicetable.h>
45
1da177e4 46#include <linux/types.h>
1da177e4
LT
47#include <linux/ioport.h>
48#include <linux/list.h>
4a7fb636 49#include <linux/compiler.h>
1da177e4 50#include <linux/errno.h>
bae94d02 51#include <asm/atomic.h>
1da177e4
LT
52#include <linux/device.h>
53
7e7a43c3
AB
54/* Include the ID list */
55#include <linux/pci_ids.h>
56
1da177e4
LT
57/* File state for mmap()s on /proc/bus/pci/X/Y */
58enum pci_mmap_state {
59 pci_mmap_io,
60 pci_mmap_mem
61};
62
63/* This defines the direction arg to the DMA mapping routines. */
64#define PCI_DMA_BIDIRECTIONAL 0
65#define PCI_DMA_TODEVICE 1
66#define PCI_DMA_FROMDEVICE 2
67#define PCI_DMA_NONE 3
68
1da177e4
LT
69#define DEVICE_COUNT_RESOURCE 12
70
71typedef int __bitwise pci_power_t;
72
4352dfd5
GKH
73#define PCI_D0 ((pci_power_t __force) 0)
74#define PCI_D1 ((pci_power_t __force) 1)
75#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
76#define PCI_D3hot ((pci_power_t __force) 3)
77#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 78#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 79#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 80
392a1ce7
LV
81/** The pci_channel state describes connectivity between the CPU and
82 * the pci device. If some PCI bus between here and the pci device
83 * has crashed or locked up, this info is reflected here.
84 */
85typedef unsigned int __bitwise pci_channel_state_t;
86
87enum pci_channel_state {
88 /* I/O channel is in normal state */
89 pci_channel_io_normal = (__force pci_channel_state_t) 1,
90
91 /* I/O to channel is blocked */
92 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
93
94 /* PCI card is dead */
95 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
96};
97
f7bdd12d
BK
98typedef unsigned int __bitwise pcie_reset_state_t;
99
100enum pcie_reset_state {
101 /* Reset is NOT asserted (Use to deassert reset) */
102 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
103
104 /* Use #PERST to reset PCI-E device */
105 pcie_warm_reset = (__force pcie_reset_state_t) 2,
106
107 /* Use PCI-E Hot Reset to reset device */
108 pcie_hot_reset = (__force pcie_reset_state_t) 3
109};
110
ba698ad4
DM
111typedef unsigned short __bitwise pci_dev_flags_t;
112enum pci_dev_flags {
113 /* INTX_DISABLE in PCI_COMMAND register disables MSI
114 * generation too.
115 */
116 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) 1,
117};
118
6e325a62
MT
119typedef unsigned short __bitwise pci_bus_flags_t;
120enum pci_bus_flags {
d556ad4b
PO
121 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
122 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
6e325a62
MT
123};
124
41017f0c
SL
125struct pci_cap_saved_state {
126 struct hlist_node next;
127 char cap_nr;
128 u32 data[0];
129};
130
7d715a6c 131struct pcie_link_state;
1da177e4
LT
132/*
133 * The pci_dev structure is used to describe PCI devices.
134 */
135struct pci_dev {
1da177e4
LT
136 struct list_head bus_list; /* node in per-bus list */
137 struct pci_bus *bus; /* bus this device is on */
138 struct pci_bus *subordinate; /* bus this device bridges to */
139
140 void *sysdata; /* hook for sys-specific extension */
141 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
142
143 unsigned int devfn; /* encoded device & function index */
144 unsigned short vendor;
145 unsigned short device;
146 unsigned short subsystem_vendor;
147 unsigned short subsystem_device;
148 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 149 u8 revision; /* PCI revision, low byte of class word */
1da177e4 150 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
994a65e2 151 u8 pcie_type; /* PCI-E device/port type */
1da177e4 152 u8 rom_base_reg; /* which config register controls the ROM */
ffeff788 153 u8 pin; /* which interrupt pin this device uses */
1da177e4
LT
154
155 struct pci_driver *driver; /* which driver has allocated this device */
156 u64 dma_mask; /* Mask of the bits of bus address this
157 device implements. Normally this is
158 0xffffffff. You only need to change
159 this if your device has broken DMA
160 or supports 64-bit transfers. */
161
4d57cdfa
FT
162 struct device_dma_parameters dma_parms;
163
1da177e4
LT
164 pci_power_t current_state; /* Current operating state. In ACPI-speak,
165 this is D0-D3, D0 being fully functional,
166 and D3 being off. */
167
7d715a6c
SL
168#ifdef CONFIG_PCIEASPM
169 struct pcie_link_state *link_state; /* ASPM link state. */
170#endif
171
392a1ce7 172 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
173 struct device dev; /* Generic device interface */
174
1da177e4
LT
175 int cfg_size; /* Size of configuration space */
176
177 /*
178 * Instead of touching interrupt line and base address registers
179 * directly, use the values stored here. They might be different!
180 */
181 unsigned int irq;
182 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
183
184 /* These fields are used by common fixups */
185 unsigned int transparent:1; /* Transparent PCI bridge */
186 unsigned int multifunction:1;/* Part of multi-function device */
187 /* keep track of device state */
8a1bc901 188 unsigned int is_added:1;
1da177e4 189 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 190 unsigned int no_msi:1; /* device may not use msi */
ffadcc2f 191 unsigned int no_d1d2:1; /* only allow d0 or d3 */
e04b0ea2 192 unsigned int block_ucfg_access:1; /* userspace config space access is blocked */
bd8481e1 193 unsigned int broken_parity_status:1; /* Device generates false positive parity */
99dc804d
SL
194 unsigned int msi_enabled:1;
195 unsigned int msix_enabled:1;
9ac7849e 196 unsigned int is_managed:1;
994a65e2 197 unsigned int is_pcie:1;
ba698ad4 198 pci_dev_flags_t dev_flags;
bae94d02 199 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 200
1da177e4 201 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 202 struct hlist_head saved_cap_space;
1da177e4
LT
203 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
204 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
205 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
ded86d8d 206#ifdef CONFIG_PCI_MSI
4aa9bc95 207 struct list_head msi_list;
ded86d8d 208#endif
1da177e4
LT
209};
210
65891215
ME
211extern struct pci_dev *alloc_pci_dev(void);
212
1da177e4
LT
213#define pci_dev_b(n) list_entry(n, struct pci_dev, bus_list)
214#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
215#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
216
a7369f1f
LV
217static inline int pci_channel_offline(struct pci_dev *pdev)
218{
219 return (pdev->error_state != pci_channel_io_normal);
220}
221
41017f0c 222static inline struct pci_cap_saved_state *pci_find_saved_cap(
05cca6e5 223 struct pci_dev *pci_dev, char cap)
41017f0c
SL
224{
225 struct pci_cap_saved_state *tmp;
226 struct hlist_node *pos;
227
228 hlist_for_each_entry(tmp, pos, &pci_dev->saved_cap_space, next) {
229 if (tmp->cap_nr == cap)
230 return tmp;
231 }
232 return NULL;
233}
234
235static inline void pci_add_saved_cap(struct pci_dev *pci_dev,
236 struct pci_cap_saved_state *new_cap)
237{
238 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
239}
240
1da177e4
LT
241/*
242 * For PCI devices, the region numbers are assigned this way:
243 *
244 * 0-5 standard PCI regions
245 * 6 expansion ROM
246 * 7-10 bridges: address space assigned to buses behind the bridge
247 */
248
4352dfd5
GKH
249#define PCI_ROM_RESOURCE 6
250#define PCI_BRIDGE_RESOURCES 7
251#define PCI_NUM_RESOURCES 11
1da177e4
LT
252
253#ifndef PCI_BUS_NUM_RESOURCES
4352dfd5 254#define PCI_BUS_NUM_RESOURCES 8
1da177e4 255#endif
4352dfd5
GKH
256
257#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
258
259struct pci_bus {
260 struct list_head node; /* node in list of buses */
261 struct pci_bus *parent; /* parent bus this bridge is on */
262 struct list_head children; /* list of child buses */
263 struct list_head devices; /* list of devices on this bus */
264 struct pci_dev *self; /* bridge device as seen by parent */
265 struct resource *resource[PCI_BUS_NUM_RESOURCES];
266 /* address space routed to this bus */
267
268 struct pci_ops *ops; /* configuration access functions */
269 void *sysdata; /* hook for sys-specific extension */
270 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
271
272 unsigned char number; /* bus number */
273 unsigned char primary; /* number of primary bridge */
274 unsigned char secondary; /* number of secondary bridge */
275 unsigned char subordinate; /* max number of subordinate buses */
276
277 char name[48];
278
279 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
6e325a62 280 pci_bus_flags_t bus_flags; /* Inherited by child busses */
1da177e4 281 struct device *bridge;
fd7d1ced 282 struct device dev;
1da177e4
LT
283 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
284 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 285 unsigned int is_added:1;
1da177e4
LT
286};
287
288#define pci_bus_b(n) list_entry(n, struct pci_bus, node)
fd7d1ced 289#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4
LT
290
291/*
292 * Error values that may be returned by PCI functions.
293 */
294#define PCIBIOS_SUCCESSFUL 0x00
295#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
296#define PCIBIOS_BAD_VENDOR_ID 0x83
297#define PCIBIOS_DEVICE_NOT_FOUND 0x86
298#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
299#define PCIBIOS_SET_FAILED 0x88
300#define PCIBIOS_BUFFER_TOO_SMALL 0x89
301
302/* Low-level architecture-dependent routines */
303
304struct pci_ops {
305 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
306 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
307};
308
b6ce068a
MW
309/*
310 * ACPI needs to be able to access PCI config space before we've done a
311 * PCI bus scan and created pci_bus structures.
312 */
313extern int raw_pci_read(unsigned int domain, unsigned int bus,
314 unsigned int devfn, int reg, int len, u32 *val);
315extern int raw_pci_write(unsigned int domain, unsigned int bus,
316 unsigned int devfn, int reg, int len, u32 val);
1da177e4
LT
317
318struct pci_bus_region {
c40a22e0
BH
319 resource_size_t start;
320 resource_size_t end;
1da177e4
LT
321};
322
323struct pci_dynids {
324 spinlock_t lock; /* protects list, index */
325 struct list_head list; /* for IDs added at runtime */
326 unsigned int use_driver_data:1; /* pci_driver->driver_data is used */
327};
328
392a1ce7
LV
329/* ---------------------------------------------------------------- */
330/** PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
579082df 331 * a set of callbacks in struct pci_error_handlers, then that device driver
392a1ce7
LV
332 * will be notified of PCI bus errors, and will be driven to recovery
333 * when an error occurs.
334 */
335
336typedef unsigned int __bitwise pci_ers_result_t;
337
338enum pci_ers_result {
339 /* no result/none/not supported in device driver */
340 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
341
342 /* Device driver can recover without slot reset */
343 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
344
345 /* Device driver wants slot to be reset. */
346 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
347
348 /* Device has completely failed, is unrecoverable */
349 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
350
351 /* Device driver is fully recovered and operational */
352 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
353};
354
355/* PCI bus error event callbacks */
05cca6e5 356struct pci_error_handlers {
392a1ce7
LV
357 /* PCI bus error detected on this device */
358 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 359 enum pci_channel_state error);
392a1ce7
LV
360
361 /* MMIO has been re-enabled, but not DMA */
362 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
363
364 /* PCI Express link has been reset */
365 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
366
367 /* PCI slot has been reset */
368 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
369
370 /* Device driver may resume normal operations */
371 void (*resume)(struct pci_dev *dev);
372};
373
374/* ---------------------------------------------------------------- */
375
1da177e4
LT
376struct module;
377struct pci_driver {
378 struct list_head node;
379 char *name;
1da177e4
LT
380 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
381 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
382 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
383 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
384 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
385 int (*resume_early) (struct pci_dev *dev);
1da177e4 386 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 387 void (*shutdown) (struct pci_dev *dev);
1da177e4 388
392a1ce7 389 struct pci_error_handlers *err_handler;
1da177e4
LT
390 struct device_driver driver;
391 struct pci_dynids dynids;
392};
393
05cca6e5 394#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4 395
90a1ba0c 396/**
9f9351bb 397 * DEFINE_PCI_DEVICE_TABLE - macro used to describe a pci device table
90a1ba0c
JB
398 * @_table: device table name
399 *
400 * This macro is used to create a struct pci_device_id array (a device table)
401 * in a generic manner.
402 */
9f9351bb 403#define DEFINE_PCI_DEVICE_TABLE(_table) \
90a1ba0c
JB
404 const struct pci_device_id _table[] __devinitconst
405
1da177e4
LT
406/**
407 * PCI_DEVICE - macro used to describe a specific pci device
408 * @vend: the 16 bit PCI Vendor ID
409 * @dev: the 16 bit PCI Device ID
410 *
411 * This macro is used to create a struct pci_device_id that matches a
412 * specific device. The subvendor and subdevice fields will be set to
413 * PCI_ANY_ID.
414 */
415#define PCI_DEVICE(vend,dev) \
416 .vendor = (vend), .device = (dev), \
417 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
418
419/**
420 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
421 * @dev_class: the class, subclass, prog-if triple for this device
422 * @dev_class_mask: the class mask for this device
423 *
424 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 425 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
426 * fields will be set to PCI_ANY_ID.
427 */
428#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
429 .class = (dev_class), .class_mask = (dev_class_mask), \
430 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
431 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
432
1597cacb
AC
433/**
434 * PCI_VDEVICE - macro used to describe a specific pci device in short form
435 * @vend: the vendor name
436 * @dev: the 16 bit PCI Device ID
437 *
438 * This macro is used to create a struct pci_device_id that matches a
439 * specific PCI device. The subvendor, and subdevice fields will be set
440 * to PCI_ANY_ID. The macro allows the next field to follow as the device
441 * private data.
442 */
443
444#define PCI_VDEVICE(vendor, device) \
445 PCI_VENDOR_ID_##vendor, (device), \
446 PCI_ANY_ID, PCI_ANY_ID, 0, 0
447
1da177e4
LT
448/* these external functions are only available when PCI support is enabled */
449#ifdef CONFIG_PCI
450
451extern struct bus_type pci_bus_type;
452
453/* Do NOT directly access these two variables, unless you are arch specific pci
454 * code, or pci core code. */
455extern struct list_head pci_root_buses; /* list of all known PCI buses */
ed4aaadb
ZY
456/* Some device drivers need know if pci is initiated */
457extern int no_pci_devices(void);
1da177e4
LT
458
459void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 460int __must_check pcibios_enable_device(struct pci_dev *, int mask);
05cca6e5 461char *pcibios_setup(char *str);
1da177e4
LT
462
463/* Used only when drivers/pci/setup.c is used */
e31dd6e4
GKH
464void pcibios_align_resource(void *, struct resource *, resource_size_t,
465 resource_size_t);
1da177e4
LT
466void pcibios_update_irq(struct pci_dev *, int irq);
467
468/* Generic PCI functions used internally */
469
470extern struct pci_bus *pci_find_bus(int domain, int busnr);
c431ada4 471void pci_bus_add_devices(struct pci_bus *bus);
05cca6e5
GKH
472struct pci_bus *pci_scan_bus_parented(struct device *parent, int bus,
473 struct pci_ops *ops, void *sysdata);
474static inline struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
475 void *sysdata)
1da177e4 476{
c431ada4
RS
477 struct pci_bus *root_bus;
478 root_bus = pci_scan_bus_parented(NULL, bus, ops, sysdata);
479 if (root_bus)
480 pci_bus_add_devices(root_bus);
481 return root_bus;
1da177e4 482}
05cca6e5
GKH
483struct pci_bus *pci_create_bus(struct device *parent, int bus,
484 struct pci_ops *ops, void *sysdata);
485struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
486 int busnr);
1da177e4 487int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 488struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 489void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 490unsigned int pci_scan_child_bus(struct pci_bus *bus);
b19441af 491int __must_check pci_bus_add_device(struct pci_dev *dev);
1da177e4 492void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
493struct resource *pci_find_parent_resource(const struct pci_dev *dev,
494 struct resource *res);
1da177e4
LT
495int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
496extern struct pci_dev *pci_dev_get(struct pci_dev *dev);
497extern void pci_dev_put(struct pci_dev *dev);
498extern void pci_remove_bus(struct pci_bus *b);
499extern void pci_remove_bus_device(struct pci_dev *dev);
24f8aa9b 500extern void pci_stop_bus_device(struct pci_dev *dev);
b3743fa4 501void pci_setup_cardbus(struct pci_bus *bus);
6b4b78fe 502extern void pci_sort_breadthfirst(void);
1da177e4
LT
503
504/* Generic PCI functions exported to card drivers */
505
bd3989e0 506#ifdef CONFIG_PCI_LEGACY
05cca6e5
GKH
507struct pci_dev __deprecated *pci_find_device(unsigned int vendor,
508 unsigned int device,
509 const struct pci_dev *from);
510struct pci_dev __deprecated *pci_find_slot(unsigned int bus,
511 unsigned int devfn);
bd3989e0
JG
512#endif /* CONFIG_PCI_LEGACY */
513
05cca6e5
GKH
514int pci_find_capability(struct pci_dev *dev, int cap);
515int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
516int pci_find_ext_capability(struct pci_dev *dev, int cap);
517int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
518int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 519struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 520
d42552c3
AM
521struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
522 struct pci_dev *from);
05cca6e5 523struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 524 unsigned int ss_vendor, unsigned int ss_device,
95247b57 525 const struct pci_dev *from);
05cca6e5
GKH
526struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
527struct pci_dev *pci_get_bus_and_slot(unsigned int bus, unsigned int devfn);
528struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
529int pci_dev_present(const struct pci_device_id *ids);
530
05cca6e5
GKH
531int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
532 int where, u8 *val);
533int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
534 int where, u16 *val);
535int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
536 int where, u32 *val);
537int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
538 int where, u8 val);
539int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
540 int where, u16 val);
541int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
542 int where, u32 val);
1da177e4
LT
543
544static inline int pci_read_config_byte(struct pci_dev *dev, int where, u8 *val)
545{
05cca6e5 546 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
547}
548static inline int pci_read_config_word(struct pci_dev *dev, int where, u16 *val)
549{
05cca6e5 550 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
1da177e4 551}
05cca6e5
GKH
552static inline int pci_read_config_dword(struct pci_dev *dev, int where,
553 u32 *val)
1da177e4 554{
05cca6e5 555 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
556}
557static inline int pci_write_config_byte(struct pci_dev *dev, int where, u8 val)
558{
05cca6e5 559 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
560}
561static inline int pci_write_config_word(struct pci_dev *dev, int where, u16 val)
562{
05cca6e5 563 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
1da177e4 564}
05cca6e5
GKH
565static inline int pci_write_config_dword(struct pci_dev *dev, int where,
566 u32 val)
1da177e4 567{
05cca6e5 568 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
569}
570
4a7fb636 571int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
572int __must_check pci_enable_device_io(struct pci_dev *dev);
573int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 574int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
575int __must_check pcim_enable_device(struct pci_dev *pdev);
576void pcim_pin_device(struct pci_dev *pdev);
577
578static inline int pci_is_managed(struct pci_dev *pdev)
579{
580 return pdev->is_managed;
581}
582
1da177e4
LT
583void pci_disable_device(struct pci_dev *dev);
584void pci_set_master(struct pci_dev *dev);
f7bdd12d 585int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
1da177e4 586#define HAVE_PCI_SET_MWI
4a7fb636 587int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 588int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 589void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 590void pci_intx(struct pci_dev *dev, int enable);
f5f2b131 591void pci_msi_off(struct pci_dev *dev);
9c8550ee
LT
592int pci_set_dma_mask(struct pci_dev *dev, u64 mask);
593int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask);
4d57cdfa 594int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size);
59fc67de 595int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask);
d556ad4b
PO
596int pcix_get_max_mmrbc(struct pci_dev *dev);
597int pcix_get_mmrbc(struct pci_dev *dev);
598int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 599int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 600int pcie_set_readrq(struct pci_dev *dev, int rq);
064b53db 601void pci_update_resource(struct pci_dev *dev, struct resource *res, int resno);
4a7fb636 602int __must_check pci_assign_resource(struct pci_dev *dev, int i);
c87deff7 603int pci_select_bars(struct pci_dev *dev, unsigned long flags);
1da177e4
LT
604
605/* ROM control related routines */
144a50ea 606void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 607void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
d7ad2254 608size_t pci_get_rom_size(void __iomem *rom, size_t size);
1da177e4
LT
609
610/* Power management related routines */
611int pci_save_state(struct pci_dev *dev);
612int pci_restore_state(struct pci_dev *dev);
9c8550ee
LT
613int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
614pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
615int pci_enable_wake(struct pci_dev *dev, pci_power_t state, int enable);
1da177e4 616
ce5ccdef 617/* Functions for PCI Hotplug drivers to use */
05cca6e5 618int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
ce5ccdef 619
1da177e4
LT
620/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
621void pci_bus_assign_resources(struct pci_bus *bus);
622void pci_bus_size_bridges(struct pci_bus *bus);
623int pci_claim_resource(struct pci_dev *, int);
624void pci_assign_unassigned_resources(void);
625void pdev_enable_device(struct pci_dev *);
626void pdev_sort_resources(struct pci_dev *, struct resource_list *);
842de40d 627int pci_enable_resources(struct pci_dev *, int mask);
1da177e4
LT
628void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
629 int (*)(struct pci_dev *, u8, u8));
630#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 631int __must_check pci_request_regions(struct pci_dev *, const char *);
1da177e4 632void pci_release_regions(struct pci_dev *);
4a7fb636 633int __must_check pci_request_region(struct pci_dev *, int, const char *);
1da177e4 634void pci_release_region(struct pci_dev *, int);
c87deff7
HS
635int pci_request_selected_regions(struct pci_dev *, int, const char *);
636void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
637
638/* drivers/pci/bus.c */
4a7fb636
AM
639int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
640 struct resource *res, resource_size_t size,
641 resource_size_t align, resource_size_t min,
642 unsigned int type_mask,
643 void (*alignf)(void *, struct resource *,
644 resource_size_t, resource_size_t),
645 void *alignf_data);
1da177e4
LT
646void pci_enable_bridges(struct pci_bus *bus);
647
863b18f4 648/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
649int __must_check __pci_register_driver(struct pci_driver *, struct module *,
650 const char *mod_name);
4a7fb636 651static inline int __must_check pci_register_driver(struct pci_driver *driver)
863b18f4 652{
725522b5 653 return __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME);
863b18f4
L
654}
655
05cca6e5
GKH
656void pci_unregister_driver(struct pci_driver *dev);
657void pci_remove_behind_bridge(struct pci_dev *dev);
658struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
659const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
660 struct pci_dev *dev);
661int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
662 int pass);
1da177e4 663
cecf4864
PM
664void pci_walk_bus(struct pci_bus *top, void (*cb)(struct pci_dev *, void *),
665 void *userdata);
ac7dc65a 666int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 667unsigned char pci_bus_max_busnr(struct pci_bus *bus);
cecf4864 668
1da177e4
LT
669/* kmem_cache style wrapper around pci_alloc_consistent() */
670
671#include <linux/dmapool.h>
672
673#define pci_pool dma_pool
674#define pci_pool_create(name, pdev, size, align, allocation) \
675 dma_pool_create(name, &pdev->dev, size, align, allocation)
676#define pci_pool_destroy(pool) dma_pool_destroy(pool)
677#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
678#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
679
e24c2d96
DM
680enum pci_dma_burst_strategy {
681 PCI_DMA_BURST_INFINITY, /* make bursts as large as possible,
682 strategy_parameter is N/A */
683 PCI_DMA_BURST_BOUNDARY, /* disconnect at every strategy_parameter
684 byte boundaries */
685 PCI_DMA_BURST_MULTIPLE, /* disconnect at some multiple of
686 strategy_parameter byte boundaries */
687};
688
1da177e4
LT
689struct msix_entry {
690 u16 vector; /* kernel uses to write allocated vector */
691 u16 entry; /* driver uses to specify entry, OS writes */
692};
693
0366f8f7 694
1da177e4 695#ifndef CONFIG_PCI_MSI
05cca6e5
GKH
696static inline int pci_enable_msi(struct pci_dev *dev)
697{
698 return -1;
699}
700
701static inline void pci_disable_msi(struct pci_dev *dev)
702{ }
703
704static inline int pci_enable_msix(struct pci_dev *dev,
705 struct msix_entry *entries, int nvec)
706{
707 return -1;
708}
709
710static inline void pci_disable_msix(struct pci_dev *dev)
711{ }
712
713static inline void msi_remove_pci_irq_vectors(struct pci_dev *dev)
714{ }
715
716static inline void pci_restore_msi_state(struct pci_dev *dev)
717{ }
1da177e4 718#else
1da177e4
LT
719extern int pci_enable_msi(struct pci_dev *dev);
720extern void pci_disable_msi(struct pci_dev *dev);
05cca6e5 721extern int pci_enable_msix(struct pci_dev *dev,
1da177e4
LT
722 struct msix_entry *entries, int nvec);
723extern void pci_disable_msix(struct pci_dev *dev);
724extern void msi_remove_pci_irq_vectors(struct pci_dev *dev);
94688cf2 725extern void pci_restore_msi_state(struct pci_dev *dev);
1da177e4
LT
726#endif
727
8b955b0d 728#ifdef CONFIG_HT_IRQ
8b955b0d
EB
729/* The functions a driver should call */
730int ht_create_irq(struct pci_dev *dev, int idx);
731void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
732#endif /* CONFIG_HT_IRQ */
733
e04b0ea2
BK
734extern void pci_block_user_cfg_access(struct pci_dev *dev);
735extern void pci_unblock_user_cfg_access(struct pci_dev *dev);
736
4352dfd5
GKH
737/*
738 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
739 * a PCI domain is defined to be a set of PCI busses which share
740 * configuration space.
741 */
32a2eea7
JG
742#ifdef CONFIG_PCI_DOMAINS
743extern int pci_domains_supported;
744#else
745enum { pci_domains_supported = 0 };
05cca6e5
GKH
746static inline int pci_domain_nr(struct pci_bus *bus)
747{
748 return 0;
749}
750
4352dfd5
GKH
751static inline int pci_proc_domain(struct pci_bus *bus)
752{
753 return 0;
754}
32a2eea7 755#endif /* CONFIG_PCI_DOMAINS */
1da177e4 756
4352dfd5 757#else /* CONFIG_PCI is not enabled */
1da177e4
LT
758
759/*
760 * If the system does not have PCI, clearly these return errors. Define
761 * these as simple inline functions to avoid hair in drivers.
762 */
763
05cca6e5
GKH
764#define _PCI_NOP(o, s, t) \
765 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
766 int where, t val) \
1da177e4 767 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
768
769#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
770 _PCI_NOP(o, word, u16 x) \
771 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
772_PCI_NOP_ALL(read, *)
773_PCI_NOP_ALL(write,)
774
05cca6e5
GKH
775static inline struct pci_dev *pci_find_device(unsigned int vendor,
776 unsigned int device,
777 const struct pci_dev *from)
778{
779 return NULL;
780}
1da177e4 781
05cca6e5
GKH
782static inline struct pci_dev *pci_find_slot(unsigned int bus,
783 unsigned int devfn)
784{
785 return NULL;
786}
1da177e4 787
d42552c3 788static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
789 unsigned int device,
790 struct pci_dev *from)
791{
792 return NULL;
793}
d42552c3 794
05cca6e5
GKH
795static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
796 unsigned int device,
797 unsigned int ss_vendor,
798 unsigned int ss_device,
95247b57 799 const struct pci_dev *from)
05cca6e5
GKH
800{
801 return NULL;
802}
1da177e4 803
05cca6e5
GKH
804static inline struct pci_dev *pci_get_class(unsigned int class,
805 struct pci_dev *from)
806{
807 return NULL;
808}
1da177e4
LT
809
810#define pci_dev_present(ids) (0)
ed4aaadb 811#define no_pci_devices() (1)
1da177e4
LT
812#define pci_dev_put(dev) do { } while (0)
813
05cca6e5
GKH
814static inline void pci_set_master(struct pci_dev *dev)
815{ }
816
817static inline int pci_enable_device(struct pci_dev *dev)
818{
819 return -EIO;
820}
821
822static inline void pci_disable_device(struct pci_dev *dev)
823{ }
824
825static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
826{
827 return -EIO;
828}
829
4d57cdfa
FT
830static inline int pci_set_dma_max_seg_size(struct pci_dev *dev,
831 unsigned int size)
832{
833 return -EIO;
834}
835
59fc67de
FT
836static inline int pci_set_dma_seg_boundary(struct pci_dev *dev,
837 unsigned long mask)
838{
839 return -EIO;
840}
841
05cca6e5
GKH
842static inline int pci_assign_resource(struct pci_dev *dev, int i)
843{
844 return -EBUSY;
845}
846
847static inline int __pci_register_driver(struct pci_driver *drv,
848 struct module *owner)
849{
850 return 0;
851}
852
853static inline int pci_register_driver(struct pci_driver *drv)
854{
855 return 0;
856}
857
858static inline void pci_unregister_driver(struct pci_driver *drv)
859{ }
860
861static inline int pci_find_capability(struct pci_dev *dev, int cap)
862{
863 return 0;
864}
865
866static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
867 int cap)
868{
869 return 0;
870}
871
872static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
873{
874 return 0;
875}
876
1da177e4 877/* Power management related routines */
05cca6e5
GKH
878static inline int pci_save_state(struct pci_dev *dev)
879{
880 return 0;
881}
882
883static inline int pci_restore_state(struct pci_dev *dev)
884{
885 return 0;
886}
1da177e4 887
05cca6e5
GKH
888static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
889{
890 return 0;
891}
892
893static inline pci_power_t pci_choose_state(struct pci_dev *dev,
894 pm_message_t state)
895{
896 return PCI_D0;
897}
898
899static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
900 int enable)
901{
902 return 0;
903}
904
905static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
906{
907 return -EIO;
908}
909
910static inline void pci_release_regions(struct pci_dev *dev)
911{ }
0da0ead9 912
a46e8126
KG
913#define pci_dma_burst_advice(pdev, strat, strategy_parameter) do { } while (0)
914
05cca6e5
GKH
915static inline void pci_block_user_cfg_access(struct pci_dev *dev)
916{ }
917
918static inline void pci_unblock_user_cfg_access(struct pci_dev *dev)
919{ }
e04b0ea2 920
d80d0217
RD
921static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
922{ return NULL; }
923
924static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
925 unsigned int devfn)
926{ return NULL; }
927
928static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
929 unsigned int devfn)
930{ return NULL; }
931
4352dfd5 932#endif /* CONFIG_PCI */
1da177e4 933
4352dfd5
GKH
934/* Include architecture-dependent settings and functions */
935
936#include <asm/pci.h>
1da177e4
LT
937
938/* these helpers provide future and backwards compatibility
939 * for accessing popular PCI BAR info */
05cca6e5
GKH
940#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
941#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
942#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 943#define pci_resource_len(dev,bar) \
05cca6e5
GKH
944 ((pci_resource_start((dev), (bar)) == 0 && \
945 pci_resource_end((dev), (bar)) == \
946 pci_resource_start((dev), (bar))) ? 0 : \
947 \
948 (pci_resource_end((dev), (bar)) - \
949 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
950
951/* Similar to the helpers above, these manipulate per-pci_dev
952 * driver-specific data. They are really just a wrapper around
953 * the generic device structure functions of these calls.
954 */
05cca6e5 955static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
956{
957 return dev_get_drvdata(&pdev->dev);
958}
959
05cca6e5 960static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
961{
962 dev_set_drvdata(&pdev->dev, data);
963}
964
965/* If you want to know what to call your pci_dev, ask this function.
966 * Again, it's a wrapper around the generic device.
967 */
968static inline char *pci_name(struct pci_dev *pdev)
969{
970 return pdev->dev.bus_id;
971}
972
2311b1f2
ME
973
974/* Some archs don't want to expose struct resource to userland as-is
975 * in sysfs and /proc
976 */
977#ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
978static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 979 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 980 resource_size_t *end)
2311b1f2
ME
981{
982 *start = rsrc->start;
983 *end = rsrc->end;
984}
985#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
986
987
1da177e4
LT
988/*
989 * The world is not perfect and supplies us with broken PCI devices.
990 * For at least a part of these bugs we need a work-around, so both
991 * generic (drivers/pci/quirks.c) and per-architecture code can define
992 * fixup hooks to be called for particular buggy devices.
993 */
994
995struct pci_fixup {
996 u16 vendor, device; /* You can use PCI_ANY_ID here of course */
997 void (*hook)(struct pci_dev *dev);
998};
999
1000enum pci_fixup_pass {
1001 pci_fixup_early, /* Before probing BARs */
1002 pci_fixup_header, /* After reading configuration header */
1003 pci_fixup_final, /* Final phase of device fixups */
1004 pci_fixup_enable, /* pci_enable_device() time */
1597cacb 1005 pci_fixup_resume, /* pci_enable_device() time */
1da177e4
LT
1006};
1007
1008/* Anonymous variables would be nice... */
1009#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, hook) \
3ff6eecc 1010 static const struct pci_fixup __pci_fixup_##name __used \
1da177e4
LT
1011 __attribute__((__section__(#section))) = { vendor, device, hook };
1012#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1013 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
1014 vendor##device##hook, vendor, device, hook)
1015#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1016 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
1017 vendor##device##hook, vendor, device, hook)
1018#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1019 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
1020 vendor##device##hook, vendor, device, hook)
1021#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1022 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
1023 vendor##device##hook, vendor, device, hook)
1597cacb
AC
1024#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1025 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
1026 resume##vendor##device##hook, vendor, device, hook)
1da177e4
LT
1027
1028
1029void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
1030
05cca6e5 1031void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1032void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1033void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
5ea81769 1034int pcim_iomap_regions(struct pci_dev *pdev, u16 mask, const char *name);
916fbfb7
TH
1035int pcim_iomap_regions_request_all(struct pci_dev *pdev, u16 mask,
1036 const char *name);
ec04b075 1037void pcim_iounmap_regions(struct pci_dev *pdev, u16 mask);
5ea81769 1038
1da177e4 1039extern int pci_pci_problems;
236561e5 1040#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1041#define PCIPCI_TRITON 2
1042#define PCIPCI_NATOMA 4
1043#define PCIPCI_VIAETBF 8
1044#define PCIPCI_VSFX 16
236561e5
AC
1045#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1046#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1047
4516a618
AN
1048extern unsigned long pci_cardbus_io_size;
1049extern unsigned long pci_cardbus_mem_size;
1050
a2cd52ca 1051extern int pcibios_add_platform_entries(struct pci_dev *dev);
575e3348 1052
1da177e4
LT
1053#endif /* __KERNEL__ */
1054#endif /* LINUX_PCI_H */