]> bbs.cooldavid.org Git - net-next-2.6.git/blame - include/linux/pci.h
PCI: fix codingstyle issues in drivers/pci/pci.h
[net-next-2.6.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
16
17#ifndef LINUX_PCI_H
18#define LINUX_PCI_H
19
4352dfd5
GKH
20/* Include the pci register defines */
21#include <linux/pci_regs.h>
1da177e4 22
1da177e4
LT
23/*
24 * The PCI interface treats multi-function devices as independent
25 * devices. The slot/function address of each device is encoded
26 * in a single byte as follows:
27 *
28 * 7:3 = slot
29 * 2:0 = function
30 */
31#define PCI_DEVFN(slot,func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
32#define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
33#define PCI_FUNC(devfn) ((devfn) & 0x07)
34
35/* Ioctls for /proc/bus/pci/X/Y nodes. */
36#define PCIIOC_BASE ('P' << 24 | 'C' << 16 | 'I' << 8)
37#define PCIIOC_CONTROLLER (PCIIOC_BASE | 0x00) /* Get controller for PCI device. */
38#define PCIIOC_MMAP_IS_IO (PCIIOC_BASE | 0x01) /* Set mmap state to I/O space. */
39#define PCIIOC_MMAP_IS_MEM (PCIIOC_BASE | 0x02) /* Set mmap state to MEM space. */
40#define PCIIOC_WRITE_COMBINE (PCIIOC_BASE | 0x03) /* Enable/disable write-combining. */
41
42#ifdef __KERNEL__
43
778382e0
DW
44#include <linux/mod_devicetable.h>
45
1da177e4 46#include <linux/types.h>
1da177e4
LT
47#include <linux/ioport.h>
48#include <linux/list.h>
4a7fb636 49#include <linux/compiler.h>
1da177e4 50#include <linux/errno.h>
bae94d02 51#include <asm/atomic.h>
1da177e4
LT
52#include <linux/device.h>
53
7e7a43c3
AB
54/* Include the ID list */
55#include <linux/pci_ids.h>
56
1da177e4
LT
57/* File state for mmap()s on /proc/bus/pci/X/Y */
58enum pci_mmap_state {
59 pci_mmap_io,
60 pci_mmap_mem
61};
62
63/* This defines the direction arg to the DMA mapping routines. */
64#define PCI_DMA_BIDIRECTIONAL 0
65#define PCI_DMA_TODEVICE 1
66#define PCI_DMA_FROMDEVICE 2
67#define PCI_DMA_NONE 3
68
1da177e4
LT
69#define DEVICE_COUNT_RESOURCE 12
70
71typedef int __bitwise pci_power_t;
72
4352dfd5
GKH
73#define PCI_D0 ((pci_power_t __force) 0)
74#define PCI_D1 ((pci_power_t __force) 1)
75#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
76#define PCI_D3hot ((pci_power_t __force) 3)
77#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 78#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 79#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 80
392a1ce7
LV
81/** The pci_channel state describes connectivity between the CPU and
82 * the pci device. If some PCI bus between here and the pci device
83 * has crashed or locked up, this info is reflected here.
84 */
85typedef unsigned int __bitwise pci_channel_state_t;
86
87enum pci_channel_state {
88 /* I/O channel is in normal state */
89 pci_channel_io_normal = (__force pci_channel_state_t) 1,
90
91 /* I/O to channel is blocked */
92 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
93
94 /* PCI card is dead */
95 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
96};
97
f7bdd12d
BK
98typedef unsigned int __bitwise pcie_reset_state_t;
99
100enum pcie_reset_state {
101 /* Reset is NOT asserted (Use to deassert reset) */
102 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
103
104 /* Use #PERST to reset PCI-E device */
105 pcie_warm_reset = (__force pcie_reset_state_t) 2,
106
107 /* Use PCI-E Hot Reset to reset device */
108 pcie_hot_reset = (__force pcie_reset_state_t) 3
109};
110
ba698ad4
DM
111typedef unsigned short __bitwise pci_dev_flags_t;
112enum pci_dev_flags {
113 /* INTX_DISABLE in PCI_COMMAND register disables MSI
114 * generation too.
115 */
116 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) 1,
117};
118
6e325a62
MT
119typedef unsigned short __bitwise pci_bus_flags_t;
120enum pci_bus_flags {
d556ad4b
PO
121 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
122 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
6e325a62
MT
123};
124
41017f0c
SL
125struct pci_cap_saved_state {
126 struct hlist_node next;
127 char cap_nr;
128 u32 data[0];
129};
130
6c723d5b 131struct pcie_link_state;
1da177e4
LT
132/*
133 * The pci_dev structure is used to describe PCI devices.
134 */
135struct pci_dev {
136 struct list_head global_list; /* node in list of all PCI devices */
137 struct list_head bus_list; /* node in per-bus list */
138 struct pci_bus *bus; /* bus this device is on */
139 struct pci_bus *subordinate; /* bus this device bridges to */
140
141 void *sysdata; /* hook for sys-specific extension */
142 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
143
144 unsigned int devfn; /* encoded device & function index */
145 unsigned short vendor;
146 unsigned short device;
147 unsigned short subsystem_vendor;
148 unsigned short subsystem_device;
149 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 150 u8 revision; /* PCI revision, low byte of class word */
1da177e4 151 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
994a65e2 152 u8 pcie_type; /* PCI-E device/port type */
1da177e4 153 u8 rom_base_reg; /* which config register controls the ROM */
ffeff788 154 u8 pin; /* which interrupt pin this device uses */
1da177e4
LT
155
156 struct pci_driver *driver; /* which driver has allocated this device */
157 u64 dma_mask; /* Mask of the bits of bus address this
158 device implements. Normally this is
159 0xffffffff. You only need to change
160 this if your device has broken DMA
161 or supports 64-bit transfers. */
162
163 pci_power_t current_state; /* Current operating state. In ACPI-speak,
164 this is D0-D3, D0 being fully functional,
165 and D3 being off. */
166
6c723d5b
SL
167#ifdef CONFIG_PCIEASPM
168 struct pcie_link_state *link_state; /* ASPM link state. */
169#endif
170
392a1ce7 171 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
172 struct device dev; /* Generic device interface */
173
1da177e4
LT
174 int cfg_size; /* Size of configuration space */
175
176 /*
177 * Instead of touching interrupt line and base address registers
178 * directly, use the values stored here. They might be different!
179 */
180 unsigned int irq;
181 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
182
183 /* These fields are used by common fixups */
184 unsigned int transparent:1; /* Transparent PCI bridge */
185 unsigned int multifunction:1;/* Part of multi-function device */
186 /* keep track of device state */
1da177e4 187 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 188 unsigned int no_msi:1; /* device may not use msi */
ffadcc2f 189 unsigned int no_d1d2:1; /* only allow d0 or d3 */
e04b0ea2 190 unsigned int block_ucfg_access:1; /* userspace config space access is blocked */
bd8481e1 191 unsigned int broken_parity_status:1; /* Device generates false positive parity */
99dc804d
SL
192 unsigned int msi_enabled:1;
193 unsigned int msix_enabled:1;
9ac7849e 194 unsigned int is_managed:1;
994a65e2 195 unsigned int is_pcie:1;
ba698ad4 196 pci_dev_flags_t dev_flags;
bae94d02 197 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 198
1da177e4 199 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 200 struct hlist_head saved_cap_space;
1da177e4
LT
201 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
202 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
203 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
ded86d8d 204#ifdef CONFIG_PCI_MSI
4aa9bc95 205 struct list_head msi_list;
ded86d8d 206#endif
1da177e4
LT
207};
208
65891215
ME
209extern struct pci_dev *alloc_pci_dev(void);
210
1da177e4
LT
211#define pci_dev_g(n) list_entry(n, struct pci_dev, global_list)
212#define pci_dev_b(n) list_entry(n, struct pci_dev, bus_list)
213#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
214#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
215
a7369f1f
LV
216static inline int pci_channel_offline(struct pci_dev *pdev)
217{
218 return (pdev->error_state != pci_channel_io_normal);
219}
220
41017f0c
SL
221static inline struct pci_cap_saved_state *pci_find_saved_cap(
222 struct pci_dev *pci_dev,char cap)
223{
224 struct pci_cap_saved_state *tmp;
225 struct hlist_node *pos;
226
227 hlist_for_each_entry(tmp, pos, &pci_dev->saved_cap_space, next) {
228 if (tmp->cap_nr == cap)
229 return tmp;
230 }
231 return NULL;
232}
233
234static inline void pci_add_saved_cap(struct pci_dev *pci_dev,
235 struct pci_cap_saved_state *new_cap)
236{
237 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
238}
239
1da177e4
LT
240/*
241 * For PCI devices, the region numbers are assigned this way:
242 *
243 * 0-5 standard PCI regions
244 * 6 expansion ROM
245 * 7-10 bridges: address space assigned to buses behind the bridge
246 */
247
4352dfd5
GKH
248#define PCI_ROM_RESOURCE 6
249#define PCI_BRIDGE_RESOURCES 7
250#define PCI_NUM_RESOURCES 11
1da177e4
LT
251
252#ifndef PCI_BUS_NUM_RESOURCES
4352dfd5 253#define PCI_BUS_NUM_RESOURCES 8
1da177e4 254#endif
4352dfd5
GKH
255
256#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
257
258struct pci_bus {
259 struct list_head node; /* node in list of buses */
260 struct pci_bus *parent; /* parent bus this bridge is on */
261 struct list_head children; /* list of child buses */
262 struct list_head devices; /* list of devices on this bus */
263 struct pci_dev *self; /* bridge device as seen by parent */
264 struct resource *resource[PCI_BUS_NUM_RESOURCES];
265 /* address space routed to this bus */
266
267 struct pci_ops *ops; /* configuration access functions */
268 void *sysdata; /* hook for sys-specific extension */
269 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
270
271 unsigned char number; /* bus number */
272 unsigned char primary; /* number of primary bridge */
273 unsigned char secondary; /* number of secondary bridge */
274 unsigned char subordinate; /* max number of subordinate buses */
275
276 char name[48];
277
278 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
6e325a62 279 pci_bus_flags_t bus_flags; /* Inherited by child busses */
1da177e4
LT
280 struct device *bridge;
281 struct class_device class_dev;
282 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
283 struct bin_attribute *legacy_mem; /* legacy mem */
284};
285
286#define pci_bus_b(n) list_entry(n, struct pci_bus, node)
287#define to_pci_bus(n) container_of(n, struct pci_bus, class_dev)
288
289/*
290 * Error values that may be returned by PCI functions.
291 */
292#define PCIBIOS_SUCCESSFUL 0x00
293#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
294#define PCIBIOS_BAD_VENDOR_ID 0x83
295#define PCIBIOS_DEVICE_NOT_FOUND 0x86
296#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
297#define PCIBIOS_SET_FAILED 0x88
298#define PCIBIOS_BUFFER_TOO_SMALL 0x89
299
300/* Low-level architecture-dependent routines */
301
302struct pci_ops {
303 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
304 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
305};
306
307struct pci_raw_ops {
308 int (*read)(unsigned int domain, unsigned int bus, unsigned int devfn,
309 int reg, int len, u32 *val);
310 int (*write)(unsigned int domain, unsigned int bus, unsigned int devfn,
311 int reg, int len, u32 val);
312};
313
314extern struct pci_raw_ops *raw_pci_ops;
315
316struct pci_bus_region {
c40a22e0
BH
317 resource_size_t start;
318 resource_size_t end;
1da177e4
LT
319};
320
321struct pci_dynids {
322 spinlock_t lock; /* protects list, index */
323 struct list_head list; /* for IDs added at runtime */
324 unsigned int use_driver_data:1; /* pci_driver->driver_data is used */
325};
326
392a1ce7
LV
327/* ---------------------------------------------------------------- */
328/** PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
579082df 329 * a set of callbacks in struct pci_error_handlers, then that device driver
392a1ce7
LV
330 * will be notified of PCI bus errors, and will be driven to recovery
331 * when an error occurs.
332 */
333
334typedef unsigned int __bitwise pci_ers_result_t;
335
336enum pci_ers_result {
337 /* no result/none/not supported in device driver */
338 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
339
340 /* Device driver can recover without slot reset */
341 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
342
343 /* Device driver wants slot to be reset. */
344 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
345
346 /* Device has completely failed, is unrecoverable */
347 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
348
349 /* Device driver is fully recovered and operational */
350 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
351};
352
353/* PCI bus error event callbacks */
354struct pci_error_handlers
355{
356 /* PCI bus error detected on this device */
357 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
358 enum pci_channel_state error);
359
360 /* MMIO has been re-enabled, but not DMA */
361 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
362
363 /* PCI Express link has been reset */
364 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
365
366 /* PCI slot has been reset */
367 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
368
369 /* Device driver may resume normal operations */
370 void (*resume)(struct pci_dev *dev);
371};
372
373/* ---------------------------------------------------------------- */
374
1da177e4
LT
375struct module;
376struct pci_driver {
377 struct list_head node;
378 char *name;
1da177e4
LT
379 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
380 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
381 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
382 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
383 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
384 int (*resume_early) (struct pci_dev *dev);
1da177e4 385 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 386 void (*shutdown) (struct pci_dev *dev);
1da177e4 387
392a1ce7 388 struct pci_error_handlers *err_handler;
1da177e4
LT
389 struct device_driver driver;
390 struct pci_dynids dynids;
391};
392
393#define to_pci_driver(drv) container_of(drv,struct pci_driver, driver)
394
395/**
396 * PCI_DEVICE - macro used to describe a specific pci device
397 * @vend: the 16 bit PCI Vendor ID
398 * @dev: the 16 bit PCI Device ID
399 *
400 * This macro is used to create a struct pci_device_id that matches a
401 * specific device. The subvendor and subdevice fields will be set to
402 * PCI_ANY_ID.
403 */
404#define PCI_DEVICE(vend,dev) \
405 .vendor = (vend), .device = (dev), \
406 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
407
408/**
409 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
410 * @dev_class: the class, subclass, prog-if triple for this device
411 * @dev_class_mask: the class mask for this device
412 *
413 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 414 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
415 * fields will be set to PCI_ANY_ID.
416 */
417#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
418 .class = (dev_class), .class_mask = (dev_class_mask), \
419 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
420 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
421
1597cacb
AC
422/**
423 * PCI_VDEVICE - macro used to describe a specific pci device in short form
424 * @vend: the vendor name
425 * @dev: the 16 bit PCI Device ID
426 *
427 * This macro is used to create a struct pci_device_id that matches a
428 * specific PCI device. The subvendor, and subdevice fields will be set
429 * to PCI_ANY_ID. The macro allows the next field to follow as the device
430 * private data.
431 */
432
433#define PCI_VDEVICE(vendor, device) \
434 PCI_VENDOR_ID_##vendor, (device), \
435 PCI_ANY_ID, PCI_ANY_ID, 0, 0
436
1da177e4
LT
437/* these external functions are only available when PCI support is enabled */
438#ifdef CONFIG_PCI
439
440extern struct bus_type pci_bus_type;
441
442/* Do NOT directly access these two variables, unless you are arch specific pci
443 * code, or pci core code. */
444extern struct list_head pci_root_buses; /* list of all known PCI buses */
445extern struct list_head pci_devices; /* list of all devices */
ed4aaadb
ZY
446/* Some device drivers need know if pci is initiated */
447extern int no_pci_devices(void);
1da177e4
LT
448
449void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 450int __must_check pcibios_enable_device(struct pci_dev *, int mask);
1da177e4
LT
451char *pcibios_setup (char *str);
452
453/* Used only when drivers/pci/setup.c is used */
e31dd6e4
GKH
454void pcibios_align_resource(void *, struct resource *, resource_size_t,
455 resource_size_t);
1da177e4
LT
456void pcibios_update_irq(struct pci_dev *, int irq);
457
458/* Generic PCI functions used internally */
459
460extern struct pci_bus *pci_find_bus(int domain, int busnr);
c431ada4 461void pci_bus_add_devices(struct pci_bus *bus);
1da177e4
LT
462struct pci_bus *pci_scan_bus_parented(struct device *parent, int bus, struct pci_ops *ops, void *sysdata);
463static inline struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops, void *sysdata)
464{
c431ada4
RS
465 struct pci_bus *root_bus;
466 root_bus = pci_scan_bus_parented(NULL, bus, ops, sysdata);
467 if (root_bus)
468 pci_bus_add_devices(root_bus);
469 return root_bus;
1da177e4 470}
cdb9b9f7
PM
471struct pci_bus *pci_create_bus(struct device *parent, int bus, struct pci_ops *ops, void *sysdata);
472struct pci_bus * pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr);
1da177e4
LT
473int pci_scan_slot(struct pci_bus *bus, int devfn);
474struct pci_dev * pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 475void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 476unsigned int pci_scan_child_bus(struct pci_bus *bus);
b19441af 477int __must_check pci_bus_add_device(struct pci_dev *dev);
1da177e4
LT
478void pci_read_bridge_bases(struct pci_bus *child);
479struct resource *pci_find_parent_resource(const struct pci_dev *dev, struct resource *res);
480int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
481extern struct pci_dev *pci_dev_get(struct pci_dev *dev);
482extern void pci_dev_put(struct pci_dev *dev);
483extern void pci_remove_bus(struct pci_bus *b);
484extern void pci_remove_bus_device(struct pci_dev *dev);
24f8aa9b 485extern void pci_stop_bus_device(struct pci_dev *dev);
b3743fa4 486void pci_setup_cardbus(struct pci_bus *bus);
6b4b78fe 487extern void pci_sort_breadthfirst(void);
1da177e4
LT
488
489/* Generic PCI functions exported to card drivers */
490
bd3989e0 491#ifdef CONFIG_PCI_LEGACY
429538ad 492struct pci_dev __deprecated *pci_find_device (unsigned int vendor, unsigned int device, const struct pci_dev *from);
adf809d0 493struct pci_dev __deprecated *pci_find_slot (unsigned int bus, unsigned int devfn);
bd3989e0
JG
494#endif /* CONFIG_PCI_LEGACY */
495
1da177e4 496int pci_find_capability (struct pci_dev *dev, int cap);
24a4e377 497int pci_find_next_capability (struct pci_dev *dev, u8 pos, int cap);
3a720d72 498int pci_find_ext_capability (struct pci_dev *dev, int cap);
687d5fe3
ME
499int pci_find_ht_capability (struct pci_dev *dev, int ht_cap);
500int pci_find_next_ht_capability (struct pci_dev *dev, int pos, int ht_cap);
4348a2dc 501void pcie_wait_pending_transaction(struct pci_dev *dev);
29f3eb64 502struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 503
d42552c3
AM
504struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
505 struct pci_dev *from);
506struct pci_dev *pci_get_device_reverse(unsigned int vendor, unsigned int device,
507 struct pci_dev *from);
508
1da177e4
LT
509struct pci_dev *pci_get_subsys (unsigned int vendor, unsigned int device,
510 unsigned int ss_vendor, unsigned int ss_device,
511 struct pci_dev *from);
512struct pci_dev *pci_get_slot (struct pci_bus *bus, unsigned int devfn);
29f3eb64 513struct pci_dev *pci_get_bus_and_slot (unsigned int bus, unsigned int devfn);
1da177e4
LT
514struct pci_dev *pci_get_class (unsigned int class, struct pci_dev *from);
515int pci_dev_present(const struct pci_device_id *ids);
d86f90f9 516const struct pci_device_id *pci_find_present(const struct pci_device_id *ids);
1da177e4
LT
517
518int pci_bus_read_config_byte (struct pci_bus *bus, unsigned int devfn, int where, u8 *val);
519int pci_bus_read_config_word (struct pci_bus *bus, unsigned int devfn, int where, u16 *val);
520int pci_bus_read_config_dword (struct pci_bus *bus, unsigned int devfn, int where, u32 *val);
521int pci_bus_write_config_byte (struct pci_bus *bus, unsigned int devfn, int where, u8 val);
522int pci_bus_write_config_word (struct pci_bus *bus, unsigned int devfn, int where, u16 val);
523int pci_bus_write_config_dword (struct pci_bus *bus, unsigned int devfn, int where, u32 val);
524
525static inline int pci_read_config_byte(struct pci_dev *dev, int where, u8 *val)
526{
527 return pci_bus_read_config_byte (dev->bus, dev->devfn, where, val);
528}
529static inline int pci_read_config_word(struct pci_dev *dev, int where, u16 *val)
530{
531 return pci_bus_read_config_word (dev->bus, dev->devfn, where, val);
532}
533static inline int pci_read_config_dword(struct pci_dev *dev, int where, u32 *val)
534{
535 return pci_bus_read_config_dword (dev->bus, dev->devfn, where, val);
536}
537static inline int pci_write_config_byte(struct pci_dev *dev, int where, u8 val)
538{
539 return pci_bus_write_config_byte (dev->bus, dev->devfn, where, val);
540}
541static inline int pci_write_config_word(struct pci_dev *dev, int where, u16 val)
542{
543 return pci_bus_write_config_word (dev->bus, dev->devfn, where, val);
544}
545static inline int pci_write_config_dword(struct pci_dev *dev, int where, u32 val)
546{
547 return pci_bus_write_config_dword (dev->bus, dev->devfn, where, val);
548}
549
4a7fb636 550int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
551int __must_check pci_enable_device_io(struct pci_dev *dev);
552int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 553int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
554int __must_check pcim_enable_device(struct pci_dev *pdev);
555void pcim_pin_device(struct pci_dev *pdev);
556
557static inline int pci_is_managed(struct pci_dev *pdev)
558{
559 return pdev->is_managed;
560}
561
1da177e4
LT
562void pci_disable_device(struct pci_dev *dev);
563void pci_set_master(struct pci_dev *dev);
f7bdd12d 564int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
1da177e4 565#define HAVE_PCI_SET_MWI
4a7fb636 566int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 567int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 568void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 569void pci_intx(struct pci_dev *dev, int enable);
f5f2b131 570void pci_msi_off(struct pci_dev *dev);
9c8550ee
LT
571int pci_set_dma_mask(struct pci_dev *dev, u64 mask);
572int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask);
d556ad4b
PO
573int pcix_get_max_mmrbc(struct pci_dev *dev);
574int pcix_get_mmrbc(struct pci_dev *dev);
575int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 576int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 577int pcie_set_readrq(struct pci_dev *dev, int rq);
064b53db 578void pci_update_resource(struct pci_dev *dev, struct resource *res, int resno);
4a7fb636
AM
579int __must_check pci_assign_resource(struct pci_dev *dev, int i);
580int __must_check pci_assign_resource_fixed(struct pci_dev *dev, int i);
c87deff7 581int pci_select_bars(struct pci_dev *dev, unsigned long flags);
1da177e4
LT
582
583/* ROM control related routines */
144a50ea 584void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 585void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
d7ad2254 586size_t pci_get_rom_size(void __iomem *rom, size_t size);
1da177e4
LT
587
588/* Power management related routines */
589int pci_save_state(struct pci_dev *dev);
590int pci_restore_state(struct pci_dev *dev);
9c8550ee
LT
591int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
592pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
593int pci_enable_wake(struct pci_dev *dev, pci_power_t state, int enable);
1da177e4 594
ce5ccdef
KG
595/* Functions for PCI Hotplug drivers to use */
596int pci_bus_find_capability (struct pci_bus *bus, unsigned int devfn, int cap);
597
1da177e4
LT
598/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
599void pci_bus_assign_resources(struct pci_bus *bus);
600void pci_bus_size_bridges(struct pci_bus *bus);
601int pci_claim_resource(struct pci_dev *, int);
602void pci_assign_unassigned_resources(void);
603void pdev_enable_device(struct pci_dev *);
604void pdev_sort_resources(struct pci_dev *, struct resource_list *);
605void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
606 int (*)(struct pci_dev *, u8, u8));
607#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 608int __must_check pci_request_regions(struct pci_dev *, const char *);
1da177e4 609void pci_release_regions(struct pci_dev *);
4a7fb636 610int __must_check pci_request_region(struct pci_dev *, int, const char *);
1da177e4 611void pci_release_region(struct pci_dev *, int);
c87deff7
HS
612int pci_request_selected_regions(struct pci_dev *, int, const char *);
613void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
614
615/* drivers/pci/bus.c */
4a7fb636
AM
616int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
617 struct resource *res, resource_size_t size,
618 resource_size_t align, resource_size_t min,
619 unsigned int type_mask,
620 void (*alignf)(void *, struct resource *,
621 resource_size_t, resource_size_t),
622 void *alignf_data);
1da177e4
LT
623void pci_enable_bridges(struct pci_bus *bus);
624
863b18f4 625/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
626int __must_check __pci_register_driver(struct pci_driver *, struct module *,
627 const char *mod_name);
4a7fb636 628static inline int __must_check pci_register_driver(struct pci_driver *driver)
863b18f4 629{
725522b5 630 return __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME);
863b18f4
L
631}
632
1da177e4
LT
633void pci_unregister_driver(struct pci_driver *);
634void pci_remove_behind_bridge(struct pci_dev *);
635struct pci_driver *pci_dev_driver(const struct pci_dev *);
75865858 636const struct pci_device_id *pci_match_id(const struct pci_device_id *ids, struct pci_dev *dev);
1da177e4
LT
637int pci_scan_bridge(struct pci_bus *bus, struct pci_dev * dev, int max, int pass);
638
cecf4864
PM
639void pci_walk_bus(struct pci_bus *top, void (*cb)(struct pci_dev *, void *),
640 void *userdata);
ac7dc65a 641int pci_cfg_space_size(struct pci_dev *dev);
b82db5ce 642unsigned char pci_bus_max_busnr(struct pci_bus* bus);
cecf4864 643
1da177e4
LT
644/* kmem_cache style wrapper around pci_alloc_consistent() */
645
646#include <linux/dmapool.h>
647
648#define pci_pool dma_pool
649#define pci_pool_create(name, pdev, size, align, allocation) \
650 dma_pool_create(name, &pdev->dev, size, align, allocation)
651#define pci_pool_destroy(pool) dma_pool_destroy(pool)
652#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
653#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
654
e24c2d96
DM
655enum pci_dma_burst_strategy {
656 PCI_DMA_BURST_INFINITY, /* make bursts as large as possible,
657 strategy_parameter is N/A */
658 PCI_DMA_BURST_BOUNDARY, /* disconnect at every strategy_parameter
659 byte boundaries */
660 PCI_DMA_BURST_MULTIPLE, /* disconnect at some multiple of
661 strategy_parameter byte boundaries */
662};
663
1da177e4
LT
664struct msix_entry {
665 u16 vector; /* kernel uses to write allocated vector */
666 u16 entry; /* driver uses to specify entry, OS writes */
667};
668
0366f8f7 669
1da177e4 670#ifndef CONFIG_PCI_MSI
1da177e4
LT
671static inline int pci_enable_msi(struct pci_dev *dev) {return -1;}
672static inline void pci_disable_msi(struct pci_dev *dev) {}
673static inline int pci_enable_msix(struct pci_dev* dev,
674 struct msix_entry *entries, int nvec) {return -1;}
675static inline void pci_disable_msix(struct pci_dev *dev) {}
676static inline void msi_remove_pci_irq_vectors(struct pci_dev *dev) {}
94688cf2 677static inline void pci_restore_msi_state(struct pci_dev *dev) {}
1da177e4 678#else
1da177e4
LT
679extern int pci_enable_msi(struct pci_dev *dev);
680extern void pci_disable_msi(struct pci_dev *dev);
681extern int pci_enable_msix(struct pci_dev* dev,
682 struct msix_entry *entries, int nvec);
683extern void pci_disable_msix(struct pci_dev *dev);
684extern void msi_remove_pci_irq_vectors(struct pci_dev *dev);
94688cf2 685extern void pci_restore_msi_state(struct pci_dev *dev);
1da177e4
LT
686#endif
687
8b955b0d 688#ifdef CONFIG_HT_IRQ
8b955b0d
EB
689/* The functions a driver should call */
690int ht_create_irq(struct pci_dev *dev, int idx);
691void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
692#endif /* CONFIG_HT_IRQ */
693
e04b0ea2
BK
694extern void pci_block_user_cfg_access(struct pci_dev *dev);
695extern void pci_unblock_user_cfg_access(struct pci_dev *dev);
696
4352dfd5
GKH
697/*
698 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
699 * a PCI domain is defined to be a set of PCI busses which share
700 * configuration space.
701 */
32a2eea7
JG
702#ifdef CONFIG_PCI_DOMAINS
703extern int pci_domains_supported;
704#else
705enum { pci_domains_supported = 0 };
4352dfd5
GKH
706static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
707static inline int pci_proc_domain(struct pci_bus *bus)
708{
709 return 0;
710}
32a2eea7 711#endif /* CONFIG_PCI_DOMAINS */
1da177e4 712
4352dfd5 713#else /* CONFIG_PCI is not enabled */
1da177e4
LT
714
715/*
716 * If the system does not have PCI, clearly these return errors. Define
717 * these as simple inline functions to avoid hair in drivers.
718 */
719
1da177e4
LT
720#define _PCI_NOP(o,s,t) \
721 static inline int pci_##o##_config_##s (struct pci_dev *dev, int where, t val) \
722 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
723#define _PCI_NOP_ALL(o,x) _PCI_NOP(o,byte,u8 x) \
724 _PCI_NOP(o,word,u16 x) \
725 _PCI_NOP(o,dword,u32 x)
726_PCI_NOP_ALL(read, *)
727_PCI_NOP_ALL(write,)
728
729static inline struct pci_dev *pci_find_device(unsigned int vendor, unsigned int device, const struct pci_dev *from)
730{ return NULL; }
731
732static inline struct pci_dev *pci_find_slot(unsigned int bus, unsigned int devfn)
733{ return NULL; }
734
d42552c3
AM
735static inline struct pci_dev *pci_get_device(unsigned int vendor,
736 unsigned int device, struct pci_dev *from)
737{ return NULL; }
738
739static inline struct pci_dev *pci_get_device_reverse(unsigned int vendor,
740 unsigned int device, struct pci_dev *from)
1da177e4
LT
741{ return NULL; }
742
743static inline struct pci_dev *pci_get_subsys (unsigned int vendor, unsigned int device,
744unsigned int ss_vendor, unsigned int ss_device, struct pci_dev *from)
745{ return NULL; }
746
747static inline struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from)
748{ return NULL; }
749
750#define pci_dev_present(ids) (0)
ed4aaadb 751#define no_pci_devices() (1)
d86f90f9 752#define pci_find_present(ids) (NULL)
1da177e4
LT
753#define pci_dev_put(dev) do { } while (0)
754
755static inline void pci_set_master(struct pci_dev *dev) { }
756static inline int pci_enable_device(struct pci_dev *dev) { return -EIO; }
757static inline void pci_disable_device(struct pci_dev *dev) { }
758static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask) { return -EIO; }
1da177e4 759static inline int pci_assign_resource(struct pci_dev *dev, int i) { return -EBUSY;}
863b18f4 760static inline int __pci_register_driver(struct pci_driver *drv, struct module *owner) { return 0;}
1da177e4
LT
761static inline int pci_register_driver(struct pci_driver *drv) { return 0;}
762static inline void pci_unregister_driver(struct pci_driver *drv) { }
763static inline int pci_find_capability (struct pci_dev *dev, int cap) {return 0; }
24a4e377 764static inline int pci_find_next_capability (struct pci_dev *dev, u8 post, int cap) { return 0; }
3a720d72 765static inline int pci_find_ext_capability (struct pci_dev *dev, int cap) {return 0; }
4348a2dc 766static inline void pcie_wait_pending_transaction(struct pci_dev *dev) {}
1da177e4
LT
767
768/* Power management related routines */
769static inline int pci_save_state(struct pci_dev *dev) { return 0; }
770static inline int pci_restore_state(struct pci_dev *dev) { return 0; }
771static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state) { return 0; }
438510f6 772static inline pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state) { return PCI_D0; }
1da177e4
LT
773static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state, int enable) { return 0; }
774
0da0ead9
SS
775static inline int pci_request_regions(struct pci_dev *dev, const char *res_name) { return -EIO; }
776static inline void pci_release_regions(struct pci_dev *dev) { }
777
a46e8126
KG
778#define pci_dma_burst_advice(pdev, strat, strategy_parameter) do { } while (0)
779
e04b0ea2
BK
780static inline void pci_block_user_cfg_access(struct pci_dev *dev) { }
781static inline void pci_unblock_user_cfg_access(struct pci_dev *dev) { }
782
d80d0217
RD
783static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
784{ return NULL; }
785
786static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
787 unsigned int devfn)
788{ return NULL; }
789
790static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
791 unsigned int devfn)
792{ return NULL; }
793
4352dfd5 794#endif /* CONFIG_PCI */
1da177e4 795
4352dfd5
GKH
796/* Include architecture-dependent settings and functions */
797
798#include <asm/pci.h>
1da177e4
LT
799
800/* these helpers provide future and backwards compatibility
801 * for accessing popular PCI BAR info */
802#define pci_resource_start(dev,bar) ((dev)->resource[(bar)].start)
803#define pci_resource_end(dev,bar) ((dev)->resource[(bar)].end)
804#define pci_resource_flags(dev,bar) ((dev)->resource[(bar)].flags)
805#define pci_resource_len(dev,bar) \
806 ((pci_resource_start((dev),(bar)) == 0 && \
807 pci_resource_end((dev),(bar)) == \
808 pci_resource_start((dev),(bar))) ? 0 : \
809 \
810 (pci_resource_end((dev),(bar)) - \
811 pci_resource_start((dev),(bar)) + 1))
812
813/* Similar to the helpers above, these manipulate per-pci_dev
814 * driver-specific data. They are really just a wrapper around
815 * the generic device structure functions of these calls.
816 */
817static inline void *pci_get_drvdata (struct pci_dev *pdev)
818{
819 return dev_get_drvdata(&pdev->dev);
820}
821
822static inline void pci_set_drvdata (struct pci_dev *pdev, void *data)
823{
824 dev_set_drvdata(&pdev->dev, data);
825}
826
827/* If you want to know what to call your pci_dev, ask this function.
828 * Again, it's a wrapper around the generic device.
829 */
830static inline char *pci_name(struct pci_dev *pdev)
831{
832 return pdev->dev.bus_id;
833}
834
2311b1f2
ME
835
836/* Some archs don't want to expose struct resource to userland as-is
837 * in sysfs and /proc
838 */
839#ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
840static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
e31dd6e4
GKH
841 const struct resource *rsrc, resource_size_t *start,
842 resource_size_t *end)
2311b1f2
ME
843{
844 *start = rsrc->start;
845 *end = rsrc->end;
846}
847#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
848
849
1da177e4
LT
850/*
851 * The world is not perfect and supplies us with broken PCI devices.
852 * For at least a part of these bugs we need a work-around, so both
853 * generic (drivers/pci/quirks.c) and per-architecture code can define
854 * fixup hooks to be called for particular buggy devices.
855 */
856
857struct pci_fixup {
858 u16 vendor, device; /* You can use PCI_ANY_ID here of course */
859 void (*hook)(struct pci_dev *dev);
860};
861
862enum pci_fixup_pass {
863 pci_fixup_early, /* Before probing BARs */
864 pci_fixup_header, /* After reading configuration header */
865 pci_fixup_final, /* Final phase of device fixups */
866 pci_fixup_enable, /* pci_enable_device() time */
1597cacb 867 pci_fixup_resume, /* pci_enable_device() time */
1da177e4
LT
868};
869
870/* Anonymous variables would be nice... */
871#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, hook) \
3ff6eecc 872 static const struct pci_fixup __pci_fixup_##name __used \
1da177e4
LT
873 __attribute__((__section__(#section))) = { vendor, device, hook };
874#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
875 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
876 vendor##device##hook, vendor, device, hook)
877#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
878 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
879 vendor##device##hook, vendor, device, hook)
880#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
881 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
882 vendor##device##hook, vendor, device, hook)
883#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
884 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
885 vendor##device##hook, vendor, device, hook)
1597cacb
AC
886#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
887 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
888 resume##vendor##device##hook, vendor, device, hook)
1da177e4
LT
889
890
891void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
892
5ea81769
AV
893void __iomem * pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
894void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
895void __iomem * const * pcim_iomap_table(struct pci_dev *pdev);
896int pcim_iomap_regions(struct pci_dev *pdev, u16 mask, const char *name);
ec04b075 897void pcim_iounmap_regions(struct pci_dev *pdev, u16 mask);
5ea81769 898
1da177e4 899extern int pci_pci_problems;
236561e5 900#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
901#define PCIPCI_TRITON 2
902#define PCIPCI_NATOMA 4
903#define PCIPCI_VIAETBF 8
904#define PCIPCI_VSFX 16
236561e5
AC
905#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
906#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 907
4516a618
AN
908extern unsigned long pci_cardbus_io_size;
909extern unsigned long pci_cardbus_mem_size;
910
a2cd52ca 911extern int pcibios_add_platform_entries(struct pci_dev *dev);
575e3348 912
1da177e4
LT
913#endif /* __KERNEL__ */
914#endif /* LINUX_PCI_H */