]> bbs.cooldavid.org Git - net-next-2.6.git/blame - include/linux/dmaengine.h
dmaengine: kill tx_list
[net-next-2.6.git] / include / linux / dmaengine.h
CommitLineData
c13c8260
CL
1/*
2 * Copyright(c) 2004 - 2006 Intel Corporation. All rights reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the Free
6 * Software Foundation; either version 2 of the License, or (at your option)
7 * any later version.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc., 59
16 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called COPYING.
20 */
21#ifndef DMAENGINE_H
22#define DMAENGINE_H
1c0f16e5 23
c13c8260
CL
24#include <linux/device.h>
25#include <linux/uio.h>
7405f74b 26#include <linux/dma-mapping.h>
c13c8260 27
c13c8260 28/**
fe4ada2d 29 * typedef dma_cookie_t - an opaque DMA cookie
c13c8260
CL
30 *
31 * if dma_cookie_t is >0 it's a DMA request cookie, <0 it's an error code
32 */
33typedef s32 dma_cookie_t;
34
35#define dma_submit_error(cookie) ((cookie) < 0 ? 1 : 0)
36
37/**
38 * enum dma_status - DMA transaction status
39 * @DMA_SUCCESS: transaction completed successfully
40 * @DMA_IN_PROGRESS: transaction not yet processed
41 * @DMA_ERROR: transaction failed
42 */
43enum dma_status {
44 DMA_SUCCESS,
45 DMA_IN_PROGRESS,
46 DMA_ERROR,
47};
48
7405f74b
DW
49/**
50 * enum dma_transaction_type - DMA transaction types/indexes
51 */
52enum dma_transaction_type {
53 DMA_MEMCPY,
54 DMA_XOR,
55 DMA_PQ_XOR,
56 DMA_DUAL_XOR,
57 DMA_PQ_UPDATE,
58 DMA_ZERO_SUM,
59 DMA_PQ_ZERO_SUM,
60 DMA_MEMSET,
61 DMA_MEMCPY_CRC32C,
62 DMA_INTERRUPT,
59b5ec21 63 DMA_PRIVATE,
dc0ee643 64 DMA_SLAVE,
7405f74b
DW
65};
66
67/* last transaction type for creation of the capabilities mask */
dc0ee643
HS
68#define DMA_TX_TYPE_END (DMA_SLAVE + 1)
69
7405f74b 70
d4c56f97 71/**
636bdeaa
DW
72 * enum dma_ctrl_flags - DMA flags to augment operation preparation,
73 * control completion, and communicate status.
d4c56f97
DW
74 * @DMA_PREP_INTERRUPT - trigger an interrupt (callback) upon completion of
75 * this transaction
636bdeaa
DW
76 * @DMA_CTRL_ACK - the descriptor cannot be reused until the client
77 * acknowledges receipt, i.e. has has a chance to establish any
78 * dependency chains
e1d181ef
DW
79 * @DMA_COMPL_SKIP_SRC_UNMAP - set to disable dma-unmapping the source buffer(s)
80 * @DMA_COMPL_SKIP_DEST_UNMAP - set to disable dma-unmapping the destination(s)
4f005dbe
MS
81 * @DMA_COMPL_SRC_UNMAP_SINGLE - set to do the source dma-unmapping as single
82 * (if not set, do the source dma-unmapping as page)
83 * @DMA_COMPL_DEST_UNMAP_SINGLE - set to do the destination dma-unmapping as single
84 * (if not set, do the destination dma-unmapping as page)
d4c56f97 85 */
636bdeaa 86enum dma_ctrl_flags {
d4c56f97 87 DMA_PREP_INTERRUPT = (1 << 0),
636bdeaa 88 DMA_CTRL_ACK = (1 << 1),
e1d181ef
DW
89 DMA_COMPL_SKIP_SRC_UNMAP = (1 << 2),
90 DMA_COMPL_SKIP_DEST_UNMAP = (1 << 3),
4f005dbe
MS
91 DMA_COMPL_SRC_UNMAP_SINGLE = (1 << 4),
92 DMA_COMPL_DEST_UNMAP_SINGLE = (1 << 5),
d4c56f97
DW
93};
94
7405f74b
DW
95/**
96 * dma_cap_mask_t - capabilities bitmap modeled after cpumask_t.
97 * See linux/cpumask.h
98 */
99typedef struct { DECLARE_BITMAP(bits, DMA_TX_TYPE_END); } dma_cap_mask_t;
100
c13c8260
CL
101/**
102 * struct dma_chan_percpu - the per-CPU part of struct dma_chan
c13c8260
CL
103 * @memcpy_count: transaction counter
104 * @bytes_transferred: byte counter
105 */
106
107struct dma_chan_percpu {
c13c8260
CL
108 /* stats */
109 unsigned long memcpy_count;
110 unsigned long bytes_transferred;
111};
112
113/**
114 * struct dma_chan - devices supply DMA channels, clients use them
fe4ada2d 115 * @device: ptr to the dma device who supplies this channel, always !%NULL
c13c8260 116 * @cookie: last cookie value returned to client
fe4ada2d 117 * @chan_id: channel ID for sysfs
41d5e59c 118 * @dev: class device for sysfs
c13c8260
CL
119 * @device_node: used to add this to the device chan list
120 * @local: per-cpu pointer to a struct dma_chan_percpu
7cc5bf9a 121 * @client-count: how many clients are using this channel
bec08513 122 * @table_count: number of appearances in the mem-to-mem allocation table
287d8592 123 * @private: private data for certain client-channel associations
c13c8260
CL
124 */
125struct dma_chan {
c13c8260
CL
126 struct dma_device *device;
127 dma_cookie_t cookie;
128
129 /* sysfs */
130 int chan_id;
41d5e59c 131 struct dma_chan_dev *dev;
c13c8260 132
c13c8260
CL
133 struct list_head device_node;
134 struct dma_chan_percpu *local;
7cc5bf9a 135 int client_count;
bec08513 136 int table_count;
287d8592 137 void *private;
c13c8260
CL
138};
139
41d5e59c
DW
140/**
141 * struct dma_chan_dev - relate sysfs device node to backing channel device
142 * @chan - driver channel device
143 * @device - sysfs device
864498aa
DW
144 * @dev_id - parent dma_device dev_id
145 * @idr_ref - reference count to gate release of dma_device dev_id
41d5e59c
DW
146 */
147struct dma_chan_dev {
148 struct dma_chan *chan;
149 struct device device;
864498aa
DW
150 int dev_id;
151 atomic_t *idr_ref;
41d5e59c
DW
152};
153
154static inline const char *dma_chan_name(struct dma_chan *chan)
155{
156 return dev_name(&chan->dev->device);
157}
d379b01e 158
c13c8260
CL
159void dma_chan_cleanup(struct kref *kref);
160
59b5ec21
DW
161/**
162 * typedef dma_filter_fn - callback filter for dma_request_channel
163 * @chan: channel to be reviewed
164 * @filter_param: opaque parameter passed through dma_request_channel
165 *
166 * When this optional parameter is specified in a call to dma_request_channel a
167 * suitable channel is passed to this routine for further dispositioning before
168 * being returned. Where 'suitable' indicates a non-busy channel that
7dd60251
DW
169 * satisfies the given capability mask. It returns 'true' to indicate that the
170 * channel is suitable.
59b5ec21 171 */
7dd60251 172typedef bool (*dma_filter_fn)(struct dma_chan *chan, void *filter_param);
59b5ec21 173
7405f74b
DW
174typedef void (*dma_async_tx_callback)(void *dma_async_param);
175/**
176 * struct dma_async_tx_descriptor - async transaction descriptor
177 * ---dma generic offload fields---
178 * @cookie: tracking cookie for this transaction, set to -EBUSY if
179 * this tx is sitting on a dependency list
636bdeaa
DW
180 * @flags: flags to augment operation preparation, control completion, and
181 * communicate status
7405f74b 182 * @phys: physical address of the descriptor
7405f74b
DW
183 * @chan: target channel for this operation
184 * @tx_submit: set the prepared descriptor(s) to be executed by the engine
7405f74b
DW
185 * @callback: routine to call after this operation is complete
186 * @callback_param: general parameter to pass to the callback routine
187 * ---async_tx api specific fields---
19242d72 188 * @next: at completion submit this descriptor
7405f74b 189 * @parent: pointer to the next level up in the dependency chain
19242d72 190 * @lock: protect the parent and next pointers
7405f74b
DW
191 */
192struct dma_async_tx_descriptor {
193 dma_cookie_t cookie;
636bdeaa 194 enum dma_ctrl_flags flags; /* not a 'long' to pack with cookie */
7405f74b 195 dma_addr_t phys;
7405f74b
DW
196 struct dma_chan *chan;
197 dma_cookie_t (*tx_submit)(struct dma_async_tx_descriptor *tx);
7405f74b
DW
198 dma_async_tx_callback callback;
199 void *callback_param;
19242d72 200 struct dma_async_tx_descriptor *next;
7405f74b
DW
201 struct dma_async_tx_descriptor *parent;
202 spinlock_t lock;
203};
204
c13c8260
CL
205/**
206 * struct dma_device - info on the entity supplying DMA services
207 * @chancnt: how many DMA channels are supported
0f571515 208 * @privatecnt: how many DMA channels are requested by dma_request_channel
c13c8260
CL
209 * @channels: the list of struct dma_chan
210 * @global_node: list_head for global dma_device_list
7405f74b
DW
211 * @cap_mask: one or more dma_capability flags
212 * @max_xor: maximum number of xor sources, 0 if no capability
fe4ada2d 213 * @dev_id: unique device ID
7405f74b 214 * @dev: struct device reference for dma mapping api
fe4ada2d
RD
215 * @device_alloc_chan_resources: allocate resources and return the
216 * number of allocated descriptors
217 * @device_free_chan_resources: release DMA channel's resources
7405f74b
DW
218 * @device_prep_dma_memcpy: prepares a memcpy operation
219 * @device_prep_dma_xor: prepares a xor operation
220 * @device_prep_dma_zero_sum: prepares a zero_sum operation
221 * @device_prep_dma_memset: prepares a memset operation
222 * @device_prep_dma_interrupt: prepares an end of chain interrupt operation
dc0ee643
HS
223 * @device_prep_slave_sg: prepares a slave dma operation
224 * @device_terminate_all: terminate all pending operations
1d93e52e 225 * @device_is_tx_complete: poll for transaction completion
7405f74b 226 * @device_issue_pending: push pending transactions to hardware
c13c8260
CL
227 */
228struct dma_device {
229
230 unsigned int chancnt;
0f571515 231 unsigned int privatecnt;
c13c8260
CL
232 struct list_head channels;
233 struct list_head global_node;
7405f74b
DW
234 dma_cap_mask_t cap_mask;
235 int max_xor;
c13c8260 236
c13c8260 237 int dev_id;
7405f74b 238 struct device *dev;
c13c8260 239
aa1e6f1a 240 int (*device_alloc_chan_resources)(struct dma_chan *chan);
c13c8260 241 void (*device_free_chan_resources)(struct dma_chan *chan);
7405f74b
DW
242
243 struct dma_async_tx_descriptor *(*device_prep_dma_memcpy)(
0036731c 244 struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
d4c56f97 245 size_t len, unsigned long flags);
7405f74b 246 struct dma_async_tx_descriptor *(*device_prep_dma_xor)(
0036731c 247 struct dma_chan *chan, dma_addr_t dest, dma_addr_t *src,
d4c56f97 248 unsigned int src_cnt, size_t len, unsigned long flags);
7405f74b 249 struct dma_async_tx_descriptor *(*device_prep_dma_zero_sum)(
0036731c 250 struct dma_chan *chan, dma_addr_t *src, unsigned int src_cnt,
d4c56f97 251 size_t len, u32 *result, unsigned long flags);
7405f74b 252 struct dma_async_tx_descriptor *(*device_prep_dma_memset)(
0036731c 253 struct dma_chan *chan, dma_addr_t dest, int value, size_t len,
d4c56f97 254 unsigned long flags);
7405f74b 255 struct dma_async_tx_descriptor *(*device_prep_dma_interrupt)(
636bdeaa 256 struct dma_chan *chan, unsigned long flags);
7405f74b 257
dc0ee643
HS
258 struct dma_async_tx_descriptor *(*device_prep_slave_sg)(
259 struct dma_chan *chan, struct scatterlist *sgl,
260 unsigned int sg_len, enum dma_data_direction direction,
261 unsigned long flags);
262 void (*device_terminate_all)(struct dma_chan *chan);
263
7405f74b 264 enum dma_status (*device_is_tx_complete)(struct dma_chan *chan,
c13c8260
CL
265 dma_cookie_t cookie, dma_cookie_t *last,
266 dma_cookie_t *used);
7405f74b 267 void (*device_issue_pending)(struct dma_chan *chan);
c13c8260
CL
268};
269
270/* --- public DMA engine API --- */
271
649274d9 272#ifdef CONFIG_DMA_ENGINE
209b84a8
DW
273void dmaengine_get(void);
274void dmaengine_put(void);
649274d9
DW
275#else
276static inline void dmaengine_get(void)
277{
278}
279static inline void dmaengine_put(void)
280{
281}
282#endif
283
b4bd07c2
DM
284#ifdef CONFIG_NET_DMA
285#define net_dmaengine_get() dmaengine_get()
286#define net_dmaengine_put() dmaengine_put()
287#else
288static inline void net_dmaengine_get(void)
289{
290}
291static inline void net_dmaengine_put(void)
292{
293}
294#endif
295
729b5d1b
DW
296#ifdef CONFIG_ASYNC_TX_DMA
297#define async_dmaengine_get() dmaengine_get()
298#define async_dmaengine_put() dmaengine_put()
299#define async_dma_find_channel(type) dma_find_channel(type)
300#else
301static inline void async_dmaengine_get(void)
302{
303}
304static inline void async_dmaengine_put(void)
305{
306}
307static inline struct dma_chan *
308async_dma_find_channel(enum dma_transaction_type type)
309{
310 return NULL;
311}
312#endif
313
7405f74b
DW
314dma_cookie_t dma_async_memcpy_buf_to_buf(struct dma_chan *chan,
315 void *dest, void *src, size_t len);
316dma_cookie_t dma_async_memcpy_buf_to_pg(struct dma_chan *chan,
317 struct page *page, unsigned int offset, void *kdata, size_t len);
318dma_cookie_t dma_async_memcpy_pg_to_pg(struct dma_chan *chan,
319 struct page *dest_pg, unsigned int dest_off, struct page *src_pg,
320 unsigned int src_off, size_t len);
321void dma_async_tx_descriptor_init(struct dma_async_tx_descriptor *tx,
322 struct dma_chan *chan);
c13c8260 323
0839875e 324static inline void async_tx_ack(struct dma_async_tx_descriptor *tx)
7405f74b 325{
636bdeaa
DW
326 tx->flags |= DMA_CTRL_ACK;
327}
328
ef560682
GL
329static inline void async_tx_clear_ack(struct dma_async_tx_descriptor *tx)
330{
331 tx->flags &= ~DMA_CTRL_ACK;
332}
333
0839875e 334static inline bool async_tx_test_ack(struct dma_async_tx_descriptor *tx)
636bdeaa 335{
0839875e 336 return (tx->flags & DMA_CTRL_ACK) == DMA_CTRL_ACK;
c13c8260
CL
337}
338
7405f74b
DW
339#define first_dma_cap(mask) __first_dma_cap(&(mask))
340static inline int __first_dma_cap(const dma_cap_mask_t *srcp)
c13c8260 341{
7405f74b
DW
342 return min_t(int, DMA_TX_TYPE_END,
343 find_first_bit(srcp->bits, DMA_TX_TYPE_END));
344}
c13c8260 345
7405f74b
DW
346#define next_dma_cap(n, mask) __next_dma_cap((n), &(mask))
347static inline int __next_dma_cap(int n, const dma_cap_mask_t *srcp)
348{
349 return min_t(int, DMA_TX_TYPE_END,
350 find_next_bit(srcp->bits, DMA_TX_TYPE_END, n+1));
c13c8260
CL
351}
352
7405f74b
DW
353#define dma_cap_set(tx, mask) __dma_cap_set((tx), &(mask))
354static inline void
355__dma_cap_set(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
c13c8260 356{
7405f74b
DW
357 set_bit(tx_type, dstp->bits);
358}
c13c8260 359
0f571515
AN
360#define dma_cap_clear(tx, mask) __dma_cap_clear((tx), &(mask))
361static inline void
362__dma_cap_clear(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
363{
364 clear_bit(tx_type, dstp->bits);
365}
366
33df8ca0
DW
367#define dma_cap_zero(mask) __dma_cap_zero(&(mask))
368static inline void __dma_cap_zero(dma_cap_mask_t *dstp)
369{
370 bitmap_zero(dstp->bits, DMA_TX_TYPE_END);
371}
372
7405f74b
DW
373#define dma_has_cap(tx, mask) __dma_has_cap((tx), &(mask))
374static inline int
375__dma_has_cap(enum dma_transaction_type tx_type, dma_cap_mask_t *srcp)
376{
377 return test_bit(tx_type, srcp->bits);
c13c8260
CL
378}
379
7405f74b
DW
380#define for_each_dma_cap_mask(cap, mask) \
381 for ((cap) = first_dma_cap(mask); \
382 (cap) < DMA_TX_TYPE_END; \
383 (cap) = next_dma_cap((cap), (mask)))
384
c13c8260 385/**
7405f74b 386 * dma_async_issue_pending - flush pending transactions to HW
fe4ada2d 387 * @chan: target DMA channel
c13c8260
CL
388 *
389 * This allows drivers to push copies to HW in batches,
390 * reducing MMIO writes where possible.
391 */
7405f74b 392static inline void dma_async_issue_pending(struct dma_chan *chan)
c13c8260 393{
ec8670f1 394 chan->device->device_issue_pending(chan);
c13c8260
CL
395}
396
7405f74b
DW
397#define dma_async_memcpy_issue_pending(chan) dma_async_issue_pending(chan)
398
c13c8260 399/**
7405f74b 400 * dma_async_is_tx_complete - poll for transaction completion
c13c8260
CL
401 * @chan: DMA channel
402 * @cookie: transaction identifier to check status of
403 * @last: returns last completed cookie, can be NULL
404 * @used: returns last issued cookie, can be NULL
405 *
406 * If @last and @used are passed in, upon return they reflect the driver
407 * internal state and can be used with dma_async_is_complete() to check
408 * the status of multiple cookies without re-checking hardware state.
409 */
7405f74b 410static inline enum dma_status dma_async_is_tx_complete(struct dma_chan *chan,
c13c8260
CL
411 dma_cookie_t cookie, dma_cookie_t *last, dma_cookie_t *used)
412{
7405f74b 413 return chan->device->device_is_tx_complete(chan, cookie, last, used);
c13c8260
CL
414}
415
7405f74b
DW
416#define dma_async_memcpy_complete(chan, cookie, last, used)\
417 dma_async_is_tx_complete(chan, cookie, last, used)
418
c13c8260
CL
419/**
420 * dma_async_is_complete - test a cookie against chan state
421 * @cookie: transaction identifier to test status of
422 * @last_complete: last know completed transaction
423 * @last_used: last cookie value handed out
424 *
425 * dma_async_is_complete() is used in dma_async_memcpy_complete()
8a5703f8 426 * the test logic is separated for lightweight testing of multiple cookies
c13c8260
CL
427 */
428static inline enum dma_status dma_async_is_complete(dma_cookie_t cookie,
429 dma_cookie_t last_complete, dma_cookie_t last_used)
430{
431 if (last_complete <= last_used) {
432 if ((cookie <= last_complete) || (cookie > last_used))
433 return DMA_SUCCESS;
434 } else {
435 if ((cookie <= last_complete) && (cookie > last_used))
436 return DMA_SUCCESS;
437 }
438 return DMA_IN_PROGRESS;
439}
440
7405f74b 441enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie);
07f2211e
DW
442#ifdef CONFIG_DMA_ENGINE
443enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx);
c50331e8 444void dma_issue_pending_all(void);
07f2211e
DW
445#else
446static inline enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx)
447{
448 return DMA_SUCCESS;
449}
c50331e8
DW
450static inline void dma_issue_pending_all(void)
451{
452 do { } while (0);
453}
07f2211e 454#endif
c13c8260
CL
455
456/* --- DMA device --- */
457
458int dma_async_device_register(struct dma_device *device);
459void dma_async_device_unregister(struct dma_device *device);
07f2211e 460void dma_run_dependencies(struct dma_async_tx_descriptor *tx);
bec08513 461struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type);
59b5ec21
DW
462#define dma_request_channel(mask, x, y) __dma_request_channel(&(mask), x, y)
463struct dma_chan *__dma_request_channel(dma_cap_mask_t *mask, dma_filter_fn fn, void *fn_param);
464void dma_release_channel(struct dma_chan *chan);
c13c8260 465
de5506e1
CL
466/* --- Helper iov-locking functions --- */
467
468struct dma_page_list {
b2ddb901 469 char __user *base_address;
de5506e1
CL
470 int nr_pages;
471 struct page **pages;
472};
473
474struct dma_pinned_list {
475 int nr_iovecs;
476 struct dma_page_list page_list[0];
477};
478
479struct dma_pinned_list *dma_pin_iovec_pages(struct iovec *iov, size_t len);
480void dma_unpin_iovec_pages(struct dma_pinned_list* pinned_list);
481
482dma_cookie_t dma_memcpy_to_iovec(struct dma_chan *chan, struct iovec *iov,
483 struct dma_pinned_list *pinned_list, unsigned char *kdata, size_t len);
484dma_cookie_t dma_memcpy_pg_to_iovec(struct dma_chan *chan, struct iovec *iov,
485 struct dma_pinned_list *pinned_list, struct page *page,
486 unsigned int offset, size_t len);
487
c13c8260 488#endif /* DMAENGINE_H */