]> bbs.cooldavid.org Git - net-next-2.6.git/blame - include/asm-mips/mips-boards/generic.h
[MIPS] Add CoreFPGA5 support; distinguish between SOCit/ROCit
[net-next-2.6.git] / include / asm-mips / mips-boards / generic.h
CommitLineData
1da177e4
LT
1/*
2 * Carsten Langgaard, carstenl@mips.com
3 * Copyright (C) 2000 MIPS Technologies, Inc. All rights reserved.
4 *
5 * This program is free software; you can distribute it and/or modify it
6 * under the terms of the GNU General Public License (Version 2) as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
12 * for more details.
13 *
14 * You should have received a copy of the GNU General Public License along
15 * with this program; if not, write to the Free Software Foundation, Inc.,
16 * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
17 *
18 * Defines of the MIPS boards specific address-MAP, registers, etc.
19 */
20#ifndef __ASM_MIPS_BOARDS_GENERIC_H
21#define __ASM_MIPS_BOARDS_GENERIC_H
22
1da177e4
LT
23#include <asm/addrspace.h>
24#include <asm/byteorder.h>
25#include <asm/mips-boards/bonito64.h>
26
27/*
28 * Display register base.
29 */
30#ifdef CONFIG_MIPS_SEAD
31#define ASCII_DISPLAY_POS_BASE 0x1f0005c0
32#else
33#define ASCII_DISPLAY_WORD_BASE 0x1f000410
34#define ASCII_DISPLAY_POS_BASE 0x1f000418
35#endif
36
37
38/*
39 * Yamon Prom print address.
40 */
41#define YAMON_PROM_PRINT_ADDR 0x1fc00504
42
43
44/*
45 * Reset register.
46 */
47#ifdef CONFIG_MIPS_SEAD
48#define SOFTRES_REG 0x1e800050
49#define GORESET 0x4d
50#else
51#define SOFTRES_REG 0x1f000500
52#define GORESET 0x42
53#endif
54
55/*
56 * Revision register.
57 */
58#define MIPS_REVISION_REG 0x1fc00010
59#define MIPS_REVISION_CORID_QED_RM5261 0
60#define MIPS_REVISION_CORID_CORE_LV 1
61#define MIPS_REVISION_CORID_BONITO64 2
62#define MIPS_REVISION_CORID_CORE_20K 3
63#define MIPS_REVISION_CORID_CORE_FPGA 4
64#define MIPS_REVISION_CORID_CORE_MSC 5
65#define MIPS_REVISION_CORID_CORE_EMUL 6
66#define MIPS_REVISION_CORID_CORE_FPGA2 7
67#define MIPS_REVISION_CORID_CORE_FPGAR2 8
479a0e3e 68#define MIPS_REVISION_CORID_CORE_FPGA3 9
7a834196 69#define MIPS_REVISION_CORID_CORE_24K 10
a11b18ef 70#define MIPS_REVISION_CORID_CORE_FPGA4 11
30840244 71#define MIPS_REVISION_CORID_CORE_FPGA5 12
1da177e4
LT
72
73/**** Artificial corid defines ****/
74/*
75 * CoreEMUL with Bonito System Controller is treated like a Core20K
76 * CoreEMUL with SOC-it 101 System Controller is treated like a CoreMSC
77 */
b72c0526
CD
78#define MIPS_REVISION_CORID_CORE_EMUL_BON -1
79#define MIPS_REVISION_CORID_CORE_EMUL_MSC -2
1da177e4
LT
80
81#define MIPS_REVISION_CORID (((*(volatile u32 *)ioremap(MIPS_REVISION_REG, 4)) >> 10) & 0x3f)
82
b72c0526
CD
83extern int mips_revision_corid;
84
85#define MIPS_REVISION_SCON_OTHER 0
86#define MIPS_REVISION_SCON_SOCITSC 1
87#define MIPS_REVISION_SCON_SOCITSCP 2
88
89/* Artificial SCON defines for MIPS_REVISION_SCON_OTHER */
90#define MIPS_REVISION_SCON_UNKNOWN -1
91#define MIPS_REVISION_SCON_GT64120 -2
92#define MIPS_REVISION_SCON_BONITO -3
93#define MIPS_REVISION_SCON_BRTL -4
94#define MIPS_REVISION_SCON_SOCIT -5
95#define MIPS_REVISION_SCON_ROCIT -6
96
97#define MIPS_REVISION_SCONID (((*(volatile u32 *)ioremap(MIPS_REVISION_REG, 4)) >> 24) & 0xff)
98
99extern int mips_revision_sconid;
1da177e4 100
19972670
DV
101extern void mips_reboot_setup(void);
102
c83cfc9c
RB
103#ifdef CONFIG_PCI
104extern void mips_pcibios_init(void);
105#else
106#define mips_pcibios_init() do { } while (0)
107#endif
108
bbdda5e1
DV
109#ifdef CONFIG_KGDB
110extern void kgdb_config(void);
111#endif
112
1da177e4 113#endif /* __ASM_MIPS_BOARDS_GENERIC_H */