]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/usb/host/xhci-ring.c
USB: xhci: Make reverting an alt setting "unfailable".
[net-next-2.6.git] / drivers / usb / host / xhci-ring.c
CommitLineData
7f84eef0
SS
1/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23/*
24 * Ring initialization rules:
25 * 1. Each segment is initialized to zero, except for link TRBs.
26 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
27 * Consumer Cycle State (CCS), depending on ring function.
28 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
29 *
30 * Ring behavior rules:
31 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
32 * least one free TRB in the ring. This is useful if you want to turn that
33 * into a link TRB and expand the ring.
34 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
35 * link TRB, then load the pointer with the address in the link TRB. If the
36 * link TRB had its toggle bit set, you may need to update the ring cycle
37 * state (see cycle bit rules). You may have to do this multiple times
38 * until you reach a non-link TRB.
39 * 3. A ring is full if enqueue++ (for the definition of increment above)
40 * equals the dequeue pointer.
41 *
42 * Cycle bit rules:
43 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
44 * in a link TRB, it must toggle the ring cycle state.
45 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
46 * in a link TRB, it must toggle the ring cycle state.
47 *
48 * Producer rules:
49 * 1. Check if ring is full before you enqueue.
50 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
51 * Update enqueue pointer between each write (which may update the ring
52 * cycle state).
53 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
54 * and endpoint rings. If HC is the producer for the event ring,
55 * and it generates an interrupt according to interrupt modulation rules.
56 *
57 * Consumer rules:
58 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
59 * the TRB is owned by the consumer.
60 * 2. Update dequeue pointer (which may update the ring cycle state) and
61 * continue processing TRBs until you reach a TRB which is not owned by you.
62 * 3. Notify the producer. SW is the consumer for the event ring, and it
63 * updates event ring dequeue pointer. HC is the consumer for the command and
64 * endpoint rings; it generates events on the event ring for these.
65 */
66
8a96c052 67#include <linux/scatterlist.h>
7f84eef0
SS
68#include "xhci.h"
69
70/*
71 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
72 * address of the TRB.
73 */
23e3be11 74dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
7f84eef0
SS
75 union xhci_trb *trb)
76{
6071d836 77 unsigned long segment_offset;
7f84eef0 78
6071d836 79 if (!seg || !trb || trb < seg->trbs)
7f84eef0 80 return 0;
6071d836
SS
81 /* offset in TRBs */
82 segment_offset = trb - seg->trbs;
83 if (segment_offset > TRBS_PER_SEGMENT)
7f84eef0 84 return 0;
6071d836 85 return seg->dma + (segment_offset * sizeof(*trb));
7f84eef0
SS
86}
87
88/* Does this link TRB point to the first segment in a ring,
89 * or was the previous TRB the last TRB on the last segment in the ERST?
90 */
91static inline bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring,
92 struct xhci_segment *seg, union xhci_trb *trb)
93{
94 if (ring == xhci->event_ring)
95 return (trb == &seg->trbs[TRBS_PER_SEGMENT]) &&
96 (seg->next == xhci->event_ring->first_seg);
97 else
98 return trb->link.control & LINK_TOGGLE;
99}
100
101/* Is this TRB a link TRB or was the last TRB the last TRB in this event ring
102 * segment? I.e. would the updated event TRB pointer step off the end of the
103 * event seg?
104 */
105static inline int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
106 struct xhci_segment *seg, union xhci_trb *trb)
107{
108 if (ring == xhci->event_ring)
109 return trb == &seg->trbs[TRBS_PER_SEGMENT];
110 else
111 return (trb->link.control & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK);
112}
113
ae636747
SS
114/* Updates trb to point to the next TRB in the ring, and updates seg if the next
115 * TRB is in a new segment. This does not skip over link TRBs, and it does not
116 * effect the ring dequeue or enqueue pointers.
117 */
118static void next_trb(struct xhci_hcd *xhci,
119 struct xhci_ring *ring,
120 struct xhci_segment **seg,
121 union xhci_trb **trb)
122{
123 if (last_trb(xhci, ring, *seg, *trb)) {
124 *seg = (*seg)->next;
125 *trb = ((*seg)->trbs);
126 } else {
127 *trb = (*trb)++;
128 }
129}
130
7f84eef0
SS
131/*
132 * See Cycle bit rules. SW is the consumer for the event ring only.
133 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
134 */
135static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring, bool consumer)
136{
137 union xhci_trb *next = ++(ring->dequeue);
66e49d87 138 unsigned long long addr;
7f84eef0
SS
139
140 ring->deq_updates++;
141 /* Update the dequeue pointer further if that was a link TRB or we're at
142 * the end of an event ring segment (which doesn't have link TRBS)
143 */
144 while (last_trb(xhci, ring, ring->deq_seg, next)) {
145 if (consumer && last_trb_on_last_seg(xhci, ring, ring->deq_seg, next)) {
146 ring->cycle_state = (ring->cycle_state ? 0 : 1);
147 if (!in_interrupt())
700e2052
GKH
148 xhci_dbg(xhci, "Toggle cycle state for ring %p = %i\n",
149 ring,
7f84eef0
SS
150 (unsigned int) ring->cycle_state);
151 }
152 ring->deq_seg = ring->deq_seg->next;
153 ring->dequeue = ring->deq_seg->trbs;
154 next = ring->dequeue;
155 }
66e49d87
SS
156 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->deq_seg, ring->dequeue);
157 if (ring == xhci->event_ring)
158 xhci_dbg(xhci, "Event ring deq = 0x%llx (DMA)\n", addr);
159 else if (ring == xhci->cmd_ring)
160 xhci_dbg(xhci, "Command ring deq = 0x%llx (DMA)\n", addr);
161 else
162 xhci_dbg(xhci, "Ring deq = 0x%llx (DMA)\n", addr);
7f84eef0
SS
163}
164
165/*
166 * See Cycle bit rules. SW is the consumer for the event ring only.
167 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
168 *
169 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
170 * chain bit is set), then set the chain bit in all the following link TRBs.
171 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
172 * have their chain bit cleared (so that each Link TRB is a separate TD).
173 *
174 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
b0567b3f
SS
175 * set, but other sections talk about dealing with the chain bit set. This was
176 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
177 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
7f84eef0
SS
178 */
179static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring, bool consumer)
180{
181 u32 chain;
182 union xhci_trb *next;
66e49d87 183 unsigned long long addr;
7f84eef0
SS
184
185 chain = ring->enqueue->generic.field[3] & TRB_CHAIN;
186 next = ++(ring->enqueue);
187
188 ring->enq_updates++;
189 /* Update the dequeue pointer further if that was a link TRB or we're at
190 * the end of an event ring segment (which doesn't have link TRBS)
191 */
192 while (last_trb(xhci, ring, ring->enq_seg, next)) {
193 if (!consumer) {
194 if (ring != xhci->event_ring) {
b0567b3f
SS
195 /* If we're not dealing with 0.95 hardware,
196 * carry over the chain bit of the previous TRB
197 * (which may mean the chain bit is cleared).
198 */
199 if (!xhci_link_trb_quirk(xhci)) {
200 next->link.control &= ~TRB_CHAIN;
201 next->link.control |= chain;
202 }
7f84eef0 203 /* Give this link TRB to the hardware */
b7116ebc 204 wmb();
7f84eef0
SS
205 if (next->link.control & TRB_CYCLE)
206 next->link.control &= (u32) ~TRB_CYCLE;
207 else
208 next->link.control |= (u32) TRB_CYCLE;
7f84eef0
SS
209 }
210 /* Toggle the cycle bit after the last ring segment. */
211 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
212 ring->cycle_state = (ring->cycle_state ? 0 : 1);
213 if (!in_interrupt())
700e2052
GKH
214 xhci_dbg(xhci, "Toggle cycle state for ring %p = %i\n",
215 ring,
7f84eef0
SS
216 (unsigned int) ring->cycle_state);
217 }
218 }
219 ring->enq_seg = ring->enq_seg->next;
220 ring->enqueue = ring->enq_seg->trbs;
221 next = ring->enqueue;
222 }
66e49d87
SS
223 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->enq_seg, ring->enqueue);
224 if (ring == xhci->event_ring)
225 xhci_dbg(xhci, "Event ring enq = 0x%llx (DMA)\n", addr);
226 else if (ring == xhci->cmd_ring)
227 xhci_dbg(xhci, "Command ring enq = 0x%llx (DMA)\n", addr);
228 else
229 xhci_dbg(xhci, "Ring enq = 0x%llx (DMA)\n", addr);
7f84eef0
SS
230}
231
232/*
233 * Check to see if there's room to enqueue num_trbs on the ring. See rules
234 * above.
235 * FIXME: this would be simpler and faster if we just kept track of the number
236 * of free TRBs in a ring.
237 */
238static int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
239 unsigned int num_trbs)
240{
241 int i;
242 union xhci_trb *enq = ring->enqueue;
243 struct xhci_segment *enq_seg = ring->enq_seg;
244
245 /* Check if ring is empty */
246 if (enq == ring->dequeue)
247 return 1;
248 /* Make sure there's an extra empty TRB available */
249 for (i = 0; i <= num_trbs; ++i) {
250 if (enq == ring->dequeue)
251 return 0;
252 enq++;
253 while (last_trb(xhci, ring, enq_seg, enq)) {
254 enq_seg = enq_seg->next;
255 enq = enq_seg->trbs;
256 }
257 }
258 return 1;
259}
260
23e3be11 261void xhci_set_hc_event_deq(struct xhci_hcd *xhci)
7f84eef0 262{
8e595a5d 263 u64 temp;
7f84eef0
SS
264 dma_addr_t deq;
265
23e3be11 266 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
7f84eef0
SS
267 xhci->event_ring->dequeue);
268 if (deq == 0 && !in_interrupt())
269 xhci_warn(xhci, "WARN something wrong with SW event ring "
270 "dequeue ptr.\n");
271 /* Update HC event ring dequeue pointer */
8e595a5d 272 temp = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
7f84eef0 273 temp &= ERST_PTR_MASK;
2d83109b
SS
274 /* Don't clear the EHB bit (which is RW1C) because
275 * there might be more events to service.
276 */
277 temp &= ~ERST_EHB;
66e49d87 278 xhci_dbg(xhci, "// Write event ring dequeue pointer, preserving EHB bit\n");
8e595a5d
SS
279 xhci_write_64(xhci, ((u64) deq & (u64) ~ERST_PTR_MASK) | temp,
280 &xhci->ir_set->erst_dequeue);
7f84eef0
SS
281}
282
283/* Ring the host controller doorbell after placing a command on the ring */
23e3be11 284void xhci_ring_cmd_db(struct xhci_hcd *xhci)
7f84eef0
SS
285{
286 u32 temp;
287
288 xhci_dbg(xhci, "// Ding dong!\n");
289 temp = xhci_readl(xhci, &xhci->dba->doorbell[0]) & DB_MASK;
290 xhci_writel(xhci, temp | DB_TARGET_HOST, &xhci->dba->doorbell[0]);
291 /* Flush PCI posted writes */
292 xhci_readl(xhci, &xhci->dba->doorbell[0]);
293}
294
ae636747
SS
295static void ring_ep_doorbell(struct xhci_hcd *xhci,
296 unsigned int slot_id,
297 unsigned int ep_index)
298{
63a0d9ab
SS
299 struct xhci_virt_ep *ep;
300 unsigned int ep_state;
ae636747
SS
301 u32 field;
302 __u32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
303
63a0d9ab
SS
304 ep = &xhci->devs[slot_id]->eps[ep_index];
305 ep_state = ep->ep_state;
ae636747
SS
306 /* Don't ring the doorbell for this endpoint if there are pending
307 * cancellations because the we don't want to interrupt processing.
308 */
678539cf 309 if (!(ep_state & EP_HALT_PENDING) && !(ep_state & SET_DEQ_PENDING)
63a0d9ab 310 && !(ep_state & EP_HALTED)) {
ae636747
SS
311 field = xhci_readl(xhci, db_addr) & DB_MASK;
312 xhci_writel(xhci, field | EPI_TO_DB(ep_index), db_addr);
313 /* Flush PCI posted writes - FIXME Matthew Wilcox says this
314 * isn't time-critical and we shouldn't make the CPU wait for
315 * the flush.
316 */
317 xhci_readl(xhci, db_addr);
318 }
319}
320
321/*
322 * Find the segment that trb is in. Start searching in start_seg.
323 * If we must move past a segment that has a link TRB with a toggle cycle state
324 * bit set, then we will toggle the value pointed at by cycle_state.
325 */
326static struct xhci_segment *find_trb_seg(
327 struct xhci_segment *start_seg,
328 union xhci_trb *trb, int *cycle_state)
329{
330 struct xhci_segment *cur_seg = start_seg;
331 struct xhci_generic_trb *generic_trb;
332
333 while (cur_seg->trbs > trb ||
334 &cur_seg->trbs[TRBS_PER_SEGMENT - 1] < trb) {
335 generic_trb = &cur_seg->trbs[TRBS_PER_SEGMENT - 1].generic;
336 if (TRB_TYPE(generic_trb->field[3]) == TRB_LINK &&
337 (generic_trb->field[3] & LINK_TOGGLE))
338 *cycle_state = ~(*cycle_state) & 0x1;
339 cur_seg = cur_seg->next;
340 if (cur_seg == start_seg)
341 /* Looped over the entire list. Oops! */
342 return 0;
343 }
344 return cur_seg;
345}
346
ae636747
SS
347/*
348 * Move the xHC's endpoint ring dequeue pointer past cur_td.
349 * Record the new state of the xHC's endpoint ring dequeue segment,
350 * dequeue pointer, and new consumer cycle state in state.
351 * Update our internal representation of the ring's dequeue pointer.
352 *
353 * We do this in three jumps:
354 * - First we update our new ring state to be the same as when the xHC stopped.
355 * - Then we traverse the ring to find the segment that contains
356 * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
357 * any link TRBs with the toggle cycle bit set.
358 * - Finally we move the dequeue state one TRB further, toggling the cycle bit
359 * if we've moved it past a link TRB with the toggle cycle bit set.
360 */
c92bcfa7 361void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
ae636747 362 unsigned int slot_id, unsigned int ep_index,
c92bcfa7 363 struct xhci_td *cur_td, struct xhci_dequeue_state *state)
ae636747
SS
364{
365 struct xhci_virt_device *dev = xhci->devs[slot_id];
63a0d9ab 366 struct xhci_ring *ep_ring = dev->eps[ep_index].ring;
ae636747 367 struct xhci_generic_trb *trb;
d115b048 368 struct xhci_ep_ctx *ep_ctx;
c92bcfa7 369 dma_addr_t addr;
ae636747
SS
370
371 state->new_cycle_state = 0;
c92bcfa7 372 xhci_dbg(xhci, "Finding segment containing stopped TRB.\n");
ae636747 373 state->new_deq_seg = find_trb_seg(cur_td->start_seg,
63a0d9ab 374 dev->eps[ep_index].stopped_trb,
ae636747
SS
375 &state->new_cycle_state);
376 if (!state->new_deq_seg)
377 BUG();
378 /* Dig out the cycle state saved by the xHC during the stop ep cmd */
c92bcfa7 379 xhci_dbg(xhci, "Finding endpoint context\n");
d115b048
JY
380 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
381 state->new_cycle_state = 0x1 & ep_ctx->deq;
ae636747
SS
382
383 state->new_deq_ptr = cur_td->last_trb;
c92bcfa7 384 xhci_dbg(xhci, "Finding segment containing last TRB in TD.\n");
ae636747
SS
385 state->new_deq_seg = find_trb_seg(state->new_deq_seg,
386 state->new_deq_ptr,
387 &state->new_cycle_state);
388 if (!state->new_deq_seg)
389 BUG();
390
391 trb = &state->new_deq_ptr->generic;
392 if (TRB_TYPE(trb->field[3]) == TRB_LINK &&
393 (trb->field[3] & LINK_TOGGLE))
394 state->new_cycle_state = ~(state->new_cycle_state) & 0x1;
395 next_trb(xhci, ep_ring, &state->new_deq_seg, &state->new_deq_ptr);
396
397 /* Don't update the ring cycle state for the producer (us). */
c92bcfa7
SS
398 xhci_dbg(xhci, "New dequeue segment = %p (virtual)\n",
399 state->new_deq_seg);
400 addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
401 xhci_dbg(xhci, "New dequeue pointer = 0x%llx (DMA)\n",
402 (unsigned long long) addr);
403 xhci_dbg(xhci, "Setting dequeue pointer in internal ring state.\n");
ae636747
SS
404 ep_ring->dequeue = state->new_deq_ptr;
405 ep_ring->deq_seg = state->new_deq_seg;
406}
407
23e3be11 408static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
ae636747
SS
409 struct xhci_td *cur_td)
410{
411 struct xhci_segment *cur_seg;
412 union xhci_trb *cur_trb;
413
414 for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
415 true;
416 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
417 if ((cur_trb->generic.field[3] & TRB_TYPE_BITMASK) ==
418 TRB_TYPE(TRB_LINK)) {
419 /* Unchain any chained Link TRBs, but
420 * leave the pointers intact.
421 */
422 cur_trb->generic.field[3] &= ~TRB_CHAIN;
423 xhci_dbg(xhci, "Cancel (unchain) link TRB\n");
700e2052
GKH
424 xhci_dbg(xhci, "Address = %p (0x%llx dma); "
425 "in seg %p (0x%llx dma)\n",
426 cur_trb,
23e3be11 427 (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
700e2052
GKH
428 cur_seg,
429 (unsigned long long)cur_seg->dma);
ae636747
SS
430 } else {
431 cur_trb->generic.field[0] = 0;
432 cur_trb->generic.field[1] = 0;
433 cur_trb->generic.field[2] = 0;
434 /* Preserve only the cycle bit of this TRB */
435 cur_trb->generic.field[3] &= TRB_CYCLE;
436 cur_trb->generic.field[3] |= TRB_TYPE(TRB_TR_NOOP);
700e2052
GKH
437 xhci_dbg(xhci, "Cancel TRB %p (0x%llx dma) "
438 "in seg %p (0x%llx dma)\n",
439 cur_trb,
23e3be11 440 (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
700e2052
GKH
441 cur_seg,
442 (unsigned long long)cur_seg->dma);
ae636747
SS
443 }
444 if (cur_trb == cur_td->last_trb)
445 break;
446 }
447}
448
449static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
450 unsigned int ep_index, struct xhci_segment *deq_seg,
451 union xhci_trb *deq_ptr, u32 cycle_state);
452
c92bcfa7 453void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
63a0d9ab
SS
454 unsigned int slot_id, unsigned int ep_index,
455 struct xhci_dequeue_state *deq_state)
c92bcfa7 456{
63a0d9ab
SS
457 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
458
c92bcfa7
SS
459 xhci_dbg(xhci, "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), "
460 "new deq ptr = %p (0x%llx dma), new cycle = %u\n",
461 deq_state->new_deq_seg,
462 (unsigned long long)deq_state->new_deq_seg->dma,
463 deq_state->new_deq_ptr,
464 (unsigned long long)xhci_trb_virt_to_dma(deq_state->new_deq_seg, deq_state->new_deq_ptr),
465 deq_state->new_cycle_state);
466 queue_set_tr_deq(xhci, slot_id, ep_index,
467 deq_state->new_deq_seg,
468 deq_state->new_deq_ptr,
469 (u32) deq_state->new_cycle_state);
470 /* Stop the TD queueing code from ringing the doorbell until
471 * this command completes. The HC won't set the dequeue pointer
472 * if the ring is running, and ringing the doorbell starts the
473 * ring running.
474 */
63a0d9ab 475 ep->ep_state |= SET_DEQ_PENDING;
c92bcfa7
SS
476}
477
6f5165cf
SS
478static inline void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
479 struct xhci_virt_ep *ep)
480{
481 ep->ep_state &= ~EP_HALT_PENDING;
482 /* Can't del_timer_sync in interrupt, so we attempt to cancel. If the
483 * timer is running on another CPU, we don't decrement stop_cmds_pending
484 * (since we didn't successfully stop the watchdog timer).
485 */
486 if (del_timer(&ep->stop_cmd_timer))
487 ep->stop_cmds_pending--;
488}
489
490/* Must be called with xhci->lock held in interrupt context */
491static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
492 struct xhci_td *cur_td, int status, char *adjective)
493{
494 struct usb_hcd *hcd = xhci_to_hcd(xhci);
495
496 cur_td->urb->hcpriv = NULL;
497 usb_hcd_unlink_urb_from_ep(hcd, cur_td->urb);
498 xhci_dbg(xhci, "Giveback %s URB %p\n", adjective, cur_td->urb);
499
500 spin_unlock(&xhci->lock);
501 usb_hcd_giveback_urb(hcd, cur_td->urb, status);
502 kfree(cur_td);
503 spin_lock(&xhci->lock);
504 xhci_dbg(xhci, "%s URB given back\n", adjective);
505}
506
ae636747
SS
507/*
508 * When we get a command completion for a Stop Endpoint Command, we need to
509 * unlink any cancelled TDs from the ring. There are two ways to do that:
510 *
511 * 1. If the HW was in the middle of processing the TD that needs to be
512 * cancelled, then we must move the ring's dequeue pointer past the last TRB
513 * in the TD with a Set Dequeue Pointer Command.
514 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
515 * bit cleared) so that the HW will skip over them.
516 */
517static void handle_stopped_endpoint(struct xhci_hcd *xhci,
518 union xhci_trb *trb)
519{
520 unsigned int slot_id;
521 unsigned int ep_index;
522 struct xhci_ring *ep_ring;
63a0d9ab 523 struct xhci_virt_ep *ep;
ae636747
SS
524 struct list_head *entry;
525 struct xhci_td *cur_td = 0;
526 struct xhci_td *last_unlinked_td;
527
c92bcfa7 528 struct xhci_dequeue_state deq_state;
ae636747
SS
529
530 memset(&deq_state, 0, sizeof(deq_state));
531 slot_id = TRB_TO_SLOT_ID(trb->generic.field[3]);
532 ep_index = TRB_TO_EP_INDEX(trb->generic.field[3]);
63a0d9ab
SS
533 ep = &xhci->devs[slot_id]->eps[ep_index];
534 ep_ring = ep->ring;
ae636747 535
678539cf 536 if (list_empty(&ep->cancelled_td_list)) {
6f5165cf 537 xhci_stop_watchdog_timer_in_irq(xhci, ep);
678539cf 538 ring_ep_doorbell(xhci, slot_id, ep_index);
ae636747 539 return;
678539cf 540 }
ae636747
SS
541
542 /* Fix up the ep ring first, so HW stops executing cancelled TDs.
543 * We have the xHCI lock, so nothing can modify this list until we drop
544 * it. We're also in the event handler, so we can't get re-interrupted
545 * if another Stop Endpoint command completes
546 */
63a0d9ab 547 list_for_each(entry, &ep->cancelled_td_list) {
ae636747 548 cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
700e2052
GKH
549 xhci_dbg(xhci, "Cancelling TD starting at %p, 0x%llx (dma).\n",
550 cur_td->first_trb,
23e3be11 551 (unsigned long long)xhci_trb_virt_to_dma(cur_td->start_seg, cur_td->first_trb));
ae636747
SS
552 /*
553 * If we stopped on the TD we need to cancel, then we have to
554 * move the xHC endpoint ring dequeue pointer past this TD.
555 */
63a0d9ab 556 if (cur_td == ep->stopped_td)
c92bcfa7 557 xhci_find_new_dequeue_state(xhci, slot_id, ep_index, cur_td,
ae636747
SS
558 &deq_state);
559 else
560 td_to_noop(xhci, ep_ring, cur_td);
561 /*
562 * The event handler won't see a completion for this TD anymore,
563 * so remove it from the endpoint ring's TD list. Keep it in
564 * the cancelled TD list for URB completion later.
565 */
566 list_del(&cur_td->td_list);
ae636747
SS
567 }
568 last_unlinked_td = cur_td;
6f5165cf 569 xhci_stop_watchdog_timer_in_irq(xhci, ep);
ae636747
SS
570
571 /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
572 if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
63a0d9ab 573 xhci_queue_new_dequeue_state(xhci,
c92bcfa7 574 slot_id, ep_index, &deq_state);
ac9d8fe7 575 xhci_ring_cmd_db(xhci);
ae636747
SS
576 } else {
577 /* Otherwise just ring the doorbell to restart the ring */
578 ring_ep_doorbell(xhci, slot_id, ep_index);
579 }
580
581 /*
582 * Drop the lock and complete the URBs in the cancelled TD list.
583 * New TDs to be cancelled might be added to the end of the list before
584 * we can complete all the URBs for the TDs we already unlinked.
585 * So stop when we've completed the URB for the last TD we unlinked.
586 */
587 do {
63a0d9ab 588 cur_td = list_entry(ep->cancelled_td_list.next,
ae636747
SS
589 struct xhci_td, cancelled_td_list);
590 list_del(&cur_td->cancelled_td_list);
591
592 /* Clean up the cancelled URB */
ae636747
SS
593 /* Doesn't matter what we pass for status, since the core will
594 * just overwrite it (because the URB has been unlinked).
595 */
6f5165cf 596 xhci_giveback_urb_in_irq(xhci, cur_td, 0, "cancelled");
ae636747 597
6f5165cf
SS
598 /* Stop processing the cancelled list if the watchdog timer is
599 * running.
600 */
601 if (xhci->xhc_state & XHCI_STATE_DYING)
602 return;
ae636747
SS
603 } while (cur_td != last_unlinked_td);
604
605 /* Return to the event handler with xhci->lock re-acquired */
606}
607
6f5165cf
SS
608/* Watchdog timer function for when a stop endpoint command fails to complete.
609 * In this case, we assume the host controller is broken or dying or dead. The
610 * host may still be completing some other events, so we have to be careful to
611 * let the event ring handler and the URB dequeueing/enqueueing functions know
612 * through xhci->state.
613 *
614 * The timer may also fire if the host takes a very long time to respond to the
615 * command, and the stop endpoint command completion handler cannot delete the
616 * timer before the timer function is called. Another endpoint cancellation may
617 * sneak in before the timer function can grab the lock, and that may queue
618 * another stop endpoint command and add the timer back. So we cannot use a
619 * simple flag to say whether there is a pending stop endpoint command for a
620 * particular endpoint.
621 *
622 * Instead we use a combination of that flag and a counter for the number of
623 * pending stop endpoint commands. If the timer is the tail end of the last
624 * stop endpoint command, and the endpoint's command is still pending, we assume
625 * the host is dying.
626 */
627void xhci_stop_endpoint_command_watchdog(unsigned long arg)
628{
629 struct xhci_hcd *xhci;
630 struct xhci_virt_ep *ep;
631 struct xhci_virt_ep *temp_ep;
632 struct xhci_ring *ring;
633 struct xhci_td *cur_td;
634 int ret, i, j;
635
636 ep = (struct xhci_virt_ep *) arg;
637 xhci = ep->xhci;
638
639 spin_lock(&xhci->lock);
640
641 ep->stop_cmds_pending--;
642 if (xhci->xhc_state & XHCI_STATE_DYING) {
643 xhci_dbg(xhci, "Stop EP timer ran, but another timer marked "
644 "xHCI as DYING, exiting.\n");
645 spin_unlock(&xhci->lock);
646 return;
647 }
648 if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
649 xhci_dbg(xhci, "Stop EP timer ran, but no command pending, "
650 "exiting.\n");
651 spin_unlock(&xhci->lock);
652 return;
653 }
654
655 xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
656 xhci_warn(xhci, "Assuming host is dying, halting host.\n");
657 /* Oops, HC is dead or dying or at least not responding to the stop
658 * endpoint command.
659 */
660 xhci->xhc_state |= XHCI_STATE_DYING;
661 /* Disable interrupts from the host controller and start halting it */
662 xhci_quiesce(xhci);
663 spin_unlock(&xhci->lock);
664
665 ret = xhci_halt(xhci);
666
667 spin_lock(&xhci->lock);
668 if (ret < 0) {
669 /* This is bad; the host is not responding to commands and it's
670 * not allowing itself to be halted. At least interrupts are
671 * disabled, so we can set HC_STATE_HALT and notify the
672 * USB core. But if we call usb_hc_died(), it will attempt to
673 * disconnect all device drivers under this host. Those
674 * disconnect() methods will wait for all URBs to be unlinked,
675 * so we must complete them.
676 */
677 xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
678 xhci_warn(xhci, "Completing active URBs anyway.\n");
679 /* We could turn all TDs on the rings to no-ops. This won't
680 * help if the host has cached part of the ring, and is slow if
681 * we want to preserve the cycle bit. Skip it and hope the host
682 * doesn't touch the memory.
683 */
684 }
685 for (i = 0; i < MAX_HC_SLOTS; i++) {
686 if (!xhci->devs[i])
687 continue;
688 for (j = 0; j < 31; j++) {
689 temp_ep = &xhci->devs[i]->eps[j];
690 ring = temp_ep->ring;
691 if (!ring)
692 continue;
693 xhci_dbg(xhci, "Killing URBs for slot ID %u, "
694 "ep index %u\n", i, j);
695 while (!list_empty(&ring->td_list)) {
696 cur_td = list_first_entry(&ring->td_list,
697 struct xhci_td,
698 td_list);
699 list_del(&cur_td->td_list);
700 if (!list_empty(&cur_td->cancelled_td_list))
701 list_del(&cur_td->cancelled_td_list);
702 xhci_giveback_urb_in_irq(xhci, cur_td,
703 -ESHUTDOWN, "killed");
704 }
705 while (!list_empty(&temp_ep->cancelled_td_list)) {
706 cur_td = list_first_entry(
707 &temp_ep->cancelled_td_list,
708 struct xhci_td,
709 cancelled_td_list);
710 list_del(&cur_td->cancelled_td_list);
711 xhci_giveback_urb_in_irq(xhci, cur_td,
712 -ESHUTDOWN, "killed");
713 }
714 }
715 }
716 spin_unlock(&xhci->lock);
717 xhci_to_hcd(xhci)->state = HC_STATE_HALT;
718 xhci_dbg(xhci, "Calling usb_hc_died()\n");
719 usb_hc_died(xhci_to_hcd(xhci));
720 xhci_dbg(xhci, "xHCI host controller is dead.\n");
721}
722
ae636747
SS
723/*
724 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
725 * we need to clear the set deq pending flag in the endpoint ring state, so that
726 * the TD queueing code can ring the doorbell again. We also need to ring the
727 * endpoint doorbell to restart the ring, but only if there aren't more
728 * cancellations pending.
729 */
730static void handle_set_deq_completion(struct xhci_hcd *xhci,
731 struct xhci_event_cmd *event,
732 union xhci_trb *trb)
733{
734 unsigned int slot_id;
735 unsigned int ep_index;
736 struct xhci_ring *ep_ring;
737 struct xhci_virt_device *dev;
d115b048
JY
738 struct xhci_ep_ctx *ep_ctx;
739 struct xhci_slot_ctx *slot_ctx;
ae636747
SS
740
741 slot_id = TRB_TO_SLOT_ID(trb->generic.field[3]);
742 ep_index = TRB_TO_EP_INDEX(trb->generic.field[3]);
743 dev = xhci->devs[slot_id];
63a0d9ab 744 ep_ring = dev->eps[ep_index].ring;
d115b048
JY
745 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
746 slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
ae636747
SS
747
748 if (GET_COMP_CODE(event->status) != COMP_SUCCESS) {
749 unsigned int ep_state;
750 unsigned int slot_state;
751
752 switch (GET_COMP_CODE(event->status)) {
753 case COMP_TRB_ERR:
754 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because "
755 "of stream ID configuration\n");
756 break;
757 case COMP_CTX_STATE:
758 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due "
759 "to incorrect slot or ep state.\n");
d115b048 760 ep_state = ep_ctx->ep_info;
ae636747 761 ep_state &= EP_STATE_MASK;
d115b048 762 slot_state = slot_ctx->dev_state;
ae636747
SS
763 slot_state = GET_SLOT_STATE(slot_state);
764 xhci_dbg(xhci, "Slot state = %u, EP state = %u\n",
765 slot_state, ep_state);
766 break;
767 case COMP_EBADSLT:
768 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because "
769 "slot %u was not enabled.\n", slot_id);
770 break;
771 default:
772 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown "
773 "completion code of %u.\n",
774 GET_COMP_CODE(event->status));
775 break;
776 }
777 /* OK what do we do now? The endpoint state is hosed, and we
778 * should never get to this point if the synchronization between
779 * queueing, and endpoint state are correct. This might happen
780 * if the device gets disconnected after we've finished
781 * cancelling URBs, which might not be an error...
782 */
783 } else {
8e595a5d 784 xhci_dbg(xhci, "Successful Set TR Deq Ptr cmd, deq = @%08llx\n",
d115b048 785 ep_ctx->deq);
ae636747
SS
786 }
787
63a0d9ab 788 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
ae636747
SS
789 ring_ep_doorbell(xhci, slot_id, ep_index);
790}
791
a1587d97
SS
792static void handle_reset_ep_completion(struct xhci_hcd *xhci,
793 struct xhci_event_cmd *event,
794 union xhci_trb *trb)
795{
796 int slot_id;
797 unsigned int ep_index;
ac9d8fe7 798 struct xhci_ring *ep_ring;
a1587d97
SS
799
800 slot_id = TRB_TO_SLOT_ID(trb->generic.field[3]);
801 ep_index = TRB_TO_EP_INDEX(trb->generic.field[3]);
63a0d9ab 802 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
a1587d97
SS
803 /* This command will only fail if the endpoint wasn't halted,
804 * but we don't care.
805 */
806 xhci_dbg(xhci, "Ignoring reset ep completion code of %u\n",
807 (unsigned int) GET_COMP_CODE(event->status));
808
ac9d8fe7
SS
809 /* HW with the reset endpoint quirk needs to have a configure endpoint
810 * command complete before the endpoint can be used. Queue that here
811 * because the HW can't handle two commands being queued in a row.
812 */
813 if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
814 xhci_dbg(xhci, "Queueing configure endpoint command\n");
815 xhci_queue_configure_endpoint(xhci,
913a8a34
SS
816 xhci->devs[slot_id]->in_ctx->dma, slot_id,
817 false);
ac9d8fe7
SS
818 xhci_ring_cmd_db(xhci);
819 } else {
820 /* Clear our internal halted state and restart the ring */
63a0d9ab 821 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
ac9d8fe7
SS
822 ring_ep_doorbell(xhci, slot_id, ep_index);
823 }
a1587d97 824}
ae636747 825
a50c8aa9
SS
826/* Check to see if a command in the device's command queue matches this one.
827 * Signal the completion or free the command, and return 1. Return 0 if the
828 * completed command isn't at the head of the command list.
829 */
830static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
831 struct xhci_virt_device *virt_dev,
832 struct xhci_event_cmd *event)
833{
834 struct xhci_command *command;
835
836 if (list_empty(&virt_dev->cmd_list))
837 return 0;
838
839 command = list_entry(virt_dev->cmd_list.next,
840 struct xhci_command, cmd_list);
841 if (xhci->cmd_ring->dequeue != command->command_trb)
842 return 0;
843
844 command->status =
845 GET_COMP_CODE(event->status);
846 list_del(&command->cmd_list);
847 if (command->completion)
848 complete(command->completion);
849 else
850 xhci_free_command(xhci, command);
851 return 1;
852}
853
7f84eef0
SS
854static void handle_cmd_completion(struct xhci_hcd *xhci,
855 struct xhci_event_cmd *event)
856{
3ffbba95 857 int slot_id = TRB_TO_SLOT_ID(event->flags);
7f84eef0
SS
858 u64 cmd_dma;
859 dma_addr_t cmd_dequeue_dma;
ac9d8fe7 860 struct xhci_input_control_ctx *ctrl_ctx;
913a8a34 861 struct xhci_virt_device *virt_dev;
ac9d8fe7
SS
862 unsigned int ep_index;
863 struct xhci_ring *ep_ring;
864 unsigned int ep_state;
7f84eef0 865
8e595a5d 866 cmd_dma = event->cmd_trb;
23e3be11 867 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
7f84eef0
SS
868 xhci->cmd_ring->dequeue);
869 /* Is the command ring deq ptr out of sync with the deq seg ptr? */
870 if (cmd_dequeue_dma == 0) {
871 xhci->error_bitmask |= 1 << 4;
872 return;
873 }
874 /* Does the DMA address match our internal dequeue pointer address? */
875 if (cmd_dma != (u64) cmd_dequeue_dma) {
876 xhci->error_bitmask |= 1 << 5;
877 return;
878 }
879 switch (xhci->cmd_ring->dequeue->generic.field[3] & TRB_TYPE_BITMASK) {
3ffbba95
SS
880 case TRB_TYPE(TRB_ENABLE_SLOT):
881 if (GET_COMP_CODE(event->status) == COMP_SUCCESS)
882 xhci->slot_id = slot_id;
883 else
884 xhci->slot_id = 0;
885 complete(&xhci->addr_dev);
886 break;
887 case TRB_TYPE(TRB_DISABLE_SLOT):
888 if (xhci->devs[slot_id])
889 xhci_free_virt_device(xhci, slot_id);
890 break;
f94e0186 891 case TRB_TYPE(TRB_CONFIG_EP):
913a8a34 892 virt_dev = xhci->devs[slot_id];
a50c8aa9 893 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
913a8a34 894 break;
ac9d8fe7
SS
895 /*
896 * Configure endpoint commands can come from the USB core
897 * configuration or alt setting changes, or because the HW
898 * needed an extra configure endpoint command after a reset
899 * endpoint command. In the latter case, the xHCI driver is
900 * not waiting on the configure endpoint command.
901 */
902 ctrl_ctx = xhci_get_input_control_ctx(xhci,
913a8a34 903 virt_dev->in_ctx);
ac9d8fe7
SS
904 /* Input ctx add_flags are the endpoint index plus one */
905 ep_index = xhci_last_valid_endpoint(ctrl_ctx->add_flags) - 1;
63a0d9ab 906 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
ac9d8fe7
SS
907 if (!ep_ring) {
908 /* This must have been an initial configure endpoint */
909 xhci->devs[slot_id]->cmd_status =
910 GET_COMP_CODE(event->status);
911 complete(&xhci->devs[slot_id]->cmd_completion);
912 break;
913 }
63a0d9ab 914 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
ac9d8fe7
SS
915 xhci_dbg(xhci, "Completed config ep cmd - last ep index = %d, "
916 "state = %d\n", ep_index, ep_state);
917 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
918 ep_state & EP_HALTED) {
919 /* Clear our internal halted state and restart ring */
63a0d9ab 920 xhci->devs[slot_id]->eps[ep_index].ep_state &=
ac9d8fe7
SS
921 ~EP_HALTED;
922 ring_ep_doorbell(xhci, slot_id, ep_index);
923 } else {
924 xhci->devs[slot_id]->cmd_status =
925 GET_COMP_CODE(event->status);
926 complete(&xhci->devs[slot_id]->cmd_completion);
927 }
f94e0186 928 break;
2d3f1fac 929 case TRB_TYPE(TRB_EVAL_CONTEXT):
ac1c1b7f
SS
930 virt_dev = xhci->devs[slot_id];
931 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
932 break;
2d3f1fac
SS
933 xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(event->status);
934 complete(&xhci->devs[slot_id]->cmd_completion);
935 break;
3ffbba95
SS
936 case TRB_TYPE(TRB_ADDR_DEV):
937 xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(event->status);
938 complete(&xhci->addr_dev);
939 break;
ae636747
SS
940 case TRB_TYPE(TRB_STOP_RING):
941 handle_stopped_endpoint(xhci, xhci->cmd_ring->dequeue);
942 break;
943 case TRB_TYPE(TRB_SET_DEQ):
944 handle_set_deq_completion(xhci, event, xhci->cmd_ring->dequeue);
945 break;
7f84eef0
SS
946 case TRB_TYPE(TRB_CMD_NOOP):
947 ++xhci->noops_handled;
948 break;
a1587d97
SS
949 case TRB_TYPE(TRB_RESET_EP):
950 handle_reset_ep_completion(xhci, event, xhci->cmd_ring->dequeue);
951 break;
7f84eef0
SS
952 default:
953 /* Skip over unknown commands on the event ring */
954 xhci->error_bitmask |= 1 << 6;
955 break;
956 }
957 inc_deq(xhci, xhci->cmd_ring, false);
958}
959
0f2a7930
SS
960static void handle_port_status(struct xhci_hcd *xhci,
961 union xhci_trb *event)
962{
963 u32 port_id;
964
965 /* Port status change events always have a successful completion code */
966 if (GET_COMP_CODE(event->generic.field[2]) != COMP_SUCCESS) {
967 xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
968 xhci->error_bitmask |= 1 << 8;
969 }
970 /* FIXME: core doesn't care about all port link state changes yet */
971 port_id = GET_PORT_ID(event->generic.field[0]);
972 xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
973
974 /* Update event ring dequeue pointer before dropping the lock */
975 inc_deq(xhci, xhci->event_ring, true);
23e3be11 976 xhci_set_hc_event_deq(xhci);
0f2a7930
SS
977
978 spin_unlock(&xhci->lock);
979 /* Pass this up to the core */
980 usb_hcd_poll_rh_status(xhci_to_hcd(xhci));
981 spin_lock(&xhci->lock);
982}
983
d0e96f5a
SS
984/*
985 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
986 * at end_trb, which may be in another segment. If the suspect DMA address is a
987 * TRB in this TD, this function returns that TRB's segment. Otherwise it
988 * returns 0.
989 */
6648f29d 990struct xhci_segment *trb_in_td(struct xhci_segment *start_seg,
d0e96f5a
SS
991 union xhci_trb *start_trb,
992 union xhci_trb *end_trb,
993 dma_addr_t suspect_dma)
994{
995 dma_addr_t start_dma;
996 dma_addr_t end_seg_dma;
997 dma_addr_t end_trb_dma;
998 struct xhci_segment *cur_seg;
999
23e3be11 1000 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
d0e96f5a
SS
1001 cur_seg = start_seg;
1002
1003 do {
2fa88daa
SS
1004 if (start_dma == 0)
1005 return 0;
ae636747 1006 /* We may get an event for a Link TRB in the middle of a TD */
23e3be11 1007 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
2fa88daa 1008 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
d0e96f5a 1009 /* If the end TRB isn't in this segment, this is set to 0 */
23e3be11 1010 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
d0e96f5a
SS
1011
1012 if (end_trb_dma > 0) {
1013 /* The end TRB is in this segment, so suspect should be here */
1014 if (start_dma <= end_trb_dma) {
1015 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1016 return cur_seg;
1017 } else {
1018 /* Case for one segment with
1019 * a TD wrapped around to the top
1020 */
1021 if ((suspect_dma >= start_dma &&
1022 suspect_dma <= end_seg_dma) ||
1023 (suspect_dma >= cur_seg->dma &&
1024 suspect_dma <= end_trb_dma))
1025 return cur_seg;
1026 }
1027 return 0;
1028 } else {
1029 /* Might still be somewhere in this segment */
1030 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1031 return cur_seg;
1032 }
1033 cur_seg = cur_seg->next;
23e3be11 1034 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
2fa88daa 1035 } while (cur_seg != start_seg);
d0e96f5a 1036
2fa88daa 1037 return 0;
d0e96f5a
SS
1038}
1039
bcef3fd5
SS
1040static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1041 unsigned int slot_id, unsigned int ep_index,
1042 struct xhci_td *td, union xhci_trb *event_trb)
1043{
1044 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
1045 ep->ep_state |= EP_HALTED;
1046 ep->stopped_td = td;
1047 ep->stopped_trb = event_trb;
1048 xhci_queue_reset_ep(xhci, slot_id, ep_index);
1049 xhci_cleanup_stalled_ring(xhci, td->urb->dev, ep_index);
1050 xhci_ring_cmd_db(xhci);
1051}
1052
1053/* Check if an error has halted the endpoint ring. The class driver will
1054 * cleanup the halt for a non-default control endpoint if we indicate a stall.
1055 * However, a babble and other errors also halt the endpoint ring, and the class
1056 * driver won't clear the halt in that case, so we need to issue a Set Transfer
1057 * Ring Dequeue Pointer command manually.
1058 */
1059static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1060 struct xhci_ep_ctx *ep_ctx,
1061 unsigned int trb_comp_code)
1062{
1063 /* TRB completion codes that may require a manual halt cleanup */
1064 if (trb_comp_code == COMP_TX_ERR ||
1065 trb_comp_code == COMP_BABBLE ||
1066 trb_comp_code == COMP_SPLIT_ERR)
1067 /* The 0.96 spec says a babbling control endpoint
1068 * is not halted. The 0.96 spec says it is. Some HW
1069 * claims to be 0.95 compliant, but it halts the control
1070 * endpoint anyway. Check if a babble halted the
1071 * endpoint.
1072 */
1073 if ((ep_ctx->ep_info & EP_STATE_MASK) == EP_STATE_HALTED)
1074 return 1;
1075
1076 return 0;
1077}
1078
d0e96f5a
SS
1079/*
1080 * If this function returns an error condition, it means it got a Transfer
1081 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
1082 * At this point, the host controller is probably hosed and should be reset.
1083 */
1084static int handle_tx_event(struct xhci_hcd *xhci,
1085 struct xhci_transfer_event *event)
1086{
1087 struct xhci_virt_device *xdev;
63a0d9ab 1088 struct xhci_virt_ep *ep;
d0e96f5a 1089 struct xhci_ring *ep_ring;
82d1009f 1090 unsigned int slot_id;
d0e96f5a
SS
1091 int ep_index;
1092 struct xhci_td *td = 0;
1093 dma_addr_t event_dma;
1094 struct xhci_segment *event_seg;
1095 union xhci_trb *event_trb;
ae636747 1096 struct urb *urb = 0;
d0e96f5a 1097 int status = -EINPROGRESS;
d115b048 1098 struct xhci_ep_ctx *ep_ctx;
66d1eebc 1099 u32 trb_comp_code;
d0e96f5a 1100
66e49d87 1101 xhci_dbg(xhci, "In %s\n", __func__);
82d1009f
SS
1102 slot_id = TRB_TO_SLOT_ID(event->flags);
1103 xdev = xhci->devs[slot_id];
d0e96f5a
SS
1104 if (!xdev) {
1105 xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
1106 return -ENODEV;
1107 }
1108
1109 /* Endpoint ID is 1 based, our index is zero based */
1110 ep_index = TRB_TO_EP_ID(event->flags) - 1;
66e49d87 1111 xhci_dbg(xhci, "%s - ep index = %d\n", __func__, ep_index);
63a0d9ab
SS
1112 ep = &xdev->eps[ep_index];
1113 ep_ring = ep->ring;
d115b048
JY
1114 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
1115 if (!ep_ring || (ep_ctx->ep_info & EP_STATE_MASK) == EP_STATE_DISABLED) {
d0e96f5a
SS
1116 xhci_err(xhci, "ERROR Transfer event pointed to disabled endpoint\n");
1117 return -ENODEV;
1118 }
1119
8e595a5d 1120 event_dma = event->buffer;
d0e96f5a 1121 /* This TRB should be in the TD at the head of this ring's TD list */
66e49d87 1122 xhci_dbg(xhci, "%s - checking for list empty\n", __func__);
d0e96f5a
SS
1123 if (list_empty(&ep_ring->td_list)) {
1124 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
1125 TRB_TO_SLOT_ID(event->flags), ep_index);
1126 xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
1127 (unsigned int) (event->flags & TRB_TYPE_BITMASK)>>10);
1128 xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
1129 urb = NULL;
1130 goto cleanup;
1131 }
66e49d87 1132 xhci_dbg(xhci, "%s - getting list entry\n", __func__);
d0e96f5a
SS
1133 td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
1134
1135 /* Is this a TRB in the currently executing TD? */
66e49d87 1136 xhci_dbg(xhci, "%s - looking for TD\n", __func__);
d0e96f5a
SS
1137 event_seg = trb_in_td(ep_ring->deq_seg, ep_ring->dequeue,
1138 td->last_trb, event_dma);
66e49d87 1139 xhci_dbg(xhci, "%s - found event_seg = %p\n", __func__, event_seg);
d0e96f5a
SS
1140 if (!event_seg) {
1141 /* HC is busted, give up! */
1142 xhci_err(xhci, "ERROR Transfer event TRB DMA ptr not part of current TD\n");
1143 return -ESHUTDOWN;
1144 }
1145 event_trb = &event_seg->trbs[(event_dma - event_seg->dma) / sizeof(*event_trb)];
b10de142
SS
1146 xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
1147 (unsigned int) (event->flags & TRB_TYPE_BITMASK)>>10);
8e595a5d
SS
1148 xhci_dbg(xhci, "Offset 0x00 (buffer lo) = 0x%x\n",
1149 lower_32_bits(event->buffer));
1150 xhci_dbg(xhci, "Offset 0x04 (buffer hi) = 0x%x\n",
1151 upper_32_bits(event->buffer));
b10de142
SS
1152 xhci_dbg(xhci, "Offset 0x08 (transfer length) = 0x%x\n",
1153 (unsigned int) event->transfer_len);
1154 xhci_dbg(xhci, "Offset 0x0C (flags) = 0x%x\n",
1155 (unsigned int) event->flags);
1156
1157 /* Look for common error cases */
66d1eebc
SS
1158 trb_comp_code = GET_COMP_CODE(event->transfer_len);
1159 switch (trb_comp_code) {
b10de142
SS
1160 /* Skip codes that require special handling depending on
1161 * transfer type
1162 */
1163 case COMP_SUCCESS:
1164 case COMP_SHORT_TX:
1165 break;
ae636747
SS
1166 case COMP_STOP:
1167 xhci_dbg(xhci, "Stopped on Transfer TRB\n");
1168 break;
1169 case COMP_STOP_INVAL:
1170 xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
1171 break;
b10de142
SS
1172 case COMP_STALL:
1173 xhci_warn(xhci, "WARN: Stalled endpoint\n");
63a0d9ab 1174 ep->ep_state |= EP_HALTED;
b10de142
SS
1175 status = -EPIPE;
1176 break;
1177 case COMP_TRB_ERR:
1178 xhci_warn(xhci, "WARN: TRB error on endpoint\n");
1179 status = -EILSEQ;
1180 break;
ec74e403 1181 case COMP_SPLIT_ERR:
b10de142
SS
1182 case COMP_TX_ERR:
1183 xhci_warn(xhci, "WARN: transfer error on endpoint\n");
1184 status = -EPROTO;
1185 break;
4a73143c
SS
1186 case COMP_BABBLE:
1187 xhci_warn(xhci, "WARN: babble error on endpoint\n");
1188 status = -EOVERFLOW;
1189 break;
b10de142
SS
1190 case COMP_DB_ERR:
1191 xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
1192 status = -ENOSR;
1193 break;
1194 default:
5ad6a529
SS
1195 if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1196 /* Vendor defined "informational" completion code,
1197 * treat as not-an-error.
1198 */
1199 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1200 trb_comp_code);
1201 xhci_dbg(xhci, "Treating code as success.\n");
1202 status = 0;
1203 break;
1204 }
b10de142
SS
1205 xhci_warn(xhci, "ERROR Unknown event condition, HC probably busted\n");
1206 urb = NULL;
1207 goto cleanup;
1208 }
d0e96f5a
SS
1209 /* Now update the urb's actual_length and give back to the core */
1210 /* Was this a control transfer? */
1211 if (usb_endpoint_xfer_control(&td->urb->ep->desc)) {
1212 xhci_debug_trb(xhci, xhci->event_ring->dequeue);
66d1eebc 1213 switch (trb_comp_code) {
d0e96f5a
SS
1214 case COMP_SUCCESS:
1215 if (event_trb == ep_ring->dequeue) {
1216 xhci_warn(xhci, "WARN: Success on ctrl setup TRB without IOC set??\n");
1217 status = -ESHUTDOWN;
1218 } else if (event_trb != td->last_trb) {
1219 xhci_warn(xhci, "WARN: Success on ctrl data TRB without IOC set??\n");
1220 status = -ESHUTDOWN;
1221 } else {
1222 xhci_dbg(xhci, "Successful control transfer!\n");
1223 status = 0;
1224 }
1225 break;
1226 case COMP_SHORT_TX:
1227 xhci_warn(xhci, "WARN: short transfer on control ep\n");
204970a4
SS
1228 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1229 status = -EREMOTEIO;
1230 else
1231 status = 0;
d0e96f5a 1232 break;
bcef3fd5
SS
1233
1234 default:
1235 if (!xhci_requires_manual_halt_cleanup(xhci,
1236 ep_ctx, trb_comp_code))
83fbcdcc 1237 break;
bcef3fd5
SS
1238 xhci_dbg(xhci, "TRB error code %u, "
1239 "halted endpoint index = %u\n",
1240 trb_comp_code, ep_index);
83fbcdcc 1241 /* else fall through */
82d1009f
SS
1242 case COMP_STALL:
1243 /* Did we transfer part of the data (middle) phase? */
1244 if (event_trb != ep_ring->dequeue &&
1245 event_trb != td->last_trb)
1246 td->urb->actual_length =
1247 td->urb->transfer_buffer_length
1248 - TRB_LEN(event->transfer_len);
1249 else
1250 td->urb->actual_length = 0;
1251
bcef3fd5
SS
1252 xhci_cleanup_halted_endpoint(xhci,
1253 slot_id, ep_index, td, event_trb);
82d1009f 1254 goto td_cleanup;
d0e96f5a
SS
1255 }
1256 /*
1257 * Did we transfer any data, despite the errors that might have
1258 * happened? I.e. did we get past the setup stage?
1259 */
1260 if (event_trb != ep_ring->dequeue) {
1261 /* The event was for the status stage */
1262 if (event_trb == td->last_trb) {
c92bcfa7
SS
1263 if (td->urb->actual_length != 0) {
1264 /* Don't overwrite a previously set error code */
204970a4
SS
1265 if ((status == -EINPROGRESS ||
1266 status == 0) &&
1267 (td->urb->transfer_flags
1268 & URB_SHORT_NOT_OK))
c92bcfa7
SS
1269 /* Did we already see a short data stage? */
1270 status = -EREMOTEIO;
1271 } else {
62889610
SS
1272 td->urb->actual_length =
1273 td->urb->transfer_buffer_length;
c92bcfa7 1274 }
d0e96f5a 1275 } else {
ae636747 1276 /* Maybe the event was for the data stage? */
66d1eebc 1277 if (trb_comp_code != COMP_STOP_INVAL) {
ae636747
SS
1278 /* We didn't stop on a link TRB in the middle */
1279 td->urb->actual_length =
1280 td->urb->transfer_buffer_length -
1281 TRB_LEN(event->transfer_len);
62889610
SS
1282 xhci_dbg(xhci, "Waiting for status stage event\n");
1283 urb = NULL;
1284 goto cleanup;
1285 }
d0e96f5a
SS
1286 }
1287 }
d0e96f5a 1288 } else {
66d1eebc 1289 switch (trb_comp_code) {
b10de142
SS
1290 case COMP_SUCCESS:
1291 /* Double check that the HW transferred everything. */
1292 if (event_trb != td->last_trb) {
1293 xhci_warn(xhci, "WARN Successful completion "
1294 "on short TX\n");
1295 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1296 status = -EREMOTEIO;
1297 else
1298 status = 0;
1299 } else {
624defa1
SS
1300 if (usb_endpoint_xfer_bulk(&td->urb->ep->desc))
1301 xhci_dbg(xhci, "Successful bulk "
1302 "transfer!\n");
1303 else
1304 xhci_dbg(xhci, "Successful interrupt "
1305 "transfer!\n");
b10de142
SS
1306 status = 0;
1307 }
1308 break;
1309 case COMP_SHORT_TX:
1310 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1311 status = -EREMOTEIO;
1312 else
1313 status = 0;
1314 break;
1315 default:
1316 /* Others already handled above */
1317 break;
1318 }
1319 dev_dbg(&td->urb->dev->dev,
1320 "ep %#x - asked for %d bytes, "
1321 "%d bytes untransferred\n",
1322 td->urb->ep->desc.bEndpointAddress,
1323 td->urb->transfer_buffer_length,
1324 TRB_LEN(event->transfer_len));
1325 /* Fast path - was this the last TRB in the TD for this URB? */
1326 if (event_trb == td->last_trb) {
1327 if (TRB_LEN(event->transfer_len) != 0) {
1328 td->urb->actual_length =
1329 td->urb->transfer_buffer_length -
1330 TRB_LEN(event->transfer_len);
99eb32db
SS
1331 if (td->urb->transfer_buffer_length <
1332 td->urb->actual_length) {
b10de142
SS
1333 xhci_warn(xhci, "HC gave bad length "
1334 "of %d bytes left\n",
1335 TRB_LEN(event->transfer_len));
1336 td->urb->actual_length = 0;
2f697f6c
SS
1337 if (td->urb->transfer_flags &
1338 URB_SHORT_NOT_OK)
1339 status = -EREMOTEIO;
1340 else
1341 status = 0;
b10de142 1342 }
c92bcfa7
SS
1343 /* Don't overwrite a previously set error code */
1344 if (status == -EINPROGRESS) {
1345 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1346 status = -EREMOTEIO;
1347 else
1348 status = 0;
1349 }
b10de142
SS
1350 } else {
1351 td->urb->actual_length = td->urb->transfer_buffer_length;
1352 /* Ignore a short packet completion if the
1353 * untransferred length was zero.
1354 */
c92bcfa7
SS
1355 if (status == -EREMOTEIO)
1356 status = 0;
b10de142
SS
1357 }
1358 } else {
ae636747
SS
1359 /* Slow path - walk the list, starting from the dequeue
1360 * pointer, to get the actual length transferred.
b10de142 1361 */
ae636747
SS
1362 union xhci_trb *cur_trb;
1363 struct xhci_segment *cur_seg;
1364
b10de142 1365 td->urb->actual_length = 0;
ae636747
SS
1366 for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
1367 cur_trb != event_trb;
1368 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
1369 if (TRB_TYPE(cur_trb->generic.field[3]) != TRB_TR_NOOP &&
1370 TRB_TYPE(cur_trb->generic.field[3]) != TRB_LINK)
1371 td->urb->actual_length +=
1372 TRB_LEN(cur_trb->generic.field[2]);
b10de142 1373 }
ae636747
SS
1374 /* If the ring didn't stop on a Link or No-op TRB, add
1375 * in the actual bytes transferred from the Normal TRB
1376 */
66d1eebc 1377 if (trb_comp_code != COMP_STOP_INVAL)
ae636747
SS
1378 td->urb->actual_length +=
1379 TRB_LEN(cur_trb->generic.field[2]) -
1380 TRB_LEN(event->transfer_len);
b10de142 1381 }
d0e96f5a 1382 }
66d1eebc
SS
1383 if (trb_comp_code == COMP_STOP_INVAL ||
1384 trb_comp_code == COMP_STOP) {
c92bcfa7
SS
1385 /* The Endpoint Stop Command completion will take care of any
1386 * stopped TDs. A stopped TD may be restarted, so don't update
1387 * the ring dequeue pointer or take this TD off any lists yet.
1388 */
63a0d9ab
SS
1389 ep->stopped_td = td;
1390 ep->stopped_trb = event_trb;
ae636747 1391 } else {
bcef3fd5 1392 if (trb_comp_code == COMP_STALL) {
c92bcfa7
SS
1393 /* The transfer is completed from the driver's
1394 * perspective, but we need to issue a set dequeue
1395 * command for this stalled endpoint to move the dequeue
1396 * pointer past the TD. We can't do that here because
bcef3fd5
SS
1397 * the halt condition must be cleared first. Let the
1398 * USB class driver clear the stall later.
c92bcfa7 1399 */
63a0d9ab
SS
1400 ep->stopped_td = td;
1401 ep->stopped_trb = event_trb;
bcef3fd5
SS
1402 } else if (xhci_requires_manual_halt_cleanup(xhci,
1403 ep_ctx, trb_comp_code)) {
1404 /* Other types of errors halt the endpoint, but the
1405 * class driver doesn't call usb_reset_endpoint() unless
1406 * the error is -EPIPE. Clear the halted status in the
1407 * xHCI hardware manually.
1408 */
1409 xhci_cleanup_halted_endpoint(xhci,
1410 slot_id, ep_index, td, event_trb);
c92bcfa7
SS
1411 } else {
1412 /* Update ring dequeue pointer */
1413 while (ep_ring->dequeue != td->last_trb)
1414 inc_deq(xhci, ep_ring, false);
ae636747 1415 inc_deq(xhci, ep_ring, false);
c92bcfa7 1416 }
b10de142 1417
82d1009f 1418td_cleanup:
ae636747
SS
1419 /* Clean up the endpoint's TD list */
1420 urb = td->urb;
99eb32db
SS
1421 /* Do one last check of the actual transfer length.
1422 * If the host controller said we transferred more data than
1423 * the buffer length, urb->actual_length will be a very big
1424 * number (since it's unsigned). Play it safe and say we didn't
1425 * transfer anything.
1426 */
1427 if (urb->actual_length > urb->transfer_buffer_length) {
1428 xhci_warn(xhci, "URB transfer length is wrong, "
1429 "xHC issue? req. len = %u, "
1430 "act. len = %u\n",
1431 urb->transfer_buffer_length,
1432 urb->actual_length);
1433 urb->actual_length = 0;
2f697f6c
SS
1434 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1435 status = -EREMOTEIO;
1436 else
1437 status = 0;
99eb32db 1438 }
ae636747
SS
1439 list_del(&td->td_list);
1440 /* Was this TD slated to be cancelled but completed anyway? */
678539cf 1441 if (!list_empty(&td->cancelled_td_list))
ae636747 1442 list_del(&td->cancelled_td_list);
678539cf 1443
82d1009f
SS
1444 /* Leave the TD around for the reset endpoint function to use
1445 * (but only if it's not a control endpoint, since we already
1446 * queued the Set TR dequeue pointer command for stalled
1447 * control endpoints).
1448 */
1449 if (usb_endpoint_xfer_control(&urb->ep->desc) ||
83fbcdcc
SS
1450 (trb_comp_code != COMP_STALL &&
1451 trb_comp_code != COMP_BABBLE)) {
c92bcfa7
SS
1452 kfree(td);
1453 }
ae636747
SS
1454 urb->hcpriv = NULL;
1455 }
d0e96f5a
SS
1456cleanup:
1457 inc_deq(xhci, xhci->event_ring, true);
23e3be11 1458 xhci_set_hc_event_deq(xhci);
d0e96f5a 1459
b10de142 1460 /* FIXME for multi-TD URBs (who have buffers bigger than 64MB) */
d0e96f5a
SS
1461 if (urb) {
1462 usb_hcd_unlink_urb_from_ep(xhci_to_hcd(xhci), urb);
66e49d87 1463 xhci_dbg(xhci, "Giveback URB %p, len = %d, status = %d\n",
9191eee7 1464 urb, urb->actual_length, status);
d0e96f5a
SS
1465 spin_unlock(&xhci->lock);
1466 usb_hcd_giveback_urb(xhci_to_hcd(xhci), urb, status);
1467 spin_lock(&xhci->lock);
1468 }
1469 return 0;
1470}
1471
0f2a7930
SS
1472/*
1473 * This function handles all OS-owned events on the event ring. It may drop
1474 * xhci->lock between event processing (e.g. to pass up port status changes).
1475 */
b7258a4a 1476void xhci_handle_event(struct xhci_hcd *xhci)
7f84eef0
SS
1477{
1478 union xhci_trb *event;
0f2a7930 1479 int update_ptrs = 1;
d0e96f5a 1480 int ret;
7f84eef0 1481
66e49d87 1482 xhci_dbg(xhci, "In %s\n", __func__);
7f84eef0
SS
1483 if (!xhci->event_ring || !xhci->event_ring->dequeue) {
1484 xhci->error_bitmask |= 1 << 1;
1485 return;
1486 }
1487
1488 event = xhci->event_ring->dequeue;
1489 /* Does the HC or OS own the TRB? */
1490 if ((event->event_cmd.flags & TRB_CYCLE) !=
1491 xhci->event_ring->cycle_state) {
1492 xhci->error_bitmask |= 1 << 2;
1493 return;
1494 }
66e49d87 1495 xhci_dbg(xhci, "%s - OS owns TRB\n", __func__);
7f84eef0 1496
0f2a7930 1497 /* FIXME: Handle more event types. */
7f84eef0
SS
1498 switch ((event->event_cmd.flags & TRB_TYPE_BITMASK)) {
1499 case TRB_TYPE(TRB_COMPLETION):
66e49d87 1500 xhci_dbg(xhci, "%s - calling handle_cmd_completion\n", __func__);
7f84eef0 1501 handle_cmd_completion(xhci, &event->event_cmd);
66e49d87 1502 xhci_dbg(xhci, "%s - returned from handle_cmd_completion\n", __func__);
7f84eef0 1503 break;
0f2a7930 1504 case TRB_TYPE(TRB_PORT_STATUS):
66e49d87 1505 xhci_dbg(xhci, "%s - calling handle_port_status\n", __func__);
0f2a7930 1506 handle_port_status(xhci, event);
66e49d87 1507 xhci_dbg(xhci, "%s - returned from handle_port_status\n", __func__);
0f2a7930
SS
1508 update_ptrs = 0;
1509 break;
d0e96f5a 1510 case TRB_TYPE(TRB_TRANSFER):
66e49d87 1511 xhci_dbg(xhci, "%s - calling handle_tx_event\n", __func__);
d0e96f5a 1512 ret = handle_tx_event(xhci, &event->trans_event);
66e49d87 1513 xhci_dbg(xhci, "%s - returned from handle_tx_event\n", __func__);
d0e96f5a
SS
1514 if (ret < 0)
1515 xhci->error_bitmask |= 1 << 9;
1516 else
1517 update_ptrs = 0;
1518 break;
7f84eef0
SS
1519 default:
1520 xhci->error_bitmask |= 1 << 3;
1521 }
6f5165cf
SS
1522 /* Any of the above functions may drop and re-acquire the lock, so check
1523 * to make sure a watchdog timer didn't mark the host as non-responsive.
1524 */
1525 if (xhci->xhc_state & XHCI_STATE_DYING) {
1526 xhci_dbg(xhci, "xHCI host dying, returning from "
1527 "event handler.\n");
1528 return;
1529 }
7f84eef0 1530
0f2a7930
SS
1531 if (update_ptrs) {
1532 /* Update SW and HC event ring dequeue pointer */
1533 inc_deq(xhci, xhci->event_ring, true);
23e3be11 1534 xhci_set_hc_event_deq(xhci);
0f2a7930 1535 }
7f84eef0 1536 /* Are there more items on the event ring? */
b7258a4a 1537 xhci_handle_event(xhci);
7f84eef0
SS
1538}
1539
d0e96f5a
SS
1540/**** Endpoint Ring Operations ****/
1541
7f84eef0
SS
1542/*
1543 * Generic function for queueing a TRB on a ring.
1544 * The caller must have checked to make sure there's room on the ring.
1545 */
1546static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
1547 bool consumer,
1548 u32 field1, u32 field2, u32 field3, u32 field4)
1549{
1550 struct xhci_generic_trb *trb;
1551
1552 trb = &ring->enqueue->generic;
1553 trb->field[0] = field1;
1554 trb->field[1] = field2;
1555 trb->field[2] = field3;
1556 trb->field[3] = field4;
1557 inc_enq(xhci, ring, consumer);
1558}
1559
d0e96f5a
SS
1560/*
1561 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
1562 * FIXME allocate segments if the ring is full.
1563 */
1564static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
1565 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
1566{
1567 /* Make sure the endpoint has been added to xHC schedule */
1568 xhci_dbg(xhci, "Endpoint state = 0x%x\n", ep_state);
1569 switch (ep_state) {
1570 case EP_STATE_DISABLED:
1571 /*
1572 * USB core changed config/interfaces without notifying us,
1573 * or hardware is reporting the wrong state.
1574 */
1575 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
1576 return -ENOENT;
d0e96f5a 1577 case EP_STATE_ERROR:
c92bcfa7 1578 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
d0e96f5a
SS
1579 /* FIXME event handling code for error needs to clear it */
1580 /* XXX not sure if this should be -ENOENT or not */
1581 return -EINVAL;
c92bcfa7
SS
1582 case EP_STATE_HALTED:
1583 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
d0e96f5a
SS
1584 case EP_STATE_STOPPED:
1585 case EP_STATE_RUNNING:
1586 break;
1587 default:
1588 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
1589 /*
1590 * FIXME issue Configure Endpoint command to try to get the HC
1591 * back into a known state.
1592 */
1593 return -EINVAL;
1594 }
1595 if (!room_on_ring(xhci, ep_ring, num_trbs)) {
1596 /* FIXME allocate more room */
1597 xhci_err(xhci, "ERROR no room on ep ring\n");
1598 return -ENOMEM;
1599 }
1600 return 0;
1601}
1602
23e3be11 1603static int prepare_transfer(struct xhci_hcd *xhci,
d0e96f5a
SS
1604 struct xhci_virt_device *xdev,
1605 unsigned int ep_index,
1606 unsigned int num_trbs,
1607 struct urb *urb,
1608 struct xhci_td **td,
1609 gfp_t mem_flags)
1610{
1611 int ret;
d115b048 1612 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
63a0d9ab 1613 ret = prepare_ring(xhci, xdev->eps[ep_index].ring,
d115b048 1614 ep_ctx->ep_info & EP_STATE_MASK,
d0e96f5a
SS
1615 num_trbs, mem_flags);
1616 if (ret)
1617 return ret;
1618 *td = kzalloc(sizeof(struct xhci_td), mem_flags);
1619 if (!*td)
1620 return -ENOMEM;
1621 INIT_LIST_HEAD(&(*td)->td_list);
ae636747 1622 INIT_LIST_HEAD(&(*td)->cancelled_td_list);
d0e96f5a
SS
1623
1624 ret = usb_hcd_link_urb_to_ep(xhci_to_hcd(xhci), urb);
1625 if (unlikely(ret)) {
1626 kfree(*td);
1627 return ret;
1628 }
1629
1630 (*td)->urb = urb;
1631 urb->hcpriv = (void *) (*td);
1632 /* Add this TD to the tail of the endpoint ring's TD list */
63a0d9ab
SS
1633 list_add_tail(&(*td)->td_list, &xdev->eps[ep_index].ring->td_list);
1634 (*td)->start_seg = xdev->eps[ep_index].ring->enq_seg;
1635 (*td)->first_trb = xdev->eps[ep_index].ring->enqueue;
d0e96f5a
SS
1636
1637 return 0;
1638}
1639
23e3be11 1640static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb)
8a96c052
SS
1641{
1642 int num_sgs, num_trbs, running_total, temp, i;
1643 struct scatterlist *sg;
1644
1645 sg = NULL;
1646 num_sgs = urb->num_sgs;
1647 temp = urb->transfer_buffer_length;
1648
1649 xhci_dbg(xhci, "count sg list trbs: \n");
1650 num_trbs = 0;
1651 for_each_sg(urb->sg->sg, sg, num_sgs, i) {
1652 unsigned int previous_total_trbs = num_trbs;
1653 unsigned int len = sg_dma_len(sg);
1654
1655 /* Scatter gather list entries may cross 64KB boundaries */
1656 running_total = TRB_MAX_BUFF_SIZE -
1657 (sg_dma_address(sg) & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
1658 if (running_total != 0)
1659 num_trbs++;
1660
1661 /* How many more 64KB chunks to transfer, how many more TRBs? */
1662 while (running_total < sg_dma_len(sg)) {
1663 num_trbs++;
1664 running_total += TRB_MAX_BUFF_SIZE;
1665 }
700e2052
GKH
1666 xhci_dbg(xhci, " sg #%d: dma = %#llx, len = %#x (%d), num_trbs = %d\n",
1667 i, (unsigned long long)sg_dma_address(sg),
1668 len, len, num_trbs - previous_total_trbs);
8a96c052
SS
1669
1670 len = min_t(int, len, temp);
1671 temp -= len;
1672 if (temp == 0)
1673 break;
1674 }
1675 xhci_dbg(xhci, "\n");
1676 if (!in_interrupt())
1677 dev_dbg(&urb->dev->dev, "ep %#x - urb len = %d, sglist used, num_trbs = %d\n",
1678 urb->ep->desc.bEndpointAddress,
1679 urb->transfer_buffer_length,
1680 num_trbs);
1681 return num_trbs;
1682}
1683
23e3be11 1684static void check_trb_math(struct urb *urb, int num_trbs, int running_total)
8a96c052
SS
1685{
1686 if (num_trbs != 0)
1687 dev_dbg(&urb->dev->dev, "%s - ep %#x - Miscalculated number of "
1688 "TRBs, %d left\n", __func__,
1689 urb->ep->desc.bEndpointAddress, num_trbs);
1690 if (running_total != urb->transfer_buffer_length)
1691 dev_dbg(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
1692 "queued %#x (%d), asked for %#x (%d)\n",
1693 __func__,
1694 urb->ep->desc.bEndpointAddress,
1695 running_total, running_total,
1696 urb->transfer_buffer_length,
1697 urb->transfer_buffer_length);
1698}
1699
23e3be11 1700static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
8a96c052
SS
1701 unsigned int ep_index, int start_cycle,
1702 struct xhci_generic_trb *start_trb, struct xhci_td *td)
1703{
8a96c052
SS
1704 /*
1705 * Pass all the TRBs to the hardware at once and make sure this write
1706 * isn't reordered.
1707 */
1708 wmb();
1709 start_trb->field[3] |= start_cycle;
ae636747 1710 ring_ep_doorbell(xhci, slot_id, ep_index);
8a96c052
SS
1711}
1712
624defa1
SS
1713/*
1714 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
1715 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
1716 * (comprised of sg list entries) can take several service intervals to
1717 * transmit.
1718 */
1719int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
1720 struct urb *urb, int slot_id, unsigned int ep_index)
1721{
1722 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci,
1723 xhci->devs[slot_id]->out_ctx, ep_index);
1724 int xhci_interval;
1725 int ep_interval;
1726
1727 xhci_interval = EP_INTERVAL_TO_UFRAMES(ep_ctx->ep_info);
1728 ep_interval = urb->interval;
1729 /* Convert to microframes */
1730 if (urb->dev->speed == USB_SPEED_LOW ||
1731 urb->dev->speed == USB_SPEED_FULL)
1732 ep_interval *= 8;
1733 /* FIXME change this to a warning and a suggestion to use the new API
1734 * to set the polling interval (once the API is added).
1735 */
1736 if (xhci_interval != ep_interval) {
1737 if (!printk_ratelimit())
1738 dev_dbg(&urb->dev->dev, "Driver uses different interval"
1739 " (%d microframe%s) than xHCI "
1740 "(%d microframe%s)\n",
1741 ep_interval,
1742 ep_interval == 1 ? "" : "s",
1743 xhci_interval,
1744 xhci_interval == 1 ? "" : "s");
1745 urb->interval = xhci_interval;
1746 /* Convert back to frames for LS/FS devices */
1747 if (urb->dev->speed == USB_SPEED_LOW ||
1748 urb->dev->speed == USB_SPEED_FULL)
1749 urb->interval /= 8;
1750 }
1751 return xhci_queue_bulk_tx(xhci, GFP_ATOMIC, urb, slot_id, ep_index);
1752}
1753
04dd950d
SS
1754/*
1755 * The TD size is the number of bytes remaining in the TD (including this TRB),
1756 * right shifted by 10.
1757 * It must fit in bits 21:17, so it can't be bigger than 31.
1758 */
1759static u32 xhci_td_remainder(unsigned int remainder)
1760{
1761 u32 max = (1 << (21 - 17 + 1)) - 1;
1762
1763 if ((remainder >> 10) >= max)
1764 return max << 17;
1765 else
1766 return (remainder >> 10) << 17;
1767}
1768
23e3be11 1769static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
8a96c052
SS
1770 struct urb *urb, int slot_id, unsigned int ep_index)
1771{
1772 struct xhci_ring *ep_ring;
1773 unsigned int num_trbs;
1774 struct xhci_td *td;
1775 struct scatterlist *sg;
1776 int num_sgs;
1777 int trb_buff_len, this_sg_len, running_total;
1778 bool first_trb;
1779 u64 addr;
1780
1781 struct xhci_generic_trb *start_trb;
1782 int start_cycle;
1783
63a0d9ab 1784 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
8a96c052
SS
1785 num_trbs = count_sg_trbs_needed(xhci, urb);
1786 num_sgs = urb->num_sgs;
1787
23e3be11 1788 trb_buff_len = prepare_transfer(xhci, xhci->devs[slot_id],
8a96c052
SS
1789 ep_index, num_trbs, urb, &td, mem_flags);
1790 if (trb_buff_len < 0)
1791 return trb_buff_len;
1792 /*
1793 * Don't give the first TRB to the hardware (by toggling the cycle bit)
1794 * until we've finished creating all the other TRBs. The ring's cycle
1795 * state may change as we enqueue the other TRBs, so save it too.
1796 */
1797 start_trb = &ep_ring->enqueue->generic;
1798 start_cycle = ep_ring->cycle_state;
1799
1800 running_total = 0;
1801 /*
1802 * How much data is in the first TRB?
1803 *
1804 * There are three forces at work for TRB buffer pointers and lengths:
1805 * 1. We don't want to walk off the end of this sg-list entry buffer.
1806 * 2. The transfer length that the driver requested may be smaller than
1807 * the amount of memory allocated for this scatter-gather list.
1808 * 3. TRBs buffers can't cross 64KB boundaries.
1809 */
1810 sg = urb->sg->sg;
1811 addr = (u64) sg_dma_address(sg);
1812 this_sg_len = sg_dma_len(sg);
1813 trb_buff_len = TRB_MAX_BUFF_SIZE -
1814 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
1815 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
1816 if (trb_buff_len > urb->transfer_buffer_length)
1817 trb_buff_len = urb->transfer_buffer_length;
1818 xhci_dbg(xhci, "First length to xfer from 1st sglist entry = %u\n",
1819 trb_buff_len);
1820
1821 first_trb = true;
1822 /* Queue the first TRB, even if it's zero-length */
1823 do {
1824 u32 field = 0;
f9dc68fe 1825 u32 length_field = 0;
04dd950d 1826 u32 remainder = 0;
8a96c052
SS
1827
1828 /* Don't change the cycle bit of the first TRB until later */
1829 if (first_trb)
1830 first_trb = false;
1831 else
1832 field |= ep_ring->cycle_state;
1833
1834 /* Chain all the TRBs together; clear the chain bit in the last
1835 * TRB to indicate it's the last TRB in the chain.
1836 */
1837 if (num_trbs > 1) {
1838 field |= TRB_CHAIN;
1839 } else {
1840 /* FIXME - add check for ZERO_PACKET flag before this */
1841 td->last_trb = ep_ring->enqueue;
1842 field |= TRB_IOC;
1843 }
1844 xhci_dbg(xhci, " sg entry: dma = %#x, len = %#x (%d), "
1845 "64KB boundary at %#x, end dma = %#x\n",
1846 (unsigned int) addr, trb_buff_len, trb_buff_len,
1847 (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
1848 (unsigned int) addr + trb_buff_len);
1849 if (TRB_MAX_BUFF_SIZE -
1850 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1)) < trb_buff_len) {
1851 xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n");
1852 xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n",
1853 (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
1854 (unsigned int) addr + trb_buff_len);
1855 }
04dd950d
SS
1856 remainder = xhci_td_remainder(urb->transfer_buffer_length -
1857 running_total) ;
f9dc68fe 1858 length_field = TRB_LEN(trb_buff_len) |
04dd950d 1859 remainder |
f9dc68fe 1860 TRB_INTR_TARGET(0);
8a96c052 1861 queue_trb(xhci, ep_ring, false,
8e595a5d
SS
1862 lower_32_bits(addr),
1863 upper_32_bits(addr),
f9dc68fe 1864 length_field,
8a96c052
SS
1865 /* We always want to know if the TRB was short,
1866 * or we won't get an event when it completes.
1867 * (Unless we use event data TRBs, which are a
1868 * waste of space and HC resources.)
1869 */
1870 field | TRB_ISP | TRB_TYPE(TRB_NORMAL));
1871 --num_trbs;
1872 running_total += trb_buff_len;
1873
1874 /* Calculate length for next transfer --
1875 * Are we done queueing all the TRBs for this sg entry?
1876 */
1877 this_sg_len -= trb_buff_len;
1878 if (this_sg_len == 0) {
1879 --num_sgs;
1880 if (num_sgs == 0)
1881 break;
1882 sg = sg_next(sg);
1883 addr = (u64) sg_dma_address(sg);
1884 this_sg_len = sg_dma_len(sg);
1885 } else {
1886 addr += trb_buff_len;
1887 }
1888
1889 trb_buff_len = TRB_MAX_BUFF_SIZE -
1890 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
1891 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
1892 if (running_total + trb_buff_len > urb->transfer_buffer_length)
1893 trb_buff_len =
1894 urb->transfer_buffer_length - running_total;
1895 } while (running_total < urb->transfer_buffer_length);
1896
1897 check_trb_math(urb, num_trbs, running_total);
1898 giveback_first_trb(xhci, slot_id, ep_index, start_cycle, start_trb, td);
1899 return 0;
1900}
1901
b10de142 1902/* This is very similar to what ehci-q.c qtd_fill() does */
23e3be11 1903int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
b10de142
SS
1904 struct urb *urb, int slot_id, unsigned int ep_index)
1905{
1906 struct xhci_ring *ep_ring;
1907 struct xhci_td *td;
1908 int num_trbs;
1909 struct xhci_generic_trb *start_trb;
1910 bool first_trb;
1911 int start_cycle;
f9dc68fe 1912 u32 field, length_field;
b10de142
SS
1913
1914 int running_total, trb_buff_len, ret;
1915 u64 addr;
1916
8a96c052
SS
1917 if (urb->sg)
1918 return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index);
1919
63a0d9ab 1920 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
b10de142
SS
1921
1922 num_trbs = 0;
1923 /* How much data is (potentially) left before the 64KB boundary? */
1924 running_total = TRB_MAX_BUFF_SIZE -
1925 (urb->transfer_dma & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
1926
1927 /* If there's some data on this 64KB chunk, or we have to send a
1928 * zero-length transfer, we need at least one TRB
1929 */
1930 if (running_total != 0 || urb->transfer_buffer_length == 0)
1931 num_trbs++;
1932 /* How many more 64KB chunks to transfer, how many more TRBs? */
1933 while (running_total < urb->transfer_buffer_length) {
1934 num_trbs++;
1935 running_total += TRB_MAX_BUFF_SIZE;
1936 }
1937 /* FIXME: this doesn't deal with URB_ZERO_PACKET - need one more */
1938
1939 if (!in_interrupt())
700e2052 1940 dev_dbg(&urb->dev->dev, "ep %#x - urb len = %#x (%d), addr = %#llx, num_trbs = %d\n",
b10de142 1941 urb->ep->desc.bEndpointAddress,
8a96c052
SS
1942 urb->transfer_buffer_length,
1943 urb->transfer_buffer_length,
700e2052 1944 (unsigned long long)urb->transfer_dma,
b10de142 1945 num_trbs);
8a96c052 1946
23e3be11 1947 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
b10de142
SS
1948 num_trbs, urb, &td, mem_flags);
1949 if (ret < 0)
1950 return ret;
1951
1952 /*
1953 * Don't give the first TRB to the hardware (by toggling the cycle bit)
1954 * until we've finished creating all the other TRBs. The ring's cycle
1955 * state may change as we enqueue the other TRBs, so save it too.
1956 */
1957 start_trb = &ep_ring->enqueue->generic;
1958 start_cycle = ep_ring->cycle_state;
1959
1960 running_total = 0;
1961 /* How much data is in the first TRB? */
1962 addr = (u64) urb->transfer_dma;
1963 trb_buff_len = TRB_MAX_BUFF_SIZE -
1964 (urb->transfer_dma & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
1965 if (urb->transfer_buffer_length < trb_buff_len)
1966 trb_buff_len = urb->transfer_buffer_length;
1967
1968 first_trb = true;
1969
1970 /* Queue the first TRB, even if it's zero-length */
1971 do {
04dd950d 1972 u32 remainder = 0;
b10de142
SS
1973 field = 0;
1974
1975 /* Don't change the cycle bit of the first TRB until later */
1976 if (first_trb)
1977 first_trb = false;
1978 else
1979 field |= ep_ring->cycle_state;
1980
1981 /* Chain all the TRBs together; clear the chain bit in the last
1982 * TRB to indicate it's the last TRB in the chain.
1983 */
1984 if (num_trbs > 1) {
1985 field |= TRB_CHAIN;
1986 } else {
1987 /* FIXME - add check for ZERO_PACKET flag before this */
1988 td->last_trb = ep_ring->enqueue;
1989 field |= TRB_IOC;
1990 }
04dd950d
SS
1991 remainder = xhci_td_remainder(urb->transfer_buffer_length -
1992 running_total);
f9dc68fe 1993 length_field = TRB_LEN(trb_buff_len) |
04dd950d 1994 remainder |
f9dc68fe 1995 TRB_INTR_TARGET(0);
b10de142 1996 queue_trb(xhci, ep_ring, false,
8e595a5d
SS
1997 lower_32_bits(addr),
1998 upper_32_bits(addr),
f9dc68fe 1999 length_field,
b10de142
SS
2000 /* We always want to know if the TRB was short,
2001 * or we won't get an event when it completes.
2002 * (Unless we use event data TRBs, which are a
2003 * waste of space and HC resources.)
2004 */
2005 field | TRB_ISP | TRB_TYPE(TRB_NORMAL));
2006 --num_trbs;
2007 running_total += trb_buff_len;
2008
2009 /* Calculate length for next transfer */
2010 addr += trb_buff_len;
2011 trb_buff_len = urb->transfer_buffer_length - running_total;
2012 if (trb_buff_len > TRB_MAX_BUFF_SIZE)
2013 trb_buff_len = TRB_MAX_BUFF_SIZE;
2014 } while (running_total < urb->transfer_buffer_length);
2015
8a96c052
SS
2016 check_trb_math(urb, num_trbs, running_total);
2017 giveback_first_trb(xhci, slot_id, ep_index, start_cycle, start_trb, td);
b10de142
SS
2018 return 0;
2019}
2020
d0e96f5a 2021/* Caller must have locked xhci->lock */
23e3be11 2022int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
d0e96f5a
SS
2023 struct urb *urb, int slot_id, unsigned int ep_index)
2024{
2025 struct xhci_ring *ep_ring;
2026 int num_trbs;
2027 int ret;
2028 struct usb_ctrlrequest *setup;
2029 struct xhci_generic_trb *start_trb;
2030 int start_cycle;
f9dc68fe 2031 u32 field, length_field;
d0e96f5a
SS
2032 struct xhci_td *td;
2033
63a0d9ab 2034 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
d0e96f5a
SS
2035
2036 /*
2037 * Need to copy setup packet into setup TRB, so we can't use the setup
2038 * DMA address.
2039 */
2040 if (!urb->setup_packet)
2041 return -EINVAL;
2042
2043 if (!in_interrupt())
2044 xhci_dbg(xhci, "Queueing ctrl tx for slot id %d, ep %d\n",
2045 slot_id, ep_index);
2046 /* 1 TRB for setup, 1 for status */
2047 num_trbs = 2;
2048 /*
2049 * Don't need to check if we need additional event data and normal TRBs,
2050 * since data in control transfers will never get bigger than 16MB
2051 * XXX: can we get a buffer that crosses 64KB boundaries?
2052 */
2053 if (urb->transfer_buffer_length > 0)
2054 num_trbs++;
23e3be11 2055 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index, num_trbs,
d0e96f5a
SS
2056 urb, &td, mem_flags);
2057 if (ret < 0)
2058 return ret;
2059
2060 /*
2061 * Don't give the first TRB to the hardware (by toggling the cycle bit)
2062 * until we've finished creating all the other TRBs. The ring's cycle
2063 * state may change as we enqueue the other TRBs, so save it too.
2064 */
2065 start_trb = &ep_ring->enqueue->generic;
2066 start_cycle = ep_ring->cycle_state;
2067
2068 /* Queue setup TRB - see section 6.4.1.2.1 */
2069 /* FIXME better way to translate setup_packet into two u32 fields? */
2070 setup = (struct usb_ctrlrequest *) urb->setup_packet;
2071 queue_trb(xhci, ep_ring, false,
2072 /* FIXME endianness is probably going to bite my ass here. */
2073 setup->bRequestType | setup->bRequest << 8 | setup->wValue << 16,
2074 setup->wIndex | setup->wLength << 16,
2075 TRB_LEN(8) | TRB_INTR_TARGET(0),
2076 /* Immediate data in pointer */
2077 TRB_IDT | TRB_TYPE(TRB_SETUP));
2078
2079 /* If there's data, queue data TRBs */
2080 field = 0;
f9dc68fe 2081 length_field = TRB_LEN(urb->transfer_buffer_length) |
04dd950d 2082 xhci_td_remainder(urb->transfer_buffer_length) |
f9dc68fe 2083 TRB_INTR_TARGET(0);
d0e96f5a
SS
2084 if (urb->transfer_buffer_length > 0) {
2085 if (setup->bRequestType & USB_DIR_IN)
2086 field |= TRB_DIR_IN;
2087 queue_trb(xhci, ep_ring, false,
2088 lower_32_bits(urb->transfer_dma),
2089 upper_32_bits(urb->transfer_dma),
f9dc68fe 2090 length_field,
d0e96f5a
SS
2091 /* Event on short tx */
2092 field | TRB_ISP | TRB_TYPE(TRB_DATA) | ep_ring->cycle_state);
2093 }
2094
2095 /* Save the DMA address of the last TRB in the TD */
2096 td->last_trb = ep_ring->enqueue;
2097
2098 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
2099 /* If the device sent data, the status stage is an OUT transfer */
2100 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
2101 field = 0;
2102 else
2103 field = TRB_DIR_IN;
2104 queue_trb(xhci, ep_ring, false,
2105 0,
2106 0,
2107 TRB_INTR_TARGET(0),
2108 /* Event on completion */
2109 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
2110
8a96c052 2111 giveback_first_trb(xhci, slot_id, ep_index, start_cycle, start_trb, td);
d0e96f5a
SS
2112 return 0;
2113}
2114
2115/**** Command Ring Operations ****/
2116
913a8a34
SS
2117/* Generic function for queueing a command TRB on the command ring.
2118 * Check to make sure there's room on the command ring for one command TRB.
2119 * Also check that there's room reserved for commands that must not fail.
2120 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
2121 * then only check for the number of reserved spots.
2122 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
2123 * because the command event handler may want to resubmit a failed command.
2124 */
2125static int queue_command(struct xhci_hcd *xhci, u32 field1, u32 field2,
2126 u32 field3, u32 field4, bool command_must_succeed)
7f84eef0 2127{
913a8a34
SS
2128 int reserved_trbs = xhci->cmd_ring_reserved_trbs;
2129 if (!command_must_succeed)
2130 reserved_trbs++;
2131
2132 if (!room_on_ring(xhci, xhci->cmd_ring, reserved_trbs)) {
7f84eef0
SS
2133 if (!in_interrupt())
2134 xhci_err(xhci, "ERR: No room for command on command ring\n");
913a8a34
SS
2135 if (command_must_succeed)
2136 xhci_err(xhci, "ERR: Reserved TRB counting for "
2137 "unfailable commands failed.\n");
7f84eef0
SS
2138 return -ENOMEM;
2139 }
2140 queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
2141 field4 | xhci->cmd_ring->cycle_state);
2142 return 0;
2143}
2144
2145/* Queue a no-op command on the command ring */
2146static int queue_cmd_noop(struct xhci_hcd *xhci)
2147{
913a8a34 2148 return queue_command(xhci, 0, 0, 0, TRB_TYPE(TRB_CMD_NOOP), false);
7f84eef0
SS
2149}
2150
2151/*
2152 * Place a no-op command on the command ring to test the command and
2153 * event ring.
2154 */
23e3be11 2155void *xhci_setup_one_noop(struct xhci_hcd *xhci)
7f84eef0
SS
2156{
2157 if (queue_cmd_noop(xhci) < 0)
2158 return NULL;
2159 xhci->noops_submitted++;
23e3be11 2160 return xhci_ring_cmd_db;
7f84eef0 2161}
3ffbba95
SS
2162
2163/* Queue a slot enable or disable request on the command ring */
23e3be11 2164int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id)
3ffbba95
SS
2165{
2166 return queue_command(xhci, 0, 0, 0,
913a8a34 2167 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
3ffbba95
SS
2168}
2169
2170/* Queue an address device command TRB */
23e3be11
SS
2171int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
2172 u32 slot_id)
3ffbba95 2173{
8e595a5d
SS
2174 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
2175 upper_32_bits(in_ctx_ptr), 0,
913a8a34
SS
2176 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id),
2177 false);
3ffbba95 2178}
f94e0186
SS
2179
2180/* Queue a configure endpoint command TRB */
23e3be11 2181int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
913a8a34 2182 u32 slot_id, bool command_must_succeed)
f94e0186 2183{
8e595a5d
SS
2184 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
2185 upper_32_bits(in_ctx_ptr), 0,
913a8a34
SS
2186 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
2187 command_must_succeed);
f94e0186 2188}
ae636747 2189
f2217e8e
SS
2190/* Queue an evaluate context command TRB */
2191int xhci_queue_evaluate_context(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
2192 u32 slot_id)
2193{
2194 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
2195 upper_32_bits(in_ctx_ptr), 0,
913a8a34
SS
2196 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
2197 false);
f2217e8e
SS
2198}
2199
23e3be11 2200int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id,
ae636747
SS
2201 unsigned int ep_index)
2202{
2203 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
2204 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
2205 u32 type = TRB_TYPE(TRB_STOP_RING);
2206
2207 return queue_command(xhci, 0, 0, 0,
913a8a34 2208 trb_slot_id | trb_ep_index | type, false);
ae636747
SS
2209}
2210
2211/* Set Transfer Ring Dequeue Pointer command.
2212 * This should not be used for endpoints that have streams enabled.
2213 */
2214static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
2215 unsigned int ep_index, struct xhci_segment *deq_seg,
2216 union xhci_trb *deq_ptr, u32 cycle_state)
2217{
2218 dma_addr_t addr;
2219 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
2220 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
2221 u32 type = TRB_TYPE(TRB_SET_DEQ);
2222
23e3be11 2223 addr = xhci_trb_virt_to_dma(deq_seg, deq_ptr);
c92bcfa7 2224 if (addr == 0) {
ae636747 2225 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
700e2052
GKH
2226 xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
2227 deq_seg, deq_ptr);
c92bcfa7
SS
2228 return 0;
2229 }
8e595a5d
SS
2230 return queue_command(xhci, lower_32_bits(addr) | cycle_state,
2231 upper_32_bits(addr), 0,
913a8a34 2232 trb_slot_id | trb_ep_index | type, false);
ae636747 2233}
a1587d97
SS
2234
2235int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id,
2236 unsigned int ep_index)
2237{
2238 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
2239 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
2240 u32 type = TRB_TYPE(TRB_RESET_EP);
2241
913a8a34
SS
2242 return queue_command(xhci, 0, 0, 0, trb_slot_id | trb_ep_index | type,
2243 false);
a1587d97 2244}