]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/spi/spi_bfin5xx.c
Merge git://git.kernel.org/pub/scm/linux/kernel/git/davem/net-2.6
[net-next-2.6.git] / drivers / spi / spi_bfin5xx.c
CommitLineData
a5f6abd4 1/*
26fdc1f0 2 * Blackfin On-Chip SPI Driver
a5f6abd4 3 *
9c0a788b 4 * Copyright 2004-2010 Analog Devices Inc.
a5f6abd4 5 *
26fdc1f0 6 * Enter bugs at http://blackfin.uclinux.org/
a5f6abd4 7 *
26fdc1f0 8 * Licensed under the GPL-2 or later.
a5f6abd4
WB
9 */
10
11#include <linux/init.h>
12#include <linux/module.h>
131b17d4 13#include <linux/delay.h>
a5f6abd4 14#include <linux/device.h>
5a0e3ad6 15#include <linux/slab.h>
131b17d4 16#include <linux/io.h>
a5f6abd4 17#include <linux/ioport.h>
131b17d4 18#include <linux/irq.h>
a5f6abd4
WB
19#include <linux/errno.h>
20#include <linux/interrupt.h>
21#include <linux/platform_device.h>
22#include <linux/dma-mapping.h>
23#include <linux/spi/spi.h>
24#include <linux/workqueue.h>
a5f6abd4 25
a5f6abd4 26#include <asm/dma.h>
131b17d4 27#include <asm/portmux.h>
a5f6abd4 28#include <asm/bfin5xx_spi.h>
8cf5858c
VM
29#include <asm/cacheflush.h>
30
a32c691d
BW
31#define DRV_NAME "bfin-spi"
32#define DRV_AUTHOR "Bryan Wu, Luke Yang"
138f97cd 33#define DRV_DESC "Blackfin on-chip SPI Controller Driver"
a32c691d
BW
34#define DRV_VERSION "1.0"
35
36MODULE_AUTHOR(DRV_AUTHOR);
37MODULE_DESCRIPTION(DRV_DESC);
a5f6abd4
WB
38MODULE_LICENSE("GPL");
39
bb90eb00
BW
40#define START_STATE ((void *)0)
41#define RUNNING_STATE ((void *)1)
42#define DONE_STATE ((void *)2)
43#define ERROR_STATE ((void *)-1)
a5f6abd4 44
9c0a788b 45struct bfin_spi_master_data;
9c4542c7 46
9c0a788b
MF
47struct bfin_spi_transfer_ops {
48 void (*write) (struct bfin_spi_master_data *);
49 void (*read) (struct bfin_spi_master_data *);
50 void (*duplex) (struct bfin_spi_master_data *);
9c4542c7
MF
51};
52
9c0a788b 53struct bfin_spi_master_data {
a5f6abd4
WB
54 /* Driver model hookup */
55 struct platform_device *pdev;
56
57 /* SPI framework hookup */
58 struct spi_master *master;
59
bb90eb00 60 /* Regs base of SPI controller */
f452126c 61 void __iomem *regs_base;
bb90eb00 62
003d9226
BW
63 /* Pin request list */
64 u16 *pin_req;
65
a5f6abd4
WB
66 /* BFIN hookup */
67 struct bfin5xx_spi_master *master_info;
68
69 /* Driver message queue */
70 struct workqueue_struct *workqueue;
71 struct work_struct pump_messages;
72 spinlock_t lock;
73 struct list_head queue;
74 int busy;
f4f50c3f 75 bool running;
a5f6abd4
WB
76
77 /* Message Transfer pump */
78 struct tasklet_struct pump_transfers;
79
80 /* Current message transfer state info */
81 struct spi_message *cur_msg;
82 struct spi_transfer *cur_transfer;
9c0a788b 83 struct bfin_spi_slave_data *cur_chip;
a5f6abd4
WB
84 size_t len_in_bytes;
85 size_t len;
86 void *tx;
87 void *tx_end;
88 void *rx;
89 void *rx_end;
bb90eb00
BW
90
91 /* DMA stuffs */
92 int dma_channel;
a5f6abd4 93 int dma_mapped;
bb90eb00 94 int dma_requested;
a5f6abd4
WB
95 dma_addr_t rx_dma;
96 dma_addr_t tx_dma;
bb90eb00 97
f6a6d966
YL
98 int irq_requested;
99 int spi_irq;
100
a5f6abd4
WB
101 size_t rx_map_len;
102 size_t tx_map_len;
103 u8 n_bytes;
b052fd0a
BS
104 u16 ctrl_reg;
105 u16 flag_reg;
106
fad91c89 107 int cs_change;
9c0a788b 108 const struct bfin_spi_transfer_ops *ops;
a5f6abd4
WB
109};
110
9c0a788b 111struct bfin_spi_slave_data {
a5f6abd4
WB
112 u16 ctl_reg;
113 u16 baud;
114 u16 flag;
115
116 u8 chip_select_num;
a5f6abd4 117 u8 enable_dma;
62310e51 118 u16 cs_chg_udelay; /* Some devices require > 255usec delay */
42c78b2b 119 u32 cs_gpio;
93b61bdd 120 u16 idle_tx_val;
f6a6d966 121 u8 pio_interrupt; /* use spi data irq */
9c0a788b 122 const struct bfin_spi_transfer_ops *ops;
a5f6abd4
WB
123};
124
bb90eb00 125#define DEFINE_SPI_REG(reg, off) \
9c0a788b 126static inline u16 read_##reg(struct bfin_spi_master_data *drv_data) \
bb90eb00 127 { return bfin_read16(drv_data->regs_base + off); } \
9c0a788b 128static inline void write_##reg(struct bfin_spi_master_data *drv_data, u16 v) \
bb90eb00
BW
129 { bfin_write16(drv_data->regs_base + off, v); }
130
131DEFINE_SPI_REG(CTRL, 0x00)
132DEFINE_SPI_REG(FLAG, 0x04)
133DEFINE_SPI_REG(STAT, 0x08)
134DEFINE_SPI_REG(TDBR, 0x0C)
135DEFINE_SPI_REG(RDBR, 0x10)
136DEFINE_SPI_REG(BAUD, 0x14)
137DEFINE_SPI_REG(SHAW, 0x18)
138
9c0a788b 139static void bfin_spi_enable(struct bfin_spi_master_data *drv_data)
a5f6abd4
WB
140{
141 u16 cr;
142
bb90eb00
BW
143 cr = read_CTRL(drv_data);
144 write_CTRL(drv_data, (cr | BIT_CTL_ENABLE));
a5f6abd4
WB
145}
146
9c0a788b 147static void bfin_spi_disable(struct bfin_spi_master_data *drv_data)
a5f6abd4
WB
148{
149 u16 cr;
150
bb90eb00
BW
151 cr = read_CTRL(drv_data);
152 write_CTRL(drv_data, (cr & (~BIT_CTL_ENABLE)));
a5f6abd4
WB
153}
154
155/* Caculate the SPI_BAUD register value based on input HZ */
156static u16 hz_to_spi_baud(u32 speed_hz)
157{
158 u_long sclk = get_sclk();
159 u16 spi_baud = (sclk / (2 * speed_hz));
160
161 if ((sclk % (2 * speed_hz)) > 0)
162 spi_baud++;
163
7513e006
MH
164 if (spi_baud < MIN_SPI_BAUD_VAL)
165 spi_baud = MIN_SPI_BAUD_VAL;
166
a5f6abd4
WB
167 return spi_baud;
168}
169
9c0a788b 170static int bfin_spi_flush(struct bfin_spi_master_data *drv_data)
a5f6abd4
WB
171{
172 unsigned long limit = loops_per_jiffy << 1;
173
174 /* wait for stop and clear stat */
b4bd2aba 175 while (!(read_STAT(drv_data) & BIT_STAT_SPIF) && --limit)
d8c05008 176 cpu_relax();
a5f6abd4 177
bb90eb00 178 write_STAT(drv_data, BIT_STAT_CLR);
a5f6abd4
WB
179
180 return limit;
181}
182
fad91c89 183/* Chip select operation functions for cs_change flag */
9c0a788b 184static void bfin_spi_cs_active(struct bfin_spi_master_data *drv_data, struct bfin_spi_slave_data *chip)
fad91c89 185{
d3cc71f7 186 if (likely(chip->chip_select_num < MAX_CTRL_CS)) {
42c78b2b 187 u16 flag = read_FLAG(drv_data);
fad91c89 188
8221610e 189 flag &= ~chip->flag;
fad91c89 190
42c78b2b
MH
191 write_FLAG(drv_data, flag);
192 } else {
193 gpio_set_value(chip->cs_gpio, 0);
194 }
fad91c89
BW
195}
196
9c0a788b
MF
197static void bfin_spi_cs_deactive(struct bfin_spi_master_data *drv_data,
198 struct bfin_spi_slave_data *chip)
fad91c89 199{
d3cc71f7 200 if (likely(chip->chip_select_num < MAX_CTRL_CS)) {
42c78b2b 201 u16 flag = read_FLAG(drv_data);
fad91c89 202
8221610e 203 flag |= chip->flag;
fad91c89 204
42c78b2b
MH
205 write_FLAG(drv_data, flag);
206 } else {
207 gpio_set_value(chip->cs_gpio, 1);
208 }
62310e51
BW
209
210 /* Move delay here for consistency */
211 if (chip->cs_chg_udelay)
212 udelay(chip->cs_chg_udelay);
fad91c89
BW
213}
214
8221610e 215/* enable or disable the pin muxed by GPIO and SPI CS to work as SPI CS */
9c0a788b
MF
216static inline void bfin_spi_cs_enable(struct bfin_spi_master_data *drv_data,
217 struct bfin_spi_slave_data *chip)
8221610e 218{
d3cc71f7
BS
219 if (chip->chip_select_num < MAX_CTRL_CS) {
220 u16 flag = read_FLAG(drv_data);
8221610e 221
d3cc71f7 222 flag |= (chip->flag >> 8);
8221610e 223
d3cc71f7
BS
224 write_FLAG(drv_data, flag);
225 }
8221610e
BS
226}
227
9c0a788b
MF
228static inline void bfin_spi_cs_disable(struct bfin_spi_master_data *drv_data,
229 struct bfin_spi_slave_data *chip)
8221610e 230{
d3cc71f7
BS
231 if (chip->chip_select_num < MAX_CTRL_CS) {
232 u16 flag = read_FLAG(drv_data);
8221610e 233
d3cc71f7 234 flag &= ~(chip->flag >> 8);
8221610e 235
d3cc71f7
BS
236 write_FLAG(drv_data, flag);
237 }
8221610e
BS
238}
239
a5f6abd4 240/* stop controller and re-config current chip*/
9c0a788b 241static void bfin_spi_restore_state(struct bfin_spi_master_data *drv_data)
a5f6abd4 242{
9c0a788b 243 struct bfin_spi_slave_data *chip = drv_data->cur_chip;
12e17c42 244
a5f6abd4 245 /* Clear status and disable clock */
bb90eb00 246 write_STAT(drv_data, BIT_STAT_CLR);
a5f6abd4 247 bfin_spi_disable(drv_data);
88b40369 248 dev_dbg(&drv_data->pdev->dev, "restoring spi ctl state\n");
a5f6abd4 249
9677b0de
BS
250 SSYNC();
251
5fec5b5a 252 /* Load the registers */
bb90eb00 253 write_CTRL(drv_data, chip->ctl_reg);
092e1fda 254 write_BAUD(drv_data, chip->baud);
cc487e73
SZ
255
256 bfin_spi_enable(drv_data);
138f97cd 257 bfin_spi_cs_active(drv_data, chip);
a5f6abd4
WB
258}
259
93b61bdd 260/* used to kick off transfer in rx mode and read unwanted RX data */
9c0a788b 261static inline void bfin_spi_dummy_read(struct bfin_spi_master_data *drv_data)
a5f6abd4 262{
93b61bdd 263 (void) read_RDBR(drv_data);
a5f6abd4
WB
264}
265
9c0a788b 266static void bfin_spi_u8_writer(struct bfin_spi_master_data *drv_data)
a5f6abd4 267{
93b61bdd
WM
268 /* clear RXS (we check for RXS inside the loop) */
269 bfin_spi_dummy_read(drv_data);
cc487e73 270
a5f6abd4 271 while (drv_data->tx < drv_data->tx_end) {
93b61bdd
WM
272 write_TDBR(drv_data, (*(u8 *) (drv_data->tx++)));
273 /* wait until transfer finished.
274 checking SPIF or TXS may not guarantee transfer completion */
275 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
d8c05008 276 cpu_relax();
93b61bdd
WM
277 /* discard RX data and clear RXS */
278 bfin_spi_dummy_read(drv_data);
a5f6abd4 279 }
a5f6abd4
WB
280}
281
9c0a788b 282static void bfin_spi_u8_reader(struct bfin_spi_master_data *drv_data)
a5f6abd4 283{
93b61bdd 284 u16 tx_val = drv_data->cur_chip->idle_tx_val;
a5f6abd4 285
93b61bdd 286 /* discard old RX data and clear RXS */
138f97cd 287 bfin_spi_dummy_read(drv_data);
cc487e73 288
93b61bdd
WM
289 while (drv_data->rx < drv_data->rx_end) {
290 write_TDBR(drv_data, tx_val);
bb90eb00 291 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
d8c05008 292 cpu_relax();
93b61bdd 293 *(u8 *) (drv_data->rx++) = read_RDBR(drv_data);
a5f6abd4 294 }
a5f6abd4
WB
295}
296
9c0a788b 297static void bfin_spi_u8_duplex(struct bfin_spi_master_data *drv_data)
a5f6abd4 298{
93b61bdd
WM
299 /* discard old RX data and clear RXS */
300 bfin_spi_dummy_read(drv_data);
301
a5f6abd4 302 while (drv_data->rx < drv_data->rx_end) {
93b61bdd 303 write_TDBR(drv_data, (*(u8 *) (drv_data->tx++)));
bb90eb00 304 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
d8c05008 305 cpu_relax();
93b61bdd 306 *(u8 *) (drv_data->rx++) = read_RDBR(drv_data);
a5f6abd4
WB
307 }
308}
309
9c0a788b 310static const struct bfin_spi_transfer_ops bfin_bfin_spi_transfer_ops_u8 = {
9c4542c7
MF
311 .write = bfin_spi_u8_writer,
312 .read = bfin_spi_u8_reader,
313 .duplex = bfin_spi_u8_duplex,
314};
315
9c0a788b 316static void bfin_spi_u16_writer(struct bfin_spi_master_data *drv_data)
a5f6abd4 317{
93b61bdd
WM
318 /* clear RXS (we check for RXS inside the loop) */
319 bfin_spi_dummy_read(drv_data);
88b40369 320
a5f6abd4 321 while (drv_data->tx < drv_data->tx_end) {
bb90eb00 322 write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
a5f6abd4 323 drv_data->tx += 2;
93b61bdd
WM
324 /* wait until transfer finished.
325 checking SPIF or TXS may not guarantee transfer completion */
326 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
327 cpu_relax();
328 /* discard RX data and clear RXS */
329 bfin_spi_dummy_read(drv_data);
a5f6abd4 330 }
a5f6abd4
WB
331}
332
9c0a788b 333static void bfin_spi_u16_reader(struct bfin_spi_master_data *drv_data)
a5f6abd4 334{
93b61bdd 335 u16 tx_val = drv_data->cur_chip->idle_tx_val;
cc487e73 336
93b61bdd 337 /* discard old RX data and clear RXS */
138f97cd 338 bfin_spi_dummy_read(drv_data);
a5f6abd4 339
93b61bdd
WM
340 while (drv_data->rx < drv_data->rx_end) {
341 write_TDBR(drv_data, tx_val);
bb90eb00 342 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
d8c05008 343 cpu_relax();
bb90eb00 344 *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
a5f6abd4
WB
345 drv_data->rx += 2;
346 }
a5f6abd4
WB
347}
348
9c0a788b 349static void bfin_spi_u16_duplex(struct bfin_spi_master_data *drv_data)
a5f6abd4 350{
93b61bdd
WM
351 /* discard old RX data and clear RXS */
352 bfin_spi_dummy_read(drv_data);
353
354 while (drv_data->rx < drv_data->rx_end) {
bb90eb00 355 write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
93b61bdd 356 drv_data->tx += 2;
bb90eb00 357 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
d8c05008 358 cpu_relax();
bb90eb00 359 *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
a5f6abd4 360 drv_data->rx += 2;
a5f6abd4
WB
361 }
362}
363
9c0a788b 364static const struct bfin_spi_transfer_ops bfin_bfin_spi_transfer_ops_u16 = {
9c4542c7
MF
365 .write = bfin_spi_u16_writer,
366 .read = bfin_spi_u16_reader,
367 .duplex = bfin_spi_u16_duplex,
368};
369
e3595405 370/* test if there is more transfer to be done */
9c0a788b 371static void *bfin_spi_next_transfer(struct bfin_spi_master_data *drv_data)
a5f6abd4
WB
372{
373 struct spi_message *msg = drv_data->cur_msg;
374 struct spi_transfer *trans = drv_data->cur_transfer;
375
376 /* Move to next transfer */
377 if (trans->transfer_list.next != &msg->transfers) {
378 drv_data->cur_transfer =
379 list_entry(trans->transfer_list.next,
380 struct spi_transfer, transfer_list);
381 return RUNNING_STATE;
382 } else
383 return DONE_STATE;
384}
385
386/*
387 * caller already set message->status;
388 * dma and pio irqs are blocked give finished message back
389 */
9c0a788b 390static void bfin_spi_giveback(struct bfin_spi_master_data *drv_data)
a5f6abd4 391{
9c0a788b 392 struct bfin_spi_slave_data *chip = drv_data->cur_chip;
a5f6abd4
WB
393 struct spi_transfer *last_transfer;
394 unsigned long flags;
395 struct spi_message *msg;
396
397 spin_lock_irqsave(&drv_data->lock, flags);
398 msg = drv_data->cur_msg;
399 drv_data->cur_msg = NULL;
400 drv_data->cur_transfer = NULL;
401 drv_data->cur_chip = NULL;
402 queue_work(drv_data->workqueue, &drv_data->pump_messages);
403 spin_unlock_irqrestore(&drv_data->lock, flags);
404
405 last_transfer = list_entry(msg->transfers.prev,
406 struct spi_transfer, transfer_list);
407
408 msg->state = NULL;
409
fad91c89 410 if (!drv_data->cs_change)
138f97cd 411 bfin_spi_cs_deactive(drv_data, chip);
fad91c89 412
b9b2a76a
YL
413 /* Not stop spi in autobuffer mode */
414 if (drv_data->tx_dma != 0xFFFF)
415 bfin_spi_disable(drv_data);
416
a5f6abd4
WB
417 if (msg->complete)
418 msg->complete(msg->context);
419}
420
f6a6d966
YL
421/* spi data irq handler */
422static irqreturn_t bfin_spi_pio_irq_handler(int irq, void *dev_id)
423{
9c0a788b
MF
424 struct bfin_spi_master_data *drv_data = dev_id;
425 struct bfin_spi_slave_data *chip = drv_data->cur_chip;
f6a6d966
YL
426 struct spi_message *msg = drv_data->cur_msg;
427 int n_bytes = drv_data->n_bytes;
428
429 /* wait until transfer finished. */
430 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
431 cpu_relax();
432
433 if ((drv_data->tx && drv_data->tx >= drv_data->tx_end) ||
434 (drv_data->rx && drv_data->rx >= (drv_data->rx_end - n_bytes))) {
435 /* last read */
436 if (drv_data->rx) {
437 dev_dbg(&drv_data->pdev->dev, "last read\n");
438 if (n_bytes == 2)
439 *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
440 else if (n_bytes == 1)
441 *(u8 *) (drv_data->rx) = read_RDBR(drv_data);
442 drv_data->rx += n_bytes;
443 }
444
445 msg->actual_length += drv_data->len_in_bytes;
446 if (drv_data->cs_change)
447 bfin_spi_cs_deactive(drv_data, chip);
448 /* Move to next transfer */
449 msg->state = bfin_spi_next_transfer(drv_data);
450
7370ed6b 451 disable_irq_nosync(drv_data->spi_irq);
f6a6d966
YL
452
453 /* Schedule transfer tasklet */
454 tasklet_schedule(&drv_data->pump_transfers);
455 return IRQ_HANDLED;
456 }
457
458 if (drv_data->rx && drv_data->tx) {
459 /* duplex */
460 dev_dbg(&drv_data->pdev->dev, "duplex: write_TDBR\n");
461 if (drv_data->n_bytes == 2) {
462 *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
463 write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
464 } else if (drv_data->n_bytes == 1) {
465 *(u8 *) (drv_data->rx) = read_RDBR(drv_data);
466 write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
467 }
468 } else if (drv_data->rx) {
469 /* read */
470 dev_dbg(&drv_data->pdev->dev, "read: write_TDBR\n");
471 if (drv_data->n_bytes == 2)
472 *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
473 else if (drv_data->n_bytes == 1)
474 *(u8 *) (drv_data->rx) = read_RDBR(drv_data);
475 write_TDBR(drv_data, chip->idle_tx_val);
476 } else if (drv_data->tx) {
477 /* write */
478 dev_dbg(&drv_data->pdev->dev, "write: write_TDBR\n");
479 bfin_spi_dummy_read(drv_data);
480 if (drv_data->n_bytes == 2)
481 write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
482 else if (drv_data->n_bytes == 1)
483 write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
484 }
485
486 if (drv_data->tx)
487 drv_data->tx += n_bytes;
488 if (drv_data->rx)
489 drv_data->rx += n_bytes;
490
491 return IRQ_HANDLED;
492}
493
138f97cd 494static irqreturn_t bfin_spi_dma_irq_handler(int irq, void *dev_id)
a5f6abd4 495{
9c0a788b
MF
496 struct bfin_spi_master_data *drv_data = dev_id;
497 struct bfin_spi_slave_data *chip = drv_data->cur_chip;
bb90eb00 498 struct spi_message *msg = drv_data->cur_msg;
aaaf939c 499 unsigned long timeout;
d24bd1d0 500 unsigned short dmastat = get_dma_curr_irqstat(drv_data->dma_channel);
04b95d2f 501 u16 spistat = read_STAT(drv_data);
a5f6abd4 502
d24bd1d0
MF
503 dev_dbg(&drv_data->pdev->dev,
504 "in dma_irq_handler dmastat:0x%x spistat:0x%x\n",
505 dmastat, spistat);
506
bb90eb00 507 clear_dma_irqstat(drv_data->dma_channel);
a5f6abd4
WB
508
509 /*
d6fe89b0
BW
510 * wait for the last transaction shifted out. HRM states:
511 * at this point there may still be data in the SPI DMA FIFO waiting
512 * to be transmitted ... software needs to poll TXS in the SPI_STAT
513 * register until it goes low for 2 successive reads
a5f6abd4
WB
514 */
515 if (drv_data->tx != NULL) {
90008a64
MF
516 while ((read_STAT(drv_data) & BIT_STAT_TXS) ||
517 (read_STAT(drv_data) & BIT_STAT_TXS))
d8c05008 518 cpu_relax();
a5f6abd4
WB
519 }
520
aaaf939c
MF
521 dev_dbg(&drv_data->pdev->dev,
522 "in dma_irq_handler dmastat:0x%x spistat:0x%x\n",
523 dmastat, read_STAT(drv_data));
524
525 timeout = jiffies + HZ;
90008a64 526 while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
aaaf939c
MF
527 if (!time_before(jiffies, timeout)) {
528 dev_warn(&drv_data->pdev->dev, "timeout waiting for SPIF");
529 break;
530 } else
531 cpu_relax();
a5f6abd4 532
90008a64 533 if ((dmastat & DMA_ERR) && (spistat & BIT_STAT_RBSY)) {
04b95d2f
MF
534 msg->state = ERROR_STATE;
535 dev_err(&drv_data->pdev->dev, "dma receive: fifo/buffer overflow\n");
536 } else {
537 msg->actual_length += drv_data->len_in_bytes;
a5f6abd4 538
04b95d2f 539 if (drv_data->cs_change)
138f97cd 540 bfin_spi_cs_deactive(drv_data, chip);
fad91c89 541
04b95d2f 542 /* Move to next transfer */
138f97cd 543 msg->state = bfin_spi_next_transfer(drv_data);
04b95d2f 544 }
a5f6abd4
WB
545
546 /* Schedule transfer tasklet */
547 tasklet_schedule(&drv_data->pump_transfers);
548
549 /* free the irq handler before next transfer */
88b40369
BW
550 dev_dbg(&drv_data->pdev->dev,
551 "disable dma channel irq%d\n",
bb90eb00 552 drv_data->dma_channel);
a75bd65b 553 dma_disable_irq_nosync(drv_data->dma_channel);
a5f6abd4
WB
554
555 return IRQ_HANDLED;
556}
557
138f97cd 558static void bfin_spi_pump_transfers(unsigned long data)
a5f6abd4 559{
9c0a788b 560 struct bfin_spi_master_data *drv_data = (struct bfin_spi_master_data *)data;
a5f6abd4
WB
561 struct spi_message *message = NULL;
562 struct spi_transfer *transfer = NULL;
563 struct spi_transfer *previous = NULL;
9c0a788b 564 struct bfin_spi_slave_data *chip = NULL;
033f44bd 565 unsigned int bits_per_word;
5e8592dc 566 u16 cr, cr_width, dma_width, dma_config;
a5f6abd4 567 u32 tranf_success = 1;
8eeb12e5 568 u8 full_duplex = 0;
a5f6abd4
WB
569
570 /* Get current state information */
571 message = drv_data->cur_msg;
572 transfer = drv_data->cur_transfer;
573 chip = drv_data->cur_chip;
092e1fda 574
a5f6abd4
WB
575 /*
576 * if msg is error or done, report it back using complete() callback
577 */
578
579 /* Handle for abort */
580 if (message->state == ERROR_STATE) {
d24bd1d0 581 dev_dbg(&drv_data->pdev->dev, "transfer: we've hit an error\n");
a5f6abd4 582 message->status = -EIO;
138f97cd 583 bfin_spi_giveback(drv_data);
a5f6abd4
WB
584 return;
585 }
586
587 /* Handle end of message */
588 if (message->state == DONE_STATE) {
d24bd1d0 589 dev_dbg(&drv_data->pdev->dev, "transfer: all done!\n");
a5f6abd4 590 message->status = 0;
138f97cd 591 bfin_spi_giveback(drv_data);
a5f6abd4
WB
592 return;
593 }
594
595 /* Delay if requested at end of transfer */
596 if (message->state == RUNNING_STATE) {
d24bd1d0 597 dev_dbg(&drv_data->pdev->dev, "transfer: still running ...\n");
a5f6abd4
WB
598 previous = list_entry(transfer->transfer_list.prev,
599 struct spi_transfer, transfer_list);
600 if (previous->delay_usecs)
601 udelay(previous->delay_usecs);
602 }
603
ab09e040 604 /* Flush any existing transfers that may be sitting in the hardware */
138f97cd 605 if (bfin_spi_flush(drv_data) == 0) {
a5f6abd4
WB
606 dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n");
607 message->status = -EIO;
138f97cd 608 bfin_spi_giveback(drv_data);
a5f6abd4
WB
609 return;
610 }
611
93b61bdd
WM
612 if (transfer->len == 0) {
613 /* Move to next transfer of this msg */
614 message->state = bfin_spi_next_transfer(drv_data);
615 /* Schedule next transfer tasklet */
616 tasklet_schedule(&drv_data->pump_transfers);
617 }
618
a5f6abd4
WB
619 if (transfer->tx_buf != NULL) {
620 drv_data->tx = (void *)transfer->tx_buf;
621 drv_data->tx_end = drv_data->tx + transfer->len;
88b40369
BW
622 dev_dbg(&drv_data->pdev->dev, "tx_buf is %p, tx_end is %p\n",
623 transfer->tx_buf, drv_data->tx_end);
a5f6abd4
WB
624 } else {
625 drv_data->tx = NULL;
626 }
627
628 if (transfer->rx_buf != NULL) {
8eeb12e5 629 full_duplex = transfer->tx_buf != NULL;
a5f6abd4
WB
630 drv_data->rx = transfer->rx_buf;
631 drv_data->rx_end = drv_data->rx + transfer->len;
88b40369
BW
632 dev_dbg(&drv_data->pdev->dev, "rx_buf is %p, rx_end is %p\n",
633 transfer->rx_buf, drv_data->rx_end);
a5f6abd4
WB
634 } else {
635 drv_data->rx = NULL;
636 }
637
638 drv_data->rx_dma = transfer->rx_dma;
639 drv_data->tx_dma = transfer->tx_dma;
640 drv_data->len_in_bytes = transfer->len;
fad91c89 641 drv_data->cs_change = transfer->cs_change;
a5f6abd4 642
092e1fda 643 /* Bits per word setup */
033f44bd
MF
644 bits_per_word = transfer->bits_per_word ? : message->spi->bits_per_word;
645 if (bits_per_word == 8) {
092e1fda 646 drv_data->n_bytes = 1;
5e8592dc
MF
647 drv_data->len = transfer->len;
648 cr_width = 0;
9c0a788b 649 drv_data->ops = &bfin_bfin_spi_transfer_ops_u8;
2e768659 650 } else if (bits_per_word == 16) {
092e1fda 651 drv_data->n_bytes = 2;
5e8592dc
MF
652 drv_data->len = (transfer->len) >> 1;
653 cr_width = BIT_CTL_WORDSIZE;
9c0a788b 654 drv_data->ops = &bfin_bfin_spi_transfer_ops_u16;
2e768659
BL
655 } else {
656 dev_err(&drv_data->pdev->dev, "transfer: unsupported bits_per_word\n");
657 message->status = -EINVAL;
658 bfin_spi_giveback(drv_data);
659 return;
092e1fda 660 }
5e8592dc
MF
661 cr = read_CTRL(drv_data) & ~(BIT_CTL_TIMOD | BIT_CTL_WORDSIZE);
662 cr |= cr_width;
092e1fda
BW
663 write_CTRL(drv_data, cr);
664
4fb98efa 665 dev_dbg(&drv_data->pdev->dev,
9c4542c7 666 "transfer: drv_data->ops is %p, chip->ops is %p, u8_ops is %p\n",
9c0a788b 667 drv_data->ops, chip->ops, &bfin_bfin_spi_transfer_ops_u8);
a5f6abd4 668
a5f6abd4
WB
669 message->state = RUNNING_STATE;
670 dma_config = 0;
671
092e1fda
BW
672 /* Speed setup (surely valid because already checked) */
673 if (transfer->speed_hz)
674 write_BAUD(drv_data, hz_to_spi_baud(transfer->speed_hz));
675 else
676 write_BAUD(drv_data, chip->baud);
677
bb90eb00 678 write_STAT(drv_data, BIT_STAT_CLR);
e72dcde7 679 bfin_spi_cs_active(drv_data, chip);
a5f6abd4 680
88b40369
BW
681 dev_dbg(&drv_data->pdev->dev,
682 "now pumping a transfer: width is %d, len is %d\n",
5e8592dc 683 cr_width, transfer->len);
a5f6abd4
WB
684
685 /*
8cf5858c
VM
686 * Try to map dma buffer and do a dma transfer. If successful use,
687 * different way to r/w according to the enable_dma settings and if
688 * we are not doing a full duplex transfer (since the hardware does
689 * not support full duplex DMA transfers).
a5f6abd4 690 */
8eeb12e5
VM
691 if (!full_duplex && drv_data->cur_chip->enable_dma
692 && drv_data->len > 6) {
a5f6abd4 693
11d6f599 694 unsigned long dma_start_addr, flags;
7aec3566 695
bb90eb00
BW
696 disable_dma(drv_data->dma_channel);
697 clear_dma_irqstat(drv_data->dma_channel);
a5f6abd4
WB
698
699 /* config dma channel */
88b40369 700 dev_dbg(&drv_data->pdev->dev, "doing dma transfer\n");
7aec3566 701 set_dma_x_count(drv_data->dma_channel, drv_data->len);
5e8592dc 702 if (cr_width == BIT_CTL_WORDSIZE) {
bb90eb00 703 set_dma_x_modify(drv_data->dma_channel, 2);
a5f6abd4
WB
704 dma_width = WDSIZE_16;
705 } else {
bb90eb00 706 set_dma_x_modify(drv_data->dma_channel, 1);
a5f6abd4
WB
707 dma_width = WDSIZE_8;
708 }
709
3f479a65 710 /* poll for SPI completion before start */
bb90eb00 711 while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
d8c05008 712 cpu_relax();
3f479a65 713
a5f6abd4
WB
714 /* dirty hack for autobuffer DMA mode */
715 if (drv_data->tx_dma == 0xFFFF) {
88b40369
BW
716 dev_dbg(&drv_data->pdev->dev,
717 "doing autobuffer DMA out.\n");
a5f6abd4
WB
718
719 /* no irq in autobuffer mode */
720 dma_config =
721 (DMAFLOW_AUTO | RESTART | dma_width | DI_EN);
bb90eb00
BW
722 set_dma_config(drv_data->dma_channel, dma_config);
723 set_dma_start_addr(drv_data->dma_channel,
a32c691d 724 (unsigned long)drv_data->tx);
bb90eb00 725 enable_dma(drv_data->dma_channel);
a5f6abd4 726
07612e5f 727 /* start SPI transfer */
11d6f599 728 write_CTRL(drv_data, cr | BIT_CTL_TIMOD_DMA_TX);
07612e5f
SZ
729
730 /* just return here, there can only be one transfer
731 * in this mode
732 */
a5f6abd4 733 message->status = 0;
138f97cd 734 bfin_spi_giveback(drv_data);
a5f6abd4
WB
735 return;
736 }
737
738 /* In dma mode, rx or tx must be NULL in one transfer */
7aec3566 739 dma_config = (RESTART | dma_width | DI_EN);
a5f6abd4
WB
740 if (drv_data->rx != NULL) {
741 /* set transfer mode, and enable SPI */
d24bd1d0
MF
742 dev_dbg(&drv_data->pdev->dev, "doing DMA in to %p (size %zx)\n",
743 drv_data->rx, drv_data->len_in_bytes);
a5f6abd4 744
8cf5858c 745 /* invalidate caches, if needed */
67834fa9 746 if (bfin_addr_dcacheable((unsigned long) drv_data->rx))
8cf5858c
VM
747 invalidate_dcache_range((unsigned long) drv_data->rx,
748 (unsigned long) (drv_data->rx +
ace32865 749 drv_data->len_in_bytes));
8cf5858c 750
7aec3566
MF
751 dma_config |= WNR;
752 dma_start_addr = (unsigned long)drv_data->rx;
b31e27a6 753 cr |= BIT_CTL_TIMOD_DMA_RX | BIT_CTL_SENDOPT;
07612e5f 754
a5f6abd4 755 } else if (drv_data->tx != NULL) {
88b40369 756 dev_dbg(&drv_data->pdev->dev, "doing DMA out.\n");
a5f6abd4 757
8cf5858c 758 /* flush caches, if needed */
67834fa9 759 if (bfin_addr_dcacheable((unsigned long) drv_data->tx))
8cf5858c
VM
760 flush_dcache_range((unsigned long) drv_data->tx,
761 (unsigned long) (drv_data->tx +
ace32865 762 drv_data->len_in_bytes));
8cf5858c 763
7aec3566 764 dma_start_addr = (unsigned long)drv_data->tx;
b31e27a6 765 cr |= BIT_CTL_TIMOD_DMA_TX;
7aec3566
MF
766
767 } else
768 BUG();
769
11d6f599
MF
770 /* oh man, here there be monsters ... and i dont mean the
771 * fluffy cute ones from pixar, i mean the kind that'll eat
772 * your data, kick your dog, and love it all. do *not* try
773 * and change these lines unless you (1) heavily test DMA
774 * with SPI flashes on a loaded system (e.g. ping floods),
775 * (2) know just how broken the DMA engine interaction with
776 * the SPI peripheral is, and (3) have someone else to blame
777 * when you screw it all up anyways.
778 */
7aec3566 779 set_dma_start_addr(drv_data->dma_channel, dma_start_addr);
11d6f599
MF
780 set_dma_config(drv_data->dma_channel, dma_config);
781 local_irq_save(flags);
a963ea83 782 SSYNC();
11d6f599 783 write_CTRL(drv_data, cr);
a963ea83 784 enable_dma(drv_data->dma_channel);
11d6f599
MF
785 dma_enable_irq(drv_data->dma_channel);
786 local_irq_restore(flags);
07612e5f 787
f6a6d966
YL
788 return;
789 }
a5f6abd4 790
5e8592dc
MF
791 /*
792 * We always use SPI_WRITE mode (transfer starts with TDBR write).
793 * SPI_READ mode (transfer starts with RDBR read) seems to have
794 * problems with setting up the output value in TDBR prior to the
795 * start of the transfer.
796 */
797 write_CTRL(drv_data, cr | BIT_CTL_TXMOD);
798
f6a6d966 799 if (chip->pio_interrupt) {
5e8592dc 800 /* SPI irq should have been disabled by now */
93b61bdd 801
f6a6d966
YL
802 /* discard old RX data and clear RXS */
803 bfin_spi_dummy_read(drv_data);
a5f6abd4 804
f6a6d966
YL
805 /* start transfer */
806 if (drv_data->tx == NULL)
807 write_TDBR(drv_data, chip->idle_tx_val);
808 else {
033f44bd 809 if (bits_per_word == 8)
f6a6d966 810 write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
033f44bd 811 else
f6a6d966
YL
812 write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
813 drv_data->tx += drv_data->n_bytes;
814 }
a5f6abd4 815
f6a6d966
YL
816 /* once TDBR is empty, interrupt is triggered */
817 enable_irq(drv_data->spi_irq);
818 return;
819 }
a5f6abd4 820
f6a6d966
YL
821 /* IO mode */
822 dev_dbg(&drv_data->pdev->dev, "doing IO transfer\n");
823
f6a6d966
YL
824 if (full_duplex) {
825 /* full duplex mode */
826 BUG_ON((drv_data->tx_end - drv_data->tx) !=
827 (drv_data->rx_end - drv_data->rx));
828 dev_dbg(&drv_data->pdev->dev,
829 "IO duplex: cr is 0x%x\n", cr);
830
9c4542c7 831 drv_data->ops->duplex(drv_data);
f6a6d966
YL
832
833 if (drv_data->tx != drv_data->tx_end)
834 tranf_success = 0;
835 } else if (drv_data->tx != NULL) {
836 /* write only half duplex */
837 dev_dbg(&drv_data->pdev->dev,
838 "IO write: cr is 0x%x\n", cr);
839
9c4542c7 840 drv_data->ops->write(drv_data);
f6a6d966
YL
841
842 if (drv_data->tx != drv_data->tx_end)
843 tranf_success = 0;
844 } else if (drv_data->rx != NULL) {
845 /* read only half duplex */
846 dev_dbg(&drv_data->pdev->dev,
847 "IO read: cr is 0x%x\n", cr);
848
9c4542c7 849 drv_data->ops->read(drv_data);
f6a6d966
YL
850 if (drv_data->rx != drv_data->rx_end)
851 tranf_success = 0;
852 }
a5f6abd4 853
f6a6d966
YL
854 if (!tranf_success) {
855 dev_dbg(&drv_data->pdev->dev,
856 "IO write error!\n");
857 message->state = ERROR_STATE;
858 } else {
859 /* Update total byte transfered */
860 message->actual_length += drv_data->len_in_bytes;
861 /* Move to next transfer of this msg */
862 message->state = bfin_spi_next_transfer(drv_data);
863 if (drv_data->cs_change)
864 bfin_spi_cs_deactive(drv_data, chip);
a5f6abd4 865 }
f6a6d966
YL
866
867 /* Schedule next transfer tasklet */
868 tasklet_schedule(&drv_data->pump_transfers);
a5f6abd4
WB
869}
870
871/* pop a msg from queue and kick off real transfer */
138f97cd 872static void bfin_spi_pump_messages(struct work_struct *work)
a5f6abd4 873{
9c0a788b 874 struct bfin_spi_master_data *drv_data;
a5f6abd4
WB
875 unsigned long flags;
876
9c0a788b 877 drv_data = container_of(work, struct bfin_spi_master_data, pump_messages);
131b17d4 878
a5f6abd4
WB
879 /* Lock queue and check for queue work */
880 spin_lock_irqsave(&drv_data->lock, flags);
f4f50c3f 881 if (list_empty(&drv_data->queue) || !drv_data->running) {
a5f6abd4
WB
882 /* pumper kicked off but no work to do */
883 drv_data->busy = 0;
884 spin_unlock_irqrestore(&drv_data->lock, flags);
885 return;
886 }
887
888 /* Make sure we are not already running a message */
889 if (drv_data->cur_msg) {
890 spin_unlock_irqrestore(&drv_data->lock, flags);
891 return;
892 }
893
894 /* Extract head of queue */
895 drv_data->cur_msg = list_entry(drv_data->queue.next,
896 struct spi_message, queue);
5fec5b5a
BW
897
898 /* Setup the SSP using the per chip configuration */
899 drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi);
138f97cd 900 bfin_spi_restore_state(drv_data);
5fec5b5a 901
a5f6abd4
WB
902 list_del_init(&drv_data->cur_msg->queue);
903
904 /* Initial message state */
905 drv_data->cur_msg->state = START_STATE;
906 drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next,
907 struct spi_transfer, transfer_list);
908
5fec5b5a
BW
909 dev_dbg(&drv_data->pdev->dev, "got a message to pump, "
910 "state is set to: baud %d, flag 0x%x, ctl 0x%x\n",
911 drv_data->cur_chip->baud, drv_data->cur_chip->flag,
912 drv_data->cur_chip->ctl_reg);
131b17d4
BW
913
914 dev_dbg(&drv_data->pdev->dev,
88b40369
BW
915 "the first transfer len is %d\n",
916 drv_data->cur_transfer->len);
a5f6abd4
WB
917
918 /* Mark as busy and launch transfers */
919 tasklet_schedule(&drv_data->pump_transfers);
920
921 drv_data->busy = 1;
922 spin_unlock_irqrestore(&drv_data->lock, flags);
923}
924
925/*
926 * got a msg to transfer, queue it in drv_data->queue.
927 * And kick off message pumper
928 */
138f97cd 929static int bfin_spi_transfer(struct spi_device *spi, struct spi_message *msg)
a5f6abd4 930{
9c0a788b 931 struct bfin_spi_master_data *drv_data = spi_master_get_devdata(spi->master);
a5f6abd4
WB
932 unsigned long flags;
933
934 spin_lock_irqsave(&drv_data->lock, flags);
935
f4f50c3f 936 if (!drv_data->running) {
a5f6abd4
WB
937 spin_unlock_irqrestore(&drv_data->lock, flags);
938 return -ESHUTDOWN;
939 }
940
941 msg->actual_length = 0;
942 msg->status = -EINPROGRESS;
943 msg->state = START_STATE;
944
88b40369 945 dev_dbg(&spi->dev, "adding an msg in transfer() \n");
a5f6abd4
WB
946 list_add_tail(&msg->queue, &drv_data->queue);
947
f4f50c3f 948 if (drv_data->running && !drv_data->busy)
a5f6abd4
WB
949 queue_work(drv_data->workqueue, &drv_data->pump_messages);
950
951 spin_unlock_irqrestore(&drv_data->lock, flags);
952
953 return 0;
954}
955
12e17c42
SZ
956#define MAX_SPI_SSEL 7
957
4160bde2 958static u16 ssel[][MAX_SPI_SSEL] = {
12e17c42
SZ
959 {P_SPI0_SSEL1, P_SPI0_SSEL2, P_SPI0_SSEL3,
960 P_SPI0_SSEL4, P_SPI0_SSEL5,
961 P_SPI0_SSEL6, P_SPI0_SSEL7},
962
963 {P_SPI1_SSEL1, P_SPI1_SSEL2, P_SPI1_SSEL3,
964 P_SPI1_SSEL4, P_SPI1_SSEL5,
965 P_SPI1_SSEL6, P_SPI1_SSEL7},
966
967 {P_SPI2_SSEL1, P_SPI2_SSEL2, P_SPI2_SSEL3,
968 P_SPI2_SSEL4, P_SPI2_SSEL5,
969 P_SPI2_SSEL6, P_SPI2_SSEL7},
970};
971
ab09e040 972/* setup for devices (may be called multiple times -- not just first setup) */
138f97cd 973static int bfin_spi_setup(struct spi_device *spi)
a5f6abd4 974{
ac01e97d 975 struct bfin5xx_spi_chip *chip_info;
9c0a788b
MF
976 struct bfin_spi_slave_data *chip = NULL;
977 struct bfin_spi_master_data *drv_data = spi_master_get_devdata(spi->master);
5b47bcd4 978 u16 bfin_ctl_reg;
ac01e97d 979 int ret = -EINVAL;
a5f6abd4 980
a5f6abd4 981 /* Only alloc (or use chip_info) on first setup */
ac01e97d 982 chip_info = NULL;
a5f6abd4
WB
983 chip = spi_get_ctldata(spi);
984 if (chip == NULL) {
ac01e97d
DM
985 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
986 if (!chip) {
987 dev_err(&spi->dev, "cannot allocate chip data\n");
988 ret = -ENOMEM;
989 goto error;
990 }
a5f6abd4
WB
991
992 chip->enable_dma = 0;
993 chip_info = spi->controller_data;
994 }
995
5b47bcd4
MF
996 /* Let people set non-standard bits directly */
997 bfin_ctl_reg = BIT_CTL_OPENDRAIN | BIT_CTL_EMISO |
998 BIT_CTL_PSSE | BIT_CTL_GM | BIT_CTL_SZ;
999
a5f6abd4
WB
1000 /* chip_info isn't always needed */
1001 if (chip_info) {
2ed35516
MF
1002 /* Make sure people stop trying to set fields via ctl_reg
1003 * when they should actually be using common SPI framework.
90008a64 1004 * Currently we let through: WOM EMISO PSSE GM SZ.
2ed35516
MF
1005 * Not sure if a user actually needs/uses any of these,
1006 * but let's assume (for now) they do.
1007 */
5b47bcd4 1008 if (chip_info->ctl_reg & ~bfin_ctl_reg) {
2ed35516
MF
1009 dev_err(&spi->dev, "do not set bits in ctl_reg "
1010 "that the SPI framework manages\n");
ac01e97d 1011 goto error;
2ed35516 1012 }
a5f6abd4
WB
1013 chip->enable_dma = chip_info->enable_dma != 0
1014 && drv_data->master_info->enable_dma;
1015 chip->ctl_reg = chip_info->ctl_reg;
a5f6abd4 1016 chip->cs_chg_udelay = chip_info->cs_chg_udelay;
93b61bdd 1017 chip->idle_tx_val = chip_info->idle_tx_val;
f6a6d966 1018 chip->pio_interrupt = chip_info->pio_interrupt;
033f44bd 1019 spi->bits_per_word = chip_info->bits_per_word;
5b47bcd4
MF
1020 } else {
1021 /* force a default base state */
1022 chip->ctl_reg &= bfin_ctl_reg;
033f44bd
MF
1023 }
1024
1025 if (spi->bits_per_word != 8 && spi->bits_per_word != 16) {
1026 dev_err(&spi->dev, "%d bits_per_word is not supported\n",
1027 spi->bits_per_word);
1028 goto error;
a5f6abd4
WB
1029 }
1030
1031 /* translate common spi framework into our register */
7715aad4
MF
1032 if (spi->mode & ~(SPI_CPOL | SPI_CPHA | SPI_LSB_FIRST)) {
1033 dev_err(&spi->dev, "unsupported spi modes detected\n");
1034 goto error;
1035 }
a5f6abd4 1036 if (spi->mode & SPI_CPOL)
90008a64 1037 chip->ctl_reg |= BIT_CTL_CPOL;
a5f6abd4 1038 if (spi->mode & SPI_CPHA)
90008a64 1039 chip->ctl_reg |= BIT_CTL_CPHA;
a5f6abd4 1040 if (spi->mode & SPI_LSB_FIRST)
90008a64 1041 chip->ctl_reg |= BIT_CTL_LSBF;
a5f6abd4 1042 /* we dont support running in slave mode (yet?) */
90008a64 1043 chip->ctl_reg |= BIT_CTL_MASTER;
a5f6abd4 1044
a5f6abd4
WB
1045 /*
1046 * Notice: for blackfin, the speed_hz is the value of register
1047 * SPI_BAUD, not the real baudrate
1048 */
1049 chip->baud = hz_to_spi_baud(spi->max_speed_hz);
a5f6abd4 1050 chip->chip_select_num = spi->chip_select;
4190f6a5
BS
1051 if (chip->chip_select_num < MAX_CTRL_CS) {
1052 if (!(spi->mode & SPI_CPHA))
1053 dev_warn(&spi->dev, "Warning: SPI CPHA not set:"
1054 " Slave Select not under software control!\n"
1055 " See Documentation/blackfin/bfin-spi-notes.txt");
1056
d3cc71f7 1057 chip->flag = (1 << spi->chip_select) << 8;
4190f6a5 1058 } else
d3cc71f7 1059 chip->cs_gpio = chip->chip_select_num - MAX_CTRL_CS;
a5f6abd4 1060
f6a6d966
YL
1061 if (chip->enable_dma && chip->pio_interrupt) {
1062 dev_err(&spi->dev, "enable_dma is set, "
1063 "do not set pio_interrupt\n");
1064 goto error;
1065 }
ac01e97d
DM
1066 /*
1067 * if any one SPI chip is registered and wants DMA, request the
1068 * DMA channel for it
1069 */
1070 if (chip->enable_dma && !drv_data->dma_requested) {
1071 /* register dma irq handler */
1072 ret = request_dma(drv_data->dma_channel, "BFIN_SPI_DMA");
1073 if (ret) {
1074 dev_err(&spi->dev,
1075 "Unable to request BlackFin SPI DMA channel\n");
1076 goto error;
1077 }
1078 drv_data->dma_requested = 1;
1079
1080 ret = set_dma_callback(drv_data->dma_channel,
1081 bfin_spi_dma_irq_handler, drv_data);
1082 if (ret) {
1083 dev_err(&spi->dev, "Unable to set dma callback\n");
1084 goto error;
1085 }
1086 dma_disable_irq(drv_data->dma_channel);
1087 }
1088
f6a6d966
YL
1089 if (chip->pio_interrupt && !drv_data->irq_requested) {
1090 ret = request_irq(drv_data->spi_irq, bfin_spi_pio_irq_handler,
1091 IRQF_DISABLED, "BFIN_SPI", drv_data);
1092 if (ret) {
1093 dev_err(&spi->dev, "Unable to register spi IRQ\n");
1094 goto error;
1095 }
1096 drv_data->irq_requested = 1;
1097 /* we use write mode, spi irq has to be disabled here */
1098 disable_irq(drv_data->spi_irq);
1099 }
1100
d3cc71f7 1101 if (chip->chip_select_num >= MAX_CTRL_CS) {
ac01e97d
DM
1102 ret = gpio_request(chip->cs_gpio, spi->modalias);
1103 if (ret) {
1104 dev_err(&spi->dev, "gpio_request() error\n");
1105 goto pin_error;
1106 }
1107 gpio_direction_output(chip->cs_gpio, 1);
a5f6abd4
WB
1108 }
1109
898eb71c 1110 dev_dbg(&spi->dev, "setup spi chip %s, width is %d, dma is %d\n",
033f44bd 1111 spi->modalias, spi->bits_per_word, chip->enable_dma);
88b40369 1112 dev_dbg(&spi->dev, "ctl_reg is 0x%x, flag_reg is 0x%x\n",
a5f6abd4
WB
1113 chip->ctl_reg, chip->flag);
1114
1115 spi_set_ctldata(spi, chip);
1116
12e17c42 1117 dev_dbg(&spi->dev, "chip select number is %d\n", chip->chip_select_num);
d3cc71f7 1118 if (chip->chip_select_num < MAX_CTRL_CS) {
ac01e97d
DM
1119 ret = peripheral_request(ssel[spi->master->bus_num]
1120 [chip->chip_select_num-1], spi->modalias);
1121 if (ret) {
1122 dev_err(&spi->dev, "peripheral_request() error\n");
1123 goto pin_error;
1124 }
1125 }
12e17c42 1126
8221610e 1127 bfin_spi_cs_enable(drv_data, chip);
138f97cd 1128 bfin_spi_cs_deactive(drv_data, chip);
07612e5f 1129
a5f6abd4 1130 return 0;
ac01e97d
DM
1131
1132 pin_error:
d3cc71f7 1133 if (chip->chip_select_num >= MAX_CTRL_CS)
ac01e97d
DM
1134 gpio_free(chip->cs_gpio);
1135 else
1136 peripheral_free(ssel[spi->master->bus_num]
1137 [chip->chip_select_num - 1]);
1138 error:
1139 if (chip) {
1140 if (drv_data->dma_requested)
1141 free_dma(drv_data->dma_channel);
1142 drv_data->dma_requested = 0;
1143
1144 kfree(chip);
1145 /* prevent free 'chip' twice */
1146 spi_set_ctldata(spi, NULL);
1147 }
1148
1149 return ret;
a5f6abd4
WB
1150}
1151
1152/*
1153 * callback for spi framework.
1154 * clean driver specific data
1155 */
138f97cd 1156static void bfin_spi_cleanup(struct spi_device *spi)
a5f6abd4 1157{
9c0a788b
MF
1158 struct bfin_spi_slave_data *chip = spi_get_ctldata(spi);
1159 struct bfin_spi_master_data *drv_data = spi_master_get_devdata(spi->master);
a5f6abd4 1160
e7d02e3c
MF
1161 if (!chip)
1162 return;
1163
d3cc71f7 1164 if (chip->chip_select_num < MAX_CTRL_CS) {
12e17c42
SZ
1165 peripheral_free(ssel[spi->master->bus_num]
1166 [chip->chip_select_num-1]);
8221610e 1167 bfin_spi_cs_disable(drv_data, chip);
d3cc71f7 1168 } else
42c78b2b
MH
1169 gpio_free(chip->cs_gpio);
1170
a5f6abd4 1171 kfree(chip);
ac01e97d
DM
1172 /* prevent free 'chip' twice */
1173 spi_set_ctldata(spi, NULL);
a5f6abd4
WB
1174}
1175
9c0a788b 1176static inline int bfin_spi_init_queue(struct bfin_spi_master_data *drv_data)
a5f6abd4
WB
1177{
1178 INIT_LIST_HEAD(&drv_data->queue);
1179 spin_lock_init(&drv_data->lock);
1180
f4f50c3f 1181 drv_data->running = false;
a5f6abd4
WB
1182 drv_data->busy = 0;
1183
1184 /* init transfer tasklet */
1185 tasklet_init(&drv_data->pump_transfers,
138f97cd 1186 bfin_spi_pump_transfers, (unsigned long)drv_data);
a5f6abd4
WB
1187
1188 /* init messages workqueue */
138f97cd 1189 INIT_WORK(&drv_data->pump_messages, bfin_spi_pump_messages);
6c7377ab
KS
1190 drv_data->workqueue = create_singlethread_workqueue(
1191 dev_name(drv_data->master->dev.parent));
a5f6abd4
WB
1192 if (drv_data->workqueue == NULL)
1193 return -EBUSY;
1194
1195 return 0;
1196}
1197
9c0a788b 1198static inline int bfin_spi_start_queue(struct bfin_spi_master_data *drv_data)
a5f6abd4
WB
1199{
1200 unsigned long flags;
1201
1202 spin_lock_irqsave(&drv_data->lock, flags);
1203
f4f50c3f 1204 if (drv_data->running || drv_data->busy) {
a5f6abd4
WB
1205 spin_unlock_irqrestore(&drv_data->lock, flags);
1206 return -EBUSY;
1207 }
1208
f4f50c3f 1209 drv_data->running = true;
a5f6abd4
WB
1210 drv_data->cur_msg = NULL;
1211 drv_data->cur_transfer = NULL;
1212 drv_data->cur_chip = NULL;
1213 spin_unlock_irqrestore(&drv_data->lock, flags);
1214
1215 queue_work(drv_data->workqueue, &drv_data->pump_messages);
1216
1217 return 0;
1218}
1219
9c0a788b 1220static inline int bfin_spi_stop_queue(struct bfin_spi_master_data *drv_data)
a5f6abd4
WB
1221{
1222 unsigned long flags;
1223 unsigned limit = 500;
1224 int status = 0;
1225
1226 spin_lock_irqsave(&drv_data->lock, flags);
1227
1228 /*
1229 * This is a bit lame, but is optimized for the common execution path.
1230 * A wait_queue on the drv_data->busy could be used, but then the common
1231 * execution path (pump_messages) would be required to call wake_up or
1232 * friends on every SPI message. Do this instead
1233 */
f4f50c3f 1234 drv_data->running = false;
a5f6abd4
WB
1235 while (!list_empty(&drv_data->queue) && drv_data->busy && limit--) {
1236 spin_unlock_irqrestore(&drv_data->lock, flags);
1237 msleep(10);
1238 spin_lock_irqsave(&drv_data->lock, flags);
1239 }
1240
1241 if (!list_empty(&drv_data->queue) || drv_data->busy)
1242 status = -EBUSY;
1243
1244 spin_unlock_irqrestore(&drv_data->lock, flags);
1245
1246 return status;
1247}
1248
9c0a788b 1249static inline int bfin_spi_destroy_queue(struct bfin_spi_master_data *drv_data)
a5f6abd4
WB
1250{
1251 int status;
1252
138f97cd 1253 status = bfin_spi_stop_queue(drv_data);
a5f6abd4
WB
1254 if (status != 0)
1255 return status;
1256
1257 destroy_workqueue(drv_data->workqueue);
1258
1259 return 0;
1260}
1261
138f97cd 1262static int __init bfin_spi_probe(struct platform_device *pdev)
a5f6abd4
WB
1263{
1264 struct device *dev = &pdev->dev;
1265 struct bfin5xx_spi_master *platform_info;
1266 struct spi_master *master;
9c0a788b 1267 struct bfin_spi_master_data *drv_data;
a32c691d 1268 struct resource *res;
a5f6abd4
WB
1269 int status = 0;
1270
1271 platform_info = dev->platform_data;
1272
1273 /* Allocate master with space for drv_data */
2a045131 1274 master = spi_alloc_master(dev, sizeof(*drv_data));
a5f6abd4
WB
1275 if (!master) {
1276 dev_err(&pdev->dev, "can not alloc spi_master\n");
1277 return -ENOMEM;
1278 }
131b17d4 1279
a5f6abd4
WB
1280 drv_data = spi_master_get_devdata(master);
1281 drv_data->master = master;
1282 drv_data->master_info = platform_info;
1283 drv_data->pdev = pdev;
003d9226 1284 drv_data->pin_req = platform_info->pin_req;
a5f6abd4 1285
e7db06b5
DB
1286 /* the spi->mode bits supported by this driver: */
1287 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LSB_FIRST;
1288
a5f6abd4
WB
1289 master->bus_num = pdev->id;
1290 master->num_chipselect = platform_info->num_chipselect;
138f97cd
MF
1291 master->cleanup = bfin_spi_cleanup;
1292 master->setup = bfin_spi_setup;
1293 master->transfer = bfin_spi_transfer;
a5f6abd4 1294
a32c691d
BW
1295 /* Find and map our resources */
1296 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1297 if (res == NULL) {
1298 dev_err(dev, "Cannot get IORESOURCE_MEM\n");
1299 status = -ENOENT;
1300 goto out_error_get_res;
1301 }
1302
74947b89 1303 drv_data->regs_base = ioremap(res->start, resource_size(res));
f452126c 1304 if (drv_data->regs_base == NULL) {
a32c691d
BW
1305 dev_err(dev, "Cannot map IO\n");
1306 status = -ENXIO;
1307 goto out_error_ioremap;
1308 }
1309
f6a6d966
YL
1310 res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
1311 if (res == NULL) {
a32c691d
BW
1312 dev_err(dev, "No DMA channel specified\n");
1313 status = -ENOENT;
f6a6d966
YL
1314 goto out_error_free_io;
1315 }
1316 drv_data->dma_channel = res->start;
1317
1318 drv_data->spi_irq = platform_get_irq(pdev, 0);
1319 if (drv_data->spi_irq < 0) {
1320 dev_err(dev, "No spi pio irq specified\n");
1321 status = -ENOENT;
1322 goto out_error_free_io;
a32c691d
BW
1323 }
1324
a5f6abd4 1325 /* Initial and start queue */
138f97cd 1326 status = bfin_spi_init_queue(drv_data);
a5f6abd4 1327 if (status != 0) {
a32c691d 1328 dev_err(dev, "problem initializing queue\n");
a5f6abd4
WB
1329 goto out_error_queue_alloc;
1330 }
a32c691d 1331
138f97cd 1332 status = bfin_spi_start_queue(drv_data);
a5f6abd4 1333 if (status != 0) {
a32c691d 1334 dev_err(dev, "problem starting queue\n");
a5f6abd4
WB
1335 goto out_error_queue_alloc;
1336 }
1337
f9e522ca
VM
1338 status = peripheral_request_list(drv_data->pin_req, DRV_NAME);
1339 if (status != 0) {
1340 dev_err(&pdev->dev, ": Requesting Peripherals failed\n");
1341 goto out_error_queue_alloc;
1342 }
1343
bb8beecd
WM
1344 /* Reset SPI registers. If these registers were used by the boot loader,
1345 * the sky may fall on your head if you enable the dma controller.
1346 */
1347 write_CTRL(drv_data, BIT_CTL_CPHA | BIT_CTL_MASTER);
1348 write_FLAG(drv_data, 0xFF00);
1349
a5f6abd4
WB
1350 /* Register with the SPI framework */
1351 platform_set_drvdata(pdev, drv_data);
1352 status = spi_register_master(master);
1353 if (status != 0) {
a32c691d 1354 dev_err(dev, "problem registering spi master\n");
a5f6abd4
WB
1355 goto out_error_queue_alloc;
1356 }
a32c691d 1357
f452126c 1358 dev_info(dev, "%s, Version %s, regs_base@%p, dma channel@%d\n",
bb90eb00
BW
1359 DRV_DESC, DRV_VERSION, drv_data->regs_base,
1360 drv_data->dma_channel);
a5f6abd4
WB
1361 return status;
1362
cc2f81a6 1363out_error_queue_alloc:
138f97cd 1364 bfin_spi_destroy_queue(drv_data);
f6a6d966 1365out_error_free_io:
bb90eb00 1366 iounmap((void *) drv_data->regs_base);
a32c691d
BW
1367out_error_ioremap:
1368out_error_get_res:
a5f6abd4 1369 spi_master_put(master);
cc2f81a6 1370
a5f6abd4
WB
1371 return status;
1372}
1373
1374/* stop hardware and remove the driver */
138f97cd 1375static int __devexit bfin_spi_remove(struct platform_device *pdev)
a5f6abd4 1376{
9c0a788b 1377 struct bfin_spi_master_data *drv_data = platform_get_drvdata(pdev);
a5f6abd4
WB
1378 int status = 0;
1379
1380 if (!drv_data)
1381 return 0;
1382
1383 /* Remove the queue */
138f97cd 1384 status = bfin_spi_destroy_queue(drv_data);
a5f6abd4
WB
1385 if (status != 0)
1386 return status;
1387
1388 /* Disable the SSP at the peripheral and SOC level */
1389 bfin_spi_disable(drv_data);
1390
1391 /* Release DMA */
1392 if (drv_data->master_info->enable_dma) {
bb90eb00
BW
1393 if (dma_channel_active(drv_data->dma_channel))
1394 free_dma(drv_data->dma_channel);
a5f6abd4
WB
1395 }
1396
f6a6d966
YL
1397 if (drv_data->irq_requested) {
1398 free_irq(drv_data->spi_irq, drv_data);
1399 drv_data->irq_requested = 0;
1400 }
1401
a5f6abd4
WB
1402 /* Disconnect from the SPI framework */
1403 spi_unregister_master(drv_data->master);
1404
003d9226 1405 peripheral_free_list(drv_data->pin_req);
cc2f81a6 1406
a5f6abd4
WB
1407 /* Prevent double remove */
1408 platform_set_drvdata(pdev, NULL);
1409
1410 return 0;
1411}
1412
1413#ifdef CONFIG_PM
138f97cd 1414static int bfin_spi_suspend(struct platform_device *pdev, pm_message_t state)
a5f6abd4 1415{
9c0a788b 1416 struct bfin_spi_master_data *drv_data = platform_get_drvdata(pdev);
a5f6abd4
WB
1417 int status = 0;
1418
138f97cd 1419 status = bfin_spi_stop_queue(drv_data);
a5f6abd4
WB
1420 if (status != 0)
1421 return status;
1422
b052fd0a
BS
1423 drv_data->ctrl_reg = read_CTRL(drv_data);
1424 drv_data->flag_reg = read_FLAG(drv_data);
1425
1426 /*
1427 * reset SPI_CTL and SPI_FLG registers
1428 */
1429 write_CTRL(drv_data, BIT_CTL_CPHA | BIT_CTL_MASTER);
1430 write_FLAG(drv_data, 0xFF00);
a5f6abd4
WB
1431
1432 return 0;
1433}
1434
138f97cd 1435static int bfin_spi_resume(struct platform_device *pdev)
a5f6abd4 1436{
9c0a788b 1437 struct bfin_spi_master_data *drv_data = platform_get_drvdata(pdev);
a5f6abd4
WB
1438 int status = 0;
1439
b052fd0a
BS
1440 write_CTRL(drv_data, drv_data->ctrl_reg);
1441 write_FLAG(drv_data, drv_data->flag_reg);
a5f6abd4
WB
1442
1443 /* Start the queue running */
138f97cd 1444 status = bfin_spi_start_queue(drv_data);
a5f6abd4
WB
1445 if (status != 0) {
1446 dev_err(&pdev->dev, "problem starting queue (%d)\n", status);
1447 return status;
1448 }
1449
1450 return 0;
1451}
1452#else
138f97cd
MF
1453#define bfin_spi_suspend NULL
1454#define bfin_spi_resume NULL
a5f6abd4
WB
1455#endif /* CONFIG_PM */
1456
7e38c3c4 1457MODULE_ALIAS("platform:bfin-spi");
138f97cd 1458static struct platform_driver bfin_spi_driver = {
fc3ba952 1459 .driver = {
a32c691d 1460 .name = DRV_NAME,
88b40369
BW
1461 .owner = THIS_MODULE,
1462 },
138f97cd
MF
1463 .suspend = bfin_spi_suspend,
1464 .resume = bfin_spi_resume,
1465 .remove = __devexit_p(bfin_spi_remove),
a5f6abd4
WB
1466};
1467
138f97cd 1468static int __init bfin_spi_init(void)
a5f6abd4 1469{
138f97cd 1470 return platform_driver_probe(&bfin_spi_driver, bfin_spi_probe);
a5f6abd4 1471}
6f7c17f4 1472subsys_initcall(bfin_spi_init);
a5f6abd4 1473
138f97cd 1474static void __exit bfin_spi_exit(void)
a5f6abd4 1475{
138f97cd 1476 platform_driver_unregister(&bfin_spi_driver);
a5f6abd4 1477}
138f97cd 1478module_exit(bfin_spi_exit);