]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/serial/bfin_5xx.c
Merge branch 'master' of master.kernel.org:/pub/scm/linux/kernel/git/davem/net-2.6
[net-next-2.6.git] / drivers / serial / bfin_5xx.c
CommitLineData
194de561 1/*
1ba7a3ee 2 * Blackfin On-Chip Serial Driver
194de561 3 *
d273e201 4 * Copyright 2006-2008 Analog Devices Inc.
194de561 5 *
1ba7a3ee 6 * Enter bugs at http://blackfin.uclinux.org/
194de561 7 *
1ba7a3ee 8 * Licensed under the GPL-2 or later.
194de561
BW
9 */
10
11#if defined(CONFIG_SERIAL_BFIN_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
12#define SUPPORT_SYSRQ
13#endif
14
15#include <linux/module.h>
16#include <linux/ioport.h>
5a0e3ad6 17#include <linux/gfp.h>
599b714c 18#include <linux/io.h>
194de561
BW
19#include <linux/init.h>
20#include <linux/console.h>
21#include <linux/sysrq.h>
22#include <linux/platform_device.h>
23#include <linux/tty.h>
24#include <linux/tty_flip.h>
25#include <linux/serial_core.h>
b6100992 26#include <linux/dma-mapping.h>
194de561 27
52e15f0e
SZ
28#if defined(CONFIG_KGDB_SERIAL_CONSOLE) || \
29 defined(CONFIG_KGDB_SERIAL_CONSOLE_MODULE)
474f1a66
SZ
30#include <linux/kgdb.h>
31#include <asm/irq_regs.h>
32#endif
33
194de561 34#include <asm/gpio.h>
639f6571 35#include <mach/bfin_serial_5xx.h>
194de561 36
b6100992 37#include <asm/dma.h>
194de561
BW
38#include <asm/io.h>
39#include <asm/irq.h>
40#include <asm/cacheflush.h>
194de561 41
607c268e
MF
42#ifdef CONFIG_SERIAL_BFIN_MODULE
43# undef CONFIG_EARLY_PRINTK
44#endif
45
0271edd4
MF
46#ifdef CONFIG_SERIAL_BFIN_MODULE
47# undef CONFIG_EARLY_PRINTK
48#endif
49
194de561
BW
50/* UART name and device definitions */
51#define BFIN_SERIAL_NAME "ttyBF"
52#define BFIN_SERIAL_MAJOR 204
53#define BFIN_SERIAL_MINOR 64
54
c9607ecc
MF
55static struct bfin_serial_port bfin_serial_ports[BFIN_UART_NR_PORTS];
56static int nr_active_ports = ARRAY_SIZE(bfin_serial_resource);
57
52e15f0e
SZ
58#if defined(CONFIG_KGDB_SERIAL_CONSOLE) || \
59 defined(CONFIG_KGDB_SERIAL_CONSOLE_MODULE)
60
61# ifndef CONFIG_SERIAL_BFIN_PIO
62# error KGDB only support UART in PIO mode.
63# endif
64
65static int kgdboc_port_line;
66static int kgdboc_break_enabled;
67#endif
194de561
BW
68/*
69 * Setup for console. Argument comes from the menuconfig
70 */
71#define DMA_RX_XCOUNT 512
72#define DMA_RX_YCOUNT (PAGE_SIZE / DMA_RX_XCOUNT)
73
0aef4564 74#define DMA_RX_FLUSH_JIFFIES (HZ / 50)
194de561
BW
75
76#ifdef CONFIG_SERIAL_BFIN_DMA
77static void bfin_serial_dma_tx_chars(struct bfin_serial_port *uart);
78#else
194de561 79static void bfin_serial_tx_chars(struct bfin_serial_port *uart);
194de561
BW
80#endif
81
80d5c474
GY
82static void bfin_serial_reset_irda(struct uart_port *port);
83
d307d36a
SZ
84#if defined(CONFIG_SERIAL_BFIN_CTSRTS) || \
85 defined(CONFIG_SERIAL_BFIN_HARD_CTSRTS)
86static unsigned int bfin_serial_get_mctrl(struct uart_port *port)
87{
88 struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
89 if (uart->cts_pin < 0)
90 return TIOCM_CTS | TIOCM_DSR | TIOCM_CAR;
91
92 /* CTS PIN is negative assertive. */
93 if (UART_GET_CTS(uart))
94 return TIOCM_CTS | TIOCM_DSR | TIOCM_CAR;
95 else
96 return TIOCM_DSR | TIOCM_CAR;
97}
98
99static void bfin_serial_set_mctrl(struct uart_port *port, unsigned int mctrl)
100{
101 struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
102 if (uart->rts_pin < 0)
103 return;
104
105 /* RTS PIN is negative assertive. */
106 if (mctrl & TIOCM_RTS)
107 UART_ENABLE_RTS(uart);
108 else
109 UART_DISABLE_RTS(uart);
110}
111
112/*
113 * Handle any change of modem status signal.
114 */
115static irqreturn_t bfin_serial_mctrl_cts_int(int irq, void *dev_id)
116{
117 struct bfin_serial_port *uart = dev_id;
118 unsigned int status;
119
120 status = bfin_serial_get_mctrl(&uart->port);
121 uart_handle_cts_change(&uart->port, status & TIOCM_CTS);
122#ifdef CONFIG_SERIAL_BFIN_HARD_CTSRTS
123 uart->scts = 1;
124 UART_CLEAR_SCTS(uart);
125 UART_CLEAR_IER(uart, EDSSI);
126#endif
127
128 return IRQ_HANDLED;
129}
130#else
131static unsigned int bfin_serial_get_mctrl(struct uart_port *port)
132{
133 return TIOCM_CTS | TIOCM_DSR | TIOCM_CAR;
134}
135
136static void bfin_serial_set_mctrl(struct uart_port *port, unsigned int mctrl)
137{
138}
139#endif
140
194de561
BW
141/*
142 * interrupts are disabled on entry
143 */
144static void bfin_serial_stop_tx(struct uart_port *port)
145{
146 struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
68a784cb 147#ifdef CONFIG_SERIAL_BFIN_DMA
ebd2c8f6 148 struct circ_buf *xmit = &uart->port.state->xmit;
68a784cb 149#endif
194de561 150
f4d640c9 151 while (!(UART_GET_LSR(uart) & TEMT))
0711d857 152 cpu_relax();
f4d640c9 153
194de561
BW
154#ifdef CONFIG_SERIAL_BFIN_DMA
155 disable_dma(uart->tx_dma_channel);
0711d857
SZ
156 xmit->tail = (xmit->tail + uart->tx_count) & (UART_XMIT_SIZE - 1);
157 uart->port.icount.tx += uart->tx_count;
158 uart->tx_count = 0;
159 uart->tx_done = 1;
f4d640c9
RH
160#else
161#ifdef CONFIG_BF54x
f4d640c9
RH
162 /* Clear TFI bit */
163 UART_PUT_LSR(uart, TFI);
194de561 164#endif
89bf6dc5 165 UART_CLEAR_IER(uart, ETBEI);
f4d640c9 166#endif
194de561
BW
167}
168
169/*
170 * port is locked and interrupts are disabled
171 */
172static void bfin_serial_start_tx(struct uart_port *port)
173{
174 struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
ebd2c8f6 175 struct tty_struct *tty = uart->port.state->port.tty;
80d5c474 176
d307d36a 177#ifdef CONFIG_SERIAL_BFIN_HARD_CTSRTS
daba0280 178 if (uart->scts && !(bfin_serial_get_mctrl(&uart->port) & TIOCM_CTS)) {
d307d36a
SZ
179 uart->scts = 0;
180 uart_handle_cts_change(&uart->port, uart->scts);
181 }
182#endif
183
80d5c474
GY
184 /*
185 * To avoid losting RX interrupt, we reset IR function
186 * before sending data.
187 */
188 if (tty->termios->c_line == N_IRDA)
189 bfin_serial_reset_irda(port);
194de561
BW
190
191#ifdef CONFIG_SERIAL_BFIN_DMA
0711d857
SZ
192 if (uart->tx_done)
193 bfin_serial_dma_tx_chars(uart);
f4d640c9 194#else
f4d640c9 195 UART_SET_IER(uart, ETBEI);
a359cca7 196 bfin_serial_tx_chars(uart);
f4d640c9 197#endif
194de561
BW
198}
199
200/*
201 * Interrupts are enabled
202 */
203static void bfin_serial_stop_rx(struct uart_port *port)
204{
205 struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
52e15f0e 206
f4d640c9 207 UART_CLEAR_IER(uart, ERBFI);
194de561
BW
208}
209
210/*
211 * Set the modem control timer to fire immediately.
212 */
213static void bfin_serial_enable_ms(struct uart_port *port)
214{
215}
216
474f1a66 217
50e2e15a 218#if ANOMALY_05000363 && defined(CONFIG_SERIAL_BFIN_PIO)
8851c71e
MF
219# define UART_GET_ANOMALY_THRESHOLD(uart) ((uart)->anomaly_threshold)
220# define UART_SET_ANOMALY_THRESHOLD(uart, v) ((uart)->anomaly_threshold = (v))
221#else
222# define UART_GET_ANOMALY_THRESHOLD(uart) 0
223# define UART_SET_ANOMALY_THRESHOLD(uart, v)
224#endif
225
194de561 226#ifdef CONFIG_SERIAL_BFIN_PIO
194de561
BW
227static void bfin_serial_rx_chars(struct bfin_serial_port *uart)
228{
52e15f0e 229 struct tty_struct *tty = NULL;
194de561 230 unsigned int status, ch, flg;
8851c71e 231 static struct timeval anomaly_start = { .tv_sec = 0 };
194de561 232
759eb040 233 status = UART_GET_LSR(uart);
0bcfd70e
MF
234 UART_CLEAR_LSR(uart);
235
236 ch = UART_GET_CHAR(uart);
194de561
BW
237 uart->port.icount.rx++;
238
52e15f0e
SZ
239#if defined(CONFIG_KGDB_SERIAL_CONSOLE) || \
240 defined(CONFIG_KGDB_SERIAL_CONSOLE_MODULE)
cdc592d5
SZ
241 if (kgdb_connected && kgdboc_port_line == uart->port.line
242 && kgdboc_break_enabled)
52e15f0e
SZ
243 if (ch == 0x3) {/* Ctrl + C */
244 kgdb_breakpoint();
474f1a66 245 return;
474f1a66 246 }
52e15f0e 247
ebd2c8f6 248 if (!uart->port.state || !uart->port.state->port.tty)
52e15f0e 249 return;
474f1a66 250#endif
ebd2c8f6 251 tty = uart->port.state->port.tty;
bbf275f0 252
50e2e15a 253 if (ANOMALY_05000363) {
8851c71e
MF
254 /* The BF533 (and BF561) family of processors have a nice anomaly
255 * where they continuously generate characters for a "single" break.
bbf275f0 256 * We have to basically ignore this flood until the "next" valid
8851c71e
MF
257 * character comes across. Due to the nature of the flood, it is
258 * not possible to reliably catch bytes that are sent too quickly
259 * after this break. So application code talking to the Blackfin
260 * which sends a break signal must allow at least 1.5 character
261 * times after the end of the break for things to stabilize. This
262 * timeout was picked as it must absolutely be larger than 1
263 * character time +/- some percent. So 1.5 sounds good. All other
264 * Blackfin families operate properly. Woo.
bbf275f0 265 */
8851c71e
MF
266 if (anomaly_start.tv_sec) {
267 struct timeval curr;
268 suseconds_t usecs;
269
270 if ((~ch & (~ch + 1)) & 0xff)
271 goto known_good_char;
272
273 do_gettimeofday(&curr);
274 if (curr.tv_sec - anomaly_start.tv_sec > 1)
275 goto known_good_char;
276
277 usecs = 0;
278 if (curr.tv_sec != anomaly_start.tv_sec)
279 usecs += USEC_PER_SEC;
280 usecs += curr.tv_usec - anomaly_start.tv_usec;
281
282 if (usecs > UART_GET_ANOMALY_THRESHOLD(uart))
283 goto known_good_char;
284
285 if (ch)
286 anomaly_start.tv_sec = 0;
287 else
288 anomaly_start = curr;
289
290 return;
291
292 known_good_char:
e482a237 293 status &= ~BI;
8851c71e 294 anomaly_start.tv_sec = 0;
bbf275f0 295 }
194de561 296 }
194de561
BW
297
298 if (status & BI) {
50e2e15a 299 if (ANOMALY_05000363)
8851c71e
MF
300 if (bfin_revid() < 5)
301 do_gettimeofday(&anomaly_start);
194de561
BW
302 uart->port.icount.brk++;
303 if (uart_handle_break(&uart->port))
304 goto ignore_char;
9808901b 305 status &= ~(PE | FE);
2ac5ee47
MF
306 }
307 if (status & PE)
194de561 308 uart->port.icount.parity++;
2ac5ee47 309 if (status & OE)
194de561 310 uart->port.icount.overrun++;
2ac5ee47 311 if (status & FE)
194de561 312 uart->port.icount.frame++;
2ac5ee47
MF
313
314 status &= uart->port.read_status_mask;
315
316 if (status & BI)
317 flg = TTY_BREAK;
318 else if (status & PE)
319 flg = TTY_PARITY;
320 else if (status & FE)
321 flg = TTY_FRAME;
322 else
194de561
BW
323 flg = TTY_NORMAL;
324
325 if (uart_handle_sysrq_char(&uart->port, ch))
326 goto ignore_char;
194de561 327
2ac5ee47
MF
328 uart_insert_char(&uart->port, status, OE, ch, flg);
329
330 ignore_char:
331 tty_flip_buffer_push(tty);
194de561
BW
332}
333
334static void bfin_serial_tx_chars(struct bfin_serial_port *uart)
335{
ebd2c8f6 336 struct circ_buf *xmit = &uart->port.state->xmit;
194de561 337
194de561 338 if (uart_circ_empty(xmit) || uart_tx_stopped(&uart->port)) {
5ffdeea2
SZ
339#ifdef CONFIG_BF54x
340 /* Clear TFI bit */
341 UART_PUT_LSR(uart, TFI);
342#endif
0efa4f2c
SZ
343 /* Anomaly notes:
344 * 05000215 - we always clear ETBEI within last UART TX
345 * interrupt to end a string. It is always set
346 * when start a new tx.
347 */
5ffdeea2 348 UART_CLEAR_IER(uart, ETBEI);
194de561
BW
349 return;
350 }
351
f30ac0ce
SZ
352 if (uart->port.x_char) {
353 UART_PUT_CHAR(uart, uart->port.x_char);
354 uart->port.icount.tx++;
355 uart->port.x_char = 0;
356 }
357
759eb040
SZ
358 while ((UART_GET_LSR(uart) & THRE) && xmit->tail != xmit->head) {
359 UART_PUT_CHAR(uart, xmit->buf[xmit->tail]);
360 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
361 uart->port.icount.tx++;
759eb040 362 }
194de561
BW
363
364 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
365 uart_write_wakeup(&uart->port);
194de561
BW
366}
367
5c4e472b
AL
368static irqreturn_t bfin_serial_rx_int(int irq, void *dev_id)
369{
370 struct bfin_serial_port *uart = dev_id;
371
f4d640c9 372 spin_lock(&uart->port.lock);
0bcfd70e 373 while (UART_GET_LSR(uart) & DR)
f4d640c9 374 bfin_serial_rx_chars(uart);
f4d640c9 375 spin_unlock(&uart->port.lock);
759eb040 376
5c4e472b
AL
377 return IRQ_HANDLED;
378}
379
380static irqreturn_t bfin_serial_tx_int(int irq, void *dev_id)
194de561
BW
381{
382 struct bfin_serial_port *uart = dev_id;
194de561 383
d307d36a 384#ifdef CONFIG_SERIAL_BFIN_HARD_CTSRTS
daba0280 385 if (uart->scts && !(bfin_serial_get_mctrl(&uart->port) & TIOCM_CTS)) {
d307d36a
SZ
386 uart->scts = 0;
387 uart_handle_cts_change(&uart->port, uart->scts);
388 }
389#endif
f4d640c9 390 spin_lock(&uart->port.lock);
0bcfd70e 391 if (UART_GET_LSR(uart) & THRE)
f4d640c9 392 bfin_serial_tx_chars(uart);
f4d640c9 393 spin_unlock(&uart->port.lock);
759eb040 394
194de561
BW
395 return IRQ_HANDLED;
396}
4cb4f22b 397#endif
194de561 398
194de561
BW
399#ifdef CONFIG_SERIAL_BFIN_DMA
400static void bfin_serial_dma_tx_chars(struct bfin_serial_port *uart)
401{
ebd2c8f6 402 struct circ_buf *xmit = &uart->port.state->xmit;
194de561 403
194de561
BW
404 uart->tx_done = 0;
405
1b73351c 406 if (uart_circ_empty(xmit) || uart_tx_stopped(&uart->port)) {
0711d857 407 uart->tx_count = 0;
1b73351c
SZ
408 uart->tx_done = 1;
409 return;
410 }
411
194de561
BW
412 if (uart->port.x_char) {
413 UART_PUT_CHAR(uart, uart->port.x_char);
414 uart->port.icount.tx++;
415 uart->port.x_char = 0;
194de561 416 }
1b73351c 417
194de561
BW
418 uart->tx_count = CIRC_CNT(xmit->head, xmit->tail, UART_XMIT_SIZE);
419 if (uart->tx_count > (UART_XMIT_SIZE - xmit->tail))
420 uart->tx_count = UART_XMIT_SIZE - xmit->tail;
421 blackfin_dcache_flush_range((unsigned long)(xmit->buf+xmit->tail),
422 (unsigned long)(xmit->buf+xmit->tail+uart->tx_count));
423 set_dma_config(uart->tx_dma_channel,
424 set_bfin_dma_config(DIR_READ, DMA_FLOW_STOP,
425 INTR_ON_BUF,
426 DIMENSION_LINEAR,
2047e40d
MH
427 DATA_SIZE_8,
428 DMA_SYNC_RESTART));
194de561
BW
429 set_dma_start_addr(uart->tx_dma_channel, (unsigned long)(xmit->buf+xmit->tail));
430 set_dma_x_count(uart->tx_dma_channel, uart->tx_count);
431 set_dma_x_modify(uart->tx_dma_channel, 1);
f9d36da9 432 SSYNC();
194de561 433 enable_dma(uart->tx_dma_channel);
99ee7b5f 434
f4d640c9 435 UART_SET_IER(uart, ETBEI);
194de561
BW
436}
437
2ac5ee47 438static void bfin_serial_dma_rx_chars(struct bfin_serial_port *uart)
194de561 439{
ebd2c8f6 440 struct tty_struct *tty = uart->port.state->port.tty;
194de561
BW
441 int i, flg, status;
442
443 status = UART_GET_LSR(uart);
0bcfd70e
MF
444 UART_CLEAR_LSR(uart);
445
56f5de8f
SZ
446 uart->port.icount.rx +=
447 CIRC_CNT(uart->rx_dma_buf.head, uart->rx_dma_buf.tail,
448 UART_XMIT_SIZE);
194de561
BW
449
450 if (status & BI) {
451 uart->port.icount.brk++;
452 if (uart_handle_break(&uart->port))
453 goto dma_ignore_char;
9808901b 454 status &= ~(PE | FE);
2ac5ee47
MF
455 }
456 if (status & PE)
194de561 457 uart->port.icount.parity++;
2ac5ee47 458 if (status & OE)
194de561 459 uart->port.icount.overrun++;
2ac5ee47 460 if (status & FE)
194de561 461 uart->port.icount.frame++;
2ac5ee47
MF
462
463 status &= uart->port.read_status_mask;
464
465 if (status & BI)
466 flg = TTY_BREAK;
467 else if (status & PE)
468 flg = TTY_PARITY;
469 else if (status & FE)
470 flg = TTY_FRAME;
471 else
194de561
BW
472 flg = TTY_NORMAL;
473
8c4210e3 474 for (i = uart->rx_dma_buf.tail; ; i++) {
56f5de8f
SZ
475 if (i >= UART_XMIT_SIZE)
476 i = 0;
8c4210e3
SZ
477 if (i == uart->rx_dma_buf.head)
478 break;
56f5de8f
SZ
479 if (!uart_handle_sysrq_char(&uart->port, uart->rx_dma_buf.buf[i]))
480 uart_insert_char(&uart->port, status, OE,
481 uart->rx_dma_buf.buf[i], flg);
194de561 482 }
2ac5ee47
MF
483
484 dma_ignore_char:
194de561
BW
485 tty_flip_buffer_push(tty);
486}
487
488void bfin_serial_rx_dma_timeout(struct bfin_serial_port *uart)
489{
59e4e3e6 490 int x_pos, pos;
68a784cb 491
7ed43f6a 492 dma_disable_irq(uart->tx_dma_channel);
2860b791
SZ
493 dma_disable_irq(uart->rx_dma_channel);
494 spin_lock_bh(&uart->port.lock);
194de561 495
8516c568
SZ
496 /* 2D DMA RX buffer ring is used. Because curr_y_count and
497 * curr_x_count can't be read as an atomic operation,
498 * curr_y_count should be read before curr_x_count. When
499 * curr_x_count is read, curr_y_count may already indicate
500 * next buffer line. But, the position calculated here is
501 * still indicate the old line. The wrong position data may
502 * be smaller than current buffer tail, which cause garbages
503 * are received if it is not prohibit.
504 */
56f5de8f
SZ
505 uart->rx_dma_nrows = get_dma_curr_ycount(uart->rx_dma_channel);
506 x_pos = get_dma_curr_xcount(uart->rx_dma_channel);
507 uart->rx_dma_nrows = DMA_RX_YCOUNT - uart->rx_dma_nrows;
35ff6935 508 if (uart->rx_dma_nrows == DMA_RX_YCOUNT || x_pos == 0)
56f5de8f
SZ
509 uart->rx_dma_nrows = 0;
510 x_pos = DMA_RX_XCOUNT - x_pos;
194de561
BW
511 if (x_pos == DMA_RX_XCOUNT)
512 x_pos = 0;
513
514 pos = uart->rx_dma_nrows * DMA_RX_XCOUNT + x_pos;
8516c568
SZ
515 /* Ignore receiving data if new position is in the same line of
516 * current buffer tail and small.
517 */
518 if (pos > uart->rx_dma_buf.tail ||
519 uart->rx_dma_nrows < (uart->rx_dma_buf.tail/DMA_RX_XCOUNT)) {
56f5de8f 520 uart->rx_dma_buf.head = pos;
194de561 521 bfin_serial_dma_rx_chars(uart);
56f5de8f 522 uart->rx_dma_buf.tail = uart->rx_dma_buf.head;
194de561 523 }
0aef4564 524
2860b791 525 spin_unlock_bh(&uart->port.lock);
7ed43f6a 526 dma_enable_irq(uart->tx_dma_channel);
2860b791 527 dma_enable_irq(uart->rx_dma_channel);
68a784cb 528
0a278423 529 mod_timer(&(uart->rx_dma_timer), jiffies + DMA_RX_FLUSH_JIFFIES);
194de561
BW
530}
531
532static irqreturn_t bfin_serial_dma_tx_int(int irq, void *dev_id)
533{
534 struct bfin_serial_port *uart = dev_id;
ebd2c8f6 535 struct circ_buf *xmit = &uart->port.state->xmit;
194de561 536
d307d36a 537#ifdef CONFIG_SERIAL_BFIN_HARD_CTSRTS
daba0280 538 if (uart->scts && !(bfin_serial_get_mctrl(&uart->port)&TIOCM_CTS)) {
d307d36a
SZ
539 uart->scts = 0;
540 uart_handle_cts_change(&uart->port, uart->scts);
541 }
542#endif
543
194de561
BW
544 spin_lock(&uart->port.lock);
545 if (!(get_dma_curr_irqstat(uart->tx_dma_channel)&DMA_RUN)) {
194de561 546 disable_dma(uart->tx_dma_channel);
0711d857 547 clear_dma_irqstat(uart->tx_dma_channel);
0efa4f2c
SZ
548 /* Anomaly notes:
549 * 05000215 - we always clear ETBEI within last UART TX
550 * interrupt to end a string. It is always set
551 * when start a new tx.
552 */
f4d640c9 553 UART_CLEAR_IER(uart, ETBEI);
0711d857
SZ
554 xmit->tail = (xmit->tail + uart->tx_count) & (UART_XMIT_SIZE - 1);
555 uart->port.icount.tx += uart->tx_count;
1b73351c 556
56f5de8f
SZ
557 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
558 uart_write_wakeup(&uart->port);
559
1b73351c 560 bfin_serial_dma_tx_chars(uart);
194de561
BW
561 }
562
563 spin_unlock(&uart->port.lock);
564 return IRQ_HANDLED;
565}
566
567static irqreturn_t bfin_serial_dma_rx_int(int irq, void *dev_id)
568{
569 struct bfin_serial_port *uart = dev_id;
570 unsigned short irqstat;
35ff6935 571 int x_pos, pos;
0711d857 572
194de561
BW
573 spin_lock(&uart->port.lock);
574 irqstat = get_dma_curr_irqstat(uart->rx_dma_channel);
575 clear_dma_irqstat(uart->rx_dma_channel);
8516c568
SZ
576
577 uart->rx_dma_nrows = get_dma_curr_ycount(uart->rx_dma_channel);
35ff6935 578 x_pos = get_dma_curr_xcount(uart->rx_dma_channel);
8516c568 579 uart->rx_dma_nrows = DMA_RX_YCOUNT - uart->rx_dma_nrows;
35ff6935 580 if (uart->rx_dma_nrows == DMA_RX_YCOUNT || x_pos == 0)
8516c568
SZ
581 uart->rx_dma_nrows = 0;
582
583 pos = uart->rx_dma_nrows * DMA_RX_XCOUNT;
584 if (pos > uart->rx_dma_buf.tail ||
585 uart->rx_dma_nrows < (uart->rx_dma_buf.tail/DMA_RX_XCOUNT)) {
586 uart->rx_dma_buf.head = pos;
587 bfin_serial_dma_rx_chars(uart);
588 uart->rx_dma_buf.tail = uart->rx_dma_buf.head;
589 }
590
194de561 591 spin_unlock(&uart->port.lock);
0aef4564 592
194de561
BW
593 return IRQ_HANDLED;
594}
595#endif
596
597/*
598 * Return TIOCSER_TEMT when transmitter is not busy.
599 */
600static unsigned int bfin_serial_tx_empty(struct uart_port *port)
601{
602 struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
603 unsigned short lsr;
604
605 lsr = UART_GET_LSR(uart);
606 if (lsr & TEMT)
607 return TIOCSER_TEMT;
608 else
609 return 0;
610}
611
194de561
BW
612static void bfin_serial_break_ctl(struct uart_port *port, int break_state)
613{
cf686762
MF
614 struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
615 u16 lcr = UART_GET_LCR(uart);
616 if (break_state)
617 lcr |= SB;
618 else
619 lcr &= ~SB;
620 UART_PUT_LCR(uart, lcr);
621 SSYNC();
194de561
BW
622}
623
624static int bfin_serial_startup(struct uart_port *port)
625{
626 struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
627
628#ifdef CONFIG_SERIAL_BFIN_DMA
629 dma_addr_t dma_handle;
630
631 if (request_dma(uart->rx_dma_channel, "BFIN_UART_RX") < 0) {
632 printk(KERN_NOTICE "Unable to attach Blackfin UART RX DMA channel\n");
633 return -EBUSY;
634 }
635
636 if (request_dma(uart->tx_dma_channel, "BFIN_UART_TX") < 0) {
637 printk(KERN_NOTICE "Unable to attach Blackfin UART TX DMA channel\n");
638 free_dma(uart->rx_dma_channel);
639 return -EBUSY;
640 }
641
642 set_dma_callback(uart->rx_dma_channel, bfin_serial_dma_rx_int, uart);
643 set_dma_callback(uart->tx_dma_channel, bfin_serial_dma_tx_int, uart);
644
645 uart->rx_dma_buf.buf = (unsigned char *)dma_alloc_coherent(NULL, PAGE_SIZE, &dma_handle, GFP_DMA);
646 uart->rx_dma_buf.head = 0;
647 uart->rx_dma_buf.tail = 0;
648 uart->rx_dma_nrows = 0;
649
650 set_dma_config(uart->rx_dma_channel,
651 set_bfin_dma_config(DIR_WRITE, DMA_FLOW_AUTO,
652 INTR_ON_ROW, DIMENSION_2D,
2047e40d
MH
653 DATA_SIZE_8,
654 DMA_SYNC_RESTART));
194de561
BW
655 set_dma_x_count(uart->rx_dma_channel, DMA_RX_XCOUNT);
656 set_dma_x_modify(uart->rx_dma_channel, 1);
657 set_dma_y_count(uart->rx_dma_channel, DMA_RX_YCOUNT);
658 set_dma_y_modify(uart->rx_dma_channel, 1);
659 set_dma_start_addr(uart->rx_dma_channel, (unsigned long)uart->rx_dma_buf.buf);
660 enable_dma(uart->rx_dma_channel);
661
662 uart->rx_dma_timer.data = (unsigned long)(uart);
663 uart->rx_dma_timer.function = (void *)bfin_serial_rx_dma_timeout;
664 uart->rx_dma_timer.expires = jiffies + DMA_RX_FLUSH_JIFFIES;
665 add_timer(&(uart->rx_dma_timer));
666#else
6f95570e 667# if defined(CONFIG_KGDB_SERIAL_CONSOLE) || \
52e15f0e
SZ
668 defined(CONFIG_KGDB_SERIAL_CONSOLE_MODULE)
669 if (kgdboc_port_line == uart->port.line && kgdboc_break_enabled)
670 kgdboc_break_enabled = 0;
671 else {
672# endif
a359cca7
SZ
673 if (request_irq(uart->port.irq, bfin_serial_rx_int, IRQF_DISABLED,
674 "BFIN_UART_RX", uart)) {
194de561
BW
675 printk(KERN_NOTICE "Unable to attach BlackFin UART RX interrupt\n");
676 return -EBUSY;
677 }
678
679 if (request_irq
5c4e472b 680 (uart->port.irq+1, bfin_serial_tx_int, IRQF_DISABLED,
194de561
BW
681 "BFIN_UART_TX", uart)) {
682 printk(KERN_NOTICE "Unable to attach BlackFin UART TX interrupt\n");
683 free_irq(uart->port.irq, uart);
684 return -EBUSY;
685 }
ab2375f2
SZ
686
687# ifdef CONFIG_BF54x
688 {
b6100992
SZ
689 /*
690 * UART2 and UART3 on BF548 share interrupt PINs and DMA
691 * controllers with SPORT2 and SPORT3. UART rx and tx
692 * interrupts are generated in PIO mode only when configure
693 * their peripheral mapping registers properly, which means
694 * request corresponding DMA channels in PIO mode as well.
695 */
ab2375f2
SZ
696 unsigned uart_dma_ch_rx, uart_dma_ch_tx;
697
698 switch (uart->port.irq) {
699 case IRQ_UART3_RX:
700 uart_dma_ch_rx = CH_UART3_RX;
701 uart_dma_ch_tx = CH_UART3_TX;
702 break;
703 case IRQ_UART2_RX:
704 uart_dma_ch_rx = CH_UART2_RX;
705 uart_dma_ch_tx = CH_UART2_TX;
706 break;
707 default:
708 uart_dma_ch_rx = uart_dma_ch_tx = 0;
709 break;
710 };
711
712 if (uart_dma_ch_rx &&
713 request_dma(uart_dma_ch_rx, "BFIN_UART_RX") < 0) {
714 printk(KERN_NOTICE"Fail to attach UART interrupt\n");
715 free_irq(uart->port.irq, uart);
716 free_irq(uart->port.irq + 1, uart);
717 return -EBUSY;
718 }
719 if (uart_dma_ch_tx &&
720 request_dma(uart_dma_ch_tx, "BFIN_UART_TX") < 0) {
721 printk(KERN_NOTICE "Fail to attach UART interrupt\n");
722 free_dma(uart_dma_ch_rx);
723 free_irq(uart->port.irq, uart);
724 free_irq(uart->port.irq + 1, uart);
725 return -EBUSY;
726 }
727 }
728# endif
6f95570e 729# if defined(CONFIG_KGDB_SERIAL_CONSOLE) || \
52e15f0e
SZ
730 defined(CONFIG_KGDB_SERIAL_CONSOLE_MODULE)
731 }
732# endif
6f95570e
SZ
733#endif
734
735#ifdef CONFIG_SERIAL_BFIN_CTSRTS
736 if (uart->cts_pin >= 0) {
737 if (request_irq(gpio_to_irq(uart->cts_pin),
738 bfin_serial_mctrl_cts_int,
739 IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING |
740 IRQF_DISABLED, "BFIN_UART_CTS", uart)) {
741 uart->cts_pin = -1;
a89f2466 742 pr_info("Unable to attach BlackFin UART CTS interrupt. So, disable it.\n");
6f95570e
SZ
743 }
744 }
745 if (uart->rts_pin >= 0) {
746 gpio_request(uart->rts_pin, DRIVER_NAME);
747 gpio_direction_output(uart->rts_pin, 0);
748 }
194de561 749#endif
d307d36a
SZ
750#ifdef CONFIG_SERIAL_BFIN_HARD_CTSRTS
751 if (request_irq(uart->status_irq,
752 bfin_serial_mctrl_cts_int,
753 IRQF_DISABLED, "BFIN_UART_MODEM_STATUS", uart)) {
a89f2466 754 pr_info("Unable to attach BlackFin UART Modem Status interrupt.\n");
d307d36a
SZ
755 }
756
d307d36a
SZ
757 /* CTS RTS PINs are negative assertive. */
758 UART_PUT_MCR(uart, ACTS);
759 UART_SET_IER(uart, EDSSI);
760#endif
761
f4d640c9 762 UART_SET_IER(uart, ERBFI);
194de561
BW
763 return 0;
764}
765
766static void bfin_serial_shutdown(struct uart_port *port)
767{
768 struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
769
770#ifdef CONFIG_SERIAL_BFIN_DMA
771 disable_dma(uart->tx_dma_channel);
772 free_dma(uart->tx_dma_channel);
773 disable_dma(uart->rx_dma_channel);
774 free_dma(uart->rx_dma_channel);
775 del_timer(&(uart->rx_dma_timer));
75b780bd 776 dma_free_coherent(NULL, PAGE_SIZE, uart->rx_dma_buf.buf, 0);
194de561 777#else
ab2375f2
SZ
778#ifdef CONFIG_BF54x
779 switch (uart->port.irq) {
780 case IRQ_UART3_RX:
781 free_dma(CH_UART3_RX);
782 free_dma(CH_UART3_TX);
783 break;
784 case IRQ_UART2_RX:
785 free_dma(CH_UART2_RX);
786 free_dma(CH_UART2_TX);
787 break;
788 default:
789 break;
790 };
474f1a66 791#endif
194de561
BW
792 free_irq(uart->port.irq, uart);
793 free_irq(uart->port.irq+1, uart);
794#endif
6f95570e 795
d307d36a 796#ifdef CONFIG_SERIAL_BFIN_CTSRTS
6f95570e
SZ
797 if (uart->cts_pin >= 0)
798 free_irq(gpio_to_irq(uart->cts_pin), uart);
799 if (uart->rts_pin >= 0)
800 gpio_free(uart->rts_pin);
d307d36a
SZ
801#endif
802#ifdef CONFIG_SERIAL_BFIN_HARD_CTSRTS
e59e2bd9 803 if (UART_GET_IER(uart) & EDSSI)
d307d36a
SZ
804 free_irq(uart->status_irq, uart);
805#endif
194de561
BW
806}
807
808static void
809bfin_serial_set_termios(struct uart_port *port, struct ktermios *termios,
810 struct ktermios *old)
811{
812 struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
813 unsigned long flags;
814 unsigned int baud, quot;
0c44a86d 815 unsigned short val, ier, lcr = 0;
194de561
BW
816
817 switch (termios->c_cflag & CSIZE) {
818 case CS8:
819 lcr = WLS(8);
820 break;
821 case CS7:
822 lcr = WLS(7);
823 break;
824 case CS6:
825 lcr = WLS(6);
826 break;
827 case CS5:
828 lcr = WLS(5);
829 break;
830 default:
831 printk(KERN_ERR "%s: word lengh not supported\n",
71cc2c21 832 __func__);
194de561
BW
833 }
834
84507794
SZ
835 /* Anomaly notes:
836 * 05000231 - STOP bit is always set to 1 whatever the user is set.
837 */
838 if (termios->c_cflag & CSTOPB) {
839 if (ANOMALY_05000231)
840 printk(KERN_WARNING "STOP bits other than 1 is not "
841 "supported in case of anomaly 05000231.\n");
842 else
843 lcr |= STB;
844 }
19aa6382 845 if (termios->c_cflag & PARENB)
194de561 846 lcr |= PEN;
19aa6382
MF
847 if (!(termios->c_cflag & PARODD))
848 lcr |= EPS;
849 if (termios->c_cflag & CMSPAR)
850 lcr |= STP;
194de561 851
5bb06b62
SZ
852 spin_lock_irqsave(&uart->port.lock, flags);
853
2ac5ee47
MF
854 port->read_status_mask = OE;
855 if (termios->c_iflag & INPCK)
856 port->read_status_mask |= (FE | PE);
857 if (termios->c_iflag & (BRKINT | PARMRK))
858 port->read_status_mask |= BI;
194de561 859
2ac5ee47
MF
860 /*
861 * Characters to ignore
862 */
863 port->ignore_status_mask = 0;
864 if (termios->c_iflag & IGNPAR)
865 port->ignore_status_mask |= FE | PE;
866 if (termios->c_iflag & IGNBRK) {
867 port->ignore_status_mask |= BI;
868 /*
869 * If we're ignoring parity and break indicators,
870 * ignore overruns too (for real raw support).
871 */
872 if (termios->c_iflag & IGNPAR)
873 port->ignore_status_mask |= OE;
874 }
194de561
BW
875
876 baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/16);
ca3e442e
GY
877 quot = uart_get_divisor(port, baud);
878
879 /* If discipline is not IRDA, apply ANOMALY_05000230 */
880 if (termios->c_line != N_IRDA)
881 quot -= ANOMALY_05000230;
882
8851c71e
MF
883 UART_SET_ANOMALY_THRESHOLD(uart, USEC_PER_SEC / baud * 15);
884
194de561
BW
885 /* Disable UART */
886 ier = UART_GET_IER(uart);
1feaa51d 887 UART_DISABLE_INTS(uart);
194de561
BW
888
889 /* Set DLAB in LCR to Access DLL and DLH */
45828b81 890 UART_SET_DLAB(uart);
194de561
BW
891
892 UART_PUT_DLL(uart, quot & 0xFF);
194de561
BW
893 UART_PUT_DLH(uart, (quot >> 8) & 0xFF);
894 SSYNC();
895
896 /* Clear DLAB in LCR to Access THR RBR IER */
45828b81 897 UART_CLEAR_DLAB(uart);
194de561
BW
898
899 UART_PUT_LCR(uart, lcr);
900
901 /* Enable UART */
1feaa51d 902 UART_ENABLE_INTS(uart, ier);
194de561
BW
903
904 val = UART_GET_GCTL(uart);
905 val |= UCEN;
906 UART_PUT_GCTL(uart, val);
907
b3ef5aba
GY
908 /* Port speed changed, update the per-port timeout. */
909 uart_update_timeout(port, termios->c_cflag, baud);
910
194de561
BW
911 spin_unlock_irqrestore(&uart->port.lock, flags);
912}
913
914static const char *bfin_serial_type(struct uart_port *port)
915{
916 struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
917
918 return uart->port.type == PORT_BFIN ? "BFIN-UART" : NULL;
919}
920
921/*
922 * Release the memory region(s) being used by 'port'.
923 */
924static void bfin_serial_release_port(struct uart_port *port)
925{
926}
927
928/*
929 * Request the memory region(s) being used by 'port'.
930 */
931static int bfin_serial_request_port(struct uart_port *port)
932{
933 return 0;
934}
935
936/*
937 * Configure/autoconfigure the port.
938 */
939static void bfin_serial_config_port(struct uart_port *port, int flags)
940{
941 struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
942
943 if (flags & UART_CONFIG_TYPE &&
944 bfin_serial_request_port(&uart->port) == 0)
945 uart->port.type = PORT_BFIN;
946}
947
948/*
949 * Verify the new serial_struct (for TIOCSSERIAL).
950 * The only change we allow are to the flags and type, and
951 * even then only between PORT_BFIN and PORT_UNKNOWN
952 */
953static int
954bfin_serial_verify_port(struct uart_port *port, struct serial_struct *ser)
955{
956 return 0;
957}
958
7d01b475
GY
959/*
960 * Enable the IrDA function if tty->ldisc.num is N_IRDA.
961 * In other cases, disable IrDA function.
962 */
d87d9b7d 963static void bfin_serial_set_ldisc(struct uart_port *port, int ld)
7d01b475 964{
3b8458a9 965 int line = port->line;
7d01b475
GY
966 unsigned short val;
967
d87d9b7d 968 switch (ld) {
7d01b475
GY
969 case N_IRDA:
970 val = UART_GET_GCTL(&bfin_serial_ports[line]);
971 val |= (IREN | RPOLC);
972 UART_PUT_GCTL(&bfin_serial_ports[line], val);
973 break;
974 default:
975 val = UART_GET_GCTL(&bfin_serial_ports[line]);
976 val &= ~(IREN | RPOLC);
977 UART_PUT_GCTL(&bfin_serial_ports[line], val);
978 }
979}
980
6f95570e
SZ
981static void bfin_serial_reset_irda(struct uart_port *port)
982{
983 int line = port->line;
984 unsigned short val;
985
986 val = UART_GET_GCTL(&bfin_serial_ports[line]);
987 val &= ~(IREN | RPOLC);
988 UART_PUT_GCTL(&bfin_serial_ports[line], val);
989 SSYNC();
990 val |= (IREN | RPOLC);
991 UART_PUT_GCTL(&bfin_serial_ports[line], val);
992 SSYNC();
993}
994
52e15f0e 995#ifdef CONFIG_CONSOLE_POLL
0efa4f2c
SZ
996/* Anomaly notes:
997 * 05000099 - Because we only use THRE in poll_put and DR in poll_get,
998 * losing other bits of UART_LSR is not a problem here.
999 */
52e15f0e
SZ
1000static void bfin_serial_poll_put_char(struct uart_port *port, unsigned char chr)
1001{
1002 struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
1003
1004 while (!(UART_GET_LSR(uart) & THRE))
1005 cpu_relax();
1006
1007 UART_CLEAR_DLAB(uart);
1008 UART_PUT_CHAR(uart, (unsigned char)chr);
1009}
1010
1011static int bfin_serial_poll_get_char(struct uart_port *port)
1012{
1013 struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
1014 unsigned char chr;
1015
1016 while (!(UART_GET_LSR(uart) & DR))
1017 cpu_relax();
1018
1019 UART_CLEAR_DLAB(uart);
1020 chr = UART_GET_CHAR(uart);
1021
1022 return chr;
1023}
1024#endif
1025
1026#if defined(CONFIG_KGDB_SERIAL_CONSOLE) || \
1027 defined(CONFIG_KGDB_SERIAL_CONSOLE_MODULE)
1028static void bfin_kgdboc_port_shutdown(struct uart_port *port)
1029{
1030 if (kgdboc_break_enabled) {
1031 kgdboc_break_enabled = 0;
1032 bfin_serial_shutdown(port);
1033 }
1034}
1035
1036static int bfin_kgdboc_port_startup(struct uart_port *port)
1037{
1038 kgdboc_port_line = port->line;
1039 kgdboc_break_enabled = !bfin_serial_startup(port);
1040 return 0;
1041}
1042#endif
1043
194de561
BW
1044static struct uart_ops bfin_serial_pops = {
1045 .tx_empty = bfin_serial_tx_empty,
1046 .set_mctrl = bfin_serial_set_mctrl,
1047 .get_mctrl = bfin_serial_get_mctrl,
1048 .stop_tx = bfin_serial_stop_tx,
1049 .start_tx = bfin_serial_start_tx,
1050 .stop_rx = bfin_serial_stop_rx,
1051 .enable_ms = bfin_serial_enable_ms,
1052 .break_ctl = bfin_serial_break_ctl,
1053 .startup = bfin_serial_startup,
1054 .shutdown = bfin_serial_shutdown,
1055 .set_termios = bfin_serial_set_termios,
3b8458a9 1056 .set_ldisc = bfin_serial_set_ldisc,
194de561
BW
1057 .type = bfin_serial_type,
1058 .release_port = bfin_serial_release_port,
1059 .request_port = bfin_serial_request_port,
1060 .config_port = bfin_serial_config_port,
1061 .verify_port = bfin_serial_verify_port,
52e15f0e
SZ
1062#if defined(CONFIG_KGDB_SERIAL_CONSOLE) || \
1063 defined(CONFIG_KGDB_SERIAL_CONSOLE_MODULE)
1064 .kgdboc_port_startup = bfin_kgdboc_port_startup,
1065 .kgdboc_port_shutdown = bfin_kgdboc_port_shutdown,
1066#endif
1067#ifdef CONFIG_CONSOLE_POLL
1068 .poll_put_char = bfin_serial_poll_put_char,
1069 .poll_get_char = bfin_serial_poll_get_char,
1070#endif
194de561
BW
1071};
1072
6f95570e
SZ
1073static void __init bfin_serial_hw_init(void)
1074{
1075#ifdef CONFIG_SERIAL_BFIN_UART0
1076 peripheral_request(P_UART0_TX, DRIVER_NAME);
1077 peripheral_request(P_UART0_RX, DRIVER_NAME);
1078#endif
1079
1080#ifdef CONFIG_SERIAL_BFIN_UART1
1081 peripheral_request(P_UART1_TX, DRIVER_NAME);
1082 peripheral_request(P_UART1_RX, DRIVER_NAME);
1083
1084# if defined(CONFIG_BFIN_UART1_CTSRTS) && defined(CONFIG_BF54x)
1085 peripheral_request(P_UART1_RTS, DRIVER_NAME);
1086 peripheral_request(P_UART1_CTS, DRIVER_NAME);
1087# endif
1088#endif
1089
1090#ifdef CONFIG_SERIAL_BFIN_UART2
1091 peripheral_request(P_UART2_TX, DRIVER_NAME);
1092 peripheral_request(P_UART2_RX, DRIVER_NAME);
1093#endif
1094
1095#ifdef CONFIG_SERIAL_BFIN_UART3
1096 peripheral_request(P_UART3_TX, DRIVER_NAME);
1097 peripheral_request(P_UART3_RX, DRIVER_NAME);
1098
1099# if defined(CONFIG_BFIN_UART3_CTSRTS) && defined(CONFIG_BF54x)
1100 peripheral_request(P_UART3_RTS, DRIVER_NAME);
1101 peripheral_request(P_UART3_CTS, DRIVER_NAME);
1102# endif
1103#endif
1104}
1105
194de561
BW
1106static void __init bfin_serial_init_ports(void)
1107{
1108 static int first = 1;
1109 int i;
1110
1111 if (!first)
1112 return;
1113 first = 0;
1114
6f95570e
SZ
1115 bfin_serial_hw_init();
1116
c9607ecc 1117 for (i = 0; i < nr_active_ports; i++) {
9c529a3d 1118 spin_lock_init(&bfin_serial_ports[i].port.lock);
194de561 1119 bfin_serial_ports[i].port.uartclk = get_sclk();
b3ef5aba 1120 bfin_serial_ports[i].port.fifosize = BFIN_UART_TX_FIFO_SIZE;
194de561
BW
1121 bfin_serial_ports[i].port.ops = &bfin_serial_pops;
1122 bfin_serial_ports[i].port.line = i;
1123 bfin_serial_ports[i].port.iotype = UPIO_MEM;
1124 bfin_serial_ports[i].port.membase =
1125 (void __iomem *)bfin_serial_resource[i].uart_base_addr;
1126 bfin_serial_ports[i].port.mapbase =
1127 bfin_serial_resource[i].uart_base_addr;
1128 bfin_serial_ports[i].port.irq =
1129 bfin_serial_resource[i].uart_irq;
d307d36a
SZ
1130 bfin_serial_ports[i].status_irq =
1131 bfin_serial_resource[i].uart_status_irq;
194de561
BW
1132 bfin_serial_ports[i].port.flags = UPF_BOOT_AUTOCONF;
1133#ifdef CONFIG_SERIAL_BFIN_DMA
1134 bfin_serial_ports[i].tx_done = 1;
1135 bfin_serial_ports[i].tx_count = 0;
1136 bfin_serial_ports[i].tx_dma_channel =
1137 bfin_serial_resource[i].uart_tx_dma_channel;
1138 bfin_serial_ports[i].rx_dma_channel =
1139 bfin_serial_resource[i].uart_rx_dma_channel;
1140 init_timer(&(bfin_serial_ports[i].rx_dma_timer));
194de561 1141#endif
d307d36a
SZ
1142#if defined(CONFIG_SERIAL_BFIN_CTSRTS) || \
1143 defined(CONFIG_SERIAL_BFIN_HARD_CTSRTS)
194de561
BW
1144 bfin_serial_ports[i].cts_pin =
1145 bfin_serial_resource[i].uart_cts_pin;
1146 bfin_serial_ports[i].rts_pin =
1147 bfin_serial_resource[i].uart_rts_pin;
1148#endif
194de561
BW
1149 }
1150}
1151
b6efa1ea 1152#if defined(CONFIG_SERIAL_BFIN_CONSOLE) || defined(CONFIG_EARLY_PRINTK)
194de561
BW
1153/*
1154 * If the port was already initialised (eg, by a boot loader),
1155 * try to determine the current setup.
1156 */
1157static void __init
1158bfin_serial_console_get_options(struct bfin_serial_port *uart, int *baud,
1159 int *parity, int *bits)
1160{
1161 unsigned short status;
1162
1163 status = UART_GET_IER(uart) & (ERBFI | ETBEI);
1164 if (status == (ERBFI | ETBEI)) {
1165 /* ok, the port was enabled */
45828b81 1166 u16 lcr, dlh, dll;
194de561
BW
1167
1168 lcr = UART_GET_LCR(uart);
1169
1170 *parity = 'n';
1171 if (lcr & PEN) {
1172 if (lcr & EPS)
1173 *parity = 'e';
1174 else
1175 *parity = 'o';
1176 }
1177 switch (lcr & 0x03) {
1178 case 0: *bits = 5; break;
1179 case 1: *bits = 6; break;
1180 case 2: *bits = 7; break;
1181 case 3: *bits = 8; break;
1182 }
1183 /* Set DLAB in LCR to Access DLL and DLH */
45828b81 1184 UART_SET_DLAB(uart);
194de561
BW
1185
1186 dll = UART_GET_DLL(uart);
1187 dlh = UART_GET_DLH(uart);
1188
1189 /* Clear DLAB in LCR to Access THR RBR IER */
45828b81 1190 UART_CLEAR_DLAB(uart);
194de561
BW
1191
1192 *baud = get_sclk() / (16*(dll | dlh << 8));
1193 }
71cc2c21 1194 pr_debug("%s:baud = %d, parity = %c, bits= %d\n", __func__, *baud, *parity, *bits);
194de561 1195}
0ae53640 1196
0ae53640 1197static struct uart_driver bfin_serial_reg;
194de561
BW
1198
1199static int __init
1200bfin_serial_console_setup(struct console *co, char *options)
1201{
1202 struct bfin_serial_port *uart;
1203 int baud = 57600;
1204 int bits = 8;
1205 int parity = 'n';
d307d36a
SZ
1206# if defined(CONFIG_SERIAL_BFIN_CTSRTS) || \
1207 defined(CONFIG_SERIAL_BFIN_HARD_CTSRTS)
194de561 1208 int flow = 'r';
b6efa1ea 1209# else
194de561 1210 int flow = 'n';
0ae53640 1211# endif
194de561
BW
1212
1213 /*
1214 * Check whether an invalid uart number has been specified, and
1215 * if so, search for the first available port that does have
1216 * console support.
1217 */
c9607ecc 1218 if (co->index == -1 || co->index >= nr_active_ports)
194de561
BW
1219 co->index = 0;
1220 uart = &bfin_serial_ports[co->index];
1221
1222 if (options)
1223 uart_parse_options(options, &baud, &parity, &bits, &flow);
1224 else
1225 bfin_serial_console_get_options(uart, &baud, &parity, &bits);
1226
1227 return uart_set_options(&uart->port, co, baud, parity, bits, flow);
0ae53640
RG
1228}
1229#endif /* defined (CONFIG_SERIAL_BFIN_CONSOLE) ||
1230 defined (CONFIG_EARLY_PRINTK) */
1231
1232#ifdef CONFIG_SERIAL_BFIN_CONSOLE
1233static void bfin_serial_console_putchar(struct uart_port *port, int ch)
1234{
1235 struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
1236 while (!(UART_GET_LSR(uart) & THRE))
1237 barrier();
1238 UART_PUT_CHAR(uart, ch);
1239 SSYNC();
1240}
1241
1242/*
1243 * Interrupts are disabled on entering
1244 */
1245static void
1246bfin_serial_console_write(struct console *co, const char *s, unsigned int count)
1247{
1248 struct bfin_serial_port *uart = &bfin_serial_ports[co->index];
59e4e3e6 1249 unsigned long flags;
0ae53640
RG
1250
1251 spin_lock_irqsave(&uart->port.lock, flags);
1252 uart_console_write(&uart->port, s, count, bfin_serial_console_putchar);
1253 spin_unlock_irqrestore(&uart->port.lock, flags);
1254
194de561
BW
1255}
1256
194de561
BW
1257static struct console bfin_serial_console = {
1258 .name = BFIN_SERIAL_NAME,
1259 .write = bfin_serial_console_write,
1260 .device = uart_console_device,
1261 .setup = bfin_serial_console_setup,
1262 .flags = CON_PRINTBUFFER,
1263 .index = -1,
1264 .data = &bfin_serial_reg,
1265};
1266
1267static int __init bfin_serial_rs_console_init(void)
1268{
1269 bfin_serial_init_ports();
1270 register_console(&bfin_serial_console);
52e15f0e 1271
194de561
BW
1272 return 0;
1273}
1274console_initcall(bfin_serial_rs_console_init);
1275
1276#define BFIN_SERIAL_CONSOLE &bfin_serial_console
1277#else
1278#define BFIN_SERIAL_CONSOLE NULL
0ae53640
RG
1279#endif /* CONFIG_SERIAL_BFIN_CONSOLE */
1280
1281
1282#ifdef CONFIG_EARLY_PRINTK
1283static __init void early_serial_putc(struct uart_port *port, int ch)
1284{
1285 unsigned timeout = 0xffff;
1286 struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
1287
1288 while ((!(UART_GET_LSR(uart) & THRE)) && --timeout)
1289 cpu_relax();
1290 UART_PUT_CHAR(uart, ch);
1291}
1292
1293static __init void early_serial_write(struct console *con, const char *s,
1294 unsigned int n)
1295{
1296 struct bfin_serial_port *uart = &bfin_serial_ports[con->index];
1297 unsigned int i;
1298
1299 for (i = 0; i < n; i++, s++) {
1300 if (*s == '\n')
1301 early_serial_putc(&uart->port, '\r');
1302 early_serial_putc(&uart->port, *s);
1303 }
1304}
1305
7de7c55b
RG
1306/*
1307 * This should have a .setup or .early_setup in it, but then things get called
1308 * without the command line options, and the baud rate gets messed up - so
1309 * don't let the common infrastructure play with things. (see calls to setup
1310 * & earlysetup in ./kernel/printk.c:register_console()
1311 */
c1113400 1312static struct __initdata console bfin_early_serial_console = {
0ae53640
RG
1313 .name = "early_BFuart",
1314 .write = early_serial_write,
1315 .device = uart_console_device,
1316 .flags = CON_PRINTBUFFER,
0ae53640
RG
1317 .index = -1,
1318 .data = &bfin_serial_reg,
1319};
1320
1321struct console __init *bfin_earlyserial_init(unsigned int port,
1322 unsigned int cflag)
1323{
1324 struct bfin_serial_port *uart;
1325 struct ktermios t;
1326
6d9e4498
SZ
1327#ifdef CONFIG_SERIAL_BFIN_CONSOLE
1328 /*
1329 * If we are using early serial, don't let the normal console rewind
1330 * log buffer, since that causes things to be printed multiple times
1331 */
1332 bfin_serial_console.flags &= ~CON_PRINTBUFFER;
1333#endif
1334
c9607ecc 1335 if (port == -1 || port >= nr_active_ports)
0ae53640
RG
1336 port = 0;
1337 bfin_serial_init_ports();
1338 bfin_early_serial_console.index = port;
0ae53640
RG
1339 uart = &bfin_serial_ports[port];
1340 t.c_cflag = cflag;
1341 t.c_iflag = 0;
1342 t.c_oflag = 0;
1343 t.c_lflag = ICANON;
1344 t.c_line = port;
1345 bfin_serial_set_termios(&uart->port, &t, &t);
1346 return &bfin_early_serial_console;
1347}
1348
b6efa1ea 1349#endif /* CONFIG_EARLY_PRINTK */
194de561
BW
1350
1351static struct uart_driver bfin_serial_reg = {
1352 .owner = THIS_MODULE,
1353 .driver_name = "bfin-uart",
1354 .dev_name = BFIN_SERIAL_NAME,
1355 .major = BFIN_SERIAL_MAJOR,
1356 .minor = BFIN_SERIAL_MINOR,
2ade9729 1357 .nr = BFIN_UART_NR_PORTS,
194de561
BW
1358 .cons = BFIN_SERIAL_CONSOLE,
1359};
1360
1361static int bfin_serial_suspend(struct platform_device *dev, pm_message_t state)
1362{
ccfbc3e1 1363 int i;
194de561 1364
c9607ecc 1365 for (i = 0; i < nr_active_ports; i++) {
ccfbc3e1
SZ
1366 if (bfin_serial_ports[i].port.dev != &dev->dev)
1367 continue;
1368 uart_suspend_port(&bfin_serial_reg, &bfin_serial_ports[i].port);
1369 }
194de561
BW
1370
1371 return 0;
1372}
1373
1374static int bfin_serial_resume(struct platform_device *dev)
1375{
ccfbc3e1 1376 int i;
194de561 1377
c9607ecc 1378 for (i = 0; i < nr_active_ports; i++) {
ccfbc3e1
SZ
1379 if (bfin_serial_ports[i].port.dev != &dev->dev)
1380 continue;
1381 uart_resume_port(&bfin_serial_reg, &bfin_serial_ports[i].port);
1382 }
194de561
BW
1383
1384 return 0;
1385}
1386
1387static int bfin_serial_probe(struct platform_device *dev)
1388{
1389 struct resource *res = dev->resource;
1390 int i;
1391
1392 for (i = 0; i < dev->num_resources; i++, res++)
1393 if (res->flags & IORESOURCE_MEM)
1394 break;
1395
1396 if (i < dev->num_resources) {
c9607ecc 1397 for (i = 0; i < nr_active_ports; i++, res++) {
194de561
BW
1398 if (bfin_serial_ports[i].port.mapbase != res->start)
1399 continue;
1400 bfin_serial_ports[i].port.dev = &dev->dev;
1401 uart_add_one_port(&bfin_serial_reg, &bfin_serial_ports[i].port);
194de561
BW
1402 }
1403 }
1404
1405 return 0;
1406}
1407
ccfbc3e1 1408static int bfin_serial_remove(struct platform_device *dev)
194de561 1409{
ccfbc3e1 1410 int i;
194de561 1411
c9607ecc 1412 for (i = 0; i < nr_active_ports; i++) {
ccfbc3e1
SZ
1413 if (bfin_serial_ports[i].port.dev != &dev->dev)
1414 continue;
1415 uart_remove_one_port(&bfin_serial_reg, &bfin_serial_ports[i].port);
1416 bfin_serial_ports[i].port.dev = NULL;
b2ced4f6 1417#if defined(CONFIG_SERIAL_BFIN_CTSRTS)
ccfbc3e1
SZ
1418 gpio_free(bfin_serial_ports[i].cts_pin);
1419 gpio_free(bfin_serial_ports[i].rts_pin);
194de561 1420#endif
ccfbc3e1 1421 }
194de561
BW
1422
1423 return 0;
1424}
1425
1426static struct platform_driver bfin_serial_driver = {
1427 .probe = bfin_serial_probe,
1428 .remove = bfin_serial_remove,
1429 .suspend = bfin_serial_suspend,
1430 .resume = bfin_serial_resume,
1431 .driver = {
1432 .name = "bfin-uart",
e169c139 1433 .owner = THIS_MODULE,
194de561
BW
1434 },
1435};
1436
1437static int __init bfin_serial_init(void)
1438{
1439 int ret;
1440
1441 pr_info("Serial: Blackfin serial driver\n");
1442
1443 bfin_serial_init_ports();
1444
1445 ret = uart_register_driver(&bfin_serial_reg);
1446 if (ret == 0) {
1447 ret = platform_driver_register(&bfin_serial_driver);
1448 if (ret) {
1449 pr_debug("uart register failed\n");
1450 uart_unregister_driver(&bfin_serial_reg);
1451 }
1452 }
1453 return ret;
1454}
1455
1456static void __exit bfin_serial_exit(void)
1457{
1458 platform_driver_unregister(&bfin_serial_driver);
1459 uart_unregister_driver(&bfin_serial_reg);
1460}
1461
52e15f0e 1462
194de561
BW
1463module_init(bfin_serial_init);
1464module_exit(bfin_serial_exit);
1465
1466MODULE_AUTHOR("Aubrey.Li <aubrey.li@analog.com>");
1467MODULE_DESCRIPTION("Blackfin generic serial port driver");
1468MODULE_LICENSE("GPL");
1469MODULE_ALIAS_CHARDEV_MAJOR(BFIN_SERIAL_MAJOR);
e169c139 1470MODULE_ALIAS("platform:bfin-uart");