]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/scsi/sata_sis.c
[PATCH] libata: Note a nasty ATA quirk
[net-next-2.6.git] / drivers / scsi / sata_sis.c
CommitLineData
1da177e4
LT
1/*
2 * sata_sis.c - Silicon Integrated Systems SATA
3 *
4 * Maintained by: Uwe Koziolek
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
8 * Copyright 2004 Uwe Koziolek
9 *
af36d7f0
JG
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * Hardware documentation available under NDA.
1da177e4
LT
30 *
31 */
32
33#include <linux/config.h>
34#include <linux/kernel.h>
35#include <linux/module.h>
36#include <linux/pci.h>
37#include <linux/init.h>
38#include <linux/blkdev.h>
39#include <linux/delay.h>
40#include <linux/interrupt.h>
a9524a76 41#include <linux/device.h>
1da177e4
LT
42#include <scsi/scsi_host.h>
43#include <linux/libata.h>
44
45#define DRV_NAME "sata_sis"
46#define DRV_VERSION "0.5"
47
48enum {
49 sis_180 = 0,
50 SIS_SCR_PCI_BAR = 5,
51
52 /* PCI configuration registers */
53 SIS_GENCTL = 0x54, /* IDE General Control register */
54 SIS_SCR_BASE = 0xc0, /* sata0 phy SCR registers */
f2c853bc
AP
55 SIS180_SATA1_OFS = 0x10, /* offset from sata0->sata1 phy regs */
56 SIS182_SATA1_OFS = 0x20, /* offset from sata0->sata1 phy regs */
57 SIS_PMR = 0x90, /* port mapping register */
8add7885 58 SIS_PMR_COMBINED = 0x30,
1da177e4
LT
59
60 /* random bits */
61 SIS_FLAG_CFGSCR = (1 << 30), /* host flag: SCRs via PCI cfg */
62
63 GENCTL_IOMAPPED_SCR = (1 << 26), /* if set, SCRs are in IO space */
64};
65
66static int sis_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
67static u32 sis_scr_read (struct ata_port *ap, unsigned int sc_reg);
68static void sis_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
69
70static struct pci_device_id sis_pci_tbl[] = {
71 { PCI_VENDOR_ID_SI, 0x180, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sis_180 },
72 { PCI_VENDOR_ID_SI, 0x181, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sis_180 },
f2c853bc 73 { PCI_VENDOR_ID_SI, 0x182, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sis_180 },
1da177e4
LT
74 { } /* terminate list */
75};
76
77
78static struct pci_driver sis_pci_driver = {
79 .name = DRV_NAME,
80 .id_table = sis_pci_tbl,
81 .probe = sis_init_one,
82 .remove = ata_pci_remove_one,
83};
84
193515d5 85static struct scsi_host_template sis_sht = {
1da177e4
LT
86 .module = THIS_MODULE,
87 .name = DRV_NAME,
88 .ioctl = ata_scsi_ioctl,
89 .queuecommand = ata_scsi_queuecmd,
90 .eh_strategy_handler = ata_scsi_error,
91 .can_queue = ATA_DEF_QUEUE,
92 .this_id = ATA_SHT_THIS_ID,
93 .sg_tablesize = ATA_MAX_PRD,
94 .max_sectors = ATA_MAX_SECTORS,
95 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
96 .emulated = ATA_SHT_EMULATED,
97 .use_clustering = ATA_SHT_USE_CLUSTERING,
98 .proc_name = DRV_NAME,
99 .dma_boundary = ATA_DMA_BOUNDARY,
100 .slave_configure = ata_scsi_slave_config,
101 .bios_param = ata_std_bios_param,
102 .ordered_flush = 1,
103};
104
057ace5e 105static const struct ata_port_operations sis_ops = {
1da177e4
LT
106 .port_disable = ata_port_disable,
107 .tf_load = ata_tf_load,
108 .tf_read = ata_tf_read,
109 .check_status = ata_check_status,
110 .exec_command = ata_exec_command,
111 .dev_select = ata_std_dev_select,
112 .phy_reset = sata_phy_reset,
113 .bmdma_setup = ata_bmdma_setup,
114 .bmdma_start = ata_bmdma_start,
115 .bmdma_stop = ata_bmdma_stop,
116 .bmdma_status = ata_bmdma_status,
117 .qc_prep = ata_qc_prep,
118 .qc_issue = ata_qc_issue_prot,
119 .eng_timeout = ata_eng_timeout,
120 .irq_handler = ata_interrupt,
121 .irq_clear = ata_bmdma_irq_clear,
122 .scr_read = sis_scr_read,
123 .scr_write = sis_scr_write,
124 .port_start = ata_port_start,
125 .port_stop = ata_port_stop,
aa8f0dc6 126 .host_stop = ata_host_stop,
1da177e4
LT
127};
128
129static struct ata_port_info sis_port_info = {
130 .sht = &sis_sht,
131 .host_flags = ATA_FLAG_SATA | ATA_FLAG_SATA_RESET |
132 ATA_FLAG_NO_LEGACY,
133 .pio_mask = 0x1f,
134 .mwdma_mask = 0x7,
135 .udma_mask = 0x7f,
136 .port_ops = &sis_ops,
137};
138
139
140MODULE_AUTHOR("Uwe Koziolek");
141MODULE_DESCRIPTION("low-level driver for Silicon Integratad Systems SATA controller");
142MODULE_LICENSE("GPL");
143MODULE_DEVICE_TABLE(pci, sis_pci_tbl);
144MODULE_VERSION(DRV_VERSION);
145
f2c853bc 146static unsigned int get_scr_cfg_addr(unsigned int port_no, unsigned int sc_reg, int device)
1da177e4
LT
147{
148 unsigned int addr = SIS_SCR_BASE + (4 * sc_reg);
149
8add7885 150 if (port_no) {
f2c853bc
AP
151 if (device == 0x182)
152 addr += SIS182_SATA1_OFS;
153 else
154 addr += SIS180_SATA1_OFS;
8add7885
JG
155 }
156
1da177e4
LT
157 return addr;
158}
159
160static u32 sis_scr_cfg_read (struct ata_port *ap, unsigned int sc_reg)
161{
162 struct pci_dev *pdev = to_pci_dev(ap->host_set->dev);
f2c853bc 163 unsigned int cfg_addr = get_scr_cfg_addr(ap->port_no, sc_reg, pdev->device);
668e4bc7 164 u32 val, val2 = 0;
f2c853bc 165 u8 pmr;
1da177e4
LT
166
167 if (sc_reg == SCR_ERROR) /* doesn't exist in PCI cfg space */
168 return 0xffffffff;
f2c853bc
AP
169
170 pci_read_config_byte(pdev, SIS_PMR, &pmr);
8add7885 171
1da177e4 172 pci_read_config_dword(pdev, cfg_addr, &val);
f2c853bc 173
8add7885 174 if ((pdev->device == 0x182) || (pmr & SIS_PMR_COMBINED))
f2c853bc
AP
175 pci_read_config_dword(pdev, cfg_addr+0x10, &val2);
176
177 return val|val2;
1da177e4
LT
178}
179
180static void sis_scr_cfg_write (struct ata_port *ap, unsigned int scr, u32 val)
181{
182 struct pci_dev *pdev = to_pci_dev(ap->host_set->dev);
f2c853bc
AP
183 unsigned int cfg_addr = get_scr_cfg_addr(ap->port_no, scr, pdev->device);
184 u8 pmr;
1da177e4
LT
185
186 if (scr == SCR_ERROR) /* doesn't exist in PCI cfg space */
187 return;
f2c853bc
AP
188
189 pci_read_config_byte(pdev, SIS_PMR, &pmr);
8add7885 190
1da177e4 191 pci_write_config_dword(pdev, cfg_addr, val);
f2c853bc
AP
192
193 if ((pdev->device == 0x182) || (pmr & SIS_PMR_COMBINED))
194 pci_write_config_dword(pdev, cfg_addr+0x10, val);
1da177e4
LT
195}
196
197static u32 sis_scr_read (struct ata_port *ap, unsigned int sc_reg)
198{
f2c853bc 199 struct pci_dev *pdev = to_pci_dev(ap->host_set->dev);
8add7885 200 u32 val, val2 = 0;
f2c853bc
AP
201 u8 pmr;
202
1da177e4
LT
203 if (sc_reg > SCR_CONTROL)
204 return 0xffffffffU;
205
206 if (ap->flags & SIS_FLAG_CFGSCR)
207 return sis_scr_cfg_read(ap, sc_reg);
f2c853bc
AP
208
209 pci_read_config_byte(pdev, SIS_PMR, &pmr);
210
211 val = inl(ap->ioaddr.scr_addr + (sc_reg * 4));
212
213 if ((pdev->device == 0x182) || (pmr & SIS_PMR_COMBINED))
8add7885 214 val2 = inl(ap->ioaddr.scr_addr + (sc_reg * 4) + 0x10);
f2c853bc 215
8add7885 216 return val | val2;
1da177e4
LT
217}
218
219static void sis_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val)
220{
f2c853bc
AP
221 struct pci_dev *pdev = to_pci_dev(ap->host_set->dev);
222 u8 pmr;
223
1da177e4
LT
224 if (sc_reg > SCR_CONTROL)
225 return;
226
f2c853bc 227 pci_read_config_byte(pdev, SIS_PMR, &pmr);
8add7885 228
1da177e4
LT
229 if (ap->flags & SIS_FLAG_CFGSCR)
230 sis_scr_cfg_write(ap, sc_reg, val);
f2c853bc 231 else {
1da177e4 232 outl(val, ap->ioaddr.scr_addr + (sc_reg * 4));
f2c853bc
AP
233 if ((pdev->device == 0x182) || (pmr & SIS_PMR_COMBINED))
234 outl(val, ap->ioaddr.scr_addr + (sc_reg * 4)+0x10);
235 }
1da177e4
LT
236}
237
1da177e4
LT
238static int sis_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
239{
a9524a76 240 static int printed_version;
1da177e4
LT
241 struct ata_probe_ent *probe_ent = NULL;
242 int rc;
243 u32 genctl;
244 struct ata_port_info *ppi;
245 int pci_dev_busy = 0;
f2c853bc
AP
246 u8 pmr;
247 u8 port2_start;
1da177e4 248
a9524a76
JG
249 if (!printed_version++)
250 dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
251
1da177e4
LT
252 rc = pci_enable_device(pdev);
253 if (rc)
254 return rc;
255
256 rc = pci_request_regions(pdev, DRV_NAME);
257 if (rc) {
258 pci_dev_busy = 1;
259 goto err_out;
260 }
261
262 rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
263 if (rc)
264 goto err_out_regions;
265 rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
266 if (rc)
267 goto err_out_regions;
268
269 ppi = &sis_port_info;
47a86593 270 probe_ent = ata_pci_init_native_mode(pdev, &ppi, ATA_PORT_PRIMARY | ATA_PORT_SECONDARY);
1da177e4
LT
271 if (!probe_ent) {
272 rc = -ENOMEM;
273 goto err_out_regions;
274 }
275
276 /* check and see if the SCRs are in IO space or PCI cfg space */
277 pci_read_config_dword(pdev, SIS_GENCTL, &genctl);
278 if ((genctl & GENCTL_IOMAPPED_SCR) == 0)
279 probe_ent->host_flags |= SIS_FLAG_CFGSCR;
8a60a071 280
1da177e4
LT
281 /* if hardware thinks SCRs are in IO space, but there are
282 * no IO resources assigned, change to PCI cfg space.
283 */
284 if ((!(probe_ent->host_flags & SIS_FLAG_CFGSCR)) &&
285 ((pci_resource_start(pdev, SIS_SCR_PCI_BAR) == 0) ||
286 (pci_resource_len(pdev, SIS_SCR_PCI_BAR) < 128))) {
287 genctl &= ~GENCTL_IOMAPPED_SCR;
288 pci_write_config_dword(pdev, SIS_GENCTL, genctl);
289 probe_ent->host_flags |= SIS_FLAG_CFGSCR;
290 }
291
f2c853bc
AP
292 pci_read_config_byte(pdev, SIS_PMR, &pmr);
293 if (ent->device != 0x182) {
294 if ((pmr & SIS_PMR_COMBINED) == 0) {
a9524a76
JG
295 dev_printk(KERN_INFO, &pdev->dev,
296 "Detected SiS 180/181 chipset in SATA mode\n");
39eb936c 297 port2_start = 64;
f2c853bc
AP
298 }
299 else {
a9524a76
JG
300 dev_printk(KERN_INFO, &pdev->dev,
301 "Detected SiS 180/181 chipset in combined mode\n");
f2c853bc
AP
302 port2_start=0;
303 }
304 }
305 else {
a9524a76 306 dev_printk(KERN_INFO, &pdev->dev, "Detected SiS 182 chipset\n");
f2c853bc
AP
307 port2_start = 0x20;
308 }
309
1da177e4
LT
310 if (!(probe_ent->host_flags & SIS_FLAG_CFGSCR)) {
311 probe_ent->port[0].scr_addr =
312 pci_resource_start(pdev, SIS_SCR_PCI_BAR);
313 probe_ent->port[1].scr_addr =
f2c853bc 314 pci_resource_start(pdev, SIS_SCR_PCI_BAR) + port2_start;
1da177e4
LT
315 }
316
317 pci_set_master(pdev);
a04ce0ff 318 pci_intx(pdev, 1);
1da177e4
LT
319
320 /* FIXME: check ata_device_add return value */
321 ata_device_add(probe_ent);
322 kfree(probe_ent);
323
324 return 0;
325
326err_out_regions:
327 pci_release_regions(pdev);
328
329err_out:
330 if (!pci_dev_busy)
331 pci_disable_device(pdev);
332 return rc;
333
334}
335
336static int __init sis_init(void)
337{
338 return pci_module_init(&sis_pci_driver);
339}
340
341static void __exit sis_exit(void)
342{
343 pci_unregister_driver(&sis_pci_driver);
344}
345
346module_init(sis_init);
347module_exit(sis_exit);
348