]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/scsi/qla2xxx/qla_def.h
[SCSI] qla2xxx: Use PCI_DEVICE() for pci_device_id definition.
[net-next-2.6.git] / drivers / scsi / qla2xxx / qla_def.h
CommitLineData
fa90c54f
AV
1/*
2 * QLogic Fibre Channel HBA Driver
3 * Copyright (c) 2003-2005 QLogic Corporation
4 *
5 * See LICENSE.qla2xxx for copyright and licensing details.
6 */
1da177e4
LT
7#ifndef __QLA_DEF_H
8#define __QLA_DEF_H
9
10#include <linux/kernel.h>
11#include <linux/init.h>
12#include <linux/types.h>
13#include <linux/module.h>
14#include <linux/list.h>
15#include <linux/pci.h>
16#include <linux/dma-mapping.h>
17#include <linux/sched.h>
18#include <linux/slab.h>
19#include <linux/dmapool.h>
20#include <linux/mempool.h>
21#include <linux/spinlock.h>
22#include <linux/completion.h>
abbd8870 23#include <linux/interrupt.h>
19a7b4ae 24#include <linux/workqueue.h>
5433383e 25#include <linux/firmware.h>
1da177e4
LT
26#include <asm/semaphore.h>
27
28#include <scsi/scsi.h>
29#include <scsi/scsi_host.h>
30#include <scsi/scsi_device.h>
31#include <scsi/scsi_cmnd.h>
392e2f65 32#include <scsi/scsi_transport_fc.h>
1da177e4 33
1da177e4
LT
34/*
35 * We have MAILBOX_REGISTER_COUNT sized arrays in a few places,
36 * but that's fine as we don't look at the last 24 ones for
37 * ISP2100 HBAs.
38 */
39#define MAILBOX_REGISTER_COUNT_2100 8
40#define MAILBOX_REGISTER_COUNT 32
41
42#define QLA2200A_RISC_ROM_VER 4
43#define FPM_2300 6
44#define FPM_2310 7
45
46#include "qla_settings.h"
47
fa2a1ce5 48/*
1da177e4
LT
49 * Data bit definitions
50 */
51#define BIT_0 0x1
52#define BIT_1 0x2
53#define BIT_2 0x4
54#define BIT_3 0x8
55#define BIT_4 0x10
56#define BIT_5 0x20
57#define BIT_6 0x40
58#define BIT_7 0x80
59#define BIT_8 0x100
60#define BIT_9 0x200
61#define BIT_10 0x400
62#define BIT_11 0x800
63#define BIT_12 0x1000
64#define BIT_13 0x2000
65#define BIT_14 0x4000
66#define BIT_15 0x8000
67#define BIT_16 0x10000
68#define BIT_17 0x20000
69#define BIT_18 0x40000
70#define BIT_19 0x80000
71#define BIT_20 0x100000
72#define BIT_21 0x200000
73#define BIT_22 0x400000
74#define BIT_23 0x800000
75#define BIT_24 0x1000000
76#define BIT_25 0x2000000
77#define BIT_26 0x4000000
78#define BIT_27 0x8000000
79#define BIT_28 0x10000000
80#define BIT_29 0x20000000
81#define BIT_30 0x40000000
82#define BIT_31 0x80000000
83
84#define LSB(x) ((uint8_t)(x))
85#define MSB(x) ((uint8_t)((uint16_t)(x) >> 8))
86
87#define LSW(x) ((uint16_t)(x))
88#define MSW(x) ((uint16_t)((uint32_t)(x) >> 16))
89
90#define LSD(x) ((uint32_t)((uint64_t)(x)))
91#define MSD(x) ((uint32_t)((((uint64_t)(x)) >> 16) >> 16))
92
93
94/*
95 * I/O register
96*/
97
98#define RD_REG_BYTE(addr) readb(addr)
99#define RD_REG_WORD(addr) readw(addr)
100#define RD_REG_DWORD(addr) readl(addr)
101#define RD_REG_BYTE_RELAXED(addr) readb_relaxed(addr)
102#define RD_REG_WORD_RELAXED(addr) readw_relaxed(addr)
103#define RD_REG_DWORD_RELAXED(addr) readl_relaxed(addr)
104#define WRT_REG_BYTE(addr, data) writeb(data,addr)
105#define WRT_REG_WORD(addr, data) writew(data,addr)
106#define WRT_REG_DWORD(addr, data) writel(data,addr)
107
f6df144c
AV
108/*
109 * The ISP2312 v2 chip cannot access the FLASH/GPIO registers via MMIO in an
110 * 133Mhz slot.
111 */
112#define RD_REG_WORD_PIO(addr) (inw((unsigned long)addr))
113#define WRT_REG_WORD_PIO(addr, data) (outw(data,(unsigned long)addr))
114
1da177e4
LT
115/*
116 * Fibre Channel device definitions.
117 */
118#define WWN_SIZE 8 /* Size of WWPN, WWN & WWNN */
119#define MAX_FIBRE_DEVICES 512
cc4731f5 120#define MAX_FIBRE_LUNS 0xFFFF
1da177e4
LT
121#define MAX_RSCN_COUNT 32
122#define MAX_HOST_COUNT 16
123
124/*
125 * Host adapter default definitions.
126 */
127#define MAX_BUSES 1 /* We only have one bus today */
128#define MAX_TARGETS_2100 MAX_FIBRE_DEVICES
129#define MAX_TARGETS_2200 MAX_FIBRE_DEVICES
1da177e4
LT
130#define MIN_LUNS 8
131#define MAX_LUNS MAX_FIBRE_LUNS
fa2a1ce5
AV
132#define MAX_CMDS_PER_LUN 255
133
1da177e4
LT
134/*
135 * Fibre Channel device definitions.
136 */
137#define SNS_LAST_LOOP_ID_2100 0xfe
138#define SNS_LAST_LOOP_ID_2300 0x7ff
139
140#define LAST_LOCAL_LOOP_ID 0x7d
141#define SNS_FL_PORT 0x7e
142#define FABRIC_CONTROLLER 0x7f
143#define SIMPLE_NAME_SERVER 0x80
144#define SNS_FIRST_LOOP_ID 0x81
145#define MANAGEMENT_SERVER 0xfe
146#define BROADCAST 0xff
147
3d71644c
AV
148/*
149 * There is no correspondence between an N-PORT id and an AL_PA. Therefore the
150 * valid range of an N-PORT id is 0 through 0x7ef.
151 */
152#define NPH_LAST_HANDLE 0x7ef
cca5335c 153#define NPH_MGMT_SERVER 0x7fa /* FFFFFA */
3d71644c
AV
154#define NPH_SNS 0x7fc /* FFFFFC */
155#define NPH_FABRIC_CONTROLLER 0x7fd /* FFFFFD */
156#define NPH_F_PORT 0x7fe /* FFFFFE */
157#define NPH_IP_BROADCAST 0x7ff /* FFFFFF */
158
159#define MAX_CMDSZ 16 /* SCSI maximum CDB size. */
160#include "qla_fw.h"
1da177e4
LT
161
162/*
163 * Timeout timer counts in seconds
164 */
8482e118 165#define PORT_RETRY_TIME 1
1da177e4
LT
166#define LOOP_DOWN_TIMEOUT 60
167#define LOOP_DOWN_TIME 255 /* 240 */
168#define LOOP_DOWN_RESET (LOOP_DOWN_TIME - 30)
169
170/* Maximum outstanding commands in ISP queues (1-65535) */
171#define MAX_OUTSTANDING_COMMANDS 1024
172
173/* ISP request and response entry counts (37-65535) */
174#define REQUEST_ENTRY_CNT_2100 128 /* Number of request entries. */
175#define REQUEST_ENTRY_CNT_2200 2048 /* Number of request entries. */
176#define REQUEST_ENTRY_CNT_2XXX_EXT_MEM 4096 /* Number of request entries. */
3d71644c 177#define REQUEST_ENTRY_CNT_24XX 4096 /* Number of request entries. */
1da177e4
LT
178#define RESPONSE_ENTRY_CNT_2100 64 /* Number of response entries.*/
179#define RESPONSE_ENTRY_CNT_2300 512 /* Number of response entries.*/
180
181/*
fa2a1ce5 182 * SCSI Request Block
1da177e4
LT
183 */
184typedef struct srb {
185 struct list_head list;
186
187 struct scsi_qla_host *ha; /* HA the SP is queued on */
bdf79621 188 struct fc_port *fcport;
1da177e4
LT
189
190 struct scsi_cmnd *cmd; /* Linux SCSI command pkt */
191
1da177e4
LT
192 uint16_t flags;
193
1da177e4
LT
194 /* Single transfer DMA context */
195 dma_addr_t dma_handle;
196
197 uint32_t request_sense_length;
198 uint8_t *request_sense_ptr;
1da177e4
LT
199} srb_t;
200
201/*
202 * SRB flag definitions
203 */
204#define SRB_TIMEOUT BIT_0 /* Command timed out */
205#define SRB_DMA_VALID BIT_1 /* Command sent to ISP */
206#define SRB_WATCHDOG BIT_2 /* Command on watchdog list */
207#define SRB_ABORT_PENDING BIT_3 /* Command abort sent to device */
208
209#define SRB_ABORTED BIT_4 /* Command aborted command already */
210#define SRB_RETRY BIT_5 /* Command needs retrying */
211#define SRB_GOT_SENSE BIT_6 /* Command has sense data */
212#define SRB_FAILOVER BIT_7 /* Command in failover state */
213
214#define SRB_BUSY BIT_8 /* Command is in busy retry state */
215#define SRB_FO_CANCEL BIT_9 /* Command don't need to do failover */
216#define SRB_IOCTL BIT_10 /* IOCTL command. */
217#define SRB_TAPE BIT_11 /* FCP2 (Tape) command. */
218
1da177e4
LT
219/*
220 * ISP I/O Register Set structure definitions.
221 */
3d71644c
AV
222struct device_reg_2xxx {
223 uint16_t flash_address; /* Flash BIOS address */
224 uint16_t flash_data; /* Flash BIOS data */
1da177e4 225 uint16_t unused_1[1]; /* Gap */
3d71644c 226 uint16_t ctrl_status; /* Control/Status */
fa2a1ce5 227#define CSR_FLASH_64K_BANK BIT_3 /* Flash upper 64K bank select */
1da177e4
LT
228#define CSR_FLASH_ENABLE BIT_1 /* Flash BIOS Read/Write enable */
229#define CSR_ISP_SOFT_RESET BIT_0 /* ISP soft reset */
230
3d71644c 231 uint16_t ictrl; /* Interrupt control */
1da177e4
LT
232#define ICR_EN_INT BIT_15 /* ISP enable interrupts. */
233#define ICR_EN_RISC BIT_3 /* ISP enable RISC interrupts. */
234
3d71644c 235 uint16_t istatus; /* Interrupt status */
1da177e4
LT
236#define ISR_RISC_INT BIT_3 /* RISC interrupt */
237
3d71644c
AV
238 uint16_t semaphore; /* Semaphore */
239 uint16_t nvram; /* NVRAM register. */
1da177e4
LT
240#define NVR_DESELECT 0
241#define NVR_BUSY BIT_15
242#define NVR_WRT_ENABLE BIT_14 /* Write enable */
243#define NVR_PR_ENABLE BIT_13 /* Protection register enable */
244#define NVR_DATA_IN BIT_3
245#define NVR_DATA_OUT BIT_2
246#define NVR_SELECT BIT_1
247#define NVR_CLOCK BIT_0
248
45aeaf1e
RA
249#define NVR_WAIT_CNT 20000
250
1da177e4
LT
251 union {
252 struct {
3d71644c
AV
253 uint16_t mailbox0;
254 uint16_t mailbox1;
255 uint16_t mailbox2;
256 uint16_t mailbox3;
257 uint16_t mailbox4;
258 uint16_t mailbox5;
259 uint16_t mailbox6;
260 uint16_t mailbox7;
261 uint16_t unused_2[59]; /* Gap */
1da177e4
LT
262 } __attribute__((packed)) isp2100;
263 struct {
3d71644c
AV
264 /* Request Queue */
265 uint16_t req_q_in; /* In-Pointer */
266 uint16_t req_q_out; /* Out-Pointer */
267 /* Response Queue */
268 uint16_t rsp_q_in; /* In-Pointer */
269 uint16_t rsp_q_out; /* Out-Pointer */
1da177e4
LT
270
271 /* RISC to Host Status */
fa2a1ce5 272 uint32_t host_status;
1da177e4
LT
273#define HSR_RISC_INT BIT_15 /* RISC interrupt */
274#define HSR_RISC_PAUSED BIT_8 /* RISC Paused */
275
276 /* Host to Host Semaphore */
fa2a1ce5 277 uint16_t host_semaphore;
3d71644c
AV
278 uint16_t unused_3[17]; /* Gap */
279 uint16_t mailbox0;
280 uint16_t mailbox1;
281 uint16_t mailbox2;
282 uint16_t mailbox3;
283 uint16_t mailbox4;
284 uint16_t mailbox5;
285 uint16_t mailbox6;
286 uint16_t mailbox7;
287 uint16_t mailbox8;
288 uint16_t mailbox9;
289 uint16_t mailbox10;
290 uint16_t mailbox11;
291 uint16_t mailbox12;
292 uint16_t mailbox13;
293 uint16_t mailbox14;
294 uint16_t mailbox15;
295 uint16_t mailbox16;
296 uint16_t mailbox17;
297 uint16_t mailbox18;
298 uint16_t mailbox19;
299 uint16_t mailbox20;
300 uint16_t mailbox21;
301 uint16_t mailbox22;
302 uint16_t mailbox23;
303 uint16_t mailbox24;
304 uint16_t mailbox25;
305 uint16_t mailbox26;
306 uint16_t mailbox27;
307 uint16_t mailbox28;
308 uint16_t mailbox29;
309 uint16_t mailbox30;
310 uint16_t mailbox31;
311 uint16_t fb_cmd;
312 uint16_t unused_4[10]; /* Gap */
1da177e4
LT
313 } __attribute__((packed)) isp2300;
314 } u;
315
3d71644c 316 uint16_t fpm_diag_config;
1da177e4 317 uint16_t unused_5[0x6]; /* Gap */
3d71644c 318 uint16_t pcr; /* Processor Control Register. */
1da177e4 319 uint16_t unused_6[0x5]; /* Gap */
3d71644c 320 uint16_t mctr; /* Memory Configuration and Timing. */
1da177e4 321 uint16_t unused_7[0x3]; /* Gap */
3d71644c 322 uint16_t fb_cmd_2100; /* Unused on 23XX */
1da177e4 323 uint16_t unused_8[0x3]; /* Gap */
3d71644c 324 uint16_t hccr; /* Host command & control register. */
1da177e4
LT
325#define HCCR_HOST_INT BIT_7 /* Host interrupt bit */
326#define HCCR_RISC_PAUSE BIT_5 /* Pause mode bit */
327 /* HCCR commands */
328#define HCCR_RESET_RISC 0x1000 /* Reset RISC */
329#define HCCR_PAUSE_RISC 0x2000 /* Pause RISC */
330#define HCCR_RELEASE_RISC 0x3000 /* Release RISC from reset. */
331#define HCCR_SET_HOST_INT 0x5000 /* Set host interrupt */
332#define HCCR_CLR_HOST_INT 0x6000 /* Clear HOST interrupt */
333#define HCCR_CLR_RISC_INT 0x7000 /* Clear RISC interrupt */
334#define HCCR_DISABLE_PARITY_PAUSE 0x4001 /* Disable parity error RISC pause. */
335#define HCCR_ENABLE_PARITY 0xA000 /* Enable PARITY interrupt */
336
337 uint16_t unused_9[5]; /* Gap */
3d71644c
AV
338 uint16_t gpiod; /* GPIO Data register. */
339 uint16_t gpioe; /* GPIO Enable register. */
1da177e4
LT
340#define GPIO_LED_MASK 0x00C0
341#define GPIO_LED_GREEN_OFF_AMBER_OFF 0x0000
342#define GPIO_LED_GREEN_ON_AMBER_OFF 0x0040
343#define GPIO_LED_GREEN_OFF_AMBER_ON 0x0080
344#define GPIO_LED_GREEN_ON_AMBER_ON 0x00C0
f6df144c
AV
345#define GPIO_LED_ALL_OFF 0x0000
346#define GPIO_LED_RED_ON_OTHER_OFF 0x0001 /* isp2322 */
347#define GPIO_LED_RGA_ON 0x00C1 /* isp2322: red green amber */
1da177e4
LT
348
349 union {
350 struct {
3d71644c
AV
351 uint16_t unused_10[8]; /* Gap */
352 uint16_t mailbox8;
353 uint16_t mailbox9;
354 uint16_t mailbox10;
355 uint16_t mailbox11;
356 uint16_t mailbox12;
357 uint16_t mailbox13;
358 uint16_t mailbox14;
359 uint16_t mailbox15;
360 uint16_t mailbox16;
361 uint16_t mailbox17;
362 uint16_t mailbox18;
363 uint16_t mailbox19;
364 uint16_t mailbox20;
365 uint16_t mailbox21;
366 uint16_t mailbox22;
367 uint16_t mailbox23; /* Also probe reg. */
1da177e4
LT
368 } __attribute__((packed)) isp2200;
369 } u_end;
3d71644c
AV
370};
371
9a168bdd 372typedef union {
3d71644c
AV
373 struct device_reg_2xxx isp;
374 struct device_reg_24xx isp24;
1da177e4
LT
375} device_reg_t;
376
377#define ISP_REQ_Q_IN(ha, reg) \
378 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
379 &(reg)->u.isp2100.mailbox4 : \
380 &(reg)->u.isp2300.req_q_in)
381#define ISP_REQ_Q_OUT(ha, reg) \
382 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
383 &(reg)->u.isp2100.mailbox4 : \
384 &(reg)->u.isp2300.req_q_out)
385#define ISP_RSP_Q_IN(ha, reg) \
386 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
387 &(reg)->u.isp2100.mailbox5 : \
388 &(reg)->u.isp2300.rsp_q_in)
389#define ISP_RSP_Q_OUT(ha, reg) \
390 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
391 &(reg)->u.isp2100.mailbox5 : \
392 &(reg)->u.isp2300.rsp_q_out)
393
394#define MAILBOX_REG(ha, reg, num) \
395 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
396 (num < 8 ? \
397 &(reg)->u.isp2100.mailbox0 + (num) : \
398 &(reg)->u_end.isp2200.mailbox8 + (num) - 8) : \
399 &(reg)->u.isp2300.mailbox0 + (num))
400#define RD_MAILBOX_REG(ha, reg, num) \
401 RD_REG_WORD(MAILBOX_REG(ha, reg, num))
402#define WRT_MAILBOX_REG(ha, reg, num, data) \
403 WRT_REG_WORD(MAILBOX_REG(ha, reg, num), data)
404
405#define FB_CMD_REG(ha, reg) \
406 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
407 &(reg)->fb_cmd_2100 : \
408 &(reg)->u.isp2300.fb_cmd)
409#define RD_FB_CMD_REG(ha, reg) \
410 RD_REG_WORD(FB_CMD_REG(ha, reg))
411#define WRT_FB_CMD_REG(ha, reg, data) \
412 WRT_REG_WORD(FB_CMD_REG(ha, reg), data)
413
414typedef struct {
415 uint32_t out_mb; /* outbound from driver */
416 uint32_t in_mb; /* Incoming from RISC */
417 uint16_t mb[MAILBOX_REGISTER_COUNT];
418 long buf_size;
419 void *bufp;
420 uint32_t tov;
421 uint8_t flags;
422#define MBX_DMA_IN BIT_0
423#define MBX_DMA_OUT BIT_1
424#define IOCTL_CMD BIT_2
425} mbx_cmd_t;
426
427#define MBX_TOV_SECONDS 30
428
429/*
430 * ISP product identification definitions in mailboxes after reset.
431 */
432#define PROD_ID_1 0x4953
433#define PROD_ID_2 0x0000
434#define PROD_ID_2a 0x5020
435#define PROD_ID_3 0x2020
436
437/*
438 * ISP mailbox Self-Test status codes
439 */
440#define MBS_FRM_ALIVE 0 /* Firmware Alive. */
441#define MBS_CHKSUM_ERR 1 /* Checksum Error. */
442#define MBS_BUSY 4 /* Busy. */
443
444/*
445 * ISP mailbox command complete status codes
446 */
447#define MBS_COMMAND_COMPLETE 0x4000
448#define MBS_INVALID_COMMAND 0x4001
449#define MBS_HOST_INTERFACE_ERROR 0x4002
450#define MBS_TEST_FAILED 0x4003
451#define MBS_COMMAND_ERROR 0x4005
452#define MBS_COMMAND_PARAMETER_ERROR 0x4006
453#define MBS_PORT_ID_USED 0x4007
454#define MBS_LOOP_ID_USED 0x4008
455#define MBS_ALL_IDS_IN_USE 0x4009
456#define MBS_NOT_LOGGED_IN 0x400A
3d71644c
AV
457#define MBS_LINK_DOWN_ERROR 0x400B
458#define MBS_DIAG_ECHO_TEST_ERROR 0x400C
1da177e4
LT
459
460/*
461 * ISP mailbox asynchronous event status codes
462 */
463#define MBA_ASYNC_EVENT 0x8000 /* Asynchronous event. */
464#define MBA_RESET 0x8001 /* Reset Detected. */
465#define MBA_SYSTEM_ERR 0x8002 /* System Error. */
466#define MBA_REQ_TRANSFER_ERR 0x8003 /* Request Transfer Error. */
467#define MBA_RSP_TRANSFER_ERR 0x8004 /* Response Transfer Error. */
468#define MBA_WAKEUP_THRES 0x8005 /* Request Queue Wake-up. */
469#define MBA_LIP_OCCURRED 0x8010 /* Loop Initialization Procedure */
470 /* occurred. */
471#define MBA_LOOP_UP 0x8011 /* FC Loop UP. */
472#define MBA_LOOP_DOWN 0x8012 /* FC Loop Down. */
473#define MBA_LIP_RESET 0x8013 /* LIP reset occurred. */
474#define MBA_PORT_UPDATE 0x8014 /* Port Database update. */
475#define MBA_RSCN_UPDATE 0x8015 /* Register State Chg Notification. */
476#define MBA_LIP_F8 0x8016 /* Received a LIP F8. */
477#define MBA_LOOP_INIT_ERR 0x8017 /* Loop Initialization Error. */
478#define MBA_FABRIC_AUTH_REQ 0x801b /* Fabric Authentication Required. */
479#define MBA_SCSI_COMPLETION 0x8020 /* SCSI Command Complete. */
480#define MBA_CTIO_COMPLETION 0x8021 /* CTIO Complete. */
481#define MBA_IP_COMPLETION 0x8022 /* IP Transmit Command Complete. */
482#define MBA_IP_RECEIVE 0x8023 /* IP Received. */
483#define MBA_IP_BROADCAST 0x8024 /* IP Broadcast Received. */
484#define MBA_IP_LOW_WATER_MARK 0x8025 /* IP Low Water Mark reached. */
485#define MBA_IP_RCV_BUFFER_EMPTY 0x8026 /* IP receive buffer queue empty. */
486#define MBA_IP_HDR_DATA_SPLIT 0x8027 /* IP header/data splitting feature */
487 /* used. */
488#define MBA_POINT_TO_POINT 0x8030 /* Point to point mode. */
489#define MBA_CMPLT_1_16BIT 0x8031 /* Completion 1 16bit IOSB. */
490#define MBA_CMPLT_2_16BIT 0x8032 /* Completion 2 16bit IOSB. */
491#define MBA_CMPLT_3_16BIT 0x8033 /* Completion 3 16bit IOSB. */
492#define MBA_CMPLT_4_16BIT 0x8034 /* Completion 4 16bit IOSB. */
493#define MBA_CMPLT_5_16BIT 0x8035 /* Completion 5 16bit IOSB. */
494#define MBA_CHG_IN_CONNECTION 0x8036 /* Change in connection mode. */
495#define MBA_RIO_RESPONSE 0x8040 /* RIO response queue update. */
496#define MBA_ZIO_RESPONSE 0x8040 /* ZIO response queue update. */
497#define MBA_CMPLT_2_32BIT 0x8042 /* Completion 2 32bit IOSB. */
498#define MBA_BYPASS_NOTIFICATION 0x8043 /* Auto bypass notification. */
499#define MBA_DISCARD_RND_FRAME 0x8048 /* discard RND frame due to error. */
500#define MBA_REJECTED_FCP_CMD 0x8049 /* rejected FCP_CMD. */
501
502/*
503 * Firmware options 1, 2, 3.
504 */
505#define FO1_AE_ON_LIPF8 BIT_0
506#define FO1_AE_ALL_LIP_RESET BIT_1
507#define FO1_CTIO_RETRY BIT_3
508#define FO1_DISABLE_LIP_F7_SW BIT_4
509#define FO1_DISABLE_100MS_LOS_WAIT BIT_5
3d71644c 510#define FO1_DISABLE_GPIO6_7 BIT_6 /* LED bits */
1da177e4
LT
511#define FO1_AE_ON_LOOP_INIT_ERR BIT_7
512#define FO1_SET_EMPHASIS_SWING BIT_8
513#define FO1_AE_AUTO_BYPASS BIT_9
514#define FO1_ENABLE_PURE_IOCB BIT_10
515#define FO1_AE_PLOGI_RJT BIT_11
516#define FO1_ENABLE_ABORT_SEQUENCE BIT_12
517#define FO1_AE_QUEUE_FULL BIT_13
518
519#define FO2_ENABLE_ATIO_TYPE_3 BIT_0
520#define FO2_REV_LOOPBACK BIT_1
521
522#define FO3_ENABLE_EMERG_IOCB BIT_0
523#define FO3_AE_RND_ERROR BIT_1
524
3d71644c
AV
525/* 24XX additional firmware options */
526#define ADD_FO_COUNT 3
527#define ADD_FO1_DISABLE_GPIO_LED_CTRL BIT_6 /* LED bits */
528#define ADD_FO1_ENABLE_PUREX_IOCB BIT_10
529
530#define ADD_FO2_ENABLE_SEL_CLS2 BIT_5
531
532#define ADD_FO3_NO_ABT_ON_LINK_DOWN BIT_14
533
1da177e4
LT
534/*
535 * ISP mailbox commands
536 */
537#define MBC_LOAD_RAM 1 /* Load RAM. */
538#define MBC_EXECUTE_FIRMWARE 2 /* Execute firmware. */
539#define MBC_WRITE_RAM_WORD 4 /* Write RAM word. */
540#define MBC_READ_RAM_WORD 5 /* Read RAM word. */
541#define MBC_MAILBOX_REGISTER_TEST 6 /* Wrap incoming mailboxes */
542#define MBC_VERIFY_CHECKSUM 7 /* Verify checksum. */
543#define MBC_GET_FIRMWARE_VERSION 8 /* Get firmware revision. */
544#define MBC_LOAD_RISC_RAM 9 /* Load RAM command. */
545#define MBC_DUMP_RISC_RAM 0xa /* Dump RAM command. */
546#define MBC_LOAD_RISC_RAM_EXTENDED 0xb /* Load RAM extended. */
547#define MBC_DUMP_RISC_RAM_EXTENDED 0xc /* Dump RAM extended. */
548#define MBC_WRITE_RAM_WORD_EXTENDED 0xd /* Write RAM word extended */
549#define MBC_READ_RAM_EXTENDED 0xf /* Read RAM extended. */
550#define MBC_IOCB_COMMAND 0x12 /* Execute IOCB command. */
f6ef3b18 551#define MBC_STOP_FIRMWARE 0x14 /* Stop firmware. */
1da177e4
LT
552#define MBC_ABORT_COMMAND 0x15 /* Abort IOCB command. */
553#define MBC_ABORT_DEVICE 0x16 /* Abort device (ID/LUN). */
554#define MBC_ABORT_TARGET 0x17 /* Abort target (ID). */
555#define MBC_RESET 0x18 /* Reset. */
556#define MBC_GET_ADAPTER_LOOP_ID 0x20 /* Get loop id of ISP2200. */
557#define MBC_GET_RETRY_COUNT 0x22 /* Get f/w retry cnt/delay. */
558#define MBC_DISABLE_VI 0x24 /* Disable VI operation. */
559#define MBC_ENABLE_VI 0x25 /* Enable VI operation. */
560#define MBC_GET_FIRMWARE_OPTION 0x28 /* Get Firmware Options. */
561#define MBC_SET_FIRMWARE_OPTION 0x38 /* Set Firmware Options. */
562#define MBC_LOOP_PORT_BYPASS 0x40 /* Loop Port Bypass. */
563#define MBC_LOOP_PORT_ENABLE 0x41 /* Loop Port Enable. */
564#define MBC_GET_RESOURCE_COUNTS 0x42 /* Get Resource Counts. */
565#define MBC_NON_PARTICIPATE 0x43 /* Non-Participating Mode. */
566#define MBC_DIAGNOSTIC_ECHO 0x44 /* Diagnostic echo. */
567#define MBC_DIAGNOSTIC_LOOP_BACK 0x45 /* Diagnostic loop back. */
568#define MBC_ONLINE_SELF_TEST 0x46 /* Online self-test. */
569#define MBC_ENHANCED_GET_PORT_DATABASE 0x47 /* Get port database + login */
570#define MBC_RESET_LINK_STATUS 0x52 /* Reset Link Error Status */
571#define MBC_IOCB_COMMAND_A64 0x54 /* Execute IOCB command (64) */
572#define MBC_SEND_RNID_ELS 0x57 /* Send RNID ELS request */
573#define MBC_SET_RNID_PARAMS 0x59 /* Set RNID parameters */
574#define MBC_GET_RNID_PARAMS 0x5a /* Data Rate */
575#define MBC_DATA_RATE 0x5d /* Get RNID parameters */
576#define MBC_INITIALIZE_FIRMWARE 0x60 /* Initialize firmware */
577#define MBC_INITIATE_LIP 0x62 /* Initiate Loop */
578 /* Initialization Procedure */
579#define MBC_GET_FC_AL_POSITION_MAP 0x63 /* Get FC_AL Position Map. */
580#define MBC_GET_PORT_DATABASE 0x64 /* Get Port Database. */
581#define MBC_CLEAR_ACA 0x65 /* Clear ACA. */
582#define MBC_TARGET_RESET 0x66 /* Target Reset. */
583#define MBC_CLEAR_TASK_SET 0x67 /* Clear Task Set. */
584#define MBC_ABORT_TASK_SET 0x68 /* Abort Task Set. */
585#define MBC_GET_FIRMWARE_STATE 0x69 /* Get firmware state. */
586#define MBC_GET_PORT_NAME 0x6a /* Get port name. */
587#define MBC_GET_LINK_STATUS 0x6b /* Get port link status. */
588#define MBC_LIP_RESET 0x6c /* LIP reset. */
589#define MBC_SEND_SNS_COMMAND 0x6e /* Send Simple Name Server */
590 /* commandd. */
591#define MBC_LOGIN_FABRIC_PORT 0x6f /* Login fabric port. */
592#define MBC_SEND_CHANGE_REQUEST 0x70 /* Send Change Request. */
593#define MBC_LOGOUT_FABRIC_PORT 0x71 /* Logout fabric port. */
594#define MBC_LIP_FULL_LOGIN 0x72 /* Full login LIP. */
595#define MBC_LOGIN_LOOP_PORT 0x74 /* Login Loop Port. */
596#define MBC_PORT_NODE_NAME_LIST 0x75 /* Get port/node name list. */
597#define MBC_INITIALIZE_RECEIVE_QUEUE 0x77 /* Initialize receive queue */
598#define MBC_UNLOAD_IP 0x79 /* Shutdown IP */
599#define MBC_GET_ID_LIST 0x7C /* Get Port ID list. */
600#define MBC_SEND_LFA_COMMAND 0x7D /* Send Loop Fabric Address */
601#define MBC_LUN_RESET 0x7E /* Send LUN reset */
602
3d71644c
AV
603/*
604 * ISP24xx mailbox commands
605 */
606#define MBC_SERDES_PARAMS 0x10 /* Serdes Tx Parameters. */
607#define MBC_GET_IOCB_STATUS 0x12 /* Get IOCB status command. */
608#define MBC_GET_TIMEOUT_PARAMS 0x22 /* Get FW timeouts. */
609#define MBC_GEN_SYSTEM_ERROR 0x2a /* Generate System Error. */
610#define MBC_SET_TIMEOUT_PARAMS 0x32 /* Set FW timeouts. */
611#define MBC_MID_INITIALIZE_FIRMWARE 0x48 /* MID Initialize firmware. */
612#define MBC_MID_GET_VP_DATABASE 0x49 /* MID Get VP Database. */
613#define MBC_MID_GET_VP_ENTRY 0x4a /* MID Get VP Entry. */
614#define MBC_HOST_MEMORY_COPY 0x53 /* Host Memory Copy. */
615#define MBC_SEND_RNFT_ELS 0x5e /* Send RNFT ELS request */
616#define MBC_GET_LINK_PRIV_STATS 0x6d /* Get link & private data. */
617#define MBC_SET_VENDOR_ID 0x76 /* Set Vendor ID. */
618
1da177e4
LT
619/* Firmware return data sizes */
620#define FCAL_MAP_SIZE 128
621
622/* Mailbox bit definitions for out_mb and in_mb */
623#define MBX_31 BIT_31
624#define MBX_30 BIT_30
625#define MBX_29 BIT_29
626#define MBX_28 BIT_28
627#define MBX_27 BIT_27
628#define MBX_26 BIT_26
629#define MBX_25 BIT_25
630#define MBX_24 BIT_24
631#define MBX_23 BIT_23
632#define MBX_22 BIT_22
633#define MBX_21 BIT_21
634#define MBX_20 BIT_20
635#define MBX_19 BIT_19
636#define MBX_18 BIT_18
637#define MBX_17 BIT_17
638#define MBX_16 BIT_16
639#define MBX_15 BIT_15
640#define MBX_14 BIT_14
641#define MBX_13 BIT_13
642#define MBX_12 BIT_12
643#define MBX_11 BIT_11
644#define MBX_10 BIT_10
645#define MBX_9 BIT_9
646#define MBX_8 BIT_8
647#define MBX_7 BIT_7
648#define MBX_6 BIT_6
649#define MBX_5 BIT_5
650#define MBX_4 BIT_4
651#define MBX_3 BIT_3
652#define MBX_2 BIT_2
653#define MBX_1 BIT_1
654#define MBX_0 BIT_0
655
656/*
657 * Firmware state codes from get firmware state mailbox command
658 */
659#define FSTATE_CONFIG_WAIT 0
660#define FSTATE_WAIT_AL_PA 1
661#define FSTATE_WAIT_LOGIN 2
662#define FSTATE_READY 3
663#define FSTATE_LOSS_OF_SYNC 4
664#define FSTATE_ERROR 5
665#define FSTATE_REINIT 6
666#define FSTATE_NON_PART 7
667
668#define FSTATE_CONFIG_CORRECT 0
669#define FSTATE_P2P_RCV_LIP 1
670#define FSTATE_P2P_CHOOSE_LOOP 2
671#define FSTATE_P2P_RCV_UNIDEN_LIP 3
672#define FSTATE_FATAL_ERROR 4
673#define FSTATE_LOOP_BACK_CONN 5
674
675/*
676 * Port Database structure definition
677 * Little endian except where noted.
678 */
679#define PORT_DATABASE_SIZE 128 /* bytes */
680typedef struct {
681 uint8_t options;
682 uint8_t control;
683 uint8_t master_state;
684 uint8_t slave_state;
685 uint8_t reserved[2];
686 uint8_t hard_address;
687 uint8_t reserved_1;
688 uint8_t port_id[4];
689 uint8_t node_name[WWN_SIZE];
690 uint8_t port_name[WWN_SIZE];
691 uint16_t execution_throttle;
692 uint16_t execution_count;
693 uint8_t reset_count;
694 uint8_t reserved_2;
695 uint16_t resource_allocation;
696 uint16_t current_allocation;
697 uint16_t queue_head;
698 uint16_t queue_tail;
699 uint16_t transmit_execution_list_next;
700 uint16_t transmit_execution_list_previous;
701 uint16_t common_features;
702 uint16_t total_concurrent_sequences;
703 uint16_t RO_by_information_category;
704 uint8_t recipient;
705 uint8_t initiator;
706 uint16_t receive_data_size;
707 uint16_t concurrent_sequences;
708 uint16_t open_sequences_per_exchange;
709 uint16_t lun_abort_flags;
710 uint16_t lun_stop_flags;
711 uint16_t stop_queue_head;
712 uint16_t stop_queue_tail;
713 uint16_t port_retry_timer;
714 uint16_t next_sequence_id;
715 uint16_t frame_count;
716 uint16_t PRLI_payload_length;
717 uint8_t prli_svc_param_word_0[2]; /* Big endian */
718 /* Bits 15-0 of word 0 */
719 uint8_t prli_svc_param_word_3[2]; /* Big endian */
720 /* Bits 15-0 of word 3 */
721 uint16_t loop_id;
722 uint16_t extended_lun_info_list_pointer;
723 uint16_t extended_lun_stop_list_pointer;
724} port_database_t;
725
726/*
727 * Port database slave/master states
728 */
729#define PD_STATE_DISCOVERY 0
730#define PD_STATE_WAIT_DISCOVERY_ACK 1
731#define PD_STATE_PORT_LOGIN 2
732#define PD_STATE_WAIT_PORT_LOGIN_ACK 3
733#define PD_STATE_PROCESS_LOGIN 4
734#define PD_STATE_WAIT_PROCESS_LOGIN_ACK 5
735#define PD_STATE_PORT_LOGGED_IN 6
736#define PD_STATE_PORT_UNAVAILABLE 7
737#define PD_STATE_PROCESS_LOGOUT 8
738#define PD_STATE_WAIT_PROCESS_LOGOUT_ACK 9
739#define PD_STATE_PORT_LOGOUT 10
740#define PD_STATE_WAIT_PORT_LOGOUT_ACK 11
741
742
4fdfefe5
AV
743#define QLA_ZIO_MODE_6 (BIT_2 | BIT_1)
744#define QLA_ZIO_DISABLED 0
745#define QLA_ZIO_DEFAULT_TIMER 2
746
1da177e4
LT
747/*
748 * ISP Initialization Control Block.
749 * Little endian except where noted.
750 */
751#define ICB_VERSION 1
752typedef struct {
753 uint8_t version;
754 uint8_t reserved_1;
755
756 /*
757 * LSB BIT 0 = Enable Hard Loop Id
758 * LSB BIT 1 = Enable Fairness
759 * LSB BIT 2 = Enable Full-Duplex
760 * LSB BIT 3 = Enable Fast Posting
761 * LSB BIT 4 = Enable Target Mode
762 * LSB BIT 5 = Disable Initiator Mode
763 * LSB BIT 6 = Enable ADISC
764 * LSB BIT 7 = Enable Target Inquiry Data
765 *
766 * MSB BIT 0 = Enable PDBC Notify
767 * MSB BIT 1 = Non Participating LIP
768 * MSB BIT 2 = Descending Loop ID Search
769 * MSB BIT 3 = Acquire Loop ID in LIPA
770 * MSB BIT 4 = Stop PortQ on Full Status
771 * MSB BIT 5 = Full Login after LIP
772 * MSB BIT 6 = Node Name Option
773 * MSB BIT 7 = Ext IFWCB enable bit
774 */
775 uint8_t firmware_options[2];
776
777 uint16_t frame_payload_size;
778 uint16_t max_iocb_allocation;
779 uint16_t execution_throttle;
780 uint8_t retry_count;
781 uint8_t retry_delay; /* unused */
782 uint8_t port_name[WWN_SIZE]; /* Big endian. */
783 uint16_t hard_address;
784 uint8_t inquiry_data;
785 uint8_t login_timeout;
786 uint8_t node_name[WWN_SIZE]; /* Big endian. */
787
788 uint16_t request_q_outpointer;
789 uint16_t response_q_inpointer;
790 uint16_t request_q_length;
791 uint16_t response_q_length;
792 uint32_t request_q_address[2];
793 uint32_t response_q_address[2];
794
795 uint16_t lun_enables;
796 uint8_t command_resource_count;
797 uint8_t immediate_notify_resource_count;
798 uint16_t timeout;
799 uint8_t reserved_2[2];
800
801 /*
802 * LSB BIT 0 = Timer Operation mode bit 0
803 * LSB BIT 1 = Timer Operation mode bit 1
804 * LSB BIT 2 = Timer Operation mode bit 2
805 * LSB BIT 3 = Timer Operation mode bit 3
806 * LSB BIT 4 = Init Config Mode bit 0
807 * LSB BIT 5 = Init Config Mode bit 1
808 * LSB BIT 6 = Init Config Mode bit 2
809 * LSB BIT 7 = Enable Non part on LIHA failure
810 *
811 * MSB BIT 0 = Enable class 2
812 * MSB BIT 1 = Enable ACK0
813 * MSB BIT 2 =
814 * MSB BIT 3 =
815 * MSB BIT 4 = FC Tape Enable
816 * MSB BIT 5 = Enable FC Confirm
817 * MSB BIT 6 = Enable command queuing in target mode
818 * MSB BIT 7 = No Logo On Link Down
819 */
820 uint8_t add_firmware_options[2];
821
822 uint8_t response_accumulation_timer;
823 uint8_t interrupt_delay_timer;
824
825 /*
826 * LSB BIT 0 = Enable Read xfr_rdy
827 * LSB BIT 1 = Soft ID only
828 * LSB BIT 2 =
829 * LSB BIT 3 =
830 * LSB BIT 4 = FCP RSP Payload [0]
831 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
832 * LSB BIT 6 = Enable Out-of-Order frame handling
833 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
834 *
835 * MSB BIT 0 = Sbus enable - 2300
836 * MSB BIT 1 =
837 * MSB BIT 2 =
838 * MSB BIT 3 =
06c22bd1 839 * MSB BIT 4 = LED mode
1da177e4
LT
840 * MSB BIT 5 = enable 50 ohm termination
841 * MSB BIT 6 = Data Rate (2300 only)
842 * MSB BIT 7 = Data Rate (2300 only)
843 */
844 uint8_t special_options[2];
845
846 uint8_t reserved_3[26];
847} init_cb_t;
848
849/*
850 * Get Link Status mailbox command return buffer.
851 */
3d71644c
AV
852#define GLSO_SEND_RPS BIT_0
853#define GLSO_USE_DID BIT_3
854
1da177e4
LT
855typedef struct {
856 uint32_t link_fail_cnt;
857 uint32_t loss_sync_cnt;
858 uint32_t loss_sig_cnt;
859 uint32_t prim_seq_err_cnt;
860 uint32_t inval_xmit_word_cnt;
861 uint32_t inval_crc_cnt;
862} link_stat_t;
863
864/*
865 * NVRAM Command values.
866 */
867#define NV_START_BIT BIT_2
868#define NV_WRITE_OP (BIT_26+BIT_24)
869#define NV_READ_OP (BIT_26+BIT_25)
870#define NV_ERASE_OP (BIT_26+BIT_25+BIT_24)
871#define NV_MASK_OP (BIT_26+BIT_25+BIT_24)
872#define NV_DELAY_COUNT 10
873
874/*
875 * QLogic ISP2100, ISP2200 and ISP2300 NVRAM structure definition.
876 */
877typedef struct {
878 /*
879 * NVRAM header
880 */
881 uint8_t id[4];
882 uint8_t nvram_version;
883 uint8_t reserved_0;
884
885 /*
886 * NVRAM RISC parameter block
887 */
888 uint8_t parameter_block_version;
889 uint8_t reserved_1;
890
891 /*
892 * LSB BIT 0 = Enable Hard Loop Id
893 * LSB BIT 1 = Enable Fairness
894 * LSB BIT 2 = Enable Full-Duplex
895 * LSB BIT 3 = Enable Fast Posting
896 * LSB BIT 4 = Enable Target Mode
897 * LSB BIT 5 = Disable Initiator Mode
898 * LSB BIT 6 = Enable ADISC
899 * LSB BIT 7 = Enable Target Inquiry Data
900 *
901 * MSB BIT 0 = Enable PDBC Notify
902 * MSB BIT 1 = Non Participating LIP
903 * MSB BIT 2 = Descending Loop ID Search
904 * MSB BIT 3 = Acquire Loop ID in LIPA
905 * MSB BIT 4 = Stop PortQ on Full Status
906 * MSB BIT 5 = Full Login after LIP
907 * MSB BIT 6 = Node Name Option
908 * MSB BIT 7 = Ext IFWCB enable bit
909 */
910 uint8_t firmware_options[2];
911
912 uint16_t frame_payload_size;
913 uint16_t max_iocb_allocation;
914 uint16_t execution_throttle;
915 uint8_t retry_count;
916 uint8_t retry_delay; /* unused */
917 uint8_t port_name[WWN_SIZE]; /* Big endian. */
918 uint16_t hard_address;
919 uint8_t inquiry_data;
920 uint8_t login_timeout;
921 uint8_t node_name[WWN_SIZE]; /* Big endian. */
922
923 /*
924 * LSB BIT 0 = Timer Operation mode bit 0
925 * LSB BIT 1 = Timer Operation mode bit 1
926 * LSB BIT 2 = Timer Operation mode bit 2
927 * LSB BIT 3 = Timer Operation mode bit 3
928 * LSB BIT 4 = Init Config Mode bit 0
929 * LSB BIT 5 = Init Config Mode bit 1
930 * LSB BIT 6 = Init Config Mode bit 2
931 * LSB BIT 7 = Enable Non part on LIHA failure
932 *
933 * MSB BIT 0 = Enable class 2
934 * MSB BIT 1 = Enable ACK0
935 * MSB BIT 2 =
936 * MSB BIT 3 =
937 * MSB BIT 4 = FC Tape Enable
938 * MSB BIT 5 = Enable FC Confirm
939 * MSB BIT 6 = Enable command queuing in target mode
940 * MSB BIT 7 = No Logo On Link Down
941 */
942 uint8_t add_firmware_options[2];
943
944 uint8_t response_accumulation_timer;
945 uint8_t interrupt_delay_timer;
946
947 /*
948 * LSB BIT 0 = Enable Read xfr_rdy
949 * LSB BIT 1 = Soft ID only
950 * LSB BIT 2 =
951 * LSB BIT 3 =
952 * LSB BIT 4 = FCP RSP Payload [0]
953 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
954 * LSB BIT 6 = Enable Out-of-Order frame handling
955 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
956 *
957 * MSB BIT 0 = Sbus enable - 2300
958 * MSB BIT 1 =
959 * MSB BIT 2 =
960 * MSB BIT 3 =
06c22bd1 961 * MSB BIT 4 = LED mode
1da177e4
LT
962 * MSB BIT 5 = enable 50 ohm termination
963 * MSB BIT 6 = Data Rate (2300 only)
964 * MSB BIT 7 = Data Rate (2300 only)
965 */
966 uint8_t special_options[2];
967
968 /* Reserved for expanded RISC parameter block */
969 uint8_t reserved_2[22];
970
971 /*
972 * LSB BIT 0 = Tx Sensitivity 1G bit 0
973 * LSB BIT 1 = Tx Sensitivity 1G bit 1
974 * LSB BIT 2 = Tx Sensitivity 1G bit 2
975 * LSB BIT 3 = Tx Sensitivity 1G bit 3
976 * LSB BIT 4 = Rx Sensitivity 1G bit 0
977 * LSB BIT 5 = Rx Sensitivity 1G bit 1
978 * LSB BIT 6 = Rx Sensitivity 1G bit 2
979 * LSB BIT 7 = Rx Sensitivity 1G bit 3
fa2a1ce5 980 *
1da177e4
LT
981 * MSB BIT 0 = Tx Sensitivity 2G bit 0
982 * MSB BIT 1 = Tx Sensitivity 2G bit 1
983 * MSB BIT 2 = Tx Sensitivity 2G bit 2
984 * MSB BIT 3 = Tx Sensitivity 2G bit 3
985 * MSB BIT 4 = Rx Sensitivity 2G bit 0
986 * MSB BIT 5 = Rx Sensitivity 2G bit 1
987 * MSB BIT 6 = Rx Sensitivity 2G bit 2
988 * MSB BIT 7 = Rx Sensitivity 2G bit 3
989 *
990 * LSB BIT 0 = Output Swing 1G bit 0
991 * LSB BIT 1 = Output Swing 1G bit 1
992 * LSB BIT 2 = Output Swing 1G bit 2
993 * LSB BIT 3 = Output Emphasis 1G bit 0
994 * LSB BIT 4 = Output Emphasis 1G bit 1
995 * LSB BIT 5 = Output Swing 2G bit 0
996 * LSB BIT 6 = Output Swing 2G bit 1
997 * LSB BIT 7 = Output Swing 2G bit 2
fa2a1ce5 998 *
1da177e4
LT
999 * MSB BIT 0 = Output Emphasis 2G bit 0
1000 * MSB BIT 1 = Output Emphasis 2G bit 1
1001 * MSB BIT 2 = Output Enable
1002 * MSB BIT 3 =
1003 * MSB BIT 4 =
1004 * MSB BIT 5 =
1005 * MSB BIT 6 =
1006 * MSB BIT 7 =
1007 */
1008 uint8_t seriallink_options[4];
1009
1010 /*
1011 * NVRAM host parameter block
1012 *
1013 * LSB BIT 0 = Enable spinup delay
1014 * LSB BIT 1 = Disable BIOS
1015 * LSB BIT 2 = Enable Memory Map BIOS
1016 * LSB BIT 3 = Enable Selectable Boot
1017 * LSB BIT 4 = Disable RISC code load
1018 * LSB BIT 5 = Set cache line size 1
1019 * LSB BIT 6 = PCI Parity Disable
1020 * LSB BIT 7 = Enable extended logging
1021 *
1022 * MSB BIT 0 = Enable 64bit addressing
1023 * MSB BIT 1 = Enable lip reset
1024 * MSB BIT 2 = Enable lip full login
1025 * MSB BIT 3 = Enable target reset
1026 * MSB BIT 4 = Enable database storage
1027 * MSB BIT 5 = Enable cache flush read
1028 * MSB BIT 6 = Enable database load
1029 * MSB BIT 7 = Enable alternate WWN
1030 */
1031 uint8_t host_p[2];
1032
1033 uint8_t boot_node_name[WWN_SIZE];
1034 uint8_t boot_lun_number;
1035 uint8_t reset_delay;
1036 uint8_t port_down_retry_count;
1037 uint8_t boot_id_number;
1038 uint16_t max_luns_per_target;
1039 uint8_t fcode_boot_port_name[WWN_SIZE];
1040 uint8_t alternate_port_name[WWN_SIZE];
1041 uint8_t alternate_node_name[WWN_SIZE];
1042
1043 /*
1044 * BIT 0 = Selective Login
1045 * BIT 1 = Alt-Boot Enable
1046 * BIT 2 =
1047 * BIT 3 = Boot Order List
1048 * BIT 4 =
1049 * BIT 5 = Selective LUN
1050 * BIT 6 =
1051 * BIT 7 = unused
1052 */
1053 uint8_t efi_parameters;
1054
1055 uint8_t link_down_timeout;
1056
cca5335c 1057 uint8_t adapter_id[16];
1da177e4
LT
1058
1059 uint8_t alt1_boot_node_name[WWN_SIZE];
1060 uint16_t alt1_boot_lun_number;
1061 uint8_t alt2_boot_node_name[WWN_SIZE];
1062 uint16_t alt2_boot_lun_number;
1063 uint8_t alt3_boot_node_name[WWN_SIZE];
1064 uint16_t alt3_boot_lun_number;
1065 uint8_t alt4_boot_node_name[WWN_SIZE];
1066 uint16_t alt4_boot_lun_number;
1067 uint8_t alt5_boot_node_name[WWN_SIZE];
1068 uint16_t alt5_boot_lun_number;
1069 uint8_t alt6_boot_node_name[WWN_SIZE];
1070 uint16_t alt6_boot_lun_number;
1071 uint8_t alt7_boot_node_name[WWN_SIZE];
1072 uint16_t alt7_boot_lun_number;
1073
1074 uint8_t reserved_3[2];
1075
1076 /* Offset 200-215 : Model Number */
1077 uint8_t model_number[16];
1078
1079 /* OEM related items */
1080 uint8_t oem_specific[16];
1081
1082 /*
1083 * NVRAM Adapter Features offset 232-239
1084 *
1085 * LSB BIT 0 = External GBIC
1086 * LSB BIT 1 = Risc RAM parity
1087 * LSB BIT 2 = Buffer Plus Module
1088 * LSB BIT 3 = Multi Chip Adapter
1089 * LSB BIT 4 = Internal connector
1090 * LSB BIT 5 =
1091 * LSB BIT 6 =
1092 * LSB BIT 7 =
1093 *
1094 * MSB BIT 0 =
1095 * MSB BIT 1 =
1096 * MSB BIT 2 =
1097 * MSB BIT 3 =
1098 * MSB BIT 4 =
1099 * MSB BIT 5 =
1100 * MSB BIT 6 =
1101 * MSB BIT 7 =
1102 */
1103 uint8_t adapter_features[2];
1104
1105 uint8_t reserved_4[16];
1106
1107 /* Subsystem vendor ID for ISP2200 */
1108 uint16_t subsystem_vendor_id_2200;
1109
1110 /* Subsystem device ID for ISP2200 */
1111 uint16_t subsystem_device_id_2200;
1112
1113 uint8_t reserved_5;
1114 uint8_t checksum;
1115} nvram_t;
1116
1117/*
1118 * ISP queue - response queue entry definition.
1119 */
1120typedef struct {
1121 uint8_t data[60];
1122 uint32_t signature;
1123#define RESPONSE_PROCESSED 0xDEADDEAD /* Signature */
1124} response_t;
1125
1126typedef union {
1127 uint16_t extended;
1128 struct {
1129 uint8_t reserved;
1130 uint8_t standard;
1131 } id;
1132} target_id_t;
1133
1134#define SET_TARGET_ID(ha, to, from) \
1135do { \
1136 if (HAS_EXTENDED_IDS(ha)) \
1137 to.extended = cpu_to_le16(from); \
1138 else \
1139 to.id.standard = (uint8_t)from; \
1140} while (0)
1141
1142/*
1143 * ISP queue - command entry structure definition.
1144 */
1145#define COMMAND_TYPE 0x11 /* Command entry */
1da177e4
LT
1146typedef struct {
1147 uint8_t entry_type; /* Entry type. */
1148 uint8_t entry_count; /* Entry count. */
1149 uint8_t sys_define; /* System defined. */
1150 uint8_t entry_status; /* Entry Status. */
1151 uint32_t handle; /* System handle. */
1152 target_id_t target; /* SCSI ID */
1153 uint16_t lun; /* SCSI LUN */
1154 uint16_t control_flags; /* Control flags. */
1155#define CF_WRITE BIT_6
1156#define CF_READ BIT_5
1157#define CF_SIMPLE_TAG BIT_3
1158#define CF_ORDERED_TAG BIT_2
1159#define CF_HEAD_TAG BIT_1
1160 uint16_t reserved_1;
1161 uint16_t timeout; /* Command timeout. */
1162 uint16_t dseg_count; /* Data segment count. */
1163 uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
1164 uint32_t byte_count; /* Total byte count. */
1165 uint32_t dseg_0_address; /* Data segment 0 address. */
1166 uint32_t dseg_0_length; /* Data segment 0 length. */
1167 uint32_t dseg_1_address; /* Data segment 1 address. */
1168 uint32_t dseg_1_length; /* Data segment 1 length. */
1169 uint32_t dseg_2_address; /* Data segment 2 address. */
1170 uint32_t dseg_2_length; /* Data segment 2 length. */
1171} cmd_entry_t;
1172
1173/*
1174 * ISP queue - 64-Bit addressing, command entry structure definition.
1175 */
1176#define COMMAND_A64_TYPE 0x19 /* Command A64 entry */
1177typedef struct {
1178 uint8_t entry_type; /* Entry type. */
1179 uint8_t entry_count; /* Entry count. */
1180 uint8_t sys_define; /* System defined. */
1181 uint8_t entry_status; /* Entry Status. */
1182 uint32_t handle; /* System handle. */
1183 target_id_t target; /* SCSI ID */
1184 uint16_t lun; /* SCSI LUN */
1185 uint16_t control_flags; /* Control flags. */
1186 uint16_t reserved_1;
1187 uint16_t timeout; /* Command timeout. */
1188 uint16_t dseg_count; /* Data segment count. */
1189 uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
1190 uint32_t byte_count; /* Total byte count. */
1191 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
1192 uint32_t dseg_0_length; /* Data segment 0 length. */
1193 uint32_t dseg_1_address[2]; /* Data segment 1 address. */
1194 uint32_t dseg_1_length; /* Data segment 1 length. */
1195} cmd_a64_entry_t, request_t;
1196
1197/*
1198 * ISP queue - continuation entry structure definition.
1199 */
1200#define CONTINUE_TYPE 0x02 /* Continuation entry. */
1201typedef struct {
1202 uint8_t entry_type; /* Entry type. */
1203 uint8_t entry_count; /* Entry count. */
1204 uint8_t sys_define; /* System defined. */
1205 uint8_t entry_status; /* Entry Status. */
1206 uint32_t reserved;
1207 uint32_t dseg_0_address; /* Data segment 0 address. */
1208 uint32_t dseg_0_length; /* Data segment 0 length. */
1209 uint32_t dseg_1_address; /* Data segment 1 address. */
1210 uint32_t dseg_1_length; /* Data segment 1 length. */
1211 uint32_t dseg_2_address; /* Data segment 2 address. */
1212 uint32_t dseg_2_length; /* Data segment 2 length. */
1213 uint32_t dseg_3_address; /* Data segment 3 address. */
1214 uint32_t dseg_3_length; /* Data segment 3 length. */
1215 uint32_t dseg_4_address; /* Data segment 4 address. */
1216 uint32_t dseg_4_length; /* Data segment 4 length. */
1217 uint32_t dseg_5_address; /* Data segment 5 address. */
1218 uint32_t dseg_5_length; /* Data segment 5 length. */
1219 uint32_t dseg_6_address; /* Data segment 6 address. */
1220 uint32_t dseg_6_length; /* Data segment 6 length. */
1221} cont_entry_t;
1222
1223/*
1224 * ISP queue - 64-Bit addressing, continuation entry structure definition.
1225 */
1226#define CONTINUE_A64_TYPE 0x0A /* Continuation A64 entry. */
1227typedef struct {
1228 uint8_t entry_type; /* Entry type. */
1229 uint8_t entry_count; /* Entry count. */
1230 uint8_t sys_define; /* System defined. */
1231 uint8_t entry_status; /* Entry Status. */
1232 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
1233 uint32_t dseg_0_length; /* Data segment 0 length. */
1234 uint32_t dseg_1_address[2]; /* Data segment 1 address. */
1235 uint32_t dseg_1_length; /* Data segment 1 length. */
1236 uint32_t dseg_2_address [2]; /* Data segment 2 address. */
1237 uint32_t dseg_2_length; /* Data segment 2 length. */
1238 uint32_t dseg_3_address[2]; /* Data segment 3 address. */
1239 uint32_t dseg_3_length; /* Data segment 3 length. */
1240 uint32_t dseg_4_address[2]; /* Data segment 4 address. */
1241 uint32_t dseg_4_length; /* Data segment 4 length. */
1242} cont_a64_entry_t;
1243
1244/*
1245 * ISP queue - status entry structure definition.
1246 */
1247#define STATUS_TYPE 0x03 /* Status entry. */
1248typedef struct {
1249 uint8_t entry_type; /* Entry type. */
1250 uint8_t entry_count; /* Entry count. */
1251 uint8_t sys_define; /* System defined. */
1252 uint8_t entry_status; /* Entry Status. */
1253 uint32_t handle; /* System handle. */
1254 uint16_t scsi_status; /* SCSI status. */
1255 uint16_t comp_status; /* Completion status. */
1256 uint16_t state_flags; /* State flags. */
1257 uint16_t status_flags; /* Status flags. */
1258 uint16_t rsp_info_len; /* Response Info Length. */
1259 uint16_t req_sense_length; /* Request sense data length. */
1260 uint32_t residual_length; /* Residual transfer length. */
1261 uint8_t rsp_info[8]; /* FCP response information. */
1262 uint8_t req_sense_data[32]; /* Request sense data. */
1263} sts_entry_t;
1264
1265/*
1266 * Status entry entry status
1267 */
3d71644c 1268#define RF_RQ_DMA_ERROR BIT_6 /* Request Queue DMA error. */
1da177e4
LT
1269#define RF_INV_E_ORDER BIT_5 /* Invalid entry order. */
1270#define RF_INV_E_COUNT BIT_4 /* Invalid entry count. */
1271#define RF_INV_E_PARAM BIT_3 /* Invalid entry parameter. */
1272#define RF_INV_E_TYPE BIT_2 /* Invalid entry type. */
1273#define RF_BUSY BIT_1 /* Busy */
3d71644c
AV
1274#define RF_MASK (RF_RQ_DMA_ERROR | RF_INV_E_ORDER | RF_INV_E_COUNT | \
1275 RF_INV_E_PARAM | RF_INV_E_TYPE | RF_BUSY)
1276#define RF_MASK_24XX (RF_INV_E_ORDER | RF_INV_E_COUNT | RF_INV_E_PARAM | \
1277 RF_INV_E_TYPE)
1da177e4
LT
1278
1279/*
1280 * Status entry SCSI status bit definitions.
1281 */
1282#define SS_MASK 0xfff /* Reserved bits BIT_12-BIT_15*/
1283#define SS_RESIDUAL_UNDER BIT_11
1284#define SS_RESIDUAL_OVER BIT_10
1285#define SS_SENSE_LEN_VALID BIT_9
1286#define SS_RESPONSE_INFO_LEN_VALID BIT_8
1287
1288#define SS_RESERVE_CONFLICT (BIT_4 | BIT_3)
1289#define SS_BUSY_CONDITION BIT_3
1290#define SS_CONDITION_MET BIT_2
1291#define SS_CHECK_CONDITION BIT_1
1292
1293/*
1294 * Status entry completion status
1295 */
1296#define CS_COMPLETE 0x0 /* No errors */
1297#define CS_INCOMPLETE 0x1 /* Incomplete transfer of cmd. */
1298#define CS_DMA 0x2 /* A DMA direction error. */
1299#define CS_TRANSPORT 0x3 /* Transport error. */
1300#define CS_RESET 0x4 /* SCSI bus reset occurred */
1301#define CS_ABORTED 0x5 /* System aborted command. */
1302#define CS_TIMEOUT 0x6 /* Timeout error. */
1303#define CS_DATA_OVERRUN 0x7 /* Data overrun. */
1304
1305#define CS_DATA_UNDERRUN 0x15 /* Data Underrun. */
1306#define CS_QUEUE_FULL 0x1C /* Queue Full. */
1307#define CS_PORT_UNAVAILABLE 0x28 /* Port unavailable */
1308 /* (selection timeout) */
1309#define CS_PORT_LOGGED_OUT 0x29 /* Port Logged Out */
1310#define CS_PORT_CONFIG_CHG 0x2A /* Port Configuration Changed */
1311#define CS_PORT_BUSY 0x2B /* Port Busy */
1312#define CS_COMPLETE_CHKCOND 0x30 /* Error? */
1313#define CS_BAD_PAYLOAD 0x80 /* Driver defined */
1314#define CS_UNKNOWN 0x81 /* Driver defined */
1315#define CS_RETRY 0x82 /* Driver defined */
1316#define CS_LOOP_DOWN_ABORT 0x83 /* Driver defined */
1317
1318/*
1319 * Status entry status flags
1320 */
1321#define SF_ABTS_TERMINATED BIT_10
1322#define SF_LOGOUT_SENT BIT_13
1323
1324/*
1325 * ISP queue - status continuation entry structure definition.
1326 */
1327#define STATUS_CONT_TYPE 0x10 /* Status continuation entry. */
1328typedef struct {
1329 uint8_t entry_type; /* Entry type. */
1330 uint8_t entry_count; /* Entry count. */
1331 uint8_t sys_define; /* System defined. */
1332 uint8_t entry_status; /* Entry Status. */
1333 uint8_t data[60]; /* data */
1334} sts_cont_entry_t;
1335
1336/*
1337 * ISP queue - RIO Type 1 status entry (32 bit I/O entry handles)
1338 * structure definition.
1339 */
1340#define STATUS_TYPE_21 0x21 /* Status entry. */
1341typedef struct {
1342 uint8_t entry_type; /* Entry type. */
1343 uint8_t entry_count; /* Entry count. */
1344 uint8_t handle_count; /* Handle count. */
1345 uint8_t entry_status; /* Entry Status. */
1346 uint32_t handle[15]; /* System handles. */
1347} sts21_entry_t;
1348
1349/*
1350 * ISP queue - RIO Type 2 status entry (16 bit I/O entry handles)
1351 * structure definition.
1352 */
1353#define STATUS_TYPE_22 0x22 /* Status entry. */
1354typedef struct {
1355 uint8_t entry_type; /* Entry type. */
1356 uint8_t entry_count; /* Entry count. */
1357 uint8_t handle_count; /* Handle count. */
1358 uint8_t entry_status; /* Entry Status. */
1359 uint16_t handle[30]; /* System handles. */
1360} sts22_entry_t;
1361
1362/*
1363 * ISP queue - marker entry structure definition.
1364 */
1365#define MARKER_TYPE 0x04 /* Marker entry. */
1366typedef struct {
1367 uint8_t entry_type; /* Entry type. */
1368 uint8_t entry_count; /* Entry count. */
1369 uint8_t handle_count; /* Handle count. */
1370 uint8_t entry_status; /* Entry Status. */
1371 uint32_t sys_define_2; /* System defined. */
1372 target_id_t target; /* SCSI ID */
1373 uint8_t modifier; /* Modifier (7-0). */
1374#define MK_SYNC_ID_LUN 0 /* Synchronize ID/LUN */
1375#define MK_SYNC_ID 1 /* Synchronize ID */
1376#define MK_SYNC_ALL 2 /* Synchronize all ID/LUN */
1377#define MK_SYNC_LIP 3 /* Synchronize all ID/LUN, */
1378 /* clear port changed, */
1379 /* use sequence number. */
1380 uint8_t reserved_1;
1381 uint16_t sequence_number; /* Sequence number of event */
1382 uint16_t lun; /* SCSI LUN */
1383 uint8_t reserved_2[48];
1384} mrk_entry_t;
1385
1386/*
1387 * ISP queue - Management Server entry structure definition.
1388 */
1389#define MS_IOCB_TYPE 0x29 /* Management Server IOCB entry */
1390typedef struct {
1391 uint8_t entry_type; /* Entry type. */
1392 uint8_t entry_count; /* Entry count. */
1393 uint8_t handle_count; /* Handle count. */
1394 uint8_t entry_status; /* Entry Status. */
1395 uint32_t handle1; /* System handle. */
1396 target_id_t loop_id;
1397 uint16_t status;
1398 uint16_t control_flags; /* Control flags. */
1399 uint16_t reserved2;
1400 uint16_t timeout;
1401 uint16_t cmd_dsd_count;
1402 uint16_t total_dsd_count;
1403 uint8_t type;
1404 uint8_t r_ctl;
1405 uint16_t rx_id;
1406 uint16_t reserved3;
1407 uint32_t handle2;
1408 uint32_t rsp_bytecount;
1409 uint32_t req_bytecount;
1410 uint32_t dseg_req_address[2]; /* Data segment 0 address. */
1411 uint32_t dseg_req_length; /* Data segment 0 length. */
1412 uint32_t dseg_rsp_address[2]; /* Data segment 1 address. */
1413 uint32_t dseg_rsp_length; /* Data segment 1 length. */
1414} ms_iocb_entry_t;
1415
1416
1417/*
1418 * ISP queue - Mailbox Command entry structure definition.
1419 */
1420#define MBX_IOCB_TYPE 0x39
1421struct mbx_entry {
1422 uint8_t entry_type;
1423 uint8_t entry_count;
1424 uint8_t sys_define1;
1425 /* Use sys_define1 for source type */
1426#define SOURCE_SCSI 0x00
1427#define SOURCE_IP 0x01
1428#define SOURCE_VI 0x02
1429#define SOURCE_SCTP 0x03
1430#define SOURCE_MP 0x04
1431#define SOURCE_MPIOCTL 0x05
1432#define SOURCE_ASYNC_IOCB 0x07
1433
1434 uint8_t entry_status;
1435
1436 uint32_t handle;
1437 target_id_t loop_id;
1438
1439 uint16_t status;
1440 uint16_t state_flags;
1441 uint16_t status_flags;
1442
1443 uint32_t sys_define2[2];
1444
1445 uint16_t mb0;
1446 uint16_t mb1;
1447 uint16_t mb2;
1448 uint16_t mb3;
1449 uint16_t mb6;
1450 uint16_t mb7;
1451 uint16_t mb9;
1452 uint16_t mb10;
1453 uint32_t reserved_2[2];
1454 uint8_t node_name[WWN_SIZE];
1455 uint8_t port_name[WWN_SIZE];
1456};
1457
1458/*
1459 * ISP request and response queue entry sizes
1460 */
1461#define RESPONSE_ENTRY_SIZE (sizeof(response_t))
1462#define REQUEST_ENTRY_SIZE (sizeof(request_t))
1463
1464
1465/*
1466 * 24 bit port ID type definition.
1467 */
1468typedef union {
1469 uint32_t b24 : 24;
1470
1471 struct {
1472 uint8_t d_id[3];
1473 uint8_t rsvd_1;
1474 } r;
1475
1476 struct {
1477 uint8_t al_pa;
1478 uint8_t area;
1479 uint8_t domain;
1480 uint8_t rsvd_1;
1481 } b;
1482} port_id_t;
1483#define INVALID_PORT_ID 0xFFFFFF
1484
1485/*
1486 * Switch info gathering structure.
1487 */
1488typedef struct {
1489 port_id_t d_id;
1490 uint8_t node_name[WWN_SIZE];
1491 uint8_t port_name[WWN_SIZE];
1da177e4
LT
1492} sw_info_t;
1493
1da177e4
LT
1494/*
1495 * Fibre channel port type.
1496 */
1497 typedef enum {
1498 FCT_UNKNOWN,
1499 FCT_RSCN,
1500 FCT_SWITCH,
1501 FCT_BROADCAST,
1502 FCT_INITIATOR,
1503 FCT_TARGET
1504} fc_port_type_t;
1505
1506/*
1507 * Fibre channel port structure.
1508 */
1509typedef struct fc_port {
1510 struct list_head list;
1da177e4 1511 struct scsi_qla_host *ha;
1da177e4
LT
1512
1513 uint8_t node_name[WWN_SIZE];
1514 uint8_t port_name[WWN_SIZE];
1515 port_id_t d_id;
1516 uint16_t loop_id;
1517 uint16_t old_loop_id;
1518
1519 fc_port_type_t port_type;
1520
1521 atomic_t state;
1522 uint32_t flags;
1523
bdf79621 1524 unsigned int os_target_id;
1da177e4 1525
1da177e4
LT
1526 int port_login_retry_count;
1527 int login_retry;
1528 atomic_t port_down_timer;
1529
d97994dc
AV
1530 spinlock_t rport_lock;
1531 struct fc_rport *rport, *drport;
ad3e0eda 1532 u32 supported_classes;
1da177e4
LT
1533} fc_port_t;
1534
1535/*
1536 * Fibre channel port/lun states.
1537 */
1538#define FCS_UNCONFIGURED 1
1539#define FCS_DEVICE_DEAD 2
1540#define FCS_DEVICE_LOST 3
1541#define FCS_ONLINE 4
1542#define FCS_NOT_SUPPORTED 5
1543#define FCS_FAILOVER 6
1544#define FCS_FAILOVER_FAILED 7
1545
1546/*
1547 * FC port flags.
1548 */
1549#define FCF_FABRIC_DEVICE BIT_0
1550#define FCF_LOGIN_NEEDED BIT_1
1551#define FCF_FO_MASKED BIT_2
1552#define FCF_FAILOVER_NEEDED BIT_3
1553#define FCF_RESET_NEEDED BIT_4
1554#define FCF_PERSISTENT_BOUND BIT_5
1555#define FCF_TAPE_PRESENT BIT_6
1556#define FCF_FARP_DONE BIT_7
1557#define FCF_FARP_FAILED BIT_8
1558#define FCF_FARP_REPLY_NEEDED BIT_9
1559#define FCF_AUTH_REQ BIT_10
1560#define FCF_SEND_AUTH_REQ BIT_11
1561#define FCF_RECEIVE_AUTH_REQ BIT_12
1562#define FCF_AUTH_SUCCESS BIT_13
1563#define FCF_RLC_SUPPORT BIT_14
1564#define FCF_CONFIG BIT_15 /* Needed? */
1565#define FCF_RESCAN_NEEDED BIT_16
1566#define FCF_XP_DEVICE BIT_17
1567#define FCF_MSA_DEVICE BIT_18
1568#define FCF_EVA_DEVICE BIT_19
1569#define FCF_MSA_PORT_ACTIVE BIT_20
1570#define FCF_FAILBACK_DISABLE BIT_21
1571#define FCF_FAILOVER_DISABLE BIT_22
1572#define FCF_DSXXX_DEVICE BIT_23
1573#define FCF_AA_EVA_DEVICE BIT_24
3d71644c 1574#define FCF_AA_MSA_DEVICE BIT_25
1da177e4
LT
1575
1576/* No loop ID flag. */
1577#define FC_NO_LOOP_ID 0x1000
1578
1da177e4
LT
1579/*
1580 * FC-CT interface
1581 *
1582 * NOTE: All structures are big-endian in form.
1583 */
1584
1585#define CT_REJECT_RESPONSE 0x8001
1586#define CT_ACCEPT_RESPONSE 0x8002
cca5335c
AV
1587#define CT_REASON_CANNOT_PERFORM 0x09
1588#define CT_EXPL_ALREADY_REGISTERED 0x10
1da177e4
LT
1589
1590#define NS_N_PORT_TYPE 0x01
1591#define NS_NL_PORT_TYPE 0x02
1592#define NS_NX_PORT_TYPE 0x7F
1593
1594#define GA_NXT_CMD 0x100
1595#define GA_NXT_REQ_SIZE (16 + 4)
1596#define GA_NXT_RSP_SIZE (16 + 620)
1597
1598#define GID_PT_CMD 0x1A1
1599#define GID_PT_REQ_SIZE (16 + 4)
1600#define GID_PT_RSP_SIZE (16 + (MAX_FIBRE_DEVICES * 4))
1601
1602#define GPN_ID_CMD 0x112
1603#define GPN_ID_REQ_SIZE (16 + 4)
1604#define GPN_ID_RSP_SIZE (16 + 8)
1605
1606#define GNN_ID_CMD 0x113
1607#define GNN_ID_REQ_SIZE (16 + 4)
1608#define GNN_ID_RSP_SIZE (16 + 8)
1609
1610#define GFT_ID_CMD 0x117
1611#define GFT_ID_REQ_SIZE (16 + 4)
1612#define GFT_ID_RSP_SIZE (16 + 32)
1613
1614#define RFT_ID_CMD 0x217
1615#define RFT_ID_REQ_SIZE (16 + 4 + 32)
1616#define RFT_ID_RSP_SIZE 16
1617
1618#define RFF_ID_CMD 0x21F
1619#define RFF_ID_REQ_SIZE (16 + 4 + 2 + 1 + 1)
1620#define RFF_ID_RSP_SIZE 16
1621
1622#define RNN_ID_CMD 0x213
1623#define RNN_ID_REQ_SIZE (16 + 4 + 8)
1624#define RNN_ID_RSP_SIZE 16
1625
1626#define RSNN_NN_CMD 0x239
1627#define RSNN_NN_REQ_SIZE (16 + 8 + 1 + 255)
1628#define RSNN_NN_RSP_SIZE 16
1629
cca5335c
AV
1630/*
1631 * HBA attribute types.
1632 */
1633#define FDMI_HBA_ATTR_COUNT 9
1634#define FDMI_HBA_NODE_NAME 1
1635#define FDMI_HBA_MANUFACTURER 2
1636#define FDMI_HBA_SERIAL_NUMBER 3
1637#define FDMI_HBA_MODEL 4
1638#define FDMI_HBA_MODEL_DESCRIPTION 5
1639#define FDMI_HBA_HARDWARE_VERSION 6
1640#define FDMI_HBA_DRIVER_VERSION 7
1641#define FDMI_HBA_OPTION_ROM_VERSION 8
1642#define FDMI_HBA_FIRMWARE_VERSION 9
1643#define FDMI_HBA_OS_NAME_AND_VERSION 0xa
1644#define FDMI_HBA_MAXIMUM_CT_PAYLOAD_LENGTH 0xb
1645
1646struct ct_fdmi_hba_attr {
1647 uint16_t type;
1648 uint16_t len;
1649 union {
1650 uint8_t node_name[WWN_SIZE];
1651 uint8_t manufacturer[32];
1652 uint8_t serial_num[8];
1653 uint8_t model[16];
1654 uint8_t model_desc[80];
1655 uint8_t hw_version[16];
1656 uint8_t driver_version[32];
1657 uint8_t orom_version[16];
1658 uint8_t fw_version[16];
1659 uint8_t os_version[128];
1660 uint8_t max_ct_len[4];
1661 } a;
1662};
1663
1664struct ct_fdmi_hba_attributes {
1665 uint32_t count;
1666 struct ct_fdmi_hba_attr entry[FDMI_HBA_ATTR_COUNT];
1667};
1668
1669/*
1670 * Port attribute types.
1671 */
1672#define FDMI_PORT_ATTR_COUNT 5
1673#define FDMI_PORT_FC4_TYPES 1
1674#define FDMI_PORT_SUPPORT_SPEED 2
1675#define FDMI_PORT_CURRENT_SPEED 3
1676#define FDMI_PORT_MAX_FRAME_SIZE 4
1677#define FDMI_PORT_OS_DEVICE_NAME 5
1678#define FDMI_PORT_HOST_NAME 6
1679
1680struct ct_fdmi_port_attr {
1681 uint16_t type;
1682 uint16_t len;
1683 union {
1684 uint8_t fc4_types[32];
1685 uint32_t sup_speed;
1686 uint32_t cur_speed;
1687 uint32_t max_frame_size;
1688 uint8_t os_dev_name[32];
1689 uint8_t host_name[32];
1690 } a;
1691};
1692
1693/*
1694 * Port Attribute Block.
1695 */
1696struct ct_fdmi_port_attributes {
1697 uint32_t count;
1698 struct ct_fdmi_port_attr entry[FDMI_PORT_ATTR_COUNT];
1699};
1700
1701/* FDMI definitions. */
1702#define GRHL_CMD 0x100
1703#define GHAT_CMD 0x101
1704#define GRPL_CMD 0x102
1705#define GPAT_CMD 0x110
1706
1707#define RHBA_CMD 0x200
1708#define RHBA_RSP_SIZE 16
1709
1710#define RHAT_CMD 0x201
1711#define RPRT_CMD 0x210
1712
1713#define RPA_CMD 0x211
1714#define RPA_RSP_SIZE 16
1715
1716#define DHBA_CMD 0x300
1717#define DHBA_REQ_SIZE (16 + 8)
1718#define DHBA_RSP_SIZE 16
1719
1720#define DHAT_CMD 0x301
1721#define DPRT_CMD 0x310
1722#define DPA_CMD 0x311
1723
1da177e4
LT
1724/* CT command header -- request/response common fields */
1725struct ct_cmd_hdr {
1726 uint8_t revision;
1727 uint8_t in_id[3];
1728 uint8_t gs_type;
1729 uint8_t gs_subtype;
1730 uint8_t options;
1731 uint8_t reserved;
1732};
1733
1734/* CT command request */
1735struct ct_sns_req {
1736 struct ct_cmd_hdr header;
1737 uint16_t command;
1738 uint16_t max_rsp_size;
1739 uint8_t fragment_id;
1740 uint8_t reserved[3];
1741
1742 union {
1743 /* GA_NXT, GPN_ID, GNN_ID, GFT_ID */
1744 struct {
1745 uint8_t reserved;
1746 uint8_t port_id[3];
1747 } port_id;
1748
1749 struct {
1750 uint8_t port_type;
1751 uint8_t domain;
1752 uint8_t area;
1753 uint8_t reserved;
1754 } gid_pt;
1755
1756 struct {
1757 uint8_t reserved;
1758 uint8_t port_id[3];
1759 uint8_t fc4_types[32];
1760 } rft_id;
1761
1762 struct {
1763 uint8_t reserved;
1764 uint8_t port_id[3];
1765 uint16_t reserved2;
1766 uint8_t fc4_feature;
1767 uint8_t fc4_type;
1768 } rff_id;
1769
1770 struct {
1771 uint8_t reserved;
1772 uint8_t port_id[3];
1773 uint8_t node_name[8];
1774 } rnn_id;
1775
1776 struct {
1777 uint8_t node_name[8];
1778 uint8_t name_len;
1779 uint8_t sym_node_name[255];
1780 } rsnn_nn;
cca5335c
AV
1781
1782 struct {
1783 uint8_t hba_indentifier[8];
1784 } ghat;
1785
1786 struct {
1787 uint8_t hba_identifier[8];
1788 uint32_t entry_count;
1789 uint8_t port_name[8];
1790 struct ct_fdmi_hba_attributes attrs;
1791 } rhba;
1792
1793 struct {
1794 uint8_t hba_identifier[8];
1795 struct ct_fdmi_hba_attributes attrs;
1796 } rhat;
1797
1798 struct {
1799 uint8_t port_name[8];
1800 struct ct_fdmi_port_attributes attrs;
1801 } rpa;
1802
1803 struct {
1804 uint8_t port_name[8];
1805 } dhba;
1806
1807 struct {
1808 uint8_t port_name[8];
1809 } dhat;
1810
1811 struct {
1812 uint8_t port_name[8];
1813 } dprt;
1814
1815 struct {
1816 uint8_t port_name[8];
1817 } dpa;
1da177e4
LT
1818 } req;
1819};
1820
1821/* CT command response header */
1822struct ct_rsp_hdr {
1823 struct ct_cmd_hdr header;
1824 uint16_t response;
1825 uint16_t residual;
1826 uint8_t fragment_id;
1827 uint8_t reason_code;
1828 uint8_t explanation_code;
1829 uint8_t vendor_unique;
1830};
1831
1832struct ct_sns_gid_pt_data {
1833 uint8_t control_byte;
1834 uint8_t port_id[3];
1835};
1836
1837struct ct_sns_rsp {
1838 struct ct_rsp_hdr header;
1839
1840 union {
1841 struct {
1842 uint8_t port_type;
1843 uint8_t port_id[3];
1844 uint8_t port_name[8];
1845 uint8_t sym_port_name_len;
1846 uint8_t sym_port_name[255];
1847 uint8_t node_name[8];
1848 uint8_t sym_node_name_len;
1849 uint8_t sym_node_name[255];
1850 uint8_t init_proc_assoc[8];
1851 uint8_t node_ip_addr[16];
1852 uint8_t class_of_service[4];
1853 uint8_t fc4_types[32];
1854 uint8_t ip_address[16];
1855 uint8_t fabric_port_name[8];
1856 uint8_t reserved;
1857 uint8_t hard_address[3];
1858 } ga_nxt;
1859
1860 struct {
1861 struct ct_sns_gid_pt_data entries[MAX_FIBRE_DEVICES];
1862 } gid_pt;
1863
1864 struct {
1865 uint8_t port_name[8];
1866 } gpn_id;
1867
1868 struct {
1869 uint8_t node_name[8];
1870 } gnn_id;
1871
1872 struct {
1873 uint8_t fc4_types[32];
1874 } gft_id;
cca5335c
AV
1875
1876 struct {
1877 uint32_t entry_count;
1878 uint8_t port_name[8];
1879 struct ct_fdmi_hba_attributes attrs;
1880 } ghat;
1da177e4
LT
1881 } rsp;
1882};
1883
1884struct ct_sns_pkt {
1885 union {
1886 struct ct_sns_req req;
1887 struct ct_sns_rsp rsp;
1888 } p;
1889};
1890
1891/*
1892 * SNS command structures -- for 2200 compatability.
1893 */
1894#define RFT_ID_SNS_SCMD_LEN 22
1895#define RFT_ID_SNS_CMD_SIZE 60
1896#define RFT_ID_SNS_DATA_SIZE 16
1897
1898#define RNN_ID_SNS_SCMD_LEN 10
1899#define RNN_ID_SNS_CMD_SIZE 36
1900#define RNN_ID_SNS_DATA_SIZE 16
1901
1902#define GA_NXT_SNS_SCMD_LEN 6
1903#define GA_NXT_SNS_CMD_SIZE 28
1904#define GA_NXT_SNS_DATA_SIZE (620 + 16)
1905
1906#define GID_PT_SNS_SCMD_LEN 6
1907#define GID_PT_SNS_CMD_SIZE 28
1908#define GID_PT_SNS_DATA_SIZE (MAX_FIBRE_DEVICES * 4 + 16)
1909
1910#define GPN_ID_SNS_SCMD_LEN 6
1911#define GPN_ID_SNS_CMD_SIZE 28
1912#define GPN_ID_SNS_DATA_SIZE (8 + 16)
1913
1914#define GNN_ID_SNS_SCMD_LEN 6
1915#define GNN_ID_SNS_CMD_SIZE 28
1916#define GNN_ID_SNS_DATA_SIZE (8 + 16)
1917
1918struct sns_cmd_pkt {
1919 union {
1920 struct {
1921 uint16_t buffer_length;
1922 uint16_t reserved_1;
1923 uint32_t buffer_address[2];
1924 uint16_t subcommand_length;
1925 uint16_t reserved_2;
1926 uint16_t subcommand;
1927 uint16_t size;
1928 uint32_t reserved_3;
1929 uint8_t param[36];
1930 } cmd;
1931
1932 uint8_t rft_data[RFT_ID_SNS_DATA_SIZE];
1933 uint8_t rnn_data[RNN_ID_SNS_DATA_SIZE];
1934 uint8_t gan_data[GA_NXT_SNS_DATA_SIZE];
1935 uint8_t gid_data[GID_PT_SNS_DATA_SIZE];
1936 uint8_t gpn_data[GPN_ID_SNS_DATA_SIZE];
1937 uint8_t gnn_data[GNN_ID_SNS_DATA_SIZE];
1938 } p;
1939};
1940
5433383e
AV
1941struct fw_blob {
1942 char *name;
1943 uint32_t segs[4];
1944 const struct firmware *fw;
1945};
1946
1da177e4
LT
1947/* Return data from MBC_GET_ID_LIST call. */
1948struct gid_list_info {
1949 uint8_t al_pa;
1950 uint8_t area;
fa2a1ce5 1951 uint8_t domain;
1da177e4
LT
1952 uint8_t loop_id_2100; /* ISP2100/ISP2200 -- 4 bytes. */
1953 uint16_t loop_id; /* ISP23XX -- 6 bytes. */
3d71644c 1954 uint16_t reserved_1; /* ISP24XX -- 8 bytes. */
1da177e4
LT
1955};
1956#define GID_LIST_SIZE (sizeof(struct gid_list_info) * MAX_FIBRE_DEVICES)
1957
abbd8870
AV
1958/*
1959 * ISP operations
1960 */
1961struct isp_operations {
1962
1963 int (*pci_config) (struct scsi_qla_host *);
1964 void (*reset_chip) (struct scsi_qla_host *);
1965 int (*chip_diag) (struct scsi_qla_host *);
1966 void (*config_rings) (struct scsi_qla_host *);
1967 void (*reset_adapter) (struct scsi_qla_host *);
1968 int (*nvram_config) (struct scsi_qla_host *);
1969 void (*update_fw_options) (struct scsi_qla_host *);
1970 int (*load_risc) (struct scsi_qla_host *, uint32_t *);
1971
1972 char * (*pci_info_str) (struct scsi_qla_host *, char *);
1973 char * (*fw_version_str) (struct scsi_qla_host *, char *);
1974
1975 irqreturn_t (*intr_handler) (int, void *, struct pt_regs *);
1976 void (*enable_intrs) (struct scsi_qla_host *);
1977 void (*disable_intrs) (struct scsi_qla_host *);
1978
1979 int (*abort_command) (struct scsi_qla_host *, srb_t *);
1980 int (*abort_target) (struct fc_port *);
1981 int (*fabric_login) (struct scsi_qla_host *, uint16_t, uint8_t,
1982 uint8_t, uint8_t, uint16_t *, uint8_t);
1c7c6357
AV
1983 int (*fabric_logout) (struct scsi_qla_host *, uint16_t, uint8_t,
1984 uint8_t, uint8_t);
abbd8870
AV
1985
1986 uint16_t (*calc_req_entries) (uint16_t);
1987 void (*build_iocbs) (srb_t *, cmd_entry_t *, uint16_t);
8c958a99 1988 void * (*prep_ms_iocb) (struct scsi_qla_host *, uint32_t, uint32_t);
cca5335c
AV
1989 void * (*prep_ms_fdmi_iocb) (struct scsi_qla_host *, uint32_t,
1990 uint32_t);
abbd8870
AV
1991
1992 uint8_t * (*read_nvram) (struct scsi_qla_host *, uint8_t *,
1993 uint32_t, uint32_t);
1994 int (*write_nvram) (struct scsi_qla_host *, uint8_t *, uint32_t,
1995 uint32_t);
1996
1997 void (*fw_dump) (struct scsi_qla_host *, int);
1998 void (*ascii_fw_dump) (struct scsi_qla_host *);
f6df144c
AV
1999
2000 int (*beacon_on) (struct scsi_qla_host *);
2001 int (*beacon_off) (struct scsi_qla_host *);
2002 void (*beacon_blink) (struct scsi_qla_host *);
854165f4
AV
2003
2004 uint8_t * (*read_optrom) (struct scsi_qla_host *, uint8_t *,
2005 uint32_t, uint32_t);
2006 int (*write_optrom) (struct scsi_qla_host *, uint8_t *, uint32_t,
2007 uint32_t);
abbd8870
AV
2008};
2009
1da177e4
LT
2010/*
2011 * Linux Host Adapter structure
2012 */
2013typedef struct scsi_qla_host {
2014 struct list_head list;
2015
2016 /* Commonly used flags and state information. */
2017 struct Scsi_Host *host;
2018 struct pci_dev *pdev;
2019
2020 unsigned long host_no;
2021 unsigned long instance;
2022
2023 volatile struct {
2024 uint32_t init_done :1;
2025 uint32_t online :1;
2026 uint32_t mbox_int :1;
2027 uint32_t mbox_busy :1;
2028 uint32_t rscn_queue_overflow :1;
2029 uint32_t reset_active :1;
2030
2031 uint32_t management_server_logged_in :1;
2032 uint32_t process_response_queue :1;
2033
2034 uint32_t disable_risc_code_load :1;
2035 uint32_t enable_64bit_addressing :1;
2036 uint32_t enable_lip_reset :1;
2037 uint32_t enable_lip_full_login :1;
2038 uint32_t enable_target_reset :1;
2039 uint32_t enable_led_scheme :1;
3d71644c
AV
2040 uint32_t msi_enabled :1;
2041 uint32_t msix_enabled :1;
1da177e4
LT
2042 } flags;
2043
2044 atomic_t loop_state;
2045#define LOOP_TIMEOUT 1
2046#define LOOP_DOWN 2
2047#define LOOP_UP 3
2048#define LOOP_UPDATE 4
2049#define LOOP_READY 5
2050#define LOOP_DEAD 6
2051
2052 unsigned long dpc_flags;
2053#define RESET_MARKER_NEEDED 0 /* Send marker to ISP. */
2054#define RESET_ACTIVE 1
2055#define ISP_ABORT_NEEDED 2 /* Initiate ISP abort. */
2056#define ABORT_ISP_ACTIVE 3 /* ISP abort in progress. */
2057#define LOOP_RESYNC_NEEDED 4 /* Device Resync needed. */
2058#define LOOP_RESYNC_ACTIVE 5
2059#define LOCAL_LOOP_UPDATE 6 /* Perform a local loop update. */
2060#define RSCN_UPDATE 7 /* Perform an RSCN update. */
2061#define MAILBOX_RETRY 8
2062#define ISP_RESET_NEEDED 9 /* Initiate a ISP reset. */
2063#define FAILOVER_EVENT_NEEDED 10
2064#define FAILOVER_EVENT 11
2065#define FAILOVER_NEEDED 12
2066#define SCSI_RESTART_NEEDED 13 /* Processes SCSI retry queue. */
2067#define PORT_RESTART_NEEDED 14 /* Processes Retry queue. */
2068#define RESTART_QUEUES_NEEDED 15 /* Restarts the Lun queue. */
2069#define ABORT_QUEUES_NEEDED 16
2070#define RELOGIN_NEEDED 17
2071#define LOGIN_RETRY_NEEDED 18 /* Initiate required fabric logins. */
2072#define REGISTER_FC4_NEEDED 19 /* SNS FC4 registration required. */
2073#define ISP_ABORT_RETRY 20 /* ISP aborted. */
2074#define FCPORT_RESCAN_NEEDED 21 /* IO descriptor processing needed */
2075#define IODESC_PROCESS_NEEDED 22 /* IO descriptor processing needed */
fa2a1ce5 2076#define IOCTL_ERROR_RECOVERY 23
1da177e4 2077#define LOOP_RESET_NEEDED 24
3d71644c 2078#define BEACON_BLINK_NEEDED 25
cca5335c 2079#define REGISTER_FDMI_NEEDED 26
d97994dc 2080#define FCPORT_UPDATE_NEEDED 27
1da177e4
LT
2081
2082 uint32_t device_flags;
2083#define DFLG_LOCAL_DEVICES BIT_0
2084#define DFLG_RETRY_LOCAL_DEVICES BIT_1
2085#define DFLG_FABRIC_DEVICES BIT_2
2086#define SWITCH_FOUND BIT_3
2087#define DFLG_NO_CABLE BIT_4
2088
ea5b6382
AV
2089 uint32_t device_type;
2090#define DT_ISP2100 BIT_0
2091#define DT_ISP2200 BIT_1
2092#define DT_ISP2300 BIT_2
2093#define DT_ISP2312 BIT_3
2094#define DT_ISP2322 BIT_4
2095#define DT_ISP6312 BIT_5
2096#define DT_ISP6322 BIT_6
2097#define DT_ISP2422 BIT_7
2098#define DT_ISP2432 BIT_8
044cc6c8
AV
2099#define DT_ISP5422 BIT_9
2100#define DT_ISP5432 BIT_10
2101#define DT_ISP_LAST (DT_ISP5432 << 1)
ea5b6382 2102
4a59f71d 2103#define DT_ZIO_SUPPORTED BIT_28
ea5b6382
AV
2104#define DT_OEM_001 BIT_29
2105#define DT_ISP2200A BIT_30
2106#define DT_EXTENDED_IDS BIT_31
2107
2108#define DT_MASK(ha) ((ha)->device_type & (DT_ISP_LAST - 1))
2109#define IS_QLA2100(ha) (DT_MASK(ha) & DT_ISP2100)
2110#define IS_QLA2200(ha) (DT_MASK(ha) & DT_ISP2200)
2111#define IS_QLA2300(ha) (DT_MASK(ha) & DT_ISP2300)
2112#define IS_QLA2312(ha) (DT_MASK(ha) & DT_ISP2312)
2113#define IS_QLA2322(ha) (DT_MASK(ha) & DT_ISP2322)
2114#define IS_QLA6312(ha) (DT_MASK(ha) & DT_ISP6312)
2115#define IS_QLA6322(ha) (DT_MASK(ha) & DT_ISP6322)
2116#define IS_QLA2422(ha) (DT_MASK(ha) & DT_ISP2422)
2117#define IS_QLA2432(ha) (DT_MASK(ha) & DT_ISP2432)
044cc6c8
AV
2118#define IS_QLA5422(ha) (DT_MASK(ha) & DT_ISP5422)
2119#define IS_QLA5432(ha) (DT_MASK(ha) & DT_ISP5432)
ea5b6382
AV
2120
2121#define IS_QLA23XX(ha) (IS_QLA2300(ha) || IS_QLA2312(ha) || IS_QLA2322(ha) || \
2122 IS_QLA6312(ha) || IS_QLA6322(ha))
2123#define IS_QLA24XX(ha) (IS_QLA2422(ha) || IS_QLA2432(ha))
044cc6c8 2124#define IS_QLA54XX(ha) (IS_QLA5422(ha) || IS_QLA5432(ha))
ea5b6382 2125
4a59f71d 2126#define IS_ZIO_SUPPORTED(ha) ((ha)->device_type & DT_ZIO_SUPPORTED)
ea5b6382
AV
2127#define IS_OEM_001(ha) ((ha)->device_type & DT_OEM_001)
2128#define HAS_EXTENDED_IDS(ha) ((ha)->device_type & DT_EXTENDED_IDS)
2129
1da177e4
LT
2130 /* SRB cache. */
2131#define SRB_MIN_REQ 128
2132 mempool_t *srb_mempool;
2133
fa2a1ce5 2134 /* This spinlock is used to protect "io transactions", you must
1da177e4
LT
2135 * aquire it before doing any IO to the card, eg with RD_REG*() and
2136 * WRT_REG*() for the duration of your entire commandtransaction.
2137 *
2138 * This spinlock is of lower priority than the io request lock.
2139 */
2140
2141 spinlock_t hardware_lock ____cacheline_aligned;
2142
2143 device_reg_t __iomem *iobase; /* Base I/O address */
2144 unsigned long pio_address;
2145 unsigned long pio_length;
2146#define MIN_IOBASE_LEN 0x100
2147
2148 /* ISP ring lock, rings, and indexes */
2149 dma_addr_t request_dma; /* Physical address. */
2150 request_t *request_ring; /* Base virtual address */
2151 request_t *request_ring_ptr; /* Current address. */
2152 uint16_t req_ring_index; /* Current index. */
2153 uint16_t req_q_cnt; /* Number of available entries. */
2154 uint16_t request_q_length;
2155
2156 dma_addr_t response_dma; /* Physical address. */
2157 response_t *response_ring; /* Base virtual address */
2158 response_t *response_ring_ptr; /* Current address. */
2159 uint16_t rsp_ring_index; /* Current index. */
2160 uint16_t response_q_length;
fa2a1ce5 2161
abbd8870 2162 struct isp_operations isp_ops;
1da177e4
LT
2163
2164 /* Outstandings ISP commands. */
2165 srb_t *outstanding_cmds[MAX_OUTSTANDING_COMMANDS];
fa2a1ce5 2166 uint32_t current_outstanding_cmd;
1da177e4
LT
2167 srb_t *status_srb; /* Status continuation entry. */
2168
1da177e4
LT
2169 /* ISP configuration data. */
2170 uint16_t loop_id; /* Host adapter loop id */
2171 uint16_t fb_rev;
2172
2173 port_id_t d_id; /* Host adapter port id */
2174 uint16_t max_public_loop_ids;
2175 uint16_t min_external_loopid; /* First external loop Id */
2176
2177 uint16_t link_data_rate; /* F/W operating speed */
04414013
AV
2178#define LDR_1GB 0
2179#define LDR_2GB 1
2180#define LDR_4GB 3
2181#define LDR_UNKNOWN 0xFFFF
1da177e4
LT
2182
2183 uint8_t current_topology;
2184 uint8_t prev_topology;
2185#define ISP_CFG_NL 1
2186#define ISP_CFG_N 2
2187#define ISP_CFG_FL 4
2188#define ISP_CFG_F 8
2189
2190 uint8_t operating_mode; /* F/W operating mode */
2191#define LOOP 0
2192#define P2P 1
2193#define LOOP_P2P 2
2194#define P2P_LOOP 3
2195
fa2a1ce5 2196 uint8_t marker_needed;
1da177e4
LT
2197
2198 uint8_t interrupts_on;
2199
2200 /* HBA serial number */
2201 uint8_t serial0;
2202 uint8_t serial1;
2203 uint8_t serial2;
2204
2205 /* NVRAM configuration data */
3d71644c 2206 uint16_t nvram_size;
1da177e4 2207 uint16_t nvram_base;
6f641790
AV
2208 uint16_t vpd_size;
2209 uint16_t vpd_base;
1da177e4
LT
2210
2211 uint16_t loop_reset_delay;
1da177e4
LT
2212 uint8_t retry_count;
2213 uint8_t login_timeout;
2214 uint16_t r_a_tov;
2215 int port_down_retry_count;
1da177e4 2216 uint8_t mbx_count;
1da177e4 2217 uint16_t last_loop_id;
cca5335c 2218 uint16_t mgmt_svr_loop_id;
1da177e4 2219
fa2a1ce5 2220 uint32_t login_retry_count;
1da177e4
LT
2221
2222 /* Fibre Channel Device List. */
2223 struct list_head fcports;
1da177e4 2224
1da177e4
LT
2225 /* RSCN queue. */
2226 uint32_t rscn_queue[MAX_RSCN_COUNT];
2227 uint8_t rscn_in_ptr;
2228 uint8_t rscn_out_ptr;
2229
2230 /* SNS command interfaces. */
2231 ms_iocb_entry_t *ms_iocb;
2232 dma_addr_t ms_iocb_dma;
2233 struct ct_sns_pkt *ct_sns;
2234 dma_addr_t ct_sns_dma;
2235 /* SNS command interfaces for 2200. */
2236 struct sns_cmd_pkt *sns_cmd;
2237 dma_addr_t sns_cmd_dma;
2238
39a11240 2239 struct task_struct *dpc_thread;
1da177e4
LT
2240 uint8_t dpc_active; /* DPC routine is active */
2241
2242 /* Timeout timers. */
1da177e4
LT
2243 uint8_t loop_down_abort_time; /* port down timer */
2244 atomic_t loop_down_timer; /* loop down timer */
2245 uint8_t link_down_timeout; /* link down timeout */
2246
2247 uint32_t timer_active;
2248 struct timer_list timer;
2249
2250 dma_addr_t gid_list_dma;
2251 struct gid_list_info *gid_list;
abbd8870 2252 int gid_list_info_size;
1da177e4 2253
fa2a1ce5 2254 /* Small DMA pool allocations -- maximum 256 bytes in length. */
1da177e4
LT
2255#define DMA_POOL_SIZE 256
2256 struct dma_pool *s_dma_pool;
2257
2258 dma_addr_t init_cb_dma;
3d71644c
AV
2259 init_cb_t *init_cb;
2260 int init_cb_size;
1da177e4 2261
1da177e4
LT
2262 /* These are used by mailbox operations. */
2263 volatile uint16_t mailbox_out[MAILBOX_REGISTER_COUNT];
2264
2265 mbx_cmd_t *mcp;
2266 unsigned long mbx_cmd_flags;
2267#define MBX_INTERRUPT 1
2268#define MBX_INTR_WAIT 2
2269#define MBX_UPDATE_FLASH_ACTIVE 3
2270
2271 spinlock_t mbx_reg_lock; /* Mbx Cmd Register Lock */
2272
2273 struct semaphore mbx_cmd_sem; /* Serialialize mbx access */
2274 struct semaphore mbx_intr_sem; /* Used for completion notification */
2275
2276 uint32_t mbx_flags;
2277#define MBX_IN_PROGRESS BIT_0
2278#define MBX_BUSY BIT_1 /* Got the Access */
fa2a1ce5 2279#define MBX_SLEEPING_ON_SEM BIT_2
1da177e4
LT
2280#define MBX_POLLING_FOR_COMP BIT_3
2281#define MBX_COMPLETED BIT_4
fa2a1ce5 2282#define MBX_TIMEDOUT BIT_5
1da177e4
LT
2283#define MBX_ACCESS_TIMEDOUT BIT_6
2284
2285 mbx_cmd_t mc;
2286
1da177e4 2287 /* Basic firmware related information. */
1da177e4
LT
2288 uint16_t fw_major_version;
2289 uint16_t fw_minor_version;
2290 uint16_t fw_subminor_version;
2291 uint16_t fw_attributes;
2292 uint32_t fw_memory_size;
2293 uint32_t fw_transfer_size;
441d1072
AV
2294 uint32_t fw_srisc_address;
2295#define RISC_START_ADDRESS_2100 0x1000
2296#define RISC_START_ADDRESS_2300 0x800
2297#define RISC_START_ADDRESS_2400 0x100000
1da177e4
LT
2298
2299 uint16_t fw_options[16]; /* slots: 1,2,3,10,11 */
2300 uint8_t fw_seriallink_options[4];
3d71644c 2301 uint16_t fw_seriallink_options24[4];
1da177e4
LT
2302
2303 /* Firmware dump information. */
2304 void *fw_dump;
2305 int fw_dump_order;
2306 int fw_dump_reading;
2307 char *fw_dump_buffer;
2308 int fw_dump_buffer_len;
2309
3d71644c
AV
2310 int fw_dumped;
2311 void *fw_dump24;
2312 int fw_dump24_len;
2313
1da177e4 2314 uint8_t host_str[16];
3d71644c 2315 uint32_t pci_attr;
1da177e4
LT
2316
2317 uint16_t product_id[4];
2318
2319 uint8_t model_number[16+1];
2320#define BINZERO "\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0"
2321 char *model_desc;
cca5335c 2322 uint8_t adapter_id[16+1];
1da177e4 2323
3d71644c
AV
2324 uint8_t *node_name;
2325 uint8_t *port_name;
1da177e4
LT
2326 uint32_t isp_abort_cnt;
2327
854165f4
AV
2328 /* Option ROM information. */
2329 char *optrom_buffer;
2330 uint32_t optrom_size;
2331 int optrom_state;
2332#define QLA_SWAITING 0
2333#define QLA_SREADING 1
2334#define QLA_SWRITING 2
2335
1da177e4
LT
2336 /* Needed for BEACON */
2337 uint16_t beacon_blink_led;
f6df144c
AV
2338 uint8_t beacon_color_state;
2339#define QLA_LED_GRN_ON 0x01
2340#define QLA_LED_YLW_ON 0x02
2341#define QLA_LED_ABR_ON 0x04
2342#define QLA_LED_ALL_ON 0x07 /* yellow, green, amber. */
2343 /* ISP2322: red, green, amber. */
4fdfefe5
AV
2344
2345 uint16_t zio_mode;
2346 uint16_t zio_timer;
392e2f65 2347 struct fc_host_statistics fc_host_stat;
1da177e4
LT
2348} scsi_qla_host_t;
2349
2350
2351/*
2352 * Macros to help code, maintain, etc.
2353 */
2354#define LOOP_TRANSITION(ha) \
2355 (test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \
23443b1d 2356 test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags) || \
1da177e4 2357 atomic_read(&ha->loop_state) == LOOP_DOWN)
fa2a1ce5 2358
1da177e4
LT
2359#define to_qla_host(x) ((scsi_qla_host_t *) (x)->hostdata)
2360
2361#define qla_printk(level, ha, format, arg...) \
2362 dev_printk(level , &((ha)->pdev->dev) , format , ## arg)
2363
2364/*
2365 * qla2x00 local function return status codes
2366 */
2367#define MBS_MASK 0x3fff
2368
2369#define QLA_SUCCESS (MBS_COMMAND_COMPLETE & MBS_MASK)
2370#define QLA_INVALID_COMMAND (MBS_INVALID_COMMAND & MBS_MASK)
2371#define QLA_INTERFACE_ERROR (MBS_HOST_INTERFACE_ERROR & MBS_MASK)
2372#define QLA_TEST_FAILED (MBS_TEST_FAILED & MBS_MASK)
2373#define QLA_COMMAND_ERROR (MBS_COMMAND_ERROR & MBS_MASK)
2374#define QLA_PARAMETER_ERROR (MBS_COMMAND_PARAMETER_ERROR & MBS_MASK)
2375#define QLA_PORT_ID_USED (MBS_PORT_ID_USED & MBS_MASK)
2376#define QLA_LOOP_ID_USED (MBS_LOOP_ID_USED & MBS_MASK)
2377#define QLA_ALL_IDS_IN_USE (MBS_ALL_IDS_IN_USE & MBS_MASK)
2378#define QLA_NOT_LOGGED_IN (MBS_NOT_LOGGED_IN & MBS_MASK)
2379
2380#define QLA_FUNCTION_TIMEOUT 0x100
2381#define QLA_FUNCTION_PARAMETER_ERROR 0x101
2382#define QLA_FUNCTION_FAILED 0x102
2383#define QLA_MEMORY_ALLOC_FAILED 0x103
2384#define QLA_LOCK_TIMEOUT 0x104
2385#define QLA_ABORTED 0x105
2386#define QLA_SUSPENDED 0x106
2387#define QLA_BUSY 0x107
2388#define QLA_RSCNS_HANDLED 0x108
cca5335c 2389#define QLA_ALREADY_REGISTERED 0x109
1da177e4 2390
1da177e4
LT
2391#define NVRAM_DELAY() udelay(10)
2392
2393#define INVALID_HANDLE (MAX_OUTSTANDING_COMMANDS+1)
2394
2395/*
2396 * Flash support definitions
2397 */
854165f4
AV
2398#define OPTROM_SIZE_2300 0x20000
2399#define OPTROM_SIZE_2322 0x100000
2400#define OPTROM_SIZE_24XX 0x100000
1da177e4
LT
2401
2402#include "qla_gbl.h"
2403#include "qla_dbg.h"
2404#include "qla_inline.h"
1da177e4 2405
1da177e4
LT
2406#define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr)
2407#define CMD_COMPL_STATUS(Cmnd) ((Cmnd)->SCp.this_residual)
2408#define CMD_RESID_LEN(Cmnd) ((Cmnd)->SCp.buffers_residual)
2409#define CMD_SCSI_STATUS(Cmnd) ((Cmnd)->SCp.Status)
2410#define CMD_ACTUAL_SNSLEN(Cmnd) ((Cmnd)->SCp.Message)
2411#define CMD_ENTRY_STATUS(Cmnd) ((Cmnd)->SCp.have_data_in)
2412
2413#endif