]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/scsi/libata-core.c
[PATCH] libata-eh-fw: use special reserved tag and qc for internal commands
[net-next-2.6.git] / drivers / scsi / libata-core.c
CommitLineData
1da177e4 1/*
af36d7f0
JG
2 * libata-core.c - helper library for ATA
3 *
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
8 * Copyright 2003-2004 Red Hat, Inc. All rights reserved.
9 * Copyright 2003-2004 Jeff Garzik
10 *
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2, or (at your option)
15 * any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; see the file COPYING. If not, write to
24 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
25 *
26 *
27 * libata documentation is available via 'make {ps|pdf}docs',
28 * as Documentation/DocBook/libata.*
29 *
30 * Hardware documentation available from http://www.t13.org/ and
31 * http://www.sata-io.org/
32 *
1da177e4
LT
33 */
34
35#include <linux/config.h>
36#include <linux/kernel.h>
37#include <linux/module.h>
38#include <linux/pci.h>
39#include <linux/init.h>
40#include <linux/list.h>
41#include <linux/mm.h>
42#include <linux/highmem.h>
43#include <linux/spinlock.h>
44#include <linux/blkdev.h>
45#include <linux/delay.h>
46#include <linux/timer.h>
47#include <linux/interrupt.h>
48#include <linux/completion.h>
49#include <linux/suspend.h>
50#include <linux/workqueue.h>
67846b30 51#include <linux/jiffies.h>
378f058c 52#include <linux/scatterlist.h>
1da177e4 53#include <scsi/scsi.h>
1da177e4 54#include "scsi_priv.h"
193515d5 55#include <scsi/scsi_cmnd.h>
1da177e4
LT
56#include <scsi/scsi_host.h>
57#include <linux/libata.h>
58#include <asm/io.h>
59#include <asm/semaphore.h>
60#include <asm/byteorder.h>
61
62#include "libata.h"
63
3373efd8
TH
64static unsigned int ata_dev_init_params(struct ata_device *dev,
65 u16 heads, u16 sectors);
66static unsigned int ata_dev_set_xfermode(struct ata_device *dev);
67static void ata_dev_xfermask(struct ata_device *dev);
1da177e4
LT
68
69static unsigned int ata_unique_id = 1;
70static struct workqueue_struct *ata_wq;
71
418dc1f5 72int atapi_enabled = 1;
1623c81e
JG
73module_param(atapi_enabled, int, 0444);
74MODULE_PARM_DESC(atapi_enabled, "Enable discovery of ATAPI devices (0=off, 1=on)");
75
95de719a
AL
76int atapi_dmadir = 0;
77module_param(atapi_dmadir, int, 0444);
78MODULE_PARM_DESC(atapi_dmadir, "Enable ATAPI DMADIR bridge support (0=off, 1=on)");
79
c3c013a2
JG
80int libata_fua = 0;
81module_param_named(fua, libata_fua, int, 0444);
82MODULE_PARM_DESC(fua, "FUA support (0=off, 1=on)");
83
1da177e4
LT
84MODULE_AUTHOR("Jeff Garzik");
85MODULE_DESCRIPTION("Library module for ATA devices");
86MODULE_LICENSE("GPL");
87MODULE_VERSION(DRV_VERSION);
88
0baab86b 89
1da177e4
LT
90/**
91 * ata_tf_to_fis - Convert ATA taskfile to SATA FIS structure
92 * @tf: Taskfile to convert
93 * @fis: Buffer into which data will output
94 * @pmp: Port multiplier port
95 *
96 * Converts a standard ATA taskfile to a Serial ATA
97 * FIS structure (Register - Host to Device).
98 *
99 * LOCKING:
100 * Inherited from caller.
101 */
102
057ace5e 103void ata_tf_to_fis(const struct ata_taskfile *tf, u8 *fis, u8 pmp)
1da177e4
LT
104{
105 fis[0] = 0x27; /* Register - Host to Device FIS */
106 fis[1] = (pmp & 0xf) | (1 << 7); /* Port multiplier number,
107 bit 7 indicates Command FIS */
108 fis[2] = tf->command;
109 fis[3] = tf->feature;
110
111 fis[4] = tf->lbal;
112 fis[5] = tf->lbam;
113 fis[6] = tf->lbah;
114 fis[7] = tf->device;
115
116 fis[8] = tf->hob_lbal;
117 fis[9] = tf->hob_lbam;
118 fis[10] = tf->hob_lbah;
119 fis[11] = tf->hob_feature;
120
121 fis[12] = tf->nsect;
122 fis[13] = tf->hob_nsect;
123 fis[14] = 0;
124 fis[15] = tf->ctl;
125
126 fis[16] = 0;
127 fis[17] = 0;
128 fis[18] = 0;
129 fis[19] = 0;
130}
131
132/**
133 * ata_tf_from_fis - Convert SATA FIS to ATA taskfile
134 * @fis: Buffer from which data will be input
135 * @tf: Taskfile to output
136 *
e12a1be6 137 * Converts a serial ATA FIS structure to a standard ATA taskfile.
1da177e4
LT
138 *
139 * LOCKING:
140 * Inherited from caller.
141 */
142
057ace5e 143void ata_tf_from_fis(const u8 *fis, struct ata_taskfile *tf)
1da177e4
LT
144{
145 tf->command = fis[2]; /* status */
146 tf->feature = fis[3]; /* error */
147
148 tf->lbal = fis[4];
149 tf->lbam = fis[5];
150 tf->lbah = fis[6];
151 tf->device = fis[7];
152
153 tf->hob_lbal = fis[8];
154 tf->hob_lbam = fis[9];
155 tf->hob_lbah = fis[10];
156
157 tf->nsect = fis[12];
158 tf->hob_nsect = fis[13];
159}
160
8cbd6df1
AL
161static const u8 ata_rw_cmds[] = {
162 /* pio multi */
163 ATA_CMD_READ_MULTI,
164 ATA_CMD_WRITE_MULTI,
165 ATA_CMD_READ_MULTI_EXT,
166 ATA_CMD_WRITE_MULTI_EXT,
9a3dccc4
TH
167 0,
168 0,
169 0,
170 ATA_CMD_WRITE_MULTI_FUA_EXT,
8cbd6df1
AL
171 /* pio */
172 ATA_CMD_PIO_READ,
173 ATA_CMD_PIO_WRITE,
174 ATA_CMD_PIO_READ_EXT,
175 ATA_CMD_PIO_WRITE_EXT,
9a3dccc4
TH
176 0,
177 0,
178 0,
179 0,
8cbd6df1
AL
180 /* dma */
181 ATA_CMD_READ,
182 ATA_CMD_WRITE,
183 ATA_CMD_READ_EXT,
9a3dccc4
TH
184 ATA_CMD_WRITE_EXT,
185 0,
186 0,
187 0,
188 ATA_CMD_WRITE_FUA_EXT
8cbd6df1 189};
1da177e4
LT
190
191/**
8cbd6df1
AL
192 * ata_rwcmd_protocol - set taskfile r/w commands and protocol
193 * @qc: command to examine and configure
1da177e4 194 *
2e9edbf8 195 * Examine the device configuration and tf->flags to calculate
8cbd6df1 196 * the proper read/write commands and protocol to use.
1da177e4
LT
197 *
198 * LOCKING:
199 * caller.
200 */
9a3dccc4 201int ata_rwcmd_protocol(struct ata_queued_cmd *qc)
1da177e4 202{
8cbd6df1
AL
203 struct ata_taskfile *tf = &qc->tf;
204 struct ata_device *dev = qc->dev;
9a3dccc4 205 u8 cmd;
1da177e4 206
9a3dccc4 207 int index, fua, lba48, write;
2e9edbf8 208
9a3dccc4 209 fua = (tf->flags & ATA_TFLAG_FUA) ? 4 : 0;
8cbd6df1
AL
210 lba48 = (tf->flags & ATA_TFLAG_LBA48) ? 2 : 0;
211 write = (tf->flags & ATA_TFLAG_WRITE) ? 1 : 0;
1da177e4 212
8cbd6df1
AL
213 if (dev->flags & ATA_DFLAG_PIO) {
214 tf->protocol = ATA_PROT_PIO;
9a3dccc4 215 index = dev->multi_count ? 0 : 8;
8d238e01
AC
216 } else if (lba48 && (qc->ap->flags & ATA_FLAG_PIO_LBA48)) {
217 /* Unable to use DMA due to host limitation */
218 tf->protocol = ATA_PROT_PIO;
0565c26d 219 index = dev->multi_count ? 0 : 8;
8cbd6df1
AL
220 } else {
221 tf->protocol = ATA_PROT_DMA;
9a3dccc4 222 index = 16;
8cbd6df1 223 }
1da177e4 224
9a3dccc4
TH
225 cmd = ata_rw_cmds[index + fua + lba48 + write];
226 if (cmd) {
227 tf->command = cmd;
228 return 0;
229 }
230 return -1;
1da177e4
LT
231}
232
cb95d562
TH
233/**
234 * ata_pack_xfermask - Pack pio, mwdma and udma masks into xfer_mask
235 * @pio_mask: pio_mask
236 * @mwdma_mask: mwdma_mask
237 * @udma_mask: udma_mask
238 *
239 * Pack @pio_mask, @mwdma_mask and @udma_mask into a single
240 * unsigned int xfer_mask.
241 *
242 * LOCKING:
243 * None.
244 *
245 * RETURNS:
246 * Packed xfer_mask.
247 */
248static unsigned int ata_pack_xfermask(unsigned int pio_mask,
249 unsigned int mwdma_mask,
250 unsigned int udma_mask)
251{
252 return ((pio_mask << ATA_SHIFT_PIO) & ATA_MASK_PIO) |
253 ((mwdma_mask << ATA_SHIFT_MWDMA) & ATA_MASK_MWDMA) |
254 ((udma_mask << ATA_SHIFT_UDMA) & ATA_MASK_UDMA);
255}
256
c0489e4e
TH
257/**
258 * ata_unpack_xfermask - Unpack xfer_mask into pio, mwdma and udma masks
259 * @xfer_mask: xfer_mask to unpack
260 * @pio_mask: resulting pio_mask
261 * @mwdma_mask: resulting mwdma_mask
262 * @udma_mask: resulting udma_mask
263 *
264 * Unpack @xfer_mask into @pio_mask, @mwdma_mask and @udma_mask.
265 * Any NULL distination masks will be ignored.
266 */
267static void ata_unpack_xfermask(unsigned int xfer_mask,
268 unsigned int *pio_mask,
269 unsigned int *mwdma_mask,
270 unsigned int *udma_mask)
271{
272 if (pio_mask)
273 *pio_mask = (xfer_mask & ATA_MASK_PIO) >> ATA_SHIFT_PIO;
274 if (mwdma_mask)
275 *mwdma_mask = (xfer_mask & ATA_MASK_MWDMA) >> ATA_SHIFT_MWDMA;
276 if (udma_mask)
277 *udma_mask = (xfer_mask & ATA_MASK_UDMA) >> ATA_SHIFT_UDMA;
278}
279
cb95d562 280static const struct ata_xfer_ent {
be9a50c8 281 int shift, bits;
cb95d562
TH
282 u8 base;
283} ata_xfer_tbl[] = {
284 { ATA_SHIFT_PIO, ATA_BITS_PIO, XFER_PIO_0 },
285 { ATA_SHIFT_MWDMA, ATA_BITS_MWDMA, XFER_MW_DMA_0 },
286 { ATA_SHIFT_UDMA, ATA_BITS_UDMA, XFER_UDMA_0 },
287 { -1, },
288};
289
290/**
291 * ata_xfer_mask2mode - Find matching XFER_* for the given xfer_mask
292 * @xfer_mask: xfer_mask of interest
293 *
294 * Return matching XFER_* value for @xfer_mask. Only the highest
295 * bit of @xfer_mask is considered.
296 *
297 * LOCKING:
298 * None.
299 *
300 * RETURNS:
301 * Matching XFER_* value, 0 if no match found.
302 */
303static u8 ata_xfer_mask2mode(unsigned int xfer_mask)
304{
305 int highbit = fls(xfer_mask) - 1;
306 const struct ata_xfer_ent *ent;
307
308 for (ent = ata_xfer_tbl; ent->shift >= 0; ent++)
309 if (highbit >= ent->shift && highbit < ent->shift + ent->bits)
310 return ent->base + highbit - ent->shift;
311 return 0;
312}
313
314/**
315 * ata_xfer_mode2mask - Find matching xfer_mask for XFER_*
316 * @xfer_mode: XFER_* of interest
317 *
318 * Return matching xfer_mask for @xfer_mode.
319 *
320 * LOCKING:
321 * None.
322 *
323 * RETURNS:
324 * Matching xfer_mask, 0 if no match found.
325 */
326static unsigned int ata_xfer_mode2mask(u8 xfer_mode)
327{
328 const struct ata_xfer_ent *ent;
329
330 for (ent = ata_xfer_tbl; ent->shift >= 0; ent++)
331 if (xfer_mode >= ent->base && xfer_mode < ent->base + ent->bits)
332 return 1 << (ent->shift + xfer_mode - ent->base);
333 return 0;
334}
335
336/**
337 * ata_xfer_mode2shift - Find matching xfer_shift for XFER_*
338 * @xfer_mode: XFER_* of interest
339 *
340 * Return matching xfer_shift for @xfer_mode.
341 *
342 * LOCKING:
343 * None.
344 *
345 * RETURNS:
346 * Matching xfer_shift, -1 if no match found.
347 */
348static int ata_xfer_mode2shift(unsigned int xfer_mode)
349{
350 const struct ata_xfer_ent *ent;
351
352 for (ent = ata_xfer_tbl; ent->shift >= 0; ent++)
353 if (xfer_mode >= ent->base && xfer_mode < ent->base + ent->bits)
354 return ent->shift;
355 return -1;
356}
357
1da177e4 358/**
1da7b0d0
TH
359 * ata_mode_string - convert xfer_mask to string
360 * @xfer_mask: mask of bits supported; only highest bit counts.
1da177e4
LT
361 *
362 * Determine string which represents the highest speed
1da7b0d0 363 * (highest bit in @modemask).
1da177e4
LT
364 *
365 * LOCKING:
366 * None.
367 *
368 * RETURNS:
369 * Constant C string representing highest speed listed in
1da7b0d0 370 * @mode_mask, or the constant C string "<n/a>".
1da177e4 371 */
1da7b0d0 372static const char *ata_mode_string(unsigned int xfer_mask)
1da177e4 373{
75f554bc
TH
374 static const char * const xfer_mode_str[] = {
375 "PIO0",
376 "PIO1",
377 "PIO2",
378 "PIO3",
379 "PIO4",
380 "MWDMA0",
381 "MWDMA1",
382 "MWDMA2",
383 "UDMA/16",
384 "UDMA/25",
385 "UDMA/33",
386 "UDMA/44",
387 "UDMA/66",
388 "UDMA/100",
389 "UDMA/133",
390 "UDMA7",
391 };
1da7b0d0 392 int highbit;
1da177e4 393
1da7b0d0
TH
394 highbit = fls(xfer_mask) - 1;
395 if (highbit >= 0 && highbit < ARRAY_SIZE(xfer_mode_str))
396 return xfer_mode_str[highbit];
1da177e4 397 return "<n/a>";
1da177e4
LT
398}
399
4c360c81
TH
400static const char *sata_spd_string(unsigned int spd)
401{
402 static const char * const spd_str[] = {
403 "1.5 Gbps",
404 "3.0 Gbps",
405 };
406
407 if (spd == 0 || (spd - 1) >= ARRAY_SIZE(spd_str))
408 return "<unknown>";
409 return spd_str[spd - 1];
410}
411
3373efd8 412void ata_dev_disable(struct ata_device *dev)
0b8efb0a 413{
e1211e3f 414 if (ata_dev_enabled(dev)) {
f15a1daf 415 ata_dev_printk(dev, KERN_WARNING, "disabled\n");
0b8efb0a
TH
416 dev->class++;
417 }
418}
419
1da177e4
LT
420/**
421 * ata_pio_devchk - PATA device presence detection
422 * @ap: ATA channel to examine
423 * @device: Device to examine (starting at zero)
424 *
425 * This technique was originally described in
426 * Hale Landis's ATADRVR (www.ata-atapi.com), and
427 * later found its way into the ATA/ATAPI spec.
428 *
429 * Write a pattern to the ATA shadow registers,
430 * and if a device is present, it will respond by
431 * correctly storing and echoing back the
432 * ATA shadow register contents.
433 *
434 * LOCKING:
435 * caller.
436 */
437
438static unsigned int ata_pio_devchk(struct ata_port *ap,
439 unsigned int device)
440{
441 struct ata_ioports *ioaddr = &ap->ioaddr;
442 u8 nsect, lbal;
443
444 ap->ops->dev_select(ap, device);
445
446 outb(0x55, ioaddr->nsect_addr);
447 outb(0xaa, ioaddr->lbal_addr);
448
449 outb(0xaa, ioaddr->nsect_addr);
450 outb(0x55, ioaddr->lbal_addr);
451
452 outb(0x55, ioaddr->nsect_addr);
453 outb(0xaa, ioaddr->lbal_addr);
454
455 nsect = inb(ioaddr->nsect_addr);
456 lbal = inb(ioaddr->lbal_addr);
457
458 if ((nsect == 0x55) && (lbal == 0xaa))
459 return 1; /* we found a device */
460
461 return 0; /* nothing found */
462}
463
464/**
465 * ata_mmio_devchk - PATA device presence detection
466 * @ap: ATA channel to examine
467 * @device: Device to examine (starting at zero)
468 *
469 * This technique was originally described in
470 * Hale Landis's ATADRVR (www.ata-atapi.com), and
471 * later found its way into the ATA/ATAPI spec.
472 *
473 * Write a pattern to the ATA shadow registers,
474 * and if a device is present, it will respond by
475 * correctly storing and echoing back the
476 * ATA shadow register contents.
477 *
478 * LOCKING:
479 * caller.
480 */
481
482static unsigned int ata_mmio_devchk(struct ata_port *ap,
483 unsigned int device)
484{
485 struct ata_ioports *ioaddr = &ap->ioaddr;
486 u8 nsect, lbal;
487
488 ap->ops->dev_select(ap, device);
489
490 writeb(0x55, (void __iomem *) ioaddr->nsect_addr);
491 writeb(0xaa, (void __iomem *) ioaddr->lbal_addr);
492
493 writeb(0xaa, (void __iomem *) ioaddr->nsect_addr);
494 writeb(0x55, (void __iomem *) ioaddr->lbal_addr);
495
496 writeb(0x55, (void __iomem *) ioaddr->nsect_addr);
497 writeb(0xaa, (void __iomem *) ioaddr->lbal_addr);
498
499 nsect = readb((void __iomem *) ioaddr->nsect_addr);
500 lbal = readb((void __iomem *) ioaddr->lbal_addr);
501
502 if ((nsect == 0x55) && (lbal == 0xaa))
503 return 1; /* we found a device */
504
505 return 0; /* nothing found */
506}
507
508/**
509 * ata_devchk - PATA device presence detection
510 * @ap: ATA channel to examine
511 * @device: Device to examine (starting at zero)
512 *
513 * Dispatch ATA device presence detection, depending
514 * on whether we are using PIO or MMIO to talk to the
515 * ATA shadow registers.
516 *
517 * LOCKING:
518 * caller.
519 */
520
521static unsigned int ata_devchk(struct ata_port *ap,
522 unsigned int device)
523{
524 if (ap->flags & ATA_FLAG_MMIO)
525 return ata_mmio_devchk(ap, device);
526 return ata_pio_devchk(ap, device);
527}
528
529/**
530 * ata_dev_classify - determine device type based on ATA-spec signature
531 * @tf: ATA taskfile register set for device to be identified
532 *
533 * Determine from taskfile register contents whether a device is
534 * ATA or ATAPI, as per "Signature and persistence" section
535 * of ATA/PI spec (volume 1, sect 5.14).
536 *
537 * LOCKING:
538 * None.
539 *
540 * RETURNS:
541 * Device type, %ATA_DEV_ATA, %ATA_DEV_ATAPI, or %ATA_DEV_UNKNOWN
542 * the event of failure.
543 */
544
057ace5e 545unsigned int ata_dev_classify(const struct ata_taskfile *tf)
1da177e4
LT
546{
547 /* Apple's open source Darwin code hints that some devices only
548 * put a proper signature into the LBA mid/high registers,
549 * So, we only check those. It's sufficient for uniqueness.
550 */
551
552 if (((tf->lbam == 0) && (tf->lbah == 0)) ||
553 ((tf->lbam == 0x3c) && (tf->lbah == 0xc3))) {
554 DPRINTK("found ATA device by sig\n");
555 return ATA_DEV_ATA;
556 }
557
558 if (((tf->lbam == 0x14) && (tf->lbah == 0xeb)) ||
559 ((tf->lbam == 0x69) && (tf->lbah == 0x96))) {
560 DPRINTK("found ATAPI device by sig\n");
561 return ATA_DEV_ATAPI;
562 }
563
564 DPRINTK("unknown device\n");
565 return ATA_DEV_UNKNOWN;
566}
567
568/**
569 * ata_dev_try_classify - Parse returned ATA device signature
570 * @ap: ATA channel to examine
571 * @device: Device to examine (starting at zero)
b4dc7623 572 * @r_err: Value of error register on completion
1da177e4
LT
573 *
574 * After an event -- SRST, E.D.D., or SATA COMRESET -- occurs,
575 * an ATA/ATAPI-defined set of values is placed in the ATA
576 * shadow registers, indicating the results of device detection
577 * and diagnostics.
578 *
579 * Select the ATA device, and read the values from the ATA shadow
580 * registers. Then parse according to the Error register value,
581 * and the spec-defined values examined by ata_dev_classify().
582 *
583 * LOCKING:
584 * caller.
b4dc7623
TH
585 *
586 * RETURNS:
587 * Device type - %ATA_DEV_ATA, %ATA_DEV_ATAPI or %ATA_DEV_NONE.
1da177e4
LT
588 */
589
b4dc7623
TH
590static unsigned int
591ata_dev_try_classify(struct ata_port *ap, unsigned int device, u8 *r_err)
1da177e4 592{
1da177e4
LT
593 struct ata_taskfile tf;
594 unsigned int class;
595 u8 err;
596
597 ap->ops->dev_select(ap, device);
598
599 memset(&tf, 0, sizeof(tf));
600
1da177e4 601 ap->ops->tf_read(ap, &tf);
0169e284 602 err = tf.feature;
b4dc7623
TH
603 if (r_err)
604 *r_err = err;
1da177e4
LT
605
606 /* see if device passed diags */
607 if (err == 1)
608 /* do nothing */ ;
609 else if ((device == 0) && (err == 0x81))
610 /* do nothing */ ;
611 else
b4dc7623 612 return ATA_DEV_NONE;
1da177e4 613
b4dc7623 614 /* determine if device is ATA or ATAPI */
1da177e4 615 class = ata_dev_classify(&tf);
b4dc7623 616
1da177e4 617 if (class == ATA_DEV_UNKNOWN)
b4dc7623 618 return ATA_DEV_NONE;
1da177e4 619 if ((class == ATA_DEV_ATA) && (ata_chk_status(ap) == 0))
b4dc7623
TH
620 return ATA_DEV_NONE;
621 return class;
1da177e4
LT
622}
623
624/**
6a62a04d 625 * ata_id_string - Convert IDENTIFY DEVICE page into string
1da177e4
LT
626 * @id: IDENTIFY DEVICE results we will examine
627 * @s: string into which data is output
628 * @ofs: offset into identify device page
629 * @len: length of string to return. must be an even number.
630 *
631 * The strings in the IDENTIFY DEVICE page are broken up into
632 * 16-bit chunks. Run through the string, and output each
633 * 8-bit chunk linearly, regardless of platform.
634 *
635 * LOCKING:
636 * caller.
637 */
638
6a62a04d
TH
639void ata_id_string(const u16 *id, unsigned char *s,
640 unsigned int ofs, unsigned int len)
1da177e4
LT
641{
642 unsigned int c;
643
644 while (len > 0) {
645 c = id[ofs] >> 8;
646 *s = c;
647 s++;
648
649 c = id[ofs] & 0xff;
650 *s = c;
651 s++;
652
653 ofs++;
654 len -= 2;
655 }
656}
657
0e949ff3 658/**
6a62a04d 659 * ata_id_c_string - Convert IDENTIFY DEVICE page into C string
0e949ff3
TH
660 * @id: IDENTIFY DEVICE results we will examine
661 * @s: string into which data is output
662 * @ofs: offset into identify device page
663 * @len: length of string to return. must be an odd number.
664 *
6a62a04d 665 * This function is identical to ata_id_string except that it
0e949ff3
TH
666 * trims trailing spaces and terminates the resulting string with
667 * null. @len must be actual maximum length (even number) + 1.
668 *
669 * LOCKING:
670 * caller.
671 */
6a62a04d
TH
672void ata_id_c_string(const u16 *id, unsigned char *s,
673 unsigned int ofs, unsigned int len)
0e949ff3
TH
674{
675 unsigned char *p;
676
677 WARN_ON(!(len & 1));
678
6a62a04d 679 ata_id_string(id, s, ofs, len - 1);
0e949ff3
TH
680
681 p = s + strnlen(s, len - 1);
682 while (p > s && p[-1] == ' ')
683 p--;
684 *p = '\0';
685}
0baab86b 686
2940740b
TH
687static u64 ata_id_n_sectors(const u16 *id)
688{
689 if (ata_id_has_lba(id)) {
690 if (ata_id_has_lba48(id))
691 return ata_id_u64(id, 100);
692 else
693 return ata_id_u32(id, 60);
694 } else {
695 if (ata_id_current_chs_valid(id))
696 return ata_id_u32(id, 57);
697 else
698 return id[1] * id[3] * id[6];
699 }
700}
701
0baab86b
EF
702/**
703 * ata_noop_dev_select - Select device 0/1 on ATA bus
704 * @ap: ATA channel to manipulate
705 * @device: ATA device (numbered from zero) to select
706 *
707 * This function performs no actual function.
708 *
709 * May be used as the dev_select() entry in ata_port_operations.
710 *
711 * LOCKING:
712 * caller.
713 */
1da177e4
LT
714void ata_noop_dev_select (struct ata_port *ap, unsigned int device)
715{
716}
717
0baab86b 718
1da177e4
LT
719/**
720 * ata_std_dev_select - Select device 0/1 on ATA bus
721 * @ap: ATA channel to manipulate
722 * @device: ATA device (numbered from zero) to select
723 *
724 * Use the method defined in the ATA specification to
725 * make either device 0, or device 1, active on the
0baab86b
EF
726 * ATA channel. Works with both PIO and MMIO.
727 *
728 * May be used as the dev_select() entry in ata_port_operations.
1da177e4
LT
729 *
730 * LOCKING:
731 * caller.
732 */
733
734void ata_std_dev_select (struct ata_port *ap, unsigned int device)
735{
736 u8 tmp;
737
738 if (device == 0)
739 tmp = ATA_DEVICE_OBS;
740 else
741 tmp = ATA_DEVICE_OBS | ATA_DEV1;
742
743 if (ap->flags & ATA_FLAG_MMIO) {
744 writeb(tmp, (void __iomem *) ap->ioaddr.device_addr);
745 } else {
746 outb(tmp, ap->ioaddr.device_addr);
747 }
748 ata_pause(ap); /* needed; also flushes, for mmio */
749}
750
751/**
752 * ata_dev_select - Select device 0/1 on ATA bus
753 * @ap: ATA channel to manipulate
754 * @device: ATA device (numbered from zero) to select
755 * @wait: non-zero to wait for Status register BSY bit to clear
756 * @can_sleep: non-zero if context allows sleeping
757 *
758 * Use the method defined in the ATA specification to
759 * make either device 0, or device 1, active on the
760 * ATA channel.
761 *
762 * This is a high-level version of ata_std_dev_select(),
763 * which additionally provides the services of inserting
764 * the proper pauses and status polling, where needed.
765 *
766 * LOCKING:
767 * caller.
768 */
769
770void ata_dev_select(struct ata_port *ap, unsigned int device,
771 unsigned int wait, unsigned int can_sleep)
772{
773 VPRINTK("ENTER, ata%u: device %u, wait %u\n",
774 ap->id, device, wait);
775
776 if (wait)
777 ata_wait_idle(ap);
778
779 ap->ops->dev_select(ap, device);
780
781 if (wait) {
782 if (can_sleep && ap->device[device].class == ATA_DEV_ATAPI)
783 msleep(150);
784 ata_wait_idle(ap);
785 }
786}
787
788/**
789 * ata_dump_id - IDENTIFY DEVICE info debugging output
0bd3300a 790 * @id: IDENTIFY DEVICE page to dump
1da177e4 791 *
0bd3300a
TH
792 * Dump selected 16-bit words from the given IDENTIFY DEVICE
793 * page.
1da177e4
LT
794 *
795 * LOCKING:
796 * caller.
797 */
798
0bd3300a 799static inline void ata_dump_id(const u16 *id)
1da177e4
LT
800{
801 DPRINTK("49==0x%04x "
802 "53==0x%04x "
803 "63==0x%04x "
804 "64==0x%04x "
805 "75==0x%04x \n",
0bd3300a
TH
806 id[49],
807 id[53],
808 id[63],
809 id[64],
810 id[75]);
1da177e4
LT
811 DPRINTK("80==0x%04x "
812 "81==0x%04x "
813 "82==0x%04x "
814 "83==0x%04x "
815 "84==0x%04x \n",
0bd3300a
TH
816 id[80],
817 id[81],
818 id[82],
819 id[83],
820 id[84]);
1da177e4
LT
821 DPRINTK("88==0x%04x "
822 "93==0x%04x\n",
0bd3300a
TH
823 id[88],
824 id[93]);
1da177e4
LT
825}
826
cb95d562
TH
827/**
828 * ata_id_xfermask - Compute xfermask from the given IDENTIFY data
829 * @id: IDENTIFY data to compute xfer mask from
830 *
831 * Compute the xfermask for this device. This is not as trivial
832 * as it seems if we must consider early devices correctly.
833 *
834 * FIXME: pre IDE drive timing (do we care ?).
835 *
836 * LOCKING:
837 * None.
838 *
839 * RETURNS:
840 * Computed xfermask
841 */
842static unsigned int ata_id_xfermask(const u16 *id)
843{
844 unsigned int pio_mask, mwdma_mask, udma_mask;
845
846 /* Usual case. Word 53 indicates word 64 is valid */
847 if (id[ATA_ID_FIELD_VALID] & (1 << 1)) {
848 pio_mask = id[ATA_ID_PIO_MODES] & 0x03;
849 pio_mask <<= 3;
850 pio_mask |= 0x7;
851 } else {
852 /* If word 64 isn't valid then Word 51 high byte holds
853 * the PIO timing number for the maximum. Turn it into
854 * a mask.
855 */
856 pio_mask = (2 << (id[ATA_ID_OLD_PIO_MODES] & 0xFF)) - 1 ;
857
858 /* But wait.. there's more. Design your standards by
859 * committee and you too can get a free iordy field to
860 * process. However its the speeds not the modes that
861 * are supported... Note drivers using the timing API
862 * will get this right anyway
863 */
864 }
865
866 mwdma_mask = id[ATA_ID_MWDMA_MODES] & 0x07;
fb21f0d0
TH
867
868 udma_mask = 0;
869 if (id[ATA_ID_FIELD_VALID] & (1 << 2))
870 udma_mask = id[ATA_ID_UDMA_MODES] & 0xff;
cb95d562
TH
871
872 return ata_pack_xfermask(pio_mask, mwdma_mask, udma_mask);
873}
874
86e45b6b
TH
875/**
876 * ata_port_queue_task - Queue port_task
877 * @ap: The ata_port to queue port_task for
878 *
879 * Schedule @fn(@data) for execution after @delay jiffies using
880 * port_task. There is one port_task per port and it's the
881 * user(low level driver)'s responsibility to make sure that only
882 * one task is active at any given time.
883 *
884 * libata core layer takes care of synchronization between
885 * port_task and EH. ata_port_queue_task() may be ignored for EH
886 * synchronization.
887 *
888 * LOCKING:
889 * Inherited from caller.
890 */
891void ata_port_queue_task(struct ata_port *ap, void (*fn)(void *), void *data,
892 unsigned long delay)
893{
894 int rc;
895
2e755f68 896 if (ap->flags & ATA_FLAG_FLUSH_PORT_TASK)
86e45b6b
TH
897 return;
898
899 PREPARE_WORK(&ap->port_task, fn, data);
900
901 if (!delay)
902 rc = queue_work(ata_wq, &ap->port_task);
903 else
904 rc = queue_delayed_work(ata_wq, &ap->port_task, delay);
905
906 /* rc == 0 means that another user is using port task */
907 WARN_ON(rc == 0);
908}
909
910/**
911 * ata_port_flush_task - Flush port_task
912 * @ap: The ata_port to flush port_task for
913 *
914 * After this function completes, port_task is guranteed not to
915 * be running or scheduled.
916 *
917 * LOCKING:
918 * Kernel thread context (may sleep)
919 */
920void ata_port_flush_task(struct ata_port *ap)
921{
922 unsigned long flags;
923
924 DPRINTK("ENTER\n");
925
926 spin_lock_irqsave(&ap->host_set->lock, flags);
2e755f68 927 ap->flags |= ATA_FLAG_FLUSH_PORT_TASK;
86e45b6b
TH
928 spin_unlock_irqrestore(&ap->host_set->lock, flags);
929
930 DPRINTK("flush #1\n");
931 flush_workqueue(ata_wq);
932
933 /*
934 * At this point, if a task is running, it's guaranteed to see
935 * the FLUSH flag; thus, it will never queue pio tasks again.
936 * Cancel and flush.
937 */
938 if (!cancel_delayed_work(&ap->port_task)) {
939 DPRINTK("flush #2\n");
940 flush_workqueue(ata_wq);
941 }
942
943 spin_lock_irqsave(&ap->host_set->lock, flags);
2e755f68 944 ap->flags &= ~ATA_FLAG_FLUSH_PORT_TASK;
86e45b6b
TH
945 spin_unlock_irqrestore(&ap->host_set->lock, flags);
946
947 DPRINTK("EXIT\n");
948}
949
77853bf2 950void ata_qc_complete_internal(struct ata_queued_cmd *qc)
a2a7a662 951{
77853bf2 952 struct completion *waiting = qc->private_data;
a2a7a662 953
a2a7a662 954 complete(waiting);
a2a7a662
TH
955}
956
957/**
958 * ata_exec_internal - execute libata internal command
a2a7a662
TH
959 * @dev: Device to which the command is sent
960 * @tf: Taskfile registers for the command and the result
d69cf37d 961 * @cdb: CDB for packet command
a2a7a662
TH
962 * @dma_dir: Data tranfer direction of the command
963 * @buf: Data buffer of the command
964 * @buflen: Length of data buffer
965 *
966 * Executes libata internal command with timeout. @tf contains
967 * command on entry and result on return. Timeout and error
968 * conditions are reported via return value. No recovery action
969 * is taken after a command times out. It's caller's duty to
970 * clean up after timeout.
971 *
972 * LOCKING:
973 * None. Should be called with kernel context, might sleep.
974 */
975
3373efd8 976unsigned ata_exec_internal(struct ata_device *dev,
1ad8e7f9
TH
977 struct ata_taskfile *tf, const u8 *cdb,
978 int dma_dir, void *buf, unsigned int buflen)
a2a7a662 979{
3373efd8 980 struct ata_port *ap = dev->ap;
a2a7a662
TH
981 u8 command = tf->command;
982 struct ata_queued_cmd *qc;
2ab7db1f 983 unsigned int tag, preempted_tag;
a2a7a662
TH
984 DECLARE_COMPLETION(wait);
985 unsigned long flags;
77853bf2 986 unsigned int err_mask;
a2a7a662
TH
987
988 spin_lock_irqsave(&ap->host_set->lock, flags);
989
2ab7db1f 990 /* initialize internal qc */
a2a7a662 991
2ab7db1f
TH
992 /* XXX: Tag 0 is used for drivers with legacy EH as some
993 * drivers choke if any other tag is given. This breaks
994 * ata_tag_internal() test for those drivers. Don't use new
995 * EH stuff without converting to it.
996 */
997 if (ap->ops->error_handler)
998 tag = ATA_TAG_INTERNAL;
999 else
1000 tag = 0;
1001
1002 if (test_and_set_bit(tag, &ap->qactive))
1003 BUG();
1004 qc = ata_qc_from_tag(ap, tag);
1005
1006 qc->tag = tag;
1007 qc->scsicmd = NULL;
1008 qc->ap = ap;
1009 qc->dev = dev;
1010 ata_qc_reinit(qc);
1011
1012 preempted_tag = ap->active_tag;
1013 ap->active_tag = ATA_TAG_POISON;
1014
1015 /* prepare & issue qc */
a2a7a662 1016 qc->tf = *tf;
d69cf37d
TH
1017 if (cdb)
1018 memcpy(qc->cdb, cdb, ATAPI_CDB_LEN);
e61e0672 1019 qc->flags |= ATA_QCFLAG_RESULT_TF;
a2a7a662
TH
1020 qc->dma_dir = dma_dir;
1021 if (dma_dir != DMA_NONE) {
1022 ata_sg_init_one(qc, buf, buflen);
1023 qc->nsect = buflen / ATA_SECT_SIZE;
1024 }
1025
77853bf2 1026 qc->private_data = &wait;
a2a7a662
TH
1027 qc->complete_fn = ata_qc_complete_internal;
1028
8e0e694a 1029 ata_qc_issue(qc);
a2a7a662
TH
1030
1031 spin_unlock_irqrestore(&ap->host_set->lock, flags);
1032
1033 if (!wait_for_completion_timeout(&wait, ATA_TMOUT_INTERNAL)) {
41ade50c
AL
1034 ata_port_flush_task(ap);
1035
a2a7a662
TH
1036 spin_lock_irqsave(&ap->host_set->lock, flags);
1037
1038 /* We're racing with irq here. If we lose, the
1039 * following test prevents us from completing the qc
1040 * again. If completion irq occurs after here but
1041 * before the caller cleans up, it will result in a
1042 * spurious interrupt. We can live with that.
1043 */
77853bf2 1044 if (qc->flags & ATA_QCFLAG_ACTIVE) {
11a56d24 1045 qc->err_mask = AC_ERR_TIMEOUT;
a2a7a662 1046 ata_qc_complete(qc);
f15a1daf
TH
1047
1048 ata_dev_printk(dev, KERN_WARNING,
1049 "qc timeout (cmd 0x%x)\n", command);
a2a7a662
TH
1050 }
1051
1052 spin_unlock_irqrestore(&ap->host_set->lock, flags);
1053 }
1054
15869303
TH
1055 /* finish up */
1056 spin_lock_irqsave(&ap->host_set->lock, flags);
1057
e61e0672 1058 *tf = qc->result_tf;
77853bf2
TH
1059 err_mask = qc->err_mask;
1060
1061 ata_qc_free(qc);
2ab7db1f 1062 ap->active_tag = preempted_tag;
77853bf2 1063
1f7dd3e9
TH
1064 /* XXX - Some LLDDs (sata_mv) disable port on command failure.
1065 * Until those drivers are fixed, we detect the condition
1066 * here, fail the command with AC_ERR_SYSTEM and reenable the
1067 * port.
1068 *
1069 * Note that this doesn't change any behavior as internal
1070 * command failure results in disabling the device in the
1071 * higher layer for LLDDs without new reset/EH callbacks.
1072 *
1073 * Kill the following code as soon as those drivers are fixed.
1074 */
198e0fed 1075 if (ap->flags & ATA_FLAG_DISABLED) {
1f7dd3e9
TH
1076 err_mask |= AC_ERR_SYSTEM;
1077 ata_port_probe(ap);
1078 }
1079
15869303
TH
1080 spin_unlock_irqrestore(&ap->host_set->lock, flags);
1081
77853bf2 1082 return err_mask;
a2a7a662
TH
1083}
1084
1bc4ccff
AC
1085/**
1086 * ata_pio_need_iordy - check if iordy needed
1087 * @adev: ATA device
1088 *
1089 * Check if the current speed of the device requires IORDY. Used
1090 * by various controllers for chip configuration.
1091 */
1092
1093unsigned int ata_pio_need_iordy(const struct ata_device *adev)
1094{
1095 int pio;
1096 int speed = adev->pio_mode - XFER_PIO_0;
1097
1098 if (speed < 2)
1099 return 0;
1100 if (speed > 2)
1101 return 1;
2e9edbf8 1102
1bc4ccff
AC
1103 /* If we have no drive specific rule, then PIO 2 is non IORDY */
1104
1105 if (adev->id[ATA_ID_FIELD_VALID] & 2) { /* EIDE */
1106 pio = adev->id[ATA_ID_EIDE_PIO];
1107 /* Is the speed faster than the drive allows non IORDY ? */
1108 if (pio) {
1109 /* This is cycle times not frequency - watch the logic! */
1110 if (pio > 240) /* PIO2 is 240nS per cycle */
1111 return 1;
1112 return 0;
1113 }
1114 }
1115 return 0;
1116}
1117
1da177e4 1118/**
49016aca 1119 * ata_dev_read_id - Read ID data from the specified device
49016aca
TH
1120 * @dev: target device
1121 * @p_class: pointer to class of the target device (may be changed)
1122 * @post_reset: is this read ID post-reset?
fe635c7e 1123 * @id: buffer to read IDENTIFY data into
1da177e4 1124 *
49016aca
TH
1125 * Read ID data from the specified device. ATA_CMD_ID_ATA is
1126 * performed on ATA devices and ATA_CMD_ID_ATAPI on ATAPI
aec5c3c1
TH
1127 * devices. This function also issues ATA_CMD_INIT_DEV_PARAMS
1128 * for pre-ATA4 drives.
1da177e4
LT
1129 *
1130 * LOCKING:
49016aca
TH
1131 * Kernel thread context (may sleep)
1132 *
1133 * RETURNS:
1134 * 0 on success, -errno otherwise.
1da177e4 1135 */
3373efd8
TH
1136static int ata_dev_read_id(struct ata_device *dev, unsigned int *p_class,
1137 int post_reset, u16 *id)
1da177e4 1138{
3373efd8 1139 struct ata_port *ap = dev->ap;
49016aca 1140 unsigned int class = *p_class;
a0123703 1141 struct ata_taskfile tf;
49016aca
TH
1142 unsigned int err_mask = 0;
1143 const char *reason;
1144 int rc;
1da177e4 1145
49016aca 1146 DPRINTK("ENTER, host %u, dev %u\n", ap->id, dev->devno);
1da177e4 1147
49016aca 1148 ata_dev_select(ap, dev->devno, 1, 1); /* select device 0/1 */
1da177e4 1149
49016aca 1150 retry:
3373efd8 1151 ata_tf_init(dev, &tf);
a0123703 1152
49016aca
TH
1153 switch (class) {
1154 case ATA_DEV_ATA:
a0123703 1155 tf.command = ATA_CMD_ID_ATA;
49016aca
TH
1156 break;
1157 case ATA_DEV_ATAPI:
a0123703 1158 tf.command = ATA_CMD_ID_ATAPI;
49016aca
TH
1159 break;
1160 default:
1161 rc = -ENODEV;
1162 reason = "unsupported class";
1163 goto err_out;
1da177e4
LT
1164 }
1165
a0123703 1166 tf.protocol = ATA_PROT_PIO;
1da177e4 1167
3373efd8 1168 err_mask = ata_exec_internal(dev, &tf, NULL, DMA_FROM_DEVICE,
49016aca 1169 id, sizeof(id[0]) * ATA_ID_WORDS);
a0123703 1170 if (err_mask) {
49016aca
TH
1171 rc = -EIO;
1172 reason = "I/O error";
1da177e4
LT
1173 goto err_out;
1174 }
1175
49016aca 1176 swap_buf_le16(id, ATA_ID_WORDS);
1da177e4 1177
49016aca 1178 /* sanity check */
692785e7 1179 if ((class == ATA_DEV_ATA) != (ata_id_is_ata(id) | ata_id_is_cfa(id))) {
49016aca
TH
1180 rc = -EINVAL;
1181 reason = "device reports illegal type";
1182 goto err_out;
1183 }
1184
1185 if (post_reset && class == ATA_DEV_ATA) {
1186 /*
1187 * The exact sequence expected by certain pre-ATA4 drives is:
1188 * SRST RESET
1189 * IDENTIFY
1190 * INITIALIZE DEVICE PARAMETERS
1191 * anything else..
1192 * Some drives were very specific about that exact sequence.
1193 */
1194 if (ata_id_major_version(id) < 4 || !ata_id_has_lba(id)) {
3373efd8 1195 err_mask = ata_dev_init_params(dev, id[3], id[6]);
49016aca
TH
1196 if (err_mask) {
1197 rc = -EIO;
1198 reason = "INIT_DEV_PARAMS failed";
1199 goto err_out;
1200 }
1201
1202 /* current CHS translation info (id[53-58]) might be
1203 * changed. reread the identify device info.
1204 */
1205 post_reset = 0;
1206 goto retry;
1207 }
1208 }
1209
1210 *p_class = class;
fe635c7e 1211
49016aca
TH
1212 return 0;
1213
1214 err_out:
f15a1daf
TH
1215 ata_dev_printk(dev, KERN_WARNING, "failed to IDENTIFY "
1216 "(%s, err_mask=0x%x)\n", reason, err_mask);
49016aca
TH
1217 return rc;
1218}
1219
3373efd8 1220static inline u8 ata_dev_knobble(struct ata_device *dev)
4b2f3ede 1221{
3373efd8 1222 return ((dev->ap->cbl == ATA_CBL_SATA) && (!ata_id_is_sata(dev->id)));
4b2f3ede
TH
1223}
1224
49016aca 1225/**
ffeae418 1226 * ata_dev_configure - Configure the specified ATA/ATAPI device
ffeae418 1227 * @dev: Target device to configure
4c2d721a 1228 * @print_info: Enable device info printout
ffeae418
TH
1229 *
1230 * Configure @dev according to @dev->id. Generic and low-level
1231 * driver specific fixups are also applied.
49016aca
TH
1232 *
1233 * LOCKING:
ffeae418
TH
1234 * Kernel thread context (may sleep)
1235 *
1236 * RETURNS:
1237 * 0 on success, -errno otherwise
49016aca 1238 */
3373efd8 1239static int ata_dev_configure(struct ata_device *dev, int print_info)
49016aca 1240{
3373efd8 1241 struct ata_port *ap = dev->ap;
1148c3a7 1242 const u16 *id = dev->id;
ff8854b2 1243 unsigned int xfer_mask;
49016aca
TH
1244 int i, rc;
1245
e1211e3f 1246 if (!ata_dev_enabled(dev)) {
49016aca 1247 DPRINTK("ENTER/EXIT (host %u, dev %u) -- nodev\n",
ffeae418
TH
1248 ap->id, dev->devno);
1249 return 0;
49016aca
TH
1250 }
1251
ffeae418 1252 DPRINTK("ENTER, host %u, dev %u\n", ap->id, dev->devno);
1da177e4 1253
c39f5ebe
TH
1254 /* print device capabilities */
1255 if (print_info)
f15a1daf
TH
1256 ata_dev_printk(dev, KERN_DEBUG, "cfg 49:%04x 82:%04x 83:%04x "
1257 "84:%04x 85:%04x 86:%04x 87:%04x 88:%04x\n",
1258 id[49], id[82], id[83], id[84],
1259 id[85], id[86], id[87], id[88]);
c39f5ebe 1260
208a9933 1261 /* initialize to-be-configured parameters */
ea1dd4e1 1262 dev->flags &= ~ATA_DFLAG_CFG_MASK;
208a9933
TH
1263 dev->max_sectors = 0;
1264 dev->cdb_len = 0;
1265 dev->n_sectors = 0;
1266 dev->cylinders = 0;
1267 dev->heads = 0;
1268 dev->sectors = 0;
1269
1da177e4
LT
1270 /*
1271 * common ATA, ATAPI feature tests
1272 */
1273
ff8854b2 1274 /* find max transfer mode; for printk only */
1148c3a7 1275 xfer_mask = ata_id_xfermask(id);
1da177e4 1276
1148c3a7 1277 ata_dump_id(id);
1da177e4
LT
1278
1279 /* ATA-specific feature tests */
1280 if (dev->class == ATA_DEV_ATA) {
1148c3a7 1281 dev->n_sectors = ata_id_n_sectors(id);
2940740b 1282
1148c3a7 1283 if (ata_id_has_lba(id)) {
4c2d721a 1284 const char *lba_desc;
8bf62ece 1285
4c2d721a
TH
1286 lba_desc = "LBA";
1287 dev->flags |= ATA_DFLAG_LBA;
1148c3a7 1288 if (ata_id_has_lba48(id)) {
8bf62ece 1289 dev->flags |= ATA_DFLAG_LBA48;
4c2d721a
TH
1290 lba_desc = "LBA48";
1291 }
8bf62ece
AL
1292
1293 /* print device info to dmesg */
4c2d721a 1294 if (print_info)
f15a1daf
TH
1295 ata_dev_printk(dev, KERN_INFO, "ATA-%d, "
1296 "max %s, %Lu sectors: %s\n",
1297 ata_id_major_version(id),
1298 ata_mode_string(xfer_mask),
1299 (unsigned long long)dev->n_sectors,
1300 lba_desc);
ffeae418 1301 } else {
8bf62ece
AL
1302 /* CHS */
1303
1304 /* Default translation */
1148c3a7
TH
1305 dev->cylinders = id[1];
1306 dev->heads = id[3];
1307 dev->sectors = id[6];
8bf62ece 1308
1148c3a7 1309 if (ata_id_current_chs_valid(id)) {
8bf62ece 1310 /* Current CHS translation is valid. */
1148c3a7
TH
1311 dev->cylinders = id[54];
1312 dev->heads = id[55];
1313 dev->sectors = id[56];
8bf62ece
AL
1314 }
1315
1316 /* print device info to dmesg */
4c2d721a 1317 if (print_info)
f15a1daf
TH
1318 ata_dev_printk(dev, KERN_INFO, "ATA-%d, "
1319 "max %s, %Lu sectors: CHS %u/%u/%u\n",
1320 ata_id_major_version(id),
1321 ata_mode_string(xfer_mask),
1322 (unsigned long long)dev->n_sectors,
1323 dev->cylinders, dev->heads, dev->sectors);
1da177e4
LT
1324 }
1325
6e7846e9 1326 dev->cdb_len = 16;
1da177e4
LT
1327 }
1328
1329 /* ATAPI-specific feature tests */
2c13b7ce 1330 else if (dev->class == ATA_DEV_ATAPI) {
1148c3a7 1331 rc = atapi_cdb_len(id);
1da177e4 1332 if ((rc < 12) || (rc > ATAPI_CDB_LEN)) {
f15a1daf
TH
1333 ata_dev_printk(dev, KERN_WARNING,
1334 "unsupported CDB len\n");
ffeae418 1335 rc = -EINVAL;
1da177e4
LT
1336 goto err_out_nosup;
1337 }
6e7846e9 1338 dev->cdb_len = (unsigned int) rc;
1da177e4
LT
1339
1340 /* print device info to dmesg */
4c2d721a 1341 if (print_info)
f15a1daf
TH
1342 ata_dev_printk(dev, KERN_INFO, "ATAPI, max %s\n",
1343 ata_mode_string(xfer_mask));
1da177e4
LT
1344 }
1345
6e7846e9
TH
1346 ap->host->max_cmd_len = 0;
1347 for (i = 0; i < ATA_MAX_DEVICES; i++)
1348 ap->host->max_cmd_len = max_t(unsigned int,
1349 ap->host->max_cmd_len,
1350 ap->device[i].cdb_len);
1351
4b2f3ede 1352 /* limit bridge transfers to udma5, 200 sectors */
3373efd8 1353 if (ata_dev_knobble(dev)) {
4c2d721a 1354 if (print_info)
f15a1daf
TH
1355 ata_dev_printk(dev, KERN_INFO,
1356 "applying bridge limits\n");
5a529139 1357 dev->udma_mask &= ATA_UDMA5;
4b2f3ede
TH
1358 dev->max_sectors = ATA_MAX_SECTORS;
1359 }
1360
1361 if (ap->ops->dev_config)
1362 ap->ops->dev_config(ap, dev);
1363
1da177e4 1364 DPRINTK("EXIT, drv_stat = 0x%x\n", ata_chk_status(ap));
ffeae418 1365 return 0;
1da177e4
LT
1366
1367err_out_nosup:
1da177e4 1368 DPRINTK("EXIT, err\n");
ffeae418 1369 return rc;
1da177e4
LT
1370}
1371
1372/**
1373 * ata_bus_probe - Reset and probe ATA bus
1374 * @ap: Bus to probe
1375 *
0cba632b
JG
1376 * Master ATA bus probing function. Initiates a hardware-dependent
1377 * bus reset, then attempts to identify any devices found on
1378 * the bus.
1379 *
1da177e4 1380 * LOCKING:
0cba632b 1381 * PCI/etc. bus probe sem.
1da177e4
LT
1382 *
1383 * RETURNS:
96072e69 1384 * Zero on success, negative errno otherwise.
1da177e4
LT
1385 */
1386
1387static int ata_bus_probe(struct ata_port *ap)
1388{
28ca5c57 1389 unsigned int classes[ATA_MAX_DEVICES];
14d2bac1
TH
1390 int tries[ATA_MAX_DEVICES];
1391 int i, rc, down_xfermask;
e82cbdb9 1392 struct ata_device *dev;
1da177e4 1393
28ca5c57 1394 ata_port_probe(ap);
c19ba8af 1395
14d2bac1
TH
1396 for (i = 0; i < ATA_MAX_DEVICES; i++)
1397 tries[i] = ATA_PROBE_MAX_TRIES;
1398
1399 retry:
1400 down_xfermask = 0;
1401
2044470c
TH
1402 /* reset and determine device classes */
1403 for (i = 0; i < ATA_MAX_DEVICES; i++)
1404 classes[i] = ATA_DEV_UNKNOWN;
2061a47a 1405
2044470c 1406 if (ap->ops->probe_reset) {
c19ba8af 1407 rc = ap->ops->probe_reset(ap, classes);
28ca5c57 1408 if (rc) {
f15a1daf
TH
1409 ata_port_printk(ap, KERN_ERR,
1410 "reset failed (errno=%d)\n", rc);
28ca5c57 1411 return rc;
c19ba8af 1412 }
28ca5c57 1413 } else {
c19ba8af
TH
1414 ap->ops->phy_reset(ap);
1415
f8c2c420
TH
1416 for (i = 0; i < ATA_MAX_DEVICES; i++) {
1417 if (!(ap->flags & ATA_FLAG_DISABLED))
28ca5c57 1418 classes[i] = ap->device[i].class;
f8c2c420
TH
1419 ap->device[i].class = ATA_DEV_UNKNOWN;
1420 }
2044470c 1421
28ca5c57
TH
1422 ata_port_probe(ap);
1423 }
1da177e4 1424
2044470c
TH
1425 for (i = 0; i < ATA_MAX_DEVICES; i++)
1426 if (classes[i] == ATA_DEV_UNKNOWN)
1427 classes[i] = ATA_DEV_NONE;
1428
28ca5c57 1429 /* read IDENTIFY page and configure devices */
1da177e4 1430 for (i = 0; i < ATA_MAX_DEVICES; i++) {
e82cbdb9 1431 dev = &ap->device[i];
28ca5c57 1432
ec573755
TH
1433 if (tries[i])
1434 dev->class = classes[i];
ffeae418 1435
14d2bac1 1436 if (!ata_dev_enabled(dev))
ffeae418 1437 continue;
ffeae418 1438
3373efd8 1439 rc = ata_dev_read_id(dev, &dev->class, 1, dev->id);
14d2bac1
TH
1440 if (rc)
1441 goto fail;
1442
3373efd8 1443 rc = ata_dev_configure(dev, 1);
14d2bac1
TH
1444 if (rc)
1445 goto fail;
1da177e4
LT
1446 }
1447
e82cbdb9 1448 /* configure transfer mode */
3adcebb2 1449 rc = ata_set_mode(ap, &dev);
51713d35
TH
1450 if (rc) {
1451 down_xfermask = 1;
1452 goto fail;
e82cbdb9 1453 }
1da177e4 1454
e82cbdb9
TH
1455 for (i = 0; i < ATA_MAX_DEVICES; i++)
1456 if (ata_dev_enabled(&ap->device[i]))
1457 return 0;
1da177e4 1458
e82cbdb9
TH
1459 /* no device present, disable port */
1460 ata_port_disable(ap);
1da177e4 1461 ap->ops->port_disable(ap);
96072e69 1462 return -ENODEV;
14d2bac1
TH
1463
1464 fail:
1465 switch (rc) {
1466 case -EINVAL:
1467 case -ENODEV:
1468 tries[dev->devno] = 0;
1469 break;
1470 case -EIO:
3c567b7d 1471 sata_down_spd_limit(ap);
14d2bac1
TH
1472 /* fall through */
1473 default:
1474 tries[dev->devno]--;
1475 if (down_xfermask &&
3373efd8 1476 ata_down_xfermask_limit(dev, tries[dev->devno] == 1))
14d2bac1
TH
1477 tries[dev->devno] = 0;
1478 }
1479
ec573755 1480 if (!tries[dev->devno]) {
3373efd8
TH
1481 ata_down_xfermask_limit(dev, 1);
1482 ata_dev_disable(dev);
ec573755
TH
1483 }
1484
14d2bac1 1485 goto retry;
1da177e4
LT
1486}
1487
1488/**
0cba632b
JG
1489 * ata_port_probe - Mark port as enabled
1490 * @ap: Port for which we indicate enablement
1da177e4 1491 *
0cba632b
JG
1492 * Modify @ap data structure such that the system
1493 * thinks that the entire port is enabled.
1494 *
1495 * LOCKING: host_set lock, or some other form of
1496 * serialization.
1da177e4
LT
1497 */
1498
1499void ata_port_probe(struct ata_port *ap)
1500{
198e0fed 1501 ap->flags &= ~ATA_FLAG_DISABLED;
1da177e4
LT
1502}
1503
3be680b7
TH
1504/**
1505 * sata_print_link_status - Print SATA link status
1506 * @ap: SATA port to printk link status about
1507 *
1508 * This function prints link speed and status of a SATA link.
1509 *
1510 * LOCKING:
1511 * None.
1512 */
1513static void sata_print_link_status(struct ata_port *ap)
1514{
6d5f9732 1515 u32 sstatus, scontrol, tmp;
3be680b7 1516
81952c54 1517 if (sata_scr_read(ap, SCR_STATUS, &sstatus))
3be680b7 1518 return;
81952c54 1519 sata_scr_read(ap, SCR_CONTROL, &scontrol);
3be680b7 1520
81952c54 1521 if (ata_port_online(ap)) {
3be680b7 1522 tmp = (sstatus >> 4) & 0xf;
f15a1daf
TH
1523 ata_port_printk(ap, KERN_INFO,
1524 "SATA link up %s (SStatus %X SControl %X)\n",
1525 sata_spd_string(tmp), sstatus, scontrol);
3be680b7 1526 } else {
f15a1daf
TH
1527 ata_port_printk(ap, KERN_INFO,
1528 "SATA link down (SStatus %X SControl %X)\n",
1529 sstatus, scontrol);
3be680b7
TH
1530 }
1531}
1532
1da177e4 1533/**
780a87f7
JG
1534 * __sata_phy_reset - Wake/reset a low-level SATA PHY
1535 * @ap: SATA port associated with target SATA PHY.
1da177e4 1536 *
780a87f7
JG
1537 * This function issues commands to standard SATA Sxxx
1538 * PHY registers, to wake up the phy (and device), and
1539 * clear any reset condition.
1da177e4
LT
1540 *
1541 * LOCKING:
0cba632b 1542 * PCI/etc. bus probe sem.
1da177e4
LT
1543 *
1544 */
1545void __sata_phy_reset(struct ata_port *ap)
1546{
1547 u32 sstatus;
1548 unsigned long timeout = jiffies + (HZ * 5);
1549
1550 if (ap->flags & ATA_FLAG_SATA_RESET) {
cdcca89e 1551 /* issue phy wake/reset */
81952c54 1552 sata_scr_write_flush(ap, SCR_CONTROL, 0x301);
62ba2841
TH
1553 /* Couldn't find anything in SATA I/II specs, but
1554 * AHCI-1.1 10.4.2 says at least 1 ms. */
1555 mdelay(1);
1da177e4 1556 }
81952c54
TH
1557 /* phy wake/clear reset */
1558 sata_scr_write_flush(ap, SCR_CONTROL, 0x300);
1da177e4
LT
1559
1560 /* wait for phy to become ready, if necessary */
1561 do {
1562 msleep(200);
81952c54 1563 sata_scr_read(ap, SCR_STATUS, &sstatus);
1da177e4
LT
1564 if ((sstatus & 0xf) != 1)
1565 break;
1566 } while (time_before(jiffies, timeout));
1567
3be680b7
TH
1568 /* print link status */
1569 sata_print_link_status(ap);
656563e3 1570
3be680b7 1571 /* TODO: phy layer with polling, timeouts, etc. */
81952c54 1572 if (!ata_port_offline(ap))
1da177e4 1573 ata_port_probe(ap);
3be680b7 1574 else
1da177e4 1575 ata_port_disable(ap);
1da177e4 1576
198e0fed 1577 if (ap->flags & ATA_FLAG_DISABLED)
1da177e4
LT
1578 return;
1579
1580 if (ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT)) {
1581 ata_port_disable(ap);
1582 return;
1583 }
1584
1585 ap->cbl = ATA_CBL_SATA;
1586}
1587
1588/**
780a87f7
JG
1589 * sata_phy_reset - Reset SATA bus.
1590 * @ap: SATA port associated with target SATA PHY.
1da177e4 1591 *
780a87f7
JG
1592 * This function resets the SATA bus, and then probes
1593 * the bus for devices.
1da177e4
LT
1594 *
1595 * LOCKING:
0cba632b 1596 * PCI/etc. bus probe sem.
1da177e4
LT
1597 *
1598 */
1599void sata_phy_reset(struct ata_port *ap)
1600{
1601 __sata_phy_reset(ap);
198e0fed 1602 if (ap->flags & ATA_FLAG_DISABLED)
1da177e4
LT
1603 return;
1604 ata_bus_reset(ap);
1605}
1606
ebdfca6e
AC
1607/**
1608 * ata_dev_pair - return other device on cable
ebdfca6e
AC
1609 * @adev: device
1610 *
1611 * Obtain the other device on the same cable, or if none is
1612 * present NULL is returned
1613 */
2e9edbf8 1614
3373efd8 1615struct ata_device *ata_dev_pair(struct ata_device *adev)
ebdfca6e 1616{
3373efd8 1617 struct ata_port *ap = adev->ap;
ebdfca6e 1618 struct ata_device *pair = &ap->device[1 - adev->devno];
e1211e3f 1619 if (!ata_dev_enabled(pair))
ebdfca6e
AC
1620 return NULL;
1621 return pair;
1622}
1623
1da177e4 1624/**
780a87f7
JG
1625 * ata_port_disable - Disable port.
1626 * @ap: Port to be disabled.
1da177e4 1627 *
780a87f7
JG
1628 * Modify @ap data structure such that the system
1629 * thinks that the entire port is disabled, and should
1630 * never attempt to probe or communicate with devices
1631 * on this port.
1632 *
1633 * LOCKING: host_set lock, or some other form of
1634 * serialization.
1da177e4
LT
1635 */
1636
1637void ata_port_disable(struct ata_port *ap)
1638{
1639 ap->device[0].class = ATA_DEV_NONE;
1640 ap->device[1].class = ATA_DEV_NONE;
198e0fed 1641 ap->flags |= ATA_FLAG_DISABLED;
1da177e4
LT
1642}
1643
1c3fae4d 1644/**
3c567b7d 1645 * sata_down_spd_limit - adjust SATA spd limit downward
1c3fae4d
TH
1646 * @ap: Port to adjust SATA spd limit for
1647 *
1648 * Adjust SATA spd limit of @ap downward. Note that this
1649 * function only adjusts the limit. The change must be applied
3c567b7d 1650 * using sata_set_spd().
1c3fae4d
TH
1651 *
1652 * LOCKING:
1653 * Inherited from caller.
1654 *
1655 * RETURNS:
1656 * 0 on success, negative errno on failure
1657 */
3c567b7d 1658int sata_down_spd_limit(struct ata_port *ap)
1c3fae4d 1659{
81952c54
TH
1660 u32 sstatus, spd, mask;
1661 int rc, highbit;
1c3fae4d 1662
81952c54
TH
1663 rc = sata_scr_read(ap, SCR_STATUS, &sstatus);
1664 if (rc)
1665 return rc;
1c3fae4d
TH
1666
1667 mask = ap->sata_spd_limit;
1668 if (mask <= 1)
1669 return -EINVAL;
1670 highbit = fls(mask) - 1;
1671 mask &= ~(1 << highbit);
1672
81952c54 1673 spd = (sstatus >> 4) & 0xf;
1c3fae4d
TH
1674 if (spd <= 1)
1675 return -EINVAL;
1676 spd--;
1677 mask &= (1 << spd) - 1;
1678 if (!mask)
1679 return -EINVAL;
1680
1681 ap->sata_spd_limit = mask;
1682
f15a1daf
TH
1683 ata_port_printk(ap, KERN_WARNING, "limiting SATA link speed to %s\n",
1684 sata_spd_string(fls(mask)));
1c3fae4d
TH
1685
1686 return 0;
1687}
1688
3c567b7d 1689static int __sata_set_spd_needed(struct ata_port *ap, u32 *scontrol)
1c3fae4d
TH
1690{
1691 u32 spd, limit;
1692
1693 if (ap->sata_spd_limit == UINT_MAX)
1694 limit = 0;
1695 else
1696 limit = fls(ap->sata_spd_limit);
1697
1698 spd = (*scontrol >> 4) & 0xf;
1699 *scontrol = (*scontrol & ~0xf0) | ((limit & 0xf) << 4);
1700
1701 return spd != limit;
1702}
1703
1704/**
3c567b7d 1705 * sata_set_spd_needed - is SATA spd configuration needed
1c3fae4d
TH
1706 * @ap: Port in question
1707 *
1708 * Test whether the spd limit in SControl matches
1709 * @ap->sata_spd_limit. This function is used to determine
1710 * whether hardreset is necessary to apply SATA spd
1711 * configuration.
1712 *
1713 * LOCKING:
1714 * Inherited from caller.
1715 *
1716 * RETURNS:
1717 * 1 if SATA spd configuration is needed, 0 otherwise.
1718 */
3c567b7d 1719int sata_set_spd_needed(struct ata_port *ap)
1c3fae4d
TH
1720{
1721 u32 scontrol;
1722
81952c54 1723 if (sata_scr_read(ap, SCR_CONTROL, &scontrol))
1c3fae4d
TH
1724 return 0;
1725
3c567b7d 1726 return __sata_set_spd_needed(ap, &scontrol);
1c3fae4d
TH
1727}
1728
1729/**
3c567b7d 1730 * sata_set_spd - set SATA spd according to spd limit
1c3fae4d
TH
1731 * @ap: Port to set SATA spd for
1732 *
1733 * Set SATA spd of @ap according to sata_spd_limit.
1734 *
1735 * LOCKING:
1736 * Inherited from caller.
1737 *
1738 * RETURNS:
1739 * 0 if spd doesn't need to be changed, 1 if spd has been
81952c54 1740 * changed. Negative errno if SCR registers are inaccessible.
1c3fae4d 1741 */
3c567b7d 1742int sata_set_spd(struct ata_port *ap)
1c3fae4d
TH
1743{
1744 u32 scontrol;
81952c54 1745 int rc;
1c3fae4d 1746
81952c54
TH
1747 if ((rc = sata_scr_read(ap, SCR_CONTROL, &scontrol)))
1748 return rc;
1c3fae4d 1749
3c567b7d 1750 if (!__sata_set_spd_needed(ap, &scontrol))
1c3fae4d
TH
1751 return 0;
1752
81952c54
TH
1753 if ((rc = sata_scr_write(ap, SCR_CONTROL, scontrol)))
1754 return rc;
1755
1c3fae4d
TH
1756 return 1;
1757}
1758
452503f9
AC
1759/*
1760 * This mode timing computation functionality is ported over from
1761 * drivers/ide/ide-timing.h and was originally written by Vojtech Pavlik
1762 */
1763/*
1764 * PIO 0-5, MWDMA 0-2 and UDMA 0-6 timings (in nanoseconds).
1765 * These were taken from ATA/ATAPI-6 standard, rev 0a, except
1766 * for PIO 5, which is a nonstandard extension and UDMA6, which
2e9edbf8 1767 * is currently supported only by Maxtor drives.
452503f9
AC
1768 */
1769
1770static const struct ata_timing ata_timing[] = {
1771
1772 { XFER_UDMA_6, 0, 0, 0, 0, 0, 0, 0, 15 },
1773 { XFER_UDMA_5, 0, 0, 0, 0, 0, 0, 0, 20 },
1774 { XFER_UDMA_4, 0, 0, 0, 0, 0, 0, 0, 30 },
1775 { XFER_UDMA_3, 0, 0, 0, 0, 0, 0, 0, 45 },
1776
1777 { XFER_UDMA_2, 0, 0, 0, 0, 0, 0, 0, 60 },
1778 { XFER_UDMA_1, 0, 0, 0, 0, 0, 0, 0, 80 },
1779 { XFER_UDMA_0, 0, 0, 0, 0, 0, 0, 0, 120 },
1780
1781/* { XFER_UDMA_SLOW, 0, 0, 0, 0, 0, 0, 0, 150 }, */
2e9edbf8 1782
452503f9
AC
1783 { XFER_MW_DMA_2, 25, 0, 0, 0, 70, 25, 120, 0 },
1784 { XFER_MW_DMA_1, 45, 0, 0, 0, 80, 50, 150, 0 },
1785 { XFER_MW_DMA_0, 60, 0, 0, 0, 215, 215, 480, 0 },
2e9edbf8 1786
452503f9
AC
1787 { XFER_SW_DMA_2, 60, 0, 0, 0, 120, 120, 240, 0 },
1788 { XFER_SW_DMA_1, 90, 0, 0, 0, 240, 240, 480, 0 },
1789 { XFER_SW_DMA_0, 120, 0, 0, 0, 480, 480, 960, 0 },
1790
1791/* { XFER_PIO_5, 20, 50, 30, 100, 50, 30, 100, 0 }, */
1792 { XFER_PIO_4, 25, 70, 25, 120, 70, 25, 120, 0 },
1793 { XFER_PIO_3, 30, 80, 70, 180, 80, 70, 180, 0 },
1794
1795 { XFER_PIO_2, 30, 290, 40, 330, 100, 90, 240, 0 },
1796 { XFER_PIO_1, 50, 290, 93, 383, 125, 100, 383, 0 },
1797 { XFER_PIO_0, 70, 290, 240, 600, 165, 150, 600, 0 },
1798
1799/* { XFER_PIO_SLOW, 120, 290, 240, 960, 290, 240, 960, 0 }, */
1800
1801 { 0xFF }
1802};
1803
1804#define ENOUGH(v,unit) (((v)-1)/(unit)+1)
1805#define EZ(v,unit) ((v)?ENOUGH(v,unit):0)
1806
1807static void ata_timing_quantize(const struct ata_timing *t, struct ata_timing *q, int T, int UT)
1808{
1809 q->setup = EZ(t->setup * 1000, T);
1810 q->act8b = EZ(t->act8b * 1000, T);
1811 q->rec8b = EZ(t->rec8b * 1000, T);
1812 q->cyc8b = EZ(t->cyc8b * 1000, T);
1813 q->active = EZ(t->active * 1000, T);
1814 q->recover = EZ(t->recover * 1000, T);
1815 q->cycle = EZ(t->cycle * 1000, T);
1816 q->udma = EZ(t->udma * 1000, UT);
1817}
1818
1819void ata_timing_merge(const struct ata_timing *a, const struct ata_timing *b,
1820 struct ata_timing *m, unsigned int what)
1821{
1822 if (what & ATA_TIMING_SETUP ) m->setup = max(a->setup, b->setup);
1823 if (what & ATA_TIMING_ACT8B ) m->act8b = max(a->act8b, b->act8b);
1824 if (what & ATA_TIMING_REC8B ) m->rec8b = max(a->rec8b, b->rec8b);
1825 if (what & ATA_TIMING_CYC8B ) m->cyc8b = max(a->cyc8b, b->cyc8b);
1826 if (what & ATA_TIMING_ACTIVE ) m->active = max(a->active, b->active);
1827 if (what & ATA_TIMING_RECOVER) m->recover = max(a->recover, b->recover);
1828 if (what & ATA_TIMING_CYCLE ) m->cycle = max(a->cycle, b->cycle);
1829 if (what & ATA_TIMING_UDMA ) m->udma = max(a->udma, b->udma);
1830}
1831
1832static const struct ata_timing* ata_timing_find_mode(unsigned short speed)
1833{
1834 const struct ata_timing *t;
1835
1836 for (t = ata_timing; t->mode != speed; t++)
91190758 1837 if (t->mode == 0xFF)
452503f9 1838 return NULL;
2e9edbf8 1839 return t;
452503f9
AC
1840}
1841
1842int ata_timing_compute(struct ata_device *adev, unsigned short speed,
1843 struct ata_timing *t, int T, int UT)
1844{
1845 const struct ata_timing *s;
1846 struct ata_timing p;
1847
1848 /*
2e9edbf8 1849 * Find the mode.
75b1f2f8 1850 */
452503f9
AC
1851
1852 if (!(s = ata_timing_find_mode(speed)))
1853 return -EINVAL;
1854
75b1f2f8
AL
1855 memcpy(t, s, sizeof(*s));
1856
452503f9
AC
1857 /*
1858 * If the drive is an EIDE drive, it can tell us it needs extended
1859 * PIO/MW_DMA cycle timing.
1860 */
1861
1862 if (adev->id[ATA_ID_FIELD_VALID] & 2) { /* EIDE drive */
1863 memset(&p, 0, sizeof(p));
1864 if(speed >= XFER_PIO_0 && speed <= XFER_SW_DMA_0) {
1865 if (speed <= XFER_PIO_2) p.cycle = p.cyc8b = adev->id[ATA_ID_EIDE_PIO];
1866 else p.cycle = p.cyc8b = adev->id[ATA_ID_EIDE_PIO_IORDY];
1867 } else if(speed >= XFER_MW_DMA_0 && speed <= XFER_MW_DMA_2) {
1868 p.cycle = adev->id[ATA_ID_EIDE_DMA_MIN];
1869 }
1870 ata_timing_merge(&p, t, t, ATA_TIMING_CYCLE | ATA_TIMING_CYC8B);
1871 }
1872
1873 /*
1874 * Convert the timing to bus clock counts.
1875 */
1876
75b1f2f8 1877 ata_timing_quantize(t, t, T, UT);
452503f9
AC
1878
1879 /*
c893a3ae
RD
1880 * Even in DMA/UDMA modes we still use PIO access for IDENTIFY,
1881 * S.M.A.R.T * and some other commands. We have to ensure that the
1882 * DMA cycle timing is slower/equal than the fastest PIO timing.
452503f9
AC
1883 */
1884
1885 if (speed > XFER_PIO_4) {
1886 ata_timing_compute(adev, adev->pio_mode, &p, T, UT);
1887 ata_timing_merge(&p, t, t, ATA_TIMING_ALL);
1888 }
1889
1890 /*
c893a3ae 1891 * Lengthen active & recovery time so that cycle time is correct.
452503f9
AC
1892 */
1893
1894 if (t->act8b + t->rec8b < t->cyc8b) {
1895 t->act8b += (t->cyc8b - (t->act8b + t->rec8b)) / 2;
1896 t->rec8b = t->cyc8b - t->act8b;
1897 }
1898
1899 if (t->active + t->recover < t->cycle) {
1900 t->active += (t->cycle - (t->active + t->recover)) / 2;
1901 t->recover = t->cycle - t->active;
1902 }
1903
1904 return 0;
1905}
1906
cf176e1a
TH
1907/**
1908 * ata_down_xfermask_limit - adjust dev xfer masks downward
cf176e1a
TH
1909 * @dev: Device to adjust xfer masks
1910 * @force_pio0: Force PIO0
1911 *
1912 * Adjust xfer masks of @dev downward. Note that this function
1913 * does not apply the change. Invoking ata_set_mode() afterwards
1914 * will apply the limit.
1915 *
1916 * LOCKING:
1917 * Inherited from caller.
1918 *
1919 * RETURNS:
1920 * 0 on success, negative errno on failure
1921 */
3373efd8 1922int ata_down_xfermask_limit(struct ata_device *dev, int force_pio0)
cf176e1a
TH
1923{
1924 unsigned long xfer_mask;
1925 int highbit;
1926
1927 xfer_mask = ata_pack_xfermask(dev->pio_mask, dev->mwdma_mask,
1928 dev->udma_mask);
1929
1930 if (!xfer_mask)
1931 goto fail;
1932 /* don't gear down to MWDMA from UDMA, go directly to PIO */
1933 if (xfer_mask & ATA_MASK_UDMA)
1934 xfer_mask &= ~ATA_MASK_MWDMA;
1935
1936 highbit = fls(xfer_mask) - 1;
1937 xfer_mask &= ~(1 << highbit);
1938 if (force_pio0)
1939 xfer_mask &= 1 << ATA_SHIFT_PIO;
1940 if (!xfer_mask)
1941 goto fail;
1942
1943 ata_unpack_xfermask(xfer_mask, &dev->pio_mask, &dev->mwdma_mask,
1944 &dev->udma_mask);
1945
f15a1daf
TH
1946 ata_dev_printk(dev, KERN_WARNING, "limiting speed to %s\n",
1947 ata_mode_string(xfer_mask));
cf176e1a
TH
1948
1949 return 0;
1950
1951 fail:
1952 return -EINVAL;
1953}
1954
3373efd8 1955static int ata_dev_set_mode(struct ata_device *dev)
1da177e4 1956{
83206a29
TH
1957 unsigned int err_mask;
1958 int rc;
1da177e4 1959
e8384607 1960 dev->flags &= ~ATA_DFLAG_PIO;
1da177e4
LT
1961 if (dev->xfer_shift == ATA_SHIFT_PIO)
1962 dev->flags |= ATA_DFLAG_PIO;
1963
3373efd8 1964 err_mask = ata_dev_set_xfermode(dev);
83206a29 1965 if (err_mask) {
f15a1daf
TH
1966 ata_dev_printk(dev, KERN_ERR, "failed to set xfermode "
1967 "(err_mask=0x%x)\n", err_mask);
83206a29
TH
1968 return -EIO;
1969 }
1da177e4 1970
3373efd8 1971 rc = ata_dev_revalidate(dev, 0);
5eb45c02 1972 if (rc)
83206a29 1973 return rc;
48a8a14f 1974
23e71c3d
TH
1975 DPRINTK("xfer_shift=%u, xfer_mode=0x%x\n",
1976 dev->xfer_shift, (int)dev->xfer_mode);
1da177e4 1977
f15a1daf
TH
1978 ata_dev_printk(dev, KERN_INFO, "configured for %s\n",
1979 ata_mode_string(ata_xfer_mode2mask(dev->xfer_mode)));
83206a29 1980 return 0;
1da177e4
LT
1981}
1982
1da177e4
LT
1983/**
1984 * ata_set_mode - Program timings and issue SET FEATURES - XFER
1985 * @ap: port on which timings will be programmed
e82cbdb9 1986 * @r_failed_dev: out paramter for failed device
1da177e4 1987 *
e82cbdb9
TH
1988 * Set ATA device disk transfer mode (PIO3, UDMA6, etc.). If
1989 * ata_set_mode() fails, pointer to the failing device is
1990 * returned in @r_failed_dev.
780a87f7 1991 *
1da177e4 1992 * LOCKING:
0cba632b 1993 * PCI/etc. bus probe sem.
e82cbdb9
TH
1994 *
1995 * RETURNS:
1996 * 0 on success, negative errno otherwise
1da177e4 1997 */
1ad8e7f9 1998int ata_set_mode(struct ata_port *ap, struct ata_device **r_failed_dev)
1da177e4 1999{
e8e0619f 2000 struct ata_device *dev;
e82cbdb9 2001 int i, rc = 0, used_dma = 0, found = 0;
1da177e4 2002
3adcebb2
TH
2003 /* has private set_mode? */
2004 if (ap->ops->set_mode) {
2005 /* FIXME: make ->set_mode handle no device case and
2006 * return error code and failing device on failure.
2007 */
2008 for (i = 0; i < ATA_MAX_DEVICES; i++) {
2009 if (ata_dev_enabled(&ap->device[i])) {
2010 ap->ops->set_mode(ap);
2011 break;
2012 }
2013 }
2014 return 0;
2015 }
2016
a6d5a51c
TH
2017 /* step 1: calculate xfer_mask */
2018 for (i = 0; i < ATA_MAX_DEVICES; i++) {
acf356b1 2019 unsigned int pio_mask, dma_mask;
a6d5a51c 2020
e8e0619f
TH
2021 dev = &ap->device[i];
2022
e1211e3f 2023 if (!ata_dev_enabled(dev))
a6d5a51c
TH
2024 continue;
2025
3373efd8 2026 ata_dev_xfermask(dev);
1da177e4 2027
acf356b1
TH
2028 pio_mask = ata_pack_xfermask(dev->pio_mask, 0, 0);
2029 dma_mask = ata_pack_xfermask(0, dev->mwdma_mask, dev->udma_mask);
2030 dev->pio_mode = ata_xfer_mask2mode(pio_mask);
2031 dev->dma_mode = ata_xfer_mask2mode(dma_mask);
5444a6f4 2032
4f65977d 2033 found = 1;
5444a6f4
AC
2034 if (dev->dma_mode)
2035 used_dma = 1;
a6d5a51c 2036 }
4f65977d 2037 if (!found)
e82cbdb9 2038 goto out;
a6d5a51c
TH
2039
2040 /* step 2: always set host PIO timings */
e8e0619f
TH
2041 for (i = 0; i < ATA_MAX_DEVICES; i++) {
2042 dev = &ap->device[i];
2043 if (!ata_dev_enabled(dev))
2044 continue;
2045
2046 if (!dev->pio_mode) {
f15a1daf 2047 ata_dev_printk(dev, KERN_WARNING, "no PIO support\n");
e8e0619f 2048 rc = -EINVAL;
e82cbdb9 2049 goto out;
e8e0619f
TH
2050 }
2051
2052 dev->xfer_mode = dev->pio_mode;
2053 dev->xfer_shift = ATA_SHIFT_PIO;
2054 if (ap->ops->set_piomode)
2055 ap->ops->set_piomode(ap, dev);
2056 }
1da177e4 2057
a6d5a51c 2058 /* step 3: set host DMA timings */
e8e0619f
TH
2059 for (i = 0; i < ATA_MAX_DEVICES; i++) {
2060 dev = &ap->device[i];
2061
2062 if (!ata_dev_enabled(dev) || !dev->dma_mode)
2063 continue;
2064
2065 dev->xfer_mode = dev->dma_mode;
2066 dev->xfer_shift = ata_xfer_mode2shift(dev->dma_mode);
2067 if (ap->ops->set_dmamode)
2068 ap->ops->set_dmamode(ap, dev);
2069 }
1da177e4
LT
2070
2071 /* step 4: update devices' xfer mode */
83206a29 2072 for (i = 0; i < ATA_MAX_DEVICES; i++) {
e8e0619f 2073 dev = &ap->device[i];
1da177e4 2074
e1211e3f 2075 if (!ata_dev_enabled(dev))
83206a29
TH
2076 continue;
2077
3373efd8 2078 rc = ata_dev_set_mode(dev);
5bbc53f4 2079 if (rc)
e82cbdb9 2080 goto out;
83206a29 2081 }
1da177e4 2082
e8e0619f
TH
2083 /* Record simplex status. If we selected DMA then the other
2084 * host channels are not permitted to do so.
5444a6f4 2085 */
5444a6f4
AC
2086 if (used_dma && (ap->host_set->flags & ATA_HOST_SIMPLEX))
2087 ap->host_set->simplex_claimed = 1;
2088
e8e0619f 2089 /* step5: chip specific finalisation */
1da177e4
LT
2090 if (ap->ops->post_set_mode)
2091 ap->ops->post_set_mode(ap);
2092
e82cbdb9
TH
2093 out:
2094 if (rc)
2095 *r_failed_dev = dev;
2096 return rc;
1da177e4
LT
2097}
2098
1fdffbce
JG
2099/**
2100 * ata_tf_to_host - issue ATA taskfile to host controller
2101 * @ap: port to which command is being issued
2102 * @tf: ATA taskfile register set
2103 *
2104 * Issues ATA taskfile register set to ATA host controller,
2105 * with proper synchronization with interrupt handler and
2106 * other threads.
2107 *
2108 * LOCKING:
2109 * spin_lock_irqsave(host_set lock)
2110 */
2111
2112static inline void ata_tf_to_host(struct ata_port *ap,
2113 const struct ata_taskfile *tf)
2114{
2115 ap->ops->tf_load(ap, tf);
2116 ap->ops->exec_command(ap, tf);
2117}
2118
1da177e4
LT
2119/**
2120 * ata_busy_sleep - sleep until BSY clears, or timeout
2121 * @ap: port containing status register to be polled
2122 * @tmout_pat: impatience timeout
2123 * @tmout: overall timeout
2124 *
780a87f7
JG
2125 * Sleep until ATA Status register bit BSY clears,
2126 * or a timeout occurs.
2127 *
2128 * LOCKING: None.
1da177e4
LT
2129 */
2130
6f8b9958
TH
2131unsigned int ata_busy_sleep (struct ata_port *ap,
2132 unsigned long tmout_pat, unsigned long tmout)
1da177e4
LT
2133{
2134 unsigned long timer_start, timeout;
2135 u8 status;
2136
2137 status = ata_busy_wait(ap, ATA_BUSY, 300);
2138 timer_start = jiffies;
2139 timeout = timer_start + tmout_pat;
2140 while ((status & ATA_BUSY) && (time_before(jiffies, timeout))) {
2141 msleep(50);
2142 status = ata_busy_wait(ap, ATA_BUSY, 3);
2143 }
2144
2145 if (status & ATA_BUSY)
f15a1daf
TH
2146 ata_port_printk(ap, KERN_WARNING,
2147 "port is slow to respond, please be patient\n");
1da177e4
LT
2148
2149 timeout = timer_start + tmout;
2150 while ((status & ATA_BUSY) && (time_before(jiffies, timeout))) {
2151 msleep(50);
2152 status = ata_chk_status(ap);
2153 }
2154
2155 if (status & ATA_BUSY) {
f15a1daf
TH
2156 ata_port_printk(ap, KERN_ERR, "port failed to respond "
2157 "(%lu secs)\n", tmout / HZ);
1da177e4
LT
2158 return 1;
2159 }
2160
2161 return 0;
2162}
2163
2164static void ata_bus_post_reset(struct ata_port *ap, unsigned int devmask)
2165{
2166 struct ata_ioports *ioaddr = &ap->ioaddr;
2167 unsigned int dev0 = devmask & (1 << 0);
2168 unsigned int dev1 = devmask & (1 << 1);
2169 unsigned long timeout;
2170
2171 /* if device 0 was found in ata_devchk, wait for its
2172 * BSY bit to clear
2173 */
2174 if (dev0)
2175 ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT);
2176
2177 /* if device 1 was found in ata_devchk, wait for
2178 * register access, then wait for BSY to clear
2179 */
2180 timeout = jiffies + ATA_TMOUT_BOOT;
2181 while (dev1) {
2182 u8 nsect, lbal;
2183
2184 ap->ops->dev_select(ap, 1);
2185 if (ap->flags & ATA_FLAG_MMIO) {
2186 nsect = readb((void __iomem *) ioaddr->nsect_addr);
2187 lbal = readb((void __iomem *) ioaddr->lbal_addr);
2188 } else {
2189 nsect = inb(ioaddr->nsect_addr);
2190 lbal = inb(ioaddr->lbal_addr);
2191 }
2192 if ((nsect == 1) && (lbal == 1))
2193 break;
2194 if (time_after(jiffies, timeout)) {
2195 dev1 = 0;
2196 break;
2197 }
2198 msleep(50); /* give drive a breather */
2199 }
2200 if (dev1)
2201 ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT);
2202
2203 /* is all this really necessary? */
2204 ap->ops->dev_select(ap, 0);
2205 if (dev1)
2206 ap->ops->dev_select(ap, 1);
2207 if (dev0)
2208 ap->ops->dev_select(ap, 0);
2209}
2210
1da177e4
LT
2211static unsigned int ata_bus_softreset(struct ata_port *ap,
2212 unsigned int devmask)
2213{
2214 struct ata_ioports *ioaddr = &ap->ioaddr;
2215
2216 DPRINTK("ata%u: bus reset via SRST\n", ap->id);
2217
2218 /* software reset. causes dev0 to be selected */
2219 if (ap->flags & ATA_FLAG_MMIO) {
2220 writeb(ap->ctl, (void __iomem *) ioaddr->ctl_addr);
2221 udelay(20); /* FIXME: flush */
2222 writeb(ap->ctl | ATA_SRST, (void __iomem *) ioaddr->ctl_addr);
2223 udelay(20); /* FIXME: flush */
2224 writeb(ap->ctl, (void __iomem *) ioaddr->ctl_addr);
2225 } else {
2226 outb(ap->ctl, ioaddr->ctl_addr);
2227 udelay(10);
2228 outb(ap->ctl | ATA_SRST, ioaddr->ctl_addr);
2229 udelay(10);
2230 outb(ap->ctl, ioaddr->ctl_addr);
2231 }
2232
2233 /* spec mandates ">= 2ms" before checking status.
2234 * We wait 150ms, because that was the magic delay used for
2235 * ATAPI devices in Hale Landis's ATADRVR, for the period of time
2236 * between when the ATA command register is written, and then
2237 * status is checked. Because waiting for "a while" before
2238 * checking status is fine, post SRST, we perform this magic
2239 * delay here as well.
09c7ad79
AC
2240 *
2241 * Old drivers/ide uses the 2mS rule and then waits for ready
1da177e4
LT
2242 */
2243 msleep(150);
2244
2e9edbf8 2245 /* Before we perform post reset processing we want to see if
298a41ca
TH
2246 * the bus shows 0xFF because the odd clown forgets the D7
2247 * pulldown resistor.
2248 */
987d2f05 2249 if (ata_check_status(ap) == 0xFF) {
f15a1daf 2250 ata_port_printk(ap, KERN_ERR, "SRST failed (status 0xFF)\n");
298a41ca 2251 return AC_ERR_OTHER;
987d2f05 2252 }
09c7ad79 2253
1da177e4
LT
2254 ata_bus_post_reset(ap, devmask);
2255
2256 return 0;
2257}
2258
2259/**
2260 * ata_bus_reset - reset host port and associated ATA channel
2261 * @ap: port to reset
2262 *
2263 * This is typically the first time we actually start issuing
2264 * commands to the ATA channel. We wait for BSY to clear, then
2265 * issue EXECUTE DEVICE DIAGNOSTIC command, polling for its
2266 * result. Determine what devices, if any, are on the channel
2267 * by looking at the device 0/1 error register. Look at the signature
2268 * stored in each device's taskfile registers, to determine if
2269 * the device is ATA or ATAPI.
2270 *
2271 * LOCKING:
0cba632b
JG
2272 * PCI/etc. bus probe sem.
2273 * Obtains host_set lock.
1da177e4
LT
2274 *
2275 * SIDE EFFECTS:
198e0fed 2276 * Sets ATA_FLAG_DISABLED if bus reset fails.
1da177e4
LT
2277 */
2278
2279void ata_bus_reset(struct ata_port *ap)
2280{
2281 struct ata_ioports *ioaddr = &ap->ioaddr;
2282 unsigned int slave_possible = ap->flags & ATA_FLAG_SLAVE_POSS;
2283 u8 err;
aec5c3c1 2284 unsigned int dev0, dev1 = 0, devmask = 0;
1da177e4
LT
2285
2286 DPRINTK("ENTER, host %u, port %u\n", ap->id, ap->port_no);
2287
2288 /* determine if device 0/1 are present */
2289 if (ap->flags & ATA_FLAG_SATA_RESET)
2290 dev0 = 1;
2291 else {
2292 dev0 = ata_devchk(ap, 0);
2293 if (slave_possible)
2294 dev1 = ata_devchk(ap, 1);
2295 }
2296
2297 if (dev0)
2298 devmask |= (1 << 0);
2299 if (dev1)
2300 devmask |= (1 << 1);
2301
2302 /* select device 0 again */
2303 ap->ops->dev_select(ap, 0);
2304
2305 /* issue bus reset */
2306 if (ap->flags & ATA_FLAG_SRST)
aec5c3c1
TH
2307 if (ata_bus_softreset(ap, devmask))
2308 goto err_out;
1da177e4
LT
2309
2310 /*
2311 * determine by signature whether we have ATA or ATAPI devices
2312 */
b4dc7623 2313 ap->device[0].class = ata_dev_try_classify(ap, 0, &err);
1da177e4 2314 if ((slave_possible) && (err != 0x81))
b4dc7623 2315 ap->device[1].class = ata_dev_try_classify(ap, 1, &err);
1da177e4
LT
2316
2317 /* re-enable interrupts */
2318 if (ap->ioaddr.ctl_addr) /* FIXME: hack. create a hook instead */
2319 ata_irq_on(ap);
2320
2321 /* is double-select really necessary? */
2322 if (ap->device[1].class != ATA_DEV_NONE)
2323 ap->ops->dev_select(ap, 1);
2324 if (ap->device[0].class != ATA_DEV_NONE)
2325 ap->ops->dev_select(ap, 0);
2326
2327 /* if no devices were detected, disable this port */
2328 if ((ap->device[0].class == ATA_DEV_NONE) &&
2329 (ap->device[1].class == ATA_DEV_NONE))
2330 goto err_out;
2331
2332 if (ap->flags & (ATA_FLAG_SATA_RESET | ATA_FLAG_SRST)) {
2333 /* set up device control for ATA_FLAG_SATA_RESET */
2334 if (ap->flags & ATA_FLAG_MMIO)
2335 writeb(ap->ctl, (void __iomem *) ioaddr->ctl_addr);
2336 else
2337 outb(ap->ctl, ioaddr->ctl_addr);
2338 }
2339
2340 DPRINTK("EXIT\n");
2341 return;
2342
2343err_out:
f15a1daf 2344 ata_port_printk(ap, KERN_ERR, "disabling port\n");
1da177e4
LT
2345 ap->ops->port_disable(ap);
2346
2347 DPRINTK("EXIT\n");
2348}
2349
7a7921e8
TH
2350static int sata_phy_resume(struct ata_port *ap)
2351{
2352 unsigned long timeout = jiffies + (HZ * 5);
852ee16a 2353 u32 scontrol, sstatus;
81952c54
TH
2354 int rc;
2355
2356 if ((rc = sata_scr_read(ap, SCR_CONTROL, &scontrol)))
2357 return rc;
7a7921e8 2358
852ee16a 2359 scontrol = (scontrol & 0x0f0) | 0x300;
81952c54
TH
2360
2361 if ((rc = sata_scr_write(ap, SCR_CONTROL, scontrol)))
2362 return rc;
7a7921e8
TH
2363
2364 /* Wait for phy to become ready, if necessary. */
2365 do {
2366 msleep(200);
81952c54
TH
2367 if ((rc = sata_scr_read(ap, SCR_STATUS, &sstatus)))
2368 return rc;
7a7921e8
TH
2369 if ((sstatus & 0xf) != 1)
2370 return 0;
2371 } while (time_before(jiffies, timeout));
2372
81952c54 2373 return -EBUSY;
7a7921e8
TH
2374}
2375
8a19ac89
TH
2376/**
2377 * ata_std_probeinit - initialize probing
2378 * @ap: port to be probed
2379 *
2380 * @ap is about to be probed. Initialize it. This function is
2381 * to be used as standard callback for ata_drive_probe_reset().
3a39746a
TH
2382 *
2383 * NOTE!!! Do not use this function as probeinit if a low level
2384 * driver implements only hardreset. Just pass NULL as probeinit
2385 * in that case. Using this function is probably okay but doing
2386 * so makes reset sequence different from the original
2387 * ->phy_reset implementation and Jeff nervous. :-P
8a19ac89 2388 */
17efc5f7 2389void ata_std_probeinit(struct ata_port *ap)
8a19ac89 2390{
81952c54 2391 u32 scontrol;
1c3fae4d 2392
81952c54
TH
2393 /* resume link */
2394 sata_phy_resume(ap);
1c3fae4d 2395
81952c54
TH
2396 /* init sata_spd_limit to the current value */
2397 if (sata_scr_read(ap, SCR_CONTROL, &scontrol) == 0) {
2398 int spd = (scontrol >> 4) & 0xf;
2399 ap->sata_spd_limit &= (1 << spd) - 1;
3a39746a 2400 }
81952c54
TH
2401
2402 /* wait for device */
2403 if (ata_port_online(ap))
2404 ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT);
8a19ac89
TH
2405}
2406
c2bd5804
TH
2407/**
2408 * ata_std_softreset - reset host port via ATA SRST
2409 * @ap: port to reset
c2bd5804
TH
2410 * @classes: resulting classes of attached devices
2411 *
2412 * Reset host port using ATA SRST. This function is to be used
2413 * as standard callback for ata_drive_*_reset() functions.
2414 *
2415 * LOCKING:
2416 * Kernel thread context (may sleep)
2417 *
2418 * RETURNS:
2419 * 0 on success, -errno otherwise.
2420 */
2bf2cb26 2421int ata_std_softreset(struct ata_port *ap, unsigned int *classes)
c2bd5804
TH
2422{
2423 unsigned int slave_possible = ap->flags & ATA_FLAG_SLAVE_POSS;
2424 unsigned int devmask = 0, err_mask;
2425 u8 err;
2426
2427 DPRINTK("ENTER\n");
2428
81952c54 2429 if (ata_port_offline(ap)) {
3a39746a
TH
2430 classes[0] = ATA_DEV_NONE;
2431 goto out;
2432 }
2433
c2bd5804
TH
2434 /* determine if device 0/1 are present */
2435 if (ata_devchk(ap, 0))
2436 devmask |= (1 << 0);
2437 if (slave_possible && ata_devchk(ap, 1))
2438 devmask |= (1 << 1);
2439
c2bd5804
TH
2440 /* select device 0 again */
2441 ap->ops->dev_select(ap, 0);
2442
2443 /* issue bus reset */
2444 DPRINTK("about to softreset, devmask=%x\n", devmask);
2445 err_mask = ata_bus_softreset(ap, devmask);
2446 if (err_mask) {
f15a1daf
TH
2447 ata_port_printk(ap, KERN_ERR, "SRST failed (err_mask=0x%x)\n",
2448 err_mask);
c2bd5804
TH
2449 return -EIO;
2450 }
2451
2452 /* determine by signature whether we have ATA or ATAPI devices */
2453 classes[0] = ata_dev_try_classify(ap, 0, &err);
2454 if (slave_possible && err != 0x81)
2455 classes[1] = ata_dev_try_classify(ap, 1, &err);
2456
3a39746a 2457 out:
c2bd5804
TH
2458 DPRINTK("EXIT, classes[0]=%u [1]=%u\n", classes[0], classes[1]);
2459 return 0;
2460}
2461
2462/**
2463 * sata_std_hardreset - reset host port via SATA phy reset
2464 * @ap: port to reset
c2bd5804
TH
2465 * @class: resulting class of attached device
2466 *
2467 * SATA phy-reset host port using DET bits of SControl register.
2468 * This function is to be used as standard callback for
2469 * ata_drive_*_reset().
2470 *
2471 * LOCKING:
2472 * Kernel thread context (may sleep)
2473 *
2474 * RETURNS:
2475 * 0 on success, -errno otherwise.
2476 */
2bf2cb26 2477int sata_std_hardreset(struct ata_port *ap, unsigned int *class)
c2bd5804 2478{
852ee16a 2479 u32 scontrol;
81952c54 2480 int rc;
852ee16a 2481
c2bd5804
TH
2482 DPRINTK("ENTER\n");
2483
3c567b7d 2484 if (sata_set_spd_needed(ap)) {
1c3fae4d
TH
2485 /* SATA spec says nothing about how to reconfigure
2486 * spd. To be on the safe side, turn off phy during
2487 * reconfiguration. This works for at least ICH7 AHCI
2488 * and Sil3124.
2489 */
81952c54
TH
2490 if ((rc = sata_scr_read(ap, SCR_CONTROL, &scontrol)))
2491 return rc;
2492
1c3fae4d 2493 scontrol = (scontrol & 0x0f0) | 0x302;
81952c54
TH
2494
2495 if ((rc = sata_scr_write(ap, SCR_CONTROL, scontrol)))
2496 return rc;
1c3fae4d 2497
3c567b7d 2498 sata_set_spd(ap);
1c3fae4d
TH
2499 }
2500
2501 /* issue phy wake/reset */
81952c54
TH
2502 if ((rc = sata_scr_read(ap, SCR_CONTROL, &scontrol)))
2503 return rc;
2504
852ee16a 2505 scontrol = (scontrol & 0x0f0) | 0x301;
81952c54
TH
2506
2507 if ((rc = sata_scr_write_flush(ap, SCR_CONTROL, scontrol)))
2508 return rc;
c2bd5804 2509
1c3fae4d 2510 /* Couldn't find anything in SATA I/II specs, but AHCI-1.1
c2bd5804
TH
2511 * 10.4.2 says at least 1 ms.
2512 */
2513 msleep(1);
2514
1c3fae4d 2515 /* bring phy back */
7a7921e8 2516 sata_phy_resume(ap);
c2bd5804 2517
c2bd5804 2518 /* TODO: phy layer with polling, timeouts, etc. */
81952c54 2519 if (ata_port_offline(ap)) {
c2bd5804
TH
2520 *class = ATA_DEV_NONE;
2521 DPRINTK("EXIT, link offline\n");
2522 return 0;
2523 }
2524
2525 if (ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT)) {
f15a1daf
TH
2526 ata_port_printk(ap, KERN_ERR,
2527 "COMRESET failed (device not ready)\n");
c2bd5804
TH
2528 return -EIO;
2529 }
2530
3a39746a
TH
2531 ap->ops->dev_select(ap, 0); /* probably unnecessary */
2532
c2bd5804
TH
2533 *class = ata_dev_try_classify(ap, 0, NULL);
2534
2535 DPRINTK("EXIT, class=%u\n", *class);
2536 return 0;
2537}
2538
2539/**
2540 * ata_std_postreset - standard postreset callback
2541 * @ap: the target ata_port
2542 * @classes: classes of attached devices
2543 *
2544 * This function is invoked after a successful reset. Note that
2545 * the device might have been reset more than once using
2546 * different reset methods before postreset is invoked.
c2bd5804
TH
2547 *
2548 * This function is to be used as standard callback for
2549 * ata_drive_*_reset().
2550 *
2551 * LOCKING:
2552 * Kernel thread context (may sleep)
2553 */
2554void ata_std_postreset(struct ata_port *ap, unsigned int *classes)
2555{
dc2b3515
TH
2556 u32 serror;
2557
c2bd5804
TH
2558 DPRINTK("ENTER\n");
2559
c2bd5804 2560 /* print link status */
81952c54 2561 sata_print_link_status(ap);
c2bd5804 2562
dc2b3515
TH
2563 /* clear SError */
2564 if (sata_scr_read(ap, SCR_ERROR, &serror) == 0)
2565 sata_scr_write(ap, SCR_ERROR, serror);
2566
3a39746a
TH
2567 /* re-enable interrupts */
2568 if (ap->ioaddr.ctl_addr) /* FIXME: hack. create a hook instead */
2569 ata_irq_on(ap);
c2bd5804
TH
2570
2571 /* is double-select really necessary? */
2572 if (classes[0] != ATA_DEV_NONE)
2573 ap->ops->dev_select(ap, 1);
2574 if (classes[1] != ATA_DEV_NONE)
2575 ap->ops->dev_select(ap, 0);
2576
3a39746a
TH
2577 /* bail out if no device is present */
2578 if (classes[0] == ATA_DEV_NONE && classes[1] == ATA_DEV_NONE) {
2579 DPRINTK("EXIT, no device\n");
2580 return;
2581 }
2582
2583 /* set up device control */
2584 if (ap->ioaddr.ctl_addr) {
2585 if (ap->flags & ATA_FLAG_MMIO)
2586 writeb(ap->ctl, (void __iomem *) ap->ioaddr.ctl_addr);
2587 else
2588 outb(ap->ctl, ap->ioaddr.ctl_addr);
2589 }
c2bd5804
TH
2590
2591 DPRINTK("EXIT\n");
2592}
2593
2594/**
2595 * ata_std_probe_reset - standard probe reset method
2596 * @ap: prot to perform probe-reset
2597 * @classes: resulting classes of attached devices
2598 *
2599 * The stock off-the-shelf ->probe_reset method.
2600 *
2601 * LOCKING:
2602 * Kernel thread context (may sleep)
2603 *
2604 * RETURNS:
2605 * 0 on success, -errno otherwise.
2606 */
2607int ata_std_probe_reset(struct ata_port *ap, unsigned int *classes)
2608{
2609 ata_reset_fn_t hardreset;
2610
2611 hardreset = NULL;
81952c54 2612 if (sata_scr_valid(ap))
c2bd5804
TH
2613 hardreset = sata_std_hardreset;
2614
8a19ac89 2615 return ata_drive_probe_reset(ap, ata_std_probeinit,
7944ea95 2616 ata_std_softreset, hardreset,
c2bd5804
TH
2617 ata_std_postreset, classes);
2618}
2619
2bf2cb26 2620int ata_do_reset(struct ata_port *ap, ata_reset_fn_t reset,
96bd39ec 2621 unsigned int *classes)
a62c0fc5
TH
2622{
2623 int i, rc;
2624
2625 for (i = 0; i < ATA_MAX_DEVICES; i++)
2626 classes[i] = ATA_DEV_UNKNOWN;
2627
2bf2cb26 2628 rc = reset(ap, classes);
a62c0fc5
TH
2629 if (rc)
2630 return rc;
2631
2632 /* If any class isn't ATA_DEV_UNKNOWN, consider classification
2633 * is complete and convert all ATA_DEV_UNKNOWN to
2634 * ATA_DEV_NONE.
2635 */
2636 for (i = 0; i < ATA_MAX_DEVICES; i++)
2637 if (classes[i] != ATA_DEV_UNKNOWN)
2638 break;
2639
2640 if (i < ATA_MAX_DEVICES)
2641 for (i = 0; i < ATA_MAX_DEVICES; i++)
2642 if (classes[i] == ATA_DEV_UNKNOWN)
2643 classes[i] = ATA_DEV_NONE;
2644
9974e7cc 2645 return 0;
a62c0fc5
TH
2646}
2647
2648/**
2649 * ata_drive_probe_reset - Perform probe reset with given methods
2650 * @ap: port to reset
7944ea95 2651 * @probeinit: probeinit method (can be NULL)
a62c0fc5
TH
2652 * @softreset: softreset method (can be NULL)
2653 * @hardreset: hardreset method (can be NULL)
2654 * @postreset: postreset method (can be NULL)
2655 * @classes: resulting classes of attached devices
2656 *
2657 * Reset the specified port and classify attached devices using
2658 * given methods. This function prefers softreset but tries all
2659 * possible reset sequences to reset and classify devices. This
2660 * function is intended to be used for constructing ->probe_reset
2661 * callback by low level drivers.
2662 *
2663 * Reset methods should follow the following rules.
2664 *
2665 * - Return 0 on sucess, -errno on failure.
2666 * - If classification is supported, fill classes[] with
2667 * recognized class codes.
2668 * - If classification is not supported, leave classes[] alone.
a62c0fc5
TH
2669 *
2670 * LOCKING:
2671 * Kernel thread context (may sleep)
2672 *
2673 * RETURNS:
2674 * 0 on success, -EINVAL if no reset method is avaliable, -ENODEV
2675 * if classification fails, and any error code from reset
2676 * methods.
2677 */
7944ea95 2678int ata_drive_probe_reset(struct ata_port *ap, ata_probeinit_fn_t probeinit,
a62c0fc5
TH
2679 ata_reset_fn_t softreset, ata_reset_fn_t hardreset,
2680 ata_postreset_fn_t postreset, unsigned int *classes)
2681{
2682 int rc = -EINVAL;
2683
7944ea95
TH
2684 if (probeinit)
2685 probeinit(ap);
2686
3c567b7d 2687 if (softreset && !sata_set_spd_needed(ap)) {
96bd39ec 2688 rc = ata_do_reset(ap, softreset, classes);
9974e7cc
TH
2689 if (rc == 0 && classes[0] != ATA_DEV_UNKNOWN)
2690 goto done;
f15a1daf
TH
2691 ata_port_printk(ap, KERN_INFO, "softreset failed, "
2692 "will try hardreset in 5 secs\n");
edbabd86 2693 ssleep(5);
a62c0fc5
TH
2694 }
2695
2696 if (!hardreset)
9974e7cc 2697 goto done;
a62c0fc5 2698
90dac02c 2699 while (1) {
96bd39ec 2700 rc = ata_do_reset(ap, hardreset, classes);
90dac02c
TH
2701 if (rc == 0) {
2702 if (classes[0] != ATA_DEV_UNKNOWN)
2703 goto done;
2704 break;
2705 }
2706
3c567b7d 2707 if (sata_down_spd_limit(ap))
90dac02c 2708 goto done;
edbabd86 2709
f15a1daf
TH
2710 ata_port_printk(ap, KERN_INFO, "hardreset failed, "
2711 "will retry in 5 secs\n");
edbabd86 2712 ssleep(5);
90dac02c 2713 }
a62c0fc5 2714
edbabd86 2715 if (softreset) {
f15a1daf
TH
2716 ata_port_printk(ap, KERN_INFO,
2717 "hardreset succeeded without classification, "
2718 "will retry softreset in 5 secs\n");
edbabd86
TH
2719 ssleep(5);
2720
96bd39ec 2721 rc = ata_do_reset(ap, softreset, classes);
edbabd86 2722 }
a62c0fc5 2723
9974e7cc 2724 done:
96bd39ec
TH
2725 if (rc == 0) {
2726 if (postreset)
2727 postreset(ap, classes);
2728 if (classes[0] == ATA_DEV_UNKNOWN)
2729 rc = -ENODEV;
2730 }
a62c0fc5
TH
2731 return rc;
2732}
2733
623a3128
TH
2734/**
2735 * ata_dev_same_device - Determine whether new ID matches configured device
623a3128
TH
2736 * @dev: device to compare against
2737 * @new_class: class of the new device
2738 * @new_id: IDENTIFY page of the new device
2739 *
2740 * Compare @new_class and @new_id against @dev and determine
2741 * whether @dev is the device indicated by @new_class and
2742 * @new_id.
2743 *
2744 * LOCKING:
2745 * None.
2746 *
2747 * RETURNS:
2748 * 1 if @dev matches @new_class and @new_id, 0 otherwise.
2749 */
3373efd8
TH
2750static int ata_dev_same_device(struct ata_device *dev, unsigned int new_class,
2751 const u16 *new_id)
623a3128
TH
2752{
2753 const u16 *old_id = dev->id;
2754 unsigned char model[2][41], serial[2][21];
2755 u64 new_n_sectors;
2756
2757 if (dev->class != new_class) {
f15a1daf
TH
2758 ata_dev_printk(dev, KERN_INFO, "class mismatch %d != %d\n",
2759 dev->class, new_class);
623a3128
TH
2760 return 0;
2761 }
2762
2763 ata_id_c_string(old_id, model[0], ATA_ID_PROD_OFS, sizeof(model[0]));
2764 ata_id_c_string(new_id, model[1], ATA_ID_PROD_OFS, sizeof(model[1]));
2765 ata_id_c_string(old_id, serial[0], ATA_ID_SERNO_OFS, sizeof(serial[0]));
2766 ata_id_c_string(new_id, serial[1], ATA_ID_SERNO_OFS, sizeof(serial[1]));
2767 new_n_sectors = ata_id_n_sectors(new_id);
2768
2769 if (strcmp(model[0], model[1])) {
f15a1daf
TH
2770 ata_dev_printk(dev, KERN_INFO, "model number mismatch "
2771 "'%s' != '%s'\n", model[0], model[1]);
623a3128
TH
2772 return 0;
2773 }
2774
2775 if (strcmp(serial[0], serial[1])) {
f15a1daf
TH
2776 ata_dev_printk(dev, KERN_INFO, "serial number mismatch "
2777 "'%s' != '%s'\n", serial[0], serial[1]);
623a3128
TH
2778 return 0;
2779 }
2780
2781 if (dev->class == ATA_DEV_ATA && dev->n_sectors != new_n_sectors) {
f15a1daf
TH
2782 ata_dev_printk(dev, KERN_INFO, "n_sectors mismatch "
2783 "%llu != %llu\n",
2784 (unsigned long long)dev->n_sectors,
2785 (unsigned long long)new_n_sectors);
623a3128
TH
2786 return 0;
2787 }
2788
2789 return 1;
2790}
2791
2792/**
2793 * ata_dev_revalidate - Revalidate ATA device
623a3128
TH
2794 * @dev: device to revalidate
2795 * @post_reset: is this revalidation after reset?
2796 *
2797 * Re-read IDENTIFY page and make sure @dev is still attached to
2798 * the port.
2799 *
2800 * LOCKING:
2801 * Kernel thread context (may sleep)
2802 *
2803 * RETURNS:
2804 * 0 on success, negative errno otherwise
2805 */
3373efd8 2806int ata_dev_revalidate(struct ata_device *dev, int post_reset)
623a3128 2807{
5eb45c02 2808 unsigned int class = dev->class;
f15a1daf 2809 u16 *id = (void *)dev->ap->sector_buf;
623a3128
TH
2810 int rc;
2811
5eb45c02
TH
2812 if (!ata_dev_enabled(dev)) {
2813 rc = -ENODEV;
2814 goto fail;
2815 }
623a3128 2816
fe635c7e 2817 /* read ID data */
3373efd8 2818 rc = ata_dev_read_id(dev, &class, post_reset, id);
623a3128
TH
2819 if (rc)
2820 goto fail;
2821
2822 /* is the device still there? */
3373efd8 2823 if (!ata_dev_same_device(dev, class, id)) {
623a3128
TH
2824 rc = -ENODEV;
2825 goto fail;
2826 }
2827
fe635c7e 2828 memcpy(dev->id, id, sizeof(id[0]) * ATA_ID_WORDS);
623a3128
TH
2829
2830 /* configure device according to the new ID */
3373efd8 2831 rc = ata_dev_configure(dev, 0);
5eb45c02
TH
2832 if (rc == 0)
2833 return 0;
623a3128
TH
2834
2835 fail:
f15a1daf 2836 ata_dev_printk(dev, KERN_ERR, "revalidation failed (errno=%d)\n", rc);
623a3128
TH
2837 return rc;
2838}
2839
98ac62de 2840static const char * const ata_dma_blacklist [] = {
f4b15fef
AC
2841 "WDC AC11000H", NULL,
2842 "WDC AC22100H", NULL,
2843 "WDC AC32500H", NULL,
2844 "WDC AC33100H", NULL,
2845 "WDC AC31600H", NULL,
2846 "WDC AC32100H", "24.09P07",
2847 "WDC AC23200L", "21.10N21",
2848 "Compaq CRD-8241B", NULL,
2849 "CRD-8400B", NULL,
2850 "CRD-8480B", NULL,
2851 "CRD-8482B", NULL,
2852 "CRD-84", NULL,
2853 "SanDisk SDP3B", NULL,
2854 "SanDisk SDP3B-64", NULL,
2855 "SANYO CD-ROM CRD", NULL,
2856 "HITACHI CDR-8", NULL,
2e9edbf8 2857 "HITACHI CDR-8335", NULL,
f4b15fef 2858 "HITACHI CDR-8435", NULL,
2e9edbf8
JG
2859 "Toshiba CD-ROM XM-6202B", NULL,
2860 "TOSHIBA CD-ROM XM-1702BC", NULL,
2861 "CD-532E-A", NULL,
2862 "E-IDE CD-ROM CR-840", NULL,
2863 "CD-ROM Drive/F5A", NULL,
2864 "WPI CDD-820", NULL,
f4b15fef 2865 "SAMSUNG CD-ROM SC-148C", NULL,
2e9edbf8 2866 "SAMSUNG CD-ROM SC", NULL,
f4b15fef
AC
2867 "SanDisk SDP3B-64", NULL,
2868 "ATAPI CD-ROM DRIVE 40X MAXIMUM",NULL,
2869 "_NEC DV5800A", NULL,
2870 "SAMSUNG CD-ROM SN-124", "N001"
1da177e4 2871};
2e9edbf8 2872
f4b15fef
AC
2873static int ata_strim(char *s, size_t len)
2874{
2875 len = strnlen(s, len);
2876
2877 /* ATAPI specifies that empty space is blank-filled; remove blanks */
2878 while ((len > 0) && (s[len - 1] == ' ')) {
2879 len--;
2880 s[len] = 0;
2881 }
2882 return len;
2883}
1da177e4 2884
057ace5e 2885static int ata_dma_blacklisted(const struct ata_device *dev)
1da177e4 2886{
f4b15fef
AC
2887 unsigned char model_num[40];
2888 unsigned char model_rev[16];
2889 unsigned int nlen, rlen;
1da177e4
LT
2890 int i;
2891
f4b15fef
AC
2892 ata_id_string(dev->id, model_num, ATA_ID_PROD_OFS,
2893 sizeof(model_num));
2894 ata_id_string(dev->id, model_rev, ATA_ID_FW_REV_OFS,
2895 sizeof(model_rev));
2896 nlen = ata_strim(model_num, sizeof(model_num));
2897 rlen = ata_strim(model_rev, sizeof(model_rev));
1da177e4 2898
f4b15fef
AC
2899 for (i = 0; i < ARRAY_SIZE(ata_dma_blacklist); i += 2) {
2900 if (!strncmp(ata_dma_blacklist[i], model_num, nlen)) {
2901 if (ata_dma_blacklist[i+1] == NULL)
2902 return 1;
2903 if (!strncmp(ata_dma_blacklist[i], model_rev, rlen))
2904 return 1;
2905 }
2906 }
1da177e4
LT
2907 return 0;
2908}
2909
a6d5a51c
TH
2910/**
2911 * ata_dev_xfermask - Compute supported xfermask of the given device
a6d5a51c
TH
2912 * @dev: Device to compute xfermask for
2913 *
acf356b1
TH
2914 * Compute supported xfermask of @dev and store it in
2915 * dev->*_mask. This function is responsible for applying all
2916 * known limits including host controller limits, device
2917 * blacklist, etc...
a6d5a51c 2918 *
600511e8
TH
2919 * FIXME: The current implementation limits all transfer modes to
2920 * the fastest of the lowested device on the port. This is not
05c8e0ac 2921 * required on most controllers.
600511e8 2922 *
a6d5a51c
TH
2923 * LOCKING:
2924 * None.
a6d5a51c 2925 */
3373efd8 2926static void ata_dev_xfermask(struct ata_device *dev)
1da177e4 2927{
3373efd8 2928 struct ata_port *ap = dev->ap;
5444a6f4 2929 struct ata_host_set *hs = ap->host_set;
a6d5a51c
TH
2930 unsigned long xfer_mask;
2931 int i;
1da177e4 2932
565083e1
TH
2933 xfer_mask = ata_pack_xfermask(ap->pio_mask,
2934 ap->mwdma_mask, ap->udma_mask);
2935
2936 /* Apply cable rule here. Don't apply it early because when
2937 * we handle hot plug the cable type can itself change.
2938 */
2939 if (ap->cbl == ATA_CBL_PATA40)
2940 xfer_mask &= ~(0xF8 << ATA_SHIFT_UDMA);
1da177e4 2941
5444a6f4 2942 /* FIXME: Use port-wide xfermask for now */
a6d5a51c
TH
2943 for (i = 0; i < ATA_MAX_DEVICES; i++) {
2944 struct ata_device *d = &ap->device[i];
565083e1
TH
2945
2946 if (ata_dev_absent(d))
2947 continue;
2948
2949 if (ata_dev_disabled(d)) {
2950 /* to avoid violating device selection timing */
2951 xfer_mask &= ata_pack_xfermask(d->pio_mask,
2952 UINT_MAX, UINT_MAX);
a6d5a51c 2953 continue;
565083e1
TH
2954 }
2955
2956 xfer_mask &= ata_pack_xfermask(d->pio_mask,
2957 d->mwdma_mask, d->udma_mask);
a6d5a51c
TH
2958 xfer_mask &= ata_id_xfermask(d->id);
2959 if (ata_dma_blacklisted(d))
2960 xfer_mask &= ~(ATA_MASK_MWDMA | ATA_MASK_UDMA);
1da177e4
LT
2961 }
2962
a6d5a51c 2963 if (ata_dma_blacklisted(dev))
f15a1daf
TH
2964 ata_dev_printk(dev, KERN_WARNING,
2965 "device is on DMA blacklist, disabling DMA\n");
a6d5a51c 2966
5444a6f4
AC
2967 if (hs->flags & ATA_HOST_SIMPLEX) {
2968 if (hs->simplex_claimed)
2969 xfer_mask &= ~(ATA_MASK_MWDMA | ATA_MASK_UDMA);
2970 }
565083e1 2971
5444a6f4
AC
2972 if (ap->ops->mode_filter)
2973 xfer_mask = ap->ops->mode_filter(ap, dev, xfer_mask);
2974
565083e1
TH
2975 ata_unpack_xfermask(xfer_mask, &dev->pio_mask,
2976 &dev->mwdma_mask, &dev->udma_mask);
1da177e4
LT
2977}
2978
1da177e4
LT
2979/**
2980 * ata_dev_set_xfermode - Issue SET FEATURES - XFER MODE command
1da177e4
LT
2981 * @dev: Device to which command will be sent
2982 *
780a87f7
JG
2983 * Issue SET FEATURES - XFER MODE command to device @dev
2984 * on port @ap.
2985 *
1da177e4 2986 * LOCKING:
0cba632b 2987 * PCI/etc. bus probe sem.
83206a29
TH
2988 *
2989 * RETURNS:
2990 * 0 on success, AC_ERR_* mask otherwise.
1da177e4
LT
2991 */
2992
3373efd8 2993static unsigned int ata_dev_set_xfermode(struct ata_device *dev)
1da177e4 2994{
a0123703 2995 struct ata_taskfile tf;
83206a29 2996 unsigned int err_mask;
1da177e4
LT
2997
2998 /* set up set-features taskfile */
2999 DPRINTK("set features - xfer mode\n");
3000
3373efd8 3001 ata_tf_init(dev, &tf);
a0123703
TH
3002 tf.command = ATA_CMD_SET_FEATURES;
3003 tf.feature = SETFEATURES_XFER;
3004 tf.flags |= ATA_TFLAG_ISADDR | ATA_TFLAG_DEVICE;
3005 tf.protocol = ATA_PROT_NODATA;
3006 tf.nsect = dev->xfer_mode;
1da177e4 3007
3373efd8 3008 err_mask = ata_exec_internal(dev, &tf, NULL, DMA_NONE, NULL, 0);
1da177e4 3009
83206a29
TH
3010 DPRINTK("EXIT, err_mask=%x\n", err_mask);
3011 return err_mask;
1da177e4
LT
3012}
3013
8bf62ece
AL
3014/**
3015 * ata_dev_init_params - Issue INIT DEV PARAMS command
8bf62ece 3016 * @dev: Device to which command will be sent
3373efd8
TH
3017 * @heads: Number of heads
3018 * @sectors: Number of sectors
8bf62ece
AL
3019 *
3020 * LOCKING:
6aff8f1f
TH
3021 * Kernel thread context (may sleep)
3022 *
3023 * RETURNS:
3024 * 0 on success, AC_ERR_* mask otherwise.
8bf62ece 3025 */
3373efd8
TH
3026static unsigned int ata_dev_init_params(struct ata_device *dev,
3027 u16 heads, u16 sectors)
8bf62ece 3028{
a0123703 3029 struct ata_taskfile tf;
6aff8f1f 3030 unsigned int err_mask;
8bf62ece
AL
3031
3032 /* Number of sectors per track 1-255. Number of heads 1-16 */
3033 if (sectors < 1 || sectors > 255 || heads < 1 || heads > 16)
00b6f5e9 3034 return AC_ERR_INVALID;
8bf62ece
AL
3035
3036 /* set up init dev params taskfile */
3037 DPRINTK("init dev params \n");
3038
3373efd8 3039 ata_tf_init(dev, &tf);
a0123703
TH
3040 tf.command = ATA_CMD_INIT_DEV_PARAMS;
3041 tf.flags |= ATA_TFLAG_ISADDR | ATA_TFLAG_DEVICE;
3042 tf.protocol = ATA_PROT_NODATA;
3043 tf.nsect = sectors;
3044 tf.device |= (heads - 1) & 0x0f; /* max head = num. of heads - 1 */
8bf62ece 3045
3373efd8 3046 err_mask = ata_exec_internal(dev, &tf, NULL, DMA_NONE, NULL, 0);
8bf62ece 3047
6aff8f1f
TH
3048 DPRINTK("EXIT, err_mask=%x\n", err_mask);
3049 return err_mask;
8bf62ece
AL
3050}
3051
1da177e4 3052/**
0cba632b
JG
3053 * ata_sg_clean - Unmap DMA memory associated with command
3054 * @qc: Command containing DMA memory to be released
3055 *
3056 * Unmap all mapped DMA memory associated with this command.
1da177e4
LT
3057 *
3058 * LOCKING:
0cba632b 3059 * spin_lock_irqsave(host_set lock)
1da177e4
LT
3060 */
3061
3062static void ata_sg_clean(struct ata_queued_cmd *qc)
3063{
3064 struct ata_port *ap = qc->ap;
cedc9a47 3065 struct scatterlist *sg = qc->__sg;
1da177e4 3066 int dir = qc->dma_dir;
cedc9a47 3067 void *pad_buf = NULL;
1da177e4 3068
a4631474
TH
3069 WARN_ON(!(qc->flags & ATA_QCFLAG_DMAMAP));
3070 WARN_ON(sg == NULL);
1da177e4
LT
3071
3072 if (qc->flags & ATA_QCFLAG_SINGLE)
f131883e 3073 WARN_ON(qc->n_elem > 1);
1da177e4 3074
2c13b7ce 3075 VPRINTK("unmapping %u sg elements\n", qc->n_elem);
1da177e4 3076
cedc9a47
JG
3077 /* if we padded the buffer out to 32-bit bound, and data
3078 * xfer direction is from-device, we must copy from the
3079 * pad buffer back into the supplied buffer
3080 */
3081 if (qc->pad_len && !(qc->tf.flags & ATA_TFLAG_WRITE))
3082 pad_buf = ap->pad + (qc->tag * ATA_DMA_PAD_SZ);
3083
3084 if (qc->flags & ATA_QCFLAG_SG) {
e1410f2d 3085 if (qc->n_elem)
2f1f610b 3086 dma_unmap_sg(ap->dev, sg, qc->n_elem, dir);
cedc9a47
JG
3087 /* restore last sg */
3088 sg[qc->orig_n_elem - 1].length += qc->pad_len;
3089 if (pad_buf) {
3090 struct scatterlist *psg = &qc->pad_sgent;
3091 void *addr = kmap_atomic(psg->page, KM_IRQ0);
3092 memcpy(addr + psg->offset, pad_buf, qc->pad_len);
dfa15988 3093 kunmap_atomic(addr, KM_IRQ0);
cedc9a47
JG
3094 }
3095 } else {
2e242fa9 3096 if (qc->n_elem)
2f1f610b 3097 dma_unmap_single(ap->dev,
e1410f2d
JG
3098 sg_dma_address(&sg[0]), sg_dma_len(&sg[0]),
3099 dir);
cedc9a47
JG
3100 /* restore sg */
3101 sg->length += qc->pad_len;
3102 if (pad_buf)
3103 memcpy(qc->buf_virt + sg->length - qc->pad_len,
3104 pad_buf, qc->pad_len);
3105 }
1da177e4
LT
3106
3107 qc->flags &= ~ATA_QCFLAG_DMAMAP;
cedc9a47 3108 qc->__sg = NULL;
1da177e4
LT
3109}
3110
3111/**
3112 * ata_fill_sg - Fill PCI IDE PRD table
3113 * @qc: Metadata associated with taskfile to be transferred
3114 *
780a87f7
JG
3115 * Fill PCI IDE PRD (scatter-gather) table with segments
3116 * associated with the current disk command.
3117 *
1da177e4 3118 * LOCKING:
780a87f7 3119 * spin_lock_irqsave(host_set lock)
1da177e4
LT
3120 *
3121 */
3122static void ata_fill_sg(struct ata_queued_cmd *qc)
3123{
1da177e4 3124 struct ata_port *ap = qc->ap;
cedc9a47
JG
3125 struct scatterlist *sg;
3126 unsigned int idx;
1da177e4 3127
a4631474 3128 WARN_ON(qc->__sg == NULL);
f131883e 3129 WARN_ON(qc->n_elem == 0 && qc->pad_len == 0);
1da177e4
LT
3130
3131 idx = 0;
cedc9a47 3132 ata_for_each_sg(sg, qc) {
1da177e4
LT
3133 u32 addr, offset;
3134 u32 sg_len, len;
3135
3136 /* determine if physical DMA addr spans 64K boundary.
3137 * Note h/w doesn't support 64-bit, so we unconditionally
3138 * truncate dma_addr_t to u32.
3139 */
3140 addr = (u32) sg_dma_address(sg);
3141 sg_len = sg_dma_len(sg);
3142
3143 while (sg_len) {
3144 offset = addr & 0xffff;
3145 len = sg_len;
3146 if ((offset + sg_len) > 0x10000)
3147 len = 0x10000 - offset;
3148
3149 ap->prd[idx].addr = cpu_to_le32(addr);
3150 ap->prd[idx].flags_len = cpu_to_le32(len & 0xffff);
3151 VPRINTK("PRD[%u] = (0x%X, 0x%X)\n", idx, addr, len);
3152
3153 idx++;
3154 sg_len -= len;
3155 addr += len;
3156 }
3157 }
3158
3159 if (idx)
3160 ap->prd[idx - 1].flags_len |= cpu_to_le32(ATA_PRD_EOT);
3161}
3162/**
3163 * ata_check_atapi_dma - Check whether ATAPI DMA can be supported
3164 * @qc: Metadata associated with taskfile to check
3165 *
780a87f7
JG
3166 * Allow low-level driver to filter ATA PACKET commands, returning
3167 * a status indicating whether or not it is OK to use DMA for the
3168 * supplied PACKET command.
3169 *
1da177e4 3170 * LOCKING:
0cba632b
JG
3171 * spin_lock_irqsave(host_set lock)
3172 *
1da177e4
LT
3173 * RETURNS: 0 when ATAPI DMA can be used
3174 * nonzero otherwise
3175 */
3176int ata_check_atapi_dma(struct ata_queued_cmd *qc)
3177{
3178 struct ata_port *ap = qc->ap;
3179 int rc = 0; /* Assume ATAPI DMA is OK by default */
3180
3181 if (ap->ops->check_atapi_dma)
3182 rc = ap->ops->check_atapi_dma(qc);
3183
3184 return rc;
3185}
3186/**
3187 * ata_qc_prep - Prepare taskfile for submission
3188 * @qc: Metadata associated with taskfile to be prepared
3189 *
780a87f7
JG
3190 * Prepare ATA taskfile for submission.
3191 *
1da177e4
LT
3192 * LOCKING:
3193 * spin_lock_irqsave(host_set lock)
3194 */
3195void ata_qc_prep(struct ata_queued_cmd *qc)
3196{
3197 if (!(qc->flags & ATA_QCFLAG_DMAMAP))
3198 return;
3199
3200 ata_fill_sg(qc);
3201}
3202
e46834cd
BK
3203void ata_noop_qc_prep(struct ata_queued_cmd *qc) { }
3204
0cba632b
JG
3205/**
3206 * ata_sg_init_one - Associate command with memory buffer
3207 * @qc: Command to be associated
3208 * @buf: Memory buffer
3209 * @buflen: Length of memory buffer, in bytes.
3210 *
3211 * Initialize the data-related elements of queued_cmd @qc
3212 * to point to a single memory buffer, @buf of byte length @buflen.
3213 *
3214 * LOCKING:
3215 * spin_lock_irqsave(host_set lock)
3216 */
3217
1da177e4
LT
3218void ata_sg_init_one(struct ata_queued_cmd *qc, void *buf, unsigned int buflen)
3219{
3220 struct scatterlist *sg;
3221
3222 qc->flags |= ATA_QCFLAG_SINGLE;
3223
3224 memset(&qc->sgent, 0, sizeof(qc->sgent));
cedc9a47 3225 qc->__sg = &qc->sgent;
1da177e4 3226 qc->n_elem = 1;
cedc9a47 3227 qc->orig_n_elem = 1;
1da177e4
LT
3228 qc->buf_virt = buf;
3229
cedc9a47 3230 sg = qc->__sg;
f0612bbc 3231 sg_init_one(sg, buf, buflen);
1da177e4
LT
3232}
3233
0cba632b
JG
3234/**
3235 * ata_sg_init - Associate command with scatter-gather table.
3236 * @qc: Command to be associated
3237 * @sg: Scatter-gather table.
3238 * @n_elem: Number of elements in s/g table.
3239 *
3240 * Initialize the data-related elements of queued_cmd @qc
3241 * to point to a scatter-gather table @sg, containing @n_elem
3242 * elements.
3243 *
3244 * LOCKING:
3245 * spin_lock_irqsave(host_set lock)
3246 */
3247
1da177e4
LT
3248void ata_sg_init(struct ata_queued_cmd *qc, struct scatterlist *sg,
3249 unsigned int n_elem)
3250{
3251 qc->flags |= ATA_QCFLAG_SG;
cedc9a47 3252 qc->__sg = sg;
1da177e4 3253 qc->n_elem = n_elem;
cedc9a47 3254 qc->orig_n_elem = n_elem;
1da177e4
LT
3255}
3256
3257/**
0cba632b
JG
3258 * ata_sg_setup_one - DMA-map the memory buffer associated with a command.
3259 * @qc: Command with memory buffer to be mapped.
3260 *
3261 * DMA-map the memory buffer associated with queued_cmd @qc.
1da177e4
LT
3262 *
3263 * LOCKING:
3264 * spin_lock_irqsave(host_set lock)
3265 *
3266 * RETURNS:
0cba632b 3267 * Zero on success, negative on error.
1da177e4
LT
3268 */
3269
3270static int ata_sg_setup_one(struct ata_queued_cmd *qc)
3271{
3272 struct ata_port *ap = qc->ap;
3273 int dir = qc->dma_dir;
cedc9a47 3274 struct scatterlist *sg = qc->__sg;
1da177e4 3275 dma_addr_t dma_address;
2e242fa9 3276 int trim_sg = 0;
1da177e4 3277
cedc9a47
JG
3278 /* we must lengthen transfers to end on a 32-bit boundary */
3279 qc->pad_len = sg->length & 3;
3280 if (qc->pad_len) {
3281 void *pad_buf = ap->pad + (qc->tag * ATA_DMA_PAD_SZ);
3282 struct scatterlist *psg = &qc->pad_sgent;
3283
a4631474 3284 WARN_ON(qc->dev->class != ATA_DEV_ATAPI);
cedc9a47
JG
3285
3286 memset(pad_buf, 0, ATA_DMA_PAD_SZ);
3287
3288 if (qc->tf.flags & ATA_TFLAG_WRITE)
3289 memcpy(pad_buf, qc->buf_virt + sg->length - qc->pad_len,
3290 qc->pad_len);
3291
3292 sg_dma_address(psg) = ap->pad_dma + (qc->tag * ATA_DMA_PAD_SZ);
3293 sg_dma_len(psg) = ATA_DMA_PAD_SZ;
3294 /* trim sg */
3295 sg->length -= qc->pad_len;
2e242fa9
TH
3296 if (sg->length == 0)
3297 trim_sg = 1;
cedc9a47
JG
3298
3299 DPRINTK("padding done, sg->length=%u pad_len=%u\n",
3300 sg->length, qc->pad_len);
3301 }
3302
2e242fa9
TH
3303 if (trim_sg) {
3304 qc->n_elem--;
e1410f2d
JG
3305 goto skip_map;
3306 }
3307
2f1f610b 3308 dma_address = dma_map_single(ap->dev, qc->buf_virt,
32529e01 3309 sg->length, dir);
537a95d9
TH
3310 if (dma_mapping_error(dma_address)) {
3311 /* restore sg */
3312 sg->length += qc->pad_len;
1da177e4 3313 return -1;
537a95d9 3314 }
1da177e4
LT
3315
3316 sg_dma_address(sg) = dma_address;
32529e01 3317 sg_dma_len(sg) = sg->length;
1da177e4 3318
2e242fa9 3319skip_map:
1da177e4
LT
3320 DPRINTK("mapped buffer of %d bytes for %s\n", sg_dma_len(sg),
3321 qc->tf.flags & ATA_TFLAG_WRITE ? "write" : "read");
3322
3323 return 0;
3324}
3325
3326/**
0cba632b
JG
3327 * ata_sg_setup - DMA-map the scatter-gather table associated with a command.
3328 * @qc: Command with scatter-gather table to be mapped.
3329 *
3330 * DMA-map the scatter-gather table associated with queued_cmd @qc.
1da177e4
LT
3331 *
3332 * LOCKING:
3333 * spin_lock_irqsave(host_set lock)
3334 *
3335 * RETURNS:
0cba632b 3336 * Zero on success, negative on error.
1da177e4
LT
3337 *
3338 */
3339
3340static int ata_sg_setup(struct ata_queued_cmd *qc)
3341{
3342 struct ata_port *ap = qc->ap;
cedc9a47
JG
3343 struct scatterlist *sg = qc->__sg;
3344 struct scatterlist *lsg = &sg[qc->n_elem - 1];
e1410f2d 3345 int n_elem, pre_n_elem, dir, trim_sg = 0;
1da177e4
LT
3346
3347 VPRINTK("ENTER, ata%u\n", ap->id);
a4631474 3348 WARN_ON(!(qc->flags & ATA_QCFLAG_SG));
1da177e4 3349
cedc9a47
JG
3350 /* we must lengthen transfers to end on a 32-bit boundary */
3351 qc->pad_len = lsg->length & 3;
3352 if (qc->pad_len) {
3353 void *pad_buf = ap->pad + (qc->tag * ATA_DMA_PAD_SZ);
3354 struct scatterlist *psg = &qc->pad_sgent;
3355 unsigned int offset;
3356
a4631474 3357 WARN_ON(qc->dev->class != ATA_DEV_ATAPI);
cedc9a47
JG
3358
3359 memset(pad_buf, 0, ATA_DMA_PAD_SZ);
3360
3361 /*
3362 * psg->page/offset are used to copy to-be-written
3363 * data in this function or read data in ata_sg_clean.
3364 */
3365 offset = lsg->offset + lsg->length - qc->pad_len;
3366 psg->page = nth_page(lsg->page, offset >> PAGE_SHIFT);
3367 psg->offset = offset_in_page(offset);
3368
3369 if (qc->tf.flags & ATA_TFLAG_WRITE) {
3370 void *addr = kmap_atomic(psg->page, KM_IRQ0);
3371 memcpy(pad_buf, addr + psg->offset, qc->pad_len);
dfa15988 3372 kunmap_atomic(addr, KM_IRQ0);
cedc9a47
JG
3373 }
3374
3375 sg_dma_address(psg) = ap->pad_dma + (qc->tag * ATA_DMA_PAD_SZ);
3376 sg_dma_len(psg) = ATA_DMA_PAD_SZ;
3377 /* trim last sg */
3378 lsg->length -= qc->pad_len;
e1410f2d
JG
3379 if (lsg->length == 0)
3380 trim_sg = 1;
cedc9a47
JG
3381
3382 DPRINTK("padding done, sg[%d].length=%u pad_len=%u\n",
3383 qc->n_elem - 1, lsg->length, qc->pad_len);
3384 }
3385
e1410f2d
JG
3386 pre_n_elem = qc->n_elem;
3387 if (trim_sg && pre_n_elem)
3388 pre_n_elem--;
3389
3390 if (!pre_n_elem) {
3391 n_elem = 0;
3392 goto skip_map;
3393 }
3394
1da177e4 3395 dir = qc->dma_dir;
2f1f610b 3396 n_elem = dma_map_sg(ap->dev, sg, pre_n_elem, dir);
537a95d9
TH
3397 if (n_elem < 1) {
3398 /* restore last sg */
3399 lsg->length += qc->pad_len;
1da177e4 3400 return -1;
537a95d9 3401 }
1da177e4
LT
3402
3403 DPRINTK("%d sg elements mapped\n", n_elem);
3404
e1410f2d 3405skip_map:
1da177e4
LT
3406 qc->n_elem = n_elem;
3407
3408 return 0;
3409}
3410
40e8c82c
TH
3411/**
3412 * ata_poll_qc_complete - turn irq back on and finish qc
3413 * @qc: Command to complete
8e8b77dd 3414 * @err_mask: ATA status register content
40e8c82c
TH
3415 *
3416 * LOCKING:
3417 * None. (grabs host lock)
3418 */
3419
a22e2eb0 3420void ata_poll_qc_complete(struct ata_queued_cmd *qc)
40e8c82c
TH
3421{
3422 struct ata_port *ap = qc->ap;
b8f6153e 3423 unsigned long flags;
40e8c82c 3424
b8f6153e 3425 spin_lock_irqsave(&ap->host_set->lock, flags);
40e8c82c
TH
3426 ap->flags &= ~ATA_FLAG_NOINTR;
3427 ata_irq_on(ap);
a22e2eb0 3428 ata_qc_complete(qc);
b8f6153e 3429 spin_unlock_irqrestore(&ap->host_set->lock, flags);
40e8c82c
TH
3430}
3431
1da177e4 3432/**
c893a3ae 3433 * ata_pio_poll - poll using PIO, depending on current state
c91af2c8 3434 * @qc: qc in progress
1da177e4
LT
3435 *
3436 * LOCKING:
0cba632b 3437 * None. (executing in kernel thread context)
1da177e4
LT
3438 *
3439 * RETURNS:
6f0ef4fa 3440 * timeout value to use
1da177e4 3441 */
c91af2c8 3442static unsigned long ata_pio_poll(struct ata_queued_cmd *qc)
1da177e4 3443{
c91af2c8 3444 struct ata_port *ap = qc->ap;
1da177e4 3445 u8 status;
14be71f4
AL
3446 unsigned int poll_state = HSM_ST_UNKNOWN;
3447 unsigned int reg_state = HSM_ST_UNKNOWN;
14be71f4
AL
3448
3449 switch (ap->hsm_task_state) {
3450 case HSM_ST:
3451 case HSM_ST_POLL:
3452 poll_state = HSM_ST_POLL;
3453 reg_state = HSM_ST;
1da177e4 3454 break;
14be71f4
AL
3455 case HSM_ST_LAST:
3456 case HSM_ST_LAST_POLL:
3457 poll_state = HSM_ST_LAST_POLL;
3458 reg_state = HSM_ST_LAST;
1da177e4
LT
3459 break;
3460 default:
3461 BUG();
3462 break;
3463 }
3464
3465 status = ata_chk_status(ap);
3466 if (status & ATA_BUSY) {
3467 if (time_after(jiffies, ap->pio_task_timeout)) {
11a56d24 3468 qc->err_mask |= AC_ERR_TIMEOUT;
7c398335 3469 ap->hsm_task_state = HSM_ST_TMOUT;
1da177e4
LT
3470 return 0;
3471 }
14be71f4 3472 ap->hsm_task_state = poll_state;
1da177e4
LT
3473 return ATA_SHORT_PAUSE;
3474 }
3475
14be71f4 3476 ap->hsm_task_state = reg_state;
1da177e4
LT
3477 return 0;
3478}
3479
3480/**
6f0ef4fa 3481 * ata_pio_complete - check if drive is busy or idle
c91af2c8 3482 * @qc: qc to complete
1da177e4
LT
3483 *
3484 * LOCKING:
0cba632b 3485 * None. (executing in kernel thread context)
7fb6ec28
JG
3486 *
3487 * RETURNS:
3488 * Non-zero if qc completed, zero otherwise.
1da177e4 3489 */
c91af2c8 3490static int ata_pio_complete(struct ata_queued_cmd *qc)
1da177e4 3491{
c91af2c8 3492 struct ata_port *ap = qc->ap;
1da177e4
LT
3493 u8 drv_stat;
3494
3495 /*
31433ea3
AC
3496 * This is purely heuristic. This is a fast path. Sometimes when
3497 * we enter, BSY will be cleared in a chk-status or two. If not,
3498 * the drive is probably seeking or something. Snooze for a couple
3499 * msecs, then chk-status again. If still busy, fall back to
14be71f4 3500 * HSM_ST_POLL state.
1da177e4 3501 */
fe79e683
AL
3502 drv_stat = ata_busy_wait(ap, ATA_BUSY, 10);
3503 if (drv_stat & ATA_BUSY) {
1da177e4 3504 msleep(2);
fe79e683
AL
3505 drv_stat = ata_busy_wait(ap, ATA_BUSY, 10);
3506 if (drv_stat & ATA_BUSY) {
14be71f4 3507 ap->hsm_task_state = HSM_ST_LAST_POLL;
1da177e4 3508 ap->pio_task_timeout = jiffies + ATA_TMOUT_PIO;
7fb6ec28 3509 return 0;
1da177e4
LT
3510 }
3511 }
3512
3513 drv_stat = ata_wait_idle(ap);
3514 if (!ata_ok(drv_stat)) {
1c848984 3515 qc->err_mask |= __ac_err_mask(drv_stat);
14be71f4 3516 ap->hsm_task_state = HSM_ST_ERR;
7fb6ec28 3517 return 0;
1da177e4
LT
3518 }
3519
14be71f4 3520 ap->hsm_task_state = HSM_ST_IDLE;
1da177e4 3521
a4631474 3522 WARN_ON(qc->err_mask);
a22e2eb0 3523 ata_poll_qc_complete(qc);
7fb6ec28
JG
3524
3525 /* another command may start at this point */
3526
3527 return 1;
1da177e4
LT
3528}
3529
0baab86b
EF
3530
3531/**
c893a3ae 3532 * swap_buf_le16 - swap halves of 16-bit words in place
0baab86b
EF
3533 * @buf: Buffer to swap
3534 * @buf_words: Number of 16-bit words in buffer.
3535 *
3536 * Swap halves of 16-bit words if needed to convert from
3537 * little-endian byte order to native cpu byte order, or
3538 * vice-versa.
3539 *
3540 * LOCKING:
6f0ef4fa 3541 * Inherited from caller.
0baab86b 3542 */
1da177e4
LT
3543void swap_buf_le16(u16 *buf, unsigned int buf_words)
3544{
3545#ifdef __BIG_ENDIAN
3546 unsigned int i;
3547
3548 for (i = 0; i < buf_words; i++)
3549 buf[i] = le16_to_cpu(buf[i]);
3550#endif /* __BIG_ENDIAN */
3551}
3552
6ae4cfb5
AL
3553/**
3554 * ata_mmio_data_xfer - Transfer data by MMIO
3555 * @ap: port to read/write
3556 * @buf: data buffer
3557 * @buflen: buffer length
344babaa 3558 * @write_data: read/write
6ae4cfb5
AL
3559 *
3560 * Transfer data from/to the device data register by MMIO.
3561 *
3562 * LOCKING:
3563 * Inherited from caller.
6ae4cfb5
AL
3564 */
3565
1da177e4
LT
3566static void ata_mmio_data_xfer(struct ata_port *ap, unsigned char *buf,
3567 unsigned int buflen, int write_data)
3568{
3569 unsigned int i;
3570 unsigned int words = buflen >> 1;
3571 u16 *buf16 = (u16 *) buf;
3572 void __iomem *mmio = (void __iomem *)ap->ioaddr.data_addr;
3573
6ae4cfb5 3574 /* Transfer multiple of 2 bytes */
1da177e4
LT
3575 if (write_data) {
3576 for (i = 0; i < words; i++)
3577 writew(le16_to_cpu(buf16[i]), mmio);
3578 } else {
3579 for (i = 0; i < words; i++)
3580 buf16[i] = cpu_to_le16(readw(mmio));
3581 }
6ae4cfb5
AL
3582
3583 /* Transfer trailing 1 byte, if any. */
3584 if (unlikely(buflen & 0x01)) {
3585 u16 align_buf[1] = { 0 };
3586 unsigned char *trailing_buf = buf + buflen - 1;
3587
3588 if (write_data) {
3589 memcpy(align_buf, trailing_buf, 1);
3590 writew(le16_to_cpu(align_buf[0]), mmio);
3591 } else {
3592 align_buf[0] = cpu_to_le16(readw(mmio));
3593 memcpy(trailing_buf, align_buf, 1);
3594 }
3595 }
1da177e4
LT
3596}
3597
6ae4cfb5
AL
3598/**
3599 * ata_pio_data_xfer - Transfer data by PIO
3600 * @ap: port to read/write
3601 * @buf: data buffer
3602 * @buflen: buffer length
344babaa 3603 * @write_data: read/write
6ae4cfb5
AL
3604 *
3605 * Transfer data from/to the device data register by PIO.
3606 *
3607 * LOCKING:
3608 * Inherited from caller.
6ae4cfb5
AL
3609 */
3610
1da177e4
LT
3611static void ata_pio_data_xfer(struct ata_port *ap, unsigned char *buf,
3612 unsigned int buflen, int write_data)
3613{
6ae4cfb5 3614 unsigned int words = buflen >> 1;
1da177e4 3615
6ae4cfb5 3616 /* Transfer multiple of 2 bytes */
1da177e4 3617 if (write_data)
6ae4cfb5 3618 outsw(ap->ioaddr.data_addr, buf, words);
1da177e4 3619 else
6ae4cfb5
AL
3620 insw(ap->ioaddr.data_addr, buf, words);
3621
3622 /* Transfer trailing 1 byte, if any. */
3623 if (unlikely(buflen & 0x01)) {
3624 u16 align_buf[1] = { 0 };
3625 unsigned char *trailing_buf = buf + buflen - 1;
3626
3627 if (write_data) {
3628 memcpy(align_buf, trailing_buf, 1);
3629 outw(le16_to_cpu(align_buf[0]), ap->ioaddr.data_addr);
3630 } else {
3631 align_buf[0] = cpu_to_le16(inw(ap->ioaddr.data_addr));
3632 memcpy(trailing_buf, align_buf, 1);
3633 }
3634 }
1da177e4
LT
3635}
3636
6ae4cfb5
AL
3637/**
3638 * ata_data_xfer - Transfer data from/to the data register.
3639 * @ap: port to read/write
3640 * @buf: data buffer
3641 * @buflen: buffer length
3642 * @do_write: read/write
3643 *
3644 * Transfer data from/to the device data register.
3645 *
3646 * LOCKING:
3647 * Inherited from caller.
6ae4cfb5
AL
3648 */
3649
1da177e4
LT
3650static void ata_data_xfer(struct ata_port *ap, unsigned char *buf,
3651 unsigned int buflen, int do_write)
3652{
a1bd9e68
AC
3653 /* Make the crap hardware pay the costs not the good stuff */
3654 if (unlikely(ap->flags & ATA_FLAG_IRQ_MASK)) {
3655 unsigned long flags;
3656 local_irq_save(flags);
3657 if (ap->flags & ATA_FLAG_MMIO)
3658 ata_mmio_data_xfer(ap, buf, buflen, do_write);
3659 else
3660 ata_pio_data_xfer(ap, buf, buflen, do_write);
3661 local_irq_restore(flags);
3662 } else {
3663 if (ap->flags & ATA_FLAG_MMIO)
3664 ata_mmio_data_xfer(ap, buf, buflen, do_write);
3665 else
3666 ata_pio_data_xfer(ap, buf, buflen, do_write);
3667 }
1da177e4
LT
3668}
3669
6ae4cfb5
AL
3670/**
3671 * ata_pio_sector - Transfer ATA_SECT_SIZE (512 bytes) of data.
3672 * @qc: Command on going
3673 *
3674 * Transfer ATA_SECT_SIZE of data from/to the ATA device.
3675 *
3676 * LOCKING:
3677 * Inherited from caller.
3678 */
3679
1da177e4
LT
3680static void ata_pio_sector(struct ata_queued_cmd *qc)
3681{
3682 int do_write = (qc->tf.flags & ATA_TFLAG_WRITE);
cedc9a47 3683 struct scatterlist *sg = qc->__sg;
1da177e4
LT
3684 struct ata_port *ap = qc->ap;
3685 struct page *page;
3686 unsigned int offset;
3687 unsigned char *buf;
3688
3689 if (qc->cursect == (qc->nsect - 1))
14be71f4 3690 ap->hsm_task_state = HSM_ST_LAST;
1da177e4
LT
3691
3692 page = sg[qc->cursg].page;
3693 offset = sg[qc->cursg].offset + qc->cursg_ofs * ATA_SECT_SIZE;
3694
3695 /* get the current page and offset */
3696 page = nth_page(page, (offset >> PAGE_SHIFT));
3697 offset %= PAGE_SIZE;
3698
3699 buf = kmap(page) + offset;
3700
3701 qc->cursect++;
3702 qc->cursg_ofs++;
3703
32529e01 3704 if ((qc->cursg_ofs * ATA_SECT_SIZE) == (&sg[qc->cursg])->length) {
1da177e4
LT
3705 qc->cursg++;
3706 qc->cursg_ofs = 0;
3707 }
3708
3709 DPRINTK("data %s\n", qc->tf.flags & ATA_TFLAG_WRITE ? "write" : "read");
3710
3711 /* do the actual data transfer */
3712 do_write = (qc->tf.flags & ATA_TFLAG_WRITE);
3713 ata_data_xfer(ap, buf, ATA_SECT_SIZE, do_write);
3714
3715 kunmap(page);
3716}
3717
6ae4cfb5
AL
3718/**
3719 * __atapi_pio_bytes - Transfer data from/to the ATAPI device.
3720 * @qc: Command on going
3721 * @bytes: number of bytes
3722 *
3723 * Transfer Transfer data from/to the ATAPI device.
3724 *
3725 * LOCKING:
3726 * Inherited from caller.
3727 *
3728 */
3729
1da177e4
LT
3730static void __atapi_pio_bytes(struct ata_queued_cmd *qc, unsigned int bytes)
3731{
3732 int do_write = (qc->tf.flags & ATA_TFLAG_WRITE);
cedc9a47 3733 struct scatterlist *sg = qc->__sg;
1da177e4
LT
3734 struct ata_port *ap = qc->ap;
3735 struct page *page;
3736 unsigned char *buf;
3737 unsigned int offset, count;
3738
563a6e1f 3739 if (qc->curbytes + bytes >= qc->nbytes)
14be71f4 3740 ap->hsm_task_state = HSM_ST_LAST;
1da177e4
LT
3741
3742next_sg:
563a6e1f 3743 if (unlikely(qc->cursg >= qc->n_elem)) {
7fb6ec28 3744 /*
563a6e1f
AL
3745 * The end of qc->sg is reached and the device expects
3746 * more data to transfer. In order not to overrun qc->sg
3747 * and fulfill length specified in the byte count register,
3748 * - for read case, discard trailing data from the device
3749 * - for write case, padding zero data to the device
3750 */
3751 u16 pad_buf[1] = { 0 };
3752 unsigned int words = bytes >> 1;
3753 unsigned int i;
3754
3755 if (words) /* warning if bytes > 1 */
f15a1daf
TH
3756 ata_dev_printk(qc->dev, KERN_WARNING,
3757 "%u bytes trailing data\n", bytes);
563a6e1f
AL
3758
3759 for (i = 0; i < words; i++)
3760 ata_data_xfer(ap, (unsigned char*)pad_buf, 2, do_write);
3761
14be71f4 3762 ap->hsm_task_state = HSM_ST_LAST;
563a6e1f
AL
3763 return;
3764 }
3765
cedc9a47 3766 sg = &qc->__sg[qc->cursg];
1da177e4 3767
1da177e4
LT
3768 page = sg->page;
3769 offset = sg->offset + qc->cursg_ofs;
3770
3771 /* get the current page and offset */
3772 page = nth_page(page, (offset >> PAGE_SHIFT));
3773 offset %= PAGE_SIZE;
3774
6952df03 3775 /* don't overrun current sg */
32529e01 3776 count = min(sg->length - qc->cursg_ofs, bytes);
1da177e4
LT
3777
3778 /* don't cross page boundaries */
3779 count = min(count, (unsigned int)PAGE_SIZE - offset);
3780
3781 buf = kmap(page) + offset;
3782
3783 bytes -= count;
3784 qc->curbytes += count;
3785 qc->cursg_ofs += count;
3786
32529e01 3787 if (qc->cursg_ofs == sg->length) {
1da177e4
LT
3788 qc->cursg++;
3789 qc->cursg_ofs = 0;
3790 }
3791
3792 DPRINTK("data %s\n", qc->tf.flags & ATA_TFLAG_WRITE ? "write" : "read");
3793
3794 /* do the actual data transfer */
3795 ata_data_xfer(ap, buf, count, do_write);
3796
3797 kunmap(page);
3798
563a6e1f 3799 if (bytes)
1da177e4 3800 goto next_sg;
1da177e4
LT
3801}
3802
6ae4cfb5
AL
3803/**
3804 * atapi_pio_bytes - Transfer data from/to the ATAPI device.
3805 * @qc: Command on going
3806 *
3807 * Transfer Transfer data from/to the ATAPI device.
3808 *
3809 * LOCKING:
3810 * Inherited from caller.
6ae4cfb5
AL
3811 */
3812
1da177e4
LT
3813static void atapi_pio_bytes(struct ata_queued_cmd *qc)
3814{
3815 struct ata_port *ap = qc->ap;
3816 struct ata_device *dev = qc->dev;
3817 unsigned int ireason, bc_lo, bc_hi, bytes;
3818 int i_write, do_write = (qc->tf.flags & ATA_TFLAG_WRITE) ? 1 : 0;
3819
3820 ap->ops->tf_read(ap, &qc->tf);
3821 ireason = qc->tf.nsect;
3822 bc_lo = qc->tf.lbam;
3823 bc_hi = qc->tf.lbah;
3824 bytes = (bc_hi << 8) | bc_lo;
3825
3826 /* shall be cleared to zero, indicating xfer of data */
3827 if (ireason & (1 << 0))
3828 goto err_out;
3829
3830 /* make sure transfer direction matches expected */
3831 i_write = ((ireason & (1 << 1)) == 0) ? 1 : 0;
3832 if (do_write != i_write)
3833 goto err_out;
3834
3835 __atapi_pio_bytes(qc, bytes);
3836
3837 return;
3838
3839err_out:
f15a1daf 3840 ata_dev_printk(dev, KERN_INFO, "ATAPI check failed\n");
11a56d24 3841 qc->err_mask |= AC_ERR_HSM;
14be71f4 3842 ap->hsm_task_state = HSM_ST_ERR;
1da177e4
LT
3843}
3844
3845/**
6f0ef4fa 3846 * ata_pio_block - start PIO on a block
c91af2c8 3847 * @qc: qc to transfer block for
1da177e4
LT
3848 *
3849 * LOCKING:
0cba632b 3850 * None. (executing in kernel thread context)
1da177e4 3851 */
c91af2c8 3852static void ata_pio_block(struct ata_queued_cmd *qc)
1da177e4 3853{
c91af2c8 3854 struct ata_port *ap = qc->ap;
1da177e4
LT
3855 u8 status;
3856
3857 /*
6f0ef4fa 3858 * This is purely heuristic. This is a fast path.
1da177e4
LT
3859 * Sometimes when we enter, BSY will be cleared in
3860 * a chk-status or two. If not, the drive is probably seeking
3861 * or something. Snooze for a couple msecs, then
3862 * chk-status again. If still busy, fall back to
14be71f4 3863 * HSM_ST_POLL state.
1da177e4
LT
3864 */
3865 status = ata_busy_wait(ap, ATA_BUSY, 5);
3866 if (status & ATA_BUSY) {
3867 msleep(2);
3868 status = ata_busy_wait(ap, ATA_BUSY, 10);
3869 if (status & ATA_BUSY) {
14be71f4 3870 ap->hsm_task_state = HSM_ST_POLL;
1da177e4
LT
3871 ap->pio_task_timeout = jiffies + ATA_TMOUT_PIO;
3872 return;
3873 }
3874 }
3875
fe79e683
AL
3876 /* check error */
3877 if (status & (ATA_ERR | ATA_DF)) {
3878 qc->err_mask |= AC_ERR_DEV;
3879 ap->hsm_task_state = HSM_ST_ERR;
3880 return;
3881 }
3882
3883 /* transfer data if any */
1da177e4 3884 if (is_atapi_taskfile(&qc->tf)) {
fe79e683 3885 /* DRQ=0 means no more data to transfer */
1da177e4 3886 if ((status & ATA_DRQ) == 0) {
14be71f4 3887 ap->hsm_task_state = HSM_ST_LAST;
1da177e4
LT
3888 return;
3889 }
3890
3891 atapi_pio_bytes(qc);
3892 } else {
3893 /* handle BSY=0, DRQ=0 as error */
3894 if ((status & ATA_DRQ) == 0) {
11a56d24 3895 qc->err_mask |= AC_ERR_HSM;
14be71f4 3896 ap->hsm_task_state = HSM_ST_ERR;
1da177e4
LT
3897 return;
3898 }
3899
3900 ata_pio_sector(qc);
3901 }
3902}
3903
c91af2c8 3904static void ata_pio_error(struct ata_queued_cmd *qc)
1da177e4 3905{
c91af2c8 3906 struct ata_port *ap = qc->ap;
1da177e4 3907
0565c26d 3908 if (qc->tf.command != ATA_CMD_PACKET)
f15a1daf 3909 ata_dev_printk(qc->dev, KERN_WARNING, "PIO error\n");
0565c26d 3910
2e9edbf8 3911 /* make sure qc->err_mask is available to
1c848984
AL
3912 * know what's wrong and recover
3913 */
a4631474 3914 WARN_ON(qc->err_mask == 0);
1c848984 3915
14be71f4 3916 ap->hsm_task_state = HSM_ST_IDLE;
1da177e4 3917
a22e2eb0 3918 ata_poll_qc_complete(qc);
1da177e4
LT
3919}
3920
3921static void ata_pio_task(void *_data)
3922{
c91af2c8
TH
3923 struct ata_queued_cmd *qc = _data;
3924 struct ata_port *ap = qc->ap;
7fb6ec28
JG
3925 unsigned long timeout;
3926 int qc_completed;
3927
3928fsm_start:
3929 timeout = 0;
3930 qc_completed = 0;
1da177e4 3931
14be71f4
AL
3932 switch (ap->hsm_task_state) {
3933 case HSM_ST_IDLE:
1da177e4
LT
3934 return;
3935
14be71f4 3936 case HSM_ST:
c91af2c8 3937 ata_pio_block(qc);
1da177e4
LT
3938 break;
3939
14be71f4 3940 case HSM_ST_LAST:
c91af2c8 3941 qc_completed = ata_pio_complete(qc);
1da177e4
LT
3942 break;
3943
14be71f4
AL
3944 case HSM_ST_POLL:
3945 case HSM_ST_LAST_POLL:
c91af2c8 3946 timeout = ata_pio_poll(qc);
1da177e4
LT
3947 break;
3948
14be71f4
AL
3949 case HSM_ST_TMOUT:
3950 case HSM_ST_ERR:
c91af2c8 3951 ata_pio_error(qc);
1da177e4
LT
3952 return;
3953 }
3954
3955 if (timeout)
c91af2c8 3956 ata_port_queue_task(ap, ata_pio_task, qc, timeout);
7fb6ec28
JG
3957 else if (!qc_completed)
3958 goto fsm_start;
1da177e4
LT
3959}
3960
8061f5f0
TH
3961/**
3962 * atapi_packet_task - Write CDB bytes to hardware
c91af2c8 3963 * @_data: qc in progress
8061f5f0
TH
3964 *
3965 * When device has indicated its readiness to accept
3966 * a CDB, this function is called. Send the CDB.
3967 * If DMA is to be performed, exit immediately.
3968 * Otherwise, we are in polling mode, so poll
3969 * status under operation succeeds or fails.
3970 *
3971 * LOCKING:
3972 * Kernel thread context (may sleep)
3973 */
8061f5f0
TH
3974static void atapi_packet_task(void *_data)
3975{
c91af2c8
TH
3976 struct ata_queued_cmd *qc = _data;
3977 struct ata_port *ap = qc->ap;
8061f5f0
TH
3978 u8 status;
3979
8061f5f0
TH
3980 /* sleep-wait for BSY to clear */
3981 DPRINTK("busy wait\n");
3982 if (ata_busy_sleep(ap, ATA_TMOUT_CDB_QUICK, ATA_TMOUT_CDB)) {
3983 qc->err_mask |= AC_ERR_TIMEOUT;
3984 goto err_out;
3985 }
3986
3987 /* make sure DRQ is set */
3988 status = ata_chk_status(ap);
3989 if ((status & (ATA_BUSY | ATA_DRQ)) != ATA_DRQ) {
3990 qc->err_mask |= AC_ERR_HSM;
3991 goto err_out;
3992 }
3993
3994 /* send SCSI cdb */
3995 DPRINTK("send cdb\n");
3996 WARN_ON(qc->dev->cdb_len < 12);
3997
3998 if (qc->tf.protocol == ATA_PROT_ATAPI_DMA ||
3999 qc->tf.protocol == ATA_PROT_ATAPI_NODATA) {
4000 unsigned long flags;
4001
4002 /* Once we're done issuing command and kicking bmdma,
4003 * irq handler takes over. To not lose irq, we need
4004 * to clear NOINTR flag before sending cdb, but
4005 * interrupt handler shouldn't be invoked before we're
4006 * finished. Hence, the following locking.
4007 */
4008 spin_lock_irqsave(&ap->host_set->lock, flags);
4009 ap->flags &= ~ATA_FLAG_NOINTR;
4010 ata_data_xfer(ap, qc->cdb, qc->dev->cdb_len, 1);
4011 if (qc->tf.protocol == ATA_PROT_ATAPI_DMA)
4012 ap->ops->bmdma_start(qc); /* initiate bmdma */
4013 spin_unlock_irqrestore(&ap->host_set->lock, flags);
4014 } else {
4015 ata_data_xfer(ap, qc->cdb, qc->dev->cdb_len, 1);
4016
4017 /* PIO commands are handled by polling */
4018 ap->hsm_task_state = HSM_ST;
c91af2c8 4019 ata_port_queue_task(ap, ata_pio_task, qc, 0);
8061f5f0
TH
4020 }
4021
4022 return;
4023
4024err_out:
4025 ata_poll_qc_complete(qc);
4026}
4027
1da177e4
LT
4028/**
4029 * ata_qc_new - Request an available ATA command, for queueing
4030 * @ap: Port associated with device @dev
4031 * @dev: Device from whom we request an available command structure
4032 *
4033 * LOCKING:
0cba632b 4034 * None.
1da177e4
LT
4035 */
4036
4037static struct ata_queued_cmd *ata_qc_new(struct ata_port *ap)
4038{
4039 struct ata_queued_cmd *qc = NULL;
4040 unsigned int i;
4041
2ab7db1f
TH
4042 /* the last tag is reserved for internal command. */
4043 for (i = 0; i < ATA_MAX_QUEUE - 1; i++)
1da177e4
LT
4044 if (!test_and_set_bit(i, &ap->qactive)) {
4045 qc = ata_qc_from_tag(ap, i);
4046 break;
4047 }
4048
4049 if (qc)
4050 qc->tag = i;
4051
4052 return qc;
4053}
4054
4055/**
4056 * ata_qc_new_init - Request an available ATA command, and initialize it
1da177e4
LT
4057 * @dev: Device from whom we request an available command structure
4058 *
4059 * LOCKING:
0cba632b 4060 * None.
1da177e4
LT
4061 */
4062
3373efd8 4063struct ata_queued_cmd *ata_qc_new_init(struct ata_device *dev)
1da177e4 4064{
3373efd8 4065 struct ata_port *ap = dev->ap;
1da177e4
LT
4066 struct ata_queued_cmd *qc;
4067
4068 qc = ata_qc_new(ap);
4069 if (qc) {
1da177e4
LT
4070 qc->scsicmd = NULL;
4071 qc->ap = ap;
4072 qc->dev = dev;
1da177e4 4073
2c13b7ce 4074 ata_qc_reinit(qc);
1da177e4
LT
4075 }
4076
4077 return qc;
4078}
4079
1da177e4
LT
4080/**
4081 * ata_qc_free - free unused ata_queued_cmd
4082 * @qc: Command to complete
4083 *
4084 * Designed to free unused ata_queued_cmd object
4085 * in case something prevents using it.
4086 *
4087 * LOCKING:
0cba632b 4088 * spin_lock_irqsave(host_set lock)
1da177e4
LT
4089 */
4090void ata_qc_free(struct ata_queued_cmd *qc)
4091{
4ba946e9
TH
4092 struct ata_port *ap = qc->ap;
4093 unsigned int tag;
4094
a4631474 4095 WARN_ON(qc == NULL); /* ata_qc_from_tag _might_ return NULL */
1da177e4 4096
4ba946e9
TH
4097 qc->flags = 0;
4098 tag = qc->tag;
4099 if (likely(ata_tag_valid(tag))) {
4ba946e9
TH
4100 qc->tag = ATA_TAG_POISON;
4101 clear_bit(tag, &ap->qactive);
4102 }
1da177e4
LT
4103}
4104
76014427 4105void __ata_qc_complete(struct ata_queued_cmd *qc)
1da177e4 4106{
a4631474
TH
4107 WARN_ON(qc == NULL); /* ata_qc_from_tag _might_ return NULL */
4108 WARN_ON(!(qc->flags & ATA_QCFLAG_ACTIVE));
1da177e4
LT
4109
4110 if (likely(qc->flags & ATA_QCFLAG_DMAMAP))
4111 ata_sg_clean(qc);
4112
7401abf2
TH
4113 /* command should be marked inactive atomically with qc completion */
4114 qc->ap->active_tag = ATA_TAG_POISON;
4115
3f3791d3
AL
4116 /* atapi: mark qc as inactive to prevent the interrupt handler
4117 * from completing the command twice later, before the error handler
4118 * is called. (when rc != 0 and atapi request sense is needed)
4119 */
4120 qc->flags &= ~ATA_QCFLAG_ACTIVE;
4121
1da177e4 4122 /* call completion callback */
77853bf2 4123 qc->complete_fn(qc);
1da177e4
LT
4124}
4125
4126static inline int ata_should_dma_map(struct ata_queued_cmd *qc)
4127{
4128 struct ata_port *ap = qc->ap;
4129
4130 switch (qc->tf.protocol) {
4131 case ATA_PROT_DMA:
4132 case ATA_PROT_ATAPI_DMA:
4133 return 1;
4134
4135 case ATA_PROT_ATAPI:
4136 case ATA_PROT_PIO:
1da177e4
LT
4137 if (ap->flags & ATA_FLAG_PIO_DMA)
4138 return 1;
4139
4140 /* fall through */
4141
4142 default:
4143 return 0;
4144 }
4145
4146 /* never reached */
4147}
4148
4149/**
4150 * ata_qc_issue - issue taskfile to device
4151 * @qc: command to issue to device
4152 *
4153 * Prepare an ATA command to submission to device.
4154 * This includes mapping the data into a DMA-able
4155 * area, filling in the S/G table, and finally
4156 * writing the taskfile to hardware, starting the command.
4157 *
4158 * LOCKING:
4159 * spin_lock_irqsave(host_set lock)
1da177e4 4160 */
8e0e694a 4161void ata_qc_issue(struct ata_queued_cmd *qc)
1da177e4
LT
4162{
4163 struct ata_port *ap = qc->ap;
4164
e4a70e76
TH
4165 qc->ap->active_tag = qc->tag;
4166 qc->flags |= ATA_QCFLAG_ACTIVE;
4167
1da177e4
LT
4168 if (ata_should_dma_map(qc)) {
4169 if (qc->flags & ATA_QCFLAG_SG) {
4170 if (ata_sg_setup(qc))
8e436af9 4171 goto sg_err;
1da177e4
LT
4172 } else if (qc->flags & ATA_QCFLAG_SINGLE) {
4173 if (ata_sg_setup_one(qc))
8e436af9 4174 goto sg_err;
1da177e4
LT
4175 }
4176 } else {
4177 qc->flags &= ~ATA_QCFLAG_DMAMAP;
4178 }
4179
4180 ap->ops->qc_prep(qc);
4181
8e0e694a
TH
4182 qc->err_mask |= ap->ops->qc_issue(qc);
4183 if (unlikely(qc->err_mask))
4184 goto err;
4185 return;
1da177e4 4186
8e436af9
TH
4187sg_err:
4188 qc->flags &= ~ATA_QCFLAG_DMAMAP;
8e0e694a
TH
4189 qc->err_mask |= AC_ERR_SYSTEM;
4190err:
4191 ata_qc_complete(qc);
1da177e4
LT
4192}
4193
4194/**
4195 * ata_qc_issue_prot - issue taskfile to device in proto-dependent manner
4196 * @qc: command to issue to device
4197 *
4198 * Using various libata functions and hooks, this function
4199 * starts an ATA command. ATA commands are grouped into
4200 * classes called "protocols", and issuing each type of protocol
4201 * is slightly different.
4202 *
0baab86b
EF
4203 * May be used as the qc_issue() entry in ata_port_operations.
4204 *
1da177e4
LT
4205 * LOCKING:
4206 * spin_lock_irqsave(host_set lock)
4207 *
4208 * RETURNS:
9a3d9eb0 4209 * Zero on success, AC_ERR_* mask on failure
1da177e4
LT
4210 */
4211
9a3d9eb0 4212unsigned int ata_qc_issue_prot(struct ata_queued_cmd *qc)
1da177e4
LT
4213{
4214 struct ata_port *ap = qc->ap;
4215
4216 ata_dev_select(ap, qc->dev->devno, 1, 0);
4217
4218 switch (qc->tf.protocol) {
4219 case ATA_PROT_NODATA:
e5338254 4220 ata_tf_to_host(ap, &qc->tf);
1da177e4
LT
4221 break;
4222
4223 case ATA_PROT_DMA:
4224 ap->ops->tf_load(ap, &qc->tf); /* load tf registers */
4225 ap->ops->bmdma_setup(qc); /* set up bmdma */
4226 ap->ops->bmdma_start(qc); /* initiate bmdma */
4227 break;
4228
4229 case ATA_PROT_PIO: /* load tf registers, initiate polling pio */
4230 ata_qc_set_polling(qc);
e5338254 4231 ata_tf_to_host(ap, &qc->tf);
14be71f4 4232 ap->hsm_task_state = HSM_ST;
c91af2c8 4233 ata_port_queue_task(ap, ata_pio_task, qc, 0);
1da177e4
LT
4234 break;
4235
4236 case ATA_PROT_ATAPI:
4237 ata_qc_set_polling(qc);
e5338254 4238 ata_tf_to_host(ap, &qc->tf);
c91af2c8 4239 ata_port_queue_task(ap, atapi_packet_task, qc, 0);
1da177e4
LT
4240 break;
4241
4242 case ATA_PROT_ATAPI_NODATA:
c1389503 4243 ap->flags |= ATA_FLAG_NOINTR;
e5338254 4244 ata_tf_to_host(ap, &qc->tf);
c91af2c8 4245 ata_port_queue_task(ap, atapi_packet_task, qc, 0);
1da177e4
LT
4246 break;
4247
4248 case ATA_PROT_ATAPI_DMA:
c1389503 4249 ap->flags |= ATA_FLAG_NOINTR;
1da177e4
LT
4250 ap->ops->tf_load(ap, &qc->tf); /* load tf registers */
4251 ap->ops->bmdma_setup(qc); /* set up bmdma */
c91af2c8 4252 ata_port_queue_task(ap, atapi_packet_task, qc, 0);
1da177e4
LT
4253 break;
4254
4255 default:
4256 WARN_ON(1);
9a3d9eb0 4257 return AC_ERR_SYSTEM;
1da177e4
LT
4258 }
4259
4260 return 0;
4261}
4262
1da177e4
LT
4263/**
4264 * ata_host_intr - Handle host interrupt for given (port, task)
4265 * @ap: Port on which interrupt arrived (possibly...)
4266 * @qc: Taskfile currently active in engine
4267 *
4268 * Handle host interrupt for given queued command. Currently,
4269 * only DMA interrupts are handled. All other commands are
4270 * handled via polling with interrupts disabled (nIEN bit).
4271 *
4272 * LOCKING:
4273 * spin_lock_irqsave(host_set lock)
4274 *
4275 * RETURNS:
4276 * One if interrupt was handled, zero if not (shared irq).
4277 */
4278
4279inline unsigned int ata_host_intr (struct ata_port *ap,
4280 struct ata_queued_cmd *qc)
4281{
4282 u8 status, host_stat;
4283
4284 switch (qc->tf.protocol) {
4285
4286 case ATA_PROT_DMA:
4287 case ATA_PROT_ATAPI_DMA:
4288 case ATA_PROT_ATAPI:
4289 /* check status of DMA engine */
4290 host_stat = ap->ops->bmdma_status(ap);
4291 VPRINTK("ata%u: host_stat 0x%X\n", ap->id, host_stat);
4292
4293 /* if it's not our irq... */
4294 if (!(host_stat & ATA_DMA_INTR))
4295 goto idle_irq;
4296
4297 /* before we do anything else, clear DMA-Start bit */
b73fc89f 4298 ap->ops->bmdma_stop(qc);
1da177e4
LT
4299
4300 /* fall through */
4301
4302 case ATA_PROT_ATAPI_NODATA:
4303 case ATA_PROT_NODATA:
4304 /* check altstatus */
4305 status = ata_altstatus(ap);
4306 if (status & ATA_BUSY)
4307 goto idle_irq;
4308
4309 /* check main status, clearing INTRQ */
4310 status = ata_chk_status(ap);
4311 if (unlikely(status & ATA_BUSY))
4312 goto idle_irq;
4313 DPRINTK("ata%u: protocol %d (dev_stat 0x%X)\n",
4314 ap->id, qc->tf.protocol, status);
4315
4316 /* ack bmdma irq events */
4317 ap->ops->irq_clear(ap);
4318
4319 /* complete taskfile transaction */
a22e2eb0
AL
4320 qc->err_mask |= ac_err_mask(status);
4321 ata_qc_complete(qc);
1da177e4
LT
4322 break;
4323
4324 default:
4325 goto idle_irq;
4326 }
4327
4328 return 1; /* irq handled */
4329
4330idle_irq:
4331 ap->stats.idle_irq++;
4332
4333#ifdef ATA_IRQ_TRAP
4334 if ((ap->stats.idle_irq % 1000) == 0) {
1da177e4 4335 ata_irq_ack(ap, 0); /* debug trap */
f15a1daf 4336 ata_port_printk(ap, KERN_WARNING, "irq trap\n");
23cfce89 4337 return 1;
1da177e4
LT
4338 }
4339#endif
4340 return 0; /* irq not handled */
4341}
4342
4343/**
4344 * ata_interrupt - Default ATA host interrupt handler
0cba632b
JG
4345 * @irq: irq line (unused)
4346 * @dev_instance: pointer to our ata_host_set information structure
1da177e4
LT
4347 * @regs: unused
4348 *
0cba632b
JG
4349 * Default interrupt handler for PCI IDE devices. Calls
4350 * ata_host_intr() for each port that is not disabled.
4351 *
1da177e4 4352 * LOCKING:
0cba632b 4353 * Obtains host_set lock during operation.
1da177e4
LT
4354 *
4355 * RETURNS:
0cba632b 4356 * IRQ_NONE or IRQ_HANDLED.
1da177e4
LT
4357 */
4358
4359irqreturn_t ata_interrupt (int irq, void *dev_instance, struct pt_regs *regs)
4360{
4361 struct ata_host_set *host_set = dev_instance;
4362 unsigned int i;
4363 unsigned int handled = 0;
4364 unsigned long flags;
4365
4366 /* TODO: make _irqsave conditional on x86 PCI IDE legacy mode */
4367 spin_lock_irqsave(&host_set->lock, flags);
4368
4369 for (i = 0; i < host_set->n_ports; i++) {
4370 struct ata_port *ap;
4371
4372 ap = host_set->ports[i];
c1389503 4373 if (ap &&
198e0fed 4374 !(ap->flags & (ATA_FLAG_DISABLED | ATA_FLAG_NOINTR))) {
1da177e4
LT
4375 struct ata_queued_cmd *qc;
4376
4377 qc = ata_qc_from_tag(ap, ap->active_tag);
21b1ed74
AL
4378 if (qc && (!(qc->tf.ctl & ATA_NIEN)) &&
4379 (qc->flags & ATA_QCFLAG_ACTIVE))
1da177e4
LT
4380 handled |= ata_host_intr(ap, qc);
4381 }
4382 }
4383
4384 spin_unlock_irqrestore(&host_set->lock, flags);
4385
4386 return IRQ_RETVAL(handled);
4387}
4388
34bf2170
TH
4389/**
4390 * sata_scr_valid - test whether SCRs are accessible
4391 * @ap: ATA port to test SCR accessibility for
4392 *
4393 * Test whether SCRs are accessible for @ap.
4394 *
4395 * LOCKING:
4396 * None.
4397 *
4398 * RETURNS:
4399 * 1 if SCRs are accessible, 0 otherwise.
4400 */
4401int sata_scr_valid(struct ata_port *ap)
4402{
4403 return ap->cbl == ATA_CBL_SATA && ap->ops->scr_read;
4404}
4405
4406/**
4407 * sata_scr_read - read SCR register of the specified port
4408 * @ap: ATA port to read SCR for
4409 * @reg: SCR to read
4410 * @val: Place to store read value
4411 *
4412 * Read SCR register @reg of @ap into *@val. This function is
4413 * guaranteed to succeed if the cable type of the port is SATA
4414 * and the port implements ->scr_read.
4415 *
4416 * LOCKING:
4417 * None.
4418 *
4419 * RETURNS:
4420 * 0 on success, negative errno on failure.
4421 */
4422int sata_scr_read(struct ata_port *ap, int reg, u32 *val)
4423{
4424 if (sata_scr_valid(ap)) {
4425 *val = ap->ops->scr_read(ap, reg);
4426 return 0;
4427 }
4428 return -EOPNOTSUPP;
4429}
4430
4431/**
4432 * sata_scr_write - write SCR register of the specified port
4433 * @ap: ATA port to write SCR for
4434 * @reg: SCR to write
4435 * @val: value to write
4436 *
4437 * Write @val to SCR register @reg of @ap. This function is
4438 * guaranteed to succeed if the cable type of the port is SATA
4439 * and the port implements ->scr_read.
4440 *
4441 * LOCKING:
4442 * None.
4443 *
4444 * RETURNS:
4445 * 0 on success, negative errno on failure.
4446 */
4447int sata_scr_write(struct ata_port *ap, int reg, u32 val)
4448{
4449 if (sata_scr_valid(ap)) {
4450 ap->ops->scr_write(ap, reg, val);
4451 return 0;
4452 }
4453 return -EOPNOTSUPP;
4454}
4455
4456/**
4457 * sata_scr_write_flush - write SCR register of the specified port and flush
4458 * @ap: ATA port to write SCR for
4459 * @reg: SCR to write
4460 * @val: value to write
4461 *
4462 * This function is identical to sata_scr_write() except that this
4463 * function performs flush after writing to the register.
4464 *
4465 * LOCKING:
4466 * None.
4467 *
4468 * RETURNS:
4469 * 0 on success, negative errno on failure.
4470 */
4471int sata_scr_write_flush(struct ata_port *ap, int reg, u32 val)
4472{
4473 if (sata_scr_valid(ap)) {
4474 ap->ops->scr_write(ap, reg, val);
4475 ap->ops->scr_read(ap, reg);
4476 return 0;
4477 }
4478 return -EOPNOTSUPP;
4479}
4480
4481/**
4482 * ata_port_online - test whether the given port is online
4483 * @ap: ATA port to test
4484 *
4485 * Test whether @ap is online. Note that this function returns 0
4486 * if online status of @ap cannot be obtained, so
4487 * ata_port_online(ap) != !ata_port_offline(ap).
4488 *
4489 * LOCKING:
4490 * None.
4491 *
4492 * RETURNS:
4493 * 1 if the port online status is available and online.
4494 */
4495int ata_port_online(struct ata_port *ap)
4496{
4497 u32 sstatus;
4498
4499 if (!sata_scr_read(ap, SCR_STATUS, &sstatus) && (sstatus & 0xf) == 0x3)
4500 return 1;
4501 return 0;
4502}
4503
4504/**
4505 * ata_port_offline - test whether the given port is offline
4506 * @ap: ATA port to test
4507 *
4508 * Test whether @ap is offline. Note that this function returns
4509 * 0 if offline status of @ap cannot be obtained, so
4510 * ata_port_online(ap) != !ata_port_offline(ap).
4511 *
4512 * LOCKING:
4513 * None.
4514 *
4515 * RETURNS:
4516 * 1 if the port offline status is available and offline.
4517 */
4518int ata_port_offline(struct ata_port *ap)
4519{
4520 u32 sstatus;
4521
4522 if (!sata_scr_read(ap, SCR_STATUS, &sstatus) && (sstatus & 0xf) != 0x3)
4523 return 1;
4524 return 0;
4525}
0baab86b 4526
9b847548
JA
4527/*
4528 * Execute a 'simple' command, that only consists of the opcode 'cmd' itself,
4529 * without filling any other registers
4530 */
3373efd8 4531static int ata_do_simple_cmd(struct ata_device *dev, u8 cmd)
9b847548
JA
4532{
4533 struct ata_taskfile tf;
4534 int err;
4535
3373efd8 4536 ata_tf_init(dev, &tf);
9b847548
JA
4537
4538 tf.command = cmd;
4539 tf.flags |= ATA_TFLAG_DEVICE;
4540 tf.protocol = ATA_PROT_NODATA;
4541
3373efd8 4542 err = ata_exec_internal(dev, &tf, NULL, DMA_NONE, NULL, 0);
9b847548 4543 if (err)
f15a1daf
TH
4544 ata_dev_printk(dev, KERN_ERR, "%s: ata command failed: %d\n",
4545 __FUNCTION__, err);
9b847548
JA
4546
4547 return err;
4548}
4549
3373efd8 4550static int ata_flush_cache(struct ata_device *dev)
9b847548
JA
4551{
4552 u8 cmd;
4553
4554 if (!ata_try_flush_cache(dev))
4555 return 0;
4556
4557 if (ata_id_has_flush_ext(dev->id))
4558 cmd = ATA_CMD_FLUSH_EXT;
4559 else
4560 cmd = ATA_CMD_FLUSH;
4561
3373efd8 4562 return ata_do_simple_cmd(dev, cmd);
9b847548
JA
4563}
4564
3373efd8 4565static int ata_standby_drive(struct ata_device *dev)
9b847548 4566{
3373efd8 4567 return ata_do_simple_cmd(dev, ATA_CMD_STANDBYNOW1);
9b847548
JA
4568}
4569
3373efd8 4570static int ata_start_drive(struct ata_device *dev)
9b847548 4571{
3373efd8 4572 return ata_do_simple_cmd(dev, ATA_CMD_IDLEIMMEDIATE);
9b847548
JA
4573}
4574
4575/**
4576 * ata_device_resume - wakeup a previously suspended devices
c893a3ae 4577 * @dev: the device to resume
9b847548
JA
4578 *
4579 * Kick the drive back into action, by sending it an idle immediate
4580 * command and making sure its transfer mode matches between drive
4581 * and host.
4582 *
4583 */
3373efd8 4584int ata_device_resume(struct ata_device *dev)
9b847548 4585{
3373efd8
TH
4586 struct ata_port *ap = dev->ap;
4587
9b847548 4588 if (ap->flags & ATA_FLAG_SUSPENDED) {
e82cbdb9 4589 struct ata_device *failed_dev;
9b847548 4590 ap->flags &= ~ATA_FLAG_SUSPENDED;
e82cbdb9 4591 while (ata_set_mode(ap, &failed_dev))
3373efd8 4592 ata_dev_disable(failed_dev);
9b847548 4593 }
e1211e3f 4594 if (!ata_dev_enabled(dev))
9b847548
JA
4595 return 0;
4596 if (dev->class == ATA_DEV_ATA)
3373efd8 4597 ata_start_drive(dev);
9b847548
JA
4598
4599 return 0;
4600}
4601
4602/**
4603 * ata_device_suspend - prepare a device for suspend
c893a3ae 4604 * @dev: the device to suspend
9b847548
JA
4605 *
4606 * Flush the cache on the drive, if appropriate, then issue a
4607 * standbynow command.
9b847548 4608 */
3373efd8 4609int ata_device_suspend(struct ata_device *dev, pm_message_t state)
9b847548 4610{
3373efd8
TH
4611 struct ata_port *ap = dev->ap;
4612
e1211e3f 4613 if (!ata_dev_enabled(dev))
9b847548
JA
4614 return 0;
4615 if (dev->class == ATA_DEV_ATA)
3373efd8 4616 ata_flush_cache(dev);
9b847548 4617
082776e4 4618 if (state.event != PM_EVENT_FREEZE)
3373efd8 4619 ata_standby_drive(dev);
9b847548
JA
4620 ap->flags |= ATA_FLAG_SUSPENDED;
4621 return 0;
4622}
4623
c893a3ae
RD
4624/**
4625 * ata_port_start - Set port up for dma.
4626 * @ap: Port to initialize
4627 *
4628 * Called just after data structures for each port are
4629 * initialized. Allocates space for PRD table.
4630 *
4631 * May be used as the port_start() entry in ata_port_operations.
4632 *
4633 * LOCKING:
4634 * Inherited from caller.
4635 */
4636
1da177e4
LT
4637int ata_port_start (struct ata_port *ap)
4638{
2f1f610b 4639 struct device *dev = ap->dev;
6037d6bb 4640 int rc;
1da177e4
LT
4641
4642 ap->prd = dma_alloc_coherent(dev, ATA_PRD_TBL_SZ, &ap->prd_dma, GFP_KERNEL);
4643 if (!ap->prd)
4644 return -ENOMEM;
4645
6037d6bb
JG
4646 rc = ata_pad_alloc(ap, dev);
4647 if (rc) {
cedc9a47 4648 dma_free_coherent(dev, ATA_PRD_TBL_SZ, ap->prd, ap->prd_dma);
6037d6bb 4649 return rc;
cedc9a47
JG
4650 }
4651
1da177e4
LT
4652 DPRINTK("prd alloc, virt %p, dma %llx\n", ap->prd, (unsigned long long) ap->prd_dma);
4653
4654 return 0;
4655}
4656
0baab86b
EF
4657
4658/**
4659 * ata_port_stop - Undo ata_port_start()
4660 * @ap: Port to shut down
4661 *
4662 * Frees the PRD table.
4663 *
4664 * May be used as the port_stop() entry in ata_port_operations.
4665 *
4666 * LOCKING:
6f0ef4fa 4667 * Inherited from caller.
0baab86b
EF
4668 */
4669
1da177e4
LT
4670void ata_port_stop (struct ata_port *ap)
4671{
2f1f610b 4672 struct device *dev = ap->dev;
1da177e4
LT
4673
4674 dma_free_coherent(dev, ATA_PRD_TBL_SZ, ap->prd, ap->prd_dma);
6037d6bb 4675 ata_pad_free(ap, dev);
1da177e4
LT
4676}
4677
aa8f0dc6
JG
4678void ata_host_stop (struct ata_host_set *host_set)
4679{
4680 if (host_set->mmio_base)
4681 iounmap(host_set->mmio_base);
4682}
4683
4684
1da177e4
LT
4685/**
4686 * ata_host_remove - Unregister SCSI host structure with upper layers
4687 * @ap: Port to unregister
4688 * @do_unregister: 1 if we fully unregister, 0 to just stop the port
4689 *
4690 * LOCKING:
6f0ef4fa 4691 * Inherited from caller.
1da177e4
LT
4692 */
4693
4694static void ata_host_remove(struct ata_port *ap, unsigned int do_unregister)
4695{
4696 struct Scsi_Host *sh = ap->host;
4697
4698 DPRINTK("ENTER\n");
4699
4700 if (do_unregister)
4701 scsi_remove_host(sh);
4702
4703 ap->ops->port_stop(ap);
4704}
4705
4706/**
4707 * ata_host_init - Initialize an ata_port structure
4708 * @ap: Structure to initialize
4709 * @host: associated SCSI mid-layer structure
4710 * @host_set: Collection of hosts to which @ap belongs
4711 * @ent: Probe information provided by low-level driver
4712 * @port_no: Port number associated with this ata_port
4713 *
0cba632b
JG
4714 * Initialize a new ata_port structure, and its associated
4715 * scsi_host.
4716 *
1da177e4 4717 * LOCKING:
0cba632b 4718 * Inherited from caller.
1da177e4
LT
4719 */
4720
4721static void ata_host_init(struct ata_port *ap, struct Scsi_Host *host,
4722 struct ata_host_set *host_set,
057ace5e 4723 const struct ata_probe_ent *ent, unsigned int port_no)
1da177e4
LT
4724{
4725 unsigned int i;
4726
4727 host->max_id = 16;
4728 host->max_lun = 1;
4729 host->max_channel = 1;
4730 host->unique_id = ata_unique_id++;
4731 host->max_cmd_len = 12;
12413197 4732
198e0fed 4733 ap->flags = ATA_FLAG_DISABLED;
1da177e4
LT
4734 ap->id = host->unique_id;
4735 ap->host = host;
4736 ap->ctl = ATA_DEVCTL_OBS;
4737 ap->host_set = host_set;
2f1f610b 4738 ap->dev = ent->dev;
1da177e4
LT
4739 ap->port_no = port_no;
4740 ap->hard_port_no =
4741 ent->legacy_mode ? ent->hard_port_no : port_no;
4742 ap->pio_mask = ent->pio_mask;
4743 ap->mwdma_mask = ent->mwdma_mask;
4744 ap->udma_mask = ent->udma_mask;
4745 ap->flags |= ent->host_flags;
4746 ap->ops = ent->port_ops;
1c3fae4d 4747 ap->sata_spd_limit = UINT_MAX;
1da177e4
LT
4748 ap->active_tag = ATA_TAG_POISON;
4749 ap->last_ctl = 0xFF;
4750
86e45b6b 4751 INIT_WORK(&ap->port_task, NULL, NULL);
a72ec4ce 4752 INIT_LIST_HEAD(&ap->eh_done_q);
1da177e4 4753
838df628
TH
4754 /* set cable type */
4755 ap->cbl = ATA_CBL_NONE;
4756 if (ap->flags & ATA_FLAG_SATA)
4757 ap->cbl = ATA_CBL_SATA;
4758
acf356b1
TH
4759 for (i = 0; i < ATA_MAX_DEVICES; i++) {
4760 struct ata_device *dev = &ap->device[i];
38d87234 4761 dev->ap = ap;
acf356b1
TH
4762 dev->devno = i;
4763 dev->pio_mask = UINT_MAX;
4764 dev->mwdma_mask = UINT_MAX;
4765 dev->udma_mask = UINT_MAX;
4766 }
1da177e4
LT
4767
4768#ifdef ATA_IRQ_TRAP
4769 ap->stats.unhandled_irq = 1;
4770 ap->stats.idle_irq = 1;
4771#endif
4772
4773 memcpy(&ap->ioaddr, &ent->port[port_no], sizeof(struct ata_ioports));
4774}
4775
4776/**
4777 * ata_host_add - Attach low-level ATA driver to system
4778 * @ent: Information provided by low-level driver
4779 * @host_set: Collections of ports to which we add
4780 * @port_no: Port number associated with this host
4781 *
0cba632b
JG
4782 * Attach low-level ATA driver to system.
4783 *
1da177e4 4784 * LOCKING:
0cba632b 4785 * PCI/etc. bus probe sem.
1da177e4
LT
4786 *
4787 * RETURNS:
0cba632b 4788 * New ata_port on success, for NULL on error.
1da177e4
LT
4789 */
4790
057ace5e 4791static struct ata_port * ata_host_add(const struct ata_probe_ent *ent,
1da177e4
LT
4792 struct ata_host_set *host_set,
4793 unsigned int port_no)
4794{
4795 struct Scsi_Host *host;
4796 struct ata_port *ap;
4797 int rc;
4798
4799 DPRINTK("ENTER\n");
aec5c3c1
TH
4800
4801 if (!ent->port_ops->probe_reset &&
4802 !(ent->host_flags & (ATA_FLAG_SATA_RESET | ATA_FLAG_SRST))) {
4803 printk(KERN_ERR "ata%u: no reset mechanism available\n",
4804 port_no);
4805 return NULL;
4806 }
4807
1da177e4
LT
4808 host = scsi_host_alloc(ent->sht, sizeof(struct ata_port));
4809 if (!host)
4810 return NULL;
4811
30afc84c
TH
4812 host->transportt = &ata_scsi_transport_template;
4813
35bb94b1 4814 ap = ata_shost_to_port(host);
1da177e4
LT
4815
4816 ata_host_init(ap, host, host_set, ent, port_no);
4817
4818 rc = ap->ops->port_start(ap);
4819 if (rc)
4820 goto err_out;
4821
4822 return ap;
4823
4824err_out:
4825 scsi_host_put(host);
4826 return NULL;
4827}
4828
4829/**
0cba632b
JG
4830 * ata_device_add - Register hardware device with ATA and SCSI layers
4831 * @ent: Probe information describing hardware device to be registered
4832 *
4833 * This function processes the information provided in the probe
4834 * information struct @ent, allocates the necessary ATA and SCSI
4835 * host information structures, initializes them, and registers
4836 * everything with requisite kernel subsystems.
4837 *
4838 * This function requests irqs, probes the ATA bus, and probes
4839 * the SCSI bus.
1da177e4
LT
4840 *
4841 * LOCKING:
0cba632b 4842 * PCI/etc. bus probe sem.
1da177e4
LT
4843 *
4844 * RETURNS:
0cba632b 4845 * Number of ports registered. Zero on error (no ports registered).
1da177e4
LT
4846 */
4847
057ace5e 4848int ata_device_add(const struct ata_probe_ent *ent)
1da177e4
LT
4849{
4850 unsigned int count = 0, i;
4851 struct device *dev = ent->dev;
4852 struct ata_host_set *host_set;
4853
4854 DPRINTK("ENTER\n");
4855 /* alloc a container for our list of ATA ports (buses) */
57f3bda8 4856 host_set = kzalloc(sizeof(struct ata_host_set) +
1da177e4
LT
4857 (ent->n_ports * sizeof(void *)), GFP_KERNEL);
4858 if (!host_set)
4859 return 0;
1da177e4
LT
4860 spin_lock_init(&host_set->lock);
4861
4862 host_set->dev = dev;
4863 host_set->n_ports = ent->n_ports;
4864 host_set->irq = ent->irq;
4865 host_set->mmio_base = ent->mmio_base;
4866 host_set->private_data = ent->private_data;
4867 host_set->ops = ent->port_ops;
5444a6f4 4868 host_set->flags = ent->host_set_flags;
1da177e4
LT
4869
4870 /* register each port bound to this device */
4871 for (i = 0; i < ent->n_ports; i++) {
4872 struct ata_port *ap;
4873 unsigned long xfer_mode_mask;
4874
4875 ap = ata_host_add(ent, host_set, i);
4876 if (!ap)
4877 goto err_out;
4878
4879 host_set->ports[i] = ap;
4880 xfer_mode_mask =(ap->udma_mask << ATA_SHIFT_UDMA) |
4881 (ap->mwdma_mask << ATA_SHIFT_MWDMA) |
4882 (ap->pio_mask << ATA_SHIFT_PIO);
4883
4884 /* print per-port info to dmesg */
f15a1daf
TH
4885 ata_port_printk(ap, KERN_INFO, "%cATA max %s cmd 0x%lX "
4886 "ctl 0x%lX bmdma 0x%lX irq %lu\n",
4887 ap->flags & ATA_FLAG_SATA ? 'S' : 'P',
4888 ata_mode_string(xfer_mode_mask),
4889 ap->ioaddr.cmd_addr,
4890 ap->ioaddr.ctl_addr,
4891 ap->ioaddr.bmdma_addr,
4892 ent->irq);
1da177e4
LT
4893
4894 ata_chk_status(ap);
4895 host_set->ops->irq_clear(ap);
4896 count++;
4897 }
4898
57f3bda8
RD
4899 if (!count)
4900 goto err_free_ret;
1da177e4
LT
4901
4902 /* obtain irq, that is shared between channels */
4903 if (request_irq(ent->irq, ent->port_ops->irq_handler, ent->irq_flags,
4904 DRV_NAME, host_set))
4905 goto err_out;
4906
4907 /* perform each probe synchronously */
4908 DPRINTK("probe begin\n");
4909 for (i = 0; i < count; i++) {
4910 struct ata_port *ap;
4911 int rc;
4912
4913 ap = host_set->ports[i];
4914
c893a3ae 4915 DPRINTK("ata%u: bus probe begin\n", ap->id);
1da177e4 4916 rc = ata_bus_probe(ap);
c893a3ae 4917 DPRINTK("ata%u: bus probe end\n", ap->id);
1da177e4
LT
4918
4919 if (rc) {
4920 /* FIXME: do something useful here?
4921 * Current libata behavior will
4922 * tear down everything when
4923 * the module is removed
4924 * or the h/w is unplugged.
4925 */
4926 }
4927
4928 rc = scsi_add_host(ap->host, dev);
4929 if (rc) {
f15a1daf 4930 ata_port_printk(ap, KERN_ERR, "scsi_add_host failed\n");
1da177e4
LT
4931 /* FIXME: do something useful here */
4932 /* FIXME: handle unconditional calls to
4933 * scsi_scan_host and ata_host_remove, below,
4934 * at the very least
4935 */
4936 }
4937 }
4938
4939 /* probes are done, now scan each port's disk(s) */
c893a3ae 4940 DPRINTK("host probe begin\n");
1da177e4
LT
4941 for (i = 0; i < count; i++) {
4942 struct ata_port *ap = host_set->ports[i];
4943
644dd0cc 4944 ata_scsi_scan_host(ap);
1da177e4
LT
4945 }
4946
4947 dev_set_drvdata(dev, host_set);
4948
4949 VPRINTK("EXIT, returning %u\n", ent->n_ports);
4950 return ent->n_ports; /* success */
4951
4952err_out:
4953 for (i = 0; i < count; i++) {
4954 ata_host_remove(host_set->ports[i], 1);
4955 scsi_host_put(host_set->ports[i]->host);
4956 }
57f3bda8 4957err_free_ret:
1da177e4
LT
4958 kfree(host_set);
4959 VPRINTK("EXIT, returning 0\n");
4960 return 0;
4961}
4962
17b14451
AC
4963/**
4964 * ata_host_set_remove - PCI layer callback for device removal
4965 * @host_set: ATA host set that was removed
4966 *
2e9edbf8 4967 * Unregister all objects associated with this host set. Free those
17b14451
AC
4968 * objects.
4969 *
4970 * LOCKING:
4971 * Inherited from calling layer (may sleep).
4972 */
4973
17b14451
AC
4974void ata_host_set_remove(struct ata_host_set *host_set)
4975{
4976 struct ata_port *ap;
4977 unsigned int i;
4978
4979 for (i = 0; i < host_set->n_ports; i++) {
4980 ap = host_set->ports[i];
4981 scsi_remove_host(ap->host);
4982 }
4983
4984 free_irq(host_set->irq, host_set);
4985
4986 for (i = 0; i < host_set->n_ports; i++) {
4987 ap = host_set->ports[i];
4988
4989 ata_scsi_release(ap->host);
4990
4991 if ((ap->flags & ATA_FLAG_NO_LEGACY) == 0) {
4992 struct ata_ioports *ioaddr = &ap->ioaddr;
4993
4994 if (ioaddr->cmd_addr == 0x1f0)
4995 release_region(0x1f0, 8);
4996 else if (ioaddr->cmd_addr == 0x170)
4997 release_region(0x170, 8);
4998 }
4999
5000 scsi_host_put(ap->host);
5001 }
5002
5003 if (host_set->ops->host_stop)
5004 host_set->ops->host_stop(host_set);
5005
5006 kfree(host_set);
5007}
5008
1da177e4
LT
5009/**
5010 * ata_scsi_release - SCSI layer callback hook for host unload
5011 * @host: libata host to be unloaded
5012 *
5013 * Performs all duties necessary to shut down a libata port...
5014 * Kill port kthread, disable port, and release resources.
5015 *
5016 * LOCKING:
5017 * Inherited from SCSI layer.
5018 *
5019 * RETURNS:
5020 * One.
5021 */
5022
5023int ata_scsi_release(struct Scsi_Host *host)
5024{
35bb94b1 5025 struct ata_port *ap = ata_shost_to_port(host);
1da177e4
LT
5026
5027 DPRINTK("ENTER\n");
5028
5029 ap->ops->port_disable(ap);
5030 ata_host_remove(ap, 0);
5031
5032 DPRINTK("EXIT\n");
5033 return 1;
5034}
5035
5036/**
5037 * ata_std_ports - initialize ioaddr with standard port offsets.
5038 * @ioaddr: IO address structure to be initialized
0baab86b
EF
5039 *
5040 * Utility function which initializes data_addr, error_addr,
5041 * feature_addr, nsect_addr, lbal_addr, lbam_addr, lbah_addr,
5042 * device_addr, status_addr, and command_addr to standard offsets
5043 * relative to cmd_addr.
5044 *
5045 * Does not set ctl_addr, altstatus_addr, bmdma_addr, or scr_addr.
1da177e4 5046 */
0baab86b 5047
1da177e4
LT
5048void ata_std_ports(struct ata_ioports *ioaddr)
5049{
5050 ioaddr->data_addr = ioaddr->cmd_addr + ATA_REG_DATA;
5051 ioaddr->error_addr = ioaddr->cmd_addr + ATA_REG_ERR;
5052 ioaddr->feature_addr = ioaddr->cmd_addr + ATA_REG_FEATURE;
5053 ioaddr->nsect_addr = ioaddr->cmd_addr + ATA_REG_NSECT;
5054 ioaddr->lbal_addr = ioaddr->cmd_addr + ATA_REG_LBAL;
5055 ioaddr->lbam_addr = ioaddr->cmd_addr + ATA_REG_LBAM;
5056 ioaddr->lbah_addr = ioaddr->cmd_addr + ATA_REG_LBAH;
5057 ioaddr->device_addr = ioaddr->cmd_addr + ATA_REG_DEVICE;
5058 ioaddr->status_addr = ioaddr->cmd_addr + ATA_REG_STATUS;
5059 ioaddr->command_addr = ioaddr->cmd_addr + ATA_REG_CMD;
5060}
5061
0baab86b 5062
374b1873
JG
5063#ifdef CONFIG_PCI
5064
5065void ata_pci_host_stop (struct ata_host_set *host_set)
5066{
5067 struct pci_dev *pdev = to_pci_dev(host_set->dev);
5068
5069 pci_iounmap(pdev, host_set->mmio_base);
5070}
5071
1da177e4
LT
5072/**
5073 * ata_pci_remove_one - PCI layer callback for device removal
5074 * @pdev: PCI device that was removed
5075 *
5076 * PCI layer indicates to libata via this hook that
6f0ef4fa 5077 * hot-unplug or module unload event has occurred.
1da177e4
LT
5078 * Handle this by unregistering all objects associated
5079 * with this PCI device. Free those objects. Then finally
5080 * release PCI resources and disable device.
5081 *
5082 * LOCKING:
5083 * Inherited from PCI layer (may sleep).
5084 */
5085
5086void ata_pci_remove_one (struct pci_dev *pdev)
5087{
5088 struct device *dev = pci_dev_to_dev(pdev);
5089 struct ata_host_set *host_set = dev_get_drvdata(dev);
1da177e4 5090
17b14451 5091 ata_host_set_remove(host_set);
1da177e4
LT
5092 pci_release_regions(pdev);
5093 pci_disable_device(pdev);
5094 dev_set_drvdata(dev, NULL);
5095}
5096
5097/* move to PCI subsystem */
057ace5e 5098int pci_test_config_bits(struct pci_dev *pdev, const struct pci_bits *bits)
1da177e4
LT
5099{
5100 unsigned long tmp = 0;
5101
5102 switch (bits->width) {
5103 case 1: {
5104 u8 tmp8 = 0;
5105 pci_read_config_byte(pdev, bits->reg, &tmp8);
5106 tmp = tmp8;
5107 break;
5108 }
5109 case 2: {
5110 u16 tmp16 = 0;
5111 pci_read_config_word(pdev, bits->reg, &tmp16);
5112 tmp = tmp16;
5113 break;
5114 }
5115 case 4: {
5116 u32 tmp32 = 0;
5117 pci_read_config_dword(pdev, bits->reg, &tmp32);
5118 tmp = tmp32;
5119 break;
5120 }
5121
5122 default:
5123 return -EINVAL;
5124 }
5125
5126 tmp &= bits->mask;
5127
5128 return (tmp == bits->val) ? 1 : 0;
5129}
9b847548
JA
5130
5131int ata_pci_device_suspend(struct pci_dev *pdev, pm_message_t state)
5132{
5133 pci_save_state(pdev);
5134 pci_disable_device(pdev);
5135 pci_set_power_state(pdev, PCI_D3hot);
5136 return 0;
5137}
5138
5139int ata_pci_device_resume(struct pci_dev *pdev)
5140{
5141 pci_set_power_state(pdev, PCI_D0);
5142 pci_restore_state(pdev);
5143 pci_enable_device(pdev);
5144 pci_set_master(pdev);
5145 return 0;
5146}
1da177e4
LT
5147#endif /* CONFIG_PCI */
5148
5149
1da177e4
LT
5150static int __init ata_init(void)
5151{
5152 ata_wq = create_workqueue("ata");
5153 if (!ata_wq)
5154 return -ENOMEM;
5155
5156 printk(KERN_DEBUG "libata version " DRV_VERSION " loaded.\n");
5157 return 0;
5158}
5159
5160static void __exit ata_exit(void)
5161{
5162 destroy_workqueue(ata_wq);
5163}
5164
5165module_init(ata_init);
5166module_exit(ata_exit);
5167
67846b30
JG
5168static unsigned long ratelimit_time;
5169static spinlock_t ata_ratelimit_lock = SPIN_LOCK_UNLOCKED;
5170
5171int ata_ratelimit(void)
5172{
5173 int rc;
5174 unsigned long flags;
5175
5176 spin_lock_irqsave(&ata_ratelimit_lock, flags);
5177
5178 if (time_after(jiffies, ratelimit_time)) {
5179 rc = 1;
5180 ratelimit_time = jiffies + (HZ/5);
5181 } else
5182 rc = 0;
5183
5184 spin_unlock_irqrestore(&ata_ratelimit_lock, flags);
5185
5186 return rc;
5187}
5188
c22daff4
TH
5189/**
5190 * ata_wait_register - wait until register value changes
5191 * @reg: IO-mapped register
5192 * @mask: Mask to apply to read register value
5193 * @val: Wait condition
5194 * @interval_msec: polling interval in milliseconds
5195 * @timeout_msec: timeout in milliseconds
5196 *
5197 * Waiting for some bits of register to change is a common
5198 * operation for ATA controllers. This function reads 32bit LE
5199 * IO-mapped register @reg and tests for the following condition.
5200 *
5201 * (*@reg & mask) != val
5202 *
5203 * If the condition is met, it returns; otherwise, the process is
5204 * repeated after @interval_msec until timeout.
5205 *
5206 * LOCKING:
5207 * Kernel thread context (may sleep)
5208 *
5209 * RETURNS:
5210 * The final register value.
5211 */
5212u32 ata_wait_register(void __iomem *reg, u32 mask, u32 val,
5213 unsigned long interval_msec,
5214 unsigned long timeout_msec)
5215{
5216 unsigned long timeout;
5217 u32 tmp;
5218
5219 tmp = ioread32(reg);
5220
5221 /* Calculate timeout _after_ the first read to make sure
5222 * preceding writes reach the controller before starting to
5223 * eat away the timeout.
5224 */
5225 timeout = jiffies + (timeout_msec * HZ) / 1000;
5226
5227 while ((tmp & mask) == val && time_before(jiffies, timeout)) {
5228 msleep(interval_msec);
5229 tmp = ioread32(reg);
5230 }
5231
5232 return tmp;
5233}
5234
1da177e4
LT
5235/*
5236 * libata is essentially a library of internal helper functions for
5237 * low-level ATA host controller drivers. As such, the API/ABI is
5238 * likely to change as new drivers are added and updated.
5239 * Do not depend on ABI/API stability.
5240 */
5241
5242EXPORT_SYMBOL_GPL(ata_std_bios_param);
5243EXPORT_SYMBOL_GPL(ata_std_ports);
5244EXPORT_SYMBOL_GPL(ata_device_add);
17b14451 5245EXPORT_SYMBOL_GPL(ata_host_set_remove);
1da177e4
LT
5246EXPORT_SYMBOL_GPL(ata_sg_init);
5247EXPORT_SYMBOL_GPL(ata_sg_init_one);
76014427 5248EXPORT_SYMBOL_GPL(__ata_qc_complete);
1da177e4 5249EXPORT_SYMBOL_GPL(ata_qc_issue_prot);
1da177e4
LT
5250EXPORT_SYMBOL_GPL(ata_tf_load);
5251EXPORT_SYMBOL_GPL(ata_tf_read);
5252EXPORT_SYMBOL_GPL(ata_noop_dev_select);
5253EXPORT_SYMBOL_GPL(ata_std_dev_select);
5254EXPORT_SYMBOL_GPL(ata_tf_to_fis);
5255EXPORT_SYMBOL_GPL(ata_tf_from_fis);
5256EXPORT_SYMBOL_GPL(ata_check_status);
5257EXPORT_SYMBOL_GPL(ata_altstatus);
1da177e4
LT
5258EXPORT_SYMBOL_GPL(ata_exec_command);
5259EXPORT_SYMBOL_GPL(ata_port_start);
5260EXPORT_SYMBOL_GPL(ata_port_stop);
aa8f0dc6 5261EXPORT_SYMBOL_GPL(ata_host_stop);
1da177e4
LT
5262EXPORT_SYMBOL_GPL(ata_interrupt);
5263EXPORT_SYMBOL_GPL(ata_qc_prep);
e46834cd 5264EXPORT_SYMBOL_GPL(ata_noop_qc_prep);
1da177e4
LT
5265EXPORT_SYMBOL_GPL(ata_bmdma_setup);
5266EXPORT_SYMBOL_GPL(ata_bmdma_start);
5267EXPORT_SYMBOL_GPL(ata_bmdma_irq_clear);
5268EXPORT_SYMBOL_GPL(ata_bmdma_status);
5269EXPORT_SYMBOL_GPL(ata_bmdma_stop);
5270EXPORT_SYMBOL_GPL(ata_port_probe);
3c567b7d 5271EXPORT_SYMBOL_GPL(sata_set_spd);
1da177e4
LT
5272EXPORT_SYMBOL_GPL(sata_phy_reset);
5273EXPORT_SYMBOL_GPL(__sata_phy_reset);
5274EXPORT_SYMBOL_GPL(ata_bus_reset);
8a19ac89 5275EXPORT_SYMBOL_GPL(ata_std_probeinit);
c2bd5804
TH
5276EXPORT_SYMBOL_GPL(ata_std_softreset);
5277EXPORT_SYMBOL_GPL(sata_std_hardreset);
5278EXPORT_SYMBOL_GPL(ata_std_postreset);
5279EXPORT_SYMBOL_GPL(ata_std_probe_reset);
a62c0fc5 5280EXPORT_SYMBOL_GPL(ata_drive_probe_reset);
623a3128 5281EXPORT_SYMBOL_GPL(ata_dev_revalidate);
2e9edbf8
JG
5282EXPORT_SYMBOL_GPL(ata_dev_classify);
5283EXPORT_SYMBOL_GPL(ata_dev_pair);
1da177e4 5284EXPORT_SYMBOL_GPL(ata_port_disable);
67846b30 5285EXPORT_SYMBOL_GPL(ata_ratelimit);
c22daff4 5286EXPORT_SYMBOL_GPL(ata_wait_register);
6f8b9958 5287EXPORT_SYMBOL_GPL(ata_busy_sleep);
86e45b6b 5288EXPORT_SYMBOL_GPL(ata_port_queue_task);
1da177e4
LT
5289EXPORT_SYMBOL_GPL(ata_scsi_ioctl);
5290EXPORT_SYMBOL_GPL(ata_scsi_queuecmd);
1da177e4
LT
5291EXPORT_SYMBOL_GPL(ata_scsi_slave_config);
5292EXPORT_SYMBOL_GPL(ata_scsi_release);
5293EXPORT_SYMBOL_GPL(ata_host_intr);
34bf2170
TH
5294EXPORT_SYMBOL_GPL(sata_scr_valid);
5295EXPORT_SYMBOL_GPL(sata_scr_read);
5296EXPORT_SYMBOL_GPL(sata_scr_write);
5297EXPORT_SYMBOL_GPL(sata_scr_write_flush);
5298EXPORT_SYMBOL_GPL(ata_port_online);
5299EXPORT_SYMBOL_GPL(ata_port_offline);
6a62a04d
TH
5300EXPORT_SYMBOL_GPL(ata_id_string);
5301EXPORT_SYMBOL_GPL(ata_id_c_string);
1da177e4
LT
5302EXPORT_SYMBOL_GPL(ata_scsi_simulate);
5303
1bc4ccff 5304EXPORT_SYMBOL_GPL(ata_pio_need_iordy);
452503f9
AC
5305EXPORT_SYMBOL_GPL(ata_timing_compute);
5306EXPORT_SYMBOL_GPL(ata_timing_merge);
5307
1da177e4
LT
5308#ifdef CONFIG_PCI
5309EXPORT_SYMBOL_GPL(pci_test_config_bits);
374b1873 5310EXPORT_SYMBOL_GPL(ata_pci_host_stop);
1da177e4
LT
5311EXPORT_SYMBOL_GPL(ata_pci_init_native_mode);
5312EXPORT_SYMBOL_GPL(ata_pci_init_one);
5313EXPORT_SYMBOL_GPL(ata_pci_remove_one);
9b847548
JA
5314EXPORT_SYMBOL_GPL(ata_pci_device_suspend);
5315EXPORT_SYMBOL_GPL(ata_pci_device_resume);
67951ade
AC
5316EXPORT_SYMBOL_GPL(ata_pci_default_filter);
5317EXPORT_SYMBOL_GPL(ata_pci_clear_simplex);
1da177e4 5318#endif /* CONFIG_PCI */
9b847548
JA
5319
5320EXPORT_SYMBOL_GPL(ata_device_suspend);
5321EXPORT_SYMBOL_GPL(ata_device_resume);
5322EXPORT_SYMBOL_GPL(ata_scsi_device_suspend);
5323EXPORT_SYMBOL_GPL(ata_scsi_device_resume);
ece1d636 5324
ece1d636
TH
5325EXPORT_SYMBOL_GPL(ata_eng_timeout);
5326EXPORT_SYMBOL_GPL(ata_eh_qc_complete);
5327EXPORT_SYMBOL_GPL(ata_eh_qc_retry);