]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/pci/access.c
scm: lower SCM_MAX_FD
[net-next-2.6.git] / drivers / pci / access.c
CommitLineData
94e61088 1#include <linux/delay.h>
1da177e4
LT
2#include <linux/pci.h>
3#include <linux/module.h>
f6a57033 4#include <linux/sched.h>
5a0e3ad6 5#include <linux/slab.h>
1da177e4 6#include <linux/ioport.h>
7ea7e98f 7#include <linux/wait.h>
1da177e4 8
48b19148
AB
9#include "pci.h"
10
1da177e4
LT
11/*
12 * This interrupt-safe spinlock protects all accesses to PCI
13 * configuration space.
14 */
15
511dd98c 16static DEFINE_RAW_SPINLOCK(pci_lock);
1da177e4
LT
17
18/*
19 * Wrappers for all PCI configuration access functions. They just check
20 * alignment, do locking and call the low-level functions pointed to
21 * by pci_dev->ops.
22 */
23
24#define PCI_byte_BAD 0
25#define PCI_word_BAD (pos & 1)
26#define PCI_dword_BAD (pos & 3)
27
28#define PCI_OP_READ(size,type,len) \
29int pci_bus_read_config_##size \
30 (struct pci_bus *bus, unsigned int devfn, int pos, type *value) \
31{ \
32 int res; \
33 unsigned long flags; \
34 u32 data = 0; \
35 if (PCI_##size##_BAD) return PCIBIOS_BAD_REGISTER_NUMBER; \
511dd98c 36 raw_spin_lock_irqsave(&pci_lock, flags); \
1da177e4
LT
37 res = bus->ops->read(bus, devfn, pos, len, &data); \
38 *value = (type)data; \
511dd98c 39 raw_spin_unlock_irqrestore(&pci_lock, flags); \
1da177e4
LT
40 return res; \
41}
42
43#define PCI_OP_WRITE(size,type,len) \
44int pci_bus_write_config_##size \
45 (struct pci_bus *bus, unsigned int devfn, int pos, type value) \
46{ \
47 int res; \
48 unsigned long flags; \
49 if (PCI_##size##_BAD) return PCIBIOS_BAD_REGISTER_NUMBER; \
511dd98c 50 raw_spin_lock_irqsave(&pci_lock, flags); \
1da177e4 51 res = bus->ops->write(bus, devfn, pos, len, value); \
511dd98c 52 raw_spin_unlock_irqrestore(&pci_lock, flags); \
1da177e4
LT
53 return res; \
54}
55
56PCI_OP_READ(byte, u8, 1)
57PCI_OP_READ(word, u16, 2)
58PCI_OP_READ(dword, u32, 4)
59PCI_OP_WRITE(byte, u8, 1)
60PCI_OP_WRITE(word, u16, 2)
61PCI_OP_WRITE(dword, u32, 4)
62
63EXPORT_SYMBOL(pci_bus_read_config_byte);
64EXPORT_SYMBOL(pci_bus_read_config_word);
65EXPORT_SYMBOL(pci_bus_read_config_dword);
66EXPORT_SYMBOL(pci_bus_write_config_byte);
67EXPORT_SYMBOL(pci_bus_write_config_word);
68EXPORT_SYMBOL(pci_bus_write_config_dword);
e04b0ea2 69
a72b46c3
HY
70/**
71 * pci_bus_set_ops - Set raw operations of pci bus
72 * @bus: pci bus struct
73 * @ops: new raw operations
74 *
75 * Return previous raw operations
76 */
77struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops)
78{
79 struct pci_ops *old_ops;
80 unsigned long flags;
81
511dd98c 82 raw_spin_lock_irqsave(&pci_lock, flags);
a72b46c3
HY
83 old_ops = bus->ops;
84 bus->ops = ops;
511dd98c 85 raw_spin_unlock_irqrestore(&pci_lock, flags);
a72b46c3
HY
86 return old_ops;
87}
88EXPORT_SYMBOL(pci_bus_set_ops);
287d19ce
SH
89
90/**
91 * pci_read_vpd - Read one entry from Vital Product Data
92 * @dev: pci device struct
93 * @pos: offset in vpd space
94 * @count: number of bytes to read
95 * @buf: pointer to where to store result
96 *
97 */
98ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf)
99{
100 if (!dev->vpd || !dev->vpd->ops)
101 return -ENODEV;
102 return dev->vpd->ops->read(dev, pos, count, buf);
103}
104EXPORT_SYMBOL(pci_read_vpd);
105
106/**
107 * pci_write_vpd - Write entry to Vital Product Data
108 * @dev: pci device struct
109 * @pos: offset in vpd space
cffb2faf
RD
110 * @count: number of bytes to write
111 * @buf: buffer containing write data
287d19ce
SH
112 *
113 */
114ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf)
115{
116 if (!dev->vpd || !dev->vpd->ops)
117 return -ENODEV;
118 return dev->vpd->ops->write(dev, pos, count, buf);
119}
120EXPORT_SYMBOL(pci_write_vpd);
121
7ea7e98f
MW
122/*
123 * The following routines are to prevent the user from accessing PCI config
124 * space when it's unsafe to do so. Some devices require this during BIST and
125 * we're required to prevent it during D-state transitions.
126 *
127 * We have a bit per device to indicate it's blocked and a global wait queue
128 * for callers to sleep on until devices are unblocked.
129 */
130static DECLARE_WAIT_QUEUE_HEAD(pci_ucfg_wait);
e04b0ea2 131
7ea7e98f
MW
132static noinline void pci_wait_ucfg(struct pci_dev *dev)
133{
134 DECLARE_WAITQUEUE(wait, current);
135
136 __add_wait_queue(&pci_ucfg_wait, &wait);
137 do {
138 set_current_state(TASK_UNINTERRUPTIBLE);
511dd98c 139 raw_spin_unlock_irq(&pci_lock);
7ea7e98f 140 schedule();
511dd98c 141 raw_spin_lock_irq(&pci_lock);
7ea7e98f
MW
142 } while (dev->block_ucfg_access);
143 __remove_wait_queue(&pci_ucfg_wait, &wait);
e04b0ea2
BK
144}
145
146#define PCI_USER_READ_CONFIG(size,type) \
147int pci_user_read_config_##size \
148 (struct pci_dev *dev, int pos, type *val) \
149{ \
e04b0ea2
BK
150 int ret = 0; \
151 u32 data = -1; \
152 if (PCI_##size##_BAD) return PCIBIOS_BAD_REGISTER_NUMBER; \
511dd98c 153 raw_spin_lock_irq(&pci_lock); \
7ea7e98f
MW
154 if (unlikely(dev->block_ucfg_access)) pci_wait_ucfg(dev); \
155 ret = dev->bus->ops->read(dev->bus, dev->devfn, \
e04b0ea2 156 pos, sizeof(type), &data); \
511dd98c 157 raw_spin_unlock_irq(&pci_lock); \
e04b0ea2
BK
158 *val = (type)data; \
159 return ret; \
160}
161
162#define PCI_USER_WRITE_CONFIG(size,type) \
163int pci_user_write_config_##size \
164 (struct pci_dev *dev, int pos, type val) \
165{ \
e04b0ea2
BK
166 int ret = -EIO; \
167 if (PCI_##size##_BAD) return PCIBIOS_BAD_REGISTER_NUMBER; \
511dd98c 168 raw_spin_lock_irq(&pci_lock); \
7ea7e98f
MW
169 if (unlikely(dev->block_ucfg_access)) pci_wait_ucfg(dev); \
170 ret = dev->bus->ops->write(dev->bus, dev->devfn, \
e04b0ea2 171 pos, sizeof(type), val); \
511dd98c 172 raw_spin_unlock_irq(&pci_lock); \
e04b0ea2
BK
173 return ret; \
174}
175
176PCI_USER_READ_CONFIG(byte, u8)
177PCI_USER_READ_CONFIG(word, u16)
178PCI_USER_READ_CONFIG(dword, u32)
179PCI_USER_WRITE_CONFIG(byte, u8)
180PCI_USER_WRITE_CONFIG(word, u16)
181PCI_USER_WRITE_CONFIG(dword, u32)
182
94e61088
BH
183/* VPD access through PCI 2.2+ VPD capability */
184
185#define PCI_VPD_PCI22_SIZE (PCI_VPD_ADDR_MASK + 1)
186
187struct pci_vpd_pci22 {
188 struct pci_vpd base;
1120f8b8
SH
189 struct mutex lock;
190 u16 flag;
94e61088 191 bool busy;
1120f8b8 192 u8 cap;
94e61088
BH
193};
194
1120f8b8
SH
195/*
196 * Wait for last operation to complete.
197 * This code has to spin since there is no other notification from the PCI
198 * hardware. Since the VPD is often implemented by serial attachment to an
199 * EEPROM, it may take many milliseconds to complete.
200 */
94e61088
BH
201static int pci_vpd_pci22_wait(struct pci_dev *dev)
202{
203 struct pci_vpd_pci22 *vpd =
204 container_of(dev->vpd, struct pci_vpd_pci22, base);
1120f8b8
SH
205 unsigned long timeout = jiffies + HZ/20 + 2;
206 u16 status;
94e61088
BH
207 int ret;
208
209 if (!vpd->busy)
210 return 0;
211
94e61088 212 for (;;) {
1120f8b8 213 ret = pci_user_read_config_word(dev, vpd->cap + PCI_VPD_ADDR,
94e61088 214 &status);
1120f8b8 215 if (ret)
94e61088 216 return ret;
1120f8b8
SH
217
218 if ((status & PCI_VPD_ADDR_F) == vpd->flag) {
94e61088
BH
219 vpd->busy = false;
220 return 0;
221 }
1120f8b8 222
5030718e
PB
223 if (time_after(jiffies, timeout)) {
224 dev_printk(KERN_DEBUG, &dev->dev,
225 "vpd r/w failed. This is likely a firmware "
226 "bug on this device. Contact the card "
227 "vendor for a firmware update.");
94e61088 228 return -ETIMEDOUT;
5030718e 229 }
1120f8b8
SH
230 if (fatal_signal_pending(current))
231 return -EINTR;
232 if (!cond_resched())
233 udelay(10);
94e61088
BH
234 }
235}
236
287d19ce
SH
237static ssize_t pci_vpd_pci22_read(struct pci_dev *dev, loff_t pos, size_t count,
238 void *arg)
94e61088
BH
239{
240 struct pci_vpd_pci22 *vpd =
241 container_of(dev->vpd, struct pci_vpd_pci22, base);
287d19ce
SH
242 int ret;
243 loff_t end = pos + count;
244 u8 *buf = arg;
94e61088 245
287d19ce 246 if (pos < 0 || pos > vpd->base.len || end > vpd->base.len)
94e61088 247 return -EINVAL;
94e61088 248
1120f8b8
SH
249 if (mutex_lock_killable(&vpd->lock))
250 return -EINTR;
251
94e61088
BH
252 ret = pci_vpd_pci22_wait(dev);
253 if (ret < 0)
254 goto out;
1120f8b8 255
287d19ce
SH
256 while (pos < end) {
257 u32 val;
258 unsigned int i, skip;
259
260 ret = pci_user_write_config_word(dev, vpd->cap + PCI_VPD_ADDR,
261 pos & ~3);
262 if (ret < 0)
263 break;
264 vpd->busy = true;
265 vpd->flag = PCI_VPD_ADDR_F;
266 ret = pci_vpd_pci22_wait(dev);
267 if (ret < 0)
268 break;
269
270 ret = pci_user_read_config_dword(dev, vpd->cap + PCI_VPD_DATA, &val);
271 if (ret < 0)
272 break;
273
274 skip = pos & 3;
275 for (i = 0; i < sizeof(u32); i++) {
276 if (i >= skip) {
277 *buf++ = val;
278 if (++pos == end)
279 break;
280 }
281 val >>= 8;
282 }
283 }
94e61088 284out:
1120f8b8 285 mutex_unlock(&vpd->lock);
287d19ce 286 return ret ? ret : count;
94e61088
BH
287}
288
287d19ce
SH
289static ssize_t pci_vpd_pci22_write(struct pci_dev *dev, loff_t pos, size_t count,
290 const void *arg)
94e61088
BH
291{
292 struct pci_vpd_pci22 *vpd =
293 container_of(dev->vpd, struct pci_vpd_pci22, base);
287d19ce
SH
294 const u8 *buf = arg;
295 loff_t end = pos + count;
1120f8b8 296 int ret = 0;
94e61088 297
287d19ce 298 if (pos < 0 || (pos & 3) || (count & 3) || end > vpd->base.len)
94e61088
BH
299 return -EINVAL;
300
1120f8b8
SH
301 if (mutex_lock_killable(&vpd->lock))
302 return -EINTR;
287d19ce 303
94e61088
BH
304 ret = pci_vpd_pci22_wait(dev);
305 if (ret < 0)
306 goto out;
287d19ce
SH
307
308 while (pos < end) {
309 u32 val;
310
311 val = *buf++;
312 val |= *buf++ << 8;
313 val |= *buf++ << 16;
314 val |= *buf++ << 24;
315
316 ret = pci_user_write_config_dword(dev, vpd->cap + PCI_VPD_DATA, val);
317 if (ret < 0)
318 break;
319 ret = pci_user_write_config_word(dev, vpd->cap + PCI_VPD_ADDR,
320 pos | PCI_VPD_ADDR_F);
321 if (ret < 0)
322 break;
323
324 vpd->busy = true;
325 vpd->flag = 0;
326 ret = pci_vpd_pci22_wait(dev);
327
328 pos += sizeof(u32);
329 }
94e61088 330out:
1120f8b8 331 mutex_unlock(&vpd->lock);
287d19ce 332 return ret ? ret : count;
94e61088
BH
333}
334
94e61088
BH
335static void pci_vpd_pci22_release(struct pci_dev *dev)
336{
337 kfree(container_of(dev->vpd, struct pci_vpd_pci22, base));
338}
339
287d19ce 340static const struct pci_vpd_ops pci_vpd_pci22_ops = {
94e61088
BH
341 .read = pci_vpd_pci22_read,
342 .write = pci_vpd_pci22_write,
94e61088
BH
343 .release = pci_vpd_pci22_release,
344};
345
346int pci_vpd_pci22_init(struct pci_dev *dev)
347{
348 struct pci_vpd_pci22 *vpd;
349 u8 cap;
350
351 cap = pci_find_capability(dev, PCI_CAP_ID_VPD);
352 if (!cap)
353 return -ENODEV;
354 vpd = kzalloc(sizeof(*vpd), GFP_ATOMIC);
355 if (!vpd)
356 return -ENOMEM;
357
99cb233d 358 vpd->base.len = PCI_VPD_PCI22_SIZE;
94e61088 359 vpd->base.ops = &pci_vpd_pci22_ops;
1120f8b8 360 mutex_init(&vpd->lock);
94e61088
BH
361 vpd->cap = cap;
362 vpd->busy = false;
363 dev->vpd = &vpd->base;
364 return 0;
365}
366
db567943
SH
367/**
368 * pci_vpd_truncate - Set available Vital Product Data size
369 * @dev: pci device struct
370 * @size: available memory in bytes
371 *
372 * Adjust size of available VPD area.
373 */
374int pci_vpd_truncate(struct pci_dev *dev, size_t size)
375{
376 if (!dev->vpd)
377 return -EINVAL;
378
379 /* limited by the access method */
380 if (size > dev->vpd->len)
381 return -EINVAL;
382
383 dev->vpd->len = size;
d407e32e
AV
384 if (dev->vpd->attr)
385 dev->vpd->attr->size = size;
db567943
SH
386
387 return 0;
388}
389EXPORT_SYMBOL(pci_vpd_truncate);
390
e04b0ea2
BK
391/**
392 * pci_block_user_cfg_access - Block userspace PCI config reads/writes
393 * @dev: pci device struct
394 *
7ea7e98f
MW
395 * When user access is blocked, any reads or writes to config space will
396 * sleep until access is unblocked again. We don't allow nesting of
397 * block/unblock calls.
398 */
e04b0ea2
BK
399void pci_block_user_cfg_access(struct pci_dev *dev)
400{
401 unsigned long flags;
7ea7e98f 402 int was_blocked;
e04b0ea2 403
511dd98c 404 raw_spin_lock_irqsave(&pci_lock, flags);
7ea7e98f 405 was_blocked = dev->block_ucfg_access;
e04b0ea2 406 dev->block_ucfg_access = 1;
511dd98c 407 raw_spin_unlock_irqrestore(&pci_lock, flags);
7ea7e98f
MW
408
409 /* If we BUG() inside the pci_lock, we're guaranteed to hose
410 * the machine */
411 BUG_ON(was_blocked);
e04b0ea2
BK
412}
413EXPORT_SYMBOL_GPL(pci_block_user_cfg_access);
414
415/**
416 * pci_unblock_user_cfg_access - Unblock userspace PCI config reads/writes
417 * @dev: pci device struct
418 *
419 * This function allows userspace PCI config accesses to resume.
7ea7e98f 420 */
e04b0ea2
BK
421void pci_unblock_user_cfg_access(struct pci_dev *dev)
422{
423 unsigned long flags;
424
511dd98c 425 raw_spin_lock_irqsave(&pci_lock, flags);
7ea7e98f
MW
426
427 /* This indicates a problem in the caller, but we don't need
428 * to kill them, unlike a double-block above. */
429 WARN_ON(!dev->block_ucfg_access);
430
e04b0ea2 431 dev->block_ucfg_access = 0;
7ea7e98f 432 wake_up_all(&pci_ucfg_wait);
511dd98c 433 raw_spin_unlock_irqrestore(&pci_lock, flags);
e04b0ea2
BK
434}
435EXPORT_SYMBOL_GPL(pci_unblock_user_cfg_access);