]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/net/wireless/rt2x00/rt2800.h
rt2x00: Fix race between dma mapping and clearing rx entries in rt2800pci
[net-next-2.6.git] / drivers / net / wireless / rt2x00 / rt2800.h
CommitLineData
b54f78a8 1/*
9c9a0d14
GW
2 Copyright (C) 2004 - 2009 Ivo van Doorn <IvDoorn@gmail.com>
3 Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
4 Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
5 Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
6 Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
7 Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
8 Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
9 Copyright (C) 2009 Bart Zolnierkiewicz <bzolnier@gmail.com>
b54f78a8
BZ
10 <http://rt2x00.serialmonkey.com>
11
12 This program is free software; you can redistribute it and/or modify
13 it under the terms of the GNU General Public License as published by
14 the Free Software Foundation; either version 2 of the License, or
15 (at your option) any later version.
16
17 This program is distributed in the hope that it will be useful,
18 but WITHOUT ANY WARRANTY; without even the implied warranty of
19 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 GNU General Public License for more details.
21
22 You should have received a copy of the GNU General Public License
23 along with this program; if not, write to the
24 Free Software Foundation, Inc.,
25 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
26 */
27
28/*
29 Module: rt2800
30 Abstract: Data structures and registers for the rt2800 modules.
31 Supported chipsets: RT2800E, RT2800ED & RT2800U.
32 */
33
34#ifndef RT2800_H
35#define RT2800_H
36
37/*
38 * RF chip defines.
39 *
40 * RF2820 2.4G 2T3R
41 * RF2850 2.4G/5G 2T3R
42 * RF2720 2.4G 1T2R
43 * RF2750 2.4G/5G 1T2R
44 * RF3020 2.4G 1T1R
45 * RF2020 2.4G B/G
46 * RF3021 2.4G 1T2R
47 * RF3022 2.4G 2T2R
48 * RF3052 2.4G 2T2R
49 */
50#define RF2820 0x0001
51#define RF2850 0x0002
52#define RF2720 0x0003
53#define RF2750 0x0004
54#define RF3020 0x0005
55#define RF2020 0x0006
56#define RF3021 0x0007
57#define RF3022 0x0008
58#define RF3052 0x0009
fab799c3 59#define RF3320 0x000b
b54f78a8
BZ
60
61/*
8d0c9b65 62 * Chipset revisions.
b54f78a8 63 */
8d0c9b65
GW
64#define REV_RT2860C 0x0100
65#define REV_RT2860D 0x0101
8d0c9b65
GW
66#define REV_RT2872E 0x0200
67#define REV_RT3070E 0x0200
68#define REV_RT3070F 0x0201
69#define REV_RT3071E 0x0211
70#define REV_RT3090E 0x0211
71#define REV_RT3390E 0x0211
b54f78a8
BZ
72
73/*
74 * Signal information.
75 * Default offset is required for RSSI <-> dBm conversion.
76 */
74861922 77#define DEFAULT_RSSI_OFFSET 120
b54f78a8
BZ
78
79/*
80 * Register layout information.
81 */
82#define CSR_REG_BASE 0x1000
83#define CSR_REG_SIZE 0x0800
84#define EEPROM_BASE 0x0000
85#define EEPROM_SIZE 0x0110
86#define BBP_BASE 0x0000
87#define BBP_SIZE 0x0080
88#define RF_BASE 0x0004
89#define RF_SIZE 0x0010
90
91/*
92 * Number of TX queues.
93 */
94#define NUM_TX_QUEUES 4
95
96/*
fab799c3 97 * Registers.
b54f78a8
BZ
98 */
99
785c3c06
GW
100/*
101 * E2PROM_CSR: PCI EEPROM control register.
102 * RELOAD: Write 1 to reload eeprom content.
103 * TYPE: 0: 93c46, 1:93c66.
104 * LOAD_STATUS: 1:loading, 0:done.
105 */
106#define E2PROM_CSR 0x0004
107#define E2PROM_CSR_DATA_CLOCK FIELD32(0x00000001)
108#define E2PROM_CSR_CHIP_SELECT FIELD32(0x00000002)
109#define E2PROM_CSR_DATA_IN FIELD32(0x00000004)
110#define E2PROM_CSR_DATA_OUT FIELD32(0x00000008)
111#define E2PROM_CSR_TYPE FIELD32(0x00000030)
112#define E2PROM_CSR_LOAD_STATUS FIELD32(0x00000040)
113#define E2PROM_CSR_RELOAD FIELD32(0x00000080)
114
fab799c3
GW
115/*
116 * OPT_14: Unknown register used by rt3xxx devices.
117 */
118#define OPT_14_CSR 0x0114
119#define OPT_14_CSR_BIT0 FIELD32(0x00000001)
120
b54f78a8
BZ
121/*
122 * INT_SOURCE_CSR: Interrupt source register.
123 * Write one to clear corresponding bit.
0bdab171 124 * TX_FIFO_STATUS: FIFO Statistics is full, sw should read TX_STA_FIFO
b54f78a8
BZ
125 */
126#define INT_SOURCE_CSR 0x0200
127#define INT_SOURCE_CSR_RXDELAYINT FIELD32(0x00000001)
128#define INT_SOURCE_CSR_TXDELAYINT FIELD32(0x00000002)
129#define INT_SOURCE_CSR_RX_DONE FIELD32(0x00000004)
130#define INT_SOURCE_CSR_AC0_DMA_DONE FIELD32(0x00000008)
131#define INT_SOURCE_CSR_AC1_DMA_DONE FIELD32(0x00000010)
132#define INT_SOURCE_CSR_AC2_DMA_DONE FIELD32(0x00000020)
133#define INT_SOURCE_CSR_AC3_DMA_DONE FIELD32(0x00000040)
134#define INT_SOURCE_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
135#define INT_SOURCE_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
136#define INT_SOURCE_CSR_MCU_COMMAND FIELD32(0x00000200)
137#define INT_SOURCE_CSR_RXTX_COHERENT FIELD32(0x00000400)
138#define INT_SOURCE_CSR_TBTT FIELD32(0x00000800)
139#define INT_SOURCE_CSR_PRE_TBTT FIELD32(0x00001000)
140#define INT_SOURCE_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
141#define INT_SOURCE_CSR_AUTO_WAKEUP FIELD32(0x00004000)
142#define INT_SOURCE_CSR_GPTIMER FIELD32(0x00008000)
143#define INT_SOURCE_CSR_RX_COHERENT FIELD32(0x00010000)
144#define INT_SOURCE_CSR_TX_COHERENT FIELD32(0x00020000)
145
146/*
147 * INT_MASK_CSR: Interrupt MASK register. 1: the interrupt is mask OFF.
148 */
149#define INT_MASK_CSR 0x0204
150#define INT_MASK_CSR_RXDELAYINT FIELD32(0x00000001)
151#define INT_MASK_CSR_TXDELAYINT FIELD32(0x00000002)
152#define INT_MASK_CSR_RX_DONE FIELD32(0x00000004)
153#define INT_MASK_CSR_AC0_DMA_DONE FIELD32(0x00000008)
154#define INT_MASK_CSR_AC1_DMA_DONE FIELD32(0x00000010)
155#define INT_MASK_CSR_AC2_DMA_DONE FIELD32(0x00000020)
156#define INT_MASK_CSR_AC3_DMA_DONE FIELD32(0x00000040)
157#define INT_MASK_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
158#define INT_MASK_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
159#define INT_MASK_CSR_MCU_COMMAND FIELD32(0x00000200)
160#define INT_MASK_CSR_RXTX_COHERENT FIELD32(0x00000400)
161#define INT_MASK_CSR_TBTT FIELD32(0x00000800)
162#define INT_MASK_CSR_PRE_TBTT FIELD32(0x00001000)
163#define INT_MASK_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
164#define INT_MASK_CSR_AUTO_WAKEUP FIELD32(0x00004000)
165#define INT_MASK_CSR_GPTIMER FIELD32(0x00008000)
166#define INT_MASK_CSR_RX_COHERENT FIELD32(0x00010000)
167#define INT_MASK_CSR_TX_COHERENT FIELD32(0x00020000)
168
169/*
170 * WPDMA_GLO_CFG
171 */
172#define WPDMA_GLO_CFG 0x0208
173#define WPDMA_GLO_CFG_ENABLE_TX_DMA FIELD32(0x00000001)
174#define WPDMA_GLO_CFG_TX_DMA_BUSY FIELD32(0x00000002)
175#define WPDMA_GLO_CFG_ENABLE_RX_DMA FIELD32(0x00000004)
176#define WPDMA_GLO_CFG_RX_DMA_BUSY FIELD32(0x00000008)
177#define WPDMA_GLO_CFG_WP_DMA_BURST_SIZE FIELD32(0x00000030)
178#define WPDMA_GLO_CFG_TX_WRITEBACK_DONE FIELD32(0x00000040)
179#define WPDMA_GLO_CFG_BIG_ENDIAN FIELD32(0x00000080)
180#define WPDMA_GLO_CFG_RX_HDR_SCATTER FIELD32(0x0000ff00)
181#define WPDMA_GLO_CFG_HDR_SEG_LEN FIELD32(0xffff0000)
182
183/*
184 * WPDMA_RST_IDX
185 */
186#define WPDMA_RST_IDX 0x020c
187#define WPDMA_RST_IDX_DTX_IDX0 FIELD32(0x00000001)
188#define WPDMA_RST_IDX_DTX_IDX1 FIELD32(0x00000002)
189#define WPDMA_RST_IDX_DTX_IDX2 FIELD32(0x00000004)
190#define WPDMA_RST_IDX_DTX_IDX3 FIELD32(0x00000008)
191#define WPDMA_RST_IDX_DTX_IDX4 FIELD32(0x00000010)
192#define WPDMA_RST_IDX_DTX_IDX5 FIELD32(0x00000020)
193#define WPDMA_RST_IDX_DRX_IDX0 FIELD32(0x00010000)
194
195/*
196 * DELAY_INT_CFG
197 */
198#define DELAY_INT_CFG 0x0210
199#define DELAY_INT_CFG_RXMAX_PTIME FIELD32(0x000000ff)
200#define DELAY_INT_CFG_RXMAX_PINT FIELD32(0x00007f00)
201#define DELAY_INT_CFG_RXDLY_INT_EN FIELD32(0x00008000)
202#define DELAY_INT_CFG_TXMAX_PTIME FIELD32(0x00ff0000)
203#define DELAY_INT_CFG_TXMAX_PINT FIELD32(0x7f000000)
204#define DELAY_INT_CFG_TXDLY_INT_EN FIELD32(0x80000000)
205
206/*
207 * WMM_AIFSN_CFG: Aifsn for each EDCA AC
208 * AIFSN0: AC_BE
209 * AIFSN1: AC_BK
a4385213
BZ
210 * AIFSN2: AC_VI
211 * AIFSN3: AC_VO
b54f78a8
BZ
212 */
213#define WMM_AIFSN_CFG 0x0214
214#define WMM_AIFSN_CFG_AIFSN0 FIELD32(0x0000000f)
215#define WMM_AIFSN_CFG_AIFSN1 FIELD32(0x000000f0)
216#define WMM_AIFSN_CFG_AIFSN2 FIELD32(0x00000f00)
217#define WMM_AIFSN_CFG_AIFSN3 FIELD32(0x0000f000)
218
219/*
220 * WMM_CWMIN_CSR: CWmin for each EDCA AC
221 * CWMIN0: AC_BE
222 * CWMIN1: AC_BK
a4385213
BZ
223 * CWMIN2: AC_VI
224 * CWMIN3: AC_VO
b54f78a8
BZ
225 */
226#define WMM_CWMIN_CFG 0x0218
227#define WMM_CWMIN_CFG_CWMIN0 FIELD32(0x0000000f)
228#define WMM_CWMIN_CFG_CWMIN1 FIELD32(0x000000f0)
229#define WMM_CWMIN_CFG_CWMIN2 FIELD32(0x00000f00)
230#define WMM_CWMIN_CFG_CWMIN3 FIELD32(0x0000f000)
231
232/*
233 * WMM_CWMAX_CSR: CWmax for each EDCA AC
234 * CWMAX0: AC_BE
235 * CWMAX1: AC_BK
a4385213
BZ
236 * CWMAX2: AC_VI
237 * CWMAX3: AC_VO
b54f78a8
BZ
238 */
239#define WMM_CWMAX_CFG 0x021c
240#define WMM_CWMAX_CFG_CWMAX0 FIELD32(0x0000000f)
241#define WMM_CWMAX_CFG_CWMAX1 FIELD32(0x000000f0)
242#define WMM_CWMAX_CFG_CWMAX2 FIELD32(0x00000f00)
243#define WMM_CWMAX_CFG_CWMAX3 FIELD32(0x0000f000)
244
245/*
246 * AC_TXOP0: AC_BK/AC_BE TXOP register
247 * AC0TXOP: AC_BK in unit of 32us
248 * AC1TXOP: AC_BE in unit of 32us
249 */
250#define WMM_TXOP0_CFG 0x0220
251#define WMM_TXOP0_CFG_AC0TXOP FIELD32(0x0000ffff)
252#define WMM_TXOP0_CFG_AC1TXOP FIELD32(0xffff0000)
253
254/*
255 * AC_TXOP1: AC_VO/AC_VI TXOP register
256 * AC2TXOP: AC_VI in unit of 32us
257 * AC3TXOP: AC_VO in unit of 32us
258 */
259#define WMM_TXOP1_CFG 0x0224
260#define WMM_TXOP1_CFG_AC2TXOP FIELD32(0x0000ffff)
261#define WMM_TXOP1_CFG_AC3TXOP FIELD32(0xffff0000)
262
263/*
264 * GPIO_CTRL_CFG:
265 */
266#define GPIO_CTRL_CFG 0x0228
267#define GPIO_CTRL_CFG_BIT0 FIELD32(0x00000001)
268#define GPIO_CTRL_CFG_BIT1 FIELD32(0x00000002)
269#define GPIO_CTRL_CFG_BIT2 FIELD32(0x00000004)
270#define GPIO_CTRL_CFG_BIT3 FIELD32(0x00000008)
271#define GPIO_CTRL_CFG_BIT4 FIELD32(0x00000010)
272#define GPIO_CTRL_CFG_BIT5 FIELD32(0x00000020)
273#define GPIO_CTRL_CFG_BIT6 FIELD32(0x00000040)
274#define GPIO_CTRL_CFG_BIT7 FIELD32(0x00000080)
275#define GPIO_CTRL_CFG_BIT8 FIELD32(0x00000100)
276
277/*
278 * MCU_CMD_CFG
279 */
280#define MCU_CMD_CFG 0x022c
281
282/*
283 * AC_BK register offsets
284 */
285#define TX_BASE_PTR0 0x0230
286#define TX_MAX_CNT0 0x0234
287#define TX_CTX_IDX0 0x0238
288#define TX_DTX_IDX0 0x023c
289
290/*
291 * AC_BE register offsets
292 */
293#define TX_BASE_PTR1 0x0240
294#define TX_MAX_CNT1 0x0244
295#define TX_CTX_IDX1 0x0248
296#define TX_DTX_IDX1 0x024c
297
298/*
299 * AC_VI register offsets
300 */
301#define TX_BASE_PTR2 0x0250
302#define TX_MAX_CNT2 0x0254
303#define TX_CTX_IDX2 0x0258
304#define TX_DTX_IDX2 0x025c
305
306/*
307 * AC_VO register offsets
308 */
309#define TX_BASE_PTR3 0x0260
310#define TX_MAX_CNT3 0x0264
311#define TX_CTX_IDX3 0x0268
312#define TX_DTX_IDX3 0x026c
313
314/*
315 * HCCA register offsets
316 */
317#define TX_BASE_PTR4 0x0270
318#define TX_MAX_CNT4 0x0274
319#define TX_CTX_IDX4 0x0278
320#define TX_DTX_IDX4 0x027c
321
322/*
323 * MGMT register offsets
324 */
325#define TX_BASE_PTR5 0x0280
326#define TX_MAX_CNT5 0x0284
327#define TX_CTX_IDX5 0x0288
328#define TX_DTX_IDX5 0x028c
329
330/*
331 * RX register offsets
332 */
333#define RX_BASE_PTR 0x0290
334#define RX_MAX_CNT 0x0294
335#define RX_CRX_IDX 0x0298
336#define RX_DRX_IDX 0x029c
337
785c3c06
GW
338/*
339 * USB_DMA_CFG
340 * RX_BULK_AGG_TIMEOUT: Rx Bulk Aggregation TimeOut in unit of 33ns.
341 * RX_BULK_AGG_LIMIT: Rx Bulk Aggregation Limit in unit of 256 bytes.
342 * PHY_CLEAR: phy watch dog enable.
343 * TX_CLEAR: Clear USB DMA TX path.
344 * TXOP_HALT: Halt TXOP count down when TX buffer is full.
345 * RX_BULK_AGG_EN: Enable Rx Bulk Aggregation.
346 * RX_BULK_EN: Enable USB DMA Rx.
347 * TX_BULK_EN: Enable USB DMA Tx.
348 * EP_OUT_VALID: OUT endpoint data valid.
349 * RX_BUSY: USB DMA RX FSM busy.
350 * TX_BUSY: USB DMA TX FSM busy.
351 */
352#define USB_DMA_CFG 0x02a0
353#define USB_DMA_CFG_RX_BULK_AGG_TIMEOUT FIELD32(0x000000ff)
354#define USB_DMA_CFG_RX_BULK_AGG_LIMIT FIELD32(0x0000ff00)
355#define USB_DMA_CFG_PHY_CLEAR FIELD32(0x00010000)
356#define USB_DMA_CFG_TX_CLEAR FIELD32(0x00080000)
357#define USB_DMA_CFG_TXOP_HALT FIELD32(0x00100000)
358#define USB_DMA_CFG_RX_BULK_AGG_EN FIELD32(0x00200000)
359#define USB_DMA_CFG_RX_BULK_EN FIELD32(0x00400000)
360#define USB_DMA_CFG_TX_BULK_EN FIELD32(0x00800000)
361#define USB_DMA_CFG_EP_OUT_VALID FIELD32(0x3f000000)
362#define USB_DMA_CFG_RX_BUSY FIELD32(0x40000000)
363#define USB_DMA_CFG_TX_BUSY FIELD32(0x80000000)
364
365/*
366 * US_CYC_CNT
367 */
368#define US_CYC_CNT 0x02a4
369#define US_CYC_CNT_CLOCK_CYCLE FIELD32(0x000000ff)
370
b54f78a8
BZ
371/*
372 * PBF_SYS_CTRL
373 * HOST_RAM_WRITE: enable Host program ram write selection
374 */
375#define PBF_SYS_CTRL 0x0400
376#define PBF_SYS_CTRL_READY FIELD32(0x00000080)
377#define PBF_SYS_CTRL_HOST_RAM_WRITE FIELD32(0x00010000)
378
379/*
380 * HOST-MCU shared memory
381 */
382#define HOST_CMD_CSR 0x0404
383#define HOST_CMD_CSR_HOST_COMMAND FIELD32(0x000000ff)
384
385/*
386 * PBF registers
387 * Most are for debug. Driver doesn't touch PBF register.
388 */
389#define PBF_CFG 0x0408
390#define PBF_MAX_PCNT 0x040c
391#define PBF_CTRL 0x0410
392#define PBF_INT_STA 0x0414
393#define PBF_INT_ENA 0x0418
394
395/*
396 * BCN_OFFSET0:
397 */
398#define BCN_OFFSET0 0x042c
399#define BCN_OFFSET0_BCN0 FIELD32(0x000000ff)
400#define BCN_OFFSET0_BCN1 FIELD32(0x0000ff00)
401#define BCN_OFFSET0_BCN2 FIELD32(0x00ff0000)
402#define BCN_OFFSET0_BCN3 FIELD32(0xff000000)
403
404/*
405 * BCN_OFFSET1:
406 */
407#define BCN_OFFSET1 0x0430
408#define BCN_OFFSET1_BCN4 FIELD32(0x000000ff)
409#define BCN_OFFSET1_BCN5 FIELD32(0x0000ff00)
410#define BCN_OFFSET1_BCN6 FIELD32(0x00ff0000)
411#define BCN_OFFSET1_BCN7 FIELD32(0xff000000)
412
413/*
414 * PBF registers
415 * Most are for debug. Driver doesn't touch PBF register.
416 */
417#define TXRXQ_PCNT 0x0438
418#define PBF_DBG 0x043c
419
420/*
421 * RF registers
422 */
423#define RF_CSR_CFG 0x0500
424#define RF_CSR_CFG_DATA FIELD32(0x000000ff)
425#define RF_CSR_CFG_REGNUM FIELD32(0x00001f00)
426#define RF_CSR_CFG_WRITE FIELD32(0x00010000)
427#define RF_CSR_CFG_BUSY FIELD32(0x00020000)
428
30e84034
BZ
429/*
430 * EFUSE_CSR: RT30x0 EEPROM
431 */
432#define EFUSE_CTRL 0x0580
433#define EFUSE_CTRL_ADDRESS_IN FIELD32(0x03fe0000)
434#define EFUSE_CTRL_MODE FIELD32(0x000000c0)
435#define EFUSE_CTRL_KICK FIELD32(0x40000000)
436#define EFUSE_CTRL_PRESENT FIELD32(0x80000000)
437
438/*
439 * EFUSE_DATA0
440 */
441#define EFUSE_DATA0 0x0590
442
443/*
444 * EFUSE_DATA1
445 */
446#define EFUSE_DATA1 0x0594
447
448/*
449 * EFUSE_DATA2
450 */
451#define EFUSE_DATA2 0x0598
452
453/*
454 * EFUSE_DATA3
455 */
456#define EFUSE_DATA3 0x059c
457
fab799c3
GW
458/*
459 * LDO_CFG0
460 */
461#define LDO_CFG0 0x05d4
462#define LDO_CFG0_DELAY3 FIELD32(0x000000ff)
463#define LDO_CFG0_DELAY2 FIELD32(0x0000ff00)
464#define LDO_CFG0_DELAY1 FIELD32(0x00ff0000)
465#define LDO_CFG0_BGSEL FIELD32(0x03000000)
466#define LDO_CFG0_LDO_CORE_VLEVEL FIELD32(0x1c000000)
467#define LD0_CFG0_LDO25_LEVEL FIELD32(0x60000000)
468#define LDO_CFG0_LDO25_LARGEA FIELD32(0x80000000)
469
470/*
471 * GPIO_SWITCH
472 */
473#define GPIO_SWITCH 0x05dc
474#define GPIO_SWITCH_0 FIELD32(0x00000001)
475#define GPIO_SWITCH_1 FIELD32(0x00000002)
476#define GPIO_SWITCH_2 FIELD32(0x00000004)
477#define GPIO_SWITCH_3 FIELD32(0x00000008)
478#define GPIO_SWITCH_4 FIELD32(0x00000010)
479#define GPIO_SWITCH_5 FIELD32(0x00000020)
480#define GPIO_SWITCH_6 FIELD32(0x00000040)
481#define GPIO_SWITCH_7 FIELD32(0x00000080)
482
b54f78a8
BZ
483/*
484 * MAC Control/Status Registers(CSR).
485 * Some values are set in TU, whereas 1 TU == 1024 us.
486 */
487
488/*
489 * MAC_CSR0: ASIC revision number.
490 * ASIC_REV: 0
491 * ASIC_VER: 2860 or 2870
492 */
493#define MAC_CSR0 0x1000
49e721ec
GW
494#define MAC_CSR0_REVISION FIELD32(0x0000ffff)
495#define MAC_CSR0_CHIPSET FIELD32(0xffff0000)
b54f78a8
BZ
496
497/*
498 * MAC_SYS_CTRL:
499 */
500#define MAC_SYS_CTRL 0x1004
501#define MAC_SYS_CTRL_RESET_CSR FIELD32(0x00000001)
502#define MAC_SYS_CTRL_RESET_BBP FIELD32(0x00000002)
503#define MAC_SYS_CTRL_ENABLE_TX FIELD32(0x00000004)
504#define MAC_SYS_CTRL_ENABLE_RX FIELD32(0x00000008)
505#define MAC_SYS_CTRL_CONTINUOUS_TX FIELD32(0x00000010)
506#define MAC_SYS_CTRL_LOOPBACK FIELD32(0x00000020)
507#define MAC_SYS_CTRL_WLAN_HALT FIELD32(0x00000040)
508#define MAC_SYS_CTRL_RX_TIMESTAMP FIELD32(0x00000080)
509
510/*
511 * MAC_ADDR_DW0: STA MAC register 0
512 */
513#define MAC_ADDR_DW0 0x1008
514#define MAC_ADDR_DW0_BYTE0 FIELD32(0x000000ff)
515#define MAC_ADDR_DW0_BYTE1 FIELD32(0x0000ff00)
516#define MAC_ADDR_DW0_BYTE2 FIELD32(0x00ff0000)
517#define MAC_ADDR_DW0_BYTE3 FIELD32(0xff000000)
518
519/*
520 * MAC_ADDR_DW1: STA MAC register 1
521 * UNICAST_TO_ME_MASK:
522 * Used to mask off bits from byte 5 of the MAC address
523 * to determine the UNICAST_TO_ME bit for RX frames.
524 * The full mask is complemented by BSS_ID_MASK:
525 * MASK = BSS_ID_MASK & UNICAST_TO_ME_MASK
526 */
527#define MAC_ADDR_DW1 0x100c
528#define MAC_ADDR_DW1_BYTE4 FIELD32(0x000000ff)
529#define MAC_ADDR_DW1_BYTE5 FIELD32(0x0000ff00)
530#define MAC_ADDR_DW1_UNICAST_TO_ME_MASK FIELD32(0x00ff0000)
531
532/*
533 * MAC_BSSID_DW0: BSSID register 0
534 */
535#define MAC_BSSID_DW0 0x1010
536#define MAC_BSSID_DW0_BYTE0 FIELD32(0x000000ff)
537#define MAC_BSSID_DW0_BYTE1 FIELD32(0x0000ff00)
538#define MAC_BSSID_DW0_BYTE2 FIELD32(0x00ff0000)
539#define MAC_BSSID_DW0_BYTE3 FIELD32(0xff000000)
540
541/*
542 * MAC_BSSID_DW1: BSSID register 1
543 * BSS_ID_MASK:
544 * 0: 1-BSSID mode (BSS index = 0)
545 * 1: 2-BSSID mode (BSS index: Byte5, bit 0)
546 * 2: 4-BSSID mode (BSS index: byte5, bit 0 - 1)
547 * 3: 8-BSSID mode (BSS index: byte5, bit 0 - 2)
548 * This mask is used to mask off bits 0, 1 and 2 of byte 5 of the
549 * BSSID. This will make sure that those bits will be ignored
550 * when determining the MY_BSS of RX frames.
551 */
552#define MAC_BSSID_DW1 0x1014
553#define MAC_BSSID_DW1_BYTE4 FIELD32(0x000000ff)
554#define MAC_BSSID_DW1_BYTE5 FIELD32(0x0000ff00)
555#define MAC_BSSID_DW1_BSS_ID_MASK FIELD32(0x00030000)
556#define MAC_BSSID_DW1_BSS_BCN_NUM FIELD32(0x001c0000)
557
558/*
559 * MAX_LEN_CFG: Maximum frame length register.
560 * MAX_MPDU: rt2860b max 16k bytes
561 * MAX_PSDU: Maximum PSDU length
562 * (power factor) 0:2^13, 1:2^14, 2:2^15, 3:2^16
563 */
564#define MAX_LEN_CFG 0x1018
565#define MAX_LEN_CFG_MAX_MPDU FIELD32(0x00000fff)
566#define MAX_LEN_CFG_MAX_PSDU FIELD32(0x00003000)
567#define MAX_LEN_CFG_MIN_PSDU FIELD32(0x0000c000)
568#define MAX_LEN_CFG_MIN_MPDU FIELD32(0x000f0000)
569
570/*
571 * BBP_CSR_CFG: BBP serial control register
572 * VALUE: Register value to program into BBP
573 * REG_NUM: Selected BBP register
574 * READ_CONTROL: 0 write BBP, 1 read BBP
575 * BUSY: ASIC is busy executing BBP commands
576 * BBP_PAR_DUR: 0 4 MAC clocks, 1 8 MAC clocks
577 * BBP_RW_MODE: 0 serial, 1 paralell
578 */
579#define BBP_CSR_CFG 0x101c
580#define BBP_CSR_CFG_VALUE FIELD32(0x000000ff)
581#define BBP_CSR_CFG_REGNUM FIELD32(0x0000ff00)
582#define BBP_CSR_CFG_READ_CONTROL FIELD32(0x00010000)
583#define BBP_CSR_CFG_BUSY FIELD32(0x00020000)
584#define BBP_CSR_CFG_BBP_PAR_DUR FIELD32(0x00040000)
585#define BBP_CSR_CFG_BBP_RW_MODE FIELD32(0x00080000)
586
587/*
588 * RF_CSR_CFG0: RF control register
589 * REGID_AND_VALUE: Register value to program into RF
590 * BITWIDTH: Selected RF register
591 * STANDBYMODE: 0 high when standby, 1 low when standby
592 * SEL: 0 RF_LE0 activate, 1 RF_LE1 activate
593 * BUSY: ASIC is busy executing RF commands
594 */
595#define RF_CSR_CFG0 0x1020
596#define RF_CSR_CFG0_REGID_AND_VALUE FIELD32(0x00ffffff)
597#define RF_CSR_CFG0_BITWIDTH FIELD32(0x1f000000)
598#define RF_CSR_CFG0_REG_VALUE_BW FIELD32(0x1fffffff)
599#define RF_CSR_CFG0_STANDBYMODE FIELD32(0x20000000)
600#define RF_CSR_CFG0_SEL FIELD32(0x40000000)
601#define RF_CSR_CFG0_BUSY FIELD32(0x80000000)
602
603/*
604 * RF_CSR_CFG1: RF control register
605 * REGID_AND_VALUE: Register value to program into RF
606 * RFGAP: Gap between BB_CONTROL_RF and RF_LE
607 * 0: 3 system clock cycle (37.5usec)
608 * 1: 5 system clock cycle (62.5usec)
609 */
610#define RF_CSR_CFG1 0x1024
611#define RF_CSR_CFG1_REGID_AND_VALUE FIELD32(0x00ffffff)
612#define RF_CSR_CFG1_RFGAP FIELD32(0x1f000000)
613
614/*
615 * RF_CSR_CFG2: RF control register
616 * VALUE: Register value to program into RF
b54f78a8
BZ
617 */
618#define RF_CSR_CFG2 0x1028
619#define RF_CSR_CFG2_VALUE FIELD32(0x00ffffff)
620
621/*
622 * LED_CFG: LED control
623 * color LED's:
624 * 0: off
625 * 1: blinking upon TX2
626 * 2: periodic slow blinking
627 * 3: always on
628 * LED polarity:
629 * 0: active low
630 * 1: active high
631 */
632#define LED_CFG 0x102c
633#define LED_CFG_ON_PERIOD FIELD32(0x000000ff)
634#define LED_CFG_OFF_PERIOD FIELD32(0x0000ff00)
635#define LED_CFG_SLOW_BLINK_PERIOD FIELD32(0x003f0000)
636#define LED_CFG_R_LED_MODE FIELD32(0x03000000)
637#define LED_CFG_G_LED_MODE FIELD32(0x0c000000)
638#define LED_CFG_Y_LED_MODE FIELD32(0x30000000)
639#define LED_CFG_LED_POLAR FIELD32(0x40000000)
640
47ee3eb1
HS
641/*
642 * AMPDU_BA_WINSIZE: Force BlockAck window size
643 * FORCE_WINSIZE_ENABLE:
644 * 0: Disable forcing of BlockAck window size
645 * 1: Enable forcing of BlockAck window size, overwrites values BlockAck
646 * window size values in the TXWI
647 * FORCE_WINSIZE: BlockAck window size
648 */
649#define AMPDU_BA_WINSIZE 0x1040
650#define AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE FIELD32(0x00000020)
651#define AMPDU_BA_WINSIZE_FORCE_WINSIZE FIELD32(0x0000001f)
652
b54f78a8
BZ
653/*
654 * XIFS_TIME_CFG: MAC timing
655 * CCKM_SIFS_TIME: unit 1us. Applied after CCK RX/TX
656 * OFDM_SIFS_TIME: unit 1us. Applied after OFDM RX/TX
657 * OFDM_XIFS_TIME: unit 1us. Applied after OFDM RX
658 * when MAC doesn't reference BBP signal BBRXEND
659 * EIFS: unit 1us
660 * BB_RXEND_ENABLE: reference RXEND signal to begin XIFS defer
661 *
662 */
663#define XIFS_TIME_CFG 0x1100
664#define XIFS_TIME_CFG_CCKM_SIFS_TIME FIELD32(0x000000ff)
665#define XIFS_TIME_CFG_OFDM_SIFS_TIME FIELD32(0x0000ff00)
666#define XIFS_TIME_CFG_OFDM_XIFS_TIME FIELD32(0x000f0000)
667#define XIFS_TIME_CFG_EIFS FIELD32(0x1ff00000)
668#define XIFS_TIME_CFG_BB_RXEND_ENABLE FIELD32(0x20000000)
669
670/*
671 * BKOFF_SLOT_CFG:
672 */
673#define BKOFF_SLOT_CFG 0x1104
674#define BKOFF_SLOT_CFG_SLOT_TIME FIELD32(0x000000ff)
675#define BKOFF_SLOT_CFG_CC_DELAY_TIME FIELD32(0x0000ff00)
676
677/*
678 * NAV_TIME_CFG:
679 */
680#define NAV_TIME_CFG 0x1108
681#define NAV_TIME_CFG_SIFS FIELD32(0x000000ff)
682#define NAV_TIME_CFG_SLOT_TIME FIELD32(0x0000ff00)
683#define NAV_TIME_CFG_EIFS FIELD32(0x01ff0000)
684#define NAV_TIME_ZERO_SIFS FIELD32(0x02000000)
685
686/*
687 * CH_TIME_CFG: count as channel busy
688 */
689#define CH_TIME_CFG 0x110c
690
691/*
692 * PBF_LIFE_TIMER: TX/RX MPDU timestamp timer (free run) Unit: 1us
693 */
694#define PBF_LIFE_TIMER 0x1110
695
696/*
697 * BCN_TIME_CFG:
698 * BEACON_INTERVAL: in unit of 1/16 TU
699 * TSF_TICKING: Enable TSF auto counting
700 * TSF_SYNC: Enable TSF sync, 00: disable, 01: infra mode, 10: ad-hoc mode
701 * BEACON_GEN: Enable beacon generator
702 */
703#define BCN_TIME_CFG 0x1114
704#define BCN_TIME_CFG_BEACON_INTERVAL FIELD32(0x0000ffff)
705#define BCN_TIME_CFG_TSF_TICKING FIELD32(0x00010000)
706#define BCN_TIME_CFG_TSF_SYNC FIELD32(0x00060000)
707#define BCN_TIME_CFG_TBTT_ENABLE FIELD32(0x00080000)
708#define BCN_TIME_CFG_BEACON_GEN FIELD32(0x00100000)
709#define BCN_TIME_CFG_TX_TIME_COMPENSATE FIELD32(0xf0000000)
710
711/*
712 * TBTT_SYNC_CFG:
713 */
714#define TBTT_SYNC_CFG 0x1118
715
716/*
717 * TSF_TIMER_DW0: Local lsb TSF timer, read-only
718 */
719#define TSF_TIMER_DW0 0x111c
720#define TSF_TIMER_DW0_LOW_WORD FIELD32(0xffffffff)
721
722/*
723 * TSF_TIMER_DW1: Local msb TSF timer, read-only
724 */
725#define TSF_TIMER_DW1 0x1120
726#define TSF_TIMER_DW1_HIGH_WORD FIELD32(0xffffffff)
727
728/*
729 * TBTT_TIMER: TImer remains till next TBTT, read-only
730 */
731#define TBTT_TIMER 0x1124
732
733/*
9f926fb5
HS
734 * INT_TIMER_CFG: timer configuration
735 * PRE_TBTT_TIMER: leadtime to tbtt for pretbtt interrupt in units of 1/16 TU
736 * GP_TIMER: period of general purpose timer in units of 1/16 TU
b54f78a8
BZ
737 */
738#define INT_TIMER_CFG 0x1128
9f926fb5
HS
739#define INT_TIMER_CFG_PRE_TBTT_TIMER FIELD32(0x0000ffff)
740#define INT_TIMER_CFG_GP_TIMER FIELD32(0xffff0000)
b54f78a8
BZ
741
742/*
743 * INT_TIMER_EN: GP-timer and pre-tbtt Int enable
744 */
745#define INT_TIMER_EN 0x112c
9f926fb5
HS
746#define INT_TIMER_EN_PRE_TBTT_TIMER FIELD32(0x00000001)
747#define INT_TIMER_EN_GP_TIMER FIELD32(0x00000002)
b54f78a8
BZ
748
749/*
750 * CH_IDLE_STA: channel idle time
751 */
752#define CH_IDLE_STA 0x1130
753
754/*
755 * CH_BUSY_STA: channel busy time
756 */
757#define CH_BUSY_STA 0x1134
758
759/*
760 * MAC_STATUS_CFG:
761 * BBP_RF_BUSY: When set to 0, BBP and RF are stable.
762 * if 1 or higher one of the 2 registers is busy.
763 */
764#define MAC_STATUS_CFG 0x1200
765#define MAC_STATUS_CFG_BBP_RF_BUSY FIELD32(0x00000003)
766
767/*
768 * PWR_PIN_CFG:
769 */
770#define PWR_PIN_CFG 0x1204
771
772/*
773 * AUTOWAKEUP_CFG: Manual power control / status register
774 * TBCN_BEFORE_WAKE: ForceWake has high privilege than PutToSleep when both set
775 * AUTOWAKE: 0:sleep, 1:awake
776 */
777#define AUTOWAKEUP_CFG 0x1208
778#define AUTOWAKEUP_CFG_AUTO_LEAD_TIME FIELD32(0x000000ff)
779#define AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE FIELD32(0x00007f00)
780#define AUTOWAKEUP_CFG_AUTOWAKE FIELD32(0x00008000)
781
782/*
783 * EDCA_AC0_CFG:
784 */
785#define EDCA_AC0_CFG 0x1300
786#define EDCA_AC0_CFG_TX_OP FIELD32(0x000000ff)
787#define EDCA_AC0_CFG_AIFSN FIELD32(0x00000f00)
788#define EDCA_AC0_CFG_CWMIN FIELD32(0x0000f000)
789#define EDCA_AC0_CFG_CWMAX FIELD32(0x000f0000)
790
791/*
792 * EDCA_AC1_CFG:
793 */
794#define EDCA_AC1_CFG 0x1304
795#define EDCA_AC1_CFG_TX_OP FIELD32(0x000000ff)
796#define EDCA_AC1_CFG_AIFSN FIELD32(0x00000f00)
797#define EDCA_AC1_CFG_CWMIN FIELD32(0x0000f000)
798#define EDCA_AC1_CFG_CWMAX FIELD32(0x000f0000)
799
800/*
801 * EDCA_AC2_CFG:
802 */
803#define EDCA_AC2_CFG 0x1308
804#define EDCA_AC2_CFG_TX_OP FIELD32(0x000000ff)
805#define EDCA_AC2_CFG_AIFSN FIELD32(0x00000f00)
806#define EDCA_AC2_CFG_CWMIN FIELD32(0x0000f000)
807#define EDCA_AC2_CFG_CWMAX FIELD32(0x000f0000)
808
809/*
810 * EDCA_AC3_CFG:
811 */
812#define EDCA_AC3_CFG 0x130c
813#define EDCA_AC3_CFG_TX_OP FIELD32(0x000000ff)
814#define EDCA_AC3_CFG_AIFSN FIELD32(0x00000f00)
815#define EDCA_AC3_CFG_CWMIN FIELD32(0x0000f000)
816#define EDCA_AC3_CFG_CWMAX FIELD32(0x000f0000)
817
818/*
819 * EDCA_TID_AC_MAP:
820 */
821#define EDCA_TID_AC_MAP 0x1310
822
5e846004
HS
823/*
824 * TX_PWR_CFG:
825 */
826#define TX_PWR_CFG_RATE0 FIELD32(0x0000000f)
827#define TX_PWR_CFG_RATE1 FIELD32(0x000000f0)
828#define TX_PWR_CFG_RATE2 FIELD32(0x00000f00)
829#define TX_PWR_CFG_RATE3 FIELD32(0x0000f000)
830#define TX_PWR_CFG_RATE4 FIELD32(0x000f0000)
831#define TX_PWR_CFG_RATE5 FIELD32(0x00f00000)
832#define TX_PWR_CFG_RATE6 FIELD32(0x0f000000)
833#define TX_PWR_CFG_RATE7 FIELD32(0xf0000000)
834
b54f78a8
BZ
835/*
836 * TX_PWR_CFG_0:
837 */
838#define TX_PWR_CFG_0 0x1314
839#define TX_PWR_CFG_0_1MBS FIELD32(0x0000000f)
840#define TX_PWR_CFG_0_2MBS FIELD32(0x000000f0)
841#define TX_PWR_CFG_0_55MBS FIELD32(0x00000f00)
842#define TX_PWR_CFG_0_11MBS FIELD32(0x0000f000)
843#define TX_PWR_CFG_0_6MBS FIELD32(0x000f0000)
844#define TX_PWR_CFG_0_9MBS FIELD32(0x00f00000)
845#define TX_PWR_CFG_0_12MBS FIELD32(0x0f000000)
846#define TX_PWR_CFG_0_18MBS FIELD32(0xf0000000)
847
848/*
849 * TX_PWR_CFG_1:
850 */
851#define TX_PWR_CFG_1 0x1318
852#define TX_PWR_CFG_1_24MBS FIELD32(0x0000000f)
853#define TX_PWR_CFG_1_36MBS FIELD32(0x000000f0)
854#define TX_PWR_CFG_1_48MBS FIELD32(0x00000f00)
855#define TX_PWR_CFG_1_54MBS FIELD32(0x0000f000)
856#define TX_PWR_CFG_1_MCS0 FIELD32(0x000f0000)
857#define TX_PWR_CFG_1_MCS1 FIELD32(0x00f00000)
858#define TX_PWR_CFG_1_MCS2 FIELD32(0x0f000000)
859#define TX_PWR_CFG_1_MCS3 FIELD32(0xf0000000)
860
861/*
862 * TX_PWR_CFG_2:
863 */
864#define TX_PWR_CFG_2 0x131c
865#define TX_PWR_CFG_2_MCS4 FIELD32(0x0000000f)
866#define TX_PWR_CFG_2_MCS5 FIELD32(0x000000f0)
867#define TX_PWR_CFG_2_MCS6 FIELD32(0x00000f00)
868#define TX_PWR_CFG_2_MCS7 FIELD32(0x0000f000)
869#define TX_PWR_CFG_2_MCS8 FIELD32(0x000f0000)
870#define TX_PWR_CFG_2_MCS9 FIELD32(0x00f00000)
871#define TX_PWR_CFG_2_MCS10 FIELD32(0x0f000000)
872#define TX_PWR_CFG_2_MCS11 FIELD32(0xf0000000)
873
874/*
875 * TX_PWR_CFG_3:
876 */
877#define TX_PWR_CFG_3 0x1320
878#define TX_PWR_CFG_3_MCS12 FIELD32(0x0000000f)
879#define TX_PWR_CFG_3_MCS13 FIELD32(0x000000f0)
880#define TX_PWR_CFG_3_MCS14 FIELD32(0x00000f00)
881#define TX_PWR_CFG_3_MCS15 FIELD32(0x0000f000)
882#define TX_PWR_CFG_3_UKNOWN1 FIELD32(0x000f0000)
883#define TX_PWR_CFG_3_UKNOWN2 FIELD32(0x00f00000)
884#define TX_PWR_CFG_3_UKNOWN3 FIELD32(0x0f000000)
885#define TX_PWR_CFG_3_UKNOWN4 FIELD32(0xf0000000)
886
887/*
888 * TX_PWR_CFG_4:
889 */
890#define TX_PWR_CFG_4 0x1324
891#define TX_PWR_CFG_4_UKNOWN5 FIELD32(0x0000000f)
892#define TX_PWR_CFG_4_UKNOWN6 FIELD32(0x000000f0)
893#define TX_PWR_CFG_4_UKNOWN7 FIELD32(0x00000f00)
894#define TX_PWR_CFG_4_UKNOWN8 FIELD32(0x0000f000)
895
896/*
897 * TX_PIN_CFG:
898 */
899#define TX_PIN_CFG 0x1328
900#define TX_PIN_CFG_PA_PE_A0_EN FIELD32(0x00000001)
901#define TX_PIN_CFG_PA_PE_G0_EN FIELD32(0x00000002)
902#define TX_PIN_CFG_PA_PE_A1_EN FIELD32(0x00000004)
903#define TX_PIN_CFG_PA_PE_G1_EN FIELD32(0x00000008)
904#define TX_PIN_CFG_PA_PE_A0_POL FIELD32(0x00000010)
905#define TX_PIN_CFG_PA_PE_G0_POL FIELD32(0x00000020)
906#define TX_PIN_CFG_PA_PE_A1_POL FIELD32(0x00000040)
907#define TX_PIN_CFG_PA_PE_G1_POL FIELD32(0x00000080)
908#define TX_PIN_CFG_LNA_PE_A0_EN FIELD32(0x00000100)
909#define TX_PIN_CFG_LNA_PE_G0_EN FIELD32(0x00000200)
910#define TX_PIN_CFG_LNA_PE_A1_EN FIELD32(0x00000400)
911#define TX_PIN_CFG_LNA_PE_G1_EN FIELD32(0x00000800)
912#define TX_PIN_CFG_LNA_PE_A0_POL FIELD32(0x00001000)
913#define TX_PIN_CFG_LNA_PE_G0_POL FIELD32(0x00002000)
914#define TX_PIN_CFG_LNA_PE_A1_POL FIELD32(0x00004000)
915#define TX_PIN_CFG_LNA_PE_G1_POL FIELD32(0x00008000)
916#define TX_PIN_CFG_RFTR_EN FIELD32(0x00010000)
917#define TX_PIN_CFG_RFTR_POL FIELD32(0x00020000)
918#define TX_PIN_CFG_TRSW_EN FIELD32(0x00040000)
919#define TX_PIN_CFG_TRSW_POL FIELD32(0x00080000)
920
921/*
922 * TX_BAND_CFG: 0x1 use upper 20MHz, 0x0 use lower 20MHz
923 */
924#define TX_BAND_CFG 0x132c
a21ee724 925#define TX_BAND_CFG_HT40_MINUS FIELD32(0x00000001)
b54f78a8
BZ
926#define TX_BAND_CFG_A FIELD32(0x00000002)
927#define TX_BAND_CFG_BG FIELD32(0x00000004)
928
929/*
930 * TX_SW_CFG0:
931 */
932#define TX_SW_CFG0 0x1330
933
934/*
935 * TX_SW_CFG1:
936 */
937#define TX_SW_CFG1 0x1334
938
939/*
940 * TX_SW_CFG2:
941 */
942#define TX_SW_CFG2 0x1338
943
944/*
945 * TXOP_THRES_CFG:
946 */
947#define TXOP_THRES_CFG 0x133c
948
949/*
950 * TXOP_CTRL_CFG:
951 */
952#define TXOP_CTRL_CFG 0x1340
953
954/*
955 * TX_RTS_CFG:
956 * RTS_THRES: unit:byte
957 * RTS_FBK_EN: enable rts rate fallback
958 */
959#define TX_RTS_CFG 0x1344
960#define TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT FIELD32(0x000000ff)
961#define TX_RTS_CFG_RTS_THRES FIELD32(0x00ffff00)
962#define TX_RTS_CFG_RTS_FBK_EN FIELD32(0x01000000)
963
964/*
965 * TX_TIMEOUT_CFG:
966 * MPDU_LIFETIME: expiration time = 2^(9+MPDU LIFE TIME) us
967 * RX_ACK_TIMEOUT: unit:slot. Used for TX procedure
968 * TX_OP_TIMEOUT: TXOP timeout value for TXOP truncation.
969 * it is recommended that:
970 * (SLOT_TIME) > (TX_OP_TIMEOUT) > (RX_ACK_TIMEOUT)
971 */
972#define TX_TIMEOUT_CFG 0x1348
973#define TX_TIMEOUT_CFG_MPDU_LIFETIME FIELD32(0x000000f0)
974#define TX_TIMEOUT_CFG_RX_ACK_TIMEOUT FIELD32(0x0000ff00)
975#define TX_TIMEOUT_CFG_TX_OP_TIMEOUT FIELD32(0x00ff0000)
976
977/*
978 * TX_RTY_CFG:
979 * SHORT_RTY_LIMIT: short retry limit
980 * LONG_RTY_LIMIT: long retry limit
981 * LONG_RTY_THRE: Long retry threshoold
982 * NON_AGG_RTY_MODE: Non-Aggregate MPDU retry mode
983 * 0:expired by retry limit, 1: expired by mpdu life timer
984 * AGG_RTY_MODE: Aggregate MPDU retry mode
985 * 0:expired by retry limit, 1: expired by mpdu life timer
986 * TX_AUTO_FB_ENABLE: Tx retry PHY rate auto fallback enable
987 */
988#define TX_RTY_CFG 0x134c
989#define TX_RTY_CFG_SHORT_RTY_LIMIT FIELD32(0x000000ff)
990#define TX_RTY_CFG_LONG_RTY_LIMIT FIELD32(0x0000ff00)
991#define TX_RTY_CFG_LONG_RTY_THRE FIELD32(0x0fff0000)
992#define TX_RTY_CFG_NON_AGG_RTY_MODE FIELD32(0x10000000)
993#define TX_RTY_CFG_AGG_RTY_MODE FIELD32(0x20000000)
994#define TX_RTY_CFG_TX_AUTO_FB_ENABLE FIELD32(0x40000000)
995
996/*
997 * TX_LINK_CFG:
998 * REMOTE_MFB_LIFETIME: remote MFB life time. unit: 32us
999 * MFB_ENABLE: TX apply remote MFB 1:enable
1000 * REMOTE_UMFS_ENABLE: remote unsolicit MFB enable
1001 * 0: not apply remote remote unsolicit (MFS=7)
1002 * TX_MRQ_EN: MCS request TX enable
1003 * TX_RDG_EN: RDG TX enable
1004 * TX_CF_ACK_EN: Piggyback CF-ACK enable
1005 * REMOTE_MFB: remote MCS feedback
1006 * REMOTE_MFS: remote MCS feedback sequence number
1007 */
1008#define TX_LINK_CFG 0x1350
1009#define TX_LINK_CFG_REMOTE_MFB_LIFETIME FIELD32(0x000000ff)
1010#define TX_LINK_CFG_MFB_ENABLE FIELD32(0x00000100)
1011#define TX_LINK_CFG_REMOTE_UMFS_ENABLE FIELD32(0x00000200)
1012#define TX_LINK_CFG_TX_MRQ_EN FIELD32(0x00000400)
1013#define TX_LINK_CFG_TX_RDG_EN FIELD32(0x00000800)
1014#define TX_LINK_CFG_TX_CF_ACK_EN FIELD32(0x00001000)
1015#define TX_LINK_CFG_REMOTE_MFB FIELD32(0x00ff0000)
1016#define TX_LINK_CFG_REMOTE_MFS FIELD32(0xff000000)
1017
1018/*
1019 * HT_FBK_CFG0:
1020 */
1021#define HT_FBK_CFG0 0x1354
1022#define HT_FBK_CFG0_HTMCS0FBK FIELD32(0x0000000f)
1023#define HT_FBK_CFG0_HTMCS1FBK FIELD32(0x000000f0)
1024#define HT_FBK_CFG0_HTMCS2FBK FIELD32(0x00000f00)
1025#define HT_FBK_CFG0_HTMCS3FBK FIELD32(0x0000f000)
1026#define HT_FBK_CFG0_HTMCS4FBK FIELD32(0x000f0000)
1027#define HT_FBK_CFG0_HTMCS5FBK FIELD32(0x00f00000)
1028#define HT_FBK_CFG0_HTMCS6FBK FIELD32(0x0f000000)
1029#define HT_FBK_CFG0_HTMCS7FBK FIELD32(0xf0000000)
1030
1031/*
1032 * HT_FBK_CFG1:
1033 */
1034#define HT_FBK_CFG1 0x1358
1035#define HT_FBK_CFG1_HTMCS8FBK FIELD32(0x0000000f)
1036#define HT_FBK_CFG1_HTMCS9FBK FIELD32(0x000000f0)
1037#define HT_FBK_CFG1_HTMCS10FBK FIELD32(0x00000f00)
1038#define HT_FBK_CFG1_HTMCS11FBK FIELD32(0x0000f000)
1039#define HT_FBK_CFG1_HTMCS12FBK FIELD32(0x000f0000)
1040#define HT_FBK_CFG1_HTMCS13FBK FIELD32(0x00f00000)
1041#define HT_FBK_CFG1_HTMCS14FBK FIELD32(0x0f000000)
1042#define HT_FBK_CFG1_HTMCS15FBK FIELD32(0xf0000000)
1043
1044/*
1045 * LG_FBK_CFG0:
1046 */
1047#define LG_FBK_CFG0 0x135c
1048#define LG_FBK_CFG0_OFDMMCS0FBK FIELD32(0x0000000f)
1049#define LG_FBK_CFG0_OFDMMCS1FBK FIELD32(0x000000f0)
1050#define LG_FBK_CFG0_OFDMMCS2FBK FIELD32(0x00000f00)
1051#define LG_FBK_CFG0_OFDMMCS3FBK FIELD32(0x0000f000)
1052#define LG_FBK_CFG0_OFDMMCS4FBK FIELD32(0x000f0000)
1053#define LG_FBK_CFG0_OFDMMCS5FBK FIELD32(0x00f00000)
1054#define LG_FBK_CFG0_OFDMMCS6FBK FIELD32(0x0f000000)
1055#define LG_FBK_CFG0_OFDMMCS7FBK FIELD32(0xf0000000)
1056
1057/*
1058 * LG_FBK_CFG1:
1059 */
1060#define LG_FBK_CFG1 0x1360
1061#define LG_FBK_CFG0_CCKMCS0FBK FIELD32(0x0000000f)
1062#define LG_FBK_CFG0_CCKMCS1FBK FIELD32(0x000000f0)
1063#define LG_FBK_CFG0_CCKMCS2FBK FIELD32(0x00000f00)
1064#define LG_FBK_CFG0_CCKMCS3FBK FIELD32(0x0000f000)
1065
1066/*
1067 * CCK_PROT_CFG: CCK Protection
1068 * PROTECT_RATE: Protection control frame rate for CCK TX(RTS/CTS/CFEnd)
1069 * PROTECT_CTRL: Protection control frame type for CCK TX
1070 * 0:none, 1:RTS/CTS, 2:CTS-to-self
1071 * PROTECT_NAV: TXOP protection type for CCK TX
1072 * 0:none, 1:ShortNAVprotect, 2:LongNAVProtect
1073 * TX_OP_ALLOW_CCK: CCK TXOP allowance, 0:disallow
1074 * TX_OP_ALLOW_OFDM: CCK TXOP allowance, 0:disallow
1075 * TX_OP_ALLOW_MM20: CCK TXOP allowance, 0:disallow
1076 * TX_OP_ALLOW_MM40: CCK TXOP allowance, 0:disallow
1077 * TX_OP_ALLOW_GF20: CCK TXOP allowance, 0:disallow
1078 * TX_OP_ALLOW_GF40: CCK TXOP allowance, 0:disallow
1079 * RTS_TH_EN: RTS threshold enable on CCK TX
1080 */
1081#define CCK_PROT_CFG 0x1364
1082#define CCK_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1083#define CCK_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1084#define CCK_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1085#define CCK_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1086#define CCK_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1087#define CCK_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1088#define CCK_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1089#define CCK_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1090#define CCK_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1091#define CCK_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1092
1093/*
1094 * OFDM_PROT_CFG: OFDM Protection
1095 */
1096#define OFDM_PROT_CFG 0x1368
1097#define OFDM_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1098#define OFDM_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1099#define OFDM_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1100#define OFDM_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1101#define OFDM_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1102#define OFDM_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1103#define OFDM_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1104#define OFDM_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1105#define OFDM_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1106#define OFDM_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1107
1108/*
1109 * MM20_PROT_CFG: MM20 Protection
1110 */
1111#define MM20_PROT_CFG 0x136c
1112#define MM20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1113#define MM20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1114#define MM20_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1115#define MM20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1116#define MM20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1117#define MM20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1118#define MM20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1119#define MM20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1120#define MM20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1121#define MM20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1122
1123/*
1124 * MM40_PROT_CFG: MM40 Protection
1125 */
1126#define MM40_PROT_CFG 0x1370
1127#define MM40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1128#define MM40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1129#define MM40_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1130#define MM40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1131#define MM40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1132#define MM40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1133#define MM40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1134#define MM40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1135#define MM40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1136#define MM40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1137
1138/*
1139 * GF20_PROT_CFG: GF20 Protection
1140 */
1141#define GF20_PROT_CFG 0x1374
1142#define GF20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1143#define GF20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1144#define GF20_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1145#define GF20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1146#define GF20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1147#define GF20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1148#define GF20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1149#define GF20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1150#define GF20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1151#define GF20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1152
1153/*
1154 * GF40_PROT_CFG: GF40 Protection
1155 */
1156#define GF40_PROT_CFG 0x1378
1157#define GF40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1158#define GF40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1159#define GF40_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1160#define GF40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1161#define GF40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1162#define GF40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1163#define GF40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1164#define GF40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1165#define GF40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1166#define GF40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1167
1168/*
1169 * EXP_CTS_TIME:
1170 */
1171#define EXP_CTS_TIME 0x137c
1172
1173/*
1174 * EXP_ACK_TIME:
1175 */
1176#define EXP_ACK_TIME 0x1380
1177
1178/*
1179 * RX_FILTER_CFG: RX configuration register.
1180 */
1181#define RX_FILTER_CFG 0x1400
1182#define RX_FILTER_CFG_DROP_CRC_ERROR FIELD32(0x00000001)
1183#define RX_FILTER_CFG_DROP_PHY_ERROR FIELD32(0x00000002)
1184#define RX_FILTER_CFG_DROP_NOT_TO_ME FIELD32(0x00000004)
1185#define RX_FILTER_CFG_DROP_NOT_MY_BSSD FIELD32(0x00000008)
1186#define RX_FILTER_CFG_DROP_VER_ERROR FIELD32(0x00000010)
1187#define RX_FILTER_CFG_DROP_MULTICAST FIELD32(0x00000020)
1188#define RX_FILTER_CFG_DROP_BROADCAST FIELD32(0x00000040)
1189#define RX_FILTER_CFG_DROP_DUPLICATE FIELD32(0x00000080)
1190#define RX_FILTER_CFG_DROP_CF_END_ACK FIELD32(0x00000100)
1191#define RX_FILTER_CFG_DROP_CF_END FIELD32(0x00000200)
1192#define RX_FILTER_CFG_DROP_ACK FIELD32(0x00000400)
1193#define RX_FILTER_CFG_DROP_CTS FIELD32(0x00000800)
1194#define RX_FILTER_CFG_DROP_RTS FIELD32(0x00001000)
1195#define RX_FILTER_CFG_DROP_PSPOLL FIELD32(0x00002000)
1196#define RX_FILTER_CFG_DROP_BA FIELD32(0x00004000)
1197#define RX_FILTER_CFG_DROP_BAR FIELD32(0x00008000)
1198#define RX_FILTER_CFG_DROP_CNTL FIELD32(0x00010000)
1199
1200/*
1201 * AUTO_RSP_CFG:
1202 * AUTORESPONDER: 0: disable, 1: enable
1203 * BAC_ACK_POLICY: 0:long, 1:short preamble
1204 * CTS_40_MMODE: Response CTS 40MHz duplicate mode
1205 * CTS_40_MREF: Response CTS 40MHz duplicate mode
1206 * AR_PREAMBLE: Auto responder preamble 0:long, 1:short preamble
1207 * DUAL_CTS_EN: Power bit value in control frame
1208 * ACK_CTS_PSM_BIT:Power bit value in control frame
1209 */
1210#define AUTO_RSP_CFG 0x1404
1211#define AUTO_RSP_CFG_AUTORESPONDER FIELD32(0x00000001)
1212#define AUTO_RSP_CFG_BAC_ACK_POLICY FIELD32(0x00000002)
1213#define AUTO_RSP_CFG_CTS_40_MMODE FIELD32(0x00000004)
1214#define AUTO_RSP_CFG_CTS_40_MREF FIELD32(0x00000008)
1215#define AUTO_RSP_CFG_AR_PREAMBLE FIELD32(0x00000010)
1216#define AUTO_RSP_CFG_DUAL_CTS_EN FIELD32(0x00000040)
1217#define AUTO_RSP_CFG_ACK_CTS_PSM_BIT FIELD32(0x00000080)
1218
1219/*
1220 * LEGACY_BASIC_RATE:
1221 */
1222#define LEGACY_BASIC_RATE 0x1408
1223
1224/*
1225 * HT_BASIC_RATE:
1226 */
1227#define HT_BASIC_RATE 0x140c
1228
1229/*
1230 * HT_CTRL_CFG:
1231 */
1232#define HT_CTRL_CFG 0x1410
1233
1234/*
1235 * SIFS_COST_CFG:
1236 */
1237#define SIFS_COST_CFG 0x1414
1238
1239/*
1240 * RX_PARSER_CFG:
1241 * Set NAV for all received frames
1242 */
1243#define RX_PARSER_CFG 0x1418
1244
1245/*
1246 * TX_SEC_CNT0:
1247 */
1248#define TX_SEC_CNT0 0x1500
1249
1250/*
1251 * RX_SEC_CNT0:
1252 */
1253#define RX_SEC_CNT0 0x1504
1254
1255/*
1256 * CCMP_FC_MUTE:
1257 */
1258#define CCMP_FC_MUTE 0x1508
1259
1260/*
1261 * TXOP_HLDR_ADDR0:
1262 */
1263#define TXOP_HLDR_ADDR0 0x1600
1264
1265/*
1266 * TXOP_HLDR_ADDR1:
1267 */
1268#define TXOP_HLDR_ADDR1 0x1604
1269
1270/*
1271 * TXOP_HLDR_ET:
1272 */
1273#define TXOP_HLDR_ET 0x1608
1274
1275/*
1276 * QOS_CFPOLL_RA_DW0:
1277 */
1278#define QOS_CFPOLL_RA_DW0 0x160c
1279
1280/*
1281 * QOS_CFPOLL_RA_DW1:
1282 */
1283#define QOS_CFPOLL_RA_DW1 0x1610
1284
1285/*
1286 * QOS_CFPOLL_QC:
1287 */
1288#define QOS_CFPOLL_QC 0x1614
1289
1290/*
1291 * RX_STA_CNT0: RX PLCP error count & RX CRC error count
1292 */
1293#define RX_STA_CNT0 0x1700
1294#define RX_STA_CNT0_CRC_ERR FIELD32(0x0000ffff)
1295#define RX_STA_CNT0_PHY_ERR FIELD32(0xffff0000)
1296
1297/*
1298 * RX_STA_CNT1: RX False CCA count & RX LONG frame count
1299 */
1300#define RX_STA_CNT1 0x1704
1301#define RX_STA_CNT1_FALSE_CCA FIELD32(0x0000ffff)
1302#define RX_STA_CNT1_PLCP_ERR FIELD32(0xffff0000)
1303
1304/*
1305 * RX_STA_CNT2:
1306 */
1307#define RX_STA_CNT2 0x1708
1308#define RX_STA_CNT2_RX_DUPLI_COUNT FIELD32(0x0000ffff)
1309#define RX_STA_CNT2_RX_FIFO_OVERFLOW FIELD32(0xffff0000)
1310
1311/*
1312 * TX_STA_CNT0: TX Beacon count
1313 */
1314#define TX_STA_CNT0 0x170c
1315#define TX_STA_CNT0_TX_FAIL_COUNT FIELD32(0x0000ffff)
1316#define TX_STA_CNT0_TX_BEACON_COUNT FIELD32(0xffff0000)
1317
1318/*
1319 * TX_STA_CNT1: TX tx count
1320 */
1321#define TX_STA_CNT1 0x1710
1322#define TX_STA_CNT1_TX_SUCCESS FIELD32(0x0000ffff)
1323#define TX_STA_CNT1_TX_RETRANSMIT FIELD32(0xffff0000)
1324
1325/*
1326 * TX_STA_CNT2: TX tx count
1327 */
1328#define TX_STA_CNT2 0x1714
1329#define TX_STA_CNT2_TX_ZERO_LEN_COUNT FIELD32(0x0000ffff)
1330#define TX_STA_CNT2_TX_UNDER_FLOW_COUNT FIELD32(0xffff0000)
1331
1332/*
0856d9c0
HS
1333 * TX_STA_FIFO: TX Result for specific PID status fifo register.
1334 *
1335 * This register is implemented as FIFO with 16 entries in the HW. Each
1336 * register read fetches the next tx result. If the FIFO is full because
1337 * it wasn't read fast enough after the according interrupt (TX_FIFO_STATUS)
1338 * triggered, the hw seems to simply drop further tx results.
1339 *
1340 * VALID: 1: this tx result is valid
1341 * 0: no valid tx result -> driver should stop reading
1342 * PID_TYPE: The PID latched from the PID field in the TXWI, can be used
1343 * to match a frame with its tx result (even though the PID is
1344 * only 4 bits wide).
1345 * TX_SUCCESS: Indicates tx success (1) or failure (0)
1346 * TX_AGGRE: Indicates if the frame was part of an aggregate (1) or not (0)
1347 * TX_ACK_REQUIRED: Indicates if the frame needed to get ack'ed (1) or not (0)
1348 * WCID: The wireless client ID.
1349 * MCS: The tx rate used during the last transmission of this frame, be it
1350 * successful or not.
1351 * PHYMODE: The phymode used for the transmission.
b54f78a8
BZ
1352 */
1353#define TX_STA_FIFO 0x1718
1354#define TX_STA_FIFO_VALID FIELD32(0x00000001)
1355#define TX_STA_FIFO_PID_TYPE FIELD32(0x0000001e)
1356#define TX_STA_FIFO_TX_SUCCESS FIELD32(0x00000020)
1357#define TX_STA_FIFO_TX_AGGRE FIELD32(0x00000040)
1358#define TX_STA_FIFO_TX_ACK_REQUIRED FIELD32(0x00000080)
1359#define TX_STA_FIFO_WCID FIELD32(0x0000ff00)
1360#define TX_STA_FIFO_SUCCESS_RATE FIELD32(0xffff0000)
1361#define TX_STA_FIFO_MCS FIELD32(0x007f0000)
1362#define TX_STA_FIFO_PHYMODE FIELD32(0xc0000000)
1363
1364/*
1365 * TX_AGG_CNT: Debug counter
1366 */
1367#define TX_AGG_CNT 0x171c
1368#define TX_AGG_CNT_NON_AGG_TX_COUNT FIELD32(0x0000ffff)
1369#define TX_AGG_CNT_AGG_TX_COUNT FIELD32(0xffff0000)
1370
1371/*
1372 * TX_AGG_CNT0:
1373 */
1374#define TX_AGG_CNT0 0x1720
1375#define TX_AGG_CNT0_AGG_SIZE_1_COUNT FIELD32(0x0000ffff)
1376#define TX_AGG_CNT0_AGG_SIZE_2_COUNT FIELD32(0xffff0000)
1377
1378/*
1379 * TX_AGG_CNT1:
1380 */
1381#define TX_AGG_CNT1 0x1724
1382#define TX_AGG_CNT1_AGG_SIZE_3_COUNT FIELD32(0x0000ffff)
1383#define TX_AGG_CNT1_AGG_SIZE_4_COUNT FIELD32(0xffff0000)
1384
1385/*
1386 * TX_AGG_CNT2:
1387 */
1388#define TX_AGG_CNT2 0x1728
1389#define TX_AGG_CNT2_AGG_SIZE_5_COUNT FIELD32(0x0000ffff)
1390#define TX_AGG_CNT2_AGG_SIZE_6_COUNT FIELD32(0xffff0000)
1391
1392/*
1393 * TX_AGG_CNT3:
1394 */
1395#define TX_AGG_CNT3 0x172c
1396#define TX_AGG_CNT3_AGG_SIZE_7_COUNT FIELD32(0x0000ffff)
1397#define TX_AGG_CNT3_AGG_SIZE_8_COUNT FIELD32(0xffff0000)
1398
1399/*
1400 * TX_AGG_CNT4:
1401 */
1402#define TX_AGG_CNT4 0x1730
1403#define TX_AGG_CNT4_AGG_SIZE_9_COUNT FIELD32(0x0000ffff)
1404#define TX_AGG_CNT4_AGG_SIZE_10_COUNT FIELD32(0xffff0000)
1405
1406/*
1407 * TX_AGG_CNT5:
1408 */
1409#define TX_AGG_CNT5 0x1734
1410#define TX_AGG_CNT5_AGG_SIZE_11_COUNT FIELD32(0x0000ffff)
1411#define TX_AGG_CNT5_AGG_SIZE_12_COUNT FIELD32(0xffff0000)
1412
1413/*
1414 * TX_AGG_CNT6:
1415 */
1416#define TX_AGG_CNT6 0x1738
1417#define TX_AGG_CNT6_AGG_SIZE_13_COUNT FIELD32(0x0000ffff)
1418#define TX_AGG_CNT6_AGG_SIZE_14_COUNT FIELD32(0xffff0000)
1419
1420/*
1421 * TX_AGG_CNT7:
1422 */
1423#define TX_AGG_CNT7 0x173c
1424#define TX_AGG_CNT7_AGG_SIZE_15_COUNT FIELD32(0x0000ffff)
1425#define TX_AGG_CNT7_AGG_SIZE_16_COUNT FIELD32(0xffff0000)
1426
1427/*
1428 * MPDU_DENSITY_CNT:
1429 * TX_ZERO_DEL: TX zero length delimiter count
1430 * RX_ZERO_DEL: RX zero length delimiter count
1431 */
1432#define MPDU_DENSITY_CNT 0x1740
1433#define MPDU_DENSITY_CNT_TX_ZERO_DEL FIELD32(0x0000ffff)
1434#define MPDU_DENSITY_CNT_RX_ZERO_DEL FIELD32(0xffff0000)
1435
1436/*
1437 * Security key table memory.
2a0cfeb8
HS
1438 *
1439 * The pairwise key table shares some memory with the beacon frame
1440 * buffers 6 and 7. That basically means that when beacon 6 & 7
1441 * are used we should only use the reduced pairwise key table which
1442 * has a maximum of 222 entries.
1443 *
1444 * ---------------------------------------------
1445 * |0x4000 | Pairwise Key | Reduced Pairwise |
1446 * | | Table | Key Table |
1447 * | | Size: 256 * 32 | Size: 222 * 32 |
1448 * |0x5BC0 | |-------------------
1449 * | | | Beacon 6 |
1450 * |0x5DC0 | |-------------------
1451 * | | | Beacon 7 |
1452 * |0x5FC0 | |-------------------
1453 * |0x5FFF | |
1454 * --------------------------
1455 *
b54f78a8
BZ
1456 * MAC_WCID_BASE: 8-bytes (use only 6 bytes) * 256 entry
1457 * PAIRWISE_KEY_TABLE_BASE: 32-byte * 256 entry
1458 * MAC_IVEIV_TABLE_BASE: 8-byte * 256-entry
1459 * MAC_WCID_ATTRIBUTE_BASE: 4-byte * 256-entry
a4385213
BZ
1460 * SHARED_KEY_TABLE_BASE: 32-byte * 16-entry
1461 * SHARED_KEY_MODE_BASE: 4-byte * 16-entry
b54f78a8
BZ
1462 */
1463#define MAC_WCID_BASE 0x1800
1464#define PAIRWISE_KEY_TABLE_BASE 0x4000
1465#define MAC_IVEIV_TABLE_BASE 0x6000
1466#define MAC_WCID_ATTRIBUTE_BASE 0x6800
1467#define SHARED_KEY_TABLE_BASE 0x6c00
1468#define SHARED_KEY_MODE_BASE 0x7000
1469
1470#define MAC_WCID_ENTRY(__idx) \
1471 ( MAC_WCID_BASE + ((__idx) * sizeof(struct mac_wcid_entry)) )
1472#define PAIRWISE_KEY_ENTRY(__idx) \
1473 ( PAIRWISE_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)) )
1474#define MAC_IVEIV_ENTRY(__idx) \
7988436c 1475 ( MAC_IVEIV_TABLE_BASE + ((__idx) * sizeof(struct mac_iveiv_entry)) )
b54f78a8
BZ
1476#define MAC_WCID_ATTR_ENTRY(__idx) \
1477 ( MAC_WCID_ATTRIBUTE_BASE + ((__idx) * sizeof(u32)) )
1478#define SHARED_KEY_ENTRY(__idx) \
1479 ( SHARED_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)) )
1480#define SHARED_KEY_MODE_ENTRY(__idx) \
1481 ( SHARED_KEY_MODE_BASE + ((__idx) * sizeof(u32)) )
1482
1483struct mac_wcid_entry {
1484 u8 mac[6];
1485 u8 reserved[2];
ba2d3587 1486} __packed;
b54f78a8
BZ
1487
1488struct hw_key_entry {
1489 u8 key[16];
1490 u8 tx_mic[8];
1491 u8 rx_mic[8];
ba2d3587 1492} __packed;
b54f78a8
BZ
1493
1494struct mac_iveiv_entry {
1495 u8 iv[8];
ba2d3587 1496} __packed;
b54f78a8
BZ
1497
1498/*
1499 * MAC_WCID_ATTRIBUTE:
1500 */
1501#define MAC_WCID_ATTRIBUTE_KEYTAB FIELD32(0x00000001)
1502#define MAC_WCID_ATTRIBUTE_CIPHER FIELD32(0x0000000e)
1503#define MAC_WCID_ATTRIBUTE_BSS_IDX FIELD32(0x00000070)
1504#define MAC_WCID_ATTRIBUTE_RX_WIUDF FIELD32(0x00000380)
e4a0ab34
ID
1505#define MAC_WCID_ATTRIBUTE_CIPHER_EXT FIELD32(0x00000400)
1506#define MAC_WCID_ATTRIBUTE_BSS_IDX_EXT FIELD32(0x00000800)
1507#define MAC_WCID_ATTRIBUTE_WAPI_MCBC FIELD32(0x00008000)
1508#define MAC_WCID_ATTRIBUTE_WAPI_KEY_IDX FIELD32(0xff000000)
b54f78a8
BZ
1509
1510/*
1511 * SHARED_KEY_MODE:
1512 */
1513#define SHARED_KEY_MODE_BSS0_KEY0 FIELD32(0x00000007)
1514#define SHARED_KEY_MODE_BSS0_KEY1 FIELD32(0x00000070)
1515#define SHARED_KEY_MODE_BSS0_KEY2 FIELD32(0x00000700)
1516#define SHARED_KEY_MODE_BSS0_KEY3 FIELD32(0x00007000)
1517#define SHARED_KEY_MODE_BSS1_KEY0 FIELD32(0x00070000)
1518#define SHARED_KEY_MODE_BSS1_KEY1 FIELD32(0x00700000)
1519#define SHARED_KEY_MODE_BSS1_KEY2 FIELD32(0x07000000)
1520#define SHARED_KEY_MODE_BSS1_KEY3 FIELD32(0x70000000)
1521
1522/*
1523 * HOST-MCU communication
1524 */
1525
1526/*
1527 * H2M_MAILBOX_CSR: Host-to-MCU Mailbox.
1528 */
1529#define H2M_MAILBOX_CSR 0x7010
1530#define H2M_MAILBOX_CSR_ARG0 FIELD32(0x000000ff)
1531#define H2M_MAILBOX_CSR_ARG1 FIELD32(0x0000ff00)
1532#define H2M_MAILBOX_CSR_CMD_TOKEN FIELD32(0x00ff0000)
1533#define H2M_MAILBOX_CSR_OWNER FIELD32(0xff000000)
1534
1535/*
1536 * H2M_MAILBOX_CID:
1537 */
1538#define H2M_MAILBOX_CID 0x7014
1539#define H2M_MAILBOX_CID_CMD0 FIELD32(0x000000ff)
1540#define H2M_MAILBOX_CID_CMD1 FIELD32(0x0000ff00)
1541#define H2M_MAILBOX_CID_CMD2 FIELD32(0x00ff0000)
1542#define H2M_MAILBOX_CID_CMD3 FIELD32(0xff000000)
1543
1544/*
1545 * H2M_MAILBOX_STATUS:
1546 */
1547#define H2M_MAILBOX_STATUS 0x701c
1548
1549/*
1550 * H2M_INT_SRC:
1551 */
1552#define H2M_INT_SRC 0x7024
1553
1554/*
1555 * H2M_BBP_AGENT:
1556 */
1557#define H2M_BBP_AGENT 0x7028
1558
1559/*
1560 * MCU_LEDCS: LED control for MCU Mailbox.
1561 */
1562#define MCU_LEDCS_LED_MODE FIELD8(0x1f)
1563#define MCU_LEDCS_POLARITY FIELD8(0x01)
1564
1565/*
1566 * HW_CS_CTS_BASE:
1567 * Carrier-sense CTS frame base address.
1568 * It's where mac stores carrier-sense frame for carrier-sense function.
1569 */
1570#define HW_CS_CTS_BASE 0x7700
1571
1572/*
1573 * HW_DFS_CTS_BASE:
a4385213 1574 * DFS CTS frame base address. It's where mac stores CTS frame for DFS.
b54f78a8
BZ
1575 */
1576#define HW_DFS_CTS_BASE 0x7780
1577
1578/*
1579 * TXRX control registers - base address 0x3000
1580 */
1581
1582/*
1583 * TXRX_CSR1:
1584 * rt2860b UNKNOWN reg use R/O Reg Addr 0x77d0 first..
1585 */
1586#define TXRX_CSR1 0x77d0
1587
1588/*
1589 * HW_DEBUG_SETTING_BASE:
1590 * since NULL frame won't be that long (256 byte)
1591 * We steal 16 tail bytes to save debugging settings
1592 */
1593#define HW_DEBUG_SETTING_BASE 0x77f0
1594#define HW_DEBUG_SETTING_BASE2 0x7770
1595
1596/*
1597 * HW_BEACON_BASE
1598 * In order to support maximum 8 MBSS and its maximum length
1599 * is 512 bytes for each beacon
1600 * Three section discontinue memory segments will be used.
1601 * 1. The original region for BCN 0~3
1602 * 2. Extract memory from FCE table for BCN 4~5
1603 * 3. Extract memory from Pair-wise key table for BCN 6~7
1604 * It occupied those memory of wcid 238~253 for BCN 6
2a0cfeb8
HS
1605 * and wcid 222~237 for BCN 7 (see Security key table memory
1606 * for more info).
b54f78a8
BZ
1607 *
1608 * IMPORTANT NOTE: Not sure why legacy driver does this,
1609 * but HW_BEACON_BASE7 is 0x0200 bytes below HW_BEACON_BASE6.
1610 */
1611#define HW_BEACON_BASE0 0x7800
1612#define HW_BEACON_BASE1 0x7a00
1613#define HW_BEACON_BASE2 0x7c00
1614#define HW_BEACON_BASE3 0x7e00
1615#define HW_BEACON_BASE4 0x7200
1616#define HW_BEACON_BASE5 0x7400
1617#define HW_BEACON_BASE6 0x5dc0
1618#define HW_BEACON_BASE7 0x5bc0
1619
1620#define HW_BEACON_OFFSET(__index) \
1621 ( ((__index) < 4) ? ( HW_BEACON_BASE0 + (__index * 0x0200) ) : \
1622 (((__index) < 6) ? ( HW_BEACON_BASE4 + ((__index - 4) * 0x0200) ) : \
1623 (HW_BEACON_BASE6 - ((__index - 6) * 0x0200))) )
1624
1625/*
1626 * BBP registers.
1627 * The wordsize of the BBP is 8 bits.
1628 */
1629
1630/*
52b58fac
HS
1631 * BBP 1: TX Antenna & Power
1632 * POWER: 0 - normal, 1 - drop tx power by 6dBm, 2 - drop tx power by 12dBm,
1633 * 3 - increase tx power by 6dBm
b54f78a8
BZ
1634 */
1635#define BBP1_TX_POWER FIELD8(0x07)
1636#define BBP1_TX_ANTENNA FIELD8(0x18)
1637
1638/*
1639 * BBP 3: RX Antenna
1640 */
1641#define BBP3_RX_ANTENNA FIELD8(0x18)
a21ee724 1642#define BBP3_HT40_MINUS FIELD8(0x20)
b54f78a8
BZ
1643
1644/*
1645 * BBP 4: Bandwidth
1646 */
1647#define BBP4_TX_BF FIELD8(0x01)
1648#define BBP4_BANDWIDTH FIELD8(0x18)
1649
fab799c3
GW
1650/*
1651 * BBP 138: Unknown
1652 */
1653#define BBP138_RX_ADC1 FIELD8(0x02)
1654#define BBP138_RX_ADC2 FIELD8(0x04)
1655#define BBP138_TX_DAC1 FIELD8(0x20)
1656#define BBP138_TX_DAC2 FIELD8(0x40)
1657
b54f78a8
BZ
1658/*
1659 * RFCSR registers
1660 * The wordsize of the RFCSR is 8 bits.
1661 */
1662
e148b4c8
GW
1663/*
1664 * RFCSR 1:
1665 */
1666#define RFCSR1_RF_BLOCK_EN FIELD8(0x01)
1667#define RFCSR1_RX0_PD FIELD8(0x04)
1668#define RFCSR1_TX0_PD FIELD8(0x08)
1669#define RFCSR1_RX1_PD FIELD8(0x10)
1670#define RFCSR1_TX1_PD FIELD8(0x20)
1671
b54f78a8
BZ
1672/*
1673 * RFCSR 6:
1674 */
fab799c3
GW
1675#define RFCSR6_R1 FIELD8(0x03)
1676#define RFCSR6_R2 FIELD8(0x40)
b54f78a8
BZ
1677
1678/*
1679 * RFCSR 7:
1680 */
1681#define RFCSR7_RF_TUNING FIELD8(0x01)
1682
1683/*
1684 * RFCSR 12:
1685 */
1686#define RFCSR12_TX_POWER FIELD8(0x1f)
1687
5a673964
HS
1688/*
1689 * RFCSR 13:
1690 */
1691#define RFCSR13_TX_POWER FIELD8(0x1f)
1692
e148b4c8
GW
1693/*
1694 * RFCSR 15:
1695 */
1696#define RFCSR15_TX_LO2_EN FIELD8(0x08)
1697
fab799c3
GW
1698/*
1699 * RFCSR 17:
1700 */
e148b4c8
GW
1701#define RFCSR17_TXMIXER_GAIN FIELD8(0x07)
1702#define RFCSR17_TX_LO1_EN FIELD8(0x08)
1703#define RFCSR17_R FIELD8(0x20)
fab799c3 1704
e148b4c8
GW
1705/*
1706 * RFCSR 20:
1707 */
1708#define RFCSR20_RX_LO1_EN FIELD8(0x08)
1709
1710/*
1711 * RFCSR 21:
1712 */
1713#define RFCSR21_RX_LO2_EN FIELD8(0x08)
fab799c3 1714
b54f78a8
BZ
1715/*
1716 * RFCSR 22:
1717 */
1718#define RFCSR22_BASEBAND_LOOPBACK FIELD8(0x01)
1719
1720/*
1721 * RFCSR 23:
1722 */
1723#define RFCSR23_FREQ_OFFSET FIELD8(0x7f)
1724
e148b4c8
GW
1725/*
1726 * RFCSR 27:
1727 */
1728#define RFCSR27_R1 FIELD8(0x03)
1729#define RFCSR27_R2 FIELD8(0x04)
1730#define RFCSR27_R3 FIELD8(0x30)
1731#define RFCSR27_R4 FIELD8(0x40)
1732
b54f78a8
BZ
1733/*
1734 * RFCSR 30:
1735 */
1736#define RFCSR30_RF_CALIBRATION FIELD8(0x80)
1737
1738/*
1739 * RF registers
1740 */
1741
1742/*
1743 * RF 2
1744 */
1745#define RF2_ANTENNA_RX2 FIELD32(0x00000040)
1746#define RF2_ANTENNA_TX1 FIELD32(0x00004000)
1747#define RF2_ANTENNA_RX1 FIELD32(0x00020000)
1748
1749/*
1750 * RF 3
1751 */
1752#define RF3_TXPOWER_G FIELD32(0x00003e00)
1753#define RF3_TXPOWER_A_7DBM_BOOST FIELD32(0x00000200)
1754#define RF3_TXPOWER_A FIELD32(0x00003c00)
1755
1756/*
1757 * RF 4
1758 */
1759#define RF4_TXPOWER_G FIELD32(0x000007c0)
1760#define RF4_TXPOWER_A_7DBM_BOOST FIELD32(0x00000040)
1761#define RF4_TXPOWER_A FIELD32(0x00000780)
1762#define RF4_FREQ_OFFSET FIELD32(0x001f8000)
1763#define RF4_HT40 FIELD32(0x00200000)
1764
1765/*
1766 * EEPROM content.
1767 * The wordsize of the EEPROM is 16 bits.
1768 */
1769
1770/*
1771 * EEPROM Version
1772 */
1773#define EEPROM_VERSION 0x0001
1774#define EEPROM_VERSION_FAE FIELD16(0x00ff)
1775#define EEPROM_VERSION_VERSION FIELD16(0xff00)
1776
1777/*
1778 * HW MAC address.
1779 */
1780#define EEPROM_MAC_ADDR_0 0x0002
1781#define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
1782#define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
1783#define EEPROM_MAC_ADDR_1 0x0003
1784#define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
1785#define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
1786#define EEPROM_MAC_ADDR_2 0x0004
1787#define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
1788#define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
1789
1790/*
1791 * EEPROM ANTENNA config
1792 * RXPATH: 1: 1R, 2: 2R, 3: 3R
1793 * TXPATH: 1: 1T, 2: 2T
1794 */
1795#define EEPROM_ANTENNA 0x001a
1796#define EEPROM_ANTENNA_RXPATH FIELD16(0x000f)
1797#define EEPROM_ANTENNA_TXPATH FIELD16(0x00f0)
1798#define EEPROM_ANTENNA_RF_TYPE FIELD16(0x0f00)
1799
1800/*
1801 * EEPROM NIC config
1802 * CARDBUS_ACCEL: 0 - enable, 1 - disable
1803 */
1804#define EEPROM_NIC 0x001b
1805#define EEPROM_NIC_HW_RADIO FIELD16(0x0001)
1806#define EEPROM_NIC_DYNAMIC_TX_AGC FIELD16(0x0002)
1807#define EEPROM_NIC_EXTERNAL_LNA_BG FIELD16(0x0004)
1808#define EEPROM_NIC_EXTERNAL_LNA_A FIELD16(0x0008)
1809#define EEPROM_NIC_CARDBUS_ACCEL FIELD16(0x0010)
1810#define EEPROM_NIC_BW40M_SB_BG FIELD16(0x0020)
1811#define EEPROM_NIC_BW40M_SB_A FIELD16(0x0040)
1812#define EEPROM_NIC_WPS_PBC FIELD16(0x0080)
1813#define EEPROM_NIC_BW40M_BG FIELD16(0x0100)
1814#define EEPROM_NIC_BW40M_A FIELD16(0x0200)
fab799c3
GW
1815#define EEPROM_NIC_ANT_DIVERSITY FIELD16(0x0800)
1816#define EEPROM_NIC_DAC_TEST FIELD16(0x8000)
b54f78a8
BZ
1817
1818/*
1819 * EEPROM frequency
1820 */
1821#define EEPROM_FREQ 0x001d
1822#define EEPROM_FREQ_OFFSET FIELD16(0x00ff)
1823#define EEPROM_FREQ_LED_MODE FIELD16(0x7f00)
1824#define EEPROM_FREQ_LED_POLARITY FIELD16(0x1000)
1825
1826/*
1827 * EEPROM LED
1828 * POLARITY_RDY_G: Polarity RDY_G setting.
1829 * POLARITY_RDY_A: Polarity RDY_A setting.
1830 * POLARITY_ACT: Polarity ACT setting.
1831 * POLARITY_GPIO_0: Polarity GPIO0 setting.
1832 * POLARITY_GPIO_1: Polarity GPIO1 setting.
1833 * POLARITY_GPIO_2: Polarity GPIO2 setting.
1834 * POLARITY_GPIO_3: Polarity GPIO3 setting.
1835 * POLARITY_GPIO_4: Polarity GPIO4 setting.
1836 * LED_MODE: Led mode.
1837 */
1838#define EEPROM_LED1 0x001e
1839#define EEPROM_LED2 0x001f
1840#define EEPROM_LED3 0x0020
1841#define EEPROM_LED_POLARITY_RDY_BG FIELD16(0x0001)
1842#define EEPROM_LED_POLARITY_RDY_A FIELD16(0x0002)
1843#define EEPROM_LED_POLARITY_ACT FIELD16(0x0004)
1844#define EEPROM_LED_POLARITY_GPIO_0 FIELD16(0x0008)
1845#define EEPROM_LED_POLARITY_GPIO_1 FIELD16(0x0010)
1846#define EEPROM_LED_POLARITY_GPIO_2 FIELD16(0x0020)
1847#define EEPROM_LED_POLARITY_GPIO_3 FIELD16(0x0040)
1848#define EEPROM_LED_POLARITY_GPIO_4 FIELD16(0x0080)
1849#define EEPROM_LED_LED_MODE FIELD16(0x1f00)
1850
1851/*
1852 * EEPROM LNA
1853 */
1854#define EEPROM_LNA 0x0022
1855#define EEPROM_LNA_BG FIELD16(0x00ff)
1856#define EEPROM_LNA_A0 FIELD16(0xff00)
1857
1858/*
1859 * EEPROM RSSI BG offset
1860 */
1861#define EEPROM_RSSI_BG 0x0023
1862#define EEPROM_RSSI_BG_OFFSET0 FIELD16(0x00ff)
1863#define EEPROM_RSSI_BG_OFFSET1 FIELD16(0xff00)
1864
1865/*
1866 * EEPROM RSSI BG2 offset
1867 */
1868#define EEPROM_RSSI_BG2 0x0024
1869#define EEPROM_RSSI_BG2_OFFSET2 FIELD16(0x00ff)
1870#define EEPROM_RSSI_BG2_LNA_A1 FIELD16(0xff00)
1871
e148b4c8
GW
1872/*
1873 * EEPROM TXMIXER GAIN BG offset (note overlaps with EEPROM RSSI BG2).
1874 */
1875#define EEPROM_TXMIXER_GAIN_BG 0x0024
1876#define EEPROM_TXMIXER_GAIN_BG_VAL FIELD16(0x0007)
1877
b54f78a8
BZ
1878/*
1879 * EEPROM RSSI A offset
1880 */
1881#define EEPROM_RSSI_A 0x0025
1882#define EEPROM_RSSI_A_OFFSET0 FIELD16(0x00ff)
1883#define EEPROM_RSSI_A_OFFSET1 FIELD16(0xff00)
1884
1885/*
1886 * EEPROM RSSI A2 offset
1887 */
1888#define EEPROM_RSSI_A2 0x0026
1889#define EEPROM_RSSI_A2_OFFSET2 FIELD16(0x00ff)
1890#define EEPROM_RSSI_A2_LNA_A2 FIELD16(0xff00)
1891
8d1331b3
ID
1892/*
1893 * EEPROM Maximum TX power values
1894 */
1895#define EEPROM_MAX_TX_POWER 0x0027
1896#define EEPROM_MAX_TX_POWER_24GHZ FIELD16(0x00ff)
1897#define EEPROM_MAX_TX_POWER_5GHZ FIELD16(0xff00)
1898
b54f78a8
BZ
1899/*
1900 * EEPROM TXpower delta: 20MHZ AND 40 MHZ use different power.
1901 * This is delta in 40MHZ.
1902 * VALUE: Tx Power dalta value (MAX=4)
1903 * TYPE: 1: Plus the delta value, 0: minus the delta value
1904 * TXPOWER: Enable:
1905 */
1906#define EEPROM_TXPOWER_DELTA 0x0028
1907#define EEPROM_TXPOWER_DELTA_VALUE FIELD16(0x003f)
1908#define EEPROM_TXPOWER_DELTA_TYPE FIELD16(0x0040)
1909#define EEPROM_TXPOWER_DELTA_TXPOWER FIELD16(0x0080)
1910
1911/*
1912 * EEPROM TXPOWER 802.11BG
1913 */
1914#define EEPROM_TXPOWER_BG1 0x0029
1915#define EEPROM_TXPOWER_BG2 0x0030
1916#define EEPROM_TXPOWER_BG_SIZE 7
1917#define EEPROM_TXPOWER_BG_1 FIELD16(0x00ff)
1918#define EEPROM_TXPOWER_BG_2 FIELD16(0xff00)
1919
1920/*
1921 * EEPROM TXPOWER 802.11A
1922 */
1923#define EEPROM_TXPOWER_A1 0x003c
1924#define EEPROM_TXPOWER_A2 0x0053
1925#define EEPROM_TXPOWER_A_SIZE 6
1926#define EEPROM_TXPOWER_A_1 FIELD16(0x00ff)
1927#define EEPROM_TXPOWER_A_2 FIELD16(0xff00)
1928
1929/*
5e846004 1930 * EEPROM TXPOWER by rate: tx power per tx rate for HT20 mode
b54f78a8
BZ
1931 */
1932#define EEPROM_TXPOWER_BYRATE 0x006f
5e846004
HS
1933#define EEPROM_TXPOWER_BYRATE_SIZE 9
1934
1935#define EEPROM_TXPOWER_BYRATE_RATE0 FIELD16(0x000f)
1936#define EEPROM_TXPOWER_BYRATE_RATE1 FIELD16(0x00f0)
1937#define EEPROM_TXPOWER_BYRATE_RATE2 FIELD16(0x0f00)
1938#define EEPROM_TXPOWER_BYRATE_RATE3 FIELD16(0xf000)
b54f78a8
BZ
1939
1940/*
1941 * EEPROM BBP.
1942 */
1943#define EEPROM_BBP_START 0x0078
1944#define EEPROM_BBP_SIZE 16
1945#define EEPROM_BBP_VALUE FIELD16(0x00ff)
1946#define EEPROM_BBP_REG_ID FIELD16(0xff00)
1947
1948/*
1949 * MCU mailbox commands.
1950 */
1951#define MCU_SLEEP 0x30
1952#define MCU_WAKEUP 0x31
1953#define MCU_RADIO_OFF 0x35
1954#define MCU_CURRENT 0x36
1955#define MCU_LED 0x50
1956#define MCU_LED_STRENGTH 0x51
1957#define MCU_LED_1 0x52
1958#define MCU_LED_2 0x53
1959#define MCU_LED_3 0x54
1960#define MCU_RADAR 0x60
1961#define MCU_BOOT_SIGNAL 0x72
1962#define MCU_BBP_SIGNAL 0x80
1963#define MCU_POWER_SAVE 0x83
1964
1965/*
1966 * MCU mailbox tokens
1967 */
1968#define TOKEN_WAKUP 3
1969
1970/*
1971 * DMA descriptor defines.
1972 */
1973#define TXWI_DESC_SIZE ( 4 * sizeof(__le32) )
1974#define RXWI_DESC_SIZE ( 4 * sizeof(__le32) )
1975
1976/*
1977 * TX WI structure
1978 */
1979
1980/*
1981 * Word0
1982 * FRAG: 1 To inform TKIP engine this is a fragment.
1983 * MIMO_PS: The remote peer is in dynamic MIMO-PS mode
1984 * TX_OP: 0:HT TXOP rule , 1:PIFS TX ,2:Backoff, 3:sifs
1985 * BW: Channel bandwidth 20MHz or 40 MHz
1986 * STBC: 1: STBC support MCS =0-7, 2,3 : RESERVED
2035c0cf
HS
1987 * AMPDU: 1: this frame is eligible for AMPDU aggregation, the hw will
1988 * aggregate consecutive frames with the same RA and QoS TID.
b54f78a8
BZ
1989 */
1990#define TXWI_W0_FRAG FIELD32(0x00000001)
1991#define TXWI_W0_MIMO_PS FIELD32(0x00000002)
1992#define TXWI_W0_CF_ACK FIELD32(0x00000004)
1993#define TXWI_W0_TS FIELD32(0x00000008)
1994#define TXWI_W0_AMPDU FIELD32(0x00000010)
1995#define TXWI_W0_MPDU_DENSITY FIELD32(0x000000e0)
1996#define TXWI_W0_TX_OP FIELD32(0x00000300)
1997#define TXWI_W0_MCS FIELD32(0x007f0000)
1998#define TXWI_W0_BW FIELD32(0x00800000)
1999#define TXWI_W0_SHORT_GI FIELD32(0x01000000)
2000#define TXWI_W0_STBC FIELD32(0x06000000)
2001#define TXWI_W0_IFS FIELD32(0x08000000)
2002#define TXWI_W0_PHYMODE FIELD32(0xc0000000)
2003
2004/*
2005 * Word1
0856d9c0
HS
2006 * ACK: 0: No Ack needed, 1: Ack needed
2007 * NSEQ: 0: Don't assign hw sequence number, 1: Assign hw sequence number
2008 * BW_WIN_SIZE: BA windows size of the recipient
2009 * WIRELESS_CLI_ID: Client ID for WCID table access
2010 * MPDU_TOTAL_BYTE_COUNT: Length of 802.11 frame
2011 * PACKETID: Will be latched into the TX_STA_FIFO register once the according
2035c0cf
HS
2012 * frame was processed. If multiple frames are aggregated together
2013 * (AMPDU==1) the reported tx status will always contain the packet
2014 * id of the first frame. 0: Don't report tx status for this frame.
b54f78a8
BZ
2015 */
2016#define TXWI_W1_ACK FIELD32(0x00000001)
2017#define TXWI_W1_NSEQ FIELD32(0x00000002)
2018#define TXWI_W1_BW_WIN_SIZE FIELD32(0x000000fc)
2019#define TXWI_W1_WIRELESS_CLI_ID FIELD32(0x0000ff00)
2020#define TXWI_W1_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
2021#define TXWI_W1_PACKETID FIELD32(0xf0000000)
2022
2023/*
2024 * Word2
2025 */
2026#define TXWI_W2_IV FIELD32(0xffffffff)
2027
2028/*
2029 * Word3
2030 */
2031#define TXWI_W3_EIV FIELD32(0xffffffff)
2032
2033/*
2034 * RX WI structure
2035 */
2036
2037/*
2038 * Word0
2039 */
2040#define RXWI_W0_WIRELESS_CLI_ID FIELD32(0x000000ff)
2041#define RXWI_W0_KEY_INDEX FIELD32(0x00000300)
2042#define RXWI_W0_BSSID FIELD32(0x00001c00)
2043#define RXWI_W0_UDF FIELD32(0x0000e000)
2044#define RXWI_W0_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
2045#define RXWI_W0_TID FIELD32(0xf0000000)
2046
2047/*
2048 * Word1
2049 */
2050#define RXWI_W1_FRAG FIELD32(0x0000000f)
2051#define RXWI_W1_SEQUENCE FIELD32(0x0000fff0)
2052#define RXWI_W1_MCS FIELD32(0x007f0000)
2053#define RXWI_W1_BW FIELD32(0x00800000)
2054#define RXWI_W1_SHORT_GI FIELD32(0x01000000)
2055#define RXWI_W1_STBC FIELD32(0x06000000)
2056#define RXWI_W1_PHYMODE FIELD32(0xc0000000)
2057
2058/*
2059 * Word2
2060 */
2061#define RXWI_W2_RSSI0 FIELD32(0x000000ff)
2062#define RXWI_W2_RSSI1 FIELD32(0x0000ff00)
2063#define RXWI_W2_RSSI2 FIELD32(0x00ff0000)
2064
2065/*
2066 * Word3
2067 */
2068#define RXWI_W3_SNR0 FIELD32(0x000000ff)
2069#define RXWI_W3_SNR1 FIELD32(0x0000ff00)
2070
2071/*
2072 * Macros for converting txpower from EEPROM to mac80211 value
2073 * and from mac80211 value to register value.
2074 */
2075#define MIN_G_TXPOWER 0
2076#define MIN_A_TXPOWER -7
2077#define MAX_G_TXPOWER 31
2078#define MAX_A_TXPOWER 15
2079#define DEFAULT_TXPOWER 5
2080
2081#define TXPOWER_G_FROM_DEV(__txpower) \
2082 ((__txpower) > MAX_G_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
2083
2084#define TXPOWER_G_TO_DEV(__txpower) \
2085 clamp_t(char, __txpower, MIN_G_TXPOWER, MAX_G_TXPOWER)
2086
2087#define TXPOWER_A_FROM_DEV(__txpower) \
2088 ((__txpower) > MAX_A_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
2089
2090#define TXPOWER_A_TO_DEV(__txpower) \
2091 clamp_t(char, __txpower, MIN_A_TXPOWER, MAX_A_TXPOWER)
2092
2093#endif /* RT2800_H */