]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/net/wireless/iwlwifi/iwl-agn.c
Merge branch 'fix' of git://git.kernel.org/pub/scm/linux/kernel/git/ycmiao/pxa-linux-2.6
[net-next-2.6.git] / drivers / net / wireless / iwlwifi / iwl-agn.c
CommitLineData
b481de9c
ZY
1/******************************************************************************
2 *
1f447808 3 * Copyright(c) 2003 - 2010 Intel Corporation. All rights reserved.
b481de9c
ZY
4 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
759ef89f 25 * Intel Linux Wireless <ilw@linux.intel.com>
b481de9c
ZY
26 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
29
b481de9c
ZY
30#include <linux/kernel.h>
31#include <linux/module.h>
b481de9c
ZY
32#include <linux/init.h>
33#include <linux/pci.h>
5a0e3ad6 34#include <linux/slab.h>
b481de9c
ZY
35#include <linux/dma-mapping.h>
36#include <linux/delay.h>
d43c36dc 37#include <linux/sched.h>
b481de9c
ZY
38#include <linux/skbuff.h>
39#include <linux/netdevice.h>
40#include <linux/wireless.h>
41#include <linux/firmware.h>
b481de9c
ZY
42#include <linux/etherdevice.h>
43#include <linux/if_arp.h>
44
b481de9c
ZY
45#include <net/mac80211.h>
46
47#include <asm/div64.h>
48
a3139c59
SO
49#define DRV_NAME "iwlagn"
50
6bc913bd 51#include "iwl-eeprom.h"
3e0d4cb1 52#include "iwl-dev.h"
fee1247a 53#include "iwl-core.h"
3395f6e9 54#include "iwl-io.h"
b481de9c 55#include "iwl-helpers.h"
6974e363 56#include "iwl-sta.h"
f0832f13 57#include "iwl-calib.h"
a1175124 58#include "iwl-agn.h"
b481de9c 59
416e1438 60
b481de9c
ZY
61/******************************************************************************
62 *
63 * module boiler plate
64 *
65 ******************************************************************************/
66
b481de9c
ZY
67/*
68 * module name, copyright, version, etc.
b481de9c 69 */
d783b061 70#define DRV_DESCRIPTION "Intel(R) Wireless WiFi Link AGN driver for Linux"
b481de9c 71
0a6857e7 72#ifdef CONFIG_IWLWIFI_DEBUG
b481de9c
ZY
73#define VD "d"
74#else
75#define VD
76#endif
77
81963d68 78#define DRV_VERSION IWLWIFI_VERSION VD
b481de9c 79
b481de9c
ZY
80
81MODULE_DESCRIPTION(DRV_DESCRIPTION);
82MODULE_VERSION(DRV_VERSION);
a7b75207 83MODULE_AUTHOR(DRV_COPYRIGHT " " DRV_AUTHOR);
b481de9c 84MODULE_LICENSE("GPL");
4fc22b21 85MODULE_ALIAS("iwl4965");
b481de9c 86
b481de9c 87/**
5b9f8cd3 88 * iwl_commit_rxon - commit staging_rxon to hardware
b481de9c 89 *
01ebd063 90 * The RXON command in staging_rxon is committed to the hardware and
b481de9c
ZY
91 * the active_rxon structure is updated with the new data. This
92 * function correctly transitions out of the RXON_ASSOC_MSK state if
93 * a HW tune is required based on the RXON structure changes.
94 */
e0158e61 95int iwl_commit_rxon(struct iwl_priv *priv)
b481de9c
ZY
96{
97 /* cast away the const for active_rxon in this function */
c1adf9fb 98 struct iwl_rxon_cmd *active_rxon = (void *)&priv->active_rxon;
43d59b32
EG
99 int ret;
100 bool new_assoc =
101 !!(priv->staging_rxon.filter_flags & RXON_FILTER_ASSOC_MSK);
b481de9c 102
fee1247a 103 if (!iwl_is_alive(priv))
43d59b32 104 return -EBUSY;
b481de9c
ZY
105
106 /* always get timestamp with Rx frame */
107 priv->staging_rxon.flags |= RXON_FLG_TSF2HOST_MSK;
108
8ccde88a 109 ret = iwl_check_rxon_cmd(priv);
43d59b32 110 if (ret) {
15b1687c 111 IWL_ERR(priv, "Invalid RXON configuration. Not committing.\n");
b481de9c
ZY
112 return -EINVAL;
113 }
114
0924e519
WYG
115 /*
116 * receive commit_rxon request
117 * abort any previous channel switch if still in process
118 */
119 if (priv->switch_rxon.switch_in_progress &&
120 (priv->switch_rxon.channel != priv->staging_rxon.channel)) {
121 IWL_DEBUG_11H(priv, "abort channel switch on %d\n",
122 le16_to_cpu(priv->switch_rxon.channel));
123 priv->switch_rxon.switch_in_progress = false;
124 }
125
b481de9c 126 /* If we don't need to send a full RXON, we can use
5b9f8cd3 127 * iwl_rxon_assoc_cmd which is used to reconfigure filter
b481de9c 128 * and other flags for the current radio configuration. */
54559703 129 if (!iwl_full_rxon_required(priv)) {
43d59b32
EG
130 ret = iwl_send_rxon_assoc(priv);
131 if (ret) {
15b1687c 132 IWL_ERR(priv, "Error setting RXON_ASSOC (%d)\n", ret);
43d59b32 133 return ret;
b481de9c
ZY
134 }
135
136 memcpy(active_rxon, &priv->staging_rxon, sizeof(*active_rxon));
a643565e 137 iwl_print_rx_config_cmd(priv);
b481de9c
ZY
138 return 0;
139 }
140
b481de9c
ZY
141 /* If we are currently associated and the new config requires
142 * an RXON_ASSOC and the new config wants the associated mask enabled,
143 * we must clear the associated from the active configuration
144 * before we apply the new config */
43d59b32 145 if (iwl_is_associated(priv) && new_assoc) {
e1623446 146 IWL_DEBUG_INFO(priv, "Toggling associated bit on current RXON\n");
b481de9c
ZY
147 active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
148
43d59b32 149 ret = iwl_send_cmd_pdu(priv, REPLY_RXON,
c1adf9fb 150 sizeof(struct iwl_rxon_cmd),
b481de9c
ZY
151 &priv->active_rxon);
152
153 /* If the mask clearing failed then we set
154 * active_rxon back to what it was previously */
43d59b32 155 if (ret) {
b481de9c 156 active_rxon->filter_flags |= RXON_FILTER_ASSOC_MSK;
15b1687c 157 IWL_ERR(priv, "Error clearing ASSOC_MSK (%d)\n", ret);
43d59b32 158 return ret;
b481de9c 159 }
2c810ccd 160 iwl_clear_ucode_stations(priv);
7e246191 161 iwl_restore_stations(priv);
335348b1
JB
162 ret = iwl_restore_default_wep_keys(priv);
163 if (ret) {
164 IWL_ERR(priv, "Failed to restore WEP keys (%d)\n", ret);
165 return ret;
166 }
b481de9c
ZY
167 }
168
e1623446 169 IWL_DEBUG_INFO(priv, "Sending RXON\n"
b481de9c
ZY
170 "* with%s RXON_FILTER_ASSOC_MSK\n"
171 "* channel = %d\n"
e174961c 172 "* bssid = %pM\n",
43d59b32 173 (new_assoc ? "" : "out"),
b481de9c 174 le16_to_cpu(priv->staging_rxon.channel),
e174961c 175 priv->staging_rxon.bssid_addr);
b481de9c 176
90e8e424 177 iwl_set_rxon_hwcrypto(priv, !priv->cfg->mod_params->sw_crypto);
43d59b32
EG
178
179 /* Apply the new configuration
7e246191
RC
180 * RXON unassoc clears the station table in uCode so restoration of
181 * stations is needed after it (the RXON command) completes
43d59b32
EG
182 */
183 if (!new_assoc) {
184 ret = iwl_send_cmd_pdu(priv, REPLY_RXON,
c1adf9fb 185 sizeof(struct iwl_rxon_cmd), &priv->staging_rxon);
43d59b32 186 if (ret) {
15b1687c 187 IWL_ERR(priv, "Error setting new RXON (%d)\n", ret);
43d59b32
EG
188 return ret;
189 }
91dd6c27 190 IWL_DEBUG_INFO(priv, "Return from !new_assoc RXON.\n");
43d59b32 191 memcpy(active_rxon, &priv->staging_rxon, sizeof(*active_rxon));
2c810ccd 192 iwl_clear_ucode_stations(priv);
7e246191 193 iwl_restore_stations(priv);
335348b1
JB
194 ret = iwl_restore_default_wep_keys(priv);
195 if (ret) {
196 IWL_ERR(priv, "Failed to restore WEP keys (%d)\n", ret);
197 return ret;
198 }
b481de9c
ZY
199 }
200
19cc1087 201 priv->start_calib = 0;
9185159d 202 if (new_assoc) {
47eef9bd
WYG
203 /*
204 * allow CTS-to-self if possible for new association.
205 * this is relevant only for 5000 series and up,
206 * but will not damage 4965
207 */
208 priv->staging_rxon.flags |= RXON_FLG_SELF_CTS_EN;
209
43d59b32
EG
210 /* Apply the new configuration
211 * RXON assoc doesn't clear the station table in uCode,
212 */
213 ret = iwl_send_cmd_pdu(priv, REPLY_RXON,
214 sizeof(struct iwl_rxon_cmd), &priv->staging_rxon);
215 if (ret) {
15b1687c 216 IWL_ERR(priv, "Error setting new RXON (%d)\n", ret);
43d59b32
EG
217 return ret;
218 }
219 memcpy(active_rxon, &priv->staging_rxon, sizeof(*active_rxon));
b481de9c 220 }
a643565e 221 iwl_print_rx_config_cmd(priv);
b481de9c 222
36da7d70
ZY
223 iwl_init_sensitivity(priv);
224
225 /* If we issue a new RXON command which required a tune then we must
226 * send a new TXPOWER command or we won't be able to Tx any frames */
227 ret = iwl_set_tx_power(priv, priv->tx_power_user_lmt, true);
228 if (ret) {
15b1687c 229 IWL_ERR(priv, "Error sending TX power (%d)\n", ret);
36da7d70
ZY
230 return ret;
231 }
232
b481de9c
ZY
233 return 0;
234}
235
5b9f8cd3 236void iwl_update_chain_flags(struct iwl_priv *priv)
5da4b55f
MA
237{
238
45823531
AK
239 if (priv->cfg->ops->hcmd->set_rxon_chain)
240 priv->cfg->ops->hcmd->set_rxon_chain(priv);
e0158e61 241 iwlcore_commit_rxon(priv);
5da4b55f
MA
242}
243
fcab423d 244static void iwl_clear_free_frames(struct iwl_priv *priv)
b481de9c
ZY
245{
246 struct list_head *element;
247
e1623446 248 IWL_DEBUG_INFO(priv, "%d frames on pre-allocated heap on clear.\n",
b481de9c
ZY
249 priv->frames_count);
250
251 while (!list_empty(&priv->free_frames)) {
252 element = priv->free_frames.next;
253 list_del(element);
fcab423d 254 kfree(list_entry(element, struct iwl_frame, list));
b481de9c
ZY
255 priv->frames_count--;
256 }
257
258 if (priv->frames_count) {
39aadf8c 259 IWL_WARN(priv, "%d frames still in use. Did we lose one?\n",
b481de9c
ZY
260 priv->frames_count);
261 priv->frames_count = 0;
262 }
263}
264
fcab423d 265static struct iwl_frame *iwl_get_free_frame(struct iwl_priv *priv)
b481de9c 266{
fcab423d 267 struct iwl_frame *frame;
b481de9c
ZY
268 struct list_head *element;
269 if (list_empty(&priv->free_frames)) {
270 frame = kzalloc(sizeof(*frame), GFP_KERNEL);
271 if (!frame) {
15b1687c 272 IWL_ERR(priv, "Could not allocate frame!\n");
b481de9c
ZY
273 return NULL;
274 }
275
276 priv->frames_count++;
277 return frame;
278 }
279
280 element = priv->free_frames.next;
281 list_del(element);
fcab423d 282 return list_entry(element, struct iwl_frame, list);
b481de9c
ZY
283}
284
fcab423d 285static void iwl_free_frame(struct iwl_priv *priv, struct iwl_frame *frame)
b481de9c
ZY
286{
287 memset(frame, 0, sizeof(*frame));
288 list_add(&frame->list, &priv->free_frames);
289}
290
47ff65c4 291static u32 iwl_fill_beacon_frame(struct iwl_priv *priv,
4bf64efd 292 struct ieee80211_hdr *hdr,
73ec1cc2 293 int left)
b481de9c 294{
3109ece1 295 if (!iwl_is_associated(priv) || !priv->ibss_beacon ||
05c914fe
JB
296 ((priv->iw_mode != NL80211_IFTYPE_ADHOC) &&
297 (priv->iw_mode != NL80211_IFTYPE_AP)))
b481de9c
ZY
298 return 0;
299
300 if (priv->ibss_beacon->len > left)
301 return 0;
302
303 memcpy(hdr, priv->ibss_beacon->data, priv->ibss_beacon->len);
304
305 return priv->ibss_beacon->len;
306}
307
47ff65c4
DH
308/* Parse the beacon frame to find the TIM element and set tim_idx & tim_size */
309static void iwl_set_beacon_tim(struct iwl_priv *priv,
310 struct iwl_tx_beacon_cmd *tx_beacon_cmd,
311 u8 *beacon, u32 frame_size)
312{
313 u16 tim_idx;
314 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)beacon;
315
316 /*
317 * The index is relative to frame start but we start looking at the
318 * variable-length part of the beacon.
319 */
320 tim_idx = mgmt->u.beacon.variable - beacon;
321
322 /* Parse variable-length elements of beacon to find WLAN_EID_TIM */
323 while ((tim_idx < (frame_size - 2)) &&
324 (beacon[tim_idx] != WLAN_EID_TIM))
325 tim_idx += beacon[tim_idx+1] + 2;
326
327 /* If TIM field was found, set variables */
328 if ((tim_idx < (frame_size - 1)) && (beacon[tim_idx] == WLAN_EID_TIM)) {
329 tx_beacon_cmd->tim_idx = cpu_to_le16(tim_idx);
330 tx_beacon_cmd->tim_size = beacon[tim_idx+1];
331 } else
332 IWL_WARN(priv, "Unable to find TIM Element in beacon\n");
333}
334
5b9f8cd3 335static unsigned int iwl_hw_get_beacon_cmd(struct iwl_priv *priv,
47ff65c4 336 struct iwl_frame *frame)
4bf64efd
TW
337{
338 struct iwl_tx_beacon_cmd *tx_beacon_cmd;
47ff65c4
DH
339 u32 frame_size;
340 u32 rate_flags;
341 u32 rate;
342 /*
343 * We have to set up the TX command, the TX Beacon command, and the
344 * beacon contents.
345 */
4bf64efd 346
47ff65c4 347 /* Initialize memory */
4bf64efd
TW
348 tx_beacon_cmd = &frame->u.beacon;
349 memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
350
47ff65c4 351 /* Set up TX beacon contents */
4bf64efd 352 frame_size = iwl_fill_beacon_frame(priv, tx_beacon_cmd->frame,
4bf64efd 353 sizeof(frame->u) - sizeof(*tx_beacon_cmd));
47ff65c4
DH
354 if (WARN_ON_ONCE(frame_size > MAX_MPDU_SIZE))
355 return 0;
4bf64efd 356
47ff65c4 357 /* Set up TX command fields */
4bf64efd 358 tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
47ff65c4
DH
359 tx_beacon_cmd->tx.sta_id = priv->hw_params.bcast_sta_id;
360 tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
361 tx_beacon_cmd->tx.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK |
362 TX_CMD_FLG_TSF_MSK | TX_CMD_FLG_STA_RATE_MSK;
4bf64efd 363
47ff65c4
DH
364 /* Set up TX beacon command fields */
365 iwl_set_beacon_tim(priv, tx_beacon_cmd, (u8 *)tx_beacon_cmd->frame,
366 frame_size);
4bf64efd 367
47ff65c4
DH
368 /* Set up packet rate and flags */
369 rate = iwl_rate_get_lowest_plcp(priv);
370 priv->mgmt_tx_ant = iwl_toggle_tx_ant(priv, priv->mgmt_tx_ant);
371 rate_flags = iwl_ant_idx_to_flags(priv->mgmt_tx_ant);
372 if ((rate >= IWL_FIRST_CCK_RATE) && (rate <= IWL_LAST_CCK_RATE))
373 rate_flags |= RATE_MCS_CCK_MSK;
374 tx_beacon_cmd->tx.rate_n_flags = iwl_hw_set_rate_n_flags(rate,
375 rate_flags);
4bf64efd
TW
376
377 return sizeof(*tx_beacon_cmd) + frame_size;
378}
5b9f8cd3 379static int iwl_send_beacon_cmd(struct iwl_priv *priv)
b481de9c 380{
fcab423d 381 struct iwl_frame *frame;
b481de9c
ZY
382 unsigned int frame_size;
383 int rc;
b481de9c 384
fcab423d 385 frame = iwl_get_free_frame(priv);
b481de9c 386 if (!frame) {
15b1687c 387 IWL_ERR(priv, "Could not obtain free frame buffer for beacon "
b481de9c
ZY
388 "command.\n");
389 return -ENOMEM;
390 }
391
47ff65c4
DH
392 frame_size = iwl_hw_get_beacon_cmd(priv, frame);
393 if (!frame_size) {
394 IWL_ERR(priv, "Error configuring the beacon command\n");
395 iwl_free_frame(priv, frame);
396 return -EINVAL;
397 }
b481de9c 398
857485c0 399 rc = iwl_send_cmd_pdu(priv, REPLY_TX_BEACON, frame_size,
b481de9c
ZY
400 &frame->u.cmd[0]);
401
fcab423d 402 iwl_free_frame(priv, frame);
b481de9c
ZY
403
404 return rc;
405}
406
7aaa1d79
SO
407static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
408{
409 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
410
411 dma_addr_t addr = get_unaligned_le32(&tb->lo);
412 if (sizeof(dma_addr_t) > sizeof(u32))
413 addr |=
414 ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
415
416 return addr;
417}
418
419static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
420{
421 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
422
423 return le16_to_cpu(tb->hi_n_len) >> 4;
424}
425
426static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
427 dma_addr_t addr, u16 len)
428{
429 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
430 u16 hi_n_len = len << 4;
431
432 put_unaligned_le32(addr, &tb->lo);
433 if (sizeof(dma_addr_t) > sizeof(u32))
434 hi_n_len |= ((addr >> 16) >> 16) & 0xF;
435
436 tb->hi_n_len = cpu_to_le16(hi_n_len);
437
438 tfd->num_tbs = idx + 1;
439}
440
441static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
442{
443 return tfd->num_tbs & 0x1f;
444}
445
446/**
447 * iwl_hw_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
448 * @priv - driver private data
449 * @txq - tx queue
450 *
451 * Does NOT advance any TFD circular buffer read/write indexes
452 * Does NOT free the TFD itself (which is within circular buffer)
453 */
454void iwl_hw_txq_free_tfd(struct iwl_priv *priv, struct iwl_tx_queue *txq)
455{
59606ffa 456 struct iwl_tfd *tfd_tmp = (struct iwl_tfd *)txq->tfds;
7aaa1d79
SO
457 struct iwl_tfd *tfd;
458 struct pci_dev *dev = priv->pci_dev;
459 int index = txq->q.read_ptr;
460 int i;
461 int num_tbs;
462
463 tfd = &tfd_tmp[index];
464
465 /* Sanity check on number of chunks */
466 num_tbs = iwl_tfd_get_num_tbs(tfd);
467
468 if (num_tbs >= IWL_NUM_OF_TBS) {
469 IWL_ERR(priv, "Too many chunks: %i\n", num_tbs);
470 /* @todo issue fatal error, it is quite serious situation */
471 return;
472 }
473
474 /* Unmap tx_cmd */
475 if (num_tbs)
476 pci_unmap_single(dev,
c2acea8e
JB
477 pci_unmap_addr(&txq->meta[index], mapping),
478 pci_unmap_len(&txq->meta[index], len),
96891cee 479 PCI_DMA_BIDIRECTIONAL);
7aaa1d79
SO
480
481 /* Unmap chunks, if any. */
482 for (i = 1; i < num_tbs; i++) {
483 pci_unmap_single(dev, iwl_tfd_tb_get_addr(tfd, i),
484 iwl_tfd_tb_get_len(tfd, i), PCI_DMA_TODEVICE);
485
486 if (txq->txb) {
487 dev_kfree_skb(txq->txb[txq->q.read_ptr].skb[i - 1]);
488 txq->txb[txq->q.read_ptr].skb[i - 1] = NULL;
489 }
490 }
491}
492
493int iwl_hw_txq_attach_buf_to_tfd(struct iwl_priv *priv,
494 struct iwl_tx_queue *txq,
495 dma_addr_t addr, u16 len,
496 u8 reset, u8 pad)
497{
498 struct iwl_queue *q;
59606ffa 499 struct iwl_tfd *tfd, *tfd_tmp;
7aaa1d79
SO
500 u32 num_tbs;
501
502 q = &txq->q;
59606ffa
SO
503 tfd_tmp = (struct iwl_tfd *)txq->tfds;
504 tfd = &tfd_tmp[q->write_ptr];
7aaa1d79
SO
505
506 if (reset)
507 memset(tfd, 0, sizeof(*tfd));
508
509 num_tbs = iwl_tfd_get_num_tbs(tfd);
510
511 /* Each TFD can point to a maximum 20 Tx buffers */
512 if (num_tbs >= IWL_NUM_OF_TBS) {
513 IWL_ERR(priv, "Error can not send more than %d chunks\n",
514 IWL_NUM_OF_TBS);
515 return -EINVAL;
516 }
517
518 BUG_ON(addr & ~DMA_BIT_MASK(36));
519 if (unlikely(addr & ~IWL_TX_DMA_MASK))
520 IWL_ERR(priv, "Unaligned address = %llx\n",
521 (unsigned long long)addr);
522
523 iwl_tfd_set_tb(tfd, num_tbs, addr, len);
524
525 return 0;
526}
527
a8e74e27
SO
528/*
529 * Tell nic where to find circular buffer of Tx Frame Descriptors for
530 * given Tx queue, and enable the DMA channel used for that queue.
531 *
532 * 4965 supports up to 16 Tx queues in DRAM, mapped to up to 8 Tx DMA
533 * channels supported in hardware.
534 */
535int iwl_hw_tx_queue_init(struct iwl_priv *priv,
536 struct iwl_tx_queue *txq)
537{
a8e74e27
SO
538 int txq_id = txq->q.id;
539
a8e74e27
SO
540 /* Circular buffer (TFD queue in DRAM) physical base address */
541 iwl_write_direct32(priv, FH_MEM_CBBC_QUEUE(txq_id),
542 txq->q.dma_addr >> 8);
543
a8e74e27
SO
544 return 0;
545}
546
b481de9c
ZY
547/******************************************************************************
548 *
549 * Generic RX handler implementations
550 *
551 ******************************************************************************/
885ba202
TW
552static void iwl_rx_reply_alive(struct iwl_priv *priv,
553 struct iwl_rx_mem_buffer *rxb)
b481de9c 554{
2f301227 555 struct iwl_rx_packet *pkt = rxb_addr(rxb);
885ba202 556 struct iwl_alive_resp *palive;
b481de9c
ZY
557 struct delayed_work *pwork;
558
559 palive = &pkt->u.alive_frame;
560
e1623446 561 IWL_DEBUG_INFO(priv, "Alive ucode status 0x%08X revision "
b481de9c
ZY
562 "0x%01X 0x%01X\n",
563 palive->is_valid, palive->ver_type,
564 palive->ver_subtype);
565
566 if (palive->ver_subtype == INITIALIZE_SUBTYPE) {
e1623446 567 IWL_DEBUG_INFO(priv, "Initialization Alive received.\n");
b481de9c
ZY
568 memcpy(&priv->card_alive_init,
569 &pkt->u.alive_frame,
885ba202 570 sizeof(struct iwl_init_alive_resp));
b481de9c
ZY
571 pwork = &priv->init_alive_start;
572 } else {
e1623446 573 IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
b481de9c 574 memcpy(&priv->card_alive, &pkt->u.alive_frame,
885ba202 575 sizeof(struct iwl_alive_resp));
b481de9c
ZY
576 pwork = &priv->alive_start;
577 }
578
579 /* We delay the ALIVE response by 5ms to
580 * give the HW RF Kill time to activate... */
581 if (palive->is_valid == UCODE_VALID_OK)
582 queue_delayed_work(priv->workqueue, pwork,
583 msecs_to_jiffies(5));
584 else
39aadf8c 585 IWL_WARN(priv, "uCode did not respond OK.\n");
b481de9c
ZY
586}
587
5b9f8cd3 588static void iwl_bg_beacon_update(struct work_struct *work)
b481de9c 589{
c79dd5b5
TW
590 struct iwl_priv *priv =
591 container_of(work, struct iwl_priv, beacon_update);
b481de9c
ZY
592 struct sk_buff *beacon;
593
594 /* Pull updated AP beacon from mac80211. will fail if not in AP mode */
e039fa4a 595 beacon = ieee80211_beacon_get(priv->hw, priv->vif);
b481de9c
ZY
596
597 if (!beacon) {
15b1687c 598 IWL_ERR(priv, "update beacon failed\n");
b481de9c
ZY
599 return;
600 }
601
602 mutex_lock(&priv->mutex);
603 /* new beacon skb is allocated every time; dispose previous.*/
604 if (priv->ibss_beacon)
605 dev_kfree_skb(priv->ibss_beacon);
606
607 priv->ibss_beacon = beacon;
608 mutex_unlock(&priv->mutex);
609
5b9f8cd3 610 iwl_send_beacon_cmd(priv);
b481de9c
ZY
611}
612
4e39317d 613/**
5b9f8cd3 614 * iwl_bg_statistics_periodic - Timer callback to queue statistics
4e39317d
EG
615 *
616 * This callback is provided in order to send a statistics request.
617 *
618 * This timer function is continually reset to execute within
619 * REG_RECALIB_PERIOD seconds since the last STATISTICS_NOTIFICATION
620 * was received. We need to ensure we receive the statistics in order
621 * to update the temperature used for calibrating the TXPOWER.
622 */
5b9f8cd3 623static void iwl_bg_statistics_periodic(unsigned long data)
4e39317d
EG
624{
625 struct iwl_priv *priv = (struct iwl_priv *)data;
626
627 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
628 return;
629
61780ee3
MA
630 /* dont send host command if rf-kill is on */
631 if (!iwl_is_ready_rf(priv))
632 return;
633
ef8d5529 634 iwl_send_statistics_request(priv, CMD_ASYNC, false);
4e39317d
EG
635}
636
a9e1cb6a
WYG
637
638static void iwl_print_cont_event_trace(struct iwl_priv *priv, u32 base,
639 u32 start_idx, u32 num_events,
640 u32 mode)
641{
642 u32 i;
643 u32 ptr; /* SRAM byte address of log data */
644 u32 ev, time, data; /* event log data */
645 unsigned long reg_flags;
646
647 if (mode == 0)
648 ptr = base + (4 * sizeof(u32)) + (start_idx * 2 * sizeof(u32));
649 else
650 ptr = base + (4 * sizeof(u32)) + (start_idx * 3 * sizeof(u32));
651
652 /* Make sure device is powered up for SRAM reads */
653 spin_lock_irqsave(&priv->reg_lock, reg_flags);
654 if (iwl_grab_nic_access(priv)) {
655 spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
656 return;
657 }
658
659 /* Set starting address; reads will auto-increment */
660 _iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, ptr);
661 rmb();
662
663 /*
664 * "time" is actually "data" for mode 0 (no timestamp).
665 * place event id # at far right for easier visual parsing.
666 */
667 for (i = 0; i < num_events; i++) {
668 ev = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
669 time = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
670 if (mode == 0) {
671 trace_iwlwifi_dev_ucode_cont_event(priv,
672 0, time, ev);
673 } else {
674 data = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
675 trace_iwlwifi_dev_ucode_cont_event(priv,
676 time, data, ev);
677 }
678 }
679 /* Allow device to power down */
680 iwl_release_nic_access(priv);
681 spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
682}
683
875295f1 684static void iwl_continuous_event_trace(struct iwl_priv *priv)
a9e1cb6a
WYG
685{
686 u32 capacity; /* event log capacity in # entries */
687 u32 base; /* SRAM byte address of event log header */
688 u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
689 u32 num_wraps; /* # times uCode wrapped to top of log */
690 u32 next_entry; /* index of next entry to be written by uCode */
691
692 if (priv->ucode_type == UCODE_INIT)
693 base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
694 else
695 base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
696 if (priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
697 capacity = iwl_read_targ_mem(priv, base);
698 num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
699 mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
700 next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
701 } else
702 return;
703
704 if (num_wraps == priv->event_log.num_wraps) {
705 iwl_print_cont_event_trace(priv,
706 base, priv->event_log.next_entry,
707 next_entry - priv->event_log.next_entry,
708 mode);
709 priv->event_log.non_wraps_count++;
710 } else {
711 if ((num_wraps - priv->event_log.num_wraps) > 1)
712 priv->event_log.wraps_more_count++;
713 else
714 priv->event_log.wraps_once_count++;
715 trace_iwlwifi_dev_ucode_wrap_event(priv,
716 num_wraps - priv->event_log.num_wraps,
717 next_entry, priv->event_log.next_entry);
718 if (next_entry < priv->event_log.next_entry) {
719 iwl_print_cont_event_trace(priv, base,
720 priv->event_log.next_entry,
721 capacity - priv->event_log.next_entry,
722 mode);
723
724 iwl_print_cont_event_trace(priv, base, 0,
725 next_entry, mode);
726 } else {
727 iwl_print_cont_event_trace(priv, base,
728 next_entry, capacity - next_entry,
729 mode);
730
731 iwl_print_cont_event_trace(priv, base, 0,
732 next_entry, mode);
733 }
734 }
735 priv->event_log.num_wraps = num_wraps;
736 priv->event_log.next_entry = next_entry;
737}
738
739/**
740 * iwl_bg_ucode_trace - Timer callback to log ucode event
741 *
742 * The timer is continually set to execute every
743 * UCODE_TRACE_PERIOD milliseconds after the last timer expired
744 * this function is to perform continuous uCode event logging operation
745 * if enabled
746 */
747static void iwl_bg_ucode_trace(unsigned long data)
748{
749 struct iwl_priv *priv = (struct iwl_priv *)data;
750
751 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
752 return;
753
754 if (priv->event_log.ucode_trace) {
755 iwl_continuous_event_trace(priv);
756 /* Reschedule the timer to occur in UCODE_TRACE_PERIOD */
757 mod_timer(&priv->ucode_trace,
758 jiffies + msecs_to_jiffies(UCODE_TRACE_PERIOD));
759 }
760}
761
5b9f8cd3 762static void iwl_rx_beacon_notif(struct iwl_priv *priv,
a55360e4 763 struct iwl_rx_mem_buffer *rxb)
b481de9c 764{
0a6857e7 765#ifdef CONFIG_IWLWIFI_DEBUG
2f301227 766 struct iwl_rx_packet *pkt = rxb_addr(rxb);
2aa6ab86
TW
767 struct iwl4965_beacon_notif *beacon =
768 (struct iwl4965_beacon_notif *)pkt->u.raw;
e7d326ac 769 u8 rate = iwl_hw_get_rate(beacon->beacon_notify_hdr.rate_n_flags);
b481de9c 770
e1623446 771 IWL_DEBUG_RX(priv, "beacon status %x retries %d iss %d "
b481de9c 772 "tsf %d %d rate %d\n",
25a6572c 773 le32_to_cpu(beacon->beacon_notify_hdr.u.status) & TX_STATUS_MSK,
b481de9c
ZY
774 beacon->beacon_notify_hdr.failure_frame,
775 le32_to_cpu(beacon->ibss_mgr_status),
776 le32_to_cpu(beacon->high_tsf),
777 le32_to_cpu(beacon->low_tsf), rate);
778#endif
779
05c914fe 780 if ((priv->iw_mode == NL80211_IFTYPE_AP) &&
b481de9c
ZY
781 (!test_bit(STATUS_EXIT_PENDING, &priv->status)))
782 queue_work(priv->workqueue, &priv->beacon_update);
783}
784
b481de9c
ZY
785/* Handle notification from uCode that card's power state is changing
786 * due to software, hardware, or critical temperature RFKILL */
5b9f8cd3 787static void iwl_rx_card_state_notif(struct iwl_priv *priv,
a55360e4 788 struct iwl_rx_mem_buffer *rxb)
b481de9c 789{
2f301227 790 struct iwl_rx_packet *pkt = rxb_addr(rxb);
b481de9c
ZY
791 u32 flags = le32_to_cpu(pkt->u.card_state_notif.flags);
792 unsigned long status = priv->status;
793
3a41bbd5 794 IWL_DEBUG_RF_KILL(priv, "Card state received: HW:%s SW:%s CT:%s\n",
b481de9c 795 (flags & HW_CARD_DISABLED) ? "Kill" : "On",
3a41bbd5
WYG
796 (flags & SW_CARD_DISABLED) ? "Kill" : "On",
797 (flags & CT_CARD_DISABLED) ?
798 "Reached" : "Not reached");
b481de9c
ZY
799
800 if (flags & (SW_CARD_DISABLED | HW_CARD_DISABLED |
3a41bbd5 801 CT_CARD_DISABLED)) {
b481de9c 802
3395f6e9 803 iwl_write32(priv, CSR_UCODE_DRV_GP1_SET,
b481de9c
ZY
804 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
805
a8b50a0a
MA
806 iwl_write_direct32(priv, HBUS_TARG_MBX_C,
807 HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
b481de9c
ZY
808
809 if (!(flags & RXON_CARD_DISABLED)) {
3395f6e9 810 iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
b481de9c 811 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
a8b50a0a 812 iwl_write_direct32(priv, HBUS_TARG_MBX_C,
b481de9c 813 HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
b481de9c 814 }
3a41bbd5 815 if (flags & CT_CARD_DISABLED)
39b73fb1 816 iwl_tt_enter_ct_kill(priv);
b481de9c 817 }
3a41bbd5 818 if (!(flags & CT_CARD_DISABLED))
39b73fb1 819 iwl_tt_exit_ct_kill(priv);
b481de9c
ZY
820
821 if (flags & HW_CARD_DISABLED)
822 set_bit(STATUS_RF_KILL_HW, &priv->status);
823 else
824 clear_bit(STATUS_RF_KILL_HW, &priv->status);
825
826
b481de9c 827 if (!(flags & RXON_CARD_DISABLED))
2a421b91 828 iwl_scan_cancel(priv);
b481de9c
ZY
829
830 if ((test_bit(STATUS_RF_KILL_HW, &status) !=
a60e77e5
JB
831 test_bit(STATUS_RF_KILL_HW, &priv->status)))
832 wiphy_rfkill_set_hw_state(priv->hw->wiphy,
833 test_bit(STATUS_RF_KILL_HW, &priv->status));
b481de9c
ZY
834 else
835 wake_up_interruptible(&priv->wait_command_queue);
836}
837
5b9f8cd3 838int iwl_set_pwr_src(struct iwl_priv *priv, enum iwl_pwr_src src)
e2e3c57b 839{
e2e3c57b 840 if (src == IWL_PWR_SRC_VAUX) {
3fdb68de 841 if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
e2e3c57b
TW
842 iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
843 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
844 ~APMG_PS_CTRL_MSK_PWR_SRC);
845 } else {
846 iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
847 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
848 ~APMG_PS_CTRL_MSK_PWR_SRC);
849 }
850
a8b50a0a 851 return 0;
e2e3c57b
TW
852}
853
b481de9c 854/**
5b9f8cd3 855 * iwl_setup_rx_handlers - Initialize Rx handler callbacks
b481de9c
ZY
856 *
857 * Setup the RX handlers for each of the reply types sent from the uCode
858 * to the host.
859 *
860 * This function chains into the hardware specific files for them to setup
861 * any hardware specific handlers as well.
862 */
653fa4a0 863static void iwl_setup_rx_handlers(struct iwl_priv *priv)
b481de9c 864{
885ba202 865 priv->rx_handlers[REPLY_ALIVE] = iwl_rx_reply_alive;
5b9f8cd3
EG
866 priv->rx_handlers[REPLY_ERROR] = iwl_rx_reply_error;
867 priv->rx_handlers[CHANNEL_SWITCH_NOTIFICATION] = iwl_rx_csa;
81963d68
RC
868 priv->rx_handlers[SPECTRUM_MEASURE_NOTIFICATION] =
869 iwl_rx_spectrum_measure_notif;
5b9f8cd3 870 priv->rx_handlers[PM_SLEEP_NOTIFICATION] = iwl_rx_pm_sleep_notif;
b481de9c 871 priv->rx_handlers[PM_DEBUG_STATISTIC_NOTIFIC] =
5b9f8cd3
EG
872 iwl_rx_pm_debug_statistics_notif;
873 priv->rx_handlers[BEACON_NOTIFICATION] = iwl_rx_beacon_notif;
b481de9c 874
9fbab516
BC
875 /*
876 * The same handler is used for both the REPLY to a discrete
877 * statistics request from the host as well as for the periodic
878 * statistics notifications (after received beacons) from the uCode.
b481de9c 879 */
ef8d5529 880 priv->rx_handlers[REPLY_STATISTICS_CMD] = iwl_reply_statistics;
8f91aecb 881 priv->rx_handlers[STATISTICS_NOTIFICATION] = iwl_rx_statistics;
2a421b91
TW
882
883 iwl_setup_rx_scan_handlers(priv);
884
37a44211 885 /* status change handler */
5b9f8cd3 886 priv->rx_handlers[CARD_STATE_NOTIFICATION] = iwl_rx_card_state_notif;
b481de9c 887
c1354754
TW
888 priv->rx_handlers[MISSED_BEACONS_NOTIFICATION] =
889 iwl_rx_missed_beacon_notif;
37a44211 890 /* Rx handlers */
8d801080
WYG
891 priv->rx_handlers[REPLY_RX_PHY_CMD] = iwlagn_rx_reply_rx_phy;
892 priv->rx_handlers[REPLY_RX_MPDU_CMD] = iwlagn_rx_reply_rx;
653fa4a0 893 /* block ack */
74bcdb33 894 priv->rx_handlers[REPLY_COMPRESSED_BA] = iwlagn_rx_reply_compressed_ba;
9fbab516 895 /* Set up hardware specific Rx handlers */
d4789efe 896 priv->cfg->ops->lib->rx_handler_setup(priv);
b481de9c
ZY
897}
898
b481de9c 899/**
a55360e4 900 * iwl_rx_handle - Main entry function for receiving responses from uCode
b481de9c
ZY
901 *
902 * Uses the priv->rx_handlers callback function array to invoke
903 * the appropriate handlers, including command responses,
904 * frame-received notifications, and other notifications.
905 */
a55360e4 906void iwl_rx_handle(struct iwl_priv *priv)
b481de9c 907{
a55360e4 908 struct iwl_rx_mem_buffer *rxb;
db11d634 909 struct iwl_rx_packet *pkt;
a55360e4 910 struct iwl_rx_queue *rxq = &priv->rxq;
b481de9c
ZY
911 u32 r, i;
912 int reclaim;
913 unsigned long flags;
5c0eef96 914 u8 fill_rx = 0;
d68ab680 915 u32 count = 8;
4752c93c 916 int total_empty;
b481de9c 917
6440adb5
BC
918 /* uCode's read index (stored in shared DRAM) indicates the last Rx
919 * buffer that the driver may process (last buffer filled by ucode). */
8d86422a 920 r = le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF;
b481de9c
ZY
921 i = rxq->read;
922
923 /* Rx interrupt, but nothing sent from uCode */
924 if (i == r)
e1623446 925 IWL_DEBUG_RX(priv, "r = %d, i = %d\n", r, i);
b481de9c 926
4752c93c 927 /* calculate total frames need to be restock after handling RX */
7300515d 928 total_empty = r - rxq->write_actual;
4752c93c
MA
929 if (total_empty < 0)
930 total_empty += RX_QUEUE_SIZE;
931
932 if (total_empty > (RX_QUEUE_SIZE / 2))
5c0eef96
MA
933 fill_rx = 1;
934
b481de9c
ZY
935 while (i != r) {
936 rxb = rxq->queue[i];
937
9fbab516 938 /* If an RXB doesn't have a Rx queue slot associated with it,
b481de9c
ZY
939 * then a bug has been introduced in the queue refilling
940 * routines -- catch it here */
941 BUG_ON(rxb == NULL);
942
943 rxq->queue[i] = NULL;
944
2f301227
ZY
945 pci_unmap_page(priv->pci_dev, rxb->page_dma,
946 PAGE_SIZE << priv->hw_params.rx_page_order,
947 PCI_DMA_FROMDEVICE);
948 pkt = rxb_addr(rxb);
b481de9c 949
be1a71a1
JB
950 trace_iwlwifi_dev_rx(priv, pkt,
951 le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK);
952
b481de9c
ZY
953 /* Reclaim a command buffer only if this packet is a response
954 * to a (driver-originated) command.
955 * If the packet (e.g. Rx frame) originated from uCode,
956 * there is no command buffer to reclaim.
957 * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
958 * but apparently a few don't get set; catch them here. */
959 reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME) &&
960 (pkt->hdr.cmd != REPLY_RX_PHY_CMD) &&
857485c0 961 (pkt->hdr.cmd != REPLY_RX) &&
7dddaf1a 962 (pkt->hdr.cmd != REPLY_RX_MPDU_CMD) &&
cfe01709 963 (pkt->hdr.cmd != REPLY_COMPRESSED_BA) &&
b481de9c
ZY
964 (pkt->hdr.cmd != STATISTICS_NOTIFICATION) &&
965 (pkt->hdr.cmd != REPLY_TX);
966
967 /* Based on type of command response or notification,
968 * handle those that need handling via function in
5b9f8cd3 969 * rx_handlers table. See iwl_setup_rx_handlers() */
b481de9c 970 if (priv->rx_handlers[pkt->hdr.cmd]) {
e1623446 971 IWL_DEBUG_RX(priv, "r = %d, i = %d, %s, 0x%02x\n", r,
f3d67999 972 i, get_cmd_string(pkt->hdr.cmd), pkt->hdr.cmd);
a83b9141 973 priv->isr_stats.rx_handlers[pkt->hdr.cmd]++;
29b1b268 974 priv->rx_handlers[pkt->hdr.cmd] (priv, rxb);
b481de9c
ZY
975 } else {
976 /* No handling needed */
e1623446 977 IWL_DEBUG_RX(priv,
b481de9c
ZY
978 "r %d i %d No handler needed for %s, 0x%02x\n",
979 r, i, get_cmd_string(pkt->hdr.cmd),
980 pkt->hdr.cmd);
981 }
982
29b1b268
ZY
983 /*
984 * XXX: After here, we should always check rxb->page
985 * against NULL before touching it or its virtual
986 * memory (pkt). Because some rx_handler might have
987 * already taken or freed the pages.
988 */
989
b481de9c 990 if (reclaim) {
2f301227
ZY
991 /* Invoke any callbacks, transfer the buffer to caller,
992 * and fire off the (possibly) blocking iwl_send_cmd()
b481de9c 993 * as we reclaim the driver command queue */
29b1b268 994 if (rxb->page)
17b88929 995 iwl_tx_cmd_complete(priv, rxb);
b481de9c 996 else
39aadf8c 997 IWL_WARN(priv, "Claim null rxb?\n");
b481de9c
ZY
998 }
999
7300515d
ZY
1000 /* Reuse the page if possible. For notification packets and
1001 * SKBs that fail to Rx correctly, add them back into the
1002 * rx_free list for reuse later. */
1003 spin_lock_irqsave(&rxq->lock, flags);
2f301227 1004 if (rxb->page != NULL) {
7300515d
ZY
1005 rxb->page_dma = pci_map_page(priv->pci_dev, rxb->page,
1006 0, PAGE_SIZE << priv->hw_params.rx_page_order,
1007 PCI_DMA_FROMDEVICE);
1008 list_add_tail(&rxb->list, &rxq->rx_free);
1009 rxq->free_count++;
1010 } else
1011 list_add_tail(&rxb->list, &rxq->rx_used);
b481de9c 1012
b481de9c 1013 spin_unlock_irqrestore(&rxq->lock, flags);
7300515d 1014
b481de9c 1015 i = (i + 1) & RX_QUEUE_MASK;
5c0eef96
MA
1016 /* If there are a lot of unused frames,
1017 * restock the Rx queue so ucode wont assert. */
1018 if (fill_rx) {
1019 count++;
1020 if (count >= 8) {
7300515d 1021 rxq->read = i;
54b81550 1022 iwlagn_rx_replenish_now(priv);
5c0eef96
MA
1023 count = 0;
1024 }
1025 }
b481de9c
ZY
1026 }
1027
1028 /* Backtrack one entry */
7300515d 1029 rxq->read = i;
4752c93c 1030 if (fill_rx)
54b81550 1031 iwlagn_rx_replenish_now(priv);
4752c93c 1032 else
54b81550 1033 iwlagn_rx_queue_restock(priv);
a55360e4 1034}
a55360e4 1035
0359facc
MA
1036/* call this function to flush any scheduled tasklet */
1037static inline void iwl_synchronize_irq(struct iwl_priv *priv)
1038{
a96a27f9 1039 /* wait to make sure we flush pending tasklet*/
0359facc
MA
1040 synchronize_irq(priv->pci_dev->irq);
1041 tasklet_kill(&priv->irq_tasklet);
1042}
1043
ef850d7c 1044static void iwl_irq_tasklet_legacy(struct iwl_priv *priv)
b481de9c
ZY
1045{
1046 u32 inta, handled = 0;
1047 u32 inta_fh;
1048 unsigned long flags;
c2e61da2 1049 u32 i;
0a6857e7 1050#ifdef CONFIG_IWLWIFI_DEBUG
b481de9c
ZY
1051 u32 inta_mask;
1052#endif
1053
1054 spin_lock_irqsave(&priv->lock, flags);
1055
1056 /* Ack/clear/reset pending uCode interrupts.
1057 * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
1058 * and will clear only when CSR_FH_INT_STATUS gets cleared. */
3395f6e9
TW
1059 inta = iwl_read32(priv, CSR_INT);
1060 iwl_write32(priv, CSR_INT, inta);
b481de9c
ZY
1061
1062 /* Ack/clear/reset pending flow-handler (DMA) interrupts.
1063 * Any new interrupts that happen after this, either while we're
1064 * in this tasklet, or later, will show up in next ISR/tasklet. */
3395f6e9
TW
1065 inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
1066 iwl_write32(priv, CSR_FH_INT_STATUS, inta_fh);
b481de9c 1067
0a6857e7 1068#ifdef CONFIG_IWLWIFI_DEBUG
3d816c77 1069 if (iwl_get_debug_level(priv) & IWL_DL_ISR) {
9fbab516 1070 /* just for debug */
3395f6e9 1071 inta_mask = iwl_read32(priv, CSR_INT_MASK);
e1623446 1072 IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x, fh 0x%08x\n",
b481de9c
ZY
1073 inta, inta_mask, inta_fh);
1074 }
1075#endif
1076
2f301227
ZY
1077 spin_unlock_irqrestore(&priv->lock, flags);
1078
b481de9c
ZY
1079 /* Since CSR_INT and CSR_FH_INT_STATUS reads and clears are not
1080 * atomic, make sure that inta covers all the interrupts that
1081 * we've discovered, even if FH interrupt came in just after
1082 * reading CSR_INT. */
6f83eaa1 1083 if (inta_fh & CSR49_FH_INT_RX_MASK)
b481de9c 1084 inta |= CSR_INT_BIT_FH_RX;
6f83eaa1 1085 if (inta_fh & CSR49_FH_INT_TX_MASK)
b481de9c
ZY
1086 inta |= CSR_INT_BIT_FH_TX;
1087
1088 /* Now service all interrupt bits discovered above. */
1089 if (inta & CSR_INT_BIT_HW_ERR) {
58dba728 1090 IWL_ERR(priv, "Hardware error detected. Restarting.\n");
b481de9c
ZY
1091
1092 /* Tell the device to stop sending interrupts */
5b9f8cd3 1093 iwl_disable_interrupts(priv);
b481de9c 1094
a83b9141 1095 priv->isr_stats.hw++;
5b9f8cd3 1096 iwl_irq_handle_error(priv);
b481de9c
ZY
1097
1098 handled |= CSR_INT_BIT_HW_ERR;
1099
b481de9c
ZY
1100 return;
1101 }
1102
0a6857e7 1103#ifdef CONFIG_IWLWIFI_DEBUG
3d816c77 1104 if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
b481de9c 1105 /* NIC fires this, but we don't use it, redundant with WAKEUP */
a83b9141 1106 if (inta & CSR_INT_BIT_SCD) {
e1623446 1107 IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
25c03d8e 1108 "the frame/frames.\n");
a83b9141
WYG
1109 priv->isr_stats.sch++;
1110 }
b481de9c
ZY
1111
1112 /* Alive notification via Rx interrupt will do the real work */
a83b9141 1113 if (inta & CSR_INT_BIT_ALIVE) {
e1623446 1114 IWL_DEBUG_ISR(priv, "Alive interrupt\n");
a83b9141
WYG
1115 priv->isr_stats.alive++;
1116 }
b481de9c
ZY
1117 }
1118#endif
1119 /* Safely ignore these bits for debug checks below */
25c03d8e 1120 inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
b481de9c 1121
9fbab516 1122 /* HW RF KILL switch toggled */
b481de9c
ZY
1123 if (inta & CSR_INT_BIT_RF_KILL) {
1124 int hw_rf_kill = 0;
3395f6e9 1125 if (!(iwl_read32(priv, CSR_GP_CNTRL) &
b481de9c
ZY
1126 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
1127 hw_rf_kill = 1;
1128
4c423a2b 1129 IWL_WARN(priv, "RF_KILL bit toggled to %s.\n",
c3056065 1130 hw_rf_kill ? "disable radio" : "enable radio");
b481de9c 1131
a83b9141
WYG
1132 priv->isr_stats.rfkill++;
1133
a9efa652 1134 /* driver only loads ucode once setting the interface up.
6cd0b1cb
HS
1135 * the driver allows loading the ucode even if the radio
1136 * is killed. Hence update the killswitch state here. The
1137 * rfkill handler will care about restarting if needed.
a9efa652 1138 */
6cd0b1cb
HS
1139 if (!test_bit(STATUS_ALIVE, &priv->status)) {
1140 if (hw_rf_kill)
1141 set_bit(STATUS_RF_KILL_HW, &priv->status);
1142 else
1143 clear_bit(STATUS_RF_KILL_HW, &priv->status);
a60e77e5 1144 wiphy_rfkill_set_hw_state(priv->hw->wiphy, hw_rf_kill);
edb34228 1145 }
b481de9c
ZY
1146
1147 handled |= CSR_INT_BIT_RF_KILL;
1148 }
1149
9fbab516 1150 /* Chip got too hot and stopped itself */
b481de9c 1151 if (inta & CSR_INT_BIT_CT_KILL) {
15b1687c 1152 IWL_ERR(priv, "Microcode CT kill error detected.\n");
a83b9141 1153 priv->isr_stats.ctkill++;
b481de9c
ZY
1154 handled |= CSR_INT_BIT_CT_KILL;
1155 }
1156
1157 /* Error detected by uCode */
1158 if (inta & CSR_INT_BIT_SW_ERR) {
15b1687c
WT
1159 IWL_ERR(priv, "Microcode SW error detected. "
1160 " Restarting 0x%X.\n", inta);
a83b9141
WYG
1161 priv->isr_stats.sw++;
1162 priv->isr_stats.sw_err = inta;
5b9f8cd3 1163 iwl_irq_handle_error(priv);
b481de9c
ZY
1164 handled |= CSR_INT_BIT_SW_ERR;
1165 }
1166
c2e61da2
BC
1167 /*
1168 * uCode wakes up after power-down sleep.
1169 * Tell device about any new tx or host commands enqueued,
1170 * and about any Rx buffers made available while asleep.
1171 */
b481de9c 1172 if (inta & CSR_INT_BIT_WAKEUP) {
e1623446 1173 IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
a55360e4 1174 iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
c2e61da2
BC
1175 for (i = 0; i < priv->hw_params.max_txq_num; i++)
1176 iwl_txq_update_write_ptr(priv, &priv->txq[i]);
a83b9141 1177 priv->isr_stats.wakeup++;
b481de9c
ZY
1178 handled |= CSR_INT_BIT_WAKEUP;
1179 }
1180
1181 /* All uCode command responses, including Tx command responses,
1182 * Rx "responses" (frame-received notification), and other
1183 * notifications from uCode come through here*/
1184 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
a55360e4 1185 iwl_rx_handle(priv);
a83b9141 1186 priv->isr_stats.rx++;
b481de9c
ZY
1187 handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
1188 }
1189
c72cd19f 1190 /* This "Tx" DMA channel is used only for loading uCode */
b481de9c 1191 if (inta & CSR_INT_BIT_FH_TX) {
c72cd19f 1192 IWL_DEBUG_ISR(priv, "uCode load interrupt\n");
a83b9141 1193 priv->isr_stats.tx++;
b481de9c 1194 handled |= CSR_INT_BIT_FH_TX;
c72cd19f 1195 /* Wake up uCode load routine, now that load is complete */
dbb983b7
RR
1196 priv->ucode_write_complete = 1;
1197 wake_up_interruptible(&priv->wait_command_queue);
b481de9c
ZY
1198 }
1199
a83b9141 1200 if (inta & ~handled) {
15b1687c 1201 IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
a83b9141
WYG
1202 priv->isr_stats.unhandled++;
1203 }
b481de9c 1204
40cefda9 1205 if (inta & ~(priv->inta_mask)) {
39aadf8c 1206 IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
40cefda9 1207 inta & ~priv->inta_mask);
39aadf8c 1208 IWL_WARN(priv, " with FH_INT = 0x%08x\n", inta_fh);
b481de9c
ZY
1209 }
1210
1211 /* Re-enable all interrupts */
0359facc
MA
1212 /* only Re-enable if diabled by irq */
1213 if (test_bit(STATUS_INT_ENABLED, &priv->status))
5b9f8cd3 1214 iwl_enable_interrupts(priv);
b481de9c 1215
0a6857e7 1216#ifdef CONFIG_IWLWIFI_DEBUG
3d816c77 1217 if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
3395f6e9
TW
1218 inta = iwl_read32(priv, CSR_INT);
1219 inta_mask = iwl_read32(priv, CSR_INT_MASK);
1220 inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
e1623446 1221 IWL_DEBUG_ISR(priv, "End inta 0x%08x, enabled 0x%08x, fh 0x%08x, "
b481de9c
ZY
1222 "flags 0x%08lx\n", inta, inta_mask, inta_fh, flags);
1223 }
1224#endif
b481de9c
ZY
1225}
1226
ef850d7c
MA
1227/* tasklet for iwlagn interrupt */
1228static void iwl_irq_tasklet(struct iwl_priv *priv)
1229{
1230 u32 inta = 0;
1231 u32 handled = 0;
1232 unsigned long flags;
8756990f 1233 u32 i;
ef850d7c
MA
1234#ifdef CONFIG_IWLWIFI_DEBUG
1235 u32 inta_mask;
1236#endif
1237
1238 spin_lock_irqsave(&priv->lock, flags);
1239
1240 /* Ack/clear/reset pending uCode interrupts.
1241 * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
1242 */
48a6be6a
SZ
1243 /* There is a hardware bug in the interrupt mask function that some
1244 * interrupts (i.e. CSR_INT_BIT_SCD) can still be generated even if
1245 * they are disabled in the CSR_INT_MASK register. Furthermore the
1246 * ICT interrupt handling mechanism has another bug that might cause
1247 * these unmasked interrupts fail to be detected. We workaround the
1248 * hardware bugs here by ACKing all the possible interrupts so that
1249 * interrupt coalescing can still be achieved.
1250 */
4a35ecf8 1251 iwl_write32(priv, CSR_INT, priv->_agn.inta | ~priv->inta_mask);
ef850d7c 1252
a4c8b2a6 1253 inta = priv->_agn.inta;
ef850d7c
MA
1254
1255#ifdef CONFIG_IWLWIFI_DEBUG
3d816c77 1256 if (iwl_get_debug_level(priv) & IWL_DL_ISR) {
ef850d7c
MA
1257 /* just for debug */
1258 inta_mask = iwl_read32(priv, CSR_INT_MASK);
1259 IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x\n ",
1260 inta, inta_mask);
1261 }
1262#endif
2f301227
ZY
1263
1264 spin_unlock_irqrestore(&priv->lock, flags);
1265
a4c8b2a6
JB
1266 /* saved interrupt in inta variable now we can reset priv->_agn.inta */
1267 priv->_agn.inta = 0;
ef850d7c
MA
1268
1269 /* Now service all interrupt bits discovered above. */
1270 if (inta & CSR_INT_BIT_HW_ERR) {
58dba728 1271 IWL_ERR(priv, "Hardware error detected. Restarting.\n");
ef850d7c
MA
1272
1273 /* Tell the device to stop sending interrupts */
1274 iwl_disable_interrupts(priv);
1275
1276 priv->isr_stats.hw++;
1277 iwl_irq_handle_error(priv);
1278
1279 handled |= CSR_INT_BIT_HW_ERR;
1280
ef850d7c
MA
1281 return;
1282 }
1283
1284#ifdef CONFIG_IWLWIFI_DEBUG
3d816c77 1285 if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
ef850d7c
MA
1286 /* NIC fires this, but we don't use it, redundant with WAKEUP */
1287 if (inta & CSR_INT_BIT_SCD) {
1288 IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
1289 "the frame/frames.\n");
1290 priv->isr_stats.sch++;
1291 }
1292
1293 /* Alive notification via Rx interrupt will do the real work */
1294 if (inta & CSR_INT_BIT_ALIVE) {
1295 IWL_DEBUG_ISR(priv, "Alive interrupt\n");
1296 priv->isr_stats.alive++;
1297 }
1298 }
1299#endif
1300 /* Safely ignore these bits for debug checks below */
1301 inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
1302
1303 /* HW RF KILL switch toggled */
1304 if (inta & CSR_INT_BIT_RF_KILL) {
1305 int hw_rf_kill = 0;
1306 if (!(iwl_read32(priv, CSR_GP_CNTRL) &
1307 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
1308 hw_rf_kill = 1;
1309
4c423a2b 1310 IWL_WARN(priv, "RF_KILL bit toggled to %s.\n",
ef850d7c
MA
1311 hw_rf_kill ? "disable radio" : "enable radio");
1312
1313 priv->isr_stats.rfkill++;
1314
1315 /* driver only loads ucode once setting the interface up.
1316 * the driver allows loading the ucode even if the radio
1317 * is killed. Hence update the killswitch state here. The
1318 * rfkill handler will care about restarting if needed.
1319 */
1320 if (!test_bit(STATUS_ALIVE, &priv->status)) {
1321 if (hw_rf_kill)
1322 set_bit(STATUS_RF_KILL_HW, &priv->status);
1323 else
1324 clear_bit(STATUS_RF_KILL_HW, &priv->status);
a60e77e5 1325 wiphy_rfkill_set_hw_state(priv->hw->wiphy, hw_rf_kill);
ef850d7c
MA
1326 }
1327
1328 handled |= CSR_INT_BIT_RF_KILL;
1329 }
1330
1331 /* Chip got too hot and stopped itself */
1332 if (inta & CSR_INT_BIT_CT_KILL) {
1333 IWL_ERR(priv, "Microcode CT kill error detected.\n");
1334 priv->isr_stats.ctkill++;
1335 handled |= CSR_INT_BIT_CT_KILL;
1336 }
1337
1338 /* Error detected by uCode */
1339 if (inta & CSR_INT_BIT_SW_ERR) {
1340 IWL_ERR(priv, "Microcode SW error detected. "
1341 " Restarting 0x%X.\n", inta);
1342 priv->isr_stats.sw++;
1343 priv->isr_stats.sw_err = inta;
1344 iwl_irq_handle_error(priv);
1345 handled |= CSR_INT_BIT_SW_ERR;
1346 }
1347
1348 /* uCode wakes up after power-down sleep */
1349 if (inta & CSR_INT_BIT_WAKEUP) {
1350 IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
1351 iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
8756990f
BC
1352 for (i = 0; i < priv->hw_params.max_txq_num; i++)
1353 iwl_txq_update_write_ptr(priv, &priv->txq[i]);
ef850d7c
MA
1354
1355 priv->isr_stats.wakeup++;
1356
1357 handled |= CSR_INT_BIT_WAKEUP;
1358 }
1359
1360 /* All uCode command responses, including Tx command responses,
1361 * Rx "responses" (frame-received notification), and other
1362 * notifications from uCode come through here*/
40cefda9
MA
1363 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX |
1364 CSR_INT_BIT_RX_PERIODIC)) {
ef850d7c 1365 IWL_DEBUG_ISR(priv, "Rx interrupt\n");
40cefda9
MA
1366 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
1367 handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
1368 iwl_write32(priv, CSR_FH_INT_STATUS,
1369 CSR49_FH_INT_RX_MASK);
1370 }
1371 if (inta & CSR_INT_BIT_RX_PERIODIC) {
1372 handled |= CSR_INT_BIT_RX_PERIODIC;
1373 iwl_write32(priv, CSR_INT, CSR_INT_BIT_RX_PERIODIC);
1374 }
1375 /* Sending RX interrupt require many steps to be done in the
1376 * the device:
1377 * 1- write interrupt to current index in ICT table.
1378 * 2- dma RX frame.
1379 * 3- update RX shared data to indicate last write index.
1380 * 4- send interrupt.
1381 * This could lead to RX race, driver could receive RX interrupt
74ba67ed
BC
1382 * but the shared data changes does not reflect this;
1383 * periodic interrupt will detect any dangling Rx activity.
40cefda9 1384 */
74ba67ed
BC
1385
1386 /* Disable periodic interrupt; we use it as just a one-shot. */
1387 iwl_write8(priv, CSR_INT_PERIODIC_REG,
40cefda9 1388 CSR_INT_PERIODIC_DIS);
ef850d7c 1389 iwl_rx_handle(priv);
74ba67ed
BC
1390
1391 /*
1392 * Enable periodic interrupt in 8 msec only if we received
1393 * real RX interrupt (instead of just periodic int), to catch
1394 * any dangling Rx interrupt. If it was just the periodic
1395 * interrupt, there was no dangling Rx activity, and no need
1396 * to extend the periodic interrupt; one-shot is enough.
1397 */
40cefda9 1398 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX))
74ba67ed 1399 iwl_write8(priv, CSR_INT_PERIODIC_REG,
40cefda9
MA
1400 CSR_INT_PERIODIC_ENA);
1401
ef850d7c 1402 priv->isr_stats.rx++;
ef850d7c
MA
1403 }
1404
c72cd19f 1405 /* This "Tx" DMA channel is used only for loading uCode */
ef850d7c
MA
1406 if (inta & CSR_INT_BIT_FH_TX) {
1407 iwl_write32(priv, CSR_FH_INT_STATUS, CSR49_FH_INT_TX_MASK);
c72cd19f 1408 IWL_DEBUG_ISR(priv, "uCode load interrupt\n");
ef850d7c
MA
1409 priv->isr_stats.tx++;
1410 handled |= CSR_INT_BIT_FH_TX;
c72cd19f 1411 /* Wake up uCode load routine, now that load is complete */
ef850d7c
MA
1412 priv->ucode_write_complete = 1;
1413 wake_up_interruptible(&priv->wait_command_queue);
1414 }
1415
1416 if (inta & ~handled) {
1417 IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
1418 priv->isr_stats.unhandled++;
1419 }
1420
40cefda9 1421 if (inta & ~(priv->inta_mask)) {
ef850d7c 1422 IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
40cefda9 1423 inta & ~priv->inta_mask);
ef850d7c
MA
1424 }
1425
ef850d7c
MA
1426 /* Re-enable all interrupts */
1427 /* only Re-enable if diabled by irq */
1428 if (test_bit(STATUS_INT_ENABLED, &priv->status))
1429 iwl_enable_interrupts(priv);
ef850d7c
MA
1430}
1431
872c8ddc
WYG
1432/* the threshold ratio of actual_ack_cnt to expected_ack_cnt in percent */
1433#define ACK_CNT_RATIO (50)
1434#define BA_TIMEOUT_CNT (5)
1435#define BA_TIMEOUT_MAX (16)
1436
1437/**
1438 * iwl_good_ack_health - checks for ACK count ratios, BA timeout retries.
1439 *
1440 * When the ACK count ratio is 0 and aggregated BA timeout retries exceeding
1441 * the BA_TIMEOUT_MAX, reload firmware and bring system back to normal
1442 * operation state.
1443 */
1444bool iwl_good_ack_health(struct iwl_priv *priv,
1445 struct iwl_rx_packet *pkt)
1446{
1447 bool rc = true;
1448 int actual_ack_cnt_delta, expected_ack_cnt_delta;
1449 int ba_timeout_delta;
1450
1451 actual_ack_cnt_delta =
1452 le32_to_cpu(pkt->u.stats.tx.actual_ack_cnt) -
1453 le32_to_cpu(priv->statistics.tx.actual_ack_cnt);
1454 expected_ack_cnt_delta =
1455 le32_to_cpu(pkt->u.stats.tx.expected_ack_cnt) -
1456 le32_to_cpu(priv->statistics.tx.expected_ack_cnt);
1457 ba_timeout_delta =
1458 le32_to_cpu(pkt->u.stats.tx.agg.ba_timeout) -
1459 le32_to_cpu(priv->statistics.tx.agg.ba_timeout);
1460 if ((priv->_agn.agg_tids_count > 0) &&
1461 (expected_ack_cnt_delta > 0) &&
1462 (((actual_ack_cnt_delta * 100) / expected_ack_cnt_delta)
1463 < ACK_CNT_RATIO) &&
1464 (ba_timeout_delta > BA_TIMEOUT_CNT)) {
1465 IWL_DEBUG_RADIO(priv, "actual_ack_cnt delta = %d,"
1466 " expected_ack_cnt = %d\n",
1467 actual_ack_cnt_delta, expected_ack_cnt_delta);
1468
1469#ifdef CONFIG_IWLWIFI_DEBUG
1470 IWL_DEBUG_RADIO(priv, "rx_detected_cnt delta = %d\n",
1471 priv->delta_statistics.tx.rx_detected_cnt);
1472 IWL_DEBUG_RADIO(priv,
1473 "ack_or_ba_timeout_collision delta = %d\n",
1474 priv->delta_statistics.tx.
1475 ack_or_ba_timeout_collision);
1476#endif
1477 IWL_DEBUG_RADIO(priv, "agg ba_timeout delta = %d\n",
1478 ba_timeout_delta);
1479 if (!actual_ack_cnt_delta &&
1480 (ba_timeout_delta >= BA_TIMEOUT_MAX))
1481 rc = false;
1482 }
1483 return rc;
1484}
1485
a83b9141 1486
7d47618a
EG
1487/*****************************************************************************
1488 *
1489 * sysfs attributes
1490 *
1491 *****************************************************************************/
1492
1493#ifdef CONFIG_IWLWIFI_DEBUG
1494
1495/*
1496 * The following adds a new attribute to the sysfs representation
1497 * of this device driver (i.e. a new file in /sys/class/net/wlan0/device/)
1498 * used for controlling the debug level.
1499 *
1500 * See the level definitions in iwl for details.
1501 *
1502 * The debug_level being managed using sysfs below is a per device debug
1503 * level that is used instead of the global debug level if it (the per
1504 * device debug level) is set.
1505 */
1506static ssize_t show_debug_level(struct device *d,
1507 struct device_attribute *attr, char *buf)
1508{
1509 struct iwl_priv *priv = dev_get_drvdata(d);
1510 return sprintf(buf, "0x%08X\n", iwl_get_debug_level(priv));
1511}
1512static ssize_t store_debug_level(struct device *d,
1513 struct device_attribute *attr,
1514 const char *buf, size_t count)
1515{
1516 struct iwl_priv *priv = dev_get_drvdata(d);
1517 unsigned long val;
1518 int ret;
1519
1520 ret = strict_strtoul(buf, 0, &val);
1521 if (ret)
1522 IWL_ERR(priv, "%s is not in hex or decimal form.\n", buf);
1523 else {
1524 priv->debug_level = val;
1525 if (iwl_alloc_traffic_mem(priv))
1526 IWL_ERR(priv,
1527 "Not enough memory to generate traffic log\n");
1528 }
1529 return strnlen(buf, count);
1530}
1531
1532static DEVICE_ATTR(debug_level, S_IWUSR | S_IRUGO,
1533 show_debug_level, store_debug_level);
1534
1535
1536#endif /* CONFIG_IWLWIFI_DEBUG */
1537
1538
1539static ssize_t show_temperature(struct device *d,
1540 struct device_attribute *attr, char *buf)
1541{
1542 struct iwl_priv *priv = dev_get_drvdata(d);
1543
1544 if (!iwl_is_alive(priv))
1545 return -EAGAIN;
1546
1547 return sprintf(buf, "%d\n", priv->temperature);
1548}
1549
1550static DEVICE_ATTR(temperature, S_IRUGO, show_temperature, NULL);
1551
1552static ssize_t show_tx_power(struct device *d,
1553 struct device_attribute *attr, char *buf)
1554{
1555 struct iwl_priv *priv = dev_get_drvdata(d);
1556
1557 if (!iwl_is_ready_rf(priv))
1558 return sprintf(buf, "off\n");
1559 else
1560 return sprintf(buf, "%d\n", priv->tx_power_user_lmt);
1561}
1562
1563static ssize_t store_tx_power(struct device *d,
1564 struct device_attribute *attr,
1565 const char *buf, size_t count)
1566{
1567 struct iwl_priv *priv = dev_get_drvdata(d);
1568 unsigned long val;
1569 int ret;
1570
1571 ret = strict_strtoul(buf, 10, &val);
1572 if (ret)
1573 IWL_INFO(priv, "%s is not in decimal form.\n", buf);
1574 else {
1575 ret = iwl_set_tx_power(priv, val, false);
1576 if (ret)
1577 IWL_ERR(priv, "failed setting tx power (0x%d).\n",
1578 ret);
1579 else
1580 ret = count;
1581 }
1582 return ret;
1583}
1584
1585static DEVICE_ATTR(tx_power, S_IWUSR | S_IRUGO, show_tx_power, store_tx_power);
1586
1587static ssize_t show_rts_ht_protection(struct device *d,
1588 struct device_attribute *attr, char *buf)
1589{
1590 struct iwl_priv *priv = dev_get_drvdata(d);
1591
1592 return sprintf(buf, "%s\n",
1593 priv->cfg->use_rts_for_ht ? "RTS/CTS" : "CTS-to-self");
1594}
1595
1596static ssize_t store_rts_ht_protection(struct device *d,
1597 struct device_attribute *attr,
1598 const char *buf, size_t count)
1599{
1600 struct iwl_priv *priv = dev_get_drvdata(d);
1601 unsigned long val;
1602 int ret;
1603
1604 ret = strict_strtoul(buf, 10, &val);
1605 if (ret)
1606 IWL_INFO(priv, "Input is not in decimal form.\n");
1607 else {
1608 if (!iwl_is_associated(priv))
1609 priv->cfg->use_rts_for_ht = val ? true : false;
1610 else
1611 IWL_ERR(priv, "Sta associated with AP - "
1612 "Change protection mechanism is not allowed\n");
1613 ret = count;
1614 }
1615 return ret;
1616}
1617
1618static DEVICE_ATTR(rts_ht_protection, S_IWUSR | S_IRUGO,
1619 show_rts_ht_protection, store_rts_ht_protection);
1620
1621
1622static struct attribute *iwl_sysfs_entries[] = {
1623 &dev_attr_temperature.attr,
1624 &dev_attr_tx_power.attr,
1625 &dev_attr_rts_ht_protection.attr,
1626#ifdef CONFIG_IWLWIFI_DEBUG
1627 &dev_attr_debug_level.attr,
1628#endif
1629 NULL
1630};
1631
1632static struct attribute_group iwl_attribute_group = {
1633 .name = NULL, /* put in device directory */
1634 .attrs = iwl_sysfs_entries,
1635};
1636
b481de9c
ZY
1637/******************************************************************************
1638 *
1639 * uCode download functions
1640 *
1641 ******************************************************************************/
1642
5b9f8cd3 1643static void iwl_dealloc_ucode_pci(struct iwl_priv *priv)
b481de9c 1644{
98c92211
TW
1645 iwl_free_fw_desc(priv->pci_dev, &priv->ucode_code);
1646 iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data);
1647 iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
1648 iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init);
1649 iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init_data);
1650 iwl_free_fw_desc(priv->pci_dev, &priv->ucode_boot);
b481de9c
ZY
1651}
1652
5b9f8cd3 1653static void iwl_nic_start(struct iwl_priv *priv)
edcdf8b2
RR
1654{
1655 /* Remove all resets to allow NIC to operate */
1656 iwl_write32(priv, CSR_RESET, 0);
1657}
1658
dd7a2509
JB
1659struct iwlagn_ucode_capabilities {
1660 u32 max_probe_length;
1661};
edcdf8b2 1662
b08dfd04 1663static void iwl_ucode_callback(const struct firmware *ucode_raw, void *context);
dd7a2509
JB
1664static int iwl_mac_setup_register(struct iwl_priv *priv,
1665 struct iwlagn_ucode_capabilities *capa);
b08dfd04
JB
1666
1667static int __must_check iwl_request_firmware(struct iwl_priv *priv, bool first)
1668{
1669 const char *name_pre = priv->cfg->fw_name_pre;
1670
1671 if (first)
1672 priv->fw_index = priv->cfg->ucode_api_max;
1673 else
1674 priv->fw_index--;
1675
1676 if (priv->fw_index < priv->cfg->ucode_api_min) {
1677 IWL_ERR(priv, "no suitable firmware found!\n");
1678 return -ENOENT;
1679 }
1680
1681 sprintf(priv->firmware_name, "%s%d%s",
1682 name_pre, priv->fw_index, ".ucode");
1683
1684 IWL_DEBUG_INFO(priv, "attempting to load firmware '%s'\n",
1685 priv->firmware_name);
1686
1687 return request_firmware_nowait(THIS_MODULE, 1, priv->firmware_name,
1688 &priv->pci_dev->dev, GFP_KERNEL, priv,
1689 iwl_ucode_callback);
1690}
1691
0e9a44dc
JB
1692struct iwlagn_firmware_pieces {
1693 const void *inst, *data, *init, *init_data, *boot;
1694 size_t inst_size, data_size, init_size, init_data_size, boot_size;
1695
1696 u32 build;
1697};
1698
1699static int iwlagn_load_legacy_firmware(struct iwl_priv *priv,
1700 const struct firmware *ucode_raw,
1701 struct iwlagn_firmware_pieces *pieces)
1702{
1703 struct iwl_ucode_header *ucode = (void *)ucode_raw->data;
1704 u32 api_ver, hdr_size;
1705 const u8 *src;
1706
1707 priv->ucode_ver = le32_to_cpu(ucode->ver);
1708 api_ver = IWL_UCODE_API(priv->ucode_ver);
1709
1710 switch (api_ver) {
1711 default:
1712 /*
1713 * 4965 doesn't revision the firmware file format
1714 * along with the API version, it always uses v1
1715 * file format.
1716 */
1717 if ((priv->hw_rev & CSR_HW_REV_TYPE_MSK) !=
1718 CSR_HW_REV_TYPE_4965) {
1719 hdr_size = 28;
1720 if (ucode_raw->size < hdr_size) {
1721 IWL_ERR(priv, "File size too small!\n");
1722 return -EINVAL;
1723 }
1724 pieces->build = le32_to_cpu(ucode->u.v2.build);
1725 pieces->inst_size = le32_to_cpu(ucode->u.v2.inst_size);
1726 pieces->data_size = le32_to_cpu(ucode->u.v2.data_size);
1727 pieces->init_size = le32_to_cpu(ucode->u.v2.init_size);
1728 pieces->init_data_size = le32_to_cpu(ucode->u.v2.init_data_size);
1729 pieces->boot_size = le32_to_cpu(ucode->u.v2.boot_size);
1730 src = ucode->u.v2.data;
1731 break;
1732 }
1733 /* fall through for 4965 */
1734 case 0:
1735 case 1:
1736 case 2:
1737 hdr_size = 24;
1738 if (ucode_raw->size < hdr_size) {
1739 IWL_ERR(priv, "File size too small!\n");
1740 return -EINVAL;
1741 }
1742 pieces->build = 0;
1743 pieces->inst_size = le32_to_cpu(ucode->u.v1.inst_size);
1744 pieces->data_size = le32_to_cpu(ucode->u.v1.data_size);
1745 pieces->init_size = le32_to_cpu(ucode->u.v1.init_size);
1746 pieces->init_data_size = le32_to_cpu(ucode->u.v1.init_data_size);
1747 pieces->boot_size = le32_to_cpu(ucode->u.v1.boot_size);
1748 src = ucode->u.v1.data;
1749 break;
1750 }
1751
1752 /* Verify size of file vs. image size info in file's header */
1753 if (ucode_raw->size != hdr_size + pieces->inst_size +
1754 pieces->data_size + pieces->init_size +
1755 pieces->init_data_size + pieces->boot_size) {
1756
1757 IWL_ERR(priv,
1758 "uCode file size %d does not match expected size\n",
1759 (int)ucode_raw->size);
1760 return -EINVAL;
1761 }
1762
1763 pieces->inst = src;
1764 src += pieces->inst_size;
1765 pieces->data = src;
1766 src += pieces->data_size;
1767 pieces->init = src;
1768 src += pieces->init_size;
1769 pieces->init_data = src;
1770 src += pieces->init_data_size;
1771 pieces->boot = src;
1772 src += pieces->boot_size;
1773
1774 return 0;
1775}
1776
dd7a2509
JB
1777static int iwlagn_wanted_ucode_alternative = 1;
1778
1779static int iwlagn_load_firmware(struct iwl_priv *priv,
1780 const struct firmware *ucode_raw,
1781 struct iwlagn_firmware_pieces *pieces,
1782 struct iwlagn_ucode_capabilities *capa)
1783{
1784 struct iwl_tlv_ucode_header *ucode = (void *)ucode_raw->data;
1785 struct iwl_ucode_tlv *tlv;
1786 size_t len = ucode_raw->size;
1787 const u8 *data;
1788 int wanted_alternative = iwlagn_wanted_ucode_alternative, tmp;
1789 u64 alternatives;
1790
1791 if (len < sizeof(*ucode))
1792 return -EINVAL;
1793
1794 if (ucode->magic != cpu_to_le32(IWL_TLV_UCODE_MAGIC))
1795 return -EINVAL;
1796
1797 /*
1798 * Check which alternatives are present, and "downgrade"
1799 * when the chosen alternative is not present, warning
1800 * the user when that happens. Some files may not have
1801 * any alternatives, so don't warn in that case.
1802 */
1803 alternatives = le64_to_cpu(ucode->alternatives);
1804 tmp = wanted_alternative;
1805 if (wanted_alternative > 63)
1806 wanted_alternative = 63;
1807 while (wanted_alternative && !(alternatives & BIT(wanted_alternative)))
1808 wanted_alternative--;
1809 if (wanted_alternative && wanted_alternative != tmp)
1810 IWL_WARN(priv,
1811 "uCode alternative %d not available, choosing %d\n",
1812 tmp, wanted_alternative);
1813
1814 priv->ucode_ver = le32_to_cpu(ucode->ver);
1815 pieces->build = le32_to_cpu(ucode->build);
1816 data = ucode->data;
1817
1818 len -= sizeof(*ucode);
1819
1820 while (len >= sizeof(*tlv)) {
1821 u32 tlv_len;
1822 enum iwl_ucode_tlv_type tlv_type;
1823 u16 tlv_alt;
1824 const u8 *tlv_data;
1825
1826 len -= sizeof(*tlv);
1827 tlv = (void *)data;
1828
1829 tlv_len = le32_to_cpu(tlv->length);
1830 tlv_type = le16_to_cpu(tlv->type);
1831 tlv_alt = le16_to_cpu(tlv->alternative);
1832 tlv_data = tlv->data;
1833
1834 if (len < tlv_len)
1835 return -EINVAL;
1836 len -= ALIGN(tlv_len, 4);
1837 data += sizeof(*tlv) + ALIGN(tlv_len, 4);
1838
1839 /*
1840 * Alternative 0 is always valid.
1841 *
1842 * Skip alternative TLVs that are not selected.
1843 */
1844 if (tlv_alt != 0 && tlv_alt != wanted_alternative)
1845 continue;
1846
1847 switch (tlv_type) {
1848 case IWL_UCODE_TLV_INST:
1849 pieces->inst = tlv_data;
1850 pieces->inst_size = tlv_len;
1851 break;
1852 case IWL_UCODE_TLV_DATA:
1853 pieces->data = tlv_data;
1854 pieces->data_size = tlv_len;
1855 break;
1856 case IWL_UCODE_TLV_INIT:
1857 pieces->init = tlv_data;
1858 pieces->init_size = tlv_len;
1859 break;
1860 case IWL_UCODE_TLV_INIT_DATA:
1861 pieces->init_data = tlv_data;
1862 pieces->init_data_size = tlv_len;
1863 break;
1864 case IWL_UCODE_TLV_BOOT:
1865 pieces->boot = tlv_data;
1866 pieces->boot_size = tlv_len;
1867 break;
1868 case IWL_UCODE_TLV_PROBE_MAX_LEN:
1869 if (tlv_len != 4)
1870 return -EINVAL;
1871 capa->max_probe_length =
1872 le32_to_cpup((__le32 *)tlv_data);
1873 break;
1874 default:
1875 break;
1876 }
1877 }
1878
1879 if (len)
1880 return -EINVAL;
1881
1882 return 0;
1883}
1884
b481de9c 1885/**
b08dfd04 1886 * iwl_ucode_callback - callback when firmware was loaded
b481de9c 1887 *
b08dfd04
JB
1888 * If loaded successfully, copies the firmware into buffers
1889 * for the card to fetch (via DMA).
b481de9c 1890 */
b08dfd04 1891static void iwl_ucode_callback(const struct firmware *ucode_raw, void *context)
b481de9c 1892{
b08dfd04 1893 struct iwl_priv *priv = context;
cc0f555d 1894 struct iwl_ucode_header *ucode;
0e9a44dc
JB
1895 int err;
1896 struct iwlagn_firmware_pieces pieces;
a0987a8d
RC
1897 const unsigned int api_max = priv->cfg->ucode_api_max;
1898 const unsigned int api_min = priv->cfg->ucode_api_min;
0e9a44dc 1899 u32 api_ver;
3e4de761 1900 char buildstr[25];
0e9a44dc 1901 u32 build;
dd7a2509
JB
1902 struct iwlagn_ucode_capabilities ucode_capa = {
1903 .max_probe_length = 200,
1904 };
0e9a44dc
JB
1905
1906 memset(&pieces, 0, sizeof(pieces));
b481de9c 1907
b08dfd04
JB
1908 if (!ucode_raw) {
1909 IWL_ERR(priv, "request for firmware file '%s' failed.\n",
1910 priv->firmware_name);
1911 goto try_again;
b481de9c
ZY
1912 }
1913
b08dfd04
JB
1914 IWL_DEBUG_INFO(priv, "Loaded firmware file '%s' (%zd bytes).\n",
1915 priv->firmware_name, ucode_raw->size);
b481de9c 1916
22adba2a
JB
1917 /* Make sure that we got at least the API version number */
1918 if (ucode_raw->size < 4) {
15b1687c 1919 IWL_ERR(priv, "File size way too small!\n");
b08dfd04 1920 goto try_again;
b481de9c
ZY
1921 }
1922
1923 /* Data from ucode file: header followed by uCode images */
cc0f555d 1924 ucode = (struct iwl_ucode_header *)ucode_raw->data;
b481de9c 1925
0e9a44dc
JB
1926 if (ucode->ver)
1927 err = iwlagn_load_legacy_firmware(priv, ucode_raw, &pieces);
1928 else
dd7a2509
JB
1929 err = iwlagn_load_firmware(priv, ucode_raw, &pieces,
1930 &ucode_capa);
22adba2a 1931
0e9a44dc
JB
1932 if (err)
1933 goto try_again;
b481de9c 1934
a0987a8d 1935 api_ver = IWL_UCODE_API(priv->ucode_ver);
0e9a44dc 1936 build = pieces.build;
a0987a8d 1937
0e9a44dc
JB
1938 /*
1939 * api_ver should match the api version forming part of the
1940 * firmware filename ... but we don't check for that and only rely
1941 * on the API version read from firmware header from here on forward
1942 */
a0987a8d 1943 if (api_ver < api_min || api_ver > api_max) {
15b1687c 1944 IWL_ERR(priv, "Driver unable to support your firmware API. "
a0987a8d
RC
1945 "Driver supports v%u, firmware is v%u.\n",
1946 api_max, api_ver);
b08dfd04 1947 goto try_again;
a0987a8d 1948 }
b08dfd04 1949
a0987a8d 1950 if (api_ver != api_max)
978785a3 1951 IWL_ERR(priv, "Firmware has old API version. Expected v%u, "
a0987a8d
RC
1952 "got v%u. New firmware can be obtained "
1953 "from http://www.intellinuxwireless.org.\n",
1954 api_max, api_ver);
1955
3e4de761
JB
1956 if (build)
1957 sprintf(buildstr, " build %u", build);
1958 else
1959 buildstr[0] = '\0';
1960
1961 IWL_INFO(priv, "loaded firmware version %u.%u.%u.%u%s\n",
1962 IWL_UCODE_MAJOR(priv->ucode_ver),
1963 IWL_UCODE_MINOR(priv->ucode_ver),
1964 IWL_UCODE_API(priv->ucode_ver),
1965 IWL_UCODE_SERIAL(priv->ucode_ver),
1966 buildstr);
a0987a8d 1967
5ebeb5a6
RC
1968 snprintf(priv->hw->wiphy->fw_version,
1969 sizeof(priv->hw->wiphy->fw_version),
3e4de761 1970 "%u.%u.%u.%u%s",
5ebeb5a6
RC
1971 IWL_UCODE_MAJOR(priv->ucode_ver),
1972 IWL_UCODE_MINOR(priv->ucode_ver),
1973 IWL_UCODE_API(priv->ucode_ver),
3e4de761
JB
1974 IWL_UCODE_SERIAL(priv->ucode_ver),
1975 buildstr);
b481de9c 1976
b08dfd04
JB
1977 /*
1978 * For any of the failures below (before allocating pci memory)
1979 * we will try to load a version with a smaller API -- maybe the
1980 * user just got a corrupted version of the latest API.
1981 */
1982
0e9a44dc
JB
1983 IWL_DEBUG_INFO(priv, "f/w package hdr ucode version raw = 0x%x\n",
1984 priv->ucode_ver);
1985 IWL_DEBUG_INFO(priv, "f/w package hdr runtime inst size = %Zd\n",
1986 pieces.inst_size);
1987 IWL_DEBUG_INFO(priv, "f/w package hdr runtime data size = %Zd\n",
1988 pieces.data_size);
1989 IWL_DEBUG_INFO(priv, "f/w package hdr init inst size = %Zd\n",
1990 pieces.init_size);
1991 IWL_DEBUG_INFO(priv, "f/w package hdr init data size = %Zd\n",
1992 pieces.init_data_size);
1993 IWL_DEBUG_INFO(priv, "f/w package hdr boot inst size = %Zd\n",
1994 pieces.boot_size);
b481de9c
ZY
1995
1996 /* Verify that uCode images will fit in card's SRAM */
0e9a44dc
JB
1997 if (pieces.inst_size > priv->hw_params.max_inst_size) {
1998 IWL_ERR(priv, "uCode instr len %Zd too large to fit in\n",
1999 pieces.inst_size);
b08dfd04 2000 goto try_again;
b481de9c
ZY
2001 }
2002
0e9a44dc
JB
2003 if (pieces.data_size > priv->hw_params.max_data_size) {
2004 IWL_ERR(priv, "uCode data len %Zd too large to fit in\n",
2005 pieces.data_size);
b08dfd04 2006 goto try_again;
b481de9c 2007 }
0e9a44dc
JB
2008
2009 if (pieces.init_size > priv->hw_params.max_inst_size) {
2010 IWL_ERR(priv, "uCode init instr len %Zd too large to fit in\n",
2011 pieces.init_size);
b08dfd04 2012 goto try_again;
b481de9c 2013 }
0e9a44dc
JB
2014
2015 if (pieces.init_data_size > priv->hw_params.max_data_size) {
2016 IWL_ERR(priv, "uCode init data len %Zd too large to fit in\n",
2017 pieces.init_data_size);
b08dfd04 2018 goto try_again;
b481de9c 2019 }
0e9a44dc
JB
2020
2021 if (pieces.boot_size > priv->hw_params.max_bsm_size) {
2022 IWL_ERR(priv, "uCode boot instr len %Zd too large to fit in\n",
2023 pieces.boot_size);
b08dfd04 2024 goto try_again;
b481de9c
ZY
2025 }
2026
2027 /* Allocate ucode buffers for card's bus-master loading ... */
2028
2029 /* Runtime instructions and 2 copies of data:
2030 * 1) unmodified from disk
2031 * 2) backup cache for save/restore during power-downs */
0e9a44dc 2032 priv->ucode_code.len = pieces.inst_size;
98c92211 2033 iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_code);
b481de9c 2034
0e9a44dc 2035 priv->ucode_data.len = pieces.data_size;
98c92211 2036 iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data);
b481de9c 2037
0e9a44dc 2038 priv->ucode_data_backup.len = pieces.data_size;
98c92211 2039 iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
b481de9c 2040
1f304e4e
ZY
2041 if (!priv->ucode_code.v_addr || !priv->ucode_data.v_addr ||
2042 !priv->ucode_data_backup.v_addr)
2043 goto err_pci_alloc;
2044
b481de9c 2045 /* Initialization instructions and data */
0e9a44dc
JB
2046 if (pieces.init_size && pieces.init_data_size) {
2047 priv->ucode_init.len = pieces.init_size;
98c92211 2048 iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init);
90e759d1 2049
0e9a44dc 2050 priv->ucode_init_data.len = pieces.init_data_size;
98c92211 2051 iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init_data);
90e759d1
TW
2052
2053 if (!priv->ucode_init.v_addr || !priv->ucode_init_data.v_addr)
2054 goto err_pci_alloc;
2055 }
b481de9c
ZY
2056
2057 /* Bootstrap (instructions only, no data) */
0e9a44dc
JB
2058 if (pieces.boot_size) {
2059 priv->ucode_boot.len = pieces.boot_size;
98c92211 2060 iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_boot);
b481de9c 2061
90e759d1
TW
2062 if (!priv->ucode_boot.v_addr)
2063 goto err_pci_alloc;
2064 }
b481de9c
ZY
2065
2066 /* Copy images into buffers for card's bus-master reads ... */
2067
2068 /* Runtime instructions (first block of data in file) */
0e9a44dc
JB
2069 IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode instr len %Zd\n",
2070 pieces.inst_size);
2071 memcpy(priv->ucode_code.v_addr, pieces.inst, pieces.inst_size);
cc0f555d 2072
e1623446 2073 IWL_DEBUG_INFO(priv, "uCode instr buf vaddr = 0x%p, paddr = 0x%08x\n",
b481de9c
ZY
2074 priv->ucode_code.v_addr, (u32)priv->ucode_code.p_addr);
2075
0e9a44dc
JB
2076 /*
2077 * Runtime data
2078 * NOTE: Copy into backup buffer will be done in iwl_up()
2079 */
2080 IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode data len %Zd\n",
2081 pieces.data_size);
2082 memcpy(priv->ucode_data.v_addr, pieces.data, pieces.data_size);
2083 memcpy(priv->ucode_data_backup.v_addr, pieces.data, pieces.data_size);
2084
2085 /* Initialization instructions */
2086 if (pieces.init_size) {
e1623446 2087 IWL_DEBUG_INFO(priv, "Copying (but not loading) init instr len %Zd\n",
0e9a44dc
JB
2088 pieces.init_size);
2089 memcpy(priv->ucode_init.v_addr, pieces.init, pieces.init_size);
b481de9c
ZY
2090 }
2091
0e9a44dc
JB
2092 /* Initialization data */
2093 if (pieces.init_data_size) {
e1623446 2094 IWL_DEBUG_INFO(priv, "Copying (but not loading) init data len %Zd\n",
0e9a44dc
JB
2095 pieces.init_data_size);
2096 memcpy(priv->ucode_init_data.v_addr, pieces.init_data,
2097 pieces.init_data_size);
b481de9c
ZY
2098 }
2099
0e9a44dc
JB
2100 /* Bootstrap instructions */
2101 IWL_DEBUG_INFO(priv, "Copying (but not loading) boot instr len %Zd\n",
2102 pieces.boot_size);
2103 memcpy(priv->ucode_boot.v_addr, pieces.boot, pieces.boot_size);
b481de9c 2104
b08dfd04
JB
2105 /**************************************************
2106 * This is still part of probe() in a sense...
2107 *
2108 * 9. Setup and register with mac80211 and debugfs
2109 **************************************************/
dd7a2509 2110 err = iwl_mac_setup_register(priv, &ucode_capa);
b08dfd04
JB
2111 if (err)
2112 goto out_unbind;
2113
2114 err = iwl_dbgfs_register(priv, DRV_NAME);
2115 if (err)
2116 IWL_ERR(priv, "failed to create debugfs files. Ignoring error: %d\n", err);
2117
7d47618a
EG
2118 err = sysfs_create_group(&priv->pci_dev->dev.kobj,
2119 &iwl_attribute_group);
2120 if (err) {
2121 IWL_ERR(priv, "failed to create sysfs device attributes\n");
2122 goto out_unbind;
2123 }
2124
b481de9c
ZY
2125 /* We have our copies now, allow OS release its copies */
2126 release_firmware(ucode_raw);
a15707d8 2127 complete(&priv->_agn.firmware_loading_complete);
b08dfd04
JB
2128 return;
2129
2130 try_again:
2131 /* try next, if any */
2132 if (iwl_request_firmware(priv, false))
2133 goto out_unbind;
2134 release_firmware(ucode_raw);
2135 return;
b481de9c
ZY
2136
2137 err_pci_alloc:
15b1687c 2138 IWL_ERR(priv, "failed to allocate pci memory\n");
5b9f8cd3 2139 iwl_dealloc_ucode_pci(priv);
b08dfd04 2140 out_unbind:
a15707d8 2141 complete(&priv->_agn.firmware_loading_complete);
b08dfd04 2142 device_release_driver(&priv->pci_dev->dev);
b481de9c 2143 release_firmware(ucode_raw);
b481de9c
ZY
2144}
2145
b7a79404
RC
2146static const char *desc_lookup_text[] = {
2147 "OK",
2148 "FAIL",
2149 "BAD_PARAM",
2150 "BAD_CHECKSUM",
2151 "NMI_INTERRUPT_WDG",
2152 "SYSASSERT",
2153 "FATAL_ERROR",
2154 "BAD_COMMAND",
2155 "HW_ERROR_TUNE_LOCK",
2156 "HW_ERROR_TEMPERATURE",
2157 "ILLEGAL_CHAN_FREQ",
2158 "VCC_NOT_STABLE",
2159 "FH_ERROR",
2160 "NMI_INTERRUPT_HOST",
2161 "NMI_INTERRUPT_ACTION_PT",
2162 "NMI_INTERRUPT_UNKNOWN",
2163 "UCODE_VERSION_MISMATCH",
2164 "HW_ERROR_ABS_LOCK",
2165 "HW_ERROR_CAL_LOCK_FAIL",
2166 "NMI_INTERRUPT_INST_ACTION_PT",
2167 "NMI_INTERRUPT_DATA_ACTION_PT",
2168 "NMI_TRM_HW_ER",
2169 "NMI_INTERRUPT_TRM",
2170 "NMI_INTERRUPT_BREAK_POINT"
2171 "DEBUG_0",
2172 "DEBUG_1",
2173 "DEBUG_2",
2174 "DEBUG_3",
a7fce6ee 2175 "ADVANCED SYSASSERT"
b7a79404
RC
2176};
2177
2178static const char *desc_lookup(int i)
2179{
2180 int max = ARRAY_SIZE(desc_lookup_text) - 1;
2181
2182 if (i < 0 || i > max)
2183 i = max;
2184
2185 return desc_lookup_text[i];
2186}
2187
2188#define ERROR_START_OFFSET (1 * sizeof(u32))
2189#define ERROR_ELEM_SIZE (7 * sizeof(u32))
2190
2191void iwl_dump_nic_error_log(struct iwl_priv *priv)
2192{
2193 u32 data2, line;
2194 u32 desc, time, count, base, data1;
2195 u32 blink1, blink2, ilink1, ilink2;
461ef382 2196 u32 pc, hcmd;
b7a79404
RC
2197
2198 if (priv->ucode_type == UCODE_INIT)
2199 base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
2200 else
2201 base = le32_to_cpu(priv->card_alive.error_event_table_ptr);
2202
2203 if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
212fb575
WYG
2204 IWL_ERR(priv,
2205 "Not valid error log pointer 0x%08X for %s uCode\n",
2206 base, (priv->ucode_type == UCODE_INIT) ? "Init" : "RT");
b7a79404
RC
2207 return;
2208 }
2209
2210 count = iwl_read_targ_mem(priv, base);
2211
2212 if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
2213 IWL_ERR(priv, "Start IWL Error Log Dump:\n");
2214 IWL_ERR(priv, "Status: 0x%08lX, count: %d\n",
2215 priv->status, count);
2216 }
2217
2218 desc = iwl_read_targ_mem(priv, base + 1 * sizeof(u32));
461ef382 2219 pc = iwl_read_targ_mem(priv, base + 2 * sizeof(u32));
b7a79404
RC
2220 blink1 = iwl_read_targ_mem(priv, base + 3 * sizeof(u32));
2221 blink2 = iwl_read_targ_mem(priv, base + 4 * sizeof(u32));
2222 ilink1 = iwl_read_targ_mem(priv, base + 5 * sizeof(u32));
2223 ilink2 = iwl_read_targ_mem(priv, base + 6 * sizeof(u32));
2224 data1 = iwl_read_targ_mem(priv, base + 7 * sizeof(u32));
2225 data2 = iwl_read_targ_mem(priv, base + 8 * sizeof(u32));
2226 line = iwl_read_targ_mem(priv, base + 9 * sizeof(u32));
2227 time = iwl_read_targ_mem(priv, base + 11 * sizeof(u32));
461ef382 2228 hcmd = iwl_read_targ_mem(priv, base + 22 * sizeof(u32));
b7a79404 2229
be1a71a1
JB
2230 trace_iwlwifi_dev_ucode_error(priv, desc, time, data1, data2, line,
2231 blink1, blink2, ilink1, ilink2);
2232
b7a79404
RC
2233 IWL_ERR(priv, "Desc Time "
2234 "data1 data2 line\n");
2235 IWL_ERR(priv, "%-28s (#%02d) %010u 0x%08X 0x%08X %u\n",
2236 desc_lookup(desc), desc, time, data1, data2, line);
461ef382
WYG
2237 IWL_ERR(priv, "pc blink1 blink2 ilink1 ilink2 hcmd\n");
2238 IWL_ERR(priv, "0x%05X 0x%05X 0x%05X 0x%05X 0x%05X 0x%05X\n",
2239 pc, blink1, blink2, ilink1, ilink2, hcmd);
b7a79404
RC
2240}
2241
2242#define EVENT_START_OFFSET (4 * sizeof(u32))
2243
2244/**
2245 * iwl_print_event_log - Dump error event log to syslog
2246 *
2247 */
b03d7d0f
WYG
2248static int iwl_print_event_log(struct iwl_priv *priv, u32 start_idx,
2249 u32 num_events, u32 mode,
2250 int pos, char **buf, size_t bufsz)
b7a79404
RC
2251{
2252 u32 i;
2253 u32 base; /* SRAM byte address of event log header */
2254 u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */
2255 u32 ptr; /* SRAM byte address of log data */
2256 u32 ev, time, data; /* event log data */
e5854471 2257 unsigned long reg_flags;
b7a79404
RC
2258
2259 if (num_events == 0)
b03d7d0f 2260 return pos;
b7a79404
RC
2261 if (priv->ucode_type == UCODE_INIT)
2262 base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
2263 else
2264 base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
2265
2266 if (mode == 0)
2267 event_size = 2 * sizeof(u32);
2268 else
2269 event_size = 3 * sizeof(u32);
2270
2271 ptr = base + EVENT_START_OFFSET + (start_idx * event_size);
2272
e5854471
BC
2273 /* Make sure device is powered up for SRAM reads */
2274 spin_lock_irqsave(&priv->reg_lock, reg_flags);
2275 iwl_grab_nic_access(priv);
2276
2277 /* Set starting address; reads will auto-increment */
2278 _iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, ptr);
2279 rmb();
2280
b7a79404
RC
2281 /* "time" is actually "data" for mode 0 (no timestamp).
2282 * place event id # at far right for easier visual parsing. */
2283 for (i = 0; i < num_events; i++) {
e5854471
BC
2284 ev = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
2285 time = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
b7a79404
RC
2286 if (mode == 0) {
2287 /* data, ev */
b03d7d0f
WYG
2288 if (bufsz) {
2289 pos += scnprintf(*buf + pos, bufsz - pos,
2290 "EVT_LOG:0x%08x:%04u\n",
2291 time, ev);
2292 } else {
2293 trace_iwlwifi_dev_ucode_event(priv, 0,
2294 time, ev);
2295 IWL_ERR(priv, "EVT_LOG:0x%08x:%04u\n",
2296 time, ev);
2297 }
b7a79404 2298 } else {
e5854471 2299 data = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
b03d7d0f
WYG
2300 if (bufsz) {
2301 pos += scnprintf(*buf + pos, bufsz - pos,
2302 "EVT_LOGT:%010u:0x%08x:%04u\n",
2303 time, data, ev);
2304 } else {
2305 IWL_ERR(priv, "EVT_LOGT:%010u:0x%08x:%04u\n",
b7a79404 2306 time, data, ev);
b03d7d0f
WYG
2307 trace_iwlwifi_dev_ucode_event(priv, time,
2308 data, ev);
2309 }
b7a79404
RC
2310 }
2311 }
e5854471
BC
2312
2313 /* Allow device to power down */
2314 iwl_release_nic_access(priv);
2315 spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
b03d7d0f 2316 return pos;
b7a79404
RC
2317}
2318
c341ddb2
WYG
2319/**
2320 * iwl_print_last_event_logs - Dump the newest # of event log to syslog
2321 */
b03d7d0f
WYG
2322static int iwl_print_last_event_logs(struct iwl_priv *priv, u32 capacity,
2323 u32 num_wraps, u32 next_entry,
2324 u32 size, u32 mode,
2325 int pos, char **buf, size_t bufsz)
c341ddb2
WYG
2326{
2327 /*
2328 * display the newest DEFAULT_LOG_ENTRIES entries
2329 * i.e the entries just before the next ont that uCode would fill.
2330 */
2331 if (num_wraps) {
2332 if (next_entry < size) {
b03d7d0f
WYG
2333 pos = iwl_print_event_log(priv,
2334 capacity - (size - next_entry),
2335 size - next_entry, mode,
2336 pos, buf, bufsz);
2337 pos = iwl_print_event_log(priv, 0,
2338 next_entry, mode,
2339 pos, buf, bufsz);
c341ddb2 2340 } else
b03d7d0f
WYG
2341 pos = iwl_print_event_log(priv, next_entry - size,
2342 size, mode, pos, buf, bufsz);
c341ddb2 2343 } else {
b03d7d0f
WYG
2344 if (next_entry < size) {
2345 pos = iwl_print_event_log(priv, 0, next_entry,
2346 mode, pos, buf, bufsz);
2347 } else {
2348 pos = iwl_print_event_log(priv, next_entry - size,
2349 size, mode, pos, buf, bufsz);
2350 }
c341ddb2 2351 }
b03d7d0f 2352 return pos;
c341ddb2
WYG
2353}
2354
c341ddb2
WYG
2355#define DEFAULT_DUMP_EVENT_LOG_ENTRIES (20)
2356
b03d7d0f
WYG
2357int iwl_dump_nic_event_log(struct iwl_priv *priv, bool full_log,
2358 char **buf, bool display)
b7a79404
RC
2359{
2360 u32 base; /* SRAM byte address of event log header */
2361 u32 capacity; /* event log capacity in # entries */
2362 u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
2363 u32 num_wraps; /* # times uCode wrapped to top of log */
2364 u32 next_entry; /* index of next entry to be written by uCode */
2365 u32 size; /* # entries that we'll print */
b03d7d0f
WYG
2366 int pos = 0;
2367 size_t bufsz = 0;
b7a79404
RC
2368
2369 if (priv->ucode_type == UCODE_INIT)
2370 base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
2371 else
2372 base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
2373
2374 if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
212fb575
WYG
2375 IWL_ERR(priv,
2376 "Invalid event log pointer 0x%08X for %s uCode\n",
2377 base, (priv->ucode_type == UCODE_INIT) ? "Init" : "RT");
937c397e 2378 return -EINVAL;
b7a79404
RC
2379 }
2380
2381 /* event log header */
2382 capacity = iwl_read_targ_mem(priv, base);
2383 mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
2384 num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
2385 next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
2386
678b385d 2387 if (capacity > priv->cfg->max_event_log_size) {
84c40692 2388 IWL_ERR(priv, "Log capacity %d is bogus, limit to %d entries\n",
678b385d
WYG
2389 capacity, priv->cfg->max_event_log_size);
2390 capacity = priv->cfg->max_event_log_size;
84c40692
BC
2391 }
2392
678b385d 2393 if (next_entry > priv->cfg->max_event_log_size) {
84c40692 2394 IWL_ERR(priv, "Log write index %d is bogus, limit to %d\n",
678b385d
WYG
2395 next_entry, priv->cfg->max_event_log_size);
2396 next_entry = priv->cfg->max_event_log_size;
84c40692
BC
2397 }
2398
b7a79404
RC
2399 size = num_wraps ? capacity : next_entry;
2400
2401 /* bail out if nothing in log */
2402 if (size == 0) {
2403 IWL_ERR(priv, "Start IWL Event Log Dump: nothing in log\n");
b03d7d0f 2404 return pos;
b7a79404
RC
2405 }
2406
c341ddb2 2407#ifdef CONFIG_IWLWIFI_DEBUG
521d9bce 2408 if (!(iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) && !full_log)
c341ddb2
WYG
2409 size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES)
2410 ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size;
2411#else
2412 size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES)
2413 ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size;
2414#endif
2415 IWL_ERR(priv, "Start IWL Event Log Dump: display last %u entries\n",
2416 size);
b7a79404 2417
c341ddb2 2418#ifdef CONFIG_IWLWIFI_DEBUG
b03d7d0f
WYG
2419 if (display) {
2420 if (full_log)
2421 bufsz = capacity * 48;
2422 else
2423 bufsz = size * 48;
2424 *buf = kmalloc(bufsz, GFP_KERNEL);
2425 if (!*buf)
937c397e 2426 return -ENOMEM;
b03d7d0f 2427 }
c341ddb2
WYG
2428 if ((iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) || full_log) {
2429 /*
2430 * if uCode has wrapped back to top of log,
2431 * start at the oldest entry,
2432 * i.e the next one that uCode would fill.
2433 */
2434 if (num_wraps)
b03d7d0f
WYG
2435 pos = iwl_print_event_log(priv, next_entry,
2436 capacity - next_entry, mode,
2437 pos, buf, bufsz);
c341ddb2 2438 /* (then/else) start at top of log */
b03d7d0f
WYG
2439 pos = iwl_print_event_log(priv, 0,
2440 next_entry, mode, pos, buf, bufsz);
c341ddb2 2441 } else
b03d7d0f
WYG
2442 pos = iwl_print_last_event_logs(priv, capacity, num_wraps,
2443 next_entry, size, mode,
2444 pos, buf, bufsz);
c341ddb2 2445#else
b03d7d0f
WYG
2446 pos = iwl_print_last_event_logs(priv, capacity, num_wraps,
2447 next_entry, size, mode,
2448 pos, buf, bufsz);
b7a79404 2449#endif
b03d7d0f 2450 return pos;
c341ddb2 2451}
b7a79404 2452
b481de9c 2453/**
4a4a9e81 2454 * iwl_alive_start - called after REPLY_ALIVE notification received
b481de9c 2455 * from protocol/runtime uCode (initialization uCode's
4a4a9e81 2456 * Alive gets handled by iwl_init_alive_start()).
b481de9c 2457 */
4a4a9e81 2458static void iwl_alive_start(struct iwl_priv *priv)
b481de9c 2459{
57aab75a 2460 int ret = 0;
b481de9c 2461
e1623446 2462 IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
b481de9c
ZY
2463
2464 if (priv->card_alive.is_valid != UCODE_VALID_OK) {
2465 /* We had an error bringing up the hardware, so take it
2466 * all the way back down so we can try again */
e1623446 2467 IWL_DEBUG_INFO(priv, "Alive failed.\n");
b481de9c
ZY
2468 goto restart;
2469 }
2470
2471 /* Initialize uCode has loaded Runtime uCode ... verify inst image.
2472 * This is a paranoid check, because we would not have gotten the
2473 * "runtime" alive if code weren't properly loaded. */
b0692f2f 2474 if (iwl_verify_ucode(priv)) {
b481de9c
ZY
2475 /* Runtime instruction load was bad;
2476 * take it all the way back down so we can try again */
e1623446 2477 IWL_DEBUG_INFO(priv, "Bad runtime uCode load.\n");
b481de9c
ZY
2478 goto restart;
2479 }
2480
57aab75a
TW
2481 ret = priv->cfg->ops->lib->alive_notify(priv);
2482 if (ret) {
39aadf8c
WT
2483 IWL_WARN(priv,
2484 "Could not complete ALIVE transition [ntf]: %d\n", ret);
b481de9c
ZY
2485 goto restart;
2486 }
2487
5b9f8cd3 2488 /* After the ALIVE response, we can send host commands to the uCode */
b481de9c
ZY
2489 set_bit(STATUS_ALIVE, &priv->status);
2490
b74e31a9
WYG
2491 if (priv->cfg->ops->lib->recover_from_tx_stall) {
2492 /* Enable timer to monitor the driver queues */
2493 mod_timer(&priv->monitor_recover,
2494 jiffies +
2495 msecs_to_jiffies(priv->cfg->monitor_recover_period));
2496 }
2497
fee1247a 2498 if (iwl_is_rfkill(priv))
b481de9c
ZY
2499 return;
2500
36d6825b 2501 ieee80211_wake_queues(priv->hw);
b481de9c 2502
470ab2dd 2503 priv->active_rate = IWL_RATES_MASK;
b481de9c 2504
2f748dec
WYG
2505 /* Configure Tx antenna selection based on H/W config */
2506 if (priv->cfg->ops->hcmd->set_tx_ant)
2507 priv->cfg->ops->hcmd->set_tx_ant(priv, priv->cfg->valid_tx_ant);
2508
3109ece1 2509 if (iwl_is_associated(priv)) {
c1adf9fb
GG
2510 struct iwl_rxon_cmd *active_rxon =
2511 (struct iwl_rxon_cmd *)&priv->active_rxon;
019fb97d
MA
2512 /* apply any changes in staging */
2513 priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
b481de9c
ZY
2514 active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
2515 } else {
2516 /* Initialize our rx_config data */
1dda6d28 2517 iwl_connection_init_rx_config(priv, NULL);
45823531
AK
2518
2519 if (priv->cfg->ops->hcmd->set_rxon_chain)
2520 priv->cfg->ops->hcmd->set_rxon_chain(priv);
2521
b481de9c
ZY
2522 memcpy(priv->staging_rxon.node_addr, priv->mac_addr, ETH_ALEN);
2523 }
2524
9fbab516 2525 /* Configure Bluetooth device coexistence support */
65b52bde 2526 priv->cfg->ops->hcmd->send_bt_config(priv);
b481de9c 2527
4a4a9e81
TW
2528 iwl_reset_run_time_calib(priv);
2529
b481de9c 2530 /* Configure the adapter for unassociated operation */
e0158e61 2531 iwlcore_commit_rxon(priv);
b481de9c
ZY
2532
2533 /* At this point, the NIC is initialized and operational */
47f4a587 2534 iwl_rf_kill_ct_config(priv);
5a66926a 2535
e932a609 2536 iwl_leds_init(priv);
fe00b5a5 2537
e1623446 2538 IWL_DEBUG_INFO(priv, "ALIVE processing complete.\n");
a9f46786 2539 set_bit(STATUS_READY, &priv->status);
5a66926a 2540 wake_up_interruptible(&priv->wait_command_queue);
b481de9c 2541
e312c24c 2542 iwl_power_update_mode(priv, true);
7e246191
RC
2543 IWL_DEBUG_INFO(priv, "Updated power mode\n");
2544
c46fbefa 2545
b481de9c
ZY
2546 return;
2547
2548 restart:
2549 queue_work(priv->workqueue, &priv->restart);
2550}
2551
4e39317d 2552static void iwl_cancel_deferred_work(struct iwl_priv *priv);
b481de9c 2553
5b9f8cd3 2554static void __iwl_down(struct iwl_priv *priv)
b481de9c
ZY
2555{
2556 unsigned long flags;
2557 int exit_pending = test_bit(STATUS_EXIT_PENDING, &priv->status);
b481de9c 2558
e1623446 2559 IWL_DEBUG_INFO(priv, DRV_NAME " is going down\n");
b481de9c 2560
b481de9c
ZY
2561 if (!exit_pending)
2562 set_bit(STATUS_EXIT_PENDING, &priv->status);
2563
2c810ccd
JB
2564 iwl_clear_ucode_stations(priv);
2565 iwl_dealloc_bcast_station(priv);
db125c78 2566 iwl_clear_driver_stations(priv);
b481de9c
ZY
2567
2568 /* Unblock any waiting calls */
2569 wake_up_interruptible_all(&priv->wait_command_queue);
2570
b481de9c
ZY
2571 /* Wipe out the EXIT_PENDING status bit if we are not actually
2572 * exiting the module */
2573 if (!exit_pending)
2574 clear_bit(STATUS_EXIT_PENDING, &priv->status);
2575
2576 /* stop and reset the on-board processor */
3395f6e9 2577 iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
b481de9c
ZY
2578
2579 /* tell the device to stop sending interrupts */
0359facc 2580 spin_lock_irqsave(&priv->lock, flags);
5b9f8cd3 2581 iwl_disable_interrupts(priv);
0359facc
MA
2582 spin_unlock_irqrestore(&priv->lock, flags);
2583 iwl_synchronize_irq(priv);
b481de9c
ZY
2584
2585 if (priv->mac80211_registered)
2586 ieee80211_stop_queues(priv->hw);
2587
5b9f8cd3 2588 /* If we have not previously called iwl_init() then
a60e77e5 2589 * clear all bits but the RF Kill bit and return */
fee1247a 2590 if (!iwl_is_init(priv)) {
b481de9c
ZY
2591 priv->status = test_bit(STATUS_RF_KILL_HW, &priv->status) <<
2592 STATUS_RF_KILL_HW |
9788864e
RC
2593 test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
2594 STATUS_GEO_CONFIGURED |
052ec3f1
MA
2595 test_bit(STATUS_EXIT_PENDING, &priv->status) <<
2596 STATUS_EXIT_PENDING;
b481de9c
ZY
2597 goto exit;
2598 }
2599
6da3a13e 2600 /* ...otherwise clear out all the status bits but the RF Kill
a60e77e5 2601 * bit and continue taking the NIC down. */
b481de9c
ZY
2602 priv->status &= test_bit(STATUS_RF_KILL_HW, &priv->status) <<
2603 STATUS_RF_KILL_HW |
9788864e
RC
2604 test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
2605 STATUS_GEO_CONFIGURED |
b481de9c 2606 test_bit(STATUS_FW_ERROR, &priv->status) <<
052ec3f1
MA
2607 STATUS_FW_ERROR |
2608 test_bit(STATUS_EXIT_PENDING, &priv->status) <<
2609 STATUS_EXIT_PENDING;
b481de9c 2610
ef850d7c
MA
2611 /* device going down, Stop using ICT table */
2612 iwl_disable_ict(priv);
b481de9c 2613
74bcdb33 2614 iwlagn_txq_ctx_stop(priv);
54b81550 2615 iwlagn_rxq_stop(priv);
b481de9c 2616
309e731a
BC
2617 /* Power-down device's busmaster DMA clocks */
2618 iwl_write_prph(priv, APMG_CLK_DIS_REG, APMG_CLK_VAL_DMA_CLK_RQT);
b481de9c
ZY
2619 udelay(5);
2620
309e731a
BC
2621 /* Make sure (redundant) we've released our request to stay awake */
2622 iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
2623
4d2ccdb9
BC
2624 /* Stop the device, and put it in low power state */
2625 priv->cfg->ops->lib->apm_ops.stop(priv);
2626
b481de9c 2627 exit:
885ba202 2628 memset(&priv->card_alive, 0, sizeof(struct iwl_alive_resp));
b481de9c
ZY
2629
2630 if (priv->ibss_beacon)
2631 dev_kfree_skb(priv->ibss_beacon);
2632 priv->ibss_beacon = NULL;
2633
2634 /* clear out any free frames */
fcab423d 2635 iwl_clear_free_frames(priv);
b481de9c
ZY
2636}
2637
5b9f8cd3 2638static void iwl_down(struct iwl_priv *priv)
b481de9c
ZY
2639{
2640 mutex_lock(&priv->mutex);
5b9f8cd3 2641 __iwl_down(priv);
b481de9c 2642 mutex_unlock(&priv->mutex);
b24d22b1 2643
4e39317d 2644 iwl_cancel_deferred_work(priv);
b481de9c
ZY
2645}
2646
086ed117
MA
2647#define HW_READY_TIMEOUT (50)
2648
2649static int iwl_set_hw_ready(struct iwl_priv *priv)
2650{
2651 int ret = 0;
2652
2653 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
2654 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
2655
2656 /* See if we got it */
2657 ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
2658 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
2659 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
2660 HW_READY_TIMEOUT);
2661 if (ret != -ETIMEDOUT)
2662 priv->hw_ready = true;
2663 else
2664 priv->hw_ready = false;
2665
2666 IWL_DEBUG_INFO(priv, "hardware %s\n",
2667 (priv->hw_ready == 1) ? "ready" : "not ready");
2668 return ret;
2669}
2670
2671static int iwl_prepare_card_hw(struct iwl_priv *priv)
2672{
2673 int ret = 0;
2674
91dd6c27 2675 IWL_DEBUG_INFO(priv, "iwl_prepare_card_hw enter\n");
086ed117 2676
3354a0f6
MA
2677 ret = iwl_set_hw_ready(priv);
2678 if (priv->hw_ready)
2679 return ret;
2680
2681 /* If HW is not ready, prepare the conditions to check again */
086ed117
MA
2682 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
2683 CSR_HW_IF_CONFIG_REG_PREPARE);
2684
2685 ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
2686 ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
2687 CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
2688
3354a0f6 2689 /* HW should be ready by now, check again. */
086ed117
MA
2690 if (ret != -ETIMEDOUT)
2691 iwl_set_hw_ready(priv);
2692
2693 return ret;
2694}
2695
b481de9c
ZY
2696#define MAX_HW_RESTARTS 5
2697
5b9f8cd3 2698static int __iwl_up(struct iwl_priv *priv)
b481de9c 2699{
57aab75a
TW
2700 int i;
2701 int ret;
b481de9c
ZY
2702
2703 if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
39aadf8c 2704 IWL_WARN(priv, "Exit pending; will not bring the NIC up\n");
b481de9c
ZY
2705 return -EIO;
2706 }
2707
e903fbd4 2708 if (!priv->ucode_data_backup.v_addr || !priv->ucode_data.v_addr) {
15b1687c 2709 IWL_ERR(priv, "ucode not available for device bringup\n");
e903fbd4
RC
2710 return -EIO;
2711 }
2712
2c810ccd
JB
2713 ret = iwl_alloc_bcast_station(priv, true);
2714 if (ret)
2715 return ret;
2716
086ed117
MA
2717 iwl_prepare_card_hw(priv);
2718
2719 if (!priv->hw_ready) {
2720 IWL_WARN(priv, "Exit HW not ready\n");
2721 return -EIO;
2722 }
2723
e655b9f0 2724 /* If platform's RF_KILL switch is NOT set to KILL */
c1842d61 2725 if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
e655b9f0 2726 clear_bit(STATUS_RF_KILL_HW, &priv->status);
3bff19c2 2727 else
e655b9f0 2728 set_bit(STATUS_RF_KILL_HW, &priv->status);
3bff19c2 2729
c1842d61 2730 if (iwl_is_rfkill(priv)) {
a60e77e5
JB
2731 wiphy_rfkill_set_hw_state(priv->hw->wiphy, true);
2732
5b9f8cd3 2733 iwl_enable_interrupts(priv);
a60e77e5 2734 IWL_WARN(priv, "Radio disabled by HW RF Kill switch\n");
c1842d61 2735 return 0;
b481de9c
ZY
2736 }
2737
3395f6e9 2738 iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
b481de9c 2739
74bcdb33 2740 ret = iwlagn_hw_nic_init(priv);
57aab75a 2741 if (ret) {
15b1687c 2742 IWL_ERR(priv, "Unable to init nic\n");
57aab75a 2743 return ret;
b481de9c
ZY
2744 }
2745
2746 /* make sure rfkill handshake bits are cleared */
3395f6e9
TW
2747 iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
2748 iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
b481de9c
ZY
2749 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
2750
2751 /* clear (again), then enable host interrupts */
3395f6e9 2752 iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
5b9f8cd3 2753 iwl_enable_interrupts(priv);
b481de9c
ZY
2754
2755 /* really make sure rfkill handshake bits are cleared */
3395f6e9
TW
2756 iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
2757 iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
b481de9c
ZY
2758
2759 /* Copy original ucode data image from disk into backup cache.
2760 * This will be used to initialize the on-board processor's
2761 * data SRAM for a clean start when the runtime program first loads. */
2762 memcpy(priv->ucode_data_backup.v_addr, priv->ucode_data.v_addr,
5a66926a 2763 priv->ucode_data.len);
b481de9c 2764
b481de9c
ZY
2765 for (i = 0; i < MAX_HW_RESTARTS; i++) {
2766
b481de9c
ZY
2767 /* load bootstrap state machine,
2768 * load bootstrap program into processor's memory,
2769 * prepare to load the "initialize" uCode */
57aab75a 2770 ret = priv->cfg->ops->lib->load_ucode(priv);
b481de9c 2771
57aab75a 2772 if (ret) {
15b1687c
WT
2773 IWL_ERR(priv, "Unable to set up bootstrap uCode: %d\n",
2774 ret);
b481de9c
ZY
2775 continue;
2776 }
2777
2778 /* start card; "initialize" will load runtime ucode */
5b9f8cd3 2779 iwl_nic_start(priv);
b481de9c 2780
e1623446 2781 IWL_DEBUG_INFO(priv, DRV_NAME " is coming up\n");
b481de9c
ZY
2782
2783 return 0;
2784 }
2785
2786 set_bit(STATUS_EXIT_PENDING, &priv->status);
5b9f8cd3 2787 __iwl_down(priv);
64e72c3e 2788 clear_bit(STATUS_EXIT_PENDING, &priv->status);
b481de9c
ZY
2789
2790 /* tried to restart and config the device for as long as our
2791 * patience could withstand */
15b1687c 2792 IWL_ERR(priv, "Unable to initialize device after %d attempts.\n", i);
b481de9c
ZY
2793 return -EIO;
2794}
2795
2796
2797/*****************************************************************************
2798 *
2799 * Workqueue callbacks
2800 *
2801 *****************************************************************************/
2802
4a4a9e81 2803static void iwl_bg_init_alive_start(struct work_struct *data)
b481de9c 2804{
c79dd5b5
TW
2805 struct iwl_priv *priv =
2806 container_of(data, struct iwl_priv, init_alive_start.work);
b481de9c
ZY
2807
2808 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
2809 return;
2810
2811 mutex_lock(&priv->mutex);
f3ccc08c 2812 priv->cfg->ops->lib->init_alive_start(priv);
b481de9c
ZY
2813 mutex_unlock(&priv->mutex);
2814}
2815
4a4a9e81 2816static void iwl_bg_alive_start(struct work_struct *data)
b481de9c 2817{
c79dd5b5
TW
2818 struct iwl_priv *priv =
2819 container_of(data, struct iwl_priv, alive_start.work);
b481de9c
ZY
2820
2821 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
2822 return;
2823
258c44a0
MA
2824 /* enable dram interrupt */
2825 iwl_reset_ict(priv);
2826
b481de9c 2827 mutex_lock(&priv->mutex);
4a4a9e81 2828 iwl_alive_start(priv);
b481de9c
ZY
2829 mutex_unlock(&priv->mutex);
2830}
2831
16e727e8
EG
2832static void iwl_bg_run_time_calib_work(struct work_struct *work)
2833{
2834 struct iwl_priv *priv = container_of(work, struct iwl_priv,
2835 run_time_calib_work);
2836
2837 mutex_lock(&priv->mutex);
2838
2839 if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
2840 test_bit(STATUS_SCANNING, &priv->status)) {
2841 mutex_unlock(&priv->mutex);
2842 return;
2843 }
2844
2845 if (priv->start_calib) {
2846 iwl_chain_noise_calibration(priv, &priv->statistics);
2847
2848 iwl_sensitivity_calibration(priv, &priv->statistics);
2849 }
2850
2851 mutex_unlock(&priv->mutex);
16e727e8
EG
2852}
2853
5b9f8cd3 2854static void iwl_bg_restart(struct work_struct *data)
b481de9c 2855{
c79dd5b5 2856 struct iwl_priv *priv = container_of(data, struct iwl_priv, restart);
b481de9c
ZY
2857
2858 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
2859 return;
2860
19cc1087
JB
2861 if (test_and_clear_bit(STATUS_FW_ERROR, &priv->status)) {
2862 mutex_lock(&priv->mutex);
2863 priv->vif = NULL;
2864 priv->is_open = 0;
2865 mutex_unlock(&priv->mutex);
2866 iwl_down(priv);
2867 ieee80211_restart_hw(priv->hw);
2868 } else {
2869 iwl_down(priv);
80676518
JB
2870
2871 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
2872 return;
2873
2874 mutex_lock(&priv->mutex);
2875 __iwl_up(priv);
2876 mutex_unlock(&priv->mutex);
19cc1087 2877 }
b481de9c
ZY
2878}
2879
5b9f8cd3 2880static void iwl_bg_rx_replenish(struct work_struct *data)
b481de9c 2881{
c79dd5b5
TW
2882 struct iwl_priv *priv =
2883 container_of(data, struct iwl_priv, rx_replenish);
b481de9c
ZY
2884
2885 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
2886 return;
2887
2888 mutex_lock(&priv->mutex);
54b81550 2889 iwlagn_rx_replenish(priv);
b481de9c
ZY
2890 mutex_unlock(&priv->mutex);
2891}
2892
7878a5a4
MA
2893#define IWL_DELAY_NEXT_SCAN (HZ*2)
2894
1dda6d28 2895void iwl_post_associate(struct iwl_priv *priv, struct ieee80211_vif *vif)
b481de9c 2896{
b481de9c 2897 struct ieee80211_conf *conf = NULL;
857485c0 2898 int ret = 0;
b481de9c 2899
1dda6d28
JB
2900 if (!vif || !priv->is_open)
2901 return;
2902
2903 if (vif->type == NL80211_IFTYPE_AP) {
15b1687c 2904 IWL_ERR(priv, "%s Should not be called in AP mode\n", __func__);
b481de9c
ZY
2905 return;
2906 }
2907
b481de9c
ZY
2908 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
2909 return;
2910
2a421b91 2911 iwl_scan_cancel_timeout(priv, 200);
052c4b9f 2912
b481de9c
ZY
2913 conf = ieee80211_get_hw_conf(priv->hw);
2914
2915 priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
e0158e61 2916 iwlcore_commit_rxon(priv);
b481de9c 2917
1dda6d28 2918 iwl_setup_rxon_timing(priv, vif);
857485c0 2919 ret = iwl_send_cmd_pdu(priv, REPLY_RXON_TIMING,
b481de9c 2920 sizeof(priv->rxon_timing), &priv->rxon_timing);
857485c0 2921 if (ret)
39aadf8c 2922 IWL_WARN(priv, "REPLY_RXON_TIMING failed - "
b481de9c
ZY
2923 "Attempting to continue.\n");
2924
2925 priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
2926
42eb7c64 2927 iwl_set_rxon_ht(priv, &priv->current_ht_config);
4f85f5b3 2928
45823531
AK
2929 if (priv->cfg->ops->hcmd->set_rxon_chain)
2930 priv->cfg->ops->hcmd->set_rxon_chain(priv);
2931
1dda6d28 2932 priv->staging_rxon.assoc_id = cpu_to_le16(vif->bss_conf.aid);
b481de9c 2933
e1623446 2934 IWL_DEBUG_ASSOC(priv, "assoc id %d beacon interval %d\n",
1dda6d28 2935 vif->bss_conf.aid, vif->bss_conf.beacon_int);
b481de9c 2936
1dda6d28 2937 if (vif->bss_conf.assoc_capability & WLAN_CAPABILITY_SHORT_PREAMBLE)
b481de9c
ZY
2938 priv->staging_rxon.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
2939 else
2940 priv->staging_rxon.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
2941
2942 if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) {
1dda6d28
JB
2943 if (vif->bss_conf.assoc_capability &
2944 WLAN_CAPABILITY_SHORT_SLOT_TIME)
b481de9c
ZY
2945 priv->staging_rxon.flags |= RXON_FLG_SHORT_SLOT_MSK;
2946 else
2947 priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
2948
1dda6d28 2949 if (vif->type == NL80211_IFTYPE_ADHOC)
b481de9c 2950 priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
b481de9c
ZY
2951 }
2952
e0158e61 2953 iwlcore_commit_rxon(priv);
b481de9c 2954
fe6b23dd 2955 IWL_DEBUG_ASSOC(priv, "Associated as %d to: %pM\n",
1dda6d28 2956 vif->bss_conf.aid, priv->active_rxon.bssid_addr);
fe6b23dd 2957
1dda6d28 2958 switch (vif->type) {
05c914fe 2959 case NL80211_IFTYPE_STATION:
b481de9c 2960 break;
05c914fe 2961 case NL80211_IFTYPE_ADHOC:
5b9f8cd3 2962 iwl_send_beacon_cmd(priv);
b481de9c 2963 break;
b481de9c 2964 default:
15b1687c 2965 IWL_ERR(priv, "%s Should not be called in %d mode\n",
1dda6d28 2966 __func__, vif->type);
b481de9c
ZY
2967 break;
2968 }
2969
04816448
GE
2970 /* the chain noise calibration will enabled PM upon completion
2971 * If chain noise has already been run, then we need to enable
2972 * power management here */
2973 if (priv->chain_noise_data.state == IWL_CHAIN_NOISE_DONE)
e312c24c 2974 iwl_power_update_mode(priv, false);
c90a74ba
EG
2975
2976 /* Enable Rx differential gain and sensitivity calibrations */
2977 iwl_chain_noise_reset(priv);
2978 priv->start_calib = 1;
2979
508e32e1
RC
2980}
2981
b481de9c
ZY
2982/*****************************************************************************
2983 *
2984 * mac80211 entry point functions
2985 *
2986 *****************************************************************************/
2987
154b25ce 2988#define UCODE_READY_TIMEOUT (4 * HZ)
5a66926a 2989
f0b6e2e8
RC
2990/*
2991 * Not a mac80211 entry point function, but it fits in with all the
2992 * other mac80211 functions grouped here.
2993 */
dd7a2509
JB
2994static int iwl_mac_setup_register(struct iwl_priv *priv,
2995 struct iwlagn_ucode_capabilities *capa)
f0b6e2e8
RC
2996{
2997 int ret;
2998 struct ieee80211_hw *hw = priv->hw;
2999 hw->rate_control_algorithm = "iwl-agn-rs";
3000
3001 /* Tell mac80211 our characteristics */
3002 hw->flags = IEEE80211_HW_SIGNAL_DBM |
f0b6e2e8
RC
3003 IEEE80211_HW_AMPDU_AGGREGATION |
3004 IEEE80211_HW_SPECTRUM_MGMT;
3005
3006 if (!priv->cfg->broken_powersave)
3007 hw->flags |= IEEE80211_HW_SUPPORTS_PS |
3008 IEEE80211_HW_SUPPORTS_DYNAMIC_PS;
3009
ba37a3d0
JB
3010 if (priv->cfg->sku & IWL_SKU_N)
3011 hw->flags |= IEEE80211_HW_SUPPORTS_DYNAMIC_SMPS |
3012 IEEE80211_HW_SUPPORTS_STATIC_SMPS;
3013
8d9698b3 3014 hw->sta_data_size = sizeof(struct iwl_station_priv);
fd1af15d
JB
3015 hw->vif_data_size = sizeof(struct iwl_vif_priv);
3016
f0b6e2e8
RC
3017 hw->wiphy->interface_modes =
3018 BIT(NL80211_IFTYPE_STATION) |
3019 BIT(NL80211_IFTYPE_ADHOC);
3020
f6c8f152 3021 hw->wiphy->flags |= WIPHY_FLAG_CUSTOM_REGULATORY |
5be83de5 3022 WIPHY_FLAG_DISABLE_BEACON_HINTS;
f0b6e2e8
RC
3023
3024 /*
3025 * For now, disable PS by default because it affects
3026 * RX performance significantly.
3027 */
5be83de5 3028 hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
f0b6e2e8 3029
1382c71c 3030 hw->wiphy->max_scan_ssids = PROBE_OPTION_MAX;
f0b6e2e8 3031 /* we create the 802.11 header and a zero-length SSID element */
dd7a2509 3032 hw->wiphy->max_scan_ie_len = capa->max_probe_length - 24 - 2;
f0b6e2e8
RC
3033
3034 /* Default value; 4 EDCA QOS priorities */
3035 hw->queues = 4;
3036
3037 hw->max_listen_interval = IWL_CONN_MAX_LISTEN_INTERVAL;
3038
3039 if (priv->bands[IEEE80211_BAND_2GHZ].n_channels)
3040 priv->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
3041 &priv->bands[IEEE80211_BAND_2GHZ];
3042 if (priv->bands[IEEE80211_BAND_5GHZ].n_channels)
3043 priv->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
3044 &priv->bands[IEEE80211_BAND_5GHZ];
3045
3046 ret = ieee80211_register_hw(priv->hw);
3047 if (ret) {
3048 IWL_ERR(priv, "Failed to register hw (error %d)\n", ret);
3049 return ret;
3050 }
3051 priv->mac80211_registered = 1;
3052
3053 return 0;
3054}
3055
3056
5b9f8cd3 3057static int iwl_mac_start(struct ieee80211_hw *hw)
b481de9c 3058{
c79dd5b5 3059 struct iwl_priv *priv = hw->priv;
5a66926a 3060 int ret;
b481de9c 3061
e1623446 3062 IWL_DEBUG_MAC80211(priv, "enter\n");
b481de9c
ZY
3063
3064 /* we should be verifying the device is ready to be opened */
3065 mutex_lock(&priv->mutex);
5b9f8cd3 3066 ret = __iwl_up(priv);
b481de9c 3067 mutex_unlock(&priv->mutex);
5a66926a 3068
e655b9f0 3069 if (ret)
6cd0b1cb 3070 return ret;
e655b9f0 3071
c1842d61
TW
3072 if (iwl_is_rfkill(priv))
3073 goto out;
3074
e1623446 3075 IWL_DEBUG_INFO(priv, "Start UP work done.\n");
e655b9f0 3076
fe9b6b72 3077 /* Wait for START_ALIVE from Run Time ucode. Otherwise callbacks from
5a66926a 3078 * mac80211 will not be run successfully. */
154b25ce
EG
3079 ret = wait_event_interruptible_timeout(priv->wait_command_queue,
3080 test_bit(STATUS_READY, &priv->status),
3081 UCODE_READY_TIMEOUT);
3082 if (!ret) {
3083 if (!test_bit(STATUS_READY, &priv->status)) {
15b1687c 3084 IWL_ERR(priv, "START_ALIVE timeout after %dms.\n",
154b25ce 3085 jiffies_to_msecs(UCODE_READY_TIMEOUT));
6cd0b1cb 3086 return -ETIMEDOUT;
5a66926a 3087 }
fe9b6b72 3088 }
0a078ffa 3089
e932a609
JB
3090 iwl_led_start(priv);
3091
c1842d61 3092out:
0a078ffa 3093 priv->is_open = 1;
e1623446 3094 IWL_DEBUG_MAC80211(priv, "leave\n");
b481de9c
ZY
3095 return 0;
3096}
3097
5b9f8cd3 3098static void iwl_mac_stop(struct ieee80211_hw *hw)
b481de9c 3099{
c79dd5b5 3100 struct iwl_priv *priv = hw->priv;
b481de9c 3101
e1623446 3102 IWL_DEBUG_MAC80211(priv, "enter\n");
948c171c 3103
19cc1087 3104 if (!priv->is_open)
e655b9f0 3105 return;
e655b9f0 3106
b481de9c 3107 priv->is_open = 0;
5a66926a 3108
5bddf549 3109 if (iwl_is_ready_rf(priv) || test_bit(STATUS_SCAN_HW, &priv->status)) {
e655b9f0
ZY
3110 /* stop mac, cancel any scan request and clear
3111 * RXON_FILTER_ASSOC_MSK BIT
3112 */
5a66926a 3113 mutex_lock(&priv->mutex);
2a421b91 3114 iwl_scan_cancel_timeout(priv, 100);
fde3571f 3115 mutex_unlock(&priv->mutex);
fde3571f
MA
3116 }
3117
5b9f8cd3 3118 iwl_down(priv);
5a66926a
ZY
3119
3120 flush_workqueue(priv->workqueue);
6cd0b1cb
HS
3121
3122 /* enable interrupts again in order to receive rfkill changes */
3123 iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
3124 iwl_enable_interrupts(priv);
948c171c 3125
e1623446 3126 IWL_DEBUG_MAC80211(priv, "leave\n");
b481de9c
ZY
3127}
3128
5b9f8cd3 3129static int iwl_mac_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
b481de9c 3130{
c79dd5b5 3131 struct iwl_priv *priv = hw->priv;
b481de9c 3132
e1623446 3133 IWL_DEBUG_MACDUMP(priv, "enter\n");
b481de9c 3134
e1623446 3135 IWL_DEBUG_TX(priv, "dev->xmit(%d bytes) at rate 0x%02x\n", skb->len,
e039fa4a 3136 ieee80211_get_tx_rate(hw, IEEE80211_SKB_CB(skb))->bitrate);
b481de9c 3137
74bcdb33 3138 if (iwlagn_tx_skb(priv, skb))
b481de9c
ZY
3139 dev_kfree_skb_any(skb);
3140
e1623446 3141 IWL_DEBUG_MACDUMP(priv, "leave\n");
637f8837 3142 return NETDEV_TX_OK;
b481de9c
ZY
3143}
3144
1dda6d28 3145void iwl_config_ap(struct iwl_priv *priv, struct ieee80211_vif *vif)
b481de9c 3146{
857485c0 3147 int ret = 0;
b481de9c 3148
d986bcd1 3149 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
b481de9c
ZY
3150 return;
3151
3152 /* The following should be done only at AP bring up */
3195c1f3 3153 if (!iwl_is_associated(priv)) {
b481de9c
ZY
3154
3155 /* RXON - unassoc (to set timing command) */
3156 priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
e0158e61 3157 iwlcore_commit_rxon(priv);
b481de9c
ZY
3158
3159 /* RXON Timing */
1dda6d28 3160 iwl_setup_rxon_timing(priv, vif);
857485c0 3161 ret = iwl_send_cmd_pdu(priv, REPLY_RXON_TIMING,
b481de9c 3162 sizeof(priv->rxon_timing), &priv->rxon_timing);
857485c0 3163 if (ret)
39aadf8c 3164 IWL_WARN(priv, "REPLY_RXON_TIMING failed - "
b481de9c
ZY
3165 "Attempting to continue.\n");
3166
f513dfff
DH
3167 /* AP has all antennas */
3168 priv->chain_noise_data.active_chains =
3169 priv->hw_params.valid_rx_ant;
3170 iwl_set_rxon_ht(priv, &priv->current_ht_config);
45823531
AK
3171 if (priv->cfg->ops->hcmd->set_rxon_chain)
3172 priv->cfg->ops->hcmd->set_rxon_chain(priv);
b481de9c 3173
1dda6d28
JB
3174 priv->staging_rxon.assoc_id = 0;
3175
3176 if (vif->bss_conf.assoc_capability &
3177 WLAN_CAPABILITY_SHORT_PREAMBLE)
b481de9c
ZY
3178 priv->staging_rxon.flags |=
3179 RXON_FLG_SHORT_PREAMBLE_MSK;
3180 else
3181 priv->staging_rxon.flags &=
3182 ~RXON_FLG_SHORT_PREAMBLE_MSK;
3183
3184 if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) {
1dda6d28
JB
3185 if (vif->bss_conf.assoc_capability &
3186 WLAN_CAPABILITY_SHORT_SLOT_TIME)
b481de9c
ZY
3187 priv->staging_rxon.flags |=
3188 RXON_FLG_SHORT_SLOT_MSK;
3189 else
3190 priv->staging_rxon.flags &=
3191 ~RXON_FLG_SHORT_SLOT_MSK;
3192
1dda6d28 3193 if (vif->type == NL80211_IFTYPE_ADHOC)
b481de9c
ZY
3194 priv->staging_rxon.flags &=
3195 ~RXON_FLG_SHORT_SLOT_MSK;
3196 }
3197 /* restore RXON assoc */
3198 priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
e0158e61 3199 iwlcore_commit_rxon(priv);
e1493deb 3200 }
5b9f8cd3 3201 iwl_send_beacon_cmd(priv);
b481de9c
ZY
3202
3203 /* FIXME - we need to add code here to detect a totally new
3204 * configuration, reset the AP, unassoc, rxon timing, assoc,
3205 * clear sta table, add BCAST sta... */
3206}
3207
5b9f8cd3 3208static void iwl_mac_update_tkip_key(struct ieee80211_hw *hw,
b3fbdcf4
JB
3209 struct ieee80211_vif *vif,
3210 struct ieee80211_key_conf *keyconf,
3211 struct ieee80211_sta *sta,
3212 u32 iv32, u16 *phase1key)
ab885f8c 3213{
ab885f8c 3214
9f58671e 3215 struct iwl_priv *priv = hw->priv;
e1623446 3216 IWL_DEBUG_MAC80211(priv, "enter\n");
ab885f8c 3217
bdbb612f 3218 iwl_update_tkip_key(priv, keyconf, sta,
b3fbdcf4 3219 iv32, phase1key);
ab885f8c 3220
e1623446 3221 IWL_DEBUG_MAC80211(priv, "leave\n");
ab885f8c
EG
3222}
3223
5b9f8cd3 3224static int iwl_mac_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
dc822b5d
JB
3225 struct ieee80211_vif *vif,
3226 struct ieee80211_sta *sta,
b481de9c
ZY
3227 struct ieee80211_key_conf *key)
3228{
c79dd5b5 3229 struct iwl_priv *priv = hw->priv;
42986796
WT
3230 int ret;
3231 u8 sta_id;
3232 bool is_default_wep_key = false;
b481de9c 3233
e1623446 3234 IWL_DEBUG_MAC80211(priv, "enter\n");
b481de9c 3235
90e8e424 3236 if (priv->cfg->mod_params->sw_crypto) {
e1623446 3237 IWL_DEBUG_MAC80211(priv, "leave - hwcrypto disabled\n");
b481de9c
ZY
3238 return -EOPNOTSUPP;
3239 }
b481de9c 3240
2a87c26b
JB
3241 if (sta) {
3242 sta_id = iwl_sta_id(sta);
3243
3244 if (sta_id == IWL_INVALID_STATION) {
3245 IWL_DEBUG_MAC80211(priv, "leave - %pM not in station map.\n",
3246 sta->addr);
3247 return -EINVAL;
3248 }
3249 } else {
3250 sta_id = priv->hw_params.bcast_sta_id;
deb09c43 3251 }
b481de9c 3252
6974e363 3253 mutex_lock(&priv->mutex);
2a421b91 3254 iwl_scan_cancel_timeout(priv, 100);
6974e363 3255
a90178fa
JB
3256 /*
3257 * If we are getting WEP group key and we didn't receive any key mapping
6974e363
EG
3258 * so far, we are in legacy wep mode (group key only), otherwise we are
3259 * in 1X mode.
a90178fa
JB
3260 * In legacy wep mode, we use another host command to the uCode.
3261 */
3262 if (key->alg == ALG_WEP && !sta && vif->type != NL80211_IFTYPE_AP) {
6974e363
EG
3263 if (cmd == SET_KEY)
3264 is_default_wep_key = !priv->key_mapping_key;
3265 else
ccc038ab
EG
3266 is_default_wep_key =
3267 (key->hw_key_idx == HW_KEY_DEFAULT);
6974e363 3268 }
052c4b9f 3269
b481de9c 3270 switch (cmd) {
deb09c43 3271 case SET_KEY:
6974e363
EG
3272 if (is_default_wep_key)
3273 ret = iwl_set_default_wep_key(priv, key);
deb09c43 3274 else
7480513f 3275 ret = iwl_set_dynamic_key(priv, key, sta_id);
deb09c43 3276
e1623446 3277 IWL_DEBUG_MAC80211(priv, "enable hwcrypto key\n");
b481de9c
ZY
3278 break;
3279 case DISABLE_KEY:
6974e363
EG
3280 if (is_default_wep_key)
3281 ret = iwl_remove_default_wep_key(priv, key);
deb09c43 3282 else
3ec47732 3283 ret = iwl_remove_dynamic_key(priv, key, sta_id);
deb09c43 3284
e1623446 3285 IWL_DEBUG_MAC80211(priv, "disable hwcrypto key\n");
b481de9c
ZY
3286 break;
3287 default:
deb09c43 3288 ret = -EINVAL;
b481de9c
ZY
3289 }
3290
72e15d71 3291 mutex_unlock(&priv->mutex);
e1623446 3292 IWL_DEBUG_MAC80211(priv, "leave\n");
b481de9c 3293
deb09c43 3294 return ret;
b481de9c
ZY
3295}
3296
5b9f8cd3 3297static int iwl_mac_ampdu_action(struct ieee80211_hw *hw,
c951ad35 3298 struct ieee80211_vif *vif,
832f47e3
JB
3299 enum ieee80211_ampdu_mlme_action action,
3300 struct ieee80211_sta *sta, u16 tid, u16 *ssn)
d783b061
TW
3301{
3302 struct iwl_priv *priv = hw->priv;
5c2207c6 3303 int ret;
d783b061 3304
e1623446 3305 IWL_DEBUG_HT(priv, "A-MPDU action on addr %pM tid %d\n",
e174961c 3306 sta->addr, tid);
d783b061
TW
3307
3308 if (!(priv->cfg->sku & IWL_SKU_N))
3309 return -EACCES;
3310
3311 switch (action) {
3312 case IEEE80211_AMPDU_RX_START:
e1623446 3313 IWL_DEBUG_HT(priv, "start Rx\n");
619753ff 3314 return iwl_sta_rx_agg_start(priv, sta, tid, *ssn);
d783b061 3315 case IEEE80211_AMPDU_RX_STOP:
e1623446 3316 IWL_DEBUG_HT(priv, "stop Rx\n");
619753ff 3317 ret = iwl_sta_rx_agg_stop(priv, sta, tid);
5c2207c6
WYG
3318 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
3319 return 0;
3320 else
3321 return ret;
d783b061 3322 case IEEE80211_AMPDU_TX_START:
e1623446 3323 IWL_DEBUG_HT(priv, "start Tx\n");
619753ff 3324 ret = iwlagn_tx_agg_start(priv, vif, sta, tid, ssn);
d5a0ffa3
WYG
3325 if (ret == 0) {
3326 priv->_agn.agg_tids_count++;
3327 IWL_DEBUG_HT(priv, "priv->_agn.agg_tids_count = %u\n",
3328 priv->_agn.agg_tids_count);
3329 }
3330 return ret;
d783b061 3331 case IEEE80211_AMPDU_TX_STOP:
e1623446 3332 IWL_DEBUG_HT(priv, "stop Tx\n");
619753ff 3333 ret = iwlagn_tx_agg_stop(priv, vif, sta, tid);
d5a0ffa3
WYG
3334 if ((ret == 0) && (priv->_agn.agg_tids_count > 0)) {
3335 priv->_agn.agg_tids_count--;
3336 IWL_DEBUG_HT(priv, "priv->_agn.agg_tids_count = %u\n",
3337 priv->_agn.agg_tids_count);
3338 }
5c2207c6
WYG
3339 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
3340 return 0;
3341 else
3342 return ret;
f0527971
WYG
3343 case IEEE80211_AMPDU_TX_OPERATIONAL:
3344 /* do nothing */
3345 return -EOPNOTSUPP;
d783b061 3346 default:
e1623446 3347 IWL_DEBUG_HT(priv, "unknown\n");
d783b061
TW
3348 return -EINVAL;
3349 break;
3350 }
3351 return 0;
3352}
9f58671e 3353
6ab10ff8
JB
3354static void iwl_mac_sta_notify(struct ieee80211_hw *hw,
3355 struct ieee80211_vif *vif,
3356 enum sta_notify_cmd cmd,
3357 struct ieee80211_sta *sta)
3358{
3359 struct iwl_priv *priv = hw->priv;
3360 struct iwl_station_priv *sta_priv = (void *)sta->drv_priv;
3361 int sta_id;
3362
6ab10ff8 3363 switch (cmd) {
6ab10ff8
JB
3364 case STA_NOTIFY_SLEEP:
3365 WARN_ON(!sta_priv->client);
3366 sta_priv->asleep = true;
3367 if (atomic_read(&sta_priv->pending_frames) > 0)
3368 ieee80211_sta_block_awake(hw, sta, true);
3369 break;
3370 case STA_NOTIFY_AWAKE:
3371 WARN_ON(!sta_priv->client);
49dcc819
DH
3372 if (!sta_priv->asleep)
3373 break;
6ab10ff8 3374 sta_priv->asleep = false;
2a87c26b 3375 sta_id = iwl_sta_id(sta);
6ab10ff8
JB
3376 if (sta_id != IWL_INVALID_STATION)
3377 iwl_sta_modify_ps_wake(priv, sta_id);
3378 break;
3379 default:
3380 break;
3381 }
3382}
3383
fe6b23dd
RC
3384static int iwlagn_mac_sta_add(struct ieee80211_hw *hw,
3385 struct ieee80211_vif *vif,
3386 struct ieee80211_sta *sta)
3387{
3388 struct iwl_priv *priv = hw->priv;
3389 struct iwl_station_priv *sta_priv = (void *)sta->drv_priv;
eafdfbd3 3390 bool is_ap = vif->type == NL80211_IFTYPE_STATION;
fe6b23dd
RC
3391 int ret;
3392 u8 sta_id;
3393
3394 IWL_DEBUG_INFO(priv, "received request to add station %pM\n",
3395 sta->addr);
da5ae1cf
RC
3396 mutex_lock(&priv->mutex);
3397 IWL_DEBUG_INFO(priv, "proceeding to add station %pM\n",
3398 sta->addr);
3399 sta_priv->common.sta_id = IWL_INVALID_STATION;
fe6b23dd
RC
3400
3401 atomic_set(&sta_priv->pending_frames, 0);
3402 if (vif->type == NL80211_IFTYPE_AP)
3403 sta_priv->client = true;
3404
3405 ret = iwl_add_station_common(priv, sta->addr, is_ap, &sta->ht_cap,
3406 &sta_id);
3407 if (ret) {
3408 IWL_ERR(priv, "Unable to add station %pM (%d)\n",
3409 sta->addr, ret);
3410 /* Should we return success if return code is EEXIST ? */
da5ae1cf 3411 mutex_unlock(&priv->mutex);
fe6b23dd
RC
3412 return ret;
3413 }
3414
fd1af15d
JB
3415 sta_priv->common.sta_id = sta_id;
3416
fe6b23dd 3417 /* Initialize rate scaling */
91dd6c27 3418 IWL_DEBUG_INFO(priv, "Initializing rate scaling for station %pM\n",
fe6b23dd
RC
3419 sta->addr);
3420 iwl_rs_rate_init(priv, sta, sta_id);
da5ae1cf 3421 mutex_unlock(&priv->mutex);
fe6b23dd 3422
fd1af15d 3423 return 0;
fe6b23dd
RC
3424}
3425
b481de9c
ZY
3426/*****************************************************************************
3427 *
3428 * driver setup and teardown
3429 *
3430 *****************************************************************************/
3431
4e39317d 3432static void iwl_setup_deferred_work(struct iwl_priv *priv)
b481de9c 3433{
d21050c7 3434 priv->workqueue = create_singlethread_workqueue(DRV_NAME);
b481de9c
ZY
3435
3436 init_waitqueue_head(&priv->wait_command_queue);
3437
5b9f8cd3
EG
3438 INIT_WORK(&priv->restart, iwl_bg_restart);
3439 INIT_WORK(&priv->rx_replenish, iwl_bg_rx_replenish);
5b9f8cd3 3440 INIT_WORK(&priv->beacon_update, iwl_bg_beacon_update);
16e727e8 3441 INIT_WORK(&priv->run_time_calib_work, iwl_bg_run_time_calib_work);
4a4a9e81
TW
3442 INIT_DELAYED_WORK(&priv->init_alive_start, iwl_bg_init_alive_start);
3443 INIT_DELAYED_WORK(&priv->alive_start, iwl_bg_alive_start);
2a421b91 3444
2a421b91 3445 iwl_setup_scan_deferred_work(priv);
bb8c093b 3446
4e39317d
EG
3447 if (priv->cfg->ops->lib->setup_deferred_work)
3448 priv->cfg->ops->lib->setup_deferred_work(priv);
3449
3450 init_timer(&priv->statistics_periodic);
3451 priv->statistics_periodic.data = (unsigned long)priv;
5b9f8cd3 3452 priv->statistics_periodic.function = iwl_bg_statistics_periodic;
b481de9c 3453
a9e1cb6a
WYG
3454 init_timer(&priv->ucode_trace);
3455 priv->ucode_trace.data = (unsigned long)priv;
3456 priv->ucode_trace.function = iwl_bg_ucode_trace;
3457
b74e31a9
WYG
3458 if (priv->cfg->ops->lib->recover_from_tx_stall) {
3459 init_timer(&priv->monitor_recover);
3460 priv->monitor_recover.data = (unsigned long)priv;
3461 priv->monitor_recover.function =
3462 priv->cfg->ops->lib->recover_from_tx_stall;
3463 }
3464
ef850d7c
MA
3465 if (!priv->cfg->use_isr_legacy)
3466 tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
3467 iwl_irq_tasklet, (unsigned long)priv);
3468 else
3469 tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
3470 iwl_irq_tasklet_legacy, (unsigned long)priv);
b481de9c
ZY
3471}
3472
4e39317d 3473static void iwl_cancel_deferred_work(struct iwl_priv *priv)
b481de9c 3474{
4e39317d
EG
3475 if (priv->cfg->ops->lib->cancel_deferred_work)
3476 priv->cfg->ops->lib->cancel_deferred_work(priv);
b481de9c 3477
3ae6a054 3478 cancel_delayed_work_sync(&priv->init_alive_start);
b481de9c 3479 cancel_delayed_work(&priv->scan_check);
88be0264 3480 cancel_work_sync(&priv->start_internal_scan);
b481de9c 3481 cancel_delayed_work(&priv->alive_start);
b481de9c 3482 cancel_work_sync(&priv->beacon_update);
4e39317d 3483 del_timer_sync(&priv->statistics_periodic);
a9e1cb6a 3484 del_timer_sync(&priv->ucode_trace);
b74e31a9
WYG
3485 if (priv->cfg->ops->lib->recover_from_tx_stall)
3486 del_timer_sync(&priv->monitor_recover);
b481de9c
ZY
3487}
3488
89f186a8
RC
3489static void iwl_init_hw_rates(struct iwl_priv *priv,
3490 struct ieee80211_rate *rates)
3491{
3492 int i;
3493
3494 for (i = 0; i < IWL_RATE_COUNT_LEGACY; i++) {
3495 rates[i].bitrate = iwl_rates[i].ieee * 5;
3496 rates[i].hw_value = i; /* Rate scaling will work on indexes */
3497 rates[i].hw_value_short = i;
3498 rates[i].flags = 0;
3499 if ((i >= IWL_FIRST_CCK_RATE) && (i <= IWL_LAST_CCK_RATE)) {
3500 /*
3501 * If CCK != 1M then set short preamble rate flag.
3502 */
3503 rates[i].flags |=
3504 (iwl_rates[i].plcp == IWL_RATE_1M_PLCP) ?
3505 0 : IEEE80211_RATE_SHORT_PREAMBLE;
3506 }
3507 }
3508}
3509
3510static int iwl_init_drv(struct iwl_priv *priv)
3511{
3512 int ret;
3513
3514 priv->ibss_beacon = NULL;
3515
89f186a8
RC
3516 spin_lock_init(&priv->sta_lock);
3517 spin_lock_init(&priv->hcmd_lock);
3518
3519 INIT_LIST_HEAD(&priv->free_frames);
3520
3521 mutex_init(&priv->mutex);
d2dfe6df 3522 mutex_init(&priv->sync_cmd_mutex);
89f186a8 3523
89f186a8
RC
3524 priv->ieee_channels = NULL;
3525 priv->ieee_rates = NULL;
3526 priv->band = IEEE80211_BAND_2GHZ;
3527
3528 priv->iw_mode = NL80211_IFTYPE_STATION;
ba37a3d0 3529 priv->current_ht_config.smps = IEEE80211_SMPS_STATIC;
a13d276f 3530 priv->missed_beacon_threshold = IWL_MISSED_BEACON_THRESHOLD_DEF;
d5a0ffa3 3531 priv->_agn.agg_tids_count = 0;
89f186a8 3532
8a472da4
WYG
3533 /* initialize force reset */
3534 priv->force_reset[IWL_RF_RESET].reset_duration =
3535 IWL_DELAY_NEXT_FORCE_RF_RESET;
3536 priv->force_reset[IWL_FW_RESET].reset_duration =
3537 IWL_DELAY_NEXT_FORCE_FW_RELOAD;
89f186a8
RC
3538
3539 /* Choose which receivers/antennas to use */
3540 if (priv->cfg->ops->hcmd->set_rxon_chain)
3541 priv->cfg->ops->hcmd->set_rxon_chain(priv);
3542
3543 iwl_init_scan_params(priv);
3544
89f186a8
RC
3545 /* Set the tx_power_user_lmt to the lowest power level
3546 * this value will get overwritten by channel max power avg
3547 * from eeprom */
b744cb79 3548 priv->tx_power_user_lmt = IWLAGN_TX_POWER_TARGET_POWER_MIN;
89f186a8
RC
3549
3550 ret = iwl_init_channel_map(priv);
3551 if (ret) {
3552 IWL_ERR(priv, "initializing regulatory failed: %d\n", ret);
3553 goto err;
3554 }
3555
3556 ret = iwlcore_init_geos(priv);
3557 if (ret) {
3558 IWL_ERR(priv, "initializing geos failed: %d\n", ret);
3559 goto err_free_channel_map;
3560 }
3561 iwl_init_hw_rates(priv, priv->ieee_rates);
3562
3563 return 0;
3564
3565err_free_channel_map:
3566 iwl_free_channel_map(priv);
3567err:
3568 return ret;
3569}
3570
3571static void iwl_uninit_drv(struct iwl_priv *priv)
3572{
3573 iwl_calib_free_results(priv);
3574 iwlcore_free_geos(priv);
3575 iwl_free_channel_map(priv);
811ecc99 3576 kfree(priv->scan_cmd);
89f186a8
RC
3577}
3578
5b9f8cd3
EG
3579static struct ieee80211_ops iwl_hw_ops = {
3580 .tx = iwl_mac_tx,
3581 .start = iwl_mac_start,
3582 .stop = iwl_mac_stop,
3583 .add_interface = iwl_mac_add_interface,
3584 .remove_interface = iwl_mac_remove_interface,
3585 .config = iwl_mac_config,
5b9f8cd3
EG
3586 .configure_filter = iwl_configure_filter,
3587 .set_key = iwl_mac_set_key,
3588 .update_tkip_key = iwl_mac_update_tkip_key,
5b9f8cd3
EG
3589 .conf_tx = iwl_mac_conf_tx,
3590 .reset_tsf = iwl_mac_reset_tsf,
3591 .bss_info_changed = iwl_bss_info_changed,
3592 .ampdu_action = iwl_mac_ampdu_action,
6ab10ff8
JB
3593 .hw_scan = iwl_mac_hw_scan,
3594 .sta_notify = iwl_mac_sta_notify,
fe6b23dd
RC
3595 .sta_add = iwlagn_mac_sta_add,
3596 .sta_remove = iwl_mac_sta_remove,
b481de9c
ZY
3597};
3598
5b9f8cd3 3599static int iwl_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
b481de9c
ZY
3600{
3601 int err = 0;
c79dd5b5 3602 struct iwl_priv *priv;
b481de9c 3603 struct ieee80211_hw *hw;
82b9a121 3604 struct iwl_cfg *cfg = (struct iwl_cfg *)(ent->driver_data);
0359facc 3605 unsigned long flags;
6cd0b1cb 3606 u16 pci_cmd;
b481de9c 3607
316c30d9
AK
3608 /************************
3609 * 1. Allocating HW data
3610 ************************/
3611
6440adb5
BC
3612 /* Disabling hardware scan means that mac80211 will perform scans
3613 * "the hard way", rather than using device's scan. */
1ea87396 3614 if (cfg->mod_params->disable_hw_scan) {
a562a9dd 3615 if (iwl_debug_level & IWL_DL_INFO)
bf403db8
EK
3616 dev_printk(KERN_DEBUG, &(pdev->dev),
3617 "Disabling hw_scan\n");
5b9f8cd3 3618 iwl_hw_ops.hw_scan = NULL;
b481de9c
ZY
3619 }
3620
5b9f8cd3 3621 hw = iwl_alloc_all(cfg, &iwl_hw_ops);
1d0a082d 3622 if (!hw) {
b481de9c
ZY
3623 err = -ENOMEM;
3624 goto out;
3625 }
1d0a082d
AK
3626 priv = hw->priv;
3627 /* At this point both hw and priv are allocated. */
3628
b481de9c
ZY
3629 SET_IEEE80211_DEV(hw, &pdev->dev);
3630
e1623446 3631 IWL_DEBUG_INFO(priv, "*** LOAD DRIVER ***\n");
82b9a121 3632 priv->cfg = cfg;
b481de9c 3633 priv->pci_dev = pdev;
40cefda9 3634 priv->inta_mask = CSR_INI_SET_MASK;
316c30d9 3635
0a6857e7 3636#ifdef CONFIG_IWLWIFI_DEBUG
b481de9c
ZY
3637 atomic_set(&priv->restrict_refcnt, 0);
3638#endif
20594eb0
WYG
3639 if (iwl_alloc_traffic_mem(priv))
3640 IWL_ERR(priv, "Not enough memory to generate traffic log\n");
b481de9c 3641
316c30d9
AK
3642 /**************************
3643 * 2. Initializing PCI bus
3644 **************************/
3645 if (pci_enable_device(pdev)) {
3646 err = -ENODEV;
3647 goto out_ieee80211_free_hw;
3648 }
3649
3650 pci_set_master(pdev);
3651
093d874c 3652 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
316c30d9 3653 if (!err)
093d874c 3654 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
cc2a8ea8 3655 if (err) {
093d874c 3656 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
cc2a8ea8 3657 if (!err)
093d874c 3658 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
cc2a8ea8 3659 /* both attempts failed: */
316c30d9 3660 if (err) {
978785a3 3661 IWL_WARN(priv, "No suitable DMA available.\n");
316c30d9 3662 goto out_pci_disable_device;
cc2a8ea8 3663 }
316c30d9
AK
3664 }
3665
3666 err = pci_request_regions(pdev, DRV_NAME);
3667 if (err)
3668 goto out_pci_disable_device;
3669
3670 pci_set_drvdata(pdev, priv);
3671
316c30d9
AK
3672
3673 /***********************
3674 * 3. Read REV register
3675 ***********************/
3676 priv->hw_base = pci_iomap(pdev, 0, 0);
3677 if (!priv->hw_base) {
3678 err = -ENODEV;
3679 goto out_pci_release_regions;
3680 }
3681
e1623446 3682 IWL_DEBUG_INFO(priv, "pci_resource_len = 0x%08llx\n",
316c30d9 3683 (unsigned long long) pci_resource_len(pdev, 0));
e1623446 3684 IWL_DEBUG_INFO(priv, "pci_resource_base = %p\n", priv->hw_base);
316c30d9 3685
731a29b7 3686 /* these spin locks will be used in apm_ops.init and EEPROM access
a8b50a0a
MA
3687 * we should init now
3688 */
3689 spin_lock_init(&priv->reg_lock);
731a29b7 3690 spin_lock_init(&priv->lock);
4843b5a7
RC
3691
3692 /*
3693 * stop and reset the on-board processor just in case it is in a
3694 * strange state ... like being left stranded by a primary kernel
3695 * and this is now the kdump kernel trying to start up
3696 */
3697 iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
3698
b661c819 3699 iwl_hw_detect(priv);
c11362c0 3700 IWL_INFO(priv, "Detected %s, REV=0x%X\n",
b661c819 3701 priv->cfg->name, priv->hw_rev);
316c30d9 3702
e7b63581
TW
3703 /* We disable the RETRY_TIMEOUT register (0x41) to keep
3704 * PCI Tx retries from interfering with C3 CPU state */
3705 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
3706
086ed117
MA
3707 iwl_prepare_card_hw(priv);
3708 if (!priv->hw_ready) {
3709 IWL_WARN(priv, "Failed, HW not ready\n");
3710 goto out_iounmap;
3711 }
3712
91238714
TW
3713 /*****************
3714 * 4. Read EEPROM
3715 *****************/
316c30d9
AK
3716 /* Read the EEPROM */
3717 err = iwl_eeprom_init(priv);
3718 if (err) {
15b1687c 3719 IWL_ERR(priv, "Unable to init EEPROM\n");
316c30d9
AK
3720 goto out_iounmap;
3721 }
8614f360
TW
3722 err = iwl_eeprom_check_version(priv);
3723 if (err)
c8f16138 3724 goto out_free_eeprom;
8614f360 3725
02883017 3726 /* extract MAC Address */
316c30d9 3727 iwl_eeprom_get_mac(priv, priv->mac_addr);
e1623446 3728 IWL_DEBUG_INFO(priv, "MAC address: %pM\n", priv->mac_addr);
316c30d9
AK
3729 SET_IEEE80211_PERM_ADDR(priv->hw, priv->mac_addr);
3730
3731 /************************
3732 * 5. Setup HW constants
3733 ************************/
da154e30 3734 if (iwl_set_hw_params(priv)) {
15b1687c 3735 IWL_ERR(priv, "failed to set hw parameters\n");
073d3f5f 3736 goto out_free_eeprom;
316c30d9
AK
3737 }
3738
3739 /*******************
6ba87956 3740 * 6. Setup priv
316c30d9 3741 *******************/
b481de9c 3742
6ba87956 3743 err = iwl_init_drv(priv);
bf85ea4f 3744 if (err)
399f4900 3745 goto out_free_eeprom;
bf85ea4f 3746 /* At this point both hw and priv are initialized. */
316c30d9 3747
316c30d9 3748 /********************
09f9bf79 3749 * 7. Setup services
316c30d9 3750 ********************/
0359facc 3751 spin_lock_irqsave(&priv->lock, flags);
5b9f8cd3 3752 iwl_disable_interrupts(priv);
0359facc 3753 spin_unlock_irqrestore(&priv->lock, flags);
316c30d9 3754
6cd0b1cb
HS
3755 pci_enable_msi(priv->pci_dev);
3756
ef850d7c
MA
3757 iwl_alloc_isr_ict(priv);
3758 err = request_irq(priv->pci_dev->irq, priv->cfg->ops->lib->isr,
3759 IRQF_SHARED, DRV_NAME, priv);
6cd0b1cb
HS
3760 if (err) {
3761 IWL_ERR(priv, "Error allocating IRQ %d\n", priv->pci_dev->irq);
3762 goto out_disable_msi;
3763 }
316c30d9 3764
4e39317d 3765 iwl_setup_deferred_work(priv);
653fa4a0 3766 iwl_setup_rx_handlers(priv);
316c30d9 3767
158bea07
JB
3768 /*********************************************
3769 * 8. Enable interrupts and read RFKILL state
3770 *********************************************/
6ba87956 3771
6cd0b1cb
HS
3772 /* enable interrupts if needed: hw bug w/a */
3773 pci_read_config_word(priv->pci_dev, PCI_COMMAND, &pci_cmd);
3774 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
3775 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
3776 pci_write_config_word(priv->pci_dev, PCI_COMMAND, pci_cmd);
3777 }
3778
3779 iwl_enable_interrupts(priv);
3780
6cd0b1cb
HS
3781 /* If platform's RF_KILL switch is NOT set to KILL */
3782 if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
3783 clear_bit(STATUS_RF_KILL_HW, &priv->status);
3784 else
3785 set_bit(STATUS_RF_KILL_HW, &priv->status);
6ba87956 3786
a60e77e5
JB
3787 wiphy_rfkill_set_hw_state(priv->hw->wiphy,
3788 test_bit(STATUS_RF_KILL_HW, &priv->status));
6cd0b1cb 3789
58d0f361 3790 iwl_power_initialize(priv);
39b73fb1 3791 iwl_tt_initialize(priv);
158bea07 3792
a15707d8 3793 init_completion(&priv->_agn.firmware_loading_complete);
562db532 3794
b08dfd04 3795 err = iwl_request_firmware(priv, true);
158bea07 3796 if (err)
7d47618a 3797 goto out_destroy_workqueue;
158bea07 3798
b481de9c
ZY
3799 return 0;
3800
7d47618a 3801 out_destroy_workqueue:
c8f16138
RC
3802 destroy_workqueue(priv->workqueue);
3803 priv->workqueue = NULL;
795cc0ad 3804 free_irq(priv->pci_dev->irq, priv);
ef850d7c 3805 iwl_free_isr_ict(priv);
6cd0b1cb
HS
3806 out_disable_msi:
3807 pci_disable_msi(priv->pci_dev);
6ba87956 3808 iwl_uninit_drv(priv);
073d3f5f
TW
3809 out_free_eeprom:
3810 iwl_eeprom_free(priv);
b481de9c
ZY
3811 out_iounmap:
3812 pci_iounmap(pdev, priv->hw_base);
3813 out_pci_release_regions:
316c30d9 3814 pci_set_drvdata(pdev, NULL);
623d563e 3815 pci_release_regions(pdev);
b481de9c
ZY
3816 out_pci_disable_device:
3817 pci_disable_device(pdev);
b481de9c 3818 out_ieee80211_free_hw:
20594eb0 3819 iwl_free_traffic_mem(priv);
d7c76f4c 3820 ieee80211_free_hw(priv->hw);
b481de9c
ZY
3821 out:
3822 return err;
3823}
3824
5b9f8cd3 3825static void __devexit iwl_pci_remove(struct pci_dev *pdev)
b481de9c 3826{
c79dd5b5 3827 struct iwl_priv *priv = pci_get_drvdata(pdev);
0359facc 3828 unsigned long flags;
b481de9c
ZY
3829
3830 if (!priv)
3831 return;
3832
a15707d8 3833 wait_for_completion(&priv->_agn.firmware_loading_complete);
562db532 3834
e1623446 3835 IWL_DEBUG_INFO(priv, "*** UNLOAD DRIVER ***\n");
b481de9c 3836
67249625 3837 iwl_dbgfs_unregister(priv);
5b9f8cd3 3838 sysfs_remove_group(&pdev->dev.kobj, &iwl_attribute_group);
67249625 3839
5b9f8cd3
EG
3840 /* ieee80211_unregister_hw call wil cause iwl_mac_stop to
3841 * to be called and iwl_down since we are removing the device
0b124c31
GG
3842 * we need to set STATUS_EXIT_PENDING bit.
3843 */
3844 set_bit(STATUS_EXIT_PENDING, &priv->status);
c4f55232
RR
3845 if (priv->mac80211_registered) {
3846 ieee80211_unregister_hw(priv->hw);
3847 priv->mac80211_registered = 0;
0b124c31 3848 } else {
5b9f8cd3 3849 iwl_down(priv);
c4f55232
RR
3850 }
3851
c166b25a
BC
3852 /*
3853 * Make sure device is reset to low power before unloading driver.
3854 * This may be redundant with iwl_down(), but there are paths to
3855 * run iwl_down() without calling apm_ops.stop(), and there are
3856 * paths to avoid running iwl_down() at all before leaving driver.
3857 * This (inexpensive) call *makes sure* device is reset.
3858 */
3859 priv->cfg->ops->lib->apm_ops.stop(priv);
3860
39b73fb1
WYG
3861 iwl_tt_exit(priv);
3862
0359facc
MA
3863 /* make sure we flush any pending irq or
3864 * tasklet for the driver
3865 */
3866 spin_lock_irqsave(&priv->lock, flags);
5b9f8cd3 3867 iwl_disable_interrupts(priv);
0359facc
MA
3868 spin_unlock_irqrestore(&priv->lock, flags);
3869
3870 iwl_synchronize_irq(priv);
3871
5b9f8cd3 3872 iwl_dealloc_ucode_pci(priv);
b481de9c
ZY
3873
3874 if (priv->rxq.bd)
54b81550 3875 iwlagn_rx_queue_free(priv, &priv->rxq);
74bcdb33 3876 iwlagn_hw_txq_ctx_free(priv);
b481de9c 3877
073d3f5f 3878 iwl_eeprom_free(priv);
b481de9c 3879
b481de9c 3880
948c171c
MA
3881 /*netif_stop_queue(dev); */
3882 flush_workqueue(priv->workqueue);
3883
5b9f8cd3 3884 /* ieee80211_unregister_hw calls iwl_mac_stop, which flushes
b481de9c
ZY
3885 * priv->workqueue... so we can't take down the workqueue
3886 * until now... */
3887 destroy_workqueue(priv->workqueue);
3888 priv->workqueue = NULL;
20594eb0 3889 iwl_free_traffic_mem(priv);
b481de9c 3890
6cd0b1cb
HS
3891 free_irq(priv->pci_dev->irq, priv);
3892 pci_disable_msi(priv->pci_dev);
b481de9c
ZY
3893 pci_iounmap(pdev, priv->hw_base);
3894 pci_release_regions(pdev);
3895 pci_disable_device(pdev);
3896 pci_set_drvdata(pdev, NULL);
3897
6ba87956 3898 iwl_uninit_drv(priv);
b481de9c 3899
ef850d7c
MA
3900 iwl_free_isr_ict(priv);
3901
b481de9c
ZY
3902 if (priv->ibss_beacon)
3903 dev_kfree_skb(priv->ibss_beacon);
3904
3905 ieee80211_free_hw(priv->hw);
3906}
3907
b481de9c
ZY
3908
3909/*****************************************************************************
3910 *
3911 * driver and module entry point
3912 *
3913 *****************************************************************************/
3914
fed9017e 3915/* Hardware specific file defines the PCI IDs table for that hardware module */
a3aa1884 3916static DEFINE_PCI_DEVICE_TABLE(iwl_hw_card_ids) = {
4fc22b21 3917#ifdef CONFIG_IWL4965
fed9017e
RR
3918 {IWL_PCI_DEVICE(0x4229, PCI_ANY_ID, iwl4965_agn_cfg)},
3919 {IWL_PCI_DEVICE(0x4230, PCI_ANY_ID, iwl4965_agn_cfg)},
4fc22b21 3920#endif /* CONFIG_IWL4965 */
5a6a256e 3921#ifdef CONFIG_IWL5000
ac592574
WYG
3922/* 5100 Series WiFi */
3923 {IWL_PCI_DEVICE(0x4232, 0x1201, iwl5100_agn_cfg)}, /* Mini Card */
3924 {IWL_PCI_DEVICE(0x4232, 0x1301, iwl5100_agn_cfg)}, /* Half Mini Card */
3925 {IWL_PCI_DEVICE(0x4232, 0x1204, iwl5100_agn_cfg)}, /* Mini Card */
3926 {IWL_PCI_DEVICE(0x4232, 0x1304, iwl5100_agn_cfg)}, /* Half Mini Card */
3927 {IWL_PCI_DEVICE(0x4232, 0x1205, iwl5100_bgn_cfg)}, /* Mini Card */
3928 {IWL_PCI_DEVICE(0x4232, 0x1305, iwl5100_bgn_cfg)}, /* Half Mini Card */
3929 {IWL_PCI_DEVICE(0x4232, 0x1206, iwl5100_abg_cfg)}, /* Mini Card */
3930 {IWL_PCI_DEVICE(0x4232, 0x1306, iwl5100_abg_cfg)}, /* Half Mini Card */
3931 {IWL_PCI_DEVICE(0x4232, 0x1221, iwl5100_agn_cfg)}, /* Mini Card */
3932 {IWL_PCI_DEVICE(0x4232, 0x1321, iwl5100_agn_cfg)}, /* Half Mini Card */
3933 {IWL_PCI_DEVICE(0x4232, 0x1224, iwl5100_agn_cfg)}, /* Mini Card */
3934 {IWL_PCI_DEVICE(0x4232, 0x1324, iwl5100_agn_cfg)}, /* Half Mini Card */
3935 {IWL_PCI_DEVICE(0x4232, 0x1225, iwl5100_bgn_cfg)}, /* Mini Card */
3936 {IWL_PCI_DEVICE(0x4232, 0x1325, iwl5100_bgn_cfg)}, /* Half Mini Card */
3937 {IWL_PCI_DEVICE(0x4232, 0x1226, iwl5100_abg_cfg)}, /* Mini Card */
3938 {IWL_PCI_DEVICE(0x4232, 0x1326, iwl5100_abg_cfg)}, /* Half Mini Card */
3939 {IWL_PCI_DEVICE(0x4237, 0x1211, iwl5100_agn_cfg)}, /* Mini Card */
3940 {IWL_PCI_DEVICE(0x4237, 0x1311, iwl5100_agn_cfg)}, /* Half Mini Card */
3941 {IWL_PCI_DEVICE(0x4237, 0x1214, iwl5100_agn_cfg)}, /* Mini Card */
3942 {IWL_PCI_DEVICE(0x4237, 0x1314, iwl5100_agn_cfg)}, /* Half Mini Card */
3943 {IWL_PCI_DEVICE(0x4237, 0x1215, iwl5100_bgn_cfg)}, /* Mini Card */
3944 {IWL_PCI_DEVICE(0x4237, 0x1315, iwl5100_bgn_cfg)}, /* Half Mini Card */
3945 {IWL_PCI_DEVICE(0x4237, 0x1216, iwl5100_abg_cfg)}, /* Mini Card */
3946 {IWL_PCI_DEVICE(0x4237, 0x1316, iwl5100_abg_cfg)}, /* Half Mini Card */
3947
3948/* 5300 Series WiFi */
3949 {IWL_PCI_DEVICE(0x4235, 0x1021, iwl5300_agn_cfg)}, /* Mini Card */
3950 {IWL_PCI_DEVICE(0x4235, 0x1121, iwl5300_agn_cfg)}, /* Half Mini Card */
3951 {IWL_PCI_DEVICE(0x4235, 0x1024, iwl5300_agn_cfg)}, /* Mini Card */
3952 {IWL_PCI_DEVICE(0x4235, 0x1124, iwl5300_agn_cfg)}, /* Half Mini Card */
3953 {IWL_PCI_DEVICE(0x4235, 0x1001, iwl5300_agn_cfg)}, /* Mini Card */
3954 {IWL_PCI_DEVICE(0x4235, 0x1101, iwl5300_agn_cfg)}, /* Half Mini Card */
3955 {IWL_PCI_DEVICE(0x4235, 0x1004, iwl5300_agn_cfg)}, /* Mini Card */
3956 {IWL_PCI_DEVICE(0x4235, 0x1104, iwl5300_agn_cfg)}, /* Half Mini Card */
3957 {IWL_PCI_DEVICE(0x4236, 0x1011, iwl5300_agn_cfg)}, /* Mini Card */
3958 {IWL_PCI_DEVICE(0x4236, 0x1111, iwl5300_agn_cfg)}, /* Half Mini Card */
3959 {IWL_PCI_DEVICE(0x4236, 0x1014, iwl5300_agn_cfg)}, /* Mini Card */
3960 {IWL_PCI_DEVICE(0x4236, 0x1114, iwl5300_agn_cfg)}, /* Half Mini Card */
3961
3962/* 5350 Series WiFi/WiMax */
3963 {IWL_PCI_DEVICE(0x423A, 0x1001, iwl5350_agn_cfg)}, /* Mini Card */
3964 {IWL_PCI_DEVICE(0x423A, 0x1021, iwl5350_agn_cfg)}, /* Mini Card */
3965 {IWL_PCI_DEVICE(0x423B, 0x1011, iwl5350_agn_cfg)}, /* Mini Card */
3966
3967/* 5150 Series Wifi/WiMax */
3968 {IWL_PCI_DEVICE(0x423C, 0x1201, iwl5150_agn_cfg)}, /* Mini Card */
3969 {IWL_PCI_DEVICE(0x423C, 0x1301, iwl5150_agn_cfg)}, /* Half Mini Card */
3970 {IWL_PCI_DEVICE(0x423C, 0x1206, iwl5150_abg_cfg)}, /* Mini Card */
3971 {IWL_PCI_DEVICE(0x423C, 0x1306, iwl5150_abg_cfg)}, /* Half Mini Card */
3972 {IWL_PCI_DEVICE(0x423C, 0x1221, iwl5150_agn_cfg)}, /* Mini Card */
3973 {IWL_PCI_DEVICE(0x423C, 0x1321, iwl5150_agn_cfg)}, /* Half Mini Card */
3974
3975 {IWL_PCI_DEVICE(0x423D, 0x1211, iwl5150_agn_cfg)}, /* Mini Card */
3976 {IWL_PCI_DEVICE(0x423D, 0x1311, iwl5150_agn_cfg)}, /* Half Mini Card */
3977 {IWL_PCI_DEVICE(0x423D, 0x1216, iwl5150_abg_cfg)}, /* Mini Card */
3978 {IWL_PCI_DEVICE(0x423D, 0x1316, iwl5150_abg_cfg)}, /* Half Mini Card */
5953a62e
WYG
3979
3980/* 6x00 Series */
5953a62e
WYG
3981 {IWL_PCI_DEVICE(0x422B, 0x1101, iwl6000_3agn_cfg)},
3982 {IWL_PCI_DEVICE(0x422B, 0x1121, iwl6000_3agn_cfg)},
3983 {IWL_PCI_DEVICE(0x422C, 0x1301, iwl6000i_2agn_cfg)},
3984 {IWL_PCI_DEVICE(0x422C, 0x1306, iwl6000i_2abg_cfg)},
3985 {IWL_PCI_DEVICE(0x422C, 0x1307, iwl6000i_2bg_cfg)},
3986 {IWL_PCI_DEVICE(0x422C, 0x1321, iwl6000i_2agn_cfg)},
3987 {IWL_PCI_DEVICE(0x422C, 0x1326, iwl6000i_2abg_cfg)},
3988 {IWL_PCI_DEVICE(0x4238, 0x1111, iwl6000_3agn_cfg)},
3989 {IWL_PCI_DEVICE(0x4239, 0x1311, iwl6000i_2agn_cfg)},
3990 {IWL_PCI_DEVICE(0x4239, 0x1316, iwl6000i_2abg_cfg)},
4b3e8062 3991
95b13014
SZ
3992/* 6x00 Series Gen2a */
3993 {IWL_PCI_DEVICE(0x0082, 0x1201, iwl6000g2a_2agn_cfg)},
3994 {IWL_PCI_DEVICE(0x0085, 0x1211, iwl6000g2a_2agn_cfg)},
3995 {IWL_PCI_DEVICE(0x0082, 0x1221, iwl6000g2a_2agn_cfg)},
5953a62e
WYG
3996
3997/* 6x50 WiFi/WiMax Series */
5953a62e
WYG
3998 {IWL_PCI_DEVICE(0x0087, 0x1301, iwl6050_2agn_cfg)},
3999 {IWL_PCI_DEVICE(0x0087, 0x1306, iwl6050_2abg_cfg)},
4000 {IWL_PCI_DEVICE(0x0087, 0x1321, iwl6050_2agn_cfg)},
4001 {IWL_PCI_DEVICE(0x0087, 0x1326, iwl6050_2abg_cfg)},
5953a62e
WYG
4002 {IWL_PCI_DEVICE(0x0089, 0x1311, iwl6050_2agn_cfg)},
4003 {IWL_PCI_DEVICE(0x0089, 0x1316, iwl6050_2abg_cfg)},
4004
77dcb6a9 4005/* 1000 Series WiFi */
4bd0914f
WYG
4006 {IWL_PCI_DEVICE(0x0083, 0x1205, iwl1000_bgn_cfg)},
4007 {IWL_PCI_DEVICE(0x0083, 0x1305, iwl1000_bgn_cfg)},
4008 {IWL_PCI_DEVICE(0x0083, 0x1225, iwl1000_bgn_cfg)},
4009 {IWL_PCI_DEVICE(0x0083, 0x1325, iwl1000_bgn_cfg)},
4010 {IWL_PCI_DEVICE(0x0084, 0x1215, iwl1000_bgn_cfg)},
4011 {IWL_PCI_DEVICE(0x0084, 0x1315, iwl1000_bgn_cfg)},
4012 {IWL_PCI_DEVICE(0x0083, 0x1206, iwl1000_bg_cfg)},
4013 {IWL_PCI_DEVICE(0x0083, 0x1306, iwl1000_bg_cfg)},
4014 {IWL_PCI_DEVICE(0x0083, 0x1226, iwl1000_bg_cfg)},
4015 {IWL_PCI_DEVICE(0x0083, 0x1326, iwl1000_bg_cfg)},
4016 {IWL_PCI_DEVICE(0x0084, 0x1216, iwl1000_bg_cfg)},
4017 {IWL_PCI_DEVICE(0x0084, 0x1316, iwl1000_bg_cfg)},
5a6a256e 4018#endif /* CONFIG_IWL5000 */
7100e924 4019
fed9017e
RR
4020 {0}
4021};
4022MODULE_DEVICE_TABLE(pci, iwl_hw_card_ids);
4023
4024static struct pci_driver iwl_driver = {
b481de9c 4025 .name = DRV_NAME,
fed9017e 4026 .id_table = iwl_hw_card_ids,
5b9f8cd3
EG
4027 .probe = iwl_pci_probe,
4028 .remove = __devexit_p(iwl_pci_remove),
b481de9c 4029#ifdef CONFIG_PM
5b9f8cd3
EG
4030 .suspend = iwl_pci_suspend,
4031 .resume = iwl_pci_resume,
b481de9c
ZY
4032#endif
4033};
4034
5b9f8cd3 4035static int __init iwl_init(void)
b481de9c
ZY
4036{
4037
4038 int ret;
4039 printk(KERN_INFO DRV_NAME ": " DRV_DESCRIPTION ", " DRV_VERSION "\n");
4040 printk(KERN_INFO DRV_NAME ": " DRV_COPYRIGHT "\n");
897e1cf2 4041
e227ceac 4042 ret = iwlagn_rate_control_register();
897e1cf2 4043 if (ret) {
a3139c59
SO
4044 printk(KERN_ERR DRV_NAME
4045 "Unable to register rate control algorithm: %d\n", ret);
897e1cf2
RC
4046 return ret;
4047 }
4048
fed9017e 4049 ret = pci_register_driver(&iwl_driver);
b481de9c 4050 if (ret) {
a3139c59 4051 printk(KERN_ERR DRV_NAME "Unable to initialize PCI module\n");
897e1cf2 4052 goto error_register;
b481de9c 4053 }
b481de9c
ZY
4054
4055 return ret;
897e1cf2 4056
897e1cf2 4057error_register:
e227ceac 4058 iwlagn_rate_control_unregister();
897e1cf2 4059 return ret;
b481de9c
ZY
4060}
4061
5b9f8cd3 4062static void __exit iwl_exit(void)
b481de9c 4063{
fed9017e 4064 pci_unregister_driver(&iwl_driver);
e227ceac 4065 iwlagn_rate_control_unregister();
b481de9c
ZY
4066}
4067
5b9f8cd3
EG
4068module_exit(iwl_exit);
4069module_init(iwl_init);
a562a9dd
RC
4070
4071#ifdef CONFIG_IWLWIFI_DEBUG
4e30cb69 4072module_param_named(debug50, iwl_debug_level, uint, S_IRUGO);
a562a9dd 4073MODULE_PARM_DESC(debug50, "50XX debug output mask (deprecated)");
4e30cb69 4074module_param_named(debug, iwl_debug_level, uint, S_IRUGO | S_IWUSR);
a562a9dd
RC
4075MODULE_PARM_DESC(debug, "debug output mask");
4076#endif
4077
2b068618
WYG
4078module_param_named(swcrypto50, iwlagn_mod_params.sw_crypto, bool, S_IRUGO);
4079MODULE_PARM_DESC(swcrypto50,
4080 "using crypto in software (default 0 [hardware]) (deprecated)");
4081module_param_named(swcrypto, iwlagn_mod_params.sw_crypto, int, S_IRUGO);
4082MODULE_PARM_DESC(swcrypto, "using crypto in software (default 0 [hardware])");
4083module_param_named(queues_num50,
4084 iwlagn_mod_params.num_of_queues, int, S_IRUGO);
4085MODULE_PARM_DESC(queues_num50,
4086 "number of hw queues in 50xx series (deprecated)");
4087module_param_named(queues_num, iwlagn_mod_params.num_of_queues, int, S_IRUGO);
4088MODULE_PARM_DESC(queues_num, "number of hw queues.");
4089module_param_named(11n_disable50, iwlagn_mod_params.disable_11n, int, S_IRUGO);
4090MODULE_PARM_DESC(11n_disable50, "disable 50XX 11n functionality (deprecated)");
4091module_param_named(11n_disable, iwlagn_mod_params.disable_11n, int, S_IRUGO);
4092MODULE_PARM_DESC(11n_disable, "disable 11n functionality");
4093module_param_named(amsdu_size_8K50, iwlagn_mod_params.amsdu_size_8K,
4094 int, S_IRUGO);
4095MODULE_PARM_DESC(amsdu_size_8K50,
4096 "enable 8K amsdu size in 50XX series (deprecated)");
4097module_param_named(amsdu_size_8K, iwlagn_mod_params.amsdu_size_8K,
4098 int, S_IRUGO);
4099MODULE_PARM_DESC(amsdu_size_8K, "enable 8K amsdu size");
4100module_param_named(fw_restart50, iwlagn_mod_params.restart_fw, int, S_IRUGO);
4101MODULE_PARM_DESC(fw_restart50,
4102 "restart firmware in case of error (deprecated)");
4103module_param_named(fw_restart, iwlagn_mod_params.restart_fw, int, S_IRUGO);
4104MODULE_PARM_DESC(fw_restart, "restart firmware in case of error");
4105module_param_named(
4106 disable_hw_scan, iwlagn_mod_params.disable_hw_scan, int, S_IRUGO);
4107MODULE_PARM_DESC(disable_hw_scan, "disable hardware scanning (default 0)");
dd7a2509
JB
4108
4109module_param_named(ucode_alternative, iwlagn_wanted_ucode_alternative, int,
4110 S_IRUGO);
4111MODULE_PARM_DESC(ucode_alternative,
4112 "specify ucode alternative to use from ucode file");