]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/net/wireless/iwlwifi/iwl-3945.c
iwlwifi: Legacy isr only used by legacy devices
[net-next-2.6.git] / drivers / net / wireless / iwlwifi / iwl-3945.c
CommitLineData
b481de9c
ZY
1/******************************************************************************
2 *
1f447808 3 * Copyright(c) 2003 - 2010 Intel Corporation. All rights reserved.
b481de9c
ZY
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
20 *
21 * Contact Information:
759ef89f 22 * Intel Linux Wireless <ilw@linux.intel.com>
b481de9c
ZY
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 *****************************************************************************/
26
27#include <linux/kernel.h>
28#include <linux/module.h>
b481de9c 29#include <linux/init.h>
5a0e3ad6 30#include <linux/slab.h>
b481de9c
ZY
31#include <linux/pci.h>
32#include <linux/dma-mapping.h>
33#include <linux/delay.h>
d43c36dc 34#include <linux/sched.h>
b481de9c
ZY
35#include <linux/skbuff.h>
36#include <linux/netdevice.h>
37#include <linux/wireless.h>
38#include <linux/firmware.h>
b481de9c 39#include <linux/etherdevice.h>
12342c47
ZY
40#include <asm/unaligned.h>
41#include <net/mac80211.h>
b481de9c 42
dbb6654c 43#include "iwl-fh.h"
bddadf86 44#include "iwl-3945-fh.h"
600c0e11 45#include "iwl-commands.h"
17f841cd 46#include "iwl-sta.h"
b481de9c 47#include "iwl-3945.h"
e6148917 48#include "iwl-eeprom.h"
5747d47f 49#include "iwl-core.h"
4a6547c7 50#include "iwl-helpers.h"
e932a609
JB
51#include "iwl-led.h"
52#include "iwl-3945-led.h"
17f36fc6 53#include "iwl-3945-debugfs.h"
81baf6ec 54#include "iwl-legacy.h"
b481de9c
ZY
55
56#define IWL_DECLARE_RATE_INFO(r, ip, in, rp, rn, pp, np) \
57 [IWL_RATE_##r##M_INDEX] = { IWL_RATE_##r##M_PLCP, \
58 IWL_RATE_##r##M_IEEE, \
59 IWL_RATE_##ip##M_INDEX, \
60 IWL_RATE_##in##M_INDEX, \
61 IWL_RATE_##rp##M_INDEX, \
62 IWL_RATE_##rn##M_INDEX, \
63 IWL_RATE_##pp##M_INDEX, \
14577f23
MA
64 IWL_RATE_##np##M_INDEX, \
65 IWL_RATE_##r##M_INDEX_TABLE, \
66 IWL_RATE_##ip##M_INDEX_TABLE }
b481de9c
ZY
67
68/*
69 * Parameter order:
70 * rate, prev rate, next rate, prev tgg rate, next tgg rate
71 *
72 * If there isn't a valid next or previous rate then INV is used which
73 * maps to IWL_RATE_INVALID
74 *
75 */
d9829a67 76const struct iwl3945_rate_info iwl3945_rates[IWL_RATE_COUNT_3945] = {
14577f23
MA
77 IWL_DECLARE_RATE_INFO(1, INV, 2, INV, 2, INV, 2), /* 1mbps */
78 IWL_DECLARE_RATE_INFO(2, 1, 5, 1, 5, 1, 5), /* 2mbps */
79 IWL_DECLARE_RATE_INFO(5, 2, 6, 2, 11, 2, 11), /*5.5mbps */
80 IWL_DECLARE_RATE_INFO(11, 9, 12, 5, 12, 5, 18), /* 11mbps */
b481de9c
ZY
81 IWL_DECLARE_RATE_INFO(6, 5, 9, 5, 11, 5, 11), /* 6mbps */
82 IWL_DECLARE_RATE_INFO(9, 6, 11, 5, 11, 5, 11), /* 9mbps */
83 IWL_DECLARE_RATE_INFO(12, 11, 18, 11, 18, 11, 18), /* 12mbps */
84 IWL_DECLARE_RATE_INFO(18, 12, 24, 12, 24, 11, 24), /* 18mbps */
85 IWL_DECLARE_RATE_INFO(24, 18, 36, 18, 36, 18, 36), /* 24mbps */
86 IWL_DECLARE_RATE_INFO(36, 24, 48, 24, 48, 24, 48), /* 36mbps */
87 IWL_DECLARE_RATE_INFO(48, 36, 54, 36, 54, 36, 54), /* 48mbps */
88 IWL_DECLARE_RATE_INFO(54, 48, INV, 48, INV, 48, INV),/* 54mbps */
b481de9c
ZY
89};
90
635b85b4
JB
91static inline u8 iwl3945_get_prev_ieee_rate(u8 rate_index)
92{
93 u8 rate = iwl3945_rates[rate_index].prev_ieee;
94
95 if (rate == IWL_RATE_INVALID)
96 rate = rate_index;
97 return rate;
98}
99
bb8c093b 100/* 1 = enable the iwl3945_disable_events() function */
b481de9c
ZY
101#define IWL_EVT_DISABLE (0)
102#define IWL_EVT_DISABLE_SIZE (1532/32)
103
104/**
bb8c093b 105 * iwl3945_disable_events - Disable selected events in uCode event log
b481de9c
ZY
106 *
107 * Disable an event by writing "1"s into "disable"
108 * bitmap in SRAM. Bit position corresponds to Event # (id/type).
109 * Default values of 0 enable uCode events to be logged.
110 * Use for only special debugging. This function is just a placeholder as-is,
111 * you'll need to provide the special bits! ...
112 * ... and set IWL_EVT_DISABLE to 1. */
4a8a4322 113void iwl3945_disable_events(struct iwl_priv *priv)
b481de9c 114{
b481de9c
ZY
115 int i;
116 u32 base; /* SRAM address of event log header */
117 u32 disable_ptr; /* SRAM address of event-disable bitmap array */
118 u32 array_size; /* # of u32 entries in array */
119 u32 evt_disable[IWL_EVT_DISABLE_SIZE] = {
120 0x00000000, /* 31 - 0 Event id numbers */
121 0x00000000, /* 63 - 32 */
122 0x00000000, /* 95 - 64 */
123 0x00000000, /* 127 - 96 */
124 0x00000000, /* 159 - 128 */
125 0x00000000, /* 191 - 160 */
126 0x00000000, /* 223 - 192 */
127 0x00000000, /* 255 - 224 */
128 0x00000000, /* 287 - 256 */
129 0x00000000, /* 319 - 288 */
130 0x00000000, /* 351 - 320 */
131 0x00000000, /* 383 - 352 */
132 0x00000000, /* 415 - 384 */
133 0x00000000, /* 447 - 416 */
134 0x00000000, /* 479 - 448 */
135 0x00000000, /* 511 - 480 */
136 0x00000000, /* 543 - 512 */
137 0x00000000, /* 575 - 544 */
138 0x00000000, /* 607 - 576 */
139 0x00000000, /* 639 - 608 */
140 0x00000000, /* 671 - 640 */
141 0x00000000, /* 703 - 672 */
142 0x00000000, /* 735 - 704 */
143 0x00000000, /* 767 - 736 */
144 0x00000000, /* 799 - 768 */
145 0x00000000, /* 831 - 800 */
146 0x00000000, /* 863 - 832 */
147 0x00000000, /* 895 - 864 */
148 0x00000000, /* 927 - 896 */
149 0x00000000, /* 959 - 928 */
150 0x00000000, /* 991 - 960 */
151 0x00000000, /* 1023 - 992 */
152 0x00000000, /* 1055 - 1024 */
153 0x00000000, /* 1087 - 1056 */
154 0x00000000, /* 1119 - 1088 */
155 0x00000000, /* 1151 - 1120 */
156 0x00000000, /* 1183 - 1152 */
157 0x00000000, /* 1215 - 1184 */
158 0x00000000, /* 1247 - 1216 */
159 0x00000000, /* 1279 - 1248 */
160 0x00000000, /* 1311 - 1280 */
161 0x00000000, /* 1343 - 1312 */
162 0x00000000, /* 1375 - 1344 */
163 0x00000000, /* 1407 - 1376 */
164 0x00000000, /* 1439 - 1408 */
165 0x00000000, /* 1471 - 1440 */
166 0x00000000, /* 1503 - 1472 */
167 };
168
169 base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
bb8c093b 170 if (!iwl3945_hw_valid_rtc_data_addr(base)) {
15b1687c 171 IWL_ERR(priv, "Invalid event log pointer 0x%08X\n", base);
b481de9c
ZY
172 return;
173 }
174
5d49f498
AK
175 disable_ptr = iwl_read_targ_mem(priv, base + (4 * sizeof(u32)));
176 array_size = iwl_read_targ_mem(priv, base + (5 * sizeof(u32)));
b481de9c
ZY
177
178 if (IWL_EVT_DISABLE && (array_size == IWL_EVT_DISABLE_SIZE)) {
e1623446 179 IWL_DEBUG_INFO(priv, "Disabling selected uCode log events at 0x%x\n",
b481de9c 180 disable_ptr);
b481de9c 181 for (i = 0; i < IWL_EVT_DISABLE_SIZE; i++)
5d49f498 182 iwl_write_targ_mem(priv,
af7cca2a
TW
183 disable_ptr + (i * sizeof(u32)),
184 evt_disable[i]);
b481de9c 185
b481de9c 186 } else {
e1623446
TW
187 IWL_DEBUG_INFO(priv, "Selected uCode log events may be disabled\n");
188 IWL_DEBUG_INFO(priv, " by writing \"1\"s into disable bitmap\n");
189 IWL_DEBUG_INFO(priv, " in SRAM at 0x%x, size %d u32s\n",
b481de9c
ZY
190 disable_ptr, array_size);
191 }
192
193}
194
17744ff6
TW
195static int iwl3945_hwrate_to_plcp_idx(u8 plcp)
196{
197 int idx;
198
1d79e53c 199 for (idx = 0; idx < IWL_RATE_COUNT_3945; idx++)
17744ff6
TW
200 if (iwl3945_rates[idx].plcp == plcp)
201 return idx;
202 return -1;
203}
204
d08853a3 205#ifdef CONFIG_IWLWIFI_DEBUG
04569cbe 206#define TX_STATUS_ENTRY(x) case TX_3945_STATUS_FAIL_ ## x: return #x
91c066f2
TW
207
208static const char *iwl3945_get_tx_fail_reason(u32 status)
209{
210 switch (status & TX_STATUS_MSK) {
04569cbe 211 case TX_3945_STATUS_SUCCESS:
91c066f2
TW
212 return "SUCCESS";
213 TX_STATUS_ENTRY(SHORT_LIMIT);
214 TX_STATUS_ENTRY(LONG_LIMIT);
215 TX_STATUS_ENTRY(FIFO_UNDERRUN);
216 TX_STATUS_ENTRY(MGMNT_ABORT);
217 TX_STATUS_ENTRY(NEXT_FRAG);
218 TX_STATUS_ENTRY(LIFE_EXPIRE);
219 TX_STATUS_ENTRY(DEST_PS);
220 TX_STATUS_ENTRY(ABORTED);
221 TX_STATUS_ENTRY(BT_RETRY);
222 TX_STATUS_ENTRY(STA_INVALID);
223 TX_STATUS_ENTRY(FRAG_DROPPED);
224 TX_STATUS_ENTRY(TID_DISABLE);
225 TX_STATUS_ENTRY(FRAME_FLUSHED);
226 TX_STATUS_ENTRY(INSUFFICIENT_CF_POLL);
227 TX_STATUS_ENTRY(TX_LOCKED);
228 TX_STATUS_ENTRY(NO_BEACON_ON_RADAR);
229 }
230
231 return "UNKNOWN";
232}
233#else
234static inline const char *iwl3945_get_tx_fail_reason(u32 status)
235{
236 return "";
237}
238#endif
239
e6a9854b
JB
240/*
241 * get ieee prev rate from rate scale table.
242 * for A and B mode we need to overright prev
243 * value
244 */
4a8a4322 245int iwl3945_rs_next_rate(struct iwl_priv *priv, int rate)
e6a9854b
JB
246{
247 int next_rate = iwl3945_get_prev_ieee_rate(rate);
248
249 switch (priv->band) {
250 case IEEE80211_BAND_5GHZ:
251 if (rate == IWL_RATE_12M_INDEX)
252 next_rate = IWL_RATE_9M_INDEX;
253 else if (rate == IWL_RATE_6M_INDEX)
254 next_rate = IWL_RATE_6M_INDEX;
255 break;
7262796a 256 case IEEE80211_BAND_2GHZ:
ee525d13 257 if (!(priv->_3945.sta_supp_rates & IWL_OFDM_RATES_MASK) &&
246ed355 258 iwl_is_associated(priv, IWL_RXON_CTX_BSS)) {
7262796a
AM
259 if (rate == IWL_RATE_11M_INDEX)
260 next_rate = IWL_RATE_5M_INDEX;
261 }
e6a9854b 262 break;
7262796a 263
e6a9854b
JB
264 default:
265 break;
266 }
267
268 return next_rate;
269}
270
91c066f2
TW
271
272/**
273 * iwl3945_tx_queue_reclaim - Reclaim Tx queue entries already Tx'd
274 *
275 * When FW advances 'R' index, all entries between old and new 'R' index
276 * need to be reclaimed. As result, some free space forms. If there is
277 * enough free space (> low mark), wake the stack that feeds us.
278 */
4a8a4322 279static void iwl3945_tx_queue_reclaim(struct iwl_priv *priv,
91c066f2
TW
280 int txq_id, int index)
281{
188cf6c7 282 struct iwl_tx_queue *txq = &priv->txq[txq_id];
d20b3c65 283 struct iwl_queue *q = &txq->q;
dbb6654c 284 struct iwl_tx_info *tx_info;
91c066f2 285
13bb9483 286 BUG_ON(txq_id == IWL39_CMD_QUEUE_NUM);
91c066f2
TW
287
288 for (index = iwl_queue_inc_wrap(index, q->n_bd); q->read_ptr != index;
289 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
290
291 tx_info = &txq->txb[txq->q.read_ptr];
ff0d91c3
JB
292 ieee80211_tx_status_irqsafe(priv->hw, tx_info->skb);
293 tx_info->skb = NULL;
7aaa1d79 294 priv->cfg->ops->lib->txq_free_tfd(priv, txq);
91c066f2
TW
295 }
296
d20b3c65 297 if (iwl_queue_space(q) > q->low_mark && (txq_id >= 0) &&
13bb9483 298 (txq_id != IWL39_CMD_QUEUE_NUM) &&
91c066f2 299 priv->mac80211_registered)
e4e72fb4 300 iwl_wake_queue(priv, txq_id);
91c066f2
TW
301}
302
303/**
304 * iwl3945_rx_reply_tx - Handle Tx response
305 */
4a8a4322 306static void iwl3945_rx_reply_tx(struct iwl_priv *priv,
17f36fc6 307 struct iwl_rx_mem_buffer *rxb)
91c066f2 308{
2f301227 309 struct iwl_rx_packet *pkt = rxb_addr(rxb);
91c066f2
TW
310 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
311 int txq_id = SEQ_TO_QUEUE(sequence);
312 int index = SEQ_TO_INDEX(sequence);
188cf6c7 313 struct iwl_tx_queue *txq = &priv->txq[txq_id];
e039fa4a 314 struct ieee80211_tx_info *info;
91c066f2
TW
315 struct iwl3945_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
316 u32 status = le32_to_cpu(tx_resp->status);
317 int rate_idx;
74221d07 318 int fail;
91c066f2 319
625a381a 320 if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
15b1687c 321 IWL_ERR(priv, "Read index for DMA queue txq_id (%d) index %d "
91c066f2
TW
322 "is out of range [0-%d] %d %d\n", txq_id,
323 index, txq->q.n_bd, txq->q.write_ptr,
324 txq->q.read_ptr);
325 return;
326 }
327
ff0d91c3 328 info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb);
e6a9854b
JB
329 ieee80211_tx_info_clear_status(info);
330
331 /* Fill the MRR chain with some info about on-chip retransmissions */
332 rate_idx = iwl3945_hwrate_to_plcp_idx(tx_resp->rate);
333 if (info->band == IEEE80211_BAND_5GHZ)
334 rate_idx -= IWL_FIRST_OFDM_RATE;
335
336 fail = tx_resp->failure_frame;
74221d07
AM
337
338 info->status.rates[0].idx = rate_idx;
339 info->status.rates[0].count = fail + 1; /* add final attempt */
91c066f2 340
91c066f2 341 /* tx_status->rts_retry_count = tx_resp->failure_rts; */
e039fa4a
JB
342 info->flags |= ((status & TX_STATUS_MSK) == TX_STATUS_SUCCESS) ?
343 IEEE80211_TX_STAT_ACK : 0;
91c066f2 344
e1623446 345 IWL_DEBUG_TX(priv, "Tx queue %d Status %s (0x%08x) plcp rate %d retries %d\n",
91c066f2
TW
346 txq_id, iwl3945_get_tx_fail_reason(status), status,
347 tx_resp->rate, tx_resp->failure_frame);
348
e1623446 349 IWL_DEBUG_TX_REPLY(priv, "Tx queue reclaim %d\n", index);
91c066f2
TW
350 iwl3945_tx_queue_reclaim(priv, txq_id, index);
351
a313f383 352 if (status & TX_ABORT_REQUIRED_MSK)
15b1687c 353 IWL_ERR(priv, "TODO: Implement Tx ABORT REQUIRED!!!\n");
91c066f2
TW
354}
355
356
357
b481de9c
ZY
358/*****************************************************************************
359 *
360 * Intel PRO/Wireless 3945ABG/BG Network Connection
361 *
362 * RX handler implementations
363 *
b481de9c 364 *****************************************************************************/
d73e4923 365#ifdef CONFIG_IWLWIFI_DEBUGFS
17f36fc6
AK
366/*
367 * based on the assumption of all statistics counter are in DWORD
368 * FIXME: This function is for debugging, do not deal with
369 * the case of counters roll-over.
370 */
371static void iwl3945_accumulative_statistics(struct iwl_priv *priv,
372 __le32 *stats)
373{
374 int i;
375 __le32 *prev_stats;
376 u32 *accum_stats;
377 u32 *delta, *max_delta;
378
379 prev_stats = (__le32 *)&priv->_3945.statistics;
380 accum_stats = (u32 *)&priv->_3945.accum_statistics;
381 delta = (u32 *)&priv->_3945.delta_statistics;
382 max_delta = (u32 *)&priv->_3945.max_delta;
383
384 for (i = sizeof(__le32); i < sizeof(struct iwl3945_notif_statistics);
385 i += sizeof(__le32), stats++, prev_stats++, delta++,
386 max_delta++, accum_stats++) {
387 if (le32_to_cpu(*stats) > le32_to_cpu(*prev_stats)) {
388 *delta = (le32_to_cpu(*stats) -
389 le32_to_cpu(*prev_stats));
390 *accum_stats += *delta;
391 if (*delta > *max_delta)
392 *max_delta = *delta;
393 }
394 }
395
396 /* reset accumulative statistics for "no-counter" type statistics */
397 priv->_3945.accum_statistics.general.temperature =
398 priv->_3945.statistics.general.temperature;
399 priv->_3945.accum_statistics.general.ttl_timestamp =
400 priv->_3945.statistics.general.ttl_timestamp;
401}
402#endif
b481de9c 403
a29576a7
AK
404/**
405 * iwl3945_good_plcp_health - checks for plcp error.
406 *
407 * When the plcp error is exceeding the thresholds, reset the radio
408 * to improve the throughput.
409 */
410static bool iwl3945_good_plcp_health(struct iwl_priv *priv,
411 struct iwl_rx_packet *pkt)
412{
413 bool rc = true;
414 struct iwl3945_notif_statistics current_stat;
415 int combined_plcp_delta;
416 unsigned int plcp_msec;
417 unsigned long plcp_received_jiffies;
418
7cb1b088 419 if (priv->cfg->base_params->plcp_delta_threshold ==
680788ac
WYG
420 IWL_MAX_PLCP_ERR_THRESHOLD_DISABLE) {
421 IWL_DEBUG_RADIO(priv, "plcp_err check disabled\n");
422 return rc;
423 }
a29576a7
AK
424 memcpy(&current_stat, pkt->u.raw, sizeof(struct
425 iwl3945_notif_statistics));
426 /*
427 * check for plcp_err and trigger radio reset if it exceeds
428 * the plcp error threshold plcp_delta.
429 */
430 plcp_received_jiffies = jiffies;
431 plcp_msec = jiffies_to_msecs((long) plcp_received_jiffies -
432 (long) priv->plcp_jiffies);
433 priv->plcp_jiffies = plcp_received_jiffies;
434 /*
435 * check to make sure plcp_msec is not 0 to prevent division
436 * by zero.
437 */
438 if (plcp_msec) {
439 combined_plcp_delta =
440 (le32_to_cpu(current_stat.rx.ofdm.plcp_err) -
441 le32_to_cpu(priv->_3945.statistics.rx.ofdm.plcp_err));
442
443 if ((combined_plcp_delta > 0) &&
444 ((combined_plcp_delta * 100) / plcp_msec) >
7cb1b088 445 priv->cfg->base_params->plcp_delta_threshold) {
a29576a7
AK
446 /*
447 * if plcp_err exceed the threshold, the following
448 * data is printed in csv format:
449 * Text: plcp_err exceeded %d,
450 * Received ofdm.plcp_err,
451 * Current ofdm.plcp_err,
452 * combined_plcp_delta,
453 * plcp_msec
454 */
455 IWL_DEBUG_RADIO(priv, "plcp_err exceeded %u, "
456 "%u, %d, %u mSecs\n",
7cb1b088 457 priv->cfg->base_params->plcp_delta_threshold,
a29576a7
AK
458 le32_to_cpu(current_stat.rx.ofdm.plcp_err),
459 combined_plcp_delta, plcp_msec);
460 /*
461 * Reset the RF radio due to the high plcp
462 * error rate
463 */
464 rc = false;
465 }
466 }
467 return rc;
468}
469
396887a2
DH
470void iwl3945_hw_rx_statistics(struct iwl_priv *priv,
471 struct iwl_rx_mem_buffer *rxb)
b481de9c 472{
2f301227 473 struct iwl_rx_packet *pkt = rxb_addr(rxb);
17f36fc6 474
e1623446 475 IWL_DEBUG_RX(priv, "Statistics notification received (%d vs %d).\n",
bb8c093b 476 (int)sizeof(struct iwl3945_notif_statistics),
396887a2 477 le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK);
d73e4923 478#ifdef CONFIG_IWLWIFI_DEBUGFS
17f36fc6
AK
479 iwl3945_accumulative_statistics(priv, (__le32 *)&pkt->u.raw);
480#endif
a29576a7 481 iwl_recover_from_statistics(priv, pkt);
b481de9c 482
ee525d13 483 memcpy(&priv->_3945.statistics, pkt->u.raw, sizeof(priv->_3945.statistics));
b481de9c
ZY
484}
485
17f36fc6
AK
486void iwl3945_reply_statistics(struct iwl_priv *priv,
487 struct iwl_rx_mem_buffer *rxb)
488{
489 struct iwl_rx_packet *pkt = rxb_addr(rxb);
490 __le32 *flag = (__le32 *)&pkt->u.raw;
491
492 if (le32_to_cpu(*flag) & UCODE_STATISTICS_CLEAR_MSK) {
d73e4923 493#ifdef CONFIG_IWLWIFI_DEBUGFS
17f36fc6
AK
494 memset(&priv->_3945.accum_statistics, 0,
495 sizeof(struct iwl3945_notif_statistics));
496 memset(&priv->_3945.delta_statistics, 0,
497 sizeof(struct iwl3945_notif_statistics));
498 memset(&priv->_3945.max_delta, 0,
499 sizeof(struct iwl3945_notif_statistics));
500#endif
501 IWL_DEBUG_RX(priv, "Statistics have been cleared\n");
502 }
503 iwl3945_hw_rx_statistics(priv, rxb);
504}
505
506
17744ff6
TW
507/******************************************************************************
508 *
509 * Misc. internal state and helper functions
510 *
511 ******************************************************************************/
17744ff6 512
4bd9b4f3 513/* This is necessary only for a number of statistics, see the caller. */
4a8a4322 514static int iwl3945_is_network_packet(struct iwl_priv *priv,
4bd9b4f3
AG
515 struct ieee80211_hdr *header)
516{
517 /* Filter incoming packets to determine if they are targeted toward
518 * this network, discarding packets coming from ourselves */
519 switch (priv->iw_mode) {
05c914fe 520 case NL80211_IFTYPE_ADHOC: /* Header: Dest. | Source | BSSID */
4bd9b4f3
AG
521 /* packets to our IBSS update information */
522 return !compare_ether_addr(header->addr3, priv->bssid);
05c914fe 523 case NL80211_IFTYPE_STATION: /* Header: Dest. | AP{BSSID} | Source */
4bd9b4f3
AG
524 /* packets to our IBSS update information */
525 return !compare_ether_addr(header->addr2, priv->bssid);
526 default:
527 return 1;
528 }
529}
17744ff6 530
4a8a4322 531static void iwl3945_pass_packet_to_mac80211(struct iwl_priv *priv,
6100b588 532 struct iwl_rx_mem_buffer *rxb,
12342c47 533 struct ieee80211_rx_status *stats)
b481de9c 534{
2f301227 535 struct iwl_rx_packet *pkt = rxb_addr(rxb);
4bd9b4f3 536 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)IWL_RX_DATA(pkt);
bb8c093b
CH
537 struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
538 struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
2f301227
ZY
539 u16 len = le16_to_cpu(rx_hdr->len);
540 struct sk_buff *skb;
29b1b268 541 __le16 fc = hdr->frame_control;
b481de9c
ZY
542
543 /* We received data from the HW, so stop the watchdog */
2f301227
ZY
544 if (unlikely(len + IWL39_RX_FRAME_SIZE >
545 PAGE_SIZE << priv->hw_params.rx_page_order)) {
e1623446 546 IWL_DEBUG_DROP(priv, "Corruption detected!\n");
b481de9c
ZY
547 return;
548 }
549
550 /* We only process data packets if the interface is open */
551 if (unlikely(!priv->is_open)) {
e1623446
TW
552 IWL_DEBUG_DROP_LIMIT(priv,
553 "Dropping packet while interface is not open.\n");
b481de9c
ZY
554 return;
555 }
b481de9c 556
ecdf94b8 557 skb = dev_alloc_skb(128);
2f301227 558 if (!skb) {
ecdf94b8 559 IWL_ERR(priv, "dev_alloc_skb failed\n");
2f301227
ZY
560 return;
561 }
b481de9c 562
9c74d9fb 563 if (!iwl3945_mod_params.sw_crypto)
8ccde88a 564 iwl_set_decrypted_flag(priv,
2f301227 565 (struct ieee80211_hdr *)rxb_addr(rxb),
b481de9c
ZY
566 le32_to_cpu(rx_end->status), stats);
567
2f301227
ZY
568 skb_add_rx_frag(skb, 0, rxb->page,
569 (void *)rx_hdr->payload - (void *)pkt, len);
570
29b1b268 571 iwl_update_stats(priv, false, fc, len);
2f301227 572 memcpy(IEEE80211_SKB_RXCB(skb), stats, sizeof(*stats));
2f301227 573
29b1b268 574 ieee80211_rx(priv->hw, skb);
2f301227
ZY
575 priv->alloc_rxb_page--;
576 rxb->page = NULL;
b481de9c
ZY
577}
578
7878a5a4
MA
579#define IWL_DELAY_NEXT_SCAN_AFTER_ASSOC (HZ*6)
580
4a8a4322 581static void iwl3945_rx_reply_rx(struct iwl_priv *priv,
6100b588 582 struct iwl_rx_mem_buffer *rxb)
b481de9c 583{
17744ff6
TW
584 struct ieee80211_hdr *header;
585 struct ieee80211_rx_status rx_status;
2f301227 586 struct iwl_rx_packet *pkt = rxb_addr(rxb);
bb8c093b
CH
587 struct iwl3945_rx_frame_stats *rx_stats = IWL_RX_STATS(pkt);
588 struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
589 struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
f875f518
RC
590 u16 rx_stats_sig_avg __maybe_unused = le16_to_cpu(rx_stats->sig_avg);
591 u16 rx_stats_noise_diff __maybe_unused = le16_to_cpu(rx_stats->noise_diff);
b481de9c 592 u8 network_packet;
17744ff6 593
17744ff6
TW
594 rx_status.flag = 0;
595 rx_status.mactime = le64_to_cpu(rx_end->timestamp);
dc92e497 596 rx_status.freq =
c0186078 597 ieee80211_channel_to_frequency(le16_to_cpu(rx_hdr->channel));
17744ff6
TW
598 rx_status.band = (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_BAND_24_MSK) ?
599 IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
600
601 rx_status.rate_idx = iwl3945_hwrate_to_plcp_idx(rx_hdr->rate);
17744ff6
TW
602 if (rx_status.band == IEEE80211_BAND_5GHZ)
603 rx_status.rate_idx -= IWL_FIRST_OFDM_RATE;
b481de9c 604
9024adf5 605 rx_status.antenna = (le16_to_cpu(rx_hdr->phy_flags) &
6f0a2c4d
BR
606 RX_RES_PHY_FLAGS_ANTENNA_MSK) >> 4;
607
608 /* set the preamble flag if appropriate */
609 if (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_SHORT_PREAMBLE_MSK)
610 rx_status.flag |= RX_FLAG_SHORTPRE;
611
b481de9c 612 if ((unlikely(rx_stats->phy_count > 20))) {
e1623446
TW
613 IWL_DEBUG_DROP(priv, "dsp size out of range [0,20]: %d/n",
614 rx_stats->phy_count);
b481de9c
ZY
615 return;
616 }
617
618 if (!(rx_end->status & RX_RES_STATUS_NO_CRC32_ERROR)
619 || !(rx_end->status & RX_RES_STATUS_NO_RXE_OVERFLOW)) {
e1623446 620 IWL_DEBUG_RX(priv, "Bad CRC or FIFO: 0x%08X.\n", rx_end->status);
b481de9c
ZY
621 return;
622 }
623
56decd3c 624
b481de9c
ZY
625
626 /* Convert 3945's rssi indicator to dBm */
250bdd21 627 rx_status.signal = rx_stats->rssi - IWL39_RSSI_OFFSET;
b481de9c 628
ed1b6e99
JB
629 IWL_DEBUG_STATS(priv, "Rssi %d sig_avg %d noise_diff %d\n",
630 rx_status.signal, rx_stats_sig_avg,
631 rx_stats_noise_diff);
b481de9c 632
b481de9c
ZY
633 header = (struct ieee80211_hdr *)IWL_RX_DATA(pkt);
634
bb8c093b 635 network_packet = iwl3945_is_network_packet(priv, header);
b481de9c 636
ed1b6e99 637 IWL_DEBUG_STATS_LIMIT(priv, "[%c] %d RSSI:%d Signal:%u, Rate:%u\n",
17744ff6
TW
638 network_packet ? '*' : ' ',
639 le16_to_cpu(rx_hdr->channel),
566bfe5a 640 rx_status.signal, rx_status.signal,
ed1b6e99 641 rx_status.rate_idx);
b481de9c 642
20594eb0 643 iwl_dbg_log_rx_data_frame(priv, le16_to_cpu(rx_hdr->len), header);
b481de9c
ZY
644
645 if (network_packet) {
e99f168c
JB
646 priv->_3945.last_beacon_time =
647 le32_to_cpu(rx_end->beacon_timestamp);
648 priv->_3945.last_tsf = le64_to_cpu(rx_end->timestamp);
649 priv->_3945.last_rx_rssi = rx_status.signal;
b481de9c
ZY
650 }
651
12e5e22d 652 iwl3945_pass_packet_to_mac80211(priv, rxb, &rx_status);
b481de9c
ZY
653}
654
7aaa1d79
SO
655int iwl3945_hw_txq_attach_buf_to_tfd(struct iwl_priv *priv,
656 struct iwl_tx_queue *txq,
657 dma_addr_t addr, u16 len, u8 reset, u8 pad)
b481de9c
ZY
658{
659 int count;
7aaa1d79 660 struct iwl_queue *q;
59606ffa 661 struct iwl3945_tfd *tfd, *tfd_tmp;
7aaa1d79
SO
662
663 q = &txq->q;
59606ffa
SO
664 tfd_tmp = (struct iwl3945_tfd *)txq->tfds;
665 tfd = &tfd_tmp[q->write_ptr];
7aaa1d79
SO
666
667 if (reset)
668 memset(tfd, 0, sizeof(*tfd));
b481de9c
ZY
669
670 count = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
b481de9c
ZY
671
672 if ((count >= NUM_TFD_CHUNKS) || (count < 0)) {
15b1687c 673 IWL_ERR(priv, "Error can not send more than %d chunks\n",
b481de9c
ZY
674 NUM_TFD_CHUNKS);
675 return -EINVAL;
676 }
677
dbb6654c
WT
678 tfd->tbs[count].addr = cpu_to_le32(addr);
679 tfd->tbs[count].len = cpu_to_le32(len);
b481de9c
ZY
680
681 count++;
682
683 tfd->control_flags = cpu_to_le32(TFD_CTL_COUNT_SET(count) |
684 TFD_CTL_PAD_SET(pad));
685
686 return 0;
687}
688
689/**
bb8c093b 690 * iwl3945_hw_txq_free_tfd - Free one TFD, those at index [txq->q.read_ptr]
b481de9c
ZY
691 *
692 * Does NOT advance any indexes
693 */
7aaa1d79 694void iwl3945_hw_txq_free_tfd(struct iwl_priv *priv, struct iwl_tx_queue *txq)
b481de9c 695{
59606ffa 696 struct iwl3945_tfd *tfd_tmp = (struct iwl3945_tfd *)txq->tfds;
fd9377ee
RC
697 int index = txq->q.read_ptr;
698 struct iwl3945_tfd *tfd = &tfd_tmp[index];
b481de9c
ZY
699 struct pci_dev *dev = priv->pci_dev;
700 int i;
701 int counter;
702
b481de9c 703 /* sanity check */
dbb6654c 704 counter = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
b481de9c 705 if (counter > NUM_TFD_CHUNKS) {
15b1687c 706 IWL_ERR(priv, "Too many chunks: %i\n", counter);
b481de9c 707 /* @todo issue fatal error, it is quite serious situation */
7aaa1d79 708 return;
b481de9c
ZY
709 }
710
fd9377ee
RC
711 /* Unmap tx_cmd */
712 if (counter)
713 pci_unmap_single(dev,
2e724443
FT
714 dma_unmap_addr(&txq->meta[index], mapping),
715 dma_unmap_len(&txq->meta[index], len),
fd9377ee
RC
716 PCI_DMA_TODEVICE);
717
b481de9c
ZY
718 /* unmap chunks if any */
719
ff0d91c3 720 for (i = 1; i < counter; i++)
dbb6654c
WT
721 pci_unmap_single(dev, le32_to_cpu(tfd->tbs[i].addr),
722 le32_to_cpu(tfd->tbs[i].len), PCI_DMA_TODEVICE);
4f5fa237 723
ff0d91c3
JB
724 /* free SKB */
725 if (txq->txb) {
726 struct sk_buff *skb;
4f5fa237 727
ff0d91c3
JB
728 skb = txq->txb[txq->q.read_ptr].skb;
729
730 /* can be called from irqs-disabled context */
731 if (skb) {
732 dev_kfree_skb_any(skb);
733 txq->txb[txq->q.read_ptr].skb = NULL;
b481de9c
ZY
734 }
735 }
b481de9c
ZY
736}
737
b481de9c 738/**
bb8c093b 739 * iwl3945_hw_build_tx_cmd_rate - Add rate portion to TX_CMD:
b481de9c
ZY
740 *
741*/
c2acea8e
JB
742void iwl3945_hw_build_tx_cmd_rate(struct iwl_priv *priv,
743 struct iwl_device_cmd *cmd,
744 struct ieee80211_tx_info *info,
745 struct ieee80211_hdr *hdr,
746 int sta_id, int tx_id)
b481de9c 747{
e039fa4a 748 u16 hw_value = ieee80211_get_tx_rate(priv->hw, info)->hw_value;
1d79e53c 749 u16 rate_index = min(hw_value & 0xffff, IWL_RATE_COUNT_3945);
b481de9c
ZY
750 u16 rate_mask;
751 int rate;
752 u8 rts_retry_limit;
753 u8 data_retry_limit;
754 __le32 tx_flags;
fd7c8a40 755 __le16 fc = hdr->frame_control;
9744c91f 756 struct iwl3945_tx_cmd *tx_cmd = (struct iwl3945_tx_cmd *)cmd->cmd.payload;
b481de9c 757
bb8c093b 758 rate = iwl3945_rates[rate_index].plcp;
9744c91f 759 tx_flags = tx_cmd->tx_flags;
b481de9c
ZY
760
761 /* We need to figure out how to get the sta->supp_rates while
e039fa4a 762 * in this running context */
b481de9c
ZY
763 rate_mask = IWL_RATES_MASK;
764
768db982
AK
765
766 /* Set retry limit on DATA packets and Probe Responses*/
767 if (ieee80211_is_probe_resp(fc))
768 data_retry_limit = 3;
769 else
770 data_retry_limit = IWL_DEFAULT_TX_RETRY;
771 tx_cmd->data_retry_limit = data_retry_limit;
772
13bb9483 773 if (tx_id >= IWL39_CMD_QUEUE_NUM)
b481de9c
ZY
774 rts_retry_limit = 3;
775 else
776 rts_retry_limit = 7;
777
768db982
AK
778 if (data_retry_limit < rts_retry_limit)
779 rts_retry_limit = data_retry_limit;
780 tx_cmd->rts_retry_limit = rts_retry_limit;
b481de9c 781
9744c91f
AK
782 tx_cmd->rate = rate;
783 tx_cmd->tx_flags = tx_flags;
b481de9c
ZY
784
785 /* OFDM */
9744c91f 786 tx_cmd->supp_rates[0] =
14577f23 787 ((rate_mask & IWL_OFDM_RATES_MASK) >> IWL_FIRST_OFDM_RATE) & 0xFF;
b481de9c
ZY
788
789 /* CCK */
9744c91f 790 tx_cmd->supp_rates[1] = (rate_mask & 0xF);
b481de9c 791
e1623446 792 IWL_DEBUG_RATE(priv, "Tx sta id: %d, rate: %d (plcp), flags: 0x%4X "
b481de9c 793 "cck/ofdm mask: 0x%x/0x%x\n", sta_id,
9744c91f
AK
794 tx_cmd->rate, le32_to_cpu(tx_cmd->tx_flags),
795 tx_cmd->supp_rates[1], tx_cmd->supp_rates[0]);
b481de9c
ZY
796}
797
9c5ac091 798static u8 iwl3945_sync_sta(struct iwl_priv *priv, int sta_id, u16 tx_rate)
b481de9c
ZY
799{
800 unsigned long flags_spin;
c587de0b 801 struct iwl_station_entry *station;
b481de9c
ZY
802
803 if (sta_id == IWL_INVALID_STATION)
804 return IWL_INVALID_STATION;
805
806 spin_lock_irqsave(&priv->sta_lock, flags_spin);
c587de0b 807 station = &priv->stations[sta_id];
b481de9c
ZY
808
809 station->sta.sta.modify_mask = STA_MODIFY_TX_RATE_MSK;
810 station->sta.rate_n_flags = cpu_to_le16(tx_rate);
b481de9c 811 station->sta.mode = STA_CONTROL_MODIFY_MSK;
9c5ac091 812 iwl_send_add_sta(priv, &station->sta, CMD_ASYNC);
b481de9c
ZY
813 spin_unlock_irqrestore(&priv->sta_lock, flags_spin);
814
e1623446 815 IWL_DEBUG_RATE(priv, "SCALE sync station %d to rate %d\n",
b481de9c
ZY
816 sta_id, tx_rate);
817 return sta_id;
818}
819
9597ebac 820static void iwl3945_set_pwr_vmain(struct iwl_priv *priv)
b481de9c 821{
9597ebac
JB
822/*
823 * (for documentation purposes)
824 * to set power to V_AUX, do
825
3fdb68de 826 if (pci_pme_capable(priv->pci_dev, PCI_D3cold)) {
5d49f498 827 iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
b481de9c
ZY
828 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
829 ~APMG_PS_CTRL_MSK_PWR_SRC);
b481de9c 830
5d49f498 831 iwl_poll_bit(priv, CSR_GPIO_IN,
b481de9c
ZY
832 CSR_GPIO_IN_VAL_VAUX_PWR_SRC,
833 CSR_GPIO_IN_BIT_AUX_POWER, 5000);
3fdb68de 834 }
9597ebac 835 */
b481de9c 836
9597ebac
JB
837 iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
838 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
839 ~APMG_PS_CTRL_MSK_PWR_SRC);
b481de9c 840
9597ebac
JB
841 iwl_poll_bit(priv, CSR_GPIO_IN, CSR_GPIO_IN_VAL_VMAIN_PWR_SRC,
842 CSR_GPIO_IN_BIT_AUX_POWER, 5000); /* uS */
b481de9c
ZY
843}
844
4a8a4322 845static int iwl3945_rx_init(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
b481de9c 846{
d5b25c90 847 iwl_write_direct32(priv, FH39_RCSR_RBD_BASE(0), rxq->bd_dma);
8cd812bc 848 iwl_write_direct32(priv, FH39_RCSR_RPTR_ADDR(0), rxq->rb_stts_dma);
5d49f498
AK
849 iwl_write_direct32(priv, FH39_RCSR_WPTR(0), 0);
850 iwl_write_direct32(priv, FH39_RCSR_CONFIG(0),
bddadf86
TW
851 FH39_RCSR_RX_CONFIG_REG_VAL_DMA_CHNL_EN_ENABLE |
852 FH39_RCSR_RX_CONFIG_REG_VAL_RDRBD_EN_ENABLE |
853 FH39_RCSR_RX_CONFIG_REG_BIT_WR_STTS_EN |
854 FH39_RCSR_RX_CONFIG_REG_VAL_MAX_FRAG_SIZE_128 |
855 (RX_QUEUE_SIZE_LOG << FH39_RCSR_RX_CONFIG_REG_POS_RBDC_SIZE) |
856 FH39_RCSR_RX_CONFIG_REG_VAL_IRQ_DEST_INT_HOST |
857 (1 << FH39_RCSR_RX_CONFIG_REG_POS_IRQ_RBTH) |
858 FH39_RCSR_RX_CONFIG_REG_VAL_MSG_MODE_FH);
b481de9c
ZY
859
860 /* fake read to flush all prev I/O */
5d49f498 861 iwl_read_direct32(priv, FH39_RSSR_CTRL);
b481de9c 862
b481de9c
ZY
863 return 0;
864}
865
4a8a4322 866static int iwl3945_tx_reset(struct iwl_priv *priv)
b481de9c 867{
b481de9c
ZY
868
869 /* bypass mode */
5d49f498 870 iwl_write_prph(priv, ALM_SCD_MODE_REG, 0x2);
b481de9c
ZY
871
872 /* RA 0 is active */
5d49f498 873 iwl_write_prph(priv, ALM_SCD_ARASTAT_REG, 0x01);
b481de9c
ZY
874
875 /* all 6 fifo are active */
5d49f498 876 iwl_write_prph(priv, ALM_SCD_TXFACT_REG, 0x3f);
b481de9c 877
5d49f498
AK
878 iwl_write_prph(priv, ALM_SCD_SBYP_MODE_1_REG, 0x010000);
879 iwl_write_prph(priv, ALM_SCD_SBYP_MODE_2_REG, 0x030002);
880 iwl_write_prph(priv, ALM_SCD_TXF4MF_REG, 0x000004);
881 iwl_write_prph(priv, ALM_SCD_TXF5MF_REG, 0x000005);
b481de9c 882
5d49f498 883 iwl_write_direct32(priv, FH39_TSSR_CBB_BASE,
ee525d13 884 priv->_3945.shared_phys);
b481de9c 885
5d49f498 886 iwl_write_direct32(priv, FH39_TSSR_MSG_CONFIG,
bddadf86
TW
887 FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TXPD_ON |
888 FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_TXPD_ON |
889 FH39_TSSR_TX_MSG_CONFIG_REG_VAL_MAX_FRAG_SIZE_128B |
890 FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TFD_ON |
891 FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_CBB_ON |
892 FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RSP_WAIT_TH |
893 FH39_TSSR_TX_MSG_CONFIG_REG_VAL_RSP_WAIT_TH);
b481de9c 894
b481de9c
ZY
895
896 return 0;
897}
898
899/**
900 * iwl3945_txq_ctx_reset - Reset TX queue context
901 *
902 * Destroys all DMA structures and initialize them again
903 */
4a8a4322 904static int iwl3945_txq_ctx_reset(struct iwl_priv *priv)
b481de9c
ZY
905{
906 int rc;
907 int txq_id, slots_num;
908
bb8c093b 909 iwl3945_hw_txq_ctx_free(priv);
b481de9c 910
88804e2b
WYG
911 /* allocate tx queue structure */
912 rc = iwl_alloc_txq_mem(priv);
913 if (rc)
914 return rc;
915
b481de9c
ZY
916 /* Tx CMD queue */
917 rc = iwl3945_tx_reset(priv);
918 if (rc)
919 goto error;
920
921 /* Tx queue(s) */
5905a1aa 922 for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) {
13bb9483 923 slots_num = (txq_id == IWL39_CMD_QUEUE_NUM) ?
b481de9c 924 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
a8e74e27
SO
925 rc = iwl_tx_queue_init(priv, &priv->txq[txq_id], slots_num,
926 txq_id);
b481de9c 927 if (rc) {
15b1687c 928 IWL_ERR(priv, "Tx %d queue init failed\n", txq_id);
b481de9c
ZY
929 goto error;
930 }
931 }
932
933 return rc;
934
935 error:
bb8c093b 936 iwl3945_hw_txq_ctx_free(priv);
b481de9c
ZY
937 return rc;
938}
939
fadb3582 940
f33269b8 941/*
fadb3582
BC
942 * Start up 3945's basic functionality after it has been reset
943 * (e.g. after platform boot, or shutdown via iwl_apm_stop())
f33269b8
BC
944 * NOTE: This does not load uCode nor start the embedded processor
945 */
01ec616d 946static int iwl3945_apm_init(struct iwl_priv *priv)
b481de9c 947{
fadb3582 948 int ret = iwl_apm_init(priv);
01ec616d 949
f33269b8
BC
950 /* Clear APMG (NIC's internal power management) interrupts */
951 iwl_write_prph(priv, APMG_RTC_INT_MSK_REG, 0x0);
952 iwl_write_prph(priv, APMG_RTC_INT_STT_REG, 0xFFFFFFFF);
953
954 /* Reset radio chip */
955 iwl_set_bits_prph(priv, APMG_PS_CTRL_REG, APMG_PS_CTRL_VAL_RESET_REQ);
956 udelay(5);
957 iwl_clear_bits_prph(priv, APMG_PS_CTRL_REG, APMG_PS_CTRL_VAL_RESET_REQ);
958
01ec616d
KA
959 return ret;
960}
b481de9c 961
01ec616d
KA
962static void iwl3945_nic_config(struct iwl_priv *priv)
963{
e6148917 964 struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
01ec616d
KA
965 unsigned long flags;
966 u8 rev_id = 0;
b481de9c 967
b481de9c
ZY
968 spin_lock_irqsave(&priv->lock, flags);
969
43121432
AK
970 /* Determine HW type */
971 pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &rev_id);
972
973 IWL_DEBUG_INFO(priv, "HW Revision ID = 0x%X\n", rev_id);
974
b481de9c 975 if (rev_id & PCI_CFG_REV_ID_BIT_RTP)
91dd6c27 976 IWL_DEBUG_INFO(priv, "RTP type\n");
b481de9c 977 else if (rev_id & PCI_CFG_REV_ID_BIT_BASIC_SKU) {
e1623446 978 IWL_DEBUG_INFO(priv, "3945 RADIO-MB type\n");
5d49f498 979 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
6f83eaa1 980 CSR39_HW_IF_CONFIG_REG_BIT_3945_MB);
b481de9c 981 } else {
e1623446 982 IWL_DEBUG_INFO(priv, "3945 RADIO-MM type\n");
5d49f498 983 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
6f83eaa1 984 CSR39_HW_IF_CONFIG_REG_BIT_3945_MM);
b481de9c
ZY
985 }
986
e6148917 987 if (EEPROM_SKU_CAP_OP_MODE_MRC == eeprom->sku_cap) {
e1623446 988 IWL_DEBUG_INFO(priv, "SKU OP mode is mrc\n");
5d49f498 989 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
6f83eaa1 990 CSR39_HW_IF_CONFIG_REG_BIT_SKU_MRC);
b481de9c 991 } else
e1623446 992 IWL_DEBUG_INFO(priv, "SKU OP mode is basic\n");
b481de9c 993
e6148917 994 if ((eeprom->board_revision & 0xF0) == 0xD0) {
e1623446 995 IWL_DEBUG_INFO(priv, "3945ABG revision is 0x%X\n",
e6148917 996 eeprom->board_revision);
5d49f498 997 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
6f83eaa1 998 CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
b481de9c 999 } else {
e1623446 1000 IWL_DEBUG_INFO(priv, "3945ABG revision is 0x%X\n",
e6148917 1001 eeprom->board_revision);
5d49f498 1002 iwl_clear_bit(priv, CSR_HW_IF_CONFIG_REG,
6f83eaa1 1003 CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
b481de9c
ZY
1004 }
1005
e6148917 1006 if (eeprom->almgor_m_version <= 1) {
5d49f498 1007 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
6f83eaa1 1008 CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_A);
e1623446 1009 IWL_DEBUG_INFO(priv, "Card M type A version is 0x%X\n",
e6148917 1010 eeprom->almgor_m_version);
b481de9c 1011 } else {
e1623446 1012 IWL_DEBUG_INFO(priv, "Card M type B version is 0x%X\n",
e6148917 1013 eeprom->almgor_m_version);
5d49f498 1014 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
6f83eaa1 1015 CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_B);
b481de9c
ZY
1016 }
1017 spin_unlock_irqrestore(&priv->lock, flags);
1018
e6148917 1019 if (eeprom->sku_cap & EEPROM_SKU_CAP_SW_RF_KILL_ENABLE)
e1623446 1020 IWL_DEBUG_RF_KILL(priv, "SW RF KILL supported in EEPROM.\n");
b481de9c 1021
e6148917 1022 if (eeprom->sku_cap & EEPROM_SKU_CAP_HW_RF_KILL_ENABLE)
e1623446 1023 IWL_DEBUG_RF_KILL(priv, "HW RF KILL supported in EEPROM.\n");
01ec616d
KA
1024}
1025
1026int iwl3945_hw_nic_init(struct iwl_priv *priv)
1027{
01ec616d
KA
1028 int rc;
1029 unsigned long flags;
1030 struct iwl_rx_queue *rxq = &priv->rxq;
1031
1032 spin_lock_irqsave(&priv->lock, flags);
1033 priv->cfg->ops->lib->apm_ops.init(priv);
1034 spin_unlock_irqrestore(&priv->lock, flags);
1035
9597ebac 1036 iwl3945_set_pwr_vmain(priv);
854682ed 1037
01ec616d 1038 priv->cfg->ops->lib->apm_ops.config(priv);
b481de9c
ZY
1039
1040 /* Allocate the RX queue, or reset if it is already allocated */
1041 if (!rxq->bd) {
51af3d3f 1042 rc = iwl_rx_queue_alloc(priv);
b481de9c 1043 if (rc) {
15b1687c 1044 IWL_ERR(priv, "Unable to initialize Rx queue\n");
b481de9c
ZY
1045 return -ENOMEM;
1046 }
1047 } else
df833b1d 1048 iwl3945_rx_queue_reset(priv, rxq);
b481de9c 1049
bb8c093b 1050 iwl3945_rx_replenish(priv);
b481de9c
ZY
1051
1052 iwl3945_rx_init(priv, rxq);
1053
b481de9c
ZY
1054
1055 /* Look at using this instead:
1056 rxq->need_update = 1;
141c43a3 1057 iwl_rx_queue_update_write_ptr(priv, rxq);
b481de9c
ZY
1058 */
1059
5d49f498 1060 iwl_write_direct32(priv, FH39_RCSR_WPTR(0), rxq->write & ~7);
b481de9c
ZY
1061
1062 rc = iwl3945_txq_ctx_reset(priv);
1063 if (rc)
1064 return rc;
1065
1066 set_bit(STATUS_INIT, &priv->status);
1067
1068 return 0;
1069}
1070
1071/**
bb8c093b 1072 * iwl3945_hw_txq_ctx_free - Free TXQ Context
b481de9c
ZY
1073 *
1074 * Destroy all TX DMA queues and structures
1075 */
4a8a4322 1076void iwl3945_hw_txq_ctx_free(struct iwl_priv *priv)
b481de9c
ZY
1077{
1078 int txq_id;
1079
1080 /* Tx queues */
88804e2b
WYG
1081 if (priv->txq)
1082 for (txq_id = 0; txq_id < priv->hw_params.max_txq_num;
1083 txq_id++)
13bb9483 1084 if (txq_id == IWL39_CMD_QUEUE_NUM)
88804e2b
WYG
1085 iwl_cmd_queue_free(priv);
1086 else
1087 iwl_tx_queue_free(priv, txq_id);
3e5d238f 1088
88804e2b
WYG
1089 /* free tx queue structure */
1090 iwl_free_txq_mem(priv);
b481de9c
ZY
1091}
1092
4a8a4322 1093void iwl3945_hw_txq_ctx_stop(struct iwl_priv *priv)
b481de9c 1094{
bddadf86 1095 int txq_id;
b481de9c
ZY
1096
1097 /* stop SCD */
5d49f498 1098 iwl_write_prph(priv, ALM_SCD_MODE_REG, 0);
1f80989e 1099 iwl_write_prph(priv, ALM_SCD_TXFACT_REG, 0);
b481de9c
ZY
1100
1101 /* reset TFD queues */
5905a1aa 1102 for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) {
5d49f498
AK
1103 iwl_write_direct32(priv, FH39_TCSR_CONFIG(txq_id), 0x0);
1104 iwl_poll_direct_bit(priv, FH39_TSSR_TX_STATUS,
bddadf86 1105 FH39_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(txq_id),
b481de9c
ZY
1106 1000);
1107 }
1108
bb8c093b 1109 iwl3945_hw_txq_ctx_free(priv);
b481de9c
ZY
1110}
1111
b481de9c 1112/**
bb8c093b 1113 * iwl3945_hw_reg_adjust_power_by_temp
bbc5807b
IS
1114 * return index delta into power gain settings table
1115*/
bb8c093b 1116static int iwl3945_hw_reg_adjust_power_by_temp(int new_reading, int old_reading)
b481de9c
ZY
1117{
1118 return (new_reading - old_reading) * (-11) / 100;
1119}
1120
1121/**
bb8c093b 1122 * iwl3945_hw_reg_temp_out_of_range - Keep temperature in sane range
b481de9c 1123 */
bb8c093b 1124static inline int iwl3945_hw_reg_temp_out_of_range(int temperature)
b481de9c 1125{
3ac7f146 1126 return ((temperature < -260) || (temperature > 25)) ? 1 : 0;
b481de9c
ZY
1127}
1128
4a8a4322 1129int iwl3945_hw_get_temperature(struct iwl_priv *priv)
b481de9c 1130{
5d49f498 1131 return iwl_read32(priv, CSR_UCODE_DRV_GP2);
b481de9c
ZY
1132}
1133
1134/**
bb8c093b 1135 * iwl3945_hw_reg_txpower_get_temperature
bbc5807b
IS
1136 * get the current temperature by reading from NIC
1137*/
4a8a4322 1138static int iwl3945_hw_reg_txpower_get_temperature(struct iwl_priv *priv)
b481de9c 1139{
e6148917 1140 struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
b481de9c
ZY
1141 int temperature;
1142
bb8c093b 1143 temperature = iwl3945_hw_get_temperature(priv);
b481de9c
ZY
1144
1145 /* driver's okay range is -260 to +25.
1146 * human readable okay range is 0 to +285 */
e1623446 1147 IWL_DEBUG_INFO(priv, "Temperature: %d\n", temperature + IWL_TEMP_CONVERT);
b481de9c
ZY
1148
1149 /* handle insane temp reading */
bb8c093b 1150 if (iwl3945_hw_reg_temp_out_of_range(temperature)) {
15b1687c 1151 IWL_ERR(priv, "Error bad temperature value %d\n", temperature);
b481de9c
ZY
1152
1153 /* if really really hot(?),
1154 * substitute the 3rd band/group's temp measured at factory */
1155 if (priv->last_temperature > 100)
e6148917 1156 temperature = eeprom->groups[2].temperature;
b481de9c
ZY
1157 else /* else use most recent "sane" value from driver */
1158 temperature = priv->last_temperature;
1159 }
1160
1161 return temperature; /* raw, not "human readable" */
1162}
1163
1164/* Adjust Txpower only if temperature variance is greater than threshold.
1165 *
1166 * Both are lower than older versions' 9 degrees */
1167#define IWL_TEMPERATURE_LIMIT_TIMER 6
1168
1169/**
1170 * is_temp_calib_needed - determines if new calibration is needed
1171 *
1172 * records new temperature in tx_mgr->temperature.
1173 * replaces tx_mgr->last_temperature *only* if calib needed
1174 * (assumes caller will actually do the calibration!). */
4a8a4322 1175static int is_temp_calib_needed(struct iwl_priv *priv)
b481de9c
ZY
1176{
1177 int temp_diff;
1178
bb8c093b 1179 priv->temperature = iwl3945_hw_reg_txpower_get_temperature(priv);
b481de9c
ZY
1180 temp_diff = priv->temperature - priv->last_temperature;
1181
1182 /* get absolute value */
1183 if (temp_diff < 0) {
e1623446 1184 IWL_DEBUG_POWER(priv, "Getting cooler, delta %d,\n", temp_diff);
b481de9c
ZY
1185 temp_diff = -temp_diff;
1186 } else if (temp_diff == 0)
e1623446 1187 IWL_DEBUG_POWER(priv, "Same temp,\n");
b481de9c 1188 else
e1623446 1189 IWL_DEBUG_POWER(priv, "Getting warmer, delta %d,\n", temp_diff);
b481de9c
ZY
1190
1191 /* if we don't need calibration, *don't* update last_temperature */
1192 if (temp_diff < IWL_TEMPERATURE_LIMIT_TIMER) {
e1623446 1193 IWL_DEBUG_POWER(priv, "Timed thermal calib not needed\n");
b481de9c
ZY
1194 return 0;
1195 }
1196
e1623446 1197 IWL_DEBUG_POWER(priv, "Timed thermal calib needed\n");
b481de9c
ZY
1198
1199 /* assume that caller will actually do calib ...
1200 * update the "last temperature" value */
1201 priv->last_temperature = priv->temperature;
1202 return 1;
1203}
1204
1205#define IWL_MAX_GAIN_ENTRIES 78
1206#define IWL_CCK_FROM_OFDM_POWER_DIFF -5
1207#define IWL_CCK_FROM_OFDM_INDEX_DIFF (10)
1208
1209/* radio and DSP power table, each step is 1/2 dB.
1210 * 1st number is for RF analog gain, 2nd number is for DSP pre-DAC gain. */
bb8c093b 1211static struct iwl3945_tx_power power_gain_table[2][IWL_MAX_GAIN_ENTRIES] = {
b481de9c
ZY
1212 {
1213 {251, 127}, /* 2.4 GHz, highest power */
1214 {251, 127},
1215 {251, 127},
1216 {251, 127},
1217 {251, 125},
1218 {251, 110},
1219 {251, 105},
1220 {251, 98},
1221 {187, 125},
1222 {187, 115},
1223 {187, 108},
1224 {187, 99},
1225 {243, 119},
1226 {243, 111},
1227 {243, 105},
1228 {243, 97},
1229 {243, 92},
1230 {211, 106},
1231 {211, 100},
1232 {179, 120},
1233 {179, 113},
1234 {179, 107},
1235 {147, 125},
1236 {147, 119},
1237 {147, 112},
1238 {147, 106},
1239 {147, 101},
1240 {147, 97},
1241 {147, 91},
1242 {115, 107},
1243 {235, 121},
1244 {235, 115},
1245 {235, 109},
1246 {203, 127},
1247 {203, 121},
1248 {203, 115},
1249 {203, 108},
1250 {203, 102},
1251 {203, 96},
1252 {203, 92},
1253 {171, 110},
1254 {171, 104},
1255 {171, 98},
1256 {139, 116},
1257 {227, 125},
1258 {227, 119},
1259 {227, 113},
1260 {227, 107},
1261 {227, 101},
1262 {227, 96},
1263 {195, 113},
1264 {195, 106},
1265 {195, 102},
1266 {195, 95},
1267 {163, 113},
1268 {163, 106},
1269 {163, 102},
1270 {163, 95},
1271 {131, 113},
1272 {131, 106},
1273 {131, 102},
1274 {131, 95},
1275 {99, 113},
1276 {99, 106},
1277 {99, 102},
1278 {99, 95},
1279 {67, 113},
1280 {67, 106},
1281 {67, 102},
1282 {67, 95},
1283 {35, 113},
1284 {35, 106},
1285 {35, 102},
1286 {35, 95},
1287 {3, 113},
1288 {3, 106},
1289 {3, 102},
1290 {3, 95} }, /* 2.4 GHz, lowest power */
1291 {
1292 {251, 127}, /* 5.x GHz, highest power */
1293 {251, 120},
1294 {251, 114},
1295 {219, 119},
1296 {219, 101},
1297 {187, 113},
1298 {187, 102},
1299 {155, 114},
1300 {155, 103},
1301 {123, 117},
1302 {123, 107},
1303 {123, 99},
1304 {123, 92},
1305 {91, 108},
1306 {59, 125},
1307 {59, 118},
1308 {59, 109},
1309 {59, 102},
1310 {59, 96},
1311 {59, 90},
1312 {27, 104},
1313 {27, 98},
1314 {27, 92},
1315 {115, 118},
1316 {115, 111},
1317 {115, 104},
1318 {83, 126},
1319 {83, 121},
1320 {83, 113},
1321 {83, 105},
1322 {83, 99},
1323 {51, 118},
1324 {51, 111},
1325 {51, 104},
1326 {51, 98},
1327 {19, 116},
1328 {19, 109},
1329 {19, 102},
1330 {19, 98},
1331 {19, 93},
1332 {171, 113},
1333 {171, 107},
1334 {171, 99},
1335 {139, 120},
1336 {139, 113},
1337 {139, 107},
1338 {139, 99},
1339 {107, 120},
1340 {107, 113},
1341 {107, 107},
1342 {107, 99},
1343 {75, 120},
1344 {75, 113},
1345 {75, 107},
1346 {75, 99},
1347 {43, 120},
1348 {43, 113},
1349 {43, 107},
1350 {43, 99},
1351 {11, 120},
1352 {11, 113},
1353 {11, 107},
1354 {11, 99},
1355 {131, 107},
1356 {131, 99},
1357 {99, 120},
1358 {99, 113},
1359 {99, 107},
1360 {99, 99},
1361 {67, 120},
1362 {67, 113},
1363 {67, 107},
1364 {67, 99},
1365 {35, 120},
1366 {35, 113},
1367 {35, 107},
1368 {35, 99},
1369 {3, 120} } /* 5.x GHz, lowest power */
1370};
1371
bb8c093b 1372static inline u8 iwl3945_hw_reg_fix_power_index(int index)
b481de9c
ZY
1373{
1374 if (index < 0)
1375 return 0;
1376 if (index >= IWL_MAX_GAIN_ENTRIES)
1377 return IWL_MAX_GAIN_ENTRIES - 1;
1378 return (u8) index;
1379}
1380
1381/* Kick off thermal recalibration check every 60 seconds */
1382#define REG_RECALIB_PERIOD (60)
1383
1384/**
bb8c093b 1385 * iwl3945_hw_reg_set_scan_power - Set Tx power for scan probe requests
b481de9c
ZY
1386 *
1387 * Set (in our channel info database) the direct scan Tx power for 1 Mbit (CCK)
1388 * or 6 Mbit (OFDM) rates.
1389 */
4a8a4322 1390static void iwl3945_hw_reg_set_scan_power(struct iwl_priv *priv, u32 scan_tbl_index,
b481de9c 1391 s32 rate_index, const s8 *clip_pwrs,
d20b3c65 1392 struct iwl_channel_info *ch_info,
b481de9c
ZY
1393 int band_index)
1394{
bb8c093b 1395 struct iwl3945_scan_power_info *scan_power_info;
b481de9c
ZY
1396 s8 power;
1397 u8 power_index;
1398
1399 scan_power_info = &ch_info->scan_pwr_info[scan_tbl_index];
1400
1401 /* use this channel group's 6Mbit clipping/saturation pwr,
1402 * but cap at regulatory scan power restriction (set during init
1403 * based on eeprom channel data) for this channel. */
14577f23 1404 power = min(ch_info->scan_power, clip_pwrs[IWL_RATE_6M_INDEX_TABLE]);
b481de9c
ZY
1405
1406 /* further limit to user's max power preference.
1407 * FIXME: Other spectrum management power limitations do not
1408 * seem to apply?? */
62ea9c5b 1409 power = min(power, priv->tx_power_user_lmt);
b481de9c
ZY
1410 scan_power_info->requested_power = power;
1411
1412 /* find difference between new scan *power* and current "normal"
1413 * Tx *power* for 6Mb. Use this difference (x2) to adjust the
1414 * current "normal" temperature-compensated Tx power *index* for
1415 * this rate (1Mb or 6Mb) to yield new temp-compensated scan power
1416 * *index*. */
1417 power_index = ch_info->power_info[rate_index].power_table_index
1418 - (power - ch_info->power_info
14577f23 1419 [IWL_RATE_6M_INDEX_TABLE].requested_power) * 2;
b481de9c
ZY
1420
1421 /* store reference index that we use when adjusting *all* scan
1422 * powers. So we can accommodate user (all channel) or spectrum
1423 * management (single channel) power changes "between" temperature
1424 * feedback compensation procedures.
1425 * don't force fit this reference index into gain table; it may be a
1426 * negative number. This will help avoid errors when we're at
1427 * the lower bounds (highest gains, for warmest temperatures)
1428 * of the table. */
1429
1430 /* don't exceed table bounds for "real" setting */
bb8c093b 1431 power_index = iwl3945_hw_reg_fix_power_index(power_index);
b481de9c
ZY
1432
1433 scan_power_info->power_table_index = power_index;
1434 scan_power_info->tpc.tx_gain =
1435 power_gain_table[band_index][power_index].tx_gain;
1436 scan_power_info->tpc.dsp_atten =
1437 power_gain_table[band_index][power_index].dsp_atten;
1438}
1439
1440/**
75bcfae9 1441 * iwl3945_send_tx_power - fill in Tx Power command with gain settings
b481de9c
ZY
1442 *
1443 * Configures power settings for all rates for the current channel,
1444 * using values from channel info struct, and send to NIC
1445 */
dfb39e82 1446static int iwl3945_send_tx_power(struct iwl_priv *priv)
b481de9c 1447{
14577f23 1448 int rate_idx, i;
d20b3c65 1449 const struct iwl_channel_info *ch_info = NULL;
bb8c093b 1450 struct iwl3945_txpowertable_cmd txpower = {
246ed355 1451 .channel = priv->contexts[IWL_RXON_CTX_BSS].active.channel,
b481de9c 1452 };
246ed355
JB
1453 u16 chan;
1454
4beeba7d
SG
1455 if (WARN_ONCE(test_bit(STATUS_SCAN_HW, &priv->status),
1456 "TX Power requested while scanning!\n"))
1457 return -EAGAIN;
1458
246ed355 1459 chan = le16_to_cpu(priv->contexts[IWL_RXON_CTX_BSS].active.channel);
b481de9c 1460
8318d78a 1461 txpower.band = (priv->band == IEEE80211_BAND_5GHZ) ? 0 : 1;
246ed355 1462 ch_info = iwl_get_channel_info(priv, priv->band, chan);
b481de9c 1463 if (!ch_info) {
15b1687c
WT
1464 IWL_ERR(priv,
1465 "Failed to get channel info for channel %d [%d]\n",
246ed355 1466 chan, priv->band);
b481de9c
ZY
1467 return -EINVAL;
1468 }
1469
1470 if (!is_channel_valid(ch_info)) {
e1623446 1471 IWL_DEBUG_POWER(priv, "Not calling TX_PWR_TABLE_CMD on "
b481de9c
ZY
1472 "non-Tx channel.\n");
1473 return 0;
1474 }
1475
1476 /* fill cmd with power settings for all rates for current channel */
14577f23
MA
1477 /* Fill OFDM rate */
1478 for (rate_idx = IWL_FIRST_OFDM_RATE, i = 0;
d9829a67 1479 rate_idx <= IWL39_LAST_OFDM_RATE; rate_idx++, i++) {
14577f23
MA
1480
1481 txpower.power[i].tpc = ch_info->power_info[i].tpc;
bb8c093b 1482 txpower.power[i].rate = iwl3945_rates[rate_idx].plcp;
b481de9c 1483
e1623446 1484 IWL_DEBUG_POWER(priv, "ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
b481de9c
ZY
1485 le16_to_cpu(txpower.channel),
1486 txpower.band,
14577f23
MA
1487 txpower.power[i].tpc.tx_gain,
1488 txpower.power[i].tpc.dsp_atten,
1489 txpower.power[i].rate);
1490 }
1491 /* Fill CCK rates */
1492 for (rate_idx = IWL_FIRST_CCK_RATE;
1493 rate_idx <= IWL_LAST_CCK_RATE; rate_idx++, i++) {
1494 txpower.power[i].tpc = ch_info->power_info[i].tpc;
bb8c093b 1495 txpower.power[i].rate = iwl3945_rates[rate_idx].plcp;
14577f23 1496
e1623446 1497 IWL_DEBUG_POWER(priv, "ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
14577f23
MA
1498 le16_to_cpu(txpower.channel),
1499 txpower.band,
1500 txpower.power[i].tpc.tx_gain,
1501 txpower.power[i].tpc.dsp_atten,
1502 txpower.power[i].rate);
b481de9c
ZY
1503 }
1504
518099a8
SO
1505 return iwl_send_cmd_pdu(priv, REPLY_TX_PWR_TABLE_CMD,
1506 sizeof(struct iwl3945_txpowertable_cmd),
1507 &txpower);
b481de9c
ZY
1508
1509}
1510
1511/**
bb8c093b 1512 * iwl3945_hw_reg_set_new_power - Configures power tables at new levels
b481de9c
ZY
1513 * @ch_info: Channel to update. Uses power_info.requested_power.
1514 *
1515 * Replace requested_power and base_power_index ch_info fields for
1516 * one channel.
1517 *
1518 * Called if user or spectrum management changes power preferences.
1519 * Takes into account h/w and modulation limitations (clip power).
1520 *
1521 * This does *not* send anything to NIC, just sets up ch_info for one channel.
1522 *
1523 * NOTE: reg_compensate_for_temperature_dif() *must* be run after this to
1524 * properly fill out the scan powers, and actual h/w gain settings,
1525 * and send changes to NIC
1526 */
4a8a4322 1527static int iwl3945_hw_reg_set_new_power(struct iwl_priv *priv,
d20b3c65 1528 struct iwl_channel_info *ch_info)
b481de9c 1529{
bb8c093b 1530 struct iwl3945_channel_power_info *power_info;
b481de9c
ZY
1531 int power_changed = 0;
1532 int i;
1533 const s8 *clip_pwrs;
1534 int power;
1535
1536 /* Get this chnlgrp's rate-to-max/clip-powers table */
67d613ae 1537 clip_pwrs = priv->_3945.clip_groups[ch_info->group_index].clip_powers;
b481de9c
ZY
1538
1539 /* Get this channel's rate-to-current-power settings table */
1540 power_info = ch_info->power_info;
1541
1542 /* update OFDM Txpower settings */
14577f23 1543 for (i = IWL_RATE_6M_INDEX_TABLE; i <= IWL_RATE_54M_INDEX_TABLE;
b481de9c
ZY
1544 i++, ++power_info) {
1545 int delta_idx;
1546
1547 /* limit new power to be no more than h/w capability */
1548 power = min(ch_info->curr_txpow, clip_pwrs[i]);
1549 if (power == power_info->requested_power)
1550 continue;
1551
1552 /* find difference between old and new requested powers,
1553 * update base (non-temp-compensated) power index */
1554 delta_idx = (power - power_info->requested_power) * 2;
1555 power_info->base_power_index -= delta_idx;
1556
1557 /* save new requested power value */
1558 power_info->requested_power = power;
1559
1560 power_changed = 1;
1561 }
1562
1563 /* update CCK Txpower settings, based on OFDM 12M setting ...
1564 * ... all CCK power settings for a given channel are the *same*. */
1565 if (power_changed) {
1566 power =
14577f23 1567 ch_info->power_info[IWL_RATE_12M_INDEX_TABLE].
b481de9c
ZY
1568 requested_power + IWL_CCK_FROM_OFDM_POWER_DIFF;
1569
bb8c093b 1570 /* do all CCK rates' iwl3945_channel_power_info structures */
14577f23 1571 for (i = IWL_RATE_1M_INDEX_TABLE; i <= IWL_RATE_11M_INDEX_TABLE; i++) {
b481de9c
ZY
1572 power_info->requested_power = power;
1573 power_info->base_power_index =
14577f23 1574 ch_info->power_info[IWL_RATE_12M_INDEX_TABLE].
b481de9c
ZY
1575 base_power_index + IWL_CCK_FROM_OFDM_INDEX_DIFF;
1576 ++power_info;
1577 }
1578 }
1579
1580 return 0;
1581}
1582
1583/**
bb8c093b 1584 * iwl3945_hw_reg_get_ch_txpower_limit - returns new power limit for channel
b481de9c
ZY
1585 *
1586 * NOTE: Returned power limit may be less (but not more) than requested,
1587 * based strictly on regulatory (eeprom and spectrum mgt) limitations
1588 * (no consideration for h/w clipping limitations).
1589 */
d20b3c65 1590static int iwl3945_hw_reg_get_ch_txpower_limit(struct iwl_channel_info *ch_info)
b481de9c
ZY
1591{
1592 s8 max_power;
1593
1594#if 0
1595 /* if we're using TGd limits, use lower of TGd or EEPROM */
1596 if (ch_info->tgd_data.max_power != 0)
1597 max_power = min(ch_info->tgd_data.max_power,
1598 ch_info->eeprom.max_power_avg);
1599
1600 /* else just use EEPROM limits */
1601 else
1602#endif
1603 max_power = ch_info->eeprom.max_power_avg;
1604
1605 return min(max_power, ch_info->max_power_avg);
1606}
1607
1608/**
bb8c093b 1609 * iwl3945_hw_reg_comp_txpower_temp - Compensate for temperature
b481de9c
ZY
1610 *
1611 * Compensate txpower settings of *all* channels for temperature.
1612 * This only accounts for the difference between current temperature
1613 * and the factory calibration temperatures, and bases the new settings
1614 * on the channel's base_power_index.
1615 *
1616 * If RxOn is "associated", this sends the new Txpower to NIC!
1617 */
4a8a4322 1618static int iwl3945_hw_reg_comp_txpower_temp(struct iwl_priv *priv)
b481de9c 1619{
d20b3c65 1620 struct iwl_channel_info *ch_info = NULL;
e6148917 1621 struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
b481de9c
ZY
1622 int delta_index;
1623 const s8 *clip_pwrs; /* array of h/w max power levels for each rate */
1624 u8 a_band;
1625 u8 rate_index;
1626 u8 scan_tbl_index;
1627 u8 i;
1628 int ref_temp;
1629 int temperature = priv->temperature;
1630
4e7033ef
WYG
1631 if (priv->disable_tx_power_cal ||
1632 test_bit(STATUS_SCANNING, &priv->status)) {
1633 /* do not perform tx power calibration */
1634 return 0;
1635 }
b481de9c
ZY
1636 /* set up new Tx power info for each and every channel, 2.4 and 5.x */
1637 for (i = 0; i < priv->channel_count; i++) {
1638 ch_info = &priv->channel_info[i];
1639 a_band = is_channel_a_band(ch_info);
1640
1641 /* Get this chnlgrp's factory calibration temperature */
e6148917 1642 ref_temp = (s16)eeprom->groups[ch_info->group_index].
b481de9c
ZY
1643 temperature;
1644
a96a27f9 1645 /* get power index adjustment based on current and factory
b481de9c 1646 * temps */
bb8c093b 1647 delta_index = iwl3945_hw_reg_adjust_power_by_temp(temperature,
b481de9c
ZY
1648 ref_temp);
1649
1650 /* set tx power value for all rates, OFDM and CCK */
1651 for (rate_index = 0; rate_index < IWL_RATE_COUNT;
1652 rate_index++) {
1653 int power_idx =
1654 ch_info->power_info[rate_index].base_power_index;
1655
1656 /* temperature compensate */
1657 power_idx += delta_index;
1658
1659 /* stay within table range */
bb8c093b 1660 power_idx = iwl3945_hw_reg_fix_power_index(power_idx);
b481de9c
ZY
1661 ch_info->power_info[rate_index].
1662 power_table_index = (u8) power_idx;
1663 ch_info->power_info[rate_index].tpc =
1664 power_gain_table[a_band][power_idx];
1665 }
1666
1667 /* Get this chnlgrp's rate-to-max/clip-powers table */
67d613ae 1668 clip_pwrs = priv->_3945.clip_groups[ch_info->group_index].clip_powers;
b481de9c
ZY
1669
1670 /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
1671 for (scan_tbl_index = 0;
1672 scan_tbl_index < IWL_NUM_SCAN_RATES; scan_tbl_index++) {
1673 s32 actual_index = (scan_tbl_index == 0) ?
14577f23 1674 IWL_RATE_1M_INDEX_TABLE : IWL_RATE_6M_INDEX_TABLE;
bb8c093b 1675 iwl3945_hw_reg_set_scan_power(priv, scan_tbl_index,
b481de9c
ZY
1676 actual_index, clip_pwrs,
1677 ch_info, a_band);
1678 }
1679 }
1680
1681 /* send Txpower command for current channel to ucode */
75bcfae9 1682 return priv->cfg->ops->lib->send_tx_power(priv);
b481de9c
ZY
1683}
1684
4a8a4322 1685int iwl3945_hw_reg_set_txpower(struct iwl_priv *priv, s8 power)
b481de9c 1686{
d20b3c65 1687 struct iwl_channel_info *ch_info;
b481de9c
ZY
1688 s8 max_power;
1689 u8 a_band;
1690 u8 i;
1691
62ea9c5b 1692 if (priv->tx_power_user_lmt == power) {
e1623446 1693 IWL_DEBUG_POWER(priv, "Requested Tx power same as current "
b481de9c
ZY
1694 "limit: %ddBm.\n", power);
1695 return 0;
1696 }
1697
e1623446 1698 IWL_DEBUG_POWER(priv, "Setting upper limit clamp to %ddBm.\n", power);
62ea9c5b 1699 priv->tx_power_user_lmt = power;
b481de9c
ZY
1700
1701 /* set up new Tx powers for each and every channel, 2.4 and 5.x */
1702
1703 for (i = 0; i < priv->channel_count; i++) {
1704 ch_info = &priv->channel_info[i];
1705 a_band = is_channel_a_band(ch_info);
1706
1707 /* find minimum power of all user and regulatory constraints
1708 * (does not consider h/w clipping limitations) */
bb8c093b 1709 max_power = iwl3945_hw_reg_get_ch_txpower_limit(ch_info);
b481de9c
ZY
1710 max_power = min(power, max_power);
1711 if (max_power != ch_info->curr_txpow) {
1712 ch_info->curr_txpow = max_power;
1713
1714 /* this considers the h/w clipping limitations */
bb8c093b 1715 iwl3945_hw_reg_set_new_power(priv, ch_info);
b481de9c
ZY
1716 }
1717 }
1718
1719 /* update txpower settings for all channels,
1720 * send to NIC if associated. */
1721 is_temp_calib_needed(priv);
bb8c093b 1722 iwl3945_hw_reg_comp_txpower_temp(priv);
b481de9c
ZY
1723
1724 return 0;
1725}
1726
246ed355
JB
1727static int iwl3945_send_rxon_assoc(struct iwl_priv *priv,
1728 struct iwl_rxon_context *ctx)
5bbe233b
AK
1729{
1730 int rc = 0;
2f301227 1731 struct iwl_rx_packet *pkt;
5bbe233b
AK
1732 struct iwl3945_rxon_assoc_cmd rxon_assoc;
1733 struct iwl_host_cmd cmd = {
1734 .id = REPLY_RXON_ASSOC,
1735 .len = sizeof(rxon_assoc),
c2acea8e 1736 .flags = CMD_WANT_SKB,
5bbe233b
AK
1737 .data = &rxon_assoc,
1738 };
246ed355
JB
1739 const struct iwl_rxon_cmd *rxon1 = &ctx->staging;
1740 const struct iwl_rxon_cmd *rxon2 = &ctx->active;
5bbe233b
AK
1741
1742 if ((rxon1->flags == rxon2->flags) &&
1743 (rxon1->filter_flags == rxon2->filter_flags) &&
1744 (rxon1->cck_basic_rates == rxon2->cck_basic_rates) &&
1745 (rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates)) {
1746 IWL_DEBUG_INFO(priv, "Using current RXON_ASSOC. Not resending.\n");
1747 return 0;
1748 }
1749
246ed355
JB
1750 rxon_assoc.flags = ctx->staging.flags;
1751 rxon_assoc.filter_flags = ctx->staging.filter_flags;
1752 rxon_assoc.ofdm_basic_rates = ctx->staging.ofdm_basic_rates;
1753 rxon_assoc.cck_basic_rates = ctx->staging.cck_basic_rates;
5bbe233b
AK
1754 rxon_assoc.reserved = 0;
1755
1756 rc = iwl_send_cmd_sync(priv, &cmd);
1757 if (rc)
1758 return rc;
1759
2f301227
ZY
1760 pkt = (struct iwl_rx_packet *)cmd.reply_page;
1761 if (pkt->hdr.flags & IWL_CMD_FAILED_MSK) {
5bbe233b
AK
1762 IWL_ERR(priv, "Bad return from REPLY_RXON_ASSOC command\n");
1763 rc = -EIO;
1764 }
1765
64a76b50 1766 iwl_free_pages(priv, cmd.reply_page);
5bbe233b
AK
1767
1768 return rc;
1769}
1770
e0158e61
AK
1771/**
1772 * iwl3945_commit_rxon - commit staging_rxon to hardware
1773 *
1774 * The RXON command in staging_rxon is committed to the hardware and
1775 * the active_rxon structure is updated with the new data. This
1776 * function correctly transitions out of the RXON_ASSOC_MSK state if
1777 * a HW tune is required based on the RXON structure changes.
1778 */
8289e07b 1779int iwl3945_commit_rxon(struct iwl_priv *priv, struct iwl_rxon_context *ctx)
e0158e61
AK
1780{
1781 /* cast away the const for active_rxon in this function */
246ed355
JB
1782 struct iwl3945_rxon_cmd *active_rxon = (void *)&ctx->active;
1783 struct iwl3945_rxon_cmd *staging_rxon = (void *)&ctx->staging;
e0158e61 1784 int rc = 0;
246ed355 1785 bool new_assoc = !!(staging_rxon->filter_flags & RXON_FILTER_ASSOC_MSK);
e0158e61
AK
1786
1787 if (!iwl_is_alive(priv))
1788 return -1;
1789
1790 /* always get timestamp with Rx frame */
1791 staging_rxon->flags |= RXON_FLG_TSF2HOST_MSK;
1792
1793 /* select antenna */
1794 staging_rxon->flags &=
1795 ~(RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_SEL_MSK);
1796 staging_rxon->flags |= iwl3945_get_antenna_flags(priv);
1797
246ed355 1798 rc = iwl_check_rxon_cmd(priv, ctx);
e0158e61
AK
1799 if (rc) {
1800 IWL_ERR(priv, "Invalid RXON configuration. Not committing.\n");
1801 return -EINVAL;
1802 }
1803
1804 /* If we don't need to send a full RXON, we can use
1805 * iwl3945_rxon_assoc_cmd which is used to reconfigure filter
1806 * and other flags for the current radio configuration. */
246ed355
JB
1807 if (!iwl_full_rxon_required(priv, &priv->contexts[IWL_RXON_CTX_BSS])) {
1808 rc = iwl_send_rxon_assoc(priv,
1809 &priv->contexts[IWL_RXON_CTX_BSS]);
e0158e61
AK
1810 if (rc) {
1811 IWL_ERR(priv, "Error setting RXON_ASSOC "
1812 "configuration (%d).\n", rc);
1813 return rc;
1814 }
1815
1816 memcpy(active_rxon, staging_rxon, sizeof(*active_rxon));
1817
1818 return 0;
1819 }
1820
1821 /* If we are currently associated and the new config requires
1822 * an RXON_ASSOC and the new config wants the associated mask enabled,
1823 * we must clear the associated from the active configuration
1824 * before we apply the new config */
246ed355 1825 if (iwl_is_associated(priv, IWL_RXON_CTX_BSS) && new_assoc) {
e0158e61
AK
1826 IWL_DEBUG_INFO(priv, "Toggling associated bit on current RXON\n");
1827 active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
1828
1829 /*
1830 * reserved4 and 5 could have been filled by the iwlcore code.
1831 * Let's clear them before pushing to the 3945.
1832 */
1833 active_rxon->reserved4 = 0;
1834 active_rxon->reserved5 = 0;
1835 rc = iwl_send_cmd_pdu(priv, REPLY_RXON,
1836 sizeof(struct iwl3945_rxon_cmd),
246ed355 1837 &priv->contexts[IWL_RXON_CTX_BSS].active);
e0158e61
AK
1838
1839 /* If the mask clearing failed then we set
1840 * active_rxon back to what it was previously */
1841 if (rc) {
1842 active_rxon->filter_flags |= RXON_FILTER_ASSOC_MSK;
1843 IWL_ERR(priv, "Error clearing ASSOC_MSK on current "
1844 "configuration (%d).\n", rc);
1845 return rc;
1846 }
dcef732c
JB
1847 iwl_clear_ucode_stations(priv,
1848 &priv->contexts[IWL_RXON_CTX_BSS]);
1849 iwl_restore_stations(priv, &priv->contexts[IWL_RXON_CTX_BSS]);
e0158e61
AK
1850 }
1851
1852 IWL_DEBUG_INFO(priv, "Sending RXON\n"
1853 "* with%s RXON_FILTER_ASSOC_MSK\n"
1854 "* channel = %d\n"
1855 "* bssid = %pM\n",
1856 (new_assoc ? "" : "out"),
1857 le16_to_cpu(staging_rxon->channel),
1858 staging_rxon->bssid_addr);
1859
1860 /*
1861 * reserved4 and 5 could have been filled by the iwlcore code.
1862 * Let's clear them before pushing to the 3945.
1863 */
1864 staging_rxon->reserved4 = 0;
1865 staging_rxon->reserved5 = 0;
1866
246ed355 1867 iwl_set_rxon_hwcrypto(priv, ctx, !iwl3945_mod_params.sw_crypto);
e0158e61
AK
1868
1869 /* Apply the new configuration */
1870 rc = iwl_send_cmd_pdu(priv, REPLY_RXON,
1871 sizeof(struct iwl3945_rxon_cmd),
1872 staging_rxon);
1873 if (rc) {
1874 IWL_ERR(priv, "Error setting new configuration (%d).\n", rc);
1875 return rc;
1876 }
1877
1878 memcpy(active_rxon, staging_rxon, sizeof(*active_rxon));
1879
7e246191 1880 if (!new_assoc) {
dcef732c
JB
1881 iwl_clear_ucode_stations(priv,
1882 &priv->contexts[IWL_RXON_CTX_BSS]);
1883 iwl_restore_stations(priv, &priv->contexts[IWL_RXON_CTX_BSS]);
7e246191 1884 }
e0158e61
AK
1885
1886 /* If we issue a new RXON command which required a tune then we must
1887 * send a new TXPOWER command or we won't be able to Tx any frames */
1888 rc = priv->cfg->ops->lib->send_tx_power(priv);
1889 if (rc) {
1890 IWL_ERR(priv, "Error setting Tx power (%d).\n", rc);
1891 return rc;
1892 }
1893
e0158e61
AK
1894 /* Init the hardware's rate fallback order based on the band */
1895 rc = iwl3945_init_hw_rate_table(priv);
1896 if (rc) {
1897 IWL_ERR(priv, "Error setting HW rate table: %02X\n", rc);
1898 return -EIO;
1899 }
1900
1901 return 0;
1902}
1903
b481de9c
ZY
1904/**
1905 * iwl3945_reg_txpower_periodic - called when time to check our temperature.
1906 *
1907 * -- reset periodic timer
1908 * -- see if temp has changed enough to warrant re-calibration ... if so:
1909 * -- correct coeffs for temp (can reset temp timer)
1910 * -- save this temp as "last",
1911 * -- send new set of gain settings to NIC
1912 * NOTE: This should continue working, even when we're not associated,
1913 * so we can keep our internal table of scan powers current. */
4a8a4322 1914void iwl3945_reg_txpower_periodic(struct iwl_priv *priv)
b481de9c
ZY
1915{
1916 /* This will kick in the "brute force"
bb8c093b 1917 * iwl3945_hw_reg_comp_txpower_temp() below */
b481de9c
ZY
1918 if (!is_temp_calib_needed(priv))
1919 goto reschedule;
1920
1921 /* Set up a new set of temp-adjusted TxPowers, send to NIC.
1922 * This is based *only* on current temperature,
1923 * ignoring any previous power measurements */
bb8c093b 1924 iwl3945_hw_reg_comp_txpower_temp(priv);
b481de9c
ZY
1925
1926 reschedule:
1927 queue_delayed_work(priv->workqueue,
ee525d13 1928 &priv->_3945.thermal_periodic, REG_RECALIB_PERIOD * HZ);
b481de9c
ZY
1929}
1930
416e1438 1931static void iwl3945_bg_reg_txpower_periodic(struct work_struct *work)
b481de9c 1932{
4a8a4322 1933 struct iwl_priv *priv = container_of(work, struct iwl_priv,
ee525d13 1934 _3945.thermal_periodic.work);
b481de9c
ZY
1935
1936 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
1937 return;
1938
1939 mutex_lock(&priv->mutex);
1940 iwl3945_reg_txpower_periodic(priv);
1941 mutex_unlock(&priv->mutex);
1942}
1943
1944/**
bb8c093b 1945 * iwl3945_hw_reg_get_ch_grp_index - find the channel-group index (0-4)
b481de9c
ZY
1946 * for the channel.
1947 *
1948 * This function is used when initializing channel-info structs.
1949 *
1950 * NOTE: These channel groups do *NOT* match the bands above!
1951 * These channel groups are based on factory-tested channels;
1952 * on A-band, EEPROM's "group frequency" entries represent the top
1953 * channel in each group 1-4. Group 5 All B/G channels are in group 0.
1954 */
4a8a4322 1955static u16 iwl3945_hw_reg_get_ch_grp_index(struct iwl_priv *priv,
d20b3c65 1956 const struct iwl_channel_info *ch_info)
b481de9c 1957{
e6148917
SO
1958 struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
1959 struct iwl3945_eeprom_txpower_group *ch_grp = &eeprom->groups[0];
b481de9c
ZY
1960 u8 group;
1961 u16 group_index = 0; /* based on factory calib frequencies */
1962 u8 grp_channel;
1963
1964 /* Find the group index for the channel ... don't use index 1(?) */
1965 if (is_channel_a_band(ch_info)) {
1966 for (group = 1; group < 5; group++) {
1967 grp_channel = ch_grp[group].group_channel;
1968 if (ch_info->channel <= grp_channel) {
1969 group_index = group;
1970 break;
1971 }
1972 }
1973 /* group 4 has a few channels *above* its factory cal freq */
1974 if (group == 5)
1975 group_index = 4;
1976 } else
1977 group_index = 0; /* 2.4 GHz, group 0 */
1978
e1623446 1979 IWL_DEBUG_POWER(priv, "Chnl %d mapped to grp %d\n", ch_info->channel,
b481de9c
ZY
1980 group_index);
1981 return group_index;
1982}
1983
1984/**
bb8c093b 1985 * iwl3945_hw_reg_get_matched_power_index - Interpolate to get nominal index
b481de9c
ZY
1986 *
1987 * Interpolate to get nominal (i.e. at factory calibration temperature) index
1988 * into radio/DSP gain settings table for requested power.
1989 */
4a8a4322 1990static int iwl3945_hw_reg_get_matched_power_index(struct iwl_priv *priv,
b481de9c
ZY
1991 s8 requested_power,
1992 s32 setting_index, s32 *new_index)
1993{
bb8c093b 1994 const struct iwl3945_eeprom_txpower_group *chnl_grp = NULL;
e6148917 1995 struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
b481de9c
ZY
1996 s32 index0, index1;
1997 s32 power = 2 * requested_power;
1998 s32 i;
bb8c093b 1999 const struct iwl3945_eeprom_txpower_sample *samples;
b481de9c
ZY
2000 s32 gains0, gains1;
2001 s32 res;
2002 s32 denominator;
2003
e6148917 2004 chnl_grp = &eeprom->groups[setting_index];
b481de9c
ZY
2005 samples = chnl_grp->samples;
2006 for (i = 0; i < 5; i++) {
2007 if (power == samples[i].power) {
2008 *new_index = samples[i].gain_index;
2009 return 0;
2010 }
2011 }
2012
2013 if (power > samples[1].power) {
2014 index0 = 0;
2015 index1 = 1;
2016 } else if (power > samples[2].power) {
2017 index0 = 1;
2018 index1 = 2;
2019 } else if (power > samples[3].power) {
2020 index0 = 2;
2021 index1 = 3;
2022 } else {
2023 index0 = 3;
2024 index1 = 4;
2025 }
2026
2027 denominator = (s32) samples[index1].power - (s32) samples[index0].power;
2028 if (denominator == 0)
2029 return -EINVAL;
2030 gains0 = (s32) samples[index0].gain_index * (1 << 19);
2031 gains1 = (s32) samples[index1].gain_index * (1 << 19);
2032 res = gains0 + (gains1 - gains0) *
2033 ((s32) power - (s32) samples[index0].power) / denominator +
2034 (1 << 18);
2035 *new_index = res >> 19;
2036 return 0;
2037}
2038
4a8a4322 2039static void iwl3945_hw_reg_init_channel_groups(struct iwl_priv *priv)
b481de9c
ZY
2040{
2041 u32 i;
2042 s32 rate_index;
e6148917 2043 struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
bb8c093b 2044 const struct iwl3945_eeprom_txpower_group *group;
b481de9c 2045
e1623446 2046 IWL_DEBUG_POWER(priv, "Initializing factory calib info from EEPROM\n");
b481de9c
ZY
2047
2048 for (i = 0; i < IWL_NUM_TX_CALIB_GROUPS; i++) {
2049 s8 *clip_pwrs; /* table of power levels for each rate */
2050 s8 satur_pwr; /* saturation power for each chnl group */
e6148917 2051 group = &eeprom->groups[i];
b481de9c
ZY
2052
2053 /* sanity check on factory saturation power value */
2054 if (group->saturation_power < 40) {
39aadf8c 2055 IWL_WARN(priv, "Error: saturation power is %d, "
b481de9c
ZY
2056 "less than minimum expected 40\n",
2057 group->saturation_power);
2058 return;
2059 }
2060
2061 /*
2062 * Derive requested power levels for each rate, based on
2063 * hardware capabilities (saturation power for band).
2064 * Basic value is 3dB down from saturation, with further
2065 * power reductions for highest 3 data rates. These
2066 * backoffs provide headroom for high rate modulation
2067 * power peaks, without too much distortion (clipping).
2068 */
2069 /* we'll fill in this array with h/w max power levels */
67d613ae 2070 clip_pwrs = (s8 *) priv->_3945.clip_groups[i].clip_powers;
b481de9c
ZY
2071
2072 /* divide factory saturation power by 2 to find -3dB level */
2073 satur_pwr = (s8) (group->saturation_power >> 1);
2074
2075 /* fill in channel group's nominal powers for each rate */
2076 for (rate_index = 0;
1d79e53c 2077 rate_index < IWL_RATE_COUNT_3945; rate_index++, clip_pwrs++) {
b481de9c 2078 switch (rate_index) {
14577f23 2079 case IWL_RATE_36M_INDEX_TABLE:
b481de9c
ZY
2080 if (i == 0) /* B/G */
2081 *clip_pwrs = satur_pwr;
2082 else /* A */
2083 *clip_pwrs = satur_pwr - 5;
2084 break;
14577f23 2085 case IWL_RATE_48M_INDEX_TABLE:
b481de9c
ZY
2086 if (i == 0)
2087 *clip_pwrs = satur_pwr - 7;
2088 else
2089 *clip_pwrs = satur_pwr - 10;
2090 break;
14577f23 2091 case IWL_RATE_54M_INDEX_TABLE:
b481de9c
ZY
2092 if (i == 0)
2093 *clip_pwrs = satur_pwr - 9;
2094 else
2095 *clip_pwrs = satur_pwr - 12;
2096 break;
2097 default:
2098 *clip_pwrs = satur_pwr;
2099 break;
2100 }
2101 }
2102 }
2103}
2104
2105/**
2106 * iwl3945_txpower_set_from_eeprom - Set channel power info based on EEPROM
2107 *
2108 * Second pass (during init) to set up priv->channel_info
2109 *
2110 * Set up Tx-power settings in our channel info database for each VALID
2111 * (for this geo/SKU) channel, at all Tx data rates, based on eeprom values
2112 * and current temperature.
2113 *
2114 * Since this is based on current temperature (at init time), these values may
2115 * not be valid for very long, but it gives us a starting/default point,
2116 * and allows us to active (i.e. using Tx) scan.
2117 *
2118 * This does *not* write values to NIC, just sets up our internal table.
2119 */
4a8a4322 2120int iwl3945_txpower_set_from_eeprom(struct iwl_priv *priv)
b481de9c 2121{
d20b3c65 2122 struct iwl_channel_info *ch_info = NULL;
bb8c093b 2123 struct iwl3945_channel_power_info *pwr_info;
e6148917 2124 struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
b481de9c
ZY
2125 int delta_index;
2126 u8 rate_index;
2127 u8 scan_tbl_index;
2128 const s8 *clip_pwrs; /* array of power levels for each rate */
2129 u8 gain, dsp_atten;
2130 s8 power;
2131 u8 pwr_index, base_pwr_index, a_band;
2132 u8 i;
2133 int temperature;
2134
2135 /* save temperature reference,
2136 * so we can determine next time to calibrate */
bb8c093b 2137 temperature = iwl3945_hw_reg_txpower_get_temperature(priv);
b481de9c
ZY
2138 priv->last_temperature = temperature;
2139
bb8c093b 2140 iwl3945_hw_reg_init_channel_groups(priv);
b481de9c
ZY
2141
2142 /* initialize Tx power info for each and every channel, 2.4 and 5.x */
2143 for (i = 0, ch_info = priv->channel_info; i < priv->channel_count;
2144 i++, ch_info++) {
2145 a_band = is_channel_a_band(ch_info);
2146 if (!is_channel_valid(ch_info))
2147 continue;
2148
2149 /* find this channel's channel group (*not* "band") index */
2150 ch_info->group_index =
bb8c093b 2151 iwl3945_hw_reg_get_ch_grp_index(priv, ch_info);
b481de9c
ZY
2152
2153 /* Get this chnlgrp's rate->max/clip-powers table */
67d613ae 2154 clip_pwrs = priv->_3945.clip_groups[ch_info->group_index].clip_powers;
b481de9c
ZY
2155
2156 /* calculate power index *adjustment* value according to
2157 * diff between current temperature and factory temperature */
bb8c093b 2158 delta_index = iwl3945_hw_reg_adjust_power_by_temp(temperature,
e6148917 2159 eeprom->groups[ch_info->group_index].
b481de9c
ZY
2160 temperature);
2161
e1623446 2162 IWL_DEBUG_POWER(priv, "Delta index for channel %d: %d [%d]\n",
b481de9c
ZY
2163 ch_info->channel, delta_index, temperature +
2164 IWL_TEMP_CONVERT);
2165
2166 /* set tx power value for all OFDM rates */
2167 for (rate_index = 0; rate_index < IWL_OFDM_RATES;
2168 rate_index++) {
25a4ccea 2169 s32 uninitialized_var(power_idx);
b481de9c
ZY
2170 int rc;
2171
2172 /* use channel group's clip-power table,
2173 * but don't exceed channel's max power */
2174 s8 pwr = min(ch_info->max_power_avg,
2175 clip_pwrs[rate_index]);
2176
2177 pwr_info = &ch_info->power_info[rate_index];
2178
2179 /* get base (i.e. at factory-measured temperature)
2180 * power table index for this rate's power */
bb8c093b 2181 rc = iwl3945_hw_reg_get_matched_power_index(priv, pwr,
b481de9c
ZY
2182 ch_info->group_index,
2183 &power_idx);
2184 if (rc) {
15b1687c 2185 IWL_ERR(priv, "Invalid power index\n");
b481de9c
ZY
2186 return rc;
2187 }
2188 pwr_info->base_power_index = (u8) power_idx;
2189
2190 /* temperature compensate */
2191 power_idx += delta_index;
2192
2193 /* stay within range of gain table */
bb8c093b 2194 power_idx = iwl3945_hw_reg_fix_power_index(power_idx);
b481de9c 2195
bb8c093b 2196 /* fill 1 OFDM rate's iwl3945_channel_power_info struct */
b481de9c
ZY
2197 pwr_info->requested_power = pwr;
2198 pwr_info->power_table_index = (u8) power_idx;
2199 pwr_info->tpc.tx_gain =
2200 power_gain_table[a_band][power_idx].tx_gain;
2201 pwr_info->tpc.dsp_atten =
2202 power_gain_table[a_band][power_idx].dsp_atten;
2203 }
2204
2205 /* set tx power for CCK rates, based on OFDM 12 Mbit settings*/
14577f23 2206 pwr_info = &ch_info->power_info[IWL_RATE_12M_INDEX_TABLE];
b481de9c
ZY
2207 power = pwr_info->requested_power +
2208 IWL_CCK_FROM_OFDM_POWER_DIFF;
2209 pwr_index = pwr_info->power_table_index +
2210 IWL_CCK_FROM_OFDM_INDEX_DIFF;
2211 base_pwr_index = pwr_info->base_power_index +
2212 IWL_CCK_FROM_OFDM_INDEX_DIFF;
2213
2214 /* stay within table range */
bb8c093b 2215 pwr_index = iwl3945_hw_reg_fix_power_index(pwr_index);
b481de9c
ZY
2216 gain = power_gain_table[a_band][pwr_index].tx_gain;
2217 dsp_atten = power_gain_table[a_band][pwr_index].dsp_atten;
2218
bb8c093b 2219 /* fill each CCK rate's iwl3945_channel_power_info structure
b481de9c
ZY
2220 * NOTE: All CCK-rate Txpwrs are the same for a given chnl!
2221 * NOTE: CCK rates start at end of OFDM rates! */
14577f23
MA
2222 for (rate_index = 0;
2223 rate_index < IWL_CCK_RATES; rate_index++) {
2224 pwr_info = &ch_info->power_info[rate_index+IWL_OFDM_RATES];
b481de9c
ZY
2225 pwr_info->requested_power = power;
2226 pwr_info->power_table_index = pwr_index;
2227 pwr_info->base_power_index = base_pwr_index;
2228 pwr_info->tpc.tx_gain = gain;
2229 pwr_info->tpc.dsp_atten = dsp_atten;
2230 }
2231
2232 /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
2233 for (scan_tbl_index = 0;
2234 scan_tbl_index < IWL_NUM_SCAN_RATES; scan_tbl_index++) {
2235 s32 actual_index = (scan_tbl_index == 0) ?
14577f23 2236 IWL_RATE_1M_INDEX_TABLE : IWL_RATE_6M_INDEX_TABLE;
bb8c093b 2237 iwl3945_hw_reg_set_scan_power(priv, scan_tbl_index,
b481de9c
ZY
2238 actual_index, clip_pwrs, ch_info, a_band);
2239 }
2240 }
2241
2242 return 0;
2243}
2244
4a8a4322 2245int iwl3945_hw_rxq_stop(struct iwl_priv *priv)
b481de9c
ZY
2246{
2247 int rc;
b481de9c 2248
5d49f498
AK
2249 iwl_write_direct32(priv, FH39_RCSR_CONFIG(0), 0);
2250 rc = iwl_poll_direct_bit(priv, FH39_RSSR_STATUS,
bddadf86 2251 FH39_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
b481de9c 2252 if (rc < 0)
15b1687c 2253 IWL_ERR(priv, "Can't stop Rx DMA.\n");
b481de9c 2254
b481de9c
ZY
2255 return 0;
2256}
2257
188cf6c7 2258int iwl3945_hw_tx_queue_init(struct iwl_priv *priv, struct iwl_tx_queue *txq)
b481de9c 2259{
b481de9c
ZY
2260 int txq_id = txq->q.id;
2261
ee525d13 2262 struct iwl3945_shared *shared_data = priv->_3945.shared_virt;
b481de9c
ZY
2263
2264 shared_data->tx_base_ptr[txq_id] = cpu_to_le32((u32)txq->q.dma_addr);
2265
5d49f498
AK
2266 iwl_write_direct32(priv, FH39_CBCC_CTRL(txq_id), 0);
2267 iwl_write_direct32(priv, FH39_CBCC_BASE(txq_id), 0);
bddadf86 2268
5d49f498 2269 iwl_write_direct32(priv, FH39_TCSR_CONFIG(txq_id),
bddadf86
TW
2270 FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_NOINT |
2271 FH39_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_TXF |
2272 FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_IFTFD |
2273 FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL |
2274 FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE);
b481de9c
ZY
2275
2276 /* fake read to flush all prev. writes */
5d49f498 2277 iwl_read32(priv, FH39_TSSR_CBB_BASE);
b481de9c
ZY
2278
2279 return 0;
2280}
2281
42427b4e
KA
2282/*
2283 * HCMD utils
2284 */
2285static u16 iwl3945_get_hcmd_size(u8 cmd_id, u16 len)
2286{
2287 switch (cmd_id) {
2288 case REPLY_RXON:
d25aabb0
WT
2289 return sizeof(struct iwl3945_rxon_cmd);
2290 case POWER_TABLE_CMD:
2291 return sizeof(struct iwl3945_powertable_cmd);
42427b4e
KA
2292 default:
2293 return len;
2294 }
2295}
2296
c587de0b 2297
17f841cd
SO
2298static u16 iwl3945_build_addsta_hcmd(const struct iwl_addsta_cmd *cmd, u8 *data)
2299{
c587de0b
TW
2300 struct iwl3945_addsta_cmd *addsta = (struct iwl3945_addsta_cmd *)data;
2301 addsta->mode = cmd->mode;
2302 memcpy(&addsta->sta, &cmd->sta, sizeof(struct sta_id_modify));
2303 memcpy(&addsta->key, &cmd->key, sizeof(struct iwl4965_keyinfo));
2304 addsta->station_flags = cmd->station_flags;
2305 addsta->station_flags_msk = cmd->station_flags_msk;
2306 addsta->tid_disable_tx = cpu_to_le16(0);
2307 addsta->rate_n_flags = cmd->rate_n_flags;
2308 addsta->add_immediate_ba_tid = cmd->add_immediate_ba_tid;
2309 addsta->remove_immediate_ba_tid = cmd->remove_immediate_ba_tid;
2310 addsta->add_immediate_ba_ssn = cmd->add_immediate_ba_ssn;
2311
2312 return (u16)sizeof(struct iwl3945_addsta_cmd);
17f841cd
SO
2313}
2314
a30e3112
JB
2315static int iwl3945_add_bssid_station(struct iwl_priv *priv,
2316 const u8 *addr, u8 *sta_id_r)
2317{
2318 struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
2319 int ret;
2320 u8 sta_id;
2321 unsigned long flags;
2322
2323 if (sta_id_r)
2324 *sta_id_r = IWL_INVALID_STATION;
2325
2326 ret = iwl_add_station_common(priv, ctx, addr, 0, NULL, &sta_id);
2327 if (ret) {
2328 IWL_ERR(priv, "Unable to add station %pM\n", addr);
2329 return ret;
2330 }
2331
2332 if (sta_id_r)
2333 *sta_id_r = sta_id;
2334
2335 spin_lock_irqsave(&priv->sta_lock, flags);
2336 priv->stations[sta_id].used |= IWL_STA_LOCAL;
2337 spin_unlock_irqrestore(&priv->sta_lock, flags);
2338
2339 return 0;
2340}
1fa61b2e
JB
2341static int iwl3945_manage_ibss_station(struct iwl_priv *priv,
2342 struct ieee80211_vif *vif, bool add)
2343{
fd1af15d 2344 struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
1fa61b2e
JB
2345 int ret;
2346
1fa61b2e 2347 if (add) {
a30e3112
JB
2348 ret = iwl3945_add_bssid_station(priv, vif->bss_conf.bssid,
2349 &vif_priv->ibss_bssid_sta_id);
1fa61b2e
JB
2350 if (ret)
2351 return ret;
2352
fd1af15d 2353 iwl3945_sync_sta(priv, vif_priv->ibss_bssid_sta_id,
1fa61b2e 2354 (priv->band == IEEE80211_BAND_5GHZ) ?
9c5ac091 2355 IWL_RATE_6M_PLCP : IWL_RATE_1M_PLCP);
fd1af15d 2356 iwl3945_rate_scale_init(priv->hw, vif_priv->ibss_bssid_sta_id);
1fa61b2e
JB
2357
2358 return 0;
2359 }
2360
fd1af15d
JB
2361 return iwl_remove_station(priv, vif_priv->ibss_bssid_sta_id,
2362 vif->bss_conf.bssid);
1fa61b2e 2363}
c587de0b 2364
b481de9c
ZY
2365/**
2366 * iwl3945_init_hw_rate_table - Initialize the hardware rate fallback table
2367 */
4a8a4322 2368int iwl3945_init_hw_rate_table(struct iwl_priv *priv)
b481de9c 2369{
14577f23 2370 int rc, i, index, prev_index;
bb8c093b 2371 struct iwl3945_rate_scaling_cmd rate_cmd = {
b481de9c
ZY
2372 .reserved = {0, 0, 0},
2373 };
bb8c093b 2374 struct iwl3945_rate_scaling_info *table = rate_cmd.table;
b481de9c 2375
bb8c093b
CH
2376 for (i = 0; i < ARRAY_SIZE(iwl3945_rates); i++) {
2377 index = iwl3945_rates[i].table_rs_index;
14577f23
MA
2378
2379 table[index].rate_n_flags =
bb8c093b 2380 iwl3945_hw_set_rate_n_flags(iwl3945_rates[i].plcp, 0);
14577f23 2381 table[index].try_cnt = priv->retry_rate;
bb8c093b 2382 prev_index = iwl3945_get_prev_ieee_rate(i);
7262796a
AM
2383 table[index].next_rate_index =
2384 iwl3945_rates[prev_index].table_rs_index;
b481de9c
ZY
2385 }
2386
8318d78a
JB
2387 switch (priv->band) {
2388 case IEEE80211_BAND_5GHZ:
e1623446 2389 IWL_DEBUG_RATE(priv, "Select A mode rate scale\n");
b481de9c
ZY
2390 /* If one of the following CCK rates is used,
2391 * have it fall back to the 6M OFDM rate */
7262796a
AM
2392 for (i = IWL_RATE_1M_INDEX_TABLE;
2393 i <= IWL_RATE_11M_INDEX_TABLE; i++)
2394 table[i].next_rate_index =
2395 iwl3945_rates[IWL_FIRST_OFDM_RATE].table_rs_index;
b481de9c
ZY
2396
2397 /* Don't fall back to CCK rates */
7262796a
AM
2398 table[IWL_RATE_12M_INDEX_TABLE].next_rate_index =
2399 IWL_RATE_9M_INDEX_TABLE;
b481de9c
ZY
2400
2401 /* Don't drop out of OFDM rates */
14577f23 2402 table[IWL_RATE_6M_INDEX_TABLE].next_rate_index =
bb8c093b 2403 iwl3945_rates[IWL_FIRST_OFDM_RATE].table_rs_index;
b481de9c
ZY
2404 break;
2405
8318d78a 2406 case IEEE80211_BAND_2GHZ:
e1623446 2407 IWL_DEBUG_RATE(priv, "Select B/G mode rate scale\n");
b481de9c
ZY
2408 /* If an OFDM rate is used, have it fall back to the
2409 * 1M CCK rates */
b481de9c 2410
ee525d13 2411 if (!(priv->_3945.sta_supp_rates & IWL_OFDM_RATES_MASK) &&
246ed355 2412 iwl_is_associated(priv, IWL_RXON_CTX_BSS)) {
7262796a
AM
2413
2414 index = IWL_FIRST_CCK_RATE;
2415 for (i = IWL_RATE_6M_INDEX_TABLE;
2416 i <= IWL_RATE_54M_INDEX_TABLE; i++)
2417 table[i].next_rate_index =
2418 iwl3945_rates[index].table_rs_index;
2419
2420 index = IWL_RATE_11M_INDEX_TABLE;
2421 /* CCK shouldn't fall back to OFDM... */
2422 table[index].next_rate_index = IWL_RATE_5M_INDEX_TABLE;
2423 }
b481de9c
ZY
2424 break;
2425
2426 default:
8318d78a 2427 WARN_ON(1);
b481de9c
ZY
2428 break;
2429 }
2430
2431 /* Update the rate scaling for control frame Tx */
2432 rate_cmd.table_id = 0;
518099a8 2433 rc = iwl_send_cmd_pdu(priv, REPLY_RATE_SCALE, sizeof(rate_cmd),
b481de9c
ZY
2434 &rate_cmd);
2435 if (rc)
2436 return rc;
2437
2438 /* Update the rate scaling for data frame Tx */
2439 rate_cmd.table_id = 1;
518099a8 2440 return iwl_send_cmd_pdu(priv, REPLY_RATE_SCALE, sizeof(rate_cmd),
b481de9c
ZY
2441 &rate_cmd);
2442}
2443
796083cb 2444/* Called when initializing driver */
4a8a4322 2445int iwl3945_hw_set_hw_params(struct iwl_priv *priv)
b481de9c 2446{
3832ec9d
AK
2447 memset((void *)&priv->hw_params, 0,
2448 sizeof(struct iwl_hw_params));
b481de9c 2449
ee525d13
JB
2450 priv->_3945.shared_virt =
2451 dma_alloc_coherent(&priv->pci_dev->dev,
2452 sizeof(struct iwl3945_shared),
2453 &priv->_3945.shared_phys, GFP_KERNEL);
2454 if (!priv->_3945.shared_virt) {
15b1687c 2455 IWL_ERR(priv, "failed to allocate pci memory\n");
b481de9c
ZY
2456 return -ENOMEM;
2457 }
2458
21c02a1a 2459 /* Assign number of Usable TX queues */
7cb1b088 2460 priv->hw_params.max_txq_num = priv->cfg->base_params->num_of_queues;
21c02a1a 2461
a8e74e27 2462 priv->hw_params.tfd_size = sizeof(struct iwl3945_tfd);
2f301227 2463 priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_3K);
3832ec9d
AK
2464 priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
2465 priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
2466 priv->hw_params.max_stations = IWL3945_STATION_COUNT;
a194e324 2467 priv->contexts[IWL_RXON_CTX_BSS].bcast_sta_id = IWL3945_BROADCAST_ID;
3e82a822 2468
c10afb6e
JB
2469 priv->sta_key_max_num = STA_KEY_MAX_NUM;
2470
141c43a3 2471 priv->hw_params.rx_wrt_ptr_reg = FH39_RSCSR_CHNL0_WPTR;
2c2f3b33 2472 priv->hw_params.max_beacon_itrvl = IWL39_MAX_UCODE_BEACON_INTERVAL;
a0ee74cf 2473 priv->hw_params.beacon_time_tsf_bits = IWL3945_EXT_BEACON_TIME_POS;
141c43a3 2474
b481de9c
ZY
2475 return 0;
2476}
2477
4a8a4322 2478unsigned int iwl3945_hw_get_beacon_cmd(struct iwl_priv *priv,
bb8c093b 2479 struct iwl3945_frame *frame, u8 rate)
b481de9c 2480{
bb8c093b 2481 struct iwl3945_tx_beacon_cmd *tx_beacon_cmd;
b481de9c
ZY
2482 unsigned int frame_size;
2483
bb8c093b 2484 tx_beacon_cmd = (struct iwl3945_tx_beacon_cmd *)&frame->u;
b481de9c
ZY
2485 memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
2486
a194e324
JB
2487 tx_beacon_cmd->tx.sta_id =
2488 priv->contexts[IWL_RXON_CTX_BSS].bcast_sta_id;
b481de9c
ZY
2489 tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
2490
bb8c093b 2491 frame_size = iwl3945_fill_beacon_frame(priv,
b481de9c 2492 tx_beacon_cmd->frame,
b481de9c
ZY
2493 sizeof(frame->u) - sizeof(*tx_beacon_cmd));
2494
2495 BUG_ON(frame_size > MAX_MPDU_SIZE);
2496 tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
2497
2498 tx_beacon_cmd->tx.rate = rate;
2499 tx_beacon_cmd->tx.tx_flags = (TX_CMD_FLG_SEQ_CTL_MSK |
2500 TX_CMD_FLG_TSF_MSK);
2501
14577f23
MA
2502 /* supp_rates[0] == OFDM start at IWL_FIRST_OFDM_RATE*/
2503 tx_beacon_cmd->tx.supp_rates[0] =
2504 (IWL_OFDM_BASIC_RATES_MASK >> IWL_FIRST_OFDM_RATE) & 0xFF;
2505
b481de9c 2506 tx_beacon_cmd->tx.supp_rates[1] =
14577f23 2507 (IWL_CCK_BASIC_RATES_MASK & 0xF);
b481de9c 2508
3ac7f146 2509 return sizeof(struct iwl3945_tx_beacon_cmd) + frame_size;
b481de9c
ZY
2510}
2511
4a8a4322 2512void iwl3945_hw_rx_handler_setup(struct iwl_priv *priv)
b481de9c 2513{
91c066f2 2514 priv->rx_handlers[REPLY_TX] = iwl3945_rx_reply_tx;
b481de9c
ZY
2515 priv->rx_handlers[REPLY_3945_RX] = iwl3945_rx_reply_rx;
2516}
2517
4a8a4322 2518void iwl3945_hw_setup_deferred_work(struct iwl_priv *priv)
b481de9c 2519{
ee525d13 2520 INIT_DELAYED_WORK(&priv->_3945.thermal_periodic,
b481de9c
ZY
2521 iwl3945_bg_reg_txpower_periodic);
2522}
2523
4a8a4322 2524void iwl3945_hw_cancel_deferred_work(struct iwl_priv *priv)
b481de9c 2525{
ee525d13 2526 cancel_delayed_work(&priv->_3945.thermal_periodic);
b481de9c
ZY
2527}
2528
0164b9b4
KA
2529/* check contents of special bootstrap uCode SRAM */
2530static int iwl3945_verify_bsm(struct iwl_priv *priv)
2531 {
2532 __le32 *image = priv->ucode_boot.v_addr;
2533 u32 len = priv->ucode_boot.len;
2534 u32 reg;
2535 u32 val;
2536
e1623446 2537 IWL_DEBUG_INFO(priv, "Begin verify bsm\n");
0164b9b4
KA
2538
2539 /* verify BSM SRAM contents */
2540 val = iwl_read_prph(priv, BSM_WR_DWCOUNT_REG);
2541 for (reg = BSM_SRAM_LOWER_BOUND;
2542 reg < BSM_SRAM_LOWER_BOUND + len;
2543 reg += sizeof(u32), image++) {
2544 val = iwl_read_prph(priv, reg);
2545 if (val != le32_to_cpu(*image)) {
2546 IWL_ERR(priv, "BSM uCode verification failed at "
2547 "addr 0x%08X+%u (of %u), is 0x%x, s/b 0x%x\n",
2548 BSM_SRAM_LOWER_BOUND,
2549 reg - BSM_SRAM_LOWER_BOUND, len,
2550 val, le32_to_cpu(*image));
2551 return -EIO;
2552 }
2553 }
2554
e1623446 2555 IWL_DEBUG_INFO(priv, "BSM bootstrap uCode image OK\n");
0164b9b4
KA
2556
2557 return 0;
2558}
2559
e6148917
SO
2560
2561/******************************************************************************
2562 *
2563 * EEPROM related functions
2564 *
2565 ******************************************************************************/
2566
2567/*
2568 * Clear the OWNER_MSK, to establish driver (instead of uCode running on
2569 * embedded controller) as EEPROM reader; each read is a series of pulses
2570 * to/from the EEPROM chip, not a single event, so even reads could conflict
2571 * if they weren't arbitrated by some ownership mechanism. Here, the driver
2572 * simply claims ownership, which should be safe when this function is called
2573 * (i.e. before loading uCode!).
2574 */
2575static int iwl3945_eeprom_acquire_semaphore(struct iwl_priv *priv)
2576{
2577 _iwl_clear_bit(priv, CSR_EEPROM_GP, CSR_EEPROM_GP_IF_OWNER_MSK);
2578 return 0;
2579}
2580
2581
2582static void iwl3945_eeprom_release_semaphore(struct iwl_priv *priv)
2583{
2584 return;
2585}
2586
0164b9b4
KA
2587 /**
2588 * iwl3945_load_bsm - Load bootstrap instructions
2589 *
2590 * BSM operation:
2591 *
2592 * The Bootstrap State Machine (BSM) stores a short bootstrap uCode program
2593 * in special SRAM that does not power down during RFKILL. When powering back
2594 * up after power-saving sleeps (or during initial uCode load), the BSM loads
2595 * the bootstrap program into the on-board processor, and starts it.
2596 *
2597 * The bootstrap program loads (via DMA) instructions and data for a new
2598 * program from host DRAM locations indicated by the host driver in the
2599 * BSM_DRAM_* registers. Once the new program is loaded, it starts
2600 * automatically.
2601 *
2602 * When initializing the NIC, the host driver points the BSM to the
2603 * "initialize" uCode image. This uCode sets up some internal data, then
2604 * notifies host via "initialize alive" that it is complete.
2605 *
2606 * The host then replaces the BSM_DRAM_* pointer values to point to the
2607 * normal runtime uCode instructions and a backup uCode data cache buffer
2608 * (filled initially with starting data values for the on-board processor),
2609 * then triggers the "initialize" uCode to load and launch the runtime uCode,
2610 * which begins normal operation.
2611 *
2612 * When doing a power-save shutdown, runtime uCode saves data SRAM into
2613 * the backup data cache in DRAM before SRAM is powered down.
2614 *
2615 * When powering back up, the BSM loads the bootstrap program. This reloads
2616 * the runtime uCode instructions and the backup data cache into SRAM,
2617 * and re-launches the runtime uCode from where it left off.
2618 */
2619static int iwl3945_load_bsm(struct iwl_priv *priv)
2620{
2621 __le32 *image = priv->ucode_boot.v_addr;
2622 u32 len = priv->ucode_boot.len;
2623 dma_addr_t pinst;
2624 dma_addr_t pdata;
2625 u32 inst_len;
2626 u32 data_len;
2627 int rc;
2628 int i;
2629 u32 done;
2630 u32 reg_offset;
2631
e1623446 2632 IWL_DEBUG_INFO(priv, "Begin load bsm\n");
0164b9b4
KA
2633
2634 /* make sure bootstrap program is no larger than BSM's SRAM size */
2635 if (len > IWL39_MAX_BSM_SIZE)
2636 return -EINVAL;
2637
2638 /* Tell bootstrap uCode where to find the "Initialize" uCode
2639 * in host DRAM ... host DRAM physical address bits 31:0 for 3945.
2640 * NOTE: iwl3945_initialize_alive_start() will replace these values,
2641 * after the "initialize" uCode has run, to point to
2642 * runtime/protocol instructions and backup data cache. */
2643 pinst = priv->ucode_init.p_addr;
2644 pdata = priv->ucode_init_data.p_addr;
2645 inst_len = priv->ucode_init.len;
2646 data_len = priv->ucode_init_data.len;
2647
0164b9b4
KA
2648 iwl_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
2649 iwl_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
2650 iwl_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG, inst_len);
2651 iwl_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG, data_len);
2652
2653 /* Fill BSM memory with bootstrap instructions */
2654 for (reg_offset = BSM_SRAM_LOWER_BOUND;
2655 reg_offset < BSM_SRAM_LOWER_BOUND + len;
2656 reg_offset += sizeof(u32), image++)
2657 _iwl_write_prph(priv, reg_offset,
2658 le32_to_cpu(*image));
2659
2660 rc = iwl3945_verify_bsm(priv);
a8b50a0a 2661 if (rc)
0164b9b4 2662 return rc;
0164b9b4
KA
2663
2664 /* Tell BSM to copy from BSM SRAM into instruction SRAM, when asked */
2665 iwl_write_prph(priv, BSM_WR_MEM_SRC_REG, 0x0);
2666 iwl_write_prph(priv, BSM_WR_MEM_DST_REG,
2667 IWL39_RTC_INST_LOWER_BOUND);
2668 iwl_write_prph(priv, BSM_WR_DWCOUNT_REG, len / sizeof(u32));
2669
2670 /* Load bootstrap code into instruction SRAM now,
2671 * to prepare to load "initialize" uCode */
2672 iwl_write_prph(priv, BSM_WR_CTRL_REG,
2673 BSM_WR_CTRL_REG_BIT_START);
2674
2675 /* Wait for load of bootstrap uCode to finish */
2676 for (i = 0; i < 100; i++) {
2677 done = iwl_read_prph(priv, BSM_WR_CTRL_REG);
2678 if (!(done & BSM_WR_CTRL_REG_BIT_START))
2679 break;
2680 udelay(10);
2681 }
2682 if (i < 100)
e1623446 2683 IWL_DEBUG_INFO(priv, "BSM write complete, poll %d iterations\n", i);
0164b9b4
KA
2684 else {
2685 IWL_ERR(priv, "BSM write did not complete!\n");
2686 return -EIO;
2687 }
2688
2689 /* Enable future boot loads whenever power management unit triggers it
2690 * (e.g. when powering back up after power-save shutdown) */
2691 iwl_write_prph(priv, BSM_WR_CTRL_REG,
2692 BSM_WR_CTRL_REG_BIT_START_EN);
2693
0164b9b4
KA
2694 return 0;
2695}
2696
5bbe233b
AK
2697static struct iwl_hcmd_ops iwl3945_hcmd = {
2698 .rxon_assoc = iwl3945_send_rxon_assoc,
e0158e61 2699 .commit_rxon = iwl3945_commit_rxon,
65b52bde 2700 .send_bt_config = iwl_send_bt_config,
5bbe233b
AK
2701};
2702
0164b9b4 2703static struct iwl_lib_ops iwl3945_lib = {
7aaa1d79
SO
2704 .txq_attach_buf_to_tfd = iwl3945_hw_txq_attach_buf_to_tfd,
2705 .txq_free_tfd = iwl3945_hw_txq_free_tfd,
a8e74e27 2706 .txq_init = iwl3945_hw_tx_queue_init,
0164b9b4 2707 .load_ucode = iwl3945_load_bsm,
b7a79404
RC
2708 .dump_nic_event_log = iwl3945_dump_nic_event_log,
2709 .dump_nic_error_log = iwl3945_dump_nic_error_log,
01ec616d
KA
2710 .apm_ops = {
2711 .init = iwl3945_apm_init,
01ec616d
KA
2712 .config = iwl3945_nic_config,
2713 },
e6148917
SO
2714 .eeprom_ops = {
2715 .regulatory_bands = {
2716 EEPROM_REGULATORY_BAND_1_CHANNELS,
2717 EEPROM_REGULATORY_BAND_2_CHANNELS,
2718 EEPROM_REGULATORY_BAND_3_CHANNELS,
2719 EEPROM_REGULATORY_BAND_4_CHANNELS,
2720 EEPROM_REGULATORY_BAND_5_CHANNELS,
7aafef1c
WYG
2721 EEPROM_REGULATORY_BAND_NO_HT40,
2722 EEPROM_REGULATORY_BAND_NO_HT40,
e6148917 2723 },
e6148917
SO
2724 .acquire_semaphore = iwl3945_eeprom_acquire_semaphore,
2725 .release_semaphore = iwl3945_eeprom_release_semaphore,
2726 .query_addr = iwlcore_eeprom_query_addr,
2727 },
75bcfae9 2728 .send_tx_power = iwl3945_send_tx_power,
c2436980 2729 .is_valid_rtc_data_addr = iwl3945_hw_valid_rtc_data_addr,
ef850d7c 2730 .isr = iwl_isr_legacy,
a6866ac9 2731 .recover_from_tx_stall = iwl_bg_monitor_recover,
a29576a7 2732 .check_plcp_health = iwl3945_good_plcp_health,
17f36fc6
AK
2733
2734 .debugfs_ops = {
2735 .rx_stats_read = iwl3945_ucode_rx_stats_read,
2736 .tx_stats_read = iwl3945_ucode_tx_stats_read,
2737 .general_stats_read = iwl3945_ucode_general_stats_read,
2738 },
0164b9b4
KA
2739};
2740
2295c66b
JB
2741static const struct iwl_legacy_ops iwl3945_legacy_ops = {
2742 .post_associate = iwl3945_post_associate,
2743 .config_ap = iwl3945_config_ap,
2744 .manage_ibss_station = iwl3945_manage_ibss_station,
2745};
2746
42427b4e
KA
2747static struct iwl_hcmd_utils_ops iwl3945_hcmd_utils = {
2748 .get_hcmd_size = iwl3945_get_hcmd_size,
17f841cd 2749 .build_addsta_hcmd = iwl3945_build_addsta_hcmd,
94597ab2 2750 .tx_cmd_protection = iwlcore_tx_cmd_protection,
b6e4c55a 2751 .request_scan = iwl3945_request_scan,
a77029ee 2752 .post_scan = iwl3945_post_scan,
42427b4e
KA
2753};
2754
45d5d805 2755static const struct iwl_ops iwl3945_ops = {
0164b9b4 2756 .lib = &iwl3945_lib,
5bbe233b 2757 .hcmd = &iwl3945_hcmd,
42427b4e 2758 .utils = &iwl3945_hcmd_utils,
e932a609 2759 .led = &iwl3945_led_ops,
2295c66b 2760 .legacy = &iwl3945_legacy_ops,
dc21b545 2761 .ieee80211_ops = &iwl3945_hw_ops,
0164b9b4
KA
2762};
2763
7cb1b088 2764static struct iwl_base_params iwl3945_base_params = {
e6148917 2765 .eeprom_size = IWL3945_EEPROM_IMG_SIZE,
fd74d065 2766 .num_of_queues = IWL39_NUM_QUEUES,
fadb3582
BC
2767 .pll_cfg_val = CSR39_ANA_PLL_CFG_VAL,
2768 .set_l0s = false,
2769 .use_bsm = true,
b261793d 2770 .use_isr_legacy = true,
f2d0d0e2 2771 .led_compensation = 64,
bc45a670 2772 .broken_powersave = true,
a29576a7 2773 .plcp_delta_threshold = IWL_MAX_PLCP_ERR_LONG_THRESHOLD_DEF,
ce60659a 2774 .monitor_recover_period = IWL_DEF_MONITORING_PERIOD,
678b385d 2775 .max_event_log_size = 512,
4e7033ef 2776 .tx_power_by_driver = true,
82b9a121
TW
2777};
2778
7cb1b088
WYG
2779static struct iwl_cfg iwl3945_bg_cfg = {
2780 .name = "3945BG",
2781 .fw_name_pre = IWL3945_FW_PRE,
2782 .ucode_api_max = IWL3945_UCODE_API_MAX,
2783 .ucode_api_min = IWL3945_UCODE_API_MIN,
2784 .sku = IWL_SKU_G,
2785 .eeprom_ver = EEPROM_3945_EEPROM_VERSION,
2786 .ops = &iwl3945_ops,
2787 .mod_params = &iwl3945_mod_params,
2788 .base_params = &iwl3945_base_params,
2789};
2790
c0f20d91 2791static struct iwl_cfg iwl3945_abg_cfg = {
82b9a121 2792 .name = "3945ABG",
a0987a8d
RC
2793 .fw_name_pre = IWL3945_FW_PRE,
2794 .ucode_api_max = IWL3945_UCODE_API_MAX,
2795 .ucode_api_min = IWL3945_UCODE_API_MIN,
82b9a121 2796 .sku = IWL_SKU_A|IWL_SKU_G,
e6148917 2797 .eeprom_ver = EEPROM_3945_EEPROM_VERSION,
0164b9b4 2798 .ops = &iwl3945_ops,
ef850d7c 2799 .mod_params = &iwl3945_mod_params,
7cb1b088 2800 .base_params = &iwl3945_base_params,
82b9a121
TW
2801};
2802
a3aa1884 2803DEFINE_PCI_DEVICE_TABLE(iwl3945_hw_card_ids) = {
82b9a121
TW
2804 {IWL_PCI_DEVICE(0x4222, 0x1005, iwl3945_bg_cfg)},
2805 {IWL_PCI_DEVICE(0x4222, 0x1034, iwl3945_bg_cfg)},
2806 {IWL_PCI_DEVICE(0x4222, 0x1044, iwl3945_bg_cfg)},
2807 {IWL_PCI_DEVICE(0x4227, 0x1014, iwl3945_bg_cfg)},
2808 {IWL_PCI_DEVICE(0x4222, PCI_ANY_ID, iwl3945_abg_cfg)},
2809 {IWL_PCI_DEVICE(0x4227, PCI_ANY_ID, iwl3945_abg_cfg)},
b481de9c
ZY
2810 {0}
2811};
2812
bb8c093b 2813MODULE_DEVICE_TABLE(pci, iwl3945_hw_card_ids);