]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/net/wireless/ath/ath9k/init.c
cfg80211: fix locking
[net-next-2.6.git] / drivers / net / wireless / ath / ath9k / init.c
CommitLineData
55624204
S
1/*
2 * Copyright (c) 2008-2009 Atheros Communications Inc.
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
5a0e3ad6
TH
17#include <linux/slab.h>
18
55624204
S
19#include "ath9k.h"
20
21static char *dev_info = "ath9k";
22
23MODULE_AUTHOR("Atheros Communications");
24MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
25MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
26MODULE_LICENSE("Dual BSD/GPL");
27
28static unsigned int ath9k_debug = ATH_DBG_DEFAULT;
29module_param_named(debug, ath9k_debug, uint, 0);
30MODULE_PARM_DESC(debug, "Debugging mask");
31
32int modparam_nohwcrypt;
33module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
34MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption");
35
93dbbcc4 36int led_blink;
9a75c2ff
VN
37module_param_named(blink, led_blink, int, 0444);
38MODULE_PARM_DESC(blink, "Enable LED blink on activity");
39
55624204
S
40/* We use the hw_value as an index into our private channel structure */
41
42#define CHAN2G(_freq, _idx) { \
43 .center_freq = (_freq), \
44 .hw_value = (_idx), \
45 .max_power = 20, \
46}
47
48#define CHAN5G(_freq, _idx) { \
49 .band = IEEE80211_BAND_5GHZ, \
50 .center_freq = (_freq), \
51 .hw_value = (_idx), \
52 .max_power = 20, \
53}
54
55/* Some 2 GHz radios are actually tunable on 2312-2732
56 * on 5 MHz steps, we support the channels which we know
57 * we have calibration data for all cards though to make
58 * this static */
59static struct ieee80211_channel ath9k_2ghz_chantable[] = {
60 CHAN2G(2412, 0), /* Channel 1 */
61 CHAN2G(2417, 1), /* Channel 2 */
62 CHAN2G(2422, 2), /* Channel 3 */
63 CHAN2G(2427, 3), /* Channel 4 */
64 CHAN2G(2432, 4), /* Channel 5 */
65 CHAN2G(2437, 5), /* Channel 6 */
66 CHAN2G(2442, 6), /* Channel 7 */
67 CHAN2G(2447, 7), /* Channel 8 */
68 CHAN2G(2452, 8), /* Channel 9 */
69 CHAN2G(2457, 9), /* Channel 10 */
70 CHAN2G(2462, 10), /* Channel 11 */
71 CHAN2G(2467, 11), /* Channel 12 */
72 CHAN2G(2472, 12), /* Channel 13 */
73 CHAN2G(2484, 13), /* Channel 14 */
74};
75
76/* Some 5 GHz radios are actually tunable on XXXX-YYYY
77 * on 5 MHz steps, we support the channels which we know
78 * we have calibration data for all cards though to make
79 * this static */
80static struct ieee80211_channel ath9k_5ghz_chantable[] = {
81 /* _We_ call this UNII 1 */
82 CHAN5G(5180, 14), /* Channel 36 */
83 CHAN5G(5200, 15), /* Channel 40 */
84 CHAN5G(5220, 16), /* Channel 44 */
85 CHAN5G(5240, 17), /* Channel 48 */
86 /* _We_ call this UNII 2 */
87 CHAN5G(5260, 18), /* Channel 52 */
88 CHAN5G(5280, 19), /* Channel 56 */
89 CHAN5G(5300, 20), /* Channel 60 */
90 CHAN5G(5320, 21), /* Channel 64 */
91 /* _We_ call this "Middle band" */
92 CHAN5G(5500, 22), /* Channel 100 */
93 CHAN5G(5520, 23), /* Channel 104 */
94 CHAN5G(5540, 24), /* Channel 108 */
95 CHAN5G(5560, 25), /* Channel 112 */
96 CHAN5G(5580, 26), /* Channel 116 */
97 CHAN5G(5600, 27), /* Channel 120 */
98 CHAN5G(5620, 28), /* Channel 124 */
99 CHAN5G(5640, 29), /* Channel 128 */
100 CHAN5G(5660, 30), /* Channel 132 */
101 CHAN5G(5680, 31), /* Channel 136 */
102 CHAN5G(5700, 32), /* Channel 140 */
103 /* _We_ call this UNII 3 */
104 CHAN5G(5745, 33), /* Channel 149 */
105 CHAN5G(5765, 34), /* Channel 153 */
106 CHAN5G(5785, 35), /* Channel 157 */
107 CHAN5G(5805, 36), /* Channel 161 */
108 CHAN5G(5825, 37), /* Channel 165 */
109};
110
111/* Atheros hardware rate code addition for short premble */
112#define SHPCHECK(__hw_rate, __flags) \
113 ((__flags & IEEE80211_RATE_SHORT_PREAMBLE) ? (__hw_rate | 0x04 ) : 0)
114
115#define RATE(_bitrate, _hw_rate, _flags) { \
116 .bitrate = (_bitrate), \
117 .flags = (_flags), \
118 .hw_value = (_hw_rate), \
119 .hw_value_short = (SHPCHECK(_hw_rate, _flags)) \
120}
121
122static struct ieee80211_rate ath9k_legacy_rates[] = {
123 RATE(10, 0x1b, 0),
124 RATE(20, 0x1a, IEEE80211_RATE_SHORT_PREAMBLE),
125 RATE(55, 0x19, IEEE80211_RATE_SHORT_PREAMBLE),
126 RATE(110, 0x18, IEEE80211_RATE_SHORT_PREAMBLE),
127 RATE(60, 0x0b, 0),
128 RATE(90, 0x0f, 0),
129 RATE(120, 0x0a, 0),
130 RATE(180, 0x0e, 0),
131 RATE(240, 0x09, 0),
132 RATE(360, 0x0d, 0),
133 RATE(480, 0x08, 0),
134 RATE(540, 0x0c, 0),
135};
136
285f2dda 137static void ath9k_deinit_softc(struct ath_softc *sc);
55624204
S
138
139/*
140 * Read and write, they both share the same lock. We do this to serialize
141 * reads and writes on Atheros 802.11n PCI devices only. This is required
142 * as the FIFO on these devices can only accept sanely 2 requests.
143 */
144
145static void ath9k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
146{
147 struct ath_hw *ah = (struct ath_hw *) hw_priv;
148 struct ath_common *common = ath9k_hw_common(ah);
149 struct ath_softc *sc = (struct ath_softc *) common->priv;
150
151 if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
152 unsigned long flags;
153 spin_lock_irqsave(&sc->sc_serial_rw, flags);
154 iowrite32(val, sc->mem + reg_offset);
155 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
156 } else
157 iowrite32(val, sc->mem + reg_offset);
158}
159
160static unsigned int ath9k_ioread32(void *hw_priv, u32 reg_offset)
161{
162 struct ath_hw *ah = (struct ath_hw *) hw_priv;
163 struct ath_common *common = ath9k_hw_common(ah);
164 struct ath_softc *sc = (struct ath_softc *) common->priv;
165 u32 val;
166
167 if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
168 unsigned long flags;
169 spin_lock_irqsave(&sc->sc_serial_rw, flags);
170 val = ioread32(sc->mem + reg_offset);
171 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
172 } else
173 val = ioread32(sc->mem + reg_offset);
174 return val;
175}
176
177static const struct ath_ops ath9k_common_ops = {
178 .read = ath9k_ioread32,
179 .write = ath9k_iowrite32,
180};
181
182/**************************/
183/* Initialization */
184/**************************/
185
186static void setup_ht_cap(struct ath_softc *sc,
187 struct ieee80211_sta_ht_cap *ht_info)
188{
3bb065a7
FF
189 struct ath_hw *ah = sc->sc_ah;
190 struct ath_common *common = ath9k_hw_common(ah);
55624204 191 u8 tx_streams, rx_streams;
3bb065a7 192 int i, max_streams;
55624204
S
193
194 ht_info->ht_supported = true;
195 ht_info->cap = IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
196 IEEE80211_HT_CAP_SM_PS |
197 IEEE80211_HT_CAP_SGI_40 |
198 IEEE80211_HT_CAP_DSSSCCK40;
199
b0a33448
LR
200 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_LDPC)
201 ht_info->cap |= IEEE80211_HT_CAP_LDPC_CODING;
202
6473d24d
VT
203 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_SGI_20)
204 ht_info->cap |= IEEE80211_HT_CAP_SGI_20;
205
55624204
S
206 ht_info->ampdu_factor = IEEE80211_HT_MAX_AMPDU_64K;
207 ht_info->ampdu_density = IEEE80211_HT_MPDU_DENSITY_8;
208
3bb065a7
FF
209 if (AR_SREV_9300_20_OR_LATER(ah))
210 max_streams = 3;
211 else
212 max_streams = 2;
213
7a37081e 214 if (AR_SREV_9280_20_OR_LATER(ah)) {
074a8c0d
FF
215 if (max_streams >= 2)
216 ht_info->cap |= IEEE80211_HT_CAP_TX_STBC;
217 ht_info->cap |= (1 << IEEE80211_HT_CAP_RX_STBC_SHIFT);
218 }
219
55624204
S
220 /* set up supported mcs set */
221 memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
61389f3e
S
222 tx_streams = ath9k_cmn_count_streams(common->tx_chainmask, max_streams);
223 rx_streams = ath9k_cmn_count_streams(common->rx_chainmask, max_streams);
3bb065a7
FF
224
225 ath_print(common, ATH_DBG_CONFIG,
226 "TX streams %d, RX streams: %d\n",
227 tx_streams, rx_streams);
55624204
S
228
229 if (tx_streams != rx_streams) {
55624204
S
230 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
231 ht_info->mcs.tx_params |= ((tx_streams - 1) <<
232 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
233 }
234
3bb065a7
FF
235 for (i = 0; i < rx_streams; i++)
236 ht_info->mcs.rx_mask[i] = 0xff;
55624204
S
237
238 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_DEFINED;
239}
240
241static int ath9k_reg_notifier(struct wiphy *wiphy,
242 struct regulatory_request *request)
243{
244 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
245 struct ath_wiphy *aphy = hw->priv;
246 struct ath_softc *sc = aphy->sc;
247 struct ath_regulatory *reg = ath9k_hw_regulatory(sc->sc_ah);
248
249 return ath_reg_notifier_apply(wiphy, request, reg);
250}
251
252/*
253 * This function will allocate both the DMA descriptor structure, and the
254 * buffers it contains. These are used to contain the descriptors used
255 * by the system.
256*/
257int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
258 struct list_head *head, const char *name,
4adfcded 259 int nbuf, int ndesc, bool is_tx)
55624204
S
260{
261#define DS2PHYS(_dd, _ds) \
262 ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
263#define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
264#define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
265 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
4adfcded 266 u8 *ds;
55624204 267 struct ath_buf *bf;
4adfcded 268 int i, bsize, error, desc_len;
55624204
S
269
270 ath_print(common, ATH_DBG_CONFIG, "%s DMA: %u buffers %u desc/buf\n",
271 name, nbuf, ndesc);
272
273 INIT_LIST_HEAD(head);
4adfcded
VT
274
275 if (is_tx)
276 desc_len = sc->sc_ah->caps.tx_desc_len;
277 else
278 desc_len = sizeof(struct ath_desc);
279
55624204 280 /* ath_desc must be a multiple of DWORDs */
4adfcded 281 if ((desc_len % 4) != 0) {
55624204
S
282 ath_print(common, ATH_DBG_FATAL,
283 "ath_desc not DWORD aligned\n");
4adfcded 284 BUG_ON((desc_len % 4) != 0);
55624204
S
285 error = -ENOMEM;
286 goto fail;
287 }
288
4adfcded 289 dd->dd_desc_len = desc_len * nbuf * ndesc;
55624204
S
290
291 /*
292 * Need additional DMA memory because we can't use
293 * descriptors that cross the 4K page boundary. Assume
294 * one skipped descriptor per 4K page.
295 */
296 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_4KB_SPLITTRANS)) {
297 u32 ndesc_skipped =
298 ATH_DESC_4KB_BOUND_NUM_SKIPPED(dd->dd_desc_len);
299 u32 dma_len;
300
301 while (ndesc_skipped) {
4adfcded 302 dma_len = ndesc_skipped * desc_len;
55624204
S
303 dd->dd_desc_len += dma_len;
304
305 ndesc_skipped = ATH_DESC_4KB_BOUND_NUM_SKIPPED(dma_len);
ee289b64 306 }
55624204
S
307 }
308
309 /* allocate descriptors */
310 dd->dd_desc = dma_alloc_coherent(sc->dev, dd->dd_desc_len,
311 &dd->dd_desc_paddr, GFP_KERNEL);
312 if (dd->dd_desc == NULL) {
313 error = -ENOMEM;
314 goto fail;
315 }
4adfcded 316 ds = (u8 *) dd->dd_desc;
55624204
S
317 ath_print(common, ATH_DBG_CONFIG, "%s DMA map: %p (%u) -> %llx (%u)\n",
318 name, ds, (u32) dd->dd_desc_len,
319 ito64(dd->dd_desc_paddr), /*XXX*/(u32) dd->dd_desc_len);
320
321 /* allocate buffers */
322 bsize = sizeof(struct ath_buf) * nbuf;
323 bf = kzalloc(bsize, GFP_KERNEL);
324 if (bf == NULL) {
325 error = -ENOMEM;
326 goto fail2;
327 }
328 dd->dd_bufptr = bf;
329
4adfcded 330 for (i = 0; i < nbuf; i++, bf++, ds += (desc_len * ndesc)) {
55624204
S
331 bf->bf_desc = ds;
332 bf->bf_daddr = DS2PHYS(dd, ds);
333
334 if (!(sc->sc_ah->caps.hw_caps &
335 ATH9K_HW_CAP_4KB_SPLITTRANS)) {
336 /*
337 * Skip descriptor addresses which can cause 4KB
338 * boundary crossing (addr + length) with a 32 dword
339 * descriptor fetch.
340 */
341 while (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr)) {
342 BUG_ON((caddr_t) bf->bf_desc >=
343 ((caddr_t) dd->dd_desc +
344 dd->dd_desc_len));
345
4adfcded 346 ds += (desc_len * ndesc);
55624204
S
347 bf->bf_desc = ds;
348 bf->bf_daddr = DS2PHYS(dd, ds);
349 }
350 }
351 list_add_tail(&bf->list, head);
352 }
353 return 0;
354fail2:
355 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
356 dd->dd_desc_paddr);
357fail:
358 memset(dd, 0, sizeof(*dd));
359 return error;
360#undef ATH_DESC_4KB_BOUND_CHECK
361#undef ATH_DESC_4KB_BOUND_NUM_SKIPPED
362#undef DS2PHYS
363}
364
285f2dda 365static void ath9k_init_crypto(struct ath_softc *sc)
55624204 366{
285f2dda
S
367 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
368 int i = 0;
55624204
S
369
370 /* Get the hardware key cache size. */
285f2dda 371 common->keymax = sc->sc_ah->caps.keycache_size;
55624204
S
372 if (common->keymax > ATH_KEYMAX) {
373 ath_print(common, ATH_DBG_ANY,
374 "Warning, using only %u entries in %u key cache\n",
375 ATH_KEYMAX, common->keymax);
376 common->keymax = ATH_KEYMAX;
377 }
378
379 /*
380 * Reset the key cache since some parts do not
381 * reset the contents on initial power up.
382 */
383 for (i = 0; i < common->keymax; i++)
040e539e 384 ath_hw_keyreset(common, (u16) i);
55624204 385
55624204 386 /*
285f2dda
S
387 * Check whether the separate key cache entries
388 * are required to handle both tx+rx MIC keys.
389 * With split mic keys the number of stations is limited
390 * to 27 otherwise 59.
55624204 391 */
117675d0
BR
392 if (sc->sc_ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA)
393 common->crypt_caps |= ATH_CRYPT_CAP_MIC_COMBINED;
285f2dda
S
394}
395
396static int ath9k_init_btcoex(struct ath_softc *sc)
397{
398 int r, qnum;
399
400 switch (sc->sc_ah->btcoex_hw.scheme) {
401 case ATH_BTCOEX_CFG_NONE:
402 break;
403 case ATH_BTCOEX_CFG_2WIRE:
404 ath9k_hw_btcoex_init_2wire(sc->sc_ah);
405 break;
406 case ATH_BTCOEX_CFG_3WIRE:
407 ath9k_hw_btcoex_init_3wire(sc->sc_ah);
408 r = ath_init_btcoex_timer(sc);
409 if (r)
410 return -1;
1d2231e2 411 qnum = sc->tx.hwq_map[WME_AC_BE];
285f2dda
S
412 ath9k_hw_init_btcoex_hw(sc->sc_ah, qnum);
413 sc->btcoex.bt_stomp_type = ATH_BTCOEX_STOMP_LOW;
414 break;
415 default:
416 WARN_ON(1);
417 break;
418 }
419
420 return 0;
421}
422
423static int ath9k_init_queues(struct ath_softc *sc)
424{
425 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
426 int i = 0;
427
428 for (i = 0; i < ARRAY_SIZE(sc->tx.hwq_map); i++)
429 sc->tx.hwq_map[i] = -1;
430
431 sc->beacon.beaconq = ath9k_hw_beaconq_setup(sc->sc_ah);
55624204
S
432 if (sc->beacon.beaconq == -1) {
433 ath_print(common, ATH_DBG_FATAL,
434 "Unable to setup a beacon xmit queue\n");
285f2dda 435 goto err;
55624204 436 }
285f2dda 437
55624204
S
438 sc->beacon.cabq = ath_txq_setup(sc, ATH9K_TX_QUEUE_CAB, 0);
439 if (sc->beacon.cabq == NULL) {
440 ath_print(common, ATH_DBG_FATAL,
441 "Unable to setup CAB xmit queue\n");
285f2dda 442 goto err;
55624204
S
443 }
444
445 sc->config.cabqReadytime = ATH_CABQ_READY_TIME;
446 ath_cabq_update(sc);
447
1d2231e2 448 if (!ath_tx_setup(sc, WME_AC_BK)) {
55624204
S
449 ath_print(common, ATH_DBG_FATAL,
450 "Unable to setup xmit queue for BK traffic\n");
285f2dda 451 goto err;
55624204
S
452 }
453
1d2231e2 454 if (!ath_tx_setup(sc, WME_AC_BE)) {
55624204
S
455 ath_print(common, ATH_DBG_FATAL,
456 "Unable to setup xmit queue for BE traffic\n");
285f2dda 457 goto err;
55624204 458 }
1d2231e2 459 if (!ath_tx_setup(sc, WME_AC_VI)) {
55624204
S
460 ath_print(common, ATH_DBG_FATAL,
461 "Unable to setup xmit queue for VI traffic\n");
285f2dda 462 goto err;
55624204 463 }
1d2231e2 464 if (!ath_tx_setup(sc, WME_AC_VO)) {
55624204
S
465 ath_print(common, ATH_DBG_FATAL,
466 "Unable to setup xmit queue for VO traffic\n");
285f2dda 467 goto err;
55624204
S
468 }
469
285f2dda 470 return 0;
55624204 471
285f2dda
S
472err:
473 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
474 if (ATH_TXQ_SETUP(sc, i))
475 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
55624204 476
285f2dda
S
477 return -EIO;
478}
479
480static void ath9k_init_channels_rates(struct ath_softc *sc)
481{
482 if (test_bit(ATH9K_MODE_11G, sc->sc_ah->caps.wireless_modes)) {
483 sc->sbands[IEEE80211_BAND_2GHZ].channels = ath9k_2ghz_chantable;
484 sc->sbands[IEEE80211_BAND_2GHZ].band = IEEE80211_BAND_2GHZ;
485 sc->sbands[IEEE80211_BAND_2GHZ].n_channels =
486 ARRAY_SIZE(ath9k_2ghz_chantable);
487 sc->sbands[IEEE80211_BAND_2GHZ].bitrates = ath9k_legacy_rates;
488 sc->sbands[IEEE80211_BAND_2GHZ].n_bitrates =
489 ARRAY_SIZE(ath9k_legacy_rates);
55624204
S
490 }
491
285f2dda
S
492 if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes)) {
493 sc->sbands[IEEE80211_BAND_5GHZ].channels = ath9k_5ghz_chantable;
494 sc->sbands[IEEE80211_BAND_5GHZ].band = IEEE80211_BAND_5GHZ;
495 sc->sbands[IEEE80211_BAND_5GHZ].n_channels =
496 ARRAY_SIZE(ath9k_5ghz_chantable);
497 sc->sbands[IEEE80211_BAND_5GHZ].bitrates =
498 ath9k_legacy_rates + 4;
499 sc->sbands[IEEE80211_BAND_5GHZ].n_bitrates =
500 ARRAY_SIZE(ath9k_legacy_rates) - 4;
501 }
502}
55624204 503
285f2dda
S
504static void ath9k_init_misc(struct ath_softc *sc)
505{
506 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
507 int i = 0;
508
285f2dda 509 setup_timer(&common->ani.timer, ath_ani_calibrate, (unsigned long)sc);
55624204
S
510
511 sc->config.txpowlimit = ATH_TXPOWER_MAX;
512
285f2dda 513 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
55624204
S
514 sc->sc_flags |= SC_OP_TXAGGR;
515 sc->sc_flags |= SC_OP_RXAGGR;
516 }
517
285f2dda
S
518 common->tx_chainmask = sc->sc_ah->caps.tx_chainmask;
519 common->rx_chainmask = sc->sc_ah->caps.rx_chainmask;
55624204 520
8fe65368 521 ath9k_hw_set_diversity(sc->sc_ah, true);
285f2dda 522 sc->rx.defant = ath9k_hw_getdefantenna(sc->sc_ah);
55624204 523
364734fa 524 memcpy(common->bssidmask, ath_bcast_mac, ETH_ALEN);
55624204 525
285f2dda 526 sc->beacon.slottime = ATH9K_SLOT_TIME_9;
55624204 527
55624204
S
528 for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++) {
529 sc->beacon.bslot[i] = NULL;
530 sc->beacon.bslot_aphy[i] = NULL;
531 }
102885a5
VT
532
533 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB)
534 sc->ant_comb.count = ATH_ANT_DIV_COMB_INIT_COUNT;
285f2dda 535}
55624204 536
285f2dda
S
537static int ath9k_init_softc(u16 devid, struct ath_softc *sc, u16 subsysid,
538 const struct ath_bus_ops *bus_ops)
539{
540 struct ath_hw *ah = NULL;
541 struct ath_common *common;
542 int ret = 0, i;
543 int csz = 0;
55624204 544
285f2dda
S
545 ah = kzalloc(sizeof(struct ath_hw), GFP_KERNEL);
546 if (!ah)
547 return -ENOMEM;
548
549 ah->hw_version.devid = devid;
550 ah->hw_version.subsysid = subsysid;
551 sc->sc_ah = ah;
552
553 common = ath9k_hw_common(ah);
554 common->ops = &ath9k_common_ops;
555 common->bus_ops = bus_ops;
556 common->ah = ah;
557 common->hw = sc->hw;
558 common->priv = sc;
559 common->debug_mask = ath9k_debug;
560
561 spin_lock_init(&sc->wiphy_lock);
562 spin_lock_init(&sc->sc_resetlock);
563 spin_lock_init(&sc->sc_serial_rw);
564 spin_lock_init(&sc->sc_pm_lock);
565 mutex_init(&sc->mutex);
566 tasklet_init(&sc->intr_tq, ath9k_tasklet, (unsigned long)sc);
567 tasklet_init(&sc->bcon_tasklet, ath_beacon_tasklet,
568 (unsigned long)sc);
569
570 /*
571 * Cache line size is used to size and align various
572 * structures used to communicate with the hardware.
573 */
574 ath_read_cachesize(common, &csz);
575 common->cachelsz = csz << 2; /* convert to bytes */
576
d70357d5 577 /* Initializes the hardware for all supported chipsets */
285f2dda 578 ret = ath9k_hw_init(ah);
d70357d5 579 if (ret)
285f2dda 580 goto err_hw;
55624204 581
285f2dda
S
582 ret = ath9k_init_debug(ah);
583 if (ret) {
584 ath_print(common, ATH_DBG_FATAL,
585 "Unable to create debugfs files\n");
586 goto err_debug;
55624204
S
587 }
588
285f2dda
S
589 ret = ath9k_init_queues(sc);
590 if (ret)
591 goto err_queues;
592
593 ret = ath9k_init_btcoex(sc);
594 if (ret)
595 goto err_btcoex;
596
597 ath9k_init_crypto(sc);
598 ath9k_init_channels_rates(sc);
599 ath9k_init_misc(sc);
600
55624204 601 return 0;
285f2dda
S
602
603err_btcoex:
55624204
S
604 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
605 if (ATH_TXQ_SETUP(sc, i))
606 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
285f2dda
S
607err_queues:
608 ath9k_exit_debug(ah);
609err_debug:
610 ath9k_hw_deinit(ah);
611err_hw:
612 tasklet_kill(&sc->intr_tq);
613 tasklet_kill(&sc->bcon_tasklet);
55624204 614
285f2dda
S
615 kfree(ah);
616 sc->sc_ah = NULL;
617
618 return ret;
55624204
S
619}
620
285f2dda 621void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw)
55624204 622{
285f2dda
S
623 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
624
55624204
S
625 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
626 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
627 IEEE80211_HW_SIGNAL_DBM |
55624204
S
628 IEEE80211_HW_SUPPORTS_PS |
629 IEEE80211_HW_PS_NULLFUNC_STACK |
05df4986
VN
630 IEEE80211_HW_SPECTRUM_MGMT |
631 IEEE80211_HW_REPORTS_TX_ACK_STATUS;
55624204 632
5ffaf8a3
LR
633 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT)
634 hw->flags |= IEEE80211_HW_AMPDU_AGGREGATION;
635
55624204
S
636 if (AR_SREV_9160_10_OR_LATER(sc->sc_ah) || modparam_nohwcrypt)
637 hw->flags |= IEEE80211_HW_MFP_CAPABLE;
638
639 hw->wiphy->interface_modes =
640 BIT(NL80211_IFTYPE_AP) |
641 BIT(NL80211_IFTYPE_STATION) |
642 BIT(NL80211_IFTYPE_ADHOC) |
643 BIT(NL80211_IFTYPE_MESH_POINT);
644
008443de
LR
645 if (AR_SREV_5416(sc->sc_ah))
646 hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
55624204
S
647
648 hw->queues = 4;
649 hw->max_rates = 4;
650 hw->channel_change_time = 5000;
651 hw->max_listen_interval = 10;
65896510 652 hw->max_rate_tries = 10;
55624204
S
653 hw->sta_data_size = sizeof(struct ath_node);
654 hw->vif_data_size = sizeof(struct ath_vif);
655
6e5c2b4e 656#ifdef CONFIG_ATH9K_RATE_CONTROL
55624204 657 hw->rate_control_algorithm = "ath9k_rate_control";
6e5c2b4e 658#endif
55624204
S
659
660 if (test_bit(ATH9K_MODE_11G, sc->sc_ah->caps.wireless_modes))
661 hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
662 &sc->sbands[IEEE80211_BAND_2GHZ];
663 if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes))
664 hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
665 &sc->sbands[IEEE80211_BAND_5GHZ];
285f2dda
S
666
667 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
668 if (test_bit(ATH9K_MODE_11G, sc->sc_ah->caps.wireless_modes))
669 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_2GHZ].ht_cap);
670 if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes))
671 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_5GHZ].ht_cap);
672 }
673
674 SET_IEEE80211_PERM_ADDR(hw, common->macaddr);
55624204
S
675}
676
285f2dda 677int ath9k_init_device(u16 devid, struct ath_softc *sc, u16 subsysid,
55624204
S
678 const struct ath_bus_ops *bus_ops)
679{
680 struct ieee80211_hw *hw = sc->hw;
681 struct ath_common *common;
682 struct ath_hw *ah;
285f2dda 683 int error = 0;
55624204
S
684 struct ath_regulatory *reg;
685
285f2dda
S
686 /* Bring up device */
687 error = ath9k_init_softc(devid, sc, subsysid, bus_ops);
55624204 688 if (error != 0)
285f2dda 689 goto error_init;
55624204
S
690
691 ah = sc->sc_ah;
692 common = ath9k_hw_common(ah);
285f2dda 693 ath9k_set_hw_capab(sc, hw);
55624204 694
285f2dda 695 /* Initialize regulatory */
55624204
S
696 error = ath_regd_init(&common->regulatory, sc->hw->wiphy,
697 ath9k_reg_notifier);
698 if (error)
285f2dda 699 goto error_regd;
55624204
S
700
701 reg = &common->regulatory;
702
285f2dda 703 /* Setup TX DMA */
55624204
S
704 error = ath_tx_init(sc, ATH_TXBUF);
705 if (error != 0)
285f2dda 706 goto error_tx;
55624204 707
285f2dda 708 /* Setup RX DMA */
55624204
S
709 error = ath_rx_init(sc, ATH_RXBUF);
710 if (error != 0)
285f2dda 711 goto error_rx;
55624204 712
285f2dda 713 /* Register with mac80211 */
55624204 714 error = ieee80211_register_hw(hw);
285f2dda
S
715 if (error)
716 goto error_register;
55624204 717
285f2dda 718 /* Handle world regulatory */
55624204
S
719 if (!ath_is_world_regd(reg)) {
720 error = regulatory_hint(hw->wiphy, reg->alpha2);
721 if (error)
285f2dda 722 goto error_world;
55624204
S
723 }
724
347809fc 725 INIT_WORK(&sc->hw_check_work, ath_hw_check);
9f42c2b6 726 INIT_WORK(&sc->paprd_work, ath_paprd_calibrate);
285f2dda
S
727 INIT_WORK(&sc->chan_work, ath9k_wiphy_chan_work);
728 INIT_DELAYED_WORK(&sc->wiphy_work, ath9k_wiphy_work);
729 sc->wiphy_scheduler_int = msecs_to_jiffies(500);
55624204 730
285f2dda 731 ath_init_leds(sc);
55624204
S
732 ath_start_rfkill_poll(sc);
733
734 return 0;
735
285f2dda
S
736error_world:
737 ieee80211_unregister_hw(hw);
738error_register:
739 ath_rx_cleanup(sc);
740error_rx:
741 ath_tx_cleanup(sc);
742error_tx:
743 /* Nothing */
744error_regd:
745 ath9k_deinit_softc(sc);
746error_init:
55624204
S
747 return error;
748}
749
750/*****************************/
751/* De-Initialization */
752/*****************************/
753
285f2dda 754static void ath9k_deinit_softc(struct ath_softc *sc)
55624204 755{
285f2dda 756 int i = 0;
55624204 757
285f2dda
S
758 if ((sc->btcoex.no_stomp_timer) &&
759 sc->sc_ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
760 ath_gen_timer_free(sc->sc_ah, sc->btcoex.no_stomp_timer);
55624204 761
285f2dda
S
762 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
763 if (ATH_TXQ_SETUP(sc, i))
764 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
765
766 ath9k_exit_debug(sc->sc_ah);
767 ath9k_hw_deinit(sc->sc_ah);
768
769 tasklet_kill(&sc->intr_tq);
770 tasklet_kill(&sc->bcon_tasklet);
736b3a27
S
771
772 kfree(sc->sc_ah);
773 sc->sc_ah = NULL;
55624204
S
774}
775
285f2dda 776void ath9k_deinit_device(struct ath_softc *sc)
55624204
S
777{
778 struct ieee80211_hw *hw = sc->hw;
55624204
S
779 int i = 0;
780
781 ath9k_ps_wakeup(sc);
782
55624204 783 wiphy_rfkill_stop_polling(sc->hw->wiphy);
285f2dda 784 ath_deinit_leds(sc);
55624204
S
785
786 for (i = 0; i < sc->num_sec_wiphy; i++) {
787 struct ath_wiphy *aphy = sc->sec_wiphy[i];
788 if (aphy == NULL)
789 continue;
790 sc->sec_wiphy[i] = NULL;
791 ieee80211_unregister_hw(aphy->hw);
792 ieee80211_free_hw(aphy->hw);
793 }
285f2dda 794
55624204
S
795 ieee80211_unregister_hw(hw);
796 ath_rx_cleanup(sc);
797 ath_tx_cleanup(sc);
285f2dda 798 ath9k_deinit_softc(sc);
447a42c2 799 kfree(sc->sec_wiphy);
55624204
S
800}
801
802void ath_descdma_cleanup(struct ath_softc *sc,
803 struct ath_descdma *dd,
804 struct list_head *head)
805{
806 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
807 dd->dd_desc_paddr);
808
809 INIT_LIST_HEAD(head);
810 kfree(dd->dd_bufptr);
811 memset(dd, 0, sizeof(*dd));
812}
813
55624204
S
814/************************/
815/* Module Hooks */
816/************************/
817
818static int __init ath9k_init(void)
819{
820 int error;
821
822 /* Register rate control algorithm */
823 error = ath_rate_control_register();
824 if (error != 0) {
825 printk(KERN_ERR
826 "ath9k: Unable to register rate control "
827 "algorithm: %d\n",
828 error);
829 goto err_out;
830 }
831
832 error = ath9k_debug_create_root();
833 if (error) {
834 printk(KERN_ERR
835 "ath9k: Unable to create debugfs root: %d\n",
836 error);
837 goto err_rate_unregister;
838 }
839
840 error = ath_pci_init();
841 if (error < 0) {
842 printk(KERN_ERR
843 "ath9k: No PCI devices found, driver not installed.\n");
844 error = -ENODEV;
845 goto err_remove_root;
846 }
847
848 error = ath_ahb_init();
849 if (error < 0) {
850 error = -ENODEV;
851 goto err_pci_exit;
852 }
853
854 return 0;
855
856 err_pci_exit:
857 ath_pci_exit();
858
859 err_remove_root:
860 ath9k_debug_remove_root();
861 err_rate_unregister:
862 ath_rate_control_unregister();
863 err_out:
864 return error;
865}
866module_init(ath9k_init);
867
868static void __exit ath9k_exit(void)
869{
870 ath_ahb_exit();
871 ath_pci_exit();
872 ath9k_debug_remove_root();
873 ath_rate_control_unregister();
874 printk(KERN_INFO "%s: Driver unloaded\n", dev_info);
875}
876module_exit(ath9k_exit);